blob: 7d48bc136b066849881b3adbc92ead2208024003 [file] [log] [blame]
Chris Lattner97f06932009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner95b2c7d2006-12-19 22:59:26 +000015#define DEBUG_TYPE "asm-printer"
Jim Grosbachbaf120f2010-12-01 03:45:07 +000016#include "ARMAsmPrinter.h"
Craig Topperc1f6f422012-03-17 07:33:42 +000017#include "ARM.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000018#include "ARMBuildAttrs.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000019#include "ARMConstantPoolValue.h"
Chris Lattner97f06932009-10-19 20:20:46 +000020#include "ARMMachineFunctionInfo.h"
Chris Lattner97f06932009-10-19 20:20:46 +000021#include "ARMTargetMachine.h"
Jason W Kim17b443d2010-10-11 23:01:44 +000022#include "ARMTargetObjectFile.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000023#include "InstPrinter/ARMInstPrinter.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000024#include "MCTargetDesc/ARMAddressingModes.h"
25#include "MCTargetDesc/ARMMCExpr.h"
Jim Grosbach837c28a2012-10-04 21:33:24 +000026#include "llvm/ADT/SetVector.h"
27#include "llvm/ADT/SmallString.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000028#include "llvm/Constants.h"
Bill Wendling0bcbd1d2012-06-28 00:05:13 +000029#include "llvm/DebugInfo.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000030#include "llvm/Module.h"
Benjamin Kramere55b15f2009-12-28 12:27:56 +000031#include "llvm/Type.h"
Dan Gohmancf20ac42009-08-13 01:36:44 +000032#include "llvm/Assembly/Writer.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000033#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000034#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Chenga8e29892007-01-19 07:51:42 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000036#include "llvm/MC/MCAsmInfo.h"
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000037#include "llvm/MC/MCAssembler.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000038#include "llvm/MC/MCContext.h"
Chris Lattner97f06932009-10-19 20:20:46 +000039#include "llvm/MC/MCInst.h"
Benjamin Kramer391271f2012-11-26 13:34:22 +000040#include "llvm/MC/MCInstBuilder.h"
Chris Lattnerf9bdedd2009-08-10 18:15:01 +000041#include "llvm/MC/MCSectionMachO.h"
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000042#include "llvm/MC/MCObjectStreamer.h"
Chris Lattner6c2f9e12009-08-19 05:49:37 +000043#include "llvm/MC/MCStreamer.h"
Chris Lattner325d3dc2009-09-13 17:14:04 +000044#include "llvm/MC/MCSymbol.h"
Chris Lattnerd62f1b42010-03-12 21:19:23 +000045#include "llvm/Target/Mangler.h"
Micah Villmow3574eca2012-10-08 16:38:25 +000046#include "llvm/DataLayout.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000047#include "llvm/Target/TargetMachine.h"
Chris Lattner97f06932009-10-19 20:20:46 +000048#include "llvm/Support/CommandLine.h"
Devang Patel59135f42010-08-04 22:39:39 +000049#include "llvm/Support/Debug.h"
Torok Edwin30464702009-07-08 20:55:50 +000050#include "llvm/Support/ErrorHandling.h"
Evan Cheng3e74d6f2011-08-24 18:08:43 +000051#include "llvm/Support/TargetRegistry.h"
Chris Lattnerb23569a2010-04-04 08:18:47 +000052#include "llvm/Support/raw_ostream.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000053#include <cctype>
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000054using namespace llvm;
55
Chris Lattner95b2c7d2006-12-19 22:59:26 +000056namespace {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000057
58 // Per section and per symbol attributes are not supported.
59 // To implement them we would need the ability to delay this emission
60 // until the assembly file is fully parsed/generated as only then do we
61 // know the symbol and section numbers.
62 class AttributeEmitter {
63 public:
64 virtual void MaybeSwitchVendor(StringRef Vendor) = 0;
65 virtual void EmitAttribute(unsigned Attribute, unsigned Value) = 0;
Jason W Kimf009a962011-02-07 00:49:53 +000066 virtual void EmitTextAttribute(unsigned Attribute, StringRef String) = 0;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000067 virtual void Finish() = 0;
Rafael Espindola4921e232010-10-25 18:38:32 +000068 virtual ~AttributeEmitter() {}
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000069 };
70
71 class AsmAttributeEmitter : public AttributeEmitter {
72 MCStreamer &Streamer;
73
74 public:
75 AsmAttributeEmitter(MCStreamer &Streamer_) : Streamer(Streamer_) {}
76 void MaybeSwitchVendor(StringRef Vendor) { }
77
78 void EmitAttribute(unsigned Attribute, unsigned Value) {
79 Streamer.EmitRawText("\t.eabi_attribute " +
80 Twine(Attribute) + ", " + Twine(Value));
81 }
82
Jason W Kimf009a962011-02-07 00:49:53 +000083 void EmitTextAttribute(unsigned Attribute, StringRef String) {
84 switch (Attribute) {
Craig Topperbc219812012-02-07 02:50:20 +000085 default: llvm_unreachable("Unsupported Text attribute in ASM Mode");
Jason W Kimf009a962011-02-07 00:49:53 +000086 case ARMBuildAttrs::CPU_name:
Benjamin Kramer59085362011-11-06 20:37:06 +000087 Streamer.EmitRawText(StringRef("\t.cpu ") + String.lower());
Jason W Kimf009a962011-02-07 00:49:53 +000088 break;
Renato Golin728ff0d2011-02-28 22:04:27 +000089 /* GAS requires .fpu to be emitted regardless of EABI attribute */
90 case ARMBuildAttrs::Advanced_SIMD_arch:
91 case ARMBuildAttrs::VFP_arch:
Benjamin Kramer59085362011-11-06 20:37:06 +000092 Streamer.EmitRawText(StringRef("\t.fpu ") + String.lower());
Jim Grosbach8e0c7692011-09-02 18:46:15 +000093 break;
Jason W Kimf009a962011-02-07 00:49:53 +000094 }
95 }
Rafael Espindolacecbc3d2010-10-25 17:50:35 +000096 void Finish() { }
97 };
98
99 class ObjectAttributeEmitter : public AttributeEmitter {
Renato Golin719927a2011-08-09 09:50:10 +0000100 // This structure holds all attributes, accounting for
101 // their string/numeric value, so we can later emmit them
102 // in declaration order, keeping all in the same vector
103 struct AttributeItemType {
104 enum {
105 HiddenAttribute = 0,
106 NumericAttribute,
107 TextAttribute
108 } Type;
109 unsigned Tag;
110 unsigned IntValue;
111 StringRef StringValue;
112 } AttributeItem;
113
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000114 MCObjectStreamer &Streamer;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000115 StringRef CurrentVendor;
Renato Golin719927a2011-08-09 09:50:10 +0000116 SmallVector<AttributeItemType, 64> Contents;
117
118 // Account for the ULEB/String size of each item,
119 // not just the number of items
120 size_t ContentsSize;
121 // FIXME: this should be in a more generic place, but
122 // getULEBSize() is in MCAsmInfo and will be moved to MCDwarf
123 size_t getULEBSize(int Value) {
124 size_t Size = 0;
125 do {
126 Value >>= 7;
127 Size += sizeof(int8_t); // Is this really necessary?
128 } while (Value);
129 return Size;
130 }
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000131
132 public:
133 ObjectAttributeEmitter(MCObjectStreamer &Streamer_) :
Renato Golin719927a2011-08-09 09:50:10 +0000134 Streamer(Streamer_), CurrentVendor(""), ContentsSize(0) { }
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000135
136 void MaybeSwitchVendor(StringRef Vendor) {
137 assert(!Vendor.empty() && "Vendor cannot be empty.");
138
139 if (CurrentVendor.empty())
140 CurrentVendor = Vendor;
141 else if (CurrentVendor == Vendor)
142 return;
143 else
144 Finish();
145
146 CurrentVendor = Vendor;
147
Rafael Espindola33363842010-10-25 22:26:55 +0000148 assert(Contents.size() == 0);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000149 }
150
151 void EmitAttribute(unsigned Attribute, unsigned Value) {
Renato Golin719927a2011-08-09 09:50:10 +0000152 AttributeItemType attr = {
153 AttributeItemType::NumericAttribute,
154 Attribute,
155 Value,
156 StringRef("")
157 };
158 ContentsSize += getULEBSize(Attribute);
159 ContentsSize += getULEBSize(Value);
160 Contents.push_back(attr);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000161 }
162
Jason W Kimf009a962011-02-07 00:49:53 +0000163 void EmitTextAttribute(unsigned Attribute, StringRef String) {
Renato Golin719927a2011-08-09 09:50:10 +0000164 AttributeItemType attr = {
165 AttributeItemType::TextAttribute,
166 Attribute,
167 0,
168 String
169 };
170 ContentsSize += getULEBSize(Attribute);
171 // String + \0
172 ContentsSize += String.size()+1;
173
174 Contents.push_back(attr);
Jason W Kimf009a962011-02-07 00:49:53 +0000175 }
176
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000177 void Finish() {
Rafael Espindola33363842010-10-25 22:26:55 +0000178 // Vendor size + Vendor name + '\0'
179 const size_t VendorHeaderSize = 4 + CurrentVendor.size() + 1;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000180
Rafael Espindola33363842010-10-25 22:26:55 +0000181 // Tag + Tag Size
182 const size_t TagHeaderSize = 1 + 4;
183
184 Streamer.EmitIntValue(VendorHeaderSize + TagHeaderSize + ContentsSize, 4);
185 Streamer.EmitBytes(CurrentVendor, 0);
186 Streamer.EmitIntValue(0, 1); // '\0'
187
188 Streamer.EmitIntValue(ARMBuildAttrs::File, 1);
189 Streamer.EmitIntValue(TagHeaderSize + ContentsSize, 4);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000190
Renato Golin719927a2011-08-09 09:50:10 +0000191 // Size should have been accounted for already, now
192 // emit each field as its type (ULEB or String)
193 for (unsigned int i=0; i<Contents.size(); ++i) {
194 AttributeItemType item = Contents[i];
195 Streamer.EmitULEB128IntValue(item.Tag, 0);
196 switch (item.Type) {
Craig Topperbc219812012-02-07 02:50:20 +0000197 default: llvm_unreachable("Invalid attribute type");
Renato Golin719927a2011-08-09 09:50:10 +0000198 case AttributeItemType::NumericAttribute:
199 Streamer.EmitULEB128IntValue(item.IntValue, 0);
200 break;
201 case AttributeItemType::TextAttribute:
Benjamin Kramer59085362011-11-06 20:37:06 +0000202 Streamer.EmitBytes(item.StringValue.upper(), 0);
Renato Golin719927a2011-08-09 09:50:10 +0000203 Streamer.EmitIntValue(0, 1); // '\0'
204 break;
Renato Golin719927a2011-08-09 09:50:10 +0000205 }
206 }
Rafael Espindola33363842010-10-25 22:26:55 +0000207
208 Contents.clear();
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000209 }
210 };
211
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000212} // end of anonymous namespace
213
Jim Grosbachbaf120f2010-12-01 03:45:07 +0000214MachineLocation ARMAsmPrinter::
215getDebugValueLocation(const MachineInstr *MI) const {
216 MachineLocation Location;
217 assert(MI->getNumOperands() == 4 && "Invalid no. of machine operands!");
218 // Frame address. Currently handles register +- offset only.
219 if (MI->getOperand(0).isReg() && MI->getOperand(1).isImm())
220 Location.set(MI->getOperand(0).getReg(), MI->getOperand(1).getImm());
221 else {
222 DEBUG(dbgs() << "DBG_VALUE instruction ignored! " << *MI << "\n");
223 }
224 return Location;
225}
226
Devang Patel27f5acb2011-04-21 22:48:26 +0000227/// EmitDwarfRegOp - Emit dwarf register operation.
Devang Patel0be77df2011-04-27 20:29:27 +0000228void ARMAsmPrinter::EmitDwarfRegOp(const MachineLocation &MLoc) const {
Devang Patel27f5acb2011-04-21 22:48:26 +0000229 const TargetRegisterInfo *RI = TM.getRegisterInfo();
230 if (RI->getDwarfRegNum(MLoc.getReg(), false) != -1)
Devang Patel0be77df2011-04-27 20:29:27 +0000231 AsmPrinter::EmitDwarfRegOp(MLoc);
Devang Patel27f5acb2011-04-21 22:48:26 +0000232 else {
233 unsigned Reg = MLoc.getReg();
234 if (Reg >= ARM::S0 && Reg <= ARM::S31) {
Devang Patel0a6ea832011-04-22 16:44:29 +0000235 assert(ARM::S0 + 31 == ARM::S31 && "Unexpected ARM S register numbering");
Devang Patel27f5acb2011-04-21 22:48:26 +0000236 // S registers are described as bit-pieces of a register
237 // S[2x] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 0)
238 // S[2x+1] = DW_OP_regx(256 + (x>>1)) DW_OP_bit_piece(32, 32)
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000239
Devang Patel27f5acb2011-04-21 22:48:26 +0000240 unsigned SReg = Reg - ARM::S0;
241 bool odd = SReg & 0x1;
242 unsigned Rx = 256 + (SReg >> 1);
Devang Patel27f5acb2011-04-21 22:48:26 +0000243
244 OutStreamer.AddComment("DW_OP_regx for S register");
245 EmitInt8(dwarf::DW_OP_regx);
246
247 OutStreamer.AddComment(Twine(SReg));
248 EmitULEB128(Rx);
249
250 if (odd) {
251 OutStreamer.AddComment("DW_OP_bit_piece 32 32");
252 EmitInt8(dwarf::DW_OP_bit_piece);
253 EmitULEB128(32);
254 EmitULEB128(32);
255 } else {
256 OutStreamer.AddComment("DW_OP_bit_piece 32 0");
257 EmitInt8(dwarf::DW_OP_bit_piece);
258 EmitULEB128(32);
259 EmitULEB128(0);
260 }
Devang Patel71f3f112011-04-21 23:22:35 +0000261 } else if (Reg >= ARM::Q0 && Reg <= ARM::Q15) {
Devang Patel0a6ea832011-04-22 16:44:29 +0000262 assert(ARM::Q0 + 15 == ARM::Q15 && "Unexpected ARM Q register numbering");
Devang Patel71f3f112011-04-21 23:22:35 +0000263 // Q registers Q0-Q15 are described by composing two D registers together.
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000264 // Qx = DW_OP_regx(256+2x) DW_OP_piece(8) DW_OP_regx(256+2x+1)
265 // DW_OP_piece(8)
Devang Patel71f3f112011-04-21 23:22:35 +0000266
267 unsigned QReg = Reg - ARM::Q0;
268 unsigned D1 = 256 + 2 * QReg;
269 unsigned D2 = D1 + 1;
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000270
Devang Patel71f3f112011-04-21 23:22:35 +0000271 OutStreamer.AddComment("DW_OP_regx for Q register: D1");
272 EmitInt8(dwarf::DW_OP_regx);
273 EmitULEB128(D1);
274 OutStreamer.AddComment("DW_OP_piece 8");
275 EmitInt8(dwarf::DW_OP_piece);
276 EmitULEB128(8);
277
278 OutStreamer.AddComment("DW_OP_regx for Q register: D2");
279 EmitInt8(dwarf::DW_OP_regx);
280 EmitULEB128(D2);
281 OutStreamer.AddComment("DW_OP_piece 8");
282 EmitInt8(dwarf::DW_OP_piece);
283 EmitULEB128(8);
Devang Patel27f5acb2011-04-21 22:48:26 +0000284 }
285 }
286}
287
Jim Grosbach3e965312012-05-18 19:12:01 +0000288void ARMAsmPrinter::EmitFunctionBodyEnd() {
289 // Make sure to terminate any constant pools that were at the end
290 // of the function.
291 if (!InConstantPool)
292 return;
293 InConstantPool = false;
294 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
295}
Owen Anderson2fec6c52011-10-04 23:26:17 +0000296
Jim Grosbach3e965312012-05-18 19:12:01 +0000297void ARMAsmPrinter::EmitFunctionEntryLabel() {
Chris Lattner953ebb72010-01-27 23:58:11 +0000298 if (AFI->isThumbFunction()) {
Jim Grosbachce792992010-11-05 22:08:08 +0000299 OutStreamer.EmitAssemblerFlag(MCAF_Code16);
Rafael Espindola64695402011-05-16 16:17:21 +0000300 OutStreamer.EmitThumbFunc(CurrentFnSym);
Chris Lattner953ebb72010-01-27 23:58:11 +0000301 }
Jim Grosbachb0739b72010-09-02 01:02:06 +0000302
Chris Lattner953ebb72010-01-27 23:58:11 +0000303 OutStreamer.EmitLabel(CurrentFnSym);
304}
305
James Molloy34982572012-01-26 09:25:43 +0000306void ARMAsmPrinter::EmitXXStructor(const Constant *CV) {
Micah Villmow3574eca2012-10-08 16:38:25 +0000307 uint64_t Size = TM.getDataLayout()->getTypeAllocSize(CV->getType());
James Molloy34982572012-01-26 09:25:43 +0000308 assert(Size && "C++ constructor pointer had zero size!");
309
Bill Wendling4a1ff2f2012-02-15 09:14:08 +0000310 const GlobalValue *GV = dyn_cast<GlobalValue>(CV->stripPointerCasts());
James Molloy34982572012-01-26 09:25:43 +0000311 assert(GV && "C++ constructor pointer was not a GlobalValue!");
312
313 const MCExpr *E = MCSymbolRefExpr::Create(Mang->getSymbol(GV),
314 (Subtarget->isTargetDarwin()
315 ? MCSymbolRefExpr::VK_None
316 : MCSymbolRefExpr::VK_ARM_TARGET1),
317 OutContext);
318
319 OutStreamer.EmitValue(E, Size);
320}
321
Jim Grosbach2317e402010-09-30 01:57:53 +0000322/// runOnMachineFunction - This uses the EmitInstruction()
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000323/// method to print assembly for each instruction.
324///
325bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Chenga8e29892007-01-19 07:51:42 +0000326 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng6d63a722008-09-18 07:27:23 +0000327 MCP = MF.getConstantPool();
Rafael Espindola4b442b52006-05-23 02:48:20 +0000328
Chris Lattnerd49fe1b2010-01-28 01:28:58 +0000329 return AsmPrinter::runOnMachineFunction(MF);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000330}
331
Evan Cheng055b0312009-06-29 07:51:04 +0000332void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000333 raw_ostream &O, const char *Modifier) {
Evan Cheng055b0312009-06-29 07:51:04 +0000334 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000335 unsigned TF = MO.getTargetFlags();
336
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000337 switch (MO.getType()) {
Craig Topperbc219812012-02-07 02:50:20 +0000338 default: llvm_unreachable("<unknown operand type>");
Bob Wilson5bafff32009-06-22 23:27:02 +0000339 case MachineOperand::MO_Register: {
340 unsigned Reg = MO.getReg();
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000341 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Jim Grosbach35636282010-10-06 21:22:32 +0000342 assert(!MO.getSubReg() && "Subregs should be eliminated!");
343 O << ARMInstPrinter::getRegisterName(Reg);
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000344 break;
Bob Wilson5bafff32009-06-22 23:27:02 +0000345 }
Evan Chenga8e29892007-01-19 07:51:42 +0000346 case MachineOperand::MO_Immediate: {
Evan Cheng5adb66a2009-09-28 09:14:39 +0000347 int64_t Imm = MO.getImm();
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000348 O << '#';
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000349 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
Jason W Kim650b7d72011-01-12 23:21:49 +0000350 (TF == ARMII::MO_LO16))
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000351 O << ":lower16:";
352 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
Jason W Kim650b7d72011-01-12 23:21:49 +0000353 (TF == ARMII::MO_HI16))
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000354 O << ":upper16:";
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000355 O << Imm;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000356 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000357 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000358 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000359 O << *MO.getMBB()->getSymbol();
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000360 return;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000361 case MachineOperand::MO_GlobalAddress: {
Dan Gohman46510a72010-04-15 01:51:59 +0000362 const GlobalValue *GV = MO.getGlobal();
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000363 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
364 (TF & ARMII::MO_LO16))
365 O << ":lower16:";
366 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
367 (TF & ARMII::MO_HI16))
368 O << ":upper16:";
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000369 O << *Mang->getSymbol(GV);
Anton Korobeynikov7751ad92008-11-22 16:15:34 +0000370
Chris Lattner0c08d092010-04-03 22:28:33 +0000371 printOffset(MO.getOffset(), O);
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000372 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000373 O << "(PLT)";
Evan Chenga8e29892007-01-19 07:51:42 +0000374 break;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000375 }
Evan Chenga8e29892007-01-19 07:51:42 +0000376 case MachineOperand::MO_ExternalSymbol: {
Chris Lattner10b318b2010-01-17 21:43:43 +0000377 O << *GetExternalSymbolSymbol(MO.getSymbolName());
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000378 if (TF == ARMII::MO_PLT)
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000379 O << "(PLT)";
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000380 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000381 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000382 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000383 O << *GetCPISymbol(MO.getIndex());
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000384 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000385 case MachineOperand::MO_JumpTableIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000386 O << *GetJTISymbol(MO.getIndex());
Evan Chenga8e29892007-01-19 07:51:42 +0000387 break;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000388 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000389}
390
Evan Cheng055b0312009-06-29 07:51:04 +0000391//===--------------------------------------------------------------------===//
392
Chris Lattner0890cf12010-01-25 19:51:38 +0000393MCSymbol *ARMAsmPrinter::
Chris Lattner0890cf12010-01-25 19:51:38 +0000394GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const {
395 SmallString<60> Name;
396 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "JTI"
Chris Lattner281e7762010-01-25 23:28:03 +0000397 << getFunctionNumber() << '_' << uid << '_' << uid2;
Chris Lattner9b97a732010-03-30 18:10:53 +0000398 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000399}
400
Jim Grosbach433a5782010-09-24 20:47:58 +0000401
Dmitri Gribenko79c07d22012-11-15 16:51:49 +0000402MCSymbol *ARMAsmPrinter::GetARMSJLJEHLabel() const {
Jim Grosbach433a5782010-09-24 20:47:58 +0000403 SmallString<60> Name;
404 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "SJLJEH"
405 << getFunctionNumber();
406 return OutContext.GetOrCreateSymbol(Name.str());
407}
408
Evan Cheng055b0312009-06-29 07:51:04 +0000409bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000410 unsigned AsmVariant, const char *ExtraCode,
411 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000412 // Does this asm operand have a single letter operand modifier?
413 if (ExtraCode && ExtraCode[0]) {
414 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000415
Evan Chenga8e29892007-01-19 07:51:42 +0000416 switch (ExtraCode[0]) {
Jack Carter0518fca2012-06-26 13:49:27 +0000417 default:
418 // See if this is a generic print operand
419 return AsmPrinter::PrintAsmOperand(MI, OpNum, AsmVariant, ExtraCode, O);
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000420 case 'a': // Print as a memory address.
421 if (MI->getOperand(OpNum).isReg()) {
Jim Grosbach2f24c4e2010-09-30 15:25:22 +0000422 O << "["
423 << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg())
424 << "]";
Bob Wilson9b4b00a2009-07-09 23:54:51 +0000425 return false;
426 }
427 // Fallthrough
428 case 'c': // Don't print "#" before an immediate operand.
Bob Wilson4f38b382009-08-21 21:58:55 +0000429 if (!MI->getOperand(OpNum).isImm())
430 return true;
Jim Grosbach2317e402010-09-30 01:57:53 +0000431 O << MI->getOperand(OpNum).getImm();
Bob Wilson8f343462009-04-06 21:46:51 +0000432 return false;
Evan Chenge21e3962007-04-04 00:13:29 +0000433 case 'P': // Print a VFP double precision register.
Evan Chengd831cda2009-12-08 23:06:22 +0000434 case 'q': // Print a NEON quad precision register.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000435 printOperand(MI, OpNum, O);
Evan Cheng23a95702007-03-08 22:42:46 +0000436 return false;
Eric Christopher0628d382011-05-24 22:10:34 +0000437 case 'y': // Print a VFP single precision register as indexed double.
Eric Christopher0628d382011-05-24 22:10:34 +0000438 if (MI->getOperand(OpNum).isReg()) {
439 unsigned Reg = MI->getOperand(OpNum).getReg();
440 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
Jakob Stoklund Olesen4c91bda2012-05-30 23:00:43 +0000441 // Find the 'd' register that has this 's' register as a sub-register,
442 // and determine the lane number.
443 for (MCSuperRegIterator SR(Reg, TRI); SR.isValid(); ++SR) {
444 if (!ARM::DPRRegClass.contains(*SR))
445 continue;
446 bool Lane0 = TRI->getSubReg(*SR, ARM::ssub_0) == Reg;
447 O << ARMInstPrinter::getRegisterName(*SR) << (Lane0 ? "[0]" : "[1]");
448 return false;
449 }
Eric Christopher0628d382011-05-24 22:10:34 +0000450 }
Eric Christopher4db7dec2011-05-24 23:27:13 +0000451 return true;
Eric Christopherfef50062011-05-24 22:27:43 +0000452 case 'B': // Bitwise inverse of integer or symbol without a preceding #.
Eric Christophere1739d52011-05-24 23:15:43 +0000453 if (!MI->getOperand(OpNum).isImm())
454 return true;
455 O << ~(MI->getOperand(OpNum).getImm());
456 return false;
Eric Christopherfef50062011-05-24 22:27:43 +0000457 case 'L': // The low 16 bits of an immediate constant.
Eric Christopher4db7dec2011-05-24 23:27:13 +0000458 if (!MI->getOperand(OpNum).isImm())
459 return true;
460 O << (MI->getOperand(OpNum).getImm() & 0xffff);
461 return false;
Eric Christopher3c14f242011-05-28 01:40:44 +0000462 case 'M': { // A register range suitable for LDM/STM.
463 if (!MI->getOperand(OpNum).isReg())
464 return true;
465 const MachineOperand &MO = MI->getOperand(OpNum);
466 unsigned RegBegin = MO.getReg();
467 // This takes advantage of the 2 operand-ness of ldm/stm and that we've
468 // already got the operands in registers that are operands to the
469 // inline asm statement.
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000470
Eric Christopher3c14f242011-05-28 01:40:44 +0000471 O << "{" << ARMInstPrinter::getRegisterName(RegBegin);
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000472
Eric Christopher3c14f242011-05-28 01:40:44 +0000473 // FIXME: The register allocator not only may not have given us the
474 // registers in sequence, but may not be in ascending registers. This
475 // will require changes in the register allocator that'll need to be
476 // propagated down here if the operands change.
477 unsigned RegOps = OpNum + 1;
478 while (MI->getOperand(RegOps).isReg()) {
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000479 O << ", "
Eric Christopher3c14f242011-05-28 01:40:44 +0000480 << ARMInstPrinter::getRegisterName(MI->getOperand(RegOps).getReg());
481 RegOps++;
482 }
483
484 O << "}";
485
486 return false;
487 }
Rafael Espindolaf5ade5d2011-08-10 16:26:42 +0000488 case 'R': // The most significant register of a pair.
489 case 'Q': { // The least significant register of a pair.
490 if (OpNum == 0)
491 return true;
492 const MachineOperand &FlagsOP = MI->getOperand(OpNum - 1);
493 if (!FlagsOP.isImm())
494 return true;
495 unsigned Flags = FlagsOP.getImm();
496 unsigned NumVals = InlineAsm::getNumOperandRegisters(Flags);
497 if (NumVals != 2)
498 return true;
499 unsigned RegOp = ExtraCode[0] == 'Q' ? OpNum : OpNum + 1;
500 if (RegOp >= MI->getNumOperands())
501 return true;
502 const MachineOperand &MO = MI->getOperand(RegOp);
503 if (!MO.isReg())
504 return true;
505 unsigned Reg = MO.getReg();
506 O << ARMInstPrinter::getRegisterName(Reg);
507 return false;
508 }
509
Eric Christopherfef50062011-05-24 22:27:43 +0000510 case 'e': // The low doubleword register of a NEON quad register.
Bob Wilson9cd2b952011-12-12 21:45:15 +0000511 case 'f': { // The high doubleword register of a NEON quad register.
512 if (!MI->getOperand(OpNum).isReg())
513 return true;
514 unsigned Reg = MI->getOperand(OpNum).getReg();
515 if (!ARM::QPRRegClass.contains(Reg))
516 return true;
517 const TargetRegisterInfo *TRI = MF->getTarget().getRegisterInfo();
518 unsigned SubReg = TRI->getSubReg(Reg, ExtraCode[0] == 'e' ?
519 ARM::dsub_0 : ARM::dsub_1);
520 O << ARMInstPrinter::getRegisterName(SubReg);
521 return false;
522 }
523
Eric Christopher001d2192012-08-13 18:18:52 +0000524 // This modifier is not yet supported.
Eric Christopherfef50062011-05-24 22:27:43 +0000525 case 'h': // A range of VFP/NEON registers suitable for VLD1/VST1.
Bob Wilsond984eb62010-05-27 20:23:42 +0000526 return true;
Eric Christopher6eef0e22012-08-14 23:32:15 +0000527 case 'H': { // The highest-numbered register of a pair.
Eric Christopher001d2192012-08-13 18:18:52 +0000528 const MachineOperand &MO = MI->getOperand(OpNum);
529 if (!MO.isReg())
530 return true;
531 const TargetRegisterClass &RC = ARM::GPRRegClass;
532 const MachineFunction &MF = *MI->getParent()->getParent();
533 const TargetRegisterInfo *TRI = MF.getTarget().getRegisterInfo();
534
535 unsigned RegIdx = TRI->getEncodingValue(MO.getReg());
536 RegIdx |= 1; //The odd register is also the higher-numbered one of a pair.
537
538 unsigned Reg = RC.getRegister(RegIdx);
539 O << ARMInstPrinter::getRegisterName(Reg);
540 return false;
Evan Cheng84f60b72010-05-27 22:08:38 +0000541 }
Eric Christopher6eef0e22012-08-14 23:32:15 +0000542 }
Evan Chenga8e29892007-01-19 07:51:42 +0000543 }
Jim Grosbache9952212009-09-04 01:38:51 +0000544
Chris Lattner35c33bd2010-04-04 04:47:45 +0000545 printOperand(MI, OpNum, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000546 return false;
547}
548
Bob Wilson224c2442009-05-19 05:53:42 +0000549bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Cheng055b0312009-06-29 07:51:04 +0000550 unsigned OpNum, unsigned AsmVariant,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000551 const char *ExtraCode,
552 raw_ostream &O) {
Eric Christopher8f894632011-05-25 20:51:58 +0000553 // Does this asm operand have a single letter operand modifier?
554 if (ExtraCode && ExtraCode[0]) {
555 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000556
Eric Christopher8f894632011-05-25 20:51:58 +0000557 switch (ExtraCode[0]) {
Eric Christopher32bfb2c2011-05-26 18:22:26 +0000558 case 'A': // A memory operand for a VLD1/VST1 instruction.
Eric Christopher8f894632011-05-25 20:51:58 +0000559 default: return true; // Unknown modifier.
560 case 'm': // The base register of a memory operand.
561 if (!MI->getOperand(OpNum).isReg())
562 return true;
563 O << ARMInstPrinter::getRegisterName(MI->getOperand(OpNum).getReg());
564 return false;
565 }
566 }
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000567
Bob Wilson765cc0b2009-10-13 20:50:28 +0000568 const MachineOperand &MO = MI->getOperand(OpNum);
569 assert(MO.isReg() && "unexpected inline asm memory operand");
Jim Grosbach2317e402010-09-30 01:57:53 +0000570 O << "[" << ARMInstPrinter::getRegisterName(MO.getReg()) << "]";
Bob Wilson224c2442009-05-19 05:53:42 +0000571 return false;
572}
573
Bob Wilson812209a2009-09-30 22:06:26 +0000574void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Bob Wilson0fb34682009-09-30 00:23:42 +0000575 if (Subtarget->isTargetDarwin()) {
576 Reloc::Model RelocM = TM.getRelocationModel();
577 if (RelocM == Reloc::PIC_ || RelocM == Reloc::DynamicNoPIC) {
578 // Declare all the text sections up front (before the DWARF sections
579 // emitted by AsmPrinter::doInitialization) so the assembler will keep
580 // them together at the beginning of the object file. This helps
581 // avoid out-of-range branches that are due a fundamental limitation of
582 // the way symbol offsets are encoded with the current Darwin ARM
583 // relocations.
Jim Grosbachb0739b72010-09-02 01:02:06 +0000584 const TargetLoweringObjectFileMachO &TLOFMacho =
Dan Gohman0d805c32010-04-17 16:44:48 +0000585 static_cast<const TargetLoweringObjectFileMachO &>(
586 getObjFileLowering());
Jim Grosbach837c28a2012-10-04 21:33:24 +0000587
588 // Collect the set of sections our functions will go into.
589 SetVector<const MCSection *, SmallVector<const MCSection *, 8>,
590 SmallPtrSet<const MCSection *, 8> > TextSections;
591 // Default text section comes first.
592 TextSections.insert(TLOFMacho.getTextSection());
593 // Now any user defined text sections from function attributes.
594 for (Module::iterator F = M.begin(), e = M.end(); F != e; ++F)
595 if (!F->isDeclaration() && !F->hasAvailableExternallyLinkage())
596 TextSections.insert(TLOFMacho.SectionForGlobal(F, Mang, TM));
597 // Now the coalescable sections.
598 TextSections.insert(TLOFMacho.getTextCoalSection());
599 TextSections.insert(TLOFMacho.getConstTextCoalSection());
600
601 // Emit the sections in the .s file header to fix the order.
602 for (unsigned i = 0, e = TextSections.size(); i != e; ++i)
603 OutStreamer.SwitchSection(TextSections[i]);
604
Bob Wilson29e06692009-09-30 22:25:37 +0000605 if (RelocM == Reloc::DynamicNoPIC) {
606 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +0000607 OutContext.getMachOSection("__TEXT", "__symbol_stub4",
608 MCSectionMachO::S_SYMBOL_STUBS,
609 12, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +0000610 OutStreamer.SwitchSection(sect);
611 } else {
612 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +0000613 OutContext.getMachOSection("__TEXT", "__picsymbolstub4",
614 MCSectionMachO::S_SYMBOL_STUBS,
615 16, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +0000616 OutStreamer.SwitchSection(sect);
617 }
Bob Wilson63db5942010-07-30 19:55:47 +0000618 const MCSection *StaticInitSect =
619 OutContext.getMachOSection("__TEXT", "__StaticInit",
620 MCSectionMachO::S_REGULAR |
621 MCSectionMachO::S_ATTR_PURE_INSTRUCTIONS,
622 SectionKind::getText());
623 OutStreamer.SwitchSection(StaticInitSect);
Bob Wilson0fb34682009-09-30 00:23:42 +0000624 }
625 }
626
Jim Grosbache5165492009-11-09 00:11:35 +0000627 // Use unified assembler syntax.
Jason W Kimafd1cc22010-09-30 02:45:56 +0000628 OutStreamer.EmitAssemblerFlag(MCAF_SyntaxUnified);
Anton Korobeynikovd61eca52009-06-17 23:43:18 +0000629
Anton Korobeynikov88ce6672009-05-23 19:51:20 +0000630 // Emit ARM Build Attributes
Evan Cheng07043272012-02-21 20:46:00 +0000631 if (Subtarget->isTargetELF())
Jason W Kimdef9ac42010-10-06 22:36:46 +0000632 emitAttributes();
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000633}
634
Anton Korobeynikov0f3cc652008-08-07 09:54:23 +0000635
Chris Lattner4a071d62009-10-19 17:59:19 +0000636void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Evan Cheng5be54b02007-01-19 19:25:36 +0000637 if (Subtarget->isTargetDarwin()) {
Chris Lattnerf61159b2009-08-03 22:18:15 +0000638 // All darwin targets use mach-o.
Dan Gohman0d805c32010-04-17 16:44:48 +0000639 const TargetLoweringObjectFileMachO &TLOFMacho =
640 static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000641 MachineModuleInfoMachO &MMIMacho =
642 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbache9952212009-09-04 01:38:51 +0000643
Evan Chenga8e29892007-01-19 07:51:42 +0000644 // Output non-lazy-pointers for external and common global variables.
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000645 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
Bill Wendlingcebae362010-03-10 22:34:10 +0000646
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000647 if (!Stubs.empty()) {
Chris Lattnerff4bc462009-08-10 01:39:42 +0000648 // Switch with ".non_lazy_symbol_pointer" directive.
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000649 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattnerc076a972009-08-10 18:01:34 +0000650 EmitAlignment(2);
Chris Lattnerb0f294c2009-10-19 18:38:33 +0000651 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000652 // L_foo$stub:
653 OutStreamer.EmitLabel(Stubs[i].first);
654 // .indirect_symbol _foo
Bill Wendling52a50e52010-03-11 01:18:13 +0000655 MachineModuleInfoImpl::StubValueTy &MCSym = Stubs[i].second;
656 OutStreamer.EmitSymbolAttribute(MCSym.getPointer(),MCSA_IndirectSymbol);
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000657
Bill Wendling52a50e52010-03-11 01:18:13 +0000658 if (MCSym.getInt())
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000659 // External to current translation unit.
660 OutStreamer.EmitIntValue(0, 4/*size*/, 0/*addrspace*/);
661 else
662 // Internal to current translation unit.
Bill Wendling5e1b55d2010-03-31 18:47:10 +0000663 //
Jim Grosbach1b935a32010-09-22 16:45:13 +0000664 // When we place the LSDA into the TEXT section, the type info
665 // pointers need to be indirect and pc-rel. We accomplish this by
666 // using NLPs; however, sometimes the types are local to the file.
667 // We need to fill in the value for the NLP in those cases.
Bill Wendling52a50e52010-03-11 01:18:13 +0000668 OutStreamer.EmitValue(MCSymbolRefExpr::Create(MCSym.getPointer(),
669 OutContext),
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000670 4/*size*/, 0/*addrspace*/);
Evan Chengae94e592008-12-05 01:06:39 +0000671 }
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000672
673 Stubs.clear();
674 OutStreamer.AddBlankLine();
Evan Chenga8e29892007-01-19 07:51:42 +0000675 }
676
Chris Lattnere4d9ea82009-10-19 18:44:38 +0000677 Stubs = MMIMacho.GetHiddenGVStubList();
678 if (!Stubs.empty()) {
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000679 OutStreamer.SwitchSection(getObjFileLowering().getDataSection());
Chris Lattnerf3231de2009-08-10 18:02:16 +0000680 EmitAlignment(2);
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000681 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
682 // L_foo$stub:
683 OutStreamer.EmitLabel(Stubs[i].first);
684 // .long _foo
Bill Wendlingcebae362010-03-10 22:34:10 +0000685 OutStreamer.EmitValue(MCSymbolRefExpr::
686 Create(Stubs[i].second.getPointer(),
687 OutContext),
Bill Wendlingbecd83e2010-03-09 00:40:17 +0000688 4/*size*/, 0/*addrspace*/);
689 }
Bill Wendlingcf6f28d2010-03-09 00:43:34 +0000690
691 Stubs.clear();
692 OutStreamer.AddBlankLine();
Evan Chengae94e592008-12-05 01:06:39 +0000693 }
694
Evan Chenga8e29892007-01-19 07:51:42 +0000695 // Funny Darwin hack: This flag tells the linker that no global symbols
696 // contain code that falls through to other global symbols (e.g. the obvious
697 // implementation of multiple entry points). If this doesn't occur, the
698 // linker can safely perform dead code stripping. Since LLVM never
699 // generates code that does this, it is always safe to set.
Chris Lattnera5ad93a2010-01-23 06:39:22 +0000700 OutStreamer.EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindolab01c4bb2006-07-27 11:38:51 +0000701 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000702}
Anton Korobeynikov0bd89712008-08-17 13:55:10 +0000703
Chris Lattner97f06932009-10-19 20:20:46 +0000704//===----------------------------------------------------------------------===//
Jason W Kimdef9ac42010-10-06 22:36:46 +0000705// Helper routines for EmitStartOfAsmFile() and EmitEndOfAsmFile()
706// FIXME:
707// The following seem like one-off assembler flags, but they actually need
Jim Grosbachfa7fb642010-10-06 22:46:47 +0000708// to appear in the .ARM.attributes section in ELF.
Jason W Kimdef9ac42010-10-06 22:36:46 +0000709// Instead of subclassing the MCELFStreamer, we do the work here.
710
711void ARMAsmPrinter::emitAttributes() {
Jim Grosbachfa7fb642010-10-06 22:46:47 +0000712
Jason W Kim17b443d2010-10-11 23:01:44 +0000713 emitARMAttributeSection();
714
Renato Golin728ff0d2011-02-28 22:04:27 +0000715 /* GAS expect .fpu to be emitted, regardless of VFP build attribute */
716 bool emitFPU = false;
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000717 AttributeEmitter *AttrEmitter;
Renato Golin728ff0d2011-02-28 22:04:27 +0000718 if (OutStreamer.hasRawTextSupport()) {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000719 AttrEmitter = new AsmAttributeEmitter(OutStreamer);
Renato Golin728ff0d2011-02-28 22:04:27 +0000720 emitFPU = true;
721 } else {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000722 MCObjectStreamer &O = static_cast<MCObjectStreamer&>(OutStreamer);
723 AttrEmitter = new ObjectAttributeEmitter(O);
724 }
725
726 AttrEmitter->MaybeSwitchVendor("aeabi");
727
Jason W Kimdef9ac42010-10-06 22:36:46 +0000728 std::string CPUString = Subtarget->getCPUString();
Jason W Kimf009a962011-02-07 00:49:53 +0000729
730 if (CPUString == "cortex-a8" ||
731 Subtarget->isCortexA8()) {
Jason W Kimc046d642011-02-07 19:07:11 +0000732 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::CPU_name, "cortex-a8");
Jason W Kimf009a962011-02-07 00:49:53 +0000733 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v7);
734 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch_profile,
735 ARMBuildAttrs::ApplicationProfile);
736 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
737 ARMBuildAttrs::Allowed);
738 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
739 ARMBuildAttrs::AllowThumb32);
740 // Fixme: figure out when this is emitted.
741 //AttrEmitter->EmitAttribute(ARMBuildAttrs::WMMX_arch,
742 // ARMBuildAttrs::AllowWMMXv1);
743 //
744
745 /// ADD additional Else-cases here!
Rafael Espindolab8adb8a2011-05-20 20:10:34 +0000746 } else if (CPUString == "xscale") {
747 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v5TEJ);
748 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
749 ARMBuildAttrs::Allowed);
750 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
751 ARMBuildAttrs::Allowed);
Jason W Kimf009a962011-02-07 00:49:53 +0000752 } else if (CPUString == "generic") {
Amara Emerson214fd3d2012-11-08 09:51:45 +0000753 // For a generic CPU, we assume a standard v7a architecture in Subtarget.
754 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v7);
755 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch_profile,
756 ARMBuildAttrs::ApplicationProfile);
Jason W Kimf009a962011-02-07 00:49:53 +0000757 AttrEmitter->EmitAttribute(ARMBuildAttrs::ARM_ISA_use,
758 ARMBuildAttrs::Allowed);
759 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
Amara Emerson214fd3d2012-11-08 09:51:45 +0000760 ARMBuildAttrs::AllowThumb32);
761 } else if (Subtarget->hasV7Ops()) {
762 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v7);
763 AttrEmitter->EmitAttribute(ARMBuildAttrs::THUMB_ISA_use,
764 ARMBuildAttrs::AllowThumb32);
765 } else if (Subtarget->hasV6T2Ops())
766 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v6T2);
767 else if (Subtarget->hasV6Ops())
768 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v6);
769 else if (Subtarget->hasV5TEOps())
770 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v5TE);
771 else if (Subtarget->hasV5TOps())
772 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v5T);
773 else if (Subtarget->hasV4TOps())
774 AttrEmitter->EmitAttribute(ARMBuildAttrs::CPU_arch, ARMBuildAttrs::v4T);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000775
Renato Goline89a0532011-03-02 21:20:09 +0000776 if (Subtarget->hasNEON() && emitFPU) {
Renato Golin728ff0d2011-02-28 22:04:27 +0000777 /* NEON is not exactly a VFP architecture, but GAS emit one of
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000778 * neon/neon-vfpv4/vfpv3/vfpv2 for .fpu parameters */
Evan Chengbee78fe2012-04-11 05:33:07 +0000779 if (Subtarget->hasVFP4())
Jim Grosbachd4f020a2012-04-06 23:43:50 +0000780 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::Advanced_SIMD_arch,
781 "neon-vfpv4");
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000782 else
Sebastian Pop74bebde2012-03-05 17:39:52 +0000783 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::Advanced_SIMD_arch, "neon");
Renato Golin728ff0d2011-02-28 22:04:27 +0000784 /* If emitted for NEON, omit from VFP below, since you can have both
785 * NEON and VFP in build attributes but only one .fpu */
786 emitFPU = false;
787 }
788
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000789 /* VFPv4 + .fpu */
790 if (Subtarget->hasVFP4()) {
791 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
792 ARMBuildAttrs::AllowFPv4A);
793 if (emitFPU)
794 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv4");
795
Renato Golin728ff0d2011-02-28 22:04:27 +0000796 /* VFPv3 + .fpu */
Anton Korobeynikov4b4e6222012-01-22 12:07:33 +0000797 } else if (Subtarget->hasVFP3()) {
Renato Golin728ff0d2011-02-28 22:04:27 +0000798 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
799 ARMBuildAttrs::AllowFPv3A);
800 if (emitFPU)
801 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv3");
802
803 /* VFPv2 + .fpu */
804 } else if (Subtarget->hasVFP2()) {
Jason W Kimf009a962011-02-07 00:49:53 +0000805 AttrEmitter->EmitAttribute(ARMBuildAttrs::VFP_arch,
806 ARMBuildAttrs::AllowFPv2);
Renato Golin728ff0d2011-02-28 22:04:27 +0000807 if (emitFPU)
808 AttrEmitter->EmitTextAttribute(ARMBuildAttrs::VFP_arch, "vfpv2");
809 }
810
811 /* TODO: ARMBuildAttrs::Allowed is not completely accurate,
Cameron Zwarich375db7f2011-07-07 08:28:52 +0000812 * since NEON can have 1 (allowed) or 2 (MAC operations) */
Renato Golin728ff0d2011-02-28 22:04:27 +0000813 if (Subtarget->hasNEON()) {
814 AttrEmitter->EmitAttribute(ARMBuildAttrs::Advanced_SIMD_arch,
815 ARMBuildAttrs::Allowed);
816 }
Jason W Kimdef9ac42010-10-06 22:36:46 +0000817
818 // Signal various FP modes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000819 if (!TM.Options.UnsafeFPMath) {
Jason W Kimf009a962011-02-07 00:49:53 +0000820 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_denormal,
821 ARMBuildAttrs::Allowed);
822 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_exceptions,
823 ARMBuildAttrs::Allowed);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000824 }
825
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000826 if (TM.Options.NoInfsFPMath && TM.Options.NoNaNsFPMath)
Jason W Kimf009a962011-02-07 00:49:53 +0000827 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model,
828 ARMBuildAttrs::Allowed);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000829 else
Jason W Kimf009a962011-02-07 00:49:53 +0000830 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_FP_number_model,
831 ARMBuildAttrs::AllowIEE754);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000832
Jason W Kimf009a962011-02-07 00:49:53 +0000833 // FIXME: add more flags to ARMBuildAttrs.h
Jason W Kimdef9ac42010-10-06 22:36:46 +0000834 // 8-bytes alignment stuff.
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000835 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_needed, 1);
836 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_align8_preserved, 1);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000837
838 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000839 if (Subtarget->isAAPCS_ABI() && TM.Options.FloatABIType == FloatABI::Hard) {
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000840 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_HardFP_use, 3);
841 AttrEmitter->EmitAttribute(ARMBuildAttrs::ABI_VFP_args, 1);
Jason W Kimdef9ac42010-10-06 22:36:46 +0000842 }
843 // FIXME: Should we signal R9 usage?
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000844
Jason W Kimf009a962011-02-07 00:49:53 +0000845 if (Subtarget->hasDivide())
846 AttrEmitter->EmitAttribute(ARMBuildAttrs::DIV_use, 1);
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000847
848 AttrEmitter->Finish();
849 delete AttrEmitter;
Jason W Kimdef9ac42010-10-06 22:36:46 +0000850}
851
Jason W Kim17b443d2010-10-11 23:01:44 +0000852void ARMAsmPrinter::emitARMAttributeSection() {
853 // <format-version>
854 // [ <section-length> "vendor-name"
855 // [ <file-tag> <size> <attribute>*
856 // | <section-tag> <size> <section-number>* 0 <attribute>*
857 // | <symbol-tag> <size> <symbol-number>* 0 <attribute>*
858 // ]+
859 // ]*
860
861 if (OutStreamer.hasRawTextSupport())
862 return;
863
864 const ARMElfTargetObjectFile &TLOFELF =
865 static_cast<const ARMElfTargetObjectFile &>
866 (getObjFileLowering());
867
868 OutStreamer.SwitchSection(TLOFELF.getAttributesSection());
Jason W Kim17b443d2010-10-11 23:01:44 +0000869
Rafael Espindolacecbc3d2010-10-25 17:50:35 +0000870 // Format version
871 OutStreamer.EmitIntValue(0x41, 1);
Jason W Kim17b443d2010-10-11 23:01:44 +0000872}
873
Jason W Kimdef9ac42010-10-06 22:36:46 +0000874//===----------------------------------------------------------------------===//
Chris Lattner97f06932009-10-19 20:20:46 +0000875
Jim Grosbach988ce092010-09-18 00:05:05 +0000876static MCSymbol *getPICLabel(const char *Prefix, unsigned FunctionNumber,
877 unsigned LabelId, MCContext &Ctx) {
878
879 MCSymbol *Label = Ctx.GetOrCreateSymbol(Twine(Prefix)
880 + "PC" + Twine(FunctionNumber) + "_" + Twine(LabelId));
881 return Label;
882}
883
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000884static MCSymbolRefExpr::VariantKind
885getModifierVariantKind(ARMCP::ARMCPModifier Modifier) {
886 switch (Modifier) {
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000887 case ARMCP::no_modifier: return MCSymbolRefExpr::VK_None;
888 case ARMCP::TLSGD: return MCSymbolRefExpr::VK_ARM_TLSGD;
889 case ARMCP::TPOFF: return MCSymbolRefExpr::VK_ARM_TPOFF;
890 case ARMCP::GOTTPOFF: return MCSymbolRefExpr::VK_ARM_GOTTPOFF;
891 case ARMCP::GOT: return MCSymbolRefExpr::VK_ARM_GOT;
892 case ARMCP::GOTOFF: return MCSymbolRefExpr::VK_ARM_GOTOFF;
893 }
David Blaikie4d6ccb52012-01-20 21:51:11 +0000894 llvm_unreachable("Invalid ARMCPModifier!");
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000895}
896
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000897MCSymbol *ARMAsmPrinter::GetARMGVSymbol(const GlobalValue *GV) {
898 bool isIndirect = Subtarget->isTargetDarwin() &&
899 Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel());
900 if (!isIndirect)
901 return Mang->getSymbol(GV);
902
903 // FIXME: Remove this when Darwin transition to @GOT like syntax.
904 MCSymbol *MCSym = GetSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
905 MachineModuleInfoMachO &MMIMachO =
906 MMI->getObjFileInfo<MachineModuleInfoMachO>();
907 MachineModuleInfoImpl::StubValueTy &StubSym =
908 GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(MCSym) :
909 MMIMachO.getGVStubEntry(MCSym);
910 if (StubSym.getPointer() == 0)
911 StubSym = MachineModuleInfoImpl::
912 StubValueTy(Mang->getSymbol(GV), !GV->hasInternalLinkage());
913 return MCSym;
914}
915
Jim Grosbach5df08d82010-11-09 18:45:04 +0000916void ARMAsmPrinter::
917EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
Micah Villmow3574eca2012-10-08 16:38:25 +0000918 int Size = TM.getDataLayout()->getTypeAllocSize(MCPV->getType());
Jim Grosbach5df08d82010-11-09 18:45:04 +0000919
920 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000921
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000922 MCSymbol *MCSym;
Jim Grosbach5df08d82010-11-09 18:45:04 +0000923 if (ACPV->isLSDA()) {
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000924 SmallString<128> Str;
925 raw_svector_ostream OS(Str);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000926 OS << MAI->getPrivateGlobalPrefix() << "_LSDA_" << getFunctionNumber();
Jim Grosbach7c7ddb22010-11-10 17:59:10 +0000927 MCSym = OutContext.GetOrCreateSymbol(OS.str());
Jim Grosbach5df08d82010-11-09 18:45:04 +0000928 } else if (ACPV->isBlockAddress()) {
Bill Wendling5bb77992011-10-01 08:00:54 +0000929 const BlockAddress *BA =
930 cast<ARMConstantPoolConstant>(ACPV)->getBlockAddress();
931 MCSym = GetBlockAddressSymbol(BA);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000932 } else if (ACPV->isGlobalValue()) {
Bill Wendling5bb77992011-10-01 08:00:54 +0000933 const GlobalValue *GV = cast<ARMConstantPoolConstant>(ACPV)->getGV();
Evan Cheng5de5d4b2011-01-17 08:03:18 +0000934 MCSym = GetARMGVSymbol(GV);
Bill Wendlinge00897c2011-09-29 23:50:42 +0000935 } else if (ACPV->isMachineBasicBlock()) {
Bill Wendling3320f2a2011-10-01 09:30:42 +0000936 const MachineBasicBlock *MBB = cast<ARMConstantPoolMBB>(ACPV)->getMBB();
Bill Wendlinge00897c2011-09-29 23:50:42 +0000937 MCSym = MBB->getSymbol();
Jim Grosbach5df08d82010-11-09 18:45:04 +0000938 } else {
939 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Bill Wendlingfe31e672011-10-01 08:58:29 +0000940 const char *Sym = cast<ARMConstantPoolSymbol>(ACPV)->getSymbol();
941 MCSym = GetExternalSymbolSymbol(Sym);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000942 }
943
944 // Create an MCSymbol for the reference.
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000945 const MCExpr *Expr =
946 MCSymbolRefExpr::Create(MCSym, getModifierVariantKind(ACPV->getModifier()),
947 OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000948
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000949 if (ACPV->getPCAdjustment()) {
950 MCSymbol *PCLabel = getPICLabel(MAI->getPrivateGlobalPrefix(),
951 getFunctionNumber(),
952 ACPV->getLabelId(),
953 OutContext);
954 const MCExpr *PCRelExpr = MCSymbolRefExpr::Create(PCLabel, OutContext);
955 PCRelExpr =
956 MCBinaryExpr::CreateAdd(PCRelExpr,
957 MCConstantExpr::Create(ACPV->getPCAdjustment(),
958 OutContext),
959 OutContext);
960 if (ACPV->mustAddCurrentAddress()) {
961 // We want "(<expr> - .)", but MC doesn't have a concept of the '.'
962 // label, so just emit a local label end reference that instead.
963 MCSymbol *DotSym = OutContext.CreateTempSymbol();
964 OutStreamer.EmitLabel(DotSym);
965 const MCExpr *DotExpr = MCSymbolRefExpr::Create(DotSym, OutContext);
966 PCRelExpr = MCBinaryExpr::CreateSub(PCRelExpr, DotExpr, OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000967 }
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000968 Expr = MCBinaryExpr::CreateSub(Expr, PCRelExpr, OutContext);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000969 }
Jim Grosbach2c4d5122010-11-10 03:26:07 +0000970 OutStreamer.EmitValue(Expr, Size);
Jim Grosbach5df08d82010-11-09 18:45:04 +0000971}
972
Jim Grosbacha2244cb2010-09-22 17:39:48 +0000973void ARMAsmPrinter::EmitJumpTable(const MachineInstr *MI) {
974 unsigned Opcode = MI->getOpcode();
975 int OpNum = 1;
976 if (Opcode == ARM::BR_JTadd)
977 OpNum = 2;
978 else if (Opcode == ARM::BR_JTm)
979 OpNum = 3;
980
981 const MachineOperand &MO1 = MI->getOperand(OpNum);
982 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
983 unsigned JTI = MO1.getIndex();
984
985 // Emit a label for the jump table.
986 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
987 OutStreamer.EmitLabel(JTISymbol);
988
Jim Grosbach3e965312012-05-18 19:12:01 +0000989 // Mark the jump table as data-in-code.
990 OutStreamer.EmitDataRegion(MCDR_DataRegionJT32);
991
Jim Grosbacha2244cb2010-09-22 17:39:48 +0000992 // Emit each entry of the table.
993 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
994 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
995 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
996
997 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
998 MachineBasicBlock *MBB = JTBBs[i];
999 // Construct an MCExpr for the entry. We want a value of the form:
1000 // (BasicBlockAddr - TableBeginAddr)
1001 //
1002 // For example, a table with entries jumping to basic blocks BB0 and BB1
1003 // would look like:
1004 // LJTI_0_0:
1005 // .word (LBB0 - LJTI_0_0)
1006 // .word (LBB1 - LJTI_0_0)
1007 const MCExpr *Expr = MCSymbolRefExpr::Create(MBB->getSymbol(), OutContext);
1008
1009 if (TM.getRelocationModel() == Reloc::PIC_)
1010 Expr = MCBinaryExpr::CreateSub(Expr, MCSymbolRefExpr::Create(JTISymbol,
1011 OutContext),
1012 OutContext);
Jim Grosbachde982732011-08-31 22:23:09 +00001013 // If we're generating a table of Thumb addresses in static relocation
1014 // model, we need to add one to keep interworking correctly.
1015 else if (AFI->isThumbFunction())
1016 Expr = MCBinaryExpr::CreateAdd(Expr, MCConstantExpr::Create(1,OutContext),
1017 OutContext);
Jim Grosbacha2244cb2010-09-22 17:39:48 +00001018 OutStreamer.EmitValue(Expr, 4);
1019 }
Jim Grosbach3e965312012-05-18 19:12:01 +00001020 // Mark the end of jump table data-in-code region.
1021 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbacha2244cb2010-09-22 17:39:48 +00001022}
1023
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001024void ARMAsmPrinter::EmitJump2Table(const MachineInstr *MI) {
1025 unsigned Opcode = MI->getOpcode();
1026 int OpNum = (Opcode == ARM::t2BR_JT) ? 2 : 1;
1027 const MachineOperand &MO1 = MI->getOperand(OpNum);
1028 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
1029 unsigned JTI = MO1.getIndex();
1030
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001031 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
1032 OutStreamer.EmitLabel(JTISymbol);
1033
1034 // Emit each entry of the table.
1035 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
1036 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
1037 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001038 unsigned OffsetWidth = 4;
Jim Grosbach3e965312012-05-18 19:12:01 +00001039 if (MI->getOpcode() == ARM::t2TBB_JT) {
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001040 OffsetWidth = 1;
Jim Grosbach3e965312012-05-18 19:12:01 +00001041 // Mark the jump table as data-in-code.
1042 OutStreamer.EmitDataRegion(MCDR_DataRegionJT8);
1043 } else if (MI->getOpcode() == ARM::t2TBH_JT) {
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001044 OffsetWidth = 2;
Jim Grosbach3e965312012-05-18 19:12:01 +00001045 // Mark the jump table as data-in-code.
1046 OutStreamer.EmitDataRegion(MCDR_DataRegionJT16);
1047 }
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001048
1049 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
1050 MachineBasicBlock *MBB = JTBBs[i];
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001051 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::Create(MBB->getSymbol(),
1052 OutContext);
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001053 // If this isn't a TBB or TBH, the entries are direct branch instructions.
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001054 if (OffsetWidth == 4) {
Benjamin Kramered9e4422012-11-26 18:05:52 +00001055 OutStreamer.EmitInstruction(MCInstBuilder(ARM::t2B)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001056 .addExpr(MBBSymbolExpr)
1057 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001058 .addReg(0));
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001059 continue;
1060 }
1061 // Otherwise it's an offset from the dispatch instruction. Construct an
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001062 // MCExpr for the entry. We want a value of the form:
1063 // (BasicBlockAddr - TableBeginAddr) / 2
1064 //
1065 // For example, a TBB table with entries jumping to basic blocks BB0 and BB1
1066 // would look like:
1067 // LJTI_0_0:
1068 // .byte (LBB0 - LJTI_0_0) / 2
1069 // .byte (LBB1 - LJTI_0_0) / 2
1070 const MCExpr *Expr =
1071 MCBinaryExpr::CreateSub(MBBSymbolExpr,
1072 MCSymbolRefExpr::Create(JTISymbol, OutContext),
1073 OutContext);
1074 Expr = MCBinaryExpr::CreateDiv(Expr, MCConstantExpr::Create(2, OutContext),
1075 OutContext);
1076 OutStreamer.EmitValue(Expr, OffsetWidth);
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001077 }
Jim Grosbachb3a119a2012-05-21 23:34:42 +00001078 // Mark the end of jump table data-in-code region. 32-bit offsets use
1079 // actual branch instructions here, so we don't mark those as a data-region
1080 // at all.
1081 if (OffsetWidth != 4)
1082 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001083}
1084
Jim Grosbach2d0f53b2010-09-28 17:05:56 +00001085void ARMAsmPrinter::PrintDebugValueComment(const MachineInstr *MI,
1086 raw_ostream &OS) {
1087 unsigned NOps = MI->getNumOperands();
1088 assert(NOps==4);
1089 OS << '\t' << MAI->getCommentString() << "DEBUG_VALUE: ";
1090 // cast away const; DIetc do not take const operands for some reason.
1091 DIVariable V(const_cast<MDNode *>(MI->getOperand(NOps-1).getMetadata()));
1092 OS << V.getName();
1093 OS << " <- ";
1094 // Frame address. Currently handles register +- offset only.
1095 assert(MI->getOperand(0).isReg() && MI->getOperand(1).isImm());
1096 OS << '['; printOperand(MI, 0, OS); OS << '+'; printOperand(MI, 1, OS);
1097 OS << ']';
1098 OS << "+";
1099 printOperand(MI, NOps-2, OS);
1100}
1101
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001102void ARMAsmPrinter::EmitUnwindingInstruction(const MachineInstr *MI) {
1103 assert(MI->getFlag(MachineInstr::FrameSetup) &&
1104 "Only instruction which are involved into frame setup code are allowed");
1105
1106 const MachineFunction &MF = *MI->getParent()->getParent();
1107 const TargetRegisterInfo *RegInfo = MF.getTarget().getRegisterInfo();
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +00001108 const ARMFunctionInfo &AFI = *MF.getInfo<ARMFunctionInfo>();
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001109
1110 unsigned FramePtr = RegInfo->getFrameRegister(MF);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001111 unsigned Opc = MI->getOpcode();
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001112 unsigned SrcReg, DstReg;
1113
Anton Korobeynikov3daccd82011-03-05 18:43:50 +00001114 if (Opc == ARM::tPUSH || Opc == ARM::tLDRpci) {
1115 // Two special cases:
1116 // 1) tPUSH does not have src/dst regs.
1117 // 2) for Thumb1 code we sometimes materialize the constant via constpool
1118 // load. Yes, this is pretty fragile, but for now I don't see better
1119 // way... :(
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001120 SrcReg = DstReg = ARM::SP;
1121 } else {
Anton Korobeynikov3daccd82011-03-05 18:43:50 +00001122 SrcReg = MI->getOperand(1).getReg();
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001123 DstReg = MI->getOperand(0).getReg();
1124 }
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001125
1126 // Try to figure out the unwinding opcode out of src / dst regs.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001127 if (MI->mayStore()) {
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001128 // Register saves.
1129 assert(DstReg == ARM::SP &&
1130 "Only stack pointer as a destination reg is supported");
1131
1132 SmallVector<unsigned, 4> RegList;
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001133 // Skip src & dst reg, and pred ops.
1134 unsigned StartOp = 2 + 2;
1135 // Use all the operands.
1136 unsigned NumOffset = 0;
1137
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001138 switch (Opc) {
1139 default:
1140 MI->dump();
Craig Topperbc219812012-02-07 02:50:20 +00001141 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001142 case ARM::tPUSH:
1143 // Special case here: no src & dst reg, but two extra imp ops.
1144 StartOp = 2; NumOffset = 2;
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001145 case ARM::STMDB_UPD:
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001146 case ARM::t2STMDB_UPD:
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001147 case ARM::VSTMDDB_UPD:
1148 assert(SrcReg == ARM::SP &&
1149 "Only stack pointer as a source reg is supported");
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001150 for (unsigned i = StartOp, NumOps = MI->getNumOperands() - NumOffset;
Anton Korobeynikovad62e922012-08-04 13:25:58 +00001151 i != NumOps; ++i) {
1152 const MachineOperand &MO = MI->getOperand(i);
1153 // Actually, there should never be any impdef stuff here. Skip it
1154 // temporary to workaround PR11902.
1155 if (MO.isImplicit())
1156 continue;
1157 RegList.push_back(MO.getReg());
1158 }
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001159 break;
Owen Anderson793e7962011-07-26 20:54:26 +00001160 case ARM::STR_PRE_IMM:
1161 case ARM::STR_PRE_REG:
Evgeniy Stepanov73dd8bb2012-01-19 12:53:06 +00001162 case ARM::t2STR_PRE:
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001163 assert(MI->getOperand(2).getReg() == ARM::SP &&
1164 "Only stack pointer as a source reg is supported");
1165 RegList.push_back(SrcReg);
1166 break;
1167 }
1168 OutStreamer.EmitRegSave(RegList, Opc == ARM::VSTMDDB_UPD);
1169 } else {
1170 // Changes of stack / frame pointer.
1171 if (SrcReg == ARM::SP) {
1172 int64_t Offset = 0;
1173 switch (Opc) {
1174 default:
1175 MI->dump();
Craig Topperbc219812012-02-07 02:50:20 +00001176 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001177 case ARM::MOVr:
Evgeniy Stepanov73dd8bb2012-01-19 12:53:06 +00001178 case ARM::tMOVr:
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001179 Offset = 0;
1180 break;
1181 case ARM::ADDri:
1182 Offset = -MI->getOperand(2).getImm();
1183 break;
1184 case ARM::SUBri:
Evgeniy Stepanov73dd8bb2012-01-19 12:53:06 +00001185 case ARM::t2SUBri:
Jim Grosbachf6fd9092011-06-29 23:25:04 +00001186 Offset = MI->getOperand(2).getImm();
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001187 break;
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001188 case ARM::tSUBspi:
Jim Grosbachf6fd9092011-06-29 23:25:04 +00001189 Offset = MI->getOperand(2).getImm()*4;
Anton Korobeynikov7a764162011-03-05 18:43:43 +00001190 break;
1191 case ARM::tADDspi:
1192 case ARM::tADDrSPi:
1193 Offset = -MI->getOperand(2).getImm()*4;
1194 break;
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +00001195 case ARM::tLDRpci: {
1196 // Grab the constpool index and check, whether it corresponds to
1197 // original or cloned constpool entry.
1198 unsigned CPI = MI->getOperand(1).getIndex();
1199 const MachineConstantPool *MCP = MF.getConstantPool();
1200 if (CPI >= MCP->getConstants().size())
1201 CPI = AFI.getOriginalCPIdx(CPI);
1202 assert(CPI != -1U && "Invalid constpool index");
1203
1204 // Derive the actual offset.
1205 const MachineConstantPoolEntry &CPE = MCP->getConstants()[CPI];
1206 assert(!CPE.isMachineConstantPoolEntry() && "Invalid constpool entry");
1207 // FIXME: Check for user, it should be "add" instruction!
1208 Offset = -cast<ConstantInt>(CPE.Val.ConstVal)->getSExtValue();
Anton Korobeynikov3daccd82011-03-05 18:43:50 +00001209 break;
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001210 }
Anton Korobeynikovb3fcc062011-03-05 18:43:55 +00001211 }
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001212
1213 if (DstReg == FramePtr && FramePtr != ARM::SP)
Anton Korobeynikove5163792011-03-05 18:44:00 +00001214 // Set-up of the frame pointer. Positive values correspond to "add"
1215 // instruction.
1216 OutStreamer.EmitSetFP(FramePtr, ARM::SP, -Offset);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001217 else if (DstReg == ARM::SP) {
Anton Korobeynikove5163792011-03-05 18:44:00 +00001218 // Change of SP by an offset. Positive values correspond to "sub"
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001219 // instruction.
1220 OutStreamer.EmitPad(Offset);
1221 } else {
1222 MI->dump();
Craig Topperbc219812012-02-07 02:50:20 +00001223 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001224 }
1225 } else if (DstReg == ARM::SP) {
1226 // FIXME: .movsp goes here
1227 MI->dump();
Craig Topperbc219812012-02-07 02:50:20 +00001228 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001229 }
1230 else {
1231 MI->dump();
Craig Topperbc219812012-02-07 02:50:20 +00001232 llvm_unreachable("Unsupported opcode for unwinding information");
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001233 }
1234 }
1235}
1236
Chandler Carruth3eb4be02012-01-24 00:30:17 +00001237extern cl::opt<bool> EnableARMEHABI;
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001238
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001239// Simple pseudo-instructions have their lowering (with expansion to real
1240// instructions) auto-generated.
1241#include "ARMGenMCPseudoLowering.inc"
1242
Jim Grosbachb454cda2010-09-29 15:23:40 +00001243void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Jim Grosbach3e965312012-05-18 19:12:01 +00001244 // If we just ended a constant pool, mark it as such.
1245 if (InConstantPool && MI->getOpcode() != ARM::CONSTPOOL_ENTRY) {
1246 OutStreamer.EmitDataRegion(MCDR_DataRegionEnd);
1247 InConstantPool = false;
1248 }
Owen Anderson2fec6c52011-10-04 23:26:17 +00001249
Jim Grosbach5aa29a02011-08-23 21:32:34 +00001250 // Emit unwinding stuff for frame-related instructions
Chandler Carruth3eb4be02012-01-24 00:30:17 +00001251 if (EnableARMEHABI && MI->getFlag(MachineInstr::FrameSetup))
Jim Grosbach5aa29a02011-08-23 21:32:34 +00001252 EmitUnwindingInstruction(MI);
1253
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001254 // Do any auto-generated pseudo lowerings.
1255 if (emitPseudoExpansionLowering(OutStreamer, MI))
1256 return;
1257
Andrew Trick3be654f2011-09-21 02:20:46 +00001258 assert(!convertAddSubFlagsOpcode(MI->getOpcode()) &&
1259 "Pseudo flag setting opcode should be expanded early");
1260
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001261 // Check for manual lowerings.
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001262 unsigned Opc = MI->getOpcode();
1263 switch (Opc) {
Craig Topperbc219812012-02-07 02:50:20 +00001264 case ARM::t2MOVi32imm: llvm_unreachable("Should be lowered by thumb2it pass");
Jim Grosbach2d0f53b2010-09-28 17:05:56 +00001265 case ARM::DBG_VALUE: {
1266 if (isVerbose() && OutStreamer.hasRawTextSupport()) {
1267 SmallString<128> TmpStr;
1268 raw_svector_ostream OS(TmpStr);
1269 PrintDebugValueComment(MI, OS);
1270 OutStreamer.EmitRawText(StringRef(OS.str()));
1271 }
1272 return;
1273 }
Jim Grosbach40edf732010-12-14 21:10:47 +00001274 case ARM::LEApcrel:
Jim Grosbachd40963c2010-12-14 22:28:03 +00001275 case ARM::tLEApcrel:
Jim Grosbach40edf732010-12-14 21:10:47 +00001276 case ARM::t2LEApcrel: {
Jim Grosbachdff84b02010-12-02 00:28:45 +00001277 // FIXME: Need to also handle globals and externals
Benjamin Kramer391271f2012-11-26 13:34:22 +00001278 MCSymbol *CPISymbol = GetCPISymbol(MI->getOperand(1).getIndex());
Benjamin Kramered9e4422012-11-26 18:05:52 +00001279 OutStreamer.EmitInstruction(MCInstBuilder(MI->getOpcode() ==
1280 ARM::t2LEApcrel ? ARM::t2ADR
Benjamin Kramer391271f2012-11-26 13:34:22 +00001281 : (MI->getOpcode() == ARM::tLEApcrel ? ARM::tADR
1282 : ARM::ADR))
1283 .addReg(MI->getOperand(0).getReg())
1284 .addExpr(MCSymbolRefExpr::Create(CPISymbol, OutContext))
1285 // Add predicate operands.
1286 .addImm(MI->getOperand(2).getImm())
Benjamin Kramered9e4422012-11-26 18:05:52 +00001287 .addReg(MI->getOperand(3).getReg()));
Jim Grosbachdff84b02010-12-02 00:28:45 +00001288 return;
1289 }
Jim Grosbachd40963c2010-12-14 22:28:03 +00001290 case ARM::LEApcrelJT:
1291 case ARM::tLEApcrelJT:
1292 case ARM::t2LEApcrelJT: {
Benjamin Kramer391271f2012-11-26 13:34:22 +00001293 MCSymbol *JTIPICSymbol =
1294 GetARMJTIPICJumpTableLabel2(MI->getOperand(1).getIndex(),
1295 MI->getOperand(2).getImm());
Benjamin Kramered9e4422012-11-26 18:05:52 +00001296 OutStreamer.EmitInstruction(MCInstBuilder(MI->getOpcode() ==
1297 ARM::t2LEApcrelJT ? ARM::t2ADR
Benjamin Kramer391271f2012-11-26 13:34:22 +00001298 : (MI->getOpcode() == ARM::tLEApcrelJT ? ARM::tADR
1299 : ARM::ADR))
1300 .addReg(MI->getOperand(0).getReg())
1301 .addExpr(MCSymbolRefExpr::Create(JTIPICSymbol, OutContext))
1302 // Add predicate operands.
1303 .addImm(MI->getOperand(3).getImm())
Benjamin Kramered9e4422012-11-26 18:05:52 +00001304 .addReg(MI->getOperand(4).getReg()));
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001305 return;
1306 }
Jim Grosbachf859a542011-03-12 00:45:26 +00001307 // Darwin call instructions are just normal call instructions with different
1308 // clobber semantics (they clobber R9).
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001309 case ARM::BX_CALL: {
Benjamin Kramered9e4422012-11-26 18:05:52 +00001310 OutStreamer.EmitInstruction(MCInstBuilder(ARM::MOVr)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001311 .addReg(ARM::LR)
1312 .addReg(ARM::PC)
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001313 // Add predicate operands.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001314 .addImm(ARMCC::AL)
1315 .addReg(0)
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001316 // Add 's' bit operand (always reg0 for this)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001317 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001318
Benjamin Kramered9e4422012-11-26 18:05:52 +00001319 OutStreamer.EmitInstruction(MCInstBuilder(ARM::BX)
1320 .addReg(MI->getOperand(0).getReg()));
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001321 return;
1322 }
Cameron Zwarichad70f6d2011-05-25 21:53:50 +00001323 case ARM::tBX_CALL: {
Benjamin Kramered9e4422012-11-26 18:05:52 +00001324 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tMOVr)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001325 .addReg(ARM::LR)
1326 .addReg(ARM::PC)
Jim Grosbach63b46fa2011-06-30 22:10:46 +00001327 // Add predicate operands.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001328 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001329 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001330
Benjamin Kramered9e4422012-11-26 18:05:52 +00001331 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tBX)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001332 .addReg(MI->getOperand(0).getReg())
Cameron Zwarichad70f6d2011-05-25 21:53:50 +00001333 // Add predicate operands.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001334 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001335 .addReg(0));
Cameron Zwarichad70f6d2011-05-25 21:53:50 +00001336 return;
1337 }
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001338 case ARM::BMOVPCRX_CALL: {
Benjamin Kramered9e4422012-11-26 18:05:52 +00001339 OutStreamer.EmitInstruction(MCInstBuilder(ARM::MOVr)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001340 .addReg(ARM::LR)
1341 .addReg(ARM::PC)
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001342 // Add predicate operands.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001343 .addImm(ARMCC::AL)
1344 .addReg(0)
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001345 // Add 's' bit operand (always reg0 for this)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001346 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001347
Benjamin Kramered9e4422012-11-26 18:05:52 +00001348 OutStreamer.EmitInstruction(MCInstBuilder(ARM::MOVr)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001349 .addReg(ARM::PC)
1350 .addImm(MI->getOperand(0).getReg())
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001351 // Add predicate operands.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001352 .addImm(ARMCC::AL)
1353 .addReg(0)
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001354 // Add 's' bit operand (always reg0 for this)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001355 .addReg(0));
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001356 return;
1357 }
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001358 case ARM::BMOVPCB_CALL: {
Benjamin Kramered9e4422012-11-26 18:05:52 +00001359 OutStreamer.EmitInstruction(MCInstBuilder(ARM::MOVr)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001360 .addReg(ARM::LR)
1361 .addReg(ARM::PC)
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001362 // Add predicate operands.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001363 .addImm(ARMCC::AL)
1364 .addReg(0)
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001365 // Add 's' bit operand (always reg0 for this)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001366 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001367
1368 const GlobalValue *GV = MI->getOperand(0).getGlobal();
1369 MCSymbol *GVSym = Mang->getSymbol(GV);
1370 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Benjamin Kramered9e4422012-11-26 18:05:52 +00001371 OutStreamer.EmitInstruction(MCInstBuilder(ARM::Bcc)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001372 .addExpr(GVSymExpr)
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001373 // Add predicate operands.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001374 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001375 .addReg(0));
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001376 return;
1377 }
Evan Cheng53519f02011-01-21 18:55:51 +00001378 case ARM::MOVi16_ga_pcrel:
1379 case ARM::t2MOVi16_ga_pcrel: {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001380 MCInst TmpInst;
Evan Cheng53519f02011-01-21 18:55:51 +00001381 TmpInst.setOpcode(Opc == ARM::MOVi16_ga_pcrel? ARM::MOVi16 : ARM::t2MOVi16);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001382 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1383
Evan Cheng53519f02011-01-21 18:55:51 +00001384 unsigned TF = MI->getOperand(1).getTargetFlags();
1385 bool isPIC = TF == ARMII::MO_LO16_NONLAZY_PIC;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001386 const GlobalValue *GV = MI->getOperand(1).getGlobal();
1387 MCSymbol *GVSym = GetARMGVSymbol(GV);
1388 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001389 if (isPIC) {
1390 MCSymbol *LabelSym = getPICLabel(MAI->getPrivateGlobalPrefix(),
1391 getFunctionNumber(),
1392 MI->getOperand(2).getImm(), OutContext);
1393 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1394 unsigned PCAdj = (Opc == ARM::MOVi16_ga_pcrel) ? 8 : 4;
1395 const MCExpr *PCRelExpr =
1396 ARMMCExpr::CreateLower16(MCBinaryExpr::CreateSub(GVSymExpr,
1397 MCBinaryExpr::CreateAdd(LabelSymExpr,
1398 MCConstantExpr::Create(PCAdj, OutContext),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001399 OutContext), OutContext), OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001400 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
1401 } else {
1402 const MCExpr *RefExpr= ARMMCExpr::CreateLower16(GVSymExpr, OutContext);
1403 TmpInst.addOperand(MCOperand::CreateExpr(RefExpr));
1404 }
1405
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001406 // Add predicate operands.
1407 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1408 TmpInst.addOperand(MCOperand::CreateReg(0));
1409 // Add 's' bit operand (always reg0 for this)
1410 TmpInst.addOperand(MCOperand::CreateReg(0));
1411 OutStreamer.EmitInstruction(TmpInst);
1412 return;
1413 }
Evan Cheng53519f02011-01-21 18:55:51 +00001414 case ARM::MOVTi16_ga_pcrel:
1415 case ARM::t2MOVTi16_ga_pcrel: {
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001416 MCInst TmpInst;
Evan Cheng53519f02011-01-21 18:55:51 +00001417 TmpInst.setOpcode(Opc == ARM::MOVTi16_ga_pcrel
1418 ? ARM::MOVTi16 : ARM::t2MOVTi16);
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001419 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1420 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1421
Evan Cheng53519f02011-01-21 18:55:51 +00001422 unsigned TF = MI->getOperand(2).getTargetFlags();
1423 bool isPIC = TF == ARMII::MO_HI16_NONLAZY_PIC;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001424 const GlobalValue *GV = MI->getOperand(2).getGlobal();
1425 MCSymbol *GVSym = GetARMGVSymbol(GV);
1426 const MCExpr *GVSymExpr = MCSymbolRefExpr::Create(GVSym, OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001427 if (isPIC) {
1428 MCSymbol *LabelSym = getPICLabel(MAI->getPrivateGlobalPrefix(),
1429 getFunctionNumber(),
1430 MI->getOperand(3).getImm(), OutContext);
1431 const MCExpr *LabelSymExpr= MCSymbolRefExpr::Create(LabelSym, OutContext);
1432 unsigned PCAdj = (Opc == ARM::MOVTi16_ga_pcrel) ? 8 : 4;
1433 const MCExpr *PCRelExpr =
1434 ARMMCExpr::CreateUpper16(MCBinaryExpr::CreateSub(GVSymExpr,
1435 MCBinaryExpr::CreateAdd(LabelSymExpr,
1436 MCConstantExpr::Create(PCAdj, OutContext),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001437 OutContext), OutContext), OutContext);
Evan Cheng53519f02011-01-21 18:55:51 +00001438 TmpInst.addOperand(MCOperand::CreateExpr(PCRelExpr));
1439 } else {
1440 const MCExpr *RefExpr= ARMMCExpr::CreateUpper16(GVSymExpr, OutContext);
1441 TmpInst.addOperand(MCOperand::CreateExpr(RefExpr));
1442 }
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001443 // Add predicate operands.
1444 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1445 TmpInst.addOperand(MCOperand::CreateReg(0));
1446 // Add 's' bit operand (always reg0 for this)
1447 TmpInst.addOperand(MCOperand::CreateReg(0));
1448 OutStreamer.EmitInstruction(TmpInst);
1449 return;
1450 }
Jim Grosbachfbd18732010-09-17 23:41:53 +00001451 case ARM::tPICADD: {
1452 // This is a pseudo op for a label + instruction sequence, which looks like:
1453 // LPC0:
1454 // add r0, pc
1455 // This adds the address of LPC0 to r0.
1456
1457 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001458 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1459 getFunctionNumber(), MI->getOperand(2).getImm(),
1460 OutContext));
Jim Grosbachfbd18732010-09-17 23:41:53 +00001461
1462 // Form and emit the add.
Benjamin Kramered9e4422012-11-26 18:05:52 +00001463 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tADDhirr)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001464 .addReg(MI->getOperand(0).getReg())
1465 .addReg(MI->getOperand(0).getReg())
1466 .addReg(ARM::PC)
1467 // Add predicate operands.
1468 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001469 .addReg(0));
Jim Grosbachfbd18732010-09-17 23:41:53 +00001470 return;
1471 }
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001472 case ARM::PICADD: {
Chris Lattner4d152222009-10-19 22:23:04 +00001473 // This is a pseudo op for a label + instruction sequence, which looks like:
1474 // LPC0:
1475 // add r0, pc, r0
1476 // This adds the address of LPC0 to r0.
Jim Grosbachb0739b72010-09-02 01:02:06 +00001477
Chris Lattner4d152222009-10-19 22:23:04 +00001478 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001479 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1480 getFunctionNumber(), MI->getOperand(2).getImm(),
1481 OutContext));
Jim Grosbachb0739b72010-09-02 01:02:06 +00001482
Jim Grosbachf3f09522010-09-14 21:05:34 +00001483 // Form and emit the add.
Benjamin Kramered9e4422012-11-26 18:05:52 +00001484 OutStreamer.EmitInstruction(MCInstBuilder(ARM::ADDrr)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001485 .addReg(MI->getOperand(0).getReg())
1486 .addReg(ARM::PC)
1487 .addReg(MI->getOperand(1).getReg())
1488 // Add predicate operands.
1489 .addImm(MI->getOperand(3).getImm())
1490 .addReg(MI->getOperand(4).getReg())
1491 // Add 's' bit operand (always reg0 for this)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001492 .addReg(0));
Chris Lattner4d152222009-10-19 22:23:04 +00001493 return;
1494 }
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001495 case ARM::PICSTR:
1496 case ARM::PICSTRB:
1497 case ARM::PICSTRH:
1498 case ARM::PICLDR:
1499 case ARM::PICLDRB:
1500 case ARM::PICLDRH:
1501 case ARM::PICLDRSB:
1502 case ARM::PICLDRSH: {
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001503 // This is a pseudo op for a label + instruction sequence, which looks like:
1504 // LPC0:
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001505 // OP r0, [pc, r0]
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001506 // The LCP0 label is referenced by a constant pool entry in order to get
1507 // a PC-relative address at the ldr instruction.
1508
1509 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001510 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1511 getFunctionNumber(), MI->getOperand(2).getImm(),
1512 OutContext));
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001513
1514 // Form and emit the load
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001515 unsigned Opcode;
1516 switch (MI->getOpcode()) {
1517 default:
1518 llvm_unreachable("Unexpected opcode!");
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001519 case ARM::PICSTR: Opcode = ARM::STRrs; break;
1520 case ARM::PICSTRB: Opcode = ARM::STRBrs; break;
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001521 case ARM::PICSTRH: Opcode = ARM::STRH; break;
Jim Grosbach3e556122010-10-26 22:37:02 +00001522 case ARM::PICLDR: Opcode = ARM::LDRrs; break;
Jim Grosbachc1d30212010-10-27 00:19:44 +00001523 case ARM::PICLDRB: Opcode = ARM::LDRBrs; break;
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001524 case ARM::PICLDRH: Opcode = ARM::LDRH; break;
1525 case ARM::PICLDRSB: Opcode = ARM::LDRSB; break;
1526 case ARM::PICLDRSH: Opcode = ARM::LDRSH; break;
1527 }
Benjamin Kramered9e4422012-11-26 18:05:52 +00001528 OutStreamer.EmitInstruction(MCInstBuilder(Opcode)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001529 .addReg(MI->getOperand(0).getReg())
1530 .addReg(ARM::PC)
1531 .addReg(MI->getOperand(1).getReg())
1532 .addImm(0)
1533 // Add predicate operands.
1534 .addImm(MI->getOperand(3).getImm())
Benjamin Kramered9e4422012-11-26 18:05:52 +00001535 .addReg(MI->getOperand(4).getReg()));
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001536
1537 return;
1538 }
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001539 case ARM::CONSTPOOL_ENTRY: {
Chris Lattnera70e6442009-10-19 22:33:05 +00001540 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1541 /// in the function. The first operand is the ID# for this instruction, the
1542 /// second is the index into the MachineConstantPool that this is, the third
1543 /// is the size in bytes of this constant pool entry.
Jakob Stoklund Olesen3e572ac2011-12-06 01:43:02 +00001544 /// The required alignment is specified on the basic block holding this MI.
Chris Lattnera70e6442009-10-19 22:33:05 +00001545 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1546 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1547
Jim Grosbach3e965312012-05-18 19:12:01 +00001548 // If this is the first entry of the pool, mark it.
1549 if (!InConstantPool) {
1550 OutStreamer.EmitDataRegion(MCDR_DataRegion);
1551 InConstantPool = true;
1552 }
1553
Chris Lattner1b46f432010-01-23 07:00:21 +00001554 OutStreamer.EmitLabel(GetCPISymbol(LabelId));
Chris Lattnera70e6442009-10-19 22:33:05 +00001555
1556 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1557 if (MCPE.isMachineConstantPoolEntry())
1558 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1559 else
1560 EmitGlobalConstant(MCPE.Val.ConstVal);
Chris Lattnera70e6442009-10-19 22:33:05 +00001561 return;
1562 }
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001563 case ARM::t2BR_JT: {
1564 // Lower and emit the instruction itself, then the jump table following it.
Benjamin Kramered9e4422012-11-26 18:05:52 +00001565 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tMOVr)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001566 .addReg(ARM::PC)
1567 .addReg(MI->getOperand(0).getReg())
1568 // Add predicate operands.
1569 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001570 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001571
Jim Grosbach5ca66692010-11-29 22:37:40 +00001572 // Output the data for the jump table itself
1573 EmitJump2Table(MI);
1574 return;
1575 }
1576 case ARM::t2TBB_JT: {
1577 // Lower and emit the instruction itself, then the jump table following it.
Benjamin Kramered9e4422012-11-26 18:05:52 +00001578 OutStreamer.EmitInstruction(MCInstBuilder(ARM::t2TBB)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001579 .addReg(ARM::PC)
1580 .addReg(MI->getOperand(0).getReg())
1581 // Add predicate operands.
1582 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001583 .addReg(0));
Jim Grosbach5ca66692010-11-29 22:37:40 +00001584
Jim Grosbach5ca66692010-11-29 22:37:40 +00001585 // Output the data for the jump table itself
1586 EmitJump2Table(MI);
1587 // Make sure the next instruction is 2-byte aligned.
1588 EmitAlignment(1);
1589 return;
1590 }
1591 case ARM::t2TBH_JT: {
1592 // Lower and emit the instruction itself, then the jump table following it.
Benjamin Kramered9e4422012-11-26 18:05:52 +00001593 OutStreamer.EmitInstruction(MCInstBuilder(ARM::t2TBH)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001594 .addReg(ARM::PC)
1595 .addReg(MI->getOperand(0).getReg())
1596 // Add predicate operands.
1597 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001598 .addReg(0));
Jim Grosbach5ca66692010-11-29 22:37:40 +00001599
Jim Grosbach5ca66692010-11-29 22:37:40 +00001600 // Output the data for the jump table itself
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001601 EmitJump2Table(MI);
1602 return;
1603 }
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001604 case ARM::tBR_JTr:
Jim Grosbach2dc77682010-11-29 18:37:44 +00001605 case ARM::BR_JTr: {
1606 // Lower and emit the instruction itself, then the jump table following it.
1607 // mov pc, target
1608 MCInst TmpInst;
Jim Grosbach5ca66692010-11-29 22:37:40 +00001609 unsigned Opc = MI->getOpcode() == ARM::BR_JTr ?
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001610 ARM::MOVr : ARM::tMOVr;
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001611 TmpInst.setOpcode(Opc);
Jim Grosbach2dc77682010-11-29 18:37:44 +00001612 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1613 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1614 // Add predicate operands.
1615 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1616 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001617 // Add 's' bit operand (always reg0 for this)
1618 if (Opc == ARM::MOVr)
1619 TmpInst.addOperand(MCOperand::CreateReg(0));
Jim Grosbach2dc77682010-11-29 18:37:44 +00001620 OutStreamer.EmitInstruction(TmpInst);
1621
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001622 // Make sure the Thumb jump table is 4-byte aligned.
Jim Grosbach2a7b41b2011-06-30 23:38:17 +00001623 if (Opc == ARM::tMOVr)
Jim Grosbachf1aa47d2010-11-29 19:32:47 +00001624 EmitAlignment(2);
1625
Jim Grosbach2dc77682010-11-29 18:37:44 +00001626 // Output the data for the jump table itself
1627 EmitJumpTable(MI);
1628 return;
1629 }
1630 case ARM::BR_JTm: {
1631 // Lower and emit the instruction itself, then the jump table following it.
1632 // ldr pc, target
1633 MCInst TmpInst;
1634 if (MI->getOperand(1).getReg() == 0) {
1635 // literal offset
1636 TmpInst.setOpcode(ARM::LDRi12);
1637 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1638 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1639 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1640 } else {
1641 TmpInst.setOpcode(ARM::LDRrs);
1642 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1643 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1644 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1645 TmpInst.addOperand(MCOperand::CreateImm(0));
1646 }
1647 // Add predicate operands.
1648 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1649 TmpInst.addOperand(MCOperand::CreateReg(0));
1650 OutStreamer.EmitInstruction(TmpInst);
1651
1652 // Output the data for the jump table itself
Jim Grosbacha2244cb2010-09-22 17:39:48 +00001653 EmitJumpTable(MI);
1654 return;
1655 }
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001656 case ARM::BR_JTadd: {
1657 // Lower and emit the instruction itself, then the jump table following it.
1658 // add pc, target, idx
Benjamin Kramered9e4422012-11-26 18:05:52 +00001659 OutStreamer.EmitInstruction(MCInstBuilder(ARM::ADDrr)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001660 .addReg(ARM::PC)
1661 .addReg(MI->getOperand(0).getReg())
1662 .addReg(MI->getOperand(1).getReg())
1663 // Add predicate operands.
1664 .addImm(ARMCC::AL)
1665 .addReg(0)
1666 // Add 's' bit operand (always reg0 for this)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001667 .addReg(0));
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001668
1669 // Output the data for the jump table itself
1670 EmitJumpTable(MI);
1671 return;
1672 }
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001673 case ARM::TRAP: {
1674 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1675 // FIXME: Remove this special case when they do.
1676 if (!Subtarget->isTargetDarwin()) {
Jim Grosbach78890f42010-10-01 23:21:38 +00001677 //.long 0xe7ffdefe @ trap
Jim Grosbachb2dda4b2010-09-23 19:42:17 +00001678 uint32_t Val = 0xe7ffdefeUL;
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001679 OutStreamer.AddComment("trap");
1680 OutStreamer.EmitIntValue(Val, 4);
1681 return;
1682 }
1683 break;
1684 }
1685 case ARM::tTRAP: {
1686 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1687 // FIXME: Remove this special case when they do.
1688 if (!Subtarget->isTargetDarwin()) {
Jim Grosbach78890f42010-10-01 23:21:38 +00001689 //.short 57086 @ trap
Benjamin Kramerc8ab9eb2010-09-23 18:57:26 +00001690 uint16_t Val = 0xdefe;
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001691 OutStreamer.AddComment("trap");
1692 OutStreamer.EmitIntValue(Val, 2);
1693 return;
1694 }
1695 break;
1696 }
Jim Grosbach433a5782010-09-24 20:47:58 +00001697 case ARM::t2Int_eh_sjlj_setjmp:
1698 case ARM::t2Int_eh_sjlj_setjmp_nofp:
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001699 case ARM::tInt_eh_sjlj_setjmp: {
Jim Grosbach433a5782010-09-24 20:47:58 +00001700 // Two incoming args: GPR:$src, GPR:$val
1701 // mov $val, pc
1702 // adds $val, #7
1703 // str $val, [$src, #4]
1704 // movs r0, #0
1705 // b 1f
1706 // movs r0, #1
1707 // 1:
1708 unsigned SrcReg = MI->getOperand(0).getReg();
1709 unsigned ValReg = MI->getOperand(1).getReg();
1710 MCSymbol *Label = GetARMSJLJEHLabel();
Benjamin Kramer391271f2012-11-26 13:34:22 +00001711 OutStreamer.AddComment("eh_setjmp begin");
Benjamin Kramered9e4422012-11-26 18:05:52 +00001712 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tMOVr)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001713 .addReg(ValReg)
1714 .addReg(ARM::PC)
Jim Grosbach63b46fa2011-06-30 22:10:46 +00001715 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001716 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001717 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001718
Benjamin Kramered9e4422012-11-26 18:05:52 +00001719 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tADDi3)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001720 .addReg(ValReg)
Jim Grosbach433a5782010-09-24 20:47:58 +00001721 // 's' bit operand
Benjamin Kramer391271f2012-11-26 13:34:22 +00001722 .addReg(ARM::CPSR)
1723 .addReg(ValReg)
1724 .addImm(7)
Jim Grosbach433a5782010-09-24 20:47:58 +00001725 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001726 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001727 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001728
Benjamin Kramered9e4422012-11-26 18:05:52 +00001729 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tSTRi)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001730 .addReg(ValReg)
1731 .addReg(SrcReg)
Jim Grosbach433a5782010-09-24 20:47:58 +00001732 // The offset immediate is #4. The operand value is scaled by 4 for the
1733 // tSTR instruction.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001734 .addImm(1)
Jim Grosbach433a5782010-09-24 20:47:58 +00001735 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001736 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001737 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001738
Benjamin Kramered9e4422012-11-26 18:05:52 +00001739 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tMOVi8)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001740 .addReg(ARM::R0)
1741 .addReg(ARM::CPSR)
1742 .addImm(0)
Jim Grosbach433a5782010-09-24 20:47:58 +00001743 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001744 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001745 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001746
1747 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, OutContext);
Benjamin Kramered9e4422012-11-26 18:05:52 +00001748 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tB)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001749 .addExpr(SymbolExpr)
1750 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001751 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001752
1753 OutStreamer.AddComment("eh_setjmp end");
Benjamin Kramered9e4422012-11-26 18:05:52 +00001754 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tMOVi8)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001755 .addReg(ARM::R0)
1756 .addReg(ARM::CPSR)
1757 .addImm(1)
Jim Grosbach433a5782010-09-24 20:47:58 +00001758 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001759 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001760 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001761
Jim Grosbach433a5782010-09-24 20:47:58 +00001762 OutStreamer.EmitLabel(Label);
1763 return;
1764 }
1765
Jim Grosbach45390082010-09-23 23:33:56 +00001766 case ARM::Int_eh_sjlj_setjmp_nofp:
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001767 case ARM::Int_eh_sjlj_setjmp: {
Jim Grosbach45390082010-09-23 23:33:56 +00001768 // Two incoming args: GPR:$src, GPR:$val
1769 // add $val, pc, #8
1770 // str $val, [$src, #+4]
1771 // mov r0, #0
1772 // add pc, pc, #0
1773 // mov r0, #1
1774 unsigned SrcReg = MI->getOperand(0).getReg();
1775 unsigned ValReg = MI->getOperand(1).getReg();
1776
Benjamin Kramer391271f2012-11-26 13:34:22 +00001777 OutStreamer.AddComment("eh_setjmp begin");
Benjamin Kramered9e4422012-11-26 18:05:52 +00001778 OutStreamer.EmitInstruction(MCInstBuilder(ARM::ADDri)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001779 .addReg(ValReg)
1780 .addReg(ARM::PC)
1781 .addImm(8)
Jim Grosbach45390082010-09-23 23:33:56 +00001782 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001783 .addImm(ARMCC::AL)
1784 .addReg(0)
Jim Grosbach45390082010-09-23 23:33:56 +00001785 // 's' bit operand (always reg0 for this).
Benjamin Kramered9e4422012-11-26 18:05:52 +00001786 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001787
Benjamin Kramered9e4422012-11-26 18:05:52 +00001788 OutStreamer.EmitInstruction(MCInstBuilder(ARM::STRi12)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001789 .addReg(ValReg)
1790 .addReg(SrcReg)
1791 .addImm(4)
Jim Grosbach45390082010-09-23 23:33:56 +00001792 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001793 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001794 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001795
Benjamin Kramered9e4422012-11-26 18:05:52 +00001796 OutStreamer.EmitInstruction(MCInstBuilder(ARM::MOVi)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001797 .addReg(ARM::R0)
1798 .addImm(0)
Jim Grosbach45390082010-09-23 23:33:56 +00001799 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001800 .addImm(ARMCC::AL)
1801 .addReg(0)
Jim Grosbach45390082010-09-23 23:33:56 +00001802 // 's' bit operand (always reg0 for this).
Benjamin Kramered9e4422012-11-26 18:05:52 +00001803 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001804
Benjamin Kramered9e4422012-11-26 18:05:52 +00001805 OutStreamer.EmitInstruction(MCInstBuilder(ARM::ADDri)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001806 .addReg(ARM::PC)
1807 .addReg(ARM::PC)
1808 .addImm(0)
Jim Grosbach45390082010-09-23 23:33:56 +00001809 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001810 .addImm(ARMCC::AL)
1811 .addReg(0)
Jim Grosbach45390082010-09-23 23:33:56 +00001812 // 's' bit operand (always reg0 for this).
Benjamin Kramered9e4422012-11-26 18:05:52 +00001813 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001814
1815 OutStreamer.AddComment("eh_setjmp end");
Benjamin Kramered9e4422012-11-26 18:05:52 +00001816 OutStreamer.EmitInstruction(MCInstBuilder(ARM::MOVi)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001817 .addReg(ARM::R0)
1818 .addImm(1)
Jim Grosbach45390082010-09-23 23:33:56 +00001819 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001820 .addImm(ARMCC::AL)
1821 .addReg(0)
Jim Grosbach45390082010-09-23 23:33:56 +00001822 // 's' bit operand (always reg0 for this).
Benjamin Kramered9e4422012-11-26 18:05:52 +00001823 .addReg(0));
Jim Grosbach45390082010-09-23 23:33:56 +00001824 return;
1825 }
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001826 case ARM::Int_eh_sjlj_longjmp: {
1827 // ldr sp, [$src, #8]
1828 // ldr $scratch, [$src, #4]
1829 // ldr r7, [$src]
1830 // bx $scratch
1831 unsigned SrcReg = MI->getOperand(0).getReg();
1832 unsigned ScratchReg = MI->getOperand(1).getReg();
Benjamin Kramered9e4422012-11-26 18:05:52 +00001833 OutStreamer.EmitInstruction(MCInstBuilder(ARM::LDRi12)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001834 .addReg(ARM::SP)
1835 .addReg(SrcReg)
1836 .addImm(8)
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001837 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001838 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001839 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001840
Benjamin Kramered9e4422012-11-26 18:05:52 +00001841 OutStreamer.EmitInstruction(MCInstBuilder(ARM::LDRi12)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001842 .addReg(ScratchReg)
1843 .addReg(SrcReg)
1844 .addImm(4)
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001845 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001846 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001847 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001848
Benjamin Kramered9e4422012-11-26 18:05:52 +00001849 OutStreamer.EmitInstruction(MCInstBuilder(ARM::LDRi12)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001850 .addReg(ARM::R7)
1851 .addReg(SrcReg)
1852 .addImm(0)
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001853 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001854 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001855 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001856
Benjamin Kramered9e4422012-11-26 18:05:52 +00001857 OutStreamer.EmitInstruction(MCInstBuilder(ARM::BX)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001858 .addReg(ScratchReg)
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001859 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001860 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001861 .addReg(0));
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001862 return;
1863 }
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001864 case ARM::tInt_eh_sjlj_longjmp: {
1865 // ldr $scratch, [$src, #8]
1866 // mov sp, $scratch
1867 // ldr $scratch, [$src, #4]
1868 // ldr r7, [$src]
1869 // bx $scratch
1870 unsigned SrcReg = MI->getOperand(0).getReg();
1871 unsigned ScratchReg = MI->getOperand(1).getReg();
Benjamin Kramered9e4422012-11-26 18:05:52 +00001872 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tLDRi)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001873 .addReg(ScratchReg)
1874 .addReg(SrcReg)
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001875 // The offset immediate is #8. The operand value is scaled by 4 for the
Bill Wendlingf4caf692010-12-14 03:36:38 +00001876 // tLDR instruction.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001877 .addImm(2)
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001878 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001879 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001880 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001881
Benjamin Kramered9e4422012-11-26 18:05:52 +00001882 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tMOVr)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001883 .addReg(ARM::SP)
1884 .addReg(ScratchReg)
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001885 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001886 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001887 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001888
Benjamin Kramered9e4422012-11-26 18:05:52 +00001889 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tLDRi)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001890 .addReg(ScratchReg)
1891 .addReg(SrcReg)
1892 .addImm(1)
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001893 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001894 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001895 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001896
Benjamin Kramered9e4422012-11-26 18:05:52 +00001897 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tLDRi)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001898 .addReg(ARM::R7)
1899 .addReg(SrcReg)
1900 .addImm(0)
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001901 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001902 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001903 .addReg(0));
Benjamin Kramer391271f2012-11-26 13:34:22 +00001904
Benjamin Kramered9e4422012-11-26 18:05:52 +00001905 OutStreamer.EmitInstruction(MCInstBuilder(ARM::tBX)
Benjamin Kramer391271f2012-11-26 13:34:22 +00001906 .addReg(ScratchReg)
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001907 // Predicate.
Benjamin Kramer391271f2012-11-26 13:34:22 +00001908 .addImm(ARMCC::AL)
Benjamin Kramered9e4422012-11-26 18:05:52 +00001909 .addReg(0));
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001910 return;
1911 }
Chris Lattner97f06932009-10-19 20:20:46 +00001912 }
Jim Grosbachb0739b72010-09-02 01:02:06 +00001913
Chris Lattner97f06932009-10-19 20:20:46 +00001914 MCInst TmpInst;
Chris Lattner30e2cc22010-11-14 21:00:02 +00001915 LowerARMMachineInstrToMCInst(MI, TmpInst, *this);
Anton Korobeynikov57caad72011-03-05 18:43:32 +00001916
Chris Lattner850d2e22010-02-03 01:16:28 +00001917 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner97f06932009-10-19 20:20:46 +00001918}
Daniel Dunbar2685a292009-10-20 05:15:36 +00001919
1920//===----------------------------------------------------------------------===//
1921// Target Registry Stuff
1922//===----------------------------------------------------------------------===//
1923
Daniel Dunbar2685a292009-10-20 05:15:36 +00001924// Force static initialization.
1925extern "C" void LLVMInitializeARMAsmPrinter() {
1926 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMTarget);
1927 RegisterAsmPrinter<ARMAsmPrinter> Y(TheThumbTarget);
Daniel Dunbar2685a292009-10-20 05:15:36 +00001928}