blob: d2ef593c10179bb1a2be809c88ee5cae47dc3b54 [file] [log] [blame]
Bob Wilsone60fee02009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
19
20def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
21def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
22def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
23def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
24def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
25def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
26
27// Types for vector shift by immediates. The "SHX" version is for long and
28// narrow operations where the source and destination vectors have different
29// types. The "SHINS" version is for shift and insert operations.
30def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
31 SDTCisVT<2, i32>]>;
32def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
33 SDTCisVT<2, i32>]>;
34def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
36
37def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
38def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
39def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
40def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
41def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
42def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
43def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
44
45def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
46def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
47def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
48
49def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
50def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
51def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
52def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
53def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
54def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
55
56def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
57def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
58def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
59
60def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
61def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
62
63def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
64 SDTCisVT<2, i32>]>;
65def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
66def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
67
68def NEONvduplaneq : SDNode<"ARMISD::VDUPLANEQ",
69 SDTypeProfile<1, 2, [SDTCisVT<2, i32>]>>;
70
Bob Wilson055a90d2009-08-05 00:49:09 +000071def SDTARMVLD2 : SDTypeProfile<2, 1, [SDTCisSameAs<0, 1>, SDTCisPtrTy<2>]>;
72def SDTARMVLD3 : SDTypeProfile<3, 1, [SDTCisSameAs<0, 1>,
73 SDTCisSameAs<0, 2>, SDTCisPtrTy<3>]>;
74def SDTARMVLD4 : SDTypeProfile<4, 1, [SDTCisSameAs<0, 1>,
75 SDTCisSameAs<0, 2>,
76 SDTCisSameAs<0, 3>, SDTCisPtrTy<4>]>;
77def NEONvld2d : SDNode<"ARMISD::VLD2D", SDTARMVLD2,
78 [SDNPHasChain, SDNPMayLoad]>;
79def NEONvld3d : SDNode<"ARMISD::VLD3D", SDTARMVLD3,
80 [SDNPHasChain, SDNPMayLoad]>;
81def NEONvld4d : SDNode<"ARMISD::VLD4D", SDTARMVLD4,
82 [SDNPHasChain, SDNPMayLoad]>;
Bob Wilsond2a2e002009-08-04 00:36:16 +000083
Bob Wilson6a209cd2009-08-06 18:47:44 +000084def SDTARMVST2 : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>]>;
85def SDTARMVST3 : SDTypeProfile<0, 4, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
86 SDTCisSameAs<1, 3>]>;
87def SDTARMVST4 : SDTypeProfile<0, 5, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
88 SDTCisSameAs<1, 3>,
89 SDTCisSameAs<1, 4>]>;
90
91def NEONvst2d : SDNode<"ARMISD::VST2D", SDTARMVST2,
92 [SDNPHasChain, SDNPMayStore]>;
93def NEONvst3d : SDNode<"ARMISD::VST3D", SDTARMVST3,
94 [SDNPHasChain, SDNPMayStore]>;
95def NEONvst4d : SDNode<"ARMISD::VST4D", SDTARMVST4,
96 [SDNPHasChain, SDNPMayStore]>;
97
Bob Wilsone60fee02009-06-22 23:27:02 +000098//===----------------------------------------------------------------------===//
99// NEON operand definitions
100//===----------------------------------------------------------------------===//
101
102// addrmode_neonldstm := reg
103//
104/* TODO: Take advantage of vldm.
105def addrmode_neonldstm : Operand<i32>,
106 ComplexPattern<i32, 2, "SelectAddrModeNeonLdStM", []> {
107 let PrintMethod = "printAddrNeonLdStMOperand";
108 let MIOperandInfo = (ops GPR, i32imm);
109}
110*/
111
112//===----------------------------------------------------------------------===//
113// NEON load / store instructions
114//===----------------------------------------------------------------------===//
115
Bob Wilsone60fee02009-06-22 23:27:02 +0000116let mayLoad = 1 in {
Bob Wilsonee27bec2009-08-12 00:49:01 +0000117/* TODO: Take advantage of vldm.
Bob Wilsone60fee02009-06-22 23:27:02 +0000118def VLDMD : NI<(outs),
119 (ins addrmode_neonldstm:$addr, reglist:$dst1, variable_ops),
David Goodwincfd67652009-08-06 16:52:47 +0000120 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000121 "vldm${addr:submode} ${addr:base}, $dst1",
Evan Chengdabc6c02009-07-08 22:51:32 +0000122 []> {
123 let Inst{27-25} = 0b110;
124 let Inst{20} = 1;
125 let Inst{11-9} = 0b101;
126}
Bob Wilsone60fee02009-06-22 23:27:02 +0000127
128def VLDMS : NI<(outs),
129 (ins addrmode_neonldstm:$addr, reglist:$dst1, variable_ops),
David Goodwincfd67652009-08-06 16:52:47 +0000130 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000131 "vldm${addr:submode} ${addr:base}, $dst1",
Evan Chengdabc6c02009-07-08 22:51:32 +0000132 []> {
133 let Inst{27-25} = 0b110;
134 let Inst{20} = 1;
135 let Inst{11-9} = 0b101;
136}
Bob Wilsone60fee02009-06-22 23:27:02 +0000137*/
138
139// Use vldmia to load a Q register as a D register pair.
Anton Korobeynikov3f087662009-08-08 13:35:48 +0000140def VLDRQ : NI4<(outs QPR:$dst), (ins addrmode4:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000141 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000142 "vldmia $addr, ${dst:dregpair}",
Anton Korobeynikov3f087662009-08-08 13:35:48 +0000143 [(set QPR:$dst, (v2f64 (load addrmode4:$addr)))]> {
Evan Chengdabc6c02009-07-08 22:51:32 +0000144 let Inst{27-25} = 0b110;
145 let Inst{24} = 0; // P bit
146 let Inst{23} = 1; // U bit
147 let Inst{20} = 1;
148 let Inst{11-9} = 0b101;
149}
Bob Wilsone60fee02009-06-22 23:27:02 +0000150
Bob Wilsoned592c02009-07-08 18:11:30 +0000151// VLD1 : Vector Load (multiple single elements)
152class VLD1D<string OpcodeStr, ValueType Ty, Intrinsic IntOp>
153 : NLdSt<(outs DPR:$dst), (ins addrmode6:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000154 NoItinerary,
Bob Wilson560d2d02009-08-04 21:39:33 +0000155 !strconcat(OpcodeStr, "\t\\{$dst\\}, $addr"),
Bob Wilsond3902f72009-07-29 16:39:22 +0000156 [(set DPR:$dst, (Ty (IntOp addrmode6:$addr)))]>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000157class VLD1Q<string OpcodeStr, ValueType Ty, Intrinsic IntOp>
158 : NLdSt<(outs QPR:$dst), (ins addrmode6:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000159 NoItinerary,
Bob Wilsoned592c02009-07-08 18:11:30 +0000160 !strconcat(OpcodeStr, "\t${dst:dregpair}, $addr"),
Bob Wilsond3902f72009-07-29 16:39:22 +0000161 [(set QPR:$dst, (Ty (IntOp addrmode6:$addr)))]>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000162
Bob Wilson8f10b3f2009-08-11 05:39:44 +0000163def VLD1d8 : VLD1D<"vld1.8", v8i8, int_arm_neon_vld1>;
164def VLD1d16 : VLD1D<"vld1.16", v4i16, int_arm_neon_vld1>;
165def VLD1d32 : VLD1D<"vld1.32", v2i32, int_arm_neon_vld1>;
166def VLD1df : VLD1D<"vld1.32", v2f32, int_arm_neon_vld1>;
167def VLD1d64 : VLD1D<"vld1.64", v1i64, int_arm_neon_vld1>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000168
Bob Wilson8f10b3f2009-08-11 05:39:44 +0000169def VLD1q8 : VLD1Q<"vld1.8", v16i8, int_arm_neon_vld1>;
170def VLD1q16 : VLD1Q<"vld1.16", v8i16, int_arm_neon_vld1>;
171def VLD1q32 : VLD1Q<"vld1.32", v4i32, int_arm_neon_vld1>;
172def VLD1qf : VLD1Q<"vld1.32", v4f32, int_arm_neon_vld1>;
173def VLD1q64 : VLD1Q<"vld1.64", v2i64, int_arm_neon_vld1>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000174
Bob Wilson055a90d2009-08-05 00:49:09 +0000175// VLD2 : Vector Load (multiple 2-element structures)
176class VLD2D<string OpcodeStr>
177 : NLdSt<(outs DPR:$dst1, DPR:$dst2), (ins addrmode6:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000178 NoItinerary,
Bob Wilson055a90d2009-08-05 00:49:09 +0000179 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2\\}, $addr"), []>;
180
181def VLD2d8 : VLD2D<"vld2.8">;
182def VLD2d16 : VLD2D<"vld2.16">;
183def VLD2d32 : VLD2D<"vld2.32">;
Bob Wilson055a90d2009-08-05 00:49:09 +0000184
185// VLD3 : Vector Load (multiple 3-element structures)
186class VLD3D<string OpcodeStr>
187 : NLdSt<(outs DPR:$dst1, DPR:$dst2, DPR:$dst3), (ins addrmode6:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000188 NoItinerary,
Bob Wilson055a90d2009-08-05 00:49:09 +0000189 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2,$dst3\\}, $addr"), []>;
190
191def VLD3d8 : VLD3D<"vld3.8">;
192def VLD3d16 : VLD3D<"vld3.16">;
193def VLD3d32 : VLD3D<"vld3.32">;
Bob Wilson055a90d2009-08-05 00:49:09 +0000194
195// VLD4 : Vector Load (multiple 4-element structures)
196class VLD4D<string OpcodeStr>
197 : NLdSt<(outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
198 (ins addrmode6:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000199 NoItinerary,
Bob Wilson055a90d2009-08-05 00:49:09 +0000200 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2,$dst3,$dst4\\}, $addr"), []>;
201
202def VLD4d8 : VLD4D<"vld4.8">;
203def VLD4d16 : VLD4D<"vld4.16">;
204def VLD4d32 : VLD4D<"vld4.32">;
Bob Wilsonee27bec2009-08-12 00:49:01 +0000205}
206
207let mayStore = 1 in {
208// Use vstmia to store a Q register as a D register pair.
209def VSTRQ : NI4<(outs), (ins QPR:$src, addrmode4:$addr),
210 NoItinerary,
211 "vstmia $addr, ${src:dregpair}",
212 [(store (v2f64 QPR:$src), addrmode4:$addr)]> {
213 let Inst{27-25} = 0b110;
214 let Inst{24} = 0; // P bit
215 let Inst{23} = 1; // U bit
216 let Inst{20} = 0;
217 let Inst{11-9} = 0b101;
218}
Bob Wilson055a90d2009-08-05 00:49:09 +0000219
Bob Wilson6a209cd2009-08-06 18:47:44 +0000220// VST1 : Vector Store (multiple single elements)
221class VST1D<string OpcodeStr, ValueType Ty, Intrinsic IntOp>
222 : NLdSt<(outs), (ins addrmode6:$addr, DPR:$src),
223 NoItinerary,
224 !strconcat(OpcodeStr, "\t\\{$src\\}, $addr"),
225 [(IntOp addrmode6:$addr, (Ty DPR:$src))]>;
226class VST1Q<string OpcodeStr, ValueType Ty, Intrinsic IntOp>
227 : NLdSt<(outs), (ins addrmode6:$addr, QPR:$src),
228 NoItinerary,
229 !strconcat(OpcodeStr, "\t${src:dregpair}, $addr"),
230 [(IntOp addrmode6:$addr, (Ty QPR:$src))]>;
231
Bob Wilson8f10b3f2009-08-11 05:39:44 +0000232def VST1d8 : VST1D<"vst1.8", v8i8, int_arm_neon_vst1>;
233def VST1d16 : VST1D<"vst1.16", v4i16, int_arm_neon_vst1>;
234def VST1d32 : VST1D<"vst1.32", v2i32, int_arm_neon_vst1>;
235def VST1df : VST1D<"vst1.32", v2f32, int_arm_neon_vst1>;
236def VST1d64 : VST1D<"vst1.64", v1i64, int_arm_neon_vst1>;
Bob Wilson6a209cd2009-08-06 18:47:44 +0000237
Bob Wilson8f10b3f2009-08-11 05:39:44 +0000238def VST1q8 : VST1Q<"vst1.8", v16i8, int_arm_neon_vst1>;
239def VST1q16 : VST1Q<"vst1.16", v8i16, int_arm_neon_vst1>;
240def VST1q32 : VST1Q<"vst1.32", v4i32, int_arm_neon_vst1>;
241def VST1qf : VST1Q<"vst1.32", v4f32, int_arm_neon_vst1>;
242def VST1q64 : VST1Q<"vst1.64", v2i64, int_arm_neon_vst1>;
Bob Wilson6a209cd2009-08-06 18:47:44 +0000243
244// VST2 : Vector Store (multiple 2-element structures)
245class VST2D<string OpcodeStr>
246 : NLdSt<(outs), (ins addrmode6:$addr, DPR:$src1, DPR:$src2), NoItinerary,
247 !strconcat(OpcodeStr, "\t\\{$src1,$src2\\}, $addr"), []>;
248
249def VST2d8 : VST2D<"vst2.8">;
250def VST2d16 : VST2D<"vst2.16">;
251def VST2d32 : VST2D<"vst2.32">;
252
253// VST3 : Vector Store (multiple 3-element structures)
254class VST3D<string OpcodeStr>
255 : NLdSt<(outs), (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3),
256 NoItinerary,
257 !strconcat(OpcodeStr, "\t\\{$src1,$src2,$src3\\}, $addr"), []>;
258
259def VST3d8 : VST3D<"vst3.8">;
260def VST3d16 : VST3D<"vst3.16">;
261def VST3d32 : VST3D<"vst3.32">;
262
263// VST4 : Vector Store (multiple 4-element structures)
264class VST4D<string OpcodeStr>
265 : NLdSt<(outs), (ins addrmode6:$addr,
266 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), NoItinerary,
267 !strconcat(OpcodeStr, "\t\\{$src1,$src2,$src3,$src4\\}, $addr"), []>;
268
269def VST4d8 : VST4D<"vst4.8">;
270def VST4d16 : VST4D<"vst4.16">;
271def VST4d32 : VST4D<"vst4.32">;
Bob Wilsonee27bec2009-08-12 00:49:01 +0000272}
Bob Wilson6a209cd2009-08-06 18:47:44 +0000273
Bob Wilsoned592c02009-07-08 18:11:30 +0000274
Bob Wilsone60fee02009-06-22 23:27:02 +0000275//===----------------------------------------------------------------------===//
276// NEON pattern fragments
277//===----------------------------------------------------------------------===//
278
279// Extract D sub-registers of Q registers.
280// (arm_dsubreg_0 is 5; arm_dsubreg_1 is 6)
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000281def DSubReg_i8_reg : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000282 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 8, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000283}]>;
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000284def DSubReg_i16_reg : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000285 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 4, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000286}]>;
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000287def DSubReg_i32_reg : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000288 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 2, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000289}]>;
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000290def DSubReg_f64_reg : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000291 return CurDAG->getTargetConstant(5 + N->getZExtValue(), MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000292}]>;
293
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000294// Extract S sub-registers of Q registers.
295// (arm_ssubreg_0 is 1; arm_ssubreg_1 is 2; etc.)
296def SSubReg_f32_reg : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000297 return CurDAG->getTargetConstant(1 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000298}]>;
299
Bob Wilsone60fee02009-06-22 23:27:02 +0000300// Translate lane numbers from Q registers to D subregs.
301def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000302 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000303}]>;
304def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000305 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000306}]>;
307def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000308 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000309}]>;
310
311//===----------------------------------------------------------------------===//
312// Instruction Classes
313//===----------------------------------------------------------------------===//
314
315// Basic 2-register operations, both double- and quad-register.
316class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
317 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
318 ValueType ResTy, ValueType OpTy, SDNode OpNode>
319 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000320 (ins DPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000321 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
322class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
323 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
324 ValueType ResTy, ValueType OpTy, SDNode OpNode>
325 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000326 (ins QPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000327 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
328
David Goodwin4b358db2009-08-10 22:17:39 +0000329// Basic 2-register operations, scalar single-precision.
330class N2VDs<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
331 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
332 ValueType ResTy, ValueType OpTy, SDNode OpNode>
333 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
334 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src),
335 NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "", []>;
336
337class N2VDsPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst>
338 : NEONFPPat<(ResTy (OpNode SPR:$a)),
339 (EXTRACT_SUBREG
340 (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0)),
341 arm_ssubreg_0)>;
342
Bob Wilsone60fee02009-06-22 23:27:02 +0000343// Basic 2-register intrinsics, both double- and quad-register.
344class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
345 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
346 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
347 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000348 (ins DPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000349 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
350class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
351 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
352 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
353 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000354 (ins QPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000355 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
356
David Goodwin4b358db2009-08-10 22:17:39 +0000357// Basic 2-register intrinsics, scalar single-precision
Evan Cheng46961d82009-08-07 19:30:41 +0000358class N2VDInts<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
359 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
360 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
361 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
362 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), NoItinerary,
363 !strconcat(OpcodeStr, "\t$dst, $src"), "", []>;
364
365class N2VDIntsPat<SDNode OpNode, NeonI Inst>
David Goodwinbc7c05e2009-08-04 20:39:05 +0000366 : NEONFPPat<(f32 (OpNode SPR:$a)),
Evan Cheng46961d82009-08-07 19:30:41 +0000367 (EXTRACT_SUBREG
368 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0)),
369 arm_ssubreg_0)>;
David Goodwinbc7c05e2009-08-04 20:39:05 +0000370
Bob Wilsone60fee02009-06-22 23:27:02 +0000371// Narrow 2-register intrinsics.
372class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
373 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
374 string OpcodeStr, ValueType TyD, ValueType TyQ, Intrinsic IntOp>
375 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000376 (ins QPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000377 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
378
379// Long 2-register intrinsics. (This is currently only used for VMOVL and is
380// derived from N2VImm instead of N2V because of the way the size is encoded.)
381class N2VLInt<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
382 bit op6, bit op4, string OpcodeStr, ValueType TyQ, ValueType TyD,
383 Intrinsic IntOp>
384 : N2VImm<op24, op23, op21_16, op11_8, op7, op6, op4, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000385 (ins DPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000386 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src))))]>;
387
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +0000388// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
389class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr>
390 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2),
391 (ins DPR:$src1, DPR:$src2), NoItinerary,
392 !strconcat(OpcodeStr, "\t$dst1, $dst2"),
393 "$src1 = $dst1, $src2 = $dst2", []>;
394class N2VQShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr>
395 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2),
396 (ins QPR:$src1, QPR:$src2), NoItinerary,
397 !strconcat(OpcodeStr, "\t$dst1, $dst2"),
398 "$src1 = $dst1, $src2 = $dst2", []>;
399
Bob Wilsone60fee02009-06-22 23:27:02 +0000400// Basic 3-register operations, both double- and quad-register.
401class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
402 string OpcodeStr, ValueType ResTy, ValueType OpTy,
403 SDNode OpNode, bit Commutable>
404 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000405 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000406 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
407 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
408 let isCommutable = Commutable;
409}
410class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
411 string OpcodeStr, ValueType ResTy, ValueType OpTy,
412 SDNode OpNode, bit Commutable>
413 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000414 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000415 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
416 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
417 let isCommutable = Commutable;
418}
419
David Goodwindd19ce42009-08-04 17:53:06 +0000420// Basic 3-register operations, scalar single-precision
Evan Cheng46961d82009-08-07 19:30:41 +0000421class N3VDs<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
422 string OpcodeStr, ValueType ResTy, ValueType OpTy,
423 SDNode OpNode, bit Commutable>
424 : N3V<op24, op23, op21_20, op11_8, 0, op4,
425 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), NoItinerary,
426 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "", []> {
427 let isCommutable = Commutable;
428}
429class N3VDsPat<SDNode OpNode, NeonI Inst>
David Goodwindd19ce42009-08-04 17:53:06 +0000430 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Evan Cheng46961d82009-08-07 19:30:41 +0000431 (EXTRACT_SUBREG
432 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0),
433 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$b, arm_ssubreg_0)),
434 arm_ssubreg_0)>;
David Goodwindd19ce42009-08-04 17:53:06 +0000435
Bob Wilsone60fee02009-06-22 23:27:02 +0000436// Basic 3-register intrinsics, both double- and quad-register.
437class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
438 string OpcodeStr, ValueType ResTy, ValueType OpTy,
439 Intrinsic IntOp, bit Commutable>
440 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000441 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000442 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
443 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
444 let isCommutable = Commutable;
445}
446class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
447 string OpcodeStr, ValueType ResTy, ValueType OpTy,
448 Intrinsic IntOp, bit Commutable>
449 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000450 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000451 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
452 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
453 let isCommutable = Commutable;
454}
455
456// Multiply-Add/Sub operations, both double- and quad-register.
457class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
458 string OpcodeStr, ValueType Ty, SDNode MulOp, SDNode OpNode>
459 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000460 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000461 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
462 [(set DPR:$dst, (Ty (OpNode DPR:$src1,
463 (Ty (MulOp DPR:$src2, DPR:$src3)))))]>;
464class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
465 string OpcodeStr, ValueType Ty, SDNode MulOp, SDNode OpNode>
466 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000467 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000468 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
469 [(set QPR:$dst, (Ty (OpNode QPR:$src1,
470 (Ty (MulOp QPR:$src2, QPR:$src3)))))]>;
471
David Goodwindd19ce42009-08-04 17:53:06 +0000472// Multiply-Add/Sub operations, scalar single-precision
Evan Cheng46961d82009-08-07 19:30:41 +0000473class N3VDMulOps<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
474 string OpcodeStr, ValueType Ty, SDNode MulOp, SDNode OpNode>
475 : N3V<op24, op23, op21_20, op11_8, 0, op4,
476 (outs DPR_VFP2:$dst),
477 (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), NoItinerary,
478 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst", []>;
479
480class N3VDMulOpsPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
481 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
482 (EXTRACT_SUBREG
483 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$acc, arm_ssubreg_0),
484 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0),
485 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$b, arm_ssubreg_0)),
486 arm_ssubreg_0)>;
David Goodwindd19ce42009-08-04 17:53:06 +0000487
Bob Wilsone60fee02009-06-22 23:27:02 +0000488// Neon 3-argument intrinsics, both double- and quad-register.
489// The destination register is also used as the first source operand register.
490class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
491 string OpcodeStr, ValueType ResTy, ValueType OpTy,
492 Intrinsic IntOp>
493 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000494 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000495 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
496 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
497 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
498class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
499 string OpcodeStr, ValueType ResTy, ValueType OpTy,
500 Intrinsic IntOp>
501 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000502 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000503 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
504 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
505 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
506
507// Neon Long 3-argument intrinsic. The destination register is
508// a quad-register and is also used as the first source operand register.
509class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
510 string OpcodeStr, ValueType TyQ, ValueType TyD, Intrinsic IntOp>
511 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000512 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2, DPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000513 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
514 [(set QPR:$dst,
515 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2), (TyD DPR:$src3))))]>;
516
517// Narrowing 3-register intrinsics.
518class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
519 string OpcodeStr, ValueType TyD, ValueType TyQ,
520 Intrinsic IntOp, bit Commutable>
521 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000522 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000523 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
524 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
525 let isCommutable = Commutable;
526}
527
528// Long 3-register intrinsics.
529class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
530 string OpcodeStr, ValueType TyQ, ValueType TyD,
531 Intrinsic IntOp, bit Commutable>
532 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000533 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000534 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
535 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
536 let isCommutable = Commutable;
537}
538
539// Wide 3-register intrinsics.
540class N3VWInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
541 string OpcodeStr, ValueType TyQ, ValueType TyD,
542 Intrinsic IntOp, bit Commutable>
543 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000544 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000545 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
546 [(set QPR:$dst, (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2))))]> {
547 let isCommutable = Commutable;
548}
549
550// Pairwise long 2-register intrinsics, both double- and quad-register.
551class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
552 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
553 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
554 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000555 (ins DPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000556 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
557class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
558 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
559 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
560 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000561 (ins QPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000562 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
563
564// Pairwise long 2-register accumulate intrinsics,
565// both double- and quad-register.
566// The destination register is also used as the first source operand register.
567class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
568 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
569 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
570 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000571 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000572 !strconcat(OpcodeStr, "\t$dst, $src2"), "$src1 = $dst",
573 [(set DPR:$dst, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$src2))))]>;
574class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
575 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
576 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
577 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000578 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000579 !strconcat(OpcodeStr, "\t$dst, $src2"), "$src1 = $dst",
580 [(set QPR:$dst, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$src2))))]>;
581
582// Shift by immediate,
583// both double- and quad-register.
584class N2VDSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
585 bit op4, string OpcodeStr, ValueType Ty, SDNode OpNode>
586 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000587 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000588 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
589 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
590class N2VQSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
591 bit op4, string OpcodeStr, ValueType Ty, SDNode OpNode>
592 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000593 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000594 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
595 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
596
597// Long shift by immediate.
598class N2VLSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
599 bit op6, bit op4, string OpcodeStr, ValueType ResTy,
600 ValueType OpTy, SDNode OpNode>
601 : N2VImm<op24, op23, op21_16, op11_8, op7, op6, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000602 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000603 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
604 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
605 (i32 imm:$SIMM))))]>;
606
607// Narrow shift by immediate.
608class N2VNSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
609 bit op6, bit op4, string OpcodeStr, ValueType ResTy,
610 ValueType OpTy, SDNode OpNode>
611 : N2VImm<op24, op23, op21_16, op11_8, op7, op6, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000612 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000613 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
614 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
615 (i32 imm:$SIMM))))]>;
616
617// Shift right by immediate and accumulate,
618// both double- and quad-register.
619class N2VDShAdd<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
620 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
621 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
622 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, i32imm:$SIMM),
David Goodwincfd67652009-08-06 16:52:47 +0000623 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000624 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
625 [(set DPR:$dst, (Ty (add DPR:$src1,
626 (Ty (ShOp DPR:$src2, (i32 imm:$SIMM))))))]>;
627class N2VQShAdd<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
628 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
629 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
630 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, i32imm:$SIMM),
David Goodwincfd67652009-08-06 16:52:47 +0000631 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000632 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
633 [(set QPR:$dst, (Ty (add QPR:$src1,
634 (Ty (ShOp QPR:$src2, (i32 imm:$SIMM))))))]>;
635
636// Shift by immediate and insert,
637// both double- and quad-register.
638class N2VDShIns<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
639 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
640 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
641 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, i32imm:$SIMM),
David Goodwincfd67652009-08-06 16:52:47 +0000642 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000643 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
644 [(set DPR:$dst, (Ty (ShOp DPR:$src1, DPR:$src2, (i32 imm:$SIMM))))]>;
645class N2VQShIns<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
646 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
647 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
648 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, i32imm:$SIMM),
David Goodwincfd67652009-08-06 16:52:47 +0000649 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000650 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
651 [(set QPR:$dst, (Ty (ShOp QPR:$src1, QPR:$src2, (i32 imm:$SIMM))))]>;
652
653// Convert, with fractional bits immediate,
654// both double- and quad-register.
655class N2VCvtD<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
656 bit op4, string OpcodeStr, ValueType ResTy, ValueType OpTy,
657 Intrinsic IntOp>
658 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000659 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000660 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
661 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src), (i32 imm:$SIMM))))]>;
662class N2VCvtQ<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
663 bit op4, string OpcodeStr, ValueType ResTy, ValueType OpTy,
664 Intrinsic IntOp>
665 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000666 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000667 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
668 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src), (i32 imm:$SIMM))))]>;
669
670//===----------------------------------------------------------------------===//
671// Multiclasses
672//===----------------------------------------------------------------------===//
673
674// Neon 3-register vector operations.
675
676// First with only element sizes of 8, 16 and 32 bits:
677multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
678 string OpcodeStr, SDNode OpNode, bit Commutable = 0> {
679 // 64-bit vector types.
680 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
681 v8i8, v8i8, OpNode, Commutable>;
682 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr, "16"),
683 v4i16, v4i16, OpNode, Commutable>;
684 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr, "32"),
685 v2i32, v2i32, OpNode, Commutable>;
686
687 // 128-bit vector types.
688 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
689 v16i8, v16i8, OpNode, Commutable>;
690 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr, "16"),
691 v8i16, v8i16, OpNode, Commutable>;
692 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr, "32"),
693 v4i32, v4i32, OpNode, Commutable>;
694}
695
696// ....then also with element size 64 bits:
697multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
698 string OpcodeStr, SDNode OpNode, bit Commutable = 0>
699 : N3V_QHS<op24, op23, op11_8, op4, OpcodeStr, OpNode, Commutable> {
700 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, !strconcat(OpcodeStr, "64"),
701 v1i64, v1i64, OpNode, Commutable>;
702 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, !strconcat(OpcodeStr, "64"),
703 v2i64, v2i64, OpNode, Commutable>;
704}
705
706
707// Neon Narrowing 2-register vector intrinsics,
708// source operand element sizes of 16, 32 and 64 bits:
709multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
710 bits<5> op11_7, bit op6, bit op4, string OpcodeStr,
711 Intrinsic IntOp> {
712 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
713 !strconcat(OpcodeStr, "16"), v8i8, v8i16, IntOp>;
714 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
715 !strconcat(OpcodeStr, "32"), v4i16, v4i32, IntOp>;
716 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
717 !strconcat(OpcodeStr, "64"), v2i32, v2i64, IntOp>;
718}
719
720
721// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
722// source operand element sizes of 16, 32 and 64 bits:
723multiclass N2VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
724 bit op4, string OpcodeStr, Intrinsic IntOp> {
725 def v8i16 : N2VLInt<op24, op23, 0b001000, op11_8, op7, op6, op4,
726 !strconcat(OpcodeStr, "8"), v8i16, v8i8, IntOp>;
727 def v4i32 : N2VLInt<op24, op23, 0b010000, op11_8, op7, op6, op4,
728 !strconcat(OpcodeStr, "16"), v4i32, v4i16, IntOp>;
729 def v2i64 : N2VLInt<op24, op23, 0b100000, op11_8, op7, op6, op4,
730 !strconcat(OpcodeStr, "32"), v2i64, v2i32, IntOp>;
731}
732
733
734// Neon 3-register vector intrinsics.
735
736// First with only element sizes of 16 and 32 bits:
737multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
738 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
739 // 64-bit vector types.
740 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
741 v4i16, v4i16, IntOp, Commutable>;
742 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
743 v2i32, v2i32, IntOp, Commutable>;
744
745 // 128-bit vector types.
746 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
747 v8i16, v8i16, IntOp, Commutable>;
748 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
749 v4i32, v4i32, IntOp, Commutable>;
750}
751
752// ....then also with element size of 8 bits:
753multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
754 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0>
755 : N3VInt_HS<op24, op23, op11_8, op4, OpcodeStr, IntOp, Commutable> {
756 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
757 v8i8, v8i8, IntOp, Commutable>;
758 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
759 v16i8, v16i8, IntOp, Commutable>;
760}
761
762// ....then also with element size of 64 bits:
763multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
764 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0>
765 : N3VInt_QHS<op24, op23, op11_8, op4, OpcodeStr, IntOp, Commutable> {
766 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, !strconcat(OpcodeStr,"64"),
767 v1i64, v1i64, IntOp, Commutable>;
768 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, !strconcat(OpcodeStr,"64"),
769 v2i64, v2i64, IntOp, Commutable>;
770}
771
772
773// Neon Narrowing 3-register vector intrinsics,
774// source operand element sizes of 16, 32 and 64 bits:
775multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
776 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
777 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr,"16"),
778 v8i8, v8i16, IntOp, Commutable>;
779 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"32"),
780 v4i16, v4i32, IntOp, Commutable>;
781 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"64"),
782 v2i32, v2i64, IntOp, Commutable>;
783}
784
785
786// Neon Long 3-register vector intrinsics.
787
788// First with only element sizes of 16 and 32 bits:
789multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
790 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
791 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
792 v4i32, v4i16, IntOp, Commutable>;
793 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
794 v2i64, v2i32, IntOp, Commutable>;
795}
796
797// ....then also with element size of 8 bits:
798multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
799 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0>
800 : N3VLInt_HS<op24, op23, op11_8, op4, OpcodeStr, IntOp, Commutable> {
801 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
802 v8i16, v8i8, IntOp, Commutable>;
803}
804
805
806// Neon Wide 3-register vector intrinsics,
807// source operand element sizes of 8, 16 and 32 bits:
808multiclass N3VWInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
809 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
810 def v8i16 : N3VWInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
811 v8i16, v8i8, IntOp, Commutable>;
812 def v4i32 : N3VWInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
813 v4i32, v4i16, IntOp, Commutable>;
814 def v2i64 : N3VWInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
815 v2i64, v2i32, IntOp, Commutable>;
816}
817
818
819// Neon Multiply-Op vector operations,
820// element sizes of 8, 16 and 32 bits:
821multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
822 string OpcodeStr, SDNode OpNode> {
823 // 64-bit vector types.
824 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4,
825 !strconcat(OpcodeStr, "8"), v8i8, mul, OpNode>;
826 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4,
827 !strconcat(OpcodeStr, "16"), v4i16, mul, OpNode>;
828 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4,
829 !strconcat(OpcodeStr, "32"), v2i32, mul, OpNode>;
830
831 // 128-bit vector types.
832 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4,
833 !strconcat(OpcodeStr, "8"), v16i8, mul, OpNode>;
834 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4,
835 !strconcat(OpcodeStr, "16"), v8i16, mul, OpNode>;
836 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4,
837 !strconcat(OpcodeStr, "32"), v4i32, mul, OpNode>;
838}
839
840
841// Neon 3-argument intrinsics,
842// element sizes of 8, 16 and 32 bits:
843multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
844 string OpcodeStr, Intrinsic IntOp> {
845 // 64-bit vector types.
846 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4,
847 !strconcat(OpcodeStr, "8"), v8i8, v8i8, IntOp>;
848 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4,
849 !strconcat(OpcodeStr, "16"), v4i16, v4i16, IntOp>;
850 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4,
851 !strconcat(OpcodeStr, "32"), v2i32, v2i32, IntOp>;
852
853 // 128-bit vector types.
854 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4,
855 !strconcat(OpcodeStr, "8"), v16i8, v16i8, IntOp>;
856 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4,
857 !strconcat(OpcodeStr, "16"), v8i16, v8i16, IntOp>;
858 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4,
859 !strconcat(OpcodeStr, "32"), v4i32, v4i32, IntOp>;
860}
861
862
863// Neon Long 3-argument intrinsics.
864
865// First with only element sizes of 16 and 32 bits:
866multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
867 string OpcodeStr, Intrinsic IntOp> {
868 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4,
869 !strconcat(OpcodeStr, "16"), v4i32, v4i16, IntOp>;
870 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4,
871 !strconcat(OpcodeStr, "32"), v2i64, v2i32, IntOp>;
872}
873
874// ....then also with element size of 8 bits:
875multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
876 string OpcodeStr, Intrinsic IntOp>
877 : N3VLInt3_HS<op24, op23, op11_8, op4, OpcodeStr, IntOp> {
878 def v8i16 : N3VLInt3<op24, op23, 0b01, op11_8, op4,
879 !strconcat(OpcodeStr, "8"), v8i16, v8i8, IntOp>;
880}
881
882
883// Neon 2-register vector intrinsics,
884// element sizes of 8, 16 and 32 bits:
885multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
886 bits<5> op11_7, bit op4, string OpcodeStr,
887 Intrinsic IntOp> {
888 // 64-bit vector types.
889 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
890 !strconcat(OpcodeStr, "8"), v8i8, v8i8, IntOp>;
891 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
892 !strconcat(OpcodeStr, "16"), v4i16, v4i16, IntOp>;
893 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
894 !strconcat(OpcodeStr, "32"), v2i32, v2i32, IntOp>;
895
896 // 128-bit vector types.
897 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
898 !strconcat(OpcodeStr, "8"), v16i8, v16i8, IntOp>;
899 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
900 !strconcat(OpcodeStr, "16"), v8i16, v8i16, IntOp>;
901 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
902 !strconcat(OpcodeStr, "32"), v4i32, v4i32, IntOp>;
903}
904
905
906// Neon Pairwise long 2-register intrinsics,
907// element sizes of 8, 16 and 32 bits:
908multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
909 bits<5> op11_7, bit op4,
910 string OpcodeStr, Intrinsic IntOp> {
911 // 64-bit vector types.
912 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
913 !strconcat(OpcodeStr, "8"), v4i16, v8i8, IntOp>;
914 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
915 !strconcat(OpcodeStr, "16"), v2i32, v4i16, IntOp>;
916 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
917 !strconcat(OpcodeStr, "32"), v1i64, v2i32, IntOp>;
918
919 // 128-bit vector types.
920 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
921 !strconcat(OpcodeStr, "8"), v8i16, v16i8, IntOp>;
922 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
923 !strconcat(OpcodeStr, "16"), v4i32, v8i16, IntOp>;
924 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
925 !strconcat(OpcodeStr, "32"), v2i64, v4i32, IntOp>;
926}
927
928
929// Neon Pairwise long 2-register accumulate intrinsics,
930// element sizes of 8, 16 and 32 bits:
931multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
932 bits<5> op11_7, bit op4,
933 string OpcodeStr, Intrinsic IntOp> {
934 // 64-bit vector types.
935 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
936 !strconcat(OpcodeStr, "8"), v4i16, v8i8, IntOp>;
937 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
938 !strconcat(OpcodeStr, "16"), v2i32, v4i16, IntOp>;
939 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
940 !strconcat(OpcodeStr, "32"), v1i64, v2i32, IntOp>;
941
942 // 128-bit vector types.
943 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
944 !strconcat(OpcodeStr, "8"), v8i16, v16i8, IntOp>;
945 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
946 !strconcat(OpcodeStr, "16"), v4i32, v8i16, IntOp>;
947 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
948 !strconcat(OpcodeStr, "32"), v2i64, v4i32, IntOp>;
949}
950
951
952// Neon 2-register vector shift by immediate,
953// element sizes of 8, 16, 32 and 64 bits:
954multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
955 string OpcodeStr, SDNode OpNode> {
956 // 64-bit vector types.
957 def v8i8 : N2VDSh<op24, op23, 0b001000, op11_8, 0, op4,
958 !strconcat(OpcodeStr, "8"), v8i8, OpNode>;
959 def v4i16 : N2VDSh<op24, op23, 0b010000, op11_8, 0, op4,
960 !strconcat(OpcodeStr, "16"), v4i16, OpNode>;
961 def v2i32 : N2VDSh<op24, op23, 0b100000, op11_8, 0, op4,
962 !strconcat(OpcodeStr, "32"), v2i32, OpNode>;
963 def v1i64 : N2VDSh<op24, op23, 0b000000, op11_8, 1, op4,
964 !strconcat(OpcodeStr, "64"), v1i64, OpNode>;
965
966 // 128-bit vector types.
967 def v16i8 : N2VQSh<op24, op23, 0b001000, op11_8, 0, op4,
968 !strconcat(OpcodeStr, "8"), v16i8, OpNode>;
969 def v8i16 : N2VQSh<op24, op23, 0b010000, op11_8, 0, op4,
970 !strconcat(OpcodeStr, "16"), v8i16, OpNode>;
971 def v4i32 : N2VQSh<op24, op23, 0b100000, op11_8, 0, op4,
972 !strconcat(OpcodeStr, "32"), v4i32, OpNode>;
973 def v2i64 : N2VQSh<op24, op23, 0b000000, op11_8, 1, op4,
974 !strconcat(OpcodeStr, "64"), v2i64, OpNode>;
975}
976
977
978// Neon Shift-Accumulate vector operations,
979// element sizes of 8, 16, 32 and 64 bits:
980multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
981 string OpcodeStr, SDNode ShOp> {
982 // 64-bit vector types.
983 def v8i8 : N2VDShAdd<op24, op23, 0b001000, op11_8, 0, op4,
984 !strconcat(OpcodeStr, "8"), v8i8, ShOp>;
985 def v4i16 : N2VDShAdd<op24, op23, 0b010000, op11_8, 0, op4,
986 !strconcat(OpcodeStr, "16"), v4i16, ShOp>;
987 def v2i32 : N2VDShAdd<op24, op23, 0b100000, op11_8, 0, op4,
988 !strconcat(OpcodeStr, "32"), v2i32, ShOp>;
989 def v1i64 : N2VDShAdd<op24, op23, 0b000000, op11_8, 1, op4,
990 !strconcat(OpcodeStr, "64"), v1i64, ShOp>;
991
992 // 128-bit vector types.
993 def v16i8 : N2VQShAdd<op24, op23, 0b001000, op11_8, 0, op4,
994 !strconcat(OpcodeStr, "8"), v16i8, ShOp>;
995 def v8i16 : N2VQShAdd<op24, op23, 0b010000, op11_8, 0, op4,
996 !strconcat(OpcodeStr, "16"), v8i16, ShOp>;
997 def v4i32 : N2VQShAdd<op24, op23, 0b100000, op11_8, 0, op4,
998 !strconcat(OpcodeStr, "32"), v4i32, ShOp>;
999 def v2i64 : N2VQShAdd<op24, op23, 0b000000, op11_8, 1, op4,
1000 !strconcat(OpcodeStr, "64"), v2i64, ShOp>;
1001}
1002
1003
1004// Neon Shift-Insert vector operations,
1005// element sizes of 8, 16, 32 and 64 bits:
1006multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
1007 string OpcodeStr, SDNode ShOp> {
1008 // 64-bit vector types.
1009 def v8i8 : N2VDShIns<op24, op23, 0b001000, op11_8, 0, op4,
1010 !strconcat(OpcodeStr, "8"), v8i8, ShOp>;
1011 def v4i16 : N2VDShIns<op24, op23, 0b010000, op11_8, 0, op4,
1012 !strconcat(OpcodeStr, "16"), v4i16, ShOp>;
1013 def v2i32 : N2VDShIns<op24, op23, 0b100000, op11_8, 0, op4,
1014 !strconcat(OpcodeStr, "32"), v2i32, ShOp>;
1015 def v1i64 : N2VDShIns<op24, op23, 0b000000, op11_8, 1, op4,
1016 !strconcat(OpcodeStr, "64"), v1i64, ShOp>;
1017
1018 // 128-bit vector types.
1019 def v16i8 : N2VQShIns<op24, op23, 0b001000, op11_8, 0, op4,
1020 !strconcat(OpcodeStr, "8"), v16i8, ShOp>;
1021 def v8i16 : N2VQShIns<op24, op23, 0b010000, op11_8, 0, op4,
1022 !strconcat(OpcodeStr, "16"), v8i16, ShOp>;
1023 def v4i32 : N2VQShIns<op24, op23, 0b100000, op11_8, 0, op4,
1024 !strconcat(OpcodeStr, "32"), v4i32, ShOp>;
1025 def v2i64 : N2VQShIns<op24, op23, 0b000000, op11_8, 1, op4,
1026 !strconcat(OpcodeStr, "64"), v2i64, ShOp>;
1027}
1028
1029//===----------------------------------------------------------------------===//
1030// Instruction Definitions.
1031//===----------------------------------------------------------------------===//
1032
1033// Vector Add Operations.
1034
1035// VADD : Vector Add (integer and floating-point)
1036defm VADD : N3V_QHSD<0, 0, 0b1000, 0, "vadd.i", add, 1>;
1037def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, "vadd.f32", v2f32, v2f32, fadd, 1>;
1038def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, "vadd.f32", v4f32, v4f32, fadd, 1>;
1039// VADDL : Vector Add Long (Q = D + D)
1040defm VADDLs : N3VLInt_QHS<0,1,0b0000,0, "vaddl.s", int_arm_neon_vaddls, 1>;
1041defm VADDLu : N3VLInt_QHS<1,1,0b0000,0, "vaddl.u", int_arm_neon_vaddlu, 1>;
1042// VADDW : Vector Add Wide (Q = Q + D)
1043defm VADDWs : N3VWInt_QHS<0,1,0b0001,0, "vaddw.s", int_arm_neon_vaddws, 0>;
1044defm VADDWu : N3VWInt_QHS<1,1,0b0001,0, "vaddw.u", int_arm_neon_vaddwu, 0>;
1045// VHADD : Vector Halving Add
1046defm VHADDs : N3VInt_QHS<0,0,0b0000,0, "vhadd.s", int_arm_neon_vhadds, 1>;
1047defm VHADDu : N3VInt_QHS<1,0,0b0000,0, "vhadd.u", int_arm_neon_vhaddu, 1>;
1048// VRHADD : Vector Rounding Halving Add
1049defm VRHADDs : N3VInt_QHS<0,0,0b0001,0, "vrhadd.s", int_arm_neon_vrhadds, 1>;
1050defm VRHADDu : N3VInt_QHS<1,0,0b0001,0, "vrhadd.u", int_arm_neon_vrhaddu, 1>;
1051// VQADD : Vector Saturating Add
1052defm VQADDs : N3VInt_QHSD<0,0,0b0000,1, "vqadd.s", int_arm_neon_vqadds, 1>;
1053defm VQADDu : N3VInt_QHSD<1,0,0b0000,1, "vqadd.u", int_arm_neon_vqaddu, 1>;
1054// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
1055defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn.i", int_arm_neon_vaddhn, 1>;
1056// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
1057defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn.i", int_arm_neon_vraddhn, 1>;
1058
1059// Vector Multiply Operations.
1060
1061// VMUL : Vector Multiply (integer, polynomial and floating-point)
1062defm VMUL : N3V_QHS<0, 0, 0b1001, 1, "vmul.i", mul, 1>;
1063def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, "vmul.p8", v8i8, v8i8,
1064 int_arm_neon_vmulp, 1>;
1065def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, "vmul.p8", v16i8, v16i8,
1066 int_arm_neon_vmulp, 1>;
1067def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, "vmul.f32", v2f32, v2f32, fmul, 1>;
1068def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, "vmul.f32", v4f32, v4f32, fmul, 1>;
1069// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
1070defm VQDMULH : N3VInt_HS<0,0,0b1011,0, "vqdmulh.s", int_arm_neon_vqdmulh, 1>;
1071// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
1072defm VQRDMULH : N3VInt_HS<1,0,0b1011,0, "vqrdmulh.s", int_arm_neon_vqrdmulh, 1>;
1073// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
1074defm VMULLs : N3VLInt_QHS<0,1,0b1100,0, "vmull.s", int_arm_neon_vmulls, 1>;
1075defm VMULLu : N3VLInt_QHS<1,1,0b1100,0, "vmull.u", int_arm_neon_vmullu, 1>;
1076def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, "vmull.p8", v8i16, v8i8,
1077 int_arm_neon_vmullp, 1>;
1078// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
1079defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, "vqdmull.s", int_arm_neon_vqdmull, 1>;
1080
1081// Vector Multiply-Accumulate and Multiply-Subtract Operations.
1082
1083// VMLA : Vector Multiply Accumulate (integer and floating-point)
1084defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, "vmla.i", add>;
1085def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, "vmla.f32", v2f32, fmul, fadd>;
1086def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, "vmla.f32", v4f32, fmul, fadd>;
1087// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
1088defm VMLALs : N3VLInt3_QHS<0,1,0b1000,0, "vmlal.s", int_arm_neon_vmlals>;
1089defm VMLALu : N3VLInt3_QHS<1,1,0b1000,0, "vmlal.u", int_arm_neon_vmlalu>;
1090// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
1091defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, "vqdmlal.s", int_arm_neon_vqdmlal>;
1092// VMLS : Vector Multiply Subtract (integer and floating-point)
1093defm VMLS : N3VMulOp_QHS<0, 0, 0b1001, 0, "vmls.i", sub>;
1094def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, "vmls.f32", v2f32, fmul, fsub>;
1095def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, "vmls.f32", v4f32, fmul, fsub>;
1096// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
1097defm VMLSLs : N3VLInt3_QHS<0,1,0b1010,0, "vmlsl.s", int_arm_neon_vmlsls>;
1098defm VMLSLu : N3VLInt3_QHS<1,1,0b1010,0, "vmlsl.u", int_arm_neon_vmlslu>;
1099// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
1100defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, "vqdmlsl.s", int_arm_neon_vqdmlsl>;
1101
1102// Vector Subtract Operations.
1103
1104// VSUB : Vector Subtract (integer and floating-point)
1105defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, "vsub.i", sub, 0>;
1106def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, "vsub.f32", v2f32, v2f32, fsub, 0>;
1107def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, "vsub.f32", v4f32, v4f32, fsub, 0>;
1108// VSUBL : Vector Subtract Long (Q = D - D)
1109defm VSUBLs : N3VLInt_QHS<0,1,0b0010,0, "vsubl.s", int_arm_neon_vsubls, 1>;
1110defm VSUBLu : N3VLInt_QHS<1,1,0b0010,0, "vsubl.u", int_arm_neon_vsublu, 1>;
1111// VSUBW : Vector Subtract Wide (Q = Q - D)
1112defm VSUBWs : N3VWInt_QHS<0,1,0b0011,0, "vsubw.s", int_arm_neon_vsubws, 0>;
1113defm VSUBWu : N3VWInt_QHS<1,1,0b0011,0, "vsubw.u", int_arm_neon_vsubwu, 0>;
1114// VHSUB : Vector Halving Subtract
1115defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, "vhsub.s", int_arm_neon_vhsubs, 0>;
1116defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, "vhsub.u", int_arm_neon_vhsubu, 0>;
1117// VQSUB : Vector Saturing Subtract
1118defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, "vqsub.s", int_arm_neon_vqsubs, 0>;
1119defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, "vqsub.u", int_arm_neon_vqsubu, 0>;
1120// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
1121defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn.i", int_arm_neon_vsubhn, 0>;
1122// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
1123defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn.i", int_arm_neon_vrsubhn, 0>;
1124
1125// Vector Comparisons.
1126
1127// VCEQ : Vector Compare Equal
1128defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, "vceq.i", NEONvceq, 1>;
1129def VCEQfd : N3VD<0,0,0b00,0b1110,0, "vceq.f32", v2i32, v2f32, NEONvceq, 1>;
1130def VCEQfq : N3VQ<0,0,0b00,0b1110,0, "vceq.f32", v4i32, v4f32, NEONvceq, 1>;
1131// VCGE : Vector Compare Greater Than or Equal
1132defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, "vcge.s", NEONvcge, 0>;
1133defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, "vcge.u", NEONvcgeu, 0>;
1134def VCGEfd : N3VD<1,0,0b00,0b1110,0, "vcge.f32", v2i32, v2f32, NEONvcge, 0>;
1135def VCGEfq : N3VQ<1,0,0b00,0b1110,0, "vcge.f32", v4i32, v4f32, NEONvcge, 0>;
1136// VCGT : Vector Compare Greater Than
1137defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, "vcgt.s", NEONvcgt, 0>;
1138defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, "vcgt.u", NEONvcgtu, 0>;
1139def VCGTfd : N3VD<1,0,0b10,0b1110,0, "vcgt.f32", v2i32, v2f32, NEONvcgt, 0>;
1140def VCGTfq : N3VQ<1,0,0b10,0b1110,0, "vcgt.f32", v4i32, v4f32, NEONvcgt, 0>;
1141// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
1142def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, "vacge.f32", v2i32, v2f32,
1143 int_arm_neon_vacged, 0>;
1144def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, "vacge.f32", v4i32, v4f32,
1145 int_arm_neon_vacgeq, 0>;
1146// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
1147def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, "vacgt.f32", v2i32, v2f32,
1148 int_arm_neon_vacgtd, 0>;
1149def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, "vacgt.f32", v4i32, v4f32,
1150 int_arm_neon_vacgtq, 0>;
1151// VTST : Vector Test Bits
1152defm VTST : N3V_QHS<0, 0, 0b1000, 1, "vtst.i", NEONvtst, 1>;
1153
1154// Vector Bitwise Operations.
1155
1156// VAND : Vector Bitwise AND
1157def VANDd : N3VD<0, 0, 0b00, 0b0001, 1, "vand", v2i32, v2i32, and, 1>;
1158def VANDq : N3VQ<0, 0, 0b00, 0b0001, 1, "vand", v4i32, v4i32, and, 1>;
1159
1160// VEOR : Vector Bitwise Exclusive OR
1161def VEORd : N3VD<1, 0, 0b00, 0b0001, 1, "veor", v2i32, v2i32, xor, 1>;
1162def VEORq : N3VQ<1, 0, 0b00, 0b0001, 1, "veor", v4i32, v4i32, xor, 1>;
1163
1164// VORR : Vector Bitwise OR
1165def VORRd : N3VD<0, 0, 0b10, 0b0001, 1, "vorr", v2i32, v2i32, or, 1>;
1166def VORRq : N3VQ<0, 0, 0b10, 0b0001, 1, "vorr", v4i32, v4i32, or, 1>;
1167
1168// VBIC : Vector Bitwise Bit Clear (AND NOT)
1169def VBICd : N3V<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001170 (ins DPR:$src1, DPR:$src2), NoItinerary,
1171 "vbic\t$dst, $src1, $src2", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001172 [(set DPR:$dst, (v2i32 (and DPR:$src1,(vnot DPR:$src2))))]>;
1173def VBICq : N3V<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001174 (ins QPR:$src1, QPR:$src2), NoItinerary,
1175 "vbic\t$dst, $src1, $src2", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001176 [(set QPR:$dst, (v4i32 (and QPR:$src1,(vnot QPR:$src2))))]>;
1177
1178// VORN : Vector Bitwise OR NOT
1179def VORNd : N3V<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001180 (ins DPR:$src1, DPR:$src2), NoItinerary,
1181 "vorn\t$dst, $src1, $src2", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001182 [(set DPR:$dst, (v2i32 (or DPR:$src1, (vnot DPR:$src2))))]>;
1183def VORNq : N3V<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001184 (ins QPR:$src1, QPR:$src2), NoItinerary,
1185 "vorn\t$dst, $src1, $src2", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001186 [(set QPR:$dst, (v4i32 (or QPR:$src1, (vnot QPR:$src2))))]>;
1187
1188// VMVN : Vector Bitwise NOT
1189def VMVNd : N2V<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001190 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
1191 "vmvn\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001192 [(set DPR:$dst, (v2i32 (vnot DPR:$src)))]>;
1193def VMVNq : N2V<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001194 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
1195 "vmvn\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001196 [(set QPR:$dst, (v4i32 (vnot QPR:$src)))]>;
1197def : Pat<(v2i32 (vnot_conv DPR:$src)), (VMVNd DPR:$src)>;
1198def : Pat<(v4i32 (vnot_conv QPR:$src)), (VMVNq QPR:$src)>;
1199
1200// VBSL : Vector Bitwise Select
1201def VBSLd : N3V<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001202 (ins DPR:$src1, DPR:$src2, DPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001203 "vbsl\t$dst, $src2, $src3", "$src1 = $dst",
1204 [(set DPR:$dst,
1205 (v2i32 (or (and DPR:$src2, DPR:$src1),
1206 (and DPR:$src3, (vnot DPR:$src1)))))]>;
1207def VBSLq : N3V<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001208 (ins QPR:$src1, QPR:$src2, QPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001209 "vbsl\t$dst, $src2, $src3", "$src1 = $dst",
1210 [(set QPR:$dst,
1211 (v4i32 (or (and QPR:$src2, QPR:$src1),
1212 (and QPR:$src3, (vnot QPR:$src1)))))]>;
1213
1214// VBIF : Vector Bitwise Insert if False
1215// like VBSL but with: "vbif\t$dst, $src3, $src1", "$src2 = $dst",
1216// VBIT : Vector Bitwise Insert if True
1217// like VBSL but with: "vbit\t$dst, $src2, $src1", "$src3 = $dst",
1218// These are not yet implemented. The TwoAddress pass will not go looking
1219// for equivalent operations with different register constraints; it just
1220// inserts copies.
1221
1222// Vector Absolute Differences.
1223
1224// VABD : Vector Absolute Difference
1225defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, "vabd.s", int_arm_neon_vabds, 0>;
1226defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, "vabd.u", int_arm_neon_vabdu, 0>;
1227def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, "vabd.f32", v2f32, v2f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001228 int_arm_neon_vabds, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001229def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, "vabd.f32", v4f32, v4f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001230 int_arm_neon_vabds, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001231
1232// VABDL : Vector Absolute Difference Long (Q = | D - D |)
1233defm VABDLs : N3VLInt_QHS<0,1,0b0111,0, "vabdl.s", int_arm_neon_vabdls, 0>;
1234defm VABDLu : N3VLInt_QHS<1,1,0b0111,0, "vabdl.u", int_arm_neon_vabdlu, 0>;
1235
1236// VABA : Vector Absolute Difference and Accumulate
1237defm VABAs : N3VInt3_QHS<0,1,0b0101,0, "vaba.s", int_arm_neon_vabas>;
1238defm VABAu : N3VInt3_QHS<1,1,0b0101,0, "vaba.u", int_arm_neon_vabau>;
1239
1240// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
1241defm VABALs : N3VLInt3_QHS<0,1,0b0101,0, "vabal.s", int_arm_neon_vabals>;
1242defm VABALu : N3VLInt3_QHS<1,1,0b0101,0, "vabal.u", int_arm_neon_vabalu>;
1243
1244// Vector Maximum and Minimum.
1245
1246// VMAX : Vector Maximum
1247defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, "vmax.s", int_arm_neon_vmaxs, 1>;
1248defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, "vmax.u", int_arm_neon_vmaxu, 1>;
1249def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, "vmax.f32", v2f32, v2f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001250 int_arm_neon_vmaxs, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001251def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, "vmax.f32", v4f32, v4f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001252 int_arm_neon_vmaxs, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001253
1254// VMIN : Vector Minimum
1255defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, "vmin.s", int_arm_neon_vmins, 1>;
1256defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, "vmin.u", int_arm_neon_vminu, 1>;
1257def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, "vmin.f32", v2f32, v2f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001258 int_arm_neon_vmins, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001259def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, "vmin.f32", v4f32, v4f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001260 int_arm_neon_vmins, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001261
1262// Vector Pairwise Operations.
1263
1264// VPADD : Vector Pairwise Add
1265def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, "vpadd.i8", v8i8, v8i8,
Bob Wilson1c2660e2009-08-11 01:15:26 +00001266 int_arm_neon_vpadd, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001267def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, "vpadd.i16", v4i16, v4i16,
Bob Wilson1c2660e2009-08-11 01:15:26 +00001268 int_arm_neon_vpadd, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001269def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, "vpadd.i32", v2i32, v2i32,
Bob Wilson1c2660e2009-08-11 01:15:26 +00001270 int_arm_neon_vpadd, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001271def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, "vpadd.f32", v2f32, v2f32,
Bob Wilson1c2660e2009-08-11 01:15:26 +00001272 int_arm_neon_vpadd, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001273
1274// VPADDL : Vector Pairwise Add Long
1275defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl.s",
1276 int_arm_neon_vpaddls>;
1277defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl.u",
1278 int_arm_neon_vpaddlu>;
1279
1280// VPADAL : Vector Pairwise Add and Accumulate Long
1281defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpadal.s",
1282 int_arm_neon_vpadals>;
1283defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpadal.u",
1284 int_arm_neon_vpadalu>;
1285
1286// VPMAX : Vector Pairwise Maximum
1287def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, "vpmax.s8", v8i8, v8i8,
1288 int_arm_neon_vpmaxs, 0>;
1289def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, "vpmax.s16", v4i16, v4i16,
1290 int_arm_neon_vpmaxs, 0>;
1291def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, "vpmax.s32", v2i32, v2i32,
1292 int_arm_neon_vpmaxs, 0>;
1293def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, "vpmax.u8", v8i8, v8i8,
1294 int_arm_neon_vpmaxu, 0>;
1295def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, "vpmax.u16", v4i16, v4i16,
1296 int_arm_neon_vpmaxu, 0>;
1297def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, "vpmax.u32", v2i32, v2i32,
1298 int_arm_neon_vpmaxu, 0>;
1299def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, "vpmax.f32", v2f32, v2f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001300 int_arm_neon_vpmaxs, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001301
1302// VPMIN : Vector Pairwise Minimum
1303def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, "vpmin.s8", v8i8, v8i8,
1304 int_arm_neon_vpmins, 0>;
1305def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, "vpmin.s16", v4i16, v4i16,
1306 int_arm_neon_vpmins, 0>;
1307def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, "vpmin.s32", v2i32, v2i32,
1308 int_arm_neon_vpmins, 0>;
1309def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, "vpmin.u8", v8i8, v8i8,
1310 int_arm_neon_vpminu, 0>;
1311def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, "vpmin.u16", v4i16, v4i16,
1312 int_arm_neon_vpminu, 0>;
1313def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, "vpmin.u32", v2i32, v2i32,
1314 int_arm_neon_vpminu, 0>;
1315def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, "vpmin.f32", v2f32, v2f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001316 int_arm_neon_vpmins, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001317
1318// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
1319
1320// VRECPE : Vector Reciprocal Estimate
1321def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0, "vrecpe.u32",
1322 v2i32, v2i32, int_arm_neon_vrecpe>;
1323def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0, "vrecpe.u32",
1324 v4i32, v4i32, int_arm_neon_vrecpe>;
1325def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0, "vrecpe.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001326 v2f32, v2f32, int_arm_neon_vrecpe>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001327def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0, "vrecpe.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001328 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001329
1330// VRECPS : Vector Reciprocal Step
1331def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, "vrecps.f32", v2f32, v2f32,
1332 int_arm_neon_vrecps, 1>;
1333def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, "vrecps.f32", v4f32, v4f32,
1334 int_arm_neon_vrecps, 1>;
1335
1336// VRSQRTE : Vector Reciprocal Square Root Estimate
1337def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0, "vrsqrte.u32",
1338 v2i32, v2i32, int_arm_neon_vrsqrte>;
1339def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0, "vrsqrte.u32",
1340 v4i32, v4i32, int_arm_neon_vrsqrte>;
1341def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0, "vrsqrte.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001342 v2f32, v2f32, int_arm_neon_vrsqrte>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001343def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0, "vrsqrte.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001344 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001345
1346// VRSQRTS : Vector Reciprocal Square Root Step
1347def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, "vrsqrts.f32", v2f32, v2f32,
1348 int_arm_neon_vrsqrts, 1>;
1349def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, "vrsqrts.f32", v4f32, v4f32,
1350 int_arm_neon_vrsqrts, 1>;
1351
1352// Vector Shifts.
1353
1354// VSHL : Vector Shift
1355defm VSHLs : N3VInt_QHSD<0, 0, 0b0100, 0, "vshl.s", int_arm_neon_vshifts, 0>;
1356defm VSHLu : N3VInt_QHSD<1, 0, 0b0100, 0, "vshl.u", int_arm_neon_vshiftu, 0>;
1357// VSHL : Vector Shift Left (Immediate)
1358defm VSHLi : N2VSh_QHSD<0, 1, 0b0111, 1, "vshl.i", NEONvshl>;
1359// VSHR : Vector Shift Right (Immediate)
1360defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, "vshr.s", NEONvshrs>;
1361defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, "vshr.u", NEONvshru>;
1362
1363// VSHLL : Vector Shift Left Long
1364def VSHLLs8 : N2VLSh<0, 1, 0b001000, 0b1010, 0, 0, 1, "vshll.s8",
1365 v8i16, v8i8, NEONvshlls>;
1366def VSHLLs16 : N2VLSh<0, 1, 0b010000, 0b1010, 0, 0, 1, "vshll.s16",
1367 v4i32, v4i16, NEONvshlls>;
1368def VSHLLs32 : N2VLSh<0, 1, 0b100000, 0b1010, 0, 0, 1, "vshll.s32",
1369 v2i64, v2i32, NEONvshlls>;
1370def VSHLLu8 : N2VLSh<1, 1, 0b001000, 0b1010, 0, 0, 1, "vshll.u8",
1371 v8i16, v8i8, NEONvshllu>;
1372def VSHLLu16 : N2VLSh<1, 1, 0b010000, 0b1010, 0, 0, 1, "vshll.u16",
1373 v4i32, v4i16, NEONvshllu>;
1374def VSHLLu32 : N2VLSh<1, 1, 0b100000, 0b1010, 0, 0, 1, "vshll.u32",
1375 v2i64, v2i32, NEONvshllu>;
1376
1377// VSHLL : Vector Shift Left Long (with maximum shift count)
1378def VSHLLi8 : N2VLSh<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll.i8",
1379 v8i16, v8i8, NEONvshlli>;
1380def VSHLLi16 : N2VLSh<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll.i16",
1381 v4i32, v4i16, NEONvshlli>;
1382def VSHLLi32 : N2VLSh<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll.i32",
1383 v2i64, v2i32, NEONvshlli>;
1384
1385// VSHRN : Vector Shift Right and Narrow
1386def VSHRN16 : N2VNSh<0, 1, 0b001000, 0b1000, 0, 0, 1, "vshrn.i16",
1387 v8i8, v8i16, NEONvshrn>;
1388def VSHRN32 : N2VNSh<0, 1, 0b010000, 0b1000, 0, 0, 1, "vshrn.i32",
1389 v4i16, v4i32, NEONvshrn>;
1390def VSHRN64 : N2VNSh<0, 1, 0b100000, 0b1000, 0, 0, 1, "vshrn.i64",
1391 v2i32, v2i64, NEONvshrn>;
1392
1393// VRSHL : Vector Rounding Shift
1394defm VRSHLs : N3VInt_QHSD<0,0,0b0101,0, "vrshl.s", int_arm_neon_vrshifts, 0>;
1395defm VRSHLu : N3VInt_QHSD<1,0,0b0101,0, "vrshl.u", int_arm_neon_vrshiftu, 0>;
1396// VRSHR : Vector Rounding Shift Right
1397defm VRSHRs : N2VSh_QHSD<0, 1, 0b0010, 1, "vrshr.s", NEONvrshrs>;
1398defm VRSHRu : N2VSh_QHSD<1, 1, 0b0010, 1, "vrshr.u", NEONvrshru>;
1399
1400// VRSHRN : Vector Rounding Shift Right and Narrow
1401def VRSHRN16 : N2VNSh<0, 1, 0b001000, 0b1000, 0, 1, 1, "vrshrn.i16",
1402 v8i8, v8i16, NEONvrshrn>;
1403def VRSHRN32 : N2VNSh<0, 1, 0b010000, 0b1000, 0, 1, 1, "vrshrn.i32",
1404 v4i16, v4i32, NEONvrshrn>;
1405def VRSHRN64 : N2VNSh<0, 1, 0b100000, 0b1000, 0, 1, 1, "vrshrn.i64",
1406 v2i32, v2i64, NEONvrshrn>;
1407
1408// VQSHL : Vector Saturating Shift
1409defm VQSHLs : N3VInt_QHSD<0,0,0b0100,1, "vqshl.s", int_arm_neon_vqshifts, 0>;
1410defm VQSHLu : N3VInt_QHSD<1,0,0b0100,1, "vqshl.u", int_arm_neon_vqshiftu, 0>;
1411// VQSHL : Vector Saturating Shift Left (Immediate)
1412defm VQSHLsi : N2VSh_QHSD<0, 1, 0b0111, 1, "vqshl.s", NEONvqshls>;
1413defm VQSHLui : N2VSh_QHSD<1, 1, 0b0111, 1, "vqshl.u", NEONvqshlu>;
1414// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
1415defm VQSHLsu : N2VSh_QHSD<1, 1, 0b0110, 1, "vqshlu.s", NEONvqshlsu>;
1416
1417// VQSHRN : Vector Saturating Shift Right and Narrow
1418def VQSHRNs16 : N2VNSh<0, 1, 0b001000, 0b1001, 0, 0, 1, "vqshrn.s16",
1419 v8i8, v8i16, NEONvqshrns>;
1420def VQSHRNs32 : N2VNSh<0, 1, 0b010000, 0b1001, 0, 0, 1, "vqshrn.s32",
1421 v4i16, v4i32, NEONvqshrns>;
1422def VQSHRNs64 : N2VNSh<0, 1, 0b100000, 0b1001, 0, 0, 1, "vqshrn.s64",
1423 v2i32, v2i64, NEONvqshrns>;
1424def VQSHRNu16 : N2VNSh<1, 1, 0b001000, 0b1001, 0, 0, 1, "vqshrn.u16",
1425 v8i8, v8i16, NEONvqshrnu>;
1426def VQSHRNu32 : N2VNSh<1, 1, 0b010000, 0b1001, 0, 0, 1, "vqshrn.u32",
1427 v4i16, v4i32, NEONvqshrnu>;
1428def VQSHRNu64 : N2VNSh<1, 1, 0b100000, 0b1001, 0, 0, 1, "vqshrn.u64",
1429 v2i32, v2i64, NEONvqshrnu>;
1430
1431// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
1432def VQSHRUN16 : N2VNSh<1, 1, 0b001000, 0b1000, 0, 0, 1, "vqshrun.s16",
1433 v8i8, v8i16, NEONvqshrnsu>;
1434def VQSHRUN32 : N2VNSh<1, 1, 0b010000, 0b1000, 0, 0, 1, "vqshrun.s32",
1435 v4i16, v4i32, NEONvqshrnsu>;
1436def VQSHRUN64 : N2VNSh<1, 1, 0b100000, 0b1000, 0, 0, 1, "vqshrun.s64",
1437 v2i32, v2i64, NEONvqshrnsu>;
1438
1439// VQRSHL : Vector Saturating Rounding Shift
1440defm VQRSHLs : N3VInt_QHSD<0, 0, 0b0101, 1, "vqrshl.s",
1441 int_arm_neon_vqrshifts, 0>;
1442defm VQRSHLu : N3VInt_QHSD<1, 0, 0b0101, 1, "vqrshl.u",
1443 int_arm_neon_vqrshiftu, 0>;
1444
1445// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
1446def VQRSHRNs16: N2VNSh<0, 1, 0b001000, 0b1001, 0, 1, 1, "vqrshrn.s16",
1447 v8i8, v8i16, NEONvqrshrns>;
1448def VQRSHRNs32: N2VNSh<0, 1, 0b010000, 0b1001, 0, 1, 1, "vqrshrn.s32",
1449 v4i16, v4i32, NEONvqrshrns>;
1450def VQRSHRNs64: N2VNSh<0, 1, 0b100000, 0b1001, 0, 1, 1, "vqrshrn.s64",
1451 v2i32, v2i64, NEONvqrshrns>;
1452def VQRSHRNu16: N2VNSh<1, 1, 0b001000, 0b1001, 0, 1, 1, "vqrshrn.u16",
1453 v8i8, v8i16, NEONvqrshrnu>;
1454def VQRSHRNu32: N2VNSh<1, 1, 0b010000, 0b1001, 0, 1, 1, "vqrshrn.u32",
1455 v4i16, v4i32, NEONvqrshrnu>;
1456def VQRSHRNu64: N2VNSh<1, 1, 0b100000, 0b1001, 0, 1, 1, "vqrshrn.u64",
1457 v2i32, v2i64, NEONvqrshrnu>;
1458
1459// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
1460def VQRSHRUN16: N2VNSh<1, 1, 0b001000, 0b1000, 0, 1, 1, "vqrshrun.s16",
1461 v8i8, v8i16, NEONvqrshrnsu>;
1462def VQRSHRUN32: N2VNSh<1, 1, 0b010000, 0b1000, 0, 1, 1, "vqrshrun.s32",
1463 v4i16, v4i32, NEONvqrshrnsu>;
1464def VQRSHRUN64: N2VNSh<1, 1, 0b100000, 0b1000, 0, 1, 1, "vqrshrun.s64",
1465 v2i32, v2i64, NEONvqrshrnsu>;
1466
1467// VSRA : Vector Shift Right and Accumulate
1468defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra.s", NEONvshrs>;
1469defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra.u", NEONvshru>;
1470// VRSRA : Vector Rounding Shift Right and Accumulate
1471defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra.s", NEONvrshrs>;
1472defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra.u", NEONvrshru>;
1473
1474// VSLI : Vector Shift Left and Insert
1475defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli.", NEONvsli>;
1476// VSRI : Vector Shift Right and Insert
1477defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri.", NEONvsri>;
1478
1479// Vector Absolute and Saturating Absolute.
1480
1481// VABS : Vector Absolute Value
1482defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0, "vabs.s",
1483 int_arm_neon_vabs>;
1484def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0, "vabs.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001485 v2f32, v2f32, int_arm_neon_vabs>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001486def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0, "vabs.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001487 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001488
1489// VQABS : Vector Saturating Absolute Value
1490defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0, "vqabs.s",
1491 int_arm_neon_vqabs>;
1492
1493// Vector Negate.
1494
1495def vneg : PatFrag<(ops node:$in), (sub immAllZerosV, node:$in)>;
1496def vneg_conv : PatFrag<(ops node:$in), (sub immAllZerosV_bc, node:$in)>;
1497
1498class VNEGD<bits<2> size, string OpcodeStr, ValueType Ty>
1499 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001500 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001501 !strconcat(OpcodeStr, "\t$dst, $src"), "",
1502 [(set DPR:$dst, (Ty (vneg DPR:$src)))]>;
1503class VNEGQ<bits<2> size, string OpcodeStr, ValueType Ty>
1504 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001505 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001506 !strconcat(OpcodeStr, "\t$dst, $src"), "",
1507 [(set QPR:$dst, (Ty (vneg QPR:$src)))]>;
1508
1509// VNEG : Vector Negate
1510def VNEGs8d : VNEGD<0b00, "vneg.s8", v8i8>;
1511def VNEGs16d : VNEGD<0b01, "vneg.s16", v4i16>;
1512def VNEGs32d : VNEGD<0b10, "vneg.s32", v2i32>;
1513def VNEGs8q : VNEGQ<0b00, "vneg.s8", v16i8>;
1514def VNEGs16q : VNEGQ<0b01, "vneg.s16", v8i16>;
1515def VNEGs32q : VNEGQ<0b10, "vneg.s32", v4i32>;
1516
1517// VNEG : Vector Negate (floating-point)
1518def VNEGf32d : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001519 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
1520 "vneg.f32\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001521 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
1522def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001523 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
1524 "vneg.f32\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001525 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
1526
1527def : Pat<(v8i8 (vneg_conv DPR:$src)), (VNEGs8d DPR:$src)>;
1528def : Pat<(v4i16 (vneg_conv DPR:$src)), (VNEGs16d DPR:$src)>;
1529def : Pat<(v2i32 (vneg_conv DPR:$src)), (VNEGs32d DPR:$src)>;
1530def : Pat<(v16i8 (vneg_conv QPR:$src)), (VNEGs8q QPR:$src)>;
1531def : Pat<(v8i16 (vneg_conv QPR:$src)), (VNEGs16q QPR:$src)>;
1532def : Pat<(v4i32 (vneg_conv QPR:$src)), (VNEGs32q QPR:$src)>;
1533
1534// VQNEG : Vector Saturating Negate
1535defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0, "vqneg.s",
1536 int_arm_neon_vqneg>;
1537
1538// Vector Bit Counting Operations.
1539
1540// VCLS : Vector Count Leading Sign Bits
1541defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0, "vcls.s",
1542 int_arm_neon_vcls>;
1543// VCLZ : Vector Count Leading Zeros
1544defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0, "vclz.i",
1545 int_arm_neon_vclz>;
1546// VCNT : Vector Count One Bits
1547def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0, "vcnt.8",
1548 v8i8, v8i8, int_arm_neon_vcnt>;
1549def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0, "vcnt.8",
1550 v16i8, v16i8, int_arm_neon_vcnt>;
1551
1552// Vector Move Operations.
1553
1554// VMOV : Vector Move (Register)
1555
1556def VMOVD : N3V<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001557 NoItinerary, "vmov\t$dst, $src", "", []>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001558def VMOVQ : N3V<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001559 NoItinerary, "vmov\t$dst, $src", "", []>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001560
1561// VMOV : Vector Move (Immediate)
1562
1563// VMOV_get_imm8 xform function: convert build_vector to VMOV.i8 imm.
1564def VMOV_get_imm8 : SDNodeXForm<build_vector, [{
1565 return ARM::getVMOVImm(N, 1, *CurDAG);
1566}]>;
1567def vmovImm8 : PatLeaf<(build_vector), [{
1568 return ARM::getVMOVImm(N, 1, *CurDAG).getNode() != 0;
1569}], VMOV_get_imm8>;
1570
1571// VMOV_get_imm16 xform function: convert build_vector to VMOV.i16 imm.
1572def VMOV_get_imm16 : SDNodeXForm<build_vector, [{
1573 return ARM::getVMOVImm(N, 2, *CurDAG);
1574}]>;
1575def vmovImm16 : PatLeaf<(build_vector), [{
1576 return ARM::getVMOVImm(N, 2, *CurDAG).getNode() != 0;
1577}], VMOV_get_imm16>;
1578
1579// VMOV_get_imm32 xform function: convert build_vector to VMOV.i32 imm.
1580def VMOV_get_imm32 : SDNodeXForm<build_vector, [{
1581 return ARM::getVMOVImm(N, 4, *CurDAG);
1582}]>;
1583def vmovImm32 : PatLeaf<(build_vector), [{
1584 return ARM::getVMOVImm(N, 4, *CurDAG).getNode() != 0;
1585}], VMOV_get_imm32>;
1586
1587// VMOV_get_imm64 xform function: convert build_vector to VMOV.i64 imm.
1588def VMOV_get_imm64 : SDNodeXForm<build_vector, [{
1589 return ARM::getVMOVImm(N, 8, *CurDAG);
1590}]>;
1591def vmovImm64 : PatLeaf<(build_vector), [{
1592 return ARM::getVMOVImm(N, 8, *CurDAG).getNode() != 0;
1593}], VMOV_get_imm64>;
1594
1595// Note: Some of the cmode bits in the following VMOV instructions need to
1596// be encoded based on the immed values.
1597
1598def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001599 (ins i8imm:$SIMM), NoItinerary,
1600 "vmov.i8\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001601 [(set DPR:$dst, (v8i8 vmovImm8:$SIMM))]>;
1602def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001603 (ins i8imm:$SIMM), NoItinerary,
1604 "vmov.i8\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001605 [(set QPR:$dst, (v16i8 vmovImm8:$SIMM))]>;
1606
1607def VMOVv4i16 : N1ModImm<1, 0b000, 0b1000, 0, 0, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001608 (ins i16imm:$SIMM), NoItinerary,
1609 "vmov.i16\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001610 [(set DPR:$dst, (v4i16 vmovImm16:$SIMM))]>;
1611def VMOVv8i16 : N1ModImm<1, 0b000, 0b1000, 0, 1, 0, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001612 (ins i16imm:$SIMM), NoItinerary,
1613 "vmov.i16\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001614 [(set QPR:$dst, (v8i16 vmovImm16:$SIMM))]>;
1615
1616def VMOVv2i32 : N1ModImm<1, 0b000, 0b0000, 0, 0, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001617 (ins i32imm:$SIMM), NoItinerary,
1618 "vmov.i32\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001619 [(set DPR:$dst, (v2i32 vmovImm32:$SIMM))]>;
1620def VMOVv4i32 : N1ModImm<1, 0b000, 0b0000, 0, 1, 0, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001621 (ins i32imm:$SIMM), NoItinerary,
1622 "vmov.i32\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001623 [(set QPR:$dst, (v4i32 vmovImm32:$SIMM))]>;
1624
1625def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001626 (ins i64imm:$SIMM), NoItinerary,
1627 "vmov.i64\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001628 [(set DPR:$dst, (v1i64 vmovImm64:$SIMM))]>;
1629def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001630 (ins i64imm:$SIMM), NoItinerary,
1631 "vmov.i64\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001632 [(set QPR:$dst, (v2i64 vmovImm64:$SIMM))]>;
1633
1634// VMOV : Vector Get Lane (move scalar to ARM core register)
1635
1636def VGETLNs8 : NVGetLane<0b11100101, 0b1011, 0b00,
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001637 (outs GPR:$dst), (ins DPR:$src, lane_cst:$lane),
1638 NoItinerary, "vmov", ".s8\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001639 [(set GPR:$dst, (NEONvgetlanes (v8i8 DPR:$src),
1640 imm:$lane))]>;
1641def VGETLNs16 : NVGetLane<0b11100001, 0b1011, 0b01,
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001642 (outs GPR:$dst), (ins DPR:$src, lane_cst:$lane),
1643 NoItinerary, "vmov", ".s16\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001644 [(set GPR:$dst, (NEONvgetlanes (v4i16 DPR:$src),
1645 imm:$lane))]>;
1646def VGETLNu8 : NVGetLane<0b11101101, 0b1011, 0b00,
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001647 (outs GPR:$dst), (ins DPR:$src, lane_cst:$lane),
1648 NoItinerary, "vmov", ".u8\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001649 [(set GPR:$dst, (NEONvgetlaneu (v8i8 DPR:$src),
1650 imm:$lane))]>;
1651def VGETLNu16 : NVGetLane<0b11101001, 0b1011, 0b01,
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001652 (outs GPR:$dst), (ins DPR:$src, lane_cst:$lane),
1653 NoItinerary, "vmov", ".u16\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001654 [(set GPR:$dst, (NEONvgetlaneu (v4i16 DPR:$src),
1655 imm:$lane))]>;
1656def VGETLNi32 : NVGetLane<0b11100001, 0b1011, 0b00,
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001657 (outs GPR:$dst), (ins DPR:$src, lane_cst:$lane),
1658 NoItinerary, "vmov", ".32\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001659 [(set GPR:$dst, (extractelt (v2i32 DPR:$src),
1660 imm:$lane))]>;
1661// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
1662def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
1663 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001664 (DSubReg_i8_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001665 (SubReg_i8_lane imm:$lane))>;
1666def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
1667 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001668 (DSubReg_i16_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001669 (SubReg_i16_lane imm:$lane))>;
1670def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
1671 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001672 (DSubReg_i8_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001673 (SubReg_i8_lane imm:$lane))>;
1674def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
1675 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001676 (DSubReg_i16_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001677 (SubReg_i16_lane imm:$lane))>;
1678def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
1679 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001680 (DSubReg_i32_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001681 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001682def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
1683 (EXTRACT_SUBREG QPR:$src1, (SSubReg_f32_reg imm:$src2))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001684//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001685// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001686def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001687 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001688
1689
1690// VMOV : Vector Set Lane (move ARM core register to scalar)
1691
1692let Constraints = "$src1 = $dst" in {
1693def VSETLNi8 : NVSetLane<0b11100100, 0b1011, 0b00, (outs DPR:$dst),
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001694 (ins DPR:$src1, GPR:$src2, lane_cst:$lane),
1695 NoItinerary, "vmov", ".8\t$dst[$lane], $src2",
Bob Wilsone60fee02009-06-22 23:27:02 +00001696 [(set DPR:$dst, (vector_insert (v8i8 DPR:$src1),
1697 GPR:$src2, imm:$lane))]>;
1698def VSETLNi16 : NVSetLane<0b11100000, 0b1011, 0b01, (outs DPR:$dst),
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001699 (ins DPR:$src1, GPR:$src2, lane_cst:$lane),
1700 NoItinerary, "vmov", ".16\t$dst[$lane], $src2",
Bob Wilsone60fee02009-06-22 23:27:02 +00001701 [(set DPR:$dst, (vector_insert (v4i16 DPR:$src1),
1702 GPR:$src2, imm:$lane))]>;
1703def VSETLNi32 : NVSetLane<0b11100000, 0b1011, 0b00, (outs DPR:$dst),
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001704 (ins DPR:$src1, GPR:$src2, lane_cst:$lane),
1705 NoItinerary, "vmov", ".32\t$dst[$lane], $src2",
Bob Wilsone60fee02009-06-22 23:27:02 +00001706 [(set DPR:$dst, (insertelt (v2i32 DPR:$src1),
1707 GPR:$src2, imm:$lane))]>;
1708}
1709def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
1710 (v16i8 (INSERT_SUBREG QPR:$src1,
1711 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001712 (DSubReg_i8_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001713 GPR:$src2, (SubReg_i8_lane imm:$lane)),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001714 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001715def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
1716 (v8i16 (INSERT_SUBREG QPR:$src1,
1717 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001718 (DSubReg_i16_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001719 GPR:$src2, (SubReg_i16_lane imm:$lane)),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001720 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001721def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
1722 (v4i32 (INSERT_SUBREG QPR:$src1,
1723 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001724 (DSubReg_i32_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001725 GPR:$src2, (SubReg_i32_lane imm:$lane)),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001726 (DSubReg_i32_reg imm:$lane)))>;
1727
1728def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
1729 (INSERT_SUBREG QPR:$src1, SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001730
1731//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001732// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001733def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001734 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001735
1736// VDUP : Vector Duplicate (from ARM core register to all elements)
1737
1738def splat_lo : PatFrag<(ops node:$lhs, node:$rhs),
1739 (vector_shuffle node:$lhs, node:$rhs), [{
1740 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1741 return SVOp->isSplat() && SVOp->getSplatIndex() == 0;
1742}]>;
1743
1744class VDUPD<bits<8> opcod1, bits<2> opcod3, string asmSize, ValueType Ty>
1745 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001746 NoItinerary, "vdup", !strconcat(asmSize, "\t$dst, $src"),
Bob Wilsone60fee02009-06-22 23:27:02 +00001747 [(set DPR:$dst, (Ty (splat_lo (scalar_to_vector GPR:$src), undef)))]>;
1748class VDUPQ<bits<8> opcod1, bits<2> opcod3, string asmSize, ValueType Ty>
1749 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001750 NoItinerary, "vdup", !strconcat(asmSize, "\t$dst, $src"),
Bob Wilsone60fee02009-06-22 23:27:02 +00001751 [(set QPR:$dst, (Ty (splat_lo (scalar_to_vector GPR:$src), undef)))]>;
1752
1753def VDUP8d : VDUPD<0b11101100, 0b00, ".8", v8i8>;
1754def VDUP16d : VDUPD<0b11101000, 0b01, ".16", v4i16>;
1755def VDUP32d : VDUPD<0b11101000, 0b00, ".32", v2i32>;
1756def VDUP8q : VDUPQ<0b11101110, 0b00, ".8", v16i8>;
1757def VDUP16q : VDUPQ<0b11101010, 0b01, ".16", v8i16>;
1758def VDUP32q : VDUPQ<0b11101010, 0b00, ".32", v4i32>;
1759
1760def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001761 NoItinerary, "vdup", ".32\t$dst, $src",
Bob Wilsone60fee02009-06-22 23:27:02 +00001762 [(set DPR:$dst, (v2f32 (splat_lo
1763 (scalar_to_vector
1764 (f32 (bitconvert GPR:$src))),
1765 undef)))]>;
1766def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001767 NoItinerary, "vdup", ".32\t$dst, $src",
Bob Wilsone60fee02009-06-22 23:27:02 +00001768 [(set QPR:$dst, (v4f32 (splat_lo
1769 (scalar_to_vector
1770 (f32 (bitconvert GPR:$src))),
1771 undef)))]>;
1772
1773// VDUP : Vector Duplicate Lane (from scalar to all elements)
1774
1775def SHUFFLE_get_splat_lane : SDNodeXForm<vector_shuffle, [{
1776 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001777 return CurDAG->getTargetConstant(SVOp->getSplatIndex(), MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +00001778}]>;
1779
1780def splat_lane : PatFrag<(ops node:$lhs, node:$rhs),
1781 (vector_shuffle node:$lhs, node:$rhs), [{
1782 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1783 return SVOp->isSplat();
1784}], SHUFFLE_get_splat_lane>;
1785
1786class VDUPLND<bits<2> op19_18, bits<2> op17_16, string OpcodeStr, ValueType Ty>
1787 : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 0, 0,
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001788 (outs DPR:$dst), (ins DPR:$src, lane_cst:$lane), NoItinerary,
1789 !strconcat(OpcodeStr, "\t$dst, $src[$lane]"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001790 [(set DPR:$dst, (Ty (splat_lane:$lane DPR:$src, undef)))]>;
1791
1792// vector_shuffle requires that the source and destination types match, so
1793// VDUP to a 128-bit result uses a target-specific VDUPLANEQ node.
1794class VDUPLNQ<bits<2> op19_18, bits<2> op17_16, string OpcodeStr,
1795 ValueType ResTy, ValueType OpTy>
1796 : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 1, 0,
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001797 (outs QPR:$dst), (ins DPR:$src, lane_cst:$lane), NoItinerary,
1798 !strconcat(OpcodeStr, "\t$dst, $src[$lane]"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001799 [(set QPR:$dst, (ResTy (NEONvduplaneq (OpTy DPR:$src), imm:$lane)))]>;
1800
1801def VDUPLN8d : VDUPLND<0b00, 0b01, "vdup.8", v8i8>;
1802def VDUPLN16d : VDUPLND<0b00, 0b10, "vdup.16", v4i16>;
1803def VDUPLN32d : VDUPLND<0b01, 0b00, "vdup.32", v2i32>;
1804def VDUPLNfd : VDUPLND<0b01, 0b00, "vdup.32", v2f32>;
1805def VDUPLN8q : VDUPLNQ<0b00, 0b01, "vdup.8", v16i8, v8i8>;
1806def VDUPLN16q : VDUPLNQ<0b00, 0b10, "vdup.16", v8i16, v4i16>;
1807def VDUPLN32q : VDUPLNQ<0b01, 0b00, "vdup.32", v4i32, v2i32>;
1808def VDUPLNfq : VDUPLNQ<0b01, 0b00, "vdup.32", v4f32, v2f32>;
1809
Anton Korobeynikov9c913fb2009-08-07 22:36:50 +00001810def VDUPfdf : N2V<0b11, 0b11, 0b01, 0b00, 0b11000, 0, 0,
1811 (outs DPR:$dst), (ins SPR:$src),
Anton Korobeynikov8e4585f2009-08-07 22:51:13 +00001812 NoItinerary, "vdup.32\t$dst, ${src:lane}", "",
Anton Korobeynikov9c913fb2009-08-07 22:36:50 +00001813 [(set DPR:$dst, (v2f32 (splat_lo
1814 (scalar_to_vector SPR:$src),
1815 undef)))]>;
1816
1817def VDUPfqf : N2V<0b11, 0b11, 0b01, 0b00, 0b11000, 1, 0,
1818 (outs QPR:$dst), (ins SPR:$src),
Anton Korobeynikov8e4585f2009-08-07 22:51:13 +00001819 NoItinerary, "vdup.32\t$dst, ${src:lane}", "",
Anton Korobeynikov9c913fb2009-08-07 22:36:50 +00001820 [(set QPR:$dst, (v4f32 (splat_lo
1821 (scalar_to_vector SPR:$src),
1822 undef)))]>;
1823
Bob Wilsone60fee02009-06-22 23:27:02 +00001824// VMOVN : Vector Narrowing Move
1825defm VMOVN : N2VNInt_HSD<0b11,0b11,0b10,0b00100,0,0, "vmovn.i",
1826 int_arm_neon_vmovn>;
1827// VQMOVN : Vector Saturating Narrowing Move
1828defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, "vqmovn.s",
1829 int_arm_neon_vqmovns>;
1830defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, "vqmovn.u",
1831 int_arm_neon_vqmovnu>;
1832defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, "vqmovun.s",
1833 int_arm_neon_vqmovnsu>;
1834// VMOVL : Vector Lengthening Move
1835defm VMOVLs : N2VLInt_QHS<0,1,0b1010,0,0,1, "vmovl.s", int_arm_neon_vmovls>;
1836defm VMOVLu : N2VLInt_QHS<1,1,0b1010,0,0,1, "vmovl.u", int_arm_neon_vmovlu>;
1837
1838// Vector Conversions.
1839
1840// VCVT : Vector Convert Between Floating-Point and Integers
1841def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt.s32.f32",
1842 v2i32, v2f32, fp_to_sint>;
1843def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt.u32.f32",
1844 v2i32, v2f32, fp_to_uint>;
1845def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt.f32.s32",
1846 v2f32, v2i32, sint_to_fp>;
1847def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt.f32.u32",
1848 v2f32, v2i32, uint_to_fp>;
1849
1850def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt.s32.f32",
1851 v4i32, v4f32, fp_to_sint>;
1852def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt.u32.f32",
1853 v4i32, v4f32, fp_to_uint>;
1854def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt.f32.s32",
1855 v4f32, v4i32, sint_to_fp>;
1856def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt.f32.u32",
1857 v4f32, v4i32, uint_to_fp>;
1858
1859// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
1860// Note: Some of the opcode bits in the following VCVT instructions need to
1861// be encoded based on the immed values.
1862def VCVTf2xsd : N2VCvtD<0, 1, 0b000000, 0b1111, 0, 1, "vcvt.s32.f32",
1863 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
1864def VCVTf2xud : N2VCvtD<1, 1, 0b000000, 0b1111, 0, 1, "vcvt.u32.f32",
1865 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
1866def VCVTxs2fd : N2VCvtD<0, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.s32",
1867 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
1868def VCVTxu2fd : N2VCvtD<1, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.u32",
1869 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
1870
1871def VCVTf2xsq : N2VCvtQ<0, 1, 0b000000, 0b1111, 0, 1, "vcvt.s32.f32",
1872 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
1873def VCVTf2xuq : N2VCvtQ<1, 1, 0b000000, 0b1111, 0, 1, "vcvt.u32.f32",
1874 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
1875def VCVTxs2fq : N2VCvtQ<0, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.s32",
1876 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
1877def VCVTxu2fq : N2VCvtQ<1, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.u32",
1878 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
1879
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001880// VREV : Vector Reverse
1881
1882def vrev64_shuffle : PatFrag<(ops node:$in),
1883 (vector_shuffle node:$in, undef), [{
1884 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1885 return ARM::isVREVMask(SVOp, 64);
1886}]>;
1887
1888def vrev32_shuffle : PatFrag<(ops node:$in),
1889 (vector_shuffle node:$in, undef), [{
1890 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1891 return ARM::isVREVMask(SVOp, 32);
1892}]>;
1893
1894def vrev16_shuffle : PatFrag<(ops node:$in),
1895 (vector_shuffle node:$in, undef), [{
1896 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1897 return ARM::isVREVMask(SVOp, 16);
1898}]>;
1899
1900// VREV64 : Vector Reverse elements within 64-bit doublewords
1901
1902class VREV64D<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1903 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001904 (ins DPR:$src), NoItinerary,
1905 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001906 [(set DPR:$dst, (Ty (vrev64_shuffle (Ty DPR:$src))))]>;
1907class VREV64Q<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1908 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001909 (ins QPR:$src), NoItinerary,
1910 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001911 [(set QPR:$dst, (Ty (vrev64_shuffle (Ty QPR:$src))))]>;
1912
1913def VREV64d8 : VREV64D<0b00, "vrev64.8", v8i8>;
1914def VREV64d16 : VREV64D<0b01, "vrev64.16", v4i16>;
1915def VREV64d32 : VREV64D<0b10, "vrev64.32", v2i32>;
1916def VREV64df : VREV64D<0b10, "vrev64.32", v2f32>;
1917
1918def VREV64q8 : VREV64Q<0b00, "vrev64.8", v16i8>;
1919def VREV64q16 : VREV64Q<0b01, "vrev64.16", v8i16>;
1920def VREV64q32 : VREV64Q<0b10, "vrev64.32", v4i32>;
1921def VREV64qf : VREV64Q<0b10, "vrev64.32", v4f32>;
1922
1923// VREV32 : Vector Reverse elements within 32-bit words
1924
1925class VREV32D<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1926 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001927 (ins DPR:$src), NoItinerary,
1928 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001929 [(set DPR:$dst, (Ty (vrev32_shuffle (Ty DPR:$src))))]>;
1930class VREV32Q<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1931 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001932 (ins QPR:$src), NoItinerary,
1933 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001934 [(set QPR:$dst, (Ty (vrev32_shuffle (Ty QPR:$src))))]>;
1935
1936def VREV32d8 : VREV32D<0b00, "vrev32.8", v8i8>;
1937def VREV32d16 : VREV32D<0b01, "vrev32.16", v4i16>;
1938
1939def VREV32q8 : VREV32Q<0b00, "vrev32.8", v16i8>;
1940def VREV32q16 : VREV32Q<0b01, "vrev32.16", v8i16>;
1941
1942// VREV16 : Vector Reverse elements within 16-bit halfwords
1943
1944class VREV16D<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1945 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001946 (ins DPR:$src), NoItinerary,
1947 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001948 [(set DPR:$dst, (Ty (vrev16_shuffle (Ty DPR:$src))))]>;
1949class VREV16Q<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1950 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001951 (ins QPR:$src), NoItinerary,
1952 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001953 [(set QPR:$dst, (Ty (vrev16_shuffle (Ty QPR:$src))))]>;
1954
1955def VREV16d8 : VREV16D<0b00, "vrev16.8", v8i8>;
1956def VREV16q8 : VREV16Q<0b00, "vrev16.8", v16i8>;
1957
Bob Wilson3b169332009-08-08 05:53:00 +00001958// VTRN : Vector Transpose
1959
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +00001960def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn.8">;
1961def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn.16">;
1962def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn.32">;
Bob Wilson3b169332009-08-08 05:53:00 +00001963
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +00001964def VTRNq8 : N2VQShuffle<0b00, 0b00001, "vtrn.8">;
1965def VTRNq16 : N2VQShuffle<0b01, 0b00001, "vtrn.16">;
1966def VTRNq32 : N2VQShuffle<0b10, 0b00001, "vtrn.32">;
Bob Wilson3b169332009-08-08 05:53:00 +00001967
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +00001968// VUZP : Vector Unzip (Deinterleave)
1969
1970def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp.8">;
1971def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp.16">;
1972def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp.32">;
1973
1974def VUZPq8 : N2VQShuffle<0b00, 0b00010, "vuzp.8">;
1975def VUZPq16 : N2VQShuffle<0b01, 0b00010, "vuzp.16">;
1976def VUZPq32 : N2VQShuffle<0b10, 0b00010, "vuzp.32">;
1977
1978// VZIP : Vector Zip (Interleave)
1979
1980def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip.8">;
1981def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip.16">;
1982def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip.32">;
1983
1984def VZIPq8 : N2VQShuffle<0b00, 0b00011, "vzip.8">;
1985def VZIPq16 : N2VQShuffle<0b01, 0b00011, "vzip.16">;
1986def VZIPq32 : N2VQShuffle<0b10, 0b00011, "vzip.32">;
Bob Wilson3b169332009-08-08 05:53:00 +00001987
Bob Wilsone60fee02009-06-22 23:27:02 +00001988//===----------------------------------------------------------------------===//
Evan Cheng46961d82009-08-07 19:30:41 +00001989// NEON instructions for single-precision FP math
1990//===----------------------------------------------------------------------===//
1991
1992// These need separate instructions because they must use DPR_VFP2 register
1993// class which have SPR sub-registers.
1994
1995// Vector Add Operations used for single-precision FP
1996let neverHasSideEffects = 1 in
1997def VADDfd_sfp : N3VDs<0, 0, 0b00, 0b1101, 0, "vadd.f32", v2f32, v2f32, fadd,1>;
1998def : N3VDsPat<fadd, VADDfd_sfp>;
1999
David Goodwin4b358db2009-08-10 22:17:39 +00002000// Vector Sub Operations used for single-precision FP
2001let neverHasSideEffects = 1 in
2002def VSUBfd_sfp : N3VDs<0, 0, 0b10, 0b1101, 0, "vsub.f32", v2f32, v2f32, fsub,0>;
2003def : N3VDsPat<fsub, VSUBfd_sfp>;
2004
Evan Cheng46961d82009-08-07 19:30:41 +00002005// Vector Multiply Operations used for single-precision FP
2006let neverHasSideEffects = 1 in
2007def VMULfd_sfp : N3VDs<1, 0, 0b00, 0b1101, 1, "vmul.f32", v2f32, v2f32, fmul,1>;
2008def : N3VDsPat<fmul, VMULfd_sfp>;
2009
2010// Vector Multiply-Accumulate/Subtract used for single-precision FP
2011let neverHasSideEffects = 1 in
2012def VMLAfd_sfp : N3VDMulOps<0, 0, 0b00, 0b1101, 1, "vmla.f32", v2f32,fmul,fadd>;
David Goodwin4b358db2009-08-10 22:17:39 +00002013def : N3VDMulOpsPat<fmul, fadd, VMLAfd_sfp>;
Evan Cheng46961d82009-08-07 19:30:41 +00002014
2015let neverHasSideEffects = 1 in
2016def VMLSfd_sfp : N3VDMulOps<0, 0, 0b10, 0b1101, 1, "vmls.f32", v2f32,fmul,fsub>;
David Goodwin4b358db2009-08-10 22:17:39 +00002017def : N3VDMulOpsPat<fmul, fsub, VMLSfd_sfp>;
Evan Cheng46961d82009-08-07 19:30:41 +00002018
David Goodwin4b358db2009-08-10 22:17:39 +00002019// Vector Absolute used for single-precision FP
Evan Cheng46961d82009-08-07 19:30:41 +00002020let neverHasSideEffects = 1 in
2021def VABSfd_sfp : N2VDInts<0b11, 0b11, 0b10, 0b01, 0b01110, 0, "vabs.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00002022 v2f32, v2f32, int_arm_neon_vabs>;
Evan Cheng46961d82009-08-07 19:30:41 +00002023def : N2VDIntsPat<fabs, VABSfd_sfp>;
2024
David Goodwin4b358db2009-08-10 22:17:39 +00002025// Vector Negate used for single-precision FP
Evan Cheng46961d82009-08-07 19:30:41 +00002026let neverHasSideEffects = 1 in
2027def VNEGf32d_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin4b358db2009-08-10 22:17:39 +00002028 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), NoItinerary,
2029 "vneg.f32\t$dst, $src", "", []>;
Evan Cheng46961d82009-08-07 19:30:41 +00002030def : N2VDIntsPat<fneg, VNEGf32d_sfp>;
2031
David Goodwin4b358db2009-08-10 22:17:39 +00002032// Vector Convert between single-precision FP and integer
2033let neverHasSideEffects = 1 in
2034def VCVTf2sd_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt.s32.f32",
2035 v2i32, v2f32, fp_to_sint>;
2036def : N2VDsPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>;
2037
2038let neverHasSideEffects = 1 in
2039def VCVTf2ud_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt.u32.f32",
2040 v2i32, v2f32, fp_to_uint>;
2041def : N2VDsPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>;
2042
2043let neverHasSideEffects = 1 in
David Goodwin2dc81462009-08-11 01:07:38 +00002044def VCVTs2fd_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt.f32.s32",
2045 v2f32, v2i32, sint_to_fp>;
David Goodwin4b358db2009-08-10 22:17:39 +00002046def : N2VDsPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>;
2047
2048let neverHasSideEffects = 1 in
David Goodwin2dc81462009-08-11 01:07:38 +00002049def VCVTu2fd_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt.f32.u32",
2050 v2f32, v2i32, uint_to_fp>;
David Goodwin4b358db2009-08-10 22:17:39 +00002051def : N2VDsPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>;
2052
Evan Cheng46961d82009-08-07 19:30:41 +00002053//===----------------------------------------------------------------------===//
Bob Wilsone60fee02009-06-22 23:27:02 +00002054// Non-Instruction Patterns
2055//===----------------------------------------------------------------------===//
2056
2057// bit_convert
2058def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
2059def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
2060def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
2061def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
2062def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
2063def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
2064def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
2065def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
2066def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
2067def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
2068def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
2069def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
2070def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
2071def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
2072def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
2073def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
2074def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
2075def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
2076def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
2077def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
2078def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
2079def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
2080def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
2081def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
2082def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
2083def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
2084def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
2085def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
2086def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
2087def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
2088
2089def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
2090def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
2091def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
2092def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
2093def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
2094def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
2095def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
2096def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
2097def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
2098def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
2099def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
2100def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
2101def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
2102def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
2103def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
2104def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
2105def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
2106def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
2107def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
2108def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
2109def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
2110def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
2111def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
2112def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
2113def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
2114def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
2115def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
2116def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
2117def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
2118def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;