blob: 212958025bde2ceeac457db6835436c7060bdab8 [file] [log] [blame]
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00001//====- X86InstrSSE.td - Describe the X86 Instruction Set --*- tablegen -*-===//
Eric Christopher44b93ff2009-07-31 20:07:27 +00002//
Evan Chengffcb95b2006-02-21 19:13:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Eric Christopher44b93ff2009-07-31 20:07:27 +00007//
Evan Chengffcb95b2006-02-21 19:13:53 +00008//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 SSE instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Chris Lattner3a7cd952006-10-07 21:55:32 +000016
Evan Cheng4e4c71e2006-02-21 20:00:20 +000017//===----------------------------------------------------------------------===//
Evan Cheng2246f842006-03-18 01:23:20 +000018// SSE specific DAG Nodes.
19//===----------------------------------------------------------------------===//
20
Evan Cheng68c47cb2007-01-05 07:55:56 +000021def SDTX86FPShiftOp : SDTypeProfile<1, 2, [ SDTCisSameAs<0, 1>,
22 SDTCisFP<0>, SDTCisInt<2> ]>;
Nate Begeman30a0de92008-07-17 16:51:19 +000023def SDTX86VFCMP : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<1, 2>,
24 SDTCisFP<1>, SDTCisVT<3, i8>]>;
Evan Cheng68c47cb2007-01-05 07:55:56 +000025
Evan Cheng8ca29322006-11-10 21:43:37 +000026def X86fmin : SDNode<"X86ISD::FMIN", SDTFPBinOp>;
27def X86fmax : SDNode<"X86ISD::FMAX", SDTFPBinOp>;
Evan Cheng6be2c582006-04-05 23:38:46 +000028def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
Evan Chengb9df0ca2006-03-22 02:53:00 +000029 [SDNPCommutative, SDNPAssociative]>;
Evan Cheng68c47cb2007-01-05 07:55:56 +000030def X86for : SDNode<"X86ISD::FOR", SDTFPBinOp,
31 [SDNPCommutative, SDNPAssociative]>;
Evan Cheng6be2c582006-04-05 23:38:46 +000032def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
Evan Chengb9df0ca2006-03-22 02:53:00 +000033 [SDNPCommutative, SDNPAssociative]>;
Dan Gohman20382522007-07-10 00:05:58 +000034def X86frsqrt : SDNode<"X86ISD::FRSQRT", SDTFPUnaryOp>;
35def X86frcp : SDNode<"X86ISD::FRCP", SDTFPUnaryOp>;
Evan Cheng68c47cb2007-01-05 07:55:56 +000036def X86fsrl : SDNode<"X86ISD::FSRL", SDTX86FPShiftOp>;
Evan Chengfef922a2007-10-01 18:12:48 +000037def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest>;
Evan Chenge5f62042007-09-29 00:00:36 +000038def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest>;
Eric Christopher44b93ff2009-07-31 20:07:27 +000039def X86pshufb : SDNode<"X86ISD::PSHUFB",
Nate Begemanb9a47b82009-02-23 08:49:38 +000040 SDTypeProfile<1, 2, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
41 SDTCisSameAs<0,2>]>>;
Nate Begeman14d12ca2008-02-11 04:19:36 +000042def X86pextrb : SDNode<"X86ISD::PEXTRB",
43 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
44def X86pextrw : SDNode<"X86ISD::PEXTRW",
45 SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisPtrTy<2>]>>;
Eric Christopher44b93ff2009-07-31 20:07:27 +000046def X86pinsrb : SDNode<"X86ISD::PINSRB",
Nate Begeman14d12ca2008-02-11 04:19:36 +000047 SDTypeProfile<1, 3, [SDTCisVT<0, v16i8>, SDTCisSameAs<0,1>,
48 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
Eric Christopher44b93ff2009-07-31 20:07:27 +000049def X86pinsrw : SDNode<"X86ISD::PINSRW",
Nate Begeman14d12ca2008-02-11 04:19:36 +000050 SDTypeProfile<1, 3, [SDTCisVT<0, v8i16>, SDTCisSameAs<0,1>,
51 SDTCisVT<2, i32>, SDTCisPtrTy<3>]>>;
Eric Christopher44b93ff2009-07-31 20:07:27 +000052def X86insrtps : SDNode<"X86ISD::INSERTPS",
Nate Begeman14d12ca2008-02-11 04:19:36 +000053 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisSameAs<0,1>,
Eric Christopherfbd66872009-07-24 00:33:09 +000054 SDTCisVT<2, v4f32>, SDTCisPtrTy<3>]>>;
Evan Chengd880b972008-05-09 21:53:03 +000055def X86vzmovl : SDNode<"X86ISD::VZEXT_MOVL",
56 SDTypeProfile<1, 1, [SDTCisSameAs<0,1>]>>;
57def X86vzload : SDNode<"X86ISD::VZEXT_LOAD", SDTLoad,
58 [SDNPHasChain, SDNPMayLoad]>;
Evan Chengf26ffe92008-05-29 08:22:04 +000059def X86vshl : SDNode<"X86ISD::VSHL", SDTIntShiftOp>;
60def X86vshr : SDNode<"X86ISD::VSRL", SDTIntShiftOp>;
Nate Begeman30a0de92008-07-17 16:51:19 +000061def X86cmpps : SDNode<"X86ISD::CMPPS", SDTX86VFCMP>;
62def X86cmppd : SDNode<"X86ISD::CMPPD", SDTX86VFCMP>;
63def X86pcmpeqb : SDNode<"X86ISD::PCMPEQB", SDTIntBinOp, [SDNPCommutative]>;
64def X86pcmpeqw : SDNode<"X86ISD::PCMPEQW", SDTIntBinOp, [SDNPCommutative]>;
65def X86pcmpeqd : SDNode<"X86ISD::PCMPEQD", SDTIntBinOp, [SDNPCommutative]>;
66def X86pcmpeqq : SDNode<"X86ISD::PCMPEQQ", SDTIntBinOp, [SDNPCommutative]>;
67def X86pcmpgtb : SDNode<"X86ISD::PCMPGTB", SDTIntBinOp>;
68def X86pcmpgtw : SDNode<"X86ISD::PCMPGTW", SDTIntBinOp>;
69def X86pcmpgtd : SDNode<"X86ISD::PCMPGTD", SDTIntBinOp>;
70def X86pcmpgtq : SDNode<"X86ISD::PCMPGTQ", SDTIntBinOp>;
Evan Chengc60bd972006-03-25 09:37:23 +000071
Chris Lattnerd486d772010-03-28 05:07:17 +000072def SDTX86CmpPTest : SDTypeProfile<1, 2, [SDTCisVT<0, i32>,
73 SDTCisVT<1, v4f32>,
74 SDTCisVT<2, v4f32>]>;
Eric Christopher71c67532009-07-29 00:28:05 +000075def X86ptest : SDNode<"X86ISD::PTEST", SDTX86CmpPTest>;
76
Evan Cheng2246f842006-03-18 01:23:20 +000077//===----------------------------------------------------------------------===//
Chris Lattner3a7cd952006-10-07 21:55:32 +000078// SSE Complex Patterns
79//===----------------------------------------------------------------------===//
80
81// These are 'extloads' from a scalar to the low element of a vector, zeroing
82// the top elements. These are used for the SSE 'ss' and 'sd' instruction
83// forms.
Rafael Espindola094fad32009-04-08 21:14:34 +000084def sse_load_f32 : ComplexPattern<v4f32, 5, "SelectScalarSSELoad", [],
Chris Lattnerba7e7562008-01-10 07:59:24 +000085 [SDNPHasChain, SDNPMayLoad]>;
Rafael Espindola094fad32009-04-08 21:14:34 +000086def sse_load_f64 : ComplexPattern<v2f64, 5, "SelectScalarSSELoad", [],
Chris Lattnerba7e7562008-01-10 07:59:24 +000087 [SDNPHasChain, SDNPMayLoad]>;
Chris Lattner3a7cd952006-10-07 21:55:32 +000088
89def ssmem : Operand<v4f32> {
90 let PrintMethod = "printf32mem";
Dan Gohmana4714e02009-07-30 01:56:29 +000091 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
Daniel Dunbar338825c2009-08-10 18:41:10 +000092 let ParserMatchClass = X86MemAsmOperand;
Chris Lattner3a7cd952006-10-07 21:55:32 +000093}
94def sdmem : Operand<v2f64> {
95 let PrintMethod = "printf64mem";
Dan Gohmana4714e02009-07-30 01:56:29 +000096 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc_nosp, i32imm, i8imm);
Daniel Dunbar338825c2009-08-10 18:41:10 +000097 let ParserMatchClass = X86MemAsmOperand;
Chris Lattner3a7cd952006-10-07 21:55:32 +000098}
99
100//===----------------------------------------------------------------------===//
Evan Cheng06a8aa12006-03-17 19:55:52 +0000101// SSE pattern fragments
102//===----------------------------------------------------------------------===//
103
Evan Cheng2246f842006-03-18 01:23:20 +0000104def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
105def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
Dan Gohman01976302007-06-25 15:19:03 +0000106def loadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (load node:$ptr))>;
Evan Cheng24dc1f52006-03-23 07:44:07 +0000107def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
Evan Cheng06a8aa12006-03-17 19:55:52 +0000108
Dan Gohmand3006222007-07-27 17:16:43 +0000109// Like 'store', but always requires vector alignment.
Dan Gohman4106f372007-07-18 20:23:34 +0000110def alignedstore : PatFrag<(ops node:$val, node:$ptr),
Dan Gohman33586292008-10-15 06:50:19 +0000111 (store node:$val, node:$ptr), [{
112 return cast<StoreSDNode>(N)->getAlignment() >= 16;
Dan Gohman4106f372007-07-18 20:23:34 +0000113}]>;
114
Dan Gohmand3006222007-07-27 17:16:43 +0000115// Like 'load', but always requires vector alignment.
Dan Gohman33586292008-10-15 06:50:19 +0000116def alignedload : PatFrag<(ops node:$ptr), (load node:$ptr), [{
117 return cast<LoadSDNode>(N)->getAlignment() >= 16;
Dan Gohman4106f372007-07-18 20:23:34 +0000118}]>;
119
Sean Callanan108934c2009-12-18 00:01:26 +0000120def alignedloadfsf32 : PatFrag<(ops node:$ptr),
121 (f32 (alignedload node:$ptr))>;
122def alignedloadfsf64 : PatFrag<(ops node:$ptr),
123 (f64 (alignedload node:$ptr))>;
124def alignedloadv4f32 : PatFrag<(ops node:$ptr),
125 (v4f32 (alignedload node:$ptr))>;
126def alignedloadv2f64 : PatFrag<(ops node:$ptr),
127 (v2f64 (alignedload node:$ptr))>;
128def alignedloadv4i32 : PatFrag<(ops node:$ptr),
129 (v4i32 (alignedload node:$ptr))>;
130def alignedloadv2i64 : PatFrag<(ops node:$ptr),
131 (v2i64 (alignedload node:$ptr))>;
Dan Gohman4106f372007-07-18 20:23:34 +0000132
133// Like 'load', but uses special alignment checks suitable for use in
134// memory operands in most SSE instructions, which are required to
David Greene95eb2ee2010-01-11 16:29:42 +0000135// be naturally aligned on some targets but not on others. If the subtarget
136// allows unaligned accesses, match any load, though this may require
137// setting a feature bit in the processor (on startup, for example).
138// Opteron 10h and later implement such a feature.
Dan Gohman33586292008-10-15 06:50:19 +0000139def memop : PatFrag<(ops node:$ptr), (load node:$ptr), [{
David Greene95eb2ee2010-01-11 16:29:42 +0000140 return Subtarget->hasVectorUAMem()
141 || cast<LoadSDNode>(N)->getAlignment() >= 16;
Dan Gohman4106f372007-07-18 20:23:34 +0000142}]>;
143
Dan Gohmand3006222007-07-27 17:16:43 +0000144def memopfsf32 : PatFrag<(ops node:$ptr), (f32 (memop node:$ptr))>;
145def memopfsf64 : PatFrag<(ops node:$ptr), (f64 (memop node:$ptr))>;
Dan Gohman4106f372007-07-18 20:23:34 +0000146def memopv4f32 : PatFrag<(ops node:$ptr), (v4f32 (memop node:$ptr))>;
147def memopv2f64 : PatFrag<(ops node:$ptr), (v2f64 (memop node:$ptr))>;
148def memopv4i32 : PatFrag<(ops node:$ptr), (v4i32 (memop node:$ptr))>;
149def memopv2i64 : PatFrag<(ops node:$ptr), (v2i64 (memop node:$ptr))>;
Nate Begemanfea2be52008-02-09 23:46:37 +0000150def memopv16i8 : PatFrag<(ops node:$ptr), (v16i8 (memop node:$ptr))>;
Dan Gohman4106f372007-07-18 20:23:34 +0000151
Bill Wendling01284b42007-08-11 09:52:53 +0000152// SSSE3 uses MMX registers for some instructions. They aren't aligned on a
153// 16-byte boundary.
Nate Begemanfea2be52008-02-09 23:46:37 +0000154// FIXME: 8 byte alignment for mmx reads is not required
Dan Gohmana7250dd2008-10-16 00:03:00 +0000155def memop64 : PatFrag<(ops node:$ptr), (load node:$ptr), [{
Dan Gohman33586292008-10-15 06:50:19 +0000156 return cast<LoadSDNode>(N)->getAlignment() >= 8;
Bill Wendling01284b42007-08-11 09:52:53 +0000157}]>;
158
159def memopv8i8 : PatFrag<(ops node:$ptr), (v8i8 (memop64 node:$ptr))>;
Bill Wendling01284b42007-08-11 09:52:53 +0000160def memopv4i16 : PatFrag<(ops node:$ptr), (v4i16 (memop64 node:$ptr))>;
161def memopv8i16 : PatFrag<(ops node:$ptr), (v8i16 (memop64 node:$ptr))>;
162def memopv2i32 : PatFrag<(ops node:$ptr), (v2i32 (memop64 node:$ptr))>;
163
David Greene8939b0d2010-02-16 20:50:18 +0000164// MOVNT Support
165// Like 'store', but requires the non-temporal bit to be set
166def nontemporalstore : PatFrag<(ops node:$val, node:$ptr),
167 (st node:$val, node:$ptr), [{
168 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
169 return ST->isNonTemporal();
170 return false;
171}]>;
172
173def alignednontemporalstore : PatFrag<(ops node:$val, node:$ptr),
174 (st node:$val, node:$ptr), [{
175 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
176 return ST->isNonTemporal() && !ST->isTruncatingStore() &&
177 ST->getAddressingMode() == ISD::UNINDEXED &&
178 ST->getAlignment() >= 16;
179 return false;
180}]>;
181
182def unalignednontemporalstore : PatFrag<(ops node:$val, node:$ptr),
183 (st node:$val, node:$ptr), [{
184 if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N))
185 return ST->isNonTemporal() &&
186 ST->getAlignment() < 16;
187 return false;
188}]>;
189
Evan Cheng1b32f222006-03-30 07:33:32 +0000190def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
191def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
Evan Cheng506d3df2006-03-29 23:07:14 +0000192def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
193def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
Evan Cheng5aa97b22006-03-29 18:47:40 +0000194def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
195def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
196
Evan Chengca57f782008-09-24 23:27:55 +0000197def vzmovl_v2i64 : PatFrag<(ops node:$src),
198 (bitconvert (v2i64 (X86vzmovl
199 (v2i64 (scalar_to_vector (loadi64 node:$src))))))>;
200def vzmovl_v4i32 : PatFrag<(ops node:$src),
201 (bitconvert (v4i32 (X86vzmovl
202 (v4i32 (scalar_to_vector (loadi32 node:$src))))))>;
203
204def vzload_v2i64 : PatFrag<(ops node:$src),
205 (bitconvert (v2i64 (X86vzload node:$src)))>;
206
207
Evan Cheng386031a2006-03-24 07:29:27 +0000208def fp32imm0 : PatLeaf<(f32 fpimm), [{
209 return N->isExactlyValue(+0.0);
210}]>;
211
Evan Cheng89321162009-10-28 06:30:34 +0000212// BYTE_imm - Transform bit immediates into byte immediates.
213def BYTE_imm : SDNodeXForm<imm, [{
Evan Chengff65e382006-04-04 21:49:39 +0000214 // Transformation function: imm >> 3
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000215 return getI32Imm(N->getZExtValue() >> 3);
Evan Chengff65e382006-04-04 21:49:39 +0000216}]>;
217
Evan Cheng63d33002006-03-22 08:01:21 +0000218// SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*,
219// SHUFP* etc. imm.
Nate Begeman9008ca62009-04-27 18:41:29 +0000220def SHUFFLE_get_shuf_imm : SDNodeXForm<vector_shuffle, [{
Evan Cheng63d33002006-03-22 08:01:21 +0000221 return getI8Imm(X86::getShuffleSHUFImmediate(N));
Evan Chengb9df0ca2006-03-22 02:53:00 +0000222}]>;
223
Eric Christopher44b93ff2009-07-31 20:07:27 +0000224// SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to
Evan Cheng506d3df2006-03-29 23:07:14 +0000225// PSHUFHW imm.
Nate Begeman9008ca62009-04-27 18:41:29 +0000226def SHUFFLE_get_pshufhw_imm : SDNodeXForm<vector_shuffle, [{
Evan Cheng506d3df2006-03-29 23:07:14 +0000227 return getI8Imm(X86::getShufflePSHUFHWImmediate(N));
228}]>;
229
Eric Christopher44b93ff2009-07-31 20:07:27 +0000230// SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to
Evan Cheng506d3df2006-03-29 23:07:14 +0000231// PSHUFLW imm.
Nate Begeman9008ca62009-04-27 18:41:29 +0000232def SHUFFLE_get_pshuflw_imm : SDNodeXForm<vector_shuffle, [{
Evan Cheng506d3df2006-03-29 23:07:14 +0000233 return getI8Imm(X86::getShufflePSHUFLWImmediate(N));
234}]>;
235
Nate Begemana09008b2009-10-19 02:17:23 +0000236// SHUFFLE_get_palign_imm xform function: convert vector_shuffle mask to
237// a PALIGNR imm.
238def SHUFFLE_get_palign_imm : SDNodeXForm<vector_shuffle, [{
239 return getI8Imm(X86::getShufflePALIGNRImmediate(N));
240}]>;
241
Nate Begeman9008ca62009-04-27 18:41:29 +0000242def splat_lo : PatFrag<(ops node:$lhs, node:$rhs),
243 (vector_shuffle node:$lhs, node:$rhs), [{
244 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
245 return SVOp->isSplat() && SVOp->getSplatIndex() == 0;
246}]>;
247
248def movddup : PatFrag<(ops node:$lhs, node:$rhs),
249 (vector_shuffle node:$lhs, node:$rhs), [{
250 return X86::isMOVDDUPMask(cast<ShuffleVectorSDNode>(N));
251}]>;
252
253def movhlps : PatFrag<(ops node:$lhs, node:$rhs),
254 (vector_shuffle node:$lhs, node:$rhs), [{
255 return X86::isMOVHLPSMask(cast<ShuffleVectorSDNode>(N));
256}]>;
257
258def movhlps_undef : PatFrag<(ops node:$lhs, node:$rhs),
259 (vector_shuffle node:$lhs, node:$rhs), [{
260 return X86::isMOVHLPS_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
261}]>;
262
Nate Begeman0b10b912009-11-07 23:17:15 +0000263def movlhps : PatFrag<(ops node:$lhs, node:$rhs),
264 (vector_shuffle node:$lhs, node:$rhs), [{
265 return X86::isMOVLHPSMask(cast<ShuffleVectorSDNode>(N));
Nate Begeman9008ca62009-04-27 18:41:29 +0000266}]>;
267
268def movlp : PatFrag<(ops node:$lhs, node:$rhs),
269 (vector_shuffle node:$lhs, node:$rhs), [{
270 return X86::isMOVLPMask(cast<ShuffleVectorSDNode>(N));
271}]>;
272
273def movl : PatFrag<(ops node:$lhs, node:$rhs),
274 (vector_shuffle node:$lhs, node:$rhs), [{
275 return X86::isMOVLMask(cast<ShuffleVectorSDNode>(N));
276}]>;
277
278def movshdup : PatFrag<(ops node:$lhs, node:$rhs),
279 (vector_shuffle node:$lhs, node:$rhs), [{
280 return X86::isMOVSHDUPMask(cast<ShuffleVectorSDNode>(N));
281}]>;
282
283def movsldup : PatFrag<(ops node:$lhs, node:$rhs),
284 (vector_shuffle node:$lhs, node:$rhs), [{
285 return X86::isMOVSLDUPMask(cast<ShuffleVectorSDNode>(N));
286}]>;
287
288def unpckl : PatFrag<(ops node:$lhs, node:$rhs),
289 (vector_shuffle node:$lhs, node:$rhs), [{
290 return X86::isUNPCKLMask(cast<ShuffleVectorSDNode>(N));
291}]>;
292
293def unpckh : PatFrag<(ops node:$lhs, node:$rhs),
294 (vector_shuffle node:$lhs, node:$rhs), [{
295 return X86::isUNPCKHMask(cast<ShuffleVectorSDNode>(N));
296}]>;
297
298def unpckl_undef : PatFrag<(ops node:$lhs, node:$rhs),
299 (vector_shuffle node:$lhs, node:$rhs), [{
300 return X86::isUNPCKL_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
301}]>;
302
303def unpckh_undef : PatFrag<(ops node:$lhs, node:$rhs),
304 (vector_shuffle node:$lhs, node:$rhs), [{
305 return X86::isUNPCKH_v_undef_Mask(cast<ShuffleVectorSDNode>(N));
306}]>;
307
308def pshufd : PatFrag<(ops node:$lhs, node:$rhs),
309 (vector_shuffle node:$lhs, node:$rhs), [{
310 return X86::isPSHUFDMask(cast<ShuffleVectorSDNode>(N));
Evan Cheng691c9232006-03-29 19:02:40 +0000311}], SHUFFLE_get_shuf_imm>;
Evan Cheng0188ecb2006-03-22 18:59:22 +0000312
Nate Begeman9008ca62009-04-27 18:41:29 +0000313def shufp : PatFrag<(ops node:$lhs, node:$rhs),
314 (vector_shuffle node:$lhs, node:$rhs), [{
315 return X86::isSHUFPMask(cast<ShuffleVectorSDNode>(N));
Evan Cheng14aed5e2006-03-24 01:18:28 +0000316}], SHUFFLE_get_shuf_imm>;
Evan Cheng0188ecb2006-03-22 18:59:22 +0000317
Nate Begeman9008ca62009-04-27 18:41:29 +0000318def pshufhw : PatFrag<(ops node:$lhs, node:$rhs),
319 (vector_shuffle node:$lhs, node:$rhs), [{
320 return X86::isPSHUFHWMask(cast<ShuffleVectorSDNode>(N));
Evan Cheng506d3df2006-03-29 23:07:14 +0000321}], SHUFFLE_get_pshufhw_imm>;
322
Nate Begeman9008ca62009-04-27 18:41:29 +0000323def pshuflw : PatFrag<(ops node:$lhs, node:$rhs),
324 (vector_shuffle node:$lhs, node:$rhs), [{
325 return X86::isPSHUFLWMask(cast<ShuffleVectorSDNode>(N));
Evan Cheng506d3df2006-03-29 23:07:14 +0000326}], SHUFFLE_get_pshuflw_imm>;
327
Nate Begemana09008b2009-10-19 02:17:23 +0000328def palign : PatFrag<(ops node:$lhs, node:$rhs),
329 (vector_shuffle node:$lhs, node:$rhs), [{
330 return X86::isPALIGNRMask(cast<ShuffleVectorSDNode>(N));
331}], SHUFFLE_get_palign_imm>;
332
Evan Cheng06a8aa12006-03-17 19:55:52 +0000333//===----------------------------------------------------------------------===//
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000334// SSE scalar FP Instructions
335//===----------------------------------------------------------------------===//
336
Dan Gohman533297b2009-10-29 18:10:34 +0000337// CMOV* - Used to implement the SSE SELECT DAG operation. Expanded after
338// instruction selection into a branch sequence.
339let Uses = [EFLAGS], usesCustomInserter = 1 in {
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000340 def CMOV_FR32 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +0000341 (outs FR32:$dst), (ins FR32:$t, FR32:$f, i8imm:$cond),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000342 "#CMOV_FR32 PSEUDO!",
Evan Chenge5f62042007-09-29 00:00:36 +0000343 [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond,
344 EFLAGS))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000345 def CMOV_FR64 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +0000346 (outs FR64:$dst), (ins FR64:$t, FR64:$f, i8imm:$cond),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000347 "#CMOV_FR64 PSEUDO!",
Evan Chenge5f62042007-09-29 00:00:36 +0000348 [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond,
349 EFLAGS))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +0000350 def CMOV_V4F32 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +0000351 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Evan Chengf7c378e2006-04-10 07:23:14 +0000352 "#CMOV_V4F32 PSEUDO!",
353 [(set VR128:$dst,
Evan Chenge5f62042007-09-29 00:00:36 +0000354 (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond,
355 EFLAGS)))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +0000356 def CMOV_V2F64 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +0000357 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Evan Chengf7c378e2006-04-10 07:23:14 +0000358 "#CMOV_V2F64 PSEUDO!",
359 [(set VR128:$dst,
Evan Chenge5f62042007-09-29 00:00:36 +0000360 (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
361 EFLAGS)))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +0000362 def CMOV_V2I64 : I<0, Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +0000363 (outs VR128:$dst), (ins VR128:$t, VR128:$f, i8imm:$cond),
Evan Chengf7c378e2006-04-10 07:23:14 +0000364 "#CMOV_V2I64 PSEUDO!",
365 [(set VR128:$dst,
Evan Chenge5f62042007-09-29 00:00:36 +0000366 (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond,
Evan Cheng0488db92007-09-25 01:57:46 +0000367 EFLAGS)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000368}
369
Bill Wendlingddd35322007-05-02 23:11:52 +0000370//===----------------------------------------------------------------------===//
371// SSE1 Instructions
372//===----------------------------------------------------------------------===//
373
Dan Gohman874cada2010-02-28 00:17:42 +0000374// Move Instructions. Register-to-register movss is not used for FR32
375// register copies because it's a partial register update; FsMOVAPSrr is
376// used instead. Register-to-register movss is not modeled as an INSERT_SUBREG
377// because INSERT_SUBREG requires that the insert be implementable in terms of
378// a copy, and just mentioned, we don't use movss for copies.
379let Constraints = "$src1 = $dst" in
380def MOVSSrr : SSI<0x10, MRMSrcReg,
381 (outs VR128:$dst), (ins VR128:$src1, FR32:$src2),
382 "movss\t{$src2, $dst|$dst, $src2}",
Chris Lattner3d005782010-03-15 05:53:30 +0000383 [(set (v4f32 VR128:$dst),
Dan Gohman874cada2010-02-28 00:17:42 +0000384 (movl VR128:$src1, (scalar_to_vector FR32:$src2)))]>;
385
386// Extract the low 32-bit value from one vector and insert it into another.
387let AddedComplexity = 15 in
388def : Pat<(v4f32 (movl VR128:$src1, VR128:$src2)),
Chris Lattner3485b512010-03-08 18:57:56 +0000389 (MOVSSrr (v4f32 VR128:$src1),
Dan Gohman874cada2010-02-28 00:17:42 +0000390 (EXTRACT_SUBREG (v4f32 VR128:$src2), x86_subreg_ss))>;
391
392// Implicitly promote a 32-bit scalar to a vector.
393def : Pat<(v4f32 (scalar_to_vector FR32:$src)),
394 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), FR32:$src, x86_subreg_ss)>;
395
396// Loading from memory automatically zeroing upper bits.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000397let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000398def MOVSSrm : SSI<0x10, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000399 "movss\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +0000400 [(set FR32:$dst, (loadf32 addr:$src))]>;
Dan Gohman874cada2010-02-28 00:17:42 +0000401
402// MOVSSrm zeros the high parts of the register; represent this
403// with SUBREG_TO_REG.
404let AddedComplexity = 20 in {
405def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector (loadf32 addr:$src))))),
406 (SUBREG_TO_REG (i32 0), (MOVSSrm addr:$src), x86_subreg_ss)>;
407def : Pat<(v4f32 (scalar_to_vector (loadf32 addr:$src))),
408 (SUBREG_TO_REG (i32 0), (MOVSSrm addr:$src), x86_subreg_ss)>;
409def : Pat<(v4f32 (X86vzmovl (loadv4f32 addr:$src))),
410 (SUBREG_TO_REG (i32 0), (MOVSSrm addr:$src), x86_subreg_ss)>;
411}
412
413// Store scalar value to memory.
Evan Cheng64d80e32007-07-19 01:14:50 +0000414def MOVSSmr : SSI<0x11, MRMDestMem, (outs), (ins f32mem:$dst, FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000415 "movss\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +0000416 [(store FR32:$src, addr:$dst)]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000417
Dan Gohman874cada2010-02-28 00:17:42 +0000418// Extract and store.
419def : Pat<(store (f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
420 addr:$dst),
421 (MOVSSmr addr:$dst,
422 (EXTRACT_SUBREG (v4f32 VR128:$src), x86_subreg_ss))>;
423
Evan Chengc46349d2006-03-28 23:51:43 +0000424// Conversion instructions
Evan Cheng64d80e32007-07-19 01:14:50 +0000425def CVTTSS2SIrr : SSI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000426 "cvttss2si\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +0000427 [(set GR32:$dst, (fp_to_sint FR32:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000428def CVTTSS2SIrm : SSI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000429 "cvttss2si\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +0000430 [(set GR32:$dst, (fp_to_sint (loadf32 addr:$src)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000431def CVTSI2SSrr : SSI<0x2A, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000432 "cvtsi2ss\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +0000433 [(set FR32:$dst, (sint_to_fp GR32:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000434def CVTSI2SSrm : SSI<0x2A, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000435 "cvtsi2ss\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +0000436 [(set FR32:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000437
Evan Chengd2a6d542006-04-12 23:42:44 +0000438// Match intrinsics which expect XMM operand(s).
Sean Callanan108934c2009-12-18 00:01:26 +0000439def CVTSS2SIrr: SSI<0x2D, MRMSrcReg, (outs GR32:$dst), (ins FR32:$src),
440 "cvtss2si{l}\t{$src, $dst|$dst, $src}", []>;
441def CVTSS2SIrm: SSI<0x2D, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
442 "cvtss2si{l}\t{$src, $dst|$dst, $src}", []>;
443
Evan Cheng64d80e32007-07-19 01:14:50 +0000444def Int_CVTSS2SIrr : SSI<0x2D, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000445 "cvtss2si\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +0000446 [(set GR32:$dst, (int_x86_sse_cvtss2si VR128:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000447def Int_CVTSS2SIrm : SSI<0x2D, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000448 "cvtss2si\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +0000449 [(set GR32:$dst, (int_x86_sse_cvtss2si
450 (load addr:$src)))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +0000451
Dale Johannesenc7842082007-10-30 22:15:38 +0000452// Match intrinisics which expect MM and XMM operand(s).
453def Int_CVTPS2PIrr : PSI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
454 "cvtps2pi\t{$src, $dst|$dst, $src}",
455 [(set VR64:$dst, (int_x86_sse_cvtps2pi VR128:$src))]>;
456def Int_CVTPS2PIrm : PSI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
457 "cvtps2pi\t{$src, $dst|$dst, $src}",
Eric Christopher44b93ff2009-07-31 20:07:27 +0000458 [(set VR64:$dst, (int_x86_sse_cvtps2pi
Dale Johannesenc7842082007-10-30 22:15:38 +0000459 (load addr:$src)))]>;
460def Int_CVTTPS2PIrr: PSI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
461 "cvttps2pi\t{$src, $dst|$dst, $src}",
462 [(set VR64:$dst, (int_x86_sse_cvttps2pi VR128:$src))]>;
463def Int_CVTTPS2PIrm: PSI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
464 "cvttps2pi\t{$src, $dst|$dst, $src}",
Eric Christopher44b93ff2009-07-31 20:07:27 +0000465 [(set VR64:$dst, (int_x86_sse_cvttps2pi
Dale Johannesenc7842082007-10-30 22:15:38 +0000466 (load addr:$src)))]>;
Evan Chenge9083d62008-03-05 08:19:16 +0000467let Constraints = "$src1 = $dst" in {
Eric Christopher44b93ff2009-07-31 20:07:27 +0000468 def Int_CVTPI2PSrr : PSI<0x2A, MRMSrcReg,
Dale Johannesenc7842082007-10-30 22:15:38 +0000469 (outs VR128:$dst), (ins VR128:$src1, VR64:$src2),
470 "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
471 [(set VR128:$dst, (int_x86_sse_cvtpi2ps VR128:$src1,
472 VR64:$src2))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +0000473 def Int_CVTPI2PSrm : PSI<0x2A, MRMSrcMem,
Dale Johannesenc7842082007-10-30 22:15:38 +0000474 (outs VR128:$dst), (ins VR128:$src1, i64mem:$src2),
475 "cvtpi2ps\t{$src2, $dst|$dst, $src2}",
Eric Christopher44b93ff2009-07-31 20:07:27 +0000476 [(set VR128:$dst, (int_x86_sse_cvtpi2ps VR128:$src1,
Dale Johannesenc7842082007-10-30 22:15:38 +0000477 (load addr:$src2)))]>;
478}
479
Evan Chengd2a6d542006-04-12 23:42:44 +0000480// Aliases for intrinsics
Evan Cheng64d80e32007-07-19 01:14:50 +0000481def Int_CVTTSS2SIrr : SSI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000482 "cvttss2si\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +0000483 [(set GR32:$dst,
484 (int_x86_sse_cvttss2si VR128:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000485def Int_CVTTSS2SIrm : SSI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000486 "cvttss2si\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +0000487 [(set GR32:$dst,
488 (int_x86_sse_cvttss2si(load addr:$src)))]>;
Evan Chengd03db7a2006-04-12 05:20:24 +0000489
Evan Chenge9083d62008-03-05 08:19:16 +0000490let Constraints = "$src1 = $dst" in {
Bill Wendlingddd35322007-05-02 23:11:52 +0000491 def Int_CVTSI2SSrr : SSI<0x2A, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +0000492 (outs VR128:$dst), (ins VR128:$src1, GR32:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000493 "cvtsi2ss\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +0000494 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
495 GR32:$src2))]>;
496 def Int_CVTSI2SSrm : SSI<0x2A, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +0000497 (outs VR128:$dst), (ins VR128:$src1, i32mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000498 "cvtsi2ss\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +0000499 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
500 (loadi32 addr:$src2)))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +0000501}
Evan Chengd03db7a2006-04-12 05:20:24 +0000502
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000503// Comparison instructions
Dan Gohmanb1347092009-01-09 02:27:34 +0000504let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Eric Christopher44b93ff2009-07-31 20:07:27 +0000505 def CMPSSrr : SSIi8<0xC2, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +0000506 (outs FR32:$dst), (ins FR32:$src1, FR32:$src, SSECC:$cc),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000507 "cmp${cc}ss\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanb1347092009-01-09 02:27:34 +0000508let mayLoad = 1 in
Eric Christopher44b93ff2009-07-31 20:07:27 +0000509 def CMPSSrm : SSIi8<0xC2, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +0000510 (outs FR32:$dst), (ins FR32:$src1, f32mem:$src, SSECC:$cc),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000511 "cmp${cc}ss\t{$src, $dst|$dst, $src}", []>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000512}
513
Evan Cheng24f2ea32007-09-14 21:48:26 +0000514let Defs = [EFLAGS] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000515def UCOMISSrr: PSI<0x2E, MRMSrcReg, (outs), (ins FR32:$src1, FR32:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000516 "ucomiss\t{$src2, $src1|$src1, $src2}",
Chris Lattnere3486a42010-03-19 00:01:11 +0000517 [(set EFLAGS, (X86cmp FR32:$src1, FR32:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000518def UCOMISSrm: PSI<0x2E, MRMSrcMem, (outs), (ins FR32:$src1, f32mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000519 "ucomiss\t{$src2, $src1|$src1, $src2}",
Chris Lattnere3486a42010-03-19 00:01:11 +0000520 [(set EFLAGS, (X86cmp FR32:$src1, (loadf32 addr:$src2)))]>;
Sean Callanan108934c2009-12-18 00:01:26 +0000521
522def COMISSrr: PSI<0x2F, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
523 "comiss\t{$src2, $src1|$src1, $src2}", []>;
524def COMISSrm: PSI<0x2F, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
525 "comiss\t{$src2, $src1|$src1, $src2}", []>;
526
Evan Cheng24f2ea32007-09-14 21:48:26 +0000527} // Defs = [EFLAGS]
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000528
Evan Cheng0876aa52006-03-30 06:21:22 +0000529// Aliases to match intrinsics which expect XMM operand(s).
Evan Chenge9083d62008-03-05 08:19:16 +0000530let Constraints = "$src1 = $dst" in {
Eric Christopher44b93ff2009-07-31 20:07:27 +0000531 def Int_CMPSSrr : SSIi8<0xC2, MRMSrcReg,
Sean Callanan108934c2009-12-18 00:01:26 +0000532 (outs VR128:$dst),
533 (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000534 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
Sean Callanan108934c2009-12-18 00:01:26 +0000535 [(set VR128:$dst, (int_x86_sse_cmp_ss
536 VR128:$src1,
537 VR128:$src, imm:$cc))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +0000538 def Int_CMPSSrm : SSIi8<0xC2, MRMSrcMem,
Sean Callanan108934c2009-12-18 00:01:26 +0000539 (outs VR128:$dst),
540 (ins VR128:$src1, f32mem:$src, SSECC:$cc),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000541 "cmp${cc}ss\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +0000542 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
543 (load addr:$src), imm:$cc))]>;
Evan Cheng0876aa52006-03-30 06:21:22 +0000544}
545
Evan Cheng24f2ea32007-09-14 21:48:26 +0000546let Defs = [EFLAGS] in {
Dan Gohmanb1347092009-01-09 02:27:34 +0000547def Int_UCOMISSrr: PSI<0x2E, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Evan Cheng0488db92007-09-25 01:57:46 +0000548 "ucomiss\t{$src2, $src1|$src1, $src2}",
Chris Lattnere3486a42010-03-19 00:01:11 +0000549 [(set EFLAGS, (X86ucomi (v4f32 VR128:$src1),
550 VR128:$src2))]>;
Dan Gohmanb1347092009-01-09 02:27:34 +0000551def Int_UCOMISSrm: PSI<0x2E, MRMSrcMem, (outs),(ins VR128:$src1, f128mem:$src2),
Evan Cheng0488db92007-09-25 01:57:46 +0000552 "ucomiss\t{$src2, $src1|$src1, $src2}",
Chris Lattnere3486a42010-03-19 00:01:11 +0000553 [(set EFLAGS, (X86ucomi (v4f32 VR128:$src1),
554 (load addr:$src2)))]>;
Evan Cheng0488db92007-09-25 01:57:46 +0000555
Dan Gohmanb1347092009-01-09 02:27:34 +0000556def Int_COMISSrr: PSI<0x2F, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Evan Cheng0488db92007-09-25 01:57:46 +0000557 "comiss\t{$src2, $src1|$src1, $src2}",
Chris Lattnere3486a42010-03-19 00:01:11 +0000558 [(set EFLAGS, (X86comi (v4f32 VR128:$src1),
559 VR128:$src2))]>;
Dan Gohmanb1347092009-01-09 02:27:34 +0000560def Int_COMISSrm: PSI<0x2F, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
Evan Cheng0488db92007-09-25 01:57:46 +0000561 "comiss\t{$src2, $src1|$src1, $src2}",
Chris Lattnere3486a42010-03-19 00:01:11 +0000562 [(set EFLAGS, (X86comi (v4f32 VR128:$src1),
563 (load addr:$src2)))]>;
Evan Cheng24f2ea32007-09-14 21:48:26 +0000564} // Defs = [EFLAGS]
Evan Cheng0876aa52006-03-30 06:21:22 +0000565
Eric Christopher44b93ff2009-07-31 20:07:27 +0000566// Aliases of packed SSE1 instructions for scalar use. These all have names
567// that start with 'Fs'.
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000568
569// Alias instructions that map fld0 to pxor for sse.
Dan Gohman4a0b3e12009-09-21 18:30:38 +0000570let isReMaterializable = 1, isAsCheapAsAMove = 1, isCodeGenOnly = 1,
571 canFoldAsLoad = 1 in
Chris Lattner28c1d292010-02-05 21:30:49 +0000572 // FIXME: Set encoding to pseudo!
Chris Lattnerbe1778f2010-02-05 21:34:18 +0000573def FsFLD0SS : I<0xEF, MRMInitReg, (outs FR32:$dst), (ins), "",
574 [(set FR32:$dst, fp32imm0)]>,
575 Requires<[HasSSE1]>, TB, OpSize;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000576
Bill Wendlingddd35322007-05-02 23:11:52 +0000577// Alias instruction to do FR32 reg-to-reg copy using movaps. Upper bits are
578// disregarded.
Eric Christopher44b93ff2009-07-31 20:07:27 +0000579let neverHasSideEffects = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000580def FsMOVAPSrr : PSI<0x28, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000581 "movaps\t{$src, $dst|$dst, $src}", []>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000582
Bill Wendlingddd35322007-05-02 23:11:52 +0000583// Alias instruction to load FR32 from f128mem using movaps. Upper bits are
584// disregarded.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000585let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000586def FsMOVAPSrm : PSI<0x28, MRMSrcMem, (outs FR32:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000587 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohmand3006222007-07-27 17:16:43 +0000588 [(set FR32:$dst, (alignedloadfsf32 addr:$src))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000589
590// Alias bitwise logical operations using SSE logical ops on packed FP values.
Evan Chenge9083d62008-03-05 08:19:16 +0000591let Constraints = "$src1 = $dst" in {
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000592let isCommutable = 1 in {
Dan Gohmanb1347092009-01-09 02:27:34 +0000593 def FsANDPSrr : PSI<0x54, MRMSrcReg, (outs FR32:$dst),
594 (ins FR32:$src1, FR32:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000595 "andps\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +0000596 [(set FR32:$dst, (X86fand FR32:$src1, FR32:$src2))]>;
Dan Gohmanb1347092009-01-09 02:27:34 +0000597 def FsORPSrr : PSI<0x56, MRMSrcReg, (outs FR32:$dst),
598 (ins FR32:$src1, FR32:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000599 "orps\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +0000600 [(set FR32:$dst, (X86for FR32:$src1, FR32:$src2))]>;
Dan Gohmanb1347092009-01-09 02:27:34 +0000601 def FsXORPSrr : PSI<0x57, MRMSrcReg, (outs FR32:$dst),
602 (ins FR32:$src1, FR32:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000603 "xorps\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +0000604 [(set FR32:$dst, (X86fxor FR32:$src1, FR32:$src2))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000605}
Bill Wendlingddd35322007-05-02 23:11:52 +0000606
Dan Gohmanb1347092009-01-09 02:27:34 +0000607def FsANDPSrm : PSI<0x54, MRMSrcMem, (outs FR32:$dst),
608 (ins FR32:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000609 "andps\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +0000610 [(set FR32:$dst, (X86fand FR32:$src1,
Dan Gohmand3006222007-07-27 17:16:43 +0000611 (memopfsf32 addr:$src2)))]>;
Dan Gohmanb1347092009-01-09 02:27:34 +0000612def FsORPSrm : PSI<0x56, MRMSrcMem, (outs FR32:$dst),
613 (ins FR32:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000614 "orps\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +0000615 [(set FR32:$dst, (X86for FR32:$src1,
Dan Gohmand3006222007-07-27 17:16:43 +0000616 (memopfsf32 addr:$src2)))]>;
Dan Gohmanb1347092009-01-09 02:27:34 +0000617def FsXORPSrm : PSI<0x57, MRMSrcMem, (outs FR32:$dst),
618 (ins FR32:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000619 "xorps\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +0000620 [(set FR32:$dst, (X86fxor FR32:$src1,
Dan Gohmand3006222007-07-27 17:16:43 +0000621 (memopfsf32 addr:$src2)))]>;
Dan Gohmanb1347092009-01-09 02:27:34 +0000622
Chris Lattnerba7e7562008-01-10 07:59:24 +0000623let neverHasSideEffects = 1 in {
Dan Gohman32791e02007-06-25 15:44:19 +0000624def FsANDNPSrr : PSI<0x55, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +0000625 (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000626 "andnps\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattnerba7e7562008-01-10 07:59:24 +0000627let mayLoad = 1 in
Dan Gohman32791e02007-06-25 15:44:19 +0000628def FsANDNPSrm : PSI<0x55, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +0000629 (outs FR32:$dst), (ins FR32:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000630 "andnps\t{$src2, $dst|$dst, $src2}", []>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000631}
Chris Lattnerba7e7562008-01-10 07:59:24 +0000632}
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000633
Dan Gohman20382522007-07-10 00:05:58 +0000634/// basic_sse1_fp_binop_rm - SSE1 binops come in both scalar and vector forms.
Bill Wendlingddd35322007-05-02 23:11:52 +0000635///
Dan Gohman20382522007-07-10 00:05:58 +0000636/// In addition, we also have a special variant of the scalar form here to
637/// represent the associated intrinsic operation. This form is unlike the
638/// plain scalar form, in that it takes an entire vector (instead of a scalar)
Evan Cheng236aa8a2009-02-26 03:12:02 +0000639/// and leaves the top elements unmodified (therefore these cannot be commuted).
Dan Gohman20382522007-07-10 00:05:58 +0000640///
641/// These three forms can each be reg+reg or reg+mem, so there are a total of
642/// six "instructions".
Bill Wendlingddd35322007-05-02 23:11:52 +0000643///
Evan Chenge9083d62008-03-05 08:19:16 +0000644let Constraints = "$src1 = $dst" in {
Dan Gohman20382522007-07-10 00:05:58 +0000645multiclass basic_sse1_fp_binop_rm<bits<8> opc, string OpcodeStr,
646 SDNode OpNode, Intrinsic F32Int,
647 bit Commutable = 0> {
Bill Wendlingddd35322007-05-02 23:11:52 +0000648 // Scalar operation, reg+reg.
Evan Cheng64d80e32007-07-19 01:14:50 +0000649 def SSrr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000650 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohman32791e02007-06-25 15:44:19 +0000651 [(set FR32:$dst, (OpNode FR32:$src1, FR32:$src2))]> {
Bill Wendlingddd35322007-05-02 23:11:52 +0000652 let isCommutable = Commutable;
653 }
654
655 // Scalar operation, reg+mem.
Evan Chengb1938262008-05-23 00:37:07 +0000656 def SSrm : SSI<opc, MRMSrcMem, (outs FR32:$dst),
657 (ins FR32:$src1, f32mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000658 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Bill Wendlingddd35322007-05-02 23:11:52 +0000659 [(set FR32:$dst, (OpNode FR32:$src1, (load addr:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +0000660
Dan Gohman20382522007-07-10 00:05:58 +0000661 // Vector operation, reg+reg.
Evan Chengb1938262008-05-23 00:37:07 +0000662 def PSrr : PSI<opc, MRMSrcReg, (outs VR128:$dst),
663 (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000664 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohman20382522007-07-10 00:05:58 +0000665 [(set VR128:$dst, (v4f32 (OpNode VR128:$src1, VR128:$src2)))]> {
666 let isCommutable = Commutable;
667 }
668
669 // Vector operation, reg+mem.
Evan Chengb1938262008-05-23 00:37:07 +0000670 def PSrm : PSI<opc, MRMSrcMem, (outs VR128:$dst),
671 (ins VR128:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000672 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Evan Chengb1938262008-05-23 00:37:07 +0000673 [(set VR128:$dst, (OpNode VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohman20382522007-07-10 00:05:58 +0000674
675 // Intrinsic operation, reg+reg.
Evan Chengb1938262008-05-23 00:37:07 +0000676 def SSrr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst),
677 (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000678 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Evan Cheng236aa8a2009-02-26 03:12:02 +0000679 [(set VR128:$dst, (F32Int VR128:$src1, VR128:$src2))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +0000680
Dan Gohman20382522007-07-10 00:05:58 +0000681 // Intrinsic operation, reg+mem.
Evan Chengb1938262008-05-23 00:37:07 +0000682 def SSrm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst),
683 (ins VR128:$src1, ssmem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000684 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Bill Wendlingddd35322007-05-02 23:11:52 +0000685 [(set VR128:$dst, (F32Int VR128:$src1,
686 sse_load_f32:$src2))]>;
687}
688}
689
690// Arithmetic instructions
Dan Gohman20382522007-07-10 00:05:58 +0000691defm ADD : basic_sse1_fp_binop_rm<0x58, "add", fadd, int_x86_sse_add_ss, 1>;
692defm MUL : basic_sse1_fp_binop_rm<0x59, "mul", fmul, int_x86_sse_mul_ss, 1>;
693defm SUB : basic_sse1_fp_binop_rm<0x5C, "sub", fsub, int_x86_sse_sub_ss>;
694defm DIV : basic_sse1_fp_binop_rm<0x5E, "div", fdiv, int_x86_sse_div_ss>;
Bill Wendlingddd35322007-05-02 23:11:52 +0000695
Dan Gohman20382522007-07-10 00:05:58 +0000696/// sse1_fp_binop_rm - Other SSE1 binops
697///
698/// This multiclass is like basic_sse1_fp_binop_rm, with the addition of
699/// instructions for a full-vector intrinsic form. Operations that map
700/// onto C operators don't use this form since they just use the plain
701/// vector form instead of having a separate vector intrinsic form.
702///
703/// This provides a total of eight "instructions".
704///
Evan Chenge9083d62008-03-05 08:19:16 +0000705let Constraints = "$src1 = $dst" in {
Dan Gohman20382522007-07-10 00:05:58 +0000706multiclass sse1_fp_binop_rm<bits<8> opc, string OpcodeStr,
707 SDNode OpNode,
708 Intrinsic F32Int,
709 Intrinsic V4F32Int,
710 bit Commutable = 0> {
711
712 // Scalar operation, reg+reg.
Evan Cheng64d80e32007-07-19 01:14:50 +0000713 def SSrr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src1, FR32:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000714 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohman20382522007-07-10 00:05:58 +0000715 [(set FR32:$dst, (OpNode FR32:$src1, FR32:$src2))]> {
716 let isCommutable = Commutable;
717 }
718
719 // Scalar operation, reg+mem.
Evan Chengb1938262008-05-23 00:37:07 +0000720 def SSrm : SSI<opc, MRMSrcMem, (outs FR32:$dst),
721 (ins FR32:$src1, f32mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000722 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohman20382522007-07-10 00:05:58 +0000723 [(set FR32:$dst, (OpNode FR32:$src1, (load addr:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +0000724
Dan Gohman20382522007-07-10 00:05:58 +0000725 // Vector operation, reg+reg.
Evan Chengb1938262008-05-23 00:37:07 +0000726 def PSrr : PSI<opc, MRMSrcReg, (outs VR128:$dst),
727 (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000728 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohman20382522007-07-10 00:05:58 +0000729 [(set VR128:$dst, (v4f32 (OpNode VR128:$src1, VR128:$src2)))]> {
730 let isCommutable = Commutable;
731 }
732
733 // Vector operation, reg+mem.
Evan Chengb1938262008-05-23 00:37:07 +0000734 def PSrm : PSI<opc, MRMSrcMem, (outs VR128:$dst),
735 (ins VR128:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000736 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Evan Chengb1938262008-05-23 00:37:07 +0000737 [(set VR128:$dst, (OpNode VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohman20382522007-07-10 00:05:58 +0000738
739 // Intrinsic operation, reg+reg.
Evan Chengb1938262008-05-23 00:37:07 +0000740 def SSrr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst),
741 (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000742 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohman20382522007-07-10 00:05:58 +0000743 [(set VR128:$dst, (F32Int VR128:$src1, VR128:$src2))]> {
744 let isCommutable = Commutable;
745 }
746
747 // Intrinsic operation, reg+mem.
Evan Chengb1938262008-05-23 00:37:07 +0000748 def SSrm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst),
749 (ins VR128:$src1, ssmem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000750 !strconcat(OpcodeStr, "ss\t{$src2, $dst|$dst, $src2}"),
Dan Gohman20382522007-07-10 00:05:58 +0000751 [(set VR128:$dst, (F32Int VR128:$src1,
752 sse_load_f32:$src2))]>;
753
754 // Vector intrinsic operation, reg+reg.
Evan Chengb1938262008-05-23 00:37:07 +0000755 def PSrr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst),
756 (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000757 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Dan Gohman20382522007-07-10 00:05:58 +0000758 [(set VR128:$dst, (V4F32Int VR128:$src1, VR128:$src2))]> {
759 let isCommutable = Commutable;
760 }
761
762 // Vector intrinsic operation, reg+mem.
Evan Chengb1938262008-05-23 00:37:07 +0000763 def PSrm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst),
764 (ins VR128:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000765 !strconcat(OpcodeStr, "ps\t{$src2, $dst|$dst, $src2}"),
Evan Chengb1938262008-05-23 00:37:07 +0000766 [(set VR128:$dst, (V4F32Int VR128:$src1, (memopv4f32 addr:$src2)))]>;
Dan Gohman20382522007-07-10 00:05:58 +0000767}
768}
769
770defm MAX : sse1_fp_binop_rm<0x5F, "max", X86fmax,
771 int_x86_sse_max_ss, int_x86_sse_max_ps>;
772defm MIN : sse1_fp_binop_rm<0x5D, "min", X86fmin,
773 int_x86_sse_min_ss, int_x86_sse_min_ps>;
Bill Wendlingddd35322007-05-02 23:11:52 +0000774
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000775//===----------------------------------------------------------------------===//
Evan Cheng9ab1ac52006-04-14 23:32:40 +0000776// SSE packed FP Instructions
Evan Chengc12e6c42006-03-19 09:38:54 +0000777
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000778// Move Instructions
Eric Christopher44b93ff2009-07-31 20:07:27 +0000779let neverHasSideEffects = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000780def MOVAPSrr : PSI<0x28, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000781 "movaps\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000782let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000783def MOVAPSrm : PSI<0x28, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000784 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +0000785 [(set VR128:$dst, (alignedloadv4f32 addr:$src))]>;
Evan Chengffcb95b2006-02-21 19:13:53 +0000786
Evan Cheng64d80e32007-07-19 01:14:50 +0000787def MOVAPSmr : PSI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000788 "movaps\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +0000789 [(alignedstore (v4f32 VR128:$src), addr:$dst)]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000790
Chris Lattnerf77e0372008-01-11 06:59:07 +0000791let neverHasSideEffects = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000792def MOVUPSrr : PSI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000793 "movups\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000794let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000795def MOVUPSrm : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000796 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +0000797 [(set VR128:$dst, (loadv4f32 addr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000798def MOVUPSmr : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000799 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +0000800 [(store (v4f32 VR128:$src), addr:$dst)]>;
801
802// Intrinsic forms of MOVUPS load and store
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000803let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000804def MOVUPSrm_Int : PSI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000805 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +0000806 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000807def MOVUPSmr_Int : PSI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000808 "movups\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +0000809 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000810
Evan Chenge9083d62008-03-05 08:19:16 +0000811let Constraints = "$src1 = $dst" in {
Dan Gohman32791e02007-06-25 15:44:19 +0000812 let AddedComplexity = 20 in {
813 def MOVLPSrm : PSI<0x12, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +0000814 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000815 "movlps\t{$src2, $dst|$dst, $src2}",
Eric Christopher44b93ff2009-07-31 20:07:27 +0000816 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +0000817 (movlp VR128:$src1,
818 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))))]>;
Dan Gohman32791e02007-06-25 15:44:19 +0000819 def MOVHPSrm : PSI<0x16, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +0000820 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000821 "movhps\t{$src2, $dst|$dst, $src2}",
Eric Christopher44b93ff2009-07-31 20:07:27 +0000822 [(set VR128:$dst,
Nate Begeman0b10b912009-11-07 23:17:15 +0000823 (movlhps VR128:$src1,
Nate Begeman9008ca62009-04-27 18:41:29 +0000824 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2))))))]>;
Dan Gohman32791e02007-06-25 15:44:19 +0000825 } // AddedComplexity
Evan Chenge9083d62008-03-05 08:19:16 +0000826} // Constraints = "$src1 = $dst"
Evan Cheng4fcb9222006-03-28 02:43:26 +0000827
Evan Chengb70ea0b2008-05-10 00:59:18 +0000828
Nate Begeman7cdba6d2010-02-12 01:10:45 +0000829def : Pat<(movlhps VR128:$src1, (bc_v4i32 (v2i64 (X86vzload addr:$src2)))),
Chris Lattner3485b512010-03-08 18:57:56 +0000830 (MOVHPSrm (v4i32 VR128:$src1), addr:$src2)>;
Nate Begeman7cdba6d2010-02-12 01:10:45 +0000831
Evan Cheng64d80e32007-07-19 01:14:50 +0000832def MOVLPSmr : PSI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000833 "movlps\t{$src, $dst|$dst, $src}",
Evan Cheng664ade72006-04-07 21:20:58 +0000834 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
Evan Cheng015188f2006-06-15 08:14:54 +0000835 (iPTR 0))), addr:$dst)]>;
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000836
Evan Cheng664ade72006-04-07 21:20:58 +0000837// v2f64 extract element 1 is always custom lowered to unpack high to low
838// and extract element 0 so the non-store version isn't too horrible.
Evan Cheng64d80e32007-07-19 01:14:50 +0000839def MOVHPSmr : PSI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000840 "movhps\t{$src, $dst|$dst, $src}",
Evan Cheng664ade72006-04-07 21:20:58 +0000841 [(store (f64 (vector_extract
Nate Begeman9008ca62009-04-27 18:41:29 +0000842 (unpckh (bc_v2f64 (v4f32 VR128:$src)),
843 (undef)), (iPTR 0))), addr:$dst)]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000844
Evan Chenge9083d62008-03-05 08:19:16 +0000845let Constraints = "$src1 = $dst" in {
Evan Chengb7a75a52008-09-26 23:41:32 +0000846let AddedComplexity = 20 in {
Evan Cheng0af934e2009-05-12 20:17:52 +0000847def MOVLHPSrr : PSI<0x16, MRMSrcReg, (outs VR128:$dst),
848 (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000849 "movlhps\t{$src2, $dst|$dst, $src2}",
Evan Cheng4fcb9222006-03-28 02:43:26 +0000850 [(set VR128:$dst,
Nate Begeman0b10b912009-11-07 23:17:15 +0000851 (v4f32 (movlhps VR128:$src1, VR128:$src2)))]>;
Evan Cheng2c0dbd02006-03-24 02:58:06 +0000852
Evan Cheng0af934e2009-05-12 20:17:52 +0000853def MOVHLPSrr : PSI<0x12, MRMSrcReg, (outs VR128:$dst),
854 (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000855 "movhlps\t{$src2, $dst|$dst, $src2}",
Evan Cheng4fcb9222006-03-28 02:43:26 +0000856 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +0000857 (v4f32 (movhlps VR128:$src1, VR128:$src2)))]>;
Evan Cheng2dadaea2006-04-19 20:37:34 +0000858} // AddedComplexity
Evan Chenge9083d62008-03-05 08:19:16 +0000859} // Constraints = "$src1 = $dst"
Bill Wendlingddd35322007-05-02 23:11:52 +0000860
Nate Begemanec8eee22009-04-29 22:47:44 +0000861let AddedComplexity = 20 in {
Nate Begeman9008ca62009-04-27 18:41:29 +0000862def : Pat<(v4f32 (movddup VR128:$src, (undef))),
Chris Lattner3485b512010-03-08 18:57:56 +0000863 (MOVLHPSrr (v4f32 VR128:$src), (v4f32 VR128:$src))>;
Nate Begemanec8eee22009-04-29 22:47:44 +0000864def : Pat<(v2i64 (movddup VR128:$src, (undef))),
Chris Lattner3485b512010-03-08 18:57:56 +0000865 (MOVLHPSrr (v2i64 VR128:$src), (v2i64 VR128:$src))>;
Nate Begemanec8eee22009-04-29 22:47:44 +0000866}
Evan Cheng0b457f02008-09-25 20:50:48 +0000867
Bill Wendlingddd35322007-05-02 23:11:52 +0000868
869
Dan Gohman20382522007-07-10 00:05:58 +0000870// Arithmetic
871
872/// sse1_fp_unop_rm - SSE1 unops come in both scalar and vector forms.
Bill Wendlingddd35322007-05-02 23:11:52 +0000873///
Dan Gohman20382522007-07-10 00:05:58 +0000874/// In addition, we also have a special variant of the scalar form here to
875/// represent the associated intrinsic operation. This form is unlike the
876/// plain scalar form, in that it takes an entire vector (instead of a
877/// scalar) and leaves the top elements undefined.
878///
879/// And, we have a special variant form for a full-vector intrinsic form.
880///
881/// These four forms can each have a reg or a mem operand, so there are a
882/// total of eight "instructions".
883///
884multiclass sse1_fp_unop_rm<bits<8> opc, string OpcodeStr,
885 SDNode OpNode,
886 Intrinsic F32Int,
887 Intrinsic V4F32Int,
888 bit Commutable = 0> {
889 // Scalar operation, reg.
Evan Cheng64d80e32007-07-19 01:14:50 +0000890 def SSr : SSI<opc, MRMSrcReg, (outs FR32:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000891 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +0000892 [(set FR32:$dst, (OpNode FR32:$src))]> {
Bill Wendlingddd35322007-05-02 23:11:52 +0000893 let isCommutable = Commutable;
894 }
895
Dan Gohman20382522007-07-10 00:05:58 +0000896 // Scalar operation, mem.
Evan Cheng400073d2009-12-18 07:40:29 +0000897 def SSm : I<opc, MRMSrcMem, (outs FR32:$dst), (ins f32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000898 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Evan Cheng400073d2009-12-18 07:40:29 +0000899 [(set FR32:$dst, (OpNode (load addr:$src)))]>, XS,
Evan Chengb1f49812009-12-22 17:47:23 +0000900 Requires<[HasSSE1, OptForSize]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +0000901
Dan Gohman20382522007-07-10 00:05:58 +0000902 // Vector operation, reg.
Evan Cheng64d80e32007-07-19 01:14:50 +0000903 def PSr : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000904 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +0000905 [(set VR128:$dst, (v4f32 (OpNode VR128:$src)))]> {
906 let isCommutable = Commutable;
Bill Wendlingddd35322007-05-02 23:11:52 +0000907 }
908
Dan Gohman20382522007-07-10 00:05:58 +0000909 // Vector operation, mem.
Evan Cheng64d80e32007-07-19 01:14:50 +0000910 def PSm : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000911 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohman4106f372007-07-18 20:23:34 +0000912 [(set VR128:$dst, (OpNode (memopv4f32 addr:$src)))]>;
Dan Gohman20382522007-07-10 00:05:58 +0000913
914 // Intrinsic operation, reg.
Evan Cheng64d80e32007-07-19 01:14:50 +0000915 def SSr_Int : SSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000916 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +0000917 [(set VR128:$dst, (F32Int VR128:$src))]> {
918 let isCommutable = Commutable;
919 }
920
921 // Intrinsic operation, mem.
Evan Cheng64d80e32007-07-19 01:14:50 +0000922 def SSm_Int : SSI<opc, MRMSrcMem, (outs VR128:$dst), (ins ssmem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000923 !strconcat(OpcodeStr, "ss\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +0000924 [(set VR128:$dst, (F32Int sse_load_f32:$src))]>;
925
926 // Vector intrinsic operation, reg
Evan Cheng64d80e32007-07-19 01:14:50 +0000927 def PSr_Int : PSI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000928 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +0000929 [(set VR128:$dst, (V4F32Int VR128:$src))]> {
930 let isCommutable = Commutable;
931 }
932
933 // Vector intrinsic operation, mem
Dan Gohmanf3372d12007-08-02 21:06:40 +0000934 def PSm_Int : PSI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000935 !strconcat(OpcodeStr, "ps\t{$src, $dst|$dst, $src}"),
Evan Chengb1938262008-05-23 00:37:07 +0000936 [(set VR128:$dst, (V4F32Int (memopv4f32 addr:$src)))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +0000937}
938
Dan Gohman20382522007-07-10 00:05:58 +0000939// Square root.
940defm SQRT : sse1_fp_unop_rm<0x51, "sqrt", fsqrt,
941 int_x86_sse_sqrt_ss, int_x86_sse_sqrt_ps>;
942
943// Reciprocal approximations. Note that these typically require refinement
944// in order to obtain suitable precision.
945defm RSQRT : sse1_fp_unop_rm<0x52, "rsqrt", X86frsqrt,
946 int_x86_sse_rsqrt_ss, int_x86_sse_rsqrt_ps>;
947defm RCP : sse1_fp_unop_rm<0x53, "rcp", X86frcp,
948 int_x86_sse_rcp_ss, int_x86_sse_rcp_ps>;
949
Bill Wendlingddd35322007-05-02 23:11:52 +0000950// Logical
Evan Chenge9083d62008-03-05 08:19:16 +0000951let Constraints = "$src1 = $dst" in {
Bill Wendlingddd35322007-05-02 23:11:52 +0000952 let isCommutable = 1 in {
953 def ANDPSrr : PSI<0x54, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +0000954 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000955 "andps\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +0000956 [(set VR128:$dst, (v2i64
957 (and VR128:$src1, VR128:$src2)))]>;
958 def ORPSrr : PSI<0x56, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +0000959 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000960 "orps\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +0000961 [(set VR128:$dst, (v2i64
962 (or VR128:$src1, VR128:$src2)))]>;
963 def XORPSrr : PSI<0x57, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +0000964 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000965 "xorps\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +0000966 [(set VR128:$dst, (v2i64
967 (xor VR128:$src1, VR128:$src2)))]>;
968 }
969
970 def ANDPSrm : PSI<0x54, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +0000971 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000972 "andps\t{$src2, $dst|$dst, $src2}",
Evan Cheng31d3a652007-07-19 23:34:10 +0000973 [(set VR128:$dst, (and (bc_v2i64 (v4f32 VR128:$src1)),
974 (memopv2i64 addr:$src2)))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +0000975 def ORPSrm : PSI<0x56, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +0000976 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000977 "orps\t{$src2, $dst|$dst, $src2}",
Evan Cheng31d3a652007-07-19 23:34:10 +0000978 [(set VR128:$dst, (or (bc_v2i64 (v4f32 VR128:$src1)),
979 (memopv2i64 addr:$src2)))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +0000980 def XORPSrm : PSI<0x57, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +0000981 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000982 "xorps\t{$src2, $dst|$dst, $src2}",
Evan Cheng31d3a652007-07-19 23:34:10 +0000983 [(set VR128:$dst, (xor (bc_v2i64 (v4f32 VR128:$src1)),
984 (memopv2i64 addr:$src2)))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +0000985 def ANDNPSrr : PSI<0x55, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +0000986 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000987 "andnps\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +0000988 [(set VR128:$dst,
989 (v2i64 (and (xor VR128:$src1,
990 (bc_v2i64 (v4i32 immAllOnesV))),
991 VR128:$src2)))]>;
992 def ANDNPSrm : PSI<0x55, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +0000993 (outs VR128:$dst), (ins VR128:$src1,f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000994 "andnps\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +0000995 [(set VR128:$dst,
Evan Cheng31d3a652007-07-19 23:34:10 +0000996 (v2i64 (and (xor (bc_v2i64 (v4f32 VR128:$src1)),
Bill Wendlingddd35322007-05-02 23:11:52 +0000997 (bc_v2i64 (v4i32 immAllOnesV))),
Evan Cheng31d3a652007-07-19 23:34:10 +0000998 (memopv2i64 addr:$src2))))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +0000999}
1000
Evan Chenge9083d62008-03-05 08:19:16 +00001001let Constraints = "$src1 = $dst" in {
Eric Christopher44b93ff2009-07-31 20:07:27 +00001002 def CMPPSrri : PSIi8<0xC2, MRMSrcReg,
Nate Begemanc2616e42008-05-12 20:34:32 +00001003 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
1004 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
1005 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
1006 VR128:$src, imm:$cc))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00001007 def CMPPSrmi : PSIi8<0xC2, MRMSrcMem,
Nate Begemanc2616e42008-05-12 20:34:32 +00001008 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, SSECC:$cc),
1009 "cmp${cc}ps\t{$src, $dst|$dst, $src}",
1010 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
Evan Chengb1938262008-05-23 00:37:07 +00001011 (memop addr:$src), imm:$cc))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001012}
Nate Begeman30a0de92008-07-17 16:51:19 +00001013def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), VR128:$src2, imm:$cc)),
Chris Lattner3485b512010-03-08 18:57:56 +00001014 (CMPPSrri (v4f32 VR128:$src1), (v4f32 VR128:$src2), imm:$cc)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00001015def : Pat<(v4i32 (X86cmpps (v4f32 VR128:$src1), (memop addr:$src2), imm:$cc)),
Chris Lattner3485b512010-03-08 18:57:56 +00001016 (CMPPSrmi (v4f32 VR128:$src1), addr:$src2, imm:$cc)>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001017
1018// Shuffle and unpack instructions
Evan Chenge9083d62008-03-05 08:19:16 +00001019let Constraints = "$src1 = $dst" in {
Bill Wendlingddd35322007-05-02 23:11:52 +00001020 let isConvertibleToThreeAddress = 1 in // Convert to pshufd
Eric Christopher44b93ff2009-07-31 20:07:27 +00001021 def SHUFPSrri : PSIi8<0xC6, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00001022 (outs VR128:$dst), (ins VR128:$src1,
Nate Begeman9008ca62009-04-27 18:41:29 +00001023 VR128:$src2, i8imm:$src3),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001024 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001025 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00001026 (v4f32 (shufp:$src3 VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00001027 def SHUFPSrmi : PSIi8<0xC6, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001028 (outs VR128:$dst), (ins VR128:$src1,
Nate Begeman9008ca62009-04-27 18:41:29 +00001029 f128mem:$src2, i8imm:$src3),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001030 "shufps\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001031 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00001032 (v4f32 (shufp:$src3
1033 VR128:$src1, (memopv4f32 addr:$src2))))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001034
1035 let AddedComplexity = 10 in {
Eric Christopher44b93ff2009-07-31 20:07:27 +00001036 def UNPCKHPSrr : PSI<0x15, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00001037 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001038 "unpckhps\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001039 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00001040 (v4f32 (unpckh VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00001041 def UNPCKHPSrm : PSI<0x15, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001042 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001043 "unpckhps\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001044 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00001045 (v4f32 (unpckh VR128:$src1,
1046 (memopv4f32 addr:$src2))))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001047
Eric Christopher44b93ff2009-07-31 20:07:27 +00001048 def UNPCKLPSrr : PSI<0x14, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00001049 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001050 "unpcklps\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001051 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00001052 (v4f32 (unpckl VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00001053 def UNPCKLPSrm : PSI<0x14, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001054 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001055 "unpcklps\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001056 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00001057 (unpckl VR128:$src1, (memopv4f32 addr:$src2)))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001058 } // AddedComplexity
Evan Chenge9083d62008-03-05 08:19:16 +00001059} // Constraints = "$src1 = $dst"
Bill Wendlingddd35322007-05-02 23:11:52 +00001060
1061// Mask creation
Evan Cheng64d80e32007-07-19 01:14:50 +00001062def MOVMSKPSrr : PSI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001063 "movmskps\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001064 [(set GR32:$dst, (int_x86_sse_movmsk_ps VR128:$src))]>;
Evan Cheng8a0b2da2009-05-28 18:55:28 +00001065def MOVMSKPDrr : PDI<0x50, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001066 "movmskpd\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001067 [(set GR32:$dst, (int_x86_sse2_movmsk_pd VR128:$src))]>;
1068
Evan Cheng27b7db52008-03-08 00:58:38 +00001069// Prefetch intrinsic.
1070def PREFETCHT0 : PSI<0x18, MRM1m, (outs), (ins i8mem:$src),
1071 "prefetcht0\t$src", [(prefetch addr:$src, imm, (i32 3))]>;
1072def PREFETCHT1 : PSI<0x18, MRM2m, (outs), (ins i8mem:$src),
1073 "prefetcht1\t$src", [(prefetch addr:$src, imm, (i32 2))]>;
1074def PREFETCHT2 : PSI<0x18, MRM3m, (outs), (ins i8mem:$src),
1075 "prefetcht2\t$src", [(prefetch addr:$src, imm, (i32 1))]>;
1076def PREFETCHNTA : PSI<0x18, MRM0m, (outs), (ins i8mem:$src),
1077 "prefetchnta\t$src", [(prefetch addr:$src, imm, (i32 0))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001078
1079// Non-temporal stores
David Greene8939b0d2010-02-16 20:50:18 +00001080def MOVNTPSmr_Int : PSI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001081 "movntps\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001082 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>;
1083
David Greene8939b0d2010-02-16 20:50:18 +00001084let AddedComplexity = 400 in { // Prefer non-temporal versions
1085def MOVNTPSmr : PSI<0x2B, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
1086 "movntps\t{$src, $dst|$dst, $src}",
1087 [(alignednontemporalstore (v4f32 VR128:$src), addr:$dst)]>;
1088
1089def MOVNTDQ_64mr : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
1090 "movntdq\t{$src, $dst|$dst, $src}",
1091 [(alignednontemporalstore (v2f64 VR128:$src), addr:$dst)]>;
1092
David Greene8939b0d2010-02-16 20:50:18 +00001093def MOVNTImr : I<0xC3, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
1094 "movnti\t{$src, $dst|$dst, $src}",
1095 [(nontemporalstore (i32 GR32:$src), addr:$dst)]>,
1096 TB, Requires<[HasSSE2]>;
1097
1098def MOVNTI_64mr : RI<0xC3, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
1099 "movnti\t{$src, $dst|$dst, $src}",
1100 [(nontemporalstore (i64 GR64:$src), addr:$dst)]>,
1101 TB, Requires<[HasSSE2]>;
1102}
1103
Bill Wendlingddd35322007-05-02 23:11:52 +00001104// Load, store, and memory fence
Evan Chengbc9be212009-05-27 18:38:01 +00001105def SFENCE : PSI<0xAE, MRM7r, (outs), (ins), "sfence", [(int_x86_sse_sfence)]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001106
1107// MXCSR register
Evan Cheng64d80e32007-07-19 01:14:50 +00001108def LDMXCSR : PSI<0xAE, MRM2m, (outs), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001109 "ldmxcsr\t$src", [(int_x86_sse_ldmxcsr addr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001110def STMXCSR : PSI<0xAE, MRM3m, (outs), (ins i32mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001111 "stmxcsr\t$dst", [(int_x86_sse_stmxcsr addr:$dst)]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001112
1113// Alias instructions that map zero vector to pxor / xorp* for sse.
Dan Gohman15511cf2008-12-03 18:15:48 +00001114// We set canFoldAsLoad because this can be converted to a constant-pool
Dan Gohman62c939d2008-12-03 05:21:24 +00001115// load of an all-zeros value if folding it would be beneficial.
Chris Lattner28c1d292010-02-05 21:30:49 +00001116// FIXME: Change encoding to pseudo!
Daniel Dunbar7417b762009-08-11 22:17:52 +00001117let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00001118 isCodeGenOnly = 1 in {
1119def V_SET0PS : PSI<0x57, MRMInitReg, (outs VR128:$dst), (ins), "",
1120 [(set VR128:$dst, (v4f32 immAllZerosV))]>;
1121def V_SET0PD : PDI<0x57, MRMInitReg, (outs VR128:$dst), (ins), "",
1122 [(set VR128:$dst, (v2f64 immAllZerosV))]>;
1123let ExeDomain = SSEPackedInt in
1124def V_SET0PI : PDI<0xEF, MRMInitReg, (outs VR128:$dst), (ins), "",
Chris Lattner8a594482007-11-25 00:24:49 +00001125 [(set VR128:$dst, (v4i32 immAllZerosV))]>;
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00001126}
Bill Wendlingddd35322007-05-02 23:11:52 +00001127
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00001128def : Pat<(v2i64 immAllZerosV), (V_SET0PI)>;
1129def : Pat<(v8i16 immAllZerosV), (V_SET0PI)>;
1130def : Pat<(v16i8 immAllZerosV), (V_SET0PI)>;
Evan Chengc8e3b142008-03-12 07:02:50 +00001131
Dan Gohman874cada2010-02-28 00:17:42 +00001132def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (iPTR 0))),
1133 (f32 (EXTRACT_SUBREG (v4f32 VR128:$src), x86_subreg_ss))>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001134
Eric Christopher44b93ff2009-07-31 20:07:27 +00001135//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00001136// SSE2 Instructions
Eric Christopher44b93ff2009-07-31 20:07:27 +00001137//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00001138
Dan Gohman874cada2010-02-28 00:17:42 +00001139// Move Instructions. Register-to-register movsd is not used for FR64
1140// register copies because it's a partial register update; FsMOVAPDrr is
1141// used instead. Register-to-register movsd is not modeled as an INSERT_SUBREG
1142// because INSERT_SUBREG requires that the insert be implementable in terms of
1143// a copy, and just mentioned, we don't use movsd for copies.
1144let Constraints = "$src1 = $dst" in
1145def MOVSDrr : SDI<0x10, MRMSrcReg,
1146 (outs VR128:$dst), (ins VR128:$src1, FR64:$src2),
1147 "movsd\t{$src2, $dst|$dst, $src2}",
Chris Lattner3d005782010-03-15 05:53:30 +00001148 [(set (v2f64 VR128:$dst),
Dan Gohman874cada2010-02-28 00:17:42 +00001149 (movl VR128:$src1, (scalar_to_vector FR64:$src2)))]>;
1150
1151// Extract the low 64-bit value from one vector and insert it into another.
1152let AddedComplexity = 15 in
1153def : Pat<(v2f64 (movl VR128:$src1, VR128:$src2)),
Chris Lattner3485b512010-03-08 18:57:56 +00001154 (MOVSDrr (v2f64 VR128:$src1),
Dan Gohman874cada2010-02-28 00:17:42 +00001155 (EXTRACT_SUBREG (v2f64 VR128:$src2), x86_subreg_sd))>;
1156
1157// Implicitly promote a 64-bit scalar to a vector.
1158def : Pat<(v2f64 (scalar_to_vector FR64:$src)),
1159 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), FR64:$src, x86_subreg_sd)>;
1160
1161// Loading from memory automatically zeroing upper bits.
1162let canFoldAsLoad = 1, isReMaterializable = 1, AddedComplexity = 20 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001163def MOVSDrm : SDI<0x10, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001164 "movsd\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001165 [(set FR64:$dst, (loadf64 addr:$src))]>;
Dan Gohman874cada2010-02-28 00:17:42 +00001166
1167// MOVSDrm zeros the high parts of the register; represent this
1168// with SUBREG_TO_REG.
1169let AddedComplexity = 20 in {
1170def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector (loadf64 addr:$src))))),
1171 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), x86_subreg_sd)>;
1172def : Pat<(v2f64 (scalar_to_vector (loadf64 addr:$src))),
1173 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), x86_subreg_sd)>;
1174def : Pat<(v2f64 (X86vzmovl (loadv2f64 addr:$src))),
1175 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), x86_subreg_sd)>;
1176def : Pat<(v2f64 (X86vzmovl (bc_v2f64 (loadv4f32 addr:$src)))),
1177 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), x86_subreg_sd)>;
1178def : Pat<(v2f64 (X86vzload addr:$src)),
1179 (SUBREG_TO_REG (i64 0), (MOVSDrm addr:$src), x86_subreg_sd)>;
1180}
1181
1182// Store scalar value to memory.
Evan Cheng64d80e32007-07-19 01:14:50 +00001183def MOVSDmr : SDI<0x11, MRMDestMem, (outs), (ins f64mem:$dst, FR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001184 "movsd\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001185 [(store FR64:$src, addr:$dst)]>;
1186
Dan Gohman874cada2010-02-28 00:17:42 +00001187// Extract and store.
1188def : Pat<(store (f64 (vector_extract (v2f64 VR128:$src), (iPTR 0))),
1189 addr:$dst),
1190 (MOVSDmr addr:$dst,
1191 (EXTRACT_SUBREG (v2f64 VR128:$src), x86_subreg_sd))>;
1192
Bill Wendlingddd35322007-05-02 23:11:52 +00001193// Conversion instructions
Evan Cheng64d80e32007-07-19 01:14:50 +00001194def CVTTSD2SIrr : SDI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins FR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001195 "cvttsd2si\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001196 [(set GR32:$dst, (fp_to_sint FR64:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001197def CVTTSD2SIrm : SDI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001198 "cvttsd2si\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001199 [(set GR32:$dst, (fp_to_sint (loadf64 addr:$src)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001200def CVTSD2SSrr : SDI<0x5A, MRMSrcReg, (outs FR32:$dst), (ins FR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001201 "cvtsd2ss\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001202 [(set FR32:$dst, (fround FR64:$src))]>;
Evan Cheng400073d2009-12-18 07:40:29 +00001203def CVTSD2SSrm : I<0x5A, MRMSrcMem, (outs FR32:$dst), (ins f64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001204 "cvtsd2ss\t{$src, $dst|$dst, $src}",
Evan Cheng400073d2009-12-18 07:40:29 +00001205 [(set FR32:$dst, (fround (loadf64 addr:$src)))]>, XD,
Evan Chengb1f49812009-12-22 17:47:23 +00001206 Requires<[HasSSE2, OptForSize]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001207def CVTSI2SDrr : SDI<0x2A, MRMSrcReg, (outs FR64:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001208 "cvtsi2sd\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001209 [(set FR64:$dst, (sint_to_fp GR32:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001210def CVTSI2SDrm : SDI<0x2A, MRMSrcMem, (outs FR64:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001211 "cvtsi2sd\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001212 [(set FR64:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
1213
Sean Callanan5ab94032009-09-16 01:13:52 +00001214def CVTPD2DQrm : S3DI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1215 "cvtpd2dq\t{$src, $dst|$dst, $src}", []>;
1216def CVTPD2DQrr : S3DI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1217 "cvtpd2dq\t{$src, $dst|$dst, $src}", []>;
1218def CVTDQ2PDrm : S3SI<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1219 "cvtdq2pd\t{$src, $dst|$dst, $src}", []>;
1220def CVTDQ2PDrr : S3SI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1221 "cvtdq2pd\t{$src, $dst|$dst, $src}", []>;
1222def CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1223 "cvtps2dq\t{$src, $dst|$dst, $src}", []>;
1224def CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1225 "cvtps2dq\t{$src, $dst|$dst, $src}", []>;
1226def CVTDQ2PSrr : PSI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1227 "cvtdq2ps\t{$src, $dst|$dst, $src}", []>;
1228def CVTDQ2PSrm : PSI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1229 "cvtdq2ps\t{$src, $dst|$dst, $src}", []>;
1230def COMISDrr: PDI<0x2F, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
1231 "comisd\t{$src2, $src1|$src1, $src2}", []>;
1232def COMISDrm: PDI<0x2F, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
1233 "comisd\t{$src2, $src1|$src1, $src2}", []>;
1234
Bill Wendlingddd35322007-05-02 23:11:52 +00001235// SSE2 instructions with XS prefix
Evan Cheng64d80e32007-07-19 01:14:50 +00001236def CVTSS2SDrr : I<0x5A, MRMSrcReg, (outs FR64:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001237 "cvtss2sd\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001238 [(set FR64:$dst, (fextend FR32:$src))]>, XS,
1239 Requires<[HasSSE2]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001240def CVTSS2SDrm : I<0x5A, MRMSrcMem, (outs FR64:$dst), (ins f32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001241 "cvtss2sd\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001242 [(set FR64:$dst, (extloadf32 addr:$src))]>, XS,
Evan Chengb1f49812009-12-22 17:47:23 +00001243 Requires<[HasSSE2, OptForSize]>;
Evan Cheng400073d2009-12-18 07:40:29 +00001244
1245def : Pat<(extloadf32 addr:$src),
Dan Gohman874cada2010-02-28 00:17:42 +00001246 (CVTSS2SDrr (MOVSSrm addr:$src))>,
1247 Requires<[HasSSE2, OptForSpeed]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001248
1249// Match intrinsics which expect XMM operand(s).
Evan Cheng64d80e32007-07-19 01:14:50 +00001250def Int_CVTSD2SIrr : SDI<0x2D, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001251 "cvtsd2si\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001252 [(set GR32:$dst, (int_x86_sse2_cvtsd2si VR128:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001253def Int_CVTSD2SIrm : SDI<0x2D, MRMSrcMem, (outs GR32:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001254 "cvtsd2si\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001255 [(set GR32:$dst, (int_x86_sse2_cvtsd2si
1256 (load addr:$src)))]>;
1257
Dale Johannesenc7842082007-10-30 22:15:38 +00001258// Match intrinisics which expect MM and XMM operand(s).
1259def Int_CVTPD2PIrr : PDI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
1260 "cvtpd2pi\t{$src, $dst|$dst, $src}",
1261 [(set VR64:$dst, (int_x86_sse_cvtpd2pi VR128:$src))]>;
1262def Int_CVTPD2PIrm : PDI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f128mem:$src),
1263 "cvtpd2pi\t{$src, $dst|$dst, $src}",
Eric Christopher44b93ff2009-07-31 20:07:27 +00001264 [(set VR64:$dst, (int_x86_sse_cvtpd2pi
Evan Chengb1938262008-05-23 00:37:07 +00001265 (memop addr:$src)))]>;
Dale Johannesenc7842082007-10-30 22:15:38 +00001266def Int_CVTTPD2PIrr: PDI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
1267 "cvttpd2pi\t{$src, $dst|$dst, $src}",
1268 [(set VR64:$dst, (int_x86_sse_cvttpd2pi VR128:$src))]>;
1269def Int_CVTTPD2PIrm: PDI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f128mem:$src),
1270 "cvttpd2pi\t{$src, $dst|$dst, $src}",
Eric Christopher44b93ff2009-07-31 20:07:27 +00001271 [(set VR64:$dst, (int_x86_sse_cvttpd2pi
Evan Chengb1938262008-05-23 00:37:07 +00001272 (memop addr:$src)))]>;
Dale Johannesenc7842082007-10-30 22:15:38 +00001273def Int_CVTPI2PDrr : PDI<0x2A, MRMSrcReg, (outs VR128:$dst), (ins VR64:$src),
1274 "cvtpi2pd\t{$src, $dst|$dst, $src}",
1275 [(set VR128:$dst, (int_x86_sse_cvtpi2pd VR64:$src))]>;
1276def Int_CVTPI2PDrm : PDI<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
1277 "cvtpi2pd\t{$src, $dst|$dst, $src}",
Eric Christopher44b93ff2009-07-31 20:07:27 +00001278 [(set VR128:$dst, (int_x86_sse_cvtpi2pd
Dale Johannesenc7842082007-10-30 22:15:38 +00001279 (load addr:$src)))]>;
1280
Bill Wendlingddd35322007-05-02 23:11:52 +00001281// Aliases for intrinsics
Evan Cheng64d80e32007-07-19 01:14:50 +00001282def Int_CVTTSD2SIrr : SDI<0x2C, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001283 "cvttsd2si\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001284 [(set GR32:$dst,
1285 (int_x86_sse2_cvttsd2si VR128:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001286def Int_CVTTSD2SIrm : SDI<0x2C, MRMSrcMem, (outs GR32:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001287 "cvttsd2si\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001288 [(set GR32:$dst, (int_x86_sse2_cvttsd2si
1289 (load addr:$src)))]>;
1290
1291// Comparison instructions
Evan Chenge9083d62008-03-05 08:19:16 +00001292let Constraints = "$src1 = $dst", neverHasSideEffects = 1 in {
Eric Christopher44b93ff2009-07-31 20:07:27 +00001293 def CMPSDrr : SDIi8<0xC2, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00001294 (outs FR64:$dst), (ins FR64:$src1, FR64:$src, SSECC:$cc),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001295 "cmp${cc}sd\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerf77e0372008-01-11 06:59:07 +00001296let mayLoad = 1 in
Eric Christopher44b93ff2009-07-31 20:07:27 +00001297 def CMPSDrm : SDIi8<0xC2, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001298 (outs FR64:$dst), (ins FR64:$src1, f64mem:$src, SSECC:$cc),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001299 "cmp${cc}sd\t{$src, $dst|$dst, $src}", []>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001300}
1301
Evan Cheng0488db92007-09-25 01:57:46 +00001302let Defs = [EFLAGS] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001303def UCOMISDrr: PDI<0x2E, MRMSrcReg, (outs), (ins FR64:$src1, FR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001304 "ucomisd\t{$src2, $src1|$src1, $src2}",
Chris Lattnere3486a42010-03-19 00:01:11 +00001305 [(set EFLAGS, (X86cmp FR64:$src1, FR64:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001306def UCOMISDrm: PDI<0x2E, MRMSrcMem, (outs), (ins FR64:$src1, f64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001307 "ucomisd\t{$src2, $src1|$src1, $src2}",
Chris Lattnere3486a42010-03-19 00:01:11 +00001308 [(set EFLAGS, (X86cmp FR64:$src1, (loadf64 addr:$src2)))]>;
Dan Gohmanb1347092009-01-09 02:27:34 +00001309} // Defs = [EFLAGS]
Evan Cheng0488db92007-09-25 01:57:46 +00001310
Bill Wendlingddd35322007-05-02 23:11:52 +00001311// Aliases to match intrinsics which expect XMM operand(s).
Evan Chenge9083d62008-03-05 08:19:16 +00001312let Constraints = "$src1 = $dst" in {
Eric Christopher44b93ff2009-07-31 20:07:27 +00001313 def Int_CMPSDrr : SDIi8<0xC2, MRMSrcReg,
Sean Callanan108934c2009-12-18 00:01:26 +00001314 (outs VR128:$dst),
1315 (ins VR128:$src1, VR128:$src, SSECC:$cc),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001316 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001317 [(set VR128:$dst, (int_x86_sse2_cmp_sd VR128:$src1,
1318 VR128:$src, imm:$cc))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00001319 def Int_CMPSDrm : SDIi8<0xC2, MRMSrcMem,
Sean Callanan108934c2009-12-18 00:01:26 +00001320 (outs VR128:$dst),
1321 (ins VR128:$src1, f64mem:$src, SSECC:$cc),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001322 "cmp${cc}sd\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001323 [(set VR128:$dst, (int_x86_sse2_cmp_sd VR128:$src1,
1324 (load addr:$src), imm:$cc))]>;
1325}
1326
Evan Cheng0488db92007-09-25 01:57:46 +00001327let Defs = [EFLAGS] in {
Evan Cheng64d80e32007-07-19 01:14:50 +00001328def Int_UCOMISDrr: PDI<0x2E, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001329 "ucomisd\t{$src2, $src1|$src1, $src2}",
Chris Lattnere3486a42010-03-19 00:01:11 +00001330 [(set EFLAGS, (X86ucomi (v2f64 VR128:$src1),
1331 VR128:$src2))]>;
Evan Chenge5f62042007-09-29 00:00:36 +00001332def Int_UCOMISDrm: PDI<0x2E, MRMSrcMem, (outs),(ins VR128:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001333 "ucomisd\t{$src2, $src1|$src1, $src2}",
Chris Lattnere3486a42010-03-19 00:01:11 +00001334 [(set EFLAGS, (X86ucomi (v2f64 VR128:$src1),
1335 (load addr:$src2)))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001336
Evan Cheng64d80e32007-07-19 01:14:50 +00001337def Int_COMISDrr: PDI<0x2F, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001338 "comisd\t{$src2, $src1|$src1, $src2}",
Chris Lattnere3486a42010-03-19 00:01:11 +00001339 [(set EFLAGS, (X86comi (v2f64 VR128:$src1),
1340 VR128:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001341def Int_COMISDrm: PDI<0x2F, MRMSrcMem, (outs), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001342 "comisd\t{$src2, $src1|$src1, $src2}",
Chris Lattnere3486a42010-03-19 00:01:11 +00001343 [(set EFLAGS, (X86comi (v2f64 VR128:$src1),
1344 (load addr:$src2)))]>;
Dan Gohmanb1347092009-01-09 02:27:34 +00001345} // Defs = [EFLAGS]
Evan Cheng0488db92007-09-25 01:57:46 +00001346
Eric Christopher44b93ff2009-07-31 20:07:27 +00001347// Aliases of packed SSE2 instructions for scalar use. These all have names
1348// that start with 'Fs'.
Bill Wendlingddd35322007-05-02 23:11:52 +00001349
1350// Alias instructions that map fld0 to pxor for sse.
Dan Gohman4a0b3e12009-09-21 18:30:38 +00001351let isReMaterializable = 1, isAsCheapAsAMove = 1, isCodeGenOnly = 1,
1352 canFoldAsLoad = 1 in
Chris Lattnerbe1778f2010-02-05 21:34:18 +00001353def FsFLD0SD : I<0xEF, MRMInitReg, (outs FR64:$dst), (ins), "",
1354 [(set FR64:$dst, fpimm0)]>,
Bill Wendlingddd35322007-05-02 23:11:52 +00001355 Requires<[HasSSE2]>, TB, OpSize;
1356
Dan Gohman32791e02007-06-25 15:44:19 +00001357// Alias instruction to do FR64 reg-to-reg copy using movapd. Upper bits are
Bill Wendlingddd35322007-05-02 23:11:52 +00001358// disregarded.
Chris Lattnerba7e7562008-01-10 07:59:24 +00001359let neverHasSideEffects = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001360def FsMOVAPDrr : PDI<0x28, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001361 "movapd\t{$src, $dst|$dst, $src}", []>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001362
Dan Gohman32791e02007-06-25 15:44:19 +00001363// Alias instruction to load FR64 from f128mem using movapd. Upper bits are
Bill Wendlingddd35322007-05-02 23:11:52 +00001364// disregarded.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001365let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001366def FsMOVAPDrm : PDI<0x28, MRMSrcMem, (outs FR64:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001367 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohmand3006222007-07-27 17:16:43 +00001368 [(set FR64:$dst, (alignedloadfsf64 addr:$src))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001369
1370// Alias bitwise logical operations using SSE logical ops on packed FP values.
Evan Chenge9083d62008-03-05 08:19:16 +00001371let Constraints = "$src1 = $dst" in {
Bill Wendlingddd35322007-05-02 23:11:52 +00001372let isCommutable = 1 in {
Evan Chengb6093392008-05-02 07:53:32 +00001373 def FsANDPDrr : PDI<0x54, MRMSrcReg, (outs FR64:$dst),
1374 (ins FR64:$src1, FR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001375 "andpd\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001376 [(set FR64:$dst, (X86fand FR64:$src1, FR64:$src2))]>;
Evan Chengb6093392008-05-02 07:53:32 +00001377 def FsORPDrr : PDI<0x56, MRMSrcReg, (outs FR64:$dst),
1378 (ins FR64:$src1, FR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001379 "orpd\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001380 [(set FR64:$dst, (X86for FR64:$src1, FR64:$src2))]>;
Evan Chengb6093392008-05-02 07:53:32 +00001381 def FsXORPDrr : PDI<0x57, MRMSrcReg, (outs FR64:$dst),
1382 (ins FR64:$src1, FR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001383 "xorpd\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001384 [(set FR64:$dst, (X86fxor FR64:$src1, FR64:$src2))]>;
1385}
1386
Evan Chengb6093392008-05-02 07:53:32 +00001387def FsANDPDrm : PDI<0x54, MRMSrcMem, (outs FR64:$dst),
1388 (ins FR64:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001389 "andpd\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001390 [(set FR64:$dst, (X86fand FR64:$src1,
Dan Gohmand3006222007-07-27 17:16:43 +00001391 (memopfsf64 addr:$src2)))]>;
Evan Chengb6093392008-05-02 07:53:32 +00001392def FsORPDrm : PDI<0x56, MRMSrcMem, (outs FR64:$dst),
1393 (ins FR64:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001394 "orpd\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001395 [(set FR64:$dst, (X86for FR64:$src1,
Dan Gohmand3006222007-07-27 17:16:43 +00001396 (memopfsf64 addr:$src2)))]>;
Evan Chengb6093392008-05-02 07:53:32 +00001397def FsXORPDrm : PDI<0x57, MRMSrcMem, (outs FR64:$dst),
1398 (ins FR64:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001399 "xorpd\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001400 [(set FR64:$dst, (X86fxor FR64:$src1,
Dan Gohmand3006222007-07-27 17:16:43 +00001401 (memopfsf64 addr:$src2)))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001402
Chris Lattnerba7e7562008-01-10 07:59:24 +00001403let neverHasSideEffects = 1 in {
Bill Wendlingddd35322007-05-02 23:11:52 +00001404def FsANDNPDrr : PDI<0x55, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00001405 (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001406 "andnpd\t{$src2, $dst|$dst, $src2}", []>;
Chris Lattnerba7e7562008-01-10 07:59:24 +00001407let mayLoad = 1 in
Bill Wendlingddd35322007-05-02 23:11:52 +00001408def FsANDNPDrm : PDI<0x55, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001409 (outs FR64:$dst), (ins FR64:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001410 "andnpd\t{$src2, $dst|$dst, $src2}", []>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001411}
Chris Lattnerba7e7562008-01-10 07:59:24 +00001412}
Bill Wendlingddd35322007-05-02 23:11:52 +00001413
Dan Gohman20382522007-07-10 00:05:58 +00001414/// basic_sse2_fp_binop_rm - SSE2 binops come in both scalar and vector forms.
Bill Wendlingddd35322007-05-02 23:11:52 +00001415///
Dan Gohman20382522007-07-10 00:05:58 +00001416/// In addition, we also have a special variant of the scalar form here to
1417/// represent the associated intrinsic operation. This form is unlike the
1418/// plain scalar form, in that it takes an entire vector (instead of a scalar)
Evan Cheng236aa8a2009-02-26 03:12:02 +00001419/// and leaves the top elements unmodified (therefore these cannot be commuted).
Dan Gohman20382522007-07-10 00:05:58 +00001420///
1421/// These three forms can each be reg+reg or reg+mem, so there are a total of
1422/// six "instructions".
Bill Wendlingddd35322007-05-02 23:11:52 +00001423///
Evan Chenge9083d62008-03-05 08:19:16 +00001424let Constraints = "$src1 = $dst" in {
Dan Gohman20382522007-07-10 00:05:58 +00001425multiclass basic_sse2_fp_binop_rm<bits<8> opc, string OpcodeStr,
1426 SDNode OpNode, Intrinsic F64Int,
1427 bit Commutable = 0> {
Bill Wendlingddd35322007-05-02 23:11:52 +00001428 // Scalar operation, reg+reg.
Evan Cheng64d80e32007-07-19 01:14:50 +00001429 def SDrr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001430 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Bill Wendlingddd35322007-05-02 23:11:52 +00001431 [(set FR64:$dst, (OpNode FR64:$src1, FR64:$src2))]> {
1432 let isCommutable = Commutable;
1433 }
1434
1435 // Scalar operation, reg+mem.
Dan Gohmanb1347092009-01-09 02:27:34 +00001436 def SDrm : SDI<opc, MRMSrcMem, (outs FR64:$dst),
1437 (ins FR64:$src1, f64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001438 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Bill Wendlingddd35322007-05-02 23:11:52 +00001439 [(set FR64:$dst, (OpNode FR64:$src1, (load addr:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00001440
Dan Gohman20382522007-07-10 00:05:58 +00001441 // Vector operation, reg+reg.
Dan Gohmanb1347092009-01-09 02:27:34 +00001442 def PDrr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
1443 (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001444 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohman20382522007-07-10 00:05:58 +00001445 [(set VR128:$dst, (v2f64 (OpNode VR128:$src1, VR128:$src2)))]> {
1446 let isCommutable = Commutable;
1447 }
1448
1449 // Vector operation, reg+mem.
Dan Gohmanb1347092009-01-09 02:27:34 +00001450 def PDrm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
1451 (ins VR128:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001452 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanb1347092009-01-09 02:27:34 +00001453 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2f64 addr:$src2)))]>;
Dan Gohman20382522007-07-10 00:05:58 +00001454
1455 // Intrinsic operation, reg+reg.
Dan Gohmanb1347092009-01-09 02:27:34 +00001456 def SDrr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst),
1457 (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001458 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Evan Cheng236aa8a2009-02-26 03:12:02 +00001459 [(set VR128:$dst, (F64Int VR128:$src1, VR128:$src2))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001460
Dan Gohman20382522007-07-10 00:05:58 +00001461 // Intrinsic operation, reg+mem.
Dan Gohmanb1347092009-01-09 02:27:34 +00001462 def SDrm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst),
1463 (ins VR128:$src1, sdmem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001464 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Bill Wendlingddd35322007-05-02 23:11:52 +00001465 [(set VR128:$dst, (F64Int VR128:$src1,
1466 sse_load_f64:$src2))]>;
1467}
1468}
1469
1470// Arithmetic instructions
Dan Gohman20382522007-07-10 00:05:58 +00001471defm ADD : basic_sse2_fp_binop_rm<0x58, "add", fadd, int_x86_sse2_add_sd, 1>;
1472defm MUL : basic_sse2_fp_binop_rm<0x59, "mul", fmul, int_x86_sse2_mul_sd, 1>;
1473defm SUB : basic_sse2_fp_binop_rm<0x5C, "sub", fsub, int_x86_sse2_sub_sd>;
1474defm DIV : basic_sse2_fp_binop_rm<0x5E, "div", fdiv, int_x86_sse2_div_sd>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001475
Dan Gohman20382522007-07-10 00:05:58 +00001476/// sse2_fp_binop_rm - Other SSE2 binops
1477///
1478/// This multiclass is like basic_sse2_fp_binop_rm, with the addition of
1479/// instructions for a full-vector intrinsic form. Operations that map
1480/// onto C operators don't use this form since they just use the plain
1481/// vector form instead of having a separate vector intrinsic form.
1482///
1483/// This provides a total of eight "instructions".
1484///
Evan Chenge9083d62008-03-05 08:19:16 +00001485let Constraints = "$src1 = $dst" in {
Dan Gohman20382522007-07-10 00:05:58 +00001486multiclass sse2_fp_binop_rm<bits<8> opc, string OpcodeStr,
1487 SDNode OpNode,
1488 Intrinsic F64Int,
1489 Intrinsic V2F64Int,
1490 bit Commutable = 0> {
1491
1492 // Scalar operation, reg+reg.
Evan Cheng64d80e32007-07-19 01:14:50 +00001493 def SDrr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src1, FR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001494 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohman20382522007-07-10 00:05:58 +00001495 [(set FR64:$dst, (OpNode FR64:$src1, FR64:$src2))]> {
1496 let isCommutable = Commutable;
1497 }
1498
1499 // Scalar operation, reg+mem.
Evan Chengb1938262008-05-23 00:37:07 +00001500 def SDrm : SDI<opc, MRMSrcMem, (outs FR64:$dst),
1501 (ins FR64:$src1, f64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001502 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohman20382522007-07-10 00:05:58 +00001503 [(set FR64:$dst, (OpNode FR64:$src1, (load addr:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00001504
Dan Gohman20382522007-07-10 00:05:58 +00001505 // Vector operation, reg+reg.
Evan Chengb1938262008-05-23 00:37:07 +00001506 def PDrr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
1507 (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001508 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohman20382522007-07-10 00:05:58 +00001509 [(set VR128:$dst, (v2f64 (OpNode VR128:$src1, VR128:$src2)))]> {
1510 let isCommutable = Commutable;
1511 }
1512
1513 // Vector operation, reg+mem.
Evan Chengb1938262008-05-23 00:37:07 +00001514 def PDrm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
1515 (ins VR128:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001516 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Evan Chengb1938262008-05-23 00:37:07 +00001517 [(set VR128:$dst, (OpNode VR128:$src1, (memopv2f64 addr:$src2)))]>;
Dan Gohman20382522007-07-10 00:05:58 +00001518
1519 // Intrinsic operation, reg+reg.
Evan Chengb1938262008-05-23 00:37:07 +00001520 def SDrr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst),
1521 (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001522 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohman20382522007-07-10 00:05:58 +00001523 [(set VR128:$dst, (F64Int VR128:$src1, VR128:$src2))]> {
1524 let isCommutable = Commutable;
1525 }
1526
1527 // Intrinsic operation, reg+mem.
Evan Chengb1938262008-05-23 00:37:07 +00001528 def SDrm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst),
1529 (ins VR128:$src1, sdmem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001530 !strconcat(OpcodeStr, "sd\t{$src2, $dst|$dst, $src2}"),
Dan Gohman20382522007-07-10 00:05:58 +00001531 [(set VR128:$dst, (F64Int VR128:$src1,
1532 sse_load_f64:$src2))]>;
1533
1534 // Vector intrinsic operation, reg+reg.
Evan Chengb1938262008-05-23 00:37:07 +00001535 def PDrr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst),
1536 (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001537 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Dan Gohman20382522007-07-10 00:05:58 +00001538 [(set VR128:$dst, (V2F64Int VR128:$src1, VR128:$src2))]> {
1539 let isCommutable = Commutable;
1540 }
1541
1542 // Vector intrinsic operation, reg+mem.
Evan Chengb1938262008-05-23 00:37:07 +00001543 def PDrm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst),
1544 (ins VR128:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001545 !strconcat(OpcodeStr, "pd\t{$src2, $dst|$dst, $src2}"),
Evan Chengb1938262008-05-23 00:37:07 +00001546 [(set VR128:$dst, (V2F64Int VR128:$src1,
1547 (memopv2f64 addr:$src2)))]>;
Dan Gohman20382522007-07-10 00:05:58 +00001548}
1549}
1550
1551defm MAX : sse2_fp_binop_rm<0x5F, "max", X86fmax,
1552 int_x86_sse2_max_sd, int_x86_sse2_max_pd>;
1553defm MIN : sse2_fp_binop_rm<0x5D, "min", X86fmin,
1554 int_x86_sse2_min_sd, int_x86_sse2_min_pd>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001555
Eric Christopher44b93ff2009-07-31 20:07:27 +00001556//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00001557// SSE packed FP Instructions
1558
1559// Move Instructions
Chris Lattnerba7e7562008-01-10 07:59:24 +00001560let neverHasSideEffects = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001561def MOVAPDrr : PDI<0x28, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001562 "movapd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001563let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001564def MOVAPDrm : PDI<0x28, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001565 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00001566 [(set VR128:$dst, (alignedloadv2f64 addr:$src))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001567
Evan Cheng64d80e32007-07-19 01:14:50 +00001568def MOVAPDmr : PDI<0x29, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001569 "movapd\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00001570 [(alignedstore (v2f64 VR128:$src), addr:$dst)]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001571
Chris Lattnerf77e0372008-01-11 06:59:07 +00001572let neverHasSideEffects = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001573def MOVUPDrr : PDI<0x10, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001574 "movupd\t{$src, $dst|$dst, $src}", []>;
Dan Gohman15511cf2008-12-03 18:15:48 +00001575let canFoldAsLoad = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001576def MOVUPDrm : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001577 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00001578 [(set VR128:$dst, (loadv2f64 addr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001579def MOVUPDmr : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001580 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00001581 [(store (v2f64 VR128:$src), addr:$dst)]>;
1582
1583// Intrinsic forms of MOVUPD load and store
Evan Cheng64d80e32007-07-19 01:14:50 +00001584def MOVUPDrm_Int : PDI<0x10, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001585 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00001586 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001587def MOVUPDmr_Int : PDI<0x11, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001588 "movupd\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00001589 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001590
Evan Chenge9083d62008-03-05 08:19:16 +00001591let Constraints = "$src1 = $dst" in {
Bill Wendlingddd35322007-05-02 23:11:52 +00001592 let AddedComplexity = 20 in {
1593 def MOVLPDrm : PDI<0x12, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001594 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001595 "movlpd\t{$src2, $dst|$dst, $src2}",
Eric Christopher44b93ff2009-07-31 20:07:27 +00001596 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00001597 (v2f64 (movlp VR128:$src1,
1598 (scalar_to_vector (loadf64 addr:$src2)))))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001599 def MOVHPDrm : PDI<0x16, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001600 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001601 "movhpd\t{$src2, $dst|$dst, $src2}",
Eric Christopher44b93ff2009-07-31 20:07:27 +00001602 [(set VR128:$dst,
Nate Begeman0b10b912009-11-07 23:17:15 +00001603 (v2f64 (movlhps VR128:$src1,
Nate Begeman9008ca62009-04-27 18:41:29 +00001604 (scalar_to_vector (loadf64 addr:$src2)))))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001605 } // AddedComplexity
Evan Chenge9083d62008-03-05 08:19:16 +00001606} // Constraints = "$src1 = $dst"
Bill Wendlingddd35322007-05-02 23:11:52 +00001607
Evan Cheng64d80e32007-07-19 01:14:50 +00001608def MOVLPDmr : PDI<0x13, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001609 "movlpd\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001610 [(store (f64 (vector_extract (v2f64 VR128:$src),
1611 (iPTR 0))), addr:$dst)]>;
1612
1613// v2f64 extract element 1 is always custom lowered to unpack high to low
1614// and extract element 0 so the non-store version isn't too horrible.
Evan Cheng64d80e32007-07-19 01:14:50 +00001615def MOVHPDmr : PDI<0x17, MRMDestMem, (outs), (ins f64mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001616 "movhpd\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001617 [(store (f64 (vector_extract
Nate Begeman9008ca62009-04-27 18:41:29 +00001618 (v2f64 (unpckh VR128:$src, (undef))),
1619 (iPTR 0))), addr:$dst)]>;
Evan Chengd9539472006-04-14 21:59:03 +00001620
Evan Cheng470a6ad2006-02-22 02:26:30 +00001621// SSE2 instructions without OpSize prefix
Evan Cheng64d80e32007-07-19 01:14:50 +00001622def Int_CVTDQ2PSrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001623 "cvtdq2ps\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001624 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
1625 TB, Requires<[HasSSE2]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001626def Int_CVTDQ2PSrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Evan Cheng029d9da2008-03-14 07:46:48 +00001627 "cvtdq2ps\t{$src, $dst|$dst, $src}",
1628 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
1629 (bitconvert (memopv2i64 addr:$src))))]>,
Evan Cheng190717d2006-05-31 19:00:07 +00001630 TB, Requires<[HasSSE2]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001631
1632// SSE2 instructions with XS prefix
Evan Cheng64d80e32007-07-19 01:14:50 +00001633def Int_CVTDQ2PDrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001634 "cvtdq2pd\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001635 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
1636 XS, Requires<[HasSSE2]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001637def Int_CVTDQ2PDrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Evan Cheng029d9da2008-03-14 07:46:48 +00001638 "cvtdq2pd\t{$src, $dst|$dst, $src}",
1639 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
1640 (bitconvert (memopv2i64 addr:$src))))]>,
Evan Cheng190717d2006-05-31 19:00:07 +00001641 XS, Requires<[HasSSE2]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001642
Evan Cheng64d80e32007-07-19 01:14:50 +00001643def Int_CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Evan Cheng029d9da2008-03-14 07:46:48 +00001644 "cvtps2dq\t{$src, $dst|$dst, $src}",
1645 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001646def Int_CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001647 "cvtps2dq\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001648 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
Evan Chengb1938262008-05-23 00:37:07 +00001649 (memop addr:$src)))]>;
Evan Chengd03db7a2006-04-12 05:20:24 +00001650// SSE2 packed instructions with XS prefix
Sean Callanan108934c2009-12-18 00:01:26 +00001651def CVTTPS2DQrr : SSI<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1652 "cvttps2dq\t{$src, $dst|$dst, $src}", []>;
1653def CVTTPS2DQrm : SSI<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1654 "cvttps2dq\t{$src, $dst|$dst, $src}", []>;
1655
Evan Cheng64d80e32007-07-19 01:14:50 +00001656def Int_CVTTPS2DQrr : I<0x5B, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001657 "cvttps2dq\t{$src, $dst|$dst, $src}",
Sean Callanan108934c2009-12-18 00:01:26 +00001658 [(set VR128:$dst,
1659 (int_x86_sse2_cvttps2dq VR128:$src))]>,
Evan Cheng190717d2006-05-31 19:00:07 +00001660 XS, Requires<[HasSSE2]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001661def Int_CVTTPS2DQrm : I<0x5B, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001662 "cvttps2dq\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001663 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
Evan Chengb1938262008-05-23 00:37:07 +00001664 (memop addr:$src)))]>,
Evan Cheng190717d2006-05-31 19:00:07 +00001665 XS, Requires<[HasSSE2]>;
Evan Chengd03db7a2006-04-12 05:20:24 +00001666
Evan Cheng470a6ad2006-02-22 02:26:30 +00001667// SSE2 packed instructions with XD prefix
Evan Cheng64d80e32007-07-19 01:14:50 +00001668def Int_CVTPD2DQrr : I<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001669 "cvtpd2dq\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001670 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
1671 XD, Requires<[HasSSE2]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001672def Int_CVTPD2DQrm : I<0xE6, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001673 "cvtpd2dq\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001674 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
Evan Chengb1938262008-05-23 00:37:07 +00001675 (memop addr:$src)))]>,
Evan Cheng190717d2006-05-31 19:00:07 +00001676 XD, Requires<[HasSSE2]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001677
Evan Cheng64d80e32007-07-19 01:14:50 +00001678def Int_CVTTPD2DQrr : PDI<0xE6, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001679 "cvttpd2dq\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001680 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>;
Evan Cheng029d9da2008-03-14 07:46:48 +00001681def Int_CVTTPD2DQrm : PDI<0xE6, MRMSrcMem, (outs VR128:$dst),(ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001682 "cvttpd2dq\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001683 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
Evan Chengb1938262008-05-23 00:37:07 +00001684 (memop addr:$src)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001685
1686// SSE2 instructions without OpSize prefix
Sean Callanan108934c2009-12-18 00:01:26 +00001687def CVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1688 "cvtps2pd\t{$src, $dst|$dst, $src}", []>, TB;
1689def CVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
1690 "cvtps2pd\t{$src, $dst|$dst, $src}", []>, TB;
1691
Evan Cheng64d80e32007-07-19 01:14:50 +00001692def Int_CVTPS2PDrr : I<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001693 "cvtps2pd\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001694 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
1695 TB, Requires<[HasSSE2]>;
Mon P Wangbfbbd4d2008-05-28 00:42:27 +00001696def Int_CVTPS2PDrm : I<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001697 "cvtps2pd\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001698 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
Chris Lattner15258d52006-10-07 06:17:43 +00001699 (load addr:$src)))]>,
Evan Cheng190717d2006-05-31 19:00:07 +00001700 TB, Requires<[HasSSE2]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001701
Sean Callanan108934c2009-12-18 00:01:26 +00001702def CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
1703 "cvtpd2ps\t{$src, $dst|$dst, $src}", []>;
1704def CVTPD2PSrm : PDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
1705 "cvtpd2ps\t{$src, $dst|$dst, $src}", []>;
1706
1707
Evan Cheng64d80e32007-07-19 01:14:50 +00001708def Int_CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001709 "cvtpd2ps\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001710 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
Mon P Wangbfbbd4d2008-05-28 00:42:27 +00001711def Int_CVTPD2PSrm : PDI<0x5A, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001712 "cvtpd2ps\t{$src, $dst|$dst, $src}",
Evan Cheng190717d2006-05-31 19:00:07 +00001713 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
Evan Chengb1938262008-05-23 00:37:07 +00001714 (memop addr:$src)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001715
Evan Chengd2a6d542006-04-12 23:42:44 +00001716// Match intrinsics which expect XMM operand(s).
1717// Aliases for intrinsics
Evan Chenge9083d62008-03-05 08:19:16 +00001718let Constraints = "$src1 = $dst" in {
Evan Chengd2a6d542006-04-12 23:42:44 +00001719def Int_CVTSI2SDrr: SDI<0x2A, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00001720 (outs VR128:$dst), (ins VR128:$src1, GR32:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001721 "cvtsi2sd\t{$src2, $dst|$dst, $src2}",
Evan Chengd2a6d542006-04-12 23:42:44 +00001722 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
Evan Cheng069287d2006-05-16 07:21:53 +00001723 GR32:$src2))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +00001724def Int_CVTSI2SDrm: SDI<0x2A, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001725 (outs VR128:$dst), (ins VR128:$src1, i32mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001726 "cvtsi2sd\t{$src2, $dst|$dst, $src2}",
Evan Chengd2a6d542006-04-12 23:42:44 +00001727 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
1728 (loadi32 addr:$src2)))]>;
1729def Int_CVTSD2SSrr: SDI<0x5A, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00001730 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001731 "cvtsd2ss\t{$src2, $dst|$dst, $src2}",
Evan Chengd2a6d542006-04-12 23:42:44 +00001732 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
1733 VR128:$src2))]>;
1734def Int_CVTSD2SSrm: SDI<0x5A, MRMSrcMem,
Eric Christopher44b93ff2009-07-31 20:07:27 +00001735 (outs VR128:$dst), (ins VR128:$src1, f64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001736 "cvtsd2ss\t{$src2, $dst|$dst, $src2}",
Evan Chengd2a6d542006-04-12 23:42:44 +00001737 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
Chris Lattner15258d52006-10-07 06:17:43 +00001738 (load addr:$src2)))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +00001739def Int_CVTSS2SDrr: I<0x5A, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00001740 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001741 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
Evan Chengd2a6d542006-04-12 23:42:44 +00001742 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
1743 VR128:$src2))]>, XS,
1744 Requires<[HasSSE2]>;
1745def Int_CVTSS2SDrm: I<0x5A, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001746 (outs VR128:$dst), (ins VR128:$src1, f32mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001747 "cvtss2sd\t{$src2, $dst|$dst, $src2}",
Evan Chengd2a6d542006-04-12 23:42:44 +00001748 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
Chris Lattner15258d52006-10-07 06:17:43 +00001749 (load addr:$src2)))]>, XS,
Evan Chengd2a6d542006-04-12 23:42:44 +00001750 Requires<[HasSSE2]>;
1751}
1752
Dan Gohman20382522007-07-10 00:05:58 +00001753// Arithmetic
1754
1755/// sse2_fp_unop_rm - SSE2 unops come in both scalar and vector forms.
Chris Lattner6f987732006-10-07 21:17:13 +00001756///
Dan Gohman20382522007-07-10 00:05:58 +00001757/// In addition, we also have a special variant of the scalar form here to
1758/// represent the associated intrinsic operation. This form is unlike the
1759/// plain scalar form, in that it takes an entire vector (instead of a
1760/// scalar) and leaves the top elements undefined.
1761///
1762/// And, we have a special variant form for a full-vector intrinsic form.
1763///
1764/// These four forms can each have a reg or a mem operand, so there are a
1765/// total of eight "instructions".
1766///
1767multiclass sse2_fp_unop_rm<bits<8> opc, string OpcodeStr,
1768 SDNode OpNode,
1769 Intrinsic F64Int,
1770 Intrinsic V2F64Int,
1771 bit Commutable = 0> {
1772 // Scalar operation, reg.
Evan Cheng64d80e32007-07-19 01:14:50 +00001773 def SDr : SDI<opc, MRMSrcReg, (outs FR64:$dst), (ins FR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001774 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001775 [(set FR64:$dst, (OpNode FR64:$src))]> {
Chris Lattner6f987732006-10-07 21:17:13 +00001776 let isCommutable = Commutable;
1777 }
Bill Wendlingddd35322007-05-02 23:11:52 +00001778
Dan Gohman20382522007-07-10 00:05:58 +00001779 // Scalar operation, mem.
Evan Cheng64d80e32007-07-19 01:14:50 +00001780 def SDm : SDI<opc, MRMSrcMem, (outs FR64:$dst), (ins f64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001781 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001782 [(set FR64:$dst, (OpNode (load addr:$src)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00001783
Dan Gohman20382522007-07-10 00:05:58 +00001784 // Vector operation, reg.
Evan Cheng64d80e32007-07-19 01:14:50 +00001785 def PDr : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001786 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001787 [(set VR128:$dst, (v2f64 (OpNode VR128:$src)))]> {
1788 let isCommutable = Commutable;
Bill Wendlingddd35322007-05-02 23:11:52 +00001789 }
1790
Dan Gohman20382522007-07-10 00:05:58 +00001791 // Vector operation, mem.
Evan Cheng64d80e32007-07-19 01:14:50 +00001792 def PDm : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001793 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohman4106f372007-07-18 20:23:34 +00001794 [(set VR128:$dst, (OpNode (memopv2f64 addr:$src)))]>;
Dan Gohman20382522007-07-10 00:05:58 +00001795
1796 // Intrinsic operation, reg.
Evan Cheng64d80e32007-07-19 01:14:50 +00001797 def SDr_Int : SDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001798 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001799 [(set VR128:$dst, (F64Int VR128:$src))]> {
1800 let isCommutable = Commutable;
1801 }
1802
1803 // Intrinsic operation, mem.
Evan Cheng64d80e32007-07-19 01:14:50 +00001804 def SDm_Int : SDI<opc, MRMSrcMem, (outs VR128:$dst), (ins sdmem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001805 !strconcat(OpcodeStr, "sd\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001806 [(set VR128:$dst, (F64Int sse_load_f64:$src))]>;
1807
1808 // Vector intrinsic operation, reg
Evan Cheng64d80e32007-07-19 01:14:50 +00001809 def PDr_Int : PDI<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001810 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Dan Gohman20382522007-07-10 00:05:58 +00001811 [(set VR128:$dst, (V2F64Int VR128:$src))]> {
1812 let isCommutable = Commutable;
1813 }
1814
1815 // Vector intrinsic operation, mem
Dan Gohmanf3372d12007-08-02 21:06:40 +00001816 def PDm_Int : PDI<opc, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001817 !strconcat(OpcodeStr, "pd\t{$src, $dst|$dst, $src}"),
Evan Chengb1938262008-05-23 00:37:07 +00001818 [(set VR128:$dst, (V2F64Int (memopv2f64 addr:$src)))]>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +00001819}
Evan Chengffcb95b2006-02-21 19:13:53 +00001820
Dan Gohman20382522007-07-10 00:05:58 +00001821// Square root.
1822defm SQRT : sse2_fp_unop_rm<0x51, "sqrt", fsqrt,
1823 int_x86_sse2_sqrt_sd, int_x86_sse2_sqrt_pd>;
1824
1825// There is no f64 version of the reciprocal approximation instructions.
1826
Evan Chengffcb95b2006-02-21 19:13:53 +00001827// Logical
Evan Chenge9083d62008-03-05 08:19:16 +00001828let Constraints = "$src1 = $dst" in {
Bill Wendlingddd35322007-05-02 23:11:52 +00001829 let isCommutable = 1 in {
1830 def ANDPDrr : PDI<0x54, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00001831 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001832 "andpd\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001833 [(set VR128:$dst,
1834 (and (bc_v2i64 (v2f64 VR128:$src1)),
Chris Lattner3b57a832006-10-07 06:27:03 +00001835 (bc_v2i64 (v2f64 VR128:$src2))))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001836 def ORPDrr : PDI<0x56, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00001837 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001838 "orpd\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001839 [(set VR128:$dst,
1840 (or (bc_v2i64 (v2f64 VR128:$src1)),
1841 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1842 def XORPDrr : PDI<0x57, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00001843 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001844 "xorpd\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001845 [(set VR128:$dst,
1846 (xor (bc_v2i64 (v2f64 VR128:$src1)),
1847 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1848 }
1849
1850 def ANDPDrm : PDI<0x54, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001851 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001852 "andpd\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001853 [(set VR128:$dst,
1854 (and (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng31d3a652007-07-19 23:34:10 +00001855 (memopv2i64 addr:$src2)))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001856 def ORPDrm : PDI<0x56, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001857 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001858 "orpd\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001859 [(set VR128:$dst,
1860 (or (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng31d3a652007-07-19 23:34:10 +00001861 (memopv2i64 addr:$src2)))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001862 def XORPDrm : PDI<0x57, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001863 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001864 "xorpd\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001865 [(set VR128:$dst,
1866 (xor (bc_v2i64 (v2f64 VR128:$src1)),
Evan Cheng31d3a652007-07-19 23:34:10 +00001867 (memopv2i64 addr:$src2)))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001868 def ANDNPDrr : PDI<0x55, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00001869 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001870 "andnpd\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001871 [(set VR128:$dst,
1872 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
Chris Lattner3b57a832006-10-07 06:27:03 +00001873 (bc_v2i64 (v2f64 VR128:$src2))))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001874 def ANDNPDrm : PDI<0x55, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001875 (outs VR128:$dst), (ins VR128:$src1,f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001876 "andnpd\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001877 [(set VR128:$dst,
1878 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
Evan Cheng31d3a652007-07-19 23:34:10 +00001879 (memopv2i64 addr:$src2)))]>;
Evan Chengffcb95b2006-02-21 19:13:53 +00001880}
Evan Chengbf156d12006-02-21 19:26:52 +00001881
Evan Chenge9083d62008-03-05 08:19:16 +00001882let Constraints = "$src1 = $dst" in {
Eric Christopher44b93ff2009-07-31 20:07:27 +00001883 def CMPPDrri : PDIi8<0xC2, MRMSrcReg,
Evan Cheng029d9da2008-03-14 07:46:48 +00001884 (outs VR128:$dst), (ins VR128:$src1, VR128:$src, SSECC:$cc),
1885 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
1886 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
Nate Begemanc2616e42008-05-12 20:34:32 +00001887 VR128:$src, imm:$cc))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00001888 def CMPPDrmi : PDIi8<0xC2, MRMSrcMem,
Evan Cheng029d9da2008-03-14 07:46:48 +00001889 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src, SSECC:$cc),
1890 "cmp${cc}pd\t{$src, $dst|$dst, $src}",
1891 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
Evan Chengb1938262008-05-23 00:37:07 +00001892 (memop addr:$src), imm:$cc))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001893}
Evan Chenge9d50352008-08-05 22:19:15 +00001894def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), VR128:$src2, imm:$cc)),
Nate Begeman30a0de92008-07-17 16:51:19 +00001895 (CMPPDrri VR128:$src1, VR128:$src2, imm:$cc)>;
Evan Chenge9d50352008-08-05 22:19:15 +00001896def : Pat<(v2i64 (X86cmppd (v2f64 VR128:$src1), (memop addr:$src2), imm:$cc)),
Nate Begeman30a0de92008-07-17 16:51:19 +00001897 (CMPPDrmi VR128:$src1, addr:$src2, imm:$cc)>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001898
1899// Shuffle and unpack instructions
Evan Chenge9083d62008-03-05 08:19:16 +00001900let Constraints = "$src1 = $dst" in {
Eric Christopher44b93ff2009-07-31 20:07:27 +00001901 def SHUFPDrri : PDIi8<0xC6, MRMSrcReg,
Evan Cheng029d9da2008-03-14 07:46:48 +00001902 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2, i8imm:$src3),
1903 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Nate Begeman9008ca62009-04-27 18:41:29 +00001904 [(set VR128:$dst,
1905 (v2f64 (shufp:$src3 VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00001906 def SHUFPDrmi : PDIi8<0xC6, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001907 (outs VR128:$dst), (ins VR128:$src1,
Bill Wendlingddd35322007-05-02 23:11:52 +00001908 f128mem:$src2, i8imm:$src3),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001909 "shufpd\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001910 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00001911 (v2f64 (shufp:$src3
1912 VR128:$src1, (memopv2f64 addr:$src2))))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001913
Bill Wendlingddd35322007-05-02 23:11:52 +00001914 let AddedComplexity = 10 in {
Eric Christopher44b93ff2009-07-31 20:07:27 +00001915 def UNPCKHPDrr : PDI<0x15, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00001916 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001917 "unpckhpd\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001918 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00001919 (v2f64 (unpckh VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00001920 def UNPCKHPDrm : PDI<0x15, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001921 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001922 "unpckhpd\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001923 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00001924 (v2f64 (unpckh VR128:$src1,
1925 (memopv2f64 addr:$src2))))]>;
Evan Cheng4fcb9222006-03-28 02:43:26 +00001926
Eric Christopher44b93ff2009-07-31 20:07:27 +00001927 def UNPCKLPDrr : PDI<0x14, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00001928 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001929 "unpcklpd\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001930 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00001931 (v2f64 (unpckl VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00001932 def UNPCKLPDrm : PDI<0x14, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00001933 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001934 "unpcklpd\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00001935 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00001936 (unpckl VR128:$src1, (memopv2f64 addr:$src2)))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00001937 } // AddedComplexity
Evan Chenge9083d62008-03-05 08:19:16 +00001938} // Constraints = "$src1 = $dst"
Evan Cheng470a6ad2006-02-22 02:26:30 +00001939
Evan Cheng4b1734f2006-03-31 21:29:33 +00001940
Eric Christopher44b93ff2009-07-31 20:07:27 +00001941//===---------------------------------------------------------------------===//
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001942// SSE integer instructions
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00001943let ExeDomain = SSEPackedInt in {
Evan Chengbf156d12006-02-21 19:26:52 +00001944
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001945// Move Instructions
Chris Lattnerf77e0372008-01-11 06:59:07 +00001946let neverHasSideEffects = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001947def MOVDQArr : PDI<0x6F, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001948 "movdqa\t{$src, $dst|$dst, $src}", []>;
Dan Gohman15511cf2008-12-03 18:15:48 +00001949let canFoldAsLoad = 1, mayLoad = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001950def MOVDQArm : PDI<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001951 "movdqa\t{$src, $dst|$dst, $src}",
Evan Chengb4162fd2007-07-20 00:27:43 +00001952 [/*(set VR128:$dst, (alignedloadv2i64 addr:$src))*/]>;
Chris Lattnerf77e0372008-01-11 06:59:07 +00001953let mayStore = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001954def MOVDQAmr : PDI<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001955 "movdqa\t{$src, $dst|$dst, $src}",
Evan Chengb4162fd2007-07-20 00:27:43 +00001956 [/*(alignedstore (v2i64 VR128:$src), addr:$dst)*/]>;
Dan Gohman15511cf2008-12-03 18:15:48 +00001957let canFoldAsLoad = 1, mayLoad = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001958def MOVDQUrm : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001959 "movdqu\t{$src, $dst|$dst, $src}",
Evan Chengb4162fd2007-07-20 00:27:43 +00001960 [/*(set VR128:$dst, (loadv2i64 addr:$src))*/]>,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001961 XS, Requires<[HasSSE2]>;
Chris Lattnerf77e0372008-01-11 06:59:07 +00001962let mayStore = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001963def MOVDQUmr : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001964 "movdqu\t{$src, $dst|$dst, $src}",
Evan Chengb4162fd2007-07-20 00:27:43 +00001965 [/*(store (v2i64 VR128:$src), addr:$dst)*/]>,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001966 XS, Requires<[HasSSE2]>;
Evan Cheng24dc1f52006-03-23 07:44:07 +00001967
Dan Gohman4106f372007-07-18 20:23:34 +00001968// Intrinsic forms of MOVDQU load and store
Dan Gohman15511cf2008-12-03 18:15:48 +00001969let canFoldAsLoad = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001970def MOVDQUrm_Int : I<0x6F, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001971 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00001972 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
1973 XS, Requires<[HasSSE2]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001974def MOVDQUmr_Int : I<0x7F, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001975 "movdqu\t{$src, $dst|$dst, $src}",
Dan Gohman4106f372007-07-18 20:23:34 +00001976 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
1977 XS, Requires<[HasSSE2]>;
Chris Lattner8139e282006-10-07 18:39:00 +00001978
Evan Chenge7b8a8b2008-03-05 08:11:27 +00001979let Constraints = "$src1 = $dst" in {
Bill Wendlingddd35322007-05-02 23:11:52 +00001980
Chris Lattner45e123c2006-10-07 19:02:31 +00001981multiclass PDI_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId,
1982 bit Commutable = 0> {
Sean Callanan108934c2009-12-18 00:01:26 +00001983 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
1984 (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001985 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Chris Lattner8139e282006-10-07 18:39:00 +00001986 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]> {
1987 let isCommutable = Commutable;
1988 }
Sean Callanan108934c2009-12-18 00:01:26 +00001989 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
1990 (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001991 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Chris Lattner8139e282006-10-07 18:39:00 +00001992 [(set VR128:$dst, (IntId VR128:$src1,
Sean Callanan108934c2009-12-18 00:01:26 +00001993 (bitconvert (memopv2i64
1994 addr:$src2))))]>;
Chris Lattner8139e282006-10-07 18:39:00 +00001995}
Chris Lattner8139e282006-10-07 18:39:00 +00001996
Evan Cheng22b942a2008-05-03 00:52:09 +00001997multiclass PDI_binop_rmi_int<bits<8> opc, bits<8> opc2, Format ImmForm,
1998 string OpcodeStr,
1999 Intrinsic IntId, Intrinsic IntId2> {
Sean Callanan108934c2009-12-18 00:01:26 +00002000 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
2001 (ins VR128:$src1, VR128:$src2),
Evan Cheng22b942a2008-05-03 00:52:09 +00002002 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2003 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
Sean Callanan108934c2009-12-18 00:01:26 +00002004 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
2005 (ins VR128:$src1, i128mem:$src2),
Evan Cheng22b942a2008-05-03 00:52:09 +00002006 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2007 [(set VR128:$dst, (IntId VR128:$src1,
Eric Christopher44b93ff2009-07-31 20:07:27 +00002008 (bitconvert (memopv2i64 addr:$src2))))]>;
Sean Callanan108934c2009-12-18 00:01:26 +00002009 def ri : PDIi8<opc2, ImmForm, (outs VR128:$dst),
2010 (ins VR128:$src1, i32i8imm:$src2),
Evan Cheng22b942a2008-05-03 00:52:09 +00002011 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2012 [(set VR128:$dst, (IntId2 VR128:$src1, (i32 imm:$src2)))]>;
2013}
2014
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002015/// PDI_binop_rm - Simple SSE2 binary operator.
2016multiclass PDI_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
2017 ValueType OpVT, bit Commutable = 0> {
Sean Callanan108934c2009-12-18 00:01:26 +00002018 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
2019 (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002020 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002021 [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]> {
2022 let isCommutable = Commutable;
2023 }
Sean Callanan108934c2009-12-18 00:01:26 +00002024 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
2025 (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002026 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002027 [(set VR128:$dst, (OpVT (OpNode VR128:$src1,
Eric Christopher44b93ff2009-07-31 20:07:27 +00002028 (bitconvert (memopv2i64 addr:$src2)))))]>;
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002029}
Chris Lattner70f4f2e2006-10-07 19:34:33 +00002030
2031/// PDI_binop_rm_v2i64 - Simple SSE2 binary operator whose type is v2i64.
2032///
2033/// FIXME: we could eliminate this and use PDI_binop_rm instead if tblgen knew
2034/// to collapse (bitconvert VT to VT) into its operand.
2035///
2036multiclass PDI_binop_rm_v2i64<bits<8> opc, string OpcodeStr, SDNode OpNode,
2037 bit Commutable = 0> {
Eric Christopher44b93ff2009-07-31 20:07:27 +00002038 def rr : PDI<opc, MRMSrcReg, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00002039 (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002040 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Chris Lattner70f4f2e2006-10-07 19:34:33 +00002041 [(set VR128:$dst, (v2i64 (OpNode VR128:$src1, VR128:$src2)))]> {
2042 let isCommutable = Commutable;
2043 }
Eric Christopher44b93ff2009-07-31 20:07:27 +00002044 def rm : PDI<opc, MRMSrcMem, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00002045 (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002046 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00002047 [(set VR128:$dst, (OpNode VR128:$src1,
Sean Callanan108934c2009-12-18 00:01:26 +00002048 (memopv2i64 addr:$src2)))]>;
Chris Lattner70f4f2e2006-10-07 19:34:33 +00002049}
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002050
Evan Chenge9083d62008-03-05 08:19:16 +00002051} // Constraints = "$src1 = $dst"
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002052} // ExeDomain = SSEPackedInt
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002053
2054// 128-bit Integer Arithmetic
2055
2056defm PADDB : PDI_binop_rm<0xFC, "paddb", add, v16i8, 1>;
2057defm PADDW : PDI_binop_rm<0xFD, "paddw", add, v8i16, 1>;
2058defm PADDD : PDI_binop_rm<0xFE, "paddd", add, v4i32, 1>;
Chris Lattner70f4f2e2006-10-07 19:34:33 +00002059defm PADDQ : PDI_binop_rm_v2i64<0xD4, "paddq", add, 1>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00002060
Chris Lattner45e123c2006-10-07 19:02:31 +00002061defm PADDSB : PDI_binop_rm_int<0xEC, "paddsb" , int_x86_sse2_padds_b, 1>;
2062defm PADDSW : PDI_binop_rm_int<0xED, "paddsw" , int_x86_sse2_padds_w, 1>;
2063defm PADDUSB : PDI_binop_rm_int<0xDC, "paddusb", int_x86_sse2_paddus_b, 1>;
2064defm PADDUSW : PDI_binop_rm_int<0xDD, "paddusw", int_x86_sse2_paddus_w, 1>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00002065
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002066defm PSUBB : PDI_binop_rm<0xF8, "psubb", sub, v16i8>;
2067defm PSUBW : PDI_binop_rm<0xF9, "psubw", sub, v8i16>;
2068defm PSUBD : PDI_binop_rm<0xFA, "psubd", sub, v4i32>;
Chris Lattner70f4f2e2006-10-07 19:34:33 +00002069defm PSUBQ : PDI_binop_rm_v2i64<0xFB, "psubq", sub>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00002070
Chris Lattner45e123c2006-10-07 19:02:31 +00002071defm PSUBSB : PDI_binop_rm_int<0xE8, "psubsb" , int_x86_sse2_psubs_b>;
2072defm PSUBSW : PDI_binop_rm_int<0xE9, "psubsw" , int_x86_sse2_psubs_w>;
2073defm PSUBUSB : PDI_binop_rm_int<0xD8, "psubusb", int_x86_sse2_psubus_b>;
2074defm PSUBUSW : PDI_binop_rm_int<0xD9, "psubusw", int_x86_sse2_psubus_w>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00002075
Chris Lattner7c47f9a2006-10-07 19:14:49 +00002076defm PMULLW : PDI_binop_rm<0xD5, "pmullw", mul, v8i16, 1>;
Evan Cheng00586942006-04-13 06:11:45 +00002077
Chris Lattner45e123c2006-10-07 19:02:31 +00002078defm PMULHUW : PDI_binop_rm_int<0xE4, "pmulhuw", int_x86_sse2_pmulhu_w, 1>;
2079defm PMULHW : PDI_binop_rm_int<0xE5, "pmulhw" , int_x86_sse2_pmulh_w , 1>;
2080defm PMULUDQ : PDI_binop_rm_int<0xF4, "pmuludq", int_x86_sse2_pmulu_dq, 1>;
Evan Cheng00586942006-04-13 06:11:45 +00002081
Chris Lattner45e123c2006-10-07 19:02:31 +00002082defm PMADDWD : PDI_binop_rm_int<0xF5, "pmaddwd", int_x86_sse2_pmadd_wd, 1>;
Chris Lattner77337992006-10-07 07:06:17 +00002083
Chris Lattner45e123c2006-10-07 19:02:31 +00002084defm PAVGB : PDI_binop_rm_int<0xE0, "pavgb", int_x86_sse2_pavg_b, 1>;
2085defm PAVGW : PDI_binop_rm_int<0xE3, "pavgw", int_x86_sse2_pavg_w, 1>;
Chris Lattner8139e282006-10-07 18:39:00 +00002086
Chris Lattner77337992006-10-07 07:06:17 +00002087
Chris Lattner45e123c2006-10-07 19:02:31 +00002088defm PMINUB : PDI_binop_rm_int<0xDA, "pminub", int_x86_sse2_pminu_b, 1>;
2089defm PMINSW : PDI_binop_rm_int<0xEA, "pminsw", int_x86_sse2_pmins_w, 1>;
2090defm PMAXUB : PDI_binop_rm_int<0xDE, "pmaxub", int_x86_sse2_pmaxu_b, 1>;
2091defm PMAXSW : PDI_binop_rm_int<0xEE, "pmaxsw", int_x86_sse2_pmaxs_w, 1>;
Bill Wendling3b1259b2009-05-28 02:04:00 +00002092defm PSADBW : PDI_binop_rm_int<0xF6, "psadbw", int_x86_sse2_psad_bw, 1>;
Evan Chengc60bd972006-03-25 09:37:23 +00002093
Chris Lattner77337992006-10-07 07:06:17 +00002094
Evan Cheng22b942a2008-05-03 00:52:09 +00002095defm PSLLW : PDI_binop_rmi_int<0xF1, 0x71, MRM6r, "psllw",
2096 int_x86_sse2_psll_w, int_x86_sse2_pslli_w>;
2097defm PSLLD : PDI_binop_rmi_int<0xF2, 0x72, MRM6r, "pslld",
2098 int_x86_sse2_psll_d, int_x86_sse2_pslli_d>;
2099defm PSLLQ : PDI_binop_rmi_int<0xF3, 0x73, MRM6r, "psllq",
2100 int_x86_sse2_psll_q, int_x86_sse2_pslli_q>;
Chris Lattner77337992006-10-07 07:06:17 +00002101
Evan Cheng22b942a2008-05-03 00:52:09 +00002102defm PSRLW : PDI_binop_rmi_int<0xD1, 0x71, MRM2r, "psrlw",
2103 int_x86_sse2_psrl_w, int_x86_sse2_psrli_w>;
2104defm PSRLD : PDI_binop_rmi_int<0xD2, 0x72, MRM2r, "psrld",
2105 int_x86_sse2_psrl_d, int_x86_sse2_psrli_d>;
Nate Begeman32097bd2008-05-13 17:52:09 +00002106defm PSRLQ : PDI_binop_rmi_int<0xD3, 0x73, MRM2r, "psrlq",
Evan Cheng22b942a2008-05-03 00:52:09 +00002107 int_x86_sse2_psrl_q, int_x86_sse2_psrli_q>;
Chris Lattner77337992006-10-07 07:06:17 +00002108
Evan Cheng22b942a2008-05-03 00:52:09 +00002109defm PSRAW : PDI_binop_rmi_int<0xE1, 0x71, MRM4r, "psraw",
2110 int_x86_sse2_psra_w, int_x86_sse2_psrai_w>;
Nate Begemanc9bdb002008-05-13 01:47:52 +00002111defm PSRAD : PDI_binop_rmi_int<0xE2, 0x72, MRM4r, "psrad",
Evan Cheng22b942a2008-05-03 00:52:09 +00002112 int_x86_sse2_psra_d, int_x86_sse2_psrai_d>;
Chris Lattner77337992006-10-07 07:06:17 +00002113
Chris Lattner6970eda2006-10-07 19:49:05 +00002114// 128-bit logical shifts.
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002115let Constraints = "$src1 = $dst", neverHasSideEffects = 1,
2116 ExeDomain = SSEPackedInt in {
Bill Wendlingddd35322007-05-02 23:11:52 +00002117 def PSLLDQri : PDIi8<0x73, MRM7r,
Evan Cheng64d80e32007-07-19 01:14:50 +00002118 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002119 "pslldq\t{$src2, $dst|$dst, $src2}", []>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002120 def PSRLDQri : PDIi8<0x73, MRM3r,
Evan Cheng64d80e32007-07-19 01:14:50 +00002121 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002122 "psrldq\t{$src2, $dst|$dst, $src2}", []>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002123 // PSRADQri doesn't exist in SSE[1-3].
Evan Chengff65e382006-04-04 21:49:39 +00002124}
2125
Chris Lattner6970eda2006-10-07 19:49:05 +00002126let Predicates = [HasSSE2] in {
2127 def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2),
Evan Cheng89321162009-10-28 06:30:34 +00002128 (v2i64 (PSLLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
Chris Lattner6970eda2006-10-07 19:49:05 +00002129 def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2),
Evan Cheng89321162009-10-28 06:30:34 +00002130 (v2i64 (PSRLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
Bill Wendling5e249b42008-10-02 05:56:52 +00002131 def : Pat<(int_x86_sse2_psll_dq_bs VR128:$src1, imm:$src2),
2132 (v2i64 (PSLLDQri VR128:$src1, imm:$src2))>;
2133 def : Pat<(int_x86_sse2_psrl_dq_bs VR128:$src1, imm:$src2),
2134 (v2i64 (PSRLDQri VR128:$src1, imm:$src2))>;
Evan Cheng68c47cb2007-01-05 07:55:56 +00002135 def : Pat<(v2f64 (X86fsrl VR128:$src1, i32immSExt8:$src2)),
Evan Cheng89321162009-10-28 06:30:34 +00002136 (v2f64 (PSRLDQri VR128:$src1, (BYTE_imm imm:$src2)))>;
Evan Chengf26ffe92008-05-29 08:22:04 +00002137
2138 // Shift up / down and insert zero's.
2139 def : Pat<(v2i64 (X86vshl VR128:$src, (i8 imm:$amt))),
Evan Cheng89321162009-10-28 06:30:34 +00002140 (v2i64 (PSLLDQri VR128:$src, (BYTE_imm imm:$amt)))>;
Evan Chengf26ffe92008-05-29 08:22:04 +00002141 def : Pat<(v2i64 (X86vshr VR128:$src, (i8 imm:$amt))),
Evan Cheng89321162009-10-28 06:30:34 +00002142 (v2i64 (PSRLDQri VR128:$src, (BYTE_imm imm:$amt)))>;
Chris Lattner6970eda2006-10-07 19:49:05 +00002143}
2144
Evan Cheng506d3df2006-03-29 23:07:14 +00002145// Logical
Chris Lattnera7ebe552006-10-07 19:37:30 +00002146defm PAND : PDI_binop_rm_v2i64<0xDB, "pand", and, 1>;
2147defm POR : PDI_binop_rm_v2i64<0xEB, "por" , or , 1>;
2148defm PXOR : PDI_binop_rm_v2i64<0xEF, "pxor", xor, 1>;
2149
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002150let Constraints = "$src1 = $dst", ExeDomain = SSEPackedInt in {
Bill Wendlingddd35322007-05-02 23:11:52 +00002151 def PANDNrr : PDI<0xDF, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002152 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002153 "pandn\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002154 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
2155 VR128:$src2)))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00002156
Bill Wendlingddd35322007-05-02 23:11:52 +00002157 def PANDNrm : PDI<0xDF, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002158 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002159 "pandn\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002160 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
Dan Gohman7f55fcb2007-08-02 21:17:01 +00002161 (memopv2i64 addr:$src2))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00002162}
2163
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002164// SSE2 Integer comparison
Bill Wendlingddd35322007-05-02 23:11:52 +00002165defm PCMPEQB : PDI_binop_rm_int<0x74, "pcmpeqb", int_x86_sse2_pcmpeq_b>;
2166defm PCMPEQW : PDI_binop_rm_int<0x75, "pcmpeqw", int_x86_sse2_pcmpeq_w>;
2167defm PCMPEQD : PDI_binop_rm_int<0x76, "pcmpeqd", int_x86_sse2_pcmpeq_d>;
2168defm PCMPGTB : PDI_binop_rm_int<0x64, "pcmpgtb", int_x86_sse2_pcmpgt_b>;
2169defm PCMPGTW : PDI_binop_rm_int<0x65, "pcmpgtw", int_x86_sse2_pcmpgt_w>;
2170defm PCMPGTD : PDI_binop_rm_int<0x66, "pcmpgtd", int_x86_sse2_pcmpgt_d>;
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002171
Nate Begeman30a0de92008-07-17 16:51:19 +00002172def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002173 (PCMPEQBrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002174def : Pat<(v16i8 (X86pcmpeqb VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002175 (PCMPEQBrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002176def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002177 (PCMPEQWrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002178def : Pat<(v8i16 (X86pcmpeqw VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002179 (PCMPEQWrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002180def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002181 (PCMPEQDrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002182def : Pat<(v4i32 (X86pcmpeqd VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002183 (PCMPEQDrm VR128:$src1, addr:$src2)>;
2184
Nate Begeman30a0de92008-07-17 16:51:19 +00002185def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002186 (PCMPGTBrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002187def : Pat<(v16i8 (X86pcmpgtb VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002188 (PCMPGTBrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002189def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002190 (PCMPGTWrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002191def : Pat<(v8i16 (X86pcmpgtw VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002192 (PCMPGTWrm VR128:$src1, addr:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002193def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, VR128:$src2)),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002194 (PCMPGTDrr VR128:$src1, VR128:$src2)>;
Nate Begeman30a0de92008-07-17 16:51:19 +00002195def : Pat<(v4i32 (X86pcmpgtd VR128:$src1, (memop addr:$src2))),
Nate Begeman0d1704b2008-05-12 23:09:43 +00002196 (PCMPGTDrm VR128:$src1, addr:$src2)>;
2197
2198
Evan Cheng506d3df2006-03-29 23:07:14 +00002199// Pack instructions
Chris Lattner45e123c2006-10-07 19:02:31 +00002200defm PACKSSWB : PDI_binop_rm_int<0x63, "packsswb", int_x86_sse2_packsswb_128>;
2201defm PACKSSDW : PDI_binop_rm_int<0x6B, "packssdw", int_x86_sse2_packssdw_128>;
2202defm PACKUSWB : PDI_binop_rm_int<0x67, "packuswb", int_x86_sse2_packuswb_128>;
Evan Cheng506d3df2006-03-29 23:07:14 +00002203
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002204let ExeDomain = SSEPackedInt in {
2205
Evan Cheng506d3df2006-03-29 23:07:14 +00002206// Shuffle and unpack instructions
Nate Begemana09008b2009-10-19 02:17:23 +00002207let AddedComplexity = 5 in {
Evan Cheng8703be42006-04-04 19:12:30 +00002208def PSHUFDri : PDIi8<0x70, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002209 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002210 "pshufd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002211 [(set VR128:$dst, (v4i32 (pshufd:$src2
2212 VR128:$src1, (undef))))]>;
Evan Cheng8703be42006-04-04 19:12:30 +00002213def PSHUFDmi : PDIi8<0x70, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002214 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002215 "pshufd\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002216 [(set VR128:$dst, (v4i32 (pshufd:$src2
Evan Chengc3630942009-12-09 21:00:30 +00002217 (bc_v4i32 (memopv2i64 addr:$src1)),
Eric Christopher44b93ff2009-07-31 20:07:27 +00002218 (undef))))]>;
Eric Christopher761411c2009-11-07 08:45:53 +00002219}
Evan Cheng506d3df2006-03-29 23:07:14 +00002220
2221// SSE2 with ImmT == Imm8 and XS prefix.
Evan Cheng8703be42006-04-04 19:12:30 +00002222def PSHUFHWri : Ii8<0x70, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002223 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002224 "pshufhw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002225 [(set VR128:$dst, (v8i16 (pshufhw:$src2 VR128:$src1,
2226 (undef))))]>,
Evan Cheng506d3df2006-03-29 23:07:14 +00002227 XS, Requires<[HasSSE2]>;
Evan Cheng8703be42006-04-04 19:12:30 +00002228def PSHUFHWmi : Ii8<0x70, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002229 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002230 "pshufhw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002231 [(set VR128:$dst, (v8i16 (pshufhw:$src2
Eric Christopher44b93ff2009-07-31 20:07:27 +00002232 (bc_v8i16 (memopv2i64 addr:$src1)),
2233 (undef))))]>,
Evan Cheng506d3df2006-03-29 23:07:14 +00002234 XS, Requires<[HasSSE2]>;
2235
2236// SSE2 with ImmT == Imm8 and XD prefix.
Evan Cheng8703be42006-04-04 19:12:30 +00002237def PSHUFLWri : Ii8<0x70, MRMSrcReg,
Nate Begeman9008ca62009-04-27 18:41:29 +00002238 (outs VR128:$dst), (ins VR128:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002239 "pshuflw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002240 [(set VR128:$dst, (v8i16 (pshuflw:$src2 VR128:$src1,
2241 (undef))))]>,
Evan Cheng506d3df2006-03-29 23:07:14 +00002242 XD, Requires<[HasSSE2]>;
Evan Cheng8703be42006-04-04 19:12:30 +00002243def PSHUFLWmi : Ii8<0x70, MRMSrcMem,
Nate Begeman9008ca62009-04-27 18:41:29 +00002244 (outs VR128:$dst), (ins i128mem:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002245 "pshuflw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002246 [(set VR128:$dst, (v8i16 (pshuflw:$src2
2247 (bc_v8i16 (memopv2i64 addr:$src1)),
2248 (undef))))]>,
Evan Cheng506d3df2006-03-29 23:07:14 +00002249 XD, Requires<[HasSSE2]>;
2250
Evan Chengc60bd972006-03-25 09:37:23 +00002251
Evan Chenge9083d62008-03-05 08:19:16 +00002252let Constraints = "$src1 = $dst" in {
Eric Christopher44b93ff2009-07-31 20:07:27 +00002253 def PUNPCKLBWrr : PDI<0x60, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002254 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002255 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002256 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002257 (v16i8 (unpckl VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002258 def PUNPCKLBWrm : PDI<0x60, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002259 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002260 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002261 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002262 (unpckl VR128:$src1,
2263 (bc_v16i8 (memopv2i64 addr:$src2))))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002264 def PUNPCKLWDrr : PDI<0x61, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002265 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002266 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002267 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002268 (v8i16 (unpckl VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002269 def PUNPCKLWDrm : PDI<0x61, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002270 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002271 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002272 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002273 (unpckl VR128:$src1,
2274 (bc_v8i16 (memopv2i64 addr:$src2))))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002275 def PUNPCKLDQrr : PDI<0x62, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002276 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002277 "punpckldq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002278 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002279 (v4i32 (unpckl VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002280 def PUNPCKLDQrm : PDI<0x62, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002281 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002282 "punpckldq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002283 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002284 (unpckl VR128:$src1,
2285 (bc_v4i32 (memopv2i64 addr:$src2))))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002286 def PUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002287 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002288 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002289 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002290 (v2i64 (unpckl VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002291 def PUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002292 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002293 "punpcklqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002294 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002295 (v2i64 (unpckl VR128:$src1,
2296 (memopv2i64 addr:$src2))))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002297
2298 def PUNPCKHBWrr : PDI<0x68, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002299 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002300 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002301 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002302 (v16i8 (unpckh VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002303 def PUNPCKHBWrm : PDI<0x68, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002304 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002305 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Eric Christopher44b93ff2009-07-31 20:07:27 +00002306 [(set VR128:$dst,
2307 (unpckh VR128:$src1,
Nate Begeman9008ca62009-04-27 18:41:29 +00002308 (bc_v16i8 (memopv2i64 addr:$src2))))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002309 def PUNPCKHWDrr : PDI<0x69, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002310 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002311 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002312 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002313 (v8i16 (unpckh VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002314 def PUNPCKHWDrm : PDI<0x69, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002315 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002316 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002317 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002318 (unpckh VR128:$src1,
2319 (bc_v8i16 (memopv2i64 addr:$src2))))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002320 def PUNPCKHDQrr : PDI<0x6A, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002321 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002322 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002323 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002324 (v4i32 (unpckh VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002325 def PUNPCKHDQrm : PDI<0x6A, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002326 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002327 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002328 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002329 (unpckh VR128:$src1,
2330 (bc_v4i32 (memopv2i64 addr:$src2))))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002331 def PUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002332 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002333 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002334 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002335 (v2i64 (unpckh VR128:$src1, VR128:$src2)))]>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00002336 def PUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002337 (outs VR128:$dst), (ins VR128:$src1, i128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002338 "punpckhqdq\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002339 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002340 (v2i64 (unpckh VR128:$src1,
2341 (memopv2i64 addr:$src2))))]>;
Evan Chenga971f6f2006-03-23 01:57:24 +00002342}
Evan Cheng82521dd2006-03-21 07:09:35 +00002343
Evan Chengb067a1e2006-03-31 19:22:53 +00002344// Extract / Insert
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002345def PEXTRWri : PDIi8<0xC5, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002346 (outs GR32:$dst), (ins VR128:$src1, i32i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002347 "pextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00002348 [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1),
Nate Begeman14d12ca2008-02-11 04:19:36 +00002349 imm:$src2))]>;
Evan Chenge9083d62008-03-05 08:19:16 +00002350let Constraints = "$src1 = $dst" in {
Bill Wendlingddd35322007-05-02 23:11:52 +00002351 def PINSRWrri : PDIi8<0xC4, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002352 (outs VR128:$dst), (ins VR128:$src1,
Bill Wendlingddd35322007-05-02 23:11:52 +00002353 GR32:$src2, i32i8imm:$src3),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002354 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002355 [(set VR128:$dst,
Nate Begeman14d12ca2008-02-11 04:19:36 +00002356 (X86pinsrw VR128:$src1, GR32:$src2, imm:$src3))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002357 def PINSRWrmi : PDIi8<0xC4, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002358 (outs VR128:$dst), (ins VR128:$src1,
Bill Wendlingddd35322007-05-02 23:11:52 +00002359 i16mem:$src2, i32i8imm:$src3),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002360 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Eric Christopher44b93ff2009-07-31 20:07:27 +00002361 [(set VR128:$dst,
Nate Begeman14d12ca2008-02-11 04:19:36 +00002362 (X86pinsrw VR128:$src1, (extloadi16 addr:$src2),
2363 imm:$src3))]>;
Evan Chengb067a1e2006-03-31 19:22:53 +00002364}
2365
Evan Chengc5fb2b12006-03-30 00:33:26 +00002366// Mask creation
Evan Cheng64d80e32007-07-19 01:14:50 +00002367def PMOVMSKBrr : PDI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002368 "pmovmskb\t{$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00002369 [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>;
Evan Chengc5fb2b12006-03-30 00:33:26 +00002370
Evan Chengfcf5e212006-04-11 06:57:30 +00002371// Conditional store
Evan Cheng071a2792007-09-11 19:55:27 +00002372let Uses = [EDI] in
Evan Cheng64d80e32007-07-19 01:14:50 +00002373def MASKMOVDQU : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002374 "maskmovdqu\t{$mask, $src|$src, $mask}",
Evan Cheng071a2792007-09-11 19:55:27 +00002375 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>;
Evan Chengfcf5e212006-04-11 06:57:30 +00002376
Evan Cheng1d768642009-02-10 22:06:28 +00002377let Uses = [RDI] in
2378def MASKMOVDQU64 : PDI<0xF7, MRMSrcReg, (outs), (ins VR128:$src, VR128:$mask),
2379 "maskmovdqu\t{$mask, $src|$src, $mask}",
2380 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, RDI)]>;
2381
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002382} // ExeDomain = SSEPackedInt
2383
Evan Chengecac9cb2006-03-25 06:03:26 +00002384// Non-temporal stores
David Greene8939b0d2010-02-16 20:50:18 +00002385def MOVNTPDmr_Int : PDI<0x2B, MRMDestMem, (outs), (ins i128mem:$dst, VR128:$src),
2386 "movntpd\t{$src, $dst|$dst, $src}",
2387 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>;
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002388let ExeDomain = SSEPackedInt in
David Greene8939b0d2010-02-16 20:50:18 +00002389def MOVNTDQmr_Int : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2390 "movntdq\t{$src, $dst|$dst, $src}",
2391 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>;
2392def MOVNTImr_Int : I<0xC3, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002393 "movnti\t{$src, $dst|$dst, $src}",
Eric Christopher44b93ff2009-07-31 20:07:27 +00002394 [(int_x86_sse2_movnt_i addr:$dst, GR32:$src)]>,
Evan Chengfcf5e212006-04-11 06:57:30 +00002395 TB, Requires<[HasSSE2]>;
Evan Chengecac9cb2006-03-25 06:03:26 +00002396
David Greene8939b0d2010-02-16 20:50:18 +00002397let AddedComplexity = 400 in { // Prefer non-temporal versions
2398def MOVNTPDmr : PDI<0x2B, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2399 "movntpd\t{$src, $dst|$dst, $src}",
2400 [(alignednontemporalstore(v2f64 VR128:$src), addr:$dst)]>;
2401
Jakob Stoklund Olesen4a2a6e72010-03-25 18:52:04 +00002402let ExeDomain = SSEPackedInt in
David Greene8939b0d2010-02-16 20:50:18 +00002403def MOVNTDQmr : PDI<0xE7, MRMDestMem, (outs), (ins f128mem:$dst, VR128:$src),
2404 "movntdq\t{$src, $dst|$dst, $src}",
2405 [(alignednontemporalstore (v4f32 VR128:$src), addr:$dst)]>;
David Greene8939b0d2010-02-16 20:50:18 +00002406}
2407
Evan Chengf3e1b1d2006-04-14 07:43:12 +00002408// Flush cache
Evan Cheng64d80e32007-07-19 01:14:50 +00002409def CLFLUSH : I<0xAE, MRM7m, (outs), (ins i8mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002410 "clflush\t$src", [(int_x86_sse2_clflush addr:$src)]>,
Evan Chengf3e1b1d2006-04-14 07:43:12 +00002411 TB, Requires<[HasSSE2]>;
2412
2413// Load, store, and memory fence
Chris Lattnereaca5fa2010-02-12 23:54:57 +00002414def LFENCE : I<0xAE, MRM_E8, (outs), (ins),
Evan Chengf3e1b1d2006-04-14 07:43:12 +00002415 "lfence", [(int_x86_sse2_lfence)]>, TB, Requires<[HasSSE2]>;
Chris Lattnereaca5fa2010-02-12 23:54:57 +00002416def MFENCE : I<0xAE, MRM_F0, (outs), (ins),
Evan Chengf3e1b1d2006-04-14 07:43:12 +00002417 "mfence", [(int_x86_sse2_mfence)]>, TB, Requires<[HasSSE2]>;
Evan Chengecac9cb2006-03-25 06:03:26 +00002418
Andrew Lenharth22c5c1b2008-02-16 01:24:58 +00002419//TODO: custom lower this so as to never even generate the noop
Chris Lattner6d9f86b2010-02-23 06:54:29 +00002420def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm),
Andrew Lenharth22c5c1b2008-02-16 01:24:58 +00002421 (i8 0)), (NOOP)>;
2422def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
2423def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
Chris Lattner6d9f86b2010-02-23 06:54:29 +00002424def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm),
Andrew Lenharth22c5c1b2008-02-16 01:24:58 +00002425 (i8 1)), (MFENCE)>;
2426
Evan Chengffea91e2006-03-26 09:53:12 +00002427// Alias instructions that map zero vector to pxor / xorp* for sse.
Dan Gohman15511cf2008-12-03 18:15:48 +00002428// We set canFoldAsLoad because this can be converted to a constant-pool
Dan Gohman62c939d2008-12-03 05:21:24 +00002429// load of an all-ones value if folding it would be beneficial.
Daniel Dunbar7417b762009-08-11 22:17:52 +00002430let isReMaterializable = 1, isAsCheapAsAMove = 1, canFoldAsLoad = 1,
Jakob Stoklund Olesen428e1522010-03-30 22:46:55 +00002431 isCodeGenOnly = 1, ExeDomain = SSEPackedInt in
Chris Lattner28c1d292010-02-05 21:30:49 +00002432 // FIXME: Change encoding to pseudo.
2433 def V_SETALLONES : PDI<0x76, MRMInitReg, (outs VR128:$dst), (ins), "",
Chris Lattner8a594482007-11-25 00:24:49 +00002434 [(set VR128:$dst, (v4i32 immAllOnesV))]>;
Evan Cheng386031a2006-03-24 07:29:27 +00002435
Evan Cheng64d80e32007-07-19 01:14:50 +00002436def MOVDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002437 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng11e15b32006-04-03 20:53:28 +00002438 [(set VR128:$dst,
Evan Cheng069287d2006-05-16 07:21:53 +00002439 (v4i32 (scalar_to_vector GR32:$src)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002440def MOVDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002441 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng11e15b32006-04-03 20:53:28 +00002442 [(set VR128:$dst,
2443 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>;
Evan Chengebf01d62006-11-16 23:33:25 +00002444
Evan Cheng64d80e32007-07-19 01:14:50 +00002445def MOVDI2SSrr : PDI<0x6E, MRMSrcReg, (outs FR32:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002446 "movd\t{$src, $dst|$dst, $src}",
Chris Lattnerf3597a12006-12-05 18:45:06 +00002447 [(set FR32:$dst, (bitconvert GR32:$src))]>;
2448
Evan Cheng64d80e32007-07-19 01:14:50 +00002449def MOVDI2SSrm : PDI<0x6E, MRMSrcMem, (outs FR32:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002450 "movd\t{$src, $dst|$dst, $src}",
Evan Chengc9f09232006-12-14 19:43:11 +00002451 [(set FR32:$dst, (bitconvert (loadi32 addr:$src)))]>;
Chris Lattnerf3597a12006-12-05 18:45:06 +00002452
Evan Cheng11e15b32006-04-03 20:53:28 +00002453// SSE2 instructions with XS prefix
Evan Cheng64d80e32007-07-19 01:14:50 +00002454def MOVQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002455 "movq\t{$src, $dst|$dst, $src}",
Evan Cheng11e15b32006-04-03 20:53:28 +00002456 [(set VR128:$dst,
2457 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
2458 Requires<[HasSSE2]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002459def MOVPQI2QImr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002460 "movq\t{$src, $dst|$dst, $src}",
Evan Chengebf01d62006-11-16 23:33:25 +00002461 [(store (i64 (vector_extract (v2i64 VR128:$src),
2462 (iPTR 0))), addr:$dst)]>;
2463
Dan Gohman874cada2010-02-28 00:17:42 +00002464def : Pat<(f64 (vector_extract (v2f64 VR128:$src), (iPTR 0))),
2465 (f64 (EXTRACT_SUBREG (v2f64 VR128:$src), x86_subreg_sd))>;
2466
Evan Cheng64d80e32007-07-19 01:14:50 +00002467def MOVPDI2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002468 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00002469 [(set GR32:$dst, (vector_extract (v4i32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00002470 (iPTR 0)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002471def MOVPDI2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002472 "movd\t{$src, $dst|$dst, $src}",
Evan Cheng11e15b32006-04-03 20:53:28 +00002473 [(store (i32 (vector_extract (v4i32 VR128:$src),
Evan Cheng015188f2006-06-15 08:14:54 +00002474 (iPTR 0))), addr:$dst)]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002475
Evan Cheng64d80e32007-07-19 01:14:50 +00002476def MOVSS2DIrr : PDI<0x7E, MRMDestReg, (outs GR32:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002477 "movd\t{$src, $dst|$dst, $src}",
Evan Chengc9f09232006-12-14 19:43:11 +00002478 [(set GR32:$dst, (bitconvert FR32:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002479def MOVSS2DImr : PDI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002480 "movd\t{$src, $dst|$dst, $src}",
Evan Chengc9f09232006-12-14 19:43:11 +00002481 [(store (i32 (bitconvert FR32:$src)), addr:$dst)]>;
Chris Lattnerf3597a12006-12-05 18:45:06 +00002482
Evan Cheng397edef2006-04-11 22:28:25 +00002483// Store / copy lower 64-bits of a XMM register.
Evan Cheng64d80e32007-07-19 01:14:50 +00002484def MOVLQ128mr : PDI<0xD6, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002485 "movq\t{$src, $dst|$dst, $src}",
Evan Cheng397edef2006-04-11 22:28:25 +00002486 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>;
2487
Evan Cheng017dcc62006-04-21 01:05:10 +00002488// movd / movq to XMM register zero-extends
Evan Cheng7a831ce2007-12-15 03:00:47 +00002489let AddedComplexity = 15 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00002490def MOVZDI2PDIrr : PDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002491 "movd\t{$src, $dst|$dst, $src}",
Evan Chengd880b972008-05-09 21:53:03 +00002492 [(set VR128:$dst, (v4i32 (X86vzmovl
Evan Cheng7e2ff772008-05-08 00:57:18 +00002493 (v4i32 (scalar_to_vector GR32:$src)))))]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00002494// This is X86-64 only.
2495def MOVZQI2PQIrr : RPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
2496 "mov{d|q}\t{$src, $dst|$dst, $src}",
Evan Chengd880b972008-05-09 21:53:03 +00002497 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng7e2ff772008-05-08 00:57:18 +00002498 (v2i64 (scalar_to_vector GR64:$src)))))]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00002499}
2500
2501let AddedComplexity = 20 in {
Evan Cheng64d80e32007-07-19 01:14:50 +00002502def MOVZDI2PDIrm : PDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002503 "movd\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002504 [(set VR128:$dst,
Evan Chengd880b972008-05-09 21:53:03 +00002505 (v4i32 (X86vzmovl (v4i32 (scalar_to_vector
Evan Cheng7e2ff772008-05-08 00:57:18 +00002506 (loadi32 addr:$src))))))]>;
Evan Chengc36c0ab2008-05-22 18:56:56 +00002507
2508def : Pat<(v4i32 (X86vzmovl (loadv4i32 addr:$src))),
2509 (MOVZDI2PDIrm addr:$src)>;
2510def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv4f32 addr:$src)))),
2511 (MOVZDI2PDIrm addr:$src)>;
Duncan Sandsd4b9c172008-06-13 19:07:40 +00002512def : Pat<(v4i32 (X86vzmovl (bc_v4i32 (loadv2i64 addr:$src)))),
2513 (MOVZDI2PDIrm addr:$src)>;
Evan Chengc36c0ab2008-05-22 18:56:56 +00002514
Evan Cheng64d80e32007-07-19 01:14:50 +00002515def MOVZQI2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002516 "movq\t{$src, $dst|$dst, $src}",
Evan Cheng7a831ce2007-12-15 03:00:47 +00002517 [(set VR128:$dst,
Evan Chengd880b972008-05-09 21:53:03 +00002518 (v2i64 (X86vzmovl (v2i64 (scalar_to_vector
Evan Cheng7e2ff772008-05-08 00:57:18 +00002519 (loadi64 addr:$src))))))]>, XS,
Evan Cheng7a831ce2007-12-15 03:00:47 +00002520 Requires<[HasSSE2]>;
Evan Cheng48090aa2006-03-21 23:01:21 +00002521
Evan Chengc36c0ab2008-05-22 18:56:56 +00002522def : Pat<(v2i64 (X86vzmovl (loadv2i64 addr:$src))),
2523 (MOVZQI2PQIrm addr:$src)>;
2524def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4f32 addr:$src)))),
2525 (MOVZQI2PQIrm addr:$src)>;
Evan Chengd880b972008-05-09 21:53:03 +00002526def : Pat<(v2i64 (X86vzload addr:$src)), (MOVZQI2PQIrm addr:$src)>;
Evan Chengb70ea0b2008-05-10 00:59:18 +00002527}
Evan Chengd880b972008-05-09 21:53:03 +00002528
Evan Cheng7a831ce2007-12-15 03:00:47 +00002529// Moving from XMM to XMM and clear upper 64 bits. Note, there is a bug in
2530// IA32 document. movq xmm1, xmm2 does clear the high bits.
2531let AddedComplexity = 15 in
2532def MOVZPQILo2PQIrr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2533 "movq\t{$src, $dst|$dst, $src}",
Evan Chengd880b972008-05-09 21:53:03 +00002534 [(set VR128:$dst, (v2i64 (X86vzmovl (v2i64 VR128:$src))))]>,
Evan Cheng7a831ce2007-12-15 03:00:47 +00002535 XS, Requires<[HasSSE2]>;
2536
Evan Cheng8e8de682008-05-20 18:24:47 +00002537let AddedComplexity = 20 in {
Evan Cheng7a831ce2007-12-15 03:00:47 +00002538def MOVZPQILo2PQIrm : I<0x7E, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
2539 "movq\t{$src, $dst|$dst, $src}",
Evan Chengd880b972008-05-09 21:53:03 +00002540 [(set VR128:$dst, (v2i64 (X86vzmovl
Evan Cheng8e8de682008-05-20 18:24:47 +00002541 (loadv2i64 addr:$src))))]>,
Evan Cheng7a831ce2007-12-15 03:00:47 +00002542 XS, Requires<[HasSSE2]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002543
Evan Cheng8e8de682008-05-20 18:24:47 +00002544def : Pat<(v2i64 (X86vzmovl (bc_v2i64 (loadv4i32 addr:$src)))),
2545 (MOVZPQILo2PQIrm addr:$src)>;
2546}
2547
Sean Callanan108934c2009-12-18 00:01:26 +00002548// Instructions for the disassembler
2549// xr = XMM register
2550// xm = mem64
2551
2552def MOVQxrxr : I<0x7E, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
2553 "movq\t{$src, $dst|$dst, $src}", []>, XS;
2554
Eric Christopher44b93ff2009-07-31 20:07:27 +00002555//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00002556// SSE3 Instructions
Eric Christopher44b93ff2009-07-31 20:07:27 +00002557//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00002558
Bill Wendlingddd35322007-05-02 23:11:52 +00002559// Move Instructions
Evan Cheng64d80e32007-07-19 01:14:50 +00002560def MOVSHDUPrr : S3SI<0x16, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002561 "movshdup\t{$src, $dst|$dst, $src}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002562 [(set VR128:$dst, (v4f32 (movshdup
2563 VR128:$src, (undef))))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002564def MOVSHDUPrm : S3SI<0x16, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002565 "movshdup\t{$src, $dst|$dst, $src}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002566 [(set VR128:$dst, (movshdup
2567 (memopv4f32 addr:$src), (undef)))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002568
Evan Cheng64d80e32007-07-19 01:14:50 +00002569def MOVSLDUPrr : S3SI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002570 "movsldup\t{$src, $dst|$dst, $src}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002571 [(set VR128:$dst, (v4f32 (movsldup
2572 VR128:$src, (undef))))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002573def MOVSLDUPrm : S3SI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002574 "movsldup\t{$src, $dst|$dst, $src}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002575 [(set VR128:$dst, (movsldup
2576 (memopv4f32 addr:$src), (undef)))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002577
Evan Cheng64d80e32007-07-19 01:14:50 +00002578def MOVDDUPrr : S3DI<0x12, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002579 "movddup\t{$src, $dst|$dst, $src}",
Nate Begeman9008ca62009-04-27 18:41:29 +00002580 [(set VR128:$dst,(v2f64 (movddup VR128:$src, (undef))))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00002581def MOVDDUPrm : S3DI<0x12, MRMSrcMem, (outs VR128:$dst), (ins f64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002582 "movddup\t{$src, $dst|$dst, $src}",
Evan Cheng0b457f02008-09-25 20:50:48 +00002583 [(set VR128:$dst,
Nate Begeman9008ca62009-04-27 18:41:29 +00002584 (v2f64 (movddup (scalar_to_vector (loadf64 addr:$src)),
2585 (undef))))]>;
Evan Cheng0b457f02008-09-25 20:50:48 +00002586
Nate Begeman9008ca62009-04-27 18:41:29 +00002587def : Pat<(movddup (bc_v2f64 (v2i64 (scalar_to_vector (loadi64 addr:$src)))),
2588 (undef)),
Evan Cheng0b457f02008-09-25 20:50:48 +00002589 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
Nate Begemanec8eee22009-04-29 22:47:44 +00002590
2591let AddedComplexity = 5 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00002592def : Pat<(movddup (memopv2f64 addr:$src), (undef)),
Evan Cheng0b457f02008-09-25 20:50:48 +00002593 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
Nate Begemanec8eee22009-04-29 22:47:44 +00002594def : Pat<(movddup (bc_v4f32 (memopv2f64 addr:$src)), (undef)),
2595 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
2596def : Pat<(movddup (memopv2i64 addr:$src), (undef)),
2597 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
2598def : Pat<(movddup (bc_v4i32 (memopv2i64 addr:$src)), (undef)),
2599 (MOVDDUPrm addr:$src)>, Requires<[HasSSE3]>;
2600}
Bill Wendlingddd35322007-05-02 23:11:52 +00002601
2602// Arithmetic
Evan Chenge9083d62008-03-05 08:19:16 +00002603let Constraints = "$src1 = $dst" in {
Bill Wendlingddd35322007-05-02 23:11:52 +00002604 def ADDSUBPSrr : S3DI<0xD0, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002605 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002606 "addsubps\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002607 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
2608 VR128:$src2))]>;
2609 def ADDSUBPSrm : S3DI<0xD0, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002610 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002611 "addsubps\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002612 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
Evan Chengb1938262008-05-23 00:37:07 +00002613 (memop addr:$src2)))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002614 def ADDSUBPDrr : S3I<0xD0, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +00002615 (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002616 "addsubpd\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002617 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
2618 VR128:$src2))]>;
2619 def ADDSUBPDrm : S3I<0xD0, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +00002620 (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002621 "addsubpd\t{$src2, $dst|$dst, $src2}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002622 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
Evan Chengb1938262008-05-23 00:37:07 +00002623 (memop addr:$src2)))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002624}
2625
Evan Cheng64d80e32007-07-19 01:14:50 +00002626def LDDQUrm : S3DI<0xF0, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002627 "lddqu\t{$src, $dst|$dst, $src}",
Bill Wendlingddd35322007-05-02 23:11:52 +00002628 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>;
2629
2630// Horizontal ops
2631class S3D_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Cheng64d80e32007-07-19 01:14:50 +00002632 : S3DI<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002633 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bill Wendlingddd35322007-05-02 23:11:52 +00002634 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>;
2635class S3D_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Cheng64d80e32007-07-19 01:14:50 +00002636 : S3DI<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002637 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Evan Chengb1938262008-05-23 00:37:07 +00002638 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, (memop addr:$src2))))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002639class S3_Intrr<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Cheng64d80e32007-07-19 01:14:50 +00002640 : S3I<o, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002641 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Bill Wendlingddd35322007-05-02 23:11:52 +00002642 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>;
2643class S3_Intrm<bits<8> o, string OpcodeStr, Intrinsic IntId>
Evan Cheng64d80e32007-07-19 01:14:50 +00002644 : S3I<o, MRMSrcMem, (outs VR128:$dst), (ins VR128:$src1, f128mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +00002645 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Evan Chengb1938262008-05-23 00:37:07 +00002646 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, (memopv2f64 addr:$src2))))]>;
Bill Wendlingddd35322007-05-02 23:11:52 +00002647
Evan Chenge9083d62008-03-05 08:19:16 +00002648let Constraints = "$src1 = $dst" in {
Bill Wendlingddd35322007-05-02 23:11:52 +00002649 def HADDPSrr : S3D_Intrr<0x7C, "haddps", int_x86_sse3_hadd_ps>;
2650 def HADDPSrm : S3D_Intrm<0x7C, "haddps", int_x86_sse3_hadd_ps>;
2651 def HADDPDrr : S3_Intrr <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
2652 def HADDPDrm : S3_Intrm <0x7C, "haddpd", int_x86_sse3_hadd_pd>;
2653 def HSUBPSrr : S3D_Intrr<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
2654 def HSUBPSrm : S3D_Intrm<0x7D, "hsubps", int_x86_sse3_hsub_ps>;
2655 def HSUBPDrr : S3_Intrr <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
2656 def HSUBPDrm : S3_Intrm <0x7D, "hsubpd", int_x86_sse3_hsub_pd>;
2657}
2658
2659// Thread synchronization
Chris Lattnereaca5fa2010-02-12 23:54:57 +00002660def MONITOR : I<0x01, MRM_C8, (outs), (ins), "monitor",
Bill Wendlingddd35322007-05-02 23:11:52 +00002661 [(int_x86_sse3_monitor EAX, ECX, EDX)]>,TB, Requires<[HasSSE3]>;
Chris Lattnereaca5fa2010-02-12 23:54:57 +00002662def MWAIT : I<0x01, MRM_C9, (outs), (ins), "mwait",
Bill Wendlingddd35322007-05-02 23:11:52 +00002663 [(int_x86_sse3_mwait ECX, EAX)]>, TB, Requires<[HasSSE3]>;
2664
2665// vector_shuffle v1, <undef> <1, 1, 3, 3>
2666let AddedComplexity = 15 in
Nate Begeman9008ca62009-04-27 18:41:29 +00002667def : Pat<(v4i32 (movshdup VR128:$src, (undef))),
Bill Wendlingddd35322007-05-02 23:11:52 +00002668 (MOVSHDUPrr VR128:$src)>, Requires<[HasSSE3]>;
2669let AddedComplexity = 20 in
Nate Begeman9008ca62009-04-27 18:41:29 +00002670def : Pat<(v4i32 (movshdup (bc_v4i32 (memopv2i64 addr:$src)), (undef))),
Bill Wendlingddd35322007-05-02 23:11:52 +00002671 (MOVSHDUPrm addr:$src)>, Requires<[HasSSE3]>;
2672
2673// vector_shuffle v1, <undef> <0, 0, 2, 2>
2674let AddedComplexity = 15 in
Nate Begeman9008ca62009-04-27 18:41:29 +00002675 def : Pat<(v4i32 (movsldup VR128:$src, (undef))),
Bill Wendlingddd35322007-05-02 23:11:52 +00002676 (MOVSLDUPrr VR128:$src)>, Requires<[HasSSE3]>;
2677let AddedComplexity = 20 in
Nate Begeman9008ca62009-04-27 18:41:29 +00002678 def : Pat<(v4i32 (movsldup (bc_v4i32 (memopv2i64 addr:$src)), (undef))),
Bill Wendlingddd35322007-05-02 23:11:52 +00002679 (MOVSLDUPrm addr:$src)>, Requires<[HasSSE3]>;
2680
Eric Christopher44b93ff2009-07-31 20:07:27 +00002681//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00002682// SSSE3 Instructions
Eric Christopher44b93ff2009-07-31 20:07:27 +00002683//===---------------------------------------------------------------------===//
Bill Wendlingddd35322007-05-02 23:11:52 +00002684
Bill Wendling76d708b2007-08-10 06:22:27 +00002685/// SS3I_unop_rm_int_8 - Simple SSSE3 unary operator whose type is v*i8.
Nate Begemanfea2be52008-02-09 23:46:37 +00002686multiclass SS3I_unop_rm_int_8<bits<8> opc, string OpcodeStr,
2687 Intrinsic IntId64, Intrinsic IntId128> {
2688 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src),
2689 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2690 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling76d708b2007-08-10 06:22:27 +00002691
Nate Begemanfea2be52008-02-09 23:46:37 +00002692 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst), (ins i64mem:$src),
2693 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2694 [(set VR64:$dst,
2695 (IntId64 (bitconvert (memopv8i8 addr:$src))))]>;
2696
2697 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2698 (ins VR128:$src),
2699 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2700 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2701 OpSize;
2702
2703 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2704 (ins i128mem:$src),
2705 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2706 [(set VR128:$dst,
2707 (IntId128
2708 (bitconvert (memopv16i8 addr:$src))))]>, OpSize;
Bill Wendlingddd35322007-05-02 23:11:52 +00002709}
2710
Bill Wendling76d708b2007-08-10 06:22:27 +00002711/// SS3I_unop_rm_int_16 - Simple SSSE3 unary operator whose type is v*i16.
Nate Begemanfea2be52008-02-09 23:46:37 +00002712multiclass SS3I_unop_rm_int_16<bits<8> opc, string OpcodeStr,
2713 Intrinsic IntId64, Intrinsic IntId128> {
2714 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2715 (ins VR64:$src),
2716 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2717 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling76d708b2007-08-10 06:22:27 +00002718
Nate Begemanfea2be52008-02-09 23:46:37 +00002719 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2720 (ins i64mem:$src),
2721 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2722 [(set VR64:$dst,
2723 (IntId64
2724 (bitconvert (memopv4i16 addr:$src))))]>;
2725
2726 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2727 (ins VR128:$src),
2728 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2729 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2730 OpSize;
2731
2732 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2733 (ins i128mem:$src),
2734 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2735 [(set VR128:$dst,
2736 (IntId128
2737 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
Bill Wendling76d708b2007-08-10 06:22:27 +00002738}
2739
2740/// SS3I_unop_rm_int_32 - Simple SSSE3 unary operator whose type is v*i32.
Nate Begemanfea2be52008-02-09 23:46:37 +00002741multiclass SS3I_unop_rm_int_32<bits<8> opc, string OpcodeStr,
2742 Intrinsic IntId64, Intrinsic IntId128> {
2743 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2744 (ins VR64:$src),
2745 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2746 [(set VR64:$dst, (IntId64 VR64:$src))]>;
Bill Wendling76d708b2007-08-10 06:22:27 +00002747
Nate Begemanfea2be52008-02-09 23:46:37 +00002748 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2749 (ins i64mem:$src),
2750 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2751 [(set VR64:$dst,
2752 (IntId64
2753 (bitconvert (memopv2i32 addr:$src))))]>;
2754
2755 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2756 (ins VR128:$src),
2757 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2758 [(set VR128:$dst, (IntId128 VR128:$src))]>,
2759 OpSize;
2760
2761 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2762 (ins i128mem:$src),
2763 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
2764 [(set VR128:$dst,
2765 (IntId128
2766 (bitconvert (memopv4i32 addr:$src))))]>, OpSize;
Bill Wendling76d708b2007-08-10 06:22:27 +00002767}
2768
2769defm PABSB : SS3I_unop_rm_int_8 <0x1C, "pabsb",
2770 int_x86_ssse3_pabs_b,
2771 int_x86_ssse3_pabs_b_128>;
2772defm PABSW : SS3I_unop_rm_int_16<0x1D, "pabsw",
2773 int_x86_ssse3_pabs_w,
2774 int_x86_ssse3_pabs_w_128>;
2775defm PABSD : SS3I_unop_rm_int_32<0x1E, "pabsd",
2776 int_x86_ssse3_pabs_d,
2777 int_x86_ssse3_pabs_d_128>;
2778
2779/// SS3I_binop_rm_int_8 - Simple SSSE3 binary operator whose type is v*i8.
Evan Chenge9083d62008-03-05 08:19:16 +00002780let Constraints = "$src1 = $dst" in {
Bill Wendling76d708b2007-08-10 06:22:27 +00002781 multiclass SS3I_binop_rm_int_8<bits<8> opc, string OpcodeStr,
2782 Intrinsic IntId64, Intrinsic IntId128,
2783 bit Commutable = 0> {
2784 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2785 (ins VR64:$src1, VR64:$src2),
2786 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2787 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2788 let isCommutable = Commutable;
2789 }
2790 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2791 (ins VR64:$src1, i64mem:$src2),
2792 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2793 [(set VR64:$dst,
2794 (IntId64 VR64:$src1,
2795 (bitconvert (memopv8i8 addr:$src2))))]>;
2796
2797 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2798 (ins VR128:$src1, VR128:$src2),
2799 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2800 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2801 OpSize {
2802 let isCommutable = Commutable;
2803 }
2804 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2805 (ins VR128:$src1, i128mem:$src2),
2806 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2807 [(set VR128:$dst,
2808 (IntId128 VR128:$src1,
2809 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
2810 }
2811}
2812
2813/// SS3I_binop_rm_int_16 - Simple SSSE3 binary operator whose type is v*i16.
Evan Chenge9083d62008-03-05 08:19:16 +00002814let Constraints = "$src1 = $dst" in {
Bill Wendling76d708b2007-08-10 06:22:27 +00002815 multiclass SS3I_binop_rm_int_16<bits<8> opc, string OpcodeStr,
2816 Intrinsic IntId64, Intrinsic IntId128,
2817 bit Commutable = 0> {
2818 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2819 (ins VR64:$src1, VR64:$src2),
2820 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2821 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2822 let isCommutable = Commutable;
2823 }
2824 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2825 (ins VR64:$src1, i64mem:$src2),
2826 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2827 [(set VR64:$dst,
2828 (IntId64 VR64:$src1,
2829 (bitconvert (memopv4i16 addr:$src2))))]>;
2830
2831 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2832 (ins VR128:$src1, VR128:$src2),
2833 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2834 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2835 OpSize {
2836 let isCommutable = Commutable;
2837 }
2838 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2839 (ins VR128:$src1, i128mem:$src2),
2840 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2841 [(set VR128:$dst,
2842 (IntId128 VR128:$src1,
2843 (bitconvert (memopv8i16 addr:$src2))))]>, OpSize;
2844 }
2845}
2846
2847/// SS3I_binop_rm_int_32 - Simple SSSE3 binary operator whose type is v*i32.
Evan Chenge9083d62008-03-05 08:19:16 +00002848let Constraints = "$src1 = $dst" in {
Bill Wendling76d708b2007-08-10 06:22:27 +00002849 multiclass SS3I_binop_rm_int_32<bits<8> opc, string OpcodeStr,
2850 Intrinsic IntId64, Intrinsic IntId128,
2851 bit Commutable = 0> {
2852 def rr64 : SS38I<opc, MRMSrcReg, (outs VR64:$dst),
2853 (ins VR64:$src1, VR64:$src2),
2854 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2855 [(set VR64:$dst, (IntId64 VR64:$src1, VR64:$src2))]> {
2856 let isCommutable = Commutable;
2857 }
2858 def rm64 : SS38I<opc, MRMSrcMem, (outs VR64:$dst),
2859 (ins VR64:$src1, i64mem:$src2),
2860 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2861 [(set VR64:$dst,
2862 (IntId64 VR64:$src1,
2863 (bitconvert (memopv2i32 addr:$src2))))]>;
2864
2865 def rr128 : SS38I<opc, MRMSrcReg, (outs VR128:$dst),
2866 (ins VR128:$src1, VR128:$src2),
2867 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2868 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
2869 OpSize {
2870 let isCommutable = Commutable;
2871 }
2872 def rm128 : SS38I<opc, MRMSrcMem, (outs VR128:$dst),
2873 (ins VR128:$src1, i128mem:$src2),
2874 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
2875 [(set VR128:$dst,
2876 (IntId128 VR128:$src1,
2877 (bitconvert (memopv4i32 addr:$src2))))]>, OpSize;
2878 }
2879}
2880
Chris Lattner65de1b92010-04-17 07:38:24 +00002881let ImmT = NoImm in { // None of these have i8 immediate fields.
Bill Wendling76d708b2007-08-10 06:22:27 +00002882defm PHADDW : SS3I_binop_rm_int_16<0x01, "phaddw",
2883 int_x86_ssse3_phadd_w,
Evan Cheng4e444432008-06-16 21:16:24 +00002884 int_x86_ssse3_phadd_w_128>;
Bill Wendling76d708b2007-08-10 06:22:27 +00002885defm PHADDD : SS3I_binop_rm_int_32<0x02, "phaddd",
2886 int_x86_ssse3_phadd_d,
Evan Cheng4e444432008-06-16 21:16:24 +00002887 int_x86_ssse3_phadd_d_128>;
Bill Wendling76d708b2007-08-10 06:22:27 +00002888defm PHADDSW : SS3I_binop_rm_int_16<0x03, "phaddsw",
2889 int_x86_ssse3_phadd_sw,
Evan Cheng4e444432008-06-16 21:16:24 +00002890 int_x86_ssse3_phadd_sw_128>;
Bill Wendling76d708b2007-08-10 06:22:27 +00002891defm PHSUBW : SS3I_binop_rm_int_16<0x05, "phsubw",
2892 int_x86_ssse3_phsub_w,
2893 int_x86_ssse3_phsub_w_128>;
2894defm PHSUBD : SS3I_binop_rm_int_32<0x06, "phsubd",
2895 int_x86_ssse3_phsub_d,
2896 int_x86_ssse3_phsub_d_128>;
2897defm PHSUBSW : SS3I_binop_rm_int_16<0x07, "phsubsw",
2898 int_x86_ssse3_phsub_sw,
2899 int_x86_ssse3_phsub_sw_128>;
2900defm PMADDUBSW : SS3I_binop_rm_int_8 <0x04, "pmaddubsw",
2901 int_x86_ssse3_pmadd_ub_sw,
Evan Cheng4e444432008-06-16 21:16:24 +00002902 int_x86_ssse3_pmadd_ub_sw_128>;
Bill Wendling76d708b2007-08-10 06:22:27 +00002903defm PMULHRSW : SS3I_binop_rm_int_16<0x0B, "pmulhrsw",
2904 int_x86_ssse3_pmul_hr_sw,
2905 int_x86_ssse3_pmul_hr_sw_128, 1>;
Chris Lattner65de1b92010-04-17 07:38:24 +00002906
Bill Wendling76d708b2007-08-10 06:22:27 +00002907defm PSHUFB : SS3I_binop_rm_int_8 <0x00, "pshufb",
2908 int_x86_ssse3_pshuf_b,
2909 int_x86_ssse3_pshuf_b_128>;
2910defm PSIGNB : SS3I_binop_rm_int_8 <0x08, "psignb",
2911 int_x86_ssse3_psign_b,
2912 int_x86_ssse3_psign_b_128>;
2913defm PSIGNW : SS3I_binop_rm_int_16<0x09, "psignw",
2914 int_x86_ssse3_psign_w,
2915 int_x86_ssse3_psign_w_128>;
Evan Chenged7f56b2009-05-28 18:48:53 +00002916defm PSIGND : SS3I_binop_rm_int_32<0x0A, "psignd",
Bill Wendling76d708b2007-08-10 06:22:27 +00002917 int_x86_ssse3_psign_d,
2918 int_x86_ssse3_psign_d_128>;
Chris Lattner65de1b92010-04-17 07:38:24 +00002919}
Bill Wendling76d708b2007-08-10 06:22:27 +00002920
Eric Christophercff6f852010-04-15 01:40:20 +00002921// palignr patterns.
Evan Chenge9083d62008-03-05 08:19:16 +00002922let Constraints = "$src1 = $dst" in {
Bill Wendlingae9671b2007-08-10 09:00:17 +00002923 def PALIGNR64rr : SS3AI<0x0F, MRMSrcReg, (outs VR64:$dst),
Sean Callananb9e6b342009-11-20 22:28:42 +00002924 (ins VR64:$src1, VR64:$src2, i8imm:$src3),
Dale Johannesen83e105c2007-10-11 20:58:37 +00002925 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng89321162009-10-28 06:30:34 +00002926 []>;
Dan Gohmanc2ecdc52008-05-28 01:50:19 +00002927 def PALIGNR64rm : SS3AI<0x0F, MRMSrcMem, (outs VR64:$dst),
Sean Callananb9e6b342009-11-20 22:28:42 +00002928 (ins VR64:$src1, i64mem:$src2, i8imm:$src3),
Dale Johannesen83e105c2007-10-11 20:58:37 +00002929 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng89321162009-10-28 06:30:34 +00002930 []>;
Bill Wendling76d708b2007-08-10 06:22:27 +00002931
Bill Wendlingae9671b2007-08-10 09:00:17 +00002932 def PALIGNR128rr : SS3AI<0x0F, MRMSrcReg, (outs VR128:$dst),
Sean Callananb9e6b342009-11-20 22:28:42 +00002933 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
Dale Johannesen83e105c2007-10-11 20:58:37 +00002934 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng89321162009-10-28 06:30:34 +00002935 []>, OpSize;
Dan Gohmanc2ecdc52008-05-28 01:50:19 +00002936 def PALIGNR128rm : SS3AI<0x0F, MRMSrcMem, (outs VR128:$dst),
Sean Callananb9e6b342009-11-20 22:28:42 +00002937 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
Dale Johannesen83e105c2007-10-11 20:58:37 +00002938 "palignr\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng89321162009-10-28 06:30:34 +00002939 []>, OpSize;
Bill Wendling76d708b2007-08-10 06:22:27 +00002940}
Bill Wendlingddd35322007-05-02 23:11:52 +00002941
Eric Christopher6d972fd2010-04-20 00:59:54 +00002942let AddedComplexity = 5 in {
2943
Eric Christophercff6f852010-04-15 01:40:20 +00002944def : Pat<(v1i64 (palign:$src3 VR64:$src1, VR64:$src2)),
2945 (PALIGNR64rr VR64:$src2, VR64:$src1,
2946 (SHUFFLE_get_palign_imm VR64:$src3))>,
2947 Requires<[HasSSSE3]>;
2948def : Pat<(v2i32 (palign:$src3 VR64:$src1, VR64:$src2)),
2949 (PALIGNR64rr VR64:$src2, VR64:$src1,
2950 (SHUFFLE_get_palign_imm VR64:$src3))>,
2951 Requires<[HasSSSE3]>;
2952def : Pat<(v2f32 (palign:$src3 VR64:$src1, VR64:$src2)),
2953 (PALIGNR64rr VR64:$src2, VR64:$src1,
2954 (SHUFFLE_get_palign_imm VR64:$src3))>,
2955 Requires<[HasSSSE3]>;
2956def : Pat<(v4i16 (palign:$src3 VR64:$src1, VR64:$src2)),
2957 (PALIGNR64rr VR64:$src2, VR64:$src1,
2958 (SHUFFLE_get_palign_imm VR64:$src3))>,
2959 Requires<[HasSSSE3]>;
2960def : Pat<(v8i8 (palign:$src3 VR64:$src1, VR64:$src2)),
2961 (PALIGNR64rr VR64:$src2, VR64:$src1,
2962 (SHUFFLE_get_palign_imm VR64:$src3))>,
2963 Requires<[HasSSSE3]>;
Evan Cheng89321162009-10-28 06:30:34 +00002964
Nate Begemana09008b2009-10-19 02:17:23 +00002965def : Pat<(v4i32 (palign:$src3 VR128:$src1, VR128:$src2)),
2966 (PALIGNR128rr VR128:$src2, VR128:$src1,
2967 (SHUFFLE_get_palign_imm VR128:$src3))>,
2968 Requires<[HasSSSE3]>;
2969def : Pat<(v4f32 (palign:$src3 VR128:$src1, VR128:$src2)),
2970 (PALIGNR128rr VR128:$src2, VR128:$src1,
2971 (SHUFFLE_get_palign_imm VR128:$src3))>,
2972 Requires<[HasSSSE3]>;
2973def : Pat<(v8i16 (palign:$src3 VR128:$src1, VR128:$src2)),
2974 (PALIGNR128rr VR128:$src2, VR128:$src1,
2975 (SHUFFLE_get_palign_imm VR128:$src3))>,
2976 Requires<[HasSSSE3]>;
2977def : Pat<(v16i8 (palign:$src3 VR128:$src1, VR128:$src2)),
2978 (PALIGNR128rr VR128:$src2, VR128:$src1,
2979 (SHUFFLE_get_palign_imm VR128:$src3))>,
2980 Requires<[HasSSSE3]>;
Eric Christopher761411c2009-11-07 08:45:53 +00002981}
Nate Begemana09008b2009-10-19 02:17:23 +00002982
Nate Begemanb9a47b82009-02-23 08:49:38 +00002983def : Pat<(X86pshufb VR128:$src, VR128:$mask),
2984 (PSHUFBrr128 VR128:$src, VR128:$mask)>, Requires<[HasSSSE3]>;
2985def : Pat<(X86pshufb VR128:$src, (bc_v16i8 (memopv2i64 addr:$mask))),
2986 (PSHUFBrm128 VR128:$src, addr:$mask)>, Requires<[HasSSSE3]>;
2987
Eric Christopher44b93ff2009-07-31 20:07:27 +00002988//===---------------------------------------------------------------------===//
Evan Cheng48090aa2006-03-21 23:01:21 +00002989// Non-Instruction Patterns
Eric Christopher44b93ff2009-07-31 20:07:27 +00002990//===---------------------------------------------------------------------===//
Evan Cheng48090aa2006-03-21 23:01:21 +00002991
Eric Christopher44b93ff2009-07-31 20:07:27 +00002992// extload f32 -> f64. This matches load+fextend because we have a hack in
2993// the isel (PreprocessForFPConvert) that can introduce loads after dag
2994// combine.
Chris Lattnerd43d00c2008-01-24 08:07:48 +00002995// Since these loads aren't folded into the fextend, we have to match it
2996// explicitly here.
2997let Predicates = [HasSSE2] in
2998 def : Pat<(fextend (loadf32 addr:$src)),
2999 (CVTSS2SDrm addr:$src)>;
3000
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003001// bit_convert
Chris Lattner4cc84ed2006-10-07 04:52:09 +00003002let Predicates = [HasSSE2] in {
3003 def : Pat<(v2i64 (bitconvert (v4i32 VR128:$src))), (v2i64 VR128:$src)>;
3004 def : Pat<(v2i64 (bitconvert (v8i16 VR128:$src))), (v2i64 VR128:$src)>;
3005 def : Pat<(v2i64 (bitconvert (v16i8 VR128:$src))), (v2i64 VR128:$src)>;
3006 def : Pat<(v2i64 (bitconvert (v2f64 VR128:$src))), (v2i64 VR128:$src)>;
3007 def : Pat<(v2i64 (bitconvert (v4f32 VR128:$src))), (v2i64 VR128:$src)>;
3008 def : Pat<(v4i32 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>;
3009 def : Pat<(v4i32 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>;
3010 def : Pat<(v4i32 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>;
3011 def : Pat<(v4i32 (bitconvert (v2f64 VR128:$src))), (v4i32 VR128:$src)>;
3012 def : Pat<(v4i32 (bitconvert (v4f32 VR128:$src))), (v4i32 VR128:$src)>;
3013 def : Pat<(v8i16 (bitconvert (v2i64 VR128:$src))), (v8i16 VR128:$src)>;
3014 def : Pat<(v8i16 (bitconvert (v4i32 VR128:$src))), (v8i16 VR128:$src)>;
3015 def : Pat<(v8i16 (bitconvert (v16i8 VR128:$src))), (v8i16 VR128:$src)>;
3016 def : Pat<(v8i16 (bitconvert (v2f64 VR128:$src))), (v8i16 VR128:$src)>;
3017 def : Pat<(v8i16 (bitconvert (v4f32 VR128:$src))), (v8i16 VR128:$src)>;
3018 def : Pat<(v16i8 (bitconvert (v2i64 VR128:$src))), (v16i8 VR128:$src)>;
3019 def : Pat<(v16i8 (bitconvert (v4i32 VR128:$src))), (v16i8 VR128:$src)>;
3020 def : Pat<(v16i8 (bitconvert (v8i16 VR128:$src))), (v16i8 VR128:$src)>;
3021 def : Pat<(v16i8 (bitconvert (v2f64 VR128:$src))), (v16i8 VR128:$src)>;
3022 def : Pat<(v16i8 (bitconvert (v4f32 VR128:$src))), (v16i8 VR128:$src)>;
3023 def : Pat<(v4f32 (bitconvert (v2i64 VR128:$src))), (v4f32 VR128:$src)>;
3024 def : Pat<(v4f32 (bitconvert (v4i32 VR128:$src))), (v4f32 VR128:$src)>;
3025 def : Pat<(v4f32 (bitconvert (v8i16 VR128:$src))), (v4f32 VR128:$src)>;
3026 def : Pat<(v4f32 (bitconvert (v16i8 VR128:$src))), (v4f32 VR128:$src)>;
3027 def : Pat<(v4f32 (bitconvert (v2f64 VR128:$src))), (v4f32 VR128:$src)>;
3028 def : Pat<(v2f64 (bitconvert (v2i64 VR128:$src))), (v2f64 VR128:$src)>;
3029 def : Pat<(v2f64 (bitconvert (v4i32 VR128:$src))), (v2f64 VR128:$src)>;
3030 def : Pat<(v2f64 (bitconvert (v8i16 VR128:$src))), (v2f64 VR128:$src)>;
3031 def : Pat<(v2f64 (bitconvert (v16i8 VR128:$src))), (v2f64 VR128:$src)>;
3032 def : Pat<(v2f64 (bitconvert (v4f32 VR128:$src))), (v2f64 VR128:$src)>;
3033}
Evan Chengb9df0ca2006-03-22 02:53:00 +00003034
Evan Cheng017dcc62006-04-21 01:05:10 +00003035// Move scalar to XMM zero-extended
3036// movd to XMM register zero-extends
Evan Chengf2ea84a2006-10-09 21:42:15 +00003037let AddedComplexity = 15 in {
Evan Cheng017dcc62006-04-21 01:05:10 +00003038// Zeroing a VR128 then do a MOVS{S|D} to the lower bits.
Evan Chengd880b972008-05-09 21:53:03 +00003039def : Pat<(v2f64 (X86vzmovl (v2f64 (scalar_to_vector FR64:$src)))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003040 (MOVSDrr (v2f64 (V_SET0PS)), FR64:$src)>;
Evan Chengd880b972008-05-09 21:53:03 +00003041def : Pat<(v4f32 (X86vzmovl (v4f32 (scalar_to_vector FR32:$src)))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003042 (MOVSSrr (v4f32 (V_SET0PS)), FR32:$src)>;
Evan Cheng23573e52008-05-09 23:37:55 +00003043def : Pat<(v4f32 (X86vzmovl (v4f32 VR128:$src))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003044 (MOVSSrr (v4f32 (V_SET0PS)),
Dan Gohman874cada2010-02-28 00:17:42 +00003045 (f32 (EXTRACT_SUBREG (v4f32 VR128:$src), x86_subreg_ss)))>;
Evan Cheng331e2bd2008-07-10 01:08:23 +00003046def : Pat<(v4i32 (X86vzmovl (v4i32 VR128:$src))),
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003047 (MOVSSrr (v4i32 (V_SET0PI)),
Dan Gohman874cada2010-02-28 00:17:42 +00003048 (EXTRACT_SUBREG (v4i32 VR128:$src), x86_subreg_ss))>;
Evan Cheng017dcc62006-04-21 01:05:10 +00003049}
Evan Chengbc4832b2006-03-24 23:15:12 +00003050
Evan Chengb9df0ca2006-03-22 02:53:00 +00003051// Splat v2f64 / v2i64
Evan Chengfd111b52006-04-19 21:15:24 +00003052let AddedComplexity = 10 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003053def : Pat<(splat_lo (v2f64 VR128:$src), (undef)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003054 (UNPCKLPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003055def : Pat<(unpckh (v2f64 VR128:$src), (undef)),
Evan Chengf686d9b2006-10-27 21:08:32 +00003056 (UNPCKHPDrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003057def : Pat<(splat_lo (v2i64 VR128:$src), (undef)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003058 (PUNPCKLQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003059def : Pat<(unpckh (v2i64 VR128:$src), (undef)),
Evan Chengf686d9b2006-10-27 21:08:32 +00003060 (PUNPCKHQDQrr VR128:$src, VR128:$src)>, Requires<[HasSSE2]>;
Evan Chengfd111b52006-04-19 21:15:24 +00003061}
Evan Cheng475aecf2006-03-29 03:04:49 +00003062
Evan Chengb7a5c522006-04-18 21:55:35 +00003063// Special unary SHUFPSrri case.
Nate Begeman9008ca62009-04-27 18:41:29 +00003064def : Pat<(v4f32 (pshufd:$src3 VR128:$src1, (undef))),
3065 (SHUFPSrri VR128:$src1, VR128:$src1,
Dan Gohmane13709a2010-02-26 01:14:30 +00003066 (SHUFFLE_get_shuf_imm VR128:$src3))>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003067let AddedComplexity = 5 in
3068def : Pat<(v4f32 (pshufd:$src2 VR128:$src1, (undef))),
3069 (PSHUFDri VR128:$src1, (SHUFFLE_get_shuf_imm VR128:$src2))>,
3070 Requires<[HasSSE2]>;
Dan Gohman7f55fcb2007-08-02 21:17:01 +00003071// Special unary SHUFPDrri case.
Nate Begeman9008ca62009-04-27 18:41:29 +00003072def : Pat<(v2i64 (pshufd:$src3 VR128:$src1, (undef))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003073 (SHUFPDrri VR128:$src1, VR128:$src1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003074 (SHUFFLE_get_shuf_imm VR128:$src3))>,
3075 Requires<[HasSSE2]>;
3076// Special unary SHUFPDrri case.
3077def : Pat<(v2f64 (pshufd:$src3 VR128:$src1, (undef))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003078 (SHUFPDrri VR128:$src1, VR128:$src1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003079 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Dan Gohman7f55fcb2007-08-02 21:17:01 +00003080 Requires<[HasSSE2]>;
Evan Cheng3d60df42006-04-10 22:35:16 +00003081// Unary v4f32 shuffle with PSHUF* in order to fold a load.
Nate Begeman9008ca62009-04-27 18:41:29 +00003082def : Pat<(pshufd:$src2 (bc_v4i32 (memopv4f32 addr:$src1)), (undef)),
3083 (PSHUFDmi addr:$src1, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Cheng7d9061e2006-03-30 19:54:57 +00003084 Requires<[HasSSE2]>;
Evan Chengb7a75a52008-09-26 23:41:32 +00003085
Evan Cheng3d60df42006-04-10 22:35:16 +00003086// Special binary v4i32 shuffle cases with SHUFPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003087def : Pat<(v4i32 (shufp:$src3 VR128:$src1, (v4i32 VR128:$src2))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003088 (SHUFPSrri VR128:$src1, VR128:$src2,
Nate Begeman9008ca62009-04-27 18:41:29 +00003089 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Chris Lattner30da68a2006-06-20 00:25:29 +00003090 Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003091def : Pat<(v4i32 (shufp:$src3 VR128:$src1, (bc_v4i32 (memopv2i64 addr:$src2)))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003092 (SHUFPSrmi VR128:$src1, addr:$src2,
Nate Begeman9008ca62009-04-27 18:41:29 +00003093 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Chris Lattner30da68a2006-06-20 00:25:29 +00003094 Requires<[HasSSE2]>;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003095// Special binary v2i64 shuffle cases using SHUFPDrri.
Nate Begeman9008ca62009-04-27 18:41:29 +00003096def : Pat<(v2i64 (shufp:$src3 VR128:$src1, VR128:$src2)),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003097 (SHUFPDrri VR128:$src1, VR128:$src2,
Nate Begeman9008ca62009-04-27 18:41:29 +00003098 (SHUFFLE_get_shuf_imm VR128:$src3))>,
Evan Cheng7a831ce2007-12-15 03:00:47 +00003099 Requires<[HasSSE2]>;
Evan Cheng1b32f222006-03-30 07:33:32 +00003100
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003101// vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
Evan Chengb7a75a52008-09-26 23:41:32 +00003102let AddedComplexity = 15 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003103def : Pat<(v4i32 (unpckl_undef:$src2 VR128:$src, (undef))),
3104 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00003105 Requires<[OptForSpeed, HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003106def : Pat<(v4f32 (unpckl_undef:$src2 VR128:$src, (undef))),
3107 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00003108 Requires<[OptForSpeed, HasSSE2]>;
3109}
Evan Chengfd111b52006-04-19 21:15:24 +00003110let AddedComplexity = 10 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003111def : Pat<(v4f32 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003112 (UNPCKLPSrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003113def : Pat<(v16i8 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003114 (PUNPCKLBWrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003115def : Pat<(v8i16 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003116 (PUNPCKLWDrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003117def : Pat<(v4i32 (unpckl_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003118 (PUNPCKLDQrr VR128:$src, VR128:$src)>;
Evan Chengfd111b52006-04-19 21:15:24 +00003119}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003120
Evan Cheng174f8032007-05-17 18:44:37 +00003121// vector_shuffle v1, <undef>, <2, 2, 3, 3, ...>
Evan Chengb7a75a52008-09-26 23:41:32 +00003122let AddedComplexity = 15 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003123def : Pat<(v4i32 (unpckh_undef:$src2 VR128:$src, (undef))),
3124 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00003125 Requires<[OptForSpeed, HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003126def : Pat<(v4f32 (unpckh_undef:$src2 VR128:$src, (undef))),
3127 (PSHUFDri VR128:$src, (SHUFFLE_get_shuf_imm VR128:$src2))>,
Evan Chengb7a75a52008-09-26 23:41:32 +00003128 Requires<[OptForSpeed, HasSSE2]>;
3129}
Evan Cheng174f8032007-05-17 18:44:37 +00003130let AddedComplexity = 10 in {
Nate Begeman9008ca62009-04-27 18:41:29 +00003131def : Pat<(v4f32 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003132 (UNPCKHPSrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003133def : Pat<(v16i8 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003134 (PUNPCKHBWrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003135def : Pat<(v8i16 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003136 (PUNPCKHWDrr VR128:$src, VR128:$src)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003137def : Pat<(v4i32 (unpckh_undef VR128:$src, (undef))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003138 (PUNPCKHDQrr VR128:$src, VR128:$src)>;
Evan Cheng174f8032007-05-17 18:44:37 +00003139}
3140
Evan Chengb7a75a52008-09-26 23:41:32 +00003141let AddedComplexity = 20 in {
Evan Cheng2dadaea2006-04-19 20:37:34 +00003142// vector_shuffle v1, v2 <0, 1, 4, 5> using MOVLHPS
Nate Begeman0b10b912009-11-07 23:17:15 +00003143def : Pat<(v4i32 (movlhps VR128:$src1, VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003144 (MOVLHPSrr VR128:$src1, VR128:$src2)>;
Evan Cheng2dadaea2006-04-19 20:37:34 +00003145
3146// vector_shuffle v1, v2 <6, 7, 2, 3> using MOVHLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003147def : Pat<(v4i32 (movhlps VR128:$src1, VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003148 (MOVHLPSrr VR128:$src1, VR128:$src2)>;
Evan Cheng2dadaea2006-04-19 20:37:34 +00003149
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003150// vector_shuffle v1, undef <2, ?, ?, ?> using MOVHLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003151def : Pat<(v4f32 (movhlps_undef VR128:$src1, (undef))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003152 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003153def : Pat<(v4i32 (movhlps_undef VR128:$src1, (undef))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003154 (MOVHLPSrr VR128:$src1, VR128:$src1)>;
Evan Chengf2ea84a2006-10-09 21:42:15 +00003155}
Evan Cheng9d09b892006-05-31 00:51:37 +00003156
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003157let AddedComplexity = 20 in {
Evan Cheng2dadaea2006-04-19 20:37:34 +00003158// vector_shuffle v1, (load v2) <4, 5, 2, 3> using MOVLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003159def : Pat<(v4f32 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003160 (MOVLPSrm VR128:$src1, addr:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003161def : Pat<(v2f64 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003162 (MOVLPDrm VR128:$src1, addr:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003163def : Pat<(v4i32 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003164 (MOVLPSrm VR128:$src1, addr:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003165def : Pat<(v2i64 (movlp VR128:$src1, (load addr:$src2))),
Dan Gohmane13709a2010-02-26 01:14:30 +00003166 (MOVLPDrm VR128:$src1, addr:$src2)>;
Evan Chengf2ea84a2006-10-09 21:42:15 +00003167}
Evan Cheng64e97692006-04-24 21:58:20 +00003168
Evan Chengcd0baf22008-05-23 21:23:16 +00003169// (store (vector_shuffle (load addr), v2, <4, 5, 2, 3>), addr) using MOVLPS
Nate Begeman9008ca62009-04-27 18:41:29 +00003170def : Pat<(store (v4f32 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003171 (MOVLPSmr addr:$src1, VR128:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003172def : Pat<(store (v2f64 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003173 (MOVLPDmr addr:$src1, VR128:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003174def : Pat<(store (v4i32 (movlp (bc_v4i32 (loadv2i64 addr:$src1)), VR128:$src2)),
3175 addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003176 (MOVLPSmr addr:$src1, VR128:$src2)>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003177def : Pat<(store (v2i64 (movlp (load addr:$src1), VR128:$src2)), addr:$src1),
Dan Gohmane13709a2010-02-26 01:14:30 +00003178 (MOVLPDmr addr:$src1, VR128:$src2)>;
Evan Chengcd0baf22008-05-23 21:23:16 +00003179
Evan Chengf2ea84a2006-10-09 21:42:15 +00003180let AddedComplexity = 15 in {
Evan Cheng64e97692006-04-24 21:58:20 +00003181// Setting the lowest element in the vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003182def : Pat<(v4i32 (movl VR128:$src1, VR128:$src2)),
Dan Gohman874cada2010-02-28 00:17:42 +00003183 (MOVSSrr (v4i32 VR128:$src1),
3184 (EXTRACT_SUBREG (v4i32 VR128:$src2), x86_subreg_ss))>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003185def : Pat<(v2i64 (movl VR128:$src1, VR128:$src2)),
Dan Gohman874cada2010-02-28 00:17:42 +00003186 (MOVSDrr (v2i64 VR128:$src1),
3187 (EXTRACT_SUBREG (v2i64 VR128:$src2), x86_subreg_sd))>;
Evan Chenga7fc6422006-04-24 23:34:56 +00003188
Dan Gohman874cada2010-02-28 00:17:42 +00003189// vector_shuffle v1, v2 <4, 5, 2, 3> using movsd
Nate Begeman9008ca62009-04-27 18:41:29 +00003190def : Pat<(v4f32 (movlp VR128:$src1, VR128:$src2)),
Dan Gohman874cada2010-02-28 00:17:42 +00003191 (MOVSDrr VR128:$src1, (EXTRACT_SUBREG VR128:$src2, x86_subreg_sd))>,
3192 Requires<[HasSSE2]>;
Nate Begeman9008ca62009-04-27 18:41:29 +00003193def : Pat<(v4i32 (movlp VR128:$src1, VR128:$src2)),
Dan Gohman874cada2010-02-28 00:17:42 +00003194 (MOVSDrr VR128:$src1, (EXTRACT_SUBREG VR128:$src2, x86_subreg_sd))>,
3195 Requires<[HasSSE2]>;
Evan Chengf2ea84a2006-10-09 21:42:15 +00003196}
Evan Cheng9e062ed2006-05-03 20:32:03 +00003197
Eli Friedman7e2242b2009-06-19 07:00:55 +00003198// vector_shuffle v1, v2 <4, 5, 2, 3> using SHUFPSrri (we prefer movsd, but
3199// fall back to this for SSE1)
3200def : Pat<(v4f32 (movlp:$src3 VR128:$src1, (v4f32 VR128:$src2))),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003201 (SHUFPSrri VR128:$src2, VR128:$src1,
Dan Gohmane13709a2010-02-26 01:14:30 +00003202 (SHUFFLE_get_shuf_imm VR128:$src3))>;
Eli Friedman7e2242b2009-06-19 07:00:55 +00003203
Evan Chenga7fc6422006-04-24 23:34:56 +00003204// Set lowest element and zero upper elements.
Evan Chengd880b972008-05-09 21:53:03 +00003205def : Pat<(v2f64 (X86vzmovl (v2f64 VR128:$src))),
Evan Chengfd17f422008-05-08 22:35:02 +00003206 (MOVZPQILo2PQIrr VR128:$src)>, Requires<[HasSSE2]>;
Evan Chengcdfc3c82006-04-17 22:45:49 +00003207
Evan Cheng2c3ae372006-04-12 21:21:57 +00003208// Some special case pandn patterns.
3209def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
3210 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003211 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00003212def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
3213 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003214 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00003215def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
3216 VR128:$src2)),
Chris Lattner30da68a2006-06-20 00:25:29 +00003217 (PANDNrr VR128:$src1, VR128:$src2)>, Requires<[HasSSE2]>;
Evan Cheng1b32f222006-03-30 07:33:32 +00003218
Evan Cheng2c3ae372006-04-12 21:21:57 +00003219def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
Evan Chengb1938262008-05-23 00:37:07 +00003220 (memop addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003221 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00003222def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
Evan Chengb1938262008-05-23 00:37:07 +00003223 (memop addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003224 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00003225def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
Evan Chengb1938262008-05-23 00:37:07 +00003226 (memop addr:$src2))),
Chris Lattner30da68a2006-06-20 00:25:29 +00003227 (PANDNrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
Evan Cheng206ee9d2006-07-07 08:33:52 +00003228
Nate Begemanb348d182007-11-17 03:58:34 +00003229// vector -> vector casts
3230def : Pat<(v4f32 (sint_to_fp (v4i32 VR128:$src))),
3231 (Int_CVTDQ2PSrr VR128:$src)>, Requires<[HasSSE2]>;
3232def : Pat<(v4i32 (fp_to_sint (v4f32 VR128:$src))),
3233 (Int_CVTTPS2DQrr VR128:$src)>, Requires<[HasSSE2]>;
Eli Friedmand0c0fae2008-09-05 23:07:03 +00003234def : Pat<(v2f64 (sint_to_fp (v2i32 VR64:$src))),
3235 (Int_CVTPI2PDrr VR64:$src)>, Requires<[HasSSE2]>;
3236def : Pat<(v2i32 (fp_to_sint (v2f64 VR128:$src))),
3237 (Int_CVTTPD2PIrr VR128:$src)>, Requires<[HasSSE2]>;
Nate Begemanb348d182007-11-17 03:58:34 +00003238
Evan Chengb4162fd2007-07-20 00:27:43 +00003239// Use movaps / movups for SSE integer load / store (one byte shorter).
Dan Gohmand3006222007-07-27 17:16:43 +00003240def : Pat<(alignedloadv4i32 addr:$src),
Dan Gohmane13709a2010-02-26 01:14:30 +00003241 (MOVAPSrm addr:$src)>;
Dan Gohmand3006222007-07-27 17:16:43 +00003242def : Pat<(loadv4i32 addr:$src),
Dan Gohmane13709a2010-02-26 01:14:30 +00003243 (MOVUPSrm addr:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003244def : Pat<(alignedloadv2i64 addr:$src),
Dan Gohmane13709a2010-02-26 01:14:30 +00003245 (MOVAPSrm addr:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003246def : Pat<(loadv2i64 addr:$src),
Dan Gohmane13709a2010-02-26 01:14:30 +00003247 (MOVUPSrm addr:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003248
3249def : Pat<(alignedstore (v2i64 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003250 (MOVAPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003251def : Pat<(alignedstore (v4i32 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003252 (MOVAPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003253def : Pat<(alignedstore (v8i16 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003254 (MOVAPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003255def : Pat<(alignedstore (v16i8 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003256 (MOVAPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003257def : Pat<(store (v2i64 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003258 (MOVUPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003259def : Pat<(store (v4i32 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003260 (MOVUPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003261def : Pat<(store (v8i16 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003262 (MOVUPSmr addr:$dst, VR128:$src)>;
Evan Chengb4162fd2007-07-20 00:27:43 +00003263def : Pat<(store (v16i8 VR128:$src), addr:$dst),
Dan Gohmane13709a2010-02-26 01:14:30 +00003264 (MOVUPSmr addr:$dst, VR128:$src)>;
Eric Christopher44b93ff2009-07-31 20:07:27 +00003265
Nate Begeman63ec90a2008-02-03 07:18:54 +00003266//===----------------------------------------------------------------------===//
3267// SSE4.1 Instructions
3268//===----------------------------------------------------------------------===//
3269
Dale Johannesene397acc2008-10-10 23:51:03 +00003270multiclass sse41_fp_unop_rm<bits<8> opcps, bits<8> opcpd,
Nate Begeman63ec90a2008-02-03 07:18:54 +00003271 string OpcodeStr,
Nate Begeman63ec90a2008-02-03 07:18:54 +00003272 Intrinsic V4F32Int,
Nate Begeman2f6f1c02008-02-04 05:34:34 +00003273 Intrinsic V2F64Int> {
Nate Begeman63ec90a2008-02-03 07:18:54 +00003274 // Intrinsic operation, reg.
Nate Begeman63ec90a2008-02-03 07:18:54 +00003275 // Vector intrinsic operation, reg
Eric Christopher44b93ff2009-07-31 20:07:27 +00003276 def PSr_Int : SS4AIi8<opcps, MRMSrcReg,
Nate Begeman204e84e2008-02-04 06:00:24 +00003277 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00003278 !strconcat(OpcodeStr,
3279 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begeman2f6f1c02008-02-04 05:34:34 +00003280 [(set VR128:$dst, (V4F32Int VR128:$src1, imm:$src2))]>,
3281 OpSize;
Nate Begeman63ec90a2008-02-03 07:18:54 +00003282
3283 // Vector intrinsic operation, mem
Evan Cheng400073d2009-12-18 07:40:29 +00003284 def PSm_Int : Ii8<opcps, MRMSrcMem,
Nate Begeman204e84e2008-02-04 06:00:24 +00003285 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00003286 !strconcat(OpcodeStr,
3287 "ps\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Chengb1938262008-05-23 00:37:07 +00003288 [(set VR128:$dst,
3289 (V4F32Int (memopv4f32 addr:$src1),imm:$src2))]>,
Evan Cheng400073d2009-12-18 07:40:29 +00003290 TA, OpSize,
Evan Chengb1f49812009-12-22 17:47:23 +00003291 Requires<[HasSSE41]>;
Nate Begeman63ec90a2008-02-03 07:18:54 +00003292
Nate Begeman63ec90a2008-02-03 07:18:54 +00003293 // Vector intrinsic operation, reg
Evan Cheng172b7942008-03-14 07:39:27 +00003294 def PDr_Int : SS4AIi8<opcpd, MRMSrcReg,
Nate Begeman204e84e2008-02-04 06:00:24 +00003295 (outs VR128:$dst), (ins VR128:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00003296 !strconcat(OpcodeStr,
3297 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begeman2f6f1c02008-02-04 05:34:34 +00003298 [(set VR128:$dst, (V2F64Int VR128:$src1, imm:$src2))]>,
3299 OpSize;
Nate Begeman63ec90a2008-02-03 07:18:54 +00003300
3301 // Vector intrinsic operation, mem
Evan Cheng172b7942008-03-14 07:39:27 +00003302 def PDm_Int : SS4AIi8<opcpd, MRMSrcMem,
Nate Begeman204e84e2008-02-04 06:00:24 +00003303 (outs VR128:$dst), (ins f128mem:$src1, i32i8imm:$src2),
Nate Begeman63ec90a2008-02-03 07:18:54 +00003304 !strconcat(OpcodeStr,
3305 "pd\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Chengb1938262008-05-23 00:37:07 +00003306 [(set VR128:$dst,
3307 (V2F64Int (memopv2f64 addr:$src1),imm:$src2))]>,
Nate Begeman2f6f1c02008-02-04 05:34:34 +00003308 OpSize;
Nate Begeman63ec90a2008-02-03 07:18:54 +00003309}
3310
Dale Johannesene397acc2008-10-10 23:51:03 +00003311let Constraints = "$src1 = $dst" in {
3312multiclass sse41_fp_binop_rm<bits<8> opcss, bits<8> opcsd,
3313 string OpcodeStr,
3314 Intrinsic F32Int,
3315 Intrinsic F64Int> {
3316 // Intrinsic operation, reg.
3317 def SSr_Int : SS4AIi8<opcss, MRMSrcReg,
Eric Christopher44b93ff2009-07-31 20:07:27 +00003318 (outs VR128:$dst),
Dale Johannesene397acc2008-10-10 23:51:03 +00003319 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
3320 !strconcat(OpcodeStr,
3321 "ss\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003322 [(set VR128:$dst,
Dale Johannesene397acc2008-10-10 23:51:03 +00003323 (F32Int VR128:$src1, VR128:$src2, imm:$src3))]>,
3324 OpSize;
3325
3326 // Intrinsic operation, mem.
Eric Christopher44b93ff2009-07-31 20:07:27 +00003327 def SSm_Int : SS4AIi8<opcss, MRMSrcMem,
3328 (outs VR128:$dst),
Dale Johannesene397acc2008-10-10 23:51:03 +00003329 (ins VR128:$src1, ssmem:$src2, i32i8imm:$src3),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003330 !strconcat(OpcodeStr,
Dale Johannesene397acc2008-10-10 23:51:03 +00003331 "ss\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003332 [(set VR128:$dst,
Dale Johannesene397acc2008-10-10 23:51:03 +00003333 (F32Int VR128:$src1, sse_load_f32:$src2, imm:$src3))]>,
3334 OpSize;
3335
3336 // Intrinsic operation, reg.
3337 def SDr_Int : SS4AIi8<opcsd, MRMSrcReg,
Eric Christopher44b93ff2009-07-31 20:07:27 +00003338 (outs VR128:$dst),
Dale Johannesene397acc2008-10-10 23:51:03 +00003339 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
3340 !strconcat(OpcodeStr,
3341 "sd\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003342 [(set VR128:$dst,
Dale Johannesene397acc2008-10-10 23:51:03 +00003343 (F64Int VR128:$src1, VR128:$src2, imm:$src3))]>,
3344 OpSize;
3345
3346 // Intrinsic operation, mem.
3347 def SDm_Int : SS4AIi8<opcsd, MRMSrcMem,
Eric Christopher44b93ff2009-07-31 20:07:27 +00003348 (outs VR128:$dst),
Dale Johannesene397acc2008-10-10 23:51:03 +00003349 (ins VR128:$src1, sdmem:$src2, i32i8imm:$src3),
3350 !strconcat(OpcodeStr,
3351 "sd\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003352 [(set VR128:$dst,
Dale Johannesene397acc2008-10-10 23:51:03 +00003353 (F64Int VR128:$src1, sse_load_f64:$src2, imm:$src3))]>,
3354 OpSize;
3355}
3356}
3357
Nate Begeman63ec90a2008-02-03 07:18:54 +00003358// FP round - roundss, roundps, roundsd, roundpd
Dale Johannesene397acc2008-10-10 23:51:03 +00003359defm ROUND : sse41_fp_unop_rm<0x08, 0x09, "round",
3360 int_x86_sse41_round_ps, int_x86_sse41_round_pd>;
3361defm ROUND : sse41_fp_binop_rm<0x0A, 0x0B, "round",
3362 int_x86_sse41_round_ss, int_x86_sse41_round_sd>;
Nate Begeman2f6f1c02008-02-04 05:34:34 +00003363
3364// SS41I_unop_rm_int_v16 - SSE 4.1 unary operator whose type is v8i16.
3365multiclass SS41I_unop_rm_int_v16<bits<8> opc, string OpcodeStr,
3366 Intrinsic IntId128> {
3367 def rr128 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3368 (ins VR128:$src),
3369 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3370 [(set VR128:$dst, (IntId128 VR128:$src))]>, OpSize;
3371 def rm128 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3372 (ins i128mem:$src),
3373 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3374 [(set VR128:$dst,
3375 (IntId128
3376 (bitconvert (memopv8i16 addr:$src))))]>, OpSize;
3377}
3378
3379defm PHMINPOSUW : SS41I_unop_rm_int_v16 <0x41, "phminposuw",
3380 int_x86_sse41_phminposuw>;
3381
3382/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Evan Chenge9083d62008-03-05 08:19:16 +00003383let Constraints = "$src1 = $dst" in {
Nate Begeman2f6f1c02008-02-04 05:34:34 +00003384 multiclass SS41I_binop_rm_int<bits<8> opc, string OpcodeStr,
3385 Intrinsic IntId128, bit Commutable = 0> {
Nate Begemanfea2be52008-02-09 23:46:37 +00003386 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3387 (ins VR128:$src1, VR128:$src2),
3388 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3389 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3390 OpSize {
Nate Begeman2f6f1c02008-02-04 05:34:34 +00003391 let isCommutable = Commutable;
3392 }
Nate Begemanfea2be52008-02-09 23:46:37 +00003393 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3394 (ins VR128:$src1, i128mem:$src2),
3395 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3396 [(set VR128:$dst,
3397 (IntId128 VR128:$src1,
3398 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
Nate Begeman2f6f1c02008-02-04 05:34:34 +00003399 }
3400}
3401
3402defm PCMPEQQ : SS41I_binop_rm_int<0x29, "pcmpeqq",
3403 int_x86_sse41_pcmpeqq, 1>;
3404defm PACKUSDW : SS41I_binop_rm_int<0x2B, "packusdw",
3405 int_x86_sse41_packusdw, 0>;
3406defm PMINSB : SS41I_binop_rm_int<0x38, "pminsb",
3407 int_x86_sse41_pminsb, 1>;
3408defm PMINSD : SS41I_binop_rm_int<0x39, "pminsd",
3409 int_x86_sse41_pminsd, 1>;
3410defm PMINUD : SS41I_binop_rm_int<0x3B, "pminud",
3411 int_x86_sse41_pminud, 1>;
3412defm PMINUW : SS41I_binop_rm_int<0x3A, "pminuw",
3413 int_x86_sse41_pminuw, 1>;
3414defm PMAXSB : SS41I_binop_rm_int<0x3C, "pmaxsb",
3415 int_x86_sse41_pmaxsb, 1>;
3416defm PMAXSD : SS41I_binop_rm_int<0x3D, "pmaxsd",
3417 int_x86_sse41_pmaxsd, 1>;
3418defm PMAXUD : SS41I_binop_rm_int<0x3F, "pmaxud",
3419 int_x86_sse41_pmaxud, 1>;
3420defm PMAXUW : SS41I_binop_rm_int<0x3E, "pmaxuw",
3421 int_x86_sse41_pmaxuw, 1>;
Nate Begeman204e84e2008-02-04 06:00:24 +00003422
Mon P Wangaf9b9522008-12-18 21:42:19 +00003423defm PMULDQ : SS41I_binop_rm_int<0x28, "pmuldq", int_x86_sse41_pmuldq, 1>;
3424
Nate Begeman30a0de92008-07-17 16:51:19 +00003425def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, VR128:$src2)),
3426 (PCMPEQQrr VR128:$src1, VR128:$src2)>;
3427def : Pat<(v2i64 (X86pcmpeqq VR128:$src1, (memop addr:$src2))),
3428 (PCMPEQQrm VR128:$src1, addr:$src2)>;
3429
Nate Begeman1426d522008-02-09 01:38:08 +00003430/// SS41I_binop_rm_int - Simple SSE 4.1 binary operator
Evan Chenge9083d62008-03-05 08:19:16 +00003431let Constraints = "$src1 = $dst" in {
Dan Gohman0b924dc2008-05-23 17:49:40 +00003432 multiclass SS41I_binop_patint<bits<8> opc, string OpcodeStr, ValueType OpVT,
3433 SDNode OpNode, Intrinsic IntId128,
3434 bit Commutable = 0> {
Nate Begeman1426d522008-02-09 01:38:08 +00003435 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3436 (ins VR128:$src1, VR128:$src2),
3437 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohman0b924dc2008-05-23 17:49:40 +00003438 [(set VR128:$dst, (OpNode (OpVT VR128:$src1),
3439 VR128:$src2))]>, OpSize {
Nate Begeman1426d522008-02-09 01:38:08 +00003440 let isCommutable = Commutable;
3441 }
3442 def rr_int : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3443 (ins VR128:$src1, VR128:$src2),
3444 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3445 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3446 OpSize {
3447 let isCommutable = Commutable;
3448 }
3449 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3450 (ins VR128:$src1, i128mem:$src2),
3451 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3452 [(set VR128:$dst,
Chris Lattner1a7d0872010-02-18 06:33:42 +00003453 (OpVT (OpNode VR128:$src1, (memop addr:$src2))))]>, OpSize;
Nate Begeman1426d522008-02-09 01:38:08 +00003454 def rm_int : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3455 (ins VR128:$src1, i128mem:$src2),
3456 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3457 [(set VR128:$dst,
Evan Chengb1938262008-05-23 00:37:07 +00003458 (IntId128 VR128:$src1, (memop addr:$src2)))]>,
Nate Begeman1426d522008-02-09 01:38:08 +00003459 OpSize;
3460 }
3461}
Eric Christopher8258d0b2010-03-30 18:49:01 +00003462
3463/// SS48I_binop_rm - Simple SSE41 binary operator.
3464let Constraints = "$src1 = $dst" in {
3465multiclass SS48I_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
3466 ValueType OpVT, bit Commutable = 0> {
3467 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3468 (ins VR128:$src1, VR128:$src2),
3469 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3470 [(set VR128:$dst, (OpVT (OpNode VR128:$src1, VR128:$src2)))]>,
3471 OpSize {
3472 let isCommutable = Commutable;
3473 }
3474 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3475 (ins VR128:$src1, i128mem:$src2),
3476 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3477 [(set VR128:$dst, (OpNode VR128:$src1,
3478 (bc_v4i32 (memopv2i64 addr:$src2))))]>,
3479 OpSize;
3480}
3481}
3482
3483defm PMULLD : SS48I_binop_rm<0x40, "pmulld", mul, v4i32, 1>;
Nate Begeman1426d522008-02-09 01:38:08 +00003484
Evan Cheng172b7942008-03-14 07:39:27 +00003485/// SS41I_binop_rmi_int - SSE 4.1 binary operator with 8-bit immediate
Evan Chenge9083d62008-03-05 08:19:16 +00003486let Constraints = "$src1 = $dst" in {
Nate Begeman204e84e2008-02-04 06:00:24 +00003487 multiclass SS41I_binop_rmi_int<bits<8> opc, string OpcodeStr,
3488 Intrinsic IntId128, bit Commutable = 0> {
Evan Cheng172b7942008-03-14 07:39:27 +00003489 def rri : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begemanfea2be52008-02-09 23:46:37 +00003490 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003491 !strconcat(OpcodeStr,
Nate Begemanab5d56c2008-02-10 18:47:57 +00003492 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003493 [(set VR128:$dst,
Nate Begemanfea2be52008-02-09 23:46:37 +00003494 (IntId128 VR128:$src1, VR128:$src2, imm:$src3))]>,
3495 OpSize {
Nate Begeman204e84e2008-02-04 06:00:24 +00003496 let isCommutable = Commutable;
3497 }
Evan Cheng172b7942008-03-14 07:39:27 +00003498 def rmi : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begemanfea2be52008-02-09 23:46:37 +00003499 (ins VR128:$src1, i128mem:$src2, i32i8imm:$src3),
3500 !strconcat(OpcodeStr,
Nate Begemanab5d56c2008-02-10 18:47:57 +00003501 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Nate Begemanfea2be52008-02-09 23:46:37 +00003502 [(set VR128:$dst,
3503 (IntId128 VR128:$src1,
3504 (bitconvert (memopv16i8 addr:$src2)), imm:$src3))]>,
3505 OpSize;
Nate Begeman204e84e2008-02-04 06:00:24 +00003506 }
3507}
3508
3509defm BLENDPS : SS41I_binop_rmi_int<0x0C, "blendps",
3510 int_x86_sse41_blendps, 0>;
3511defm BLENDPD : SS41I_binop_rmi_int<0x0D, "blendpd",
3512 int_x86_sse41_blendpd, 0>;
3513defm PBLENDW : SS41I_binop_rmi_int<0x0E, "pblendw",
3514 int_x86_sse41_pblendw, 0>;
3515defm DPPS : SS41I_binop_rmi_int<0x40, "dpps",
3516 int_x86_sse41_dpps, 1>;
3517defm DPPD : SS41I_binop_rmi_int<0x41, "dppd",
3518 int_x86_sse41_dppd, 1>;
3519defm MPSADBW : SS41I_binop_rmi_int<0x42, "mpsadbw",
Eric Christopher419e2232010-04-08 00:52:02 +00003520 int_x86_sse41_mpsadbw, 0>;
Nate Begeman1426d522008-02-09 01:38:08 +00003521
Nate Begemanfea2be52008-02-09 23:46:37 +00003522
Evan Cheng172b7942008-03-14 07:39:27 +00003523/// SS41I_ternary_int - SSE 4.1 ternary operator
Evan Chenge9083d62008-03-05 08:19:16 +00003524let Uses = [XMM0], Constraints = "$src1 = $dst" in {
Nate Begemanab5d56c2008-02-10 18:47:57 +00003525 multiclass SS41I_ternary_int<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3526 def rr0 : SS48I<opc, MRMSrcReg, (outs VR128:$dst),
3527 (ins VR128:$src1, VR128:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003528 !strconcat(OpcodeStr,
Nate Begemanab5d56c2008-02-10 18:47:57 +00003529 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
3530 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2, XMM0))]>,
3531 OpSize;
3532
3533 def rm0 : SS48I<opc, MRMSrcMem, (outs VR128:$dst),
3534 (ins VR128:$src1, i128mem:$src2),
3535 !strconcat(OpcodeStr,
3536 "\t{%xmm0, $src2, $dst|$dst, $src2, %xmm0}"),
3537 [(set VR128:$dst,
3538 (IntId VR128:$src1,
3539 (bitconvert (memopv16i8 addr:$src2)), XMM0))]>, OpSize;
3540 }
3541}
3542
3543defm BLENDVPD : SS41I_ternary_int<0x15, "blendvpd", int_x86_sse41_blendvpd>;
3544defm BLENDVPS : SS41I_ternary_int<0x14, "blendvps", int_x86_sse41_blendvps>;
3545defm PBLENDVB : SS41I_ternary_int<0x10, "pblendvb", int_x86_sse41_pblendvb>;
3546
3547
Nate Begemanfea2be52008-02-09 23:46:37 +00003548multiclass SS41I_binop_rm_int8<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3549 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3550 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3551 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3552
3553 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
3554 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Chengca57f782008-09-24 23:27:55 +00003555 [(set VR128:$dst,
3556 (IntId (bitconvert (v2i64 (scalar_to_vector (loadi64 addr:$src))))))]>,
3557 OpSize;
Nate Begemanfea2be52008-02-09 23:46:37 +00003558}
3559
3560defm PMOVSXBW : SS41I_binop_rm_int8<0x20, "pmovsxbw", int_x86_sse41_pmovsxbw>;
3561defm PMOVSXWD : SS41I_binop_rm_int8<0x23, "pmovsxwd", int_x86_sse41_pmovsxwd>;
3562defm PMOVSXDQ : SS41I_binop_rm_int8<0x25, "pmovsxdq", int_x86_sse41_pmovsxdq>;
3563defm PMOVZXBW : SS41I_binop_rm_int8<0x30, "pmovzxbw", int_x86_sse41_pmovzxbw>;
3564defm PMOVZXWD : SS41I_binop_rm_int8<0x33, "pmovzxwd", int_x86_sse41_pmovzxwd>;
3565defm PMOVZXDQ : SS41I_binop_rm_int8<0x35, "pmovzxdq", int_x86_sse41_pmovzxdq>;
3566
Evan Chengca57f782008-09-24 23:27:55 +00003567// Common patterns involving scalar load.
3568def : Pat<(int_x86_sse41_pmovsxbw (vzmovl_v2i64 addr:$src)),
3569 (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>;
3570def : Pat<(int_x86_sse41_pmovsxbw (vzload_v2i64 addr:$src)),
3571 (PMOVSXBWrm addr:$src)>, Requires<[HasSSE41]>;
3572
3573def : Pat<(int_x86_sse41_pmovsxwd (vzmovl_v2i64 addr:$src)),
3574 (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>;
3575def : Pat<(int_x86_sse41_pmovsxwd (vzload_v2i64 addr:$src)),
3576 (PMOVSXWDrm addr:$src)>, Requires<[HasSSE41]>;
3577
3578def : Pat<(int_x86_sse41_pmovsxdq (vzmovl_v2i64 addr:$src)),
3579 (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>;
3580def : Pat<(int_x86_sse41_pmovsxdq (vzload_v2i64 addr:$src)),
3581 (PMOVSXDQrm addr:$src)>, Requires<[HasSSE41]>;
3582
3583def : Pat<(int_x86_sse41_pmovzxbw (vzmovl_v2i64 addr:$src)),
3584 (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>;
3585def : Pat<(int_x86_sse41_pmovzxbw (vzload_v2i64 addr:$src)),
3586 (PMOVZXBWrm addr:$src)>, Requires<[HasSSE41]>;
3587
3588def : Pat<(int_x86_sse41_pmovzxwd (vzmovl_v2i64 addr:$src)),
3589 (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>;
3590def : Pat<(int_x86_sse41_pmovzxwd (vzload_v2i64 addr:$src)),
3591 (PMOVZXWDrm addr:$src)>, Requires<[HasSSE41]>;
3592
3593def : Pat<(int_x86_sse41_pmovzxdq (vzmovl_v2i64 addr:$src)),
3594 (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>;
3595def : Pat<(int_x86_sse41_pmovzxdq (vzload_v2i64 addr:$src)),
3596 (PMOVZXDQrm addr:$src)>, Requires<[HasSSE41]>;
3597
3598
Nate Begemanfea2be52008-02-09 23:46:37 +00003599multiclass SS41I_binop_rm_int4<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3600 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3601 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3602 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3603
3604 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i32mem:$src),
3605 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Chengca57f782008-09-24 23:27:55 +00003606 [(set VR128:$dst,
3607 (IntId (bitconvert (v4i32 (scalar_to_vector (loadi32 addr:$src))))))]>,
3608 OpSize;
Nate Begemanfea2be52008-02-09 23:46:37 +00003609}
3610
3611defm PMOVSXBD : SS41I_binop_rm_int4<0x21, "pmovsxbd", int_x86_sse41_pmovsxbd>;
3612defm PMOVSXWQ : SS41I_binop_rm_int4<0x24, "pmovsxwq", int_x86_sse41_pmovsxwq>;
3613defm PMOVZXBD : SS41I_binop_rm_int4<0x31, "pmovzxbd", int_x86_sse41_pmovzxbd>;
3614defm PMOVZXWQ : SS41I_binop_rm_int4<0x34, "pmovzxwq", int_x86_sse41_pmovzxwq>;
3615
Evan Chengca57f782008-09-24 23:27:55 +00003616// Common patterns involving scalar load
3617def : Pat<(int_x86_sse41_pmovsxbd (vzmovl_v4i32 addr:$src)),
Evan Cheng89d4a282008-09-25 00:49:51 +00003618 (PMOVSXBDrm addr:$src)>, Requires<[HasSSE41]>;
Evan Chengca57f782008-09-24 23:27:55 +00003619def : Pat<(int_x86_sse41_pmovsxwq (vzmovl_v4i32 addr:$src)),
Evan Cheng89d4a282008-09-25 00:49:51 +00003620 (PMOVSXWQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Chengca57f782008-09-24 23:27:55 +00003621
3622def : Pat<(int_x86_sse41_pmovzxbd (vzmovl_v4i32 addr:$src)),
Evan Cheng89d4a282008-09-25 00:49:51 +00003623 (PMOVZXBDrm addr:$src)>, Requires<[HasSSE41]>;
Evan Chengca57f782008-09-24 23:27:55 +00003624def : Pat<(int_x86_sse41_pmovzxwq (vzmovl_v4i32 addr:$src)),
Evan Cheng89d4a282008-09-25 00:49:51 +00003625 (PMOVZXWQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Chengca57f782008-09-24 23:27:55 +00003626
3627
Nate Begemanfea2be52008-02-09 23:46:37 +00003628multiclass SS41I_binop_rm_int2<bits<8> opc, string OpcodeStr, Intrinsic IntId> {
3629 def rr : SS48I<opc, MRMSrcReg, (outs VR128:$dst), (ins VR128:$src),
3630 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
3631 [(set VR128:$dst, (IntId VR128:$src))]>, OpSize;
3632
Evan Chengca57f782008-09-24 23:27:55 +00003633 // Expecting a i16 load any extended to i32 value.
Nate Begemanfea2be52008-02-09 23:46:37 +00003634 def rm : SS48I<opc, MRMSrcMem, (outs VR128:$dst), (ins i16mem:$src),
3635 !strconcat(OpcodeStr, "\t{$src, $dst|$dst, $src}"),
Evan Chengca57f782008-09-24 23:27:55 +00003636 [(set VR128:$dst, (IntId (bitconvert
3637 (v4i32 (scalar_to_vector (loadi16_anyext addr:$src))))))]>,
3638 OpSize;
Nate Begemanfea2be52008-02-09 23:46:37 +00003639}
3640
3641defm PMOVSXBQ : SS41I_binop_rm_int2<0x22, "pmovsxbq", int_x86_sse41_pmovsxbq>;
Eli Friedman9d47b8d2009-06-06 05:55:37 +00003642defm PMOVZXBQ : SS41I_binop_rm_int2<0x32, "pmovzxbq", int_x86_sse41_pmovzxbq>;
Nate Begemanfea2be52008-02-09 23:46:37 +00003643
Evan Chengca57f782008-09-24 23:27:55 +00003644// Common patterns involving scalar load
3645def : Pat<(int_x86_sse41_pmovsxbq
3646 (bitconvert (v4i32 (X86vzmovl
3647 (v4i32 (scalar_to_vector (loadi32 addr:$src))))))),
Evan Cheng89d4a282008-09-25 00:49:51 +00003648 (PMOVSXBQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Chengca57f782008-09-24 23:27:55 +00003649
3650def : Pat<(int_x86_sse41_pmovzxbq
3651 (bitconvert (v4i32 (X86vzmovl
3652 (v4i32 (scalar_to_vector (loadi32 addr:$src))))))),
Evan Cheng89d4a282008-09-25 00:49:51 +00003653 (PMOVZXBQrm addr:$src)>, Requires<[HasSSE41]>;
Evan Chengca57f782008-09-24 23:27:55 +00003654
Nate Begemanfea2be52008-02-09 23:46:37 +00003655
Nate Begeman14d12ca2008-02-11 04:19:36 +00003656/// SS41I_binop_ext8 - SSE 4.1 extract 8 bits to 32 bit reg or 8 bit mem
3657multiclass SS41I_extract8<bits<8> opc, string OpcodeStr> {
Evan Cheng7aae8762008-03-26 08:11:49 +00003658 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begemanfea2be52008-02-09 23:46:37 +00003659 (ins VR128:$src1, i32i8imm:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003660 !strconcat(OpcodeStr,
Nate Begemanfea2be52008-02-09 23:46:37 +00003661 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begeman14d12ca2008-02-11 04:19:36 +00003662 [(set GR32:$dst, (X86pextrb (v16i8 VR128:$src1), imm:$src2))]>,
3663 OpSize;
Evan Cheng172b7942008-03-14 07:39:27 +00003664 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begemanfea2be52008-02-09 23:46:37 +00003665 (ins i8mem:$dst, VR128:$src1, i32i8imm:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003666 !strconcat(OpcodeStr,
Nate Begemanfea2be52008-02-09 23:46:37 +00003667 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Nate Begeman14d12ca2008-02-11 04:19:36 +00003668 []>, OpSize;
3669// FIXME:
3670// There's an AssertZext in the way of writing the store pattern
3671// (store (i8 (trunc (X86pextrb (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
Nate Begemanfea2be52008-02-09 23:46:37 +00003672}
3673
Nate Begeman14d12ca2008-02-11 04:19:36 +00003674defm PEXTRB : SS41I_extract8<0x14, "pextrb">;
Nate Begemanfea2be52008-02-09 23:46:37 +00003675
Nate Begeman14d12ca2008-02-11 04:19:36 +00003676
3677/// SS41I_extract16 - SSE 4.1 extract 16 bits to memory destination
3678multiclass SS41I_extract16<bits<8> opc, string OpcodeStr> {
Evan Cheng172b7942008-03-14 07:39:27 +00003679 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begeman14d12ca2008-02-11 04:19:36 +00003680 (ins i16mem:$dst, VR128:$src1, i32i8imm:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003681 !strconcat(OpcodeStr,
Nate Begeman14d12ca2008-02-11 04:19:36 +00003682 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3683 []>, OpSize;
3684// FIXME:
3685// There's an AssertZext in the way of writing the store pattern
3686// (store (i16 (trunc (X86pextrw (v16i8 VR128:$src1), imm:$src2))), addr:$dst)
3687}
3688
3689defm PEXTRW : SS41I_extract16<0x15, "pextrw">;
3690
3691
3692/// SS41I_extract32 - SSE 4.1 extract 32 bits to int reg or memory destination
3693multiclass SS41I_extract32<bits<8> opc, string OpcodeStr> {
Evan Cheng7aae8762008-03-26 08:11:49 +00003694 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begemanfea2be52008-02-09 23:46:37 +00003695 (ins VR128:$src1, i32i8imm:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003696 !strconcat(OpcodeStr,
Nate Begemanfea2be52008-02-09 23:46:37 +00003697 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3698 [(set GR32:$dst,
3699 (extractelt (v4i32 VR128:$src1), imm:$src2))]>, OpSize;
Evan Cheng172b7942008-03-14 07:39:27 +00003700 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begemanfea2be52008-02-09 23:46:37 +00003701 (ins i32mem:$dst, VR128:$src1, i32i8imm:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003702 !strconcat(OpcodeStr,
Nate Begemanfea2be52008-02-09 23:46:37 +00003703 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
3704 [(store (extractelt (v4i32 VR128:$src1), imm:$src2),
3705 addr:$dst)]>, OpSize;
Nate Begeman1426d522008-02-09 01:38:08 +00003706}
3707
Nate Begeman14d12ca2008-02-11 04:19:36 +00003708defm PEXTRD : SS41I_extract32<0x16, "pextrd">;
Nate Begeman1426d522008-02-09 01:38:08 +00003709
Nate Begeman14d12ca2008-02-11 04:19:36 +00003710
Evan Cheng62a3f152008-03-24 21:52:23 +00003711/// SS41I_extractf32 - SSE 4.1 extract 32 bits fp value to int reg or memory
3712/// destination
Nate Begeman14d12ca2008-02-11 04:19:36 +00003713multiclass SS41I_extractf32<bits<8> opc, string OpcodeStr> {
Evan Cheng7aae8762008-03-26 08:11:49 +00003714 def rr : SS4AIi8<opc, MRMDestReg, (outs GR32:$dst),
Nate Begemanfea2be52008-02-09 23:46:37 +00003715 (ins VR128:$src1, i32i8imm:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003716 !strconcat(OpcodeStr,
Nate Begemanfea2be52008-02-09 23:46:37 +00003717 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Dan Gohman171c11e2008-04-16 02:32:24 +00003718 [(set GR32:$dst,
3719 (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2))]>,
Evan Cheng62a3f152008-03-24 21:52:23 +00003720 OpSize;
Eric Christopher44b93ff2009-07-31 20:07:27 +00003721 def mr : SS4AIi8<opc, MRMDestMem, (outs),
Nate Begemanfea2be52008-02-09 23:46:37 +00003722 (ins f32mem:$dst, VR128:$src1, i32i8imm:$src2),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003723 !strconcat(OpcodeStr,
Nate Begemanfea2be52008-02-09 23:46:37 +00003724 "\t{$src2, $src1, $dst|$dst, $src1, $src2}"),
Evan Cheng62a3f152008-03-24 21:52:23 +00003725 [(store (extractelt (bc_v4i32 (v4f32 VR128:$src1)), imm:$src2),
Nate Begemanfea2be52008-02-09 23:46:37 +00003726 addr:$dst)]>, OpSize;
Nate Begeman1426d522008-02-09 01:38:08 +00003727}
3728
Nate Begeman14d12ca2008-02-11 04:19:36 +00003729defm EXTRACTPS : SS41I_extractf32<0x17, "extractps">;
Nate Begemanfea2be52008-02-09 23:46:37 +00003730
Dan Gohmand9ced092008-08-08 18:30:21 +00003731// Also match an EXTRACTPS store when the store is done as f32 instead of i32.
3732def : Pat<(store (f32 (bitconvert (extractelt (bc_v4i32 (v4f32 VR128:$src1)),
3733 imm:$src2))),
3734 addr:$dst),
3735 (EXTRACTPSmr addr:$dst, VR128:$src1, imm:$src2)>,
3736 Requires<[HasSSE41]>;
3737
Evan Chenge9083d62008-03-05 08:19:16 +00003738let Constraints = "$src1 = $dst" in {
Nate Begeman14d12ca2008-02-11 04:19:36 +00003739 multiclass SS41I_insert8<bits<8> opc, string OpcodeStr> {
Evan Cheng172b7942008-03-14 07:39:27 +00003740 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begeman14d12ca2008-02-11 04:19:36 +00003741 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003742 !strconcat(OpcodeStr,
Nate Begeman14d12ca2008-02-11 04:19:36 +00003743 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003744 [(set VR128:$dst,
Nate Begeman14d12ca2008-02-11 04:19:36 +00003745 (X86pinsrb VR128:$src1, GR32:$src2, imm:$src3))]>, OpSize;
Evan Cheng172b7942008-03-14 07:39:27 +00003746 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begeman14d12ca2008-02-11 04:19:36 +00003747 (ins VR128:$src1, i8mem:$src2, i32i8imm:$src3),
3748 !strconcat(OpcodeStr,
3749 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003750 [(set VR128:$dst,
Nate Begeman14d12ca2008-02-11 04:19:36 +00003751 (X86pinsrb VR128:$src1, (extloadi8 addr:$src2),
3752 imm:$src3))]>, OpSize;
3753 }
3754}
3755
3756defm PINSRB : SS41I_insert8<0x20, "pinsrb">;
3757
Evan Chenge9083d62008-03-05 08:19:16 +00003758let Constraints = "$src1 = $dst" in {
Nate Begeman14d12ca2008-02-11 04:19:36 +00003759 multiclass SS41I_insert32<bits<8> opc, string OpcodeStr> {
Evan Cheng172b7942008-03-14 07:39:27 +00003760 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
Nate Begeman14d12ca2008-02-11 04:19:36 +00003761 (ins VR128:$src1, GR32:$src2, i32i8imm:$src3),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003762 !strconcat(OpcodeStr,
Nate Begeman14d12ca2008-02-11 04:19:36 +00003763 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003764 [(set VR128:$dst,
Nate Begeman14d12ca2008-02-11 04:19:36 +00003765 (v4i32 (insertelt VR128:$src1, GR32:$src2, imm:$src3)))]>,
3766 OpSize;
Evan Cheng172b7942008-03-14 07:39:27 +00003767 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begeman14d12ca2008-02-11 04:19:36 +00003768 (ins VR128:$src1, i32mem:$src2, i32i8imm:$src3),
3769 !strconcat(OpcodeStr,
3770 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003771 [(set VR128:$dst,
Nate Begeman14d12ca2008-02-11 04:19:36 +00003772 (v4i32 (insertelt VR128:$src1, (loadi32 addr:$src2),
3773 imm:$src3)))]>, OpSize;
3774 }
3775}
3776
3777defm PINSRD : SS41I_insert32<0x22, "pinsrd">;
3778
Eric Christopher1e5cdea2009-07-23 02:22:41 +00003779// insertps has a few different modes, there's the first two here below which
3780// are optimized inserts that won't zero arbitrary elements in the destination
3781// vector. The next one matches the intrinsic and could zero arbitrary elements
3782// in the target vector.
Evan Chenge9083d62008-03-05 08:19:16 +00003783let Constraints = "$src1 = $dst" in {
Nate Begeman14d12ca2008-02-11 04:19:36 +00003784 multiclass SS41I_insertf32<bits<8> opc, string OpcodeStr> {
Eric Christopherfbd66872009-07-24 00:33:09 +00003785 def rr : SS4AIi8<opc, MRMSrcReg, (outs VR128:$dst),
3786 (ins VR128:$src1, VR128:$src2, i32i8imm:$src3),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003787 !strconcat(OpcodeStr,
Nate Begeman14d12ca2008-02-11 04:19:36 +00003788 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003789 [(set VR128:$dst,
3790 (X86insrtps VR128:$src1, VR128:$src2, imm:$src3))]>,
Sean Callanan108934c2009-12-18 00:01:26 +00003791 OpSize;
Eric Christopherfbd66872009-07-24 00:33:09 +00003792 def rm : SS4AIi8<opc, MRMSrcMem, (outs VR128:$dst),
Nate Begeman14d12ca2008-02-11 04:19:36 +00003793 (ins VR128:$src1, f32mem:$src2, i32i8imm:$src3),
3794 !strconcat(OpcodeStr,
3795 "\t{$src3, $src2, $dst|$dst, $src2, $src3}"),
Eric Christopher44b93ff2009-07-31 20:07:27 +00003796 [(set VR128:$dst,
Eric Christopherfbd66872009-07-24 00:33:09 +00003797 (X86insrtps VR128:$src1,
3798 (v4f32 (scalar_to_vector (loadf32 addr:$src2))),
Nate Begeman14d12ca2008-02-11 04:19:36 +00003799 imm:$src3))]>, OpSize;
3800 }
3801}
3802
Evan Cheng7aae8762008-03-26 08:11:49 +00003803defm INSERTPS : SS41I_insertf32<0x21, "insertps">;
Nate Begemanbc4efb82008-03-16 21:14:46 +00003804
Eric Christopherfbd66872009-07-24 00:33:09 +00003805def : Pat<(int_x86_sse41_insertps VR128:$src1, VR128:$src2, imm:$src3),
3806 (INSERTPSrr VR128:$src1, VR128:$src2, imm:$src3)>;
3807
Eric Christopher71c67532009-07-29 00:28:05 +00003808// ptest instruction we'll lower to this in X86ISelLowering primarily from
3809// the intel intrinsic that corresponds to this.
Nate Begemanbc4efb82008-03-16 21:14:46 +00003810let Defs = [EFLAGS] in {
3811def PTESTrr : SS48I<0x17, MRMSrcReg, (outs), (ins VR128:$src1, VR128:$src2),
Eric Christopher71c67532009-07-29 00:28:05 +00003812 "ptest \t{$src2, $src1|$src1, $src2}",
Chris Lattnerd486d772010-03-28 05:07:17 +00003813 [(set EFLAGS, (X86ptest VR128:$src1, VR128:$src2))]>,
3814 OpSize;
Nate Begemanbc4efb82008-03-16 21:14:46 +00003815def PTESTrm : SS48I<0x17, MRMSrcMem, (outs), (ins VR128:$src1, i128mem:$src2),
Eric Christopher71c67532009-07-29 00:28:05 +00003816 "ptest \t{$src2, $src1|$src1, $src2}",
Chris Lattnerd486d772010-03-28 05:07:17 +00003817 [(set EFLAGS, (X86ptest VR128:$src1, (load addr:$src2)))]>,
3818 OpSize;
Nate Begemanbc4efb82008-03-16 21:14:46 +00003819}
3820
3821def MOVNTDQArm : SS48I<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i128mem:$src),
3822 "movntdqa\t{$src, $dst|$dst, $src}",
Kevin Enderby40fe18f2010-02-10 00:10:31 +00003823 [(set VR128:$dst, (int_x86_sse41_movntdqa addr:$src))]>,
3824 OpSize;
Nate Begeman30a0de92008-07-17 16:51:19 +00003825
Eric Christopherb120ab42009-08-18 22:50:32 +00003826
3827//===----------------------------------------------------------------------===//
3828// SSE4.2 Instructions
3829//===----------------------------------------------------------------------===//
3830
Nate Begeman30a0de92008-07-17 16:51:19 +00003831/// SS42I_binop_rm_int - Simple SSE 4.2 binary operator
3832let Constraints = "$src1 = $dst" in {
3833 multiclass SS42I_binop_rm_int<bits<8> opc, string OpcodeStr,
3834 Intrinsic IntId128, bit Commutable = 0> {
3835 def rr : SS428I<opc, MRMSrcReg, (outs VR128:$dst),
3836 (ins VR128:$src1, VR128:$src2),
3837 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3838 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
3839 OpSize {
3840 let isCommutable = Commutable;
3841 }
3842 def rm : SS428I<opc, MRMSrcMem, (outs VR128:$dst),
3843 (ins VR128:$src1, i128mem:$src2),
3844 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
3845 [(set VR128:$dst,
3846 (IntId128 VR128:$src1,
3847 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
3848 }
3849}
3850
Nate Begemane99b2552008-07-17 17:04:58 +00003851defm PCMPGTQ : SS42I_binop_rm_int<0x37, "pcmpgtq", int_x86_sse42_pcmpgtq>;
Nate Begeman30a0de92008-07-17 16:51:19 +00003852
3853def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, VR128:$src2)),
3854 (PCMPGTQrr VR128:$src1, VR128:$src2)>;
3855def : Pat<(v2i64 (X86pcmpgtq VR128:$src1, (memop addr:$src2))),
3856 (PCMPGTQrm VR128:$src1, addr:$src2)>;
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003857
3858// crc intrinsic instruction
3859// This set of instructions are only rm, the only difference is the size
3860// of r and m.
3861let Constraints = "$src1 = $dst" in {
Eric Christopher027c2b12009-08-10 21:48:58 +00003862 def CRC32m8 : SS42FI<0xF0, MRMSrcMem, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003863 (ins GR32:$src1, i8mem:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003864 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003865 [(set GR32:$dst,
3866 (int_x86_sse42_crc32_8 GR32:$src1,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003867 (load addr:$src2)))]>;
Eric Christopher027c2b12009-08-10 21:48:58 +00003868 def CRC32r8 : SS42FI<0xF0, MRMSrcReg, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003869 (ins GR32:$src1, GR8:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003870 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003871 [(set GR32:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003872 (int_x86_sse42_crc32_8 GR32:$src1, GR8:$src2))]>;
Eric Christopher027c2b12009-08-10 21:48:58 +00003873 def CRC32m16 : SS42FI<0xF1, MRMSrcMem, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003874 (ins GR32:$src1, i16mem:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003875 "crc32{w} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003876 [(set GR32:$dst,
3877 (int_x86_sse42_crc32_16 GR32:$src1,
3878 (load addr:$src2)))]>,
3879 OpSize;
Eric Christopher027c2b12009-08-10 21:48:58 +00003880 def CRC32r16 : SS42FI<0xF1, MRMSrcReg, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003881 (ins GR32:$src1, GR16:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003882 "crc32{w} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003883 [(set GR32:$dst,
Eric Christopher027c2b12009-08-10 21:48:58 +00003884 (int_x86_sse42_crc32_16 GR32:$src1, GR16:$src2))]>,
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003885 OpSize;
Eric Christopher027c2b12009-08-10 21:48:58 +00003886 def CRC32m32 : SS42FI<0xF1, MRMSrcMem, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003887 (ins GR32:$src1, i32mem:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003888 "crc32{l} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003889 [(set GR32:$dst,
3890 (int_x86_sse42_crc32_32 GR32:$src1,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003891 (load addr:$src2)))]>;
Eric Christopher027c2b12009-08-10 21:48:58 +00003892 def CRC32r32 : SS42FI<0xF1, MRMSrcReg, (outs GR32:$dst),
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003893 (ins GR32:$src1, GR32:$src2),
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003894 "crc32{l} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003895 [(set GR32:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003896 (int_x86_sse42_crc32_32 GR32:$src1, GR32:$src2))]>;
3897 def CRC64m8 : SS42FI<0xF0, MRMSrcMem, (outs GR64:$dst),
3898 (ins GR64:$src1, i8mem:$src2),
3899 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003900 [(set GR64:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003901 (int_x86_sse42_crc64_8 GR64:$src1,
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003902 (load addr:$src2)))]>,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003903 REX_W;
3904 def CRC64r8 : SS42FI<0xF0, MRMSrcReg, (outs GR64:$dst),
3905 (ins GR64:$src1, GR8:$src2),
3906 "crc32{b} \t{$src2, $src1|$src1, $src2}",
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003907 [(set GR64:$dst,
Kevin Enderbyb46b03b2010-03-19 20:04:42 +00003908 (int_x86_sse42_crc64_8 GR64:$src1, GR8:$src2))]>,
3909 REX_W;
3910 def CRC64m64 : SS42FI<0xF1, MRMSrcMem, (outs GR64:$dst),
3911 (ins GR64:$src1, i64mem:$src2),
3912 "crc32{q} \t{$src2, $src1|$src1, $src2}",
3913 [(set GR64:$dst,
3914 (int_x86_sse42_crc64_64 GR64:$src1,
3915 (load addr:$src2)))]>,
3916 REX_W;
3917 def CRC64r64 : SS42FI<0xF1, MRMSrcReg, (outs GR64:$dst),
3918 (ins GR64:$src1, GR64:$src2),
3919 "crc32{q} \t{$src2, $src1|$src1, $src2}",
3920 [(set GR64:$dst,
3921 (int_x86_sse42_crc64_64 GR64:$src1, GR64:$src2))]>,
3922 REX_W;
Eric Christopherb4dc13c2009-08-08 21:55:08 +00003923}
Eric Christopherb120ab42009-08-18 22:50:32 +00003924
3925// String/text processing instructions.
Dan Gohman533297b2009-10-29 18:10:34 +00003926let Defs = [EFLAGS], usesCustomInserter = 1 in {
Eric Christopherb120ab42009-08-18 22:50:32 +00003927def PCMPISTRM128REG : SS42AI<0, Pseudo, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00003928 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
3929 "#PCMPISTRM128rr PSEUDO!",
3930 [(set VR128:$dst, (int_x86_sse42_pcmpistrm128 VR128:$src1, VR128:$src2,
3931 imm:$src3))]>, OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00003932def PCMPISTRM128MEM : SS42AI<0, Pseudo, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00003933 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
3934 "#PCMPISTRM128rm PSEUDO!",
3935 [(set VR128:$dst, (int_x86_sse42_pcmpistrm128 VR128:$src1, (load addr:$src2),
3936 imm:$src3))]>, OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00003937}
3938
3939let Defs = [XMM0, EFLAGS] in {
3940def PCMPISTRM128rr : SS42AI<0x62, MRMSrcReg, (outs),
Sean Callanan108934c2009-12-18 00:01:26 +00003941 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
3942 "pcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00003943def PCMPISTRM128rm : SS42AI<0x62, MRMSrcMem, (outs),
Sean Callanan108934c2009-12-18 00:01:26 +00003944 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
3945 "pcmpistrm\t{$src3, $src2, $src1|$src1, $src2, $src3}", []>, OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00003946}
3947
Sean Callanan108934c2009-12-18 00:01:26 +00003948let Defs = [EFLAGS], Uses = [EAX, EDX], usesCustomInserter = 1 in {
Eric Christopherb120ab42009-08-18 22:50:32 +00003949def PCMPESTRM128REG : SS42AI<0, Pseudo, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00003950 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
3951 "#PCMPESTRM128rr PSEUDO!",
3952 [(set VR128:$dst,
3953 (int_x86_sse42_pcmpestrm128
3954 VR128:$src1, EAX, VR128:$src3, EDX, imm:$src5))]>, OpSize;
3955
Eric Christopherb120ab42009-08-18 22:50:32 +00003956def PCMPESTRM128MEM : SS42AI<0, Pseudo, (outs VR128:$dst),
Sean Callanan108934c2009-12-18 00:01:26 +00003957 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
3958 "#PCMPESTRM128rm PSEUDO!",
3959 [(set VR128:$dst, (int_x86_sse42_pcmpestrm128
3960 VR128:$src1, EAX, (load addr:$src3), EDX, imm:$src5))]>,
3961 OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00003962}
3963
3964let Defs = [XMM0, EFLAGS], Uses = [EAX, EDX] in {
Sean Callanan47234e62009-08-20 18:24:27 +00003965def PCMPESTRM128rr : SS42AI<0x60, MRMSrcReg, (outs),
Sean Callanan108934c2009-12-18 00:01:26 +00003966 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
3967 "pcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize;
Sean Callanan47234e62009-08-20 18:24:27 +00003968def PCMPESTRM128rm : SS42AI<0x60, MRMSrcMem, (outs),
Sean Callanan108934c2009-12-18 00:01:26 +00003969 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
3970 "pcmpestrm\t{$src5, $src3, $src1|$src1, $src3, $src5}", []>, OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00003971}
3972
3973let Defs = [ECX, EFLAGS] in {
3974 multiclass SS42AI_pcmpistri<Intrinsic IntId128> {
Sean Callanan108934c2009-12-18 00:01:26 +00003975 def rr : SS42AI<0x63, MRMSrcReg, (outs),
3976 (ins VR128:$src1, VR128:$src2, i8imm:$src3),
3977 "pcmpistri\t{$src3, $src2, $src1|$src1, $src2, $src3}",
3978 [(set ECX, (IntId128 VR128:$src1, VR128:$src2, imm:$src3)),
3979 (implicit EFLAGS)]>, OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00003980 def rm : SS42AI<0x63, MRMSrcMem, (outs),
Sean Callanan108934c2009-12-18 00:01:26 +00003981 (ins VR128:$src1, i128mem:$src2, i8imm:$src3),
3982 "pcmpistri\t{$src3, $src2, $src1|$src1, $src2, $src3}",
3983 [(set ECX, (IntId128 VR128:$src1, (load addr:$src2), imm:$src3)),
3984 (implicit EFLAGS)]>, OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00003985 }
3986}
3987
3988defm PCMPISTRI : SS42AI_pcmpistri<int_x86_sse42_pcmpistri128>;
3989defm PCMPISTRIA : SS42AI_pcmpistri<int_x86_sse42_pcmpistria128>;
3990defm PCMPISTRIC : SS42AI_pcmpistri<int_x86_sse42_pcmpistric128>;
3991defm PCMPISTRIO : SS42AI_pcmpistri<int_x86_sse42_pcmpistrio128>;
3992defm PCMPISTRIS : SS42AI_pcmpistri<int_x86_sse42_pcmpistris128>;
3993defm PCMPISTRIZ : SS42AI_pcmpistri<int_x86_sse42_pcmpistriz128>;
3994
3995let Defs = [ECX, EFLAGS] in {
3996let Uses = [EAX, EDX] in {
3997 multiclass SS42AI_pcmpestri<Intrinsic IntId128> {
3998 def rr : SS42AI<0x61, MRMSrcReg, (outs),
Sean Callanan108934c2009-12-18 00:01:26 +00003999 (ins VR128:$src1, VR128:$src3, i8imm:$src5),
4000 "pcmpestri\t{$src5, $src3, $src1|$src1, $src3, $src5}",
4001 [(set ECX, (IntId128 VR128:$src1, EAX, VR128:$src3, EDX, imm:$src5)),
4002 (implicit EFLAGS)]>, OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00004003 def rm : SS42AI<0x61, MRMSrcMem, (outs),
Sean Callanan108934c2009-12-18 00:01:26 +00004004 (ins VR128:$src1, i128mem:$src3, i8imm:$src5),
4005 "pcmpestri\t{$src5, $src3, $src1|$src1, $src3, $src5}",
4006 [(set ECX,
4007 (IntId128 VR128:$src1, EAX, (load addr:$src3), EDX, imm:$src5)),
4008 (implicit EFLAGS)]>, OpSize;
Eric Christopherb120ab42009-08-18 22:50:32 +00004009 }
4010}
4011}
4012
4013defm PCMPESTRI : SS42AI_pcmpestri<int_x86_sse42_pcmpestri128>;
4014defm PCMPESTRIA : SS42AI_pcmpestri<int_x86_sse42_pcmpestria128>;
4015defm PCMPESTRIC : SS42AI_pcmpestri<int_x86_sse42_pcmpestric128>;
4016defm PCMPESTRIO : SS42AI_pcmpestri<int_x86_sse42_pcmpestrio128>;
4017defm PCMPESTRIS : SS42AI_pcmpestri<int_x86_sse42_pcmpestris128>;
4018defm PCMPESTRIZ : SS42AI_pcmpestri<int_x86_sse42_pcmpestriz128>;
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00004019
4020//===----------------------------------------------------------------------===//
4021// AES-NI Instructions
4022//===----------------------------------------------------------------------===//
4023
4024let Constraints = "$src1 = $dst" in {
4025 multiclass AESI_binop_rm_int<bits<8> opc, string OpcodeStr,
4026 Intrinsic IntId128, bit Commutable = 0> {
4027 def rr : AES8I<opc, MRMSrcReg, (outs VR128:$dst),
4028 (ins VR128:$src1, VR128:$src2),
4029 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4030 [(set VR128:$dst, (IntId128 VR128:$src1, VR128:$src2))]>,
4031 OpSize {
4032 let isCommutable = Commutable;
4033 }
4034 def rm : AES8I<opc, MRMSrcMem, (outs VR128:$dst),
4035 (ins VR128:$src1, i128mem:$src2),
4036 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
4037 [(set VR128:$dst,
4038 (IntId128 VR128:$src1,
4039 (bitconvert (memopv16i8 addr:$src2))))]>, OpSize;
4040 }
4041}
4042
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00004043defm AESENC : AESI_binop_rm_int<0xDC, "aesenc",
4044 int_x86_aesni_aesenc>;
4045defm AESENCLAST : AESI_binop_rm_int<0xDD, "aesenclast",
4046 int_x86_aesni_aesenclast>;
4047defm AESDEC : AESI_binop_rm_int<0xDE, "aesdec",
4048 int_x86_aesni_aesdec>;
4049defm AESDECLAST : AESI_binop_rm_int<0xDF, "aesdeclast",
4050 int_x86_aesni_aesdeclast>;
4051
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00004052def : Pat<(v2i64 (int_x86_aesni_aesenc VR128:$src1, VR128:$src2)),
4053 (AESENCrr VR128:$src1, VR128:$src2)>;
4054def : Pat<(v2i64 (int_x86_aesni_aesenc VR128:$src1, (memop addr:$src2))),
4055 (AESENCrm VR128:$src1, addr:$src2)>;
4056def : Pat<(v2i64 (int_x86_aesni_aesenclast VR128:$src1, VR128:$src2)),
4057 (AESENCLASTrr VR128:$src1, VR128:$src2)>;
4058def : Pat<(v2i64 (int_x86_aesni_aesenclast VR128:$src1, (memop addr:$src2))),
4059 (AESENCLASTrm VR128:$src1, addr:$src2)>;
4060def : Pat<(v2i64 (int_x86_aesni_aesdec VR128:$src1, VR128:$src2)),
4061 (AESDECrr VR128:$src1, VR128:$src2)>;
4062def : Pat<(v2i64 (int_x86_aesni_aesdec VR128:$src1, (memop addr:$src2))),
4063 (AESDECrm VR128:$src1, addr:$src2)>;
4064def : Pat<(v2i64 (int_x86_aesni_aesdeclast VR128:$src1, VR128:$src2)),
4065 (AESDECLASTrr VR128:$src1, VR128:$src2)>;
4066def : Pat<(v2i64 (int_x86_aesni_aesdeclast VR128:$src1, (memop addr:$src2))),
4067 (AESDECLASTrm VR128:$src1, addr:$src2)>;
4068
Eric Christopherb3500fd2010-04-02 23:48:33 +00004069def AESIMCrr : AES8I<0xDB, MRMSrcReg, (outs VR128:$dst),
4070 (ins VR128:$src1),
4071 "aesimc\t{$src1, $dst|$dst, $src1}",
4072 [(set VR128:$dst,
4073 (int_x86_aesni_aesimc VR128:$src1))]>,
4074 OpSize;
4075
4076def AESIMCrm : AES8I<0xDB, MRMSrcMem, (outs VR128:$dst),
4077 (ins i128mem:$src1),
4078 "aesimc\t{$src1, $dst|$dst, $src1}",
4079 [(set VR128:$dst,
4080 (int_x86_aesni_aesimc (bitconvert (memopv2i64 addr:$src1))))]>,
4081 OpSize;
4082
Eric Christopher6d1cd1c2010-04-02 21:54:27 +00004083def AESKEYGENASSIST128rr : AESAI<0xDF, MRMSrcReg, (outs VR128:$dst),
4084 (ins VR128:$src1, i32i8imm:$src2),
4085 "aeskeygenassist\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4086 [(set VR128:$dst,
4087 (int_x86_aesni_aeskeygenassist VR128:$src1, imm:$src2))]>,
4088 OpSize;
4089def AESKEYGENASSIST128rm : AESAI<0xDF, MRMSrcMem, (outs VR128:$dst),
4090 (ins i128mem:$src1, i32i8imm:$src2),
4091 "aeskeygenassist\t{$src2, $src1, $dst|$dst, $src1, $src2}",
4092 [(set VR128:$dst,
4093 (int_x86_aesni_aeskeygenassist (bitconvert (memopv2i64 addr:$src1)),
4094 imm:$src2))]>,
4095 OpSize;
4096