blob: 6b2132301611501024ecff31a4c0cf5e10c64c73 [file] [log] [blame]
Andrew Trick5429a6b2012-05-17 22:37:09 +00001//===- MachineScheduler.cpp - Machine Instruction Scheduler ---------------===//
Andrew Trick96f678f2012-01-13 06:30:30 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// MachineScheduler schedules machine instructions after phi elimination. It
11// preserves LiveIntervals so it can be invoked before register allocation.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "misched"
16
Andrew Trickc174eaf2012-03-08 01:41:12 +000017#include "llvm/CodeGen/MachineScheduler.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000018#include "llvm/ADT/OwningPtr.h"
19#include "llvm/ADT/PriorityQueue.h"
20#include "llvm/Analysis/AliasAnalysis.h"
21#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Jakub Staszak760fa5d2013-03-10 13:11:23 +000022#include "llvm/CodeGen/MachineDominators.h"
23#include "llvm/CodeGen/MachineLoopInfo.h"
Andrew Trick1f8b48a2013-06-21 18:32:58 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Andrew Trick96f678f2012-01-13 06:30:30 +000025#include "llvm/CodeGen/Passes.h"
Andrew Trick15252602012-06-06 20:29:31 +000026#include "llvm/CodeGen/RegisterClassInfo.h"
Andrew Trick53e98a22012-11-28 05:13:24 +000027#include "llvm/CodeGen/ScheduleDFS.h"
Andrew Trick0a39d4e2012-05-24 22:11:09 +000028#include "llvm/CodeGen/ScheduleHazardRecognizer.h"
Andrew Trick96f678f2012-01-13 06:30:30 +000029#include "llvm/Support/CommandLine.h"
30#include "llvm/Support/Debug.h"
31#include "llvm/Support/ErrorHandling.h"
Andrew Trick30849792013-01-25 07:45:29 +000032#include "llvm/Support/GraphWriter.h"
Andrew Trick96f678f2012-01-13 06:30:30 +000033#include "llvm/Support/raw_ostream.h"
Jakub Staszak38084db2013-06-14 00:00:13 +000034#include "llvm/Target/TargetInstrInfo.h"
Andrew Trickc6cf11b2012-01-17 06:55:07 +000035#include <queue>
36
Andrew Trick96f678f2012-01-13 06:30:30 +000037using namespace llvm;
38
Andrew Trick78e5efe2012-09-11 00:39:15 +000039namespace llvm {
40cl::opt<bool> ForceTopDown("misched-topdown", cl::Hidden,
41 cl::desc("Force top-down list scheduling"));
42cl::opt<bool> ForceBottomUp("misched-bottomup", cl::Hidden,
43 cl::desc("Force bottom-up list scheduling"));
44}
Andrew Trick17d35e52012-03-14 04:00:41 +000045
Andrew Trick0df7f882012-03-07 00:18:25 +000046#ifndef NDEBUG
47static cl::opt<bool> ViewMISchedDAGs("view-misched-dags", cl::Hidden,
48 cl::desc("Pop up a window to show MISched dags after they are processed"));
Lang Hames23f1cbb2012-03-19 18:38:38 +000049
50static cl::opt<unsigned> MISchedCutoff("misched-cutoff", cl::Hidden,
51 cl::desc("Stop scheduling after N instructions"), cl::init(~0U));
Andrew Trick0df7f882012-03-07 00:18:25 +000052#else
53static bool ViewMISchedDAGs = false;
54#endif // NDEBUG
55
Andrew Trick42ebb3a2013-09-04 20:59:59 +000056static cl::opt<bool> EnableRegPressure("misched-regpressure", cl::Hidden,
57 cl::desc("Enable register pressure scheduling."), cl::init(true));
58
Andrew Trickea574332013-08-23 17:48:43 +000059static cl::opt<bool> EnableCyclicPath("misched-cyclicpath", cl::Hidden,
60 cl::desc("Enable cyclic critical path analysis."), cl::init(false));
61
Andrew Trick9b5caaa2012-11-12 19:40:10 +000062static cl::opt<bool> EnableLoadCluster("misched-cluster", cl::Hidden,
Andrew Trickad1cc1d2012-11-13 08:47:29 +000063 cl::desc("Enable load clustering."), cl::init(true));
Andrew Trick9b5caaa2012-11-12 19:40:10 +000064
Andrew Trick6996fd02012-11-12 19:52:20 +000065// Experimental heuristics
66static cl::opt<bool> EnableMacroFusion("misched-fusion", cl::Hidden,
Andrew Trickad1cc1d2012-11-13 08:47:29 +000067 cl::desc("Enable scheduling for macro fusion."), cl::init(true));
Andrew Trick6996fd02012-11-12 19:52:20 +000068
Andrew Trickfff2d3a2013-03-08 05:40:34 +000069static cl::opt<bool> VerifyScheduling("verify-misched", cl::Hidden,
70 cl::desc("Verify machine instrs before and after machine scheduling"));
71
Andrew Trick178f7d02013-01-25 04:01:04 +000072// DAG subtrees must have at least this many nodes.
73static const unsigned MinSubtreeSize = 8;
74
Andrew Trick5edf2f02012-01-14 02:17:06 +000075//===----------------------------------------------------------------------===//
76// Machine Instruction Scheduling Pass and Registry
77//===----------------------------------------------------------------------===//
78
Andrew Trick86b7e2a2012-04-24 20:36:19 +000079MachineSchedContext::MachineSchedContext():
80 MF(0), MLI(0), MDT(0), PassConfig(0), AA(0), LIS(0) {
81 RegClassInfo = new RegisterClassInfo();
82}
83
84MachineSchedContext::~MachineSchedContext() {
85 delete RegClassInfo;
86}
87
Andrew Trick96f678f2012-01-13 06:30:30 +000088namespace {
Andrew Trick42b7a712012-01-17 06:55:03 +000089/// MachineScheduler runs after coalescing and before register allocation.
Andrew Trickc174eaf2012-03-08 01:41:12 +000090class MachineScheduler : public MachineSchedContext,
91 public MachineFunctionPass {
Andrew Trick96f678f2012-01-13 06:30:30 +000092public:
Andrew Trick42b7a712012-01-17 06:55:03 +000093 MachineScheduler();
Andrew Trick96f678f2012-01-13 06:30:30 +000094
95 virtual void getAnalysisUsage(AnalysisUsage &AU) const;
96
97 virtual void releaseMemory() {}
98
99 virtual bool runOnMachineFunction(MachineFunction&);
100
101 virtual void print(raw_ostream &O, const Module* = 0) const;
102
103 static char ID; // Class identification, replacement for typeinfo
104};
105} // namespace
106
Andrew Trick42b7a712012-01-17 06:55:03 +0000107char MachineScheduler::ID = 0;
Andrew Trick96f678f2012-01-13 06:30:30 +0000108
Andrew Trick42b7a712012-01-17 06:55:03 +0000109char &llvm::MachineSchedulerID = MachineScheduler::ID;
Andrew Trick96f678f2012-01-13 06:30:30 +0000110
Andrew Trick42b7a712012-01-17 06:55:03 +0000111INITIALIZE_PASS_BEGIN(MachineScheduler, "misched",
Andrew Trick96f678f2012-01-13 06:30:30 +0000112 "Machine Instruction Scheduler", false, false)
113INITIALIZE_AG_DEPENDENCY(AliasAnalysis)
114INITIALIZE_PASS_DEPENDENCY(SlotIndexes)
115INITIALIZE_PASS_DEPENDENCY(LiveIntervals)
Andrew Trick42b7a712012-01-17 06:55:03 +0000116INITIALIZE_PASS_END(MachineScheduler, "misched",
Andrew Trick96f678f2012-01-13 06:30:30 +0000117 "Machine Instruction Scheduler", false, false)
118
Andrew Trick42b7a712012-01-17 06:55:03 +0000119MachineScheduler::MachineScheduler()
Andrew Trickc174eaf2012-03-08 01:41:12 +0000120: MachineFunctionPass(ID) {
Andrew Trick42b7a712012-01-17 06:55:03 +0000121 initializeMachineSchedulerPass(*PassRegistry::getPassRegistry());
Andrew Trick96f678f2012-01-13 06:30:30 +0000122}
123
Andrew Trick42b7a712012-01-17 06:55:03 +0000124void MachineScheduler::getAnalysisUsage(AnalysisUsage &AU) const {
Andrew Trick96f678f2012-01-13 06:30:30 +0000125 AU.setPreservesCFG();
126 AU.addRequiredID(MachineDominatorsID);
127 AU.addRequired<MachineLoopInfo>();
128 AU.addRequired<AliasAnalysis>();
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000129 AU.addRequired<TargetPassConfig>();
Andrew Trick96f678f2012-01-13 06:30:30 +0000130 AU.addRequired<SlotIndexes>();
131 AU.addPreserved<SlotIndexes>();
132 AU.addRequired<LiveIntervals>();
133 AU.addPreserved<LiveIntervals>();
Andrew Trick96f678f2012-01-13 06:30:30 +0000134 MachineFunctionPass::getAnalysisUsage(AU);
135}
136
Andrew Trick96f678f2012-01-13 06:30:30 +0000137MachinePassRegistry MachineSchedRegistry::Registry;
138
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000139/// A dummy default scheduler factory indicates whether the scheduler
140/// is overridden on the command line.
141static ScheduleDAGInstrs *useDefaultMachineSched(MachineSchedContext *C) {
142 return 0;
143}
Andrew Trick96f678f2012-01-13 06:30:30 +0000144
145/// MachineSchedOpt allows command line selection of the scheduler.
146static cl::opt<MachineSchedRegistry::ScheduleDAGCtor, false,
147 RegisterPassParser<MachineSchedRegistry> >
148MachineSchedOpt("misched",
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000149 cl::init(&useDefaultMachineSched), cl::Hidden,
Andrew Trick96f678f2012-01-13 06:30:30 +0000150 cl::desc("Machine instruction scheduler to use"));
151
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000152static MachineSchedRegistry
Andrew Trick17d35e52012-03-14 04:00:41 +0000153DefaultSchedRegistry("default", "Use the target's default scheduler choice.",
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000154 useDefaultMachineSched);
155
Andrew Trick17d35e52012-03-14 04:00:41 +0000156/// Forward declare the standard machine scheduler. This will be used as the
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000157/// default scheduler if the target does not set a default.
Andrew Trick17d35e52012-03-14 04:00:41 +0000158static ScheduleDAGInstrs *createConvergingSched(MachineSchedContext *C);
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000159
Andrew Trickeb45ebb2012-04-24 18:04:34 +0000160
161/// Decrement this iterator until reaching the top or a non-debug instr.
Andrew Trick663bd992013-08-30 04:36:57 +0000162static MachineBasicBlock::const_iterator
163priorNonDebug(MachineBasicBlock::const_iterator I,
164 MachineBasicBlock::const_iterator Beg) {
Andrew Trickeb45ebb2012-04-24 18:04:34 +0000165 assert(I != Beg && "reached the top of the region, cannot decrement");
166 while (--I != Beg) {
167 if (!I->isDebugValue())
168 break;
169 }
170 return I;
171}
172
Andrew Trick663bd992013-08-30 04:36:57 +0000173/// Non-const version.
174static MachineBasicBlock::iterator
175priorNonDebug(MachineBasicBlock::iterator I,
176 MachineBasicBlock::const_iterator Beg) {
177 return const_cast<MachineInstr*>(
178 &*priorNonDebug(MachineBasicBlock::const_iterator(I), Beg));
179}
180
Andrew Trickeb45ebb2012-04-24 18:04:34 +0000181/// If this iterator is a debug value, increment until reaching the End or a
182/// non-debug instruction.
Andrew Trickc94e7b52013-08-31 05:17:58 +0000183static MachineBasicBlock::const_iterator
184nextIfDebug(MachineBasicBlock::const_iterator I,
185 MachineBasicBlock::const_iterator End) {
Andrew Trick811d92682012-05-17 18:35:03 +0000186 for(; I != End; ++I) {
Andrew Trickeb45ebb2012-04-24 18:04:34 +0000187 if (!I->isDebugValue())
188 break;
189 }
190 return I;
191}
192
Andrew Trickc94e7b52013-08-31 05:17:58 +0000193/// Non-const version.
194static MachineBasicBlock::iterator
195nextIfDebug(MachineBasicBlock::iterator I,
196 MachineBasicBlock::const_iterator End) {
197 // Cast the return value to nonconst MachineInstr, then cast to an
198 // instr_iterator, which does not check for null, finally return a
199 // bundle_iterator.
200 return MachineBasicBlock::instr_iterator(
201 const_cast<MachineInstr*>(
202 &*nextIfDebug(MachineBasicBlock::const_iterator(I), End)));
203}
204
Andrew Trickcb058d52012-03-14 04:00:38 +0000205/// Top-level MachineScheduler pass driver.
206///
207/// Visit blocks in function order. Divide each block into scheduling regions
Andrew Trick17d35e52012-03-14 04:00:41 +0000208/// and visit them bottom-up. Visiting regions bottom-up is not required, but is
209/// consistent with the DAG builder, which traverses the interior of the
210/// scheduling regions bottom-up.
Andrew Trickcb058d52012-03-14 04:00:38 +0000211///
212/// This design avoids exposing scheduling boundaries to the DAG builder,
Andrew Trick17d35e52012-03-14 04:00:41 +0000213/// simplifying the DAG builder's support for "special" target instructions.
214/// At the same time the design allows target schedulers to operate across
Andrew Trickcb058d52012-03-14 04:00:38 +0000215/// scheduling boundaries, for example to bundle the boudary instructions
216/// without reordering them. This creates complexity, because the target
217/// scheduler must update the RegionBegin and RegionEnd positions cached by
218/// ScheduleDAGInstrs whenever adding or removing instructions. A much simpler
219/// design would be to split blocks at scheduling boundaries, but LLVM has a
220/// general bias against block splitting purely for implementation simplicity.
Andrew Trick42b7a712012-01-17 06:55:03 +0000221bool MachineScheduler::runOnMachineFunction(MachineFunction &mf) {
Andrew Trick89c324b2012-05-10 21:06:21 +0000222 DEBUG(dbgs() << "Before MISsched:\n"; mf.print(dbgs()));
223
Andrew Trick96f678f2012-01-13 06:30:30 +0000224 // Initialize the context of the pass.
225 MF = &mf;
226 MLI = &getAnalysis<MachineLoopInfo>();
227 MDT = &getAnalysis<MachineDominatorTree>();
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000228 PassConfig = &getAnalysis<TargetPassConfig>();
Andrew Trickc174eaf2012-03-08 01:41:12 +0000229 AA = &getAnalysis<AliasAnalysis>();
230
Lang Hames907cc8f2012-01-27 22:36:19 +0000231 LIS = &getAnalysis<LiveIntervals>();
Andrew Trickc174eaf2012-03-08 01:41:12 +0000232 const TargetInstrInfo *TII = MF->getTarget().getInstrInfo();
Andrew Trick96f678f2012-01-13 06:30:30 +0000233
Andrew Trickfff2d3a2013-03-08 05:40:34 +0000234 if (VerifyScheduling) {
Andrew Trick5dca6132013-07-25 07:26:26 +0000235 DEBUG(LIS->dump());
Andrew Trickfff2d3a2013-03-08 05:40:34 +0000236 MF->verify(this, "Before machine scheduling.");
237 }
Andrew Trick86b7e2a2012-04-24 20:36:19 +0000238 RegClassInfo->runOnMachineFunction(*MF);
Andrew Trick006e1ab2012-04-24 17:56:43 +0000239
Andrew Trick96f678f2012-01-13 06:30:30 +0000240 // Select the scheduler, or set the default.
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000241 MachineSchedRegistry::ScheduleDAGCtor Ctor = MachineSchedOpt;
242 if (Ctor == useDefaultMachineSched) {
243 // Get the default scheduler set by the target.
244 Ctor = MachineSchedRegistry::getDefault();
245 if (!Ctor) {
Andrew Trick17d35e52012-03-14 04:00:41 +0000246 Ctor = createConvergingSched;
Andrew Trickd04ec0c2012-03-09 00:52:20 +0000247 MachineSchedRegistry::setDefault(Ctor);
248 }
Andrew Trick96f678f2012-01-13 06:30:30 +0000249 }
250 // Instantiate the selected scheduler.
251 OwningPtr<ScheduleDAGInstrs> Scheduler(Ctor(this));
252
253 // Visit all machine basic blocks.
Andrew Trick006e1ab2012-04-24 17:56:43 +0000254 //
255 // TODO: Visit blocks in global postorder or postorder within the bottom-up
256 // loop tree. Then we can optionally compute global RegPressure.
Andrew Trick96f678f2012-01-13 06:30:30 +0000257 for (MachineFunction::iterator MBB = MF->begin(), MBBEnd = MF->end();
258 MBB != MBBEnd; ++MBB) {
259
Andrew Trick1fabd9f2012-03-09 08:02:51 +0000260 Scheduler->startBlock(MBB);
261
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000262 // Break the block into scheduling regions [I, RegionEnd), and schedule each
Sylvestre Ledruc8e41c52012-07-23 08:51:15 +0000263 // region as soon as it is discovered. RegionEnd points the scheduling
Andrew Trickfe4d6df2012-03-09 22:34:56 +0000264 // boundary at the bottom of the region. The DAG does not include RegionEnd,
265 // but the region does (i.e. the next RegionEnd is above the previous
266 // RegionBegin). If the current block has no terminator then RegionEnd ==
267 // MBB->end() for the bottom region.
268 //
269 // The Scheduler may insert instructions during either schedule() or
270 // exitRegion(), even for empty regions. So the local iterators 'I' and
271 // 'RegionEnd' are invalid across these calls.
Andrew Trick22764532012-11-06 07:10:34 +0000272 unsigned RemainingInstrs = MBB->size();
Andrew Trick7799eb42012-03-09 03:46:39 +0000273 for(MachineBasicBlock::iterator RegionEnd = MBB->end();
Andrew Trickfe4d6df2012-03-09 22:34:56 +0000274 RegionEnd != MBB->begin(); RegionEnd = Scheduler->begin()) {
Andrew Trick006e1ab2012-04-24 17:56:43 +0000275
Andrew Trick1fabd9f2012-03-09 08:02:51 +0000276 // Avoid decrementing RegionEnd for blocks with no terminator.
277 if (RegionEnd != MBB->end()
278 || TII->isSchedulingBoundary(llvm::prior(RegionEnd), MBB, *MF)) {
279 --RegionEnd;
280 // Count the boundary instruction.
Andrew Trick22764532012-11-06 07:10:34 +0000281 --RemainingInstrs;
Andrew Trick1fabd9f2012-03-09 08:02:51 +0000282 }
283
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000284 // The next region starts above the previous region. Look backward in the
285 // instruction stream until we find the nearest boundary.
Andrew Trickd2763f62013-08-23 17:48:33 +0000286 unsigned NumRegionInstrs = 0;
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000287 MachineBasicBlock::iterator I = RegionEnd;
Andrew Trickd2763f62013-08-23 17:48:33 +0000288 for(;I != MBB->begin(); --I, --RemainingInstrs, ++NumRegionInstrs) {
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000289 if (TII->isSchedulingBoundary(llvm::prior(I), MBB, *MF))
290 break;
291 }
Andrew Trick47c14452012-03-07 05:21:52 +0000292 // Notify the scheduler of the region, even if we may skip scheduling
293 // it. Perhaps it still needs to be bundled.
Andrew Trickd2763f62013-08-23 17:48:33 +0000294 Scheduler->enterRegion(MBB, I, RegionEnd, NumRegionInstrs);
Andrew Trick47c14452012-03-07 05:21:52 +0000295
296 // Skip empty scheduling regions (0 or 1 schedulable instructions).
297 if (I == RegionEnd || I == llvm::prior(RegionEnd)) {
Andrew Trick47c14452012-03-07 05:21:52 +0000298 // Close the current region. Bundle the terminator if needed.
Andrew Trickfe4d6df2012-03-09 22:34:56 +0000299 // This invalidates 'RegionEnd' and 'I'.
Andrew Trick47c14452012-03-07 05:21:52 +0000300 Scheduler->exitRegion();
Andrew Trickc6cf11b2012-01-17 06:55:07 +0000301 continue;
Andrew Trick3c58ba82012-01-14 02:17:18 +0000302 }
Andrew Trickbb0a2422012-05-24 22:11:14 +0000303 DEBUG(dbgs() << "********** MI Scheduling **********\n");
Craig Topper96601ca2012-08-22 06:07:19 +0000304 DEBUG(dbgs() << MF->getName()
Andrew Trickc8554232013-01-25 07:45:31 +0000305 << ":BB#" << MBB->getNumber() << " " << MBB->getName()
306 << "\n From: " << *I << " To: ";
Andrew Trick291411c2012-02-08 02:17:21 +0000307 if (RegionEnd != MBB->end()) dbgs() << *RegionEnd;
308 else dbgs() << "End";
Andrew Trickd2763f62013-08-23 17:48:33 +0000309 dbgs() << " RegionInstrs: " << NumRegionInstrs
310 << " Remaining: " << RemainingInstrs << "\n");
Andrew Trickc6cf11b2012-01-17 06:55:07 +0000311
Andrew Trickd24da972012-03-09 03:46:42 +0000312 // Schedule a region: possibly reorder instructions.
Andrew Trickfe4d6df2012-03-09 22:34:56 +0000313 // This invalidates 'RegionEnd' and 'I'.
Andrew Trick953be892012-03-07 23:00:49 +0000314 Scheduler->schedule();
Andrew Trickd24da972012-03-09 03:46:42 +0000315
316 // Close the current region.
Andrew Trick47c14452012-03-07 05:21:52 +0000317 Scheduler->exitRegion();
318
319 // Scheduling has invalidated the current iterator 'I'. Ask the
320 // scheduler for the top of it's scheduled region.
321 RegionEnd = Scheduler->begin();
Andrew Tricke9ef4ed2012-01-14 02:17:09 +0000322 }
Andrew Trick22764532012-11-06 07:10:34 +0000323 assert(RemainingInstrs == 0 && "Instruction count mismatch!");
Andrew Trick953be892012-03-07 23:00:49 +0000324 Scheduler->finishBlock();
Andrew Trick96f678f2012-01-13 06:30:30 +0000325 }
Andrew Trick830da402012-04-01 07:24:23 +0000326 Scheduler->finalizeSchedule();
Andrew Trick5dca6132013-07-25 07:26:26 +0000327 DEBUG(LIS->dump());
Andrew Trickfff2d3a2013-03-08 05:40:34 +0000328 if (VerifyScheduling)
329 MF->verify(this, "After machine scheduling.");
Andrew Trick96f678f2012-01-13 06:30:30 +0000330 return true;
331}
332
Andrew Trick42b7a712012-01-17 06:55:03 +0000333void MachineScheduler::print(raw_ostream &O, const Module* m) const {
Andrew Trick96f678f2012-01-13 06:30:30 +0000334 // unimplemented
335}
336
Manman Renb720be62012-09-11 22:23:19 +0000337#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
Andrew Trick78e5efe2012-09-11 00:39:15 +0000338void ReadyQueue::dump() {
Andrew Tricke52d5022013-06-17 21:45:05 +0000339 dbgs() << Name << ": ";
Andrew Trick78e5efe2012-09-11 00:39:15 +0000340 for (unsigned i = 0, e = Queue.size(); i < e; ++i)
341 dbgs() << Queue[i]->NodeNum << " ";
342 dbgs() << "\n";
343}
344#endif
Andrew Trick17d35e52012-03-14 04:00:41 +0000345
346//===----------------------------------------------------------------------===//
347// ScheduleDAGMI - Base class for MachineInstr scheduling with LiveIntervals
348// preservation.
349//===----------------------------------------------------------------------===//
350
Andrew Trick178f7d02013-01-25 04:01:04 +0000351ScheduleDAGMI::~ScheduleDAGMI() {
352 delete DFSResult;
353 DeleteContainerPointers(Mutations);
354 delete SchedImpl;
355}
356
Andrew Tricke38afe12013-04-24 15:54:43 +0000357bool ScheduleDAGMI::canAddEdge(SUnit *SuccSU, SUnit *PredSU) {
358 return SuccSU == &ExitSU || !Topo.IsReachable(PredSU, SuccSU);
359}
360
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000361bool ScheduleDAGMI::addEdge(SUnit *SuccSU, const SDep &PredDep) {
Andrew Trick6996fd02012-11-12 19:52:20 +0000362 if (SuccSU != &ExitSU) {
363 // Do not use WillCreateCycle, it assumes SD scheduling.
364 // If Pred is reachable from Succ, then the edge creates a cycle.
365 if (Topo.IsReachable(PredDep.getSUnit(), SuccSU))
366 return false;
367 Topo.AddPred(SuccSU, PredDep.getSUnit());
368 }
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000369 SuccSU->addPred(PredDep, /*Required=*/!PredDep.isArtificial());
370 // Return true regardless of whether a new edge needed to be inserted.
371 return true;
372}
373
Andrew Trickc174eaf2012-03-08 01:41:12 +0000374/// ReleaseSucc - Decrement the NumPredsLeft count of a successor. When
375/// NumPredsLeft reaches zero, release the successor node.
Andrew Trick0a39d4e2012-05-24 22:11:09 +0000376///
377/// FIXME: Adjust SuccSU height based on MinLatency.
Andrew Trick17d35e52012-03-14 04:00:41 +0000378void ScheduleDAGMI::releaseSucc(SUnit *SU, SDep *SuccEdge) {
Andrew Trickc174eaf2012-03-08 01:41:12 +0000379 SUnit *SuccSU = SuccEdge->getSUnit();
380
Andrew Trickae692f22012-11-12 19:28:57 +0000381 if (SuccEdge->isWeak()) {
382 --SuccSU->WeakPredsLeft;
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000383 if (SuccEdge->isCluster())
384 NextClusterSucc = SuccSU;
Andrew Trickae692f22012-11-12 19:28:57 +0000385 return;
386 }
Andrew Trickc174eaf2012-03-08 01:41:12 +0000387#ifndef NDEBUG
388 if (SuccSU->NumPredsLeft == 0) {
389 dbgs() << "*** Scheduling failed! ***\n";
390 SuccSU->dump(this);
391 dbgs() << " has been released too many times!\n";
392 llvm_unreachable(0);
393 }
394#endif
395 --SuccSU->NumPredsLeft;
396 if (SuccSU->NumPredsLeft == 0 && SuccSU != &ExitSU)
Andrew Trick17d35e52012-03-14 04:00:41 +0000397 SchedImpl->releaseTopNode(SuccSU);
Andrew Trickc174eaf2012-03-08 01:41:12 +0000398}
399
400/// releaseSuccessors - Call releaseSucc on each of SU's successors.
Andrew Trick17d35e52012-03-14 04:00:41 +0000401void ScheduleDAGMI::releaseSuccessors(SUnit *SU) {
Andrew Trickc174eaf2012-03-08 01:41:12 +0000402 for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
403 I != E; ++I) {
404 releaseSucc(SU, &*I);
405 }
406}
407
Andrew Trick17d35e52012-03-14 04:00:41 +0000408/// ReleasePred - Decrement the NumSuccsLeft count of a predecessor. When
409/// NumSuccsLeft reaches zero, release the predecessor node.
Andrew Trick0a39d4e2012-05-24 22:11:09 +0000410///
411/// FIXME: Adjust PredSU height based on MinLatency.
Andrew Trick17d35e52012-03-14 04:00:41 +0000412void ScheduleDAGMI::releasePred(SUnit *SU, SDep *PredEdge) {
413 SUnit *PredSU = PredEdge->getSUnit();
414
Andrew Trickae692f22012-11-12 19:28:57 +0000415 if (PredEdge->isWeak()) {
416 --PredSU->WeakSuccsLeft;
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000417 if (PredEdge->isCluster())
418 NextClusterPred = PredSU;
Andrew Trickae692f22012-11-12 19:28:57 +0000419 return;
420 }
Andrew Trick17d35e52012-03-14 04:00:41 +0000421#ifndef NDEBUG
422 if (PredSU->NumSuccsLeft == 0) {
423 dbgs() << "*** Scheduling failed! ***\n";
424 PredSU->dump(this);
425 dbgs() << " has been released too many times!\n";
426 llvm_unreachable(0);
427 }
428#endif
429 --PredSU->NumSuccsLeft;
430 if (PredSU->NumSuccsLeft == 0 && PredSU != &EntrySU)
431 SchedImpl->releaseBottomNode(PredSU);
432}
433
434/// releasePredecessors - Call releasePred on each of SU's predecessors.
435void ScheduleDAGMI::releasePredecessors(SUnit *SU) {
436 for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
437 I != E; ++I) {
438 releasePred(SU, &*I);
439 }
440}
441
Andrew Trick4392f0f2013-04-13 06:07:40 +0000442/// This is normally called from the main scheduler loop but may also be invoked
443/// by the scheduling strategy to perform additional code motion.
Andrew Trick17d35e52012-03-14 04:00:41 +0000444void ScheduleDAGMI::moveInstruction(MachineInstr *MI,
445 MachineBasicBlock::iterator InsertPos) {
Andrew Trick811d92682012-05-17 18:35:03 +0000446 // Advance RegionBegin if the first instruction moves down.
Andrew Trick1ce062f2012-03-21 04:12:10 +0000447 if (&*RegionBegin == MI)
Andrew Trick811d92682012-05-17 18:35:03 +0000448 ++RegionBegin;
449
450 // Update the instruction stream.
Andrew Trick17d35e52012-03-14 04:00:41 +0000451 BB->splice(InsertPos, BB, MI);
Andrew Trick811d92682012-05-17 18:35:03 +0000452
453 // Update LiveIntervals
Andrew Trick27c28ce2012-10-16 00:22:51 +0000454 LIS->handleMove(MI, /*UpdateFlags=*/true);
Andrew Trick811d92682012-05-17 18:35:03 +0000455
456 // Recede RegionBegin if an instruction moves above the first.
Andrew Trick17d35e52012-03-14 04:00:41 +0000457 if (RegionBegin == InsertPos)
458 RegionBegin = MI;
459}
460
Andrew Trick0b0d8992012-03-21 04:12:07 +0000461bool ScheduleDAGMI::checkSchedLimit() {
462#ifndef NDEBUG
463 if (NumInstrsScheduled == MISchedCutoff && MISchedCutoff != ~0U) {
464 CurrentTop = CurrentBottom;
465 return false;
466 }
467 ++NumInstrsScheduled;
468#endif
469 return true;
470}
471
Andrew Trick006e1ab2012-04-24 17:56:43 +0000472/// enterRegion - Called back from MachineScheduler::runOnMachineFunction after
473/// crossing a scheduling boundary. [begin, end) includes all instructions in
474/// the region, including the boundary itself and single-instruction regions
475/// that don't get scheduled.
476void ScheduleDAGMI::enterRegion(MachineBasicBlock *bb,
477 MachineBasicBlock::iterator begin,
478 MachineBasicBlock::iterator end,
Andrew Trickd2763f62013-08-23 17:48:33 +0000479 unsigned regioninstrs)
Andrew Trick006e1ab2012-04-24 17:56:43 +0000480{
Andrew Trickd2763f62013-08-23 17:48:33 +0000481 ScheduleDAGInstrs::enterRegion(bb, begin, end, regioninstrs);
Andrew Trick7f8ab782012-05-10 21:06:10 +0000482
Andrew Trick16bb45c2013-09-04 21:00:11 +0000483 ShouldTrackPressure =
484 EnableRegPressure && SchedImpl->shouldTrackPressure(regioninstrs);
Andrew Trick42ebb3a2013-09-04 20:59:59 +0000485
Andrew Trick7f8ab782012-05-10 21:06:10 +0000486 // For convenience remember the end of the liveness region.
487 LiveRegionEnd =
488 (RegionEnd == bb->end()) ? RegionEnd : llvm::next(RegionEnd);
489}
490
491// Setup the register pressure trackers for the top scheduled top and bottom
492// scheduled regions.
493void ScheduleDAGMI::initRegPressure() {
494 TopRPTracker.init(&MF, RegClassInfo, LIS, BB, RegionBegin);
495 BotRPTracker.init(&MF, RegClassInfo, LIS, BB, LiveRegionEnd);
496
497 // Close the RPTracker to finalize live ins.
498 RPTracker.closeRegion();
499
Andrew Trickd71efff2013-07-30 19:59:12 +0000500 DEBUG(RPTracker.dump());
Andrew Trickbb0a2422012-05-24 22:11:14 +0000501
Andrew Trick7f8ab782012-05-10 21:06:10 +0000502 // Initialize the live ins and live outs.
503 TopRPTracker.addLiveRegs(RPTracker.getPressure().LiveInRegs);
504 BotRPTracker.addLiveRegs(RPTracker.getPressure().LiveOutRegs);
505
506 // Close one end of the tracker so we can call
507 // getMaxUpward/DownwardPressureDelta before advancing across any
508 // instructions. This converts currently live regs into live ins/outs.
509 TopRPTracker.closeTop();
510 BotRPTracker.closeBottom();
511
Andrew Trickd71efff2013-07-30 19:59:12 +0000512 BotRPTracker.initLiveThru(RPTracker);
513 if (!BotRPTracker.getLiveThru().empty()) {
514 TopRPTracker.initLiveThru(BotRPTracker.getLiveThru());
515 DEBUG(dbgs() << "Live Thru: ";
516 dumpRegSetPressure(BotRPTracker.getLiveThru(), TRI));
517 };
518
Andrew Trick663bd992013-08-30 04:36:57 +0000519 // For each live out vreg reduce the pressure change associated with other
520 // uses of the same vreg below the live-out reaching def.
521 updatePressureDiffs(RPTracker.getPressure().LiveOutRegs);
522
Andrew Trick7f8ab782012-05-10 21:06:10 +0000523 // Account for liveness generated by the region boundary.
Andrew Trick663bd992013-08-30 04:36:57 +0000524 if (LiveRegionEnd != RegionEnd) {
525 SmallVector<unsigned, 8> LiveUses;
526 BotRPTracker.recede(&LiveUses);
527 updatePressureDiffs(LiveUses);
528 }
Andrew Trick7f8ab782012-05-10 21:06:10 +0000529
530 assert(BotRPTracker.getPos() == RegionEnd && "Can't find the region bottom");
Andrew Trick73a0d8e2012-05-17 18:35:10 +0000531
532 // Cache the list of excess pressure sets in this region. This will also track
533 // the max pressure in the scheduled code for these sets.
534 RegionCriticalPSets.clear();
Jakub Staszakb74564a2013-01-25 21:44:27 +0000535 const std::vector<unsigned> &RegionPressure =
536 RPTracker.getPressure().MaxSetPressure;
Andrew Trick73a0d8e2012-05-17 18:35:10 +0000537 for (unsigned i = 0, e = RegionPressure.size(); i < e; ++i) {
Andrew Trick1f8b48a2013-06-21 18:32:58 +0000538 unsigned Limit = RegClassInfo->getRegPressureSetLimit(i);
Andrew Trick3bf23302013-06-21 18:33:01 +0000539 if (RegionPressure[i] > Limit) {
540 DEBUG(dbgs() << TRI->getRegPressureSetName(i)
541 << " Limit " << Limit
542 << " Actual " << RegionPressure[i] << "\n");
Andrew Trick4c60b8a2013-08-30 03:49:48 +0000543 RegionCriticalPSets.push_back(PressureChange(i));
Andrew Trick3bf23302013-06-21 18:33:01 +0000544 }
Andrew Trick73a0d8e2012-05-17 18:35:10 +0000545 }
546 DEBUG(dbgs() << "Excess PSets: ";
547 for (unsigned i = 0, e = RegionCriticalPSets.size(); i != e; ++i)
548 dbgs() << TRI->getRegPressureSetName(
Andrew Trick4c60b8a2013-08-30 03:49:48 +0000549 RegionCriticalPSets[i].getPSet()) << " ";
Andrew Trick73a0d8e2012-05-17 18:35:10 +0000550 dbgs() << "\n");
551}
552
553// FIXME: When the pressure tracker deals in pressure differences then we won't
554// iterate over all RegionCriticalPSets[i].
555void ScheduleDAGMI::
Jakub Staszakb717a502013-02-16 15:47:26 +0000556updateScheduledPressure(const std::vector<unsigned> &NewMaxPressure) {
Andrew Trick73a0d8e2012-05-17 18:35:10 +0000557 for (unsigned i = 0, e = RegionCriticalPSets.size(); i < e; ++i) {
Andrew Trick4c60b8a2013-08-30 03:49:48 +0000558 unsigned ID = RegionCriticalPSets[i].getPSet();
559 if ((int)NewMaxPressure[ID] > RegionCriticalPSets[i].getUnitInc()
560 && NewMaxPressure[ID] <= INT16_MAX)
561 RegionCriticalPSets[i].setUnitInc(NewMaxPressure[ID]);
Andrew Trick73a0d8e2012-05-17 18:35:10 +0000562 }
Andrew Trick811a3722013-04-24 15:54:36 +0000563 DEBUG(
564 for (unsigned i = 0, e = NewMaxPressure.size(); i < e; ++i) {
Andrew Trick1f8b48a2013-06-21 18:32:58 +0000565 unsigned Limit = RegClassInfo->getRegPressureSetLimit(i);
Andrew Trick811a3722013-04-24 15:54:36 +0000566 if (NewMaxPressure[i] > Limit ) {
567 dbgs() << " " << TRI->getRegPressureSetName(i) << ": "
568 << NewMaxPressure[i] << " > " << Limit << "\n";
569 }
570 });
Andrew Trick006e1ab2012-04-24 17:56:43 +0000571}
572
Andrew Trick663bd992013-08-30 04:36:57 +0000573/// Update the PressureDiff array for liveness after scheduling this
574/// instruction.
575void ScheduleDAGMI::updatePressureDiffs(ArrayRef<unsigned> LiveUses) {
576 for (unsigned LUIdx = 0, LUEnd = LiveUses.size(); LUIdx != LUEnd; ++LUIdx) {
577 /// FIXME: Currently assuming single-use physregs.
578 unsigned Reg = LiveUses[LUIdx];
579 if (!TRI->isVirtualRegister(Reg))
580 continue;
581 // This may be called before CurrentBottom has been initialized. However,
582 // BotRPTracker must have a valid position. We want the value live into the
583 // instruction or live out of the block, so ask for the previous
584 // instruction's live-out.
585 const LiveInterval &LI = LIS->getInterval(Reg);
586 VNInfo *VNI;
Andrew Trickc94e7b52013-08-31 05:17:58 +0000587 MachineBasicBlock::const_iterator I =
588 nextIfDebug(BotRPTracker.getPos(), BB->end());
589 if (I == BB->end())
Andrew Trick663bd992013-08-30 04:36:57 +0000590 VNI = LI.getVNInfoBefore(LIS->getMBBEndIdx(BB));
591 else {
Andrew Trickc94e7b52013-08-31 05:17:58 +0000592 LiveRangeQuery LRQ(LI, LIS->getInstructionIndex(I));
Andrew Trick663bd992013-08-30 04:36:57 +0000593 VNI = LRQ.valueIn();
594 }
595 // RegisterPressureTracker guarantees that readsReg is true for LiveUses.
596 assert(VNI && "No live value at use.");
597 for (VReg2UseMap::iterator
598 UI = VRegUses.find(Reg); UI != VRegUses.end(); ++UI) {
599 SUnit *SU = UI->SU;
600 // If this use comes before the reaching def, it cannot be a last use, so
601 // descrease its pressure change.
602 if (!SU->isScheduled && SU != &ExitSU) {
603 LiveRangeQuery LRQ(LI, LIS->getInstructionIndex(SU->getInstr()));
604 if (LRQ.valueIn() == VNI)
605 getPressureDiff(SU).addPressureChange(Reg, true, &MRI);
606 }
607 }
608 }
609}
610
Andrew Trick17d35e52012-03-14 04:00:41 +0000611/// schedule - Called back from MachineScheduler::runOnMachineFunction
Andrew Trick006e1ab2012-04-24 17:56:43 +0000612/// after setting up the current scheduling region. [RegionBegin, RegionEnd)
613/// only includes instructions that have DAG nodes, not scheduling boundaries.
Andrew Trick78e5efe2012-09-11 00:39:15 +0000614///
615/// This is a skeletal driver, with all the functionality pushed into helpers,
616/// so that it can be easilly extended by experimental schedulers. Generally,
617/// implementing MachineSchedStrategy should be sufficient to implement a new
618/// scheduling algorithm. However, if a scheduler further subclasses
619/// ScheduleDAGMI then it will want to override this virtual method in order to
620/// update any specialized state.
Andrew Trick17d35e52012-03-14 04:00:41 +0000621void ScheduleDAGMI::schedule() {
Andrew Trick78e5efe2012-09-11 00:39:15 +0000622 buildDAGWithRegPressure();
623
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000624 Topo.InitDAGTopologicalSorting();
625
Andrew Trickd039b382012-09-14 17:22:42 +0000626 postprocessDAG();
627
Andrew Trick4e1fb182013-01-25 06:33:57 +0000628 SmallVector<SUnit*, 8> TopRoots, BotRoots;
629 findRootsAndBiasEdges(TopRoots, BotRoots);
630
631 // Initialize the strategy before modifying the DAG.
632 // This may initialize a DFSResult to be used for queue priority.
633 SchedImpl->initialize(this);
634
Andrew Trick78e5efe2012-09-11 00:39:15 +0000635 DEBUG(for (unsigned su = 0, e = SUnits.size(); su != e; ++su)
636 SUnits[su].dumpAll(this));
Andrew Trick4e1fb182013-01-25 06:33:57 +0000637 if (ViewMISchedDAGs) viewGraph();
Andrew Trick78e5efe2012-09-11 00:39:15 +0000638
Andrew Trick4e1fb182013-01-25 06:33:57 +0000639 // Initialize ready queues now that the DAG and priority data are finalized.
640 initQueues(TopRoots, BotRoots);
Andrew Trick78e5efe2012-09-11 00:39:15 +0000641
642 bool IsTopNode = false;
643 while (SUnit *SU = SchedImpl->pickNode(IsTopNode)) {
Andrew Trick30c6ec22012-10-08 18:53:53 +0000644 assert(!SU->isScheduled && "Node already scheduled");
Andrew Trick78e5efe2012-09-11 00:39:15 +0000645 if (!checkSchedLimit())
646 break;
647
648 scheduleMI(SU, IsTopNode);
649
650 updateQueues(SU, IsTopNode);
651 }
652 assert(CurrentTop == CurrentBottom && "Nonempty unscheduled zone.");
653
654 placeDebugValues();
Andrew Trick3b87f622012-11-07 07:05:09 +0000655
656 DEBUG({
Andrew Trickb4221042012-11-28 03:42:47 +0000657 unsigned BBNum = begin()->getParent()->getNumber();
Andrew Trick3b87f622012-11-07 07:05:09 +0000658 dbgs() << "*** Final schedule for BB#" << BBNum << " ***\n";
659 dumpSchedule();
660 dbgs() << '\n';
661 });
Andrew Trick78e5efe2012-09-11 00:39:15 +0000662}
663
664/// Build the DAG and setup three register pressure trackers.
665void ScheduleDAGMI::buildDAGWithRegPressure() {
Andrew Trick42ebb3a2013-09-04 20:59:59 +0000666 if (!ShouldTrackPressure) {
667 RPTracker.reset();
668 RegionCriticalPSets.clear();
669 buildSchedGraph(AA);
670 return;
671 }
672
Andrew Trick7f8ab782012-05-10 21:06:10 +0000673 // Initialize the register pressure tracker used by buildSchedGraph.
Andrew Trickd71efff2013-07-30 19:59:12 +0000674 RPTracker.init(&MF, RegClassInfo, LIS, BB, LiveRegionEnd,
675 /*TrackUntiedDefs=*/true);
Andrew Trick006e1ab2012-04-24 17:56:43 +0000676
Andrew Trick7f8ab782012-05-10 21:06:10 +0000677 // Account for liveness generate by the region boundary.
678 if (LiveRegionEnd != RegionEnd)
679 RPTracker.recede();
680
681 // Build the DAG, and compute current register pressure.
Andrew Trick4c60b8a2013-08-30 03:49:48 +0000682 buildSchedGraph(AA, &RPTracker, &SUPressureDiffs);
Andrew Trickc174eaf2012-03-08 01:41:12 +0000683
Andrew Trick7f8ab782012-05-10 21:06:10 +0000684 // Initialize top/bottom trackers after computing region pressure.
685 initRegPressure();
Andrew Trick78e5efe2012-09-11 00:39:15 +0000686}
Andrew Trick7f8ab782012-05-10 21:06:10 +0000687
Andrew Trickd039b382012-09-14 17:22:42 +0000688/// Apply each ScheduleDAGMutation step in order.
689void ScheduleDAGMI::postprocessDAG() {
690 for (unsigned i = 0, e = Mutations.size(); i < e; ++i) {
691 Mutations[i]->apply(this);
692 }
693}
694
Andrew Trick4e1fb182013-01-25 06:33:57 +0000695void ScheduleDAGMI::computeDFSResult() {
Andrew Trick178f7d02013-01-25 04:01:04 +0000696 if (!DFSResult)
697 DFSResult = new SchedDFSResult(/*BottomU*/true, MinSubtreeSize);
698 DFSResult->clear();
Andrew Trick178f7d02013-01-25 04:01:04 +0000699 ScheduledTrees.clear();
Andrew Trick4e1fb182013-01-25 06:33:57 +0000700 DFSResult->resize(SUnits.size());
701 DFSResult->compute(SUnits);
Andrew Trick178f7d02013-01-25 04:01:04 +0000702 ScheduledTrees.resize(DFSResult->getNumSubtrees());
703}
704
Andrew Trick4e1fb182013-01-25 06:33:57 +0000705void ScheduleDAGMI::findRootsAndBiasEdges(SmallVectorImpl<SUnit*> &TopRoots,
706 SmallVectorImpl<SUnit*> &BotRoots) {
Andrew Trick1e94e982012-10-15 18:02:27 +0000707 for (std::vector<SUnit>::iterator
708 I = SUnits.begin(), E = SUnits.end(); I != E; ++I) {
Andrew Trickae692f22012-11-12 19:28:57 +0000709 SUnit *SU = &(*I);
Andrew Trick4c6a2ba2013-01-29 06:26:35 +0000710 assert(!SU->isBoundaryNode() && "Boundary node should not be in SUnits");
Andrew Trickdb417062013-01-24 02:09:57 +0000711
712 // Order predecessors so DFSResult follows the critical path.
713 SU->biasCriticalPath();
714
Andrew Trick1e94e982012-10-15 18:02:27 +0000715 // A SUnit is ready to top schedule if it has no predecessors.
Andrew Trick4c6a2ba2013-01-29 06:26:35 +0000716 if (!I->NumPredsLeft)
Andrew Trick4e1fb182013-01-25 06:33:57 +0000717 TopRoots.push_back(SU);
Andrew Trick1e94e982012-10-15 18:02:27 +0000718 // A SUnit is ready to bottom schedule if it has no successors.
Andrew Trick4c6a2ba2013-01-29 06:26:35 +0000719 if (!I->NumSuccsLeft)
Andrew Trickae692f22012-11-12 19:28:57 +0000720 BotRoots.push_back(SU);
Andrew Trick1e94e982012-10-15 18:02:27 +0000721 }
Andrew Trick4c6a2ba2013-01-29 06:26:35 +0000722 ExitSU.biasCriticalPath();
Andrew Trick1e94e982012-10-15 18:02:27 +0000723}
724
Andrew Trick851bb2c2013-08-29 18:04:49 +0000725/// Compute the max cyclic critical path through the DAG. The scheduling DAG
726/// only provides the critical path for single block loops. To handle loops that
727/// span blocks, we could use the vreg path latencies provided by
728/// MachineTraceMetrics instead. However, MachineTraceMetrics is not currently
729/// available for use in the scheduler.
730///
731/// The cyclic path estimation identifies a def-use pair that crosses the back
Andrew Trick6dc6a892013-08-30 02:02:12 +0000732/// edge and considers the depth and height of the nodes. For example, consider
Andrew Trick851bb2c2013-08-29 18:04:49 +0000733/// the following instruction sequence where each instruction has unit latency
734/// and defines an epomymous virtual register:
735///
736/// a->b(a,c)->c(b)->d(c)->exit
737///
738/// The cyclic critical path is a two cycles: b->c->b
739/// The acyclic critical path is four cycles: a->b->c->d->exit
740/// LiveOutHeight = height(c) = len(c->d->exit) = 2
741/// LiveOutDepth = depth(c) + 1 = len(a->b->c) + 1 = 3
742/// LiveInHeight = height(b) + 1 = len(b->c->d->exit) + 1 = 4
743/// LiveInDepth = depth(b) = len(a->b) = 1
744///
745/// LiveOutDepth - LiveInDepth = 3 - 1 = 2
746/// LiveInHeight - LiveOutHeight = 4 - 2 = 2
747/// CyclicCriticalPath = min(2, 2) = 2
748unsigned ScheduleDAGMI::computeCyclicCriticalPath() {
749 // This only applies to single block loop.
750 if (!BB->isSuccessor(BB))
751 return 0;
752
753 unsigned MaxCyclicLatency = 0;
754 // Visit each live out vreg def to find def/use pairs that cross iterations.
755 ArrayRef<unsigned> LiveOuts = RPTracker.getPressure().LiveOutRegs;
756 for (ArrayRef<unsigned>::iterator RI = LiveOuts.begin(), RE = LiveOuts.end();
757 RI != RE; ++RI) {
758 unsigned Reg = *RI;
759 if (!TRI->isVirtualRegister(Reg))
760 continue;
761 const LiveInterval &LI = LIS->getInterval(Reg);
762 const VNInfo *DefVNI = LI.getVNInfoBefore(LIS->getMBBEndIdx(BB));
763 if (!DefVNI)
764 continue;
765
766 MachineInstr *DefMI = LIS->getInstructionFromIndex(DefVNI->def);
767 const SUnit *DefSU = getSUnit(DefMI);
768 if (!DefSU)
769 continue;
770
771 unsigned LiveOutHeight = DefSU->getHeight();
772 unsigned LiveOutDepth = DefSU->getDepth() + DefSU->Latency;
773 // Visit all local users of the vreg def.
774 for (VReg2UseMap::iterator
775 UI = VRegUses.find(Reg); UI != VRegUses.end(); ++UI) {
776 if (UI->SU == &ExitSU)
777 continue;
778
779 // Only consider uses of the phi.
780 LiveRangeQuery LRQ(LI, LIS->getInstructionIndex(UI->SU->getInstr()));
781 if (!LRQ.valueIn()->isPHIDef())
782 continue;
783
784 // Assume that a path spanning two iterations is a cycle, which could
785 // overestimate in strange cases. This allows cyclic latency to be
786 // estimated as the minimum slack of the vreg's depth or height.
787 unsigned CyclicLatency = 0;
788 if (LiveOutDepth > UI->SU->getDepth())
789 CyclicLatency = LiveOutDepth - UI->SU->getDepth();
790
791 unsigned LiveInHeight = UI->SU->getHeight() + DefSU->Latency;
792 if (LiveInHeight > LiveOutHeight) {
793 if (LiveInHeight - LiveOutHeight < CyclicLatency)
794 CyclicLatency = LiveInHeight - LiveOutHeight;
795 }
796 else
797 CyclicLatency = 0;
798
799 DEBUG(dbgs() << "Cyclic Path: SU(" << DefSU->NodeNum << ") -> SU("
800 << UI->SU->NodeNum << ") = " << CyclicLatency << "c\n");
801 if (CyclicLatency > MaxCyclicLatency)
802 MaxCyclicLatency = CyclicLatency;
803 }
804 }
805 DEBUG(dbgs() << "Cyclic Critical Path: " << MaxCyclicLatency << "c\n");
806 return MaxCyclicLatency;
807}
808
Andrew Trick78e5efe2012-09-11 00:39:15 +0000809/// Identify DAG roots and setup scheduler queues.
Andrew Trick4e1fb182013-01-25 06:33:57 +0000810void ScheduleDAGMI::initQueues(ArrayRef<SUnit*> TopRoots,
811 ArrayRef<SUnit*> BotRoots) {
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000812 NextClusterSucc = NULL;
813 NextClusterPred = NULL;
Andrew Trick1e94e982012-10-15 18:02:27 +0000814
Andrew Trickae692f22012-11-12 19:28:57 +0000815 // Release all DAG roots for scheduling, not including EntrySU/ExitSU.
Andrew Trick4e1fb182013-01-25 06:33:57 +0000816 //
817 // Nodes with unreleased weak edges can still be roots.
818 // Release top roots in forward order.
819 for (SmallVectorImpl<SUnit*>::const_iterator
820 I = TopRoots.begin(), E = TopRoots.end(); I != E; ++I) {
821 SchedImpl->releaseTopNode(*I);
822 }
823 // Release bottom roots in reverse order so the higher priority nodes appear
824 // first. This is more natural and slightly more efficient.
825 for (SmallVectorImpl<SUnit*>::const_reverse_iterator
826 I = BotRoots.rbegin(), E = BotRoots.rend(); I != E; ++I) {
827 SchedImpl->releaseBottomNode(*I);
828 }
Andrew Trickae692f22012-11-12 19:28:57 +0000829
Andrew Trickc174eaf2012-03-08 01:41:12 +0000830 releaseSuccessors(&EntrySU);
Andrew Trick17d35e52012-03-14 04:00:41 +0000831 releasePredecessors(&ExitSU);
Andrew Trickc174eaf2012-03-08 01:41:12 +0000832
Andrew Trick1e94e982012-10-15 18:02:27 +0000833 SchedImpl->registerRoots();
834
Andrew Trick657b75b2012-12-01 01:22:49 +0000835 // Advance past initial DebugValues.
Andrew Trickeb45ebb2012-04-24 18:04:34 +0000836 CurrentTop = nextIfDebug(RegionBegin, RegionEnd);
Andrew Trick17d35e52012-03-14 04:00:41 +0000837 CurrentBottom = RegionEnd;
Andrew Trick42ebb3a2013-09-04 20:59:59 +0000838
839 if (ShouldTrackPressure) {
840 assert(TopRPTracker.getPos() == RegionBegin && "bad initial Top tracker");
841 TopRPTracker.setPos(CurrentTop);
842 }
Andrew Trick78e5efe2012-09-11 00:39:15 +0000843}
Andrew Trickc174eaf2012-03-08 01:41:12 +0000844
Andrew Trick78e5efe2012-09-11 00:39:15 +0000845/// Move an instruction and update register pressure.
846void ScheduleDAGMI::scheduleMI(SUnit *SU, bool IsTopNode) {
847 // Move the instruction to its new location in the instruction stream.
848 MachineInstr *MI = SU->getInstr();
Andrew Trickc174eaf2012-03-08 01:41:12 +0000849
Andrew Trick78e5efe2012-09-11 00:39:15 +0000850 if (IsTopNode) {
851 assert(SU->isTopReady() && "node still has unscheduled dependencies");
852 if (&*CurrentTop == MI)
853 CurrentTop = nextIfDebug(++CurrentTop, CurrentBottom);
Andrew Trick17d35e52012-03-14 04:00:41 +0000854 else {
Andrew Trick78e5efe2012-09-11 00:39:15 +0000855 moveInstruction(MI, CurrentTop);
856 TopRPTracker.setPos(MI);
Andrew Trick17d35e52012-03-14 04:00:41 +0000857 }
Andrew Trick000b2502012-04-24 18:04:37 +0000858
Andrew Trick42ebb3a2013-09-04 20:59:59 +0000859 if (ShouldTrackPressure) {
860 // Update top scheduled pressure.
861 TopRPTracker.advance();
862 assert(TopRPTracker.getPos() == CurrentTop && "out of sync");
863 updateScheduledPressure(TopRPTracker.getPressure().MaxSetPressure);
864 }
Andrew Trick78e5efe2012-09-11 00:39:15 +0000865 }
866 else {
867 assert(SU->isBottomReady() && "node still has unscheduled dependencies");
868 MachineBasicBlock::iterator priorII =
869 priorNonDebug(CurrentBottom, CurrentTop);
870 if (&*priorII == MI)
871 CurrentBottom = priorII;
872 else {
873 if (&*CurrentTop == MI) {
874 CurrentTop = nextIfDebug(++CurrentTop, priorII);
875 TopRPTracker.setPos(CurrentTop);
876 }
877 moveInstruction(MI, CurrentBottom);
878 CurrentBottom = MI;
879 }
Andrew Trick42ebb3a2013-09-04 20:59:59 +0000880 if (ShouldTrackPressure) {
881 // Update bottom scheduled pressure.
882 SmallVector<unsigned, 8> LiveUses;
883 BotRPTracker.recede(&LiveUses);
884 assert(BotRPTracker.getPos() == CurrentBottom && "out of sync");
885 updatePressureDiffs(LiveUses);
886 updateScheduledPressure(BotRPTracker.getPressure().MaxSetPressure);
887 }
Andrew Trick78e5efe2012-09-11 00:39:15 +0000888 }
889}
890
891/// Update scheduler queues after scheduling an instruction.
892void ScheduleDAGMI::updateQueues(SUnit *SU, bool IsTopNode) {
893 // Release dependent instructions for scheduling.
894 if (IsTopNode)
895 releaseSuccessors(SU);
896 else
897 releasePredecessors(SU);
898
899 SU->isScheduled = true;
900
Andrew Trick178f7d02013-01-25 04:01:04 +0000901 if (DFSResult) {
902 unsigned SubtreeID = DFSResult->getSubtreeID(SU);
903 if (!ScheduledTrees.test(SubtreeID)) {
904 ScheduledTrees.set(SubtreeID);
905 DFSResult->scheduleTree(SubtreeID);
906 SchedImpl->scheduleTree(SubtreeID);
907 }
908 }
909
Andrew Trick78e5efe2012-09-11 00:39:15 +0000910 // Notify the scheduling strategy after updating the DAG.
911 SchedImpl->schedNode(SU, IsTopNode);
Andrew Trick000b2502012-04-24 18:04:37 +0000912}
913
914/// Reinsert any remaining debug_values, just like the PostRA scheduler.
915void ScheduleDAGMI::placeDebugValues() {
916 // If first instruction was a DBG_VALUE then put it back.
917 if (FirstDbgValue) {
918 BB->splice(RegionBegin, BB, FirstDbgValue);
919 RegionBegin = FirstDbgValue;
920 }
921
922 for (std::vector<std::pair<MachineInstr *, MachineInstr *> >::iterator
923 DI = DbgValues.end(), DE = DbgValues.begin(); DI != DE; --DI) {
924 std::pair<MachineInstr *, MachineInstr *> P = *prior(DI);
925 MachineInstr *DbgValue = P.first;
926 MachineBasicBlock::iterator OrigPrevMI = P.second;
Andrew Trick67bdd422012-12-01 01:22:38 +0000927 if (&*RegionBegin == DbgValue)
928 ++RegionBegin;
Andrew Trick000b2502012-04-24 18:04:37 +0000929 BB->splice(++OrigPrevMI, BB, DbgValue);
930 if (OrigPrevMI == llvm::prior(RegionEnd))
931 RegionEnd = DbgValue;
932 }
933 DbgValues.clear();
934 FirstDbgValue = NULL;
Andrew Trickc174eaf2012-03-08 01:41:12 +0000935}
936
Andrew Trick3b87f622012-11-07 07:05:09 +0000937#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
938void ScheduleDAGMI::dumpSchedule() const {
939 for (MachineBasicBlock::iterator MI = begin(), ME = end(); MI != ME; ++MI) {
940 if (SUnit *SU = getSUnit(&(*MI)))
941 SU->dump(this);
942 else
943 dbgs() << "Missing SUnit\n";
944 }
945}
946#endif
947
Andrew Trick6996fd02012-11-12 19:52:20 +0000948//===----------------------------------------------------------------------===//
949// LoadClusterMutation - DAG post-processing to cluster loads.
950//===----------------------------------------------------------------------===//
951
Andrew Trick9b5caaa2012-11-12 19:40:10 +0000952namespace {
953/// \brief Post-process the DAG to create cluster edges between neighboring
954/// loads.
955class LoadClusterMutation : public ScheduleDAGMutation {
956 struct LoadInfo {
957 SUnit *SU;
958 unsigned BaseReg;
959 unsigned Offset;
960 LoadInfo(SUnit *su, unsigned reg, unsigned ofs)
961 : SU(su), BaseReg(reg), Offset(ofs) {}
962 };
963 static bool LoadInfoLess(const LoadClusterMutation::LoadInfo &LHS,
964 const LoadClusterMutation::LoadInfo &RHS);
965
966 const TargetInstrInfo *TII;
967 const TargetRegisterInfo *TRI;
968public:
969 LoadClusterMutation(const TargetInstrInfo *tii,
970 const TargetRegisterInfo *tri)
971 : TII(tii), TRI(tri) {}
972
973 virtual void apply(ScheduleDAGMI *DAG);
974protected:
975 void clusterNeighboringLoads(ArrayRef<SUnit*> Loads, ScheduleDAGMI *DAG);
976};
977} // anonymous
978
979bool LoadClusterMutation::LoadInfoLess(
980 const LoadClusterMutation::LoadInfo &LHS,
981 const LoadClusterMutation::LoadInfo &RHS) {
982 if (LHS.BaseReg != RHS.BaseReg)
983 return LHS.BaseReg < RHS.BaseReg;
984 return LHS.Offset < RHS.Offset;
985}
986
987void LoadClusterMutation::clusterNeighboringLoads(ArrayRef<SUnit*> Loads,
988 ScheduleDAGMI *DAG) {
989 SmallVector<LoadClusterMutation::LoadInfo,32> LoadRecords;
990 for (unsigned Idx = 0, End = Loads.size(); Idx != End; ++Idx) {
991 SUnit *SU = Loads[Idx];
992 unsigned BaseReg;
993 unsigned Offset;
994 if (TII->getLdStBaseRegImmOfs(SU->getInstr(), BaseReg, Offset, TRI))
995 LoadRecords.push_back(LoadInfo(SU, BaseReg, Offset));
996 }
997 if (LoadRecords.size() < 2)
998 return;
999 std::sort(LoadRecords.begin(), LoadRecords.end(), LoadInfoLess);
1000 unsigned ClusterLength = 1;
1001 for (unsigned Idx = 0, End = LoadRecords.size(); Idx < (End - 1); ++Idx) {
1002 if (LoadRecords[Idx].BaseReg != LoadRecords[Idx+1].BaseReg) {
1003 ClusterLength = 1;
1004 continue;
1005 }
1006
1007 SUnit *SUa = LoadRecords[Idx].SU;
1008 SUnit *SUb = LoadRecords[Idx+1].SU;
Andrew Tricka7d2d562012-11-12 21:28:10 +00001009 if (TII->shouldClusterLoads(SUa->getInstr(), SUb->getInstr(), ClusterLength)
Andrew Trick9b5caaa2012-11-12 19:40:10 +00001010 && DAG->addEdge(SUb, SDep(SUa, SDep::Cluster))) {
1011
1012 DEBUG(dbgs() << "Cluster loads SU(" << SUa->NodeNum << ") - SU("
1013 << SUb->NodeNum << ")\n");
1014 // Copy successor edges from SUa to SUb. Interleaving computation
1015 // dependent on SUa can prevent load combining due to register reuse.
1016 // Predecessor edges do not need to be copied from SUb to SUa since nearby
1017 // loads should have effectively the same inputs.
1018 for (SUnit::const_succ_iterator
1019 SI = SUa->Succs.begin(), SE = SUa->Succs.end(); SI != SE; ++SI) {
1020 if (SI->getSUnit() == SUb)
1021 continue;
1022 DEBUG(dbgs() << " Copy Succ SU(" << SI->getSUnit()->NodeNum << ")\n");
1023 DAG->addEdge(SI->getSUnit(), SDep(SUb, SDep::Artificial));
1024 }
1025 ++ClusterLength;
1026 }
1027 else
1028 ClusterLength = 1;
1029 }
1030}
1031
1032/// \brief Callback from DAG postProcessing to create cluster edges for loads.
1033void LoadClusterMutation::apply(ScheduleDAGMI *DAG) {
1034 // Map DAG NodeNum to store chain ID.
1035 DenseMap<unsigned, unsigned> StoreChainIDs;
1036 // Map each store chain to a set of dependent loads.
1037 SmallVector<SmallVector<SUnit*,4>, 32> StoreChainDependents;
1038 for (unsigned Idx = 0, End = DAG->SUnits.size(); Idx != End; ++Idx) {
1039 SUnit *SU = &DAG->SUnits[Idx];
1040 if (!SU->getInstr()->mayLoad())
1041 continue;
1042 unsigned ChainPredID = DAG->SUnits.size();
1043 for (SUnit::const_pred_iterator
1044 PI = SU->Preds.begin(), PE = SU->Preds.end(); PI != PE; ++PI) {
1045 if (PI->isCtrl()) {
1046 ChainPredID = PI->getSUnit()->NodeNum;
1047 break;
1048 }
1049 }
1050 // Check if this chain-like pred has been seen
1051 // before. ChainPredID==MaxNodeID for loads at the top of the schedule.
1052 unsigned NumChains = StoreChainDependents.size();
1053 std::pair<DenseMap<unsigned, unsigned>::iterator, bool> Result =
1054 StoreChainIDs.insert(std::make_pair(ChainPredID, NumChains));
1055 if (Result.second)
1056 StoreChainDependents.resize(NumChains + 1);
1057 StoreChainDependents[Result.first->second].push_back(SU);
1058 }
1059 // Iterate over the store chains.
1060 for (unsigned Idx = 0, End = StoreChainDependents.size(); Idx != End; ++Idx)
1061 clusterNeighboringLoads(StoreChainDependents[Idx], DAG);
1062}
1063
Andrew Trickc174eaf2012-03-08 01:41:12 +00001064//===----------------------------------------------------------------------===//
Andrew Trick6996fd02012-11-12 19:52:20 +00001065// MacroFusion - DAG post-processing to encourage fusion of macro ops.
1066//===----------------------------------------------------------------------===//
1067
1068namespace {
1069/// \brief Post-process the DAG to create cluster edges between instructions
1070/// that may be fused by the processor into a single operation.
1071class MacroFusion : public ScheduleDAGMutation {
1072 const TargetInstrInfo *TII;
1073public:
1074 MacroFusion(const TargetInstrInfo *tii): TII(tii) {}
1075
1076 virtual void apply(ScheduleDAGMI *DAG);
1077};
1078} // anonymous
1079
1080/// \brief Callback from DAG postProcessing to create cluster edges to encourage
1081/// fused operations.
1082void MacroFusion::apply(ScheduleDAGMI *DAG) {
1083 // For now, assume targets can only fuse with the branch.
1084 MachineInstr *Branch = DAG->ExitSU.getInstr();
1085 if (!Branch)
1086 return;
1087
1088 for (unsigned Idx = DAG->SUnits.size(); Idx > 0;) {
1089 SUnit *SU = &DAG->SUnits[--Idx];
1090 if (!TII->shouldScheduleAdjacent(SU->getInstr(), Branch))
1091 continue;
1092
1093 // Create a single weak edge from SU to ExitSU. The only effect is to cause
1094 // bottom-up scheduling to heavily prioritize the clustered SU. There is no
1095 // need to copy predecessor edges from ExitSU to SU, since top-down
1096 // scheduling cannot prioritize ExitSU anyway. To defer top-down scheduling
1097 // of SU, we could create an artificial edge from the deepest root, but it
1098 // hasn't been needed yet.
1099 bool Success = DAG->addEdge(&DAG->ExitSU, SDep(SU, SDep::Cluster));
1100 (void)Success;
1101 assert(Success && "No DAG nodes should be reachable from ExitSU");
1102
1103 DEBUG(dbgs() << "Macro Fuse SU(" << SU->NodeNum << ")\n");
1104 break;
1105 }
1106}
1107
1108//===----------------------------------------------------------------------===//
Andrew Tricke38afe12013-04-24 15:54:43 +00001109// CopyConstrain - DAG post-processing to encourage copy elimination.
1110//===----------------------------------------------------------------------===//
1111
1112namespace {
1113/// \brief Post-process the DAG to create weak edges from all uses of a copy to
1114/// the one use that defines the copy's source vreg, most likely an induction
1115/// variable increment.
1116class CopyConstrain : public ScheduleDAGMutation {
1117 // Transient state.
1118 SlotIndex RegionBeginIdx;
Andrew Tricka264a202013-04-24 23:19:56 +00001119 // RegionEndIdx is the slot index of the last non-debug instruction in the
1120 // scheduling region. So we may have RegionBeginIdx == RegionEndIdx.
Andrew Tricke38afe12013-04-24 15:54:43 +00001121 SlotIndex RegionEndIdx;
1122public:
1123 CopyConstrain(const TargetInstrInfo *, const TargetRegisterInfo *) {}
1124
1125 virtual void apply(ScheduleDAGMI *DAG);
1126
1127protected:
1128 void constrainLocalCopy(SUnit *CopySU, ScheduleDAGMI *DAG);
1129};
1130} // anonymous
1131
1132/// constrainLocalCopy handles two possibilities:
1133/// 1) Local src:
1134/// I0: = dst
1135/// I1: src = ...
1136/// I2: = dst
1137/// I3: dst = src (copy)
1138/// (create pred->succ edges I0->I1, I2->I1)
1139///
1140/// 2) Local copy:
1141/// I0: dst = src (copy)
1142/// I1: = dst
1143/// I2: src = ...
1144/// I3: = dst
1145/// (create pred->succ edges I1->I2, I3->I2)
1146///
1147/// Although the MachineScheduler is currently constrained to single blocks,
1148/// this algorithm should handle extended blocks. An EBB is a set of
1149/// contiguously numbered blocks such that the previous block in the EBB is
1150/// always the single predecessor.
1151void CopyConstrain::constrainLocalCopy(SUnit *CopySU, ScheduleDAGMI *DAG) {
1152 LiveIntervals *LIS = DAG->getLIS();
1153 MachineInstr *Copy = CopySU->getInstr();
1154
1155 // Check for pure vreg copies.
1156 unsigned SrcReg = Copy->getOperand(1).getReg();
1157 if (!TargetRegisterInfo::isVirtualRegister(SrcReg))
1158 return;
1159
1160 unsigned DstReg = Copy->getOperand(0).getReg();
1161 if (!TargetRegisterInfo::isVirtualRegister(DstReg))
1162 return;
1163
1164 // Check if either the dest or source is local. If it's live across a back
1165 // edge, it's not local. Note that if both vregs are live across the back
1166 // edge, we cannot successfully contrain the copy without cyclic scheduling.
1167 unsigned LocalReg = DstReg;
1168 unsigned GlobalReg = SrcReg;
1169 LiveInterval *LocalLI = &LIS->getInterval(LocalReg);
1170 if (!LocalLI->isLocal(RegionBeginIdx, RegionEndIdx)) {
1171 LocalReg = SrcReg;
1172 GlobalReg = DstReg;
1173 LocalLI = &LIS->getInterval(LocalReg);
1174 if (!LocalLI->isLocal(RegionBeginIdx, RegionEndIdx))
1175 return;
1176 }
1177 LiveInterval *GlobalLI = &LIS->getInterval(GlobalReg);
1178
1179 // Find the global segment after the start of the local LI.
1180 LiveInterval::iterator GlobalSegment = GlobalLI->find(LocalLI->beginIndex());
1181 // If GlobalLI does not overlap LocalLI->start, then a copy directly feeds a
1182 // local live range. We could create edges from other global uses to the local
1183 // start, but the coalescer should have already eliminated these cases, so
1184 // don't bother dealing with it.
1185 if (GlobalSegment == GlobalLI->end())
1186 return;
1187
1188 // If GlobalSegment is killed at the LocalLI->start, the call to find()
1189 // returned the next global segment. But if GlobalSegment overlaps with
1190 // LocalLI->start, then advance to the next segement. If a hole in GlobalLI
1191 // exists in LocalLI's vicinity, GlobalSegment will be the end of the hole.
1192 if (GlobalSegment->contains(LocalLI->beginIndex()))
1193 ++GlobalSegment;
1194
1195 if (GlobalSegment == GlobalLI->end())
1196 return;
1197
1198 // Check if GlobalLI contains a hole in the vicinity of LocalLI.
1199 if (GlobalSegment != GlobalLI->begin()) {
1200 // Two address defs have no hole.
1201 if (SlotIndex::isSameInstr(llvm::prior(GlobalSegment)->end,
1202 GlobalSegment->start)) {
1203 return;
1204 }
Andrew Trick1e46fcd2013-07-30 19:59:08 +00001205 // If the prior global segment may be defined by the same two-address
1206 // instruction that also defines LocalLI, then can't make a hole here.
1207 if (SlotIndex::isSameInstr(llvm::prior(GlobalSegment)->start,
1208 LocalLI->beginIndex())) {
1209 return;
1210 }
Andrew Tricke38afe12013-04-24 15:54:43 +00001211 // If GlobalLI has a prior segment, it must be live into the EBB. Otherwise
1212 // it would be a disconnected component in the live range.
1213 assert(llvm::prior(GlobalSegment)->start < LocalLI->beginIndex() &&
1214 "Disconnected LRG within the scheduling region.");
1215 }
1216 MachineInstr *GlobalDef = LIS->getInstructionFromIndex(GlobalSegment->start);
1217 if (!GlobalDef)
1218 return;
1219
1220 SUnit *GlobalSU = DAG->getSUnit(GlobalDef);
1221 if (!GlobalSU)
1222 return;
1223
1224 // GlobalDef is the bottom of the GlobalLI hole. Open the hole by
1225 // constraining the uses of the last local def to precede GlobalDef.
1226 SmallVector<SUnit*,8> LocalUses;
1227 const VNInfo *LastLocalVN = LocalLI->getVNInfoBefore(LocalLI->endIndex());
1228 MachineInstr *LastLocalDef = LIS->getInstructionFromIndex(LastLocalVN->def);
1229 SUnit *LastLocalSU = DAG->getSUnit(LastLocalDef);
1230 for (SUnit::const_succ_iterator
1231 I = LastLocalSU->Succs.begin(), E = LastLocalSU->Succs.end();
1232 I != E; ++I) {
1233 if (I->getKind() != SDep::Data || I->getReg() != LocalReg)
1234 continue;
1235 if (I->getSUnit() == GlobalSU)
1236 continue;
1237 if (!DAG->canAddEdge(GlobalSU, I->getSUnit()))
1238 return;
1239 LocalUses.push_back(I->getSUnit());
1240 }
1241 // Open the top of the GlobalLI hole by constraining any earlier global uses
1242 // to precede the start of LocalLI.
1243 SmallVector<SUnit*,8> GlobalUses;
1244 MachineInstr *FirstLocalDef =
1245 LIS->getInstructionFromIndex(LocalLI->beginIndex());
1246 SUnit *FirstLocalSU = DAG->getSUnit(FirstLocalDef);
1247 for (SUnit::const_pred_iterator
1248 I = GlobalSU->Preds.begin(), E = GlobalSU->Preds.end(); I != E; ++I) {
1249 if (I->getKind() != SDep::Anti || I->getReg() != GlobalReg)
1250 continue;
1251 if (I->getSUnit() == FirstLocalSU)
1252 continue;
1253 if (!DAG->canAddEdge(FirstLocalSU, I->getSUnit()))
1254 return;
1255 GlobalUses.push_back(I->getSUnit());
1256 }
1257 DEBUG(dbgs() << "Constraining copy SU(" << CopySU->NodeNum << ")\n");
1258 // Add the weak edges.
1259 for (SmallVectorImpl<SUnit*>::const_iterator
1260 I = LocalUses.begin(), E = LocalUses.end(); I != E; ++I) {
1261 DEBUG(dbgs() << " Local use SU(" << (*I)->NodeNum << ") -> SU("
1262 << GlobalSU->NodeNum << ")\n");
1263 DAG->addEdge(GlobalSU, SDep(*I, SDep::Weak));
1264 }
1265 for (SmallVectorImpl<SUnit*>::const_iterator
1266 I = GlobalUses.begin(), E = GlobalUses.end(); I != E; ++I) {
1267 DEBUG(dbgs() << " Global use SU(" << (*I)->NodeNum << ") -> SU("
1268 << FirstLocalSU->NodeNum << ")\n");
1269 DAG->addEdge(FirstLocalSU, SDep(*I, SDep::Weak));
1270 }
1271}
1272
1273/// \brief Callback from DAG postProcessing to create weak edges to encourage
1274/// copy elimination.
1275void CopyConstrain::apply(ScheduleDAGMI *DAG) {
Andrew Tricka264a202013-04-24 23:19:56 +00001276 MachineBasicBlock::iterator FirstPos = nextIfDebug(DAG->begin(), DAG->end());
1277 if (FirstPos == DAG->end())
1278 return;
1279 RegionBeginIdx = DAG->getLIS()->getInstructionIndex(&*FirstPos);
Andrew Tricke38afe12013-04-24 15:54:43 +00001280 RegionEndIdx = DAG->getLIS()->getInstructionIndex(
1281 &*priorNonDebug(DAG->end(), DAG->begin()));
1282
1283 for (unsigned Idx = 0, End = DAG->SUnits.size(); Idx != End; ++Idx) {
1284 SUnit *SU = &DAG->SUnits[Idx];
1285 if (!SU->getInstr()->isCopy())
1286 continue;
1287
1288 constrainLocalCopy(SU, DAG);
1289 }
1290}
1291
1292//===----------------------------------------------------------------------===//
Andrew Trickfa989e72013-06-15 05:39:19 +00001293// ConvergingScheduler - Implementation of the generic MachineSchedStrategy.
Andrew Trick42b7a712012-01-17 06:55:03 +00001294//===----------------------------------------------------------------------===//
1295
1296namespace {
Andrew Trick17d35e52012-03-14 04:00:41 +00001297/// ConvergingScheduler shrinks the unscheduled zone using heuristics to balance
1298/// the schedule.
1299class ConvergingScheduler : public MachineSchedStrategy {
Andrew Trick3b87f622012-11-07 07:05:09 +00001300public:
1301 /// Represent the type of SchedCandidate found within a single queue.
1302 /// pickNodeBidirectional depends on these listed by decreasing priority.
1303 enum CandReason {
Andrew Tricka626f502013-06-17 21:45:13 +00001304 NoCand, PhysRegCopy, RegExcess, RegCritical, Cluster, Weak, RegMax,
Andrew Trick9b5caaa2012-11-12 19:40:10 +00001305 ResourceReduce, ResourceDemand, BotHeightReduce, BotPathReduce,
Andrew Tricka626f502013-06-17 21:45:13 +00001306 TopDepthReduce, TopPathReduce, NextDefUse, NodeOrder};
Andrew Trick3b87f622012-11-07 07:05:09 +00001307
1308#ifndef NDEBUG
1309 static const char *getReasonStr(ConvergingScheduler::CandReason Reason);
1310#endif
1311
1312 /// Policy for scheduling the next instruction in the candidate's zone.
1313 struct CandPolicy {
1314 bool ReduceLatency;
1315 unsigned ReduceResIdx;
1316 unsigned DemandResIdx;
1317
1318 CandPolicy(): ReduceLatency(false), ReduceResIdx(0), DemandResIdx(0) {}
1319 };
1320
1321 /// Status of an instruction's critical resource consumption.
1322 struct SchedResourceDelta {
1323 // Count critical resources in the scheduled region required by SU.
1324 unsigned CritResources;
1325
1326 // Count critical resources from another region consumed by SU.
1327 unsigned DemandedResources;
1328
1329 SchedResourceDelta(): CritResources(0), DemandedResources(0) {}
1330
1331 bool operator==(const SchedResourceDelta &RHS) const {
1332 return CritResources == RHS.CritResources
1333 && DemandedResources == RHS.DemandedResources;
1334 }
1335 bool operator!=(const SchedResourceDelta &RHS) const {
1336 return !operator==(RHS);
1337 }
1338 };
Andrew Trick7196a8f2012-05-10 21:06:16 +00001339
1340 /// Store the state used by ConvergingScheduler heuristics, required for the
1341 /// lifetime of one invocation of pickNode().
1342 struct SchedCandidate {
Andrew Trick3b87f622012-11-07 07:05:09 +00001343 CandPolicy Policy;
1344
Andrew Trick7196a8f2012-05-10 21:06:16 +00001345 // The best SUnit candidate.
1346 SUnit *SU;
1347
Andrew Trick3b87f622012-11-07 07:05:09 +00001348 // The reason for this candidate.
1349 CandReason Reason;
1350
Andrew Tricke52d5022013-06-17 21:45:05 +00001351 // Set of reasons that apply to multiple candidates.
1352 uint32_t RepeatReasonSet;
1353
Andrew Trick7196a8f2012-05-10 21:06:16 +00001354 // Register pressure values for the best candidate.
1355 RegPressureDelta RPDelta;
1356
Andrew Trick3b87f622012-11-07 07:05:09 +00001357 // Critical resource consumption of the best candidate.
1358 SchedResourceDelta ResDelta;
1359
1360 SchedCandidate(const CandPolicy &policy)
Andrew Tricke52d5022013-06-17 21:45:05 +00001361 : Policy(policy), SU(NULL), Reason(NoCand), RepeatReasonSet(0) {}
Andrew Trick3b87f622012-11-07 07:05:09 +00001362
1363 bool isValid() const { return SU; }
1364
1365 // Copy the status of another candidate without changing policy.
1366 void setBest(SchedCandidate &Best) {
1367 assert(Best.Reason != NoCand && "uninitialized Sched candidate");
1368 SU = Best.SU;
1369 Reason = Best.Reason;
1370 RPDelta = Best.RPDelta;
1371 ResDelta = Best.ResDelta;
1372 }
1373
Andrew Tricke52d5022013-06-17 21:45:05 +00001374 bool isRepeat(CandReason R) { return RepeatReasonSet & (1 << R); }
1375 void setRepeat(CandReason R) { RepeatReasonSet |= (1 << R); }
1376
Andrew Trick3b87f622012-11-07 07:05:09 +00001377 void initResourceDelta(const ScheduleDAGMI *DAG,
1378 const TargetSchedModel *SchedModel);
Andrew Trick7196a8f2012-05-10 21:06:16 +00001379 };
Andrew Trick3b87f622012-11-07 07:05:09 +00001380
1381 /// Summarize the unscheduled region.
1382 struct SchedRemainder {
1383 // Critical path through the DAG in expected latency.
1384 unsigned CriticalPath;
Andrew Trickea574332013-08-23 17:48:43 +00001385 unsigned CyclicCritPath;
Andrew Trick3b87f622012-11-07 07:05:09 +00001386
Andrew Trickfa989e72013-06-15 05:39:19 +00001387 // Scaled count of micro-ops left to schedule.
1388 unsigned RemIssueCount;
1389
Andrew Trickea574332013-08-23 17:48:43 +00001390 bool IsAcyclicLatencyLimited;
1391
Andrew Trick3b87f622012-11-07 07:05:09 +00001392 // Unscheduled resources
1393 SmallVector<unsigned, 16> RemainingCounts;
Andrew Trick3b87f622012-11-07 07:05:09 +00001394
Andrew Trick3b87f622012-11-07 07:05:09 +00001395 void reset() {
1396 CriticalPath = 0;
Andrew Trickea574332013-08-23 17:48:43 +00001397 CyclicCritPath = 0;
Andrew Trickfa989e72013-06-15 05:39:19 +00001398 RemIssueCount = 0;
Andrew Trickea574332013-08-23 17:48:43 +00001399 IsAcyclicLatencyLimited = false;
Andrew Trick3b87f622012-11-07 07:05:09 +00001400 RemainingCounts.clear();
Andrew Trick3b87f622012-11-07 07:05:09 +00001401 }
1402
1403 SchedRemainder() { reset(); }
1404
1405 void init(ScheduleDAGMI *DAG, const TargetSchedModel *SchedModel);
1406 };
Andrew Trick7196a8f2012-05-10 21:06:16 +00001407
Andrew Trickf3234242012-05-24 22:11:12 +00001408 /// Each Scheduling boundary is associated with ready queues. It tracks the
Andrew Trick3b87f622012-11-07 07:05:09 +00001409 /// current cycle in the direction of movement, and maintains the state
Andrew Trickf3234242012-05-24 22:11:12 +00001410 /// of "hazards" and other interlocks at the current cycle.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001411 struct SchedBoundary {
Andrew Trick7f8c74c2012-06-29 03:23:22 +00001412 ScheduleDAGMI *DAG;
Andrew Trick412cd2f2012-10-10 05:43:09 +00001413 const TargetSchedModel *SchedModel;
Andrew Trick3b87f622012-11-07 07:05:09 +00001414 SchedRemainder *Rem;
Andrew Trick7f8c74c2012-06-29 03:23:22 +00001415
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001416 ReadyQueue Available;
1417 ReadyQueue Pending;
1418 bool CheckPending;
1419
Andrew Trick3b87f622012-11-07 07:05:09 +00001420 // For heuristics, keep a list of the nodes that immediately depend on the
1421 // most recently scheduled node.
1422 SmallPtrSet<const SUnit*, 8> NextSUs;
1423
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001424 ScheduleHazardRecognizer *HazardRec;
1425
Andrew Trickfa989e72013-06-15 05:39:19 +00001426 /// Number of cycles it takes to issue the instructions scheduled in this
1427 /// zone. It is defined as: scheduled-micro-ops / issue-width + stalls.
1428 /// See getStalls().
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001429 unsigned CurrCycle;
Andrew Trickfa989e72013-06-15 05:39:19 +00001430
1431 /// Micro-ops issued in the current cycle
Andrew Trickbacb2492013-06-15 04:49:49 +00001432 unsigned CurrMOps;
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001433
1434 /// MinReadyCycle - Cycle of the soonest available instruction.
1435 unsigned MinReadyCycle;
1436
Andrew Trick3b87f622012-11-07 07:05:09 +00001437 // The expected latency of the critical path in this scheduled zone.
1438 unsigned ExpectedLatency;
1439
Andrew Trick2c465a32013-06-15 04:49:44 +00001440 // The latency of dependence chains leading into this zone.
Andrew Trickcc47c122013-08-07 17:20:32 +00001441 // For each node scheduled bottom-up: DLat = max DLat, N.Depth.
Andrew Trick2c465a32013-06-15 04:49:44 +00001442 // For each cycle scheduled: DLat -= 1.
1443 unsigned DependentLatency;
1444
Andrew Trickfa989e72013-06-15 05:39:19 +00001445 /// Count the scheduled (issued) micro-ops that can be retired by
1446 /// time=CurrCycle assuming the first scheduled instr is retired at time=0.
1447 unsigned RetiredMOps;
1448
1449 // Count scheduled resources that have been executed. Resources are
1450 // considered executed if they become ready in the time that it takes to
1451 // saturate any resource including the one in question. Counts are scaled
Andrew Trick4e389802013-07-19 00:20:07 +00001452 // for direct comparison with other resources. Counts can be compared with
Andrew Trickfa989e72013-06-15 05:39:19 +00001453 // MOps * getMicroOpFactor and Latency * getLatencyFactor.
1454 SmallVector<unsigned, 16> ExecutedResCounts;
1455
1456 /// Cache the max count for a single resource.
1457 unsigned MaxExecutedResCount;
Andrew Trick3b87f622012-11-07 07:05:09 +00001458
1459 // Cache the critical resources ID in this scheduled zone.
Andrew Trickfa989e72013-06-15 05:39:19 +00001460 unsigned ZoneCritResIdx;
Andrew Trick3b87f622012-11-07 07:05:09 +00001461
1462 // Is the scheduled region resource limited vs. latency limited.
1463 bool IsResourceLimited;
1464
Andrew Trick3b87f622012-11-07 07:05:09 +00001465#ifndef NDEBUG
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001466 // Remember the greatest operand latency as an upper bound on the number of
1467 // times we should retry the pending queue because of a hazard.
1468 unsigned MaxObservedLatency;
Andrew Trick3b87f622012-11-07 07:05:09 +00001469#endif
1470
1471 void reset() {
Andrew Trickecb8c2b2013-02-13 19:22:27 +00001472 // A new HazardRec is created for each DAG and owned by SchedBoundary.
Andrew Trick00b5fa42013-09-04 21:00:05 +00001473 // Detroying and reconstructing it is very expensive though. So keep
1474 // invalid, placeholder HazardRecs.
1475 if (HazardRec && HazardRec->isEnabled()) {
1476 delete HazardRec;
1477 HazardRec = 0;
1478 }
Andrew Trick3b87f622012-11-07 07:05:09 +00001479 Available.clear();
1480 Pending.clear();
1481 CheckPending = false;
1482 NextSUs.clear();
Andrew Trick3b87f622012-11-07 07:05:09 +00001483 CurrCycle = 0;
Andrew Trickbacb2492013-06-15 04:49:49 +00001484 CurrMOps = 0;
Andrew Trick3b87f622012-11-07 07:05:09 +00001485 MinReadyCycle = UINT_MAX;
1486 ExpectedLatency = 0;
Andrew Trick2c465a32013-06-15 04:49:44 +00001487 DependentLatency = 0;
Andrew Trickfa989e72013-06-15 05:39:19 +00001488 RetiredMOps = 0;
1489 MaxExecutedResCount = 0;
1490 ZoneCritResIdx = 0;
Andrew Trick3b87f622012-11-07 07:05:09 +00001491 IsResourceLimited = false;
Andrew Trick3b87f622012-11-07 07:05:09 +00001492#ifndef NDEBUG
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001493 MaxObservedLatency = 0;
Andrew Trick3b87f622012-11-07 07:05:09 +00001494#endif
1495 // Reserve a zero-count for invalid CritResIdx.
Andrew Trickfa989e72013-06-15 05:39:19 +00001496 ExecutedResCounts.resize(1);
1497 assert(!ExecutedResCounts[0] && "nonzero count for bad resource");
Andrew Trick3b87f622012-11-07 07:05:09 +00001498 }
Andrew Trickb7e02892012-06-05 21:11:27 +00001499
Andrew Trickf3234242012-05-24 22:11:12 +00001500 /// Pending queues extend the ready queues with the same ID and the
1501 /// PendingFlag set.
1502 SchedBoundary(unsigned ID, const Twine &Name):
Andrew Trick3b87f622012-11-07 07:05:09 +00001503 DAG(0), SchedModel(0), Rem(0), Available(ID, Name+".A"),
Andrew Trickecb8c2b2013-02-13 19:22:27 +00001504 Pending(ID << ConvergingScheduler::LogMaxQID, Name+".P"),
1505 HazardRec(0) {
Andrew Trick3b87f622012-11-07 07:05:09 +00001506 reset();
1507 }
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001508
1509 ~SchedBoundary() { delete HazardRec; }
1510
Andrew Trick3b87f622012-11-07 07:05:09 +00001511 void init(ScheduleDAGMI *dag, const TargetSchedModel *smodel,
1512 SchedRemainder *rem);
Andrew Trick412cd2f2012-10-10 05:43:09 +00001513
Andrew Trickf3234242012-05-24 22:11:12 +00001514 bool isTop() const {
1515 return Available.getID() == ConvergingScheduler::TopQID;
1516 }
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001517
Andrew Trickaaaae512013-06-15 05:46:47 +00001518#ifndef NDEBUG
Andrew Trickfa989e72013-06-15 05:39:19 +00001519 const char *getResourceName(unsigned PIdx) {
1520 if (!PIdx)
1521 return "MOps";
1522 return SchedModel->getProcResource(PIdx)->Name;
Andrew Trick3b87f622012-11-07 07:05:09 +00001523 }
Andrew Trickaaaae512013-06-15 05:46:47 +00001524#endif
Andrew Trick3b87f622012-11-07 07:05:09 +00001525
Andrew Trickfa989e72013-06-15 05:39:19 +00001526 /// Get the number of latency cycles "covered" by the scheduled
1527 /// instructions. This is the larger of the critical path within the zone
1528 /// and the number of cycles required to issue the instructions.
1529 unsigned getScheduledLatency() const {
1530 return std::max(ExpectedLatency, CurrCycle);
1531 }
1532
1533 unsigned getUnscheduledLatency(SUnit *SU) const {
1534 return isTop() ? SU->getHeight() : SU->getDepth();
1535 }
1536
1537 unsigned getResourceCount(unsigned ResIdx) const {
1538 return ExecutedResCounts[ResIdx];
1539 }
1540
1541 /// Get the scaled count of scheduled micro-ops and resources, including
1542 /// executed resources.
Andrew Trick3b87f622012-11-07 07:05:09 +00001543 unsigned getCriticalCount() const {
Andrew Trickfa989e72013-06-15 05:39:19 +00001544 if (!ZoneCritResIdx)
1545 return RetiredMOps * SchedModel->getMicroOpFactor();
1546 return getResourceCount(ZoneCritResIdx);
1547 }
1548
1549 /// Get a scaled count for the minimum execution time of the scheduled
1550 /// micro-ops that are ready to execute by getExecutedCount. Notice the
1551 /// feedback loop.
1552 unsigned getExecutedCount() const {
1553 return std::max(CurrCycle * SchedModel->getLatencyFactor(),
1554 MaxExecutedResCount);
Andrew Trick3b87f622012-11-07 07:05:09 +00001555 }
1556
Andrew Trick5559ffa2012-06-29 03:23:24 +00001557 bool checkHazard(SUnit *SU);
1558
Andrew Trickfa989e72013-06-15 05:39:19 +00001559 unsigned findMaxLatency(ArrayRef<SUnit*> ReadySUs);
1560
1561 unsigned getOtherResourceCount(unsigned &OtherCritIdx);
1562
1563 void setPolicy(CandPolicy &Policy, SchedBoundary &OtherZone);
Andrew Trick3b87f622012-11-07 07:05:09 +00001564
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001565 void releaseNode(SUnit *SU, unsigned ReadyCycle);
1566
Andrew Trickfa989e72013-06-15 05:39:19 +00001567 void bumpCycle(unsigned NextCycle);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001568
Andrew Trickfa989e72013-06-15 05:39:19 +00001569 void incExecutedResources(unsigned PIdx, unsigned Count);
1570
1571 unsigned countResource(unsigned PIdx, unsigned Cycles, unsigned ReadyCycle);
Andrew Trick3b87f622012-11-07 07:05:09 +00001572
Andrew Trick7f8c74c2012-06-29 03:23:22 +00001573 void bumpNode(SUnit *SU);
Andrew Trickb7e02892012-06-05 21:11:27 +00001574
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001575 void releasePending();
1576
1577 void removeReady(SUnit *SU);
1578
1579 SUnit *pickOnlyChoice();
Andrew Trickfa989e72013-06-15 05:39:19 +00001580
Andrew Trickaaaae512013-06-15 05:46:47 +00001581#ifndef NDEBUG
Andrew Trickfa989e72013-06-15 05:39:19 +00001582 void dumpScheduledState();
Andrew Trickaaaae512013-06-15 05:46:47 +00001583#endif
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001584 };
1585
Andrew Trick3b87f622012-11-07 07:05:09 +00001586private:
Andrew Trick16bb45c2013-09-04 21:00:11 +00001587 const MachineSchedContext *Context;
Andrew Trick17d35e52012-03-14 04:00:41 +00001588 ScheduleDAGMI *DAG;
Andrew Trick412cd2f2012-10-10 05:43:09 +00001589 const TargetSchedModel *SchedModel;
Andrew Trick7196a8f2012-05-10 21:06:16 +00001590 const TargetRegisterInfo *TRI;
Andrew Trick42b7a712012-01-17 06:55:03 +00001591
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001592 // State of the top and bottom scheduled instruction boundaries.
Andrew Trick3b87f622012-11-07 07:05:09 +00001593 SchedRemainder Rem;
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001594 SchedBoundary Top;
1595 SchedBoundary Bot;
Andrew Trick17d35e52012-03-14 04:00:41 +00001596
1597public:
Andrew Trickf3234242012-05-24 22:11:12 +00001598 /// SUnit::NodeQueueId: 0 (none), 1 (top), 2 (bot), 3 (both)
Andrew Trick7196a8f2012-05-10 21:06:16 +00001599 enum {
1600 TopQID = 1,
Andrew Trickf3234242012-05-24 22:11:12 +00001601 BotQID = 2,
1602 LogMaxQID = 2
Andrew Trick7196a8f2012-05-10 21:06:16 +00001603 };
1604
Andrew Trick16bb45c2013-09-04 21:00:11 +00001605 ConvergingScheduler(const MachineSchedContext *C):
1606 Context(C), DAG(0), SchedModel(0), TRI(0),
1607 Top(TopQID, "TopQ"), Bot(BotQID, "BotQ") {}
1608
1609 virtual bool shouldTrackPressure(unsigned NumRegionInstrs);
Andrew Trickd38f87e2012-05-10 21:06:12 +00001610
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001611 virtual void initialize(ScheduleDAGMI *dag);
Andrew Trick17d35e52012-03-14 04:00:41 +00001612
Andrew Trick7196a8f2012-05-10 21:06:16 +00001613 virtual SUnit *pickNode(bool &IsTopNode);
Andrew Trick17d35e52012-03-14 04:00:41 +00001614
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001615 virtual void schedNode(SUnit *SU, bool IsTopNode);
1616
1617 virtual void releaseTopNode(SUnit *SU);
1618
1619 virtual void releaseBottomNode(SUnit *SU);
1620
Andrew Trick3b87f622012-11-07 07:05:09 +00001621 virtual void registerRoots();
Andrew Trick73a0d8e2012-05-17 18:35:10 +00001622
Andrew Trick3b87f622012-11-07 07:05:09 +00001623protected:
Andrew Trickea574332013-08-23 17:48:43 +00001624 void checkAcyclicLatency();
1625
Andrew Trick3b87f622012-11-07 07:05:09 +00001626 void tryCandidate(SchedCandidate &Cand,
1627 SchedCandidate &TryCand,
1628 SchedBoundary &Zone,
1629 const RegPressureTracker &RPTracker,
1630 RegPressureTracker &TempTracker);
1631
1632 SUnit *pickNodeBidirectional(bool &IsTopNode);
1633
1634 void pickNodeFromQueue(SchedBoundary &Zone,
1635 const RegPressureTracker &RPTracker,
1636 SchedCandidate &Candidate);
1637
Andrew Trick4392f0f2013-04-13 06:07:40 +00001638 void reschedulePhysRegCopies(SUnit *SU, bool isTop);
1639
Andrew Trick28ebc892012-05-10 21:06:19 +00001640#ifndef NDEBUG
Andrew Trick11189f72013-04-05 00:31:29 +00001641 void traceCandidate(const SchedCandidate &Cand);
Andrew Trick28ebc892012-05-10 21:06:19 +00001642#endif
Andrew Trick42b7a712012-01-17 06:55:03 +00001643};
1644} // namespace
1645
Andrew Trick3b87f622012-11-07 07:05:09 +00001646void ConvergingScheduler::SchedRemainder::
1647init(ScheduleDAGMI *DAG, const TargetSchedModel *SchedModel) {
1648 reset();
1649 if (!SchedModel->hasInstrSchedModel())
1650 return;
1651 RemainingCounts.resize(SchedModel->getNumProcResourceKinds());
1652 for (std::vector<SUnit>::iterator
1653 I = DAG->SUnits.begin(), E = DAG->SUnits.end(); I != E; ++I) {
1654 const MCSchedClassDesc *SC = DAG->getSchedClass(&*I);
Andrew Trickfa989e72013-06-15 05:39:19 +00001655 RemIssueCount += SchedModel->getNumMicroOps(I->getInstr(), SC)
1656 * SchedModel->getMicroOpFactor();
Andrew Trick3b87f622012-11-07 07:05:09 +00001657 for (TargetSchedModel::ProcResIter
1658 PI = SchedModel->getWriteProcResBegin(SC),
1659 PE = SchedModel->getWriteProcResEnd(SC); PI != PE; ++PI) {
1660 unsigned PIdx = PI->ProcResourceIdx;
1661 unsigned Factor = SchedModel->getResourceFactor(PIdx);
1662 RemainingCounts[PIdx] += (Factor * PI->Cycles);
1663 }
1664 }
1665}
1666
1667void ConvergingScheduler::SchedBoundary::
1668init(ScheduleDAGMI *dag, const TargetSchedModel *smodel, SchedRemainder *rem) {
1669 reset();
1670 DAG = dag;
1671 SchedModel = smodel;
1672 Rem = rem;
1673 if (SchedModel->hasInstrSchedModel())
Andrew Trickfa989e72013-06-15 05:39:19 +00001674 ExecutedResCounts.resize(SchedModel->getNumProcResourceKinds());
Andrew Trick3b87f622012-11-07 07:05:09 +00001675}
1676
Andrew Trick16bb45c2013-09-04 21:00:11 +00001677/// Avoid setting up the register pressure tracker for small regions to save
1678/// compile time. As a rough heuristic, only track pressure when the number
1679/// of schedulable instructions exceeds half the integer register file.
1680bool ConvergingScheduler::shouldTrackPressure(unsigned NumRegionInstrs) {
1681 unsigned NIntRegs = Context->RegClassInfo->getNumAllocatableRegs(
1682 Context->MF->getTarget().getTargetLowering()->getRegClassFor(MVT::i32));
1683
1684 return NumRegionInstrs > (NIntRegs / 2);
1685}
1686
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001687void ConvergingScheduler::initialize(ScheduleDAGMI *dag) {
1688 DAG = dag;
Andrew Trick412cd2f2012-10-10 05:43:09 +00001689 SchedModel = DAG->getSchedModel();
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001690 TRI = DAG->TRI;
Andrew Trickecb8c2b2013-02-13 19:22:27 +00001691
Andrew Trick3b87f622012-11-07 07:05:09 +00001692 Rem.init(DAG, SchedModel);
1693 Top.init(DAG, SchedModel, &Rem);
1694 Bot.init(DAG, SchedModel, &Rem);
1695
1696 // Initialize resource counts.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001697
Andrew Trick412cd2f2012-10-10 05:43:09 +00001698 // Initialize the HazardRecognizers. If itineraries don't exist, are empty, or
1699 // are disabled, then these HazardRecs will be disabled.
1700 const InstrItineraryData *Itin = SchedModel->getInstrItineraries();
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001701 const TargetMachine &TM = DAG->MF.getTarget();
Andrew Trick00b5fa42013-09-04 21:00:05 +00001702 if (!Top.HazardRec) {
1703 Top.HazardRec =
1704 TM.getInstrInfo()->CreateTargetMIHazardRecognizer(Itin, DAG);
1705 }
1706 if (!Bot.HazardRec) {
1707 Bot.HazardRec =
1708 TM.getInstrInfo()->CreateTargetMIHazardRecognizer(Itin, DAG);
1709 }
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001710 assert((!ForceTopDown || !ForceBottomUp) &&
1711 "-misched-topdown incompatible with -misched-bottomup");
1712}
1713
1714void ConvergingScheduler::releaseTopNode(SUnit *SU) {
Andrew Trickb7e02892012-06-05 21:11:27 +00001715 if (SU->isScheduled)
1716 return;
1717
Andrew Trickd4539602012-12-18 20:52:52 +00001718 for (SUnit::pred_iterator I = SU->Preds.begin(), E = SU->Preds.end();
Andrew Trickb7e02892012-06-05 21:11:27 +00001719 I != E; ++I) {
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001720 if (I->isWeak())
1721 continue;
Andrew Trickb7e02892012-06-05 21:11:27 +00001722 unsigned PredReadyCycle = I->getSUnit()->TopReadyCycle;
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001723 unsigned Latency = I->getLatency();
Andrew Trickb7e02892012-06-05 21:11:27 +00001724#ifndef NDEBUG
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001725 Top.MaxObservedLatency = std::max(Latency, Top.MaxObservedLatency);
Andrew Trickb7e02892012-06-05 21:11:27 +00001726#endif
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001727 if (SU->TopReadyCycle < PredReadyCycle + Latency)
1728 SU->TopReadyCycle = PredReadyCycle + Latency;
Andrew Trickb7e02892012-06-05 21:11:27 +00001729 }
1730 Top.releaseNode(SU, SU->TopReadyCycle);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001731}
1732
1733void ConvergingScheduler::releaseBottomNode(SUnit *SU) {
Andrew Trickb7e02892012-06-05 21:11:27 +00001734 if (SU->isScheduled)
1735 return;
1736
1737 assert(SU->getInstr() && "Scheduled SUnit must have instr");
1738
1739 for (SUnit::succ_iterator I = SU->Succs.begin(), E = SU->Succs.end();
1740 I != E; ++I) {
Andrew Trick9b5caaa2012-11-12 19:40:10 +00001741 if (I->isWeak())
1742 continue;
Andrew Trickb7e02892012-06-05 21:11:27 +00001743 unsigned SuccReadyCycle = I->getSUnit()->BotReadyCycle;
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001744 unsigned Latency = I->getLatency();
Andrew Trickb7e02892012-06-05 21:11:27 +00001745#ifndef NDEBUG
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001746 Bot.MaxObservedLatency = std::max(Latency, Bot.MaxObservedLatency);
Andrew Trickb7e02892012-06-05 21:11:27 +00001747#endif
Andrew Trickb86a0cd2013-06-15 04:49:57 +00001748 if (SU->BotReadyCycle < SuccReadyCycle + Latency)
1749 SU->BotReadyCycle = SuccReadyCycle + Latency;
Andrew Trickb7e02892012-06-05 21:11:27 +00001750 }
1751 Bot.releaseNode(SU, SU->BotReadyCycle);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001752}
1753
Andrew Trick851bb2c2013-08-29 18:04:49 +00001754/// Set IsAcyclicLatencyLimited if the acyclic path is longer than the cyclic
1755/// critical path by more cycles than it takes to drain the instruction buffer.
1756/// We estimate an upper bounds on in-flight instructions as:
1757///
1758/// CyclesPerIteration = max( CyclicPath, Loop-Resource-Height )
1759/// InFlightIterations = AcyclicPath / CyclesPerIteration
1760/// InFlightResources = InFlightIterations * LoopResources
1761///
1762/// TODO: Check execution resources in addition to IssueCount.
Andrew Trickea574332013-08-23 17:48:43 +00001763void ConvergingScheduler::checkAcyclicLatency() {
1764 if (Rem.CyclicCritPath == 0 || Rem.CyclicCritPath >= Rem.CriticalPath)
1765 return;
1766
Andrew Trick851bb2c2013-08-29 18:04:49 +00001767 // Scaled number of cycles per loop iteration.
1768 unsigned IterCount =
1769 std::max(Rem.CyclicCritPath * SchedModel->getLatencyFactor(),
1770 Rem.RemIssueCount);
1771 // Scaled acyclic critical path.
1772 unsigned AcyclicCount = Rem.CriticalPath * SchedModel->getLatencyFactor();
1773 // InFlightCount = (AcyclicPath / IterCycles) * InstrPerLoop
1774 unsigned InFlightCount =
1775 (AcyclicCount * Rem.RemIssueCount + IterCount-1) / IterCount;
Andrew Trickea574332013-08-23 17:48:43 +00001776 unsigned BufferLimit =
1777 SchedModel->getMicroOpBufferSize() * SchedModel->getMicroOpFactor();
Andrew Trickea574332013-08-23 17:48:43 +00001778
Andrew Trick851bb2c2013-08-29 18:04:49 +00001779 Rem.IsAcyclicLatencyLimited = InFlightCount > BufferLimit;
1780
1781 DEBUG(dbgs() << "IssueCycles="
1782 << Rem.RemIssueCount / SchedModel->getLatencyFactor() << "c "
1783 << "IterCycles=" << IterCount / SchedModel->getLatencyFactor()
1784 << "c NumIters=" << (AcyclicCount + IterCount-1) / IterCount
1785 << " InFlight=" << InFlightCount / SchedModel->getMicroOpFactor()
1786 << "m BufferLim=" << SchedModel->getMicroOpBufferSize() << "m\n";
Andrew Trickea574332013-08-23 17:48:43 +00001787 if (Rem.IsAcyclicLatencyLimited)
1788 dbgs() << " ACYCLIC LATENCY LIMIT\n");
1789}
1790
Andrew Trick3b87f622012-11-07 07:05:09 +00001791void ConvergingScheduler::registerRoots() {
1792 Rem.CriticalPath = DAG->ExitSU.getDepth();
Andrew Trickea574332013-08-23 17:48:43 +00001793
Andrew Trick3b87f622012-11-07 07:05:09 +00001794 // Some roots may not feed into ExitSU. Check all of them in case.
1795 for (std::vector<SUnit*>::const_iterator
1796 I = Bot.Available.begin(), E = Bot.Available.end(); I != E; ++I) {
1797 if ((*I)->getDepth() > Rem.CriticalPath)
1798 Rem.CriticalPath = (*I)->getDepth();
1799 }
1800 DEBUG(dbgs() << "Critical Path: " << Rem.CriticalPath << '\n');
Andrew Trick851bb2c2013-08-29 18:04:49 +00001801
1802 if (EnableCyclicPath) {
1803 Rem.CyclicCritPath = DAG->computeCyclicCriticalPath();
1804 checkAcyclicLatency();
1805 }
Andrew Trick3b87f622012-11-07 07:05:09 +00001806}
1807
Andrew Trick5559ffa2012-06-29 03:23:24 +00001808/// Does this SU have a hazard within the current instruction group.
1809///
1810/// The scheduler supports two modes of hazard recognition. The first is the
1811/// ScheduleHazardRecognizer API. It is a fully general hazard recognizer that
1812/// supports highly complicated in-order reservation tables
1813/// (ScoreboardHazardRecognizer) and arbitraty target-specific logic.
1814///
1815/// The second is a streamlined mechanism that checks for hazards based on
1816/// simple counters that the scheduler itself maintains. It explicitly checks
1817/// for instruction dispatch limitations, including the number of micro-ops that
1818/// can dispatch per cycle.
1819///
1820/// TODO: Also check whether the SU must start a new group.
1821bool ConvergingScheduler::SchedBoundary::checkHazard(SUnit *SU) {
1822 if (HazardRec->isEnabled())
1823 return HazardRec->getHazardType(SU) != ScheduleHazardRecognizer::NoHazard;
1824
Andrew Trick412cd2f2012-10-10 05:43:09 +00001825 unsigned uops = SchedModel->getNumMicroOps(SU->getInstr());
Andrew Trickbacb2492013-06-15 04:49:49 +00001826 if ((CurrMOps > 0) && (CurrMOps + uops > SchedModel->getIssueWidth())) {
Andrew Trick3b87f622012-11-07 07:05:09 +00001827 DEBUG(dbgs() << " SU(" << SU->NodeNum << ") uops="
1828 << SchedModel->getNumMicroOps(SU->getInstr()) << '\n');
Andrew Trick5559ffa2012-06-29 03:23:24 +00001829 return true;
Andrew Trick3b87f622012-11-07 07:05:09 +00001830 }
Andrew Trick5559ffa2012-06-29 03:23:24 +00001831 return false;
1832}
1833
Andrew Trickfa989e72013-06-15 05:39:19 +00001834// Find the unscheduled node in ReadySUs with the highest latency.
1835unsigned ConvergingScheduler::SchedBoundary::
1836findMaxLatency(ArrayRef<SUnit*> ReadySUs) {
1837 SUnit *LateSU = 0;
1838 unsigned RemLatency = 0;
1839 for (ArrayRef<SUnit*>::iterator I = ReadySUs.begin(), E = ReadySUs.end();
Andrew Trick44fd0bc2012-12-18 20:52:56 +00001840 I != E; ++I) {
1841 unsigned L = getUnscheduledLatency(*I);
Andrew Trick2c465a32013-06-15 04:49:44 +00001842 if (L > RemLatency) {
Andrew Trick44fd0bc2012-12-18 20:52:56 +00001843 RemLatency = L;
Andrew Trickfa989e72013-06-15 05:39:19 +00001844 LateSU = *I;
Andrew Trick2c465a32013-06-15 04:49:44 +00001845 }
Andrew Trick44fd0bc2012-12-18 20:52:56 +00001846 }
Andrew Trickfa989e72013-06-15 05:39:19 +00001847 if (LateSU) {
1848 DEBUG(dbgs() << Available.getName() << " RemLatency SU("
1849 << LateSU->NodeNum << ") " << RemLatency << "c\n");
Andrew Trick44fd0bc2012-12-18 20:52:56 +00001850 }
Andrew Trickfa989e72013-06-15 05:39:19 +00001851 return RemLatency;
1852}
Andrew Trick2c465a32013-06-15 04:49:44 +00001853
Andrew Trickfa989e72013-06-15 05:39:19 +00001854// Count resources in this zone and the remaining unscheduled
1855// instruction. Return the max count, scaled. Set OtherCritIdx to the critical
1856// resource index, or zero if the zone is issue limited.
1857unsigned ConvergingScheduler::SchedBoundary::
1858getOtherResourceCount(unsigned &OtherCritIdx) {
Alexey Samsonov86dc6f92013-07-19 08:55:18 +00001859 OtherCritIdx = 0;
Andrew Trickfa989e72013-06-15 05:39:19 +00001860 if (!SchedModel->hasInstrSchedModel())
1861 return 0;
1862
1863 unsigned OtherCritCount = Rem->RemIssueCount
1864 + (RetiredMOps * SchedModel->getMicroOpFactor());
1865 DEBUG(dbgs() << " " << Available.getName() << " + Remain MOps: "
1866 << OtherCritCount / SchedModel->getMicroOpFactor() << '\n');
Andrew Trickfa989e72013-06-15 05:39:19 +00001867 for (unsigned PIdx = 1, PEnd = SchedModel->getNumProcResourceKinds();
1868 PIdx != PEnd; ++PIdx) {
1869 unsigned OtherCount = getResourceCount(PIdx) + Rem->RemainingCounts[PIdx];
1870 if (OtherCount > OtherCritCount) {
1871 OtherCritCount = OtherCount;
1872 OtherCritIdx = PIdx;
1873 }
Andrew Trick3b87f622012-11-07 07:05:09 +00001874 }
Andrew Trickfa989e72013-06-15 05:39:19 +00001875 if (OtherCritIdx) {
1876 DEBUG(dbgs() << " " << Available.getName() << " + Remain CritRes: "
1877 << OtherCritCount / SchedModel->getResourceFactor(OtherCritIdx)
1878 << " " << getResourceName(OtherCritIdx) << "\n");
1879 }
1880 return OtherCritCount;
1881}
1882
1883/// Set the CandPolicy for this zone given the current resources and latencies
1884/// inside and outside the zone.
1885void ConvergingScheduler::SchedBoundary::setPolicy(CandPolicy &Policy,
1886 SchedBoundary &OtherZone) {
1887 // Now that potential stalls have been considered, apply preemptive heuristics
1888 // based on the the total latency and resources inside and outside this
1889 // zone.
1890
1891 // Compute remaining latency. We need this both to determine whether the
1892 // overall schedule has become latency-limited and whether the instructions
1893 // outside this zone are resource or latency limited.
1894 //
1895 // The "dependent" latency is updated incrementally during scheduling as the
1896 // max height/depth of scheduled nodes minus the cycles since it was
1897 // scheduled:
1898 // DLat = max (N.depth - (CurrCycle - N.ReadyCycle) for N in Zone
1899 //
1900 // The "independent" latency is the max ready queue depth:
1901 // ILat = max N.depth for N in Available|Pending
1902 //
1903 // RemainingLatency is the greater of independent and dependent latency.
1904 unsigned RemLatency = DependentLatency;
1905 RemLatency = std::max(RemLatency, findMaxLatency(Available.elements()));
1906 RemLatency = std::max(RemLatency, findMaxLatency(Pending.elements()));
1907
1908 // Compute the critical resource outside the zone.
1909 unsigned OtherCritIdx;
1910 unsigned OtherCount = OtherZone.getOtherResourceCount(OtherCritIdx);
1911
1912 bool OtherResLimited = false;
1913 if (SchedModel->hasInstrSchedModel()) {
1914 unsigned LFactor = SchedModel->getLatencyFactor();
1915 OtherResLimited = (int)(OtherCount - (RemLatency * LFactor)) > (int)LFactor;
1916 }
1917 if (!OtherResLimited && (RemLatency + CurrCycle > Rem->CriticalPath)) {
1918 Policy.ReduceLatency |= true;
1919 DEBUG(dbgs() << " " << Available.getName() << " RemainingLatency "
1920 << RemLatency << " + " << CurrCycle << "c > CritPath "
1921 << Rem->CriticalPath << "\n");
1922 }
1923 // If the same resource is limiting inside and outside the zone, do nothing.
Andrew Trick4e389802013-07-19 00:20:07 +00001924 if (ZoneCritResIdx == OtherCritIdx)
Andrew Trickfa989e72013-06-15 05:39:19 +00001925 return;
1926
1927 DEBUG(
1928 if (IsResourceLimited) {
1929 dbgs() << " " << Available.getName() << " ResourceLimited: "
1930 << getResourceName(ZoneCritResIdx) << "\n";
1931 }
1932 if (OtherResLimited)
Andrew Trick3bf23302013-06-21 18:33:01 +00001933 dbgs() << " RemainingLimit: " << getResourceName(OtherCritIdx) << "\n";
Andrew Trickfa989e72013-06-15 05:39:19 +00001934 if (!IsResourceLimited && !OtherResLimited)
1935 dbgs() << " Latency limited both directions.\n");
1936
1937 if (IsResourceLimited && !Policy.ReduceResIdx)
1938 Policy.ReduceResIdx = ZoneCritResIdx;
1939
1940 if (OtherResLimited)
1941 Policy.DemandResIdx = OtherCritIdx;
Andrew Trick3b87f622012-11-07 07:05:09 +00001942}
1943
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001944void ConvergingScheduler::SchedBoundary::releaseNode(SUnit *SU,
1945 unsigned ReadyCycle) {
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001946 if (ReadyCycle < MinReadyCycle)
1947 MinReadyCycle = ReadyCycle;
1948
1949 // Check for interlocks first. For the purpose of other heuristics, an
1950 // instruction that cannot issue appears as if it's not in the ReadyQueue.
Andrew Trickfa989e72013-06-15 05:39:19 +00001951 bool IsBuffered = SchedModel->getMicroOpBufferSize() != 0;
1952 if ((!IsBuffered && ReadyCycle > CurrCycle) || checkHazard(SU))
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001953 Pending.push(SU);
1954 else
1955 Available.push(SU);
Andrew Trick3b87f622012-11-07 07:05:09 +00001956
1957 // Record this node as an immediate dependent of the scheduled node.
1958 NextSUs.insert(SU);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001959}
1960
1961/// Move the boundary of scheduled code by one cycle.
Andrew Trickfa989e72013-06-15 05:39:19 +00001962void ConvergingScheduler::SchedBoundary::bumpCycle(unsigned NextCycle) {
1963 if (SchedModel->getMicroOpBufferSize() == 0) {
1964 assert(MinReadyCycle < UINT_MAX && "MinReadyCycle uninitialized");
1965 if (MinReadyCycle > NextCycle)
1966 NextCycle = MinReadyCycle;
Andrew Trick3b87f622012-11-07 07:05:09 +00001967 }
Andrew Trickfa989e72013-06-15 05:39:19 +00001968 // Update the current micro-ops, which will issue in the next cycle.
1969 unsigned DecMOps = SchedModel->getIssueWidth() * (NextCycle - CurrCycle);
1970 CurrMOps = (CurrMOps <= DecMOps) ? 0 : CurrMOps - DecMOps;
1971
1972 // Decrement DependentLatency based on the next cycle.
Andrew Trick2c465a32013-06-15 04:49:44 +00001973 if ((NextCycle - CurrCycle) > DependentLatency)
1974 DependentLatency = 0;
1975 else
1976 DependentLatency -= (NextCycle - CurrCycle);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001977
1978 if (!HazardRec->isEnabled()) {
Andrew Trickb7e02892012-06-05 21:11:27 +00001979 // Bypass HazardRec virtual calls.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001980 CurrCycle = NextCycle;
1981 }
1982 else {
Andrew Trickb7e02892012-06-05 21:11:27 +00001983 // Bypass getHazardType calls in case of long latency.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001984 for (; CurrCycle != NextCycle; ++CurrCycle) {
1985 if (isTop())
1986 HazardRec->AdvanceCycle();
1987 else
1988 HazardRec->RecedeCycle();
1989 }
1990 }
1991 CheckPending = true;
Andrew Trickfa989e72013-06-15 05:39:19 +00001992 unsigned LFactor = SchedModel->getLatencyFactor();
1993 IsResourceLimited =
1994 (int)(getCriticalCount() - (getScheduledLatency() * LFactor))
1995 > (int)LFactor;
Andrew Trick0a39d4e2012-05-24 22:11:09 +00001996
Andrew Trickfa989e72013-06-15 05:39:19 +00001997 DEBUG(dbgs() << "Cycle: " << CurrCycle << ' ' << Available.getName() << '\n');
1998}
1999
2000void ConvergingScheduler::SchedBoundary::incExecutedResources(unsigned PIdx,
2001 unsigned Count) {
2002 ExecutedResCounts[PIdx] += Count;
2003 if (ExecutedResCounts[PIdx] > MaxExecutedResCount)
2004 MaxExecutedResCount = ExecutedResCounts[PIdx];
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002005}
2006
Andrew Trick3b87f622012-11-07 07:05:09 +00002007/// Add the given processor resource to this scheduled zone.
Andrew Trickfa989e72013-06-15 05:39:19 +00002008///
2009/// \param Cycles indicates the number of consecutive (non-pipelined) cycles
2010/// during which this resource is consumed.
2011///
2012/// \return the next cycle at which the instruction may execute without
2013/// oversubscribing resources.
2014unsigned ConvergingScheduler::SchedBoundary::
2015countResource(unsigned PIdx, unsigned Cycles, unsigned ReadyCycle) {
Andrew Trick3b87f622012-11-07 07:05:09 +00002016 unsigned Factor = SchedModel->getResourceFactor(PIdx);
Andrew Trick3b87f622012-11-07 07:05:09 +00002017 unsigned Count = Factor * Cycles;
Andrew Trickfa989e72013-06-15 05:39:19 +00002018 DEBUG(dbgs() << " " << getResourceName(PIdx)
2019 << " +" << Cycles << "x" << Factor << "u\n");
2020
2021 // Update Executed resources counts.
2022 incExecutedResources(PIdx, Count);
Andrew Trick3b87f622012-11-07 07:05:09 +00002023 assert(Rem->RemainingCounts[PIdx] >= Count && "resource double counted");
2024 Rem->RemainingCounts[PIdx] -= Count;
2025
Andrew Trick4e389802013-07-19 00:20:07 +00002026 // Check if this resource exceeds the current critical resource. If so, it
2027 // becomes the critical resource.
2028 if (ZoneCritResIdx != PIdx && (getResourceCount(PIdx) > getCriticalCount())) {
Andrew Trickfa989e72013-06-15 05:39:19 +00002029 ZoneCritResIdx = PIdx;
Andrew Trick3b87f622012-11-07 07:05:09 +00002030 DEBUG(dbgs() << " *** Critical resource "
Andrew Trickfa989e72013-06-15 05:39:19 +00002031 << getResourceName(PIdx) << ": "
2032 << getResourceCount(PIdx) / SchedModel->getLatencyFactor() << "c\n");
Andrew Trick3b87f622012-11-07 07:05:09 +00002033 }
Andrew Trickfa989e72013-06-15 05:39:19 +00002034 // TODO: We don't yet model reserved resources. It's not hard though.
2035 return CurrCycle;
Andrew Trick3b87f622012-11-07 07:05:09 +00002036}
2037
Andrew Trickb7e02892012-06-05 21:11:27 +00002038/// Move the boundary of scheduled code by one SUnit.
Andrew Trick7f8c74c2012-06-29 03:23:22 +00002039void ConvergingScheduler::SchedBoundary::bumpNode(SUnit *SU) {
Andrew Trickb7e02892012-06-05 21:11:27 +00002040 // Update the reservation table.
2041 if (HazardRec->isEnabled()) {
2042 if (!isTop() && SU->isCall) {
2043 // Calls are scheduled with their preceding instructions. For bottom-up
2044 // scheduling, clear the pipeline state before emitting.
2045 HazardRec->Reset();
2046 }
2047 HazardRec->EmitInstruction(SU);
2048 }
Andrew Trickfa989e72013-06-15 05:39:19 +00002049 const MCSchedClassDesc *SC = DAG->getSchedClass(SU);
2050 unsigned IncMOps = SchedModel->getNumMicroOps(SU->getInstr());
2051 CurrMOps += IncMOps;
Andrew Trick3b87f622012-11-07 07:05:09 +00002052 // checkHazard prevents scheduling multiple instructions per cycle that exceed
2053 // issue width. However, we commonly reach the maximum. In this case
2054 // opportunistically bump the cycle to avoid uselessly checking everything in
2055 // the readyQ. Furthermore, a single instruction may produce more than one
2056 // cycle's worth of micro-ops.
Andrew Trickfa989e72013-06-15 05:39:19 +00002057 //
2058 // TODO: Also check if this SU must end a dispatch group.
2059 unsigned NextCycle = CurrCycle;
Andrew Trickbacb2492013-06-15 04:49:49 +00002060 if (CurrMOps >= SchedModel->getIssueWidth()) {
Andrew Trickfa989e72013-06-15 05:39:19 +00002061 ++NextCycle;
2062 DEBUG(dbgs() << " *** Max MOps " << CurrMOps
2063 << " at cycle " << CurrCycle << '\n');
Andrew Trickb7e02892012-06-05 21:11:27 +00002064 }
Andrew Trickfa989e72013-06-15 05:39:19 +00002065 unsigned ReadyCycle = (isTop() ? SU->TopReadyCycle : SU->BotReadyCycle);
2066 DEBUG(dbgs() << " Ready @" << ReadyCycle << "c\n");
2067
2068 switch (SchedModel->getMicroOpBufferSize()) {
2069 case 0:
2070 assert(ReadyCycle <= CurrCycle && "Broken PendingQueue");
2071 break;
2072 case 1:
2073 if (ReadyCycle > NextCycle) {
2074 NextCycle = ReadyCycle;
2075 DEBUG(dbgs() << " *** Stall until: " << ReadyCycle << "\n");
2076 }
2077 break;
2078 default:
2079 // We don't currently model the OOO reorder buffer, so consider all
2080 // scheduled MOps to be "retired".
2081 break;
2082 }
2083 RetiredMOps += IncMOps;
2084
2085 // Update resource counts and critical resource.
2086 if (SchedModel->hasInstrSchedModel()) {
2087 unsigned DecRemIssue = IncMOps * SchedModel->getMicroOpFactor();
2088 assert(Rem->RemIssueCount >= DecRemIssue && "MOps double counted");
2089 Rem->RemIssueCount -= DecRemIssue;
2090 if (ZoneCritResIdx) {
2091 // Scale scheduled micro-ops for comparing with the critical resource.
2092 unsigned ScaledMOps =
2093 RetiredMOps * SchedModel->getMicroOpFactor();
2094
2095 // If scaled micro-ops are now more than the previous critical resource by
2096 // a full cycle, then micro-ops issue becomes critical.
2097 if ((int)(ScaledMOps - getResourceCount(ZoneCritResIdx))
2098 >= (int)SchedModel->getLatencyFactor()) {
2099 ZoneCritResIdx = 0;
2100 DEBUG(dbgs() << " *** Critical resource NumMicroOps: "
2101 << ScaledMOps / SchedModel->getLatencyFactor() << "c\n");
2102 }
2103 }
2104 for (TargetSchedModel::ProcResIter
2105 PI = SchedModel->getWriteProcResBegin(SC),
2106 PE = SchedModel->getWriteProcResEnd(SC); PI != PE; ++PI) {
2107 unsigned RCycle =
2108 countResource(PI->ProcResourceIdx, PI->Cycles, ReadyCycle);
2109 if (RCycle > NextCycle)
2110 NextCycle = RCycle;
2111 }
2112 }
2113 // Update ExpectedLatency and DependentLatency.
2114 unsigned &TopLatency = isTop() ? ExpectedLatency : DependentLatency;
2115 unsigned &BotLatency = isTop() ? DependentLatency : ExpectedLatency;
2116 if (SU->getDepth() > TopLatency) {
2117 TopLatency = SU->getDepth();
2118 DEBUG(dbgs() << " " << Available.getName()
2119 << " TopLatency SU(" << SU->NodeNum << ") " << TopLatency << "c\n");
2120 }
2121 if (SU->getHeight() > BotLatency) {
2122 BotLatency = SU->getHeight();
2123 DEBUG(dbgs() << " " << Available.getName()
2124 << " BotLatency SU(" << SU->NodeNum << ") " << BotLatency << "c\n");
2125 }
2126 // If we stall for any reason, bump the cycle.
2127 if (NextCycle > CurrCycle) {
2128 bumpCycle(NextCycle);
2129 }
2130 else {
2131 // After updating ZoneCritResIdx and ExpectedLatency, check if we're
2132 // resource limited. If a stall occured, bumpCycle does this.
2133 unsigned LFactor = SchedModel->getLatencyFactor();
2134 IsResourceLimited =
2135 (int)(getCriticalCount() - (getScheduledLatency() * LFactor))
2136 > (int)LFactor;
2137 }
2138 DEBUG(dumpScheduledState());
Andrew Trickb7e02892012-06-05 21:11:27 +00002139}
2140
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002141/// Release pending ready nodes in to the available queue. This makes them
2142/// visible to heuristics.
2143void ConvergingScheduler::SchedBoundary::releasePending() {
2144 // If the available queue is empty, it is safe to reset MinReadyCycle.
2145 if (Available.empty())
2146 MinReadyCycle = UINT_MAX;
2147
2148 // Check to see if any of the pending instructions are ready to issue. If
2149 // so, add them to the available queue.
Andrew Trickfa989e72013-06-15 05:39:19 +00002150 bool IsBuffered = SchedModel->getMicroOpBufferSize() != 0;
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002151 for (unsigned i = 0, e = Pending.size(); i != e; ++i) {
2152 SUnit *SU = *(Pending.begin()+i);
Andrew Trickb7e02892012-06-05 21:11:27 +00002153 unsigned ReadyCycle = isTop() ? SU->TopReadyCycle : SU->BotReadyCycle;
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002154
2155 if (ReadyCycle < MinReadyCycle)
2156 MinReadyCycle = ReadyCycle;
2157
Andrew Trickfa989e72013-06-15 05:39:19 +00002158 if (!IsBuffered && ReadyCycle > CurrCycle)
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002159 continue;
2160
Andrew Trick5559ffa2012-06-29 03:23:24 +00002161 if (checkHazard(SU))
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002162 continue;
2163
2164 Available.push(SU);
2165 Pending.remove(Pending.begin()+i);
2166 --i; --e;
2167 }
Andrew Trick3b87f622012-11-07 07:05:09 +00002168 DEBUG(if (!Pending.empty()) Pending.dump());
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002169 CheckPending = false;
2170}
2171
2172/// Remove SU from the ready set for this boundary.
2173void ConvergingScheduler::SchedBoundary::removeReady(SUnit *SU) {
2174 if (Available.isInQueue(SU))
2175 Available.remove(Available.find(SU));
2176 else {
2177 assert(Pending.isInQueue(SU) && "bad ready count");
2178 Pending.remove(Pending.find(SU));
2179 }
2180}
2181
2182/// If this queue only has one ready candidate, return it. As a side effect,
Andrew Trick3b87f622012-11-07 07:05:09 +00002183/// defer any nodes that now hit a hazard, and advance the cycle until at least
2184/// one node is ready. If multiple instructions are ready, return NULL.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002185SUnit *ConvergingScheduler::SchedBoundary::pickOnlyChoice() {
2186 if (CheckPending)
2187 releasePending();
2188
Andrew Trickbacb2492013-06-15 04:49:49 +00002189 if (CurrMOps > 0) {
Andrew Trick3b87f622012-11-07 07:05:09 +00002190 // Defer any ready instrs that now have a hazard.
2191 for (ReadyQueue::iterator I = Available.begin(); I != Available.end();) {
2192 if (checkHazard(*I)) {
2193 Pending.push(*I);
2194 I = Available.remove(I);
2195 continue;
2196 }
2197 ++I;
2198 }
2199 }
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002200 for (unsigned i = 0; Available.empty(); ++i) {
Andrew Trickb86a0cd2013-06-15 04:49:57 +00002201 assert(i <= (HazardRec->getMaxLookAhead() + MaxObservedLatency) &&
Andrew Trickb7e02892012-06-05 21:11:27 +00002202 "permanent hazard"); (void)i;
Andrew Trickfa989e72013-06-15 05:39:19 +00002203 bumpCycle(CurrCycle + 1);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002204 releasePending();
2205 }
2206 if (Available.size() == 1)
2207 return *Available.begin();
2208 return NULL;
2209}
2210
Andrew Trickaaaae512013-06-15 05:46:47 +00002211#ifndef NDEBUG
Andrew Trickfa989e72013-06-15 05:39:19 +00002212// This is useful information to dump after bumpNode.
2213// Note that the Queue contents are more useful before pickNodeFromQueue.
2214void ConvergingScheduler::SchedBoundary::dumpScheduledState() {
2215 unsigned ResFactor;
2216 unsigned ResCount;
2217 if (ZoneCritResIdx) {
2218 ResFactor = SchedModel->getResourceFactor(ZoneCritResIdx);
2219 ResCount = getResourceCount(ZoneCritResIdx);
Andrew Trick3b87f622012-11-07 07:05:09 +00002220 }
Andrew Trickfa989e72013-06-15 05:39:19 +00002221 else {
2222 ResFactor = SchedModel->getMicroOpFactor();
2223 ResCount = RetiredMOps * SchedModel->getMicroOpFactor();
Andrew Trick3b87f622012-11-07 07:05:09 +00002224 }
Andrew Trickfa989e72013-06-15 05:39:19 +00002225 unsigned LFactor = SchedModel->getLatencyFactor();
2226 dbgs() << Available.getName() << " @" << CurrCycle << "c\n"
2227 << " Retired: " << RetiredMOps;
2228 dbgs() << "\n Executed: " << getExecutedCount() / LFactor << "c";
2229 dbgs() << "\n Critical: " << ResCount / LFactor << "c, "
2230 << ResCount / ResFactor << " " << getResourceName(ZoneCritResIdx)
2231 << "\n ExpectedLatency: " << ExpectedLatency << "c\n"
2232 << (IsResourceLimited ? " - Resource" : " - Latency")
2233 << " limited.\n";
Andrew Trick3b87f622012-11-07 07:05:09 +00002234}
Andrew Trickaaaae512013-06-15 05:46:47 +00002235#endif
Andrew Trick3b87f622012-11-07 07:05:09 +00002236
2237void ConvergingScheduler::SchedCandidate::
2238initResourceDelta(const ScheduleDAGMI *DAG,
2239 const TargetSchedModel *SchedModel) {
2240 if (!Policy.ReduceResIdx && !Policy.DemandResIdx)
2241 return;
2242
2243 const MCSchedClassDesc *SC = DAG->getSchedClass(SU);
2244 for (TargetSchedModel::ProcResIter
2245 PI = SchedModel->getWriteProcResBegin(SC),
2246 PE = SchedModel->getWriteProcResEnd(SC); PI != PE; ++PI) {
2247 if (PI->ProcResourceIdx == Policy.ReduceResIdx)
2248 ResDelta.CritResources += PI->Cycles;
2249 if (PI->ProcResourceIdx == Policy.DemandResIdx)
2250 ResDelta.DemandedResources += PI->Cycles;
2251 }
2252}
2253
Andrew Tricke52d5022013-06-17 21:45:05 +00002254
Andrew Trick3b87f622012-11-07 07:05:09 +00002255/// Return true if this heuristic determines order.
Andrew Trick614dacc2013-04-05 00:31:34 +00002256static bool tryLess(int TryVal, int CandVal,
Andrew Trick3b87f622012-11-07 07:05:09 +00002257 ConvergingScheduler::SchedCandidate &TryCand,
2258 ConvergingScheduler::SchedCandidate &Cand,
2259 ConvergingScheduler::CandReason Reason) {
2260 if (TryVal < CandVal) {
2261 TryCand.Reason = Reason;
2262 return true;
2263 }
2264 if (TryVal > CandVal) {
2265 if (Cand.Reason > Reason)
2266 Cand.Reason = Reason;
2267 return true;
2268 }
Andrew Tricke52d5022013-06-17 21:45:05 +00002269 Cand.setRepeat(Reason);
Andrew Trick3b87f622012-11-07 07:05:09 +00002270 return false;
2271}
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002272
Andrew Trick614dacc2013-04-05 00:31:34 +00002273static bool tryGreater(int TryVal, int CandVal,
Andrew Trick3b87f622012-11-07 07:05:09 +00002274 ConvergingScheduler::SchedCandidate &TryCand,
2275 ConvergingScheduler::SchedCandidate &Cand,
2276 ConvergingScheduler::CandReason Reason) {
2277 if (TryVal > CandVal) {
2278 TryCand.Reason = Reason;
2279 return true;
2280 }
2281 if (TryVal < CandVal) {
2282 if (Cand.Reason > Reason)
2283 Cand.Reason = Reason;
2284 return true;
2285 }
Andrew Tricke52d5022013-06-17 21:45:05 +00002286 Cand.setRepeat(Reason);
Andrew Trick3b87f622012-11-07 07:05:09 +00002287 return false;
2288}
2289
Andrew Trick4c60b8a2013-08-30 03:49:48 +00002290static bool tryPressure(const PressureChange &TryP,
2291 const PressureChange &CandP,
Andrew Trick13372882013-07-25 07:26:35 +00002292 ConvergingScheduler::SchedCandidate &TryCand,
2293 ConvergingScheduler::SchedCandidate &Cand,
2294 ConvergingScheduler::CandReason Reason) {
Andrew Trickda6fc152013-08-30 04:27:29 +00002295 int TryRank = TryP.getPSetOrMax();
2296 int CandRank = CandP.getPSetOrMax();
2297 // If both candidates affect the same set, go with the smallest increase.
2298 if (TryRank == CandRank) {
2299 return tryLess(TryP.getUnitInc(), CandP.getUnitInc(), TryCand, Cand,
2300 Reason);
Andrew Trick13372882013-07-25 07:26:35 +00002301 }
Andrew Trickda6fc152013-08-30 04:27:29 +00002302 // If one candidate decreases and the other increases, go with it.
2303 // Invalid candidates have UnitInc==0.
2304 if (tryLess(TryP.getUnitInc() < 0, CandP.getUnitInc() < 0, TryCand, Cand,
2305 Reason)) {
2306 return true;
2307 }
Andrew Trick13372882013-07-25 07:26:35 +00002308 // If the candidates are decreasing pressure, reverse priority.
Andrew Trick4c60b8a2013-08-30 03:49:48 +00002309 if (TryP.getUnitInc() < 0)
Andrew Trick13372882013-07-25 07:26:35 +00002310 std::swap(TryRank, CandRank);
2311 return tryGreater(TryRank, CandRank, TryCand, Cand, Reason);
2312}
2313
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002314static unsigned getWeakLeft(const SUnit *SU, bool isTop) {
2315 return (isTop) ? SU->WeakPredsLeft : SU->WeakSuccsLeft;
2316}
2317
Andrew Trick4392f0f2013-04-13 06:07:40 +00002318/// Minimize physical register live ranges. Regalloc wants them adjacent to
2319/// their physreg def/use.
2320///
2321/// FIXME: This is an unnecessary check on the critical path. Most are root/leaf
2322/// copies which can be prescheduled. The rest (e.g. x86 MUL) could be bundled
2323/// with the operation that produces or consumes the physreg. We'll do this when
2324/// regalloc has support for parallel copies.
2325static int biasPhysRegCopy(const SUnit *SU, bool isTop) {
2326 const MachineInstr *MI = SU->getInstr();
2327 if (!MI->isCopy())
2328 return 0;
2329
2330 unsigned ScheduledOper = isTop ? 1 : 0;
2331 unsigned UnscheduledOper = isTop ? 0 : 1;
2332 // If we have already scheduled the physreg produce/consumer, immediately
2333 // schedule the copy.
2334 if (TargetRegisterInfo::isPhysicalRegister(
2335 MI->getOperand(ScheduledOper).getReg()))
2336 return 1;
2337 // If the physreg is at the boundary, defer it. Otherwise schedule it
2338 // immediately to free the dependent. We can hoist the copy later.
2339 bool AtBoundary = isTop ? !SU->NumSuccsLeft : !SU->NumPredsLeft;
2340 if (TargetRegisterInfo::isPhysicalRegister(
2341 MI->getOperand(UnscheduledOper).getReg()))
2342 return AtBoundary ? -1 : 1;
2343 return 0;
2344}
2345
Andrew Trickea574332013-08-23 17:48:43 +00002346static bool tryLatency(ConvergingScheduler::SchedCandidate &TryCand,
2347 ConvergingScheduler::SchedCandidate &Cand,
2348 ConvergingScheduler::SchedBoundary &Zone) {
2349 if (Zone.isTop()) {
2350 if (Cand.SU->getDepth() > Zone.getScheduledLatency()) {
2351 if (tryLess(TryCand.SU->getDepth(), Cand.SU->getDepth(),
2352 TryCand, Cand, ConvergingScheduler::TopDepthReduce))
2353 return true;
2354 }
2355 if (tryGreater(TryCand.SU->getHeight(), Cand.SU->getHeight(),
2356 TryCand, Cand, ConvergingScheduler::TopPathReduce))
2357 return true;
2358 }
2359 else {
2360 if (Cand.SU->getHeight() > Zone.getScheduledLatency()) {
2361 if (tryLess(TryCand.SU->getHeight(), Cand.SU->getHeight(),
2362 TryCand, Cand, ConvergingScheduler::BotHeightReduce))
2363 return true;
2364 }
2365 if (tryGreater(TryCand.SU->getDepth(), Cand.SU->getDepth(),
2366 TryCand, Cand, ConvergingScheduler::BotPathReduce))
2367 return true;
2368 }
2369 return false;
2370}
2371
Andrew Trick3b87f622012-11-07 07:05:09 +00002372/// Apply a set of heursitics to a new candidate. Heuristics are currently
2373/// hierarchical. This may be more efficient than a graduated cost model because
2374/// we don't need to evaluate all aspects of the model for each node in the
2375/// queue. But it's really done to make the heuristics easier to debug and
2376/// statistically analyze.
2377///
2378/// \param Cand provides the policy and current best candidate.
2379/// \param TryCand refers to the next SUnit candidate, otherwise uninitialized.
2380/// \param Zone describes the scheduled zone that we are extending.
2381/// \param RPTracker describes reg pressure within the scheduled zone.
2382/// \param TempTracker is a scratch pressure tracker to reuse in queries.
2383void ConvergingScheduler::tryCandidate(SchedCandidate &Cand,
2384 SchedCandidate &TryCand,
2385 SchedBoundary &Zone,
2386 const RegPressureTracker &RPTracker,
2387 RegPressureTracker &TempTracker) {
2388
Andrew Trick16bb45c2013-09-04 21:00:11 +00002389 if (DAG->isTrackingPressure()) {
Andrew Trick40b52bb2013-09-04 21:00:02 +00002390 // Always initialize TryCand's RPDelta.
2391 if (Zone.isTop()) {
2392 TempTracker.getMaxDownwardPressureDelta(
Andrew Trick4c60b8a2013-08-30 03:49:48 +00002393 TryCand.SU->getInstr(),
Andrew Trick4c60b8a2013-08-30 03:49:48 +00002394 TryCand.RPDelta,
2395 DAG->getRegionCriticalPSets(),
2396 DAG->getRegPressure().MaxSetPressure);
2397 }
2398 else {
Andrew Trick40b52bb2013-09-04 21:00:02 +00002399 if (VerifyScheduling) {
2400 TempTracker.getMaxUpwardPressureDelta(
2401 TryCand.SU->getInstr(),
2402 &DAG->getPressureDiff(TryCand.SU),
2403 TryCand.RPDelta,
2404 DAG->getRegionCriticalPSets(),
2405 DAG->getRegPressure().MaxSetPressure);
2406 }
2407 else {
2408 RPTracker.getUpwardPressureDelta(
2409 TryCand.SU->getInstr(),
2410 DAG->getPressureDiff(TryCand.SU),
2411 TryCand.RPDelta,
2412 DAG->getRegionCriticalPSets(),
2413 DAG->getRegPressure().MaxSetPressure);
2414 }
Andrew Trick4c60b8a2013-08-30 03:49:48 +00002415 }
2416 }
Andrew Trick3b87f622012-11-07 07:05:09 +00002417
2418 // Initialize the candidate if needed.
2419 if (!Cand.isValid()) {
2420 TryCand.Reason = NodeOrder;
2421 return;
2422 }
Andrew Trick4392f0f2013-04-13 06:07:40 +00002423
2424 if (tryGreater(biasPhysRegCopy(TryCand.SU, Zone.isTop()),
2425 biasPhysRegCopy(Cand.SU, Zone.isTop()),
2426 TryCand, Cand, PhysRegCopy))
2427 return;
2428
Andrew Trick13372882013-07-25 07:26:35 +00002429 // Avoid exceeding the target's limit. If signed PSetID is negative, it is
2430 // invalid; convert it to INT_MAX to give it lowest priority.
Andrew Trick16bb45c2013-09-04 21:00:11 +00002431 if (DAG->isTrackingPressure() && tryPressure(TryCand.RPDelta.Excess,
2432 Cand.RPDelta.Excess,
2433 TryCand, Cand, RegExcess))
Andrew Trick3b87f622012-11-07 07:05:09 +00002434 return;
Andrew Trick3b87f622012-11-07 07:05:09 +00002435
Andrew Trickea574332013-08-23 17:48:43 +00002436 // For loops that are acyclic path limited, aggressively schedule for latency.
2437 if (Rem.IsAcyclicLatencyLimited && tryLatency(TryCand, Cand, Zone))
2438 return;
2439
Andrew Trick3b87f622012-11-07 07:05:09 +00002440 // Avoid increasing the max critical pressure in the scheduled region.
Andrew Trick16bb45c2013-09-04 21:00:11 +00002441 if (DAG->isTrackingPressure() && tryPressure(TryCand.RPDelta.CriticalMax,
2442 Cand.RPDelta.CriticalMax,
2443 TryCand, Cand, RegCritical))
Andrew Trick3b87f622012-11-07 07:05:09 +00002444 return;
Andrew Trick3b87f622012-11-07 07:05:09 +00002445
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002446 // Keep clustered nodes together to encourage downstream peephole
2447 // optimizations which may reduce resource requirements.
2448 //
2449 // This is a best effort to set things up for a post-RA pass. Optimizations
2450 // like generating loads of multiple registers should ideally be done within
2451 // the scheduler pass by combining the loads during DAG postprocessing.
2452 const SUnit *NextClusterSU =
2453 Zone.isTop() ? DAG->getNextClusterSucc() : DAG->getNextClusterPred();
2454 if (tryGreater(TryCand.SU == NextClusterSU, Cand.SU == NextClusterSU,
2455 TryCand, Cand, Cluster))
2456 return;
Andrew Tricke38afe12013-04-24 15:54:43 +00002457
2458 // Weak edges are for clustering and other constraints.
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002459 if (tryLess(getWeakLeft(TryCand.SU, Zone.isTop()),
2460 getWeakLeft(Cand.SU, Zone.isTop()),
Andrew Tricke38afe12013-04-24 15:54:43 +00002461 TryCand, Cand, Weak)) {
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002462 return;
2463 }
Andrew Tricka626f502013-06-17 21:45:13 +00002464 // Avoid increasing the max pressure of the entire region.
Andrew Trick16bb45c2013-09-04 21:00:11 +00002465 if (DAG->isTrackingPressure() && tryPressure(TryCand.RPDelta.CurrentMax,
2466 Cand.RPDelta.CurrentMax,
2467 TryCand, Cand, RegMax))
Andrew Tricka626f502013-06-17 21:45:13 +00002468 return;
2469
Andrew Trick3b87f622012-11-07 07:05:09 +00002470 // Avoid critical resource consumption and balance the schedule.
2471 TryCand.initResourceDelta(DAG, SchedModel);
2472 if (tryLess(TryCand.ResDelta.CritResources, Cand.ResDelta.CritResources,
2473 TryCand, Cand, ResourceReduce))
2474 return;
2475 if (tryGreater(TryCand.ResDelta.DemandedResources,
2476 Cand.ResDelta.DemandedResources,
2477 TryCand, Cand, ResourceDemand))
2478 return;
2479
2480 // Avoid serializing long latency dependence chains.
Andrew Trickea574332013-08-23 17:48:43 +00002481 // For acyclic path limited loops, latency was already checked above.
2482 if (Cand.Policy.ReduceLatency && !Rem.IsAcyclicLatencyLimited
2483 && tryLatency(TryCand, Cand, Zone)) {
2484 return;
Andrew Trick3b87f622012-11-07 07:05:09 +00002485 }
2486
Andrew Trick3b87f622012-11-07 07:05:09 +00002487 // Prefer immediate defs/users of the last scheduled instruction. This is a
Andrew Trickfa989e72013-06-15 05:39:19 +00002488 // local pressure avoidance strategy that also makes the machine code
2489 // readable.
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002490 if (tryGreater(Zone.NextSUs.count(TryCand.SU), Zone.NextSUs.count(Cand.SU),
2491 TryCand, Cand, NextDefUse))
Andrew Trick3b87f622012-11-07 07:05:09 +00002492 return;
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002493
Andrew Trick3b87f622012-11-07 07:05:09 +00002494 // Fall through to original instruction order.
2495 if ((Zone.isTop() && TryCand.SU->NodeNum < Cand.SU->NodeNum)
2496 || (!Zone.isTop() && TryCand.SU->NodeNum > Cand.SU->NodeNum)) {
2497 TryCand.Reason = NodeOrder;
2498 }
2499}
Andrew Trick28ebc892012-05-10 21:06:19 +00002500
Andrew Trick3b87f622012-11-07 07:05:09 +00002501#ifndef NDEBUG
2502const char *ConvergingScheduler::getReasonStr(
2503 ConvergingScheduler::CandReason Reason) {
2504 switch (Reason) {
2505 case NoCand: return "NOCAND ";
Andrew Trick4392f0f2013-04-13 06:07:40 +00002506 case PhysRegCopy: return "PREG-COPY";
Andrew Tricke52d5022013-06-17 21:45:05 +00002507 case RegExcess: return "REG-EXCESS";
2508 case RegCritical: return "REG-CRIT ";
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002509 case Cluster: return "CLUSTER ";
Andrew Tricke38afe12013-04-24 15:54:43 +00002510 case Weak: return "WEAK ";
Andrew Tricka626f502013-06-17 21:45:13 +00002511 case RegMax: return "REG-MAX ";
Andrew Trick3b87f622012-11-07 07:05:09 +00002512 case ResourceReduce: return "RES-REDUCE";
2513 case ResourceDemand: return "RES-DEMAND";
2514 case TopDepthReduce: return "TOP-DEPTH ";
2515 case TopPathReduce: return "TOP-PATH ";
2516 case BotHeightReduce:return "BOT-HEIGHT";
2517 case BotPathReduce: return "BOT-PATH ";
2518 case NextDefUse: return "DEF-USE ";
2519 case NodeOrder: return "ORDER ";
2520 };
Benjamin Kramerb7546872012-11-09 15:45:22 +00002521 llvm_unreachable("Unknown reason!");
Andrew Trick3b87f622012-11-07 07:05:09 +00002522}
2523
Andrew Trick11189f72013-04-05 00:31:29 +00002524void ConvergingScheduler::traceCandidate(const SchedCandidate &Cand) {
Andrew Trick4c60b8a2013-08-30 03:49:48 +00002525 PressureChange P;
Andrew Trick3b87f622012-11-07 07:05:09 +00002526 unsigned ResIdx = 0;
2527 unsigned Latency = 0;
2528 switch (Cand.Reason) {
2529 default:
2530 break;
Andrew Tricke52d5022013-06-17 21:45:05 +00002531 case RegExcess:
Andrew Trick3b87f622012-11-07 07:05:09 +00002532 P = Cand.RPDelta.Excess;
2533 break;
Andrew Tricke52d5022013-06-17 21:45:05 +00002534 case RegCritical:
Andrew Trick3b87f622012-11-07 07:05:09 +00002535 P = Cand.RPDelta.CriticalMax;
2536 break;
Andrew Tricka626f502013-06-17 21:45:13 +00002537 case RegMax:
Andrew Trick3b87f622012-11-07 07:05:09 +00002538 P = Cand.RPDelta.CurrentMax;
2539 break;
2540 case ResourceReduce:
2541 ResIdx = Cand.Policy.ReduceResIdx;
2542 break;
2543 case ResourceDemand:
2544 ResIdx = Cand.Policy.DemandResIdx;
2545 break;
2546 case TopDepthReduce:
2547 Latency = Cand.SU->getDepth();
2548 break;
2549 case TopPathReduce:
2550 Latency = Cand.SU->getHeight();
2551 break;
2552 case BotHeightReduce:
2553 Latency = Cand.SU->getHeight();
2554 break;
2555 case BotPathReduce:
2556 Latency = Cand.SU->getDepth();
2557 break;
2558 }
Andrew Trick11189f72013-04-05 00:31:29 +00002559 dbgs() << " SU(" << Cand.SU->NodeNum << ") " << getReasonStr(Cand.Reason);
Andrew Trick3b87f622012-11-07 07:05:09 +00002560 if (P.isValid())
Andrew Trick4c60b8a2013-08-30 03:49:48 +00002561 dbgs() << " " << TRI->getRegPressureSetName(P.getPSet())
2562 << ":" << P.getUnitInc() << " ";
Andrew Trick3b87f622012-11-07 07:05:09 +00002563 else
Andrew Trick11189f72013-04-05 00:31:29 +00002564 dbgs() << " ";
Andrew Trick3b87f622012-11-07 07:05:09 +00002565 if (ResIdx)
Andrew Trick11189f72013-04-05 00:31:29 +00002566 dbgs() << " " << SchedModel->getProcResource(ResIdx)->Name << " ";
Andrew Trick3b87f622012-11-07 07:05:09 +00002567 else
2568 dbgs() << " ";
Andrew Trick11189f72013-04-05 00:31:29 +00002569 if (Latency)
2570 dbgs() << " " << Latency << " cycles ";
2571 else
2572 dbgs() << " ";
2573 dbgs() << '\n';
Andrew Trick3b87f622012-11-07 07:05:09 +00002574}
2575#endif
2576
Andrew Trick7196a8f2012-05-10 21:06:16 +00002577/// Pick the best candidate from the top queue.
2578///
2579/// TODO: getMaxPressureDelta results can be mostly cached for each SUnit during
2580/// DAG building. To adjust for the current scheduling location we need to
2581/// maintain the number of vreg uses remaining to be top-scheduled.
Andrew Trick3b87f622012-11-07 07:05:09 +00002582void ConvergingScheduler::pickNodeFromQueue(SchedBoundary &Zone,
2583 const RegPressureTracker &RPTracker,
2584 SchedCandidate &Cand) {
2585 ReadyQueue &Q = Zone.Available;
2586
Andrew Trickf3234242012-05-24 22:11:12 +00002587 DEBUG(Q.dump());
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002588
Andrew Trick7196a8f2012-05-10 21:06:16 +00002589 // getMaxPressureDelta temporarily modifies the tracker.
2590 RegPressureTracker &TempTracker = const_cast<RegPressureTracker&>(RPTracker);
2591
Andrew Trick8c2d9212012-05-24 22:11:03 +00002592 for (ReadyQueue::iterator I = Q.begin(), E = Q.end(); I != E; ++I) {
Andrew Trick7196a8f2012-05-10 21:06:16 +00002593
Andrew Trick3b87f622012-11-07 07:05:09 +00002594 SchedCandidate TryCand(Cand.Policy);
2595 TryCand.SU = *I;
2596 tryCandidate(Cand, TryCand, Zone, RPTracker, TempTracker);
2597 if (TryCand.Reason != NoCand) {
2598 // Initialize resource delta if needed in case future heuristics query it.
2599 if (TryCand.ResDelta == SchedResourceDelta())
2600 TryCand.initResourceDelta(DAG, SchedModel);
2601 Cand.setBest(TryCand);
Andrew Trick11189f72013-04-05 00:31:29 +00002602 DEBUG(traceCandidate(Cand));
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002603 }
Andrew Trick7196a8f2012-05-10 21:06:16 +00002604 }
Andrew Trick3b87f622012-11-07 07:05:09 +00002605}
2606
2607static void tracePick(const ConvergingScheduler::SchedCandidate &Cand,
2608 bool IsTop) {
Andrew Trickbaedcd72013-04-13 06:07:49 +00002609 DEBUG(dbgs() << "Pick " << (IsTop ? "Top " : "Bot ")
Andrew Trick3b87f622012-11-07 07:05:09 +00002610 << ConvergingScheduler::getReasonStr(Cand.Reason) << '\n');
Andrew Trick7196a8f2012-05-10 21:06:16 +00002611}
2612
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002613/// Pick the best candidate node from either the top or bottom queue.
Andrew Trick3b87f622012-11-07 07:05:09 +00002614SUnit *ConvergingScheduler::pickNodeBidirectional(bool &IsTopNode) {
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002615 // Schedule as far as possible in the direction of no choice. This is most
2616 // efficient, but also provides the best heuristics for CriticalPSets.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002617 if (SUnit *SU = Bot.pickOnlyChoice()) {
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002618 IsTopNode = false;
Andrew Trickfa989e72013-06-15 05:39:19 +00002619 DEBUG(dbgs() << "Pick Bot NOCAND\n");
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002620 return SU;
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002621 }
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002622 if (SUnit *SU = Top.pickOnlyChoice()) {
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002623 IsTopNode = true;
Andrew Trickfa989e72013-06-15 05:39:19 +00002624 DEBUG(dbgs() << "Pick Top NOCAND\n");
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002625 return SU;
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002626 }
Andrew Trick3b87f622012-11-07 07:05:09 +00002627 CandPolicy NoPolicy;
2628 SchedCandidate BotCand(NoPolicy);
2629 SchedCandidate TopCand(NoPolicy);
Andrew Trickfa989e72013-06-15 05:39:19 +00002630 Bot.setPolicy(BotCand.Policy, Top);
2631 Top.setPolicy(TopCand.Policy, Bot);
Andrew Trick3b87f622012-11-07 07:05:09 +00002632
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002633 // Prefer bottom scheduling when heuristics are silent.
Andrew Trick3b87f622012-11-07 07:05:09 +00002634 pickNodeFromQueue(Bot, DAG->getBotRPTracker(), BotCand);
2635 assert(BotCand.Reason != NoCand && "failed to find the first candidate");
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002636
2637 // If either Q has a single candidate that provides the least increase in
2638 // Excess pressure, we can immediately schedule from that Q.
2639 //
2640 // RegionCriticalPSets summarizes the pressure within the scheduled region and
2641 // affects picking from either Q. If scheduling in one direction must
2642 // increase pressure for one of the excess PSets, then schedule in that
2643 // direction first to provide more freedom in the other direction.
Andrew Tricke52d5022013-06-17 21:45:05 +00002644 if ((BotCand.Reason == RegExcess && !BotCand.isRepeat(RegExcess))
2645 || (BotCand.Reason == RegCritical
2646 && !BotCand.isRepeat(RegCritical)))
2647 {
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002648 IsTopNode = false;
Andrew Trick3b87f622012-11-07 07:05:09 +00002649 tracePick(BotCand, IsTopNode);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002650 return BotCand.SU;
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002651 }
2652 // Check if the top Q has a better candidate.
Andrew Trick3b87f622012-11-07 07:05:09 +00002653 pickNodeFromQueue(Top, DAG->getTopRPTracker(), TopCand);
2654 assert(TopCand.Reason != NoCand && "failed to find the first candidate");
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002655
Andrew Tricke52d5022013-06-17 21:45:05 +00002656 // Choose the queue with the most important (lowest enum) reason.
Andrew Trick3b87f622012-11-07 07:05:09 +00002657 if (TopCand.Reason < BotCand.Reason) {
2658 IsTopNode = true;
2659 tracePick(TopCand, IsTopNode);
2660 return TopCand.SU;
2661 }
Andrew Tricke52d5022013-06-17 21:45:05 +00002662 // Otherwise prefer the bottom candidate, in node order if all else failed.
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002663 IsTopNode = false;
Andrew Trick3b87f622012-11-07 07:05:09 +00002664 tracePick(BotCand, IsTopNode);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002665 return BotCand.SU;
Andrew Trick73a0d8e2012-05-17 18:35:10 +00002666}
2667
2668/// Pick the best node to balance the schedule. Implements MachineSchedStrategy.
Andrew Trick7196a8f2012-05-10 21:06:16 +00002669SUnit *ConvergingScheduler::pickNode(bool &IsTopNode) {
2670 if (DAG->top() == DAG->bottom()) {
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002671 assert(Top.Available.empty() && Top.Pending.empty() &&
2672 Bot.Available.empty() && Bot.Pending.empty() && "ReadyQ garbage");
Andrew Trick7196a8f2012-05-10 21:06:16 +00002673 return NULL;
2674 }
Andrew Trick7196a8f2012-05-10 21:06:16 +00002675 SUnit *SU;
Andrew Trick30c6ec22012-10-08 18:53:53 +00002676 do {
2677 if (ForceTopDown) {
2678 SU = Top.pickOnlyChoice();
2679 if (!SU) {
Andrew Trick3b87f622012-11-07 07:05:09 +00002680 CandPolicy NoPolicy;
2681 SchedCandidate TopCand(NoPolicy);
2682 pickNodeFromQueue(Top, DAG->getTopRPTracker(), TopCand);
Andrew Trick85d7f0b2013-09-04 21:00:13 +00002683 assert(TopCand.Reason != NoCand && "failed to find a candidate");
Andrew Trickee5fd9c2013-09-04 21:00:16 +00002684 tracePick(TopCand, true);
Andrew Trick30c6ec22012-10-08 18:53:53 +00002685 SU = TopCand.SU;
2686 }
2687 IsTopNode = true;
Andrew Trick8ddd9d52012-05-24 23:11:17 +00002688 }
Andrew Trick30c6ec22012-10-08 18:53:53 +00002689 else if (ForceBottomUp) {
2690 SU = Bot.pickOnlyChoice();
2691 if (!SU) {
Andrew Trick3b87f622012-11-07 07:05:09 +00002692 CandPolicy NoPolicy;
2693 SchedCandidate BotCand(NoPolicy);
2694 pickNodeFromQueue(Bot, DAG->getBotRPTracker(), BotCand);
Andrew Trick85d7f0b2013-09-04 21:00:13 +00002695 assert(BotCand.Reason != NoCand && "failed to find a candidate");
Andrew Trickee5fd9c2013-09-04 21:00:16 +00002696 tracePick(BotCand, false);
Andrew Trick30c6ec22012-10-08 18:53:53 +00002697 SU = BotCand.SU;
2698 }
2699 IsTopNode = false;
Andrew Trick8ddd9d52012-05-24 23:11:17 +00002700 }
Andrew Trick30c6ec22012-10-08 18:53:53 +00002701 else {
Andrew Trick3b87f622012-11-07 07:05:09 +00002702 SU = pickNodeBidirectional(IsTopNode);
Andrew Trick30c6ec22012-10-08 18:53:53 +00002703 }
2704 } while (SU->isScheduled);
2705
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002706 if (SU->isTopReady())
2707 Top.removeReady(SU);
2708 if (SU->isBottomReady())
2709 Bot.removeReady(SU);
Andrew Trickc7a098f2012-05-25 02:02:39 +00002710
Andrew Trickbaedcd72013-04-13 06:07:49 +00002711 DEBUG(dbgs() << "Scheduling SU(" << SU->NodeNum << ") " << *SU->getInstr());
Andrew Trick7196a8f2012-05-10 21:06:16 +00002712 return SU;
2713}
2714
Andrew Trick4392f0f2013-04-13 06:07:40 +00002715void ConvergingScheduler::reschedulePhysRegCopies(SUnit *SU, bool isTop) {
2716
2717 MachineBasicBlock::iterator InsertPos = SU->getInstr();
2718 if (!isTop)
2719 ++InsertPos;
2720 SmallVectorImpl<SDep> &Deps = isTop ? SU->Preds : SU->Succs;
2721
2722 // Find already scheduled copies with a single physreg dependence and move
2723 // them just above the scheduled instruction.
2724 for (SmallVectorImpl<SDep>::iterator I = Deps.begin(), E = Deps.end();
2725 I != E; ++I) {
2726 if (I->getKind() != SDep::Data || !TRI->isPhysicalRegister(I->getReg()))
2727 continue;
2728 SUnit *DepSU = I->getSUnit();
2729 if (isTop ? DepSU->Succs.size() > 1 : DepSU->Preds.size() > 1)
2730 continue;
2731 MachineInstr *Copy = DepSU->getInstr();
2732 if (!Copy->isCopy())
2733 continue;
2734 DEBUG(dbgs() << " Rescheduling physreg copy ";
2735 I->getSUnit()->dump(DAG));
2736 DAG->moveInstruction(Copy, InsertPos);
2737 }
2738}
2739
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002740/// Update the scheduler's state after scheduling a node. This is the same node
2741/// that was just returned by pickNode(). However, ScheduleDAGMI needs to update
Andrew Trickb7e02892012-06-05 21:11:27 +00002742/// it's state based on the current cycle before MachineSchedStrategy does.
Andrew Trick4392f0f2013-04-13 06:07:40 +00002743///
2744/// FIXME: Eventually, we may bundle physreg copies rather than rescheduling
2745/// them here. See comments in biasPhysRegCopy.
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002746void ConvergingScheduler::schedNode(SUnit *SU, bool IsTopNode) {
Andrew Trickb7e02892012-06-05 21:11:27 +00002747 if (IsTopNode) {
Andrew Trickfa989e72013-06-15 05:39:19 +00002748 SU->TopReadyCycle = std::max(SU->TopReadyCycle, Top.CurrCycle);
Andrew Trick7f8c74c2012-06-29 03:23:22 +00002749 Top.bumpNode(SU);
Andrew Trick4392f0f2013-04-13 06:07:40 +00002750 if (SU->hasPhysRegUses)
2751 reschedulePhysRegCopies(SU, true);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002752 }
Andrew Trickb7e02892012-06-05 21:11:27 +00002753 else {
Andrew Trickfa989e72013-06-15 05:39:19 +00002754 SU->BotReadyCycle = std::max(SU->BotReadyCycle, Bot.CurrCycle);
Andrew Trick7f8c74c2012-06-29 03:23:22 +00002755 Bot.bumpNode(SU);
Andrew Trick4392f0f2013-04-13 06:07:40 +00002756 if (SU->hasPhysRegDefs)
2757 reschedulePhysRegCopies(SU, false);
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002758 }
2759}
2760
Andrew Trick17d35e52012-03-14 04:00:41 +00002761/// Create the standard converging machine scheduler. This will be used as the
2762/// default scheduler if the target does not set a default.
2763static ScheduleDAGInstrs *createConvergingSched(MachineSchedContext *C) {
Andrew Trick16bb45c2013-09-04 21:00:11 +00002764 ScheduleDAGMI *DAG = new ScheduleDAGMI(C, new ConvergingScheduler(C));
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002765 // Register DAG post-processors.
Andrew Tricke38afe12013-04-24 15:54:43 +00002766 //
2767 // FIXME: extend the mutation API to allow earlier mutations to instantiate
2768 // data and pass it to later mutations. Have a single mutation that gathers
2769 // the interesting nodes in one pass.
Andrew Trick63a8d822013-06-15 04:49:46 +00002770 DAG->addMutation(new CopyConstrain(DAG->TII, DAG->TRI));
Andrew Trickd1d0d372013-09-04 21:00:08 +00002771 if (EnableLoadCluster && DAG->TII->enableClusterLoads())
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002772 DAG->addMutation(new LoadClusterMutation(DAG->TII, DAG->TRI));
Andrew Trick6996fd02012-11-12 19:52:20 +00002773 if (EnableMacroFusion)
2774 DAG->addMutation(new MacroFusion(DAG->TII));
Andrew Trick9b5caaa2012-11-12 19:40:10 +00002775 return DAG;
Andrew Trick42b7a712012-01-17 06:55:03 +00002776}
2777static MachineSchedRegistry
Andrew Trick17d35e52012-03-14 04:00:41 +00002778ConvergingSchedRegistry("converge", "Standard converging scheduler.",
2779 createConvergingSched);
Andrew Trick42b7a712012-01-17 06:55:03 +00002780
2781//===----------------------------------------------------------------------===//
Andrew Trick1e94e982012-10-15 18:02:27 +00002782// ILP Scheduler. Currently for experimental analysis of heuristics.
2783//===----------------------------------------------------------------------===//
2784
2785namespace {
2786/// \brief Order nodes by the ILP metric.
2787struct ILPOrder {
Andrew Trick178f7d02013-01-25 04:01:04 +00002788 const SchedDFSResult *DFSResult;
2789 const BitVector *ScheduledTrees;
Andrew Trick1e94e982012-10-15 18:02:27 +00002790 bool MaximizeILP;
2791
Andrew Trick178f7d02013-01-25 04:01:04 +00002792 ILPOrder(bool MaxILP): DFSResult(0), ScheduledTrees(0), MaximizeILP(MaxILP) {}
Andrew Trick1e94e982012-10-15 18:02:27 +00002793
2794 /// \brief Apply a less-than relation on node priority.
Andrew Trick8b1496c2012-11-28 05:13:28 +00002795 ///
2796 /// (Return true if A comes after B in the Q.)
Andrew Trick1e94e982012-10-15 18:02:27 +00002797 bool operator()(const SUnit *A, const SUnit *B) const {
Andrew Trick8b1496c2012-11-28 05:13:28 +00002798 unsigned SchedTreeA = DFSResult->getSubtreeID(A);
2799 unsigned SchedTreeB = DFSResult->getSubtreeID(B);
2800 if (SchedTreeA != SchedTreeB) {
2801 // Unscheduled trees have lower priority.
2802 if (ScheduledTrees->test(SchedTreeA) != ScheduledTrees->test(SchedTreeB))
2803 return ScheduledTrees->test(SchedTreeB);
2804
2805 // Trees with shallower connections have have lower priority.
2806 if (DFSResult->getSubtreeLevel(SchedTreeA)
2807 != DFSResult->getSubtreeLevel(SchedTreeB)) {
2808 return DFSResult->getSubtreeLevel(SchedTreeA)
2809 < DFSResult->getSubtreeLevel(SchedTreeB);
2810 }
2811 }
Andrew Trick1e94e982012-10-15 18:02:27 +00002812 if (MaximizeILP)
Andrew Trick8b1496c2012-11-28 05:13:28 +00002813 return DFSResult->getILP(A) < DFSResult->getILP(B);
Andrew Trick1e94e982012-10-15 18:02:27 +00002814 else
Andrew Trick8b1496c2012-11-28 05:13:28 +00002815 return DFSResult->getILP(A) > DFSResult->getILP(B);
Andrew Trick1e94e982012-10-15 18:02:27 +00002816 }
2817};
2818
2819/// \brief Schedule based on the ILP metric.
2820class ILPScheduler : public MachineSchedStrategy {
Andrew Trick8b1496c2012-11-28 05:13:28 +00002821 /// In case all subtrees are eventually connected to a common root through
2822 /// data dependence (e.g. reduction), place an upper limit on their size.
2823 ///
2824 /// FIXME: A subtree limit is generally good, but in the situation commented
2825 /// above, where multiple similar subtrees feed a common root, we should
2826 /// only split at a point where the resulting subtrees will be balanced.
2827 /// (a motivating test case must be found).
2828 static const unsigned SubtreeLimit = 16;
2829
Andrew Trick178f7d02013-01-25 04:01:04 +00002830 ScheduleDAGMI *DAG;
Andrew Trick1e94e982012-10-15 18:02:27 +00002831 ILPOrder Cmp;
2832
2833 std::vector<SUnit*> ReadyQ;
2834public:
Andrew Trick178f7d02013-01-25 04:01:04 +00002835 ILPScheduler(bool MaximizeILP): DAG(0), Cmp(MaximizeILP) {}
Andrew Trick1e94e982012-10-15 18:02:27 +00002836
Andrew Trick178f7d02013-01-25 04:01:04 +00002837 virtual void initialize(ScheduleDAGMI *dag) {
2838 DAG = dag;
Andrew Trick4e1fb182013-01-25 06:33:57 +00002839 DAG->computeDFSResult();
Andrew Trick178f7d02013-01-25 04:01:04 +00002840 Cmp.DFSResult = DAG->getDFSResult();
2841 Cmp.ScheduledTrees = &DAG->getScheduledTrees();
Andrew Trick1e94e982012-10-15 18:02:27 +00002842 ReadyQ.clear();
Andrew Trick1e94e982012-10-15 18:02:27 +00002843 }
2844
2845 virtual void registerRoots() {
Benjamin Kramer5175fd92012-11-29 14:36:26 +00002846 // Restore the heap in ReadyQ with the updated DFS results.
2847 std::make_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
Andrew Trick1e94e982012-10-15 18:02:27 +00002848 }
2849
2850 /// Implement MachineSchedStrategy interface.
2851 /// -----------------------------------------
2852
Andrew Trick8b1496c2012-11-28 05:13:28 +00002853 /// Callback to select the highest priority node from the ready Q.
Andrew Trick1e94e982012-10-15 18:02:27 +00002854 virtual SUnit *pickNode(bool &IsTopNode) {
2855 if (ReadyQ.empty()) return NULL;
Matt Arsenault26c417b2013-03-21 00:57:21 +00002856 std::pop_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
Andrew Trick1e94e982012-10-15 18:02:27 +00002857 SUnit *SU = ReadyQ.back();
2858 ReadyQ.pop_back();
2859 IsTopNode = false;
Andrew Trickbaedcd72013-04-13 06:07:49 +00002860 DEBUG(dbgs() << "Pick node " << "SU(" << SU->NodeNum << ") "
Andrew Trick178f7d02013-01-25 04:01:04 +00002861 << " ILP: " << DAG->getDFSResult()->getILP(SU)
2862 << " Tree: " << DAG->getDFSResult()->getSubtreeID(SU) << " @"
2863 << DAG->getDFSResult()->getSubtreeLevel(
Andrew Trickbaedcd72013-04-13 06:07:49 +00002864 DAG->getDFSResult()->getSubtreeID(SU)) << '\n'
2865 << "Scheduling " << *SU->getInstr());
Andrew Trick1e94e982012-10-15 18:02:27 +00002866 return SU;
2867 }
2868
Andrew Trick178f7d02013-01-25 04:01:04 +00002869 /// \brief Scheduler callback to notify that a new subtree is scheduled.
2870 virtual void scheduleTree(unsigned SubtreeID) {
2871 std::make_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
2872 }
2873
Andrew Trick8b1496c2012-11-28 05:13:28 +00002874 /// Callback after a node is scheduled. Mark a newly scheduled tree, notify
2875 /// DFSResults, and resort the priority Q.
2876 virtual void schedNode(SUnit *SU, bool IsTopNode) {
2877 assert(!IsTopNode && "SchedDFSResult needs bottom-up");
Andrew Trick8b1496c2012-11-28 05:13:28 +00002878 }
Andrew Trick1e94e982012-10-15 18:02:27 +00002879
2880 virtual void releaseTopNode(SUnit *) { /*only called for top roots*/ }
2881
2882 virtual void releaseBottomNode(SUnit *SU) {
2883 ReadyQ.push_back(SU);
2884 std::push_heap(ReadyQ.begin(), ReadyQ.end(), Cmp);
2885 }
2886};
2887} // namespace
2888
2889static ScheduleDAGInstrs *createILPMaxScheduler(MachineSchedContext *C) {
2890 return new ScheduleDAGMI(C, new ILPScheduler(true));
2891}
2892static ScheduleDAGInstrs *createILPMinScheduler(MachineSchedContext *C) {
2893 return new ScheduleDAGMI(C, new ILPScheduler(false));
2894}
2895static MachineSchedRegistry ILPMaxRegistry(
2896 "ilpmax", "Schedule bottom-up for max ILP", createILPMaxScheduler);
2897static MachineSchedRegistry ILPMinRegistry(
2898 "ilpmin", "Schedule bottom-up for min ILP", createILPMinScheduler);
2899
2900//===----------------------------------------------------------------------===//
Andrew Trick5edf2f02012-01-14 02:17:06 +00002901// Machine Instruction Shuffler for Correctness Testing
2902//===----------------------------------------------------------------------===//
2903
Andrew Trick96f678f2012-01-13 06:30:30 +00002904#ifndef NDEBUG
2905namespace {
Andrew Trick17d35e52012-03-14 04:00:41 +00002906/// Apply a less-than relation on the node order, which corresponds to the
2907/// instruction order prior to scheduling. IsReverse implements greater-than.
2908template<bool IsReverse>
2909struct SUnitOrder {
Andrew Trickc6cf11b2012-01-17 06:55:07 +00002910 bool operator()(SUnit *A, SUnit *B) const {
Andrew Trick17d35e52012-03-14 04:00:41 +00002911 if (IsReverse)
2912 return A->NodeNum > B->NodeNum;
2913 else
2914 return A->NodeNum < B->NodeNum;
Andrew Trickc6cf11b2012-01-17 06:55:07 +00002915 }
2916};
2917
Andrew Trick96f678f2012-01-13 06:30:30 +00002918/// Reorder instructions as much as possible.
Andrew Trick17d35e52012-03-14 04:00:41 +00002919class InstructionShuffler : public MachineSchedStrategy {
2920 bool IsAlternating;
2921 bool IsTopDown;
2922
2923 // Using a less-than relation (SUnitOrder<false>) for the TopQ priority
2924 // gives nodes with a higher number higher priority causing the latest
2925 // instructions to be scheduled first.
2926 PriorityQueue<SUnit*, std::vector<SUnit*>, SUnitOrder<false> >
2927 TopQ;
2928 // When scheduling bottom-up, use greater-than as the queue priority.
2929 PriorityQueue<SUnit*, std::vector<SUnit*>, SUnitOrder<true> >
2930 BottomQ;
Andrew Trick96f678f2012-01-13 06:30:30 +00002931public:
Andrew Trick17d35e52012-03-14 04:00:41 +00002932 InstructionShuffler(bool alternate, bool topdown)
2933 : IsAlternating(alternate), IsTopDown(topdown) {}
Andrew Trick96f678f2012-01-13 06:30:30 +00002934
Andrew Trick17d35e52012-03-14 04:00:41 +00002935 virtual void initialize(ScheduleDAGMI *) {
2936 TopQ.clear();
2937 BottomQ.clear();
2938 }
Andrew Trickc6cf11b2012-01-17 06:55:07 +00002939
Andrew Trick17d35e52012-03-14 04:00:41 +00002940 /// Implement MachineSchedStrategy interface.
2941 /// -----------------------------------------
2942
2943 virtual SUnit *pickNode(bool &IsTopNode) {
2944 SUnit *SU;
2945 if (IsTopDown) {
2946 do {
2947 if (TopQ.empty()) return NULL;
2948 SU = TopQ.top();
2949 TopQ.pop();
2950 } while (SU->isScheduled);
2951 IsTopNode = true;
2952 }
2953 else {
2954 do {
2955 if (BottomQ.empty()) return NULL;
2956 SU = BottomQ.top();
2957 BottomQ.pop();
2958 } while (SU->isScheduled);
2959 IsTopNode = false;
2960 }
2961 if (IsAlternating)
2962 IsTopDown = !IsTopDown;
Andrew Trickc6cf11b2012-01-17 06:55:07 +00002963 return SU;
2964 }
2965
Andrew Trick0a39d4e2012-05-24 22:11:09 +00002966 virtual void schedNode(SUnit *SU, bool IsTopNode) {}
2967
Andrew Trick17d35e52012-03-14 04:00:41 +00002968 virtual void releaseTopNode(SUnit *SU) {
2969 TopQ.push(SU);
2970 }
2971 virtual void releaseBottomNode(SUnit *SU) {
2972 BottomQ.push(SU);
Andrew Trick96f678f2012-01-13 06:30:30 +00002973 }
2974};
2975} // namespace
2976
Andrew Trickc174eaf2012-03-08 01:41:12 +00002977static ScheduleDAGInstrs *createInstructionShuffler(MachineSchedContext *C) {
Andrew Trick17d35e52012-03-14 04:00:41 +00002978 bool Alternate = !ForceTopDown && !ForceBottomUp;
2979 bool TopDown = !ForceBottomUp;
Benjamin Kramer689e0b42012-03-14 11:26:37 +00002980 assert((TopDown || !ForceTopDown) &&
Andrew Trick17d35e52012-03-14 04:00:41 +00002981 "-misched-topdown incompatible with -misched-bottomup");
2982 return new ScheduleDAGMI(C, new InstructionShuffler(Alternate, TopDown));
Andrew Trick96f678f2012-01-13 06:30:30 +00002983}
Andrew Trick17d35e52012-03-14 04:00:41 +00002984static MachineSchedRegistry ShufflerRegistry(
2985 "shuffle", "Shuffle machine instructions alternating directions",
2986 createInstructionShuffler);
Andrew Trick96f678f2012-01-13 06:30:30 +00002987#endif // !NDEBUG
Andrew Trick30849792013-01-25 07:45:29 +00002988
2989//===----------------------------------------------------------------------===//
2990// GraphWriter support for ScheduleDAGMI.
2991//===----------------------------------------------------------------------===//
2992
2993#ifndef NDEBUG
2994namespace llvm {
2995
2996template<> struct GraphTraits<
2997 ScheduleDAGMI*> : public GraphTraits<ScheduleDAG*> {};
2998
2999template<>
3000struct DOTGraphTraits<ScheduleDAGMI*> : public DefaultDOTGraphTraits {
3001
3002 DOTGraphTraits (bool isSimple=false) : DefaultDOTGraphTraits(isSimple) {}
3003
3004 static std::string getGraphName(const ScheduleDAG *G) {
3005 return G->MF.getName();
3006 }
3007
3008 static bool renderGraphFromBottomUp() {
3009 return true;
3010 }
3011
3012 static bool isNodeHidden(const SUnit *Node) {
3013 return (Node->NumPreds > 10 || Node->NumSuccs > 10);
3014 }
3015
3016 static bool hasNodeAddressLabel(const SUnit *Node,
3017 const ScheduleDAG *Graph) {
3018 return false;
3019 }
3020
3021 /// If you want to override the dot attributes printed for a particular
3022 /// edge, override this method.
3023 static std::string getEdgeAttributes(const SUnit *Node,
3024 SUnitIterator EI,
3025 const ScheduleDAG *Graph) {
3026 if (EI.isArtificialDep())
3027 return "color=cyan,style=dashed";
3028 if (EI.isCtrlDep())
3029 return "color=blue,style=dashed";
3030 return "";
3031 }
3032
3033 static std::string getNodeLabel(const SUnit *SU, const ScheduleDAG *G) {
3034 std::string Str;
3035 raw_string_ostream SS(Str);
3036 SS << "SU(" << SU->NodeNum << ')';
3037 return SS.str();
3038 }
3039 static std::string getNodeDescription(const SUnit *SU, const ScheduleDAG *G) {
3040 return G->getGraphNodeLabel(SU);
3041 }
3042
3043 static std::string getNodeAttributes(const SUnit *N,
3044 const ScheduleDAG *Graph) {
3045 std::string Str("shape=Mrecord");
3046 const SchedDFSResult *DFS =
3047 static_cast<const ScheduleDAGMI*>(Graph)->getDFSResult();
3048 if (DFS) {
3049 Str += ",style=filled,fillcolor=\"#";
3050 Str += DOT::getColorString(DFS->getSubtreeID(N));
3051 Str += '"';
3052 }
3053 return Str;
3054 }
3055};
3056} // namespace llvm
3057#endif // NDEBUG
3058
3059/// viewGraph - Pop up a ghostview window with the reachable parts of the DAG
3060/// rendered using 'dot'.
3061///
3062void ScheduleDAGMI::viewGraph(const Twine &Name, const Twine &Title) {
3063#ifndef NDEBUG
3064 ViewGraph(this, Name, false, Title);
3065#else
3066 errs() << "ScheduleDAGMI::viewGraph is only available in debug builds on "
3067 << "systems with Graphviz or gv!\n";
3068#endif // NDEBUG
3069}
3070
3071/// Out-of-line implementation with no arguments is handy for gdb.
3072void ScheduleDAGMI::viewGraph() {
3073 viewGraph(getDAGName(), "Scheduling-Units Graph for " + getDAGName());
3074}