blob: 252c4fadd3fd921aaf03e85ebb448a42f2e1bab7 [file] [log] [blame]
Jia Liubb481f82012-02-28 07:46:26 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
15#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016#include "MipsISelLowering.h"
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +000017#include "MipsMachineFunction.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018#include "MipsTargetMachine.h"
Chris Lattnerb71b9092009-08-13 06:28:06 +000019#include "MipsTargetObjectFile.h"
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000020#include "MipsSubtarget.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000021#include "llvm/DerivedTypes.h"
22#include "llvm/Function.h"
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000023#include "llvm/GlobalVariable.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000024#include "llvm/Intrinsics.h"
25#include "llvm/CallingConv.h"
Akira Hatanaka794bf172011-07-07 23:56:50 +000026#include "InstPrinter/MipsInstPrinter.h"
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +000027#include "MCTargetDesc/MipsBaseInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000028#include "llvm/CodeGen/CallingConvLower.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000032#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000033#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000034#include "llvm/CodeGen/ValueTypes.h"
35#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000036#include "llvm/Support/ErrorHandling.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000037using namespace llvm;
38
Jia Liubb481f82012-02-28 07:46:26 +000039// If I is a shifted mask, set the size (Size) and the first bit of the
Akira Hatanakadbe9a312011-08-18 20:07:42 +000040// mask (Pos), and return true.
Jia Liubb481f82012-02-28 07:46:26 +000041// For example, if I is 0x003ff800, (Pos, Size) = (11, 11).
Akira Hatanaka854a7db2011-08-19 22:59:00 +000042static bool IsShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) {
Akira Hatanakad6bc5232011-12-05 21:26:34 +000043 if (!isShiftedMask_64(I))
Akira Hatanaka854a7db2011-08-19 22:59:00 +000044 return false;
Akira Hatanakabb15e112011-08-17 02:05:42 +000045
Akira Hatanakad6bc5232011-12-05 21:26:34 +000046 Size = CountPopulation_64(I);
47 Pos = CountTrailingZeros_64(I);
Akira Hatanakadbe9a312011-08-18 20:07:42 +000048 return true;
Akira Hatanakabb15e112011-08-17 02:05:42 +000049}
50
Akira Hatanaka648f00c2012-02-24 22:34:47 +000051static SDValue GetGlobalReg(SelectionDAG &DAG, EVT Ty) {
52 MipsFunctionInfo *FI = DAG.getMachineFunction().getInfo<MipsFunctionInfo>();
53 return DAG.getRegister(FI->getGlobalBaseReg(), Ty);
54}
55
Chris Lattnerf0144122009-07-28 03:13:23 +000056const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
57 switch (Opcode) {
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000058 case MipsISD::JmpLink: return "MipsISD::JmpLink";
59 case MipsISD::Hi: return "MipsISD::Hi";
60 case MipsISD::Lo: return "MipsISD::Lo";
61 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000062 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000063 case MipsISD::Ret: return "MipsISD::Ret";
64 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
65 case MipsISD::FPCmp: return "MipsISD::FPCmp";
66 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
67 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
68 case MipsISD::FPRound: return "MipsISD::FPRound";
69 case MipsISD::MAdd: return "MipsISD::MAdd";
70 case MipsISD::MAddu: return "MipsISD::MAddu";
71 case MipsISD::MSub: return "MipsISD::MSub";
72 case MipsISD::MSubu: return "MipsISD::MSubu";
73 case MipsISD::DivRem: return "MipsISD::DivRem";
74 case MipsISD::DivRemU: return "MipsISD::DivRemU";
75 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
76 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanakabfcb83f2011-12-12 22:38:19 +000077 case MipsISD::Wrapper: return "MipsISD::Wrapper";
Akira Hatanaka21afc632011-06-21 00:40:49 +000078 case MipsISD::DynAlloc: return "MipsISD::DynAlloc";
Akira Hatanakadb548262011-07-19 23:30:50 +000079 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanakabb15e112011-08-17 02:05:42 +000080 case MipsISD::Ext: return "MipsISD::Ext";
81 case MipsISD::Ins: return "MipsISD::Ins";
Akira Hatanaka0f843822011-06-07 18:58:42 +000082 default: return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000083 }
84}
85
86MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +000087MipsTargetLowering(MipsTargetMachine &TM)
Akira Hatanaka8b4198d2011-09-26 21:47:02 +000088 : TargetLowering(TM, new MipsTargetObjectFile()),
89 Subtarget(&TM.getSubtarget<MipsSubtarget>()),
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +000090 HasMips64(Subtarget->hasMips64()), IsN64(Subtarget->isABI_N64()),
91 IsO32(Subtarget->isABI_O32()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000092
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000093 // Mips does not have i1 type, so use i32 for
Wesley Peckbf17cfa2010-11-23 03:31:01 +000094 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +000095 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +000096 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000097
98 // Set up the register classes
Owen Anderson825b72b2009-08-11 20:47:22 +000099 addRegisterClass(MVT::i32, Mips::CPURegsRegisterClass);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000100
Akira Hatanaka95934842011-09-24 01:34:44 +0000101 if (HasMips64)
102 addRegisterClass(MVT::i64, Mips::CPU64RegsRegisterClass);
103
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000104 if (!TM.Options.UseSoftFloat) {
105 addRegisterClass(MVT::f32, Mips::FGR32RegisterClass);
106
107 // When dealing with single precision only, use libcalls
108 if (!Subtarget->isSingleFloat()) {
109 if (HasMips64)
110 addRegisterClass(MVT::f64, Mips::FGR64RegisterClass);
111 else
112 addRegisterClass(MVT::f64, Mips::AFGR64RegisterClass);
113 }
Akira Hatanaka792016b2011-09-23 18:28:39 +0000114 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000115
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000116 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +0000117 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
118 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
119 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000120
Eli Friedman6055a6a2009-07-17 04:07:24 +0000121 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +0000122 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
123 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +0000124
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000125 // Used by legalize types to correctly generate the setcc result.
126 // Without this, every float setcc comes with a AND/OR with the result,
127 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000128 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000130
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000131 // Mips Custom Operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000132 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Akira Hatanakaa5903ac2011-10-11 00:55:05 +0000133 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000134 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Akira Hatanaka9b944a82011-11-16 22:42:10 +0000135 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000136 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Akira Hatanakaca074792011-12-08 20:34:32 +0000137 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +0000139 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Akira Hatanaka620db892011-11-16 22:44:38 +0000141 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000142 setOperationAction(ISD::SELECT, MVT::f32, Custom);
143 setOperationAction(ISD::SELECT, MVT::f64, Custom);
144 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
146 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Akira Hatanaka93883832011-12-20 23:35:46 +0000147 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Custom);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000148 setOperationAction(ISD::VASTART, MVT::Other, Custom);
149
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000150 setOperationAction(ISD::SDIV, MVT::i32, Expand);
151 setOperationAction(ISD::SREM, MVT::i32, Expand);
152 setOperationAction(ISD::UDIV, MVT::i32, Expand);
153 setOperationAction(ISD::UREM, MVT::i32, Expand);
Akira Hatanakadda4a072011-10-03 21:06:13 +0000154 setOperationAction(ISD::SDIV, MVT::i64, Expand);
155 setOperationAction(ISD::SREM, MVT::i64, Expand);
156 setOperationAction(ISD::UDIV, MVT::i64, Expand);
157 setOperationAction(ISD::UREM, MVT::i64, Expand);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000158
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000159 // Operations not directly supported by Mips.
Owen Anderson825b72b2009-08-11 20:47:22 +0000160 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
161 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
162 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
163 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000164 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000166 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
168 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000169 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000170 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000171 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000172 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
173 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
174 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
175 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000176 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000177 setOperationAction(ISD::ROTL, MVT::i64, Expand);
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000178
Akira Hatanaka56633442011-09-20 23:53:09 +0000179 if (!Subtarget->hasMips32r2())
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000180 setOperationAction(ISD::ROTR, MVT::i32, Expand);
181
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000182 if (!Subtarget->hasMips64r2())
183 setOperationAction(ISD::ROTR, MVT::i64, Expand);
184
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
186 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
187 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +0000188 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
189 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000191 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000192 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000193 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000194 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
195 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanaka46da1362011-05-23 22:23:58 +0000196 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000197 setOperationAction(ISD::FLOG, MVT::f32, Expand);
198 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
199 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
200 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000201 setOperationAction(ISD::FMA, MVT::f32, Expand);
202 setOperationAction(ISD::FMA, MVT::f64, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000203
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000204 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000205 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000206 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000207 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
Eric Christopher471e4222011-06-08 23:55:35 +0000208
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +0000209 setOperationAction(ISD::VAARG, MVT::Other, Expand);
210 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
211 setOperationAction(ISD::VAEND, MVT::Other, Expand);
212
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000213 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
215 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000216
Akira Hatanakadb548262011-07-19 23:30:50 +0000217 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
Jia Liubb481f82012-02-28 07:46:26 +0000218 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Custom);
Bruno Cardoso Lopes85e92122008-07-07 19:11:24 +0000219
Jia Liubb481f82012-02-28 07:46:26 +0000220 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
221 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
222 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
223 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000224
Eli Friedman26689ac2011-08-03 21:06:02 +0000225 setInsertFencesForAtomic(true);
226
Bruno Cardoso Lopesea9d4d62008-08-04 06:44:31 +0000227 if (Subtarget->isSingleFloat())
Owen Anderson825b72b2009-08-11 20:47:22 +0000228 setOperationAction(ISD::SELECT_CC, MVT::f64, Expand);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000229
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000230 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
232 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000233 }
234
Akira Hatanakac79507a2011-12-21 00:20:27 +0000235 if (!Subtarget->hasBitCount()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000236 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Akira Hatanakac79507a2011-12-21 00:20:27 +0000237 setOperationAction(ISD::CTLZ, MVT::i64, Expand);
238 }
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000239
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000240 if (!Subtarget->hasSwap()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000241 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000242 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
243 }
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000244
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000245 setTargetDAGCombine(ISD::ADDE);
246 setTargetDAGCombine(ISD::SUBE);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000247 setTargetDAGCombine(ISD::SDIVREM);
248 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000249 setTargetDAGCombine(ISD::SETCC);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000250 setTargetDAGCombine(ISD::AND);
251 setTargetDAGCombine(ISD::OR);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000252
Akira Hatanaka5fdf5002012-03-08 01:59:33 +0000253 setMinFunctionAlignment(HasMips64 ? 3 : 2);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000254
Akira Hatanaka3f5b1072012-02-02 03:17:04 +0000255 setStackPointerRegisterToSaveRestore(IsN64 ? Mips::SP_64 : Mips::SP);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000256 computeRegisterProperties();
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000257
Akira Hatanaka590baca2012-02-02 03:13:40 +0000258 setExceptionPointerRegister(IsN64 ? Mips::A0_64 : Mips::A0);
259 setExceptionSelectorRegister(IsN64 ? Mips::A1_64 : Mips::A1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000260}
261
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000262bool MipsTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
Akira Hatanaka511961a2011-08-17 18:49:18 +0000263 MVT::SimpleValueType SVT = VT.getSimpleVT().SimpleTy;
Jia Liubb481f82012-02-28 07:46:26 +0000264
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000265 switch (SVT) {
266 case MVT::i64:
267 case MVT::i32:
268 case MVT::i16:
269 return true;
270 case MVT::f32:
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000271 return Subtarget->hasMips32r2Or64();
272 default:
273 return false;
274 }
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000275}
276
Duncan Sands28b77e92011-09-06 19:07:46 +0000277EVT MipsTargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000279}
280
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000281// SelectMadd -
282// Transforms a subgraph in CurDAG if the following pattern is found:
283// (addc multLo, Lo0), (adde multHi, Hi0),
284// where,
285// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000286// Lo0: initial value of Lo register
287// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000288// Return true if pattern matching was successful.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000289static bool SelectMadd(SDNode* ADDENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000290 // ADDENode's second operand must be a flag output of an ADDC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000291 // for the matching to be successful.
292 SDNode* ADDCNode = ADDENode->getOperand(2).getNode();
293
294 if (ADDCNode->getOpcode() != ISD::ADDC)
295 return false;
296
297 SDValue MultHi = ADDENode->getOperand(0);
298 SDValue MultLo = ADDCNode->getOperand(0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000299 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000300 unsigned MultOpc = MultHi.getOpcode();
301
302 // MultHi and MultLo must be generated by the same node,
303 if (MultLo.getNode() != MultNode)
304 return false;
305
306 // and it must be a multiplication.
307 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
308 return false;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000309
310 // MultLo amd MultHi must be the first and second output of MultNode
311 // respectively.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000312 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
313 return false;
314
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000315 // Transform this to a MADD only if ADDENode and ADDCNode are the only users
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000316 // of the values of MultNode, in which case MultNode will be removed in later
317 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000318 // If there exist users other than ADDENode or ADDCNode, this function returns
319 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000320 // instruction node rather than a pair of MULT and MADD instructions being
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000321 // produced.
322 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
323 return false;
324
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000325 SDValue Chain = CurDAG->getEntryNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000326 DebugLoc dl = ADDENode->getDebugLoc();
327
328 // create MipsMAdd(u) node
329 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MAddu : MipsISD::MAdd;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000330
Akira Hatanaka82099682011-12-19 19:52:25 +0000331 SDValue MAdd = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000332 MultNode->getOperand(0),// Factor 0
333 MultNode->getOperand(1),// Factor 1
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000334 ADDCNode->getOperand(1),// Lo0
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000335 ADDENode->getOperand(1));// Hi0
336
337 // create CopyFromReg nodes
338 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
339 MAdd);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000340 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000341 Mips::HI, MVT::i32,
342 CopyFromLo.getValue(2));
343
344 // replace uses of adde and addc here
345 if (!SDValue(ADDCNode, 0).use_empty())
346 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDCNode, 0), CopyFromLo);
347
348 if (!SDValue(ADDENode, 0).use_empty())
349 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDENode, 0), CopyFromHi);
350
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000351 return true;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000352}
353
354// SelectMsub -
355// Transforms a subgraph in CurDAG if the following pattern is found:
356// (addc Lo0, multLo), (sube Hi0, multHi),
357// where,
358// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000359// Lo0: initial value of Lo register
360// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000361// Return true if pattern matching was successful.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000362static bool SelectMsub(SDNode* SUBENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000363 // SUBENode's second operand must be a flag output of an SUBC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000364 // for the matching to be successful.
365 SDNode* SUBCNode = SUBENode->getOperand(2).getNode();
366
367 if (SUBCNode->getOpcode() != ISD::SUBC)
368 return false;
369
370 SDValue MultHi = SUBENode->getOperand(1);
371 SDValue MultLo = SUBCNode->getOperand(1);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000372 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000373 unsigned MultOpc = MultHi.getOpcode();
374
375 // MultHi and MultLo must be generated by the same node,
376 if (MultLo.getNode() != MultNode)
377 return false;
378
379 // and it must be a multiplication.
380 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
381 return false;
382
383 // MultLo amd MultHi must be the first and second output of MultNode
384 // respectively.
385 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
386 return false;
387
388 // Transform this to a MSUB only if SUBENode and SUBCNode are the only users
389 // of the values of MultNode, in which case MultNode will be removed in later
390 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000391 // If there exist users other than SUBENode or SUBCNode, this function returns
392 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000393 // instruction node rather than a pair of MULT and MSUB instructions being
394 // produced.
395 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
396 return false;
397
398 SDValue Chain = CurDAG->getEntryNode();
399 DebugLoc dl = SUBENode->getDebugLoc();
400
401 // create MipsSub(u) node
402 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MSubu : MipsISD::MSub;
403
Akira Hatanaka82099682011-12-19 19:52:25 +0000404 SDValue MSub = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000405 MultNode->getOperand(0),// Factor 0
406 MultNode->getOperand(1),// Factor 1
407 SUBCNode->getOperand(0),// Lo0
408 SUBENode->getOperand(0));// Hi0
409
410 // create CopyFromReg nodes
411 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
412 MSub);
413 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
414 Mips::HI, MVT::i32,
415 CopyFromLo.getValue(2));
416
417 // replace uses of sube and subc here
418 if (!SDValue(SUBCNode, 0).use_empty())
419 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBCNode, 0), CopyFromLo);
420
421 if (!SDValue(SUBENode, 0).use_empty())
422 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBENode, 0), CopyFromHi);
423
424 return true;
425}
426
427static SDValue PerformADDECombine(SDNode *N, SelectionDAG& DAG,
428 TargetLowering::DAGCombinerInfo &DCI,
429 const MipsSubtarget* Subtarget) {
430 if (DCI.isBeforeLegalize())
431 return SDValue();
432
Akira Hatanakae184fec2011-11-11 04:18:21 +0000433 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
434 SelectMadd(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000435 return SDValue(N, 0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000436
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000437 return SDValue();
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000438}
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000439
440static SDValue PerformSUBECombine(SDNode *N, SelectionDAG& DAG,
441 TargetLowering::DAGCombinerInfo &DCI,
442 const MipsSubtarget* Subtarget) {
443 if (DCI.isBeforeLegalize())
444 return SDValue();
445
Akira Hatanakae184fec2011-11-11 04:18:21 +0000446 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
447 SelectMsub(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000448 return SDValue(N, 0);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000449
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000450 return SDValue();
451}
452
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000453static SDValue PerformDivRemCombine(SDNode *N, SelectionDAG& DAG,
454 TargetLowering::DAGCombinerInfo &DCI,
455 const MipsSubtarget* Subtarget) {
456 if (DCI.isBeforeLegalizeOps())
457 return SDValue();
458
Akira Hatanakadda4a072011-10-03 21:06:13 +0000459 EVT Ty = N->getValueType(0);
Jia Liubb481f82012-02-28 07:46:26 +0000460 unsigned LO = (Ty == MVT::i32) ? Mips::LO : Mips::LO64;
461 unsigned HI = (Ty == MVT::i32) ? Mips::HI : Mips::HI64;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000462 unsigned opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem :
463 MipsISD::DivRemU;
464 DebugLoc dl = N->getDebugLoc();
465
466 SDValue DivRem = DAG.getNode(opc, dl, MVT::Glue,
467 N->getOperand(0), N->getOperand(1));
468 SDValue InChain = DAG.getEntryNode();
469 SDValue InGlue = DivRem;
470
471 // insert MFLO
472 if (N->hasAnyUseOfValue(0)) {
Akira Hatanakadda4a072011-10-03 21:06:13 +0000473 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, dl, LO, Ty,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000474 InGlue);
475 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
476 InChain = CopyFromLo.getValue(1);
477 InGlue = CopyFromLo.getValue(2);
478 }
479
480 // insert MFHI
481 if (N->hasAnyUseOfValue(1)) {
482 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, dl,
Akira Hatanakadda4a072011-10-03 21:06:13 +0000483 HI, Ty, InGlue);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000484 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
485 }
486
487 return SDValue();
488}
489
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000490static Mips::CondCode FPCondCCodeToFCC(ISD::CondCode CC) {
491 switch (CC) {
492 default: llvm_unreachable("Unknown fp condition code!");
493 case ISD::SETEQ:
494 case ISD::SETOEQ: return Mips::FCOND_OEQ;
495 case ISD::SETUNE: return Mips::FCOND_UNE;
496 case ISD::SETLT:
497 case ISD::SETOLT: return Mips::FCOND_OLT;
498 case ISD::SETGT:
499 case ISD::SETOGT: return Mips::FCOND_OGT;
500 case ISD::SETLE:
501 case ISD::SETOLE: return Mips::FCOND_OLE;
502 case ISD::SETGE:
503 case ISD::SETOGE: return Mips::FCOND_OGE;
504 case ISD::SETULT: return Mips::FCOND_ULT;
505 case ISD::SETULE: return Mips::FCOND_ULE;
506 case ISD::SETUGT: return Mips::FCOND_UGT;
507 case ISD::SETUGE: return Mips::FCOND_UGE;
508 case ISD::SETUO: return Mips::FCOND_UN;
509 case ISD::SETO: return Mips::FCOND_OR;
510 case ISD::SETNE:
511 case ISD::SETONE: return Mips::FCOND_ONE;
512 case ISD::SETUEQ: return Mips::FCOND_UEQ;
513 }
514}
515
516
517// Returns true if condition code has to be inverted.
518static bool InvertFPCondCode(Mips::CondCode CC) {
519 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
520 return false;
521
Akira Hatanaka82099682011-12-19 19:52:25 +0000522 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
523 "Illegal Condition Code");
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000524
Akira Hatanaka82099682011-12-19 19:52:25 +0000525 return true;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000526}
527
528// Creates and returns an FPCmp node from a setcc node.
529// Returns Op if setcc is not a floating point comparison.
530static SDValue CreateFPCmp(SelectionDAG& DAG, const SDValue& Op) {
531 // must be a SETCC node
532 if (Op.getOpcode() != ISD::SETCC)
533 return Op;
534
535 SDValue LHS = Op.getOperand(0);
536
537 if (!LHS.getValueType().isFloatingPoint())
538 return Op;
539
540 SDValue RHS = Op.getOperand(1);
541 DebugLoc dl = Op.getDebugLoc();
542
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000543 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
544 // node if necessary.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000545 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
546
547 return DAG.getNode(MipsISD::FPCmp, dl, MVT::Glue, LHS, RHS,
548 DAG.getConstant(FPCondCCodeToFCC(CC), MVT::i32));
549}
550
551// Creates and returns a CMovFPT/F node.
552static SDValue CreateCMovFP(SelectionDAG& DAG, SDValue Cond, SDValue True,
553 SDValue False, DebugLoc DL) {
554 bool invert = InvertFPCondCode((Mips::CondCode)
555 cast<ConstantSDNode>(Cond.getOperand(2))
556 ->getSExtValue());
557
558 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
559 True.getValueType(), True, False, Cond);
560}
561
562static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG& DAG,
563 TargetLowering::DAGCombinerInfo &DCI,
564 const MipsSubtarget* Subtarget) {
565 if (DCI.isBeforeLegalizeOps())
566 return SDValue();
567
568 SDValue Cond = CreateFPCmp(DAG, SDValue(N, 0));
569
570 if (Cond.getOpcode() != MipsISD::FPCmp)
571 return SDValue();
572
573 SDValue True = DAG.getConstant(1, MVT::i32);
574 SDValue False = DAG.getConstant(0, MVT::i32);
575
576 return CreateCMovFP(DAG, Cond, True, False, N->getDebugLoc());
577}
578
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000579static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG& DAG,
580 TargetLowering::DAGCombinerInfo &DCI,
581 const MipsSubtarget* Subtarget) {
582 if (DCI.isBeforeLegalizeOps())
583 return SDValue();
584
585 SDValue SetCC = N->getOperand(0);
586
587 if ((SetCC.getOpcode() != ISD::SETCC) ||
588 !SetCC.getOperand(0).getValueType().isInteger())
589 return SDValue();
590
591 SDValue False = N->getOperand(2);
592 EVT FalseTy = False.getValueType();
593
594 if (!FalseTy.isInteger())
595 return SDValue();
596
597 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(False);
598
599 if (!CN || CN->getZExtValue())
600 return SDValue();
601
602 const DebugLoc DL = N->getDebugLoc();
603 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
604 SDValue True = N->getOperand(1);
605
606 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
607 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
608
609 return DAG.getNode(ISD::SELECT, DL, FalseTy, SetCC, False, True);
610}
611
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000612static SDValue PerformANDCombine(SDNode *N, SelectionDAG& DAG,
613 TargetLowering::DAGCombinerInfo &DCI,
614 const MipsSubtarget* Subtarget) {
615 // Pattern match EXT.
616 // $dst = and ((sra or srl) $src , pos), (2**size - 1)
617 // => ext $dst, $src, size, pos
Akira Hatanaka56633442011-09-20 23:53:09 +0000618 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000619 return SDValue();
620
621 SDValue ShiftRight = N->getOperand(0), Mask = N->getOperand(1);
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000622 unsigned ShiftRightOpc = ShiftRight.getOpcode();
623
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000624 // Op's first operand must be a shift right.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000625 if (ShiftRightOpc != ISD::SRA && ShiftRightOpc != ISD::SRL)
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000626 return SDValue();
627
628 // The second operand of the shift must be an immediate.
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000629 ConstantSDNode *CN;
630 if (!(CN = dyn_cast<ConstantSDNode>(ShiftRight.getOperand(1))))
631 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000632
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000633 uint64_t Pos = CN->getZExtValue();
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000634 uint64_t SMPos, SMSize;
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000635
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000636 // Op's second operand must be a shifted mask.
637 if (!(CN = dyn_cast<ConstantSDNode>(Mask)) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000638 !IsShiftedMask(CN->getZExtValue(), SMPos, SMSize))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000639 return SDValue();
640
641 // Return if the shifted mask does not start at bit 0 or the sum of its size
642 // and Pos exceeds the word's size.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000643 EVT ValTy = N->getValueType(0);
644 if (SMPos != 0 || Pos + SMSize > ValTy.getSizeInBits())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000645 return SDValue();
646
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000647 return DAG.getNode(MipsISD::Ext, N->getDebugLoc(), ValTy,
Akira Hatanaka82099682011-12-19 19:52:25 +0000648 ShiftRight.getOperand(0), DAG.getConstant(Pos, MVT::i32),
Akira Hatanaka667645f2011-08-17 22:59:46 +0000649 DAG.getConstant(SMSize, MVT::i32));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000650}
Jia Liubb481f82012-02-28 07:46:26 +0000651
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000652static SDValue PerformORCombine(SDNode *N, SelectionDAG& DAG,
653 TargetLowering::DAGCombinerInfo &DCI,
654 const MipsSubtarget* Subtarget) {
655 // Pattern match INS.
656 // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1),
Jia Liubb481f82012-02-28 07:46:26 +0000657 // where mask1 = (2**size - 1) << pos, mask0 = ~mask1
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000658 // => ins $dst, $src, size, pos, $src1
Akira Hatanaka56633442011-09-20 23:53:09 +0000659 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000660 return SDValue();
661
662 SDValue And0 = N->getOperand(0), And1 = N->getOperand(1);
663 uint64_t SMPos0, SMSize0, SMPos1, SMSize1;
664 ConstantSDNode *CN;
665
666 // See if Op's first operand matches (and $src1 , mask0).
667 if (And0.getOpcode() != ISD::AND)
668 return SDValue();
669
670 if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000671 !IsShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000672 return SDValue();
673
674 // See if Op's second operand matches (and (shl $src, pos), mask1).
675 if (And1.getOpcode() != ISD::AND)
676 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000677
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000678 if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000679 !IsShiftedMask(CN->getZExtValue(), SMPos1, SMSize1))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000680 return SDValue();
681
682 // The shift masks must have the same position and size.
683 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
684 return SDValue();
685
686 SDValue Shl = And1.getOperand(0);
687 if (Shl.getOpcode() != ISD::SHL)
688 return SDValue();
689
690 if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1))))
691 return SDValue();
692
693 unsigned Shamt = CN->getZExtValue();
694
695 // Return if the shift amount and the first bit position of mask are not the
Jia Liubb481f82012-02-28 07:46:26 +0000696 // same.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000697 EVT ValTy = N->getValueType(0);
698 if ((Shamt != SMPos0) || (SMPos0 + SMSize0 > ValTy.getSizeInBits()))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000699 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000700
Akira Hatanaka82099682011-12-19 19:52:25 +0000701 return DAG.getNode(MipsISD::Ins, N->getDebugLoc(), ValTy, Shl.getOperand(0),
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000702 DAG.getConstant(SMPos0, MVT::i32),
Akira Hatanaka82099682011-12-19 19:52:25 +0000703 DAG.getConstant(SMSize0, MVT::i32), And0.getOperand(0));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000704}
Jia Liubb481f82012-02-28 07:46:26 +0000705
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000706SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000707 const {
708 SelectionDAG &DAG = DCI.DAG;
709 unsigned opc = N->getOpcode();
710
711 switch (opc) {
712 default: break;
713 case ISD::ADDE:
714 return PerformADDECombine(N, DAG, DCI, Subtarget);
715 case ISD::SUBE:
716 return PerformSUBECombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000717 case ISD::SDIVREM:
718 case ISD::UDIVREM:
719 return PerformDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000720 case ISD::SETCC:
721 return PerformSETCCCombine(N, DAG, DCI, Subtarget);
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000722 case ISD::SELECT:
723 return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000724 case ISD::AND:
725 return PerformANDCombine(N, DAG, DCI, Subtarget);
726 case ISD::OR:
727 return PerformORCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000728 }
729
730 return SDValue();
731}
732
Dan Gohman475871a2008-07-27 21:46:04 +0000733SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000734LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000735{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000736 switch (Op.getOpcode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000737 {
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000738 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000739 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
740 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000741 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000742 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000743 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
744 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000745 case ISD::SELECT: return LowerSELECT(Op, DAG);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000746 case ISD::VASTART: return LowerVASTART(Op, DAG);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +0000747 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Akira Hatanaka2e591472011-06-02 00:24:44 +0000748 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Akira Hatanakadb548262011-07-19 23:30:50 +0000749 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG);
Eli Friedman14648462011-07-27 22:21:52 +0000750 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000751 }
Dan Gohman475871a2008-07-27 21:46:04 +0000752 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000753}
754
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000755//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000756// Lower helper functions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000757//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000758
759// AddLiveIn - This helper function adds the specified physical register to the
760// MachineFunction as a live in value. It also creates a corresponding
761// virtual register for it.
762static unsigned
Craig Topper44d23822012-02-22 05:59:10 +0000763AddLiveIn(MachineFunction &MF, unsigned PReg, const TargetRegisterClass *RC)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000764{
765 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +0000766 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
767 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000768 return VReg;
769}
770
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000771// Get fp branch code (not opcode) from condition code.
772static Mips::FPBranchCode GetFPBranchCodeFromCond(Mips::CondCode CC) {
773 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
774 return Mips::BRANCH_T;
775
Akira Hatanaka82099682011-12-19 19:52:25 +0000776 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
777 "Invalid CondCode.");
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000778
Akira Hatanaka82099682011-12-19 19:52:25 +0000779 return Mips::BRANCH_F;
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000780}
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000781
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000782/*
Akira Hatanaka14487d42011-06-07 19:28:39 +0000783static MachineBasicBlock* ExpandCondMov(MachineInstr *MI, MachineBasicBlock *BB,
784 DebugLoc dl,
785 const MipsSubtarget* Subtarget,
786 const TargetInstrInfo *TII,
787 bool isFPCmp, unsigned Opc) {
788 // There is no need to expand CMov instructions if target has
789 // conditional moves.
790 if (Subtarget->hasCondMov())
791 return BB;
792
793 // To "insert" a SELECT_CC instruction, we actually have to insert the
794 // diamond control-flow pattern. The incoming instruction knows the
795 // destination vreg to set, the condition code register to branch on, the
796 // true/false values to select between, and a branch opcode to use.
797 const BasicBlock *LLVM_BB = BB->getBasicBlock();
798 MachineFunction::iterator It = BB;
799 ++It;
800
801 // thisMBB:
802 // ...
803 // TrueVal = ...
804 // setcc r1, r2, r3
805 // bNE r1, r0, copy1MBB
806 // fallthrough --> copy0MBB
807 MachineBasicBlock *thisMBB = BB;
808 MachineFunction *F = BB->getParent();
809 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
810 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
811 F->insert(It, copy0MBB);
812 F->insert(It, sinkMBB);
813
814 // Transfer the remainder of BB and its successor edges to sinkMBB.
815 sinkMBB->splice(sinkMBB->begin(), BB,
816 llvm::next(MachineBasicBlock::iterator(MI)),
817 BB->end());
818 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
819
820 // Next, add the true and fallthrough blocks as its successors.
821 BB->addSuccessor(copy0MBB);
822 BB->addSuccessor(sinkMBB);
823
824 // Emit the right instruction according to the type of the operands compared
825 if (isFPCmp)
826 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
827 else
828 BuildMI(BB, dl, TII->get(Opc)).addReg(MI->getOperand(2).getReg())
829 .addReg(Mips::ZERO).addMBB(sinkMBB);
830
831 // copy0MBB:
832 // %FalseValue = ...
833 // # fallthrough to sinkMBB
834 BB = copy0MBB;
835
836 // Update machine-CFG edges
837 BB->addSuccessor(sinkMBB);
838
839 // sinkMBB:
840 // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ]
841 // ...
842 BB = sinkMBB;
843
844 if (isFPCmp)
845 BuildMI(*BB, BB->begin(), dl,
846 TII->get(Mips::PHI), MI->getOperand(0).getReg())
847 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB)
848 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
849 else
850 BuildMI(*BB, BB->begin(), dl,
851 TII->get(Mips::PHI), MI->getOperand(0).getReg())
852 .addReg(MI->getOperand(3).getReg()).addMBB(thisMBB)
853 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
854
855 MI->eraseFromParent(); // The pseudo instruction is gone now.
856 return BB;
857}
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000858*/
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000859MachineBasicBlock *
860MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000861 MachineBasicBlock *BB) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000862 switch (MI->getOpcode()) {
Craig Topperbc219812012-02-07 02:50:20 +0000863 default: llvm_unreachable("Unexpected instr type to insert");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000864 case Mips::ATOMIC_LOAD_ADD_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000865 case Mips::ATOMIC_LOAD_ADD_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000866 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
867 case Mips::ATOMIC_LOAD_ADD_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000868 case Mips::ATOMIC_LOAD_ADD_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000869 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
870 case Mips::ATOMIC_LOAD_ADD_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000871 case Mips::ATOMIC_LOAD_ADD_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000872 return EmitAtomicBinary(MI, BB, 4, Mips::ADDu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000873 case Mips::ATOMIC_LOAD_ADD_I64:
874 case Mips::ATOMIC_LOAD_ADD_I64_P8:
875 return EmitAtomicBinary(MI, BB, 8, Mips::DADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000876
877 case Mips::ATOMIC_LOAD_AND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000878 case Mips::ATOMIC_LOAD_AND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000879 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
880 case Mips::ATOMIC_LOAD_AND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000881 case Mips::ATOMIC_LOAD_AND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000882 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
883 case Mips::ATOMIC_LOAD_AND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000884 case Mips::ATOMIC_LOAD_AND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000885 return EmitAtomicBinary(MI, BB, 4, Mips::AND);
Akira Hatanaka59068062011-11-11 04:14:30 +0000886 case Mips::ATOMIC_LOAD_AND_I64:
887 case Mips::ATOMIC_LOAD_AND_I64_P8:
Akira Hatanaka73866122011-11-12 02:38:12 +0000888 return EmitAtomicBinary(MI, BB, 8, Mips::AND64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000889
890 case Mips::ATOMIC_LOAD_OR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000891 case Mips::ATOMIC_LOAD_OR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000892 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
893 case Mips::ATOMIC_LOAD_OR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000894 case Mips::ATOMIC_LOAD_OR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000895 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
896 case Mips::ATOMIC_LOAD_OR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000897 case Mips::ATOMIC_LOAD_OR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000898 return EmitAtomicBinary(MI, BB, 4, Mips::OR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000899 case Mips::ATOMIC_LOAD_OR_I64:
900 case Mips::ATOMIC_LOAD_OR_I64_P8:
901 return EmitAtomicBinary(MI, BB, 8, Mips::OR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000902
903 case Mips::ATOMIC_LOAD_XOR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000904 case Mips::ATOMIC_LOAD_XOR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000905 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
906 case Mips::ATOMIC_LOAD_XOR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000907 case Mips::ATOMIC_LOAD_XOR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000908 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
909 case Mips::ATOMIC_LOAD_XOR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000910 case Mips::ATOMIC_LOAD_XOR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000911 return EmitAtomicBinary(MI, BB, 4, Mips::XOR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000912 case Mips::ATOMIC_LOAD_XOR_I64:
913 case Mips::ATOMIC_LOAD_XOR_I64_P8:
914 return EmitAtomicBinary(MI, BB, 8, Mips::XOR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000915
916 case Mips::ATOMIC_LOAD_NAND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000917 case Mips::ATOMIC_LOAD_NAND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000918 return EmitAtomicBinaryPartword(MI, BB, 1, 0, true);
919 case Mips::ATOMIC_LOAD_NAND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000920 case Mips::ATOMIC_LOAD_NAND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000921 return EmitAtomicBinaryPartword(MI, BB, 2, 0, true);
922 case Mips::ATOMIC_LOAD_NAND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000923 case Mips::ATOMIC_LOAD_NAND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000924 return EmitAtomicBinary(MI, BB, 4, 0, true);
Akira Hatanaka59068062011-11-11 04:14:30 +0000925 case Mips::ATOMIC_LOAD_NAND_I64:
926 case Mips::ATOMIC_LOAD_NAND_I64_P8:
927 return EmitAtomicBinary(MI, BB, 8, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000928
929 case Mips::ATOMIC_LOAD_SUB_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000930 case Mips::ATOMIC_LOAD_SUB_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000931 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
932 case Mips::ATOMIC_LOAD_SUB_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000933 case Mips::ATOMIC_LOAD_SUB_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000934 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
935 case Mips::ATOMIC_LOAD_SUB_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000936 case Mips::ATOMIC_LOAD_SUB_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000937 return EmitAtomicBinary(MI, BB, 4, Mips::SUBu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000938 case Mips::ATOMIC_LOAD_SUB_I64:
939 case Mips::ATOMIC_LOAD_SUB_I64_P8:
940 return EmitAtomicBinary(MI, BB, 8, Mips::DSUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000941
942 case Mips::ATOMIC_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000943 case Mips::ATOMIC_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000944 return EmitAtomicBinaryPartword(MI, BB, 1, 0);
945 case Mips::ATOMIC_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000946 case Mips::ATOMIC_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000947 return EmitAtomicBinaryPartword(MI, BB, 2, 0);
948 case Mips::ATOMIC_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000949 case Mips::ATOMIC_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000950 return EmitAtomicBinary(MI, BB, 4, 0);
Akira Hatanaka59068062011-11-11 04:14:30 +0000951 case Mips::ATOMIC_SWAP_I64:
952 case Mips::ATOMIC_SWAP_I64_P8:
953 return EmitAtomicBinary(MI, BB, 8, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000954
955 case Mips::ATOMIC_CMP_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000956 case Mips::ATOMIC_CMP_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000957 return EmitAtomicCmpSwapPartword(MI, BB, 1);
958 case Mips::ATOMIC_CMP_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000959 case Mips::ATOMIC_CMP_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000960 return EmitAtomicCmpSwapPartword(MI, BB, 2);
961 case Mips::ATOMIC_CMP_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000962 case Mips::ATOMIC_CMP_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000963 return EmitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka59068062011-11-11 04:14:30 +0000964 case Mips::ATOMIC_CMP_SWAP_I64:
965 case Mips::ATOMIC_CMP_SWAP_I64_P8:
966 return EmitAtomicCmpSwap(MI, BB, 8);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000967 }
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000968}
969
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000970// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
971// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
972MachineBasicBlock *
973MipsTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher471e4222011-06-08 23:55:35 +0000974 unsigned Size, unsigned BinOpcode,
Akira Hatanaka0f843822011-06-07 18:58:42 +0000975 bool Nand) const {
Akira Hatanaka59068062011-11-11 04:14:30 +0000976 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicBinary.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000977
978 MachineFunction *MF = BB->getParent();
979 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +0000980 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000981 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
982 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +0000983 unsigned LL, SC, AND, NOR, ZERO, BEQ;
984
985 if (Size == 4) {
986 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
987 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
988 AND = Mips::AND;
989 NOR = Mips::NOR;
990 ZERO = Mips::ZERO;
991 BEQ = Mips::BEQ;
992 }
993 else {
994 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
995 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
996 AND = Mips::AND64;
997 NOR = Mips::NOR64;
998 ZERO = Mips::ZERO_64;
999 BEQ = Mips::BEQ64;
1000 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001001
Akira Hatanaka4061da12011-07-19 20:11:17 +00001002 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001003 unsigned Ptr = MI->getOperand(1).getReg();
1004 unsigned Incr = MI->getOperand(2).getReg();
1005
Akira Hatanaka4061da12011-07-19 20:11:17 +00001006 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1007 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1008 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001009
1010 // insert new blocks after the current block
1011 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1012 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1013 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1014 MachineFunction::iterator It = BB;
1015 ++It;
1016 MF->insert(It, loopMBB);
1017 MF->insert(It, exitMBB);
1018
1019 // Transfer the remainder of BB and its successor edges to exitMBB.
1020 exitMBB->splice(exitMBB->begin(), BB,
1021 llvm::next(MachineBasicBlock::iterator(MI)),
1022 BB->end());
1023 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1024
1025 // thisMBB:
1026 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001027 // fallthrough --> loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001028 BB->addSuccessor(loopMBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001029 loopMBB->addSuccessor(loopMBB);
1030 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001031
1032 // loopMBB:
1033 // ll oldval, 0(ptr)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001034 // <binop> storeval, oldval, incr
1035 // sc success, storeval, 0(ptr)
1036 // beq success, $0, loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001037 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001038 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001039 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001040 // and andres, oldval, incr
1041 // nor storeval, $0, andres
Akira Hatanaka59068062011-11-11 04:14:30 +00001042 BuildMI(BB, dl, TII->get(AND), AndRes).addReg(OldVal).addReg(Incr);
1043 BuildMI(BB, dl, TII->get(NOR), StoreVal).addReg(ZERO).addReg(AndRes);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001044 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001045 // <binop> storeval, oldval, incr
1046 BuildMI(BB, dl, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001047 } else {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001048 StoreVal = Incr;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001049 }
Akira Hatanaka59068062011-11-11 04:14:30 +00001050 BuildMI(BB, dl, TII->get(SC), Success).addReg(StoreVal).addReg(Ptr).addImm(0);
1051 BuildMI(BB, dl, TII->get(BEQ)).addReg(Success).addReg(ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001052
1053 MI->eraseFromParent(); // The instruction is gone now.
1054
Akira Hatanaka939ece12011-07-19 03:42:13 +00001055 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001056}
1057
1058MachineBasicBlock *
1059MipsTargetLowering::EmitAtomicBinaryPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001060 MachineBasicBlock *BB,
1061 unsigned Size, unsigned BinOpcode,
1062 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001063 assert((Size == 1 || Size == 2) &&
1064 "Unsupported size for EmitAtomicBinaryPartial.");
1065
1066 MachineFunction *MF = BB->getParent();
1067 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1068 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1069 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1070 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001071 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1072 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001073
1074 unsigned Dest = MI->getOperand(0).getReg();
1075 unsigned Ptr = MI->getOperand(1).getReg();
1076 unsigned Incr = MI->getOperand(2).getReg();
1077
Akira Hatanaka4061da12011-07-19 20:11:17 +00001078 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1079 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001080 unsigned Mask = RegInfo.createVirtualRegister(RC);
1081 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001082 unsigned NewVal = RegInfo.createVirtualRegister(RC);
1083 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001084 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001085 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1086 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1087 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1088 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1089 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001090 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001091 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1092 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1093 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1094 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1095 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001096
1097 // insert new blocks after the current block
1098 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1099 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001100 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001101 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1102 MachineFunction::iterator It = BB;
1103 ++It;
1104 MF->insert(It, loopMBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001105 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001106 MF->insert(It, exitMBB);
1107
1108 // Transfer the remainder of BB and its successor edges to exitMBB.
1109 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001110 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001111 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1112
Akira Hatanaka81b44112011-07-19 17:09:53 +00001113 BB->addSuccessor(loopMBB);
1114 loopMBB->addSuccessor(loopMBB);
1115 loopMBB->addSuccessor(sinkMBB);
1116 sinkMBB->addSuccessor(exitMBB);
1117
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001118 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001119 // addiu masklsb2,$0,-4 # 0xfffffffc
1120 // and alignedaddr,ptr,masklsb2
1121 // andi ptrlsb2,ptr,3
1122 // sll shiftamt,ptrlsb2,3
1123 // ori maskupper,$0,255 # 0xff
1124 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001125 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001126 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001127
1128 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001129 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1130 .addReg(Mips::ZERO).addImm(-4);
1131 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1132 .addReg(Ptr).addReg(MaskLSB2);
1133 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1134 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1135 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1136 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001137 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1138 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001139 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001140 BuildMI(BB, dl, TII->get(Mips::SLLV), Incr2).addReg(ShiftAmt).addReg(Incr);
Bruno Cardoso Lopescada2d02011-05-31 20:25:26 +00001141
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001142 // atomic.load.binop
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001143 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001144 // ll oldval,0(alignedaddr)
1145 // binop binopres,oldval,incr2
1146 // and newval,binopres,mask
1147 // and maskedoldval0,oldval,mask2
1148 // or storeval,maskedoldval0,newval
1149 // sc success,storeval,0(alignedaddr)
1150 // beq success,$0,loopMBB
1151
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001152 // atomic.swap
1153 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001154 // ll oldval,0(alignedaddr)
Akira Hatanaka70564a92011-07-19 18:14:26 +00001155 // and newval,incr2,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001156 // and maskedoldval0,oldval,mask2
1157 // or storeval,maskedoldval0,newval
1158 // sc success,storeval,0(alignedaddr)
1159 // beq success,$0,loopMBB
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001160
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001161 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001162 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001163 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001164 // and andres, oldval, incr2
1165 // nor binopres, $0, andres
1166 // and newval, binopres, mask
1167 BuildMI(BB, dl, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
1168 BuildMI(BB, dl, TII->get(Mips::NOR), BinOpRes)
1169 .addReg(Mips::ZERO).addReg(AndRes);
1170 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001171 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001172 // <binop> binopres, oldval, incr2
1173 // and newval, binopres, mask
1174 BuildMI(BB, dl, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
1175 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001176 } else {// atomic.swap
Akira Hatanaka4061da12011-07-19 20:11:17 +00001177 // and newval, incr2, mask
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001178 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001179 }
Jia Liubb481f82012-02-28 07:46:26 +00001180
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001181 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001182 .addReg(OldVal).addReg(Mask2);
1183 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001184 .addReg(MaskedOldVal0).addReg(NewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001185 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001186 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001187 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001188 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001189
Akira Hatanaka939ece12011-07-19 03:42:13 +00001190 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001191 // and maskedoldval1,oldval,mask
1192 // srl srlres,maskedoldval1,shiftamt
1193 // sll sllres,srlres,24
1194 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001195 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001196 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001197
Akira Hatanaka4061da12011-07-19 20:11:17 +00001198 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1199 .addReg(OldVal).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001200 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1201 .addReg(ShiftAmt).addReg(MaskedOldVal1);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001202 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1203 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001204 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001205 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001206
1207 MI->eraseFromParent(); // The instruction is gone now.
1208
Akira Hatanaka939ece12011-07-19 03:42:13 +00001209 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001210}
1211
1212MachineBasicBlock *
1213MipsTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001214 MachineBasicBlock *BB,
1215 unsigned Size) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001216 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicCmpSwap.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001217
1218 MachineFunction *MF = BB->getParent();
1219 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001220 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001221 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1222 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001223 unsigned LL, SC, ZERO, BNE, BEQ;
1224
1225 if (Size == 4) {
1226 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1227 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1228 ZERO = Mips::ZERO;
1229 BNE = Mips::BNE;
1230 BEQ = Mips::BEQ;
1231 }
1232 else {
1233 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1234 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1235 ZERO = Mips::ZERO_64;
1236 BNE = Mips::BNE64;
1237 BEQ = Mips::BEQ64;
1238 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001239
1240 unsigned Dest = MI->getOperand(0).getReg();
1241 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001242 unsigned OldVal = MI->getOperand(2).getReg();
1243 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001244
Akira Hatanaka4061da12011-07-19 20:11:17 +00001245 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001246
1247 // insert new blocks after the current block
1248 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1249 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1250 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1251 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1252 MachineFunction::iterator It = BB;
1253 ++It;
1254 MF->insert(It, loop1MBB);
1255 MF->insert(It, loop2MBB);
1256 MF->insert(It, exitMBB);
1257
1258 // Transfer the remainder of BB and its successor edges to exitMBB.
1259 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001260 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001261 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1262
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001263 // thisMBB:
1264 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001265 // fallthrough --> loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001266 BB->addSuccessor(loop1MBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001267 loop1MBB->addSuccessor(exitMBB);
1268 loop1MBB->addSuccessor(loop2MBB);
1269 loop2MBB->addSuccessor(loop1MBB);
1270 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001271
1272 // loop1MBB:
1273 // ll dest, 0(ptr)
1274 // bne dest, oldval, exitMBB
1275 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001276 BuildMI(BB, dl, TII->get(LL), Dest).addReg(Ptr).addImm(0);
1277 BuildMI(BB, dl, TII->get(BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001278 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001279
1280 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001281 // sc success, newval, 0(ptr)
1282 // beq success, $0, loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001283 BB = loop2MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001284 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001285 .addReg(NewVal).addReg(Ptr).addImm(0);
Akira Hatanaka59068062011-11-11 04:14:30 +00001286 BuildMI(BB, dl, TII->get(BEQ))
1287 .addReg(Success).addReg(ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001288
1289 MI->eraseFromParent(); // The instruction is gone now.
1290
Akira Hatanaka939ece12011-07-19 03:42:13 +00001291 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001292}
1293
1294MachineBasicBlock *
1295MipsTargetLowering::EmitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001296 MachineBasicBlock *BB,
1297 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001298 assert((Size == 1 || Size == 2) &&
1299 "Unsupported size for EmitAtomicCmpSwapPartial.");
1300
1301 MachineFunction *MF = BB->getParent();
1302 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1303 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1304 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1305 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001306 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1307 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001308
1309 unsigned Dest = MI->getOperand(0).getReg();
1310 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001311 unsigned CmpVal = MI->getOperand(2).getReg();
1312 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001313
Akira Hatanaka4061da12011-07-19 20:11:17 +00001314 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1315 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001316 unsigned Mask = RegInfo.createVirtualRegister(RC);
1317 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001318 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1319 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1320 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1321 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1322 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1323 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1324 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1325 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1326 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1327 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1328 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1329 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1330 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1331 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001332
1333 // insert new blocks after the current block
1334 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1335 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1336 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001337 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001338 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1339 MachineFunction::iterator It = BB;
1340 ++It;
1341 MF->insert(It, loop1MBB);
1342 MF->insert(It, loop2MBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001343 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001344 MF->insert(It, exitMBB);
1345
1346 // Transfer the remainder of BB and its successor edges to exitMBB.
1347 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001348 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001349 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1350
Akira Hatanaka81b44112011-07-19 17:09:53 +00001351 BB->addSuccessor(loop1MBB);
1352 loop1MBB->addSuccessor(sinkMBB);
1353 loop1MBB->addSuccessor(loop2MBB);
1354 loop2MBB->addSuccessor(loop1MBB);
1355 loop2MBB->addSuccessor(sinkMBB);
1356 sinkMBB->addSuccessor(exitMBB);
1357
Akira Hatanaka70564a92011-07-19 18:14:26 +00001358 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001359 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001360 // addiu masklsb2,$0,-4 # 0xfffffffc
1361 // and alignedaddr,ptr,masklsb2
1362 // andi ptrlsb2,ptr,3
1363 // sll shiftamt,ptrlsb2,3
1364 // ori maskupper,$0,255 # 0xff
1365 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001366 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001367 // andi maskedcmpval,cmpval,255
1368 // sll shiftedcmpval,maskedcmpval,shiftamt
1369 // andi maskednewval,newval,255
1370 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001371 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001372 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1373 .addReg(Mips::ZERO).addImm(-4);
1374 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1375 .addReg(Ptr).addReg(MaskLSB2);
1376 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1377 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1378 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1379 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001380 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1381 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001382 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001383 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedCmpVal)
1384 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001385 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedCmpVal)
1386 .addReg(ShiftAmt).addReg(MaskedCmpVal);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001387 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedNewVal)
1388 .addReg(NewVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001389 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedNewVal)
1390 .addReg(ShiftAmt).addReg(MaskedNewVal);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001391
1392 // loop1MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001393 // ll oldval,0(alginedaddr)
1394 // and maskedoldval0,oldval,mask
1395 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001396 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001397 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001398 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
1399 .addReg(OldVal).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001400 BuildMI(BB, dl, TII->get(Mips::BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001401 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001402
1403 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001404 // and maskedoldval1,oldval,mask2
1405 // or storeval,maskedoldval1,shiftednewval
1406 // sc success,storeval,0(alignedaddr)
1407 // beq success,$0,loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001408 BB = loop2MBB;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001409 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1410 .addReg(OldVal).addReg(Mask2);
1411 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
1412 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001413 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001414 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001415 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001416 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001417
Akira Hatanaka939ece12011-07-19 03:42:13 +00001418 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001419 // srl srlres,maskedoldval0,shiftamt
1420 // sll sllres,srlres,24
1421 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001422 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001423 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001424
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001425 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1426 .addReg(ShiftAmt).addReg(MaskedOldVal0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001427 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1428 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001429 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001430 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001431
1432 MI->eraseFromParent(); // The instruction is gone now.
1433
Akira Hatanaka939ece12011-07-19 03:42:13 +00001434 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001435}
1436
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001437//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001438// Misc Lower Operation implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001439//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +00001440SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001441LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001442{
Akira Hatanaka21afc632011-06-21 00:40:49 +00001443 MachineFunction &MF = DAG.getMachineFunction();
1444 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001445 unsigned SP = IsN64 ? Mips::SP_64 : Mips::SP;
Akira Hatanaka21afc632011-06-21 00:40:49 +00001446
1447 assert(getTargetMachine().getFrameLowering()->getStackAlignment() >=
Akira Hatanaka053546c2011-05-25 02:20:00 +00001448 cast<ConstantSDNode>(Op.getOperand(2).getNode())->getZExtValue() &&
1449 "Cannot lower if the alignment of the allocated space is larger than \
1450 that of the stack.");
1451
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001452 SDValue Chain = Op.getOperand(0);
1453 SDValue Size = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +00001454 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001455
1456 // Get a reference from Mips stack pointer
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001457 SDValue StackPointer = DAG.getCopyFromReg(Chain, dl, SP, getPointerTy());
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001458
1459 // Subtract the dynamic size from the actual stack size to
1460 // obtain the new stack size.
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001461 SDValue Sub = DAG.getNode(ISD::SUB, dl, getPointerTy(), StackPointer, Size);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001462
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001463 // The Sub result contains the new stack start address, so it
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001464 // must be placed in the stack pointer register.
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001465 Chain = DAG.getCopyToReg(StackPointer.getValue(1), dl, SP, Sub, SDValue());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001466
1467 // This node always has two return values: a new stack pointer
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001468 // value and a chain
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001469 SDVTList VTLs = DAG.getVTList(getPointerTy(), MVT::Other);
Akira Hatanaka21afc632011-06-21 00:40:49 +00001470 SDValue Ptr = DAG.getFrameIndex(MipsFI->getDynAllocFI(), getPointerTy());
1471 SDValue Ops[] = { Chain, Ptr, Chain.getValue(1) };
1472
1473 return DAG.getNode(MipsISD::DynAlloc, dl, VTLs, Ops, 3);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001474}
1475
1476SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001477LowerBRCOND(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001478{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001479 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001480 // the block to branch to if the condition is true.
1481 SDValue Chain = Op.getOperand(0);
1482 SDValue Dest = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +00001483 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001484
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001485 SDValue CondRes = CreateFPCmp(DAG, Op.getOperand(1));
1486
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001487 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001488 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +00001489 return Op;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001490
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +00001491 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001492 Mips::CondCode CC =
1493 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001494 SDValue BrCode = DAG.getConstant(GetFPBranchCodeFromCond(CC), MVT::i32);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001495
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001496 return DAG.getNode(MipsISD::FPBrcond, dl, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001497 Dest, CondRes);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001498}
1499
1500SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001501LowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001502{
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001503 SDValue Cond = CreateFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001504
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001505 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001506 if (Cond.getOpcode() != MipsISD::FPCmp)
1507 return Op;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001508
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001509 return CreateCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
1510 Op.getDebugLoc());
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001511}
1512
Dan Gohmand858e902010-04-17 15:26:15 +00001513SDValue MipsTargetLowering::LowerGlobalAddress(SDValue Op,
1514 SelectionDAG &DAG) const {
Dale Johannesende064702009-02-06 21:50:26 +00001515 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001516 DebugLoc dl = Op.getDebugLoc();
Jia Liubb481f82012-02-28 07:46:26 +00001517 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001518
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001519 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Chris Lattnere3736f82009-08-13 05:41:27 +00001520 SDVTList VTs = DAG.getVTList(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001521
Chris Lattnerb71b9092009-08-13 06:28:06 +00001522 MipsTargetObjectFile &TLOF = (MipsTargetObjectFile&)getObjFileLowering();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001523
Chris Lattnere3736f82009-08-13 05:41:27 +00001524 // %gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001525 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
1526 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001527 MipsII::MO_GPREL);
Chris Lattnere3736f82009-08-13 05:41:27 +00001528 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, dl, VTs, &GA, 1);
1529 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001530 return DAG.getNode(ISD::ADD, dl, MVT::i32, GOT, GPRelNode);
Chris Lattnere3736f82009-08-13 05:41:27 +00001531 }
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001532 // %hi/%lo relocation
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001533 SDValue GAHi = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1534 MipsII::MO_ABS_HI);
1535 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1536 MipsII::MO_ABS_LO);
1537 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, VTs, &GAHi, 1);
1538 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GALo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001539 return DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001540 }
1541
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001542 EVT ValTy = Op.getValueType();
1543 bool HasGotOfst = (GV->hasInternalLinkage() ||
1544 (GV->hasLocalLinkage() && !isa<Function>(GV)));
1545 unsigned GotFlag = IsN64 ?
1546 (HasGotOfst ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT_DISP) :
Bruno Cardoso Lopese3d35722011-12-07 00:28:57 +00001547 (HasGotOfst ? MipsII::MO_GOT : MipsII::MO_GOT16);
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001548 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, ValTy, 0, GotFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001549 GA = DAG.getNode(MipsISD::Wrapper, dl, ValTy, GetGlobalReg(DAG, ValTy), GA);
Akira Hatanaka82099682011-12-19 19:52:25 +00001550 SDValue ResNode = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), GA,
1551 MachinePointerInfo(), false, false, false, 0);
Akira Hatanaka0f843822011-06-07 18:58:42 +00001552 // On functions and global targets not internal linked only
1553 // a load from got/GP is necessary for PIC to work.
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001554 if (!HasGotOfst)
Akira Hatanaka0f843822011-06-07 18:58:42 +00001555 return ResNode;
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001556 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, ValTy, 0,
1557 IsN64 ? MipsII::MO_GOT_OFST :
1558 MipsII::MO_ABS_LO);
1559 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, GALo);
1560 return DAG.getNode(ISD::ADD, dl, ValTy, ResNode, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001561}
1562
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001563SDValue MipsTargetLowering::LowerBlockAddress(SDValue Op,
1564 SelectionDAG &DAG) const {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001565 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
1566 // FIXME there isn't actually debug info here
1567 DebugLoc dl = Op.getDebugLoc();
1568
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001569 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001570 // %hi/%lo relocation
Akira Hatanaka82099682011-12-19 19:52:25 +00001571 SDValue BAHi = DAG.getBlockAddress(BA, MVT::i32, true, MipsII::MO_ABS_HI);
1572 SDValue BALo = DAG.getBlockAddress(BA, MVT::i32, true, MipsII::MO_ABS_LO);
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001573 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, MVT::i32, BAHi);
1574 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, BALo);
1575 return DAG.getNode(ISD::ADD, dl, MVT::i32, Hi, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001576 }
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001577
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001578 EVT ValTy = Op.getValueType();
1579 unsigned GOTFlag = IsN64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1580 unsigned OFSTFlag = IsN64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
1581 SDValue BAGOTOffset = DAG.getBlockAddress(BA, ValTy, true, GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001582 BAGOTOffset = DAG.getNode(MipsISD::Wrapper, dl, ValTy,
1583 GetGlobalReg(DAG, ValTy), BAGOTOffset);
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001584 SDValue BALOOffset = DAG.getBlockAddress(BA, ValTy, true, OFSTFlag);
Akira Hatanaka82099682011-12-19 19:52:25 +00001585 SDValue Load = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), BAGOTOffset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001586 MachinePointerInfo(), false, false, false, 0);
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001587 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, BALOOffset);
1588 return DAG.getNode(ISD::ADD, dl, ValTy, Load, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001589}
1590
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001591SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001592LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001593{
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001594 // If the relocation model is PIC, use the General Dynamic TLS Model or
1595 // Local Dynamic TLS model, otherwise use the Initial Exec or
1596 // Local Exec TLS Model.
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001597
1598 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1599 DebugLoc dl = GA->getDebugLoc();
1600 const GlobalValue *GV = GA->getGlobal();
1601 EVT PtrVT = getPointerTy();
1602
1603 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
1604 // General Dynamic TLS Model
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001605 bool LocalDynamic = GV->hasInternalLinkage();
1606 unsigned Flag = LocalDynamic ? MipsII::MO_TLSLDM :MipsII::MO_TLSGD;
1607 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, Flag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001608 SDValue Argument = DAG.getNode(MipsISD::Wrapper, dl, PtrVT,
1609 GetGlobalReg(DAG, PtrVT), TGA);
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001610 unsigned PtrSize = PtrVT.getSizeInBits();
1611 IntegerType *PtrTy = Type::getIntNTy(*DAG.getContext(), PtrSize);
1612
Benjamin Kramer5eccf672011-12-11 12:21:34 +00001613 SDValue TlsGetAddr = DAG.getExternalSymbol("__tls_get_addr", PtrVT);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001614
1615 ArgListTy Args;
1616 ArgListEntry Entry;
1617 Entry.Node = Argument;
Akira Hatanakaca074792011-12-08 20:34:32 +00001618 Entry.Ty = PtrTy;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001619 Args.push_back(Entry);
Jia Liubb481f82012-02-28 07:46:26 +00001620
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001621 std::pair<SDValue, SDValue> CallResult =
Akira Hatanakaca074792011-12-08 20:34:32 +00001622 LowerCallTo(DAG.getEntryNode(), PtrTy,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001623 false, false, false, false, 0, CallingConv::C,
1624 /*isTailCall=*/false, /*doesNotRet=*/false,
1625 /*isReturnValueUsed=*/true,
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001626 TlsGetAddr, Args, DAG, dl);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001627
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001628 SDValue Ret = CallResult.first;
1629
1630 if (!LocalDynamic)
1631 return Ret;
1632
1633 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1634 MipsII::MO_DTPREL_HI);
1635 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
1636 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1637 MipsII::MO_DTPREL_LO);
1638 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
1639 SDValue Add = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Ret);
1640 return DAG.getNode(ISD::ADD, dl, PtrVT, Add, Lo);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001641 }
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001642
1643 SDValue Offset;
1644 if (GV->isDeclaration()) {
1645 // Initial Exec TLS Model
Akira Hatanakaca074792011-12-08 20:34:32 +00001646 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001647 MipsII::MO_GOTTPREL);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001648 TGA = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, GetGlobalReg(DAG, PtrVT),
1649 TGA);
Akira Hatanakaca074792011-12-08 20:34:32 +00001650 Offset = DAG.getLoad(PtrVT, dl,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001651 DAG.getEntryNode(), TGA, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001652 false, false, false, 0);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001653 } else {
1654 // Local Exec TLS Model
Akira Hatanakaca074792011-12-08 20:34:32 +00001655 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001656 MipsII::MO_TPREL_HI);
Akira Hatanakaca074792011-12-08 20:34:32 +00001657 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001658 MipsII::MO_TPREL_LO);
Akira Hatanakaca074792011-12-08 20:34:32 +00001659 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
1660 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
1661 Offset = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001662 }
1663
1664 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, dl, PtrVT);
1665 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001666}
1667
1668SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001669LowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001670{
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001671 SDValue HiPart, JTI, JTILo;
Dale Johannesende064702009-02-06 21:50:26 +00001672 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001673 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001674 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Owen Andersone50ed302009-08-10 22:56:29 +00001675 EVT PtrVT = Op.getValueType();
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001676 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001677
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001678 if (!IsPIC && !IsN64) {
1679 JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MipsII::MO_ABS_HI);
1680 HiPart = DAG.getNode(MipsISD::Hi, dl, PtrVT, JTI);
1681 JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MipsII::MO_ABS_LO);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001682 } else {// Emit Load from Global Pointer
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001683 unsigned GOTFlag = IsN64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1684 unsigned OfstFlag = IsN64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
1685 JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001686 JTI = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, GetGlobalReg(DAG, PtrVT),
1687 JTI);
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001688 HiPart = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), JTI,
1689 MachinePointerInfo(), false, false, false, 0);
1690 JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, OfstFlag);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001691 }
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001692
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001693 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, JTILo);
1694 return DAG.getNode(ISD::ADD, dl, PtrVT, HiPart, Lo);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001695}
1696
Dan Gohman475871a2008-07-27 21:46:04 +00001697SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001698LowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001699{
Dan Gohman475871a2008-07-27 21:46:04 +00001700 SDValue ResNode;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001701 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001702 const Constant *C = N->getConstVal();
Dale Johannesende064702009-02-06 21:50:26 +00001703 // FIXME there isn't actually debug info here
1704 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001705
1706 // gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001707 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001708 // but the asm printer currently doesn't support this feature without
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001709 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +00001710 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +00001711 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001712 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
1713 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001714 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001715
1716 if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001717 SDValue CPHi = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001718 N->getOffset(), MipsII::MO_ABS_HI);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001719 SDValue CPLo = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001720 N->getOffset(), MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001721 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, MVT::i32, CPHi);
1722 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CPLo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001723 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001724 } else {
Akira Hatanaka620db892011-11-16 22:44:38 +00001725 EVT ValTy = Op.getValueType();
1726 unsigned GOTFlag = IsN64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1727 unsigned OFSTFlag = IsN64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
1728 SDValue CP = DAG.getTargetConstantPool(C, ValTy, N->getAlignment(),
1729 N->getOffset(), GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001730 CP = DAG.getNode(MipsISD::Wrapper, dl, ValTy, GetGlobalReg(DAG, ValTy), CP);
Akira Hatanaka82099682011-12-19 19:52:25 +00001731 SDValue Load = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), CP,
1732 MachinePointerInfo::getConstantPool(), false,
1733 false, false, 0);
Akira Hatanaka620db892011-11-16 22:44:38 +00001734 SDValue CPLo = DAG.getTargetConstantPool(C, ValTy, N->getAlignment(),
1735 N->getOffset(), OFSTFlag);
1736 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, CPLo);
1737 ResNode = DAG.getNode(ISD::ADD, dl, ValTy, Load, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001738 }
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001739
1740 return ResNode;
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001741}
1742
Dan Gohmand858e902010-04-17 15:26:15 +00001743SDValue MipsTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001744 MachineFunction &MF = DAG.getMachineFunction();
1745 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1746
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001747 DebugLoc dl = Op.getDebugLoc();
Dan Gohman1e93df62010-04-17 14:41:14 +00001748 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1749 getPointerTy());
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001750
1751 // vastart just stores the address of the VarArgsFrameIndex slot into the
1752 // memory location argument.
1753 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00001754 return DAG.getStore(Op.getOperand(0), dl, FI, Op.getOperand(1),
Akira Hatanaka82099682011-12-19 19:52:25 +00001755 MachinePointerInfo(SV), false, false, 0);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001756}
Jia Liubb481f82012-02-28 07:46:26 +00001757
Akira Hatanaka7398bf02011-12-07 21:48:50 +00001758// Called if the size of integer registers is large enough to hold the whole
1759// floating point number.
1760static SDValue LowerFCOPYSIGNLargeIntReg(SDValue Op, SelectionDAG &DAG) {
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001761 // FIXME: Use ext/ins instructions if target architecture is Mips32r2.
Akira Hatanaka7398bf02011-12-07 21:48:50 +00001762 EVT ValTy = Op.getValueType();
1763 EVT IntValTy = MVT::getIntegerVT(ValTy.getSizeInBits());
1764 uint64_t Mask = (uint64_t)1 << (ValTy.getSizeInBits() - 1);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001765 DebugLoc dl = Op.getDebugLoc();
Akira Hatanaka7398bf02011-12-07 21:48:50 +00001766 SDValue Op0 = DAG.getNode(ISD::BITCAST, dl, IntValTy, Op.getOperand(0));
1767 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, IntValTy, Op.getOperand(1));
1768 SDValue And0 = DAG.getNode(ISD::AND, dl, IntValTy, Op0,
1769 DAG.getConstant(Mask - 1, IntValTy));
1770 SDValue And1 = DAG.getNode(ISD::AND, dl, IntValTy, Op1,
1771 DAG.getConstant(Mask, IntValTy));
1772 SDValue Result = DAG.getNode(ISD::OR, dl, IntValTy, And0, And1);
1773 return DAG.getNode(ISD::BITCAST, dl, ValTy, Result);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001774}
1775
Akira Hatanaka7398bf02011-12-07 21:48:50 +00001776// Called if the size of integer registers is not large enough to hold the whole
1777// floating point number (e.g. f64 & 32-bit integer register).
1778static SDValue
1779LowerFCOPYSIGNSmallIntReg(SDValue Op, SelectionDAG &DAG, bool isLittle) {
Eric Christopher471e4222011-06-08 23:55:35 +00001780 // FIXME:
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001781 // Use ext/ins instructions if target architecture is Mips32r2.
1782 // Eliminate redundant mfc1 and mtc1 instructions.
1783 unsigned LoIdx = 0, HiIdx = 1;
Eric Christopher471e4222011-06-08 23:55:35 +00001784
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001785 if (!isLittle)
1786 std::swap(LoIdx, HiIdx);
1787
1788 DebugLoc dl = Op.getDebugLoc();
1789 SDValue Word0 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1790 Op.getOperand(0),
1791 DAG.getConstant(LoIdx, MVT::i32));
1792 SDValue Hi0 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1793 Op.getOperand(0), DAG.getConstant(HiIdx, MVT::i32));
1794 SDValue Hi1 = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
1795 Op.getOperand(1), DAG.getConstant(HiIdx, MVT::i32));
1796 SDValue And0 = DAG.getNode(ISD::AND, dl, MVT::i32, Hi0,
1797 DAG.getConstant(0x7fffffff, MVT::i32));
1798 SDValue And1 = DAG.getNode(ISD::AND, dl, MVT::i32, Hi1,
1799 DAG.getConstant(0x80000000, MVT::i32));
1800 SDValue Word1 = DAG.getNode(ISD::OR, dl, MVT::i32, And0, And1);
1801
1802 if (!isLittle)
1803 std::swap(Word0, Word1);
1804
1805 return DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64, Word0, Word1);
1806}
1807
Akira Hatanaka82099682011-12-19 19:52:25 +00001808SDValue
1809MipsTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001810 EVT Ty = Op.getValueType();
1811
1812 assert(Ty == MVT::f32 || Ty == MVT::f64);
1813
Akira Hatanaka7398bf02011-12-07 21:48:50 +00001814 if (Ty == MVT::f32 || HasMips64)
1815 return LowerFCOPYSIGNLargeIntReg(Op, DAG);
Jia Liubb481f82012-02-28 07:46:26 +00001816
Akira Hatanaka82099682011-12-19 19:52:25 +00001817 return LowerFCOPYSIGNSmallIntReg(Op, DAG, Subtarget->isLittle());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001818}
1819
Akira Hatanaka2e591472011-06-02 00:24:44 +00001820SDValue MipsTargetLowering::
1821LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopese0b5cfc2011-06-16 00:40:02 +00001822 // check the depth
1823 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka0f843822011-06-07 18:58:42 +00001824 "Frame address can only be determined for current frame.");
Akira Hatanaka2e591472011-06-02 00:24:44 +00001825
1826 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1827 MFI->setFrameAddressIsTaken(true);
1828 EVT VT = Op.getValueType();
1829 DebugLoc dl = Op.getDebugLoc();
Akira Hatanaka46ac4392011-11-11 04:11:56 +00001830 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
1831 IsN64 ? Mips::FP_64 : Mips::FP, VT);
Akira Hatanaka2e591472011-06-02 00:24:44 +00001832 return FrameAddr;
1833}
1834
Akira Hatanakadb548262011-07-19 23:30:50 +00001835// TODO: set SType according to the desired memory barrier behavior.
Akira Hatanaka82099682011-12-19 19:52:25 +00001836SDValue
1837MipsTargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG& DAG) const {
Akira Hatanakadb548262011-07-19 23:30:50 +00001838 unsigned SType = 0;
1839 DebugLoc dl = Op.getDebugLoc();
1840 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
1841 DAG.getConstant(SType, MVT::i32));
1842}
1843
Eli Friedman14648462011-07-27 22:21:52 +00001844SDValue MipsTargetLowering::LowerATOMIC_FENCE(SDValue Op,
1845 SelectionDAG& DAG) const {
1846 // FIXME: Need pseudo-fence for 'singlethread' fences
1847 // FIXME: Set SType for weaker fences where supported/appropriate.
1848 unsigned SType = 0;
1849 DebugLoc dl = Op.getDebugLoc();
1850 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
1851 DAG.getConstant(SType, MVT::i32));
1852}
1853
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001854//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001855// Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001856//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001857
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001858//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001859// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001860// Mips O32 ABI rules:
1861// ---
1862// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001863// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001864// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001865// f64 - Only passed in two aliased f32 registers if no int reg has been used
1866// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001867// not used, it must be shadowed. If only A3 is avaiable, shadow it and
1868// go to stack.
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001869//
1870// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001871//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001872
Duncan Sands1e96bab2010-11-04 10:49:57 +00001873static bool CC_MipsO32(unsigned ValNo, MVT ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001874 MVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001875 ISD::ArgFlagsTy ArgFlags, CCState &State) {
1876
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001877 static const unsigned IntRegsSize=4, FloatRegsSize=2;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001878
1879 static const unsigned IntRegs[] = {
1880 Mips::A0, Mips::A1, Mips::A2, Mips::A3
1881 };
1882 static const unsigned F32Regs[] = {
1883 Mips::F12, Mips::F14
1884 };
1885 static const unsigned F64Regs[] = {
1886 Mips::D6, Mips::D7
1887 };
1888
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001889 // ByVal Args
1890 if (ArgFlags.isByVal()) {
1891 State.HandleByVal(ValNo, ValVT, LocVT, LocInfo,
1892 1 /*MinSize*/, 4 /*MinAlign*/, ArgFlags);
1893 unsigned NextReg = (State.getNextStackOffset() + 3) / 4;
1894 for (unsigned r = State.getFirstUnallocated(IntRegs, IntRegsSize);
1895 r < std::min(IntRegsSize, NextReg); ++r)
1896 State.AllocateReg(IntRegs[r]);
1897 return false;
1898 }
1899
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001900 // Promote i8 and i16
1901 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
1902 LocVT = MVT::i32;
1903 if (ArgFlags.isSExt())
1904 LocInfo = CCValAssign::SExt;
1905 else if (ArgFlags.isZExt())
1906 LocInfo = CCValAssign::ZExt;
1907 else
1908 LocInfo = CCValAssign::AExt;
1909 }
1910
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001911 unsigned Reg;
1912
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001913 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
1914 // is true: function is vararg, argument is 3rd or higher, there is previous
1915 // argument which is not f32 or f64.
1916 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
1917 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00001918 unsigned OrigAlign = ArgFlags.getOrigAlign();
1919 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001920
1921 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001922 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00001923 // If this is the first part of an i64 arg,
1924 // the allocated register must be either A0 or A2.
1925 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
1926 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001927 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001928 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
1929 // Allocate int register and shadow next int register. If first
1930 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001931 Reg = State.AllocateReg(IntRegs, IntRegsSize);
1932 if (Reg == Mips::A1 || Reg == Mips::A3)
1933 Reg = State.AllocateReg(IntRegs, IntRegsSize);
1934 State.AllocateReg(IntRegs, IntRegsSize);
1935 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001936 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
1937 // we are guaranteed to find an available float register
1938 if (ValVT == MVT::f32) {
1939 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
1940 // Shadow int register
1941 State.AllocateReg(IntRegs, IntRegsSize);
1942 } else {
1943 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
1944 // Shadow int registers
1945 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
1946 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
1947 State.AllocateReg(IntRegs, IntRegsSize);
1948 State.AllocateReg(IntRegs, IntRegsSize);
1949 }
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001950 } else
1951 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001952
Akira Hatanakad37776d2011-05-20 21:39:54 +00001953 unsigned SizeInBytes = ValVT.getSizeInBits() >> 3;
1954 unsigned Offset = State.AllocateStack(SizeInBytes, OrigAlign);
1955
1956 if (!Reg)
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001957 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakad37776d2011-05-20 21:39:54 +00001958 else
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001959 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001960
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00001961 return false; // CC must always match
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00001962}
1963
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00001964static const unsigned Mips64IntRegs[8] =
1965 {Mips::A0_64, Mips::A1_64, Mips::A2_64, Mips::A3_64,
1966 Mips::T0_64, Mips::T1_64, Mips::T2_64, Mips::T3_64};
1967static const unsigned Mips64DPRegs[8] =
1968 {Mips::D12_64, Mips::D13_64, Mips::D14_64, Mips::D15_64,
1969 Mips::D16_64, Mips::D17_64, Mips::D18_64, Mips::D19_64};
1970
1971static bool CC_Mips64Byval(unsigned ValNo, MVT ValVT, MVT LocVT,
1972 CCValAssign::LocInfo LocInfo,
1973 ISD::ArgFlagsTy ArgFlags, CCState &State) {
1974 unsigned Align = std::max(ArgFlags.getByValAlign(), (unsigned)8);
1975 unsigned Size = (ArgFlags.getByValSize() + 7) / 8 * 8;
1976 unsigned FirstIdx = State.getFirstUnallocated(Mips64IntRegs, 8);
1977
1978 assert(Align <= 16 && "Cannot handle alignments larger than 16.");
1979
Jia Liubb481f82012-02-28 07:46:26 +00001980 // If byval is 16-byte aligned, the first arg register must be even.
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00001981 if ((Align == 16) && (FirstIdx % 2)) {
1982 State.AllocateReg(Mips64IntRegs[FirstIdx], Mips64DPRegs[FirstIdx]);
1983 ++FirstIdx;
1984 }
1985
1986 // Mark the registers allocated.
1987 for (unsigned I = FirstIdx; Size && (I < 8); Size -= 8, ++I)
1988 State.AllocateReg(Mips64IntRegs[I], Mips64DPRegs[I]);
1989
1990 // Allocate space on caller's stack.
1991 unsigned Offset = State.AllocateStack(Size, Align);
Jia Liubb481f82012-02-28 07:46:26 +00001992
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00001993 if (FirstIdx < 8)
1994 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Mips64IntRegs[FirstIdx],
Jia Liubb481f82012-02-28 07:46:26 +00001995 LocVT, LocInfo));
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00001996 else
1997 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
1998
1999 return true;
2000}
2001
2002#include "MipsGenCallingConv.inc"
2003
Akira Hatanaka49617092011-11-14 19:02:54 +00002004static void
Akira Hatanaka08067b22012-01-24 22:07:36 +00002005AnalyzeMips64CallOperands(CCState &CCInfo,
Akira Hatanaka49617092011-11-14 19:02:54 +00002006 const SmallVectorImpl<ISD::OutputArg> &Outs) {
2007 unsigned NumOps = Outs.size();
2008 for (unsigned i = 0; i != NumOps; ++i) {
2009 MVT ArgVT = Outs[i].VT;
2010 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
2011 bool R;
2012
2013 if (Outs[i].IsFixed)
2014 R = CC_MipsN(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
2015 else
2016 R = CC_MipsN_VarArg(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
Jia Liubb481f82012-02-28 07:46:26 +00002017
Akira Hatanaka49617092011-11-14 19:02:54 +00002018 if (R) {
Benjamin Kramer6296ee32011-11-14 19:51:48 +00002019#ifndef NDEBUG
Akira Hatanaka49617092011-11-14 19:02:54 +00002020 dbgs() << "Call operand #" << i << " has unhandled type "
2021 << EVT(ArgVT).getEVTString();
2022#endif
2023 llvm_unreachable(0);
2024 }
2025 }
2026}
2027
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002028//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002029// Call Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002030//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002031
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002032static const unsigned O32IntRegsSize = 4;
2033
2034static const unsigned O32IntRegs[] = {
2035 Mips::A0, Mips::A1, Mips::A2, Mips::A3
2036};
2037
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002038// Return next O32 integer argument register.
2039static unsigned getNextIntArgReg(unsigned Reg) {
2040 assert((Reg == Mips::A0) || (Reg == Mips::A2));
2041 return (Reg == Mips::A0) ? Mips::A1 : Mips::A3;
2042}
2043
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002044// Write ByVal Arg to arg registers and stack.
2045static void
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002046WriteByValArg(SDValue& ByValChain, SDValue Chain, DebugLoc dl,
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002047 SmallVector<std::pair<unsigned, SDValue>, 16>& RegsToPass,
2048 SmallVector<SDValue, 8>& MemOpChains, int& LastFI,
2049 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
Akira Hatanakaedacba82011-05-25 17:32:06 +00002050 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002051 MVT PtrType, bool isLittle) {
2052 unsigned LocMemOffset = VA.getLocMemOffset();
2053 unsigned Offset = 0;
2054 uint32_t RemainingSize = Flags.getByValSize();
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +00002055 unsigned ByValAlign = Flags.getByValAlign();
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002056
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002057 // Copy the first 4 words of byval arg to registers A0 - A3.
2058 // FIXME: Use a stricter alignment if it enables better optimization in passes
2059 // run later.
2060 for (; RemainingSize >= 4 && LocMemOffset < 4 * 4;
2061 Offset += 4, RemainingSize -= 4, LocMemOffset += 4) {
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002062 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002063 DAG.getConstant(Offset, MVT::i32));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002064 SDValue LoadVal = DAG.getLoad(MVT::i32, dl, Chain, LoadPtr,
Akira Hatanaka82099682011-12-19 19:52:25 +00002065 MachinePointerInfo(), false, false, false,
2066 std::min(ByValAlign, (unsigned )4));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002067 MemOpChains.push_back(LoadVal.getValue(1));
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002068 unsigned DstReg = O32IntRegs[LocMemOffset / 4];
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002069 RegsToPass.push_back(std::make_pair(DstReg, LoadVal));
2070 }
2071
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002072 if (RemainingSize == 0)
2073 return;
2074
2075 // If there still is a register available for argument passing, write the
2076 // remaining part of the structure to it using subword loads and shifts.
2077 if (LocMemOffset < 4 * 4) {
2078 assert(RemainingSize <= 3 && RemainingSize >= 1 &&
2079 "There must be one to three bytes remaining.");
2080 unsigned LoadSize = (RemainingSize == 3 ? 2 : RemainingSize);
2081 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
2082 DAG.getConstant(Offset, MVT::i32));
2083 unsigned Alignment = std::min(ByValAlign, (unsigned )4);
2084 SDValue LoadVal = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, Chain,
2085 LoadPtr, MachinePointerInfo(),
2086 MVT::getIntegerVT(LoadSize * 8), false,
2087 false, Alignment);
2088 MemOpChains.push_back(LoadVal.getValue(1));
2089
2090 // If target is big endian, shift it to the most significant half-word or
2091 // byte.
2092 if (!isLittle)
2093 LoadVal = DAG.getNode(ISD::SHL, dl, MVT::i32, LoadVal,
2094 DAG.getConstant(32 - LoadSize * 8, MVT::i32));
2095
2096 Offset += LoadSize;
2097 RemainingSize -= LoadSize;
2098
2099 // Read second subword if necessary.
2100 if (RemainingSize != 0) {
2101 assert(RemainingSize == 1 && "There must be one byte remaining.");
Jia Liubb481f82012-02-28 07:46:26 +00002102 LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002103 DAG.getConstant(Offset, MVT::i32));
2104 unsigned Alignment = std::min(ByValAlign, (unsigned )2);
2105 SDValue Subword = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, Chain,
2106 LoadPtr, MachinePointerInfo(),
2107 MVT::i8, false, false, Alignment);
2108 MemOpChains.push_back(Subword.getValue(1));
2109 // Insert the loaded byte to LoadVal.
2110 // FIXME: Use INS if supported by target.
2111 unsigned ShiftAmt = isLittle ? 16 : 8;
2112 SDValue Shift = DAG.getNode(ISD::SHL, dl, MVT::i32, Subword,
2113 DAG.getConstant(ShiftAmt, MVT::i32));
2114 LoadVal = DAG.getNode(ISD::OR, dl, MVT::i32, LoadVal, Shift);
2115 }
2116
2117 unsigned DstReg = O32IntRegs[LocMemOffset / 4];
2118 RegsToPass.push_back(std::make_pair(DstReg, LoadVal));
2119 return;
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002120 }
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002121
2122 // Create a fixed object on stack at offset LocMemOffset and copy
2123 // remaining part of byval arg to it using memcpy.
2124 SDValue Src = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
2125 DAG.getConstant(Offset, MVT::i32));
2126 LastFI = MFI->CreateFixedObject(RemainingSize, LocMemOffset, true);
2127 SDValue Dst = DAG.getFrameIndex(LastFI, PtrType);
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002128 ByValChain = DAG.getMemcpy(ByValChain, dl, Dst, Src,
2129 DAG.getConstant(RemainingSize, MVT::i32),
2130 std::min(ByValAlign, (unsigned)4),
2131 /*isVolatile=*/false, /*AlwaysInline=*/false,
2132 MachinePointerInfo(0), MachinePointerInfo(0));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002133}
2134
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002135// Copy Mips64 byVal arg to registers and stack.
2136void static
2137PassByValArg64(SDValue& ByValChain, SDValue Chain, DebugLoc dl,
2138 SmallVector<std::pair<unsigned, SDValue>, 16>& RegsToPass,
2139 SmallVector<SDValue, 8>& MemOpChains, int& LastFI,
2140 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
2141 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
2142 EVT PtrTy, bool isLittle) {
2143 unsigned ByValSize = Flags.getByValSize();
2144 unsigned Alignment = std::min(Flags.getByValAlign(), (unsigned)8);
2145 bool IsRegLoc = VA.isRegLoc();
2146 unsigned Offset = 0; // Offset in # of bytes from the beginning of struct.
2147 unsigned LocMemOffset = 0;
Akira Hatanaka16040852011-11-15 18:42:25 +00002148 unsigned MemCpySize = ByValSize;
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002149
2150 if (!IsRegLoc)
2151 LocMemOffset = VA.getLocMemOffset();
2152 else {
2153 const unsigned *Reg = std::find(Mips64IntRegs, Mips64IntRegs + 8,
2154 VA.getLocReg());
2155 const unsigned *RegEnd = Mips64IntRegs + 8;
2156
2157 // Copy double words to registers.
2158 for (; (Reg != RegEnd) && (ByValSize >= Offset + 8); ++Reg, Offset += 8) {
2159 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2160 DAG.getConstant(Offset, PtrTy));
2161 SDValue LoadVal = DAG.getLoad(MVT::i64, dl, Chain, LoadPtr,
2162 MachinePointerInfo(), false, false, false,
2163 Alignment);
2164 MemOpChains.push_back(LoadVal.getValue(1));
2165 RegsToPass.push_back(std::make_pair(*Reg, LoadVal));
2166 }
2167
Jia Liubb481f82012-02-28 07:46:26 +00002168 // Return if the struct has been fully copied.
Akira Hatanaka16040852011-11-15 18:42:25 +00002169 if (!(MemCpySize = ByValSize - Offset))
2170 return;
2171
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002172 // If there is an argument register available, copy the remainder of the
2173 // byval argument with sub-doubleword loads and shifts.
Akira Hatanaka16040852011-11-15 18:42:25 +00002174 if (Reg != RegEnd) {
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002175 assert((ByValSize < Offset + 8) &&
2176 "Size of the remainder should be smaller than 8-byte.");
2177 SDValue Val;
2178 for (unsigned LoadSize = 4; Offset < ByValSize; LoadSize /= 2) {
2179 unsigned RemSize = ByValSize - Offset;
2180
2181 if (RemSize < LoadSize)
2182 continue;
Jia Liubb481f82012-02-28 07:46:26 +00002183
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002184 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2185 DAG.getConstant(Offset, PtrTy));
Jia Liubb481f82012-02-28 07:46:26 +00002186 SDValue LoadVal =
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002187 DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i64, Chain, LoadPtr,
2188 MachinePointerInfo(), MVT::getIntegerVT(LoadSize * 8),
2189 false, false, Alignment);
2190 MemOpChains.push_back(LoadVal.getValue(1));
2191
2192 // Offset in number of bits from double word boundary.
2193 unsigned OffsetDW = (Offset % 8) * 8;
2194 unsigned Shamt = isLittle ? OffsetDW : 64 - (OffsetDW + LoadSize * 8);
2195 SDValue Shift = DAG.getNode(ISD::SHL, dl, MVT::i64, LoadVal,
2196 DAG.getConstant(Shamt, MVT::i32));
Jia Liubb481f82012-02-28 07:46:26 +00002197
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002198 Val = Val.getNode() ? DAG.getNode(ISD::OR, dl, MVT::i64, Val, Shift) :
2199 Shift;
2200 Offset += LoadSize;
2201 Alignment = std::min(Alignment, LoadSize);
2202 }
Jia Liubb481f82012-02-28 07:46:26 +00002203
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002204 RegsToPass.push_back(std::make_pair(*Reg, Val));
2205 return;
2206 }
2207 }
2208
Akira Hatanaka16040852011-11-15 18:42:25 +00002209 assert(MemCpySize && "MemCpySize must not be zero.");
2210
2211 // Create a fixed object on stack at offset LocMemOffset and copy
2212 // remainder of byval arg to it with memcpy.
2213 SDValue Src = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2214 DAG.getConstant(Offset, PtrTy));
2215 LastFI = MFI->CreateFixedObject(MemCpySize, LocMemOffset, true);
2216 SDValue Dst = DAG.getFrameIndex(LastFI, PtrTy);
2217 ByValChain = DAG.getMemcpy(ByValChain, dl, Dst, Src,
2218 DAG.getConstant(MemCpySize, PtrTy), Alignment,
2219 /*isVolatile=*/false, /*AlwaysInline=*/false,
2220 MachinePointerInfo(0), MachinePointerInfo(0));
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002221}
2222
Dan Gohman98ca4f22009-08-05 01:29:28 +00002223/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +00002224/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002225/// TODO: isTailCall.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002226SDValue
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002227MipsTargetLowering::LowerCall(SDValue InChain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002228 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00002229 bool doesNotRet, bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002230 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002231 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002232 const SmallVectorImpl<ISD::InputArg> &Ins,
2233 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002234 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002235 // MIPs target does not yet support tail call optimization.
2236 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002237
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002238 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002239 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanakad37776d2011-05-20 21:39:54 +00002240 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00002241 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Akira Hatanaka17a1e872011-05-20 18:39:33 +00002242 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002243
2244 // Analyze operands of the call, assigning locations to each operand.
2245 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002246 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002247 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002248
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +00002249 if (IsO32)
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002250 CCInfo.AnalyzeCallOperands(Outs, CC_MipsO32);
Akira Hatanaka49617092011-11-14 19:02:54 +00002251 else if (HasMips64)
2252 AnalyzeMips64CallOperands(CCInfo, Outs);
Akira Hatanakabdd2ce92011-05-23 21:13:59 +00002253 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002254 CCInfo.AnalyzeCallOperands(Outs, CC_Mips);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002255
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002256 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002257 unsigned NextStackOffset = CCInfo.getNextStackOffset();
2258
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002259 // Chain is the output chain of the last Load/Store or CopyToReg node.
2260 // ByValChain is the output chain of the last Memcpy node created for copying
2261 // byval arguments to the stack.
2262 SDValue Chain, CallSeqStart, ByValChain;
2263 SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, true);
2264 Chain = CallSeqStart = DAG.getCALLSEQ_START(InChain, NextStackOffsetVal);
2265 ByValChain = InChain;
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002266
2267 // If this is the first call, create a stack frame object that points to
2268 // a location to which .cprestore saves $gp.
Akira Hatanaka648f00c2012-02-24 22:34:47 +00002269 if (IsO32 && IsPIC && MipsFI->globalBaseRegFixed() && !MipsFI->getGPFI())
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002270 MipsFI->setGPFI(MFI->CreateFixedObject(4, 0, true));
2271
Akira Hatanaka21afc632011-06-21 00:40:49 +00002272 // Get the frame index of the stack frame object that points to the location
2273 // of dynamically allocated area on the stack.
2274 int DynAllocFI = MipsFI->getDynAllocFI();
2275
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002276 // Update size of the maximum argument space.
2277 // For O32, a minimum of four words (16 bytes) of argument space is
2278 // allocated.
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +00002279 if (IsO32)
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002280 NextStackOffset = std::max(NextStackOffset, (unsigned)16);
2281
2282 unsigned MaxCallFrameSize = MipsFI->getMaxCallFrameSize();
2283
2284 if (MaxCallFrameSize < NextStackOffset) {
2285 MipsFI->setMaxCallFrameSize(NextStackOffset);
2286
Akira Hatanaka21afc632011-06-21 00:40:49 +00002287 // Set the offsets relative to $sp of the $gp restore slot and dynamically
2288 // allocated stack space. These offsets must be aligned to a boundary
2289 // determined by the stack alignment of the ABI.
2290 unsigned StackAlignment = TFL->getStackAlignment();
2291 NextStackOffset = (NextStackOffset + StackAlignment - 1) /
2292 StackAlignment * StackAlignment;
2293
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002294 if (MipsFI->needGPSaveRestore())
Akira Hatanaka21afc632011-06-21 00:40:49 +00002295 MFI->setObjectOffset(MipsFI->getGPFI(), NextStackOffset);
2296
2297 MFI->setObjectOffset(DynAllocFI, NextStackOffset);
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002298 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002299
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002300 // With EABI is it possible to have 16 args on registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002301 SmallVector<std::pair<unsigned, SDValue>, 16> RegsToPass;
2302 SmallVector<SDValue, 8> MemOpChains;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002303
Eric Christopher471e4222011-06-08 23:55:35 +00002304 int FirstFI = -MFI->getNumFixedObjects() - 1, LastFI = 0;
Akira Hatanaka43299772011-05-20 23:22:14 +00002305
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002306 // Walk the register/memloc assignments, inserting copies/loads.
2307 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00002308 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002309 CCValAssign &VA = ArgLocs[i];
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002310 MVT ValVT = VA.getValVT(), LocVT = VA.getLocVT();
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002311 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2312
2313 // ByVal Arg.
2314 if (Flags.isByVal()) {
2315 assert(Flags.getByValSize() &&
2316 "ByVal args of size 0 should have been ignored by front-end.");
2317 if (IsO32)
2318 WriteByValArg(ByValChain, Chain, dl, RegsToPass, MemOpChains, LastFI,
2319 MFI, DAG, Arg, VA, Flags, getPointerTy(),
2320 Subtarget->isLittle());
2321 else
2322 PassByValArg64(ByValChain, Chain, dl, RegsToPass, MemOpChains, LastFI,
Jia Liubb481f82012-02-28 07:46:26 +00002323 MFI, DAG, Arg, VA, Flags, getPointerTy(),
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002324 Subtarget->isLittle());
2325 continue;
2326 }
Jia Liubb481f82012-02-28 07:46:26 +00002327
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002328 // Promote the value if needed.
2329 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002330 default: llvm_unreachable("Unknown loc info!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002331 case CCValAssign::Full:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002332 if (VA.isRegLoc()) {
2333 if ((ValVT == MVT::f32 && LocVT == MVT::i32) ||
2334 (ValVT == MVT::f64 && LocVT == MVT::i64))
2335 Arg = DAG.getNode(ISD::BITCAST, dl, LocVT, Arg);
2336 else if (ValVT == MVT::f64 && LocVT == MVT::i32) {
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002337 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
2338 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002339 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
2340 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka99a2e982011-04-15 19:52:08 +00002341 if (!Subtarget->isLittle())
2342 std::swap(Lo, Hi);
Jia Liubb481f82012-02-28 07:46:26 +00002343 unsigned LocRegLo = VA.getLocReg();
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002344 unsigned LocRegHigh = getNextIntArgReg(LocRegLo);
2345 RegsToPass.push_back(std::make_pair(LocRegLo, Lo));
2346 RegsToPass.push_back(std::make_pair(LocRegHigh, Hi));
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002347 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002348 }
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002349 }
2350 break;
Chris Lattnere0b12152008-03-17 06:57:02 +00002351 case CCValAssign::SExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002352 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002353 break;
2354 case CCValAssign::ZExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002355 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002356 break;
2357 case CCValAssign::AExt:
Akira Hatanaka38bdc572012-02-17 02:20:26 +00002358 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002359 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002360 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002361
2362 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002363 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002364 if (VA.isRegLoc()) {
2365 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +00002366 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002367 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002368
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002369 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +00002370 assert(VA.isMemLoc());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002371
Chris Lattnere0b12152008-03-17 06:57:02 +00002372 // Create the frame index object for this incoming parameter
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002373 LastFI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002374 VA.getLocMemOffset(), true);
Akira Hatanaka43299772011-05-20 23:22:14 +00002375 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
Chris Lattnere0b12152008-03-17 06:57:02 +00002376
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002377 // emit ISD::STORE whichs stores the
Chris Lattnere0b12152008-03-17 06:57:02 +00002378 // parameter value to a stack Location
Chris Lattner8026a9d2010-09-21 17:50:43 +00002379 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Akira Hatanaka82099682011-12-19 19:52:25 +00002380 MachinePointerInfo(), false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002381 }
2382
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002383 // Extend range of indices of frame objects for outgoing arguments that were
2384 // created during this function call. Skip this step if no such objects were
2385 // created.
2386 if (LastFI)
2387 MipsFI->extendOutArgFIRange(FirstFI, LastFI);
2388
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002389 // If a memcpy has been created to copy a byval arg to a stack, replace the
2390 // chain input of CallSeqStart with ByValChain.
2391 if (InChain != ByValChain)
2392 DAG.UpdateNodeOperands(CallSeqStart.getNode(), ByValChain,
2393 NextStackOffsetVal);
2394
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002395 // Transform all store nodes into one single node because all store
2396 // nodes are independent of each other.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002397 if (!MemOpChains.empty())
2398 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002399 &MemOpChains[0], MemOpChains.size());
2400
Bill Wendling056292f2008-09-16 21:48:12 +00002401 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002402 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2403 // node so that legalize doesn't hack it.
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002404 unsigned char OpFlag;
2405 bool IsPICCall = (IsN64 || IsPIC); // true if calls are translated to jalr $25
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002406 bool GlobalOrExternal = false;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002407 SDValue CalleeLo;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002408
2409 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002410 if (IsPICCall && G->getGlobal()->hasInternalLinkage()) {
2411 OpFlag = IsO32 ? MipsII::MO_GOT : MipsII::MO_GOT_PAGE;
2412 unsigned char LoFlag = IsO32 ? MipsII::MO_ABS_LO : MipsII::MO_GOT_OFST;
2413 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(), 0,
2414 OpFlag);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002415 CalleeLo = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(),
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002416 0, LoFlag);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002417 } else {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002418 OpFlag = IsPICCall ? MipsII::MO_GOT_CALL : MipsII::MO_NO_FLAG;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002419 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
2420 getPointerTy(), 0, OpFlag);
2421 }
2422
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002423 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002424 }
2425 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002426 if (IsN64 || (!IsO32 && IsPIC))
2427 OpFlag = MipsII::MO_GOT_DISP;
2428 else if (!IsPIC) // !N64 && static
2429 OpFlag = MipsII::MO_NO_FLAG;
2430 else // O32 & PIC
2431 OpFlag = MipsII::MO_GOT_CALL;
Akira Hatanaka82099682011-12-19 19:52:25 +00002432 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2433 OpFlag);
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002434 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002435 }
2436
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00002437 SDValue InFlag;
2438
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002439 // Create nodes that load address of callee and copy it to T9
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002440 if (IsPICCall) {
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002441 if (GlobalOrExternal) {
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002442 // Load callee address
Akira Hatanaka648f00c2012-02-24 22:34:47 +00002443 Callee = DAG.getNode(MipsISD::Wrapper, dl, getPointerTy(),
2444 GetGlobalReg(DAG, getPointerTy()), Callee);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002445 SDValue LoadValue = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
2446 Callee, MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002447 false, false, false, 0);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002448
2449 // Use GOT+LO if callee has internal linkage.
2450 if (CalleeLo.getNode()) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002451 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, getPointerTy(), CalleeLo);
2452 Callee = DAG.getNode(ISD::ADD, dl, getPointerTy(), LoadValue, Lo);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002453 } else
2454 Callee = LoadValue;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002455 }
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002456 }
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002457
Jia Liubb481f82012-02-28 07:46:26 +00002458 // T9 should contain the address of the callee function if
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002459 // -reloction-model=pic or it is an indirect call.
2460 if (IsPICCall || !GlobalOrExternal) {
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002461 // copy to T9
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002462 unsigned T9Reg = IsN64 ? Mips::T9_64 : Mips::T9;
2463 Chain = DAG.getCopyToReg(Chain, dl, T9Reg, Callee, SDValue(0, 0));
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002464 InFlag = Chain.getValue(1);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002465 Callee = DAG.getRegister(T9Reg, getPointerTy());
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002466 }
Bill Wendling056292f2008-09-16 21:48:12 +00002467
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00002468 // Build a sequence of copy-to-reg nodes chained together with token
2469 // chain and flag operands which copy the outgoing args into registers.
2470 // The InFlag in necessary since all emitted instructions must be
2471 // stuck together.
2472 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2473 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2474 RegsToPass[i].second, InFlag);
2475 InFlag = Chain.getValue(1);
2476 }
2477
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002478 // MipsJmpLink = #chain, #target_address, #opt_in_flags...
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002479 // = Chain, Callee, Reg#1, Reg#2, ...
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002480 //
2481 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002482 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002483 SmallVector<SDValue, 8> Ops;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002484 Ops.push_back(Chain);
2485 Ops.push_back(Callee);
2486
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002487 // Add argument registers to the end of the list so that they are
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002488 // known live into the call.
2489 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2490 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2491 RegsToPass[i].second.getValueType()));
2492
Akira Hatanakab2930b92012-03-01 22:27:29 +00002493 // Add a register mask operand representing the call-preserved registers.
2494 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2495 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2496 assert(Mask && "Missing call preserved mask for calling convention");
2497 Ops.push_back(DAG.getRegisterMask(Mask));
2498
Gabor Greifba36cb52008-08-28 21:40:38 +00002499 if (InFlag.getNode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002500 Ops.push_back(InFlag);
2501
Dale Johannesen33c960f2009-02-04 20:06:27 +00002502 Chain = DAG.getNode(MipsISD::JmpLink, dl, NodeTys, &Ops[0], Ops.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002503 InFlag = Chain.getValue(1);
2504
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002505 // Create the CALLSEQ_END node.
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00002506 Chain = DAG.getCALLSEQ_END(Chain,
2507 DAG.getIntPtrConstant(NextStackOffset, true),
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002508 DAG.getIntPtrConstant(0, true), InFlag);
2509 InFlag = Chain.getValue(1);
2510
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002511 // Handle result values, copying them out of physregs into vregs that we
2512 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002513 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2514 Ins, dl, DAG, InVals);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002515}
2516
Dan Gohman98ca4f22009-08-05 01:29:28 +00002517/// LowerCallResult - Lower the result values of a call into the
2518/// appropriate copies out of appropriate physical registers.
2519SDValue
2520MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002521 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002522 const SmallVectorImpl<ISD::InputArg> &Ins,
2523 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002524 SmallVectorImpl<SDValue> &InVals) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002525 // Assign locations to each value returned by this call.
2526 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002527 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2528 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002529
Dan Gohman98ca4f22009-08-05 01:29:28 +00002530 CCInfo.AnalyzeCallResult(Ins, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002531
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002532 // Copy all of the result registers out of their specified physreg.
2533 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00002534 Chain = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002535 RVLocs[i].getValVT(), InFlag).getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002536 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002537 InVals.push_back(Chain.getValue(0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002538 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002539
Dan Gohman98ca4f22009-08-05 01:29:28 +00002540 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002541}
2542
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002543//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002544// Formal Arguments Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002545//===----------------------------------------------------------------------===//
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002546static void ReadByValArg(MachineFunction &MF, SDValue Chain, DebugLoc dl,
2547 std::vector<SDValue>& OutChains,
2548 SelectionDAG &DAG, unsigned NumWords, SDValue FIN,
2549 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags) {
2550 unsigned LocMem = VA.getLocMemOffset();
2551 unsigned FirstWord = LocMem / 4;
2552
2553 // copy register A0 - A3 to frame object
2554 for (unsigned i = 0; i < NumWords; ++i) {
2555 unsigned CurWord = FirstWord + i;
2556 if (CurWord >= O32IntRegsSize)
2557 break;
2558
2559 unsigned SrcReg = O32IntRegs[CurWord];
2560 unsigned Reg = AddLiveIn(MF, SrcReg, Mips::CPURegsRegisterClass);
2561 SDValue StorePtr = DAG.getNode(ISD::ADD, dl, MVT::i32, FIN,
2562 DAG.getConstant(i * 4, MVT::i32));
2563 SDValue Store = DAG.getStore(Chain, dl, DAG.getRegister(Reg, MVT::i32),
2564 StorePtr, MachinePointerInfo(), false,
2565 false, 0);
2566 OutChains.push_back(Store);
2567 }
2568}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002569
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002570// Create frame object on stack and copy registers used for byval passing to it.
2571static unsigned
2572CopyMips64ByValRegs(MachineFunction &MF, SDValue Chain, DebugLoc dl,
2573 std::vector<SDValue>& OutChains, SelectionDAG &DAG,
2574 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
2575 MachineFrameInfo *MFI, bool IsRegLoc,
2576 SmallVectorImpl<SDValue> &InVals, MipsFunctionInfo *MipsFI,
2577 EVT PtrTy) {
2578 const unsigned *Reg = Mips64IntRegs + 8;
2579 int FOOffset; // Frame object offset from virtual frame pointer.
2580
2581 if (IsRegLoc) {
2582 Reg = std::find(Mips64IntRegs, Mips64IntRegs + 8, VA.getLocReg());
2583 FOOffset = (Reg - Mips64IntRegs) * 8 - 8 * 8;
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002584 }
2585 else
2586 FOOffset = VA.getLocMemOffset();
2587
2588 // Create frame object.
2589 unsigned NumRegs = (Flags.getByValSize() + 7) / 8;
2590 unsigned LastFI = MFI->CreateFixedObject(NumRegs * 8, FOOffset, true);
2591 SDValue FIN = DAG.getFrameIndex(LastFI, PtrTy);
2592 InVals.push_back(FIN);
2593
2594 // Copy arg registers.
2595 for (unsigned I = 0; (Reg != Mips64IntRegs + 8) && (I < NumRegs);
2596 ++Reg, ++I) {
2597 unsigned VReg = AddLiveIn(MF, *Reg, Mips::CPU64RegsRegisterClass);
2598 SDValue StorePtr = DAG.getNode(ISD::ADD, dl, PtrTy, FIN,
2599 DAG.getConstant(I * 8, PtrTy));
2600 SDValue Store = DAG.getStore(Chain, dl, DAG.getRegister(VReg, MVT::i64),
2601 StorePtr, MachinePointerInfo(), false,
2602 false, 0);
2603 OutChains.push_back(Store);
2604 }
Jia Liubb481f82012-02-28 07:46:26 +00002605
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002606 return LastFI;
2607}
2608
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002609/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002610/// and generate load operations for arguments places on the stack.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002611SDValue
2612MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002613 CallingConv::ID CallConv,
2614 bool isVarArg,
Akira Hatanaka82099682011-12-19 19:52:25 +00002615 const SmallVectorImpl<ISD::InputArg> &Ins,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002616 DebugLoc dl, SelectionDAG &DAG,
2617 SmallVectorImpl<SDValue> &InVals)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002618 const {
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +00002619 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002620 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00002621 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002622
Dan Gohman1e93df62010-04-17 14:41:14 +00002623 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002624
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002625 // Used with vargs to acumulate store chains.
2626 std::vector<SDValue> OutChains;
2627
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002628 // Assign locations to all of the incoming arguments.
2629 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002630 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002631 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002632
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +00002633 if (IsO32)
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002634 CCInfo.AnalyzeFormalArguments(Ins, CC_MipsO32);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002635 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002636 CCInfo.AnalyzeFormalArguments(Ins, CC_Mips);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002637
Akira Hatanaka43299772011-05-20 23:22:14 +00002638 int LastFI = 0;// MipsFI->LastInArgFI is 0 at the entry of this function.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002639
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002640 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002641 CCValAssign &VA = ArgLocs[i];
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002642 EVT ValVT = VA.getValVT();
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002643 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2644 bool IsRegLoc = VA.isRegLoc();
2645
2646 if (Flags.isByVal()) {
2647 assert(Flags.getByValSize() &&
2648 "ByVal args of size 0 should have been ignored by front-end.");
2649 if (IsO32) {
2650 unsigned NumWords = (Flags.getByValSize() + 3) / 4;
2651 LastFI = MFI->CreateFixedObject(NumWords * 4, VA.getLocMemOffset(),
2652 true);
2653 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
2654 InVals.push_back(FIN);
2655 ReadByValArg(MF, Chain, dl, OutChains, DAG, NumWords, FIN, VA, Flags);
2656 } else // N32/64
2657 LastFI = CopyMips64ByValRegs(MF, Chain, dl, OutChains, DAG, VA, Flags,
2658 MFI, IsRegLoc, InVals, MipsFI,
2659 getPointerTy());
2660 continue;
2661 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002662
2663 // Arguments stored on registers
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002664 if (IsRegLoc) {
Owen Andersone50ed302009-08-10 22:56:29 +00002665 EVT RegVT = VA.getLocVT();
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002666 unsigned ArgReg = VA.getLocReg();
Craig Topper44d23822012-02-22 05:59:10 +00002667 const TargetRegisterClass *RC;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002668
Owen Anderson825b72b2009-08-11 20:47:22 +00002669 if (RegVT == MVT::i32)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002670 RC = Mips::CPURegsRegisterClass;
Akira Hatanaka95934842011-09-24 01:34:44 +00002671 else if (RegVT == MVT::i64)
2672 RC = Mips::CPU64RegsRegisterClass;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002673 else if (RegVT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00002674 RC = Mips::FGR32RegisterClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002675 else if (RegVT == MVT::f64)
Akira Hatanakaf40de9d2011-09-26 21:55:17 +00002676 RC = HasMips64 ? Mips::FGR64RegisterClass : Mips::AFGR64RegisterClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002677 else
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002678 llvm_unreachable("RegVT not supported by FormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002679
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002680 // Transform the arguments stored on
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002681 // physical registers into virtual ones
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002682 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgReg, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002683 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002684
2685 // If this is an 8 or 16-bit value, it has been passed promoted
2686 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002687 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002688 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +00002689 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002690 if (VA.getLocInfo() == CCValAssign::SExt)
2691 Opcode = ISD::AssertSext;
2692 else if (VA.getLocInfo() == CCValAssign::ZExt)
2693 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +00002694 if (Opcode)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002695 ArgValue = DAG.getNode(Opcode, dl, RegVT, ArgValue,
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002696 DAG.getValueType(ValVT));
2697 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, ValVT, ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002698 }
2699
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002700 // Handle floating point arguments passed in integer registers.
2701 if ((RegVT == MVT::i32 && ValVT == MVT::f32) ||
2702 (RegVT == MVT::i64 && ValVT == MVT::f64))
2703 ArgValue = DAG.getNode(ISD::BITCAST, dl, ValVT, ArgValue);
2704 else if (IsO32 && RegVT == MVT::i32 && ValVT == MVT::f64) {
2705 unsigned Reg2 = AddLiveIn(DAG.getMachineFunction(),
2706 getNextIntArgReg(ArgReg), RC);
2707 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, dl, Reg2, RegVT);
2708 if (!Subtarget->isLittle())
2709 std::swap(ArgValue, ArgValue2);
2710 ArgValue = DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64,
2711 ArgValue, ArgValue2);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002712 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002713
Dan Gohman98ca4f22009-08-05 01:29:28 +00002714 InVals.push_back(ArgValue);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002715 } else { // VA.isRegLoc()
2716
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002717 // sanity check
2718 assert(VA.isMemLoc());
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002719
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002720 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002721 LastFI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002722 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002723
2724 // Create load nodes to retrieve arguments from the stack
Akira Hatanaka43299772011-05-20 23:22:14 +00002725 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002726 InVals.push_back(DAG.getLoad(ValVT, dl, Chain, FIN,
Akira Hatanaka43299772011-05-20 23:22:14 +00002727 MachinePointerInfo::getFixedStack(LastFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002728 false, false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002729 }
2730 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002731
2732 // The mips ABIs for returning structs by value requires that we copy
2733 // the sret argument into $v0 for the return. Save the argument into
2734 // a virtual register so that we can access it from the return points.
2735 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2736 unsigned Reg = MipsFI->getSRetReturnReg();
2737 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002738 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002739 MipsFI->setSRetReturnReg(Reg);
2740 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002741 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00002742 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002743 }
2744
Akira Hatanakabad53f42011-11-14 19:01:09 +00002745 if (isVarArg) {
2746 unsigned NumOfRegs = IsO32 ? 4 : 8;
2747 const unsigned *ArgRegs = IsO32 ? O32IntRegs : Mips64IntRegs;
2748 unsigned Idx = CCInfo.getFirstUnallocated(ArgRegs, NumOfRegs);
2749 int FirstRegSlotOffset = IsO32 ? 0 : -64 ; // offset of $a0's slot.
Craig Topper44d23822012-02-22 05:59:10 +00002750 const TargetRegisterClass *RC
Akira Hatanakabad53f42011-11-14 19:01:09 +00002751 = IsO32 ? Mips::CPURegsRegisterClass : Mips::CPU64RegsRegisterClass;
2752 unsigned RegSize = RC->getSize();
2753 int RegSlotOffset = FirstRegSlotOffset + Idx * RegSize;
2754
2755 // Offset of the first variable argument from stack pointer.
2756 int FirstVaArgOffset;
2757
2758 if (IsO32 || (Idx == NumOfRegs)) {
2759 FirstVaArgOffset =
2760 (CCInfo.getNextStackOffset() + RegSize - 1) / RegSize * RegSize;
2761 } else
2762 FirstVaArgOffset = RegSlotOffset;
2763
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002764 // Record the frame index of the first variable argument
Eric Christopher471e4222011-06-08 23:55:35 +00002765 // which is a value necessary to VASTART.
Akira Hatanakabad53f42011-11-14 19:01:09 +00002766 LastFI = MFI->CreateFixedObject(RegSize, FirstVaArgOffset, true);
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002767 MipsFI->setVarArgsFrameIndex(LastFI);
Akira Hatanakaedacba82011-05-25 17:32:06 +00002768
Akira Hatanakabad53f42011-11-14 19:01:09 +00002769 // Copy the integer registers that have not been used for argument passing
2770 // to the argument register save area. For O32, the save area is allocated
2771 // in the caller's stack frame, while for N32/64, it is allocated in the
2772 // callee's stack frame.
2773 for (int StackOffset = RegSlotOffset;
2774 Idx < NumOfRegs; ++Idx, StackOffset += RegSize) {
2775 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgRegs[Idx], RC);
2776 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg,
2777 MVT::getIntegerVT(RegSize * 8));
2778 LastFI = MFI->CreateFixedObject(RegSize, StackOffset, true);
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002779 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
2780 OutChains.push_back(DAG.getStore(Chain, dl, ArgValue, PtrOff,
Akira Hatanaka82099682011-12-19 19:52:25 +00002781 MachinePointerInfo(), false, false, 0));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002782 }
2783 }
2784
Akira Hatanaka43299772011-05-20 23:22:14 +00002785 MipsFI->setLastInArgFI(LastFI);
2786
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002787 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002788 // the size of Ins and InVals. This only happens when on varg functions
2789 if (!OutChains.empty()) {
2790 OutChains.push_back(Chain);
2791 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2792 &OutChains[0], OutChains.size());
2793 }
2794
Dan Gohman98ca4f22009-08-05 01:29:28 +00002795 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002796}
2797
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002798//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002799// Return Value Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002800//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002801
Dan Gohman98ca4f22009-08-05 01:29:28 +00002802SDValue
2803MipsTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002804 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002805 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002806 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00002807 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002808
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002809 // CCValAssign - represent the assignment of
2810 // the return value to a location
2811 SmallVector<CCValAssign, 16> RVLocs;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002812
2813 // CCState - Info about the registers and stack slot.
Eric Christopher471e4222011-06-08 23:55:35 +00002814 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2815 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002816
Dan Gohman98ca4f22009-08-05 01:29:28 +00002817 // Analize return values.
2818 CCInfo.AnalyzeReturn(Outs, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002819
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002820 // If this is the first return lowered for this function, add
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002821 // the regs to the liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00002822 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002823 for (unsigned i = 0; i != RVLocs.size(); ++i)
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002824 if (RVLocs[i].isRegLoc())
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002825 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002826 }
2827
Dan Gohman475871a2008-07-27 21:46:04 +00002828 SDValue Flag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002829
2830 // Copy the result values into the output registers.
2831 for (unsigned i = 0; i != RVLocs.size(); ++i) {
2832 CCValAssign &VA = RVLocs[i];
2833 assert(VA.isRegLoc() && "Can only return in registers!");
2834
Akira Hatanaka82099682011-12-19 19:52:25 +00002835 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), OutVals[i], Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002836
2837 // guarantee that all emitted copies are
2838 // stuck together, avoiding something bad
2839 Flag = Chain.getValue(1);
2840 }
2841
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002842 // The mips ABIs for returning structs by value requires that we copy
2843 // the sret argument into $v0 for the return. We saved the argument into
2844 // a virtual register in the entry block, so now we copy the value out
2845 // and into $v0.
2846 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2847 MachineFunction &MF = DAG.getMachineFunction();
2848 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
2849 unsigned Reg = MipsFI->getSRetReturnReg();
2850
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002851 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00002852 llvm_unreachable("sret virtual register not created in the entry block");
Dale Johannesena05dca42009-02-04 23:02:30 +00002853 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002854
Dale Johannesena05dca42009-02-04 23:02:30 +00002855 Chain = DAG.getCopyToReg(Chain, dl, Mips::V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002856 Flag = Chain.getValue(1);
2857 }
2858
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002859 // Return on Mips is always a "jr $ra"
Gabor Greifba36cb52008-08-28 21:40:38 +00002860 if (Flag.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002861 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00002862 Chain, DAG.getRegister(Mips::RA, MVT::i32), Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002863 else // Return Void
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002864 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00002865 Chain, DAG.getRegister(Mips::RA, MVT::i32));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002866}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002867
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002868//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002869// Mips Inline Assembly Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002870//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002871
2872/// getConstraintType - Given a constraint letter, return the type of
2873/// constraint it is for this target.
2874MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002875getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002876{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002877 // Mips specific constrainy
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002878 // GCC config/mips/constraints.md
2879 //
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002880 // 'd' : An address register. Equivalent to r
2881 // unless generating MIPS16 code.
2882 // 'y' : Equivalent to r; retained for
2883 // backwards compatibility.
2884 // 'f' : Floating Point registers.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002885 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002886 switch (Constraint[0]) {
2887 default : break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002888 case 'd':
2889 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002890 case 'f':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002891 return C_RegisterClass;
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002892 }
2893 }
2894 return TargetLowering::getConstraintType(Constraint);
2895}
2896
John Thompson44ab89e2010-10-29 17:29:13 +00002897/// Examine constraint type and operand type and determine a weight value.
2898/// This object must already have been set up with the operand type
2899/// and the current alternative constraint selected.
2900TargetLowering::ConstraintWeight
2901MipsTargetLowering::getSingleConstraintMatchWeight(
2902 AsmOperandInfo &info, const char *constraint) const {
2903 ConstraintWeight weight = CW_Invalid;
2904 Value *CallOperandVal = info.CallOperandVal;
2905 // If we don't have a value, we can't do a match,
2906 // but allow it at the lowest weight.
2907 if (CallOperandVal == NULL)
2908 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002909 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00002910 // Look at the constraint type.
2911 switch (*constraint) {
2912 default:
2913 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
2914 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002915 case 'd':
2916 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +00002917 if (type->isIntegerTy())
2918 weight = CW_Register;
2919 break;
2920 case 'f':
2921 if (type->isFloatTy())
2922 weight = CW_Register;
2923 break;
2924 }
2925 return weight;
2926}
2927
Eric Christopher38d64262011-06-29 19:33:04 +00002928/// Given a register class constraint, like 'r', if this corresponds directly
2929/// to an LLVM register class, return a register of 0 and the register class
2930/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002931std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00002932getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002933{
2934 if (Constraint.size() == 1) {
2935 switch (Constraint[0]) {
Eric Christopher314aff12011-06-29 19:04:31 +00002936 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
2937 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002938 case 'r':
Akira Hatanakacb9dd722012-01-04 02:45:01 +00002939 if (VT == MVT::i32)
2940 return std::make_pair(0U, Mips::CPURegsRegisterClass);
2941 assert(VT == MVT::i64 && "Unexpected type.");
2942 return std::make_pair(0U, Mips::CPU64RegsRegisterClass);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002943 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00002944 if (VT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00002945 return std::make_pair(0U, Mips::FGR32RegisterClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00002946 if ((VT == MVT::f64) && (!Subtarget->isSingleFloat())) {
2947 if (Subtarget->isFP64bit())
2948 return std::make_pair(0U, Mips::FGR64RegisterClass);
2949 else
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002950 return std::make_pair(0U, Mips::AFGR64RegisterClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00002951 }
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002952 }
2953 }
2954 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
2955}
2956
Dan Gohman6520e202008-10-18 02:06:02 +00002957bool
2958MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
2959 // The Mips target isn't yet aware of offsets.
2960 return false;
2961}
Evan Chengeb2f9692009-10-27 19:56:55 +00002962
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002963bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
2964 if (VT != MVT::f32 && VT != MVT::f64)
2965 return false;
Bruno Cardoso Lopes6b902822011-01-18 19:41:41 +00002966 if (Imm.isNegZero())
2967 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00002968 return Imm.isZero();
2969}
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00002970
2971unsigned MipsTargetLowering::getJumpTableEncoding() const {
2972 if (IsN64)
2973 return MachineJumpTableInfo::EK_GPRel64BlockAddress;
Jia Liubb481f82012-02-28 07:46:26 +00002974
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00002975 return TargetLowering::getJumpTableEncoding();
2976}