blob: 6f0a18bf8ddba45d4c13a2b4443260f295fa23cd [file] [log] [blame]
Bill Wendling2695d8e2010-10-15 21:50:45 +00001//===- ARMInstrVFP.td - VFP support for ARM ----------------*- tablegen -*-===//
Evan Chenga8e29892007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Jim Grosbache5d20f92008-09-11 21:41:29 +000010// This file describes the ARM VFP instruction set.
Evan Chenga8e29892007-01-19 07:51:42 +000011//
12//===----------------------------------------------------------------------===//
13
Bill Wendling2695d8e2010-10-15 21:50:45 +000014def SDT_FTOI : SDTypeProfile<1, 1, [SDTCisVT<0, f32>, SDTCisFP<1>]>;
15def SDT_ITOF : SDTypeProfile<1, 1, [SDTCisFP<0>, SDTCisVT<1, f32>]>;
16def SDT_CMPFP0 : SDTypeProfile<0, 1, [SDTCisFP<0>]>;
17def SDT_VMOVDRR : SDTypeProfile<1, 2, [SDTCisVT<0, f64>, SDTCisVT<1, i32>,
18 SDTCisSameAs<1, 2>]>;
Evan Chenga8e29892007-01-19 07:51:42 +000019
Bill Wendling2695d8e2010-10-15 21:50:45 +000020def arm_ftoui : SDNode<"ARMISD::FTOUI", SDT_FTOI>;
21def arm_ftosi : SDNode<"ARMISD::FTOSI", SDT_FTOI>;
22def arm_sitof : SDNode<"ARMISD::SITOF", SDT_ITOF>;
23def arm_uitof : SDNode<"ARMISD::UITOF", SDT_ITOF>;
Chris Lattner036609b2010-12-23 18:28:41 +000024def arm_fmstat : SDNode<"ARMISD::FMSTAT", SDTNone, [SDNPInGlue, SDNPOutGlue]>;
25def arm_cmpfp : SDNode<"ARMISD::CMPFP", SDT_ARMCmp, [SDNPOutGlue]>;
26def arm_cmpfp0 : SDNode<"ARMISD::CMPFPw0", SDT_CMPFP0, [SDNPOutGlue]>;
Bill Wendling2695d8e2010-10-15 21:50:45 +000027def arm_fmdrr : SDNode<"ARMISD::VMOVDRR", SDT_VMOVDRR>;
Evan Chenga8e29892007-01-19 07:51:42 +000028
Bill Wendling88cf0382010-10-14 01:02:08 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030//===----------------------------------------------------------------------===//
Evan Cheng39382422009-10-28 01:44:26 +000031// Operand Definitions.
32//
33
Evan Cheng39382422009-10-28 01:44:26 +000034def vfp_f32imm : Operand<f32>,
35 PatLeaf<(f32 fpimm), [{
36 return ARM::getVFPf32Imm(N->getValueAPF()) != -1;
37 }]> {
38 let PrintMethod = "printVFPf32ImmOperand";
Owen Anderson96279d02011-08-02 18:30:00 +000039 let DecoderMethod = "DecodeVFPfpImm";
Evan Cheng39382422009-10-28 01:44:26 +000040}
41
42def vfp_f64imm : Operand<f64>,
43 PatLeaf<(f64 fpimm), [{
44 return ARM::getVFPf64Imm(N->getValueAPF()) != -1;
45 }]> {
46 let PrintMethod = "printVFPf64ImmOperand";
Owen Anderson96279d02011-08-02 18:30:00 +000047 let DecoderMethod = "DecodeVFPfpImm";
Evan Cheng39382422009-10-28 01:44:26 +000048}
49
50
51//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +000052// Load / store Instructions.
53//
54
Dan Gohmanbc9d98b2010-02-27 23:47:46 +000055let canFoldAsLoad = 1, isReMaterializable = 1 in {
Bill Wendling92b5a2e2010-11-03 01:49:29 +000056
Bill Wendling7d31a162010-10-20 22:44:54 +000057def VLDRD : ADI5<0b1101, 0b01, (outs DPR:$Dd), (ins addrmode5:$addr),
58 IIC_fpLoad64, "vldr", ".64\t$Dd, $addr",
Bill Wendling2f46f1f2010-11-04 00:59:42 +000059 [(set DPR:$Dd, (f64 (load addrmode5:$addr)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +000060
Bill Wendling92b5a2e2010-11-03 01:49:29 +000061def VLDRS : ASI5<0b1101, 0b01, (outs SPR:$Sd), (ins addrmode5:$addr),
62 IIC_fpLoad32, "vldr", ".32\t$Sd, $addr",
Evan Cheng5eda2822011-02-16 00:35:02 +000063 [(set SPR:$Sd, (load addrmode5:$addr))]> {
64 // Some single precision VFP instructions may be executed on both NEON and VFP
65 // pipelines.
66 let D = VFPNeonDomain;
67}
Bill Wendling92b5a2e2010-11-03 01:49:29 +000068
69} // End of 'let canFoldAsLoad = 1, isReMaterializable = 1 in'
Evan Chenga8e29892007-01-19 07:51:42 +000070
Bill Wendling2f46f1f2010-11-04 00:59:42 +000071def VSTRD : ADI5<0b1101, 0b00, (outs), (ins DPR:$Dd, addrmode5:$addr),
72 IIC_fpStore64, "vstr", ".64\t$Dd, $addr",
73 [(store (f64 DPR:$Dd), addrmode5:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +000074
Bill Wendling2f46f1f2010-11-04 00:59:42 +000075def VSTRS : ASI5<0b1101, 0b00, (outs), (ins SPR:$Sd, addrmode5:$addr),
76 IIC_fpStore32, "vstr", ".32\t$Sd, $addr",
Evan Cheng5eda2822011-02-16 00:35:02 +000077 [(store SPR:$Sd, addrmode5:$addr)]> {
78 // Some single precision VFP instructions may be executed on both NEON and VFP
79 // pipelines.
80 let D = VFPNeonDomain;
81}
Evan Chenga8e29892007-01-19 07:51:42 +000082
83//===----------------------------------------------------------------------===//
84// Load / store multiple Instructions.
85//
86
Bill Wendling73fe34a2010-11-16 01:16:36 +000087multiclass vfp_ldst_mult<string asm, bit L_bit,
88 InstrItinClass itin, InstrItinClass itin_upd> {
89 // Double Precision
90 def DIA :
Bill Wendling0f630752010-11-17 04:32:08 +000091 AXDI4<(outs), (ins GPR:$Rn, pred:$p, dpr_reglist:$regs, variable_ops),
Bill Wendling6c470b82010-11-13 09:09:38 +000092 IndexModeNone, itin,
Bill Wendling73fe34a2010-11-16 01:16:36 +000093 !strconcat(asm, "ia${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +000094 let Inst{24-23} = 0b01; // Increment After
95 let Inst{21} = 0; // No writeback
96 let Inst{20} = L_bit;
97 }
Bill Wendling73fe34a2010-11-16 01:16:36 +000098 def DIA_UPD :
Jim Grosbachf921c0fe2011-06-13 22:54:22 +000099 AXDI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, dpr_reglist:$regs,
100 variable_ops),
Bill Wendling6c470b82010-11-13 09:09:38 +0000101 IndexModeUpd, itin_upd,
Bill Wendling73fe34a2010-11-16 01:16:36 +0000102 !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +0000103 let Inst{24-23} = 0b01; // Increment After
104 let Inst{21} = 1; // Writeback
105 let Inst{20} = L_bit;
106 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000107 def DDB_UPD :
Jim Grosbachf921c0fe2011-06-13 22:54:22 +0000108 AXDI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, dpr_reglist:$regs,
109 variable_ops),
Bill Wendling6c470b82010-11-13 09:09:38 +0000110 IndexModeUpd, itin_upd,
111 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
112 let Inst{24-23} = 0b10; // Decrement Before
113 let Inst{21} = 1; // Writeback
114 let Inst{20} = L_bit;
115 }
Bill Wendling6c470b82010-11-13 09:09:38 +0000116
Bill Wendling73fe34a2010-11-16 01:16:36 +0000117 // Single Precision
118 def SIA :
Bill Wendling0f630752010-11-17 04:32:08 +0000119 AXSI4<(outs), (ins GPR:$Rn, pred:$p, spr_reglist:$regs, variable_ops),
Bill Wendling6c470b82010-11-13 09:09:38 +0000120 IndexModeNone, itin,
Bill Wendling73fe34a2010-11-16 01:16:36 +0000121 !strconcat(asm, "ia${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +0000122 let Inst{24-23} = 0b01; // Increment After
123 let Inst{21} = 0; // No writeback
124 let Inst{20} = L_bit;
Evan Cheng5eda2822011-02-16 00:35:02 +0000125
126 // Some single precision VFP instructions may be executed on both NEON and
127 // VFP pipelines.
128 let D = VFPNeonDomain;
Bill Wendling6c470b82010-11-13 09:09:38 +0000129 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000130 def SIA_UPD :
Jim Grosbachf921c0fe2011-06-13 22:54:22 +0000131 AXSI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, spr_reglist:$regs,
132 variable_ops),
Bill Wendling6c470b82010-11-13 09:09:38 +0000133 IndexModeUpd, itin_upd,
Bill Wendling73fe34a2010-11-16 01:16:36 +0000134 !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +0000135 let Inst{24-23} = 0b01; // Increment After
136 let Inst{21} = 1; // Writeback
137 let Inst{20} = L_bit;
Evan Cheng5eda2822011-02-16 00:35:02 +0000138
139 // Some single precision VFP instructions may be executed on both NEON and
140 // VFP pipelines.
141 let D = VFPNeonDomain;
Bill Wendling6c470b82010-11-13 09:09:38 +0000142 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000143 def SDB_UPD :
Jim Grosbachf921c0fe2011-06-13 22:54:22 +0000144 AXSI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, spr_reglist:$regs,
145 variable_ops),
Bill Wendling6c470b82010-11-13 09:09:38 +0000146 IndexModeUpd, itin_upd,
147 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
148 let Inst{24-23} = 0b10; // Decrement Before
149 let Inst{21} = 1; // Writeback
150 let Inst{20} = L_bit;
Evan Cheng5eda2822011-02-16 00:35:02 +0000151
152 // Some single precision VFP instructions may be executed on both NEON and
153 // VFP pipelines.
154 let D = VFPNeonDomain;
Bill Wendling6c470b82010-11-13 09:09:38 +0000155 }
156}
157
Bill Wendlingddc918b2010-11-13 10:57:02 +0000158let neverHasSideEffects = 1 in {
159
Bill Wendling73fe34a2010-11-16 01:16:36 +0000160let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
161defm VLDM : vfp_ldst_mult<"vldm", 1, IIC_fpLoad_m, IIC_fpLoad_mu>;
Bill Wendlingddc918b2010-11-13 10:57:02 +0000162
Bill Wendling73fe34a2010-11-16 01:16:36 +0000163let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
164defm VSTM : vfp_ldst_mult<"vstm", 0, IIC_fpLoad_m, IIC_fpLoad_mu>;
Bill Wendlingddc918b2010-11-13 10:57:02 +0000165
166} // neverHasSideEffects
167
Bill Wendling73c57e12010-11-16 02:00:24 +0000168def : MnemonicAlias<"vldm", "vldmia">;
169def : MnemonicAlias<"vstm", "vstmia">;
170
Jim Grosbach0d06bb92011-06-27 20:00:07 +0000171def : InstAlias<"vpush${p} $r", (VSTMDDB_UPD SP, pred:$p, dpr_reglist:$r)>,
172 Requires<[HasVFP2]>;
173def : InstAlias<"vpush${p} $r", (VSTMSDB_UPD SP, pred:$p, spr_reglist:$r)>,
174 Requires<[HasVFP2]>;
175def : InstAlias<"vpop${p} $r", (VLDMDIA_UPD SP, pred:$p, dpr_reglist:$r)>,
176 Requires<[HasVFP2]>;
177def : InstAlias<"vpop${p} $r", (VLDMSIA_UPD SP, pred:$p, spr_reglist:$r)>,
178 Requires<[HasVFP2]>;
179
Evan Chenga8e29892007-01-19 07:51:42 +0000180// FLDMX, FSTMX - mixing S/D registers for pre-armv6 cores
181
182//===----------------------------------------------------------------------===//
183// FP Binary Operations.
184//
185
Bill Wendling69661192010-11-01 06:00:39 +0000186def VADDD : ADbI<0b11100, 0b11, 0, 0,
187 (outs DPR:$Dd), (ins DPR:$Dn, DPR:$Dm),
188 IIC_fpALU64, "vadd", ".f64\t$Dd, $Dn, $Dm",
189 [(set DPR:$Dd, (fadd DPR:$Dn, (f64 DPR:$Dm)))]>;
Bill Wendling174777b2010-10-12 22:08:41 +0000190
Bill Wendling69661192010-11-01 06:00:39 +0000191def VADDS : ASbIn<0b11100, 0b11, 0, 0,
192 (outs SPR:$Sd), (ins SPR:$Sn, SPR:$Sm),
193 IIC_fpALU32, "vadd", ".f32\t$Sd, $Sn, $Sm",
Evan Cheng5eda2822011-02-16 00:35:02 +0000194 [(set SPR:$Sd, (fadd SPR:$Sn, SPR:$Sm))]> {
Evan Cheng6557bce2011-02-22 19:53:14 +0000195 // Some single precision VFP instructions may be executed on both NEON and
196 // VFP pipelines on A8.
197 let D = VFPNeonA8Domain;
Evan Cheng5eda2822011-02-16 00:35:02 +0000198}
Evan Chenga8e29892007-01-19 07:51:42 +0000199
Bill Wendling69661192010-11-01 06:00:39 +0000200def VSUBD : ADbI<0b11100, 0b11, 1, 0,
201 (outs DPR:$Dd), (ins DPR:$Dn, DPR:$Dm),
202 IIC_fpALU64, "vsub", ".f64\t$Dd, $Dn, $Dm",
203 [(set DPR:$Dd, (fsub DPR:$Dn, (f64 DPR:$Dm)))]>;
Jim Grosbach499e8862010-10-12 21:22:40 +0000204
Bill Wendling69661192010-11-01 06:00:39 +0000205def VSUBS : ASbIn<0b11100, 0b11, 1, 0,
206 (outs SPR:$Sd), (ins SPR:$Sn, SPR:$Sm),
207 IIC_fpALU32, "vsub", ".f32\t$Sd, $Sn, $Sm",
Evan Cheng5eda2822011-02-16 00:35:02 +0000208 [(set SPR:$Sd, (fsub SPR:$Sn, SPR:$Sm))]> {
Evan Cheng6557bce2011-02-22 19:53:14 +0000209 // Some single precision VFP instructions may be executed on both NEON and
210 // VFP pipelines on A8.
211 let D = VFPNeonA8Domain;
Evan Cheng5eda2822011-02-16 00:35:02 +0000212}
Evan Chenga8e29892007-01-19 07:51:42 +0000213
Bill Wendling69661192010-11-01 06:00:39 +0000214def VDIVD : ADbI<0b11101, 0b00, 0, 0,
215 (outs DPR:$Dd), (ins DPR:$Dn, DPR:$Dm),
216 IIC_fpDIV64, "vdiv", ".f64\t$Dd, $Dn, $Dm",
217 [(set DPR:$Dd, (fdiv DPR:$Dn, (f64 DPR:$Dm)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000218
Bill Wendling69661192010-11-01 06:00:39 +0000219def VDIVS : ASbI<0b11101, 0b00, 0, 0,
220 (outs SPR:$Sd), (ins SPR:$Sn, SPR:$Sm),
221 IIC_fpDIV32, "vdiv", ".f32\t$Sd, $Sn, $Sm",
222 [(set SPR:$Sd, (fdiv SPR:$Sn, SPR:$Sm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000223
Bill Wendling69661192010-11-01 06:00:39 +0000224def VMULD : ADbI<0b11100, 0b10, 0, 0,
225 (outs DPR:$Dd), (ins DPR:$Dn, DPR:$Dm),
226 IIC_fpMUL64, "vmul", ".f64\t$Dd, $Dn, $Dm",
227 [(set DPR:$Dd, (fmul DPR:$Dn, (f64 DPR:$Dm)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000228
Bill Wendling69661192010-11-01 06:00:39 +0000229def VMULS : ASbIn<0b11100, 0b10, 0, 0,
230 (outs SPR:$Sd), (ins SPR:$Sn, SPR:$Sm),
231 IIC_fpMUL32, "vmul", ".f32\t$Sd, $Sn, $Sm",
Evan Cheng5eda2822011-02-16 00:35:02 +0000232 [(set SPR:$Sd, (fmul SPR:$Sn, SPR:$Sm))]> {
Evan Cheng6557bce2011-02-22 19:53:14 +0000233 // Some single precision VFP instructions may be executed on both NEON and
234 // VFP pipelines on A8.
235 let D = VFPNeonA8Domain;
Evan Cheng5eda2822011-02-16 00:35:02 +0000236}
Jim Grosbache5165492009-11-09 00:11:35 +0000237
Bill Wendling69661192010-11-01 06:00:39 +0000238def VNMULD : ADbI<0b11100, 0b10, 1, 0,
239 (outs DPR:$Dd), (ins DPR:$Dn, DPR:$Dm),
240 IIC_fpMUL64, "vnmul", ".f64\t$Dd, $Dn, $Dm",
241 [(set DPR:$Dd, (fneg (fmul DPR:$Dn, (f64 DPR:$Dm))))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000242
Bill Wendling69661192010-11-01 06:00:39 +0000243def VNMULS : ASbI<0b11100, 0b10, 1, 0,
244 (outs SPR:$Sd), (ins SPR:$Sn, SPR:$Sm),
245 IIC_fpMUL32, "vnmul", ".f32\t$Sd, $Sn, $Sm",
Evan Cheng5eda2822011-02-16 00:35:02 +0000246 [(set SPR:$Sd, (fneg (fmul SPR:$Sn, SPR:$Sm)))]> {
Evan Cheng6557bce2011-02-22 19:53:14 +0000247 // Some single precision VFP instructions may be executed on both NEON and
248 // VFP pipelines on A8.
249 let D = VFPNeonA8Domain;
Evan Cheng5eda2822011-02-16 00:35:02 +0000250}
Evan Chenga8e29892007-01-19 07:51:42 +0000251
Chris Lattner72939122007-05-03 00:32:00 +0000252// Match reassociated forms only if not sign dependent rounding.
Chris Lattnerd10a53d2010-03-08 18:51:21 +0000253def : Pat<(fmul (fneg DPR:$a), (f64 DPR:$b)),
Jim Grosbache5165492009-11-09 00:11:35 +0000254 (VNMULD DPR:$a, DPR:$b)>, Requires<[NoHonorSignDependentRounding]>;
Chris Lattner72939122007-05-03 00:32:00 +0000255def : Pat<(fmul (fneg SPR:$a), SPR:$b),
Jim Grosbache5165492009-11-09 00:11:35 +0000256 (VNMULS SPR:$a, SPR:$b)>, Requires<[NoHonorSignDependentRounding]>;
Chris Lattner72939122007-05-03 00:32:00 +0000257
Bill Wendlingdd3bc112010-10-12 22:55:35 +0000258// These are encoded as unary instructions.
259let Defs = [FPSCR] in {
Bill Wendling69661192010-11-01 06:00:39 +0000260def VCMPED : ADuI<0b11101, 0b11, 0b0100, 0b11, 0,
261 (outs), (ins DPR:$Dd, DPR:$Dm),
262 IIC_fpCMP64, "vcmpe", ".f64\t$Dd, $Dm",
263 [(arm_cmpfp DPR:$Dd, (f64 DPR:$Dm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000264
Bill Wendling69661192010-11-01 06:00:39 +0000265def VCMPES : ASuI<0b11101, 0b11, 0b0100, 0b11, 0,
266 (outs), (ins SPR:$Sd, SPR:$Sm),
267 IIC_fpCMP32, "vcmpe", ".f32\t$Sd, $Sm",
Evan Cheng5eda2822011-02-16 00:35:02 +0000268 [(arm_cmpfp SPR:$Sd, SPR:$Sm)]> {
Evan Cheng6557bce2011-02-22 19:53:14 +0000269 // Some single precision VFP instructions may be executed on both NEON and
270 // VFP pipelines on A8.
271 let D = VFPNeonA8Domain;
Evan Cheng5eda2822011-02-16 00:35:02 +0000272}
Bill Wendlingdd3bc112010-10-12 22:55:35 +0000273
Bill Wendling67a704d2010-10-13 20:58:46 +0000274// FIXME: Verify encoding after integrated assembler is working.
Bill Wendling69661192010-11-01 06:00:39 +0000275def VCMPD : ADuI<0b11101, 0b11, 0b0100, 0b01, 0,
276 (outs), (ins DPR:$Dd, DPR:$Dm),
277 IIC_fpCMP64, "vcmp", ".f64\t$Dd, $Dm",
278 [/* For disassembly only; pattern left blank */]>;
Bill Wendlingdd3bc112010-10-12 22:55:35 +0000279
Bill Wendling69661192010-11-01 06:00:39 +0000280def VCMPS : ASuI<0b11101, 0b11, 0b0100, 0b01, 0,
281 (outs), (ins SPR:$Sd, SPR:$Sm),
282 IIC_fpCMP32, "vcmp", ".f32\t$Sd, $Sm",
Evan Cheng5eda2822011-02-16 00:35:02 +0000283 [/* For disassembly only; pattern left blank */]> {
Evan Cheng6557bce2011-02-22 19:53:14 +0000284 // Some single precision VFP instructions may be executed on both NEON and
285 // VFP pipelines on A8.
286 let D = VFPNeonA8Domain;
Bill Wendlingdd3bc112010-10-12 22:55:35 +0000287}
Evan Cheng5eda2822011-02-16 00:35:02 +0000288} // Defs = [FPSCR]
Evan Chenga8e29892007-01-19 07:51:42 +0000289
290//===----------------------------------------------------------------------===//
291// FP Unary Operations.
292//
293
Bill Wendling69661192010-11-01 06:00:39 +0000294def VABSD : ADuI<0b11101, 0b11, 0b0000, 0b11, 0,
295 (outs DPR:$Dd), (ins DPR:$Dm),
296 IIC_fpUNA64, "vabs", ".f64\t$Dd, $Dm",
297 [(set DPR:$Dd, (fabs (f64 DPR:$Dm)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000298
Bill Wendling69661192010-11-01 06:00:39 +0000299def VABSS : ASuIn<0b11101, 0b11, 0b0000, 0b11, 0,
300 (outs SPR:$Sd), (ins SPR:$Sm),
301 IIC_fpUNA32, "vabs", ".f32\t$Sd, $Sm",
Evan Cheng5eda2822011-02-16 00:35:02 +0000302 [(set SPR:$Sd, (fabs SPR:$Sm))]> {
Evan Cheng6557bce2011-02-22 19:53:14 +0000303 // Some single precision VFP instructions may be executed on both NEON and
304 // VFP pipelines on A8.
305 let D = VFPNeonA8Domain;
Evan Cheng5eda2822011-02-16 00:35:02 +0000306}
Evan Chenga8e29892007-01-19 07:51:42 +0000307
Evan Cheng91449a82009-07-20 02:12:31 +0000308let Defs = [FPSCR] in {
Bill Wendling69661192010-11-01 06:00:39 +0000309def VCMPEZD : ADuI<0b11101, 0b11, 0b0101, 0b11, 0,
310 (outs), (ins DPR:$Dd),
311 IIC_fpCMP64, "vcmpe", ".f64\t$Dd, #0",
312 [(arm_cmpfp0 (f64 DPR:$Dd))]> {
313 let Inst{3-0} = 0b0000;
314 let Inst{5} = 0;
Bill Wendling1fc6d882010-10-13 00:38:07 +0000315}
316
Bill Wendling69661192010-11-01 06:00:39 +0000317def VCMPEZS : ASuI<0b11101, 0b11, 0b0101, 0b11, 0,
318 (outs), (ins SPR:$Sd),
319 IIC_fpCMP32, "vcmpe", ".f32\t$Sd, #0",
320 [(arm_cmpfp0 SPR:$Sd)]> {
321 let Inst{3-0} = 0b0000;
322 let Inst{5} = 0;
Evan Cheng5eda2822011-02-16 00:35:02 +0000323
Evan Cheng6557bce2011-02-22 19:53:14 +0000324 // Some single precision VFP instructions may be executed on both NEON and
325 // VFP pipelines on A8.
326 let D = VFPNeonA8Domain;
Bill Wendling1fc6d882010-10-13 00:38:07 +0000327}
Evan Chenga8e29892007-01-19 07:51:42 +0000328
Bill Wendling67a704d2010-10-13 20:58:46 +0000329// FIXME: Verify encoding after integrated assembler is working.
Bill Wendling69661192010-11-01 06:00:39 +0000330def VCMPZD : ADuI<0b11101, 0b11, 0b0101, 0b01, 0,
331 (outs), (ins DPR:$Dd),
332 IIC_fpCMP64, "vcmp", ".f64\t$Dd, #0",
333 [/* For disassembly only; pattern left blank */]> {
334 let Inst{3-0} = 0b0000;
335 let Inst{5} = 0;
Bill Wendling67a704d2010-10-13 20:58:46 +0000336}
Johnny Chen7edd8e32010-02-08 19:41:48 +0000337
Bill Wendling69661192010-11-01 06:00:39 +0000338def VCMPZS : ASuI<0b11101, 0b11, 0b0101, 0b01, 0,
339 (outs), (ins SPR:$Sd),
340 IIC_fpCMP32, "vcmp", ".f32\t$Sd, #0",
341 [/* For disassembly only; pattern left blank */]> {
342 let Inst{3-0} = 0b0000;
343 let Inst{5} = 0;
Evan Cheng5eda2822011-02-16 00:35:02 +0000344
Evan Cheng6557bce2011-02-22 19:53:14 +0000345 // Some single precision VFP instructions may be executed on both NEON and
346 // VFP pipelines on A8.
347 let D = VFPNeonA8Domain;
Bill Wendling67a704d2010-10-13 20:58:46 +0000348}
Evan Cheng5eda2822011-02-16 00:35:02 +0000349} // Defs = [FPSCR]
Evan Chenga8e29892007-01-19 07:51:42 +0000350
Bill Wendling54908dd2010-10-13 00:56:35 +0000351def VCVTDS : ASuI<0b11101, 0b11, 0b0111, 0b11, 0,
352 (outs DPR:$Dd), (ins SPR:$Sm),
353 IIC_fpCVTDS, "vcvt", ".f64.f32\t$Dd, $Sm",
354 [(set DPR:$Dd, (fextend SPR:$Sm))]> {
355 // Instruction operands.
356 bits<5> Dd;
357 bits<5> Sm;
358
359 // Encode instruction operands.
360 let Inst{3-0} = Sm{4-1};
361 let Inst{5} = Sm{0};
362 let Inst{15-12} = Dd{3-0};
363 let Inst{22} = Dd{4};
364}
Evan Chenga8e29892007-01-19 07:51:42 +0000365
Evan Cheng96581d32008-11-11 02:11:05 +0000366// Special case encoding: bits 11-8 is 0b1011.
Bill Wendling54908dd2010-10-13 00:56:35 +0000367def VCVTSD : VFPAI<(outs SPR:$Sd), (ins DPR:$Dm), VFPUnaryFrm,
368 IIC_fpCVTSD, "vcvt", ".f32.f64\t$Sd, $Dm",
369 [(set SPR:$Sd, (fround DPR:$Dm))]> {
370 // Instruction operands.
371 bits<5> Sd;
372 bits<5> Dm;
373
374 // Encode instruction operands.
375 let Inst{3-0} = Dm{3-0};
376 let Inst{5} = Dm{4};
377 let Inst{15-12} = Sd{4-1};
378 let Inst{22} = Sd{0};
379
Evan Cheng96581d32008-11-11 02:11:05 +0000380 let Inst{27-23} = 0b11101;
381 let Inst{21-16} = 0b110111;
382 let Inst{11-8} = 0b1011;
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000383 let Inst{7-6} = 0b11;
384 let Inst{4} = 0;
Evan Cheng96581d32008-11-11 02:11:05 +0000385}
Evan Chenga8e29892007-01-19 07:51:42 +0000386
Johnny Chen2d658df2010-02-09 17:21:56 +0000387// Between half-precision and single-precision. For disassembly only.
388
Bill Wendling67a704d2010-10-13 20:58:46 +0000389// FIXME: Verify encoding after integrated assembler is working.
Jim Grosbach18f30e62010-06-02 21:53:11 +0000390def VCVTBSH: ASuI<0b11101, 0b11, 0b0010, 0b01, 0, (outs SPR:$dst), (ins SPR:$a),
Anton Korobeynikovc492e092010-04-07 18:19:46 +0000391 /* FIXME */ IIC_fpCVTSH, "vcvtb", ".f32.f16\t$dst, $a",
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000392 [/* For disassembly only; pattern left blank */]>;
393
Bob Wilson76a312b2010-03-19 22:51:32 +0000394def : ARMPat<(f32_to_f16 SPR:$a),
395 (i32 (COPY_TO_REGCLASS (VCVTBSH SPR:$a), GPR))>;
Johnny Chen2d658df2010-02-09 17:21:56 +0000396
Jim Grosbach18f30e62010-06-02 21:53:11 +0000397def VCVTBHS: ASuI<0b11101, 0b11, 0b0011, 0b01, 0, (outs SPR:$dst), (ins SPR:$a),
Anton Korobeynikovc492e092010-04-07 18:19:46 +0000398 /* FIXME */ IIC_fpCVTHS, "vcvtb", ".f16.f32\t$dst, $a",
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000399 [/* For disassembly only; pattern left blank */]>;
400
Bob Wilson76a312b2010-03-19 22:51:32 +0000401def : ARMPat<(f16_to_f32 GPR:$a),
402 (VCVTBHS (COPY_TO_REGCLASS GPR:$a, SPR))>;
Johnny Chen2d658df2010-02-09 17:21:56 +0000403
Jim Grosbach18f30e62010-06-02 21:53:11 +0000404def VCVTTSH: ASuI<0b11101, 0b11, 0b0010, 0b11, 0, (outs SPR:$dst), (ins SPR:$a),
Anton Korobeynikovc492e092010-04-07 18:19:46 +0000405 /* FIXME */ IIC_fpCVTSH, "vcvtt", ".f32.f16\t$dst, $a",
Johnny Chen2d658df2010-02-09 17:21:56 +0000406 [/* For disassembly only; pattern left blank */]>;
407
Jim Grosbach18f30e62010-06-02 21:53:11 +0000408def VCVTTHS: ASuI<0b11101, 0b11, 0b0011, 0b11, 0, (outs SPR:$dst), (ins SPR:$a),
Anton Korobeynikovc492e092010-04-07 18:19:46 +0000409 /* FIXME */ IIC_fpCVTHS, "vcvtt", ".f16.f32\t$dst, $a",
Johnny Chen2d658df2010-02-09 17:21:56 +0000410 [/* For disassembly only; pattern left blank */]>;
411
Bill Wendling69661192010-11-01 06:00:39 +0000412def VNEGD : ADuI<0b11101, 0b11, 0b0001, 0b01, 0,
413 (outs DPR:$Dd), (ins DPR:$Dm),
414 IIC_fpUNA64, "vneg", ".f64\t$Dd, $Dm",
415 [(set DPR:$Dd, (fneg (f64 DPR:$Dm)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000416
Bill Wendling69661192010-11-01 06:00:39 +0000417def VNEGS : ASuIn<0b11101, 0b11, 0b0001, 0b01, 0,
418 (outs SPR:$Sd), (ins SPR:$Sm),
419 IIC_fpUNA32, "vneg", ".f32\t$Sd, $Sm",
Evan Cheng5eda2822011-02-16 00:35:02 +0000420 [(set SPR:$Sd, (fneg SPR:$Sm))]> {
Evan Cheng6557bce2011-02-22 19:53:14 +0000421 // Some single precision VFP instructions may be executed on both NEON and
422 // VFP pipelines on A8.
423 let D = VFPNeonA8Domain;
Evan Cheng5eda2822011-02-16 00:35:02 +0000424}
Evan Chenga8e29892007-01-19 07:51:42 +0000425
Bill Wendling69661192010-11-01 06:00:39 +0000426def VSQRTD : ADuI<0b11101, 0b11, 0b0001, 0b11, 0,
427 (outs DPR:$Dd), (ins DPR:$Dm),
428 IIC_fpSQRT64, "vsqrt", ".f64\t$Dd, $Dm",
429 [(set DPR:$Dd, (fsqrt (f64 DPR:$Dm)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000430
Bill Wendling69661192010-11-01 06:00:39 +0000431def VSQRTS : ASuI<0b11101, 0b11, 0b0001, 0b11, 0,
432 (outs SPR:$Sd), (ins SPR:$Sm),
433 IIC_fpSQRT32, "vsqrt", ".f32\t$Sd, $Sm",
434 [(set SPR:$Sd, (fsqrt SPR:$Sm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000435
Bill Wendling67a704d2010-10-13 20:58:46 +0000436let neverHasSideEffects = 1 in {
Bill Wendling69661192010-11-01 06:00:39 +0000437def VMOVD : ADuI<0b11101, 0b11, 0b0000, 0b01, 0,
438 (outs DPR:$Dd), (ins DPR:$Dm),
439 IIC_fpUNA64, "vmov", ".f64\t$Dd, $Dm", []>;
Bill Wendling67a704d2010-10-13 20:58:46 +0000440
Bill Wendling69661192010-11-01 06:00:39 +0000441def VMOVS : ASuI<0b11101, 0b11, 0b0000, 0b01, 0,
442 (outs SPR:$Sd), (ins SPR:$Sm),
443 IIC_fpUNA32, "vmov", ".f32\t$Sd, $Sm", []>;
Bill Wendling67a704d2010-10-13 20:58:46 +0000444} // neverHasSideEffects
445
Evan Chenga8e29892007-01-19 07:51:42 +0000446//===----------------------------------------------------------------------===//
447// FP <-> GPR Copies. Int <-> FP Conversions.
448//
449
Bill Wendling7d31a162010-10-20 22:44:54 +0000450def VMOVRS : AVConv2I<0b11100001, 0b1010,
451 (outs GPR:$Rt), (ins SPR:$Sn),
452 IIC_fpMOVSI, "vmov", "\t$Rt, $Sn",
453 [(set GPR:$Rt, (bitconvert SPR:$Sn))]> {
454 // Instruction operands.
455 bits<4> Rt;
456 bits<5> Sn;
Evan Chenga8e29892007-01-19 07:51:42 +0000457
Bill Wendling7d31a162010-10-20 22:44:54 +0000458 // Encode instruction operands.
459 let Inst{19-16} = Sn{4-1};
460 let Inst{7} = Sn{0};
461 let Inst{15-12} = Rt;
462
463 let Inst{6-5} = 0b00;
464 let Inst{3-0} = 0b0000;
Bob Wilsonb34d8372011-04-19 18:11:38 +0000465
466 // Some single precision VFP instructions may be executed on both NEON and VFP
467 // pipelines.
468 let D = VFPNeonDomain;
Bill Wendling7d31a162010-10-20 22:44:54 +0000469}
470
471def VMOVSR : AVConv4I<0b11100000, 0b1010,
472 (outs SPR:$Sn), (ins GPR:$Rt),
473 IIC_fpMOVIS, "vmov", "\t$Sn, $Rt",
474 [(set SPR:$Sn, (bitconvert GPR:$Rt))]> {
475 // Instruction operands.
476 bits<5> Sn;
477 bits<4> Rt;
478
479 // Encode instruction operands.
480 let Inst{19-16} = Sn{4-1};
481 let Inst{7} = Sn{0};
482 let Inst{15-12} = Rt;
483
484 let Inst{6-5} = 0b00;
485 let Inst{3-0} = 0b0000;
Bob Wilsonb34d8372011-04-19 18:11:38 +0000486
487 // Some single precision VFP instructions may be executed on both NEON and VFP
488 // pipelines.
489 let D = VFPNeonDomain;
Bill Wendling7d31a162010-10-20 22:44:54 +0000490}
Evan Chenga8e29892007-01-19 07:51:42 +0000491
Evan Cheng020cc1b2010-05-13 00:16:46 +0000492let neverHasSideEffects = 1 in {
Jim Grosbache5165492009-11-09 00:11:35 +0000493def VMOVRRD : AVConv3I<0b11000101, 0b1011,
Bill Wendling01aabda2010-10-20 23:37:40 +0000494 (outs GPR:$Rt, GPR:$Rt2), (ins DPR:$Dm),
495 IIC_fpMOVDI, "vmov", "\t$Rt, $Rt2, $Dm",
Johnny Chen7acca672010-02-05 18:04:58 +0000496 [/* FIXME: Can't write pattern for multiple result instr*/]> {
Bill Wendling01aabda2010-10-20 23:37:40 +0000497 // Instruction operands.
498 bits<5> Dm;
499 bits<4> Rt;
500 bits<4> Rt2;
501
502 // Encode instruction operands.
503 let Inst{3-0} = Dm{3-0};
504 let Inst{5} = Dm{4};
505 let Inst{15-12} = Rt;
506 let Inst{19-16} = Rt2;
507
Johnny Chen7acca672010-02-05 18:04:58 +0000508 let Inst{7-6} = 0b00;
Bob Wilsonb34d8372011-04-19 18:11:38 +0000509
510 // Some single precision VFP instructions may be executed on both NEON and VFP
511 // pipelines.
512 let D = VFPNeonDomain;
Johnny Chen7acca672010-02-05 18:04:58 +0000513}
Evan Chenga8e29892007-01-19 07:51:42 +0000514
Johnny Chen23401d62010-02-08 17:26:09 +0000515def VMOVRRS : AVConv3I<0b11000101, 0b1010,
516 (outs GPR:$wb, GPR:$dst2), (ins SPR:$src1, SPR:$src2),
Anton Korobeynikova31c6fb2010-04-07 18:20:02 +0000517 IIC_fpMOVDI, "vmov", "\t$wb, $dst2, $src1, $src2",
Johnny Chen23401d62010-02-08 17:26:09 +0000518 [/* For disassembly only; pattern left blank */]> {
519 let Inst{7-6} = 0b00;
Bob Wilsonb34d8372011-04-19 18:11:38 +0000520
521 // Some single precision VFP instructions may be executed on both NEON and VFP
522 // pipelines.
523 let D = VFPNeonDomain;
Johnny Chen23401d62010-02-08 17:26:09 +0000524}
Evan Cheng020cc1b2010-05-13 00:16:46 +0000525} // neverHasSideEffects
Johnny Chen23401d62010-02-08 17:26:09 +0000526
Evan Chenga8e29892007-01-19 07:51:42 +0000527// FMDHR: GPR -> SPR
528// FMDLR: GPR -> SPR
529
Jim Grosbache5165492009-11-09 00:11:35 +0000530def VMOVDRR : AVConv5I<0b11000100, 0b1011,
Bill Wendling01aabda2010-10-20 23:37:40 +0000531 (outs DPR:$Dm), (ins GPR:$Rt, GPR:$Rt2),
532 IIC_fpMOVID, "vmov", "\t$Dm, $Rt, $Rt2",
533 [(set DPR:$Dm, (arm_fmdrr GPR:$Rt, GPR:$Rt2))]> {
534 // Instruction operands.
535 bits<5> Dm;
536 bits<4> Rt;
537 bits<4> Rt2;
538
539 // Encode instruction operands.
540 let Inst{3-0} = Dm{3-0};
541 let Inst{5} = Dm{4};
542 let Inst{15-12} = Rt;
543 let Inst{19-16} = Rt2;
544
545 let Inst{7-6} = 0b00;
Bob Wilsonb34d8372011-04-19 18:11:38 +0000546
547 // Some single precision VFP instructions may be executed on both NEON and VFP
548 // pipelines.
549 let D = VFPNeonDomain;
Johnny Chen7acca672010-02-05 18:04:58 +0000550}
Evan Chenga8e29892007-01-19 07:51:42 +0000551
Evan Cheng020cc1b2010-05-13 00:16:46 +0000552let neverHasSideEffects = 1 in
Johnny Chen23401d62010-02-08 17:26:09 +0000553def VMOVSRR : AVConv5I<0b11000100, 0b1010,
554 (outs SPR:$dst1, SPR:$dst2), (ins GPR:$src1, GPR:$src2),
Anton Korobeynikova31c6fb2010-04-07 18:20:02 +0000555 IIC_fpMOVID, "vmov", "\t$dst1, $dst2, $src1, $src2",
Johnny Chen23401d62010-02-08 17:26:09 +0000556 [/* For disassembly only; pattern left blank */]> {
557 let Inst{7-6} = 0b00;
Bob Wilsonb34d8372011-04-19 18:11:38 +0000558
559 // Some single precision VFP instructions may be executed on both NEON and VFP
560 // pipelines.
561 let D = VFPNeonDomain;
Johnny Chen23401d62010-02-08 17:26:09 +0000562}
563
Evan Chenga8e29892007-01-19 07:51:42 +0000564// FMRDH: SPR -> GPR
565// FMRDL: SPR -> GPR
566// FMRRS: SPR -> GPR
Bill Wendling67a704d2010-10-13 20:58:46 +0000567// FMRX: SPR system reg -> GPR
Evan Chenga8e29892007-01-19 07:51:42 +0000568// FMSRR: GPR -> SPR
Bill Wendling67a704d2010-10-13 20:58:46 +0000569// FMXR: GPR -> VFP system reg
Evan Chenga8e29892007-01-19 07:51:42 +0000570
571
Bill Wendling67a704d2010-10-13 20:58:46 +0000572// Int -> FP:
Evan Chenga8e29892007-01-19 07:51:42 +0000573
Bill Wendling67a704d2010-10-13 20:58:46 +0000574class AVConv1IDs_Encode<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3,
575 bits<4> opcod4, dag oops, dag iops,
576 InstrItinClass itin, string opc, string asm,
577 list<dag> pattern>
578 : AVConv1I<opcod1, opcod2, opcod3, opcod4, oops, iops, itin, opc, asm,
579 pattern> {
580 // Instruction operands.
581 bits<5> Dd;
582 bits<5> Sm;
583
584 // Encode instruction operands.
585 let Inst{3-0} = Sm{4-1};
586 let Inst{5} = Sm{0};
587 let Inst{15-12} = Dd{3-0};
588 let Inst{22} = Dd{4};
589}
590
591class AVConv1InSs_Encode<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3,
592 bits<4> opcod4, dag oops, dag iops,InstrItinClass itin,
593 string opc, string asm, list<dag> pattern>
594 : AVConv1In<opcod1, opcod2, opcod3, opcod4, oops, iops, itin, opc, asm,
595 pattern> {
596 // Instruction operands.
597 bits<5> Sd;
598 bits<5> Sm;
599
600 // Encode instruction operands.
601 let Inst{3-0} = Sm{4-1};
602 let Inst{5} = Sm{0};
603 let Inst{15-12} = Sd{4-1};
604 let Inst{22} = Sd{0};
605}
606
607def VSITOD : AVConv1IDs_Encode<0b11101, 0b11, 0b1000, 0b1011,
608 (outs DPR:$Dd), (ins SPR:$Sm),
609 IIC_fpCVTID, "vcvt", ".f64.s32\t$Dd, $Sm",
610 [(set DPR:$Dd, (f64 (arm_sitof SPR:$Sm)))]> {
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000611 let Inst{7} = 1; // s32
Evan Cheng78be83d2008-11-11 19:40:26 +0000612}
Evan Chenga8e29892007-01-19 07:51:42 +0000613
Bill Wendling67a704d2010-10-13 20:58:46 +0000614def VSITOS : AVConv1InSs_Encode<0b11101, 0b11, 0b1000, 0b1010,
615 (outs SPR:$Sd),(ins SPR:$Sm),
616 IIC_fpCVTIS, "vcvt", ".f32.s32\t$Sd, $Sm",
617 [(set SPR:$Sd, (arm_sitof SPR:$Sm))]> {
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000618 let Inst{7} = 1; // s32
Evan Cheng5eda2822011-02-16 00:35:02 +0000619
Evan Cheng6557bce2011-02-22 19:53:14 +0000620 // Some single precision VFP instructions may be executed on both NEON and
621 // VFP pipelines on A8.
622 let D = VFPNeonA8Domain;
Evan Cheng78be83d2008-11-11 19:40:26 +0000623}
Evan Chenga8e29892007-01-19 07:51:42 +0000624
Bill Wendling67a704d2010-10-13 20:58:46 +0000625def VUITOD : AVConv1IDs_Encode<0b11101, 0b11, 0b1000, 0b1011,
626 (outs DPR:$Dd), (ins SPR:$Sm),
627 IIC_fpCVTID, "vcvt", ".f64.u32\t$Dd, $Sm",
628 [(set DPR:$Dd, (f64 (arm_uitof SPR:$Sm)))]> {
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000629 let Inst{7} = 0; // u32
630}
Evan Chenga8e29892007-01-19 07:51:42 +0000631
Bill Wendling67a704d2010-10-13 20:58:46 +0000632def VUITOS : AVConv1InSs_Encode<0b11101, 0b11, 0b1000, 0b1010,
633 (outs SPR:$Sd), (ins SPR:$Sm),
634 IIC_fpCVTIS, "vcvt", ".f32.u32\t$Sd, $Sm",
635 [(set SPR:$Sd, (arm_uitof SPR:$Sm))]> {
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000636 let Inst{7} = 0; // u32
Evan Cheng5eda2822011-02-16 00:35:02 +0000637
Evan Cheng6557bce2011-02-22 19:53:14 +0000638 // Some single precision VFP instructions may be executed on both NEON and
639 // VFP pipelines on A8.
640 let D = VFPNeonA8Domain;
Johnny Chen69a8c7f2010-01-29 23:21:10 +0000641}
Evan Chenga8e29892007-01-19 07:51:42 +0000642
Bill Wendling67a704d2010-10-13 20:58:46 +0000643// FP -> Int:
644
645class AVConv1IsD_Encode<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3,
646 bits<4> opcod4, dag oops, dag iops,
647 InstrItinClass itin, string opc, string asm,
648 list<dag> pattern>
649 : AVConv1I<opcod1, opcod2, opcod3, opcod4, oops, iops, itin, opc, asm,
650 pattern> {
651 // Instruction operands.
652 bits<5> Sd;
653 bits<5> Dm;
654
655 // Encode instruction operands.
656 let Inst{3-0} = Dm{3-0};
657 let Inst{5} = Dm{4};
658 let Inst{15-12} = Sd{4-1};
659 let Inst{22} = Sd{0};
660}
661
662class AVConv1InsS_Encode<bits<5> opcod1, bits<2> opcod2, bits<4> opcod3,
663 bits<4> opcod4, dag oops, dag iops,
664 InstrItinClass itin, string opc, string asm,
665 list<dag> pattern>
666 : AVConv1In<opcod1, opcod2, opcod3, opcod4, oops, iops, itin, opc, asm,
667 pattern> {
668 // Instruction operands.
669 bits<5> Sd;
670 bits<5> Sm;
671
672 // Encode instruction operands.
673 let Inst{3-0} = Sm{4-1};
674 let Inst{5} = Sm{0};
675 let Inst{15-12} = Sd{4-1};
676 let Inst{22} = Sd{0};
677}
678
Evan Chenga8e29892007-01-19 07:51:42 +0000679// Always set Z bit in the instruction, i.e. "round towards zero" variants.
Bill Wendling67a704d2010-10-13 20:58:46 +0000680def VTOSIZD : AVConv1IsD_Encode<0b11101, 0b11, 0b1101, 0b1011,
681 (outs SPR:$Sd), (ins DPR:$Dm),
682 IIC_fpCVTDI, "vcvt", ".s32.f64\t$Sd, $Dm",
683 [(set SPR:$Sd, (arm_ftosi (f64 DPR:$Dm)))]> {
Evan Cheng78be83d2008-11-11 19:40:26 +0000684 let Inst{7} = 1; // Z bit
685}
Evan Chenga8e29892007-01-19 07:51:42 +0000686
Bill Wendling67a704d2010-10-13 20:58:46 +0000687def VTOSIZS : AVConv1InsS_Encode<0b11101, 0b11, 0b1101, 0b1010,
688 (outs SPR:$Sd), (ins SPR:$Sm),
689 IIC_fpCVTSI, "vcvt", ".s32.f32\t$Sd, $Sm",
690 [(set SPR:$Sd, (arm_ftosi SPR:$Sm))]> {
Evan Cheng78be83d2008-11-11 19:40:26 +0000691 let Inst{7} = 1; // Z bit
Evan Cheng5eda2822011-02-16 00:35:02 +0000692
Evan Cheng6557bce2011-02-22 19:53:14 +0000693 // Some single precision VFP instructions may be executed on both NEON and
694 // VFP pipelines on A8.
695 let D = VFPNeonA8Domain;
Evan Cheng78be83d2008-11-11 19:40:26 +0000696}
Evan Chenga8e29892007-01-19 07:51:42 +0000697
Bill Wendling67a704d2010-10-13 20:58:46 +0000698def VTOUIZD : AVConv1IsD_Encode<0b11101, 0b11, 0b1100, 0b1011,
699 (outs SPR:$Sd), (ins DPR:$Dm),
700 IIC_fpCVTDI, "vcvt", ".u32.f64\t$Sd, $Dm",
701 [(set SPR:$Sd, (arm_ftoui (f64 DPR:$Dm)))]> {
Evan Cheng78be83d2008-11-11 19:40:26 +0000702 let Inst{7} = 1; // Z bit
703}
Evan Chenga8e29892007-01-19 07:51:42 +0000704
Bill Wendling67a704d2010-10-13 20:58:46 +0000705def VTOUIZS : AVConv1InsS_Encode<0b11101, 0b11, 0b1100, 0b1010,
706 (outs SPR:$Sd), (ins SPR:$Sm),
707 IIC_fpCVTSI, "vcvt", ".u32.f32\t$Sd, $Sm",
708 [(set SPR:$Sd, (arm_ftoui SPR:$Sm))]> {
Evan Cheng78be83d2008-11-11 19:40:26 +0000709 let Inst{7} = 1; // Z bit
Evan Cheng5eda2822011-02-16 00:35:02 +0000710
Evan Cheng6557bce2011-02-22 19:53:14 +0000711 // Some single precision VFP instructions may be executed on both NEON and
712 // VFP pipelines on A8.
713 let D = VFPNeonA8Domain;
Evan Cheng78be83d2008-11-11 19:40:26 +0000714}
Evan Chenga8e29892007-01-19 07:51:42 +0000715
Johnny Chen15b423f2010-02-08 22:02:41 +0000716// And the Z bit '0' variants, i.e. use the rounding mode specified by FPSCR.
Nate Begemand1fb5832010-08-03 21:31:55 +0000717let Uses = [FPSCR] in {
Bill Wendling67a704d2010-10-13 20:58:46 +0000718// FIXME: Verify encoding after integrated assembler is working.
719def VTOSIRD : AVConv1IsD_Encode<0b11101, 0b11, 0b1101, 0b1011,
720 (outs SPR:$Sd), (ins DPR:$Dm),
721 IIC_fpCVTDI, "vcvtr", ".s32.f64\t$Sd, $Dm",
722 [(set SPR:$Sd, (int_arm_vcvtr (f64 DPR:$Dm)))]>{
Johnny Chen15b423f2010-02-08 22:02:41 +0000723 let Inst{7} = 0; // Z bit
724}
725
Bill Wendling67a704d2010-10-13 20:58:46 +0000726def VTOSIRS : AVConv1InsS_Encode<0b11101, 0b11, 0b1101, 0b1010,
727 (outs SPR:$Sd), (ins SPR:$Sm),
728 IIC_fpCVTSI, "vcvtr", ".s32.f32\t$Sd, $Sm",
729 [(set SPR:$Sd, (int_arm_vcvtr SPR:$Sm))]> {
Johnny Chen15b423f2010-02-08 22:02:41 +0000730 let Inst{7} = 0; // Z bit
731}
732
Bill Wendling67a704d2010-10-13 20:58:46 +0000733def VTOUIRD : AVConv1IsD_Encode<0b11101, 0b11, 0b1100, 0b1011,
734 (outs SPR:$Sd), (ins DPR:$Dm),
735 IIC_fpCVTDI, "vcvtr", ".u32.f64\t$Sd, $Dm",
Bill Wendling88cf0382010-10-14 01:02:08 +0000736 [(set SPR:$Sd, (int_arm_vcvtru(f64 DPR:$Dm)))]>{
Johnny Chen15b423f2010-02-08 22:02:41 +0000737 let Inst{7} = 0; // Z bit
738}
739
Bill Wendling67a704d2010-10-13 20:58:46 +0000740def VTOUIRS : AVConv1InsS_Encode<0b11101, 0b11, 0b1100, 0b1010,
741 (outs SPR:$Sd), (ins SPR:$Sm),
742 IIC_fpCVTSI, "vcvtr", ".u32.f32\t$Sd, $Sm",
743 [(set SPR:$Sd, (int_arm_vcvtru SPR:$Sm))]> {
Johnny Chen15b423f2010-02-08 22:02:41 +0000744 let Inst{7} = 0; // Z bit
745}
Nate Begemand1fb5832010-08-03 21:31:55 +0000746}
Johnny Chen15b423f2010-02-08 22:02:41 +0000747
Johnny Chen27bb8d02010-02-11 18:17:16 +0000748// Convert between floating-point and fixed-point
749// Data type for fixed-point naming convention:
750// S16 (U=0, sx=0) -> SH
751// U16 (U=1, sx=0) -> UH
752// S32 (U=0, sx=1) -> SL
753// U32 (U=1, sx=1) -> UL
754
Bill Wendling160acca2010-11-01 23:11:22 +0000755// FIXME: Marking these as codegen only seems wrong. They are real
756// instructions(?)
757let Constraints = "$a = $dst", isCodeGenOnly = 1 in {
Johnny Chen27bb8d02010-02-11 18:17:16 +0000758
759// FP to Fixed-Point:
760
761def VTOSHS : AVConv1XI<0b11101, 0b11, 0b1110, 0b1010, 0,
Bill Wendlingcd944a42010-11-01 23:17:54 +0000762 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
Johnny Chen27bb8d02010-02-11 18:17:16 +0000763 IIC_fpCVTSI, "vcvt", ".s16.f32\t$dst, $a, $fbits",
Evan Cheng5eda2822011-02-16 00:35:02 +0000764 [/* For disassembly only; pattern left blank */]> {
Evan Cheng6557bce2011-02-22 19:53:14 +0000765 // Some single precision VFP instructions may be executed on both NEON and
766 // VFP pipelines on A8.
767 let D = VFPNeonA8Domain;
Evan Cheng5eda2822011-02-16 00:35:02 +0000768}
Johnny Chen27bb8d02010-02-11 18:17:16 +0000769
770def VTOUHS : AVConv1XI<0b11101, 0b11, 0b1111, 0b1010, 0,
771 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
772 IIC_fpCVTSI, "vcvt", ".u16.f32\t$dst, $a, $fbits",
Evan Cheng5eda2822011-02-16 00:35:02 +0000773 [/* For disassembly only; pattern left blank */]> {
Evan Cheng6557bce2011-02-22 19:53:14 +0000774 // Some single precision VFP instructions may be executed on both NEON and
775 // VFP pipelines on A8.
776 let D = VFPNeonA8Domain;
Evan Cheng5eda2822011-02-16 00:35:02 +0000777}
Johnny Chen27bb8d02010-02-11 18:17:16 +0000778
779def VTOSLS : AVConv1XI<0b11101, 0b11, 0b1110, 0b1010, 1,
780 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
781 IIC_fpCVTSI, "vcvt", ".s32.f32\t$dst, $a, $fbits",
Evan Cheng5eda2822011-02-16 00:35:02 +0000782 [/* For disassembly only; pattern left blank */]> {
Evan Cheng6557bce2011-02-22 19:53:14 +0000783 // Some single precision VFP instructions may be executed on both NEON and
784 // VFP pipelines on A8.
785 let D = VFPNeonA8Domain;
Evan Cheng5eda2822011-02-16 00:35:02 +0000786}
Johnny Chen27bb8d02010-02-11 18:17:16 +0000787
788def VTOULS : AVConv1XI<0b11101, 0b11, 0b1111, 0b1010, 1,
789 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
790 IIC_fpCVTSI, "vcvt", ".u32.f32\t$dst, $a, $fbits",
Evan Cheng5eda2822011-02-16 00:35:02 +0000791 [/* For disassembly only; pattern left blank */]> {
Evan Cheng6557bce2011-02-22 19:53:14 +0000792 // Some single precision VFP instructions may be executed on both NEON and
793 // VFP pipelines on A8.
794 let D = VFPNeonA8Domain;
Evan Cheng5eda2822011-02-16 00:35:02 +0000795}
Johnny Chen27bb8d02010-02-11 18:17:16 +0000796
797def VTOSHD : AVConv1XI<0b11101, 0b11, 0b1110, 0b1011, 0,
798 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
799 IIC_fpCVTDI, "vcvt", ".s16.f64\t$dst, $a, $fbits",
800 [/* For disassembly only; pattern left blank */]>;
801
802def VTOUHD : AVConv1XI<0b11101, 0b11, 0b1111, 0b1011, 0,
803 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
804 IIC_fpCVTDI, "vcvt", ".u16.f64\t$dst, $a, $fbits",
805 [/* For disassembly only; pattern left blank */]>;
806
807def VTOSLD : AVConv1XI<0b11101, 0b11, 0b1110, 0b1011, 1,
808 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
809 IIC_fpCVTDI, "vcvt", ".s32.f64\t$dst, $a, $fbits",
810 [/* For disassembly only; pattern left blank */]>;
811
812def VTOULD : AVConv1XI<0b11101, 0b11, 0b1111, 0b1011, 1,
813 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
814 IIC_fpCVTDI, "vcvt", ".u32.f64\t$dst, $a, $fbits",
815 [/* For disassembly only; pattern left blank */]>;
816
817// Fixed-Point to FP:
818
819def VSHTOS : AVConv1XI<0b11101, 0b11, 0b1010, 0b1010, 0,
820 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
821 IIC_fpCVTIS, "vcvt", ".f32.s16\t$dst, $a, $fbits",
Evan Cheng5eda2822011-02-16 00:35:02 +0000822 [/* For disassembly only; pattern left blank */]> {
Evan Cheng6557bce2011-02-22 19:53:14 +0000823 // Some single precision VFP instructions may be executed on both NEON and
824 // VFP pipelines on A8.
825 let D = VFPNeonA8Domain;
Evan Cheng5eda2822011-02-16 00:35:02 +0000826}
Johnny Chen27bb8d02010-02-11 18:17:16 +0000827
828def VUHTOS : AVConv1XI<0b11101, 0b11, 0b1011, 0b1010, 0,
829 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
830 IIC_fpCVTIS, "vcvt", ".f32.u16\t$dst, $a, $fbits",
Evan Cheng5eda2822011-02-16 00:35:02 +0000831 [/* For disassembly only; pattern left blank */]> {
Evan Cheng6557bce2011-02-22 19:53:14 +0000832 // Some single precision VFP instructions may be executed on both NEON and
833 // VFP pipelines on A8.
834 let D = VFPNeonA8Domain;
Evan Cheng5eda2822011-02-16 00:35:02 +0000835}
Johnny Chen27bb8d02010-02-11 18:17:16 +0000836
837def VSLTOS : AVConv1XI<0b11101, 0b11, 0b1010, 0b1010, 1,
838 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
839 IIC_fpCVTIS, "vcvt", ".f32.s32\t$dst, $a, $fbits",
Evan Cheng5eda2822011-02-16 00:35:02 +0000840 [/* For disassembly only; pattern left blank */]> {
Evan Cheng6557bce2011-02-22 19:53:14 +0000841 // Some single precision VFP instructions may be executed on both NEON and
842 // VFP pipelines on A8.
843 let D = VFPNeonA8Domain;
Evan Cheng5eda2822011-02-16 00:35:02 +0000844}
Johnny Chen27bb8d02010-02-11 18:17:16 +0000845
846def VULTOS : AVConv1XI<0b11101, 0b11, 0b1011, 0b1010, 1,
847 (outs SPR:$dst), (ins SPR:$a, i32imm:$fbits),
848 IIC_fpCVTIS, "vcvt", ".f32.u32\t$dst, $a, $fbits",
Evan Cheng5eda2822011-02-16 00:35:02 +0000849 [/* For disassembly only; pattern left blank */]> {
Evan Cheng6557bce2011-02-22 19:53:14 +0000850 // Some single precision VFP instructions may be executed on both NEON and
851 // VFP pipelines on A8.
852 let D = VFPNeonA8Domain;
Evan Cheng5eda2822011-02-16 00:35:02 +0000853}
Johnny Chen27bb8d02010-02-11 18:17:16 +0000854
855def VSHTOD : AVConv1XI<0b11101, 0b11, 0b1010, 0b1011, 0,
856 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
857 IIC_fpCVTID, "vcvt", ".f64.s16\t$dst, $a, $fbits",
858 [/* For disassembly only; pattern left blank */]>;
859
860def VUHTOD : AVConv1XI<0b11101, 0b11, 0b1011, 0b1011, 0,
861 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
862 IIC_fpCVTID, "vcvt", ".f64.u16\t$dst, $a, $fbits",
863 [/* For disassembly only; pattern left blank */]>;
864
865def VSLTOD : AVConv1XI<0b11101, 0b11, 0b1010, 0b1011, 1,
866 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
867 IIC_fpCVTID, "vcvt", ".f64.s32\t$dst, $a, $fbits",
868 [/* For disassembly only; pattern left blank */]>;
869
870def VULTOD : AVConv1XI<0b11101, 0b11, 0b1011, 0b1011, 1,
871 (outs DPR:$dst), (ins DPR:$a, i32imm:$fbits),
872 IIC_fpCVTID, "vcvt", ".f64.u32\t$dst, $a, $fbits",
873 [/* For disassembly only; pattern left blank */]>;
874
Bill Wendling160acca2010-11-01 23:11:22 +0000875} // End of 'let Constraints = "$a = $dst", isCodeGenOnly = 1 in'
Johnny Chen27bb8d02010-02-11 18:17:16 +0000876
Evan Chenga8e29892007-01-19 07:51:42 +0000877//===----------------------------------------------------------------------===//
Cameron Zwarich375db7f2011-07-07 08:28:52 +0000878// FP Multiply-Accumulate Operations.
Evan Chenga8e29892007-01-19 07:51:42 +0000879//
880
Evan Cheng529916c2010-11-12 20:32:20 +0000881def VMLAD : ADbI<0b11100, 0b00, 0, 0,
882 (outs DPR:$Dd), (ins DPR:$Ddin, DPR:$Dn, DPR:$Dm),
883 IIC_fpMAC64, "vmla", ".f64\t$Dd, $Dn, $Dm",
Evan Cheng48575f62010-12-05 22:04:16 +0000884 [(set DPR:$Dd, (fadd_mlx (fmul_su DPR:$Dn, DPR:$Dm),
885 (f64 DPR:$Ddin)))]>,
Evan Cheng529916c2010-11-12 20:32:20 +0000886 RegConstraint<"$Ddin = $Dd">,
Evan Cheng48575f62010-12-05 22:04:16 +0000887 Requires<[HasVFP2,UseFPVMLx]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000888
Bill Wendling69661192010-11-01 06:00:39 +0000889def VMLAS : ASbIn<0b11100, 0b00, 0, 0,
890 (outs SPR:$Sd), (ins SPR:$Sdin, SPR:$Sn, SPR:$Sm),
891 IIC_fpMAC32, "vmla", ".f32\t$Sd, $Sn, $Sm",
Evan Cheng48575f62010-12-05 22:04:16 +0000892 [(set SPR:$Sd, (fadd_mlx (fmul_su SPR:$Sn, SPR:$Sm),
893 SPR:$Sdin))]>,
Evan Cheng529916c2010-11-12 20:32:20 +0000894 RegConstraint<"$Sdin = $Sd">,
Evan Cheng5eda2822011-02-16 00:35:02 +0000895 Requires<[HasVFP2,DontUseNEONForFP,UseFPVMLx]> {
Evan Cheng6557bce2011-02-22 19:53:14 +0000896 // Some single precision VFP instructions may be executed on both NEON and
897 // VFP pipelines on A8.
898 let D = VFPNeonA8Domain;
Evan Cheng5eda2822011-02-16 00:35:02 +0000899}
Evan Chenga8e29892007-01-19 07:51:42 +0000900
Evan Cheng48575f62010-12-05 22:04:16 +0000901def : Pat<(fadd_mlx DPR:$dstin, (fmul_su DPR:$a, (f64 DPR:$b))),
Evan Cheng529916c2010-11-12 20:32:20 +0000902 (VMLAD DPR:$dstin, DPR:$a, DPR:$b)>,
Evan Cheng48575f62010-12-05 22:04:16 +0000903 Requires<[HasVFP2,UseFPVMLx]>;
904def : Pat<(fadd_mlx SPR:$dstin, (fmul_su SPR:$a, SPR:$b)),
Evan Cheng529916c2010-11-12 20:32:20 +0000905 (VMLAS SPR:$dstin, SPR:$a, SPR:$b)>,
Evan Cheng48575f62010-12-05 22:04:16 +0000906 Requires<[HasVFP2,DontUseNEONForFP, UseFPVMLx]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000907
Evan Cheng529916c2010-11-12 20:32:20 +0000908def VMLSD : ADbI<0b11100, 0b00, 1, 0,
909 (outs DPR:$Dd), (ins DPR:$Ddin, DPR:$Dn, DPR:$Dm),
910 IIC_fpMAC64, "vmls", ".f64\t$Dd, $Dn, $Dm",
Evan Cheng48575f62010-12-05 22:04:16 +0000911 [(set DPR:$Dd, (fadd_mlx (fneg (fmul_su DPR:$Dn,DPR:$Dm)),
912 (f64 DPR:$Ddin)))]>,
Evan Cheng529916c2010-11-12 20:32:20 +0000913 RegConstraint<"$Ddin = $Dd">,
Evan Cheng48575f62010-12-05 22:04:16 +0000914 Requires<[HasVFP2,UseFPVMLx]>;
Bill Wendling88cf0382010-10-14 01:02:08 +0000915
Bill Wendling69661192010-11-01 06:00:39 +0000916def VMLSS : ASbIn<0b11100, 0b00, 1, 0,
917 (outs SPR:$Sd), (ins SPR:$Sdin, SPR:$Sn, SPR:$Sm),
918 IIC_fpMAC32, "vmls", ".f32\t$Sd, $Sn, $Sm",
Evan Cheng48575f62010-12-05 22:04:16 +0000919 [(set SPR:$Sd, (fadd_mlx (fneg (fmul_su SPR:$Sn, SPR:$Sm)),
920 SPR:$Sdin))]>,
Evan Cheng529916c2010-11-12 20:32:20 +0000921 RegConstraint<"$Sdin = $Sd">,
Evan Cheng5eda2822011-02-16 00:35:02 +0000922 Requires<[HasVFP2,DontUseNEONForFP,UseFPVMLx]> {
Evan Cheng6557bce2011-02-22 19:53:14 +0000923 // Some single precision VFP instructions may be executed on both NEON and
924 // VFP pipelines on A8.
925 let D = VFPNeonA8Domain;
Evan Cheng5eda2822011-02-16 00:35:02 +0000926}
Evan Chenga8e29892007-01-19 07:51:42 +0000927
Evan Cheng48575f62010-12-05 22:04:16 +0000928def : Pat<(fsub_mlx DPR:$dstin, (fmul_su DPR:$a, (f64 DPR:$b))),
Evan Cheng529916c2010-11-12 20:32:20 +0000929 (VMLSD DPR:$dstin, DPR:$a, DPR:$b)>,
Evan Cheng48575f62010-12-05 22:04:16 +0000930 Requires<[HasVFP2,UseFPVMLx]>;
931def : Pat<(fsub_mlx SPR:$dstin, (fmul_su SPR:$a, SPR:$b)),
Evan Cheng529916c2010-11-12 20:32:20 +0000932 (VMLSS SPR:$dstin, SPR:$a, SPR:$b)>,
Evan Cheng48575f62010-12-05 22:04:16 +0000933 Requires<[HasVFP2,DontUseNEONForFP,UseFPVMLx]>;
David Goodwinb84f3d42009-08-04 18:44:29 +0000934
Evan Cheng529916c2010-11-12 20:32:20 +0000935def VNMLAD : ADbI<0b11100, 0b01, 1, 0,
936 (outs DPR:$Dd), (ins DPR:$Ddin, DPR:$Dn, DPR:$Dm),
937 IIC_fpMAC64, "vnmla", ".f64\t$Dd, $Dn, $Dm",
Evan Cheng48575f62010-12-05 22:04:16 +0000938 [(set DPR:$Dd,(fsub_mlx (fneg (fmul_su DPR:$Dn,DPR:$Dm)),
939 (f64 DPR:$Ddin)))]>,
Evan Cheng529916c2010-11-12 20:32:20 +0000940 RegConstraint<"$Ddin = $Dd">,
Evan Cheng48575f62010-12-05 22:04:16 +0000941 Requires<[HasVFP2,UseFPVMLx]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000942
Bill Wendling69661192010-11-01 06:00:39 +0000943def VNMLAS : ASbI<0b11100, 0b01, 1, 0,
944 (outs SPR:$Sd), (ins SPR:$Sdin, SPR:$Sn, SPR:$Sm),
945 IIC_fpMAC32, "vnmla", ".f32\t$Sd, $Sn, $Sm",
Evan Cheng48575f62010-12-05 22:04:16 +0000946 [(set SPR:$Sd, (fsub_mlx (fneg (fmul_su SPR:$Sn, SPR:$Sm)),
947 SPR:$Sdin))]>,
Evan Cheng529916c2010-11-12 20:32:20 +0000948 RegConstraint<"$Sdin = $Sd">,
Evan Cheng5eda2822011-02-16 00:35:02 +0000949 Requires<[HasVFP2,DontUseNEONForFP,UseFPVMLx]> {
Evan Cheng6557bce2011-02-22 19:53:14 +0000950 // Some single precision VFP instructions may be executed on both NEON and
951 // VFP pipelines on A8.
952 let D = VFPNeonA8Domain;
Evan Cheng5eda2822011-02-16 00:35:02 +0000953}
Bill Wendling88cf0382010-10-14 01:02:08 +0000954
Evan Cheng48575f62010-12-05 22:04:16 +0000955def : Pat<(fsub_mlx (fneg (fmul_su DPR:$a, (f64 DPR:$b))), DPR:$dstin),
Evan Cheng529916c2010-11-12 20:32:20 +0000956 (VNMLAD DPR:$dstin, DPR:$a, DPR:$b)>,
Evan Cheng48575f62010-12-05 22:04:16 +0000957 Requires<[HasVFP2,UseFPVMLx]>;
958def : Pat<(fsub_mlx (fneg (fmul_su SPR:$a, SPR:$b)), SPR:$dstin),
Evan Cheng529916c2010-11-12 20:32:20 +0000959 (VNMLAS SPR:$dstin, SPR:$a, SPR:$b)>,
Evan Cheng48575f62010-12-05 22:04:16 +0000960 Requires<[HasVFP2,DontUseNEONForFP,UseFPVMLx]>;
Bill Wendling88cf0382010-10-14 01:02:08 +0000961
Evan Cheng529916c2010-11-12 20:32:20 +0000962def VNMLSD : ADbI<0b11100, 0b01, 0, 0,
963 (outs DPR:$Dd), (ins DPR:$Ddin, DPR:$Dn, DPR:$Dm),
964 IIC_fpMAC64, "vnmls", ".f64\t$Dd, $Dn, $Dm",
Evan Cheng48575f62010-12-05 22:04:16 +0000965 [(set DPR:$Dd, (fsub_mlx (fmul_su DPR:$Dn, DPR:$Dm),
966 (f64 DPR:$Ddin)))]>,
Evan Cheng529916c2010-11-12 20:32:20 +0000967 RegConstraint<"$Ddin = $Dd">,
Evan Cheng48575f62010-12-05 22:04:16 +0000968 Requires<[HasVFP2,UseFPVMLx]>;
Bill Wendling88cf0382010-10-14 01:02:08 +0000969
Bill Wendling69661192010-11-01 06:00:39 +0000970def VNMLSS : ASbI<0b11100, 0b01, 0, 0,
971 (outs SPR:$Sd), (ins SPR:$Sdin, SPR:$Sn, SPR:$Sm),
972 IIC_fpMAC32, "vnmls", ".f32\t$Sd, $Sn, $Sm",
Evan Cheng48575f62010-12-05 22:04:16 +0000973 [(set SPR:$Sd, (fsub_mlx (fmul_su SPR:$Sn, SPR:$Sm), SPR:$Sdin))]>,
Evan Cheng529916c2010-11-12 20:32:20 +0000974 RegConstraint<"$Sdin = $Sd">,
Evan Cheng5eda2822011-02-16 00:35:02 +0000975 Requires<[HasVFP2,DontUseNEONForFP,UseFPVMLx]> {
Evan Cheng6557bce2011-02-22 19:53:14 +0000976 // Some single precision VFP instructions may be executed on both NEON and
977 // VFP pipelines on A8.
978 let D = VFPNeonA8Domain;
Evan Cheng5eda2822011-02-16 00:35:02 +0000979}
Bill Wendling88cf0382010-10-14 01:02:08 +0000980
Evan Cheng48575f62010-12-05 22:04:16 +0000981def : Pat<(fsub_mlx (fmul_su DPR:$a, (f64 DPR:$b)), DPR:$dstin),
Evan Cheng529916c2010-11-12 20:32:20 +0000982 (VNMLSD DPR:$dstin, DPR:$a, DPR:$b)>,
Evan Cheng48575f62010-12-05 22:04:16 +0000983 Requires<[HasVFP2,UseFPVMLx]>;
984def : Pat<(fsub_mlx (fmul_su SPR:$a, SPR:$b), SPR:$dstin),
Evan Cheng529916c2010-11-12 20:32:20 +0000985 (VNMLSS SPR:$dstin, SPR:$a, SPR:$b)>,
Evan Cheng48575f62010-12-05 22:04:16 +0000986 Requires<[HasVFP2,DontUseNEONForFP,UseFPVMLx]>;
Bill Wendling88cf0382010-10-14 01:02:08 +0000987
Evan Chenga8e29892007-01-19 07:51:42 +0000988
989//===----------------------------------------------------------------------===//
990// FP Conditional moves.
991//
992
Evan Cheng020cc1b2010-05-13 00:16:46 +0000993let neverHasSideEffects = 1 in {
Jim Grosbachf219f312011-03-11 23:09:50 +0000994def VMOVDcc : ARMPseudoInst<(outs DPR:$Dd), (ins DPR:$Dn, DPR:$Dm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +0000995 4, IIC_fpUNA64,
Bill Wendling69661192010-11-01 06:00:39 +0000996 [/*(set DPR:$Dd, (ARMcmov DPR:$Dn, DPR:$Dm, imm:$cc))*/]>,
997 RegConstraint<"$Dn = $Dd">;
Evan Chenga8e29892007-01-19 07:51:42 +0000998
Jim Grosbachf219f312011-03-11 23:09:50 +0000999def VMOVScc : ARMPseudoInst<(outs SPR:$Sd), (ins SPR:$Sn, SPR:$Sm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001000 4, IIC_fpUNA32,
Bill Wendling69661192010-11-01 06:00:39 +00001001 [/*(set SPR:$Sd, (ARMcmov SPR:$Sn, SPR:$Sm, imm:$cc))*/]>,
1002 RegConstraint<"$Sn = $Sd">;
Evan Cheng020cc1b2010-05-13 00:16:46 +00001003} // neverHasSideEffects
Evan Cheng78be83d2008-11-11 19:40:26 +00001004
1005//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes61505902011-01-18 21:58:20 +00001006// Move from VFP System Register to ARM core register.
Evan Cheng78be83d2008-11-11 19:40:26 +00001007//
1008
Bruno Cardoso Lopes61505902011-01-18 21:58:20 +00001009class MovFromVFP<bits<4> opc19_16, dag oops, dag iops, string opc, string asm,
1010 list<dag> pattern>:
1011 VFPAI<oops, iops, VFPMiscFrm, IIC_fpSTAT, opc, asm, pattern> {
Evan Cheng39382422009-10-28 01:44:26 +00001012
Bill Wendling88cf0382010-10-14 01:02:08 +00001013 // Instruction operand.
1014 bits<4> Rt;
1015
Johnny Chenc9745042010-02-09 22:35:38 +00001016 let Inst{27-20} = 0b11101111;
Bruno Cardoso Lopes61505902011-01-18 21:58:20 +00001017 let Inst{19-16} = opc19_16;
1018 let Inst{15-12} = Rt;
Johnny Chenc9745042010-02-09 22:35:38 +00001019 let Inst{11-8} = 0b1010;
1020 let Inst{7} = 0;
Bill Wendling88cf0382010-10-14 01:02:08 +00001021 let Inst{6-5} = 0b00;
Johnny Chenc9745042010-02-09 22:35:38 +00001022 let Inst{4} = 1;
Bill Wendling88cf0382010-10-14 01:02:08 +00001023 let Inst{3-0} = 0b0000;
Johnny Chenc9745042010-02-09 22:35:38 +00001024}
Johnny Chenc9745042010-02-09 22:35:38 +00001025
Bruno Cardoso Lopes61505902011-01-18 21:58:20 +00001026// APSR is the application level alias of CPSR. This FPSCR N, Z, C, V flags
1027// to APSR.
1028let Defs = [CPSR], Uses = [FPSCR], Rt = 0b1111 /* apsr_nzcv */ in
1029def FMSTAT : MovFromVFP<0b0001 /* fpscr */, (outs), (ins),
1030 "vmrs", "\tapsr_nzcv, fpscr", [(arm_fmstat)]>;
1031
1032// Application level FPSCR -> GPR
1033let hasSideEffects = 1, Uses = [FPSCR] in
1034def VMRS : MovFromVFP<0b0001 /* fpscr */, (outs GPR:$Rt), (ins),
1035 "vmrs", "\t$Rt, fpscr",
1036 [(set GPR:$Rt, (int_arm_get_fpscr))]>;
1037
1038// System level FPEXC, FPSID -> GPR
1039let Uses = [FPSCR] in {
1040 def VMRS_FPEXC : MovFromVFP<0b1000 /* fpexc */, (outs GPR:$Rt), (ins),
1041 "vmrs", "\t$Rt, fpexc", []>;
1042 def VMRS_FPSID : MovFromVFP<0b0000 /* fpsid */, (outs GPR:$Rt), (ins),
1043 "vmrs", "\t$Rt, fpsid", []>;
1044}
1045
1046//===----------------------------------------------------------------------===//
1047// Move from ARM core register to VFP System Register.
1048//
1049
1050class MovToVFP<bits<4> opc19_16, dag oops, dag iops, string opc, string asm,
1051 list<dag> pattern>:
1052 VFPAI<oops, iops, VFPMiscFrm, IIC_fpSTAT, opc, asm, pattern> {
1053
Bill Wendling88cf0382010-10-14 01:02:08 +00001054 // Instruction operand.
1055 bits<4> src;
1056
1057 // Encode instruction operand.
1058 let Inst{15-12} = src;
1059
Johnny Chenc9745042010-02-09 22:35:38 +00001060 let Inst{27-20} = 0b11101110;
Bruno Cardoso Lopes61505902011-01-18 21:58:20 +00001061 let Inst{19-16} = opc19_16;
Johnny Chenc9745042010-02-09 22:35:38 +00001062 let Inst{11-8} = 0b1010;
1063 let Inst{7} = 0;
1064 let Inst{4} = 1;
1065}
Evan Cheng39382422009-10-28 01:44:26 +00001066
Bruno Cardoso Lopes61505902011-01-18 21:58:20 +00001067let Defs = [FPSCR] in {
1068 // Application level GPR -> FPSCR
1069 def VMSR : MovToVFP<0b0001 /* fpscr */, (outs), (ins GPR:$src),
1070 "vmsr", "\tfpscr, $src", [(int_arm_set_fpscr GPR:$src)]>;
1071 // System level GPR -> FPEXC
1072 def VMSR_FPEXC : MovToVFP<0b1000 /* fpexc */, (outs), (ins GPR:$src),
1073 "vmsr", "\tfpexc, $src", []>;
1074 // System level GPR -> FPSID
1075 def VMSR_FPSID : MovToVFP<0b0000 /* fpsid */, (outs), (ins GPR:$src),
1076 "vmsr", "\tfpsid, $src", []>;
1077}
1078
1079//===----------------------------------------------------------------------===//
1080// Misc.
1081//
1082
Evan Cheng39382422009-10-28 01:44:26 +00001083// Materialize FP immediates. VFP3 only.
Jim Grosbache5165492009-11-09 00:11:35 +00001084let isReMaterializable = 1 in {
Bill Wendlingbbbdcd42010-10-14 02:33:26 +00001085def FCONSTD : VFPAI<(outs DPR:$Dd), (ins vfp_f64imm:$imm),
Anton Korobeynikov63401e32010-04-07 18:19:56 +00001086 VFPMiscFrm, IIC_fpUNA64,
Bill Wendlingbbbdcd42010-10-14 02:33:26 +00001087 "vmov", ".f64\t$Dd, $imm",
1088 [(set DPR:$Dd, vfp_f64imm:$imm)]>, Requires<[HasVFP3]> {
1089 // Instruction operands.
1090 bits<5> Dd;
1091 bits<32> imm;
1092
1093 // Encode instruction operands.
1094 let Inst{15-12} = Dd{3-0};
1095 let Inst{22} = Dd{4};
Owen Anderson96279d02011-08-02 18:30:00 +00001096 let Inst{19} = imm{31}; // The immediate is handled as a float.
1097 let Inst{18-16} = imm{25-23};
1098 let Inst{3-0} = imm{22-19};
Bill Wendlingbbbdcd42010-10-14 02:33:26 +00001099
1100 // Encode remaining instruction bits.
Jim Grosbache5165492009-11-09 00:11:35 +00001101 let Inst{27-23} = 0b11101;
1102 let Inst{21-20} = 0b11;
1103 let Inst{11-9} = 0b101;
Bill Wendlingbbbdcd42010-10-14 02:33:26 +00001104 let Inst{8} = 1; // Double precision.
Jim Grosbache5165492009-11-09 00:11:35 +00001105 let Inst{7-4} = 0b0000;
1106}
1107
Bill Wendlingbbbdcd42010-10-14 02:33:26 +00001108def FCONSTS : VFPAI<(outs SPR:$Sd), (ins vfp_f32imm:$imm),
1109 VFPMiscFrm, IIC_fpUNA32,
1110 "vmov", ".f32\t$Sd, $imm",
1111 [(set SPR:$Sd, vfp_f32imm:$imm)]>, Requires<[HasVFP3]> {
1112 // Instruction operands.
1113 bits<5> Sd;
1114 bits<32> imm;
1115
1116 // Encode instruction operands.
1117 let Inst{15-12} = Sd{4-1};
1118 let Inst{22} = Sd{0};
Owen Anderson96279d02011-08-02 18:30:00 +00001119 let Inst{19} = imm{31}; // The immediate is handled as a float.
1120 let Inst{18-16} = imm{25-23};
1121 let Inst{3-0} = imm{22-19};
Bill Wendlingbbbdcd42010-10-14 02:33:26 +00001122
1123 // Encode remaining instruction bits.
Evan Cheng39382422009-10-28 01:44:26 +00001124 let Inst{27-23} = 0b11101;
1125 let Inst{21-20} = 0b11;
1126 let Inst{11-9} = 0b101;
Bill Wendlingbbbdcd42010-10-14 02:33:26 +00001127 let Inst{8} = 0; // Single precision.
Evan Cheng39382422009-10-28 01:44:26 +00001128 let Inst{7-4} = 0b0000;
1129}
Evan Cheng39382422009-10-28 01:44:26 +00001130}