blob: 01493bbba732fa926ba9d6a17dc9589f33dd53d9 [file] [log] [blame]
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001///===-- FastISel.cpp - Implementation of the FastISel class --------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the implementation of the FastISel class.
11//
Dan Gohman5ec9efd2008-09-30 20:48:29 +000012// "Fast" instruction selection is designed to emit very poor code quickly.
13// Also, it is not designed to be able to do much lowering, so most illegal
Chris Lattner44d2a982008-10-13 01:59:13 +000014// types (e.g. i64 on 32-bit targets) and operations are not supported. It is
15// also not intended to be able to do much optimization, except in a few cases
16// where doing optimizations reduces overall compile time. For example, folding
17// constants into immediate fields is often done, because it's cheap and it
18// reduces the number of instructions later phases have to examine.
Dan Gohman5ec9efd2008-09-30 20:48:29 +000019//
20// "Fast" instruction selection is able to fail gracefully and transfer
21// control to the SelectionDAG selector for operations that it doesn't
Chris Lattner44d2a982008-10-13 01:59:13 +000022// support. In many cases, this allows us to avoid duplicating a lot of
Dan Gohman5ec9efd2008-09-30 20:48:29 +000023// the complicated lowering logic that SelectionDAG currently has.
24//
25// The intended use for "fast" instruction selection is "-O0" mode
26// compilation, where the quality of the generated code is irrelevant when
Chris Lattner44d2a982008-10-13 01:59:13 +000027// weighed against the speed at which the code can be generated. Also,
Dan Gohman5ec9efd2008-09-30 20:48:29 +000028// at -O0, the LLVM optimizers are not running, and this makes the
29// compile time of codegen a much higher portion of the overall compile
Chris Lattner44d2a982008-10-13 01:59:13 +000030// time. Despite its limitations, "fast" instruction selection is able to
Dan Gohman5ec9efd2008-09-30 20:48:29 +000031// handle enough code on its own to provide noticeable overall speedups
32// in -O0 compiles.
33//
34// Basic operations are supported in a target-independent way, by reading
35// the same instruction descriptions that the SelectionDAG selector reads,
36// and identifying simple arithmetic operations that can be directly selected
Chris Lattner44d2a982008-10-13 01:59:13 +000037// from simple operators. More complicated operations currently require
Dan Gohman5ec9efd2008-09-30 20:48:29 +000038// target-specific code.
39//
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000040//===----------------------------------------------------------------------===//
41
Dan Gohman33134c42008-09-25 17:05:24 +000042#include "llvm/Function.h"
43#include "llvm/GlobalVariable.h"
Dan Gohman6f2766d2008-08-19 22:31:46 +000044#include "llvm/Instructions.h"
Dan Gohman33134c42008-09-25 17:05:24 +000045#include "llvm/IntrinsicInst.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000046#include "llvm/CodeGen/FastISel.h"
47#include "llvm/CodeGen/MachineInstrBuilder.h"
Dan Gohman33134c42008-09-25 17:05:24 +000048#include "llvm/CodeGen/MachineModuleInfo.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000049#include "llvm/CodeGen/MachineRegisterInfo.h"
Devang Patel83489bb2009-01-13 00:35:13 +000050#include "llvm/CodeGen/DwarfWriter.h"
51#include "llvm/Analysis/DebugInfo.h"
Evan Cheng83785c82008-08-20 22:45:34 +000052#include "llvm/Target/TargetData.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000053#include "llvm/Target/TargetInstrInfo.h"
Evan Cheng83785c82008-08-20 22:45:34 +000054#include "llvm/Target/TargetLowering.h"
Dan Gohmanbb466332008-08-20 21:05:57 +000055#include "llvm/Target/TargetMachine.h"
Dan Gohmandd5b58a2008-10-14 23:54:11 +000056#include "SelectionDAGBuild.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000057using namespace llvm;
58
Dan Gohman3df24e62008-09-03 23:12:08 +000059unsigned FastISel::getRegForValue(Value *V) {
Dan Gohman4fd55282009-04-07 20:40:11 +000060 MVT RealVT = TLI.getValueType(V->getType(), /*AllowUnknown=*/true);
61 // Don't handle non-simple values in FastISel.
62 if (!RealVT.isSimple())
63 return 0;
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +000064
65 // Ignore illegal types. We must do this before looking up the value
66 // in ValueMap because Arguments are given virtual registers regardless
67 // of whether FastISel can handle them.
Dan Gohman4fd55282009-04-07 20:40:11 +000068 MVT::SimpleValueType VT = RealVT.getSimpleVT();
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +000069 if (!TLI.isTypeLegal(VT)) {
70 // Promote MVT::i1 to a legal type though, because it's common and easy.
71 if (VT == MVT::i1)
72 VT = TLI.getTypeToTransformTo(VT).getSimpleVT();
73 else
74 return 0;
75 }
76
Dan Gohman104e4ce2008-09-03 23:32:19 +000077 // Look up the value to see if we already have a register for it. We
78 // cache values defined by Instructions across blocks, and other values
79 // only locally. This is because Instructions already have the SSA
80 // def-dominatess-use requirement enforced.
Owen Anderson99aaf102008-09-03 17:37:03 +000081 if (ValueMap.count(V))
82 return ValueMap[V];
Dan Gohman104e4ce2008-09-03 23:32:19 +000083 unsigned Reg = LocalValueMap[V];
84 if (Reg != 0)
85 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +000086
Dan Gohmanad368ac2008-08-27 18:10:19 +000087 if (ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +000088 if (CI->getValue().getActiveBits() <= 64)
89 Reg = FastEmit_i(VT, VT, ISD::Constant, CI->getZExtValue());
Dan Gohman0586d912008-09-10 20:11:02 +000090 } else if (isa<AllocaInst>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +000091 Reg = TargetMaterializeAlloca(cast<AllocaInst>(V));
Dan Gohman205d9252008-08-28 21:19:07 +000092 } else if (isa<ConstantPointerNull>(V)) {
Dan Gohman1e9e8c32008-10-07 22:03:27 +000093 // Translate this as an integer zero so that it can be
94 // local-CSE'd with actual integer zeros.
Owen Andersone922c022009-07-22 00:24:57 +000095 Reg = getRegForValue(V->getContext().getNullValue(TD.getIntPtrType()));
Dan Gohmanad368ac2008-08-27 18:10:19 +000096 } else if (ConstantFP *CF = dyn_cast<ConstantFP>(V)) {
Dan Gohman104e4ce2008-09-03 23:32:19 +000097 Reg = FastEmit_f(VT, VT, ISD::ConstantFP, CF);
Dan Gohmanad368ac2008-08-27 18:10:19 +000098
99 if (!Reg) {
100 const APFloat &Flt = CF->getValueAPF();
101 MVT IntVT = TLI.getPointerTy();
102
103 uint64_t x[2];
104 uint32_t IntBitWidth = IntVT.getSizeInBits();
Dale Johannesen23a98552008-10-09 23:00:39 +0000105 bool isExact;
106 (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
107 APFloat::rmTowardZero, &isExact);
108 if (isExact) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000109 APInt IntVal(IntBitWidth, 2, x);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000110
Owen Andersone922c022009-07-22 00:24:57 +0000111 unsigned IntegerReg =
Owen Andersoneed707b2009-07-24 23:12:02 +0000112 getRegForValue(ConstantInt::get(V->getContext(), IntVal));
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000113 if (IntegerReg != 0)
114 Reg = FastEmit_r(IntVT.getSimpleVT(), VT, ISD::SINT_TO_FP, IntegerReg);
115 }
Dan Gohmanad368ac2008-08-27 18:10:19 +0000116 }
Dan Gohman40b189e2008-09-05 18:18:20 +0000117 } else if (ConstantExpr *CE = dyn_cast<ConstantExpr>(V)) {
118 if (!SelectOperator(CE, CE->getOpcode())) return 0;
119 Reg = LocalValueMap[CE];
Dan Gohman205d9252008-08-28 21:19:07 +0000120 } else if (isa<UndefValue>(V)) {
Dan Gohman104e4ce2008-09-03 23:32:19 +0000121 Reg = createResultReg(TLI.getRegClassFor(VT));
Bill Wendling9bc96a52009-02-03 00:55:04 +0000122 BuildMI(MBB, DL, TII.get(TargetInstrInfo::IMPLICIT_DEF), Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000123 }
Owen Andersond5d81a42008-09-03 17:51:57 +0000124
Dan Gohmandceffe62008-09-25 01:28:51 +0000125 // If target-independent code couldn't handle the value, give target-specific
126 // code a try.
Owen Anderson6e607452008-09-05 23:36:01 +0000127 if (!Reg && isa<Constant>(V))
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000128 Reg = TargetMaterializeConstant(cast<Constant>(V));
Owen Anderson6e607452008-09-05 23:36:01 +0000129
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000130 // Don't cache constant materializations in the general ValueMap.
131 // To do so would require tracking what uses they dominate.
Dan Gohmandceffe62008-09-25 01:28:51 +0000132 if (Reg != 0)
133 LocalValueMap[V] = Reg;
Dan Gohman104e4ce2008-09-03 23:32:19 +0000134 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +0000135}
136
Evan Cheng59fbc802008-09-09 01:26:59 +0000137unsigned FastISel::lookUpRegForValue(Value *V) {
138 // Look up the value to see if we already have a register for it. We
139 // cache values defined by Instructions across blocks, and other values
140 // only locally. This is because Instructions already have the SSA
141 // def-dominatess-use requirement enforced.
142 if (ValueMap.count(V))
143 return ValueMap[V];
144 return LocalValueMap[V];
145}
146
Owen Andersoncc54e762008-08-30 00:38:46 +0000147/// UpdateValueMap - Update the value map to include the new mapping for this
148/// instruction, or insert an extra copy to get the result in a previous
149/// determined register.
150/// NOTE: This is only necessary because we might select a block that uses
151/// a value before we select the block that defines the value. It might be
152/// possible to fix this by selecting blocks in reverse postorder.
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000153unsigned FastISel::UpdateValueMap(Value* I, unsigned Reg) {
Dan Gohman40b189e2008-09-05 18:18:20 +0000154 if (!isa<Instruction>(I)) {
155 LocalValueMap[I] = Reg;
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000156 return Reg;
Dan Gohman40b189e2008-09-05 18:18:20 +0000157 }
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000158
159 unsigned &AssignedReg = ValueMap[I];
160 if (AssignedReg == 0)
161 AssignedReg = Reg;
Chris Lattner36e39462009-04-12 07:46:30 +0000162 else if (Reg != AssignedReg) {
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000163 const TargetRegisterClass *RegClass = MRI.getRegClass(Reg);
164 TII.copyRegToReg(*MBB, MBB->end(), AssignedReg,
165 Reg, RegClass, RegClass);
166 }
167 return AssignedReg;
Owen Andersoncc54e762008-08-30 00:38:46 +0000168}
169
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000170unsigned FastISel::getRegForGEPIndex(Value *Idx) {
171 unsigned IdxN = getRegForValue(Idx);
172 if (IdxN == 0)
173 // Unhandled operand. Halt "fast" selection and bail.
174 return 0;
175
176 // If the index is smaller or larger than intptr_t, truncate or extend it.
177 MVT PtrVT = TLI.getPointerTy();
178 MVT IdxVT = MVT::getMVT(Idx->getType(), /*HandleUnknown=*/false);
179 if (IdxVT.bitsLT(PtrVT))
180 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT.getSimpleVT(),
181 ISD::SIGN_EXTEND, IdxN);
182 else if (IdxVT.bitsGT(PtrVT))
183 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT.getSimpleVT(),
184 ISD::TRUNCATE, IdxN);
185 return IdxN;
186}
187
Dan Gohmanbdedd442008-08-20 00:11:48 +0000188/// SelectBinaryOp - Select and emit code for a binary operator instruction,
189/// which has an opcode which directly corresponds to the given ISD opcode.
190///
Dan Gohman40b189e2008-09-05 18:18:20 +0000191bool FastISel::SelectBinaryOp(User *I, ISD::NodeType ISDOpcode) {
Dan Gohmanbdedd442008-08-20 00:11:48 +0000192 MVT VT = MVT::getMVT(I->getType(), /*HandleUnknown=*/true);
193 if (VT == MVT::Other || !VT.isSimple())
194 // Unhandled type. Halt "fast" selection and bail.
195 return false;
Dan Gohman638c6832008-09-05 18:44:22 +0000196
Dan Gohmanb71fea22008-08-26 20:52:40 +0000197 // We only handle legal types. For example, on x86-32 the instruction
198 // selector contains all of the 64-bit instructions from x86-64,
199 // under the assumption that i64 won't be used if the target doesn't
200 // support it.
Dan Gohman638c6832008-09-05 18:44:22 +0000201 if (!TLI.isTypeLegal(VT)) {
Dan Gohman5dd9c2e2008-09-25 17:22:52 +0000202 // MVT::i1 is special. Allow AND, OR, or XOR because they
Dan Gohman638c6832008-09-05 18:44:22 +0000203 // don't require additional zeroing, which makes them easy.
204 if (VT == MVT::i1 &&
Dan Gohman5dd9c2e2008-09-25 17:22:52 +0000205 (ISDOpcode == ISD::AND || ISDOpcode == ISD::OR ||
206 ISDOpcode == ISD::XOR))
Dan Gohman638c6832008-09-05 18:44:22 +0000207 VT = TLI.getTypeToTransformTo(VT);
208 else
209 return false;
210 }
Dan Gohmanbdedd442008-08-20 00:11:48 +0000211
Dan Gohman3df24e62008-09-03 23:12:08 +0000212 unsigned Op0 = getRegForValue(I->getOperand(0));
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000213 if (Op0 == 0)
214 // Unhandled operand. Halt "fast" selection and bail.
215 return false;
216
217 // Check if the second operand is a constant and handle it appropriately.
218 if (ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(1))) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000219 unsigned ResultReg = FastEmit_ri(VT.getSimpleVT(), VT.getSimpleVT(),
220 ISDOpcode, Op0, CI->getZExtValue());
221 if (ResultReg != 0) {
222 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000223 UpdateValueMap(I, ResultReg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000224 return true;
225 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000226 }
227
Dan Gohman10df0fa2008-08-27 01:09:54 +0000228 // Check if the second operand is a constant float.
229 if (ConstantFP *CF = dyn_cast<ConstantFP>(I->getOperand(1))) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000230 unsigned ResultReg = FastEmit_rf(VT.getSimpleVT(), VT.getSimpleVT(),
231 ISDOpcode, Op0, CF);
232 if (ResultReg != 0) {
233 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000234 UpdateValueMap(I, ResultReg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000235 return true;
236 }
Dan Gohman10df0fa2008-08-27 01:09:54 +0000237 }
238
Dan Gohman3df24e62008-09-03 23:12:08 +0000239 unsigned Op1 = getRegForValue(I->getOperand(1));
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000240 if (Op1 == 0)
241 // Unhandled operand. Halt "fast" selection and bail.
242 return false;
243
Dan Gohmanad368ac2008-08-27 18:10:19 +0000244 // Now we have both operands in registers. Emit the instruction.
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000245 unsigned ResultReg = FastEmit_rr(VT.getSimpleVT(), VT.getSimpleVT(),
246 ISDOpcode, Op0, Op1);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000247 if (ResultReg == 0)
248 // Target-specific code wasn't able to find a machine opcode for
249 // the given ISD opcode and type. Halt "fast" selection and bail.
250 return false;
251
Dan Gohman8014e862008-08-20 00:23:20 +0000252 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000253 UpdateValueMap(I, ResultReg);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000254 return true;
255}
256
Dan Gohman40b189e2008-09-05 18:18:20 +0000257bool FastISel::SelectGetElementPtr(User *I) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000258 unsigned N = getRegForValue(I->getOperand(0));
Evan Cheng83785c82008-08-20 22:45:34 +0000259 if (N == 0)
260 // Unhandled operand. Halt "fast" selection and bail.
261 return false;
262
263 const Type *Ty = I->getOperand(0)->getType();
Dan Gohman7a0e6592008-08-21 17:25:26 +0000264 MVT::SimpleValueType VT = TLI.getPointerTy().getSimpleVT();
Evan Cheng83785c82008-08-20 22:45:34 +0000265 for (GetElementPtrInst::op_iterator OI = I->op_begin()+1, E = I->op_end();
266 OI != E; ++OI) {
267 Value *Idx = *OI;
268 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
269 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
270 if (Field) {
271 // N = N + Offset
272 uint64_t Offs = TD.getStructLayout(StTy)->getElementOffset(Field);
273 // FIXME: This can be optimized by combining the add with a
274 // subsequent one.
Dan Gohman7a0e6592008-08-21 17:25:26 +0000275 N = FastEmit_ri_(VT, ISD::ADD, N, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000276 if (N == 0)
277 // Unhandled operand. Halt "fast" selection and bail.
278 return false;
279 }
280 Ty = StTy->getElementType(Field);
281 } else {
282 Ty = cast<SequentialType>(Ty)->getElementType();
283
284 // If this is a constant subscript, handle it quickly.
285 if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
286 if (CI->getZExtValue() == 0) continue;
287 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +0000288 TD.getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Dan Gohman7a0e6592008-08-21 17:25:26 +0000289 N = FastEmit_ri_(VT, ISD::ADD, N, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000290 if (N == 0)
291 // Unhandled operand. Halt "fast" selection and bail.
292 return false;
293 continue;
294 }
295
296 // N = N + Idx * ElementSize;
Duncan Sands777d2302009-05-09 07:06:46 +0000297 uint64_t ElementSize = TD.getTypeAllocSize(Ty);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000298 unsigned IdxN = getRegForGEPIndex(Idx);
Evan Cheng83785c82008-08-20 22:45:34 +0000299 if (IdxN == 0)
300 // Unhandled operand. Halt "fast" selection and bail.
301 return false;
302
Dan Gohman80bc6e22008-08-26 20:57:08 +0000303 if (ElementSize != 1) {
Dan Gohmanf93cf792008-08-21 17:37:05 +0000304 IdxN = FastEmit_ri_(VT, ISD::MUL, IdxN, ElementSize, VT);
Dan Gohman80bc6e22008-08-26 20:57:08 +0000305 if (IdxN == 0)
306 // Unhandled operand. Halt "fast" selection and bail.
307 return false;
308 }
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000309 N = FastEmit_rr(VT, VT, ISD::ADD, N, IdxN);
Evan Cheng83785c82008-08-20 22:45:34 +0000310 if (N == 0)
311 // Unhandled operand. Halt "fast" selection and bail.
312 return false;
313 }
314 }
315
316 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000317 UpdateValueMap(I, N);
Evan Cheng83785c82008-08-20 22:45:34 +0000318 return true;
Dan Gohmanbdedd442008-08-20 00:11:48 +0000319}
320
Dan Gohman33134c42008-09-25 17:05:24 +0000321bool FastISel::SelectCall(User *I) {
322 Function *F = cast<CallInst>(I)->getCalledFunction();
323 if (!F) return false;
324
325 unsigned IID = F->getIntrinsicID();
326 switch (IID) {
327 default: break;
328 case Intrinsic::dbg_stoppoint: {
329 DbgStopPointInst *SPI = cast<DbgStopPointInst>(I);
Devang Patel7e1e31f2009-07-02 22:43:26 +0000330 if (isValidDebugInfoIntrinsic(*SPI, CodeGenOpt::None))
331 setCurDebugLoc(ExtractDebugLocation(*SPI, MF.getDebugLocInfo()));
Dan Gohman33134c42008-09-25 17:05:24 +0000332 return true;
333 }
334 case Intrinsic::dbg_region_start: {
335 DbgRegionStartInst *RSI = cast<DbgRegionStartInst>(I);
Devang Patel7e1e31f2009-07-02 22:43:26 +0000336 if (isValidDebugInfoIntrinsic(*RSI, CodeGenOpt::None) && DW
337 && DW->ShouldEmitDwarfDebug()) {
Bill Wendlingdf7d5d32009-05-21 00:04:55 +0000338 unsigned ID =
339 DW->RecordRegionStart(cast<GlobalVariable>(RSI->getContext()));
Bill Wendling92c1e122009-02-13 02:16:35 +0000340 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DBG_LABEL);
341 BuildMI(MBB, DL, II).addImm(ID);
342 }
Dan Gohman33134c42008-09-25 17:05:24 +0000343 return true;
344 }
345 case Intrinsic::dbg_region_end: {
346 DbgRegionEndInst *REI = cast<DbgRegionEndInst>(I);
Devang Patel7e1e31f2009-07-02 22:43:26 +0000347 if (isValidDebugInfoIntrinsic(*REI, CodeGenOpt::None) && DW
348 && DW->ShouldEmitDwarfDebug()) {
Devang Patel1be3ecc2009-04-15 00:10:26 +0000349 unsigned ID = 0;
Bill Wendlingdf7d5d32009-05-21 00:04:55 +0000350 DISubprogram Subprogram(cast<GlobalVariable>(REI->getContext()));
Devang Patel7e1e31f2009-07-02 22:43:26 +0000351 if (isInlinedFnEnd(*REI, MF.getFunction())) {
Devang Patel1be3ecc2009-04-15 00:10:26 +0000352 // This is end of an inlined function.
353 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DBG_LABEL);
354 ID = DW->RecordInlinedFnEnd(Subprogram);
Devang Patel8818b8f2009-04-15 20:11:08 +0000355 if (ID)
Devang Patel02f8c412009-04-16 17:55:30 +0000356 // Returned ID is 0 if this is unbalanced "end of inlined
357 // scope". This could happen if optimizer eats dbg intrinsics
358 // or "beginning of inlined scope" is not recoginized due to
Devang Patel11a407f2009-06-15 21:45:50 +0000359 // missing location info. In such cases, ignore this region.end.
Devang Patel8818b8f2009-04-15 20:11:08 +0000360 BuildMI(MBB, DL, II).addImm(ID);
Devang Patel1be3ecc2009-04-15 00:10:26 +0000361 } else {
362 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DBG_LABEL);
Dan Gohman9a38e3e2009-05-07 19:46:24 +0000363 ID = DW->RecordRegionEnd(cast<GlobalVariable>(REI->getContext()));
Devang Patel1be3ecc2009-04-15 00:10:26 +0000364 BuildMI(MBB, DL, II).addImm(ID);
365 }
Bill Wendling92c1e122009-02-13 02:16:35 +0000366 }
Dan Gohman33134c42008-09-25 17:05:24 +0000367 return true;
368 }
369 case Intrinsic::dbg_func_start: {
Dan Gohman33134c42008-09-25 17:05:24 +0000370 DbgFuncStartInst *FSI = cast<DbgFuncStartInst>(I);
Devang Patel7e1e31f2009-07-02 22:43:26 +0000371 if (!isValidDebugInfoIntrinsic(*FSI, CodeGenOpt::None) || !DW
372 || !DW->ShouldEmitDwarfDebug())
Argyrios Kyrtzidis77eaa682009-05-03 08:50:41 +0000373 return true;
Bill Wendling9bc96a52009-02-03 00:55:04 +0000374
Devang Patel7e1e31f2009-07-02 22:43:26 +0000375 if (isInlinedFnStart(*FSI, MF.getFunction())) {
Argyrios Kyrtzidis77eaa682009-05-03 08:50:41 +0000376 // This is a beginning of an inlined function.
Devang Patel7e1e31f2009-07-02 22:43:26 +0000377
Argyrios Kyrtzidis77eaa682009-05-03 08:50:41 +0000378 // If llvm.dbg.func.start is seen in a new block before any
379 // llvm.dbg.stoppoint intrinsic then the location info is unknown.
380 // FIXME : Why DebugLoc is reset at the beginning of each block ?
Devang Patel6d8f1262009-07-02 00:28:03 +0000381 DebugLoc PrevLoc = DL;
Argyrios Kyrtzidis77eaa682009-05-03 08:50:41 +0000382 if (PrevLoc.isUnknown())
383 return true;
384 // Record the source line.
Devang Patel7e1e31f2009-07-02 22:43:26 +0000385 setCurDebugLoc(ExtractDebugLocation(*FSI, MF.getDebugLocInfo()));
386
387 DebugLocTuple PrevLocTpl = MF.getDebugLocTuple(PrevLoc);
388 DISubprogram SP(cast<GlobalVariable>(FSI->getSubprogram()));
389 unsigned LabelID = DW->RecordInlinedFnStart(SP,
390 DICompileUnit(PrevLocTpl.CompileUnit),
391 PrevLocTpl.Line,
392 PrevLocTpl.Col);
393 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DBG_LABEL);
394 BuildMI(MBB, DL, II).addImm(LabelID);
Devang Patel6d8f1262009-07-02 00:28:03 +0000395 return true;
Dan Gohman33134c42008-09-25 17:05:24 +0000396 }
Devang Patel6d8f1262009-07-02 00:28:03 +0000397
Devang Patel7e1e31f2009-07-02 22:43:26 +0000398 // This is a beginning of a new function.
399 MF.setDefaultDebugLoc(ExtractDebugLocation(*FSI, MF.getDebugLocInfo()));
400
401 // llvm.dbg.func_start also defines beginning of function scope.
402 DW->RecordRegionStart(cast<GlobalVariable>(FSI->getSubprogram()));
Dan Gohman33134c42008-09-25 17:05:24 +0000403 return true;
404 }
Bill Wendling92c1e122009-02-13 02:16:35 +0000405 case Intrinsic::dbg_declare: {
406 DbgDeclareInst *DI = cast<DbgDeclareInst>(I);
Devang Patel7e1e31f2009-07-02 22:43:26 +0000407 if (!isValidDebugInfoIntrinsic(*DI, CodeGenOpt::None) || !DW
408 || !DW->ShouldEmitDwarfDebug())
409 return true;
410
Bill Wendling92c1e122009-02-13 02:16:35 +0000411 Value *Variable = DI->getVariable();
Devang Patel7e1e31f2009-07-02 22:43:26 +0000412 Value *Address = DI->getAddress();
413 if (BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
414 Address = BCI->getOperand(0);
415 AllocaInst *AI = dyn_cast<AllocaInst>(Address);
416 // Don't handle byval struct arguments or VLAs, for example.
417 if (!AI) break;
418 DenseMap<const AllocaInst*, int>::iterator SI =
419 StaticAllocaMap.find(AI);
420 if (SI == StaticAllocaMap.end()) break; // VLAs.
421 int FI = SI->second;
422
423 // Determine the debug globalvariable.
424 GlobalValue *GV = cast<GlobalVariable>(Variable);
425
426 // Build the DECLARE instruction.
427 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DECLARE);
428 MachineInstr *DeclareMI
429 = BuildMI(MBB, DL, II).addFrameIndex(FI).addGlobalAddress(GV);
430 DIVariable DV(cast<GlobalVariable>(GV));
431 DW->RecordVariableScope(DV, DeclareMI);
Dan Gohman33134c42008-09-25 17:05:24 +0000432 return true;
Bill Wendling92c1e122009-02-13 02:16:35 +0000433 }
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000434 case Intrinsic::eh_exception: {
435 MVT VT = TLI.getValueType(I->getType());
436 switch (TLI.getOperationAction(ISD::EXCEPTIONADDR, VT)) {
437 default: break;
438 case TargetLowering::Expand: {
Duncan Sandsb0f1e172009-05-22 20:36:31 +0000439 assert(MBB->isLandingPad() && "Call to eh.exception not in landing pad!");
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000440 unsigned Reg = TLI.getExceptionAddressRegister();
441 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
442 unsigned ResultReg = createResultReg(RC);
443 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
444 Reg, RC, RC);
445 assert(InsertedCopy && "Can't copy address registers!");
Evan Cheng24ac4082008-11-24 07:09:49 +0000446 InsertedCopy = InsertedCopy;
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000447 UpdateValueMap(I, ResultReg);
448 return true;
449 }
450 }
451 break;
452 }
453 case Intrinsic::eh_selector_i32:
454 case Intrinsic::eh_selector_i64: {
455 MVT VT = TLI.getValueType(I->getType());
456 switch (TLI.getOperationAction(ISD::EHSELECTION, VT)) {
457 default: break;
458 case TargetLowering::Expand: {
459 MVT VT = (IID == Intrinsic::eh_selector_i32 ?
460 MVT::i32 : MVT::i64);
461
462 if (MMI) {
463 if (MBB->isLandingPad())
464 AddCatchInfo(*cast<CallInst>(I), MMI, MBB);
465 else {
466#ifndef NDEBUG
467 CatchInfoLost.insert(cast<CallInst>(I));
468#endif
469 // FIXME: Mark exception selector register as live in. Hack for PR1508.
470 unsigned Reg = TLI.getExceptionSelectorRegister();
471 if (Reg) MBB->addLiveIn(Reg);
472 }
473
474 unsigned Reg = TLI.getExceptionSelectorRegister();
475 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
476 unsigned ResultReg = createResultReg(RC);
477 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
478 Reg, RC, RC);
479 assert(InsertedCopy && "Can't copy address registers!");
Evan Cheng24ac4082008-11-24 07:09:49 +0000480 InsertedCopy = InsertedCopy;
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000481 UpdateValueMap(I, ResultReg);
482 } else {
483 unsigned ResultReg =
Owen Andersone922c022009-07-22 00:24:57 +0000484 getRegForValue(I->getContext().getNullValue(I->getType()));
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000485 UpdateValueMap(I, ResultReg);
486 }
487 return true;
488 }
489 }
490 break;
491 }
Dan Gohman33134c42008-09-25 17:05:24 +0000492 }
493 return false;
494}
495
Dan Gohman40b189e2008-09-05 18:18:20 +0000496bool FastISel::SelectCast(User *I, ISD::NodeType Opcode) {
Owen Anderson6336b702008-08-27 18:58:30 +0000497 MVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
498 MVT DstVT = TLI.getValueType(I->getType());
Owen Andersond0533c92008-08-26 23:46:32 +0000499
500 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
Dan Gohman474d3b32009-03-13 23:53:06 +0000501 DstVT == MVT::Other || !DstVT.isSimple())
Owen Andersond0533c92008-08-26 23:46:32 +0000502 // Unhandled type. Halt "fast" selection and bail.
503 return false;
504
Dan Gohman474d3b32009-03-13 23:53:06 +0000505 // Check if the destination type is legal. Or as a special case,
506 // it may be i1 if we're doing a truncate because that's
507 // easy and somewhat common.
508 if (!TLI.isTypeLegal(DstVT))
509 if (DstVT != MVT::i1 || Opcode != ISD::TRUNCATE)
Dan Gohman91b6f972008-10-03 01:28:47 +0000510 // Unhandled type. Halt "fast" selection and bail.
511 return false;
Dan Gohman474d3b32009-03-13 23:53:06 +0000512
513 // Check if the source operand is legal. Or as a special case,
514 // it may be i1 if we're doing zero-extension because that's
515 // easy and somewhat common.
516 if (!TLI.isTypeLegal(SrcVT))
517 if (SrcVT != MVT::i1 || Opcode != ISD::ZERO_EXTEND)
518 // Unhandled type. Halt "fast" selection and bail.
519 return false;
520
Dan Gohman3df24e62008-09-03 23:12:08 +0000521 unsigned InputReg = getRegForValue(I->getOperand(0));
Owen Andersond0533c92008-08-26 23:46:32 +0000522 if (!InputReg)
523 // Unhandled operand. Halt "fast" selection and bail.
524 return false;
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000525
526 // If the operand is i1, arrange for the high bits in the register to be zero.
Dan Gohman474d3b32009-03-13 23:53:06 +0000527 if (SrcVT == MVT::i1) {
528 SrcVT = TLI.getTypeToTransformTo(SrcVT);
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000529 InputReg = FastEmitZExtFromI1(SrcVT.getSimpleVT(), InputReg);
530 if (!InputReg)
531 return false;
532 }
Dan Gohman474d3b32009-03-13 23:53:06 +0000533 // If the result is i1, truncate to the target's type for i1 first.
534 if (DstVT == MVT::i1)
535 DstVT = TLI.getTypeToTransformTo(DstVT);
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000536
Owen Andersond0533c92008-08-26 23:46:32 +0000537 unsigned ResultReg = FastEmit_r(SrcVT.getSimpleVT(),
538 DstVT.getSimpleVT(),
539 Opcode,
540 InputReg);
541 if (!ResultReg)
542 return false;
543
Dan Gohman3df24e62008-09-03 23:12:08 +0000544 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000545 return true;
546}
547
Dan Gohman40b189e2008-09-05 18:18:20 +0000548bool FastISel::SelectBitCast(User *I) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000549 // If the bitcast doesn't change the type, just use the operand value.
550 if (I->getType() == I->getOperand(0)->getType()) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000551 unsigned Reg = getRegForValue(I->getOperand(0));
Dan Gohmana318dab2008-08-27 20:41:38 +0000552 if (Reg == 0)
553 return false;
Dan Gohman3df24e62008-09-03 23:12:08 +0000554 UpdateValueMap(I, Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000555 return true;
556 }
557
558 // Bitcasts of other values become reg-reg copies or BIT_CONVERT operators.
Owen Anderson6336b702008-08-27 18:58:30 +0000559 MVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
560 MVT DstVT = TLI.getValueType(I->getType());
Owen Andersond0533c92008-08-26 23:46:32 +0000561
562 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
563 DstVT == MVT::Other || !DstVT.isSimple() ||
564 !TLI.isTypeLegal(SrcVT) || !TLI.isTypeLegal(DstVT))
565 // Unhandled type. Halt "fast" selection and bail.
566 return false;
567
Dan Gohman3df24e62008-09-03 23:12:08 +0000568 unsigned Op0 = getRegForValue(I->getOperand(0));
Dan Gohmanad368ac2008-08-27 18:10:19 +0000569 if (Op0 == 0)
570 // Unhandled operand. Halt "fast" selection and bail.
Owen Andersond0533c92008-08-26 23:46:32 +0000571 return false;
572
Dan Gohmanad368ac2008-08-27 18:10:19 +0000573 // First, try to perform the bitcast by inserting a reg-reg copy.
574 unsigned ResultReg = 0;
575 if (SrcVT.getSimpleVT() == DstVT.getSimpleVT()) {
576 TargetRegisterClass* SrcClass = TLI.getRegClassFor(SrcVT);
577 TargetRegisterClass* DstClass = TLI.getRegClassFor(DstVT);
578 ResultReg = createResultReg(DstClass);
579
580 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
581 Op0, DstClass, SrcClass);
582 if (!InsertedCopy)
583 ResultReg = 0;
584 }
585
586 // If the reg-reg copy failed, select a BIT_CONVERT opcode.
587 if (!ResultReg)
588 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(),
589 ISD::BIT_CONVERT, Op0);
590
591 if (!ResultReg)
Owen Andersond0533c92008-08-26 23:46:32 +0000592 return false;
593
Dan Gohman3df24e62008-09-03 23:12:08 +0000594 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000595 return true;
596}
597
Dan Gohman3df24e62008-09-03 23:12:08 +0000598bool
599FastISel::SelectInstruction(Instruction *I) {
Dan Gohman40b189e2008-09-05 18:18:20 +0000600 return SelectOperator(I, I->getOpcode());
601}
602
Dan Gohmand98d6202008-10-02 22:15:21 +0000603/// FastEmitBranch - Emit an unconditional branch to the given block,
604/// unless it is the immediate (fall-through) successor, and update
605/// the CFG.
606void
607FastISel::FastEmitBranch(MachineBasicBlock *MSucc) {
608 MachineFunction::iterator NextMBB =
609 next(MachineFunction::iterator(MBB));
610
611 if (MBB->isLayoutSuccessor(MSucc)) {
612 // The unconditional fall-through case, which needs no instructions.
613 } else {
614 // The unconditional branch case.
615 TII.InsertBranch(*MBB, MSucc, NULL, SmallVector<MachineOperand, 0>());
616 }
617 MBB->addSuccessor(MSucc);
618}
619
Dan Gohman40b189e2008-09-05 18:18:20 +0000620bool
621FastISel::SelectOperator(User *I, unsigned Opcode) {
622 switch (Opcode) {
Dan Gohmanae3a0be2009-06-04 22:49:04 +0000623 case Instruction::Add:
624 return SelectBinaryOp(I, ISD::ADD);
625 case Instruction::FAdd:
626 return SelectBinaryOp(I, ISD::FADD);
627 case Instruction::Sub:
628 return SelectBinaryOp(I, ISD::SUB);
629 case Instruction::FSub:
630 return SelectBinaryOp(I, ISD::FSUB);
631 case Instruction::Mul:
632 return SelectBinaryOp(I, ISD::MUL);
633 case Instruction::FMul:
634 return SelectBinaryOp(I, ISD::FMUL);
Dan Gohman3df24e62008-09-03 23:12:08 +0000635 case Instruction::SDiv:
636 return SelectBinaryOp(I, ISD::SDIV);
637 case Instruction::UDiv:
638 return SelectBinaryOp(I, ISD::UDIV);
639 case Instruction::FDiv:
640 return SelectBinaryOp(I, ISD::FDIV);
641 case Instruction::SRem:
642 return SelectBinaryOp(I, ISD::SREM);
643 case Instruction::URem:
644 return SelectBinaryOp(I, ISD::UREM);
645 case Instruction::FRem:
646 return SelectBinaryOp(I, ISD::FREM);
647 case Instruction::Shl:
648 return SelectBinaryOp(I, ISD::SHL);
649 case Instruction::LShr:
650 return SelectBinaryOp(I, ISD::SRL);
651 case Instruction::AShr:
652 return SelectBinaryOp(I, ISD::SRA);
653 case Instruction::And:
654 return SelectBinaryOp(I, ISD::AND);
655 case Instruction::Or:
656 return SelectBinaryOp(I, ISD::OR);
657 case Instruction::Xor:
658 return SelectBinaryOp(I, ISD::XOR);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000659
Dan Gohman3df24e62008-09-03 23:12:08 +0000660 case Instruction::GetElementPtr:
661 return SelectGetElementPtr(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000662
Dan Gohman3df24e62008-09-03 23:12:08 +0000663 case Instruction::Br: {
664 BranchInst *BI = cast<BranchInst>(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000665
Dan Gohman3df24e62008-09-03 23:12:08 +0000666 if (BI->isUnconditional()) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000667 BasicBlock *LLVMSucc = BI->getSuccessor(0);
668 MachineBasicBlock *MSucc = MBBMap[LLVMSucc];
Dan Gohmand98d6202008-10-02 22:15:21 +0000669 FastEmitBranch(MSucc);
Dan Gohman3df24e62008-09-03 23:12:08 +0000670 return true;
Owen Anderson9d5b4162008-08-27 00:31:01 +0000671 }
Dan Gohman3df24e62008-09-03 23:12:08 +0000672
673 // Conditional branches are not handed yet.
674 // Halt "fast" selection and bail.
675 return false;
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000676 }
677
Dan Gohman087c8502008-09-05 01:08:41 +0000678 case Instruction::Unreachable:
679 // Nothing to emit.
680 return true;
681
Dan Gohman3df24e62008-09-03 23:12:08 +0000682 case Instruction::PHI:
683 // PHI nodes are already emitted.
684 return true;
Dan Gohman0586d912008-09-10 20:11:02 +0000685
686 case Instruction::Alloca:
687 // FunctionLowering has the static-sized case covered.
688 if (StaticAllocaMap.count(cast<AllocaInst>(I)))
689 return true;
690
691 // Dynamic-sized alloca is not handled yet.
692 return false;
Dan Gohman3df24e62008-09-03 23:12:08 +0000693
Dan Gohman33134c42008-09-25 17:05:24 +0000694 case Instruction::Call:
695 return SelectCall(I);
696
Dan Gohman3df24e62008-09-03 23:12:08 +0000697 case Instruction::BitCast:
698 return SelectBitCast(I);
699
700 case Instruction::FPToSI:
701 return SelectCast(I, ISD::FP_TO_SINT);
702 case Instruction::ZExt:
703 return SelectCast(I, ISD::ZERO_EXTEND);
704 case Instruction::SExt:
705 return SelectCast(I, ISD::SIGN_EXTEND);
706 case Instruction::Trunc:
707 return SelectCast(I, ISD::TRUNCATE);
708 case Instruction::SIToFP:
709 return SelectCast(I, ISD::SINT_TO_FP);
710
711 case Instruction::IntToPtr: // Deliberate fall-through.
712 case Instruction::PtrToInt: {
713 MVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
714 MVT DstVT = TLI.getValueType(I->getType());
715 if (DstVT.bitsGT(SrcVT))
716 return SelectCast(I, ISD::ZERO_EXTEND);
717 if (DstVT.bitsLT(SrcVT))
718 return SelectCast(I, ISD::TRUNCATE);
719 unsigned Reg = getRegForValue(I->getOperand(0));
720 if (Reg == 0) return false;
721 UpdateValueMap(I, Reg);
722 return true;
723 }
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000724
Dan Gohman3df24e62008-09-03 23:12:08 +0000725 default:
726 // Unhandled instruction. Halt "fast" selection and bail.
727 return false;
728 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000729}
730
Dan Gohman3df24e62008-09-03 23:12:08 +0000731FastISel::FastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000732 MachineModuleInfo *mmi,
Devang Patel83489bb2009-01-13 00:35:13 +0000733 DwarfWriter *dw,
Dan Gohman3df24e62008-09-03 23:12:08 +0000734 DenseMap<const Value *, unsigned> &vm,
Dan Gohman0586d912008-09-10 20:11:02 +0000735 DenseMap<const BasicBlock *, MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000736 DenseMap<const AllocaInst *, int> &am
737#ifndef NDEBUG
738 , SmallSet<Instruction*, 8> &cil
739#endif
740 )
Dan Gohman3df24e62008-09-03 23:12:08 +0000741 : MBB(0),
742 ValueMap(vm),
743 MBBMap(bm),
Dan Gohman0586d912008-09-10 20:11:02 +0000744 StaticAllocaMap(am),
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000745#ifndef NDEBUG
746 CatchInfoLost(cil),
747#endif
Dan Gohman3df24e62008-09-03 23:12:08 +0000748 MF(mf),
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000749 MMI(mmi),
Devang Patel83489bb2009-01-13 00:35:13 +0000750 DW(dw),
Dan Gohman3df24e62008-09-03 23:12:08 +0000751 MRI(MF.getRegInfo()),
Dan Gohman0586d912008-09-10 20:11:02 +0000752 MFI(*MF.getFrameInfo()),
753 MCP(*MF.getConstantPool()),
Dan Gohman3df24e62008-09-03 23:12:08 +0000754 TM(MF.getTarget()),
Dan Gohman22bb3112008-08-22 00:20:26 +0000755 TD(*TM.getTargetData()),
756 TII(*TM.getInstrInfo()),
Owen Andersone922c022009-07-22 00:24:57 +0000757 TLI(*TM.getTargetLowering()) {
Dan Gohmanbb466332008-08-20 21:05:57 +0000758}
759
Dan Gohmane285a742008-08-14 21:51:29 +0000760FastISel::~FastISel() {}
761
Evan Cheng36fd9412008-09-02 21:59:13 +0000762unsigned FastISel::FastEmit_(MVT::SimpleValueType, MVT::SimpleValueType,
763 ISD::NodeType) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000764 return 0;
765}
766
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000767unsigned FastISel::FastEmit_r(MVT::SimpleValueType, MVT::SimpleValueType,
768 ISD::NodeType, unsigned /*Op0*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000769 return 0;
770}
771
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000772unsigned FastISel::FastEmit_rr(MVT::SimpleValueType, MVT::SimpleValueType,
773 ISD::NodeType, unsigned /*Op0*/,
774 unsigned /*Op0*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000775 return 0;
776}
777
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000778unsigned FastISel::FastEmit_i(MVT::SimpleValueType, MVT::SimpleValueType,
779 ISD::NodeType, uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +0000780 return 0;
781}
782
Dan Gohman10df0fa2008-08-27 01:09:54 +0000783unsigned FastISel::FastEmit_f(MVT::SimpleValueType, MVT::SimpleValueType,
784 ISD::NodeType, ConstantFP * /*FPImm*/) {
785 return 0;
786}
787
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000788unsigned FastISel::FastEmit_ri(MVT::SimpleValueType, MVT::SimpleValueType,
789 ISD::NodeType, unsigned /*Op0*/,
790 uint64_t /*Imm*/) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000791 return 0;
792}
793
Dan Gohman10df0fa2008-08-27 01:09:54 +0000794unsigned FastISel::FastEmit_rf(MVT::SimpleValueType, MVT::SimpleValueType,
795 ISD::NodeType, unsigned /*Op0*/,
796 ConstantFP * /*FPImm*/) {
797 return 0;
798}
799
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000800unsigned FastISel::FastEmit_rri(MVT::SimpleValueType, MVT::SimpleValueType,
801 ISD::NodeType,
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000802 unsigned /*Op0*/, unsigned /*Op1*/,
803 uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +0000804 return 0;
805}
806
807/// FastEmit_ri_ - This method is a wrapper of FastEmit_ri. It first tries
808/// to emit an instruction with an immediate operand using FastEmit_ri.
809/// If that fails, it materializes the immediate into a register and try
810/// FastEmit_rr instead.
811unsigned FastISel::FastEmit_ri_(MVT::SimpleValueType VT, ISD::NodeType Opcode,
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000812 unsigned Op0, uint64_t Imm,
813 MVT::SimpleValueType ImmType) {
Evan Cheng83785c82008-08-20 22:45:34 +0000814 // First check if immediate type is legal. If not, we can't use the ri form.
Dan Gohman151ed612008-08-27 18:15:05 +0000815 unsigned ResultReg = FastEmit_ri(VT, VT, Opcode, Op0, Imm);
Evan Cheng83785c82008-08-20 22:45:34 +0000816 if (ResultReg != 0)
817 return ResultReg;
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000818 unsigned MaterialReg = FastEmit_i(ImmType, ImmType, ISD::Constant, Imm);
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000819 if (MaterialReg == 0)
820 return 0;
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000821 return FastEmit_rr(VT, VT, Opcode, Op0, MaterialReg);
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000822}
823
Dan Gohman10df0fa2008-08-27 01:09:54 +0000824/// FastEmit_rf_ - This method is a wrapper of FastEmit_ri. It first tries
825/// to emit an instruction with a floating-point immediate operand using
826/// FastEmit_rf. If that fails, it materializes the immediate into a register
827/// and try FastEmit_rr instead.
828unsigned FastISel::FastEmit_rf_(MVT::SimpleValueType VT, ISD::NodeType Opcode,
829 unsigned Op0, ConstantFP *FPImm,
830 MVT::SimpleValueType ImmType) {
Dan Gohman10df0fa2008-08-27 01:09:54 +0000831 // First check if immediate type is legal. If not, we can't use the rf form.
Dan Gohman151ed612008-08-27 18:15:05 +0000832 unsigned ResultReg = FastEmit_rf(VT, VT, Opcode, Op0, FPImm);
Dan Gohman10df0fa2008-08-27 01:09:54 +0000833 if (ResultReg != 0)
834 return ResultReg;
835
836 // Materialize the constant in a register.
837 unsigned MaterialReg = FastEmit_f(ImmType, ImmType, ISD::ConstantFP, FPImm);
838 if (MaterialReg == 0) {
Dan Gohman96a99992008-08-27 18:01:42 +0000839 // If the target doesn't have a way to directly enter a floating-point
840 // value into a register, use an alternate approach.
841 // TODO: The current approach only supports floating-point constants
842 // that can be constructed by conversion from integer values. This should
843 // be replaced by code that creates a load from a constant-pool entry,
844 // which will require some target-specific work.
Dan Gohman10df0fa2008-08-27 01:09:54 +0000845 const APFloat &Flt = FPImm->getValueAPF();
846 MVT IntVT = TLI.getPointerTy();
847
848 uint64_t x[2];
849 uint32_t IntBitWidth = IntVT.getSizeInBits();
Dale Johannesen23a98552008-10-09 23:00:39 +0000850 bool isExact;
851 (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
852 APFloat::rmTowardZero, &isExact);
853 if (!isExact)
Dan Gohman10df0fa2008-08-27 01:09:54 +0000854 return 0;
855 APInt IntVal(IntBitWidth, 2, x);
856
857 unsigned IntegerReg = FastEmit_i(IntVT.getSimpleVT(), IntVT.getSimpleVT(),
858 ISD::Constant, IntVal.getZExtValue());
859 if (IntegerReg == 0)
860 return 0;
861 MaterialReg = FastEmit_r(IntVT.getSimpleVT(), VT,
862 ISD::SINT_TO_FP, IntegerReg);
863 if (MaterialReg == 0)
864 return 0;
865 }
866 return FastEmit_rr(VT, VT, Opcode, Op0, MaterialReg);
867}
868
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000869unsigned FastISel::createResultReg(const TargetRegisterClass* RC) {
870 return MRI.createVirtualRegister(RC);
Evan Cheng83785c82008-08-20 22:45:34 +0000871}
872
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000873unsigned FastISel::FastEmitInst_(unsigned MachineInstOpcode,
Dan Gohman77ad7962008-08-20 18:09:38 +0000874 const TargetRegisterClass* RC) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000875 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000876 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000877
Bill Wendling9bc96a52009-02-03 00:55:04 +0000878 BuildMI(MBB, DL, II, ResultReg);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000879 return ResultReg;
880}
881
882unsigned FastISel::FastEmitInst_r(unsigned MachineInstOpcode,
883 const TargetRegisterClass *RC,
884 unsigned Op0) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000885 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000886 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000887
Evan Cheng5960e4e2008-09-08 08:38:20 +0000888 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000889 BuildMI(MBB, DL, II, ResultReg).addReg(Op0);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000890 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000891 BuildMI(MBB, DL, II).addReg(Op0);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000892 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
893 II.ImplicitDefs[0], RC, RC);
894 if (!InsertedCopy)
895 ResultReg = 0;
896 }
897
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000898 return ResultReg;
899}
900
901unsigned FastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
902 const TargetRegisterClass *RC,
903 unsigned Op0, unsigned Op1) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000904 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000905 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000906
Evan Cheng5960e4e2008-09-08 08:38:20 +0000907 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000908 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addReg(Op1);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000909 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000910 BuildMI(MBB, DL, II).addReg(Op0).addReg(Op1);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000911 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
912 II.ImplicitDefs[0], RC, RC);
913 if (!InsertedCopy)
914 ResultReg = 0;
915 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000916 return ResultReg;
917}
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000918
919unsigned FastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
920 const TargetRegisterClass *RC,
921 unsigned Op0, uint64_t Imm) {
922 unsigned ResultReg = createResultReg(RC);
923 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
924
Evan Cheng5960e4e2008-09-08 08:38:20 +0000925 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000926 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000927 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000928 BuildMI(MBB, DL, II).addReg(Op0).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000929 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
930 II.ImplicitDefs[0], RC, RC);
931 if (!InsertedCopy)
932 ResultReg = 0;
933 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000934 return ResultReg;
935}
936
Dan Gohman10df0fa2008-08-27 01:09:54 +0000937unsigned FastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
938 const TargetRegisterClass *RC,
939 unsigned Op0, ConstantFP *FPImm) {
940 unsigned ResultReg = createResultReg(RC);
941 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
942
Evan Cheng5960e4e2008-09-08 08:38:20 +0000943 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000944 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addFPImm(FPImm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000945 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000946 BuildMI(MBB, DL, II).addReg(Op0).addFPImm(FPImm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000947 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
948 II.ImplicitDefs[0], RC, RC);
949 if (!InsertedCopy)
950 ResultReg = 0;
951 }
Dan Gohman10df0fa2008-08-27 01:09:54 +0000952 return ResultReg;
953}
954
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000955unsigned FastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
956 const TargetRegisterClass *RC,
957 unsigned Op0, unsigned Op1, uint64_t Imm) {
958 unsigned ResultReg = createResultReg(RC);
959 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
960
Evan Cheng5960e4e2008-09-08 08:38:20 +0000961 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000962 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addReg(Op1).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000963 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000964 BuildMI(MBB, DL, II).addReg(Op0).addReg(Op1).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000965 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
966 II.ImplicitDefs[0], RC, RC);
967 if (!InsertedCopy)
968 ResultReg = 0;
969 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000970 return ResultReg;
971}
Owen Anderson6d0c25e2008-08-25 20:20:32 +0000972
973unsigned FastISel::FastEmitInst_i(unsigned MachineInstOpcode,
974 const TargetRegisterClass *RC,
975 uint64_t Imm) {
976 unsigned ResultReg = createResultReg(RC);
977 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
978
Evan Cheng5960e4e2008-09-08 08:38:20 +0000979 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000980 BuildMI(MBB, DL, II, ResultReg).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000981 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000982 BuildMI(MBB, DL, II).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000983 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
984 II.ImplicitDefs[0], RC, RC);
985 if (!InsertedCopy)
986 ResultReg = 0;
987 }
Owen Anderson6d0c25e2008-08-25 20:20:32 +0000988 return ResultReg;
Evan Chengb41aec52008-08-25 22:20:39 +0000989}
Owen Anderson8970f002008-08-27 22:30:02 +0000990
Evan Cheng536ab132009-01-22 09:10:11 +0000991unsigned FastISel::FastEmitInst_extractsubreg(MVT::SimpleValueType RetVT,
992 unsigned Op0, uint32_t Idx) {
Owen Anderson40a468f2008-08-28 17:47:37 +0000993 const TargetRegisterClass* RC = MRI.getRegClass(Op0);
Owen Anderson8970f002008-08-27 22:30:02 +0000994
Evan Cheng536ab132009-01-22 09:10:11 +0000995 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
Owen Anderson8970f002008-08-27 22:30:02 +0000996 const TargetInstrDesc &II = TII.get(TargetInstrInfo::EXTRACT_SUBREG);
997
Evan Cheng5960e4e2008-09-08 08:38:20 +0000998 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000999 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addImm(Idx);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001000 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +00001001 BuildMI(MBB, DL, II).addReg(Op0).addImm(Idx);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001002 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
1003 II.ImplicitDefs[0], RC, RC);
1004 if (!InsertedCopy)
1005 ResultReg = 0;
1006 }
Owen Anderson8970f002008-08-27 22:30:02 +00001007 return ResultReg;
1008}
Dan Gohman14ea1ec2009-03-13 20:42:20 +00001009
1010/// FastEmitZExtFromI1 - Emit MachineInstrs to compute the value of Op
1011/// with all but the least significant bit set to zero.
1012unsigned FastISel::FastEmitZExtFromI1(MVT::SimpleValueType VT, unsigned Op) {
1013 return FastEmit_ri(VT, VT, ISD::AND, Op, 1);
1014}