blob: 44ae3dd90393d4997332dab827a18119d192f1ea [file] [log] [blame]
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001//===-- X86ISelLowering.h - X86 DAG Lowering Interface ----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#ifndef X86ISELLOWERING_H
16#define X86ISELLOWERING_H
17
Evan Cheng559806f2006-01-27 08:10:46 +000018#include "X86Subtarget.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000019#include "llvm/Target/TargetLowering.h"
20#include "llvm/CodeGen/SelectionDAG.h"
21
22namespace llvm {
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000023 namespace X86ISD {
Evan Chengd9558e02006-01-06 00:43:03 +000024 // X86 Specific DAG Nodes
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000025 enum NodeType {
26 // Start the numbering where the builtin ops leave off.
Evan Cheng7df96d62005-12-17 01:21:05 +000027 FIRST_NUMBER = ISD::BUILTIN_OP_END+X86::INSTRUCTION_LIST_END,
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000028
Evan Chenge3413162006-01-09 18:33:28 +000029 /// ADD_FLAG, SUB_FLAG - Same as ISD::ADD and ISD::SUB except it also
30 /// produces a flag result.
31 ADD_FLAG,
32 SUB_FLAG,
33
34 /// ADC, SBB - Add with carry and subtraction with borrow. These
35 /// correspond to X86::ADCxx and X86::SBBxx instructions.
36 ADC,
37 SBB,
38
39 /// SHLD, SHRD - Double shift instructions. These correspond to
40 /// X86::SHLDxx and X86::SHRDxx instructions.
41 SHLD,
42 SHRD,
43
Evan Chengef6ffb12006-01-31 03:14:29 +000044 /// FAND - Bitwise logical AND of floating point values. This corresponds
45 /// to X86::ANDPS or X86::ANDPD.
46 FAND,
47
Evan Chenga3195e82006-01-12 22:54:21 +000048 /// FILD - This instruction implements SINT_TO_FP with the integer source
49 /// in memory and FP reg result. This corresponds to the X86::FILD*m
50 /// instructions. It has three inputs (token chain, address, and source
Evan Cheng6dab0532006-01-30 08:02:57 +000051 /// type) and three outputs (FP value, token chain, and a flag).
Evan Chenga3195e82006-01-12 22:54:21 +000052 FILD,
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000053
54 /// FP_TO_INT*_IN_MEM - This instruction implements FP_TO_SINT with the
55 /// integer destination in memory and a FP reg source. This corresponds
56 /// to the X86::FIST*m instructions and the rounding mode change stuff. It
Evan Chenga3195e82006-01-12 22:54:21 +000057 /// has two inputs (token chain and address) and two outputs (int value and
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000058 /// token chain).
59 FP_TO_INT16_IN_MEM,
60 FP_TO_INT32_IN_MEM,
61 FP_TO_INT64_IN_MEM,
62
Evan Chengb077b842005-12-21 02:39:21 +000063 /// FLD - This instruction implements an extending load to FP stack slots.
64 /// This corresponds to the X86::FLD32m / X86::FLD64m. It takes a chain
Evan Cheng38bcbaf2005-12-23 07:31:11 +000065 /// operand, ptr to load from, and a ValueType node indicating the type
66 /// to load to.
Evan Chengb077b842005-12-21 02:39:21 +000067 FLD,
68
Evan Chengd90eb7f2006-01-05 00:27:02 +000069 /// FST - This instruction implements a truncating store to FP stack
70 /// slots. This corresponds to the X86::FST32m / X86::FST64m. It takes a
71 /// chain operand, value to store, address, and a ValueType to store it
72 /// as.
73 FST,
74
75 /// FP_SET_RESULT - This corresponds to FpGETRESULT pseudo instrcuction
76 /// which copies from ST(0) to the destination. It takes a chain and writes
77 /// a RFP result and a chain.
78 FP_GET_RESULT,
79
Evan Chengb077b842005-12-21 02:39:21 +000080 /// FP_SET_RESULT - This corresponds to FpSETRESULT pseudo instrcuction
81 /// which copies the source operand to ST(0). It takes a chain and writes
82 /// a chain and a flag.
83 FP_SET_RESULT,
84
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000085 /// CALL/TAILCALL - These operations represent an abstract X86 call
86 /// instruction, which includes a bunch of information. In particular the
87 /// operands of these node are:
88 ///
89 /// #0 - The incoming token chain
90 /// #1 - The callee
91 /// #2 - The number of arg bytes the caller pushes on the stack.
92 /// #3 - The number of arg bytes the callee pops off the stack.
93 /// #4 - The value to pass in AL/AX/EAX (optional)
94 /// #5 - The value to pass in DL/DX/EDX (optional)
95 ///
96 /// The result values of these nodes are:
97 ///
98 /// #0 - The outgoing token chain
99 /// #1 - The first register result value (optional)
100 /// #2 - The second register result value (optional)
101 ///
102 /// The CALL vs TAILCALL distinction boils down to whether the callee is
103 /// known not to modify the caller's stack frame, as is standard with
104 /// LLVM.
105 CALL,
106 TAILCALL,
Andrew Lenharthb873ff32005-11-20 21:41:10 +0000107
108 /// RDTSC_DAG - This operation implements the lowering for
109 /// readcyclecounter
110 RDTSC_DAG,
Evan Cheng7df96d62005-12-17 01:21:05 +0000111
112 /// X86 compare and logical compare instructions.
113 CMP, TEST,
114
Evan Chengd5781fc2005-12-21 20:21:51 +0000115 /// X86 SetCC. Operand 1 is condition code, and operand 2 is the flag
116 /// operand produced by a CMP instruction.
117 SETCC,
118
119 /// X86 conditional moves. Operand 1 and operand 2 are the two values
120 /// to select from (operand 1 is a R/W operand). Operand 3 is the condition
121 /// code, and operand 4 is the flag operand produced by a CMP or TEST
Evan Chenge3413162006-01-09 18:33:28 +0000122 /// instruction. It also writes a flag result.
Evan Cheng7df96d62005-12-17 01:21:05 +0000123 CMOV,
Evan Cheng898101c2005-12-19 23:12:38 +0000124
Evan Chengd5781fc2005-12-21 20:21:51 +0000125 /// X86 conditional branches. Operand 1 is the chain operand, operand 2
126 /// is the block to branch if condition is true, operand 3 is the
127 /// condition code, and operand 4 is the flag operand produced by a CMP
128 /// or TEST instruction.
Evan Cheng898101c2005-12-19 23:12:38 +0000129 BRCOND,
Evan Chengb077b842005-12-21 02:39:21 +0000130
Evan Cheng67f92a72006-01-11 22:15:48 +0000131 /// Return with a flag operand. Operand 1 is the chain operand, operand
132 /// 2 is the number of bytes of stack to pop.
Evan Chengb077b842005-12-21 02:39:21 +0000133 RET_FLAG,
Evan Cheng67f92a72006-01-11 22:15:48 +0000134
135 /// REP_STOS - Repeat fill, corresponds to X86::REP_STOSx.
136 REP_STOS,
137
138 /// REP_MOVS - Repeat move, corresponds to X86::REP_MOVSx.
139 REP_MOVS,
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000140 };
Evan Chengd9558e02006-01-06 00:43:03 +0000141
142 // X86 specific condition code. These correspond to X86_*_COND in
143 // X86InstrInfo.td. They must be kept in synch.
144 enum CondCode {
145 COND_A = 0,
146 COND_AE = 1,
147 COND_B = 2,
148 COND_BE = 3,
149 COND_E = 4,
150 COND_G = 5,
151 COND_GE = 6,
152 COND_L = 7,
153 COND_LE = 8,
154 COND_NE = 9,
155 COND_NO = 10,
156 COND_NP = 11,
157 COND_NS = 12,
158 COND_O = 13,
159 COND_P = 14,
160 COND_S = 15,
161 COND_INVALID
162 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000163 }
164
165 //===----------------------------------------------------------------------===//
166 // X86TargetLowering - X86 Implementation of the TargetLowering interface
167 class X86TargetLowering : public TargetLowering {
168 int VarArgsFrameIndex; // FrameIndex for start of varargs area.
169 int ReturnAddrIndex; // FrameIndex for return slot.
170 int BytesToPopOnReturn; // Number of arg bytes ret should pop.
171 int BytesCallerReserves; // Number of arg bytes caller makes.
172 public:
173 X86TargetLowering(TargetMachine &TM);
174
175 // Return the number of bytes that a function should pop when it returns (in
176 // addition to the space used by the return address).
177 //
178 unsigned getBytesToPopOnReturn() const { return BytesToPopOnReturn; }
179
180 // Return the number of bytes that the caller reserves for arguments passed
181 // to this function.
182 unsigned getBytesCallerReserves() const { return BytesCallerReserves; }
183
184 /// LowerOperation - Provide custom lowering hooks for some operations.
185 ///
186 virtual SDOperand LowerOperation(SDOperand Op, SelectionDAG &DAG);
187
188 /// LowerArguments - This hook must be implemented to indicate how we should
189 /// lower the arguments for the specified function, into the specified DAG.
190 virtual std::vector<SDOperand>
191 LowerArguments(Function &F, SelectionDAG &DAG);
192
193 /// LowerCallTo - This hook lowers an abstract call to a function into an
194 /// actual call.
195 virtual std::pair<SDOperand, SDOperand>
196 LowerCallTo(SDOperand Chain, const Type *RetTy, bool isVarArg, unsigned CC,
197 bool isTailCall, SDOperand Callee, ArgListTy &Args,
198 SelectionDAG &DAG);
199
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000200 virtual std::pair<SDOperand, SDOperand>
201 LowerFrameReturnAddress(bool isFrameAddr, SDOperand Chain, unsigned Depth,
202 SelectionDAG &DAG);
203
Evan Cheng4a460802006-01-11 00:33:36 +0000204 virtual MachineBasicBlock *InsertAtEndOfBasicBlock(MachineInstr *MI,
205 MachineBasicBlock *MBB);
206
Evan Cheng72261582005-12-20 06:22:03 +0000207 /// getTargetNodeName - This method returns the name of a target specific
208 /// DAG node.
209 virtual const char *getTargetNodeName(unsigned Opcode) const;
210
Evan Cheng3a03ebb2005-12-21 23:05:39 +0000211 /// isMaskedValueZeroForTargetNode - Return true if 'Op & Mask' is known to
212 /// be zero. Op is expected to be a target specific node. Used by DAG
213 /// combiner.
214 virtual bool isMaskedValueZeroForTargetNode(const SDOperand &Op,
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000215 uint64_t Mask) const;
Evan Cheng3a03ebb2005-12-21 23:05:39 +0000216
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000217 SDOperand getReturnAddressFrameIndex(SelectionDAG &DAG);
218
219 private:
220 // C Calling Convention implementation.
221 std::vector<SDOperand> LowerCCCArguments(Function &F, SelectionDAG &DAG);
222 std::pair<SDOperand, SDOperand>
223 LowerCCCCallTo(SDOperand Chain, const Type *RetTy, bool isVarArg,
224 bool isTailCall,
225 SDOperand Callee, ArgListTy &Args, SelectionDAG &DAG);
226
227 // Fast Calling Convention implementation.
228 std::vector<SDOperand> LowerFastCCArguments(Function &F, SelectionDAG &DAG);
229 std::pair<SDOperand, SDOperand>
230 LowerFastCCCallTo(SDOperand Chain, const Type *RetTy, bool isTailCall,
231 SDOperand Callee, ArgListTy &Args, SelectionDAG &DAG);
Evan Cheng559806f2006-01-27 08:10:46 +0000232
233 /// Subtarget - Keep a pointer to the X86Subtarget around so that we can
234 /// make the right decision when generating code for different targets.
235 const X86Subtarget *Subtarget;
236
237 /// X86ScalarSSE - Select between SSE2 or x87 floating point ops.
238 bool X86ScalarSSE;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000239 };
240}
241
242#endif // X86ISELLOWERING_H