blob: 5ea6d92ac48df102cb07b043345327bc363cb8fe [file] [log] [blame]
Evan Chengffcb95b2006-02-21 19:13:53 +00001//====- X86InstrSSE.td - Describe the X86 Instruction Set -------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the Evan Cheng and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 SSE instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Evan Cheng4e4c71e2006-02-21 20:00:20 +000016//===----------------------------------------------------------------------===//
Evan Cheng2246f842006-03-18 01:23:20 +000017// SSE specific DAG Nodes.
18//===----------------------------------------------------------------------===//
19
Evan Chengb9df0ca2006-03-22 02:53:00 +000020def X86loadp : SDNode<"X86ISD::LOAD_PACK", SDTLoad,
21 [SDNPHasChain]>;
Evan Cheng6be2c582006-04-05 23:38:46 +000022def X86fand : SDNode<"X86ISD::FAND", SDTFPBinOp,
Evan Chengb9df0ca2006-03-22 02:53:00 +000023 [SDNPCommutative, SDNPAssociative]>;
Evan Cheng6be2c582006-04-05 23:38:46 +000024def X86fxor : SDNode<"X86ISD::FXOR", SDTFPBinOp,
Evan Chengb9df0ca2006-03-22 02:53:00 +000025 [SDNPCommutative, SDNPAssociative]>;
Evan Cheng6be2c582006-04-05 23:38:46 +000026def X86comi : SDNode<"X86ISD::COMI", SDTX86CmpTest,
27 [SDNPOutFlag]>;
28def X86ucomi : SDNode<"X86ISD::UCOMI", SDTX86CmpTest,
29 [SDNPOutFlag]>;
Evan Chengbc4832b2006-03-24 23:15:12 +000030def X86s2vec : SDNode<"X86ISD::S2VEC",
Evan Chengb9df0ca2006-03-22 02:53:00 +000031 SDTypeProfile<1, 1, []>, []>;
Evan Chengb067a1e2006-03-31 19:22:53 +000032def X86pextrw : SDNode<"X86ISD::PEXTRW",
33 SDTypeProfile<1, 2, []>, []>;
Evan Cheng653159f2006-03-31 21:55:24 +000034def X86pinsrw : SDNode<"X86ISD::PINSRW",
35 SDTypeProfile<1, 3, []>, []>;
Evan Chengc60bd972006-03-25 09:37:23 +000036
Evan Cheng2246f842006-03-18 01:23:20 +000037//===----------------------------------------------------------------------===//
Evan Cheng06a8aa12006-03-17 19:55:52 +000038// SSE pattern fragments
39//===----------------------------------------------------------------------===//
40
41def X86loadpf32 : PatFrag<(ops node:$ptr), (f32 (X86loadp node:$ptr))>;
42def X86loadpf64 : PatFrag<(ops node:$ptr), (f64 (X86loadp node:$ptr))>;
43
Evan Cheng2246f842006-03-18 01:23:20 +000044def loadv4f32 : PatFrag<(ops node:$ptr), (v4f32 (load node:$ptr))>;
45def loadv2f64 : PatFrag<(ops node:$ptr), (v2f64 (load node:$ptr))>;
Evan Cheng24dc1f52006-03-23 07:44:07 +000046def loadv16i8 : PatFrag<(ops node:$ptr), (v16i8 (load node:$ptr))>;
47def loadv8i16 : PatFrag<(ops node:$ptr), (v8i16 (load node:$ptr))>;
48def loadv4i32 : PatFrag<(ops node:$ptr), (v4i32 (load node:$ptr))>;
49def loadv2i64 : PatFrag<(ops node:$ptr), (v2i64 (load node:$ptr))>;
Evan Cheng06a8aa12006-03-17 19:55:52 +000050
Evan Cheng1b32f222006-03-30 07:33:32 +000051def bc_v4f32 : PatFrag<(ops node:$in), (v4f32 (bitconvert node:$in))>;
52def bc_v2f64 : PatFrag<(ops node:$in), (v2f64 (bitconvert node:$in))>;
Evan Cheng506d3df2006-03-29 23:07:14 +000053def bc_v16i8 : PatFrag<(ops node:$in), (v16i8 (bitconvert node:$in))>;
54def bc_v8i16 : PatFrag<(ops node:$in), (v8i16 (bitconvert node:$in))>;
Evan Cheng5aa97b22006-03-29 18:47:40 +000055def bc_v4i32 : PatFrag<(ops node:$in), (v4i32 (bitconvert node:$in))>;
56def bc_v2i64 : PatFrag<(ops node:$in), (v2i64 (bitconvert node:$in))>;
57
Evan Cheng386031a2006-03-24 07:29:27 +000058def fp32imm0 : PatLeaf<(f32 fpimm), [{
59 return N->isExactlyValue(+0.0);
60}]>;
61
Evan Chengff65e382006-04-04 21:49:39 +000062def PSxLDQ_imm : SDNodeXForm<imm, [{
63 // Transformation function: imm >> 3
64 return getI32Imm(N->getValue() >> 3);
65}]>;
66
Evan Cheng63d33002006-03-22 08:01:21 +000067// SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to PSHUF*,
68// SHUFP* etc. imm.
69def SHUFFLE_get_shuf_imm : SDNodeXForm<build_vector, [{
70 return getI8Imm(X86::getShuffleSHUFImmediate(N));
Evan Chengb9df0ca2006-03-22 02:53:00 +000071}]>;
72
Evan Cheng506d3df2006-03-29 23:07:14 +000073// SHUFFLE_get_pshufhw_imm xform function: convert vector_shuffle mask to
74// PSHUFHW imm.
75def SHUFFLE_get_pshufhw_imm : SDNodeXForm<build_vector, [{
76 return getI8Imm(X86::getShufflePSHUFHWImmediate(N));
77}]>;
78
79// SHUFFLE_get_pshuflw_imm xform function: convert vector_shuffle mask to
80// PSHUFLW imm.
81def SHUFFLE_get_pshuflw_imm : SDNodeXForm<build_vector, [{
82 return getI8Imm(X86::getShufflePSHUFLWImmediate(N));
83}]>;
84
Evan Cheng691c9232006-03-29 19:02:40 +000085def SSE_splat_mask : PatLeaf<(build_vector), [{
Evan Cheng0188ecb2006-03-22 18:59:22 +000086 return X86::isSplatMask(N);
Evan Cheng691c9232006-03-29 19:02:40 +000087}], SHUFFLE_get_shuf_imm>;
Evan Cheng0188ecb2006-03-22 18:59:22 +000088
Evan Chengd9539472006-04-14 21:59:03 +000089def SSE_splat_v2_mask : PatLeaf<(build_vector), [{
90 return X86::isSplatMask(N);
91}]>;
92
Evan Cheng2c0dbd02006-03-24 02:58:06 +000093def MOVHLPS_shuffle_mask : PatLeaf<(build_vector), [{
94 return X86::isMOVHLPSMask(N);
Evan Cheng4fcb9222006-03-28 02:43:26 +000095}]>;
Evan Cheng2c0dbd02006-03-24 02:58:06 +000096
Evan Cheng5ced1d82006-04-06 23:23:56 +000097def MOVHP_shuffle_mask : PatLeaf<(build_vector), [{
98 return X86::isMOVHPMask(N);
99}]>;
100
101def MOVLP_shuffle_mask : PatLeaf<(build_vector), [{
102 return X86::isMOVLPMask(N);
103}]>;
104
Evan Cheng017dcc62006-04-21 01:05:10 +0000105def MOVL_shuffle_mask : PatLeaf<(build_vector), [{
106 return X86::isMOVLMask(N);
Evan Chengd6d1cbd2006-04-11 00:19:04 +0000107}]>;
108
Evan Chengd9539472006-04-14 21:59:03 +0000109def MOVSHDUP_shuffle_mask : PatLeaf<(build_vector), [{
110 return X86::isMOVSHDUPMask(N);
111}]>;
112
113def MOVSLDUP_shuffle_mask : PatLeaf<(build_vector), [{
114 return X86::isMOVSLDUPMask(N);
115}]>;
116
Evan Cheng0038e592006-03-28 00:39:58 +0000117def UNPCKL_shuffle_mask : PatLeaf<(build_vector), [{
118 return X86::isUNPCKLMask(N);
119}]>;
120
Evan Cheng4fcb9222006-03-28 02:43:26 +0000121def UNPCKH_shuffle_mask : PatLeaf<(build_vector), [{
122 return X86::isUNPCKHMask(N);
123}]>;
124
Evan Cheng1d5a8cc2006-04-05 07:20:06 +0000125def UNPCKL_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
126 return X86::isUNPCKL_v_undef_Mask(N);
127}]>;
128
Evan Cheng0188ecb2006-03-22 18:59:22 +0000129def PSHUFD_shuffle_mask : PatLeaf<(build_vector), [{
Evan Cheng4f563382006-03-29 01:30:51 +0000130 return X86::isPSHUFDMask(N);
Evan Cheng14aed5e2006-03-24 01:18:28 +0000131}], SHUFFLE_get_shuf_imm>;
Evan Cheng0188ecb2006-03-22 18:59:22 +0000132
Evan Cheng506d3df2006-03-29 23:07:14 +0000133def PSHUFHW_shuffle_mask : PatLeaf<(build_vector), [{
134 return X86::isPSHUFHWMask(N);
135}], SHUFFLE_get_pshufhw_imm>;
136
137def PSHUFLW_shuffle_mask : PatLeaf<(build_vector), [{
138 return X86::isPSHUFLWMask(N);
139}], SHUFFLE_get_pshuflw_imm>;
140
Evan Cheng3d60df42006-04-10 22:35:16 +0000141def SHUFP_unary_shuffle_mask : PatLeaf<(build_vector), [{
142 return X86::isPSHUFDMask(N);
Evan Cheng7d9061e2006-03-30 19:54:57 +0000143}], SHUFFLE_get_shuf_imm>;
144
Evan Cheng14aed5e2006-03-24 01:18:28 +0000145def SHUFP_shuffle_mask : PatLeaf<(build_vector), [{
146 return X86::isSHUFPMask(N);
147}], SHUFFLE_get_shuf_imm>;
Evan Chengb9df0ca2006-03-22 02:53:00 +0000148
Evan Cheng3d60df42006-04-10 22:35:16 +0000149def PSHUFD_binary_shuffle_mask : PatLeaf<(build_vector), [{
150 return X86::isSHUFPMask(N);
Evan Cheng475aecf2006-03-29 03:04:49 +0000151}], SHUFFLE_get_shuf_imm>;
152
Evan Cheng06a8aa12006-03-17 19:55:52 +0000153//===----------------------------------------------------------------------===//
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000154// SSE scalar FP Instructions
155//===----------------------------------------------------------------------===//
156
Evan Cheng470a6ad2006-02-22 02:26:30 +0000157// Instruction templates
158// SSI - SSE1 instructions with XS prefix.
159// SDI - SSE2 instructions with XD prefix.
160// PSI - SSE1 instructions with TB prefix.
161// PDI - SSE2 instructions with TB and OpSize prefixes.
Evan Cheng2da953f2006-03-22 07:10:28 +0000162// PSIi8 - SSE1 instructions with ImmT == Imm8 and TB prefix.
163// PDIi8 - SSE2 instructions with ImmT == Imm8 and TB and OpSize prefixes.
Evan Chengd9539472006-04-14 21:59:03 +0000164// S3I - SSE3 instructions with TB and OpSize prefixes.
165// S3SI - SSE3 instructions with XS prefix.
Evan Cheng57ebe9f2006-04-15 05:37:34 +0000166// S3DI - SSE3 instructions with XD prefix.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000167class SSI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
168 : I<o, F, ops, asm, pattern>, XS, Requires<[HasSSE1]>;
169class SDI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
170 : I<o, F, ops, asm, pattern>, XD, Requires<[HasSSE2]>;
171class PSI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
172 : I<o, F, ops, asm, pattern>, TB, Requires<[HasSSE1]>;
173class PDI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
174 : I<o, F, ops, asm, pattern>, TB, OpSize, Requires<[HasSSE2]>;
Evan Cheng2da953f2006-03-22 07:10:28 +0000175class PSIi8<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
176 : X86Inst<o, F, Imm8, ops, asm>, TB, Requires<[HasSSE1]> {
177 let Pattern = pattern;
178}
179class PDIi8<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
180 : X86Inst<o, F, Imm8, ops, asm>, TB, OpSize, Requires<[HasSSE2]> {
181 let Pattern = pattern;
182}
Evan Cheng4b1734f2006-03-31 21:29:33 +0000183class S3SI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
Evan Chengd9539472006-04-14 21:59:03 +0000184 : I<o, F, ops, asm, pattern>, XS, Requires<[HasSSE3]>;
Evan Cheng4b1734f2006-03-31 21:29:33 +0000185class S3DI<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
Evan Chengd9539472006-04-14 21:59:03 +0000186 : I<o, F, ops, asm, pattern>, XD, Requires<[HasSSE3]>;
187class S3I<bits<8> o, Format F, dag ops, string asm, list<dag> pattern>
Evan Cheng4b1734f2006-03-31 21:29:33 +0000188 : I<o, F, ops, asm, pattern>, TB, OpSize, Requires<[HasSSE3]>;
189
190//===----------------------------------------------------------------------===//
191// Helpers for defining instructions that directly correspond to intrinsics.
Evan Cheng6e967402006-04-04 00:10:53 +0000192class SS_Intr<bits<8> o, string asm, Intrinsic IntId>
193 : SSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src), asm,
194 [(set VR128:$dst, (v4f32 (IntId VR128:$src)))]>;
195class SS_Intm<bits<8> o, string asm, Intrinsic IntId>
196 : SSI<o, MRMSrcMem, (ops VR128:$dst, f32mem:$src), asm,
197 [(set VR128:$dst, (v4f32 (IntId (load addr:$src))))]>;
198class SD_Intr<bits<8> o, string asm, Intrinsic IntId>
199 : SDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src), asm,
200 [(set VR128:$dst, (v2f64 (IntId VR128:$src)))]>;
201class SD_Intm<bits<8> o, string asm, Intrinsic IntId>
202 : SDI<o, MRMSrcMem, (ops VR128:$dst, f64mem:$src), asm,
203 [(set VR128:$dst, (v2f64 (IntId (load addr:$src))))]>;
204
205class SS_Intrr<bits<8> o, string asm, Intrinsic IntId>
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000206 : SSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm,
Evan Cheng6e967402006-04-04 00:10:53 +0000207 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>;
208class SS_Intrm<bits<8> o, string asm, Intrinsic IntId>
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000209 : SSI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f32mem:$src2), asm,
Evan Cheng6e967402006-04-04 00:10:53 +0000210 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, (load addr:$src2))))]>;
211class SD_Intrr<bits<8> o, string asm, Intrinsic IntId>
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000212 : SDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm,
Evan Cheng6e967402006-04-04 00:10:53 +0000213 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>;
214class SD_Intrm<bits<8> o, string asm, Intrinsic IntId>
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000215 : SDI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2), asm,
Evan Cheng6e967402006-04-04 00:10:53 +0000216 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, (load addr:$src2))))]>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000217
218class PS_Intr<bits<8> o, string asm, Intrinsic IntId>
219 : PSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src), asm,
220 [(set VR128:$dst, (IntId VR128:$src))]>;
221class PS_Intm<bits<8> o, string asm, Intrinsic IntId>
222 : PSI<o, MRMSrcMem, (ops VR128:$dst, f32mem:$src), asm,
223 [(set VR128:$dst, (IntId (loadv4f32 addr:$src)))]>;
224class PD_Intr<bits<8> o, string asm, Intrinsic IntId>
225 : PDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src), asm,
226 [(set VR128:$dst, (IntId VR128:$src))]>;
227class PD_Intm<bits<8> o, string asm, Intrinsic IntId>
228 : PDI<o, MRMSrcMem, (ops VR128:$dst, f64mem:$src), asm,
229 [(set VR128:$dst, (IntId (loadv2f64 addr:$src)))]>;
230
231class PS_Intrr<bits<8> o, string asm, Intrinsic IntId>
232 : PSI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm,
233 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
234class PS_Intrm<bits<8> o, string asm, Intrinsic IntId>
235 : PSI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f32mem:$src2), asm,
236 [(set VR128:$dst, (IntId VR128:$src1, (loadv4f32 addr:$src2)))]>;
237class PD_Intrr<bits<8> o, string asm, Intrinsic IntId>
238 : PDI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm,
239 [(set VR128:$dst, (IntId VR128:$src1, VR128:$src2))]>;
240class PD_Intrm<bits<8> o, string asm, Intrinsic IntId>
241 : PDI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2), asm,
242 [(set VR128:$dst, (IntId VR128:$src1, (loadv2f64 addr:$src2)))]>;
243
Evan Cheng4b1734f2006-03-31 21:29:33 +0000244class S3D_Intrr<bits<8> o, string asm, Intrinsic IntId>
245 : S3DI<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm,
Evan Chengd9539472006-04-14 21:59:03 +0000246 [(set VR128:$dst, (v4f32 (IntId VR128:$src1, VR128:$src2)))]>;
Evan Cheng4b1734f2006-03-31 21:29:33 +0000247class S3D_Intrm<bits<8> o, string asm, Intrinsic IntId>
248 : S3DI<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), asm,
Evan Chengd9539472006-04-14 21:59:03 +0000249 [(set VR128:$dst, (v4f32 (IntId VR128:$src1,
250 (loadv4f32 addr:$src2))))]>;
251class S3_Intrr<bits<8> o, string asm, Intrinsic IntId>
252 : S3I<o, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2), asm,
253 [(set VR128:$dst, (v2f64 (IntId VR128:$src1, VR128:$src2)))]>;
254class S3_Intrm<bits<8> o, string asm, Intrinsic IntId>
255 : S3I<o, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2), asm,
Evan Cheng4b1734f2006-03-31 21:29:33 +0000256 [(set VR128:$dst, (v2f64 (IntId VR128:$src1,
257 (loadv2f64 addr:$src2))))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000258
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000259// Some 'special' instructions
260def IMPLICIT_DEF_FR32 : I<0, Pseudo, (ops FR32:$dst),
261 "#IMPLICIT_DEF $dst",
262 [(set FR32:$dst, (undef))]>, Requires<[HasSSE2]>;
263def IMPLICIT_DEF_FR64 : I<0, Pseudo, (ops FR64:$dst),
264 "#IMPLICIT_DEF $dst",
265 [(set FR64:$dst, (undef))]>, Requires<[HasSSE2]>;
266
267// CMOV* - Used to implement the SSE SELECT DAG operation. Expanded by the
268// scheduler into a branch sequence.
269let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler.
270 def CMOV_FR32 : I<0, Pseudo,
271 (ops FR32:$dst, FR32:$t, FR32:$f, i8imm:$cond),
272 "#CMOV_FR32 PSEUDO!",
273 [(set FR32:$dst, (X86cmov FR32:$t, FR32:$f, imm:$cond))]>;
274 def CMOV_FR64 : I<0, Pseudo,
275 (ops FR64:$dst, FR64:$t, FR64:$f, i8imm:$cond),
276 "#CMOV_FR64 PSEUDO!",
277 [(set FR64:$dst, (X86cmov FR64:$t, FR64:$f, imm:$cond))]>;
Evan Chengf7c378e2006-04-10 07:23:14 +0000278 def CMOV_V4F32 : I<0, Pseudo,
279 (ops VR128:$dst, VR128:$t, VR128:$f, i8imm:$cond),
280 "#CMOV_V4F32 PSEUDO!",
281 [(set VR128:$dst,
282 (v4f32 (X86cmov VR128:$t, VR128:$f, imm:$cond)))]>;
283 def CMOV_V2F64 : I<0, Pseudo,
284 (ops VR128:$dst, VR128:$t, VR128:$f, i8imm:$cond),
285 "#CMOV_V2F64 PSEUDO!",
286 [(set VR128:$dst,
287 (v2f64 (X86cmov VR128:$t, VR128:$f, imm:$cond)))]>;
288 def CMOV_V2I64 : I<0, Pseudo,
289 (ops VR128:$dst, VR128:$t, VR128:$f, i8imm:$cond),
290 "#CMOV_V2I64 PSEUDO!",
291 [(set VR128:$dst,
292 (v2i64 (X86cmov VR128:$t, VR128:$f, imm:$cond)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000293}
294
295// Move Instructions
Evan Cheng470a6ad2006-02-22 02:26:30 +0000296def MOVSSrr : SSI<0x10, MRMSrcReg, (ops FR32:$dst, FR32:$src),
297 "movss {$src, $dst|$dst, $src}", []>;
298def MOVSSrm : SSI<0x10, MRMSrcMem, (ops FR32:$dst, f32mem:$src),
299 "movss {$src, $dst|$dst, $src}",
300 [(set FR32:$dst, (loadf32 addr:$src))]>;
301def MOVSDrr : SDI<0x10, MRMSrcReg, (ops FR64:$dst, FR64:$src),
302 "movsd {$src, $dst|$dst, $src}", []>;
303def MOVSDrm : SDI<0x10, MRMSrcMem, (ops FR64:$dst, f64mem:$src),
304 "movsd {$src, $dst|$dst, $src}",
305 [(set FR64:$dst, (loadf64 addr:$src))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000306
Evan Cheng470a6ad2006-02-22 02:26:30 +0000307def MOVSSmr : SSI<0x11, MRMDestMem, (ops f32mem:$dst, FR32:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000308 "movss {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000309 [(store FR32:$src, addr:$dst)]>;
310def MOVSDmr : SDI<0x11, MRMDestMem, (ops f64mem:$dst, FR64:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000311 "movsd {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000312 [(store FR64:$src, addr:$dst)]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000313
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000314// Arithmetic instructions
315let isTwoAddress = 1 in {
316let isCommutable = 1 in {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000317def ADDSSrr : SSI<0x58, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000318 "addss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000319 [(set FR32:$dst, (fadd FR32:$src1, FR32:$src2))]>;
320def ADDSDrr : SDI<0x58, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000321 "addsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000322 [(set FR64:$dst, (fadd FR64:$src1, FR64:$src2))]>;
323def MULSSrr : SSI<0x59, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000324 "mulss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000325 [(set FR32:$dst, (fmul FR32:$src1, FR32:$src2))]>;
326def MULSDrr : SDI<0x59, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000327 "mulsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000328 [(set FR64:$dst, (fmul FR64:$src1, FR64:$src2))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000329}
330
Evan Cheng470a6ad2006-02-22 02:26:30 +0000331def ADDSSrm : SSI<0x58, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000332 "addss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000333 [(set FR32:$dst, (fadd FR32:$src1, (loadf32 addr:$src2)))]>;
334def ADDSDrm : SDI<0x58, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f64mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000335 "addsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000336 [(set FR64:$dst, (fadd FR64:$src1, (loadf64 addr:$src2)))]>;
337def MULSSrm : SSI<0x59, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000338 "mulss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000339 [(set FR32:$dst, (fmul FR32:$src1, (loadf32 addr:$src2)))]>;
340def MULSDrm : SDI<0x59, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f64mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000341 "mulsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000342 [(set FR64:$dst, (fmul FR64:$src1, (loadf64 addr:$src2)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000343
Evan Cheng470a6ad2006-02-22 02:26:30 +0000344def DIVSSrr : SSI<0x5E, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000345 "divss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000346 [(set FR32:$dst, (fdiv FR32:$src1, FR32:$src2))]>;
347def DIVSSrm : SSI<0x5E, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000348 "divss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000349 [(set FR32:$dst, (fdiv FR32:$src1, (loadf32 addr:$src2)))]>;
350def DIVSDrr : SDI<0x5E, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000351 "divsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000352 [(set FR64:$dst, (fdiv FR64:$src1, FR64:$src2))]>;
353def DIVSDrm : SDI<0x5E, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f64mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000354 "divsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000355 [(set FR64:$dst, (fdiv FR64:$src1, (loadf64 addr:$src2)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000356
Evan Cheng470a6ad2006-02-22 02:26:30 +0000357def SUBSSrr : SSI<0x5C, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000358 "subss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000359 [(set FR32:$dst, (fsub FR32:$src1, FR32:$src2))]>;
360def SUBSSrm : SSI<0x5C, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000361 "subss {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000362 [(set FR32:$dst, (fsub FR32:$src1, (loadf32 addr:$src2)))]>;
363def SUBSDrr : SDI<0x5C, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000364 "subsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000365 [(set FR64:$dst, (fsub FR64:$src1, FR64:$src2))]>;
366def SUBSDrm : SDI<0x5C, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f64mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000367 "subsd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000368 [(set FR64:$dst, (fsub FR64:$src1, (loadf64 addr:$src2)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000369}
370
Evan Cheng8703be42006-04-04 19:12:30 +0000371def SQRTSSr : SSI<0x51, MRMSrcReg, (ops FR32:$dst, FR32:$src),
372 "sqrtss {$src, $dst|$dst, $src}",
373 [(set FR32:$dst, (fsqrt FR32:$src))]>;
374def SQRTSSm : SSI<0x51, MRMSrcMem, (ops FR32:$dst, f32mem:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000375 "sqrtss {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000376 [(set FR32:$dst, (fsqrt (loadf32 addr:$src)))]>;
Evan Cheng8703be42006-04-04 19:12:30 +0000377def SQRTSDr : SDI<0x51, MRMSrcReg, (ops FR64:$dst, FR64:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000378 "sqrtsd {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000379 [(set FR64:$dst, (fsqrt FR64:$src))]>;
Evan Cheng8703be42006-04-04 19:12:30 +0000380def SQRTSDm : SDI<0x51, MRMSrcMem, (ops FR64:$dst, f64mem:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000381 "sqrtsd {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000382 [(set FR64:$dst, (fsqrt (loadf64 addr:$src)))]>;
383
Evan Cheng8703be42006-04-04 19:12:30 +0000384def RSQRTSSr : SSI<0x52, MRMSrcReg, (ops FR32:$dst, FR32:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000385 "rsqrtss {$src, $dst|$dst, $src}", []>;
Evan Cheng8703be42006-04-04 19:12:30 +0000386def RSQRTSSm : SSI<0x52, MRMSrcMem, (ops FR32:$dst, f32mem:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000387 "rsqrtss {$src, $dst|$dst, $src}", []>;
Evan Cheng8703be42006-04-04 19:12:30 +0000388def RCPSSr : SSI<0x53, MRMSrcReg, (ops FR32:$dst, FR32:$src),
389 "rcpss {$src, $dst|$dst, $src}", []>;
390def RCPSSm : SSI<0x53, MRMSrcMem, (ops FR32:$dst, f32mem:$src),
391 "rcpss {$src, $dst|$dst, $src}", []>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000392
Evan Cheng8703be42006-04-04 19:12:30 +0000393let isTwoAddress = 1 in {
394def MAXSSrr : SSI<0x5F, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
395 "maxss {$src2, $dst|$dst, $src2}", []>;
396def MAXSSrm : SSI<0x5F, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2),
397 "maxss {$src2, $dst|$dst, $src2}", []>;
398def MAXSDrr : SDI<0x5F, MRMSrcReg, (ops FR64:$dst, FR32:$src1, FR64:$src2),
399 "maxsd {$src2, $dst|$dst, $src2}", []>;
400def MAXSDrm : SDI<0x5F, MRMSrcMem, (ops FR64:$dst, FR32:$src1, f64mem:$src2),
401 "maxsd {$src2, $dst|$dst, $src2}", []>;
402def MINSSrr : SSI<0x5D, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
403 "minss {$src2, $dst|$dst, $src2}", []>;
404def MINSSrm : SSI<0x5D, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f32mem:$src2),
405 "minss {$src2, $dst|$dst, $src2}", []>;
406def MINSDrr : SDI<0x5D, MRMSrcReg, (ops FR64:$dst, FR32:$src1, FR64:$src2),
407 "minsd {$src2, $dst|$dst, $src2}", []>;
408def MINSDrm : SDI<0x5D, MRMSrcMem, (ops FR64:$dst, FR32:$src1, f64mem:$src2),
409 "minsd {$src2, $dst|$dst, $src2}", []>;
410}
Evan Chengc46349d2006-03-28 23:51:43 +0000411
412// Aliases to match intrinsics which expect XMM operand(s).
413let isTwoAddress = 1 in {
414let isCommutable = 1 in {
Evan Cheng6e967402006-04-04 00:10:53 +0000415def Int_ADDSSrr : SS_Intrr<0x58, "addss {$src2, $dst|$dst, $src2}",
416 int_x86_sse_add_ss>;
417def Int_ADDSDrr : SD_Intrr<0x58, "addsd {$src2, $dst|$dst, $src2}",
418 int_x86_sse2_add_sd>;
419def Int_MULSSrr : SS_Intrr<0x59, "mulss {$src2, $dst|$dst, $src2}",
420 int_x86_sse_mul_ss>;
421def Int_MULSDrr : SD_Intrr<0x59, "mulsd {$src2, $dst|$dst, $src2}",
422 int_x86_sse2_mul_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000423}
424
Evan Cheng6e967402006-04-04 00:10:53 +0000425def Int_ADDSSrm : SS_Intrm<0x58, "addss {$src2, $dst|$dst, $src2}",
426 int_x86_sse_add_ss>;
427def Int_ADDSDrm : SD_Intrm<0x58, "addsd {$src2, $dst|$dst, $src2}",
428 int_x86_sse2_add_sd>;
429def Int_MULSSrm : SS_Intrm<0x59, "mulss {$src2, $dst|$dst, $src2}",
430 int_x86_sse_mul_ss>;
431def Int_MULSDrm : SD_Intrm<0x59, "mulsd {$src2, $dst|$dst, $src2}",
432 int_x86_sse2_mul_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000433
Evan Cheng6e967402006-04-04 00:10:53 +0000434def Int_DIVSSrr : SS_Intrr<0x5E, "divss {$src2, $dst|$dst, $src2}",
435 int_x86_sse_div_ss>;
436def Int_DIVSSrm : SS_Intrm<0x5E, "divss {$src2, $dst|$dst, $src2}",
437 int_x86_sse_div_ss>;
438def Int_DIVSDrr : SD_Intrr<0x5E, "divsd {$src2, $dst|$dst, $src2}",
439 int_x86_sse2_div_sd>;
440def Int_DIVSDrm : SD_Intrm<0x5E, "divsd {$src2, $dst|$dst, $src2}",
441 int_x86_sse2_div_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000442
Evan Cheng6e967402006-04-04 00:10:53 +0000443def Int_SUBSSrr : SS_Intrr<0x5C, "subss {$src2, $dst|$dst, $src2}",
444 int_x86_sse_sub_ss>;
445def Int_SUBSSrm : SS_Intrm<0x5C, "subss {$src2, $dst|$dst, $src2}",
446 int_x86_sse_sub_ss>;
447def Int_SUBSDrr : SD_Intrr<0x5C, "subsd {$src2, $dst|$dst, $src2}",
448 int_x86_sse2_sub_sd>;
449def Int_SUBSDrm : SD_Intrm<0x5C, "subsd {$src2, $dst|$dst, $src2}",
450 int_x86_sse2_sub_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000451}
452
Evan Cheng8703be42006-04-04 19:12:30 +0000453def Int_SQRTSSr : SS_Intr<0x51, "sqrtss {$src, $dst|$dst, $src}",
454 int_x86_sse_sqrt_ss>;
455def Int_SQRTSSm : SS_Intm<0x51, "sqrtss {$src, $dst|$dst, $src}",
456 int_x86_sse_sqrt_ss>;
457def Int_SQRTSDr : SD_Intr<0x51, "sqrtsd {$src, $dst|$dst, $src}",
458 int_x86_sse2_sqrt_sd>;
459def Int_SQRTSDm : SD_Intm<0x51, "sqrtsd {$src, $dst|$dst, $src}",
460 int_x86_sse2_sqrt_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000461
Evan Cheng8703be42006-04-04 19:12:30 +0000462def Int_RSQRTSSr : SS_Intr<0x52, "rsqrtss {$src, $dst|$dst, $src}",
463 int_x86_sse_rsqrt_ss>;
464def Int_RSQRTSSm : SS_Intm<0x52, "rsqrtss {$src, $dst|$dst, $src}",
465 int_x86_sse_rsqrt_ss>;
466def Int_RCPSSr : SS_Intr<0x53, "rcpss {$src, $dst|$dst, $src}",
467 int_x86_sse_rcp_ss>;
468def Int_RCPSSm : SS_Intm<0x53, "rcpss {$src, $dst|$dst, $src}",
469 int_x86_sse_rcp_ss>;
Evan Chengc46349d2006-03-28 23:51:43 +0000470
471let isTwoAddress = 1 in {
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000472def Int_MAXSSrr : SS_Intrr<0x5F, "maxss {$src2, $dst|$dst, $src2}",
Evan Cheng6e967402006-04-04 00:10:53 +0000473 int_x86_sse_max_ss>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000474def Int_MAXSSrm : SS_Intrm<0x5F, "maxss {$src2, $dst|$dst, $src2}",
Evan Cheng6e967402006-04-04 00:10:53 +0000475 int_x86_sse_max_ss>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000476def Int_MAXSDrr : SD_Intrr<0x5F, "maxsd {$src2, $dst|$dst, $src2}",
Evan Cheng6e967402006-04-04 00:10:53 +0000477 int_x86_sse2_max_sd>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000478def Int_MAXSDrm : SD_Intrm<0x5F, "maxsd {$src2, $dst|$dst, $src2}",
Evan Cheng6e967402006-04-04 00:10:53 +0000479 int_x86_sse2_max_sd>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000480def Int_MINSSrr : SS_Intrr<0x5D, "minss {$src2, $dst|$dst, $src2}",
Evan Cheng6e967402006-04-04 00:10:53 +0000481 int_x86_sse_min_ss>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000482def Int_MINSSrm : SS_Intrm<0x5D, "minss {$src2, $dst|$dst, $src2}",
Evan Cheng6e967402006-04-04 00:10:53 +0000483 int_x86_sse_min_ss>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000484def Int_MINSDrr : SD_Intrr<0x5D, "minsd {$src2, $dst|$dst, $src2}",
Evan Cheng6e967402006-04-04 00:10:53 +0000485 int_x86_sse2_min_sd>;
Evan Cheng97ac5fa2006-04-03 23:49:17 +0000486def Int_MINSDrm : SD_Intrm<0x5D, "minsd {$src2, $dst|$dst, $src2}",
Evan Cheng6e967402006-04-04 00:10:53 +0000487 int_x86_sse2_min_sd>;
Evan Chengc46349d2006-03-28 23:51:43 +0000488}
489
490// Conversion instructions
Evan Cheng069287d2006-05-16 07:21:53 +0000491def CVTTSS2SIrr: SSI<0x2C, MRMSrcReg, (ops GR32:$dst, FR32:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000492 "cvttss2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000493 [(set GR32:$dst, (fp_to_sint FR32:$src))]>;
494def CVTTSS2SIrm: SSI<0x2C, MRMSrcMem, (ops GR32:$dst, f32mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000495 "cvttss2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000496 [(set GR32:$dst, (fp_to_sint (loadf32 addr:$src)))]>;
497def CVTTSD2SIrr: SDI<0x2C, MRMSrcReg, (ops GR32:$dst, FR64:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000498 "cvttsd2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000499 [(set GR32:$dst, (fp_to_sint FR64:$src))]>;
500def CVTTSD2SIrm: SDI<0x2C, MRMSrcMem, (ops GR32:$dst, f64mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000501 "cvttsd2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000502 [(set GR32:$dst, (fp_to_sint (loadf64 addr:$src)))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000503def CVTSD2SSrr: SDI<0x5A, MRMSrcReg, (ops FR32:$dst, FR64:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000504 "cvtsd2ss {$src, $dst|$dst, $src}",
505 [(set FR32:$dst, (fround FR64:$src))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000506def CVTSD2SSrm: SDI<0x5A, MRMSrcMem, (ops FR32:$dst, f64mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000507 "cvtsd2ss {$src, $dst|$dst, $src}",
508 [(set FR32:$dst, (fround (loadf64 addr:$src)))]>;
Evan Cheng069287d2006-05-16 07:21:53 +0000509def CVTSI2SSrr: SSI<0x2A, MRMSrcReg, (ops FR32:$dst, GR32:$src),
Evan Chengc46349d2006-03-28 23:51:43 +0000510 "cvtsi2ss {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000511 [(set FR32:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000512def CVTSI2SSrm: SSI<0x2A, MRMSrcMem, (ops FR32:$dst, i32mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000513 "cvtsi2ss {$src, $dst|$dst, $src}",
514 [(set FR32:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
Evan Cheng069287d2006-05-16 07:21:53 +0000515def CVTSI2SDrr: SDI<0x2A, MRMSrcReg, (ops FR64:$dst, GR32:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000516 "cvtsi2sd {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000517 [(set FR64:$dst, (sint_to_fp GR32:$src))]>;
Evan Chengc46349d2006-03-28 23:51:43 +0000518def CVTSI2SDrm: SDI<0x2A, MRMSrcMem, (ops FR64:$dst, i32mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000519 "cvtsi2sd {$src, $dst|$dst, $src}",
520 [(set FR64:$dst, (sint_to_fp (loadi32 addr:$src)))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +0000521
Evan Chengc46349d2006-03-28 23:51:43 +0000522// SSE2 instructions with XS prefix
523def CVTSS2SDrr: I<0x5A, MRMSrcReg, (ops FR64:$dst, FR32:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000524 "cvtss2sd {$src, $dst|$dst, $src}",
525 [(set FR64:$dst, (fextend FR32:$src))]>, XS,
Evan Chengc46349d2006-03-28 23:51:43 +0000526 Requires<[HasSSE2]>;
527def CVTSS2SDrm: I<0x5A, MRMSrcMem, (ops FR64:$dst, f32mem:$src),
Evan Cheng8703be42006-04-04 19:12:30 +0000528 "cvtss2sd {$src, $dst|$dst, $src}",
Chris Lattnerbd04aa52006-05-05 21:35:18 +0000529 [(set FR64:$dst, (extload addr:$src, f32))]>, XS,
Evan Chengc46349d2006-03-28 23:51:43 +0000530 Requires<[HasSSE2]>;
531
Evan Chengd2a6d542006-04-12 23:42:44 +0000532// Match intrinsics which expect XMM operand(s).
Evan Cheng069287d2006-05-16 07:21:53 +0000533def CVTSS2SIrr: SSI<0x2D, MRMSrcReg, (ops GR32:$dst, VR128:$src),
Evan Chengd2a6d542006-04-12 23:42:44 +0000534 "cvtss2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000535 [(set GR32:$dst, (int_x86_sse_cvtss2si VR128:$src))]>;
536def CVTSS2SIrm: SSI<0x2D, MRMSrcMem, (ops GR32:$dst, f32mem:$src),
Evan Chengd2a6d542006-04-12 23:42:44 +0000537 "cvtss2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000538 [(set GR32:$dst, (int_x86_sse_cvtss2si
Evan Chengd2a6d542006-04-12 23:42:44 +0000539 (loadv4f32 addr:$src)))]>;
Evan Cheng069287d2006-05-16 07:21:53 +0000540def CVTSD2SIrr: SDI<0x2D, MRMSrcReg, (ops GR32:$dst, VR128:$src),
Evan Chengd9539472006-04-14 21:59:03 +0000541 "cvtsd2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000542 [(set GR32:$dst, (int_x86_sse2_cvtsd2si VR128:$src))]>;
543def CVTSD2SIrm: SDI<0x2D, MRMSrcMem, (ops GR32:$dst, f128mem:$src),
Evan Chengd9539472006-04-14 21:59:03 +0000544 "cvtsd2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000545 [(set GR32:$dst, (int_x86_sse2_cvtsd2si
Evan Chengd9539472006-04-14 21:59:03 +0000546 (loadv2f64 addr:$src)))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +0000547
548// Aliases for intrinsics
Evan Cheng069287d2006-05-16 07:21:53 +0000549def Int_CVTTSS2SIrr: SSI<0x2C, MRMSrcReg, (ops GR32:$dst, VR128:$src),
Evan Chengd2a6d542006-04-12 23:42:44 +0000550 "cvttss2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000551 [(set GR32:$dst, (int_x86_sse_cvttss2si VR128:$src))]>;
552def Int_CVTTSS2SIrm: SSI<0x2C, MRMSrcMem, (ops GR32:$dst, f32mem:$src),
Evan Chengd2a6d542006-04-12 23:42:44 +0000553 "cvttss2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000554 [(set GR32:$dst, (int_x86_sse_cvttss2si
Evan Chengd2a6d542006-04-12 23:42:44 +0000555 (loadv4f32 addr:$src)))]>;
Evan Cheng069287d2006-05-16 07:21:53 +0000556def Int_CVTTSD2SIrr: SDI<0x2C, MRMSrcReg, (ops GR32:$dst, VR128:$src),
Evan Chengd03db7a2006-04-12 05:20:24 +0000557 "cvttsd2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000558 [(set GR32:$dst, (int_x86_sse2_cvttsd2si VR128:$src))]>;
559def Int_CVTTSD2SIrm: SDI<0x2C, MRMSrcMem, (ops GR32:$dst, f128mem:$src),
Evan Chengd03db7a2006-04-12 05:20:24 +0000560 "cvttsd2si {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +0000561 [(set GR32:$dst, (int_x86_sse2_cvttsd2si
Evan Cheng91b740d2006-04-12 17:12:36 +0000562 (loadv2f64 addr:$src)))]>;
Evan Chengd03db7a2006-04-12 05:20:24 +0000563
Evan Chengd2a6d542006-04-12 23:42:44 +0000564let isTwoAddress = 1 in {
565def Int_CVTSI2SSrr: SSI<0x2A, MRMSrcReg,
Evan Cheng069287d2006-05-16 07:21:53 +0000566 (ops VR128:$dst, VR128:$src1, GR32:$src2),
Evan Chengd2a6d542006-04-12 23:42:44 +0000567 "cvtsi2ss {$src2, $dst|$dst, $src2}",
568 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
Evan Cheng069287d2006-05-16 07:21:53 +0000569 GR32:$src2))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +0000570def Int_CVTSI2SSrm: SSI<0x2A, MRMSrcMem,
571 (ops VR128:$dst, VR128:$src1, i32mem:$src2),
572 "cvtsi2ss {$src2, $dst|$dst, $src2}",
573 [(set VR128:$dst, (int_x86_sse_cvtsi2ss VR128:$src1,
574 (loadi32 addr:$src2)))]>;
575}
Evan Chengd03db7a2006-04-12 05:20:24 +0000576
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000577// Comparison instructions
578let isTwoAddress = 1 in {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000579def CMPSSrr : SSI<0xC2, MRMSrcReg,
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000580 (ops FR32:$dst, FR32:$src1, FR32:$src, SSECC:$cc),
Evan Cheng0876aa52006-03-30 06:21:22 +0000581 "cmp${cc}ss {$src, $dst|$dst, $src}",
582 []>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000583def CMPSSrm : SSI<0xC2, MRMSrcMem,
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000584 (ops FR32:$dst, FR32:$src1, f32mem:$src, SSECC:$cc),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000585 "cmp${cc}ss {$src, $dst|$dst, $src}", []>;
586def CMPSDrr : SDI<0xC2, MRMSrcReg,
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000587 (ops FR64:$dst, FR64:$src1, FR64:$src, SSECC:$cc),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000588 "cmp${cc}sd {$src, $dst|$dst, $src}", []>;
589def CMPSDrm : SDI<0xC2, MRMSrcMem,
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000590 (ops FR64:$dst, FR64:$src1, f64mem:$src, SSECC:$cc),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000591 "cmp${cc}sd {$src, $dst|$dst, $src}", []>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000592}
593
Evan Cheng470a6ad2006-02-22 02:26:30 +0000594def UCOMISSrr: PSI<0x2E, MRMSrcReg, (ops FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000595 "ucomiss {$src2, $src1|$src1, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000596 [(X86cmp FR32:$src1, FR32:$src2)]>;
597def UCOMISSrm: PSI<0x2E, MRMSrcMem, (ops FR32:$src1, f32mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000598 "ucomiss {$src2, $src1|$src1, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000599 [(X86cmp FR32:$src1, (loadf32 addr:$src2))]>;
600def UCOMISDrr: PDI<0x2E, MRMSrcReg, (ops FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000601 "ucomisd {$src2, $src1|$src1, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000602 [(X86cmp FR64:$src1, FR64:$src2)]>;
603def UCOMISDrm: PDI<0x2E, MRMSrcMem, (ops FR64:$src1, f64mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000604 "ucomisd {$src2, $src1|$src1, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000605 [(X86cmp FR64:$src1, (loadf64 addr:$src2))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000606
Evan Cheng0876aa52006-03-30 06:21:22 +0000607// Aliases to match intrinsics which expect XMM operand(s).
608let isTwoAddress = 1 in {
609def Int_CMPSSrr : SSI<0xC2, MRMSrcReg,
610 (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc),
611 "cmp${cc}ss {$src, $dst|$dst, $src}",
612 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
613 VR128:$src, imm:$cc))]>;
614def Int_CMPSSrm : SSI<0xC2, MRMSrcMem,
615 (ops VR128:$dst, VR128:$src1, f32mem:$src, SSECC:$cc),
616 "cmp${cc}ss {$src, $dst|$dst, $src}",
617 [(set VR128:$dst, (int_x86_sse_cmp_ss VR128:$src1,
618 (load addr:$src), imm:$cc))]>;
619def Int_CMPSDrr : SDI<0xC2, MRMSrcReg,
620 (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc),
621 "cmp${cc}sd {$src, $dst|$dst, $src}", []>;
622def Int_CMPSDrm : SDI<0xC2, MRMSrcMem,
623 (ops VR128:$dst, VR128:$src1, f64mem:$src, SSECC:$cc),
624 "cmp${cc}sd {$src, $dst|$dst, $src}", []>;
625}
626
Evan Cheng6be2c582006-04-05 23:38:46 +0000627def Int_UCOMISSrr: PSI<0x2E, MRMSrcReg, (ops VR128:$src1, VR128:$src2),
628 "ucomiss {$src2, $src1|$src1, $src2}",
629 [(X86ucomi (v4f32 VR128:$src1), VR128:$src2)]>;
630def Int_UCOMISSrm: PSI<0x2E, MRMSrcMem, (ops VR128:$src1, f128mem:$src2),
631 "ucomiss {$src2, $src1|$src1, $src2}",
632 [(X86ucomi (v4f32 VR128:$src1), (loadv4f32 addr:$src2))]>;
633def Int_UCOMISDrr: PDI<0x2E, MRMSrcReg, (ops VR128:$src1, VR128:$src2),
634 "ucomisd {$src2, $src1|$src1, $src2}",
635 [(X86ucomi (v2f64 VR128:$src1), (v2f64 VR128:$src2))]>;
636def Int_UCOMISDrm: PDI<0x2E, MRMSrcMem, (ops VR128:$src1, f128mem:$src2),
637 "ucomisd {$src2, $src1|$src1, $src2}",
638 [(X86ucomi (v2f64 VR128:$src1), (loadv2f64 addr:$src2))]>;
639
640def Int_COMISSrr: PSI<0x2F, MRMSrcReg, (ops VR128:$src1, VR128:$src2),
641 "comiss {$src2, $src1|$src1, $src2}",
642 [(X86comi (v4f32 VR128:$src1), VR128:$src2)]>;
643def Int_COMISSrm: PSI<0x2F, MRMSrcMem, (ops VR128:$src1, f128mem:$src2),
644 "comiss {$src2, $src1|$src1, $src2}",
645 [(X86comi (v4f32 VR128:$src1), (loadv4f32 addr:$src2))]>;
646def Int_COMISDrr: PDI<0x2F, MRMSrcReg, (ops VR128:$src1, VR128:$src2),
647 "comisd {$src2, $src1|$src1, $src2}",
648 [(X86comi (v2f64 VR128:$src1), (v2f64 VR128:$src2))]>;
649def Int_COMISDrm: PDI<0x2F, MRMSrcMem, (ops VR128:$src1, f128mem:$src2),
650 "comisd {$src2, $src1|$src1, $src2}",
651 [(X86comi (v2f64 VR128:$src1), (loadv2f64 addr:$src2))]>;
Evan Cheng0876aa52006-03-30 06:21:22 +0000652
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000653// Aliases of packed instructions for scalar use. These all have names that
654// start with 'Fs'.
655
656// Alias instructions that map fld0 to pxor for sse.
657// FIXME: remove when we can teach regalloc that xor reg, reg is ok.
658def FsFLD0SS : I<0xEF, MRMInitReg, (ops FR32:$dst),
659 "pxor $dst, $dst", [(set FR32:$dst, fp32imm0)]>,
660 Requires<[HasSSE1]>, TB, OpSize;
661def FsFLD0SD : I<0xEF, MRMInitReg, (ops FR64:$dst),
662 "pxor $dst, $dst", [(set FR64:$dst, fp64imm0)]>,
663 Requires<[HasSSE2]>, TB, OpSize;
664
665// Alias instructions to do FR32 / FR64 reg-to-reg copy using movaps / movapd.
666// Upper bits are disregarded.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000667def FsMOVAPSrr : PSI<0x28, MRMSrcReg, (ops FR32:$dst, FR32:$src),
668 "movaps {$src, $dst|$dst, $src}", []>;
669def FsMOVAPDrr : PDI<0x28, MRMSrcReg, (ops FR64:$dst, FR64:$src),
670 "movapd {$src, $dst|$dst, $src}", []>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000671
672// Alias instructions to load FR32 / FR64 from f128mem using movaps / movapd.
673// Upper bits are disregarded.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000674def FsMOVAPSrm : PSI<0x28, MRMSrcMem, (ops FR32:$dst, f128mem:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000675 "movaps {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000676 [(set FR32:$dst, (X86loadpf32 addr:$src))]>;
677def FsMOVAPDrm : PDI<0x28, MRMSrcMem, (ops FR64:$dst, f128mem:$src),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000678 "movapd {$src, $dst|$dst, $src}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000679 [(set FR64:$dst, (X86loadpf64 addr:$src))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000680
681// Alias bitwise logical operations using SSE logical ops on packed FP values.
682let isTwoAddress = 1 in {
683let isCommutable = 1 in {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000684def FsANDPSrr : PSI<0x54, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000685 "andps {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000686 [(set FR32:$dst, (X86fand FR32:$src1, FR32:$src2))]>;
687def FsANDPDrr : PDI<0x54, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000688 "andpd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000689 [(set FR64:$dst, (X86fand FR64:$src1, FR64:$src2))]>;
690def FsORPSrr : PSI<0x56, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
691 "orps {$src2, $dst|$dst, $src2}", []>;
692def FsORPDrr : PDI<0x56, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
693 "orpd {$src2, $dst|$dst, $src2}", []>;
694def FsXORPSrr : PSI<0x57, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000695 "xorps {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000696 [(set FR32:$dst, (X86fxor FR32:$src1, FR32:$src2))]>;
697def FsXORPDrr : PDI<0x57, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000698 "xorpd {$src2, $dst|$dst, $src2}",
Evan Cheng470a6ad2006-02-22 02:26:30 +0000699 [(set FR64:$dst, (X86fxor FR64:$src1, FR64:$src2))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000700}
Evan Cheng470a6ad2006-02-22 02:26:30 +0000701def FsANDPSrm : PSI<0x54, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000702 "andps {$src2, $dst|$dst, $src2}",
703 [(set FR32:$dst, (X86fand FR32:$src1,
Evan Cheng470a6ad2006-02-22 02:26:30 +0000704 (X86loadpf32 addr:$src2)))]>;
705def FsANDPDrm : PDI<0x54, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000706 "andpd {$src2, $dst|$dst, $src2}",
707 [(set FR64:$dst, (X86fand FR64:$src1,
Evan Cheng470a6ad2006-02-22 02:26:30 +0000708 (X86loadpf64 addr:$src2)))]>;
709def FsORPSrm : PSI<0x56, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2),
710 "orps {$src2, $dst|$dst, $src2}", []>;
711def FsORPDrm : PDI<0x56, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2),
712 "orpd {$src2, $dst|$dst, $src2}", []>;
713def FsXORPSrm : PSI<0x57, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000714 "xorps {$src2, $dst|$dst, $src2}",
715 [(set FR32:$dst, (X86fxor FR32:$src1,
Evan Cheng470a6ad2006-02-22 02:26:30 +0000716 (X86loadpf32 addr:$src2)))]>;
717def FsXORPDrm : PDI<0x57, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2),
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000718 "xorpd {$src2, $dst|$dst, $src2}",
719 [(set FR64:$dst, (X86fxor FR64:$src1,
Evan Cheng470a6ad2006-02-22 02:26:30 +0000720 (X86loadpf64 addr:$src2)))]>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000721
Evan Cheng470a6ad2006-02-22 02:26:30 +0000722def FsANDNPSrr : PSI<0x55, MRMSrcReg, (ops FR32:$dst, FR32:$src1, FR32:$src2),
723 "andnps {$src2, $dst|$dst, $src2}", []>;
724def FsANDNPSrm : PSI<0x55, MRMSrcMem, (ops FR32:$dst, FR32:$src1, f128mem:$src2),
725 "andnps {$src2, $dst|$dst, $src2}", []>;
726def FsANDNPDrr : PDI<0x55, MRMSrcReg, (ops FR64:$dst, FR64:$src1, FR64:$src2),
727 "andnpd {$src2, $dst|$dst, $src2}", []>;
728def FsANDNPDrm : PDI<0x55, MRMSrcMem, (ops FR64:$dst, FR64:$src1, f128mem:$src2),
729 "andnpd {$src2, $dst|$dst, $src2}", []>;
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000730}
731
732//===----------------------------------------------------------------------===//
Evan Cheng9ab1ac52006-04-14 23:32:40 +0000733// SSE packed FP Instructions
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000734//===----------------------------------------------------------------------===//
735
Evan Chengc12e6c42006-03-19 09:38:54 +0000736// Some 'special' instructions
737def IMPLICIT_DEF_VR128 : I<0, Pseudo, (ops VR128:$dst),
738 "#IMPLICIT_DEF $dst",
739 [(set VR128:$dst, (v4f32 (undef)))]>,
740 Requires<[HasSSE1]>;
741
Evan Cheng4e4c71e2006-02-21 20:00:20 +0000742// Move Instructions
Evan Cheng2246f842006-03-18 01:23:20 +0000743def MOVAPSrr : PSI<0x28, MRMSrcReg, (ops VR128:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000744 "movaps {$src, $dst|$dst, $src}", []>;
Evan Cheng2246f842006-03-18 01:23:20 +0000745def MOVAPSrm : PSI<0x28, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000746 "movaps {$src, $dst|$dst, $src}",
Evan Cheng2246f842006-03-18 01:23:20 +0000747 [(set VR128:$dst, (loadv4f32 addr:$src))]>;
748def MOVAPDrr : PDI<0x28, MRMSrcReg, (ops VR128:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000749 "movapd {$src, $dst|$dst, $src}", []>;
Evan Cheng2246f842006-03-18 01:23:20 +0000750def MOVAPDrm : PDI<0x28, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000751 "movapd {$src, $dst|$dst, $src}",
Evan Cheng2246f842006-03-18 01:23:20 +0000752 [(set VR128:$dst, (loadv2f64 addr:$src))]>;
Evan Chengffcb95b2006-02-21 19:13:53 +0000753
Evan Cheng2246f842006-03-18 01:23:20 +0000754def MOVAPSmr : PSI<0x29, MRMDestMem, (ops f128mem:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000755 "movaps {$src, $dst|$dst, $src}",
Evan Cheng2246f842006-03-18 01:23:20 +0000756 [(store (v4f32 VR128:$src), addr:$dst)]>;
757def MOVAPDmr : PDI<0x29, MRMDestMem, (ops f128mem:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000758 "movapd {$src, $dst|$dst, $src}",
Evan Cheng2246f842006-03-18 01:23:20 +0000759 [(store (v2f64 VR128:$src), addr:$dst)]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000760
Evan Cheng2246f842006-03-18 01:23:20 +0000761def MOVUPSrr : PSI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000762 "movups {$src, $dst|$dst, $src}", []>;
Evan Chengd8e82232006-04-16 07:02:22 +0000763def MOVUPSrm : PSI<0x10, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Chengaa9fb8c2006-04-10 21:11:06 +0000764 "movups {$src, $dst|$dst, $src}",
765 [(set VR128:$dst, (int_x86_sse_loadu_ps addr:$src))]>;
Evan Chengd8e82232006-04-16 07:02:22 +0000766def MOVUPSmr : PSI<0x11, MRMDestMem, (ops f128mem:$dst, VR128:$src),
Evan Chengaa9fb8c2006-04-10 21:11:06 +0000767 "movups {$src, $dst|$dst, $src}",
768 [(int_x86_sse_storeu_ps addr:$dst, VR128:$src)]>;
Evan Cheng2246f842006-03-18 01:23:20 +0000769def MOVUPDrr : PDI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src),
Evan Cheng470a6ad2006-02-22 02:26:30 +0000770 "movupd {$src, $dst|$dst, $src}", []>;
Evan Cheng2246f842006-03-18 01:23:20 +0000771def MOVUPDrm : PDI<0x10, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Chengaa9fb8c2006-04-10 21:11:06 +0000772 "movupd {$src, $dst|$dst, $src}",
773 [(set VR128:$dst, (int_x86_sse2_loadu_pd addr:$src))]>;
Evan Cheng2246f842006-03-18 01:23:20 +0000774def MOVUPDmr : PDI<0x11, MRMDestMem, (ops f128mem:$dst, VR128:$src),
Evan Chengaa9fb8c2006-04-10 21:11:06 +0000775 "movupd {$src, $dst|$dst, $src}",
776 [(int_x86_sse2_storeu_pd addr:$dst, VR128:$src)]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000777
Evan Cheng4fcb9222006-03-28 02:43:26 +0000778let isTwoAddress = 1 in {
Evan Chengfd111b52006-04-19 21:15:24 +0000779let AddedComplexity = 20 in {
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000780def MOVLPSrm : PSI<0x12, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2),
Evan Cheng5ced1d82006-04-06 23:23:56 +0000781 "movlps {$src2, $dst|$dst, $src2}",
782 [(set VR128:$dst,
783 (v4f32 (vector_shuffle VR128:$src1,
784 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))),
Evan Chengf66a0942006-04-19 18:20:17 +0000785 MOVLP_shuffle_mask)))]>;
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000786def MOVLPDrm : PDI<0x12, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2),
Evan Cheng5ced1d82006-04-06 23:23:56 +0000787 "movlpd {$src2, $dst|$dst, $src2}",
788 [(set VR128:$dst,
789 (v2f64 (vector_shuffle VR128:$src1,
790 (scalar_to_vector (loadf64 addr:$src2)),
791 MOVLP_shuffle_mask)))]>;
Evan Cheng4fcb9222006-03-28 02:43:26 +0000792def MOVHPSrm : PSI<0x16, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2),
Evan Cheng5ced1d82006-04-06 23:23:56 +0000793 "movhps {$src2, $dst|$dst, $src2}",
794 [(set VR128:$dst,
795 (v4f32 (vector_shuffle VR128:$src1,
796 (bc_v4f32 (v2f64 (scalar_to_vector (loadf64 addr:$src2)))),
Evan Chengf66a0942006-04-19 18:20:17 +0000797 MOVHP_shuffle_mask)))]>;
Evan Cheng4fcb9222006-03-28 02:43:26 +0000798def MOVHPDrm : PDI<0x16, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f64mem:$src2),
799 "movhpd {$src2, $dst|$dst, $src2}",
800 [(set VR128:$dst,
801 (v2f64 (vector_shuffle VR128:$src1,
802 (scalar_to_vector (loadf64 addr:$src2)),
Evan Cheng5ced1d82006-04-06 23:23:56 +0000803 MOVHP_shuffle_mask)))]>;
Evan Cheng2dadaea2006-04-19 20:37:34 +0000804} // AddedComplexity
Evan Cheng4fcb9222006-03-28 02:43:26 +0000805}
806
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000807def MOVLPSmr : PSI<0x13, MRMDestMem, (ops f64mem:$dst, VR128:$src),
Evan Cheng664ade72006-04-07 21:20:58 +0000808 "movlps {$src, $dst|$dst, $src}",
809 [(store (f64 (vector_extract (bc_v2f64 (v4f32 VR128:$src)),
810 (i32 0))), addr:$dst)]>;
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000811def MOVLPDmr : PDI<0x13, MRMDestMem, (ops f64mem:$dst, VR128:$src),
Evan Cheng20e3ed12006-04-03 22:30:54 +0000812 "movlpd {$src, $dst|$dst, $src}",
813 [(store (f64 (vector_extract (v2f64 VR128:$src),
814 (i32 0))), addr:$dst)]>;
Evan Cheng9bbfd4f2006-03-28 07:01:28 +0000815
Evan Cheng664ade72006-04-07 21:20:58 +0000816// v2f64 extract element 1 is always custom lowered to unpack high to low
817// and extract element 0 so the non-store version isn't too horrible.
Evan Cheng2246f842006-03-18 01:23:20 +0000818def MOVHPSmr : PSI<0x17, MRMDestMem, (ops f64mem:$dst, VR128:$src),
Evan Cheng664ade72006-04-07 21:20:58 +0000819 "movhps {$src, $dst|$dst, $src}",
820 [(store (f64 (vector_extract
821 (v2f64 (vector_shuffle
822 (bc_v2f64 (v4f32 VR128:$src)), (undef),
823 UNPCKH_shuffle_mask)), (i32 0))),
824 addr:$dst)]>;
Evan Cheng2246f842006-03-18 01:23:20 +0000825def MOVHPDmr : PDI<0x17, MRMDestMem, (ops f64mem:$dst, VR128:$src),
Evan Cheng20e3ed12006-04-03 22:30:54 +0000826 "movhpd {$src, $dst|$dst, $src}",
827 [(store (f64 (vector_extract
828 (v2f64 (vector_shuffle VR128:$src, (undef),
829 UNPCKH_shuffle_mask)), (i32 0))),
830 addr:$dst)]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000831
Evan Cheng14aed5e2006-03-24 01:18:28 +0000832let isTwoAddress = 1 in {
Evan Chengfd111b52006-04-19 21:15:24 +0000833let AddedComplexity = 20 in {
Evan Cheng14aed5e2006-03-24 01:18:28 +0000834def MOVLHPSrr : PSI<0x16, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +0000835 "movlhps {$src2, $dst|$dst, $src2}",
836 [(set VR128:$dst,
Evan Cheng2064a2b2006-03-28 06:50:32 +0000837 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
Evan Cheng2dadaea2006-04-19 20:37:34 +0000838 MOVHP_shuffle_mask)))]>;
Evan Cheng2c0dbd02006-03-24 02:58:06 +0000839
Evan Cheng14aed5e2006-03-24 01:18:28 +0000840def MOVHLPSrr : PSI<0x12, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Chengbe296ac2006-03-28 06:53:49 +0000841 "movhlps {$src2, $dst|$dst, $src2}",
Evan Cheng4fcb9222006-03-28 02:43:26 +0000842 [(set VR128:$dst,
Evan Cheng2064a2b2006-03-28 06:50:32 +0000843 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
Evan Cheng4fcb9222006-03-28 02:43:26 +0000844 MOVHLPS_shuffle_mask)))]>;
Evan Cheng2dadaea2006-04-19 20:37:34 +0000845} // AddedComplexity
Evan Cheng14aed5e2006-03-24 01:18:28 +0000846}
Evan Cheng470a6ad2006-02-22 02:26:30 +0000847
Evan Chengd9539472006-04-14 21:59:03 +0000848def MOVSHDUPrr : S3SI<0x16, MRMSrcReg, (ops VR128:$dst, VR128:$src),
849 "movshdup {$src, $dst|$dst, $src}",
850 [(set VR128:$dst, (v4f32 (vector_shuffle
851 VR128:$src, (undef),
852 MOVSHDUP_shuffle_mask)))]>;
Evan Cheng06aef152006-04-16 18:11:28 +0000853def MOVSHDUPrm : S3SI<0x16, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Chengd9539472006-04-14 21:59:03 +0000854 "movshdup {$src, $dst|$dst, $src}",
855 [(set VR128:$dst, (v4f32 (vector_shuffle
856 (loadv4f32 addr:$src), (undef),
857 MOVSHDUP_shuffle_mask)))]>;
858
859def MOVSLDUPrr : S3SI<0x12, MRMSrcReg, (ops VR128:$dst, VR128:$src),
860 "movsldup {$src, $dst|$dst, $src}",
861 [(set VR128:$dst, (v4f32 (vector_shuffle
862 VR128:$src, (undef),
863 MOVSLDUP_shuffle_mask)))]>;
Evan Cheng06aef152006-04-16 18:11:28 +0000864def MOVSLDUPrm : S3SI<0x12, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
Evan Chengd9539472006-04-14 21:59:03 +0000865 "movsldup {$src, $dst|$dst, $src}",
866 [(set VR128:$dst, (v4f32 (vector_shuffle
867 (loadv4f32 addr:$src), (undef),
868 MOVSLDUP_shuffle_mask)))]>;
869
870def MOVDDUPrr : S3DI<0x12, MRMSrcReg, (ops VR128:$dst, VR128:$src),
871 "movddup {$src, $dst|$dst, $src}",
872 [(set VR128:$dst, (v2f64 (vector_shuffle
873 VR128:$src, (undef),
874 SSE_splat_v2_mask)))]>;
Evan Cheng06aef152006-04-16 18:11:28 +0000875def MOVDDUPrm : S3DI<0x12, MRMSrcMem, (ops VR128:$dst, f64mem:$src),
Evan Chengd9539472006-04-14 21:59:03 +0000876 "movddup {$src, $dst|$dst, $src}",
877 [(set VR128:$dst, (v2f64 (vector_shuffle
Evan Cheng06aef152006-04-16 18:11:28 +0000878 (scalar_to_vector (loadf64 addr:$src)),
879 (undef),
Evan Chengd9539472006-04-14 21:59:03 +0000880 SSE_splat_v2_mask)))]>;
881
Evan Cheng470a6ad2006-02-22 02:26:30 +0000882// SSE2 instructions without OpSize prefix
Evan Chengd03db7a2006-04-12 05:20:24 +0000883def CVTDQ2PSrr : I<0x5B, MRMSrcReg, (ops VR128:$dst, VR128:$src),
884 "cvtdq2ps {$src, $dst|$dst, $src}",
885 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps VR128:$src))]>,
886 TB, Requires<[HasSSE2]>;
887def CVTDQ2PSrm : I<0x5B, MRMSrcMem, (ops VR128:$dst, i128mem:$src),
888 "cvtdq2ps {$src, $dst|$dst, $src}",
889 [(set VR128:$dst, (int_x86_sse2_cvtdq2ps
Evan Cheng91b740d2006-04-12 17:12:36 +0000890 (bc_v4i32 (loadv2i64 addr:$src))))]>,
Evan Chengd03db7a2006-04-12 05:20:24 +0000891 TB, Requires<[HasSSE2]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000892
893// SSE2 instructions with XS prefix
Evan Chengd03db7a2006-04-12 05:20:24 +0000894def CVTDQ2PDrr : I<0xE6, MRMSrcReg, (ops VR128:$dst, VR128:$src),
895 "cvtdq2pd {$src, $dst|$dst, $src}",
896 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd VR128:$src))]>,
897 XS, Requires<[HasSSE2]>;
898def CVTDQ2PDrm : I<0xE6, MRMSrcMem, (ops VR128:$dst, i64mem:$src),
899 "cvtdq2pd {$src, $dst|$dst, $src}",
900 [(set VR128:$dst, (int_x86_sse2_cvtdq2pd
Evan Cheng91b740d2006-04-12 17:12:36 +0000901 (bc_v4i32 (loadv2i64 addr:$src))))]>,
Evan Chengd03db7a2006-04-12 05:20:24 +0000902 XS, Requires<[HasSSE2]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000903
Evan Chengd03db7a2006-04-12 05:20:24 +0000904def CVTPS2DQrr : PDI<0x5B, MRMSrcReg, (ops VR128:$dst, VR128:$src),
905 "cvtps2dq {$src, $dst|$dst, $src}",
906 [(set VR128:$dst, (int_x86_sse2_cvtps2dq VR128:$src))]>;
907def CVTPS2DQrm : PDI<0x5B, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
908 "cvtps2dq {$src, $dst|$dst, $src}",
909 [(set VR128:$dst, (int_x86_sse2_cvtps2dq
Evan Cheng91b740d2006-04-12 17:12:36 +0000910 (loadv4f32 addr:$src)))]>;
Evan Chengd03db7a2006-04-12 05:20:24 +0000911// SSE2 packed instructions with XS prefix
912def CVTTPS2DQrr : I<0x5B, MRMSrcReg, (ops VR128:$dst, VR128:$src),
913 "cvttps2dq {$src, $dst|$dst, $src}",
914 [(set VR128:$dst, (int_x86_sse2_cvttps2dq VR128:$src))]>,
915 XS, Requires<[HasSSE2]>;
916def CVTTPS2DQrm : I<0x5B, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
917 "cvttps2dq {$src, $dst|$dst, $src}",
918 [(set VR128:$dst, (int_x86_sse2_cvttps2dq
Evan Cheng91b740d2006-04-12 17:12:36 +0000919 (loadv4f32 addr:$src)))]>,
Evan Chengd03db7a2006-04-12 05:20:24 +0000920 XS, Requires<[HasSSE2]>;
921
Evan Cheng470a6ad2006-02-22 02:26:30 +0000922// SSE2 packed instructions with XD prefix
Evan Chengd03db7a2006-04-12 05:20:24 +0000923def CVTPD2DQrr : I<0xE6, MRMSrcReg, (ops VR128:$dst, VR128:$src),
924 "cvtpd2dq {$src, $dst|$dst, $src}",
925 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq VR128:$src))]>,
926 XD, Requires<[HasSSE2]>;
927def CVTPD2DQrm : I<0xE6, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
928 "cvtpd2dq {$src, $dst|$dst, $src}",
929 [(set VR128:$dst, (int_x86_sse2_cvtpd2dq
Evan Cheng91b740d2006-04-12 17:12:36 +0000930 (loadv2f64 addr:$src)))]>,
Evan Chengd03db7a2006-04-12 05:20:24 +0000931 XD, Requires<[HasSSE2]>;
932def CVTTPD2DQrr : PDI<0xE6, MRMSrcReg, (ops VR128:$dst, VR128:$src),
933 "cvttpd2dq {$src, $dst|$dst, $src}",
934 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq VR128:$src))]>;
935def CVTTPD2DQrm : PDI<0xE6, MRMSrcMem, (ops VR128:$dst, f128mem:$src),
936 "cvttpd2dq {$src, $dst|$dst, $src}",
937 [(set VR128:$dst, (int_x86_sse2_cvttpd2dq
Evan Cheng91b740d2006-04-12 17:12:36 +0000938 (loadv2f64 addr:$src)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000939
940// SSE2 instructions without OpSize prefix
Evan Chengd03db7a2006-04-12 05:20:24 +0000941def CVTPS2PDrr : I<0x5A, MRMSrcReg, (ops VR128:$dst, VR128:$src),
942 "cvtps2pd {$src, $dst|$dst, $src}",
943 [(set VR128:$dst, (int_x86_sse2_cvtps2pd VR128:$src))]>,
944 TB, Requires<[HasSSE2]>;
945def CVTPS2PDrm : I<0x5A, MRMSrcReg, (ops VR128:$dst, f64mem:$src),
946 "cvtps2pd {$src, $dst|$dst, $src}",
947 [(set VR128:$dst, (int_x86_sse2_cvtps2pd
Evan Cheng91b740d2006-04-12 17:12:36 +0000948 (loadv4f32 addr:$src)))]>,
Evan Chengd03db7a2006-04-12 05:20:24 +0000949 TB, Requires<[HasSSE2]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000950
Evan Chengd03db7a2006-04-12 05:20:24 +0000951def CVTPD2PSrr : PDI<0x5A, MRMSrcReg, (ops VR128:$dst, VR128:$src),
952 "cvtpd2ps {$src, $dst|$dst, $src}",
953 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps VR128:$src))]>;
954def CVTPD2PSrm : PDI<0x5A, MRMSrcReg, (ops VR128:$dst, f128mem:$src),
955 "cvtpd2ps {$src, $dst|$dst, $src}",
956 [(set VR128:$dst, (int_x86_sse2_cvtpd2ps
Evan Cheng91b740d2006-04-12 17:12:36 +0000957 (loadv2f64 addr:$src)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +0000958
Evan Chengd2a6d542006-04-12 23:42:44 +0000959// Match intrinsics which expect XMM operand(s).
960// Aliases for intrinsics
961let isTwoAddress = 1 in {
962def Int_CVTSI2SDrr: SDI<0x2A, MRMSrcReg,
Evan Cheng069287d2006-05-16 07:21:53 +0000963 (ops VR128:$dst, VR128:$src1, GR32:$src2),
Evan Chengd2a6d542006-04-12 23:42:44 +0000964 "cvtsi2sd {$src2, $dst|$dst, $src2}",
965 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
Evan Cheng069287d2006-05-16 07:21:53 +0000966 GR32:$src2))]>;
Evan Chengd2a6d542006-04-12 23:42:44 +0000967def Int_CVTSI2SDrm: SDI<0x2A, MRMSrcMem,
968 (ops VR128:$dst, VR128:$src1, i32mem:$src2),
969 "cvtsi2sd {$src2, $dst|$dst, $src2}",
970 [(set VR128:$dst, (int_x86_sse2_cvtsi2sd VR128:$src1,
971 (loadi32 addr:$src2)))]>;
972def Int_CVTSD2SSrr: SDI<0x5A, MRMSrcReg,
973 (ops VR128:$dst, VR128:$src1, VR128:$src2),
974 "cvtsd2ss {$src2, $dst|$dst, $src2}",
975 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
976 VR128:$src2))]>;
977def Int_CVTSD2SSrm: SDI<0x5A, MRMSrcMem,
978 (ops VR128:$dst, VR128:$src1, f64mem:$src2),
979 "cvtsd2ss {$src2, $dst|$dst, $src2}",
980 [(set VR128:$dst, (int_x86_sse2_cvtsd2ss VR128:$src1,
981 (loadv2f64 addr:$src2)))]>;
982def Int_CVTSS2SDrr: I<0x5A, MRMSrcReg,
983 (ops VR128:$dst, VR128:$src1, VR128:$src2),
984 "cvtss2sd {$src2, $dst|$dst, $src2}",
985 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
986 VR128:$src2))]>, XS,
987 Requires<[HasSSE2]>;
988def Int_CVTSS2SDrm: I<0x5A, MRMSrcMem,
989 (ops VR128:$dst, VR128:$src1, f32mem:$src2),
990 "cvtss2sd {$src2, $dst|$dst, $src2}",
991 [(set VR128:$dst, (int_x86_sse2_cvtss2sd VR128:$src1,
992 (loadv4f32 addr:$src2)))]>, XS,
993 Requires<[HasSSE2]>;
994}
995
Evan Cheng470a6ad2006-02-22 02:26:30 +0000996// Arithmetic
997let isTwoAddress = 1 in {
998let isCommutable = 1 in {
Evan Cheng2246f842006-03-18 01:23:20 +0000999def ADDPSrr : PSI<0x58, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001000 "addps {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001001 [(set VR128:$dst, (v4f32 (fadd VR128:$src1, VR128:$src2)))]>;
1002def ADDPDrr : PDI<0x58, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001003 "addpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001004 [(set VR128:$dst, (v2f64 (fadd VR128:$src1, VR128:$src2)))]>;
1005def MULPSrr : PSI<0x59, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001006 "mulps {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001007 [(set VR128:$dst, (v4f32 (fmul VR128:$src1, VR128:$src2)))]>;
1008def MULPDrr : PDI<0x59, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001009 "mulpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001010 [(set VR128:$dst, (v2f64 (fmul VR128:$src1, VR128:$src2)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001011}
1012
Evan Cheng2246f842006-03-18 01:23:20 +00001013def ADDPSrm : PSI<0x58, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001014 "addps {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001015 [(set VR128:$dst, (v4f32 (fadd VR128:$src1,
1016 (load addr:$src2))))]>;
1017def ADDPDrm : PDI<0x58, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001018 "addpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001019 [(set VR128:$dst, (v2f64 (fadd VR128:$src1,
1020 (load addr:$src2))))]>;
1021def MULPSrm : PSI<0x59, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001022 "mulps {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001023 [(set VR128:$dst, (v4f32 (fmul VR128:$src1,
1024 (load addr:$src2))))]>;
1025def MULPDrm : PDI<0x59, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001026 "mulpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001027 [(set VR128:$dst, (v2f64 (fmul VR128:$src1,
1028 (load addr:$src2))))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001029
Evan Cheng2246f842006-03-18 01:23:20 +00001030def DIVPSrr : PSI<0x5E, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1031 "divps {$src2, $dst|$dst, $src2}",
1032 [(set VR128:$dst, (v4f32 (fdiv VR128:$src1, VR128:$src2)))]>;
1033def DIVPSrm : PSI<0x5E, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1034 "divps {$src2, $dst|$dst, $src2}",
1035 [(set VR128:$dst, (v4f32 (fdiv VR128:$src1,
1036 (load addr:$src2))))]>;
1037def DIVPDrr : PDI<0x5E, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001038 "divpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001039 [(set VR128:$dst, (v2f64 (fdiv VR128:$src1, VR128:$src2)))]>;
1040def DIVPDrm : PDI<0x5E, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng470a6ad2006-02-22 02:26:30 +00001041 "divpd {$src2, $dst|$dst, $src2}",
Evan Cheng2246f842006-03-18 01:23:20 +00001042 [(set VR128:$dst, (v2f64 (fdiv VR128:$src1,
1043 (load addr:$src2))))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001044
Evan Cheng2246f842006-03-18 01:23:20 +00001045def SUBPSrr : PSI<0x5C, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1046 "subps {$src2, $dst|$dst, $src2}",
1047 [(set VR128:$dst, (v4f32 (fsub VR128:$src1, VR128:$src2)))]>;
1048def SUBPSrm : PSI<0x5C, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1049 "subps {$src2, $dst|$dst, $src2}",
1050 [(set VR128:$dst, (v4f32 (fsub VR128:$src1,
1051 (load addr:$src2))))]>;
1052def SUBPDrr : PDI<0x5C, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1053 "subpd {$src2, $dst|$dst, $src2}",
Evan Cheng2c0dbd02006-03-24 02:58:06 +00001054 [(set VR128:$dst, (v2f64 (fsub VR128:$src1, VR128:$src2)))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001055def SUBPDrm : PDI<0x5C, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1056 "subpd {$src2, $dst|$dst, $src2}",
Evan Cheng2c0dbd02006-03-24 02:58:06 +00001057 [(set VR128:$dst, (v2f64 (fsub VR128:$src1,
1058 (load addr:$src2))))]>;
Evan Chengd9539472006-04-14 21:59:03 +00001059
1060def ADDSUBPSrr : S3DI<0xD0, MRMSrcReg,
1061 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1062 "addsubps {$src2, $dst|$dst, $src2}",
1063 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
1064 VR128:$src2))]>;
1065def ADDSUBPSrm : S3DI<0xD0, MRMSrcMem,
1066 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1067 "addsubps {$src2, $dst|$dst, $src2}",
1068 [(set VR128:$dst, (int_x86_sse3_addsub_ps VR128:$src1,
1069 (loadv4f32 addr:$src2)))]>;
1070def ADDSUBPDrr : S3I<0xD0, MRMSrcReg,
1071 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1072 "addsubpd {$src2, $dst|$dst, $src2}",
1073 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
1074 VR128:$src2))]>;
1075def ADDSUBPDrm : S3I<0xD0, MRMSrcMem,
1076 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1077 "addsubpd {$src2, $dst|$dst, $src2}",
1078 [(set VR128:$dst, (int_x86_sse3_addsub_pd VR128:$src1,
1079 (loadv2f64 addr:$src2)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001080}
1081
Evan Cheng8703be42006-04-04 19:12:30 +00001082def SQRTPSr : PS_Intr<0x51, "sqrtps {$src, $dst|$dst, $src}",
1083 int_x86_sse_sqrt_ps>;
1084def SQRTPSm : PS_Intm<0x51, "sqrtps {$src, $dst|$dst, $src}",
1085 int_x86_sse_sqrt_ps>;
1086def SQRTPDr : PD_Intr<0x51, "sqrtpd {$src, $dst|$dst, $src}",
1087 int_x86_sse2_sqrt_pd>;
1088def SQRTPDm : PD_Intm<0x51, "sqrtpd {$src, $dst|$dst, $src}",
1089 int_x86_sse2_sqrt_pd>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001090
Evan Cheng8703be42006-04-04 19:12:30 +00001091def RSQRTPSr : PS_Intr<0x52, "rsqrtps {$src, $dst|$dst, $src}",
1092 int_x86_sse_rsqrt_ps>;
1093def RSQRTPSm : PS_Intm<0x52, "rsqrtps {$src, $dst|$dst, $src}",
1094 int_x86_sse_rsqrt_ps>;
1095def RCPPSr : PS_Intr<0x53, "rcpps {$src, $dst|$dst, $src}",
1096 int_x86_sse_rcp_ps>;
1097def RCPPSm : PS_Intm<0x53, "rcpps {$src, $dst|$dst, $src}",
1098 int_x86_sse_rcp_ps>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001099
Evan Cheng97ac5fa2006-04-03 23:49:17 +00001100let isTwoAddress = 1 in {
1101def MAXPSrr : PS_Intrr<0x5F, "maxps {$src2, $dst|$dst, $src2}",
1102 int_x86_sse_max_ps>;
1103def MAXPSrm : PS_Intrm<0x5F, "maxps {$src2, $dst|$dst, $src2}",
1104 int_x86_sse_max_ps>;
1105def MAXPDrr : PD_Intrr<0x5F, "maxpd {$src2, $dst|$dst, $src2}",
1106 int_x86_sse2_max_pd>;
1107def MAXPDrm : PD_Intrm<0x5F, "maxpd {$src2, $dst|$dst, $src2}",
1108 int_x86_sse2_max_pd>;
1109def MINPSrr : PS_Intrr<0x5D, "minps {$src2, $dst|$dst, $src2}",
1110 int_x86_sse_min_ps>;
1111def MINPSrm : PS_Intrm<0x5D, "minps {$src2, $dst|$dst, $src2}",
1112 int_x86_sse_min_ps>;
1113def MINPDrr : PD_Intrr<0x5D, "minpd {$src2, $dst|$dst, $src2}",
1114 int_x86_sse2_min_pd>;
1115def MINPDrm : PD_Intrm<0x5D, "minpd {$src2, $dst|$dst, $src2}",
1116 int_x86_sse2_min_pd>;
1117}
Evan Chengffcb95b2006-02-21 19:13:53 +00001118
1119// Logical
1120let isTwoAddress = 1 in {
1121let isCommutable = 1 in {
Evan Cheng2246f842006-03-18 01:23:20 +00001122def ANDPSrr : PSI<0x54, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1123 "andps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001124 [(set VR128:$dst, (v2i64 (and VR128:$src1, VR128:$src2)))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001125def ANDPDrr : PDI<0x54, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Chengffcb95b2006-02-21 19:13:53 +00001126 "andpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001127 [(set VR128:$dst,
1128 (and (bc_v2i64 (v2f64 VR128:$src1)),
1129 (bc_v2i64 (v2f64 VR128:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001130def ORPSrr : PSI<0x56, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1131 "orps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001132 [(set VR128:$dst, (v2i64 (or VR128:$src1, VR128:$src2)))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001133def ORPDrr : PDI<0x56, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1134 "orpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001135 [(set VR128:$dst,
1136 (or (bc_v2i64 (v2f64 VR128:$src1)),
1137 (bc_v2i64 (v2f64 VR128:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001138def XORPSrr : PSI<0x57, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1139 "xorps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001140 [(set VR128:$dst, (v2i64 (xor VR128:$src1, VR128:$src2)))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001141def XORPDrr : PDI<0x57, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1142 "xorpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001143 [(set VR128:$dst,
1144 (xor (bc_v2i64 (v2f64 VR128:$src1)),
1145 (bc_v2i64 (v2f64 VR128:$src2))))]>;
Evan Chengffcb95b2006-02-21 19:13:53 +00001146}
Evan Cheng2246f842006-03-18 01:23:20 +00001147def ANDPSrm : PSI<0x54, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1148 "andps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001149 [(set VR128:$dst, (and VR128:$src1,
1150 (bc_v2i64 (loadv4f32 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001151def ANDPDrm : PDI<0x54, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1152 "andpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001153 [(set VR128:$dst,
1154 (and (bc_v2i64 (v2f64 VR128:$src1)),
1155 (bc_v2i64 (loadv2f64 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001156def ORPSrm : PSI<0x56, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1157 "orps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001158 [(set VR128:$dst, (or VR128:$src1,
1159 (bc_v2i64 (loadv4f32 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001160def ORPDrm : PDI<0x56, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1161 "orpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001162 [(set VR128:$dst,
1163 (or (bc_v2i64 (v2f64 VR128:$src1)),
1164 (bc_v2i64 (loadv2f64 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001165def XORPSrm : PSI<0x57, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1166 "xorps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001167 [(set VR128:$dst, (xor VR128:$src1,
1168 (bc_v2i64 (loadv4f32 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001169def XORPDrm : PDI<0x57, MRMSrcMem, (ops VR128:$dst, VR128:$src1, f128mem:$src2),
1170 "xorpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001171 [(set VR128:$dst,
1172 (xor (bc_v2i64 (v2f64 VR128:$src1)),
1173 (bc_v2i64 (loadv2f64 addr:$src2))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001174def ANDNPSrr : PSI<0x55, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1175 "andnps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001176 [(set VR128:$dst, (v2i64 (and (xor VR128:$src1,
1177 (bc_v2i64 (v4i32 immAllOnesV))),
1178 VR128:$src2)))]>;
Evan Cheng5aa97b22006-03-29 18:47:40 +00001179def ANDNPSrm : PSI<0x55, MRMSrcMem, (ops VR128:$dst, VR128:$src1,f128mem:$src2),
Evan Cheng2246f842006-03-18 01:23:20 +00001180 "andnps {$src2, $dst|$dst, $src2}",
Evan Cheng2c3ae372006-04-12 21:21:57 +00001181 [(set VR128:$dst, (v2i64 (and (xor VR128:$src1,
1182 (bc_v2i64 (v4i32 immAllOnesV))),
1183 (bc_v2i64 (loadv4f32 addr:$src2)))))]>;
Evan Cheng2246f842006-03-18 01:23:20 +00001184def ANDNPDrr : PDI<0x55, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1185 "andnpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001186 [(set VR128:$dst,
1187 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1188 (bc_v2i64 (v2f64 VR128:$src2))))]>;
1189def ANDNPDrm : PDI<0x55, MRMSrcMem, (ops VR128:$dst, VR128:$src1,f128mem:$src2),
Evan Cheng2246f842006-03-18 01:23:20 +00001190 "andnpd {$src2, $dst|$dst, $src2}",
Evan Cheng5aa97b22006-03-29 18:47:40 +00001191 [(set VR128:$dst,
1192 (and (vnot (bc_v2i64 (v2f64 VR128:$src1))),
1193 (bc_v2i64 (loadv2f64 addr:$src2))))]>;
Evan Chengffcb95b2006-02-21 19:13:53 +00001194}
Evan Chengbf156d12006-02-21 19:26:52 +00001195
Evan Cheng470a6ad2006-02-22 02:26:30 +00001196let isTwoAddress = 1 in {
Evan Cheng7b7bd572006-04-18 21:29:50 +00001197def CMPPSrri : PSIi8<0xC2, MRMSrcReg,
Evan Cheng21760462006-04-04 03:04:07 +00001198 (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc),
1199 "cmp${cc}ps {$src, $dst|$dst, $src}",
1200 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
1201 VR128:$src, imm:$cc))]>;
Evan Cheng7b7bd572006-04-18 21:29:50 +00001202def CMPPSrmi : PSIi8<0xC2, MRMSrcMem,
Evan Cheng21760462006-04-04 03:04:07 +00001203 (ops VR128:$dst, VR128:$src1, f128mem:$src, SSECC:$cc),
1204 "cmp${cc}ps {$src, $dst|$dst, $src}",
1205 [(set VR128:$dst, (int_x86_sse_cmp_ps VR128:$src1,
1206 (load addr:$src), imm:$cc))]>;
Evan Cheng7b7bd572006-04-18 21:29:50 +00001207def CMPPDrri : PDIi8<0xC2, MRMSrcReg,
Evan Cheng21760462006-04-04 03:04:07 +00001208 (ops VR128:$dst, VR128:$src1, VR128:$src, SSECC:$cc),
Evan Chengbb5c43e2006-04-14 01:39:53 +00001209 "cmp${cc}pd {$src, $dst|$dst, $src}",
1210 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
1211 VR128:$src, imm:$cc))]>;
Evan Cheng7b7bd572006-04-18 21:29:50 +00001212def CMPPDrmi : PDIi8<0xC2, MRMSrcMem,
Evan Cheng21760462006-04-04 03:04:07 +00001213 (ops VR128:$dst, VR128:$src1, f128mem:$src, SSECC:$cc),
Evan Chengbb5c43e2006-04-14 01:39:53 +00001214 "cmp${cc}pd {$src, $dst|$dst, $src}",
1215 [(set VR128:$dst, (int_x86_sse2_cmp_pd VR128:$src1,
1216 (load addr:$src), imm:$cc))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001217}
1218
1219// Shuffle and unpack instructions
Evan Cheng0cea6d22006-03-22 20:08:18 +00001220let isTwoAddress = 1 in {
Evan Chengefeaed82006-05-30 23:34:30 +00001221let isCommutable = 1, isConvertibleToThreeAddress = 1 in // Convert to pshufd
Evan Chengb7a5c522006-04-18 21:55:35 +00001222def SHUFPSrri : PSIi8<0xC6, MRMSrcReg,
Evan Cheng0038e592006-03-28 00:39:58 +00001223 (ops VR128:$dst, VR128:$src1, VR128:$src2, i32i8imm:$src3),
Evan Cheng14aed5e2006-03-24 01:18:28 +00001224 "shufps {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng4f563382006-03-29 01:30:51 +00001225 [(set VR128:$dst, (v4f32 (vector_shuffle
1226 VR128:$src1, VR128:$src2,
1227 SHUFP_shuffle_mask:$src3)))]>;
Evan Chengb7a5c522006-04-18 21:55:35 +00001228def SHUFPSrmi : PSIi8<0xC6, MRMSrcMem,
Evan Cheng0038e592006-03-28 00:39:58 +00001229 (ops VR128:$dst, VR128:$src1, f128mem:$src2, i32i8imm:$src3),
1230 "shufps {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng4f563382006-03-29 01:30:51 +00001231 [(set VR128:$dst, (v4f32 (vector_shuffle
1232 VR128:$src1, (load addr:$src2),
1233 SHUFP_shuffle_mask:$src3)))]>;
Evan Chengefeaed82006-05-30 23:34:30 +00001234let isCommutable = 1 in
Evan Chengb7a5c522006-04-18 21:55:35 +00001235def SHUFPDrri : PDIi8<0xC6, MRMSrcReg,
Evan Cheng2da953f2006-03-22 07:10:28 +00001236 (ops VR128:$dst, VR128:$src1, VR128:$src2, i8imm:$src3),
Evan Cheng14aed5e2006-03-24 01:18:28 +00001237 "shufpd {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng4f563382006-03-29 01:30:51 +00001238 [(set VR128:$dst, (v2f64 (vector_shuffle
1239 VR128:$src1, VR128:$src2,
1240 SHUFP_shuffle_mask:$src3)))]>;
Evan Chengb7a5c522006-04-18 21:55:35 +00001241def SHUFPDrmi : PDIi8<0xC6, MRMSrcMem,
Evan Cheng2da953f2006-03-22 07:10:28 +00001242 (ops VR128:$dst, VR128:$src1, f128mem:$src2, i8imm:$src3),
Evan Cheng0038e592006-03-28 00:39:58 +00001243 "shufpd {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng4f563382006-03-29 01:30:51 +00001244 [(set VR128:$dst, (v2f64 (vector_shuffle
1245 VR128:$src1, (load addr:$src2),
1246 SHUFP_shuffle_mask:$src3)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001247
Evan Chengfd111b52006-04-19 21:15:24 +00001248let AddedComplexity = 10 in {
Evan Cheng470a6ad2006-02-22 02:26:30 +00001249def UNPCKHPSrr : PSI<0x15, MRMSrcReg,
Evan Cheng2246f842006-03-18 01:23:20 +00001250 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001251 "unpckhps {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001252 [(set VR128:$dst, (v4f32 (vector_shuffle
1253 VR128:$src1, VR128:$src2,
1254 UNPCKH_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001255def UNPCKHPSrm : PSI<0x15, MRMSrcMem,
Evan Cheng2246f842006-03-18 01:23:20 +00001256 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001257 "unpckhps {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001258 [(set VR128:$dst, (v4f32 (vector_shuffle
1259 VR128:$src1, (load addr:$src2),
1260 UNPCKH_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001261def UNPCKHPDrr : PDI<0x15, MRMSrcReg,
Evan Cheng2246f842006-03-18 01:23:20 +00001262 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001263 "unpckhpd {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001264 [(set VR128:$dst, (v2f64 (vector_shuffle
1265 VR128:$src1, VR128:$src2,
1266 UNPCKH_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001267def UNPCKHPDrm : PDI<0x15, MRMSrcMem,
Evan Cheng2246f842006-03-18 01:23:20 +00001268 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001269 "unpckhpd {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001270 [(set VR128:$dst, (v2f64 (vector_shuffle
1271 VR128:$src1, (load addr:$src2),
1272 UNPCKH_shuffle_mask)))]>;
Evan Cheng4fcb9222006-03-28 02:43:26 +00001273
Evan Cheng470a6ad2006-02-22 02:26:30 +00001274def UNPCKLPSrr : PSI<0x14, MRMSrcReg,
Evan Cheng2246f842006-03-18 01:23:20 +00001275 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Chengc60bd972006-03-25 09:37:23 +00001276 "unpcklps {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001277 [(set VR128:$dst, (v4f32 (vector_shuffle
1278 VR128:$src1, VR128:$src2,
1279 UNPCKL_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001280def UNPCKLPSrm : PSI<0x14, MRMSrcMem,
Evan Cheng2246f842006-03-18 01:23:20 +00001281 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Chengc60bd972006-03-25 09:37:23 +00001282 "unpcklps {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001283 [(set VR128:$dst, (v4f32 (vector_shuffle
1284 VR128:$src1, (load addr:$src2),
1285 UNPCKL_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001286def UNPCKLPDrr : PDI<0x14, MRMSrcReg,
Evan Cheng2246f842006-03-18 01:23:20 +00001287 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001288 "unpcklpd {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001289 [(set VR128:$dst, (v2f64 (vector_shuffle
1290 VR128:$src1, VR128:$src2,
1291 UNPCKL_shuffle_mask)))]>;
Evan Cheng470a6ad2006-02-22 02:26:30 +00001292def UNPCKLPDrm : PDI<0x14, MRMSrcMem,
Evan Cheng2246f842006-03-18 01:23:20 +00001293 (ops VR128:$dst, VR128:$src1, f128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001294 "unpcklpd {$src2, $dst|$dst, $src2}",
Evan Cheng4f563382006-03-29 01:30:51 +00001295 [(set VR128:$dst, (v2f64 (vector_shuffle
1296 VR128:$src1, (load addr:$src2),
1297 UNPCKL_shuffle_mask)))]>;
Evan Chengfd111b52006-04-19 21:15:24 +00001298} // AddedComplexity
Evan Cheng2c0dbd02006-03-24 02:58:06 +00001299}
Evan Cheng470a6ad2006-02-22 02:26:30 +00001300
Evan Cheng4b1734f2006-03-31 21:29:33 +00001301// Horizontal ops
1302let isTwoAddress = 1 in {
Evan Chengd9539472006-04-14 21:59:03 +00001303def HADDPSrr : S3D_Intrr<0x7C, "haddps {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001304 int_x86_sse3_hadd_ps>;
Evan Chengd9539472006-04-14 21:59:03 +00001305def HADDPSrm : S3D_Intrm<0x7C, "haddps {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001306 int_x86_sse3_hadd_ps>;
Evan Chengd9539472006-04-14 21:59:03 +00001307def HADDPDrr : S3_Intrr<0x7C, "haddpd {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001308 int_x86_sse3_hadd_pd>;
Evan Chengd9539472006-04-14 21:59:03 +00001309def HADDPDrm : S3_Intrm<0x7C, "haddpd {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001310 int_x86_sse3_hadd_pd>;
Evan Cheng7076e2d2006-04-15 05:52:42 +00001311def HSUBPSrr : S3D_Intrr<0x7D, "hsubps {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001312 int_x86_sse3_hsub_ps>;
Evan Cheng7076e2d2006-04-15 05:52:42 +00001313def HSUBPSrm : S3D_Intrm<0x7D, "hsubps {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001314 int_x86_sse3_hsub_ps>;
Evan Cheng7076e2d2006-04-15 05:52:42 +00001315def HSUBPDrr : S3_Intrr<0x7D, "hsubpd {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001316 int_x86_sse3_hsub_pd>;
Evan Cheng7076e2d2006-04-15 05:52:42 +00001317def HSUBPDrm : S3_Intrm<0x7D, "hsubpd {$src2, $dst|$dst, $src2}",
Evan Cheng4b1734f2006-03-31 21:29:33 +00001318 int_x86_sse3_hsub_pd>;
1319}
1320
Evan Chengbf156d12006-02-21 19:26:52 +00001321//===----------------------------------------------------------------------===//
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001322// SSE integer instructions
Evan Chengbf156d12006-02-21 19:26:52 +00001323//===----------------------------------------------------------------------===//
1324
Evan Cheng4e4c71e2006-02-21 20:00:20 +00001325// Move Instructions
Evan Cheng24dc1f52006-03-23 07:44:07 +00001326def MOVDQArr : PDI<0x6F, MRMSrcReg, (ops VR128:$dst, VR128:$src),
1327 "movdqa {$src, $dst|$dst, $src}", []>;
1328def MOVDQArm : PDI<0x6F, MRMSrcMem, (ops VR128:$dst, i128mem:$src),
1329 "movdqa {$src, $dst|$dst, $src}",
Evan Cheng91b740d2006-04-12 17:12:36 +00001330 [(set VR128:$dst, (loadv2i64 addr:$src))]>;
Evan Cheng24dc1f52006-03-23 07:44:07 +00001331def MOVDQAmr : PDI<0x7F, MRMDestMem, (ops i128mem:$dst, VR128:$src),
1332 "movdqa {$src, $dst|$dst, $src}",
Evan Cheng91b740d2006-04-12 17:12:36 +00001333 [(store (v2i64 VR128:$src), addr:$dst)]>;
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001334def MOVDQUrm : I<0x6F, MRMSrcMem, (ops VR128:$dst, i128mem:$src),
1335 "movdqu {$src, $dst|$dst, $src}",
1336 [(set VR128:$dst, (int_x86_sse2_loadu_dq addr:$src))]>,
1337 XS, Requires<[HasSSE2]>;
1338def MOVDQUmr : I<0x7F, MRMDestMem, (ops i128mem:$dst, VR128:$src),
1339 "movdqu {$src, $dst|$dst, $src}",
1340 [(int_x86_sse2_storeu_dq addr:$dst, VR128:$src)]>,
1341 XS, Requires<[HasSSE2]>;
1342def LDDQUrm : S3DI<0xF0, MRMSrcMem, (ops VR128:$dst, i128mem:$src),
1343 "lddqu {$src, $dst|$dst, $src}",
1344 [(set VR128:$dst, (int_x86_sse3_ldu_dq addr:$src))]>;
Evan Cheng24dc1f52006-03-23 07:44:07 +00001345
Evan Chenga971f6f2006-03-23 01:57:24 +00001346// 128-bit Integer Arithmetic
1347let isTwoAddress = 1 in {
1348let isCommutable = 1 in {
1349def PADDBrr : PDI<0xFC, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1350 "paddb {$src2, $dst|$dst, $src2}",
1351 [(set VR128:$dst, (v16i8 (add VR128:$src1, VR128:$src2)))]>;
1352def PADDWrr : PDI<0xFD, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1353 "paddw {$src2, $dst|$dst, $src2}",
1354 [(set VR128:$dst, (v8i16 (add VR128:$src1, VR128:$src2)))]>;
1355def PADDDrr : PDI<0xFE, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1356 "paddd {$src2, $dst|$dst, $src2}",
1357 [(set VR128:$dst, (v4i32 (add VR128:$src1, VR128:$src2)))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001358
1359def PADDQrr : PDI<0xD4, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1360 "paddq {$src2, $dst|$dst, $src2}",
1361 [(set VR128:$dst, (v2i64 (add VR128:$src1, VR128:$src2)))]>;
Evan Chenga971f6f2006-03-23 01:57:24 +00001362}
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001363def PADDBrm : PDI<0xFC, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Chenga971f6f2006-03-23 01:57:24 +00001364 "paddb {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001365 [(set VR128:$dst, (add VR128:$src1,
1366 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001367def PADDWrm : PDI<0xFD, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Chenga971f6f2006-03-23 01:57:24 +00001368 "paddw {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001369 [(set VR128:$dst, (add VR128:$src1,
1370 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001371def PADDDrm : PDI<0xFE, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Chenga971f6f2006-03-23 01:57:24 +00001372 "paddd {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001373 [(set VR128:$dst, (add VR128:$src1,
1374 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001375def PADDQrm : PDI<0xD4, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng506d3df2006-03-29 23:07:14 +00001376 "paddd {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001377 [(set VR128:$dst, (add VR128:$src1,
1378 (loadv2i64 addr:$src2)))]>;
Evan Cheng7b1d34b2006-03-25 01:33:37 +00001379
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001380let isCommutable = 1 in {
1381def PADDSBrr : PDI<0xEC, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1382 "paddsb {$src2, $dst|$dst, $src2}",
1383 [(set VR128:$dst, (int_x86_sse2_padds_b VR128:$src1,
1384 VR128:$src2))]>;
1385def PADDSWrr : PDI<0xED, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1386 "paddsw {$src2, $dst|$dst, $src2}",
1387 [(set VR128:$dst, (int_x86_sse2_padds_w VR128:$src1,
1388 VR128:$src2))]>;
1389def PADDUSBrr : PDI<0xDC, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1390 "paddusb {$src2, $dst|$dst, $src2}",
1391 [(set VR128:$dst, (int_x86_sse2_paddus_b VR128:$src1,
1392 VR128:$src2))]>;
1393def PADDUSWrr : PDI<0xDD, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1394 "paddusw {$src2, $dst|$dst, $src2}",
1395 [(set VR128:$dst, (int_x86_sse2_paddus_w VR128:$src1,
1396 VR128:$src2))]>;
1397}
1398def PADDSBrm : PDI<0xEC, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1399 "paddsb {$src2, $dst|$dst, $src2}",
1400 [(set VR128:$dst, (int_x86_sse2_padds_b VR128:$src1,
1401 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1402def PADDSWrm : PDI<0xED, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1403 "paddsw {$src2, $dst|$dst, $src2}",
1404 [(set VR128:$dst, (int_x86_sse2_padds_w VR128:$src1,
1405 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1406def PADDUSBrm : PDI<0xDC, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1407 "paddusb {$src2, $dst|$dst, $src2}",
1408 [(set VR128:$dst, (int_x86_sse2_paddus_b VR128:$src1,
1409 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1410def PADDUSWrm : PDI<0xDD, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1411 "paddusw {$src2, $dst|$dst, $src2}",
1412 [(set VR128:$dst, (int_x86_sse2_paddus_w VR128:$src1,
1413 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1414
1415
Evan Cheng7b1d34b2006-03-25 01:33:37 +00001416def PSUBBrr : PDI<0xF8, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1417 "psubb {$src2, $dst|$dst, $src2}",
1418 [(set VR128:$dst, (v16i8 (sub VR128:$src1, VR128:$src2)))]>;
1419def PSUBWrr : PDI<0xF9, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1420 "psubw {$src2, $dst|$dst, $src2}",
1421 [(set VR128:$dst, (v8i16 (sub VR128:$src1, VR128:$src2)))]>;
1422def PSUBDrr : PDI<0xFA, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1423 "psubd {$src2, $dst|$dst, $src2}",
1424 [(set VR128:$dst, (v4i32 (sub VR128:$src1, VR128:$src2)))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001425def PSUBQrr : PDI<0xFB, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1426 "psubq {$src2, $dst|$dst, $src2}",
1427 [(set VR128:$dst, (v2i64 (sub VR128:$src1, VR128:$src2)))]>;
Evan Cheng7b1d34b2006-03-25 01:33:37 +00001428
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001429def PSUBBrm : PDI<0xF8, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng7b1d34b2006-03-25 01:33:37 +00001430 "psubb {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001431 [(set VR128:$dst, (sub VR128:$src1,
1432 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001433def PSUBWrm : PDI<0xF9, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng7b1d34b2006-03-25 01:33:37 +00001434 "psubw {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001435 [(set VR128:$dst, (sub VR128:$src1,
1436 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001437def PSUBDrm : PDI<0xFA, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng7b1d34b2006-03-25 01:33:37 +00001438 "psubd {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001439 [(set VR128:$dst, (sub VR128:$src1,
1440 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001441def PSUBQrm : PDI<0xFB, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng506d3df2006-03-29 23:07:14 +00001442 "psubd {$src2, $dst|$dst, $src2}",
Evan Cheng083248e2006-04-17 18:05:01 +00001443 [(set VR128:$dst, (sub VR128:$src1,
1444 (loadv2i64 addr:$src2)))]>;
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001445
1446def PSUBSBrr : PDI<0xE8, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1447 "psubsb {$src2, $dst|$dst, $src2}",
1448 [(set VR128:$dst, (int_x86_sse2_psubs_b VR128:$src1,
1449 VR128:$src2))]>;
1450def PSUBSWrr : PDI<0xE9, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1451 "psubsw {$src2, $dst|$dst, $src2}",
1452 [(set VR128:$dst, (int_x86_sse2_psubs_w VR128:$src1,
1453 VR128:$src2))]>;
1454def PSUBUSBrr : PDI<0xD8, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1455 "psubusb {$src2, $dst|$dst, $src2}",
1456 [(set VR128:$dst, (int_x86_sse2_psubus_b VR128:$src1,
1457 VR128:$src2))]>;
1458def PSUBUSWrr : PDI<0xD9, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1459 "psubusw {$src2, $dst|$dst, $src2}",
1460 [(set VR128:$dst, (int_x86_sse2_psubus_w VR128:$src1,
1461 VR128:$src2))]>;
1462
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001463def PSUBSBrm : PDI<0xE8, MRMSrcMem,
1464 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001465 "psubsb {$src2, $dst|$dst, $src2}",
1466 [(set VR128:$dst, (int_x86_sse2_psubs_b VR128:$src1,
1467 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001468def PSUBSWrm : PDI<0xE9, MRMSrcMem,
1469 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001470 "psubsw {$src2, $dst|$dst, $src2}",
1471 [(set VR128:$dst, (int_x86_sse2_psubs_w VR128:$src1,
1472 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001473def PSUBUSBrm : PDI<0xD8, MRMSrcMem,
1474 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001475 "psubusb {$src2, $dst|$dst, $src2}",
1476 [(set VR128:$dst, (int_x86_sse2_psubus_b VR128:$src1,
1477 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001478def PSUBUSWrm : PDI<0xD9, MRMSrcMem,
1479 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng49ac1bf2006-04-13 00:43:35 +00001480 "psubusw {$src2, $dst|$dst, $src2}",
1481 [(set VR128:$dst, (int_x86_sse2_psubus_w VR128:$src1,
1482 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001483
1484let isCommutable = 1 in {
1485def PMULHUWrr : PDI<0xE4, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1486 "pmulhuw {$src2, $dst|$dst, $src2}",
1487 [(set VR128:$dst, (int_x86_sse2_pmulhu_w VR128:$src1,
1488 VR128:$src2))]>;
1489def PMULHWrr : PDI<0xE5, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1490 "pmulhw {$src2, $dst|$dst, $src2}",
1491 [(set VR128:$dst, (int_x86_sse2_pmulh_w VR128:$src1,
1492 VR128:$src2))]>;
1493def PMULLWrr : PDI<0xD5, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1494 "pmullw {$src2, $dst|$dst, $src2}",
1495 [(set VR128:$dst, (v8i16 (mul VR128:$src1, VR128:$src2)))]>;
1496def PMULUDQrr : PDI<0xF4, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1497 "pmuludq {$src2, $dst|$dst, $src2}",
1498 [(set VR128:$dst, (int_x86_sse2_pmulu_dq VR128:$src1,
1499 VR128:$src2))]>;
1500}
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001501def PMULHUWrm : PDI<0xE4, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1502 "pmulhuw {$src2, $dst|$dst, $src2}",
1503 [(set VR128:$dst, (int_x86_sse2_pmulhu_w VR128:$src1,
1504 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1505def PMULHWrm : PDI<0xE5, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1506 "pmulhw {$src2, $dst|$dst, $src2}",
1507 [(set VR128:$dst, (int_x86_sse2_pmulh_w VR128:$src1,
1508 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1509def PMULLWrm : PDI<0xD5, MRMSrcMem,
1510 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1511 "pmullw {$src2, $dst|$dst, $src2}",
1512 [(set VR128:$dst, (v8i16 (mul VR128:$src1,
1513 (bc_v8i16 (loadv2i64 addr:$src2)))))]>;
1514def PMULUDQrm : PDI<0xF4, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1515 "pmuludq {$src2, $dst|$dst, $src2}",
1516 [(set VR128:$dst, (int_x86_sse2_pmulu_dq VR128:$src1,
1517 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1518
Evan Cheng00586942006-04-13 06:11:45 +00001519let isCommutable = 1 in {
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001520def PMADDWDrr : PDI<0xF5, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1521 "pmaddwd {$src2, $dst|$dst, $src2}",
1522 [(set VR128:$dst, (int_x86_sse2_pmadd_wd VR128:$src1,
1523 VR128:$src2))]>;
Evan Cheng00586942006-04-13 06:11:45 +00001524}
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001525def PMADDWDrm : PDI<0xF5, MRMSrcMem,
1526 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1527 "pmaddwd {$src2, $dst|$dst, $src2}",
1528 [(set VR128:$dst, (int_x86_sse2_pmadd_wd VR128:$src1,
1529 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1530
Evan Cheng00586942006-04-13 06:11:45 +00001531let isCommutable = 1 in {
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001532def PAVGBrr : PDI<0xE0, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1533 "pavgb {$src2, $dst|$dst, $src2}",
1534 [(set VR128:$dst, (int_x86_sse2_pavg_b VR128:$src1,
1535 VR128:$src2))]>;
1536def PAVGWrr : PDI<0xE3, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1537 "pavgw {$src2, $dst|$dst, $src2}",
1538 [(set VR128:$dst, (int_x86_sse2_pavg_w VR128:$src1,
1539 VR128:$src2))]>;
Evan Cheng00586942006-04-13 06:11:45 +00001540}
Evan Cheng2f40b1b2006-04-13 05:24:54 +00001541def PAVGBrm : PDI<0xE0, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1542 "pavgb {$src2, $dst|$dst, $src2}",
1543 [(set VR128:$dst, (int_x86_sse2_pavg_b VR128:$src1,
1544 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1545def PAVGWrm : PDI<0xE3, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1546 "pavgw {$src2, $dst|$dst, $src2}",
1547 [(set VR128:$dst, (int_x86_sse2_pavg_w VR128:$src1,
1548 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
Evan Cheng00586942006-04-13 06:11:45 +00001549
1550let isCommutable = 1 in {
1551def PMAXUBrr : PDI<0xDE, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1552 "pmaxub {$src2, $dst|$dst, $src2}",
1553 [(set VR128:$dst, (int_x86_sse2_pmaxu_b VR128:$src1,
1554 VR128:$src2))]>;
1555def PMAXSWrr : PDI<0xEE, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1556 "pmaxsw {$src2, $dst|$dst, $src2}",
1557 [(set VR128:$dst, (int_x86_sse2_pmaxs_w VR128:$src1,
1558 VR128:$src2))]>;
1559}
1560def PMAXUBrm : PDI<0xDE, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1561 "pmaxub {$src2, $dst|$dst, $src2}",
1562 [(set VR128:$dst, (int_x86_sse2_pmaxu_b VR128:$src1,
1563 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1564def PMAXSWrm : PDI<0xEE, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1565 "pmaxsw {$src2, $dst|$dst, $src2}",
1566 [(set VR128:$dst, (int_x86_sse2_pmaxs_w VR128:$src1,
1567 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1568
1569let isCommutable = 1 in {
1570def PMINUBrr : PDI<0xDA, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1571 "pminub {$src2, $dst|$dst, $src2}",
1572 [(set VR128:$dst, (int_x86_sse2_pminu_b VR128:$src1,
1573 VR128:$src2))]>;
1574def PMINSWrr : PDI<0xEA, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1575 "pminsw {$src2, $dst|$dst, $src2}",
1576 [(set VR128:$dst, (int_x86_sse2_pmins_w VR128:$src1,
1577 VR128:$src2))]>;
1578}
1579def PMINUBrm : PDI<0xDA, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1580 "pminub {$src2, $dst|$dst, $src2}",
1581 [(set VR128:$dst, (int_x86_sse2_pminu_b VR128:$src1,
1582 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1583def PMINSWrm : PDI<0xEA, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1584 "pminsw {$src2, $dst|$dst, $src2}",
1585 [(set VR128:$dst, (int_x86_sse2_pmins_w VR128:$src1,
1586 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1587
1588
1589let isCommutable = 1 in {
1590def PSADBWrr : PDI<0xE0, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1591 "psadbw {$src2, $dst|$dst, $src2}",
1592 [(set VR128:$dst, (int_x86_sse2_psad_bw VR128:$src1,
1593 VR128:$src2))]>;
1594}
1595def PSADBWrm : PDI<0xE0, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1596 "psadbw {$src2, $dst|$dst, $src2}",
1597 [(set VR128:$dst, (int_x86_sse2_psad_bw VR128:$src1,
1598 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001599}
Evan Chengc60bd972006-03-25 09:37:23 +00001600
Evan Chengff65e382006-04-04 21:49:39 +00001601let isTwoAddress = 1 in {
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001602def PSLLWrr : PDIi8<0xF1, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1603 "psllw {$src2, $dst|$dst, $src2}",
1604 [(set VR128:$dst, (int_x86_sse2_psll_w VR128:$src1,
1605 VR128:$src2))]>;
Evan Cheng1af18982006-04-15 05:59:08 +00001606def PSLLWrm : PDIi8<0xF1, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001607 "psllw {$src2, $dst|$dst, $src2}",
1608 [(set VR128:$dst, (int_x86_sse2_psll_w VR128:$src1,
1609 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1610def PSLLWri : PDIi8<0x71, MRM6r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1611 "psllw {$src2, $dst|$dst, $src2}",
1612 [(set VR128:$dst, (int_x86_sse2_psll_w VR128:$src1,
1613 (scalar_to_vector (i32 imm:$src2))))]>;
1614def PSLLDrr : PDIi8<0xF2, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1615 "pslld {$src2, $dst|$dst, $src2}",
1616 [(set VR128:$dst, (int_x86_sse2_psll_d VR128:$src1,
1617 VR128:$src2))]>;
Evan Cheng1af18982006-04-15 05:59:08 +00001618def PSLLDrm : PDIi8<0xF2, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001619 "pslld {$src2, $dst|$dst, $src2}",
1620 [(set VR128:$dst, (int_x86_sse2_psll_d VR128:$src1,
1621 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1622def PSLLDri : PDIi8<0x72, MRM6r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1623 "pslld {$src2, $dst|$dst, $src2}",
1624 [(set VR128:$dst, (int_x86_sse2_psll_d VR128:$src1,
1625 (scalar_to_vector (i32 imm:$src2))))]>;
1626def PSLLQrr : PDIi8<0xF3, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1627 "psllq {$src2, $dst|$dst, $src2}",
1628 [(set VR128:$dst, (int_x86_sse2_psll_q VR128:$src1,
1629 VR128:$src2))]>;
Evan Cheng1af18982006-04-15 05:59:08 +00001630def PSLLQrm : PDIi8<0xF3, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001631 "psllq {$src2, $dst|$dst, $src2}",
1632 [(set VR128:$dst, (int_x86_sse2_psll_q VR128:$src1,
1633 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1634def PSLLQri : PDIi8<0x73, MRM6r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1635 "psllq {$src2, $dst|$dst, $src2}",
1636 [(set VR128:$dst, (int_x86_sse2_psll_q VR128:$src1,
1637 (scalar_to_vector (i32 imm:$src2))))]>;
Evan Chengff65e382006-04-04 21:49:39 +00001638def PSLLDQri : PDIi8<0x73, MRM7r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1639 "pslldq {$src2, $dst|$dst, $src2}", []>;
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001640
1641def PSRLWrr : PDIi8<0xD1, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1642 "psrlw {$src2, $dst|$dst, $src2}",
1643 [(set VR128:$dst, (int_x86_sse2_psrl_w VR128:$src1,
1644 VR128:$src2))]>;
Evan Cheng1af18982006-04-15 05:59:08 +00001645def PSRLWrm : PDIi8<0xD1, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001646 "psrlw {$src2, $dst|$dst, $src2}",
1647 [(set VR128:$dst, (int_x86_sse2_psrl_w VR128:$src1,
1648 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1649def PSRLWri : PDIi8<0x71, MRM2r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1650 "psrlw {$src2, $dst|$dst, $src2}",
1651 [(set VR128:$dst, (int_x86_sse2_psrl_w VR128:$src1,
1652 (scalar_to_vector (i32 imm:$src2))))]>;
1653def PSRLDrr : PDIi8<0xD2, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1654 "psrld {$src2, $dst|$dst, $src2}",
1655 [(set VR128:$dst, (int_x86_sse2_psrl_d VR128:$src1,
1656 VR128:$src2))]>;
Evan Cheng1af18982006-04-15 05:59:08 +00001657def PSRLDrm : PDIi8<0xD2, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001658 "psrld {$src2, $dst|$dst, $src2}",
1659 [(set VR128:$dst, (int_x86_sse2_psrl_d VR128:$src1,
1660 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1661def PSRLDri : PDIi8<0x72, MRM2r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1662 "psrld {$src2, $dst|$dst, $src2}",
1663 [(set VR128:$dst, (int_x86_sse2_psrl_d VR128:$src1,
1664 (scalar_to_vector (i32 imm:$src2))))]>;
1665def PSRLQrr : PDIi8<0xD3, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1666 "psrlq {$src2, $dst|$dst, $src2}",
1667 [(set VR128:$dst, (int_x86_sse2_psrl_q VR128:$src1,
1668 VR128:$src2))]>;
Evan Cheng1af18982006-04-15 05:59:08 +00001669def PSRLQrm : PDIi8<0xD3, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001670 "psrlq {$src2, $dst|$dst, $src2}",
1671 [(set VR128:$dst, (int_x86_sse2_psrl_q VR128:$src1,
1672 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1673def PSRLQri : PDIi8<0x73, MRM2r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1674 "psrlq {$src2, $dst|$dst, $src2}",
1675 [(set VR128:$dst, (int_x86_sse2_psrl_q VR128:$src1,
1676 (scalar_to_vector (i32 imm:$src2))))]>;
1677def PSRLDQri : PDIi8<0x73, MRM3r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
Evan Chengff65e382006-04-04 21:49:39 +00001678 "psrldq {$src2, $dst|$dst, $src2}", []>;
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001679
1680def PSRAWrr : PDIi8<0xE1, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1681 "psraw {$src2, $dst|$dst, $src2}",
1682 [(set VR128:$dst, (int_x86_sse2_psra_w VR128:$src1,
1683 VR128:$src2))]>;
Evan Cheng1af18982006-04-15 05:59:08 +00001684def PSRAWrm : PDIi8<0xE1, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001685 "psraw {$src2, $dst|$dst, $src2}",
1686 [(set VR128:$dst, (int_x86_sse2_psra_w VR128:$src1,
1687 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1688def PSRAWri : PDIi8<0x71, MRM4r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1689 "psraw {$src2, $dst|$dst, $src2}",
1690 [(set VR128:$dst, (int_x86_sse2_psra_w VR128:$src1,
1691 (scalar_to_vector (i32 imm:$src2))))]>;
1692def PSRADrr : PDIi8<0xE2, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1693 "psrad {$src2, $dst|$dst, $src2}",
1694 [(set VR128:$dst, (int_x86_sse2_psra_d VR128:$src1,
1695 VR128:$src2))]>;
Evan Cheng1af18982006-04-15 05:59:08 +00001696def PSRADrm : PDIi8<0xE2, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng0ac8ea92006-04-14 00:14:05 +00001697 "psrad {$src2, $dst|$dst, $src2}",
1698 [(set VR128:$dst, (int_x86_sse2_psra_d VR128:$src1,
1699 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1700def PSRADri : PDIi8<0x72, MRM4r, (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
1701 "psrad {$src2, $dst|$dst, $src2}",
1702 [(set VR128:$dst, (int_x86_sse2_psra_d VR128:$src1,
1703 (scalar_to_vector (i32 imm:$src2))))]>;
Evan Chengff65e382006-04-04 21:49:39 +00001704}
1705
Evan Cheng506d3df2006-03-29 23:07:14 +00001706// Logical
1707let isTwoAddress = 1 in {
1708let isCommutable = 1 in {
1709def PANDrr : PDI<0xDB, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1710 "pand {$src2, $dst|$dst, $src2}",
1711 [(set VR128:$dst, (v2i64 (and VR128:$src1, VR128:$src2)))]>;
Evan Cheng2b21ac62006-04-13 18:11:28 +00001712def PORrr : PDI<0xEB, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1713 "por {$src2, $dst|$dst, $src2}",
1714 [(set VR128:$dst, (v2i64 (or VR128:$src1, VR128:$src2)))]>;
1715def PXORrr : PDI<0xEF, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1716 "pxor {$src2, $dst|$dst, $src2}",
1717 [(set VR128:$dst, (v2i64 (xor VR128:$src1, VR128:$src2)))]>;
1718}
Evan Cheng506d3df2006-03-29 23:07:14 +00001719
1720def PANDrm : PDI<0xDB, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1721 "pand {$src2, $dst|$dst, $src2}",
1722 [(set VR128:$dst, (v2i64 (and VR128:$src1,
1723 (load addr:$src2))))]>;
Evan Chengc6cb5bb2006-04-06 01:49:20 +00001724def PORrm : PDI<0xEB, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng506d3df2006-03-29 23:07:14 +00001725 "por {$src2, $dst|$dst, $src2}",
1726 [(set VR128:$dst, (v2i64 (or VR128:$src1,
1727 (load addr:$src2))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001728def PXORrm : PDI<0xEF, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1729 "pxor {$src2, $dst|$dst, $src2}",
1730 [(set VR128:$dst, (v2i64 (xor VR128:$src1,
1731 (load addr:$src2))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001732
1733def PANDNrr : PDI<0xDF, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
1734 "pandn {$src2, $dst|$dst, $src2}",
1735 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
1736 VR128:$src2)))]>;
1737
1738def PANDNrm : PDI<0xDF, MRMSrcMem, (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1739 "pandn {$src2, $dst|$dst, $src2}",
1740 [(set VR128:$dst, (v2i64 (and (vnot VR128:$src1),
1741 (load addr:$src2))))]>;
1742}
1743
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001744// SSE2 Integer comparison
1745let isTwoAddress = 1 in {
1746def PCMPEQBrr : PDI<0x74, MRMSrcReg,
1747 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1748 "pcmpeqb {$src2, $dst|$dst, $src2}",
1749 [(set VR128:$dst, (int_x86_sse2_pcmpeq_b VR128:$src1,
1750 VR128:$src2))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001751def PCMPEQBrm : PDI<0x74, MRMSrcMem,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001752 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1753 "pcmpeqb {$src2, $dst|$dst, $src2}",
1754 [(set VR128:$dst, (int_x86_sse2_pcmpeq_b VR128:$src1,
1755 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1756def PCMPEQWrr : PDI<0x75, MRMSrcReg,
1757 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1758 "pcmpeqw {$src2, $dst|$dst, $src2}",
1759 [(set VR128:$dst, (int_x86_sse2_pcmpeq_w VR128:$src1,
1760 VR128:$src2))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001761def PCMPEQWrm : PDI<0x75, MRMSrcMem,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001762 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1763 "pcmpeqw {$src2, $dst|$dst, $src2}",
1764 [(set VR128:$dst, (int_x86_sse2_pcmpeq_w VR128:$src1,
1765 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1766def PCMPEQDrr : PDI<0x76, MRMSrcReg,
1767 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1768 "pcmpeqd {$src2, $dst|$dst, $src2}",
1769 [(set VR128:$dst, (int_x86_sse2_pcmpeq_d VR128:$src1,
1770 VR128:$src2))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001771def PCMPEQDrm : PDI<0x76, MRMSrcMem,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001772 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1773 "pcmpeqd {$src2, $dst|$dst, $src2}",
1774 [(set VR128:$dst, (int_x86_sse2_pcmpeq_d VR128:$src1,
1775 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1776
1777def PCMPGTBrr : PDI<0x64, MRMSrcReg,
1778 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1779 "pcmpgtb {$src2, $dst|$dst, $src2}",
1780 [(set VR128:$dst, (int_x86_sse2_pcmpgt_b VR128:$src1,
1781 VR128:$src2))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001782def PCMPGTBrm : PDI<0x64, MRMSrcMem,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001783 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1784 "pcmpgtb {$src2, $dst|$dst, $src2}",
1785 [(set VR128:$dst, (int_x86_sse2_pcmpgt_b VR128:$src1,
1786 (bc_v16i8 (loadv2i64 addr:$src2))))]>;
1787def PCMPGTWrr : PDI<0x65, MRMSrcReg,
1788 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1789 "pcmpgtw {$src2, $dst|$dst, $src2}",
1790 [(set VR128:$dst, (int_x86_sse2_pcmpgt_w VR128:$src1,
1791 VR128:$src2))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001792def PCMPGTWrm : PDI<0x65, MRMSrcMem,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001793 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1794 "pcmpgtw {$src2, $dst|$dst, $src2}",
1795 [(set VR128:$dst, (int_x86_sse2_pcmpgt_w VR128:$src1,
1796 (bc_v8i16 (loadv2i64 addr:$src2))))]>;
1797def PCMPGTDrr : PDI<0x66, MRMSrcReg,
1798 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1799 "pcmpgtd {$src2, $dst|$dst, $src2}",
1800 [(set VR128:$dst, (int_x86_sse2_pcmpgt_d VR128:$src1,
1801 VR128:$src2))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001802def PCMPGTDrm : PDI<0x66, MRMSrcMem,
Evan Cheng9ab1ac52006-04-14 23:32:40 +00001803 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1804 "pcmpgtd {$src2, $dst|$dst, $src2}",
1805 [(set VR128:$dst, (int_x86_sse2_pcmpgt_d VR128:$src1,
1806 (bc_v4i32 (loadv2i64 addr:$src2))))]>;
1807}
1808
Evan Cheng506d3df2006-03-29 23:07:14 +00001809// Pack instructions
1810let isTwoAddress = 1 in {
1811def PACKSSWBrr : PDI<0x63, MRMSrcReg, (ops VR128:$dst, VR128:$src1,
1812 VR128:$src2),
1813 "packsswb {$src2, $dst|$dst, $src2}",
Evan Cheng591f7402006-03-29 23:53:14 +00001814 [(set VR128:$dst, (v8i16 (int_x86_sse2_packsswb_128
1815 VR128:$src1,
1816 VR128:$src2)))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001817def PACKSSWBrm : PDI<0x63, MRMSrcMem, (ops VR128:$dst, VR128:$src1,
1818 i128mem:$src2),
1819 "packsswb {$src2, $dst|$dst, $src2}",
Evan Cheng591f7402006-03-29 23:53:14 +00001820 [(set VR128:$dst, (v8i16 (int_x86_sse2_packsswb_128
1821 VR128:$src1,
1822 (bc_v8i16 (loadv2f64 addr:$src2)))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001823def PACKSSDWrr : PDI<0x6B, MRMSrcReg, (ops VR128:$dst, VR128:$src1,
1824 VR128:$src2),
Evan Cheng591f7402006-03-29 23:53:14 +00001825 "packssdw {$src2, $dst|$dst, $src2}",
1826 [(set VR128:$dst, (v4i32 (int_x86_sse2_packssdw_128
1827 VR128:$src1,
1828 VR128:$src2)))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001829def PACKSSDWrm : PDI<0x6B, MRMSrcMem, (ops VR128:$dst, VR128:$src1,
Evan Cheng506d3df2006-03-29 23:07:14 +00001830 i128mem:$src2),
Evan Cheng591f7402006-03-29 23:53:14 +00001831 "packssdw {$src2, $dst|$dst, $src2}",
1832 [(set VR128:$dst, (v4i32 (int_x86_sse2_packssdw_128
1833 VR128:$src1,
1834 (bc_v4i32 (loadv2i64 addr:$src2)))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001835def PACKUSWBrr : PDI<0x67, MRMSrcReg, (ops VR128:$dst, VR128:$src1,
1836 VR128:$src2),
1837 "packuswb {$src2, $dst|$dst, $src2}",
Evan Cheng591f7402006-03-29 23:53:14 +00001838 [(set VR128:$dst, (v8i16 (int_x86_sse2_packuswb_128
1839 VR128:$src1,
1840 VR128:$src2)))]>;
Evan Cheng60d3fa22006-04-15 06:10:09 +00001841def PACKUSWBrm : PDI<0x67, MRMSrcMem, (ops VR128:$dst, VR128:$src1,
Evan Cheng506d3df2006-03-29 23:07:14 +00001842 i128mem:$src2),
1843 "packuswb {$src2, $dst|$dst, $src2}",
Evan Cheng591f7402006-03-29 23:53:14 +00001844 [(set VR128:$dst, (v8i16 (int_x86_sse2_packuswb_128
1845 VR128:$src1,
1846 (bc_v8i16 (loadv2i64 addr:$src2)))))]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00001847}
1848
1849// Shuffle and unpack instructions
Evan Cheng8703be42006-04-04 19:12:30 +00001850def PSHUFDri : PDIi8<0x70, MRMSrcReg,
Evan Cheng506d3df2006-03-29 23:07:14 +00001851 (ops VR128:$dst, VR128:$src1, i8imm:$src2),
1852 "pshufd {$src2, $src1, $dst|$dst, $src1, $src2}",
1853 [(set VR128:$dst, (v4i32 (vector_shuffle
1854 VR128:$src1, (undef),
1855 PSHUFD_shuffle_mask:$src2)))]>;
Evan Cheng8703be42006-04-04 19:12:30 +00001856def PSHUFDmi : PDIi8<0x70, MRMSrcMem,
Evan Cheng506d3df2006-03-29 23:07:14 +00001857 (ops VR128:$dst, i128mem:$src1, i8imm:$src2),
1858 "pshufd {$src2, $src1, $dst|$dst, $src1, $src2}",
1859 [(set VR128:$dst, (v4i32 (vector_shuffle
Evan Cheng91b740d2006-04-12 17:12:36 +00001860 (bc_v4i32 (loadv2i64 addr:$src1)),
1861 (undef),
Evan Cheng506d3df2006-03-29 23:07:14 +00001862 PSHUFD_shuffle_mask:$src2)))]>;
1863
1864// SSE2 with ImmT == Imm8 and XS prefix.
Evan Cheng8703be42006-04-04 19:12:30 +00001865def PSHUFHWri : Ii8<0x70, MRMSrcReg,
Evan Cheng506d3df2006-03-29 23:07:14 +00001866 (ops VR128:$dst, VR128:$src1, i8imm:$src2),
1867 "pshufhw {$src2, $src1, $dst|$dst, $src1, $src2}",
1868 [(set VR128:$dst, (v8i16 (vector_shuffle
1869 VR128:$src1, (undef),
1870 PSHUFHW_shuffle_mask:$src2)))]>,
1871 XS, Requires<[HasSSE2]>;
Evan Cheng8703be42006-04-04 19:12:30 +00001872def PSHUFHWmi : Ii8<0x70, MRMSrcMem,
Evan Cheng506d3df2006-03-29 23:07:14 +00001873 (ops VR128:$dst, i128mem:$src1, i8imm:$src2),
1874 "pshufhw {$src2, $src1, $dst|$dst, $src1, $src2}",
1875 [(set VR128:$dst, (v8i16 (vector_shuffle
Evan Cheng91b740d2006-04-12 17:12:36 +00001876 (bc_v8i16 (loadv2i64 addr:$src1)),
1877 (undef),
Evan Cheng506d3df2006-03-29 23:07:14 +00001878 PSHUFHW_shuffle_mask:$src2)))]>,
1879 XS, Requires<[HasSSE2]>;
1880
1881// SSE2 with ImmT == Imm8 and XD prefix.
Evan Cheng8703be42006-04-04 19:12:30 +00001882def PSHUFLWri : Ii8<0x70, MRMSrcReg,
Evan Cheng506d3df2006-03-29 23:07:14 +00001883 (ops VR128:$dst, VR128:$src1, i32i8imm:$src2),
Evan Cheng7d9061e2006-03-30 19:54:57 +00001884 "pshuflw {$src2, $src1, $dst|$dst, $src1, $src2}",
Evan Cheng506d3df2006-03-29 23:07:14 +00001885 [(set VR128:$dst, (v8i16 (vector_shuffle
1886 VR128:$src1, (undef),
1887 PSHUFLW_shuffle_mask:$src2)))]>,
1888 XD, Requires<[HasSSE2]>;
Evan Cheng8703be42006-04-04 19:12:30 +00001889def PSHUFLWmi : Ii8<0x70, MRMSrcMem,
Evan Cheng506d3df2006-03-29 23:07:14 +00001890 (ops VR128:$dst, i128mem:$src1, i32i8imm:$src2),
Evan Cheng7d9061e2006-03-30 19:54:57 +00001891 "pshuflw {$src2, $src1, $dst|$dst, $src1, $src2}",
Evan Cheng506d3df2006-03-29 23:07:14 +00001892 [(set VR128:$dst, (v8i16 (vector_shuffle
Evan Cheng91b740d2006-04-12 17:12:36 +00001893 (bc_v8i16 (loadv2i64 addr:$src1)),
1894 (undef),
Evan Cheng506d3df2006-03-29 23:07:14 +00001895 PSHUFLW_shuffle_mask:$src2)))]>,
1896 XD, Requires<[HasSSE2]>;
1897
1898let isTwoAddress = 1 in {
Evan Chengc60bd972006-03-25 09:37:23 +00001899def PUNPCKLBWrr : PDI<0x60, MRMSrcReg,
1900 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1901 "punpcklbw {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001902 [(set VR128:$dst,
1903 (v16i8 (vector_shuffle VR128:$src1, VR128:$src2,
1904 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001905def PUNPCKLBWrm : PDI<0x60, MRMSrcMem,
1906 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1907 "punpcklbw {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001908 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001909 (v16i8 (vector_shuffle VR128:$src1,
1910 (bc_v16i8 (loadv2i64 addr:$src2)),
Evan Cheng0038e592006-03-28 00:39:58 +00001911 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001912def PUNPCKLWDrr : PDI<0x61, MRMSrcReg,
1913 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1914 "punpcklwd {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001915 [(set VR128:$dst,
1916 (v8i16 (vector_shuffle VR128:$src1, VR128:$src2,
1917 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001918def PUNPCKLWDrm : PDI<0x61, MRMSrcMem,
1919 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1920 "punpcklwd {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001921 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001922 (v8i16 (vector_shuffle VR128:$src1,
1923 (bc_v8i16 (loadv2i64 addr:$src2)),
Evan Cheng0038e592006-03-28 00:39:58 +00001924 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001925def PUNPCKLDQrr : PDI<0x62, MRMSrcReg,
1926 (ops VR128:$dst, VR128:$src1, VR128:$src2),
1927 "punpckldq {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001928 [(set VR128:$dst,
1929 (v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
1930 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001931def PUNPCKLDQrm : PDI<0x62, MRMSrcMem,
1932 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
1933 "punpckldq {$src2, $dst|$dst, $src2}",
Evan Cheng0038e592006-03-28 00:39:58 +00001934 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001935 (v4i32 (vector_shuffle VR128:$src1,
1936 (bc_v4i32 (loadv2i64 addr:$src2)),
Evan Cheng0038e592006-03-28 00:39:58 +00001937 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001938def PUNPCKLQDQrr : PDI<0x6C, MRMSrcReg,
1939 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001940 "punpcklqdq {$src2, $dst|$dst, $src2}",
1941 [(set VR128:$dst,
1942 (v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
1943 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001944def PUNPCKLQDQrm : PDI<0x6C, MRMSrcMem,
1945 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001946 "punpcklqdq {$src2, $dst|$dst, $src2}",
1947 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001948 (v2i64 (vector_shuffle VR128:$src1,
1949 (loadv2i64 addr:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001950 UNPCKL_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001951
1952def PUNPCKHBWrr : PDI<0x68, MRMSrcReg,
1953 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001954 "punpckhbw {$src2, $dst|$dst, $src2}",
1955 [(set VR128:$dst,
1956 (v16i8 (vector_shuffle VR128:$src1, VR128:$src2,
1957 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001958def PUNPCKHBWrm : PDI<0x68, MRMSrcMem,
1959 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001960 "punpckhbw {$src2, $dst|$dst, $src2}",
1961 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001962 (v16i8 (vector_shuffle VR128:$src1,
1963 (bc_v16i8 (loadv2i64 addr:$src2)),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001964 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001965def PUNPCKHWDrr : PDI<0x69, MRMSrcReg,
1966 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001967 "punpckhwd {$src2, $dst|$dst, $src2}",
1968 [(set VR128:$dst,
1969 (v8i16 (vector_shuffle VR128:$src1, VR128:$src2,
1970 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001971def PUNPCKHWDrm : PDI<0x69, MRMSrcMem,
1972 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001973 "punpckhwd {$src2, $dst|$dst, $src2}",
1974 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001975 (v8i16 (vector_shuffle VR128:$src1,
1976 (bc_v8i16 (loadv2i64 addr:$src2)),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001977 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001978def PUNPCKHDQrr : PDI<0x6A, MRMSrcReg,
1979 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001980 "punpckhdq {$src2, $dst|$dst, $src2}",
1981 [(set VR128:$dst,
1982 (v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
1983 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001984def PUNPCKHDQrm : PDI<0x6A, MRMSrcMem,
1985 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001986 "punpckhdq {$src2, $dst|$dst, $src2}",
1987 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00001988 (v4i32 (vector_shuffle VR128:$src1,
1989 (bc_v4i32 (loadv2i64 addr:$src2)),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001990 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001991def PUNPCKHQDQrr : PDI<0x6D, MRMSrcReg,
1992 (ops VR128:$dst, VR128:$src1, VR128:$src2),
Evan Cheng3d1be072006-04-25 17:48:41 +00001993 "punpckhqdq {$src2, $dst|$dst, $src2}",
Evan Cheng4fcb9222006-03-28 02:43:26 +00001994 [(set VR128:$dst,
1995 (v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
1996 UNPCKH_shuffle_mask)))]>;
Evan Chengc60bd972006-03-25 09:37:23 +00001997def PUNPCKHQDQrm : PDI<0x6D, MRMSrcMem,
1998 (ops VR128:$dst, VR128:$src1, i128mem:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00001999 "punpckhqdq {$src2, $dst|$dst, $src2}",
2000 [(set VR128:$dst,
Evan Cheng91b740d2006-04-12 17:12:36 +00002001 (v2i64 (vector_shuffle VR128:$src1,
2002 (loadv2i64 addr:$src2),
Evan Cheng4fcb9222006-03-28 02:43:26 +00002003 UNPCKH_shuffle_mask)))]>;
Evan Chenga971f6f2006-03-23 01:57:24 +00002004}
Evan Cheng82521dd2006-03-21 07:09:35 +00002005
Evan Chengb067a1e2006-03-31 19:22:53 +00002006// Extract / Insert
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002007def PEXTRWri : PDIi8<0xC5, MRMSrcReg,
Evan Cheng069287d2006-05-16 07:21:53 +00002008 (ops GR32:$dst, VR128:$src1, i32i8imm:$src2),
Evan Cheng8703be42006-04-04 19:12:30 +00002009 "pextrw {$src2, $src1, $dst|$dst, $src1, $src2}",
Evan Cheng069287d2006-05-16 07:21:53 +00002010 [(set GR32:$dst, (X86pextrw (v8i16 VR128:$src1),
Evan Cheng8703be42006-04-04 19:12:30 +00002011 (i32 imm:$src2)))]>;
Evan Chengb067a1e2006-03-31 19:22:53 +00002012let isTwoAddress = 1 in {
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002013def PINSRWrri : PDIi8<0xC4, MRMSrcReg,
Evan Cheng069287d2006-05-16 07:21:53 +00002014 (ops VR128:$dst, VR128:$src1, GR32:$src2, i32i8imm:$src3),
Evan Chengb067a1e2006-03-31 19:22:53 +00002015 "pinsrw {$src3, $src2, $dst|$dst, $src2, $src3}",
Evan Cheng653159f2006-03-31 21:55:24 +00002016 [(set VR128:$dst, (v8i16 (X86pinsrw (v8i16 VR128:$src1),
Evan Cheng069287d2006-05-16 07:21:53 +00002017 GR32:$src2, (i32 imm:$src3))))]>;
Evan Cheng9ab1ac52006-04-14 23:32:40 +00002018def PINSRWrmi : PDIi8<0xC4, MRMSrcMem,
Evan Chengb067a1e2006-03-31 19:22:53 +00002019 (ops VR128:$dst, VR128:$src1, i16mem:$src2, i32i8imm:$src3),
2020 "pinsrw {$src3, $src2, $dst|$dst, $src2, $src3}",
2021 [(set VR128:$dst,
Evan Cheng653159f2006-03-31 21:55:24 +00002022 (v8i16 (X86pinsrw (v8i16 VR128:$src1),
Evan Chengb067a1e2006-03-31 19:22:53 +00002023 (i32 (anyext (loadi16 addr:$src2))),
2024 (i32 imm:$src3))))]>;
2025}
2026
Evan Cheng82521dd2006-03-21 07:09:35 +00002027//===----------------------------------------------------------------------===//
Evan Chengc653d482006-03-24 22:28:37 +00002028// Miscellaneous Instructions
2029//===----------------------------------------------------------------------===//
2030
Evan Chengc5fb2b12006-03-30 00:33:26 +00002031// Mask creation
Evan Cheng069287d2006-05-16 07:21:53 +00002032def MOVMSKPSrr : PSI<0x50, MRMSrcReg, (ops GR32:$dst, VR128:$src),
Evan Chengc5fb2b12006-03-30 00:33:26 +00002033 "movmskps {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00002034 [(set GR32:$dst, (int_x86_sse_movmsk_ps VR128:$src))]>;
2035def MOVMSKPDrr : PSI<0x50, MRMSrcReg, (ops GR32:$dst, VR128:$src),
Evan Chengc5fb2b12006-03-30 00:33:26 +00002036 "movmskpd {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00002037 [(set GR32:$dst, (int_x86_sse2_movmsk_pd VR128:$src))]>;
Evan Chengc5fb2b12006-03-30 00:33:26 +00002038
Evan Cheng069287d2006-05-16 07:21:53 +00002039def PMOVMSKBrr : PDI<0xD7, MRMSrcReg, (ops GR32:$dst, VR128:$src),
Evan Chengc5fb2b12006-03-30 00:33:26 +00002040 "pmovmskb {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00002041 [(set GR32:$dst, (int_x86_sse2_pmovmskb_128 VR128:$src))]>;
Evan Chengc5fb2b12006-03-30 00:33:26 +00002042
Evan Chengfcf5e212006-04-11 06:57:30 +00002043// Conditional store
2044def MASKMOVDQU : PDI<0xF7, RawFrm, (ops VR128:$src, VR128:$mask),
2045 "maskmovdqu {$mask, $src|$src, $mask}",
2046 [(int_x86_sse2_maskmov_dqu VR128:$src, VR128:$mask, EDI)]>,
2047 Imp<[EDI],[]>;
2048
Evan Chengecac9cb2006-03-25 06:03:26 +00002049// Prefetching loads
Evan Cheng135c6a92006-04-11 17:35:57 +00002050def PREFETCHT0 : PSI<0x18, MRM1m, (ops i8mem:$src),
Evan Chengdf3c33c2006-04-11 18:04:57 +00002051 "prefetcht0 $src", []>;
Evan Cheng135c6a92006-04-11 17:35:57 +00002052def PREFETCHT1 : PSI<0x18, MRM2m, (ops i8mem:$src),
Evan Chengdf3c33c2006-04-11 18:04:57 +00002053 "prefetcht1 $src", []>;
Evan Cheng135c6a92006-04-11 17:35:57 +00002054def PREFETCHT2 : PSI<0x18, MRM3m, (ops i8mem:$src),
Evan Chengdf3c33c2006-04-11 18:04:57 +00002055 "prefetcht2 $src", []>;
Evan Cheng135c6a92006-04-11 17:35:57 +00002056def PREFETCHTNTA : PSI<0x18, MRM0m, (ops i8mem:$src),
Evan Chengdf3c33c2006-04-11 18:04:57 +00002057 "prefetchtnta $src", []>;
Evan Chengecac9cb2006-03-25 06:03:26 +00002058
2059// Non-temporal stores
Evan Chengfcf5e212006-04-11 06:57:30 +00002060def MOVNTPSmr : PSI<0x2B, MRMDestMem, (ops i128mem:$dst, VR128:$src),
2061 "movntps {$src, $dst|$dst, $src}",
2062 [(int_x86_sse_movnt_ps addr:$dst, VR128:$src)]>;
2063def MOVNTPDmr : PDI<0x2B, MRMDestMem, (ops i128mem:$dst, VR128:$src),
2064 "movntpd {$src, $dst|$dst, $src}",
2065 [(int_x86_sse2_movnt_pd addr:$dst, VR128:$src)]>;
2066def MOVNTDQmr : PDI<0xE7, MRMDestMem, (ops f128mem:$dst, VR128:$src),
2067 "movntdq {$src, $dst|$dst, $src}",
2068 [(int_x86_sse2_movnt_dq addr:$dst, VR128:$src)]>;
Evan Cheng069287d2006-05-16 07:21:53 +00002069def MOVNTImr : I<0xC3, MRMDestMem, (ops i32mem:$dst, GR32:$src),
Evan Chengfcf5e212006-04-11 06:57:30 +00002070 "movnti {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00002071 [(int_x86_sse2_movnt_i addr:$dst, GR32:$src)]>,
Evan Chengfcf5e212006-04-11 06:57:30 +00002072 TB, Requires<[HasSSE2]>;
Evan Chengecac9cb2006-03-25 06:03:26 +00002073
Evan Chengf3e1b1d2006-04-14 07:43:12 +00002074// Flush cache
2075def CLFLUSH : I<0xAE, MRM7m, (ops i8mem:$src),
2076 "clflush $src", [(int_x86_sse2_clflush addr:$src)]>,
2077 TB, Requires<[HasSSE2]>;
2078
2079// Load, store, and memory fence
Evan Chengecac9cb2006-03-25 06:03:26 +00002080def SFENCE : I<0xAE, MRM7m, (ops),
Evan Cheng135c6a92006-04-11 17:35:57 +00002081 "sfence", [(int_x86_sse_sfence)]>, TB, Requires<[HasSSE1]>;
Evan Chengf3e1b1d2006-04-14 07:43:12 +00002082def LFENCE : I<0xAE, MRM5m, (ops),
2083 "lfence", [(int_x86_sse2_lfence)]>, TB, Requires<[HasSSE2]>;
2084def MFENCE : I<0xAE, MRM6m, (ops),
2085 "mfence", [(int_x86_sse2_mfence)]>, TB, Requires<[HasSSE2]>;
Evan Chengecac9cb2006-03-25 06:03:26 +00002086
Evan Cheng372db542006-04-08 00:47:44 +00002087// MXCSR register
Evan Chengf3e1b1d2006-04-14 07:43:12 +00002088def LDMXCSR : I<0xAE, MRM5m, (ops i32mem:$src),
Evan Cheng372db542006-04-08 00:47:44 +00002089 "ldmxcsr $src",
2090 [(int_x86_sse_ldmxcsr addr:$src)]>, TB, Requires<[HasSSE1]>;
2091def STMXCSR : I<0xAE, MRM3m, (ops i32mem:$dst),
2092 "stmxcsr $dst",
2093 [(int_x86_sse_stmxcsr addr:$dst)]>, TB, Requires<[HasSSE1]>;
Evan Chengc653d482006-03-24 22:28:37 +00002094
Evan Chengd9539472006-04-14 21:59:03 +00002095// Thread synchronization
2096def MONITOR : I<0xC8, RawFrm, (ops), "monitor",
2097 [(int_x86_sse3_monitor EAX, ECX, EDX)]>,
2098 TB, Requires<[HasSSE3]>;
2099def MWAIT : I<0xC9, RawFrm, (ops), "mwait",
2100 [(int_x86_sse3_mwait ECX, EAX)]>,
2101 TB, Requires<[HasSSE3]>;
2102
Evan Chengc653d482006-03-24 22:28:37 +00002103//===----------------------------------------------------------------------===//
Evan Cheng82521dd2006-03-21 07:09:35 +00002104// Alias Instructions
2105//===----------------------------------------------------------------------===//
2106
Evan Chengffea91e2006-03-26 09:53:12 +00002107// Alias instructions that map zero vector to pxor / xorp* for sse.
Evan Cheng386031a2006-03-24 07:29:27 +00002108// FIXME: remove when we can teach regalloc that xor reg, reg is ok.
Evan Chengffea91e2006-03-26 09:53:12 +00002109def V_SET0_PI : PDI<0xEF, MRMInitReg, (ops VR128:$dst),
2110 "pxor $dst, $dst",
2111 [(set VR128:$dst, (v2i64 immAllZerosV))]>;
2112def V_SET0_PS : PSI<0x57, MRMInitReg, (ops VR128:$dst),
2113 "xorps $dst, $dst",
2114 [(set VR128:$dst, (v4f32 immAllZerosV))]>;
2115def V_SET0_PD : PDI<0x57, MRMInitReg, (ops VR128:$dst),
2116 "xorpd $dst, $dst",
2117 [(set VR128:$dst, (v2f64 immAllZerosV))]>;
Evan Cheng386031a2006-03-24 07:29:27 +00002118
Evan Chenga0b3afb2006-03-27 07:00:16 +00002119def V_SETALLONES : PDI<0x76, MRMInitReg, (ops VR128:$dst),
2120 "pcmpeqd $dst, $dst",
2121 [(set VR128:$dst, (v2f64 immAllOnesV))]>;
2122
Evan Cheng11e15b32006-04-03 20:53:28 +00002123// FR32 / FR64 to 128-bit vector conversion.
2124def MOVSS2PSrr : SSI<0x10, MRMSrcReg, (ops VR128:$dst, FR32:$src),
2125 "movss {$src, $dst|$dst, $src}",
2126 [(set VR128:$dst,
2127 (v4f32 (scalar_to_vector FR32:$src)))]>;
2128def MOVSS2PSrm : SSI<0x10, MRMSrcMem, (ops VR128:$dst, f32mem:$src),
2129 "movss {$src, $dst|$dst, $src}",
2130 [(set VR128:$dst,
2131 (v4f32 (scalar_to_vector (loadf32 addr:$src))))]>;
2132def MOVSD2PDrr : SDI<0x10, MRMSrcReg, (ops VR128:$dst, FR64:$src),
2133 "movsd {$src, $dst|$dst, $src}",
2134 [(set VR128:$dst,
2135 (v2f64 (scalar_to_vector FR64:$src)))]>;
2136def MOVSD2PDrm : SDI<0x10, MRMSrcMem, (ops VR128:$dst, f64mem:$src),
2137 "movsd {$src, $dst|$dst, $src}",
2138 [(set VR128:$dst,
2139 (v2f64 (scalar_to_vector (loadf64 addr:$src))))]>;
2140
Evan Cheng069287d2006-05-16 07:21:53 +00002141def MOVDI2PDIrr : PDI<0x6E, MRMSrcReg, (ops VR128:$dst, GR32:$src),
Evan Cheng11e15b32006-04-03 20:53:28 +00002142 "movd {$src, $dst|$dst, $src}",
2143 [(set VR128:$dst,
Evan Cheng069287d2006-05-16 07:21:53 +00002144 (v4i32 (scalar_to_vector GR32:$src)))]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002145def MOVDI2PDIrm : PDI<0x6E, MRMSrcMem, (ops VR128:$dst, i32mem:$src),
2146 "movd {$src, $dst|$dst, $src}",
2147 [(set VR128:$dst,
2148 (v4i32 (scalar_to_vector (loadi32 addr:$src))))]>;
2149// SSE2 instructions with XS prefix
2150def MOVQI2PQIrr : I<0x7E, MRMSrcReg, (ops VR128:$dst, VR64:$src),
2151 "movq {$src, $dst|$dst, $src}",
2152 [(set VR128:$dst,
2153 (v2i64 (scalar_to_vector VR64:$src)))]>, XS,
2154 Requires<[HasSSE2]>;
2155def MOVQI2PQIrm : I<0x7E, MRMSrcMem, (ops VR128:$dst, i64mem:$src),
2156 "movq {$src, $dst|$dst, $src}",
2157 [(set VR128:$dst,
2158 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>, XS,
2159 Requires<[HasSSE2]>;
2160// FIXME: may not be able to eliminate this movss with coalescing the src and
2161// dest register classes are different. We really want to write this pattern
2162// like this:
2163// def : Pat<(f32 (vector_extract (v4f32 VR128:$src), (i32 0))),
2164// (f32 FR32:$src)>;
2165def MOVPS2SSrr : SSI<0x10, MRMSrcReg, (ops FR32:$dst, VR128:$src),
2166 "movss {$src, $dst|$dst, $src}",
2167 [(set FR32:$dst, (vector_extract (v4f32 VR128:$src),
2168 (i32 0)))]>;
Evan Cheng85c09652006-04-06 23:53:29 +00002169def MOVPS2SSmr : SSI<0x11, MRMDestMem, (ops f32mem:$dst, VR128:$src),
Evan Cheng11e15b32006-04-03 20:53:28 +00002170 "movss {$src, $dst|$dst, $src}",
2171 [(store (f32 (vector_extract (v4f32 VR128:$src),
2172 (i32 0))), addr:$dst)]>;
2173def MOVPD2SDrr : SDI<0x10, MRMSrcReg, (ops FR64:$dst, VR128:$src),
2174 "movsd {$src, $dst|$dst, $src}",
2175 [(set FR64:$dst, (vector_extract (v2f64 VR128:$src),
2176 (i32 0)))]>;
Evan Chengfb2a3b22006-04-18 21:29:08 +00002177def MOVPD2SDmr : SDI<0x11, MRMDestMem, (ops f64mem:$dst, VR128:$src),
2178 "movsd {$src, $dst|$dst, $src}",
2179 [(store (f64 (vector_extract (v2f64 VR128:$src),
2180 (i32 0))), addr:$dst)]>;
Evan Cheng069287d2006-05-16 07:21:53 +00002181def MOVPDI2DIrr : PDI<0x7E, MRMDestReg, (ops GR32:$dst, VR128:$src),
Evan Cheng11e15b32006-04-03 20:53:28 +00002182 "movd {$src, $dst|$dst, $src}",
Evan Cheng069287d2006-05-16 07:21:53 +00002183 [(set GR32:$dst, (vector_extract (v4i32 VR128:$src),
Evan Cheng11e15b32006-04-03 20:53:28 +00002184 (i32 0)))]>;
2185def MOVPDI2DImr : PDI<0x7E, MRMDestMem, (ops i32mem:$dst, VR128:$src),
2186 "movd {$src, $dst|$dst, $src}",
2187 [(store (i32 (vector_extract (v4i32 VR128:$src),
2188 (i32 0))), addr:$dst)]>;
2189
2190// Move to lower bits of a VR128, leaving upper bits alone.
Evan Chengbc4832b2006-03-24 23:15:12 +00002191// Three operand (but two address) aliases.
2192let isTwoAddress = 1 in {
Evan Cheng11e15b32006-04-03 20:53:28 +00002193def MOVLSS2PSrr : SSI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, FR32:$src2),
Evan Chengbc4832b2006-03-24 23:15:12 +00002194 "movss {$src2, $dst|$dst, $src2}", []>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002195def MOVLSD2PDrr : SDI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, FR64:$src2),
Evan Chengbc4832b2006-03-24 23:15:12 +00002196 "movsd {$src2, $dst|$dst, $src2}", []>;
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002197
Evan Chengfd111b52006-04-19 21:15:24 +00002198let AddedComplexity = 20 in {
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002199def MOVLPSrr : SSI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
2200 "movss {$src2, $dst|$dst, $src2}",
2201 [(set VR128:$dst,
2202 (v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
Evan Cheng017dcc62006-04-21 01:05:10 +00002203 MOVL_shuffle_mask)))]>;
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002204def MOVLPDrr : SDI<0x10, MRMSrcReg, (ops VR128:$dst, VR128:$src1, VR128:$src2),
2205 "movsd {$src2, $dst|$dst, $src2}",
2206 [(set VR128:$dst,
2207 (v2f64 (vector_shuffle VR128:$src1, VR128:$src2,
Evan Cheng017dcc62006-04-21 01:05:10 +00002208 MOVL_shuffle_mask)))]>;
Evan Chengbc4832b2006-03-24 23:15:12 +00002209}
Evan Chengfd111b52006-04-19 21:15:24 +00002210}
Evan Cheng82521dd2006-03-21 07:09:35 +00002211
Evan Cheng397edef2006-04-11 22:28:25 +00002212// Store / copy lower 64-bits of a XMM register.
2213def MOVLQ128mr : PDI<0xD6, MRMDestMem, (ops i64mem:$dst, VR128:$src),
2214 "movq {$src, $dst|$dst, $src}",
2215 [(int_x86_sse2_storel_dq addr:$dst, VR128:$src)]>;
2216
Evan Cheng11e15b32006-04-03 20:53:28 +00002217// Move to lower bits of a VR128 and zeroing upper bits.
Evan Chengbc4832b2006-03-24 23:15:12 +00002218// Loading from memory automatically zeroing upper bits.
Evan Cheng017dcc62006-04-21 01:05:10 +00002219let AddedComplexity = 20 in {
Evan Cheng11e15b32006-04-03 20:53:28 +00002220def MOVZSS2PSrm : SSI<0x10, MRMSrcMem, (ops VR128:$dst, f32mem:$src),
Evan Chengbc4832b2006-03-24 23:15:12 +00002221 "movss {$src, $dst|$dst, $src}",
Evan Cheng017dcc62006-04-21 01:05:10 +00002222 [(set VR128:$dst, (v4f32 (vector_shuffle immAllZerosV,
2223 (v4f32 (scalar_to_vector (loadf32 addr:$src))),
2224 MOVL_shuffle_mask)))]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002225def MOVZSD2PDrm : SDI<0x10, MRMSrcMem, (ops VR128:$dst, f64mem:$src),
Evan Chengbc4832b2006-03-24 23:15:12 +00002226 "movsd {$src, $dst|$dst, $src}",
Evan Cheng017dcc62006-04-21 01:05:10 +00002227 [(set VR128:$dst, (v2f64 (vector_shuffle immAllZerosV,
2228 (v2f64 (scalar_to_vector (loadf64 addr:$src))),
2229 MOVL_shuffle_mask)))]>;
2230// movd / movq to XMM register zero-extends
Evan Cheng069287d2006-05-16 07:21:53 +00002231def MOVZDI2PDIrr : PDI<0x6E, MRMSrcReg, (ops VR128:$dst, GR32:$src),
Evan Cheng017dcc62006-04-21 01:05:10 +00002232 "movd {$src, $dst|$dst, $src}",
2233 [(set VR128:$dst, (v4i32 (vector_shuffle immAllZerosV,
Evan Cheng069287d2006-05-16 07:21:53 +00002234 (v4i32 (scalar_to_vector GR32:$src)),
Evan Cheng017dcc62006-04-21 01:05:10 +00002235 MOVL_shuffle_mask)))]>;
Evan Cheng11e15b32006-04-03 20:53:28 +00002236def MOVZDI2PDIrm : PDI<0x6E, MRMSrcMem, (ops VR128:$dst, i32mem:$src),
2237 "movd {$src, $dst|$dst, $src}",
Evan Cheng017dcc62006-04-21 01:05:10 +00002238 [(set VR128:$dst, (v4i32 (vector_shuffle immAllZerosV,
2239 (v4i32 (scalar_to_vector (loadi32 addr:$src))),
2240 MOVL_shuffle_mask)))]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002241// Moving from XMM to XMM but still clear upper 64 bits.
2242def MOVZQI2PQIrr : I<0x7E, MRMSrcReg, (ops VR128:$dst, VR128:$src),
2243 "movq {$src, $dst|$dst, $src}",
2244 [(set VR128:$dst, (int_x86_sse2_movl_dq VR128:$src))]>,
2245 XS, Requires<[HasSSE2]>;
2246def MOVZQI2PQIrm : I<0x7E, MRMSrcMem, (ops VR128:$dst, i64mem:$src),
2247 "movq {$src, $dst|$dst, $src}",
2248 [(set VR128:$dst, (int_x86_sse2_movl_dq
2249 (bc_v4i32 (loadv2i64 addr:$src))))]>,
2250 XS, Requires<[HasSSE2]>;
Evan Cheng017dcc62006-04-21 01:05:10 +00002251}
Evan Cheng48090aa2006-03-21 23:01:21 +00002252
2253//===----------------------------------------------------------------------===//
2254// Non-Instruction Patterns
2255//===----------------------------------------------------------------------===//
2256
2257// 128-bit vector undef's.
2258def : Pat<(v2f64 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2259def : Pat<(v16i8 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2260def : Pat<(v8i16 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2261def : Pat<(v4i32 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2262def : Pat<(v2i64 (undef)), (IMPLICIT_DEF_VR128)>, Requires<[HasSSE2]>;
2263
Evan Chengffea91e2006-03-26 09:53:12 +00002264// 128-bit vector all zero's.
2265def : Pat<(v16i8 immAllZerosV), (v16i8 (V_SET0_PI))>, Requires<[HasSSE2]>;
2266def : Pat<(v8i16 immAllZerosV), (v8i16 (V_SET0_PI))>, Requires<[HasSSE2]>;
2267def : Pat<(v4i32 immAllZerosV), (v4i32 (V_SET0_PI))>, Requires<[HasSSE2]>;
2268
Evan Chenga0b3afb2006-03-27 07:00:16 +00002269// 128-bit vector all one's.
2270def : Pat<(v16i8 immAllOnesV), (v16i8 (V_SETALLONES))>, Requires<[HasSSE2]>;
2271def : Pat<(v8i16 immAllOnesV), (v8i16 (V_SETALLONES))>, Requires<[HasSSE2]>;
2272def : Pat<(v4i32 immAllOnesV), (v4i32 (V_SETALLONES))>, Requires<[HasSSE2]>;
2273def : Pat<(v2i64 immAllOnesV), (v2i64 (V_SETALLONES))>, Requires<[HasSSE2]>;
2274def : Pat<(v4f32 immAllOnesV), (v4f32 (V_SETALLONES))>, Requires<[HasSSE1]>;
2275
Evan Cheng48090aa2006-03-21 23:01:21 +00002276// Store 128-bit integer vector values.
Evan Cheng24dc1f52006-03-23 07:44:07 +00002277def : Pat<(store (v16i8 VR128:$src), addr:$dst),
Evan Chengffea91e2006-03-26 09:53:12 +00002278 (MOVDQAmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng24dc1f52006-03-23 07:44:07 +00002279def : Pat<(store (v8i16 VR128:$src), addr:$dst),
Evan Chengffea91e2006-03-26 09:53:12 +00002280 (MOVDQAmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng24dc1f52006-03-23 07:44:07 +00002281def : Pat<(store (v4i32 VR128:$src), addr:$dst),
Evan Chengffea91e2006-03-26 09:53:12 +00002282 (MOVDQAmr addr:$dst, VR128:$src)>, Requires<[HasSSE2]>;
Evan Cheng48090aa2006-03-21 23:01:21 +00002283
Evan Cheng069287d2006-05-16 07:21:53 +00002284// Scalar to v8i16 / v16i8. The source may be a GR32, but only the lower 8 or
Evan Cheng48090aa2006-03-21 23:01:21 +00002285// 16-bits matter.
Evan Cheng069287d2006-05-16 07:21:53 +00002286def : Pat<(v8i16 (X86s2vec GR32:$src)), (v8i16 (MOVDI2PDIrr GR32:$src))>,
Evan Chengffea91e2006-03-26 09:53:12 +00002287 Requires<[HasSSE2]>;
Evan Cheng069287d2006-05-16 07:21:53 +00002288def : Pat<(v16i8 (X86s2vec GR32:$src)), (v16i8 (MOVDI2PDIrr GR32:$src))>,
Evan Chengffea91e2006-03-26 09:53:12 +00002289 Requires<[HasSSE2]>;
Evan Cheng48090aa2006-03-21 23:01:21 +00002290
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002291// bit_convert
Evan Cheng475aecf2006-03-29 03:04:49 +00002292def : Pat<(v2i64 (bitconvert (v4i32 VR128:$src))), (v2i64 VR128:$src)>,
2293 Requires<[HasSSE2]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00002294def : Pat<(v2i64 (bitconvert (v8i16 VR128:$src))), (v2i64 VR128:$src)>,
2295 Requires<[HasSSE2]>;
2296def : Pat<(v2i64 (bitconvert (v16i8 VR128:$src))), (v2i64 VR128:$src)>,
2297 Requires<[HasSSE2]>;
Evan Cheng664ade72006-04-07 21:20:58 +00002298def : Pat<(v2i64 (bitconvert (v2f64 VR128:$src))), (v2i64 VR128:$src)>,
2299 Requires<[HasSSE2]>;
2300def : Pat<(v2i64 (bitconvert (v4f32 VR128:$src))), (v2i64 VR128:$src)>,
2301 Requires<[HasSSE2]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00002302def : Pat<(v4i32 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>,
2303 Requires<[HasSSE2]>;
2304def : Pat<(v4i32 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>,
2305 Requires<[HasSSE2]>;
2306def : Pat<(v4i32 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>,
2307 Requires<[HasSSE2]>;
Evan Cheng664ade72006-04-07 21:20:58 +00002308def : Pat<(v4i32 (bitconvert (v2f64 VR128:$src))), (v4i32 VR128:$src)>,
2309 Requires<[HasSSE2]>;
2310def : Pat<(v4i32 (bitconvert (v4f32 VR128:$src))), (v4i32 VR128:$src)>,
2311 Requires<[HasSSE2]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00002312def : Pat<(v8i16 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>,
2313 Requires<[HasSSE2]>;
2314def : Pat<(v8i16 (bitconvert (v4i32 VR128:$src))), (v4i32 VR128:$src)>,
2315 Requires<[HasSSE2]>;
2316def : Pat<(v8i16 (bitconvert (v16i8 VR128:$src))), (v4i32 VR128:$src)>,
2317 Requires<[HasSSE2]>;
Evan Cheng664ade72006-04-07 21:20:58 +00002318def : Pat<(v8i16 (bitconvert (v2f64 VR128:$src))), (v8i16 VR128:$src)>,
2319 Requires<[HasSSE2]>;
2320def : Pat<(v8i16 (bitconvert (v4f32 VR128:$src))), (v8i16 VR128:$src)>,
2321 Requires<[HasSSE2]>;
Evan Cheng506d3df2006-03-29 23:07:14 +00002322def : Pat<(v16i8 (bitconvert (v2i64 VR128:$src))), (v4i32 VR128:$src)>,
2323 Requires<[HasSSE2]>;
2324def : Pat<(v16i8 (bitconvert (v4i32 VR128:$src))), (v4i32 VR128:$src)>,
2325 Requires<[HasSSE2]>;
2326def : Pat<(v16i8 (bitconvert (v8i16 VR128:$src))), (v4i32 VR128:$src)>,
2327 Requires<[HasSSE2]>;
Evan Cheng664ade72006-04-07 21:20:58 +00002328def : Pat<(v16i8 (bitconvert (v2f64 VR128:$src))), (v16i8 VR128:$src)>,
2329 Requires<[HasSSE2]>;
2330def : Pat<(v16i8 (bitconvert (v4f32 VR128:$src))), (v16i8 VR128:$src)>,
2331 Requires<[HasSSE2]>;
2332def : Pat<(v4f32 (bitconvert (v2i64 VR128:$src))), (v4f32 VR128:$src)>,
Evan Chengffea91e2006-03-26 09:53:12 +00002333 Requires<[HasSSE2]>;
2334def : Pat<(v4f32 (bitconvert (v4i32 VR128:$src))), (v4f32 VR128:$src)>,
2335 Requires<[HasSSE2]>;
Evan Cheng664ade72006-04-07 21:20:58 +00002336def : Pat<(v4f32 (bitconvert (v8i16 VR128:$src))), (v4f32 VR128:$src)>,
2337 Requires<[HasSSE2]>;
2338def : Pat<(v4f32 (bitconvert (v16i8 VR128:$src))), (v4f32 VR128:$src)>,
2339 Requires<[HasSSE2]>;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002340def : Pat<(v4f32 (bitconvert (v2f64 VR128:$src))), (v4f32 VR128:$src)>,
2341 Requires<[HasSSE2]>;
Evan Cheng664ade72006-04-07 21:20:58 +00002342def : Pat<(v2f64 (bitconvert (v2i64 VR128:$src))), (v2f64 VR128:$src)>,
2343 Requires<[HasSSE2]>;
2344def : Pat<(v2f64 (bitconvert (v4i32 VR128:$src))), (v2f64 VR128:$src)>,
2345 Requires<[HasSSE2]>;
2346def : Pat<(v2f64 (bitconvert (v8i16 VR128:$src))), (v2f64 VR128:$src)>,
2347 Requires<[HasSSE2]>;
2348def : Pat<(v2f64 (bitconvert (v16i8 VR128:$src))), (v2f64 VR128:$src)>,
2349 Requires<[HasSSE2]>;
2350def : Pat<(v2f64 (bitconvert (v4f32 VR128:$src))), (v2f64 VR128:$src)>,
2351 Requires<[HasSSE2]>;
Evan Chengb9df0ca2006-03-22 02:53:00 +00002352
Evan Cheng017dcc62006-04-21 01:05:10 +00002353// Move scalar to XMM zero-extended
2354// movd to XMM register zero-extends
2355let AddedComplexity = 20 in {
2356def : Pat<(v8i16 (vector_shuffle immAllZerosV,
Evan Cheng069287d2006-05-16 07:21:53 +00002357 (v8i16 (X86s2vec GR32:$src)), MOVL_shuffle_mask)),
2358 (v8i16 (MOVZDI2PDIrr GR32:$src))>, Requires<[HasSSE2]>;
Evan Cheng017dcc62006-04-21 01:05:10 +00002359def : Pat<(v16i8 (vector_shuffle immAllZerosV,
Evan Cheng069287d2006-05-16 07:21:53 +00002360 (v16i8 (X86s2vec GR32:$src)), MOVL_shuffle_mask)),
2361 (v16i8 (MOVZDI2PDIrr GR32:$src))>, Requires<[HasSSE2]>;
Evan Cheng017dcc62006-04-21 01:05:10 +00002362// Zeroing a VR128 then do a MOVS{S|D} to the lower bits.
2363def : Pat<(v2f64 (vector_shuffle immAllZerosV,
2364 (v2f64 (scalar_to_vector FR64:$src)), MOVL_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002365 (v2f64 (MOVLSD2PDrr (V_SET0_PD), FR64:$src))>, Requires<[HasSSE2]>;
Evan Cheng017dcc62006-04-21 01:05:10 +00002366def : Pat<(v4f32 (vector_shuffle immAllZerosV,
2367 (v4f32 (scalar_to_vector FR32:$src)), MOVL_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002368 (v4f32 (MOVLSS2PSrr (V_SET0_PS), FR32:$src))>, Requires<[HasSSE2]>;
Evan Cheng017dcc62006-04-21 01:05:10 +00002369}
Evan Chengbc4832b2006-03-24 23:15:12 +00002370
Evan Chengb9df0ca2006-03-22 02:53:00 +00002371// Splat v2f64 / v2i64
Evan Chengfd111b52006-04-19 21:15:24 +00002372let AddedComplexity = 10 in {
Evan Chengd9539472006-04-14 21:59:03 +00002373def : Pat<(vector_shuffle (v2f64 VR128:$src), (undef), SSE_splat_v2_mask:$sm),
Evan Cheng691c9232006-03-29 19:02:40 +00002374 (v2f64 (UNPCKLPDrr VR128:$src, VR128:$src))>, Requires<[HasSSE2]>;
Evan Chengd9539472006-04-14 21:59:03 +00002375def : Pat<(vector_shuffle (v2i64 VR128:$src), (undef), SSE_splat_v2_mask:$sm),
Evan Cheng475aecf2006-03-29 03:04:49 +00002376 (v2i64 (PUNPCKLQDQrr VR128:$src, VR128:$src))>, Requires<[HasSSE2]>;
Evan Chengfd111b52006-04-19 21:15:24 +00002377}
Evan Cheng475aecf2006-03-29 03:04:49 +00002378
Evan Cheng691c9232006-03-29 19:02:40 +00002379// Splat v4f32
2380def : Pat<(vector_shuffle (v4f32 VR128:$src), (undef), SSE_splat_mask:$sm),
Evan Chengb7a5c522006-04-18 21:55:35 +00002381 (v4f32 (SHUFPSrri VR128:$src, VR128:$src, SSE_splat_mask:$sm))>,
Evan Cheng691c9232006-03-29 19:02:40 +00002382 Requires<[HasSSE1]>;
2383
Evan Chengb7a5c522006-04-18 21:55:35 +00002384// Special unary SHUFPSrri case.
Evan Cheng3d60df42006-04-10 22:35:16 +00002385// FIXME: when we want non two-address code, then we should use PSHUFD?
Evan Cheng7d9061e2006-03-30 19:54:57 +00002386def : Pat<(vector_shuffle (v4f32 VR128:$src1), (undef),
Evan Cheng3d60df42006-04-10 22:35:16 +00002387 SHUFP_unary_shuffle_mask:$sm),
Evan Chengb7a5c522006-04-18 21:55:35 +00002388 (v4f32 (SHUFPSrri VR128:$src1, VR128:$src1, SHUFP_unary_shuffle_mask:$sm))>,
Evan Cheng56e73012006-04-10 21:42:19 +00002389 Requires<[HasSSE1]>;
Evan Cheng3d60df42006-04-10 22:35:16 +00002390// Unary v4f32 shuffle with PSHUF* in order to fold a load.
Evan Cheng7d9061e2006-03-30 19:54:57 +00002391def : Pat<(vector_shuffle (loadv4f32 addr:$src1), (undef),
Evan Cheng3d60df42006-04-10 22:35:16 +00002392 SHUFP_unary_shuffle_mask:$sm),
2393 (v4f32 (PSHUFDmi addr:$src1, SHUFP_unary_shuffle_mask:$sm))>,
Evan Cheng7d9061e2006-03-30 19:54:57 +00002394 Requires<[HasSSE2]>;
Evan Cheng3d60df42006-04-10 22:35:16 +00002395// Special binary v4i32 shuffle cases with SHUFPS.
2396def : Pat<(vector_shuffle (v4i32 VR128:$src1), (v4i32 VR128:$src2),
2397 PSHUFD_binary_shuffle_mask:$sm),
Evan Chengb7a5c522006-04-18 21:55:35 +00002398 (v4i32 (SHUFPSrri VR128:$src1, VR128:$src2,
Evan Cheng3d60df42006-04-10 22:35:16 +00002399 PSHUFD_binary_shuffle_mask:$sm))>, Requires<[HasSSE2]>;
Evan Cheng91b740d2006-04-12 17:12:36 +00002400def : Pat<(vector_shuffle (v4i32 VR128:$src1),
2401 (bc_v4i32 (loadv2i64 addr:$src2)), PSHUFD_binary_shuffle_mask:$sm),
Evan Chengb7a5c522006-04-18 21:55:35 +00002402 (v4i32 (SHUFPSrmi VR128:$src1, addr:$src2,
Evan Cheng3d60df42006-04-10 22:35:16 +00002403 PSHUFD_binary_shuffle_mask:$sm))>, Requires<[HasSSE2]>;
Evan Cheng1b32f222006-03-30 07:33:32 +00002404
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002405// vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
Evan Chengfd111b52006-04-19 21:15:24 +00002406let AddedComplexity = 10 in {
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002407def : Pat<(v4f32 (vector_shuffle VR128:$src, (undef),
2408 UNPCKL_v_undef_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002409 (v4f32 (UNPCKLPSrr VR128:$src, VR128:$src))>, Requires<[HasSSE2]>;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002410def : Pat<(v16i8 (vector_shuffle VR128:$src, (undef),
2411 UNPCKL_v_undef_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002412 (v16i8 (PUNPCKLBWrr VR128:$src, VR128:$src))>, Requires<[HasSSE2]>;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002413def : Pat<(v8i16 (vector_shuffle VR128:$src, (undef),
2414 UNPCKL_v_undef_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002415 (v8i16 (PUNPCKLWDrr VR128:$src, VR128:$src))>, Requires<[HasSSE2]>;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002416def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2417 UNPCKL_v_undef_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002418 (v4i32 (PUNPCKLDQrr VR128:$src, VR128:$src))>, Requires<[HasSSE1]>;
Evan Chengfd111b52006-04-19 21:15:24 +00002419}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002420
Evan Chengfd111b52006-04-19 21:15:24 +00002421let AddedComplexity = 20 in {
Evan Chengd9539472006-04-14 21:59:03 +00002422// vector_shuffle v1, <undef> <1, 1, 3, 3>
2423def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2424 MOVSHDUP_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002425 (v4i32 (MOVSHDUPrr VR128:$src))>, Requires<[HasSSE3]>;
Evan Chengd9539472006-04-14 21:59:03 +00002426def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (loadv2i64 addr:$src)), (undef),
2427 MOVSHDUP_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002428 (v4i32 (MOVSHDUPrm addr:$src))>, Requires<[HasSSE3]>;
Evan Chengd9539472006-04-14 21:59:03 +00002429
2430// vector_shuffle v1, <undef> <0, 0, 2, 2>
2431def : Pat<(v4i32 (vector_shuffle VR128:$src, (undef),
2432 MOVSLDUP_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002433 (v4i32 (MOVSLDUPrr VR128:$src))>, Requires<[HasSSE3]>;
Evan Chengd9539472006-04-14 21:59:03 +00002434def : Pat<(v4i32 (vector_shuffle (bc_v4i32 (loadv2i64 addr:$src)), (undef),
2435 MOVSLDUP_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002436 (v4i32 (MOVSLDUPrm addr:$src))>, Requires<[HasSSE3]>;
Evan Chengfd111b52006-04-19 21:15:24 +00002437}
Evan Chengd9539472006-04-14 21:59:03 +00002438
Evan Chengfd111b52006-04-19 21:15:24 +00002439let AddedComplexity = 20 in {
Evan Cheng2dadaea2006-04-19 20:37:34 +00002440// vector_shuffle v1, v2 <0, 1, 4, 5> using MOVLHPS
2441def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2442 MOVHP_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002443 (v4i32 (MOVLHPSrr VR128:$src1, VR128:$src2))>;
Evan Cheng2dadaea2006-04-19 20:37:34 +00002444
2445// vector_shuffle v1, v2 <6, 7, 2, 3> using MOVHLPS
2446def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2447 MOVHLPS_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002448 (v4i32 (MOVHLPSrr VR128:$src1, VR128:$src2))>;
Evan Cheng2dadaea2006-04-19 20:37:34 +00002449
2450// vector_shuffle v1, (load v2) <4, 5, 2, 3> using MOVLPS
2451// vector_shuffle v1, (load v2) <0, 1, 4, 5> using MOVHPS
Evan Chengf66a0942006-04-19 18:20:17 +00002452def : Pat<(v4f32 (vector_shuffle VR128:$src1, (loadv4f32 addr:$src2),
2453 MOVLP_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002454 (v4f32 (MOVLPSrm VR128:$src1, addr:$src2))>, Requires<[HasSSE1]>;
Evan Chengf66a0942006-04-19 18:20:17 +00002455def : Pat<(v2f64 (vector_shuffle VR128:$src1, (loadv2f64 addr:$src2),
2456 MOVLP_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002457 (v2f64 (MOVLPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chengf66a0942006-04-19 18:20:17 +00002458def : Pat<(v4f32 (vector_shuffle VR128:$src1, (loadv4f32 addr:$src2),
2459 MOVHP_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002460 (v4f32 (MOVHPSrm VR128:$src1, addr:$src2))>, Requires<[HasSSE1]>;
Evan Chengf66a0942006-04-19 18:20:17 +00002461def : Pat<(v2f64 (vector_shuffle VR128:$src1, (loadv2f64 addr:$src2),
2462 MOVHP_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002463 (v2f64 (MOVHPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chengf66a0942006-04-19 18:20:17 +00002464
Evan Chengf66a0942006-04-19 18:20:17 +00002465def : Pat<(v4i32 (vector_shuffle VR128:$src1, (bc_v4i32 (loadv2i64 addr:$src2)),
2466 MOVLP_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002467 (v4i32 (MOVLPSrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Cheng64e97692006-04-24 21:58:20 +00002468def : Pat<(v2i64 (vector_shuffle VR128:$src1, (loadv2i64 addr:$src2),
2469 MOVLP_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002470 (v2i64 (MOVLPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Cheng64e97692006-04-24 21:58:20 +00002471def : Pat<(v4i32 (vector_shuffle VR128:$src1, (bc_v4i32 (loadv2i64 addr:$src2)),
2472 MOVHP_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002473 (v4i32 (MOVHPSrm VR128:$src1, addr:$src2))>, Requires<[HasSSE1]>;
Evan Cheng64e97692006-04-24 21:58:20 +00002474def : Pat<(v2i64 (vector_shuffle VR128:$src1, (loadv2i64 addr:$src2),
2475 MOVLP_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002476 (v2i64 (MOVLPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Cheng64e97692006-04-24 21:58:20 +00002477
2478// Setting the lowest element in the vector.
2479def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2480 MOVL_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002481 (v4i32 (MOVLPSrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chengcc0e98c2006-04-19 18:11:52 +00002482def : Pat<(v2i64 (vector_shuffle VR128:$src1, VR128:$src2,
Evan Cheng017dcc62006-04-21 01:05:10 +00002483 MOVL_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002484 (v2i64 (MOVLPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002485
Evan Cheng9e062ed2006-05-03 20:32:03 +00002486// vector_shuffle v1, v2 <4, 5, 2, 3> using MOVLPDrr (movsd)
2487def : Pat<(v4f32 (vector_shuffle VR128:$src1, VR128:$src2,
2488 MOVLP_shuffle_mask)),
2489 (v4f32 (MOVLPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
2490def : Pat<(v4i32 (vector_shuffle VR128:$src1, VR128:$src2,
2491 MOVLP_shuffle_mask)),
2492 (v4i32 (MOVLPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
2493
Evan Chenga7fc6422006-04-24 23:34:56 +00002494// Set lowest element and zero upper elements.
2495def : Pat<(bc_v2i64 (vector_shuffle immAllZerosV,
2496 (v2f64 (scalar_to_vector (loadf64 addr:$src))),
2497 MOVL_shuffle_mask)),
Evan Chenga2137b52006-04-25 00:50:01 +00002498 (v2i64 (MOVZQI2PQIrm addr:$src))>, Requires<[HasSSE2]>;
Evan Chengf66a0942006-04-19 18:20:17 +00002499}
Evan Chengcdfc3c82006-04-17 22:45:49 +00002500
Evan Chenga7fc6422006-04-24 23:34:56 +00002501// FIXME: Temporary workaround since 2-wide shuffle is broken.
2502def : Pat<(int_x86_sse2_movs_d VR128:$src1, VR128:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002503 (v2f64 (MOVLPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002504def : Pat<(int_x86_sse2_loadh_pd VR128:$src1, addr:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002505 (v2f64 (MOVHPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002506def : Pat<(int_x86_sse2_loadl_pd VR128:$src1, addr:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002507 (v2f64 (MOVLPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002508def : Pat<(int_x86_sse2_shuf_pd VR128:$src1, VR128:$src2, imm:$src3),
Evan Chenga2137b52006-04-25 00:50:01 +00002509 (v2f64 (SHUFPDrri VR128:$src1, VR128:$src2, imm:$src3))>,
2510 Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002511def : Pat<(int_x86_sse2_shuf_pd VR128:$src1, (load addr:$src2), imm:$src3),
Evan Chenga2137b52006-04-25 00:50:01 +00002512 (v2f64 (SHUFPDrmi VR128:$src1, addr:$src2, imm:$src3))>,
2513 Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002514def : Pat<(int_x86_sse2_unpckh_pd VR128:$src1, VR128:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002515 (v2f64 (UNPCKHPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002516def : Pat<(int_x86_sse2_unpckh_pd VR128:$src1, (load addr:$src2)),
Evan Chenga2137b52006-04-25 00:50:01 +00002517 (v2f64 (UNPCKHPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002518def : Pat<(int_x86_sse2_unpckl_pd VR128:$src1, VR128:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002519 (v2f64 (UNPCKLPDrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002520def : Pat<(int_x86_sse2_unpckl_pd VR128:$src1, (load addr:$src2)),
Evan Chenga2137b52006-04-25 00:50:01 +00002521 (v2f64 (UNPCKLPDrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002522def : Pat<(int_x86_sse2_punpckh_qdq VR128:$src1, VR128:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002523 (v2i64 (PUNPCKHQDQrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002524def : Pat<(int_x86_sse2_punpckh_qdq VR128:$src1, (load addr:$src2)),
Evan Chenga2137b52006-04-25 00:50:01 +00002525 (v2i64 (PUNPCKHQDQrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002526def : Pat<(int_x86_sse2_punpckl_qdq VR128:$src1, VR128:$src2),
Evan Chenga2137b52006-04-25 00:50:01 +00002527 (v2i64 (PUNPCKLQDQrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Chenga7fc6422006-04-24 23:34:56 +00002528def : Pat<(int_x86_sse2_punpckl_qdq VR128:$src1, (load addr:$src2)),
2529 (PUNPCKLQDQrm VR128:$src1, addr:$src2)>, Requires<[HasSSE2]>;
2530
Evan Chengff65e382006-04-04 21:49:39 +00002531// 128-bit logical shifts
2532def : Pat<(int_x86_sse2_psll_dq VR128:$src1, imm:$src2),
Evan Cheng2c3ae372006-04-12 21:21:57 +00002533 (v2i64 (PSLLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>,
2534 Requires<[HasSSE2]>;
Evan Chengff65e382006-04-04 21:49:39 +00002535def : Pat<(int_x86_sse2_psrl_dq VR128:$src1, imm:$src2),
Evan Cheng2c3ae372006-04-12 21:21:57 +00002536 (v2i64 (PSRLDQri VR128:$src1, (PSxLDQ_imm imm:$src2)))>,
2537 Requires<[HasSSE2]>;
Evan Chengff65e382006-04-04 21:49:39 +00002538
Evan Cheng2c3ae372006-04-12 21:21:57 +00002539// Some special case pandn patterns.
2540def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
2541 VR128:$src2)),
Evan Chenga2137b52006-04-25 00:50:01 +00002542 (v2i64 (PANDNrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00002543def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
2544 VR128:$src2)),
Evan Chenga2137b52006-04-25 00:50:01 +00002545 (v2i64 (PANDNrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00002546def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
2547 VR128:$src2)),
Evan Chenga2137b52006-04-25 00:50:01 +00002548 (v2i64 (PANDNrr VR128:$src1, VR128:$src2))>, Requires<[HasSSE2]>;
Evan Cheng1b32f222006-03-30 07:33:32 +00002549
Evan Cheng2c3ae372006-04-12 21:21:57 +00002550def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v4i32 immAllOnesV))),
2551 (load addr:$src2))),
Evan Chenga2137b52006-04-25 00:50:01 +00002552 (v2i64 (PANDNrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00002553def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v8i16 immAllOnesV))),
2554 (load addr:$src2))),
Evan Chenga2137b52006-04-25 00:50:01 +00002555 (v2i64 (PANDNrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;
Evan Cheng2c3ae372006-04-12 21:21:57 +00002556def : Pat<(v2i64 (and (xor VR128:$src1, (bc_v2i64 (v16i8 immAllOnesV))),
2557 (load addr:$src2))),
Evan Chenga2137b52006-04-25 00:50:01 +00002558 (v2i64 (PANDNrm VR128:$src1, addr:$src2))>, Requires<[HasSSE2]>;