blob: 220f1672d35cf2dcff1b51432695212c82a9d2a5 [file] [log] [blame]
Misha Brukman2a8350a2005-02-05 02:24:26 +00001//===- AlphaInstrInfo.cpp - Alpha Instruction Information -------*- C++ -*-===//
Misha Brukman4633f1c2005-04-21 23:13:11 +00002//
Andrew Lenharth304d0f32005-01-22 23:41:55 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman4633f1c2005-04-21 23:13:11 +00007//
Andrew Lenharth304d0f32005-01-22 23:41:55 +00008//===----------------------------------------------------------------------===//
9//
10// This file contains the Alpha implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "Alpha.h"
15#include "AlphaInstrInfo.h"
Dan Gohman99114052009-06-03 20:30:14 +000016#include "AlphaMachineFunctionInfo.h"
Dan Gohman99114052009-06-03 20:30:14 +000017#include "llvm/CodeGen/MachineRegisterInfo.h"
Owen Anderson718cb662007-09-07 04:06:50 +000018#include "llvm/ADT/STLExtras.h"
Dan Gohmand68a0762009-01-05 17:59:02 +000019#include "llvm/ADT/SmallVector.h"
Andrew Lenharth304d0f32005-01-22 23:41:55 +000020#include "llvm/CodeGen/MachineInstrBuilder.h"
Torok Edwin804e0fe2009-07-08 19:04:27 +000021#include "llvm/Support/ErrorHandling.h"
Evan Cheng22fee2d2011-06-28 20:07:07 +000022
23#define GET_INSTRINFO_MC_DESC
24#include "AlphaGenInstrInfo.inc"
Andrew Lenharth304d0f32005-01-22 23:41:55 +000025using namespace llvm;
26
27AlphaInstrInfo::AlphaInstrInfo()
Evan Chengd5b03f22011-06-28 21:14:33 +000028 : TargetInstrInfoImpl(AlphaInsts, array_lengthof(AlphaInsts),
29 Alpha::ADJUSTSTACKDOWN, Alpha::ADJUSTSTACKUP),
Evan Cheng7ce45782006-11-13 23:36:35 +000030 RI(*this) { }
Andrew Lenharth304d0f32005-01-22 23:41:55 +000031
32
Chris Lattner40839602006-02-02 20:12:32 +000033unsigned
Dan Gohmancbad42c2008-11-18 19:49:32 +000034AlphaInstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
35 int &FrameIndex) const {
Chris Lattner40839602006-02-02 20:12:32 +000036 switch (MI->getOpcode()) {
37 case Alpha::LDL:
38 case Alpha::LDQ:
39 case Alpha::LDBU:
40 case Alpha::LDWU:
41 case Alpha::LDS:
42 case Alpha::LDT:
Dan Gohmand735b802008-10-03 15:45:36 +000043 if (MI->getOperand(1).isFI()) {
Chris Lattner8aa797a2007-12-30 23:10:15 +000044 FrameIndex = MI->getOperand(1).getIndex();
Chris Lattner40839602006-02-02 20:12:32 +000045 return MI->getOperand(0).getReg();
46 }
47 break;
48 }
49 return 0;
50}
51
Andrew Lenharth133d3102006-02-03 03:07:37 +000052unsigned
Dan Gohmancbad42c2008-11-18 19:49:32 +000053AlphaInstrInfo::isStoreToStackSlot(const MachineInstr *MI,
54 int &FrameIndex) const {
Andrew Lenharth133d3102006-02-03 03:07:37 +000055 switch (MI->getOpcode()) {
56 case Alpha::STL:
57 case Alpha::STQ:
58 case Alpha::STB:
59 case Alpha::STW:
60 case Alpha::STS:
61 case Alpha::STT:
Dan Gohmand735b802008-10-03 15:45:36 +000062 if (MI->getOperand(1).isFI()) {
Chris Lattner8aa797a2007-12-30 23:10:15 +000063 FrameIndex = MI->getOperand(1).getIndex();
Andrew Lenharth133d3102006-02-03 03:07:37 +000064 return MI->getOperand(0).getReg();
65 }
66 break;
67 }
68 return 0;
69}
70
Andrew Lenharthf81173f2006-10-31 16:49:55 +000071static bool isAlphaIntCondCode(unsigned Opcode) {
72 switch (Opcode) {
73 case Alpha::BEQ:
74 case Alpha::BNE:
75 case Alpha::BGE:
76 case Alpha::BGT:
77 case Alpha::BLE:
78 case Alpha::BLT:
79 case Alpha::BLBC:
80 case Alpha::BLBS:
81 return true;
82 default:
83 return false;
84 }
85}
86
Owen Anderson44eb65c2008-08-14 22:49:33 +000087unsigned AlphaInstrInfo::InsertBranch(MachineBasicBlock &MBB,
Bill Wendlingd1c321a2009-02-12 00:02:55 +000088 MachineBasicBlock *TBB,
89 MachineBasicBlock *FBB,
Stuart Hastings3bf91252010-06-17 22:43:56 +000090 const SmallVectorImpl<MachineOperand> &Cond,
91 DebugLoc DL) const {
Andrew Lenharthf81173f2006-10-31 16:49:55 +000092 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
93 assert((Cond.size() == 2 || Cond.size() == 0) &&
94 "Alpha branch conditions have two components!");
95
96 // One-way branch.
97 if (FBB == 0) {
98 if (Cond.empty()) // Unconditional branch
Stuart Hastings3bf91252010-06-17 22:43:56 +000099 BuildMI(&MBB, DL, get(Alpha::BR)).addMBB(TBB);
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000100 else // Conditional branch
101 if (isAlphaIntCondCode(Cond[0].getImm()))
Stuart Hastings3bf91252010-06-17 22:43:56 +0000102 BuildMI(&MBB, DL, get(Alpha::COND_BRANCH_I))
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000103 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
104 else
Stuart Hastings3bf91252010-06-17 22:43:56 +0000105 BuildMI(&MBB, DL, get(Alpha::COND_BRANCH_F))
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000106 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
Evan Chengb5cdaa22007-05-18 00:05:48 +0000107 return 1;
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000108 }
109
110 // Two-way Conditional Branch.
111 if (isAlphaIntCondCode(Cond[0].getImm()))
Stuart Hastings3bf91252010-06-17 22:43:56 +0000112 BuildMI(&MBB, DL, get(Alpha::COND_BRANCH_I))
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000113 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
114 else
Stuart Hastings3bf91252010-06-17 22:43:56 +0000115 BuildMI(&MBB, DL, get(Alpha::COND_BRANCH_F))
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000116 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
Stuart Hastings3bf91252010-06-17 22:43:56 +0000117 BuildMI(&MBB, DL, get(Alpha::BR)).addMBB(FBB);
Evan Chengb5cdaa22007-05-18 00:05:48 +0000118 return 2;
Rafael Espindola3d7d39a2006-10-24 17:07:11 +0000119}
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000120
Jakob Stoklund Olesen99666a32010-07-11 01:08:23 +0000121void AlphaInstrInfo::copyPhysReg(MachineBasicBlock &MBB,
122 MachineBasicBlock::iterator MI, DebugLoc DL,
123 unsigned DestReg, unsigned SrcReg,
124 bool KillSrc) const {
125 if (Alpha::GPRCRegClass.contains(DestReg, SrcReg)) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000126 BuildMI(MBB, MI, DL, get(Alpha::BISr), DestReg)
127 .addReg(SrcReg)
Jakob Stoklund Olesen99666a32010-07-11 01:08:23 +0000128 .addReg(SrcReg, getKillRegState(KillSrc));
129 } else if (Alpha::F4RCRegClass.contains(DestReg, SrcReg)) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000130 BuildMI(MBB, MI, DL, get(Alpha::CPYSS), DestReg)
131 .addReg(SrcReg)
Jakob Stoklund Olesen99666a32010-07-11 01:08:23 +0000132 .addReg(SrcReg, getKillRegState(KillSrc));
133 } else if (Alpha::F8RCRegClass.contains(DestReg, SrcReg)) {
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000134 BuildMI(MBB, MI, DL, get(Alpha::CPYST), DestReg)
135 .addReg(SrcReg)
Jakob Stoklund Olesen99666a32010-07-11 01:08:23 +0000136 .addReg(SrcReg, getKillRegState(KillSrc));
Owen Andersond10fd972007-12-31 06:32:00 +0000137 } else {
Jakob Stoklund Olesen99666a32010-07-11 01:08:23 +0000138 llvm_unreachable("Attempt to copy register that is not GPR or FPR");
Owen Andersond10fd972007-12-31 06:32:00 +0000139 }
140}
141
Owen Andersonf6372aa2008-01-01 21:11:32 +0000142void
143AlphaInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000144 MachineBasicBlock::iterator MI,
145 unsigned SrcReg, bool isKill, int FrameIdx,
Evan Cheng746ad692010-05-06 19:06:44 +0000146 const TargetRegisterClass *RC,
147 const TargetRegisterInfo *TRI) const {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000148 //cerr << "Trying to store " << getPrettyName(SrcReg) << " to "
149 // << FrameIdx << "\n";
150 //BuildMI(MBB, MI, Alpha::WTF, 0).addReg(SrcReg);
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000151
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000152 DebugLoc DL;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000153 if (MI != MBB.end()) DL = MI->getDebugLoc();
154
Owen Andersonf6372aa2008-01-01 21:11:32 +0000155 if (RC == Alpha::F4RCRegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000156 BuildMI(MBB, MI, DL, get(Alpha::STS))
Bill Wendling587daed2009-05-13 21:33:08 +0000157 .addReg(SrcReg, getKillRegState(isKill))
Owen Andersonf6372aa2008-01-01 21:11:32 +0000158 .addFrameIndex(FrameIdx).addReg(Alpha::F31);
159 else if (RC == Alpha::F8RCRegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000160 BuildMI(MBB, MI, DL, get(Alpha::STT))
Bill Wendling587daed2009-05-13 21:33:08 +0000161 .addReg(SrcReg, getKillRegState(isKill))
Owen Andersonf6372aa2008-01-01 21:11:32 +0000162 .addFrameIndex(FrameIdx).addReg(Alpha::F31);
163 else if (RC == Alpha::GPRCRegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000164 BuildMI(MBB, MI, DL, get(Alpha::STQ))
Bill Wendling587daed2009-05-13 21:33:08 +0000165 .addReg(SrcReg, getKillRegState(isKill))
Owen Andersonf6372aa2008-01-01 21:11:32 +0000166 .addFrameIndex(FrameIdx).addReg(Alpha::F31);
167 else
Torok Edwinc23197a2009-07-14 16:55:14 +0000168 llvm_unreachable("Unhandled register class");
Owen Andersonf6372aa2008-01-01 21:11:32 +0000169}
170
Owen Andersonf6372aa2008-01-01 21:11:32 +0000171void
172AlphaInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
173 MachineBasicBlock::iterator MI,
174 unsigned DestReg, int FrameIdx,
Evan Cheng746ad692010-05-06 19:06:44 +0000175 const TargetRegisterClass *RC,
176 const TargetRegisterInfo *TRI) const {
Owen Andersonf6372aa2008-01-01 21:11:32 +0000177 //cerr << "Trying to load " << getPrettyName(DestReg) << " to "
178 // << FrameIdx << "\n";
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000179 DebugLoc DL;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000180 if (MI != MBB.end()) DL = MI->getDebugLoc();
181
Owen Andersonf6372aa2008-01-01 21:11:32 +0000182 if (RC == Alpha::F4RCRegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000183 BuildMI(MBB, MI, DL, get(Alpha::LDS), DestReg)
Owen Andersonf6372aa2008-01-01 21:11:32 +0000184 .addFrameIndex(FrameIdx).addReg(Alpha::F31);
185 else if (RC == Alpha::F8RCRegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000186 BuildMI(MBB, MI, DL, get(Alpha::LDT), DestReg)
Owen Andersonf6372aa2008-01-01 21:11:32 +0000187 .addFrameIndex(FrameIdx).addReg(Alpha::F31);
188 else if (RC == Alpha::GPRCRegisterClass)
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000189 BuildMI(MBB, MI, DL, get(Alpha::LDQ), DestReg)
Owen Andersonf6372aa2008-01-01 21:11:32 +0000190 .addFrameIndex(FrameIdx).addReg(Alpha::F31);
191 else
Torok Edwinc23197a2009-07-14 16:55:14 +0000192 llvm_unreachable("Unhandled register class");
Owen Andersonf6372aa2008-01-01 21:11:32 +0000193}
194
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000195static unsigned AlphaRevCondCode(unsigned Opcode) {
196 switch (Opcode) {
197 case Alpha::BEQ: return Alpha::BNE;
198 case Alpha::BNE: return Alpha::BEQ;
199 case Alpha::BGE: return Alpha::BLT;
200 case Alpha::BGT: return Alpha::BLE;
201 case Alpha::BLE: return Alpha::BGT;
202 case Alpha::BLT: return Alpha::BGE;
203 case Alpha::BLBC: return Alpha::BLBS;
204 case Alpha::BLBS: return Alpha::BLBC;
205 case Alpha::FBEQ: return Alpha::FBNE;
206 case Alpha::FBNE: return Alpha::FBEQ;
207 case Alpha::FBGE: return Alpha::FBLT;
208 case Alpha::FBGT: return Alpha::FBLE;
209 case Alpha::FBLE: return Alpha::FBGT;
210 case Alpha::FBLT: return Alpha::FBGE;
211 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000212 llvm_unreachable("Unknown opcode");
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000213 }
Chris Lattnerd27c9912008-03-30 18:22:13 +0000214 return 0; // Not reached
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000215}
216
217// Branch analysis.
218bool AlphaInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB,
Evan Chengdc54d312009-02-09 07:14:22 +0000219 MachineBasicBlock *&FBB,
220 SmallVectorImpl<MachineOperand> &Cond,
221 bool AllowModify) const {
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000222 // If the block has no terminators, it just falls into the block after it.
223 MachineBasicBlock::iterator I = MBB.end();
Dale Johannesen93d6a7e2010-04-02 01:38:09 +0000224 if (I == MBB.begin())
225 return false;
226 --I;
227 while (I->isDebugValue()) {
228 if (I == MBB.begin())
229 return false;
230 --I;
231 }
232 if (!isUnpredicatedTerminator(I))
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000233 return false;
234
235 // Get the last instruction in the block.
236 MachineInstr *LastInst = I;
237
238 // If there is only one terminator instruction, process it.
Evan Chengbfd2ec42007-06-08 21:59:56 +0000239 if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000240 if (LastInst->getOpcode() == Alpha::BR) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000241 TBB = LastInst->getOperand(0).getMBB();
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000242 return false;
243 } else if (LastInst->getOpcode() == Alpha::COND_BRANCH_I ||
244 LastInst->getOpcode() == Alpha::COND_BRANCH_F) {
245 // Block ends with fall-through condbranch.
Chris Lattner8aa797a2007-12-30 23:10:15 +0000246 TBB = LastInst->getOperand(2).getMBB();
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000247 Cond.push_back(LastInst->getOperand(0));
248 Cond.push_back(LastInst->getOperand(1));
249 return false;
250 }
251 // Otherwise, don't know what this is.
252 return true;
253 }
254
255 // Get the instruction before it if it's a terminator.
256 MachineInstr *SecondLastInst = I;
257
258 // If there are three terminators, we don't know what sort of block this is.
259 if (SecondLastInst && I != MBB.begin() &&
Evan Chengbfd2ec42007-06-08 21:59:56 +0000260 isUnpredicatedTerminator(--I))
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000261 return true;
262
263 // If the block ends with Alpha::BR and Alpha::COND_BRANCH_*, handle it.
264 if ((SecondLastInst->getOpcode() == Alpha::COND_BRANCH_I ||
265 SecondLastInst->getOpcode() == Alpha::COND_BRANCH_F) &&
266 LastInst->getOpcode() == Alpha::BR) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000267 TBB = SecondLastInst->getOperand(2).getMBB();
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000268 Cond.push_back(SecondLastInst->getOperand(0));
269 Cond.push_back(SecondLastInst->getOperand(1));
Chris Lattner8aa797a2007-12-30 23:10:15 +0000270 FBB = LastInst->getOperand(0).getMBB();
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000271 return false;
272 }
273
Dale Johannesen13e8b512007-06-13 17:59:52 +0000274 // If the block ends with two Alpha::BRs, handle it. The second one is not
275 // executed, so remove it.
276 if (SecondLastInst->getOpcode() == Alpha::BR &&
277 LastInst->getOpcode() == Alpha::BR) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000278 TBB = SecondLastInst->getOperand(0).getMBB();
Dale Johannesen13e8b512007-06-13 17:59:52 +0000279 I = LastInst;
Evan Chengdc54d312009-02-09 07:14:22 +0000280 if (AllowModify)
281 I->eraseFromParent();
Dale Johannesen13e8b512007-06-13 17:59:52 +0000282 return false;
283 }
284
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000285 // Otherwise, can't handle this.
286 return true;
287}
288
Evan Chengb5cdaa22007-05-18 00:05:48 +0000289unsigned AlphaInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000290 MachineBasicBlock::iterator I = MBB.end();
Evan Chengb5cdaa22007-05-18 00:05:48 +0000291 if (I == MBB.begin()) return 0;
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000292 --I;
Dale Johannesen93d6a7e2010-04-02 01:38:09 +0000293 while (I->isDebugValue()) {
294 if (I == MBB.begin())
295 return 0;
296 --I;
297 }
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000298 if (I->getOpcode() != Alpha::BR &&
299 I->getOpcode() != Alpha::COND_BRANCH_I &&
300 I->getOpcode() != Alpha::COND_BRANCH_F)
Evan Chengb5cdaa22007-05-18 00:05:48 +0000301 return 0;
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000302
303 // Remove the branch.
304 I->eraseFromParent();
305
306 I = MBB.end();
307
Evan Chengb5cdaa22007-05-18 00:05:48 +0000308 if (I == MBB.begin()) return 1;
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000309 --I;
310 if (I->getOpcode() != Alpha::COND_BRANCH_I &&
311 I->getOpcode() != Alpha::COND_BRANCH_F)
Evan Chengb5cdaa22007-05-18 00:05:48 +0000312 return 1;
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000313
314 // Remove the branch.
315 I->eraseFromParent();
Evan Chengb5cdaa22007-05-18 00:05:48 +0000316 return 2;
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000317}
318
319void AlphaInstrInfo::insertNoop(MachineBasicBlock &MBB,
320 MachineBasicBlock::iterator MI) const {
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000321 DebugLoc DL;
Bill Wendlingd1c321a2009-02-12 00:02:55 +0000322 BuildMI(MBB, MI, DL, get(Alpha::BISr), Alpha::R31)
323 .addReg(Alpha::R31)
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000324 .addReg(Alpha::R31);
325}
326
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000327bool AlphaInstrInfo::
Owen Anderson44eb65c2008-08-14 22:49:33 +0000328ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000329 assert(Cond.size() == 2 && "Invalid Alpha branch opcode!");
330 Cond[0].setImm(AlphaRevCondCode(Cond[0].getImm()));
331 return false;
332}
333
Dan Gohman99114052009-06-03 20:30:14 +0000334/// getGlobalBaseReg - Return a virtual register initialized with the
335/// the global base register value. Output instructions required to
336/// initialize the register in the function entry block, if necessary.
337///
338unsigned AlphaInstrInfo::getGlobalBaseReg(MachineFunction *MF) const {
339 AlphaMachineFunctionInfo *AlphaFI = MF->getInfo<AlphaMachineFunctionInfo>();
340 unsigned GlobalBaseReg = AlphaFI->getGlobalBaseReg();
341 if (GlobalBaseReg != 0)
342 return GlobalBaseReg;
343
344 // Insert the set of GlobalBaseReg into the first MBB of the function
345 MachineBasicBlock &FirstMBB = MF->front();
346 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
347 MachineRegisterInfo &RegInfo = MF->getRegInfo();
348 const TargetInstrInfo *TII = MF->getTarget().getInstrInfo();
349
350 GlobalBaseReg = RegInfo.createVirtualRegister(&Alpha::GPRCRegClass);
Jakob Stoklund Olesen3ecf1f02010-07-10 22:43:03 +0000351 BuildMI(FirstMBB, MBBI, DebugLoc(), TII->get(TargetOpcode::COPY),
352 GlobalBaseReg).addReg(Alpha::R29);
Dan Gohman99114052009-06-03 20:30:14 +0000353 RegInfo.addLiveIn(Alpha::R29);
354
355 AlphaFI->setGlobalBaseReg(GlobalBaseReg);
356 return GlobalBaseReg;
357}
358
359/// getGlobalRetAddr - Return a virtual register initialized with the
360/// the global base register value. Output instructions required to
361/// initialize the register in the function entry block, if necessary.
362///
363unsigned AlphaInstrInfo::getGlobalRetAddr(MachineFunction *MF) const {
364 AlphaMachineFunctionInfo *AlphaFI = MF->getInfo<AlphaMachineFunctionInfo>();
365 unsigned GlobalRetAddr = AlphaFI->getGlobalRetAddr();
366 if (GlobalRetAddr != 0)
367 return GlobalRetAddr;
368
369 // Insert the set of GlobalRetAddr into the first MBB of the function
370 MachineBasicBlock &FirstMBB = MF->front();
371 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
372 MachineRegisterInfo &RegInfo = MF->getRegInfo();
373 const TargetInstrInfo *TII = MF->getTarget().getInstrInfo();
374
375 GlobalRetAddr = RegInfo.createVirtualRegister(&Alpha::GPRCRegClass);
Jakob Stoklund Olesen3ecf1f02010-07-10 22:43:03 +0000376 BuildMI(FirstMBB, MBBI, DebugLoc(), TII->get(TargetOpcode::COPY),
377 GlobalRetAddr).addReg(Alpha::R26);
Dan Gohman99114052009-06-03 20:30:14 +0000378 RegInfo.addLiveIn(Alpha::R26);
379
380 AlphaFI->setGlobalRetAddr(GlobalRetAddr);
381 return GlobalRetAddr;
382}