blob: fa1989b3d7e0c9323d96a9d2b1feede1b9242cbb [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Chris Lattnerdf4ed632006-11-17 22:10:59 +000016#include "PPCPredicates.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Chris Lattner59138102006-04-17 05:28:54 +000018#include "PPCPerfectShuffle.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000020#include "llvm/ADT/VectorExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000026#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000027#include "llvm/CodeGen/SelectionDAG.h"
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000028#include "llvm/CallingConv.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000029#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000030#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000031#include "llvm/Intrinsics.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000032#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000033#include "llvm/Target/TargetOptions.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000034#include "llvm/Target/TargetLoweringObjectFile.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000035#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Jay Foad8d730fb2009-05-11 19:38:09 +000038#include "llvm/DerivedTypes.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000039using namespace llvm;
40
Tilmann Schellerffd02002009-07-03 06:45:56 +000041static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
42 CCValAssign::LocInfo &LocInfo,
43 ISD::ArgFlagsTy &ArgFlags,
44 CCState &State);
45static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
46 MVT &LocVT,
47 CCValAssign::LocInfo &LocInfo,
48 ISD::ArgFlagsTy &ArgFlags,
49 CCState &State);
50static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
51 MVT &LocVT,
52 CCValAssign::LocInfo &LocInfo,
53 ISD::ArgFlagsTy &ArgFlags,
54 CCState &State);
55
Scott Michelfdc40a02009-02-17 22:15:04 +000056static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
Chris Lattner3ee77402007-06-19 05:46:06 +000057cl::desc("enable preincrement load/store generation on PPC (experimental)"),
58 cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000059
Chris Lattnerf0144122009-07-28 03:13:23 +000060static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
61 if (TM.getSubtargetImpl()->isDarwin())
62 return new TargetLoweringObjectFileMachO();
63 return new TargetLoweringObjectFileELF(false, true);
64}
65
66
Chris Lattner331d1bc2006-11-02 01:44:04 +000067PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000068 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Scott Michelfdc40a02009-02-17 22:15:04 +000069
Nate Begeman405e3ec2005-10-21 00:02:42 +000070 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000071
Chris Lattnerd145a612005-09-27 22:18:25 +000072 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000073 setUseUnderscoreSetJmp(true);
74 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000075
Chris Lattner7c5a3d32005-08-16 17:14:42 +000076 // Set up the register classes.
Nate Begeman1d9d7422005-10-18 00:28:58 +000077 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
78 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
79 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000080
Evan Chengc5484282006-10-04 00:56:09 +000081 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Evan Cheng03294662008-10-14 21:26:46 +000082 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
83 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000084
Chris Lattnerddf89562008-01-17 19:59:44 +000085 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000086
Chris Lattner94e509c2006-11-10 23:58:45 +000087 // PowerPC has pre-inc load and store's.
88 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
89 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
90 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000091 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
92 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
Chris Lattner94e509c2006-11-10 23:58:45 +000093 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
94 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
95 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000096 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
97 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
98
Dale Johannesen6eaeff22007-10-10 01:01:31 +000099 // This is used in the ppcf128->int sequence. Note it has different semantics
100 // from FP_ROUND: that rounds to nearest, this rounds to zero.
101 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000102
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000103 // PowerPC has no SREM/UREM instructions
104 setOperationAction(ISD::SREM, MVT::i32, Expand);
105 setOperationAction(ISD::UREM, MVT::i32, Expand);
Chris Lattner563ecfb2006-06-27 18:18:41 +0000106 setOperationAction(ISD::SREM, MVT::i64, Expand);
107 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000108
109 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
110 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
111 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
112 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
113 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
114 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
115 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
116 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
117 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000118
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000119 // We don't support sin/cos/sqrt/fmod/pow
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000120 setOperationAction(ISD::FSIN , MVT::f64, Expand);
121 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +0000122 setOperationAction(ISD::FREM , MVT::f64, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000123 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000124 setOperationAction(ISD::FSIN , MVT::f32, Expand);
125 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +0000126 setOperationAction(ISD::FREM , MVT::f32, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000127 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000128
Dan Gohman1a024862008-01-31 00:41:03 +0000129 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000130
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000131 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +0000132 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000133 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
134 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
135 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000136
Chris Lattner9601a862006-03-05 05:08:37 +0000137 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
138 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000139
Nate Begemand88fc032006-01-14 03:14:10 +0000140 // PowerPC does not have BSWAP, CTPOP or CTTZ
141 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000142 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
143 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000144 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
145 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
146 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000147
Nate Begeman35ef9132006-01-11 21:21:00 +0000148 // PowerPC does not have ROTR
149 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
Bill Wendling3156b622008-08-31 02:53:19 +0000150 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000151
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000152 // PowerPC does not have Select
153 setOperationAction(ISD::SELECT, MVT::i32, Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000154 setOperationAction(ISD::SELECT, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000155 setOperationAction(ISD::SELECT, MVT::f32, Expand);
156 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000157
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000158 // PowerPC wants to turn select_cc of FP into fsel when possible.
159 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
160 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000161
Nate Begeman750ac1b2006-02-01 07:19:44 +0000162 // PowerPC wants to optimize integer setcc a bit
Nate Begeman44775902006-01-31 08:17:29 +0000163 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000164
Nate Begeman81e80972006-03-17 01:40:33 +0000165 // PowerPC does not have BRCOND which requires SetCC
166 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000167
168 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000169
Chris Lattnerf7605322005-08-31 21:09:52 +0000170 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
171 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000172
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000173 // PowerPC does not have [U|S]INT_TO_FP
174 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
175 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
176
Chris Lattner53e88452005-12-23 05:13:35 +0000177 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
178 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
Chris Lattner5f9faea2006-06-27 18:40:08 +0000179 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Expand);
180 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000181
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000182 // We cannot sextinreg(i1). Expand to shifts.
183 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000184
Jim Laskeyabf6d172006-01-05 01:25:28 +0000185 // Support label based line numbers.
Dan Gohman7f460202008-06-30 20:59:49 +0000186 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000187 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000188
Nicolas Geoffray616585b2007-12-21 12:19:44 +0000189 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
190 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
191 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
192 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000193
194
195 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000196 // appropriate instructions to materialize the address.
Chris Lattner3eef4e32005-11-17 18:26:56 +0000197 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000198 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Nate Begeman28a6b022005-12-10 02:36:00 +0000199 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000200 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000201 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000202 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000203 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
204 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000205
Nate Begeman1db3c922008-08-11 17:36:31 +0000206 // RET must be custom lowered, to meet ABI requirements.
Nate Begemanee625572006-01-27 21:09:22 +0000207 setOperationAction(ISD::RET , MVT::Other, Custom);
Duncan Sands36397f52007-07-27 12:58:54 +0000208
Nate Begeman1db3c922008-08-11 17:36:31 +0000209 // TRAP is legal.
210 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000211
212 // TRAMPOLINE is custom lowered.
213 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
214
Nate Begemanacc398c2006-01-25 18:21:52 +0000215 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
216 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000217
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000218 // VAARG is custom lowered with the SVR4 ABI
219 if (TM.getSubtarget<PPCSubtarget>().isSVR4ABI())
Nicolas Geoffray01119992007-04-03 13:59:52 +0000220 setOperationAction(ISD::VAARG, MVT::Other, Custom);
221 else
222 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000223
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000224 // Use the default implementation.
Nate Begemanacc398c2006-01-25 18:21:52 +0000225 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
226 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000227 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
Jim Laskeyefc7e522006-12-04 22:04:42 +0000228 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
Jim Laskey2f616bf2006-11-16 22:43:37 +0000229 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
230 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000231
Chris Lattner6d92cad2006-03-26 10:06:40 +0000232 // We want to custom lower some of our intrinsics.
Chris Lattner48b61a72006-03-28 00:40:33 +0000233 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000234
Dale Johannesen53e4e442008-11-07 22:54:33 +0000235 // Comparisons that require checking two conditions.
236 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
237 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
238 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
239 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
240 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
241 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
242 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
243 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
244 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
245 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
246 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
247 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000248
Chris Lattnera7a58542006-06-16 17:34:12 +0000249 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000250 // They also have instructions for converting between i64 and fp.
Nate Begemanc09eeec2005-09-06 22:03:27 +0000251 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
Jim Laskeyca367b42006-12-15 14:32:57 +0000252 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000253 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Chris Lattner85c671b2006-12-07 01:24:16 +0000254 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000255 // This is just the low 32 bits of a (signed) fp->i64 conversion.
256 // We cannot do this with Promote because i64 is not a legal type.
257 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000258
Chris Lattner7fbcef72006-03-24 07:53:47 +0000259 // FIXME: disable this lowered code. This generates 64-bit register values,
260 // and we don't model the fact that the top part is clobbered by calls. We
261 // need to flag these together so that the value isn't live across a call.
262 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000263 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000264 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Nate Begemanae749a92005-10-25 23:48:36 +0000265 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000266 }
267
Chris Lattnera7a58542006-06-16 17:34:12 +0000268 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000269 // 64-bit PowerPC implementations can support i64 types directly
Nate Begeman9d2b8172005-10-18 00:56:42 +0000270 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000271 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
272 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000273 // 64-bit PowerPC wants to expand i128 shifts itself.
274 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
275 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
276 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000277 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000278 // 32-bit PowerPC wants to expand i64 shifts itself.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +0000279 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
280 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
281 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000282 }
Evan Chengd30bf012006-03-01 01:11:20 +0000283
Nate Begeman425a9692005-11-29 08:17:20 +0000284 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000285 // First set operation action for all vector types to expand. Then we
286 // will selectively turn on ones that can be effectively codegen'd.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000287 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
288 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
289 MVT VT = (MVT::SimpleValueType)i;
290
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000291 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000292 setOperationAction(ISD::ADD , VT, Legal);
293 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000294
Chris Lattner7ff7e672006-04-04 17:25:31 +0000295 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000296 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
297 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000298
299 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000300 setOperationAction(ISD::AND , VT, Promote);
301 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
302 setOperationAction(ISD::OR , VT, Promote);
303 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
304 setOperationAction(ISD::XOR , VT, Promote);
305 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
306 setOperationAction(ISD::LOAD , VT, Promote);
307 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
308 setOperationAction(ISD::SELECT, VT, Promote);
309 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
310 setOperationAction(ISD::STORE, VT, Promote);
311 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000312
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000313 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000314 setOperationAction(ISD::MUL , VT, Expand);
315 setOperationAction(ISD::SDIV, VT, Expand);
316 setOperationAction(ISD::SREM, VT, Expand);
317 setOperationAction(ISD::UDIV, VT, Expand);
318 setOperationAction(ISD::UREM, VT, Expand);
319 setOperationAction(ISD::FDIV, VT, Expand);
320 setOperationAction(ISD::FNEG, VT, Expand);
321 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
322 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
323 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
324 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
325 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
326 setOperationAction(ISD::UDIVREM, VT, Expand);
327 setOperationAction(ISD::SDIVREM, VT, Expand);
328 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
329 setOperationAction(ISD::FPOW, VT, Expand);
330 setOperationAction(ISD::CTPOP, VT, Expand);
331 setOperationAction(ISD::CTLZ, VT, Expand);
332 setOperationAction(ISD::CTTZ, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000333 }
334
Chris Lattner7ff7e672006-04-04 17:25:31 +0000335 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
336 // with merges, splats, etc.
337 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
338
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000339 setOperationAction(ISD::AND , MVT::v4i32, Legal);
340 setOperationAction(ISD::OR , MVT::v4i32, Legal);
341 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
342 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
343 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
344 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000345
Nate Begeman425a9692005-11-29 08:17:20 +0000346 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000347 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
Chris Lattner8d052bc2006-03-25 07:39:07 +0000348 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
349 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000350
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000351 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Chris Lattnere7c768e2006-04-18 03:24:30 +0000352 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
Chris Lattner72dd9bd2006-04-18 03:43:48 +0000353 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
Chris Lattner19a81522006-04-18 03:57:35 +0000354 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000355
Chris Lattnerb2177b92006-03-19 06:55:52 +0000356 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
357 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000358
Chris Lattner541f91b2006-04-02 00:43:36 +0000359 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
360 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000361 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
362 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000363 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000364
Chris Lattner7b0c58c2006-06-27 17:34:57 +0000365 setShiftAmountType(MVT::i32);
Duncan Sands03228082008-11-23 15:47:28 +0000366 setBooleanContents(ZeroOrOneBooleanContent);
Scott Michelfdc40a02009-02-17 22:15:04 +0000367
Jim Laskey2ad9f172007-02-22 14:56:36 +0000368 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000369 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000370 setExceptionPointerRegister(PPC::X3);
371 setExceptionSelectorRegister(PPC::X4);
372 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000373 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000374 setExceptionPointerRegister(PPC::R3);
375 setExceptionSelectorRegister(PPC::R4);
376 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000377
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000378 // We have target-specific dag combine patterns for the following nodes:
379 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000380 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000381 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000382 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000383
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000384 // Darwin long double math library functions have $LDBL128 appended.
385 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000386 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000387 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
388 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000389 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
390 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000391 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
392 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
393 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
394 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
395 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000396 }
397
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000398 computeRegisterProperties();
399}
400
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000401/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
402/// function arguments in the caller parameter area.
403unsigned PPCTargetLowering::getByValTypeAlignment(const Type *Ty) const {
404 TargetMachine &TM = getTargetMachine();
405 // Darwin passes everything on 4 byte boundary.
406 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
407 return 4;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000408 // FIXME SVR4 TBD
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000409 return 4;
410}
411
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000412const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
413 switch (Opcode) {
414 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000415 case PPCISD::FSEL: return "PPCISD::FSEL";
416 case PPCISD::FCFID: return "PPCISD::FCFID";
417 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
418 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
419 case PPCISD::STFIWX: return "PPCISD::STFIWX";
420 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
421 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
422 case PPCISD::VPERM: return "PPCISD::VPERM";
423 case PPCISD::Hi: return "PPCISD::Hi";
424 case PPCISD::Lo: return "PPCISD::Lo";
425 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
426 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
427 case PPCISD::SRL: return "PPCISD::SRL";
428 case PPCISD::SRA: return "PPCISD::SRA";
429 case PPCISD::SHL: return "PPCISD::SHL";
430 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
431 case PPCISD::STD_32: return "PPCISD::STD_32";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000432 case PPCISD::CALL_SVR4: return "PPCISD::CALL_SVR4";
433 case PPCISD::CALL_Darwin: return "PPCISD::CALL_Darwin";
Evan Cheng53301922008-07-12 02:23:19 +0000434 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000435 case PPCISD::BCTRL_Darwin: return "PPCISD::BCTRL_Darwin";
436 case PPCISD::BCTRL_SVR4: return "PPCISD::BCTRL_SVR4";
Evan Cheng53301922008-07-12 02:23:19 +0000437 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
438 case PPCISD::MFCR: return "PPCISD::MFCR";
439 case PPCISD::VCMP: return "PPCISD::VCMP";
440 case PPCISD::VCMPo: return "PPCISD::VCMPo";
441 case PPCISD::LBRX: return "PPCISD::LBRX";
442 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000443 case PPCISD::LARX: return "PPCISD::LARX";
444 case PPCISD::STCX: return "PPCISD::STCX";
445 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
446 case PPCISD::MFFS: return "PPCISD::MFFS";
447 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
448 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
449 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
450 case PPCISD::MTFSF: return "PPCISD::MTFSF";
451 case PPCISD::TAILCALL: return "PPCISD::TAILCALL";
452 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000453 }
454}
455
Duncan Sands5480c042009-01-01 15:52:00 +0000456MVT PPCTargetLowering::getSetCCResultType(MVT VT) const {
Scott Michel5b8f82e2008-03-10 15:42:14 +0000457 return MVT::i32;
458}
459
Bill Wendlingb4202b82009-07-01 18:50:55 +0000460/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000461unsigned PPCTargetLowering::getFunctionAlignment(const Function *F) const {
462 if (getTargetMachine().getSubtarget<PPCSubtarget>().isDarwin())
463 return F->hasFnAttr(Attribute::OptimizeForSize) ? 2 : 4;
464 else
465 return 2;
466}
Scott Michel5b8f82e2008-03-10 15:42:14 +0000467
Chris Lattner1a635d62006-04-14 06:01:58 +0000468//===----------------------------------------------------------------------===//
469// Node matching predicates, for use by the tblgen matching code.
470//===----------------------------------------------------------------------===//
471
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000472/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000473static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000474 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000475 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000476 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000477 // Maybe this has already been legalized into the constant pool?
478 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Evan Chengc356a572006-09-12 21:04:05 +0000479 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000480 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000481 }
482 return false;
483}
484
Chris Lattnerddb739e2006-04-06 17:23:16 +0000485/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
486/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000487static bool isConstantOrUndef(int Op, int Val) {
488 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000489}
490
491/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
492/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000493bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000494 if (!isUnary) {
495 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000496 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000497 return false;
498 } else {
499 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000500 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
501 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000502 return false;
503 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000504 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000505}
506
507/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
508/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000509bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000510 if (!isUnary) {
511 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000512 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
513 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000514 return false;
515 } else {
516 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000517 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
518 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
519 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
520 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000521 return false;
522 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000523 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000524}
525
Chris Lattnercaad1632006-04-06 22:02:42 +0000526/// isVMerge - Common function, used to match vmrg* shuffles.
527///
Nate Begeman9008ca62009-04-27 18:41:29 +0000528static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000529 unsigned LHSStart, unsigned RHSStart) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000530 assert(N->getValueType(0) == MVT::v16i8 &&
531 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000532 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
533 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000534
Chris Lattner116cc482006-04-06 21:11:54 +0000535 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
536 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000537 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000538 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000539 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000540 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000541 return false;
542 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000543 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000544}
545
546/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
547/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman9008ca62009-04-27 18:41:29 +0000548bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
549 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000550 if (!isUnary)
551 return isVMerge(N, UnitSize, 8, 24);
552 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000553}
554
555/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
556/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman9008ca62009-04-27 18:41:29 +0000557bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
558 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000559 if (!isUnary)
560 return isVMerge(N, UnitSize, 0, 16);
561 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000562}
563
564
Chris Lattnerd0608e12006-04-06 18:26:28 +0000565/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
566/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000567int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000568 assert(N->getValueType(0) == MVT::v16i8 &&
569 "PPC only supports shuffles by bytes!");
570
571 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
572
Chris Lattnerd0608e12006-04-06 18:26:28 +0000573 // Find the first non-undef value in the shuffle mask.
574 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000575 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000576 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000577
Chris Lattnerd0608e12006-04-06 18:26:28 +0000578 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000579
Nate Begeman9008ca62009-04-27 18:41:29 +0000580 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000581 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000582 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000583 if (ShiftAmt < i) return -1;
584 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000585
Chris Lattnerf24380e2006-04-06 22:28:36 +0000586 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000587 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000588 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000589 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000590 return -1;
591 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000592 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000593 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000594 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000595 return -1;
596 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000597 return ShiftAmt;
598}
Chris Lattneref819f82006-03-20 06:33:01 +0000599
600/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
601/// specifies a splat of a single element that is suitable for input to
602/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000603bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
604 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000605 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000606
Chris Lattner88a99ef2006-03-20 06:37:44 +0000607 // This is a splat operation if each element of the permute is the same, and
608 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000609 unsigned ElementBase = N->getMaskElt(0);
610
611 // FIXME: Handle UNDEF elements too!
612 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000613 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000614
Nate Begeman9008ca62009-04-27 18:41:29 +0000615 // Check that the indices are consecutive, in the case of a multi-byte element
616 // splatted with a v16i8 mask.
617 for (unsigned i = 1; i != EltSize; ++i)
618 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000619 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000620
Chris Lattner7ff7e672006-04-04 17:25:31 +0000621 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000622 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000623 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000624 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000625 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000626 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000627 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000628}
629
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000630/// isAllNegativeZeroVector - Returns true if all elements of build_vector
631/// are -0.0.
632bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000633 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
634
635 APInt APVal, APUndef;
636 unsigned BitSize;
637 bool HasAnyUndefs;
638
639 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32))
640 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000641 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000642
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000643 return false;
644}
645
Chris Lattneref819f82006-03-20 06:33:01 +0000646/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
647/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000648unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000649 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
650 assert(isSplatShuffleMask(SVOp, EltSize));
651 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000652}
653
Chris Lattnere87192a2006-04-12 17:37:20 +0000654/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000655/// by using a vspltis[bhw] instruction of the specified element size, return
656/// the constant being splatted. The ByteSize field indicates the number of
657/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000658SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
659 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000660
661 // If ByteSize of the splat is bigger than the element size of the
662 // build_vector, then we have a case where we are checking for a splat where
663 // multiple elements of the buildvector are folded together into a single
664 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
665 unsigned EltSize = 16/N->getNumOperands();
666 if (EltSize < ByteSize) {
667 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000668 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000669 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000670
Chris Lattner79d9a882006-04-08 07:14:26 +0000671 // See if all of the elements in the buildvector agree across.
672 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
673 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
674 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000675 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000676
Scott Michelfdc40a02009-02-17 22:15:04 +0000677
Gabor Greifba36cb52008-08-28 21:40:38 +0000678 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000679 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
680 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000681 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000682 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000683
Chris Lattner79d9a882006-04-08 07:14:26 +0000684 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
685 // either constant or undef values that are identical for each chunk. See
686 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000687
Chris Lattner79d9a882006-04-08 07:14:26 +0000688 // Check to see if all of the leading entries are either 0 or -1. If
689 // neither, then this won't fit into the immediate field.
690 bool LeadingZero = true;
691 bool LeadingOnes = true;
692 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000693 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000694
Chris Lattner79d9a882006-04-08 07:14:26 +0000695 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
696 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
697 }
698 // Finally, check the least significant entry.
699 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000700 if (UniquedVals[Multiple-1].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000701 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000702 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000703 if (Val < 16)
704 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
705 }
706 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000707 if (UniquedVals[Multiple-1].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000708 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000709 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000710 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
711 return DAG.getTargetConstant(Val, MVT::i32);
712 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000713
Dan Gohman475871a2008-07-27 21:46:04 +0000714 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000715 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000716
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000717 // Check to see if this buildvec has a single non-undef value in its elements.
718 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
719 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000720 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000721 OpVal = N->getOperand(i);
722 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000723 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000724 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000725
Gabor Greifba36cb52008-08-28 21:40:38 +0000726 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000727
Eli Friedman1a8229b2009-05-24 02:03:36 +0000728 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000729 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000730 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000731 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000732 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
733 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000734 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000735 }
736
737 // If the splat value is larger than the element value, then we can never do
738 // this splat. The only case that we could fit the replicated bits into our
739 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000740 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000741
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000742 // If the element value is larger than the splat value, cut it in half and
743 // check to see if the two halves are equal. Continue doing this until we
744 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
745 while (ValSizeInBytes > ByteSize) {
746 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000747
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000748 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000749 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
750 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000751 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000752 }
753
754 // Properly sign extend the value.
755 int ShAmt = (4-ByteSize)*8;
756 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
Scott Michelfdc40a02009-02-17 22:15:04 +0000757
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000758 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000759 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000760
Chris Lattner140a58f2006-04-08 06:46:53 +0000761 // Finally, if this value fits in a 5 bit sext field, return it
762 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
763 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000764 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000765}
766
Chris Lattner1a635d62006-04-14 06:01:58 +0000767//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000768// Addressing Mode Selection
769//===----------------------------------------------------------------------===//
770
771/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
772/// or 64-bit immediate, and if the value can be accurately represented as a
773/// sign extension from a 16-bit value. If so, this returns true and the
774/// immediate.
775static bool isIntS16Immediate(SDNode *N, short &Imm) {
776 if (N->getOpcode() != ISD::Constant)
777 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000778
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000779 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000780 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000781 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000782 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000783 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000784}
Dan Gohman475871a2008-07-27 21:46:04 +0000785static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000786 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000787}
788
789
790/// SelectAddressRegReg - Given the specified addressed, check to see if it
791/// can be represented as an indexed [r+r] operation. Returns false if it
792/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000793bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
794 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000795 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000796 short imm = 0;
797 if (N.getOpcode() == ISD::ADD) {
798 if (isIntS16Immediate(N.getOperand(1), imm))
799 return false; // r+i
800 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
801 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000802
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000803 Base = N.getOperand(0);
804 Index = N.getOperand(1);
805 return true;
806 } else if (N.getOpcode() == ISD::OR) {
807 if (isIntS16Immediate(N.getOperand(1), imm))
808 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000809
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000810 // If this is an or of disjoint bitfields, we can codegen this as an add
811 // (for better address arithmetic) if the LHS and RHS of the OR are provably
812 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000813 APInt LHSKnownZero, LHSKnownOne;
814 APInt RHSKnownZero, RHSKnownOne;
815 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanec59b952008-02-27 21:12:32 +0000816 APInt::getAllOnesValue(N.getOperand(0)
817 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000818 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000819
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000820 if (LHSKnownZero.getBoolValue()) {
821 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanec59b952008-02-27 21:12:32 +0000822 APInt::getAllOnesValue(N.getOperand(1)
823 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000824 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000825 // If all of the bits are known zero on the LHS or RHS, the add won't
826 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000827 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000828 Base = N.getOperand(0);
829 Index = N.getOperand(1);
830 return true;
831 }
832 }
833 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000834
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000835 return false;
836}
837
838/// Returns true if the address N can be represented by a base register plus
839/// a signed 16-bit displacement [r+imm], and if it is not better
840/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000841bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000842 SDValue &Base,
843 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000844 // FIXME dl should come from parent load or store, not from address
845 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000846 // If this can be more profitably realized as r+r, fail.
847 if (SelectAddressRegReg(N, Disp, Base, DAG))
848 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000849
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000850 if (N.getOpcode() == ISD::ADD) {
851 short imm = 0;
852 if (isIntS16Immediate(N.getOperand(1), imm)) {
853 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
854 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
855 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
856 } else {
857 Base = N.getOperand(0);
858 }
859 return true; // [r+i]
860 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
861 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000862 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000863 && "Cannot handle constant offsets yet!");
864 Disp = N.getOperand(1).getOperand(0); // The global address.
865 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
866 Disp.getOpcode() == ISD::TargetConstantPool ||
867 Disp.getOpcode() == ISD::TargetJumpTable);
868 Base = N.getOperand(0);
869 return true; // [&g+r]
870 }
871 } else if (N.getOpcode() == ISD::OR) {
872 short imm = 0;
873 if (isIntS16Immediate(N.getOperand(1), imm)) {
874 // If this is an or of disjoint bitfields, we can codegen this as an add
875 // (for better address arithmetic) if the LHS and RHS of the OR are
876 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000877 APInt LHSKnownZero, LHSKnownOne;
878 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000879 APInt::getAllOnesValue(N.getOperand(0)
880 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000881 LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000882
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000883 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000884 // If all of the bits are known zero on the LHS or RHS, the add won't
885 // carry.
886 Base = N.getOperand(0);
887 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
888 return true;
889 }
890 }
891 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
892 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +0000893
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000894 // If this address fits entirely in a 16-bit sext immediate field, codegen
895 // this as "d, 0"
896 short Imm;
897 if (isIntS16Immediate(CN, Imm)) {
898 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
899 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
900 return true;
901 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000902
903 // Handle 32-bit sext immediates with LIS + addr mode.
904 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000905 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
906 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000907
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000908 // Otherwise, break this down into an LIS + disp.
Chris Lattnerbc681d62007-02-17 06:44:03 +0000909 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000910
Chris Lattnerbc681d62007-02-17 06:44:03 +0000911 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
912 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000913 Base = SDValue(DAG.getTargetNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000914 return true;
915 }
916 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000917
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000918 Disp = DAG.getTargetConstant(0, getPointerTy());
919 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
920 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
921 else
922 Base = N;
923 return true; // [r+0]
924}
925
926/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
927/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +0000928bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
929 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000930 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000931 // Check to see if we can easily represent this as an [r+r] address. This
932 // will fail if it thinks that the address is more profitably represented as
933 // reg+imm, e.g. where imm = 0.
934 if (SelectAddressRegReg(N, Base, Index, DAG))
935 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +0000936
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000937 // If the operand is an addition, always emit this as [r+r], since this is
938 // better (for code size, and execution, as the memop does the add for free)
939 // than emitting an explicit add.
940 if (N.getOpcode() == ISD::ADD) {
941 Base = N.getOperand(0);
942 Index = N.getOperand(1);
943 return true;
944 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000945
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000946 // Otherwise, do it the hard way, using R0 as the base register.
947 Base = DAG.getRegister(PPC::R0, N.getValueType());
948 Index = N;
949 return true;
950}
951
952/// SelectAddressRegImmShift - Returns true if the address N can be
953/// represented by a base register plus a signed 14-bit displacement
954/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +0000955bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
956 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +0000957 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000958 // FIXME dl should come from the parent load or store, not the address
959 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000960 // If this can be more profitably realized as r+r, fail.
961 if (SelectAddressRegReg(N, Disp, Base, DAG))
962 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000963
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000964 if (N.getOpcode() == ISD::ADD) {
965 short imm = 0;
966 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
967 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
968 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
969 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
970 } else {
971 Base = N.getOperand(0);
972 }
973 return true; // [r+i]
974 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
975 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000976 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000977 && "Cannot handle constant offsets yet!");
978 Disp = N.getOperand(1).getOperand(0); // The global address.
979 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
980 Disp.getOpcode() == ISD::TargetConstantPool ||
981 Disp.getOpcode() == ISD::TargetJumpTable);
982 Base = N.getOperand(0);
983 return true; // [&g+r]
984 }
985 } else if (N.getOpcode() == ISD::OR) {
986 short imm = 0;
987 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
988 // If this is an or of disjoint bitfields, we can codegen this as an add
989 // (for better address arithmetic) if the LHS and RHS of the OR are
990 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000991 APInt LHSKnownZero, LHSKnownOne;
992 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000993 APInt::getAllOnesValue(N.getOperand(0)
994 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000995 LHSKnownZero, LHSKnownOne);
996 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000997 // If all of the bits are known zero on the LHS or RHS, the add won't
998 // carry.
999 Base = N.getOperand(0);
1000 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
1001 return true;
1002 }
1003 }
1004 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001005 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001006 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001007 // If this address fits entirely in a 14-bit sext immediate field, codegen
1008 // this as "d, 0"
1009 short Imm;
1010 if (isIntS16Immediate(CN, Imm)) {
1011 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
1012 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
1013 return true;
1014 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001015
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001016 // Fold the low-part of 32-bit absolute addresses into addr mode.
1017 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001018 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1019 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001020
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001021 // Otherwise, break this down into an LIS + disp.
1022 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001023 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1024 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001025 Base = SDValue(DAG.getTargetNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001026 return true;
1027 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001028 }
1029 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001030
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001031 Disp = DAG.getTargetConstant(0, getPointerTy());
1032 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1033 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1034 else
1035 Base = N;
1036 return true; // [r+0]
1037}
1038
1039
1040/// getPreIndexedAddressParts - returns true by value, base pointer and
1041/// offset pointer and addressing mode by reference if the node's address
1042/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001043bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1044 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001045 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001046 SelectionDAG &DAG) const {
Chris Lattner4eab7142006-11-10 02:08:47 +00001047 // Disabled by default for now.
1048 if (!EnablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001049
Dan Gohman475871a2008-07-27 21:46:04 +00001050 SDValue Ptr;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001051 MVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001052 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1053 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001054 VT = LD->getMemoryVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001055
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001056 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner4eab7142006-11-10 02:08:47 +00001057 ST = ST;
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001058 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001059 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001060 } else
1061 return false;
1062
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001063 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001064 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001065 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001066
Chris Lattner0851b4f2006-11-15 19:55:13 +00001067 // TODO: Check reg+reg first.
Scott Michelfdc40a02009-02-17 22:15:04 +00001068
Chris Lattner0851b4f2006-11-15 19:55:13 +00001069 // LDU/STU use reg+imm*4, others use reg+imm.
1070 if (VT != MVT::i64) {
1071 // reg + imm
1072 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1073 return false;
1074 } else {
1075 // reg + imm * 4.
1076 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1077 return false;
1078 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001079
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001080 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001081 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1082 // sext i32 to i64 when addr mode is r+i.
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001083 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001084 LD->getExtensionType() == ISD::SEXTLOAD &&
1085 isa<ConstantSDNode>(Offset))
1086 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001087 }
1088
Chris Lattner4eab7142006-11-10 02:08:47 +00001089 AM = ISD::PRE_INC;
1090 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001091}
1092
1093//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001094// LowerOperation implementation
1095//===----------------------------------------------------------------------===//
1096
Scott Michelfdc40a02009-02-17 22:15:04 +00001097SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001098 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001099 MVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001100 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +00001101 Constant *C = CP->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +00001102 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
1103 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +00001104 // FIXME there isn't really any debug info here
1105 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00001106
1107 const TargetMachine &TM = DAG.getTarget();
Scott Michelfdc40a02009-02-17 22:15:04 +00001108
Dale Johannesende064702009-02-06 21:50:26 +00001109 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, CPI, Zero);
1110 SDValue Lo = DAG.getNode(PPCISD::Lo, dl, PtrVT, CPI, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001111
Chris Lattner1a635d62006-04-14 06:01:58 +00001112 // If this is a non-darwin platform, we don't support non-static relo models
1113 // yet.
1114 if (TM.getRelocationModel() == Reloc::Static ||
1115 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1116 // Generate non-pic code that has direct accesses to the constant pool.
1117 // The address of the global is just (hi(&g)+lo(&g)).
Dale Johannesende064702009-02-06 21:50:26 +00001118 return DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001119 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001120
Chris Lattner35d86fe2006-07-26 21:12:04 +00001121 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001122 // With PIC, the first instruction is actually "GR+hi(&G)".
Dale Johannesende064702009-02-06 21:50:26 +00001123 Hi = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00001124 DAG.getNode(PPCISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001125 DebugLoc::getUnknownLoc(), PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001126 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001127
Dale Johannesende064702009-02-06 21:50:26 +00001128 Lo = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001129 return Lo;
1130}
1131
Dan Gohman475871a2008-07-27 21:46:04 +00001132SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001133 MVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001134 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001135 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1136 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +00001137 // FIXME there isn't really any debug loc here
1138 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001139
Nate Begeman37efe672006-04-22 18:53:45 +00001140 const TargetMachine &TM = DAG.getTarget();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001141
Dale Johannesende064702009-02-06 21:50:26 +00001142 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, JTI, Zero);
1143 SDValue Lo = DAG.getNode(PPCISD::Lo, dl, PtrVT, JTI, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001144
Nate Begeman37efe672006-04-22 18:53:45 +00001145 // If this is a non-darwin platform, we don't support non-static relo models
1146 // yet.
1147 if (TM.getRelocationModel() == Reloc::Static ||
1148 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1149 // Generate non-pic code that has direct accesses to the constant pool.
1150 // The address of the global is just (hi(&g)+lo(&g)).
Dale Johannesende064702009-02-06 21:50:26 +00001151 return DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001152 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001153
Chris Lattner35d86fe2006-07-26 21:12:04 +00001154 if (TM.getRelocationModel() == Reloc::PIC_) {
Nate Begeman37efe672006-04-22 18:53:45 +00001155 // With PIC, the first instruction is actually "GR+hi(&G)".
Dale Johannesende064702009-02-06 21:50:26 +00001156 Hi = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00001157 DAG.getNode(PPCISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001158 DebugLoc::getUnknownLoc(), PtrVT), Hi);
Nate Begeman37efe672006-04-22 18:53:45 +00001159 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001160
Dale Johannesende064702009-02-06 21:50:26 +00001161 Lo = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001162 return Lo;
1163}
1164
Scott Michelfdc40a02009-02-17 22:15:04 +00001165SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001166 SelectionDAG &DAG) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001167 llvm_unreachable("TLS not implemented for PPC.");
Dan Gohman475871a2008-07-27 21:46:04 +00001168 return SDValue(); // Not reached
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001169}
1170
Scott Michelfdc40a02009-02-17 22:15:04 +00001171SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
Evan Chengee5c2b82009-01-16 22:57:32 +00001172 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001173 MVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001174 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1175 GlobalValue *GV = GSDN->getGlobal();
Dan Gohman475871a2008-07-27 21:46:04 +00001176 SDValue GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
Dan Gohman475871a2008-07-27 21:46:04 +00001177 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +00001178 // FIXME there isn't really any debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001179 DebugLoc dl = GSDN->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001180
Chris Lattner1a635d62006-04-14 06:01:58 +00001181 const TargetMachine &TM = DAG.getTarget();
1182
Dale Johannesen33c960f2009-02-04 20:06:27 +00001183 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, GA, Zero);
1184 SDValue Lo = DAG.getNode(PPCISD::Lo, dl, PtrVT, GA, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001185
Chris Lattner1a635d62006-04-14 06:01:58 +00001186 // If this is a non-darwin platform, we don't support non-static relo models
1187 // yet.
1188 if (TM.getRelocationModel() == Reloc::Static ||
1189 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1190 // Generate non-pic code that has direct accesses to globals.
1191 // The address of the global is just (hi(&g)+lo(&g)).
Dale Johannesen33c960f2009-02-04 20:06:27 +00001192 return DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001193 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001194
Chris Lattner35d86fe2006-07-26 21:12:04 +00001195 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001196 // With PIC, the first instruction is actually "GR+hi(&G)".
Dale Johannesen33c960f2009-02-04 20:06:27 +00001197 Hi = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00001198 DAG.getNode(PPCISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001199 DebugLoc::getUnknownLoc(), PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001200 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001201
Dale Johannesen33c960f2009-02-04 20:06:27 +00001202 Lo = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Scott Michelfdc40a02009-02-17 22:15:04 +00001203
Chris Lattner57fc62c2006-12-11 23:22:45 +00001204 if (!TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV))
Chris Lattner1a635d62006-04-14 06:01:58 +00001205 return Lo;
Scott Michelfdc40a02009-02-17 22:15:04 +00001206
Chris Lattner1a635d62006-04-14 06:01:58 +00001207 // If the global is weak or external, we have to go through the lazy
1208 // resolution stub.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001209 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Lo, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00001210}
1211
Dan Gohman475871a2008-07-27 21:46:04 +00001212SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001213 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001214 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001215
Chris Lattner1a635d62006-04-14 06:01:58 +00001216 // If we're comparing for equality to zero, expose the fact that this is
1217 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1218 // fold the new nodes.
1219 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1220 if (C->isNullValue() && CC == ISD::SETEQ) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001221 MVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001222 SDValue Zext = Op.getOperand(0);
Duncan Sands8e4eb092008-06-08 20:54:56 +00001223 if (VT.bitsLT(MVT::i32)) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001224 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001225 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001226 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001227 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001228 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1229 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00001230 DAG.getConstant(Log2b, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001231 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001232 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001233 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001234 // optimized. FIXME: revisit this when we can custom lower all setcc
1235 // optimizations.
1236 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001237 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001238 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001239
Chris Lattner1a635d62006-04-14 06:01:58 +00001240 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001241 // by xor'ing the rhs with the lhs, which is faster than setting a
1242 // condition register, reading it back out, and masking the correct bit. The
1243 // normal approach here uses sub to do this instead of xor. Using xor exposes
1244 // the result to other bit-twiddling opportunities.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001245 MVT LHSVT = Op.getOperand(0).getValueType();
1246 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
1247 MVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001248 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001249 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001250 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001251 }
Dan Gohman475871a2008-07-27 21:46:04 +00001252 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001253}
1254
Dan Gohman475871a2008-07-27 21:46:04 +00001255SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001256 int VarArgsFrameIndex,
1257 int VarArgsStackOffset,
1258 unsigned VarArgsNumGPR,
1259 unsigned VarArgsNumFPR,
1260 const PPCSubtarget &Subtarget) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001261
Torok Edwinc23197a2009-07-14 16:55:14 +00001262 llvm_unreachable("VAARG not yet implemented for the SVR4 ABI!");
Dan Gohman475871a2008-07-27 21:46:04 +00001263 return SDValue(); // Not reached
Nicolas Geoffray01119992007-04-03 13:59:52 +00001264}
1265
Bill Wendling77959322008-09-17 00:30:57 +00001266SDValue PPCTargetLowering::LowerTRAMPOLINE(SDValue Op, SelectionDAG &DAG) {
1267 SDValue Chain = Op.getOperand(0);
1268 SDValue Trmp = Op.getOperand(1); // trampoline
1269 SDValue FPtr = Op.getOperand(2); // nested function
1270 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001271 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001272
1273 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1274 bool isPPC64 = (PtrVT == MVT::i64);
1275 const Type *IntPtrTy =
1276 DAG.getTargetLoweringInfo().getTargetData()->getIntPtrType();
1277
Scott Michelfdc40a02009-02-17 22:15:04 +00001278 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001279 TargetLowering::ArgListEntry Entry;
1280
1281 Entry.Ty = IntPtrTy;
1282 Entry.Node = Trmp; Args.push_back(Entry);
1283
1284 // TrampSize == (isPPC64 ? 48 : 40);
1285 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
1286 isPPC64 ? MVT::i64 : MVT::i32);
1287 Args.push_back(Entry);
1288
1289 Entry.Node = FPtr; Args.push_back(Entry);
1290 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001291
Bill Wendling77959322008-09-17 00:30:57 +00001292 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
1293 std::pair<SDValue, SDValue> CallResult =
Owen Andersond1474d02009-07-09 17:57:24 +00001294 LowerCallTo(Chain, Op.getValueType().getTypeForMVT(*DAG.getContext()),
1295 false, false, false, false, 0, CallingConv::C, false,
Bill Wendling77959322008-09-17 00:30:57 +00001296 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001297 Args, DAG, dl);
Bill Wendling77959322008-09-17 00:30:57 +00001298
1299 SDValue Ops[] =
1300 { CallResult.first, CallResult.second };
1301
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00001302 return DAG.getMergeValues(Ops, 2, dl);
Bill Wendling77959322008-09-17 00:30:57 +00001303}
1304
Dan Gohman475871a2008-07-27 21:46:04 +00001305SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Bill Wendling77959322008-09-17 00:30:57 +00001306 int VarArgsFrameIndex,
1307 int VarArgsStackOffset,
1308 unsigned VarArgsNumGPR,
1309 unsigned VarArgsNumFPR,
1310 const PPCSubtarget &Subtarget) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001311 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001312
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001313 if (Subtarget.isDarwinABI()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001314 // vastart just stores the address of the VarArgsFrameIndex slot into the
1315 // memory location argument.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001316 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00001317 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001318 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001319 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001320 }
1321
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001322 // For the SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001323 // We suppose the given va_list is already allocated.
1324 //
1325 // typedef struct {
1326 // char gpr; /* index into the array of 8 GPRs
1327 // * stored in the register save area
1328 // * gpr=0 corresponds to r3,
1329 // * gpr=1 to r4, etc.
1330 // */
1331 // char fpr; /* index into the array of 8 FPRs
1332 // * stored in the register save area
1333 // * fpr=0 corresponds to f1,
1334 // * fpr=1 to f2, etc.
1335 // */
1336 // char *overflow_arg_area;
1337 // /* location on stack that holds
1338 // * the next overflow argument
1339 // */
1340 // char *reg_save_area;
1341 // /* where r3:r10 and f1:f8 (if saved)
1342 // * are stored
1343 // */
1344 // } va_list[1];
1345
1346
Tilmann Schellerffd02002009-07-03 06:45:56 +00001347 SDValue ArgGPR = DAG.getConstant(VarArgsNumGPR, MVT::i32);
1348 SDValue ArgFPR = DAG.getConstant(VarArgsNumFPR, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001349
Nicolas Geoffray01119992007-04-03 13:59:52 +00001350
Duncan Sands83ec4b62008-06-06 12:08:01 +00001351 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001352
Dan Gohman475871a2008-07-27 21:46:04 +00001353 SDValue StackOffsetFI = DAG.getFrameIndex(VarArgsStackOffset, PtrVT);
1354 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001355
Duncan Sands83ec4b62008-06-06 12:08:01 +00001356 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001357 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001358
Duncan Sands83ec4b62008-06-06 12:08:01 +00001359 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001360 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001361
1362 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001363 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001364
Dan Gohman69de1932008-02-06 22:27:42 +00001365 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001366
Nicolas Geoffray01119992007-04-03 13:59:52 +00001367 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001368 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
1369 Op.getOperand(1), SV, 0, MVT::i8);
Dan Gohman69de1932008-02-06 22:27:42 +00001370 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001371 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001372 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001373
Nicolas Geoffray01119992007-04-03 13:59:52 +00001374 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001375 SDValue secondStore =
Tilmann Schellerffd02002009-07-03 06:45:56 +00001376 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr, SV, nextOffset, MVT::i8);
Dan Gohman69de1932008-02-06 22:27:42 +00001377 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001378 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001379
Nicolas Geoffray01119992007-04-03 13:59:52 +00001380 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001381 SDValue thirdStore =
Dale Johannesen33c960f2009-02-04 20:06:27 +00001382 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr, SV, nextOffset);
Dan Gohman69de1932008-02-06 22:27:42 +00001383 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001384 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001385
1386 // Store third word : arguments given in registers
Dale Johannesen33c960f2009-02-04 20:06:27 +00001387 return DAG.getStore(thirdStore, dl, FR, nextPtr, SV, nextOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001388
Chris Lattner1a635d62006-04-14 06:01:58 +00001389}
1390
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001391#include "PPCGenCallingConv.inc"
1392
Tilmann Schellerffd02002009-07-03 06:45:56 +00001393static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
1394 CCValAssign::LocInfo &LocInfo,
1395 ISD::ArgFlagsTy &ArgFlags,
1396 CCState &State) {
1397 return true;
1398}
1399
1400static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
1401 MVT &LocVT,
1402 CCValAssign::LocInfo &LocInfo,
1403 ISD::ArgFlagsTy &ArgFlags,
1404 CCState &State) {
1405 static const unsigned ArgRegs[] = {
1406 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1407 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1408 };
1409 const unsigned NumArgRegs = array_lengthof(ArgRegs);
1410
1411 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1412
1413 // Skip one register if the first unallocated register has an even register
1414 // number and there are still argument registers available which have not been
1415 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1416 // need to skip a register if RegNum is odd.
1417 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1418 State.AllocateReg(ArgRegs[RegNum]);
1419 }
1420
1421 // Always return false here, as this function only makes sure that the first
1422 // unallocated register has an odd register number and does not actually
1423 // allocate a register for the current argument.
1424 return false;
1425}
1426
1427static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
1428 MVT &LocVT,
1429 CCValAssign::LocInfo &LocInfo,
1430 ISD::ArgFlagsTy &ArgFlags,
1431 CCState &State) {
1432 static const unsigned ArgRegs[] = {
1433 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1434 PPC::F8
1435 };
1436
1437 const unsigned NumArgRegs = array_lengthof(ArgRegs);
1438
1439 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1440
1441 // If there is only one Floating-point register left we need to put both f64
1442 // values of a split ppc_fp128 value on the stack.
1443 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1444 State.AllocateReg(ArgRegs[RegNum]);
1445 }
1446
1447 // Always return false here, as this function only makes sure that the two f64
1448 // values a ppc_fp128 value is split into are both passed in registers or both
1449 // passed on the stack and does not actually allocate a register for the
1450 // current argument.
1451 return false;
1452}
1453
Chris Lattner9f0bc652007-02-25 05:34:32 +00001454/// GetFPR - Get the set of FP registers that should be allocated for arguments,
1455/// depending on which subtarget is selected.
1456static const unsigned *GetFPR(const PPCSubtarget &Subtarget) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001457 if (Subtarget.isDarwinABI()) {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001458 static const unsigned FPR[] = {
1459 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1460 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
1461 };
1462 return FPR;
1463 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001464
1465
Chris Lattner9f0bc652007-02-25 05:34:32 +00001466 static const unsigned FPR[] = {
1467 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001468 PPC::F8
Chris Lattner9f0bc652007-02-25 05:34:32 +00001469 };
1470 return FPR;
1471}
1472
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001473/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1474/// the stack.
Dan Gohman095cc292008-09-13 01:54:27 +00001475static unsigned CalculateStackSlotSize(SDValue Arg, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001476 unsigned PtrByteSize) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001477 MVT ArgVT = Arg.getValueType();
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001478 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001479 if (Flags.isByVal())
1480 ArgSize = Flags.getByValSize();
1481 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1482
1483 return ArgSize;
1484}
1485
Dan Gohman475871a2008-07-27 21:46:04 +00001486SDValue
Tilmann Schellerffd02002009-07-03 06:45:56 +00001487PPCTargetLowering::LowerFORMAL_ARGUMENTS_SVR4(SDValue Op,
1488 SelectionDAG &DAG,
1489 int &VarArgsFrameIndex,
1490 int &VarArgsStackOffset,
1491 unsigned &VarArgsNumGPR,
1492 unsigned &VarArgsNumFPR,
1493 const PPCSubtarget &Subtarget) {
1494 // SVR4 ABI Stack Frame Layout:
1495 // +-----------------------------------+
1496 // +--> | Back chain |
1497 // | +-----------------------------------+
1498 // | | Floating-point register save area |
1499 // | +-----------------------------------+
1500 // | | General register save area |
1501 // | +-----------------------------------+
1502 // | | CR save word |
1503 // | +-----------------------------------+
1504 // | | VRSAVE save word |
1505 // | +-----------------------------------+
1506 // | | Alignment padding |
1507 // | +-----------------------------------+
1508 // | | Vector register save area |
1509 // | +-----------------------------------+
1510 // | | Local variable space |
1511 // | +-----------------------------------+
1512 // | | Parameter list area |
1513 // | +-----------------------------------+
1514 // | | LR save word |
1515 // | +-----------------------------------+
1516 // SP--> +--- | Back chain |
1517 // +-----------------------------------+
1518 //
1519 // Specifications:
1520 // System V Application Binary Interface PowerPC Processor Supplement
1521 // AltiVec Technology Programming Interface Manual
1522
1523 MachineFunction &MF = DAG.getMachineFunction();
1524 MachineFrameInfo *MFI = MF.getFrameInfo();
1525 SmallVector<SDValue, 8> ArgValues;
1526 SDValue Root = Op.getOperand(0);
1527 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
1528 DebugLoc dl = Op.getDebugLoc();
1529
1530 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1531 // Potential tail calls could cause overwriting of argument stack slots.
1532 unsigned CC = MF.getFunction()->getCallingConv();
1533 bool isImmutable = !(PerformTailCallOpt && (CC==CallingConv::Fast));
1534 unsigned PtrByteSize = 4;
1535
1536 // Assign locations to all of the incoming arguments.
1537 SmallVector<CCValAssign, 16> ArgLocs;
Owen Andersone922c022009-07-22 00:24:57 +00001538 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001539
1540 // Reserve space for the linkage area on the stack.
1541 CCInfo.AllocateStack(PPCFrameInfo::getLinkageSize(false, false), PtrByteSize);
1542
1543 CCInfo.AnalyzeFormalArguments(Op.getNode(), CC_PPC_SVR4);
1544
1545 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1546 CCValAssign &VA = ArgLocs[i];
1547
1548 // Arguments stored in registers.
1549 if (VA.isRegLoc()) {
1550 TargetRegisterClass *RC;
1551 MVT ValVT = VA.getValVT();
1552
1553 switch (ValVT.getSimpleVT()) {
1554 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00001555 llvm_unreachable("ValVT not supported by FORMAL_ARGUMENTS Lowering");
Tilmann Schellerffd02002009-07-03 06:45:56 +00001556 case MVT::i32:
1557 RC = PPC::GPRCRegisterClass;
1558 break;
1559 case MVT::f32:
1560 RC = PPC::F4RCRegisterClass;
1561 break;
1562 case MVT::f64:
1563 RC = PPC::F8RCRegisterClass;
1564 break;
1565 case MVT::v16i8:
1566 case MVT::v8i16:
1567 case MVT::v4i32:
1568 case MVT::v4f32:
1569 RC = PPC::VRRCRegisterClass;
1570 break;
1571 }
1572
1573 // Transform the arguments stored in physical registers into virtual ones.
1574 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
1575 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, ValVT);
1576
1577 ArgValues.push_back(ArgValue);
1578 } else {
1579 // Argument stored in memory.
1580 assert(VA.isMemLoc());
1581
1582 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1583 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
1584 isImmutable);
1585
1586 // Create load nodes to retrieve arguments from the stack.
1587 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
1588 ArgValues.push_back(DAG.getLoad(VA.getValVT(), dl, Root, FIN, NULL, 0));
1589 }
1590 }
1591
1592 // Assign locations to all of the incoming aggregate by value arguments.
1593 // Aggregates passed by value are stored in the local variable space of the
1594 // caller's stack frame, right above the parameter list area.
1595 SmallVector<CCValAssign, 16> ByValArgLocs;
Owen Andersond1474d02009-07-09 17:57:24 +00001596 CCState CCByValInfo(CC, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001597 ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001598
1599 // Reserve stack space for the allocations in CCInfo.
1600 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1601
1602 CCByValInfo.AnalyzeFormalArguments(Op.getNode(), CC_PPC_SVR4_ByVal);
1603
1604 // Area that is at least reserved in the caller of this function.
1605 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
1606
1607 // Set the size that is at least reserved in caller of this function. Tail
1608 // call optimized function's reserved stack space needs to be aligned so that
1609 // taking the difference between two stack areas will result in an aligned
1610 // stack.
1611 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1612
1613 MinReservedArea =
1614 std::max(MinReservedArea,
1615 PPCFrameInfo::getMinCallFrameSize(false, false));
1616
1617 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
1618 getStackAlignment();
1619 unsigned AlignMask = TargetAlign-1;
1620 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
1621
1622 FI->setMinReservedArea(MinReservedArea);
1623
1624 SmallVector<SDValue, 8> MemOps;
1625
1626 // If the function takes variable number of arguments, make a frame index for
1627 // the start of the first vararg value... for expansion of llvm.va_start.
1628 if (isVarArg) {
1629 static const unsigned GPArgRegs[] = {
1630 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1631 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1632 };
1633 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
1634
1635 static const unsigned FPArgRegs[] = {
1636 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1637 PPC::F8
1638 };
1639 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
1640
1641 VarArgsNumGPR = CCInfo.getFirstUnallocated(GPArgRegs, NumGPArgRegs);
1642 VarArgsNumFPR = CCInfo.getFirstUnallocated(FPArgRegs, NumFPArgRegs);
1643
1644 // Make room for NumGPArgRegs and NumFPArgRegs.
1645 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
1646 NumFPArgRegs * MVT(MVT::f64).getSizeInBits()/8;
1647
1648 VarArgsStackOffset = MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
1649 CCInfo.getNextStackOffset());
1650
1651 VarArgsFrameIndex = MFI->CreateStackObject(Depth, 8);
1652 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
1653
1654 // The fixed integer arguments of a variadic function are
1655 // stored to the VarArgsFrameIndex on the stack.
1656 unsigned GPRIndex = 0;
1657 for (; GPRIndex != VarArgsNumGPR; ++GPRIndex) {
1658 SDValue Val = DAG.getRegister(GPArgRegs[GPRIndex], PtrVT);
1659 SDValue Store = DAG.getStore(Root, dl, Val, FIN, NULL, 0);
1660 MemOps.push_back(Store);
1661 // Increment the address by four for the next argument to store
1662 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1663 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1664 }
1665
1666 // If this function is vararg, store any remaining integer argument regs
1667 // to their spots on the stack so that they may be loaded by deferencing the
1668 // result of va_next.
1669 for (; GPRIndex != NumGPArgRegs; ++GPRIndex) {
1670 unsigned VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
1671
1672 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, PtrVT);
1673 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
1674 MemOps.push_back(Store);
1675 // Increment the address by four for the next argument to store
1676 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1677 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1678 }
1679
1680 // FIXME SVR4: We only need to save FP argument registers if CR bit 6 is
1681 // set.
1682
1683 // The double arguments are stored to the VarArgsFrameIndex
1684 // on the stack.
1685 unsigned FPRIndex = 0;
1686 for (FPRIndex = 0; FPRIndex != VarArgsNumFPR; ++FPRIndex) {
1687 SDValue Val = DAG.getRegister(FPArgRegs[FPRIndex], MVT::f64);
1688 SDValue Store = DAG.getStore(Root, dl, Val, FIN, NULL, 0);
1689 MemOps.push_back(Store);
1690 // Increment the address by eight for the next argument to store
1691 SDValue PtrOff = DAG.getConstant(MVT(MVT::f64).getSizeInBits()/8,
1692 PtrVT);
1693 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1694 }
1695
1696 for (; FPRIndex != NumFPArgRegs; ++FPRIndex) {
1697 unsigned VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
1698
1699 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::f64);
1700 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
1701 MemOps.push_back(Store);
1702 // Increment the address by eight for the next argument to store
1703 SDValue PtrOff = DAG.getConstant(MVT(MVT::f64).getSizeInBits()/8,
1704 PtrVT);
1705 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1706 }
1707 }
1708
1709 if (!MemOps.empty())
1710 Root = DAG.getNode(ISD::TokenFactor, dl,
1711 MVT::Other, &MemOps[0], MemOps.size());
1712
1713
1714 ArgValues.push_back(Root);
1715
1716 // Return the new list of results.
1717 return DAG.getNode(ISD::MERGE_VALUES, dl, Op.getNode()->getVTList(),
1718 &ArgValues[0], ArgValues.size()).getValue(Op.getResNo());
1719}
1720
1721SDValue
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001722PPCTargetLowering::LowerFORMAL_ARGUMENTS_Darwin(SDValue Op,
1723 SelectionDAG &DAG,
1724 int &VarArgsFrameIndex,
1725 const PPCSubtarget &Subtarget) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001726 // TODO: add description of PPC stack frame format, or at least some docs.
1727 //
1728 MachineFunction &MF = DAG.getMachineFunction();
1729 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman475871a2008-07-27 21:46:04 +00001730 SmallVector<SDValue, 8> ArgValues;
1731 SDValue Root = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001732 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001733 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001734
Duncan Sands83ec4b62008-06-06 12:08:01 +00001735 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00001736 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001737 // Potential tail calls could cause overwriting of argument stack slots.
1738 unsigned CC = MF.getFunction()->getCallingConv();
1739 bool isImmutable = !(PerformTailCallOpt && (CC==CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001740 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001741
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001742 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001743 // Area that is at least reserved in caller of this function.
1744 unsigned MinReservedArea = ArgOffset;
1745
Chris Lattnerc91a4752006-06-26 22:48:35 +00001746 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001747 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1748 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1749 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001750 static const unsigned GPR_64[] = { // 64-bit registers.
1751 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1752 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1753 };
Scott Michelfdc40a02009-02-17 22:15:04 +00001754
Chris Lattner9f0bc652007-02-25 05:34:32 +00001755 static const unsigned *FPR = GetFPR(Subtarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00001756
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001757 static const unsigned VR[] = {
1758 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1759 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1760 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001761
Owen Anderson718cb662007-09-07 04:06:50 +00001762 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001763 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00001764 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001765
1766 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00001767
Chris Lattnerc91a4752006-06-26 22:48:35 +00001768 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00001769
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001770 // In 32-bit non-varargs functions, the stack space for vectors is after the
1771 // stack space for non-vectors. We do not use this space unless we have
1772 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00001773 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001774 // that out...for the pathological case, compute VecArgOffset as the
1775 // start of the vector parameter area. Computing VecArgOffset is the
1776 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001777 unsigned VecArgOffset = ArgOffset;
1778 if (!isVarArg && !isPPC64) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001779 for (unsigned ArgNo = 0, e = Op.getNode()->getNumValues()-1; ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001780 ++ArgNo) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001781 MVT ObjectVT = Op.getValue(ArgNo).getValueType();
1782 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001783 ISD::ArgFlagsTy Flags =
1784 cast<ARG_FLAGSSDNode>(Op.getOperand(ArgNo+3))->getArgFlags();
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001785
Duncan Sands276dcbd2008-03-21 09:14:45 +00001786 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001787 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001788 ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00001789 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001790 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1791 VecArgOffset += ArgSize;
1792 continue;
1793 }
1794
Duncan Sands83ec4b62008-06-06 12:08:01 +00001795 switch(ObjectVT.getSimpleVT()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001796 default: llvm_unreachable("Unhandled argument type!");
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001797 case MVT::i32:
1798 case MVT::f32:
1799 VecArgOffset += isPPC64 ? 8 : 4;
1800 break;
1801 case MVT::i64: // PPC64
1802 case MVT::f64:
1803 VecArgOffset += 8;
1804 break;
1805 case MVT::v4f32:
1806 case MVT::v4i32:
1807 case MVT::v8i16:
1808 case MVT::v16i8:
1809 // Nothing to do, we're only looking at Nonvector args here.
1810 break;
1811 }
1812 }
1813 }
1814 // We've found where the vector parameter area in memory is. Skip the
1815 // first 12 parameters; these don't use that memory.
1816 VecArgOffset = ((VecArgOffset+15)/16)*16;
1817 VecArgOffset += 12*16;
1818
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001819 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001820 // entry to a function on PPC, the arguments start after the linkage area,
1821 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001822
Dan Gohman475871a2008-07-27 21:46:04 +00001823 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001824 unsigned nAltivecParamsAtEnd = 0;
Gabor Greif93c53e52008-08-31 15:37:04 +00001825 for (unsigned ArgNo = 0, e = Op.getNode()->getNumValues() - 1;
1826 ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001827 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001828 bool needsLoad = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001829 MVT ObjectVT = Op.getValue(ArgNo).getValueType();
1830 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00001831 unsigned ArgSize = ObjSize;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001832 ISD::ArgFlagsTy Flags =
1833 cast<ARG_FLAGSSDNode>(Op.getOperand(ArgNo+3))->getArgFlags();
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001834
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001835 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001836
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001837 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
1838 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
1839 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
1840 if (isVarArg || isPPC64) {
1841 MinReservedArea = ((MinReservedArea+15)/16)*16;
1842 MinReservedArea += CalculateStackSlotSize(Op.getValue(ArgNo),
Dan Gohman095cc292008-09-13 01:54:27 +00001843 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001844 PtrByteSize);
1845 } else nAltivecParamsAtEnd++;
1846 } else
1847 // Calculate min reserved area.
1848 MinReservedArea += CalculateStackSlotSize(Op.getValue(ArgNo),
Dan Gohman095cc292008-09-13 01:54:27 +00001849 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001850 PtrByteSize);
1851
Dale Johannesen8419dd62008-03-07 20:27:40 +00001852 // FIXME the codegen can be much improved in some cases.
1853 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001854 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00001855 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001856 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00001857 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001858 // Objects of size 1 and 2 are right justified, everything else is
1859 // left justified. This means the memory address is adjusted forwards.
1860 if (ObjSize==1 || ObjSize==2) {
1861 CurArgOffset = CurArgOffset + (4 - ObjSize);
1862 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001863 // The value of the object is its address.
1864 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset);
Dan Gohman475871a2008-07-27 21:46:04 +00001865 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dale Johannesen8419dd62008-03-07 20:27:40 +00001866 ArgValues.push_back(FIN);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001867 if (ObjSize==1 || ObjSize==2) {
1868 if (GPR_idx != Num_GPR_Regs) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001869 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dale Johannesen39355f92009-02-04 02:34:38 +00001870 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001871 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Dale Johannesen7f96f392008-03-08 01:41:42 +00001872 NULL, 0, ObjSize==1 ? MVT::i8 : MVT::i16 );
1873 MemOps.push_back(Store);
1874 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001875 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001876
1877 ArgOffset += PtrByteSize;
1878
Dale Johannesen7f96f392008-03-08 01:41:42 +00001879 continue;
1880 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001881 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
1882 // Store whatever pieces of the object are in registers
1883 // to memory. ArgVal will be address of the beginning of
1884 // the object.
1885 if (GPR_idx != Num_GPR_Regs) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001886 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dale Johannesen8419dd62008-03-07 20:27:40 +00001887 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset);
Dan Gohman475871a2008-07-27 21:46:04 +00001888 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00001889 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, PtrVT);
1890 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00001891 MemOps.push_back(Store);
1892 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001893 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001894 } else {
1895 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
1896 break;
1897 }
1898 }
1899 continue;
1900 }
1901
Duncan Sands83ec4b62008-06-06 12:08:01 +00001902 switch (ObjectVT.getSimpleVT()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001903 default: llvm_unreachable("Unhandled argument type!");
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001904 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001905 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001906 if (GPR_idx != Num_GPR_Regs) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001907 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dale Johannesen39355f92009-02-04 02:34:38 +00001908 ArgVal = DAG.getCopyFromReg(Root, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001909 ++GPR_idx;
1910 } else {
1911 needsLoad = true;
1912 ArgSize = PtrByteSize;
1913 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001914 // All int arguments reserve stack space in the Darwin ABI.
1915 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001916 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001917 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001918 // FALLTHROUGH
Chris Lattner9f0bc652007-02-25 05:34:32 +00001919 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00001920 if (GPR_idx != Num_GPR_Regs) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001921 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Dale Johannesen39355f92009-02-04 02:34:38 +00001922 ArgVal = DAG.getCopyFromReg(Root, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001923
1924 if (ObjectVT == MVT::i32) {
1925 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
1926 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001927 if (Flags.isSExt())
Dale Johannesen39355f92009-02-04 02:34:38 +00001928 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001929 DAG.getValueType(ObjectVT));
Duncan Sands276dcbd2008-03-21 09:14:45 +00001930 else if (Flags.isZExt())
Dale Johannesen39355f92009-02-04 02:34:38 +00001931 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001932 DAG.getValueType(ObjectVT));
1933
Dale Johannesen39355f92009-02-04 02:34:38 +00001934 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001935 }
1936
Chris Lattnerc91a4752006-06-26 22:48:35 +00001937 ++GPR_idx;
1938 } else {
1939 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00001940 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001941 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001942 // All int arguments reserve stack space in the Darwin ABI.
1943 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001944 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00001945
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001946 case MVT::f32:
1947 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001948 // Every 4 bytes of argument space consumes one of the GPRs available for
1949 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001950 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001951 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001952 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001953 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001954 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001955 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001956 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001957
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001958 if (ObjectVT == MVT::f32)
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001959 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001960 else
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001961 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
1962
Dale Johannesen39355f92009-02-04 02:34:38 +00001963 ArgVal = DAG.getCopyFromReg(Root, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001964 ++FPR_idx;
1965 } else {
1966 needsLoad = true;
1967 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001968
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001969 // All FP arguments reserve stack space in the Darwin ABI.
1970 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001971 break;
1972 case MVT::v4f32:
1973 case MVT::v4i32:
1974 case MVT::v8i16:
1975 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00001976 // Note that vector arguments in registers don't reserve stack space,
1977 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001978 if (VR_idx != Num_VR_Regs) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001979 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dale Johannesen39355f92009-02-04 02:34:38 +00001980 ArgVal = DAG.getCopyFromReg(Root, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00001981 if (isVarArg) {
1982 while ((ArgOffset % 16) != 0) {
1983 ArgOffset += PtrByteSize;
1984 if (GPR_idx != Num_GPR_Regs)
1985 GPR_idx++;
1986 }
1987 ArgOffset += 16;
1988 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs);
1989 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001990 ++VR_idx;
1991 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001992 if (!isVarArg && !isPPC64) {
1993 // Vectors go after all the nonvectors.
1994 CurArgOffset = VecArgOffset;
1995 VecArgOffset += 16;
1996 } else {
1997 // Vectors are aligned.
1998 ArgOffset = ((ArgOffset+15)/16)*16;
1999 CurArgOffset = ArgOffset;
2000 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002001 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002002 needsLoad = true;
2003 }
2004 break;
2005 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002006
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002007 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002008 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002009 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002010 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002011 CurArgOffset + (ArgSize - ObjSize),
2012 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002013 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002014 ArgVal = DAG.getLoad(ObjectVT, dl, Root, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002015 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002016
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002017 ArgValues.push_back(ArgVal);
2018 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002019
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002020 // Set the size that is at least reserved in caller of this function. Tail
2021 // call optimized function's reserved stack space needs to be aligned so that
2022 // taking the difference between two stack areas will result in an aligned
2023 // stack.
2024 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2025 // Add the Altivec parameters at the end, if needed.
2026 if (nAltivecParamsAtEnd) {
2027 MinReservedArea = ((MinReservedArea+15)/16)*16;
2028 MinReservedArea += 16*nAltivecParamsAtEnd;
2029 }
2030 MinReservedArea =
2031 std::max(MinReservedArea,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002032 PPCFrameInfo::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002033 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
2034 getStackAlignment();
2035 unsigned AlignMask = TargetAlign-1;
2036 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2037 FI->setMinReservedArea(MinReservedArea);
2038
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002039 // If the function takes variable number of arguments, make a frame index for
2040 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002041 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002042 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002043
Duncan Sands83ec4b62008-06-06 12:08:01 +00002044 VarArgsFrameIndex = MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002045 Depth);
Dan Gohman475871a2008-07-27 21:46:04 +00002046 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002047
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002048 // If this function is vararg, store any remaining integer argument regs
2049 // to their spots on the stack so that they may be loaded by deferencing the
2050 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002051 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002052 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002053
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002054 if (isPPC64)
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002055 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002056 else
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002057 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002058
Dale Johannesen39355f92009-02-04 02:34:38 +00002059 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, PtrVT);
2060 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002061 MemOps.push_back(Store);
2062 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002063 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002064 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002065 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002066 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002067
Dale Johannesen8419dd62008-03-07 20:27:40 +00002068 if (!MemOps.empty())
Scott Michelfdc40a02009-02-17 22:15:04 +00002069 Root = DAG.getNode(ISD::TokenFactor, dl,
Dale Johannesen39355f92009-02-04 02:34:38 +00002070 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002071
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002072 ArgValues.push_back(Root);
Scott Michelfdc40a02009-02-17 22:15:04 +00002073
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002074 // Return the new list of results.
Dale Johannesen39355f92009-02-04 02:34:38 +00002075 return DAG.getNode(ISD::MERGE_VALUES, dl, Op.getNode()->getVTList(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00002076 &ArgValues[0], ArgValues.size());
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002077}
2078
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002079/// CalculateParameterAndLinkageAreaSize - Get the size of the paramter plus
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002080/// linkage area for the Darwin ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002081static unsigned
2082CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2083 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002084 bool isVarArg,
2085 unsigned CC,
Dan Gohman095cc292008-09-13 01:54:27 +00002086 CallSDNode *TheCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002087 unsigned &nAltivecParamsAtEnd) {
2088 // Count how many bytes are to be pushed on the stack, including the linkage
2089 // area, and parameter passing area. We start with 24/48 bytes, which is
2090 // prereserved space for [SP][CR][LR][3 x unused].
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002091 unsigned NumBytes = PPCFrameInfo::getLinkageSize(isPPC64, true);
Dan Gohman095cc292008-09-13 01:54:27 +00002092 unsigned NumOps = TheCall->getNumArgs();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002093 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2094
2095 // Add up all the space actually used.
2096 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2097 // they all go in registers, but we must reserve stack space for them for
2098 // possible use by the caller. In varargs or 64-bit calls, parameters are
2099 // assigned stack space in order, with padding so Altivec parameters are
2100 // 16-byte aligned.
2101 nAltivecParamsAtEnd = 0;
2102 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman095cc292008-09-13 01:54:27 +00002103 SDValue Arg = TheCall->getArg(i);
2104 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Duncan Sands83ec4b62008-06-06 12:08:01 +00002105 MVT ArgVT = Arg.getValueType();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002106 // Varargs Altivec parameters are padded to a 16 byte boundary.
2107 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2108 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
2109 if (!isVarArg && !isPPC64) {
2110 // Non-varargs Altivec parameters go after all the non-Altivec
2111 // parameters; handle those later so we know how much padding we need.
2112 nAltivecParamsAtEnd++;
2113 continue;
2114 }
2115 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2116 NumBytes = ((NumBytes+15)/16)*16;
2117 }
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002118 NumBytes += CalculateStackSlotSize(Arg, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002119 }
2120
2121 // Allow for Altivec parameters at the end, if needed.
2122 if (nAltivecParamsAtEnd) {
2123 NumBytes = ((NumBytes+15)/16)*16;
2124 NumBytes += 16*nAltivecParamsAtEnd;
2125 }
2126
2127 // The prolog code of the callee may store up to 8 GPR argument registers to
2128 // the stack, allowing va_start to index over them in memory if its varargs.
2129 // Because we cannot tell if this is needed on the caller side, we have to
2130 // conservatively assume that it is needed. As such, make sure we have at
2131 // least enough stack space for the caller to store the 8 GPRs.
2132 NumBytes = std::max(NumBytes,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002133 PPCFrameInfo::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002134
2135 // Tail call needs the stack to be aligned.
2136 if (CC==CallingConv::Fast && PerformTailCallOpt) {
2137 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
2138 getStackAlignment();
2139 unsigned AlignMask = TargetAlign-1;
2140 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2141 }
2142
2143 return NumBytes;
2144}
2145
2146/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
2147/// adjusted to accomodate the arguments for the tailcall.
2148static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool IsTailCall,
2149 unsigned ParamSize) {
2150
2151 if (!IsTailCall) return 0;
2152
2153 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2154 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2155 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2156 // Remember only if the new adjustement is bigger.
2157 if (SPDiff < FI->getTailCallSPDelta())
2158 FI->setTailCallSPDelta(SPDiff);
2159
2160 return SPDiff;
2161}
2162
2163/// IsEligibleForTailCallElimination - Check to see whether the next instruction
2164/// following the call is a return. A function is eligible if caller/callee
2165/// calling conventions match, currently only fastcc supports tail calls, and
2166/// the function CALL is immediatly followed by a RET.
2167bool
Dan Gohman095cc292008-09-13 01:54:27 +00002168PPCTargetLowering::IsEligibleForTailCallOptimization(CallSDNode *TheCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002169 SDValue Ret,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002170 SelectionDAG& DAG) const {
2171 // Variable argument functions are not supported.
Dan Gohman095cc292008-09-13 01:54:27 +00002172 if (!PerformTailCallOpt || TheCall->isVarArg())
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002173 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002174
Dan Gohman095cc292008-09-13 01:54:27 +00002175 if (CheckTailCallReturnConstraints(TheCall, Ret)) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002176 MachineFunction &MF = DAG.getMachineFunction();
2177 unsigned CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman095cc292008-09-13 01:54:27 +00002178 unsigned CalleeCC = TheCall->getCallingConv();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002179 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2180 // Functions containing by val parameters are not supported.
Dan Gohman095cc292008-09-13 01:54:27 +00002181 for (unsigned i = 0; i != TheCall->getNumArgs(); i++) {
2182 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002183 if (Flags.isByVal()) return false;
2184 }
2185
Dan Gohman095cc292008-09-13 01:54:27 +00002186 SDValue Callee = TheCall->getCallee();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002187 // Non PIC/GOT tail calls are supported.
2188 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2189 return true;
2190
2191 // At the moment we can only do local tail calls (in same module, hidden
2192 // or protected) if we are generating PIC.
2193 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2194 return G->getGlobal()->hasHiddenVisibility()
2195 || G->getGlobal()->hasProtectedVisibility();
2196 }
2197 }
2198
2199 return false;
2200}
2201
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002202/// isCallCompatibleAddress - Return the immediate to use if the specified
2203/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002204static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002205 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2206 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002207
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002208 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002209 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
2210 (Addr << 6 >> 6) != Addr)
2211 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002212
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002213 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002214 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002215}
2216
Dan Gohman844731a2008-05-13 00:00:25 +00002217namespace {
2218
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002219struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002220 SDValue Arg;
2221 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002222 int FrameIdx;
2223
2224 TailCallArgumentInfo() : FrameIdx(0) {}
2225};
2226
Dan Gohman844731a2008-05-13 00:00:25 +00002227}
2228
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002229/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2230static void
2231StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00002232 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002233 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002234 SmallVector<SDValue, 8> &MemOpChains,
2235 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002236 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002237 SDValue Arg = TailCallArgs[i].Arg;
2238 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002239 int FI = TailCallArgs[i].FrameIdx;
2240 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002241 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00002242 PseudoSourceValue::getFixedStack(FI),
2243 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002244 }
2245}
2246
2247/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2248/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002249static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002250 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002251 SDValue Chain,
2252 SDValue OldRetAddr,
2253 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002254 int SPDiff,
2255 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002256 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002257 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002258 if (SPDiff) {
2259 // Calculate the new stack slot for the return address.
2260 int SlotSize = isPPC64 ? 8 : 4;
2261 int NewRetAddrLoc = SPDiff + PPCFrameInfo::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002262 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002263 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
2264 NewRetAddrLoc);
Duncan Sands83ec4b62008-06-06 12:08:01 +00002265 MVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002266 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002267 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Dan Gohmana54cf172008-07-11 22:44:52 +00002268 PseudoSourceValue::getFixedStack(NewRetAddr), 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002269
2270 // When using the SVR4 ABI there is no need to move the FP stack slot
2271 // as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002272 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002273 int NewFPLoc =
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002274 SPDiff + PPCFrameInfo::getFramePointerSaveOffset(isPPC64, isDarwinABI);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002275 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc);
2276 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2277 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
2278 PseudoSourceValue::getFixedStack(NewFPIdx), 0);
2279 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002280 }
2281 return Chain;
2282}
2283
2284/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2285/// the position of the argument.
2286static void
2287CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002288 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002289 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2290 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002291 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002292 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Duncan Sands83ec4b62008-06-06 12:08:01 +00002293 MVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002294 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002295 TailCallArgumentInfo Info;
2296 Info.Arg = Arg;
2297 Info.FrameIdxOp = FIN;
2298 Info.FrameIdx = FI;
2299 TailCallArguments.push_back(Info);
2300}
2301
2302/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2303/// stack slot. Returns the chain as result and the loaded frame pointers in
2304/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002305SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002306 int SPDiff,
2307 SDValue Chain,
2308 SDValue &LROpOut,
2309 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002310 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002311 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002312 if (SPDiff) {
2313 // Load the LR and FP stack slot for later adjusting.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002314 MVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002315 LROpOut = getReturnAddrFrameIndex(DAG);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002316 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002317 Chain = SDValue(LROpOut.getNode(), 1);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002318
2319 // When using the SVR4 ABI there is no need to load the FP stack slot
2320 // as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002321 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002322 FPOpOut = getFramePointerFrameIndex(DAG);
2323 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, NULL, 0);
2324 Chain = SDValue(FPOpOut.getNode(), 1);
2325 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002326 }
2327 return Chain;
2328}
2329
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002330/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00002331/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002332/// specified by the specific parameter attribute. The copy will be passed as
2333/// a byval function parameter.
2334/// Sometimes what we are copying is the end of a larger object, the part that
2335/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00002336static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00002337CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002338 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002339 DebugLoc dl) {
2340 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002341 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
2342 false, NULL, 0, NULL, 0);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002343}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002344
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002345/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2346/// tail calls.
2347static void
Dan Gohman475871a2008-07-27 21:46:04 +00002348LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2349 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002350 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002351 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002352 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments,
2353 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002354 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002355 if (!isTailCall) {
2356 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002357 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002358 if (isPPC64)
2359 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
2360 else
2361 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002362 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002363 DAG.getConstant(ArgOffset, PtrVT));
2364 }
Dale Johannesen33c960f2009-02-04 20:06:27 +00002365 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002366 // Calculate and remember argument location.
2367 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2368 TailCallArguments);
2369}
2370
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002371static
2372void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
2373 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
2374 SDValue LROp, SDValue FPOp, bool isDarwinABI,
2375 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
2376 MachineFunction &MF = DAG.getMachineFunction();
2377
2378 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2379 // might overwrite each other in case of tail call optimization.
2380 SmallVector<SDValue, 8> MemOpChains2;
2381 // Do not flag preceeding copytoreg stuff together with the following stuff.
2382 InFlag = SDValue();
2383 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2384 MemOpChains2, dl);
2385 if (!MemOpChains2.empty())
2386 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2387 &MemOpChains2[0], MemOpChains2.size());
2388
2389 // Store the return address to the appropriate stack slot.
2390 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2391 isPPC64, isDarwinABI, dl);
2392
2393 // Emit callseq_end just before tailcall node.
2394 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2395 DAG.getIntPtrConstant(0, true), InFlag);
2396 InFlag = Chain.getValue(1);
2397}
2398
2399static
2400unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
2401 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
2402 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
2403 SmallVector<SDValue, 8> &Ops, std::vector<MVT> &NodeTys,
2404 bool isSVR4ABI) {
2405 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2406 NodeTys.push_back(MVT::Other); // Returns a chain
2407 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
2408
2409 unsigned CallOpc = isSVR4ABI ? PPCISD::CALL_SVR4 : PPCISD::CALL_Darwin;
2410
2411 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
2412 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2413 // node so that legalize doesn't hack it.
2414 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2415 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), Callee.getValueType());
2416 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
2417 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType());
2418 else if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG))
2419 // If this is an absolute destination address, use the munged value.
2420 Callee = SDValue(Dest, 0);
2421 else {
2422 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2423 // to do the call, we can't use PPCISD::CALL.
2424 SDValue MTCTROps[] = {Chain, Callee, InFlag};
2425 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
2426 2 + (InFlag.getNode() != 0));
2427 InFlag = Chain.getValue(1);
2428
2429 NodeTys.clear();
2430 NodeTys.push_back(MVT::Other);
2431 NodeTys.push_back(MVT::Flag);
2432 Ops.push_back(Chain);
2433 CallOpc = isSVR4ABI ? PPCISD::BCTRL_SVR4 : PPCISD::BCTRL_Darwin;
2434 Callee.setNode(0);
2435 // Add CTR register as callee so a bctr can be emitted later.
2436 if (isTailCall)
2437 Ops.push_back(DAG.getRegister(PPC::CTR, PtrVT));
2438 }
2439
2440 // If this is a direct call, pass the chain and the callee.
2441 if (Callee.getNode()) {
2442 Ops.push_back(Chain);
2443 Ops.push_back(Callee);
2444 }
2445 // If this is a tail call add stack pointer delta.
2446 if (isTailCall)
2447 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
2448
2449 // Add argument registers to the end of the list so that they are known live
2450 // into the call.
2451 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2452 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2453 RegsToPass[i].second.getValueType()));
2454
2455 return CallOpc;
2456}
2457
2458static SDValue LowerCallReturn(SDValue Op, SelectionDAG &DAG, TargetMachine &TM,
2459 CallSDNode *TheCall, SDValue Chain,
2460 SDValue InFlag) {
2461 bool isVarArg = TheCall->isVarArg();
2462 DebugLoc dl = TheCall->getDebugLoc();
2463 SmallVector<SDValue, 16> ResultVals;
2464 SmallVector<CCValAssign, 16> RVLocs;
2465 unsigned CallerCC = DAG.getMachineFunction().getFunction()->getCallingConv();
Owen Andersone922c022009-07-22 00:24:57 +00002466 CCState CCRetInfo(CallerCC, isVarArg, TM, RVLocs, *DAG.getContext());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002467 CCRetInfo.AnalyzeCallResult(TheCall, RetCC_PPC);
2468
2469 // Copy all of the result registers out of their specified physreg.
2470 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2471 CCValAssign &VA = RVLocs[i];
2472 MVT VT = VA.getValVT();
2473 assert(VA.isRegLoc() && "Can only return in registers!");
2474 Chain = DAG.getCopyFromReg(Chain, dl,
2475 VA.getLocReg(), VT, InFlag).getValue(1);
2476 ResultVals.push_back(Chain.getValue(0));
2477 InFlag = Chain.getValue(2);
2478 }
2479
2480 // If the function returns void, just return the chain.
2481 if (RVLocs.empty())
2482 return Chain;
2483
2484 // Otherwise, merge everything together with a MERGE_VALUES node.
2485 ResultVals.push_back(Chain);
2486 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl, TheCall->getVTList(),
2487 &ResultVals[0], ResultVals.size());
2488 return Res.getValue(Op.getResNo());
2489}
2490
2491static
2492SDValue FinishCall(SelectionDAG &DAG, CallSDNode *TheCall, TargetMachine &TM,
2493 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
2494 SDValue Op, SDValue InFlag, SDValue Chain, SDValue &Callee,
2495 int SPDiff, unsigned NumBytes) {
2496 unsigned CC = TheCall->getCallingConv();
2497 DebugLoc dl = TheCall->getDebugLoc();
2498 bool isTailCall = TheCall->isTailCall()
2499 && CC == CallingConv::Fast && PerformTailCallOpt;
2500
2501 std::vector<MVT> NodeTys;
2502 SmallVector<SDValue, 8> Ops;
2503 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
2504 isTailCall, RegsToPass, Ops, NodeTys,
2505 TM.getSubtarget<PPCSubtarget>().isSVR4ABI());
2506
2507 // When performing tail call optimization the callee pops its arguments off
2508 // the stack. Account for this here so these bytes can be pushed back on in
2509 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
2510 int BytesCalleePops =
2511 (CC==CallingConv::Fast && PerformTailCallOpt) ? NumBytes : 0;
2512
2513 if (InFlag.getNode())
2514 Ops.push_back(InFlag);
2515
2516 // Emit tail call.
2517 if (isTailCall) {
2518 assert(InFlag.getNode() &&
2519 "Flag must be set. Depend on flag being set in LowerRET");
2520 Chain = DAG.getNode(PPCISD::TAILCALL, dl,
2521 TheCall->getVTList(), &Ops[0], Ops.size());
2522 return SDValue(Chain.getNode(), Op.getResNo());
2523 }
2524
2525 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
2526 InFlag = Chain.getValue(1);
2527
2528 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2529 DAG.getIntPtrConstant(BytesCalleePops, true),
2530 InFlag);
2531 if (TheCall->getValueType(0) != MVT::Other)
2532 InFlag = Chain.getValue(1);
2533
2534 return LowerCallReturn(Op, DAG, TM, TheCall, Chain, InFlag);
2535}
2536
Tilmann Schellerffd02002009-07-03 06:45:56 +00002537SDValue PPCTargetLowering::LowerCALL_SVR4(SDValue Op, SelectionDAG &DAG,
2538 const PPCSubtarget &Subtarget,
2539 TargetMachine &TM) {
2540 // See PPCTargetLowering::LowerFORMAL_ARGUMENTS_SVR4() for a description
2541 // of the SVR4 ABI stack frame layout.
2542 CallSDNode *TheCall = cast<CallSDNode>(Op.getNode());
2543 SDValue Chain = TheCall->getChain();
2544 bool isVarArg = TheCall->isVarArg();
2545 unsigned CC = TheCall->getCallingConv();
2546 assert((CC == CallingConv::C ||
2547 CC == CallingConv::Fast) && "Unknown calling convention!");
2548 bool isTailCall = TheCall->isTailCall()
2549 && CC == CallingConv::Fast && PerformTailCallOpt;
2550 SDValue Callee = TheCall->getCallee();
2551 DebugLoc dl = TheCall->getDebugLoc();
2552
2553 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2554 unsigned PtrByteSize = 4;
2555
2556 MachineFunction &MF = DAG.getMachineFunction();
2557
2558 // Mark this function as potentially containing a function that contains a
2559 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2560 // and restoring the callers stack pointer in this functions epilog. This is
2561 // done because by tail calling the called function might overwrite the value
2562 // in this function's (MF) stack pointer stack slot 0(SP).
2563 if (PerformTailCallOpt && CC==CallingConv::Fast)
2564 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
2565
2566 // Count how many bytes are to be pushed on the stack, including the linkage
2567 // area, parameter list area and the part of the local variable space which
2568 // contains copies of aggregates which are passed by value.
2569
2570 // Assign locations to all of the outgoing arguments.
2571 SmallVector<CCValAssign, 16> ArgLocs;
Owen Andersone922c022009-07-22 00:24:57 +00002572 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002573
2574 // Reserve space for the linkage area on the stack.
2575 CCInfo.AllocateStack(PPCFrameInfo::getLinkageSize(false, false), PtrByteSize);
2576
2577 if (isVarArg) {
2578 // Handle fixed and variable vector arguments differently.
2579 // Fixed vector arguments go into registers as long as registers are
2580 // available. Variable vector arguments always go into memory.
2581 unsigned NumArgs = TheCall->getNumArgs();
2582 unsigned NumFixedArgs = TheCall->getNumFixedArgs();
2583
2584 for (unsigned i = 0; i != NumArgs; ++i) {
2585 MVT ArgVT = TheCall->getArg(i).getValueType();
2586 ISD::ArgFlagsTy ArgFlags = TheCall->getArgFlags(i);
2587 bool Result;
2588
2589 if (i < NumFixedArgs) {
2590 Result = CC_PPC_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
2591 CCInfo);
2592 } else {
2593 Result = CC_PPC_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
2594 ArgFlags, CCInfo);
2595 }
2596
2597 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00002598#ifndef NDEBUG
Tilmann Schellerffd02002009-07-03 06:45:56 +00002599 cerr << "Call operand #" << i << " has unhandled type "
2600 << ArgVT.getMVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00002601#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00002602 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002603 }
2604 }
2605 } else {
2606 // All arguments are treated the same.
2607 CCInfo.AnalyzeCallOperands(TheCall, CC_PPC_SVR4);
2608 }
2609
2610 // Assign locations to all of the outgoing aggregate by value arguments.
2611 SmallVector<CCValAssign, 16> ByValArgLocs;
Owen Andersond1474d02009-07-09 17:57:24 +00002612 CCState CCByValInfo(CC, isVarArg, getTargetMachine(), ByValArgLocs,
Owen Andersone922c022009-07-22 00:24:57 +00002613 *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002614
2615 // Reserve stack space for the allocations in CCInfo.
2616 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2617
2618 CCByValInfo.AnalyzeCallOperands(TheCall, CC_PPC_SVR4_ByVal);
2619
2620 // Size of the linkage area, parameter list area and the part of the local
2621 // space variable where copies of aggregates which are passed by value are
2622 // stored.
2623 unsigned NumBytes = CCByValInfo.getNextStackOffset();
2624
2625 // Calculate by how many bytes the stack has to be adjusted in case of tail
2626 // call optimization.
2627 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
2628
2629 // Adjust the stack pointer for the new arguments...
2630 // These operations are automatically eliminated by the prolog/epilog pass
2631 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
2632 SDValue CallSeqStart = Chain;
2633
2634 // Load the return address and frame pointer so it can be moved somewhere else
2635 // later.
2636 SDValue LROp, FPOp;
2637 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
2638 dl);
2639
2640 // Set up a copy of the stack pointer for use loading and storing any
2641 // arguments that may not fit in the registers available for argument
2642 // passing.
2643 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
2644
2645 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2646 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
2647 SmallVector<SDValue, 8> MemOpChains;
2648
2649 // Walk the register/memloc assignments, inserting copies/loads.
2650 for (unsigned i = 0, j = 0, e = ArgLocs.size();
2651 i != e;
2652 ++i) {
2653 CCValAssign &VA = ArgLocs[i];
2654 SDValue Arg = TheCall->getArg(i);
2655 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
2656
2657 if (Flags.isByVal()) {
2658 // Argument is an aggregate which is passed by value, thus we need to
2659 // create a copy of it in the local variable space of the current stack
2660 // frame (which is the stack frame of the caller) and pass the address of
2661 // this copy to the callee.
2662 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
2663 CCValAssign &ByValVA = ByValArgLocs[j++];
2664 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
2665
2666 // Memory reserved in the local variable space of the callers stack frame.
2667 unsigned LocMemOffset = ByValVA.getLocMemOffset();
2668
2669 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
2670 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
2671
2672 // Create a copy of the argument in the local area of the current
2673 // stack frame.
2674 SDValue MemcpyCall =
2675 CreateCopyOfByValArgument(Arg, PtrOff,
2676 CallSeqStart.getNode()->getOperand(0),
2677 Flags, DAG, dl);
2678
2679 // This must go outside the CALLSEQ_START..END.
2680 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
2681 CallSeqStart.getNode()->getOperand(1));
2682 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
2683 NewCallSeqStart.getNode());
2684 Chain = CallSeqStart = NewCallSeqStart;
2685
2686 // Pass the address of the aggregate copy on the stack either in a
2687 // physical register or in the parameter list area of the current stack
2688 // frame to the callee.
2689 Arg = PtrOff;
2690 }
2691
2692 if (VA.isRegLoc()) {
2693 // Put argument in a physical register.
2694 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2695 } else {
2696 // Put argument in the parameter list area of the current stack frame.
2697 assert(VA.isMemLoc());
2698 unsigned LocMemOffset = VA.getLocMemOffset();
2699
2700 if (!isTailCall) {
2701 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
2702 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
2703
2704 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
2705 PseudoSourceValue::getStack(), LocMemOffset));
2706 } else {
2707 // Calculate and remember argument location.
2708 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
2709 TailCallArguments);
2710 }
2711 }
2712 }
2713
2714 if (!MemOpChains.empty())
2715 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2716 &MemOpChains[0], MemOpChains.size());
2717
2718 // Build a sequence of copy-to-reg nodes chained together with token chain
2719 // and flag operands which copy the outgoing args into the appropriate regs.
2720 SDValue InFlag;
2721 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2722 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2723 RegsToPass[i].second, InFlag);
2724 InFlag = Chain.getValue(1);
2725 }
2726
2727 // Set CR6 to true if this is a vararg call.
2728 if (isVarArg) {
2729 SDValue SetCR(DAG.getTargetNode(PPC::CRSET, dl, MVT::i32), 0);
2730 Chain = DAG.getCopyToReg(Chain, dl, PPC::CR1EQ, SetCR, InFlag);
2731 InFlag = Chain.getValue(1);
2732 }
2733
Tilmann Schellerffd02002009-07-03 06:45:56 +00002734 if (isTailCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002735 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
2736 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002737 }
2738
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002739 return FinishCall(DAG, TheCall, TM, RegsToPass, Op, InFlag, Chain, Callee,
2740 SPDiff, NumBytes);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002741}
2742
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002743SDValue PPCTargetLowering::LowerCALL_Darwin(SDValue Op, SelectionDAG &DAG,
2744 const PPCSubtarget &Subtarget,
2745 TargetMachine &TM) {
Dan Gohman095cc292008-09-13 01:54:27 +00002746 CallSDNode *TheCall = cast<CallSDNode>(Op.getNode());
2747 SDValue Chain = TheCall->getChain();
2748 bool isVarArg = TheCall->isVarArg();
2749 unsigned CC = TheCall->getCallingConv();
2750 bool isTailCall = TheCall->isTailCall()
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002751 && CC == CallingConv::Fast && PerformTailCallOpt;
Dan Gohman095cc292008-09-13 01:54:27 +00002752 SDValue Callee = TheCall->getCallee();
2753 unsigned NumOps = TheCall->getNumArgs();
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002754 DebugLoc dl = TheCall->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00002755
Duncan Sands83ec4b62008-06-06 12:08:01 +00002756 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Chris Lattnerc91a4752006-06-26 22:48:35 +00002757 bool isPPC64 = PtrVT == MVT::i64;
2758 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002759
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002760 MachineFunction &MF = DAG.getMachineFunction();
2761
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002762 // Mark this function as potentially containing a function that contains a
2763 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2764 // and restoring the callers stack pointer in this functions epilog. This is
2765 // done because by tail calling the called function might overwrite the value
2766 // in this function's (MF) stack pointer stack slot 0(SP).
2767 if (PerformTailCallOpt && CC==CallingConv::Fast)
2768 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
2769
2770 unsigned nAltivecParamsAtEnd = 0;
2771
Chris Lattnerabde4602006-05-16 22:56:08 +00002772 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00002773 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002774 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002775 unsigned NumBytes =
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002776 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CC, TheCall,
2777 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00002778
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002779 // Calculate by how many bytes the stack has to be adjusted in case of tail
2780 // call optimization.
2781 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00002782
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002783 // Adjust the stack pointer for the new arguments...
2784 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00002785 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00002786 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00002787
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002788 // Load the return address and frame pointer so it can be move somewhere else
2789 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00002790 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002791 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
2792 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002793
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002794 // Set up a copy of the stack pointer for use loading and storing any
2795 // arguments that may not fit in the registers available for argument
2796 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00002797 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002798 if (isPPC64)
2799 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
2800 else
2801 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00002802
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002803 // Figure out which arguments are going to go in registers, and which in
2804 // memory. Also, if this is a vararg function, floating point operations
2805 // must be stored to our stack, and loaded into integer regs as well, if
2806 // any integer regs are available for argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002807 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002808 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002809
Chris Lattnerc91a4752006-06-26 22:48:35 +00002810 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00002811 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2812 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2813 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00002814 static const unsigned GPR_64[] = { // 64-bit registers.
2815 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2816 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2817 };
Chris Lattner9f0bc652007-02-25 05:34:32 +00002818 static const unsigned *FPR = GetFPR(Subtarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00002819
Chris Lattner9a2a4972006-05-17 06:01:33 +00002820 static const unsigned VR[] = {
2821 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2822 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2823 };
Owen Anderson718cb662007-09-07 04:06:50 +00002824 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002825 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002826 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00002827
Chris Lattnerc91a4752006-06-26 22:48:35 +00002828 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
2829
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002830 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002831 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
2832
Dan Gohman475871a2008-07-27 21:46:04 +00002833 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00002834 for (unsigned i = 0; i != NumOps; ++i) {
Chris Lattner9f0bc652007-02-25 05:34:32 +00002835 bool inMem = false;
Dan Gohman095cc292008-09-13 01:54:27 +00002836 SDValue Arg = TheCall->getArg(i);
2837 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002838
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002839 // PtrOff will be used to store the current argument to the stack if a
2840 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00002841 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00002842
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002843 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002844
Dale Johannesen39355f92009-02-04 02:34:38 +00002845 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00002846
2847 // On PPC64, promote integers to 64-bit values.
2848 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00002849 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
2850 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Dale Johannesen39355f92009-02-04 02:34:38 +00002851 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00002852 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002853
Dale Johannesen8419dd62008-03-07 20:27:40 +00002854 // FIXME memcpy is used way more than necessary. Correctness first.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002855 if (Flags.isByVal()) {
2856 unsigned Size = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00002857 if (Size==1 || Size==2) {
2858 // Very small objects are passed right-justified.
2859 // Everything else is passed left-justified.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002860 MVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002861 if (GPR_idx != NumGPRs) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002862 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Dale Johannesen8419dd62008-03-07 20:27:40 +00002863 NULL, 0, VT);
2864 MemOpChains.push_back(Load.getValue(1));
2865 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002866
2867 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002868 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00002869 SDValue Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00002870 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Dan Gohman475871a2008-07-27 21:46:04 +00002871 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
Scott Michelfdc40a02009-02-17 22:15:04 +00002872 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002873 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002874 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00002875 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00002876 CallSeqStart.getNode()->getOperand(1));
Gabor Greif93c53e52008-08-31 15:37:04 +00002877 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
2878 NewCallSeqStart.getNode());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002879 Chain = CallSeqStart = NewCallSeqStart;
2880 ArgOffset += PtrByteSize;
2881 }
2882 continue;
2883 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002884 // Copy entire object into memory. There are cases where gcc-generated
2885 // code assumes it is there, even if it could be put entirely into
2886 // registers. (This is not what the doc says.)
Dan Gohman475871a2008-07-27 21:46:04 +00002887 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00002888 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002889 Flags, DAG, dl);
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002890 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00002891 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00002892 CallSeqStart.getNode()->getOperand(1));
2893 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), NewCallSeqStart.getNode());
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002894 Chain = CallSeqStart = NewCallSeqStart;
2895 // And copy the pieces of it that fit into registers.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002896 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00002897 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00002898 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002899 if (GPR_idx != NumGPRs) {
Dale Johannesen39355f92009-02-04 02:34:38 +00002900 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg, NULL, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00002901 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002902 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002903 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002904 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002905 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002906 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002907 }
2908 }
2909 continue;
2910 }
2911
Duncan Sands83ec4b62008-06-06 12:08:01 +00002912 switch (Arg.getValueType().getSimpleVT()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002913 default: llvm_unreachable("Unexpected ValueType for argument!");
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002914 case MVT::i32:
Chris Lattnerc91a4752006-06-26 22:48:35 +00002915 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00002916 if (GPR_idx != NumGPRs) {
2917 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002918 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002919 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2920 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002921 TailCallArguments, dl);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002922 inMem = true;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002923 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002924 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002925 break;
2926 case MVT::f32:
2927 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00002928 if (FPR_idx != NumFPRs) {
2929 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
2930
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002931 if (isVarArg) {
Dale Johannesen39355f92009-02-04 02:34:38 +00002932 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002933 MemOpChains.push_back(Store);
2934
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002935 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00002936 if (GPR_idx != NumGPRs) {
Dale Johannesen39355f92009-02-04 02:34:38 +00002937 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002938 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002939 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002940 }
Jim Laskeyfbb74e62006-12-01 16:30:47 +00002941 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00002942 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00002943 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
2944 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002945 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002946 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00002947 }
2948 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002949 // If we have any FPRs remaining, we may also have GPRs remaining.
2950 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
2951 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002952 if (GPR_idx != NumGPRs)
2953 ++GPR_idx;
2954 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
2955 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
2956 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00002957 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002958 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002959 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2960 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002961 TailCallArguments, dl);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002962 inMem = true;
Chris Lattnerabde4602006-05-16 22:56:08 +00002963 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002964 if (isPPC64)
2965 ArgOffset += 8;
2966 else
2967 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002968 break;
2969 case MVT::v4f32:
2970 case MVT::v4i32:
2971 case MVT::v8i16:
2972 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002973 if (isVarArg) {
2974 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00002975 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00002976 // V registers; in fact gcc does this only for arguments that are
2977 // prototyped, not for those that match the ... We do it for all
2978 // arguments, seems to work.
2979 while (ArgOffset % 16 !=0) {
2980 ArgOffset += PtrByteSize;
2981 if (GPR_idx != NumGPRs)
2982 GPR_idx++;
2983 }
2984 // We could elide this store in the case where the object fits
2985 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00002986 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00002987 DAG.getConstant(ArgOffset, PtrVT));
Dale Johannesen39355f92009-02-04 02:34:38 +00002988 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00002989 MemOpChains.push_back(Store);
2990 if (VR_idx != NumVRs) {
Dale Johannesen39355f92009-02-04 02:34:38 +00002991 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff, NULL, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00002992 MemOpChains.push_back(Load.getValue(1));
2993 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
2994 }
2995 ArgOffset += 16;
2996 for (unsigned i=0; i<16; i+=PtrByteSize) {
2997 if (GPR_idx == NumGPRs)
2998 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00002999 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00003000 DAG.getConstant(i, PtrVT));
Dale Johannesen39355f92009-02-04 02:34:38 +00003001 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, NULL, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003002 MemOpChains.push_back(Load.getValue(1));
3003 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3004 }
3005 break;
3006 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003007
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003008 // Non-varargs Altivec params generally go in registers, but have
3009 // stack space allocated at the end.
3010 if (VR_idx != NumVRs) {
3011 // Doesn't have GPR space allocated.
3012 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
3013 } else if (nAltivecParamsAtEnd==0) {
3014 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003015 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3016 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003017 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00003018 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00003019 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003020 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00003021 }
Chris Lattnerabde4602006-05-16 22:56:08 +00003022 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003023 // If all Altivec parameters fit in registers, as they usually do,
3024 // they get stack space following the non-Altivec parameters. We
3025 // don't track this here because nobody below needs it.
3026 // If there are more Altivec parameters than fit in registers emit
3027 // the stores here.
3028 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
3029 unsigned j = 0;
3030 // Offset is aligned; skip 1st 12 params which go in V registers.
3031 ArgOffset = ((ArgOffset+15)/16)*16;
3032 ArgOffset += 12*16;
3033 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman095cc292008-09-13 01:54:27 +00003034 SDValue Arg = TheCall->getArg(i);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003035 MVT ArgType = Arg.getValueType();
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003036 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
3037 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
3038 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00003039 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003040 // We are emitting Altivec params in order.
3041 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3042 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003043 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003044 ArgOffset += 16;
3045 }
3046 }
3047 }
3048 }
3049
Chris Lattner9a2a4972006-05-17 06:01:33 +00003050 if (!MemOpChains.empty())
Dale Johannesen39355f92009-02-04 02:34:38 +00003051 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00003052 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00003053
Chris Lattner9a2a4972006-05-17 06:01:33 +00003054 // Build a sequence of copy-to-reg nodes chained together with token chain
3055 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00003056 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00003057 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003058 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00003059 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003060 InFlag = Chain.getValue(1);
3061 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003062
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003063 if (isTailCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003064 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
3065 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003066 }
3067
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003068 return FinishCall(DAG, TheCall, TM, RegsToPass, Op, InFlag, Chain, Callee,
3069 SPDiff, NumBytes);
Chris Lattnerabde4602006-05-16 22:56:08 +00003070}
3071
Scott Michelfdc40a02009-02-17 22:15:04 +00003072SDValue PPCTargetLowering::LowerRET(SDValue Op, SelectionDAG &DAG,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003073 TargetMachine &TM) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003074 SmallVector<CCValAssign, 16> RVLocs;
3075 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Chris Lattner52387be2007-06-19 00:13:10 +00003076 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Dale Johannesena05dca42009-02-04 23:02:30 +00003077 DebugLoc dl = Op.getDebugLoc();
Owen Andersone922c022009-07-22 00:24:57 +00003078 CCState CCInfo(CC, isVarArg, TM, RVLocs, *DAG.getContext());
Gabor Greifba36cb52008-08-28 21:40:38 +00003079 CCInfo.AnalyzeReturn(Op.getNode(), RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00003080
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003081 // If this is the first return lowered for this function, add the regs to the
3082 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00003083 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003084 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00003085 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003086 }
3087
Dan Gohman475871a2008-07-27 21:46:04 +00003088 SDValue Chain = Op.getOperand(0);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003089
3090 Chain = GetPossiblePreceedingTailCall(Chain, PPCISD::TAILCALL);
3091 if (Chain.getOpcode() == PPCISD::TAILCALL) {
Dan Gohman475871a2008-07-27 21:46:04 +00003092 SDValue TailCall = Chain;
3093 SDValue TargetAddress = TailCall.getOperand(1);
3094 SDValue StackAdjustment = TailCall.getOperand(2);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003095
3096 assert(((TargetAddress.getOpcode() == ISD::Register &&
3097 cast<RegisterSDNode>(TargetAddress)->getReg() == PPC::CTR) ||
Bill Wendling056292f2008-09-16 21:48:12 +00003098 TargetAddress.getOpcode() == ISD::TargetExternalSymbol ||
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003099 TargetAddress.getOpcode() == ISD::TargetGlobalAddress ||
3100 isa<ConstantSDNode>(TargetAddress)) &&
3101 "Expecting an global address, external symbol, absolute value or register");
3102
3103 assert(StackAdjustment.getOpcode() == ISD::Constant &&
3104 "Expecting a const value");
3105
Dan Gohman475871a2008-07-27 21:46:04 +00003106 SmallVector<SDValue,8> Operands;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003107 Operands.push_back(Chain.getOperand(0));
3108 Operands.push_back(TargetAddress);
3109 Operands.push_back(StackAdjustment);
3110 // Copy registers used by the call. Last operand is a flag so it is not
3111 // copied.
3112 for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) {
3113 Operands.push_back(Chain.getOperand(i));
3114 }
Dale Johannesena05dca42009-02-04 23:02:30 +00003115 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Operands[0],
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003116 Operands.size());
3117 }
3118
Dan Gohman475871a2008-07-27 21:46:04 +00003119 SDValue Flag;
Scott Michelfdc40a02009-02-17 22:15:04 +00003120
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003121 // Copy the result values into the output registers.
3122 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3123 CCValAssign &VA = RVLocs[i];
3124 assert(VA.isRegLoc() && "Can only return in registers!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003125 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dale Johannesena05dca42009-02-04 23:02:30 +00003126 Op.getOperand(i*2+1), Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003127 Flag = Chain.getValue(1);
3128 }
3129
Gabor Greifba36cb52008-08-28 21:40:38 +00003130 if (Flag.getNode())
Dale Johannesena05dca42009-02-04 23:02:30 +00003131 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003132 else
Dale Johannesena05dca42009-02-04 23:02:30 +00003133 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00003134}
3135
Dan Gohman475871a2008-07-27 21:46:04 +00003136SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Jim Laskeyefc7e522006-12-04 22:04:42 +00003137 const PPCSubtarget &Subtarget) {
3138 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003139 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003140
Jim Laskeyefc7e522006-12-04 22:04:42 +00003141 // Get the corect type for pointers.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003142 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00003143
3144 // Construct the stack pointer operand.
3145 bool IsPPC64 = Subtarget.isPPC64();
3146 unsigned SP = IsPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00003147 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003148
3149 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00003150 SDValue Chain = Op.getOperand(0);
3151 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003152
Jim Laskeyefc7e522006-12-04 22:04:42 +00003153 // Load the old link SP.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003154 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr, NULL, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003155
Jim Laskeyefc7e522006-12-04 22:04:42 +00003156 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003157 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00003158
Jim Laskeyefc7e522006-12-04 22:04:42 +00003159 // Store the old link SP.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003160 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, NULL, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003161}
3162
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003163
3164
Dan Gohman475871a2008-07-27 21:46:04 +00003165SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003166PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003167 MachineFunction &MF = DAG.getMachineFunction();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003168 bool IsPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003169 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003170 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003171
3172 // Get current frame pointer save index. The users of this index will be
3173 // primarily DYNALLOC instructions.
3174 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3175 int RASI = FI->getReturnAddrSaveIndex();
3176
3177 // If the frame pointer save index hasn't been defined yet.
3178 if (!RASI) {
3179 // Find out what the fix offset of the frame pointer save area.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003180 int LROffset = PPCFrameInfo::getReturnSaveOffset(IsPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003181 // Allocate the frame index for frame pointer save area.
3182 RASI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, LROffset);
3183 // Save the result.
3184 FI->setReturnAddrSaveIndex(RASI);
3185 }
3186 return DAG.getFrameIndex(RASI, PtrVT);
3187}
3188
Dan Gohman475871a2008-07-27 21:46:04 +00003189SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003190PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
3191 MachineFunction &MF = DAG.getMachineFunction();
3192 bool IsPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003193 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003194 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003195
3196 // Get current frame pointer save index. The users of this index will be
3197 // primarily DYNALLOC instructions.
3198 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3199 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003200
Jim Laskey2f616bf2006-11-16 22:43:37 +00003201 // If the frame pointer save index hasn't been defined yet.
3202 if (!FPSI) {
3203 // Find out what the fix offset of the frame pointer save area.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003204 int FPOffset = PPCFrameInfo::getFramePointerSaveOffset(IsPPC64,
3205 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00003206
Jim Laskey2f616bf2006-11-16 22:43:37 +00003207 // Allocate the frame index for frame pointer save area.
Scott Michelfdc40a02009-02-17 22:15:04 +00003208 FPSI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, FPOffset);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003209 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00003210 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003211 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003212 return DAG.getFrameIndex(FPSI, PtrVT);
3213}
Jim Laskey2f616bf2006-11-16 22:43:37 +00003214
Dan Gohman475871a2008-07-27 21:46:04 +00003215SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003216 SelectionDAG &DAG,
3217 const PPCSubtarget &Subtarget) {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003218 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00003219 SDValue Chain = Op.getOperand(0);
3220 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003221 DebugLoc dl = Op.getDebugLoc();
3222
Jim Laskey2f616bf2006-11-16 22:43:37 +00003223 // Get the corect type for pointers.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003224 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003225 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00003226 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00003227 DAG.getConstant(0, PtrVT), Size);
3228 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00003229 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003230 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00003231 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Jim Laskey2f616bf2006-11-16 22:43:37 +00003232 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00003233 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003234}
3235
Chris Lattner1a635d62006-04-14 06:01:58 +00003236/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
3237/// possible.
Dan Gohman475871a2008-07-27 21:46:04 +00003238SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00003239 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003240 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
3241 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00003242 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003243
Chris Lattner1a635d62006-04-14 06:01:58 +00003244 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00003245
Chris Lattner1a635d62006-04-14 06:01:58 +00003246 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00003247 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003248
Duncan Sands83ec4b62008-06-06 12:08:01 +00003249 MVT ResVT = Op.getValueType();
3250 MVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003251 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3252 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00003253 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003254
Chris Lattner1a635d62006-04-14 06:01:58 +00003255 // If the RHS of the comparison is a 0.0, we don't need to do the
3256 // subtraction at all.
3257 if (isFloatingPointZero(RHS))
3258 switch (CC) {
3259 default: break; // SETUO etc aren't handled by fsel.
3260 case ISD::SETULT:
3261 case ISD::SETLT:
3262 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003263 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003264 case ISD::SETGE:
3265 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
Dale Johannesende064702009-02-06 21:50:26 +00003266 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
3267 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003268 case ISD::SETUGT:
3269 case ISD::SETGT:
3270 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003271 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003272 case ISD::SETLE:
3273 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
Dale Johannesende064702009-02-06 21:50:26 +00003274 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
3275 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
3276 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003277 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003278
Dan Gohman475871a2008-07-27 21:46:04 +00003279 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00003280 switch (CC) {
3281 default: break; // SETUO etc aren't handled by fsel.
3282 case ISD::SETULT:
3283 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00003284 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Chris Lattner1a635d62006-04-14 06:01:58 +00003285 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
Dale Johannesende064702009-02-06 21:50:26 +00003286 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
3287 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003288 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003289 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00003290 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Chris Lattner1a635d62006-04-14 06:01:58 +00003291 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
Dale Johannesende064702009-02-06 21:50:26 +00003292 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
3293 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003294 case ISD::SETUGT:
3295 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00003296 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Chris Lattner1a635d62006-04-14 06:01:58 +00003297 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
Dale Johannesende064702009-02-06 21:50:26 +00003298 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
3299 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003300 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003301 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00003302 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Chris Lattner1a635d62006-04-14 06:01:58 +00003303 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
Dale Johannesende064702009-02-06 21:50:26 +00003304 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
3305 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003306 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00003307 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00003308}
3309
Chris Lattner1f873002007-11-28 18:44:47 +00003310// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003311SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00003312 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003313 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00003314 SDValue Src = Op.getOperand(0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003315 if (Src.getValueType() == MVT::f32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00003316 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003317
Dan Gohman475871a2008-07-27 21:46:04 +00003318 SDValue Tmp;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003319 switch (Op.getValueType().getSimpleVT()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003320 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Chris Lattner1a635d62006-04-14 06:01:58 +00003321 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003322 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
3323 PPCISD::FCTIDZ,
3324 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003325 break;
3326 case MVT::i64:
Dale Johannesen33c960f2009-02-04 20:06:27 +00003327 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003328 break;
3329 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00003330
Chris Lattner1a635d62006-04-14 06:01:58 +00003331 // Convert the FP value to an int value through memory.
Dan Gohman475871a2008-07-27 21:46:04 +00003332 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003333
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003334 // Emit a store to the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003335 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr, NULL, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003336
3337 // Result is a load from the stack slot. If loading 4 bytes, make sure to
3338 // add in a bias.
Chris Lattner1a635d62006-04-14 06:01:58 +00003339 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00003340 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003341 DAG.getConstant(4, FIPtr.getValueType()));
Dale Johannesen33c960f2009-02-04 20:06:27 +00003342 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003343}
3344
Dan Gohman475871a2008-07-27 21:46:04 +00003345SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003346 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00003347 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
3348 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00003349 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00003350
Chris Lattner1a635d62006-04-14 06:01:58 +00003351 if (Op.getOperand(0).getValueType() == MVT::i64) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003352 SDValue Bits = DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003353 MVT::f64, Op.getOperand(0));
3354 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
Chris Lattner1a635d62006-04-14 06:01:58 +00003355 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00003356 FP = DAG.getNode(ISD::FP_ROUND, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003357 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003358 return FP;
3359 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003360
Chris Lattner1a635d62006-04-14 06:01:58 +00003361 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
3362 "Unhandled SINT_TO_FP type in custom expander!");
3363 // Since we only generate this in 64-bit mode, we can take advantage of
3364 // 64-bit registers. In particular, sign extend the input value into the
3365 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
3366 // then lfd it and fcfid it.
3367 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
3368 int FrameIdx = FrameInfo->CreateStackObject(8, 8);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003369 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00003370 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00003371
Dale Johannesen33c960f2009-02-04 20:06:27 +00003372 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00003373 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00003374
Chris Lattner1a635d62006-04-14 06:01:58 +00003375 // STD the extended value into the stack slot.
Dan Gohmana54cf172008-07-11 22:44:52 +00003376 MachineMemOperand MO(PseudoSourceValue::getFixedStack(FrameIdx),
3377 MachineMemOperand::MOStore, 0, 8, 8);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003378 SDValue Store = DAG.getNode(PPCISD::STD_32, dl, MVT::Other,
Chris Lattner1a635d62006-04-14 06:01:58 +00003379 DAG.getEntryNode(), Ext64, FIdx,
Dan Gohman69de1932008-02-06 22:27:42 +00003380 DAG.getMemOperand(MO));
Chris Lattner1a635d62006-04-14 06:01:58 +00003381 // Load the value as a double.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003382 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, NULL, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003383
Chris Lattner1a635d62006-04-14 06:01:58 +00003384 // FCFID it and return it.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003385 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
Chris Lattner1a635d62006-04-14 06:01:58 +00003386 if (Op.getValueType() == MVT::f32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00003387 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003388 return FP;
3389}
3390
Dan Gohman475871a2008-07-27 21:46:04 +00003391SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003392 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003393 /*
3394 The rounding mode is in bits 30:31 of FPSR, and has the following
3395 settings:
3396 00 Round to nearest
3397 01 Round to 0
3398 10 Round to +inf
3399 11 Round to -inf
3400
3401 FLT_ROUNDS, on the other hand, expects the following:
3402 -1 Undefined
3403 0 Round to 0
3404 1 Round to nearest
3405 2 Round to +inf
3406 3 Round to -inf
3407
3408 To perform the conversion, we do:
3409 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
3410 */
3411
3412 MachineFunction &MF = DAG.getMachineFunction();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003413 MVT VT = Op.getValueType();
3414 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3415 std::vector<MVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00003416 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003417
3418 // Save FP Control Word to register
3419 NodeTys.push_back(MVT::f64); // return register
3420 NodeTys.push_back(MVT::Flag); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00003421 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003422
3423 // Save FP register to stack slot
3424 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Dan Gohman475871a2008-07-27 21:46:04 +00003425 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003426 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003427 StackSlot, NULL, 0);
3428
3429 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00003430 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003431 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
3432 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, NULL, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003433
3434 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00003435 SDValue CWD1 =
Dale Johannesen33c960f2009-02-04 20:06:27 +00003436 DAG.getNode(ISD::AND, dl, MVT::i32,
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003437 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00003438 SDValue CWD2 =
Dale Johannesen33c960f2009-02-04 20:06:27 +00003439 DAG.getNode(ISD::SRL, dl, MVT::i32,
3440 DAG.getNode(ISD::AND, dl, MVT::i32,
3441 DAG.getNode(ISD::XOR, dl, MVT::i32,
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003442 CWD, DAG.getConstant(3, MVT::i32)),
3443 DAG.getConstant(3, MVT::i32)),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003444 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003445
Dan Gohman475871a2008-07-27 21:46:04 +00003446 SDValue RetVal =
Dale Johannesen33c960f2009-02-04 20:06:27 +00003447 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003448
Duncan Sands83ec4b62008-06-06 12:08:01 +00003449 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00003450 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003451}
3452
Dan Gohman475871a2008-07-27 21:46:04 +00003453SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003454 MVT VT = Op.getValueType();
3455 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003456 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003457 assert(Op.getNumOperands() == 3 &&
3458 VT == Op.getOperand(1).getValueType() &&
3459 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003460
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003461 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003462 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003463 SDValue Lo = Op.getOperand(0);
3464 SDValue Hi = Op.getOperand(1);
3465 SDValue Amt = Op.getOperand(2);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003466 MVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003467
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003468 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003469 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003470 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
3471 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
3472 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
3473 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003474 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003475 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
3476 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3477 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003478 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003479 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003480}
3481
Dan Gohman475871a2008-07-27 21:46:04 +00003482SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003483 MVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003484 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003485 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003486 assert(Op.getNumOperands() == 3 &&
3487 VT == Op.getOperand(1).getValueType() &&
3488 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003489
Dan Gohman9ed06db2008-03-07 20:36:53 +00003490 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003491 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003492 SDValue Lo = Op.getOperand(0);
3493 SDValue Hi = Op.getOperand(1);
3494 SDValue Amt = Op.getOperand(2);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003495 MVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003496
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003497 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003498 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003499 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3500 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3501 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3502 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003503 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003504 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
3505 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3506 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003507 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003508 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003509}
3510
Dan Gohman475871a2008-07-27 21:46:04 +00003511SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003512 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003513 MVT VT = Op.getValueType();
3514 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003515 assert(Op.getNumOperands() == 3 &&
3516 VT == Op.getOperand(1).getValueType() &&
3517 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003518
Dan Gohman9ed06db2008-03-07 20:36:53 +00003519 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00003520 SDValue Lo = Op.getOperand(0);
3521 SDValue Hi = Op.getOperand(1);
3522 SDValue Amt = Op.getOperand(2);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003523 MVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003524
Dale Johannesenf5d97892009-02-04 01:48:28 +00003525 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003526 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00003527 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3528 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3529 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3530 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003531 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00003532 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
3533 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
3534 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003535 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00003536 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003537 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003538}
3539
3540//===----------------------------------------------------------------------===//
3541// Vector related lowering.
3542//
3543
Chris Lattner4a998b92006-04-17 06:00:21 +00003544/// BuildSplatI - Build a canonical splati of Val with an element size of
3545/// SplatSize. Cast the result to VT.
Dan Gohman475871a2008-07-27 21:46:04 +00003546static SDValue BuildSplatI(int Val, unsigned SplatSize, MVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00003547 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00003548 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00003549
Duncan Sands83ec4b62008-06-06 12:08:01 +00003550 static const MVT VTys[] = { // canonical VT to use for each size.
Chris Lattner4a998b92006-04-17 06:00:21 +00003551 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
3552 };
Chris Lattner70fa4932006-12-01 01:45:39 +00003553
Duncan Sands83ec4b62008-06-06 12:08:01 +00003554 MVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003555
Chris Lattner70fa4932006-12-01 01:45:39 +00003556 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
3557 if (Val == -1)
3558 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00003559
Duncan Sands83ec4b62008-06-06 12:08:01 +00003560 MVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003561
Chris Lattner4a998b92006-04-17 06:00:21 +00003562 // Build a canonical splat for this value.
Eli Friedman1a8229b2009-05-24 02:03:36 +00003563 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003564 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003565 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00003566 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
3567 &Ops[0], Ops.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00003568 return DAG.getNode(ISD::BIT_CONVERT, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003569}
3570
Chris Lattnere7c768e2006-04-18 03:24:30 +00003571/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00003572/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003573static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00003574 SelectionDAG &DAG, DebugLoc dl,
3575 MVT DestVT = MVT::Other) {
Chris Lattnere7c768e2006-04-18 03:24:30 +00003576 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003577 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Chris Lattner6876e662006-04-17 06:58:41 +00003578 DAG.getConstant(IID, MVT::i32), LHS, RHS);
3579}
3580
Chris Lattnere7c768e2006-04-18 03:24:30 +00003581/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
3582/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003583static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00003584 SDValue Op2, SelectionDAG &DAG,
3585 DebugLoc dl, MVT DestVT = MVT::Other) {
Chris Lattnere7c768e2006-04-18 03:24:30 +00003586 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003587 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Chris Lattnere7c768e2006-04-18 03:24:30 +00003588 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
3589}
3590
3591
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003592/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
3593/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00003594static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Dale Johannesened2eee62009-02-06 01:31:28 +00003595 MVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003596 // Force LHS/RHS to be the right type.
Dale Johannesened2eee62009-02-06 01:31:28 +00003597 LHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, LHS);
3598 RHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00003599
Nate Begeman9008ca62009-04-27 18:41:29 +00003600 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003601 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003602 Ops[i] = i + Amt;
3603 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Dale Johannesened2eee62009-02-06 01:31:28 +00003604 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003605}
3606
Chris Lattnerf1b47082006-04-14 05:19:18 +00003607// If this is a case we can't handle, return null and let the default
3608// expansion code take care of it. If we CAN select this case, and if it
3609// selects to a single instruction, return Op. Otherwise, if we can codegen
3610// this case more efficiently than a constant pool load, lower it to the
3611// sequence of ops that should be used.
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003612SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesened2eee62009-02-06 01:31:28 +00003613 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003614 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
3615 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00003616
Bob Wilson24e338e2009-03-02 23:24:16 +00003617 // Check if this is a splat of a constant value.
3618 APInt APSplatBits, APSplatUndef;
3619 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003620 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00003621 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
3622 HasAnyUndefs) || SplatBitSize > 32)
3623 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00003624
Bob Wilsonf2950b02009-03-03 19:26:27 +00003625 unsigned SplatBits = APSplatBits.getZExtValue();
3626 unsigned SplatUndef = APSplatUndef.getZExtValue();
3627 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00003628
Bob Wilsonf2950b02009-03-03 19:26:27 +00003629 // First, handle single instruction cases.
3630
3631 // All zeros?
3632 if (SplatBits == 0) {
3633 // Canonicalize all zero vectors to be v4i32.
3634 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
3635 SDValue Z = DAG.getConstant(0, MVT::i32);
3636 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
3637 Op = DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003638 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003639 return Op;
3640 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00003641
Bob Wilsonf2950b02009-03-03 19:26:27 +00003642 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
3643 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
3644 (32-SplatBitSize));
3645 if (SextVal >= -16 && SextVal <= 15)
3646 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00003647
3648
Bob Wilsonf2950b02009-03-03 19:26:27 +00003649 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00003650
Bob Wilsonf2950b02009-03-03 19:26:27 +00003651 // If this value is in the range [-32,30] and is even, use:
3652 // tmp = VSPLTI[bhw], result = add tmp, tmp
3653 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
3654 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
3655 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
3656 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
3657 }
3658
3659 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
3660 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
3661 // for fneg/fabs.
3662 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
3663 // Make -1 and vspltisw -1:
3664 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
3665
3666 // Make the VSLW intrinsic, computing 0x8000_0000.
3667 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
3668 OnesV, DAG, dl);
3669
3670 // xor by OnesV to invert it.
3671 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
3672 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
3673 }
3674
3675 // Check to see if this is a wide variety of vsplti*, binop self cases.
3676 static const signed char SplatCsts[] = {
3677 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
3678 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
3679 };
3680
3681 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
3682 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
3683 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
3684 int i = SplatCsts[idx];
3685
3686 // Figure out what shift amount will be used by altivec if shifted by i in
3687 // this splat size.
3688 unsigned TypeShiftAmt = i & (SplatBitSize-1);
3689
3690 // vsplti + shl self.
3691 if (SextVal == (i << (int)TypeShiftAmt)) {
3692 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
3693 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3694 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
3695 Intrinsic::ppc_altivec_vslw
3696 };
3697 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Dale Johannesened2eee62009-02-06 01:31:28 +00003698 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003699 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003700
Bob Wilsonf2950b02009-03-03 19:26:27 +00003701 // vsplti + srl self.
3702 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
3703 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
3704 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3705 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
3706 Intrinsic::ppc_altivec_vsrw
3707 };
3708 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Dale Johannesened2eee62009-02-06 01:31:28 +00003709 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003710 }
3711
Bob Wilsonf2950b02009-03-03 19:26:27 +00003712 // vsplti + sra self.
3713 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
3714 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
3715 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3716 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
3717 Intrinsic::ppc_altivec_vsraw
3718 };
3719 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
3720 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003721 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003722
Bob Wilsonf2950b02009-03-03 19:26:27 +00003723 // vsplti + rol self.
3724 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
3725 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
3726 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
3727 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3728 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
3729 Intrinsic::ppc_altivec_vrlw
3730 };
3731 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
3732 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
3733 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003734
Bob Wilsonf2950b02009-03-03 19:26:27 +00003735 // t = vsplti c, result = vsldoi t, t, 1
3736 if (SextVal == ((i << 8) | (i >> (TypeShiftAmt-8)))) {
3737 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
3738 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003739 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003740 // t = vsplti c, result = vsldoi t, t, 2
3741 if (SextVal == ((i << 16) | (i >> (TypeShiftAmt-16)))) {
3742 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
3743 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003744 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003745 // t = vsplti c, result = vsldoi t, t, 3
3746 if (SextVal == ((i << 24) | (i >> (TypeShiftAmt-24)))) {
3747 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
3748 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
3749 }
3750 }
3751
3752 // Three instruction sequences.
3753
3754 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
3755 if (SextVal >= 0 && SextVal <= 31) {
3756 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
3757 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
3758 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
3759 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), LHS);
3760 }
3761 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
3762 if (SextVal >= -31 && SextVal <= 0) {
3763 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
3764 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
3765 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
3766 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003767 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003768
Dan Gohman475871a2008-07-27 21:46:04 +00003769 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00003770}
3771
Chris Lattner59138102006-04-17 05:28:54 +00003772/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3773/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00003774static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00003775 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00003776 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00003777 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00003778 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00003779 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003780
Chris Lattner59138102006-04-17 05:28:54 +00003781 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00003782 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00003783 OP_VMRGHW,
3784 OP_VMRGLW,
3785 OP_VSPLTISW0,
3786 OP_VSPLTISW1,
3787 OP_VSPLTISW2,
3788 OP_VSPLTISW3,
3789 OP_VSLDOI4,
3790 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00003791 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00003792 };
Scott Michelfdc40a02009-02-17 22:15:04 +00003793
Chris Lattner59138102006-04-17 05:28:54 +00003794 if (OpNum == OP_COPY) {
3795 if (LHSID == (1*9+2)*9+3) return LHS;
3796 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3797 return RHS;
3798 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003799
Dan Gohman475871a2008-07-27 21:46:04 +00003800 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00003801 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
3802 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00003803
Nate Begeman9008ca62009-04-27 18:41:29 +00003804 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00003805 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003806 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00003807 case OP_VMRGHW:
3808 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
3809 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
3810 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
3811 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
3812 break;
3813 case OP_VMRGLW:
3814 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
3815 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
3816 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
3817 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
3818 break;
3819 case OP_VSPLTISW0:
3820 for (unsigned i = 0; i != 16; ++i)
3821 ShufIdxs[i] = (i&3)+0;
3822 break;
3823 case OP_VSPLTISW1:
3824 for (unsigned i = 0; i != 16; ++i)
3825 ShufIdxs[i] = (i&3)+4;
3826 break;
3827 case OP_VSPLTISW2:
3828 for (unsigned i = 0; i != 16; ++i)
3829 ShufIdxs[i] = (i&3)+8;
3830 break;
3831 case OP_VSPLTISW3:
3832 for (unsigned i = 0; i != 16; ++i)
3833 ShufIdxs[i] = (i&3)+12;
3834 break;
3835 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00003836 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00003837 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00003838 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00003839 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00003840 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00003841 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003842 MVT VT = OpLHS.getValueType();
3843 OpLHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, OpLHS);
3844 OpRHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, OpRHS);
3845 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
3846 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00003847}
3848
Chris Lattnerf1b47082006-04-14 05:19:18 +00003849/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
3850/// is a shuffle we can handle in a single instruction, return it. Otherwise,
3851/// return the code it can be lowered into. Worst case, it can always be
3852/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00003853SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Nate Begeman9008ca62009-04-27 18:41:29 +00003854 SelectionDAG &DAG) {
Dale Johannesened2eee62009-02-06 01:31:28 +00003855 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003856 SDValue V1 = Op.getOperand(0);
3857 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003858 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
3859 MVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003860
Chris Lattnerf1b47082006-04-14 05:19:18 +00003861 // Cases that are handled by instructions that take permute immediates
3862 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
3863 // selected by the instruction selector.
3864 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003865 if (PPC::isSplatShuffleMask(SVOp, 1) ||
3866 PPC::isSplatShuffleMask(SVOp, 2) ||
3867 PPC::isSplatShuffleMask(SVOp, 4) ||
3868 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
3869 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
3870 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
3871 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
3872 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
3873 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
3874 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
3875 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
3876 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00003877 return Op;
3878 }
3879 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003880
Chris Lattnerf1b47082006-04-14 05:19:18 +00003881 // Altivec has a variety of "shuffle immediates" that take two vector inputs
3882 // and produce a fixed permutation. If any of these match, do not lower to
3883 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00003884 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
3885 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
3886 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
3887 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
3888 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
3889 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
3890 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
3891 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
3892 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00003893 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003894
Chris Lattner59138102006-04-17 05:28:54 +00003895 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
3896 // perfect shuffle table to emit an optimal matching sequence.
Nate Begeman9008ca62009-04-27 18:41:29 +00003897 SmallVector<int, 16> PermMask;
3898 SVOp->getMask(PermMask);
3899
Chris Lattner59138102006-04-17 05:28:54 +00003900 unsigned PFIndexes[4];
3901 bool isFourElementShuffle = true;
3902 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
3903 unsigned EltNo = 8; // Start out undef.
3904 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00003905 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00003906 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00003907
Nate Begeman9008ca62009-04-27 18:41:29 +00003908 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00003909 if ((ByteSource & 3) != j) {
3910 isFourElementShuffle = false;
3911 break;
3912 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003913
Chris Lattner59138102006-04-17 05:28:54 +00003914 if (EltNo == 8) {
3915 EltNo = ByteSource/4;
3916 } else if (EltNo != ByteSource/4) {
3917 isFourElementShuffle = false;
3918 break;
3919 }
3920 }
3921 PFIndexes[i] = EltNo;
3922 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003923
3924 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00003925 // perfect shuffle vector to determine if it is cost effective to do this as
3926 // discrete instructions, or whether we should use a vperm.
3927 if (isFourElementShuffle) {
3928 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00003929 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00003930 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00003931
Chris Lattner59138102006-04-17 05:28:54 +00003932 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3933 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00003934
Chris Lattner59138102006-04-17 05:28:54 +00003935 // Determining when to avoid vperm is tricky. Many things affect the cost
3936 // of vperm, particularly how many times the perm mask needs to be computed.
3937 // For example, if the perm mask can be hoisted out of a loop or is already
3938 // used (perhaps because there are multiple permutes with the same shuffle
3939 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
3940 // the loop requires an extra register.
3941 //
3942 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00003943 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00003944 // available, if this block is within a loop, we should avoid using vperm
3945 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00003946 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00003947 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00003948 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003949
Chris Lattnerf1b47082006-04-14 05:19:18 +00003950 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
3951 // vector that will get spilled to the constant pool.
3952 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00003953
Chris Lattnerf1b47082006-04-14 05:19:18 +00003954 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
3955 // that it is in input element units, not in bytes. Convert now.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003956 MVT EltVT = V1.getValueType().getVectorElementType();
3957 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00003958
Dan Gohman475871a2008-07-27 21:46:04 +00003959 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00003960 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
3961 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00003962
Chris Lattnerf1b47082006-04-14 05:19:18 +00003963 for (unsigned j = 0; j != BytesPerElement; ++j)
3964 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Eli Friedman1a8229b2009-05-24 02:03:36 +00003965 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00003966 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003967
Evan Chenga87008d2009-02-25 22:49:59 +00003968 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
3969 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00003970 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003971}
3972
Chris Lattner90564f22006-04-18 17:59:36 +00003973/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
3974/// altivec comparison. If it is, return true and fill in Opc/isDot with
3975/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00003976static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00003977 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003978 unsigned IntrinsicID =
3979 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00003980 CompareOpc = -1;
3981 isDot = false;
3982 switch (IntrinsicID) {
3983 default: return false;
3984 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00003985 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
3986 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
3987 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
3988 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
3989 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
3990 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
3991 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
3992 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
3993 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
3994 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
3995 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
3996 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
3997 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00003998
Chris Lattner1a635d62006-04-14 06:01:58 +00003999 // Normal Comparisons.
4000 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
4001 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
4002 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
4003 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
4004 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
4005 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
4006 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
4007 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
4008 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
4009 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
4010 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
4011 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
4012 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
4013 }
Chris Lattner90564f22006-04-18 17:59:36 +00004014 return true;
4015}
4016
4017/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
4018/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00004019SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004020 SelectionDAG &DAG) {
Chris Lattner90564f22006-04-18 17:59:36 +00004021 // If this is a lowered altivec predicate compare, CompareOpc is set to the
4022 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00004023 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00004024 int CompareOpc;
4025 bool isDot;
4026 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00004027 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00004028
Chris Lattner90564f22006-04-18 17:59:36 +00004029 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00004030 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004031 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner1a635d62006-04-14 06:01:58 +00004032 Op.getOperand(1), Op.getOperand(2),
4033 DAG.getConstant(CompareOpc, MVT::i32));
Dale Johannesen3484c092009-02-05 22:07:54 +00004034 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00004035 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004036
Chris Lattner1a635d62006-04-14 06:01:58 +00004037 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00004038 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00004039 Op.getOperand(2), // LHS
4040 Op.getOperand(3), // RHS
4041 DAG.getConstant(CompareOpc, MVT::i32)
4042 };
Duncan Sands83ec4b62008-06-06 12:08:01 +00004043 std::vector<MVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00004044 VTs.push_back(Op.getOperand(2).getValueType());
4045 VTs.push_back(MVT::Flag);
Dale Johannesen3484c092009-02-05 22:07:54 +00004046 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00004047
Chris Lattner1a635d62006-04-14 06:01:58 +00004048 // Now that we have the comparison, emit a copy from the CR to a GPR.
4049 // This is flagged to the above dot comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00004050 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00004051 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00004052 CompNode.getValue(1));
4053
Chris Lattner1a635d62006-04-14 06:01:58 +00004054 // Unpack the result based on how the target uses it.
4055 unsigned BitNo; // Bit # of CR6.
4056 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004057 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00004058 default: // Can't happen, don't crash on invalid number though.
4059 case 0: // Return the value of the EQ bit of CR6.
4060 BitNo = 0; InvertBit = false;
4061 break;
4062 case 1: // Return the inverted value of the EQ bit of CR6.
4063 BitNo = 0; InvertBit = true;
4064 break;
4065 case 2: // Return the value of the LT bit of CR6.
4066 BitNo = 2; InvertBit = false;
4067 break;
4068 case 3: // Return the inverted value of the LT bit of CR6.
4069 BitNo = 2; InvertBit = true;
4070 break;
4071 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004072
Chris Lattner1a635d62006-04-14 06:01:58 +00004073 // Shift the bit into the low position.
Dale Johannesen3484c092009-02-05 22:07:54 +00004074 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
Chris Lattner1a635d62006-04-14 06:01:58 +00004075 DAG.getConstant(8-(3-BitNo), MVT::i32));
4076 // Isolate the bit.
Dale Johannesen3484c092009-02-05 22:07:54 +00004077 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
Chris Lattner1a635d62006-04-14 06:01:58 +00004078 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00004079
Chris Lattner1a635d62006-04-14 06:01:58 +00004080 // If we are supposed to, toggle the bit.
4081 if (InvertBit)
Dale Johannesen3484c092009-02-05 22:07:54 +00004082 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
Chris Lattner1a635d62006-04-14 06:01:58 +00004083 DAG.getConstant(1, MVT::i32));
4084 return Flags;
4085}
4086
Scott Michelfdc40a02009-02-17 22:15:04 +00004087SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004088 SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004089 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00004090 // Create a stack slot that is 16-byte aligned.
4091 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
4092 int FrameIdx = FrameInfo->CreateStackObject(16, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004093 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004094 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004095
Chris Lattner1a635d62006-04-14 06:01:58 +00004096 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004097 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Evan Cheng8b2794a2006-10-13 21:14:26 +00004098 Op.getOperand(0), FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004099 // Load it out.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004100 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004101}
4102
Dan Gohman475871a2008-07-27 21:46:04 +00004103SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) {
Dale Johannesened2eee62009-02-06 01:31:28 +00004104 DebugLoc dl = Op.getDebugLoc();
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004105 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00004106 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004107
Dale Johannesened2eee62009-02-06 01:31:28 +00004108 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
4109 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00004110
Dan Gohman475871a2008-07-27 21:46:04 +00004111 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00004112 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004113
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004114 // Shrinkify inputs to v8i16.
Dale Johannesened2eee62009-02-06 01:31:28 +00004115 LHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, LHS);
4116 RHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, RHS);
4117 RHSSwap = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00004118
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004119 // Low parts multiplied together, generating 32-bit results (we ignore the
4120 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00004121 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Dale Johannesened2eee62009-02-06 01:31:28 +00004122 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004123
Dan Gohman475871a2008-07-27 21:46:04 +00004124 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00004125 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004126 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00004127 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00004128 Neg16, DAG, dl);
4129 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004130 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004131 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004132
Dale Johannesened2eee62009-02-06 01:31:28 +00004133 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004134
Chris Lattnercea2aa72006-04-18 04:28:57 +00004135 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00004136 LHS, RHS, Zero, DAG, dl);
Chris Lattner19a81522006-04-18 03:57:35 +00004137 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004138 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004139
Chris Lattner19a81522006-04-18 03:57:35 +00004140 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004141 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Dale Johannesened2eee62009-02-06 01:31:28 +00004142 LHS, RHS, DAG, dl, MVT::v8i16);
4143 EvenParts = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004144
Chris Lattner19a81522006-04-18 03:57:35 +00004145 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004146 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Dale Johannesened2eee62009-02-06 01:31:28 +00004147 LHS, RHS, DAG, dl, MVT::v8i16);
4148 OddParts = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004149
Chris Lattner19a81522006-04-18 03:57:35 +00004150 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00004151 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00004152 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004153 Ops[i*2 ] = 2*i+1;
4154 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00004155 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004156 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004157 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004158 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004159 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00004160}
4161
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004162/// LowerOperation - Provide custom lowering hooks for some operations.
4163///
Dan Gohman475871a2008-07-27 21:46:04 +00004164SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004165 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004166 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00004167 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
4168 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00004169 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00004170 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004171 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bill Wendling77959322008-09-17 00:30:57 +00004172 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004173 case ISD::VASTART:
Nicolas Geoffray01119992007-04-03 13:59:52 +00004174 return LowerVASTART(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
4175 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00004176
4177 case ISD::VAARG:
Nicolas Geoffray01119992007-04-03 13:59:52 +00004178 return LowerVAARG(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
4179 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
4180
Chris Lattneref957102006-06-21 00:34:03 +00004181 case ISD::FORMAL_ARGUMENTS:
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004182 if (PPCSubTarget.isSVR4ABI()) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00004183 return LowerFORMAL_ARGUMENTS_SVR4(Op, DAG, VarArgsFrameIndex,
4184 VarArgsStackOffset, VarArgsNumGPR,
4185 VarArgsNumFPR, PPCSubTarget);
4186 } else {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004187 return LowerFORMAL_ARGUMENTS_Darwin(Op, DAG, VarArgsFrameIndex,
4188 PPCSubTarget);
Tilmann Schellerffd02002009-07-03 06:45:56 +00004189 }
Nicolas Geoffray01119992007-04-03 13:59:52 +00004190
Tilmann Schellerffd02002009-07-03 06:45:56 +00004191 case ISD::CALL:
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004192 if (PPCSubTarget.isSVR4ABI()) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00004193 return LowerCALL_SVR4(Op, DAG, PPCSubTarget, getTargetMachine());
4194 } else {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004195 return LowerCALL_Darwin(Op, DAG, PPCSubTarget, getTargetMachine());
Tilmann Schellerffd02002009-07-03 06:45:56 +00004196 }
4197
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004198 case ISD::RET: return LowerRET(Op, DAG, getTargetMachine());
Jim Laskeyefc7e522006-12-04 22:04:42 +00004199 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00004200 case ISD::DYNAMIC_STACKALLOC:
4201 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00004202
Chris Lattner1a635d62006-04-14 06:01:58 +00004203 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004204 case ISD::FP_TO_UINT:
4205 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00004206 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00004207 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00004208 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004209
Chris Lattner1a635d62006-04-14 06:01:58 +00004210 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004211 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
4212 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
4213 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004214
Chris Lattner1a635d62006-04-14 06:01:58 +00004215 // Vector-related lowering.
4216 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4217 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4218 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
4219 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004220 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004221
Chris Lattner3fc027d2007-12-08 06:59:59 +00004222 // Frame & Return address.
4223 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004224 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00004225 }
Dan Gohman475871a2008-07-27 21:46:04 +00004226 return SDValue();
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004227}
4228
Duncan Sands1607f052008-12-01 11:39:25 +00004229void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
4230 SmallVectorImpl<SDValue>&Results,
4231 SelectionDAG &DAG) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004232 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00004233 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00004234 default:
Duncan Sands1607f052008-12-01 11:39:25 +00004235 assert(false && "Do not know how to custom type legalize this operation!");
4236 return;
4237 case ISD::FP_ROUND_INREG: {
4238 assert(N->getValueType(0) == MVT::ppcf128);
4239 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00004240 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Dale Johannesen3484c092009-02-05 22:07:54 +00004241 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004242 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00004243 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
4244 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004245 DAG.getIntPtrConstant(1));
4246
4247 // This sequence changes FPSCR to do round-to-zero, adds the two halves
4248 // of the long double, and puts FPSCR back the way it was. We do not
4249 // actually model FPSCR.
4250 std::vector<MVT> NodeTys;
4251 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
4252
4253 NodeTys.push_back(MVT::f64); // Return register
4254 NodeTys.push_back(MVT::Flag); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00004255 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00004256 MFFSreg = Result.getValue(0);
4257 InFlag = Result.getValue(1);
4258
4259 NodeTys.clear();
4260 NodeTys.push_back(MVT::Flag); // Returns a flag
4261 Ops[0] = DAG.getConstant(31, MVT::i32);
4262 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004263 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004264 InFlag = Result.getValue(0);
4265
4266 NodeTys.clear();
4267 NodeTys.push_back(MVT::Flag); // Returns a flag
4268 Ops[0] = DAG.getConstant(30, MVT::i32);
4269 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004270 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004271 InFlag = Result.getValue(0);
4272
4273 NodeTys.clear();
4274 NodeTys.push_back(MVT::f64); // result of add
4275 NodeTys.push_back(MVT::Flag); // Returns a flag
4276 Ops[0] = Lo;
4277 Ops[1] = Hi;
4278 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004279 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00004280 FPreg = Result.getValue(0);
4281 InFlag = Result.getValue(1);
4282
4283 NodeTys.clear();
4284 NodeTys.push_back(MVT::f64);
4285 Ops[0] = DAG.getConstant(1, MVT::i32);
4286 Ops[1] = MFFSreg;
4287 Ops[2] = FPreg;
4288 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004289 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00004290 FPreg = Result.getValue(0);
4291
4292 // We know the low half is about to be thrown away, so just use something
4293 // convenient.
Scott Michelfdc40a02009-02-17 22:15:04 +00004294 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00004295 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00004296 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00004297 }
Duncan Sands1607f052008-12-01 11:39:25 +00004298 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004299 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00004300 return;
Chris Lattner1f873002007-11-28 18:44:47 +00004301 }
4302}
4303
4304
Chris Lattner1a635d62006-04-14 06:01:58 +00004305//===----------------------------------------------------------------------===//
4306// Other Lowering Code
4307//===----------------------------------------------------------------------===//
4308
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004309MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004310PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004311 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004312 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004313 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4314
4315 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4316 MachineFunction *F = BB->getParent();
4317 MachineFunction::iterator It = BB;
4318 ++It;
4319
4320 unsigned dest = MI->getOperand(0).getReg();
4321 unsigned ptrA = MI->getOperand(1).getReg();
4322 unsigned ptrB = MI->getOperand(2).getReg();
4323 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004324 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004325
4326 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4327 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4328 F->insert(It, loopMBB);
4329 F->insert(It, exitMBB);
4330 exitMBB->transferSuccessors(BB);
4331
4332 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00004333 unsigned TmpReg = (!BinOpcode) ? incr :
4334 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00004335 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4336 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004337
4338 // thisMBB:
4339 // ...
4340 // fallthrough --> loopMBB
4341 BB->addSuccessor(loopMBB);
4342
4343 // loopMBB:
4344 // l[wd]arx dest, ptr
4345 // add r0, dest, incr
4346 // st[wd]cx. r0, ptr
4347 // bne- loopMBB
4348 // fallthrough --> exitMBB
4349 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004350 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004351 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004352 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004353 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
4354 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004355 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004356 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004357 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004358 BB->addSuccessor(loopMBB);
4359 BB->addSuccessor(exitMBB);
4360
4361 // exitMBB:
4362 // ...
4363 BB = exitMBB;
4364 return BB;
4365}
4366
4367MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00004368PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00004369 MachineBasicBlock *BB,
4370 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004371 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004372 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00004373 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4374 // In 64 bit mode we have to use 64 bits for addresses, even though the
4375 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
4376 // registers without caring whether they're 32 or 64, but here we're
4377 // doing actual arithmetic on the addresses.
4378 bool is64bit = PPCSubTarget.isPPC64();
4379
4380 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4381 MachineFunction *F = BB->getParent();
4382 MachineFunction::iterator It = BB;
4383 ++It;
4384
4385 unsigned dest = MI->getOperand(0).getReg();
4386 unsigned ptrA = MI->getOperand(1).getReg();
4387 unsigned ptrB = MI->getOperand(2).getReg();
4388 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004389 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00004390
4391 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4392 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4393 F->insert(It, loopMBB);
4394 F->insert(It, exitMBB);
4395 exitMBB->transferSuccessors(BB);
4396
4397 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00004398 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004399 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4400 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00004401 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4402 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4403 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4404 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
4405 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4406 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4407 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4408 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4409 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
4410 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004411 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004412 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00004413 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004414
4415 // thisMBB:
4416 // ...
4417 // fallthrough --> loopMBB
4418 BB->addSuccessor(loopMBB);
4419
4420 // The 4-byte load must be aligned, while a char or short may be
4421 // anywhere in the word. Hence all this nasty bookkeeping code.
4422 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4423 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004424 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00004425 // rlwinm ptr, ptr1, 0, 0, 29
4426 // slw incr2, incr, shift
4427 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4428 // slw mask, mask2, shift
4429 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004430 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00004431 // add tmp, tmpDest, incr2
4432 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00004433 // and tmp3, tmp, mask
4434 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004435 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00004436 // bne- loopMBB
4437 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00004438 // srw dest, tmpDest, shift
Dale Johannesen97efa362008-08-28 17:53:09 +00004439
4440 if (ptrA!=PPC::R0) {
4441 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004442 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004443 .addReg(ptrA).addReg(ptrB);
4444 } else {
4445 Ptr1Reg = ptrB;
4446 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004447 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004448 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004449 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004450 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4451 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004452 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004453 .addReg(Ptr1Reg).addImm(0).addImm(61);
4454 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00004455 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004456 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004457 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004458 .addReg(incr).addReg(ShiftReg);
4459 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004460 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00004461 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00004462 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4463 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00004464 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004465 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004466 .addReg(Mask2Reg).addReg(ShiftReg);
4467
4468 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004469 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004470 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004471 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004472 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004473 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004474 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004475 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004476 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004477 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004478 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004479 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004480 BuildMI(BB, dl, TII->get(PPC::STWCX))
Dale Johannesen97efa362008-08-28 17:53:09 +00004481 .addReg(Tmp4Reg).addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004482 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004483 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004484 BB->addSuccessor(loopMBB);
4485 BB->addSuccessor(exitMBB);
4486
4487 // exitMBB:
4488 // ...
4489 BB = exitMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004490 BuildMI(BB, dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg).addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004491 return BB;
4492}
4493
4494MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004495PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004496 MachineBasicBlock *BB) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +00004497 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00004498
4499 // To "insert" these instructions we actually have to insert their
4500 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004501 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004502 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004503 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00004504
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004505 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00004506
4507 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
4508 MI->getOpcode() == PPC::SELECT_CC_I8 ||
4509 MI->getOpcode() == PPC::SELECT_CC_F4 ||
4510 MI->getOpcode() == PPC::SELECT_CC_F8 ||
4511 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
4512
4513 // The incoming instruction knows the destination vreg to set, the
4514 // condition code register to branch on, the true/false values to
4515 // select between, and a branch opcode to use.
4516
4517 // thisMBB:
4518 // ...
4519 // TrueVal = ...
4520 // cmpTY ccX, r1, r2
4521 // bCC copy1MBB
4522 // fallthrough --> copy0MBB
4523 MachineBasicBlock *thisMBB = BB;
4524 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4525 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
4526 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004527 DebugLoc dl = MI->getDebugLoc();
4528 BuildMI(BB, dl, TII->get(PPC::BCC))
Evan Cheng53301922008-07-12 02:23:19 +00004529 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
4530 F->insert(It, copy0MBB);
4531 F->insert(It, sinkMBB);
4532 // Update machine-CFG edges by transferring all successors of the current
4533 // block to the new block which will contain the Phi node for the select.
4534 sinkMBB->transferSuccessors(BB);
4535 // Next, add the true and fallthrough blocks as its successors.
4536 BB->addSuccessor(copy0MBB);
4537 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004538
Evan Cheng53301922008-07-12 02:23:19 +00004539 // copy0MBB:
4540 // %FalseValue = ...
4541 // # fallthrough to sinkMBB
4542 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00004543
Evan Cheng53301922008-07-12 02:23:19 +00004544 // Update machine-CFG edges
4545 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004546
Evan Cheng53301922008-07-12 02:23:19 +00004547 // sinkMBB:
4548 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4549 // ...
4550 BB = sinkMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004551 BuildMI(BB, dl, TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00004552 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
4553 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4554 }
Dale Johannesen97efa362008-08-28 17:53:09 +00004555 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
4556 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
4557 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
4558 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004559 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
4560 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
4561 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
4562 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004563
4564 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
4565 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
4566 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
4567 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004568 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
4569 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
4570 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
4571 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004572
4573 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
4574 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
4575 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
4576 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004577 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
4578 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
4579 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
4580 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004581
4582 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
4583 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
4584 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
4585 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004586 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
4587 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
4588 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
4589 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004590
4591 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00004592 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004593 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00004594 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004595 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00004596 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004597 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00004598 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004599
4600 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
4601 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
4602 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
4603 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004604 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
4605 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
4606 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
4607 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004608
Dale Johannesen0e55f062008-08-29 18:29:46 +00004609 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
4610 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
4611 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
4612 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
4613 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
4614 BB = EmitAtomicBinary(MI, BB, false, 0);
4615 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
4616 BB = EmitAtomicBinary(MI, BB, true, 0);
4617
Evan Cheng53301922008-07-12 02:23:19 +00004618 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
4619 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
4620 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
4621
4622 unsigned dest = MI->getOperand(0).getReg();
4623 unsigned ptrA = MI->getOperand(1).getReg();
4624 unsigned ptrB = MI->getOperand(2).getReg();
4625 unsigned oldval = MI->getOperand(3).getReg();
4626 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004627 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00004628
Dale Johannesen65e39732008-08-25 18:53:26 +00004629 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4630 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4631 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00004632 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00004633 F->insert(It, loop1MBB);
4634 F->insert(It, loop2MBB);
4635 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00004636 F->insert(It, exitMBB);
4637 exitMBB->transferSuccessors(BB);
4638
4639 // thisMBB:
4640 // ...
4641 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00004642 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00004643
Dale Johannesen65e39732008-08-25 18:53:26 +00004644 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00004645 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00004646 // cmp[wd] dest, oldval
4647 // bne- midMBB
4648 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00004649 // st[wd]cx. newval, ptr
4650 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00004651 // b exitBB
4652 // midMBB:
4653 // st[wd]cx. dest, ptr
4654 // exitBB:
4655 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004656 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00004657 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004658 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00004659 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004660 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00004661 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
4662 BB->addSuccessor(loop2MBB);
4663 BB->addSuccessor(midMBB);
4664
4665 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004666 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00004667 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004668 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00004669 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004670 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00004671 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00004672 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004673
Dale Johannesen65e39732008-08-25 18:53:26 +00004674 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004675 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00004676 .addReg(dest).addReg(ptrA).addReg(ptrB);
4677 BB->addSuccessor(exitMBB);
4678
Evan Cheng53301922008-07-12 02:23:19 +00004679 // exitMBB:
4680 // ...
4681 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004682 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
4683 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
4684 // We must use 64-bit registers for addresses when targeting 64-bit,
4685 // since we're actually doing arithmetic on them. Other registers
4686 // can be 32-bit.
4687 bool is64bit = PPCSubTarget.isPPC64();
4688 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
4689
4690 unsigned dest = MI->getOperand(0).getReg();
4691 unsigned ptrA = MI->getOperand(1).getReg();
4692 unsigned ptrB = MI->getOperand(2).getReg();
4693 unsigned oldval = MI->getOperand(3).getReg();
4694 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004695 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004696
4697 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4698 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4699 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
4700 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4701 F->insert(It, loop1MBB);
4702 F->insert(It, loop2MBB);
4703 F->insert(It, midMBB);
4704 F->insert(It, exitMBB);
4705 exitMBB->transferSuccessors(BB);
4706
4707 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00004708 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004709 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4710 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004711 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4712 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4713 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4714 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
4715 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
4716 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
4717 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
4718 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4719 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4720 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4721 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4722 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
4723 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
4724 unsigned Ptr1Reg;
4725 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
4726 // thisMBB:
4727 // ...
4728 // fallthrough --> loopMBB
4729 BB->addSuccessor(loop1MBB);
4730
4731 // The 4-byte load must be aligned, while a char or short may be
4732 // anywhere in the word. Hence all this nasty bookkeeping code.
4733 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4734 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004735 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004736 // rlwinm ptr, ptr1, 0, 0, 29
4737 // slw newval2, newval, shift
4738 // slw oldval2, oldval,shift
4739 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4740 // slw mask, mask2, shift
4741 // and newval3, newval2, mask
4742 // and oldval3, oldval2, mask
4743 // loop1MBB:
4744 // lwarx tmpDest, ptr
4745 // and tmp, tmpDest, mask
4746 // cmpw tmp, oldval3
4747 // bne- midMBB
4748 // loop2MBB:
4749 // andc tmp2, tmpDest, mask
4750 // or tmp4, tmp2, newval3
4751 // stwcx. tmp4, ptr
4752 // bne- loop1MBB
4753 // b exitBB
4754 // midMBB:
4755 // stwcx. tmpDest, ptr
4756 // exitBB:
4757 // srw dest, tmpDest, shift
4758 if (ptrA!=PPC::R0) {
4759 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004760 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004761 .addReg(ptrA).addReg(ptrB);
4762 } else {
4763 Ptr1Reg = ptrB;
4764 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004765 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004766 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004767 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004768 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4769 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004770 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004771 .addReg(Ptr1Reg).addImm(0).addImm(61);
4772 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00004773 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004774 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004775 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004776 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004777 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004778 .addReg(oldval).addReg(ShiftReg);
4779 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004780 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004781 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00004782 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4783 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
4784 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004785 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004786 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004787 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004788 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004789 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004790 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004791 .addReg(OldVal2Reg).addReg(MaskReg);
4792
4793 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004794 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004795 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004796 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
4797 .addReg(TmpDestReg).addReg(MaskReg);
4798 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004799 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004800 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004801 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
4802 BB->addSuccessor(loop2MBB);
4803 BB->addSuccessor(midMBB);
4804
4805 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004806 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
4807 .addReg(TmpDestReg).addReg(MaskReg);
4808 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
4809 .addReg(Tmp2Reg).addReg(NewVal3Reg);
4810 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004811 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004812 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004813 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004814 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004815 BB->addSuccessor(loop1MBB);
4816 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004817
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004818 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004819 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004820 .addReg(PPC::R0).addReg(PtrReg);
4821 BB->addSuccessor(exitMBB);
4822
4823 // exitMBB:
4824 // ...
4825 BB = exitMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004826 BuildMI(BB, dl, TII->get(PPC::SRW),dest).addReg(TmpReg).addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004827 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004828 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00004829 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004830
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004831 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004832 return BB;
4833}
4834
Chris Lattner1a635d62006-04-14 06:01:58 +00004835//===----------------------------------------------------------------------===//
4836// Target Optimization Hooks
4837//===----------------------------------------------------------------------===//
4838
Duncan Sands25cf2272008-11-24 14:53:14 +00004839SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
4840 DAGCombinerInfo &DCI) const {
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004841 TargetMachine &TM = getTargetMachine();
4842 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00004843 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004844 switch (N->getOpcode()) {
4845 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004846 case PPCISD::SHL:
4847 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004848 if (C->getZExtValue() == 0) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004849 return N->getOperand(0);
4850 }
4851 break;
4852 case PPCISD::SRL:
4853 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004854 if (C->getZExtValue() == 0) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004855 return N->getOperand(0);
4856 }
4857 break;
4858 case PPCISD::SRA:
4859 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004860 if (C->getZExtValue() == 0 || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004861 C->isAllOnesValue()) // -1 >>s V -> -1.
4862 return N->getOperand(0);
4863 }
4864 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004865
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004866 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00004867 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004868 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
4869 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
4870 // We allow the src/dst to be either f32/f64, but the intermediate
4871 // type must be i64.
Dale Johannesen79217062007-10-23 23:20:14 +00004872 if (N->getOperand(0).getValueType() == MVT::i64 &&
4873 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00004874 SDValue Val = N->getOperand(0).getOperand(0);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004875 if (Val.getValueType() == MVT::f32) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004876 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004877 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004878 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004879
Dale Johannesen3484c092009-02-05 22:07:54 +00004880 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004881 DCI.AddToWorklist(Val.getNode());
Dale Johannesen3484c092009-02-05 22:07:54 +00004882 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004883 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004884 if (N->getValueType(0) == MVT::f32) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004885 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00004886 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00004887 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004888 }
4889 return Val;
4890 } else if (N->getOperand(0).getValueType() == MVT::i32) {
4891 // If the intermediate type is i32, we can avoid the load/store here
4892 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004893 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004894 }
4895 }
4896 break;
Chris Lattner51269842006-03-01 05:50:56 +00004897 case ISD::STORE:
4898 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
4899 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00004900 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00004901 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Dale Johannesen79217062007-10-23 23:20:14 +00004902 N->getOperand(1).getValueType() == MVT::i32 &&
4903 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00004904 SDValue Val = N->getOperand(1).getOperand(0);
Chris Lattner51269842006-03-01 05:50:56 +00004905 if (Val.getValueType() == MVT::f32) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004906 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004907 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00004908 }
Dale Johannesen3484c092009-02-05 22:07:54 +00004909 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004910 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00004911
Dale Johannesen3484c092009-02-05 22:07:54 +00004912 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00004913 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00004914 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00004915 return Val;
4916 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004917
Chris Lattnerd9989382006-07-10 20:56:58 +00004918 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
4919 if (N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00004920 N->getOperand(1).getNode()->hasOneUse() &&
Chris Lattnerd9989382006-07-10 20:56:58 +00004921 (N->getOperand(1).getValueType() == MVT::i32 ||
4922 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00004923 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00004924 // Do an any-extend to 32-bits if this is a half-word input.
4925 if (BSwapOp.getValueType() == MVT::i16)
Dale Johannesen3484c092009-02-05 22:07:54 +00004926 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00004927
Dale Johannesen3484c092009-02-05 22:07:54 +00004928 return DAG.getNode(PPCISD::STBRX, dl, MVT::Other, N->getOperand(0),
4929 BSwapOp, N->getOperand(2), N->getOperand(3),
Chris Lattnerd9989382006-07-10 20:56:58 +00004930 DAG.getValueType(N->getOperand(1).getValueType()));
4931 }
4932 break;
4933 case ISD::BSWAP:
4934 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00004935 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00004936 N->getOperand(0).hasOneUse() &&
4937 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00004938 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00004939 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00004940 // Create the byte-swapping load.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004941 std::vector<MVT> VTs;
Chris Lattnerd9989382006-07-10 20:56:58 +00004942 VTs.push_back(MVT::i32);
4943 VTs.push_back(MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004944 SDValue MO = DAG.getMemOperand(LD->getMemOperand());
4945 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00004946 LD->getChain(), // Chain
4947 LD->getBasePtr(), // Ptr
Dan Gohman69de1932008-02-06 22:27:42 +00004948 MO, // MemOperand
Chris Lattner79e490a2006-08-11 17:18:05 +00004949 DAG.getValueType(N->getValueType(0)) // VT
4950 };
Dale Johannesen3484c092009-02-05 22:07:54 +00004951 SDValue BSLoad = DAG.getNode(PPCISD::LBRX, dl, VTs, Ops, 4);
Chris Lattnerd9989382006-07-10 20:56:58 +00004952
Scott Michelfdc40a02009-02-17 22:15:04 +00004953 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00004954 SDValue ResVal = BSLoad;
Chris Lattnerd9989382006-07-10 20:56:58 +00004955 if (N->getValueType(0) == MVT::i16)
Dale Johannesen3484c092009-02-05 22:07:54 +00004956 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00004957
Chris Lattnerd9989382006-07-10 20:56:58 +00004958 // First, combine the bswap away. This makes the value produced by the
4959 // load dead.
4960 DCI.CombineTo(N, ResVal);
4961
4962 // Next, combine the load away, we give it a bogus result value but a real
4963 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00004964 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00004965
Chris Lattnerd9989382006-07-10 20:56:58 +00004966 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00004967 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00004968 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004969
Chris Lattner51269842006-03-01 05:50:56 +00004970 break;
Chris Lattner4468c222006-03-31 06:02:07 +00004971 case PPCISD::VCMP: {
4972 // If a VCMPo node already exists with exactly the same operands as this
4973 // node, use its result instead of this node (VCMPo computes both a CR6 and
4974 // a normal output).
4975 //
4976 if (!N->getOperand(0).hasOneUse() &&
4977 !N->getOperand(1).hasOneUse() &&
4978 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004979
Chris Lattner4468c222006-03-31 06:02:07 +00004980 // Scan all of the users of the LHS, looking for VCMPo's that match.
4981 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00004982
Gabor Greifba36cb52008-08-28 21:40:38 +00004983 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00004984 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
4985 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00004986 if (UI->getOpcode() == PPCISD::VCMPo &&
4987 UI->getOperand(1) == N->getOperand(1) &&
4988 UI->getOperand(2) == N->getOperand(2) &&
4989 UI->getOperand(0) == N->getOperand(0)) {
4990 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00004991 break;
4992 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004993
Chris Lattner00901202006-04-18 18:28:22 +00004994 // If there is no VCMPo node, or if the flag value has a single use, don't
4995 // transform this.
4996 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
4997 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004998
4999 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00005000 // chain, this transformation is more complex. Note that multiple things
5001 // could use the value result, which we should ignore.
5002 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005003 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00005004 FlagUser == 0; ++UI) {
5005 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00005006 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00005007 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005008 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00005009 FlagUser = User;
5010 break;
5011 }
5012 }
5013 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005014
Chris Lattner00901202006-04-18 18:28:22 +00005015 // If the user is a MFCR instruction, we know this is safe. Otherwise we
5016 // give up for right now.
5017 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00005018 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00005019 }
5020 break;
5021 }
Chris Lattner90564f22006-04-18 17:59:36 +00005022 case ISD::BR_CC: {
5023 // If this is a branch on an altivec predicate comparison, lower this so
5024 // that we don't have to do a MFCR: instead, branch directly on CR6. This
5025 // lowering is done pre-legalize, because the legalizer lowers the predicate
5026 // compare down to code that is difficult to reassemble.
5027 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00005028 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00005029 int CompareOpc;
5030 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00005031
Chris Lattner90564f22006-04-18 17:59:36 +00005032 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
5033 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
5034 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
5035 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005036
Chris Lattner90564f22006-04-18 17:59:36 +00005037 // If this is a comparison against something other than 0/1, then we know
5038 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005039 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005040 if (Val != 0 && Val != 1) {
5041 if (CC == ISD::SETEQ) // Cond never true, remove branch.
5042 return N->getOperand(0);
5043 // Always !=, turn it into an unconditional branch.
Dale Johannesen3484c092009-02-05 22:07:54 +00005044 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00005045 N->getOperand(0), N->getOperand(4));
5046 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005047
Chris Lattner90564f22006-04-18 17:59:36 +00005048 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00005049
Chris Lattner90564f22006-04-18 17:59:36 +00005050 // Create the PPCISD altivec 'dot' comparison node.
Duncan Sands83ec4b62008-06-06 12:08:01 +00005051 std::vector<MVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00005052 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005053 LHS.getOperand(2), // LHS of compare
5054 LHS.getOperand(3), // RHS of compare
5055 DAG.getConstant(CompareOpc, MVT::i32)
5056 };
Chris Lattner90564f22006-04-18 17:59:36 +00005057 VTs.push_back(LHS.getOperand(2).getValueType());
5058 VTs.push_back(MVT::Flag);
Dale Johannesen3484c092009-02-05 22:07:54 +00005059 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005060
Chris Lattner90564f22006-04-18 17:59:36 +00005061 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005062 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005063 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00005064 default: // Can't happen, don't crash on invalid number though.
5065 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005066 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00005067 break;
5068 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005069 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00005070 break;
5071 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005072 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00005073 break;
5074 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005075 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00005076 break;
5077 }
5078
Dale Johannesen3484c092009-02-05 22:07:54 +00005079 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
Chris Lattner90564f22006-04-18 17:59:36 +00005080 DAG.getConstant(CompOpc, MVT::i32),
Chris Lattner18258c62006-11-17 22:37:34 +00005081 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00005082 N->getOperand(4), CompNode.getValue(1));
5083 }
5084 break;
5085 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005086 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005087
Dan Gohman475871a2008-07-27 21:46:04 +00005088 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005089}
5090
Chris Lattner1a635d62006-04-14 06:01:58 +00005091//===----------------------------------------------------------------------===//
5092// Inline Assembly Support
5093//===----------------------------------------------------------------------===//
5094
Dan Gohman475871a2008-07-27 21:46:04 +00005095void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00005096 const APInt &Mask,
Scott Michelfdc40a02009-02-17 22:15:04 +00005097 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005098 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005099 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005100 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005101 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005102 switch (Op.getOpcode()) {
5103 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00005104 case PPCISD::LBRX: {
5105 // lhbrx is known to have the top bits cleared out.
5106 if (cast<VTSDNode>(Op.getOperand(3))->getVT() == MVT::i16)
5107 KnownZero = 0xFFFF0000;
5108 break;
5109 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005110 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005111 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005112 default: break;
5113 case Intrinsic::ppc_altivec_vcmpbfp_p:
5114 case Intrinsic::ppc_altivec_vcmpeqfp_p:
5115 case Intrinsic::ppc_altivec_vcmpequb_p:
5116 case Intrinsic::ppc_altivec_vcmpequh_p:
5117 case Intrinsic::ppc_altivec_vcmpequw_p:
5118 case Intrinsic::ppc_altivec_vcmpgefp_p:
5119 case Intrinsic::ppc_altivec_vcmpgtfp_p:
5120 case Intrinsic::ppc_altivec_vcmpgtsb_p:
5121 case Intrinsic::ppc_altivec_vcmpgtsh_p:
5122 case Intrinsic::ppc_altivec_vcmpgtsw_p:
5123 case Intrinsic::ppc_altivec_vcmpgtub_p:
5124 case Intrinsic::ppc_altivec_vcmpgtuh_p:
5125 case Intrinsic::ppc_altivec_vcmpgtuw_p:
5126 KnownZero = ~1U; // All bits but the low one are known to be zero.
5127 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005128 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005129 }
5130 }
5131}
5132
5133
Chris Lattner4234f572007-03-25 02:14:49 +00005134/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005135/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00005136PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005137PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
5138 if (Constraint.size() == 1) {
5139 switch (Constraint[0]) {
5140 default: break;
5141 case 'b':
5142 case 'r':
5143 case 'f':
5144 case 'v':
5145 case 'y':
5146 return C_RegisterClass;
5147 }
5148 }
5149 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005150}
5151
Scott Michelfdc40a02009-02-17 22:15:04 +00005152std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00005153PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00005154 MVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00005155 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00005156 // GCC RS6000 Constraint Letters
5157 switch (Constraint[0]) {
5158 case 'b': // R1-R31
5159 case 'r': // R0-R31
5160 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
5161 return std::make_pair(0U, PPC::G8RCRegisterClass);
5162 return std::make_pair(0U, PPC::GPRCRegisterClass);
5163 case 'f':
5164 if (VT == MVT::f32)
5165 return std::make_pair(0U, PPC::F4RCRegisterClass);
5166 else if (VT == MVT::f64)
5167 return std::make_pair(0U, PPC::F8RCRegisterClass);
5168 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005169 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00005170 return std::make_pair(0U, PPC::VRRCRegisterClass);
5171 case 'y': // crrc
5172 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005173 }
5174 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005175
Chris Lattner331d1bc2006-11-02 01:44:04 +00005176 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005177}
Chris Lattner763317d2006-02-07 00:47:13 +00005178
Chris Lattner331d1bc2006-11-02 01:44:04 +00005179
Chris Lattner48884cd2007-08-25 00:47:38 +00005180/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Evan Chengda43bcf2008-09-24 00:05:32 +00005181/// vector. If it is invalid, don't add anything to Ops. If hasMemory is true
5182/// it means one of the asm constraint of the inline asm instruction being
5183/// processed is 'm'.
Dan Gohman475871a2008-07-27 21:46:04 +00005184void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op, char Letter,
Evan Chengda43bcf2008-09-24 00:05:32 +00005185 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00005186 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00005187 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00005188 SDValue Result(0,0);
Chris Lattner763317d2006-02-07 00:47:13 +00005189 switch (Letter) {
5190 default: break;
5191 case 'I':
5192 case 'J':
5193 case 'K':
5194 case 'L':
5195 case 'M':
5196 case 'N':
5197 case 'O':
5198 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00005199 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00005200 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005201 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00005202 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005203 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00005204 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005205 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005206 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005207 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005208 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
5209 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005210 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005211 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005212 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005213 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005214 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005215 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005216 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005217 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005218 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00005219 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005220 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005221 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005222 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00005223 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005224 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005225 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005226 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005227 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005228 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005229 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005230 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005231 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005232 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005233 }
5234 break;
5235 }
5236 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005237
Gabor Greifba36cb52008-08-28 21:40:38 +00005238 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00005239 Ops.push_back(Result);
5240 return;
5241 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005242
Chris Lattner763317d2006-02-07 00:47:13 +00005243 // Handle standard constraint letters.
Evan Chengda43bcf2008-09-24 00:05:32 +00005244 TargetLowering::LowerAsmOperandForConstraint(Op, Letter, hasMemory, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00005245}
Evan Chengc4c62572006-03-13 23:20:37 +00005246
Chris Lattnerc9addb72007-03-30 23:15:24 +00005247// isLegalAddressingMode - Return true if the addressing mode represented
5248// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00005249bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00005250 const Type *Ty) const {
5251 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00005252
Chris Lattnerc9addb72007-03-30 23:15:24 +00005253 // PPC allows a sign-extended 16-bit immediate field.
5254 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
5255 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005256
Chris Lattnerc9addb72007-03-30 23:15:24 +00005257 // No global is ever allowed as a base.
5258 if (AM.BaseGV)
5259 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005260
5261 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00005262 switch (AM.Scale) {
5263 case 0: // "r+i" or just "i", depending on HasBaseReg.
5264 break;
5265 case 1:
5266 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
5267 return false;
5268 // Otherwise we have r+r or r+i.
5269 break;
5270 case 2:
5271 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
5272 return false;
5273 // Allow 2*r as r+r.
5274 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00005275 default:
5276 // No other scales are supported.
5277 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00005278 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005279
Chris Lattnerc9addb72007-03-30 23:15:24 +00005280 return true;
5281}
5282
Evan Chengc4c62572006-03-13 23:20:37 +00005283/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00005284/// as the offset of the target addressing mode for load / store of the
5285/// given type.
5286bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,const Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00005287 // PPC allows a sign-extended 16-bit immediate field.
5288 return (V > -(1 << 16) && V < (1 << 16)-1);
5289}
Reid Spencer3a9ec242006-08-28 01:02:49 +00005290
5291bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00005292 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00005293}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005294
Dan Gohman475871a2008-07-27 21:46:04 +00005295SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005296 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00005297 // Depths > 0 not supported yet!
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005298 if (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() > 0)
Dan Gohman475871a2008-07-27 21:46:04 +00005299 return SDValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00005300
5301 MachineFunction &MF = DAG.getMachineFunction();
5302 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Chris Lattner3fc027d2007-12-08 06:59:59 +00005303
Chris Lattner3fc027d2007-12-08 06:59:59 +00005304 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00005305 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00005306
5307 // Make sure the function really does not optimize away the store of the RA
5308 // to the stack.
5309 FuncInfo->setLRStoreRequired();
Scott Michelfdc40a02009-02-17 22:15:04 +00005310 return DAG.getLoad(getPointerTy(), dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00005311 DAG.getEntryNode(), RetAddrFI, NULL, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00005312}
5313
Dan Gohman475871a2008-07-27 21:46:04 +00005314SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesena05dca42009-02-04 23:02:30 +00005315 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00005316 // Depths > 0 not supported yet!
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005317 if (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() > 0)
Dan Gohman475871a2008-07-27 21:46:04 +00005318 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005319
Duncan Sands83ec4b62008-06-06 12:08:01 +00005320 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005321 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00005322
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005323 MachineFunction &MF = DAG.getMachineFunction();
5324 MachineFrameInfo *MFI = MF.getFrameInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005325 bool is31 = (NoFramePointerElim || MFI->hasVarSizedObjects())
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005326 && MFI->getStackSize();
5327
5328 if (isPPC64)
Dale Johannesena05dca42009-02-04 23:02:30 +00005329 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, is31 ? PPC::X31 : PPC::X1,
Bill Wendlingb8a80f02007-08-30 00:59:19 +00005330 MVT::i64);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005331 else
Dale Johannesena05dca42009-02-04 23:02:30 +00005332 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, is31 ? PPC::R31 : PPC::R1,
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005333 MVT::i32);
5334}
Dan Gohman54aeea32008-10-21 03:41:46 +00005335
5336bool
5337PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5338 // The PowerPC target isn't yet aware of offsets.
5339 return false;
5340}
Tilmann Schellerffd02002009-07-03 06:45:56 +00005341
5342MVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
5343 bool isSrcConst, bool isSrcStr,
5344 SelectionDAG &DAG) const {
5345 if (this->PPCSubTarget.isPPC64()) {
5346 return MVT::i64;
5347 } else {
5348 return MVT::i32;
5349 }
5350}