blob: a7261ff567f6f818502bbb2d896856f848381813 [file] [log] [blame]
Anton Korobeynikovd4022c32009-05-29 23:41:08 +00001//===- ARMInstrThumb2.td - Thumb2 support for ARM -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb2 instruction set.
11//
12//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +000013
Evan Cheng06e16582009-07-10 01:54:42 +000014// IT block predicate field
15def it_pred : Operand<i32> {
Johnny Chen9d3acaa2010-03-02 17:57:15 +000016 let PrintMethod = "printMandatoryPredicateOperand";
Evan Cheng06e16582009-07-10 01:54:42 +000017}
18
19// IT block condition mask
20def it_mask : Operand<i32> {
21 let PrintMethod = "printThumbITMask";
22}
23
Anton Korobeynikov52237112009-06-17 18:13:58 +000024// Shifted operands. No register controlled shifts for Thumb2.
25// Note: We do not support rrx shifted operands yet.
26def t2_so_reg : Operand<i32>, // reg imm
Evan Cheng9cb9e672009-06-27 02:26:13 +000027 ComplexPattern<i32, 2, "SelectT2ShifterOperandReg",
Anton Korobeynikov52237112009-06-17 18:13:58 +000028 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +000029 let EncoderMethod = "getT2SORegOpValue";
Evan Cheng9cb9e672009-06-27 02:26:13 +000030 let PrintMethod = "printT2SOOperand";
Jim Grosbach6ccfc502010-07-30 02:41:01 +000031 let MIOperandInfo = (ops rGPR, i32imm);
Anton Korobeynikov52237112009-06-17 18:13:58 +000032}
33
Evan Chengf49810c2009-06-23 17:48:47 +000034// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value
35def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000036 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000037}]>;
38
Evan Chengf49810c2009-06-23 17:48:47 +000039// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value
40def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000041 return CurDAG->getTargetConstant(-((int)N->getZExtValue()), MVT::i32);
Evan Chengf49810c2009-06-23 17:48:47 +000042}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000043
Evan Chengf49810c2009-06-23 17:48:47 +000044// t2_so_imm - Match a 32-bit immediate operand, which is an
45// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit
46// immediate splatted into multiple bytes of the word. t2_so_imm values are
47// represented in the imm field in the same 12-bit form that they are encoded
Jim Grosbach6935efc2009-11-24 00:20:27 +000048// into t2_so_imm instructions: the 8-bit immediate is the least significant
49// bits [bits 0-7], the 4-bit shift/splat amount is the next 4 bits [bits 8-11].
Owen Anderson5de6d842010-11-12 21:12:40 +000050def t2_so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_t2_so_imm(N); }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +000051 let EncoderMethod = "getT2SOImmOpValue";
Owen Anderson5de6d842010-11-12 21:12:40 +000052}
Anton Korobeynikov52237112009-06-17 18:13:58 +000053
Jim Grosbach64171712010-02-16 21:07:46 +000054// t2_so_imm_not - Match an immediate that is a complement
Evan Chengf49810c2009-06-23 17:48:47 +000055// of a t2_so_imm.
56def t2_so_imm_not : Operand<i32>,
57 PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000058 return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1;
59}], t2_so_imm_not_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000060
61// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm.
62def t2_so_imm_neg : Operand<i32>,
63 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +000064 return ARM_AM::getT2SOImmVal(-((uint32_t)N->getZExtValue())) != -1;
Evan Chenge7cbe412009-07-08 21:03:57 +000065}], t2_so_imm_neg_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000066
Jim Grosbach65b7f3a2009-10-21 20:44:34 +000067// Break t2_so_imm's up into two pieces. This handles immediates with up to 16
68// bits set in them. This uses t2_so_imm2part to match and t2_so_imm2part_[12]
69// to get the first/second pieces.
70def t2_so_imm2part : Operand<i32>,
71 PatLeaf<(imm), [{
72 return ARM_AM::isT2SOImmTwoPartVal((unsigned)N->getZExtValue());
73 }]> {
74}
75
76def t2_so_imm2part_1 : SDNodeXForm<imm, [{
77 unsigned V = ARM_AM::getT2SOImmTwoPartFirst((unsigned)N->getZExtValue());
78 return CurDAG->getTargetConstant(V, MVT::i32);
79}]>;
80
81def t2_so_imm2part_2 : SDNodeXForm<imm, [{
82 unsigned V = ARM_AM::getT2SOImmTwoPartSecond((unsigned)N->getZExtValue());
83 return CurDAG->getTargetConstant(V, MVT::i32);
84}]>;
85
Jim Grosbach15e6ef82009-11-23 20:35:53 +000086def t2_so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
87 return ARM_AM::isT2SOImmTwoPartVal(-(int)N->getZExtValue());
88 }]> {
89}
90
91def t2_so_neg_imm2part_1 : SDNodeXForm<imm, [{
92 unsigned V = ARM_AM::getT2SOImmTwoPartFirst(-(int)N->getZExtValue());
93 return CurDAG->getTargetConstant(V, MVT::i32);
94}]>;
95
96def t2_so_neg_imm2part_2 : SDNodeXForm<imm, [{
97 unsigned V = ARM_AM::getT2SOImmTwoPartSecond(-(int)N->getZExtValue());
98 return CurDAG->getTargetConstant(V, MVT::i32);
99}]>;
100
Evan Chenga67efd12009-06-23 19:39:13 +0000101/// imm1_31 predicate - True if the 32-bit immediate is in the range [1,31].
102def imm1_31 : PatLeaf<(i32 imm), [{
103 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 32;
104}]>;
105
Evan Chengf49810c2009-06-23 17:48:47 +0000106/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095].
Evan Cheng86198642009-08-07 00:34:42 +0000107def imm0_4095 : Operand<i32>,
108 PatLeaf<(i32 imm), [{
Evan Chengf49810c2009-06-23 17:48:47 +0000109 return (uint32_t)N->getZExtValue() < 4096;
110}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000111
Jim Grosbach64171712010-02-16 21:07:46 +0000112def imm0_4095_neg : PatLeaf<(i32 imm), [{
113 return (uint32_t)(-N->getZExtValue()) < 4096;
114}], imm_neg_XFORM>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000115
Evan Chengfa2ea1a2009-08-04 01:41:15 +0000116def imm0_255_neg : PatLeaf<(i32 imm), [{
117 return (uint32_t)(-N->getZExtValue()) < 255;
Jim Grosbach64171712010-02-16 21:07:46 +0000118}], imm_neg_XFORM>;
Evan Chengfa2ea1a2009-08-04 01:41:15 +0000119
Jim Grosbach502e0aa2010-07-14 17:45:16 +0000120def imm0_255_not : PatLeaf<(i32 imm), [{
121 return (uint32_t)(~N->getZExtValue()) < 255;
122}], imm_comp_XFORM>;
123
Evan Cheng055b0312009-06-29 07:51:04 +0000124// Define Thumb2 specific addressing modes.
125
126// t2addrmode_imm12 := reg + imm12
127def t2addrmode_imm12 : Operand<i32>,
128 ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> {
Jim Grosbach458f2dc2010-10-25 20:00:01 +0000129 let PrintMethod = "printAddrModeImm12Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000130 let EncoderMethod = "getAddrModeImm12OpValue";
Evan Cheng055b0312009-06-29 07:51:04 +0000131 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
132}
133
Owen Andersona838a252010-12-14 00:36:49 +0000134// ADR instruction labels.
135def t2adrlabel : Operand<i32> {
136 let EncoderMethod = "getT2AdrLabelOpValue";
137}
138
139
Johnny Chen0635fc52010-03-04 17:40:44 +0000140// t2addrmode_imm8 := reg +/- imm8
Evan Cheng055b0312009-06-29 07:51:04 +0000141def t2addrmode_imm8 : Operand<i32>,
142 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
143 let PrintMethod = "printT2AddrModeImm8Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000144 let EncoderMethod = "getT2AddrModeImm8OpValue";
Evan Cheng055b0312009-06-29 07:51:04 +0000145 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
146}
147
Evan Cheng6d94f112009-07-03 00:06:39 +0000148def t2am_imm8_offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000149 ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset",
150 [], [SDNPWantRoot]> {
Evan Chenge88d5ce2009-07-02 07:28:31 +0000151 let PrintMethod = "printT2AddrModeImm8OffsetOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000152 let EncoderMethod = "getT2AddrModeImm8OffsetOpValue";
Evan Chenge88d5ce2009-07-02 07:28:31 +0000153}
154
Evan Cheng5c874172009-07-09 22:21:59 +0000155// t2addrmode_imm8s4 := reg +/- (imm8 << 2)
Chris Lattner979b0612010-09-05 22:51:11 +0000156def t2addrmode_imm8s4 : Operand<i32> {
Evan Cheng5c874172009-07-09 22:21:59 +0000157 let PrintMethod = "printT2AddrModeImm8s4Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000158 let EncoderMethod = "getT2AddrModeImm8s4OpValue";
David Goodwin6647cea2009-06-30 22:50:01 +0000159 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
160}
161
Johnny Chenae1757b2010-03-11 01:13:36 +0000162def t2am_imm8s4_offset : Operand<i32> {
163 let PrintMethod = "printT2AddrModeImm8s4OffsetOperand";
164}
165
Evan Chengcba962d2009-07-09 20:40:44 +0000166// t2addrmode_so_reg := reg + (reg << imm2)
Evan Cheng055b0312009-06-29 07:51:04 +0000167def t2addrmode_so_reg : Operand<i32>,
168 ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> {
169 let PrintMethod = "printT2AddrModeSoRegOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000170 let EncoderMethod = "getT2AddrModeSORegOpValue";
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000171 let MIOperandInfo = (ops GPR:$base, rGPR:$offsreg, i32imm:$offsimm);
Evan Cheng055b0312009-06-29 07:51:04 +0000172}
173
174
Anton Korobeynikov52237112009-06-17 18:13:58 +0000175//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000176// Multiclass helpers...
Anton Korobeynikov52237112009-06-17 18:13:58 +0000177//
178
Owen Andersona99e7782010-11-15 18:45:17 +0000179
180class T2OneRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000181 string opc, string asm, list<dag> pattern>
182 : T2I<oops, iops, itin, opc, asm, pattern> {
183 bits<4> Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000184 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000185
Jim Grosbach86386922010-12-08 22:10:43 +0000186 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000187 let Inst{26} = imm{11};
188 let Inst{14-12} = imm{10-8};
189 let Inst{7-0} = imm{7-0};
190}
191
Owen Andersonbb6315d2010-11-15 19:58:36 +0000192
Owen Andersona99e7782010-11-15 18:45:17 +0000193class T2sOneRegImm<dag oops, dag iops, InstrItinClass itin,
194 string opc, string asm, list<dag> pattern>
195 : T2sI<oops, iops, itin, opc, asm, pattern> {
196 bits<4> Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000197 bits<4> Rn;
198 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000199
Jim Grosbach86386922010-12-08 22:10:43 +0000200 let Inst{11-8} = Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000201 let Inst{26} = imm{11};
202 let Inst{14-12} = imm{10-8};
203 let Inst{7-0} = imm{7-0};
204}
205
Owen Andersonbb6315d2010-11-15 19:58:36 +0000206class T2OneRegCmpImm<dag oops, dag iops, InstrItinClass itin,
207 string opc, string asm, list<dag> pattern>
208 : T2I<oops, iops, itin, opc, asm, pattern> {
209 bits<4> Rn;
210 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000211
Jim Grosbach86386922010-12-08 22:10:43 +0000212 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000213 let Inst{26} = imm{11};
214 let Inst{14-12} = imm{10-8};
215 let Inst{7-0} = imm{7-0};
216}
217
218
Owen Andersona99e7782010-11-15 18:45:17 +0000219class T2OneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
220 string opc, string asm, list<dag> pattern>
221 : T2I<oops, iops, itin, opc, asm, pattern> {
222 bits<4> Rd;
223 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000224
Jim Grosbach86386922010-12-08 22:10:43 +0000225 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000226 let Inst{3-0} = ShiftedRm{3-0};
227 let Inst{5-4} = ShiftedRm{6-5};
228 let Inst{14-12} = ShiftedRm{11-9};
229 let Inst{7-6} = ShiftedRm{8-7};
230}
231
232class T2sOneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
233 string opc, string asm, list<dag> pattern>
Owen Andersonbdf71442010-12-07 20:50:15 +0000234 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000235 bits<4> Rd;
236 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000237
Jim Grosbach86386922010-12-08 22:10:43 +0000238 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000239 let Inst{3-0} = ShiftedRm{3-0};
240 let Inst{5-4} = ShiftedRm{6-5};
241 let Inst{14-12} = ShiftedRm{11-9};
242 let Inst{7-6} = ShiftedRm{8-7};
243}
244
Owen Andersonbb6315d2010-11-15 19:58:36 +0000245class T2OneRegCmpShiftedReg<dag oops, dag iops, InstrItinClass itin,
246 string opc, string asm, list<dag> pattern>
247 : T2I<oops, iops, itin, opc, asm, pattern> {
248 bits<4> Rn;
249 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000250
Jim Grosbach86386922010-12-08 22:10:43 +0000251 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000252 let Inst{3-0} = ShiftedRm{3-0};
253 let Inst{5-4} = ShiftedRm{6-5};
254 let Inst{14-12} = ShiftedRm{11-9};
255 let Inst{7-6} = ShiftedRm{8-7};
256}
257
Owen Andersona99e7782010-11-15 18:45:17 +0000258class T2TwoReg<dag oops, dag iops, InstrItinClass itin,
259 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000260 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000261 bits<4> Rd;
262 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000263
Jim Grosbach86386922010-12-08 22:10:43 +0000264 let Inst{11-8} = Rd;
265 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000266}
267
268class T2sTwoReg<dag oops, dag iops, InstrItinClass itin,
269 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000270 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000271 bits<4> Rd;
272 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000273
Jim Grosbach86386922010-12-08 22:10:43 +0000274 let Inst{11-8} = Rd;
275 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000276}
277
Owen Andersonbb6315d2010-11-15 19:58:36 +0000278class T2TwoRegCmp<dag oops, dag iops, InstrItinClass itin,
279 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000280 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersonbb6315d2010-11-15 19:58:36 +0000281 bits<4> Rn;
282 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000283
Jim Grosbach86386922010-12-08 22:10:43 +0000284 let Inst{19-16} = Rn;
285 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000286}
287
Owen Andersona99e7782010-11-15 18:45:17 +0000288
289class T2TwoRegImm<dag oops, dag iops, InstrItinClass itin,
290 string opc, string asm, list<dag> pattern>
291 : T2I<oops, iops, itin, opc, asm, pattern> {
292 bits<4> Rd;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000293 bits<4> Rn;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000294 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000295
Jim Grosbach86386922010-12-08 22:10:43 +0000296 let Inst{11-8} = Rd;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000297 let Inst{19-16} = Rn;
298 let Inst{26} = imm{11};
299 let Inst{14-12} = imm{10-8};
300 let Inst{7-0} = imm{7-0};
Owen Andersona99e7782010-11-15 18:45:17 +0000301}
302
Owen Anderson83da6cd2010-11-14 05:37:38 +0000303class T2sTwoRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson5de6d842010-11-12 21:12:40 +0000304 string opc, string asm, list<dag> pattern>
305 : T2sI<oops, iops, itin, opc, asm, pattern> {
306 bits<4> Rd;
307 bits<4> Rn;
308 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000309
Jim Grosbach86386922010-12-08 22:10:43 +0000310 let Inst{11-8} = Rd;
311 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000312 let Inst{26} = imm{11};
313 let Inst{14-12} = imm{10-8};
314 let Inst{7-0} = imm{7-0};
315}
316
Owen Andersonbb6315d2010-11-15 19:58:36 +0000317class T2TwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
318 string opc, string asm, list<dag> pattern>
319 : T2I<oops, iops, itin, opc, asm, pattern> {
320 bits<4> Rd;
321 bits<4> Rm;
322 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000323
Jim Grosbach86386922010-12-08 22:10:43 +0000324 let Inst{11-8} = Rd;
325 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000326 let Inst{14-12} = imm{4-2};
327 let Inst{7-6} = imm{1-0};
328}
329
330class T2sTwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
331 string opc, string asm, list<dag> pattern>
332 : T2sI<oops, iops, itin, opc, asm, pattern> {
333 bits<4> Rd;
334 bits<4> Rm;
335 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000336
Jim Grosbach86386922010-12-08 22:10:43 +0000337 let Inst{11-8} = Rd;
338 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000339 let Inst{14-12} = imm{4-2};
340 let Inst{7-6} = imm{1-0};
341}
342
Owen Anderson5de6d842010-11-12 21:12:40 +0000343class T2ThreeReg<dag oops, dag iops, InstrItinClass itin,
344 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000345 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000346 bits<4> Rd;
347 bits<4> Rn;
348 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000349
Jim Grosbach86386922010-12-08 22:10:43 +0000350 let Inst{11-8} = Rd;
351 let Inst{19-16} = Rn;
352 let Inst{3-0} = Rm;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000353}
354
355class T2sThreeReg<dag oops, dag iops, InstrItinClass itin,
356 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000357 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5de6d842010-11-12 21:12:40 +0000358 bits<4> Rd;
359 bits<4> Rn;
360 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000361
Jim Grosbach86386922010-12-08 22:10:43 +0000362 let Inst{11-8} = Rd;
363 let Inst{19-16} = Rn;
364 let Inst{3-0} = Rm;
Owen Anderson5de6d842010-11-12 21:12:40 +0000365}
366
367class T2TwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
368 string opc, string asm, list<dag> pattern>
Owen Anderson83da6cd2010-11-14 05:37:38 +0000369 : T2I<oops, iops, itin, opc, asm, pattern> {
370 bits<4> Rd;
371 bits<4> Rn;
372 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000373
Jim Grosbach86386922010-12-08 22:10:43 +0000374 let Inst{11-8} = Rd;
375 let Inst{19-16} = Rn;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000376 let Inst{3-0} = ShiftedRm{3-0};
377 let Inst{5-4} = ShiftedRm{6-5};
378 let Inst{14-12} = ShiftedRm{11-9};
379 let Inst{7-6} = ShiftedRm{8-7};
380}
381
382class T2sTwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
383 string opc, string asm, list<dag> pattern>
Owen Anderson5de6d842010-11-12 21:12:40 +0000384 : T2sI<oops, iops, itin, opc, asm, pattern> {
385 bits<4> Rd;
386 bits<4> Rn;
387 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000388
Jim Grosbach86386922010-12-08 22:10:43 +0000389 let Inst{11-8} = Rd;
390 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000391 let Inst{3-0} = ShiftedRm{3-0};
392 let Inst{5-4} = ShiftedRm{6-5};
393 let Inst{14-12} = ShiftedRm{11-9};
394 let Inst{7-6} = ShiftedRm{8-7};
395}
396
Owen Anderson35141a92010-11-18 01:08:42 +0000397class T2FourReg<dag oops, dag iops, InstrItinClass itin,
398 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000399 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson35141a92010-11-18 01:08:42 +0000400 bits<4> Rd;
401 bits<4> Rn;
402 bits<4> Rm;
403 bits<4> Ra;
Jim Grosbach7a088642010-11-19 17:11:02 +0000404
Jim Grosbach86386922010-12-08 22:10:43 +0000405 let Inst{19-16} = Rn;
406 let Inst{15-12} = Ra;
407 let Inst{11-8} = Rd;
408 let Inst{3-0} = Rm;
Owen Anderson35141a92010-11-18 01:08:42 +0000409}
410
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000411class T2MulLong<bits<3> opc22_20, bits<4> opc7_4,
412 dag oops, dag iops, InstrItinClass itin,
413 string opc, string asm, list<dag> pattern>
Jim Grosbach52082042010-12-08 22:29:28 +0000414 : T2I<oops, iops, itin, opc, asm, pattern> {
415 bits<4> RdLo;
416 bits<4> RdHi;
417 bits<4> Rn;
418 bits<4> Rm;
419
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000420 let Inst{31-23} = 0b111110111;
421 let Inst{22-20} = opc22_20;
Jim Grosbach52082042010-12-08 22:29:28 +0000422 let Inst{19-16} = Rn;
423 let Inst{15-12} = RdLo;
424 let Inst{11-8} = RdHi;
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000425 let Inst{7-4} = opc7_4;
Jim Grosbach52082042010-12-08 22:29:28 +0000426 let Inst{3-0} = Rm;
427}
428
Owen Anderson35141a92010-11-18 01:08:42 +0000429
Evan Chenga67efd12009-06-23 19:39:13 +0000430/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000431/// unary operation that produces a value. These are predicable and can be
432/// changed to modify CPSR.
Evan Cheng5d42c562010-09-29 00:49:25 +0000433multiclass T2I_un_irs<bits<4> opcod, string opc,
434 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
435 PatFrag opnode, bit Cheap = 0, bit ReMat = 0> {
Evan Chenga67efd12009-06-23 19:39:13 +0000436 // shifted imm
Owen Andersona99e7782010-11-15 18:45:17 +0000437 def i : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), iii,
438 opc, "\t$Rd, $imm",
439 [(set rGPR:$Rd, (opnode t2_so_imm:$imm))]> {
Evan Chenga67efd12009-06-23 19:39:13 +0000440 let isAsCheapAsAMove = Cheap;
441 let isReMaterializable = ReMat;
Johnny Chend68e1192009-12-15 17:24:14 +0000442 let Inst{31-27} = 0b11110;
443 let Inst{25} = 0;
444 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000445 let Inst{19-16} = 0b1111; // Rn
446 let Inst{15} = 0;
Evan Chenga67efd12009-06-23 19:39:13 +0000447 }
448 // register
Owen Andersona99e7782010-11-15 18:45:17 +0000449 def r : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), iir,
450 opc, ".w\t$Rd, $Rm",
451 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000452 let Inst{31-27} = 0b11101;
453 let Inst{26-25} = 0b01;
454 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000455 let Inst{19-16} = 0b1111; // Rn
456 let Inst{14-12} = 0b000; // imm3
457 let Inst{7-6} = 0b00; // imm2
458 let Inst{5-4} = 0b00; // type
459 }
Evan Chenga67efd12009-06-23 19:39:13 +0000460 // shifted register
Owen Andersona99e7782010-11-15 18:45:17 +0000461 def s : T2sOneRegShiftedReg<(outs rGPR:$Rd), (ins t2_so_reg:$ShiftedRm), iis,
462 opc, ".w\t$Rd, $ShiftedRm",
463 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000464 let Inst{31-27} = 0b11101;
465 let Inst{26-25} = 0b01;
466 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000467 let Inst{19-16} = 0b1111; // Rn
468 }
Evan Chenga67efd12009-06-23 19:39:13 +0000469}
470
471/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Bob Wilson4876bdb2010-05-25 04:43:08 +0000472/// binary operation that produces a value. These are predicable and can be
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000473/// changed to modify CPSR.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000474multiclass T2I_bin_irs<bits<4> opcod, string opc,
475 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
476 PatFrag opnode, bit Commutable = 0, string wide = ""> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000477 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000478 def ri : T2sTwoRegImm<
479 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), iii,
480 opc, "\t$Rd, $Rn, $imm",
481 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000482 let Inst{31-27} = 0b11110;
483 let Inst{25} = 0;
484 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000485 let Inst{15} = 0;
486 }
Evan Chenga67efd12009-06-23 19:39:13 +0000487 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000488 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), iir,
489 opc, !strconcat(wide, "\t$Rd, $Rn, $Rm"),
490 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000491 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000492 let Inst{31-27} = 0b11101;
493 let Inst{26-25} = 0b01;
494 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000495 let Inst{14-12} = 0b000; // imm3
496 let Inst{7-6} = 0b00; // imm2
497 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000498 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000499 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000500 def rs : T2sTwoRegShiftedReg<
501 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm), iis,
502 opc, !strconcat(wide, "\t$Rd, $Rn, $ShiftedRm"),
503 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000504 let Inst{31-27} = 0b11101;
505 let Inst{26-25} = 0b01;
506 let Inst{24-21} = opcod;
Bill Wendling4822bce2010-08-30 01:47:35 +0000507 }
508}
509
David Goodwin1f096272009-07-27 23:34:12 +0000510/// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need
511// the ".w" prefix to indicate that they are wide.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000512multiclass T2I_bin_w_irs<bits<4> opcod, string opc,
513 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
514 PatFrag opnode, bit Commutable = 0> :
515 T2I_bin_irs<opcod, opc, iii, iir, iis, opnode, Commutable, ".w">;
Bill Wendling1f7bf0e2010-08-29 03:55:31 +0000516
Evan Cheng1e249e32009-06-25 20:59:23 +0000517/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000518/// reversed. The 'rr' form is only defined for the disassembler; for codegen
519/// it is equivalent to the T2I_bin_irs counterpart.
520multiclass T2I_rbin_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000521 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000522 def ri : T2sTwoRegImm<
523 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
524 opc, ".w\t$Rd, $Rn, $imm",
525 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000526 let Inst{31-27} = 0b11110;
527 let Inst{25} = 0;
528 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000529 let Inst{15} = 0;
530 }
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000531 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000532 def rr : T2sThreeReg<
533 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
534 opc, "\t$Rd, $Rn, $Rm",
Bob Wilson136e4912010-08-14 03:18:29 +0000535 [/* For disassembly only; pattern left blank */]> {
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000536 let Inst{31-27} = 0b11101;
537 let Inst{26-25} = 0b01;
538 let Inst{24-21} = opcod;
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000539 let Inst{14-12} = 0b000; // imm3
540 let Inst{7-6} = 0b00; // imm2
541 let Inst{5-4} = 0b00; // type
542 }
Evan Chengf49810c2009-06-23 17:48:47 +0000543 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000544 def rs : T2sTwoRegShiftedReg<
545 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
546 IIC_iALUsir, opc, "\t$Rd, $Rn, $ShiftedRm",
547 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000548 let Inst{31-27} = 0b11101;
549 let Inst{26-25} = 0b01;
550 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000551 }
Evan Chengf49810c2009-06-23 17:48:47 +0000552}
553
Evan Chenga67efd12009-06-23 19:39:13 +0000554/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the
Anton Korobeynikov52237112009-06-17 18:13:58 +0000555/// instruction modifies the CPSR register.
556let Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000557multiclass T2I_bin_s_irs<bits<4> opcod, string opc,
558 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
559 PatFrag opnode, bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000560 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000561 def ri : T2TwoRegImm<
562 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), iii,
563 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $imm",
564 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000565 let Inst{31-27} = 0b11110;
566 let Inst{25} = 0;
567 let Inst{24-21} = opcod;
568 let Inst{20} = 1; // The S bit.
569 let Inst{15} = 0;
570 }
Evan Chenga67efd12009-06-23 19:39:13 +0000571 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000572 def rr : T2ThreeReg<
573 (outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), iir,
574 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $Rm",
575 [(set rGPR:$Rd, (opnode GPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000576 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000577 let Inst{31-27} = 0b11101;
578 let Inst{26-25} = 0b01;
579 let Inst{24-21} = opcod;
580 let Inst{20} = 1; // The S bit.
581 let Inst{14-12} = 0b000; // imm3
582 let Inst{7-6} = 0b00; // imm2
583 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000584 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000585 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000586 def rs : T2TwoRegShiftedReg<
587 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
588 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $ShiftedRm",
589 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000590 let Inst{31-27} = 0b11101;
591 let Inst{26-25} = 0b01;
592 let Inst{24-21} = opcod;
593 let Inst{20} = 1; // The S bit.
594 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000595}
596}
597
Evan Chenga67efd12009-06-23 19:39:13 +0000598/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg})
599/// patterns for a binary operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000600multiclass T2I_bin_ii12rs<bits<3> op23_21, string opc, PatFrag opnode,
601 bit Commutable = 0> {
Evan Chengf49810c2009-06-23 17:48:47 +0000602 // shifted imm
Jim Grosbach663e3392010-08-30 19:49:58 +0000603 // The register-immediate version is re-materializable. This is useful
604 // in particular for taking the address of a local.
605 let isReMaterializable = 1 in {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000606 def ri : T2sTwoRegImm<
607 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
608 opc, ".w\t$Rd, $Rn, $imm",
609 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000610 let Inst{31-27} = 0b11110;
611 let Inst{25} = 0;
612 let Inst{24} = 1;
613 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000614 let Inst{15} = 0;
615 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000616 }
Evan Chengf49810c2009-06-23 17:48:47 +0000617 // 12-bit imm
Jim Grosbach07e9b262010-12-08 23:04:16 +0000618 def ri12 : T2I<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000619 (outs rGPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm), IIC_iALUi,
620 !strconcat(opc, "w"), "\t$Rd, $Rn, $imm",
621 [(set rGPR:$Rd, (opnode GPR:$Rn, imm0_4095:$imm))]> {
Jim Grosbach07e9b262010-12-08 23:04:16 +0000622 bits<4> Rd;
623 bits<4> Rn;
624 bits<12> imm;
Johnny Chend68e1192009-12-15 17:24:14 +0000625 let Inst{31-27} = 0b11110;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000626 let Inst{26} = imm{11};
627 let Inst{25-24} = 0b10;
Johnny Chend68e1192009-12-15 17:24:14 +0000628 let Inst{23-21} = op23_21;
629 let Inst{20} = 0; // The S bit.
Jim Grosbach07e9b262010-12-08 23:04:16 +0000630 let Inst{19-16} = Rn;
Johnny Chend68e1192009-12-15 17:24:14 +0000631 let Inst{15} = 0;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000632 let Inst{14-12} = imm{10-8};
633 let Inst{11-8} = Rd;
634 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +0000635 }
Evan Chenga67efd12009-06-23 19:39:13 +0000636 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000637 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), IIC_iALUr,
638 opc, ".w\t$Rd, $Rn, $Rm",
639 [(set rGPR:$Rd, (opnode GPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000640 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000641 let Inst{31-27} = 0b11101;
642 let Inst{26-25} = 0b01;
643 let Inst{24} = 1;
644 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000645 let Inst{14-12} = 0b000; // imm3
646 let Inst{7-6} = 0b00; // imm2
647 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000648 }
Evan Chengf49810c2009-06-23 17:48:47 +0000649 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000650 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000651 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson83da6cd2010-11-14 05:37:38 +0000652 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
653 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000654 let Inst{31-27} = 0b11101;
Johnny Chend68e1192009-12-15 17:24:14 +0000655 let Inst{26-25} = 0b01;
Johnny Chend248ffb2010-01-08 17:41:33 +0000656 let Inst{24} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000657 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000658 }
Evan Chengf49810c2009-06-23 17:48:47 +0000659}
660
Jim Grosbach6935efc2009-11-24 00:20:27 +0000661/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000662/// for a binary operation that produces a value and use the carry
Jim Grosbach6935efc2009-11-24 00:20:27 +0000663/// bit. It's not predicable.
Evan Cheng62674222009-06-25 23:34:10 +0000664let Uses = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000665multiclass T2I_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
666 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000667 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000668 def ri : T2sTwoRegImm<(outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000669 IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
670 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000671 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000672 let Inst{31-27} = 0b11110;
673 let Inst{25} = 0;
674 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000675 let Inst{15} = 0;
676 }
Evan Chenga67efd12009-06-23 19:39:13 +0000677 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000678 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson5de6d842010-11-12 21:12:40 +0000679 opc, ".w\t$Rd, $Rn, $Rm",
680 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000681 Requires<[IsThumb2]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000682 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000683 let Inst{31-27} = 0b11101;
684 let Inst{26-25} = 0b01;
685 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000686 let Inst{14-12} = 0b000; // imm3
687 let Inst{7-6} = 0b00; // imm2
688 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000689 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000690 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000691 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000692 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000693 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
694 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000695 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000696 let Inst{31-27} = 0b11101;
697 let Inst{26-25} = 0b01;
698 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000699 }
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000700}
701
702// Carry setting variants
703let Defs = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000704multiclass T2I_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
705 bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000706 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000707 def ri : T2sTwoRegImm<
Owen Anderson5de6d842010-11-12 21:12:40 +0000708 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
709 opc, "\t$Rd, $Rn, $imm",
710 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]>,
Johnny Chenb5031ad2010-03-02 19:38:59 +0000711 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000712 let Inst{31-27} = 0b11110;
713 let Inst{25} = 0;
714 let Inst{24-21} = opcod;
715 let Inst{20} = 1; // The S bit.
716 let Inst{15} = 0;
717 }
Evan Cheng62674222009-06-25 23:34:10 +0000718 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000719 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson5de6d842010-11-12 21:12:40 +0000720 opc, ".w\t$Rd, $Rn, $Rm",
721 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
Johnny Chenb5031ad2010-03-02 19:38:59 +0000722 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000723 let isCommutable = Commutable;
724 let Inst{31-27} = 0b11101;
725 let Inst{26-25} = 0b01;
726 let Inst{24-21} = opcod;
727 let Inst{20} = 1; // The S bit.
728 let Inst{14-12} = 0b000; // imm3
729 let Inst{7-6} = 0b00; // imm2
730 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000731 }
Evan Cheng62674222009-06-25 23:34:10 +0000732 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000733 def rs : T2sTwoRegShiftedReg<
Owen Anderson5de6d842010-11-12 21:12:40 +0000734 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
735 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
736 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]>,
Johnny Chenb5031ad2010-03-02 19:38:59 +0000737 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000738 let Inst{31-27} = 0b11101;
739 let Inst{26-25} = 0b01;
740 let Inst{24-21} = opcod;
741 let Inst{20} = 1; // The S bit.
Evan Cheng8de898a2009-06-26 00:19:44 +0000742 }
Evan Chengf49810c2009-06-23 17:48:47 +0000743}
744}
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000745}
Evan Chengf49810c2009-06-23 17:48:47 +0000746
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000747/// T2I_rbin_s_is - Same as T2I_rbin_irs except sets 's' bit and the register
748/// version is not needed since this is only for codegen.
Evan Cheng1e249e32009-06-25 20:59:23 +0000749let Defs = [CPSR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000750multiclass T2I_rbin_s_is<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000751 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000752 def ri : T2TwoRegImm<
753 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
754 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $imm",
755 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000756 let Inst{31-27} = 0b11110;
757 let Inst{25} = 0;
758 let Inst{24-21} = opcod;
759 let Inst{20} = 1; // The S bit.
760 let Inst{15} = 0;
761 }
Evan Chengf49810c2009-06-23 17:48:47 +0000762 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000763 def rs : T2TwoRegShiftedReg<
764 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
765 IIC_iALUsi, !strconcat(opc, "s"), "\t$Rd, $Rn, $ShiftedRm",
766 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000767 let Inst{31-27} = 0b11101;
768 let Inst{26-25} = 0b01;
769 let Inst{24-21} = opcod;
770 let Inst{20} = 1; // The S bit.
771 }
Evan Chengf49810c2009-06-23 17:48:47 +0000772}
773}
774
Evan Chenga67efd12009-06-23 19:39:13 +0000775/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift /
776// rotate operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000777multiclass T2I_sh_ir<bits<2> opcod, string opc, PatFrag opnode> {
Evan Chenga67efd12009-06-23 19:39:13 +0000778 // 5-bit imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000779 def ri : T2sTwoRegShiftImm<
780 (outs rGPR:$Rd), (ins rGPR:$Rm, i32imm:$imm), IIC_iMOVsi,
781 opc, ".w\t$Rd, $Rm, $imm",
782 [(set rGPR:$Rd, (opnode rGPR:$Rm, imm1_31:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000783 let Inst{31-27} = 0b11101;
784 let Inst{26-21} = 0b010010;
785 let Inst{19-16} = 0b1111; // Rn
786 let Inst{5-4} = opcod;
787 }
Evan Chenga67efd12009-06-23 19:39:13 +0000788 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000789 def rr : T2sThreeReg<
790 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMOVsr,
791 opc, ".w\t$Rd, $Rn, $Rm",
792 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000793 let Inst{31-27} = 0b11111;
794 let Inst{26-23} = 0b0100;
795 let Inst{22-21} = opcod;
796 let Inst{15-12} = 0b1111;
797 let Inst{7-4} = 0b0000;
798 }
Evan Chenga67efd12009-06-23 19:39:13 +0000799}
Evan Chengf49810c2009-06-23 17:48:47 +0000800
Johnny Chend68e1192009-12-15 17:24:14 +0000801/// T2I_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Chenga67efd12009-06-23 19:39:13 +0000802/// patterns. Similar to T2I_bin_irs except the instruction does not produce
Evan Chengf49810c2009-06-23 17:48:47 +0000803/// a explicit result, only implicitly set CPSR.
Bill Wendlingf0e132c2010-08-19 00:05:48 +0000804let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000805multiclass T2I_cmp_irs<bits<4> opcod, string opc,
806 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
807 PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000808 // shifted imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000809 def ri : T2OneRegCmpImm<
810 (outs), (ins GPR:$Rn, t2_so_imm:$imm), iii,
811 opc, ".w\t$Rn, $imm",
812 [(opnode GPR:$Rn, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000813 let Inst{31-27} = 0b11110;
814 let Inst{25} = 0;
815 let Inst{24-21} = opcod;
816 let Inst{20} = 1; // The S bit.
817 let Inst{15} = 0;
818 let Inst{11-8} = 0b1111; // Rd
819 }
Evan Chenga67efd12009-06-23 19:39:13 +0000820 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000821 def rr : T2TwoRegCmp<
822 (outs), (ins GPR:$lhs, rGPR:$rhs), iir,
Evan Cheng699beba2009-10-27 00:08:59 +0000823 opc, ".w\t$lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000824 [(opnode GPR:$lhs, rGPR:$rhs)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000825 let Inst{31-27} = 0b11101;
826 let Inst{26-25} = 0b01;
827 let Inst{24-21} = opcod;
828 let Inst{20} = 1; // The S bit.
829 let Inst{14-12} = 0b000; // imm3
830 let Inst{11-8} = 0b1111; // Rd
831 let Inst{7-6} = 0b00; // imm2
832 let Inst{5-4} = 0b00; // type
833 }
Evan Chengf49810c2009-06-23 17:48:47 +0000834 // shifted register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000835 def rs : T2OneRegCmpShiftedReg<
836 (outs), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
837 opc, ".w\t$Rn, $ShiftedRm",
838 [(opnode GPR:$Rn, t2_so_reg:$ShiftedRm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000839 let Inst{31-27} = 0b11101;
840 let Inst{26-25} = 0b01;
841 let Inst{24-21} = opcod;
842 let Inst{20} = 1; // The S bit.
843 let Inst{11-8} = 0b1111; // Rd
844 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000845}
846}
847
Evan Chengf3c21b82009-06-30 02:15:48 +0000848/// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000849multiclass T2I_ld<bit signed, bits<2> opcod, string opc,
Evan Cheng7e2fe912010-10-28 06:47:08 +0000850 InstrItinClass iii, InstrItinClass iis, PatFrag opnode> {
Owen Anderson75579f72010-11-29 22:44:32 +0000851 def i12 : T2Ii12<(outs GPR:$Rt), (ins t2addrmode_imm12:$addr), iii,
852 opc, ".w\t$Rt, $addr",
853 [(set GPR:$Rt, (opnode t2addrmode_imm12:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000854 let Inst{31-27} = 0b11111;
855 let Inst{26-25} = 0b00;
856 let Inst{24} = signed;
857 let Inst{23} = 1;
858 let Inst{22-21} = opcod;
859 let Inst{20} = 1; // load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000860
Owen Anderson75579f72010-11-29 22:44:32 +0000861 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000862 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000863
Owen Anderson80dd3e02010-11-30 22:45:47 +0000864 bits<17> addr;
865 let Inst{19-16} = addr{16-13}; // Rn
866 let Inst{23} = addr{12}; // U
867 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000868 }
Owen Anderson75579f72010-11-29 22:44:32 +0000869 def i8 : T2Ii8 <(outs GPR:$Rt), (ins t2addrmode_imm8:$addr), iii,
870 opc, "\t$Rt, $addr",
871 [(set GPR:$Rt, (opnode t2addrmode_imm8:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000872 let Inst{31-27} = 0b11111;
873 let Inst{26-25} = 0b00;
874 let Inst{24} = signed;
875 let Inst{23} = 0;
876 let Inst{22-21} = opcod;
877 let Inst{20} = 1; // load
878 let Inst{11} = 1;
879 // Offset: index==TRUE, wback==FALSE
880 let Inst{10} = 1; // The P bit.
881 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000882
Owen Anderson75579f72010-11-29 22:44:32 +0000883 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000884 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000885
Owen Anderson75579f72010-11-29 22:44:32 +0000886 bits<13> addr;
887 let Inst{19-16} = addr{12-9}; // Rn
888 let Inst{9} = addr{8}; // U
889 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000890 }
Owen Anderson75579f72010-11-29 22:44:32 +0000891 def s : T2Iso <(outs GPR:$Rt), (ins t2addrmode_so_reg:$addr), iis,
892 opc, ".w\t$Rt, $addr",
893 [(set GPR:$Rt, (opnode t2addrmode_so_reg:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000894 let Inst{31-27} = 0b11111;
895 let Inst{26-25} = 0b00;
896 let Inst{24} = signed;
897 let Inst{23} = 0;
898 let Inst{22-21} = opcod;
899 let Inst{20} = 1; // load
900 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000901
Owen Anderson75579f72010-11-29 22:44:32 +0000902 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000903 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000904
Owen Anderson75579f72010-11-29 22:44:32 +0000905 bits<10> addr;
906 let Inst{19-16} = addr{9-6}; // Rn
907 let Inst{3-0} = addr{5-2}; // Rm
908 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000909 }
Evan Chengbc7deb02010-11-03 05:14:24 +0000910
Jim Grosbachd4811102010-12-15 19:03:16 +0000911 def pci : t2PseudoInst<(outs GPR:$Rt), (ins i32imm:$addr), Size4Bytes, iis,
Owen Andersoneb6779c2010-12-07 00:45:21 +0000912 [(set GPR:$Rt, (opnode (ARMWrapper tconstpool:$addr)))]>;
Evan Chengf3c21b82009-06-30 02:15:48 +0000913}
914
David Goodwin73b8f162009-06-30 22:11:34 +0000915/// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000916multiclass T2I_st<bits<2> opcod, string opc,
Evan Cheng7e2fe912010-10-28 06:47:08 +0000917 InstrItinClass iii, InstrItinClass iis, PatFrag opnode> {
Owen Anderson75579f72010-11-29 22:44:32 +0000918 def i12 : T2Ii12<(outs), (ins GPR:$Rt, t2addrmode_imm12:$addr), iii,
919 opc, ".w\t$Rt, $addr",
920 [(opnode GPR:$Rt, t2addrmode_imm12:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000921 let Inst{31-27} = 0b11111;
922 let Inst{26-23} = 0b0001;
923 let Inst{22-21} = opcod;
924 let Inst{20} = 0; // !load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000925
Owen Anderson75579f72010-11-29 22:44:32 +0000926 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000927 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000928
Owen Anderson80dd3e02010-11-30 22:45:47 +0000929 bits<17> addr;
930 let Inst{19-16} = addr{16-13}; // Rn
931 let Inst{23} = addr{12}; // U
932 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000933 }
Owen Anderson75579f72010-11-29 22:44:32 +0000934 def i8 : T2Ii8 <(outs), (ins GPR:$Rt, t2addrmode_imm8:$addr), iii,
935 opc, "\t$Rt, $addr",
936 [(opnode GPR:$Rt, t2addrmode_imm8:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000937 let Inst{31-27} = 0b11111;
938 let Inst{26-23} = 0b0000;
939 let Inst{22-21} = opcod;
940 let Inst{20} = 0; // !load
941 let Inst{11} = 1;
942 // Offset: index==TRUE, wback==FALSE
943 let Inst{10} = 1; // The P bit.
944 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000945
Owen Anderson75579f72010-11-29 22:44:32 +0000946 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000947 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000948
Owen Anderson75579f72010-11-29 22:44:32 +0000949 bits<13> addr;
950 let Inst{19-16} = addr{12-9}; // Rn
951 let Inst{9} = addr{8}; // U
952 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000953 }
Owen Anderson75579f72010-11-29 22:44:32 +0000954 def s : T2Iso <(outs), (ins GPR:$Rt, t2addrmode_so_reg:$addr), iis,
955 opc, ".w\t$Rt, $addr",
956 [(opnode GPR:$Rt, t2addrmode_so_reg:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000957 let Inst{31-27} = 0b11111;
958 let Inst{26-23} = 0b0000;
959 let Inst{22-21} = opcod;
960 let Inst{20} = 0; // !load
961 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000962
Owen Anderson75579f72010-11-29 22:44:32 +0000963 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000964 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000965
Owen Anderson75579f72010-11-29 22:44:32 +0000966 bits<10> addr;
967 let Inst{19-16} = addr{9-6}; // Rn
968 let Inst{3-0} = addr{5-2}; // Rm
969 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000970 }
David Goodwin73b8f162009-06-30 22:11:34 +0000971}
972
Evan Cheng0e55fd62010-09-30 01:08:25 +0000973/// T2I_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +0000974/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000975multiclass T2I_ext_rrot<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000976 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
977 opc, ".w\t$Rd, $Rm",
978 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000979 let Inst{31-27} = 0b11111;
980 let Inst{26-23} = 0b0100;
981 let Inst{22-20} = opcod;
982 let Inst{19-16} = 0b1111; // Rn
983 let Inst{15-12} = 0b1111;
984 let Inst{7} = 1;
985 let Inst{5-4} = 0b00; // rotate
986 }
Jim Grosbach0be099d2010-12-10 21:24:18 +0000987 def r_rot : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), IIC_iEXTr,
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000988 opc, ".w\t$Rd, $Rm, ror $rot",
989 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000990 let Inst{31-27} = 0b11111;
991 let Inst{26-23} = 0b0100;
992 let Inst{22-20} = opcod;
993 let Inst{19-16} = 0b1111; // Rn
994 let Inst{15-12} = 0b1111;
995 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +0000996
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000997 bits<2> rot;
998 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chend68e1192009-12-15 17:24:14 +0000999 }
Evan Chengd27c9fc2009-07-03 01:43:10 +00001000}
1001
Eli Friedman761fa7a2010-06-24 18:20:04 +00001002// UXTB16 - Requres T2ExtractPack, does not need the .w qualifier.
Evan Cheng0e55fd62010-09-30 01:08:25 +00001003multiclass T2I_ext_rrot_uxtb16<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001004 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
1005 opc, "\t$Rd, $Rm",
1006 [(set rGPR:$Rd, (opnode rGPR:$Rm))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001007 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chen267124c2010-03-04 22:24:41 +00001008 let Inst{31-27} = 0b11111;
1009 let Inst{26-23} = 0b0100;
1010 let Inst{22-20} = opcod;
1011 let Inst{19-16} = 0b1111; // Rn
1012 let Inst{15-12} = 0b1111;
1013 let Inst{7} = 1;
1014 let Inst{5-4} = 0b00; // rotate
1015 }
Jim Grosbach0be099d2010-12-10 21:24:18 +00001016 def r_rot : T2TwoReg<(outs rGPR:$dst), (ins rGPR:$Rm, rot_imm:$rot),
1017 IIC_iEXTr, opc, "\t$dst, $Rm, ror $rot",
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001018 [(set rGPR:$dst, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001019 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chen267124c2010-03-04 22:24:41 +00001020 let Inst{31-27} = 0b11111;
1021 let Inst{26-23} = 0b0100;
1022 let Inst{22-20} = opcod;
1023 let Inst{19-16} = 0b1111; // Rn
1024 let Inst{15-12} = 0b1111;
1025 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001026
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001027 bits<2> rot;
1028 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen267124c2010-03-04 22:24:41 +00001029 }
1030}
1031
Eli Friedman761fa7a2010-06-24 18:20:04 +00001032// SXTB16 - Requres T2ExtractPack, does not need the .w qualifier, no pattern
1033// supported yet.
Evan Cheng0e55fd62010-09-30 01:08:25 +00001034multiclass T2I_ext_rrot_sxtb16<bits<3> opcod, string opc> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001035 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
1036 opc, "\t$Rd, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001037 let Inst{31-27} = 0b11111;
1038 let Inst{26-23} = 0b0100;
1039 let Inst{22-20} = opcod;
1040 let Inst{19-16} = 0b1111; // Rn
1041 let Inst{15-12} = 0b1111;
1042 let Inst{7} = 1;
1043 let Inst{5-4} = 0b00; // rotate
1044 }
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001045 def r_rot : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, i32imm:$rot), IIC_iEXTr,
1046 opc, "\t$Rd, $Rm, ror $rot", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001047 let Inst{31-27} = 0b11111;
1048 let Inst{26-23} = 0b0100;
1049 let Inst{22-20} = opcod;
1050 let Inst{19-16} = 0b1111; // Rn
1051 let Inst{15-12} = 0b1111;
1052 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001053
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001054 bits<2> rot;
1055 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen93042d12010-03-02 18:14:57 +00001056 }
1057}
1058
Evan Cheng0e55fd62010-09-30 01:08:25 +00001059/// T2I_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +00001060/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng0e55fd62010-09-30 01:08:25 +00001061multiclass T2I_exta_rrot<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001062 def rr : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iEXTAr,
1063 opc, "\t$Rd, $Rn, $Rm",
1064 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001065 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001066 let Inst{31-27} = 0b11111;
1067 let Inst{26-23} = 0b0100;
1068 let Inst{22-20} = opcod;
1069 let Inst{15-12} = 0b1111;
1070 let Inst{7} = 1;
1071 let Inst{5-4} = 0b00; // rotate
1072 }
Jim Grosbach0be099d2010-12-10 21:24:18 +00001073 def rr_rot : T2ThreeReg<(outs rGPR:$Rd),
1074 (ins rGPR:$Rn, rGPR:$Rm, rot_imm:$rot),
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001075 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
1076 [(set rGPR:$Rd, (opnode rGPR:$Rn,
1077 (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001078 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001079 let Inst{31-27} = 0b11111;
1080 let Inst{26-23} = 0b0100;
1081 let Inst{22-20} = opcod;
1082 let Inst{15-12} = 0b1111;
1083 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001084
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001085 bits<2> rot;
1086 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chend68e1192009-12-15 17:24:14 +00001087 }
Evan Chengd27c9fc2009-07-03 01:43:10 +00001088}
1089
Johnny Chen93042d12010-03-02 18:14:57 +00001090// DO variant - disassembly only, no pattern
1091
Evan Cheng0e55fd62010-09-30 01:08:25 +00001092multiclass T2I_exta_rrot_DO<bits<3> opcod, string opc> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001093 def rr : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iEXTAr,
1094 opc, "\t$Rd, $Rn, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001095 let Inst{31-27} = 0b11111;
1096 let Inst{26-23} = 0b0100;
1097 let Inst{22-20} = opcod;
1098 let Inst{15-12} = 0b1111;
1099 let Inst{7} = 1;
1100 let Inst{5-4} = 0b00; // rotate
1101 }
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001102 def rr_rot : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, i32imm:$rot),
1103 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm, ror $rot", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001104 let Inst{31-27} = 0b11111;
1105 let Inst{26-23} = 0b0100;
1106 let Inst{22-20} = opcod;
1107 let Inst{15-12} = 0b1111;
1108 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001109
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001110 bits<2> rot;
1111 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen93042d12010-03-02 18:14:57 +00001112 }
1113}
1114
Anton Korobeynikov52237112009-06-17 18:13:58 +00001115//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001116// Instructions
1117//===----------------------------------------------------------------------===//
1118
1119//===----------------------------------------------------------------------===//
Evan Chenga09b9ca2009-06-24 23:47:58 +00001120// Miscellaneous Instructions.
1121//
1122
Owen Andersonda663f72010-11-15 21:30:39 +00001123class T2PCOneRegImm<dag oops, dag iops, InstrItinClass itin,
1124 string asm, list<dag> pattern>
1125 : T2XI<oops, iops, itin, asm, pattern> {
1126 bits<4> Rd;
1127 bits<12> label;
Jim Grosbach7a088642010-11-19 17:11:02 +00001128
Jim Grosbach86386922010-12-08 22:10:43 +00001129 let Inst{11-8} = Rd;
Owen Andersonda663f72010-11-15 21:30:39 +00001130 let Inst{26} = label{11};
1131 let Inst{14-12} = label{10-8};
1132 let Inst{7-0} = label{7-0};
1133}
1134
Evan Chenga09b9ca2009-06-24 23:47:58 +00001135// LEApcrel - Load a pc-relative address into a register without offending the
1136// assembler.
Owen Andersona838a252010-12-14 00:36:49 +00001137def t2ADR : T2PCOneRegImm<(outs rGPR:$Rd),
1138 (ins t2adrlabel:$addr, pred:$p),
1139 IIC_iALUi, "adr{$p}.w\t$Rd, #$addr", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001140 let Inst{31-27} = 0b11110;
1141 let Inst{25-24} = 0b10;
1142 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
1143 let Inst{22} = 0;
1144 let Inst{20} = 0;
1145 let Inst{19-16} = 0b1111; // Rn
1146 let Inst{15} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00001147
Owen Andersona838a252010-12-14 00:36:49 +00001148 bits<4> Rd;
1149 bits<13> addr;
1150 let Inst{11-8} = Rd;
1151 let Inst{23} = addr{12};
1152 let Inst{21} = addr{12};
1153 let Inst{26} = addr{11};
1154 let Inst{14-12} = addr{10-8};
1155 let Inst{7-0} = addr{7-0};
Owen Anderson6b8719f2010-12-13 22:51:08 +00001156}
Owen Andersona838a252010-12-14 00:36:49 +00001157
1158let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001159def t2LEApcrel : t2PseudoInst<(outs rGPR:$Rd), (ins i32imm:$label, pred:$p),
1160 Size4Bytes, IIC_iALUi, []>;
1161def t2LEApcrelJT : t2PseudoInst<(outs rGPR:$Rd),
1162 (ins i32imm:$label, nohash_imm:$id, pred:$p),
1163 Size4Bytes, IIC_iALUi,
1164 []>;
Evan Chenga09b9ca2009-06-24 23:47:58 +00001165
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001166
1167// FIXME: None of these add/sub SP special instructions should be necessary
1168// at all for thumb2 since they use the same encodings as the generic
1169// add/sub instructions. In thumb1 we need them since they have dedicated
1170// encodings. At the least, they should be pseudo instructions.
Evan Cheng86198642009-08-07 00:34:42 +00001171// ADD r, sp, {so_imm|i12}
Jim Grosbacha0e23c52010-12-09 01:21:27 +00001172let isCodeGenOnly = 1 in {
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001173def t2ADDrSPi : T2sTwoRegImm<(outs GPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm),
1174 IIC_iALUi, "add", ".w\t$Rd, $Rn, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001175 let Inst{31-27} = 0b11110;
1176 let Inst{25} = 0;
1177 let Inst{24-21} = 0b1000;
Johnny Chend68e1192009-12-15 17:24:14 +00001178 let Inst{15} = 0;
1179}
Jim Grosbach20e0fa62010-12-08 23:24:29 +00001180def t2ADDrSPi12 : T2TwoRegImm<(outs GPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm),
1181 IIC_iALUi, "addw", "\t$Rd, $Rn, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001182 let Inst{31-27} = 0b11110;
Jim Grosbachb76dfe02010-12-08 22:50:19 +00001183 let Inst{25-20} = 0b100000;
Johnny Chend68e1192009-12-15 17:24:14 +00001184 let Inst{15} = 0;
1185}
Evan Cheng86198642009-08-07 00:34:42 +00001186
1187// ADD r, sp, so_reg
Owen Andersonda663f72010-11-15 21:30:39 +00001188def t2ADDrSPs : T2sTwoRegShiftedReg<
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001189 (outs GPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm),
1190 IIC_iALUsi, "add", ".w\t$Rd, $Rn, $ShiftedRm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001191 let Inst{31-27} = 0b11101;
1192 let Inst{26-25} = 0b01;
1193 let Inst{24-21} = 0b1000;
Johnny Chend68e1192009-12-15 17:24:14 +00001194 let Inst{15} = 0;
1195}
Evan Cheng86198642009-08-07 00:34:42 +00001196
1197// SUB r, sp, {so_imm|i12}
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001198def t2SUBrSPi : T2sTwoRegImm<(outs GPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm),
1199 IIC_iALUi, "sub", ".w\t$Rd, $Rn, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001200 let Inst{31-27} = 0b11110;
1201 let Inst{25} = 0;
1202 let Inst{24-21} = 0b1101;
Johnny Chend68e1192009-12-15 17:24:14 +00001203 let Inst{15} = 0;
1204}
Jim Grosbach20e0fa62010-12-08 23:24:29 +00001205def t2SUBrSPi12 : T2TwoRegImm<(outs GPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm),
1206 IIC_iALUi, "subw", "\t$Rd, $Rn, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001207 let Inst{31-27} = 0b11110;
Jim Grosbach37474e62010-12-08 23:12:09 +00001208 let Inst{25-20} = 0b101010;
Johnny Chend68e1192009-12-15 17:24:14 +00001209 let Inst{15} = 0;
1210}
Evan Cheng86198642009-08-07 00:34:42 +00001211
1212// SUB r, sp, so_reg
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001213def t2SUBrSPs : T2sTwoRegImm<(outs GPR:$Rd), (ins GPR:$Rn, t2_so_reg:$imm),
David Goodwin5d598aa2009-08-19 18:00:44 +00001214 IIC_iALUsi,
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001215 "sub", "\t$Rd, $Rn, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001216 let Inst{31-27} = 0b11101;
1217 let Inst{26-25} = 0b01;
1218 let Inst{24-21} = 0b1101;
Johnny Chend68e1192009-12-15 17:24:14 +00001219 let Inst{19-16} = 0b1101; // Rn = sp
1220 let Inst{15} = 0;
1221}
Jim Grosbacha0e23c52010-12-09 01:21:27 +00001222} // end isCodeGenOnly = 1
Evan Cheng86198642009-08-07 00:34:42 +00001223
Jim Grosbachb1dc3932010-05-05 20:44:35 +00001224// Signed and unsigned division on v7-M
Jim Grosbach7a088642010-11-19 17:11:02 +00001225def t2SDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001226 "sdiv", "\t$Rd, $Rn, $Rm",
1227 [(set rGPR:$Rd, (sdiv rGPR:$Rn, rGPR:$Rm))]>,
Evan Chenge8e67e12010-11-19 06:15:10 +00001228 Requires<[HasDivide, IsThumb2]> {
Johnny Chen93042d12010-03-02 18:14:57 +00001229 let Inst{31-27} = 0b11111;
1230 let Inst{26-21} = 0b011100;
1231 let Inst{20} = 0b1;
1232 let Inst{15-12} = 0b1111;
1233 let Inst{7-4} = 0b1111;
1234}
1235
Jim Grosbach7a088642010-11-19 17:11:02 +00001236def t2UDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001237 "udiv", "\t$Rd, $Rn, $Rm",
1238 [(set rGPR:$Rd, (udiv rGPR:$Rn, rGPR:$Rm))]>,
Evan Chenge8e67e12010-11-19 06:15:10 +00001239 Requires<[HasDivide, IsThumb2]> {
Johnny Chen93042d12010-03-02 18:14:57 +00001240 let Inst{31-27} = 0b11111;
1241 let Inst{26-21} = 0b011101;
1242 let Inst{20} = 0b1;
1243 let Inst{15-12} = 0b1111;
1244 let Inst{7-4} = 0b1111;
1245}
1246
Evan Chenga09b9ca2009-06-24 23:47:58 +00001247//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001248// Load / store Instructions.
1249//
1250
Evan Cheng055b0312009-06-29 07:51:04 +00001251// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001252let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng7e2fe912010-10-28 06:47:08 +00001253defm t2LDR : T2I_ld<0, 0b10, "ldr", IIC_iLoad_i, IIC_iLoad_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001254 UnOpFrag<(load node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001255
Evan Chengf3c21b82009-06-30 02:15:48 +00001256// Loads with zero extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001257defm t2LDRH : T2I_ld<0, 0b01, "ldrh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001258 UnOpFrag<(zextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001259defm t2LDRB : T2I_ld<0, 0b00, "ldrb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001260 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001261
Evan Chengf3c21b82009-06-30 02:15:48 +00001262// Loads with sign extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001263defm t2LDRSH : T2I_ld<1, 0b01, "ldrsh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001264 UnOpFrag<(sextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001265defm t2LDRSB : T2I_ld<1, 0b00, "ldrsb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001266 UnOpFrag<(sextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001267
Owen Anderson9d63d902010-12-01 19:18:46 +00001268let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chengf3c21b82009-06-30 02:15:48 +00001269// Load doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001270def t2LDRDi8 : T2Ii8s4<1, 0, 1, (outs rGPR:$Rt, rGPR:$Rt2),
Evan Chenge298ab22009-09-27 09:46:04 +00001271 (ins t2addrmode_imm8s4:$addr),
Owen Anderson9d63d902010-12-01 19:18:46 +00001272 IIC_iLoad_d_i, "ldrd", "\t$Rt, $Rt2, $addr", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001273} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chengf3c21b82009-06-30 02:15:48 +00001274
1275// zextload i1 -> zextload i8
1276def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr),
1277 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1278def : T2Pat<(zextloadi1 t2addrmode_imm8:$addr),
1279 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1280def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr),
1281 (t2LDRBs t2addrmode_so_reg:$addr)>;
1282def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)),
1283 (t2LDRBpci tconstpool:$addr)>;
1284
1285// extload -> zextload
1286// FIXME: Reduce the number of patterns by legalizing extload to zextload
1287// earlier?
1288def : T2Pat<(extloadi1 t2addrmode_imm12:$addr),
1289 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1290def : T2Pat<(extloadi1 t2addrmode_imm8:$addr),
1291 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1292def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr),
1293 (t2LDRBs t2addrmode_so_reg:$addr)>;
1294def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)),
1295 (t2LDRBpci tconstpool:$addr)>;
1296
1297def : T2Pat<(extloadi8 t2addrmode_imm12:$addr),
1298 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1299def : T2Pat<(extloadi8 t2addrmode_imm8:$addr),
1300 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1301def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr),
1302 (t2LDRBs t2addrmode_so_reg:$addr)>;
1303def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)),
1304 (t2LDRBpci tconstpool:$addr)>;
1305
1306def : T2Pat<(extloadi16 t2addrmode_imm12:$addr),
1307 (t2LDRHi12 t2addrmode_imm12:$addr)>;
1308def : T2Pat<(extloadi16 t2addrmode_imm8:$addr),
1309 (t2LDRHi8 t2addrmode_imm8:$addr)>;
1310def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr),
1311 (t2LDRHs t2addrmode_so_reg:$addr)>;
1312def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)),
1313 (t2LDRHpci tconstpool:$addr)>;
Evan Cheng055b0312009-06-29 07:51:04 +00001314
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001315// FIXME: The destination register of the loads and stores can't be PC, but
1316// can be SP. We need another regclass (similar to rGPR) to represent
1317// that. Not a pressing issue since these are selected manually,
1318// not via pattern.
1319
Evan Chenge88d5ce2009-07-02 07:28:31 +00001320// Indexed loads
Owen Anderson6af50f72010-11-30 00:14:31 +00001321
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001322let mayLoad = 1, neverHasSideEffects = 1 in {
Owen Anderson6b0fa632010-12-09 02:56:12 +00001323def t2LDR_PRE : T2Iidxldst<0, 0b10, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001324 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001325 AddrModeT2_i8, IndexModePre, IIC_iLoad_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001326 "ldr", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001327 []>;
1328
Owen Anderson6b0fa632010-12-09 02:56:12 +00001329def t2LDR_POST : T2Iidxldst<0, 0b10, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1330 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001331 AddrModeT2_i8, IndexModePost, IIC_iLoad_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001332 "ldr", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001333 []>;
1334
Owen Anderson6b0fa632010-12-09 02:56:12 +00001335def t2LDRB_PRE : T2Iidxldst<0, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001336 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001337 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001338 "ldrb", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001339 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001340def t2LDRB_POST : T2Iidxldst<0, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1341 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001342 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001343 "ldrb", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001344 []>;
1345
Owen Anderson6b0fa632010-12-09 02:56:12 +00001346def t2LDRH_PRE : T2Iidxldst<0, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001347 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001348 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001349 "ldrh", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001350 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001351def t2LDRH_POST : T2Iidxldst<0, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1352 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001353 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001354 "ldrh", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001355 []>;
1356
Owen Anderson6b0fa632010-12-09 02:56:12 +00001357def t2LDRSB_PRE : T2Iidxldst<1, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001358 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001359 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001360 "ldrsb", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001361 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001362def t2LDRSB_POST : T2Iidxldst<1, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1363 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001364 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001365 "ldrsb", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001366 []>;
1367
Owen Anderson6b0fa632010-12-09 02:56:12 +00001368def t2LDRSH_PRE : T2Iidxldst<1, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001369 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001370 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001371 "ldrsh", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001372 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001373def t2LDRSH_POST : T2Iidxldst<1, 0b01, 1, 0, (outs GPR:$dst, GPR:$Rn),
1374 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001375 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001376 "ldrsh", "\t$dst, [$Rn], $addr", "$base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001377 []>;
Jim Grosbach7a088642010-11-19 17:11:02 +00001378} // mayLoad = 1, neverHasSideEffects = 1
Evan Cheng4fbb9962009-07-02 23:16:11 +00001379
Johnny Chene54a3ef2010-03-03 18:45:36 +00001380// LDRT, LDRBT, LDRHT, LDRSBT, LDRSHT all have offset mode (PUW=0b110) and are
1381// for disassembly only.
1382// Ref: A8.6.57 LDR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001383class T2IldT<bit signed, bits<2> type, string opc, InstrItinClass ii>
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001384 : T2Ii8<(outs GPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
1385 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001386 let Inst{31-27} = 0b11111;
1387 let Inst{26-25} = 0b00;
1388 let Inst{24} = signed;
1389 let Inst{23} = 0;
1390 let Inst{22-21} = type;
1391 let Inst{20} = 1; // load
1392 let Inst{11} = 1;
1393 let Inst{10-8} = 0b110; // PUW.
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001394
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001395 bits<4> Rt;
1396 bits<13> addr;
Jim Grosbach86386922010-12-08 22:10:43 +00001397 let Inst{15-12} = Rt;
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001398 let Inst{19-16} = addr{12-9};
1399 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001400}
1401
Evan Cheng0e55fd62010-09-30 01:08:25 +00001402def t2LDRT : T2IldT<0, 0b10, "ldrt", IIC_iLoad_i>;
1403def t2LDRBT : T2IldT<0, 0b00, "ldrbt", IIC_iLoad_bh_i>;
1404def t2LDRHT : T2IldT<0, 0b01, "ldrht", IIC_iLoad_bh_i>;
1405def t2LDRSBT : T2IldT<1, 0b00, "ldrsbt", IIC_iLoad_bh_i>;
1406def t2LDRSHT : T2IldT<1, 0b01, "ldrsht", IIC_iLoad_bh_i>;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001407
David Goodwin73b8f162009-06-30 22:11:34 +00001408// Store
Evan Cheng7e2fe912010-10-28 06:47:08 +00001409defm t2STR :T2I_st<0b10,"str", IIC_iStore_i, IIC_iStore_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001410 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001411defm t2STRB:T2I_st<0b00,"strb", IIC_iStore_bh_i, IIC_iStore_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001412 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001413defm t2STRH:T2I_st<0b01,"strh", IIC_iStore_bh_i, IIC_iStore_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001414 BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
David Goodwin73b8f162009-06-30 22:11:34 +00001415
David Goodwin6647cea2009-06-30 22:50:01 +00001416// Store doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001417let mayLoad = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +00001418def t2STRDi8 : T2Ii8s4<1, 0, 0, (outs),
Owen Anderson9d63d902010-12-01 19:18:46 +00001419 (ins GPR:$Rt, GPR:$Rt2, t2addrmode_imm8s4:$addr),
1420 IIC_iStore_d_r, "strd", "\t$Rt, $Rt2, $addr", []>;
David Goodwin6647cea2009-06-30 22:50:01 +00001421
Evan Cheng6d94f112009-07-03 00:06:39 +00001422// Indexed stores
Owen Anderson6b0fa632010-12-09 02:56:12 +00001423def t2STR_PRE : T2Iidxldst<0, 0b10, 0, 1, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001424 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001425 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001426 "str", "\t$Rt, [$Rn, $addr]!", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001427 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001428 (pre_store GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001429
Owen Anderson6b0fa632010-12-09 02:56:12 +00001430def t2STR_POST : T2Iidxldst<0, 0b10, 0, 0, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001431 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001432 AddrModeT2_i8, IndexModePost, IIC_iStore_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001433 "str", "\t$Rt, [$Rn], $addr", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001434 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001435 (post_store GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001436
Owen Anderson6b0fa632010-12-09 02:56:12 +00001437def t2STRH_PRE : T2Iidxldst<0, 0b01, 0, 1, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001438 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001439 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001440 "strh", "\t$Rt, [$Rn, $addr]!", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001441 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001442 (pre_truncsti16 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001443
Owen Anderson6b0fa632010-12-09 02:56:12 +00001444def t2STRH_POST : T2Iidxldst<0, 0b01, 0, 0, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001445 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001446 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001447 "strh", "\t$Rt, [$Rn], $addr", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001448 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001449 (post_truncsti16 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001450
Owen Anderson6b0fa632010-12-09 02:56:12 +00001451def t2STRB_PRE : T2Iidxldst<0, 0b00, 0, 1, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001452 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001453 AddrModeT2_i8, IndexModePre, IIC_iStore_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001454 "strb", "\t$Rt, [$Rn, $addr]!", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001455 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001456 (pre_truncsti8 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001457
Owen Anderson6b0fa632010-12-09 02:56:12 +00001458def t2STRB_POST : T2Iidxldst<0, 0b00, 0, 0, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001459 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001460 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001461 "strb", "\t$Rt, [$Rn], $addr", "$Rn = $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001462 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001463 (post_truncsti8 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001464
Johnny Chene54a3ef2010-03-03 18:45:36 +00001465// STRT, STRBT, STRHT all have offset mode (PUW=0b110) and are for disassembly
1466// only.
1467// Ref: A8.6.193 STR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001468class T2IstT<bits<2> type, string opc, InstrItinClass ii>
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001469 : T2Ii8<(outs GPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
1470 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001471 let Inst{31-27} = 0b11111;
1472 let Inst{26-25} = 0b00;
1473 let Inst{24} = 0; // not signed
1474 let Inst{23} = 0;
1475 let Inst{22-21} = type;
1476 let Inst{20} = 0; // store
1477 let Inst{11} = 1;
1478 let Inst{10-8} = 0b110; // PUW
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001479
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001480 bits<4> Rt;
1481 bits<13> addr;
Jim Grosbach86386922010-12-08 22:10:43 +00001482 let Inst{15-12} = Rt;
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001483 let Inst{19-16} = addr{12-9};
1484 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001485}
1486
Evan Cheng0e55fd62010-09-30 01:08:25 +00001487def t2STRT : T2IstT<0b10, "strt", IIC_iStore_i>;
1488def t2STRBT : T2IstT<0b00, "strbt", IIC_iStore_bh_i>;
1489def t2STRHT : T2IstT<0b01, "strht", IIC_iStore_bh_i>;
David Goodwind1fa1202009-07-01 00:01:13 +00001490
Johnny Chenae1757b2010-03-11 01:13:36 +00001491// ldrd / strd pre / post variants
1492// For disassembly only.
1493
Owen Anderson9d63d902010-12-01 19:18:46 +00001494def t2LDRD_PRE : T2Ii8s4<1, 1, 1, (outs GPR:$Rt, GPR:$Rt2),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001495 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Owen Anderson9d63d902010-12-01 19:18:46 +00001496 "ldrd", "\t$Rt, $Rt2, [$base, $imm]!", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001497
Owen Anderson9d63d902010-12-01 19:18:46 +00001498def t2LDRD_POST : T2Ii8s4<0, 1, 1, (outs GPR:$Rt, GPR:$Rt2),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001499 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Owen Anderson9d63d902010-12-01 19:18:46 +00001500 "ldrd", "\t$Rt, $Rt2, [$base], $imm", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001501
1502def t2STRD_PRE : T2Ii8s4<1, 1, 0, (outs),
Owen Anderson9d63d902010-12-01 19:18:46 +00001503 (ins GPR:$Rt, GPR:$Rt2, GPR:$base, t2am_imm8s4_offset:$imm),
1504 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, [$base, $imm]!", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001505
1506def t2STRD_POST : T2Ii8s4<0, 1, 0, (outs),
Owen Anderson9d63d902010-12-01 19:18:46 +00001507 (ins GPR:$Rt, GPR:$Rt2, GPR:$base, t2am_imm8s4_offset:$imm),
1508 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, [$base], $imm", []>;
Evan Cheng2889cce2009-07-03 00:18:36 +00001509
Johnny Chen0635fc52010-03-04 17:40:44 +00001510// T2Ipl (Preload Data/Instruction) signals the memory system of possible future
1511// data/instruction access. These are for disassembly only.
Evan Chengdfed19f2010-11-03 06:34:55 +00001512// instr_write is inverted for Thumb mode: (prefetch 3) -> (preload 0),
1513// (prefetch 1) -> (preload 2), (prefetch 2) -> (preload 1).
Evan Cheng416941d2010-11-04 05:19:35 +00001514multiclass T2Ipl<bits<1> write, bits<1> instr, string opc> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001515
Evan Chengdfed19f2010-11-03 06:34:55 +00001516 def i12 : T2Ii12<(outs), (ins t2addrmode_imm12:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001517 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001518 [(ARMPreload t2addrmode_imm12:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001519 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001520 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001521 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001522 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001523 let Inst{20} = 1;
1524 let Inst{15-12} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001525
Owen Anderson80dd3e02010-11-30 22:45:47 +00001526 bits<17> addr;
1527 let Inst{19-16} = addr{16-13}; // Rn
1528 let Inst{23} = addr{12}; // U
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001529 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chen0635fc52010-03-04 17:40:44 +00001530 }
1531
Evan Chengdfed19f2010-11-03 06:34:55 +00001532 def i8 : T2Ii8<(outs), (ins t2addrmode_imm8:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001533 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001534 [(ARMPreload t2addrmode_imm8:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001535 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001536 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001537 let Inst{23} = 0; // U = 0
1538 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001539 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001540 let Inst{20} = 1;
1541 let Inst{15-12} = 0b1111;
1542 let Inst{11-8} = 0b1100;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001543
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001544 bits<13> addr;
1545 let Inst{19-16} = addr{12-9}; // Rn
1546 let Inst{7-0} = addr{7-0}; // imm8
Johnny Chen0635fc52010-03-04 17:40:44 +00001547 }
1548
Evan Chengdfed19f2010-11-03 06:34:55 +00001549 def s : T2Iso<(outs), (ins t2addrmode_so_reg:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001550 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001551 [(ARMPreload t2addrmode_so_reg:$addr, (i32 write), (i32 instr))]> {
Evan Chengbc7deb02010-11-03 05:14:24 +00001552 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001553 let Inst{24} = instr;
Evan Chengbc7deb02010-11-03 05:14:24 +00001554 let Inst{23} = 0; // add = TRUE for T1
1555 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001556 let Inst{21} = write;
Evan Chengbc7deb02010-11-03 05:14:24 +00001557 let Inst{20} = 1;
1558 let Inst{15-12} = 0b1111;
1559 let Inst{11-6} = 0000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001560
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001561 bits<10> addr;
1562 let Inst{19-16} = addr{9-6}; // Rn
1563 let Inst{3-0} = addr{5-2}; // Rm
1564 let Inst{5-4} = addr{1-0}; // imm2
Evan Chengbc7deb02010-11-03 05:14:24 +00001565 }
Johnny Chen0635fc52010-03-04 17:40:44 +00001566}
1567
Evan Cheng416941d2010-11-04 05:19:35 +00001568defm t2PLD : T2Ipl<0, 0, "pld">, Requires<[IsThumb2]>;
1569defm t2PLDW : T2Ipl<1, 0, "pldw">, Requires<[IsThumb2,HasV7,HasMP]>;
1570defm t2PLI : T2Ipl<0, 1, "pli">, Requires<[IsThumb2,HasV7]>;
Johnny Chen0635fc52010-03-04 17:40:44 +00001571
Evan Cheng2889cce2009-07-03 00:18:36 +00001572//===----------------------------------------------------------------------===//
1573// Load / store multiple Instructions.
1574//
1575
Bill Wendling6c470b82010-11-13 09:09:38 +00001576multiclass thumb2_ldst_mult<string asm, InstrItinClass itin,
1577 InstrItinClass itin_upd, bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001578 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001579 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +00001580 itin, !strconcat(asm, "ia${p}.w\t$Rn, $regs"), []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001581 bits<4> Rn;
1582 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001583
Bill Wendling6c470b82010-11-13 09:09:38 +00001584 let Inst{31-27} = 0b11101;
1585 let Inst{26-25} = 0b00;
1586 let Inst{24-23} = 0b01; // Increment After
1587 let Inst{22} = 0;
1588 let Inst{21} = 0; // No writeback
1589 let Inst{20} = L_bit;
1590 let Inst{19-16} = Rn;
1591 let Inst{15-0} = regs;
1592 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001593 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001594 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +00001595 itin_upd, !strconcat(asm, "ia${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001596 bits<4> Rn;
1597 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001598
Bill Wendling6c470b82010-11-13 09:09:38 +00001599 let Inst{31-27} = 0b11101;
1600 let Inst{26-25} = 0b00;
1601 let Inst{24-23} = 0b01; // Increment After
1602 let Inst{22} = 0;
1603 let Inst{21} = 1; // Writeback
1604 let Inst{20} = L_bit;
1605 let Inst{19-16} = Rn;
1606 let Inst{15-0} = regs;
1607 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001608 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001609 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1610 itin, !strconcat(asm, "db${p}.w\t$Rn, $regs"), []> {
1611 bits<4> Rn;
1612 bits<16> regs;
1613
1614 let Inst{31-27} = 0b11101;
1615 let Inst{26-25} = 0b00;
1616 let Inst{24-23} = 0b10; // Decrement Before
1617 let Inst{22} = 0;
1618 let Inst{21} = 0; // No writeback
1619 let Inst{20} = L_bit;
1620 let Inst{19-16} = Rn;
1621 let Inst{15-0} = regs;
1622 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001623 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001624 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1625 itin_upd, !strconcat(asm, "db${p}.w\t$Rn, $regs"), "$Rn = $wb", []> {
1626 bits<4> Rn;
1627 bits<16> regs;
1628
1629 let Inst{31-27} = 0b11101;
1630 let Inst{26-25} = 0b00;
1631 let Inst{24-23} = 0b10; // Decrement Before
1632 let Inst{22} = 0;
1633 let Inst{21} = 1; // Writeback
1634 let Inst{20} = L_bit;
1635 let Inst{19-16} = Rn;
1636 let Inst{15-0} = regs;
1637 }
1638}
1639
Bill Wendlingc93989a2010-11-13 11:20:05 +00001640let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001641
1642let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1643defm t2LDM : thumb2_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu, 1>;
1644
1645let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1646defm t2STM : thumb2_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu, 0>;
1647
1648} // neverHasSideEffects
1649
Bob Wilson815baeb2010-03-13 01:08:20 +00001650
Evan Cheng9cb9e672009-06-27 02:26:13 +00001651//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001652// Move Instructions.
1653//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001654
Evan Chengf49810c2009-06-23 17:48:47 +00001655let neverHasSideEffects = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001656def t2MOVr : T2sTwoReg<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVr,
1657 "mov", ".w\t$Rd, $Rm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001658 let Inst{31-27} = 0b11101;
1659 let Inst{26-25} = 0b01;
1660 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001661 let Inst{19-16} = 0b1111; // Rn
1662 let Inst{14-12} = 0b000;
1663 let Inst{7-4} = 0b0000;
1664}
Evan Chengf49810c2009-06-23 17:48:47 +00001665
Evan Cheng5adb66a2009-09-28 09:14:39 +00001666// AddedComplexity to ensure isel tries t2MOVi before t2MOVi16.
Evan Chengc4af4632010-11-17 20:13:28 +00001667let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1,
1668 AddedComplexity = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001669def t2MOVi : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), IIC_iMOVi,
1670 "mov", ".w\t$Rd, $imm",
1671 [(set rGPR:$Rd, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001672 let Inst{31-27} = 0b11110;
1673 let Inst{25} = 0;
1674 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001675 let Inst{19-16} = 0b1111; // Rn
1676 let Inst{15} = 0;
1677}
David Goodwin83b35932009-06-26 16:10:07 +00001678
Evan Chengc4af4632010-11-17 20:13:28 +00001679let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001680def t2MOVi16 : T2I<(outs rGPR:$Rd), (ins i32imm:$imm), IIC_iMOVi,
1681 "movw", "\t$Rd, $imm",
1682 [(set rGPR:$Rd, imm0_65535:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001683 let Inst{31-27} = 0b11110;
1684 let Inst{25} = 1;
1685 let Inst{24-21} = 0b0010;
1686 let Inst{20} = 0; // The S bit.
1687 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001688
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001689 bits<4> Rd;
1690 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001691
Jim Grosbach86386922010-12-08 22:10:43 +00001692 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001693 let Inst{19-16} = imm{15-12};
1694 let Inst{26} = imm{11};
1695 let Inst{14-12} = imm{10-8};
1696 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001697}
Evan Chengf49810c2009-06-23 17:48:47 +00001698
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001699let Constraints = "$src = $Rd" in
1700def t2MOVTi16 : T2I<(outs rGPR:$Rd), (ins rGPR:$src, i32imm:$imm), IIC_iMOVi,
1701 "movt", "\t$Rd, $imm",
1702 [(set rGPR:$Rd,
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001703 (or (and rGPR:$src, 0xffff), lo16AllZero:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001704 let Inst{31-27} = 0b11110;
1705 let Inst{25} = 1;
1706 let Inst{24-21} = 0b0110;
1707 let Inst{20} = 0; // The S bit.
1708 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001709
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001710 bits<4> Rd;
1711 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001712
Jim Grosbach86386922010-12-08 22:10:43 +00001713 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001714 let Inst{19-16} = imm{15-12};
1715 let Inst{26} = imm{11};
1716 let Inst{14-12} = imm{10-8};
1717 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001718}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001719
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001720def : T2Pat<(or rGPR:$src, 0xffff0000), (t2MOVTi16 rGPR:$src, 0xffff)>;
Evan Cheng20956592009-10-21 08:15:52 +00001721
Anton Korobeynikov52237112009-06-17 18:13:58 +00001722//===----------------------------------------------------------------------===//
Evan Chengd27c9fc2009-07-03 01:43:10 +00001723// Extend Instructions.
1724//
1725
1726// Sign extenders
1727
Evan Cheng0e55fd62010-09-30 01:08:25 +00001728defm t2SXTB : T2I_ext_rrot<0b100, "sxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001729 UnOpFrag<(sext_inreg node:$Src, i8)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001730defm t2SXTH : T2I_ext_rrot<0b000, "sxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001731 UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001732defm t2SXTB16 : T2I_ext_rrot_sxtb16<0b010, "sxtb16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001733
Evan Cheng0e55fd62010-09-30 01:08:25 +00001734defm t2SXTAB : T2I_exta_rrot<0b100, "sxtab",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001735 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001736defm t2SXTAH : T2I_exta_rrot<0b000, "sxtah",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001737 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001738defm t2SXTAB16 : T2I_exta_rrot_DO<0b010, "sxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001739
Johnny Chen93042d12010-03-02 18:14:57 +00001740// TODO: SXT(A){B|H}16 - done for disassembly only
Evan Chengd27c9fc2009-07-03 01:43:10 +00001741
1742// Zero extenders
1743
1744let AddedComplexity = 16 in {
Evan Cheng0e55fd62010-09-30 01:08:25 +00001745defm t2UXTB : T2I_ext_rrot<0b101, "uxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001746 UnOpFrag<(and node:$Src, 0x000000FF)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001747defm t2UXTH : T2I_ext_rrot<0b001, "uxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001748 UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001749defm t2UXTB16 : T2I_ext_rrot_uxtb16<0b011, "uxtb16",
Johnny Chend68e1192009-12-15 17:24:14 +00001750 UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001751
Jim Grosbach79464942010-07-28 23:17:45 +00001752// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1753// The transformation should probably be done as a combiner action
1754// instead so we can include a check for masking back in the upper
1755// eight bits of the source into the lower eight bits of the result.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001756//def : T2Pat<(and (shl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001757// (t2UXTB16r_rot rGPR:$Src, 24)>,
1758// Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001759def : T2Pat<(and (srl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001760 (t2UXTB16r_rot rGPR:$Src, 8)>,
1761 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001762
Evan Cheng0e55fd62010-09-30 01:08:25 +00001763defm t2UXTAB : T2I_exta_rrot<0b101, "uxtab",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001764 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001765defm t2UXTAH : T2I_exta_rrot<0b001, "uxtah",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001766 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001767defm t2UXTAB16 : T2I_exta_rrot_DO<0b011, "uxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001768}
1769
1770//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001771// Arithmetic Instructions.
1772//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001773
Johnny Chend68e1192009-12-15 17:24:14 +00001774defm t2ADD : T2I_bin_ii12rs<0b000, "add",
1775 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
1776defm t2SUB : T2I_bin_ii12rs<0b101, "sub",
1777 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001778
Evan Chengf49810c2009-06-23 17:48:47 +00001779// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants.
Johnny Chend68e1192009-12-15 17:24:14 +00001780defm t2ADDS : T2I_bin_s_irs <0b1000, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001781 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Johnny Chend68e1192009-12-15 17:24:14 +00001782 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1783defm t2SUBS : T2I_bin_s_irs <0b1101, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001784 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Johnny Chend68e1192009-12-15 17:24:14 +00001785 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001786
Johnny Chend68e1192009-12-15 17:24:14 +00001787defm t2ADC : T2I_adde_sube_irs<0b1010, "adc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001788 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001789defm t2SBC : T2I_adde_sube_irs<0b1011, "sbc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001790 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Johnny Chenb5031ad2010-03-02 19:38:59 +00001791defm t2ADCS : T2I_adde_sube_s_irs<0b1010, "adc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001792 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Johnny Chenb5031ad2010-03-02 19:38:59 +00001793defm t2SBCS : T2I_adde_sube_s_irs<0b1011, "sbc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001794 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001795
David Goodwin752aa7d2009-07-27 16:39:05 +00001796// RSB
Bob Wilson20d8e4e2010-08-13 23:24:25 +00001797defm t2RSB : T2I_rbin_irs <0b1110, "rsb",
Johnny Chend68e1192009-12-15 17:24:14 +00001798 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
1799defm t2RSBS : T2I_rbin_s_is <0b1110, "rsb",
1800 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001801
1802// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001803// The assume-no-carry-in form uses the negation of the input since add/sub
1804// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1805// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1806// details.
1807// The AddedComplexity preferences the first variant over the others since
1808// it can be shrunk to a 16-bit wide encoding, while the others cannot.
Evan Chengfa2ea1a2009-08-04 01:41:15 +00001809let AddedComplexity = 1 in
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001810def : T2Pat<(add GPR:$src, imm0_255_neg:$imm),
1811 (t2SUBri GPR:$src, imm0_255_neg:$imm)>;
1812def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm),
1813 (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>;
1814def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm),
1815 (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>;
1816let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001817def : T2Pat<(addc rGPR:$src, imm0_255_neg:$imm),
1818 (t2SUBSri rGPR:$src, imm0_255_neg:$imm)>;
1819def : T2Pat<(addc rGPR:$src, t2_so_imm_neg:$imm),
1820 (t2SUBSri rGPR:$src, t2_so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001821// The with-carry-in form matches bitwise not instead of the negation.
1822// Effectively, the inverse interpretation of the carry flag already accounts
1823// for part of the negation.
1824let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001825def : T2Pat<(adde rGPR:$src, imm0_255_not:$imm),
1826 (t2SBCSri rGPR:$src, imm0_255_not:$imm)>;
1827def : T2Pat<(adde rGPR:$src, t2_so_imm_not:$imm),
1828 (t2SBCSri rGPR:$src, t2_so_imm_not:$imm)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001829
Johnny Chen93042d12010-03-02 18:14:57 +00001830// Select Bytes -- for disassembly only
1831
Owen Andersonc7373f82010-11-30 20:00:01 +00001832def t2SEL : T2ThreeReg<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1833 NoItinerary, "sel", "\t$Rd, $Rn, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001834 let Inst{31-27} = 0b11111;
1835 let Inst{26-24} = 0b010;
1836 let Inst{23} = 0b1;
1837 let Inst{22-20} = 0b010;
1838 let Inst{15-12} = 0b1111;
1839 let Inst{7} = 0b1;
1840 let Inst{6-4} = 0b000;
1841}
1842
Johnny Chenadc77332010-02-26 22:04:29 +00001843// A6.3.13, A6.3.14, A6.3.15 Parallel addition and subtraction (signed/unsigned)
1844// And Miscellaneous operations -- for disassembly only
Nate Begeman692433b2010-07-29 17:56:55 +00001845class T2I_pam<bits<3> op22_20, bits<4> op7_4, string opc,
1846 list<dag> pat = [/* For disassembly only; pattern left blank */]>
Owen Anderson46c478e2010-11-17 19:57:38 +00001847 : T2I<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), NoItinerary, opc,
1848 "\t$Rd, $Rn, $Rm", pat> {
Johnny Chenadc77332010-02-26 22:04:29 +00001849 let Inst{31-27} = 0b11111;
1850 let Inst{26-23} = 0b0101;
1851 let Inst{22-20} = op22_20;
1852 let Inst{15-12} = 0b1111;
1853 let Inst{7-4} = op7_4;
Jim Grosbach7a088642010-11-19 17:11:02 +00001854
Owen Anderson46c478e2010-11-17 19:57:38 +00001855 bits<4> Rd;
1856 bits<4> Rn;
1857 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001858
Jim Grosbach86386922010-12-08 22:10:43 +00001859 let Inst{11-8} = Rd;
1860 let Inst{19-16} = Rn;
1861 let Inst{3-0} = Rm;
Johnny Chenadc77332010-02-26 22:04:29 +00001862}
1863
1864// Saturating add/subtract -- for disassembly only
1865
Nate Begeman692433b2010-07-29 17:56:55 +00001866def t2QADD : T2I_pam<0b000, 0b1000, "qadd",
Owen Anderson46c478e2010-11-17 19:57:38 +00001867 [(set rGPR:$Rd, (int_arm_qadd rGPR:$Rn, rGPR:$Rm))]>;
Johnny Chenadc77332010-02-26 22:04:29 +00001868def t2QADD16 : T2I_pam<0b001, 0b0001, "qadd16">;
1869def t2QADD8 : T2I_pam<0b000, 0b0001, "qadd8">;
1870def t2QASX : T2I_pam<0b010, 0b0001, "qasx">;
1871def t2QDADD : T2I_pam<0b000, 0b1001, "qdadd">;
1872def t2QDSUB : T2I_pam<0b000, 0b1011, "qdsub">;
1873def t2QSAX : T2I_pam<0b110, 0b0001, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001874def t2QSUB : T2I_pam<0b000, 0b1010, "qsub",
Owen Anderson46c478e2010-11-17 19:57:38 +00001875 [(set rGPR:$Rd, (int_arm_qsub rGPR:$Rn, rGPR:$Rm))]>;
Johnny Chenadc77332010-02-26 22:04:29 +00001876def t2QSUB16 : T2I_pam<0b101, 0b0001, "qsub16">;
1877def t2QSUB8 : T2I_pam<0b100, 0b0001, "qsub8">;
1878def t2UQADD16 : T2I_pam<0b001, 0b0101, "uqadd16">;
1879def t2UQADD8 : T2I_pam<0b000, 0b0101, "uqadd8">;
1880def t2UQASX : T2I_pam<0b010, 0b0101, "uqasx">;
1881def t2UQSAX : T2I_pam<0b110, 0b0101, "uqsax">;
1882def t2UQSUB16 : T2I_pam<0b101, 0b0101, "uqsub16">;
1883def t2UQSUB8 : T2I_pam<0b100, 0b0101, "uqsub8">;
1884
1885// Signed/Unsigned add/subtract -- for disassembly only
1886
1887def t2SASX : T2I_pam<0b010, 0b0000, "sasx">;
1888def t2SADD16 : T2I_pam<0b001, 0b0000, "sadd16">;
1889def t2SADD8 : T2I_pam<0b000, 0b0000, "sadd8">;
1890def t2SSAX : T2I_pam<0b110, 0b0000, "ssax">;
1891def t2SSUB16 : T2I_pam<0b101, 0b0000, "ssub16">;
1892def t2SSUB8 : T2I_pam<0b100, 0b0000, "ssub8">;
1893def t2UASX : T2I_pam<0b010, 0b0100, "uasx">;
1894def t2UADD16 : T2I_pam<0b001, 0b0100, "uadd16">;
1895def t2UADD8 : T2I_pam<0b000, 0b0100, "uadd8">;
1896def t2USAX : T2I_pam<0b110, 0b0100, "usax">;
1897def t2USUB16 : T2I_pam<0b101, 0b0100, "usub16">;
1898def t2USUB8 : T2I_pam<0b100, 0b0100, "usub8">;
1899
1900// Signed/Unsigned halving add/subtract -- for disassembly only
1901
1902def t2SHASX : T2I_pam<0b010, 0b0010, "shasx">;
1903def t2SHADD16 : T2I_pam<0b001, 0b0010, "shadd16">;
1904def t2SHADD8 : T2I_pam<0b000, 0b0010, "shadd8">;
1905def t2SHSAX : T2I_pam<0b110, 0b0010, "shsax">;
1906def t2SHSUB16 : T2I_pam<0b101, 0b0010, "shsub16">;
1907def t2SHSUB8 : T2I_pam<0b100, 0b0010, "shsub8">;
1908def t2UHASX : T2I_pam<0b010, 0b0110, "uhasx">;
1909def t2UHADD16 : T2I_pam<0b001, 0b0110, "uhadd16">;
1910def t2UHADD8 : T2I_pam<0b000, 0b0110, "uhadd8">;
1911def t2UHSAX : T2I_pam<0b110, 0b0110, "uhsax">;
1912def t2UHSUB16 : T2I_pam<0b101, 0b0110, "uhsub16">;
1913def t2UHSUB8 : T2I_pam<0b100, 0b0110, "uhsub8">;
1914
Owen Anderson821752e2010-11-18 20:32:18 +00001915// Helper class for disassembly only
1916// A6.3.16 & A6.3.17
1917// T2Imac - Thumb2 multiply [accumulate, and absolute difference] instructions.
1918class T2ThreeReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1919 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1920 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
1921 let Inst{31-27} = 0b11111;
1922 let Inst{26-24} = 0b011;
1923 let Inst{23} = long;
1924 let Inst{22-20} = op22_20;
1925 let Inst{7-4} = op7_4;
1926}
1927
1928class T2FourReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1929 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1930 : T2FourReg<oops, iops, itin, opc, asm, pattern> {
1931 let Inst{31-27} = 0b11111;
1932 let Inst{26-24} = 0b011;
1933 let Inst{23} = long;
1934 let Inst{22-20} = op22_20;
1935 let Inst{7-4} = op7_4;
1936}
1937
Johnny Chenadc77332010-02-26 22:04:29 +00001938// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
1939
Owen Anderson821752e2010-11-18 20:32:18 +00001940def t2USAD8 : T2ThreeReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
1941 (ins rGPR:$Rn, rGPR:$Rm),
1942 NoItinerary, "usad8", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00001943 let Inst{15-12} = 0b1111;
1944}
Owen Anderson821752e2010-11-18 20:32:18 +00001945def t2USADA8 : T2FourReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
Jim Grosbach7a088642010-11-19 17:11:02 +00001946 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), NoItinerary,
Owen Anderson821752e2010-11-18 20:32:18 +00001947 "usada8", "\t$Rd, $Rn, $Rm, $Ra", []>;
Johnny Chenadc77332010-02-26 22:04:29 +00001948
1949// Signed/Unsigned saturate -- for disassembly only
1950
Owen Anderson46c478e2010-11-17 19:57:38 +00001951class T2SatI<dag oops, dag iops, InstrItinClass itin,
1952 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00001953 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson46c478e2010-11-17 19:57:38 +00001954 bits<4> Rd;
1955 bits<4> Rn;
1956 bits<5> sat_imm;
1957 bits<7> sh;
Jim Grosbach7a088642010-11-19 17:11:02 +00001958
Jim Grosbach86386922010-12-08 22:10:43 +00001959 let Inst{11-8} = Rd;
1960 let Inst{19-16} = Rn;
Owen Anderson46c478e2010-11-17 19:57:38 +00001961 let Inst{4-0} = sat_imm{4-0};
1962 let Inst{21} = sh{6};
1963 let Inst{14-12} = sh{4-2};
1964 let Inst{7-6} = sh{1-0};
1965}
1966
Owen Andersonc7373f82010-11-30 20:00:01 +00001967def t2SSAT: T2SatI<
1968 (outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn, shift_imm:$sh),
Owen Anderson46c478e2010-11-17 19:57:38 +00001969 NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh",
Bob Wilson38aa2872010-08-13 21:48:10 +00001970 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001971 let Inst{31-27} = 0b11110;
1972 let Inst{25-22} = 0b1100;
1973 let Inst{20} = 0;
1974 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00001975}
1976
Owen Andersonc7373f82010-11-30 20:00:01 +00001977def t2SSAT16: T2SatI<
1978 (outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn), NoItinerary,
Owen Anderson46c478e2010-11-17 19:57:38 +00001979 "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chenadc77332010-02-26 22:04:29 +00001980 [/* For disassembly only; pattern left blank */]> {
1981 let Inst{31-27} = 0b11110;
1982 let Inst{25-22} = 0b1100;
1983 let Inst{20} = 0;
1984 let Inst{15} = 0;
1985 let Inst{21} = 1; // sh = '1'
1986 let Inst{14-12} = 0b000; // imm3 = '000'
1987 let Inst{7-6} = 0b00; // imm2 = '00'
1988}
1989
Owen Andersonc7373f82010-11-30 20:00:01 +00001990def t2USAT: T2SatI<
1991 (outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn, shift_imm:$sh),
1992 NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh",
Bob Wilson38aa2872010-08-13 21:48:10 +00001993 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001994 let Inst{31-27} = 0b11110;
1995 let Inst{25-22} = 0b1110;
1996 let Inst{20} = 0;
1997 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00001998}
1999
Owen Andersonc7373f82010-11-30 20:00:01 +00002000def t2USAT16: T2SatI<
2001 (outs rGPR:$dst), (ins i32imm:$sat_imm, rGPR:$Rn), NoItinerary,
2002 "usat16", "\t$dst, $sat_imm, $Rn",
Johnny Chenadc77332010-02-26 22:04:29 +00002003 [/* For disassembly only; pattern left blank */]> {
2004 let Inst{31-27} = 0b11110;
2005 let Inst{25-22} = 0b1110;
2006 let Inst{20} = 0;
2007 let Inst{15} = 0;
2008 let Inst{21} = 1; // sh = '1'
2009 let Inst{14-12} = 0b000; // imm3 = '000'
2010 let Inst{7-6} = 0b00; // imm2 = '00'
2011}
Anton Korobeynikov52237112009-06-17 18:13:58 +00002012
Bob Wilson38aa2872010-08-13 21:48:10 +00002013def : T2Pat<(int_arm_ssat GPR:$a, imm:$pos), (t2SSAT imm:$pos, GPR:$a, 0)>;
2014def : T2Pat<(int_arm_usat GPR:$a, imm:$pos), (t2USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002015
Evan Chengf49810c2009-06-23 17:48:47 +00002016//===----------------------------------------------------------------------===//
Evan Chenga67efd12009-06-23 19:39:13 +00002017// Shift and rotate Instructions.
2018//
2019
Johnny Chend68e1192009-12-15 17:24:14 +00002020defm t2LSL : T2I_sh_ir<0b00, "lsl", BinOpFrag<(shl node:$LHS, node:$RHS)>>;
2021defm t2LSR : T2I_sh_ir<0b01, "lsr", BinOpFrag<(srl node:$LHS, node:$RHS)>>;
2022defm t2ASR : T2I_sh_ir<0b10, "asr", BinOpFrag<(sra node:$LHS, node:$RHS)>>;
2023defm t2ROR : T2I_sh_ir<0b11, "ror", BinOpFrag<(rotr node:$LHS, node:$RHS)>>;
Evan Chenga67efd12009-06-23 19:39:13 +00002024
David Goodwinca01a8d2009-09-01 18:32:09 +00002025let Uses = [CPSR] in {
Owen Anderson46c478e2010-11-17 19:57:38 +00002026def t2RRX : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2027 "rrx", "\t$Rd, $Rm",
2028 [(set rGPR:$Rd, (ARMrrx rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002029 let Inst{31-27} = 0b11101;
2030 let Inst{26-25} = 0b01;
2031 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00002032 let Inst{19-16} = 0b1111; // Rn
2033 let Inst{14-12} = 0b000;
2034 let Inst{7-4} = 0b0011;
2035}
David Goodwinca01a8d2009-09-01 18:32:09 +00002036}
Evan Chenga67efd12009-06-23 19:39:13 +00002037
David Goodwin3583df72009-07-28 17:06:49 +00002038let Defs = [CPSR] in {
Owen Andersonbb6315d2010-11-15 19:58:36 +00002039def t2MOVsrl_flag : T2TwoRegShiftImm<
2040 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2041 "lsrs", ".w\t$Rd, $Rm, #1",
2042 [(set rGPR:$Rd, (ARMsrl_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002043 let Inst{31-27} = 0b11101;
2044 let Inst{26-25} = 0b01;
2045 let Inst{24-21} = 0b0010;
2046 let Inst{20} = 1; // The S bit.
2047 let Inst{19-16} = 0b1111; // Rn
2048 let Inst{5-4} = 0b01; // Shift type.
2049 // Shift amount = Inst{14-12:7-6} = 1.
2050 let Inst{14-12} = 0b000;
2051 let Inst{7-6} = 0b01;
2052}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002053def t2MOVsra_flag : T2TwoRegShiftImm<
2054 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2055 "asrs", ".w\t$Rd, $Rm, #1",
2056 [(set rGPR:$Rd, (ARMsra_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002057 let Inst{31-27} = 0b11101;
2058 let Inst{26-25} = 0b01;
2059 let Inst{24-21} = 0b0010;
2060 let Inst{20} = 1; // The S bit.
2061 let Inst{19-16} = 0b1111; // Rn
2062 let Inst{5-4} = 0b10; // Shift type.
2063 // Shift amount = Inst{14-12:7-6} = 1.
2064 let Inst{14-12} = 0b000;
2065 let Inst{7-6} = 0b01;
2066}
David Goodwin3583df72009-07-28 17:06:49 +00002067}
2068
Evan Chenga67efd12009-06-23 19:39:13 +00002069//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002070// Bitwise Instructions.
2071//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002072
Johnny Chend68e1192009-12-15 17:24:14 +00002073defm t2AND : T2I_bin_w_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002074 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002075 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
2076defm t2ORR : T2I_bin_w_irs<0b0010, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002077 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002078 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
2079defm t2EOR : T2I_bin_w_irs<0b0100, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002080 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002081 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Evan Chengf49810c2009-06-23 17:48:47 +00002082
Johnny Chend68e1192009-12-15 17:24:14 +00002083defm t2BIC : T2I_bin_w_irs<0b0001, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002084 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002085 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002086
Owen Anderson2f7aed32010-11-17 22:16:31 +00002087class T2BitFI<dag oops, dag iops, InstrItinClass itin,
2088 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00002089 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson2f7aed32010-11-17 22:16:31 +00002090 bits<4> Rd;
2091 bits<5> msb;
2092 bits<5> lsb;
Jim Grosbach7a088642010-11-19 17:11:02 +00002093
Jim Grosbach86386922010-12-08 22:10:43 +00002094 let Inst{11-8} = Rd;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002095 let Inst{4-0} = msb{4-0};
2096 let Inst{14-12} = lsb{4-2};
2097 let Inst{7-6} = lsb{1-0};
2098}
2099
2100class T2TwoRegBitFI<dag oops, dag iops, InstrItinClass itin,
2101 string opc, string asm, list<dag> pattern>
2102 : T2BitFI<oops, iops, itin, opc, asm, pattern> {
2103 bits<4> Rn;
Jim Grosbach7a088642010-11-19 17:11:02 +00002104
Jim Grosbach86386922010-12-08 22:10:43 +00002105 let Inst{19-16} = Rn;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002106}
2107
2108let Constraints = "$src = $Rd" in
2109def t2BFC : T2BitFI<(outs rGPR:$Rd), (ins rGPR:$src, bf_inv_mask_imm:$imm),
2110 IIC_iUNAsi, "bfc", "\t$Rd, $imm",
2111 [(set rGPR:$Rd, (and rGPR:$src, bf_inv_mask_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002112 let Inst{31-27} = 0b11110;
2113 let Inst{25} = 1;
2114 let Inst{24-20} = 0b10110;
2115 let Inst{19-16} = 0b1111; // Rn
2116 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002117
Owen Anderson2f7aed32010-11-17 22:16:31 +00002118 bits<10> imm;
2119 let msb{4-0} = imm{9-5};
2120 let lsb{4-0} = imm{4-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002121}
Evan Chengf49810c2009-06-23 17:48:47 +00002122
Owen Anderson2f7aed32010-11-17 22:16:31 +00002123def t2SBFX: T2TwoRegBitFI<
2124 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm0_31_m1:$msb),
2125 IIC_iUNAsi, "sbfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002126 let Inst{31-27} = 0b11110;
2127 let Inst{25} = 1;
2128 let Inst{24-20} = 0b10100;
2129 let Inst{15} = 0;
2130}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002131
Owen Anderson2f7aed32010-11-17 22:16:31 +00002132def t2UBFX: T2TwoRegBitFI<
2133 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm0_31_m1:$msb),
2134 IIC_iUNAsi, "ubfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002135 let Inst{31-27} = 0b11110;
2136 let Inst{25} = 1;
2137 let Inst{24-20} = 0b11100;
2138 let Inst{15} = 0;
2139}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002140
Johnny Chen9474d552010-02-02 19:31:58 +00002141// A8.6.18 BFI - Bitfield insert (Encoding T1)
Owen Anderson2f7aed32010-11-17 22:16:31 +00002142let Constraints = "$src = $Rd" in
2143def t2BFI : T2TwoRegBitFI<(outs rGPR:$Rd),
2144 (ins rGPR:$src, rGPR:$Rn, bf_inv_mask_imm:$imm),
2145 IIC_iBITi, "bfi", "\t$Rd, $Rn, $imm",
2146 [(set rGPR:$Rd, (ARMbfi rGPR:$src, rGPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002147 bf_inv_mask_imm:$imm))]> {
Johnny Chen9474d552010-02-02 19:31:58 +00002148 let Inst{31-27} = 0b11110;
2149 let Inst{25} = 1;
2150 let Inst{24-20} = 0b10110;
2151 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002152
Owen Anderson2f7aed32010-11-17 22:16:31 +00002153 bits<10> imm;
2154 let msb{4-0} = imm{9-5};
2155 let lsb{4-0} = imm{4-0};
Johnny Chen9474d552010-02-02 19:31:58 +00002156}
Evan Chengf49810c2009-06-23 17:48:47 +00002157
Evan Cheng7e1bf302010-09-29 00:27:46 +00002158defm t2ORN : T2I_bin_irs<0b0011, "orn",
2159 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
2160 BinOpFrag<(or node:$LHS, (not node:$RHS))>, 0, "">;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002161
2162// Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version
2163let AddedComplexity = 1 in
Evan Cheng5d42c562010-09-29 00:49:25 +00002164defm t2MVN : T2I_un_irs <0b0011, "mvn",
Evan Cheng3881cb72010-09-29 22:42:35 +00002165 IIC_iMVNi, IIC_iMVNr, IIC_iMVNsi,
Evan Cheng5d42c562010-09-29 00:49:25 +00002166 UnOpFrag<(not node:$Src)>, 1, 1>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002167
2168
Jim Grosbachf084a5e2010-07-20 16:07:04 +00002169let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002170def : T2Pat<(and rGPR:$src, t2_so_imm_not:$imm),
2171 (t2BICri rGPR:$src, t2_so_imm_not:$imm)>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002172
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002173// FIXME: Disable this pattern on Darwin to workaround an assembler bug.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002174def : T2Pat<(or rGPR:$src, t2_so_imm_not:$imm),
2175 (t2ORNri rGPR:$src, t2_so_imm_not:$imm)>,
Evan Chengea253b92009-08-12 01:56:42 +00002176 Requires<[IsThumb2]>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002177
2178def : T2Pat<(t2_so_imm_not:$src),
2179 (t2MVNi t2_so_imm_not:$src)>;
2180
Evan Chengf49810c2009-06-23 17:48:47 +00002181//===----------------------------------------------------------------------===//
2182// Multiply Instructions.
2183//
Evan Cheng8de898a2009-06-26 00:19:44 +00002184let isCommutable = 1 in
Owen Anderson35141a92010-11-18 01:08:42 +00002185def t2MUL: T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2186 "mul", "\t$Rd, $Rn, $Rm",
2187 [(set rGPR:$Rd, (mul rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002188 let Inst{31-27} = 0b11111;
2189 let Inst{26-23} = 0b0110;
2190 let Inst{22-20} = 0b000;
2191 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2192 let Inst{7-4} = 0b0000; // Multiply
2193}
Evan Chengf49810c2009-06-23 17:48:47 +00002194
Owen Anderson35141a92010-11-18 01:08:42 +00002195def t2MLA: T2FourReg<
2196 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2197 "mla", "\t$Rd, $Rn, $Rm, $Ra",
2198 [(set rGPR:$Rd, (add (mul rGPR:$Rn, rGPR:$Rm), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002199 let Inst{31-27} = 0b11111;
2200 let Inst{26-23} = 0b0110;
2201 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002202 let Inst{7-4} = 0b0000; // Multiply
2203}
Evan Chengf49810c2009-06-23 17:48:47 +00002204
Owen Anderson35141a92010-11-18 01:08:42 +00002205def t2MLS: T2FourReg<
2206 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2207 "mls", "\t$Rd, $Rn, $Rm, $Ra",
2208 [(set rGPR:$Rd, (sub rGPR:$Ra, (mul rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002209 let Inst{31-27} = 0b11111;
2210 let Inst{26-23} = 0b0110;
2211 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002212 let Inst{7-4} = 0b0001; // Multiply and Subtract
2213}
Evan Chengf49810c2009-06-23 17:48:47 +00002214
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002215// Extra precision multiplies with low / high results
2216let neverHasSideEffects = 1 in {
2217let isCommutable = 1 in {
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002218def t2SMULL : T2MulLong<0b000, 0b0000,
Owen Anderson35141a92010-11-18 01:08:42 +00002219 (outs rGPR:$Rd, rGPR:$Ra),
2220 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002221 "smull", "\t$Rd, $Ra, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002222
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002223def t2UMULL : T2MulLong<0b010, 0b0000,
Jim Grosbach52082042010-12-08 22:29:28 +00002224 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002225 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002226 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Johnny Chend68e1192009-12-15 17:24:14 +00002227} // isCommutable
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002228
2229// Multiply + accumulate
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002230def t2SMLAL : T2MulLong<0b100, 0b0000,
2231 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002232 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002233 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002234
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002235def t2UMLAL : T2MulLong<0b110, 0b0000,
2236 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002237 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002238 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002239
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002240def t2UMAAL : T2MulLong<0b110, 0b0110,
2241 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002242 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002243 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002244} // neverHasSideEffects
2245
Johnny Chen93042d12010-03-02 18:14:57 +00002246// Rounding variants of the below included for disassembly only
2247
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002248// Most significant word multiply
Owen Anderson821752e2010-11-18 20:32:18 +00002249def t2SMMUL : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2250 "smmul", "\t$Rd, $Rn, $Rm",
2251 [(set rGPR:$Rd, (mulhs rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002252 let Inst{31-27} = 0b11111;
2253 let Inst{26-23} = 0b0110;
2254 let Inst{22-20} = 0b101;
2255 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2256 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2257}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002258
Owen Anderson821752e2010-11-18 20:32:18 +00002259def t2SMMULR : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2260 "smmulr", "\t$Rd, $Rn, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00002261 let Inst{31-27} = 0b11111;
2262 let Inst{26-23} = 0b0110;
2263 let Inst{22-20} = 0b101;
2264 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2265 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2266}
2267
Owen Anderson821752e2010-11-18 20:32:18 +00002268def t2SMMLA : T2FourReg<
2269 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2270 "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2271 [(set rGPR:$Rd, (add (mulhs rGPR:$Rm, rGPR:$Rn), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002272 let Inst{31-27} = 0b11111;
2273 let Inst{26-23} = 0b0110;
2274 let Inst{22-20} = 0b101;
Johnny Chend68e1192009-12-15 17:24:14 +00002275 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2276}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002277
Owen Anderson821752e2010-11-18 20:32:18 +00002278def t2SMMLAR: T2FourReg<
2279 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2280 "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00002281 let Inst{31-27} = 0b11111;
2282 let Inst{26-23} = 0b0110;
2283 let Inst{22-20} = 0b101;
Johnny Chen93042d12010-03-02 18:14:57 +00002284 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2285}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002286
Owen Anderson821752e2010-11-18 20:32:18 +00002287def t2SMMLS: T2FourReg<
2288 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2289 "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2290 [(set rGPR:$Rd, (sub rGPR:$Ra, (mulhs rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002291 let Inst{31-27} = 0b11111;
2292 let Inst{26-23} = 0b0110;
2293 let Inst{22-20} = 0b110;
Johnny Chend68e1192009-12-15 17:24:14 +00002294 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2295}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002296
Owen Anderson821752e2010-11-18 20:32:18 +00002297def t2SMMLSR:T2FourReg<
2298 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2299 "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00002300 let Inst{31-27} = 0b11111;
2301 let Inst{26-23} = 0b0110;
2302 let Inst{22-20} = 0b110;
Johnny Chen93042d12010-03-02 18:14:57 +00002303 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2304}
2305
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002306multiclass T2I_smul<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002307 def BB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2308 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2309 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
2310 (sext_inreg rGPR:$Rm, i16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002311 let Inst{31-27} = 0b11111;
2312 let Inst{26-23} = 0b0110;
2313 let Inst{22-20} = 0b001;
2314 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2315 let Inst{7-6} = 0b00;
2316 let Inst{5-4} = 0b00;
2317 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002318
Owen Anderson821752e2010-11-18 20:32:18 +00002319 def BT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2320 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2321 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
2322 (sra rGPR:$Rm, (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002323 let Inst{31-27} = 0b11111;
2324 let Inst{26-23} = 0b0110;
2325 let Inst{22-20} = 0b001;
2326 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2327 let Inst{7-6} = 0b00;
2328 let Inst{5-4} = 0b01;
2329 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002330
Owen Anderson821752e2010-11-18 20:32:18 +00002331 def TB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2332 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2333 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
2334 (sext_inreg rGPR:$Rm, i16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002335 let Inst{31-27} = 0b11111;
2336 let Inst{26-23} = 0b0110;
2337 let Inst{22-20} = 0b001;
2338 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2339 let Inst{7-6} = 0b00;
2340 let Inst{5-4} = 0b10;
2341 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002342
Owen Anderson821752e2010-11-18 20:32:18 +00002343 def TT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2344 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2345 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
2346 (sra rGPR:$Rm, (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002347 let Inst{31-27} = 0b11111;
2348 let Inst{26-23} = 0b0110;
2349 let Inst{22-20} = 0b001;
2350 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2351 let Inst{7-6} = 0b00;
2352 let Inst{5-4} = 0b11;
2353 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002354
Owen Anderson821752e2010-11-18 20:32:18 +00002355 def WB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2356 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2357 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
2358 (sext_inreg rGPR:$Rm, i16)), (i32 16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002359 let Inst{31-27} = 0b11111;
2360 let Inst{26-23} = 0b0110;
2361 let Inst{22-20} = 0b011;
2362 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2363 let Inst{7-6} = 0b00;
2364 let Inst{5-4} = 0b00;
2365 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002366
Owen Anderson821752e2010-11-18 20:32:18 +00002367 def WT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2368 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2369 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
2370 (sra rGPR:$Rm, (i32 16))), (i32 16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002371 let Inst{31-27} = 0b11111;
2372 let Inst{26-23} = 0b0110;
2373 let Inst{22-20} = 0b011;
2374 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2375 let Inst{7-6} = 0b00;
2376 let Inst{5-4} = 0b01;
2377 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002378}
2379
2380
2381multiclass T2I_smla<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002382 def BB : T2FourReg<
2383 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2384 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2385 [(set rGPR:$Rd, (add rGPR:$Ra,
2386 (opnode (sext_inreg rGPR:$Rn, i16),
2387 (sext_inreg rGPR:$Rm, i16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002388 let Inst{31-27} = 0b11111;
2389 let Inst{26-23} = 0b0110;
2390 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002391 let Inst{7-6} = 0b00;
2392 let Inst{5-4} = 0b00;
2393 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002394
Owen Anderson821752e2010-11-18 20:32:18 +00002395 def BT : T2FourReg<
2396 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2397 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2398 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sext_inreg rGPR:$Rn, i16),
2399 (sra rGPR:$Rm, (i32 16)))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002400 let Inst{31-27} = 0b11111;
2401 let Inst{26-23} = 0b0110;
2402 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002403 let Inst{7-6} = 0b00;
2404 let Inst{5-4} = 0b01;
2405 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002406
Owen Anderson821752e2010-11-18 20:32:18 +00002407 def TB : T2FourReg<
2408 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2409 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2410 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
2411 (sext_inreg rGPR:$Rm, i16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002412 let Inst{31-27} = 0b11111;
2413 let Inst{26-23} = 0b0110;
2414 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002415 let Inst{7-6} = 0b00;
2416 let Inst{5-4} = 0b10;
2417 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002418
Owen Anderson821752e2010-11-18 20:32:18 +00002419 def TT : T2FourReg<
2420 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2421 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2422 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
2423 (sra rGPR:$Rm, (i32 16)))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002424 let Inst{31-27} = 0b11111;
2425 let Inst{26-23} = 0b0110;
2426 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002427 let Inst{7-6} = 0b00;
2428 let Inst{5-4} = 0b11;
2429 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002430
Owen Anderson821752e2010-11-18 20:32:18 +00002431 def WB : T2FourReg<
2432 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2433 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2434 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
2435 (sext_inreg rGPR:$Rm, i16)), (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002436 let Inst{31-27} = 0b11111;
2437 let Inst{26-23} = 0b0110;
2438 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002439 let Inst{7-6} = 0b00;
2440 let Inst{5-4} = 0b00;
2441 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002442
Owen Anderson821752e2010-11-18 20:32:18 +00002443 def WT : T2FourReg<
2444 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2445 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2446 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
2447 (sra rGPR:$Rm, (i32 16))), (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002448 let Inst{31-27} = 0b11111;
2449 let Inst{26-23} = 0b0110;
2450 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002451 let Inst{7-6} = 0b00;
2452 let Inst{5-4} = 0b01;
2453 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002454}
2455
2456defm t2SMUL : T2I_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2457defm t2SMLA : T2I_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2458
Johnny Chenadc77332010-02-26 22:04:29 +00002459// Halfword multiple accumulate long: SMLAL<x><y> -- for disassembly only
Owen Anderson821752e2010-11-18 20:32:18 +00002460def t2SMLALBB : T2FourReg_mac<1, 0b100, 0b1000, (outs rGPR:$Ra,rGPR:$Rd),
2461 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbb", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002462 [/* For disassembly only; pattern left blank */]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002463def t2SMLALBT : T2FourReg_mac<1, 0b100, 0b1001, (outs rGPR:$Ra,rGPR:$Rd),
2464 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbt", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002465 [/* For disassembly only; pattern left blank */]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002466def t2SMLALTB : T2FourReg_mac<1, 0b100, 0b1010, (outs rGPR:$Ra,rGPR:$Rd),
2467 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltb", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002468 [/* For disassembly only; pattern left blank */]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002469def t2SMLALTT : T2FourReg_mac<1, 0b100, 0b1011, (outs rGPR:$Ra,rGPR:$Rd),
2470 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltt", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002471 [/* For disassembly only; pattern left blank */]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002472
Johnny Chenadc77332010-02-26 22:04:29 +00002473// Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
2474// These are for disassembly only.
Jim Grosbach7a088642010-11-19 17:11:02 +00002475
Owen Anderson821752e2010-11-18 20:32:18 +00002476def t2SMUAD: T2ThreeReg_mac<
2477 0, 0b010, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2478 IIC_iMAC32, "smuad", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002479 let Inst{15-12} = 0b1111;
2480}
Owen Anderson821752e2010-11-18 20:32:18 +00002481def t2SMUADX:T2ThreeReg_mac<
2482 0, 0b010, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2483 IIC_iMAC32, "smuadx", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002484 let Inst{15-12} = 0b1111;
2485}
Owen Anderson821752e2010-11-18 20:32:18 +00002486def t2SMUSD: T2ThreeReg_mac<
2487 0, 0b100, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2488 IIC_iMAC32, "smusd", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002489 let Inst{15-12} = 0b1111;
2490}
Owen Anderson821752e2010-11-18 20:32:18 +00002491def t2SMUSDX:T2ThreeReg_mac<
2492 0, 0b100, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2493 IIC_iMAC32, "smusdx", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002494 let Inst{15-12} = 0b1111;
2495}
Owen Anderson821752e2010-11-18 20:32:18 +00002496def t2SMLAD : T2ThreeReg_mac<
2497 0, 0b010, 0b0000, (outs rGPR:$Rd),
2498 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlad",
2499 "\t$Rd, $Rn, $Rm, $Ra", []>;
2500def t2SMLADX : T2FourReg_mac<
2501 0, 0b010, 0b0001, (outs rGPR:$Rd),
2502 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smladx",
2503 "\t$Rd, $Rn, $Rm, $Ra", []>;
2504def t2SMLSD : T2FourReg_mac<0, 0b100, 0b0000, (outs rGPR:$Rd),
2505 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsd",
2506 "\t$Rd, $Rn, $Rm, $Ra", []>;
2507def t2SMLSDX : T2FourReg_mac<0, 0b100, 0b0001, (outs rGPR:$Rd),
2508 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsdx",
2509 "\t$Rd, $Rn, $Rm, $Ra", []>;
2510def t2SMLALD : T2FourReg_mac<1, 0b100, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2511 (ins rGPR:$Rm, rGPR:$Rn), IIC_iMAC64, "smlald",
2512 "\t$Ra, $Rd, $Rm, $Rn", []>;
2513def t2SMLALDX : T2FourReg_mac<1, 0b100, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2514 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlaldx",
2515 "\t$Ra, $Rd, $Rm, $Rn", []>;
2516def t2SMLSLD : T2FourReg_mac<1, 0b101, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2517 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsld",
2518 "\t$Ra, $Rd, $Rm, $Rn", []>;
2519def t2SMLSLDX : T2FourReg_mac<1, 0b101, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2520 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsldx",
2521 "\t$Ra, $Rd, $Rm, $Rn", []>;
Evan Chengf49810c2009-06-23 17:48:47 +00002522
2523//===----------------------------------------------------------------------===//
2524// Misc. Arithmetic Instructions.
2525//
2526
Jim Grosbach80dc1162010-02-16 21:23:02 +00002527class T2I_misc<bits<2> op1, bits<2> op2, dag oops, dag iops,
2528 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Owen Anderson612fb5b2010-11-18 21:15:19 +00002529 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002530 let Inst{31-27} = 0b11111;
2531 let Inst{26-22} = 0b01010;
2532 let Inst{21-20} = op1;
2533 let Inst{15-12} = 0b1111;
2534 let Inst{7-6} = 0b10;
2535 let Inst{5-4} = op2;
Jim Grosbach86386922010-12-08 22:10:43 +00002536 let Rn{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00002537}
Evan Chengf49810c2009-06-23 17:48:47 +00002538
Owen Anderson612fb5b2010-11-18 21:15:19 +00002539def t2CLZ : T2I_misc<0b11, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2540 "clz", "\t$Rd, $Rm", [(set rGPR:$Rd, (ctlz rGPR:$Rm))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002541
Owen Anderson612fb5b2010-11-18 21:15:19 +00002542def t2RBIT : T2I_misc<0b01, 0b10, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2543 "rbit", "\t$Rd, $Rm",
2544 [(set rGPR:$Rd, (ARMrbit rGPR:$Rm))]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002545
Owen Anderson612fb5b2010-11-18 21:15:19 +00002546def t2REV : T2I_misc<0b01, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2547 "rev", ".w\t$Rd, $Rm", [(set rGPR:$Rd, (bswap rGPR:$Rm))]>;
Johnny Chend68e1192009-12-15 17:24:14 +00002548
Owen Anderson612fb5b2010-11-18 21:15:19 +00002549def t2REV16 : T2I_misc<0b01, 0b01, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2550 "rev16", ".w\t$Rd, $Rm",
2551 [(set rGPR:$Rd,
2552 (or (and (srl rGPR:$Rm, (i32 8)), 0xFF),
2553 (or (and (shl rGPR:$Rm, (i32 8)), 0xFF00),
2554 (or (and (srl rGPR:$Rm, (i32 8)), 0xFF0000),
2555 (and (shl rGPR:$Rm, (i32 8)), 0xFF000000)))))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002556
Owen Anderson612fb5b2010-11-18 21:15:19 +00002557def t2REVSH : T2I_misc<0b01, 0b11, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2558 "revsh", ".w\t$Rd, $Rm",
2559 [(set rGPR:$Rd,
Evan Chengf49810c2009-06-23 17:48:47 +00002560 (sext_inreg
Owen Anderson612fb5b2010-11-18 21:15:19 +00002561 (or (srl (and rGPR:$Rm, 0xFF00), (i32 8)),
2562 (shl rGPR:$Rm, (i32 8))), i16))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002563
Owen Anderson612fb5b2010-11-18 21:15:19 +00002564def t2PKHBT : T2ThreeReg<
2565 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, shift_imm:$sh),
2566 IIC_iBITsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2567 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF),
2568 (and (shl rGPR:$Rm, lsl_amt:$sh),
Jim Grosbachb1dc3932010-05-05 20:44:35 +00002569 0xFFFF0000)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002570 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002571 let Inst{31-27} = 0b11101;
2572 let Inst{26-25} = 0b01;
2573 let Inst{24-20} = 0b01100;
2574 let Inst{5} = 0; // BT form
2575 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002576
Owen Anderson71c11822010-11-18 23:29:56 +00002577 bits<8> sh;
2578 let Inst{14-12} = sh{7-5};
2579 let Inst{7-6} = sh{4-3};
Johnny Chend68e1192009-12-15 17:24:14 +00002580}
Evan Cheng40289b02009-07-07 05:35:52 +00002581
2582// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002583def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (and rGPR:$src2, 0xFFFF0000)),
2584 (t2PKHBT rGPR:$src1, rGPR:$src2, 0)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002585 Requires<[HasT2ExtractPack, IsThumb2]>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002586def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (shl rGPR:$src2, imm16_31:$sh)),
2587 (t2PKHBT rGPR:$src1, rGPR:$src2, (lsl_shift_imm imm16_31:$sh))>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002588 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Cheng40289b02009-07-07 05:35:52 +00002589
Bob Wilsondc66eda2010-08-16 22:26:55 +00002590// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2591// will match the pattern below.
Owen Anderson612fb5b2010-11-18 21:15:19 +00002592def t2PKHTB : T2ThreeReg<
2593 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, shift_imm:$sh),
2594 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
2595 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF0000),
2596 (and (sra rGPR:$Rm, asr_amt:$sh),
Bob Wilsonf955f292010-08-17 17:23:19 +00002597 0xFFFF)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002598 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002599 let Inst{31-27} = 0b11101;
2600 let Inst{26-25} = 0b01;
2601 let Inst{24-20} = 0b01100;
2602 let Inst{5} = 1; // TB form
2603 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002604
Owen Anderson71c11822010-11-18 23:29:56 +00002605 bits<8> sh;
2606 let Inst{14-12} = sh{7-5};
2607 let Inst{7-6} = sh{4-3};
Johnny Chend68e1192009-12-15 17:24:14 +00002608}
Evan Cheng40289b02009-07-07 05:35:52 +00002609
2610// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2611// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002612def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000), (srl rGPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002613 (t2PKHTB rGPR:$src1, rGPR:$src2, (asr_shift_imm imm16_31:$sh))>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002614 Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002615def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002616 (and (srl rGPR:$src2, imm1_15:$sh), 0xFFFF)),
2617 (t2PKHTB rGPR:$src1, rGPR:$src2, (asr_shift_imm imm1_15:$sh))>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002618 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002619
2620//===----------------------------------------------------------------------===//
2621// Comparison Instructions...
2622//
Johnny Chend68e1192009-12-15 17:24:14 +00002623defm t2CMP : T2I_cmp_irs<0b1101, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002624 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002625 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00002626
2627def : T2Pat<(ARMcmpZ GPR:$lhs, t2_so_imm:$imm),
2628 (t2CMPri GPR:$lhs, t2_so_imm:$imm)>;
2629def : T2Pat<(ARMcmpZ GPR:$lhs, rGPR:$rhs),
2630 (t2CMPrr GPR:$lhs, rGPR:$rhs)>;
2631def : T2Pat<(ARMcmpZ GPR:$lhs, t2_so_reg:$rhs),
2632 (t2CMPrs GPR:$lhs, t2_so_reg:$rhs)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002633
Dan Gohman4b7dff92010-08-26 15:50:25 +00002634//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2635// Compare-to-zero still works out, just not the relationals
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002636//defm t2CMN : T2I_cmp_irs<0b1000, "cmn",
2637// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002638defm t2CMNz : T2I_cmp_irs<0b1000, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002639 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Dan Gohman4b7dff92010-08-26 15:50:25 +00002640 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
2641
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002642//def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm),
2643// (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002644
2645def : T2Pat<(ARMcmpZ GPR:$src, t2_so_imm_neg:$imm),
2646 (t2CMNzri GPR:$src, t2_so_imm_neg:$imm)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002647
Johnny Chend68e1192009-12-15 17:24:14 +00002648defm t2TST : T2I_cmp_irs<0b0000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002649 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Evan Chengc4af4632010-11-17 20:13:28 +00002650 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>>;
Johnny Chend68e1192009-12-15 17:24:14 +00002651defm t2TEQ : T2I_cmp_irs<0b0100, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002652 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Evan Chengc4af4632010-11-17 20:13:28 +00002653 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002654
Evan Chenge253c952009-07-07 20:39:03 +00002655// Conditional moves
2656// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002657// a two-value operand where a dag node expects two operands. :(
Evan Cheng63f35442010-11-13 02:25:14 +00002658let neverHasSideEffects = 1 in {
Owen Anderson8ee97792010-11-18 21:46:31 +00002659def t2MOVCCr : T2TwoReg<
2660 (outs rGPR:$Rd), (ins rGPR:$false, rGPR:$Rm), IIC_iCMOVr,
2661 "mov", ".w\t$Rd, $Rm",
2662 [/*(set rGPR:$Rd, (ARMcmov rGPR:$false, rGPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
2663 RegConstraint<"$false = $Rd"> {
Johnny Chend68e1192009-12-15 17:24:14 +00002664 let Inst{31-27} = 0b11101;
2665 let Inst{26-25} = 0b01;
2666 let Inst{24-21} = 0b0010;
2667 let Inst{20} = 0; // The S bit.
2668 let Inst{19-16} = 0b1111; // Rn
2669 let Inst{14-12} = 0b000;
2670 let Inst{7-4} = 0b0000;
2671}
Evan Chenge253c952009-07-07 20:39:03 +00002672
Evan Chengc4af4632010-11-17 20:13:28 +00002673let isMoveImm = 1 in
Owen Anderson8ee97792010-11-18 21:46:31 +00002674def t2MOVCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm),
2675 IIC_iCMOVi, "mov", ".w\t$Rd, $imm",
2676[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
2677 RegConstraint<"$false = $Rd"> {
Johnny Chend68e1192009-12-15 17:24:14 +00002678 let Inst{31-27} = 0b11110;
2679 let Inst{25} = 0;
2680 let Inst{24-21} = 0b0010;
2681 let Inst{20} = 0; // The S bit.
2682 let Inst{19-16} = 0b1111; // Rn
2683 let Inst{15} = 0;
2684}
Evan Chengf49810c2009-06-23 17:48:47 +00002685
Evan Chengc4af4632010-11-17 20:13:28 +00002686let isMoveImm = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002687def t2MOVCCi16 : T2I<(outs rGPR:$Rd), (ins rGPR:$false, i32imm:$imm),
Evan Cheng875a6ac2010-11-12 22:42:47 +00002688 IIC_iCMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002689 "movw", "\t$Rd, $imm", []>,
2690 RegConstraint<"$false = $Rd"> {
Jim Grosbacha4257162010-10-07 00:53:56 +00002691 let Inst{31-27} = 0b11110;
2692 let Inst{25} = 1;
2693 let Inst{24-21} = 0b0010;
2694 let Inst{20} = 0; // The S bit.
2695 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002696
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002697 bits<4> Rd;
2698 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00002699
Jim Grosbach86386922010-12-08 22:10:43 +00002700 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002701 let Inst{19-16} = imm{15-12};
2702 let Inst{26} = imm{11};
2703 let Inst{14-12} = imm{10-8};
2704 let Inst{7-0} = imm{7-0};
Jim Grosbacha4257162010-10-07 00:53:56 +00002705}
2706
Evan Chengc4af4632010-11-17 20:13:28 +00002707let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00002708def t2MOVCCi32imm : PseudoInst<(outs rGPR:$dst),
2709 (ins rGPR:$false, i32imm:$src, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00002710 IIC_iCMOVix2, []>, RegConstraint<"$false = $dst">;
Evan Cheng63f35442010-11-13 02:25:14 +00002711
Evan Chengc4af4632010-11-17 20:13:28 +00002712let isMoveImm = 1 in
Owen Anderson8ee97792010-11-18 21:46:31 +00002713def t2MVNCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm),
2714 IIC_iCMOVi, "mvn", ".w\t$Rd, $imm",
2715[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm_not:$imm,
Evan Cheng875a6ac2010-11-12 22:42:47 +00002716 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson8ee97792010-11-18 21:46:31 +00002717 RegConstraint<"$false = $Rd"> {
Evan Cheng875a6ac2010-11-12 22:42:47 +00002718 let Inst{31-27} = 0b11110;
2719 let Inst{25} = 0;
2720 let Inst{24-21} = 0b0011;
2721 let Inst{20} = 0; // The S bit.
2722 let Inst{19-16} = 0b1111; // Rn
2723 let Inst{15} = 0;
2724}
2725
Johnny Chend68e1192009-12-15 17:24:14 +00002726class T2I_movcc_sh<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
2727 string opc, string asm, list<dag> pattern>
Owen Andersonbb6315d2010-11-15 19:58:36 +00002728 : T2TwoRegShiftImm<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002729 let Inst{31-27} = 0b11101;
2730 let Inst{26-25} = 0b01;
2731 let Inst{24-21} = 0b0010;
2732 let Inst{20} = 0; // The S bit.
2733 let Inst{19-16} = 0b1111; // Rn
2734 let Inst{5-4} = opcod; // Shift type.
2735}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002736def t2MOVCClsl : T2I_movcc_sh<0b00, (outs rGPR:$Rd),
2737 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2738 IIC_iCMOVsi, "lsl", ".w\t$Rd, $Rm, $imm", []>,
2739 RegConstraint<"$false = $Rd">;
2740def t2MOVCClsr : T2I_movcc_sh<0b01, (outs rGPR:$Rd),
2741 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2742 IIC_iCMOVsi, "lsr", ".w\t$Rd, $Rm, $imm", []>,
2743 RegConstraint<"$false = $Rd">;
2744def t2MOVCCasr : T2I_movcc_sh<0b10, (outs rGPR:$Rd),
2745 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2746 IIC_iCMOVsi, "asr", ".w\t$Rd, $Rm, $imm", []>,
2747 RegConstraint<"$false = $Rd">;
2748def t2MOVCCror : T2I_movcc_sh<0b11, (outs rGPR:$Rd),
2749 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2750 IIC_iCMOVsi, "ror", ".w\t$Rd, $Rm, $imm", []>,
2751 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00002752} // neverHasSideEffects
Evan Cheng13f8b362009-08-01 01:43:45 +00002753
David Goodwin5e47a9a2009-06-30 18:04:13 +00002754//===----------------------------------------------------------------------===//
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002755// Atomic operations intrinsics
2756//
2757
2758// memory barriers protect the atomic sequences
2759let hasSideEffects = 1 in {
Bob Wilsonf74a4292010-10-30 00:54:37 +00002760def t2DMB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2761 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
2762 Requires<[IsThumb, HasDB]> {
2763 bits<4> opt;
2764 let Inst{31-4} = 0xf3bf8f5;
2765 let Inst{3-0} = opt;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002766}
2767}
2768
Bob Wilsonf74a4292010-10-30 00:54:37 +00002769def t2DSB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2770 "dsb", "\t$opt",
2771 [/* For disassembly only; pattern left blank */]>,
2772 Requires<[IsThumb, HasDB]> {
2773 bits<4> opt;
2774 let Inst{31-4} = 0xf3bf8f4;
2775 let Inst{3-0} = opt;
Johnny Chena4339822010-03-03 00:16:28 +00002776}
2777
Johnny Chena4339822010-03-03 00:16:28 +00002778// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00002779def t2ISB : T2I<(outs), (ins), NoItinerary, "isb", "",
2780 [/* For disassembly only; pattern left blank */]>,
2781 Requires<[IsThumb2, HasV7]> {
2782 let Inst{31-4} = 0xf3bf8f6;
Johnny Chena4339822010-03-03 00:16:28 +00002783 let Inst{3-0} = 0b1111;
2784}
2785
Johnny Chend68e1192009-12-15 17:24:14 +00002786class T2I_ldrex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
2787 InstrItinClass itin, string opc, string asm, string cstr,
2788 list<dag> pattern, bits<4> rt2 = 0b1111>
2789 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2790 let Inst{31-27} = 0b11101;
2791 let Inst{26-20} = 0b0001101;
2792 let Inst{11-8} = rt2;
2793 let Inst{7-6} = 0b01;
2794 let Inst{5-4} = opcod;
2795 let Inst{3-0} = 0b1111;
Jim Grosbach7a088642010-11-19 17:11:02 +00002796
Owen Anderson91a7c592010-11-19 00:28:38 +00002797 bits<4> Rn;
2798 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +00002799 let Inst{19-16} = Rn;
2800 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002801}
2802class T2I_strex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
2803 InstrItinClass itin, string opc, string asm, string cstr,
2804 list<dag> pattern, bits<4> rt2 = 0b1111>
2805 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2806 let Inst{31-27} = 0b11101;
2807 let Inst{26-20} = 0b0001100;
2808 let Inst{11-8} = rt2;
2809 let Inst{7-6} = 0b01;
2810 let Inst{5-4} = opcod;
Jim Grosbach7a088642010-11-19 17:11:02 +00002811
Owen Anderson91a7c592010-11-19 00:28:38 +00002812 bits<4> Rd;
2813 bits<4> Rn;
2814 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +00002815 let Inst{11-8} = Rd;
2816 let Inst{19-16} = Rn;
2817 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002818}
2819
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002820let mayLoad = 1 in {
Owen Anderson91a7c592010-11-19 00:28:38 +00002821def t2LDREXB : T2I_ldrex<0b00, (outs rGPR:$Rt), (ins rGPR:$Rn), AddrModeNone,
2822 Size4Bytes, NoItinerary, "ldrexb", "\t$Rt, [$Rn]",
Johnny Chend68e1192009-12-15 17:24:14 +00002823 "", []>;
Owen Anderson91a7c592010-11-19 00:28:38 +00002824def t2LDREXH : T2I_ldrex<0b01, (outs rGPR:$Rt), (ins rGPR:$Rn), AddrModeNone,
2825 Size4Bytes, NoItinerary, "ldrexh", "\t$Rt, [$Rn]",
Johnny Chend68e1192009-12-15 17:24:14 +00002826 "", []>;
Owen Anderson91a7c592010-11-19 00:28:38 +00002827def t2LDREX : Thumb2I<(outs rGPR:$Rt), (ins rGPR:$Rn), AddrModeNone,
Johnny Chend68e1192009-12-15 17:24:14 +00002828 Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002829 "ldrex", "\t$Rt, [$Rn]", "",
Johnny Chend68e1192009-12-15 17:24:14 +00002830 []> {
2831 let Inst{31-27} = 0b11101;
2832 let Inst{26-20} = 0b0000101;
2833 let Inst{11-8} = 0b1111;
2834 let Inst{7-0} = 0b00000000; // imm8 = 0
Jim Grosbach00f25fa2010-12-14 20:46:39 +00002835
Owen Anderson808c7d12010-12-10 21:52:38 +00002836 bits<4> Rn;
2837 bits<4> Rt;
2838 let Inst{19-16} = Rn;
2839 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002840}
Owen Anderson91a7c592010-11-19 00:28:38 +00002841def t2LDREXD : T2I_ldrex<0b11, (outs rGPR:$Rt, rGPR:$Rt2), (ins rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002842 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002843 "ldrexd", "\t$Rt, $Rt2, [$Rn]", "",
2844 [], {?, ?, ?, ?}> {
2845 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00002846 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00002847}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002848}
2849
Owen Anderson91a7c592010-11-19 00:28:38 +00002850let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
2851def t2STREXB : T2I_strex<0b00, (outs rGPR:$Rd), (ins rGPR:$Rt, rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002852 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002853 "strexb", "\t$Rd, $Rt, [$Rn]", "", []>;
2854def t2STREXH : T2I_strex<0b01, (outs rGPR:$Rd), (ins rGPR:$Rt, rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002855 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002856 "strexh", "\t$Rd, $Rt, [$Rn]", "", []>;
2857def t2STREX : Thumb2I<(outs rGPR:$Rd), (ins rGPR:$Rt, rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002858 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002859 "strex", "\t$Rd, $Rt, [$Rn]", "",
Johnny Chend68e1192009-12-15 17:24:14 +00002860 []> {
2861 let Inst{31-27} = 0b11101;
2862 let Inst{26-20} = 0b0000100;
2863 let Inst{7-0} = 0b00000000; // imm8 = 0
Jim Grosbach00f25fa2010-12-14 20:46:39 +00002864
Owen Anderson808c7d12010-12-10 21:52:38 +00002865 bits<4> Rd;
2866 bits<4> Rn;
2867 bits<4> Rt;
2868 let Inst{11-8} = Rd;
2869 let Inst{19-16} = Rn;
2870 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002871}
Owen Anderson91a7c592010-11-19 00:28:38 +00002872def t2STREXD : T2I_strex<0b11, (outs rGPR:$Rd),
2873 (ins rGPR:$Rt, rGPR:$Rt2, rGPR:$Rn),
Johnny Chend68e1192009-12-15 17:24:14 +00002874 AddrModeNone, Size4Bytes, NoItinerary,
Owen Anderson91a7c592010-11-19 00:28:38 +00002875 "strexd", "\t$Rd, $Rt, $Rt2, [$Rn]", "", [],
2876 {?, ?, ?, ?}> {
2877 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00002878 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00002879}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002880}
2881
Johnny Chen10a77e12010-03-02 22:11:06 +00002882// Clear-Exclusive is for disassembly only.
2883def t2CLREX : T2I<(outs), (ins), NoItinerary, "clrex", "",
2884 [/* For disassembly only; pattern left blank */]>,
2885 Requires<[IsARM, HasV7]> {
2886 let Inst{31-20} = 0xf3b;
2887 let Inst{15-14} = 0b10;
2888 let Inst{12} = 0;
2889 let Inst{7-4} = 0b0010;
2890}
2891
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002892//===----------------------------------------------------------------------===//
David Goodwin334c2642009-07-08 16:09:28 +00002893// TLS Instructions
2894//
2895
2896// __aeabi_read_tp preserves the registers r1-r3.
2897let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00002898 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002899 def t2TPsoft : T2XI<(outs), (ins), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002900 "bl\t__aeabi_read_tp",
Johnny Chend68e1192009-12-15 17:24:14 +00002901 [(set R0, ARMthread_pointer)]> {
2902 let Inst{31-27} = 0b11110;
2903 let Inst{15-14} = 0b11;
2904 let Inst{12} = 1;
2905 }
David Goodwin334c2642009-07-08 16:09:28 +00002906}
2907
2908//===----------------------------------------------------------------------===//
Jim Grosbach5aa16842009-08-11 19:42:21 +00002909// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002910// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbach5aa16842009-08-11 19:42:21 +00002911// address and save #0 in R0 for the non-longjmp case.
2912// Since by its nature we may be coming from some other function to get
2913// here, and we're using the stack frame for the containing function to
2914// save/restore registers, we can't keep anything live in regs across
2915// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
2916// when we get here from a longjmp(). We force everthing out of registers
2917// except for our own input by listing the relevant registers in Defs. By
2918// doing so, we also cause the prologue/epilogue code to actively preserve
2919// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0798edd2010-05-27 23:49:24 +00002920// $val is a scratch register for our use.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002921let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00002922 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
2923 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Jim Grosbach5aa16842009-08-11 19:42:21 +00002924 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00002925 D31 ], hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002926 def t2Int_eh_sjlj_setjmp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Jim Grosbach71d933a2010-09-30 16:56:53 +00002927 AddrModeNone, SizeSpecial, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002928 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002929 Requires<[IsThumb2, HasVFP2]>;
Jim Grosbach5aa16842009-08-11 19:42:21 +00002930}
2931
Bob Wilsonec80e262010-04-09 20:41:18 +00002932let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00002933 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00002934 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002935 def t2Int_eh_sjlj_setjmp_nofp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Jim Grosbach71d933a2010-09-30 16:56:53 +00002936 AddrModeNone, SizeSpecial, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002937 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002938 Requires<[IsThumb2, NoVFP]>;
2939}
Jim Grosbach5aa16842009-08-11 19:42:21 +00002940
2941
2942//===----------------------------------------------------------------------===//
David Goodwin5e47a9a2009-06-30 18:04:13 +00002943// Control-Flow Instructions
2944//
2945
Evan Chengc50a1cb2009-07-09 22:58:39 +00002946// FIXME: remove when we have a way to marking a MI with these properties.
2947// FIXME: $dst1 should be a def. But the extra ops must be in the end of the
2948// operand list.
2949// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00002950let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
Chris Lattner39ee0362010-10-31 19:10:56 +00002951 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Bill Wendling73fe34a2010-11-16 01:16:36 +00002952def t2LDMIA_RET: T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Bill Wendling3380f6a2010-11-16 23:44:49 +00002953 reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00002954 IIC_iLoad_mBr,
Bill Wendling3380f6a2010-11-16 23:44:49 +00002955 "ldmia${p}.w\t$Rn!, $regs",
Jim Grosbache6913602010-11-03 01:01:43 +00002956 "$Rn = $wb", []> {
Bill Wendling7b718782010-11-16 02:08:45 +00002957 bits<4> Rn;
2958 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00002959
Bill Wendling7b718782010-11-16 02:08:45 +00002960 let Inst{31-27} = 0b11101;
2961 let Inst{26-25} = 0b00;
2962 let Inst{24-23} = 0b01; // Increment After
2963 let Inst{22} = 0;
2964 let Inst{21} = 1; // Writeback
Bill Wendling1eeb2802010-11-16 02:20:22 +00002965 let Inst{20} = 1;
Bill Wendling7b718782010-11-16 02:08:45 +00002966 let Inst{19-16} = Rn;
2967 let Inst{15-0} = regs;
Johnny Chend68e1192009-12-15 17:24:14 +00002968}
Evan Chengc50a1cb2009-07-09 22:58:39 +00002969
David Goodwin5e47a9a2009-06-30 18:04:13 +00002970let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
2971let isPredicable = 1 in
Owen Andersonc2666002010-12-13 19:31:11 +00002972def t2B : T2XI<(outs), (ins uncondbrtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002973 "b.w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00002974 [(br bb:$target)]> {
2975 let Inst{31-27} = 0b11110;
2976 let Inst{15-14} = 0b10;
2977 let Inst{12} = 1;
Owen Anderson05bf5952010-11-29 18:54:38 +00002978
2979 bits<20> target;
2980 let Inst{26} = target{19};
2981 let Inst{11} = target{18};
2982 let Inst{13} = target{17};
2983 let Inst{21-16} = target{16-11};
2984 let Inst{10-0} = target{10-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002985}
David Goodwin5e47a9a2009-06-30 18:04:13 +00002986
Jim Grosbacha0bb2532010-11-29 22:40:58 +00002987let isNotDuplicable = 1, isIndirectBranch = 1 in {
Jim Grosbachd4811102010-12-15 19:03:16 +00002988def t2BR_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00002989 (ins GPR:$target, GPR:$index, i32imm:$jt, i32imm:$id),
Jim Grosbacha0bb2532010-11-29 22:40:58 +00002990 SizeSpecial, IIC_Br,
Jim Grosbach5ca66692010-11-29 22:37:40 +00002991 [(ARMbr2jt GPR:$target, GPR:$index, tjumptable:$jt, imm:$id)]>;
Evan Cheng5657c012009-07-29 02:18:14 +00002992
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002993// FIXME: Add a non-pc based case that can be predicated.
Jim Grosbachd4811102010-12-15 19:03:16 +00002994def t2TBB_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00002995 (ins GPR:$index, i32imm:$jt, i32imm:$id),
2996 SizeSpecial, IIC_Br, []>;
2997
Jim Grosbachd4811102010-12-15 19:03:16 +00002998def t2TBH_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00002999 (ins GPR:$index, i32imm:$jt, i32imm:$id),
3000 SizeSpecial, IIC_Br, []>;
3001
3002def t2TBB : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
3003 "tbb", "\t[$Rn, $Rm]", []> {
3004 bits<4> Rn;
3005 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00003006 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003007 let Inst{19-16} = Rn;
3008 let Inst{15-5} = 0b11110000000;
3009 let Inst{4} = 0; // B form
3010 let Inst{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00003011}
Evan Cheng5657c012009-07-29 02:18:14 +00003012
Jim Grosbach5ca66692010-11-29 22:37:40 +00003013def t2TBH : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
3014 "tbh", "\t[$Rn, $Rm, lsl #1]", []> {
3015 bits<4> Rn;
3016 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00003017 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003018 let Inst{19-16} = Rn;
3019 let Inst{15-5} = 0b11110000000;
3020 let Inst{4} = 1; // H form
3021 let Inst{3-0} = Rm;
Johnny Chen93042d12010-03-02 18:14:57 +00003022}
Evan Cheng5657c012009-07-29 02:18:14 +00003023} // isNotDuplicable, isIndirectBranch
3024
David Goodwinc9a59b52009-06-30 19:50:22 +00003025} // isBranch, isTerminator, isBarrier
David Goodwin5e47a9a2009-06-30 18:04:13 +00003026
3027// FIXME: should be able to write a pattern for ARMBrcond, but can't use
3028// a two-value operand where a dag node expects two operands. :(
3029let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003030def t2Bcc : T2I<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00003031 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00003032 [/*(ARMbrcond bb:$target, imm:$cc)*/]> {
3033 let Inst{31-27} = 0b11110;
3034 let Inst{15-14} = 0b10;
3035 let Inst{12} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00003036
Owen Andersonfb20d892010-12-09 00:27:41 +00003037 bits<4> p;
3038 let Inst{25-22} = p;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003039
Owen Andersonfb20d892010-12-09 00:27:41 +00003040 bits<21> target;
3041 let Inst{26} = target{20};
3042 let Inst{11} = target{19};
3043 let Inst{13} = target{18};
3044 let Inst{21-16} = target{17-12};
3045 let Inst{10-0} = target{11-1};
Johnny Chend68e1192009-12-15 17:24:14 +00003046}
Evan Chengf49810c2009-06-23 17:48:47 +00003047
Evan Cheng06e16582009-07-10 01:54:42 +00003048
3049// IT block
Evan Cheng86050dc2010-06-18 23:09:54 +00003050let Defs = [ITSTATE] in
Evan Cheng06e16582009-07-10 01:54:42 +00003051def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask),
David Goodwin5d598aa2009-08-19 18:00:44 +00003052 AddrModeNone, Size2Bytes, IIC_iALUx,
Johnny Chend68e1192009-12-15 17:24:14 +00003053 "it$mask\t$cc", "", []> {
3054 // 16-bit instruction.
Johnny Chenbbc71b22009-12-16 02:32:54 +00003055 let Inst{31-16} = 0x0000;
Johnny Chend68e1192009-12-15 17:24:14 +00003056 let Inst{15-8} = 0b10111111;
Owen Anderson05bf5952010-11-29 18:54:38 +00003057
3058 bits<4> cc;
3059 bits<4> mask;
Jim Grosbach86386922010-12-08 22:10:43 +00003060 let Inst{7-4} = cc;
3061 let Inst{3-0} = mask;
Johnny Chend68e1192009-12-15 17:24:14 +00003062}
Evan Cheng06e16582009-07-10 01:54:42 +00003063
Johnny Chence6275f2010-02-25 19:05:29 +00003064// Branch and Exchange Jazelle -- for disassembly only
3065// Rm = Inst{19-16}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00003066def t2BXJ : T2I<(outs), (ins rGPR:$func), NoItinerary, "bxj", "\t$func",
Johnny Chence6275f2010-02-25 19:05:29 +00003067 [/* For disassembly only; pattern left blank */]> {
3068 let Inst{31-27} = 0b11110;
3069 let Inst{26} = 0;
3070 let Inst{25-20} = 0b111100;
3071 let Inst{15-14} = 0b10;
3072 let Inst{12} = 0;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003073
Owen Anderson05bf5952010-11-29 18:54:38 +00003074 bits<4> func;
Jim Grosbach86386922010-12-08 22:10:43 +00003075 let Inst{19-16} = func;
Johnny Chence6275f2010-02-25 19:05:29 +00003076}
3077
Johnny Chen93042d12010-03-02 18:14:57 +00003078// Change Processor State is a system instruction -- for disassembly only.
3079// The singleton $opt operand contains the following information:
3080// opt{4-0} = mode from Inst{4-0}
3081// opt{5} = changemode from Inst{17}
3082// opt{8-6} = AIF from Inst{8-6}
3083// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003084def t2CPS : T2XI<(outs),(ins cps_opt:$opt), NoItinerary, "cps$opt",
Johnny Chen93042d12010-03-02 18:14:57 +00003085 [/* For disassembly only; pattern left blank */]> {
3086 let Inst{31-27} = 0b11110;
3087 let Inst{26} = 0;
3088 let Inst{25-20} = 0b111010;
3089 let Inst{15-14} = 0b10;
3090 let Inst{12} = 0;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003091
Owen Andersond18a9c92010-11-29 19:22:08 +00003092 bits<11> opt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003093
Owen Andersond18a9c92010-11-29 19:22:08 +00003094 // mode number
3095 let Inst{4-0} = opt{4-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003096
Owen Andersond18a9c92010-11-29 19:22:08 +00003097 // M flag
3098 let Inst{8} = opt{5};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003099
Owen Andersond18a9c92010-11-29 19:22:08 +00003100 // F flag
3101 let Inst{5} = opt{6};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003102
Owen Andersond18a9c92010-11-29 19:22:08 +00003103 // I flag
3104 let Inst{6} = opt{7};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003105
Owen Andersond18a9c92010-11-29 19:22:08 +00003106 // A flag
3107 let Inst{7} = opt{8};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003108
Owen Andersond18a9c92010-11-29 19:22:08 +00003109 // imod flag
3110 let Inst{10-9} = opt{10-9};
Johnny Chen93042d12010-03-02 18:14:57 +00003111}
3112
Johnny Chen0f7866e2010-03-03 02:09:43 +00003113// A6.3.4 Branches and miscellaneous control
3114// Table A6-14 Change Processor State, and hint instructions
3115// Helper class for disassembly only.
3116class T2I_hint<bits<8> op7_0, string opc, string asm>
3117 : T2I<(outs), (ins), NoItinerary, opc, asm,
3118 [/* For disassembly only; pattern left blank */]> {
3119 let Inst{31-20} = 0xf3a;
3120 let Inst{15-14} = 0b10;
3121 let Inst{12} = 0;
3122 let Inst{10-8} = 0b000;
3123 let Inst{7-0} = op7_0;
3124}
3125
3126def t2NOP : T2I_hint<0b00000000, "nop", ".w">;
3127def t2YIELD : T2I_hint<0b00000001, "yield", ".w">;
3128def t2WFE : T2I_hint<0b00000010, "wfe", ".w">;
3129def t2WFI : T2I_hint<0b00000011, "wfi", ".w">;
3130def t2SEV : T2I_hint<0b00000100, "sev", ".w">;
3131
3132def t2DBG : T2I<(outs),(ins i32imm:$opt), NoItinerary, "dbg", "\t$opt",
3133 [/* For disassembly only; pattern left blank */]> {
3134 let Inst{31-20} = 0xf3a;
3135 let Inst{15-14} = 0b10;
3136 let Inst{12} = 0;
3137 let Inst{10-8} = 0b000;
3138 let Inst{7-4} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003139
Owen Andersonc7373f82010-11-30 20:00:01 +00003140 bits<4> opt;
Jim Grosbach86386922010-12-08 22:10:43 +00003141 let Inst{3-0} = opt;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003142}
3143
Johnny Chen6341c5a2010-02-25 20:25:24 +00003144// Secure Monitor Call is a system instruction -- for disassembly only
3145// Option = Inst{19-16}
3146def t2SMC : T2I<(outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
3147 [/* For disassembly only; pattern left blank */]> {
3148 let Inst{31-27} = 0b11110;
3149 let Inst{26-20} = 0b1111111;
3150 let Inst{15-12} = 0b1000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003151
Owen Andersond18a9c92010-11-29 19:22:08 +00003152 bits<4> opt;
Jim Grosbach86386922010-12-08 22:10:43 +00003153 let Inst{19-16} = opt;
Owen Andersond18a9c92010-11-29 19:22:08 +00003154}
3155
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003156class T2SRS<bits<12> op31_20,
Owen Anderson5404c2b2010-11-29 20:38:48 +00003157 dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003158 string opc, string asm, list<dag> pattern>
3159 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003160 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003161
Owen Andersond18a9c92010-11-29 19:22:08 +00003162 bits<5> mode;
3163 let Inst{4-0} = mode{4-0};
Johnny Chen6341c5a2010-02-25 20:25:24 +00003164}
3165
3166// Store Return State is a system instruction -- for disassembly only
Owen Anderson5404c2b2010-11-29 20:38:48 +00003167def t2SRSDBW : T2SRS<0b111010000010,
Owen Andersond18a9c92010-11-29 19:22:08 +00003168 (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp!, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003169 [/* For disassembly only; pattern left blank */]>;
3170def t2SRSDB : T2SRS<0b111010000000,
Owen Andersond18a9c92010-11-29 19:22:08 +00003171 (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003172 [/* For disassembly only; pattern left blank */]>;
3173def t2SRSIAW : T2SRS<0b111010011010,
Owen Andersond18a9c92010-11-29 19:22:08 +00003174 (outs),(ins i32imm:$mode),NoItinerary,"srsia","\tsp!, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003175 [/* For disassembly only; pattern left blank */]>;
3176def t2SRSIA : T2SRS<0b111010011000,
Owen Andersond18a9c92010-11-29 19:22:08 +00003177 (outs), (ins i32imm:$mode),NoItinerary,"srsia","\tsp, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003178 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003179
3180// Return From Exception is a system instruction -- for disassembly only
Owen Andersond18a9c92010-11-29 19:22:08 +00003181
Owen Anderson5404c2b2010-11-29 20:38:48 +00003182class T2RFE<bits<12> op31_20, dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003183 string opc, string asm, list<dag> pattern>
3184 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003185 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003186
Owen Andersond18a9c92010-11-29 19:22:08 +00003187 bits<4> Rn;
Jim Grosbach86386922010-12-08 22:10:43 +00003188 let Inst{19-16} = Rn;
Owen Andersond18a9c92010-11-29 19:22:08 +00003189}
3190
Owen Anderson5404c2b2010-11-29 20:38:48 +00003191def t2RFEDBW : T2RFE<0b111010000011,
3192 (outs), (ins rGPR:$Rn), NoItinerary, "rfedb", "\t$Rn!",
3193 [/* For disassembly only; pattern left blank */]>;
3194def t2RFEDB : T2RFE<0b111010000001,
3195 (outs), (ins rGPR:$Rn), NoItinerary, "rfeab", "\t$Rn",
3196 [/* For disassembly only; pattern left blank */]>;
3197def t2RFEIAW : T2RFE<0b111010011011,
3198 (outs), (ins rGPR:$Rn), NoItinerary, "rfeia", "\t$Rn!",
3199 [/* For disassembly only; pattern left blank */]>;
3200def t2RFEIA : T2RFE<0b111010011001,
3201 (outs), (ins rGPR:$Rn), NoItinerary, "rfeia", "\t$Rn",
3202 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003203
Evan Chengf49810c2009-06-23 17:48:47 +00003204//===----------------------------------------------------------------------===//
3205// Non-Instruction Patterns
3206//
3207
Evan Cheng5adb66a2009-09-28 09:14:39 +00003208// 32-bit immediate using movw + movt.
Evan Cheng5be39222010-09-24 22:03:46 +00003209// This is a single pseudo instruction to make it re-materializable.
3210// FIXME: Remove this when we can do generalized remat.
Evan Chengc4af4632010-11-17 20:13:28 +00003211let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003212def t2MOVi32imm : PseudoInst<(outs rGPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Jim Grosbach99594eb2010-11-18 01:38:26 +00003213 [(set rGPR:$dst, (i32 imm:$src))]>,
Jim Grosbach3c38f962010-10-06 22:01:26 +00003214 Requires<[IsThumb, HasV6T2]>;
Evan Chengb9803a82009-11-06 23:52:48 +00003215
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003216// ConstantPool, GlobalAddress, and JumpTable
3217def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>,
3218 Requires<[IsThumb2, DontUseMovt]>;
3219def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>;
3220def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2MOVi32imm tglobaladdr :$dst)>,
3221 Requires<[IsThumb2, UseMovt]>;
3222
3223def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3224 (t2LEApcrelJT tjumptable:$dst, imm:$id)>;
3225
Evan Chengb9803a82009-11-06 23:52:48 +00003226// Pseudo instruction that combines ldr from constpool and add pc. This should
3227// be expanded into two instructions late to allow if-conversion and
3228// scheduling.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00003229let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Chengb9803a82009-11-06 23:52:48 +00003230def t2LDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003231 IIC_iLoadiALU,
Evan Chengb9803a82009-11-06 23:52:48 +00003232 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
3233 imm:$cp))]>,
3234 Requires<[IsThumb2]>;
Johnny Chen23336552010-02-25 18:46:43 +00003235
3236//===----------------------------------------------------------------------===//
3237// Move between special register and ARM core register -- for disassembly only
3238//
3239
Owen Anderson5404c2b2010-11-29 20:38:48 +00003240class T2SpecialReg<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3241 dag oops, dag iops, InstrItinClass itin,
Owen Anderson00a035f2010-11-29 19:29:15 +00003242 string opc, string asm, list<dag> pattern>
3243 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003244 let Inst{31-20} = op31_20{11-0};
3245 let Inst{15-14} = op15_14{1-0};
3246 let Inst{12} = op12{0};
3247}
3248
3249class T2MRS<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3250 dag oops, dag iops, InstrItinClass itin,
3251 string opc, string asm, list<dag> pattern>
3252 : T2SpecialReg<op31_20, op15_14, op12, oops, iops, itin, opc, asm, pattern> {
Owen Anderson00a035f2010-11-29 19:29:15 +00003253 bits<4> Rd;
Jim Grosbach86386922010-12-08 22:10:43 +00003254 let Inst{11-8} = Rd;
Owen Anderson00a035f2010-11-29 19:29:15 +00003255}
3256
Owen Anderson5404c2b2010-11-29 20:38:48 +00003257def t2MRS : T2MRS<0b111100111110, 0b10, 0,
3258 (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
3259 [/* For disassembly only; pattern left blank */]>;
3260def t2MRSsys : T2MRS<0b111100111111, 0b10, 0,
Owen Anderson00a035f2010-11-29 19:29:15 +00003261 (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, spsr",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003262 [/* For disassembly only; pattern left blank */]>;
Johnny Chen23336552010-02-25 18:46:43 +00003263
Owen Anderson5404c2b2010-11-29 20:38:48 +00003264class T2MSR<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3265 dag oops, dag iops, InstrItinClass itin,
Owen Anderson00a035f2010-11-29 19:29:15 +00003266 string opc, string asm, list<dag> pattern>
Owen Anderson5404c2b2010-11-29 20:38:48 +00003267 : T2SpecialReg<op31_20, op15_14, op12, oops, iops, itin, opc, asm, pattern> {
Owen Anderson00a035f2010-11-29 19:29:15 +00003268 bits<4> Rn;
3269 bits<4> mask;
Jim Grosbach86386922010-12-08 22:10:43 +00003270 let Inst{19-16} = Rn;
3271 let Inst{11-8} = mask;
Owen Anderson00a035f2010-11-29 19:29:15 +00003272}
3273
Owen Anderson5404c2b2010-11-29 20:38:48 +00003274def t2MSR : T2MSR<0b111100111000, 0b10, 0,
3275 (outs), (ins rGPR:$Rn, msr_mask:$mask), NoItinerary, "msr",
Owen Anderson00a035f2010-11-29 19:29:15 +00003276 "\tcpsr$mask, $Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003277 [/* For disassembly only; pattern left blank */]>;
3278def t2MSRsys : T2MSR<0b111100111001, 0b10, 0,
Owen Anderson00a035f2010-11-29 19:29:15 +00003279 (outs), (ins rGPR:$Rn, msr_mask:$mask), NoItinerary, "msr",
3280 "\tspsr$mask, $Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003281 [/* For disassembly only; pattern left blank */]>;