blob: f923927c43ec92ba54d80bdf955a28e523ee6aa8 [file] [log] [blame]
Chris Lattner310968c2005-01-07 07:44:53 +00001//===-- TargetLowering.cpp - Implement the TargetLowering class -----------===//
Misha Brukmanf976c852005-04-21 22:55:34 +00002//
Chris Lattner310968c2005-01-07 07:44:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanf976c852005-04-21 22:55:34 +00007//
Chris Lattner310968c2005-01-07 07:44:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the TargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "llvm/Target/TargetLowering.h"
Chris Lattneraf76e592009-08-22 20:48:53 +000015#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerbeeb93e2010-01-26 05:58:28 +000016#include "llvm/MC/MCExpr.h"
Owen Anderson07000c62006-05-12 06:33:49 +000017#include "llvm/Target/TargetData.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000018#include "llvm/Target/TargetLoweringObjectFile.h"
Chris Lattner310968c2005-01-07 07:44:53 +000019#include "llvm/Target/TargetMachine.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000020#include "llvm/Target/TargetRegisterInfo.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000021#include "llvm/Target/TargetSubtarget.h"
Dan Gohman707e0182008-04-12 04:36:06 +000022#include "llvm/GlobalVariable.h"
Chris Lattnerdc879292006-03-31 00:28:56 +000023#include "llvm/DerivedTypes.h"
Evan Chengad4196b2008-05-12 19:56:52 +000024#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner071c62f2010-01-25 23:26:13 +000025#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000026#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner310968c2005-01-07 07:44:53 +000027#include "llvm/CodeGen/SelectionDAG.h"
Owen Anderson718cb662007-09-07 04:06:50 +000028#include "llvm/ADT/STLExtras.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000029#include "llvm/Support/ErrorHandling.h"
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +000030#include "llvm/Support/MathExtras.h"
Chris Lattner310968c2005-01-07 07:44:53 +000031using namespace llvm;
32
Rafael Espindola9a580232009-02-27 13:37:18 +000033namespace llvm {
34TLSModel::Model getTLSModel(const GlobalValue *GV, Reloc::Model reloc) {
35 bool isLocal = GV->hasLocalLinkage();
36 bool isDeclaration = GV->isDeclaration();
37 // FIXME: what should we do for protected and internal visibility?
38 // For variables, is internal different from hidden?
39 bool isHidden = GV->hasHiddenVisibility();
40
41 if (reloc == Reloc::PIC_) {
42 if (isLocal || isHidden)
43 return TLSModel::LocalDynamic;
44 else
45 return TLSModel::GeneralDynamic;
46 } else {
47 if (!isDeclaration || isHidden)
48 return TLSModel::LocalExec;
49 else
50 return TLSModel::InitialExec;
51 }
52}
53}
54
Evan Cheng56966222007-01-12 02:11:51 +000055/// InitLibcallNames - Set default libcall names.
56///
Evan Cheng79cca502007-01-12 22:51:10 +000057static void InitLibcallNames(const char **Names) {
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000058 Names[RTLIB::SHL_I16] = "__ashlhi3";
Evan Cheng56966222007-01-12 02:11:51 +000059 Names[RTLIB::SHL_I32] = "__ashlsi3";
60 Names[RTLIB::SHL_I64] = "__ashldi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000061 Names[RTLIB::SHL_I128] = "__ashlti3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000062 Names[RTLIB::SRL_I16] = "__lshrhi3";
Evan Cheng56966222007-01-12 02:11:51 +000063 Names[RTLIB::SRL_I32] = "__lshrsi3";
64 Names[RTLIB::SRL_I64] = "__lshrdi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000065 Names[RTLIB::SRL_I128] = "__lshrti3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000066 Names[RTLIB::SRA_I16] = "__ashrhi3";
Evan Cheng56966222007-01-12 02:11:51 +000067 Names[RTLIB::SRA_I32] = "__ashrsi3";
68 Names[RTLIB::SRA_I64] = "__ashrdi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000069 Names[RTLIB::SRA_I128] = "__ashrti3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000070 Names[RTLIB::MUL_I8] = "__mulqi3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000071 Names[RTLIB::MUL_I16] = "__mulhi3";
Evan Cheng56966222007-01-12 02:11:51 +000072 Names[RTLIB::MUL_I32] = "__mulsi3";
73 Names[RTLIB::MUL_I64] = "__muldi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000074 Names[RTLIB::MUL_I128] = "__multi3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000075 Names[RTLIB::SDIV_I8] = "__divqi3";
Anton Korobeynikov813090c2009-05-03 13:18:16 +000076 Names[RTLIB::SDIV_I16] = "__divhi3";
Evan Cheng56966222007-01-12 02:11:51 +000077 Names[RTLIB::SDIV_I32] = "__divsi3";
78 Names[RTLIB::SDIV_I64] = "__divdi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000079 Names[RTLIB::SDIV_I128] = "__divti3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000080 Names[RTLIB::UDIV_I8] = "__udivqi3";
Anton Korobeynikovfb3f84f2009-05-08 18:50:54 +000081 Names[RTLIB::UDIV_I16] = "__udivhi3";
Evan Cheng56966222007-01-12 02:11:51 +000082 Names[RTLIB::UDIV_I32] = "__udivsi3";
83 Names[RTLIB::UDIV_I64] = "__udivdi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000084 Names[RTLIB::UDIV_I128] = "__udivti3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000085 Names[RTLIB::SREM_I8] = "__modqi3";
Anton Korobeynikov813090c2009-05-03 13:18:16 +000086 Names[RTLIB::SREM_I16] = "__modhi3";
Evan Cheng56966222007-01-12 02:11:51 +000087 Names[RTLIB::SREM_I32] = "__modsi3";
88 Names[RTLIB::SREM_I64] = "__moddi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000089 Names[RTLIB::SREM_I128] = "__modti3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000090 Names[RTLIB::UREM_I8] = "__umodqi3";
Anton Korobeynikov9fe9c8e2009-05-03 13:19:57 +000091 Names[RTLIB::UREM_I16] = "__umodhi3";
Evan Cheng56966222007-01-12 02:11:51 +000092 Names[RTLIB::UREM_I32] = "__umodsi3";
93 Names[RTLIB::UREM_I64] = "__umoddi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000094 Names[RTLIB::UREM_I128] = "__umodti3";
Evan Cheng56966222007-01-12 02:11:51 +000095 Names[RTLIB::NEG_I32] = "__negsi2";
96 Names[RTLIB::NEG_I64] = "__negdi2";
97 Names[RTLIB::ADD_F32] = "__addsf3";
98 Names[RTLIB::ADD_F64] = "__adddf3";
Duncan Sands007f9842008-01-10 10:28:30 +000099 Names[RTLIB::ADD_F80] = "__addxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000100 Names[RTLIB::ADD_PPCF128] = "__gcc_qadd";
Evan Cheng56966222007-01-12 02:11:51 +0000101 Names[RTLIB::SUB_F32] = "__subsf3";
102 Names[RTLIB::SUB_F64] = "__subdf3";
Duncan Sands007f9842008-01-10 10:28:30 +0000103 Names[RTLIB::SUB_F80] = "__subxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000104 Names[RTLIB::SUB_PPCF128] = "__gcc_qsub";
Evan Cheng56966222007-01-12 02:11:51 +0000105 Names[RTLIB::MUL_F32] = "__mulsf3";
106 Names[RTLIB::MUL_F64] = "__muldf3";
Duncan Sands007f9842008-01-10 10:28:30 +0000107 Names[RTLIB::MUL_F80] = "__mulxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000108 Names[RTLIB::MUL_PPCF128] = "__gcc_qmul";
Evan Cheng56966222007-01-12 02:11:51 +0000109 Names[RTLIB::DIV_F32] = "__divsf3";
110 Names[RTLIB::DIV_F64] = "__divdf3";
Duncan Sands007f9842008-01-10 10:28:30 +0000111 Names[RTLIB::DIV_F80] = "__divxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000112 Names[RTLIB::DIV_PPCF128] = "__gcc_qdiv";
Evan Cheng56966222007-01-12 02:11:51 +0000113 Names[RTLIB::REM_F32] = "fmodf";
114 Names[RTLIB::REM_F64] = "fmod";
Duncan Sands007f9842008-01-10 10:28:30 +0000115 Names[RTLIB::REM_F80] = "fmodl";
Dale Johannesen161e8972007-10-05 20:04:43 +0000116 Names[RTLIB::REM_PPCF128] = "fmodl";
Evan Cheng56966222007-01-12 02:11:51 +0000117 Names[RTLIB::POWI_F32] = "__powisf2";
118 Names[RTLIB::POWI_F64] = "__powidf2";
Dale Johannesen161e8972007-10-05 20:04:43 +0000119 Names[RTLIB::POWI_F80] = "__powixf2";
120 Names[RTLIB::POWI_PPCF128] = "__powitf2";
Evan Cheng56966222007-01-12 02:11:51 +0000121 Names[RTLIB::SQRT_F32] = "sqrtf";
122 Names[RTLIB::SQRT_F64] = "sqrt";
Dale Johannesen161e8972007-10-05 20:04:43 +0000123 Names[RTLIB::SQRT_F80] = "sqrtl";
124 Names[RTLIB::SQRT_PPCF128] = "sqrtl";
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000125 Names[RTLIB::LOG_F32] = "logf";
126 Names[RTLIB::LOG_F64] = "log";
127 Names[RTLIB::LOG_F80] = "logl";
128 Names[RTLIB::LOG_PPCF128] = "logl";
129 Names[RTLIB::LOG2_F32] = "log2f";
130 Names[RTLIB::LOG2_F64] = "log2";
131 Names[RTLIB::LOG2_F80] = "log2l";
132 Names[RTLIB::LOG2_PPCF128] = "log2l";
133 Names[RTLIB::LOG10_F32] = "log10f";
134 Names[RTLIB::LOG10_F64] = "log10";
135 Names[RTLIB::LOG10_F80] = "log10l";
136 Names[RTLIB::LOG10_PPCF128] = "log10l";
137 Names[RTLIB::EXP_F32] = "expf";
138 Names[RTLIB::EXP_F64] = "exp";
139 Names[RTLIB::EXP_F80] = "expl";
140 Names[RTLIB::EXP_PPCF128] = "expl";
141 Names[RTLIB::EXP2_F32] = "exp2f";
142 Names[RTLIB::EXP2_F64] = "exp2";
143 Names[RTLIB::EXP2_F80] = "exp2l";
144 Names[RTLIB::EXP2_PPCF128] = "exp2l";
Evan Cheng56966222007-01-12 02:11:51 +0000145 Names[RTLIB::SIN_F32] = "sinf";
146 Names[RTLIB::SIN_F64] = "sin";
Duncan Sands007f9842008-01-10 10:28:30 +0000147 Names[RTLIB::SIN_F80] = "sinl";
148 Names[RTLIB::SIN_PPCF128] = "sinl";
Evan Cheng56966222007-01-12 02:11:51 +0000149 Names[RTLIB::COS_F32] = "cosf";
150 Names[RTLIB::COS_F64] = "cos";
Duncan Sands007f9842008-01-10 10:28:30 +0000151 Names[RTLIB::COS_F80] = "cosl";
152 Names[RTLIB::COS_PPCF128] = "cosl";
Dan Gohmane54be102007-10-11 23:09:10 +0000153 Names[RTLIB::POW_F32] = "powf";
154 Names[RTLIB::POW_F64] = "pow";
155 Names[RTLIB::POW_F80] = "powl";
156 Names[RTLIB::POW_PPCF128] = "powl";
Dan Gohman2bb1e3e2008-08-21 18:38:14 +0000157 Names[RTLIB::CEIL_F32] = "ceilf";
158 Names[RTLIB::CEIL_F64] = "ceil";
159 Names[RTLIB::CEIL_F80] = "ceill";
160 Names[RTLIB::CEIL_PPCF128] = "ceill";
161 Names[RTLIB::TRUNC_F32] = "truncf";
162 Names[RTLIB::TRUNC_F64] = "trunc";
163 Names[RTLIB::TRUNC_F80] = "truncl";
164 Names[RTLIB::TRUNC_PPCF128] = "truncl";
165 Names[RTLIB::RINT_F32] = "rintf";
166 Names[RTLIB::RINT_F64] = "rint";
167 Names[RTLIB::RINT_F80] = "rintl";
168 Names[RTLIB::RINT_PPCF128] = "rintl";
169 Names[RTLIB::NEARBYINT_F32] = "nearbyintf";
170 Names[RTLIB::NEARBYINT_F64] = "nearbyint";
171 Names[RTLIB::NEARBYINT_F80] = "nearbyintl";
172 Names[RTLIB::NEARBYINT_PPCF128] = "nearbyintl";
173 Names[RTLIB::FLOOR_F32] = "floorf";
174 Names[RTLIB::FLOOR_F64] = "floor";
175 Names[RTLIB::FLOOR_F80] = "floorl";
176 Names[RTLIB::FLOOR_PPCF128] = "floorl";
Evan Cheng56966222007-01-12 02:11:51 +0000177 Names[RTLIB::FPEXT_F32_F64] = "__extendsfdf2";
178 Names[RTLIB::FPROUND_F64_F32] = "__truncdfsf2";
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000179 Names[RTLIB::FPROUND_F80_F32] = "__truncxfsf2";
180 Names[RTLIB::FPROUND_PPCF128_F32] = "__trunctfsf2";
181 Names[RTLIB::FPROUND_F80_F64] = "__truncxfdf2";
182 Names[RTLIB::FPROUND_PPCF128_F64] = "__trunctfdf2";
Sanjiv Gupta7d8d36a2009-06-16 10:22:58 +0000183 Names[RTLIB::FPTOSINT_F32_I8] = "__fixsfi8";
184 Names[RTLIB::FPTOSINT_F32_I16] = "__fixsfi16";
Evan Cheng56966222007-01-12 02:11:51 +0000185 Names[RTLIB::FPTOSINT_F32_I32] = "__fixsfsi";
186 Names[RTLIB::FPTOSINT_F32_I64] = "__fixsfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000187 Names[RTLIB::FPTOSINT_F32_I128] = "__fixsfti";
Evan Cheng56966222007-01-12 02:11:51 +0000188 Names[RTLIB::FPTOSINT_F64_I32] = "__fixdfsi";
189 Names[RTLIB::FPTOSINT_F64_I64] = "__fixdfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000190 Names[RTLIB::FPTOSINT_F64_I128] = "__fixdfti";
Duncan Sandsbe1ad4d2008-07-10 15:33:02 +0000191 Names[RTLIB::FPTOSINT_F80_I32] = "__fixxfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000192 Names[RTLIB::FPTOSINT_F80_I64] = "__fixxfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000193 Names[RTLIB::FPTOSINT_F80_I128] = "__fixxfti";
Duncan Sands041cde22008-06-25 20:24:48 +0000194 Names[RTLIB::FPTOSINT_PPCF128_I32] = "__fixtfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000195 Names[RTLIB::FPTOSINT_PPCF128_I64] = "__fixtfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000196 Names[RTLIB::FPTOSINT_PPCF128_I128] = "__fixtfti";
Sanjiv Gupta7d8d36a2009-06-16 10:22:58 +0000197 Names[RTLIB::FPTOUINT_F32_I8] = "__fixunssfi8";
198 Names[RTLIB::FPTOUINT_F32_I16] = "__fixunssfi16";
Evan Cheng56966222007-01-12 02:11:51 +0000199 Names[RTLIB::FPTOUINT_F32_I32] = "__fixunssfsi";
200 Names[RTLIB::FPTOUINT_F32_I64] = "__fixunssfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000201 Names[RTLIB::FPTOUINT_F32_I128] = "__fixunssfti";
Evan Cheng56966222007-01-12 02:11:51 +0000202 Names[RTLIB::FPTOUINT_F64_I32] = "__fixunsdfsi";
203 Names[RTLIB::FPTOUINT_F64_I64] = "__fixunsdfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000204 Names[RTLIB::FPTOUINT_F64_I128] = "__fixunsdfti";
Dale Johannesen161e8972007-10-05 20:04:43 +0000205 Names[RTLIB::FPTOUINT_F80_I32] = "__fixunsxfsi";
206 Names[RTLIB::FPTOUINT_F80_I64] = "__fixunsxfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000207 Names[RTLIB::FPTOUINT_F80_I128] = "__fixunsxfti";
Duncan Sands041cde22008-06-25 20:24:48 +0000208 Names[RTLIB::FPTOUINT_PPCF128_I32] = "__fixunstfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000209 Names[RTLIB::FPTOUINT_PPCF128_I64] = "__fixunstfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000210 Names[RTLIB::FPTOUINT_PPCF128_I128] = "__fixunstfti";
Evan Cheng56966222007-01-12 02:11:51 +0000211 Names[RTLIB::SINTTOFP_I32_F32] = "__floatsisf";
212 Names[RTLIB::SINTTOFP_I32_F64] = "__floatsidf";
Duncan Sands9bed0f52008-07-11 16:57:02 +0000213 Names[RTLIB::SINTTOFP_I32_F80] = "__floatsixf";
214 Names[RTLIB::SINTTOFP_I32_PPCF128] = "__floatsitf";
Evan Cheng56966222007-01-12 02:11:51 +0000215 Names[RTLIB::SINTTOFP_I64_F32] = "__floatdisf";
216 Names[RTLIB::SINTTOFP_I64_F64] = "__floatdidf";
Dale Johannesen161e8972007-10-05 20:04:43 +0000217 Names[RTLIB::SINTTOFP_I64_F80] = "__floatdixf";
218 Names[RTLIB::SINTTOFP_I64_PPCF128] = "__floatditf";
Dan Gohmand91446d2008-03-05 01:08:17 +0000219 Names[RTLIB::SINTTOFP_I128_F32] = "__floattisf";
220 Names[RTLIB::SINTTOFP_I128_F64] = "__floattidf";
221 Names[RTLIB::SINTTOFP_I128_F80] = "__floattixf";
222 Names[RTLIB::SINTTOFP_I128_PPCF128] = "__floattitf";
Evan Cheng56966222007-01-12 02:11:51 +0000223 Names[RTLIB::UINTTOFP_I32_F32] = "__floatunsisf";
224 Names[RTLIB::UINTTOFP_I32_F64] = "__floatunsidf";
Duncan Sandsac6cece2008-07-11 17:00:14 +0000225 Names[RTLIB::UINTTOFP_I32_F80] = "__floatunsixf";
226 Names[RTLIB::UINTTOFP_I32_PPCF128] = "__floatunsitf";
Evan Cheng56966222007-01-12 02:11:51 +0000227 Names[RTLIB::UINTTOFP_I64_F32] = "__floatundisf";
228 Names[RTLIB::UINTTOFP_I64_F64] = "__floatundidf";
Duncan Sandsac6cece2008-07-11 17:00:14 +0000229 Names[RTLIB::UINTTOFP_I64_F80] = "__floatundixf";
230 Names[RTLIB::UINTTOFP_I64_PPCF128] = "__floatunditf";
231 Names[RTLIB::UINTTOFP_I128_F32] = "__floatuntisf";
232 Names[RTLIB::UINTTOFP_I128_F64] = "__floatuntidf";
233 Names[RTLIB::UINTTOFP_I128_F80] = "__floatuntixf";
234 Names[RTLIB::UINTTOFP_I128_PPCF128] = "__floatuntitf";
Evan Cheng56966222007-01-12 02:11:51 +0000235 Names[RTLIB::OEQ_F32] = "__eqsf2";
236 Names[RTLIB::OEQ_F64] = "__eqdf2";
237 Names[RTLIB::UNE_F32] = "__nesf2";
238 Names[RTLIB::UNE_F64] = "__nedf2";
239 Names[RTLIB::OGE_F32] = "__gesf2";
240 Names[RTLIB::OGE_F64] = "__gedf2";
241 Names[RTLIB::OLT_F32] = "__ltsf2";
242 Names[RTLIB::OLT_F64] = "__ltdf2";
243 Names[RTLIB::OLE_F32] = "__lesf2";
244 Names[RTLIB::OLE_F64] = "__ledf2";
245 Names[RTLIB::OGT_F32] = "__gtsf2";
246 Names[RTLIB::OGT_F64] = "__gtdf2";
247 Names[RTLIB::UO_F32] = "__unordsf2";
248 Names[RTLIB::UO_F64] = "__unorddf2";
Evan Chengd385fd62007-01-31 09:29:11 +0000249 Names[RTLIB::O_F32] = "__unordsf2";
250 Names[RTLIB::O_F64] = "__unorddf2";
Sanjiv Guptaa114baa2009-07-30 09:12:56 +0000251 Names[RTLIB::MEMCPY] = "memcpy";
252 Names[RTLIB::MEMMOVE] = "memmove";
253 Names[RTLIB::MEMSET] = "memset";
Duncan Sandsb0f1e172009-05-22 20:36:31 +0000254 Names[RTLIB::UNWIND_RESUME] = "_Unwind_Resume";
Evan Chengd385fd62007-01-31 09:29:11 +0000255}
256
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000257/// InitLibcallCallingConvs - Set default libcall CallingConvs.
258///
259static void InitLibcallCallingConvs(CallingConv::ID *CCs) {
260 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
261 CCs[i] = CallingConv::C;
262 }
263}
264
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000265/// getFPEXT - Return the FPEXT_*_* value for the given types, or
266/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000267RTLIB::Libcall RTLIB::getFPEXT(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 if (OpVT == MVT::f32) {
269 if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000270 return FPEXT_F32_F64;
271 }
272 return UNKNOWN_LIBCALL;
273}
274
275/// getFPROUND - Return the FPROUND_*_* value for the given types, or
276/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000277RTLIB::Libcall RTLIB::getFPROUND(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 if (RetVT == MVT::f32) {
279 if (OpVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000280 return FPROUND_F64_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000281 if (OpVT == MVT::f80)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000282 return FPROUND_F80_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000283 if (OpVT == MVT::ppcf128)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000284 return FPROUND_PPCF128_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000285 } else if (RetVT == MVT::f64) {
286 if (OpVT == MVT::f80)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000287 return FPROUND_F80_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 if (OpVT == MVT::ppcf128)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000289 return FPROUND_PPCF128_F64;
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000290 }
291 return UNKNOWN_LIBCALL;
292}
293
294/// getFPTOSINT - Return the FPTOSINT_*_* value for the given types, or
295/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000296RTLIB::Libcall RTLIB::getFPTOSINT(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 if (OpVT == MVT::f32) {
298 if (RetVT == MVT::i8)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000299 return FPTOSINT_F32_I8;
Owen Anderson825b72b2009-08-11 20:47:22 +0000300 if (RetVT == MVT::i16)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000301 return FPTOSINT_F32_I16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000302 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000303 return FPTOSINT_F32_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000305 return FPTOSINT_F32_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000306 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000307 return FPTOSINT_F32_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 } else if (OpVT == MVT::f64) {
309 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000310 return FPTOSINT_F64_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000311 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000312 return FPTOSINT_F64_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000314 return FPTOSINT_F64_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 } else if (OpVT == MVT::f80) {
316 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000317 return FPTOSINT_F80_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000319 return FPTOSINT_F80_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000320 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000321 return FPTOSINT_F80_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 } else if (OpVT == MVT::ppcf128) {
323 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000324 return FPTOSINT_PPCF128_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000325 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000326 return FPTOSINT_PPCF128_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000327 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000328 return FPTOSINT_PPCF128_I128;
329 }
330 return UNKNOWN_LIBCALL;
331}
332
333/// getFPTOUINT - Return the FPTOUINT_*_* value for the given types, or
334/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000335RTLIB::Libcall RTLIB::getFPTOUINT(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 if (OpVT == MVT::f32) {
337 if (RetVT == MVT::i8)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000338 return FPTOUINT_F32_I8;
Owen Anderson825b72b2009-08-11 20:47:22 +0000339 if (RetVT == MVT::i16)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000340 return FPTOUINT_F32_I16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000342 return FPTOUINT_F32_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000343 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000344 return FPTOUINT_F32_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000345 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000346 return FPTOUINT_F32_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000347 } else if (OpVT == MVT::f64) {
348 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000349 return FPTOUINT_F64_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000350 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000351 return FPTOUINT_F64_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000352 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000353 return FPTOUINT_F64_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000354 } else if (OpVT == MVT::f80) {
355 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000356 return FPTOUINT_F80_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000357 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000358 return FPTOUINT_F80_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000359 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000360 return FPTOUINT_F80_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 } else if (OpVT == MVT::ppcf128) {
362 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000363 return FPTOUINT_PPCF128_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000365 return FPTOUINT_PPCF128_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000366 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000367 return FPTOUINT_PPCF128_I128;
368 }
369 return UNKNOWN_LIBCALL;
370}
371
372/// getSINTTOFP - Return the SINTTOFP_*_* value for the given types, or
373/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000374RTLIB::Libcall RTLIB::getSINTTOFP(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000375 if (OpVT == MVT::i32) {
376 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000377 return SINTTOFP_I32_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000378 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000379 return SINTTOFP_I32_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000380 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000381 return SINTTOFP_I32_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000383 return SINTTOFP_I32_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000384 } else if (OpVT == MVT::i64) {
385 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000386 return SINTTOFP_I64_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000387 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000388 return SINTTOFP_I64_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000389 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000390 return SINTTOFP_I64_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000392 return SINTTOFP_I64_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000393 } else if (OpVT == MVT::i128) {
394 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000395 return SINTTOFP_I128_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000396 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000397 return SINTTOFP_I128_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000398 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000399 return SINTTOFP_I128_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000400 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000401 return SINTTOFP_I128_PPCF128;
402 }
403 return UNKNOWN_LIBCALL;
404}
405
406/// getUINTTOFP - Return the UINTTOFP_*_* value for the given types, or
407/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000408RTLIB::Libcall RTLIB::getUINTTOFP(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000409 if (OpVT == MVT::i32) {
410 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000411 return UINTTOFP_I32_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000412 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000413 return UINTTOFP_I32_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000414 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000415 return UINTTOFP_I32_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000417 return UINTTOFP_I32_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000418 } else if (OpVT == MVT::i64) {
419 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000420 return UINTTOFP_I64_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000421 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000422 return UINTTOFP_I64_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000423 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000424 return UINTTOFP_I64_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000425 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000426 return UINTTOFP_I64_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000427 } else if (OpVT == MVT::i128) {
428 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000429 return UINTTOFP_I128_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000430 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000431 return UINTTOFP_I128_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000432 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000433 return UINTTOFP_I128_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000434 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000435 return UINTTOFP_I128_PPCF128;
436 }
437 return UNKNOWN_LIBCALL;
438}
439
Evan Chengd385fd62007-01-31 09:29:11 +0000440/// InitCmpLibcallCCs - Set default comparison libcall CC.
441///
442static void InitCmpLibcallCCs(ISD::CondCode *CCs) {
443 memset(CCs, ISD::SETCC_INVALID, sizeof(ISD::CondCode)*RTLIB::UNKNOWN_LIBCALL);
444 CCs[RTLIB::OEQ_F32] = ISD::SETEQ;
445 CCs[RTLIB::OEQ_F64] = ISD::SETEQ;
446 CCs[RTLIB::UNE_F32] = ISD::SETNE;
447 CCs[RTLIB::UNE_F64] = ISD::SETNE;
448 CCs[RTLIB::OGE_F32] = ISD::SETGE;
449 CCs[RTLIB::OGE_F64] = ISD::SETGE;
450 CCs[RTLIB::OLT_F32] = ISD::SETLT;
451 CCs[RTLIB::OLT_F64] = ISD::SETLT;
452 CCs[RTLIB::OLE_F32] = ISD::SETLE;
453 CCs[RTLIB::OLE_F64] = ISD::SETLE;
454 CCs[RTLIB::OGT_F32] = ISD::SETGT;
455 CCs[RTLIB::OGT_F64] = ISD::SETGT;
456 CCs[RTLIB::UO_F32] = ISD::SETNE;
457 CCs[RTLIB::UO_F64] = ISD::SETNE;
458 CCs[RTLIB::O_F32] = ISD::SETEQ;
459 CCs[RTLIB::O_F64] = ISD::SETEQ;
Evan Cheng56966222007-01-12 02:11:51 +0000460}
461
Chris Lattnerf0144122009-07-28 03:13:23 +0000462/// NOTE: The constructor takes ownership of TLOF.
463TargetLowering::TargetLowering(TargetMachine &tm,TargetLoweringObjectFile *tlof)
464 : TM(tm), TD(TM.getTargetData()), TLOF(*tlof) {
Chris Lattnercba82f92005-01-16 07:28:11 +0000465 // All operations default to being supported.
466 memset(OpActions, 0, sizeof(OpActions));
Evan Cheng03294662008-10-14 21:26:46 +0000467 memset(LoadExtActions, 0, sizeof(LoadExtActions));
Chris Lattnerddf89562008-01-17 19:59:44 +0000468 memset(TruncStoreActions, 0, sizeof(TruncStoreActions));
Chris Lattnerc9133f92008-01-18 19:36:20 +0000469 memset(IndexedModeActions, 0, sizeof(IndexedModeActions));
470 memset(ConvertActions, 0, sizeof(ConvertActions));
Evan Cheng7f042682008-10-15 02:05:31 +0000471 memset(CondCodeActions, 0, sizeof(CondCodeActions));
Dan Gohman93f81e22007-07-09 20:49:44 +0000472
Chris Lattner1a3048b2007-12-22 20:47:56 +0000473 // Set default actions for various operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000474 for (unsigned VT = 0; VT != (unsigned)MVT::LAST_VALUETYPE; ++VT) {
Chris Lattner1a3048b2007-12-22 20:47:56 +0000475 // Default all indexed load / store to expand.
Evan Cheng5ff839f2006-11-09 18:56:43 +0000476 for (unsigned IM = (unsigned)ISD::PRE_INC;
477 IM != (unsigned)ISD::LAST_INDEXED_MODE; ++IM) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000478 setIndexedLoadAction(IM, (MVT::SimpleValueType)VT, Expand);
479 setIndexedStoreAction(IM, (MVT::SimpleValueType)VT, Expand);
Evan Cheng5ff839f2006-11-09 18:56:43 +0000480 }
Chris Lattner1a3048b2007-12-22 20:47:56 +0000481
482 // These operations default to expand.
Owen Anderson825b72b2009-08-11 20:47:22 +0000483 setOperationAction(ISD::FGETSIGN, (MVT::SimpleValueType)VT, Expand);
484 setOperationAction(ISD::CONCAT_VECTORS, (MVT::SimpleValueType)VT, Expand);
Evan Cheng5ff839f2006-11-09 18:56:43 +0000485 }
Evan Chengd2cde682008-03-10 19:38:10 +0000486
487 // Most targets ignore the @llvm.prefetch intrinsic.
Owen Anderson825b72b2009-08-11 20:47:22 +0000488 setOperationAction(ISD::PREFETCH, MVT::Other, Expand);
Nate Begemane1795842008-02-14 08:57:00 +0000489
490 // ConstantFP nodes default to expand. Targets can either change this to
Evan Chengeb2f9692009-10-27 19:56:55 +0000491 // Legal, in which case all fp constants are legal, or use isFPImmLegal()
Nate Begemane1795842008-02-14 08:57:00 +0000492 // to optimize expansions for certain constants.
Owen Anderson825b72b2009-08-11 20:47:22 +0000493 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
494 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
495 setOperationAction(ISD::ConstantFP, MVT::f80, Expand);
Chris Lattner310968c2005-01-07 07:44:53 +0000496
Dale Johannesen0bb41602008-09-22 21:57:32 +0000497 // These library functions default to expand.
Owen Anderson825b72b2009-08-11 20:47:22 +0000498 setOperationAction(ISD::FLOG , MVT::f64, Expand);
499 setOperationAction(ISD::FLOG2, MVT::f64, Expand);
500 setOperationAction(ISD::FLOG10,MVT::f64, Expand);
501 setOperationAction(ISD::FEXP , MVT::f64, Expand);
502 setOperationAction(ISD::FEXP2, MVT::f64, Expand);
503 setOperationAction(ISD::FLOG , MVT::f32, Expand);
504 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
505 setOperationAction(ISD::FLOG10,MVT::f32, Expand);
506 setOperationAction(ISD::FEXP , MVT::f32, Expand);
507 setOperationAction(ISD::FEXP2, MVT::f32, Expand);
Dale Johannesen0bb41602008-09-22 21:57:32 +0000508
Chris Lattner41bab0b2008-01-15 21:58:08 +0000509 // Default ISD::TRAP to expand (which turns it into abort).
Owen Anderson825b72b2009-08-11 20:47:22 +0000510 setOperationAction(ISD::TRAP, MVT::Other, Expand);
Chris Lattner41bab0b2008-01-15 21:58:08 +0000511
Owen Andersona69571c2006-05-03 01:29:57 +0000512 IsLittleEndian = TD->isLittleEndian();
Owen Anderson1d0be152009-08-13 21:58:54 +0000513 ShiftAmountTy = PointerTy = MVT::getIntegerVT(8*TD->getPointerSize());
Owen Anderson825b72b2009-08-11 20:47:22 +0000514 memset(RegClassForVT, 0,MVT::LAST_VALUETYPE*sizeof(TargetRegisterClass*));
Owen Anderson718cb662007-09-07 04:06:50 +0000515 memset(TargetDAGCombineArray, 0, array_lengthof(TargetDAGCombineArray));
Evan Chenga03a5dc2006-02-14 08:38:30 +0000516 maxStoresPerMemset = maxStoresPerMemcpy = maxStoresPerMemmove = 8;
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000517 benefitFromCodePlacementOpt = false;
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000518 UseUnderscoreSetJmp = false;
519 UseUnderscoreLongJmp = false;
Chris Lattner66180392007-02-25 01:28:05 +0000520 SelectIsExpensive = false;
Nate Begeman405e3ec2005-10-21 00:02:42 +0000521 IntDivIsCheap = false;
522 Pow2DivIsCheap = false;
Chris Lattneree4a7652006-01-25 18:57:15 +0000523 StackPointerRegisterToSaveRestore = 0;
Jim Laskey9bb3c932007-02-22 18:04:49 +0000524 ExceptionPointerRegister = 0;
525 ExceptionSelectorRegister = 0;
Duncan Sands03228082008-11-23 15:47:28 +0000526 BooleanContents = UndefinedBooleanContent;
Evan Cheng0577a222006-01-25 18:52:42 +0000527 SchedPreferenceInfo = SchedulingForLatency;
Chris Lattner7acf5f32006-09-05 17:39:15 +0000528 JumpBufSize = 0;
Duraid Madina0c9e0ff2006-09-04 07:44:11 +0000529 JumpBufAlignment = 0;
Evan Chengd60483e2007-05-16 23:45:53 +0000530 IfCvtBlockSizeLimit = 2;
Evan Chengfb8075d2008-02-28 00:43:03 +0000531 IfCvtDupBlockSizeLimit = 0;
532 PrefLoopAlignment = 0;
Evan Cheng56966222007-01-12 02:11:51 +0000533
534 InitLibcallNames(LibcallRoutineNames);
Evan Chengd385fd62007-01-31 09:29:11 +0000535 InitCmpLibcallCCs(CmpLibcallCCs);
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000536 InitLibcallCallingConvs(LibcallCallingConvs);
Chris Lattner310968c2005-01-07 07:44:53 +0000537}
538
Chris Lattnerf0144122009-07-28 03:13:23 +0000539TargetLowering::~TargetLowering() {
540 delete &TLOF;
541}
Chris Lattnercba82f92005-01-16 07:28:11 +0000542
Owen Anderson23b9b192009-08-12 00:36:31 +0000543static unsigned getVectorTypeBreakdownMVT(MVT VT, MVT &IntermediateVT,
544 unsigned &NumIntermediates,
545 EVT &RegisterVT,
546 TargetLowering* TLI) {
547 // Figure out the right, legal destination reg to copy into.
548 unsigned NumElts = VT.getVectorNumElements();
549 MVT EltTy = VT.getVectorElementType();
550
551 unsigned NumVectorRegs = 1;
552
553 // FIXME: We don't support non-power-of-2-sized vectors for now. Ideally we
554 // could break down into LHS/RHS like LegalizeDAG does.
555 if (!isPowerOf2_32(NumElts)) {
556 NumVectorRegs = NumElts;
557 NumElts = 1;
558 }
559
560 // Divide the input until we get to a supported size. This will always
561 // end with a scalar if the target doesn't support vectors.
562 while (NumElts > 1 && !TLI->isTypeLegal(MVT::getVectorVT(EltTy, NumElts))) {
563 NumElts >>= 1;
564 NumVectorRegs <<= 1;
565 }
566
567 NumIntermediates = NumVectorRegs;
568
569 MVT NewVT = MVT::getVectorVT(EltTy, NumElts);
570 if (!TLI->isTypeLegal(NewVT))
571 NewVT = EltTy;
572 IntermediateVT = NewVT;
573
574 EVT DestVT = TLI->getRegisterType(NewVT);
575 RegisterVT = DestVT;
576 if (EVT(DestVT).bitsLT(NewVT)) {
577 // Value is expanded, e.g. i64 -> i16.
578 return NumVectorRegs*(NewVT.getSizeInBits()/DestVT.getSizeInBits());
579 } else {
580 // Otherwise, promotion or legal types use the same number of registers as
581 // the vector decimated to the appropriate level.
582 return NumVectorRegs;
583 }
584
585 return 1;
586}
587
Chris Lattner310968c2005-01-07 07:44:53 +0000588/// computeRegisterProperties - Once all of the register classes are added,
589/// this allows us to compute derived properties we expose.
590void TargetLowering::computeRegisterProperties() {
Owen Anderson825b72b2009-08-11 20:47:22 +0000591 assert(MVT::LAST_VALUETYPE <= MVT::MAX_ALLOWED_VALUETYPE &&
Chris Lattnerbb97d812005-01-16 01:10:58 +0000592 "Too many value types for ValueTypeActions to hold!");
593
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000594 // Everything defaults to needing one register.
Owen Anderson825b72b2009-08-11 20:47:22 +0000595 for (unsigned i = 0; i != MVT::LAST_VALUETYPE; ++i) {
Dan Gohmanb9f10192007-06-21 14:42:22 +0000596 NumRegistersForVT[i] = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +0000597 RegisterTypeForVT[i] = TransformToType[i] = (MVT::SimpleValueType)i;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000598 }
599 // ...except isVoid, which doesn't need any registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000600 NumRegistersForVT[MVT::isVoid] = 0;
Misha Brukmanf976c852005-04-21 22:55:34 +0000601
Chris Lattner310968c2005-01-07 07:44:53 +0000602 // Find the largest integer register class.
Owen Anderson825b72b2009-08-11 20:47:22 +0000603 unsigned LargestIntReg = MVT::LAST_INTEGER_VALUETYPE;
Chris Lattner310968c2005-01-07 07:44:53 +0000604 for (; RegClassForVT[LargestIntReg] == 0; --LargestIntReg)
Owen Anderson825b72b2009-08-11 20:47:22 +0000605 assert(LargestIntReg != MVT::i1 && "No integer registers defined!");
Chris Lattner310968c2005-01-07 07:44:53 +0000606
607 // Every integer value type larger than this largest register takes twice as
608 // many registers to represent as the previous ValueType.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000609 for (unsigned ExpandedReg = LargestIntReg + 1; ; ++ExpandedReg) {
Dan Gohman8a55ce42009-09-23 21:02:20 +0000610 EVT ExpandedVT = (MVT::SimpleValueType)ExpandedReg;
611 if (!ExpandedVT.isInteger())
Duncan Sands83ec4b62008-06-06 12:08:01 +0000612 break;
Dan Gohmanb9f10192007-06-21 14:42:22 +0000613 NumRegistersForVT[ExpandedReg] = 2*NumRegistersForVT[ExpandedReg-1];
Owen Anderson825b72b2009-08-11 20:47:22 +0000614 RegisterTypeForVT[ExpandedReg] = (MVT::SimpleValueType)LargestIntReg;
615 TransformToType[ExpandedReg] = (MVT::SimpleValueType)(ExpandedReg - 1);
Dan Gohman8a55ce42009-09-23 21:02:20 +0000616 ValueTypeActions.setTypeAction(ExpandedVT, Expand);
Evan Cheng1a8f1fe2006-12-09 02:42:38 +0000617 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000618
619 // Inspect all of the ValueType's smaller than the largest integer
620 // register to see which ones need promotion.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000621 unsigned LegalIntReg = LargestIntReg;
622 for (unsigned IntReg = LargestIntReg - 1;
Owen Anderson825b72b2009-08-11 20:47:22 +0000623 IntReg >= (unsigned)MVT::i1; --IntReg) {
624 EVT IVT = (MVT::SimpleValueType)IntReg;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000625 if (isTypeLegal(IVT)) {
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000626 LegalIntReg = IntReg;
627 } else {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000628 RegisterTypeForVT[IntReg] = TransformToType[IntReg] =
Owen Anderson825b72b2009-08-11 20:47:22 +0000629 (MVT::SimpleValueType)LegalIntReg;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000630 ValueTypeActions.setTypeAction(IVT, Promote);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000631 }
632 }
633
Dale Johannesen161e8972007-10-05 20:04:43 +0000634 // ppcf128 type is really two f64's.
Owen Anderson825b72b2009-08-11 20:47:22 +0000635 if (!isTypeLegal(MVT::ppcf128)) {
636 NumRegistersForVT[MVT::ppcf128] = 2*NumRegistersForVT[MVT::f64];
637 RegisterTypeForVT[MVT::ppcf128] = MVT::f64;
638 TransformToType[MVT::ppcf128] = MVT::f64;
639 ValueTypeActions.setTypeAction(MVT::ppcf128, Expand);
Dale Johannesen161e8972007-10-05 20:04:43 +0000640 }
641
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000642 // Decide how to handle f64. If the target does not have native f64 support,
643 // expand it to i64 and we will be generating soft float library calls.
Owen Anderson825b72b2009-08-11 20:47:22 +0000644 if (!isTypeLegal(MVT::f64)) {
645 NumRegistersForVT[MVT::f64] = NumRegistersForVT[MVT::i64];
646 RegisterTypeForVT[MVT::f64] = RegisterTypeForVT[MVT::i64];
647 TransformToType[MVT::f64] = MVT::i64;
648 ValueTypeActions.setTypeAction(MVT::f64, Expand);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000649 }
650
651 // Decide how to handle f32. If the target does not have native support for
652 // f32, promote it to f64 if it is legal. Otherwise, expand it to i32.
Owen Anderson825b72b2009-08-11 20:47:22 +0000653 if (!isTypeLegal(MVT::f32)) {
654 if (isTypeLegal(MVT::f64)) {
655 NumRegistersForVT[MVT::f32] = NumRegistersForVT[MVT::f64];
656 RegisterTypeForVT[MVT::f32] = RegisterTypeForVT[MVT::f64];
657 TransformToType[MVT::f32] = MVT::f64;
658 ValueTypeActions.setTypeAction(MVT::f32, Promote);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000659 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000660 NumRegistersForVT[MVT::f32] = NumRegistersForVT[MVT::i32];
661 RegisterTypeForVT[MVT::f32] = RegisterTypeForVT[MVT::i32];
662 TransformToType[MVT::f32] = MVT::i32;
663 ValueTypeActions.setTypeAction(MVT::f32, Expand);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000664 }
Evan Cheng1a8f1fe2006-12-09 02:42:38 +0000665 }
Nate Begeman4ef3b812005-11-22 01:29:36 +0000666
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000667 // Loop over all of the vector value types to see which need transformations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000668 for (unsigned i = MVT::FIRST_VECTOR_VALUETYPE;
669 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000670 MVT VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000671 if (!isTypeLegal(VT)) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000672 MVT IntermediateVT;
673 EVT RegisterVT;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000674 unsigned NumIntermediates;
675 NumRegistersForVT[i] =
Owen Anderson23b9b192009-08-12 00:36:31 +0000676 getVectorTypeBreakdownMVT(VT, IntermediateVT, NumIntermediates,
677 RegisterVT, this);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000678 RegisterTypeForVT[i] = RegisterVT;
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000679
680 // Determine if there is a legal wider type.
681 bool IsLegalWiderType = false;
Owen Andersone50ed302009-08-10 22:56:29 +0000682 EVT EltVT = VT.getVectorElementType();
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000683 unsigned NElts = VT.getVectorNumElements();
Owen Anderson825b72b2009-08-11 20:47:22 +0000684 for (unsigned nVT = i+1; nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
685 EVT SVT = (MVT::SimpleValueType)nVT;
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000686 if (isTypeLegal(SVT) && SVT.getVectorElementType() == EltVT &&
Mon P Wang6fb474b2010-01-24 00:24:43 +0000687 SVT.getVectorNumElements() > NElts && NElts != 1) {
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000688 TransformToType[i] = SVT;
689 ValueTypeActions.setTypeAction(VT, Promote);
690 IsLegalWiderType = true;
691 break;
692 }
693 }
694 if (!IsLegalWiderType) {
Owen Andersone50ed302009-08-10 22:56:29 +0000695 EVT NVT = VT.getPow2VectorType();
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000696 if (NVT == VT) {
697 // Type is already a power of 2. The default action is to split.
Owen Anderson825b72b2009-08-11 20:47:22 +0000698 TransformToType[i] = MVT::Other;
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000699 ValueTypeActions.setTypeAction(VT, Expand);
700 } else {
701 TransformToType[i] = NVT;
702 ValueTypeActions.setTypeAction(VT, Promote);
703 }
704 }
Dan Gohman7f321562007-06-25 16:23:39 +0000705 }
Chris Lattner3a5935842006-03-16 19:50:01 +0000706 }
Chris Lattnerbb97d812005-01-16 01:10:58 +0000707}
Chris Lattnercba82f92005-01-16 07:28:11 +0000708
Evan Cheng72261582005-12-20 06:22:03 +0000709const char *TargetLowering::getTargetNodeName(unsigned Opcode) const {
710 return NULL;
711}
Evan Cheng3a03ebb2005-12-21 23:05:39 +0000712
Scott Michel5b8f82e2008-03-10 15:42:14 +0000713
Owen Anderson825b72b2009-08-11 20:47:22 +0000714MVT::SimpleValueType TargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson1d0be152009-08-13 21:58:54 +0000715 return PointerTy.SimpleTy;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000716}
717
Sanjiv Gupta8f17a362009-12-28 02:40:33 +0000718MVT::SimpleValueType TargetLowering::getCmpLibcallReturnType() const {
719 return MVT::i32; // return the default value
720}
721
Dan Gohman7f321562007-06-25 16:23:39 +0000722/// getVectorTypeBreakdown - Vector types are broken down into some number of
Owen Anderson825b72b2009-08-11 20:47:22 +0000723/// legal first class types. For example, MVT::v8f32 maps to 2 MVT::v4f32
724/// with Altivec or SSE1, or 8 promoted MVT::f64 values with the X86 FP stack.
725/// Similarly, MVT::v2i64 turns into 4 MVT::i32 values with both PPC and X86.
Chris Lattnerdc879292006-03-31 00:28:56 +0000726///
Dan Gohman7f321562007-06-25 16:23:39 +0000727/// This method returns the number of registers needed, and the VT for each
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000728/// register. It also returns the VT and quantity of the intermediate values
729/// before they are promoted/expanded.
Chris Lattnerdc879292006-03-31 00:28:56 +0000730///
Owen Anderson23b9b192009-08-12 00:36:31 +0000731unsigned TargetLowering::getVectorTypeBreakdown(LLVMContext &Context, EVT VT,
Owen Andersone50ed302009-08-10 22:56:29 +0000732 EVT &IntermediateVT,
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000733 unsigned &NumIntermediates,
Owen Anderson23b9b192009-08-12 00:36:31 +0000734 EVT &RegisterVT) const {
Chris Lattnerdc879292006-03-31 00:28:56 +0000735 // Figure out the right, legal destination reg to copy into.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000736 unsigned NumElts = VT.getVectorNumElements();
Owen Andersone50ed302009-08-10 22:56:29 +0000737 EVT EltTy = VT.getVectorElementType();
Chris Lattnerdc879292006-03-31 00:28:56 +0000738
739 unsigned NumVectorRegs = 1;
740
Nate Begemand73ab882007-11-27 19:28:48 +0000741 // FIXME: We don't support non-power-of-2-sized vectors for now. Ideally we
742 // could break down into LHS/RHS like LegalizeDAG does.
743 if (!isPowerOf2_32(NumElts)) {
744 NumVectorRegs = NumElts;
745 NumElts = 1;
746 }
747
Chris Lattnerdc879292006-03-31 00:28:56 +0000748 // Divide the input until we get to a supported size. This will always
749 // end with a scalar if the target doesn't support vectors.
Owen Anderson23b9b192009-08-12 00:36:31 +0000750 while (NumElts > 1 && !isTypeLegal(
751 EVT::getVectorVT(Context, EltTy, NumElts))) {
Chris Lattnerdc879292006-03-31 00:28:56 +0000752 NumElts >>= 1;
753 NumVectorRegs <<= 1;
754 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000755
756 NumIntermediates = NumVectorRegs;
Chris Lattnerdc879292006-03-31 00:28:56 +0000757
Owen Anderson23b9b192009-08-12 00:36:31 +0000758 EVT NewVT = EVT::getVectorVT(Context, EltTy, NumElts);
Dan Gohman7f321562007-06-25 16:23:39 +0000759 if (!isTypeLegal(NewVT))
760 NewVT = EltTy;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000761 IntermediateVT = NewVT;
Chris Lattnerdc879292006-03-31 00:28:56 +0000762
Owen Anderson23b9b192009-08-12 00:36:31 +0000763 EVT DestVT = getRegisterType(Context, NewVT);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000764 RegisterVT = DestVT;
Duncan Sands8e4eb092008-06-08 20:54:56 +0000765 if (DestVT.bitsLT(NewVT)) {
Chris Lattnerdc879292006-03-31 00:28:56 +0000766 // Value is expanded, e.g. i64 -> i16.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000767 return NumVectorRegs*(NewVT.getSizeInBits()/DestVT.getSizeInBits());
Chris Lattnerdc879292006-03-31 00:28:56 +0000768 } else {
769 // Otherwise, promotion or legal types use the same number of registers as
770 // the vector decimated to the appropriate level.
Chris Lattner79227e22006-03-31 00:46:36 +0000771 return NumVectorRegs;
Chris Lattnerdc879292006-03-31 00:28:56 +0000772 }
773
Evan Chenge9b3da12006-05-17 18:10:06 +0000774 return 1;
Chris Lattnerdc879292006-03-31 00:28:56 +0000775}
776
Mon P Wang0c397192008-10-30 08:01:45 +0000777/// getWidenVectorType: given a vector type, returns the type to widen to
778/// (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000779/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +0000780/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +0000781/// scalarizing vs using the wider vector type.
Owen Andersone50ed302009-08-10 22:56:29 +0000782EVT TargetLowering::getWidenVectorType(EVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +0000783 assert(VT.isVector());
784 if (isTypeLegal(VT))
785 return VT;
786
787 // Default is not to widen until moved to LegalizeTypes
Owen Anderson825b72b2009-08-11 20:47:22 +0000788 return MVT::Other;
Mon P Wang0c397192008-10-30 08:01:45 +0000789}
790
Evan Cheng3ae05432008-01-24 00:22:01 +0000791/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000792/// function arguments in the caller parameter area. This is the actual
793/// alignment, not its logarithm.
Evan Cheng3ae05432008-01-24 00:22:01 +0000794unsigned TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000795 return TD->getCallFrameTypeAlignment(Ty);
Evan Cheng3ae05432008-01-24 00:22:01 +0000796}
797
Chris Lattner071c62f2010-01-25 23:26:13 +0000798/// getJumpTableEncoding - Return the entry encoding for a jump table in the
799/// current function. The returned value is a member of the
800/// MachineJumpTableInfo::JTEntryKind enum.
801unsigned TargetLowering::getJumpTableEncoding() const {
802 // In non-pic modes, just use the address of a block.
803 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
804 return MachineJumpTableInfo::EK_BlockAddress;
805
806 // In PIC mode, if the target supports a GPRel32 directive, use it.
807 if (getTargetMachine().getMCAsmInfo()->getGPRel32Directive() != 0)
808 return MachineJumpTableInfo::EK_GPRel32BlockAddress;
809
810 // Otherwise, use a label difference.
811 return MachineJumpTableInfo::EK_LabelDifference32;
812}
813
Dan Gohman475871a2008-07-27 21:46:04 +0000814SDValue TargetLowering::getPICJumpTableRelocBase(SDValue Table,
815 SelectionDAG &DAG) const {
Chris Lattnerf1214cb2010-01-26 06:53:37 +0000816 // If our PIC model is GP relative, use the global offset table as the base.
817 if (getJumpTableEncoding() == MachineJumpTableInfo::EK_GPRel32BlockAddress)
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000818 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +0000819 return Table;
820}
821
Chris Lattner13e97a22010-01-26 05:30:30 +0000822/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
823/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
824/// MCExpr.
825const MCExpr *
Chris Lattner589c6f62010-01-26 06:28:43 +0000826TargetLowering::getPICJumpTableRelocBaseExpr(const MachineFunction *MF,
827 unsigned JTI,MCContext &Ctx) const{
Chris Lattnerbeeb93e2010-01-26 05:58:28 +0000828 // The normal PIC reloc base is the label at the start of the jump table.
Chris Lattner589c6f62010-01-26 06:28:43 +0000829 return MCSymbolRefExpr::Create(MF->getJTISymbol(JTI, Ctx), Ctx);
Chris Lattner13e97a22010-01-26 05:30:30 +0000830}
831
Dan Gohman6520e202008-10-18 02:06:02 +0000832bool
833TargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
834 // Assume that everything is safe in static mode.
835 if (getTargetMachine().getRelocationModel() == Reloc::Static)
836 return true;
837
838 // In dynamic-no-pic mode, assume that known defined values are safe.
839 if (getTargetMachine().getRelocationModel() == Reloc::DynamicNoPIC &&
840 GA &&
841 !GA->getGlobal()->isDeclaration() &&
Duncan Sands667d4b82009-03-07 15:45:40 +0000842 !GA->getGlobal()->isWeakForLinker())
Dan Gohman6520e202008-10-18 02:06:02 +0000843 return true;
844
845 // Otherwise assume nothing is safe.
846 return false;
847}
848
Chris Lattnereb8146b2006-02-04 02:13:02 +0000849//===----------------------------------------------------------------------===//
850// Optimization Methods
851//===----------------------------------------------------------------------===//
852
Nate Begeman368e18d2006-02-16 21:11:51 +0000853/// ShrinkDemandedConstant - Check to see if the specified operand of the
854/// specified instruction is a constant integer. If so, check to see if there
855/// are any bits set in the constant that are not demanded. If so, shrink the
856/// constant and return true.
Dan Gohman475871a2008-07-27 21:46:04 +0000857bool TargetLowering::TargetLoweringOpt::ShrinkDemandedConstant(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000858 const APInt &Demanded) {
Dale Johannesende064702009-02-06 21:50:26 +0000859 DebugLoc dl = Op.getDebugLoc();
Bill Wendling36ae6c12009-03-04 00:18:06 +0000860
Chris Lattnerec665152006-02-26 23:36:02 +0000861 // FIXME: ISD::SELECT, ISD::SELECT_CC
Dan Gohmane5af2d32009-01-29 01:59:02 +0000862 switch (Op.getOpcode()) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000863 default: break;
Nate Begeman368e18d2006-02-16 21:11:51 +0000864 case ISD::XOR:
Bill Wendling36ae6c12009-03-04 00:18:06 +0000865 case ISD::AND:
866 case ISD::OR: {
867 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
868 if (!C) return false;
869
870 if (Op.getOpcode() == ISD::XOR &&
871 (C->getAPIntValue() | (~Demanded)).isAllOnesValue())
872 return false;
873
874 // if we can expand it to have all bits set, do it
875 if (C->getAPIntValue().intersects(~Demanded)) {
Owen Andersone50ed302009-08-10 22:56:29 +0000876 EVT VT = Op.getValueType();
Bill Wendling36ae6c12009-03-04 00:18:06 +0000877 SDValue New = DAG.getNode(Op.getOpcode(), dl, VT, Op.getOperand(0),
878 DAG.getConstant(Demanded &
879 C->getAPIntValue(),
880 VT));
881 return CombineTo(Op, New);
882 }
883
Nate Begemande996292006-02-03 22:24:05 +0000884 break;
885 }
Bill Wendling36ae6c12009-03-04 00:18:06 +0000886 }
887
Nate Begemande996292006-02-03 22:24:05 +0000888 return false;
889}
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000890
Dan Gohman97121ba2009-04-08 00:15:30 +0000891/// ShrinkDemandedOp - Convert x+y to (VT)((SmallVT)x+(SmallVT)y) if the
892/// casts are free. This uses isZExtFree and ZERO_EXTEND for the widening
893/// cast, but it could be generalized for targets with other types of
894/// implicit widening casts.
895bool
896TargetLowering::TargetLoweringOpt::ShrinkDemandedOp(SDValue Op,
897 unsigned BitWidth,
898 const APInt &Demanded,
899 DebugLoc dl) {
900 assert(Op.getNumOperands() == 2 &&
901 "ShrinkDemandedOp only supports binary operators!");
902 assert(Op.getNode()->getNumValues() == 1 &&
903 "ShrinkDemandedOp only supports nodes with one result!");
904
905 // Don't do this if the node has another user, which may require the
906 // full value.
907 if (!Op.getNode()->hasOneUse())
908 return false;
909
910 // Search for the smallest integer type with free casts to and from
911 // Op's type. For expedience, just check power-of-2 integer types.
912 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
913 unsigned SmallVTBits = BitWidth - Demanded.countLeadingZeros();
914 if (!isPowerOf2_32(SmallVTBits))
915 SmallVTBits = NextPowerOf2(SmallVTBits);
916 for (; SmallVTBits < BitWidth; SmallVTBits = NextPowerOf2(SmallVTBits)) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000917 EVT SmallVT = EVT::getIntegerVT(*DAG.getContext(), SmallVTBits);
Dan Gohman97121ba2009-04-08 00:15:30 +0000918 if (TLI.isTruncateFree(Op.getValueType(), SmallVT) &&
919 TLI.isZExtFree(SmallVT, Op.getValueType())) {
920 // We found a type with free casts.
921 SDValue X = DAG.getNode(Op.getOpcode(), dl, SmallVT,
922 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
923 Op.getNode()->getOperand(0)),
924 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
925 Op.getNode()->getOperand(1)));
926 SDValue Z = DAG.getNode(ISD::ZERO_EXTEND, dl, Op.getValueType(), X);
927 return CombineTo(Op, Z);
928 }
929 }
930 return false;
931}
932
Nate Begeman368e18d2006-02-16 21:11:51 +0000933/// SimplifyDemandedBits - Look at Op. At this point, we know that only the
934/// DemandedMask bits of the result of Op are ever used downstream. If we can
935/// use this information to simplify Op, create a new simplified DAG node and
936/// return true, returning the original and new nodes in Old and New. Otherwise,
937/// analyze the expression and return a mask of KnownOne and KnownZero bits for
938/// the expression (used to simplify the caller). The KnownZero/One bits may
939/// only be accurate for those bits in the DemandedMask.
Dan Gohman475871a2008-07-27 21:46:04 +0000940bool TargetLowering::SimplifyDemandedBits(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000941 const APInt &DemandedMask,
942 APInt &KnownZero,
943 APInt &KnownOne,
Nate Begeman368e18d2006-02-16 21:11:51 +0000944 TargetLoweringOpt &TLO,
945 unsigned Depth) const {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000946 unsigned BitWidth = DemandedMask.getBitWidth();
Dan Gohman87862e72009-12-11 21:31:27 +0000947 assert(Op.getValueType().getScalarType().getSizeInBits() == BitWidth &&
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000948 "Mask size mismatches value type size!");
949 APInt NewMask = DemandedMask;
Dale Johannesen6f38cb62009-02-07 19:59:05 +0000950 DebugLoc dl = Op.getDebugLoc();
Chris Lattner3fc5b012007-05-17 18:19:23 +0000951
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000952 // Don't know anything.
953 KnownZero = KnownOne = APInt(BitWidth, 0);
954
Nate Begeman368e18d2006-02-16 21:11:51 +0000955 // Other users may use these bits.
Gabor Greifba36cb52008-08-28 21:40:38 +0000956 if (!Op.getNode()->hasOneUse()) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000957 if (Depth != 0) {
958 // If not at the root, Just compute the KnownZero/KnownOne bits to
959 // simplify things downstream.
Dan Gohmanea859be2007-06-22 14:59:07 +0000960 TLO.DAG.ComputeMaskedBits(Op, DemandedMask, KnownZero, KnownOne, Depth);
Nate Begeman368e18d2006-02-16 21:11:51 +0000961 return false;
962 }
963 // If this is the root being simplified, allow it to have multiple uses,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000964 // just set the NewMask to all bits.
965 NewMask = APInt::getAllOnesValue(BitWidth);
Nate Begeman368e18d2006-02-16 21:11:51 +0000966 } else if (DemandedMask == 0) {
967 // Not demanding any bits from Op.
968 if (Op.getOpcode() != ISD::UNDEF)
Dale Johannesene8d72302009-02-06 23:05:02 +0000969 return TLO.CombineTo(Op, TLO.DAG.getUNDEF(Op.getValueType()));
Nate Begeman368e18d2006-02-16 21:11:51 +0000970 return false;
971 } else if (Depth == 6) { // Limit search depth.
972 return false;
973 }
974
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000975 APInt KnownZero2, KnownOne2, KnownZeroOut, KnownOneOut;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000976 switch (Op.getOpcode()) {
977 case ISD::Constant:
Nate Begeman368e18d2006-02-16 21:11:51 +0000978 // We know all of the bits for a constant!
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000979 KnownOne = cast<ConstantSDNode>(Op)->getAPIntValue() & NewMask;
980 KnownZero = ~KnownOne & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +0000981 return false; // Don't fall through, will infinitely loop.
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000982 case ISD::AND:
Chris Lattner81cd3552006-02-27 00:36:27 +0000983 // If the RHS is a constant, check to see if the LHS would be zero without
984 // using the bits from the RHS. Below, we use knowledge about the RHS to
985 // simplify the LHS, here we're using information from the LHS to simplify
986 // the RHS.
987 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000988 APInt LHSZero, LHSOne;
989 TLO.DAG.ComputeMaskedBits(Op.getOperand(0), NewMask,
Dan Gohmanea859be2007-06-22 14:59:07 +0000990 LHSZero, LHSOne, Depth+1);
Chris Lattner81cd3552006-02-27 00:36:27 +0000991 // If the LHS already has zeros where RHSC does, this and is dead.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000992 if ((LHSZero & NewMask) == (~RHSC->getAPIntValue() & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +0000993 return TLO.CombineTo(Op, Op.getOperand(0));
994 // If any of the set bits in the RHS are known zero on the LHS, shrink
995 // the constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000996 if (TLO.ShrinkDemandedConstant(Op, ~LHSZero & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +0000997 return true;
998 }
999
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001000 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001001 KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001002 return true;
Nate Begeman368e18d2006-02-16 21:11:51 +00001003 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001004 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownZero & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +00001005 KnownZero2, KnownOne2, TLO, Depth+1))
1006 return true;
1007 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1008
1009 // If all of the demanded bits are known one on one side, return the other.
1010 // These bits cannot contribute to the result of the 'and'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001011 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001012 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001013 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001014 return TLO.CombineTo(Op, Op.getOperand(1));
1015 // If all of the demanded bits in the inputs are known zeros, return zero.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001016 if ((NewMask & (KnownZero|KnownZero2)) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +00001017 return TLO.CombineTo(Op, TLO.DAG.getConstant(0, Op.getValueType()));
1018 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001019 if (TLO.ShrinkDemandedConstant(Op, ~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001020 return true;
Dan Gohman97121ba2009-04-08 00:15:30 +00001021 // If the operation can be done in a smaller type, do so.
Evan Chengd40d03e2010-01-06 19:38:29 +00001022 if (TLO.ShrinkOps && TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +00001023 return true;
1024
Nate Begeman368e18d2006-02-16 21:11:51 +00001025 // Output known-1 bits are only known if set in both the LHS & RHS.
1026 KnownOne &= KnownOne2;
1027 // Output known-0 are known to be clear if zero in either the LHS | RHS.
1028 KnownZero |= KnownZero2;
1029 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001030 case ISD::OR:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001031 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001032 KnownOne, TLO, Depth+1))
1033 return true;
1034 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001035 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownOne & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +00001036 KnownZero2, KnownOne2, TLO, Depth+1))
1037 return true;
1038 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1039
1040 // If all of the demanded bits are known zero on one side, return the other.
1041 // These bits cannot contribute to the result of the 'or'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001042 if ((NewMask & ~KnownOne2 & KnownZero) == (~KnownOne2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001043 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001044 if ((NewMask & ~KnownOne & KnownZero2) == (~KnownOne & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001045 return TLO.CombineTo(Op, Op.getOperand(1));
1046 // If all of the potentially set bits on one side are known to be set on
1047 // the other side, just use the 'other' side.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001048 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001049 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001050 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001051 return TLO.CombineTo(Op, Op.getOperand(1));
1052 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001053 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001054 return true;
Dan Gohman97121ba2009-04-08 00:15:30 +00001055 // If the operation can be done in a smaller type, do so.
Evan Chengd40d03e2010-01-06 19:38:29 +00001056 if (TLO.ShrinkOps && TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +00001057 return true;
1058
Nate Begeman368e18d2006-02-16 21:11:51 +00001059 // Output known-0 bits are only known if clear in both the LHS & RHS.
1060 KnownZero &= KnownZero2;
1061 // Output known-1 are known to be set if set in either the LHS | RHS.
1062 KnownOne |= KnownOne2;
1063 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001064 case ISD::XOR:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001065 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001066 KnownOne, TLO, Depth+1))
1067 return true;
1068 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001069 if (SimplifyDemandedBits(Op.getOperand(0), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +00001070 KnownOne2, TLO, Depth+1))
1071 return true;
1072 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1073
1074 // If all of the demanded bits are known zero on one side, return the other.
1075 // These bits cannot contribute to the result of the 'xor'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001076 if ((KnownZero & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +00001077 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001078 if ((KnownZero2 & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +00001079 return TLO.CombineTo(Op, Op.getOperand(1));
Dan Gohman97121ba2009-04-08 00:15:30 +00001080 // If the operation can be done in a smaller type, do so.
Evan Chengd40d03e2010-01-06 19:38:29 +00001081 if (TLO.ShrinkOps && TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +00001082 return true;
1083
Chris Lattner3687c1a2006-11-27 21:50:02 +00001084 // If all of the unknown bits are known to be zero on one side or the other
1085 // (but not both) turn this into an *inclusive* or.
1086 // e.g. (A & C1)^(B & C2) -> (A & C1)|(B & C2) iff C1&C2 == 0
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001087 if ((NewMask & ~KnownZero & ~KnownZero2) == 0)
Dale Johannesende064702009-02-06 21:50:26 +00001088 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::OR, dl, Op.getValueType(),
Chris Lattner3687c1a2006-11-27 21:50:02 +00001089 Op.getOperand(0),
1090 Op.getOperand(1)));
Nate Begeman368e18d2006-02-16 21:11:51 +00001091
1092 // Output known-0 bits are known if clear or set in both the LHS & RHS.
1093 KnownZeroOut = (KnownZero & KnownZero2) | (KnownOne & KnownOne2);
1094 // Output known-1 are known to be set if set in only one of the LHS, RHS.
1095 KnownOneOut = (KnownZero & KnownOne2) | (KnownOne & KnownZero2);
1096
Nate Begeman368e18d2006-02-16 21:11:51 +00001097 // If all of the demanded bits on one side are known, and all of the set
1098 // bits on that side are also known to be set on the other side, turn this
1099 // into an AND, as we know the bits will be cleared.
1100 // e.g. (X | C1) ^ C2 --> (X | C1) & ~C2 iff (C1&C2) == C2
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001101 if ((NewMask & (KnownZero|KnownOne)) == NewMask) { // all known
Nate Begeman368e18d2006-02-16 21:11:51 +00001102 if ((KnownOne & KnownOne2) == KnownOne) {
Owen Andersone50ed302009-08-10 22:56:29 +00001103 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001104 SDValue ANDC = TLO.DAG.getConstant(~KnownOne & NewMask, VT);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001105 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::AND, dl, VT,
1106 Op.getOperand(0), ANDC));
Nate Begeman368e18d2006-02-16 21:11:51 +00001107 }
1108 }
1109
1110 // If the RHS is a constant, see if we can simplify it.
Torok Edwin4fea2e92008-04-06 21:23:02 +00001111 // for XOR, we prefer to force bits to 1 if they will make a -1.
1112 // if we can't force bits, try to shrink constant
1113 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1114 APInt Expanded = C->getAPIntValue() | (~NewMask);
1115 // if we can expand it to have all bits set, do it
1116 if (Expanded.isAllOnesValue()) {
1117 if (Expanded != C->getAPIntValue()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001118 EVT VT = Op.getValueType();
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001119 SDValue New = TLO.DAG.getNode(Op.getOpcode(), dl,VT, Op.getOperand(0),
Torok Edwin4fea2e92008-04-06 21:23:02 +00001120 TLO.DAG.getConstant(Expanded, VT));
1121 return TLO.CombineTo(Op, New);
1122 }
1123 // if it already has all the bits set, nothing to change
1124 // but don't shrink either!
1125 } else if (TLO.ShrinkDemandedConstant(Op, NewMask)) {
1126 return true;
1127 }
1128 }
1129
Nate Begeman368e18d2006-02-16 21:11:51 +00001130 KnownZero = KnownZeroOut;
1131 KnownOne = KnownOneOut;
1132 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001133 case ISD::SELECT:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001134 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001135 KnownOne, TLO, Depth+1))
1136 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001137 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +00001138 KnownOne2, TLO, Depth+1))
1139 return true;
1140 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1141 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1142
1143 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001144 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001145 return true;
1146
1147 // Only known if known in both the LHS and RHS.
1148 KnownOne &= KnownOne2;
1149 KnownZero &= KnownZero2;
1150 break;
Chris Lattnerec665152006-02-26 23:36:02 +00001151 case ISD::SELECT_CC:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001152 if (SimplifyDemandedBits(Op.getOperand(3), NewMask, KnownZero,
Chris Lattnerec665152006-02-26 23:36:02 +00001153 KnownOne, TLO, Depth+1))
1154 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001155 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero2,
Chris Lattnerec665152006-02-26 23:36:02 +00001156 KnownOne2, TLO, Depth+1))
1157 return true;
1158 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1159 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1160
1161 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001162 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Chris Lattnerec665152006-02-26 23:36:02 +00001163 return true;
1164
1165 // Only known if known in both the LHS and RHS.
1166 KnownOne &= KnownOne2;
1167 KnownZero &= KnownZero2;
1168 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001169 case ISD::SHL:
Nate Begeman368e18d2006-02-16 21:11:51 +00001170 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001171 unsigned ShAmt = SA->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00001172 SDValue InOp = Op.getOperand(0);
Chris Lattner895c4ab2007-04-17 21:14:16 +00001173
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001174 // If the shift count is an invalid immediate, don't do anything.
1175 if (ShAmt >= BitWidth)
1176 break;
1177
Chris Lattner895c4ab2007-04-17 21:14:16 +00001178 // If this is ((X >>u C1) << ShAmt), see if we can simplify this into a
1179 // single shift. We can do this if the bottom bits (which are shifted
1180 // out) are never demanded.
1181 if (InOp.getOpcode() == ISD::SRL &&
1182 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001183 if (ShAmt && (NewMask & APInt::getLowBitsSet(BitWidth, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001184 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +00001185 unsigned Opc = ISD::SHL;
1186 int Diff = ShAmt-C1;
1187 if (Diff < 0) {
1188 Diff = -Diff;
1189 Opc = ISD::SRL;
1190 }
1191
Dan Gohman475871a2008-07-27 21:46:04 +00001192 SDValue NewSA =
Chris Lattner4e7e6cd2007-05-30 16:30:06 +00001193 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00001194 EVT VT = Op.getValueType();
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001195 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +00001196 InOp.getOperand(0), NewSA));
1197 }
1198 }
1199
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001200 if (SimplifyDemandedBits(Op.getOperand(0), NewMask.lshr(ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +00001201 KnownZero, KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001202 return true;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001203 KnownZero <<= SA->getZExtValue();
1204 KnownOne <<= SA->getZExtValue();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001205 // low bits known zero.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001206 KnownZero |= APInt::getLowBitsSet(BitWidth, SA->getZExtValue());
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001207 }
1208 break;
Nate Begeman368e18d2006-02-16 21:11:51 +00001209 case ISD::SRL:
1210 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +00001211 EVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001212 unsigned ShAmt = SA->getZExtValue();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001213 unsigned VTSize = VT.getSizeInBits();
Dan Gohman475871a2008-07-27 21:46:04 +00001214 SDValue InOp = Op.getOperand(0);
Chris Lattner895c4ab2007-04-17 21:14:16 +00001215
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001216 // If the shift count is an invalid immediate, don't do anything.
1217 if (ShAmt >= BitWidth)
1218 break;
1219
Chris Lattner895c4ab2007-04-17 21:14:16 +00001220 // If this is ((X << C1) >>u ShAmt), see if we can simplify this into a
1221 // single shift. We can do this if the top bits (which are shifted out)
1222 // are never demanded.
1223 if (InOp.getOpcode() == ISD::SHL &&
1224 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001225 if (ShAmt && (NewMask & APInt::getHighBitsSet(VTSize, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001226 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +00001227 unsigned Opc = ISD::SRL;
1228 int Diff = ShAmt-C1;
1229 if (Diff < 0) {
1230 Diff = -Diff;
1231 Opc = ISD::SHL;
1232 }
1233
Dan Gohman475871a2008-07-27 21:46:04 +00001234 SDValue NewSA =
Chris Lattner8c7d2d52007-04-17 22:53:02 +00001235 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001236 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +00001237 InOp.getOperand(0), NewSA));
1238 }
1239 }
Nate Begeman368e18d2006-02-16 21:11:51 +00001240
1241 // Compute the new bits that are at the top now.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001242 if (SimplifyDemandedBits(InOp, (NewMask << ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +00001243 KnownZero, KnownOne, TLO, Depth+1))
1244 return true;
1245 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001246 KnownZero = KnownZero.lshr(ShAmt);
1247 KnownOne = KnownOne.lshr(ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +00001248
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001249 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +00001250 KnownZero |= HighBits; // High bits known zero.
Nate Begeman368e18d2006-02-16 21:11:51 +00001251 }
1252 break;
1253 case ISD::SRA:
Dan Gohmane5af2d32009-01-29 01:59:02 +00001254 // If this is an arithmetic shift right and only the low-bit is set, we can
1255 // always convert this into a logical shr, even if the shift amount is
1256 // variable. The low bit of the shift cannot be an input sign bit unless
1257 // the shift amount is >= the size of the datatype, which is undefined.
1258 if (DemandedMask == 1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001259 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, Op.getValueType(),
Dan Gohmane5af2d32009-01-29 01:59:02 +00001260 Op.getOperand(0), Op.getOperand(1)));
1261
Nate Begeman368e18d2006-02-16 21:11:51 +00001262 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +00001263 EVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001264 unsigned ShAmt = SA->getZExtValue();
Nate Begeman368e18d2006-02-16 21:11:51 +00001265
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001266 // If the shift count is an invalid immediate, don't do anything.
1267 if (ShAmt >= BitWidth)
1268 break;
1269
1270 APInt InDemandedMask = (NewMask << ShAmt);
Chris Lattner1b737132006-05-08 17:22:53 +00001271
1272 // If any of the demanded bits are produced by the sign extension, we also
1273 // demand the input sign bit.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001274 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
1275 if (HighBits.intersects(NewMask))
Dan Gohman87862e72009-12-11 21:31:27 +00001276 InDemandedMask |= APInt::getSignBit(VT.getScalarType().getSizeInBits());
Chris Lattner1b737132006-05-08 17:22:53 +00001277
1278 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedMask,
Nate Begeman368e18d2006-02-16 21:11:51 +00001279 KnownZero, KnownOne, TLO, Depth+1))
1280 return true;
1281 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001282 KnownZero = KnownZero.lshr(ShAmt);
1283 KnownOne = KnownOne.lshr(ShAmt);
Nate Begeman368e18d2006-02-16 21:11:51 +00001284
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001285 // Handle the sign bit, adjusted to where it is now in the mask.
1286 APInt SignBit = APInt::getSignBit(BitWidth).lshr(ShAmt);
Nate Begeman368e18d2006-02-16 21:11:51 +00001287
1288 // If the input sign bit is known to be zero, or if none of the top bits
1289 // are demanded, turn this into an unsigned shift right.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001290 if (KnownZero.intersects(SignBit) || (HighBits & ~NewMask) == HighBits) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001291 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, VT,
1292 Op.getOperand(0),
Nate Begeman368e18d2006-02-16 21:11:51 +00001293 Op.getOperand(1)));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001294 } else if (KnownOne.intersects(SignBit)) { // New bits are known one.
Nate Begeman368e18d2006-02-16 21:11:51 +00001295 KnownOne |= HighBits;
1296 }
1297 }
1298 break;
1299 case ISD::SIGN_EXTEND_INREG: {
Owen Andersone50ed302009-08-10 22:56:29 +00001300 EVT EVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
Nate Begeman368e18d2006-02-16 21:11:51 +00001301
Chris Lattnerec665152006-02-26 23:36:02 +00001302 // Sign extension. Compute the demanded bits in the result that are not
Nate Begeman368e18d2006-02-16 21:11:51 +00001303 // present in the input.
Dan Gohmand1996362010-01-09 02:13:55 +00001304 APInt NewBits =
1305 APInt::getHighBitsSet(BitWidth,
1306 BitWidth - EVT.getScalarType().getSizeInBits()) &
1307 NewMask;
Nate Begeman368e18d2006-02-16 21:11:51 +00001308
Chris Lattnerec665152006-02-26 23:36:02 +00001309 // If none of the extended bits are demanded, eliminate the sextinreg.
1310 if (NewBits == 0)
1311 return TLO.CombineTo(Op, Op.getOperand(0));
1312
Dan Gohmand1996362010-01-09 02:13:55 +00001313 APInt InSignBit = APInt::getSignBit(EVT.getScalarType().getSizeInBits());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001314 InSignBit.zext(BitWidth);
Dan Gohmand1996362010-01-09 02:13:55 +00001315 APInt InputDemandedBits =
1316 APInt::getLowBitsSet(BitWidth,
1317 EVT.getScalarType().getSizeInBits()) &
1318 NewMask;
Nate Begeman368e18d2006-02-16 21:11:51 +00001319
Chris Lattnerec665152006-02-26 23:36:02 +00001320 // Since the sign extended bits are demanded, we know that the sign
Nate Begeman368e18d2006-02-16 21:11:51 +00001321 // bit is demanded.
Chris Lattnerec665152006-02-26 23:36:02 +00001322 InputDemandedBits |= InSignBit;
Nate Begeman368e18d2006-02-16 21:11:51 +00001323
1324 if (SimplifyDemandedBits(Op.getOperand(0), InputDemandedBits,
1325 KnownZero, KnownOne, TLO, Depth+1))
1326 return true;
1327 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1328
1329 // If the sign bit of the input is known set or clear, then we know the
1330 // top bits of the result.
1331
Chris Lattnerec665152006-02-26 23:36:02 +00001332 // If the input sign bit is known zero, convert this into a zero extension.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001333 if (KnownZero.intersects(InSignBit))
Chris Lattnerec665152006-02-26 23:36:02 +00001334 return TLO.CombineTo(Op,
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001335 TLO.DAG.getZeroExtendInReg(Op.getOperand(0),dl,EVT));
Chris Lattnerec665152006-02-26 23:36:02 +00001336
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001337 if (KnownOne.intersects(InSignBit)) { // Input sign bit known set
Nate Begeman368e18d2006-02-16 21:11:51 +00001338 KnownOne |= NewBits;
1339 KnownZero &= ~NewBits;
Chris Lattnerec665152006-02-26 23:36:02 +00001340 } else { // Input sign bit unknown
Nate Begeman368e18d2006-02-16 21:11:51 +00001341 KnownZero &= ~NewBits;
1342 KnownOne &= ~NewBits;
1343 }
1344 break;
1345 }
Chris Lattnerec665152006-02-26 23:36:02 +00001346 case ISD::ZERO_EXTEND: {
Dan Gohmand1996362010-01-09 02:13:55 +00001347 unsigned OperandBitWidth =
1348 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001349 APInt InMask = NewMask;
1350 InMask.trunc(OperandBitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001351
1352 // If none of the top bits are demanded, convert this into an any_extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001353 APInt NewBits =
1354 APInt::getHighBitsSet(BitWidth, BitWidth - OperandBitWidth) & NewMask;
1355 if (!NewBits.intersects(NewMask))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001356 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
Chris Lattnerec665152006-02-26 23:36:02 +00001357 Op.getValueType(),
1358 Op.getOperand(0)));
1359
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001360 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001361 KnownZero, KnownOne, TLO, Depth+1))
1362 return true;
1363 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001364 KnownZero.zext(BitWidth);
1365 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001366 KnownZero |= NewBits;
1367 break;
1368 }
1369 case ISD::SIGN_EXTEND: {
Owen Andersone50ed302009-08-10 22:56:29 +00001370 EVT InVT = Op.getOperand(0).getValueType();
Dan Gohmand1996362010-01-09 02:13:55 +00001371 unsigned InBits = InVT.getScalarType().getSizeInBits();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001372 APInt InMask = APInt::getLowBitsSet(BitWidth, InBits);
Dan Gohman97360282008-03-11 21:29:43 +00001373 APInt InSignBit = APInt::getBitsSet(BitWidth, InBits - 1, InBits);
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001374 APInt NewBits = ~InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001375
1376 // If none of the top bits are demanded, convert this into an any_extend.
1377 if (NewBits == 0)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001378 return TLO.CombineTo(Op,TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
1379 Op.getValueType(),
1380 Op.getOperand(0)));
Chris Lattnerec665152006-02-26 23:36:02 +00001381
1382 // Since some of the sign extended bits are demanded, we know that the sign
1383 // bit is demanded.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001384 APInt InDemandedBits = InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001385 InDemandedBits |= InSignBit;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001386 InDemandedBits.trunc(InBits);
Chris Lattnerec665152006-02-26 23:36:02 +00001387
1388 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedBits, KnownZero,
1389 KnownOne, TLO, Depth+1))
1390 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001391 KnownZero.zext(BitWidth);
1392 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001393
1394 // If the sign bit is known zero, convert this to a zero extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001395 if (KnownZero.intersects(InSignBit))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001396 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ZERO_EXTEND, dl,
Chris Lattnerec665152006-02-26 23:36:02 +00001397 Op.getValueType(),
1398 Op.getOperand(0)));
1399
1400 // If the sign bit is known one, the top bits match.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001401 if (KnownOne.intersects(InSignBit)) {
Chris Lattnerec665152006-02-26 23:36:02 +00001402 KnownOne |= NewBits;
1403 KnownZero &= ~NewBits;
1404 } else { // Otherwise, top bits aren't known.
1405 KnownOne &= ~NewBits;
1406 KnownZero &= ~NewBits;
1407 }
1408 break;
1409 }
1410 case ISD::ANY_EXTEND: {
Dan Gohmand1996362010-01-09 02:13:55 +00001411 unsigned OperandBitWidth =
1412 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001413 APInt InMask = NewMask;
1414 InMask.trunc(OperandBitWidth);
1415 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001416 KnownZero, KnownOne, TLO, Depth+1))
1417 return true;
1418 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001419 KnownZero.zext(BitWidth);
1420 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001421 break;
1422 }
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001423 case ISD::TRUNCATE: {
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001424 // Simplify the input, using demanded bit information, and compute the known
1425 // zero/one bits live out.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001426 APInt TruncMask = NewMask;
1427 TruncMask.zext(Op.getOperand(0).getValueSizeInBits());
1428 if (SimplifyDemandedBits(Op.getOperand(0), TruncMask,
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001429 KnownZero, KnownOne, TLO, Depth+1))
1430 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001431 KnownZero.trunc(BitWidth);
1432 KnownOne.trunc(BitWidth);
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001433
1434 // If the input is only used by this truncate, see if we can shrink it based
1435 // on the known demanded bits.
Gabor Greifba36cb52008-08-28 21:40:38 +00001436 if (Op.getOperand(0).getNode()->hasOneUse()) {
Dan Gohman475871a2008-07-27 21:46:04 +00001437 SDValue In = Op.getOperand(0);
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001438 unsigned InBitWidth = In.getValueSizeInBits();
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001439 switch (In.getOpcode()) {
1440 default: break;
1441 case ISD::SRL:
1442 // Shrink SRL by a constant if none of the high bits shifted in are
1443 // demanded.
1444 if (ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(In.getOperand(1))){
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001445 APInt HighBits = APInt::getHighBitsSet(InBitWidth,
1446 InBitWidth - BitWidth);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001447 HighBits = HighBits.lshr(ShAmt->getZExtValue());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001448 HighBits.trunc(BitWidth);
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001449
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001450 if (ShAmt->getZExtValue() < BitWidth && !(HighBits & NewMask)) {
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001451 // None of the shifted in bits are needed. Add a truncate of the
1452 // shift input, then shift it.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001453 SDValue NewTrunc = TLO.DAG.getNode(ISD::TRUNCATE, dl,
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001454 Op.getValueType(),
1455 In.getOperand(0));
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001456 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl,
1457 Op.getValueType(),
1458 NewTrunc,
1459 In.getOperand(1)));
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001460 }
1461 }
1462 break;
1463 }
1464 }
1465
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001466 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001467 break;
1468 }
Chris Lattnerec665152006-02-26 23:36:02 +00001469 case ISD::AssertZext: {
Owen Andersone50ed302009-08-10 22:56:29 +00001470 EVT VT = cast<VTSDNode>(Op.getOperand(1))->getVT();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001471 APInt InMask = APInt::getLowBitsSet(BitWidth,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001472 VT.getSizeInBits());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001473 if (SimplifyDemandedBits(Op.getOperand(0), InMask & NewMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001474 KnownZero, KnownOne, TLO, Depth+1))
1475 return true;
1476 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001477 KnownZero |= ~InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001478 break;
1479 }
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001480 case ISD::BIT_CONVERT:
1481#if 0
1482 // If this is an FP->Int bitcast and if the sign bit is the only thing that
1483 // is demanded, turn this into a FGETSIGN.
Owen Andersone50ed302009-08-10 22:56:29 +00001484 if (NewMask == EVT::getIntegerVTSignBit(Op.getValueType()) &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001485 MVT::isFloatingPoint(Op.getOperand(0).getValueType()) &&
1486 !MVT::isVector(Op.getOperand(0).getValueType())) {
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001487 // Only do this xform if FGETSIGN is valid or if before legalize.
1488 if (!TLO.AfterLegalize ||
1489 isOperationLegal(ISD::FGETSIGN, Op.getValueType())) {
1490 // Make a FGETSIGN + SHL to move the sign bit into the appropriate
1491 // place. We expect the SHL to be eliminated by other optimizations.
Dan Gohman475871a2008-07-27 21:46:04 +00001492 SDValue Sign = TLO.DAG.getNode(ISD::FGETSIGN, Op.getValueType(),
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001493 Op.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00001494 unsigned ShVal = Op.getValueType().getSizeInBits()-1;
Dan Gohman475871a2008-07-27 21:46:04 +00001495 SDValue ShAmt = TLO.DAG.getConstant(ShVal, getShiftAmountTy());
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001496 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, Op.getValueType(),
1497 Sign, ShAmt));
1498 }
1499 }
1500#endif
1501 break;
Dan Gohman97121ba2009-04-08 00:15:30 +00001502 case ISD::ADD:
1503 case ISD::MUL:
1504 case ISD::SUB: {
1505 // Add, Sub, and Mul don't demand any bits in positions beyond that
1506 // of the highest bit demanded of them.
1507 APInt LoMask = APInt::getLowBitsSet(BitWidth,
1508 BitWidth - NewMask.countLeadingZeros());
1509 if (SimplifyDemandedBits(Op.getOperand(0), LoMask, KnownZero2,
1510 KnownOne2, TLO, Depth+1))
1511 return true;
1512 if (SimplifyDemandedBits(Op.getOperand(1), LoMask, KnownZero2,
1513 KnownOne2, TLO, Depth+1))
1514 return true;
1515 // See if the operation should be performed at a smaller bit width.
Evan Chengd40d03e2010-01-06 19:38:29 +00001516 if (TLO.ShrinkOps && TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +00001517 return true;
1518 }
1519 // FALL THROUGH
Dan Gohman54eed372008-05-06 00:53:29 +00001520 default:
Chris Lattner1482b5f2006-04-02 06:15:09 +00001521 // Just use ComputeMaskedBits to compute output bits.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001522 TLO.DAG.ComputeMaskedBits(Op, NewMask, KnownZero, KnownOne, Depth);
Chris Lattnera6bc5a42006-02-27 01:00:42 +00001523 break;
Nate Begeman368e18d2006-02-16 21:11:51 +00001524 }
Chris Lattnerec665152006-02-26 23:36:02 +00001525
1526 // If we know the value of all of the demanded bits, return this as a
1527 // constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001528 if ((NewMask & (KnownZero|KnownOne)) == NewMask)
Chris Lattnerec665152006-02-26 23:36:02 +00001529 return TLO.CombineTo(Op, TLO.DAG.getConstant(KnownOne, Op.getValueType()));
1530
Nate Begeman368e18d2006-02-16 21:11:51 +00001531 return false;
1532}
1533
Nate Begeman368e18d2006-02-16 21:11:51 +00001534/// computeMaskedBitsForTargetNode - Determine which of the bits specified
1535/// in Mask are known to be either zero or one and return them in the
1536/// KnownZero/KnownOne bitsets.
Dan Gohman475871a2008-07-27 21:46:04 +00001537void TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00001538 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00001539 APInt &KnownZero,
1540 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00001541 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00001542 unsigned Depth) const {
Chris Lattner1b5232a2006-04-02 06:19:46 +00001543 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1544 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1545 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1546 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001547 "Should use MaskedValueIsZero if you don't know whether Op"
1548 " is a target node!");
Dan Gohman977a76f2008-02-13 22:28:48 +00001549 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Cheng3a03ebb2005-12-21 23:05:39 +00001550}
Chris Lattner4ccb0702006-01-26 20:37:03 +00001551
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001552/// ComputeNumSignBitsForTargetNode - This method can be implemented by
1553/// targets that want to expose additional information about sign bits to the
1554/// DAG Combiner.
Dan Gohman475871a2008-07-27 21:46:04 +00001555unsigned TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001556 unsigned Depth) const {
1557 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1558 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1559 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1560 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
1561 "Should use ComputeNumSignBits if you don't know whether Op"
1562 " is a target node!");
1563 return 1;
1564}
1565
Dan Gohman97d11632009-02-15 23:59:32 +00001566/// ValueHasExactlyOneBitSet - Test if the given value is known to have exactly
1567/// one bit set. This differs from ComputeMaskedBits in that it doesn't need to
1568/// determine which bit is set.
1569///
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001570static bool ValueHasExactlyOneBitSet(SDValue Val, const SelectionDAG &DAG) {
Dan Gohman97d11632009-02-15 23:59:32 +00001571 // A left-shift of a constant one will have exactly one bit set, because
1572 // shifting the bit off the end is undefined.
1573 if (Val.getOpcode() == ISD::SHL)
1574 if (ConstantSDNode *C =
1575 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1576 if (C->getAPIntValue() == 1)
1577 return true;
Dan Gohmane5af2d32009-01-29 01:59:02 +00001578
Dan Gohman97d11632009-02-15 23:59:32 +00001579 // Similarly, a right-shift of a constant sign-bit will have exactly
1580 // one bit set.
1581 if (Val.getOpcode() == ISD::SRL)
1582 if (ConstantSDNode *C =
1583 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1584 if (C->getAPIntValue().isSignBit())
1585 return true;
1586
1587 // More could be done here, though the above checks are enough
1588 // to handle some common cases.
1589
1590 // Fall back to ComputeMaskedBits to catch other known cases.
Owen Andersone50ed302009-08-10 22:56:29 +00001591 EVT OpVT = Val.getValueType();
Dan Gohmane5af2d32009-01-29 01:59:02 +00001592 unsigned BitWidth = OpVT.getSizeInBits();
1593 APInt Mask = APInt::getAllOnesValue(BitWidth);
1594 APInt KnownZero, KnownOne;
1595 DAG.ComputeMaskedBits(Val, Mask, KnownZero, KnownOne);
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001596 return (KnownZero.countPopulation() == BitWidth - 1) &&
1597 (KnownOne.countPopulation() == 1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00001598}
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001599
Evan Chengfa1eb272007-02-08 22:13:59 +00001600/// SimplifySetCC - Try to simplify a setcc built with the specified operands
Dan Gohman475871a2008-07-27 21:46:04 +00001601/// and cc. If it is unable to simplify it, return a null SDValue.
1602SDValue
Owen Andersone50ed302009-08-10 22:56:29 +00001603TargetLowering::SimplifySetCC(EVT VT, SDValue N0, SDValue N1,
Evan Chengfa1eb272007-02-08 22:13:59 +00001604 ISD::CondCode Cond, bool foldBooleans,
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001605 DAGCombinerInfo &DCI, DebugLoc dl) const {
Evan Chengfa1eb272007-02-08 22:13:59 +00001606 SelectionDAG &DAG = DCI.DAG;
Owen Anderson23b9b192009-08-12 00:36:31 +00001607 LLVMContext &Context = *DAG.getContext();
Evan Chengfa1eb272007-02-08 22:13:59 +00001608
1609 // These setcc operations always fold.
1610 switch (Cond) {
1611 default: break;
1612 case ISD::SETFALSE:
1613 case ISD::SETFALSE2: return DAG.getConstant(0, VT);
1614 case ISD::SETTRUE:
1615 case ISD::SETTRUE2: return DAG.getConstant(1, VT);
1616 }
1617
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001618 if (isa<ConstantSDNode>(N0.getNode())) {
1619 // Ensure that the constant occurs on the RHS, and fold constant
1620 // comparisons.
1621 return DAG.getSetCC(dl, VT, N1, N0, ISD::getSetCCSwappedOperands(Cond));
1622 }
1623
Gabor Greifba36cb52008-08-28 21:40:38 +00001624 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.getNode())) {
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001625 const APInt &C1 = N1C->getAPIntValue();
Dale Johannesen89217a62008-11-07 01:28:02 +00001626
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001627 // If the LHS is '(srl (ctlz x), 5)', the RHS is 0/1, and this is an
1628 // equality comparison, then we're just comparing whether X itself is
1629 // zero.
1630 if (N0.getOpcode() == ISD::SRL && (C1 == 0 || C1 == 1) &&
1631 N0.getOperand(0).getOpcode() == ISD::CTLZ &&
1632 N0.getOperand(1).getOpcode() == ISD::Constant) {
Evan Cheng347a9cb2010-01-07 20:58:44 +00001633 const APInt &ShAmt
1634 = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001635 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1636 ShAmt == Log2_32(N0.getValueType().getSizeInBits())) {
1637 if ((C1 == 0) == (Cond == ISD::SETEQ)) {
1638 // (srl (ctlz x), 5) == 0 -> X != 0
1639 // (srl (ctlz x), 5) != 1 -> X != 0
1640 Cond = ISD::SETNE;
1641 } else {
1642 // (srl (ctlz x), 5) != 0 -> X == 0
1643 // (srl (ctlz x), 5) == 1 -> X == 0
1644 Cond = ISD::SETEQ;
1645 }
1646 SDValue Zero = DAG.getConstant(0, N0.getValueType());
1647 return DAG.getSetCC(dl, VT, N0.getOperand(0).getOperand(0),
1648 Zero, Cond);
1649 }
1650 }
1651
1652 // If the LHS is '(and load, const)', the RHS is 0,
1653 // the test is for equality or unsigned, and all 1 bits of the const are
1654 // in the same partial word, see if we can shorten the load.
1655 if (DCI.isBeforeLegalize() &&
1656 N0.getOpcode() == ISD::AND && C1 == 0 &&
1657 N0.getNode()->hasOneUse() &&
1658 isa<LoadSDNode>(N0.getOperand(0)) &&
1659 N0.getOperand(0).getNode()->hasOneUse() &&
1660 isa<ConstantSDNode>(N0.getOperand(1))) {
1661 LoadSDNode *Lod = cast<LoadSDNode>(N0.getOperand(0));
Evan Cheng347a9cb2010-01-07 20:58:44 +00001662 APInt bestMask;
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001663 unsigned bestWidth = 0, bestOffset = 0;
Evan Cheng347a9cb2010-01-07 20:58:44 +00001664 if (!Lod->isVolatile() && Lod->isUnindexed()) {
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001665 unsigned origWidth = N0.getValueType().getSizeInBits();
Evan Cheng347a9cb2010-01-07 20:58:44 +00001666 unsigned maskWidth = origWidth;
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001667 // We can narrow (e.g.) 16-bit extending loads on 32-bit target to
1668 // 8 bits, but have to be careful...
1669 if (Lod->getExtensionType() != ISD::NON_EXTLOAD)
1670 origWidth = Lod->getMemoryVT().getSizeInBits();
Evan Cheng347a9cb2010-01-07 20:58:44 +00001671 const APInt &Mask =
1672 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001673 for (unsigned width = origWidth / 2; width>=8; width /= 2) {
Evan Cheng347a9cb2010-01-07 20:58:44 +00001674 APInt newMask = APInt::getLowBitsSet(maskWidth, width);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001675 for (unsigned offset=0; offset<origWidth/width; offset++) {
1676 if ((newMask & Mask) == Mask) {
1677 if (!TD->isLittleEndian())
1678 bestOffset = (origWidth/width - offset - 1) * (width/8);
1679 else
1680 bestOffset = (uint64_t)offset * (width/8);
Evan Cheng347a9cb2010-01-07 20:58:44 +00001681 bestMask = Mask.lshr(offset * (width/8) * 8);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001682 bestWidth = width;
1683 break;
Dale Johannesen89217a62008-11-07 01:28:02 +00001684 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001685 newMask = newMask << width;
Dale Johannesen89217a62008-11-07 01:28:02 +00001686 }
1687 }
1688 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001689 if (bestWidth) {
Owen Anderson23b9b192009-08-12 00:36:31 +00001690 EVT newVT = EVT::getIntegerVT(Context, bestWidth);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001691 if (newVT.isRound()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001692 EVT PtrType = Lod->getOperand(1).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001693 SDValue Ptr = Lod->getBasePtr();
1694 if (bestOffset != 0)
1695 Ptr = DAG.getNode(ISD::ADD, dl, PtrType, Lod->getBasePtr(),
1696 DAG.getConstant(bestOffset, PtrType));
1697 unsigned NewAlign = MinAlign(Lod->getAlignment(), bestOffset);
1698 SDValue NewLoad = DAG.getLoad(newVT, dl, Lod->getChain(), Ptr,
1699 Lod->getSrcValue(),
1700 Lod->getSrcValueOffset() + bestOffset,
1701 false, NewAlign);
1702 return DAG.getSetCC(dl, VT,
1703 DAG.getNode(ISD::AND, dl, newVT, NewLoad,
Evan Cheng347a9cb2010-01-07 20:58:44 +00001704 DAG.getConstant(bestMask.trunc(bestWidth),
1705 newVT)),
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001706 DAG.getConstant(0LL, newVT), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001707 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001708 }
1709 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001710
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001711 // If the LHS is a ZERO_EXTEND, perform the comparison on the input.
1712 if (N0.getOpcode() == ISD::ZERO_EXTEND) {
1713 unsigned InSize = N0.getOperand(0).getValueType().getSizeInBits();
1714
1715 // If the comparison constant has bits in the upper part, the
1716 // zero-extended value could never match.
1717 if (C1.intersects(APInt::getHighBitsSet(C1.getBitWidth(),
1718 C1.getBitWidth() - InSize))) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001719 switch (Cond) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001720 case ISD::SETUGT:
1721 case ISD::SETUGE:
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001722 case ISD::SETEQ: return DAG.getConstant(0, VT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001723 case ISD::SETULT:
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001724 case ISD::SETULE:
1725 case ISD::SETNE: return DAG.getConstant(1, VT);
1726 case ISD::SETGT:
1727 case ISD::SETGE:
1728 // True if the sign bit of C1 is set.
1729 return DAG.getConstant(C1.isNegative(), VT);
1730 case ISD::SETLT:
1731 case ISD::SETLE:
1732 // True if the sign bit of C1 isn't set.
1733 return DAG.getConstant(C1.isNonNegative(), VT);
1734 default:
Jakob Stoklund Olesen78d12642009-07-24 18:22:59 +00001735 break;
1736 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001737 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001738
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001739 // Otherwise, we can perform the comparison with the low bits.
1740 switch (Cond) {
1741 case ISD::SETEQ:
1742 case ISD::SETNE:
1743 case ISD::SETUGT:
1744 case ISD::SETUGE:
1745 case ISD::SETULT:
1746 case ISD::SETULE: {
Owen Andersone50ed302009-08-10 22:56:29 +00001747 EVT newVT = N0.getOperand(0).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001748 if (DCI.isBeforeLegalizeOps() ||
1749 (isOperationLegal(ISD::SETCC, newVT) &&
1750 getCondCodeAction(Cond, newVT)==Legal))
1751 return DAG.getSetCC(dl, VT, N0.getOperand(0),
1752 DAG.getConstant(APInt(C1).trunc(InSize), newVT),
1753 Cond);
1754 break;
1755 }
1756 default:
1757 break; // todo, be more careful with signed comparisons
1758 }
1759 } else if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
1760 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001761 EVT ExtSrcTy = cast<VTSDNode>(N0.getOperand(1))->getVT();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001762 unsigned ExtSrcTyBits = ExtSrcTy.getSizeInBits();
Owen Andersone50ed302009-08-10 22:56:29 +00001763 EVT ExtDstTy = N0.getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001764 unsigned ExtDstTyBits = ExtDstTy.getSizeInBits();
1765
1766 // If the extended part has any inconsistent bits, it cannot ever
1767 // compare equal. In other words, they have to be all ones or all
1768 // zeros.
1769 APInt ExtBits =
1770 APInt::getHighBitsSet(ExtDstTyBits, ExtDstTyBits - ExtSrcTyBits);
1771 if ((C1 & ExtBits) != 0 && (C1 & ExtBits) != ExtBits)
1772 return DAG.getConstant(Cond == ISD::SETNE, VT);
1773
1774 SDValue ZextOp;
Owen Andersone50ed302009-08-10 22:56:29 +00001775 EVT Op0Ty = N0.getOperand(0).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001776 if (Op0Ty == ExtSrcTy) {
1777 ZextOp = N0.getOperand(0);
1778 } else {
1779 APInt Imm = APInt::getLowBitsSet(ExtDstTyBits, ExtSrcTyBits);
1780 ZextOp = DAG.getNode(ISD::AND, dl, Op0Ty, N0.getOperand(0),
1781 DAG.getConstant(Imm, Op0Ty));
1782 }
1783 if (!DCI.isCalledByLegalizer())
1784 DCI.AddToWorklist(ZextOp.getNode());
1785 // Otherwise, make this a use of a zext.
1786 return DAG.getSetCC(dl, VT, ZextOp,
1787 DAG.getConstant(C1 & APInt::getLowBitsSet(
1788 ExtDstTyBits,
1789 ExtSrcTyBits),
1790 ExtDstTy),
1791 Cond);
1792 } else if ((N1C->isNullValue() || N1C->getAPIntValue() == 1) &&
1793 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
1794
1795 // SETCC (SETCC), [0|1], [EQ|NE] -> SETCC
1796 if (N0.getOpcode() == ISD::SETCC) {
Evan Cheng347a9cb2010-01-07 20:58:44 +00001797 bool TrueWhenTrue = (Cond == ISD::SETEQ) ^ (N1C->getAPIntValue() != 1);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001798 if (TrueWhenTrue)
1799 return N0;
Evan Chengfa1eb272007-02-08 22:13:59 +00001800
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001801 // Invert the condition.
1802 ISD::CondCode CC = cast<CondCodeSDNode>(N0.getOperand(2))->get();
1803 CC = ISD::getSetCCInverse(CC,
1804 N0.getOperand(0).getValueType().isInteger());
1805 return DAG.getSetCC(dl, VT, N0.getOperand(0), N0.getOperand(1), CC);
Evan Chengfa1eb272007-02-08 22:13:59 +00001806 }
1807
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001808 if ((N0.getOpcode() == ISD::XOR ||
1809 (N0.getOpcode() == ISD::AND &&
1810 N0.getOperand(0).getOpcode() == ISD::XOR &&
1811 N0.getOperand(1) == N0.getOperand(0).getOperand(1))) &&
1812 isa<ConstantSDNode>(N0.getOperand(1)) &&
1813 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue() == 1) {
1814 // If this is (X^1) == 0/1, swap the RHS and eliminate the xor. We
1815 // can only do this if the top bits are known zero.
1816 unsigned BitWidth = N0.getValueSizeInBits();
1817 if (DAG.MaskedValueIsZero(N0,
1818 APInt::getHighBitsSet(BitWidth,
1819 BitWidth-1))) {
1820 // Okay, get the un-inverted input value.
1821 SDValue Val;
1822 if (N0.getOpcode() == ISD::XOR)
1823 Val = N0.getOperand(0);
1824 else {
1825 assert(N0.getOpcode() == ISD::AND &&
1826 N0.getOperand(0).getOpcode() == ISD::XOR);
1827 // ((X^1)&1)^1 -> X & 1
1828 Val = DAG.getNode(ISD::AND, dl, N0.getValueType(),
1829 N0.getOperand(0).getOperand(0),
1830 N0.getOperand(1));
1831 }
1832 return DAG.getSetCC(dl, VT, Val, N1,
1833 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
1834 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001835 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001836 }
1837
1838 APInt MinVal, MaxVal;
1839 unsigned OperandBitSize = N1C->getValueType(0).getSizeInBits();
1840 if (ISD::isSignedIntSetCC(Cond)) {
1841 MinVal = APInt::getSignedMinValue(OperandBitSize);
1842 MaxVal = APInt::getSignedMaxValue(OperandBitSize);
1843 } else {
1844 MinVal = APInt::getMinValue(OperandBitSize);
1845 MaxVal = APInt::getMaxValue(OperandBitSize);
1846 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001847
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001848 // Canonicalize GE/LE comparisons to use GT/LT comparisons.
1849 if (Cond == ISD::SETGE || Cond == ISD::SETUGE) {
1850 if (C1 == MinVal) return DAG.getConstant(1, VT); // X >= MIN --> true
1851 // X >= C0 --> X > (C0-1)
1852 return DAG.getSetCC(dl, VT, N0,
1853 DAG.getConstant(C1-1, N1.getValueType()),
1854 (Cond == ISD::SETGE) ? ISD::SETGT : ISD::SETUGT);
1855 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001856
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001857 if (Cond == ISD::SETLE || Cond == ISD::SETULE) {
1858 if (C1 == MaxVal) return DAG.getConstant(1, VT); // X <= MAX --> true
1859 // X <= C0 --> X < (C0+1)
1860 return DAG.getSetCC(dl, VT, N0,
1861 DAG.getConstant(C1+1, N1.getValueType()),
1862 (Cond == ISD::SETLE) ? ISD::SETLT : ISD::SETULT);
1863 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001864
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001865 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal)
1866 return DAG.getConstant(0, VT); // X < MIN --> false
1867 if ((Cond == ISD::SETGE || Cond == ISD::SETUGE) && C1 == MinVal)
1868 return DAG.getConstant(1, VT); // X >= MIN --> true
1869 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal)
1870 return DAG.getConstant(0, VT); // X > MAX --> false
1871 if ((Cond == ISD::SETLE || Cond == ISD::SETULE) && C1 == MaxVal)
1872 return DAG.getConstant(1, VT); // X <= MAX --> true
Evan Chengfa1eb272007-02-08 22:13:59 +00001873
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001874 // Canonicalize setgt X, Min --> setne X, Min
1875 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MinVal)
1876 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
1877 // Canonicalize setlt X, Max --> setne X, Max
1878 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MaxVal)
1879 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
Evan Chengfa1eb272007-02-08 22:13:59 +00001880
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001881 // If we have setult X, 1, turn it into seteq X, 0
1882 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal+1)
1883 return DAG.getSetCC(dl, VT, N0,
1884 DAG.getConstant(MinVal, N0.getValueType()),
1885 ISD::SETEQ);
1886 // If we have setugt X, Max-1, turn it into seteq X, Max
1887 else if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal-1)
1888 return DAG.getSetCC(dl, VT, N0,
1889 DAG.getConstant(MaxVal, N0.getValueType()),
1890 ISD::SETEQ);
Evan Chengfa1eb272007-02-08 22:13:59 +00001891
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001892 // If we have "setcc X, C0", check to see if we can shrink the immediate
1893 // by changing cc.
Evan Chengfa1eb272007-02-08 22:13:59 +00001894
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001895 // SETUGT X, SINTMAX -> SETLT X, 0
1896 if (Cond == ISD::SETUGT &&
1897 C1 == APInt::getSignedMaxValue(OperandBitSize))
1898 return DAG.getSetCC(dl, VT, N0,
1899 DAG.getConstant(0, N1.getValueType()),
1900 ISD::SETLT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001901
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001902 // SETULT X, SINTMIN -> SETGT X, -1
1903 if (Cond == ISD::SETULT &&
1904 C1 == APInt::getSignedMinValue(OperandBitSize)) {
1905 SDValue ConstMinusOne =
1906 DAG.getConstant(APInt::getAllOnesValue(OperandBitSize),
1907 N1.getValueType());
1908 return DAG.getSetCC(dl, VT, N0, ConstMinusOne, ISD::SETGT);
1909 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001910
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001911 // Fold bit comparisons when we can.
1912 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Evan Chengd40d03e2010-01-06 19:38:29 +00001913 (VT == N0.getValueType() ||
1914 (isTypeLegal(VT) && VT.bitsLE(N0.getValueType()))) &&
1915 N0.getOpcode() == ISD::AND)
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001916 if (ConstantSDNode *AndRHS =
1917 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +00001918 EVT ShiftTy = DCI.isBeforeLegalize() ?
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001919 getPointerTy() : getShiftAmountTy();
1920 if (Cond == ISD::SETNE && C1 == 0) {// (X & 8) != 0 --> (X & 8) >> 3
1921 // Perform the xform if the AND RHS is a single bit.
Evan Cheng347a9cb2010-01-07 20:58:44 +00001922 if (AndRHS->getAPIntValue().isPowerOf2()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00001923 return DAG.getNode(ISD::TRUNCATE, dl, VT,
1924 DAG.getNode(ISD::SRL, dl, N0.getValueType(), N0,
Evan Cheng347a9cb2010-01-07 20:58:44 +00001925 DAG.getConstant(AndRHS->getAPIntValue().logBase2(), ShiftTy)));
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001926 }
Evan Cheng347a9cb2010-01-07 20:58:44 +00001927 } else if (Cond == ISD::SETEQ && C1 == AndRHS->getAPIntValue()) {
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001928 // (X & 8) == 8 --> (X & 8) >> 3
1929 // Perform the xform if C1 is a single bit.
1930 if (C1.isPowerOf2()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00001931 return DAG.getNode(ISD::TRUNCATE, dl, VT,
1932 DAG.getNode(ISD::SRL, dl, N0.getValueType(), N0,
1933 DAG.getConstant(C1.logBase2(), ShiftTy)));
Evan Chengfa1eb272007-02-08 22:13:59 +00001934 }
1935 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001936 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001937 }
1938
Gabor Greifba36cb52008-08-28 21:40:38 +00001939 if (isa<ConstantFPSDNode>(N0.getNode())) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001940 // Constant fold or commute setcc.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001941 SDValue O = DAG.FoldSetCC(VT, N0, N1, Cond, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00001942 if (O.getNode()) return O;
1943 } else if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N1.getNode())) {
Chris Lattner63079f02007-12-29 08:37:08 +00001944 // If the RHS of an FP comparison is a constant, simplify it away in
1945 // some cases.
1946 if (CFP->getValueAPF().isNaN()) {
1947 // If an operand is known to be a nan, we can fold it.
1948 switch (ISD::getUnorderedFlavor(Cond)) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001949 default: llvm_unreachable("Unknown flavor!");
Chris Lattner63079f02007-12-29 08:37:08 +00001950 case 0: // Known false.
1951 return DAG.getConstant(0, VT);
1952 case 1: // Known true.
1953 return DAG.getConstant(1, VT);
Chris Lattner1c3e1e22007-12-30 21:21:10 +00001954 case 2: // Undefined.
Dale Johannesene8d72302009-02-06 23:05:02 +00001955 return DAG.getUNDEF(VT);
Chris Lattner63079f02007-12-29 08:37:08 +00001956 }
1957 }
1958
1959 // Otherwise, we know the RHS is not a NaN. Simplify the node to drop the
1960 // constant if knowing that the operand is non-nan is enough. We prefer to
1961 // have SETO(x,x) instead of SETO(x, 0.0) because this avoids having to
1962 // materialize 0.0.
1963 if (Cond == ISD::SETO || Cond == ISD::SETUO)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001964 return DAG.getSetCC(dl, VT, N0, N0, Cond);
Dan Gohman11eab022009-09-26 15:24:17 +00001965
1966 // If the condition is not legal, see if we can find an equivalent one
1967 // which is legal.
1968 if (!isCondCodeLegal(Cond, N0.getValueType())) {
1969 // If the comparison was an awkward floating-point == or != and one of
1970 // the comparison operands is infinity or negative infinity, convert the
1971 // condition to a less-awkward <= or >=.
1972 if (CFP->getValueAPF().isInfinity()) {
1973 if (CFP->getValueAPF().isNegative()) {
1974 if (Cond == ISD::SETOEQ &&
1975 isCondCodeLegal(ISD::SETOLE, N0.getValueType()))
1976 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOLE);
1977 if (Cond == ISD::SETUEQ &&
1978 isCondCodeLegal(ISD::SETOLE, N0.getValueType()))
1979 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETULE);
1980 if (Cond == ISD::SETUNE &&
1981 isCondCodeLegal(ISD::SETUGT, N0.getValueType()))
1982 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETUGT);
1983 if (Cond == ISD::SETONE &&
1984 isCondCodeLegal(ISD::SETUGT, N0.getValueType()))
1985 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOGT);
1986 } else {
1987 if (Cond == ISD::SETOEQ &&
1988 isCondCodeLegal(ISD::SETOGE, N0.getValueType()))
1989 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOGE);
1990 if (Cond == ISD::SETUEQ &&
1991 isCondCodeLegal(ISD::SETOGE, N0.getValueType()))
1992 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETUGE);
1993 if (Cond == ISD::SETUNE &&
1994 isCondCodeLegal(ISD::SETULT, N0.getValueType()))
1995 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETULT);
1996 if (Cond == ISD::SETONE &&
1997 isCondCodeLegal(ISD::SETULT, N0.getValueType()))
1998 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOLT);
1999 }
2000 }
2001 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002002 }
2003
2004 if (N0 == N1) {
2005 // We can always fold X == X for integer setcc's.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002006 if (N0.getValueType().isInteger())
Evan Chengfa1eb272007-02-08 22:13:59 +00002007 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
2008 unsigned UOF = ISD::getUnorderedFlavor(Cond);
2009 if (UOF == 2) // FP operators that are undefined on NaNs.
2010 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
2011 if (UOF == unsigned(ISD::isTrueWhenEqual(Cond)))
2012 return DAG.getConstant(UOF, VT);
2013 // Otherwise, we can't fold it. However, we can simplify it to SETUO/SETO
2014 // if it is not already.
2015 ISD::CondCode NewCond = UOF == 0 ? ISD::SETO : ISD::SETUO;
2016 if (NewCond != Cond)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002017 return DAG.getSetCC(dl, VT, N0, N1, NewCond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002018 }
2019
2020 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Duncan Sands83ec4b62008-06-06 12:08:01 +00002021 N0.getValueType().isInteger()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002022 if (N0.getOpcode() == ISD::ADD || N0.getOpcode() == ISD::SUB ||
2023 N0.getOpcode() == ISD::XOR) {
2024 // Simplify (X+Y) == (X+Z) --> Y == Z
2025 if (N0.getOpcode() == N1.getOpcode()) {
2026 if (N0.getOperand(0) == N1.getOperand(0))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002027 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(1), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002028 if (N0.getOperand(1) == N1.getOperand(1))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002029 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(0), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002030 if (DAG.isCommutativeBinOp(N0.getOpcode())) {
2031 // If X op Y == Y op X, try other combinations.
2032 if (N0.getOperand(0) == N1.getOperand(1))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002033 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(0),
2034 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002035 if (N0.getOperand(1) == N1.getOperand(0))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002036 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(1),
2037 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002038 }
2039 }
2040
2041 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(N1)) {
2042 if (ConstantSDNode *LHSR = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
2043 // Turn (X+C1) == C2 --> X == C2-C1
Gabor Greifba36cb52008-08-28 21:40:38 +00002044 if (N0.getOpcode() == ISD::ADD && N0.getNode()->hasOneUse()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002045 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002046 DAG.getConstant(RHSC->getAPIntValue()-
2047 LHSR->getAPIntValue(),
Evan Chengfa1eb272007-02-08 22:13:59 +00002048 N0.getValueType()), Cond);
2049 }
2050
2051 // Turn (X^C1) == C2 into X == C1^C2 iff X&~C1 = 0.
2052 if (N0.getOpcode() == ISD::XOR)
2053 // If we know that all of the inverted bits are zero, don't bother
2054 // performing the inversion.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00002055 if (DAG.MaskedValueIsZero(N0.getOperand(0), ~LHSR->getAPIntValue()))
2056 return
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002057 DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohman2e68b6f2008-02-25 21:11:39 +00002058 DAG.getConstant(LHSR->getAPIntValue() ^
2059 RHSC->getAPIntValue(),
2060 N0.getValueType()),
2061 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002062 }
2063
2064 // Turn (C1-X) == C2 --> X == C1-C2
2065 if (ConstantSDNode *SUBC = dyn_cast<ConstantSDNode>(N0.getOperand(0))) {
Gabor Greifba36cb52008-08-28 21:40:38 +00002066 if (N0.getOpcode() == ISD::SUB && N0.getNode()->hasOneUse()) {
Dan Gohman2e68b6f2008-02-25 21:11:39 +00002067 return
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002068 DAG.getSetCC(dl, VT, N0.getOperand(1),
Dan Gohman2e68b6f2008-02-25 21:11:39 +00002069 DAG.getConstant(SUBC->getAPIntValue() -
2070 RHSC->getAPIntValue(),
2071 N0.getValueType()),
2072 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002073 }
2074 }
2075 }
2076
2077 // Simplify (X+Z) == X --> Z == 0
2078 if (N0.getOperand(0) == N1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002079 return DAG.getSetCC(dl, VT, N0.getOperand(1),
Evan Chengfa1eb272007-02-08 22:13:59 +00002080 DAG.getConstant(0, N0.getValueType()), Cond);
2081 if (N0.getOperand(1) == N1) {
2082 if (DAG.isCommutativeBinOp(N0.getOpcode()))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002083 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00002084 DAG.getConstant(0, N0.getValueType()), Cond);
Gabor Greifba36cb52008-08-28 21:40:38 +00002085 else if (N0.getNode()->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002086 assert(N0.getOpcode() == ISD::SUB && "Unexpected operation!");
2087 // (Z-X) == X --> Z == X<<1
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002088 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(),
Evan Chengfa1eb272007-02-08 22:13:59 +00002089 N1,
2090 DAG.getConstant(1, getShiftAmountTy()));
2091 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002092 DCI.AddToWorklist(SH.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002093 return DAG.getSetCC(dl, VT, N0.getOperand(0), SH, Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002094 }
2095 }
2096 }
2097
2098 if (N1.getOpcode() == ISD::ADD || N1.getOpcode() == ISD::SUB ||
2099 N1.getOpcode() == ISD::XOR) {
2100 // Simplify X == (X+Z) --> Z == 0
2101 if (N1.getOperand(0) == N0) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002102 return DAG.getSetCC(dl, VT, N1.getOperand(1),
Evan Chengfa1eb272007-02-08 22:13:59 +00002103 DAG.getConstant(0, N1.getValueType()), Cond);
2104 } else if (N1.getOperand(1) == N0) {
2105 if (DAG.isCommutativeBinOp(N1.getOpcode())) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002106 return DAG.getSetCC(dl, VT, N1.getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00002107 DAG.getConstant(0, N1.getValueType()), Cond);
Gabor Greifba36cb52008-08-28 21:40:38 +00002108 } else if (N1.getNode()->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002109 assert(N1.getOpcode() == ISD::SUB && "Unexpected operation!");
2110 // X == (Z-X) --> X<<1 == Z
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002111 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(), N0,
Evan Chengfa1eb272007-02-08 22:13:59 +00002112 DAG.getConstant(1, getShiftAmountTy()));
2113 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002114 DCI.AddToWorklist(SH.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002115 return DAG.getSetCC(dl, VT, SH, N1.getOperand(0), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002116 }
2117 }
2118 }
Dan Gohmane5af2d32009-01-29 01:59:02 +00002119
Dan Gohman2c65c3d2009-01-29 16:18:12 +00002120 // Simplify x&y == y to x&y != 0 if y has exactly one bit set.
Dale Johannesen85b0ede2009-02-11 19:19:41 +00002121 // Note that where y is variable and is known to have at most
2122 // one bit set (for example, if it is z&1) we cannot do this;
2123 // the expressions are not equivalent when y==0.
Dan Gohmane5af2d32009-01-29 01:59:02 +00002124 if (N0.getOpcode() == ISD::AND)
2125 if (N0.getOperand(0) == N1 || N0.getOperand(1) == N1) {
Dale Johannesen85b0ede2009-02-11 19:19:41 +00002126 if (ValueHasExactlyOneBitSet(N1, DAG)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00002127 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
2128 SDValue Zero = DAG.getConstant(0, N1.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002129 return DAG.getSetCC(dl, VT, N0, Zero, Cond);
Dan Gohmane5af2d32009-01-29 01:59:02 +00002130 }
2131 }
2132 if (N1.getOpcode() == ISD::AND)
2133 if (N1.getOperand(0) == N0 || N1.getOperand(1) == N0) {
Dale Johannesen85b0ede2009-02-11 19:19:41 +00002134 if (ValueHasExactlyOneBitSet(N0, DAG)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00002135 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
2136 SDValue Zero = DAG.getConstant(0, N0.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002137 return DAG.getSetCC(dl, VT, N1, Zero, Cond);
Dan Gohmane5af2d32009-01-29 01:59:02 +00002138 }
2139 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002140 }
2141
2142 // Fold away ALL boolean setcc's.
Dan Gohman475871a2008-07-27 21:46:04 +00002143 SDValue Temp;
Owen Anderson825b72b2009-08-11 20:47:22 +00002144 if (N0.getValueType() == MVT::i1 && foldBooleans) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002145 switch (Cond) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002146 default: llvm_unreachable("Unknown integer setcc!");
Bob Wilson4c245462009-01-22 17:39:32 +00002147 case ISD::SETEQ: // X == Y -> ~(X^Y)
Owen Anderson825b72b2009-08-11 20:47:22 +00002148 Temp = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
2149 N0 = DAG.getNOT(dl, Temp, MVT::i1);
Evan Chengfa1eb272007-02-08 22:13:59 +00002150 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002151 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002152 break;
2153 case ISD::SETNE: // X != Y --> (X^Y)
Owen Anderson825b72b2009-08-11 20:47:22 +00002154 N0 = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
Evan Chengfa1eb272007-02-08 22:13:59 +00002155 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002156 case ISD::SETGT: // X >s Y --> X == 0 & Y == 1 --> ~X & Y
2157 case ISD::SETULT: // X <u Y --> X == 0 & Y == 1 --> ~X & Y
Owen Anderson825b72b2009-08-11 20:47:22 +00002158 Temp = DAG.getNOT(dl, N0, MVT::i1);
2159 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N1, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002160 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002161 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002162 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002163 case ISD::SETLT: // X <s Y --> X == 1 & Y == 0 --> ~Y & X
2164 case ISD::SETUGT: // X >u Y --> X == 1 & Y == 0 --> ~Y & X
Owen Anderson825b72b2009-08-11 20:47:22 +00002165 Temp = DAG.getNOT(dl, N1, MVT::i1);
2166 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N0, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002167 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002168 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002169 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002170 case ISD::SETULE: // X <=u Y --> X == 0 | Y == 1 --> ~X | Y
2171 case ISD::SETGE: // X >=s Y --> X == 0 | Y == 1 --> ~X | Y
Owen Anderson825b72b2009-08-11 20:47:22 +00002172 Temp = DAG.getNOT(dl, N0, MVT::i1);
2173 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N1, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002174 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002175 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002176 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002177 case ISD::SETUGE: // X >=u Y --> X == 1 | Y == 0 --> ~Y | X
2178 case ISD::SETLE: // X <=s Y --> X == 1 | Y == 0 --> ~Y | X
Owen Anderson825b72b2009-08-11 20:47:22 +00002179 Temp = DAG.getNOT(dl, N1, MVT::i1);
2180 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N0, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002181 break;
2182 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002183 if (VT != MVT::i1) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002184 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002185 DCI.AddToWorklist(N0.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002186 // FIXME: If running after legalize, we probably can't do this.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002187 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, N0);
Evan Chengfa1eb272007-02-08 22:13:59 +00002188 }
2189 return N0;
2190 }
2191
2192 // Could not fold it.
Dan Gohman475871a2008-07-27 21:46:04 +00002193 return SDValue();
Evan Chengfa1eb272007-02-08 22:13:59 +00002194}
2195
Evan Chengad4196b2008-05-12 19:56:52 +00002196/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
2197/// node is a GlobalAddress + offset.
2198bool TargetLowering::isGAPlusOffset(SDNode *N, GlobalValue* &GA,
2199 int64_t &Offset) const {
2200 if (isa<GlobalAddressSDNode>(N)) {
Dan Gohman9ea3f562008-06-09 22:05:52 +00002201 GlobalAddressSDNode *GASD = cast<GlobalAddressSDNode>(N);
2202 GA = GASD->getGlobal();
2203 Offset += GASD->getOffset();
Evan Chengad4196b2008-05-12 19:56:52 +00002204 return true;
2205 }
2206
2207 if (N->getOpcode() == ISD::ADD) {
Dan Gohman475871a2008-07-27 21:46:04 +00002208 SDValue N1 = N->getOperand(0);
2209 SDValue N2 = N->getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00002210 if (isGAPlusOffset(N1.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00002211 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
2212 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00002213 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00002214 return true;
2215 }
Gabor Greifba36cb52008-08-28 21:40:38 +00002216 } else if (isGAPlusOffset(N2.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00002217 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
2218 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00002219 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00002220 return true;
2221 }
2222 }
2223 }
2224 return false;
2225}
2226
2227
Dan Gohman475871a2008-07-27 21:46:04 +00002228SDValue TargetLowering::
Chris Lattner00ffed02006-03-01 04:52:55 +00002229PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const {
2230 // Default implementation: no optimization.
Dan Gohman475871a2008-07-27 21:46:04 +00002231 return SDValue();
Chris Lattner00ffed02006-03-01 04:52:55 +00002232}
2233
Chris Lattnereb8146b2006-02-04 02:13:02 +00002234//===----------------------------------------------------------------------===//
2235// Inline Assembler Implementation Methods
2236//===----------------------------------------------------------------------===//
2237
Chris Lattner4376fea2008-04-27 00:09:47 +00002238
Chris Lattnereb8146b2006-02-04 02:13:02 +00002239TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00002240TargetLowering::getConstraintType(const std::string &Constraint) const {
Chris Lattnereb8146b2006-02-04 02:13:02 +00002241 // FIXME: lots more standard ones to handle.
Chris Lattner4234f572007-03-25 02:14:49 +00002242 if (Constraint.size() == 1) {
2243 switch (Constraint[0]) {
2244 default: break;
2245 case 'r': return C_RegisterClass;
2246 case 'm': // memory
2247 case 'o': // offsetable
2248 case 'V': // not offsetable
2249 return C_Memory;
2250 case 'i': // Simple Integer or Relocatable Constant
2251 case 'n': // Simple Integer
2252 case 's': // Relocatable Constant
Chris Lattnerc13dd1c2007-03-25 04:35:41 +00002253 case 'X': // Allow ANY value.
Chris Lattner4234f572007-03-25 02:14:49 +00002254 case 'I': // Target registers.
2255 case 'J':
2256 case 'K':
2257 case 'L':
2258 case 'M':
2259 case 'N':
2260 case 'O':
2261 case 'P':
2262 return C_Other;
2263 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00002264 }
Chris Lattner065421f2007-03-25 02:18:14 +00002265
2266 if (Constraint.size() > 1 && Constraint[0] == '{' &&
2267 Constraint[Constraint.size()-1] == '}')
2268 return C_Register;
Chris Lattner4234f572007-03-25 02:14:49 +00002269 return C_Unknown;
Chris Lattnereb8146b2006-02-04 02:13:02 +00002270}
2271
Dale Johannesenba2a0b92008-01-29 02:21:21 +00002272/// LowerXConstraint - try to replace an X constraint, which matches anything,
2273/// with another that has more specific requirements based on the type of the
2274/// corresponding operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002275const char *TargetLowering::LowerXConstraint(EVT ConstraintVT) const{
Duncan Sands83ec4b62008-06-06 12:08:01 +00002276 if (ConstraintVT.isInteger())
Chris Lattner5e764232008-04-26 23:02:14 +00002277 return "r";
Duncan Sands83ec4b62008-06-06 12:08:01 +00002278 if (ConstraintVT.isFloatingPoint())
Chris Lattner5e764232008-04-26 23:02:14 +00002279 return "f"; // works for many targets
2280 return 0;
Dale Johannesenba2a0b92008-01-29 02:21:21 +00002281}
2282
Chris Lattner48884cd2007-08-25 00:47:38 +00002283/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
2284/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00002285void TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00002286 char ConstraintLetter,
Evan Chengda43bcf2008-09-24 00:05:32 +00002287 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00002288 std::vector<SDValue> &Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00002289 SelectionDAG &DAG) const {
Chris Lattnereb8146b2006-02-04 02:13:02 +00002290 switch (ConstraintLetter) {
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002291 default: break;
Dale Johanneseneb57ea72007-11-05 21:20:28 +00002292 case 'X': // Allows any operand; labels (basic block) use this.
2293 if (Op.getOpcode() == ISD::BasicBlock) {
2294 Ops.push_back(Op);
2295 return;
2296 }
2297 // fall through
Chris Lattnereb8146b2006-02-04 02:13:02 +00002298 case 'i': // Simple Integer or Relocatable Constant
2299 case 'n': // Simple Integer
Dale Johanneseneb57ea72007-11-05 21:20:28 +00002300 case 's': { // Relocatable Constant
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002301 // These operands are interested in values of the form (GV+C), where C may
2302 // be folded in as an offset of GV, or it may be explicitly added. Also, it
2303 // is possible and fine if either GV or C are missing.
2304 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2305 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
2306
2307 // If we have "(add GV, C)", pull out GV/C
2308 if (Op.getOpcode() == ISD::ADD) {
2309 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
2310 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
2311 if (C == 0 || GA == 0) {
2312 C = dyn_cast<ConstantSDNode>(Op.getOperand(0));
2313 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(1));
2314 }
2315 if (C == 0 || GA == 0)
2316 C = 0, GA = 0;
2317 }
2318
2319 // If we find a valid operand, map to the TargetXXX version so that the
2320 // value itself doesn't get selected.
2321 if (GA) { // Either &GV or &GV+C
2322 if (ConstraintLetter != 'n') {
2323 int64_t Offs = GA->getOffset();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002324 if (C) Offs += C->getZExtValue();
Chris Lattner48884cd2007-08-25 00:47:38 +00002325 Ops.push_back(DAG.getTargetGlobalAddress(GA->getGlobal(),
2326 Op.getValueType(), Offs));
2327 return;
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002328 }
2329 }
2330 if (C) { // just C, no GV.
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002331 // Simple constants are not allowed for 's'.
Chris Lattner48884cd2007-08-25 00:47:38 +00002332 if (ConstraintLetter != 's') {
Dale Johannesen78e3e522009-02-12 20:58:09 +00002333 // gcc prints these as sign extended. Sign extend value to 64 bits
2334 // now; without this it would get ZExt'd later in
2335 // ScheduleDAGSDNodes::EmitNode, which is very generic.
2336 Ops.push_back(DAG.getTargetConstant(C->getAPIntValue().getSExtValue(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002337 MVT::i64));
Chris Lattner48884cd2007-08-25 00:47:38 +00002338 return;
2339 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002340 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002341 break;
Chris Lattnereb8146b2006-02-04 02:13:02 +00002342 }
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002343 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00002344}
2345
Chris Lattner4ccb0702006-01-26 20:37:03 +00002346std::vector<unsigned> TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00002347getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00002348 EVT VT) const {
Chris Lattner1efa40f2006-02-22 00:56:39 +00002349 return std::vector<unsigned>();
2350}
2351
2352
2353std::pair<unsigned, const TargetRegisterClass*> TargetLowering::
Chris Lattner4217ca8dc2006-02-21 23:11:00 +00002354getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00002355 EVT VT) const {
Chris Lattner1efa40f2006-02-22 00:56:39 +00002356 if (Constraint[0] != '{')
2357 return std::pair<unsigned, const TargetRegisterClass*>(0, 0);
Chris Lattnera55079a2006-02-01 01:29:47 +00002358 assert(*(Constraint.end()-1) == '}' && "Not a brace enclosed constraint?");
2359
2360 // Remove the braces from around the name.
Benjamin Kramer05872ea2009-11-12 20:36:59 +00002361 StringRef RegName(Constraint.data()+1, Constraint.size()-2);
Chris Lattner1efa40f2006-02-22 00:56:39 +00002362
2363 // Figure out which register class contains this reg.
Dan Gohman6f0d0242008-02-10 18:45:23 +00002364 const TargetRegisterInfo *RI = TM.getRegisterInfo();
2365 for (TargetRegisterInfo::regclass_iterator RCI = RI->regclass_begin(),
Chris Lattner1efa40f2006-02-22 00:56:39 +00002366 E = RI->regclass_end(); RCI != E; ++RCI) {
2367 const TargetRegisterClass *RC = *RCI;
Chris Lattnerb3befd42006-02-22 23:00:51 +00002368
2369 // If none of the the value types for this register class are valid, we
2370 // can't use it. For example, 64-bit reg classes on 32-bit targets.
2371 bool isLegal = false;
2372 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
2373 I != E; ++I) {
2374 if (isTypeLegal(*I)) {
2375 isLegal = true;
2376 break;
2377 }
2378 }
2379
2380 if (!isLegal) continue;
2381
Chris Lattner1efa40f2006-02-22 00:56:39 +00002382 for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end();
2383 I != E; ++I) {
Benjamin Kramer05872ea2009-11-12 20:36:59 +00002384 if (RegName.equals_lower(RI->getName(*I)))
Chris Lattner1efa40f2006-02-22 00:56:39 +00002385 return std::make_pair(*I, RC);
Chris Lattner1efa40f2006-02-22 00:56:39 +00002386 }
Chris Lattner4ccb0702006-01-26 20:37:03 +00002387 }
Chris Lattnera55079a2006-02-01 01:29:47 +00002388
Chris Lattner1efa40f2006-02-22 00:56:39 +00002389 return std::pair<unsigned, const TargetRegisterClass*>(0, 0);
Chris Lattner4ccb0702006-01-26 20:37:03 +00002390}
Evan Cheng30b37b52006-03-13 23:18:16 +00002391
2392//===----------------------------------------------------------------------===//
Chris Lattner4376fea2008-04-27 00:09:47 +00002393// Constraint Selection.
2394
Chris Lattner6bdcda32008-10-17 16:47:46 +00002395/// isMatchingInputConstraint - Return true of this is an input operand that is
2396/// a matching constraint like "4".
2397bool TargetLowering::AsmOperandInfo::isMatchingInputConstraint() const {
Chris Lattner58f15c42008-10-17 16:21:11 +00002398 assert(!ConstraintCode.empty() && "No known constraint!");
2399 return isdigit(ConstraintCode[0]);
2400}
2401
2402/// getMatchedOperand - If this is an input matching constraint, this method
2403/// returns the output operand it matches.
2404unsigned TargetLowering::AsmOperandInfo::getMatchedOperand() const {
2405 assert(!ConstraintCode.empty() && "No known constraint!");
2406 return atoi(ConstraintCode.c_str());
2407}
2408
2409
Chris Lattner4376fea2008-04-27 00:09:47 +00002410/// getConstraintGenerality - Return an integer indicating how general CT
2411/// is.
2412static unsigned getConstraintGenerality(TargetLowering::ConstraintType CT) {
2413 switch (CT) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002414 default: llvm_unreachable("Unknown constraint type!");
Chris Lattner4376fea2008-04-27 00:09:47 +00002415 case TargetLowering::C_Other:
2416 case TargetLowering::C_Unknown:
2417 return 0;
2418 case TargetLowering::C_Register:
2419 return 1;
2420 case TargetLowering::C_RegisterClass:
2421 return 2;
2422 case TargetLowering::C_Memory:
2423 return 3;
2424 }
2425}
2426
2427/// ChooseConstraint - If there are multiple different constraints that we
2428/// could pick for this operand (e.g. "imr") try to pick the 'best' one.
Chris Lattner24e1a9d2008-04-27 01:49:46 +00002429/// This is somewhat tricky: constraints fall into four classes:
Chris Lattner4376fea2008-04-27 00:09:47 +00002430/// Other -> immediates and magic values
2431/// Register -> one specific register
2432/// RegisterClass -> a group of regs
2433/// Memory -> memory
2434/// Ideally, we would pick the most specific constraint possible: if we have
2435/// something that fits into a register, we would pick it. The problem here
2436/// is that if we have something that could either be in a register or in
2437/// memory that use of the register could cause selection of *other*
2438/// operands to fail: they might only succeed if we pick memory. Because of
2439/// this the heuristic we use is:
2440///
2441/// 1) If there is an 'other' constraint, and if the operand is valid for
2442/// that constraint, use it. This makes us take advantage of 'i'
2443/// constraints when available.
2444/// 2) Otherwise, pick the most general constraint present. This prefers
2445/// 'm' over 'r', for example.
2446///
2447static void ChooseConstraint(TargetLowering::AsmOperandInfo &OpInfo,
Evan Chengda43bcf2008-09-24 00:05:32 +00002448 bool hasMemory, const TargetLowering &TLI,
Dan Gohman475871a2008-07-27 21:46:04 +00002449 SDValue Op, SelectionDAG *DAG) {
Chris Lattner4376fea2008-04-27 00:09:47 +00002450 assert(OpInfo.Codes.size() > 1 && "Doesn't have multiple constraint options");
2451 unsigned BestIdx = 0;
2452 TargetLowering::ConstraintType BestType = TargetLowering::C_Unknown;
2453 int BestGenerality = -1;
2454
2455 // Loop over the options, keeping track of the most general one.
2456 for (unsigned i = 0, e = OpInfo.Codes.size(); i != e; ++i) {
2457 TargetLowering::ConstraintType CType =
2458 TLI.getConstraintType(OpInfo.Codes[i]);
2459
Chris Lattner5a096902008-04-27 00:37:18 +00002460 // If this is an 'other' constraint, see if the operand is valid for it.
2461 // For example, on X86 we might have an 'rI' constraint. If the operand
2462 // is an integer in the range [0..31] we want to use I (saving a load
2463 // of a register), otherwise we must use 'r'.
Gabor Greifba36cb52008-08-28 21:40:38 +00002464 if (CType == TargetLowering::C_Other && Op.getNode()) {
Chris Lattner5a096902008-04-27 00:37:18 +00002465 assert(OpInfo.Codes[i].size() == 1 &&
2466 "Unhandled multi-letter 'other' constraint");
Dan Gohman475871a2008-07-27 21:46:04 +00002467 std::vector<SDValue> ResultOps;
Evan Chengda43bcf2008-09-24 00:05:32 +00002468 TLI.LowerAsmOperandForConstraint(Op, OpInfo.Codes[i][0], hasMemory,
Chris Lattner5a096902008-04-27 00:37:18 +00002469 ResultOps, *DAG);
2470 if (!ResultOps.empty()) {
2471 BestType = CType;
2472 BestIdx = i;
2473 break;
2474 }
2475 }
2476
Chris Lattner4376fea2008-04-27 00:09:47 +00002477 // This constraint letter is more general than the previous one, use it.
2478 int Generality = getConstraintGenerality(CType);
2479 if (Generality > BestGenerality) {
2480 BestType = CType;
2481 BestIdx = i;
2482 BestGenerality = Generality;
2483 }
2484 }
2485
2486 OpInfo.ConstraintCode = OpInfo.Codes[BestIdx];
2487 OpInfo.ConstraintType = BestType;
2488}
2489
2490/// ComputeConstraintToUse - Determines the constraint code and constraint
2491/// type to use for the specific AsmOperandInfo, setting
2492/// OpInfo.ConstraintCode and OpInfo.ConstraintType.
Chris Lattner5a096902008-04-27 00:37:18 +00002493void TargetLowering::ComputeConstraintToUse(AsmOperandInfo &OpInfo,
Dan Gohman475871a2008-07-27 21:46:04 +00002494 SDValue Op,
Evan Chengda43bcf2008-09-24 00:05:32 +00002495 bool hasMemory,
Chris Lattner5a096902008-04-27 00:37:18 +00002496 SelectionDAG *DAG) const {
Chris Lattner4376fea2008-04-27 00:09:47 +00002497 assert(!OpInfo.Codes.empty() && "Must have at least one constraint");
2498
2499 // Single-letter constraints ('r') are very common.
2500 if (OpInfo.Codes.size() == 1) {
2501 OpInfo.ConstraintCode = OpInfo.Codes[0];
2502 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2503 } else {
Evan Chengda43bcf2008-09-24 00:05:32 +00002504 ChooseConstraint(OpInfo, hasMemory, *this, Op, DAG);
Chris Lattner4376fea2008-04-27 00:09:47 +00002505 }
2506
2507 // 'X' matches anything.
2508 if (OpInfo.ConstraintCode == "X" && OpInfo.CallOperandVal) {
2509 // Labels and constants are handled elsewhere ('X' is the only thing
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002510 // that matches labels). For Functions, the type here is the type of
Dale Johannesen5339c552009-07-20 23:27:39 +00002511 // the result, which is not what we want to look at; leave them alone.
2512 Value *v = OpInfo.CallOperandVal;
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002513 if (isa<BasicBlock>(v) || isa<ConstantInt>(v) || isa<Function>(v)) {
2514 OpInfo.CallOperandVal = v;
Chris Lattner4376fea2008-04-27 00:09:47 +00002515 return;
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002516 }
Chris Lattner4376fea2008-04-27 00:09:47 +00002517
2518 // Otherwise, try to resolve it to something we know about by looking at
2519 // the actual operand type.
2520 if (const char *Repl = LowerXConstraint(OpInfo.ConstraintVT)) {
2521 OpInfo.ConstraintCode = Repl;
2522 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2523 }
2524 }
2525}
2526
2527//===----------------------------------------------------------------------===//
Evan Cheng30b37b52006-03-13 23:18:16 +00002528// Loop Strength Reduction hooks
2529//===----------------------------------------------------------------------===//
2530
Chris Lattner1436bb62007-03-30 23:14:50 +00002531/// isLegalAddressingMode - Return true if the addressing mode represented
2532/// by AM is legal for this target, for a load/store of the specified type.
2533bool TargetLowering::isLegalAddressingMode(const AddrMode &AM,
2534 const Type *Ty) const {
2535 // The default implementation of this implements a conservative RISCy, r+r and
2536 // r+i addr mode.
2537
2538 // Allows a sign-extended 16-bit immediate field.
2539 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
2540 return false;
2541
2542 // No global is ever allowed as a base.
2543 if (AM.BaseGV)
2544 return false;
2545
2546 // Only support r+r,
2547 switch (AM.Scale) {
2548 case 0: // "r+i" or just "i", depending on HasBaseReg.
2549 break;
2550 case 1:
2551 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
2552 return false;
2553 // Otherwise we have r+r or r+i.
2554 break;
2555 case 2:
2556 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
2557 return false;
2558 // Allow 2*r as r+r.
2559 break;
2560 }
2561
2562 return true;
2563}
2564
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002565/// BuildSDIVSequence - Given an ISD::SDIV node expressing a divide by constant,
2566/// return a DAG expression to select that will generate the same value by
2567/// multiplying by a magic number. See:
2568/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Dan Gohman475871a2008-07-27 21:46:04 +00002569SDValue TargetLowering::BuildSDIV(SDNode *N, SelectionDAG &DAG,
2570 std::vector<SDNode*>* Created) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002571 EVT VT = N->getValueType(0);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002572 DebugLoc dl= N->getDebugLoc();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002573
2574 // Check to see if we can do this.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002575 // FIXME: We should be more aggressive here.
2576 if (!isTypeLegal(VT))
2577 return SDValue();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002578
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002579 APInt d = cast<ConstantSDNode>(N->getOperand(1))->getAPIntValue();
Jay Foad4e5ea552009-04-30 10:15:35 +00002580 APInt::ms magics = d.magic();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002581
2582 // Multiply the numerator (operand 0) by the magic value
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002583 // FIXME: We should support doing a MUL in a wider type
Dan Gohman475871a2008-07-27 21:46:04 +00002584 SDValue Q;
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002585 if (isOperationLegalOrCustom(ISD::MULHS, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002586 Q = DAG.getNode(ISD::MULHS, dl, VT, N->getOperand(0),
Dan Gohman525178c2007-10-08 18:33:35 +00002587 DAG.getConstant(magics.m, VT));
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002588 else if (isOperationLegalOrCustom(ISD::SMUL_LOHI, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002589 Q = SDValue(DAG.getNode(ISD::SMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohman525178c2007-10-08 18:33:35 +00002590 N->getOperand(0),
Gabor Greifba36cb52008-08-28 21:40:38 +00002591 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00002592 else
Dan Gohman475871a2008-07-27 21:46:04 +00002593 return SDValue(); // No mulhs or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002594 // If d > 0 and m < 0, add the numerator
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002595 if (d.isStrictlyPositive() && magics.m.isNegative()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002596 Q = DAG.getNode(ISD::ADD, dl, VT, Q, N->getOperand(0));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002597 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002598 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002599 }
2600 // If d < 0 and m > 0, subtract the numerator.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002601 if (d.isNegative() && magics.m.isStrictlyPositive()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002602 Q = DAG.getNode(ISD::SUB, dl, VT, Q, N->getOperand(0));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002603 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002604 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002605 }
2606 // Shift right algebraic if shift value is nonzero
2607 if (magics.s > 0) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002608 Q = DAG.getNode(ISD::SRA, dl, VT, Q,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002609 DAG.getConstant(magics.s, getShiftAmountTy()));
2610 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002611 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002612 }
2613 // Extract the sign bit and add it to the quotient
Dan Gohman475871a2008-07-27 21:46:04 +00002614 SDValue T =
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002615 DAG.getNode(ISD::SRL, dl, VT, Q, DAG.getConstant(VT.getSizeInBits()-1,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002616 getShiftAmountTy()));
2617 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002618 Created->push_back(T.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002619 return DAG.getNode(ISD::ADD, dl, VT, Q, T);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002620}
2621
2622/// BuildUDIVSequence - Given an ISD::UDIV node expressing a divide by constant,
2623/// return a DAG expression to select that will generate the same value by
2624/// multiplying by a magic number. See:
2625/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Dan Gohman475871a2008-07-27 21:46:04 +00002626SDValue TargetLowering::BuildUDIV(SDNode *N, SelectionDAG &DAG,
2627 std::vector<SDNode*>* Created) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002628 EVT VT = N->getValueType(0);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002629 DebugLoc dl = N->getDebugLoc();
Eli Friedman201c9772008-11-30 06:02:26 +00002630
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002631 // Check to see if we can do this.
Eli Friedman201c9772008-11-30 06:02:26 +00002632 // FIXME: We should be more aggressive here.
2633 if (!isTypeLegal(VT))
2634 return SDValue();
2635
2636 // FIXME: We should use a narrower constant when the upper
2637 // bits are known to be zero.
2638 ConstantSDNode *N1C = cast<ConstantSDNode>(N->getOperand(1));
Jay Foad4e5ea552009-04-30 10:15:35 +00002639 APInt::mu magics = N1C->getAPIntValue().magicu();
Eli Friedman201c9772008-11-30 06:02:26 +00002640
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002641 // Multiply the numerator (operand 0) by the magic value
Eli Friedman201c9772008-11-30 06:02:26 +00002642 // FIXME: We should support doing a MUL in a wider type
Dan Gohman475871a2008-07-27 21:46:04 +00002643 SDValue Q;
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002644 if (isOperationLegalOrCustom(ISD::MULHU, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002645 Q = DAG.getNode(ISD::MULHU, dl, VT, N->getOperand(0),
Dan Gohman525178c2007-10-08 18:33:35 +00002646 DAG.getConstant(magics.m, VT));
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002647 else if (isOperationLegalOrCustom(ISD::UMUL_LOHI, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002648 Q = SDValue(DAG.getNode(ISD::UMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohman525178c2007-10-08 18:33:35 +00002649 N->getOperand(0),
Gabor Greifba36cb52008-08-28 21:40:38 +00002650 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00002651 else
Dan Gohman475871a2008-07-27 21:46:04 +00002652 return SDValue(); // No mulhu or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002653 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002654 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002655
2656 if (magics.a == 0) {
Eli Friedman201c9772008-11-30 06:02:26 +00002657 assert(magics.s < N1C->getAPIntValue().getBitWidth() &&
2658 "We shouldn't generate an undefined shift!");
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002659 return DAG.getNode(ISD::SRL, dl, VT, Q,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002660 DAG.getConstant(magics.s, getShiftAmountTy()));
2661 } else {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002662 SDValue NPQ = DAG.getNode(ISD::SUB, dl, VT, N->getOperand(0), Q);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002663 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002664 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002665 NPQ = DAG.getNode(ISD::SRL, dl, VT, NPQ,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002666 DAG.getConstant(1, getShiftAmountTy()));
2667 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002668 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002669 NPQ = DAG.getNode(ISD::ADD, dl, VT, NPQ, Q);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002670 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002671 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002672 return DAG.getNode(ISD::SRL, dl, VT, NPQ,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002673 DAG.getConstant(magics.s-1, getShiftAmountTy()));
2674 }
2675}