blob: 21b2358d191c47a084a8c595b1ad4ef2a2fe394e [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
15#include "PPCTargetMachine.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000016#include "llvm/ADT/VectorExtras.h"
Evan Chengc4c62572006-03-13 23:20:37 +000017#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000018#include "llvm/CodeGen/MachineFrameInfo.h"
19#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000020#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000021#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner7b738342005-09-13 19:33:40 +000022#include "llvm/CodeGen/SSARegMap.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000023#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000024#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000025#include "llvm/Intrinsics.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000026#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000027#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000028using namespace llvm;
29
Nate Begeman21e463b2005-10-16 05:39:50 +000030PPCTargetLowering::PPCTargetLowering(TargetMachine &TM)
Chris Lattner7c5a3d32005-08-16 17:14:42 +000031 : TargetLowering(TM) {
32
33 // Fold away setcc operations if possible.
34 setSetCCIsExpensive();
Nate Begeman405e3ec2005-10-21 00:02:42 +000035 setPow2DivIsCheap();
Chris Lattner7c5a3d32005-08-16 17:14:42 +000036
Chris Lattnerd145a612005-09-27 22:18:25 +000037 // Use _setjmp/_longjmp instead of setjmp/longjmp.
38 setUseUnderscoreSetJmpLongJmp(true);
39
Chris Lattner7c5a3d32005-08-16 17:14:42 +000040 // Set up the register classes.
Nate Begeman1d9d7422005-10-18 00:28:58 +000041 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
42 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
43 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000044
Chris Lattnera54aa942006-01-29 06:26:08 +000045 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
46 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
47
Chris Lattner7c5a3d32005-08-16 17:14:42 +000048 // PowerPC has no intrinsics for these particular operations
49 setOperationAction(ISD::MEMMOVE, MVT::Other, Expand);
50 setOperationAction(ISD::MEMSET, MVT::Other, Expand);
51 setOperationAction(ISD::MEMCPY, MVT::Other, Expand);
52
53 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
54 setOperationAction(ISD::SEXTLOAD, MVT::i1, Expand);
55 setOperationAction(ISD::SEXTLOAD, MVT::i8, Expand);
56
57 // PowerPC has no SREM/UREM instructions
58 setOperationAction(ISD::SREM, MVT::i32, Expand);
59 setOperationAction(ISD::UREM, MVT::i32, Expand);
60
61 // We don't support sin/cos/sqrt/fmod
62 setOperationAction(ISD::FSIN , MVT::f64, Expand);
63 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +000064 setOperationAction(ISD::FREM , MVT::f64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000065 setOperationAction(ISD::FSIN , MVT::f32, Expand);
66 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +000067 setOperationAction(ISD::FREM , MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000068
69 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +000070 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +000071 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
72 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
73 }
74
Chris Lattner9601a862006-03-05 05:08:37 +000075 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
76 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
77
Nate Begemand88fc032006-01-14 03:14:10 +000078 // PowerPC does not have BSWAP, CTPOP or CTTZ
79 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000080 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
81 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
82
Nate Begeman35ef9132006-01-11 21:21:00 +000083 // PowerPC does not have ROTR
84 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
85
Chris Lattner7c5a3d32005-08-16 17:14:42 +000086 // PowerPC does not have Select
87 setOperationAction(ISD::SELECT, MVT::i32, Expand);
88 setOperationAction(ISD::SELECT, MVT::f32, Expand);
89 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Chris Lattnere4bc9ea2005-08-26 00:52:45 +000090
Chris Lattner0b1e4e52005-08-26 17:36:52 +000091 // PowerPC wants to turn select_cc of FP into fsel when possible.
92 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
93 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +000094
Nate Begeman750ac1b2006-02-01 07:19:44 +000095 // PowerPC wants to optimize integer setcc a bit
Nate Begeman44775902006-01-31 08:17:29 +000096 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Chris Lattnereb9b62e2005-08-31 19:09:57 +000097
Nate Begeman81e80972006-03-17 01:40:33 +000098 // PowerPC does not have BRCOND which requires SetCC
99 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000100
Chris Lattnerf7605322005-08-31 21:09:52 +0000101 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
102 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000103
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000104 // PowerPC does not have [U|S]INT_TO_FP
105 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
106 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
107
Chris Lattner53e88452005-12-23 05:13:35 +0000108 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
109 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
110
Chris Lattnere6ec9f22005-09-10 00:21:06 +0000111 // PowerPC does not have truncstore for i1.
112 setOperationAction(ISD::TRUNCSTORE, MVT::i1, Promote);
Chris Lattnerf73bae12005-11-29 06:16:21 +0000113
Jim Laskeyabf6d172006-01-05 01:25:28 +0000114 // Support label based line numbers.
Chris Lattnerf73bae12005-11-29 06:16:21 +0000115 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000116 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Jim Laskeyabf6d172006-01-05 01:25:28 +0000117 // FIXME - use subtarget debug flags
Jim Laskeye0bce712006-01-05 01:47:43 +0000118 if (!TM.getSubtarget<PPCSubtarget>().isDarwin())
Jim Laskeyabf6d172006-01-05 01:25:28 +0000119 setOperationAction(ISD::DEBUG_LABEL, MVT::Other, Expand);
Chris Lattnere6ec9f22005-09-10 00:21:06 +0000120
Nate Begeman28a6b022005-12-10 02:36:00 +0000121 // We want to legalize GlobalAddress and ConstantPool nodes into the
122 // appropriate instructions to materialize the address.
Chris Lattner3eef4e32005-11-17 18:26:56 +0000123 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Nate Begeman28a6b022005-12-10 02:36:00 +0000124 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000125
Nate Begemanee625572006-01-27 21:09:22 +0000126 // RET must be custom lowered, to meet ABI requirements
127 setOperationAction(ISD::RET , MVT::Other, Custom);
128
Nate Begemanacc398c2006-01-25 18:21:52 +0000129 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
130 setOperationAction(ISD::VASTART , MVT::Other, Custom);
131
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000132 // Use the default implementation.
Nate Begemanacc398c2006-01-25 18:21:52 +0000133 setOperationAction(ISD::VAARG , MVT::Other, Expand);
134 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
135 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000136 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
137 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
138 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
Chris Lattner860e8862005-11-17 07:30:41 +0000139
Chris Lattner6d92cad2006-03-26 10:06:40 +0000140 // We want to custom lower some of our intrinsics.
141 setOperationAction(ISD::INTRINSIC , MVT::Other, Custom);
142
Nate Begemanc09eeec2005-09-06 22:03:27 +0000143 if (TM.getSubtarget<PPCSubtarget>().is64Bit()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000144 // They also have instructions for converting between i64 and fp.
Nate Begemanc09eeec2005-09-06 22:03:27 +0000145 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
146 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Chris Lattner7fbcef72006-03-24 07:53:47 +0000147
148 // FIXME: disable this lowered code. This generates 64-bit register values,
149 // and we don't model the fact that the top part is clobbered by calls. We
150 // need to flag these together so that the value isn't live across a call.
151 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
152
Nate Begemanae749a92005-10-25 23:48:36 +0000153 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
154 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
155 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000156 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Nate Begemanae749a92005-10-25 23:48:36 +0000157 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000158 }
159
160 if (TM.getSubtarget<PPCSubtarget>().has64BitRegs()) {
161 // 64 bit PowerPC implementations can support i64 types directly
162 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000163 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
164 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000165 } else {
166 // 32 bit PowerPC wants to expand i64 shifts itself.
167 setOperationAction(ISD::SHL, MVT::i64, Custom);
168 setOperationAction(ISD::SRL, MVT::i64, Custom);
169 setOperationAction(ISD::SRA, MVT::i64, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000170 }
171
Evan Chengd30bf012006-03-01 01:11:20 +0000172 // First set operation action for all vector types to expand. Then we
173 // will selectively turn on ones that can be effectively codegen'd.
174 for (unsigned VT = (unsigned)MVT::Vector + 1;
175 VT != (unsigned)MVT::LAST_VALUETYPE; VT++) {
176 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Expand);
177 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Expand);
178 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000179 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Expand);
Chris Lattner9b3bd462006-03-21 20:51:05 +0000180 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000181 setOperationAction(ISD::BUILD_VECTOR, (MVT::ValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000182 }
183
Nate Begeman425a9692005-11-29 08:17:20 +0000184 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Nate Begeman425a9692005-11-29 08:17:20 +0000185 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000186 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
Chris Lattner8d052bc2006-03-25 07:39:07 +0000187 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
188 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Chris Lattnerec4a0c72006-01-29 06:32:58 +0000189
Evan Chengd30bf012006-03-01 01:11:20 +0000190 setOperationAction(ISD::ADD , MVT::v4f32, Legal);
191 setOperationAction(ISD::SUB , MVT::v4f32, Legal);
192 setOperationAction(ISD::MUL , MVT::v4f32, Legal);
Evan Chengd30bf012006-03-01 01:11:20 +0000193 setOperationAction(ISD::ADD , MVT::v4i32, Legal);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000194
195 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i32, Custom);
196 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
197
Chris Lattnerb2177b92006-03-19 06:55:52 +0000198 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
199 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000200
201 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
202 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000203 }
204
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000205 setSetCCResultContents(ZeroOrOneSetCCResult);
Chris Lattnercadd7422006-01-13 17:52:03 +0000206 setStackPointerRegisterToSaveRestore(PPC::R1);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000207
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000208 // We have target-specific dag combine patterns for the following nodes:
209 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000210 setTargetDAGCombine(ISD::STORE);
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000211
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000212 computeRegisterProperties();
213}
214
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000215const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
216 switch (Opcode) {
217 default: return 0;
218 case PPCISD::FSEL: return "PPCISD::FSEL";
219 case PPCISD::FCFID: return "PPCISD::FCFID";
220 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
221 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Chris Lattner51269842006-03-01 05:50:56 +0000222 case PPCISD::STFIWX: return "PPCISD::STFIWX";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000223 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
224 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
Chris Lattnerb2177b92006-03-19 06:55:52 +0000225 case PPCISD::LVE_X: return "PPCISD::LVE_X";
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000226 case PPCISD::VPERM: return "PPCISD::VPERM";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000227 case PPCISD::Hi: return "PPCISD::Hi";
228 case PPCISD::Lo: return "PPCISD::Lo";
229 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
230 case PPCISD::SRL: return "PPCISD::SRL";
231 case PPCISD::SRA: return "PPCISD::SRA";
232 case PPCISD::SHL: return "PPCISD::SHL";
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000233 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
234 case PPCISD::STD_32: return "PPCISD::STD_32";
Chris Lattnere00ebf02006-01-28 07:33:03 +0000235 case PPCISD::CALL: return "PPCISD::CALL";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000236 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Chris Lattner6d92cad2006-03-26 10:06:40 +0000237 case PPCISD::MFCR: return "PPCISD::MFCR";
238 case PPCISD::VCMPo: return "PPCISD::VCMPo";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000239 }
240}
241
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000242/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
243static bool isFloatingPointZero(SDOperand Op) {
244 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
245 return CFP->isExactlyValue(-0.0) || CFP->isExactlyValue(0.0);
246 else if (Op.getOpcode() == ISD::EXTLOAD || Op.getOpcode() == ISD::LOAD) {
247 // Maybe this has already been legalized into the constant pool?
248 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
249 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->get()))
250 return CFP->isExactlyValue(-0.0) || CFP->isExactlyValue(0.0);
251 }
252 return false;
253}
254
Chris Lattneref819f82006-03-20 06:33:01 +0000255
256/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
257/// specifies a splat of a single element that is suitable for input to
258/// VSPLTB/VSPLTH/VSPLTW.
259bool PPC::isSplatShuffleMask(SDNode *N) {
260 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattnerdd4d2d02006-03-20 06:51:10 +0000261
262 // We can only splat 8-bit, 16-bit, and 32-bit quantities.
263 if (N->getNumOperands() != 4 && N->getNumOperands() != 8 &&
264 N->getNumOperands() != 16)
265 return false;
266
Chris Lattner88a99ef2006-03-20 06:37:44 +0000267 // This is a splat operation if each element of the permute is the same, and
268 // if the value doesn't reference the second vector.
269 SDOperand Elt = N->getOperand(0);
270 assert(isa<ConstantSDNode>(Elt) && "Invalid VECTOR_SHUFFLE mask!");
271 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i) {
272 assert(isa<ConstantSDNode>(N->getOperand(i)) &&
273 "Invalid VECTOR_SHUFFLE mask!");
274 if (N->getOperand(i) != Elt) return false;
275 }
276
277 // Make sure it is a splat of the first vector operand.
278 return cast<ConstantSDNode>(Elt)->getValue() < N->getNumOperands();
Chris Lattneref819f82006-03-20 06:33:01 +0000279}
280
281/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
282/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
283unsigned PPC::getVSPLTImmediate(SDNode *N) {
284 assert(isSplatShuffleMask(N));
Chris Lattnerdd4d2d02006-03-20 06:51:10 +0000285 return cast<ConstantSDNode>(N->getOperand(0))->getValue();
Chris Lattneref819f82006-03-20 06:33:01 +0000286}
287
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000288/// isVecSplatImm - Return true if this is a build_vector of constants which
289/// can be formed by using a vspltis[bhw] instruction. The ByteSize field
290/// indicates the number of bytes of each element [124] -> [bhw].
291bool PPC::isVecSplatImm(SDNode *N, unsigned ByteSize, char *Val) {
292 SDOperand OpVal(0, 0);
293 // Check to see if this buildvec has a single non-undef value in its elements.
294 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
295 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
296 if (OpVal.Val == 0)
297 OpVal = N->getOperand(i);
298 else if (OpVal != N->getOperand(i))
299 return false;
300 }
301
302 if (OpVal.Val == 0) return false; // All UNDEF: use implicit def.
303
304 unsigned ValSizeInBytes;
305 uint64_t Value;
306 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
307 Value = CN->getValue();
308 ValSizeInBytes = MVT::getSizeInBits(CN->getValueType(0))/8;
309 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
310 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
311 Value = FloatToBits(CN->getValue());
312 ValSizeInBytes = 4;
313 }
314
315 // If the splat value is larger than the element value, then we can never do
316 // this splat. The only case that we could fit the replicated bits into our
317 // immediate field for would be zero, and we prefer to use vxor for it.
318 if (ValSizeInBytes < ByteSize) return false;
319
320 // If the element value is larger than the splat value, cut it in half and
321 // check to see if the two halves are equal. Continue doing this until we
322 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
323 while (ValSizeInBytes > ByteSize) {
324 ValSizeInBytes >>= 1;
325
326 // If the top half equals the bottom half, we're still ok.
327 if (((Value >> (ValSizeInBytes*8)) & ((8 << ValSizeInBytes)-1)) !=
328 (Value & ((8 << ValSizeInBytes)-1)))
329 return false;
330 }
331
332 // Properly sign extend the value.
333 int ShAmt = (4-ByteSize)*8;
334 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
335
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000336 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000337 if (MaskVal == 0) return false;
338
339 if (Val) *Val = MaskVal;
340
341 // Finally, if this value fits in a 5 bit sext field, return true.
342 return ((MaskVal << (32-5)) >> (32-5)) == MaskVal;
343}
344
Chris Lattneref819f82006-03-20 06:33:01 +0000345
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000346/// LowerOperation - Provide custom lowering hooks for some operations.
347///
Nate Begeman21e463b2005-10-16 05:39:50 +0000348SDOperand PPCTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000349 switch (Op.getOpcode()) {
350 default: assert(0 && "Wasn't expecting to be able to lower this!");
Chris Lattnerf7605322005-08-31 21:09:52 +0000351 case ISD::FP_TO_SINT: {
Nate Begemanc09eeec2005-09-06 22:03:27 +0000352 assert(MVT::isFloatingPoint(Op.getOperand(0).getValueType()));
Chris Lattner7c0d6642005-10-02 06:37:13 +0000353 SDOperand Src = Op.getOperand(0);
354 if (Src.getValueType() == MVT::f32)
355 Src = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Src);
356
Chris Lattner1b95e0b2005-12-23 00:59:59 +0000357 SDOperand Tmp;
Nate Begemanc09eeec2005-09-06 22:03:27 +0000358 switch (Op.getValueType()) {
359 default: assert(0 && "Unhandled FP_TO_SINT type in custom expander!");
360 case MVT::i32:
Chris Lattner1b95e0b2005-12-23 00:59:59 +0000361 Tmp = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Src);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000362 break;
363 case MVT::i64:
Chris Lattner1b95e0b2005-12-23 00:59:59 +0000364 Tmp = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Src);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000365 break;
366 }
Chris Lattnerf7605322005-08-31 21:09:52 +0000367
Chris Lattner1b95e0b2005-12-23 00:59:59 +0000368 // Convert the FP value to an int value through memory.
369 SDOperand Bits = DAG.getNode(ISD::BIT_CONVERT, MVT::i64, Tmp);
370 if (Op.getValueType() == MVT::i32)
371 Bits = DAG.getNode(ISD::TRUNCATE, MVT::i32, Bits);
372 return Bits;
Nate Begemanc09eeec2005-09-06 22:03:27 +0000373 }
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000374 case ISD::SINT_TO_FP:
375 if (Op.getOperand(0).getValueType() == MVT::i64) {
376 SDOperand Bits = DAG.getNode(ISD::BIT_CONVERT, MVT::f64, Op.getOperand(0));
377 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Bits);
378 if (Op.getValueType() == MVT::f32)
379 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP);
380 return FP;
381 } else {
382 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
383 "Unhandled SINT_TO_FP type in custom expander!");
384 // Since we only generate this in 64-bit mode, we can take advantage of
385 // 64-bit registers. In particular, sign extend the input value into the
386 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
387 // then lfd it and fcfid it.
388 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
389 int FrameIdx = FrameInfo->CreateStackObject(8, 8);
390 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, MVT::i32);
391
392 SDOperand Ext64 = DAG.getNode(PPCISD::EXTSW_32, MVT::i32,
393 Op.getOperand(0));
394
395 // STD the extended value into the stack slot.
396 SDOperand Store = DAG.getNode(PPCISD::STD_32, MVT::Other,
397 DAG.getEntryNode(), Ext64, FIdx,
398 DAG.getSrcValue(NULL));
399 // Load the value as a double.
400 SDOperand Ld = DAG.getLoad(MVT::f64, Store, FIdx, DAG.getSrcValue(NULL));
401
402 // FCFID it and return it.
403 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Ld);
404 if (Op.getValueType() == MVT::f32)
405 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP);
406 return FP;
407 }
Chris Lattner7fbcef72006-03-24 07:53:47 +0000408 break;
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000409
Chris Lattnerf7605322005-08-31 21:09:52 +0000410 case ISD::SELECT_CC: {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000411 // Turn FP only select_cc's into fsel instructions.
Chris Lattnerf7605322005-08-31 21:09:52 +0000412 if (!MVT::isFloatingPoint(Op.getOperand(0).getValueType()) ||
413 !MVT::isFloatingPoint(Op.getOperand(2).getValueType()))
414 break;
415
416 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
417
418 // Cannot handle SETEQ/SETNE.
419 if (CC == ISD::SETEQ || CC == ISD::SETNE) break;
420
421 MVT::ValueType ResVT = Op.getValueType();
422 MVT::ValueType CmpVT = Op.getOperand(0).getValueType();
423 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
424 SDOperand TV = Op.getOperand(2), FV = Op.getOperand(3);
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000425
Chris Lattnerf7605322005-08-31 21:09:52 +0000426 // If the RHS of the comparison is a 0.0, we don't need to do the
427 // subtraction at all.
428 if (isFloatingPointZero(RHS))
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000429 switch (CC) {
Chris Lattnerbc38dbf2006-01-18 19:42:35 +0000430 default: break; // SETUO etc aren't handled by fsel.
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000431 case ISD::SETULT:
432 case ISD::SETLT:
Chris Lattnerf7605322005-08-31 21:09:52 +0000433 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000434 case ISD::SETUGE:
435 case ISD::SETGE:
Chris Lattnereb255f22005-10-25 20:54:57 +0000436 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
437 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
Chris Lattnerf7605322005-08-31 21:09:52 +0000438 return DAG.getNode(PPCISD::FSEL, ResVT, LHS, TV, FV);
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000439 case ISD::SETUGT:
440 case ISD::SETGT:
Chris Lattnerf7605322005-08-31 21:09:52 +0000441 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000442 case ISD::SETULE:
443 case ISD::SETLE:
Chris Lattnereb255f22005-10-25 20:54:57 +0000444 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
445 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
Chris Lattner0bbea952005-08-26 20:25:03 +0000446 return DAG.getNode(PPCISD::FSEL, ResVT,
Chris Lattner85fd97d2005-10-26 18:01:11 +0000447 DAG.getNode(ISD::FNEG, MVT::f64, LHS), TV, FV);
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000448 }
Chris Lattnerf7605322005-08-31 21:09:52 +0000449
Chris Lattnereb255f22005-10-25 20:54:57 +0000450 SDOperand Cmp;
Chris Lattnerf7605322005-08-31 21:09:52 +0000451 switch (CC) {
Chris Lattnerbc38dbf2006-01-18 19:42:35 +0000452 default: break; // SETUO etc aren't handled by fsel.
Chris Lattnerf7605322005-08-31 21:09:52 +0000453 case ISD::SETULT:
454 case ISD::SETLT:
Chris Lattnereb255f22005-10-25 20:54:57 +0000455 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
456 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
457 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
458 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
Chris Lattnerf7605322005-08-31 21:09:52 +0000459 case ISD::SETUGE:
460 case ISD::SETGE:
Chris Lattnereb255f22005-10-25 20:54:57 +0000461 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
462 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
463 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
464 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
Chris Lattnerf7605322005-08-31 21:09:52 +0000465 case ISD::SETUGT:
466 case ISD::SETGT:
Chris Lattnereb255f22005-10-25 20:54:57 +0000467 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
468 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
469 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
470 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
Chris Lattnerf7605322005-08-31 21:09:52 +0000471 case ISD::SETULE:
472 case ISD::SETLE:
Chris Lattnereb255f22005-10-25 20:54:57 +0000473 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
474 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
475 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
476 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000477 }
Chris Lattnerf7605322005-08-31 21:09:52 +0000478 break;
479 }
Chris Lattnerbc11c342005-08-31 20:23:54 +0000480 case ISD::SHL: {
481 assert(Op.getValueType() == MVT::i64 &&
482 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SHL!");
483 // The generic code does a fine job expanding shift by a constant.
484 if (isa<ConstantSDNode>(Op.getOperand(1))) break;
485
486 // Otherwise, expand into a bunch of logical ops. Note that these ops
487 // depend on the PPC behavior for oversized shift amounts.
488 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op.getOperand(0),
489 DAG.getConstant(0, MVT::i32));
490 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op.getOperand(0),
491 DAG.getConstant(1, MVT::i32));
492 SDOperand Amt = Op.getOperand(1);
493
494 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
495 DAG.getConstant(32, MVT::i32), Amt);
Chris Lattner4172b102005-12-06 02:10:38 +0000496 SDOperand Tmp2 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Amt);
497 SDOperand Tmp3 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Tmp1);
Chris Lattnerbc11c342005-08-31 20:23:54 +0000498 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
499 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
500 DAG.getConstant(-32U, MVT::i32));
Chris Lattner4172b102005-12-06 02:10:38 +0000501 SDOperand Tmp6 = DAG.getNode(PPCISD::SHL, MVT::i32, Lo, Tmp5);
Chris Lattnerbc11c342005-08-31 20:23:54 +0000502 SDOperand OutHi = DAG.getNode(ISD::OR, MVT::i32, Tmp4, Tmp6);
Chris Lattner4172b102005-12-06 02:10:38 +0000503 SDOperand OutLo = DAG.getNode(PPCISD::SHL, MVT::i32, Lo, Amt);
Chris Lattnerbc11c342005-08-31 20:23:54 +0000504 return DAG.getNode(ISD::BUILD_PAIR, MVT::i64, OutLo, OutHi);
505 }
506 case ISD::SRL: {
507 assert(Op.getValueType() == MVT::i64 &&
508 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SHL!");
509 // The generic code does a fine job expanding shift by a constant.
510 if (isa<ConstantSDNode>(Op.getOperand(1))) break;
511
512 // Otherwise, expand into a bunch of logical ops. Note that these ops
513 // depend on the PPC behavior for oversized shift amounts.
514 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op.getOperand(0),
515 DAG.getConstant(0, MVT::i32));
516 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op.getOperand(0),
517 DAG.getConstant(1, MVT::i32));
518 SDOperand Amt = Op.getOperand(1);
519
520 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
521 DAG.getConstant(32, MVT::i32), Amt);
Chris Lattner4172b102005-12-06 02:10:38 +0000522 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Amt);
523 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Tmp1);
Chris Lattnerbc11c342005-08-31 20:23:54 +0000524 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
525 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
526 DAG.getConstant(-32U, MVT::i32));
Chris Lattner4172b102005-12-06 02:10:38 +0000527 SDOperand Tmp6 = DAG.getNode(PPCISD::SRL, MVT::i32, Hi, Tmp5);
Chris Lattnerbc11c342005-08-31 20:23:54 +0000528 SDOperand OutLo = DAG.getNode(ISD::OR, MVT::i32, Tmp4, Tmp6);
Chris Lattner4172b102005-12-06 02:10:38 +0000529 SDOperand OutHi = DAG.getNode(PPCISD::SRL, MVT::i32, Hi, Amt);
Chris Lattnerbc11c342005-08-31 20:23:54 +0000530 return DAG.getNode(ISD::BUILD_PAIR, MVT::i64, OutLo, OutHi);
531 }
532 case ISD::SRA: {
Chris Lattnereb9b62e2005-08-31 19:09:57 +0000533 assert(Op.getValueType() == MVT::i64 &&
534 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SRA!");
535 // The generic code does a fine job expanding shift by a constant.
536 if (isa<ConstantSDNode>(Op.getOperand(1))) break;
537
538 // Otherwise, expand into a bunch of logical ops, followed by a select_cc.
539 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op.getOperand(0),
540 DAG.getConstant(0, MVT::i32));
541 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op.getOperand(0),
542 DAG.getConstant(1, MVT::i32));
543 SDOperand Amt = Op.getOperand(1);
544
545 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
546 DAG.getConstant(32, MVT::i32), Amt);
Chris Lattner4172b102005-12-06 02:10:38 +0000547 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Amt);
548 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Tmp1);
Chris Lattnereb9b62e2005-08-31 19:09:57 +0000549 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
550 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
551 DAG.getConstant(-32U, MVT::i32));
Chris Lattner4172b102005-12-06 02:10:38 +0000552 SDOperand Tmp6 = DAG.getNode(PPCISD::SRA, MVT::i32, Hi, Tmp5);
553 SDOperand OutHi = DAG.getNode(PPCISD::SRA, MVT::i32, Hi, Amt);
Chris Lattnereb9b62e2005-08-31 19:09:57 +0000554 SDOperand OutLo = DAG.getSelectCC(Tmp5, DAG.getConstant(0, MVT::i32),
555 Tmp4, Tmp6, ISD::SETLE);
556 return DAG.getNode(ISD::BUILD_PAIR, MVT::i64, OutLo, OutHi);
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000557 }
Nate Begeman28a6b022005-12-10 02:36:00 +0000558 case ISD::ConstantPool: {
Evan Chengb8973bd2006-01-31 22:23:14 +0000559 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
560 Constant *C = CP->get();
561 SDOperand CPI = DAG.getTargetConstantPool(C, MVT::i32, CP->getAlignment());
Nate Begeman28a6b022005-12-10 02:36:00 +0000562 SDOperand Zero = DAG.getConstant(0, MVT::i32);
563
Evan Cheng4c1aa862006-02-22 20:19:42 +0000564 if (getTargetMachine().getRelocationModel() == Reloc::Static) {
Nate Begeman28a6b022005-12-10 02:36:00 +0000565 // Generate non-pic code that has direct accesses to the constant pool.
566 // The address of the global is just (hi(&g)+lo(&g)).
567 SDOperand Hi = DAG.getNode(PPCISD::Hi, MVT::i32, CPI, Zero);
568 SDOperand Lo = DAG.getNode(PPCISD::Lo, MVT::i32, CPI, Zero);
569 return DAG.getNode(ISD::ADD, MVT::i32, Hi, Lo);
570 }
571
572 // Only lower ConstantPool on Darwin.
573 if (!getTargetMachine().getSubtarget<PPCSubtarget>().isDarwin()) break;
574 SDOperand Hi = DAG.getNode(PPCISD::Hi, MVT::i32, CPI, Zero);
Evan Cheng4c1aa862006-02-22 20:19:42 +0000575 if (getTargetMachine().getRelocationModel() == Reloc::PIC) {
Nate Begeman28a6b022005-12-10 02:36:00 +0000576 // With PIC, the first instruction is actually "GR+hi(&G)".
577 Hi = DAG.getNode(ISD::ADD, MVT::i32,
578 DAG.getNode(PPCISD::GlobalBaseReg, MVT::i32), Hi);
579 }
580
581 SDOperand Lo = DAG.getNode(PPCISD::Lo, MVT::i32, CPI, Zero);
582 Lo = DAG.getNode(ISD::ADD, MVT::i32, Hi, Lo);
583 return Lo;
584 }
Chris Lattner860e8862005-11-17 07:30:41 +0000585 case ISD::GlobalAddress: {
Nate Begeman50fb3c42005-12-24 01:00:15 +0000586 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
587 GlobalValue *GV = GSDN->getGlobal();
588 SDOperand GA = DAG.getTargetGlobalAddress(GV, MVT::i32, GSDN->getOffset());
Chris Lattner860e8862005-11-17 07:30:41 +0000589 SDOperand Zero = DAG.getConstant(0, MVT::i32);
Chris Lattner1d05cb42005-11-17 18:55:48 +0000590
Evan Cheng4c1aa862006-02-22 20:19:42 +0000591 if (getTargetMachine().getRelocationModel() == Reloc::Static) {
Nate Begeman28a6b022005-12-10 02:36:00 +0000592 // Generate non-pic code that has direct accesses to globals.
593 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner1d05cb42005-11-17 18:55:48 +0000594 SDOperand Hi = DAG.getNode(PPCISD::Hi, MVT::i32, GA, Zero);
595 SDOperand Lo = DAG.getNode(PPCISD::Lo, MVT::i32, GA, Zero);
596 return DAG.getNode(ISD::ADD, MVT::i32, Hi, Lo);
597 }
Chris Lattner860e8862005-11-17 07:30:41 +0000598
Chris Lattner1d05cb42005-11-17 18:55:48 +0000599 // Only lower GlobalAddress on Darwin.
600 if (!getTargetMachine().getSubtarget<PPCSubtarget>().isDarwin()) break;
Chris Lattnera35ef632006-01-06 01:04:03 +0000601
Chris Lattner860e8862005-11-17 07:30:41 +0000602 SDOperand Hi = DAG.getNode(PPCISD::Hi, MVT::i32, GA, Zero);
Evan Cheng4c1aa862006-02-22 20:19:42 +0000603 if (getTargetMachine().getRelocationModel() == Reloc::PIC) {
Chris Lattner860e8862005-11-17 07:30:41 +0000604 // With PIC, the first instruction is actually "GR+hi(&G)".
605 Hi = DAG.getNode(ISD::ADD, MVT::i32,
Chris Lattner15666132005-11-17 17:51:38 +0000606 DAG.getNode(PPCISD::GlobalBaseReg, MVT::i32), Hi);
Chris Lattner860e8862005-11-17 07:30:41 +0000607 }
608
609 SDOperand Lo = DAG.getNode(PPCISD::Lo, MVT::i32, GA, Zero);
610 Lo = DAG.getNode(ISD::ADD, MVT::i32, Hi, Lo);
611
Chris Lattner37dd6f12006-01-29 20:49:17 +0000612 if (!GV->hasWeakLinkage() && !GV->hasLinkOnceLinkage() &&
613 (!GV->isExternal() || GV->hasNotBeenReadFromBytecode()))
Chris Lattner860e8862005-11-17 07:30:41 +0000614 return Lo;
615
616 // If the global is weak or external, we have to go through the lazy
617 // resolution stub.
618 return DAG.getLoad(MVT::i32, DAG.getEntryNode(), Lo, DAG.getSrcValue(0));
619 }
Nate Begeman44775902006-01-31 08:17:29 +0000620 case ISD::SETCC: {
621 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Nate Begeman750ac1b2006-02-01 07:19:44 +0000622
623 // If we're comparing for equality to zero, expose the fact that this is
624 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
625 // fold the new nodes.
626 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
627 if (C->isNullValue() && CC == ISD::SETEQ) {
628 MVT::ValueType VT = Op.getOperand(0).getValueType();
629 SDOperand Zext = Op.getOperand(0);
630 if (VT < MVT::i32) {
631 VT = MVT::i32;
632 Zext = DAG.getNode(ISD::ZERO_EXTEND, VT, Op.getOperand(0));
633 }
634 unsigned Log2b = Log2_32(MVT::getSizeInBits(VT));
635 SDOperand Clz = DAG.getNode(ISD::CTLZ, VT, Zext);
636 SDOperand Scc = DAG.getNode(ISD::SRL, VT, Clz,
637 DAG.getConstant(Log2b, getShiftAmountTy()));
638 return DAG.getNode(ISD::TRUNCATE, getSetCCResultTy(), Scc);
639 }
640 // Leave comparisons against 0 and -1 alone for now, since they're usually
641 // optimized. FIXME: revisit this when we can custom lower all setcc
642 // optimizations.
643 if (C->isAllOnesValue() || C->isNullValue())
644 break;
645 }
646
647 // If we have an integer seteq/setne, turn it into a compare against zero
648 // by subtracting the rhs from the lhs, which is faster than setting a
649 // condition register, reading it back out, and masking the correct bit.
650 MVT::ValueType LHSVT = Op.getOperand(0).getValueType();
651 if (MVT::isInteger(LHSVT) && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
652 MVT::ValueType VT = Op.getValueType();
653 SDOperand Sub = DAG.getNode(ISD::SUB, LHSVT, Op.getOperand(0),
654 Op.getOperand(1));
655 return DAG.getSetCC(VT, Sub, DAG.getConstant(0, LHSVT), CC);
656 }
Nate Begeman44775902006-01-31 08:17:29 +0000657 break;
658 }
Nate Begemanacc398c2006-01-25 18:21:52 +0000659 case ISD::VASTART: {
660 // vastart just stores the address of the VarArgsFrameIndex slot into the
661 // memory location argument.
662 // FIXME: Replace MVT::i32 with PointerTy
663 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, MVT::i32);
664 return DAG.getNode(ISD::STORE, MVT::Other, Op.getOperand(0), FR,
665 Op.getOperand(1), Op.getOperand(2));
666 }
Nate Begemanee625572006-01-27 21:09:22 +0000667 case ISD::RET: {
668 SDOperand Copy;
669
670 switch(Op.getNumOperands()) {
671 default:
672 assert(0 && "Do not know how to return this many arguments!");
673 abort();
674 case 1:
675 return SDOperand(); // ret void is legal
676 case 2: {
677 MVT::ValueType ArgVT = Op.getOperand(1).getValueType();
678 unsigned ArgReg = MVT::isInteger(ArgVT) ? PPC::R3 : PPC::F1;
679 Copy = DAG.getCopyToReg(Op.getOperand(0), ArgReg, Op.getOperand(1),
680 SDOperand());
681 break;
682 }
683 case 3:
684 Copy = DAG.getCopyToReg(Op.getOperand(0), PPC::R3, Op.getOperand(2),
685 SDOperand());
686 Copy = DAG.getCopyToReg(Copy, PPC::R4, Op.getOperand(1),Copy.getValue(1));
687 break;
688 }
689 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Copy, Copy.getValue(1));
690 }
Chris Lattnerb2177b92006-03-19 06:55:52 +0000691 case ISD::SCALAR_TO_VECTOR: {
692 // Create a stack slot that is 16-byte aligned.
693 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
694 int FrameIdx = FrameInfo->CreateStackObject(16, 16);
695 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, MVT::i32);
696
697 // Store the input value into Value#0 of the stack slot.
Chris Lattnerb2177b92006-03-19 06:55:52 +0000698 SDOperand Store = DAG.getNode(ISD::STORE, MVT::Other, DAG.getEntryNode(),
699 Op.getOperand(0), FIdx,DAG.getSrcValue(NULL));
Chris Lattner23baa1b2006-03-20 22:37:23 +0000700 // LVE_X it out.
Chris Lattnerb2177b92006-03-19 06:55:52 +0000701 return DAG.getNode(PPCISD::LVE_X, Op.getValueType(), Store, FIdx,
702 DAG.getSrcValue(NULL));
703 }
Chris Lattner64b3a082006-03-24 07:48:08 +0000704 case ISD::BUILD_VECTOR:
705 // If this is a case we can't handle, return null and let the default
706 // expansion code take care of it. If we CAN select this case, return Op.
707
708 // See if this is all zeros.
709 // FIXME: We should handle splat(-0.0), and other cases here.
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000710 if (ISD::isBuildVectorAllZeros(Op.Val))
Chris Lattner64b3a082006-03-24 07:48:08 +0000711 return Op;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000712
713 if (PPC::isVecSplatImm(Op.Val, 1) || // vspltisb
714 PPC::isVecSplatImm(Op.Val, 2) || // vspltish
715 PPC::isVecSplatImm(Op.Val, 4)) // vspltisw
716 return Op;
717
Chris Lattner64b3a082006-03-24 07:48:08 +0000718 return SDOperand();
719
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000720 case ISD::VECTOR_SHUFFLE: {
Chris Lattnerdd4d2d02006-03-20 06:51:10 +0000721 SDOperand V1 = Op.getOperand(0);
722 SDOperand V2 = Op.getOperand(1);
723 SDOperand PermMask = Op.getOperand(2);
724
725 // Cases that are handled by instructions that take permute immediates
726 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
727 // selected by the instruction selector.
728 if (PPC::isSplatShuffleMask(PermMask.Val) && V2.getOpcode() == ISD::UNDEF)
729 break;
730
731 // TODO: Handle more cases, and also handle cases that are cheaper to do as
732 // multiple such instructions than as a constant pool load/vperm pair.
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000733
734 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
735 // vector that will get spilled to the constant pool.
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000736 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000737
738 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
739 // that it is in input element units, not in bytes. Convert now.
740 MVT::ValueType EltVT = MVT::getVectorBaseType(V1.getValueType());
741 unsigned BytesPerElement = MVT::getSizeInBits(EltVT)/8;
742
743 std::vector<SDOperand> ResultMask;
744 for (unsigned i = 0, e = PermMask.getNumOperands(); i != e; ++i) {
745 unsigned SrcElt =cast<ConstantSDNode>(PermMask.getOperand(i))->getValue();
746
747 for (unsigned j = 0; j != BytesPerElement; ++j)
748 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
749 MVT::i8));
750 }
751
752 SDOperand VPermMask =DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, ResultMask);
753 return DAG.getNode(PPCISD::VPERM, V1.getValueType(), V1, V2, VPermMask);
754 }
Chris Lattner6d92cad2006-03-26 10:06:40 +0000755 case ISD::INTRINSIC: {
756 bool HasChain = Op.getOperand(0).getValueType() == MVT::Other;
757 unsigned IntNo=cast<ConstantSDNode>(Op.getOperand(HasChain))->getValue();
758
759 // If this is a lowered altivec predicate compare, CompareOpc is set to the
760 // opcode number of the comparison.
761 int CompareOpc = -1;
762 switch (IntNo) {
763 default: return SDOperand(); // Don't custom lower most intrinsics.
764 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; break;
765 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; break;
766 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; break;
767 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; break;
768 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; break;
769 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; break;
770 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; break;
771 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; break;
772 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; break;
773 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; break;
774 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; break;
775 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; break;
776 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; break;
777 }
778
779 assert(CompareOpc>0 && "We only lower altivec predicate compares so far!");
780
781 // Create the PPCISD altivec 'dot' comparison node.
782 std::vector<SDOperand> Ops;
783 std::vector<MVT::ValueType> VTs;
784 Ops.push_back(Op.getOperand(2)); // LHS
785 Ops.push_back(Op.getOperand(3)); // RHS
786 Ops.push_back(DAG.getConstant(CompareOpc, MVT::i32));
787 VTs.push_back(Op.getOperand(2).getValueType());
788 VTs.push_back(MVT::Flag);
789 SDOperand CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops);
790
791 // Now that we have the comparison, emit a copy from the CR to a GPR.
792 // This is flagged to the above dot comparison.
793 SDOperand Flags = DAG.getNode(PPCISD::MFCR, MVT::i32,
794 DAG.getRegister(PPC::CR6, MVT::i32),
795 CompNode.getValue(1));
796
797 // Unpack the result based on how the target uses it.
798 unsigned BitNo; // Bit # of CR6.
799 bool InvertBit; // Invert result?
800 switch (cast<ConstantSDNode>(Op.getOperand(1))->getValue()) {
801 default: // Can't happen, don't crash on invalid number though.
802 case 0: // Return the value of the EQ bit of CR6.
803 BitNo = 0; InvertBit = false;
804 break;
805 case 1: // Return the inverted value of the EQ bit of CR6.
806 BitNo = 0; InvertBit = true;
807 break;
808 case 2: // Return the value of the LT bit of CR6.
809 BitNo = 2; InvertBit = false;
810 break;
811 case 3: // Return the inverted value of the LT bit of CR6.
812 BitNo = 2; InvertBit = true;
813 break;
814 }
815
816 // Shift the bit into the low position.
817 Flags = DAG.getNode(ISD::SRL, MVT::i32, Flags,
818 DAG.getConstant(8-(3-BitNo), MVT::i32));
819 // Isolate the bit.
820 Flags = DAG.getNode(ISD::AND, MVT::i32, Flags,
821 DAG.getConstant(1, MVT::i32));
822
823 // If we are supposed to, toggle the bit.
824 if (InvertBit)
825 Flags = DAG.getNode(ISD::XOR, MVT::i32, Flags,
826 DAG.getConstant(1, MVT::i32));
827 return Flags;
828 }
Chris Lattnerbc11c342005-08-31 20:23:54 +0000829 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000830 return SDOperand();
831}
832
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000833std::vector<SDOperand>
Nate Begeman21e463b2005-10-16 05:39:50 +0000834PPCTargetLowering::LowerArguments(Function &F, SelectionDAG &DAG) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000835 //
836 // add beautiful description of PPC stack frame format, or at least some docs
837 //
838 MachineFunction &MF = DAG.getMachineFunction();
839 MachineFrameInfo *MFI = MF.getFrameInfo();
840 MachineBasicBlock& BB = MF.front();
Chris Lattner7b738342005-09-13 19:33:40 +0000841 SSARegMap *RegMap = MF.getSSARegMap();
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000842 std::vector<SDOperand> ArgValues;
843
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000844 unsigned ArgOffset = 24;
845 unsigned GPR_remaining = 8;
846 unsigned FPR_remaining = 13;
847 unsigned GPR_idx = 0, FPR_idx = 0;
848 static const unsigned GPR[] = {
849 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
850 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
851 };
852 static const unsigned FPR[] = {
853 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
854 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
855 };
856
857 // Add DAG nodes to load the arguments... On entry to a function on PPC,
858 // the arguments start at offset 24, although they are likely to be passed
859 // in registers.
860 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E; ++I) {
861 SDOperand newroot, argt;
862 unsigned ObjSize;
863 bool needsLoad = false;
864 bool ArgLive = !I->use_empty();
865 MVT::ValueType ObjectVT = getValueType(I->getType());
866
867 switch (ObjectVT) {
Chris Lattner915fb302005-08-30 00:19:00 +0000868 default: assert(0 && "Unhandled argument type!");
869 case MVT::i1:
870 case MVT::i8:
871 case MVT::i16:
872 case MVT::i32:
873 ObjSize = 4;
874 if (!ArgLive) break;
875 if (GPR_remaining > 0) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000876 unsigned VReg = RegMap->createVirtualRegister(&PPC::GPRCRegClass);
Chris Lattner7b738342005-09-13 19:33:40 +0000877 MF.addLiveIn(GPR[GPR_idx], VReg);
878 argt = newroot = DAG.getCopyFromReg(DAG.getRoot(), VReg, MVT::i32);
Nate Begeman49296f12005-08-31 01:58:39 +0000879 if (ObjectVT != MVT::i32) {
880 unsigned AssertOp = I->getType()->isSigned() ? ISD::AssertSext
881 : ISD::AssertZext;
882 argt = DAG.getNode(AssertOp, MVT::i32, argt,
883 DAG.getValueType(ObjectVT));
884 argt = DAG.getNode(ISD::TRUNCATE, ObjectVT, argt);
885 }
Chris Lattner915fb302005-08-30 00:19:00 +0000886 } else {
887 needsLoad = true;
888 }
889 break;
Chris Lattner80720a92005-11-30 20:40:54 +0000890 case MVT::i64:
891 ObjSize = 8;
Chris Lattner915fb302005-08-30 00:19:00 +0000892 if (!ArgLive) break;
893 if (GPR_remaining > 0) {
894 SDOperand argHi, argLo;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000895 unsigned VReg = RegMap->createVirtualRegister(&PPC::GPRCRegClass);
Chris Lattner7b738342005-09-13 19:33:40 +0000896 MF.addLiveIn(GPR[GPR_idx], VReg);
897 argHi = DAG.getCopyFromReg(DAG.getRoot(), VReg, MVT::i32);
Chris Lattner915fb302005-08-30 00:19:00 +0000898 // If we have two or more remaining argument registers, then both halves
899 // of the i64 can be sourced from there. Otherwise, the lower half will
900 // have to come off the stack. This can happen when an i64 is preceded
901 // by 28 bytes of arguments.
902 if (GPR_remaining > 1) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000903 unsigned VReg = RegMap->createVirtualRegister(&PPC::GPRCRegClass);
Chris Lattner7b738342005-09-13 19:33:40 +0000904 MF.addLiveIn(GPR[GPR_idx+1], VReg);
905 argLo = DAG.getCopyFromReg(argHi, VReg, MVT::i32);
Chris Lattner915fb302005-08-30 00:19:00 +0000906 } else {
907 int FI = MFI->CreateFixedObject(4, ArgOffset+4);
908 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i32);
909 argLo = DAG.getLoad(MVT::i32, DAG.getEntryNode(), FIN,
910 DAG.getSrcValue(NULL));
911 }
912 // Build the outgoing arg thingy
913 argt = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, argLo, argHi);
914 newroot = argLo;
915 } else {
916 needsLoad = true;
917 }
918 break;
919 case MVT::f32:
920 case MVT::f64:
921 ObjSize = (ObjectVT == MVT::f64) ? 8 : 4;
Chris Lattner413b9792006-01-11 18:21:25 +0000922 if (!ArgLive) {
923 if (FPR_remaining > 0) {
924 --FPR_remaining;
925 ++FPR_idx;
926 }
927 break;
928 }
Chris Lattner915fb302005-08-30 00:19:00 +0000929 if (FPR_remaining > 0) {
Chris Lattner919c0322005-10-01 01:35:02 +0000930 unsigned VReg;
931 if (ObjectVT == MVT::f32)
Nate Begeman1d9d7422005-10-18 00:28:58 +0000932 VReg = RegMap->createVirtualRegister(&PPC::F4RCRegClass);
Chris Lattner919c0322005-10-01 01:35:02 +0000933 else
Nate Begeman1d9d7422005-10-18 00:28:58 +0000934 VReg = RegMap->createVirtualRegister(&PPC::F8RCRegClass);
Chris Lattner7b738342005-09-13 19:33:40 +0000935 MF.addLiveIn(FPR[FPR_idx], VReg);
936 argt = newroot = DAG.getCopyFromReg(DAG.getRoot(), VReg, ObjectVT);
Chris Lattner915fb302005-08-30 00:19:00 +0000937 --FPR_remaining;
938 ++FPR_idx;
939 } else {
940 needsLoad = true;
941 }
942 break;
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000943 }
944
945 // We need to load the argument to a virtual register if we determined above
946 // that we ran out of physical registers of the appropriate type
947 if (needsLoad) {
948 unsigned SubregOffset = 0;
949 if (ObjectVT == MVT::i8 || ObjectVT == MVT::i1) SubregOffset = 3;
950 if (ObjectVT == MVT::i16) SubregOffset = 2;
951 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
952 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i32);
953 FIN = DAG.getNode(ISD::ADD, MVT::i32, FIN,
954 DAG.getConstant(SubregOffset, MVT::i32));
955 argt = newroot = DAG.getLoad(ObjectVT, DAG.getEntryNode(), FIN,
956 DAG.getSrcValue(NULL));
957 }
958
959 // Every 4 bytes of argument space consumes one of the GPRs available for
960 // argument passing.
961 if (GPR_remaining > 0) {
962 unsigned delta = (GPR_remaining > 1 && ObjSize == 8) ? 2 : 1;
963 GPR_remaining -= delta;
964 GPR_idx += delta;
965 }
966 ArgOffset += ObjSize;
967 if (newroot.Val)
968 DAG.setRoot(newroot.getValue(1));
969
970 ArgValues.push_back(argt);
971 }
972
973 // If the function takes variable number of arguments, make a frame index for
974 // the start of the first vararg value... for expansion of llvm.va_start.
975 if (F.isVarArg()) {
976 VarArgsFrameIndex = MFI->CreateFixedObject(4, ArgOffset);
977 SDOperand FIN = DAG.getFrameIndex(VarArgsFrameIndex, MVT::i32);
978 // If this function is vararg, store any remaining integer argument regs
979 // to their spots on the stack so that they may be loaded by deferencing the
980 // result of va_next.
981 std::vector<SDOperand> MemOps;
982 for (; GPR_remaining > 0; --GPR_remaining, ++GPR_idx) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000983 unsigned VReg = RegMap->createVirtualRegister(&PPC::GPRCRegClass);
Chris Lattner7b738342005-09-13 19:33:40 +0000984 MF.addLiveIn(GPR[GPR_idx], VReg);
985 SDOperand Val = DAG.getCopyFromReg(DAG.getRoot(), VReg, MVT::i32);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000986 SDOperand Store = DAG.getNode(ISD::STORE, MVT::Other, Val.getValue(1),
987 Val, FIN, DAG.getSrcValue(NULL));
988 MemOps.push_back(Store);
989 // Increment the address by four for the next argument to store
990 SDOperand PtrOff = DAG.getConstant(4, getPointerTy());
991 FIN = DAG.getNode(ISD::ADD, MVT::i32, FIN, PtrOff);
992 }
Chris Lattner80720a92005-11-30 20:40:54 +0000993 if (!MemOps.empty()) {
994 MemOps.push_back(DAG.getRoot());
995 DAG.setRoot(DAG.getNode(ISD::TokenFactor, MVT::Other, MemOps));
996 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000997 }
998
999 // Finally, inform the code generator which regs we return values in.
1000 switch (getValueType(F.getReturnType())) {
1001 default: assert(0 && "Unknown type!");
1002 case MVT::isVoid: break;
1003 case MVT::i1:
1004 case MVT::i8:
1005 case MVT::i16:
1006 case MVT::i32:
1007 MF.addLiveOut(PPC::R3);
1008 break;
1009 case MVT::i64:
1010 MF.addLiveOut(PPC::R3);
1011 MF.addLiveOut(PPC::R4);
1012 break;
1013 case MVT::f32:
1014 case MVT::f64:
1015 MF.addLiveOut(PPC::F1);
1016 break;
1017 }
1018
1019 return ArgValues;
1020}
1021
1022std::pair<SDOperand, SDOperand>
Nate Begeman21e463b2005-10-16 05:39:50 +00001023PPCTargetLowering::LowerCallTo(SDOperand Chain,
1024 const Type *RetTy, bool isVarArg,
1025 unsigned CallingConv, bool isTailCall,
1026 SDOperand Callee, ArgListTy &Args,
1027 SelectionDAG &DAG) {
Chris Lattner281b55e2006-01-27 23:34:02 +00001028 // args_to_use will accumulate outgoing args for the PPCISD::CALL case in
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001029 // SelectExpr to use to put the arguments in the appropriate registers.
1030 std::vector<SDOperand> args_to_use;
1031
1032 // Count how many bytes are to be pushed on the stack, including the linkage
1033 // area, and parameter passing area.
1034 unsigned NumBytes = 24;
1035
1036 if (Args.empty()) {
Chris Lattner45b39762006-02-13 08:55:29 +00001037 Chain = DAG.getCALLSEQ_START(Chain,
1038 DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001039 } else {
Chris Lattner915fb302005-08-30 00:19:00 +00001040 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001041 switch (getValueType(Args[i].second)) {
Chris Lattner915fb302005-08-30 00:19:00 +00001042 default: assert(0 && "Unknown value type!");
1043 case MVT::i1:
1044 case MVT::i8:
1045 case MVT::i16:
1046 case MVT::i32:
1047 case MVT::f32:
1048 NumBytes += 4;
1049 break;
1050 case MVT::i64:
1051 case MVT::f64:
1052 NumBytes += 8;
1053 break;
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001054 }
Chris Lattner915fb302005-08-30 00:19:00 +00001055 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001056
Chris Lattner915fb302005-08-30 00:19:00 +00001057 // Just to be safe, we'll always reserve the full 24 bytes of linkage area
1058 // plus 32 bytes of argument space in case any called code gets funky on us.
1059 // (Required by ABI to support var arg)
1060 if (NumBytes < 56) NumBytes = 56;
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001061
1062 // Adjust the stack pointer for the new arguments...
1063 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattner45b39762006-02-13 08:55:29 +00001064 Chain = DAG.getCALLSEQ_START(Chain,
1065 DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001066
1067 // Set up a copy of the stack pointer for use loading and storing any
1068 // arguments that may not fit in the registers available for argument
1069 // passing.
Chris Lattnera243db82006-01-11 19:55:07 +00001070 SDOperand StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001071
1072 // Figure out which arguments are going to go in registers, and which in
1073 // memory. Also, if this is a vararg function, floating point operations
1074 // must be stored to our stack, and loaded into integer regs as well, if
1075 // any integer regs are available for argument passing.
1076 unsigned ArgOffset = 24;
1077 unsigned GPR_remaining = 8;
1078 unsigned FPR_remaining = 13;
1079
1080 std::vector<SDOperand> MemOps;
1081 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
1082 // PtrOff will be used to store the current argument to the stack if a
1083 // register cannot be found for it.
1084 SDOperand PtrOff = DAG.getConstant(ArgOffset, getPointerTy());
1085 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, StackPtr, PtrOff);
1086 MVT::ValueType ArgVT = getValueType(Args[i].second);
1087
1088 switch (ArgVT) {
Chris Lattner915fb302005-08-30 00:19:00 +00001089 default: assert(0 && "Unexpected ValueType for argument!");
1090 case MVT::i1:
1091 case MVT::i8:
1092 case MVT::i16:
1093 // Promote the integer to 32 bits. If the input type is signed use a
1094 // sign extend, otherwise use a zero extend.
1095 if (Args[i].second->isSigned())
1096 Args[i].first =DAG.getNode(ISD::SIGN_EXTEND, MVT::i32, Args[i].first);
1097 else
1098 Args[i].first =DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, Args[i].first);
1099 // FALL THROUGH
1100 case MVT::i32:
1101 if (GPR_remaining > 0) {
1102 args_to_use.push_back(Args[i].first);
1103 --GPR_remaining;
1104 } else {
1105 MemOps.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
1106 Args[i].first, PtrOff,
1107 DAG.getSrcValue(NULL)));
1108 }
1109 ArgOffset += 4;
1110 break;
1111 case MVT::i64:
1112 // If we have one free GPR left, we can place the upper half of the i64
1113 // in it, and store the other half to the stack. If we have two or more
1114 // free GPRs, then we can pass both halves of the i64 in registers.
1115 if (GPR_remaining > 0) {
1116 SDOperand Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32,
1117 Args[i].first, DAG.getConstant(1, MVT::i32));
1118 SDOperand Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32,
1119 Args[i].first, DAG.getConstant(0, MVT::i32));
1120 args_to_use.push_back(Hi);
1121 --GPR_remaining;
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001122 if (GPR_remaining > 0) {
Chris Lattner915fb302005-08-30 00:19:00 +00001123 args_to_use.push_back(Lo);
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001124 --GPR_remaining;
1125 } else {
Chris Lattner915fb302005-08-30 00:19:00 +00001126 SDOperand ConstFour = DAG.getConstant(4, getPointerTy());
1127 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, PtrOff, ConstFour);
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001128 MemOps.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
Chris Lattner915fb302005-08-30 00:19:00 +00001129 Lo, PtrOff, DAG.getSrcValue(NULL)));
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001130 }
Chris Lattner915fb302005-08-30 00:19:00 +00001131 } else {
1132 MemOps.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
1133 Args[i].first, PtrOff,
1134 DAG.getSrcValue(NULL)));
1135 }
1136 ArgOffset += 8;
1137 break;
1138 case MVT::f32:
1139 case MVT::f64:
1140 if (FPR_remaining > 0) {
1141 args_to_use.push_back(Args[i].first);
1142 --FPR_remaining;
1143 if (isVarArg) {
1144 SDOperand Store = DAG.getNode(ISD::STORE, MVT::Other, Chain,
1145 Args[i].first, PtrOff,
1146 DAG.getSrcValue(NULL));
1147 MemOps.push_back(Store);
1148 // Float varargs are always shadowed in available integer registers
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001149 if (GPR_remaining > 0) {
Chris Lattner915fb302005-08-30 00:19:00 +00001150 SDOperand Load = DAG.getLoad(MVT::i32, Store, PtrOff,
1151 DAG.getSrcValue(NULL));
Chris Lattner1df74782005-11-17 18:30:17 +00001152 MemOps.push_back(Load.getValue(1));
Chris Lattner915fb302005-08-30 00:19:00 +00001153 args_to_use.push_back(Load);
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001154 --GPR_remaining;
Chris Lattner915fb302005-08-30 00:19:00 +00001155 }
1156 if (GPR_remaining > 0 && MVT::f64 == ArgVT) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001157 SDOperand ConstFour = DAG.getConstant(4, getPointerTy());
1158 PtrOff = DAG.getNode(ISD::ADD, MVT::i32, PtrOff, ConstFour);
Chris Lattner915fb302005-08-30 00:19:00 +00001159 SDOperand Load = DAG.getLoad(MVT::i32, Store, PtrOff,
1160 DAG.getSrcValue(NULL));
Chris Lattner1df74782005-11-17 18:30:17 +00001161 MemOps.push_back(Load.getValue(1));
Chris Lattner915fb302005-08-30 00:19:00 +00001162 args_to_use.push_back(Load);
1163 --GPR_remaining;
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001164 }
1165 } else {
Chris Lattner915fb302005-08-30 00:19:00 +00001166 // If we have any FPRs remaining, we may also have GPRs remaining.
1167 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
1168 // GPRs.
1169 if (GPR_remaining > 0) {
1170 args_to_use.push_back(DAG.getNode(ISD::UNDEF, MVT::i32));
1171 --GPR_remaining;
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001172 }
Chris Lattner915fb302005-08-30 00:19:00 +00001173 if (GPR_remaining > 0 && MVT::f64 == ArgVT) {
1174 args_to_use.push_back(DAG.getNode(ISD::UNDEF, MVT::i32));
1175 --GPR_remaining;
1176 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001177 }
Chris Lattner915fb302005-08-30 00:19:00 +00001178 } else {
1179 MemOps.push_back(DAG.getNode(ISD::STORE, MVT::Other, Chain,
1180 Args[i].first, PtrOff,
1181 DAG.getSrcValue(NULL)));
1182 }
1183 ArgOffset += (ArgVT == MVT::f32) ? 4 : 8;
1184 break;
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001185 }
1186 }
1187 if (!MemOps.empty())
1188 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other, MemOps);
1189 }
1190
1191 std::vector<MVT::ValueType> RetVals;
1192 MVT::ValueType RetTyVT = getValueType(RetTy);
Chris Lattnerf5059492005-09-02 01:24:55 +00001193 MVT::ValueType ActualRetTyVT = RetTyVT;
1194 if (RetTyVT >= MVT::i1 && RetTyVT <= MVT::i16)
1195 ActualRetTyVT = MVT::i32; // Promote result to i32.
1196
Chris Lattnere00ebf02006-01-28 07:33:03 +00001197 if (RetTyVT == MVT::i64) {
1198 RetVals.push_back(MVT::i32);
1199 RetVals.push_back(MVT::i32);
1200 } else if (RetTyVT != MVT::isVoid) {
Chris Lattnerf5059492005-09-02 01:24:55 +00001201 RetVals.push_back(ActualRetTyVT);
Chris Lattnere00ebf02006-01-28 07:33:03 +00001202 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001203 RetVals.push_back(MVT::Other);
1204
Chris Lattner2823b3e2005-11-17 05:56:14 +00001205 // If the callee is a GlobalAddress node (quite common, every direct call is)
1206 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
1207 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1208 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), MVT::i32);
1209
Chris Lattner281b55e2006-01-27 23:34:02 +00001210 std::vector<SDOperand> Ops;
1211 Ops.push_back(Chain);
1212 Ops.push_back(Callee);
1213 Ops.insert(Ops.end(), args_to_use.begin(), args_to_use.end());
1214 SDOperand TheCall = DAG.getNode(PPCISD::CALL, RetVals, Ops);
Chris Lattnere00ebf02006-01-28 07:33:03 +00001215 Chain = TheCall.getValue(TheCall.Val->getNumValues()-1);
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001216 Chain = DAG.getNode(ISD::CALLSEQ_END, MVT::Other, Chain,
1217 DAG.getConstant(NumBytes, getPointerTy()));
Chris Lattnerf5059492005-09-02 01:24:55 +00001218 SDOperand RetVal = TheCall;
1219
1220 // If the result is a small value, add a note so that we keep track of the
1221 // information about whether it is sign or zero extended.
1222 if (RetTyVT != ActualRetTyVT) {
1223 RetVal = DAG.getNode(RetTy->isSigned() ? ISD::AssertSext : ISD::AssertZext,
1224 MVT::i32, RetVal, DAG.getValueType(RetTyVT));
1225 RetVal = DAG.getNode(ISD::TRUNCATE, RetTyVT, RetVal);
Chris Lattnere00ebf02006-01-28 07:33:03 +00001226 } else if (RetTyVT == MVT::i64) {
1227 RetVal = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, RetVal, RetVal.getValue(1));
Chris Lattnerf5059492005-09-02 01:24:55 +00001228 }
1229
1230 return std::make_pair(RetVal, Chain);
Chris Lattner7c5a3d32005-08-16 17:14:42 +00001231}
1232
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00001233MachineBasicBlock *
Nate Begeman21e463b2005-10-16 05:39:50 +00001234PPCTargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
1235 MachineBasicBlock *BB) {
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00001236 assert((MI->getOpcode() == PPC::SELECT_CC_Int ||
Chris Lattner919c0322005-10-01 01:35:02 +00001237 MI->getOpcode() == PPC::SELECT_CC_F4 ||
1238 MI->getOpcode() == PPC::SELECT_CC_F8) &&
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00001239 "Unexpected instr type to insert");
1240
1241 // To "insert" a SELECT_CC instruction, we actually have to insert the diamond
1242 // control-flow pattern. The incoming instruction knows the destination vreg
1243 // to set, the condition code register to branch on, the true/false values to
1244 // select between, and a branch opcode to use.
1245 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1246 ilist<MachineBasicBlock>::iterator It = BB;
1247 ++It;
1248
1249 // thisMBB:
1250 // ...
1251 // TrueVal = ...
1252 // cmpTY ccX, r1, r2
1253 // bCC copy1MBB
1254 // fallthrough --> copy0MBB
1255 MachineBasicBlock *thisMBB = BB;
1256 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
1257 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
1258 BuildMI(BB, MI->getOperand(4).getImmedValue(), 2)
1259 .addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
1260 MachineFunction *F = BB->getParent();
1261 F->getBasicBlockList().insert(It, copy0MBB);
1262 F->getBasicBlockList().insert(It, sinkMBB);
Nate Begemanf15485a2006-03-27 01:32:24 +00001263 // Update machine-CFG edges by first adding all successors of the current
1264 // block to the new block which will contain the Phi node for the select.
1265 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
1266 e = BB->succ_end(); i != e; ++i)
1267 sinkMBB->addSuccessor(*i);
1268 // Next, remove all successors of the current block, and add the true
1269 // and fallthrough blocks as its successors.
1270 while(!BB->succ_empty())
1271 BB->removeSuccessor(BB->succ_begin());
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00001272 BB->addSuccessor(copy0MBB);
1273 BB->addSuccessor(sinkMBB);
1274
1275 // copy0MBB:
1276 // %FalseValue = ...
1277 // # fallthrough to sinkMBB
1278 BB = copy0MBB;
1279
1280 // Update machine-CFG edges
1281 BB->addSuccessor(sinkMBB);
1282
1283 // sinkMBB:
1284 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
1285 // ...
1286 BB = sinkMBB;
1287 BuildMI(BB, PPC::PHI, 4, MI->getOperand(0).getReg())
1288 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
1289 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
1290
1291 delete MI; // The pseudo instruction is gone now.
1292 return BB;
1293}
1294
Chris Lattner8c13d0a2006-03-01 04:57:39 +00001295SDOperand PPCTargetLowering::PerformDAGCombine(SDNode *N,
1296 DAGCombinerInfo &DCI) const {
1297 TargetMachine &TM = getTargetMachine();
1298 SelectionDAG &DAG = DCI.DAG;
1299 switch (N->getOpcode()) {
1300 default: break;
1301 case ISD::SINT_TO_FP:
1302 if (TM.getSubtarget<PPCSubtarget>().is64Bit()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00001303 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
1304 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
1305 // We allow the src/dst to be either f32/f64, but the intermediate
1306 // type must be i64.
1307 if (N->getOperand(0).getValueType() == MVT::i64) {
1308 SDOperand Val = N->getOperand(0).getOperand(0);
1309 if (Val.getValueType() == MVT::f32) {
1310 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
1311 DCI.AddToWorklist(Val.Val);
1312 }
1313
1314 Val = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00001315 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00001316 Val = DAG.getNode(PPCISD::FCFID, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00001317 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00001318 if (N->getValueType(0) == MVT::f32) {
1319 Val = DAG.getNode(ISD::FP_ROUND, MVT::f32, Val);
1320 DCI.AddToWorklist(Val.Val);
1321 }
1322 return Val;
1323 } else if (N->getOperand(0).getValueType() == MVT::i32) {
1324 // If the intermediate type is i32, we can avoid the load/store here
1325 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00001326 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00001327 }
1328 }
1329 break;
Chris Lattner51269842006-03-01 05:50:56 +00001330 case ISD::STORE:
1331 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
1332 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
1333 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
1334 N->getOperand(1).getValueType() == MVT::i32) {
1335 SDOperand Val = N->getOperand(1).getOperand(0);
1336 if (Val.getValueType() == MVT::f32) {
1337 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
1338 DCI.AddToWorklist(Val.Val);
1339 }
1340 Val = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Val);
1341 DCI.AddToWorklist(Val.Val);
1342
1343 Val = DAG.getNode(PPCISD::STFIWX, MVT::Other, N->getOperand(0), Val,
1344 N->getOperand(2), N->getOperand(3));
1345 DCI.AddToWorklist(Val.Val);
1346 return Val;
1347 }
1348 break;
Chris Lattner8c13d0a2006-03-01 04:57:39 +00001349 }
1350
1351 return SDOperand();
1352}
1353
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00001354/// getConstraintType - Given a constraint letter, return the type of
1355/// constraint it is for this target.
1356PPCTargetLowering::ConstraintType
1357PPCTargetLowering::getConstraintType(char ConstraintLetter) const {
1358 switch (ConstraintLetter) {
1359 default: break;
1360 case 'b':
1361 case 'r':
1362 case 'f':
1363 case 'v':
1364 case 'y':
1365 return C_RegisterClass;
1366 }
1367 return TargetLowering::getConstraintType(ConstraintLetter);
1368}
1369
1370
Chris Lattnerddc787d2006-01-31 19:20:21 +00001371std::vector<unsigned> PPCTargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00001372getRegClassForInlineAsmConstraint(const std::string &Constraint,
1373 MVT::ValueType VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00001374 if (Constraint.size() == 1) {
1375 switch (Constraint[0]) { // GCC RS6000 Constraint Letters
1376 default: break; // Unknown constriant letter
1377 case 'b':
1378 return make_vector<unsigned>(/*no R0*/ PPC::R1 , PPC::R2 , PPC::R3 ,
1379 PPC::R4 , PPC::R5 , PPC::R6 , PPC::R7 ,
1380 PPC::R8 , PPC::R9 , PPC::R10, PPC::R11,
1381 PPC::R12, PPC::R13, PPC::R14, PPC::R15,
1382 PPC::R16, PPC::R17, PPC::R18, PPC::R19,
1383 PPC::R20, PPC::R21, PPC::R22, PPC::R23,
1384 PPC::R24, PPC::R25, PPC::R26, PPC::R27,
1385 PPC::R28, PPC::R29, PPC::R30, PPC::R31,
1386 0);
1387 case 'r':
1388 return make_vector<unsigned>(PPC::R0 , PPC::R1 , PPC::R2 , PPC::R3 ,
1389 PPC::R4 , PPC::R5 , PPC::R6 , PPC::R7 ,
1390 PPC::R8 , PPC::R9 , PPC::R10, PPC::R11,
1391 PPC::R12, PPC::R13, PPC::R14, PPC::R15,
1392 PPC::R16, PPC::R17, PPC::R18, PPC::R19,
1393 PPC::R20, PPC::R21, PPC::R22, PPC::R23,
1394 PPC::R24, PPC::R25, PPC::R26, PPC::R27,
1395 PPC::R28, PPC::R29, PPC::R30, PPC::R31,
1396 0);
1397 case 'f':
1398 return make_vector<unsigned>(PPC::F0 , PPC::F1 , PPC::F2 , PPC::F3 ,
1399 PPC::F4 , PPC::F5 , PPC::F6 , PPC::F7 ,
1400 PPC::F8 , PPC::F9 , PPC::F10, PPC::F11,
1401 PPC::F12, PPC::F13, PPC::F14, PPC::F15,
1402 PPC::F16, PPC::F17, PPC::F18, PPC::F19,
1403 PPC::F20, PPC::F21, PPC::F22, PPC::F23,
1404 PPC::F24, PPC::F25, PPC::F26, PPC::F27,
1405 PPC::F28, PPC::F29, PPC::F30, PPC::F31,
1406 0);
1407 case 'v':
1408 return make_vector<unsigned>(PPC::V0 , PPC::V1 , PPC::V2 , PPC::V3 ,
1409 PPC::V4 , PPC::V5 , PPC::V6 , PPC::V7 ,
1410 PPC::V8 , PPC::V9 , PPC::V10, PPC::V11,
1411 PPC::V12, PPC::V13, PPC::V14, PPC::V15,
1412 PPC::V16, PPC::V17, PPC::V18, PPC::V19,
1413 PPC::V20, PPC::V21, PPC::V22, PPC::V23,
1414 PPC::V24, PPC::V25, PPC::V26, PPC::V27,
1415 PPC::V28, PPC::V29, PPC::V30, PPC::V31,
1416 0);
1417 case 'y':
1418 return make_vector<unsigned>(PPC::CR0, PPC::CR1, PPC::CR2, PPC::CR3,
1419 PPC::CR4, PPC::CR5, PPC::CR6, PPC::CR7,
1420 0);
1421 }
1422 }
1423
Chris Lattner1efa40f2006-02-22 00:56:39 +00001424 return std::vector<unsigned>();
Chris Lattnerddc787d2006-01-31 19:20:21 +00001425}
Chris Lattner763317d2006-02-07 00:47:13 +00001426
1427// isOperandValidForConstraint
1428bool PPCTargetLowering::
1429isOperandValidForConstraint(SDOperand Op, char Letter) {
1430 switch (Letter) {
1431 default: break;
1432 case 'I':
1433 case 'J':
1434 case 'K':
1435 case 'L':
1436 case 'M':
1437 case 'N':
1438 case 'O':
1439 case 'P': {
1440 if (!isa<ConstantSDNode>(Op)) return false; // Must be an immediate.
1441 unsigned Value = cast<ConstantSDNode>(Op)->getValue();
1442 switch (Letter) {
1443 default: assert(0 && "Unknown constraint letter!");
1444 case 'I': // "I" is a signed 16-bit constant.
1445 return (short)Value == (int)Value;
1446 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
1447 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
1448 return (short)Value == 0;
1449 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
1450 return (Value >> 16) == 0;
1451 case 'M': // "M" is a constant that is greater than 31.
1452 return Value > 31;
1453 case 'N': // "N" is a positive constant that is an exact power of two.
1454 return (int)Value > 0 && isPowerOf2_32(Value);
1455 case 'O': // "O" is the constant zero.
1456 return Value == 0;
1457 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
1458 return (short)-Value == (int)-Value;
1459 }
1460 break;
1461 }
1462 }
1463
1464 // Handle standard constraint letters.
1465 return TargetLowering::isOperandValidForConstraint(Op, Letter);
1466}
Evan Chengc4c62572006-03-13 23:20:37 +00001467
1468/// isLegalAddressImmediate - Return true if the integer value can be used
1469/// as the offset of the target addressing mode.
1470bool PPCTargetLowering::isLegalAddressImmediate(int64_t V) const {
1471 // PPC allows a sign-extended 16-bit immediate field.
1472 return (V > -(1 << 16) && V < (1 << 16)-1);
1473}