Arnold Schwaighofer | a70fe79 | 2007-10-12 21:53:12 +0000 | [diff] [blame] | 1 | //===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===// |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2 | // |
3 | // The LLVM Compiler Infrastructure | ||||
4 | // | ||||
Chris Lattner | 081ce94 | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
6 | // License. See LICENSE.TXT for details. | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7 | // |
8 | //===----------------------------------------------------------------------===// | ||||
9 | // | ||||
10 | // This file defines the interfaces that X86 uses to lower LLVM code into a | ||||
11 | // selection DAG. | ||||
12 | // | ||||
13 | //===----------------------------------------------------------------------===// | ||||
14 | |||||
15 | #include "X86.h" | ||||
16 | #include "X86InstrBuilder.h" | ||||
17 | #include "X86ISelLowering.h" | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 18 | #include "X86TargetMachine.h" |
19 | #include "llvm/CallingConv.h" | ||||
20 | #include "llvm/Constants.h" | ||||
21 | #include "llvm/DerivedTypes.h" | ||||
Chris Lattner | ec7cfd4 | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 22 | #include "llvm/GlobalAlias.h" |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 23 | #include "llvm/GlobalVariable.h" |
24 | #include "llvm/Function.h" | ||||
25 | #include "llvm/Intrinsics.h" | ||||
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 26 | #include "llvm/ADT/BitVector.h" |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 27 | #include "llvm/ADT/VectorExtras.h" |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 28 | #include "llvm/CodeGen/MachineFrameInfo.h" |
29 | #include "llvm/CodeGen/MachineFunction.h" | ||||
30 | #include "llvm/CodeGen/MachineInstrBuilder.h" | ||||
Evan Cheng | 2e28d62 | 2008-02-02 04:07:54 +0000 | [diff] [blame] | 31 | #include "llvm/CodeGen/MachineModuleInfo.h" |
Chris Lattner | 1b98919 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 32 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Dan Gohman | 12a9c08 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 33 | #include "llvm/CodeGen/PseudoSourceValue.h" |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 34 | #include "llvm/Support/MathExtras.h" |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 35 | #include "llvm/Support/Debug.h" |
Edwin Török | 3cb8848 | 2009-07-08 18:01:40 +0000 | [diff] [blame] | 36 | #include "llvm/Support/ErrorHandling.h" |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 37 | #include "llvm/Target/TargetOptions.h" |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 38 | #include "llvm/ADT/SmallSet.h" |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 39 | #include "llvm/ADT/StringExtras.h" |
Mon P Wang | 1f29232 | 2008-11-23 04:37:22 +0000 | [diff] [blame] | 40 | #include "llvm/Support/CommandLine.h" |
Edwin Török | 4d9756a | 2009-07-08 20:53:28 +0000 | [diff] [blame] | 41 | #include "llvm/Support/raw_ostream.h" |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 42 | using namespace llvm; |
43 | |||||
Mon P Wang | 1f29232 | 2008-11-23 04:37:22 +0000 | [diff] [blame] | 44 | static cl::opt<bool> |
Mon P Wang | ba7e48e | 2008-11-24 02:10:43 +0000 | [diff] [blame] | 45 | DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX")); |
Mon P Wang | 1f29232 | 2008-11-23 04:37:22 +0000 | [diff] [blame] | 46 | |
Evan Cheng | 2aea0b4 | 2008-04-25 19:11:04 +0000 | [diff] [blame] | 47 | // Forward declarations. |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 48 | static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1, |
49 | SDValue V2); | ||||
Evan Cheng | 2aea0b4 | 2008-04-25 19:11:04 +0000 | [diff] [blame] | 50 | |
Dan Gohman | b41dfba | 2008-05-14 01:58:56 +0000 | [diff] [blame] | 51 | X86TargetLowering::X86TargetLowering(X86TargetMachine &TM) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 52 | : TargetLowering(TM) { |
53 | Subtarget = &TM.getSubtarget<X86Subtarget>(); | ||||
Dale Johannesen | e0e0fd0 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 54 | X86ScalarSSEf64 = Subtarget->hasSSE2(); |
55 | X86ScalarSSEf32 = Subtarget->hasSSE1(); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 56 | X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP; |
Anton Korobeynikov | d0fef97 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 57 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 58 | RegInfo = TM.getRegisterInfo(); |
Anton Korobeynikov | d0fef97 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 59 | TD = getTargetData(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 60 | |
61 | // Set up the TargetLowering object. | ||||
62 | |||||
63 | // X86 is weird, it always uses i8 for shift amounts and setcc results. | ||||
64 | setShiftAmountType(MVT::i8); | ||||
Duncan Sands | 8cf4a82 | 2008-11-23 15:47:28 +0000 | [diff] [blame] | 65 | setBooleanContents(ZeroOrOneBooleanContent); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 66 | setSchedulingPreference(SchedulingForRegPressure); |
67 | setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0 | ||||
68 | setStackPointerRegisterToSaveRestore(X86StackPtr); | ||||
69 | |||||
70 | if (Subtarget->isTargetDarwin()) { | ||||
71 | // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp. | ||||
72 | setUseUnderscoreSetJmp(false); | ||||
73 | setUseUnderscoreLongJmp(false); | ||||
74 | } else if (Subtarget->isTargetMingw()) { | ||||
75 | // MS runtime is weird: it exports _setjmp, but longjmp! | ||||
76 | setUseUnderscoreSetJmp(true); | ||||
77 | setUseUnderscoreLongJmp(false); | ||||
78 | } else { | ||||
79 | setUseUnderscoreSetJmp(true); | ||||
80 | setUseUnderscoreLongJmp(true); | ||||
81 | } | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 82 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 83 | // Set up the register classes. |
84 | addRegisterClass(MVT::i8, X86::GR8RegisterClass); | ||||
85 | addRegisterClass(MVT::i16, X86::GR16RegisterClass); | ||||
86 | addRegisterClass(MVT::i32, X86::GR32RegisterClass); | ||||
87 | if (Subtarget->is64Bit()) | ||||
88 | addRegisterClass(MVT::i64, X86::GR64RegisterClass); | ||||
89 | |||||
Evan Cheng | 08c171a | 2008-10-14 21:26:46 +0000 | [diff] [blame] | 90 | setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 91 | |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 92 | // We don't accept any truncstore of integer registers. |
Chris Lattner | 3bc0850 | 2008-01-17 19:59:44 +0000 | [diff] [blame] | 93 | setTruncStoreAction(MVT::i64, MVT::i32, Expand); |
94 | setTruncStoreAction(MVT::i64, MVT::i16, Expand); | ||||
95 | setTruncStoreAction(MVT::i64, MVT::i8 , Expand); | ||||
96 | setTruncStoreAction(MVT::i32, MVT::i16, Expand); | ||||
97 | setTruncStoreAction(MVT::i32, MVT::i8 , Expand); | ||||
Evan Cheng | 7134382 | 2008-10-15 02:05:31 +0000 | [diff] [blame] | 98 | setTruncStoreAction(MVT::i16, MVT::i8, Expand); |
99 | |||||
100 | // SETOEQ and SETUNE require checking two conditions. | ||||
101 | setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand); | ||||
102 | setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand); | ||||
103 | setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand); | ||||
104 | setCondCodeAction(ISD::SETUNE, MVT::f32, Expand); | ||||
105 | setCondCodeAction(ISD::SETUNE, MVT::f64, Expand); | ||||
106 | setCondCodeAction(ISD::SETUNE, MVT::f80, Expand); | ||||
Chris Lattner | 3bc0850 | 2008-01-17 19:59:44 +0000 | [diff] [blame] | 107 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 108 | // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this |
109 | // operation. | ||||
110 | setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote); | ||||
111 | setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote); | ||||
112 | setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote); | ||||
113 | |||||
114 | if (Subtarget->is64Bit()) { | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 115 | setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote); |
Bill Wendling | 6b42d01 | 2009-03-13 08:41:47 +0000 | [diff] [blame] | 116 | setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand); |
Eli Friedman | 8c3cb58 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 117 | } else if (!UseSoftFloat) { |
118 | if (X86ScalarSSEf64) { | ||||
Dale Johannesen | a359b8b | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 119 | // We have an impenetrably clever algorithm for ui64->double only. |
120 | setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom); | ||||
Bill Wendling | 6b42d01 | 2009-03-13 08:41:47 +0000 | [diff] [blame] | 121 | } |
Eli Friedman | 8c3cb58 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 122 | // We have an algorithm for SSE2, and we turn this into a 64-bit |
123 | // FILD for other targets. | ||||
124 | setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 125 | } |
126 | |||||
127 | // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have | ||||
128 | // this operation. | ||||
129 | setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote); | ||||
130 | setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote); | ||||
Bill Wendling | 6b42d01 | 2009-03-13 08:41:47 +0000 | [diff] [blame] | 131 | |
Devang Patel | 3c23364 | 2009-06-05 18:48:29 +0000 | [diff] [blame] | 132 | if (!UseSoftFloat) { |
Bill Wendling | 6b42d01 | 2009-03-13 08:41:47 +0000 | [diff] [blame] | 133 | // SSE has no i16 to fp conversion, only i32 |
134 | if (X86ScalarSSEf32) { | ||||
135 | setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote); | ||||
136 | // f32 and f64 cases are Legal, f80 case is not | ||||
137 | setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom); | ||||
138 | } else { | ||||
139 | setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom); | ||||
140 | setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom); | ||||
141 | } | ||||
Dale Johannesen | 2fc2078 | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 142 | } else { |
Bill Wendling | 6b42d01 | 2009-03-13 08:41:47 +0000 | [diff] [blame] | 143 | setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote); |
144 | setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 145 | } |
146 | |||||
Dale Johannesen | 958b08b | 2007-09-19 23:55:34 +0000 | [diff] [blame] | 147 | // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64 |
148 | // are Legal, f80 is custom lowered. | ||||
149 | setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom); | ||||
150 | setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 151 | |
152 | // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have | ||||
153 | // this operation. | ||||
154 | setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote); | ||||
155 | setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote); | ||||
156 | |||||
Dale Johannesen | e0e0fd0 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 157 | if (X86ScalarSSEf32) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 158 | setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote); |
Dale Johannesen | 2fc2078 | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 159 | // f32 and f64 cases are Legal, f80 case is not |
160 | setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 161 | } else { |
162 | setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom); | ||||
163 | setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom); | ||||
164 | } | ||||
165 | |||||
166 | // Handle FP_TO_UINT by promoting the destination to a larger signed | ||||
167 | // conversion. | ||||
168 | setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote); | ||||
169 | setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote); | ||||
170 | setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote); | ||||
171 | |||||
172 | if (Subtarget->is64Bit()) { | ||||
173 | setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand); | ||||
174 | setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote); | ||||
Eli Friedman | 8c3cb58 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 175 | } else if (!UseSoftFloat) { |
Dale Johannesen | e0e0fd0 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 176 | if (X86ScalarSSEf32 && !Subtarget->hasSSE3()) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 177 | // Expand FP_TO_UINT into a select. |
178 | // FIXME: We would like to use a Custom expander here eventually to do | ||||
179 | // the optimal thing for SSE vs. the default expansion in the legalizer. | ||||
180 | setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand); | ||||
181 | else | ||||
Eli Friedman | 8c3cb58 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 182 | // With SSE3 we can use fisttpll to convert to a signed i64; without |
183 | // SSE, we're stuck with a fistpll. | ||||
184 | setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 185 | } |
186 | |||||
187 | // TODO: when we have SSE, these could be more efficient, by using movd/movq. | ||||
Dale Johannesen | e0e0fd0 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 188 | if (!X86ScalarSSEf64) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 189 | setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand); |
190 | setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand); | ||||
191 | } | ||||
192 | |||||
Dan Gohman | 8450d86 | 2008-02-18 19:34:53 +0000 | [diff] [blame] | 193 | // Scalar integer divide and remainder are lowered to use operations that |
194 | // produce two results, to match the available instructions. This exposes | ||||
195 | // the two-result form to trivial CSE, which is able to combine x/y and x%y | ||||
196 | // into a single instruction. | ||||
197 | // | ||||
198 | // Scalar integer multiply-high is also lowered to use two-result | ||||
199 | // operations, to match the available instructions. However, plain multiply | ||||
200 | // (low) operations are left as Legal, as there are single-result | ||||
201 | // instructions for this in x86. Using the two-result multiply instructions | ||||
202 | // when both high and low results are needed must be arranged by dagcombine. | ||||
Dan Gohman | 5a19955 | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 203 | setOperationAction(ISD::MULHS , MVT::i8 , Expand); |
204 | setOperationAction(ISD::MULHU , MVT::i8 , Expand); | ||||
205 | setOperationAction(ISD::SDIV , MVT::i8 , Expand); | ||||
206 | setOperationAction(ISD::UDIV , MVT::i8 , Expand); | ||||
207 | setOperationAction(ISD::SREM , MVT::i8 , Expand); | ||||
208 | setOperationAction(ISD::UREM , MVT::i8 , Expand); | ||||
Dan Gohman | 5a19955 | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 209 | setOperationAction(ISD::MULHS , MVT::i16 , Expand); |
210 | setOperationAction(ISD::MULHU , MVT::i16 , Expand); | ||||
211 | setOperationAction(ISD::SDIV , MVT::i16 , Expand); | ||||
212 | setOperationAction(ISD::UDIV , MVT::i16 , Expand); | ||||
213 | setOperationAction(ISD::SREM , MVT::i16 , Expand); | ||||
214 | setOperationAction(ISD::UREM , MVT::i16 , Expand); | ||||
Dan Gohman | 5a19955 | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 215 | setOperationAction(ISD::MULHS , MVT::i32 , Expand); |
216 | setOperationAction(ISD::MULHU , MVT::i32 , Expand); | ||||
217 | setOperationAction(ISD::SDIV , MVT::i32 , Expand); | ||||
218 | setOperationAction(ISD::UDIV , MVT::i32 , Expand); | ||||
219 | setOperationAction(ISD::SREM , MVT::i32 , Expand); | ||||
220 | setOperationAction(ISD::UREM , MVT::i32 , Expand); | ||||
Dan Gohman | 5a19955 | 2007-10-08 18:33:35 +0000 | [diff] [blame] | 221 | setOperationAction(ISD::MULHS , MVT::i64 , Expand); |
222 | setOperationAction(ISD::MULHU , MVT::i64 , Expand); | ||||
223 | setOperationAction(ISD::SDIV , MVT::i64 , Expand); | ||||
224 | setOperationAction(ISD::UDIV , MVT::i64 , Expand); | ||||
225 | setOperationAction(ISD::SREM , MVT::i64 , Expand); | ||||
226 | setOperationAction(ISD::UREM , MVT::i64 , Expand); | ||||
Dan Gohman | 242a5ba | 2007-09-25 18:23:27 +0000 | [diff] [blame] | 227 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 228 | setOperationAction(ISD::BR_JT , MVT::Other, Expand); |
229 | setOperationAction(ISD::BRCOND , MVT::Other, Custom); | ||||
230 | setOperationAction(ISD::BR_CC , MVT::Other, Expand); | ||||
231 | setOperationAction(ISD::SELECT_CC , MVT::Other, Expand); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 232 | if (Subtarget->is64Bit()) |
Christopher Lamb | 0a7c866 | 2007-08-10 21:48:46 +0000 | [diff] [blame] | 233 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal); |
234 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal); | ||||
235 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 236 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand); |
237 | setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand); | ||||
Chris Lattner | b7a5cca | 2008-03-07 06:36:32 +0000 | [diff] [blame] | 238 | setOperationAction(ISD::FREM , MVT::f32 , Expand); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 239 | setOperationAction(ISD::FREM , MVT::f64 , Expand); |
Chris Lattner | b7a5cca | 2008-03-07 06:36:32 +0000 | [diff] [blame] | 240 | setOperationAction(ISD::FREM , MVT::f80 , Expand); |
Dan Gohman | 819574c | 2008-01-31 00:41:03 +0000 | [diff] [blame] | 241 | setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 242 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 243 | setOperationAction(ISD::CTPOP , MVT::i8 , Expand); |
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 244 | setOperationAction(ISD::CTTZ , MVT::i8 , Custom); |
245 | setOperationAction(ISD::CTLZ , MVT::i8 , Custom); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 246 | setOperationAction(ISD::CTPOP , MVT::i16 , Expand); |
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 247 | setOperationAction(ISD::CTTZ , MVT::i16 , Custom); |
248 | setOperationAction(ISD::CTLZ , MVT::i16 , Custom); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 249 | setOperationAction(ISD::CTPOP , MVT::i32 , Expand); |
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 250 | setOperationAction(ISD::CTTZ , MVT::i32 , Custom); |
251 | setOperationAction(ISD::CTLZ , MVT::i32 , Custom); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 252 | if (Subtarget->is64Bit()) { |
253 | setOperationAction(ISD::CTPOP , MVT::i64 , Expand); | ||||
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 254 | setOperationAction(ISD::CTTZ , MVT::i64 , Custom); |
255 | setOperationAction(ISD::CTLZ , MVT::i64 , Custom); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 256 | } |
257 | |||||
258 | setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom); | ||||
259 | setOperationAction(ISD::BSWAP , MVT::i16 , Expand); | ||||
260 | |||||
261 | // These should be promoted to a larger select which is supported. | ||||
262 | setOperationAction(ISD::SELECT , MVT::i1 , Promote); | ||||
263 | setOperationAction(ISD::SELECT , MVT::i8 , Promote); | ||||
264 | // X86 wants to expand cmov itself. | ||||
265 | setOperationAction(ISD::SELECT , MVT::i16 , Custom); | ||||
266 | setOperationAction(ISD::SELECT , MVT::i32 , Custom); | ||||
267 | setOperationAction(ISD::SELECT , MVT::f32 , Custom); | ||||
268 | setOperationAction(ISD::SELECT , MVT::f64 , Custom); | ||||
Dale Johannesen | 2fc2078 | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 269 | setOperationAction(ISD::SELECT , MVT::f80 , Custom); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 270 | setOperationAction(ISD::SETCC , MVT::i8 , Custom); |
271 | setOperationAction(ISD::SETCC , MVT::i16 , Custom); | ||||
272 | setOperationAction(ISD::SETCC , MVT::i32 , Custom); | ||||
273 | setOperationAction(ISD::SETCC , MVT::f32 , Custom); | ||||
274 | setOperationAction(ISD::SETCC , MVT::f64 , Custom); | ||||
Dale Johannesen | 2fc2078 | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 275 | setOperationAction(ISD::SETCC , MVT::f80 , Custom); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 276 | if (Subtarget->is64Bit()) { |
277 | setOperationAction(ISD::SELECT , MVT::i64 , Custom); | ||||
278 | setOperationAction(ISD::SETCC , MVT::i64 , Custom); | ||||
279 | } | ||||
280 | // X86 ret instruction may pop stack. | ||||
281 | setOperationAction(ISD::RET , MVT::Other, Custom); | ||||
Anton Korobeynikov | 566f9d9 | 2008-09-08 21:12:11 +0000 | [diff] [blame] | 282 | setOperationAction(ISD::EH_RETURN , MVT::Other, Custom); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 283 | |
284 | // Darwin ABI issue. | ||||
285 | setOperationAction(ISD::ConstantPool , MVT::i32 , Custom); | ||||
286 | setOperationAction(ISD::JumpTable , MVT::i32 , Custom); | ||||
287 | setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom); | ||||
288 | setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom); | ||||
Anton Korobeynikov | 4fbf00b | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 289 | if (Subtarget->is64Bit()) |
290 | setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom); | ||||
Bill Wendling | fef0605 | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 291 | setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 292 | if (Subtarget->is64Bit()) { |
293 | setOperationAction(ISD::ConstantPool , MVT::i64 , Custom); | ||||
294 | setOperationAction(ISD::JumpTable , MVT::i64 , Custom); | ||||
295 | setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom); | ||||
Bill Wendling | fef0605 | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 296 | setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 297 | } |
298 | // 64-bit addm sub, shl, sra, srl (iff 32-bit x86) | ||||
299 | setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom); | ||||
300 | setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom); | ||||
301 | setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom); | ||||
Dan Gohman | 092014e | 2008-03-03 22:22:09 +0000 | [diff] [blame] | 302 | if (Subtarget->is64Bit()) { |
303 | setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom); | ||||
304 | setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom); | ||||
305 | setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom); | ||||
306 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 307 | |
Evan Cheng | 8d51ab3 | 2008-03-10 19:38:10 +0000 | [diff] [blame] | 308 | if (Subtarget->hasSSE1()) |
309 | setOperationAction(ISD::PREFETCH , MVT::Other, Legal); | ||||
Evan Cheng | d1d6807 | 2008-03-08 00:58:38 +0000 | [diff] [blame] | 310 | |
Andrew Lenharth | 0531ec5 | 2008-02-16 14:46:26 +0000 | [diff] [blame] | 311 | if (!Subtarget->hasSSE2()) |
312 | setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand); | ||||
313 | |||||
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 314 | // Expand certain atomics |
Dan Gohman | bebba8d | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 315 | setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom); |
316 | setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom); | ||||
317 | setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom); | ||||
318 | setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom); | ||||
Bill Wendling | db2280a | 2008-08-20 00:28:16 +0000 | [diff] [blame] | 319 | |
Dan Gohman | bebba8d | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 320 | setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom); |
321 | setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom); | ||||
322 | setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom); | ||||
323 | setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom); | ||||
Andrew Lenharth | 0531ec5 | 2008-02-16 14:46:26 +0000 | [diff] [blame] | 324 | |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 325 | if (!Subtarget->is64Bit()) { |
Dan Gohman | bebba8d | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 326 | setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom); |
327 | setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom); | ||||
328 | setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom); | ||||
329 | setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom); | ||||
330 | setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom); | ||||
331 | setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom); | ||||
332 | setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom); | ||||
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 333 | } |
334 | |||||
Dan Gohman | 472d12c | 2008-06-30 20:59:49 +0000 | [diff] [blame] | 335 | // Use the default ISD::DBG_STOPPOINT, ISD::DECLARE expansion. |
336 | setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 337 | // FIXME - use subtarget debug flags |
338 | if (!Subtarget->isTargetDarwin() && | ||||
339 | !Subtarget->isTargetELF() && | ||||
Dan Gohman | fa607c9 | 2008-07-01 00:05:16 +0000 | [diff] [blame] | 340 | !Subtarget->isTargetCygMing()) { |
341 | setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand); | ||||
342 | setOperationAction(ISD::EH_LABEL, MVT::Other, Expand); | ||||
343 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 344 | |
345 | setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand); | ||||
346 | setOperationAction(ISD::EHSELECTION, MVT::i64, Expand); | ||||
347 | setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand); | ||||
348 | setOperationAction(ISD::EHSELECTION, MVT::i32, Expand); | ||||
349 | if (Subtarget->is64Bit()) { | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 350 | setExceptionPointerRegister(X86::RAX); |
351 | setExceptionSelectorRegister(X86::RDX); | ||||
352 | } else { | ||||
353 | setExceptionPointerRegister(X86::EAX); | ||||
354 | setExceptionSelectorRegister(X86::EDX); | ||||
355 | } | ||||
Anton Korobeynikov | 23ca9c5 | 2007-09-03 00:36:06 +0000 | [diff] [blame] | 356 | setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom); |
Anton Korobeynikov | 566f9d9 | 2008-09-08 21:12:11 +0000 | [diff] [blame] | 357 | setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom); |
358 | |||||
Duncan Sands | 7407a9f | 2007-09-11 14:10:23 +0000 | [diff] [blame] | 359 | setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom); |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 360 | |
Chris Lattner | 56b941f | 2008-01-15 21:58:22 +0000 | [diff] [blame] | 361 | setOperationAction(ISD::TRAP, MVT::Other, Legal); |
Anton Korobeynikov | 39d40ba | 2008-01-15 07:02:33 +0000 | [diff] [blame] | 362 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 363 | // VASTART needs to be custom lowered to use the VarArgsFrameIndex |
364 | setOperationAction(ISD::VASTART , MVT::Other, Custom); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 365 | setOperationAction(ISD::VAEND , MVT::Other, Expand); |
Dan Gohman | 827cb1f | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 366 | if (Subtarget->is64Bit()) { |
367 | setOperationAction(ISD::VAARG , MVT::Other, Custom); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 368 | setOperationAction(ISD::VACOPY , MVT::Other, Custom); |
Dan Gohman | 827cb1f | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 369 | } else { |
370 | setOperationAction(ISD::VAARG , MVT::Other, Expand); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 371 | setOperationAction(ISD::VACOPY , MVT::Other, Expand); |
Dan Gohman | 827cb1f | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 372 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 373 | |
374 | setOperationAction(ISD::STACKSAVE, MVT::Other, Expand); | ||||
375 | setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand); | ||||
376 | if (Subtarget->is64Bit()) | ||||
377 | setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand); | ||||
378 | if (Subtarget->isTargetCygMing()) | ||||
379 | setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom); | ||||
380 | else | ||||
381 | setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand); | ||||
382 | |||||
Evan Cheng | 0b84fe1 | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 383 | if (!UseSoftFloat && X86ScalarSSEf64) { |
Dale Johannesen | e0e0fd0 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 384 | // f32 and f64 use SSE. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 385 | // Set up the FP register classes. |
386 | addRegisterClass(MVT::f32, X86::FR32RegisterClass); | ||||
387 | addRegisterClass(MVT::f64, X86::FR64RegisterClass); | ||||
388 | |||||
389 | // Use ANDPD to simulate FABS. | ||||
390 | setOperationAction(ISD::FABS , MVT::f64, Custom); | ||||
391 | setOperationAction(ISD::FABS , MVT::f32, Custom); | ||||
392 | |||||
393 | // Use XORP to simulate FNEG. | ||||
394 | setOperationAction(ISD::FNEG , MVT::f64, Custom); | ||||
395 | setOperationAction(ISD::FNEG , MVT::f32, Custom); | ||||
396 | |||||
397 | // Use ANDPD and ORPD to simulate FCOPYSIGN. | ||||
398 | setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom); | ||||
399 | setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom); | ||||
400 | |||||
401 | // We don't support sin/cos/fmod | ||||
402 | setOperationAction(ISD::FSIN , MVT::f64, Expand); | ||||
403 | setOperationAction(ISD::FCOS , MVT::f64, Expand); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 404 | setOperationAction(ISD::FSIN , MVT::f32, Expand); |
405 | setOperationAction(ISD::FCOS , MVT::f32, Expand); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 406 | |
407 | // Expand FP immediates into loads from the stack, except for the special | ||||
408 | // cases we handle. | ||||
Dale Johannesen | e0e0fd0 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 409 | addLegalFPImmediate(APFloat(+0.0)); // xorpd |
410 | addLegalFPImmediate(APFloat(+0.0f)); // xorps | ||||
Evan Cheng | 0b84fe1 | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 411 | } else if (!UseSoftFloat && X86ScalarSSEf32) { |
Dale Johannesen | e0e0fd0 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 412 | // Use SSE for f32, x87 for f64. |
413 | // Set up the FP register classes. | ||||
414 | addRegisterClass(MVT::f32, X86::FR32RegisterClass); | ||||
415 | addRegisterClass(MVT::f64, X86::RFP64RegisterClass); | ||||
416 | |||||
417 | // Use ANDPS to simulate FABS. | ||||
418 | setOperationAction(ISD::FABS , MVT::f32, Custom); | ||||
419 | |||||
420 | // Use XORP to simulate FNEG. | ||||
421 | setOperationAction(ISD::FNEG , MVT::f32, Custom); | ||||
422 | |||||
423 | setOperationAction(ISD::UNDEF, MVT::f64, Expand); | ||||
424 | |||||
425 | // Use ANDPS and ORPS to simulate FCOPYSIGN. | ||||
426 | setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand); | ||||
427 | setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom); | ||||
428 | |||||
429 | // We don't support sin/cos/fmod | ||||
430 | setOperationAction(ISD::FSIN , MVT::f32, Expand); | ||||
431 | setOperationAction(ISD::FCOS , MVT::f32, Expand); | ||||
Dale Johannesen | e0e0fd0 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 432 | |
Nate Begeman | e2ba64f | 2008-02-14 08:57:00 +0000 | [diff] [blame] | 433 | // Special cases we handle for FP constants. |
Dale Johannesen | e0e0fd0 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 434 | addLegalFPImmediate(APFloat(+0.0f)); // xorps |
435 | addLegalFPImmediate(APFloat(+0.0)); // FLD0 | ||||
436 | addLegalFPImmediate(APFloat(+1.0)); // FLD1 | ||||
437 | addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS | ||||
438 | addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS | ||||
439 | |||||
Dale Johannesen | e0e0fd0 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 440 | if (!UnsafeFPMath) { |
441 | setOperationAction(ISD::FSIN , MVT::f64 , Expand); | ||||
442 | setOperationAction(ISD::FCOS , MVT::f64 , Expand); | ||||
443 | } | ||||
Evan Cheng | 0b84fe1 | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 444 | } else if (!UseSoftFloat) { |
Dale Johannesen | e0e0fd0 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 445 | // f32 and f64 in x87. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 446 | // Set up the FP register classes. |
447 | addRegisterClass(MVT::f64, X86::RFP64RegisterClass); | ||||
448 | addRegisterClass(MVT::f32, X86::RFP32RegisterClass); | ||||
449 | |||||
450 | setOperationAction(ISD::UNDEF, MVT::f64, Expand); | ||||
451 | setOperationAction(ISD::UNDEF, MVT::f32, Expand); | ||||
452 | setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand); | ||||
453 | setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand); | ||||
Dale Johannesen | 8f83a6b | 2007-08-09 01:04:01 +0000 | [diff] [blame] | 454 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 455 | if (!UnsafeFPMath) { |
456 | setOperationAction(ISD::FSIN , MVT::f64 , Expand); | ||||
457 | setOperationAction(ISD::FCOS , MVT::f64 , Expand); | ||||
458 | } | ||||
Dale Johannesen | bbe2b70 | 2007-08-30 00:23:21 +0000 | [diff] [blame] | 459 | addLegalFPImmediate(APFloat(+0.0)); // FLD0 |
460 | addLegalFPImmediate(APFloat(+1.0)); // FLD1 | ||||
461 | addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS | ||||
462 | addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS | ||||
Dale Johannesen | e0e0fd0 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 463 | addLegalFPImmediate(APFloat(+0.0f)); // FLD0 |
464 | addLegalFPImmediate(APFloat(+1.0f)); // FLD1 | ||||
465 | addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS | ||||
466 | addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 467 | } |
468 | |||||
Dale Johannesen | 4ab00bd | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 469 | // Long double always uses X87. |
Evan Cheng | e738dc3 | 2009-03-26 23:06:32 +0000 | [diff] [blame] | 470 | if (!UseSoftFloat) { |
Evan Cheng | 0b84fe1 | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 471 | addRegisterClass(MVT::f80, X86::RFP80RegisterClass); |
472 | setOperationAction(ISD::UNDEF, MVT::f80, Expand); | ||||
473 | setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand); | ||||
474 | { | ||||
475 | bool ignored; | ||||
476 | APFloat TmpFlt(+0.0); | ||||
477 | TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven, | ||||
478 | &ignored); | ||||
479 | addLegalFPImmediate(TmpFlt); // FLD0 | ||||
480 | TmpFlt.changeSign(); | ||||
481 | addLegalFPImmediate(TmpFlt); // FLD0/FCHS | ||||
482 | APFloat TmpFlt2(+1.0); | ||||
483 | TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven, | ||||
484 | &ignored); | ||||
485 | addLegalFPImmediate(TmpFlt2); // FLD1 | ||||
486 | TmpFlt2.changeSign(); | ||||
487 | addLegalFPImmediate(TmpFlt2); // FLD1/FCHS | ||||
488 | } | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 489 | |
Evan Cheng | 0b84fe1 | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 490 | if (!UnsafeFPMath) { |
491 | setOperationAction(ISD::FSIN , MVT::f80 , Expand); | ||||
492 | setOperationAction(ISD::FCOS , MVT::f80 , Expand); | ||||
493 | } | ||||
Dale Johannesen | 7f1076b | 2007-09-26 21:10:55 +0000 | [diff] [blame] | 494 | } |
Dale Johannesen | 4ab00bd | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 495 | |
Dan Gohman | 2f7b198 | 2007-10-11 23:21:31 +0000 | [diff] [blame] | 496 | // Always use a library call for pow. |
497 | setOperationAction(ISD::FPOW , MVT::f32 , Expand); | ||||
498 | setOperationAction(ISD::FPOW , MVT::f64 , Expand); | ||||
499 | setOperationAction(ISD::FPOW , MVT::f80 , Expand); | ||||
500 | |||||
Dale Johannesen | 92b3308 | 2008-09-04 00:47:13 +0000 | [diff] [blame] | 501 | setOperationAction(ISD::FLOG, MVT::f80, Expand); |
Dale Johannesen | 92b3308 | 2008-09-04 00:47:13 +0000 | [diff] [blame] | 502 | setOperationAction(ISD::FLOG2, MVT::f80, Expand); |
Dale Johannesen | 92b3308 | 2008-09-04 00:47:13 +0000 | [diff] [blame] | 503 | setOperationAction(ISD::FLOG10, MVT::f80, Expand); |
Dale Johannesen | 92b3308 | 2008-09-04 00:47:13 +0000 | [diff] [blame] | 504 | setOperationAction(ISD::FEXP, MVT::f80, Expand); |
Dale Johannesen | 92b3308 | 2008-09-04 00:47:13 +0000 | [diff] [blame] | 505 | setOperationAction(ISD::FEXP2, MVT::f80, Expand); |
506 | |||||
Mon P Wang | a5a239f | 2008-11-06 05:31:54 +0000 | [diff] [blame] | 507 | // First set operation action for all vector types to either promote |
Mon P Wang | 1448aad | 2008-10-30 08:01:45 +0000 | [diff] [blame] | 508 | // (for widening) or expand (for scalarization). Then we will selectively |
509 | // turn on ones that can be effectively codegen'd. | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 510 | for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE; |
511 | VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) { | ||||
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 512 | setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand); |
513 | setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand); | ||||
514 | setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand); | ||||
515 | setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand); | ||||
516 | setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand); | ||||
517 | setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand); | ||||
518 | setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand); | ||||
519 | setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand); | ||||
520 | setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand); | ||||
521 | setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand); | ||||
522 | setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand); | ||||
523 | setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand); | ||||
524 | setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand); | ||||
Gabor Greif | 825aa89 | 2008-08-28 23:19:51 +0000 | [diff] [blame] | 525 | setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand); |
526 | setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand); | ||||
Eli Friedman | f15cbb0 | 2009-05-23 22:44:52 +0000 | [diff] [blame] | 527 | setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand); |
Gabor Greif | 825aa89 | 2008-08-28 23:19:51 +0000 | [diff] [blame] | 528 | setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand); |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 529 | setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand); |
530 | setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand); | ||||
531 | setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand); | ||||
532 | setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand); | ||||
533 | setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand); | ||||
534 | setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand); | ||||
535 | setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand); | ||||
536 | setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand); | ||||
537 | setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand); | ||||
538 | setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand); | ||||
539 | setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand); | ||||
540 | setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand); | ||||
541 | setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand); | ||||
542 | setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand); | ||||
543 | setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand); | ||||
544 | setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand); | ||||
545 | setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand); | ||||
546 | setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand); | ||||
547 | setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand); | ||||
548 | setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand); | ||||
549 | setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand); | ||||
550 | setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand); | ||||
Dale Johannesen | 177edff | 2008-09-10 17:31:40 +0000 | [diff] [blame] | 551 | setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand); |
552 | setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand); | ||||
553 | setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand); | ||||
554 | setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand); | ||||
555 | setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand); | ||||
Eli Friedman | c0521fb | 2009-06-06 03:57:58 +0000 | [diff] [blame] | 556 | setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand); |
557 | setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand); | ||||
558 | setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand); | ||||
559 | setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 560 | } |
561 | |||||
Evan Cheng | 0b84fe1 | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 562 | // FIXME: In order to prevent SSE instructions being expanded to MMX ones |
563 | // with -msoft-float, disable use of MMX as well. | ||||
Evan Cheng | e738dc3 | 2009-03-26 23:06:32 +0000 | [diff] [blame] | 564 | if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 565 | addRegisterClass(MVT::v8i8, X86::VR64RegisterClass); |
566 | addRegisterClass(MVT::v4i16, X86::VR64RegisterClass); | ||||
567 | addRegisterClass(MVT::v2i32, X86::VR64RegisterClass); | ||||
Dale Johannesen | a585daf | 2008-06-24 22:01:44 +0000 | [diff] [blame] | 568 | addRegisterClass(MVT::v2f32, X86::VR64RegisterClass); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 569 | addRegisterClass(MVT::v1i64, X86::VR64RegisterClass); |
570 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 571 | setOperationAction(ISD::ADD, MVT::v8i8, Legal); |
572 | setOperationAction(ISD::ADD, MVT::v4i16, Legal); | ||||
573 | setOperationAction(ISD::ADD, MVT::v2i32, Legal); | ||||
574 | setOperationAction(ISD::ADD, MVT::v1i64, Legal); | ||||
575 | |||||
576 | setOperationAction(ISD::SUB, MVT::v8i8, Legal); | ||||
577 | setOperationAction(ISD::SUB, MVT::v4i16, Legal); | ||||
578 | setOperationAction(ISD::SUB, MVT::v2i32, Legal); | ||||
Dale Johannesen | 6b65c33 | 2007-10-30 01:18:38 +0000 | [diff] [blame] | 579 | setOperationAction(ISD::SUB, MVT::v1i64, Legal); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 580 | |
581 | setOperationAction(ISD::MULHS, MVT::v4i16, Legal); | ||||
582 | setOperationAction(ISD::MUL, MVT::v4i16, Legal); | ||||
583 | |||||
584 | setOperationAction(ISD::AND, MVT::v8i8, Promote); | ||||
585 | AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64); | ||||
586 | setOperationAction(ISD::AND, MVT::v4i16, Promote); | ||||
587 | AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64); | ||||
588 | setOperationAction(ISD::AND, MVT::v2i32, Promote); | ||||
589 | AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64); | ||||
590 | setOperationAction(ISD::AND, MVT::v1i64, Legal); | ||||
591 | |||||
592 | setOperationAction(ISD::OR, MVT::v8i8, Promote); | ||||
593 | AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64); | ||||
594 | setOperationAction(ISD::OR, MVT::v4i16, Promote); | ||||
595 | AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64); | ||||
596 | setOperationAction(ISD::OR, MVT::v2i32, Promote); | ||||
597 | AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64); | ||||
598 | setOperationAction(ISD::OR, MVT::v1i64, Legal); | ||||
599 | |||||
600 | setOperationAction(ISD::XOR, MVT::v8i8, Promote); | ||||
601 | AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64); | ||||
602 | setOperationAction(ISD::XOR, MVT::v4i16, Promote); | ||||
603 | AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64); | ||||
604 | setOperationAction(ISD::XOR, MVT::v2i32, Promote); | ||||
605 | AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64); | ||||
606 | setOperationAction(ISD::XOR, MVT::v1i64, Legal); | ||||
607 | |||||
608 | setOperationAction(ISD::LOAD, MVT::v8i8, Promote); | ||||
609 | AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64); | ||||
610 | setOperationAction(ISD::LOAD, MVT::v4i16, Promote); | ||||
611 | AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64); | ||||
612 | setOperationAction(ISD::LOAD, MVT::v2i32, Promote); | ||||
613 | AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64); | ||||
Dale Johannesen | a585daf | 2008-06-24 22:01:44 +0000 | [diff] [blame] | 614 | setOperationAction(ISD::LOAD, MVT::v2f32, Promote); |
615 | AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 616 | setOperationAction(ISD::LOAD, MVT::v1i64, Legal); |
617 | |||||
618 | setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom); | ||||
619 | setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom); | ||||
620 | setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom); | ||||
Dale Johannesen | a585daf | 2008-06-24 22:01:44 +0000 | [diff] [blame] | 621 | setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 622 | setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom); |
623 | |||||
624 | setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom); | ||||
625 | setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom); | ||||
626 | setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom); | ||||
627 | setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom); | ||||
628 | |||||
Evan Cheng | 759fe02 | 2008-07-22 18:39:19 +0000 | [diff] [blame] | 629 | setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 630 | setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom); |
631 | setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 632 | setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom); |
Bill Wendling | b9e5f80 | 2008-07-20 02:32:23 +0000 | [diff] [blame] | 633 | |
634 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom); | ||||
Mon P Wang | 83edba5 | 2008-12-12 01:25:51 +0000 | [diff] [blame] | 635 | |
Bill Wendling | 042eda3 | 2009-03-11 22:30:01 +0000 | [diff] [blame] | 636 | setTruncStoreAction(MVT::v8i16, MVT::v8i8, Expand); |
Mon P Wang | 83edba5 | 2008-12-12 01:25:51 +0000 | [diff] [blame] | 637 | setOperationAction(ISD::TRUNCATE, MVT::v8i8, Expand); |
638 | setOperationAction(ISD::SELECT, MVT::v8i8, Promote); | ||||
639 | setOperationAction(ISD::SELECT, MVT::v4i16, Promote); | ||||
640 | setOperationAction(ISD::SELECT, MVT::v2i32, Promote); | ||||
641 | setOperationAction(ISD::SELECT, MVT::v1i64, Custom); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 642 | } |
643 | |||||
Evan Cheng | e738dc3 | 2009-03-26 23:06:32 +0000 | [diff] [blame] | 644 | if (!UseSoftFloat && Subtarget->hasSSE1()) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 645 | addRegisterClass(MVT::v4f32, X86::VR128RegisterClass); |
646 | |||||
647 | setOperationAction(ISD::FADD, MVT::v4f32, Legal); | ||||
648 | setOperationAction(ISD::FSUB, MVT::v4f32, Legal); | ||||
649 | setOperationAction(ISD::FMUL, MVT::v4f32, Legal); | ||||
650 | setOperationAction(ISD::FDIV, MVT::v4f32, Legal); | ||||
651 | setOperationAction(ISD::FSQRT, MVT::v4f32, Legal); | ||||
652 | setOperationAction(ISD::FNEG, MVT::v4f32, Custom); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 653 | setOperationAction(ISD::LOAD, MVT::v4f32, Legal); |
654 | setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom); | ||||
655 | setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom); | ||||
656 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom); | ||||
657 | setOperationAction(ISD::SELECT, MVT::v4f32, Custom); | ||||
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 658 | setOperationAction(ISD::VSETCC, MVT::v4f32, Custom); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 659 | } |
660 | |||||
Evan Cheng | e738dc3 | 2009-03-26 23:06:32 +0000 | [diff] [blame] | 661 | if (!UseSoftFloat && Subtarget->hasSSE2()) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 662 | addRegisterClass(MVT::v2f64, X86::VR128RegisterClass); |
Evan Cheng | 0b84fe1 | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 663 | |
Bill Wendling | 042eda3 | 2009-03-11 22:30:01 +0000 | [diff] [blame] | 664 | // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM |
665 | // registers cannot be used even for integer operations. | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 666 | addRegisterClass(MVT::v16i8, X86::VR128RegisterClass); |
667 | addRegisterClass(MVT::v8i16, X86::VR128RegisterClass); | ||||
668 | addRegisterClass(MVT::v4i32, X86::VR128RegisterClass); | ||||
669 | addRegisterClass(MVT::v2i64, X86::VR128RegisterClass); | ||||
670 | |||||
671 | setOperationAction(ISD::ADD, MVT::v16i8, Legal); | ||||
672 | setOperationAction(ISD::ADD, MVT::v8i16, Legal); | ||||
673 | setOperationAction(ISD::ADD, MVT::v4i32, Legal); | ||||
674 | setOperationAction(ISD::ADD, MVT::v2i64, Legal); | ||||
Mon P Wang | 14edb09 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 675 | setOperationAction(ISD::MUL, MVT::v2i64, Custom); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 676 | setOperationAction(ISD::SUB, MVT::v16i8, Legal); |
677 | setOperationAction(ISD::SUB, MVT::v8i16, Legal); | ||||
678 | setOperationAction(ISD::SUB, MVT::v4i32, Legal); | ||||
679 | setOperationAction(ISD::SUB, MVT::v2i64, Legal); | ||||
680 | setOperationAction(ISD::MUL, MVT::v8i16, Legal); | ||||
681 | setOperationAction(ISD::FADD, MVT::v2f64, Legal); | ||||
682 | setOperationAction(ISD::FSUB, MVT::v2f64, Legal); | ||||
683 | setOperationAction(ISD::FMUL, MVT::v2f64, Legal); | ||||
684 | setOperationAction(ISD::FDIV, MVT::v2f64, Legal); | ||||
685 | setOperationAction(ISD::FSQRT, MVT::v2f64, Legal); | ||||
686 | setOperationAction(ISD::FNEG, MVT::v2f64, Custom); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 687 | |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 688 | setOperationAction(ISD::VSETCC, MVT::v2f64, Custom); |
689 | setOperationAction(ISD::VSETCC, MVT::v16i8, Custom); | ||||
690 | setOperationAction(ISD::VSETCC, MVT::v8i16, Custom); | ||||
691 | setOperationAction(ISD::VSETCC, MVT::v4i32, Custom); | ||||
Nate Begeman | 061db5f | 2008-05-12 20:34:32 +0000 | [diff] [blame] | 692 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 693 | setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom); |
694 | setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom); | ||||
695 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom); | ||||
696 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 697 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom); |
698 | |||||
699 | // Custom lower build_vector, vector_shuffle, and extract_vector_elt. | ||||
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 700 | for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) { |
701 | MVT VT = (MVT::SimpleValueType)i; | ||||
Nate Begeman | c16406d | 2007-12-11 01:41:33 +0000 | [diff] [blame] | 702 | // Do not attempt to custom lower non-power-of-2 vectors |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 703 | if (!isPowerOf2_32(VT.getVectorNumElements())) |
Nate Begeman | c16406d | 2007-12-11 01:41:33 +0000 | [diff] [blame] | 704 | continue; |
David Greene | a5acb6e | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 705 | // Do not attempt to custom lower non-128-bit vectors |
706 | if (!VT.is128BitVector()) | ||||
707 | continue; | ||||
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 708 | setOperationAction(ISD::BUILD_VECTOR, VT, Custom); |
709 | setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom); | ||||
710 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 711 | } |
Bill Wendling | 042eda3 | 2009-03-11 22:30:01 +0000 | [diff] [blame] | 712 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 713 | setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom); |
714 | setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom); | ||||
715 | setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom); | ||||
716 | setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom); | ||||
Nate Begeman | 4294c1f | 2008-02-12 22:51:28 +0000 | [diff] [blame] | 717 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 718 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom); |
Bill Wendling | 042eda3 | 2009-03-11 22:30:01 +0000 | [diff] [blame] | 719 | |
Nate Begeman | 4294c1f | 2008-02-12 22:51:28 +0000 | [diff] [blame] | 720 | if (Subtarget->is64Bit()) { |
721 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom); | ||||
Dale Johannesen | 2ff963d | 2007-10-31 00:32:36 +0000 | [diff] [blame] | 722 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom); |
Nate Begeman | 4294c1f | 2008-02-12 22:51:28 +0000 | [diff] [blame] | 723 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 724 | |
725 | // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64. | ||||
David Greene | a5acb6e | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 726 | for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) { |
727 | MVT VT = (MVT::SimpleValueType)i; | ||||
728 | |||||
729 | // Do not attempt to promote non-128-bit vectors | ||||
730 | if (!VT.is128BitVector()) { | ||||
731 | continue; | ||||
732 | } | ||||
733 | setOperationAction(ISD::AND, VT, Promote); | ||||
734 | AddPromotedToType (ISD::AND, VT, MVT::v2i64); | ||||
735 | setOperationAction(ISD::OR, VT, Promote); | ||||
736 | AddPromotedToType (ISD::OR, VT, MVT::v2i64); | ||||
737 | setOperationAction(ISD::XOR, VT, Promote); | ||||
738 | AddPromotedToType (ISD::XOR, VT, MVT::v2i64); | ||||
739 | setOperationAction(ISD::LOAD, VT, Promote); | ||||
740 | AddPromotedToType (ISD::LOAD, VT, MVT::v2i64); | ||||
741 | setOperationAction(ISD::SELECT, VT, Promote); | ||||
742 | AddPromotedToType (ISD::SELECT, VT, MVT::v2i64); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 743 | } |
744 | |||||
Chris Lattner | 3bc0850 | 2008-01-17 19:59:44 +0000 | [diff] [blame] | 745 | setTruncStoreAction(MVT::f64, MVT::f32, Expand); |
Chris Lattner | dec9cb5 | 2008-01-24 08:07:48 +0000 | [diff] [blame] | 746 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 747 | // Custom lower v2i64 and v2f64 selects. |
748 | setOperationAction(ISD::LOAD, MVT::v2f64, Legal); | ||||
749 | setOperationAction(ISD::LOAD, MVT::v2i64, Legal); | ||||
750 | setOperationAction(ISD::SELECT, MVT::v2f64, Custom); | ||||
751 | setOperationAction(ISD::SELECT, MVT::v2i64, Custom); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 752 | |
Eli Friedman | c0521fb | 2009-06-06 03:57:58 +0000 | [diff] [blame] | 753 | setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal); |
754 | setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal); | ||||
755 | if (!DisableMMX && Subtarget->hasMMX()) { | ||||
756 | setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom); | ||||
757 | setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom); | ||||
758 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 759 | } |
Evan Cheng | 0b84fe1 | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 760 | |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 761 | if (Subtarget->hasSSE41()) { |
762 | // FIXME: Do we need to handle scalar-to-vector here? | ||||
763 | setOperationAction(ISD::MUL, MVT::v4i32, Legal); | ||||
764 | |||||
765 | // i8 and i16 vectors are custom , because the source register and source | ||||
766 | // source memory operand types are not the same width. f32 vectors are | ||||
767 | // custom since the immediate controlling the insert encodes additional | ||||
768 | // information. | ||||
769 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom); | ||||
770 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom); | ||||
Mon P Wang | ac2a3c5 | 2009-01-15 21:10:20 +0000 | [diff] [blame] | 771 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom); |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 772 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom); |
773 | |||||
774 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom); | ||||
775 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom); | ||||
Mon P Wang | ac2a3c5 | 2009-01-15 21:10:20 +0000 | [diff] [blame] | 776 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom); |
Evan Cheng | 6c24933 | 2008-03-24 21:52:23 +0000 | [diff] [blame] | 777 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom); |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 778 | |
779 | if (Subtarget->is64Bit()) { | ||||
Nate Begeman | 4294c1f | 2008-02-12 22:51:28 +0000 | [diff] [blame] | 780 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal); |
781 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal); | ||||
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 782 | } |
783 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 784 | |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 785 | if (Subtarget->hasSSE42()) { |
786 | setOperationAction(ISD::VSETCC, MVT::v2i64, Custom); | ||||
787 | } | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 788 | |
David Greene | a5acb6e | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 789 | if (!UseSoftFloat && Subtarget->hasAVX()) { |
David Greene | ed1b3db | 2009-06-29 22:50:51 +0000 | [diff] [blame] | 790 | addRegisterClass(MVT::v8f32, X86::VR256RegisterClass); |
791 | addRegisterClass(MVT::v4f64, X86::VR256RegisterClass); | ||||
792 | addRegisterClass(MVT::v8i32, X86::VR256RegisterClass); | ||||
793 | addRegisterClass(MVT::v4i64, X86::VR256RegisterClass); | ||||
794 | |||||
David Greene | a5acb6e | 2009-06-29 16:47:10 +0000 | [diff] [blame] | 795 | setOperationAction(ISD::LOAD, MVT::v8f32, Legal); |
796 | setOperationAction(ISD::LOAD, MVT::v8i32, Legal); | ||||
797 | setOperationAction(ISD::LOAD, MVT::v4f64, Legal); | ||||
798 | setOperationAction(ISD::LOAD, MVT::v4i64, Legal); | ||||
799 | setOperationAction(ISD::FADD, MVT::v8f32, Legal); | ||||
800 | setOperationAction(ISD::FSUB, MVT::v8f32, Legal); | ||||
801 | setOperationAction(ISD::FMUL, MVT::v8f32, Legal); | ||||
802 | setOperationAction(ISD::FDIV, MVT::v8f32, Legal); | ||||
803 | setOperationAction(ISD::FSQRT, MVT::v8f32, Legal); | ||||
804 | setOperationAction(ISD::FNEG, MVT::v8f32, Custom); | ||||
805 | //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom); | ||||
806 | //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom); | ||||
807 | //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom); | ||||
808 | //setOperationAction(ISD::SELECT, MVT::v8f32, Custom); | ||||
809 | //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom); | ||||
810 | |||||
811 | // Operations to consider commented out -v16i16 v32i8 | ||||
812 | //setOperationAction(ISD::ADD, MVT::v16i16, Legal); | ||||
813 | setOperationAction(ISD::ADD, MVT::v8i32, Custom); | ||||
814 | setOperationAction(ISD::ADD, MVT::v4i64, Custom); | ||||
815 | //setOperationAction(ISD::SUB, MVT::v32i8, Legal); | ||||
816 | //setOperationAction(ISD::SUB, MVT::v16i16, Legal); | ||||
817 | setOperationAction(ISD::SUB, MVT::v8i32, Custom); | ||||
818 | setOperationAction(ISD::SUB, MVT::v4i64, Custom); | ||||
819 | //setOperationAction(ISD::MUL, MVT::v16i16, Legal); | ||||
820 | setOperationAction(ISD::FADD, MVT::v4f64, Legal); | ||||
821 | setOperationAction(ISD::FSUB, MVT::v4f64, Legal); | ||||
822 | setOperationAction(ISD::FMUL, MVT::v4f64, Legal); | ||||
823 | setOperationAction(ISD::FDIV, MVT::v4f64, Legal); | ||||
824 | setOperationAction(ISD::FSQRT, MVT::v4f64, Legal); | ||||
825 | setOperationAction(ISD::FNEG, MVT::v4f64, Custom); | ||||
826 | |||||
827 | setOperationAction(ISD::VSETCC, MVT::v4f64, Custom); | ||||
828 | // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom); | ||||
829 | // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom); | ||||
830 | setOperationAction(ISD::VSETCC, MVT::v8i32, Custom); | ||||
831 | |||||
832 | // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom); | ||||
833 | // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom); | ||||
834 | // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom); | ||||
835 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom); | ||||
836 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom); | ||||
837 | |||||
838 | setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom); | ||||
839 | setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom); | ||||
840 | setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom); | ||||
841 | setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom); | ||||
842 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom); | ||||
843 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom); | ||||
844 | |||||
845 | #if 0 | ||||
846 | // Not sure we want to do this since there are no 256-bit integer | ||||
847 | // operations in AVX | ||||
848 | |||||
849 | // Custom lower build_vector, vector_shuffle, and extract_vector_elt. | ||||
850 | // This includes 256-bit vectors | ||||
851 | for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) { | ||||
852 | MVT VT = (MVT::SimpleValueType)i; | ||||
853 | |||||
854 | // Do not attempt to custom lower non-power-of-2 vectors | ||||
855 | if (!isPowerOf2_32(VT.getVectorNumElements())) | ||||
856 | continue; | ||||
857 | |||||
858 | setOperationAction(ISD::BUILD_VECTOR, VT, Custom); | ||||
859 | setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom); | ||||
860 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom); | ||||
861 | } | ||||
862 | |||||
863 | if (Subtarget->is64Bit()) { | ||||
864 | setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom); | ||||
865 | setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom); | ||||
866 | } | ||||
867 | #endif | ||||
868 | |||||
869 | #if 0 | ||||
870 | // Not sure we want to do this since there are no 256-bit integer | ||||
871 | // operations in AVX | ||||
872 | |||||
873 | // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64. | ||||
874 | // Including 256-bit vectors | ||||
875 | for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) { | ||||
876 | MVT VT = (MVT::SimpleValueType)i; | ||||
877 | |||||
878 | if (!VT.is256BitVector()) { | ||||
879 | continue; | ||||
880 | } | ||||
881 | setOperationAction(ISD::AND, VT, Promote); | ||||
882 | AddPromotedToType (ISD::AND, VT, MVT::v4i64); | ||||
883 | setOperationAction(ISD::OR, VT, Promote); | ||||
884 | AddPromotedToType (ISD::OR, VT, MVT::v4i64); | ||||
885 | setOperationAction(ISD::XOR, VT, Promote); | ||||
886 | AddPromotedToType (ISD::XOR, VT, MVT::v4i64); | ||||
887 | setOperationAction(ISD::LOAD, VT, Promote); | ||||
888 | AddPromotedToType (ISD::LOAD, VT, MVT::v4i64); | ||||
889 | setOperationAction(ISD::SELECT, VT, Promote); | ||||
890 | AddPromotedToType (ISD::SELECT, VT, MVT::v4i64); | ||||
891 | } | ||||
892 | |||||
893 | setTruncStoreAction(MVT::f64, MVT::f32, Expand); | ||||
894 | #endif | ||||
895 | } | ||||
896 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 897 | // We want to custom lower some of our intrinsics. |
898 | setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom); | ||||
899 | |||||
Bill Wendling | 7e04be6 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 900 | // Add/Sub/Mul with overflow operations are custom lowered. |
Bill Wendling | 4c134df | 2008-11-24 19:21:46 +0000 | [diff] [blame] | 901 | setOperationAction(ISD::SADDO, MVT::i32, Custom); |
902 | setOperationAction(ISD::SADDO, MVT::i64, Custom); | ||||
903 | setOperationAction(ISD::UADDO, MVT::i32, Custom); | ||||
904 | setOperationAction(ISD::UADDO, MVT::i64, Custom); | ||||
Bill Wendling | 7e04be6 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 905 | setOperationAction(ISD::SSUBO, MVT::i32, Custom); |
906 | setOperationAction(ISD::SSUBO, MVT::i64, Custom); | ||||
907 | setOperationAction(ISD::USUBO, MVT::i32, Custom); | ||||
908 | setOperationAction(ISD::USUBO, MVT::i64, Custom); | ||||
909 | setOperationAction(ISD::SMULO, MVT::i32, Custom); | ||||
910 | setOperationAction(ISD::SMULO, MVT::i64, Custom); | ||||
Bill Wendling | 4c134df | 2008-11-24 19:21:46 +0000 | [diff] [blame] | 911 | |
Evan Cheng | 9c21560 | 2009-03-31 19:38:51 +0000 | [diff] [blame] | 912 | if (!Subtarget->is64Bit()) { |
913 | // These libcalls are not available in 32-bit. | ||||
914 | setLibcallName(RTLIB::SHL_I128, 0); | ||||
915 | setLibcallName(RTLIB::SRL_I128, 0); | ||||
916 | setLibcallName(RTLIB::SRA_I128, 0); | ||||
917 | } | ||||
918 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 919 | // We have target-specific dag combine patterns for the following nodes: |
920 | setTargetDAGCombine(ISD::VECTOR_SHUFFLE); | ||||
Evan Cheng | e9b9c67 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 921 | setTargetDAGCombine(ISD::BUILD_VECTOR); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 922 | setTargetDAGCombine(ISD::SELECT); |
sampo | 025b75c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 923 | setTargetDAGCombine(ISD::SHL); |
924 | setTargetDAGCombine(ISD::SRA); | ||||
925 | setTargetDAGCombine(ISD::SRL); | ||||
Chris Lattner | ce84ae4 | 2008-02-22 02:09:43 +0000 | [diff] [blame] | 926 | setTargetDAGCombine(ISD::STORE); |
Owen Anderson | 58155b2 | 2009-06-29 18:04:45 +0000 | [diff] [blame] | 927 | setTargetDAGCombine(ISD::MEMBARRIER); |
Evan Cheng | 04ecee1 | 2009-03-28 05:57:29 +0000 | [diff] [blame] | 928 | if (Subtarget->is64Bit()) |
929 | setTargetDAGCombine(ISD::MUL); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 930 | |
931 | computeRegisterProperties(); | ||||
932 | |||||
933 | // FIXME: These should be based on subtarget info. Plus, the values should | ||||
934 | // be smaller when we are in optimizing for size mode. | ||||
Dan Gohman | 97fab24 | 2008-06-30 21:00:56 +0000 | [diff] [blame] | 935 | maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores |
936 | maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores | ||||
937 | maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 938 | allowUnalignedMemoryAccesses = true; // x86 supports it! |
Evan Cheng | 45c1edb | 2008-02-28 00:43:03 +0000 | [diff] [blame] | 939 | setPrefLoopAlignment(16); |
Evan Cheng | 7956682 | 2009-05-13 21:42:09 +0000 | [diff] [blame] | 940 | benefitFromCodePlacementOpt = true; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 941 | } |
942 | |||||
Scott Michel | 502151f | 2008-03-10 15:42:14 +0000 | [diff] [blame] | 943 | |
Duncan Sands | 4a36127 | 2009-01-01 15:52:00 +0000 | [diff] [blame] | 944 | MVT X86TargetLowering::getSetCCResultType(MVT VT) const { |
Scott Michel | 502151f | 2008-03-10 15:42:14 +0000 | [diff] [blame] | 945 | return MVT::i8; |
946 | } | ||||
947 | |||||
948 | |||||
Evan Cheng | 5a67b81 | 2008-01-23 23:17:41 +0000 | [diff] [blame] | 949 | /// getMaxByValAlign - Helper for getByValTypeAlignment to determine |
950 | /// the desired ByVal argument alignment. | ||||
951 | static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) { | ||||
952 | if (MaxAlign == 16) | ||||
953 | return; | ||||
954 | if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) { | ||||
955 | if (VTy->getBitWidth() == 128) | ||||
956 | MaxAlign = 16; | ||||
Evan Cheng | 5a67b81 | 2008-01-23 23:17:41 +0000 | [diff] [blame] | 957 | } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) { |
958 | unsigned EltAlign = 0; | ||||
959 | getMaxByValAlign(ATy->getElementType(), EltAlign); | ||||
960 | if (EltAlign > MaxAlign) | ||||
961 | MaxAlign = EltAlign; | ||||
962 | } else if (const StructType *STy = dyn_cast<StructType>(Ty)) { | ||||
963 | for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) { | ||||
964 | unsigned EltAlign = 0; | ||||
965 | getMaxByValAlign(STy->getElementType(i), EltAlign); | ||||
966 | if (EltAlign > MaxAlign) | ||||
967 | MaxAlign = EltAlign; | ||||
968 | if (MaxAlign == 16) | ||||
969 | break; | ||||
970 | } | ||||
971 | } | ||||
972 | return; | ||||
973 | } | ||||
974 | |||||
975 | /// getByValTypeAlignment - Return the desired alignment for ByVal aggregate | ||||
976 | /// function arguments in the caller parameter area. For X86, aggregates | ||||
Dale Johannesen | a58b862 | 2008-02-08 19:48:20 +0000 | [diff] [blame] | 977 | /// that contain SSE vectors are placed at 16-byte boundaries while the rest |
978 | /// are at 4-byte boundaries. | ||||
Evan Cheng | 5a67b81 | 2008-01-23 23:17:41 +0000 | [diff] [blame] | 979 | unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const { |
Evan Cheng | 9a6e0fa | 2008-08-21 21:00:15 +0000 | [diff] [blame] | 980 | if (Subtarget->is64Bit()) { |
981 | // Max of 8 and alignment of type. | ||||
Anton Korobeynikov | d0fef97 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 982 | unsigned TyAlign = TD->getABITypeAlignment(Ty); |
Evan Cheng | 9a6e0fa | 2008-08-21 21:00:15 +0000 | [diff] [blame] | 983 | if (TyAlign > 8) |
984 | return TyAlign; | ||||
985 | return 8; | ||||
986 | } | ||||
987 | |||||
Evan Cheng | 5a67b81 | 2008-01-23 23:17:41 +0000 | [diff] [blame] | 988 | unsigned Align = 4; |
Dale Johannesen | a58b862 | 2008-02-08 19:48:20 +0000 | [diff] [blame] | 989 | if (Subtarget->hasSSE1()) |
990 | getMaxByValAlign(Ty, Align); | ||||
Evan Cheng | 5a67b81 | 2008-01-23 23:17:41 +0000 | [diff] [blame] | 991 | return Align; |
992 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 993 | |
Evan Cheng | 8c59037 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 994 | /// getOptimalMemOpType - Returns the target specific optimal type for load |
Evan Cheng | 2f1033e | 2008-05-15 22:13:02 +0000 | [diff] [blame] | 995 | /// and store operations as a result of memset, memcpy, and memmove |
996 | /// lowering. It returns MVT::iAny if SelectionDAG should be responsible for | ||||
Evan Cheng | 8c59037 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 997 | /// determining it. |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 998 | MVT |
Evan Cheng | 8c59037 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 999 | X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align, |
Devang Patel | c386c84 | 2009-06-05 21:57:13 +0000 | [diff] [blame] | 1000 | bool isSrcConst, bool isSrcStr, |
1001 | SelectionDAG &DAG) const { | ||||
Chris Lattner | f0bf106 | 2008-10-28 05:49:35 +0000 | [diff] [blame] | 1002 | // FIXME: This turns off use of xmm stores for memset/memcpy on targets like |
1003 | // linux. This is because the stack realignment code can't handle certain | ||||
1004 | // cases like PR2962. This should be removed when PR2962 is fixed. | ||||
Devang Patel | c386c84 | 2009-06-05 21:57:13 +0000 | [diff] [blame] | 1005 | const Function *F = DAG.getMachineFunction().getFunction(); |
1006 | bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat); | ||||
1007 | if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) { | ||||
Chris Lattner | f0bf106 | 2008-10-28 05:49:35 +0000 | [diff] [blame] | 1008 | if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16) |
1009 | return MVT::v4i32; | ||||
1010 | if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16) | ||||
1011 | return MVT::v4f32; | ||||
1012 | } | ||||
Evan Cheng | 8c59037 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 1013 | if (Subtarget->is64Bit() && Size >= 8) |
1014 | return MVT::i64; | ||||
1015 | return MVT::i32; | ||||
1016 | } | ||||
1017 | |||||
Evan Cheng | 6fb0676 | 2007-11-09 01:32:10 +0000 | [diff] [blame] | 1018 | /// getPICJumpTableRelocaBase - Returns relocation base for the given PIC |
1019 | /// jumptable. | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1020 | SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table, |
Evan Cheng | 6fb0676 | 2007-11-09 01:32:10 +0000 | [diff] [blame] | 1021 | SelectionDAG &DAG) const { |
1022 | if (usesGlobalOffsetTable()) | ||||
Dale Johannesen | 24dd9a5 | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 1023 | return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy()); |
Chris Lattner | aa7c6d2 | 2009-07-09 03:15:51 +0000 | [diff] [blame] | 1024 | if (!Subtarget->is64Bit()) |
Dale Johannesen | 24dd9a5 | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 1025 | // This doesn't have DebugLoc associated with it, but is not really the |
1026 | // same as a Register. | ||||
1027 | return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(), | ||||
1028 | getPointerTy()); | ||||
Evan Cheng | 6fb0676 | 2007-11-09 01:32:10 +0000 | [diff] [blame] | 1029 | return Table; |
1030 | } | ||||
1031 | |||||
Bill Wendling | 045f263 | 2009-07-01 18:50:55 +0000 | [diff] [blame] | 1032 | /// getFunctionAlignment - Return the Log2 alignment of this function. |
Bill Wendling | 25a8ae3 | 2009-06-30 22:38:32 +0000 | [diff] [blame] | 1033 | unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const { |
1034 | return F->hasFnAttr(Attribute::OptimizeForSize) ? 1 : 4; | ||||
1035 | } | ||||
1036 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1037 | //===----------------------------------------------------------------------===// |
1038 | // Return Value Calling Convention Implementation | ||||
1039 | //===----------------------------------------------------------------------===// | ||||
1040 | |||||
1041 | #include "X86GenCallingConv.inc" | ||||
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1042 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1043 | /// LowerRET - Lower an ISD::RET node. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1044 | SDValue X86TargetLowering::LowerRET(SDValue Op, SelectionDAG &DAG) { |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 1045 | DebugLoc dl = Op.getDebugLoc(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1046 | assert((Op.getNumOperands() & 1) == 1 && "ISD::RET should have odd # args"); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1047 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1048 | SmallVector<CCValAssign, 16> RVLocs; |
1049 | unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv(); | ||||
1050 | bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg(); | ||||
1051 | CCState CCInfo(CC, isVarArg, getTargetMachine(), RVLocs); | ||||
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1052 | CCInfo.AnalyzeReturn(Op.getNode(), RetCC_X86); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1053 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1054 | // If this is the first return lowered for this function, add the regs to the |
1055 | // liveout set for the function. | ||||
Chris Lattner | 1b98919 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 1056 | if (DAG.getMachineFunction().getRegInfo().liveout_empty()) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1057 | for (unsigned i = 0; i != RVLocs.size(); ++i) |
1058 | if (RVLocs[i].isRegLoc()) | ||||
Chris Lattner | 1b98919 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 1059 | DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg()); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1060 | } |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1061 | SDValue Chain = Op.getOperand(0); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1062 | |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1063 | // Handle tail call return. |
Arnold Schwaighofer | a003272 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1064 | Chain = GetPossiblePreceedingTailCall(Chain, X86ISD::TAILCALL); |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1065 | if (Chain.getOpcode() == X86ISD::TAILCALL) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1066 | SDValue TailCall = Chain; |
1067 | SDValue TargetAddress = TailCall.getOperand(1); | ||||
1068 | SDValue StackAdjustment = TailCall.getOperand(2); | ||||
Chris Lattner | f8decf5 | 2008-01-16 05:52:18 +0000 | [diff] [blame] | 1069 | assert(((TargetAddress.getOpcode() == ISD::Register && |
Arnold Schwaighofer | 4da27f6 | 2008-09-22 14:50:07 +0000 | [diff] [blame] | 1070 | (cast<RegisterSDNode>(TargetAddress)->getReg() == X86::EAX || |
Arnold Schwaighofer | a8726f0 | 2009-06-12 16:26:57 +0000 | [diff] [blame] | 1071 | cast<RegisterSDNode>(TargetAddress)->getReg() == X86::R11)) || |
Bill Wendling | fef0605 | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 1072 | TargetAddress.getOpcode() == ISD::TargetExternalSymbol || |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1073 | TargetAddress.getOpcode() == ISD::TargetGlobalAddress) && |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1074 | "Expecting an global address, external symbol, or register"); |
Chris Lattner | f8decf5 | 2008-01-16 05:52:18 +0000 | [diff] [blame] | 1075 | assert(StackAdjustment.getOpcode() == ISD::Constant && |
1076 | "Expecting a const value"); | ||||
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1077 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1078 | SmallVector<SDValue,8> Operands; |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1079 | Operands.push_back(Chain.getOperand(0)); |
1080 | Operands.push_back(TargetAddress); | ||||
1081 | Operands.push_back(StackAdjustment); | ||||
1082 | // Copy registers used by the call. Last operand is a flag so it is not | ||||
1083 | // copied. | ||||
Arnold Schwaighofer | 10202b3 | 2007-10-16 09:05:00 +0000 | [diff] [blame] | 1084 | for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) { |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1085 | Operands.push_back(Chain.getOperand(i)); |
1086 | } | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1087 | return DAG.getNode(X86ISD::TC_RETURN, dl, MVT::Other, &Operands[0], |
Arnold Schwaighofer | 10202b3 | 2007-10-16 09:05:00 +0000 | [diff] [blame] | 1088 | Operands.size()); |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1089 | } |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1090 | |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1091 | // Regular return. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1092 | SDValue Flag; |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1093 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1094 | SmallVector<SDValue, 6> RetOps; |
Chris Lattner | b56cc34 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 1095 | RetOps.push_back(Chain); // Operand #0 = Chain (updated below) |
1096 | // Operand #1 = Bytes To Pop | ||||
1097 | RetOps.push_back(DAG.getConstant(getBytesToPopOnReturn(), MVT::i16)); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1098 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1099 | // Copy the result values into the output registers. |
Chris Lattner | e22e1fb | 2008-03-10 21:08:41 +0000 | [diff] [blame] | 1100 | for (unsigned i = 0; i != RVLocs.size(); ++i) { |
1101 | CCValAssign &VA = RVLocs[i]; | ||||
1102 | assert(VA.isRegLoc() && "Can only return in registers!"); | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1103 | SDValue ValToCopy = Op.getOperand(i*2+1); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1104 | |
Chris Lattner | b56cc34 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 1105 | // Returns in ST0/ST1 are handled specially: these are pushed as operands to |
1106 | // the RET instruction and handled by the FP Stackifier. | ||||
Dan Gohman | 6c4be72 | 2009-02-04 17:28:58 +0000 | [diff] [blame] | 1107 | if (VA.getLocReg() == X86::ST0 || |
1108 | VA.getLocReg() == X86::ST1) { | ||||
Chris Lattner | b56cc34 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 1109 | // If this is a copy from an xmm register to ST(0), use an FPExtend to |
1110 | // change the value to the FP stack register class. | ||||
Dan Gohman | 6c4be72 | 2009-02-04 17:28:58 +0000 | [diff] [blame] | 1111 | if (isScalarFPTypeInSSEReg(VA.getValVT())) |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1112 | ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy); |
Chris Lattner | b56cc34 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 1113 | RetOps.push_back(ValToCopy); |
1114 | // Don't emit a copytoreg. | ||||
1115 | continue; | ||||
1116 | } | ||||
Dale Johannesen | a585daf | 2008-06-24 22:01:44 +0000 | [diff] [blame] | 1117 | |
Evan Cheng | ef35628 | 2009-02-23 09:03:22 +0000 | [diff] [blame] | 1118 | // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64 |
1119 | // which is returned in RAX / RDX. | ||||
Evan Cheng | e8db6e0 | 2009-02-22 08:05:12 +0000 | [diff] [blame] | 1120 | if (Subtarget->is64Bit()) { |
1121 | MVT ValVT = ValToCopy.getValueType(); | ||||
Evan Cheng | ef35628 | 2009-02-23 09:03:22 +0000 | [diff] [blame] | 1122 | if (ValVT.isVector() && ValVT.getSizeInBits() == 64) { |
Evan Cheng | e8db6e0 | 2009-02-22 08:05:12 +0000 | [diff] [blame] | 1123 | ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy); |
Evan Cheng | ef35628 | 2009-02-23 09:03:22 +0000 | [diff] [blame] | 1124 | if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) |
1125 | ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy); | ||||
1126 | } | ||||
Evan Cheng | e8db6e0 | 2009-02-22 08:05:12 +0000 | [diff] [blame] | 1127 | } |
1128 | |||||
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1129 | Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1130 | Flag = Chain.getValue(1); |
1131 | } | ||||
Dan Gohman | b47dabd | 2008-04-21 23:59:07 +0000 | [diff] [blame] | 1132 | |
1133 | // The x86-64 ABI for returning structs by value requires that we copy | ||||
1134 | // the sret argument into %rax for the return. We saved the argument into | ||||
1135 | // a virtual register in the entry block, so now we copy the value out | ||||
1136 | // and into %rax. | ||||
1137 | if (Subtarget->is64Bit() && | ||||
1138 | DAG.getMachineFunction().getFunction()->hasStructRetAttr()) { | ||||
1139 | MachineFunction &MF = DAG.getMachineFunction(); | ||||
1140 | X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>(); | ||||
1141 | unsigned Reg = FuncInfo->getSRetReturnReg(); | ||||
1142 | if (!Reg) { | ||||
1143 | Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64)); | ||||
1144 | FuncInfo->setSRetReturnReg(Reg); | ||||
1145 | } | ||||
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1146 | SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy()); |
Dan Gohman | b47dabd | 2008-04-21 23:59:07 +0000 | [diff] [blame] | 1147 | |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1148 | Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag); |
Dan Gohman | b47dabd | 2008-04-21 23:59:07 +0000 | [diff] [blame] | 1149 | Flag = Chain.getValue(1); |
1150 | } | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1151 | |
Chris Lattner | b56cc34 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 1152 | RetOps[0] = Chain; // Update chain. |
1153 | |||||
1154 | // Add the flag if we have it. | ||||
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1155 | if (Flag.getNode()) |
Chris Lattner | b56cc34 | 2008-03-11 03:23:40 +0000 | [diff] [blame] | 1156 | RetOps.push_back(Flag); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1157 | |
1158 | return DAG.getNode(X86ISD::RET_FLAG, dl, | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1159 | MVT::Other, &RetOps[0], RetOps.size()); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1160 | } |
1161 | |||||
1162 | |||||
1163 | /// LowerCallResult - Lower the result values of an ISD::CALL into the | ||||
1164 | /// appropriate copies out of appropriate physical registers. This assumes that | ||||
1165 | /// Chain/InFlag are the input chain/flag to use, and that TheCall is the call | ||||
1166 | /// being lowered. The returns a SDNode with the same number of values as the | ||||
1167 | /// ISD::CALL. | ||||
1168 | SDNode *X86TargetLowering:: | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1169 | LowerCallResult(SDValue Chain, SDValue InFlag, CallSDNode *TheCall, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1170 | unsigned CallingConv, SelectionDAG &DAG) { |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1171 | |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1172 | DebugLoc dl = TheCall->getDebugLoc(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1173 | // Assign locations to each value returned by this call. |
1174 | SmallVector<CCValAssign, 16> RVLocs; | ||||
Dan Gohman | 705e3f7 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1175 | bool isVarArg = TheCall->isVarArg(); |
Edwin Török | af8e133 | 2009-02-01 18:15:56 +0000 | [diff] [blame] | 1176 | bool Is64Bit = Subtarget->is64Bit(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1177 | CCState CCInfo(CallingConv, isVarArg, getTargetMachine(), RVLocs); |
1178 | CCInfo.AnalyzeCallResult(TheCall, RetCC_X86); | ||||
1179 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1180 | SmallVector<SDValue, 8> ResultVals; |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1181 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1182 | // Copy all of the result registers out of their specified physreg. |
Chris Lattner | e22e1fb | 2008-03-10 21:08:41 +0000 | [diff] [blame] | 1183 | for (unsigned i = 0; i != RVLocs.size(); ++i) { |
Dan Gohman | 6c4be72 | 2009-02-04 17:28:58 +0000 | [diff] [blame] | 1184 | CCValAssign &VA = RVLocs[i]; |
1185 | MVT CopyVT = VA.getValVT(); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1186 | |
Edwin Török | af8e133 | 2009-02-01 18:15:56 +0000 | [diff] [blame] | 1187 | // If this is x86-64, and we disabled SSE, we can't return FP values |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1188 | if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) && |
Edwin Török | af8e133 | 2009-02-01 18:15:56 +0000 | [diff] [blame] | 1189 | ((Is64Bit || TheCall->isInreg()) && !Subtarget->hasSSE1())) { |
Edwin Török | 2b33134 | 2009-07-08 19:04:27 +0000 | [diff] [blame] | 1190 | llvm_report_error("SSE register return with SSE disabled"); |
Edwin Török | af8e133 | 2009-02-01 18:15:56 +0000 | [diff] [blame] | 1191 | } |
1192 | |||||
Chris Lattner | e22e1fb | 2008-03-10 21:08:41 +0000 | [diff] [blame] | 1193 | // If this is a call to a function that returns an fp value on the floating |
1194 | // point stack, but where we prefer to use the value in xmm registers, copy | ||||
1195 | // it out as F80 and use a truncate to move it from fp stack reg to xmm reg. | ||||
Dan Gohman | 6c4be72 | 2009-02-04 17:28:58 +0000 | [diff] [blame] | 1196 | if ((VA.getLocReg() == X86::ST0 || |
1197 | VA.getLocReg() == X86::ST1) && | ||||
1198 | isScalarFPTypeInSSEReg(VA.getValVT())) { | ||||
Chris Lattner | e22e1fb | 2008-03-10 21:08:41 +0000 | [diff] [blame] | 1199 | CopyVT = MVT::f80; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1200 | } |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1201 | |
Evan Cheng | 9cc600e | 2009-02-20 20:43:02 +0000 | [diff] [blame] | 1202 | SDValue Val; |
1203 | if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) { | ||||
Evan Cheng | ef35628 | 2009-02-23 09:03:22 +0000 | [diff] [blame] | 1204 | // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64. |
1205 | if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) { | ||||
1206 | Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), | ||||
1207 | MVT::v2i64, InFlag).getValue(1); | ||||
1208 | Val = Chain.getValue(0); | ||||
1209 | Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64, | ||||
1210 | Val, DAG.getConstant(0, MVT::i64)); | ||||
1211 | } else { | ||||
1212 | Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), | ||||
1213 | MVT::i64, InFlag).getValue(1); | ||||
1214 | Val = Chain.getValue(0); | ||||
1215 | } | ||||
Evan Cheng | 9cc600e | 2009-02-20 20:43:02 +0000 | [diff] [blame] | 1216 | Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val); |
1217 | } else { | ||||
1218 | Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), | ||||
1219 | CopyVT, InFlag).getValue(1); | ||||
1220 | Val = Chain.getValue(0); | ||||
1221 | } | ||||
Chris Lattner | e22e1fb | 2008-03-10 21:08:41 +0000 | [diff] [blame] | 1222 | InFlag = Chain.getValue(2); |
Chris Lattner | 4075873 | 2007-12-29 06:41:28 +0000 | [diff] [blame] | 1223 | |
Dan Gohman | 6c4be72 | 2009-02-04 17:28:58 +0000 | [diff] [blame] | 1224 | if (CopyVT != VA.getValVT()) { |
Chris Lattner | e22e1fb | 2008-03-10 21:08:41 +0000 | [diff] [blame] | 1225 | // Round the F80 the right size, which also moves to the appropriate xmm |
1226 | // register. | ||||
Dan Gohman | 6c4be72 | 2009-02-04 17:28:58 +0000 | [diff] [blame] | 1227 | Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val, |
Chris Lattner | e22e1fb | 2008-03-10 21:08:41 +0000 | [diff] [blame] | 1228 | // This truncation won't change the value. |
1229 | DAG.getIntPtrConstant(1)); | ||||
1230 | } | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1231 | |
Chris Lattner | e22e1fb | 2008-03-10 21:08:41 +0000 | [diff] [blame] | 1232 | ResultVals.push_back(Val); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1233 | } |
Duncan Sands | 698842f | 2008-07-02 17:40:58 +0000 | [diff] [blame] | 1234 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1235 | // Merge everything together with a MERGE_VALUES node. |
1236 | ResultVals.push_back(Chain); | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1237 | return DAG.getNode(ISD::MERGE_VALUES, dl, TheCall->getVTList(), |
1238 | &ResultVals[0], ResultVals.size()).getNode(); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1239 | } |
1240 | |||||
1241 | |||||
1242 | //===----------------------------------------------------------------------===// | ||||
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1243 | // C & StdCall & Fast Calling Convention implementation |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1244 | //===----------------------------------------------------------------------===// |
1245 | // StdCall calling convention seems to be standard for many Windows' API | ||||
1246 | // routines and around. It differs from C calling convention just a little: | ||||
1247 | // callee should clean up the stack, not caller. Symbols should be also | ||||
1248 | // decorated in some fancy way :) It doesn't support any vector arguments. | ||||
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1249 | // For info on fast calling convention see Fast Calling Convention (tail call) |
1250 | // implementation LowerX86_32FastCCCallTo. | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1251 | |
Arnold Schwaighofer | 56653e3 | 2008-02-26 17:50:59 +0000 | [diff] [blame] | 1252 | /// CallIsStructReturn - Determines whether a CALL node uses struct return |
1253 | /// semantics. | ||||
Dan Gohman | 705e3f7 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1254 | static bool CallIsStructReturn(CallSDNode *TheCall) { |
1255 | unsigned NumOps = TheCall->getNumArgs(); | ||||
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1256 | if (!NumOps) |
1257 | return false; | ||||
Duncan Sands | c93fae3 | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 1258 | |
Dan Gohman | 705e3f7 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1259 | return TheCall->getArgFlags(0).isSRet(); |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1260 | } |
1261 | |||||
Arnold Schwaighofer | 56653e3 | 2008-02-26 17:50:59 +0000 | [diff] [blame] | 1262 | /// ArgsAreStructReturn - Determines whether a FORMAL_ARGUMENTS node uses struct |
1263 | /// return semantics. | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1264 | static bool ArgsAreStructReturn(SDValue Op) { |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1265 | unsigned NumArgs = Op.getNode()->getNumValues() - 1; |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1266 | if (!NumArgs) |
1267 | return false; | ||||
Duncan Sands | c93fae3 | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 1268 | |
1269 | return cast<ARG_FLAGSSDNode>(Op.getOperand(3))->getArgFlags().isSRet(); | ||||
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1270 | } |
1271 | |||||
Arnold Schwaighofer | a38df10 | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1272 | /// IsCalleePop - Determines whether a CALL or FORMAL_ARGUMENTS node requires |
1273 | /// the callee to pop its own arguments. Callee pop is necessary to support tail | ||||
Arnold Schwaighofer | 56653e3 | 2008-02-26 17:50:59 +0000 | [diff] [blame] | 1274 | /// calls. |
Dan Gohman | 705e3f7 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1275 | bool X86TargetLowering::IsCalleePop(bool IsVarArg, unsigned CallingConv) { |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1276 | if (IsVarArg) |
1277 | return false; | ||||
1278 | |||||
Dan Gohman | 705e3f7 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1279 | switch (CallingConv) { |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1280 | default: |
1281 | return false; | ||||
1282 | case CallingConv::X86_StdCall: | ||||
1283 | return !Subtarget->is64Bit(); | ||||
1284 | case CallingConv::X86_FastCall: | ||||
1285 | return !Subtarget->is64Bit(); | ||||
1286 | case CallingConv::Fast: | ||||
1287 | return PerformTailCallOpt; | ||||
1288 | } | ||||
1289 | } | ||||
1290 | |||||
Dan Gohman | 705e3f7 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1291 | /// CCAssignFnForNode - Selects the correct CCAssignFn for a the |
1292 | /// given CallingConvention value. | ||||
1293 | CCAssignFn *X86TargetLowering::CCAssignFnForNode(unsigned CC) const { | ||||
Anton Korobeynikov | 8c90d2a | 2008-02-20 11:22:39 +0000 | [diff] [blame] | 1294 | if (Subtarget->is64Bit()) { |
Anton Korobeynikov | 06d49b0 | 2008-03-22 20:57:27 +0000 | [diff] [blame] | 1295 | if (Subtarget->isTargetWin64()) |
Anton Korobeynikov | 99bd188 | 2008-03-22 20:37:30 +0000 | [diff] [blame] | 1296 | return CC_X86_Win64_C; |
Evan Cheng | ded8f90 | 2008-09-07 09:07:23 +0000 | [diff] [blame] | 1297 | else |
1298 | return CC_X86_64_C; | ||||
Anton Korobeynikov | 8c90d2a | 2008-02-20 11:22:39 +0000 | [diff] [blame] | 1299 | } |
1300 | |||||
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1301 | if (CC == CallingConv::X86_FastCall) |
1302 | return CC_X86_32_FastCall; | ||||
Evan Cheng | a9d15b9 | 2008-09-10 18:25:29 +0000 | [diff] [blame] | 1303 | else if (CC == CallingConv::Fast) |
1304 | return CC_X86_32_FastCC; | ||||
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1305 | else |
1306 | return CC_X86_32_C; | ||||
1307 | } | ||||
1308 | |||||
Arnold Schwaighofer | 56653e3 | 2008-02-26 17:50:59 +0000 | [diff] [blame] | 1309 | /// NameDecorationForFORMAL_ARGUMENTS - Selects the appropriate decoration to |
1310 | /// apply to a MachineFunction containing a given FORMAL_ARGUMENTS node. | ||||
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1311 | NameDecorationStyle |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1312 | X86TargetLowering::NameDecorationForFORMAL_ARGUMENTS(SDValue Op) { |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 1313 | unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue(); |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1314 | if (CC == CallingConv::X86_FastCall) |
1315 | return FastCall; | ||||
1316 | else if (CC == CallingConv::X86_StdCall) | ||||
1317 | return StdCall; | ||||
1318 | return None; | ||||
1319 | } | ||||
1320 | |||||
Arnold Schwaighofer | 449b01a | 2008-01-11 16:49:42 +0000 | [diff] [blame] | 1321 | |
Arnold Schwaighofer | 56653e3 | 2008-02-26 17:50:59 +0000 | [diff] [blame] | 1322 | /// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified |
1323 | /// by "Src" to address "Dst" with size and alignment information specified by | ||||
Arnold Schwaighofer | a38df10 | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1324 | /// the specific parameter attribute. The copy will be passed as a byval |
1325 | /// function parameter. | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1326 | static SDValue |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1327 | CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain, |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1328 | ISD::ArgFlagsTy Flags, SelectionDAG &DAG, |
1329 | DebugLoc dl) { | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1330 | SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32); |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1331 | return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(), |
Arnold Schwaighofer | a003272 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1332 | /*AlwaysInline=*/true, NULL, 0, NULL, 0); |
Arnold Schwaighofer | 449b01a | 2008-01-11 16:49:42 +0000 | [diff] [blame] | 1333 | } |
1334 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1335 | SDValue X86TargetLowering::LowerMemArgument(SDValue Op, SelectionDAG &DAG, |
Rafael Espindola | 03cbeb7 | 2007-09-14 15:48:13 +0000 | [diff] [blame] | 1336 | const CCValAssign &VA, |
1337 | MachineFrameInfo *MFI, | ||||
Arnold Schwaighofer | e2db0f4 | 2008-02-26 09:19:59 +0000 | [diff] [blame] | 1338 | unsigned CC, |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1339 | SDValue Root, unsigned i) { |
Rafael Espindola | 03cbeb7 | 2007-09-14 15:48:13 +0000 | [diff] [blame] | 1340 | // Create the nodes corresponding to a load from this parameter slot. |
Duncan Sands | c93fae3 | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 1341 | ISD::ArgFlagsTy Flags = |
1342 | cast<ARG_FLAGSSDNode>(Op.getOperand(3 + i))->getArgFlags(); | ||||
Arnold Schwaighofer | e2db0f4 | 2008-02-26 09:19:59 +0000 | [diff] [blame] | 1343 | bool AlwaysUseMutable = (CC==CallingConv::Fast) && PerformTailCallOpt; |
Duncan Sands | c93fae3 | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 1344 | bool isImmutable = !AlwaysUseMutable && !Flags.isByVal(); |
Evan Cheng | 3e42a52 | 2008-01-10 02:24:25 +0000 | [diff] [blame] | 1345 | |
Arnold Schwaighofer | e2db0f4 | 2008-02-26 09:19:59 +0000 | [diff] [blame] | 1346 | // FIXME: For now, all byval parameter objects are marked mutable. This can be |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1347 | // changed with more analysis. |
Arnold Schwaighofer | e2db0f4 | 2008-02-26 09:19:59 +0000 | [diff] [blame] | 1348 | // In case of tail call optimization mark all arguments mutable. Since they |
1349 | // could be overwritten by lowering of arguments in case of a tail call. | ||||
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1350 | int FI = MFI->CreateFixedObject(VA.getValVT().getSizeInBits()/8, |
Arnold Schwaighofer | e2db0f4 | 2008-02-26 09:19:59 +0000 | [diff] [blame] | 1351 | VA.getLocMemOffset(), isImmutable); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1352 | SDValue FIN = DAG.getFrameIndex(FI, getPointerTy()); |
Duncan Sands | c93fae3 | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 1353 | if (Flags.isByVal()) |
Rafael Espindola | 03cbeb7 | 2007-09-14 15:48:13 +0000 | [diff] [blame] | 1354 | return FIN; |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 1355 | return DAG.getLoad(VA.getValVT(), Op.getDebugLoc(), Root, FIN, |
Dan Gohman | 1fc34bc | 2008-07-11 22:44:52 +0000 | [diff] [blame] | 1356 | PseudoSourceValue::getFixedStack(FI), 0); |
Rafael Espindola | 03cbeb7 | 2007-09-14 15:48:13 +0000 | [diff] [blame] | 1357 | } |
1358 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1359 | SDValue |
1360 | X86TargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op, SelectionDAG &DAG) { | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1361 | MachineFunction &MF = DAG.getMachineFunction(); |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1362 | X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>(); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 1363 | DebugLoc dl = Op.getDebugLoc(); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1364 | |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1365 | const Function* Fn = MF.getFunction(); |
1366 | if (Fn->hasExternalLinkage() && | ||||
1367 | Subtarget->isTargetCygMing() && | ||||
1368 | Fn->getName() == "main") | ||||
1369 | FuncInfo->setForceFramePointer(true); | ||||
1370 | |||||
1371 | // Decorate the function name. | ||||
1372 | FuncInfo->setDecorationStyle(NameDecorationForFORMAL_ARGUMENTS(Op)); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1373 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1374 | MachineFrameInfo *MFI = MF.getFrameInfo(); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1375 | SDValue Root = Op.getOperand(0); |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 1376 | bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0; |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1377 | unsigned CC = MF.getFunction()->getCallingConv(); |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1378 | bool Is64Bit = Subtarget->is64Bit(); |
Anton Korobeynikov | 1ded0db | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1379 | bool IsWin64 = Subtarget->isTargetWin64(); |
Gordon Henriksen | 6bbcc67 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1380 | |
1381 | assert(!(isVarArg && CC == CallingConv::Fast) && | ||||
1382 | "Var args not supported with calling convention fastcc"); | ||||
1383 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1384 | // Assign locations to all of the incoming arguments. |
1385 | SmallVector<CCValAssign, 16> ArgLocs; | ||||
Gordon Henriksen | 6bbcc67 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1386 | CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs); |
Dan Gohman | 705e3f7 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1387 | CCInfo.AnalyzeFormalArguments(Op.getNode(), CCAssignFnForNode(CC)); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1388 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1389 | SmallVector<SDValue, 8> ArgValues; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1390 | unsigned LastVal = ~0U; |
1391 | for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) { | ||||
1392 | CCValAssign &VA = ArgLocs[i]; | ||||
1393 | // TODO: If an arg is passed in two places (e.g. reg and stack), skip later | ||||
1394 | // places. | ||||
1395 | assert(VA.getValNo() != LastVal && | ||||
1396 | "Don't support value assigned to multiple locs yet"); | ||||
1397 | LastVal = VA.getValNo(); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1398 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1399 | if (VA.isRegLoc()) { |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1400 | MVT RegVT = VA.getLocVT(); |
Devang Patel | f3707e8 | 2009-01-05 17:31:22 +0000 | [diff] [blame] | 1401 | TargetRegisterClass *RC = NULL; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1402 | if (RegVT == MVT::i32) |
1403 | RC = X86::GR32RegisterClass; | ||||
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1404 | else if (Is64Bit && RegVT == MVT::i64) |
1405 | RC = X86::GR64RegisterClass; | ||||
Dale Johannesen | 51552f6 | 2008-02-05 20:46:33 +0000 | [diff] [blame] | 1406 | else if (RegVT == MVT::f32) |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1407 | RC = X86::FR32RegisterClass; |
Dale Johannesen | 51552f6 | 2008-02-05 20:46:33 +0000 | [diff] [blame] | 1408 | else if (RegVT == MVT::f64) |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1409 | RC = X86::FR64RegisterClass; |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1410 | else if (RegVT.isVector() && RegVT.getSizeInBits() == 128) |
Evan Cheng | f5af6fe | 2008-04-25 07:56:45 +0000 | [diff] [blame] | 1411 | RC = X86::VR128RegisterClass; |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1412 | else if (RegVT.isVector()) { |
1413 | assert(RegVT.getSizeInBits() == 64); | ||||
Evan Cheng | f5af6fe | 2008-04-25 07:56:45 +0000 | [diff] [blame] | 1414 | if (!Is64Bit) |
1415 | RC = X86::VR64RegisterClass; // MMX values are passed in MMXs. | ||||
1416 | else { | ||||
1417 | // Darwin calling convention passes MMX values in either GPRs or | ||||
1418 | // XMMs in x86-64. Other targets pass them in memory. | ||||
1419 | if (RegVT != MVT::v1i64 && Subtarget->hasSSE2()) { | ||||
1420 | RC = X86::VR128RegisterClass; // MMX values are passed in XMMs. | ||||
1421 | RegVT = MVT::v2i64; | ||||
1422 | } else { | ||||
1423 | RC = X86::GR64RegisterClass; // v1i64 values are passed in GPRs. | ||||
1424 | RegVT = MVT::i64; | ||||
1425 | } | ||||
1426 | } | ||||
1427 | } else { | ||||
1428 | assert(0 && "Unknown argument type!"); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1429 | } |
Gordon Henriksen | 6bbcc67 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1430 | |
Bob Wilson | b6737aa | 2009-04-20 18:36:57 +0000 | [diff] [blame] | 1431 | unsigned Reg = DAG.getMachineFunction().addLiveIn(VA.getLocReg(), RC); |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1432 | SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, RegVT); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1433 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1434 | // If this is an 8 or 16-bit value, it is really passed promoted to 32 |
1435 | // bits. Insert an assert[sz]ext to capture this, then truncate to the | ||||
1436 | // right size. | ||||
1437 | if (VA.getLocInfo() == CCValAssign::SExt) | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1438 | ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1439 | DAG.getValueType(VA.getValVT())); |
1440 | else if (VA.getLocInfo() == CCValAssign::ZExt) | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1441 | ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1442 | DAG.getValueType(VA.getValVT())); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1443 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1444 | if (VA.getLocInfo() != CCValAssign::Full) |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1445 | ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1446 | |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1447 | // Handle MMX values passed in GPRs. |
Evan Cheng | ad6980b | 2008-04-25 20:13:28 +0000 | [diff] [blame] | 1448 | if (Is64Bit && RegVT != VA.getLocVT()) { |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1449 | if (RegVT.getSizeInBits() == 64 && RC == X86::GR64RegisterClass) |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1450 | ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), ArgValue); |
Evan Cheng | ad6980b | 2008-04-25 20:13:28 +0000 | [diff] [blame] | 1451 | else if (RC == X86::VR128RegisterClass) { |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1452 | ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64, |
1453 | ArgValue, DAG.getConstant(0, MVT::i64)); | ||||
1454 | ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), ArgValue); | ||||
Evan Cheng | ad6980b | 2008-04-25 20:13:28 +0000 | [diff] [blame] | 1455 | } |
1456 | } | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1457 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1458 | ArgValues.push_back(ArgValue); |
1459 | } else { | ||||
1460 | assert(VA.isMemLoc()); | ||||
Arnold Schwaighofer | e2db0f4 | 2008-02-26 09:19:59 +0000 | [diff] [blame] | 1461 | ArgValues.push_back(LowerMemArgument(Op, DAG, VA, MFI, CC, Root, i)); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1462 | } |
1463 | } | ||||
Gordon Henriksen | 6bbcc67 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1464 | |
Dan Gohman | b47dabd | 2008-04-21 23:59:07 +0000 | [diff] [blame] | 1465 | // The x86-64 ABI for returning structs by value requires that we copy |
1466 | // the sret argument into %rax for the return. Save the argument into | ||||
1467 | // a virtual register so that we can access it from the return points. | ||||
1468 | if (Is64Bit && DAG.getMachineFunction().getFunction()->hasStructRetAttr()) { | ||||
1469 | MachineFunction &MF = DAG.getMachineFunction(); | ||||
1470 | X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>(); | ||||
1471 | unsigned Reg = FuncInfo->getSRetReturnReg(); | ||||
1472 | if (!Reg) { | ||||
1473 | Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64)); | ||||
1474 | FuncInfo->setSRetReturnReg(Reg); | ||||
1475 | } | ||||
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1476 | SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, ArgValues[0]); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1477 | Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Root); |
Dan Gohman | b47dabd | 2008-04-21 23:59:07 +0000 | [diff] [blame] | 1478 | } |
1479 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1480 | unsigned StackSize = CCInfo.getNextStackOffset(); |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1481 | // align stack specially for tail calls |
Evan Cheng | ded8f90 | 2008-09-07 09:07:23 +0000 | [diff] [blame] | 1482 | if (PerformTailCallOpt && CC == CallingConv::Fast) |
Gordon Henriksen | 6bbcc67 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1483 | StackSize = GetAlignedArgumentStackSize(StackSize, DAG); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1484 | |
1485 | // If the function takes variable number of arguments, make a frame index for | ||||
1486 | // the start of the first vararg value... for expansion of llvm.va_start. | ||||
Gordon Henriksen | 6bbcc67 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1487 | if (isVarArg) { |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1488 | if (Is64Bit || CC != CallingConv::X86_FastCall) { |
1489 | VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize); | ||||
1490 | } | ||||
1491 | if (Is64Bit) { | ||||
Anton Korobeynikov | 1ded0db | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1492 | unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0; |
1493 | |||||
1494 | // FIXME: We should really autogenerate these arrays | ||||
1495 | static const unsigned GPR64ArgRegsWin64[] = { | ||||
1496 | X86::RCX, X86::RDX, X86::R8, X86::R9 | ||||
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1497 | }; |
Anton Korobeynikov | 1ded0db | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1498 | static const unsigned XMMArgRegsWin64[] = { |
1499 | X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3 | ||||
1500 | }; | ||||
1501 | static const unsigned GPR64ArgRegs64Bit[] = { | ||||
1502 | X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9 | ||||
1503 | }; | ||||
1504 | static const unsigned XMMArgRegs64Bit[] = { | ||||
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1505 | X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3, |
1506 | X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7 | ||||
1507 | }; | ||||
Anton Korobeynikov | 1ded0db | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1508 | const unsigned *GPR64ArgRegs, *XMMArgRegs; |
1509 | |||||
1510 | if (IsWin64) { | ||||
1511 | TotalNumIntRegs = 4; TotalNumXMMRegs = 4; | ||||
1512 | GPR64ArgRegs = GPR64ArgRegsWin64; | ||||
1513 | XMMArgRegs = XMMArgRegsWin64; | ||||
1514 | } else { | ||||
1515 | TotalNumIntRegs = 6; TotalNumXMMRegs = 8; | ||||
1516 | GPR64ArgRegs = GPR64ArgRegs64Bit; | ||||
1517 | XMMArgRegs = XMMArgRegs64Bit; | ||||
1518 | } | ||||
1519 | unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs, | ||||
1520 | TotalNumIntRegs); | ||||
1521 | unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, | ||||
1522 | TotalNumXMMRegs); | ||||
1523 | |||||
Devang Patel | c386c84 | 2009-06-05 21:57:13 +0000 | [diff] [blame] | 1524 | bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat); |
Evan Cheng | 0b84fe1 | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 1525 | assert(!(NumXMMRegs && !Subtarget->hasSSE1()) && |
Edwin Török | af8e133 | 2009-02-01 18:15:56 +0000 | [diff] [blame] | 1526 | "SSE register cannot be used when SSE is disabled!"); |
Devang Patel | c386c84 | 2009-06-05 21:57:13 +0000 | [diff] [blame] | 1527 | assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) && |
Evan Cheng | 0b84fe1 | 2009-02-13 22:36:38 +0000 | [diff] [blame] | 1528 | "SSE register cannot be used when SSE is disabled!"); |
Devang Patel | c386c84 | 2009-06-05 21:57:13 +0000 | [diff] [blame] | 1529 | if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1()) |
Edwin Török | af8e133 | 2009-02-01 18:15:56 +0000 | [diff] [blame] | 1530 | // Kernel mode asks for SSE to be disabled, so don't push them |
1531 | // on the stack. | ||||
1532 | TotalNumXMMRegs = 0; | ||||
Bill Wendling | 042eda3 | 2009-03-11 22:30:01 +0000 | [diff] [blame] | 1533 | |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1534 | // For X86-64, if there are vararg parameters that are passed via |
1535 | // registers, then we must store them to their spots on the stack so they | ||||
1536 | // may be loaded by deferencing the result of va_next. | ||||
1537 | VarArgsGPOffset = NumIntRegs * 8; | ||||
Anton Korobeynikov | 1ded0db | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1538 | VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16; |
1539 | RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 + | ||||
1540 | TotalNumXMMRegs * 16, 16); | ||||
1541 | |||||
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1542 | // Store the integer parameter registers. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1543 | SmallVector<SDValue, 8> MemOps; |
1544 | SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy()); | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1545 | SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN, |
Chris Lattner | 5872a36 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 1546 | DAG.getIntPtrConstant(VarArgsGPOffset)); |
Anton Korobeynikov | 1ded0db | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1547 | for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) { |
Bob Wilson | b6737aa | 2009-04-20 18:36:57 +0000 | [diff] [blame] | 1548 | unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs], |
1549 | X86::GR64RegisterClass); | ||||
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1550 | SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::i64); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1551 | SDValue Store = |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1552 | DAG.getStore(Val.getValue(1), dl, Val, FIN, |
Dan Gohman | 1fc34bc | 2008-07-11 22:44:52 +0000 | [diff] [blame] | 1553 | PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0); |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1554 | MemOps.push_back(Store); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1555 | FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN, |
Chris Lattner | 5872a36 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 1556 | DAG.getIntPtrConstant(8)); |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1557 | } |
Anton Korobeynikov | 1ded0db | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1558 | |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1559 | // Now store the XMM (fp + vector) parameter registers. |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1560 | FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN, |
Chris Lattner | 5872a36 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 1561 | DAG.getIntPtrConstant(VarArgsFPOffset)); |
Anton Korobeynikov | 1ded0db | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1562 | for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) { |
Bob Wilson | b6737aa | 2009-04-20 18:36:57 +0000 | [diff] [blame] | 1563 | unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs], |
1564 | X86::VR128RegisterClass); | ||||
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1565 | SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::v4f32); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1566 | SDValue Store = |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1567 | DAG.getStore(Val.getValue(1), dl, Val, FIN, |
Dan Gohman | 1fc34bc | 2008-07-11 22:44:52 +0000 | [diff] [blame] | 1568 | PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0); |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1569 | MemOps.push_back(Store); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1570 | FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN, |
Chris Lattner | 5872a36 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 1571 | DAG.getIntPtrConstant(16)); |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1572 | } |
1573 | if (!MemOps.empty()) | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1574 | Root = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1575 | &MemOps[0], MemOps.size()); |
1576 | } | ||||
Gordon Henriksen | 6bbcc67 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1577 | } |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1578 | |
Gordon Henriksen | 6bbcc67 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1579 | ArgValues.push_back(Root); |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1580 | |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1581 | // Some CCs need callee pop. |
Dan Gohman | 705e3f7 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1582 | if (IsCalleePop(isVarArg, CC)) { |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1583 | BytesToPopOnReturn = StackSize; // Callee pops everything. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1584 | BytesCallerReserves = 0; |
1585 | } else { | ||||
1586 | BytesToPopOnReturn = 0; // Callee pops nothing. | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1587 | // If this is an sret function, the return should pop the hidden pointer. |
Evan Cheng | a9d15b9 | 2008-09-10 18:25:29 +0000 | [diff] [blame] | 1588 | if (!Is64Bit && CC != CallingConv::Fast && ArgsAreStructReturn(Op)) |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1589 | BytesToPopOnReturn = 4; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1590 | BytesCallerReserves = StackSize; |
1591 | } | ||||
Gordon Henriksen | 6bbcc67 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1592 | |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1593 | if (!Is64Bit) { |
1594 | RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only. | ||||
1595 | if (CC == CallingConv::X86_FastCall) | ||||
1596 | VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs. | ||||
1597 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1598 | |
Anton Korobeynikov | e844e47 | 2007-08-15 17:12:32 +0000 | [diff] [blame] | 1599 | FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1600 | |
1601 | // Return the new list of results. | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1602 | return DAG.getNode(ISD::MERGE_VALUES, dl, Op.getNode()->getVTList(), |
Duncan Sands | 42d7bb8 | 2008-12-01 11:41:29 +0000 | [diff] [blame] | 1603 | &ArgValues[0], ArgValues.size()).getValue(Op.getResNo()); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1604 | } |
1605 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1606 | SDValue |
Dan Gohman | 705e3f7 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1607 | X86TargetLowering::LowerMemOpCallTo(CallSDNode *TheCall, SelectionDAG &DAG, |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1608 | const SDValue &StackPtr, |
Evan Cheng | bc077bf | 2008-01-10 00:09:10 +0000 | [diff] [blame] | 1609 | const CCValAssign &VA, |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1610 | SDValue Chain, |
Dan Gohman | 705e3f7 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1611 | SDValue Arg, ISD::ArgFlagsTy Flags) { |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1612 | DebugLoc dl = TheCall->getDebugLoc(); |
Dan Gohman | 1190f3a | 2008-02-07 16:28:05 +0000 | [diff] [blame] | 1613 | unsigned LocMemOffset = VA.getLocMemOffset(); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1614 | SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1615 | PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff); |
Duncan Sands | c93fae3 | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 1616 | if (Flags.isByVal()) { |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1617 | return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl); |
Evan Cheng | bc077bf | 2008-01-10 00:09:10 +0000 | [diff] [blame] | 1618 | } |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1619 | return DAG.getStore(Chain, dl, Arg, PtrOff, |
Dan Gohman | fb020b6 | 2008-02-07 18:41:25 +0000 | [diff] [blame] | 1620 | PseudoSourceValue::getStack(), LocMemOffset); |
Evan Cheng | bc077bf | 2008-01-10 00:09:10 +0000 | [diff] [blame] | 1621 | } |
1622 | |||||
Bill Wendling | 6ddc87b | 2009-01-16 19:25:27 +0000 | [diff] [blame] | 1623 | /// EmitTailCallLoadRetAddr - Emit a load of return address if tail call |
Arnold Schwaighofer | a38df10 | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1624 | /// optimization is performed and it is required. |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1625 | SDValue |
1626 | X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG, | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1627 | SDValue &OutRetAddr, |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1628 | SDValue Chain, |
1629 | bool IsTailCall, | ||||
1630 | bool Is64Bit, | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1631 | int FPDiff, |
1632 | DebugLoc dl) { | ||||
Arnold Schwaighofer | a38df10 | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1633 | if (!IsTailCall || FPDiff==0) return Chain; |
1634 | |||||
1635 | // Adjust the Return address stack slot. | ||||
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1636 | MVT VT = getPointerTy(); |
Arnold Schwaighofer | a38df10 | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1637 | OutRetAddr = getReturnAddressFrameIndex(DAG); |
Bill Wendling | 6ddc87b | 2009-01-16 19:25:27 +0000 | [diff] [blame] | 1638 | |
Arnold Schwaighofer | a38df10 | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1639 | // Load the "old" Return address. |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1640 | OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0); |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1641 | return SDValue(OutRetAddr.getNode(), 1); |
Arnold Schwaighofer | a38df10 | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1642 | } |
1643 | |||||
1644 | /// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call | ||||
1645 | /// optimization is performed and it is required (FPDiff!=0). | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1646 | static SDValue |
1647 | EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF, | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1648 | SDValue Chain, SDValue RetAddrFrIdx, |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1649 | bool Is64Bit, int FPDiff, DebugLoc dl) { |
Arnold Schwaighofer | a38df10 | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1650 | // Store the return address to the appropriate stack slot. |
1651 | if (!FPDiff) return Chain; | ||||
1652 | // Calculate the new stack slot for the return address. | ||||
1653 | int SlotSize = Is64Bit ? 8 : 4; | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1654 | int NewReturnAddrFI = |
Arnold Schwaighofer | a38df10 | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1655 | MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize); |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1656 | MVT VT = Is64Bit ? MVT::i64 : MVT::i32; |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1657 | SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1658 | Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx, |
Dan Gohman | 1fc34bc | 2008-07-11 22:44:52 +0000 | [diff] [blame] | 1659 | PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0); |
Arnold Schwaighofer | a38df10 | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1660 | return Chain; |
1661 | } | ||||
1662 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1663 | SDValue X86TargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG) { |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1664 | MachineFunction &MF = DAG.getMachineFunction(); |
Dan Gohman | 705e3f7 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1665 | CallSDNode *TheCall = cast<CallSDNode>(Op.getNode()); |
1666 | SDValue Chain = TheCall->getChain(); | ||||
1667 | unsigned CC = TheCall->getCallingConv(); | ||||
1668 | bool isVarArg = TheCall->isVarArg(); | ||||
1669 | bool IsTailCall = TheCall->isTailCall() && | ||||
1670 | CC == CallingConv::Fast && PerformTailCallOpt; | ||||
1671 | SDValue Callee = TheCall->getCallee(); | ||||
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1672 | bool Is64Bit = Subtarget->is64Bit(); |
Dan Gohman | 705e3f7 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1673 | bool IsStructRet = CallIsStructReturn(TheCall); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1674 | DebugLoc dl = TheCall->getDebugLoc(); |
Gordon Henriksen | 6bbcc67 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1675 | |
1676 | assert(!(isVarArg && CC == CallingConv::Fast) && | ||||
1677 | "Var args not supported with calling convention fastcc"); | ||||
1678 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1679 | // Analyze operands of the call, assigning locations to each operand. |
1680 | SmallVector<CCValAssign, 16> ArgLocs; | ||||
1681 | CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs); | ||||
Dan Gohman | 705e3f7 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1682 | CCInfo.AnalyzeCallOperands(TheCall, CCAssignFnForNode(CC)); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1683 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1684 | // Get a count of how many bytes are to be pushed on the stack. |
1685 | unsigned NumBytes = CCInfo.getNextStackOffset(); | ||||
Arnold Schwaighofer | e91fdbf | 2008-09-11 20:28:43 +0000 | [diff] [blame] | 1686 | if (PerformTailCallOpt && CC == CallingConv::Fast) |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1687 | NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1688 | |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1689 | int FPDiff = 0; |
1690 | if (IsTailCall) { | ||||
1691 | // Lower arguments at fp - stackoffset + fpdiff. | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1692 | unsigned NumBytesCallerPushed = |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1693 | MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn(); |
1694 | FPDiff = NumBytesCallerPushed - NumBytes; | ||||
1695 | |||||
1696 | // Set the delta of movement of the returnaddr stackslot. | ||||
1697 | // But only set if delta is greater than previous delta. | ||||
1698 | if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta())) | ||||
1699 | MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff); | ||||
1700 | } | ||||
1701 | |||||
Chris Lattner | fe5d402 | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 1702 | Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true)); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1703 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1704 | SDValue RetAddrFrIdx; |
Arnold Schwaighofer | a38df10 | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1705 | // Load return adress for tail calls. |
1706 | Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, IsTailCall, Is64Bit, | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1707 | FPDiff, dl); |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1708 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1709 | SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass; |
1710 | SmallVector<SDValue, 8> MemOpChains; | ||||
1711 | SDValue StackPtr; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1712 | |
Arnold Schwaighofer | a003272 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1713 | // Walk the register/memloc assignments, inserting copies/loads. In the case |
1714 | // of tail call optimization arguments are handle later. | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1715 | for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) { |
1716 | CCValAssign &VA = ArgLocs[i]; | ||||
Dan Gohman | 705e3f7 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1717 | SDValue Arg = TheCall->getArg(i); |
1718 | ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i); | ||||
1719 | bool isByVal = Flags.isByVal(); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1720 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1721 | // Promote the value if needed. |
1722 | switch (VA.getLocInfo()) { | ||||
1723 | default: assert(0 && "Unknown loc info!"); | ||||
1724 | case CCValAssign::Full: break; | ||||
1725 | case CCValAssign::SExt: | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1726 | Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1727 | break; |
1728 | case CCValAssign::ZExt: | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1729 | Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1730 | break; |
1731 | case CCValAssign::AExt: | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1732 | Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1733 | break; |
1734 | } | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1735 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1736 | if (VA.isRegLoc()) { |
Evan Cheng | 2aea0b4 | 2008-04-25 19:11:04 +0000 | [diff] [blame] | 1737 | if (Is64Bit) { |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1738 | MVT RegVT = VA.getLocVT(); |
1739 | if (RegVT.isVector() && RegVT.getSizeInBits() == 64) | ||||
Evan Cheng | 2aea0b4 | 2008-04-25 19:11:04 +0000 | [diff] [blame] | 1740 | switch (VA.getLocReg()) { |
1741 | default: | ||||
1742 | break; | ||||
1743 | case X86::RDI: case X86::RSI: case X86::RDX: case X86::RCX: | ||||
1744 | case X86::R8: { | ||||
1745 | // Special case: passing MMX values in GPR registers. | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1746 | Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg); |
Evan Cheng | 2aea0b4 | 2008-04-25 19:11:04 +0000 | [diff] [blame] | 1747 | break; |
1748 | } | ||||
1749 | case X86::XMM0: case X86::XMM1: case X86::XMM2: case X86::XMM3: | ||||
1750 | case X86::XMM4: case X86::XMM5: case X86::XMM6: case X86::XMM7: { | ||||
1751 | // Special case: passing MMX values in XMM registers. | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1752 | Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg); |
1753 | Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg); | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 1754 | Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg); |
Evan Cheng | 2aea0b4 | 2008-04-25 19:11:04 +0000 | [diff] [blame] | 1755 | break; |
1756 | } | ||||
1757 | } | ||||
1758 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1759 | RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg)); |
1760 | } else { | ||||
Arnold Schwaighofer | a38df10 | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1761 | if (!IsTailCall || (IsTailCall && isByVal)) { |
Arnold Schwaighofer | 449b01a | 2008-01-11 16:49:42 +0000 | [diff] [blame] | 1762 | assert(VA.isMemLoc()); |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1763 | if (StackPtr.getNode() == 0) |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1764 | StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy()); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1765 | |
Dan Gohman | 705e3f7 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1766 | MemOpChains.push_back(LowerMemOpCallTo(TheCall, DAG, StackPtr, VA, |
1767 | Chain, Arg, Flags)); | ||||
Arnold Schwaighofer | 449b01a | 2008-01-11 16:49:42 +0000 | [diff] [blame] | 1768 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1769 | } |
1770 | } | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1771 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1772 | if (!MemOpChains.empty()) |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1773 | Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1774 | &MemOpChains[0], MemOpChains.size()); |
1775 | |||||
1776 | // Build a sequence of copy-to-reg nodes chained together with token chain | ||||
1777 | // and flag operands which copy the outgoing args into registers. | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1778 | SDValue InFlag; |
Arnold Schwaighofer | a003272 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1779 | // Tail call byval lowering might overwrite argument registers so in case of |
1780 | // tail call optimization the copies to registers are lowered later. | ||||
1781 | if (!IsTailCall) | ||||
1782 | for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) { | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1783 | Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first, |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1784 | RegsToPass[i].second, InFlag); |
Arnold Schwaighofer | a003272 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1785 | InFlag = Chain.getValue(1); |
1786 | } | ||||
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1787 | |
Chris Lattner | 97220a3 | 2009-07-09 02:44:11 +0000 | [diff] [blame] | 1788 | |
Chris Lattner | f165d34 | 2009-07-09 04:24:46 +0000 | [diff] [blame^] | 1789 | if (Subtarget->isPICStyleGOT()) { |
Chris Lattner | 679cad5 | 2009-07-09 02:55:47 +0000 | [diff] [blame] | 1790 | // ELF / PIC requires GOT in the EBX register before function calls via PLT |
1791 | // GOT pointer. | ||||
1792 | if (!IsTailCall) { | ||||
1793 | Chain = DAG.getCopyToReg(Chain, dl, X86::EBX, | ||||
1794 | DAG.getNode(X86ISD::GlobalBaseReg, | ||||
1795 | DebugLoc::getUnknownLoc(), | ||||
1796 | getPointerTy()), | ||||
1797 | InFlag); | ||||
1798 | InFlag = Chain.getValue(1); | ||||
1799 | } else { | ||||
1800 | // If we are tail calling and generating PIC/GOT style code load the | ||||
1801 | // address of the callee into ECX. The value in ecx is used as target of | ||||
1802 | // the tail jump. This is done to circumvent the ebx/callee-saved problem | ||||
1803 | // for tail calls on PIC/GOT architectures. Normally we would just put the | ||||
1804 | // address of GOT into ebx and then call target@PLT. But for tail calls | ||||
1805 | // ebx would be restored (since ebx is callee saved) before jumping to the | ||||
1806 | // target@PLT. | ||||
1807 | |||||
1808 | // Note: The actual moving to ECX is done further down. | ||||
1809 | GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee); | ||||
1810 | if (G && !G->getGlobal()->hasHiddenVisibility() && | ||||
1811 | !G->getGlobal()->hasProtectedVisibility()) | ||||
1812 | Callee = LowerGlobalAddress(Callee, DAG); | ||||
1813 | else if (isa<ExternalSymbolSDNode>(Callee)) | ||||
1814 | Callee = LowerExternalSymbol(Callee,DAG); | ||||
1815 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1816 | } |
Gordon Henriksen | 6bbcc67 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1817 | |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1818 | if (Is64Bit && isVarArg) { |
1819 | // From AMD64 ABI document: | ||||
1820 | // For calls that may call functions that use varargs or stdargs | ||||
1821 | // (prototype-less calls or calls to functions containing ellipsis (...) in | ||||
1822 | // the declaration) %al is used as hidden argument to specify the number | ||||
1823 | // of SSE registers used. The contents of %al do not need to match exactly | ||||
1824 | // the number of registers, but must be an ubound on the number of SSE | ||||
1825 | // registers used and is in the range 0 - 8 inclusive. | ||||
Anton Korobeynikov | 1ded0db | 2008-04-27 23:15:03 +0000 | [diff] [blame] | 1826 | |
1827 | // FIXME: Verify this on Win64 | ||||
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1828 | // Count the number of XMM registers allocated. |
1829 | static const unsigned XMMArgRegs[] = { | ||||
1830 | X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3, | ||||
1831 | X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7 | ||||
1832 | }; | ||||
1833 | unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1834 | assert((Subtarget->hasSSE1() || !NumXMMRegs) |
Edwin Török | af8e133 | 2009-02-01 18:15:56 +0000 | [diff] [blame] | 1835 | && "SSE registers cannot be used when SSE is disabled"); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1836 | |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1837 | Chain = DAG.getCopyToReg(Chain, dl, X86::AL, |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1838 | DAG.getConstant(NumXMMRegs, MVT::i8), InFlag); |
1839 | InFlag = Chain.getValue(1); | ||||
1840 | } | ||||
1841 | |||||
Arnold Schwaighofer | e2db0f4 | 2008-02-26 09:19:59 +0000 | [diff] [blame] | 1842 | |
Arnold Schwaighofer | 449b01a | 2008-01-11 16:49:42 +0000 | [diff] [blame] | 1843 | // For tail calls lower the arguments to the 'real' stack slot. |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1844 | if (IsTailCall) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1845 | SmallVector<SDValue, 8> MemOpChains2; |
1846 | SDValue FIN; | ||||
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1847 | int FI = 0; |
Arnold Schwaighofer | e2db0f4 | 2008-02-26 09:19:59 +0000 | [diff] [blame] | 1848 | // Do not flag preceeding copytoreg stuff together with the following stuff. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1849 | InFlag = SDValue(); |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1850 | for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) { |
1851 | CCValAssign &VA = ArgLocs[i]; | ||||
1852 | if (!VA.isRegLoc()) { | ||||
Arnold Schwaighofer | 449b01a | 2008-01-11 16:49:42 +0000 | [diff] [blame] | 1853 | assert(VA.isMemLoc()); |
Dan Gohman | 705e3f7 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1854 | SDValue Arg = TheCall->getArg(i); |
1855 | ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i); | ||||
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1856 | // Create frame index. |
1857 | int32_t Offset = VA.getLocMemOffset()+FPDiff; | ||||
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 1858 | uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8; |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1859 | FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset); |
Arnold Schwaighofer | a38df10 | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1860 | FIN = DAG.getFrameIndex(FI, getPointerTy()); |
Arnold Schwaighofer | 449b01a | 2008-01-11 16:49:42 +0000 | [diff] [blame] | 1861 | |
Duncan Sands | c93fae3 | 2008-03-21 09:14:45 +0000 | [diff] [blame] | 1862 | if (Flags.isByVal()) { |
Evan Cheng | 5817a0e | 2008-01-12 01:08:07 +0000 | [diff] [blame] | 1863 | // Copy relative to framepointer. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1864 | SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset()); |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1865 | if (StackPtr.getNode() == 0) |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1866 | StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1867 | getPointerTy()); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1868 | Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source); |
Arnold Schwaighofer | a38df10 | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1869 | |
1870 | MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN, Chain, | ||||
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1871 | Flags, DAG, dl)); |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1872 | } else { |
Evan Cheng | 5817a0e | 2008-01-12 01:08:07 +0000 | [diff] [blame] | 1873 | // Store relative to framepointer. |
Dan Gohman | 12a9c08 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 1874 | MemOpChains2.push_back( |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1875 | DAG.getStore(Chain, dl, Arg, FIN, |
Dan Gohman | 1fc34bc | 2008-07-11 22:44:52 +0000 | [diff] [blame] | 1876 | PseudoSourceValue::getFixedStack(FI), 0)); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1877 | } |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1878 | } |
1879 | } | ||||
1880 | |||||
1881 | if (!MemOpChains2.empty()) | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1882 | Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, |
Arnold Schwaighofer | dfb2130 | 2008-01-11 14:34:56 +0000 | [diff] [blame] | 1883 | &MemOpChains2[0], MemOpChains2.size()); |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1884 | |
Arnold Schwaighofer | a003272 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1885 | // Copy arguments to their registers. |
1886 | for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) { | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1887 | Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first, |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1888 | RegsToPass[i].second, InFlag); |
Arnold Schwaighofer | a003272 | 2008-04-30 09:16:33 +0000 | [diff] [blame] | 1889 | InFlag = Chain.getValue(1); |
1890 | } | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1891 | InFlag =SDValue(); |
Arnold Schwaighofer | a38df10 | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1892 | |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1893 | // Store the return address to the appropriate stack slot. |
Arnold Schwaighofer | a38df10 | 2008-04-12 18:11:06 +0000 | [diff] [blame] | 1894 | Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit, |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1895 | FPDiff, dl); |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1896 | } |
1897 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1898 | // If the callee is a GlobalAddress node (quite common, every direct call is) |
1899 | // turn it into a TargetGlobalAddress node so that legalize doesn't hack it. | ||||
1900 | if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) { | ||||
1901 | // We should use extra load for direct calls to dllimported functions in | ||||
1902 | // non-JIT mode. | ||||
Evan Cheng | 1f28220 | 2008-07-16 01:34:02 +0000 | [diff] [blame] | 1903 | if (!Subtarget->GVRequiresExtraLoad(G->getGlobal(), |
1904 | getTargetMachine(), true)) | ||||
Dan Gohman | 36322c7 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 1905 | Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy(), |
1906 | G->getOffset()); | ||||
Bill Wendling | fef0605 | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 1907 | } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) { |
1908 | Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy()); | ||||
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1909 | } else if (IsTailCall) { |
Arnold Schwaighofer | a8726f0 | 2009-06-12 16:26:57 +0000 | [diff] [blame] | 1910 | unsigned Opc = Is64Bit ? X86::R11 : X86::EAX; |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1911 | |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 1912 | Chain = DAG.getCopyToReg(Chain, dl, |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1913 | DAG.getRegister(Opc, getPointerTy()), |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1914 | Callee,InFlag); |
1915 | Callee = DAG.getRegister(Opc, getPointerTy()); | ||||
1916 | // Add register as live out. | ||||
1917 | DAG.getMachineFunction().getRegInfo().addLiveOut(Opc); | ||||
Gordon Henriksen | 6bbcc67 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1918 | } |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1919 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1920 | // Returns a chain & a flag for retval copy to use. |
1921 | SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag); | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1922 | SmallVector<SDValue, 8> Ops; |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1923 | |
1924 | if (IsTailCall) { | ||||
Dale Johannesen | 9bfc017 | 2009-02-06 23:05:02 +0000 | [diff] [blame] | 1925 | Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true), |
1926 | DAG.getIntPtrConstant(0, true), InFlag); | ||||
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1927 | InFlag = Chain.getValue(1); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1928 | |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1929 | // Returns a chain & a flag for retval copy to use. |
1930 | NodeTys = DAG.getVTList(MVT::Other, MVT::Flag); | ||||
1931 | Ops.clear(); | ||||
1932 | } | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1933 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1934 | Ops.push_back(Chain); |
1935 | Ops.push_back(Callee); | ||||
1936 | |||||
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1937 | if (IsTailCall) |
1938 | Ops.push_back(DAG.getConstant(FPDiff, MVT::i32)); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1939 | |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1940 | // Add argument registers to the end of the list so that they are known live |
1941 | // into the call. | ||||
Evan Cheng | e14fc24 | 2008-01-07 23:08:23 +0000 | [diff] [blame] | 1942 | for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) |
1943 | Ops.push_back(DAG.getRegister(RegsToPass[i].first, | ||||
1944 | RegsToPass[i].second.getValueType())); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1945 | |
Evan Cheng | 8ba45e6 | 2008-03-18 23:36:35 +0000 | [diff] [blame] | 1946 | // Add an implicit use GOT pointer in EBX. |
Chris Lattner | f165d34 | 2009-07-09 04:24:46 +0000 | [diff] [blame^] | 1947 | if (!IsTailCall && Subtarget->isPICStyleGOT()) |
Evan Cheng | 8ba45e6 | 2008-03-18 23:36:35 +0000 | [diff] [blame] | 1948 | Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy())); |
1949 | |||||
1950 | // Add an implicit use of AL for x86 vararg functions. | ||||
1951 | if (Is64Bit && isVarArg) | ||||
1952 | Ops.push_back(DAG.getRegister(X86::AL, MVT::i8)); | ||||
1953 | |||||
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1954 | if (InFlag.getNode()) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1955 | Ops.push_back(InFlag); |
Gordon Henriksen | 6bbcc67 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1956 | |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1957 | if (IsTailCall) { |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1958 | assert(InFlag.getNode() && |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1959 | "Flag must be set. Depend on flag being set in LowerRET"); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1960 | Chain = DAG.getNode(X86ISD::TAILCALL, dl, |
Dan Gohman | 705e3f7 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1961 | TheCall->getVTList(), &Ops[0], Ops.size()); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1962 | |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1963 | return SDValue(Chain.getNode(), Op.getResNo()); |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1964 | } |
1965 | |||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 1966 | Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size()); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1967 | InFlag = Chain.getValue(1); |
1968 | |||||
1969 | // Create the CALLSEQ_END node. | ||||
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1970 | unsigned NumBytesForCalleeToPush; |
Dan Gohman | 705e3f7 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1971 | if (IsCalleePop(isVarArg, CC)) |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1972 | NumBytesForCalleeToPush = NumBytes; // Callee pops everything |
Evan Cheng | a9d15b9 | 2008-09-10 18:25:29 +0000 | [diff] [blame] | 1973 | else if (!Is64Bit && CC != CallingConv::Fast && IsStructRet) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1974 | // If this is is a call to a struct-return function, the callee |
1975 | // pops the hidden struct pointer, so we have to push it back. | ||||
1976 | // This is common for Darwin/X86, Linux & Mingw32 targets. | ||||
Gordon Henriksen | 6bbcc67 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1977 | NumBytesForCalleeToPush = 4; |
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 1978 | else |
Gordon Henriksen | 6bbcc67 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1979 | NumBytesForCalleeToPush = 0; // Callee pops nothing. |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 1980 | |
Gordon Henriksen | 6bbcc67 | 2008-01-03 16:47:34 +0000 | [diff] [blame] | 1981 | // Returns a flag for retval copy to use. |
Bill Wendling | 22f8deb | 2007-11-13 00:44:25 +0000 | [diff] [blame] | 1982 | Chain = DAG.getCALLSEQ_END(Chain, |
Chris Lattner | fe5d402 | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 1983 | DAG.getIntPtrConstant(NumBytes, true), |
1984 | DAG.getIntPtrConstant(NumBytesForCalleeToPush, | ||||
1985 | true), | ||||
Bill Wendling | 22f8deb | 2007-11-13 00:44:25 +0000 | [diff] [blame] | 1986 | InFlag); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1987 | InFlag = Chain.getValue(1); |
1988 | |||||
1989 | // Handle result values, copying them out of physregs into vregs that we | ||||
1990 | // return. | ||||
Dan Gohman | 705e3f7 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 1991 | return SDValue(LowerCallResult(Chain, InFlag, TheCall, CC, DAG), |
Gabor Greif | 825aa89 | 2008-08-28 23:19:51 +0000 | [diff] [blame] | 1992 | Op.getResNo()); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1993 | } |
1994 | |||||
1995 | |||||
1996 | //===----------------------------------------------------------------------===// | ||||
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 1997 | // Fast Calling Convention (tail call) implementation |
1998 | //===----------------------------------------------------------------------===// | ||||
1999 | |||||
2000 | // Like std call, callee cleans arguments, convention except that ECX is | ||||
2001 | // reserved for storing the tail called function address. Only 2 registers are | ||||
2002 | // free for argument passing (inreg). Tail call optimization is performed | ||||
2003 | // provided: | ||||
2004 | // * tailcallopt is enabled | ||||
2005 | // * caller/callee are fastcc | ||||
Arnold Schwaighofer | 480c567 | 2008-02-26 10:21:54 +0000 | [diff] [blame] | 2006 | // On X86_64 architecture with GOT-style position independent code only local |
2007 | // (within module) calls are supported at the moment. | ||||
Arnold Schwaighofer | 373e865 | 2007-10-12 21:30:57 +0000 | [diff] [blame] | 2008 | // To keep the stack aligned according to platform abi the function |
2009 | // GetAlignedArgumentStackSize ensures that argument delta is always multiples | ||||
2010 | // of stack alignment. (Dynamic linkers need this - darwin's dyld for example) | ||||
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 2011 | // If a tail called function callee has more arguments than the caller the |
2012 | // caller needs to make sure that there is room to move the RETADDR to. This is | ||||
Arnold Schwaighofer | 373e865 | 2007-10-12 21:30:57 +0000 | [diff] [blame] | 2013 | // achieved by reserving an area the size of the argument delta right after the |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 2014 | // original REtADDR, but before the saved framepointer or the spilled registers |
2015 | // e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4) | ||||
2016 | // stack layout: | ||||
2017 | // arg1 | ||||
2018 | // arg2 | ||||
2019 | // RETADDR | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2020 | // [ new RETADDR |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 2021 | // move area ] |
2022 | // (possible EBP) | ||||
2023 | // ESI | ||||
2024 | // EDI | ||||
2025 | // local1 .. | ||||
2026 | |||||
2027 | /// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned | ||||
2028 | /// for a 16 byte align requirement. | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2029 | unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize, |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 2030 | SelectionDAG& DAG) { |
Evan Cheng | ded8f90 | 2008-09-07 09:07:23 +0000 | [diff] [blame] | 2031 | MachineFunction &MF = DAG.getMachineFunction(); |
2032 | const TargetMachine &TM = MF.getTarget(); | ||||
2033 | const TargetFrameInfo &TFI = *TM.getFrameInfo(); | ||||
2034 | unsigned StackAlignment = TFI.getStackAlignment(); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2035 | uint64_t AlignMask = StackAlignment - 1; |
Evan Cheng | ded8f90 | 2008-09-07 09:07:23 +0000 | [diff] [blame] | 2036 | int64_t Offset = StackSize; |
Anton Korobeynikov | d0fef97 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 2037 | uint64_t SlotSize = TD->getPointerSize(); |
Evan Cheng | ded8f90 | 2008-09-07 09:07:23 +0000 | [diff] [blame] | 2038 | if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) { |
2039 | // Number smaller than 12 so just add the difference. | ||||
2040 | Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask)); | ||||
2041 | } else { | ||||
2042 | // Mask out lower bits, add stackalignment once plus the 12 bytes. | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2043 | Offset = ((~AlignMask) & Offset) + StackAlignment + |
Evan Cheng | ded8f90 | 2008-09-07 09:07:23 +0000 | [diff] [blame] | 2044 | (StackAlignment-SlotSize); |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 2045 | } |
Evan Cheng | ded8f90 | 2008-09-07 09:07:23 +0000 | [diff] [blame] | 2046 | return Offset; |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 2047 | } |
2048 | |||||
2049 | /// IsEligibleForTailCallElimination - Check to see whether the next instruction | ||||
Evan Cheng | e7a8739 | 2007-11-02 01:26:22 +0000 | [diff] [blame] | 2050 | /// following the call is a return. A function is eligible if caller/callee |
2051 | /// calling conventions match, currently only fastcc supports tail calls, and | ||||
2052 | /// the function CALL is immediatly followed by a RET. | ||||
Dan Gohman | 705e3f7 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 2053 | bool X86TargetLowering::IsEligibleForTailCallOptimization(CallSDNode *TheCall, |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2054 | SDValue Ret, |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 2055 | SelectionDAG& DAG) const { |
Evan Cheng | e7a8739 | 2007-11-02 01:26:22 +0000 | [diff] [blame] | 2056 | if (!PerformTailCallOpt) |
2057 | return false; | ||||
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 2058 | |
Dan Gohman | 705e3f7 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 2059 | if (CheckTailCallReturnConstraints(TheCall, Ret)) { |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 2060 | MachineFunction &MF = DAG.getMachineFunction(); |
2061 | unsigned CallerCC = MF.getFunction()->getCallingConv(); | ||||
Dan Gohman | 705e3f7 | 2008-09-13 01:54:27 +0000 | [diff] [blame] | 2062 | unsigned CalleeCC= TheCall->getCallingConv(); |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 2063 | if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) { |
Chris Lattner | 679cad5 | 2009-07-09 02:55:47 +0000 | [diff] [blame] | 2064 | // On x86/32Bit PIC/GOT tail calls are supported. |
Evan Cheng | e7a8739 | 2007-11-02 01:26:22 +0000 | [diff] [blame] | 2065 | if (getTargetMachine().getRelocationModel() != Reloc::PIC_ || |
Chris Lattner | 679cad5 | 2009-07-09 02:55:47 +0000 | [diff] [blame] | 2066 | !Subtarget->isPICStyleGOT() || !Subtarget->is64Bit()) |
Evan Cheng | e7a8739 | 2007-11-02 01:26:22 +0000 | [diff] [blame] | 2067 | return true; |
Chris Lattner | f165d34 | 2009-07-09 04:24:46 +0000 | [diff] [blame^] | 2068 | |
2069 | SDValue Callee = TheCall->getCallee(); | ||||
Arnold Schwaighofer | 480c567 | 2008-02-26 10:21:54 +0000 | [diff] [blame] | 2070 | // Can only do local tail calls (in same module, hidden or protected) on |
2071 | // x86_64 PIC/GOT at the moment. | ||||
Gordon Henriksen | 18ace10 | 2008-01-05 16:56:59 +0000 | [diff] [blame] | 2072 | if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) |
2073 | return G->getGlobal()->hasHiddenVisibility() | ||||
2074 | || G->getGlobal()->hasProtectedVisibility(); | ||||
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 2075 | } |
2076 | } | ||||
Evan Cheng | e7a8739 | 2007-11-02 01:26:22 +0000 | [diff] [blame] | 2077 | |
2078 | return false; | ||||
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 2079 | } |
2080 | |||||
Dan Gohman | ca4857a | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 2081 | FastISel * |
2082 | X86TargetLowering::createFastISel(MachineFunction &mf, | ||||
Dan Gohman | 76dd96e | 2008-09-23 21:53:34 +0000 | [diff] [blame] | 2083 | MachineModuleInfo *mmo, |
Devang Patel | fcf1c75 | 2009-01-13 00:35:13 +0000 | [diff] [blame] | 2084 | DwarfWriter *dw, |
Dan Gohman | ca4857a | 2008-09-03 23:12:08 +0000 | [diff] [blame] | 2085 | DenseMap<const Value *, unsigned> &vm, |
2086 | DenseMap<const BasicBlock *, | ||||
Dan Gohman | d6211a7 | 2008-09-10 20:11:02 +0000 | [diff] [blame] | 2087 | MachineBasicBlock *> &bm, |
Dan Gohman | 9dd4358 | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 2088 | DenseMap<const AllocaInst *, int> &am |
2089 | #ifndef NDEBUG | ||||
2090 | , SmallSet<Instruction*, 8> &cil | ||||
2091 | #endif | ||||
2092 | ) { | ||||
Devang Patel | fcf1c75 | 2009-01-13 00:35:13 +0000 | [diff] [blame] | 2093 | return X86::createFastISel(mf, mmo, dw, vm, bm, am |
Dan Gohman | 9dd4358 | 2008-10-14 23:54:11 +0000 | [diff] [blame] | 2094 | #ifndef NDEBUG |
2095 | , cil | ||||
2096 | #endif | ||||
2097 | ); | ||||
Dan Gohman | 97805ee | 2008-08-19 21:32:53 +0000 | [diff] [blame] | 2098 | } |
2099 | |||||
2100 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2101 | //===----------------------------------------------------------------------===// |
2102 | // Other Lowering Hooks | ||||
2103 | //===----------------------------------------------------------------------===// | ||||
2104 | |||||
2105 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2106 | SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) { |
Anton Korobeynikov | e844e47 | 2007-08-15 17:12:32 +0000 | [diff] [blame] | 2107 | MachineFunction &MF = DAG.getMachineFunction(); |
2108 | X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>(); | ||||
2109 | int ReturnAddrIndex = FuncInfo->getRAIndex(); | ||||
2110 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2111 | if (ReturnAddrIndex == 0) { |
2112 | // Set up a frame object for the return address. | ||||
Bill Wendling | 6ddc87b | 2009-01-16 19:25:27 +0000 | [diff] [blame] | 2113 | uint64_t SlotSize = TD->getPointerSize(); |
Anton Korobeynikov | d0fef97 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 2114 | ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize); |
Anton Korobeynikov | e844e47 | 2007-08-15 17:12:32 +0000 | [diff] [blame] | 2115 | FuncInfo->setRAIndex(ReturnAddrIndex); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2116 | } |
2117 | |||||
2118 | return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy()); | ||||
2119 | } | ||||
2120 | |||||
2121 | |||||
Chris Lattner | ebb9114 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2122 | /// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86 |
2123 | /// specific condition code, returning the condition code and the LHS/RHS of the | ||||
2124 | /// comparison to make. | ||||
2125 | static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP, | ||||
2126 | SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) { | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2127 | if (!isFP) { |
2128 | if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) { | ||||
2129 | if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) { | ||||
2130 | // X > -1 -> X == 0, jump !sign. | ||||
2131 | RHS = DAG.getConstant(0, RHS.getValueType()); | ||||
Chris Lattner | ebb9114 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2132 | return X86::COND_NS; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2133 | } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) { |
2134 | // X < 0 -> X == 0, jump on sign. | ||||
Chris Lattner | ebb9114 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2135 | return X86::COND_S; |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2136 | } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) { |
Dan Gohman | 37b3426 | 2007-09-17 14:49:27 +0000 | [diff] [blame] | 2137 | // X < 1 -> X <= 0 |
2138 | RHS = DAG.getConstant(0, RHS.getValueType()); | ||||
Chris Lattner | ebb9114 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2139 | return X86::COND_LE; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2140 | } |
2141 | } | ||||
2142 | |||||
2143 | switch (SetCCOpcode) { | ||||
Chris Lattner | b839751 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2144 | default: assert(0 && "Invalid integer condition!"); |
Chris Lattner | ebb9114 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2145 | case ISD::SETEQ: return X86::COND_E; |
2146 | case ISD::SETGT: return X86::COND_G; | ||||
2147 | case ISD::SETGE: return X86::COND_GE; | ||||
2148 | case ISD::SETLT: return X86::COND_L; | ||||
2149 | case ISD::SETLE: return X86::COND_LE; | ||||
2150 | case ISD::SETNE: return X86::COND_NE; | ||||
2151 | case ISD::SETULT: return X86::COND_B; | ||||
2152 | case ISD::SETUGT: return X86::COND_A; | ||||
2153 | case ISD::SETULE: return X86::COND_BE; | ||||
2154 | case ISD::SETUGE: return X86::COND_AE; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2155 | } |
Chris Lattner | b839751 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2156 | } |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2157 | |
Chris Lattner | b839751 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2158 | // First determine if it is required or is profitable to flip the operands. |
Duncan Sands | c2a0462 | 2008-10-24 13:03:10 +0000 | [diff] [blame] | 2159 | |
Chris Lattner | b839751 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2160 | // If LHS is a foldable load, but RHS is not, flip the condition. |
2161 | if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) && | ||||
2162 | !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) { | ||||
2163 | SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode); | ||||
2164 | std::swap(LHS, RHS); | ||||
Evan Cheng | fc937c9 | 2008-08-28 23:48:31 +0000 | [diff] [blame] | 2165 | } |
2166 | |||||
Chris Lattner | b839751 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2167 | switch (SetCCOpcode) { |
2168 | default: break; | ||||
2169 | case ISD::SETOLT: | ||||
2170 | case ISD::SETOLE: | ||||
2171 | case ISD::SETUGT: | ||||
2172 | case ISD::SETUGE: | ||||
2173 | std::swap(LHS, RHS); | ||||
2174 | break; | ||||
2175 | } | ||||
2176 | |||||
2177 | // On a floating point condition, the flags are set as follows: | ||||
2178 | // ZF PF CF op | ||||
2179 | // 0 | 0 | 0 | X > Y | ||||
2180 | // 0 | 0 | 1 | X < Y | ||||
2181 | // 1 | 0 | 0 | X == Y | ||||
2182 | // 1 | 1 | 1 | unordered | ||||
2183 | switch (SetCCOpcode) { | ||||
Chris Lattner | ebb9114 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2184 | default: assert(0 && "Condcode should be pre-legalized away"); |
Chris Lattner | b839751 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2185 | case ISD::SETUEQ: |
Chris Lattner | ebb9114 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2186 | case ISD::SETEQ: return X86::COND_E; |
Chris Lattner | b839751 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2187 | case ISD::SETOLT: // flipped |
2188 | case ISD::SETOGT: | ||||
Chris Lattner | ebb9114 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2189 | case ISD::SETGT: return X86::COND_A; |
Chris Lattner | b839751 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2190 | case ISD::SETOLE: // flipped |
2191 | case ISD::SETOGE: | ||||
Chris Lattner | ebb9114 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2192 | case ISD::SETGE: return X86::COND_AE; |
Chris Lattner | b839751 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2193 | case ISD::SETUGT: // flipped |
2194 | case ISD::SETULT: | ||||
Chris Lattner | ebb9114 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2195 | case ISD::SETLT: return X86::COND_B; |
Chris Lattner | b839751 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2196 | case ISD::SETUGE: // flipped |
2197 | case ISD::SETULE: | ||||
Chris Lattner | ebb9114 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2198 | case ISD::SETLE: return X86::COND_BE; |
Chris Lattner | b839751 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2199 | case ISD::SETONE: |
Chris Lattner | ebb9114 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 2200 | case ISD::SETNE: return X86::COND_NE; |
2201 | case ISD::SETUO: return X86::COND_P; | ||||
2202 | case ISD::SETO: return X86::COND_NP; | ||||
Chris Lattner | b839751 | 2008-12-23 23:42:27 +0000 | [diff] [blame] | 2203 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2204 | } |
2205 | |||||
2206 | /// hasFPCMov - is there a floating point cmov for the specific X86 condition | ||||
2207 | /// code. Current x86 isa includes the following FP cmov instructions: | ||||
2208 | /// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu. | ||||
2209 | static bool hasFPCMov(unsigned X86CC) { | ||||
2210 | switch (X86CC) { | ||||
2211 | default: | ||||
2212 | return false; | ||||
2213 | case X86::COND_B: | ||||
2214 | case X86::COND_BE: | ||||
2215 | case X86::COND_E: | ||||
2216 | case X86::COND_P: | ||||
2217 | case X86::COND_A: | ||||
2218 | case X86::COND_AE: | ||||
2219 | case X86::COND_NE: | ||||
2220 | case X86::COND_NP: | ||||
2221 | return true; | ||||
2222 | } | ||||
2223 | } | ||||
2224 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2225 | /// isUndefOrInRange - Return true if Val is undef or if its value falls within |
2226 | /// the specified range (L, H]. | ||||
2227 | static bool isUndefOrInRange(int Val, int Low, int Hi) { | ||||
2228 | return (Val < 0) || (Val >= Low && Val < Hi); | ||||
2229 | } | ||||
2230 | |||||
2231 | /// isUndefOrEqual - Val is either less than zero (undef) or equal to the | ||||
2232 | /// specified value. | ||||
2233 | static bool isUndefOrEqual(int Val, int CmpVal) { | ||||
2234 | if (Val < 0 || Val == CmpVal) | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2235 | return true; |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2236 | return false; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2237 | } |
2238 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2239 | /// isPSHUFDMask - Return true if the node specifies a shuffle of elements that |
2240 | /// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference | ||||
2241 | /// the second operand. | ||||
Nate Begeman | e8f61cb | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2242 | static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, MVT VT) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2243 | if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16) |
2244 | return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4); | ||||
2245 | if (VT == MVT::v2f64 || VT == MVT::v2i64) | ||||
2246 | return (Mask[0] < 2 && Mask[1] < 2); | ||||
2247 | return false; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2248 | } |
2249 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2250 | bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) { |
2251 | SmallVector<int, 8> M; | ||||
2252 | N->getMask(M); | ||||
2253 | return ::isPSHUFDMask(M, N->getValueType(0)); | ||||
2254 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2255 | |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2256 | /// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that |
2257 | /// is suitable for input to PSHUFHW. | ||||
Nate Begeman | e8f61cb | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2258 | static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, MVT VT) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2259 | if (VT != MVT::v8i16) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2260 | return false; |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2261 | |
2262 | // Lower quadword copied in order or undef. | ||||
2263 | for (int i = 0; i != 4; ++i) | ||||
2264 | if (Mask[i] >= 0 && Mask[i] != i) | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2265 | return false; |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2266 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2267 | // Upper quadword shuffled. |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2268 | for (int i = 4; i != 8; ++i) |
2269 | if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7)) | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2270 | return false; |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2271 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2272 | return true; |
2273 | } | ||||
2274 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2275 | bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) { |
2276 | SmallVector<int, 8> M; | ||||
2277 | N->getMask(M); | ||||
2278 | return ::isPSHUFHWMask(M, N->getValueType(0)); | ||||
2279 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2280 | |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2281 | /// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that |
2282 | /// is suitable for input to PSHUFLW. | ||||
Nate Begeman | e8f61cb | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2283 | static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, MVT VT) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2284 | if (VT != MVT::v8i16) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2285 | return false; |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2286 | |
Rafael Espindola | 37f8e8a | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2287 | // Upper quadword copied in order. |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2288 | for (int i = 4; i != 8; ++i) |
2289 | if (Mask[i] >= 0 && Mask[i] != i) | ||||
Rafael Espindola | 37f8e8a | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2290 | return false; |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2291 | |
Rafael Espindola | 37f8e8a | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2292 | // Lower quadword shuffled. |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2293 | for (int i = 0; i != 4; ++i) |
2294 | if (Mask[i] >= 4) | ||||
Rafael Espindola | 37f8e8a | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2295 | return false; |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2296 | |
Rafael Espindola | 37f8e8a | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2297 | return true; |
Nate Begeman | da17a81 | 2009-04-24 03:42:54 +0000 | [diff] [blame] | 2298 | } |
2299 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2300 | bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) { |
2301 | SmallVector<int, 8> M; | ||||
2302 | N->getMask(M); | ||||
2303 | return ::isPSHUFLWMask(M, N->getValueType(0)); | ||||
2304 | } | ||||
2305 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2306 | /// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand |
2307 | /// specifies a shuffle of elements that is suitable for input to SHUFP*. | ||||
Nate Begeman | e8f61cb | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2308 | static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, MVT VT) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2309 | int NumElems = VT.getVectorNumElements(); |
2310 | if (NumElems != 2 && NumElems != 4) | ||||
2311 | return false; | ||||
2312 | |||||
2313 | int Half = NumElems / 2; | ||||
2314 | for (int i = 0; i < Half; ++i) | ||||
2315 | if (!isUndefOrInRange(Mask[i], 0, NumElems)) | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2316 | return false; |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2317 | for (int i = Half; i < NumElems; ++i) |
2318 | if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2)) | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2319 | return false; |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2320 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2321 | return true; |
2322 | } | ||||
2323 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2324 | bool X86::isSHUFPMask(ShuffleVectorSDNode *N) { |
2325 | SmallVector<int, 8> M; | ||||
2326 | N->getMask(M); | ||||
2327 | return ::isSHUFPMask(M, N->getValueType(0)); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2328 | } |
2329 | |||||
2330 | /// isCommutedSHUFP - Returns true if the shuffle mask is exactly | ||||
2331 | /// the reverse of what x86 shuffles want. x86 shuffles requires the lower | ||||
2332 | /// half elements to come from vector 1 (which would equal the dest.) and | ||||
2333 | /// the upper half to come from vector 2. | ||||
Nate Begeman | e8f61cb | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2334 | static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, MVT VT) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2335 | int NumElems = VT.getVectorNumElements(); |
2336 | |||||
2337 | if (NumElems != 2 && NumElems != 4) | ||||
2338 | return false; | ||||
2339 | |||||
2340 | int Half = NumElems / 2; | ||||
2341 | for (int i = 0; i < Half; ++i) | ||||
2342 | if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2)) | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2343 | return false; |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2344 | for (int i = Half; i < NumElems; ++i) |
2345 | if (!isUndefOrInRange(Mask[i], 0, NumElems)) | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2346 | return false; |
2347 | return true; | ||||
2348 | } | ||||
2349 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2350 | static bool isCommutedSHUFP(ShuffleVectorSDNode *N) { |
2351 | SmallVector<int, 8> M; | ||||
2352 | N->getMask(M); | ||||
2353 | return isCommutedSHUFPMask(M, N->getValueType(0)); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2354 | } |
2355 | |||||
2356 | /// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand | ||||
2357 | /// specifies a shuffle of elements that is suitable for input to MOVHLPS. | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2358 | bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) { |
2359 | if (N->getValueType(0).getVectorNumElements() != 4) | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2360 | return false; |
2361 | |||||
2362 | // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3 | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2363 | return isUndefOrEqual(N->getMaskElt(0), 6) && |
2364 | isUndefOrEqual(N->getMaskElt(1), 7) && | ||||
2365 | isUndefOrEqual(N->getMaskElt(2), 2) && | ||||
2366 | isUndefOrEqual(N->getMaskElt(3), 3); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2367 | } |
2368 | |||||
2369 | /// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand | ||||
2370 | /// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}. | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2371 | bool X86::isMOVLPMask(ShuffleVectorSDNode *N) { |
2372 | unsigned NumElems = N->getValueType(0).getVectorNumElements(); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2373 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2374 | if (NumElems != 2 && NumElems != 4) |
2375 | return false; | ||||
2376 | |||||
2377 | for (unsigned i = 0; i < NumElems/2; ++i) | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2378 | if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems)) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2379 | return false; |
2380 | |||||
2381 | for (unsigned i = NumElems/2; i < NumElems; ++i) | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2382 | if (!isUndefOrEqual(N->getMaskElt(i), i)) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2383 | return false; |
2384 | |||||
2385 | return true; | ||||
2386 | } | ||||
2387 | |||||
2388 | /// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand | ||||
2389 | /// specifies a shuffle of elements that is suitable for input to MOVHP{S|D} | ||||
2390 | /// and MOVLHPS. | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2391 | bool X86::isMOVHPMask(ShuffleVectorSDNode *N) { |
2392 | unsigned NumElems = N->getValueType(0).getVectorNumElements(); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2393 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2394 | if (NumElems != 2 && NumElems != 4) |
2395 | return false; | ||||
2396 | |||||
2397 | for (unsigned i = 0; i < NumElems/2; ++i) | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2398 | if (!isUndefOrEqual(N->getMaskElt(i), i)) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2399 | return false; |
2400 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2401 | for (unsigned i = 0; i < NumElems/2; ++i) |
2402 | if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems)) | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2403 | return false; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2404 | |
2405 | return true; | ||||
2406 | } | ||||
2407 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2408 | /// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form |
2409 | /// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef, | ||||
2410 | /// <2, 3, 2, 3> | ||||
2411 | bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) { | ||||
2412 | unsigned NumElems = N->getValueType(0).getVectorNumElements(); | ||||
2413 | |||||
2414 | if (NumElems != 4) | ||||
2415 | return false; | ||||
2416 | |||||
2417 | return isUndefOrEqual(N->getMaskElt(0), 2) && | ||||
2418 | isUndefOrEqual(N->getMaskElt(1), 3) && | ||||
2419 | isUndefOrEqual(N->getMaskElt(2), 2) && | ||||
2420 | isUndefOrEqual(N->getMaskElt(3), 3); | ||||
2421 | } | ||||
2422 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2423 | /// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand |
2424 | /// specifies a shuffle of elements that is suitable for input to UNPCKL. | ||||
Nate Begeman | e8f61cb | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2425 | static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, MVT VT, |
Rafael Espindola | 37f8e8a | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2426 | bool V2IsSplat = false) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2427 | int NumElts = VT.getVectorNumElements(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2428 | if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16) |
2429 | return false; | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2430 | |
2431 | for (int i = 0, j = 0; i != NumElts; i += 2, ++j) { | ||||
2432 | int BitI = Mask[i]; | ||||
2433 | int BitI1 = Mask[i+1]; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2434 | if (!isUndefOrEqual(BitI, j)) |
2435 | return false; | ||||
2436 | if (V2IsSplat) { | ||||
Mon P Wang | 56d9164 | 2009-02-04 01:16:59 +0000 | [diff] [blame] | 2437 | if (!isUndefOrEqual(BitI1, NumElts)) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2438 | return false; |
2439 | } else { | ||||
2440 | if (!isUndefOrEqual(BitI1, j + NumElts)) | ||||
2441 | return false; | ||||
2442 | } | ||||
2443 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2444 | return true; |
2445 | } | ||||
2446 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2447 | bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) { |
2448 | SmallVector<int, 8> M; | ||||
2449 | N->getMask(M); | ||||
2450 | return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2451 | } |
2452 | |||||
2453 | /// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand | ||||
2454 | /// specifies a shuffle of elements that is suitable for input to UNPCKH. | ||||
Nate Begeman | e8f61cb | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2455 | static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, MVT VT, |
Rafael Espindola | 37f8e8a | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2456 | bool V2IsSplat = false) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2457 | int NumElts = VT.getVectorNumElements(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2458 | if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16) |
2459 | return false; | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2460 | |
2461 | for (int i = 0, j = 0; i != NumElts; i += 2, ++j) { | ||||
2462 | int BitI = Mask[i]; | ||||
2463 | int BitI1 = Mask[i+1]; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2464 | if (!isUndefOrEqual(BitI, j + NumElts/2)) |
2465 | return false; | ||||
2466 | if (V2IsSplat) { | ||||
2467 | if (isUndefOrEqual(BitI1, NumElts)) | ||||
2468 | return false; | ||||
2469 | } else { | ||||
2470 | if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts)) | ||||
2471 | return false; | ||||
2472 | } | ||||
2473 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2474 | return true; |
2475 | } | ||||
2476 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2477 | bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) { |
2478 | SmallVector<int, 8> M; | ||||
2479 | N->getMask(M); | ||||
2480 | return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2481 | } |
2482 | |||||
2483 | /// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form | ||||
2484 | /// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef, | ||||
2485 | /// <0, 0, 1, 1> | ||||
Nate Begeman | e8f61cb | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2486 | static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, MVT VT) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2487 | int NumElems = VT.getVectorNumElements(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2488 | if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16) |
2489 | return false; | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2490 | |
2491 | for (int i = 0, j = 0; i != NumElems; i += 2, ++j) { | ||||
2492 | int BitI = Mask[i]; | ||||
2493 | int BitI1 = Mask[i+1]; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2494 | if (!isUndefOrEqual(BitI, j)) |
2495 | return false; | ||||
2496 | if (!isUndefOrEqual(BitI1, j)) | ||||
2497 | return false; | ||||
2498 | } | ||||
Rafael Espindola | 37f8e8a | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2499 | return true; |
Nate Begeman | da17a81 | 2009-04-24 03:42:54 +0000 | [diff] [blame] | 2500 | } |
2501 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2502 | bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) { |
2503 | SmallVector<int, 8> M; | ||||
2504 | N->getMask(M); | ||||
2505 | return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0)); | ||||
2506 | } | ||||
2507 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2508 | /// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form |
2509 | /// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef, | ||||
2510 | /// <2, 2, 3, 3> | ||||
Nate Begeman | e8f61cb | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2511 | static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, MVT VT) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2512 | int NumElems = VT.getVectorNumElements(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2513 | if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16) |
2514 | return false; | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2515 | |
2516 | for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) { | ||||
2517 | int BitI = Mask[i]; | ||||
2518 | int BitI1 = Mask[i+1]; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2519 | if (!isUndefOrEqual(BitI, j)) |
2520 | return false; | ||||
2521 | if (!isUndefOrEqual(BitI1, j)) | ||||
2522 | return false; | ||||
2523 | } | ||||
Rafael Espindola | 37f8e8a | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2524 | return true; |
Nate Begeman | da17a81 | 2009-04-24 03:42:54 +0000 | [diff] [blame] | 2525 | } |
2526 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2527 | bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) { |
2528 | SmallVector<int, 8> M; | ||||
2529 | N->getMask(M); | ||||
2530 | return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0)); | ||||
2531 | } | ||||
2532 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2533 | /// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand |
2534 | /// specifies a shuffle of elements that is suitable for input to MOVSS, | ||||
2535 | /// MOVSD, and MOVD, i.e. setting the lowest element. | ||||
Nate Begeman | e8f61cb | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2536 | static bool isMOVLMask(const SmallVectorImpl<int> &Mask, MVT VT) { |
Eli Friedman | d49401f | 2009-06-06 06:05:10 +0000 | [diff] [blame] | 2537 | if (VT.getVectorElementType().getSizeInBits() < 32) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2538 | return false; |
Eli Friedman | d49401f | 2009-06-06 06:05:10 +0000 | [diff] [blame] | 2539 | |
2540 | int NumElts = VT.getVectorNumElements(); | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2541 | |
2542 | if (!isUndefOrEqual(Mask[0], NumElts)) | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2543 | return false; |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2544 | |
2545 | for (int i = 1; i < NumElts; ++i) | ||||
2546 | if (!isUndefOrEqual(Mask[i], i)) | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2547 | return false; |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2548 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2549 | return true; |
2550 | } | ||||
2551 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2552 | bool X86::isMOVLMask(ShuffleVectorSDNode *N) { |
2553 | SmallVector<int, 8> M; | ||||
2554 | N->getMask(M); | ||||
2555 | return ::isMOVLMask(M, N->getValueType(0)); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2556 | } |
2557 | |||||
2558 | /// isCommutedMOVL - Returns true if the shuffle mask is except the reverse | ||||
2559 | /// of what x86 movss want. X86 movs requires the lowest element to be lowest | ||||
2560 | /// element of vector 2 and the other elements to come from vector 1 in order. | ||||
Nate Begeman | e8f61cb | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2561 | static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, MVT VT, |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2562 | bool V2IsSplat = false, bool V2IsUndef = false) { |
2563 | int NumOps = VT.getVectorNumElements(); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2564 | if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16) |
2565 | return false; | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2566 | |
2567 | if (!isUndefOrEqual(Mask[0], 0)) | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2568 | return false; |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2569 | |
2570 | for (int i = 1; i < NumOps; ++i) | ||||
2571 | if (!(isUndefOrEqual(Mask[i], i+NumOps) || | ||||
2572 | (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) || | ||||
2573 | (V2IsSplat && isUndefOrEqual(Mask[i], NumOps)))) | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2574 | return false; |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2575 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2576 | return true; |
2577 | } | ||||
2578 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2579 | static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2580 | bool V2IsUndef = false) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2581 | SmallVector<int, 8> M; |
2582 | N->getMask(M); | ||||
2583 | return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2584 | } |
2585 | |||||
2586 | /// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand | ||||
2587 | /// specifies a shuffle of elements that is suitable for input to MOVSHDUP. | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2588 | bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) { |
2589 | if (N->getValueType(0).getVectorNumElements() != 4) | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2590 | return false; |
2591 | |||||
2592 | // Expect 1, 1, 3, 3 | ||||
Rafael Espindola | 37f8e8a | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2593 | for (unsigned i = 0; i < 2; ++i) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2594 | int Elt = N->getMaskElt(i); |
2595 | if (Elt >= 0 && Elt != 1) | ||||
2596 | return false; | ||||
Rafael Espindola | 37f8e8a | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2597 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2598 | |
2599 | bool HasHi = false; | ||||
2600 | for (unsigned i = 2; i < 4; ++i) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2601 | int Elt = N->getMaskElt(i); |
2602 | if (Elt >= 0 && Elt != 3) | ||||
2603 | return false; | ||||
2604 | if (Elt == 3) | ||||
2605 | HasHi = true; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2606 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2607 | // Don't use movshdup if it can be done with a shufps. |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2608 | // FIXME: verify that matching u, u, 3, 3 is what we want. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2609 | return HasHi; |
2610 | } | ||||
2611 | |||||
2612 | /// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand | ||||
2613 | /// specifies a shuffle of elements that is suitable for input to MOVSLDUP. | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2614 | bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) { |
2615 | if (N->getValueType(0).getVectorNumElements() != 4) | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2616 | return false; |
2617 | |||||
2618 | // Expect 0, 0, 2, 2 | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2619 | for (unsigned i = 0; i < 2; ++i) |
2620 | if (N->getMaskElt(i) > 0) | ||||
2621 | return false; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2622 | |
2623 | bool HasHi = false; | ||||
2624 | for (unsigned i = 2; i < 4; ++i) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2625 | int Elt = N->getMaskElt(i); |
2626 | if (Elt >= 0 && Elt != 2) | ||||
2627 | return false; | ||||
2628 | if (Elt == 2) | ||||
2629 | HasHi = true; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2630 | } |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2631 | // Don't use movsldup if it can be done with a shufps. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2632 | return HasHi; |
2633 | } | ||||
2634 | |||||
Evan Cheng | a2497eb | 2008-09-25 20:50:48 +0000 | [diff] [blame] | 2635 | /// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand |
2636 | /// specifies a shuffle of elements that is suitable for input to MOVDDUP. | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2637 | bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) { |
2638 | int e = N->getValueType(0).getVectorNumElements() / 2; | ||||
2639 | |||||
2640 | for (int i = 0; i < e; ++i) | ||||
2641 | if (!isUndefOrEqual(N->getMaskElt(i), i)) | ||||
Evan Cheng | a2497eb | 2008-09-25 20:50:48 +0000 | [diff] [blame] | 2642 | return false; |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2643 | for (int i = 0; i < e; ++i) |
2644 | if (!isUndefOrEqual(N->getMaskElt(e+i), i)) | ||||
Evan Cheng | a2497eb | 2008-09-25 20:50:48 +0000 | [diff] [blame] | 2645 | return false; |
2646 | return true; | ||||
2647 | } | ||||
2648 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2649 | /// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle |
2650 | /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP* | ||||
2651 | /// instructions. | ||||
2652 | unsigned X86::getShuffleSHUFImmediate(SDNode *N) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2653 | ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N); |
2654 | int NumOperands = SVOp->getValueType(0).getVectorNumElements(); | ||||
2655 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2656 | unsigned Shift = (NumOperands == 4) ? 2 : 1; |
2657 | unsigned Mask = 0; | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2658 | for (int i = 0; i < NumOperands; ++i) { |
2659 | int Val = SVOp->getMaskElt(NumOperands-i-1); | ||||
2660 | if (Val < 0) Val = 0; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2661 | if (Val >= NumOperands) Val -= NumOperands; |
2662 | Mask |= Val; | ||||
2663 | if (i != NumOperands - 1) | ||||
2664 | Mask <<= Shift; | ||||
2665 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2666 | return Mask; |
2667 | } | ||||
2668 | |||||
2669 | /// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle | ||||
2670 | /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW | ||||
2671 | /// instructions. | ||||
2672 | unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2673 | ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2674 | unsigned Mask = 0; |
2675 | // 8 nodes, but we only care about the last 4. | ||||
2676 | for (unsigned i = 7; i >= 4; --i) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2677 | int Val = SVOp->getMaskElt(i); |
2678 | if (Val >= 0) | ||||
Mon P Wang | 56d9164 | 2009-02-04 01:16:59 +0000 | [diff] [blame] | 2679 | Mask |= (Val - 4); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2680 | if (i != 4) |
2681 | Mask <<= 2; | ||||
2682 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2683 | return Mask; |
2684 | } | ||||
2685 | |||||
2686 | /// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle | ||||
2687 | /// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW | ||||
2688 | /// instructions. | ||||
2689 | unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2690 | ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2691 | unsigned Mask = 0; |
2692 | // 8 nodes, but we only care about the first 4. | ||||
2693 | for (int i = 3; i >= 0; --i) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2694 | int Val = SVOp->getMaskElt(i); |
2695 | if (Val >= 0) | ||||
2696 | Mask |= Val; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2697 | if (i != 0) |
2698 | Mask <<= 2; | ||||
2699 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2700 | return Mask; |
2701 | } | ||||
2702 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2703 | /// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in |
2704 | /// their permute mask. | ||||
2705 | static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp, | ||||
2706 | SelectionDAG &DAG) { | ||||
2707 | MVT VT = SVOp->getValueType(0); | ||||
Nate Begeman | e8f61cb | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2708 | unsigned NumElems = VT.getVectorNumElements(); |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2709 | SmallVector<int, 8> MaskVec; |
2710 | |||||
Nate Begeman | e8f61cb | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2711 | for (unsigned i = 0; i != NumElems; ++i) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2712 | int idx = SVOp->getMaskElt(i); |
2713 | if (idx < 0) | ||||
2714 | MaskVec.push_back(idx); | ||||
Nate Begeman | e8f61cb | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2715 | else if (idx < (int)NumElems) |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2716 | MaskVec.push_back(idx + NumElems); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2717 | else |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2718 | MaskVec.push_back(idx - NumElems); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2719 | } |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2720 | return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1), |
2721 | SVOp->getOperand(0), &MaskVec[0]); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2722 | } |
2723 | |||||
Evan Cheng | a6769df | 2007-12-07 21:30:01 +0000 | [diff] [blame] | 2724 | /// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming |
2725 | /// the two vector operands have swapped position. | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2726 | static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, MVT VT) { |
Nate Begeman | e8f61cb | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2727 | unsigned NumElems = VT.getVectorNumElements(); |
2728 | for (unsigned i = 0; i != NumElems; ++i) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2729 | int idx = Mask[i]; |
2730 | if (idx < 0) | ||||
Evan Cheng | fca2924 | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 2731 | continue; |
Nate Begeman | e8f61cb | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2732 | else if (idx < (int)NumElems) |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2733 | Mask[i] = idx + NumElems; |
Evan Cheng | fca2924 | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 2734 | else |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2735 | Mask[i] = idx - NumElems; |
Evan Cheng | fca2924 | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 2736 | } |
Evan Cheng | fca2924 | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 2737 | } |
2738 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2739 | /// ShouldXformToMOVHLPS - Return true if the node should be transformed to |
2740 | /// match movhlps. The lower half elements should come from upper half of | ||||
2741 | /// V1 (and in order), and the upper half elements should come from the upper | ||||
2742 | /// half of V2 (and in order). | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2743 | static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) { |
2744 | if (Op->getValueType(0).getVectorNumElements() != 4) | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2745 | return false; |
2746 | for (unsigned i = 0, e = 2; i != e; ++i) | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2747 | if (!isUndefOrEqual(Op->getMaskElt(i), i+2)) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2748 | return false; |
2749 | for (unsigned i = 2; i != 4; ++i) | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2750 | if (!isUndefOrEqual(Op->getMaskElt(i), i+4)) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2751 | return false; |
2752 | return true; | ||||
2753 | } | ||||
2754 | |||||
2755 | /// isScalarLoadToVector - Returns true if the node is a scalar load that | ||||
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 2756 | /// is promoted to a vector. It also returns the LoadSDNode by reference if |
2757 | /// required. | ||||
2758 | static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) { | ||||
Evan Cheng | a2497eb | 2008-09-25 20:50:48 +0000 | [diff] [blame] | 2759 | if (N->getOpcode() != ISD::SCALAR_TO_VECTOR) |
2760 | return false; | ||||
2761 | N = N->getOperand(0).getNode(); | ||||
2762 | if (!ISD::isNON_EXTLoad(N)) | ||||
2763 | return false; | ||||
2764 | if (LD) | ||||
2765 | *LD = cast<LoadSDNode>(N); | ||||
2766 | return true; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2767 | } |
2768 | |||||
2769 | /// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to | ||||
2770 | /// match movlp{s|d}. The lower half elements should come from lower half of | ||||
2771 | /// V1 (and in order), and the upper half elements should come from the upper | ||||
2772 | /// half of V2 (and in order). And since V1 will become the source of the | ||||
2773 | /// MOVLP, it must be either a vector load or a scalar load to vector. | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2774 | static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2, |
2775 | ShuffleVectorSDNode *Op) { | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2776 | if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1)) |
2777 | return false; | ||||
2778 | // Is V2 is a vector load, don't do this transformation. We will try to use | ||||
2779 | // load folding shufps op. | ||||
2780 | if (ISD::isNON_EXTLoad(V2)) | ||||
2781 | return false; | ||||
2782 | |||||
Nate Begeman | e8f61cb | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2783 | unsigned NumElems = Op->getValueType(0).getVectorNumElements(); |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2784 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2785 | if (NumElems != 2 && NumElems != 4) |
2786 | return false; | ||||
Nate Begeman | e8f61cb | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2787 | for (unsigned i = 0, e = NumElems/2; i != e; ++i) |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2788 | if (!isUndefOrEqual(Op->getMaskElt(i), i)) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2789 | return false; |
Nate Begeman | e8f61cb | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2790 | for (unsigned i = NumElems/2; i != NumElems; ++i) |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2791 | if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems)) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2792 | return false; |
2793 | return true; | ||||
2794 | } | ||||
2795 | |||||
2796 | /// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are | ||||
2797 | /// all the same. | ||||
2798 | static bool isSplatVector(SDNode *N) { | ||||
2799 | if (N->getOpcode() != ISD::BUILD_VECTOR) | ||||
2800 | return false; | ||||
2801 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2802 | SDValue SplatValue = N->getOperand(0); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2803 | for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i) |
2804 | if (N->getOperand(i) != SplatValue) | ||||
2805 | return false; | ||||
2806 | return true; | ||||
2807 | } | ||||
2808 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2809 | /// isZeroNode - Returns true if Elt is a constant zero or a floating point |
2810 | /// constant +0.0. | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2811 | static inline bool isZeroNode(SDValue Elt) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2812 | return ((isa<ConstantSDNode>(Elt) && |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2813 | cast<ConstantSDNode>(Elt)->getZExtValue() == 0) || |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2814 | (isa<ConstantFPSDNode>(Elt) && |
Dale Johannesen | df8a831 | 2007-08-31 04:03:46 +0000 | [diff] [blame] | 2815 | cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero())); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2816 | } |
2817 | |||||
2818 | /// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2819 | /// to an zero vector. |
Nate Begeman | e8f61cb | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2820 | /// FIXME: move to dag combiner / method on ShuffleVectorSDNode |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2821 | static bool isZeroShuffle(ShuffleVectorSDNode *N) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2822 | SDValue V1 = N->getOperand(0); |
2823 | SDValue V2 = N->getOperand(1); | ||||
Nate Begeman | e8f61cb | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2824 | unsigned NumElems = N->getValueType(0).getVectorNumElements(); |
2825 | for (unsigned i = 0; i != NumElems; ++i) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2826 | int Idx = N->getMaskElt(i); |
Nate Begeman | e8f61cb | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2827 | if (Idx >= (int)NumElems) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2828 | unsigned Opc = V2.getOpcode(); |
Rafael Espindola | 37f8e8a | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2829 | if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode())) |
2830 | continue; | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2831 | if (Opc != ISD::BUILD_VECTOR || !isZeroNode(V2.getOperand(Idx-NumElems))) |
2832 | return false; | ||||
2833 | } else if (Idx >= 0) { | ||||
2834 | unsigned Opc = V1.getOpcode(); | ||||
2835 | if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode())) | ||||
2836 | continue; | ||||
2837 | if (Opc != ISD::BUILD_VECTOR || !isZeroNode(V1.getOperand(Idx))) | ||||
Chris Lattner | e6aa386 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 2838 | return false; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2839 | } |
2840 | } | ||||
2841 | return true; | ||||
2842 | } | ||||
2843 | |||||
2844 | /// getZeroVector - Returns a vector of specified type with all zero elements. | ||||
2845 | /// | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 2846 | static SDValue getZeroVector(MVT VT, bool HasSSE2, SelectionDAG &DAG, |
2847 | DebugLoc dl) { | ||||
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 2848 | assert(VT.isVector() && "Expected a vector type"); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2849 | |
Chris Lattner | e6aa386 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 2850 | // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest |
2851 | // type. This ensures they get CSE'd. | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2852 | SDValue Vec; |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 2853 | if (VT.getSizeInBits() == 64) { // MMX |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2854 | SDValue Cst = DAG.getTargetConstant(0, MVT::i32); |
Evan Cheng | 907a2d2 | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 2855 | Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst); |
Evan Cheng | 8c59037 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 2856 | } else if (HasSSE2) { // SSE2 |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2857 | SDValue Cst = DAG.getTargetConstant(0, MVT::i32); |
Evan Cheng | 907a2d2 | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 2858 | Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst); |
Evan Cheng | 8c59037 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 2859 | } else { // SSE1 |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2860 | SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32); |
Evan Cheng | 907a2d2 | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 2861 | Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst); |
Evan Cheng | 8c59037 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 2862 | } |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 2863 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2864 | } |
2865 | |||||
Chris Lattner | e6aa386 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 2866 | /// getOnesVector - Returns a vector of specified type with all bits set. |
2867 | /// | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 2868 | static SDValue getOnesVector(MVT VT, SelectionDAG &DAG, DebugLoc dl) { |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 2869 | assert(VT.isVector() && "Expected a vector type"); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 2870 | |
Chris Lattner | e6aa386 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 2871 | // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest |
2872 | // type. This ensures they get CSE'd. | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2873 | SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32); |
2874 | SDValue Vec; | ||||
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 2875 | if (VT.getSizeInBits() == 64) // MMX |
Evan Cheng | 907a2d2 | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 2876 | Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst); |
Chris Lattner | e6aa386 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 2877 | else // SSE |
Evan Cheng | 907a2d2 | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 2878 | Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 2879 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec); |
Chris Lattner | e6aa386 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 2880 | } |
2881 | |||||
2882 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2883 | /// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements |
2884 | /// that point to V2 points to its first element. | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2885 | static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) { |
2886 | MVT VT = SVOp->getValueType(0); | ||||
Nate Begeman | e8f61cb | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2887 | unsigned NumElems = VT.getVectorNumElements(); |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2888 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2889 | bool Changed = false; |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2890 | SmallVector<int, 8> MaskVec; |
2891 | SVOp->getMask(MaskVec); | ||||
2892 | |||||
Nate Begeman | e8f61cb | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 2893 | for (unsigned i = 0; i != NumElems; ++i) { |
2894 | if (MaskVec[i] > (int)NumElems) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2895 | MaskVec[i] = NumElems; |
2896 | Changed = true; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2897 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2898 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2899 | if (Changed) |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2900 | return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0), |
2901 | SVOp->getOperand(1), &MaskVec[0]); | ||||
2902 | return SDValue(SVOp, 0); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2903 | } |
2904 | |||||
2905 | /// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd | ||||
2906 | /// operation of specified width. | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2907 | static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1, |
2908 | SDValue V2) { | ||||
2909 | unsigned NumElems = VT.getVectorNumElements(); | ||||
2910 | SmallVector<int, 8> Mask; | ||||
2911 | Mask.push_back(NumElems); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2912 | for (unsigned i = 1; i != NumElems; ++i) |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2913 | Mask.push_back(i); |
2914 | return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2915 | } |
2916 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2917 | /// getUnpackl - Returns a vector_shuffle node for an unpackl operation. |
2918 | static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1, | ||||
2919 | SDValue V2) { | ||||
2920 | unsigned NumElems = VT.getVectorNumElements(); | ||||
2921 | SmallVector<int, 8> Mask; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2922 | for (unsigned i = 0, e = NumElems/2; i != e; ++i) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2923 | Mask.push_back(i); |
2924 | Mask.push_back(i + NumElems); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2925 | } |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2926 | return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2927 | } |
2928 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2929 | /// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation. |
2930 | static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, MVT VT, SDValue V1, | ||||
2931 | SDValue V2) { | ||||
2932 | unsigned NumElems = VT.getVectorNumElements(); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2933 | unsigned Half = NumElems/2; |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2934 | SmallVector<int, 8> Mask; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2935 | for (unsigned i = 0; i != Half; ++i) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2936 | Mask.push_back(i + Half); |
2937 | Mask.push_back(i + NumElems + Half); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2938 | } |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2939 | return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]); |
Chris Lattner | 2d91b96 | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 2940 | } |
2941 | |||||
Evan Cheng | bf8b2c5 | 2008-04-05 00:30:36 +0000 | [diff] [blame] | 2942 | /// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32. |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2943 | static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG, |
2944 | bool HasSSE2) { | ||||
2945 | if (SV->getValueType(0).getVectorNumElements() <= 4) | ||||
2946 | return SDValue(SV, 0); | ||||
2947 | |||||
2948 | MVT PVT = MVT::v4f32; | ||||
2949 | MVT VT = SV->getValueType(0); | ||||
2950 | DebugLoc dl = SV->getDebugLoc(); | ||||
2951 | SDValue V1 = SV->getOperand(0); | ||||
2952 | int NumElems = VT.getVectorNumElements(); | ||||
2953 | int EltNo = SV->getSplatIndex(); | ||||
Rafael Espindola | 37f8e8a | 2009-04-24 12:40:33 +0000 | [diff] [blame] | 2954 | |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2955 | // unpack elements to the correct location |
2956 | while (NumElems > 4) { | ||||
2957 | if (EltNo < NumElems/2) { | ||||
2958 | V1 = getUnpackl(DAG, dl, VT, V1, V1); | ||||
2959 | } else { | ||||
2960 | V1 = getUnpackh(DAG, dl, VT, V1, V1); | ||||
2961 | EltNo -= NumElems/2; | ||||
2962 | } | ||||
2963 | NumElems >>= 1; | ||||
2964 | } | ||||
2965 | |||||
2966 | // Perform the splat. | ||||
2967 | int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo }; | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 2968 | V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1); |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2969 | V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]); |
2970 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2971 | } |
2972 | |||||
2973 | /// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified | ||||
Chris Lattner | e6aa386 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 2974 | /// vector of zero or undef vector. This produces a shuffle where the low |
2975 | /// element of V2 is swizzled into the zero/undef vector, landing at element | ||||
2976 | /// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3). | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2977 | static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx, |
Evan Cheng | 8c59037 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 2978 | bool isZero, bool HasSSE2, |
2979 | SelectionDAG &DAG) { | ||||
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 2980 | MVT VT = V2.getValueType(); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2981 | SDValue V1 = isZero |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2982 | ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT); |
2983 | unsigned NumElems = VT.getVectorNumElements(); | ||||
2984 | SmallVector<int, 16> MaskVec; | ||||
Chris Lattner | e6aa386 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 2985 | for (unsigned i = 0; i != NumElems; ++i) |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2986 | // If this is the insertion idx, put the low elt of V2 here. |
2987 | MaskVec.push_back(i == Idx ? NumElems : i); | ||||
2988 | return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2989 | } |
2990 | |||||
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 2991 | /// getNumOfConsecutiveZeros - Return the number of elements in a result of |
2992 | /// a shuffle that is zero. | ||||
2993 | static | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2994 | unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems, |
2995 | bool Low, SelectionDAG &DAG) { | ||||
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 2996 | unsigned NumZeros = 0; |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2997 | for (int i = 0; i < NumElems; ++i) { |
Evan Cheng | 57db53b | 2008-06-25 20:52:59 +0000 | [diff] [blame] | 2998 | unsigned Index = Low ? i : NumElems-i-1; |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 2999 | int Idx = SVOp->getMaskElt(Index); |
3000 | if (Idx < 0) { | ||||
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3001 | ++NumZeros; |
3002 | continue; | ||||
3003 | } | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3004 | SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index); |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 3005 | if (Elt.getNode() && isZeroNode(Elt)) |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3006 | ++NumZeros; |
3007 | else | ||||
3008 | break; | ||||
3009 | } | ||||
3010 | return NumZeros; | ||||
3011 | } | ||||
3012 | |||||
3013 | /// isVectorShift - Returns true if the shuffle can be implemented as a | ||||
3014 | /// logical left or right shift of a vector. | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3015 | /// FIXME: split into pslldqi, psrldqi, palignr variants. |
3016 | static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG, | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3017 | bool &isLeft, SDValue &ShVal, unsigned &ShAmt) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3018 | int NumElems = SVOp->getValueType(0).getVectorNumElements(); |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3019 | |
3020 | isLeft = true; | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3021 | unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG); |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3022 | if (!NumZeros) { |
3023 | isLeft = false; | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3024 | NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG); |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3025 | if (!NumZeros) |
3026 | return false; | ||||
3027 | } | ||||
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3028 | bool SeenV1 = false; |
3029 | bool SeenV2 = false; | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3030 | for (int i = NumZeros; i < NumElems; ++i) { |
3031 | int Val = isLeft ? (i - NumZeros) : i; | ||||
3032 | int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros)); | ||||
3033 | if (Idx < 0) | ||||
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3034 | continue; |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3035 | if (Idx < NumElems) |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3036 | SeenV1 = true; |
3037 | else { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3038 | Idx -= NumElems; |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3039 | SeenV2 = true; |
3040 | } | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3041 | if (Idx != Val) |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3042 | return false; |
3043 | } | ||||
3044 | if (SeenV1 && SeenV2) | ||||
3045 | return false; | ||||
3046 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3047 | ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1); |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3048 | ShAmt = NumZeros; |
3049 | return true; | ||||
3050 | } | ||||
3051 | |||||
3052 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3053 | /// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8. |
3054 | /// | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3055 | static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3056 | unsigned NumNonZero, unsigned NumZero, |
3057 | SelectionDAG &DAG, TargetLowering &TLI) { | ||||
3058 | if (NumNonZero > 8) | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3059 | return SDValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3060 | |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 3061 | DebugLoc dl = Op.getDebugLoc(); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3062 | SDValue V(0, 0); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3063 | bool First = true; |
3064 | for (unsigned i = 0; i < 16; ++i) { | ||||
3065 | bool ThisIsNonZero = (NonZeros & (1 << i)) != 0; | ||||
3066 | if (ThisIsNonZero && First) { | ||||
3067 | if (NumZero) | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3068 | V = getZeroVector(MVT::v8i16, true, DAG, dl); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3069 | else |
Dale Johannesen | 9bfc017 | 2009-02-06 23:05:02 +0000 | [diff] [blame] | 3070 | V = DAG.getUNDEF(MVT::v8i16); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3071 | First = false; |
3072 | } | ||||
3073 | |||||
3074 | if ((i & 1) != 0) { | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3075 | SDValue ThisElt(0, 0), LastElt(0, 0); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3076 | bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0; |
3077 | if (LastIsNonZero) { | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3078 | LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl, |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3079 | MVT::i16, Op.getOperand(i-1)); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3080 | } |
3081 | if (ThisIsNonZero) { | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3082 | ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i)); |
3083 | ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16, | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3084 | ThisElt, DAG.getConstant(8, MVT::i8)); |
3085 | if (LastIsNonZero) | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3086 | ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3087 | } else |
3088 | ThisElt = LastElt; | ||||
3089 | |||||
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 3090 | if (ThisElt.getNode()) |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3091 | V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt, |
Chris Lattner | 5872a36 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 3092 | DAG.getIntPtrConstant(i/2)); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3093 | } |
3094 | } | ||||
3095 | |||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3096 | return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3097 | } |
3098 | |||||
3099 | /// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16. | ||||
3100 | /// | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3101 | static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3102 | unsigned NumNonZero, unsigned NumZero, |
3103 | SelectionDAG &DAG, TargetLowering &TLI) { | ||||
3104 | if (NumNonZero > 4) | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3105 | return SDValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3106 | |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 3107 | DebugLoc dl = Op.getDebugLoc(); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3108 | SDValue V(0, 0); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3109 | bool First = true; |
3110 | for (unsigned i = 0; i < 8; ++i) { | ||||
3111 | bool isNonZero = (NonZeros & (1 << i)) != 0; | ||||
3112 | if (isNonZero) { | ||||
3113 | if (First) { | ||||
3114 | if (NumZero) | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3115 | V = getZeroVector(MVT::v8i16, true, DAG, dl); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3116 | else |
Dale Johannesen | 9bfc017 | 2009-02-06 23:05:02 +0000 | [diff] [blame] | 3117 | V = DAG.getUNDEF(MVT::v8i16); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3118 | First = false; |
3119 | } | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3120 | V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3121 | MVT::v8i16, V, Op.getOperand(i), |
Chris Lattner | 5872a36 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 3122 | DAG.getIntPtrConstant(i)); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3123 | } |
3124 | } | ||||
3125 | |||||
3126 | return V; | ||||
3127 | } | ||||
3128 | |||||
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3129 | /// getVShift - Return a vector logical shift node. |
3130 | /// | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3131 | static SDValue getVShift(bool isLeft, MVT VT, SDValue SrcOp, |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3132 | unsigned NumBits, SelectionDAG &DAG, |
3133 | const TargetLowering &TLI, DebugLoc dl) { | ||||
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3134 | bool isMMX = VT.getSizeInBits() == 64; |
3135 | MVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64; | ||||
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3136 | unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL; |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3137 | SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp); |
3138 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, | ||||
3139 | DAG.getNode(Opc, dl, ShVT, SrcOp, | ||||
Gabor Greif | 825aa89 | 2008-08-28 23:19:51 +0000 | [diff] [blame] | 3140 | DAG.getConstant(NumBits, TLI.getShiftAmountTy()))); |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3141 | } |
3142 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3143 | SDValue |
3144 | X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) { | ||||
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 3145 | DebugLoc dl = Op.getDebugLoc(); |
Chris Lattner | e6aa386 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3146 | // All zero's are handled with pxor, all one's are handled with pcmpeqd. |
Gabor Greif | 825aa89 | 2008-08-28 23:19:51 +0000 | [diff] [blame] | 3147 | if (ISD::isBuildVectorAllZeros(Op.getNode()) |
3148 | || ISD::isBuildVectorAllOnes(Op.getNode())) { | ||||
Chris Lattner | e6aa386 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3149 | // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to |
3150 | // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are | ||||
3151 | // eliminated on x86-32 hosts. | ||||
3152 | if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32) | ||||
3153 | return Op; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3154 | |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 3155 | if (ISD::isBuildVectorAllOnes(Op.getNode())) |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3156 | return getOnesVector(Op.getValueType(), DAG, dl); |
3157 | return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl); | ||||
Chris Lattner | e6aa386 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3158 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3159 | |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3160 | MVT VT = Op.getValueType(); |
3161 | MVT EVT = VT.getVectorElementType(); | ||||
3162 | unsigned EVTBits = EVT.getSizeInBits(); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3163 | |
3164 | unsigned NumElems = Op.getNumOperands(); | ||||
3165 | unsigned NumZero = 0; | ||||
3166 | unsigned NumNonZero = 0; | ||||
3167 | unsigned NonZeros = 0; | ||||
Chris Lattner | 92bdcb5 | 2008-03-08 22:48:29 +0000 | [diff] [blame] | 3168 | bool IsAllConstants = true; |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3169 | SmallSet<SDValue, 8> Values; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3170 | for (unsigned i = 0; i < NumElems; ++i) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3171 | SDValue Elt = Op.getOperand(i); |
Evan Cheng | c107349 | 2007-12-12 06:45:40 +0000 | [diff] [blame] | 3172 | if (Elt.getOpcode() == ISD::UNDEF) |
3173 | continue; | ||||
3174 | Values.insert(Elt); | ||||
3175 | if (Elt.getOpcode() != ISD::Constant && | ||||
3176 | Elt.getOpcode() != ISD::ConstantFP) | ||||
Chris Lattner | 92bdcb5 | 2008-03-08 22:48:29 +0000 | [diff] [blame] | 3177 | IsAllConstants = false; |
Evan Cheng | c107349 | 2007-12-12 06:45:40 +0000 | [diff] [blame] | 3178 | if (isZeroNode(Elt)) |
3179 | NumZero++; | ||||
3180 | else { | ||||
3181 | NonZeros |= (1 << i); | ||||
3182 | NumNonZero++; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3183 | } |
3184 | } | ||||
3185 | |||||
3186 | if (NumNonZero == 0) { | ||||
Chris Lattner | e6aa386 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 3187 | // All undef vector. Return an UNDEF. All zero vectors were handled above. |
Dale Johannesen | 9bfc017 | 2009-02-06 23:05:02 +0000 | [diff] [blame] | 3188 | return DAG.getUNDEF(VT); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3189 | } |
3190 | |||||
Chris Lattner | 66a4dda | 2008-03-09 05:42:06 +0000 | [diff] [blame] | 3191 | // Special case for single non-zero, non-undef, element. |
Eli Friedman | d49401f | 2009-06-06 06:05:10 +0000 | [diff] [blame] | 3192 | if (NumNonZero == 1) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3193 | unsigned Idx = CountTrailingZeros_32(NonZeros); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3194 | SDValue Item = Op.getOperand(Idx); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3195 | |
Chris Lattner | 2d91b96 | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 3196 | // If this is an insertion of an i64 value on x86-32, and if the top bits of |
3197 | // the value are obviously zero, truncate the value to i32 and do the | ||||
3198 | // insertion that way. Only do this if the value is non-constant or if the | ||||
3199 | // value is a constant being inserted into element 0. It is cheaper to do | ||||
3200 | // a constant pool load than it is to do a movd + shuffle. | ||||
3201 | if (EVT == MVT::i64 && !Subtarget->is64Bit() && | ||||
3202 | (!IsAllConstants || Idx == 0)) { | ||||
3203 | if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) { | ||||
3204 | // Handle MMX and SSE both. | ||||
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3205 | MVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32; |
3206 | unsigned VecElts = VT == MVT::v2i64 ? 4 : 2; | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3207 | |
Chris Lattner | 2d91b96 | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 3208 | // Truncate the value (which may itself be a constant) to i32, and |
3209 | // convert it to a vector with movd (S2V+shuffle to zero extend). | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3210 | Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item); |
3211 | Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item); | ||||
Evan Cheng | 8c59037 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 3212 | Item = getShuffleVectorZeroOrUndef(Item, 0, true, |
3213 | Subtarget->hasSSE2(), DAG); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3214 | |
Chris Lattner | 2d91b96 | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 3215 | // Now we have our 32-bit value zero extended in the low element of |
3216 | // a vector. If Idx != 0, swizzle it into place. | ||||
3217 | if (Idx != 0) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3218 | SmallVector<int, 4> Mask; |
3219 | Mask.push_back(Idx); | ||||
3220 | for (unsigned i = 1; i != VecElts; ++i) | ||||
3221 | Mask.push_back(i); | ||||
3222 | Item = DAG.getVectorShuffle(VecVT, dl, Item, | ||||
3223 | DAG.getUNDEF(Item.getValueType()), | ||||
3224 | &Mask[0]); | ||||
Chris Lattner | 2d91b96 | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 3225 | } |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3226 | return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item); |
Chris Lattner | 2d91b96 | 2008-03-09 01:05:04 +0000 | [diff] [blame] | 3227 | } |
3228 | } | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3229 | |
Chris Lattner | ac91489 | 2008-03-08 22:59:52 +0000 | [diff] [blame] | 3230 | // If we have a constant or non-constant insertion into the low element of |
3231 | // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into | ||||
3232 | // the rest of the elements. This will be matched as movd/movq/movss/movsd | ||||
Eli Friedman | d49401f | 2009-06-06 06:05:10 +0000 | [diff] [blame] | 3233 | // depending on what the source datatype is. |
3234 | if (Idx == 0) { | ||||
3235 | if (NumZero == 0) { | ||||
3236 | return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item); | ||||
3237 | } else if (EVT == MVT::i32 || EVT == MVT::f32 || EVT == MVT::f64 || | ||||
3238 | (EVT == MVT::i64 && Subtarget->is64Bit())) { | ||||
3239 | Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item); | ||||
3240 | // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector. | ||||
3241 | return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(), | ||||
3242 | DAG); | ||||
3243 | } else if (EVT == MVT::i16 || EVT == MVT::i8) { | ||||
3244 | Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item); | ||||
3245 | MVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32; | ||||
3246 | Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item); | ||||
3247 | Item = getShuffleVectorZeroOrUndef(Item, 0, true, | ||||
3248 | Subtarget->hasSSE2(), DAG); | ||||
3249 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item); | ||||
3250 | } | ||||
Chris Lattner | 92bdcb5 | 2008-03-08 22:48:29 +0000 | [diff] [blame] | 3251 | } |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3252 | |
3253 | // Is it a vector logical left shift? | ||||
3254 | if (NumElems == 2 && Idx == 1 && | ||||
3255 | isZeroNode(Op.getOperand(0)) && !isZeroNode(Op.getOperand(1))) { | ||||
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3256 | unsigned NumBits = VT.getSizeInBits(); |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3257 | return getVShift(true, VT, |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3258 | DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, |
Dale Johannesen | 24dd9a5 | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 3259 | VT, Op.getOperand(1)), |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3260 | NumBits/2, DAG, *this, dl); |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 3261 | } |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3262 | |
Chris Lattner | 92bdcb5 | 2008-03-08 22:48:29 +0000 | [diff] [blame] | 3263 | if (IsAllConstants) // Otherwise, it's better to do a constpool load. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3264 | return SDValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3265 | |
Chris Lattner | ac91489 | 2008-03-08 22:59:52 +0000 | [diff] [blame] | 3266 | // Otherwise, if this is a vector with i32 or f32 elements, and the element |
3267 | // is a non-constant being inserted into an element other than the low one, | ||||
3268 | // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka | ||||
3269 | // movd/movss) to move this into the low element, then shuffle it into | ||||
3270 | // place. | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3271 | if (EVTBits == 32) { |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3272 | Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3273 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3274 | // Turn it into a shuffle of zero and zero-extended scalar to vector. |
Evan Cheng | 8c59037 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 3275 | Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, |
3276 | Subtarget->hasSSE2(), DAG); | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3277 | SmallVector<int, 8> MaskVec; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3278 | for (unsigned i = 0; i < NumElems; i++) |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3279 | MaskVec.push_back(i == Idx ? 0 : 1); |
3280 | return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3281 | } |
3282 | } | ||||
3283 | |||||
Chris Lattner | 66a4dda | 2008-03-09 05:42:06 +0000 | [diff] [blame] | 3284 | // Splat is obviously ok. Let legalizer expand it to a shuffle. |
3285 | if (Values.size() == 1) | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3286 | return SDValue(); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3287 | |
Dan Gohman | 2146324 | 2007-07-24 22:55:08 +0000 | [diff] [blame] | 3288 | // A vector full of immediates; various special cases are already |
3289 | // handled, so this is best done with a single constant-pool load. | ||||
Chris Lattner | 92bdcb5 | 2008-03-08 22:48:29 +0000 | [diff] [blame] | 3290 | if (IsAllConstants) |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3291 | return SDValue(); |
Dan Gohman | 2146324 | 2007-07-24 22:55:08 +0000 | [diff] [blame] | 3292 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3293 | // Let legalizer expand 2-wide build_vectors. |
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3294 | if (EVTBits == 64) { |
3295 | if (NumNonZero == 1) { | ||||
3296 | // One half is zero or undef. | ||||
3297 | unsigned Idx = CountTrailingZeros_32(NonZeros); | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3298 | SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, |
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3299 | Op.getOperand(Idx)); |
Evan Cheng | 8c59037 | 2008-05-15 08:39:06 +0000 | [diff] [blame] | 3300 | return getShuffleVectorZeroOrUndef(V2, Idx, true, |
3301 | Subtarget->hasSSE2(), DAG); | ||||
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3302 | } |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3303 | return SDValue(); |
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3304 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3305 | |
3306 | // If element VT is < 32 bits, convert it to inserts into a zero vector. | ||||
3307 | if (EVTBits == 8 && NumElems == 16) { | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3308 | SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3309 | *this); |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 3310 | if (V.getNode()) return V; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3311 | } |
3312 | |||||
3313 | if (EVTBits == 16 && NumElems == 8) { | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3314 | SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3315 | *this); |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 3316 | if (V.getNode()) return V; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3317 | } |
3318 | |||||
3319 | // If element VT is == 32 bits, turn it into a number of shuffles. | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3320 | SmallVector<SDValue, 8> V; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3321 | V.resize(NumElems); |
3322 | if (NumElems == 4 && NumZero > 0) { | ||||
3323 | for (unsigned i = 0; i < 4; ++i) { | ||||
3324 | bool isZero = !(NonZeros & (1 << i)); | ||||
3325 | if (isZero) | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3326 | V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3327 | else |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3328 | V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i)); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3329 | } |
3330 | |||||
3331 | for (unsigned i = 0; i < 2; ++i) { | ||||
3332 | switch ((NonZeros & (0x3 << i*2)) >> (i*2)) { | ||||
3333 | default: break; | ||||
3334 | case 0: | ||||
3335 | V[i] = V[i*2]; // Must be a zero vector. | ||||
3336 | break; | ||||
3337 | case 1: | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3338 | V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3339 | break; |
3340 | case 2: | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3341 | V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3342 | break; |
3343 | case 3: | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3344 | V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3345 | break; |
3346 | } | ||||
3347 | } | ||||
3348 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3349 | SmallVector<int, 8> MaskVec; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3350 | bool Reverse = (NonZeros & 0x3) == 2; |
3351 | for (unsigned i = 0; i < 2; ++i) | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3352 | MaskVec.push_back(Reverse ? 1-i : i); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3353 | Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2; |
3354 | for (unsigned i = 0; i < 2; ++i) | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3355 | MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems); |
3356 | return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3357 | } |
3358 | |||||
3359 | if (Values.size() > 2) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3360 | // If we have SSE 4.1, Expand into a number of inserts unless the number of |
3361 | // values to be inserted is equal to the number of elements, in which case | ||||
3362 | // use the unpack code below in the hopes of matching the consecutive elts | ||||
3363 | // load merge pattern for shuffles. | ||||
3364 | // FIXME: We could probably just check that here directly. | ||||
3365 | if (Values.size() < NumElems && VT.getSizeInBits() == 128 && | ||||
3366 | getSubtarget()->hasSSE41()) { | ||||
3367 | V[0] = DAG.getUNDEF(VT); | ||||
3368 | for (unsigned i = 0; i < NumElems; ++i) | ||||
3369 | if (Op.getOperand(i).getOpcode() != ISD::UNDEF) | ||||
3370 | V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0], | ||||
3371 | Op.getOperand(i), DAG.getIntPtrConstant(i)); | ||||
3372 | return V[0]; | ||||
3373 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3374 | // Expand into a number of unpckl*. |
3375 | // e.g. for v4f32 | ||||
3376 | // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0> | ||||
3377 | // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1> | ||||
3378 | // Step 2: unpcklps X, Y ==> <3, 2, 1, 0> | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3379 | for (unsigned i = 0; i < NumElems; ++i) |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3380 | V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i)); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3381 | NumElems >>= 1; |
3382 | while (NumElems != 0) { | ||||
3383 | for (unsigned i = 0; i < NumElems; ++i) | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3384 | V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3385 | NumElems >>= 1; |
3386 | } | ||||
3387 | return V[0]; | ||||
3388 | } | ||||
3389 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3390 | return SDValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3391 | } |
3392 | |||||
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3393 | // v8i16 shuffles - Prefer shuffles in the following order: |
3394 | // 1. [all] pshuflw, pshufhw, optional move | ||||
3395 | // 2. [ssse3] 1 x pshufb | ||||
3396 | // 3. [ssse3] 2 x pshufb + 1 x por | ||||
3397 | // 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw) | ||||
Evan Cheng | fca2924 | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 3398 | static |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3399 | SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp, |
3400 | SelectionDAG &DAG, X86TargetLowering &TLI) { | ||||
3401 | SDValue V1 = SVOp->getOperand(0); | ||||
3402 | SDValue V2 = SVOp->getOperand(1); | ||||
3403 | DebugLoc dl = SVOp->getDebugLoc(); | ||||
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3404 | SmallVector<int, 8> MaskVals; |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3405 | |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3406 | // Determine if more than 1 of the words in each of the low and high quadwords |
3407 | // of the result come from the same quadword of one of the two inputs. Undef | ||||
3408 | // mask values count as coming from any quadword, for better codegen. | ||||
3409 | SmallVector<unsigned, 4> LoQuad(4); | ||||
3410 | SmallVector<unsigned, 4> HiQuad(4); | ||||
3411 | BitVector InputQuads(4); | ||||
3412 | for (unsigned i = 0; i < 8; ++i) { | ||||
3413 | SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad; | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3414 | int EltIdx = SVOp->getMaskElt(i); |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3415 | MaskVals.push_back(EltIdx); |
3416 | if (EltIdx < 0) { | ||||
3417 | ++Quad[0]; | ||||
3418 | ++Quad[1]; | ||||
3419 | ++Quad[2]; | ||||
3420 | ++Quad[3]; | ||||
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3421 | continue; |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3422 | } |
3423 | ++Quad[EltIdx / 4]; | ||||
3424 | InputQuads.set(EltIdx / 4); | ||||
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3425 | } |
Bill Wendling | 2c7cd59 | 2008-08-21 22:35:37 +0000 | [diff] [blame] | 3426 | |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3427 | int BestLoQuad = -1; |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3428 | unsigned MaxQuad = 1; |
3429 | for (unsigned i = 0; i < 4; ++i) { | ||||
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3430 | if (LoQuad[i] > MaxQuad) { |
3431 | BestLoQuad = i; | ||||
3432 | MaxQuad = LoQuad[i]; | ||||
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3433 | } |
Evan Cheng | fca2924 | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 3434 | } |
3435 | |||||
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3436 | int BestHiQuad = -1; |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3437 | MaxQuad = 1; |
3438 | for (unsigned i = 0; i < 4; ++i) { | ||||
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3439 | if (HiQuad[i] > MaxQuad) { |
3440 | BestHiQuad = i; | ||||
3441 | MaxQuad = HiQuad[i]; | ||||
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3442 | } |
3443 | } | ||||
3444 | |||||
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3445 | // For SSSE3, If all 8 words of the result come from only 1 quadword of each |
3446 | // of the two input vectors, shuffle them into one input vector so only a | ||||
3447 | // single pshufb instruction is necessary. If There are more than 2 input | ||||
3448 | // quads, disable the next transformation since it does not help SSSE3. | ||||
3449 | bool V1Used = InputQuads[0] || InputQuads[1]; | ||||
3450 | bool V2Used = InputQuads[2] || InputQuads[3]; | ||||
3451 | if (TLI.getSubtarget()->hasSSSE3()) { | ||||
3452 | if (InputQuads.count() == 2 && V1Used && V2Used) { | ||||
3453 | BestLoQuad = InputQuads.find_first(); | ||||
3454 | BestHiQuad = InputQuads.find_next(BestLoQuad); | ||||
3455 | } | ||||
3456 | if (InputQuads.count() > 2) { | ||||
3457 | BestLoQuad = -1; | ||||
3458 | BestHiQuad = -1; | ||||
3459 | } | ||||
3460 | } | ||||
Bill Wendling | 2c7cd59 | 2008-08-21 22:35:37 +0000 | [diff] [blame] | 3461 | |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3462 | // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update |
3463 | // the shuffle mask. If a quad is scored as -1, that means that it contains | ||||
3464 | // words from all 4 input quadwords. | ||||
3465 | SDValue NewV; | ||||
3466 | if (BestLoQuad >= 0 || BestHiQuad >= 0) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3467 | SmallVector<int, 8> MaskV; |
3468 | MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad); | ||||
3469 | MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad); | ||||
3470 | NewV = DAG.getVectorShuffle(MVT::v2i64, dl, | ||||
3471 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1), | ||||
3472 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]); | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3473 | NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV); |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3474 | |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3475 | // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the |
3476 | // source words for the shuffle, to aid later transformations. | ||||
3477 | bool AllWordsInNewV = true; | ||||
Mon P Wang | b1db120 | 2009-03-11 06:35:11 +0000 | [diff] [blame] | 3478 | bool InOrder[2] = { true, true }; |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3479 | for (unsigned i = 0; i != 8; ++i) { |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3480 | int idx = MaskVals[i]; |
Mon P Wang | b1db120 | 2009-03-11 06:35:11 +0000 | [diff] [blame] | 3481 | if (idx != (int)i) |
3482 | InOrder[i/4] = false; | ||||
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3483 | if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad) |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3484 | continue; |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3485 | AllWordsInNewV = false; |
3486 | break; | ||||
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3487 | } |
Bill Wendling | 2c7cd59 | 2008-08-21 22:35:37 +0000 | [diff] [blame] | 3488 | |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3489 | bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV; |
3490 | if (AllWordsInNewV) { | ||||
3491 | for (int i = 0; i != 8; ++i) { | ||||
3492 | int idx = MaskVals[i]; | ||||
3493 | if (idx < 0) | ||||
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3494 | continue; |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3495 | idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4; |
3496 | if ((idx != i) && idx < 4) | ||||
3497 | pshufhw = false; | ||||
3498 | if ((idx != i) && idx > 3) | ||||
3499 | pshuflw = false; | ||||
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3500 | } |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3501 | V1 = NewV; |
3502 | V2Used = false; | ||||
3503 | BestLoQuad = 0; | ||||
3504 | BestHiQuad = 1; | ||||
Evan Cheng | fca2924 | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 3505 | } |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3506 | |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3507 | // If we've eliminated the use of V2, and the new mask is a pshuflw or |
3508 | // pshufhw, that's as cheap as it gets. Return the new shuffle. | ||||
Mon P Wang | b1db120 | 2009-03-11 06:35:11 +0000 | [diff] [blame] | 3509 | if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3510 | return DAG.getVectorShuffle(MVT::v8i16, dl, NewV, |
3511 | DAG.getUNDEF(MVT::v8i16), &MaskVals[0]); | ||||
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3512 | } |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3513 | } |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3514 | |
3515 | // If we have SSSE3, and all words of the result are from 1 input vector, | ||||
3516 | // case 2 is generated, otherwise case 3 is generated. If no SSSE3 | ||||
3517 | // is present, fall back to case 4. | ||||
3518 | if (TLI.getSubtarget()->hasSSSE3()) { | ||||
3519 | SmallVector<SDValue,16> pshufbMask; | ||||
3520 | |||||
3521 | // If we have elements from both input vectors, set the high bit of the | ||||
3522 | // shuffle mask element to zero out elements that come from V2 in the V1 | ||||
3523 | // mask, and elements that come from V1 in the V2 mask, so that the two | ||||
3524 | // results can be OR'd together. | ||||
3525 | bool TwoInputs = V1Used && V2Used; | ||||
3526 | for (unsigned i = 0; i != 8; ++i) { | ||||
3527 | int EltIdx = MaskVals[i] * 2; | ||||
3528 | if (TwoInputs && (EltIdx >= 16)) { | ||||
3529 | pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8)); | ||||
3530 | pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8)); | ||||
3531 | continue; | ||||
3532 | } | ||||
3533 | pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8)); | ||||
3534 | pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8)); | ||||
3535 | } | ||||
3536 | V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1); | ||||
3537 | V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1, | ||||
Evan Cheng | 907a2d2 | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 3538 | DAG.getNode(ISD::BUILD_VECTOR, dl, |
3539 | MVT::v16i8, &pshufbMask[0], 16)); | ||||
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3540 | if (!TwoInputs) |
3541 | return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1); | ||||
3542 | |||||
3543 | // Calculate the shuffle mask for the second input, shuffle it, and | ||||
3544 | // OR it with the first shuffled input. | ||||
3545 | pshufbMask.clear(); | ||||
3546 | for (unsigned i = 0; i != 8; ++i) { | ||||
3547 | int EltIdx = MaskVals[i] * 2; | ||||
3548 | if (EltIdx < 16) { | ||||
3549 | pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8)); | ||||
3550 | pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8)); | ||||
3551 | continue; | ||||
3552 | } | ||||
3553 | pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8)); | ||||
3554 | pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8)); | ||||
3555 | } | ||||
3556 | V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2); | ||||
3557 | V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2, | ||||
Evan Cheng | 907a2d2 | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 3558 | DAG.getNode(ISD::BUILD_VECTOR, dl, |
3559 | MVT::v16i8, &pshufbMask[0], 16)); | ||||
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3560 | V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2); |
3561 | return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1); | ||||
3562 | } | ||||
3563 | |||||
3564 | // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order, | ||||
3565 | // and update MaskVals with new element order. | ||||
3566 | BitVector InOrder(8); | ||||
3567 | if (BestLoQuad >= 0) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3568 | SmallVector<int, 8> MaskV; |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3569 | for (int i = 0; i != 4; ++i) { |
3570 | int idx = MaskVals[i]; | ||||
3571 | if (idx < 0) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3572 | MaskV.push_back(-1); |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3573 | InOrder.set(i); |
3574 | } else if ((idx / 4) == BestLoQuad) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3575 | MaskV.push_back(idx & 3); |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3576 | InOrder.set(i); |
3577 | } else { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3578 | MaskV.push_back(-1); |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3579 | } |
3580 | } | ||||
3581 | for (unsigned i = 4; i != 8; ++i) | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3582 | MaskV.push_back(i); |
3583 | NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16), | ||||
3584 | &MaskV[0]); | ||||
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3585 | } |
3586 | |||||
3587 | // If BestHi >= 0, generate a pshufhw to put the high elements in order, | ||||
3588 | // and update MaskVals with the new element order. | ||||
3589 | if (BestHiQuad >= 0) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3590 | SmallVector<int, 8> MaskV; |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3591 | for (unsigned i = 0; i != 4; ++i) |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3592 | MaskV.push_back(i); |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3593 | for (unsigned i = 4; i != 8; ++i) { |
3594 | int idx = MaskVals[i]; | ||||
3595 | if (idx < 0) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3596 | MaskV.push_back(-1); |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3597 | InOrder.set(i); |
3598 | } else if ((idx / 4) == BestHiQuad) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3599 | MaskV.push_back((idx & 3) + 4); |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3600 | InOrder.set(i); |
3601 | } else { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3602 | MaskV.push_back(-1); |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3603 | } |
3604 | } | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3605 | NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16), |
3606 | &MaskV[0]); | ||||
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3607 | } |
3608 | |||||
3609 | // In case BestHi & BestLo were both -1, which means each quadword has a word | ||||
3610 | // from each of the four input quadwords, calculate the InOrder bitvector now | ||||
3611 | // before falling through to the insert/extract cleanup. | ||||
3612 | if (BestLoQuad == -1 && BestHiQuad == -1) { | ||||
3613 | NewV = V1; | ||||
3614 | for (int i = 0; i != 8; ++i) | ||||
3615 | if (MaskVals[i] < 0 || MaskVals[i] == i) | ||||
3616 | InOrder.set(i); | ||||
3617 | } | ||||
3618 | |||||
3619 | // The other elements are put in the right place using pextrw and pinsrw. | ||||
3620 | for (unsigned i = 0; i != 8; ++i) { | ||||
3621 | if (InOrder[i]) | ||||
3622 | continue; | ||||
3623 | int EltIdx = MaskVals[i]; | ||||
3624 | if (EltIdx < 0) | ||||
3625 | continue; | ||||
3626 | SDValue ExtOp = (EltIdx < 8) | ||||
3627 | ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1, | ||||
3628 | DAG.getIntPtrConstant(EltIdx)) | ||||
3629 | : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2, | ||||
3630 | DAG.getIntPtrConstant(EltIdx - 8)); | ||||
3631 | NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp, | ||||
3632 | DAG.getIntPtrConstant(i)); | ||||
3633 | } | ||||
3634 | return NewV; | ||||
3635 | } | ||||
3636 | |||||
3637 | // v16i8 shuffles - Prefer shuffles in the following order: | ||||
3638 | // 1. [ssse3] 1 x pshufb | ||||
3639 | // 2. [ssse3] 2 x pshufb + 1 x por | ||||
3640 | // 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw | ||||
3641 | static | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3642 | SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp, |
3643 | SelectionDAG &DAG, X86TargetLowering &TLI) { | ||||
3644 | SDValue V1 = SVOp->getOperand(0); | ||||
3645 | SDValue V2 = SVOp->getOperand(1); | ||||
3646 | DebugLoc dl = SVOp->getDebugLoc(); | ||||
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3647 | SmallVector<int, 16> MaskVals; |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3648 | SVOp->getMask(MaskVals); |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3649 | |
3650 | // If we have SSSE3, case 1 is generated when all result bytes come from | ||||
3651 | // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is | ||||
3652 | // present, fall back to case 3. | ||||
3653 | // FIXME: kill V2Only once shuffles are canonizalized by getNode. | ||||
3654 | bool V1Only = true; | ||||
3655 | bool V2Only = true; | ||||
3656 | for (unsigned i = 0; i < 16; ++i) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3657 | int EltIdx = MaskVals[i]; |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3658 | if (EltIdx < 0) |
3659 | continue; | ||||
3660 | if (EltIdx < 16) | ||||
3661 | V2Only = false; | ||||
3662 | else | ||||
3663 | V1Only = false; | ||||
3664 | } | ||||
3665 | |||||
3666 | // If SSSE3, use 1 pshufb instruction per vector with elements in the result. | ||||
3667 | if (TLI.getSubtarget()->hasSSSE3()) { | ||||
3668 | SmallVector<SDValue,16> pshufbMask; | ||||
3669 | |||||
3670 | // If all result elements are from one input vector, then only translate | ||||
3671 | // undef mask values to 0x80 (zero out result) in the pshufb mask. | ||||
3672 | // | ||||
3673 | // Otherwise, we have elements from both input vectors, and must zero out | ||||
3674 | // elements that come from V2 in the first mask, and V1 in the second mask | ||||
3675 | // so that we can OR them together. | ||||
3676 | bool TwoInputs = !(V1Only || V2Only); | ||||
3677 | for (unsigned i = 0; i != 16; ++i) { | ||||
3678 | int EltIdx = MaskVals[i]; | ||||
3679 | if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) { | ||||
3680 | pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8)); | ||||
3681 | continue; | ||||
3682 | } | ||||
3683 | pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8)); | ||||
3684 | } | ||||
3685 | // If all the elements are from V2, assign it to V1 and return after | ||||
3686 | // building the first pshufb. | ||||
3687 | if (V2Only) | ||||
3688 | V1 = V2; | ||||
3689 | V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1, | ||||
Evan Cheng | 907a2d2 | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 3690 | DAG.getNode(ISD::BUILD_VECTOR, dl, |
3691 | MVT::v16i8, &pshufbMask[0], 16)); | ||||
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3692 | if (!TwoInputs) |
3693 | return V1; | ||||
3694 | |||||
3695 | // Calculate the shuffle mask for the second input, shuffle it, and | ||||
3696 | // OR it with the first shuffled input. | ||||
3697 | pshufbMask.clear(); | ||||
3698 | for (unsigned i = 0; i != 16; ++i) { | ||||
3699 | int EltIdx = MaskVals[i]; | ||||
3700 | if (EltIdx < 16) { | ||||
3701 | pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8)); | ||||
3702 | continue; | ||||
3703 | } | ||||
3704 | pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8)); | ||||
3705 | } | ||||
3706 | V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2, | ||||
Evan Cheng | 907a2d2 | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 3707 | DAG.getNode(ISD::BUILD_VECTOR, dl, |
3708 | MVT::v16i8, &pshufbMask[0], 16)); | ||||
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3709 | return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2); |
3710 | } | ||||
3711 | |||||
3712 | // No SSSE3 - Calculate in place words and then fix all out of place words | ||||
3713 | // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from | ||||
3714 | // the 16 different words that comprise the two doublequadword input vectors. | ||||
3715 | V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1); | ||||
3716 | V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2); | ||||
3717 | SDValue NewV = V2Only ? V2 : V1; | ||||
3718 | for (int i = 0; i != 8; ++i) { | ||||
3719 | int Elt0 = MaskVals[i*2]; | ||||
3720 | int Elt1 = MaskVals[i*2+1]; | ||||
3721 | |||||
3722 | // This word of the result is all undef, skip it. | ||||
3723 | if (Elt0 < 0 && Elt1 < 0) | ||||
3724 | continue; | ||||
3725 | |||||
3726 | // This word of the result is already in the correct place, skip it. | ||||
3727 | if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1)) | ||||
3728 | continue; | ||||
3729 | if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17)) | ||||
3730 | continue; | ||||
3731 | |||||
3732 | SDValue Elt0Src = Elt0 < 16 ? V1 : V2; | ||||
3733 | SDValue Elt1Src = Elt1 < 16 ? V1 : V2; | ||||
3734 | SDValue InsElt; | ||||
Mon P Wang | d0cec7a | 2009-03-11 18:47:57 +0000 | [diff] [blame] | 3735 | |
3736 | // If Elt0 and Elt1 are defined, are consecutive, and can be load | ||||
3737 | // using a single extract together, load it and store it. | ||||
3738 | if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) { | ||||
3739 | InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src, | ||||
3740 | DAG.getIntPtrConstant(Elt1 / 2)); | ||||
3741 | NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt, | ||||
3742 | DAG.getIntPtrConstant(i)); | ||||
3743 | continue; | ||||
3744 | } | ||||
3745 | |||||
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3746 | // If Elt1 is defined, extract it from the appropriate source. If the |
Mon P Wang | d0cec7a | 2009-03-11 18:47:57 +0000 | [diff] [blame] | 3747 | // source byte is not also odd, shift the extracted word left 8 bits |
3748 | // otherwise clear the bottom 8 bits if we need to do an or. | ||||
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3749 | if (Elt1 >= 0) { |
3750 | InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src, | ||||
3751 | DAG.getIntPtrConstant(Elt1 / 2)); | ||||
3752 | if ((Elt1 & 1) == 0) | ||||
3753 | InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt, | ||||
3754 | DAG.getConstant(8, TLI.getShiftAmountTy())); | ||||
Mon P Wang | d0cec7a | 2009-03-11 18:47:57 +0000 | [diff] [blame] | 3755 | else if (Elt0 >= 0) |
3756 | InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt, | ||||
3757 | DAG.getConstant(0xFF00, MVT::i16)); | ||||
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3758 | } |
3759 | // If Elt0 is defined, extract it from the appropriate source. If the | ||||
3760 | // source byte is not also even, shift the extracted word right 8 bits. If | ||||
3761 | // Elt1 was also defined, OR the extracted values together before | ||||
3762 | // inserting them in the result. | ||||
3763 | if (Elt0 >= 0) { | ||||
3764 | SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, | ||||
3765 | Elt0Src, DAG.getIntPtrConstant(Elt0 / 2)); | ||||
3766 | if ((Elt0 & 1) != 0) | ||||
3767 | InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0, | ||||
3768 | DAG.getConstant(8, TLI.getShiftAmountTy())); | ||||
Mon P Wang | d0cec7a | 2009-03-11 18:47:57 +0000 | [diff] [blame] | 3769 | else if (Elt1 >= 0) |
3770 | InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0, | ||||
3771 | DAG.getConstant(0x00FF, MVT::i16)); | ||||
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 3772 | InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0) |
3773 | : InsElt0; | ||||
3774 | } | ||||
3775 | NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt, | ||||
3776 | DAG.getIntPtrConstant(i)); | ||||
3777 | } | ||||
3778 | return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV); | ||||
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3779 | } |
3780 | |||||
Evan Cheng | 15e8f5a | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 3781 | /// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide |
3782 | /// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be | ||||
3783 | /// done when every pair / quad of shuffle mask elements point to elements in | ||||
3784 | /// the right sequence. e.g. | ||||
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3785 | /// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15> |
3786 | static | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3787 | SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp, |
3788 | SelectionDAG &DAG, | ||||
3789 | TargetLowering &TLI, DebugLoc dl) { | ||||
3790 | MVT VT = SVOp->getValueType(0); | ||||
3791 | SDValue V1 = SVOp->getOperand(0); | ||||
3792 | SDValue V2 = SVOp->getOperand(1); | ||||
3793 | unsigned NumElems = VT.getVectorNumElements(); | ||||
Evan Cheng | 15e8f5a | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 3794 | unsigned NewWidth = (NumElems == 4) ? 2 : 4; |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3795 | MVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth); |
Duncan Sands | d3ace28 | 2008-07-21 10:20:31 +0000 | [diff] [blame] | 3796 | MVT MaskEltVT = MaskVT.getVectorElementType(); |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3797 | MVT NewVT = MaskVT; |
3798 | switch (VT.getSimpleVT()) { | ||||
3799 | default: assert(false && "Unexpected!"); | ||||
Evan Cheng | 15e8f5a | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 3800 | case MVT::v4f32: NewVT = MVT::v2f64; break; |
3801 | case MVT::v4i32: NewVT = MVT::v2i64; break; | ||||
3802 | case MVT::v8i16: NewVT = MVT::v4i32; break; | ||||
3803 | case MVT::v16i8: NewVT = MVT::v4i32; break; | ||||
Evan Cheng | 15e8f5a | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 3804 | } |
3805 | |||||
Anton Korobeynikov | 8c90d2a | 2008-02-20 11:22:39 +0000 | [diff] [blame] | 3806 | if (NewWidth == 2) { |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3807 | if (VT.isInteger()) |
Evan Cheng | 15e8f5a | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 3808 | NewVT = MVT::v2i64; |
3809 | else | ||||
3810 | NewVT = MVT::v2f64; | ||||
Anton Korobeynikov | 8c90d2a | 2008-02-20 11:22:39 +0000 | [diff] [blame] | 3811 | } |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3812 | int Scale = NumElems / NewWidth; |
3813 | SmallVector<int, 8> MaskVec; | ||||
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3814 | for (unsigned i = 0; i < NumElems; i += Scale) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3815 | int StartIdx = -1; |
3816 | for (int j = 0; j < Scale; ++j) { | ||||
3817 | int EltIdx = SVOp->getMaskElt(i+j); | ||||
3818 | if (EltIdx < 0) | ||||
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3819 | continue; |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3820 | if (StartIdx == -1) |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3821 | StartIdx = EltIdx - (EltIdx % Scale); |
3822 | if (EltIdx != StartIdx + j) | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3823 | return SDValue(); |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3824 | } |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3825 | if (StartIdx == -1) |
3826 | MaskVec.push_back(-1); | ||||
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 3827 | else |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3828 | MaskVec.push_back(StartIdx / Scale); |
Evan Cheng | fca2924 | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 3829 | } |
3830 | |||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3831 | V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1); |
3832 | V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2); | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3833 | return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]); |
Evan Cheng | fca2924 | 2007-12-07 08:07:39 +0000 | [diff] [blame] | 3834 | } |
3835 | |||||
Evan Cheng | e9b9c67 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 3836 | /// getVZextMovL - Return a zero-extending vector move low node. |
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3837 | /// |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3838 | static SDValue getVZextMovL(MVT VT, MVT OpVT, |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3839 | SDValue SrcOp, SelectionDAG &DAG, |
3840 | const X86Subtarget *Subtarget, DebugLoc dl) { | ||||
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3841 | if (VT == MVT::v2f64 || VT == MVT::v4f32) { |
3842 | LoadSDNode *LD = NULL; | ||||
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 3843 | if (!isScalarLoadToVector(SrcOp.getNode(), &LD)) |
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3844 | LD = dyn_cast<LoadSDNode>(SrcOp); |
3845 | if (!LD) { | ||||
3846 | // movssrr and movsdrr do not clear top bits. Try to use movd, movq | ||||
3847 | // instead. | ||||
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 3848 | MVT EVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32; |
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3849 | if ((EVT != MVT::i64 || Subtarget->is64Bit()) && |
3850 | SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR && | ||||
3851 | SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT && | ||||
3852 | SrcOp.getOperand(0).getOperand(0).getValueType() == EVT) { | ||||
3853 | // PR2108 | ||||
3854 | OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32; | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3855 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, |
3856 | DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT, | ||||
3857 | DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, | ||||
3858 | OpVT, | ||||
Gabor Greif | 825aa89 | 2008-08-28 23:19:51 +0000 | [diff] [blame] | 3859 | SrcOp.getOperand(0) |
3860 | .getOperand(0)))); | ||||
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3861 | } |
3862 | } | ||||
3863 | } | ||||
3864 | |||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3865 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, |
3866 | DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT, | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 3867 | DAG.getNode(ISD::BIT_CONVERT, dl, |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 3868 | OpVT, SrcOp))); |
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 3869 | } |
3870 | |||||
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3871 | /// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of |
3872 | /// shuffles. | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3873 | static SDValue |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3874 | LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) { |
3875 | SDValue V1 = SVOp->getOperand(0); | ||||
3876 | SDValue V2 = SVOp->getOperand(1); | ||||
3877 | DebugLoc dl = SVOp->getDebugLoc(); | ||||
3878 | MVT VT = SVOp->getValueType(0); | ||||
3879 | |||||
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3880 | SmallVector<std::pair<int, int>, 8> Locs; |
Rafael Espindola | 4e3ff5a | 2008-08-28 18:32:53 +0000 | [diff] [blame] | 3881 | Locs.resize(4); |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3882 | SmallVector<int, 8> Mask1(4U, -1); |
3883 | SmallVector<int, 8> PermMask; | ||||
3884 | SVOp->getMask(PermMask); | ||||
3885 | |||||
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3886 | unsigned NumHi = 0; |
3887 | unsigned NumLo = 0; | ||||
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3888 | for (unsigned i = 0; i != 4; ++i) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3889 | int Idx = PermMask[i]; |
3890 | if (Idx < 0) { | ||||
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3891 | Locs[i] = std::make_pair(-1, -1); |
3892 | } else { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3893 | assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!"); |
3894 | if (Idx < 4) { | ||||
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3895 | Locs[i] = std::make_pair(0, NumLo); |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3896 | Mask1[NumLo] = Idx; |
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3897 | NumLo++; |
3898 | } else { | ||||
3899 | Locs[i] = std::make_pair(1, NumHi); | ||||
3900 | if (2+NumHi < 4) | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3901 | Mask1[2+NumHi] = Idx; |
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3902 | NumHi++; |
3903 | } | ||||
3904 | } | ||||
3905 | } | ||||
Evan Cheng | 3cae033 | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 3906 | |
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3907 | if (NumLo <= 2 && NumHi <= 2) { |
Evan Cheng | 3cae033 | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 3908 | // If no more than two elements come from either vector. This can be |
3909 | // implemented with two shuffles. First shuffle gather the elements. | ||||
3910 | // The second shuffle, which takes the first shuffle as both of its | ||||
3911 | // vector operands, put the elements into the right order. | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3912 | V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]); |
Evan Cheng | 3cae033 | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 3913 | |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3914 | SmallVector<int, 8> Mask2(4U, -1); |
3915 | |||||
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3916 | for (unsigned i = 0; i != 4; ++i) { |
3917 | if (Locs[i].first == -1) | ||||
3918 | continue; | ||||
3919 | else { | ||||
3920 | unsigned Idx = (i < 2) ? 0 : 4; | ||||
3921 | Idx += Locs[i].first * 2 + Locs[i].second; | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3922 | Mask2[i] = Idx; |
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3923 | } |
3924 | } | ||||
3925 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3926 | return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]); |
Evan Cheng | 3cae033 | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 3927 | } else if (NumLo == 3 || NumHi == 3) { |
3928 | // Otherwise, we must have three elements from one vector, call it X, and | ||||
3929 | // one element from the other, call it Y. First, use a shufps to build an | ||||
3930 | // intermediate vector with the one element from Y and the element from X | ||||
3931 | // that will be in the same half in the final destination (the indexes don't | ||||
3932 | // matter). Then, use a shufps to build the final vector, taking the half | ||||
3933 | // containing the element from Y from the intermediate, and the other half | ||||
3934 | // from X. | ||||
3935 | if (NumHi == 3) { | ||||
3936 | // Normalize it so the 3 elements come from V1. | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3937 | CommuteVectorShuffleMask(PermMask, VT); |
Evan Cheng | 3cae033 | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 3938 | std::swap(V1, V2); |
3939 | } | ||||
3940 | |||||
3941 | // Find the element from V2. | ||||
3942 | unsigned HiIndex; | ||||
3943 | for (HiIndex = 0; HiIndex < 3; ++HiIndex) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3944 | int Val = PermMask[HiIndex]; |
3945 | if (Val < 0) | ||||
Evan Cheng | 3cae033 | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 3946 | continue; |
Evan Cheng | 3cae033 | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 3947 | if (Val >= 4) |
3948 | break; | ||||
3949 | } | ||||
3950 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3951 | Mask1[0] = PermMask[HiIndex]; |
3952 | Mask1[1] = -1; | ||||
3953 | Mask1[2] = PermMask[HiIndex^1]; | ||||
3954 | Mask1[3] = -1; | ||||
3955 | V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]); | ||||
Evan Cheng | 3cae033 | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 3956 | |
3957 | if (HiIndex >= 2) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3958 | Mask1[0] = PermMask[0]; |
3959 | Mask1[1] = PermMask[1]; | ||||
3960 | Mask1[2] = HiIndex & 1 ? 6 : 4; | ||||
3961 | Mask1[3] = HiIndex & 1 ? 4 : 6; | ||||
3962 | return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]); | ||||
Evan Cheng | 3cae033 | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 3963 | } else { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3964 | Mask1[0] = HiIndex & 1 ? 2 : 0; |
3965 | Mask1[1] = HiIndex & 1 ? 0 : 2; | ||||
3966 | Mask1[2] = PermMask[2]; | ||||
3967 | Mask1[3] = PermMask[3]; | ||||
3968 | if (Mask1[2] >= 0) | ||||
3969 | Mask1[2] += 4; | ||||
3970 | if (Mask1[3] >= 0) | ||||
3971 | Mask1[3] += 4; | ||||
3972 | return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]); | ||||
Evan Cheng | 3cae033 | 2008-07-23 00:22:17 +0000 | [diff] [blame] | 3973 | } |
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3974 | } |
3975 | |||||
3976 | // Break it into (shuffle shuffle_hi, shuffle_lo). | ||||
3977 | Locs.clear(); | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3978 | SmallVector<int,8> LoMask(4U, -1); |
3979 | SmallVector<int,8> HiMask(4U, -1); | ||||
3980 | |||||
3981 | SmallVector<int,8> *MaskPtr = &LoMask; | ||||
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3982 | unsigned MaskIdx = 0; |
3983 | unsigned LoIdx = 0; | ||||
3984 | unsigned HiIdx = 2; | ||||
3985 | for (unsigned i = 0; i != 4; ++i) { | ||||
3986 | if (i == 2) { | ||||
3987 | MaskPtr = &HiMask; | ||||
3988 | MaskIdx = 1; | ||||
3989 | LoIdx = 0; | ||||
3990 | HiIdx = 2; | ||||
3991 | } | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3992 | int Idx = PermMask[i]; |
3993 | if (Idx < 0) { | ||||
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3994 | Locs[i] = std::make_pair(-1, -1); |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3995 | } else if (Idx < 4) { |
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3996 | Locs[i] = std::make_pair(MaskIdx, LoIdx); |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 3997 | (*MaskPtr)[LoIdx] = Idx; |
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 3998 | LoIdx++; |
3999 | } else { | ||||
4000 | Locs[i] = std::make_pair(MaskIdx, HiIdx); | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4001 | (*MaskPtr)[HiIdx] = Idx; |
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4002 | HiIdx++; |
4003 | } | ||||
4004 | } | ||||
4005 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4006 | SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]); |
4007 | SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]); | ||||
4008 | SmallVector<int, 8> MaskOps; | ||||
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4009 | for (unsigned i = 0; i != 4; ++i) { |
4010 | if (Locs[i].first == -1) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4011 | MaskOps.push_back(-1); |
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4012 | } else { |
4013 | unsigned Idx = Locs[i].first * 4 + Locs[i].second; | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4014 | MaskOps.push_back(Idx); |
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4015 | } |
4016 | } | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4017 | return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]); |
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4018 | } |
4019 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4020 | SDValue |
4021 | X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4022 | ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4023 | SDValue V1 = Op.getOperand(0); |
4024 | SDValue V2 = Op.getOperand(1); | ||||
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4025 | MVT VT = Op.getValueType(); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4026 | DebugLoc dl = Op.getDebugLoc(); |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4027 | unsigned NumElems = VT.getVectorNumElements(); |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4028 | bool isMMX = VT.getSizeInBits() == 64; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4029 | bool V1IsUndef = V1.getOpcode() == ISD::UNDEF; |
4030 | bool V2IsUndef = V2.getOpcode() == ISD::UNDEF; | ||||
4031 | bool V1IsSplat = false; | ||||
4032 | bool V2IsSplat = false; | ||||
4033 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4034 | if (isZeroShuffle(SVOp)) |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4035 | return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4036 | |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4037 | // Promote splats to v4f32. |
4038 | if (SVOp->isSplat()) { | ||||
4039 | if (isMMX || NumElems < 4) | ||||
4040 | return Op; | ||||
4041 | return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2()); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4042 | } |
4043 | |||||
Evan Cheng | 15e8f5a | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 4044 | // If the shuffle can be profitably rewritten as a narrower shuffle, then |
4045 | // do it! | ||||
4046 | if (VT == MVT::v8i16 || VT == MVT::v16i8) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4047 | SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl); |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4048 | if (NewOp.getNode()) |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4049 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4050 | LowerVECTOR_SHUFFLE(NewOp, DAG)); |
Evan Cheng | 15e8f5a | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 4051 | } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) { |
4052 | // FIXME: Figure out a cleaner way to do this. | ||||
4053 | // Try to make use of movq to zero out the top part. | ||||
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4054 | if (ISD::isBuildVectorAllZeros(V2.getNode())) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4055 | SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl); |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4056 | if (NewOp.getNode()) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4057 | if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false)) |
4058 | return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0), | ||||
4059 | DAG, Subtarget, dl); | ||||
Evan Cheng | 15e8f5a | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 4060 | } |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4061 | } else if (ISD::isBuildVectorAllZeros(V1.getNode())) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4062 | SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl); |
4063 | if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp))) | ||||
Evan Cheng | e9b9c67 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 4064 | return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1), |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4065 | DAG, Subtarget, dl); |
Evan Cheng | 15e8f5a | 2007-12-15 03:00:47 +0000 | [diff] [blame] | 4066 | } |
4067 | } | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4068 | |
4069 | if (X86::isPSHUFDMask(SVOp)) | ||||
4070 | return Op; | ||||
4071 | |||||
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 4072 | // Check if this can be converted into a logical shift. |
4073 | bool isLeft = false; | ||||
4074 | unsigned ShAmt = 0; | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4075 | SDValue ShVal; |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4076 | bool isShift = getSubtarget()->hasSSE2() && |
4077 | isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt); | ||||
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 4078 | if (isShift && ShVal.hasOneUse()) { |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4079 | // If the shifted value has multiple uses, it may be cheaper to use |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 4080 | // v_set0 + movlhps or movhlps, etc. |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4081 | MVT EVT = VT.getVectorElementType(); |
4082 | ShAmt *= EVT.getSizeInBits(); | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4083 | return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl); |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 4084 | } |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4085 | |
4086 | if (X86::isMOVLMask(SVOp)) { | ||||
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 4087 | if (V1IsUndef) |
4088 | return V2; | ||||
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4089 | if (ISD::isBuildVectorAllZeros(V1.getNode())) |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4090 | return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl); |
Nate Begeman | 6357f9d | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 4091 | if (!isMMX) |
4092 | return Op; | ||||
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 4093 | } |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4094 | |
4095 | // FIXME: fold these into legal mask. | ||||
4096 | if (!isMMX && (X86::isMOVSHDUPMask(SVOp) || | ||||
4097 | X86::isMOVSLDUPMask(SVOp) || | ||||
4098 | X86::isMOVHLPSMask(SVOp) || | ||||
4099 | X86::isMOVHPMask(SVOp) || | ||||
4100 | X86::isMOVLPMask(SVOp))) | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4101 | return Op; |
4102 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4103 | if (ShouldXformToMOVHLPS(SVOp) || |
4104 | ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp)) | ||||
4105 | return CommuteVectorShuffle(SVOp, DAG); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4106 | |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 4107 | if (isShift) { |
4108 | // No better options. Use a vshl / vsrl. | ||||
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4109 | MVT EVT = VT.getVectorElementType(); |
4110 | ShAmt *= EVT.getSizeInBits(); | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4111 | return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl); |
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 4112 | } |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4113 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4114 | bool Commuted = false; |
Chris Lattner | e6aa386 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 4115 | // FIXME: This should also accept a bitcast of a splat? Be careful, not |
4116 | // 1,1,1,1 -> v8i16 though. | ||||
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4117 | V1IsSplat = isSplatVector(V1.getNode()); |
4118 | V2IsSplat = isSplatVector(V2.getNode()); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4119 | |
Chris Lattner | e6aa386 | 2007-11-25 00:24:49 +0000 | [diff] [blame] | 4120 | // Canonicalize the splat or undef, if present, to be on the RHS. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4121 | if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4122 | Op = CommuteVectorShuffle(SVOp, DAG); |
4123 | SVOp = cast<ShuffleVectorSDNode>(Op); | ||||
4124 | V1 = SVOp->getOperand(0); | ||||
4125 | V2 = SVOp->getOperand(1); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4126 | std::swap(V1IsSplat, V2IsSplat); |
4127 | std::swap(V1IsUndef, V2IsUndef); | ||||
4128 | Commuted = true; | ||||
4129 | } | ||||
4130 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4131 | if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) { |
4132 | // Shuffling low element of v1 into undef, just return v1. | ||||
4133 | if (V2IsUndef) | ||||
4134 | return V1; | ||||
4135 | // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which | ||||
4136 | // the instruction selector will not match, so get a canonical MOVL with | ||||
4137 | // swapped operands to undo the commute. | ||||
4138 | return getMOVL(DAG, dl, VT, V2, V1); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4139 | } |
4140 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4141 | if (X86::isUNPCKL_v_undef_Mask(SVOp) || |
4142 | X86::isUNPCKH_v_undef_Mask(SVOp) || | ||||
4143 | X86::isUNPCKLMask(SVOp) || | ||||
4144 | X86::isUNPCKHMask(SVOp)) | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4145 | return Op; |
4146 | |||||
4147 | if (V2IsSplat) { | ||||
4148 | // Normalize mask so all entries that point to V2 points to its first | ||||
4149 | // element then try to match unpck{h|l} again. If match, return a | ||||
4150 | // new vector_shuffle with the corrected mask. | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4151 | SDValue NewMask = NormalizeMask(SVOp, DAG); |
4152 | ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask); | ||||
4153 | if (NSVOp != SVOp) { | ||||
4154 | if (X86::isUNPCKLMask(NSVOp, true)) { | ||||
4155 | return NewMask; | ||||
4156 | } else if (X86::isUNPCKHMask(NSVOp, true)) { | ||||
4157 | return NewMask; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4158 | } |
4159 | } | ||||
4160 | } | ||||
4161 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4162 | if (Commuted) { |
4163 | // Commute is back and try unpck* again. | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4164 | // FIXME: this seems wrong. |
4165 | SDValue NewOp = CommuteVectorShuffle(SVOp, DAG); | ||||
4166 | ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp); | ||||
4167 | if (X86::isUNPCKL_v_undef_Mask(NewSVOp) || | ||||
4168 | X86::isUNPCKH_v_undef_Mask(NewSVOp) || | ||||
4169 | X86::isUNPCKLMask(NewSVOp) || | ||||
4170 | X86::isUNPCKHMask(NewSVOp)) | ||||
4171 | return NewOp; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4172 | } |
4173 | |||||
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4174 | // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle. |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4175 | |
4176 | // Normalize the node to match x86 shuffle ops if needed | ||||
4177 | if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp)) | ||||
4178 | return CommuteVectorShuffle(SVOp, DAG); | ||||
4179 | |||||
4180 | // Check for legal shuffle and return? | ||||
4181 | SmallVector<int, 16> PermMask; | ||||
4182 | SVOp->getMask(PermMask); | ||||
4183 | if (isShuffleMaskLegal(PermMask, VT)) | ||||
Evan Cheng | bf8b2c5 | 2008-04-05 00:30:36 +0000 | [diff] [blame] | 4184 | return Op; |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4185 | |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4186 | // Handle v8i16 specifically since SSE can do byte extraction and insertion. |
4187 | if (VT == MVT::v8i16) { | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4188 | SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this); |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4189 | if (NewOp.getNode()) |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4190 | return NewOp; |
4191 | } | ||||
4192 | |||||
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4193 | if (VT == MVT::v16i8) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4194 | SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this); |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4195 | if (NewOp.getNode()) |
4196 | return NewOp; | ||||
4197 | } | ||||
4198 | |||||
Evan Cheng | f50554e | 2008-07-22 21:13:36 +0000 | [diff] [blame] | 4199 | // Handle all 4 wide cases with a number of shuffles except for MMX. |
4200 | if (NumElems == 4 && !isMMX) | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4201 | return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4202 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4203 | return SDValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4204 | } |
4205 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4206 | SDValue |
4207 | X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op, | ||||
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4208 | SelectionDAG &DAG) { |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4209 | MVT VT = Op.getValueType(); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4210 | DebugLoc dl = Op.getDebugLoc(); |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4211 | if (VT.getSizeInBits() == 8) { |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4212 | SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32, |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4213 | Op.getOperand(0), Op.getOperand(1)); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4214 | SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract, |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4215 | DAG.getValueType(VT)); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4216 | return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert); |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4217 | } else if (VT.getSizeInBits() == 16) { |
Evan Cheng | f9393b3 | 2009-01-02 05:29:08 +0000 | [diff] [blame] | 4218 | unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue(); |
4219 | // If Idx is 0, it's cheaper to do a move instead of a pextrw. | ||||
4220 | if (Idx == 0) | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4221 | return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, |
4222 | DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, | ||||
4223 | DAG.getNode(ISD::BIT_CONVERT, dl, | ||||
4224 | MVT::v4i32, | ||||
Evan Cheng | f9393b3 | 2009-01-02 05:29:08 +0000 | [diff] [blame] | 4225 | Op.getOperand(0)), |
4226 | Op.getOperand(1))); | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4227 | SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32, |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4228 | Op.getOperand(0), Op.getOperand(1)); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4229 | SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract, |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4230 | DAG.getValueType(VT)); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4231 | return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert); |
Evan Cheng | 6c24933 | 2008-03-24 21:52:23 +0000 | [diff] [blame] | 4232 | } else if (VT == MVT::f32) { |
4233 | // EXTRACTPS outputs to a GPR32 register which will require a movd to copy | ||||
4234 | // the result back to FR32 register. It's only worth matching if the | ||||
Dan Gohman | 9fdd014 | 2008-10-31 00:57:24 +0000 | [diff] [blame] | 4235 | // result has a single use which is a store or a bitcast to i32. And in |
4236 | // the case of a store, it's not worth it if the index is a constant 0, | ||||
4237 | // because a MOVSSmr can be used instead, which is smaller and faster. | ||||
Evan Cheng | 6c24933 | 2008-03-24 21:52:23 +0000 | [diff] [blame] | 4238 | if (!Op.hasOneUse()) |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4239 | return SDValue(); |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4240 | SDNode *User = *Op.getNode()->use_begin(); |
Dan Gohman | 9fdd014 | 2008-10-31 00:57:24 +0000 | [diff] [blame] | 4241 | if ((User->getOpcode() != ISD::STORE || |
4242 | (isa<ConstantSDNode>(Op.getOperand(1)) && | ||||
4243 | cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) && | ||||
Dan Gohman | 788db59 | 2008-04-16 02:32:24 +0000 | [diff] [blame] | 4244 | (User->getOpcode() != ISD::BIT_CONVERT || |
4245 | User->getValueType(0) != MVT::i32)) | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4246 | return SDValue(); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4247 | SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4248 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4249 | Op.getOperand(0)), |
4250 | Op.getOperand(1)); | ||||
4251 | return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract); | ||||
Mon P Wang | ac2a3c5 | 2009-01-15 21:10:20 +0000 | [diff] [blame] | 4252 | } else if (VT == MVT::i32) { |
4253 | // ExtractPS works with constant index. | ||||
4254 | if (isa<ConstantSDNode>(Op.getOperand(1))) | ||||
4255 | return Op; | ||||
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4256 | } |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4257 | return SDValue(); |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4258 | } |
4259 | |||||
4260 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4261 | SDValue |
4262 | X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) { | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4263 | if (!isa<ConstantSDNode>(Op.getOperand(1))) |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4264 | return SDValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4265 | |
Evan Cheng | 6c24933 | 2008-03-24 21:52:23 +0000 | [diff] [blame] | 4266 | if (Subtarget->hasSSE41()) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4267 | SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG); |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 4268 | if (Res.getNode()) |
Evan Cheng | 6c24933 | 2008-03-24 21:52:23 +0000 | [diff] [blame] | 4269 | return Res; |
4270 | } | ||||
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4271 | |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4272 | MVT VT = Op.getValueType(); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4273 | DebugLoc dl = Op.getDebugLoc(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4274 | // TODO: handle v16i8. |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4275 | if (VT.getSizeInBits() == 16) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4276 | SDValue Vec = Op.getOperand(0); |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 4277 | unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue(); |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4278 | if (Idx == 0) |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4279 | return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, |
4280 | DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4281 | DAG.getNode(ISD::BIT_CONVERT, dl, |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4282 | MVT::v4i32, Vec), |
Evan Cheng | 75184a9 | 2007-12-11 01:46:18 +0000 | [diff] [blame] | 4283 | Op.getOperand(1))); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4284 | // Transform it so it match pextrw which produces a 32-bit result. |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4285 | MVT EVT = (MVT::SimpleValueType)(VT.getSimpleVT()+1); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4286 | SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EVT, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4287 | Op.getOperand(0), Op.getOperand(1)); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4288 | SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EVT, Extract, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4289 | DAG.getValueType(VT)); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4290 | return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert); |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4291 | } else if (VT.getSizeInBits() == 32) { |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 4292 | unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4293 | if (Idx == 0) |
4294 | return Op; | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4295 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4296 | // SHUFPS the element to the lowest double word, then movss. |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4297 | int Mask[4] = { Idx, -1, -1, -1 }; |
4298 | MVT VVT = Op.getOperand(0).getValueType(); | ||||
4299 | SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0), | ||||
4300 | DAG.getUNDEF(VVT), Mask); | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4301 | return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec, |
Chris Lattner | 5872a36 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 4302 | DAG.getIntPtrConstant(0)); |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4303 | } else if (VT.getSizeInBits() == 64) { |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4304 | // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b |
4305 | // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught | ||||
4306 | // to match extract_elt for f64. | ||||
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 4307 | unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4308 | if (Idx == 0) |
4309 | return Op; | ||||
4310 | |||||
4311 | // UNPCKHPD the element to the lowest double word, then movsd. | ||||
4312 | // Note if the lower 64 bits of the result of the UNPCKHPD is then stored | ||||
4313 | // to a f64mem, the whole operation is folded into a single MOVHPDmr. | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4314 | int Mask[2] = { 1, -1 }; |
4315 | MVT VVT = Op.getOperand(0).getValueType(); | ||||
4316 | SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0), | ||||
4317 | DAG.getUNDEF(VVT), Mask); | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4318 | return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec, |
Chris Lattner | 5872a36 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 4319 | DAG.getIntPtrConstant(0)); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4320 | } |
4321 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4322 | return SDValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4323 | } |
4324 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4325 | SDValue |
4326 | X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){ | ||||
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4327 | MVT VT = Op.getValueType(); |
4328 | MVT EVT = VT.getVectorElementType(); | ||||
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4329 | DebugLoc dl = Op.getDebugLoc(); |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4330 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4331 | SDValue N0 = Op.getOperand(0); |
4332 | SDValue N1 = Op.getOperand(1); | ||||
4333 | SDValue N2 = Op.getOperand(2); | ||||
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4334 | |
Dan Gohman | 5a7af04 | 2008-08-14 22:53:18 +0000 | [diff] [blame] | 4335 | if ((EVT.getSizeInBits() == 8 || EVT.getSizeInBits() == 16) && |
4336 | isa<ConstantSDNode>(N2)) { | ||||
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4337 | unsigned Opc = (EVT.getSizeInBits() == 8) ? X86ISD::PINSRB |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 4338 | : X86ISD::PINSRW; |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4339 | // Transform it so it match pinsr{b,w} which expects a GR32 as its second |
4340 | // argument. | ||||
4341 | if (N1.getValueType() != MVT::i32) | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4342 | N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1); |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4343 | if (N2.getValueType() != MVT::i32) |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 4344 | N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue()); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4345 | return DAG.getNode(Opc, dl, VT, N0, N1, N2); |
Dan Gohman | fd7369a | 2008-08-14 22:43:26 +0000 | [diff] [blame] | 4346 | } else if (EVT == MVT::f32 && isa<ConstantSDNode>(N2)) { |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4347 | // Bits [7:6] of the constant are the source select. This will always be |
4348 | // zero here. The DAG Combiner may combine an extract_elt index into these | ||||
4349 | // bits. For example (insert (extract, 3), 2) could be matched by putting | ||||
4350 | // the '3' into bits [7:6] of X86ISD::INSERTPS. | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4351 | // Bits [5:4] of the constant are the destination select. This is the |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4352 | // value of the incoming immediate. |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4353 | // Bits [3:0] of the constant are the zero mask. The DAG Combiner may |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4354 | // combine either bitwise AND or insert of float 0.0 to set these bits. |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 4355 | N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4356 | return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2); |
Mon P Wang | ac2a3c5 | 2009-01-15 21:10:20 +0000 | [diff] [blame] | 4357 | } else if (EVT == MVT::i32) { |
4358 | // InsertPS works with constant index. | ||||
4359 | if (isa<ConstantSDNode>(N2)) | ||||
4360 | return Op; | ||||
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4361 | } |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4362 | return SDValue(); |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4363 | } |
4364 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4365 | SDValue |
4366 | X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) { | ||||
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4367 | MVT VT = Op.getValueType(); |
4368 | MVT EVT = VT.getVectorElementType(); | ||||
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 4369 | |
4370 | if (Subtarget->hasSSE41()) | ||||
4371 | return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG); | ||||
4372 | |||||
Evan Cheng | e12a7eb | 2007-12-12 07:55:34 +0000 | [diff] [blame] | 4373 | if (EVT == MVT::i8) |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4374 | return SDValue(); |
Evan Cheng | e12a7eb | 2007-12-12 07:55:34 +0000 | [diff] [blame] | 4375 | |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4376 | DebugLoc dl = Op.getDebugLoc(); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4377 | SDValue N0 = Op.getOperand(0); |
4378 | SDValue N1 = Op.getOperand(1); | ||||
4379 | SDValue N2 = Op.getOperand(2); | ||||
Evan Cheng | e12a7eb | 2007-12-12 07:55:34 +0000 | [diff] [blame] | 4380 | |
Eli Friedman | 0b369ca | 2009-06-06 06:32:50 +0000 | [diff] [blame] | 4381 | if (EVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) { |
Evan Cheng | e12a7eb | 2007-12-12 07:55:34 +0000 | [diff] [blame] | 4382 | // Transform it so it match pinsrw which expects a 16-bit value in a GR32 |
4383 | // as its second argument. | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4384 | if (N1.getValueType() != MVT::i32) |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4385 | N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4386 | if (N2.getValueType() != MVT::i32) |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 4387 | N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue()); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4388 | return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4389 | } |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4390 | return SDValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4391 | } |
4392 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4393 | SDValue |
4394 | X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) { | ||||
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4395 | DebugLoc dl = Op.getDebugLoc(); |
Evan Cheng | 759fe02 | 2008-07-22 18:39:19 +0000 | [diff] [blame] | 4396 | if (Op.getValueType() == MVT::v2f32) |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4397 | return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32, |
4398 | DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32, | ||||
4399 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, | ||||
Evan Cheng | 759fe02 | 2008-07-22 18:39:19 +0000 | [diff] [blame] | 4400 | Op.getOperand(0)))); |
4401 | |||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4402 | SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0)); |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4403 | MVT VT = MVT::v2i32; |
4404 | switch (Op.getValueType().getSimpleVT()) { | ||||
Evan Cheng | d1045a6 | 2008-02-18 23:04:32 +0000 | [diff] [blame] | 4405 | default: break; |
4406 | case MVT::v16i8: | ||||
4407 | case MVT::v8i16: | ||||
4408 | VT = MVT::v4i32; | ||||
4409 | break; | ||||
4410 | } | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4411 | return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), |
4412 | DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt)); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4413 | } |
4414 | |||||
Bill Wendling | fef0605 | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 4415 | // ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as |
4416 | // their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is | ||||
4417 | // one of the above mentioned nodes. It has to be wrapped because otherwise | ||||
4418 | // Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only | ||||
4419 | // be used to form addressing mode. These wrapped nodes will be selected | ||||
4420 | // into MOV32ri. | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4421 | SDValue |
4422 | X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) { | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4423 | ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op); |
Chris Lattner | 5062b3b | 2009-06-26 19:22:52 +0000 | [diff] [blame] | 4424 | |
4425 | // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the | ||||
4426 | // global base reg. | ||||
4427 | unsigned char OpFlag = 0; | ||||
Chris Lattner | dc6fc47 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 4428 | unsigned WrapperKind = X86ISD::Wrapper; |
Chris Lattner | aa7c6d2 | 2009-07-09 03:15:51 +0000 | [diff] [blame] | 4429 | |
4430 | if (Subtarget->is64Bit() && | ||||
4431 | getTargetMachine().getCodeModel() == CodeModel::Small) { | ||||
4432 | WrapperKind = X86ISD::WrapperRIP; | ||||
Chris Lattner | f165d34 | 2009-07-09 04:24:46 +0000 | [diff] [blame^] | 4433 | } else if (Subtarget->isPICStyleGOT()) { |
4434 | OpFlag = X86II::MO_GOTOFF; | ||||
4435 | } else if (Subtarget->isPICStyleStub() && | ||||
4436 | getTargetMachine().getRelocationModel() == Reloc::PIC_) { | ||||
4437 | OpFlag = X86II::MO_PIC_BASE_OFFSET; | ||||
Chris Lattner | 5062b3b | 2009-06-26 19:22:52 +0000 | [diff] [blame] | 4438 | } |
4439 | |||||
Evan Cheng | 68c1868 | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 4440 | SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(), |
Chris Lattner | 5062b3b | 2009-06-26 19:22:52 +0000 | [diff] [blame] | 4441 | CP->getAlignment(), |
4442 | CP->getOffset(), OpFlag); | ||||
4443 | DebugLoc DL = CP->getDebugLoc(); | ||||
Chris Lattner | dc6fc47 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 4444 | Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4445 | // With PIC, the address is actually $g + Offset. |
Chris Lattner | 5062b3b | 2009-06-26 19:22:52 +0000 | [diff] [blame] | 4446 | if (OpFlag) { |
4447 | Result = DAG.getNode(ISD::ADD, DL, getPointerTy(), | ||||
Dale Johannesen | 24dd9a5 | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 4448 | DAG.getNode(X86ISD::GlobalBaseReg, |
Chris Lattner | 5062b3b | 2009-06-26 19:22:52 +0000 | [diff] [blame] | 4449 | DebugLoc::getUnknownLoc(), getPointerTy()), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4450 | Result); |
4451 | } | ||||
4452 | |||||
4453 | return Result; | ||||
4454 | } | ||||
4455 | |||||
Chris Lattner | dc6fc47 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 4456 | SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) { |
4457 | JumpTableSDNode *JT = cast<JumpTableSDNode>(Op); | ||||
4458 | |||||
4459 | // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the | ||||
4460 | // global base reg. | ||||
4461 | unsigned char OpFlag = 0; | ||||
4462 | unsigned WrapperKind = X86ISD::Wrapper; | ||||
Chris Lattner | aa7c6d2 | 2009-07-09 03:15:51 +0000 | [diff] [blame] | 4463 | |
4464 | if (Subtarget->is64Bit()) { | ||||
4465 | WrapperKind = X86ISD::WrapperRIP; | ||||
Chris Lattner | f165d34 | 2009-07-09 04:24:46 +0000 | [diff] [blame^] | 4466 | } else if (Subtarget->isPICStyleGOT()) { |
4467 | OpFlag = X86II::MO_GOTOFF; | ||||
4468 | } else if (Subtarget->isPICStyleStub() && | ||||
4469 | getTargetMachine().getRelocationModel() == Reloc::PIC_) { | ||||
4470 | OpFlag = X86II::MO_PIC_BASE_OFFSET; | ||||
Chris Lattner | dc6fc47 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 4471 | } |
4472 | |||||
4473 | SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(), | ||||
4474 | OpFlag); | ||||
4475 | DebugLoc DL = JT->getDebugLoc(); | ||||
4476 | Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result); | ||||
4477 | |||||
4478 | // With PIC, the address is actually $g + Offset. | ||||
4479 | if (OpFlag) { | ||||
4480 | Result = DAG.getNode(ISD::ADD, DL, getPointerTy(), | ||||
4481 | DAG.getNode(X86ISD::GlobalBaseReg, | ||||
4482 | DebugLoc::getUnknownLoc(), getPointerTy()), | ||||
4483 | Result); | ||||
4484 | } | ||||
4485 | |||||
4486 | return Result; | ||||
4487 | } | ||||
4488 | |||||
4489 | SDValue | ||||
4490 | X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) { | ||||
4491 | const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol(); | ||||
4492 | |||||
4493 | // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the | ||||
4494 | // global base reg. | ||||
4495 | unsigned char OpFlag = 0; | ||||
4496 | unsigned WrapperKind = X86ISD::Wrapper; | ||||
Chris Lattner | aa7c6d2 | 2009-07-09 03:15:51 +0000 | [diff] [blame] | 4497 | if (Subtarget->is64Bit()) { |
4498 | WrapperKind = X86ISD::WrapperRIP; | ||||
Chris Lattner | f165d34 | 2009-07-09 04:24:46 +0000 | [diff] [blame^] | 4499 | } else if (Subtarget->isPICStyleGOT()) { |
4500 | OpFlag = X86II::MO_GOTOFF; | ||||
4501 | } else if (Subtarget->isPICStyleStub() && | ||||
4502 | getTargetMachine().getRelocationModel() == Reloc::PIC_) { | ||||
4503 | OpFlag = X86II::MO_PIC_BASE_OFFSET; | ||||
Chris Lattner | dc6fc47 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 4504 | } |
4505 | |||||
4506 | SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag); | ||||
4507 | |||||
4508 | DebugLoc DL = Op.getDebugLoc(); | ||||
4509 | Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result); | ||||
4510 | |||||
4511 | |||||
4512 | // With PIC, the address is actually $g + Offset. | ||||
4513 | if (getTargetMachine().getRelocationModel() == Reloc::PIC_ && | ||||
Chris Lattner | aa7c6d2 | 2009-07-09 03:15:51 +0000 | [diff] [blame] | 4514 | !Subtarget->is64Bit()) { |
Chris Lattner | dc6fc47 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 4515 | Result = DAG.getNode(ISD::ADD, DL, getPointerTy(), |
4516 | DAG.getNode(X86ISD::GlobalBaseReg, | ||||
4517 | DebugLoc::getUnknownLoc(), | ||||
4518 | getPointerTy()), | ||||
4519 | Result); | ||||
4520 | } | ||||
4521 | |||||
4522 | return Result; | ||||
4523 | } | ||||
4524 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4525 | SDValue |
Dale Johannesen | ea99692 | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 4526 | X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl, |
Dan Gohman | 36322c7 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 4527 | int64_t Offset, |
Evan Cheng | 7f250d6 | 2008-09-24 00:05:32 +0000 | [diff] [blame] | 4528 | SelectionDAG &DAG) const { |
Dan Gohman | 36322c7 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 4529 | bool IsPic = getTargetMachine().getRelocationModel() == Reloc::PIC_; |
4530 | bool ExtraLoadRequired = | ||||
4531 | Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false); | ||||
4532 | |||||
4533 | // Create the TargetGlobalAddress node, folding in the constant | ||||
4534 | // offset if it is legal. | ||||
4535 | SDValue Result; | ||||
Dan Gohman | 3d5257c | 2008-10-21 03:38:42 +0000 | [diff] [blame] | 4536 | if (!IsPic && !ExtraLoadRequired && isInt32(Offset)) { |
Chris Lattner | 9ab4e66 | 2009-07-09 00:58:53 +0000 | [diff] [blame] | 4537 | // A direct static reference to a global. |
Dan Gohman | 36322c7 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 4538 | Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset); |
4539 | Offset = 0; | ||||
Chris Lattner | dc6fc47 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 4540 | } else { |
Chris Lattner | 5bdaa52 | 2009-06-27 05:39:56 +0000 | [diff] [blame] | 4541 | unsigned char OpFlags = 0; |
4542 | |||||
Chris Lattner | 9ab4e66 | 2009-07-09 00:58:53 +0000 | [diff] [blame] | 4543 | if (GV->hasDLLImportLinkage()) |
4544 | OpFlags = X86II::MO_DLLIMPORT; | ||||
Chris Lattner | f165d34 | 2009-07-09 04:24:46 +0000 | [diff] [blame^] | 4545 | else if (Subtarget->isPICStyleRIPRel()) { |
Chris Lattner | 5bdaa52 | 2009-06-27 05:39:56 +0000 | [diff] [blame] | 4546 | if (ExtraLoadRequired) |
4547 | OpFlags = X86II::MO_GOTPCREL; | ||||
Chris Lattner | f165d34 | 2009-07-09 04:24:46 +0000 | [diff] [blame^] | 4548 | } else if (Subtarget->isPICStyleGOT()) { |
Chris Lattner | 5bdaa52 | 2009-06-27 05:39:56 +0000 | [diff] [blame] | 4549 | if (ExtraLoadRequired) |
4550 | OpFlags = X86II::MO_GOT; | ||||
4551 | else | ||||
4552 | OpFlags = X86II::MO_GOTOFF; | ||||
4553 | } | ||||
4554 | |||||
4555 | Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags); | ||||
Chris Lattner | dc6fc47 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 4556 | } |
4557 | |||||
Chris Lattner | aa7c6d2 | 2009-07-09 03:15:51 +0000 | [diff] [blame] | 4558 | if (Subtarget->is64Bit() && |
Chris Lattner | dc6fc47 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 4559 | getTargetMachine().getCodeModel() == CodeModel::Small) |
4560 | Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result); | ||||
4561 | else | ||||
4562 | Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result); | ||||
Dan Gohman | 36322c7 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 4563 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4564 | // With PIC, the address is actually $g + Offset. |
Chris Lattner | aa7c6d2 | 2009-07-09 03:15:51 +0000 | [diff] [blame] | 4565 | if (IsPic && !Subtarget->is64Bit()) { |
Dale Johannesen | ea99692 | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 4566 | Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), |
4567 | DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()), | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4568 | Result); |
4569 | } | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4570 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4571 | // For Darwin & Mingw32, external and weak symbols are indirect, so we want to |
4572 | // load the value at address GV, not the value of GV itself. This means that | ||||
4573 | // the GlobalAddress must be in the base or index register of the address, not | ||||
4574 | // the GV offset field. Platform check is inside GVRequiresExtraLoad() call | ||||
4575 | // The same applies for external symbols during PIC codegen | ||||
Dan Gohman | 36322c7 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 4576 | if (ExtraLoadRequired) |
Dale Johannesen | ea99692 | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 4577 | Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result, |
Dan Gohman | fb020b6 | 2008-02-07 18:41:25 +0000 | [diff] [blame] | 4578 | PseudoSourceValue::getGOT(), 0); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4579 | |
Dan Gohman | 36322c7 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 4580 | // If there was a non-zero offset that we didn't fold, create an explicit |
4581 | // addition for it. | ||||
4582 | if (Offset != 0) | ||||
Dale Johannesen | ea99692 | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 4583 | Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result, |
Dan Gohman | 36322c7 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 4584 | DAG.getConstant(Offset, getPointerTy())); |
4585 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4586 | return Result; |
4587 | } | ||||
4588 | |||||
Evan Cheng | 7f250d6 | 2008-09-24 00:05:32 +0000 | [diff] [blame] | 4589 | SDValue |
4590 | X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) { | ||||
4591 | const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal(); | ||||
Dan Gohman | 36322c7 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 4592 | int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset(); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4593 | return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG); |
Evan Cheng | 7f250d6 | 2008-09-24 00:05:32 +0000 | [diff] [blame] | 4594 | } |
4595 | |||||
Rafael Espindola | af759ab | 2009-04-17 14:35:58 +0000 | [diff] [blame] | 4596 | static SDValue |
4597 | GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA, | ||||
Chris Lattner | ec7cfd4 | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 4598 | SDValue *InFlag, const MVT PtrVT, unsigned ReturnReg, |
4599 | unsigned char OperandFlags) { | ||||
Rafael Espindola | af759ab | 2009-04-17 14:35:58 +0000 | [diff] [blame] | 4600 | SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag); |
4601 | DebugLoc dl = GA->getDebugLoc(); | ||||
4602 | SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), | ||||
4603 | GA->getValueType(0), | ||||
Chris Lattner | ec7cfd4 | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 4604 | GA->getOffset(), |
4605 | OperandFlags); | ||||
Rafael Espindola | af759ab | 2009-04-17 14:35:58 +0000 | [diff] [blame] | 4606 | if (InFlag) { |
4607 | SDValue Ops[] = { Chain, TGA, *InFlag }; | ||||
Rafael Espindola | 7fc4b8d | 2009-04-24 12:59:40 +0000 | [diff] [blame] | 4608 | Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3); |
Rafael Espindola | af759ab | 2009-04-17 14:35:58 +0000 | [diff] [blame] | 4609 | } else { |
4610 | SDValue Ops[] = { Chain, TGA }; | ||||
Rafael Espindola | 7fc4b8d | 2009-04-24 12:59:40 +0000 | [diff] [blame] | 4611 | Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2); |
Rafael Espindola | af759ab | 2009-04-17 14:35:58 +0000 | [diff] [blame] | 4612 | } |
Rafael Espindola | 7fc4b8d | 2009-04-24 12:59:40 +0000 | [diff] [blame] | 4613 | SDValue Flag = Chain.getValue(1); |
4614 | return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag); | ||||
Rafael Espindola | af759ab | 2009-04-17 14:35:58 +0000 | [diff] [blame] | 4615 | } |
4616 | |||||
Anton Korobeynikov | 4fbf00b | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 4617 | // Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4618 | static SDValue |
Anton Korobeynikov | 4fbf00b | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 4619 | LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG, |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4620 | const MVT PtrVT) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4621 | SDValue InFlag; |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 4622 | DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better |
4623 | SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX, | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4624 | DAG.getNode(X86ISD::GlobalBaseReg, |
Dale Johannesen | 24dd9a5 | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 4625 | DebugLoc::getUnknownLoc(), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4626 | PtrVT), InFlag); |
4627 | InFlag = Chain.getValue(1); | ||||
4628 | |||||
Chris Lattner | ec7cfd4 | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 4629 | return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4630 | } |
4631 | |||||
Anton Korobeynikov | 4fbf00b | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 4632 | // Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4633 | static SDValue |
Anton Korobeynikov | 4fbf00b | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 4634 | LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG, |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4635 | const MVT PtrVT) { |
Chris Lattner | ec7cfd4 | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 4636 | return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT, |
4637 | X86::RAX, X86II::MO_TLSGD); | ||||
Anton Korobeynikov | 4fbf00b | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 4638 | } |
4639 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4640 | // Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or |
4641 | // "local exec" model. | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4642 | static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG, |
Rafael Espindola | b93a512 | 2009-04-13 13:02:49 +0000 | [diff] [blame] | 4643 | const MVT PtrVT, TLSModel::Model model, |
4644 | bool is64Bit) { | ||||
Dale Johannesen | ea99692 | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 4645 | DebugLoc dl = GA->getDebugLoc(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4646 | // Get the Thread Pointer |
Rafael Espindola | bca99f7 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 4647 | SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress, |
4648 | DebugLoc::getUnknownLoc(), PtrVT, | ||||
Rafael Espindola | b93a512 | 2009-04-13 13:02:49 +0000 | [diff] [blame] | 4649 | DAG.getRegister(is64Bit? X86::FS : X86::GS, |
4650 | MVT::i32)); | ||||
Rafael Espindola | bca99f7 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 4651 | |
4652 | SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base, | ||||
4653 | NULL, 0); | ||||
4654 | |||||
Chris Lattner | ec7cfd4 | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 4655 | unsigned char OperandFlags = 0; |
Chris Lattner | dc6fc47 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 4656 | // Most TLS accesses are not RIP relative, even on x86-64. One exception is |
4657 | // initialexec. | ||||
4658 | unsigned WrapperKind = X86ISD::Wrapper; | ||||
4659 | if (model == TLSModel::LocalExec) { | ||||
Chris Lattner | ec7cfd4 | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 4660 | OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF; |
Chris Lattner | dc6fc47 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 4661 | } else if (is64Bit) { |
4662 | assert(model == TLSModel::InitialExec); | ||||
4663 | OperandFlags = X86II::MO_GOTTPOFF; | ||||
4664 | WrapperKind = X86ISD::WrapperRIP; | ||||
4665 | } else { | ||||
4666 | assert(model == TLSModel::InitialExec); | ||||
4667 | OperandFlags = X86II::MO_INDNTPOFF; | ||||
Chris Lattner | ec7cfd4 | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 4668 | } |
Chris Lattner | ec7cfd4 | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 4669 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4670 | // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial |
4671 | // exec) | ||||
Chris Lattner | 3207f8b | 2009-06-21 02:22:34 +0000 | [diff] [blame] | 4672 | SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0), |
Chris Lattner | ec7cfd4 | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 4673 | GA->getOffset(), OperandFlags); |
Chris Lattner | dc6fc47 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 4674 | SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4675 | |
Rafael Espindola | 7b620af | 2009-02-27 13:37:18 +0000 | [diff] [blame] | 4676 | if (model == TLSModel::InitialExec) |
Dale Johannesen | ea99692 | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 4677 | Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset, |
Dan Gohman | fb020b6 | 2008-02-07 18:41:25 +0000 | [diff] [blame] | 4678 | PseudoSourceValue::getGOT(), 0); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4679 | |
4680 | // The address of the thread local variable is the add of the thread | ||||
4681 | // pointer with the offset of the variable. | ||||
Dale Johannesen | ea99692 | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 4682 | return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4683 | } |
4684 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4685 | SDValue |
4686 | X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) { | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4687 | // TODO: implement the "local dynamic" model |
4688 | // TODO: implement the "initial exec"model for pic executables | ||||
Anton Korobeynikov | 4fbf00b | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 4689 | assert(Subtarget->isTargetELF() && |
4690 | "TLS not implemented for non-ELF targets"); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4691 | GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op); |
Chris Lattner | ec7cfd4 | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 4692 | const GlobalValue *GV = GA->getGlobal(); |
4693 | |||||
4694 | // If GV is an alias then use the aliasee for determining | ||||
4695 | // thread-localness. | ||||
4696 | if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV)) | ||||
4697 | GV = GA->resolveAliasedGlobal(false); | ||||
4698 | |||||
4699 | TLSModel::Model model = getTLSModel(GV, | ||||
4700 | getTargetMachine().getRelocationModel()); | ||||
4701 | |||||
4702 | switch (model) { | ||||
4703 | case TLSModel::GeneralDynamic: | ||||
4704 | case TLSModel::LocalDynamic: // not implemented | ||||
4705 | if (Subtarget->is64Bit()) | ||||
Rafael Espindola | 7b620af | 2009-02-27 13:37:18 +0000 | [diff] [blame] | 4706 | return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy()); |
Chris Lattner | ec7cfd4 | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 4707 | return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy()); |
4708 | |||||
4709 | case TLSModel::InitialExec: | ||||
4710 | case TLSModel::LocalExec: | ||||
4711 | return LowerToTLSExecModel(GA, DAG, getPointerTy(), model, | ||||
4712 | Subtarget->is64Bit()); | ||||
Anton Korobeynikov | 4fbf00b | 2008-05-04 21:36:32 +0000 | [diff] [blame] | 4713 | } |
Chris Lattner | ec7cfd4 | 2009-06-26 21:20:29 +0000 | [diff] [blame] | 4714 | |
Chris Lattner | da028df | 2009-04-01 22:14:45 +0000 | [diff] [blame] | 4715 | assert(0 && "Unreachable"); |
4716 | return SDValue(); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4717 | } |
4718 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4719 | |
Chris Lattner | 62814a3 | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 4720 | /// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4721 | /// take a 2 x i32 value to shift plus a shift amount. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4722 | SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) { |
Dan Gohman | 092014e | 2008-03-03 22:22:09 +0000 | [diff] [blame] | 4723 | assert(Op.getNumOperands() == 3 && "Not a double-shift!"); |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4724 | MVT VT = Op.getValueType(); |
4725 | unsigned VTBits = VT.getSizeInBits(); | ||||
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4726 | DebugLoc dl = Op.getDebugLoc(); |
Chris Lattner | 62814a3 | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 4727 | bool isSRA = Op.getOpcode() == ISD::SRA_PARTS; |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4728 | SDValue ShOpLo = Op.getOperand(0); |
4729 | SDValue ShOpHi = Op.getOperand(1); | ||||
4730 | SDValue ShAmt = Op.getOperand(2); | ||||
4731 | SDValue Tmp1 = isSRA ? | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4732 | DAG.getNode(ISD::SRA, dl, VT, ShOpHi, |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4733 | DAG.getConstant(VTBits - 1, MVT::i8)) : |
Dan Gohman | 092014e | 2008-03-03 22:22:09 +0000 | [diff] [blame] | 4734 | DAG.getConstant(0, VT); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4735 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4736 | SDValue Tmp2, Tmp3; |
Chris Lattner | 62814a3 | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 4737 | if (Op.getOpcode() == ISD::SHL_PARTS) { |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4738 | Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt); |
4739 | Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt); | ||||
Chris Lattner | 62814a3 | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 4740 | } else { |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4741 | Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt); |
4742 | Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt); | ||||
Chris Lattner | 62814a3 | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 4743 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4744 | |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4745 | SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt, |
Dan Gohman | 092014e | 2008-03-03 22:22:09 +0000 | [diff] [blame] | 4746 | DAG.getConstant(VTBits, MVT::i8)); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4747 | SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT, |
Chris Lattner | 62814a3 | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 4748 | AndNode, DAG.getConstant(0, MVT::i8)); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4749 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4750 | SDValue Hi, Lo; |
4751 | SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8); | ||||
4752 | SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond }; | ||||
4753 | SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond }; | ||||
Duncan Sands | f19591c | 2008-06-30 10:19:09 +0000 | [diff] [blame] | 4754 | |
Chris Lattner | 62814a3 | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 4755 | if (Op.getOpcode() == ISD::SHL_PARTS) { |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4756 | Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4); |
4757 | Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4); | ||||
Chris Lattner | 62814a3 | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 4758 | } else { |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4759 | Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4); |
4760 | Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4); | ||||
Chris Lattner | 62814a3 | 2007-10-17 06:02:13 +0000 | [diff] [blame] | 4761 | } |
4762 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4763 | SDValue Ops[2] = { Lo, Hi }; |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4764 | return DAG.getMergeValues(Ops, 2, dl); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4765 | } |
4766 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4767 | SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) { |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4768 | MVT SrcVT = Op.getOperand(0).getValueType(); |
Eli Friedman | c0521fb | 2009-06-06 03:57:58 +0000 | [diff] [blame] | 4769 | |
4770 | if (SrcVT.isVector()) { | ||||
4771 | if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) { | ||||
4772 | return Op; | ||||
4773 | } | ||||
4774 | return SDValue(); | ||||
4775 | } | ||||
4776 | |||||
Duncan Sands | ec142ee | 2008-06-08 20:54:56 +0000 | [diff] [blame] | 4777 | assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 && |
Chris Lattner | dd3e142 | 2008-02-27 05:57:41 +0000 | [diff] [blame] | 4778 | "Unknown SINT_TO_FP to lower!"); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4779 | |
Eli Friedman | 9d77ac3 | 2009-05-27 00:47:34 +0000 | [diff] [blame] | 4780 | // These are really Legal; return the operand so the caller accepts it as |
4781 | // Legal. | ||||
Chris Lattner | dd3e142 | 2008-02-27 05:57:41 +0000 | [diff] [blame] | 4782 | if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType())) |
Eli Friedman | 9d77ac3 | 2009-05-27 00:47:34 +0000 | [diff] [blame] | 4783 | return Op; |
4784 | if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) && | ||||
4785 | Subtarget->is64Bit()) { | ||||
4786 | return Op; | ||||
4787 | } | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 4788 | |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4789 | DebugLoc dl = Op.getDebugLoc(); |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 4790 | unsigned Size = SrcVT.getSizeInBits()/8; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4791 | MachineFunction &MF = DAG.getMachineFunction(); |
4792 | int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size); | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4793 | SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy()); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4794 | SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0), |
Bill Wendling | 6b42d01 | 2009-03-13 08:41:47 +0000 | [diff] [blame] | 4795 | StackSlot, |
4796 | PseudoSourceValue::getFixedStack(SSFI), 0); | ||||
Eli Friedman | 8c3cb58 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 4797 | return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG); |
4798 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4799 | |
Eli Friedman | 8c3cb58 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 4800 | SDValue X86TargetLowering::BuildFILD(SDValue Op, MVT SrcVT, SDValue Chain, |
4801 | SDValue StackSlot, | ||||
4802 | SelectionDAG &DAG) { | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4803 | // Build the FILD |
Eli Friedman | 8c3cb58 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 4804 | DebugLoc dl = Op.getDebugLoc(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4805 | SDVTList Tys; |
Chris Lattner | cf515b5 | 2008-01-16 06:24:21 +0000 | [diff] [blame] | 4806 | bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType()); |
Dale Johannesen | 2fc2078 | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 4807 | if (useSSE) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4808 | Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag); |
4809 | else | ||||
4810 | Tys = DAG.getVTList(Op.getValueType(), MVT::Other); | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4811 | SmallVector<SDValue, 8> Ops; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4812 | Ops.push_back(Chain); |
4813 | Ops.push_back(StackSlot); | ||||
4814 | Ops.push_back(DAG.getValueType(SrcVT)); | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4815 | SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl, |
Chris Lattner | dd3e142 | 2008-02-27 05:57:41 +0000 | [diff] [blame] | 4816 | Tys, &Ops[0], Ops.size()); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4817 | |
Dale Johannesen | 2fc2078 | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 4818 | if (useSSE) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4819 | Chain = Result.getValue(1); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4820 | SDValue InFlag = Result.getValue(2); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4821 | |
4822 | // FIXME: Currently the FST is flagged to the FILD_FLAG. This | ||||
4823 | // shouldn't be necessary except that RFP cannot be live across | ||||
4824 | // multiple blocks. When stackifier is fixed, they can be uncoupled. | ||||
4825 | MachineFunction &MF = DAG.getMachineFunction(); | ||||
4826 | int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8); | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4827 | SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy()); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4828 | Tys = DAG.getVTList(MVT::Other); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 4829 | SmallVector<SDValue, 8> Ops; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4830 | Ops.push_back(Chain); |
4831 | Ops.push_back(Result); | ||||
4832 | Ops.push_back(StackSlot); | ||||
4833 | Ops.push_back(DAG.getValueType(Op.getValueType())); | ||||
4834 | Ops.push_back(InFlag); | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4835 | Chain = DAG.getNode(X86ISD::FST, dl, Tys, &Ops[0], Ops.size()); |
4836 | Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot, | ||||
Dan Gohman | 1fc34bc | 2008-07-11 22:44:52 +0000 | [diff] [blame] | 4837 | PseudoSourceValue::getFixedStack(SSFI), 0); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 4838 | } |
4839 | |||||
4840 | return Result; | ||||
4841 | } | ||||
4842 | |||||
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4843 | // LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion. |
4844 | SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) { | ||||
4845 | // This algorithm is not obvious. Here it is in C code, more or less: | ||||
4846 | /* | ||||
4847 | double uint64_to_double( uint32_t hi, uint32_t lo ) { | ||||
4848 | static const __m128i exp = { 0x4330000045300000ULL, 0 }; | ||||
4849 | static const __m128d bias = { 0x1.0p84, 0x1.0p52 }; | ||||
Dale Johannesen | fb019af | 2008-10-21 23:07:49 +0000 | [diff] [blame] | 4850 | |
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4851 | // Copy ints to xmm registers. |
4852 | __m128i xh = _mm_cvtsi32_si128( hi ); | ||||
4853 | __m128i xl = _mm_cvtsi32_si128( lo ); | ||||
Dale Johannesen | fb019af | 2008-10-21 23:07:49 +0000 | [diff] [blame] | 4854 | |
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4855 | // Combine into low half of a single xmm register. |
4856 | __m128i x = _mm_unpacklo_epi32( xh, xl ); | ||||
4857 | __m128d d; | ||||
4858 | double sd; | ||||
Dale Johannesen | fb019af | 2008-10-21 23:07:49 +0000 | [diff] [blame] | 4859 | |
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4860 | // Merge in appropriate exponents to give the integer bits the right |
4861 | // magnitude. | ||||
4862 | x = _mm_unpacklo_epi32( x, exp ); | ||||
Dale Johannesen | fb019af | 2008-10-21 23:07:49 +0000 | [diff] [blame] | 4863 | |
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4864 | // Subtract away the biases to deal with the IEEE-754 double precision |
4865 | // implicit 1. | ||||
4866 | d = _mm_sub_pd( (__m128d) x, bias ); | ||||
Dale Johannesen | fb019af | 2008-10-21 23:07:49 +0000 | [diff] [blame] | 4867 | |
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4868 | // All conversions up to here are exact. The correctly rounded result is |
4869 | // calculated using the current rounding mode using the following | ||||
4870 | // horizontal add. | ||||
4871 | d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) ); | ||||
4872 | _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this | ||||
4873 | // store doesn't really need to be here (except | ||||
4874 | // maybe to zero the other double) | ||||
4875 | return sd; | ||||
4876 | } | ||||
4877 | */ | ||||
Dale Johannesen | fb019af | 2008-10-21 23:07:49 +0000 | [diff] [blame] | 4878 | |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4879 | DebugLoc dl = Op.getDebugLoc(); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4880 | |
Dale Johannesen | a359b8b | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 4881 | // Build some magic constants. |
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4882 | std::vector<Constant*> CV0; |
Dale Johannesen | a359b8b | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 4883 | CV0.push_back(ConstantInt::get(APInt(32, 0x45300000))); |
4884 | CV0.push_back(ConstantInt::get(APInt(32, 0x43300000))); | ||||
4885 | CV0.push_back(ConstantInt::get(APInt(32, 0))); | ||||
4886 | CV0.push_back(ConstantInt::get(APInt(32, 0))); | ||||
4887 | Constant *C0 = ConstantVector::get(CV0); | ||||
Evan Cheng | 68c1868 | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 4888 | SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16); |
Dale Johannesen | a359b8b | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 4889 | |
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4890 | std::vector<Constant*> CV1; |
Dale Johannesen | a359b8b | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 4891 | CV1.push_back(ConstantFP::get(APFloat(APInt(64, 0x4530000000000000ULL)))); |
4892 | CV1.push_back(ConstantFP::get(APFloat(APInt(64, 0x4330000000000000ULL)))); | ||||
4893 | Constant *C1 = ConstantVector::get(CV1); | ||||
Evan Cheng | 68c1868 | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 4894 | SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16); |
Dale Johannesen | a359b8b | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 4895 | |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4896 | SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, |
4897 | DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, | ||||
Duncan Sands | ca872ca | 2008-10-22 11:24:12 +0000 | [diff] [blame] | 4898 | Op.getOperand(0), |
4899 | DAG.getIntPtrConstant(1))); | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4900 | SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, |
4901 | DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, | ||||
Duncan Sands | ca872ca | 2008-10-22 11:24:12 +0000 | [diff] [blame] | 4902 | Op.getOperand(0), |
4903 | DAG.getIntPtrConstant(0))); | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4904 | SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4905 | SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0, |
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4906 | PseudoSourceValue::getConstantPool(), 0, |
4907 | false, 16); | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4908 | SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4909 | SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2); |
4910 | SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1, | ||||
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4911 | PseudoSourceValue::getConstantPool(), 0, |
4912 | false, 16); | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4913 | SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1); |
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4914 | |
Dale Johannesen | a359b8b | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 4915 | // Add the halves; easiest way is to swap them into another reg first. |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 4916 | int ShufMask[2] = { 1, -1 }; |
4917 | SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub, | ||||
4918 | DAG.getUNDEF(MVT::v2f64), ShufMask); | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4919 | SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub); |
4920 | return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add, | ||||
Dale Johannesen | a359b8b | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 4921 | DAG.getIntPtrConstant(0)); |
4922 | } | ||||
4923 | |||||
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4924 | // LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion. |
4925 | SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) { | ||||
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4926 | DebugLoc dl = Op.getDebugLoc(); |
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4927 | // FP constant to bias correct the final result. |
4928 | SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL), | ||||
4929 | MVT::f64); | ||||
4930 | |||||
4931 | // Load the 32-bit value into an XMM register. | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4932 | SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, |
4933 | DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, | ||||
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4934 | Op.getOperand(0), |
4935 | DAG.getIntPtrConstant(0))); | ||||
4936 | |||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4937 | Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, |
4938 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load), | ||||
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4939 | DAG.getIntPtrConstant(0)); |
4940 | |||||
4941 | // Or the load with the bias. | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4942 | SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64, |
4943 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, | ||||
4944 | DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, | ||||
Evan Cheng | c0ab5e5 | 2009-01-19 08:19:57 +0000 | [diff] [blame] | 4945 | MVT::v2f64, Load)), |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4946 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, |
4947 | DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, | ||||
Evan Cheng | c0ab5e5 | 2009-01-19 08:19:57 +0000 | [diff] [blame] | 4948 | MVT::v2f64, Bias))); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4949 | Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, |
4950 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or), | ||||
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4951 | DAG.getIntPtrConstant(0)); |
4952 | |||||
4953 | // Subtract the bias. | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4954 | SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias); |
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4955 | |
4956 | // Handle final rounding. | ||||
Bill Wendling | db547de | 2009-01-17 07:40:19 +0000 | [diff] [blame] | 4957 | MVT DestVT = Op.getValueType(); |
4958 | |||||
4959 | if (DestVT.bitsLT(MVT::f64)) { | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4960 | return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub, |
Bill Wendling | db547de | 2009-01-17 07:40:19 +0000 | [diff] [blame] | 4961 | DAG.getIntPtrConstant(0)); |
4962 | } else if (DestVT.bitsGT(MVT::f64)) { | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4963 | return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub); |
Bill Wendling | db547de | 2009-01-17 07:40:19 +0000 | [diff] [blame] | 4964 | } |
4965 | |||||
4966 | // Handle final rounding. | ||||
4967 | return Sub; | ||||
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4968 | } |
4969 | |||||
4970 | SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) { | ||||
Evan Cheng | 44fd239 | 2009-01-19 08:08:22 +0000 | [diff] [blame] | 4971 | SDValue N0 = Op.getOperand(0); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 4972 | DebugLoc dl = Op.getDebugLoc(); |
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4973 | |
Evan Cheng | 44fd239 | 2009-01-19 08:08:22 +0000 | [diff] [blame] | 4974 | // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't |
4975 | // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform | ||||
4976 | // the optimization here. | ||||
4977 | if (DAG.SignBitIsZero(N0)) | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 4978 | return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0); |
Evan Cheng | 44fd239 | 2009-01-19 08:08:22 +0000 | [diff] [blame] | 4979 | |
4980 | MVT SrcVT = N0.getValueType(); | ||||
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4981 | if (SrcVT == MVT::i64) { |
Eli Friedman | 9d77ac3 | 2009-05-27 00:47:34 +0000 | [diff] [blame] | 4982 | // We only handle SSE2 f64 target here; caller can expand the rest. |
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4983 | if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64) |
Daniel Dunbar | 00261df | 2009-05-26 21:27:02 +0000 | [diff] [blame] | 4984 | return SDValue(); |
Bill Wendling | db547de | 2009-01-17 07:40:19 +0000 | [diff] [blame] | 4985 | |
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4986 | return LowerUINT_TO_FP_i64(Op, DAG); |
Eli Friedman | 8c3cb58 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 4987 | } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) { |
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 4988 | return LowerUINT_TO_FP_i32(Op, DAG); |
4989 | } | ||||
4990 | |||||
Eli Friedman | 8c3cb58 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 4991 | assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!"); |
4992 | |||||
4993 | // Make a 64-bit buffer, and use it to build an FILD. | ||||
4994 | SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64); | ||||
4995 | SDValue WordOff = DAG.getConstant(4, getPointerTy()); | ||||
4996 | SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl, | ||||
4997 | getPointerTy(), StackSlot, WordOff); | ||||
4998 | SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0), | ||||
4999 | StackSlot, NULL, 0); | ||||
5000 | SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32), | ||||
5001 | OffsetSlot, NULL, 0); | ||||
5002 | return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG); | ||||
Bill Wendling | 14a30ef | 2009-01-17 03:56:04 +0000 | [diff] [blame] | 5003 | } |
5004 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5005 | std::pair<SDValue,SDValue> X86TargetLowering:: |
Eli Friedman | 8c3cb58 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 5006 | FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) { |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5007 | DebugLoc dl = Op.getDebugLoc(); |
Eli Friedman | 8c3cb58 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 5008 | |
5009 | MVT DstTy = Op.getValueType(); | ||||
5010 | |||||
5011 | if (!IsSigned) { | ||||
5012 | assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT"); | ||||
5013 | DstTy = MVT::i64; | ||||
5014 | } | ||||
5015 | |||||
5016 | assert(DstTy.getSimpleVT() <= MVT::i64 && | ||||
5017 | DstTy.getSimpleVT() >= MVT::i16 && | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5018 | "Unknown FP_TO_SINT to lower!"); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5019 | |
Dale Johannesen | 2fc2078 | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 5020 | // These are really Legal. |
Eli Friedman | 8c3cb58 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 5021 | if (DstTy == MVT::i32 && |
Chris Lattner | cf515b5 | 2008-01-16 06:24:21 +0000 | [diff] [blame] | 5022 | isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5023 | return std::make_pair(SDValue(), SDValue()); |
Dale Johannesen | 958b08b | 2007-09-19 23:55:34 +0000 | [diff] [blame] | 5024 | if (Subtarget->is64Bit() && |
Eli Friedman | 8c3cb58 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 5025 | DstTy == MVT::i64 && |
Eli Friedman | 9d77ac3 | 2009-05-27 00:47:34 +0000 | [diff] [blame] | 5026 | isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5027 | return std::make_pair(SDValue(), SDValue()); |
Dale Johannesen | 2fc2078 | 2007-09-14 22:26:36 +0000 | [diff] [blame] | 5028 | |
Evan Cheng | 05441e6 | 2007-10-15 20:11:21 +0000 | [diff] [blame] | 5029 | // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary |
5030 | // stack slot. | ||||
5031 | MachineFunction &MF = DAG.getMachineFunction(); | ||||
Eli Friedman | 8c3cb58 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 5032 | unsigned MemSize = DstTy.getSizeInBits()/8; |
Evan Cheng | 05441e6 | 2007-10-15 20:11:21 +0000 | [diff] [blame] | 5033 | int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5034 | SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy()); |
Eli Friedman | 8c3cb58 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 5035 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5036 | unsigned Opc; |
Eli Friedman | 8c3cb58 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 5037 | switch (DstTy.getSimpleVT()) { |
Chris Lattner | dfb947d | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 5038 | default: assert(0 && "Invalid FP_TO_SINT to lower!"); |
5039 | case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break; | ||||
5040 | case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break; | ||||
5041 | case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5042 | } |
5043 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5044 | SDValue Chain = DAG.getEntryNode(); |
5045 | SDValue Value = Op.getOperand(0); | ||||
Chris Lattner | cf515b5 | 2008-01-16 06:24:21 +0000 | [diff] [blame] | 5046 | if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) { |
Eli Friedman | 8c3cb58 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 5047 | assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!"); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5048 | Chain = DAG.getStore(Chain, dl, Value, StackSlot, |
Dan Gohman | 1fc34bc | 2008-07-11 22:44:52 +0000 | [diff] [blame] | 5049 | PseudoSourceValue::getFixedStack(SSFI), 0); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5050 | SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5051 | SDValue Ops[] = { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5052 | Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType()) |
5053 | }; | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5054 | Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5055 | Chain = Value.getValue(1); |
5056 | SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize); | ||||
5057 | StackSlot = DAG.getFrameIndex(SSFI, getPointerTy()); | ||||
5058 | } | ||||
5059 | |||||
5060 | // Build the FP_TO_INT*_IN_MEM | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5061 | SDValue Ops[] = { Chain, Value, StackSlot }; |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5062 | SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5063 | |
Chris Lattner | dfb947d | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 5064 | return std::make_pair(FIST, StackSlot); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5065 | } |
5066 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5067 | SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) { |
Eli Friedman | c0521fb | 2009-06-06 03:57:58 +0000 | [diff] [blame] | 5068 | if (Op.getValueType().isVector()) { |
5069 | if (Op.getValueType() == MVT::v2i32 && | ||||
5070 | Op.getOperand(0).getValueType() == MVT::v2f64) { | ||||
5071 | return Op; | ||||
5072 | } | ||||
5073 | return SDValue(); | ||||
5074 | } | ||||
5075 | |||||
Eli Friedman | 8c3cb58 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 5076 | std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5077 | SDValue FIST = Vals.first, StackSlot = Vals.second; |
Eli Friedman | 9d77ac3 | 2009-05-27 00:47:34 +0000 | [diff] [blame] | 5078 | // If FP_TO_INTHelper failed, the node is actually supposed to be Legal. |
5079 | if (FIST.getNode() == 0) return Op; | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5080 | |
Chris Lattner | dfb947d | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 5081 | // Load the result. |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5082 | return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(), |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5083 | FIST, StackSlot, NULL, 0); |
Chris Lattner | dfb947d | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 5084 | } |
5085 | |||||
Eli Friedman | 8c3cb58 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 5086 | SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) { |
5087 | std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false); | ||||
5088 | SDValue FIST = Vals.first, StackSlot = Vals.second; | ||||
5089 | assert(FIST.getNode() && "Unexpected failure"); | ||||
5090 | |||||
5091 | // Load the result. | ||||
5092 | return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(), | ||||
5093 | FIST, StackSlot, NULL, 0); | ||||
5094 | } | ||||
5095 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5096 | SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) { |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5097 | DebugLoc dl = Op.getDebugLoc(); |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5098 | MVT VT = Op.getValueType(); |
5099 | MVT EltVT = VT; | ||||
5100 | if (VT.isVector()) | ||||
5101 | EltVT = VT.getVectorElementType(); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5102 | std::vector<Constant*> CV; |
5103 | if (EltVT == MVT::f64) { | ||||
Chris Lattner | 5e0610f | 2008-04-20 00:41:09 +0000 | [diff] [blame] | 5104 | Constant *C = ConstantFP::get(APFloat(APInt(64, ~(1ULL << 63)))); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5105 | CV.push_back(C); |
5106 | CV.push_back(C); | ||||
5107 | } else { | ||||
Chris Lattner | 5e0610f | 2008-04-20 00:41:09 +0000 | [diff] [blame] | 5108 | Constant *C = ConstantFP::get(APFloat(APInt(32, ~(1U << 31)))); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5109 | CV.push_back(C); |
5110 | CV.push_back(C); | ||||
5111 | CV.push_back(C); | ||||
5112 | CV.push_back(C); | ||||
5113 | } | ||||
Dan Gohman | 1182170 | 2007-07-27 17:16:43 +0000 | [diff] [blame] | 5114 | Constant *C = ConstantVector::get(CV); |
Evan Cheng | 68c1868 | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 5115 | SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5116 | SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx, |
Dan Gohman | fb020b6 | 2008-02-07 18:41:25 +0000 | [diff] [blame] | 5117 | PseudoSourceValue::getConstantPool(), 0, |
Dan Gohman | 1182170 | 2007-07-27 17:16:43 +0000 | [diff] [blame] | 5118 | false, 16); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5119 | return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5120 | } |
5121 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5122 | SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) { |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5123 | DebugLoc dl = Op.getDebugLoc(); |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5124 | MVT VT = Op.getValueType(); |
5125 | MVT EltVT = VT; | ||||
Evan Cheng | 92b8f78 | 2007-07-19 23:36:01 +0000 | [diff] [blame] | 5126 | unsigned EltNum = 1; |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5127 | if (VT.isVector()) { |
5128 | EltVT = VT.getVectorElementType(); | ||||
5129 | EltNum = VT.getVectorNumElements(); | ||||
Evan Cheng | 92b8f78 | 2007-07-19 23:36:01 +0000 | [diff] [blame] | 5130 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5131 | std::vector<Constant*> CV; |
5132 | if (EltVT == MVT::f64) { | ||||
Chris Lattner | 5e0610f | 2008-04-20 00:41:09 +0000 | [diff] [blame] | 5133 | Constant *C = ConstantFP::get(APFloat(APInt(64, 1ULL << 63))); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5134 | CV.push_back(C); |
5135 | CV.push_back(C); | ||||
5136 | } else { | ||||
Chris Lattner | 5e0610f | 2008-04-20 00:41:09 +0000 | [diff] [blame] | 5137 | Constant *C = ConstantFP::get(APFloat(APInt(32, 1U << 31))); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5138 | CV.push_back(C); |
5139 | CV.push_back(C); | ||||
5140 | CV.push_back(C); | ||||
5141 | CV.push_back(C); | ||||
5142 | } | ||||
Dan Gohman | 1182170 | 2007-07-27 17:16:43 +0000 | [diff] [blame] | 5143 | Constant *C = ConstantVector::get(CV); |
Evan Cheng | 68c1868 | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 5144 | SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5145 | SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx, |
Dan Gohman | fb020b6 | 2008-02-07 18:41:25 +0000 | [diff] [blame] | 5146 | PseudoSourceValue::getConstantPool(), 0, |
Dan Gohman | 1182170 | 2007-07-27 17:16:43 +0000 | [diff] [blame] | 5147 | false, 16); |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5148 | if (VT.isVector()) { |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5149 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, |
5150 | DAG.getNode(ISD::XOR, dl, MVT::v2i64, | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5151 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5152 | Op.getOperand(0)), |
5153 | DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask))); | ||||
Evan Cheng | 92b8f78 | 2007-07-19 23:36:01 +0000 | [diff] [blame] | 5154 | } else { |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5155 | return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask); |
Evan Cheng | 92b8f78 | 2007-07-19 23:36:01 +0000 | [diff] [blame] | 5156 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5157 | } |
5158 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5159 | SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) { |
5160 | SDValue Op0 = Op.getOperand(0); | ||||
5161 | SDValue Op1 = Op.getOperand(1); | ||||
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5162 | DebugLoc dl = Op.getDebugLoc(); |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5163 | MVT VT = Op.getValueType(); |
5164 | MVT SrcVT = Op1.getValueType(); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5165 | |
5166 | // If second operand is smaller, extend it first. | ||||
Duncan Sands | ec142ee | 2008-06-08 20:54:56 +0000 | [diff] [blame] | 5167 | if (SrcVT.bitsLT(VT)) { |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5168 | Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5169 | SrcVT = VT; |
5170 | } | ||||
Dale Johannesen | fb0fa91 | 2007-10-21 01:07:44 +0000 | [diff] [blame] | 5171 | // And if it is bigger, shrink it first. |
Duncan Sands | ec142ee | 2008-06-08 20:54:56 +0000 | [diff] [blame] | 5172 | if (SrcVT.bitsGT(VT)) { |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5173 | Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1)); |
Dale Johannesen | fb0fa91 | 2007-10-21 01:07:44 +0000 | [diff] [blame] | 5174 | SrcVT = VT; |
Dale Johannesen | fb0fa91 | 2007-10-21 01:07:44 +0000 | [diff] [blame] | 5175 | } |
5176 | |||||
5177 | // At this point the operands and the result should have the same | ||||
5178 | // type, and that won't be f80 since that is not custom lowered. | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5179 | |
5180 | // First get the sign bit of second operand. | ||||
5181 | std::vector<Constant*> CV; | ||||
5182 | if (SrcVT == MVT::f64) { | ||||
Chris Lattner | 5e0610f | 2008-04-20 00:41:09 +0000 | [diff] [blame] | 5183 | CV.push_back(ConstantFP::get(APFloat(APInt(64, 1ULL << 63)))); |
5184 | CV.push_back(ConstantFP::get(APFloat(APInt(64, 0)))); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5185 | } else { |
Chris Lattner | 5e0610f | 2008-04-20 00:41:09 +0000 | [diff] [blame] | 5186 | CV.push_back(ConstantFP::get(APFloat(APInt(32, 1U << 31)))); |
5187 | CV.push_back(ConstantFP::get(APFloat(APInt(32, 0)))); | ||||
5188 | CV.push_back(ConstantFP::get(APFloat(APInt(32, 0)))); | ||||
5189 | CV.push_back(ConstantFP::get(APFloat(APInt(32, 0)))); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5190 | } |
Dan Gohman | 1182170 | 2007-07-27 17:16:43 +0000 | [diff] [blame] | 5191 | Constant *C = ConstantVector::get(CV); |
Evan Cheng | 68c1868 | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 5192 | SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5193 | SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx, |
Dan Gohman | fb020b6 | 2008-02-07 18:41:25 +0000 | [diff] [blame] | 5194 | PseudoSourceValue::getConstantPool(), 0, |
Dan Gohman | 1182170 | 2007-07-27 17:16:43 +0000 | [diff] [blame] | 5195 | false, 16); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5196 | SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5197 | |
5198 | // Shift sign bit right or left if the two operands have different types. | ||||
Duncan Sands | ec142ee | 2008-06-08 20:54:56 +0000 | [diff] [blame] | 5199 | if (SrcVT.bitsGT(VT)) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5200 | // Op0 is MVT::f32, Op1 is MVT::f64. |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5201 | SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit); |
5202 | SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit, | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5203 | DAG.getConstant(32, MVT::i32)); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5204 | SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit); |
5205 | SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit, | ||||
Chris Lattner | 5872a36 | 2008-01-17 07:00:52 +0000 | [diff] [blame] | 5206 | DAG.getIntPtrConstant(0)); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5207 | } |
5208 | |||||
5209 | // Clear first operand sign bit. | ||||
5210 | CV.clear(); | ||||
5211 | if (VT == MVT::f64) { | ||||
Chris Lattner | 5e0610f | 2008-04-20 00:41:09 +0000 | [diff] [blame] | 5212 | CV.push_back(ConstantFP::get(APFloat(APInt(64, ~(1ULL << 63))))); |
5213 | CV.push_back(ConstantFP::get(APFloat(APInt(64, 0)))); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5214 | } else { |
Chris Lattner | 5e0610f | 2008-04-20 00:41:09 +0000 | [diff] [blame] | 5215 | CV.push_back(ConstantFP::get(APFloat(APInt(32, ~(1U << 31))))); |
5216 | CV.push_back(ConstantFP::get(APFloat(APInt(32, 0)))); | ||||
5217 | CV.push_back(ConstantFP::get(APFloat(APInt(32, 0)))); | ||||
5218 | CV.push_back(ConstantFP::get(APFloat(APInt(32, 0)))); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5219 | } |
Dan Gohman | 1182170 | 2007-07-27 17:16:43 +0000 | [diff] [blame] | 5220 | C = ConstantVector::get(CV); |
Evan Cheng | 68c1868 | 2009-03-13 07:51:59 +0000 | [diff] [blame] | 5221 | CPIdx = DAG.getConstantPool(C, getPointerTy(), 16); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5222 | SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx, |
Dan Gohman | fb020b6 | 2008-02-07 18:41:25 +0000 | [diff] [blame] | 5223 | PseudoSourceValue::getConstantPool(), 0, |
Dan Gohman | 1182170 | 2007-07-27 17:16:43 +0000 | [diff] [blame] | 5224 | false, 16); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5225 | SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5226 | |
5227 | // Or the value with the sign bit. | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5228 | return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5229 | } |
5230 | |||||
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5231 | /// Emit nodes that will be selected as "test Op0,Op0", or something |
5232 | /// equivalent. | ||||
Dan Gohman | c8b4785 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 5233 | SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC, |
5234 | SelectionDAG &DAG) { | ||||
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5235 | DebugLoc dl = Op.getDebugLoc(); |
5236 | |||||
Dan Gohman | c8b4785 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 5237 | // CF and OF aren't always set the way we want. Determine which |
5238 | // of these we need. | ||||
5239 | bool NeedCF = false; | ||||
5240 | bool NeedOF = false; | ||||
5241 | switch (X86CC) { | ||||
5242 | case X86::COND_A: case X86::COND_AE: | ||||
5243 | case X86::COND_B: case X86::COND_BE: | ||||
5244 | NeedCF = true; | ||||
5245 | break; | ||||
5246 | case X86::COND_G: case X86::COND_GE: | ||||
5247 | case X86::COND_L: case X86::COND_LE: | ||||
5248 | case X86::COND_O: case X86::COND_NO: | ||||
5249 | NeedOF = true; | ||||
5250 | break; | ||||
5251 | default: break; | ||||
5252 | } | ||||
5253 | |||||
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5254 | // See if we can use the EFLAGS value from the operand instead of |
Dan Gohman | c8b4785 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 5255 | // doing a separate TEST. TEST always sets OF and CF to 0, so unless |
5256 | // we prove that the arithmetic won't overflow, we can't use OF or CF. | ||||
5257 | if (Op.getResNo() == 0 && !NeedOF && !NeedCF) { | ||||
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5258 | unsigned Opcode = 0; |
Dan Gohman | 8c8a802 | 2009-03-05 21:29:28 +0000 | [diff] [blame] | 5259 | unsigned NumOperands = 0; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5260 | switch (Op.getNode()->getOpcode()) { |
5261 | case ISD::ADD: | ||||
5262 | // Due to an isel shortcoming, be conservative if this add is likely to | ||||
5263 | // be selected as part of a load-modify-store instruction. When the root | ||||
5264 | // node in a match is a store, isel doesn't know how to remap non-chain | ||||
5265 | // non-flag uses of other nodes in the match, such as the ADD in this | ||||
5266 | // case. This leads to the ADD being left around and reselected, with | ||||
5267 | // the result being two adds in the output. | ||||
5268 | for (SDNode::use_iterator UI = Op.getNode()->use_begin(), | ||||
5269 | UE = Op.getNode()->use_end(); UI != UE; ++UI) | ||||
5270 | if (UI->getOpcode() == ISD::STORE) | ||||
5271 | goto default_case; | ||||
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5272 | if (ConstantSDNode *C = |
Dan Gohman | d90a8fd | 2009-03-05 19:32:48 +0000 | [diff] [blame] | 5273 | dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) { |
5274 | // An add of one will be selected as an INC. | ||||
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5275 | if (C->getAPIntValue() == 1) { |
5276 | Opcode = X86ISD::INC; | ||||
Dan Gohman | 8c8a802 | 2009-03-05 21:29:28 +0000 | [diff] [blame] | 5277 | NumOperands = 1; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5278 | break; |
5279 | } | ||||
Dan Gohman | d90a8fd | 2009-03-05 19:32:48 +0000 | [diff] [blame] | 5280 | // An add of negative one (subtract of one) will be selected as a DEC. |
5281 | if (C->getAPIntValue().isAllOnesValue()) { | ||||
5282 | Opcode = X86ISD::DEC; | ||||
Dan Gohman | 8c8a802 | 2009-03-05 21:29:28 +0000 | [diff] [blame] | 5283 | NumOperands = 1; |
Dan Gohman | d90a8fd | 2009-03-05 19:32:48 +0000 | [diff] [blame] | 5284 | break; |
5285 | } | ||||
5286 | } | ||||
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5287 | // Otherwise use a regular EFLAGS-setting add. |
5288 | Opcode = X86ISD::ADD; | ||||
Dan Gohman | 8c8a802 | 2009-03-05 21:29:28 +0000 | [diff] [blame] | 5289 | NumOperands = 2; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5290 | break; |
5291 | case ISD::SUB: | ||||
5292 | // Due to the ISEL shortcoming noted above, be conservative if this sub is | ||||
5293 | // likely to be selected as part of a load-modify-store instruction. | ||||
5294 | for (SDNode::use_iterator UI = Op.getNode()->use_begin(), | ||||
5295 | UE = Op.getNode()->use_end(); UI != UE; ++UI) | ||||
5296 | if (UI->getOpcode() == ISD::STORE) | ||||
5297 | goto default_case; | ||||
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5298 | // Otherwise use a regular EFLAGS-setting sub. |
5299 | Opcode = X86ISD::SUB; | ||||
Dan Gohman | 8c8a802 | 2009-03-05 21:29:28 +0000 | [diff] [blame] | 5300 | NumOperands = 2; |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5301 | break; |
5302 | case X86ISD::ADD: | ||||
5303 | case X86ISD::SUB: | ||||
5304 | case X86ISD::INC: | ||||
5305 | case X86ISD::DEC: | ||||
5306 | return SDValue(Op.getNode(), 1); | ||||
5307 | default: | ||||
5308 | default_case: | ||||
5309 | break; | ||||
5310 | } | ||||
5311 | if (Opcode != 0) { | ||||
Dan Gohman | ee03628 | 2009-04-09 23:54:40 +0000 | [diff] [blame] | 5312 | SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32); |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5313 | SmallVector<SDValue, 4> Ops; |
Dan Gohman | c8b4785 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 5314 | for (unsigned i = 0; i != NumOperands; ++i) |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5315 | Ops.push_back(Op.getOperand(i)); |
Dan Gohman | ee03628 | 2009-04-09 23:54:40 +0000 | [diff] [blame] | 5316 | SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands); |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5317 | DAG.ReplaceAllUsesWith(Op, New); |
5318 | return SDValue(New.getNode(), 1); | ||||
5319 | } | ||||
5320 | } | ||||
5321 | |||||
5322 | // Otherwise just emit a CMP with 0, which is the TEST pattern. | ||||
5323 | return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op, | ||||
5324 | DAG.getConstant(0, Op.getValueType())); | ||||
5325 | } | ||||
5326 | |||||
5327 | /// Emit nodes that will be selected as "cmp Op0,Op1", or something | ||||
5328 | /// equivalent. | ||||
Dan Gohman | c8b4785 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 5329 | SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC, |
5330 | SelectionDAG &DAG) { | ||||
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5331 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1)) |
5332 | if (C->getAPIntValue() == 0) | ||||
Dan Gohman | c8b4785 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 5333 | return EmitTest(Op0, X86CC, DAG); |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5334 | |
5335 | DebugLoc dl = Op0.getDebugLoc(); | ||||
5336 | return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1); | ||||
5337 | } | ||||
5338 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5339 | SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) { |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5340 | assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer"); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5341 | SDValue Op0 = Op.getOperand(0); |
5342 | SDValue Op1 = Op.getOperand(1); | ||||
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5343 | DebugLoc dl = Op.getDebugLoc(); |
Chris Lattner | 77a6231 | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 5344 | ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get(); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5345 | |
Dan Gohman | 22cefb0 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 5346 | // Lower (X & (1 << N)) == 0 to BT(X, N). |
5347 | // Lower ((X >>u N) & 1) != 0 to BT(X, N). | ||||
5348 | // Lower ((X >>s N) & 1) != 0 to BT(X, N). | ||||
Dan Gohman | 13dd952 | 2009-01-13 23:25:30 +0000 | [diff] [blame] | 5349 | if (Op0.getOpcode() == ISD::AND && |
5350 | Op0.hasOneUse() && | ||||
5351 | Op1.getOpcode() == ISD::Constant && | ||||
Dan Gohman | 22cefb0 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 5352 | cast<ConstantSDNode>(Op1)->getZExtValue() == 0 && |
Chris Lattner | 77a6231 | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 5353 | (CC == ISD::SETEQ || CC == ISD::SETNE)) { |
Dan Gohman | 22cefb0 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 5354 | SDValue LHS, RHS; |
5355 | if (Op0.getOperand(1).getOpcode() == ISD::SHL) { | ||||
5356 | if (ConstantSDNode *Op010C = | ||||
5357 | dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0))) | ||||
5358 | if (Op010C->getZExtValue() == 1) { | ||||
5359 | LHS = Op0.getOperand(0); | ||||
5360 | RHS = Op0.getOperand(1).getOperand(1); | ||||
5361 | } | ||||
5362 | } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) { | ||||
5363 | if (ConstantSDNode *Op000C = | ||||
5364 | dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0))) | ||||
5365 | if (Op000C->getZExtValue() == 1) { | ||||
5366 | LHS = Op0.getOperand(1); | ||||
5367 | RHS = Op0.getOperand(0).getOperand(1); | ||||
5368 | } | ||||
5369 | } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) { | ||||
5370 | ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1)); | ||||
5371 | SDValue AndLHS = Op0.getOperand(0); | ||||
5372 | if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) { | ||||
5373 | LHS = AndLHS.getOperand(0); | ||||
5374 | RHS = AndLHS.getOperand(1); | ||||
5375 | } | ||||
5376 | } | ||||
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5377 | |
Dan Gohman | 22cefb0 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 5378 | if (LHS.getNode()) { |
Chris Lattner | 77a6231 | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 5379 | // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT |
5380 | // instruction. Since the shift amount is in-range-or-undefined, we know | ||||
5381 | // that doing a bittest on the i16 value is ok. We extend to i32 because | ||||
5382 | // the encoding for the i16 version is larger than the i32 version. | ||||
5383 | if (LHS.getValueType() == MVT::i8) | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5384 | LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS); |
Chris Lattner | 77a6231 | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 5385 | |
5386 | // If the operand types disagree, extend the shift amount to match. Since | ||||
5387 | // BT ignores high bits (like shifts) we can use anyextend. | ||||
5388 | if (LHS.getValueType() != RHS.getValueType()) | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5389 | RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS); |
Dan Gohman | 22cefb0 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 5390 | |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5391 | SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS); |
Dan Gohman | 0fc9ed6 | 2009-01-07 00:15:08 +0000 | [diff] [blame] | 5392 | unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B; |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5393 | return DAG.getNode(X86ISD::SETCC, dl, MVT::i8, |
Chris Lattner | 77a6231 | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 5394 | DAG.getConstant(Cond, MVT::i8), BT); |
5395 | } | ||||
5396 | } | ||||
5397 | |||||
5398 | bool isFP = Op.getOperand(1).getValueType().isFloatingPoint(); | ||||
5399 | unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5400 | |
Dan Gohman | c8b4785 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 5401 | SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG); |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5402 | return DAG.getNode(X86ISD::SETCC, dl, MVT::i8, |
Chris Lattner | 6043592 | 2008-12-24 00:11:37 +0000 | [diff] [blame] | 5403 | DAG.getConstant(X86CC, MVT::i8), Cond); |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5404 | } |
5405 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5406 | SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) { |
5407 | SDValue Cond; | ||||
5408 | SDValue Op0 = Op.getOperand(0); | ||||
5409 | SDValue Op1 = Op.getOperand(1); | ||||
5410 | SDValue CC = Op.getOperand(2); | ||||
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5411 | MVT VT = Op.getValueType(); |
5412 | ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get(); | ||||
5413 | bool isFP = Op.getOperand(1).getValueType().isFloatingPoint(); | ||||
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5414 | DebugLoc dl = Op.getDebugLoc(); |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5415 | |
5416 | if (isFP) { | ||||
5417 | unsigned SSECC = 8; | ||||
Evan Cheng | 3375409 | 2008-08-05 22:19:15 +0000 | [diff] [blame] | 5418 | MVT VT0 = Op0.getValueType(); |
5419 | assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64); | ||||
5420 | unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD; | ||||
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5421 | bool Swap = false; |
5422 | |||||
5423 | switch (SetCCOpcode) { | ||||
5424 | default: break; | ||||
Nate Begeman | 6357f9d | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 5425 | case ISD::SETOEQ: |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5426 | case ISD::SETEQ: SSECC = 0; break; |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5427 | case ISD::SETOGT: |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5428 | case ISD::SETGT: Swap = true; // Fallthrough |
5429 | case ISD::SETLT: | ||||
5430 | case ISD::SETOLT: SSECC = 1; break; | ||||
5431 | case ISD::SETOGE: | ||||
5432 | case ISD::SETGE: Swap = true; // Fallthrough | ||||
5433 | case ISD::SETLE: | ||||
5434 | case ISD::SETOLE: SSECC = 2; break; | ||||
5435 | case ISD::SETUO: SSECC = 3; break; | ||||
Nate Begeman | 6357f9d | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 5436 | case ISD::SETUNE: |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5437 | case ISD::SETNE: SSECC = 4; break; |
5438 | case ISD::SETULE: Swap = true; | ||||
5439 | case ISD::SETUGE: SSECC = 5; break; | ||||
5440 | case ISD::SETULT: Swap = true; | ||||
5441 | case ISD::SETUGT: SSECC = 6; break; | ||||
5442 | case ISD::SETO: SSECC = 7; break; | ||||
5443 | } | ||||
5444 | if (Swap) | ||||
5445 | std::swap(Op0, Op1); | ||||
5446 | |||||
Nate Begeman | 6357f9d | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 5447 | // In the two special cases we can't handle, emit two comparisons. |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5448 | if (SSECC == 8) { |
Nate Begeman | 6357f9d | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 5449 | if (SetCCOpcode == ISD::SETUEQ) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5450 | SDValue UNORD, EQ; |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5451 | UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8)); |
5452 | EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8)); | ||||
5453 | return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ); | ||||
Nate Begeman | 6357f9d | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 5454 | } |
5455 | else if (SetCCOpcode == ISD::SETONE) { | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5456 | SDValue ORD, NEQ; |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5457 | ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8)); |
5458 | NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8)); | ||||
5459 | return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ); | ||||
Nate Begeman | 6357f9d | 2008-07-25 19:05:58 +0000 | [diff] [blame] | 5460 | } |
5461 | assert(0 && "Illegal FP comparison"); | ||||
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5462 | } |
5463 | // Handle all other FP comparisons here. | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5464 | return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8)); |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5465 | } |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5466 | |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5467 | // We are handling one of the integer comparisons here. Since SSE only has |
5468 | // GT and EQ comparisons for integer, swapping operands and multiple | ||||
5469 | // operations may be required for some comparisons. | ||||
5470 | unsigned Opc = 0, EQOpc = 0, GTOpc = 0; | ||||
5471 | bool Swap = false, Invert = false, FlipSigns = false; | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5472 | |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5473 | switch (VT.getSimpleVT()) { |
5474 | default: break; | ||||
5475 | case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break; | ||||
5476 | case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break; | ||||
5477 | case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break; | ||||
5478 | case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break; | ||||
5479 | } | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5480 | |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5481 | switch (SetCCOpcode) { |
5482 | default: break; | ||||
5483 | case ISD::SETNE: Invert = true; | ||||
5484 | case ISD::SETEQ: Opc = EQOpc; break; | ||||
5485 | case ISD::SETLT: Swap = true; | ||||
5486 | case ISD::SETGT: Opc = GTOpc; break; | ||||
5487 | case ISD::SETGE: Swap = true; | ||||
5488 | case ISD::SETLE: Opc = GTOpc; Invert = true; break; | ||||
5489 | case ISD::SETULT: Swap = true; | ||||
5490 | case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break; | ||||
5491 | case ISD::SETUGE: Swap = true; | ||||
5492 | case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break; | ||||
5493 | } | ||||
5494 | if (Swap) | ||||
5495 | std::swap(Op0, Op1); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5496 | |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5497 | // Since SSE has no unsigned integer comparisons, we need to flip the sign |
5498 | // bits of the inputs before performing those operations. | ||||
5499 | if (FlipSigns) { | ||||
5500 | MVT EltVT = VT.getVectorElementType(); | ||||
Duncan Sands | 505ba94 | 2009-02-01 18:06:53 +0000 | [diff] [blame] | 5501 | SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()), |
5502 | EltVT); | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5503 | std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit); |
Evan Cheng | 907a2d2 | 2009-02-25 22:49:59 +0000 | [diff] [blame] | 5504 | SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0], |
5505 | SignBits.size()); | ||||
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5506 | Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec); |
5507 | Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec); | ||||
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5508 | } |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5509 | |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5510 | SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1); |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5511 | |
5512 | // If the logical-not of the result is required, perform that now. | ||||
Bob Wilson | 81a42cf | 2009-01-22 17:39:32 +0000 | [diff] [blame] | 5513 | if (Invert) |
Dale Johannesen | ce0805b | 2009-02-03 19:33:06 +0000 | [diff] [blame] | 5514 | Result = DAG.getNOT(dl, Result, VT); |
Bob Wilson | 81a42cf | 2009-01-22 17:39:32 +0000 | [diff] [blame] | 5515 | |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 5516 | return Result; |
5517 | } | ||||
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5518 | |
Evan Cheng | d580f02 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 5519 | // isX86LogicalCmp - Return true if opcode is a X86 logical comparison. |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5520 | static bool isX86LogicalCmp(SDValue Op) { |
5521 | unsigned Opc = Op.getNode()->getOpcode(); | ||||
5522 | if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI) | ||||
5523 | return true; | ||||
5524 | if (Op.getResNo() == 1 && | ||||
5525 | (Opc == X86ISD::ADD || | ||||
5526 | Opc == X86ISD::SUB || | ||||
5527 | Opc == X86ISD::SMUL || | ||||
5528 | Opc == X86ISD::UMUL || | ||||
5529 | Opc == X86ISD::INC || | ||||
5530 | Opc == X86ISD::DEC)) | ||||
5531 | return true; | ||||
5532 | |||||
5533 | return false; | ||||
Evan Cheng | d580f02 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 5534 | } |
5535 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5536 | SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5537 | bool addTest = true; |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5538 | SDValue Cond = Op.getOperand(0); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5539 | DebugLoc dl = Op.getDebugLoc(); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5540 | SDValue CC; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5541 | |
5542 | if (Cond.getOpcode() == ISD::SETCC) | ||||
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 5543 | Cond = LowerSETCC(Cond, DAG); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5544 | |
Evan Cheng | 50d37ab | 2007-10-08 22:16:29 +0000 | [diff] [blame] | 5545 | // If condition flag is set by a X86ISD::CMP, then use it as the condition |
5546 | // setting operand in place of the X86ISD::SETCC. | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5547 | if (Cond.getOpcode() == X86ISD::SETCC) { |
5548 | CC = Cond.getOperand(0); | ||||
5549 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5550 | SDValue Cmp = Cond.getOperand(1); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5551 | unsigned Opc = Cmp.getOpcode(); |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5552 | MVT VT = Op.getValueType(); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5553 | |
Evan Cheng | 50d37ab | 2007-10-08 22:16:29 +0000 | [diff] [blame] | 5554 | bool IllegalFPCMov = false; |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5555 | if (VT.isFloatingPoint() && !VT.isVector() && |
Chris Lattner | cf515b5 | 2008-01-16 06:24:21 +0000 | [diff] [blame] | 5556 | !isScalarFPTypeInSSEReg(VT)) // FPStack? |
Dan Gohman | 4068673 | 2008-09-26 21:54:37 +0000 | [diff] [blame] | 5557 | IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue()); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5558 | |
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 5559 | if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) || |
5560 | Opc == X86ISD::BT) { // FIXME | ||||
Evan Cheng | 50d37ab | 2007-10-08 22:16:29 +0000 | [diff] [blame] | 5561 | Cond = Cmp; |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5562 | addTest = false; |
5563 | } | ||||
5564 | } | ||||
5565 | |||||
5566 | if (addTest) { | ||||
5567 | CC = DAG.getConstant(X86::COND_NE, MVT::i8); | ||||
Dan Gohman | c8b4785 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 5568 | Cond = EmitTest(Cond, X86::COND_NE, DAG); |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5569 | } |
5570 | |||||
Dan Gohman | ee03628 | 2009-04-09 23:54:40 +0000 | [diff] [blame] | 5571 | SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5572 | SmallVector<SDValue, 4> Ops; |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5573 | // X86ISD::CMOV means set the result (which is operand 1) to the RHS if |
5574 | // condition is true. | ||||
5575 | Ops.push_back(Op.getOperand(2)); | ||||
5576 | Ops.push_back(Op.getOperand(1)); | ||||
5577 | Ops.push_back(CC); | ||||
5578 | Ops.push_back(Cond); | ||||
Dan Gohman | ee03628 | 2009-04-09 23:54:40 +0000 | [diff] [blame] | 5579 | return DAG.getNode(X86ISD::CMOV, dl, VTs, &Ops[0], Ops.size()); |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5580 | } |
5581 | |||||
Evan Cheng | d580f02 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 5582 | // isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or |
5583 | // ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart | ||||
5584 | // from the AND / OR. | ||||
5585 | static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) { | ||||
5586 | Opc = Op.getOpcode(); | ||||
5587 | if (Opc != ISD::OR && Opc != ISD::AND) | ||||
5588 | return false; | ||||
5589 | return (Op.getOperand(0).getOpcode() == X86ISD::SETCC && | ||||
5590 | Op.getOperand(0).hasOneUse() && | ||||
5591 | Op.getOperand(1).getOpcode() == X86ISD::SETCC && | ||||
5592 | Op.getOperand(1).hasOneUse()); | ||||
5593 | } | ||||
5594 | |||||
Evan Cheng | 67f98b1 | 2009-02-02 08:19:07 +0000 | [diff] [blame] | 5595 | // isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and |
5596 | // 1 and that the SETCC node has a single use. | ||||
Evan Cheng | 8c3af2c | 2009-02-02 08:07:36 +0000 | [diff] [blame] | 5597 | static bool isXor1OfSetCC(SDValue Op) { |
5598 | if (Op.getOpcode() != ISD::XOR) | ||||
5599 | return false; | ||||
5600 | ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1)); | ||||
5601 | if (N1C && N1C->getAPIntValue() == 1) { | ||||
5602 | return Op.getOperand(0).getOpcode() == X86ISD::SETCC && | ||||
5603 | Op.getOperand(0).hasOneUse(); | ||||
5604 | } | ||||
5605 | return false; | ||||
5606 | } | ||||
5607 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5608 | SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5609 | bool addTest = true; |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5610 | SDValue Chain = Op.getOperand(0); |
5611 | SDValue Cond = Op.getOperand(1); | ||||
5612 | SDValue Dest = Op.getOperand(2); | ||||
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5613 | DebugLoc dl = Op.getDebugLoc(); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5614 | SDValue CC; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5615 | |
5616 | if (Cond.getOpcode() == ISD::SETCC) | ||||
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 5617 | Cond = LowerSETCC(Cond, DAG); |
Chris Lattner | 77a6231 | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 5618 | #if 0 |
5619 | // FIXME: LowerXALUO doesn't handle these!! | ||||
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 5620 | else if (Cond.getOpcode() == X86ISD::ADD || |
5621 | Cond.getOpcode() == X86ISD::SUB || | ||||
5622 | Cond.getOpcode() == X86ISD::SMUL || | ||||
5623 | Cond.getOpcode() == X86ISD::UMUL) | ||||
Bill Wendling | 7e04be6 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 5624 | Cond = LowerXALUO(Cond, DAG); |
Chris Lattner | 77a6231 | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 5625 | #endif |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5626 | |
Evan Cheng | 50d37ab | 2007-10-08 22:16:29 +0000 | [diff] [blame] | 5627 | // If condition flag is set by a X86ISD::CMP, then use it as the condition |
5628 | // setting operand in place of the X86ISD::SETCC. | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5629 | if (Cond.getOpcode() == X86ISD::SETCC) { |
5630 | CC = Cond.getOperand(0); | ||||
5631 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5632 | SDValue Cmp = Cond.getOperand(1); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5633 | unsigned Opc = Cmp.getOpcode(); |
Chris Lattner | 77a6231 | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 5634 | // FIXME: WHY THE SPECIAL CASING OF LogicalCmp?? |
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5635 | if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) { |
Evan Cheng | 50d37ab | 2007-10-08 22:16:29 +0000 | [diff] [blame] | 5636 | Cond = Cmp; |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5637 | addTest = false; |
Bill Wendling | d351152 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 5638 | } else { |
Evan Cheng | d580f02 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 5639 | switch (cast<ConstantSDNode>(CC)->getZExtValue()) { |
Bill Wendling | 809e7bd | 2008-12-03 08:32:02 +0000 | [diff] [blame] | 5640 | default: break; |
5641 | case X86::COND_O: | ||||
Dan Gohman | 0fc9ed6 | 2009-01-07 00:15:08 +0000 | [diff] [blame] | 5642 | case X86::COND_B: |
Chris Lattner | 77a6231 | 2008-12-25 05:34:37 +0000 | [diff] [blame] | 5643 | // These can only come from an arithmetic instruction with overflow, |
5644 | // e.g. SADDO, UADDO. | ||||
Bill Wendling | 809e7bd | 2008-12-03 08:32:02 +0000 | [diff] [blame] | 5645 | Cond = Cond.getNode()->getOperand(1); |
5646 | addTest = false; | ||||
5647 | break; | ||||
Bill Wendling | d351152 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 5648 | } |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5649 | } |
Evan Cheng | d580f02 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 5650 | } else { |
5651 | unsigned CondOpc; | ||||
5652 | if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) { | ||||
5653 | SDValue Cmp = Cond.getOperand(0).getOperand(1); | ||||
Evan Cheng | d580f02 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 5654 | if (CondOpc == ISD::OR) { |
5655 | // Also, recognize the pattern generated by an FCMP_UNE. We can emit | ||||
5656 | // two branches instead of an explicit OR instruction with a | ||||
5657 | // separate test. | ||||
5658 | if (Cmp == Cond.getOperand(1).getOperand(1) && | ||||
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5659 | isX86LogicalCmp(Cmp)) { |
Evan Cheng | d580f02 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 5660 | CC = Cond.getOperand(0).getOperand(0); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 5661 | Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(), |
Evan Cheng | d580f02 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 5662 | Chain, Dest, CC, Cmp); |
5663 | CC = Cond.getOperand(1).getOperand(0); | ||||
5664 | Cond = Cmp; | ||||
5665 | addTest = false; | ||||
5666 | } | ||||
5667 | } else { // ISD::AND | ||||
5668 | // Also, recognize the pattern generated by an FCMP_OEQ. We can emit | ||||
5669 | // two branches instead of an explicit AND instruction with a | ||||
5670 | // separate test. However, we only do this if this block doesn't | ||||
5671 | // have a fall-through edge, because this requires an explicit | ||||
5672 | // jmp when the condition is false. | ||||
5673 | if (Cmp == Cond.getOperand(1).getOperand(1) && | ||||
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 5674 | isX86LogicalCmp(Cmp) && |
Evan Cheng | d580f02 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 5675 | Op.getNode()->hasOneUse()) { |
5676 | X86::CondCode CCode = | ||||
5677 | (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0); | ||||
5678 | CCode = X86::GetOppositeBranchCondition(CCode); | ||||
5679 | CC = DAG.getConstant(CCode, MVT::i8); | ||||
5680 | SDValue User = SDValue(*Op.getNode()->use_begin(), 0); | ||||
5681 | // Look for an unconditional branch following this conditional branch. | ||||
5682 | // We need this because we need to reverse the successors in order | ||||
5683 | // to implement FCMP_OEQ. | ||||
5684 | if (User.getOpcode() == ISD::BR) { | ||||
5685 | SDValue FalseBB = User.getOperand(1); | ||||
5686 | SDValue NewBR = | ||||
5687 | DAG.UpdateNodeOperands(User, User.getOperand(0), Dest); | ||||
5688 | assert(NewBR == User); | ||||
5689 | Dest = FalseBB; | ||||
Dan Gohman | 6a00fcb | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 5690 | |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 5691 | Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(), |
Evan Cheng | d580f02 | 2008-12-03 08:38:43 +0000 | [diff] [blame] | 5692 | Chain, Dest, CC, Cmp); |
5693 | X86::CondCode CCode = | ||||
5694 | (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0); | ||||
5695 | CCode = X86::GetOppositeBranchCondition(CCode); | ||||
5696 | CC = DAG.getConstant(CCode, MVT::i8); | ||||
5697 | Cond = Cmp; | ||||
5698 | addTest = false; | ||||
5699 | } | ||||
5700 | } | ||||
Dan Gohman | 6a00fcb | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 5701 | } |
Evan Cheng | 8c3af2c | 2009-02-02 08:07:36 +0000 | [diff] [blame] | 5702 | } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) { |
5703 | // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition. | ||||
5704 | // It should be transformed during dag combiner except when the condition | ||||
5705 | // is set by a arithmetics with overflow node. | ||||
5706 | X86::CondCode CCode = | ||||
5707 | (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0); | ||||
5708 | CCode = X86::GetOppositeBranchCondition(CCode); | ||||
5709 | CC = DAG.getConstant(CCode, MVT::i8); | ||||
5710 | Cond = Cond.getOperand(0).getOperand(1); | ||||
5711 | addTest = false; | ||||
Dan Gohman | 6a00fcb | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 5712 | } |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5713 | } |
5714 | |||||
5715 | if (addTest) { | ||||
5716 | CC = DAG.getConstant(X86::COND_NE, MVT::i8); | ||||
Dan Gohman | c8b4785 | 2009-03-07 01:58:32 +0000 | [diff] [blame] | 5717 | Cond = EmitTest(Cond, X86::COND_NE, DAG); |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5718 | } |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 5719 | return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(), |
Dan Gohman | 6a00fcb | 2008-10-21 03:29:32 +0000 | [diff] [blame] | 5720 | Chain, Dest, CC, Cond); |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 5721 | } |
5722 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5723 | |
5724 | // Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets. | ||||
5725 | // Calls to _alloca is needed to probe the stack when allocating more than 4k | ||||
5726 | // bytes in one go. Touching the stack at 4K increments is necessary to ensure | ||||
5727 | // that the guard pages used by the OS virtual memory manager are allocated in | ||||
5728 | // correct sequence. | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5729 | SDValue |
5730 | X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op, | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5731 | SelectionDAG &DAG) { |
5732 | assert(Subtarget->isTargetCygMing() && | ||||
5733 | "This should be used only on Cygwin/Mingw targets"); | ||||
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5734 | DebugLoc dl = Op.getDebugLoc(); |
Anton Korobeynikov | 487aefd | 2008-06-11 20:16:42 +0000 | [diff] [blame] | 5735 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5736 | // Get the inputs. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5737 | SDValue Chain = Op.getOperand(0); |
5738 | SDValue Size = Op.getOperand(1); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5739 | // FIXME: Ensure alignment here |
5740 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5741 | SDValue Flag; |
Anton Korobeynikov | 487aefd | 2008-06-11 20:16:42 +0000 | [diff] [blame] | 5742 | |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5743 | MVT IntPtr = getPointerTy(); |
5744 | MVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5745 | |
Chris Lattner | fe5d402 | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 5746 | Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true)); |
Anton Korobeynikov | 487aefd | 2008-06-11 20:16:42 +0000 | [diff] [blame] | 5747 | |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 5748 | Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5749 | Flag = Chain.getValue(1); |
5750 | |||||
5751 | SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag); | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5752 | SDValue Ops[] = { Chain, |
Bill Wendling | fef0605 | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 5753 | DAG.getTargetExternalSymbol("_alloca", IntPtr), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5754 | DAG.getRegister(X86::EAX, IntPtr), |
Anton Korobeynikov | 487aefd | 2008-06-11 20:16:42 +0000 | [diff] [blame] | 5755 | DAG.getRegister(X86StackPtr, SPTy), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5756 | Flag }; |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 5757 | Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5758 | Flag = Chain.getValue(1); |
5759 | |||||
Anton Korobeynikov | 487aefd | 2008-06-11 20:16:42 +0000 | [diff] [blame] | 5760 | Chain = DAG.getCALLSEQ_END(Chain, |
Chris Lattner | fe5d402 | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 5761 | DAG.getIntPtrConstant(0, true), |
5762 | DAG.getIntPtrConstant(0, true), | ||||
Anton Korobeynikov | 487aefd | 2008-06-11 20:16:42 +0000 | [diff] [blame] | 5763 | Flag); |
5764 | |||||
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 5765 | Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1); |
Anton Korobeynikov | 487aefd | 2008-06-11 20:16:42 +0000 | [diff] [blame] | 5766 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5767 | SDValue Ops1[2] = { Chain.getValue(0), Chain }; |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 5768 | return DAG.getMergeValues(Ops1, 2, dl); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5769 | } |
5770 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5771 | SDValue |
Dale Johannesen | 7f2abf4 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5772 | X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl, |
Bill Wendling | 5db7ffb | 2008-09-30 21:22:07 +0000 | [diff] [blame] | 5773 | SDValue Chain, |
5774 | SDValue Dst, SDValue Src, | ||||
5775 | SDValue Size, unsigned Align, | ||||
5776 | const Value *DstSV, | ||||
Bill Wendling | 4b2e378 | 2008-10-01 00:59:58 +0000 | [diff] [blame] | 5777 | uint64_t DstSVOff) { |
Dan Gohman | e8b391e | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5778 | ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5779 | |
Bill Wendling | 5db7ffb | 2008-09-30 21:22:07 +0000 | [diff] [blame] | 5780 | // If not DWORD aligned or size is more than the threshold, call the library. |
5781 | // The libc version is likely to be faster for these cases. It can use the | ||||
5782 | // address value and run time information about the CPU. | ||||
Evan Cheng | 9a6e0fa | 2008-08-21 21:00:15 +0000 | [diff] [blame] | 5783 | if ((Align & 3) != 0 || |
Dan Gohman | e8b391e | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5784 | !ConstantSize || |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 5785 | ConstantSize->getZExtValue() > |
5786 | getSubtarget()->getMaxInlineSizeThreshold()) { | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5787 | SDValue InFlag(0, 0); |
Dan Gohman | f95c2bf | 2008-04-01 20:38:36 +0000 | [diff] [blame] | 5788 | |
5789 | // Check to see if there is a specialized entry-point for memory zeroing. | ||||
Dan Gohman | e8b391e | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5790 | ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src); |
Bill Wendling | 5db7ffb | 2008-09-30 21:22:07 +0000 | [diff] [blame] | 5791 | |
Bill Wendling | 4b2e378 | 2008-10-01 00:59:58 +0000 | [diff] [blame] | 5792 | if (const char *bzeroEntry = V && |
5793 | V->isNullValue() ? Subtarget->getBZeroEntry() : 0) { | ||||
5794 | MVT IntPtr = getPointerTy(); | ||||
5795 | const Type *IntPtrTy = TD->getIntPtrType(); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5796 | TargetLowering::ArgListTy Args; |
Bill Wendling | 4b2e378 | 2008-10-01 00:59:58 +0000 | [diff] [blame] | 5797 | TargetLowering::ArgListEntry Entry; |
5798 | Entry.Node = Dst; | ||||
5799 | Entry.Ty = IntPtrTy; | ||||
5800 | Args.push_back(Entry); | ||||
5801 | Entry.Node = Size; | ||||
5802 | Args.push_back(Entry); | ||||
5803 | std::pair<SDValue,SDValue> CallResult = | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5804 | LowerCallTo(Chain, Type::VoidTy, false, false, false, false, |
Tilmann Scheller | 71c6973 | 2009-07-03 06:44:53 +0000 | [diff] [blame] | 5805 | 0, CallingConv::C, false, |
Dale Johannesen | 7f2abf4 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5806 | DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl); |
Bill Wendling | 4b2e378 | 2008-10-01 00:59:58 +0000 | [diff] [blame] | 5807 | return CallResult.second; |
Dan Gohman | f95c2bf | 2008-04-01 20:38:36 +0000 | [diff] [blame] | 5808 | } |
5809 | |||||
Dan Gohman | e8b391e | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5810 | // Otherwise have the target-independent code call memset. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5811 | return SDValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5812 | } |
5813 | |||||
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 5814 | uint64_t SizeVal = ConstantSize->getZExtValue(); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5815 | SDValue InFlag(0, 0); |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5816 | MVT AVT; |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5817 | SDValue Count; |
Dan Gohman | e8b391e | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5818 | ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5819 | unsigned BytesLeft = 0; |
5820 | bool TwoRepStos = false; | ||||
5821 | if (ValC) { | ||||
5822 | unsigned ValReg; | ||||
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 5823 | uint64_t Val = ValC->getZExtValue() & 255; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5824 | |
5825 | // If the value is a constant, then we can potentially use larger sets. | ||||
5826 | switch (Align & 3) { | ||||
Evan Cheng | 9a6e0fa | 2008-08-21 21:00:15 +0000 | [diff] [blame] | 5827 | case 2: // WORD aligned |
5828 | AVT = MVT::i16; | ||||
5829 | ValReg = X86::AX; | ||||
5830 | Val = (Val << 8) | Val; | ||||
5831 | break; | ||||
5832 | case 0: // DWORD aligned | ||||
5833 | AVT = MVT::i32; | ||||
5834 | ValReg = X86::EAX; | ||||
5835 | Val = (Val << 8) | Val; | ||||
5836 | Val = (Val << 16) | Val; | ||||
5837 | if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned | ||||
5838 | AVT = MVT::i64; | ||||
5839 | ValReg = X86::RAX; | ||||
5840 | Val = (Val << 32) | Val; | ||||
5841 | } | ||||
5842 | break; | ||||
5843 | default: // Byte aligned | ||||
5844 | AVT = MVT::i8; | ||||
5845 | ValReg = X86::AL; | ||||
5846 | Count = DAG.getIntPtrConstant(SizeVal); | ||||
5847 | break; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5848 | } |
5849 | |||||
Duncan Sands | ec142ee | 2008-06-08 20:54:56 +0000 | [diff] [blame] | 5850 | if (AVT.bitsGT(MVT::i8)) { |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5851 | unsigned UBytes = AVT.getSizeInBits() / 8; |
Dan Gohman | e8b391e | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5852 | Count = DAG.getIntPtrConstant(SizeVal / UBytes); |
5853 | BytesLeft = SizeVal % UBytes; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5854 | } |
5855 | |||||
Dale Johannesen | 7f2abf4 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5856 | Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5857 | InFlag); |
5858 | InFlag = Chain.getValue(1); | ||||
5859 | } else { | ||||
5860 | AVT = MVT::i8; | ||||
Dan Gohman | 271d1c2 | 2008-04-16 01:32:32 +0000 | [diff] [blame] | 5861 | Count = DAG.getIntPtrConstant(SizeVal); |
Dale Johannesen | 7f2abf4 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5862 | Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5863 | InFlag = Chain.getValue(1); |
5864 | } | ||||
5865 | |||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5866 | Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX : |
Dale Johannesen | 7f2abf4 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5867 | X86::ECX, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5868 | Count, InFlag); |
5869 | InFlag = Chain.getValue(1); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5870 | Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI : |
Dale Johannesen | 7f2abf4 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5871 | X86::EDI, |
Dan Gohman | e8b391e | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5872 | Dst, InFlag); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5873 | InFlag = Chain.getValue(1); |
5874 | |||||
5875 | SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag); | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5876 | SmallVector<SDValue, 8> Ops; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5877 | Ops.push_back(Chain); |
5878 | Ops.push_back(DAG.getValueType(AVT)); | ||||
5879 | Ops.push_back(InFlag); | ||||
Dale Johannesen | 7f2abf4 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5880 | Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size()); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5881 | |
5882 | if (TwoRepStos) { | ||||
5883 | InFlag = Chain.getValue(1); | ||||
Dan Gohman | e8b391e | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5884 | Count = Size; |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5885 | MVT CVT = Count.getValueType(); |
Dale Johannesen | 7f2abf4 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5886 | SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5887 | DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT)); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5888 | Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX : |
Dale Johannesen | 7f2abf4 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5889 | X86::ECX, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5890 | Left, InFlag); |
5891 | InFlag = Chain.getValue(1); | ||||
5892 | Tys = DAG.getVTList(MVT::Other, MVT::Flag); | ||||
5893 | Ops.clear(); | ||||
5894 | Ops.push_back(Chain); | ||||
5895 | Ops.push_back(DAG.getValueType(MVT::i8)); | ||||
5896 | Ops.push_back(InFlag); | ||||
Dale Johannesen | 7f2abf4 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5897 | Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size()); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5898 | } else if (BytesLeft) { |
Dan Gohman | e8b391e | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5899 | // Handle the last 1 - 7 bytes. |
5900 | unsigned Offset = SizeVal - BytesLeft; | ||||
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5901 | MVT AddrVT = Dst.getValueType(); |
5902 | MVT SizeVT = Size.getValueType(); | ||||
Dan Gohman | e8b391e | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5903 | |
Dale Johannesen | 7f2abf4 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5904 | Chain = DAG.getMemset(Chain, dl, |
5905 | DAG.getNode(ISD::ADD, dl, AddrVT, Dst, | ||||
Dan Gohman | e8b391e | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5906 | DAG.getConstant(Offset, AddrVT)), |
5907 | Src, | ||||
5908 | DAG.getConstant(BytesLeft, SizeVT), | ||||
Dan Gohman | 65118f4 | 2008-04-28 17:15:20 +0000 | [diff] [blame] | 5909 | Align, DstSV, DstSVOff + Offset); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5910 | } |
5911 | |||||
Dan Gohman | e8b391e | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5912 | // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5913 | return Chain; |
5914 | } | ||||
5915 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5916 | SDValue |
Dale Johannesen | 7f2abf4 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5917 | X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl, |
Evan Cheng | 9a6e0fa | 2008-08-21 21:00:15 +0000 | [diff] [blame] | 5918 | SDValue Chain, SDValue Dst, SDValue Src, |
5919 | SDValue Size, unsigned Align, | ||||
5920 | bool AlwaysInline, | ||||
5921 | const Value *DstSV, uint64_t DstSVOff, | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5922 | const Value *SrcSV, uint64_t SrcSVOff) { |
Dan Gohman | e8b391e | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5923 | // This requires the copy size to be a constant, preferrably |
5924 | // within a subtarget-specific limit. | ||||
5925 | ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size); | ||||
5926 | if (!ConstantSize) | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5927 | return SDValue(); |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 5928 | uint64_t SizeVal = ConstantSize->getZExtValue(); |
Dan Gohman | e8b391e | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5929 | if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold()) |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5930 | return SDValue(); |
Dan Gohman | e8b391e | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5931 | |
Evan Cheng | 9a6e0fa | 2008-08-21 21:00:15 +0000 | [diff] [blame] | 5932 | /// If not DWORD aligned, call the library. |
5933 | if ((Align & 3) != 0) | ||||
5934 | return SDValue(); | ||||
5935 | |||||
5936 | // DWORD aligned | ||||
5937 | MVT AVT = MVT::i32; | ||||
5938 | if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned | ||||
Dan Gohman | e8b391e | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5939 | AVT = MVT::i64; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5940 | |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5941 | unsigned UBytes = AVT.getSizeInBits() / 8; |
Dan Gohman | e8b391e | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5942 | unsigned CountVal = SizeVal / UBytes; |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5943 | SDValue Count = DAG.getIntPtrConstant(CountVal); |
Evan Cheng | 9a6e0fa | 2008-08-21 21:00:15 +0000 | [diff] [blame] | 5944 | unsigned BytesLeft = SizeVal % UBytes; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5945 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5946 | SDValue InFlag(0, 0); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5947 | Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX : |
Dale Johannesen | 7f2abf4 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5948 | X86::ECX, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5949 | Count, InFlag); |
5950 | InFlag = Chain.getValue(1); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5951 | Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI : |
Dale Johannesen | 7f2abf4 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5952 | X86::EDI, |
Dan Gohman | e8b391e | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5953 | Dst, InFlag); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5954 | InFlag = Chain.getValue(1); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5955 | Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI : |
Dale Johannesen | 7f2abf4 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5956 | X86::ESI, |
Dan Gohman | e8b391e | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5957 | Src, InFlag); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5958 | InFlag = Chain.getValue(1); |
5959 | |||||
5960 | SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag); | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5961 | SmallVector<SDValue, 8> Ops; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5962 | Ops.push_back(Chain); |
5963 | Ops.push_back(DAG.getValueType(AVT)); | ||||
5964 | Ops.push_back(InFlag); | ||||
Dale Johannesen | 7f2abf4 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5965 | SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, &Ops[0], Ops.size()); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5966 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5967 | SmallVector<SDValue, 4> Results; |
Evan Cheng | 38d3c52 | 2008-04-25 00:26:43 +0000 | [diff] [blame] | 5968 | Results.push_back(RepMovs); |
Rafael Espindola | f12f3a9 | 2007-09-28 12:53:01 +0000 | [diff] [blame] | 5969 | if (BytesLeft) { |
Dan Gohman | e8b391e | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5970 | // Handle the last 1 - 7 bytes. |
5971 | unsigned Offset = SizeVal - BytesLeft; | ||||
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 5972 | MVT DstVT = Dst.getValueType(); |
5973 | MVT SrcVT = Src.getValueType(); | ||||
5974 | MVT SizeVT = Size.getValueType(); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5975 | Results.push_back(DAG.getMemcpy(Chain, dl, |
Dale Johannesen | 7f2abf4 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5976 | DAG.getNode(ISD::ADD, dl, DstVT, Dst, |
Evan Cheng | 38d3c52 | 2008-04-25 00:26:43 +0000 | [diff] [blame] | 5977 | DAG.getConstant(Offset, DstVT)), |
Dale Johannesen | 7f2abf4 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5978 | DAG.getNode(ISD::ADD, dl, SrcVT, Src, |
Evan Cheng | 38d3c52 | 2008-04-25 00:26:43 +0000 | [diff] [blame] | 5979 | DAG.getConstant(Offset, SrcVT)), |
Dan Gohman | e8b391e | 2008-04-12 04:36:06 +0000 | [diff] [blame] | 5980 | DAG.getConstant(BytesLeft, SizeVT), |
5981 | Align, AlwaysInline, | ||||
Dan Gohman | 65118f4 | 2008-04-28 17:15:20 +0000 | [diff] [blame] | 5982 | DstSV, DstSVOff + Offset, |
5983 | SrcSV, SrcSVOff + Offset)); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5984 | } |
5985 | |||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 5986 | return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, |
Dale Johannesen | 7f2abf4 | 2009-02-03 22:26:09 +0000 | [diff] [blame] | 5987 | &Results[0], Results.size()); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5988 | } |
5989 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5990 | SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) { |
Dan Gohman | 12a9c08 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 5991 | const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue(); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 5992 | DebugLoc dl = Op.getDebugLoc(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5993 | |
5994 | if (!Subtarget->is64Bit()) { | ||||
5995 | // vastart just stores the address of the VarArgsFrameIndex slot into the | ||||
5996 | // memory location argument. | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 5997 | SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy()); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 5998 | return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 5999 | } |
6000 | |||||
6001 | // __va_list_tag: | ||||
6002 | // gp_offset (0 - 6 * 8) | ||||
6003 | // fp_offset (48 - 48 + 8 * 16) | ||||
6004 | // overflow_arg_area (point to parameters coming in memory). | ||||
6005 | // reg_save_area | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6006 | SmallVector<SDValue, 8> MemOps; |
6007 | SDValue FIN = Op.getOperand(1); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6008 | // Store gp_offset |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6009 | SDValue Store = DAG.getStore(Op.getOperand(0), dl, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6010 | DAG.getConstant(VarArgsGPOffset, MVT::i32), |
Dan Gohman | 12a9c08 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 6011 | FIN, SV, 0); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6012 | MemOps.push_back(Store); |
6013 | |||||
6014 | // Store fp_offset | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6015 | FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6016 | FIN, DAG.getIntPtrConstant(4)); |
6017 | Store = DAG.getStore(Op.getOperand(0), dl, | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6018 | DAG.getConstant(VarArgsFPOffset, MVT::i32), |
Dan Gohman | 12a9c08 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 6019 | FIN, SV, 0); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6020 | MemOps.push_back(Store); |
6021 | |||||
6022 | // Store ptr to overflow_arg_area | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6023 | FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6024 | FIN, DAG.getIntPtrConstant(4)); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6025 | SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy()); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6026 | Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6027 | MemOps.push_back(Store); |
6028 | |||||
6029 | // Store ptr to reg_save_area. | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6030 | FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6031 | FIN, DAG.getIntPtrConstant(8)); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6032 | SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy()); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6033 | Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6034 | MemOps.push_back(Store); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6035 | return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6036 | &MemOps[0], MemOps.size()); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6037 | } |
6038 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6039 | SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) { |
Dan Gohman | 827cb1f | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 6040 | // X86-64 va_list is a struct { i32, i32, i8*, i8* }. |
6041 | assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!"); | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6042 | SDValue Chain = Op.getOperand(0); |
6043 | SDValue SrcPtr = Op.getOperand(1); | ||||
6044 | SDValue SrcSV = Op.getOperand(2); | ||||
Dan Gohman | 827cb1f | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 6045 | |
Edwin Török | 4d9756a | 2009-07-08 20:53:28 +0000 | [diff] [blame] | 6046 | llvm_report_error("VAArgInst is not yet implemented for x86-64!"); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6047 | return SDValue(); |
Dan Gohman | 827cb1f | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 6048 | } |
6049 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6050 | SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6051 | // X86-64 va_list is a struct { i32, i32, i8*, i8* }. |
Dan Gohman | 840ff5c | 2008-04-18 20:55:41 +0000 | [diff] [blame] | 6052 | assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!"); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6053 | SDValue Chain = Op.getOperand(0); |
6054 | SDValue DstPtr = Op.getOperand(1); | ||||
6055 | SDValue SrcPtr = Op.getOperand(2); | ||||
Dan Gohman | 12a9c08 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 6056 | const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue(); |
6057 | const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue(); | ||||
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6058 | DebugLoc dl = Op.getDebugLoc(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6059 | |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 6060 | return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr, |
Dan Gohman | 840ff5c | 2008-04-18 20:55:41 +0000 | [diff] [blame] | 6061 | DAG.getIntPtrConstant(24), 8, false, |
6062 | DstSV, 0, SrcSV, 0); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6063 | } |
6064 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6065 | SDValue |
6066 | X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) { | ||||
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6067 | DebugLoc dl = Op.getDebugLoc(); |
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 6068 | unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6069 | switch (IntNo) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6070 | default: return SDValue(); // Don't custom lower most intrinsics. |
Evan Cheng | 9f69f9d | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 6071 | // Comparison intrinsics. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6072 | case Intrinsic::x86_sse_comieq_ss: |
6073 | case Intrinsic::x86_sse_comilt_ss: | ||||
6074 | case Intrinsic::x86_sse_comile_ss: | ||||
6075 | case Intrinsic::x86_sse_comigt_ss: | ||||
6076 | case Intrinsic::x86_sse_comige_ss: | ||||
6077 | case Intrinsic::x86_sse_comineq_ss: | ||||
6078 | case Intrinsic::x86_sse_ucomieq_ss: | ||||
6079 | case Intrinsic::x86_sse_ucomilt_ss: | ||||
6080 | case Intrinsic::x86_sse_ucomile_ss: | ||||
6081 | case Intrinsic::x86_sse_ucomigt_ss: | ||||
6082 | case Intrinsic::x86_sse_ucomige_ss: | ||||
6083 | case Intrinsic::x86_sse_ucomineq_ss: | ||||
6084 | case Intrinsic::x86_sse2_comieq_sd: | ||||
6085 | case Intrinsic::x86_sse2_comilt_sd: | ||||
6086 | case Intrinsic::x86_sse2_comile_sd: | ||||
6087 | case Intrinsic::x86_sse2_comigt_sd: | ||||
6088 | case Intrinsic::x86_sse2_comige_sd: | ||||
6089 | case Intrinsic::x86_sse2_comineq_sd: | ||||
6090 | case Intrinsic::x86_sse2_ucomieq_sd: | ||||
6091 | case Intrinsic::x86_sse2_ucomilt_sd: | ||||
6092 | case Intrinsic::x86_sse2_ucomile_sd: | ||||
6093 | case Intrinsic::x86_sse2_ucomigt_sd: | ||||
6094 | case Intrinsic::x86_sse2_ucomige_sd: | ||||
6095 | case Intrinsic::x86_sse2_ucomineq_sd: { | ||||
6096 | unsigned Opc = 0; | ||||
6097 | ISD::CondCode CC = ISD::SETCC_INVALID; | ||||
6098 | switch (IntNo) { | ||||
6099 | default: break; | ||||
6100 | case Intrinsic::x86_sse_comieq_ss: | ||||
6101 | case Intrinsic::x86_sse2_comieq_sd: | ||||
6102 | Opc = X86ISD::COMI; | ||||
6103 | CC = ISD::SETEQ; | ||||
6104 | break; | ||||
6105 | case Intrinsic::x86_sse_comilt_ss: | ||||
6106 | case Intrinsic::x86_sse2_comilt_sd: | ||||
6107 | Opc = X86ISD::COMI; | ||||
6108 | CC = ISD::SETLT; | ||||
6109 | break; | ||||
6110 | case Intrinsic::x86_sse_comile_ss: | ||||
6111 | case Intrinsic::x86_sse2_comile_sd: | ||||
6112 | Opc = X86ISD::COMI; | ||||
6113 | CC = ISD::SETLE; | ||||
6114 | break; | ||||
6115 | case Intrinsic::x86_sse_comigt_ss: | ||||
6116 | case Intrinsic::x86_sse2_comigt_sd: | ||||
6117 | Opc = X86ISD::COMI; | ||||
6118 | CC = ISD::SETGT; | ||||
6119 | break; | ||||
6120 | case Intrinsic::x86_sse_comige_ss: | ||||
6121 | case Intrinsic::x86_sse2_comige_sd: | ||||
6122 | Opc = X86ISD::COMI; | ||||
6123 | CC = ISD::SETGE; | ||||
6124 | break; | ||||
6125 | case Intrinsic::x86_sse_comineq_ss: | ||||
6126 | case Intrinsic::x86_sse2_comineq_sd: | ||||
6127 | Opc = X86ISD::COMI; | ||||
6128 | CC = ISD::SETNE; | ||||
6129 | break; | ||||
6130 | case Intrinsic::x86_sse_ucomieq_ss: | ||||
6131 | case Intrinsic::x86_sse2_ucomieq_sd: | ||||
6132 | Opc = X86ISD::UCOMI; | ||||
6133 | CC = ISD::SETEQ; | ||||
6134 | break; | ||||
6135 | case Intrinsic::x86_sse_ucomilt_ss: | ||||
6136 | case Intrinsic::x86_sse2_ucomilt_sd: | ||||
6137 | Opc = X86ISD::UCOMI; | ||||
6138 | CC = ISD::SETLT; | ||||
6139 | break; | ||||
6140 | case Intrinsic::x86_sse_ucomile_ss: | ||||
6141 | case Intrinsic::x86_sse2_ucomile_sd: | ||||
6142 | Opc = X86ISD::UCOMI; | ||||
6143 | CC = ISD::SETLE; | ||||
6144 | break; | ||||
6145 | case Intrinsic::x86_sse_ucomigt_ss: | ||||
6146 | case Intrinsic::x86_sse2_ucomigt_sd: | ||||
6147 | Opc = X86ISD::UCOMI; | ||||
6148 | CC = ISD::SETGT; | ||||
6149 | break; | ||||
6150 | case Intrinsic::x86_sse_ucomige_ss: | ||||
6151 | case Intrinsic::x86_sse2_ucomige_sd: | ||||
6152 | Opc = X86ISD::UCOMI; | ||||
6153 | CC = ISD::SETGE; | ||||
6154 | break; | ||||
6155 | case Intrinsic::x86_sse_ucomineq_ss: | ||||
6156 | case Intrinsic::x86_sse2_ucomineq_sd: | ||||
6157 | Opc = X86ISD::UCOMI; | ||||
6158 | CC = ISD::SETNE; | ||||
6159 | break; | ||||
6160 | } | ||||
6161 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6162 | SDValue LHS = Op.getOperand(1); |
6163 | SDValue RHS = Op.getOperand(2); | ||||
Chris Lattner | ebb9114 | 2008-12-24 23:53:05 +0000 | [diff] [blame] | 6164 | unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6165 | SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS); |
6166 | SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, | ||||
Evan Cheng | 89c1763 | 2008-08-17 19:22:34 +0000 | [diff] [blame] | 6167 | DAG.getConstant(X86CC, MVT::i8), Cond); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6168 | return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6169 | } |
Evan Cheng | 9f69f9d | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 6170 | |
6171 | // Fix vector shift instructions where the last operand is a non-immediate | ||||
6172 | // i32 value. | ||||
6173 | case Intrinsic::x86_sse2_pslli_w: | ||||
6174 | case Intrinsic::x86_sse2_pslli_d: | ||||
6175 | case Intrinsic::x86_sse2_pslli_q: | ||||
6176 | case Intrinsic::x86_sse2_psrli_w: | ||||
6177 | case Intrinsic::x86_sse2_psrli_d: | ||||
6178 | case Intrinsic::x86_sse2_psrli_q: | ||||
6179 | case Intrinsic::x86_sse2_psrai_w: | ||||
6180 | case Intrinsic::x86_sse2_psrai_d: | ||||
6181 | case Intrinsic::x86_mmx_pslli_w: | ||||
6182 | case Intrinsic::x86_mmx_pslli_d: | ||||
6183 | case Intrinsic::x86_mmx_pslli_q: | ||||
6184 | case Intrinsic::x86_mmx_psrli_w: | ||||
6185 | case Intrinsic::x86_mmx_psrli_d: | ||||
6186 | case Intrinsic::x86_mmx_psrli_q: | ||||
6187 | case Intrinsic::x86_mmx_psrai_w: | ||||
6188 | case Intrinsic::x86_mmx_psrai_d: { | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6189 | SDValue ShAmt = Op.getOperand(2); |
Evan Cheng | 9f69f9d | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 6190 | if (isa<ConstantSDNode>(ShAmt)) |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6191 | return SDValue(); |
Evan Cheng | 9f69f9d | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 6192 | |
6193 | unsigned NewIntNo = 0; | ||||
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6194 | MVT ShAmtVT = MVT::v4i32; |
Evan Cheng | 9f69f9d | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 6195 | switch (IntNo) { |
6196 | case Intrinsic::x86_sse2_pslli_w: | ||||
6197 | NewIntNo = Intrinsic::x86_sse2_psll_w; | ||||
6198 | break; | ||||
6199 | case Intrinsic::x86_sse2_pslli_d: | ||||
6200 | NewIntNo = Intrinsic::x86_sse2_psll_d; | ||||
6201 | break; | ||||
6202 | case Intrinsic::x86_sse2_pslli_q: | ||||
6203 | NewIntNo = Intrinsic::x86_sse2_psll_q; | ||||
6204 | break; | ||||
6205 | case Intrinsic::x86_sse2_psrli_w: | ||||
6206 | NewIntNo = Intrinsic::x86_sse2_psrl_w; | ||||
6207 | break; | ||||
6208 | case Intrinsic::x86_sse2_psrli_d: | ||||
6209 | NewIntNo = Intrinsic::x86_sse2_psrl_d; | ||||
6210 | break; | ||||
6211 | case Intrinsic::x86_sse2_psrli_q: | ||||
6212 | NewIntNo = Intrinsic::x86_sse2_psrl_q; | ||||
6213 | break; | ||||
6214 | case Intrinsic::x86_sse2_psrai_w: | ||||
6215 | NewIntNo = Intrinsic::x86_sse2_psra_w; | ||||
6216 | break; | ||||
6217 | case Intrinsic::x86_sse2_psrai_d: | ||||
6218 | NewIntNo = Intrinsic::x86_sse2_psra_d; | ||||
6219 | break; | ||||
6220 | default: { | ||||
6221 | ShAmtVT = MVT::v2i32; | ||||
6222 | switch (IntNo) { | ||||
6223 | case Intrinsic::x86_mmx_pslli_w: | ||||
6224 | NewIntNo = Intrinsic::x86_mmx_psll_w; | ||||
6225 | break; | ||||
6226 | case Intrinsic::x86_mmx_pslli_d: | ||||
6227 | NewIntNo = Intrinsic::x86_mmx_psll_d; | ||||
6228 | break; | ||||
6229 | case Intrinsic::x86_mmx_pslli_q: | ||||
6230 | NewIntNo = Intrinsic::x86_mmx_psll_q; | ||||
6231 | break; | ||||
6232 | case Intrinsic::x86_mmx_psrli_w: | ||||
6233 | NewIntNo = Intrinsic::x86_mmx_psrl_w; | ||||
6234 | break; | ||||
6235 | case Intrinsic::x86_mmx_psrli_d: | ||||
6236 | NewIntNo = Intrinsic::x86_mmx_psrl_d; | ||||
6237 | break; | ||||
6238 | case Intrinsic::x86_mmx_psrli_q: | ||||
6239 | NewIntNo = Intrinsic::x86_mmx_psrl_q; | ||||
6240 | break; | ||||
6241 | case Intrinsic::x86_mmx_psrai_w: | ||||
6242 | NewIntNo = Intrinsic::x86_mmx_psra_w; | ||||
6243 | break; | ||||
6244 | case Intrinsic::x86_mmx_psrai_d: | ||||
6245 | NewIntNo = Intrinsic::x86_mmx_psra_d; | ||||
6246 | break; | ||||
Edwin Török | 3cb8848 | 2009-07-08 18:01:40 +0000 | [diff] [blame] | 6247 | default: LLVM_UNREACHABLE("Impossible intrinsic"); // Can't reach here. |
Evan Cheng | 9f69f9d | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 6248 | } |
6249 | break; | ||||
6250 | } | ||||
6251 | } | ||||
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6252 | MVT VT = Op.getValueType(); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6253 | ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, |
6254 | DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, ShAmtVT, ShAmt)); | ||||
6255 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, | ||||
Evan Cheng | 9f69f9d | 2008-05-04 09:15:50 +0000 | [diff] [blame] | 6256 | DAG.getConstant(NewIntNo, MVT::i32), |
6257 | Op.getOperand(1), ShAmt); | ||||
6258 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6259 | } |
6260 | } | ||||
6261 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6262 | SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) { |
Bill Wendling | 6ddc87b | 2009-01-16 19:25:27 +0000 | [diff] [blame] | 6263 | unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue(); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6264 | DebugLoc dl = Op.getDebugLoc(); |
Bill Wendling | 6ddc87b | 2009-01-16 19:25:27 +0000 | [diff] [blame] | 6265 | |
6266 | if (Depth > 0) { | ||||
6267 | SDValue FrameAddr = LowerFRAMEADDR(Op, DAG); | ||||
6268 | SDValue Offset = | ||||
6269 | DAG.getConstant(TD->getPointerSize(), | ||||
6270 | Subtarget->is64Bit() ? MVT::i64 : MVT::i32); | ||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6271 | return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6272 | DAG.getNode(ISD::ADD, dl, getPointerTy(), |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6273 | FrameAddr, Offset), |
Bill Wendling | 6ddc87b | 2009-01-16 19:25:27 +0000 | [diff] [blame] | 6274 | NULL, 0); |
6275 | } | ||||
6276 | |||||
6277 | // Just load the return address. | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6278 | SDValue RetAddrFI = getReturnAddressFrameIndex(DAG); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6279 | return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6280 | RetAddrFI, NULL, 0); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6281 | } |
6282 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6283 | SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) { |
Evan Cheng | 3363367 | 2008-09-27 01:56:22 +0000 | [diff] [blame] | 6284 | MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo(); |
6285 | MFI->setFrameAddressIsTaken(true); | ||||
6286 | MVT VT = Op.getValueType(); | ||||
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6287 | DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful |
Evan Cheng | 3363367 | 2008-09-27 01:56:22 +0000 | [diff] [blame] | 6288 | unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue(); |
6289 | unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP; | ||||
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 6290 | SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT); |
Evan Cheng | 3363367 | 2008-09-27 01:56:22 +0000 | [diff] [blame] | 6291 | while (Depth--) |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 6292 | FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0); |
Evan Cheng | 3363367 | 2008-09-27 01:56:22 +0000 | [diff] [blame] | 6293 | return FrameAddr; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6294 | } |
6295 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6296 | SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op, |
Anton Korobeynikov | 566f9d9 | 2008-09-08 21:12:11 +0000 | [diff] [blame] | 6297 | SelectionDAG &DAG) { |
Anton Korobeynikov | d0fef97 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 6298 | return DAG.getIntPtrConstant(2*TD->getPointerSize()); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6299 | } |
6300 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6301 | SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6302 | { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6303 | MachineFunction &MF = DAG.getMachineFunction(); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6304 | SDValue Chain = Op.getOperand(0); |
6305 | SDValue Offset = Op.getOperand(1); | ||||
6306 | SDValue Handler = Op.getOperand(2); | ||||
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6307 | DebugLoc dl = Op.getDebugLoc(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6308 | |
Anton Korobeynikov | 1ec04ee | 2008-09-08 21:12:47 +0000 | [diff] [blame] | 6309 | SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP, |
6310 | getPointerTy()); | ||||
6311 | unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6312 | |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6313 | SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame, |
Anton Korobeynikov | d0fef97 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 6314 | DAG.getIntPtrConstant(-TD->getPointerSize())); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6315 | StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset); |
6316 | Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0); | ||||
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 6317 | Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr); |
Anton Korobeynikov | 1ec04ee | 2008-09-08 21:12:47 +0000 | [diff] [blame] | 6318 | MF.getRegInfo().addLiveOut(StoreAddrReg); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6319 | |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6320 | return DAG.getNode(X86ISD::EH_RETURN, dl, |
Anton Korobeynikov | 1ec04ee | 2008-09-08 21:12:47 +0000 | [diff] [blame] | 6321 | MVT::Other, |
6322 | Chain, DAG.getRegister(StoreAddrReg, getPointerTy())); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6323 | } |
6324 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6325 | SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op, |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6326 | SelectionDAG &DAG) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6327 | SDValue Root = Op.getOperand(0); |
6328 | SDValue Trmp = Op.getOperand(1); // trampoline | ||||
6329 | SDValue FPtr = Op.getOperand(2); // nested function | ||||
6330 | SDValue Nest = Op.getOperand(3); // 'nest' parameter value | ||||
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6331 | DebugLoc dl = Op.getDebugLoc(); |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6332 | |
Dan Gohman | 12a9c08 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 6333 | const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue(); |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6334 | |
Duncan Sands | 3e8ff6f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6335 | const X86InstrInfo *TII = |
6336 | ((X86TargetMachine&)getTargetMachine()).getInstrInfo(); | ||||
6337 | |||||
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6338 | if (Subtarget->is64Bit()) { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6339 | SDValue OutChains[6]; |
Duncan Sands | 3e8ff6f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6340 | |
6341 | // Large code-model. | ||||
6342 | |||||
6343 | const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r); | ||||
6344 | const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri); | ||||
6345 | |||||
Dan Gohman | b41dfba | 2008-05-14 01:58:56 +0000 | [diff] [blame] | 6346 | const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10); |
6347 | const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11); | ||||
Duncan Sands | 3e8ff6f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6348 | |
6349 | const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix | ||||
6350 | |||||
6351 | // Load the pointer to the nested function into R11. | ||||
6352 | unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11 | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6353 | SDValue Addr = Trmp; |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6354 | OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16), |
6355 | Addr, TrmpAddr, 0); | ||||
Duncan Sands | 3e8ff6f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6356 | |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6357 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp, |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6358 | DAG.getConstant(2, MVT::i64)); |
6359 | OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, false, 2); | ||||
Duncan Sands | 3e8ff6f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6360 | |
6361 | // Load the 'nest' parameter value into R10. | ||||
6362 | // R10 is specified in X86CallingConv.td | ||||
6363 | OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10 | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6364 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp, |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6365 | DAG.getConstant(10, MVT::i64)); |
6366 | OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16), | ||||
6367 | Addr, TrmpAddr, 10); | ||||
Duncan Sands | 3e8ff6f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6368 | |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6369 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp, |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6370 | DAG.getConstant(12, MVT::i64)); |
6371 | OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, false, 2); | ||||
Duncan Sands | 3e8ff6f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6372 | |
6373 | // Jump to the nested function. | ||||
6374 | OpCode = (JMP64r << 8) | REX_WB; // jmpq *... | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6375 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp, |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6376 | DAG.getConstant(20, MVT::i64)); |
6377 | OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16), | ||||
6378 | Addr, TrmpAddr, 20); | ||||
Duncan Sands | 3e8ff6f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6379 | |
6380 | unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11 | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6381 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp, |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6382 | DAG.getConstant(22, MVT::i64)); |
6383 | OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr, | ||||
Dan Gohman | 12a9c08 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 6384 | TrmpAddr, 22); |
Duncan Sands | 3e8ff6f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6385 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6386 | SDValue Ops[] = |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6387 | { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) }; |
6388 | return DAG.getMergeValues(Ops, 2, dl); | ||||
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6389 | } else { |
Dan Gohman | 0bd7070 | 2008-01-31 01:01:48 +0000 | [diff] [blame] | 6390 | const Function *Func = |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6391 | cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue()); |
6392 | unsigned CC = Func->getCallingConv(); | ||||
Duncan Sands | 466eadd | 2007-08-29 19:01:20 +0000 | [diff] [blame] | 6393 | unsigned NestReg; |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6394 | |
6395 | switch (CC) { | ||||
6396 | default: | ||||
6397 | assert(0 && "Unsupported calling convention"); | ||||
6398 | case CallingConv::C: | ||||
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6399 | case CallingConv::X86_StdCall: { |
6400 | // Pass 'nest' parameter in ECX. | ||||
6401 | // Must be kept in sync with X86CallingConv.td | ||||
Duncan Sands | 466eadd | 2007-08-29 19:01:20 +0000 | [diff] [blame] | 6402 | NestReg = X86::ECX; |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6403 | |
6404 | // Check that ECX wasn't needed by an 'inreg' parameter. | ||||
6405 | const FunctionType *FTy = Func->getFunctionType(); | ||||
Devang Patel | d222f86 | 2008-09-25 21:00:45 +0000 | [diff] [blame] | 6406 | const AttrListPtr &Attrs = Func->getAttributes(); |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6407 | |
Chris Lattner | 1c8733e | 2008-03-12 17:45:29 +0000 | [diff] [blame] | 6408 | if (!Attrs.isEmpty() && !Func->isVarArg()) { |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6409 | unsigned InRegCount = 0; |
6410 | unsigned Idx = 1; | ||||
6411 | |||||
6412 | for (FunctionType::param_iterator I = FTy->param_begin(), | ||||
6413 | E = FTy->param_end(); I != E; ++I, ++Idx) | ||||
Devang Patel | d222f86 | 2008-09-25 21:00:45 +0000 | [diff] [blame] | 6414 | if (Attrs.paramHasAttr(Idx, Attribute::InReg)) |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6415 | // FIXME: should only count parameters that are lowered to integers. |
Anton Korobeynikov | d0fef97 | 2008-09-09 18:22:57 +0000 | [diff] [blame] | 6416 | InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32; |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6417 | |
6418 | if (InRegCount > 2) { | ||||
Edwin Török | 3cb8848 | 2009-07-08 18:01:40 +0000 | [diff] [blame] | 6419 | llvm_report_error("Nest register in use - reduce number of inreg parameters!"); |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6420 | } |
6421 | } | ||||
6422 | break; | ||||
6423 | } | ||||
6424 | case CallingConv::X86_FastCall: | ||||
Duncan Sands | 162c1d5 | 2008-09-10 13:22:10 +0000 | [diff] [blame] | 6425 | case CallingConv::Fast: |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6426 | // Pass 'nest' parameter in EAX. |
6427 | // Must be kept in sync with X86CallingConv.td | ||||
Duncan Sands | 466eadd | 2007-08-29 19:01:20 +0000 | [diff] [blame] | 6428 | NestReg = X86::EAX; |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6429 | break; |
6430 | } | ||||
6431 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6432 | SDValue OutChains[4]; |
6433 | SDValue Addr, Disp; | ||||
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6434 | |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6435 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp, |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6436 | DAG.getConstant(10, MVT::i32)); |
6437 | Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr); | ||||
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6438 | |
Duncan Sands | 3e8ff6f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6439 | const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri); |
Dan Gohman | b41dfba | 2008-05-14 01:58:56 +0000 | [diff] [blame] | 6440 | const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6441 | OutChains[0] = DAG.getStore(Root, dl, |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6442 | DAG.getConstant(MOV32ri|N86Reg, MVT::i8), |
Dan Gohman | 12a9c08 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 6443 | Trmp, TrmpAddr, 0); |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6444 | |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6445 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp, |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6446 | DAG.getConstant(1, MVT::i32)); |
6447 | OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, false, 1); | ||||
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6448 | |
Duncan Sands | 3e8ff6f | 2008-01-16 22:55:25 +0000 | [diff] [blame] | 6449 | const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6450 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp, |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6451 | DAG.getConstant(5, MVT::i32)); |
6452 | OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr, | ||||
Dan Gohman | 12a9c08 | 2008-02-06 22:27:42 +0000 | [diff] [blame] | 6453 | TrmpAddr, 5, false, 1); |
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6454 | |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6455 | Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp, |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6456 | DAG.getConstant(6, MVT::i32)); |
6457 | OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, false, 1); | ||||
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6458 | |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6459 | SDValue Ops[] = |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6460 | { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) }; |
6461 | return DAG.getMergeValues(Ops, 2, dl); | ||||
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6462 | } |
6463 | } | ||||
6464 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6465 | SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) { |
Anton Korobeynikov | fbe230e | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 6466 | /* |
6467 | The rounding mode is in bits 11:10 of FPSR, and has the following | ||||
6468 | settings: | ||||
6469 | 00 Round to nearest | ||||
6470 | 01 Round to -inf | ||||
6471 | 10 Round to +inf | ||||
6472 | 11 Round to 0 | ||||
6473 | |||||
6474 | FLT_ROUNDS, on the other hand, expects the following: | ||||
6475 | -1 Undefined | ||||
6476 | 0 Round to 0 | ||||
6477 | 1 Round to nearest | ||||
6478 | 2 Round to +inf | ||||
6479 | 3 Round to -inf | ||||
6480 | |||||
6481 | To perform the conversion, we do: | ||||
6482 | (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3) | ||||
6483 | */ | ||||
6484 | |||||
6485 | MachineFunction &MF = DAG.getMachineFunction(); | ||||
6486 | const TargetMachine &TM = MF.getTarget(); | ||||
6487 | const TargetFrameInfo &TFI = *TM.getFrameInfo(); | ||||
6488 | unsigned StackAlignment = TFI.getStackAlignment(); | ||||
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6489 | MVT VT = Op.getValueType(); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6490 | DebugLoc dl = Op.getDebugLoc(); |
Anton Korobeynikov | fbe230e | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 6491 | |
6492 | // Save FP Control Word to stack slot | ||||
6493 | int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment); | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6494 | SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy()); |
Anton Korobeynikov | fbe230e | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 6495 | |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6496 | SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other, |
Evan Cheng | 6617eed | 2008-09-24 23:26:36 +0000 | [diff] [blame] | 6497 | DAG.getEntryNode(), StackSlot); |
Anton Korobeynikov | fbe230e | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 6498 | |
6499 | // Load FP Control Word from stack slot | ||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6500 | SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0); |
Anton Korobeynikov | fbe230e | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 6501 | |
6502 | // Transform as necessary | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6503 | SDValue CWD1 = |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6504 | DAG.getNode(ISD::SRL, dl, MVT::i16, |
6505 | DAG.getNode(ISD::AND, dl, MVT::i16, | ||||
Anton Korobeynikov | fbe230e | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 6506 | CWD, DAG.getConstant(0x800, MVT::i16)), |
6507 | DAG.getConstant(11, MVT::i8)); | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6508 | SDValue CWD2 = |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6509 | DAG.getNode(ISD::SRL, dl, MVT::i16, |
6510 | DAG.getNode(ISD::AND, dl, MVT::i16, | ||||
Anton Korobeynikov | fbe230e | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 6511 | CWD, DAG.getConstant(0x400, MVT::i16)), |
6512 | DAG.getConstant(9, MVT::i8)); | ||||
6513 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6514 | SDValue RetVal = |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6515 | DAG.getNode(ISD::AND, dl, MVT::i16, |
6516 | DAG.getNode(ISD::ADD, dl, MVT::i16, | ||||
6517 | DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2), | ||||
Anton Korobeynikov | fbe230e | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 6518 | DAG.getConstant(1, MVT::i16)), |
6519 | DAG.getConstant(3, MVT::i16)); | ||||
6520 | |||||
6521 | |||||
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6522 | return DAG.getNode((VT.getSizeInBits() < 16 ? |
Dale Johannesen | 24dd9a5 | 2009-02-07 00:55:49 +0000 | [diff] [blame] | 6523 | ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal); |
Anton Korobeynikov | fbe230e | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 6524 | } |
6525 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6526 | SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) { |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6527 | MVT VT = Op.getValueType(); |
6528 | MVT OpVT = VT; | ||||
6529 | unsigned NumBits = VT.getSizeInBits(); | ||||
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6530 | DebugLoc dl = Op.getDebugLoc(); |
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 6531 | |
6532 | Op = Op.getOperand(0); | ||||
6533 | if (VT == MVT::i8) { | ||||
Evan Cheng | 7cfbfe3 | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 6534 | // Zero extend to i32 since there is not an i8 bsr. |
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 6535 | OpVT = MVT::i32; |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6536 | Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op); |
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 6537 | } |
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 6538 | |
Evan Cheng | 7cfbfe3 | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 6539 | // Issue a bsr (scan bits in reverse) which also sets EFLAGS. |
6540 | SDVTList VTs = DAG.getVTList(OpVT, MVT::i32); | ||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6541 | Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op); |
Evan Cheng | 7cfbfe3 | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 6542 | |
6543 | // If src is zero (i.e. bsr sets ZF), returns NumBits. | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6544 | SmallVector<SDValue, 4> Ops; |
Evan Cheng | 7cfbfe3 | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 6545 | Ops.push_back(Op); |
6546 | Ops.push_back(DAG.getConstant(NumBits+NumBits-1, OpVT)); | ||||
6547 | Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8)); | ||||
6548 | Ops.push_back(Op.getValue(1)); | ||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6549 | Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4); |
Evan Cheng | 7cfbfe3 | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 6550 | |
6551 | // Finally xor with NumBits-1. | ||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6552 | Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT)); |
Evan Cheng | 7cfbfe3 | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 6553 | |
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 6554 | if (VT == MVT::i8) |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6555 | Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op); |
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 6556 | return Op; |
6557 | } | ||||
6558 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6559 | SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) { |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6560 | MVT VT = Op.getValueType(); |
6561 | MVT OpVT = VT; | ||||
6562 | unsigned NumBits = VT.getSizeInBits(); | ||||
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6563 | DebugLoc dl = Op.getDebugLoc(); |
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 6564 | |
6565 | Op = Op.getOperand(0); | ||||
6566 | if (VT == MVT::i8) { | ||||
6567 | OpVT = MVT::i32; | ||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6568 | Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op); |
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 6569 | } |
Evan Cheng | 7cfbfe3 | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 6570 | |
6571 | // Issue a bsf (scan bits forward) which also sets EFLAGS. | ||||
6572 | SDVTList VTs = DAG.getVTList(OpVT, MVT::i32); | ||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6573 | Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op); |
Evan Cheng | 7cfbfe3 | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 6574 | |
6575 | // If src is zero (i.e. bsf sets ZF), returns NumBits. | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6576 | SmallVector<SDValue, 4> Ops; |
Evan Cheng | 7cfbfe3 | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 6577 | Ops.push_back(Op); |
6578 | Ops.push_back(DAG.getConstant(NumBits, OpVT)); | ||||
6579 | Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8)); | ||||
6580 | Ops.push_back(Op.getValue(1)); | ||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6581 | Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4); |
Evan Cheng | 7cfbfe3 | 2007-12-14 08:30:15 +0000 | [diff] [blame] | 6582 | |
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 6583 | if (VT == MVT::i8) |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6584 | Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op); |
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 6585 | return Op; |
6586 | } | ||||
6587 | |||||
Mon P Wang | 14edb09 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 6588 | SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) { |
6589 | MVT VT = Op.getValueType(); | ||||
6590 | assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply"); | ||||
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6591 | DebugLoc dl = Op.getDebugLoc(); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6592 | |
Mon P Wang | 14edb09 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 6593 | // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32); |
6594 | // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32); | ||||
6595 | // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b ); | ||||
6596 | // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi ); | ||||
6597 | // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b ); | ||||
6598 | // | ||||
6599 | // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 ); | ||||
6600 | // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 ); | ||||
6601 | // return AloBlo + AloBhi + AhiBlo; | ||||
6602 | |||||
6603 | SDValue A = Op.getOperand(0); | ||||
6604 | SDValue B = Op.getOperand(1); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6605 | |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6606 | SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, |
Mon P Wang | 14edb09 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 6607 | DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32), |
6608 | A, DAG.getConstant(32, MVT::i32)); | ||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6609 | SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, |
Mon P Wang | 14edb09 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 6610 | DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32), |
6611 | B, DAG.getConstant(32, MVT::i32)); | ||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6612 | SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, |
Mon P Wang | 14edb09 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 6613 | DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32), |
6614 | A, B); | ||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6615 | SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, |
Mon P Wang | 14edb09 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 6616 | DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32), |
6617 | A, Bhi); | ||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6618 | SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, |
Mon P Wang | 14edb09 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 6619 | DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32), |
6620 | Ahi, B); | ||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6621 | AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, |
Mon P Wang | 14edb09 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 6622 | DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32), |
6623 | AloBhi, DAG.getConstant(32, MVT::i32)); | ||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6624 | AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT, |
Mon P Wang | 14edb09 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 6625 | DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32), |
6626 | AhiBlo, DAG.getConstant(32, MVT::i32)); | ||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6627 | SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi); |
6628 | Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo); | ||||
Mon P Wang | 14edb09 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 6629 | return Res; |
6630 | } | ||||
6631 | |||||
6632 | |||||
Bill Wendling | 7e04be6 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 6633 | SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) { |
6634 | // Lower the "add/sub/mul with overflow" instruction into a regular ins plus | ||||
6635 | // a "setcc" instruction that checks the overflow flag. The "brcond" lowering | ||||
Bill Wendling | d351152 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 6636 | // looks for this combo and may remove the "setcc" instruction if the "setcc" |
6637 | // has only one use. | ||||
Bill Wendling | d06b420 | 2008-11-26 22:37:40 +0000 | [diff] [blame] | 6638 | SDNode *N = Op.getNode(); |
Bill Wendling | d351152 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 6639 | SDValue LHS = N->getOperand(0); |
6640 | SDValue RHS = N->getOperand(1); | ||||
Bill Wendling | 7e04be6 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 6641 | unsigned BaseOp = 0; |
6642 | unsigned Cond = 0; | ||||
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6643 | DebugLoc dl = Op.getDebugLoc(); |
Bill Wendling | 7e04be6 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 6644 | |
6645 | switch (Op.getOpcode()) { | ||||
6646 | default: assert(0 && "Unknown ovf instruction!"); | ||||
6647 | case ISD::SADDO: | ||||
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6648 | // A subtract of one will be selected as a INC. Note that INC doesn't |
6649 | // set CF, so we can't do this for UADDO. | ||||
6650 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) | ||||
6651 | if (C->getAPIntValue() == 1) { | ||||
6652 | BaseOp = X86ISD::INC; | ||||
6653 | Cond = X86::COND_O; | ||||
6654 | break; | ||||
6655 | } | ||||
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 6656 | BaseOp = X86ISD::ADD; |
Bill Wendling | 7e04be6 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 6657 | Cond = X86::COND_O; |
6658 | break; | ||||
6659 | case ISD::UADDO: | ||||
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 6660 | BaseOp = X86ISD::ADD; |
Dan Gohman | 0fc9ed6 | 2009-01-07 00:15:08 +0000 | [diff] [blame] | 6661 | Cond = X86::COND_B; |
Bill Wendling | 7e04be6 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 6662 | break; |
6663 | case ISD::SSUBO: | ||||
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 6664 | // A subtract of one will be selected as a DEC. Note that DEC doesn't |
6665 | // set CF, so we can't do this for USUBO. | ||||
6666 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) | ||||
6667 | if (C->getAPIntValue() == 1) { | ||||
6668 | BaseOp = X86ISD::DEC; | ||||
6669 | Cond = X86::COND_O; | ||||
6670 | break; | ||||
6671 | } | ||||
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 6672 | BaseOp = X86ISD::SUB; |
Bill Wendling | 7e04be6 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 6673 | Cond = X86::COND_O; |
6674 | break; | ||||
6675 | case ISD::USUBO: | ||||
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 6676 | BaseOp = X86ISD::SUB; |
Dan Gohman | 0fc9ed6 | 2009-01-07 00:15:08 +0000 | [diff] [blame] | 6677 | Cond = X86::COND_B; |
Bill Wendling | 7e04be6 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 6678 | break; |
6679 | case ISD::SMULO: | ||||
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 6680 | BaseOp = X86ISD::SMUL; |
Bill Wendling | 7e04be6 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 6681 | Cond = X86::COND_O; |
6682 | break; | ||||
6683 | case ISD::UMULO: | ||||
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 6684 | BaseOp = X86ISD::UMUL; |
Dan Gohman | 0fc9ed6 | 2009-01-07 00:15:08 +0000 | [diff] [blame] | 6685 | Cond = X86::COND_B; |
Bill Wendling | 7e04be6 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 6686 | break; |
6687 | } | ||||
Bill Wendling | d06b420 | 2008-11-26 22:37:40 +0000 | [diff] [blame] | 6688 | |
Bill Wendling | d351152 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 6689 | // Also sets EFLAGS. |
6690 | SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32); | ||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6691 | SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS); |
Bill Wendling | d06b420 | 2008-11-26 22:37:40 +0000 | [diff] [blame] | 6692 | |
Bill Wendling | d351152 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 6693 | SDValue SetCC = |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6694 | DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1), |
Bill Wendling | 35f1a9d | 2008-12-10 02:01:32 +0000 | [diff] [blame] | 6695 | DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1)); |
Bill Wendling | d06b420 | 2008-11-26 22:37:40 +0000 | [diff] [blame] | 6696 | |
Bill Wendling | d351152 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 6697 | DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC); |
6698 | return Sum; | ||||
Bill Wendling | 4c134df | 2008-11-24 19:21:46 +0000 | [diff] [blame] | 6699 | } |
6700 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6701 | SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) { |
Dan Gohman | c70fa75 | 2008-06-25 16:07:49 +0000 | [diff] [blame] | 6702 | MVT T = Op.getValueType(); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6703 | DebugLoc dl = Op.getDebugLoc(); |
Andrew Lenharth | bd7d326 | 2008-03-04 21:13:33 +0000 | [diff] [blame] | 6704 | unsigned Reg = 0; |
6705 | unsigned size = 0; | ||||
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 6706 | switch(T.getSimpleVT()) { |
6707 | default: | ||||
6708 | assert(false && "Invalid value type!"); | ||||
Andrew Lenharth | 7dfe23f | 2008-03-01 21:52:34 +0000 | [diff] [blame] | 6709 | case MVT::i8: Reg = X86::AL; size = 1; break; |
6710 | case MVT::i16: Reg = X86::AX; size = 2; break; | ||||
6711 | case MVT::i32: Reg = X86::EAX; size = 4; break; | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6712 | case MVT::i64: |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6713 | assert(Subtarget->is64Bit() && "Node not type legal!"); |
6714 | Reg = X86::RAX; size = 8; | ||||
Andrew Lenharth | 8158082 | 2008-03-05 01:15:49 +0000 | [diff] [blame] | 6715 | break; |
Bill Wendling | d351152 | 2008-12-02 01:06:39 +0000 | [diff] [blame] | 6716 | } |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 6717 | SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg, |
Dale Johannesen | ddb761b | 2008-09-11 03:12:59 +0000 | [diff] [blame] | 6718 | Op.getOperand(2), SDValue()); |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6719 | SDValue Ops[] = { cpIn.getValue(0), |
Evan Cheng | 6617eed | 2008-09-24 23:26:36 +0000 | [diff] [blame] | 6720 | Op.getOperand(1), |
6721 | Op.getOperand(3), | ||||
6722 | DAG.getTargetConstant(size, MVT::i8), | ||||
6723 | cpIn.getValue(1) }; | ||||
Andrew Lenharth | 7dfe23f | 2008-03-01 21:52:34 +0000 | [diff] [blame] | 6724 | SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6725 | SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6726 | SDValue cpOut = |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 6727 | DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1)); |
Andrew Lenharth | 7dfe23f | 2008-03-01 21:52:34 +0000 | [diff] [blame] | 6728 | return cpOut; |
6729 | } | ||||
6730 | |||||
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6731 | SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op, |
Gabor Greif | 825aa89 | 2008-08-28 23:19:51 +0000 | [diff] [blame] | 6732 | SelectionDAG &DAG) { |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6733 | assert(Subtarget->is64Bit() && "Result not type legalized?"); |
Andrew Lenharth | 8158082 | 2008-03-05 01:15:49 +0000 | [diff] [blame] | 6734 | SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag); |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6735 | SDValue TheChain = Op.getOperand(0); |
Dale Johannesen | 2dbdb0e | 2009-02-07 19:59:05 +0000 | [diff] [blame] | 6736 | DebugLoc dl = Op.getDebugLoc(); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6737 | SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1); |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 6738 | SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1)); |
6739 | SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64, | ||||
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6740 | rax.getValue(2)); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6741 | SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx, |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6742 | DAG.getConstant(32, MVT::i8)); |
6743 | SDValue Ops[] = { | ||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6744 | DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp), |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6745 | rdx.getValue(1) |
6746 | }; | ||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6747 | return DAG.getMergeValues(Ops, 2, dl); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 6748 | } |
6749 | |||||
Dale Johannesen | 9011d87 | 2008-09-29 22:25:26 +0000 | [diff] [blame] | 6750 | SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) { |
6751 | SDNode *Node = Op.getNode(); | ||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6752 | DebugLoc dl = Node->getDebugLoc(); |
Dale Johannesen | 9011d87 | 2008-09-29 22:25:26 +0000 | [diff] [blame] | 6753 | MVT T = Node->getValueType(0); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6754 | SDValue negOp = DAG.getNode(ISD::SUB, dl, T, |
Evan Cheng | ef35628 | 2009-02-23 09:03:22 +0000 | [diff] [blame] | 6755 | DAG.getConstant(0, T), Node->getOperand(2)); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6756 | return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl, |
Dan Gohman | bebba8d | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 6757 | cast<AtomicSDNode>(Node)->getMemoryVT(), |
Dale Johannesen | 9011d87 | 2008-09-29 22:25:26 +0000 | [diff] [blame] | 6758 | Node->getOperand(0), |
6759 | Node->getOperand(1), negOp, | ||||
6760 | cast<AtomicSDNode>(Node)->getSrcValue(), | ||||
6761 | cast<AtomicSDNode>(Node)->getAlignment()); | ||||
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 6762 | } |
6763 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6764 | /// LowerOperation - Provide custom lowering hooks for some operations. |
6765 | /// | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 6766 | SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6767 | switch (Op.getOpcode()) { |
6768 | default: assert(0 && "Should not custom lower this!"); | ||||
Dan Gohman | bebba8d | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 6769 | case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG); |
6770 | case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6771 | case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG); |
6772 | case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG); | ||||
6773 | case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG); | ||||
6774 | case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG); | ||||
6775 | case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG); | ||||
6776 | case ISD::ConstantPool: return LowerConstantPool(Op, DAG); | ||||
6777 | case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG); | ||||
6778 | case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG); | ||||
Bill Wendling | fef0605 | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 6779 | case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6780 | case ISD::SHL_PARTS: |
6781 | case ISD::SRA_PARTS: | ||||
6782 | case ISD::SRL_PARTS: return LowerShift(Op, DAG); | ||||
6783 | case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG); | ||||
Dale Johannesen | a359b8b | 2008-10-21 20:50:01 +0000 | [diff] [blame] | 6784 | case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6785 | case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG); |
Eli Friedman | 8c3cb58 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 6786 | case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6787 | case ISD::FABS: return LowerFABS(Op, DAG); |
6788 | case ISD::FNEG: return LowerFNEG(Op, DAG); | ||||
6789 | case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG); | ||||
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 6790 | case ISD::SETCC: return LowerSETCC(Op, DAG); |
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 6791 | case ISD::VSETCC: return LowerVSETCC(Op, DAG); |
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 6792 | case ISD::SELECT: return LowerSELECT(Op, DAG); |
6793 | case ISD::BRCOND: return LowerBRCOND(Op, DAG); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6794 | case ISD::JumpTable: return LowerJumpTable(Op, DAG); |
6795 | case ISD::CALL: return LowerCALL(Op, DAG); | ||||
6796 | case ISD::RET: return LowerRET(Op, DAG); | ||||
6797 | case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6798 | case ISD::VASTART: return LowerVASTART(Op, DAG); |
Dan Gohman | 827cb1f | 2008-05-10 01:26:14 +0000 | [diff] [blame] | 6799 | case ISD::VAARG: return LowerVAARG(Op, DAG); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6800 | case ISD::VACOPY: return LowerVACOPY(Op, DAG); |
6801 | case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG); | ||||
6802 | case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG); | ||||
6803 | case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG); | ||||
6804 | case ISD::FRAME_TO_ARGS_OFFSET: | ||||
6805 | return LowerFRAME_TO_ARGS_OFFSET(Op, DAG); | ||||
6806 | case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG); | ||||
6807 | case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG); | ||||
Duncan Sands | d8455ca | 2007-07-27 20:02:49 +0000 | [diff] [blame] | 6808 | case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG); |
Dan Gohman | 819574c | 2008-01-31 00:41:03 +0000 | [diff] [blame] | 6809 | case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG); |
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 6810 | case ISD::CTLZ: return LowerCTLZ(Op, DAG); |
6811 | case ISD::CTTZ: return LowerCTTZ(Op, DAG); | ||||
Mon P Wang | 14edb09 | 2008-12-18 21:42:19 +0000 | [diff] [blame] | 6812 | case ISD::MUL: return LowerMUL_V2I64(Op, DAG); |
Bill Wendling | 7e04be6 | 2008-12-09 22:08:41 +0000 | [diff] [blame] | 6813 | case ISD::SADDO: |
6814 | case ISD::UADDO: | ||||
6815 | case ISD::SSUBO: | ||||
6816 | case ISD::USUBO: | ||||
6817 | case ISD::SMULO: | ||||
6818 | case ISD::UMULO: return LowerXALUO(Op, DAG); | ||||
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6819 | case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6820 | } |
Chris Lattner | dfb947d | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 6821 | } |
6822 | |||||
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6823 | void X86TargetLowering:: |
6824 | ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results, | ||||
6825 | SelectionDAG &DAG, unsigned NewOp) { | ||||
6826 | MVT T = Node->getValueType(0); | ||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6827 | DebugLoc dl = Node->getDebugLoc(); |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6828 | assert (T == MVT::i64 && "Only know how to expand i64 atomics"); |
6829 | |||||
6830 | SDValue Chain = Node->getOperand(0); | ||||
6831 | SDValue In1 = Node->getOperand(1); | ||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6832 | SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6833 | Node->getOperand(2), DAG.getIntPtrConstant(0)); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6834 | SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6835 | Node->getOperand(2), DAG.getIntPtrConstant(1)); |
6836 | // This is a generalized SDNode, not an AtomicSDNode, so it doesn't | ||||
6837 | // have a MemOperand. Pass the info through as a normal operand. | ||||
6838 | SDValue LSI = DAG.getMemOperand(cast<MemSDNode>(Node)->getMemOperand()); | ||||
6839 | SDValue Ops[] = { Chain, In1, In2L, In2H, LSI }; | ||||
6840 | SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other); | ||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6841 | SDValue Result = DAG.getNode(NewOp, dl, Tys, Ops, 5); |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6842 | SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)}; |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6843 | Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2)); |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6844 | Results.push_back(Result.getValue(2)); |
6845 | } | ||||
6846 | |||||
Duncan Sands | ac496a1 | 2008-07-04 11:47:58 +0000 | [diff] [blame] | 6847 | /// ReplaceNodeResults - Replace a node with an illegal result type |
6848 | /// with a new node built out of custom code. | ||||
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6849 | void X86TargetLowering::ReplaceNodeResults(SDNode *N, |
6850 | SmallVectorImpl<SDValue>&Results, | ||||
6851 | SelectionDAG &DAG) { | ||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6852 | DebugLoc dl = N->getDebugLoc(); |
Chris Lattner | dfb947d | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 6853 | switch (N->getOpcode()) { |
Duncan Sands | 8ec7aa7 | 2008-10-20 15:56:33 +0000 | [diff] [blame] | 6854 | default: |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6855 | assert(false && "Do not know how to custom type legalize this operation!"); |
6856 | return; | ||||
6857 | case ISD::FP_TO_SINT: { | ||||
Eli Friedman | 8c3cb58 | 2009-05-23 09:59:16 +0000 | [diff] [blame] | 6858 | std::pair<SDValue,SDValue> Vals = |
6859 | FP_TO_INTHelper(SDValue(N, 0), DAG, true); | ||||
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6860 | SDValue FIST = Vals.first, StackSlot = Vals.second; |
6861 | if (FIST.getNode() != 0) { | ||||
6862 | MVT VT = N->getValueType(0); | ||||
6863 | // Return a load from the stack slot. | ||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6864 | Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0)); |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6865 | } |
6866 | return; | ||||
6867 | } | ||||
6868 | case ISD::READCYCLECOUNTER: { | ||||
6869 | SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag); | ||||
6870 | SDValue TheChain = N->getOperand(0); | ||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6871 | SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 6872 | SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32, |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 6873 | rd.getValue(1)); |
6874 | SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32, | ||||
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6875 | eax.getValue(2)); |
6876 | // Use a buildpair to merge the two 32-bit values into a 64-bit one. | ||||
6877 | SDValue Ops[] = { eax, edx }; | ||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6878 | Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2)); |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6879 | Results.push_back(edx.getValue(1)); |
6880 | return; | ||||
6881 | } | ||||
Dan Gohman | bebba8d | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 6882 | case ISD::ATOMIC_CMP_SWAP: { |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6883 | MVT T = N->getValueType(0); |
6884 | assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap"); | ||||
6885 | SDValue cpInL, cpInH; | ||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6886 | cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2), |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6887 | DAG.getConstant(0, MVT::i32)); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6888 | cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2), |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6889 | DAG.getConstant(1, MVT::i32)); |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 6890 | cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue()); |
6891 | cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH, | ||||
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6892 | cpInL.getValue(1)); |
6893 | SDValue swapInL, swapInH; | ||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6894 | swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3), |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6895 | DAG.getConstant(0, MVT::i32)); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6896 | swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3), |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6897 | DAG.getConstant(1, MVT::i32)); |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 6898 | swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL, |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6899 | cpInH.getValue(1)); |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 6900 | swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH, |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6901 | swapInL.getValue(1)); |
6902 | SDValue Ops[] = { swapInH.getValue(0), | ||||
6903 | N->getOperand(1), | ||||
6904 | swapInH.getValue(1) }; | ||||
6905 | SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag); | ||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6906 | SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3); |
Dale Johannesen | bbd9ceb | 2009-02-04 00:33:20 +0000 | [diff] [blame] | 6907 | SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX, |
6908 | MVT::i32, Result.getValue(1)); | ||||
6909 | SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX, | ||||
6910 | MVT::i32, cpOutL.getValue(2)); | ||||
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6911 | SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)}; |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 6912 | Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2)); |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6913 | Results.push_back(cpOutH.getValue(1)); |
6914 | return; | ||||
6915 | } | ||||
Dan Gohman | bebba8d | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 6916 | case ISD::ATOMIC_LOAD_ADD: |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6917 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG); |
6918 | return; | ||||
Dan Gohman | bebba8d | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 6919 | case ISD::ATOMIC_LOAD_AND: |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6920 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG); |
6921 | return; | ||||
Dan Gohman | bebba8d | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 6922 | case ISD::ATOMIC_LOAD_NAND: |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6923 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG); |
6924 | return; | ||||
Dan Gohman | bebba8d | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 6925 | case ISD::ATOMIC_LOAD_OR: |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6926 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG); |
6927 | return; | ||||
Dan Gohman | bebba8d | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 6928 | case ISD::ATOMIC_LOAD_SUB: |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6929 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG); |
6930 | return; | ||||
Dan Gohman | bebba8d | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 6931 | case ISD::ATOMIC_LOAD_XOR: |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6932 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG); |
6933 | return; | ||||
Dan Gohman | bebba8d | 2008-12-23 21:37:04 +0000 | [diff] [blame] | 6934 | case ISD::ATOMIC_SWAP: |
Duncan Sands | 7d9834b | 2008-12-01 11:39:25 +0000 | [diff] [blame] | 6935 | ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG); |
6936 | return; | ||||
Chris Lattner | dfb947d | 2007-11-24 07:07:01 +0000 | [diff] [blame] | 6937 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6938 | } |
6939 | |||||
6940 | const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const { | ||||
6941 | switch (Opcode) { | ||||
6942 | default: return NULL; | ||||
Evan Cheng | 48679f4 | 2007-12-14 02:13:44 +0000 | [diff] [blame] | 6943 | case X86ISD::BSF: return "X86ISD::BSF"; |
6944 | case X86ISD::BSR: return "X86ISD::BSR"; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6945 | case X86ISD::SHLD: return "X86ISD::SHLD"; |
6946 | case X86ISD::SHRD: return "X86ISD::SHRD"; | ||||
6947 | case X86ISD::FAND: return "X86ISD::FAND"; | ||||
6948 | case X86ISD::FOR: return "X86ISD::FOR"; | ||||
6949 | case X86ISD::FXOR: return "X86ISD::FXOR"; | ||||
6950 | case X86ISD::FSRL: return "X86ISD::FSRL"; | ||||
6951 | case X86ISD::FILD: return "X86ISD::FILD"; | ||||
6952 | case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG"; | ||||
6953 | case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM"; | ||||
6954 | case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM"; | ||||
6955 | case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM"; | ||||
6956 | case X86ISD::FLD: return "X86ISD::FLD"; | ||||
6957 | case X86ISD::FST: return "X86ISD::FST"; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6958 | case X86ISD::CALL: return "X86ISD::CALL"; |
6959 | case X86ISD::TAILCALL: return "X86ISD::TAILCALL"; | ||||
6960 | case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG"; | ||||
Dan Gohman | 7fe9b7f | 2008-12-23 22:45:23 +0000 | [diff] [blame] | 6961 | case X86ISD::BT: return "X86ISD::BT"; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6962 | case X86ISD::CMP: return "X86ISD::CMP"; |
6963 | case X86ISD::COMI: return "X86ISD::COMI"; | ||||
6964 | case X86ISD::UCOMI: return "X86ISD::UCOMI"; | ||||
6965 | case X86ISD::SETCC: return "X86ISD::SETCC"; | ||||
6966 | case X86ISD::CMOV: return "X86ISD::CMOV"; | ||||
6967 | case X86ISD::BRCOND: return "X86ISD::BRCOND"; | ||||
6968 | case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG"; | ||||
6969 | case X86ISD::REP_STOS: return "X86ISD::REP_STOS"; | ||||
6970 | case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS"; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6971 | case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg"; |
6972 | case X86ISD::Wrapper: return "X86ISD::Wrapper"; | ||||
Chris Lattner | dc6fc47 | 2009-06-27 04:16:01 +0000 | [diff] [blame] | 6973 | case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP"; |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 6974 | case X86ISD::PEXTRB: return "X86ISD::PEXTRB"; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6975 | case X86ISD::PEXTRW: return "X86ISD::PEXTRW"; |
Nate Begeman | d77e59e | 2008-02-11 04:19:36 +0000 | [diff] [blame] | 6976 | case X86ISD::INSERTPS: return "X86ISD::INSERTPS"; |
6977 | case X86ISD::PINSRB: return "X86ISD::PINSRB"; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6978 | case X86ISD::PINSRW: return "X86ISD::PINSRW"; |
Nate Begeman | 2c87c42 | 2009-02-23 08:49:38 +0000 | [diff] [blame] | 6979 | case X86ISD::PSHUFB: return "X86ISD::PSHUFB"; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6980 | case X86ISD::FMAX: return "X86ISD::FMAX"; |
6981 | case X86ISD::FMIN: return "X86ISD::FMIN"; | ||||
6982 | case X86ISD::FRSQRT: return "X86ISD::FRSQRT"; | ||||
6983 | case X86ISD::FRCP: return "X86ISD::FRCP"; | ||||
6984 | case X86ISD::TLSADDR: return "X86ISD::TLSADDR"; | ||||
Rafael Espindola | bca99f7 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 6985 | case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress"; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 6986 | case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN"; |
Arnold Schwaighofer | e2d6bbb | 2007-10-11 19:40:01 +0000 | [diff] [blame] | 6987 | case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN"; |
Anton Korobeynikov | fbe230e | 2007-11-16 01:31:51 +0000 | [diff] [blame] | 6988 | case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m"; |
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 6989 | case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG"; |
6990 | case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG"; | ||||
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 6991 | case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG"; |
6992 | case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG"; | ||||
6993 | case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG"; | ||||
6994 | case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG"; | ||||
6995 | case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG"; | ||||
6996 | case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG"; | ||||
Evan Cheng | e9b9c67 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 6997 | case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL"; |
6998 | case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD"; | ||||
Evan Cheng | dea9936 | 2008-05-29 08:22:04 +0000 | [diff] [blame] | 6999 | case X86ISD::VSHL: return "X86ISD::VSHL"; |
7000 | case X86ISD::VSRL: return "X86ISD::VSRL"; | ||||
Nate Begeman | 03605a0 | 2008-07-17 16:51:19 +0000 | [diff] [blame] | 7001 | case X86ISD::CMPPD: return "X86ISD::CMPPD"; |
7002 | case X86ISD::CMPPS: return "X86ISD::CMPPS"; | ||||
7003 | case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB"; | ||||
7004 | case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW"; | ||||
7005 | case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD"; | ||||
7006 | case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ"; | ||||
7007 | case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB"; | ||||
7008 | case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW"; | ||||
7009 | case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD"; | ||||
7010 | case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ"; | ||||
Bill Wendling | ae034ed | 2008-12-12 00:56:36 +0000 | [diff] [blame] | 7011 | case X86ISD::ADD: return "X86ISD::ADD"; |
7012 | case X86ISD::SUB: return "X86ISD::SUB"; | ||||
Bill Wendling | f539903 | 2008-12-12 21:15:41 +0000 | [diff] [blame] | 7013 | case X86ISD::SMUL: return "X86ISD::SMUL"; |
7014 | case X86ISD::UMUL: return "X86ISD::UMUL"; | ||||
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 7015 | case X86ISD::INC: return "X86ISD::INC"; |
7016 | case X86ISD::DEC: return "X86ISD::DEC"; | ||||
Evan Cheng | c349576 | 2009-03-30 21:36:47 +0000 | [diff] [blame] | 7017 | case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM"; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7018 | } |
7019 | } | ||||
7020 | |||||
7021 | // isLegalAddressingMode - Return true if the addressing mode represented | ||||
7022 | // by AM is legal for this target, for a load/store of the specified type. | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7023 | bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7024 | const Type *Ty) const { |
7025 | // X86 supports extremely general addressing modes. | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7026 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7027 | // X86 allows a sign-extended 32-bit immediate field as a displacement. |
7028 | if (AM.BaseOffs <= -(1LL << 32) || AM.BaseOffs >= (1LL << 32)-1) | ||||
7029 | return false; | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7030 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7031 | if (AM.BaseGV) { |
Evan Cheng | 6a1f3f1 | 2007-08-01 23:46:47 +0000 | [diff] [blame] | 7032 | // We can only fold this if we don't need an extra load. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7033 | if (Subtarget->GVRequiresExtraLoad(AM.BaseGV, getTargetMachine(), false)) |
7034 | return false; | ||||
Dale Johannesen | 64660e9 | 2008-12-05 21:47:27 +0000 | [diff] [blame] | 7035 | // If BaseGV requires a register, we cannot also have a BaseReg. |
7036 | if (Subtarget->GVRequiresRegister(AM.BaseGV, getTargetMachine(), false) && | ||||
7037 | AM.HasBaseReg) | ||||
7038 | return false; | ||||
Evan Cheng | 6a1f3f1 | 2007-08-01 23:46:47 +0000 | [diff] [blame] | 7039 | |
7040 | // X86-64 only supports addr of globals in small code model. | ||||
7041 | if (Subtarget->is64Bit()) { | ||||
7042 | if (getTargetMachine().getCodeModel() != CodeModel::Small) | ||||
7043 | return false; | ||||
7044 | // If lower 4G is not available, then we must use rip-relative addressing. | ||||
7045 | if (AM.BaseOffs || AM.Scale > 1) | ||||
7046 | return false; | ||||
7047 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7048 | } |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7049 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7050 | switch (AM.Scale) { |
7051 | case 0: | ||||
7052 | case 1: | ||||
7053 | case 2: | ||||
7054 | case 4: | ||||
7055 | case 8: | ||||
7056 | // These scales always work. | ||||
7057 | break; | ||||
7058 | case 3: | ||||
7059 | case 5: | ||||
7060 | case 9: | ||||
7061 | // These scales are formed with basereg+scalereg. Only accept if there is | ||||
7062 | // no basereg yet. | ||||
7063 | if (AM.HasBaseReg) | ||||
7064 | return false; | ||||
7065 | break; | ||||
7066 | default: // Other stuff never works. | ||||
7067 | return false; | ||||
7068 | } | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7069 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7070 | return true; |
7071 | } | ||||
7072 | |||||
7073 | |||||
Evan Cheng | 27a820a | 2007-10-26 01:56:11 +0000 | [diff] [blame] | 7074 | bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const { |
7075 | if (!Ty1->isInteger() || !Ty2->isInteger()) | ||||
7076 | return false; | ||||
Evan Cheng | 7f15260 | 2007-10-29 07:57:50 +0000 | [diff] [blame] | 7077 | unsigned NumBits1 = Ty1->getPrimitiveSizeInBits(); |
7078 | unsigned NumBits2 = Ty2->getPrimitiveSizeInBits(); | ||||
Evan Cheng | ca0e80f | 2008-03-20 02:18:41 +0000 | [diff] [blame] | 7079 | if (NumBits1 <= NumBits2) |
Evan Cheng | 7f15260 | 2007-10-29 07:57:50 +0000 | [diff] [blame] | 7080 | return false; |
7081 | return Subtarget->is64Bit() || NumBits1 < 64; | ||||
Evan Cheng | 27a820a | 2007-10-26 01:56:11 +0000 | [diff] [blame] | 7082 | } |
7083 | |||||
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 7084 | bool X86TargetLowering::isTruncateFree(MVT VT1, MVT VT2) const { |
7085 | if (!VT1.isInteger() || !VT2.isInteger()) | ||||
Evan Cheng | 9decb33 | 2007-10-29 19:58:20 +0000 | [diff] [blame] | 7086 | return false; |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 7087 | unsigned NumBits1 = VT1.getSizeInBits(); |
7088 | unsigned NumBits2 = VT2.getSizeInBits(); | ||||
Evan Cheng | ca0e80f | 2008-03-20 02:18:41 +0000 | [diff] [blame] | 7089 | if (NumBits1 <= NumBits2) |
Evan Cheng | 9decb33 | 2007-10-29 19:58:20 +0000 | [diff] [blame] | 7090 | return false; |
7091 | return Subtarget->is64Bit() || NumBits1 < 64; | ||||
7092 | } | ||||
Evan Cheng | 27a820a | 2007-10-26 01:56:11 +0000 | [diff] [blame] | 7093 | |
Dan Gohman | 4cedb1c | 2009-04-08 00:15:30 +0000 | [diff] [blame] | 7094 | bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const { |
Dan Gohman | b044da3 | 2009-04-09 02:06:09 +0000 | [diff] [blame] | 7095 | // x86-64 implicitly zero-extends 32-bit results in 64-bit registers. |
Dan Gohman | 4cedb1c | 2009-04-08 00:15:30 +0000 | [diff] [blame] | 7096 | return Ty1 == Type::Int32Ty && Ty2 == Type::Int64Ty && Subtarget->is64Bit(); |
7097 | } | ||||
7098 | |||||
7099 | bool X86TargetLowering::isZExtFree(MVT VT1, MVT VT2) const { | ||||
Dan Gohman | b044da3 | 2009-04-09 02:06:09 +0000 | [diff] [blame] | 7100 | // x86-64 implicitly zero-extends 32-bit results in 64-bit registers. |
Dan Gohman | 4cedb1c | 2009-04-08 00:15:30 +0000 | [diff] [blame] | 7101 | return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit(); |
7102 | } | ||||
7103 | |||||
Evan Cheng | 2f5d3a5 | 2009-05-28 00:35:15 +0000 | [diff] [blame] | 7104 | bool X86TargetLowering::isNarrowingProfitable(MVT VT1, MVT VT2) const { |
7105 | // i16 instructions are longer (0x66 prefix) and potentially slower. | ||||
7106 | return !(VT1 == MVT::i32 && VT2 == MVT::i16); | ||||
7107 | } | ||||
7108 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7109 | /// isShuffleMaskLegal - Targets can use this to indicate that they only |
7110 | /// support *some* VECTOR_SHUFFLE operations, those with specific masks. | ||||
7111 | /// By default, if a target supports the VECTOR_SHUFFLE node, all mask values | ||||
7112 | /// are assumed to be legal. | ||||
7113 | bool | ||||
Nate Begeman | e8f61cb | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 7114 | X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M, |
7115 | MVT VT) const { | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7116 | // Only do shuffles on 128-bit vector types for now. |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 7117 | if (VT.getSizeInBits() == 64) |
7118 | return false; | ||||
7119 | |||||
7120 | // FIXME: pshufb, blends, palignr, shifts. | ||||
7121 | return (VT.getVectorNumElements() == 2 || | ||||
7122 | ShuffleVectorSDNode::isSplatMask(&M[0], VT) || | ||||
7123 | isMOVLMask(M, VT) || | ||||
7124 | isSHUFPMask(M, VT) || | ||||
7125 | isPSHUFDMask(M, VT) || | ||||
7126 | isPSHUFHWMask(M, VT) || | ||||
7127 | isPSHUFLWMask(M, VT) || | ||||
7128 | isUNPCKLMask(M, VT) || | ||||
7129 | isUNPCKHMask(M, VT) || | ||||
7130 | isUNPCKL_v_undef_Mask(M, VT) || | ||||
7131 | isUNPCKH_v_undef_Mask(M, VT)); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7132 | } |
7133 | |||||
Dan Gohman | 48d5f06 | 2008-04-09 20:09:42 +0000 | [diff] [blame] | 7134 | bool |
Nate Begeman | e8f61cb | 2009-04-29 05:20:52 +0000 | [diff] [blame] | 7135 | X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask, |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 7136 | MVT VT) const { |
7137 | unsigned NumElts = VT.getVectorNumElements(); | ||||
7138 | // FIXME: This collection of masks seems suspect. | ||||
7139 | if (NumElts == 2) | ||||
7140 | return true; | ||||
7141 | if (NumElts == 4 && VT.getSizeInBits() == 128) { | ||||
7142 | return (isMOVLMask(Mask, VT) || | ||||
7143 | isCommutedMOVLMask(Mask, VT, true) || | ||||
7144 | isSHUFPMask(Mask, VT) || | ||||
7145 | isCommutedSHUFPMask(Mask, VT)); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7146 | } |
7147 | return false; | ||||
7148 | } | ||||
7149 | |||||
7150 | //===----------------------------------------------------------------------===// | ||||
7151 | // X86 Scheduler Hooks | ||||
7152 | //===----------------------------------------------------------------------===// | ||||
7153 | |||||
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7154 | // private utility function |
7155 | MachineBasicBlock * | ||||
7156 | X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr, | ||||
7157 | MachineBasicBlock *MBB, | ||||
7158 | unsigned regOpc, | ||||
Andrew Lenharth | af02d59 | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 7159 | unsigned immOpc, |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 7160 | unsigned LoadOpc, |
7161 | unsigned CXchgOpc, | ||||
7162 | unsigned copyOpc, | ||||
7163 | unsigned notOpc, | ||||
7164 | unsigned EAXreg, | ||||
7165 | TargetRegisterClass *RC, | ||||
Dan Gohman | 96d6092 | 2009-02-07 16:15:20 +0000 | [diff] [blame] | 7166 | bool invSrc) const { |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7167 | // For the atomic bitwise operator, we generate |
7168 | // thisMBB: | ||||
7169 | // newMBB: | ||||
Mon P Wang | 318b037 | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 7170 | // ld t1 = [bitinstr.addr] |
7171 | // op t2 = t1, [bitinstr.val] | ||||
7172 | // mov EAX = t1 | ||||
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7173 | // lcs dest = [bitinstr.addr], t2 [EAX is implicit] |
7174 | // bz newMBB | ||||
7175 | // fallthrough -->nextMBB | ||||
7176 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); | ||||
7177 | const BasicBlock *LLVM_BB = MBB->getBasicBlock(); | ||||
Dan Gohman | 221a437 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 7178 | MachineFunction::iterator MBBIter = MBB; |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7179 | ++MBBIter; |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7180 | |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7181 | /// First build the CFG |
7182 | MachineFunction *F = MBB->getParent(); | ||||
7183 | MachineBasicBlock *thisMBB = MBB; | ||||
Dan Gohman | 221a437 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 7184 | MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB); |
7185 | MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB); | ||||
7186 | F->insert(MBBIter, newMBB); | ||||
7187 | F->insert(MBBIter, nextMBB); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7188 | |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7189 | // Move all successors to thisMBB to nextMBB |
7190 | nextMBB->transferSuccessors(thisMBB); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7191 | |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7192 | // Update thisMBB to fall through to newMBB |
7193 | thisMBB->addSuccessor(newMBB); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7194 | |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7195 | // newMBB jumps to itself and fall through to nextMBB |
7196 | newMBB->addSuccessor(nextMBB); | ||||
7197 | newMBB->addSuccessor(newMBB); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7198 | |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7199 | // Insert instructions into newMBB based on incoming instruction |
Rafael Espindola | cfc409e | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 7200 | assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 && |
Bill Wendling | c194674 | 2009-05-30 01:09:53 +0000 | [diff] [blame] | 7201 | "unexpected number of operands"); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7202 | DebugLoc dl = bInstr->getDebugLoc(); |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7203 | MachineOperand& destOper = bInstr->getOperand(0); |
Rafael Espindola | cfc409e | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 7204 | MachineOperand* argOpers[2 + X86AddrNumOperands]; |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7205 | int numArgs = bInstr->getNumOperands() - 1; |
7206 | for (int i=0; i < numArgs; ++i) | ||||
7207 | argOpers[i] = &bInstr->getOperand(i+1); | ||||
7208 | |||||
7209 | // x86 address has 4 operands: base, index, scale, and displacement | ||||
Rafael Espindola | cfc409e | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 7210 | int lastAddrIndx = X86AddrNumOperands - 1; // [0,3] |
7211 | int valArgIndx = lastAddrIndx + 1; | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7212 | |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 7213 | unsigned t1 = F->getRegInfo().createVirtualRegister(RC); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7214 | MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1); |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7215 | for (int i=0; i <= lastAddrIndx; ++i) |
7216 | (*MIB).addOperand(*argOpers[i]); | ||||
Andrew Lenharth | af02d59 | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 7217 | |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 7218 | unsigned tt = F->getRegInfo().createVirtualRegister(RC); |
Andrew Lenharth | af02d59 | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 7219 | if (invSrc) { |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7220 | MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1); |
Andrew Lenharth | af02d59 | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 7221 | } |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7222 | else |
Andrew Lenharth | af02d59 | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 7223 | tt = t1; |
7224 | |||||
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 7225 | unsigned t2 = F->getRegInfo().createVirtualRegister(RC); |
Dan Gohman | b9f4fa7 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 7226 | assert((argOpers[valArgIndx]->isReg() || |
7227 | argOpers[valArgIndx]->isImm()) && | ||||
Dan Gohman | 7f7f365 | 2008-09-13 17:58:21 +0000 | [diff] [blame] | 7228 | "invalid operand"); |
Dan Gohman | b9f4fa7 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 7229 | if (argOpers[valArgIndx]->isReg()) |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7230 | MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2); |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7231 | else |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7232 | MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2); |
Andrew Lenharth | af02d59 | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 7233 | MIB.addReg(tt); |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7234 | (*MIB).addOperand(*argOpers[valArgIndx]); |
Andrew Lenharth | af02d59 | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 7235 | |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7236 | MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg); |
Mon P Wang | 318b037 | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 7237 | MIB.addReg(t1); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7238 | |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7239 | MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc)); |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7240 | for (int i=0; i <= lastAddrIndx; ++i) |
7241 | (*MIB).addOperand(*argOpers[i]); | ||||
7242 | MIB.addReg(t2); | ||||
Mon P Wang | 50584a6 | 2008-07-17 04:54:06 +0000 | [diff] [blame] | 7243 | assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand"); |
7244 | (*MIB).addMemOperand(*F, *bInstr->memoperands_begin()); | ||||
7245 | |||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7246 | MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg()); |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 7247 | MIB.addReg(EAXreg); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7248 | |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7249 | // insert branch |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7250 | BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB); |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7251 | |
Dan Gohman | 221a437 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 7252 | F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now. |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7253 | return nextMBB; |
7254 | } | ||||
7255 | |||||
Dale Johannesen | 44eb537 | 2008-10-03 19:41:08 +0000 | [diff] [blame] | 7256 | // private utility function: 64 bit atomics on 32 bit host. |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7257 | MachineBasicBlock * |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7258 | X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr, |
7259 | MachineBasicBlock *MBB, | ||||
7260 | unsigned regOpcL, | ||||
7261 | unsigned regOpcH, | ||||
7262 | unsigned immOpcL, | ||||
7263 | unsigned immOpcH, | ||||
Dan Gohman | 96d6092 | 2009-02-07 16:15:20 +0000 | [diff] [blame] | 7264 | bool invSrc) const { |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7265 | // For the atomic bitwise operator, we generate |
7266 | // thisMBB (instructions are in pairs, except cmpxchg8b) | ||||
7267 | // ld t1,t2 = [bitinstr.addr] | ||||
7268 | // newMBB: | ||||
7269 | // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4) | ||||
7270 | // op t5, t6 <- out1, out2, [bitinstr.val] | ||||
Dale Johannesen | 51c58ee | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 7271 | // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val]) |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7272 | // mov ECX, EBX <- t5, t6 |
7273 | // mov EAX, EDX <- t1, t2 | ||||
7274 | // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit] | ||||
7275 | // mov t3, t4 <- EAX, EDX | ||||
7276 | // bz newMBB | ||||
7277 | // result in out1, out2 | ||||
7278 | // fallthrough -->nextMBB | ||||
7279 | |||||
7280 | const TargetRegisterClass *RC = X86::GR32RegisterClass; | ||||
7281 | const unsigned LoadOpc = X86::MOV32rm; | ||||
7282 | const unsigned copyOpc = X86::MOV32rr; | ||||
7283 | const unsigned NotOpc = X86::NOT32r; | ||||
7284 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); | ||||
7285 | const BasicBlock *LLVM_BB = MBB->getBasicBlock(); | ||||
7286 | MachineFunction::iterator MBBIter = MBB; | ||||
7287 | ++MBBIter; | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7288 | |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7289 | /// First build the CFG |
7290 | MachineFunction *F = MBB->getParent(); | ||||
7291 | MachineBasicBlock *thisMBB = MBB; | ||||
7292 | MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB); | ||||
7293 | MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB); | ||||
7294 | F->insert(MBBIter, newMBB); | ||||
7295 | F->insert(MBBIter, nextMBB); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7296 | |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7297 | // Move all successors to thisMBB to nextMBB |
7298 | nextMBB->transferSuccessors(thisMBB); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7299 | |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7300 | // Update thisMBB to fall through to newMBB |
7301 | thisMBB->addSuccessor(newMBB); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7302 | |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7303 | // newMBB jumps to itself and fall through to nextMBB |
7304 | newMBB->addSuccessor(nextMBB); | ||||
7305 | newMBB->addSuccessor(newMBB); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7306 | |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7307 | DebugLoc dl = bInstr->getDebugLoc(); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7308 | // Insert instructions into newMBB based on incoming instruction |
7309 | // There are 8 "real" operands plus 9 implicit def/uses, ignored here. | ||||
Rafael Espindola | cfc409e | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 7310 | assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 && |
Bill Wendling | c194674 | 2009-05-30 01:09:53 +0000 | [diff] [blame] | 7311 | "unexpected number of operands"); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7312 | MachineOperand& dest1Oper = bInstr->getOperand(0); |
7313 | MachineOperand& dest2Oper = bInstr->getOperand(1); | ||||
Rafael Espindola | cfc409e | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 7314 | MachineOperand* argOpers[2 + X86AddrNumOperands]; |
7315 | for (int i=0; i < 2 + X86AddrNumOperands; ++i) | ||||
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7316 | argOpers[i] = &bInstr->getOperand(i+2); |
7317 | |||||
7318 | // x86 address has 4 operands: base, index, scale, and displacement | ||||
Rafael Espindola | cfc409e | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 7319 | int lastAddrIndx = X86AddrNumOperands - 1; // [0,3] |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7320 | |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7321 | unsigned t1 = F->getRegInfo().createVirtualRegister(RC); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7322 | MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7323 | for (int i=0; i <= lastAddrIndx; ++i) |
7324 | (*MIB).addOperand(*argOpers[i]); | ||||
7325 | unsigned t2 = F->getRegInfo().createVirtualRegister(RC); | ||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7326 | MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2); |
Dale Johannesen | 51c58ee | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 7327 | // add 4 to displacement. |
Rafael Espindola | bca99f7 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 7328 | for (int i=0; i <= lastAddrIndx-2; ++i) |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7329 | (*MIB).addOperand(*argOpers[i]); |
Dale Johannesen | 51c58ee | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 7330 | MachineOperand newOp3 = *(argOpers[3]); |
7331 | if (newOp3.isImm()) | ||||
7332 | newOp3.setImm(newOp3.getImm()+4); | ||||
7333 | else | ||||
7334 | newOp3.setOffset(newOp3.getOffset()+4); | ||||
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7335 | (*MIB).addOperand(newOp3); |
Rafael Espindola | bca99f7 | 2009-04-08 21:14:34 +0000 | [diff] [blame] | 7336 | (*MIB).addOperand(*argOpers[lastAddrIndx]); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7337 | |
7338 | // t3/4 are defined later, at the bottom of the loop | ||||
7339 | unsigned t3 = F->getRegInfo().createVirtualRegister(RC); | ||||
7340 | unsigned t4 = F->getRegInfo().createVirtualRegister(RC); | ||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7341 | BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg()) |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7342 | .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7343 | BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg()) |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7344 | .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB); |
7345 | |||||
7346 | unsigned tt1 = F->getRegInfo().createVirtualRegister(RC); | ||||
7347 | unsigned tt2 = F->getRegInfo().createVirtualRegister(RC); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7348 | if (invSrc) { |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7349 | MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt1).addReg(t1); |
7350 | MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt2).addReg(t2); | ||||
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7351 | } else { |
7352 | tt1 = t1; | ||||
7353 | tt2 = t2; | ||||
7354 | } | ||||
7355 | |||||
Rafael Espindola | cfc409e | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 7356 | int valArgIndx = lastAddrIndx + 1; |
7357 | assert((argOpers[valArgIndx]->isReg() || | ||||
Bill Wendling | c194674 | 2009-05-30 01:09:53 +0000 | [diff] [blame] | 7358 | argOpers[valArgIndx]->isImm()) && |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7359 | "invalid operand"); |
7360 | unsigned t5 = F->getRegInfo().createVirtualRegister(RC); | ||||
7361 | unsigned t6 = F->getRegInfo().createVirtualRegister(RC); | ||||
Rafael Espindola | cfc409e | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 7362 | if (argOpers[valArgIndx]->isReg()) |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7363 | MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7364 | else |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7365 | MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5); |
Dale Johannesen | 51c58ee | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 7366 | if (regOpcL != X86::MOV32rr) |
7367 | MIB.addReg(tt1); | ||||
Rafael Espindola | cfc409e | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 7368 | (*MIB).addOperand(*argOpers[valArgIndx]); |
7369 | assert(argOpers[valArgIndx + 1]->isReg() == | ||||
Bill Wendling | c194674 | 2009-05-30 01:09:53 +0000 | [diff] [blame] | 7370 | argOpers[valArgIndx]->isReg()); |
Rafael Espindola | cfc409e | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 7371 | assert(argOpers[valArgIndx + 1]->isImm() == |
Bill Wendling | c194674 | 2009-05-30 01:09:53 +0000 | [diff] [blame] | 7372 | argOpers[valArgIndx]->isImm()); |
Rafael Espindola | cfc409e | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 7373 | if (argOpers[valArgIndx + 1]->isReg()) |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7374 | MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7375 | else |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7376 | MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6); |
Dale Johannesen | 51c58ee | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 7377 | if (regOpcH != X86::MOV32rr) |
7378 | MIB.addReg(tt2); | ||||
Rafael Espindola | cfc409e | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 7379 | (*MIB).addOperand(*argOpers[valArgIndx + 1]); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7380 | |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7381 | MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7382 | MIB.addReg(t1); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7383 | MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7384 | MIB.addReg(t2); |
7385 | |||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7386 | MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7387 | MIB.addReg(t5); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7388 | MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7389 | MIB.addReg(t6); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7390 | |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7391 | MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B)); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7392 | for (int i=0; i <= lastAddrIndx; ++i) |
7393 | (*MIB).addOperand(*argOpers[i]); | ||||
7394 | |||||
7395 | assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand"); | ||||
7396 | (*MIB).addMemOperand(*F, *bInstr->memoperands_begin()); | ||||
7397 | |||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7398 | MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7399 | MIB.addReg(X86::EAX); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7400 | MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7401 | MIB.addReg(X86::EDX); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7402 | |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7403 | // insert branch |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7404 | BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB); |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7405 | |
7406 | F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now. | ||||
7407 | return nextMBB; | ||||
7408 | } | ||||
7409 | |||||
7410 | // private utility function | ||||
7411 | MachineBasicBlock * | ||||
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7412 | X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr, |
7413 | MachineBasicBlock *MBB, | ||||
Dan Gohman | 96d6092 | 2009-02-07 16:15:20 +0000 | [diff] [blame] | 7414 | unsigned cmovOpc) const { |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7415 | // For the atomic min/max operator, we generate |
7416 | // thisMBB: | ||||
7417 | // newMBB: | ||||
Mon P Wang | 318b037 | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 7418 | // ld t1 = [min/max.addr] |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7419 | // mov t2 = [min/max.val] |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7420 | // cmp t1, t2 |
7421 | // cmov[cond] t2 = t1 | ||||
Mon P Wang | 318b037 | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 7422 | // mov EAX = t1 |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7423 | // lcs dest = [bitinstr.addr], t2 [EAX is implicit] |
7424 | // bz newMBB | ||||
7425 | // fallthrough -->nextMBB | ||||
7426 | // | ||||
7427 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); | ||||
7428 | const BasicBlock *LLVM_BB = MBB->getBasicBlock(); | ||||
Dan Gohman | 221a437 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 7429 | MachineFunction::iterator MBBIter = MBB; |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7430 | ++MBBIter; |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7431 | |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7432 | /// First build the CFG |
7433 | MachineFunction *F = MBB->getParent(); | ||||
7434 | MachineBasicBlock *thisMBB = MBB; | ||||
Dan Gohman | 221a437 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 7435 | MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB); |
7436 | MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB); | ||||
7437 | F->insert(MBBIter, newMBB); | ||||
7438 | F->insert(MBBIter, nextMBB); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7439 | |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7440 | // Move all successors to thisMBB to nextMBB |
7441 | nextMBB->transferSuccessors(thisMBB); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7442 | |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7443 | // Update thisMBB to fall through to newMBB |
7444 | thisMBB->addSuccessor(newMBB); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7445 | |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7446 | // newMBB jumps to newMBB and fall through to nextMBB |
7447 | newMBB->addSuccessor(nextMBB); | ||||
7448 | newMBB->addSuccessor(newMBB); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7449 | |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7450 | DebugLoc dl = mInstr->getDebugLoc(); |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7451 | // Insert instructions into newMBB based on incoming instruction |
Rafael Espindola | cfc409e | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 7452 | assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 && |
Bill Wendling | c194674 | 2009-05-30 01:09:53 +0000 | [diff] [blame] | 7453 | "unexpected number of operands"); |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7454 | MachineOperand& destOper = mInstr->getOperand(0); |
Rafael Espindola | cfc409e | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 7455 | MachineOperand* argOpers[2 + X86AddrNumOperands]; |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7456 | int numArgs = mInstr->getNumOperands() - 1; |
7457 | for (int i=0; i < numArgs; ++i) | ||||
7458 | argOpers[i] = &mInstr->getOperand(i+1); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7459 | |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7460 | // x86 address has 4 operands: base, index, scale, and displacement |
Rafael Espindola | cfc409e | 2009-03-27 15:26:30 +0000 | [diff] [blame] | 7461 | int lastAddrIndx = X86AddrNumOperands - 1; // [0,3] |
7462 | int valArgIndx = lastAddrIndx + 1; | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7463 | |
Mon P Wang | 318b037 | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 7464 | unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass); |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7465 | MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1); |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7466 | for (int i=0; i <= lastAddrIndx; ++i) |
7467 | (*MIB).addOperand(*argOpers[i]); | ||||
Mon P Wang | 318b037 | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 7468 | |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7469 | // We only support register and immediate values |
Dan Gohman | b9f4fa7 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 7470 | assert((argOpers[valArgIndx]->isReg() || |
7471 | argOpers[valArgIndx]->isImm()) && | ||||
Dan Gohman | 7f7f365 | 2008-09-13 17:58:21 +0000 | [diff] [blame] | 7472 | "invalid operand"); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7473 | |
7474 | unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass); | ||||
Dan Gohman | b9f4fa7 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 7475 | if (argOpers[valArgIndx]->isReg()) |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7476 | MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7477 | else |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7478 | MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2); |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7479 | (*MIB).addOperand(*argOpers[valArgIndx]); |
7480 | |||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7481 | MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX); |
Mon P Wang | 318b037 | 2008-05-05 22:56:23 +0000 | [diff] [blame] | 7482 | MIB.addReg(t1); |
7483 | |||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7484 | MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr)); |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7485 | MIB.addReg(t1); |
7486 | MIB.addReg(t2); | ||||
7487 | |||||
7488 | // Generate movc | ||||
7489 | unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass); | ||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7490 | MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3); |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7491 | MIB.addReg(t2); |
7492 | MIB.addReg(t1); | ||||
7493 | |||||
7494 | // Cmp and exchange if none has modified the memory location | ||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7495 | MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32)); |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7496 | for (int i=0; i <= lastAddrIndx; ++i) |
7497 | (*MIB).addOperand(*argOpers[i]); | ||||
7498 | MIB.addReg(t3); | ||||
Mon P Wang | 50584a6 | 2008-07-17 04:54:06 +0000 | [diff] [blame] | 7499 | assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand"); |
7500 | (*MIB).addMemOperand(*F, *mInstr->memoperands_begin()); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7501 | |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7502 | MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg()); |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7503 | MIB.addReg(X86::EAX); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7504 | |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7505 | // insert branch |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7506 | BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB); |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7507 | |
Dan Gohman | 221a437 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 7508 | F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now. |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7509 | return nextMBB; |
7510 | } | ||||
7511 | |||||
7512 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7513 | MachineBasicBlock * |
Evan Cheng | e637db1 | 2008-01-30 18:18:23 +0000 | [diff] [blame] | 7514 | X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI, |
Dan Gohman | 96d6092 | 2009-02-07 16:15:20 +0000 | [diff] [blame] | 7515 | MachineBasicBlock *BB) const { |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7516 | DebugLoc dl = MI->getDebugLoc(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7517 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); |
7518 | switch (MI->getOpcode()) { | ||||
7519 | default: assert(false && "Unexpected instr type to insert"); | ||||
Mon P Wang | 83edba5 | 2008-12-12 01:25:51 +0000 | [diff] [blame] | 7520 | case X86::CMOV_V1I64: |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7521 | case X86::CMOV_FR32: |
7522 | case X86::CMOV_FR64: | ||||
7523 | case X86::CMOV_V4F32: | ||||
7524 | case X86::CMOV_V2F64: | ||||
Evan Cheng | 621216e | 2007-09-29 00:00:36 +0000 | [diff] [blame] | 7525 | case X86::CMOV_V2I64: { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7526 | // To "insert" a SELECT_CC instruction, we actually have to insert the |
7527 | // diamond control-flow pattern. The incoming instruction knows the | ||||
7528 | // destination vreg to set, the condition code register to branch on, the | ||||
7529 | // true/false values to select between, and a branch opcode to use. | ||||
7530 | const BasicBlock *LLVM_BB = BB->getBasicBlock(); | ||||
Dan Gohman | 221a437 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 7531 | MachineFunction::iterator It = BB; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7532 | ++It; |
7533 | |||||
7534 | // thisMBB: | ||||
7535 | // ... | ||||
7536 | // TrueVal = ... | ||||
7537 | // cmpTY ccX, r1, r2 | ||||
7538 | // bCC copy1MBB | ||||
7539 | // fallthrough --> copy0MBB | ||||
7540 | MachineBasicBlock *thisMBB = BB; | ||||
Dan Gohman | 221a437 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 7541 | MachineFunction *F = BB->getParent(); |
7542 | MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB); | ||||
7543 | MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7544 | unsigned Opc = |
7545 | X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm()); | ||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7546 | BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB); |
Dan Gohman | 221a437 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 7547 | F->insert(It, copy0MBB); |
7548 | F->insert(It, sinkMBB); | ||||
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7549 | // Update machine-CFG edges by transferring all successors of the current |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7550 | // block to the new block which will contain the Phi node for the select. |
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7551 | sinkMBB->transferSuccessors(BB); |
7552 | |||||
7553 | // Add the true and fallthrough blocks as its successors. | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7554 | BB->addSuccessor(copy0MBB); |
7555 | BB->addSuccessor(sinkMBB); | ||||
7556 | |||||
7557 | // copy0MBB: | ||||
7558 | // %FalseValue = ... | ||||
7559 | // # fallthrough to sinkMBB | ||||
7560 | BB = copy0MBB; | ||||
7561 | |||||
7562 | // Update machine-CFG edges | ||||
7563 | BB->addSuccessor(sinkMBB); | ||||
7564 | |||||
7565 | // sinkMBB: | ||||
7566 | // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ] | ||||
7567 | // ... | ||||
7568 | BB = sinkMBB; | ||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7569 | BuildMI(BB, dl, TII->get(X86::PHI), MI->getOperand(0).getReg()) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7570 | .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB) |
7571 | .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB); | ||||
7572 | |||||
Dan Gohman | 221a437 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 7573 | F->DeleteMachineInstr(MI); // The pseudo instruction is gone now. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7574 | return BB; |
7575 | } | ||||
7576 | |||||
7577 | case X86::FP32_TO_INT16_IN_MEM: | ||||
7578 | case X86::FP32_TO_INT32_IN_MEM: | ||||
7579 | case X86::FP32_TO_INT64_IN_MEM: | ||||
7580 | case X86::FP64_TO_INT16_IN_MEM: | ||||
7581 | case X86::FP64_TO_INT32_IN_MEM: | ||||
Dale Johannesen | 6d0e36a | 2007-08-07 01:17:37 +0000 | [diff] [blame] | 7582 | case X86::FP64_TO_INT64_IN_MEM: |
7583 | case X86::FP80_TO_INT16_IN_MEM: | ||||
7584 | case X86::FP80_TO_INT32_IN_MEM: | ||||
7585 | case X86::FP80_TO_INT64_IN_MEM: { | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7586 | // Change the floating point control register to use "round towards zero" |
7587 | // mode when truncating to an integer value. | ||||
7588 | MachineFunction *F = BB->getParent(); | ||||
7589 | int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2); | ||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7590 | addFrameReference(BuildMI(BB, dl, TII->get(X86::FNSTCW16m)), CWFrameIdx); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7591 | |
7592 | // Load the old value of the high byte of the control word... | ||||
7593 | unsigned OldCW = | ||||
Chris Lattner | 1b98919 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 7594 | F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7595 | addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16rm), OldCW), |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7596 | CWFrameIdx); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7597 | |
7598 | // Set the high part to be round to zero... | ||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7599 | addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16mi)), CWFrameIdx) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7600 | .addImm(0xC7F); |
7601 | |||||
7602 | // Reload the modified control word now... | ||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7603 | addFrameReference(BuildMI(BB, dl, TII->get(X86::FLDCW16m)), CWFrameIdx); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7604 | |
7605 | // Restore the memory image of control word to original value | ||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7606 | addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16mr)), CWFrameIdx) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7607 | .addReg(OldCW); |
7608 | |||||
7609 | // Get the X86 opcode to use. | ||||
7610 | unsigned Opc; | ||||
7611 | switch (MI->getOpcode()) { | ||||
7612 | default: assert(0 && "illegal opcode!"); | ||||
7613 | case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break; | ||||
7614 | case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break; | ||||
7615 | case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break; | ||||
7616 | case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break; | ||||
7617 | case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break; | ||||
7618 | case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break; | ||||
Dale Johannesen | 6d0e36a | 2007-08-07 01:17:37 +0000 | [diff] [blame] | 7619 | case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break; |
7620 | case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break; | ||||
7621 | case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7622 | } |
7623 | |||||
7624 | X86AddressMode AM; | ||||
7625 | MachineOperand &Op = MI->getOperand(0); | ||||
Dan Gohman | b9f4fa7 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 7626 | if (Op.isReg()) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7627 | AM.BaseType = X86AddressMode::RegBase; |
7628 | AM.Base.Reg = Op.getReg(); | ||||
7629 | } else { | ||||
7630 | AM.BaseType = X86AddressMode::FrameIndexBase; | ||||
Chris Lattner | 6017d48 | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 7631 | AM.Base.FrameIndex = Op.getIndex(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7632 | } |
7633 | Op = MI->getOperand(1); | ||||
Dan Gohman | b9f4fa7 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 7634 | if (Op.isImm()) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7635 | AM.Scale = Op.getImm(); |
7636 | Op = MI->getOperand(2); | ||||
Dan Gohman | b9f4fa7 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 7637 | if (Op.isImm()) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7638 | AM.IndexReg = Op.getImm(); |
7639 | Op = MI->getOperand(3); | ||||
Dan Gohman | b9f4fa7 | 2008-10-03 15:45:36 +0000 | [diff] [blame] | 7640 | if (Op.isGlobal()) { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7641 | AM.GV = Op.getGlobal(); |
7642 | } else { | ||||
7643 | AM.Disp = Op.getImm(); | ||||
7644 | } | ||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7645 | addFullAddress(BuildMI(BB, dl, TII->get(Opc)), AM) |
Rafael Espindola | fee9c0f | 2009-04-08 08:09:33 +0000 | [diff] [blame] | 7646 | .addReg(MI->getOperand(X86AddrNumOperands).getReg()); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7647 | |
7648 | // Reload the original control word now. | ||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7649 | addFrameReference(BuildMI(BB, dl, TII->get(X86::FLDCW16m)), CWFrameIdx); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7650 | |
Dan Gohman | 221a437 | 2008-07-07 23:14:23 +0000 | [diff] [blame] | 7651 | F->DeleteMachineInstr(MI); // The pseudo instruction is gone now. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7652 | return BB; |
7653 | } | ||||
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7654 | case X86::ATOMAND32: |
7655 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr, | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7656 | X86::AND32ri, X86::MOV32rm, |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 7657 | X86::LCMPXCHG32, X86::MOV32rr, |
7658 | X86::NOT32r, X86::EAX, | ||||
7659 | X86::GR32RegisterClass); | ||||
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7660 | case X86::ATOMOR32: |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7661 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr, |
7662 | X86::OR32ri, X86::MOV32rm, | ||||
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 7663 | X86::LCMPXCHG32, X86::MOV32rr, |
7664 | X86::NOT32r, X86::EAX, | ||||
7665 | X86::GR32RegisterClass); | ||||
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7666 | case X86::ATOMXOR32: |
7667 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr, | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7668 | X86::XOR32ri, X86::MOV32rm, |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 7669 | X86::LCMPXCHG32, X86::MOV32rr, |
7670 | X86::NOT32r, X86::EAX, | ||||
7671 | X86::GR32RegisterClass); | ||||
Andrew Lenharth | af02d59 | 2008-06-14 05:48:15 +0000 | [diff] [blame] | 7672 | case X86::ATOMNAND32: |
7673 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr, | ||||
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 7674 | X86::AND32ri, X86::MOV32rm, |
7675 | X86::LCMPXCHG32, X86::MOV32rr, | ||||
7676 | X86::NOT32r, X86::EAX, | ||||
7677 | X86::GR32RegisterClass, true); | ||||
Mon P Wang | 078a62d | 2008-05-05 19:05:59 +0000 | [diff] [blame] | 7678 | case X86::ATOMMIN32: |
7679 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr); | ||||
7680 | case X86::ATOMMAX32: | ||||
7681 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr); | ||||
7682 | case X86::ATOMUMIN32: | ||||
7683 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr); | ||||
7684 | case X86::ATOMUMAX32: | ||||
7685 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr); | ||||
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 7686 | |
7687 | case X86::ATOMAND16: | ||||
7688 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr, | ||||
7689 | X86::AND16ri, X86::MOV16rm, | ||||
7690 | X86::LCMPXCHG16, X86::MOV16rr, | ||||
7691 | X86::NOT16r, X86::AX, | ||||
7692 | X86::GR16RegisterClass); | ||||
7693 | case X86::ATOMOR16: | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7694 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr, |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 7695 | X86::OR16ri, X86::MOV16rm, |
7696 | X86::LCMPXCHG16, X86::MOV16rr, | ||||
7697 | X86::NOT16r, X86::AX, | ||||
7698 | X86::GR16RegisterClass); | ||||
7699 | case X86::ATOMXOR16: | ||||
7700 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr, | ||||
7701 | X86::XOR16ri, X86::MOV16rm, | ||||
7702 | X86::LCMPXCHG16, X86::MOV16rr, | ||||
7703 | X86::NOT16r, X86::AX, | ||||
7704 | X86::GR16RegisterClass); | ||||
7705 | case X86::ATOMNAND16: | ||||
7706 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr, | ||||
7707 | X86::AND16ri, X86::MOV16rm, | ||||
7708 | X86::LCMPXCHG16, X86::MOV16rr, | ||||
7709 | X86::NOT16r, X86::AX, | ||||
7710 | X86::GR16RegisterClass, true); | ||||
7711 | case X86::ATOMMIN16: | ||||
7712 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr); | ||||
7713 | case X86::ATOMMAX16: | ||||
7714 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr); | ||||
7715 | case X86::ATOMUMIN16: | ||||
7716 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr); | ||||
7717 | case X86::ATOMUMAX16: | ||||
7718 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr); | ||||
7719 | |||||
7720 | case X86::ATOMAND8: | ||||
7721 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr, | ||||
7722 | X86::AND8ri, X86::MOV8rm, | ||||
7723 | X86::LCMPXCHG8, X86::MOV8rr, | ||||
7724 | X86::NOT8r, X86::AL, | ||||
7725 | X86::GR8RegisterClass); | ||||
7726 | case X86::ATOMOR8: | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7727 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr, |
Dale Johannesen | d20e445 | 2008-08-19 18:47:28 +0000 | [diff] [blame] | 7728 | X86::OR8ri, X86::MOV8rm, |
7729 | X86::LCMPXCHG8, X86::MOV8rr, | ||||
7730 | X86::NOT8r, X86::AL, | ||||
7731 | X86::GR8RegisterClass); | ||||
7732 | case X86::ATOMXOR8: | ||||
7733 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr, | ||||
7734 | X86::XOR8ri, X86::MOV8rm, | ||||
7735 | X86::LCMPXCHG8, X86::MOV8rr, | ||||
7736 | X86::NOT8r, X86::AL, | ||||
7737 | X86::GR8RegisterClass); | ||||
7738 | case X86::ATOMNAND8: | ||||
7739 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr, | ||||
7740 | X86::AND8ri, X86::MOV8rm, | ||||
7741 | X86::LCMPXCHG8, X86::MOV8rr, | ||||
7742 | X86::NOT8r, X86::AL, | ||||
7743 | X86::GR8RegisterClass, true); | ||||
7744 | // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way. | ||||
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7745 | // This group is for 64-bit host. |
Dale Johannesen | 6b60eca | 2008-08-20 00:48:50 +0000 | [diff] [blame] | 7746 | case X86::ATOMAND64: |
7747 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr, | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7748 | X86::AND64ri32, X86::MOV64rm, |
Dale Johannesen | 6b60eca | 2008-08-20 00:48:50 +0000 | [diff] [blame] | 7749 | X86::LCMPXCHG64, X86::MOV64rr, |
7750 | X86::NOT64r, X86::RAX, | ||||
7751 | X86::GR64RegisterClass); | ||||
7752 | case X86::ATOMOR64: | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7753 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr, |
7754 | X86::OR64ri32, X86::MOV64rm, | ||||
Dale Johannesen | 6b60eca | 2008-08-20 00:48:50 +0000 | [diff] [blame] | 7755 | X86::LCMPXCHG64, X86::MOV64rr, |
7756 | X86::NOT64r, X86::RAX, | ||||
7757 | X86::GR64RegisterClass); | ||||
7758 | case X86::ATOMXOR64: | ||||
7759 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr, | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7760 | X86::XOR64ri32, X86::MOV64rm, |
Dale Johannesen | 6b60eca | 2008-08-20 00:48:50 +0000 | [diff] [blame] | 7761 | X86::LCMPXCHG64, X86::MOV64rr, |
7762 | X86::NOT64r, X86::RAX, | ||||
7763 | X86::GR64RegisterClass); | ||||
7764 | case X86::ATOMNAND64: | ||||
7765 | return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr, | ||||
7766 | X86::AND64ri32, X86::MOV64rm, | ||||
7767 | X86::LCMPXCHG64, X86::MOV64rr, | ||||
7768 | X86::NOT64r, X86::RAX, | ||||
7769 | X86::GR64RegisterClass, true); | ||||
7770 | case X86::ATOMMIN64: | ||||
7771 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr); | ||||
7772 | case X86::ATOMMAX64: | ||||
7773 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr); | ||||
7774 | case X86::ATOMUMIN64: | ||||
7775 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr); | ||||
7776 | case X86::ATOMUMAX64: | ||||
7777 | return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr); | ||||
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7778 | |
7779 | // This group does 64-bit operations on a 32-bit host. | ||||
7780 | case X86::ATOMAND6432: | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7781 | return EmitAtomicBit6432WithCustomInserter(MI, BB, |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7782 | X86::AND32rr, X86::AND32rr, |
7783 | X86::AND32ri, X86::AND32ri, | ||||
7784 | false); | ||||
7785 | case X86::ATOMOR6432: | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7786 | return EmitAtomicBit6432WithCustomInserter(MI, BB, |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7787 | X86::OR32rr, X86::OR32rr, |
7788 | X86::OR32ri, X86::OR32ri, | ||||
7789 | false); | ||||
7790 | case X86::ATOMXOR6432: | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7791 | return EmitAtomicBit6432WithCustomInserter(MI, BB, |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7792 | X86::XOR32rr, X86::XOR32rr, |
7793 | X86::XOR32ri, X86::XOR32ri, | ||||
7794 | false); | ||||
7795 | case X86::ATOMNAND6432: | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7796 | return EmitAtomicBit6432WithCustomInserter(MI, BB, |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7797 | X86::AND32rr, X86::AND32rr, |
7798 | X86::AND32ri, X86::AND32ri, | ||||
7799 | true); | ||||
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7800 | case X86::ATOMADD6432: |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7801 | return EmitAtomicBit6432WithCustomInserter(MI, BB, |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7802 | X86::ADD32rr, X86::ADC32rr, |
7803 | X86::ADD32ri, X86::ADC32ri, | ||||
7804 | false); | ||||
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7805 | case X86::ATOMSUB6432: |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7806 | return EmitAtomicBit6432WithCustomInserter(MI, BB, |
Dale Johannesen | f160d80 | 2008-10-02 18:53:47 +0000 | [diff] [blame] | 7807 | X86::SUB32rr, X86::SBB32rr, |
7808 | X86::SUB32ri, X86::SBB32ri, | ||||
7809 | false); | ||||
Dale Johannesen | 51c58ee | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 7810 | case X86::ATOMSWAP6432: |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7811 | return EmitAtomicBit6432WithCustomInserter(MI, BB, |
Dale Johannesen | 51c58ee | 2008-10-03 22:25:52 +0000 | [diff] [blame] | 7812 | X86::MOV32rr, X86::MOV32rr, |
7813 | X86::MOV32ri, X86::MOV32ri, | ||||
7814 | false); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7815 | } |
7816 | } | ||||
7817 | |||||
7818 | //===----------------------------------------------------------------------===// | ||||
7819 | // X86 Optimization Hooks | ||||
7820 | //===----------------------------------------------------------------------===// | ||||
7821 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7822 | void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op, |
Dan Gohman | d0dfc77 | 2008-02-13 22:28:48 +0000 | [diff] [blame] | 7823 | const APInt &Mask, |
Dan Gohman | 229fa05 | 2008-02-13 00:35:47 +0000 | [diff] [blame] | 7824 | APInt &KnownZero, |
7825 | APInt &KnownOne, | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7826 | const SelectionDAG &DAG, |
7827 | unsigned Depth) const { | ||||
7828 | unsigned Opc = Op.getOpcode(); | ||||
7829 | assert((Opc >= ISD::BUILTIN_OP_END || | ||||
7830 | Opc == ISD::INTRINSIC_WO_CHAIN || | ||||
7831 | Opc == ISD::INTRINSIC_W_CHAIN || | ||||
7832 | Opc == ISD::INTRINSIC_VOID) && | ||||
7833 | "Should use MaskedValueIsZero if you don't know whether Op" | ||||
7834 | " is a target node!"); | ||||
7835 | |||||
Dan Gohman | 1d79e43 | 2008-02-13 23:07:24 +0000 | [diff] [blame] | 7836 | KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7837 | switch (Opc) { |
7838 | default: break; | ||||
Evan Cheng | 8e9b21c | 2009-02-02 09:15:04 +0000 | [diff] [blame] | 7839 | case X86ISD::ADD: |
7840 | case X86ISD::SUB: | ||||
7841 | case X86ISD::SMUL: | ||||
7842 | case X86ISD::UMUL: | ||||
Dan Gohman | 99a1219 | 2009-03-04 19:44:21 +0000 | [diff] [blame] | 7843 | case X86ISD::INC: |
7844 | case X86ISD::DEC: | ||||
Evan Cheng | 8e9b21c | 2009-02-02 09:15:04 +0000 | [diff] [blame] | 7845 | // These nodes' second result is a boolean. |
7846 | if (Op.getResNo() == 0) | ||||
7847 | break; | ||||
7848 | // Fallthrough | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7849 | case X86ISD::SETCC: |
Dan Gohman | 229fa05 | 2008-02-13 00:35:47 +0000 | [diff] [blame] | 7850 | KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(), |
7851 | Mask.getBitWidth() - 1); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7852 | break; |
7853 | } | ||||
7854 | } | ||||
7855 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7856 | /// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the |
Evan Cheng | ef7be08 | 2008-05-12 19:56:52 +0000 | [diff] [blame] | 7857 | /// node is a GlobalAddress + offset. |
7858 | bool X86TargetLowering::isGAPlusOffset(SDNode *N, | ||||
7859 | GlobalValue* &GA, int64_t &Offset) const{ | ||||
7860 | if (N->getOpcode() == X86ISD::Wrapper) { | ||||
7861 | if (isa<GlobalAddressSDNode>(N->getOperand(0))) { | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7862 | GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal(); |
Dan Gohman | 36322c7 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 7863 | Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7864 | return true; |
7865 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7866 | } |
Evan Cheng | ef7be08 | 2008-05-12 19:56:52 +0000 | [diff] [blame] | 7867 | return TargetLowering::isGAPlusOffset(N, GA, Offset); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7868 | } |
7869 | |||||
Evan Cheng | ef7be08 | 2008-05-12 19:56:52 +0000 | [diff] [blame] | 7870 | static bool isBaseAlignmentOfN(unsigned N, SDNode *Base, |
7871 | const TargetLowering &TLI) { | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7872 | GlobalValue *GV; |
Nick Lewycky | 4bd3fca | 2008-02-02 08:29:58 +0000 | [diff] [blame] | 7873 | int64_t Offset = 0; |
Evan Cheng | ef7be08 | 2008-05-12 19:56:52 +0000 | [diff] [blame] | 7874 | if (TLI.isGAPlusOffset(Base, GV, Offset)) |
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 7875 | return (GV->getAlignment() >= N && (Offset % N) == 0); |
Chris Lattner | 3834cf3 | 2008-01-26 20:07:42 +0000 | [diff] [blame] | 7876 | // DAG combine handles the stack object case. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7877 | return false; |
7878 | } | ||||
7879 | |||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 7880 | static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems, |
Eli Friedman | e6bb1e5 | 2009-06-07 06:52:44 +0000 | [diff] [blame] | 7881 | MVT EVT, LoadSDNode *&LDBase, |
7882 | unsigned &LastLoadedElt, | ||||
Evan Cheng | ef7be08 | 2008-05-12 19:56:52 +0000 | [diff] [blame] | 7883 | SelectionDAG &DAG, MachineFrameInfo *MFI, |
7884 | const TargetLowering &TLI) { | ||||
Eli Friedman | e6bb1e5 | 2009-06-07 06:52:44 +0000 | [diff] [blame] | 7885 | LDBase = NULL; |
Anton Korobeynikov | a99a286 | 2009-06-09 23:00:39 +0000 | [diff] [blame] | 7886 | LastLoadedElt = -1U; |
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 7887 | for (unsigned i = 0; i < NumElems; ++i) { |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 7888 | if (N->getMaskElt(i) < 0) { |
Eli Friedman | e6bb1e5 | 2009-06-07 06:52:44 +0000 | [diff] [blame] | 7889 | if (!LDBase) |
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 7890 | return false; |
7891 | continue; | ||||
7892 | } | ||||
7893 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7894 | SDValue Elt = DAG.getShuffleScalarElt(N, i); |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 7895 | if (!Elt.getNode() || |
7896 | (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode()))) | ||||
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 7897 | return false; |
Eli Friedman | e6bb1e5 | 2009-06-07 06:52:44 +0000 | [diff] [blame] | 7898 | if (!LDBase) { |
7899 | if (Elt.getNode()->getOpcode() == ISD::UNDEF) | ||||
Evan Cheng | 92ee682 | 2008-05-10 06:46:49 +0000 | [diff] [blame] | 7900 | return false; |
Eli Friedman | e6bb1e5 | 2009-06-07 06:52:44 +0000 | [diff] [blame] | 7901 | LDBase = cast<LoadSDNode>(Elt.getNode()); |
7902 | LastLoadedElt = i; | ||||
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 7903 | continue; |
7904 | } | ||||
7905 | if (Elt.getOpcode() == ISD::UNDEF) | ||||
7906 | continue; | ||||
7907 | |||||
Nate Begeman | 65e8003 | 2009-06-05 21:37:30 +0000 | [diff] [blame] | 7908 | LoadSDNode *LD = cast<LoadSDNode>(Elt); |
Nate Begeman | 65e8003 | 2009-06-05 21:37:30 +0000 | [diff] [blame] | 7909 | if (!TLI.isConsecutiveLoad(LD, LDBase, EVT.getSizeInBits()/8, i, MFI)) |
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 7910 | return false; |
Eli Friedman | e6bb1e5 | 2009-06-07 06:52:44 +0000 | [diff] [blame] | 7911 | LastLoadedElt = i; |
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 7912 | } |
7913 | return true; | ||||
7914 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7915 | |
7916 | /// PerformShuffleCombine - Combine a vector_shuffle that is equal to | ||||
7917 | /// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load | ||||
7918 | /// if the load addresses are consecutive, non-overlapping, and in the right | ||||
Mon P Wang | 6e30ad0 | 2009-04-03 02:43:30 +0000 | [diff] [blame] | 7919 | /// order. In the case of v2i64, it will see if it can rewrite the |
7920 | /// shuffle to be an appropriate build vector so it can take advantage of | ||||
7921 | // performBuildVectorCombine. | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7922 | static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG, |
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 7923 | const TargetLowering &TLI) { |
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7924 | DebugLoc dl = N->getDebugLoc(); |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 7925 | MVT VT = N->getValueType(0); |
7926 | MVT EVT = VT.getVectorElementType(); | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 7927 | ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N); |
7928 | unsigned NumElems = VT.getVectorNumElements(); | ||||
Mon P Wang | 6e30ad0 | 2009-04-03 02:43:30 +0000 | [diff] [blame] | 7929 | |
Eli Friedman | e6bb1e5 | 2009-06-07 06:52:44 +0000 | [diff] [blame] | 7930 | if (VT.getSizeInBits() != 128) |
7931 | return SDValue(); | ||||
7932 | |||||
Mon P Wang | 6e30ad0 | 2009-04-03 02:43:30 +0000 | [diff] [blame] | 7933 | // Try to combine a vector_shuffle into a 128-bit load. |
7934 | MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo(); | ||||
Eli Friedman | e6bb1e5 | 2009-06-07 06:52:44 +0000 | [diff] [blame] | 7935 | LoadSDNode *LD = NULL; |
7936 | unsigned LastLoadedElt; | ||||
7937 | if (!EltsFromConsecutiveLoads(SVN, NumElems, EVT, LD, LastLoadedElt, DAG, | ||||
7938 | MFI, TLI)) | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7939 | return SDValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7940 | |
Eli Friedman | e6bb1e5 | 2009-06-07 06:52:44 +0000 | [diff] [blame] | 7941 | if (LastLoadedElt == NumElems - 1) { |
7942 | if (isBaseAlignmentOfN(16, LD->getBasePtr().getNode(), TLI)) | ||||
7943 | return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(), | ||||
7944 | LD->getSrcValue(), LD->getSrcValueOffset(), | ||||
7945 | LD->isVolatile()); | ||||
Dale Johannesen | 0db52dd | 2009-02-03 20:21:25 +0000 | [diff] [blame] | 7946 | return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(), |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7947 | LD->getSrcValue(), LD->getSrcValueOffset(), |
Eli Friedman | e6bb1e5 | 2009-06-07 06:52:44 +0000 | [diff] [blame] | 7948 | LD->isVolatile(), LD->getAlignment()); |
7949 | } else if (NumElems == 4 && LastLoadedElt == 1) { | ||||
7950 | SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other); | ||||
Nate Begeman | 65e8003 | 2009-06-05 21:37:30 +0000 | [diff] [blame] | 7951 | SDValue Ops[] = { LD->getChain(), LD->getBasePtr() }; |
7952 | SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2); | ||||
Nate Begeman | 65e8003 | 2009-06-05 21:37:30 +0000 | [diff] [blame] | 7953 | return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode); |
7954 | } | ||||
7955 | return SDValue(); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 7956 | } |
Evan Cheng | e9b9c67 | 2008-05-09 21:53:03 +0000 | [diff] [blame] | 7957 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7958 | /// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7959 | static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG, |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 7960 | const X86Subtarget *Subtarget) { |
7961 | DebugLoc DL = N->getDebugLoc(); | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 7962 | SDValue Cond = N->getOperand(0); |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 7963 | // Get the LHS/RHS of the select. |
7964 | SDValue LHS = N->getOperand(1); | ||||
7965 | SDValue RHS = N->getOperand(2); | ||||
7966 | |||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7967 | // If we have SSE[12] support, try to form min/max nodes. |
7968 | if (Subtarget->hasSSE2() && | ||||
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 7969 | (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) && |
7970 | Cond.getOpcode() == ISD::SETCC) { | ||||
7971 | ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get(); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7972 | |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 7973 | unsigned Opcode = 0; |
7974 | if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) { | ||||
7975 | switch (CC) { | ||||
7976 | default: break; | ||||
7977 | case ISD::SETOLE: // (X <= Y) ? X : Y -> min | ||||
7978 | case ISD::SETULE: | ||||
7979 | case ISD::SETLE: | ||||
7980 | if (!UnsafeFPMath) break; | ||||
7981 | // FALL THROUGH. | ||||
7982 | case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min | ||||
7983 | case ISD::SETLT: | ||||
7984 | Opcode = X86ISD::FMIN; | ||||
7985 | break; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7986 | |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 7987 | case ISD::SETOGT: // (X > Y) ? X : Y -> max |
7988 | case ISD::SETUGT: | ||||
7989 | case ISD::SETGT: | ||||
7990 | if (!UnsafeFPMath) break; | ||||
7991 | // FALL THROUGH. | ||||
7992 | case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max | ||||
7993 | case ISD::SETGE: | ||||
7994 | Opcode = X86ISD::FMAX; | ||||
7995 | break; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 7996 | } |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 7997 | } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) { |
7998 | switch (CC) { | ||||
7999 | default: break; | ||||
8000 | case ISD::SETOGT: // (X > Y) ? Y : X -> min | ||||
8001 | case ISD::SETUGT: | ||||
8002 | case ISD::SETGT: | ||||
8003 | if (!UnsafeFPMath) break; | ||||
8004 | // FALL THROUGH. | ||||
8005 | case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min | ||||
8006 | case ISD::SETGE: | ||||
8007 | Opcode = X86ISD::FMIN; | ||||
8008 | break; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8009 | |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8010 | case ISD::SETOLE: // (X <= Y) ? Y : X -> max |
8011 | case ISD::SETULE: | ||||
8012 | case ISD::SETLE: | ||||
8013 | if (!UnsafeFPMath) break; | ||||
8014 | // FALL THROUGH. | ||||
8015 | case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max | ||||
8016 | case ISD::SETLT: | ||||
8017 | Opcode = X86ISD::FMAX; | ||||
8018 | break; | ||||
8019 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8020 | } |
8021 | |||||
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8022 | if (Opcode) |
8023 | return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8024 | } |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8025 | |
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 8026 | // If this is a select between two integer constants, try to do some |
8027 | // optimizations. | ||||
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 8028 | if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) { |
8029 | if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS)) | ||||
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 8030 | // Don't do this for crazy integer types. |
8031 | if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) { | ||||
8032 | // If this is efficiently invertible, canonicalize the LHSC/RHSC values | ||||
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 8033 | // so that TrueC (the true value) is larger than FalseC. |
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 8034 | bool NeedsCondInvert = false; |
8035 | |||||
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 8036 | if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) && |
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 8037 | // Efficiently invertible. |
8038 | (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible. | ||||
8039 | (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible. | ||||
8040 | isa<ConstantSDNode>(Cond.getOperand(1))))) { | ||||
8041 | NeedsCondInvert = true; | ||||
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 8042 | std::swap(TrueC, FalseC); |
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 8043 | } |
8044 | |||||
8045 | // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0. | ||||
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 8046 | if (FalseC->getAPIntValue() == 0 && |
8047 | TrueC->getAPIntValue().isPowerOf2()) { | ||||
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 8048 | if (NeedsCondInvert) // Invert the condition if needed. |
8049 | Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond, | ||||
8050 | DAG.getConstant(1, Cond.getValueType())); | ||||
8051 | |||||
8052 | // Zero extend the condition if needed. | ||||
8053 | Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond); | ||||
8054 | |||||
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 8055 | unsigned ShAmt = TrueC->getAPIntValue().logBase2(); |
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 8056 | return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond, |
8057 | DAG.getConstant(ShAmt, MVT::i8)); | ||||
8058 | } | ||||
Chris Lattner | 938d665 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 8059 | |
8060 | // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. | ||||
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 8061 | if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) { |
Chris Lattner | 938d665 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 8062 | if (NeedsCondInvert) // Invert the condition if needed. |
8063 | Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond, | ||||
8064 | DAG.getConstant(1, Cond.getValueType())); | ||||
8065 | |||||
8066 | // Zero extend the condition if needed. | ||||
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 8067 | Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, |
8068 | FalseC->getValueType(0), Cond); | ||||
Chris Lattner | 938d665 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 8069 | return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond, |
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 8070 | SDValue(FalseC, 0)); |
Chris Lattner | 938d665 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 8071 | } |
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 8072 | |
8073 | // Optimize cases that will turn into an LEA instruction. This requires | ||||
8074 | // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9). | ||||
8075 | if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) { | ||||
8076 | uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue(); | ||||
8077 | if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff; | ||||
8078 | |||||
8079 | bool isFastMultiplier = false; | ||||
8080 | if (Diff < 10) { | ||||
8081 | switch ((unsigned char)Diff) { | ||||
8082 | default: break; | ||||
8083 | case 1: // result = add base, cond | ||||
8084 | case 2: // result = lea base( , cond*2) | ||||
8085 | case 3: // result = lea base(cond, cond*2) | ||||
8086 | case 4: // result = lea base( , cond*4) | ||||
8087 | case 5: // result = lea base(cond, cond*4) | ||||
8088 | case 8: // result = lea base( , cond*8) | ||||
8089 | case 9: // result = lea base(cond, cond*8) | ||||
8090 | isFastMultiplier = true; | ||||
8091 | break; | ||||
8092 | } | ||||
8093 | } | ||||
8094 | |||||
8095 | if (isFastMultiplier) { | ||||
8096 | APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue(); | ||||
8097 | if (NeedsCondInvert) // Invert the condition if needed. | ||||
8098 | Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond, | ||||
8099 | DAG.getConstant(1, Cond.getValueType())); | ||||
8100 | |||||
8101 | // Zero extend the condition if needed. | ||||
8102 | Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0), | ||||
8103 | Cond); | ||||
8104 | // Scale the condition by the difference. | ||||
8105 | if (Diff != 1) | ||||
8106 | Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond, | ||||
8107 | DAG.getConstant(Diff, Cond.getValueType())); | ||||
8108 | |||||
8109 | // Add the base if non-zero. | ||||
8110 | if (FalseC->getAPIntValue() != 0) | ||||
8111 | Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond, | ||||
8112 | SDValue(FalseC, 0)); | ||||
8113 | return Cond; | ||||
8114 | } | ||||
8115 | } | ||||
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 8116 | } |
8117 | } | ||||
8118 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8119 | return SDValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8120 | } |
8121 | |||||
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 8122 | /// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL] |
8123 | static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG, | ||||
8124 | TargetLowering::DAGCombinerInfo &DCI) { | ||||
8125 | DebugLoc DL = N->getDebugLoc(); | ||||
8126 | |||||
8127 | // If the flag operand isn't dead, don't touch this CMOV. | ||||
8128 | if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty()) | ||||
8129 | return SDValue(); | ||||
8130 | |||||
8131 | // If this is a select between two integer constants, try to do some | ||||
8132 | // optimizations. Note that the operands are ordered the opposite of SELECT | ||||
8133 | // operands. | ||||
8134 | if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) { | ||||
8135 | if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) { | ||||
8136 | // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is | ||||
8137 | // larger than FalseC (the false value). | ||||
8138 | X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2); | ||||
8139 | |||||
8140 | if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) { | ||||
8141 | CC = X86::GetOppositeBranchCondition(CC); | ||||
8142 | std::swap(TrueC, FalseC); | ||||
8143 | } | ||||
8144 | |||||
8145 | // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0. | ||||
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 8146 | // This is efficient for any integer data type (including i8/i16) and |
8147 | // shift amount. | ||||
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 8148 | if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) { |
8149 | SDValue Cond = N->getOperand(3); | ||||
8150 | Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8, | ||||
8151 | DAG.getConstant(CC, MVT::i8), Cond); | ||||
8152 | |||||
8153 | // Zero extend the condition if needed. | ||||
8154 | Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond); | ||||
8155 | |||||
8156 | unsigned ShAmt = TrueC->getAPIntValue().logBase2(); | ||||
8157 | Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond, | ||||
8158 | DAG.getConstant(ShAmt, MVT::i8)); | ||||
8159 | if (N->getNumValues() == 2) // Dead flag value? | ||||
8160 | return DCI.CombineTo(N, Cond, SDValue()); | ||||
8161 | return Cond; | ||||
8162 | } | ||||
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 8163 | |
8164 | // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient | ||||
8165 | // for any integer data type, including i8/i16. | ||||
Chris Lattner | 938d665 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 8166 | if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) { |
8167 | SDValue Cond = N->getOperand(3); | ||||
8168 | Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8, | ||||
8169 | DAG.getConstant(CC, MVT::i8), Cond); | ||||
8170 | |||||
8171 | // Zero extend the condition if needed. | ||||
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 8172 | Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, |
8173 | FalseC->getValueType(0), Cond); | ||||
Chris Lattner | 938d665 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 8174 | Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond, |
8175 | SDValue(FalseC, 0)); | ||||
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 8176 | |
Chris Lattner | 938d665 | 2009-03-13 05:22:11 +0000 | [diff] [blame] | 8177 | if (N->getNumValues() == 2) // Dead flag value? |
8178 | return DCI.CombineTo(N, Cond, SDValue()); | ||||
8179 | return Cond; | ||||
8180 | } | ||||
Chris Lattner | a054e84 | 2009-03-13 05:53:31 +0000 | [diff] [blame] | 8181 | |
8182 | // Optimize cases that will turn into an LEA instruction. This requires | ||||
8183 | // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9). | ||||
8184 | if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) { | ||||
8185 | uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue(); | ||||
8186 | if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff; | ||||
8187 | |||||
8188 | bool isFastMultiplier = false; | ||||
8189 | if (Diff < 10) { | ||||
8190 | switch ((unsigned char)Diff) { | ||||
8191 | default: break; | ||||
8192 | case 1: // result = add base, cond | ||||
8193 | case 2: // result = lea base( , cond*2) | ||||
8194 | case 3: // result = lea base(cond, cond*2) | ||||
8195 | case 4: // result = lea base( , cond*4) | ||||
8196 | case 5: // result = lea base(cond, cond*4) | ||||
8197 | case 8: // result = lea base( , cond*8) | ||||
8198 | case 9: // result = lea base(cond, cond*8) | ||||
8199 | isFastMultiplier = true; | ||||
8200 | break; | ||||
8201 | } | ||||
8202 | } | ||||
8203 | |||||
8204 | if (isFastMultiplier) { | ||||
8205 | APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue(); | ||||
8206 | SDValue Cond = N->getOperand(3); | ||||
8207 | Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8, | ||||
8208 | DAG.getConstant(CC, MVT::i8), Cond); | ||||
8209 | // Zero extend the condition if needed. | ||||
8210 | Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0), | ||||
8211 | Cond); | ||||
8212 | // Scale the condition by the difference. | ||||
8213 | if (Diff != 1) | ||||
8214 | Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond, | ||||
8215 | DAG.getConstant(Diff, Cond.getValueType())); | ||||
8216 | |||||
8217 | // Add the base if non-zero. | ||||
8218 | if (FalseC->getAPIntValue() != 0) | ||||
8219 | Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond, | ||||
8220 | SDValue(FalseC, 0)); | ||||
8221 | if (N->getNumValues() == 2) // Dead flag value? | ||||
8222 | return DCI.CombineTo(N, Cond, SDValue()); | ||||
8223 | return Cond; | ||||
8224 | } | ||||
8225 | } | ||||
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 8226 | } |
8227 | } | ||||
8228 | return SDValue(); | ||||
8229 | } | ||||
8230 | |||||
8231 | |||||
Evan Cheng | 04ecee1 | 2009-03-28 05:57:29 +0000 | [diff] [blame] | 8232 | /// PerformMulCombine - Optimize a single multiply with constant into two |
8233 | /// in order to implement it with two cheaper instructions, e.g. | ||||
8234 | /// LEA + SHL, LEA + LEA. | ||||
8235 | static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG, | ||||
8236 | TargetLowering::DAGCombinerInfo &DCI) { | ||||
8237 | if (DAG.getMachineFunction(). | ||||
8238 | getFunction()->hasFnAttr(Attribute::OptimizeForSize)) | ||||
8239 | return SDValue(); | ||||
8240 | |||||
8241 | if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer()) | ||||
8242 | return SDValue(); | ||||
8243 | |||||
8244 | MVT VT = N->getValueType(0); | ||||
8245 | if (VT != MVT::i64) | ||||
8246 | return SDValue(); | ||||
8247 | |||||
8248 | ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1)); | ||||
8249 | if (!C) | ||||
8250 | return SDValue(); | ||||
8251 | uint64_t MulAmt = C->getZExtValue(); | ||||
8252 | if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9) | ||||
8253 | return SDValue(); | ||||
8254 | |||||
8255 | uint64_t MulAmt1 = 0; | ||||
8256 | uint64_t MulAmt2 = 0; | ||||
8257 | if ((MulAmt % 9) == 0) { | ||||
8258 | MulAmt1 = 9; | ||||
8259 | MulAmt2 = MulAmt / 9; | ||||
8260 | } else if ((MulAmt % 5) == 0) { | ||||
8261 | MulAmt1 = 5; | ||||
8262 | MulAmt2 = MulAmt / 5; | ||||
8263 | } else if ((MulAmt % 3) == 0) { | ||||
8264 | MulAmt1 = 3; | ||||
8265 | MulAmt2 = MulAmt / 3; | ||||
8266 | } | ||||
8267 | if (MulAmt2 && | ||||
8268 | (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){ | ||||
8269 | DebugLoc DL = N->getDebugLoc(); | ||||
8270 | |||||
8271 | if (isPowerOf2_64(MulAmt2) && | ||||
8272 | !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD)) | ||||
8273 | // If second multiplifer is pow2, issue it first. We want the multiply by | ||||
8274 | // 3, 5, or 9 to be folded into the addressing mode unless the lone use | ||||
8275 | // is an add. | ||||
8276 | std::swap(MulAmt1, MulAmt2); | ||||
8277 | |||||
8278 | SDValue NewMul; | ||||
8279 | if (isPowerOf2_64(MulAmt1)) | ||||
8280 | NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0), | ||||
8281 | DAG.getConstant(Log2_64(MulAmt1), MVT::i8)); | ||||
8282 | else | ||||
Evan Cheng | c349576 | 2009-03-30 21:36:47 +0000 | [diff] [blame] | 8283 | NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0), |
Evan Cheng | 04ecee1 | 2009-03-28 05:57:29 +0000 | [diff] [blame] | 8284 | DAG.getConstant(MulAmt1, VT)); |
8285 | |||||
8286 | if (isPowerOf2_64(MulAmt2)) | ||||
8287 | NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul, | ||||
8288 | DAG.getConstant(Log2_64(MulAmt2), MVT::i8)); | ||||
8289 | else | ||||
Evan Cheng | c349576 | 2009-03-30 21:36:47 +0000 | [diff] [blame] | 8290 | NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul, |
Evan Cheng | 04ecee1 | 2009-03-28 05:57:29 +0000 | [diff] [blame] | 8291 | DAG.getConstant(MulAmt2, VT)); |
8292 | |||||
8293 | // Do not add new nodes to DAG combiner worklist. | ||||
8294 | DCI.CombineTo(N, NewMul, false); | ||||
8295 | } | ||||
8296 | return SDValue(); | ||||
8297 | } | ||||
8298 | |||||
8299 | |||||
sampo | 025b75c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8300 | /// PerformShiftCombine - Transforms vector shift nodes to use vector shifts |
8301 | /// when possible. | ||||
8302 | static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG, | ||||
8303 | const X86Subtarget *Subtarget) { | ||||
8304 | // On X86 with SSE2 support, we can transform this to a vector shift if | ||||
8305 | // all elements are shifted by the same amount. We can't do this in legalize | ||||
8306 | // because the a constant vector is typically transformed to a constant pool | ||||
8307 | // so we have no knowledge of the shift amount. | ||||
sampo | 087d53c | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8308 | if (!Subtarget->hasSSE2()) |
8309 | return SDValue(); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8310 | |
sampo | 025b75c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8311 | MVT VT = N->getValueType(0); |
sampo | 087d53c | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8312 | if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16) |
8313 | return SDValue(); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8314 | |
Mon P Wang | a91e964 | 2009-01-28 08:12:05 +0000 | [diff] [blame] | 8315 | SDValue ShAmtOp = N->getOperand(1); |
8316 | MVT EltVT = VT.getVectorElementType(); | ||||
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8317 | DebugLoc DL = N->getDebugLoc(); |
Mon P Wang | a91e964 | 2009-01-28 08:12:05 +0000 | [diff] [blame] | 8318 | SDValue BaseShAmt; |
8319 | if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) { | ||||
8320 | unsigned NumElts = VT.getVectorNumElements(); | ||||
8321 | unsigned i = 0; | ||||
8322 | for (; i != NumElts; ++i) { | ||||
8323 | SDValue Arg = ShAmtOp.getOperand(i); | ||||
8324 | if (Arg.getOpcode() == ISD::UNDEF) continue; | ||||
8325 | BaseShAmt = Arg; | ||||
8326 | break; | ||||
8327 | } | ||||
8328 | for (; i != NumElts; ++i) { | ||||
8329 | SDValue Arg = ShAmtOp.getOperand(i); | ||||
8330 | if (Arg.getOpcode() == ISD::UNDEF) continue; | ||||
8331 | if (Arg != BaseShAmt) { | ||||
8332 | return SDValue(); | ||||
8333 | } | ||||
8334 | } | ||||
8335 | } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE && | ||||
Nate Begeman | 543d214 | 2009-04-27 18:41:29 +0000 | [diff] [blame] | 8336 | cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) { |
8337 | BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp, | ||||
8338 | DAG.getIntPtrConstant(0)); | ||||
Mon P Wang | a91e964 | 2009-01-28 08:12:05 +0000 | [diff] [blame] | 8339 | } else |
sampo | 087d53c | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8340 | return SDValue(); |
sampo | 025b75c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8341 | |
sampo | 087d53c | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8342 | if (EltVT.bitsGT(MVT::i32)) |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8343 | BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt); |
sampo | 087d53c | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8344 | else if (EltVT.bitsLT(MVT::i32)) |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8345 | BaseShAmt = DAG.getNode(ISD::ANY_EXTEND, DL, MVT::i32, BaseShAmt); |
sampo | 025b75c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8346 | |
sampo | 087d53c | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8347 | // The shift amount is identical so we can do a vector shift. |
8348 | SDValue ValOp = N->getOperand(0); | ||||
8349 | switch (N->getOpcode()) { | ||||
8350 | default: | ||||
8351 | assert(0 && "Unknown shift opcode!"); | ||||
8352 | break; | ||||
8353 | case ISD::SHL: | ||||
8354 | if (VT == MVT::v2i64) | ||||
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8355 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, |
sampo | 025b75c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8356 | DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32), |
8357 | ValOp, BaseShAmt); | ||||
sampo | 087d53c | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8358 | if (VT == MVT::v4i32) |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8359 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, |
sampo | 025b75c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8360 | DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32), |
8361 | ValOp, BaseShAmt); | ||||
sampo | 087d53c | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8362 | if (VT == MVT::v8i16) |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8363 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, |
sampo | 025b75c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8364 | DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), |
8365 | ValOp, BaseShAmt); | ||||
sampo | 087d53c | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8366 | break; |
8367 | case ISD::SRA: | ||||
8368 | if (VT == MVT::v4i32) | ||||
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8369 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, |
sampo | 025b75c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8370 | DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32), |
8371 | ValOp, BaseShAmt); | ||||
sampo | 087d53c | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8372 | if (VT == MVT::v8i16) |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8373 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, |
sampo | 025b75c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8374 | DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32), |
8375 | ValOp, BaseShAmt); | ||||
sampo | 087d53c | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8376 | break; |
8377 | case ISD::SRL: | ||||
8378 | if (VT == MVT::v2i64) | ||||
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8379 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, |
sampo | 025b75c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8380 | DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32), |
8381 | ValOp, BaseShAmt); | ||||
sampo | 087d53c | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8382 | if (VT == MVT::v4i32) |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8383 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, |
sampo | 025b75c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8384 | DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32), |
8385 | ValOp, BaseShAmt); | ||||
sampo | 087d53c | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8386 | if (VT == MVT::v8i16) |
Chris Lattner | 472f1d5 | 2009-03-11 05:48:52 +0000 | [diff] [blame] | 8387 | return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT, |
sampo | 025b75c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8388 | DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32), |
8389 | ValOp, BaseShAmt); | ||||
sampo | 087d53c | 2009-01-26 03:15:31 +0000 | [diff] [blame] | 8390 | break; |
sampo | 025b75c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8391 | } |
8392 | return SDValue(); | ||||
8393 | } | ||||
8394 | |||||
Chris Lattner | ce84ae4 | 2008-02-22 02:09:43 +0000 | [diff] [blame] | 8395 | /// PerformSTORECombine - Do target-specific dag combines on STORE nodes. |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8396 | static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG, |
Evan Cheng | c944c5d | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 8397 | const X86Subtarget *Subtarget) { |
Chris Lattner | ce84ae4 | 2008-02-22 02:09:43 +0000 | [diff] [blame] | 8398 | // Turn load->store of MMX types into GPR load/stores. This avoids clobbering |
8399 | // the FP state in cases where an emms may be missing. | ||||
Dale Johannesen | d112b80 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 8400 | // A preferable solution to the general problem is to figure out the right |
8401 | // places to insert EMMS. This qualifies as a quick hack. | ||||
Evan Cheng | c944c5d | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 8402 | |
8403 | // Similarly, turn load->store of i64 into double load/stores in 32-bit mode. | ||||
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 8404 | StoreSDNode *St = cast<StoreSDNode>(N); |
Evan Cheng | c944c5d | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 8405 | MVT VT = St->getValue().getValueType(); |
8406 | if (VT.getSizeInBits() != 64) | ||||
8407 | return SDValue(); | ||||
8408 | |||||
Devang Patel | c386c84 | 2009-06-05 21:57:13 +0000 | [diff] [blame] | 8409 | const Function *F = DAG.getMachineFunction().getFunction(); |
8410 | bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat); | ||||
8411 | bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps | ||||
8412 | && Subtarget->hasSSE2(); | ||||
Evan Cheng | c944c5d | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 8413 | if ((VT.isVector() || |
8414 | (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) && | ||||
Dale Johannesen | d112b80 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 8415 | isa<LoadSDNode>(St->getValue()) && |
8416 | !cast<LoadSDNode>(St->getValue())->isVolatile() && | ||||
8417 | St->getChain().hasOneUse() && !St->isVolatile()) { | ||||
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 8418 | SDNode* LdVal = St->getValue().getNode(); |
Dale Johannesen | d112b80 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 8419 | LoadSDNode *Ld = 0; |
8420 | int TokenFactorIndex = -1; | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8421 | SmallVector<SDValue, 8> Ops; |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 8422 | SDNode* ChainVal = St->getChain().getNode(); |
Dale Johannesen | d112b80 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 8423 | // Must be a store of a load. We currently handle two cases: the load |
8424 | // is a direct child, and it's under an intervening TokenFactor. It is | ||||
8425 | // possible to dig deeper under nested TokenFactors. | ||||
Dale Johannesen | 49151bc | 2008-02-25 22:29:22 +0000 | [diff] [blame] | 8426 | if (ChainVal == LdVal) |
Dale Johannesen | d112b80 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 8427 | Ld = cast<LoadSDNode>(St->getChain()); |
8428 | else if (St->getValue().hasOneUse() && | ||||
8429 | ChainVal->getOpcode() == ISD::TokenFactor) { | ||||
8430 | for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) { | ||||
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 8431 | if (ChainVal->getOperand(i).getNode() == LdVal) { |
Dale Johannesen | d112b80 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 8432 | TokenFactorIndex = i; |
8433 | Ld = cast<LoadSDNode>(St->getValue()); | ||||
8434 | } else | ||||
8435 | Ops.push_back(ChainVal->getOperand(i)); | ||||
8436 | } | ||||
8437 | } | ||||
Dale Johannesen | d112b80 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 8438 | |
Evan Cheng | c944c5d | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 8439 | if (!Ld || !ISD::isNormalLoad(Ld)) |
8440 | return SDValue(); | ||||
Dale Johannesen | d112b80 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 8441 | |
Evan Cheng | c944c5d | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 8442 | // If this is not the MMX case, i.e. we are just turning i64 load/store |
8443 | // into f64 load/store, avoid the transformation if there are multiple | ||||
8444 | // uses of the loaded value. | ||||
8445 | if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0)) | ||||
8446 | return SDValue(); | ||||
Dale Johannesen | d112b80 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 8447 | |
Evan Cheng | c944c5d | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 8448 | DebugLoc LdDL = Ld->getDebugLoc(); |
8449 | DebugLoc StDL = N->getDebugLoc(); | ||||
8450 | // If we are a 64-bit capable x86, lower to a single movq load/store pair. | ||||
8451 | // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store | ||||
8452 | // pair instead. | ||||
8453 | if (Subtarget->is64Bit() || F64IsLegal) { | ||||
8454 | MVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64; | ||||
8455 | SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), | ||||
8456 | Ld->getBasePtr(), Ld->getSrcValue(), | ||||
8457 | Ld->getSrcValueOffset(), Ld->isVolatile(), | ||||
8458 | Ld->getAlignment()); | ||||
8459 | SDValue NewChain = NewLd.getValue(1); | ||||
Dale Johannesen | d112b80 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 8460 | if (TokenFactorIndex != -1) { |
Evan Cheng | c944c5d | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 8461 | Ops.push_back(NewChain); |
8462 | NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0], | ||||
Dale Johannesen | d112b80 | 2008-02-25 19:20:14 +0000 | [diff] [blame] | 8463 | Ops.size()); |
8464 | } | ||||
Evan Cheng | c944c5d | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 8465 | return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(), |
Chris Lattner | ce84ae4 | 2008-02-22 02:09:43 +0000 | [diff] [blame] | 8466 | St->getSrcValue(), St->getSrcValueOffset(), |
8467 | St->isVolatile(), St->getAlignment()); | ||||
8468 | } | ||||
Evan Cheng | c944c5d | 2009-03-12 05:59:15 +0000 | [diff] [blame] | 8469 | |
8470 | // Otherwise, lower to two pairs of 32-bit loads / stores. | ||||
8471 | SDValue LoAddr = Ld->getBasePtr(); | ||||
8472 | SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr, | ||||
8473 | DAG.getConstant(4, MVT::i32)); | ||||
8474 | |||||
8475 | SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr, | ||||
8476 | Ld->getSrcValue(), Ld->getSrcValueOffset(), | ||||
8477 | Ld->isVolatile(), Ld->getAlignment()); | ||||
8478 | SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr, | ||||
8479 | Ld->getSrcValue(), Ld->getSrcValueOffset()+4, | ||||
8480 | Ld->isVolatile(), | ||||
8481 | MinAlign(Ld->getAlignment(), 4)); | ||||
8482 | |||||
8483 | SDValue NewChain = LoLd.getValue(1); | ||||
8484 | if (TokenFactorIndex != -1) { | ||||
8485 | Ops.push_back(LoLd); | ||||
8486 | Ops.push_back(HiLd); | ||||
8487 | NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0], | ||||
8488 | Ops.size()); | ||||
8489 | } | ||||
8490 | |||||
8491 | LoAddr = St->getBasePtr(); | ||||
8492 | HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr, | ||||
8493 | DAG.getConstant(4, MVT::i32)); | ||||
8494 | |||||
8495 | SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr, | ||||
8496 | St->getSrcValue(), St->getSrcValueOffset(), | ||||
8497 | St->isVolatile(), St->getAlignment()); | ||||
8498 | SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr, | ||||
8499 | St->getSrcValue(), | ||||
8500 | St->getSrcValueOffset() + 4, | ||||
8501 | St->isVolatile(), | ||||
8502 | MinAlign(St->getAlignment(), 4)); | ||||
8503 | return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt); | ||||
Chris Lattner | ce84ae4 | 2008-02-22 02:09:43 +0000 | [diff] [blame] | 8504 | } |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8505 | return SDValue(); |
Chris Lattner | ce84ae4 | 2008-02-22 02:09:43 +0000 | [diff] [blame] | 8506 | } |
8507 | |||||
Chris Lattner | 470d5dc | 2008-01-25 06:14:17 +0000 | [diff] [blame] | 8508 | /// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and |
8509 | /// X86ISD::FXOR nodes. | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8510 | static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) { |
Chris Lattner | 470d5dc | 2008-01-25 06:14:17 +0000 | [diff] [blame] | 8511 | assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR); |
8512 | // F[X]OR(0.0, x) -> x | ||||
8513 | // F[X]OR(x, 0.0) -> x | ||||
Chris Lattner | f82998f | 2008-01-25 05:46:26 +0000 | [diff] [blame] | 8514 | if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0))) |
8515 | if (C->getValueAPF().isPosZero()) | ||||
8516 | return N->getOperand(1); | ||||
8517 | if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1))) | ||||
8518 | if (C->getValueAPF().isPosZero()) | ||||
8519 | return N->getOperand(0); | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8520 | return SDValue(); |
Chris Lattner | f82998f | 2008-01-25 05:46:26 +0000 | [diff] [blame] | 8521 | } |
8522 | |||||
8523 | /// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes. | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8524 | static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) { |
Chris Lattner | f82998f | 2008-01-25 05:46:26 +0000 | [diff] [blame] | 8525 | // FAND(0.0, x) -> 0.0 |
8526 | // FAND(x, 0.0) -> 0.0 | ||||
8527 | if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0))) | ||||
8528 | if (C->getValueAPF().isPosZero()) | ||||
8529 | return N->getOperand(0); | ||||
8530 | if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1))) | ||||
8531 | if (C->getValueAPF().isPosZero()) | ||||
8532 | return N->getOperand(1); | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8533 | return SDValue(); |
Chris Lattner | f82998f | 2008-01-25 05:46:26 +0000 | [diff] [blame] | 8534 | } |
8535 | |||||
Dan Gohman | 22cefb0 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 8536 | static SDValue PerformBTCombine(SDNode *N, |
8537 | SelectionDAG &DAG, | ||||
8538 | TargetLowering::DAGCombinerInfo &DCI) { | ||||
8539 | // BT ignores high bits in the bit index operand. | ||||
8540 | SDValue Op1 = N->getOperand(1); | ||||
8541 | if (Op1.hasOneUse()) { | ||||
8542 | unsigned BitWidth = Op1.getValueSizeInBits(); | ||||
8543 | APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth)); | ||||
8544 | APInt KnownZero, KnownOne; | ||||
8545 | TargetLowering::TargetLoweringOpt TLO(DAG); | ||||
8546 | TargetLowering &TLI = DAG.getTargetLoweringInfo(); | ||||
8547 | if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) || | ||||
8548 | TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO)) | ||||
8549 | DCI.CommitTargetLoweringOpt(TLO); | ||||
8550 | } | ||||
8551 | return SDValue(); | ||||
8552 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8553 | |
Eli Friedman | e6bb1e5 | 2009-06-07 06:52:44 +0000 | [diff] [blame] | 8554 | static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) { |
8555 | SDValue Op = N->getOperand(0); | ||||
8556 | if (Op.getOpcode() == ISD::BIT_CONVERT) | ||||
8557 | Op = Op.getOperand(0); | ||||
8558 | MVT VT = N->getValueType(0), OpVT = Op.getValueType(); | ||||
8559 | if (Op.getOpcode() == X86ISD::VZEXT_LOAD && | ||||
8560 | VT.getVectorElementType().getSizeInBits() == | ||||
8561 | OpVT.getVectorElementType().getSizeInBits()) { | ||||
8562 | return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op); | ||||
8563 | } | ||||
8564 | return SDValue(); | ||||
8565 | } | ||||
8566 | |||||
Owen Anderson | 58155b2 | 2009-06-29 18:04:45 +0000 | [diff] [blame] | 8567 | // On X86 and X86-64, atomic operations are lowered to locked instructions. |
8568 | // Locked instructions, in turn, have implicit fence semantics (all memory | ||||
8569 | // operations are flushed before issuing the locked instruction, and the | ||||
8570 | // are not buffered), so we can fold away the common pattern of | ||||
8571 | // fence-atomic-fence. | ||||
8572 | static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) { | ||||
8573 | SDValue atomic = N->getOperand(0); | ||||
8574 | switch (atomic.getOpcode()) { | ||||
8575 | case ISD::ATOMIC_CMP_SWAP: | ||||
8576 | case ISD::ATOMIC_SWAP: | ||||
8577 | case ISD::ATOMIC_LOAD_ADD: | ||||
8578 | case ISD::ATOMIC_LOAD_SUB: | ||||
8579 | case ISD::ATOMIC_LOAD_AND: | ||||
8580 | case ISD::ATOMIC_LOAD_OR: | ||||
8581 | case ISD::ATOMIC_LOAD_XOR: | ||||
8582 | case ISD::ATOMIC_LOAD_NAND: | ||||
8583 | case ISD::ATOMIC_LOAD_MIN: | ||||
8584 | case ISD::ATOMIC_LOAD_MAX: | ||||
8585 | case ISD::ATOMIC_LOAD_UMIN: | ||||
8586 | case ISD::ATOMIC_LOAD_UMAX: | ||||
8587 | break; | ||||
8588 | default: | ||||
8589 | return SDValue(); | ||||
8590 | } | ||||
8591 | |||||
8592 | SDValue fence = atomic.getOperand(0); | ||||
8593 | if (fence.getOpcode() != ISD::MEMBARRIER) | ||||
8594 | return SDValue(); | ||||
8595 | |||||
8596 | switch (atomic.getOpcode()) { | ||||
8597 | case ISD::ATOMIC_CMP_SWAP: | ||||
8598 | return DAG.UpdateNodeOperands(atomic, fence.getOperand(0), | ||||
8599 | atomic.getOperand(1), atomic.getOperand(2), | ||||
8600 | atomic.getOperand(3)); | ||||
8601 | case ISD::ATOMIC_SWAP: | ||||
8602 | case ISD::ATOMIC_LOAD_ADD: | ||||
8603 | case ISD::ATOMIC_LOAD_SUB: | ||||
8604 | case ISD::ATOMIC_LOAD_AND: | ||||
8605 | case ISD::ATOMIC_LOAD_OR: | ||||
8606 | case ISD::ATOMIC_LOAD_XOR: | ||||
8607 | case ISD::ATOMIC_LOAD_NAND: | ||||
8608 | case ISD::ATOMIC_LOAD_MIN: | ||||
8609 | case ISD::ATOMIC_LOAD_MAX: | ||||
8610 | case ISD::ATOMIC_LOAD_UMIN: | ||||
8611 | case ISD::ATOMIC_LOAD_UMAX: | ||||
8612 | return DAG.UpdateNodeOperands(atomic, fence.getOperand(0), | ||||
8613 | atomic.getOperand(1), atomic.getOperand(2)); | ||||
8614 | default: | ||||
8615 | return SDValue(); | ||||
8616 | } | ||||
8617 | } | ||||
8618 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8619 | SDValue X86TargetLowering::PerformDAGCombine(SDNode *N, |
Evan Cheng | 62370f3 | 2008-11-05 06:03:38 +0000 | [diff] [blame] | 8620 | DAGCombinerInfo &DCI) const { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8621 | SelectionDAG &DAG = DCI.DAG; |
8622 | switch (N->getOpcode()) { | ||||
8623 | default: break; | ||||
Evan Cheng | ef7be08 | 2008-05-12 19:56:52 +0000 | [diff] [blame] | 8624 | case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this); |
Chris Lattner | f82998f | 2008-01-25 05:46:26 +0000 | [diff] [blame] | 8625 | case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget); |
Chris Lattner | e4577dc | 2009-03-12 06:52:53 +0000 | [diff] [blame] | 8626 | case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI); |
Evan Cheng | 04ecee1 | 2009-03-28 05:57:29 +0000 | [diff] [blame] | 8627 | case ISD::MUL: return PerformMulCombine(N, DAG, DCI); |
sampo | 025b75c | 2009-01-26 00:52:55 +0000 | [diff] [blame] | 8628 | case ISD::SHL: |
8629 | case ISD::SRA: | ||||
8630 | case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget); | ||||
Evan Cheng | 40ee6e5 | 2008-05-08 00:57:18 +0000 | [diff] [blame] | 8631 | case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget); |
Chris Lattner | 470d5dc | 2008-01-25 06:14:17 +0000 | [diff] [blame] | 8632 | case X86ISD::FXOR: |
Chris Lattner | f82998f | 2008-01-25 05:46:26 +0000 | [diff] [blame] | 8633 | case X86ISD::FOR: return PerformFORCombine(N, DAG); |
8634 | case X86ISD::FAND: return PerformFANDCombine(N, DAG); | ||||
Dan Gohman | 22cefb0 | 2009-01-29 01:59:02 +0000 | [diff] [blame] | 8635 | case X86ISD::BT: return PerformBTCombine(N, DAG, DCI); |
Eli Friedman | e6bb1e5 | 2009-06-07 06:52:44 +0000 | [diff] [blame] | 8636 | case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG); |
Owen Anderson | 58155b2 | 2009-06-29 18:04:45 +0000 | [diff] [blame] | 8637 | case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8638 | } |
8639 | |||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8640 | return SDValue(); |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8641 | } |
8642 | |||||
8643 | //===----------------------------------------------------------------------===// | ||||
8644 | // X86 Inline Assembly Support | ||||
8645 | //===----------------------------------------------------------------------===// | ||||
8646 | |||||
8647 | /// getConstraintType - Given a constraint letter, return the type of | ||||
8648 | /// constraint it is for this target. | ||||
8649 | X86TargetLowering::ConstraintType | ||||
8650 | X86TargetLowering::getConstraintType(const std::string &Constraint) const { | ||||
8651 | if (Constraint.size() == 1) { | ||||
8652 | switch (Constraint[0]) { | ||||
8653 | case 'A': | ||||
Dale Johannesen | 73920c0 | 2008-11-13 21:52:36 +0000 | [diff] [blame] | 8654 | return C_Register; |
Chris Lattner | 267805f | 2008-03-11 19:06:29 +0000 | [diff] [blame] | 8655 | case 'f': |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8656 | case 'r': |
8657 | case 'R': | ||||
8658 | case 'l': | ||||
8659 | case 'q': | ||||
8660 | case 'Q': | ||||
8661 | case 'x': | ||||
Dale Johannesen | 9ab553f | 2008-04-01 00:57:48 +0000 | [diff] [blame] | 8662 | case 'y': |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8663 | case 'Y': |
8664 | return C_RegisterClass; | ||||
Dale Johannesen | f190a03 | 2009-02-12 20:58:09 +0000 | [diff] [blame] | 8665 | case 'e': |
8666 | case 'Z': | ||||
8667 | return C_Other; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8668 | default: |
8669 | break; | ||||
8670 | } | ||||
8671 | } | ||||
8672 | return TargetLowering::getConstraintType(Constraint); | ||||
8673 | } | ||||
8674 | |||||
Dale Johannesen | e99fc90 | 2008-01-29 02:21:21 +0000 | [diff] [blame] | 8675 | /// LowerXConstraint - try to replace an X constraint, which matches anything, |
8676 | /// with another that has more specific requirements based on the type of the | ||||
8677 | /// corresponding operand. | ||||
Chris Lattner | eca405c | 2008-04-26 23:02:14 +0000 | [diff] [blame] | 8678 | const char *X86TargetLowering:: |
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 8679 | LowerXConstraint(MVT ConstraintVT) const { |
Chris Lattner | eca405c | 2008-04-26 23:02:14 +0000 | [diff] [blame] | 8680 | // FP X constraints get lowered to SSE1/2 registers if available, otherwise |
8681 | // 'f' like normal targets. | ||||
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 8682 | if (ConstraintVT.isFloatingPoint()) { |
Dale Johannesen | e99fc90 | 2008-01-29 02:21:21 +0000 | [diff] [blame] | 8683 | if (Subtarget->hasSSE2()) |
Chris Lattner | eca405c | 2008-04-26 23:02:14 +0000 | [diff] [blame] | 8684 | return "Y"; |
8685 | if (Subtarget->hasSSE1()) | ||||
8686 | return "x"; | ||||
8687 | } | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8688 | |
Chris Lattner | eca405c | 2008-04-26 23:02:14 +0000 | [diff] [blame] | 8689 | return TargetLowering::LowerXConstraint(ConstraintVT); |
Dale Johannesen | e99fc90 | 2008-01-29 02:21:21 +0000 | [diff] [blame] | 8690 | } |
8691 | |||||
Chris Lattner | a531abc | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 8692 | /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops |
8693 | /// vector. If it is invalid, don't add anything to Ops. | ||||
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8694 | void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op, |
Chris Lattner | a531abc | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 8695 | char Constraint, |
Evan Cheng | 7f250d6 | 2008-09-24 00:05:32 +0000 | [diff] [blame] | 8696 | bool hasMemory, |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8697 | std::vector<SDValue>&Ops, |
Chris Lattner | eca405c | 2008-04-26 23:02:14 +0000 | [diff] [blame] | 8698 | SelectionDAG &DAG) const { |
Dan Gohman | 8181bd1 | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 8699 | SDValue Result(0, 0); |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8700 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8701 | switch (Constraint) { |
8702 | default: break; | ||||
8703 | case 'I': | ||||
8704 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { | ||||
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 8705 | if (C->getZExtValue() <= 31) { |
8706 | Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType()); | ||||
Chris Lattner | a531abc | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 8707 | break; |
8708 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8709 | } |
Chris Lattner | a531abc | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 8710 | return; |
Evan Cheng | 4fb2c0f | 2008-09-22 23:57:37 +0000 | [diff] [blame] | 8711 | case 'J': |
8712 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { | ||||
Chris Lattner | b84a1ac | 2009-06-15 04:39:05 +0000 | [diff] [blame] | 8713 | if (C->getZExtValue() <= 63) { |
Chris Lattner | 6552d0c | 2009-06-15 04:01:39 +0000 | [diff] [blame] | 8714 | Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType()); |
8715 | break; | ||||
8716 | } | ||||
8717 | } | ||||
8718 | return; | ||||
8719 | case 'K': | ||||
8720 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { | ||||
Chris Lattner | b84a1ac | 2009-06-15 04:39:05 +0000 | [diff] [blame] | 8721 | if ((int8_t)C->getSExtValue() == C->getSExtValue()) { |
Evan Cheng | 4fb2c0f | 2008-09-22 23:57:37 +0000 | [diff] [blame] | 8722 | Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType()); |
8723 | break; | ||||
8724 | } | ||||
8725 | } | ||||
8726 | return; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8727 | case 'N': |
8728 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { | ||||
Dan Gohman | faeb4a3 | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 8729 | if (C->getZExtValue() <= 255) { |
8730 | Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType()); | ||||
Chris Lattner | a531abc | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 8731 | break; |
8732 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8733 | } |
Chris Lattner | a531abc | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 8734 | return; |
Dale Johannesen | f190a03 | 2009-02-12 20:58:09 +0000 | [diff] [blame] | 8735 | case 'e': { |
8736 | // 32-bit signed value | ||||
8737 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { | ||||
8738 | const ConstantInt *CI = C->getConstantIntValue(); | ||||
8739 | if (CI->isValueValidForType(Type::Int32Ty, C->getSExtValue())) { | ||||
8740 | // Widen to 64 bits here to get it sign extended. | ||||
8741 | Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64); | ||||
8742 | break; | ||||
8743 | } | ||||
8744 | // FIXME gcc accepts some relocatable values here too, but only in certain | ||||
8745 | // memory models; it's complicated. | ||||
8746 | } | ||||
8747 | return; | ||||
8748 | } | ||||
8749 | case 'Z': { | ||||
8750 | // 32-bit unsigned value | ||||
8751 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { | ||||
8752 | const ConstantInt *CI = C->getConstantIntValue(); | ||||
8753 | if (CI->isValueValidForType(Type::Int32Ty, C->getZExtValue())) { | ||||
8754 | Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType()); | ||||
8755 | break; | ||||
8756 | } | ||||
8757 | } | ||||
8758 | // FIXME gcc accepts some relocatable values here too, but only in certain | ||||
8759 | // memory models; it's complicated. | ||||
8760 | return; | ||||
8761 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8762 | case 'i': { |
8763 | // Literal immediates are always ok. | ||||
Chris Lattner | a531abc | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 8764 | if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) { |
Dale Johannesen | f190a03 | 2009-02-12 20:58:09 +0000 | [diff] [blame] | 8765 | // Widen to 64 bits here to get it sign extended. |
8766 | Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64); | ||||
Chris Lattner | a531abc | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 8767 | break; |
8768 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8769 | |
8770 | // If we are in non-pic codegen mode, we allow the address of a global (with | ||||
8771 | // an optional displacement) to be used with 'i'. | ||||
Chris Lattner | d73ba7f | 2009-05-08 18:23:14 +0000 | [diff] [blame] | 8772 | GlobalAddressSDNode *GA = 0; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8773 | int64_t Offset = 0; |
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8774 | |
Chris Lattner | d73ba7f | 2009-05-08 18:23:14 +0000 | [diff] [blame] | 8775 | // Match either (GA), (GA+C), (GA+C1+C2), etc. |
8776 | while (1) { | ||||
8777 | if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) { | ||||
8778 | Offset += GA->getOffset(); | ||||
8779 | break; | ||||
8780 | } else if (Op.getOpcode() == ISD::ADD) { | ||||
8781 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) { | ||||
8782 | Offset += C->getZExtValue(); | ||||
8783 | Op = Op.getOperand(0); | ||||
8784 | continue; | ||||
8785 | } | ||||
8786 | } else if (Op.getOpcode() == ISD::SUB) { | ||||
8787 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) { | ||||
8788 | Offset += -C->getZExtValue(); | ||||
8789 | Op = Op.getOperand(0); | ||||
8790 | continue; | ||||
8791 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8792 | } |
Dale Johannesen | 69976cf | 2009-07-07 00:18:49 +0000 | [diff] [blame] | 8793 | |
Chris Lattner | d73ba7f | 2009-05-08 18:23:14 +0000 | [diff] [blame] | 8794 | // Otherwise, this isn't something we can handle, reject it. |
8795 | return; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8796 | } |
Dale Johannesen | 69976cf | 2009-07-07 00:18:49 +0000 | [diff] [blame] | 8797 | // If we require an extra load to get this address, as in PIC mode, we |
8798 | // can't accept it. | ||||
8799 | if (Subtarget->GVRequiresExtraLoad(GA->getGlobal(), | ||||
8800 | getTargetMachine(), false)) | ||||
8801 | return; | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8802 | |
Chris Lattner | d73ba7f | 2009-05-08 18:23:14 +0000 | [diff] [blame] | 8803 | if (hasMemory) |
8804 | Op = LowerGlobalAddress(GA->getGlobal(), Op.getDebugLoc(), Offset, DAG); | ||||
8805 | else | ||||
8806 | Op = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0), | ||||
8807 | Offset); | ||||
8808 | Result = Op; | ||||
8809 | break; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8810 | } |
8811 | } | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8812 | |
Gabor Greif | 1c80d11 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 8813 | if (Result.getNode()) { |
Chris Lattner | a531abc | 2007-08-25 00:47:38 +0000 | [diff] [blame] | 8814 | Ops.push_back(Result); |
8815 | return; | ||||
8816 | } | ||||
Evan Cheng | 7f250d6 | 2008-09-24 00:05:32 +0000 | [diff] [blame] | 8817 | return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory, |
8818 | Ops, DAG); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8819 | } |
8820 | |||||
8821 | std::vector<unsigned> X86TargetLowering:: | ||||
8822 | getRegClassForInlineAsmConstraint(const std::string &Constraint, | ||||
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 8823 | MVT VT) const { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8824 | if (Constraint.size() == 1) { |
8825 | // FIXME: not handling fp-stack yet! | ||||
8826 | switch (Constraint[0]) { // GCC X86 Constraint Letters | ||||
8827 | default: break; // Unknown constraint letter | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8828 | case 'q': // Q_REGS (GENERAL_REGS in 64-bit mode) |
8829 | case 'Q': // Q_REGS | ||||
8830 | if (VT == MVT::i32) | ||||
8831 | return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0); | ||||
8832 | else if (VT == MVT::i16) | ||||
8833 | return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0); | ||||
8834 | else if (VT == MVT::i8) | ||||
Evan Cheng | f85c10f | 2007-08-13 23:27:11 +0000 | [diff] [blame] | 8835 | return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0); |
Chris Lattner | 3503259 | 2007-11-04 06:51:12 +0000 | [diff] [blame] | 8836 | else if (VT == MVT::i64) |
8837 | return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0); | ||||
8838 | break; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8839 | } |
8840 | } | ||||
8841 | |||||
8842 | return std::vector<unsigned>(); | ||||
8843 | } | ||||
8844 | |||||
8845 | std::pair<unsigned, const TargetRegisterClass*> | ||||
8846 | X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint, | ||||
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 8847 | MVT VT) const { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8848 | // First, see if this is a constraint that directly corresponds to an LLVM |
8849 | // register class. | ||||
8850 | if (Constraint.size() == 1) { | ||||
8851 | // GCC Constraint Letters | ||||
8852 | switch (Constraint[0]) { | ||||
8853 | default: break; | ||||
8854 | case 'r': // GENERAL_REGS | ||||
8855 | case 'R': // LEGACY_REGS | ||||
8856 | case 'l': // INDEX_REGS | ||||
Chris Lattner | bbfea05 | 2008-10-17 18:15:05 +0000 | [diff] [blame] | 8857 | if (VT == MVT::i8) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8858 | return std::make_pair(0U, X86::GR8RegisterClass); |
Chris Lattner | bbfea05 | 2008-10-17 18:15:05 +0000 | [diff] [blame] | 8859 | if (VT == MVT::i16) |
8860 | return std::make_pair(0U, X86::GR16RegisterClass); | ||||
8861 | if (VT == MVT::i32 || !Subtarget->is64Bit()) | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8862 | return std::make_pair(0U, X86::GR32RegisterClass); |
Chris Lattner | bbfea05 | 2008-10-17 18:15:05 +0000 | [diff] [blame] | 8863 | return std::make_pair(0U, X86::GR64RegisterClass); |
Chris Lattner | 267805f | 2008-03-11 19:06:29 +0000 | [diff] [blame] | 8864 | case 'f': // FP Stack registers. |
8865 | // If SSE is enabled for this VT, use f80 to ensure the isel moves the | ||||
8866 | // value to the correct fpstack register class. | ||||
8867 | if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT)) | ||||
8868 | return std::make_pair(0U, X86::RFP32RegisterClass); | ||||
8869 | if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT)) | ||||
8870 | return std::make_pair(0U, X86::RFP64RegisterClass); | ||||
8871 | return std::make_pair(0U, X86::RFP80RegisterClass); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8872 | case 'y': // MMX_REGS if MMX allowed. |
8873 | if (!Subtarget->hasMMX()) break; | ||||
8874 | return std::make_pair(0U, X86::VR64RegisterClass); | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8875 | case 'Y': // SSE_REGS if SSE2 allowed |
8876 | if (!Subtarget->hasSSE2()) break; | ||||
8877 | // FALL THROUGH. | ||||
8878 | case 'x': // SSE_REGS if SSE1 allowed | ||||
8879 | if (!Subtarget->hasSSE1()) break; | ||||
Duncan Sands | 92c4391 | 2008-06-06 12:08:01 +0000 | [diff] [blame] | 8880 | |
8881 | switch (VT.getSimpleVT()) { | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8882 | default: break; |
8883 | // Scalar SSE types. | ||||
8884 | case MVT::f32: | ||||
8885 | case MVT::i32: | ||||
8886 | return std::make_pair(0U, X86::FR32RegisterClass); | ||||
8887 | case MVT::f64: | ||||
8888 | case MVT::i64: | ||||
8889 | return std::make_pair(0U, X86::FR64RegisterClass); | ||||
8890 | // Vector types. | ||||
8891 | case MVT::v16i8: | ||||
8892 | case MVT::v8i16: | ||||
8893 | case MVT::v4i32: | ||||
8894 | case MVT::v2i64: | ||||
8895 | case MVT::v4f32: | ||||
8896 | case MVT::v2f64: | ||||
8897 | return std::make_pair(0U, X86::VR128RegisterClass); | ||||
8898 | } | ||||
8899 | break; | ||||
8900 | } | ||||
8901 | } | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 8902 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8903 | // Use the default implementation in TargetLowering to convert the register |
8904 | // constraint into a member of a register class. | ||||
8905 | std::pair<unsigned, const TargetRegisterClass*> Res; | ||||
8906 | Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT); | ||||
8907 | |||||
8908 | // Not found as a standard register? | ||||
8909 | if (Res.second == 0) { | ||||
8910 | // GCC calls "st(0)" just plain "st". | ||||
8911 | if (StringsEqualNoCase("{st}", Constraint)) { | ||||
8912 | Res.first = X86::ST0; | ||||
Chris Lattner | 3cfe51b | 2007-09-24 05:27:37 +0000 | [diff] [blame] | 8913 | Res.second = X86::RFP80RegisterClass; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8914 | } |
Dale Johannesen | 73920c0 | 2008-11-13 21:52:36 +0000 | [diff] [blame] | 8915 | // 'A' means EAX + EDX. |
8916 | if (Constraint == "A") { | ||||
8917 | Res.first = X86::EAX; | ||||
8918 | Res.second = X86::GRADRegisterClass; | ||||
8919 | } | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8920 | return Res; |
8921 | } | ||||
8922 | |||||
8923 | // Otherwise, check to see if this is a register class of the wrong value | ||||
8924 | // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to | ||||
8925 | // turn into {ax},{dx}. | ||||
8926 | if (Res.second->hasType(VT)) | ||||
8927 | return Res; // Correct type already, nothing to do. | ||||
8928 | |||||
8929 | // All of the single-register GCC register classes map their values onto | ||||
8930 | // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we | ||||
8931 | // really want an 8-bit or 32-bit register, map to the appropriate register | ||||
8932 | // class and return the appropriate register. | ||||
Chris Lattner | e9d7f79 | 2008-08-26 06:19:02 +0000 | [diff] [blame] | 8933 | if (Res.second == X86::GR16RegisterClass) { |
8934 | if (VT == MVT::i8) { | ||||
8935 | unsigned DestReg = 0; | ||||
8936 | switch (Res.first) { | ||||
8937 | default: break; | ||||
8938 | case X86::AX: DestReg = X86::AL; break; | ||||
8939 | case X86::DX: DestReg = X86::DL; break; | ||||
8940 | case X86::CX: DestReg = X86::CL; break; | ||||
8941 | case X86::BX: DestReg = X86::BL; break; | ||||
8942 | } | ||||
8943 | if (DestReg) { | ||||
8944 | Res.first = DestReg; | ||||
Duncan Sands | 553fb41 | 2009-04-21 09:44:39 +0000 | [diff] [blame] | 8945 | Res.second = X86::GR8RegisterClass; |
Chris Lattner | e9d7f79 | 2008-08-26 06:19:02 +0000 | [diff] [blame] | 8946 | } |
8947 | } else if (VT == MVT::i32) { | ||||
8948 | unsigned DestReg = 0; | ||||
8949 | switch (Res.first) { | ||||
8950 | default: break; | ||||
8951 | case X86::AX: DestReg = X86::EAX; break; | ||||
8952 | case X86::DX: DestReg = X86::EDX; break; | ||||
8953 | case X86::CX: DestReg = X86::ECX; break; | ||||
8954 | case X86::BX: DestReg = X86::EBX; break; | ||||
8955 | case X86::SI: DestReg = X86::ESI; break; | ||||
8956 | case X86::DI: DestReg = X86::EDI; break; | ||||
8957 | case X86::BP: DestReg = X86::EBP; break; | ||||
8958 | case X86::SP: DestReg = X86::ESP; break; | ||||
8959 | } | ||||
8960 | if (DestReg) { | ||||
8961 | Res.first = DestReg; | ||||
Duncan Sands | 553fb41 | 2009-04-21 09:44:39 +0000 | [diff] [blame] | 8962 | Res.second = X86::GR32RegisterClass; |
Chris Lattner | e9d7f79 | 2008-08-26 06:19:02 +0000 | [diff] [blame] | 8963 | } |
8964 | } else if (VT == MVT::i64) { | ||||
8965 | unsigned DestReg = 0; | ||||
8966 | switch (Res.first) { | ||||
8967 | default: break; | ||||
8968 | case X86::AX: DestReg = X86::RAX; break; | ||||
8969 | case X86::DX: DestReg = X86::RDX; break; | ||||
8970 | case X86::CX: DestReg = X86::RCX; break; | ||||
8971 | case X86::BX: DestReg = X86::RBX; break; | ||||
8972 | case X86::SI: DestReg = X86::RSI; break; | ||||
8973 | case X86::DI: DestReg = X86::RDI; break; | ||||
8974 | case X86::BP: DestReg = X86::RBP; break; | ||||
8975 | case X86::SP: DestReg = X86::RSP; break; | ||||
8976 | } | ||||
8977 | if (DestReg) { | ||||
8978 | Res.first = DestReg; | ||||
Duncan Sands | 553fb41 | 2009-04-21 09:44:39 +0000 | [diff] [blame] | 8979 | Res.second = X86::GR64RegisterClass; |
Chris Lattner | e9d7f79 | 2008-08-26 06:19:02 +0000 | [diff] [blame] | 8980 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8981 | } |
Chris Lattner | e9d7f79 | 2008-08-26 06:19:02 +0000 | [diff] [blame] | 8982 | } else if (Res.second == X86::FR32RegisterClass || |
8983 | Res.second == X86::FR64RegisterClass || | ||||
8984 | Res.second == X86::VR128RegisterClass) { | ||||
8985 | // Handle references to XMM physical registers that got mapped into the | ||||
8986 | // wrong class. This can happen with constraints like {xmm0} where the | ||||
8987 | // target independent register mapper will just pick the first match it can | ||||
8988 | // find, ignoring the required type. | ||||
8989 | if (VT == MVT::f32) | ||||
8990 | Res.second = X86::FR32RegisterClass; | ||||
8991 | else if (VT == MVT::f64) | ||||
8992 | Res.second = X86::FR64RegisterClass; | ||||
8993 | else if (X86::VR128RegisterClass->hasType(VT)) | ||||
8994 | Res.second = X86::VR128RegisterClass; | ||||
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 8995 | } |
8996 | |||||
8997 | return Res; | ||||
8998 | } | ||||
Mon P Wang | 1448aad | 2008-10-30 08:01:45 +0000 | [diff] [blame] | 8999 | |
9000 | //===----------------------------------------------------------------------===// | ||||
9001 | // X86 Widen vector type | ||||
9002 | //===----------------------------------------------------------------------===// | ||||
9003 | |||||
9004 | /// getWidenVectorType: given a vector type, returns the type to widen | ||||
9005 | /// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself. | ||||
9006 | /// If there is no vector type that we want to widen to, returns MVT::Other | ||||
Mon P Wang | a5a239f | 2008-11-06 05:31:54 +0000 | [diff] [blame] | 9007 | /// When and where to widen is target dependent based on the cost of |
Mon P Wang | 1448aad | 2008-10-30 08:01:45 +0000 | [diff] [blame] | 9008 | /// scalarizing vs using the wider vector type. |
9009 | |||||
Dan Gohman | 0fe66c9 | 2009-01-15 17:34:08 +0000 | [diff] [blame] | 9010 | MVT X86TargetLowering::getWidenVectorType(MVT VT) const { |
Mon P Wang | 1448aad | 2008-10-30 08:01:45 +0000 | [diff] [blame] | 9011 | assert(VT.isVector()); |
9012 | if (isTypeLegal(VT)) | ||||
9013 | return VT; | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9014 | |
Mon P Wang | 1448aad | 2008-10-30 08:01:45 +0000 | [diff] [blame] | 9015 | // TODO: In computeRegisterProperty, we can compute the list of legal vector |
9016 | // type based on element type. This would speed up our search (though | ||||
9017 | // it may not be worth it since the size of the list is relatively | ||||
9018 | // small). | ||||
9019 | MVT EltVT = VT.getVectorElementType(); | ||||
9020 | unsigned NElts = VT.getVectorNumElements(); | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9021 | |
Mon P Wang | 1448aad | 2008-10-30 08:01:45 +0000 | [diff] [blame] | 9022 | // On X86, it make sense to widen any vector wider than 1 |
9023 | if (NElts <= 1) | ||||
9024 | return MVT::Other; | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9025 | |
9026 | for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE; | ||||
Mon P Wang | 1448aad | 2008-10-30 08:01:45 +0000 | [diff] [blame] | 9027 | nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) { |
9028 | MVT SVT = (MVT::SimpleValueType)nVT; | ||||
Scott Michel | 91099d6 | 2009-02-17 22:15:04 +0000 | [diff] [blame] | 9029 | |
9030 | if (isTypeLegal(SVT) && | ||||
9031 | SVT.getVectorElementType() == EltVT && | ||||
Mon P Wang | 1448aad | 2008-10-30 08:01:45 +0000 | [diff] [blame] | 9032 | SVT.getVectorNumElements() > NElts) |
9033 | return SVT; | ||||
9034 | } | ||||
9035 | return MVT::Other; | ||||
9036 | } |