blob: 12269212af3059ada274bf0085182cde435259c2 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000015#include "MCTargetDesc/PPCPredicates.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000016#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000017#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000018#include "PPCTargetMachine.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000020#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000021#include "llvm/CodeGen/MachineFrameInfo.h"
22#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000023#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000025#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000026#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000027#include "llvm/IR/CallingConv.h"
28#include "llvm/IR/Constants.h"
29#include "llvm/IR/DerivedTypes.h"
30#include "llvm/IR/Function.h"
31#include "llvm/IR/Intrinsics.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000032#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
Craig Topper79aa3412012-03-17 18:46:09 +000034#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/raw_ostream.h"
Craig Topper79aa3412012-03-17 18:46:09 +000036#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000037using namespace llvm;
38
Bill Schmidt212af6a2013-02-06 17:33:58 +000039static bool CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
40 CCValAssign::LocInfo &LocInfo,
41 ISD::ArgFlagsTy &ArgFlags,
42 CCState &State);
43static bool CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000044 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000045 CCValAssign::LocInfo &LocInfo,
46 ISD::ArgFlagsTy &ArgFlags,
47 CCState &State);
Bill Schmidt212af6a2013-02-06 17:33:58 +000048static bool CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
49 MVT &LocVT,
50 CCValAssign::LocInfo &LocInfo,
51 ISD::ArgFlagsTy &ArgFlags,
52 CCState &State);
Tilmann Schellerffd02002009-07-03 06:45:56 +000053
Hal Finkel77838f92012-06-04 02:21:00 +000054static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
55cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000056
Hal Finkel71ffcfe2012-06-10 19:32:29 +000057static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
58cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
59
Hal Finkel2d37f7b2013-03-15 15:27:13 +000060static cl::opt<bool> DisablePPCUnaligned("disable-ppc-unaligned",
61cl::desc("disable unaligned load/store generation on PPC"), cl::Hidden);
62
Chris Lattnerf0144122009-07-28 03:13:23 +000063static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
64 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000065 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000066
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000067 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000068}
69
Chris Lattner331d1bc2006-11-02 01:44:04 +000070PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000071 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Evan Cheng769951f2012-07-02 22:39:56 +000072 const PPCSubtarget *Subtarget = &TM.getSubtarget<PPCSubtarget>();
Hal Finkel7ee74a62013-03-21 21:37:52 +000073 PPCRegInfo = TM.getRegisterInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +000074
Nate Begeman405e3ec2005-10-21 00:02:42 +000075 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000076
Chris Lattnerd145a612005-09-27 22:18:25 +000077 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000078 setUseUnderscoreSetJmp(true);
79 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000080
Chris Lattner749dc722010-10-10 18:34:00 +000081 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
82 // arguments are at least 4/8 bytes aligned.
Evan Cheng769951f2012-07-02 22:39:56 +000083 bool isPPC64 = Subtarget->isPPC64();
84 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000085
Chris Lattner7c5a3d32005-08-16 17:14:42 +000086 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +000087 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
88 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
89 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000090
Evan Chengc5484282006-10-04 00:56:09 +000091 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000092 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
93 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000094
Owen Anderson825b72b2009-08-11 20:47:22 +000095 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000096
Chris Lattner94e509c2006-11-10 23:58:45 +000097 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000098 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
99 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
100 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
101 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
102 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
103 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
104 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
105 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
106 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
107 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000108
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000109 // This is used in the ppcf128->int sequence. Note it has different semantics
110 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000111 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000112
Roman Divacky0016f732012-08-16 18:19:29 +0000113 // We do not currently implement these libm ops for PowerPC.
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000114 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
115 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
116 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
117 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
118 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
119
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000120 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000121 setOperationAction(ISD::SREM, MVT::i32, Expand);
122 setOperationAction(ISD::UREM, MVT::i32, Expand);
123 setOperationAction(ISD::SREM, MVT::i64, Expand);
124 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000125
126 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
128 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
129 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
130 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
131 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
132 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
133 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
134 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000135
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000136 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000137 setOperationAction(ISD::FSIN , MVT::f64, Expand);
138 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000139 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 setOperationAction(ISD::FREM , MVT::f64, Expand);
141 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000142 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000143 setOperationAction(ISD::FSIN , MVT::f32, Expand);
144 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000145 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000146 setOperationAction(ISD::FREM , MVT::f32, Expand);
147 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000148 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000149
Owen Anderson825b72b2009-08-11 20:47:22 +0000150 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000151
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000152 // If we're enabling GP optimizations, use hardware square root
Evan Cheng769951f2012-07-02 22:39:56 +0000153 if (!Subtarget->hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000154 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
155 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000156 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000157
Owen Anderson825b72b2009-08-11 20:47:22 +0000158 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
159 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000160
Hal Finkelf5d5c432013-03-29 08:57:48 +0000161 if (Subtarget->hasFPRND()) {
162 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
163 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
164 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
165
166 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
167 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
168 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
169
170 // frin does not implement "ties to even." Thus, this is safe only in
171 // fast-math mode.
172 if (TM.Options.UnsafeFPMath) {
173 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
174 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
Hal Finkel0882fd62013-03-29 19:41:55 +0000175
176 // These need to set FE_INEXACT, and use a custom inserter.
177 setOperationAction(ISD::FRINT, MVT::f64, Legal);
178 setOperationAction(ISD::FRINT, MVT::f32, Legal);
Hal Finkelf5d5c432013-03-29 08:57:48 +0000179 }
180 }
181
Nate Begemand88fc032006-01-14 03:14:10 +0000182 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000183 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000184 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000185 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
186 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000188 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000189 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
190 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000191
Hal Finkelc53ab4d2013-03-28 13:29:47 +0000192 if (Subtarget->hasPOPCNTD()) {
193 setOperationAction(ISD::CTPOP, MVT::i32 , Promote);
194 setOperationAction(ISD::CTPOP, MVT::i64 , Legal);
195 } else {
196 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
197 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
198 }
199
Nate Begeman35ef9132006-01-11 21:21:00 +0000200 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
202 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000203
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000204 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000205 setOperationAction(ISD::SELECT, MVT::i32, Expand);
206 setOperationAction(ISD::SELECT, MVT::i64, Expand);
207 setOperationAction(ISD::SELECT, MVT::f32, Expand);
208 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000209
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000210 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
212 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000213
Nate Begeman750ac1b2006-02-01 07:19:44 +0000214 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000215 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000216
Nate Begeman81e80972006-03-17 01:40:33 +0000217 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000218 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000219
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000221
Chris Lattnerf7605322005-08-31 21:09:52 +0000222 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000223 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000224
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000225 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000226 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
227 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000228
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000229 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
230 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
231 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
232 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000233
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000234 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000236
Owen Anderson825b72b2009-08-11 20:47:22 +0000237 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
238 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
239 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
240 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000241
Hal Finkele9150472013-03-27 19:10:42 +0000242 // NOTE: EH_SJLJ_SETJMP/_LONGJMP supported here is NOT intended to support
Hal Finkel7ee74a62013-03-21 21:37:52 +0000243 // SjLj exception handling but a light-weight setjmp/longjmp replacement to
244 // support continuation, user-level threading, and etc.. As a result, no
245 // other SjLj exception interfaces are implemented and please don't build
246 // your own exception handling based on them.
247 // LLVM/Clang supports zero-cost DWARF exception handling.
248 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
249 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000250
251 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000252 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000253 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
254 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000255 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000256 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
257 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
258 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
259 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000260 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000261 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
262 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000263
Nate Begeman1db3c922008-08-11 17:36:31 +0000264 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000266
267 // TRAMPOLINE is custom lowered.
Duncan Sands4a544a72011-09-06 13:37:06 +0000268 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
269 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000270
Nate Begemanacc398c2006-01-25 18:21:52 +0000271 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000273
Evan Cheng769951f2012-07-02 22:39:56 +0000274 if (Subtarget->isSVR4ABI()) {
275 if (isPPC64) {
Hal Finkel179a4dd2012-03-24 03:53:55 +0000276 // VAARG always uses double-word chunks, so promote anything smaller.
277 setOperationAction(ISD::VAARG, MVT::i1, Promote);
278 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
279 setOperationAction(ISD::VAARG, MVT::i8, Promote);
280 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
281 setOperationAction(ISD::VAARG, MVT::i16, Promote);
282 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
283 setOperationAction(ISD::VAARG, MVT::i32, Promote);
284 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
285 setOperationAction(ISD::VAARG, MVT::Other, Expand);
286 } else {
287 // VAARG is custom lowered with the 32-bit SVR4 ABI.
288 setOperationAction(ISD::VAARG, MVT::Other, Custom);
289 setOperationAction(ISD::VAARG, MVT::i64, Custom);
290 }
Roman Divackybdb226e2011-06-28 15:30:42 +0000291 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000292 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000293
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000294 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
296 setOperationAction(ISD::VAEND , MVT::Other, Expand);
297 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
298 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
299 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
300 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000301
Chris Lattner6d92cad2006-03-26 10:06:40 +0000302 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000304
Dale Johannesen53e4e442008-11-07 22:54:33 +0000305 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000306 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
307 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
308 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
309 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
310 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
311 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
312 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
313 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
314 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
315 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
316 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
317 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000318
Evan Cheng769951f2012-07-02 22:39:56 +0000319 if (Subtarget->has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000320 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000321 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
322 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
323 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
324 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000325 // This is just the low 32 bits of a (signed) fp->i64 conversion.
326 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000327 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000328
Hal Finkel9ad0f492013-03-31 01:58:02 +0000329 if (Subtarget->isPPC64())
330 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000331 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000332 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000333 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000334 }
335
Evan Cheng769951f2012-07-02 22:39:56 +0000336 if (Subtarget->use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000337 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperc9099502012-04-20 06:31:50 +0000338 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000339 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000341 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000342 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
343 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
344 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000345 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000346 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000347 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
348 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
349 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000350 }
Evan Chengd30bf012006-03-01 01:11:20 +0000351
Evan Cheng769951f2012-07-02 22:39:56 +0000352 if (Subtarget->hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000353 // First set operation action for all vector types to expand. Then we
354 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000355 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
356 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
357 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000358
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000359 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000360 setOperationAction(ISD::ADD , VT, Legal);
361 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000362
Chris Lattner7ff7e672006-04-04 17:25:31 +0000363 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000364 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000365 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000366
367 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000368 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000370 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000371 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000372 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000373 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000374 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000375 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000376 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000377 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000378 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000379 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000380
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000381 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000382 setOperationAction(ISD::MUL , VT, Expand);
383 setOperationAction(ISD::SDIV, VT, Expand);
384 setOperationAction(ISD::SREM, VT, Expand);
385 setOperationAction(ISD::UDIV, VT, Expand);
386 setOperationAction(ISD::UREM, VT, Expand);
387 setOperationAction(ISD::FDIV, VT, Expand);
388 setOperationAction(ISD::FNEG, VT, Expand);
Craig Topper44e394c2012-11-15 08:02:19 +0000389 setOperationAction(ISD::FSQRT, VT, Expand);
390 setOperationAction(ISD::FLOG, VT, Expand);
391 setOperationAction(ISD::FLOG10, VT, Expand);
392 setOperationAction(ISD::FLOG2, VT, Expand);
393 setOperationAction(ISD::FEXP, VT, Expand);
394 setOperationAction(ISD::FEXP2, VT, Expand);
395 setOperationAction(ISD::FSIN, VT, Expand);
396 setOperationAction(ISD::FCOS, VT, Expand);
397 setOperationAction(ISD::FABS, VT, Expand);
398 setOperationAction(ISD::FPOWI, VT, Expand);
Craig Topper1ab489a2012-11-14 08:11:25 +0000399 setOperationAction(ISD::FFLOOR, VT, Expand);
Craig Topper49010472012-11-15 06:51:10 +0000400 setOperationAction(ISD::FCEIL, VT, Expand);
401 setOperationAction(ISD::FTRUNC, VT, Expand);
402 setOperationAction(ISD::FRINT, VT, Expand);
403 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000404 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
405 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
406 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
407 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
408 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
409 setOperationAction(ISD::UDIVREM, VT, Expand);
410 setOperationAction(ISD::SDIVREM, VT, Expand);
411 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
412 setOperationAction(ISD::FPOW, VT, Expand);
413 setOperationAction(ISD::CTPOP, VT, Expand);
414 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000415 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000416 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000417 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Benjamin Kramer91223a42012-12-19 15:49:14 +0000418 setOperationAction(ISD::VSELECT, VT, Expand);
Adhemerval Zanellacfe09ed2012-11-05 17:15:56 +0000419 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
420
421 for (unsigned j = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
422 j <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++j) {
423 MVT::SimpleValueType InnerVT = (MVT::SimpleValueType)j;
424 setTruncStoreAction(VT, InnerVT, Expand);
425 }
426 setLoadExtAction(ISD::SEXTLOAD, VT, Expand);
427 setLoadExtAction(ISD::ZEXTLOAD, VT, Expand);
428 setLoadExtAction(ISD::EXTLOAD, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000429 }
430
Chris Lattner7ff7e672006-04-04 17:25:31 +0000431 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
432 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000434
Owen Anderson825b72b2009-08-11 20:47:22 +0000435 setOperationAction(ISD::AND , MVT::v4i32, Legal);
436 setOperationAction(ISD::OR , MVT::v4i32, Legal);
437 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
438 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
439 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
440 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Adhemerval Zanella51aaadb2012-10-08 17:27:24 +0000441 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
442 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal);
443 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
444 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal);
Adhemerval Zanellae95ed2b2012-11-15 20:56:03 +0000445 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
446 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
447 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
448 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000449
Craig Topperc9099502012-04-20 06:31:50 +0000450 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
451 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
452 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
453 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000454
Owen Anderson825b72b2009-08-11 20:47:22 +0000455 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel070b8db2012-06-22 00:49:52 +0000456 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000457 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
458 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
459 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000460
Owen Anderson825b72b2009-08-11 20:47:22 +0000461 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
462 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000463
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
465 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
466 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
467 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Adhemerval Zanella5f41fd62012-10-30 13:50:19 +0000468
469 // Altivec does not contain unordered floating-point compare instructions
470 setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand);
471 setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand);
472 setCondCodeAction(ISD::SETUGT, MVT::v4f32, Expand);
473 setCondCodeAction(ISD::SETUGE, MVT::v4f32, Expand);
474 setCondCodeAction(ISD::SETULT, MVT::v4f32, Expand);
475 setCondCodeAction(ISD::SETULE, MVT::v4f32, Expand);
Nate Begeman425a9692005-11-29 08:17:20 +0000476 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000477
Hal Finkel8cc34742012-08-04 14:10:46 +0000478 if (Subtarget->has64BitSupport()) {
Hal Finkel19aa2b52012-04-01 20:08:17 +0000479 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel8cc34742012-08-04 14:10:46 +0000480 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal);
481 }
Hal Finkel19aa2b52012-04-01 20:08:17 +0000482
Eli Friedman4db5aca2011-08-29 18:23:02 +0000483 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
484 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
Hal Finkelcd9ea512012-12-25 17:22:53 +0000485 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
486 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000487
Duncan Sands03228082008-11-23 15:47:28 +0000488 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000489 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Scott Michelfdc40a02009-02-17 22:15:04 +0000490
Evan Cheng769951f2012-07-02 22:39:56 +0000491 if (isPPC64) {
Chris Lattner10da9572006-10-18 01:20:43 +0000492 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000493 setExceptionPointerRegister(PPC::X3);
494 setExceptionSelectorRegister(PPC::X4);
495 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000496 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000497 setExceptionPointerRegister(PPC::R3);
498 setExceptionSelectorRegister(PPC::R4);
499 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000500
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000501 // We have target-specific dag combine patterns for the following nodes:
502 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000503 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000504 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000505 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000506
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000507 // Darwin long double math library functions have $LDBL128 appended.
Evan Cheng769951f2012-07-02 22:39:56 +0000508 if (Subtarget->isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000509 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000510 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
511 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000512 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
513 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000514 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
515 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
516 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
517 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
518 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000519 }
520
Hal Finkelc6129162011-10-17 18:53:03 +0000521 setMinFunctionAlignment(2);
522 if (PPCSubTarget.isDarwin())
523 setPrefFunctionAlignment(4);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000524
Evan Cheng769951f2012-07-02 22:39:56 +0000525 if (isPPC64 && Subtarget->isJITCodeModel())
526 // Temporary workaround for the inability of PPC64 JIT to handle jump
527 // tables.
528 setSupportJumpTables(false);
529
Eli Friedman26689ac2011-08-03 21:06:02 +0000530 setInsertFencesForAtomic(true);
531
Hal Finkel768c65f2011-11-22 16:21:04 +0000532 setSchedulingPreference(Sched::Hybrid);
533
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000534 computeRegisterProperties();
Hal Finkel621b77a2012-08-28 16:12:39 +0000535
536 // The Freescale cores does better with aggressive inlining of memcpy and
537 // friends. Gcc uses same threshold of 128 bytes (= 32 word stores).
538 if (Subtarget->getDarwinDirective() == PPC::DIR_E500mc ||
539 Subtarget->getDarwinDirective() == PPC::DIR_E5500) {
Jim Grosbach3450f802013-02-20 21:13:59 +0000540 MaxStoresPerMemset = 32;
541 MaxStoresPerMemsetOptSize = 16;
542 MaxStoresPerMemcpy = 32;
543 MaxStoresPerMemcpyOptSize = 8;
544 MaxStoresPerMemmove = 32;
545 MaxStoresPerMemmoveOptSize = 8;
Hal Finkel621b77a2012-08-28 16:12:39 +0000546
547 setPrefFunctionAlignment(4);
Hal Finkel621b77a2012-08-28 16:12:39 +0000548 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000549}
550
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000551/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
552/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000553unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000554 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000555 // Darwin passes everything on 4 byte boundary.
556 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
557 return 4;
Roman Divacky466958c2012-04-02 15:49:30 +0000558
559 // 16byte and wider vectors are passed on 16byte boundary.
560 if (VectorType *VTy = dyn_cast<VectorType>(Ty))
561 if (VTy->getBitWidth() >= 128)
562 return 16;
563
564 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
565 if (PPCSubTarget.isPPC64())
566 return 8;
567
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000568 return 4;
569}
570
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000571const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
572 switch (Opcode) {
573 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000574 case PPCISD::FSEL: return "PPCISD::FSEL";
575 case PPCISD::FCFID: return "PPCISD::FCFID";
576 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
577 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
578 case PPCISD::STFIWX: return "PPCISD::STFIWX";
579 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
580 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
581 case PPCISD::VPERM: return "PPCISD::VPERM";
582 case PPCISD::Hi: return "PPCISD::Hi";
583 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000584 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000585 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
586 case PPCISD::LOAD: return "PPCISD::LOAD";
587 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000588 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
589 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
590 case PPCISD::SRL: return "PPCISD::SRL";
591 case PPCISD::SRA: return "PPCISD::SRA";
592 case PPCISD::SHL: return "PPCISD::SHL";
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000593 case PPCISD::CALL: return "PPCISD::CALL";
594 case PPCISD::CALL_NOP: return "PPCISD::CALL_NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000595 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000596 case PPCISD::BCTRL: return "PPCISD::BCTRL";
Evan Cheng53301922008-07-12 02:23:19 +0000597 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Hal Finkel7ee74a62013-03-21 21:37:52 +0000598 case PPCISD::EH_SJLJ_SETJMP: return "PPCISD::EH_SJLJ_SETJMP";
599 case PPCISD::EH_SJLJ_LONGJMP: return "PPCISD::EH_SJLJ_LONGJMP";
Evan Cheng53301922008-07-12 02:23:19 +0000600 case PPCISD::MFCR: return "PPCISD::MFCR";
601 case PPCISD::VCMP: return "PPCISD::VCMP";
602 case PPCISD::VCMPo: return "PPCISD::VCMPo";
603 case PPCISD::LBRX: return "PPCISD::LBRX";
604 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000605 case PPCISD::LARX: return "PPCISD::LARX";
606 case PPCISD::STCX: return "PPCISD::STCX";
607 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
608 case PPCISD::MFFS: return "PPCISD::MFFS";
Evan Cheng53301922008-07-12 02:23:19 +0000609 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
Evan Cheng53301922008-07-12 02:23:19 +0000610 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel82b38212012-08-28 02:10:27 +0000611 case PPCISD::CR6SET: return "PPCISD::CR6SET";
612 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000613 case PPCISD::ADDIS_TOC_HA: return "PPCISD::ADDIS_TOC_HA";
614 case PPCISD::LD_TOC_L: return "PPCISD::LD_TOC_L";
615 case PPCISD::ADDI_TOC_L: return "PPCISD::ADDI_TOC_L";
Bill Schmidtb453e162012-12-14 17:02:38 +0000616 case PPCISD::ADDIS_GOT_TPREL_HA: return "PPCISD::ADDIS_GOT_TPREL_HA";
617 case PPCISD::LD_GOT_TPREL_L: return "PPCISD::LD_GOT_TPREL_L";
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000618 case PPCISD::ADD_TLS: return "PPCISD::ADD_TLS";
Bill Schmidt57ac1f42012-12-11 20:30:11 +0000619 case PPCISD::ADDIS_TLSGD_HA: return "PPCISD::ADDIS_TLSGD_HA";
620 case PPCISD::ADDI_TLSGD_L: return "PPCISD::ADDI_TLSGD_L";
621 case PPCISD::GET_TLS_ADDR: return "PPCISD::GET_TLS_ADDR";
Bill Schmidt349c2782012-12-12 19:29:35 +0000622 case PPCISD::ADDIS_TLSLD_HA: return "PPCISD::ADDIS_TLSLD_HA";
623 case PPCISD::ADDI_TLSLD_L: return "PPCISD::ADDI_TLSLD_L";
624 case PPCISD::GET_TLSLD_ADDR: return "PPCISD::GET_TLSLD_ADDR";
625 case PPCISD::ADDIS_DTPREL_HA: return "PPCISD::ADDIS_DTPREL_HA";
626 case PPCISD::ADDI_DTPREL_L: return "PPCISD::ADDI_DTPREL_L";
Bill Schmidtb34c79e2013-02-20 15:50:31 +0000627 case PPCISD::VADD_SPLAT: return "PPCISD::VADD_SPLAT";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000628 }
629}
630
Duncan Sands28b77e92011-09-06 19:07:46 +0000631EVT PPCTargetLowering::getSetCCResultType(EVT VT) const {
Adhemerval Zanella1c7d69b2012-10-08 18:59:53 +0000632 if (!VT.isVector())
633 return MVT::i32;
634 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +0000635}
636
Chris Lattner1a635d62006-04-14 06:01:58 +0000637//===----------------------------------------------------------------------===//
638// Node matching predicates, for use by the tblgen matching code.
639//===----------------------------------------------------------------------===//
640
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000641/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000642static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000643 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000644 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000645 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000646 // Maybe this has already been legalized into the constant pool?
647 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000648 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000649 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000650 }
651 return false;
652}
653
Chris Lattnerddb739e2006-04-06 17:23:16 +0000654/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
655/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000656static bool isConstantOrUndef(int Op, int Val) {
657 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000658}
659
660/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
661/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000662bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000663 if (!isUnary) {
664 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000665 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000666 return false;
667 } else {
668 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000669 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
670 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000671 return false;
672 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000673 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000674}
675
676/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
677/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000678bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000679 if (!isUnary) {
680 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000681 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
682 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000683 return false;
684 } else {
685 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000686 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
687 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
688 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
689 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000690 return false;
691 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000692 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000693}
694
Chris Lattnercaad1632006-04-06 22:02:42 +0000695/// isVMerge - Common function, used to match vmrg* shuffles.
696///
Nate Begeman9008ca62009-04-27 18:41:29 +0000697static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000698 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000699 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000700 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000701 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
702 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000703
Chris Lattner116cc482006-04-06 21:11:54 +0000704 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
705 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000706 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000707 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000708 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000709 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000710 return false;
711 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000712 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000713}
714
715/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
716/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000717bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000718 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000719 if (!isUnary)
720 return isVMerge(N, UnitSize, 8, 24);
721 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000722}
723
724/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
725/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000726bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000727 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000728 if (!isUnary)
729 return isVMerge(N, UnitSize, 0, 16);
730 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000731}
732
733
Chris Lattnerd0608e12006-04-06 18:26:28 +0000734/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
735/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000736int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000737 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000738 "PPC only supports shuffles by bytes!");
739
740 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000741
Chris Lattnerd0608e12006-04-06 18:26:28 +0000742 // Find the first non-undef value in the shuffle mask.
743 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000744 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000745 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000746
Chris Lattnerd0608e12006-04-06 18:26:28 +0000747 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000748
Nate Begeman9008ca62009-04-27 18:41:29 +0000749 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000750 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000751 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000752 if (ShiftAmt < i) return -1;
753 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000754
Chris Lattnerf24380e2006-04-06 22:28:36 +0000755 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000756 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000757 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000758 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000759 return -1;
760 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000761 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000762 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000763 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000764 return -1;
765 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000766 return ShiftAmt;
767}
Chris Lattneref819f82006-03-20 06:33:01 +0000768
769/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
770/// specifies a splat of a single element that is suitable for input to
771/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000772bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000773 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000774 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000775
Chris Lattner88a99ef2006-03-20 06:37:44 +0000776 // This is a splat operation if each element of the permute is the same, and
777 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000778 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000779
Nate Begeman9008ca62009-04-27 18:41:29 +0000780 // FIXME: Handle UNDEF elements too!
781 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000782 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000783
Nate Begeman9008ca62009-04-27 18:41:29 +0000784 // Check that the indices are consecutive, in the case of a multi-byte element
785 // splatted with a v16i8 mask.
786 for (unsigned i = 1; i != EltSize; ++i)
787 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000788 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000789
Chris Lattner7ff7e672006-04-04 17:25:31 +0000790 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000791 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000792 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000793 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000794 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000795 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000796 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000797}
798
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000799/// isAllNegativeZeroVector - Returns true if all elements of build_vector
800/// are -0.0.
801bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000802 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
803
804 APInt APVal, APUndef;
805 unsigned BitSize;
806 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000807
Dale Johannesen1e608812009-11-13 01:45:18 +0000808 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000809 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000810 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000811
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000812 return false;
813}
814
Chris Lattneref819f82006-03-20 06:33:01 +0000815/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
816/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000817unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000818 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
819 assert(isSplatShuffleMask(SVOp, EltSize));
820 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000821}
822
Chris Lattnere87192a2006-04-12 17:37:20 +0000823/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000824/// by using a vspltis[bhw] instruction of the specified element size, return
825/// the constant being splatted. The ByteSize field indicates the number of
826/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000827SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
828 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000829
830 // If ByteSize of the splat is bigger than the element size of the
831 // build_vector, then we have a case where we are checking for a splat where
832 // multiple elements of the buildvector are folded together into a single
833 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
834 unsigned EltSize = 16/N->getNumOperands();
835 if (EltSize < ByteSize) {
836 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000837 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000838 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000839
Chris Lattner79d9a882006-04-08 07:14:26 +0000840 // See if all of the elements in the buildvector agree across.
841 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
842 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
843 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000844 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000845
Scott Michelfdc40a02009-02-17 22:15:04 +0000846
Gabor Greifba36cb52008-08-28 21:40:38 +0000847 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000848 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
849 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000850 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000851 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000852
Chris Lattner79d9a882006-04-08 07:14:26 +0000853 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
854 // either constant or undef values that are identical for each chunk. See
855 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000856
Chris Lattner79d9a882006-04-08 07:14:26 +0000857 // Check to see if all of the leading entries are either 0 or -1. If
858 // neither, then this won't fit into the immediate field.
859 bool LeadingZero = true;
860 bool LeadingOnes = true;
861 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000862 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000863
Chris Lattner79d9a882006-04-08 07:14:26 +0000864 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
865 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
866 }
867 // Finally, check the least significant entry.
868 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000869 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000870 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000871 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000872 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000873 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000874 }
875 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000876 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000877 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000878 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000879 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000880 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000881 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000882
Dan Gohman475871a2008-07-27 21:46:04 +0000883 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000884 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000885
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000886 // Check to see if this buildvec has a single non-undef value in its elements.
887 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
888 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000889 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000890 OpVal = N->getOperand(i);
891 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000892 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000893 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000894
Gabor Greifba36cb52008-08-28 21:40:38 +0000895 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000896
Eli Friedman1a8229b2009-05-24 02:03:36 +0000897 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000898 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000899 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000900 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000901 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000902 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000903 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000904 }
905
906 // If the splat value is larger than the element value, then we can never do
907 // this splat. The only case that we could fit the replicated bits into our
908 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000909 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000910
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000911 // If the element value is larger than the splat value, cut it in half and
912 // check to see if the two halves are equal. Continue doing this until we
913 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
914 while (ValSizeInBytes > ByteSize) {
915 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000916
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000917 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000918 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
919 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000920 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000921 }
922
923 // Properly sign extend the value.
Richard Smith1144af32012-08-24 23:29:28 +0000924 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelfdc40a02009-02-17 22:15:04 +0000925
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000926 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000927 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000928
Chris Lattner140a58f2006-04-08 06:46:53 +0000929 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith1144af32012-08-24 23:29:28 +0000930 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000931 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000932 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000933}
934
Chris Lattner1a635d62006-04-14 06:01:58 +0000935//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000936// Addressing Mode Selection
937//===----------------------------------------------------------------------===//
938
939/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
940/// or 64-bit immediate, and if the value can be accurately represented as a
941/// sign extension from a 16-bit value. If so, this returns true and the
942/// immediate.
943static bool isIntS16Immediate(SDNode *N, short &Imm) {
944 if (N->getOpcode() != ISD::Constant)
945 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000946
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000947 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000948 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000949 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000950 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000951 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000952}
Dan Gohman475871a2008-07-27 21:46:04 +0000953static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000954 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000955}
956
957
958/// SelectAddressRegReg - Given the specified addressed, check to see if it
959/// can be represented as an indexed [r+r] operation. Returns false if it
960/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000961bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
962 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000963 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000964 short imm = 0;
965 if (N.getOpcode() == ISD::ADD) {
966 if (isIntS16Immediate(N.getOperand(1), imm))
967 return false; // r+i
968 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
969 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000970
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000971 Base = N.getOperand(0);
972 Index = N.getOperand(1);
973 return true;
974 } else if (N.getOpcode() == ISD::OR) {
975 if (isIntS16Immediate(N.getOperand(1), imm))
976 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000977
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000978 // If this is an or of disjoint bitfields, we can codegen this as an add
979 // (for better address arithmetic) if the LHS and RHS of the OR are provably
980 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000981 APInt LHSKnownZero, LHSKnownOne;
982 APInt RHSKnownZero, RHSKnownOne;
983 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000984 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000985
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000986 if (LHSKnownZero.getBoolValue()) {
987 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000988 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000989 // If all of the bits are known zero on the LHS or RHS, the add won't
990 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000991 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000992 Base = N.getOperand(0);
993 Index = N.getOperand(1);
994 return true;
995 }
996 }
997 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000998
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000999 return false;
1000}
1001
1002/// Returns true if the address N can be represented by a base register plus
1003/// a signed 16-bit displacement [r+imm], and if it is not better
1004/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +00001005bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +00001006 SDValue &Base,
1007 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001008 // FIXME dl should come from parent load or store, not from address
1009 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001010 // If this can be more profitably realized as r+r, fail.
1011 if (SelectAddressRegReg(N, Disp, Base, DAG))
1012 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001013
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001014 if (N.getOpcode() == ISD::ADD) {
1015 short imm = 0;
1016 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001017 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001018 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1019 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1020 } else {
1021 Base = N.getOperand(0);
1022 }
1023 return true; // [r+i]
1024 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1025 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001026 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001027 && "Cannot handle constant offsets yet!");
1028 Disp = N.getOperand(1).getOperand(0); // The global address.
1029 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackyfd42ed62012-06-04 17:36:38 +00001030 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001031 Disp.getOpcode() == ISD::TargetConstantPool ||
1032 Disp.getOpcode() == ISD::TargetJumpTable);
1033 Base = N.getOperand(0);
1034 return true; // [&g+r]
1035 }
1036 } else if (N.getOpcode() == ISD::OR) {
1037 short imm = 0;
1038 if (isIntS16Immediate(N.getOperand(1), imm)) {
1039 // If this is an or of disjoint bitfields, we can codegen this as an add
1040 // (for better address arithmetic) if the LHS and RHS of the OR are
1041 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001042 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001043 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +00001044
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001045 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001046 // If all of the bits are known zero on the LHS or RHS, the add won't
1047 // carry.
1048 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001049 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001050 return true;
1051 }
1052 }
1053 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1054 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +00001055
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001056 // If this address fits entirely in a 16-bit sext immediate field, codegen
1057 // this as "d, 0"
1058 short Imm;
1059 if (isIntS16Immediate(CN, Imm)) {
1060 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Hal Finkel76973702013-03-21 23:45:03 +00001061 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
1062 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001063 return true;
1064 }
Chris Lattnerbc681d62007-02-17 06:44:03 +00001065
1066 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001067 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001068 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1069 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001070
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001071 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001072 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001073
Owen Anderson825b72b2009-08-11 20:47:22 +00001074 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
1075 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001076 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001077 return true;
1078 }
1079 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001080
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001081 Disp = DAG.getTargetConstant(0, getPointerTy());
1082 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1083 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1084 else
1085 Base = N;
1086 return true; // [r+0]
1087}
1088
1089/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
1090/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +00001091bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
1092 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +00001093 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001094 // Check to see if we can easily represent this as an [r+r] address. This
1095 // will fail if it thinks that the address is more profitably represented as
1096 // reg+imm, e.g. where imm = 0.
1097 if (SelectAddressRegReg(N, Base, Index, DAG))
1098 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +00001099
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001100 // If the operand is an addition, always emit this as [r+r], since this is
1101 // better (for code size, and execution, as the memop does the add for free)
1102 // than emitting an explicit add.
1103 if (N.getOpcode() == ISD::ADD) {
1104 Base = N.getOperand(0);
1105 Index = N.getOperand(1);
1106 return true;
1107 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001108
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001109 // Otherwise, do it the hard way, using R0 as the base register.
Hal Finkel76973702013-03-21 23:45:03 +00001110 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
1111 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001112 Index = N;
1113 return true;
1114}
1115
1116/// SelectAddressRegImmShift - Returns true if the address N can be
1117/// represented by a base register plus a signed 14-bit displacement
1118/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +00001119bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
1120 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +00001121 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001122 // FIXME dl should come from the parent load or store, not the address
1123 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001124 // If this can be more profitably realized as r+r, fail.
1125 if (SelectAddressRegReg(N, Disp, Base, DAG))
1126 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001127
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001128 if (N.getOpcode() == ISD::ADD) {
1129 short imm = 0;
1130 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Gabor Greifc77d6782012-04-20 08:58:49 +00001131 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001132 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1133 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1134 } else {
1135 Base = N.getOperand(0);
1136 }
1137 return true; // [r+i]
1138 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1139 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001140 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001141 && "Cannot handle constant offsets yet!");
1142 Disp = N.getOperand(1).getOperand(0); // The global address.
1143 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
1144 Disp.getOpcode() == ISD::TargetConstantPool ||
1145 Disp.getOpcode() == ISD::TargetJumpTable);
1146 Base = N.getOperand(0);
1147 return true; // [&g+r]
1148 }
1149 } else if (N.getOpcode() == ISD::OR) {
1150 short imm = 0;
1151 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
1152 // If this is an or of disjoint bitfields, we can codegen this as an add
1153 // (for better address arithmetic) if the LHS and RHS of the OR are
1154 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001155 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001156 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001157 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001158 // If all of the bits are known zero on the LHS or RHS, the add won't
1159 // carry.
1160 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001161 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001162 return true;
1163 }
1164 }
1165 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001166 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001167 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001168 // If this address fits entirely in a 14-bit sext immediate field, codegen
1169 // this as "d, 0"
1170 short Imm;
1171 if (isIntS16Immediate(CN, Imm)) {
1172 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
Hal Finkel76973702013-03-21 23:45:03 +00001173 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
1174 CN->getValueType(0));
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001175 return true;
1176 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001177
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001178 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001179 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001180 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1181 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001182
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001183 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001184 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1185 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1186 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001187 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001188 return true;
1189 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001190 }
1191 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001192
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001193 Disp = DAG.getTargetConstant(0, getPointerTy());
1194 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1195 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1196 else
1197 Base = N;
1198 return true; // [r+0]
1199}
1200
1201
1202/// getPreIndexedAddressParts - returns true by value, base pointer and
1203/// offset pointer and addressing mode by reference if the node's address
1204/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001205bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1206 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001207 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001208 SelectionDAG &DAG) const {
Hal Finkel77838f92012-06-04 02:21:00 +00001209 if (DisablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001210
Ulrich Weigand881a7152013-03-22 14:58:48 +00001211 bool isLoad = true;
Dan Gohman475871a2008-07-27 21:46:04 +00001212 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001213 EVT VT;
Hal Finkel08a215c2013-03-18 23:00:58 +00001214 unsigned Alignment;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001215 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1216 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001217 VT = LD->getMemoryVT();
Hal Finkel08a215c2013-03-18 23:00:58 +00001218 Alignment = LD->getAlignment();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001219 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001220 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001221 VT = ST->getMemoryVT();
Hal Finkel08a215c2013-03-18 23:00:58 +00001222 Alignment = ST->getAlignment();
Ulrich Weigand881a7152013-03-22 14:58:48 +00001223 isLoad = false;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001224 } else
1225 return false;
1226
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001227 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001228 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001229 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001230
Ulrich Weigand881a7152013-03-22 14:58:48 +00001231 if (SelectAddressRegReg(Ptr, Base, Offset, DAG)) {
1232
1233 // Common code will reject creating a pre-inc form if the base pointer
1234 // is a frame index, or if N is a store and the base pointer is either
1235 // the same as or a predecessor of the value being stored. Check for
1236 // those situations here, and try with swapped Base/Offset instead.
1237 bool Swap = false;
1238
1239 if (isa<FrameIndexSDNode>(Base) || isa<RegisterSDNode>(Base))
1240 Swap = true;
1241 else if (!isLoad) {
1242 SDValue Val = cast<StoreSDNode>(N)->getValue();
1243 if (Val == Base || Base.getNode()->isPredecessorOf(Val.getNode()))
1244 Swap = true;
1245 }
1246
1247 if (Swap)
1248 std::swap(Base, Offset);
1249
Hal Finkel0fcdd8b2012-06-20 15:43:03 +00001250 AM = ISD::PRE_INC;
1251 return true;
Hal Finkelac81cc32012-06-19 02:34:32 +00001252 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001253
Chris Lattner0851b4f2006-11-15 19:55:13 +00001254 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001255 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001256 // reg + imm
1257 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1258 return false;
1259 } else {
Hal Finkel08a215c2013-03-18 23:00:58 +00001260 // LDU/STU need an address with at least 4-byte alignment.
1261 if (Alignment < 4)
1262 return false;
1263
Chris Lattner0851b4f2006-11-15 19:55:13 +00001264 // reg + imm * 4.
1265 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1266 return false;
1267 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001268
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001269 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001270 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1271 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001272 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001273 LD->getExtensionType() == ISD::SEXTLOAD &&
1274 isa<ConstantSDNode>(Offset))
1275 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001276 }
1277
Chris Lattner4eab7142006-11-10 02:08:47 +00001278 AM = ISD::PRE_INC;
1279 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001280}
1281
1282//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001283// LowerOperation implementation
1284//===----------------------------------------------------------------------===//
1285
Chris Lattner1e61e692010-11-15 02:46:57 +00001286/// GetLabelAccessInfo - Return true if we should reference labels using a
1287/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1288static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001289 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1290 HiOpFlags = PPCII::MO_HA16;
1291 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001292
Chris Lattner1e61e692010-11-15 02:46:57 +00001293 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1294 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001295 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001296 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001297 if (isPIC) {
1298 HiOpFlags |= PPCII::MO_PIC_FLAG;
1299 LoOpFlags |= PPCII::MO_PIC_FLAG;
1300 }
1301
1302 // If this is a reference to a global value that requires a non-lazy-ptr, make
1303 // sure that instruction lowering adds it.
1304 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1305 HiOpFlags |= PPCII::MO_NLP_FLAG;
1306 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001307
Chris Lattner6d2ff122010-11-15 03:13:19 +00001308 if (GV->hasHiddenVisibility()) {
1309 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1310 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1311 }
1312 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001313
Chris Lattner1e61e692010-11-15 02:46:57 +00001314 return isPIC;
1315}
1316
1317static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1318 SelectionDAG &DAG) {
1319 EVT PtrVT = HiPart.getValueType();
1320 SDValue Zero = DAG.getConstant(0, PtrVT);
1321 DebugLoc DL = HiPart.getDebugLoc();
1322
1323 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1324 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001325
Chris Lattner1e61e692010-11-15 02:46:57 +00001326 // With PIC, the first instruction is actually "GR+hi(&G)".
1327 if (isPIC)
1328 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1329 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001330
Chris Lattner1e61e692010-11-15 02:46:57 +00001331 // Generate non-pic code that has direct accesses to the constant pool.
1332 // The address of the global is just (hi(&g)+lo(&g)).
1333 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1334}
1335
Scott Michelfdc40a02009-02-17 22:15:04 +00001336SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001337 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001338 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001339 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001340 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001341
Roman Divacky9fb8b492012-08-24 16:26:02 +00001342 // 64-bit SVR4 ABI code is always position-independent.
1343 // The actual address of the GlobalValue is stored in the TOC.
1344 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1345 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
1346 return DAG.getNode(PPCISD::TOC_ENTRY, CP->getDebugLoc(), MVT::i64, GA,
1347 DAG.getRegister(PPC::X2, MVT::i64));
1348 }
1349
Chris Lattner1e61e692010-11-15 02:46:57 +00001350 unsigned MOHiFlag, MOLoFlag;
1351 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1352 SDValue CPIHi =
1353 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1354 SDValue CPILo =
1355 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1356 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001357}
1358
Dan Gohmand858e902010-04-17 15:26:15 +00001359SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001360 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001361 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001362
Roman Divacky9fb8b492012-08-24 16:26:02 +00001363 // 64-bit SVR4 ABI code is always position-independent.
1364 // The actual address of the GlobalValue is stored in the TOC.
1365 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1366 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1367 return DAG.getNode(PPCISD::TOC_ENTRY, JT->getDebugLoc(), MVT::i64, GA,
1368 DAG.getRegister(PPC::X2, MVT::i64));
1369 }
1370
Chris Lattner1e61e692010-11-15 02:46:57 +00001371 unsigned MOHiFlag, MOLoFlag;
1372 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1373 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1374 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1375 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001376}
1377
Dan Gohmand858e902010-04-17 15:26:15 +00001378SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1379 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001380 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001381
Dan Gohman46510a72010-04-15 01:51:59 +00001382 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001383
Chris Lattner1e61e692010-11-15 02:46:57 +00001384 unsigned MOHiFlag, MOLoFlag;
1385 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Michael Liao6c7ccaa2012-09-12 21:43:09 +00001386 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
1387 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
Chris Lattner1e61e692010-11-15 02:46:57 +00001388 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1389}
1390
Roman Divackyfd42ed62012-06-04 17:36:38 +00001391SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1392 SelectionDAG &DAG) const {
1393
1394 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1395 DebugLoc dl = GA->getDebugLoc();
1396 const GlobalValue *GV = GA->getGlobal();
1397 EVT PtrVT = getPointerTy();
1398 bool is64bit = PPCSubTarget.isPPC64();
1399
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001400 TLSModel::Model Model = getTargetMachine().getTLSModel(GV);
Roman Divackyfd42ed62012-06-04 17:36:38 +00001401
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001402 if (Model == TLSModel::LocalExec) {
1403 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1404 PPCII::MO_TPREL16_HA);
1405 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1406 PPCII::MO_TPREL16_LO);
1407 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1408 is64bit ? MVT::i64 : MVT::i32);
1409 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
1410 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1411 }
Roman Divackyfd42ed62012-06-04 17:36:38 +00001412
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001413 if (!is64bit)
1414 llvm_unreachable("only local-exec is currently supported for ppc32");
1415
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001416 if (Model == TLSModel::InitialExec) {
Bill Schmidtdfebc4c2012-12-13 18:45:54 +00001417 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1418 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
Bill Schmidtb453e162012-12-14 17:02:38 +00001419 SDValue TPOffsetHi = DAG.getNode(PPCISD::ADDIS_GOT_TPREL_HA, dl,
1420 PtrVT, GOTReg, TGA);
1421 SDValue TPOffset = DAG.getNode(PPCISD::LD_GOT_TPREL_L, dl,
1422 PtrVT, TGA, TPOffsetHi);
Bill Schmidtdfebc4c2012-12-13 18:45:54 +00001423 return DAG.getNode(PPCISD::ADD_TLS, dl, PtrVT, TPOffset, TGA);
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001424 }
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001425
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001426 if (Model == TLSModel::GeneralDynamic) {
1427 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1428 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1429 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSGD_HA, dl, PtrVT,
1430 GOTReg, TGA);
1431 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSGD_L, dl, PtrVT,
1432 GOTEntryHi, TGA);
1433
1434 // We need a chain node, and don't have one handy. The underlying
1435 // call has no side effects, so using the function entry node
1436 // suffices.
1437 SDValue Chain = DAG.getEntryNode();
1438 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1439 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1440 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLS_ADDR, dl,
1441 PtrVT, ParmReg, TGA);
Bill Schmidt349c2782012-12-12 19:29:35 +00001442 // The return value from GET_TLS_ADDR really is in X3 already, but
1443 // some hacks are needed here to tie everything together. The extra
1444 // copies dissolve during subsequent transforms.
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001445 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1446 return DAG.getCopyFromReg(Chain, dl, PPC::X3, PtrVT);
1447 }
1448
Bill Schmidt349c2782012-12-12 19:29:35 +00001449 if (Model == TLSModel::LocalDynamic) {
1450 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1451 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1452 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSLD_HA, dl, PtrVT,
1453 GOTReg, TGA);
1454 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSLD_L, dl, PtrVT,
1455 GOTEntryHi, TGA);
1456
1457 // We need a chain node, and don't have one handy. The underlying
1458 // call has no side effects, so using the function entry node
1459 // suffices.
1460 SDValue Chain = DAG.getEntryNode();
1461 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1462 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1463 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLSLD_ADDR, dl,
1464 PtrVT, ParmReg, TGA);
1465 // The return value from GET_TLSLD_ADDR really is in X3 already, but
1466 // some hacks are needed here to tie everything together. The extra
1467 // copies dissolve during subsequent transforms.
1468 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1469 SDValue DtvOffsetHi = DAG.getNode(PPCISD::ADDIS_DTPREL_HA, dl, PtrVT,
Bill Schmidt1e18b862012-12-13 20:57:10 +00001470 Chain, ParmReg, TGA);
Bill Schmidt349c2782012-12-12 19:29:35 +00001471 return DAG.getNode(PPCISD::ADDI_DTPREL_L, dl, PtrVT, DtvOffsetHi, TGA);
1472 }
1473
1474 llvm_unreachable("Unknown TLS model!");
Roman Divackyfd42ed62012-06-04 17:36:38 +00001475}
1476
Chris Lattner1e61e692010-11-15 02:46:57 +00001477SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1478 SelectionDAG &DAG) const {
1479 EVT PtrVT = Op.getValueType();
1480 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1481 DebugLoc DL = GSDN->getDebugLoc();
1482 const GlobalValue *GV = GSDN->getGlobal();
1483
Chris Lattner1e61e692010-11-15 02:46:57 +00001484 // 64-bit SVR4 ABI code is always position-independent.
1485 // The actual address of the GlobalValue is stored in the TOC.
1486 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1487 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1488 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1489 DAG.getRegister(PPC::X2, MVT::i64));
1490 }
1491
Chris Lattner6d2ff122010-11-15 03:13:19 +00001492 unsigned MOHiFlag, MOLoFlag;
1493 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001494
Chris Lattner6d2ff122010-11-15 03:13:19 +00001495 SDValue GAHi =
1496 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1497 SDValue GALo =
1498 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001499
Chris Lattner6d2ff122010-11-15 03:13:19 +00001500 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001501
Chris Lattner6d2ff122010-11-15 03:13:19 +00001502 // If the global reference is actually to a non-lazy-pointer, we have to do an
1503 // extra load to get the address of the global.
1504 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1505 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001506 false, false, false, 0);
Chris Lattner6d2ff122010-11-15 03:13:19 +00001507 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001508}
1509
Dan Gohmand858e902010-04-17 15:26:15 +00001510SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001511 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001512 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001513
Chris Lattner1a635d62006-04-14 06:01:58 +00001514 // If we're comparing for equality to zero, expose the fact that this is
1515 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1516 // fold the new nodes.
1517 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1518 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001519 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001520 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001521 if (VT.bitsLT(MVT::i32)) {
1522 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001523 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001524 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001525 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001526 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1527 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001528 DAG.getConstant(Log2b, MVT::i32));
1529 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001530 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001531 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001532 // optimized. FIXME: revisit this when we can custom lower all setcc
1533 // optimizations.
1534 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001535 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001536 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001537
Chris Lattner1a635d62006-04-14 06:01:58 +00001538 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001539 // by xor'ing the rhs with the lhs, which is faster than setting a
1540 // condition register, reading it back out, and masking the correct bit. The
1541 // normal approach here uses sub to do this instead of xor. Using xor exposes
1542 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001543 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001544 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001545 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001546 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001547 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001548 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001549 }
Dan Gohman475871a2008-07-27 21:46:04 +00001550 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001551}
1552
Dan Gohman475871a2008-07-27 21:46:04 +00001553SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001554 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001555 SDNode *Node = Op.getNode();
1556 EVT VT = Node->getValueType(0);
1557 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1558 SDValue InChain = Node->getOperand(0);
1559 SDValue VAListPtr = Node->getOperand(1);
1560 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1561 DebugLoc dl = Node->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001562
Roman Divackybdb226e2011-06-28 15:30:42 +00001563 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1564
1565 // gpr_index
1566 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1567 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1568 false, false, 0);
1569 InChain = GprIndex.getValue(1);
1570
1571 if (VT == MVT::i64) {
1572 // Check if GprIndex is even
1573 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1574 DAG.getConstant(1, MVT::i32));
1575 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1576 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1577 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1578 DAG.getConstant(1, MVT::i32));
1579 // Align GprIndex to be even if it isn't
1580 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1581 GprIndex);
1582 }
1583
1584 // fpr index is 1 byte after gpr
1585 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1586 DAG.getConstant(1, MVT::i32));
1587
1588 // fpr
1589 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1590 FprPtr, MachinePointerInfo(SV), MVT::i8,
1591 false, false, 0);
1592 InChain = FprIndex.getValue(1);
1593
1594 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1595 DAG.getConstant(8, MVT::i32));
1596
1597 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1598 DAG.getConstant(4, MVT::i32));
1599
1600 // areas
1601 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001602 MachinePointerInfo(), false, false,
1603 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001604 InChain = OverflowArea.getValue(1);
1605
1606 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001607 MachinePointerInfo(), false, false,
1608 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001609 InChain = RegSaveArea.getValue(1);
1610
1611 // select overflow_area if index > 8
1612 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1613 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1614
Roman Divackybdb226e2011-06-28 15:30:42 +00001615 // adjustment constant gpr_index * 4/8
1616 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1617 VT.isInteger() ? GprIndex : FprIndex,
1618 DAG.getConstant(VT.isInteger() ? 4 : 8,
1619 MVT::i32));
1620
1621 // OurReg = RegSaveArea + RegConstant
1622 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1623 RegConstant);
1624
1625 // Floating types are 32 bytes into RegSaveArea
1626 if (VT.isFloatingPoint())
1627 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1628 DAG.getConstant(32, MVT::i32));
1629
1630 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1631 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1632 VT.isInteger() ? GprIndex : FprIndex,
1633 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1634 MVT::i32));
1635
1636 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1637 VT.isInteger() ? VAListPtr : FprPtr,
1638 MachinePointerInfo(SV),
1639 MVT::i8, false, false, 0);
1640
1641 // determine if we should load from reg_save_area or overflow_area
1642 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1643
1644 // increase overflow_area by 4/8 if gpr/fpr > 8
1645 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1646 DAG.getConstant(VT.isInteger() ? 4 : 8,
1647 MVT::i32));
1648
1649 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1650 OverflowAreaPlusN);
1651
1652 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1653 OverflowAreaPtr,
1654 MachinePointerInfo(),
1655 MVT::i32, false, false, 0);
1656
NAKAMURA Takumi25f6b5a2012-08-30 15:52:23 +00001657 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001658 false, false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001659}
1660
Duncan Sands4a544a72011-09-06 13:37:06 +00001661SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1662 SelectionDAG &DAG) const {
1663 return Op.getOperand(0);
1664}
1665
1666SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1667 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001668 SDValue Chain = Op.getOperand(0);
1669 SDValue Trmp = Op.getOperand(1); // trampoline
1670 SDValue FPtr = Op.getOperand(2); // nested function
1671 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001672 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001673
Owen Andersone50ed302009-08-10 22:56:29 +00001674 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001675 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001676 Type *IntPtrTy =
Micah Villmow3574eca2012-10-08 16:38:25 +00001677 DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType(
Chandler Carruthece6c6b2012-11-01 08:07:29 +00001678 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001679
Scott Michelfdc40a02009-02-17 22:15:04 +00001680 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001681 TargetLowering::ArgListEntry Entry;
1682
1683 Entry.Ty = IntPtrTy;
1684 Entry.Node = Trmp; Args.push_back(Entry);
1685
1686 // TrampSize == (isPPC64 ? 48 : 40);
1687 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001688 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001689 Args.push_back(Entry);
1690
1691 Entry.Node = FPtr; Args.push_back(Entry);
1692 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001693
Bill Wendling77959322008-09-17 00:30:57 +00001694 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001695 TargetLowering::CallLoweringInfo CLI(Chain,
1696 Type::getVoidTy(*DAG.getContext()),
1697 false, false, false, false, 0,
1698 CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001699 /*isTailCall=*/false,
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001700 /*doesNotRet=*/false,
1701 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001702 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001703 Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001704 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bill Wendling77959322008-09-17 00:30:57 +00001705
Duncan Sands4a544a72011-09-06 13:37:06 +00001706 return CallResult.second;
Bill Wendling77959322008-09-17 00:30:57 +00001707}
1708
Dan Gohman475871a2008-07-27 21:46:04 +00001709SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001710 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001711 MachineFunction &MF = DAG.getMachineFunction();
1712 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1713
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001714 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001715
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001716 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001717 // vastart just stores the address of the VarArgsFrameIndex slot into the
1718 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001719 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001720 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001721 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001722 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1723 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001724 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001725 }
1726
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001727 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001728 // We suppose the given va_list is already allocated.
1729 //
1730 // typedef struct {
1731 // char gpr; /* index into the array of 8 GPRs
1732 // * stored in the register save area
1733 // * gpr=0 corresponds to r3,
1734 // * gpr=1 to r4, etc.
1735 // */
1736 // char fpr; /* index into the array of 8 FPRs
1737 // * stored in the register save area
1738 // * fpr=0 corresponds to f1,
1739 // * fpr=1 to f2, etc.
1740 // */
1741 // char *overflow_arg_area;
1742 // /* location on stack that holds
1743 // * the next overflow argument
1744 // */
1745 // char *reg_save_area;
1746 // /* where r3:r10 and f1:f8 (if saved)
1747 // * are stored
1748 // */
1749 // } va_list[1];
1750
1751
Dan Gohman1e93df62010-04-17 14:41:14 +00001752 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1753 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001754
Nicolas Geoffray01119992007-04-03 13:59:52 +00001755
Owen Andersone50ed302009-08-10 22:56:29 +00001756 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001757
Dan Gohman1e93df62010-04-17 14:41:14 +00001758 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1759 PtrVT);
1760 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1761 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001762
Duncan Sands83ec4b62008-06-06 12:08:01 +00001763 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001764 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001765
Duncan Sands83ec4b62008-06-06 12:08:01 +00001766 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001767 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001768
1769 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001770 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001771
Dan Gohman69de1932008-02-06 22:27:42 +00001772 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001773
Nicolas Geoffray01119992007-04-03 13:59:52 +00001774 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001775 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001776 Op.getOperand(1),
1777 MachinePointerInfo(SV),
1778 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001779 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001780 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001781 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001782
Nicolas Geoffray01119992007-04-03 13:59:52 +00001783 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001784 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001785 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1786 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001787 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001788 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001789 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001790
Nicolas Geoffray01119992007-04-03 13:59:52 +00001791 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001792 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001793 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1794 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001795 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001796 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001797 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001798
1799 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001800 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1801 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001802 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001803
Chris Lattner1a635d62006-04-14 06:01:58 +00001804}
1805
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001806#include "PPCGenCallingConv.inc"
1807
Bill Schmidt212af6a2013-02-06 17:33:58 +00001808static bool CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
1809 CCValAssign::LocInfo &LocInfo,
1810 ISD::ArgFlagsTy &ArgFlags,
1811 CCState &State) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001812 return true;
1813}
1814
Bill Schmidt212af6a2013-02-06 17:33:58 +00001815static bool CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
1816 MVT &LocVT,
1817 CCValAssign::LocInfo &LocInfo,
1818 ISD::ArgFlagsTy &ArgFlags,
1819 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001820 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001821 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1822 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1823 };
1824 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001825
Tilmann Schellerffd02002009-07-03 06:45:56 +00001826 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1827
1828 // Skip one register if the first unallocated register has an even register
1829 // number and there are still argument registers available which have not been
1830 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1831 // need to skip a register if RegNum is odd.
1832 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1833 State.AllocateReg(ArgRegs[RegNum]);
1834 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001835
Tilmann Schellerffd02002009-07-03 06:45:56 +00001836 // Always return false here, as this function only makes sure that the first
1837 // unallocated register has an odd register number and does not actually
1838 // allocate a register for the current argument.
1839 return false;
1840}
1841
Bill Schmidt212af6a2013-02-06 17:33:58 +00001842static bool CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
1843 MVT &LocVT,
1844 CCValAssign::LocInfo &LocInfo,
1845 ISD::ArgFlagsTy &ArgFlags,
1846 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001847 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001848 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1849 PPC::F8
1850 };
1851
1852 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001853
Tilmann Schellerffd02002009-07-03 06:45:56 +00001854 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1855
1856 // If there is only one Floating-point register left we need to put both f64
1857 // values of a split ppc_fp128 value on the stack.
1858 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1859 State.AllocateReg(ArgRegs[RegNum]);
1860 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001861
Tilmann Schellerffd02002009-07-03 06:45:56 +00001862 // Always return false here, as this function only makes sure that the two f64
1863 // values a ppc_fp128 value is split into are both passed in registers or both
1864 // passed on the stack and does not actually allocate a register for the
1865 // current argument.
1866 return false;
1867}
1868
Chris Lattner9f0bc652007-02-25 05:34:32 +00001869/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001870/// on Darwin.
Craig Topperb78ca422012-03-11 07:16:55 +00001871static const uint16_t *GetFPR() {
1872 static const uint16_t FPR[] = {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001873 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001874 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001875 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001876
Chris Lattner9f0bc652007-02-25 05:34:32 +00001877 return FPR;
1878}
1879
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001880/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1881/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001882static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001883 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001884 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001885 if (Flags.isByVal())
1886 ArgSize = Flags.getByValSize();
1887 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1888
1889 return ArgSize;
1890}
1891
Dan Gohman475871a2008-07-27 21:46:04 +00001892SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001893PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001894 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001895 const SmallVectorImpl<ISD::InputArg>
1896 &Ins,
1897 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001898 SmallVectorImpl<SDValue> &InVals)
1899 const {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001900 if (PPCSubTarget.isSVR4ABI()) {
1901 if (PPCSubTarget.isPPC64())
1902 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins,
1903 dl, DAG, InVals);
1904 else
1905 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins,
1906 dl, DAG, InVals);
Bill Schmidt419f3762012-09-19 15:42:13 +00001907 } else {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001908 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1909 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001910 }
1911}
1912
1913SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00001914PPCTargetLowering::LowerFormalArguments_32SVR4(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001915 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001916 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001917 const SmallVectorImpl<ISD::InputArg>
1918 &Ins,
1919 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001920 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001921
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001922 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001923 // +-----------------------------------+
1924 // +--> | Back chain |
1925 // | +-----------------------------------+
1926 // | | Floating-point register save area |
1927 // | +-----------------------------------+
1928 // | | General register save area |
1929 // | +-----------------------------------+
1930 // | | CR save word |
1931 // | +-----------------------------------+
1932 // | | VRSAVE save word |
1933 // | +-----------------------------------+
1934 // | | Alignment padding |
1935 // | +-----------------------------------+
1936 // | | Vector register save area |
1937 // | +-----------------------------------+
1938 // | | Local variable space |
1939 // | +-----------------------------------+
1940 // | | Parameter list area |
1941 // | +-----------------------------------+
1942 // | | LR save word |
1943 // | +-----------------------------------+
1944 // SP--> +--- | Back chain |
1945 // +-----------------------------------+
1946 //
1947 // Specifications:
1948 // System V Application Binary Interface PowerPC Processor Supplement
1949 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001950
Tilmann Schellerffd02002009-07-03 06:45:56 +00001951 MachineFunction &MF = DAG.getMachineFunction();
1952 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001953 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001954
Owen Andersone50ed302009-08-10 22:56:29 +00001955 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001956 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001957 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1958 (CallConv == CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001959 unsigned PtrByteSize = 4;
1960
1961 // Assign locations to all of the incoming arguments.
1962 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001963 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001964 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001965
1966 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001967 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001968
Bill Schmidt212af6a2013-02-06 17:33:58 +00001969 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001970
Tilmann Schellerffd02002009-07-03 06:45:56 +00001971 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1972 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001973
Tilmann Schellerffd02002009-07-03 06:45:56 +00001974 // Arguments stored in registers.
1975 if (VA.isRegLoc()) {
Craig Topper44d23822012-02-22 05:59:10 +00001976 const TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001977 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001978
Owen Anderson825b72b2009-08-11 20:47:22 +00001979 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001980 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001981 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001982 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +00001983 RC = &PPC::GPRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001984 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001985 case MVT::f32:
Craig Topperc9099502012-04-20 06:31:50 +00001986 RC = &PPC::F4RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001987 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001988 case MVT::f64:
Craig Topperc9099502012-04-20 06:31:50 +00001989 RC = &PPC::F8RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001990 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001991 case MVT::v16i8:
1992 case MVT::v8i16:
1993 case MVT::v4i32:
1994 case MVT::v4f32:
Craig Topperc9099502012-04-20 06:31:50 +00001995 RC = &PPC::VRRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001996 break;
1997 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001998
Tilmann Schellerffd02002009-07-03 06:45:56 +00001999 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00002000 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002001 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002002
Dan Gohman98ca4f22009-08-05 01:29:28 +00002003 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002004 } else {
2005 // Argument stored in memory.
2006 assert(VA.isMemLoc());
2007
2008 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
2009 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00002010 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002011
2012 // Create load nodes to retrieve arguments from the stack.
2013 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002014 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
2015 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002016 false, false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002017 }
2018 }
2019
2020 // Assign locations to all of the incoming aggregate by value arguments.
2021 // Aggregates passed by value are stored in the local variable space of the
2022 // caller's stack frame, right above the parameter list area.
2023 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002024 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00002025 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002026
2027 // Reserve stack space for the allocations in CCInfo.
2028 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2029
Bill Schmidt212af6a2013-02-06 17:33:58 +00002030 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002031
2032 // Area that is at least reserved in the caller of this function.
2033 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002034
Tilmann Schellerffd02002009-07-03 06:45:56 +00002035 // Set the size that is at least reserved in caller of this function. Tail
2036 // call optimized function's reserved stack space needs to be aligned so that
2037 // taking the difference between two stack areas will result in an aligned
2038 // stack.
2039 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2040
2041 MinReservedArea =
2042 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002043 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002044
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002045 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00002046 getStackAlignment();
2047 unsigned AlignMask = TargetAlign-1;
2048 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002049
Tilmann Schellerffd02002009-07-03 06:45:56 +00002050 FI->setMinReservedArea(MinReservedArea);
2051
2052 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002053
Tilmann Schellerffd02002009-07-03 06:45:56 +00002054 // If the function takes variable number of arguments, make a frame index for
2055 // the start of the first vararg value... for expansion of llvm.va_start.
2056 if (isVarArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00002057 static const uint16_t GPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002058 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2059 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2060 };
2061 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
2062
Craig Topperc5eaae42012-03-11 07:57:25 +00002063 static const uint16_t FPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002064 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2065 PPC::F8
2066 };
2067 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
2068
Dan Gohman1e93df62010-04-17 14:41:14 +00002069 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
2070 NumGPArgRegs));
2071 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
2072 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002073
2074 // Make room for NumGPArgRegs and NumFPArgRegs.
2075 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00002076 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002077
Dan Gohman1e93df62010-04-17 14:41:14 +00002078 FuncInfo->setVarArgsStackOffset(
2079 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002080 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002081
Dan Gohman1e93df62010-04-17 14:41:14 +00002082 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
2083 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002084
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00002085 // The fixed integer arguments of a variadic function are stored to the
2086 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
2087 // the result of va_next.
2088 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
2089 // Get an existing live-in vreg, or add a new one.
2090 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
2091 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00002092 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002093
Dan Gohman98ca4f22009-08-05 01:29:28 +00002094 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002095 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2096 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002097 MemOps.push_back(Store);
2098 // Increment the address by four for the next argument to store
2099 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
2100 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2101 }
2102
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002103 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
2104 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00002105 // The double arguments are stored to the VarArgsFrameIndex
2106 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00002107 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
2108 // Get an existing live-in vreg, or add a new one.
2109 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
2110 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00002111 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002112
Owen Anderson825b72b2009-08-11 20:47:22 +00002113 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002114 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2115 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002116 MemOps.push_back(Store);
2117 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00002118 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00002119 PtrVT);
2120 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2121 }
2122 }
2123
2124 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002125 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002126 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002127
Dan Gohman98ca4f22009-08-05 01:29:28 +00002128 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002129}
2130
Bill Schmidt726c2372012-10-23 15:51:16 +00002131// PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2132// value to MVT::i64 and then truncate to the correct register size.
2133SDValue
2134PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
2135 SelectionDAG &DAG, SDValue ArgVal,
2136 DebugLoc dl) const {
2137 if (Flags.isSExt())
2138 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
2139 DAG.getValueType(ObjectVT));
2140 else if (Flags.isZExt())
2141 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
2142 DAG.getValueType(ObjectVT));
2143
2144 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
2145}
2146
2147// Set the size that is at least reserved in caller of this function. Tail
2148// call optimized functions' reserved stack space needs to be aligned so that
2149// taking the difference between two stack areas will result in an aligned
2150// stack.
2151void
2152PPCTargetLowering::setMinReservedArea(MachineFunction &MF, SelectionDAG &DAG,
2153 unsigned nAltivecParamsAtEnd,
2154 unsigned MinReservedArea,
2155 bool isPPC64) const {
2156 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2157 // Add the Altivec parameters at the end, if needed.
2158 if (nAltivecParamsAtEnd) {
2159 MinReservedArea = ((MinReservedArea+15)/16)*16;
2160 MinReservedArea += 16*nAltivecParamsAtEnd;
2161 }
2162 MinReservedArea =
2163 std::max(MinReservedArea,
2164 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2165 unsigned TargetAlign
2166 = DAG.getMachineFunction().getTarget().getFrameLowering()->
2167 getStackAlignment();
2168 unsigned AlignMask = TargetAlign-1;
2169 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2170 FI->setMinReservedArea(MinReservedArea);
2171}
2172
Tilmann Schellerffd02002009-07-03 06:45:56 +00002173SDValue
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002174PPCTargetLowering::LowerFormalArguments_64SVR4(
2175 SDValue Chain,
2176 CallingConv::ID CallConv, bool isVarArg,
2177 const SmallVectorImpl<ISD::InputArg>
2178 &Ins,
2179 DebugLoc dl, SelectionDAG &DAG,
2180 SmallVectorImpl<SDValue> &InVals) const {
2181 // TODO: add description of PPC stack frame format, or at least some docs.
2182 //
2183 MachineFunction &MF = DAG.getMachineFunction();
2184 MachineFrameInfo *MFI = MF.getFrameInfo();
2185 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2186
2187 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2188 // Potential tail calls could cause overwriting of argument stack slots.
2189 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2190 (CallConv == CallingConv::Fast));
2191 unsigned PtrByteSize = 8;
2192
2193 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
2194 // Area that is at least reserved in caller of this function.
2195 unsigned MinReservedArea = ArgOffset;
2196
2197 static const uint16_t GPR[] = {
2198 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2199 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2200 };
2201
2202 static const uint16_t *FPR = GetFPR();
2203
2204 static const uint16_t VR[] = {
2205 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2206 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2207 };
2208
2209 const unsigned Num_GPR_Regs = array_lengthof(GPR);
2210 const unsigned Num_FPR_Regs = 13;
2211 const unsigned Num_VR_Regs = array_lengthof(VR);
2212
2213 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
2214
2215 // Add DAG nodes to load the arguments or copy them out of registers. On
2216 // entry to a function on PPC, the arguments start after the linkage area,
2217 // although the first ones are often in registers.
2218
2219 SmallVector<SDValue, 8> MemOps;
2220 unsigned nAltivecParamsAtEnd = 0;
2221 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt49deebb2013-02-20 17:31:41 +00002222 unsigned CurArgIdx = 0;
2223 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002224 SDValue ArgVal;
2225 bool needsLoad = false;
2226 EVT ObjectVT = Ins[ArgNo].VT;
2227 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
2228 unsigned ArgSize = ObjSize;
2229 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidt49deebb2013-02-20 17:31:41 +00002230 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
2231 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002232
2233 unsigned CurArgOffset = ArgOffset;
2234
2235 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
2236 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2237 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
2238 if (isVarArg) {
2239 MinReservedArea = ((MinReservedArea+15)/16)*16;
2240 MinReservedArea += CalculateStackSlotSize(ObjectVT,
2241 Flags,
2242 PtrByteSize);
2243 } else
2244 nAltivecParamsAtEnd++;
2245 } else
2246 // Calculate min reserved area.
2247 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
2248 Flags,
2249 PtrByteSize);
2250
2251 // FIXME the codegen can be much improved in some cases.
2252 // We do not have to keep everything in memory.
2253 if (Flags.isByVal()) {
2254 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
2255 ObjSize = Flags.getByValSize();
2256 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt42d43352012-10-31 01:15:05 +00002257 // Empty aggregate parameters do not take up registers. Examples:
2258 // struct { } a;
2259 // union { } b;
2260 // int c[0];
2261 // etc. However, we have to provide a place-holder in InVals, so
2262 // pretend we have an 8-byte item at the current address for that
2263 // purpose.
2264 if (!ObjSize) {
2265 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2266 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2267 InVals.push_back(FIN);
2268 continue;
2269 }
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002270 // All aggregates smaller than 8 bytes must be passed right-justified.
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002271 if (ObjSize < PtrByteSize)
2272 CurArgOffset = CurArgOffset + (PtrByteSize - ObjSize);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002273 // The value of the object is its address.
2274 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
2275 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2276 InVals.push_back(FIN);
Bill Schmidt37900c52012-10-25 13:38:09 +00002277
2278 if (ObjSize < 8) {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002279 if (GPR_idx != Num_GPR_Regs) {
Bill Schmidt37900c52012-10-25 13:38:09 +00002280 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002281 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002282 SDValue Store;
2283
2284 if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
2285 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
2286 (ObjSize == 2 ? MVT::i16 : MVT::i32));
2287 Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
2288 MachinePointerInfo(FuncArg, CurArgOffset),
2289 ObjType, false, false, 0);
2290 } else {
2291 // For sizes that don't fit a truncating store (3, 5, 6, 7),
2292 // store the whole register as-is to the parameter save area
2293 // slot. The address of the parameter was already calculated
2294 // above (InVals.push_back(FIN)) to be the right-justified
2295 // offset within the slot. For this store, we need a new
2296 // frame index that points at the beginning of the slot.
2297 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2298 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2299 Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2300 MachinePointerInfo(FuncArg, ArgOffset),
2301 false, false, 0);
2302 }
2303
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002304 MemOps.push_back(Store);
2305 ++GPR_idx;
2306 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002307 // Whether we copied from a register or not, advance the offset
2308 // into the parameter save area by a full doubleword.
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002309 ArgOffset += PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002310 continue;
2311 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002312
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002313 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2314 // Store whatever pieces of the object are in registers
2315 // to memory. ArgOffset will be the address of the beginning
2316 // of the object.
2317 if (GPR_idx != Num_GPR_Regs) {
2318 unsigned VReg;
2319 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2320 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2321 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2322 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002323 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002324 MachinePointerInfo(FuncArg, ArgOffset),
2325 false, false, 0);
2326 MemOps.push_back(Store);
2327 ++GPR_idx;
2328 ArgOffset += PtrByteSize;
2329 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002330 ArgOffset += ArgSize - j;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002331 break;
2332 }
2333 }
2334 continue;
2335 }
2336
2337 switch (ObjectVT.getSimpleVT().SimpleTy) {
2338 default: llvm_unreachable("Unhandled argument type!");
2339 case MVT::i32:
2340 case MVT::i64:
2341 if (GPR_idx != Num_GPR_Regs) {
2342 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2343 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2344
Bill Schmidt726c2372012-10-23 15:51:16 +00002345 if (ObjectVT == MVT::i32)
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002346 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2347 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002348 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002349
2350 ++GPR_idx;
2351 } else {
2352 needsLoad = true;
2353 ArgSize = PtrByteSize;
2354 }
2355 ArgOffset += 8;
2356 break;
2357
2358 case MVT::f32:
2359 case MVT::f64:
2360 // Every 8 bytes of argument space consumes one of the GPRs available for
2361 // argument passing.
2362 if (GPR_idx != Num_GPR_Regs) {
2363 ++GPR_idx;
2364 }
2365 if (FPR_idx != Num_FPR_Regs) {
2366 unsigned VReg;
2367
2368 if (ObjectVT == MVT::f32)
2369 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
2370 else
2371 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
2372
2373 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2374 ++FPR_idx;
2375 } else {
2376 needsLoad = true;
Bill Schmidta867f372012-10-11 15:38:20 +00002377 ArgSize = PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002378 }
2379
2380 ArgOffset += 8;
2381 break;
2382 case MVT::v4f32:
2383 case MVT::v4i32:
2384 case MVT::v8i16:
2385 case MVT::v16i8:
2386 // Note that vector arguments in registers don't reserve stack space,
2387 // except in varargs functions.
2388 if (VR_idx != Num_VR_Regs) {
2389 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
2390 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2391 if (isVarArg) {
2392 while ((ArgOffset % 16) != 0) {
2393 ArgOffset += PtrByteSize;
2394 if (GPR_idx != Num_GPR_Regs)
2395 GPR_idx++;
2396 }
2397 ArgOffset += 16;
2398 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
2399 }
2400 ++VR_idx;
2401 } else {
2402 // Vectors are aligned.
2403 ArgOffset = ((ArgOffset+15)/16)*16;
2404 CurArgOffset = ArgOffset;
2405 ArgOffset += 16;
2406 needsLoad = true;
2407 }
2408 break;
2409 }
2410
2411 // We need to load the argument to a virtual register if we determined
2412 // above that we ran out of physical registers of the appropriate type.
2413 if (needsLoad) {
2414 int FI = MFI->CreateFixedObject(ObjSize,
2415 CurArgOffset + (ArgSize - ObjSize),
2416 isImmutable);
2417 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2418 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
2419 false, false, false, 0);
2420 }
2421
2422 InVals.push_back(ArgVal);
2423 }
2424
2425 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002426 // call optimized functions' reserved stack space needs to be aligned so that
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002427 // taking the difference between two stack areas will result in an aligned
2428 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002429 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, true);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002430
2431 // If the function takes variable number of arguments, make a frame index for
2432 // the start of the first vararg value... for expansion of llvm.va_start.
2433 if (isVarArg) {
2434 int Depth = ArgOffset;
2435
2436 FuncInfo->setVarArgsFrameIndex(
Bill Schmidt726c2372012-10-23 15:51:16 +00002437 MFI->CreateFixedObject(PtrByteSize, Depth, true));
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002438 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
2439
2440 // If this function is vararg, store any remaining integer argument regs
2441 // to their spots on the stack so that they may be loaded by deferencing the
2442 // result of va_next.
2443 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
2444 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2445 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2446 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2447 MachinePointerInfo(), false, false, 0);
2448 MemOps.push_back(Store);
2449 // Increment the address by four for the next argument to store
Bill Schmidt726c2372012-10-23 15:51:16 +00002450 SDValue PtrOff = DAG.getConstant(PtrByteSize, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002451 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2452 }
2453 }
2454
2455 if (!MemOps.empty())
2456 Chain = DAG.getNode(ISD::TokenFactor, dl,
2457 MVT::Other, &MemOps[0], MemOps.size());
2458
2459 return Chain;
2460}
2461
2462SDValue
2463PPCTargetLowering::LowerFormalArguments_Darwin(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002464 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002465 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002466 const SmallVectorImpl<ISD::InputArg>
2467 &Ins,
2468 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002469 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002470 // TODO: add description of PPC stack frame format, or at least some docs.
2471 //
2472 MachineFunction &MF = DAG.getMachineFunction();
2473 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00002474 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00002475
Owen Andersone50ed302009-08-10 22:56:29 +00002476 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002477 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002478 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002479 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2480 (CallConv == CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00002481 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00002482
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002483 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002484 // Area that is at least reserved in caller of this function.
2485 unsigned MinReservedArea = ArgOffset;
2486
Craig Topperb78ca422012-03-11 07:16:55 +00002487 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002488 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2489 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2490 };
Craig Topperb78ca422012-03-11 07:16:55 +00002491 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00002492 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2493 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2494 };
Scott Michelfdc40a02009-02-17 22:15:04 +00002495
Craig Topperb78ca422012-03-11 07:16:55 +00002496 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00002497
Craig Topperb78ca422012-03-11 07:16:55 +00002498 static const uint16_t VR[] = {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002499 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2500 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2501 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00002502
Owen Anderson718cb662007-09-07 04:06:50 +00002503 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002504 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00002505 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002506
2507 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002508
Craig Topperb78ca422012-03-11 07:16:55 +00002509 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00002510
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002511 // In 32-bit non-varargs functions, the stack space for vectors is after the
2512 // stack space for non-vectors. We do not use this space unless we have
2513 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00002514 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002515 // that out...for the pathological case, compute VecArgOffset as the
2516 // start of the vector parameter area. Computing VecArgOffset is the
2517 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002518 unsigned VecArgOffset = ArgOffset;
2519 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002520 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002521 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00002522 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002523 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002524
Duncan Sands276dcbd2008-03-21 09:14:45 +00002525 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002526 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer263109d2012-01-20 14:42:32 +00002527 unsigned ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00002528 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002529 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2530 VecArgOffset += ArgSize;
2531 continue;
2532 }
2533
Owen Anderson825b72b2009-08-11 20:47:22 +00002534 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002535 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002536 case MVT::i32:
2537 case MVT::f32:
Bill Schmidt419f3762012-09-19 15:42:13 +00002538 VecArgOffset += 4;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002539 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002540 case MVT::i64: // PPC64
2541 case MVT::f64:
Bill Schmidt419f3762012-09-19 15:42:13 +00002542 // FIXME: We are guaranteed to be !isPPC64 at this point.
2543 // Does MVT::i64 apply?
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002544 VecArgOffset += 8;
2545 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002546 case MVT::v4f32:
2547 case MVT::v4i32:
2548 case MVT::v8i16:
2549 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002550 // Nothing to do, we're only looking at Nonvector args here.
2551 break;
2552 }
2553 }
2554 }
2555 // We've found where the vector parameter area in memory is. Skip the
2556 // first 12 parameters; these don't use that memory.
2557 VecArgOffset = ((VecArgOffset+15)/16)*16;
2558 VecArgOffset += 12*16;
2559
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002560 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00002561 // entry to a function on PPC, the arguments start after the linkage area,
2562 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002563
Dan Gohman475871a2008-07-27 21:46:04 +00002564 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002565 unsigned nAltivecParamsAtEnd = 0;
Bill Schmidt49deebb2013-02-20 17:31:41 +00002566 // FIXME: FuncArg and Ins[ArgNo] must reference the same argument.
2567 // When passing anonymous aggregates, this is currently not true.
2568 // See LowerFormalArguments_64SVR4 for a fix.
Roman Divacky5236ab32012-09-24 20:47:19 +00002569 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
2570 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo, ++FuncArg) {
Dan Gohman475871a2008-07-27 21:46:04 +00002571 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002572 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00002573 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002574 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00002575 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002576 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002577
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002578 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002579
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002580 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002581 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2582 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002583 if (isVarArg || isPPC64) {
2584 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002585 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00002586 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002587 PtrByteSize);
2588 } else nAltivecParamsAtEnd++;
2589 } else
2590 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002591 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00002592 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002593 PtrByteSize);
2594
Dale Johannesen8419dd62008-03-07 20:27:40 +00002595 // FIXME the codegen can be much improved in some cases.
2596 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002597 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00002598 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002599 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00002600 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002601 // Objects of size 1 and 2 are right justified, everything else is
2602 // left justified. This means the memory address is adjusted forwards.
Dale Johannesen7f96f392008-03-08 01:41:42 +00002603 if (ObjSize==1 || ObjSize==2) {
2604 CurArgOffset = CurArgOffset + (4 - ObjSize);
2605 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002606 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00002607 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002608 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002609 InVals.push_back(FIN);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002610 if (ObjSize==1 || ObjSize==2) {
Dale Johannesen7f96f392008-03-08 01:41:42 +00002611 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002612 unsigned VReg;
2613 if (isPPC64)
2614 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2615 else
2616 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002617 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt726c2372012-10-23 15:51:16 +00002618 EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16;
Scott Michelfdc40a02009-02-17 22:15:04 +00002619 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002620 MachinePointerInfo(FuncArg,
2621 CurArgOffset),
Bill Schmidt419f3762012-09-19 15:42:13 +00002622 ObjType, false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002623 MemOps.push_back(Store);
2624 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002625 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002626
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002627 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002628
Dale Johannesen7f96f392008-03-08 01:41:42 +00002629 continue;
2630 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002631 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2632 // Store whatever pieces of the object are in registers
Bill Schmidt419f3762012-09-19 15:42:13 +00002633 // to memory. ArgOffset will be the address of the beginning
2634 // of the object.
Dale Johannesen8419dd62008-03-07 20:27:40 +00002635 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002636 unsigned VReg;
2637 if (isPPC64)
2638 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2639 else
2640 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002641 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002642 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002643 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002644 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002645 MachinePointerInfo(FuncArg, ArgOffset),
David Greene534502d12010-02-15 16:56:53 +00002646 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002647 MemOps.push_back(Store);
2648 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002649 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002650 } else {
2651 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2652 break;
2653 }
2654 }
2655 continue;
2656 }
2657
Owen Anderson825b72b2009-08-11 20:47:22 +00002658 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002659 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002660 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002661 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002662 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002663 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002664 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002665 ++GPR_idx;
2666 } else {
2667 needsLoad = true;
2668 ArgSize = PtrByteSize;
2669 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002670 // All int arguments reserve stack space in the Darwin ABI.
2671 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002672 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002673 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002674 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002675 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002676 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002677 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002678 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002679
Bill Schmidt726c2372012-10-23 15:51:16 +00002680 if (ObjectVT == MVT::i32)
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002681 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002682 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002683 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002684
Chris Lattnerc91a4752006-06-26 22:48:35 +00002685 ++GPR_idx;
2686 } else {
2687 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002688 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002689 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002690 // All int arguments reserve stack space in the Darwin ABI.
2691 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002692 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002693
Owen Anderson825b72b2009-08-11 20:47:22 +00002694 case MVT::f32:
2695 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002696 // Every 4 bytes of argument space consumes one of the GPRs available for
2697 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002698 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002699 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002700 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002701 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002702 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002703 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002704 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002705
Owen Anderson825b72b2009-08-11 20:47:22 +00002706 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002707 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002708 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002709 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002710
Dan Gohman98ca4f22009-08-05 01:29:28 +00002711 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002712 ++FPR_idx;
2713 } else {
2714 needsLoad = true;
2715 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002716
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002717 // All FP arguments reserve stack space in the Darwin ABI.
2718 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002719 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002720 case MVT::v4f32:
2721 case MVT::v4i32:
2722 case MVT::v8i16:
2723 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002724 // Note that vector arguments in registers don't reserve stack space,
2725 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002726 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002727 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002728 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002729 if (isVarArg) {
2730 while ((ArgOffset % 16) != 0) {
2731 ArgOffset += PtrByteSize;
2732 if (GPR_idx != Num_GPR_Regs)
2733 GPR_idx++;
2734 }
2735 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002736 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002737 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002738 ++VR_idx;
2739 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002740 if (!isVarArg && !isPPC64) {
2741 // Vectors go after all the nonvectors.
2742 CurArgOffset = VecArgOffset;
2743 VecArgOffset += 16;
2744 } else {
2745 // Vectors are aligned.
2746 ArgOffset = ((ArgOffset+15)/16)*16;
2747 CurArgOffset = ArgOffset;
2748 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002749 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002750 needsLoad = true;
2751 }
2752 break;
2753 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002754
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002755 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002756 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002757 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002758 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002759 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002760 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002761 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002762 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002763 false, false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002764 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002765
Dan Gohman98ca4f22009-08-05 01:29:28 +00002766 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002767 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002768
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002769 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002770 // call optimized functions' reserved stack space needs to be aligned so that
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002771 // taking the difference between two stack areas will result in an aligned
2772 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002773 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, isPPC64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002774
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002775 // If the function takes variable number of arguments, make a frame index for
2776 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002777 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002778 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002779
Dan Gohman1e93df62010-04-17 14:41:14 +00002780 FuncInfo->setVarArgsFrameIndex(
2781 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002782 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002783 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002784
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002785 // If this function is vararg, store any remaining integer argument regs
2786 // to their spots on the stack so that they may be loaded by deferencing the
2787 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002788 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002789 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002790
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002791 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002792 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002793 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002794 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002795
Dan Gohman98ca4f22009-08-05 01:29:28 +00002796 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002797 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2798 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002799 MemOps.push_back(Store);
2800 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002801 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002802 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002803 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002804 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002805
Dale Johannesen8419dd62008-03-07 20:27:40 +00002806 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002807 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002808 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002809
Dan Gohman98ca4f22009-08-05 01:29:28 +00002810 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002811}
2812
Bill Schmidt419f3762012-09-19 15:42:13 +00002813/// CalculateParameterAndLinkageAreaSize - Get the size of the parameter plus
2814/// linkage area for the Darwin ABI, or the 64-bit SVR4 ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002815static unsigned
2816CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2817 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002818 bool isVarArg,
2819 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002820 const SmallVectorImpl<ISD::OutputArg>
2821 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002822 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002823 unsigned &nAltivecParamsAtEnd) {
2824 // Count how many bytes are to be pushed on the stack, including the linkage
2825 // area, and parameter passing area. We start with 24/48 bytes, which is
2826 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002827 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002828 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002829 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2830
2831 // Add up all the space actually used.
2832 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2833 // they all go in registers, but we must reserve stack space for them for
2834 // possible use by the caller. In varargs or 64-bit calls, parameters are
2835 // assigned stack space in order, with padding so Altivec parameters are
2836 // 16-byte aligned.
2837 nAltivecParamsAtEnd = 0;
2838 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002839 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002840 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002841 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002842 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2843 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002844 if (!isVarArg && !isPPC64) {
2845 // Non-varargs Altivec parameters go after all the non-Altivec
2846 // parameters; handle those later so we know how much padding we need.
2847 nAltivecParamsAtEnd++;
2848 continue;
2849 }
2850 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2851 NumBytes = ((NumBytes+15)/16)*16;
2852 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002853 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002854 }
2855
2856 // Allow for Altivec parameters at the end, if needed.
2857 if (nAltivecParamsAtEnd) {
2858 NumBytes = ((NumBytes+15)/16)*16;
2859 NumBytes += 16*nAltivecParamsAtEnd;
2860 }
2861
2862 // The prolog code of the callee may store up to 8 GPR argument registers to
2863 // the stack, allowing va_start to index over them in memory if its varargs.
2864 // Because we cannot tell if this is needed on the caller side, we have to
2865 // conservatively assume that it is needed. As such, make sure we have at
2866 // least enough stack space for the caller to store the 8 GPRs.
2867 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002868 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002869
2870 // Tail call needs the stack to be aligned.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002871 if (CC == CallingConv::Fast && DAG.getTarget().Options.GuaranteedTailCallOpt){
2872 unsigned TargetAlign = DAG.getMachineFunction().getTarget().
2873 getFrameLowering()->getStackAlignment();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002874 unsigned AlignMask = TargetAlign-1;
2875 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2876 }
2877
2878 return NumBytes;
2879}
2880
2881/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002882/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002883static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002884 unsigned ParamSize) {
2885
Dale Johannesenb60d5192009-11-24 01:09:07 +00002886 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002887
2888 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2889 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2890 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2891 // Remember only if the new adjustement is bigger.
2892 if (SPDiff < FI->getTailCallSPDelta())
2893 FI->setTailCallSPDelta(SPDiff);
2894
2895 return SPDiff;
2896}
2897
Dan Gohman98ca4f22009-08-05 01:29:28 +00002898/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2899/// for tail call optimization. Targets which want to do tail call
2900/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002901bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002902PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002903 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002904 bool isVarArg,
2905 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002906 SelectionDAG& DAG) const {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002907 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002908 return false;
2909
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002910 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002911 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002912 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002913
Dan Gohman98ca4f22009-08-05 01:29:28 +00002914 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002915 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002916 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2917 // Functions containing by val parameters are not supported.
2918 for (unsigned i = 0; i != Ins.size(); i++) {
2919 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2920 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002921 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002922
2923 // Non PIC/GOT tail calls are supported.
2924 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2925 return true;
2926
2927 // At the moment we can only do local tail calls (in same module, hidden
2928 // or protected) if we are generating PIC.
2929 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2930 return G->getGlobal()->hasHiddenVisibility()
2931 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002932 }
2933
2934 return false;
2935}
2936
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002937/// isCallCompatibleAddress - Return the immediate to use if the specified
2938/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002939static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002940 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2941 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002942
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002943 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002944 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith1144af32012-08-24 23:29:28 +00002945 SignExtend32<26>(Addr) != Addr)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002946 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002947
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002948 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002949 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002950}
2951
Dan Gohman844731a2008-05-13 00:00:25 +00002952namespace {
2953
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002954struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002955 SDValue Arg;
2956 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002957 int FrameIdx;
2958
2959 TailCallArgumentInfo() : FrameIdx(0) {}
2960};
2961
Dan Gohman844731a2008-05-13 00:00:25 +00002962}
2963
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002964/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2965static void
2966StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002967 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002968 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002969 SmallVector<SDValue, 8> &MemOpChains,
2970 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002971 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002972 SDValue Arg = TailCallArgs[i].Arg;
2973 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002974 int FI = TailCallArgs[i].FrameIdx;
2975 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002976 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002977 MachinePointerInfo::getFixedStack(FI),
2978 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002979 }
2980}
2981
2982/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2983/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002984static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002985 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002986 SDValue Chain,
2987 SDValue OldRetAddr,
2988 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002989 int SPDiff,
2990 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002991 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002992 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002993 if (SPDiff) {
2994 // Calculate the new stack slot for the return address.
2995 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002996 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002997 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002998 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002999 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00003000 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00003001 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003002 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003003 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00003004 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003005
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003006 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
3007 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003008 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00003009 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003010 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00003011 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00003012 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003013 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
3014 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003015 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00003016 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003017 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003018 }
3019 return Chain;
3020}
3021
3022/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
3023/// the position of the argument.
3024static void
3025CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00003026 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003027 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
3028 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003029 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00003030 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00003031 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00003032 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003033 TailCallArgumentInfo Info;
3034 Info.Arg = Arg;
3035 Info.FrameIdxOp = FIN;
3036 Info.FrameIdx = FI;
3037 TailCallArguments.push_back(Info);
3038}
3039
3040/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
3041/// stack slot. Returns the chain as result and the loaded frame pointers in
3042/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00003043SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003044 int SPDiff,
3045 SDValue Chain,
3046 SDValue &LROpOut,
3047 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003048 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00003049 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003050 if (SPDiff) {
3051 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00003052 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003053 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003054 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003055 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00003056 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003057
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003058 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
3059 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003060 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00003061 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003062 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003063 false, false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003064 Chain = SDValue(FPOpOut.getNode(), 1);
3065 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003066 }
3067 return Chain;
3068}
3069
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003070/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00003071/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003072/// specified by the specific parameter attribute. The copy will be passed as
3073/// a byval function parameter.
3074/// Sometimes what we are copying is the end of a larger object, the part that
3075/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00003076static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00003077CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00003078 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003079 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003080 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00003081 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00003082 false, false, MachinePointerInfo(0),
3083 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003084}
Chris Lattner9f0bc652007-02-25 05:34:32 +00003085
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003086/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
3087/// tail calls.
3088static void
Dan Gohman475871a2008-07-27 21:46:04 +00003089LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
3090 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003091 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00003092 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003093 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003094 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00003095 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003096 if (!isTailCall) {
3097 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00003098 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003099 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00003100 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003101 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003102 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003103 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003104 DAG.getConstant(ArgOffset, PtrVT));
3105 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00003106 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
3107 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003108 // Calculate and remember argument location.
3109 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
3110 TailCallArguments);
3111}
3112
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003113static
3114void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
3115 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
3116 SDValue LROp, SDValue FPOp, bool isDarwinABI,
3117 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
3118 MachineFunction &MF = DAG.getMachineFunction();
3119
3120 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
3121 // might overwrite each other in case of tail call optimization.
3122 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00003123 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003124 InFlag = SDValue();
3125 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
3126 MemOpChains2, dl);
3127 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003128 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003129 &MemOpChains2[0], MemOpChains2.size());
3130
3131 // Store the return address to the appropriate stack slot.
3132 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
3133 isPPC64, isDarwinABI, dl);
3134
3135 // Emit callseq_end just before tailcall node.
3136 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3137 DAG.getIntPtrConstant(0, true), InFlag);
3138 InFlag = Chain.getValue(1);
3139}
3140
3141static
3142unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
3143 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
3144 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00003145 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003146 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003147
Chris Lattnerb9082582010-11-14 23:42:06 +00003148 bool isPPC64 = PPCSubTarget.isPPC64();
3149 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
3150
Owen Andersone50ed302009-08-10 22:56:29 +00003151 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003152 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003153 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003154
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003155 unsigned CallOpc = PPCISD::CALL;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003156
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003157 bool needIndirectCall = true;
3158 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003159 // If this is an absolute destination address, use the munged value.
3160 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003161 needIndirectCall = false;
3162 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003163
Chris Lattnerb9082582010-11-14 23:42:06 +00003164 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3165 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
3166 // Use indirect calls for ALL functions calls in JIT mode, since the
3167 // far-call stubs may be outside relocation limits for a BL instruction.
3168 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
3169 unsigned OpFlags = 0;
3170 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003171 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003172 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00003173 (G->getGlobal()->isDeclaration() ||
3174 G->getGlobal()->isWeakForLinker())) {
3175 // PC-relative references to external symbols should go through $stub,
3176 // unless we're building with the leopard linker or later, which
3177 // automatically synthesizes these stubs.
3178 OpFlags = PPCII::MO_DARWIN_STUB;
3179 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003180
Chris Lattnerb9082582010-11-14 23:42:06 +00003181 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
3182 // every direct call is) turn it into a TargetGlobalAddress /
3183 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003184 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00003185 Callee.getValueType(),
3186 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003187 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003188 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003189 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003190
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003191 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003192 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003193
Chris Lattnerb9082582010-11-14 23:42:06 +00003194 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003195 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003196 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003197 // PC-relative references to external symbols should go through $stub,
3198 // unless we're building with the leopard linker or later, which
3199 // automatically synthesizes these stubs.
3200 OpFlags = PPCII::MO_DARWIN_STUB;
3201 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003202
Chris Lattnerb9082582010-11-14 23:42:06 +00003203 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
3204 OpFlags);
3205 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003206 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003207
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003208 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003209 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
3210 // to do the call, we can't use PPCISD::CALL.
3211 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003212
3213 if (isSVR4ABI && isPPC64) {
3214 // Function pointers in the 64-bit SVR4 ABI do not point to the function
3215 // entry point, but to the function descriptor (the function entry point
3216 // address is part of the function descriptor though).
3217 // The function descriptor is a three doubleword structure with the
3218 // following fields: function entry point, TOC base address and
3219 // environment pointer.
3220 // Thus for a call through a function pointer, the following actions need
3221 // to be performed:
3222 // 1. Save the TOC of the caller in the TOC save area of its stack
Bill Schmidt726c2372012-10-23 15:51:16 +00003223 // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()).
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003224 // 2. Load the address of the function entry point from the function
3225 // descriptor.
3226 // 3. Load the TOC of the callee from the function descriptor into r2.
3227 // 4. Load the environment pointer from the function descriptor into
3228 // r11.
3229 // 5. Branch to the function entry point address.
3230 // 6. On return of the callee, the TOC of the caller needs to be
3231 // restored (this is done in FinishCall()).
3232 //
3233 // All those operations are flagged together to ensure that no other
3234 // operations can be scheduled in between. E.g. without flagging the
3235 // operations together, a TOC access in the caller could be scheduled
3236 // between the load of the callee TOC and the branch to the callee, which
3237 // results in the TOC access going through the TOC of the callee instead
3238 // of going through the TOC of the caller, which leads to incorrect code.
3239
3240 // Load the address of the function entry point from the function
3241 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003242 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003243 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
3244 InFlag.getNode() ? 3 : 2);
3245 Chain = LoadFuncPtr.getValue(1);
3246 InFlag = LoadFuncPtr.getValue(2);
3247
3248 // Load environment pointer into r11.
3249 // Offset of the environment pointer within the function descriptor.
3250 SDValue PtrOff = DAG.getIntPtrConstant(16);
3251
3252 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
3253 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
3254 InFlag);
3255 Chain = LoadEnvPtr.getValue(1);
3256 InFlag = LoadEnvPtr.getValue(2);
3257
3258 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
3259 InFlag);
3260 Chain = EnvVal.getValue(0);
3261 InFlag = EnvVal.getValue(1);
3262
3263 // Load TOC of the callee into r2. We are using a target-specific load
3264 // with r2 hard coded, because the result of a target-independent load
3265 // would never go directly into r2, since r2 is a reserved register (which
3266 // prevents the register allocator from allocating it), resulting in an
3267 // additional register being allocated and an unnecessary move instruction
3268 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003269 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003270 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
3271 Callee, InFlag);
3272 Chain = LoadTOCPtr.getValue(0);
3273 InFlag = LoadTOCPtr.getValue(1);
3274
3275 MTCTROps[0] = Chain;
3276 MTCTROps[1] = LoadFuncPtr;
3277 MTCTROps[2] = InFlag;
3278 }
3279
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003280 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
3281 2 + (InFlag.getNode() != 0));
3282 InFlag = Chain.getValue(1);
3283
3284 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00003285 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003286 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003287 Ops.push_back(Chain);
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003288 CallOpc = PPCISD::BCTRL;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003289 Callee.setNode(0);
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003290 // Add use of X11 (holding environment pointer)
3291 if (isSVR4ABI && isPPC64)
3292 Ops.push_back(DAG.getRegister(PPC::X11, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003293 // Add CTR register as callee so a bctr can be emitted later.
3294 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00003295 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003296 }
3297
3298 // If this is a direct call, pass the chain and the callee.
3299 if (Callee.getNode()) {
3300 Ops.push_back(Chain);
3301 Ops.push_back(Callee);
3302 }
3303 // If this is a tail call add stack pointer delta.
3304 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00003305 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003306
3307 // Add argument registers to the end of the list so that they are known live
3308 // into the call.
3309 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3310 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3311 RegsToPass[i].second.getValueType()));
3312
3313 return CallOpc;
3314}
3315
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003316static
3317bool isLocalCall(const SDValue &Callee)
3318{
3319 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Roman Divacky6fc3ea22012-09-18 18:27:49 +00003320 return !G->getGlobal()->isDeclaration() &&
3321 !G->getGlobal()->isWeakForLinker();
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003322 return false;
3323}
3324
Dan Gohman98ca4f22009-08-05 01:29:28 +00003325SDValue
3326PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003327 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003328 const SmallVectorImpl<ISD::InputArg> &Ins,
3329 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003330 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003331
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003332 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003333 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003334 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003335 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003336
3337 // Copy all of the result registers out of their specified physreg.
3338 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
3339 CCValAssign &VA = RVLocs[i];
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003340 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00003341
3342 SDValue Val = DAG.getCopyFromReg(Chain, dl,
3343 VA.getLocReg(), VA.getLocVT(), InFlag);
3344 Chain = Val.getValue(1);
3345 InFlag = Val.getValue(2);
3346
3347 switch (VA.getLocInfo()) {
3348 default: llvm_unreachable("Unknown loc info!");
3349 case CCValAssign::Full: break;
3350 case CCValAssign::AExt:
3351 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3352 break;
3353 case CCValAssign::ZExt:
3354 Val = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), Val,
3355 DAG.getValueType(VA.getValVT()));
3356 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3357 break;
3358 case CCValAssign::SExt:
3359 Val = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), Val,
3360 DAG.getValueType(VA.getValVT()));
3361 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3362 break;
3363 }
3364
3365 InVals.push_back(Val);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003366 }
3367
Dan Gohman98ca4f22009-08-05 01:29:28 +00003368 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003369}
3370
Dan Gohman98ca4f22009-08-05 01:29:28 +00003371SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003372PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
3373 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003374 SelectionDAG &DAG,
3375 SmallVector<std::pair<unsigned, SDValue>, 8>
3376 &RegsToPass,
3377 SDValue InFlag, SDValue Chain,
3378 SDValue &Callee,
3379 int SPDiff, unsigned NumBytes,
3380 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00003381 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003382 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003383 SmallVector<SDValue, 8> Ops;
3384 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
3385 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003386 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003387
Hal Finkel82b38212012-08-28 02:10:27 +00003388 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
3389 if (isVarArg && PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
3390 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
3391
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003392 // When performing tail call optimization the callee pops its arguments off
3393 // the stack. Account for this here so these bytes can be pushed back on in
Eli Bendersky700ed802013-02-21 20:05:00 +00003394 // PPCFrameLowering::eliminateCallFramePseudoInstr.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003395 int BytesCalleePops =
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003396 (CallConv == CallingConv::Fast &&
3397 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003398
Roman Divackye46137f2012-03-06 16:41:49 +00003399 // Add a register mask operand representing the call-preserved registers.
3400 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
3401 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3402 assert(Mask && "Missing call preserved mask for calling convention");
3403 Ops.push_back(DAG.getRegisterMask(Mask));
3404
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003405 if (InFlag.getNode())
3406 Ops.push_back(InFlag);
3407
3408 // Emit tail call.
3409 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003410 assert(((Callee.getOpcode() == ISD::Register &&
3411 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
3412 Callee.getOpcode() == ISD::TargetExternalSymbol ||
3413 Callee.getOpcode() == ISD::TargetGlobalAddress ||
3414 isa<ConstantSDNode>(Callee)) &&
3415 "Expecting an global address, external symbol, absolute value or register");
3416
Owen Anderson825b72b2009-08-11 20:47:22 +00003417 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003418 }
3419
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003420 // Add a NOP immediately after the branch instruction when using the 64-bit
3421 // SVR4 ABI. At link time, if caller and callee are in a different module and
3422 // thus have a different TOC, the call will be replaced with a call to a stub
3423 // function which saves the current TOC, loads the TOC of the callee and
3424 // branches to the callee. The NOP will be replaced with a load instruction
3425 // which restores the TOC of the caller from the TOC save slot of the current
3426 // stack frame. If caller and callee belong to the same module (and have the
3427 // same TOC), the NOP will remain unchanged.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003428
3429 bool needsTOCRestore = false;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003430 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003431 if (CallOpc == PPCISD::BCTRL) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003432 // This is a call through a function pointer.
3433 // Restore the caller TOC from the save area into R2.
3434 // See PrepareCall() for more information about calls through function
3435 // pointers in the 64-bit SVR4 ABI.
3436 // We are using a target-specific load with r2 hard coded, because the
3437 // result of a target-independent load would never go directly into r2,
3438 // since r2 is a reserved register (which prevents the register allocator
3439 // from allocating it), resulting in an additional register being
3440 // allocated and an unnecessary move instruction being generated.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003441 needsTOCRestore = true;
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003442 } else if ((CallOpc == PPCISD::CALL) && !isLocalCall(Callee)) {
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003443 // Otherwise insert NOP for non-local calls.
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003444 CallOpc = PPCISD::CALL_NOP;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003445 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003446 }
3447
Hal Finkel5b00cea2012-03-31 14:45:15 +00003448 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
3449 InFlag = Chain.getValue(1);
3450
3451 if (needsTOCRestore) {
3452 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3453 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
3454 InFlag = Chain.getValue(1);
3455 }
3456
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003457 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3458 DAG.getIntPtrConstant(BytesCalleePops, true),
3459 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003460 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003461 InFlag = Chain.getValue(1);
3462
Dan Gohman98ca4f22009-08-05 01:29:28 +00003463 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3464 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003465}
3466
Dan Gohman98ca4f22009-08-05 01:29:28 +00003467SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003468PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00003469 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003470 SelectionDAG &DAG = CLI.DAG;
3471 DebugLoc &dl = CLI.DL;
3472 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
3473 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
3474 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
3475 SDValue Chain = CLI.Chain;
3476 SDValue Callee = CLI.Callee;
3477 bool &isTailCall = CLI.IsTailCall;
3478 CallingConv::ID CallConv = CLI.CallConv;
3479 bool isVarArg = CLI.IsVarArg;
3480
Evan Cheng0c439eb2010-01-27 00:07:07 +00003481 if (isTailCall)
3482 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
3483 Ins, DAG);
3484
Bill Schmidt726c2372012-10-23 15:51:16 +00003485 if (PPCSubTarget.isSVR4ABI()) {
3486 if (PPCSubTarget.isPPC64())
3487 return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg,
3488 isTailCall, Outs, OutVals, Ins,
3489 dl, DAG, InVals);
3490 else
3491 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg,
3492 isTailCall, Outs, OutVals, Ins,
3493 dl, DAG, InVals);
3494 }
Chris Lattnerb9082582010-11-14 23:42:06 +00003495
Bill Schmidt726c2372012-10-23 15:51:16 +00003496 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
3497 isTailCall, Outs, OutVals, Ins,
3498 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003499}
3500
3501SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00003502PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee,
3503 CallingConv::ID CallConv, bool isVarArg,
3504 bool isTailCall,
3505 const SmallVectorImpl<ISD::OutputArg> &Outs,
3506 const SmallVectorImpl<SDValue> &OutVals,
3507 const SmallVectorImpl<ISD::InputArg> &Ins,
3508 DebugLoc dl, SelectionDAG &DAG,
3509 SmallVectorImpl<SDValue> &InVals) const {
3510 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003511 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003512
Dan Gohman98ca4f22009-08-05 01:29:28 +00003513 assert((CallConv == CallingConv::C ||
3514 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00003515
Tilmann Schellerffd02002009-07-03 06:45:56 +00003516 unsigned PtrByteSize = 4;
3517
3518 MachineFunction &MF = DAG.getMachineFunction();
3519
3520 // Mark this function as potentially containing a function that contains a
3521 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3522 // and restoring the callers stack pointer in this functions epilog. This is
3523 // done because by tail calling the called function might overwrite the value
3524 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003525 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3526 CallConv == CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00003527 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003528
Tilmann Schellerffd02002009-07-03 06:45:56 +00003529 // Count how many bytes are to be pushed on the stack, including the linkage
3530 // area, parameter list area and the part of the local variable space which
3531 // contains copies of aggregates which are passed by value.
3532
3533 // Assign locations to all of the outgoing arguments.
3534 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003535 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003536 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003537
3538 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003539 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003540
3541 if (isVarArg) {
3542 // Handle fixed and variable vector arguments differently.
3543 // Fixed vector arguments go into registers as long as registers are
3544 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003545 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003546
Tilmann Schellerffd02002009-07-03 06:45:56 +00003547 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00003548 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00003549 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003550 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003551
Dan Gohman98ca4f22009-08-05 01:29:28 +00003552 if (Outs[i].IsFixed) {
Bill Schmidt212af6a2013-02-06 17:33:58 +00003553 Result = CC_PPC32_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
3554 CCInfo);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003555 } else {
Bill Schmidt212af6a2013-02-06 17:33:58 +00003556 Result = CC_PPC32_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
3557 ArgFlags, CCInfo);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003558 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003559
Tilmann Schellerffd02002009-07-03 06:45:56 +00003560 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00003561#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00003562 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00003563 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00003564#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00003565 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003566 }
3567 }
3568 } else {
3569 // All arguments are treated the same.
Bill Schmidt212af6a2013-02-06 17:33:58 +00003570 CCInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003571 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003572
Tilmann Schellerffd02002009-07-03 06:45:56 +00003573 // Assign locations to all of the outgoing aggregate by value arguments.
3574 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003575 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003576 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003577
3578 // Reserve stack space for the allocations in CCInfo.
3579 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
3580
Bill Schmidt212af6a2013-02-06 17:33:58 +00003581 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003582
3583 // Size of the linkage area, parameter list area and the part of the local
3584 // space variable where copies of aggregates which are passed by value are
3585 // stored.
3586 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003587
Tilmann Schellerffd02002009-07-03 06:45:56 +00003588 // Calculate by how many bytes the stack has to be adjusted in case of tail
3589 // call optimization.
3590 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3591
3592 // Adjust the stack pointer for the new arguments...
3593 // These operations are automatically eliminated by the prolog/epilog pass
3594 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3595 SDValue CallSeqStart = Chain;
3596
3597 // Load the return address and frame pointer so it can be moved somewhere else
3598 // later.
3599 SDValue LROp, FPOp;
3600 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
3601 dl);
3602
3603 // Set up a copy of the stack pointer for use loading and storing any
3604 // arguments that may not fit in the registers available for argument
3605 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00003606 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003607
Tilmann Schellerffd02002009-07-03 06:45:56 +00003608 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3609 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3610 SmallVector<SDValue, 8> MemOpChains;
3611
Roman Divacky0aaa9192011-08-30 17:04:16 +00003612 bool seenFloatArg = false;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003613 // Walk the register/memloc assignments, inserting copies/loads.
3614 for (unsigned i = 0, j = 0, e = ArgLocs.size();
3615 i != e;
3616 ++i) {
3617 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00003618 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003619 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003620
Tilmann Schellerffd02002009-07-03 06:45:56 +00003621 if (Flags.isByVal()) {
3622 // Argument is an aggregate which is passed by value, thus we need to
3623 // create a copy of it in the local variable space of the current stack
3624 // frame (which is the stack frame of the caller) and pass the address of
3625 // this copy to the callee.
3626 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
3627 CCValAssign &ByValVA = ByValArgLocs[j++];
3628 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003629
Tilmann Schellerffd02002009-07-03 06:45:56 +00003630 // Memory reserved in the local variable space of the callers stack frame.
3631 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003632
Tilmann Schellerffd02002009-07-03 06:45:56 +00003633 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3634 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003635
Tilmann Schellerffd02002009-07-03 06:45:56 +00003636 // Create a copy of the argument in the local area of the current
3637 // stack frame.
3638 SDValue MemcpyCall =
3639 CreateCopyOfByValArgument(Arg, PtrOff,
3640 CallSeqStart.getNode()->getOperand(0),
3641 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003642
Tilmann Schellerffd02002009-07-03 06:45:56 +00003643 // This must go outside the CALLSEQ_START..END.
3644 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3645 CallSeqStart.getNode()->getOperand(1));
3646 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3647 NewCallSeqStart.getNode());
3648 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003649
Tilmann Schellerffd02002009-07-03 06:45:56 +00003650 // Pass the address of the aggregate copy on the stack either in a
3651 // physical register or in the parameter list area of the current stack
3652 // frame to the callee.
3653 Arg = PtrOff;
3654 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003655
Tilmann Schellerffd02002009-07-03 06:45:56 +00003656 if (VA.isRegLoc()) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003657 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerffd02002009-07-03 06:45:56 +00003658 // Put argument in a physical register.
3659 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3660 } else {
3661 // Put argument in the parameter list area of the current stack frame.
3662 assert(VA.isMemLoc());
3663 unsigned LocMemOffset = VA.getLocMemOffset();
3664
3665 if (!isTailCall) {
3666 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3667 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3668
3669 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003670 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003671 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003672 } else {
3673 // Calculate and remember argument location.
3674 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3675 TailCallArguments);
3676 }
3677 }
3678 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003679
Tilmann Schellerffd02002009-07-03 06:45:56 +00003680 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003681 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003682 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003683
Tilmann Schellerffd02002009-07-03 06:45:56 +00003684 // Build a sequence of copy-to-reg nodes chained together with token chain
3685 // and flag operands which copy the outgoing args into the appropriate regs.
3686 SDValue InFlag;
3687 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3688 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3689 RegsToPass[i].second, InFlag);
3690 InFlag = Chain.getValue(1);
3691 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003692
Hal Finkel82b38212012-08-28 02:10:27 +00003693 // Set CR bit 6 to true if this is a vararg call with floating args passed in
3694 // registers.
3695 if (isVarArg) {
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003696 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3697 SDValue Ops[] = { Chain, InFlag };
3698
Hal Finkel82b38212012-08-28 02:10:27 +00003699 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003700 dl, VTs, Ops, InFlag.getNode() ? 2 : 1);
3701
Hal Finkel82b38212012-08-28 02:10:27 +00003702 InFlag = Chain.getValue(1);
3703 }
3704
Chris Lattnerb9082582010-11-14 23:42:06 +00003705 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003706 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3707 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003708
Dan Gohman98ca4f22009-08-05 01:29:28 +00003709 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3710 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3711 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003712}
3713
Bill Schmidt726c2372012-10-23 15:51:16 +00003714// Copy an argument into memory, being careful to do this outside the
3715// call sequence for the call to which the argument belongs.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003716SDValue
Bill Schmidt726c2372012-10-23 15:51:16 +00003717PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
3718 SDValue CallSeqStart,
3719 ISD::ArgFlagsTy Flags,
3720 SelectionDAG &DAG,
3721 DebugLoc dl) const {
3722 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
3723 CallSeqStart.getNode()->getOperand(0),
3724 Flags, DAG, dl);
3725 // The MEMCPY must go outside the CALLSEQ_START..END.
3726 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3727 CallSeqStart.getNode()->getOperand(1));
3728 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3729 NewCallSeqStart.getNode());
3730 return NewCallSeqStart;
3731}
3732
3733SDValue
3734PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003735 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003736 bool isTailCall,
3737 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003738 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003739 const SmallVectorImpl<ISD::InputArg> &Ins,
3740 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003741 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003742
Bill Schmidt726c2372012-10-23 15:51:16 +00003743 unsigned NumOps = Outs.size();
Bill Schmidt419f3762012-09-19 15:42:13 +00003744
Bill Schmidt726c2372012-10-23 15:51:16 +00003745 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3746 unsigned PtrByteSize = 8;
3747
3748 MachineFunction &MF = DAG.getMachineFunction();
3749
3750 // Mark this function as potentially containing a function that contains a
3751 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3752 // and restoring the callers stack pointer in this functions epilog. This is
3753 // done because by tail calling the called function might overwrite the value
3754 // in this function's (MF) stack pointer stack slot 0(SP).
3755 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3756 CallConv == CallingConv::Fast)
3757 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3758
3759 unsigned nAltivecParamsAtEnd = 0;
3760
3761 // Count how many bytes are to be pushed on the stack, including the linkage
3762 // area, and parameter passing area. We start with at least 48 bytes, which
3763 // is reserved space for [SP][CR][LR][3 x unused].
3764 // NOTE: For PPC64, nAltivecParamsAtEnd always remains zero as a result
3765 // of this call.
3766 unsigned NumBytes =
3767 CalculateParameterAndLinkageAreaSize(DAG, true, isVarArg, CallConv,
3768 Outs, OutVals, nAltivecParamsAtEnd);
3769
3770 // Calculate by how many bytes the stack has to be adjusted in case of tail
3771 // call optimization.
3772 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3773
3774 // To protect arguments on the stack from being clobbered in a tail call,
3775 // force all the loads to happen before doing any other lowering.
3776 if (isTailCall)
3777 Chain = DAG.getStackArgumentTokenFactor(Chain);
3778
3779 // Adjust the stack pointer for the new arguments...
3780 // These operations are automatically eliminated by the prolog/epilog pass
3781 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3782 SDValue CallSeqStart = Chain;
3783
3784 // Load the return address and frame pointer so it can be move somewhere else
3785 // later.
3786 SDValue LROp, FPOp;
3787 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3788 dl);
3789
3790 // Set up a copy of the stack pointer for use loading and storing any
3791 // arguments that may not fit in the registers available for argument
3792 // passing.
3793 SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
3794
3795 // Figure out which arguments are going to go in registers, and which in
3796 // memory. Also, if this is a vararg function, floating point operations
3797 // must be stored to our stack, and loaded into integer regs as well, if
3798 // any integer regs are available for argument passing.
3799 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
3800 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
3801
3802 static const uint16_t GPR[] = {
3803 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3804 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3805 };
3806 static const uint16_t *FPR = GetFPR();
3807
3808 static const uint16_t VR[] = {
3809 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3810 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3811 };
3812 const unsigned NumGPRs = array_lengthof(GPR);
3813 const unsigned NumFPRs = 13;
3814 const unsigned NumVRs = array_lengthof(VR);
3815
3816 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3817 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3818
3819 SmallVector<SDValue, 8> MemOpChains;
3820 for (unsigned i = 0; i != NumOps; ++i) {
3821 SDValue Arg = OutVals[i];
3822 ISD::ArgFlagsTy Flags = Outs[i].Flags;
3823
3824 // PtrOff will be used to store the current argument to the stack if a
3825 // register cannot be found for it.
3826 SDValue PtrOff;
3827
3828 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
3829
3830 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
3831
3832 // Promote integers to 64-bit values.
3833 if (Arg.getValueType() == MVT::i32) {
3834 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3835 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
3836 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
3837 }
3838
3839 // FIXME memcpy is used way more than necessary. Correctness first.
3840 // Note: "by value" is code for passing a structure by value, not
3841 // basic types.
3842 if (Flags.isByVal()) {
3843 // Note: Size includes alignment padding, so
3844 // struct x { short a; char b; }
3845 // will have Size = 4. With #pragma pack(1), it will have Size = 3.
3846 // These are the proper values we need for right-justifying the
3847 // aggregate in a parameter register.
3848 unsigned Size = Flags.getByValSize();
Bill Schmidt42d43352012-10-31 01:15:05 +00003849
3850 // An empty aggregate parameter takes up no storage and no
3851 // registers.
3852 if (Size == 0)
3853 continue;
3854
Bill Schmidt726c2372012-10-23 15:51:16 +00003855 // All aggregates smaller than 8 bytes must be passed right-justified.
3856 if (Size==1 || Size==2 || Size==4) {
3857 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
3858 if (GPR_idx != NumGPRs) {
3859 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
3860 MachinePointerInfo(), VT,
3861 false, false, 0);
3862 MemOpChains.push_back(Load.getValue(1));
3863 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3864
3865 ArgOffset += PtrByteSize;
3866 continue;
3867 }
3868 }
3869
3870 if (GPR_idx == NumGPRs && Size < 8) {
3871 SDValue Const = DAG.getConstant(PtrByteSize - Size,
3872 PtrOff.getValueType());
3873 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3874 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3875 CallSeqStart,
3876 Flags, DAG, dl);
3877 ArgOffset += PtrByteSize;
3878 continue;
3879 }
3880 // Copy entire object into memory. There are cases where gcc-generated
3881 // code assumes it is there, even if it could be put entirely into
3882 // registers. (This is not what the doc says.)
3883
3884 // FIXME: The above statement is likely due to a misunderstanding of the
3885 // documents. All arguments must be copied into the parameter area BY
3886 // THE CALLEE in the event that the callee takes the address of any
3887 // formal argument. That has not yet been implemented. However, it is
3888 // reasonable to use the stack area as a staging area for the register
3889 // load.
3890
3891 // Skip this for small aggregates, as we will use the same slot for a
3892 // right-justified copy, below.
3893 if (Size >= 8)
3894 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
3895 CallSeqStart,
3896 Flags, DAG, dl);
3897
3898 // When a register is available, pass a small aggregate right-justified.
3899 if (Size < 8 && GPR_idx != NumGPRs) {
3900 // The easiest way to get this right-justified in a register
3901 // is to copy the structure into the rightmost portion of a
3902 // local variable slot, then load the whole slot into the
3903 // register.
3904 // FIXME: The memcpy seems to produce pretty awful code for
3905 // small aggregates, particularly for packed ones.
3906 // FIXME: It would be preferable to use the slot in the
3907 // parameter save area instead of a new local variable.
3908 SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType());
3909 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3910 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3911 CallSeqStart,
3912 Flags, DAG, dl);
3913
3914 // Load the slot into the register.
3915 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff,
3916 MachinePointerInfo(),
3917 false, false, false, 0);
3918 MemOpChains.push_back(Load.getValue(1));
3919 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3920
3921 // Done with this argument.
3922 ArgOffset += PtrByteSize;
3923 continue;
3924 }
3925
3926 // For aggregates larger than PtrByteSize, copy the pieces of the
3927 // object that fit into registers from the parameter save area.
3928 for (unsigned j=0; j<Size; j+=PtrByteSize) {
3929 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
3930 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
3931 if (GPR_idx != NumGPRs) {
3932 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3933 MachinePointerInfo(),
3934 false, false, false, 0);
3935 MemOpChains.push_back(Load.getValue(1));
3936 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3937 ArgOffset += PtrByteSize;
3938 } else {
3939 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
3940 break;
3941 }
3942 }
3943 continue;
3944 }
3945
3946 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
3947 default: llvm_unreachable("Unexpected ValueType for argument!");
3948 case MVT::i32:
3949 case MVT::i64:
3950 if (GPR_idx != NumGPRs) {
3951 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
3952 } else {
3953 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3954 true, isTailCall, false, MemOpChains,
3955 TailCallArguments, dl);
3956 }
3957 ArgOffset += PtrByteSize;
3958 break;
3959 case MVT::f32:
3960 case MVT::f64:
3961 if (FPR_idx != NumFPRs) {
3962 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3963
3964 if (isVarArg) {
Bill Schmidte6c56432012-10-29 21:18:16 +00003965 // A single float or an aggregate containing only a single float
3966 // must be passed right-justified in the stack doubleword, and
3967 // in the GPR, if one is available.
3968 SDValue StoreOff;
3969 if (Arg.getValueType().getSimpleVT().SimpleTy == MVT::f32) {
3970 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
3971 StoreOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3972 } else
3973 StoreOff = PtrOff;
3974
3975 SDValue Store = DAG.getStore(Chain, dl, Arg, StoreOff,
Bill Schmidt726c2372012-10-23 15:51:16 +00003976 MachinePointerInfo(), false, false, 0);
3977 MemOpChains.push_back(Store);
3978
3979 // Float varargs are always shadowed in available integer registers
3980 if (GPR_idx != NumGPRs) {
3981 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3982 MachinePointerInfo(), false, false,
3983 false, 0);
3984 MemOpChains.push_back(Load.getValue(1));
3985 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3986 }
3987 } else if (GPR_idx != NumGPRs)
3988 // If we have any FPRs remaining, we may also have GPRs remaining.
3989 ++GPR_idx;
3990 } else {
3991 // Single-precision floating-point values are mapped to the
3992 // second (rightmost) word of the stack doubleword.
3993 if (Arg.getValueType() == MVT::f32) {
3994 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
3995 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3996 }
3997
3998 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3999 true, isTailCall, false, MemOpChains,
4000 TailCallArguments, dl);
4001 }
4002 ArgOffset += 8;
4003 break;
4004 case MVT::v4f32:
4005 case MVT::v4i32:
4006 case MVT::v8i16:
4007 case MVT::v16i8:
4008 if (isVarArg) {
4009 // These go aligned on the stack, or in the corresponding R registers
4010 // when within range. The Darwin PPC ABI doc claims they also go in
4011 // V registers; in fact gcc does this only for arguments that are
4012 // prototyped, not for those that match the ... We do it for all
4013 // arguments, seems to work.
4014 while (ArgOffset % 16 !=0) {
4015 ArgOffset += PtrByteSize;
4016 if (GPR_idx != NumGPRs)
4017 GPR_idx++;
4018 }
4019 // We could elide this store in the case where the object fits
4020 // entirely in R registers. Maybe later.
4021 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
4022 DAG.getConstant(ArgOffset, PtrVT));
4023 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4024 MachinePointerInfo(), false, false, 0);
4025 MemOpChains.push_back(Store);
4026 if (VR_idx != NumVRs) {
4027 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
4028 MachinePointerInfo(),
4029 false, false, false, 0);
4030 MemOpChains.push_back(Load.getValue(1));
4031 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4032 }
4033 ArgOffset += 16;
4034 for (unsigned i=0; i<16; i+=PtrByteSize) {
4035 if (GPR_idx == NumGPRs)
4036 break;
4037 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
4038 DAG.getConstant(i, PtrVT));
4039 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
4040 false, false, false, 0);
4041 MemOpChains.push_back(Load.getValue(1));
4042 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4043 }
4044 break;
4045 }
4046
4047 // Non-varargs Altivec params generally go in registers, but have
4048 // stack space allocated at the end.
4049 if (VR_idx != NumVRs) {
4050 // Doesn't have GPR space allocated.
4051 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4052 } else {
4053 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4054 true, isTailCall, true, MemOpChains,
4055 TailCallArguments, dl);
4056 ArgOffset += 16;
4057 }
4058 break;
4059 }
4060 }
4061
4062 if (!MemOpChains.empty())
4063 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
4064 &MemOpChains[0], MemOpChains.size());
4065
4066 // Check if this is an indirect call (MTCTR/BCTRL).
4067 // See PrepareCall() for more information about calls through function
4068 // pointers in the 64-bit SVR4 ABI.
4069 if (!isTailCall &&
4070 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4071 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4072 !isBLACompatibleAddress(Callee, DAG)) {
4073 // Load r2 into a virtual register and store it to the TOC save area.
4074 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
4075 // TOC save area offset.
4076 SDValue PtrOff = DAG.getIntPtrConstant(40);
4077 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4078 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
4079 false, false, 0);
4080 // R12 must contain the address of an indirect callee. This does not
4081 // mean the MTCTR instruction must use R12; it's easier to model this
4082 // as an extra parameter, so do that.
4083 RegsToPass.push_back(std::make_pair((unsigned)PPC::X12, Callee));
4084 }
4085
4086 // Build a sequence of copy-to-reg nodes chained together with token chain
4087 // and flag operands which copy the outgoing args into the appropriate regs.
4088 SDValue InFlag;
4089 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
4090 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
4091 RegsToPass[i].second, InFlag);
4092 InFlag = Chain.getValue(1);
4093 }
4094
4095 if (isTailCall)
4096 PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp,
4097 FPOp, true, TailCallArguments);
4098
4099 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4100 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4101 Ins, InVals);
4102}
4103
4104SDValue
4105PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
4106 CallingConv::ID CallConv, bool isVarArg,
4107 bool isTailCall,
4108 const SmallVectorImpl<ISD::OutputArg> &Outs,
4109 const SmallVectorImpl<SDValue> &OutVals,
4110 const SmallVectorImpl<ISD::InputArg> &Ins,
4111 DebugLoc dl, SelectionDAG &DAG,
4112 SmallVectorImpl<SDValue> &InVals) const {
4113
4114 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00004115
Owen Andersone50ed302009-08-10 22:56:29 +00004116 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00004117 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004118 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00004119
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004120 MachineFunction &MF = DAG.getMachineFunction();
4121
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004122 // Mark this function as potentially containing a function that contains a
4123 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4124 // and restoring the callers stack pointer in this functions epilog. This is
4125 // done because by tail calling the called function might overwrite the value
4126 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00004127 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4128 CallConv == CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004129 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4130
4131 unsigned nAltivecParamsAtEnd = 0;
4132
Chris Lattnerabde4602006-05-16 22:56:08 +00004133 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00004134 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004135 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004136 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00004137 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00004138 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004139 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00004140
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004141 // Calculate by how many bytes the stack has to be adjusted in case of tail
4142 // call optimization.
4143 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00004144
Dan Gohman98ca4f22009-08-05 01:29:28 +00004145 // To protect arguments on the stack from being clobbered in a tail call,
4146 // force all the loads to happen before doing any other lowering.
4147 if (isTailCall)
4148 Chain = DAG.getStackArgumentTokenFactor(Chain);
4149
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004150 // Adjust the stack pointer for the new arguments...
4151 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00004152 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00004153 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00004154
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004155 // Load the return address and frame pointer so it can be move somewhere else
4156 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00004157 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00004158 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4159 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004160
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004161 // Set up a copy of the stack pointer for use loading and storing any
4162 // arguments that may not fit in the registers available for argument
4163 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00004164 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004165 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00004166 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004167 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004168 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004169
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004170 // Figure out which arguments are going to go in registers, and which in
4171 // memory. Also, if this is a vararg function, floating point operations
4172 // must be stored to our stack, and loaded into integer regs as well, if
4173 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004174 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004175 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00004176
Craig Topperb78ca422012-03-11 07:16:55 +00004177 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00004178 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
4179 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
4180 };
Craig Topperb78ca422012-03-11 07:16:55 +00004181 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00004182 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4183 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4184 };
Craig Topperb78ca422012-03-11 07:16:55 +00004185 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00004186
Craig Topperb78ca422012-03-11 07:16:55 +00004187 static const uint16_t VR[] = {
Chris Lattner9a2a4972006-05-17 06:01:33 +00004188 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4189 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4190 };
Owen Anderson718cb662007-09-07 04:06:50 +00004191 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004192 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00004193 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00004194
Craig Topperb78ca422012-03-11 07:16:55 +00004195 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004196
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004197 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004198 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4199
Dan Gohman475871a2008-07-27 21:46:04 +00004200 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00004201 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004202 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00004203 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004204
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004205 // PtrOff will be used to store the current argument to the stack if a
4206 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00004207 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00004208
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004209 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004210
Dale Johannesen39355f92009-02-04 02:34:38 +00004211 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004212
4213 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00004214 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00004215 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4216 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00004217 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004218 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004219
Dale Johannesen8419dd62008-03-07 20:27:40 +00004220 // FIXME memcpy is used way more than necessary. Correctness first.
Bill Schmidt419f3762012-09-19 15:42:13 +00004221 // Note: "by value" is code for passing a structure by value, not
4222 // basic types.
Duncan Sands276dcbd2008-03-21 09:14:45 +00004223 if (Flags.isByVal()) {
4224 unsigned Size = Flags.getByValSize();
Bill Schmidt726c2372012-10-23 15:51:16 +00004225 // Very small objects are passed right-justified. Everything else is
4226 // passed left-justified.
4227 if (Size==1 || Size==2) {
4228 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004229 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00004230 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00004231 MachinePointerInfo(), VT,
4232 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004233 MemOpChains.push_back(Load.getValue(1));
4234 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004235
4236 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004237 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00004238 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4239 PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004240 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Bill Schmidt726c2372012-10-23 15:51:16 +00004241 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4242 CallSeqStart,
4243 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004244 ArgOffset += PtrByteSize;
4245 }
4246 continue;
4247 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004248 // Copy entire object into memory. There are cases where gcc-generated
4249 // code assumes it is there, even if it could be put entirely into
4250 // registers. (This is not what the doc says.)
Bill Schmidt726c2372012-10-23 15:51:16 +00004251 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4252 CallSeqStart,
4253 Flags, DAG, dl);
Bill Schmidt419f3762012-09-19 15:42:13 +00004254
4255 // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
4256 // copy the pieces of the object that fit into registers from the
4257 // parameter save area.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004258 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00004259 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004260 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004261 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004262 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4263 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004264 false, false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00004265 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004266 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004267 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004268 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004269 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004270 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004271 }
4272 }
4273 continue;
4274 }
4275
Owen Anderson825b72b2009-08-11 20:47:22 +00004276 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004277 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004278 case MVT::i32:
4279 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004280 if (GPR_idx != NumGPRs) {
4281 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004282 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004283 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4284 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004285 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004286 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004287 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004288 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004289 case MVT::f32:
4290 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004291 if (FPR_idx != NumFPRs) {
4292 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4293
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004294 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00004295 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4296 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004297 MemOpChains.push_back(Store);
4298
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004299 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00004300 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004301 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooperd752e0f2011-11-08 18:42:53 +00004302 MachinePointerInfo(), false, false,
4303 false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004304 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004305 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004306 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004307 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00004308 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004309 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004310 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4311 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004312 false, false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004313 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004314 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00004315 }
4316 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004317 // If we have any FPRs remaining, we may also have GPRs remaining.
4318 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
4319 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004320 if (GPR_idx != NumGPRs)
4321 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00004322 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004323 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
4324 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00004325 }
Bill Schmidt726c2372012-10-23 15:51:16 +00004326 } else
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004327 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4328 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004329 TailCallArguments, dl);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004330 if (isPPC64)
4331 ArgOffset += 8;
4332 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004333 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004334 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004335 case MVT::v4f32:
4336 case MVT::v4i32:
4337 case MVT::v8i16:
4338 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00004339 if (isVarArg) {
4340 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00004341 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00004342 // V registers; in fact gcc does this only for arguments that are
4343 // prototyped, not for those that match the ... We do it for all
4344 // arguments, seems to work.
4345 while (ArgOffset % 16 !=0) {
4346 ArgOffset += PtrByteSize;
4347 if (GPR_idx != NumGPRs)
4348 GPR_idx++;
4349 }
4350 // We could elide this store in the case where the object fits
4351 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00004352 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00004353 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00004354 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4355 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004356 MemOpChains.push_back(Store);
4357 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004358 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004359 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004360 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004361 MemOpChains.push_back(Load.getValue(1));
4362 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4363 }
4364 ArgOffset += 16;
4365 for (unsigned i=0; i<16; i+=PtrByteSize) {
4366 if (GPR_idx == NumGPRs)
4367 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00004368 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00004369 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004370 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004371 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004372 MemOpChains.push_back(Load.getValue(1));
4373 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4374 }
4375 break;
4376 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004377
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004378 // Non-varargs Altivec params generally go in registers, but have
4379 // stack space allocated at the end.
4380 if (VR_idx != NumVRs) {
4381 // Doesn't have GPR space allocated.
4382 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4383 } else if (nAltivecParamsAtEnd==0) {
4384 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004385 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4386 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004387 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00004388 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00004389 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004390 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00004391 }
Chris Lattnerabde4602006-05-16 22:56:08 +00004392 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004393 // If all Altivec parameters fit in registers, as they usually do,
4394 // they get stack space following the non-Altivec parameters. We
4395 // don't track this here because nobody below needs it.
4396 // If there are more Altivec parameters than fit in registers emit
4397 // the stores here.
4398 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
4399 unsigned j = 0;
4400 // Offset is aligned; skip 1st 12 params which go in V registers.
4401 ArgOffset = ((ArgOffset+15)/16)*16;
4402 ArgOffset += 12*16;
4403 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004404 SDValue Arg = OutVals[i];
4405 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004406 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
4407 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004408 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00004409 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004410 // We are emitting Altivec params in order.
4411 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4412 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004413 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004414 ArgOffset += 16;
4415 }
4416 }
4417 }
4418 }
4419
Chris Lattner9a2a4972006-05-17 06:01:33 +00004420 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00004421 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00004422 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00004423
Dale Johannesenf7b73042010-03-09 20:15:42 +00004424 // On Darwin, R12 must contain the address of an indirect callee. This does
4425 // not mean the MTCTR instruction must use R12; it's easier to model this as
4426 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004427 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00004428 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4429 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4430 !isBLACompatibleAddress(Callee, DAG))
4431 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
4432 PPC::R12), Callee));
4433
Chris Lattner9a2a4972006-05-17 06:01:33 +00004434 // Build a sequence of copy-to-reg nodes chained together with token chain
4435 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00004436 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00004437 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004438 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00004439 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004440 InFlag = Chain.getValue(1);
4441 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004442
Chris Lattnerb9082582010-11-14 23:42:06 +00004443 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004444 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
4445 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004446
Dan Gohman98ca4f22009-08-05 01:29:28 +00004447 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4448 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4449 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00004450}
4451
Hal Finkeld712f932011-10-14 19:51:36 +00004452bool
4453PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
4454 MachineFunction &MF, bool isVarArg,
4455 const SmallVectorImpl<ISD::OutputArg> &Outs,
4456 LLVMContext &Context) const {
4457 SmallVector<CCValAssign, 16> RVLocs;
4458 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
4459 RVLocs, Context);
4460 return CCInfo.CheckReturn(Outs, RetCC_PPC);
4461}
4462
Dan Gohman98ca4f22009-08-05 01:29:28 +00004463SDValue
4464PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00004465 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00004466 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00004467 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00004468 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00004469
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004470 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00004471 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00004472 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004473 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00004474
Dan Gohman475871a2008-07-27 21:46:04 +00004475 SDValue Flag;
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004476 SmallVector<SDValue, 4> RetOps(1, Chain);
Scott Michelfdc40a02009-02-17 22:15:04 +00004477
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004478 // Copy the result values into the output registers.
4479 for (unsigned i = 0; i != RVLocs.size(); ++i) {
4480 CCValAssign &VA = RVLocs[i];
4481 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00004482
4483 SDValue Arg = OutVals[i];
4484
4485 switch (VA.getLocInfo()) {
4486 default: llvm_unreachable("Unknown loc info!");
4487 case CCValAssign::Full: break;
4488 case CCValAssign::AExt:
4489 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
4490 break;
4491 case CCValAssign::ZExt:
4492 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
4493 break;
4494 case CCValAssign::SExt:
4495 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
4496 break;
4497 }
4498
4499 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004500 Flag = Chain.getValue(1);
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004501 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004502 }
4503
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004504 RetOps[0] = Chain; // Update chain.
4505
4506 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00004507 if (Flag.getNode())
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004508 RetOps.push_back(Flag);
4509
4510 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other,
4511 &RetOps[0], RetOps.size());
Chris Lattner1a635d62006-04-14 06:01:58 +00004512}
4513
Dan Gohman475871a2008-07-27 21:46:04 +00004514SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004515 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00004516 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004517 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004518
Jim Laskeyefc7e522006-12-04 22:04:42 +00004519 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004520 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00004521
4522 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00004523 bool isPPC64 = Subtarget.isPPC64();
4524 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00004525 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004526
4527 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00004528 SDValue Chain = Op.getOperand(0);
4529 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004530
Jim Laskeyefc7e522006-12-04 22:04:42 +00004531 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004532 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
4533 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004534 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004535
Jim Laskeyefc7e522006-12-04 22:04:42 +00004536 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004537 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00004538
Jim Laskeyefc7e522006-12-04 22:04:42 +00004539 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004540 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004541 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004542}
4543
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004544
4545
Dan Gohman475871a2008-07-27 21:46:04 +00004546SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004547PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004548 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004549 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004550 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004551 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004552
4553 // Get current frame pointer save index. The users of this index will be
4554 // primarily DYNALLOC instructions.
4555 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4556 int RASI = FI->getReturnAddrSaveIndex();
4557
4558 // If the frame pointer save index hasn't been defined yet.
4559 if (!RASI) {
4560 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004561 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004562 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004563 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004564 // Save the result.
4565 FI->setReturnAddrSaveIndex(RASI);
4566 }
4567 return DAG.getFrameIndex(RASI, PtrVT);
4568}
4569
Dan Gohman475871a2008-07-27 21:46:04 +00004570SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004571PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
4572 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004573 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004574 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004575 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004576
4577 // Get current frame pointer save index. The users of this index will be
4578 // primarily DYNALLOC instructions.
4579 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4580 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004581
Jim Laskey2f616bf2006-11-16 22:43:37 +00004582 // If the frame pointer save index hasn't been defined yet.
4583 if (!FPSI) {
4584 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004585 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004586 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00004587
Jim Laskey2f616bf2006-11-16 22:43:37 +00004588 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004589 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004590 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00004591 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004592 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004593 return DAG.getFrameIndex(FPSI, PtrVT);
4594}
Jim Laskey2f616bf2006-11-16 22:43:37 +00004595
Dan Gohman475871a2008-07-27 21:46:04 +00004596SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004597 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004598 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004599 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00004600 SDValue Chain = Op.getOperand(0);
4601 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004602 DebugLoc dl = Op.getDebugLoc();
4603
Jim Laskey2f616bf2006-11-16 22:43:37 +00004604 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004605 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004606 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00004607 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00004608 DAG.getConstant(0, PtrVT), Size);
4609 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00004610 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004611 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00004612 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00004613 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00004614 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004615}
4616
Hal Finkel7ee74a62013-03-21 21:37:52 +00004617SDValue PPCTargetLowering::lowerEH_SJLJ_SETJMP(SDValue Op,
4618 SelectionDAG &DAG) const {
4619 DebugLoc DL = Op.getDebugLoc();
4620 return DAG.getNode(PPCISD::EH_SJLJ_SETJMP, DL,
4621 DAG.getVTList(MVT::i32, MVT::Other),
4622 Op.getOperand(0), Op.getOperand(1));
4623}
4624
4625SDValue PPCTargetLowering::lowerEH_SJLJ_LONGJMP(SDValue Op,
4626 SelectionDAG &DAG) const {
4627 DebugLoc DL = Op.getDebugLoc();
4628 return DAG.getNode(PPCISD::EH_SJLJ_LONGJMP, DL, MVT::Other,
4629 Op.getOperand(0), Op.getOperand(1));
4630}
4631
Chris Lattner1a635d62006-04-14 06:01:58 +00004632/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
4633/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00004634SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00004635 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004636 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
4637 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00004638 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004639
Chris Lattner1a635d62006-04-14 06:01:58 +00004640 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00004641
Chris Lattner1a635d62006-04-14 06:01:58 +00004642 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00004643 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004644
Owen Andersone50ed302009-08-10 22:56:29 +00004645 EVT ResVT = Op.getValueType();
4646 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004647 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
4648 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00004649 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004650
Chris Lattner1a635d62006-04-14 06:01:58 +00004651 // If the RHS of the comparison is a 0.0, we don't need to do the
4652 // subtraction at all.
4653 if (isFloatingPointZero(RHS))
4654 switch (CC) {
4655 default: break; // SETUO etc aren't handled by fsel.
4656 case ISD::SETULT:
4657 case ISD::SETLT:
4658 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004659 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004660 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004661 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4662 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004663 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004664 case ISD::SETUGT:
4665 case ISD::SETGT:
4666 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004667 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004668 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004669 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4670 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004671 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004672 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004673 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004674
Dan Gohman475871a2008-07-27 21:46:04 +00004675 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00004676 switch (CC) {
4677 default: break; // SETUO etc aren't handled by fsel.
4678 case ISD::SETULT:
4679 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00004680 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004681 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4682 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004683 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004684 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004685 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00004686 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004687 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4688 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004689 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004690 case ISD::SETUGT:
4691 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00004692 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004693 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4694 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004695 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004696 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004697 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00004698 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004699 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4700 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00004701 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004702 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00004703 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00004704}
4705
Chris Lattner1f873002007-11-28 18:44:47 +00004706// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004707SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004708 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004709 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00004710 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00004711 if (Src.getValueType() == MVT::f32)
4712 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004713
Dan Gohman475871a2008-07-27 21:46:04 +00004714 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00004715 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004716 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004717 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004718 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004719 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00004720 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004721 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004722 case MVT::i64:
4723 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004724 break;
4725 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00004726
Chris Lattner1a635d62006-04-14 06:01:58 +00004727 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00004728 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004729
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004730 // Emit a store to the stack slot.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004731 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
4732 MachinePointerInfo(), false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004733
4734 // Result is a load from the stack slot. If loading 4 bytes, make sure to
4735 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00004736 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004737 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004738 DAG.getConstant(4, FIPtr.getValueType()));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004739 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004740 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004741}
4742
Dan Gohmand858e902010-04-17 15:26:15 +00004743SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op,
4744 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004745 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00004746 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00004747 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00004748 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00004749
Owen Anderson825b72b2009-08-11 20:47:22 +00004750 if (Op.getOperand(0).getValueType() == MVT::i64) {
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004751 SDValue SINT = Op.getOperand(0);
4752 // When converting to single-precision, we actually need to convert
4753 // to double-precision first and then round to single-precision.
4754 // To avoid double-rounding effects during that operation, we have
4755 // to prepare the input operand. Bits that might be truncated when
4756 // converting to double-precision are replaced by a bit that won't
4757 // be lost at this stage, but is below the single-precision rounding
4758 // position.
4759 //
4760 // However, if -enable-unsafe-fp-math is in effect, accept double
4761 // rounding to avoid the extra overhead.
4762 if (Op.getValueType() == MVT::f32 &&
4763 !DAG.getTarget().Options.UnsafeFPMath) {
4764
4765 // Twiddle input to make sure the low 11 bits are zero. (If this
4766 // is the case, we are guaranteed the value will fit into the 53 bit
4767 // mantissa of an IEEE double-precision value without rounding.)
4768 // If any of those low 11 bits were not zero originally, make sure
4769 // bit 12 (value 2048) is set instead, so that the final rounding
4770 // to single-precision gets the correct result.
4771 SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4772 SINT, DAG.getConstant(2047, MVT::i64));
4773 Round = DAG.getNode(ISD::ADD, dl, MVT::i64,
4774 Round, DAG.getConstant(2047, MVT::i64));
4775 Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT);
4776 Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4777 Round, DAG.getConstant(-2048, MVT::i64));
4778
4779 // However, we cannot use that value unconditionally: if the magnitude
4780 // of the input value is small, the bit-twiddling we did above might
4781 // end up visibly changing the output. Fortunately, in that case, we
4782 // don't need to twiddle bits since the original input will convert
4783 // exactly to double-precision floating-point already. Therefore,
4784 // construct a conditional to use the original value if the top 11
4785 // bits are all sign-bit copies, and use the rounded value computed
4786 // above otherwise.
4787 SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64,
4788 SINT, DAG.getConstant(53, MVT::i32));
4789 Cond = DAG.getNode(ISD::ADD, dl, MVT::i64,
4790 Cond, DAG.getConstant(1, MVT::i64));
4791 Cond = DAG.getSetCC(dl, MVT::i32,
4792 Cond, DAG.getConstant(1, MVT::i64), ISD::SETUGT);
4793
4794 SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT);
4795 }
4796 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT);
Owen Anderson825b72b2009-08-11 20:47:22 +00004797 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
4798 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00004799 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004800 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004801 return FP;
4802 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004803
Owen Anderson825b72b2009-08-11 20:47:22 +00004804 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00004805 "Unhandled SINT_TO_FP type in custom expander!");
4806 // Since we only generate this in 64-bit mode, we can take advantage of
4807 // 64-bit registers. In particular, sign extend the input value into the
4808 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
4809 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004810 MachineFunction &MF = DAG.getMachineFunction();
4811 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004812 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00004813
Hal Finkel8049ab12013-03-31 10:12:51 +00004814 SDValue Ld;
4815 if (PPCSubTarget.hasLFIWAX()) {
4816 int FrameIdx = FrameInfo->CreateStackObject(4, 4, false);
4817 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004818
Hal Finkel8049ab12013-03-31 10:12:51 +00004819 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0), FIdx,
4820 MachinePointerInfo::getFixedStack(FrameIdx),
4821 false, false, 0);
Hal Finkel9ad0f492013-03-31 01:58:02 +00004822
Hal Finkel8049ab12013-03-31 10:12:51 +00004823 assert(cast<StoreSDNode>(Store)->getMemoryVT() == MVT::i32 &&
4824 "Expected an i32 store");
4825 MachineMemOperand *MMO =
4826 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
4827 MachineMemOperand::MOLoad, 4, 4);
4828 SDValue Ops[] = { Store, FIdx };
4829 Ld = DAG.getMemIntrinsicNode(PPCISD::LFIWAX, dl,
4830 DAG.getVTList(MVT::f64, MVT::Other), Ops, 2,
4831 MVT::i32, MMO);
4832 } else {
4833 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
4834 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
4835
4836 SDValue Ext64 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i64,
4837 Op.getOperand(0));
4838
4839 // STD the extended value into the stack slot.
4840 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Ext64, FIdx,
4841 MachinePointerInfo::getFixedStack(FrameIdx),
4842 false, false, 0);
4843
4844 // Load the value as a double.
4845 Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx,
4846 MachinePointerInfo::getFixedStack(FrameIdx),
4847 false, false, false, 0);
4848 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004849
Chris Lattner1a635d62006-04-14 06:01:58 +00004850 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00004851 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
4852 if (Op.getValueType() == MVT::f32)
4853 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004854 return FP;
4855}
4856
Dan Gohmand858e902010-04-17 15:26:15 +00004857SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
4858 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004859 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004860 /*
4861 The rounding mode is in bits 30:31 of FPSR, and has the following
4862 settings:
4863 00 Round to nearest
4864 01 Round to 0
4865 10 Round to +inf
4866 11 Round to -inf
4867
4868 FLT_ROUNDS, on the other hand, expects the following:
4869 -1 Undefined
4870 0 Round to 0
4871 1 Round to nearest
4872 2 Round to +inf
4873 3 Round to -inf
4874
4875 To perform the conversion, we do:
4876 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
4877 */
4878
4879 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00004880 EVT VT = Op.getValueType();
4881 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004882 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004883
4884 // Save FP Control Word to register
Benjamin Kramer3853f742013-03-07 20:33:29 +00004885 EVT NodeTys[] = {
4886 MVT::f64, // return register
4887 MVT::Glue // unused in this context
4888 };
Dale Johannesen33c960f2009-02-04 20:06:27 +00004889 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004890
4891 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00004892 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00004893 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004894 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004895 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004896
4897 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00004898 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004899 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004900 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004901 false, false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004902
4903 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00004904 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004905 DAG.getNode(ISD::AND, dl, MVT::i32,
4906 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00004907 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004908 DAG.getNode(ISD::SRL, dl, MVT::i32,
4909 DAG.getNode(ISD::AND, dl, MVT::i32,
4910 DAG.getNode(ISD::XOR, dl, MVT::i32,
4911 CWD, DAG.getConstant(3, MVT::i32)),
4912 DAG.getConstant(3, MVT::i32)),
4913 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004914
Dan Gohman475871a2008-07-27 21:46:04 +00004915 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00004916 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004917
Duncan Sands83ec4b62008-06-06 12:08:01 +00004918 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00004919 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004920}
4921
Dan Gohmand858e902010-04-17 15:26:15 +00004922SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004923 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004924 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004925 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004926 assert(Op.getNumOperands() == 3 &&
4927 VT == Op.getOperand(1).getValueType() &&
4928 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004929
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004930 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00004931 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00004932 SDValue Lo = Op.getOperand(0);
4933 SDValue Hi = Op.getOperand(1);
4934 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004935 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004936
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004937 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004938 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004939 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
4940 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
4941 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
4942 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004943 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004944 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
4945 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
4946 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00004947 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004948 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004949}
4950
Dan Gohmand858e902010-04-17 15:26:15 +00004951SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004952 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004953 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004954 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004955 assert(Op.getNumOperands() == 3 &&
4956 VT == Op.getOperand(1).getValueType() &&
4957 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004958
Dan Gohman9ed06db2008-03-07 20:36:53 +00004959 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00004960 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00004961 SDValue Lo = Op.getOperand(0);
4962 SDValue Hi = Op.getOperand(1);
4963 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004964 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004965
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004966 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004967 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004968 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
4969 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
4970 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
4971 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004972 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004973 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
4974 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
4975 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00004976 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004977 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004978}
4979
Dan Gohmand858e902010-04-17 15:26:15 +00004980SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004981 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004982 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004983 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004984 assert(Op.getNumOperands() == 3 &&
4985 VT == Op.getOperand(1).getValueType() &&
4986 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004987
Dan Gohman9ed06db2008-03-07 20:36:53 +00004988 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00004989 SDValue Lo = Op.getOperand(0);
4990 SDValue Hi = Op.getOperand(1);
4991 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004992 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004993
Dale Johannesenf5d97892009-02-04 01:48:28 +00004994 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004995 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00004996 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
4997 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
4998 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
4999 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005000 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00005001 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
5002 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
5003 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005004 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00005005 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005006 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00005007}
5008
5009//===----------------------------------------------------------------------===//
5010// Vector related lowering.
5011//
5012
Chris Lattner4a998b92006-04-17 06:00:21 +00005013/// BuildSplatI - Build a canonical splati of Val with an element size of
5014/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00005015static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00005016 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00005017 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00005018
Owen Andersone50ed302009-08-10 22:56:29 +00005019 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00005020 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00005021 };
Chris Lattner70fa4932006-12-01 01:45:39 +00005022
Owen Anderson825b72b2009-08-11 20:47:22 +00005023 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00005024
Chris Lattner70fa4932006-12-01 01:45:39 +00005025 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
5026 if (Val == -1)
5027 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00005028
Owen Andersone50ed302009-08-10 22:56:29 +00005029 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00005030
Chris Lattner4a998b92006-04-17 06:00:21 +00005031 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00005032 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00005033 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005034 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00005035 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
5036 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005037 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00005038}
5039
Chris Lattnere7c768e2006-04-18 03:24:30 +00005040/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00005041/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00005042static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00005043 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005044 EVT DestVT = MVT::Other) {
5045 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00005046 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005047 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00005048}
5049
Chris Lattnere7c768e2006-04-18 03:24:30 +00005050/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
5051/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00005052static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00005053 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00005054 DebugLoc dl, EVT DestVT = MVT::Other) {
5055 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00005056 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005057 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00005058}
5059
5060
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005061/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
5062/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00005063static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00005064 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005065 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005066 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
5067 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00005068
Nate Begeman9008ca62009-04-27 18:41:29 +00005069 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005070 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005071 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00005072 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005073 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005074}
5075
Chris Lattnerf1b47082006-04-14 05:19:18 +00005076// If this is a case we can't handle, return null and let the default
5077// expansion code take care of it. If we CAN select this case, and if it
5078// selects to a single instruction, return Op. Otherwise, if we can codegen
5079// this case more efficiently than a constant pool load, lower it to the
5080// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00005081SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
5082 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005083 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00005084 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
5085 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00005086
Bob Wilson24e338e2009-03-02 23:24:16 +00005087 // Check if this is a splat of a constant value.
5088 APInt APSplatBits, APSplatUndef;
5089 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00005090 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00005091 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00005092 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00005093 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00005094
Bob Wilsonf2950b02009-03-03 19:26:27 +00005095 unsigned SplatBits = APSplatBits.getZExtValue();
5096 unsigned SplatUndef = APSplatUndef.getZExtValue();
5097 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00005098
Bob Wilsonf2950b02009-03-03 19:26:27 +00005099 // First, handle single instruction cases.
5100
5101 // All zeros?
5102 if (SplatBits == 0) {
5103 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00005104 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
5105 SDValue Z = DAG.getConstant(0, MVT::i32);
5106 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005107 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005108 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005109 return Op;
5110 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00005111
Bob Wilsonf2950b02009-03-03 19:26:27 +00005112 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
5113 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
5114 (32-SplatBitSize));
5115 if (SextVal >= -16 && SextVal <= 15)
5116 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005117
5118
Bob Wilsonf2950b02009-03-03 19:26:27 +00005119 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00005120
Bob Wilsonf2950b02009-03-03 19:26:27 +00005121 // If this value is in the range [-32,30] and is even, use:
Bill Schmidtabc40282013-02-20 20:41:42 +00005122 // VSPLTI[bhw](val/2) + VSPLTI[bhw](val/2)
5123 // If this value is in the range [17,31] and is odd, use:
5124 // VSPLTI[bhw](val-16) - VSPLTI[bhw](-16)
5125 // If this value is in the range [-31,-17] and is odd, use:
5126 // VSPLTI[bhw](val+16) + VSPLTI[bhw](-16)
5127 // Note the last two are three-instruction sequences.
5128 if (SextVal >= -32 && SextVal <= 31) {
5129 // To avoid having these optimizations undone by constant folding,
5130 // we convert to a pseudo that will be expanded later into one of
5131 // the above forms.
5132 SDValue Elt = DAG.getConstant(SextVal, MVT::i32);
Bill Schmidtb34c79e2013-02-20 15:50:31 +00005133 EVT VT = Op.getValueType();
5134 int Size = VT == MVT::v16i8 ? 1 : (VT == MVT::v8i16 ? 2 : 4);
5135 SDValue EltSize = DAG.getConstant(Size, MVT::i32);
5136 return DAG.getNode(PPCISD::VADD_SPLAT, dl, VT, Elt, EltSize);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005137 }
5138
5139 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
5140 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
5141 // for fneg/fabs.
5142 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
5143 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00005144 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005145
5146 // Make the VSLW intrinsic, computing 0x8000_0000.
5147 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
5148 OnesV, DAG, dl);
5149
5150 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00005151 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005152 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005153 }
5154
5155 // Check to see if this is a wide variety of vsplti*, binop self cases.
5156 static const signed char SplatCsts[] = {
5157 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
5158 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
5159 };
5160
5161 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
5162 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
5163 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
5164 int i = SplatCsts[idx];
5165
5166 // Figure out what shift amount will be used by altivec if shifted by i in
5167 // this splat size.
5168 unsigned TypeShiftAmt = i & (SplatBitSize-1);
5169
5170 // vsplti + shl self.
Richard Smith1144af32012-08-24 23:29:28 +00005171 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005172 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005173 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5174 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
5175 Intrinsic::ppc_altivec_vslw
5176 };
5177 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005178 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00005179 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005180
Bob Wilsonf2950b02009-03-03 19:26:27 +00005181 // vsplti + srl self.
5182 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005183 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005184 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5185 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
5186 Intrinsic::ppc_altivec_vsrw
5187 };
5188 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005189 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00005190 }
5191
Bob Wilsonf2950b02009-03-03 19:26:27 +00005192 // vsplti + sra self.
5193 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005194 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005195 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5196 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
5197 Intrinsic::ppc_altivec_vsraw
5198 };
5199 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005200 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00005201 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005202
Bob Wilsonf2950b02009-03-03 19:26:27 +00005203 // vsplti + rol self.
5204 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
5205 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005206 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005207 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5208 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
5209 Intrinsic::ppc_altivec_vrlw
5210 };
5211 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005212 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005213 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005214
Bob Wilsonf2950b02009-03-03 19:26:27 +00005215 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith1144af32012-08-24 23:29:28 +00005216 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005217 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005218 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00005219 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005220 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith1144af32012-08-24 23:29:28 +00005221 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005222 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005223 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005224 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005225 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith1144af32012-08-24 23:29:28 +00005226 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005227 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005228 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
5229 }
5230 }
5231
Dan Gohman475871a2008-07-27 21:46:04 +00005232 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00005233}
5234
Chris Lattner59138102006-04-17 05:28:54 +00005235/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
5236/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00005237static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00005238 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00005239 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00005240 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00005241 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00005242 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005243
Chris Lattner59138102006-04-17 05:28:54 +00005244 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00005245 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00005246 OP_VMRGHW,
5247 OP_VMRGLW,
5248 OP_VSPLTISW0,
5249 OP_VSPLTISW1,
5250 OP_VSPLTISW2,
5251 OP_VSPLTISW3,
5252 OP_VSLDOI4,
5253 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00005254 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00005255 };
Scott Michelfdc40a02009-02-17 22:15:04 +00005256
Chris Lattner59138102006-04-17 05:28:54 +00005257 if (OpNum == OP_COPY) {
5258 if (LHSID == (1*9+2)*9+3) return LHS;
5259 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
5260 return RHS;
5261 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005262
Dan Gohman475871a2008-07-27 21:46:04 +00005263 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00005264 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
5265 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005266
Nate Begeman9008ca62009-04-27 18:41:29 +00005267 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00005268 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005269 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00005270 case OP_VMRGHW:
5271 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
5272 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
5273 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
5274 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
5275 break;
5276 case OP_VMRGLW:
5277 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
5278 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
5279 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
5280 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
5281 break;
5282 case OP_VSPLTISW0:
5283 for (unsigned i = 0; i != 16; ++i)
5284 ShufIdxs[i] = (i&3)+0;
5285 break;
5286 case OP_VSPLTISW1:
5287 for (unsigned i = 0; i != 16; ++i)
5288 ShufIdxs[i] = (i&3)+4;
5289 break;
5290 case OP_VSPLTISW2:
5291 for (unsigned i = 0; i != 16; ++i)
5292 ShufIdxs[i] = (i&3)+8;
5293 break;
5294 case OP_VSPLTISW3:
5295 for (unsigned i = 0; i != 16; ++i)
5296 ShufIdxs[i] = (i&3)+12;
5297 break;
5298 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00005299 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005300 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00005301 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005302 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00005303 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005304 }
Owen Andersone50ed302009-08-10 22:56:29 +00005305 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005306 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
5307 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00005308 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005309 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00005310}
5311
Chris Lattnerf1b47082006-04-14 05:19:18 +00005312/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
5313/// is a shuffle we can handle in a single instruction, return it. Otherwise,
5314/// return the code it can be lowered into. Worst case, it can always be
5315/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00005316SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005317 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005318 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005319 SDValue V1 = Op.getOperand(0);
5320 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005321 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00005322 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005323
Chris Lattnerf1b47082006-04-14 05:19:18 +00005324 // Cases that are handled by instructions that take permute immediates
5325 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
5326 // selected by the instruction selector.
5327 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005328 if (PPC::isSplatShuffleMask(SVOp, 1) ||
5329 PPC::isSplatShuffleMask(SVOp, 2) ||
5330 PPC::isSplatShuffleMask(SVOp, 4) ||
5331 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
5332 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
5333 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
5334 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
5335 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
5336 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
5337 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
5338 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
5339 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00005340 return Op;
5341 }
5342 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005343
Chris Lattnerf1b47082006-04-14 05:19:18 +00005344 // Altivec has a variety of "shuffle immediates" that take two vector inputs
5345 // and produce a fixed permutation. If any of these match, do not lower to
5346 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00005347 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
5348 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
5349 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
5350 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
5351 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
5352 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
5353 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
5354 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
5355 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00005356 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005357
Chris Lattner59138102006-04-17 05:28:54 +00005358 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
5359 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005360 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005361
Chris Lattner59138102006-04-17 05:28:54 +00005362 unsigned PFIndexes[4];
5363 bool isFourElementShuffle = true;
5364 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
5365 unsigned EltNo = 8; // Start out undef.
5366 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00005367 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00005368 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00005369
Nate Begeman9008ca62009-04-27 18:41:29 +00005370 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00005371 if ((ByteSource & 3) != j) {
5372 isFourElementShuffle = false;
5373 break;
5374 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005375
Chris Lattner59138102006-04-17 05:28:54 +00005376 if (EltNo == 8) {
5377 EltNo = ByteSource/4;
5378 } else if (EltNo != ByteSource/4) {
5379 isFourElementShuffle = false;
5380 break;
5381 }
5382 }
5383 PFIndexes[i] = EltNo;
5384 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005385
5386 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00005387 // perfect shuffle vector to determine if it is cost effective to do this as
5388 // discrete instructions, or whether we should use a vperm.
5389 if (isFourElementShuffle) {
5390 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00005391 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00005392 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00005393
Chris Lattner59138102006-04-17 05:28:54 +00005394 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
5395 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00005396
Chris Lattner59138102006-04-17 05:28:54 +00005397 // Determining when to avoid vperm is tricky. Many things affect the cost
5398 // of vperm, particularly how many times the perm mask needs to be computed.
5399 // For example, if the perm mask can be hoisted out of a loop or is already
5400 // used (perhaps because there are multiple permutes with the same shuffle
5401 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
5402 // the loop requires an extra register.
5403 //
5404 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00005405 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00005406 // available, if this block is within a loop, we should avoid using vperm
5407 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00005408 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00005409 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005410 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005411
Chris Lattnerf1b47082006-04-14 05:19:18 +00005412 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
5413 // vector that will get spilled to the constant pool.
5414 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00005415
Chris Lattnerf1b47082006-04-14 05:19:18 +00005416 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
5417 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00005418 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005419 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00005420
Dan Gohman475871a2008-07-27 21:46:04 +00005421 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00005422 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
5423 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00005424
Chris Lattnerf1b47082006-04-14 05:19:18 +00005425 for (unsigned j = 0; j != BytesPerElement; ++j)
5426 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00005427 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00005428 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005429
Owen Anderson825b72b2009-08-11 20:47:22 +00005430 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00005431 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00005432 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005433}
5434
Chris Lattner90564f22006-04-18 17:59:36 +00005435/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
5436/// altivec comparison. If it is, return true and fill in Opc/isDot with
5437/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00005438static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00005439 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005440 unsigned IntrinsicID =
5441 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005442 CompareOpc = -1;
5443 isDot = false;
5444 switch (IntrinsicID) {
5445 default: return false;
5446 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00005447 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
5448 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
5449 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
5450 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
5451 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
5452 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
5453 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
5454 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
5455 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
5456 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
5457 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
5458 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
5459 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005460
Chris Lattner1a635d62006-04-14 06:01:58 +00005461 // Normal Comparisons.
5462 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
5463 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
5464 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
5465 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
5466 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
5467 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
5468 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
5469 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
5470 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
5471 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
5472 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
5473 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
5474 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
5475 }
Chris Lattner90564f22006-04-18 17:59:36 +00005476 return true;
5477}
5478
5479/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
5480/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00005481SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005482 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00005483 // If this is a lowered altivec predicate compare, CompareOpc is set to the
5484 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00005485 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00005486 int CompareOpc;
5487 bool isDot;
5488 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00005489 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00005490
Chris Lattner90564f22006-04-18 17:59:36 +00005491 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00005492 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00005493 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00005494 Op.getOperand(1), Op.getOperand(2),
5495 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005496 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00005497 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005498
Chris Lattner1a635d62006-04-14 06:01:58 +00005499 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00005500 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005501 Op.getOperand(2), // LHS
5502 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00005503 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005504 };
Benjamin Kramer3853f742013-03-07 20:33:29 +00005505 EVT VTs[] = { Op.getOperand(2).getValueType(), MVT::Glue };
Dale Johannesen3484c092009-02-05 22:07:54 +00005506 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005507
Chris Lattner1a635d62006-04-14 06:01:58 +00005508 // Now that we have the comparison, emit a copy from the CR to a GPR.
5509 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00005510 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
5511 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00005512 CompNode.getValue(1));
5513
Chris Lattner1a635d62006-04-14 06:01:58 +00005514 // Unpack the result based on how the target uses it.
5515 unsigned BitNo; // Bit # of CR6.
5516 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005517 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00005518 default: // Can't happen, don't crash on invalid number though.
5519 case 0: // Return the value of the EQ bit of CR6.
5520 BitNo = 0; InvertBit = false;
5521 break;
5522 case 1: // Return the inverted value of the EQ bit of CR6.
5523 BitNo = 0; InvertBit = true;
5524 break;
5525 case 2: // Return the value of the LT bit of CR6.
5526 BitNo = 2; InvertBit = false;
5527 break;
5528 case 3: // Return the inverted value of the LT bit of CR6.
5529 BitNo = 2; InvertBit = true;
5530 break;
5531 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005532
Chris Lattner1a635d62006-04-14 06:01:58 +00005533 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00005534 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
5535 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005536 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00005537 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
5538 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00005539
Chris Lattner1a635d62006-04-14 06:01:58 +00005540 // If we are supposed to, toggle the bit.
5541 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00005542 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
5543 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005544 return Flags;
5545}
5546
Scott Michelfdc40a02009-02-17 22:15:04 +00005547SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005548 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005549 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00005550 // Create a stack slot that is 16-byte aligned.
5551 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00005552 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00005553 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00005554 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00005555
Chris Lattner1a635d62006-04-14 06:01:58 +00005556 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005557 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00005558 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00005559 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005560 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005561 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005562 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005563}
5564
Dan Gohmand858e902010-04-17 15:26:15 +00005565SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005566 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005567 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00005568 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005569
Owen Anderson825b72b2009-08-11 20:47:22 +00005570 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
5571 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00005572
Dan Gohman475871a2008-07-27 21:46:04 +00005573 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00005574 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005575
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005576 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005577 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
5578 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
5579 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00005580
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005581 // Low parts multiplied together, generating 32-bit results (we ignore the
5582 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00005583 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00005584 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00005585
Dan Gohman475871a2008-07-27 21:46:04 +00005586 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00005587 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005588 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00005589 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00005590 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005591 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
5592 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005593 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005594
Owen Anderson825b72b2009-08-11 20:47:22 +00005595 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005596
Chris Lattnercea2aa72006-04-18 04:28:57 +00005597 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00005598 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005599 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005600 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005601
Chris Lattner19a81522006-04-18 03:57:35 +00005602 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005603 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005604 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005605 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005606
Chris Lattner19a81522006-04-18 03:57:35 +00005607 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005608 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005609 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005610 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005611
Chris Lattner19a81522006-04-18 03:57:35 +00005612 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00005613 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00005614 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005615 Ops[i*2 ] = 2*i+1;
5616 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00005617 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005618 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005619 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005620 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005621 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00005622}
5623
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005624/// LowerOperation - Provide custom lowering hooks for some operations.
5625///
Dan Gohmand858e902010-04-17 15:26:15 +00005626SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005627 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005628 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00005629 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00005630 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005631 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackyfd42ed62012-06-04 17:36:38 +00005632 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00005633 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005634 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +00005635 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
5636 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005637 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00005638 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00005639
5640 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00005641 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00005642
Jim Laskeyefc7e522006-12-04 22:04:42 +00005643 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00005644 case ISD::DYNAMIC_STACKALLOC:
5645 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00005646
Hal Finkel7ee74a62013-03-21 21:37:52 +00005647 case ISD::EH_SJLJ_SETJMP: return lowerEH_SJLJ_SETJMP(Op, DAG);
5648 case ISD::EH_SJLJ_LONGJMP: return lowerEH_SJLJ_LONGJMP(Op, DAG);
5649
Chris Lattner1a635d62006-04-14 06:01:58 +00005650 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005651 case ISD::FP_TO_UINT:
5652 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00005653 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00005654 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00005655 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005656
Chris Lattner1a635d62006-04-14 06:01:58 +00005657 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00005658 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
5659 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
5660 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005661
Chris Lattner1a635d62006-04-14 06:01:58 +00005662 // Vector-related lowering.
5663 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
5664 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
5665 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
5666 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00005667 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005668
Chris Lattner3fc027d2007-12-08 06:59:59 +00005669 // Frame & Return address.
5670 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005671 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00005672 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005673}
5674
Duncan Sands1607f052008-12-01 11:39:25 +00005675void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
5676 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00005677 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00005678 const TargetMachine &TM = getTargetMachine();
Dale Johannesen3484c092009-02-05 22:07:54 +00005679 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00005680 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00005681 default:
Craig Topperbc219812012-02-07 02:50:20 +00005682 llvm_unreachable("Do not know how to custom type legalize this operation!");
Roman Divackybdb226e2011-06-28 15:30:42 +00005683 case ISD::VAARG: {
5684 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
5685 || TM.getSubtarget<PPCSubtarget>().isPPC64())
5686 return;
5687
5688 EVT VT = N->getValueType(0);
5689
5690 if (VT == MVT::i64) {
5691 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
5692
5693 Results.push_back(NewNode);
5694 Results.push_back(NewNode.getValue(1));
5695 }
5696 return;
5697 }
Duncan Sands1607f052008-12-01 11:39:25 +00005698 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00005699 assert(N->getValueType(0) == MVT::ppcf128);
5700 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00005701 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005702 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005703 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00005704 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005705 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005706 DAG.getIntPtrConstant(1));
5707
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00005708 // Add the two halves of the long double in round-to-zero mode.
5709 SDValue FPreg = DAG.getNode(PPCISD::FADDRTZ, dl, MVT::f64, Lo, Hi);
Duncan Sands1607f052008-12-01 11:39:25 +00005710
5711 // We know the low half is about to be thrown away, so just use something
5712 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00005713 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00005714 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00005715 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00005716 }
Duncan Sands1607f052008-12-01 11:39:25 +00005717 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005718 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00005719 return;
Chris Lattner1f873002007-11-28 18:44:47 +00005720 }
5721}
5722
5723
Chris Lattner1a635d62006-04-14 06:01:58 +00005724//===----------------------------------------------------------------------===//
5725// Other Lowering Code
5726//===----------------------------------------------------------------------===//
5727
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005728MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005729PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005730 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005731 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005732 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5733
5734 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5735 MachineFunction *F = BB->getParent();
5736 MachineFunction::iterator It = BB;
5737 ++It;
5738
5739 unsigned dest = MI->getOperand(0).getReg();
5740 unsigned ptrA = MI->getOperand(1).getReg();
5741 unsigned ptrB = MI->getOperand(2).getReg();
5742 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005743 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005744
5745 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5746 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5747 F->insert(It, loopMBB);
5748 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005749 exitMBB->splice(exitMBB->begin(), BB,
5750 llvm::next(MachineBasicBlock::iterator(MI)),
5751 BB->end());
5752 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005753
5754 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00005755 unsigned TmpReg = (!BinOpcode) ? incr :
5756 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00005757 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5758 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005759
5760 // thisMBB:
5761 // ...
5762 // fallthrough --> loopMBB
5763 BB->addSuccessor(loopMBB);
5764
5765 // loopMBB:
5766 // l[wd]arx dest, ptr
5767 // add r0, dest, incr
5768 // st[wd]cx. r0, ptr
5769 // bne- loopMBB
5770 // fallthrough --> exitMBB
5771 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005772 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005773 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005774 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005775 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
5776 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005777 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005778 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005779 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005780 BB->addSuccessor(loopMBB);
5781 BB->addSuccessor(exitMBB);
5782
5783 // exitMBB:
5784 // ...
5785 BB = exitMBB;
5786 return BB;
5787}
5788
5789MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00005790PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00005791 MachineBasicBlock *BB,
5792 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005793 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005794 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00005795 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5796 // In 64 bit mode we have to use 64 bits for addresses, even though the
5797 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
5798 // registers without caring whether they're 32 or 64, but here we're
5799 // doing actual arithmetic on the addresses.
5800 bool is64bit = PPCSubTarget.isPPC64();
Hal Finkel76973702013-03-21 23:45:03 +00005801 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesen97efa362008-08-28 17:53:09 +00005802
5803 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5804 MachineFunction *F = BB->getParent();
5805 MachineFunction::iterator It = BB;
5806 ++It;
5807
5808 unsigned dest = MI->getOperand(0).getReg();
5809 unsigned ptrA = MI->getOperand(1).getReg();
5810 unsigned ptrB = MI->getOperand(2).getReg();
5811 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005812 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00005813
5814 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5815 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5816 F->insert(It, loopMBB);
5817 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005818 exitMBB->splice(exitMBB->begin(), BB,
5819 llvm::next(MachineBasicBlock::iterator(MI)),
5820 BB->end());
5821 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005822
5823 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005824 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005825 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5826 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00005827 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5828 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5829 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5830 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
5831 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5832 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5833 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5834 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5835 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
5836 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005837 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005838 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00005839 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005840
5841 // thisMBB:
5842 // ...
5843 // fallthrough --> loopMBB
5844 BB->addSuccessor(loopMBB);
5845
5846 // The 4-byte load must be aligned, while a char or short may be
5847 // anywhere in the word. Hence all this nasty bookkeeping code.
5848 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5849 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005850 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00005851 // rlwinm ptr, ptr1, 0, 0, 29
5852 // slw incr2, incr, shift
5853 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5854 // slw mask, mask2, shift
5855 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005856 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00005857 // add tmp, tmpDest, incr2
5858 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00005859 // and tmp3, tmp, mask
5860 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005861 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00005862 // bne- loopMBB
5863 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00005864 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005865 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00005866 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005867 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005868 .addReg(ptrA).addReg(ptrB);
5869 } else {
5870 Ptr1Reg = ptrB;
5871 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005872 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005873 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005874 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005875 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5876 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005877 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005878 .addReg(Ptr1Reg).addImm(0).addImm(61);
5879 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005880 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005881 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005882 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005883 .addReg(incr).addReg(ShiftReg);
5884 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005885 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00005886 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005887 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5888 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00005889 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005890 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005891 .addReg(Mask2Reg).addReg(ShiftReg);
5892
5893 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005894 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005895 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005896 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005897 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005898 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005899 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005900 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005901 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005902 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005903 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005904 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Roman Divacky951cd022011-06-17 15:21:10 +00005905 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005906 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005907 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005908 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005909 BB->addSuccessor(loopMBB);
5910 BB->addSuccessor(exitMBB);
5911
5912 // exitMBB:
5913 // ...
5914 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00005915 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
5916 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00005917 return BB;
5918}
5919
Hal Finkel7ee74a62013-03-21 21:37:52 +00005920llvm::MachineBasicBlock*
5921PPCTargetLowering::emitEHSjLjSetJmp(MachineInstr *MI,
5922 MachineBasicBlock *MBB) const {
5923 DebugLoc DL = MI->getDebugLoc();
5924 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5925
5926 MachineFunction *MF = MBB->getParent();
5927 MachineRegisterInfo &MRI = MF->getRegInfo();
5928
5929 const BasicBlock *BB = MBB->getBasicBlock();
5930 MachineFunction::iterator I = MBB;
5931 ++I;
5932
5933 // Memory Reference
5934 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
5935 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
5936
5937 unsigned DstReg = MI->getOperand(0).getReg();
5938 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
5939 assert(RC->hasType(MVT::i32) && "Invalid destination!");
5940 unsigned mainDstReg = MRI.createVirtualRegister(RC);
5941 unsigned restoreDstReg = MRI.createVirtualRegister(RC);
5942
5943 MVT PVT = getPointerTy();
5944 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
5945 "Invalid Pointer Size!");
5946 // For v = setjmp(buf), we generate
5947 //
5948 // thisMBB:
5949 // SjLjSetup mainMBB
5950 // bl mainMBB
5951 // v_restore = 1
5952 // b sinkMBB
5953 //
5954 // mainMBB:
5955 // buf[LabelOffset] = LR
5956 // v_main = 0
5957 //
5958 // sinkMBB:
5959 // v = phi(main, restore)
5960 //
5961
5962 MachineBasicBlock *thisMBB = MBB;
5963 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
5964 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
5965 MF->insert(I, mainMBB);
5966 MF->insert(I, sinkMBB);
5967
5968 MachineInstrBuilder MIB;
5969
5970 // Transfer the remainder of BB and its successor edges to sinkMBB.
5971 sinkMBB->splice(sinkMBB->begin(), MBB,
5972 llvm::next(MachineBasicBlock::iterator(MI)), MBB->end());
5973 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
5974
5975 // Note that the structure of the jmp_buf used here is not compatible
5976 // with that used by libc, and is not designed to be. Specifically, it
5977 // stores only those 'reserved' registers that LLVM does not otherwise
5978 // understand how to spill. Also, by convention, by the time this
5979 // intrinsic is called, Clang has already stored the frame address in the
5980 // first slot of the buffer and stack address in the third. Following the
5981 // X86 target code, we'll store the jump address in the second slot. We also
5982 // need to save the TOC pointer (R2) to handle jumps between shared
5983 // libraries, and that will be stored in the fourth slot. The thread
5984 // identifier (R13) is not affected.
5985
5986 // thisMBB:
5987 const int64_t LabelOffset = 1 * PVT.getStoreSize();
5988 const int64_t TOCOffset = 3 * PVT.getStoreSize();
5989
5990 // Prepare IP either in reg.
5991 const TargetRegisterClass *PtrRC = getRegClassFor(PVT);
5992 unsigned LabelReg = MRI.createVirtualRegister(PtrRC);
5993 unsigned BufReg = MI->getOperand(1).getReg();
5994
5995 if (PPCSubTarget.isPPC64() && PPCSubTarget.isSVR4ABI()) {
5996 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::STD))
5997 .addReg(PPC::X2)
5998 .addImm(TOCOffset / 4)
5999 .addReg(BufReg);
6000
6001 MIB.setMemRefs(MMOBegin, MMOEnd);
6002 }
6003
6004 // Setup
6005 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::BCL)).addMBB(mainMBB);
6006 MIB.addRegMask(PPCRegInfo->getNoPreservedMask());
6007
6008 BuildMI(*thisMBB, MI, DL, TII->get(PPC::LI), restoreDstReg).addImm(1);
6009
6010 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::EH_SjLj_Setup))
6011 .addMBB(mainMBB);
6012 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::B)).addMBB(sinkMBB);
6013
6014 thisMBB->addSuccessor(mainMBB, /* weight */ 0);
6015 thisMBB->addSuccessor(sinkMBB, /* weight */ 1);
6016
6017 // mainMBB:
6018 // mainDstReg = 0
6019 MIB = BuildMI(mainMBB, DL,
6020 TII->get(PPCSubTarget.isPPC64() ? PPC::MFLR8 : PPC::MFLR), LabelReg);
6021
6022 // Store IP
6023 if (PPCSubTarget.isPPC64()) {
6024 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STD))
6025 .addReg(LabelReg)
6026 .addImm(LabelOffset / 4)
6027 .addReg(BufReg);
6028 } else {
6029 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STW))
6030 .addReg(LabelReg)
6031 .addImm(LabelOffset)
6032 .addReg(BufReg);
6033 }
6034
6035 MIB.setMemRefs(MMOBegin, MMOEnd);
6036
6037 BuildMI(mainMBB, DL, TII->get(PPC::LI), mainDstReg).addImm(0);
6038 mainMBB->addSuccessor(sinkMBB);
6039
6040 // sinkMBB:
6041 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
6042 TII->get(PPC::PHI), DstReg)
6043 .addReg(mainDstReg).addMBB(mainMBB)
6044 .addReg(restoreDstReg).addMBB(thisMBB);
6045
6046 MI->eraseFromParent();
6047 return sinkMBB;
6048}
6049
6050MachineBasicBlock *
6051PPCTargetLowering::emitEHSjLjLongJmp(MachineInstr *MI,
6052 MachineBasicBlock *MBB) const {
6053 DebugLoc DL = MI->getDebugLoc();
6054 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6055
6056 MachineFunction *MF = MBB->getParent();
6057 MachineRegisterInfo &MRI = MF->getRegInfo();
6058
6059 // Memory Reference
6060 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
6061 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
6062
6063 MVT PVT = getPointerTy();
6064 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6065 "Invalid Pointer Size!");
6066
6067 const TargetRegisterClass *RC =
6068 (PVT == MVT::i64) ? &PPC::G8RCRegClass : &PPC::GPRCRegClass;
6069 unsigned Tmp = MRI.createVirtualRegister(RC);
6070 // Since FP is only updated here but NOT referenced, it's treated as GPR.
6071 unsigned FP = (PVT == MVT::i64) ? PPC::X31 : PPC::R31;
6072 unsigned SP = (PVT == MVT::i64) ? PPC::X1 : PPC::R1;
6073
6074 MachineInstrBuilder MIB;
6075
6076 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6077 const int64_t SPOffset = 2 * PVT.getStoreSize();
6078 const int64_t TOCOffset = 3 * PVT.getStoreSize();
6079
6080 unsigned BufReg = MI->getOperand(0).getReg();
6081
6082 // Reload FP (the jumped-to function may not have had a
6083 // frame pointer, and if so, then its r31 will be restored
6084 // as necessary).
6085 if (PVT == MVT::i64) {
6086 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), FP)
6087 .addImm(0)
6088 .addReg(BufReg);
6089 } else {
6090 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), FP)
6091 .addImm(0)
6092 .addReg(BufReg);
6093 }
6094 MIB.setMemRefs(MMOBegin, MMOEnd);
6095
6096 // Reload IP
6097 if (PVT == MVT::i64) {
6098 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), Tmp)
6099 .addImm(LabelOffset / 4)
6100 .addReg(BufReg);
6101 } else {
6102 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), Tmp)
6103 .addImm(LabelOffset)
6104 .addReg(BufReg);
6105 }
6106 MIB.setMemRefs(MMOBegin, MMOEnd);
6107
6108 // Reload SP
6109 if (PVT == MVT::i64) {
6110 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), SP)
6111 .addImm(SPOffset / 4)
6112 .addReg(BufReg);
6113 } else {
6114 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), SP)
6115 .addImm(SPOffset)
6116 .addReg(BufReg);
6117 }
6118 MIB.setMemRefs(MMOBegin, MMOEnd);
6119
6120 // FIXME: When we also support base pointers, that register must also be
6121 // restored here.
6122
6123 // Reload TOC
6124 if (PVT == MVT::i64 && PPCSubTarget.isSVR4ABI()) {
6125 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), PPC::X2)
6126 .addImm(TOCOffset / 4)
6127 .addReg(BufReg);
6128
6129 MIB.setMemRefs(MMOBegin, MMOEnd);
6130 }
6131
6132 // Jump
6133 BuildMI(*MBB, MI, DL,
6134 TII->get(PVT == MVT::i64 ? PPC::MTCTR8 : PPC::MTCTR)).addReg(Tmp);
6135 BuildMI(*MBB, MI, DL, TII->get(PVT == MVT::i64 ? PPC::BCTR8 : PPC::BCTR));
6136
6137 MI->eraseFromParent();
6138 return MBB;
6139}
6140
Dale Johannesen97efa362008-08-28 17:53:09 +00006141MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00006142PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00006143 MachineBasicBlock *BB) const {
Hal Finkel7ee74a62013-03-21 21:37:52 +00006144 if (MI->getOpcode() == PPC::EH_SjLj_SetJmp32 ||
6145 MI->getOpcode() == PPC::EH_SjLj_SetJmp64) {
6146 return emitEHSjLjSetJmp(MI, BB);
6147 } else if (MI->getOpcode() == PPC::EH_SjLj_LongJmp32 ||
6148 MI->getOpcode() == PPC::EH_SjLj_LongJmp64) {
6149 return emitEHSjLjLongJmp(MI, BB);
6150 }
6151
Evan Chengc0f64ff2006-11-27 23:37:22 +00006152 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00006153
6154 // To "insert" these instructions we actually have to insert their
6155 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006156 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00006157 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006158 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00006159
Dan Gohman8e5f2c62008-07-07 23:14:23 +00006160 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00006161
Hal Finkel009f7af2012-06-22 23:10:08 +00006162 if (PPCSubTarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
6163 MI->getOpcode() == PPC::SELECT_CC_I8)) {
6164 unsigned OpCode = MI->getOpcode() == PPC::SELECT_CC_I8 ?
6165 PPC::ISEL8 : PPC::ISEL;
6166 unsigned SelectPred = MI->getOperand(4).getImm();
6167 DebugLoc dl = MI->getDebugLoc();
6168
Ulrich Weiganda01c7db2013-03-26 10:54:54 +00006169 unsigned SubIdx;
6170 bool SwapOps;
6171 switch (SelectPred) {
6172 default: llvm_unreachable("invalid predicate for isel");
6173 case PPC::PRED_EQ: SubIdx = PPC::sub_eq; SwapOps = false; break;
6174 case PPC::PRED_NE: SubIdx = PPC::sub_eq; SwapOps = true; break;
6175 case PPC::PRED_LT: SubIdx = PPC::sub_lt; SwapOps = false; break;
6176 case PPC::PRED_GE: SubIdx = PPC::sub_lt; SwapOps = true; break;
6177 case PPC::PRED_GT: SubIdx = PPC::sub_gt; SwapOps = false; break;
6178 case PPC::PRED_LE: SubIdx = PPC::sub_gt; SwapOps = true; break;
6179 case PPC::PRED_UN: SubIdx = PPC::sub_un; SwapOps = false; break;
6180 case PPC::PRED_NU: SubIdx = PPC::sub_un; SwapOps = true; break;
Hal Finkel009f7af2012-06-22 23:10:08 +00006181 }
6182
6183 BuildMI(*BB, MI, dl, TII->get(OpCode), MI->getOperand(0).getReg())
Ulrich Weiganda01c7db2013-03-26 10:54:54 +00006184 .addReg(MI->getOperand(SwapOps? 3 : 2).getReg())
6185 .addReg(MI->getOperand(SwapOps? 2 : 3).getReg())
6186 .addReg(MI->getOperand(1).getReg(), 0, SubIdx);
Hal Finkel009f7af2012-06-22 23:10:08 +00006187 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
6188 MI->getOpcode() == PPC::SELECT_CC_I8 ||
6189 MI->getOpcode() == PPC::SELECT_CC_F4 ||
6190 MI->getOpcode() == PPC::SELECT_CC_F8 ||
6191 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
6192
Evan Cheng53301922008-07-12 02:23:19 +00006193
6194 // The incoming instruction knows the destination vreg to set, the
6195 // condition code register to branch on, the true/false values to
6196 // select between, and a branch opcode to use.
6197
6198 // thisMBB:
6199 // ...
6200 // TrueVal = ...
6201 // cmpTY ccX, r1, r2
6202 // bCC copy1MBB
6203 // fallthrough --> copy0MBB
6204 MachineBasicBlock *thisMBB = BB;
6205 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
6206 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
6207 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006208 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00006209 F->insert(It, copy0MBB);
6210 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006211
6212 // Transfer the remainder of BB and its successor edges to sinkMBB.
6213 sinkMBB->splice(sinkMBB->begin(), BB,
6214 llvm::next(MachineBasicBlock::iterator(MI)),
6215 BB->end());
6216 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
6217
Evan Cheng53301922008-07-12 02:23:19 +00006218 // Next, add the true and fallthrough blocks as its successors.
6219 BB->addSuccessor(copy0MBB);
6220 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006221
Dan Gohman14152b42010-07-06 20:24:04 +00006222 BuildMI(BB, dl, TII->get(PPC::BCC))
6223 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
6224
Evan Cheng53301922008-07-12 02:23:19 +00006225 // copy0MBB:
6226 // %FalseValue = ...
6227 // # fallthrough to sinkMBB
6228 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00006229
Evan Cheng53301922008-07-12 02:23:19 +00006230 // Update machine-CFG edges
6231 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006232
Evan Cheng53301922008-07-12 02:23:19 +00006233 // sinkMBB:
6234 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
6235 // ...
6236 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00006237 BuildMI(*BB, BB->begin(), dl,
6238 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00006239 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
6240 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
6241 }
Dale Johannesen97efa362008-08-28 17:53:09 +00006242 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
6243 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
6244 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
6245 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006246 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
6247 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
6248 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
6249 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006250
6251 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
6252 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
6253 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
6254 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006255 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
6256 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
6257 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
6258 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006259
6260 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
6261 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
6262 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
6263 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006264 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
6265 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
6266 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
6267 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006268
6269 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
6270 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
6271 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
6272 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006273 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
6274 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
6275 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
6276 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006277
6278 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00006279 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00006280 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00006281 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006282 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00006283 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006284 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00006285 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006286
6287 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
6288 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
6289 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
6290 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006291 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
6292 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
6293 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
6294 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006295
Dale Johannesen0e55f062008-08-29 18:29:46 +00006296 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
6297 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
6298 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
6299 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
6300 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
6301 BB = EmitAtomicBinary(MI, BB, false, 0);
6302 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
6303 BB = EmitAtomicBinary(MI, BB, true, 0);
6304
Evan Cheng53301922008-07-12 02:23:19 +00006305 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
6306 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
6307 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
6308
6309 unsigned dest = MI->getOperand(0).getReg();
6310 unsigned ptrA = MI->getOperand(1).getReg();
6311 unsigned ptrB = MI->getOperand(2).getReg();
6312 unsigned oldval = MI->getOperand(3).getReg();
6313 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006314 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00006315
Dale Johannesen65e39732008-08-25 18:53:26 +00006316 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6317 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6318 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00006319 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00006320 F->insert(It, loop1MBB);
6321 F->insert(It, loop2MBB);
6322 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00006323 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006324 exitMBB->splice(exitMBB->begin(), BB,
6325 llvm::next(MachineBasicBlock::iterator(MI)),
6326 BB->end());
6327 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00006328
6329 // thisMBB:
6330 // ...
6331 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00006332 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00006333
Dale Johannesen65e39732008-08-25 18:53:26 +00006334 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00006335 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00006336 // cmp[wd] dest, oldval
6337 // bne- midMBB
6338 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00006339 // st[wd]cx. newval, ptr
6340 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00006341 // b exitBB
6342 // midMBB:
6343 // st[wd]cx. dest, ptr
6344 // exitBB:
6345 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006346 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00006347 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006348 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00006349 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006350 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00006351 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6352 BB->addSuccessor(loop2MBB);
6353 BB->addSuccessor(midMBB);
6354
6355 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006356 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00006357 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006358 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00006359 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006360 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00006361 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00006362 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006363
Dale Johannesen65e39732008-08-25 18:53:26 +00006364 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006365 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00006366 .addReg(dest).addReg(ptrA).addReg(ptrB);
6367 BB->addSuccessor(exitMBB);
6368
Evan Cheng53301922008-07-12 02:23:19 +00006369 // exitMBB:
6370 // ...
6371 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006372 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
6373 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
6374 // We must use 64-bit registers for addresses when targeting 64-bit,
6375 // since we're actually doing arithmetic on them. Other registers
6376 // can be 32-bit.
6377 bool is64bit = PPCSubTarget.isPPC64();
6378 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
6379
6380 unsigned dest = MI->getOperand(0).getReg();
6381 unsigned ptrA = MI->getOperand(1).getReg();
6382 unsigned ptrB = MI->getOperand(2).getReg();
6383 unsigned oldval = MI->getOperand(3).getReg();
6384 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006385 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006386
6387 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6388 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6389 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
6390 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6391 F->insert(It, loop1MBB);
6392 F->insert(It, loop2MBB);
6393 F->insert(It, midMBB);
6394 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006395 exitMBB->splice(exitMBB->begin(), BB,
6396 llvm::next(MachineBasicBlock::iterator(MI)),
6397 BB->end());
6398 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006399
6400 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00006401 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00006402 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6403 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006404 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
6405 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
6406 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
6407 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
6408 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
6409 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
6410 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
6411 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
6412 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
6413 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
6414 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
6415 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
6416 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
6417 unsigned Ptr1Reg;
6418 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Hal Finkel76973702013-03-21 23:45:03 +00006419 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006420 // thisMBB:
6421 // ...
6422 // fallthrough --> loopMBB
6423 BB->addSuccessor(loop1MBB);
6424
6425 // The 4-byte load must be aligned, while a char or short may be
6426 // anywhere in the word. Hence all this nasty bookkeeping code.
6427 // add ptr1, ptrA, ptrB [copy if ptrA==0]
6428 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00006429 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006430 // rlwinm ptr, ptr1, 0, 0, 29
6431 // slw newval2, newval, shift
6432 // slw oldval2, oldval,shift
6433 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
6434 // slw mask, mask2, shift
6435 // and newval3, newval2, mask
6436 // and oldval3, oldval2, mask
6437 // loop1MBB:
6438 // lwarx tmpDest, ptr
6439 // and tmp, tmpDest, mask
6440 // cmpw tmp, oldval3
6441 // bne- midMBB
6442 // loop2MBB:
6443 // andc tmp2, tmpDest, mask
6444 // or tmp4, tmp2, newval3
6445 // stwcx. tmp4, ptr
6446 // bne- loop1MBB
6447 // b exitBB
6448 // midMBB:
6449 // stwcx. tmpDest, ptr
6450 // exitBB:
6451 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006452 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006453 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006454 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006455 .addReg(ptrA).addReg(ptrB);
6456 } else {
6457 Ptr1Reg = ptrB;
6458 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006459 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006460 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006461 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006462 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
6463 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006464 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006465 .addReg(Ptr1Reg).addImm(0).addImm(61);
6466 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00006467 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006468 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006469 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006470 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006471 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006472 .addReg(oldval).addReg(ShiftReg);
6473 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006474 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006475 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00006476 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
6477 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
6478 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006479 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006480 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006481 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006482 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006483 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006484 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006485 .addReg(OldVal2Reg).addReg(MaskReg);
6486
6487 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006488 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006489 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006490 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
6491 .addReg(TmpDestReg).addReg(MaskReg);
6492 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006493 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006494 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006495 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6496 BB->addSuccessor(loop2MBB);
6497 BB->addSuccessor(midMBB);
6498
6499 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006500 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
6501 .addReg(TmpDestReg).addReg(MaskReg);
6502 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
6503 .addReg(Tmp2Reg).addReg(NewVal3Reg);
6504 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006505 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006506 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006507 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006508 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006509 BB->addSuccessor(loop1MBB);
6510 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006511
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006512 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006513 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006514 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006515 BB->addSuccessor(exitMBB);
6516
6517 // exitMBB:
6518 // ...
6519 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00006520 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
6521 .addReg(ShiftReg);
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00006522 } else if (MI->getOpcode() == PPC::FADDrtz) {
6523 // This pseudo performs an FADD with rounding mode temporarily forced
6524 // to round-to-zero. We emit this via custom inserter since the FPSCR
6525 // is not modeled at the SelectionDAG level.
6526 unsigned Dest = MI->getOperand(0).getReg();
6527 unsigned Src1 = MI->getOperand(1).getReg();
6528 unsigned Src2 = MI->getOperand(2).getReg();
6529 DebugLoc dl = MI->getDebugLoc();
6530
6531 MachineRegisterInfo &RegInfo = F->getRegInfo();
6532 unsigned MFFSReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
6533
6534 // Save FPSCR value.
6535 BuildMI(*BB, MI, dl, TII->get(PPC::MFFS), MFFSReg);
6536
6537 // Set rounding mode to round-to-zero.
6538 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB1)).addImm(31);
6539 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB0)).addImm(30);
6540
6541 // Perform addition.
6542 BuildMI(*BB, MI, dl, TII->get(PPC::FADD), Dest).addReg(Src1).addReg(Src2);
6543
6544 // Restore FPSCR value.
6545 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSF)).addImm(1).addReg(MFFSReg);
Hal Finkel0882fd62013-03-29 19:41:55 +00006546 } else if (MI->getOpcode() == PPC::FRINDrint ||
6547 MI->getOpcode() == PPC::FRINSrint) {
6548 bool isf32 = MI->getOpcode() == PPC::FRINSrint;
6549 unsigned Dest = MI->getOperand(0).getReg();
6550 unsigned Src = MI->getOperand(1).getReg();
6551 DebugLoc dl = MI->getDebugLoc();
6552
6553 MachineRegisterInfo &RegInfo = F->getRegInfo();
6554 unsigned CRReg = RegInfo.createVirtualRegister(&PPC::CRRCRegClass);
6555
6556 // Perform the rounding.
6557 BuildMI(*BB, MI, dl, TII->get(isf32 ? PPC::FRINS : PPC::FRIND), Dest)
6558 .addReg(Src);
6559
6560 // Compare the results.
6561 BuildMI(*BB, MI, dl, TII->get(isf32 ? PPC::FCMPUS : PPC::FCMPUD), CRReg)
6562 .addReg(Dest).addReg(Src);
6563
6564 // If the results were not equal, then set the FPSCR XX bit.
6565 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
6566 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6567 F->insert(It, midMBB);
6568 F->insert(It, exitMBB);
6569 exitMBB->splice(exitMBB->begin(), BB,
6570 llvm::next(MachineBasicBlock::iterator(MI)),
6571 BB->end());
6572 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
6573
6574 BuildMI(*BB, MI, dl, TII->get(PPC::BCC))
6575 .addImm(PPC::PRED_EQ).addReg(CRReg).addMBB(exitMBB);
6576
6577 BB->addSuccessor(midMBB);
6578 BB->addSuccessor(exitMBB);
6579
6580 BB = midMBB;
6581
6582 // Set the FPSCR XX bit (FE_INEXACT). Note that we cannot just set
6583 // the FI bit here because that will not automatically set XX also,
6584 // and XX is what libm interprets as the FE_INEXACT flag.
6585 BuildMI(BB, dl, TII->get(PPC::MTFSB1)).addImm(/* 38 - 32 = */ 6);
6586 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
6587
6588 BB->addSuccessor(exitMBB);
6589
6590 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006591 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00006592 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00006593 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006594
Dan Gohman14152b42010-07-06 20:24:04 +00006595 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006596 return BB;
6597}
6598
Chris Lattner1a635d62006-04-14 06:01:58 +00006599//===----------------------------------------------------------------------===//
6600// Target Optimization Hooks
6601//===----------------------------------------------------------------------===//
6602
Duncan Sands25cf2272008-11-24 14:53:14 +00006603SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
6604 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00006605 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006606 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00006607 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006608 switch (N->getOpcode()) {
6609 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006610 case PPCISD::SHL:
6611 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006612 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006613 return N->getOperand(0);
6614 }
6615 break;
6616 case PPCISD::SRL:
6617 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006618 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006619 return N->getOperand(0);
6620 }
6621 break;
6622 case PPCISD::SRA:
6623 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006624 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006625 C->isAllOnesValue()) // -1 >>s V -> -1.
6626 return N->getOperand(0);
6627 }
6628 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006629
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006630 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00006631 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006632 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
6633 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
6634 // We allow the src/dst to be either f32/f64, but the intermediate
6635 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00006636 if (N->getOperand(0).getValueType() == MVT::i64 &&
6637 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006638 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006639 if (Val.getValueType() == MVT::f32) {
6640 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006641 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006642 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006643
Owen Anderson825b72b2009-08-11 20:47:22 +00006644 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006645 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006646 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006647 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006648 if (N->getValueType(0) == MVT::f32) {
6649 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00006650 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00006651 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006652 }
6653 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00006654 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006655 // If the intermediate type is i32, we can avoid the load/store here
6656 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006657 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006658 }
6659 }
6660 break;
Chris Lattner51269842006-03-01 05:50:56 +00006661 case ISD::STORE:
6662 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
6663 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00006664 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00006665 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006666 N->getOperand(1).getValueType() == MVT::i32 &&
6667 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006668 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006669 if (Val.getValueType() == MVT::f32) {
6670 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006671 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006672 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006673 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006674 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006675
Owen Anderson825b72b2009-08-11 20:47:22 +00006676 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00006677 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00006678 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006679 return Val;
6680 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006681
Chris Lattnerd9989382006-07-10 20:56:58 +00006682 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00006683 if (cast<StoreSDNode>(N)->isUnindexed() &&
6684 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00006685 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006686 (N->getOperand(1).getValueType() == MVT::i32 ||
Hal Finkelefdd4672013-03-28 19:25:55 +00006687 N->getOperand(1).getValueType() == MVT::i16 ||
6688 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel2544f222013-03-28 20:23:46 +00006689 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkelefdd4672013-03-28 19:25:55 +00006690 N->getOperand(1).getValueType() == MVT::i64))) {
Dan Gohman475871a2008-07-27 21:46:04 +00006691 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00006692 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00006693 if (BSwapOp.getValueType() == MVT::i16)
6694 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00006695
Dan Gohmanc76909a2009-09-25 20:36:54 +00006696 SDValue Ops[] = {
6697 N->getOperand(0), BSwapOp, N->getOperand(2),
6698 DAG.getValueType(N->getOperand(1).getValueType())
6699 };
6700 return
6701 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
6702 Ops, array_lengthof(Ops),
6703 cast<StoreSDNode>(N)->getMemoryVT(),
6704 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00006705 }
6706 break;
6707 case ISD::BSWAP:
6708 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00006709 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00006710 N->getOperand(0).hasOneUse() &&
Hal Finkelefdd4672013-03-28 19:25:55 +00006711 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16 ||
6712 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel2544f222013-03-28 20:23:46 +00006713 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkelefdd4672013-03-28 19:25:55 +00006714 N->getValueType(0) == MVT::i64))) {
Dan Gohman475871a2008-07-27 21:46:04 +00006715 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00006716 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00006717 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00006718 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00006719 LD->getChain(), // Chain
6720 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00006721 DAG.getValueType(N->getValueType(0)) // VT
6722 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00006723 SDValue BSLoad =
6724 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
Hal Finkelefdd4672013-03-28 19:25:55 +00006725 DAG.getVTList(N->getValueType(0) == MVT::i64 ?
6726 MVT::i64 : MVT::i32, MVT::Other),
Hal Finkelb52980b2013-03-28 19:43:12 +00006727 Ops, 3, LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00006728
Scott Michelfdc40a02009-02-17 22:15:04 +00006729 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00006730 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00006731 if (N->getValueType(0) == MVT::i16)
6732 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00006733
Chris Lattnerd9989382006-07-10 20:56:58 +00006734 // First, combine the bswap away. This makes the value produced by the
6735 // load dead.
6736 DCI.CombineTo(N, ResVal);
6737
6738 // Next, combine the load away, we give it a bogus result value but a real
6739 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00006740 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00006741
Chris Lattnerd9989382006-07-10 20:56:58 +00006742 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00006743 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00006744 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006745
Chris Lattner51269842006-03-01 05:50:56 +00006746 break;
Chris Lattner4468c222006-03-31 06:02:07 +00006747 case PPCISD::VCMP: {
6748 // If a VCMPo node already exists with exactly the same operands as this
6749 // node, use its result instead of this node (VCMPo computes both a CR6 and
6750 // a normal output).
6751 //
6752 if (!N->getOperand(0).hasOneUse() &&
6753 !N->getOperand(1).hasOneUse() &&
6754 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006755
Chris Lattner4468c222006-03-31 06:02:07 +00006756 // Scan all of the users of the LHS, looking for VCMPo's that match.
6757 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00006758
Gabor Greifba36cb52008-08-28 21:40:38 +00006759 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00006760 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
6761 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00006762 if (UI->getOpcode() == PPCISD::VCMPo &&
6763 UI->getOperand(1) == N->getOperand(1) &&
6764 UI->getOperand(2) == N->getOperand(2) &&
6765 UI->getOperand(0) == N->getOperand(0)) {
6766 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00006767 break;
6768 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006769
Chris Lattner00901202006-04-18 18:28:22 +00006770 // If there is no VCMPo node, or if the flag value has a single use, don't
6771 // transform this.
6772 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
6773 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006774
6775 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00006776 // chain, this transformation is more complex. Note that multiple things
6777 // could use the value result, which we should ignore.
6778 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00006779 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00006780 FlagUser == 0; ++UI) {
6781 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00006782 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00006783 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00006784 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00006785 FlagUser = User;
6786 break;
6787 }
6788 }
6789 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006790
Chris Lattner00901202006-04-18 18:28:22 +00006791 // If the user is a MFCR instruction, we know this is safe. Otherwise we
6792 // give up for right now.
6793 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00006794 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00006795 }
6796 break;
6797 }
Chris Lattner90564f22006-04-18 17:59:36 +00006798 case ISD::BR_CC: {
6799 // If this is a branch on an altivec predicate comparison, lower this so
6800 // that we don't have to do a MFCR: instead, branch directly on CR6. This
6801 // lowering is done pre-legalize, because the legalizer lowers the predicate
6802 // compare down to code that is difficult to reassemble.
6803 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00006804 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00006805 int CompareOpc;
6806 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00006807
Chris Lattner90564f22006-04-18 17:59:36 +00006808 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
6809 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
6810 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
6811 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00006812
Chris Lattner90564f22006-04-18 17:59:36 +00006813 // If this is a comparison against something other than 0/1, then we know
6814 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006815 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00006816 if (Val != 0 && Val != 1) {
6817 if (CC == ISD::SETEQ) // Cond never true, remove branch.
6818 return N->getOperand(0);
6819 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00006820 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00006821 N->getOperand(0), N->getOperand(4));
6822 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006823
Chris Lattner90564f22006-04-18 17:59:36 +00006824 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006825
Chris Lattner90564f22006-04-18 17:59:36 +00006826 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00006827 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00006828 LHS.getOperand(2), // LHS of compare
6829 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00006830 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00006831 };
Benjamin Kramer3853f742013-03-07 20:33:29 +00006832 EVT VTs[] = { LHS.getOperand(2).getValueType(), MVT::Glue };
Dale Johannesen3484c092009-02-05 22:07:54 +00006833 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00006834
Chris Lattner90564f22006-04-18 17:59:36 +00006835 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006836 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006837 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00006838 default: // Can't happen, don't crash on invalid number though.
6839 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006840 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00006841 break;
6842 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006843 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00006844 break;
6845 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006846 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00006847 break;
6848 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00006849 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00006850 break;
6851 }
6852
Owen Anderson825b72b2009-08-11 20:47:22 +00006853 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
6854 DAG.getConstant(CompOpc, MVT::i32),
6855 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00006856 N->getOperand(4), CompNode.getValue(1));
6857 }
6858 break;
6859 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006860 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006861
Dan Gohman475871a2008-07-27 21:46:04 +00006862 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006863}
6864
Chris Lattner1a635d62006-04-14 06:01:58 +00006865//===----------------------------------------------------------------------===//
6866// Inline Assembly Support
6867//===----------------------------------------------------------------------===//
6868
Dan Gohman475871a2008-07-27 21:46:04 +00006869void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Scott Michelfdc40a02009-02-17 22:15:04 +00006870 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00006871 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00006872 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006873 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00006874 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006875 switch (Op.getOpcode()) {
6876 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00006877 case PPCISD::LBRX: {
6878 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00006879 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00006880 KnownZero = 0xFFFF0000;
6881 break;
6882 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006883 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006884 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006885 default: break;
6886 case Intrinsic::ppc_altivec_vcmpbfp_p:
6887 case Intrinsic::ppc_altivec_vcmpeqfp_p:
6888 case Intrinsic::ppc_altivec_vcmpequb_p:
6889 case Intrinsic::ppc_altivec_vcmpequh_p:
6890 case Intrinsic::ppc_altivec_vcmpequw_p:
6891 case Intrinsic::ppc_altivec_vcmpgefp_p:
6892 case Intrinsic::ppc_altivec_vcmpgtfp_p:
6893 case Intrinsic::ppc_altivec_vcmpgtsb_p:
6894 case Intrinsic::ppc_altivec_vcmpgtsh_p:
6895 case Intrinsic::ppc_altivec_vcmpgtsw_p:
6896 case Intrinsic::ppc_altivec_vcmpgtub_p:
6897 case Intrinsic::ppc_altivec_vcmpgtuh_p:
6898 case Intrinsic::ppc_altivec_vcmpgtuw_p:
6899 KnownZero = ~1U; // All bits but the low one are known to be zero.
6900 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006901 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00006902 }
6903 }
6904}
6905
6906
Chris Lattner4234f572007-03-25 02:14:49 +00006907/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00006908/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00006909PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00006910PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
6911 if (Constraint.size() == 1) {
6912 switch (Constraint[0]) {
6913 default: break;
6914 case 'b':
6915 case 'r':
6916 case 'f':
6917 case 'v':
6918 case 'y':
6919 return C_RegisterClass;
Hal Finkel827b7a02012-11-05 18:18:42 +00006920 case 'Z':
6921 // FIXME: While Z does indicate a memory constraint, it specifically
6922 // indicates an r+r address (used in conjunction with the 'y' modifier
6923 // in the replacement string). Currently, we're forcing the base
6924 // register to be r0 in the asm printer (which is interpreted as zero)
6925 // and forming the complete address in the second register. This is
6926 // suboptimal.
6927 return C_Memory;
Chris Lattner4234f572007-03-25 02:14:49 +00006928 }
6929 }
6930 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00006931}
6932
John Thompson44ab89e2010-10-29 17:29:13 +00006933/// Examine constraint type and operand type and determine a weight value.
6934/// This object must already have been set up with the operand type
6935/// and the current alternative constraint selected.
6936TargetLowering::ConstraintWeight
6937PPCTargetLowering::getSingleConstraintMatchWeight(
6938 AsmOperandInfo &info, const char *constraint) const {
6939 ConstraintWeight weight = CW_Invalid;
6940 Value *CallOperandVal = info.CallOperandVal;
6941 // If we don't have a value, we can't do a match,
6942 // but allow it at the lowest weight.
6943 if (CallOperandVal == NULL)
6944 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006945 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00006946 // Look at the constraint type.
6947 switch (*constraint) {
6948 default:
6949 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
6950 break;
6951 case 'b':
6952 if (type->isIntegerTy())
6953 weight = CW_Register;
6954 break;
6955 case 'f':
6956 if (type->isFloatTy())
6957 weight = CW_Register;
6958 break;
6959 case 'd':
6960 if (type->isDoubleTy())
6961 weight = CW_Register;
6962 break;
6963 case 'v':
6964 if (type->isVectorTy())
6965 weight = CW_Register;
6966 break;
6967 case 'y':
6968 weight = CW_Register;
6969 break;
Hal Finkel827b7a02012-11-05 18:18:42 +00006970 case 'Z':
6971 weight = CW_Memory;
6972 break;
John Thompson44ab89e2010-10-29 17:29:13 +00006973 }
6974 return weight;
6975}
6976
Scott Michelfdc40a02009-02-17 22:15:04 +00006977std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00006978PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00006979 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00006980 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00006981 // GCC RS6000 Constraint Letters
6982 switch (Constraint[0]) {
6983 case 'b': // R1-R31
Hal Finkela548afc2013-03-19 18:51:05 +00006984 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
6985 return std::make_pair(0U, &PPC::G8RC_NOX0RegClass);
6986 return std::make_pair(0U, &PPC::GPRC_NOR0RegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006987 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00006988 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Craig Topperc9099502012-04-20 06:31:50 +00006989 return std::make_pair(0U, &PPC::G8RCRegClass);
6990 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006991 case 'f':
Ulrich Weigand78dab642012-10-29 17:49:34 +00006992 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00006993 return std::make_pair(0U, &PPC::F4RCRegClass);
Ulrich Weigand78dab642012-10-29 17:49:34 +00006994 if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00006995 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006996 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006997 case 'v':
Craig Topperc9099502012-04-20 06:31:50 +00006998 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00006999 case 'y': // crrc
Craig Topperc9099502012-04-20 06:31:50 +00007000 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00007001 }
7002 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007003
Chris Lattner331d1bc2006-11-02 01:44:04 +00007004 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00007005}
Chris Lattner763317d2006-02-07 00:47:13 +00007006
Chris Lattner331d1bc2006-11-02 01:44:04 +00007007
Chris Lattner48884cd2007-08-25 00:47:38 +00007008/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00007009/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00007010void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00007011 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00007012 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00007013 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007014 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00007015
Eric Christopher100c8332011-06-02 23:16:42 +00007016 // Only support length 1 constraints.
7017 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00007018
Eric Christopher100c8332011-06-02 23:16:42 +00007019 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00007020 switch (Letter) {
7021 default: break;
7022 case 'I':
7023 case 'J':
7024 case 'K':
7025 case 'L':
7026 case 'M':
7027 case 'N':
7028 case 'O':
7029 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00007030 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00007031 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007032 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00007033 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007034 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00007035 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007036 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00007037 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007038 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007039 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
7040 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007041 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00007042 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007043 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007044 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007045 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00007046 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007047 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007048 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007049 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00007050 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007051 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007052 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007053 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00007054 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007055 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007056 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007057 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00007058 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007059 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007060 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007061 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00007062 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007063 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007064 }
7065 break;
7066 }
7067 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007068
Gabor Greifba36cb52008-08-28 21:40:38 +00007069 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00007070 Ops.push_back(Result);
7071 return;
7072 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007073
Chris Lattner763317d2006-02-07 00:47:13 +00007074 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00007075 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00007076}
Evan Chengc4c62572006-03-13 23:20:37 +00007077
Chris Lattnerc9addb72007-03-30 23:15:24 +00007078// isLegalAddressingMode - Return true if the addressing mode represented
7079// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007080bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00007081 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00007082 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00007083
Chris Lattnerc9addb72007-03-30 23:15:24 +00007084 // PPC allows a sign-extended 16-bit immediate field.
7085 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
7086 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007087
Chris Lattnerc9addb72007-03-30 23:15:24 +00007088 // No global is ever allowed as a base.
7089 if (AM.BaseGV)
7090 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007091
7092 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007093 switch (AM.Scale) {
7094 case 0: // "r+i" or just "i", depending on HasBaseReg.
7095 break;
7096 case 1:
7097 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
7098 return false;
7099 // Otherwise we have r+r or r+i.
7100 break;
7101 case 2:
7102 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
7103 return false;
7104 // Allow 2*r as r+r.
7105 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00007106 default:
7107 // No other scales are supported.
7108 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007109 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007110
Chris Lattnerc9addb72007-03-30 23:15:24 +00007111 return true;
7112}
7113
Evan Chengc4c62572006-03-13 23:20:37 +00007114/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00007115/// as the offset of the target addressing mode for load / store of the
7116/// given type.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00007117bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00007118 // PPC allows a sign-extended 16-bit immediate field.
7119 return (V > -(1 << 16) && V < (1 << 16)-1);
7120}
Reid Spencer3a9ec242006-08-28 01:02:49 +00007121
Craig Topperc89c7442012-03-27 07:21:54 +00007122bool PPCTargetLowering::isLegalAddressImmediate(GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00007123 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00007124}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00007125
Dan Gohmand858e902010-04-17 15:26:15 +00007126SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
7127 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00007128 MachineFunction &MF = DAG.getMachineFunction();
7129 MachineFrameInfo *MFI = MF.getFrameInfo();
7130 MFI->setReturnAddressIsTaken(true);
7131
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007132 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00007133 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00007134
Dale Johannesen08673d22010-05-03 22:59:34 +00007135 // Make sure the function does not optimize away the store of the RA to
7136 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00007137 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00007138 FuncInfo->setLRStoreRequired();
7139 bool isPPC64 = PPCSubTarget.isPPC64();
7140 bool isDarwinABI = PPCSubTarget.isDarwinABI();
7141
7142 if (Depth > 0) {
7143 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7144 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007145
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00007146 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00007147 isPPC64? MVT::i64 : MVT::i32);
7148 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
7149 DAG.getNode(ISD::ADD, dl, getPointerTy(),
7150 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007151 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00007152 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00007153
Chris Lattner3fc027d2007-12-08 06:59:59 +00007154 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00007155 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00007156 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007157 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00007158}
7159
Dan Gohmand858e902010-04-17 15:26:15 +00007160SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
7161 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00007162 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00007163 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00007164
Owen Andersone50ed302009-08-10 22:56:29 +00007165 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00007166 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00007167
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00007168 MachineFunction &MF = DAG.getMachineFunction();
7169 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00007170 MFI->setFrameAddressIsTaken(true);
Hal Finkele9cc0a02013-03-21 19:03:19 +00007171
7172 // Naked functions never have a frame pointer, and so we use r1. For all
7173 // other functions, this decision must be delayed until during PEI.
7174 unsigned FrameReg;
7175 if (MF.getFunction()->getAttributes().hasAttribute(
7176 AttributeSet::FunctionIndex, Attribute::Naked))
7177 FrameReg = isPPC64 ? PPC::X1 : PPC::R1;
7178 else
7179 FrameReg = isPPC64 ? PPC::FP8 : PPC::FP;
7180
Dale Johannesen08673d22010-05-03 22:59:34 +00007181 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
7182 PtrVT);
7183 while (Depth--)
7184 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007185 FrameAddr, MachinePointerInfo(), false, false,
7186 false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00007187 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00007188}
Dan Gohman54aeea32008-10-21 03:41:46 +00007189
7190bool
7191PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
7192 // The PowerPC target isn't yet aware of offsets.
7193 return false;
7194}
Tilmann Schellerffd02002009-07-03 06:45:56 +00007195
Evan Cheng42642d02010-04-01 20:10:42 +00007196/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00007197/// and store operations as a result of memset, memcpy, and memmove
7198/// lowering. If DstAlign is zero that means it's safe to destination
7199/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
7200/// means there isn't a need to check it against alignment requirement,
Evan Cheng946a3a92012-12-12 02:34:41 +00007201/// probably because the source does not need to be loaded. If 'IsMemset' is
7202/// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
7203/// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
7204/// source is constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00007205/// It returns EVT::Other if the type should be determined using generic
7206/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00007207EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
7208 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng946a3a92012-12-12 02:34:41 +00007209 bool IsMemset, bool ZeroMemset,
Evan Chengc3b0c342010-04-08 07:37:57 +00007210 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00007211 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00007212 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007213 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00007214 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00007215 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00007216 }
7217}
Hal Finkel3f31d492012-04-01 19:23:08 +00007218
Hal Finkel2d37f7b2013-03-15 15:27:13 +00007219bool PPCTargetLowering::allowsUnalignedMemoryAccesses(EVT VT,
7220 bool *Fast) const {
7221 if (DisablePPCUnaligned)
7222 return false;
7223
7224 // PowerPC supports unaligned memory access for simple non-vector types.
7225 // Although accessing unaligned addresses is not as efficient as accessing
7226 // aligned addresses, it is generally more efficient than manual expansion,
7227 // and generally only traps for software emulation when crossing page
7228 // boundaries.
7229
7230 if (!VT.isSimple())
7231 return false;
7232
7233 if (VT.getSimpleVT().isVector())
7234 return false;
7235
7236 if (VT == MVT::ppcf128)
7237 return false;
7238
7239 if (Fast)
7240 *Fast = true;
7241
7242 return true;
7243}
7244
Hal Finkel070b8db2012-06-22 00:49:52 +00007245/// isFMAFasterThanMulAndAdd - Return true if an FMA operation is faster than
7246/// a pair of mul and add instructions. fmuladd intrinsics will be expanded to
7247/// FMAs when this method returns true (and FMAs are legal), otherwise fmuladd
7248/// is expanded to mul + add.
7249bool PPCTargetLowering::isFMAFasterThanMulAndAdd(EVT VT) const {
7250 if (!VT.isSimple())
7251 return false;
7252
7253 switch (VT.getSimpleVT().SimpleTy) {
7254 case MVT::f32:
7255 case MVT::f64:
7256 case MVT::v4f32:
7257 return true;
7258 default:
7259 break;
7260 }
7261
7262 return false;
7263}
7264
Hal Finkel3f31d492012-04-01 19:23:08 +00007265Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Hal Finkel71ffcfe2012-06-10 19:32:29 +00007266 if (DisableILPPref)
7267 return TargetLowering::getSchedulingPreference(N);
Hal Finkel3f31d492012-04-01 19:23:08 +00007268
Hal Finkel71ffcfe2012-06-10 19:32:29 +00007269 return Sched::ILP;
Hal Finkel3f31d492012-04-01 19:23:08 +00007270}
7271