blob: 783ac1241ee0194812b8e42488f6658ebd42d09d [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000016#include "PPCPerfectShuffle.h"
Chris Lattnerdf4ed632006-11-17 22:10:59 +000017#include "PPCPredicates.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000018#include "PPCTargetMachine.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000020#include "llvm/ADT/VectorExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000026#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000027#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000028#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000029#include "llvm/CallingConv.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000030#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000031#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000032#include "llvm/Intrinsics.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000033#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000034#include "llvm/Target/TargetOptions.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000035#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Jay Foad8d730fb2009-05-11 19:38:09 +000038#include "llvm/DerivedTypes.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000039using namespace llvm;
40
Duncan Sands1e96bab2010-11-04 10:49:57 +000041static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000042 CCValAssign::LocInfo &LocInfo,
43 ISD::ArgFlagsTy &ArgFlags,
44 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000045static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000046 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000047 CCValAssign::LocInfo &LocInfo,
48 ISD::ArgFlagsTy &ArgFlags,
49 CCState &State);
Duncan Sands1e96bab2010-11-04 10:49:57 +000050static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000051 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000052 CCValAssign::LocInfo &LocInfo,
53 ISD::ArgFlagsTy &ArgFlags,
54 CCState &State);
55
Scott Michelfdc40a02009-02-17 22:15:04 +000056static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
Chris Lattner3ee77402007-06-19 05:46:06 +000057cl::desc("enable preincrement load/store generation on PPC (experimental)"),
58 cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000059
Chris Lattnerf0144122009-07-28 03:13:23 +000060static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
61 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000062 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000063
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000064 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000065}
66
Chris Lattner331d1bc2006-11-02 01:44:04 +000067PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000068 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Scott Michelfdc40a02009-02-17 22:15:04 +000069
Nate Begeman405e3ec2005-10-21 00:02:42 +000070 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000071
Chris Lattnerd145a612005-09-27 22:18:25 +000072 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000073 setUseUnderscoreSetJmp(true);
74 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000075
Chris Lattner749dc722010-10-10 18:34:00 +000076 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
77 // arguments are at least 4/8 bytes aligned.
78 setMinStackArgumentAlignment(TM.getSubtarget<PPCSubtarget>().isPPC64() ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000079
Chris Lattner7c5a3d32005-08-16 17:14:42 +000080 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +000081 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
82 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
83 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000084
Evan Chengc5484282006-10-04 00:56:09 +000085 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000086 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
87 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000088
Owen Anderson825b72b2009-08-11 20:47:22 +000089 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000090
Chris Lattner94e509c2006-11-10 23:58:45 +000091 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000092 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
93 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
94 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
95 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
96 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
97 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
98 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
99 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
100 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
101 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000102
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000103 // This is used in the ppcf128->int sequence. Note it has different semantics
104 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000105 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000106
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000107 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000108 setOperationAction(ISD::SREM, MVT::i32, Expand);
109 setOperationAction(ISD::UREM, MVT::i32, Expand);
110 setOperationAction(ISD::SREM, MVT::i64, Expand);
111 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000112
113 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
115 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
116 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
117 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
118 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
119 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
120 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
121 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000122
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000123 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000124 setOperationAction(ISD::FSIN , MVT::f64, Expand);
125 setOperationAction(ISD::FCOS , MVT::f64, Expand);
126 setOperationAction(ISD::FREM , MVT::f64, Expand);
127 setOperationAction(ISD::FPOW , MVT::f64, Expand);
128 setOperationAction(ISD::FSIN , MVT::f32, Expand);
129 setOperationAction(ISD::FCOS , MVT::f32, Expand);
130 setOperationAction(ISD::FREM , MVT::f32, Expand);
131 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000132
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000134
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000135 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +0000136 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000137 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
138 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000139 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000140
Owen Anderson825b72b2009-08-11 20:47:22 +0000141 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
142 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000143
Nate Begemand88fc032006-01-14 03:14:10 +0000144 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
146 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
147 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
148 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
149 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
150 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000151
Nate Begeman35ef9132006-01-11 21:21:00 +0000152 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000153 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
154 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000155
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000156 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000157 setOperationAction(ISD::SELECT, MVT::i32, Expand);
158 setOperationAction(ISD::SELECT, MVT::i64, Expand);
159 setOperationAction(ISD::SELECT, MVT::f32, Expand);
160 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000161
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000162 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000163 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
164 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000165
Nate Begeman750ac1b2006-02-01 07:19:44 +0000166 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000168
Nate Begeman81e80972006-03-17 01:40:33 +0000169 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000170 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000171
Owen Anderson825b72b2009-08-11 20:47:22 +0000172 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000173
Chris Lattnerf7605322005-08-31 21:09:52 +0000174 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000175 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000176
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000177 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
179 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000180
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000181 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
182 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
183 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
184 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000185
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000186 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000188
Owen Anderson825b72b2009-08-11 20:47:22 +0000189 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
190 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
191 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
192 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000193
194
195 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000196 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000197 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
198 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000199 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
201 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
202 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
203 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000204 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000205 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
206 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000207
Nate Begeman1db3c922008-08-11 17:36:31 +0000208 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000209 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000210
211 // TRAMPOLINE is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000213
Nate Begemanacc398c2006-01-25 18:21:52 +0000214 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000215 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000216
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000217 // VAARG is custom lowered with the 32-bit SVR4 ABI.
218 if ( TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
219 && !TM.getSubtarget<PPCSubtarget>().isPPC64())
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setOperationAction(ISD::VAARG, MVT::Other, Custom);
Nicolas Geoffray01119992007-04-03 13:59:52 +0000221 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000223
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000224 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000225 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
226 setOperationAction(ISD::VAEND , MVT::Other, Expand);
227 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
228 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
229 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
230 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000231
Chris Lattner6d92cad2006-03-26 10:06:40 +0000232 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000234
Dale Johannesen53e4e442008-11-07 22:54:33 +0000235 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000236 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
237 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
238 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
239 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
240 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
241 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
242 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
243 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
244 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
245 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
246 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
247 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000248
Chris Lattnera7a58542006-06-16 17:34:12 +0000249 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000250 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000251 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
252 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
253 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
254 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000255 // This is just the low 32 bits of a (signed) fp->i64 conversion.
256 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000257 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000258
Chris Lattner7fbcef72006-03-24 07:53:47 +0000259 // FIXME: disable this lowered code. This generates 64-bit register values,
260 // and we don't model the fact that the top part is clobbered by calls. We
261 // need to flag these together so that the value isn't live across a call.
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000263 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000264 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000266 }
267
Chris Lattnera7a58542006-06-16 17:34:12 +0000268 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000269 // 64-bit PowerPC implementations can support i64 types directly
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000271 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000273 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000274 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
275 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
276 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000277 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000278 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000279 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
280 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
281 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000282 }
Evan Chengd30bf012006-03-01 01:11:20 +0000283
Nate Begeman425a9692005-11-29 08:17:20 +0000284 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000285 // First set operation action for all vector types to expand. Then we
286 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000287 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
288 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
289 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000290
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000291 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000292 setOperationAction(ISD::ADD , VT, Legal);
293 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000294
Chris Lattner7ff7e672006-04-04 17:25:31 +0000295 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000296 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000298
299 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000300 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000302 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000304 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000305 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000306 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000308 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000309 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000310 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000311 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000312
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000313 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000314 setOperationAction(ISD::MUL , VT, Expand);
315 setOperationAction(ISD::SDIV, VT, Expand);
316 setOperationAction(ISD::SREM, VT, Expand);
317 setOperationAction(ISD::UDIV, VT, Expand);
318 setOperationAction(ISD::UREM, VT, Expand);
319 setOperationAction(ISD::FDIV, VT, Expand);
320 setOperationAction(ISD::FNEG, VT, Expand);
321 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
322 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
323 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
324 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
325 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
326 setOperationAction(ISD::UDIVREM, VT, Expand);
327 setOperationAction(ISD::SDIVREM, VT, Expand);
328 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
329 setOperationAction(ISD::FPOW, VT, Expand);
330 setOperationAction(ISD::CTPOP, VT, Expand);
331 setOperationAction(ISD::CTLZ, VT, Expand);
332 setOperationAction(ISD::CTTZ, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000333 }
334
Chris Lattner7ff7e672006-04-04 17:25:31 +0000335 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
336 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000337 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000338
Owen Anderson825b72b2009-08-11 20:47:22 +0000339 setOperationAction(ISD::AND , MVT::v4i32, Legal);
340 setOperationAction(ISD::OR , MVT::v4i32, Legal);
341 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
342 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
343 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
344 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000345
Owen Anderson825b72b2009-08-11 20:47:22 +0000346 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
347 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
348 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
349 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000350
Owen Anderson825b72b2009-08-11 20:47:22 +0000351 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
352 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
353 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
354 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000355
Owen Anderson825b72b2009-08-11 20:47:22 +0000356 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
357 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000358
Owen Anderson825b72b2009-08-11 20:47:22 +0000359 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
360 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
361 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
362 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000363 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000364
Owen Anderson825b72b2009-08-11 20:47:22 +0000365 setShiftAmountType(MVT::i32);
Duncan Sands03228082008-11-23 15:47:28 +0000366 setBooleanContents(ZeroOrOneBooleanContent);
Scott Michelfdc40a02009-02-17 22:15:04 +0000367
Jim Laskey2ad9f172007-02-22 14:56:36 +0000368 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000369 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000370 setExceptionPointerRegister(PPC::X3);
371 setExceptionSelectorRegister(PPC::X4);
372 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000373 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000374 setExceptionPointerRegister(PPC::R3);
375 setExceptionSelectorRegister(PPC::R4);
376 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000377
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000378 // We have target-specific dag combine patterns for the following nodes:
379 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000380 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000381 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000382 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000383
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000384 // Darwin long double math library functions have $LDBL128 appended.
385 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000386 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000387 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
388 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000389 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
390 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000391 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
392 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
393 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
394 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
395 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000396 }
397
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000398 computeRegisterProperties();
399}
400
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000401/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
402/// function arguments in the caller parameter area.
403unsigned PPCTargetLowering::getByValTypeAlignment(const Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000404 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000405 // Darwin passes everything on 4 byte boundary.
406 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
407 return 4;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000408 // FIXME SVR4 TBD
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000409 return 4;
410}
411
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000412const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
413 switch (Opcode) {
414 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000415 case PPCISD::FSEL: return "PPCISD::FSEL";
416 case PPCISD::FCFID: return "PPCISD::FCFID";
417 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
418 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
419 case PPCISD::STFIWX: return "PPCISD::STFIWX";
420 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
421 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
422 case PPCISD::VPERM: return "PPCISD::VPERM";
423 case PPCISD::Hi: return "PPCISD::Hi";
424 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000425 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000426 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
427 case PPCISD::LOAD: return "PPCISD::LOAD";
428 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000429 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
430 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
431 case PPCISD::SRL: return "PPCISD::SRL";
432 case PPCISD::SRA: return "PPCISD::SRA";
433 case PPCISD::SHL: return "PPCISD::SHL";
434 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
435 case PPCISD::STD_32: return "PPCISD::STD_32";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000436 case PPCISD::CALL_SVR4: return "PPCISD::CALL_SVR4";
437 case PPCISD::CALL_Darwin: return "PPCISD::CALL_Darwin";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000438 case PPCISD::NOP: return "PPCISD::NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000439 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000440 case PPCISD::BCTRL_Darwin: return "PPCISD::BCTRL_Darwin";
441 case PPCISD::BCTRL_SVR4: return "PPCISD::BCTRL_SVR4";
Evan Cheng53301922008-07-12 02:23:19 +0000442 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
443 case PPCISD::MFCR: return "PPCISD::MFCR";
444 case PPCISD::VCMP: return "PPCISD::VCMP";
445 case PPCISD::VCMPo: return "PPCISD::VCMPo";
446 case PPCISD::LBRX: return "PPCISD::LBRX";
447 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000448 case PPCISD::LARX: return "PPCISD::LARX";
449 case PPCISD::STCX: return "PPCISD::STCX";
450 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
451 case PPCISD::MFFS: return "PPCISD::MFFS";
452 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
453 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
454 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
455 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Evan Cheng53301922008-07-12 02:23:19 +0000456 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000457 }
458}
459
Owen Anderson825b72b2009-08-11 20:47:22 +0000460MVT::SimpleValueType PPCTargetLowering::getSetCCResultType(EVT VT) const {
461 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000462}
463
Bill Wendlingb4202b82009-07-01 18:50:55 +0000464/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000465unsigned PPCTargetLowering::getFunctionAlignment(const Function *F) const {
466 if (getTargetMachine().getSubtarget<PPCSubtarget>().isDarwin())
467 return F->hasFnAttr(Attribute::OptimizeForSize) ? 2 : 4;
468 else
469 return 2;
470}
Scott Michel5b8f82e2008-03-10 15:42:14 +0000471
Chris Lattner1a635d62006-04-14 06:01:58 +0000472//===----------------------------------------------------------------------===//
473// Node matching predicates, for use by the tblgen matching code.
474//===----------------------------------------------------------------------===//
475
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000476/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000477static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000478 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000479 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000480 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000481 // Maybe this has already been legalized into the constant pool?
482 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000483 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000484 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000485 }
486 return false;
487}
488
Chris Lattnerddb739e2006-04-06 17:23:16 +0000489/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
490/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000491static bool isConstantOrUndef(int Op, int Val) {
492 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000493}
494
495/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
496/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000497bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000498 if (!isUnary) {
499 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000500 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000501 return false;
502 } else {
503 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000504 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
505 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000506 return false;
507 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000508 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000509}
510
511/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
512/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000513bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000514 if (!isUnary) {
515 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000516 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
517 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000518 return false;
519 } else {
520 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000521 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
522 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
523 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
524 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000525 return false;
526 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000527 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000528}
529
Chris Lattnercaad1632006-04-06 22:02:42 +0000530/// isVMerge - Common function, used to match vmrg* shuffles.
531///
Nate Begeman9008ca62009-04-27 18:41:29 +0000532static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000533 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000534 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000535 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000536 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
537 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000538
Chris Lattner116cc482006-04-06 21:11:54 +0000539 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
540 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000541 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000542 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000543 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000544 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000545 return false;
546 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000547 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000548}
549
550/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
551/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000552bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000553 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000554 if (!isUnary)
555 return isVMerge(N, UnitSize, 8, 24);
556 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000557}
558
559/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
560/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000561bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000562 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000563 if (!isUnary)
564 return isVMerge(N, UnitSize, 0, 16);
565 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000566}
567
568
Chris Lattnerd0608e12006-04-06 18:26:28 +0000569/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
570/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000571int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000572 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000573 "PPC only supports shuffles by bytes!");
574
575 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000576
Chris Lattnerd0608e12006-04-06 18:26:28 +0000577 // Find the first non-undef value in the shuffle mask.
578 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000579 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000580 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000581
Chris Lattnerd0608e12006-04-06 18:26:28 +0000582 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000583
Nate Begeman9008ca62009-04-27 18:41:29 +0000584 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000585 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000586 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000587 if (ShiftAmt < i) return -1;
588 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000589
Chris Lattnerf24380e2006-04-06 22:28:36 +0000590 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000591 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000592 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000593 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000594 return -1;
595 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000596 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000597 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000598 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000599 return -1;
600 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000601 return ShiftAmt;
602}
Chris Lattneref819f82006-03-20 06:33:01 +0000603
604/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
605/// specifies a splat of a single element that is suitable for input to
606/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000607bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000608 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000609 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000610
Chris Lattner88a99ef2006-03-20 06:37:44 +0000611 // This is a splat operation if each element of the permute is the same, and
612 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000613 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000614
Nate Begeman9008ca62009-04-27 18:41:29 +0000615 // FIXME: Handle UNDEF elements too!
616 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000617 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000618
Nate Begeman9008ca62009-04-27 18:41:29 +0000619 // Check that the indices are consecutive, in the case of a multi-byte element
620 // splatted with a v16i8 mask.
621 for (unsigned i = 1; i != EltSize; ++i)
622 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000623 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000624
Chris Lattner7ff7e672006-04-04 17:25:31 +0000625 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000626 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000627 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000628 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000629 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000630 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000631 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000632}
633
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000634/// isAllNegativeZeroVector - Returns true if all elements of build_vector
635/// are -0.0.
636bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000637 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
638
639 APInt APVal, APUndef;
640 unsigned BitSize;
641 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000642
Dale Johannesen1e608812009-11-13 01:45:18 +0000643 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000644 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000645 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000646
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000647 return false;
648}
649
Chris Lattneref819f82006-03-20 06:33:01 +0000650/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
651/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000652unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000653 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
654 assert(isSplatShuffleMask(SVOp, EltSize));
655 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000656}
657
Chris Lattnere87192a2006-04-12 17:37:20 +0000658/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000659/// by using a vspltis[bhw] instruction of the specified element size, return
660/// the constant being splatted. The ByteSize field indicates the number of
661/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000662SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
663 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000664
665 // If ByteSize of the splat is bigger than the element size of the
666 // build_vector, then we have a case where we are checking for a splat where
667 // multiple elements of the buildvector are folded together into a single
668 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
669 unsigned EltSize = 16/N->getNumOperands();
670 if (EltSize < ByteSize) {
671 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000672 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000673 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000674
Chris Lattner79d9a882006-04-08 07:14:26 +0000675 // See if all of the elements in the buildvector agree across.
676 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
677 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
678 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000679 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000680
Scott Michelfdc40a02009-02-17 22:15:04 +0000681
Gabor Greifba36cb52008-08-28 21:40:38 +0000682 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000683 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
684 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000685 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000686 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000687
Chris Lattner79d9a882006-04-08 07:14:26 +0000688 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
689 // either constant or undef values that are identical for each chunk. See
690 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000691
Chris Lattner79d9a882006-04-08 07:14:26 +0000692 // Check to see if all of the leading entries are either 0 or -1. If
693 // neither, then this won't fit into the immediate field.
694 bool LeadingZero = true;
695 bool LeadingOnes = true;
696 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000697 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000698
Chris Lattner79d9a882006-04-08 07:14:26 +0000699 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
700 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
701 }
702 // Finally, check the least significant entry.
703 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000704 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000705 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000706 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000707 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000708 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000709 }
710 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000711 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000712 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000713 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000714 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000715 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000716 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000717
Dan Gohman475871a2008-07-27 21:46:04 +0000718 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000719 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000720
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000721 // Check to see if this buildvec has a single non-undef value in its elements.
722 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
723 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000724 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000725 OpVal = N->getOperand(i);
726 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000727 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000728 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000729
Gabor Greifba36cb52008-08-28 21:40:38 +0000730 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000731
Eli Friedman1a8229b2009-05-24 02:03:36 +0000732 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000733 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000734 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000735 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000736 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000737 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000738 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000739 }
740
741 // If the splat value is larger than the element value, then we can never do
742 // this splat. The only case that we could fit the replicated bits into our
743 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000744 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000745
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000746 // If the element value is larger than the splat value, cut it in half and
747 // check to see if the two halves are equal. Continue doing this until we
748 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
749 while (ValSizeInBytes > ByteSize) {
750 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000751
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000752 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000753 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
754 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000755 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000756 }
757
758 // Properly sign extend the value.
759 int ShAmt = (4-ByteSize)*8;
760 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
Scott Michelfdc40a02009-02-17 22:15:04 +0000761
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000762 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000763 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000764
Chris Lattner140a58f2006-04-08 06:46:53 +0000765 // Finally, if this value fits in a 5 bit sext field, return it
766 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000767 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000768 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000769}
770
Chris Lattner1a635d62006-04-14 06:01:58 +0000771//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000772// Addressing Mode Selection
773//===----------------------------------------------------------------------===//
774
775/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
776/// or 64-bit immediate, and if the value can be accurately represented as a
777/// sign extension from a 16-bit value. If so, this returns true and the
778/// immediate.
779static bool isIntS16Immediate(SDNode *N, short &Imm) {
780 if (N->getOpcode() != ISD::Constant)
781 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000782
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000783 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000784 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000785 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000786 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000787 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000788}
Dan Gohman475871a2008-07-27 21:46:04 +0000789static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000790 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000791}
792
793
794/// SelectAddressRegReg - Given the specified addressed, check to see if it
795/// can be represented as an indexed [r+r] operation. Returns false if it
796/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000797bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
798 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000799 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000800 short imm = 0;
801 if (N.getOpcode() == ISD::ADD) {
802 if (isIntS16Immediate(N.getOperand(1), imm))
803 return false; // r+i
804 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
805 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000806
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000807 Base = N.getOperand(0);
808 Index = N.getOperand(1);
809 return true;
810 } else if (N.getOpcode() == ISD::OR) {
811 if (isIntS16Immediate(N.getOperand(1), imm))
812 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000813
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000814 // If this is an or of disjoint bitfields, we can codegen this as an add
815 // (for better address arithmetic) if the LHS and RHS of the OR are provably
816 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000817 APInt LHSKnownZero, LHSKnownOne;
818 APInt RHSKnownZero, RHSKnownOne;
819 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanec59b952008-02-27 21:12:32 +0000820 APInt::getAllOnesValue(N.getOperand(0)
821 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000822 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000823
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000824 if (LHSKnownZero.getBoolValue()) {
825 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanec59b952008-02-27 21:12:32 +0000826 APInt::getAllOnesValue(N.getOperand(1)
827 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000828 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000829 // If all of the bits are known zero on the LHS or RHS, the add won't
830 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000831 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000832 Base = N.getOperand(0);
833 Index = N.getOperand(1);
834 return true;
835 }
836 }
837 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000838
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000839 return false;
840}
841
842/// Returns true if the address N can be represented by a base register plus
843/// a signed 16-bit displacement [r+imm], and if it is not better
844/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000845bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000846 SDValue &Base,
847 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000848 // FIXME dl should come from parent load or store, not from address
849 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000850 // If this can be more profitably realized as r+r, fail.
851 if (SelectAddressRegReg(N, Disp, Base, DAG))
852 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000853
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000854 if (N.getOpcode() == ISD::ADD) {
855 short imm = 0;
856 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000857 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000858 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
859 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
860 } else {
861 Base = N.getOperand(0);
862 }
863 return true; // [r+i]
864 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
865 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000866 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000867 && "Cannot handle constant offsets yet!");
868 Disp = N.getOperand(1).getOperand(0); // The global address.
869 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
870 Disp.getOpcode() == ISD::TargetConstantPool ||
871 Disp.getOpcode() == ISD::TargetJumpTable);
872 Base = N.getOperand(0);
873 return true; // [&g+r]
874 }
875 } else if (N.getOpcode() == ISD::OR) {
876 short imm = 0;
877 if (isIntS16Immediate(N.getOperand(1), imm)) {
878 // If this is an or of disjoint bitfields, we can codegen this as an add
879 // (for better address arithmetic) if the LHS and RHS of the OR are
880 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000881 APInt LHSKnownZero, LHSKnownOne;
882 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000883 APInt::getAllOnesValue(N.getOperand(0)
884 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000885 LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000886
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000887 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000888 // If all of the bits are known zero on the LHS or RHS, the add won't
889 // carry.
890 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000891 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000892 return true;
893 }
894 }
895 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
896 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +0000897
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000898 // If this address fits entirely in a 16-bit sext immediate field, codegen
899 // this as "d, 0"
900 short Imm;
901 if (isIntS16Immediate(CN, Imm)) {
902 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
903 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
904 return true;
905 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000906
907 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +0000908 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000909 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
910 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000911
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000912 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000913 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000914
Owen Anderson825b72b2009-08-11 20:47:22 +0000915 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
916 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +0000917 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000918 return true;
919 }
920 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000921
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000922 Disp = DAG.getTargetConstant(0, getPointerTy());
923 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
924 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
925 else
926 Base = N;
927 return true; // [r+0]
928}
929
930/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
931/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +0000932bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
933 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000934 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000935 // Check to see if we can easily represent this as an [r+r] address. This
936 // will fail if it thinks that the address is more profitably represented as
937 // reg+imm, e.g. where imm = 0.
938 if (SelectAddressRegReg(N, Base, Index, DAG))
939 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +0000940
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000941 // If the operand is an addition, always emit this as [r+r], since this is
942 // better (for code size, and execution, as the memop does the add for free)
943 // than emitting an explicit add.
944 if (N.getOpcode() == ISD::ADD) {
945 Base = N.getOperand(0);
946 Index = N.getOperand(1);
947 return true;
948 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000949
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000950 // Otherwise, do it the hard way, using R0 as the base register.
951 Base = DAG.getRegister(PPC::R0, N.getValueType());
952 Index = N;
953 return true;
954}
955
956/// SelectAddressRegImmShift - Returns true if the address N can be
957/// represented by a base register plus a signed 14-bit displacement
958/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +0000959bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
960 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +0000961 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000962 // FIXME dl should come from the parent load or store, not the address
963 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000964 // If this can be more profitably realized as r+r, fail.
965 if (SelectAddressRegReg(N, Disp, Base, DAG))
966 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000967
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000968 if (N.getOpcode() == ISD::ADD) {
969 short imm = 0;
970 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000971 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000972 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
973 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
974 } else {
975 Base = N.getOperand(0);
976 }
977 return true; // [r+i]
978 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
979 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000980 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000981 && "Cannot handle constant offsets yet!");
982 Disp = N.getOperand(1).getOperand(0); // The global address.
983 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
984 Disp.getOpcode() == ISD::TargetConstantPool ||
985 Disp.getOpcode() == ISD::TargetJumpTable);
986 Base = N.getOperand(0);
987 return true; // [&g+r]
988 }
989 } else if (N.getOpcode() == ISD::OR) {
990 short imm = 0;
991 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
992 // If this is an or of disjoint bitfields, we can codegen this as an add
993 // (for better address arithmetic) if the LHS and RHS of the OR are
994 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000995 APInt LHSKnownZero, LHSKnownOne;
996 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000997 APInt::getAllOnesValue(N.getOperand(0)
998 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000999 LHSKnownZero, LHSKnownOne);
1000 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001001 // If all of the bits are known zero on the LHS or RHS, the add won't
1002 // carry.
1003 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001004 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001005 return true;
1006 }
1007 }
1008 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001009 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001010 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001011 // If this address fits entirely in a 14-bit sext immediate field, codegen
1012 // this as "d, 0"
1013 short Imm;
1014 if (isIntS16Immediate(CN, Imm)) {
1015 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
1016 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
1017 return true;
1018 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001019
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001020 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001021 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001022 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1023 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001024
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001025 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001026 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1027 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1028 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001029 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001030 return true;
1031 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001032 }
1033 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001034
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001035 Disp = DAG.getTargetConstant(0, getPointerTy());
1036 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1037 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1038 else
1039 Base = N;
1040 return true; // [r+0]
1041}
1042
1043
1044/// getPreIndexedAddressParts - returns true by value, base pointer and
1045/// offset pointer and addressing mode by reference if the node's address
1046/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001047bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1048 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001049 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001050 SelectionDAG &DAG) const {
Chris Lattner4eab7142006-11-10 02:08:47 +00001051 // Disabled by default for now.
1052 if (!EnablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001053
Dan Gohman475871a2008-07-27 21:46:04 +00001054 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001055 EVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001056 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1057 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001058 VT = LD->getMemoryVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001059
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001060 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner4eab7142006-11-10 02:08:47 +00001061 ST = ST;
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001062 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001063 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001064 } else
1065 return false;
1066
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001067 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001068 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001069 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001070
Chris Lattner0851b4f2006-11-15 19:55:13 +00001071 // TODO: Check reg+reg first.
Scott Michelfdc40a02009-02-17 22:15:04 +00001072
Chris Lattner0851b4f2006-11-15 19:55:13 +00001073 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001074 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001075 // reg + imm
1076 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1077 return false;
1078 } else {
1079 // reg + imm * 4.
1080 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1081 return false;
1082 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001083
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001084 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001085 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1086 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001087 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001088 LD->getExtensionType() == ISD::SEXTLOAD &&
1089 isa<ConstantSDNode>(Offset))
1090 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001091 }
1092
Chris Lattner4eab7142006-11-10 02:08:47 +00001093 AM = ISD::PRE_INC;
1094 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001095}
1096
1097//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001098// LowerOperation implementation
1099//===----------------------------------------------------------------------===//
1100
Chris Lattner1e61e692010-11-15 02:46:57 +00001101/// GetLabelAccessInfo - Return true if we should reference labels using a
1102/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1103static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001104 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1105 HiOpFlags = PPCII::MO_HA16;
1106 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001107
Chris Lattner1e61e692010-11-15 02:46:57 +00001108 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1109 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001110 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001111 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001112 if (isPIC) {
1113 HiOpFlags |= PPCII::MO_PIC_FLAG;
1114 LoOpFlags |= PPCII::MO_PIC_FLAG;
1115 }
1116
1117 // If this is a reference to a global value that requires a non-lazy-ptr, make
1118 // sure that instruction lowering adds it.
1119 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1120 HiOpFlags |= PPCII::MO_NLP_FLAG;
1121 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001122
Chris Lattner6d2ff122010-11-15 03:13:19 +00001123 if (GV->hasHiddenVisibility()) {
1124 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1125 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1126 }
1127 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001128
Chris Lattner1e61e692010-11-15 02:46:57 +00001129 return isPIC;
1130}
1131
1132static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1133 SelectionDAG &DAG) {
1134 EVT PtrVT = HiPart.getValueType();
1135 SDValue Zero = DAG.getConstant(0, PtrVT);
1136 DebugLoc DL = HiPart.getDebugLoc();
1137
1138 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1139 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001140
Chris Lattner1e61e692010-11-15 02:46:57 +00001141 // With PIC, the first instruction is actually "GR+hi(&G)".
1142 if (isPIC)
1143 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1144 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001145
Chris Lattner1e61e692010-11-15 02:46:57 +00001146 // Generate non-pic code that has direct accesses to the constant pool.
1147 // The address of the global is just (hi(&g)+lo(&g)).
1148 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1149}
1150
Scott Michelfdc40a02009-02-17 22:15:04 +00001151SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001152 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001153 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001154 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001155 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001156
Chris Lattner1e61e692010-11-15 02:46:57 +00001157 unsigned MOHiFlag, MOLoFlag;
1158 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1159 SDValue CPIHi =
1160 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1161 SDValue CPILo =
1162 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1163 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001164}
1165
Dan Gohmand858e902010-04-17 15:26:15 +00001166SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001167 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001168 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001169
Chris Lattner1e61e692010-11-15 02:46:57 +00001170 unsigned MOHiFlag, MOLoFlag;
1171 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1172 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1173 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1174 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001175}
1176
Dan Gohmand858e902010-04-17 15:26:15 +00001177SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1178 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001179 EVT PtrVT = Op.getValueType();
1180 DebugLoc DL = Op.getDebugLoc();
1181
Dan Gohman46510a72010-04-15 01:51:59 +00001182 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001183
Chris Lattner1e61e692010-11-15 02:46:57 +00001184 unsigned MOHiFlag, MOLoFlag;
1185 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1186 SDValue TgtBAHi = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true, MOHiFlag);
1187 SDValue TgtBALo = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true, MOLoFlag);
1188 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1189}
1190
1191SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1192 SelectionDAG &DAG) const {
1193 EVT PtrVT = Op.getValueType();
1194 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1195 DebugLoc DL = GSDN->getDebugLoc();
1196 const GlobalValue *GV = GSDN->getGlobal();
1197
Chris Lattner1e61e692010-11-15 02:46:57 +00001198 // 64-bit SVR4 ABI code is always position-independent.
1199 // The actual address of the GlobalValue is stored in the TOC.
1200 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1201 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1202 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1203 DAG.getRegister(PPC::X2, MVT::i64));
1204 }
1205
Chris Lattner6d2ff122010-11-15 03:13:19 +00001206 unsigned MOHiFlag, MOLoFlag;
1207 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001208
Chris Lattner6d2ff122010-11-15 03:13:19 +00001209 SDValue GAHi =
1210 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1211 SDValue GALo =
1212 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001213
Chris Lattner6d2ff122010-11-15 03:13:19 +00001214 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001215
Chris Lattner6d2ff122010-11-15 03:13:19 +00001216 // If the global reference is actually to a non-lazy-pointer, we have to do an
1217 // extra load to get the address of the global.
1218 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1219 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
1220 false, false, 0);
1221 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001222}
1223
Dan Gohmand858e902010-04-17 15:26:15 +00001224SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001225 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001226 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001227
Chris Lattner1a635d62006-04-14 06:01:58 +00001228 // If we're comparing for equality to zero, expose the fact that this is
1229 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1230 // fold the new nodes.
1231 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1232 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001233 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001234 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001235 if (VT.bitsLT(MVT::i32)) {
1236 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001237 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001238 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001239 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001240 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1241 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001242 DAG.getConstant(Log2b, MVT::i32));
1243 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001244 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001245 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001246 // optimized. FIXME: revisit this when we can custom lower all setcc
1247 // optimizations.
1248 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001249 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001250 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001251
Chris Lattner1a635d62006-04-14 06:01:58 +00001252 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001253 // by xor'ing the rhs with the lhs, which is faster than setting a
1254 // condition register, reading it back out, and masking the correct bit. The
1255 // normal approach here uses sub to do this instead of xor. Using xor exposes
1256 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001257 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001258 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001259 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001260 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001261 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001262 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001263 }
Dan Gohman475871a2008-07-27 21:46:04 +00001264 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001265}
1266
Dan Gohman475871a2008-07-27 21:46:04 +00001267SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001268 const PPCSubtarget &Subtarget) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00001269
Torok Edwinc23197a2009-07-14 16:55:14 +00001270 llvm_unreachable("VAARG not yet implemented for the SVR4 ABI!");
Dan Gohman475871a2008-07-27 21:46:04 +00001271 return SDValue(); // Not reached
Nicolas Geoffray01119992007-04-03 13:59:52 +00001272}
1273
Dan Gohmand858e902010-04-17 15:26:15 +00001274SDValue PPCTargetLowering::LowerTRAMPOLINE(SDValue Op,
1275 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001276 SDValue Chain = Op.getOperand(0);
1277 SDValue Trmp = Op.getOperand(1); // trampoline
1278 SDValue FPtr = Op.getOperand(2); // nested function
1279 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001280 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001281
Owen Andersone50ed302009-08-10 22:56:29 +00001282 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001283 bool isPPC64 = (PtrVT == MVT::i64);
Bill Wendling77959322008-09-17 00:30:57 +00001284 const Type *IntPtrTy =
Owen Anderson1d0be152009-08-13 21:58:54 +00001285 DAG.getTargetLoweringInfo().getTargetData()->getIntPtrType(
1286 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001287
Scott Michelfdc40a02009-02-17 22:15:04 +00001288 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001289 TargetLowering::ArgListEntry Entry;
1290
1291 Entry.Ty = IntPtrTy;
1292 Entry.Node = Trmp; Args.push_back(Entry);
1293
1294 // TrampSize == (isPPC64 ? 48 : 40);
1295 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001296 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001297 Args.push_back(Entry);
1298
1299 Entry.Node = FPtr; Args.push_back(Entry);
1300 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001301
Bill Wendling77959322008-09-17 00:30:57 +00001302 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
1303 std::pair<SDValue, SDValue> CallResult =
Owen Anderson23b9b192009-08-12 00:36:31 +00001304 LowerCallTo(Chain, Op.getValueType().getTypeForEVT(*DAG.getContext()),
Owen Andersond1474d02009-07-09 17:57:24 +00001305 false, false, false, false, 0, CallingConv::C, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001306 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001307 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001308 Args, DAG, dl);
Bill Wendling77959322008-09-17 00:30:57 +00001309
1310 SDValue Ops[] =
1311 { CallResult.first, CallResult.second };
1312
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00001313 return DAG.getMergeValues(Ops, 2, dl);
Bill Wendling77959322008-09-17 00:30:57 +00001314}
1315
Dan Gohman475871a2008-07-27 21:46:04 +00001316SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001317 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001318 MachineFunction &MF = DAG.getMachineFunction();
1319 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1320
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001321 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001322
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001323 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001324 // vastart just stores the address of the VarArgsFrameIndex slot into the
1325 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001326 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001327 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001328 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001329 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1330 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001331 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001332 }
1333
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001334 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001335 // We suppose the given va_list is already allocated.
1336 //
1337 // typedef struct {
1338 // char gpr; /* index into the array of 8 GPRs
1339 // * stored in the register save area
1340 // * gpr=0 corresponds to r3,
1341 // * gpr=1 to r4, etc.
1342 // */
1343 // char fpr; /* index into the array of 8 FPRs
1344 // * stored in the register save area
1345 // * fpr=0 corresponds to f1,
1346 // * fpr=1 to f2, etc.
1347 // */
1348 // char *overflow_arg_area;
1349 // /* location on stack that holds
1350 // * the next overflow argument
1351 // */
1352 // char *reg_save_area;
1353 // /* where r3:r10 and f1:f8 (if saved)
1354 // * are stored
1355 // */
1356 // } va_list[1];
1357
1358
Dan Gohman1e93df62010-04-17 14:41:14 +00001359 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1360 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001361
Nicolas Geoffray01119992007-04-03 13:59:52 +00001362
Owen Andersone50ed302009-08-10 22:56:29 +00001363 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001364
Dan Gohman1e93df62010-04-17 14:41:14 +00001365 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1366 PtrVT);
1367 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1368 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001369
Duncan Sands83ec4b62008-06-06 12:08:01 +00001370 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001371 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001372
Duncan Sands83ec4b62008-06-06 12:08:01 +00001373 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001374 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001375
1376 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001377 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001378
Dan Gohman69de1932008-02-06 22:27:42 +00001379 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001380
Nicolas Geoffray01119992007-04-03 13:59:52 +00001381 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001382 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001383 Op.getOperand(1),
1384 MachinePointerInfo(SV),
1385 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001386 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001387 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001388 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001389
Nicolas Geoffray01119992007-04-03 13:59:52 +00001390 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001391 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001392 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1393 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001394 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001395 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001396 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001397
Nicolas Geoffray01119992007-04-03 13:59:52 +00001398 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001399 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001400 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1401 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001402 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001403 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001404 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001405
1406 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001407 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1408 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001409 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001410
Chris Lattner1a635d62006-04-14 06:01:58 +00001411}
1412
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001413#include "PPCGenCallingConv.inc"
1414
Duncan Sands1e96bab2010-11-04 10:49:57 +00001415static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001416 CCValAssign::LocInfo &LocInfo,
1417 ISD::ArgFlagsTy &ArgFlags,
1418 CCState &State) {
1419 return true;
1420}
1421
Duncan Sands1e96bab2010-11-04 10:49:57 +00001422static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001423 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001424 CCValAssign::LocInfo &LocInfo,
1425 ISD::ArgFlagsTy &ArgFlags,
1426 CCState &State) {
1427 static const unsigned ArgRegs[] = {
1428 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1429 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1430 };
1431 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001432
Tilmann Schellerffd02002009-07-03 06:45:56 +00001433 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1434
1435 // Skip one register if the first unallocated register has an even register
1436 // number and there are still argument registers available which have not been
1437 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1438 // need to skip a register if RegNum is odd.
1439 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1440 State.AllocateReg(ArgRegs[RegNum]);
1441 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001442
Tilmann Schellerffd02002009-07-03 06:45:56 +00001443 // Always return false here, as this function only makes sure that the first
1444 // unallocated register has an odd register number and does not actually
1445 // allocate a register for the current argument.
1446 return false;
1447}
1448
Duncan Sands1e96bab2010-11-04 10:49:57 +00001449static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001450 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001451 CCValAssign::LocInfo &LocInfo,
1452 ISD::ArgFlagsTy &ArgFlags,
1453 CCState &State) {
1454 static const unsigned ArgRegs[] = {
1455 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1456 PPC::F8
1457 };
1458
1459 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001460
Tilmann Schellerffd02002009-07-03 06:45:56 +00001461 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1462
1463 // If there is only one Floating-point register left we need to put both f64
1464 // values of a split ppc_fp128 value on the stack.
1465 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1466 State.AllocateReg(ArgRegs[RegNum]);
1467 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001468
Tilmann Schellerffd02002009-07-03 06:45:56 +00001469 // Always return false here, as this function only makes sure that the two f64
1470 // values a ppc_fp128 value is split into are both passed in registers or both
1471 // passed on the stack and does not actually allocate a register for the
1472 // current argument.
1473 return false;
1474}
1475
Chris Lattner9f0bc652007-02-25 05:34:32 +00001476/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001477/// on Darwin.
1478static const unsigned *GetFPR() {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001479 static const unsigned FPR[] = {
1480 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001481 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001482 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001483
Chris Lattner9f0bc652007-02-25 05:34:32 +00001484 return FPR;
1485}
1486
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001487/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1488/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001489static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001490 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001491 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001492 if (Flags.isByVal())
1493 ArgSize = Flags.getByValSize();
1494 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1495
1496 return ArgSize;
1497}
1498
Dan Gohman475871a2008-07-27 21:46:04 +00001499SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001500PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001501 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001502 const SmallVectorImpl<ISD::InputArg>
1503 &Ins,
1504 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001505 SmallVectorImpl<SDValue> &InVals)
1506 const {
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001507 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001508 return LowerFormalArguments_SVR4(Chain, CallConv, isVarArg, Ins,
1509 dl, DAG, InVals);
1510 } else {
1511 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1512 dl, DAG, InVals);
1513 }
1514}
1515
1516SDValue
1517PPCTargetLowering::LowerFormalArguments_SVR4(
1518 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001519 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001520 const SmallVectorImpl<ISD::InputArg>
1521 &Ins,
1522 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001523 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001524
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001525 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001526 // +-----------------------------------+
1527 // +--> | Back chain |
1528 // | +-----------------------------------+
1529 // | | Floating-point register save area |
1530 // | +-----------------------------------+
1531 // | | General register save area |
1532 // | +-----------------------------------+
1533 // | | CR save word |
1534 // | +-----------------------------------+
1535 // | | VRSAVE save word |
1536 // | +-----------------------------------+
1537 // | | Alignment padding |
1538 // | +-----------------------------------+
1539 // | | Vector register save area |
1540 // | +-----------------------------------+
1541 // | | Local variable space |
1542 // | +-----------------------------------+
1543 // | | Parameter list area |
1544 // | +-----------------------------------+
1545 // | | LR save word |
1546 // | +-----------------------------------+
1547 // SP--> +--- | Back chain |
1548 // +-----------------------------------+
1549 //
1550 // Specifications:
1551 // System V Application Binary Interface PowerPC Processor Supplement
1552 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001553
Tilmann Schellerffd02002009-07-03 06:45:56 +00001554 MachineFunction &MF = DAG.getMachineFunction();
1555 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001556 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001557
Owen Andersone50ed302009-08-10 22:56:29 +00001558 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001559 // Potential tail calls could cause overwriting of argument stack slots.
Dan Gohman1797ed52010-02-08 20:27:50 +00001560 bool isImmutable = !(GuaranteedTailCallOpt && (CallConv==CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001561 unsigned PtrByteSize = 4;
1562
1563 // Assign locations to all of the incoming arguments.
1564 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001565 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1566 *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001567
1568 // Reserve space for the linkage area on the stack.
1569 CCInfo.AllocateStack(PPCFrameInfo::getLinkageSize(false, false), PtrByteSize);
1570
Dan Gohman98ca4f22009-08-05 01:29:28 +00001571 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001572
Tilmann Schellerffd02002009-07-03 06:45:56 +00001573 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1574 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001575
Tilmann Schellerffd02002009-07-03 06:45:56 +00001576 // Arguments stored in registers.
1577 if (VA.isRegLoc()) {
1578 TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001579 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001580
Owen Anderson825b72b2009-08-11 20:47:22 +00001581 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001582 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001583 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001584 case MVT::i32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001585 RC = PPC::GPRCRegisterClass;
1586 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001587 case MVT::f32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001588 RC = PPC::F4RCRegisterClass;
1589 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001590 case MVT::f64:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001591 RC = PPC::F8RCRegisterClass;
1592 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001593 case MVT::v16i8:
1594 case MVT::v8i16:
1595 case MVT::v4i32:
1596 case MVT::v4f32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001597 RC = PPC::VRRCRegisterClass;
1598 break;
1599 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001600
Tilmann Schellerffd02002009-07-03 06:45:56 +00001601 // Transform the arguments stored in physical registers into virtual ones.
1602 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001603 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001604
Dan Gohman98ca4f22009-08-05 01:29:28 +00001605 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001606 } else {
1607 // Argument stored in memory.
1608 assert(VA.isMemLoc());
1609
1610 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1611 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00001612 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001613
1614 // Create load nodes to retrieve arguments from the stack.
1615 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001616 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1617 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00001618 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001619 }
1620 }
1621
1622 // Assign locations to all of the incoming aggregate by value arguments.
1623 // Aggregates passed by value are stored in the local variable space of the
1624 // caller's stack frame, right above the parameter list area.
1625 SmallVector<CCValAssign, 16> ByValArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001626 CCState CCByValInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001627 ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001628
1629 // Reserve stack space for the allocations in CCInfo.
1630 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1631
Dan Gohman98ca4f22009-08-05 01:29:28 +00001632 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001633
1634 // Area that is at least reserved in the caller of this function.
1635 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001636
Tilmann Schellerffd02002009-07-03 06:45:56 +00001637 // Set the size that is at least reserved in caller of this function. Tail
1638 // call optimized function's reserved stack space needs to be aligned so that
1639 // taking the difference between two stack areas will result in an aligned
1640 // stack.
1641 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1642
1643 MinReservedArea =
1644 std::max(MinReservedArea,
1645 PPCFrameInfo::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001646
Tilmann Schellerffd02002009-07-03 06:45:56 +00001647 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
1648 getStackAlignment();
1649 unsigned AlignMask = TargetAlign-1;
1650 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001651
Tilmann Schellerffd02002009-07-03 06:45:56 +00001652 FI->setMinReservedArea(MinReservedArea);
1653
1654 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001655
Tilmann Schellerffd02002009-07-03 06:45:56 +00001656 // If the function takes variable number of arguments, make a frame index for
1657 // the start of the first vararg value... for expansion of llvm.va_start.
1658 if (isVarArg) {
1659 static const unsigned GPArgRegs[] = {
1660 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1661 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1662 };
1663 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
1664
1665 static const unsigned FPArgRegs[] = {
1666 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1667 PPC::F8
1668 };
1669 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
1670
Dan Gohman1e93df62010-04-17 14:41:14 +00001671 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
1672 NumGPArgRegs));
1673 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
1674 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001675
1676 // Make room for NumGPArgRegs and NumFPArgRegs.
1677 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00001678 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001679
Dan Gohman1e93df62010-04-17 14:41:14 +00001680 FuncInfo->setVarArgsStackOffset(
1681 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001682 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001683
Dan Gohman1e93df62010-04-17 14:41:14 +00001684 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
1685 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001686
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001687 // The fixed integer arguments of a variadic function are stored to the
1688 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
1689 // the result of va_next.
1690 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
1691 // Get an existing live-in vreg, or add a new one.
1692 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
1693 if (!VReg)
1694 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001695
Dan Gohman98ca4f22009-08-05 01:29:28 +00001696 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001697 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1698 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001699 MemOps.push_back(Store);
1700 // Increment the address by four for the next argument to store
1701 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1702 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1703 }
1704
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001705 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
1706 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00001707 // The double arguments are stored to the VarArgsFrameIndex
1708 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00001709 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
1710 // Get an existing live-in vreg, or add a new one.
1711 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
1712 if (!VReg)
1713 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001714
Owen Anderson825b72b2009-08-11 20:47:22 +00001715 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001716 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1717 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001718 MemOps.push_back(Store);
1719 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00001720 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001721 PtrVT);
1722 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1723 }
1724 }
1725
1726 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00001727 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001728 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001729
Dan Gohman98ca4f22009-08-05 01:29:28 +00001730 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001731}
1732
1733SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001734PPCTargetLowering::LowerFormalArguments_Darwin(
1735 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001736 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001737 const SmallVectorImpl<ISD::InputArg>
1738 &Ins,
1739 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001740 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001741 // TODO: add description of PPC stack frame format, or at least some docs.
1742 //
1743 MachineFunction &MF = DAG.getMachineFunction();
1744 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001745 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001746
Owen Andersone50ed302009-08-10 22:56:29 +00001747 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001748 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001749 // Potential tail calls could cause overwriting of argument stack slots.
Dan Gohman1797ed52010-02-08 20:27:50 +00001750 bool isImmutable = !(GuaranteedTailCallOpt && (CallConv==CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001751 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001752
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001753 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001754 // Area that is at least reserved in caller of this function.
1755 unsigned MinReservedArea = ArgOffset;
1756
Chris Lattnerc91a4752006-06-26 22:48:35 +00001757 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001758 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1759 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1760 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001761 static const unsigned GPR_64[] = { // 64-bit registers.
1762 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1763 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1764 };
Scott Michelfdc40a02009-02-17 22:15:04 +00001765
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001766 static const unsigned *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00001767
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001768 static const unsigned VR[] = {
1769 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1770 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1771 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001772
Owen Anderson718cb662007-09-07 04:06:50 +00001773 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001774 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00001775 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001776
1777 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00001778
Chris Lattnerc91a4752006-06-26 22:48:35 +00001779 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00001780
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001781 // In 32-bit non-varargs functions, the stack space for vectors is after the
1782 // stack space for non-vectors. We do not use this space unless we have
1783 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00001784 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001785 // that out...for the pathological case, compute VecArgOffset as the
1786 // start of the vector parameter area. Computing VecArgOffset is the
1787 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001788 unsigned VecArgOffset = ArgOffset;
1789 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001790 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001791 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00001792 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001793 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001794 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001795
Duncan Sands276dcbd2008-03-21 09:14:45 +00001796 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001797 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001798 ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00001799 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001800 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1801 VecArgOffset += ArgSize;
1802 continue;
1803 }
1804
Owen Anderson825b72b2009-08-11 20:47:22 +00001805 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001806 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001807 case MVT::i32:
1808 case MVT::f32:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001809 VecArgOffset += isPPC64 ? 8 : 4;
1810 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001811 case MVT::i64: // PPC64
1812 case MVT::f64:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001813 VecArgOffset += 8;
1814 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001815 case MVT::v4f32:
1816 case MVT::v4i32:
1817 case MVT::v8i16:
1818 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001819 // Nothing to do, we're only looking at Nonvector args here.
1820 break;
1821 }
1822 }
1823 }
1824 // We've found where the vector parameter area in memory is. Skip the
1825 // first 12 parameters; these don't use that memory.
1826 VecArgOffset = ((VecArgOffset+15)/16)*16;
1827 VecArgOffset += 12*16;
1828
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001829 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001830 // entry to a function on PPC, the arguments start after the linkage area,
1831 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001832
Dan Gohman475871a2008-07-27 21:46:04 +00001833 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001834 unsigned nAltivecParamsAtEnd = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001835 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001836 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001837 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00001838 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001839 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00001840 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001841 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001842
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001843 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001844
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001845 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00001846 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
1847 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001848 if (isVarArg || isPPC64) {
1849 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001850 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00001851 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001852 PtrByteSize);
1853 } else nAltivecParamsAtEnd++;
1854 } else
1855 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001856 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00001857 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001858 PtrByteSize);
1859
Dale Johannesen8419dd62008-03-07 20:27:40 +00001860 // FIXME the codegen can be much improved in some cases.
1861 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001862 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00001863 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001864 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00001865 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001866 // Objects of size 1 and 2 are right justified, everything else is
1867 // left justified. This means the memory address is adjusted forwards.
1868 if (ObjSize==1 || ObjSize==2) {
1869 CurArgOffset = CurArgOffset + (4 - ObjSize);
1870 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001871 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00001872 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00001873 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001874 InVals.push_back(FIN);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001875 if (ObjSize==1 || ObjSize==2) {
1876 if (GPR_idx != Num_GPR_Regs) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001877 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001878 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001879 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001880 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00001881 ObjSize==1 ? MVT::i8 : MVT::i16,
1882 false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001883 MemOps.push_back(Store);
1884 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001885 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001886
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001887 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001888
Dale Johannesen7f96f392008-03-08 01:41:42 +00001889 continue;
1890 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001891 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
1892 // Store whatever pieces of the object are in registers
1893 // to memory. ArgVal will be address of the beginning of
1894 // the object.
1895 if (GPR_idx != Num_GPR_Regs) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001896 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00001897 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00001898 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001899 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00001900 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
1901 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00001902 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00001903 MemOps.push_back(Store);
1904 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001905 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001906 } else {
1907 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
1908 break;
1909 }
1910 }
1911 continue;
1912 }
1913
Owen Anderson825b72b2009-08-11 20:47:22 +00001914 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001915 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001916 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001917 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001918 if (GPR_idx != Num_GPR_Regs) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001919 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001920 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001921 ++GPR_idx;
1922 } else {
1923 needsLoad = true;
1924 ArgSize = PtrByteSize;
1925 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001926 // All int arguments reserve stack space in the Darwin ABI.
1927 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001928 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001929 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001930 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00001931 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00001932 if (GPR_idx != Num_GPR_Regs) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001933 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001934 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001935
Owen Anderson825b72b2009-08-11 20:47:22 +00001936 if (ObjectVT == MVT::i32) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001937 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00001938 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001939 if (Flags.isSExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00001940 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001941 DAG.getValueType(ObjectVT));
Duncan Sands276dcbd2008-03-21 09:14:45 +00001942 else if (Flags.isZExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00001943 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001944 DAG.getValueType(ObjectVT));
1945
Owen Anderson825b72b2009-08-11 20:47:22 +00001946 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001947 }
1948
Chris Lattnerc91a4752006-06-26 22:48:35 +00001949 ++GPR_idx;
1950 } else {
1951 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00001952 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001953 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001954 // All int arguments reserve stack space in the Darwin ABI.
1955 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001956 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00001957
Owen Anderson825b72b2009-08-11 20:47:22 +00001958 case MVT::f32:
1959 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001960 // Every 4 bytes of argument space consumes one of the GPRs available for
1961 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001962 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001963 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001964 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001965 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001966 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001967 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001968 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001969
Owen Anderson825b72b2009-08-11 20:47:22 +00001970 if (ObjectVT == MVT::f32)
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001971 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001972 else
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001973 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
1974
Dan Gohman98ca4f22009-08-05 01:29:28 +00001975 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001976 ++FPR_idx;
1977 } else {
1978 needsLoad = true;
1979 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001980
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001981 // All FP arguments reserve stack space in the Darwin ABI.
1982 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001983 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001984 case MVT::v4f32:
1985 case MVT::v4i32:
1986 case MVT::v8i16:
1987 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00001988 // Note that vector arguments in registers don't reserve stack space,
1989 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001990 if (VR_idx != Num_VR_Regs) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001991 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001992 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00001993 if (isVarArg) {
1994 while ((ArgOffset % 16) != 0) {
1995 ArgOffset += PtrByteSize;
1996 if (GPR_idx != Num_GPR_Regs)
1997 GPR_idx++;
1998 }
1999 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002000 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002001 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002002 ++VR_idx;
2003 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002004 if (!isVarArg && !isPPC64) {
2005 // Vectors go after all the nonvectors.
2006 CurArgOffset = VecArgOffset;
2007 VecArgOffset += 16;
2008 } else {
2009 // Vectors are aligned.
2010 ArgOffset = ((ArgOffset+15)/16)*16;
2011 CurArgOffset = ArgOffset;
2012 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002013 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002014 needsLoad = true;
2015 }
2016 break;
2017 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002018
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002019 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002020 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002021 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002022 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002023 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002024 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002025 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002026 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002027 false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002028 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002029
Dan Gohman98ca4f22009-08-05 01:29:28 +00002030 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002031 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002032
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002033 // Set the size that is at least reserved in caller of this function. Tail
2034 // call optimized function's reserved stack space needs to be aligned so that
2035 // taking the difference between two stack areas will result in an aligned
2036 // stack.
2037 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2038 // Add the Altivec parameters at the end, if needed.
2039 if (nAltivecParamsAtEnd) {
2040 MinReservedArea = ((MinReservedArea+15)/16)*16;
2041 MinReservedArea += 16*nAltivecParamsAtEnd;
2042 }
2043 MinReservedArea =
2044 std::max(MinReservedArea,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002045 PPCFrameInfo::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002046 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
2047 getStackAlignment();
2048 unsigned AlignMask = TargetAlign-1;
2049 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2050 FI->setMinReservedArea(MinReservedArea);
2051
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002052 // If the function takes variable number of arguments, make a frame index for
2053 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002054 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002055 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002056
Dan Gohman1e93df62010-04-17 14:41:14 +00002057 FuncInfo->setVarArgsFrameIndex(
2058 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002059 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002060 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002061
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002062 // If this function is vararg, store any remaining integer argument regs
2063 // to their spots on the stack so that they may be loaded by deferencing the
2064 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002065 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002066 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002067
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002068 if (isPPC64)
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002069 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002070 else
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002071 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002072
Dan Gohman98ca4f22009-08-05 01:29:28 +00002073 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002074 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2075 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002076 MemOps.push_back(Store);
2077 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002078 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002079 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002080 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002081 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002082
Dale Johannesen8419dd62008-03-07 20:27:40 +00002083 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002084 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002085 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002086
Dan Gohman98ca4f22009-08-05 01:29:28 +00002087 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002088}
2089
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002090/// CalculateParameterAndLinkageAreaSize - Get the size of the paramter plus
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002091/// linkage area for the Darwin ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002092static unsigned
2093CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2094 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002095 bool isVarArg,
2096 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002097 const SmallVectorImpl<ISD::OutputArg>
2098 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002099 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002100 unsigned &nAltivecParamsAtEnd) {
2101 // Count how many bytes are to be pushed on the stack, including the linkage
2102 // area, and parameter passing area. We start with 24/48 bytes, which is
2103 // prereserved space for [SP][CR][LR][3 x unused].
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002104 unsigned NumBytes = PPCFrameInfo::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002105 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002106 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2107
2108 // Add up all the space actually used.
2109 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2110 // they all go in registers, but we must reserve stack space for them for
2111 // possible use by the caller. In varargs or 64-bit calls, parameters are
2112 // assigned stack space in order, with padding so Altivec parameters are
2113 // 16-byte aligned.
2114 nAltivecParamsAtEnd = 0;
2115 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002116 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002117 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002118 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002119 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2120 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002121 if (!isVarArg && !isPPC64) {
2122 // Non-varargs Altivec parameters go after all the non-Altivec
2123 // parameters; handle those later so we know how much padding we need.
2124 nAltivecParamsAtEnd++;
2125 continue;
2126 }
2127 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2128 NumBytes = ((NumBytes+15)/16)*16;
2129 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002130 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002131 }
2132
2133 // Allow for Altivec parameters at the end, if needed.
2134 if (nAltivecParamsAtEnd) {
2135 NumBytes = ((NumBytes+15)/16)*16;
2136 NumBytes += 16*nAltivecParamsAtEnd;
2137 }
2138
2139 // The prolog code of the callee may store up to 8 GPR argument registers to
2140 // the stack, allowing va_start to index over them in memory if its varargs.
2141 // Because we cannot tell if this is needed on the caller side, we have to
2142 // conservatively assume that it is needed. As such, make sure we have at
2143 // least enough stack space for the caller to store the 8 GPRs.
2144 NumBytes = std::max(NumBytes,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002145 PPCFrameInfo::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002146
2147 // Tail call needs the stack to be aligned.
Dan Gohman1797ed52010-02-08 20:27:50 +00002148 if (CC==CallingConv::Fast && GuaranteedTailCallOpt) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002149 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
2150 getStackAlignment();
2151 unsigned AlignMask = TargetAlign-1;
2152 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2153 }
2154
2155 return NumBytes;
2156}
2157
2158/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
2159/// adjusted to accomodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002160static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002161 unsigned ParamSize) {
2162
Dale Johannesenb60d5192009-11-24 01:09:07 +00002163 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002164
2165 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2166 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2167 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2168 // Remember only if the new adjustement is bigger.
2169 if (SPDiff < FI->getTailCallSPDelta())
2170 FI->setTailCallSPDelta(SPDiff);
2171
2172 return SPDiff;
2173}
2174
Dan Gohman98ca4f22009-08-05 01:29:28 +00002175/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2176/// for tail call optimization. Targets which want to do tail call
2177/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002178bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002179PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002180 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002181 bool isVarArg,
2182 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002183 SelectionDAG& DAG) const {
Dan Gohman1797ed52010-02-08 20:27:50 +00002184 if (!GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002185 return false;
2186
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002187 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002188 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002189 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002190
Dan Gohman98ca4f22009-08-05 01:29:28 +00002191 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002192 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002193 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2194 // Functions containing by val parameters are not supported.
2195 for (unsigned i = 0; i != Ins.size(); i++) {
2196 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2197 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002198 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002199
2200 // Non PIC/GOT tail calls are supported.
2201 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2202 return true;
2203
2204 // At the moment we can only do local tail calls (in same module, hidden
2205 // or protected) if we are generating PIC.
2206 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2207 return G->getGlobal()->hasHiddenVisibility()
2208 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002209 }
2210
2211 return false;
2212}
2213
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002214/// isCallCompatibleAddress - Return the immediate to use if the specified
2215/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002216static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002217 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2218 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002219
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002220 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002221 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
2222 (Addr << 6 >> 6) != Addr)
2223 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002224
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002225 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002226 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002227}
2228
Dan Gohman844731a2008-05-13 00:00:25 +00002229namespace {
2230
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002231struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002232 SDValue Arg;
2233 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002234 int FrameIdx;
2235
2236 TailCallArgumentInfo() : FrameIdx(0) {}
2237};
2238
Dan Gohman844731a2008-05-13 00:00:25 +00002239}
2240
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002241/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2242static void
2243StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002244 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002245 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002246 SmallVector<SDValue, 8> &MemOpChains,
2247 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002248 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002249 SDValue Arg = TailCallArgs[i].Arg;
2250 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002251 int FI = TailCallArgs[i].FrameIdx;
2252 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002253 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002254 MachinePointerInfo::getFixedStack(FI),
2255 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002256 }
2257}
2258
2259/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2260/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002261static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002262 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002263 SDValue Chain,
2264 SDValue OldRetAddr,
2265 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002266 int SPDiff,
2267 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002268 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002269 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002270 if (SPDiff) {
2271 // Calculate the new stack slot for the return address.
2272 int SlotSize = isPPC64 ? 8 : 4;
2273 int NewRetAddrLoc = SPDiff + PPCFrameInfo::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002274 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002275 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002276 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002277 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002278 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002279 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002280 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00002281 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002282
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002283 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2284 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002285 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002286 int NewFPLoc =
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002287 SPDiff + PPCFrameInfo::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002288 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00002289 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002290 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2291 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002292 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00002293 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002294 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002295 }
2296 return Chain;
2297}
2298
2299/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2300/// the position of the argument.
2301static void
2302CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002303 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002304 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2305 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002306 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002307 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002308 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002309 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002310 TailCallArgumentInfo Info;
2311 Info.Arg = Arg;
2312 Info.FrameIdxOp = FIN;
2313 Info.FrameIdx = FI;
2314 TailCallArguments.push_back(Info);
2315}
2316
2317/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2318/// stack slot. Returns the chain as result and the loaded frame pointers in
2319/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002320SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002321 int SPDiff,
2322 SDValue Chain,
2323 SDValue &LROpOut,
2324 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002325 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00002326 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002327 if (SPDiff) {
2328 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00002329 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002330 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002331 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002332 false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002333 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002334
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002335 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
2336 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002337 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002338 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002339 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002340 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002341 Chain = SDValue(FPOpOut.getNode(), 1);
2342 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002343 }
2344 return Chain;
2345}
2346
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002347/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00002348/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002349/// specified by the specific parameter attribute. The copy will be passed as
2350/// a byval function parameter.
2351/// Sometimes what we are copying is the end of a larger object, the part that
2352/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00002353static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00002354CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002355 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002356 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002357 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002358 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00002359 false, false, MachinePointerInfo(0),
2360 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002361}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002362
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002363/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2364/// tail calls.
2365static void
Dan Gohman475871a2008-07-27 21:46:04 +00002366LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2367 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002368 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002369 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00002370 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002371 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00002372 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002373 if (!isTailCall) {
2374 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002375 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002376 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002377 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002378 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002379 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002380 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002381 DAG.getConstant(ArgOffset, PtrVT));
2382 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00002383 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
2384 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002385 // Calculate and remember argument location.
2386 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2387 TailCallArguments);
2388}
2389
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002390static
2391void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
2392 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
2393 SDValue LROp, SDValue FPOp, bool isDarwinABI,
2394 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
2395 MachineFunction &MF = DAG.getMachineFunction();
2396
2397 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2398 // might overwrite each other in case of tail call optimization.
2399 SmallVector<SDValue, 8> MemOpChains2;
2400 // Do not flag preceeding copytoreg stuff together with the following stuff.
2401 InFlag = SDValue();
2402 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2403 MemOpChains2, dl);
2404 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002405 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002406 &MemOpChains2[0], MemOpChains2.size());
2407
2408 // Store the return address to the appropriate stack slot.
2409 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2410 isPPC64, isDarwinABI, dl);
2411
2412 // Emit callseq_end just before tailcall node.
2413 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2414 DAG.getIntPtrConstant(0, true), InFlag);
2415 InFlag = Chain.getValue(1);
2416}
2417
2418static
2419unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
2420 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
2421 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00002422 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002423 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002424
Chris Lattnerb9082582010-11-14 23:42:06 +00002425 bool isPPC64 = PPCSubTarget.isPPC64();
2426 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
2427
Owen Andersone50ed302009-08-10 22:56:29 +00002428 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002429 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002430 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002431
2432 unsigned CallOpc = isSVR4ABI ? PPCISD::CALL_SVR4 : PPCISD::CALL_Darwin;
2433
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002434 bool needIndirectCall = true;
2435 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002436 // If this is an absolute destination address, use the munged value.
2437 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002438 needIndirectCall = false;
2439 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002440
Chris Lattnerb9082582010-11-14 23:42:06 +00002441 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2442 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
2443 // Use indirect calls for ALL functions calls in JIT mode, since the
2444 // far-call stubs may be outside relocation limits for a BL instruction.
2445 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
2446 unsigned OpFlags = 0;
2447 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
2448 PPCSubTarget.getDarwinVers() < 9 &&
2449 (G->getGlobal()->isDeclaration() ||
2450 G->getGlobal()->isWeakForLinker())) {
2451 // PC-relative references to external symbols should go through $stub,
2452 // unless we're building with the leopard linker or later, which
2453 // automatically synthesizes these stubs.
2454 OpFlags = PPCII::MO_DARWIN_STUB;
2455 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002456
Chris Lattnerb9082582010-11-14 23:42:06 +00002457 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
2458 // every direct call is) turn it into a TargetGlobalAddress /
2459 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002460 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00002461 Callee.getValueType(),
2462 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002463 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002464 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002465 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002466
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002467 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00002468 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002469
Chris Lattnerb9082582010-11-14 23:42:06 +00002470 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
2471 PPCSubTarget.getDarwinVers() < 9) {
2472 // PC-relative references to external symbols should go through $stub,
2473 // unless we're building with the leopard linker or later, which
2474 // automatically synthesizes these stubs.
2475 OpFlags = PPCII::MO_DARWIN_STUB;
2476 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002477
Chris Lattnerb9082582010-11-14 23:42:06 +00002478 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
2479 OpFlags);
2480 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002481 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002482
Torok Edwin0e3a1a82010-08-04 20:47:44 +00002483 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002484 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2485 // to do the call, we can't use PPCISD::CALL.
2486 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002487
2488 if (isSVR4ABI && isPPC64) {
2489 // Function pointers in the 64-bit SVR4 ABI do not point to the function
2490 // entry point, but to the function descriptor (the function entry point
2491 // address is part of the function descriptor though).
2492 // The function descriptor is a three doubleword structure with the
2493 // following fields: function entry point, TOC base address and
2494 // environment pointer.
2495 // Thus for a call through a function pointer, the following actions need
2496 // to be performed:
2497 // 1. Save the TOC of the caller in the TOC save area of its stack
2498 // frame (this is done in LowerCall_Darwin()).
2499 // 2. Load the address of the function entry point from the function
2500 // descriptor.
2501 // 3. Load the TOC of the callee from the function descriptor into r2.
2502 // 4. Load the environment pointer from the function descriptor into
2503 // r11.
2504 // 5. Branch to the function entry point address.
2505 // 6. On return of the callee, the TOC of the caller needs to be
2506 // restored (this is done in FinishCall()).
2507 //
2508 // All those operations are flagged together to ensure that no other
2509 // operations can be scheduled in between. E.g. without flagging the
2510 // operations together, a TOC access in the caller could be scheduled
2511 // between the load of the callee TOC and the branch to the callee, which
2512 // results in the TOC access going through the TOC of the callee instead
2513 // of going through the TOC of the caller, which leads to incorrect code.
2514
2515 // Load the address of the function entry point from the function
2516 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002517 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002518 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
2519 InFlag.getNode() ? 3 : 2);
2520 Chain = LoadFuncPtr.getValue(1);
2521 InFlag = LoadFuncPtr.getValue(2);
2522
2523 // Load environment pointer into r11.
2524 // Offset of the environment pointer within the function descriptor.
2525 SDValue PtrOff = DAG.getIntPtrConstant(16);
2526
2527 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
2528 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
2529 InFlag);
2530 Chain = LoadEnvPtr.getValue(1);
2531 InFlag = LoadEnvPtr.getValue(2);
2532
2533 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
2534 InFlag);
2535 Chain = EnvVal.getValue(0);
2536 InFlag = EnvVal.getValue(1);
2537
2538 // Load TOC of the callee into r2. We are using a target-specific load
2539 // with r2 hard coded, because the result of a target-independent load
2540 // would never go directly into r2, since r2 is a reserved register (which
2541 // prevents the register allocator from allocating it), resulting in an
2542 // additional register being allocated and an unnecessary move instruction
2543 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002544 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002545 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
2546 Callee, InFlag);
2547 Chain = LoadTOCPtr.getValue(0);
2548 InFlag = LoadTOCPtr.getValue(1);
2549
2550 MTCTROps[0] = Chain;
2551 MTCTROps[1] = LoadFuncPtr;
2552 MTCTROps[2] = InFlag;
2553 }
2554
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002555 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
2556 2 + (InFlag.getNode() != 0));
2557 InFlag = Chain.getValue(1);
2558
2559 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00002560 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002561 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002562 Ops.push_back(Chain);
2563 CallOpc = isSVR4ABI ? PPCISD::BCTRL_SVR4 : PPCISD::BCTRL_Darwin;
2564 Callee.setNode(0);
2565 // Add CTR register as callee so a bctr can be emitted later.
2566 if (isTailCall)
2567 Ops.push_back(DAG.getRegister(PPC::CTR, PtrVT));
2568 }
2569
2570 // If this is a direct call, pass the chain and the callee.
2571 if (Callee.getNode()) {
2572 Ops.push_back(Chain);
2573 Ops.push_back(Callee);
2574 }
2575 // If this is a tail call add stack pointer delta.
2576 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002577 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002578
2579 // Add argument registers to the end of the list so that they are known live
2580 // into the call.
2581 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2582 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2583 RegsToPass[i].second.getValueType()));
2584
2585 return CallOpc;
2586}
2587
Dan Gohman98ca4f22009-08-05 01:29:28 +00002588SDValue
2589PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002590 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002591 const SmallVectorImpl<ISD::InputArg> &Ins,
2592 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002593 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002594
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002595 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002596 CCState CCRetInfo(CallConv, isVarArg, getTargetMachine(),
2597 RVLocs, *DAG.getContext());
2598 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002599
2600 // Copy all of the result registers out of their specified physreg.
2601 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2602 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002603 EVT VT = VA.getValVT();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002604 assert(VA.isRegLoc() && "Can only return in registers!");
2605 Chain = DAG.getCopyFromReg(Chain, dl,
2606 VA.getLocReg(), VT, InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002607 InVals.push_back(Chain.getValue(0));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002608 InFlag = Chain.getValue(2);
2609 }
2610
Dan Gohman98ca4f22009-08-05 01:29:28 +00002611 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002612}
2613
Dan Gohman98ca4f22009-08-05 01:29:28 +00002614SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002615PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
2616 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002617 SelectionDAG &DAG,
2618 SmallVector<std::pair<unsigned, SDValue>, 8>
2619 &RegsToPass,
2620 SDValue InFlag, SDValue Chain,
2621 SDValue &Callee,
2622 int SPDiff, unsigned NumBytes,
2623 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00002624 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002625 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002626 SmallVector<SDValue, 8> Ops;
2627 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
2628 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00002629 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002630
2631 // When performing tail call optimization the callee pops its arguments off
2632 // the stack. Account for this here so these bytes can be pushed back on in
2633 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
2634 int BytesCalleePops =
Dan Gohman1797ed52010-02-08 20:27:50 +00002635 (CallConv==CallingConv::Fast && GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002636
2637 if (InFlag.getNode())
2638 Ops.push_back(InFlag);
2639
2640 // Emit tail call.
2641 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002642 // If this is the first return lowered for this function, add the regs
2643 // to the liveout set for the function.
2644 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
2645 SmallVector<CCValAssign, 16> RVLocs;
2646 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2647 *DAG.getContext());
2648 CCInfo.AnalyzeCallResult(Ins, RetCC_PPC);
2649 for (unsigned i = 0; i != RVLocs.size(); ++i)
2650 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2651 }
2652
2653 assert(((Callee.getOpcode() == ISD::Register &&
2654 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
2655 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2656 Callee.getOpcode() == ISD::TargetGlobalAddress ||
2657 isa<ConstantSDNode>(Callee)) &&
2658 "Expecting an global address, external symbol, absolute value or register");
2659
Owen Anderson825b72b2009-08-11 20:47:22 +00002660 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002661 }
2662
2663 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
2664 InFlag = Chain.getValue(1);
2665
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002666 // Add a NOP immediately after the branch instruction when using the 64-bit
2667 // SVR4 ABI. At link time, if caller and callee are in a different module and
2668 // thus have a different TOC, the call will be replaced with a call to a stub
2669 // function which saves the current TOC, loads the TOC of the callee and
2670 // branches to the callee. The NOP will be replaced with a load instruction
2671 // which restores the TOC of the caller from the TOC save slot of the current
2672 // stack frame. If caller and callee belong to the same module (and have the
2673 // same TOC), the NOP will remain unchanged.
2674 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002675 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002676 if (CallOpc == PPCISD::BCTRL_SVR4) {
2677 // This is a call through a function pointer.
2678 // Restore the caller TOC from the save area into R2.
2679 // See PrepareCall() for more information about calls through function
2680 // pointers in the 64-bit SVR4 ABI.
2681 // We are using a target-specific load with r2 hard coded, because the
2682 // result of a target-independent load would never go directly into r2,
2683 // since r2 is a reserved register (which prevents the register allocator
2684 // from allocating it), resulting in an additional register being
2685 // allocated and an unnecessary move instruction being generated.
2686 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
2687 InFlag = Chain.getValue(1);
2688 } else {
2689 // Otherwise insert NOP.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002690 InFlag = DAG.getNode(PPCISD::NOP, dl, MVT::Glue, InFlag);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002691 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002692 }
2693
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002694 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2695 DAG.getIntPtrConstant(BytesCalleePops, true),
2696 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002697 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002698 InFlag = Chain.getValue(1);
2699
Dan Gohman98ca4f22009-08-05 01:29:28 +00002700 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2701 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002702}
2703
Dan Gohman98ca4f22009-08-05 01:29:28 +00002704SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002705PPCTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002706 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00002707 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002708 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002709 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002710 const SmallVectorImpl<ISD::InputArg> &Ins,
2711 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002712 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002713 if (isTailCall)
2714 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
2715 Ins, DAG);
2716
Chris Lattnerb9082582010-11-14 23:42:06 +00002717 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002718 return LowerCall_SVR4(Chain, Callee, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00002719 isTailCall, Outs, OutVals, Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002720 dl, DAG, InVals);
Chris Lattnerb9082582010-11-14 23:42:06 +00002721
2722 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
2723 isTailCall, Outs, OutVals, Ins,
2724 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002725}
2726
2727SDValue
2728PPCTargetLowering::LowerCall_SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002729 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002730 bool isTailCall,
2731 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002732 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002733 const SmallVectorImpl<ISD::InputArg> &Ins,
2734 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002735 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002736 // See PPCTargetLowering::LowerFormalArguments_SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002737 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002738
Dan Gohman98ca4f22009-08-05 01:29:28 +00002739 assert((CallConv == CallingConv::C ||
2740 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00002741
Tilmann Schellerffd02002009-07-03 06:45:56 +00002742 unsigned PtrByteSize = 4;
2743
2744 MachineFunction &MF = DAG.getMachineFunction();
2745
2746 // Mark this function as potentially containing a function that contains a
2747 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2748 // and restoring the callers stack pointer in this functions epilog. This is
2749 // done because by tail calling the called function might overwrite the value
2750 // in this function's (MF) stack pointer stack slot 0(SP).
Dan Gohman1797ed52010-02-08 20:27:50 +00002751 if (GuaranteedTailCallOpt && CallConv==CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00002752 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002753
Tilmann Schellerffd02002009-07-03 06:45:56 +00002754 // Count how many bytes are to be pushed on the stack, including the linkage
2755 // area, parameter list area and the part of the local variable space which
2756 // contains copies of aggregates which are passed by value.
2757
2758 // Assign locations to all of the outgoing arguments.
2759 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002760 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
2761 ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002762
2763 // Reserve space for the linkage area on the stack.
2764 CCInfo.AllocateStack(PPCFrameInfo::getLinkageSize(false, false), PtrByteSize);
2765
2766 if (isVarArg) {
2767 // Handle fixed and variable vector arguments differently.
2768 // Fixed vector arguments go into registers as long as registers are
2769 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002770 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002771
Tilmann Schellerffd02002009-07-03 06:45:56 +00002772 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00002773 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002774 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002775 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002776
Dan Gohman98ca4f22009-08-05 01:29:28 +00002777 if (Outs[i].IsFixed) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002778 Result = CC_PPC_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
2779 CCInfo);
2780 } else {
2781 Result = CC_PPC_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
2782 ArgFlags, CCInfo);
2783 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002784
Tilmann Schellerffd02002009-07-03 06:45:56 +00002785 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00002786#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00002787 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00002788 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00002789#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00002790 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002791 }
2792 }
2793 } else {
2794 // All arguments are treated the same.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002795 CCInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002796 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002797
Tilmann Schellerffd02002009-07-03 06:45:56 +00002798 // Assign locations to all of the outgoing aggregate by value arguments.
2799 SmallVector<CCValAssign, 16> ByValArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002800 CCState CCByValInfo(CallConv, isVarArg, getTargetMachine(), ByValArgLocs,
Owen Andersone922c022009-07-22 00:24:57 +00002801 *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002802
2803 // Reserve stack space for the allocations in CCInfo.
2804 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2805
Dan Gohman98ca4f22009-08-05 01:29:28 +00002806 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002807
2808 // Size of the linkage area, parameter list area and the part of the local
2809 // space variable where copies of aggregates which are passed by value are
2810 // stored.
2811 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002812
Tilmann Schellerffd02002009-07-03 06:45:56 +00002813 // Calculate by how many bytes the stack has to be adjusted in case of tail
2814 // call optimization.
2815 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
2816
2817 // Adjust the stack pointer for the new arguments...
2818 // These operations are automatically eliminated by the prolog/epilog pass
2819 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
2820 SDValue CallSeqStart = Chain;
2821
2822 // Load the return address and frame pointer so it can be moved somewhere else
2823 // later.
2824 SDValue LROp, FPOp;
2825 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
2826 dl);
2827
2828 // Set up a copy of the stack pointer for use loading and storing any
2829 // arguments that may not fit in the registers available for argument
2830 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00002831 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002832
Tilmann Schellerffd02002009-07-03 06:45:56 +00002833 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2834 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
2835 SmallVector<SDValue, 8> MemOpChains;
2836
2837 // Walk the register/memloc assignments, inserting copies/loads.
2838 for (unsigned i = 0, j = 0, e = ArgLocs.size();
2839 i != e;
2840 ++i) {
2841 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002842 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002843 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002844
Tilmann Schellerffd02002009-07-03 06:45:56 +00002845 if (Flags.isByVal()) {
2846 // Argument is an aggregate which is passed by value, thus we need to
2847 // create a copy of it in the local variable space of the current stack
2848 // frame (which is the stack frame of the caller) and pass the address of
2849 // this copy to the callee.
2850 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
2851 CCValAssign &ByValVA = ByValArgLocs[j++];
2852 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002853
Tilmann Schellerffd02002009-07-03 06:45:56 +00002854 // Memory reserved in the local variable space of the callers stack frame.
2855 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002856
Tilmann Schellerffd02002009-07-03 06:45:56 +00002857 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
2858 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002859
Tilmann Schellerffd02002009-07-03 06:45:56 +00002860 // Create a copy of the argument in the local area of the current
2861 // stack frame.
2862 SDValue MemcpyCall =
2863 CreateCopyOfByValArgument(Arg, PtrOff,
2864 CallSeqStart.getNode()->getOperand(0),
2865 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002866
Tilmann Schellerffd02002009-07-03 06:45:56 +00002867 // This must go outside the CALLSEQ_START..END.
2868 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
2869 CallSeqStart.getNode()->getOperand(1));
2870 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
2871 NewCallSeqStart.getNode());
2872 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002873
Tilmann Schellerffd02002009-07-03 06:45:56 +00002874 // Pass the address of the aggregate copy on the stack either in a
2875 // physical register or in the parameter list area of the current stack
2876 // frame to the callee.
2877 Arg = PtrOff;
2878 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002879
Tilmann Schellerffd02002009-07-03 06:45:56 +00002880 if (VA.isRegLoc()) {
2881 // Put argument in a physical register.
2882 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2883 } else {
2884 // Put argument in the parameter list area of the current stack frame.
2885 assert(VA.isMemLoc());
2886 unsigned LocMemOffset = VA.getLocMemOffset();
2887
2888 if (!isTailCall) {
2889 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
2890 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
2891
2892 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00002893 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00002894 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002895 } else {
2896 // Calculate and remember argument location.
2897 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
2898 TailCallArguments);
2899 }
2900 }
2901 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002902
Tilmann Schellerffd02002009-07-03 06:45:56 +00002903 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002904 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00002905 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002906
Tilmann Schellerffd02002009-07-03 06:45:56 +00002907 // Build a sequence of copy-to-reg nodes chained together with token chain
2908 // and flag operands which copy the outgoing args into the appropriate regs.
2909 SDValue InFlag;
2910 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2911 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2912 RegsToPass[i].second, InFlag);
2913 InFlag = Chain.getValue(1);
2914 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002915
Tilmann Schellerffd02002009-07-03 06:45:56 +00002916 // Set CR6 to true if this is a vararg call.
2917 if (isVarArg) {
Dan Gohman602b0c82009-09-25 18:54:59 +00002918 SDValue SetCR(DAG.getMachineNode(PPC::CRSET, dl, MVT::i32), 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002919 Chain = DAG.getCopyToReg(Chain, dl, PPC::CR1EQ, SetCR, InFlag);
2920 InFlag = Chain.getValue(1);
2921 }
2922
Chris Lattnerb9082582010-11-14 23:42:06 +00002923 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002924 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
2925 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002926
Dan Gohman98ca4f22009-08-05 01:29:28 +00002927 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
2928 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
2929 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002930}
2931
Dan Gohman98ca4f22009-08-05 01:29:28 +00002932SDValue
2933PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002934 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002935 bool isTailCall,
2936 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002937 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002938 const SmallVectorImpl<ISD::InputArg> &Ins,
2939 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002940 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002941
2942 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00002943
Owen Andersone50ed302009-08-10 22:56:29 +00002944 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002945 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002946 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002947
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002948 MachineFunction &MF = DAG.getMachineFunction();
2949
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002950 // Mark this function as potentially containing a function that contains a
2951 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2952 // and restoring the callers stack pointer in this functions epilog. This is
2953 // done because by tail calling the called function might overwrite the value
2954 // in this function's (MF) stack pointer stack slot 0(SP).
Dan Gohman1797ed52010-02-08 20:27:50 +00002955 if (GuaranteedTailCallOpt && CallConv==CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002956 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
2957
2958 unsigned nAltivecParamsAtEnd = 0;
2959
Chris Lattnerabde4602006-05-16 22:56:08 +00002960 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00002961 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002962 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002963 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00002964 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00002965 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002966 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00002967
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002968 // Calculate by how many bytes the stack has to be adjusted in case of tail
2969 // call optimization.
2970 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00002971
Dan Gohman98ca4f22009-08-05 01:29:28 +00002972 // To protect arguments on the stack from being clobbered in a tail call,
2973 // force all the loads to happen before doing any other lowering.
2974 if (isTailCall)
2975 Chain = DAG.getStackArgumentTokenFactor(Chain);
2976
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002977 // Adjust the stack pointer for the new arguments...
2978 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00002979 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00002980 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00002981
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002982 // Load the return address and frame pointer so it can be move somewhere else
2983 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00002984 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002985 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
2986 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002987
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002988 // Set up a copy of the stack pointer for use loading and storing any
2989 // arguments that may not fit in the registers available for argument
2990 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00002991 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002992 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002993 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00002994 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002995 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00002996
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002997 // Figure out which arguments are going to go in registers, and which in
2998 // memory. Also, if this is a vararg function, floating point operations
2999 // must be stored to our stack, and loaded into integer regs as well, if
3000 // any integer regs are available for argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003001 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003002 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00003003
Chris Lattnerc91a4752006-06-26 22:48:35 +00003004 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00003005 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
3006 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
3007 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00003008 static const unsigned GPR_64[] = { // 64-bit registers.
3009 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3010 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3011 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003012 static const unsigned *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00003013
Chris Lattner9a2a4972006-05-17 06:01:33 +00003014 static const unsigned VR[] = {
3015 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3016 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3017 };
Owen Anderson718cb662007-09-07 04:06:50 +00003018 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003019 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003020 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00003021
Chris Lattnerc91a4752006-06-26 22:48:35 +00003022 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
3023
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003024 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003025 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3026
Dan Gohman475871a2008-07-27 21:46:04 +00003027 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00003028 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003029 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003030 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003031
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003032 // PtrOff will be used to store the current argument to the stack if a
3033 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00003034 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00003035
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003036 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003037
Dale Johannesen39355f92009-02-04 02:34:38 +00003038 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003039
3040 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00003041 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00003042 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3043 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00003044 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003045 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003046
Dale Johannesen8419dd62008-03-07 20:27:40 +00003047 // FIXME memcpy is used way more than necessary. Correctness first.
Duncan Sands276dcbd2008-03-21 09:14:45 +00003048 if (Flags.isByVal()) {
3049 unsigned Size = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00003050 if (Size==1 || Size==2) {
3051 // Very small objects are passed right-justified.
3052 // Everything else is passed left-justified.
Owen Anderson825b72b2009-08-11 20:47:22 +00003053 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003054 if (GPR_idx != NumGPRs) {
Evan Chengbcc80172010-07-07 22:15:37 +00003055 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, PtrVT, dl, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00003056 MachinePointerInfo(), VT,
3057 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003058 MemOpChains.push_back(Load.getValue(1));
3059 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003060
3061 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003062 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00003063 SDValue Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003064 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Dan Gohman475871a2008-07-27 21:46:04 +00003065 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
Scott Michelfdc40a02009-02-17 22:15:04 +00003066 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003067 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003068 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003069 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003070 CallSeqStart.getNode()->getOperand(1));
Gabor Greif93c53e52008-08-31 15:37:04 +00003071 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3072 NewCallSeqStart.getNode());
Dale Johannesen8419dd62008-03-07 20:27:40 +00003073 Chain = CallSeqStart = NewCallSeqStart;
3074 ArgOffset += PtrByteSize;
3075 }
3076 continue;
3077 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003078 // Copy entire object into memory. There are cases where gcc-generated
3079 // code assumes it is there, even if it could be put entirely into
3080 // registers. (This is not what the doc says.)
Dan Gohman475871a2008-07-27 21:46:04 +00003081 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00003082 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003083 Flags, DAG, dl);
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003084 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003085 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003086 CallSeqStart.getNode()->getOperand(1));
3087 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), NewCallSeqStart.getNode());
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003088 Chain = CallSeqStart = NewCallSeqStart;
3089 // And copy the pieces of it that fit into registers.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003090 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00003091 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003092 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003093 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003094 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3095 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003096 false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00003097 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003098 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003099 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003100 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003101 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003102 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003103 }
3104 }
3105 continue;
3106 }
3107
Owen Anderson825b72b2009-08-11 20:47:22 +00003108 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003109 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003110 case MVT::i32:
3111 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003112 if (GPR_idx != NumGPRs) {
3113 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003114 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003115 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3116 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003117 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003118 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003119 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003120 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003121 case MVT::f32:
3122 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003123 if (FPR_idx != NumFPRs) {
3124 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3125
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003126 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00003127 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3128 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003129 MemOpChains.push_back(Store);
3130
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003131 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00003132 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003133 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3134 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003135 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003136 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003137 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003138 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00003139 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003140 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003141 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3142 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003143 false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003144 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003145 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00003146 }
3147 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003148 // If we have any FPRs remaining, we may also have GPRs remaining.
3149 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
3150 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003151 if (GPR_idx != NumGPRs)
3152 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00003153 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003154 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
3155 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00003156 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003157 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003158 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3159 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003160 TailCallArguments, dl);
Chris Lattnerabde4602006-05-16 22:56:08 +00003161 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003162 if (isPPC64)
3163 ArgOffset += 8;
3164 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003165 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003166 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003167 case MVT::v4f32:
3168 case MVT::v4i32:
3169 case MVT::v8i16:
3170 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00003171 if (isVarArg) {
3172 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00003173 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00003174 // V registers; in fact gcc does this only for arguments that are
3175 // prototyped, not for those that match the ... We do it for all
3176 // arguments, seems to work.
3177 while (ArgOffset % 16 !=0) {
3178 ArgOffset += PtrByteSize;
3179 if (GPR_idx != NumGPRs)
3180 GPR_idx++;
3181 }
3182 // We could elide this store in the case where the object fits
3183 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00003184 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00003185 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00003186 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3187 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003188 MemOpChains.push_back(Store);
3189 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003190 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003191 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003192 false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003193 MemOpChains.push_back(Load.getValue(1));
3194 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3195 }
3196 ArgOffset += 16;
3197 for (unsigned i=0; i<16; i+=PtrByteSize) {
3198 if (GPR_idx == NumGPRs)
3199 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00003200 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00003201 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003202 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003203 false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003204 MemOpChains.push_back(Load.getValue(1));
3205 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3206 }
3207 break;
3208 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003209
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003210 // Non-varargs Altivec params generally go in registers, but have
3211 // stack space allocated at the end.
3212 if (VR_idx != NumVRs) {
3213 // Doesn't have GPR space allocated.
3214 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
3215 } else if (nAltivecParamsAtEnd==0) {
3216 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003217 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3218 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003219 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00003220 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00003221 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003222 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00003223 }
Chris Lattnerabde4602006-05-16 22:56:08 +00003224 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003225 // If all Altivec parameters fit in registers, as they usually do,
3226 // they get stack space following the non-Altivec parameters. We
3227 // don't track this here because nobody below needs it.
3228 // If there are more Altivec parameters than fit in registers emit
3229 // the stores here.
3230 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
3231 unsigned j = 0;
3232 // Offset is aligned; skip 1st 12 params which go in V registers.
3233 ArgOffset = ((ArgOffset+15)/16)*16;
3234 ArgOffset += 12*16;
3235 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00003236 SDValue Arg = OutVals[i];
3237 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00003238 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
3239 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003240 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00003241 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003242 // We are emitting Altivec params in order.
3243 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3244 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003245 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003246 ArgOffset += 16;
3247 }
3248 }
3249 }
3250 }
3251
Chris Lattner9a2a4972006-05-17 06:01:33 +00003252 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003253 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00003254 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00003255
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003256 // Check if this is an indirect call (MTCTR/BCTRL).
3257 // See PrepareCall() for more information about calls through function
3258 // pointers in the 64-bit SVR4 ABI.
3259 if (!isTailCall && isPPC64 && PPCSubTarget.isSVR4ABI() &&
3260 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3261 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3262 !isBLACompatibleAddress(Callee, DAG)) {
3263 // Load r2 into a virtual register and store it to the TOC save area.
3264 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
3265 // TOC save area offset.
3266 SDValue PtrOff = DAG.getIntPtrConstant(40);
3267 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattner6229d0a2010-09-21 18:41:36 +00003268 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003269 false, false, 0);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003270 }
3271
Dale Johannesenf7b73042010-03-09 20:15:42 +00003272 // On Darwin, R12 must contain the address of an indirect callee. This does
3273 // not mean the MTCTR instruction must use R12; it's easier to model this as
3274 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003275 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00003276 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3277 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3278 !isBLACompatibleAddress(Callee, DAG))
3279 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
3280 PPC::R12), Callee));
3281
Chris Lattner9a2a4972006-05-17 06:01:33 +00003282 // Build a sequence of copy-to-reg nodes chained together with token chain
3283 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00003284 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00003285 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003286 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00003287 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003288 InFlag = Chain.getValue(1);
3289 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003290
Chris Lattnerb9082582010-11-14 23:42:06 +00003291 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003292 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
3293 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003294
Dan Gohman98ca4f22009-08-05 01:29:28 +00003295 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3296 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3297 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00003298}
3299
Dan Gohman98ca4f22009-08-05 01:29:28 +00003300SDValue
3301PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003302 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003303 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003304 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00003305 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003306
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003307 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00003308 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
3309 RVLocs, *DAG.getContext());
3310 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00003311
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003312 // If this is the first return lowered for this function, add the regs to the
3313 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00003314 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003315 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00003316 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003317 }
3318
Dan Gohman475871a2008-07-27 21:46:04 +00003319 SDValue Flag;
Scott Michelfdc40a02009-02-17 22:15:04 +00003320
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003321 // Copy the result values into the output registers.
3322 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3323 CCValAssign &VA = RVLocs[i];
3324 assert(VA.isRegLoc() && "Can only return in registers!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003325 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00003326 OutVals[i], Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003327 Flag = Chain.getValue(1);
3328 }
3329
Gabor Greifba36cb52008-08-28 21:40:38 +00003330 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003331 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003332 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003333 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00003334}
3335
Dan Gohman475871a2008-07-27 21:46:04 +00003336SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003337 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00003338 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003339 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003340
Jim Laskeyefc7e522006-12-04 22:04:42 +00003341 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003342 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00003343
3344 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00003345 bool isPPC64 = Subtarget.isPPC64();
3346 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00003347 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003348
3349 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00003350 SDValue Chain = Op.getOperand(0);
3351 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003352
Jim Laskeyefc7e522006-12-04 22:04:42 +00003353 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003354 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
3355 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003356 false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003357
Jim Laskeyefc7e522006-12-04 22:04:42 +00003358 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003359 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00003360
Jim Laskeyefc7e522006-12-04 22:04:42 +00003361 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003362 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003363 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003364}
3365
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003366
3367
Dan Gohman475871a2008-07-27 21:46:04 +00003368SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003369PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003370 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003371 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003372 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003373 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003374
3375 // Get current frame pointer save index. The users of this index will be
3376 // primarily DYNALLOC instructions.
3377 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3378 int RASI = FI->getReturnAddrSaveIndex();
3379
3380 // If the frame pointer save index hasn't been defined yet.
3381 if (!RASI) {
3382 // Find out what the fix offset of the frame pointer save area.
Dale Johannesenb60d5192009-11-24 01:09:07 +00003383 int LROffset = PPCFrameInfo::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003384 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003385 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003386 // Save the result.
3387 FI->setReturnAddrSaveIndex(RASI);
3388 }
3389 return DAG.getFrameIndex(RASI, PtrVT);
3390}
3391
Dan Gohman475871a2008-07-27 21:46:04 +00003392SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003393PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
3394 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003395 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003396 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003397 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003398
3399 // Get current frame pointer save index. The users of this index will be
3400 // primarily DYNALLOC instructions.
3401 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3402 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003403
Jim Laskey2f616bf2006-11-16 22:43:37 +00003404 // If the frame pointer save index hasn't been defined yet.
3405 if (!FPSI) {
3406 // Find out what the fix offset of the frame pointer save area.
Dale Johannesenb60d5192009-11-24 01:09:07 +00003407 int FPOffset = PPCFrameInfo::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003408 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00003409
Jim Laskey2f616bf2006-11-16 22:43:37 +00003410 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00003411 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003412 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00003413 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003414 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003415 return DAG.getFrameIndex(FPSI, PtrVT);
3416}
Jim Laskey2f616bf2006-11-16 22:43:37 +00003417
Dan Gohman475871a2008-07-27 21:46:04 +00003418SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003419 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003420 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003421 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00003422 SDValue Chain = Op.getOperand(0);
3423 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003424 DebugLoc dl = Op.getDebugLoc();
3425
Jim Laskey2f616bf2006-11-16 22:43:37 +00003426 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003427 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003428 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00003429 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00003430 DAG.getConstant(0, PtrVT), Size);
3431 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00003432 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003433 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00003434 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00003435 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00003436 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003437}
3438
Chris Lattner1a635d62006-04-14 06:01:58 +00003439/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
3440/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00003441SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00003442 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003443 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
3444 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00003445 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003446
Chris Lattner1a635d62006-04-14 06:01:58 +00003447 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00003448
Chris Lattner1a635d62006-04-14 06:01:58 +00003449 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00003450 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003451
Owen Andersone50ed302009-08-10 22:56:29 +00003452 EVT ResVT = Op.getValueType();
3453 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003454 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3455 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00003456 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003457
Chris Lattner1a635d62006-04-14 06:01:58 +00003458 // If the RHS of the comparison is a 0.0, we don't need to do the
3459 // subtraction at all.
3460 if (isFloatingPointZero(RHS))
3461 switch (CC) {
3462 default: break; // SETUO etc aren't handled by fsel.
3463 case ISD::SETULT:
3464 case ISD::SETLT:
3465 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003466 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003467 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003468 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3469 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003470 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003471 case ISD::SETUGT:
3472 case ISD::SETGT:
3473 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003474 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003475 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003476 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3477 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003478 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003479 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003480 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003481
Dan Gohman475871a2008-07-27 21:46:04 +00003482 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00003483 switch (CC) {
3484 default: break; // SETUO etc aren't handled by fsel.
3485 case ISD::SETULT:
3486 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00003487 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003488 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3489 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003490 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003491 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003492 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00003493 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003494 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3495 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003496 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003497 case ISD::SETUGT:
3498 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00003499 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003500 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3501 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003502 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003503 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003504 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00003505 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003506 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3507 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003508 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003509 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00003510 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00003511}
3512
Chris Lattner1f873002007-11-28 18:44:47 +00003513// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003514SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003515 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003516 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00003517 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00003518 if (Src.getValueType() == MVT::f32)
3519 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003520
Dan Gohman475871a2008-07-27 21:46:04 +00003521 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00003522 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003523 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003524 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003525 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003526 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00003527 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003528 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003529 case MVT::i64:
3530 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003531 break;
3532 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00003533
Chris Lattner1a635d62006-04-14 06:01:58 +00003534 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00003535 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003536
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003537 // Emit a store to the stack slot.
Chris Lattner6229d0a2010-09-21 18:41:36 +00003538 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
3539 MachinePointerInfo(), false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003540
3541 // Result is a load from the stack slot. If loading 4 bytes, make sure to
3542 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00003543 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00003544 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003545 DAG.getConstant(4, FIPtr.getValueType()));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003546 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003547 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003548}
3549
Dan Gohmand858e902010-04-17 15:26:15 +00003550SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op,
3551 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003552 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00003553 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00003554 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00003555 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00003556
Owen Anderson825b72b2009-08-11 20:47:22 +00003557 if (Op.getOperand(0).getValueType() == MVT::i64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003558 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003559 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
3560 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00003561 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003562 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003563 return FP;
3564 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003565
Owen Anderson825b72b2009-08-11 20:47:22 +00003566 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00003567 "Unhandled SINT_TO_FP type in custom expander!");
3568 // Since we only generate this in 64-bit mode, we can take advantage of
3569 // 64-bit registers. In particular, sign extend the input value into the
3570 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
3571 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003572 MachineFunction &MF = DAG.getMachineFunction();
3573 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00003574 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersone50ed302009-08-10 22:56:29 +00003575 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00003576 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00003577
Owen Anderson825b72b2009-08-11 20:47:22 +00003578 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00003579 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00003580
Chris Lattner1a635d62006-04-14 06:01:58 +00003581 // STD the extended value into the stack slot.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003582 MachineMemOperand *MMO =
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003583 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
Chris Lattner59db5492010-09-21 04:39:43 +00003584 MachineMemOperand::MOStore, 8, 8);
Dan Gohmanc76909a2009-09-25 20:36:54 +00003585 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
3586 SDValue Store =
3587 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
3588 Ops, 4, MVT::i64, MMO);
Chris Lattner1a635d62006-04-14 06:01:58 +00003589 // Load the value as a double.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003590 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, MachinePointerInfo(),
3591 false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003592
Chris Lattner1a635d62006-04-14 06:01:58 +00003593 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00003594 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
3595 if (Op.getValueType() == MVT::f32)
3596 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003597 return FP;
3598}
3599
Dan Gohmand858e902010-04-17 15:26:15 +00003600SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
3601 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003602 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003603 /*
3604 The rounding mode is in bits 30:31 of FPSR, and has the following
3605 settings:
3606 00 Round to nearest
3607 01 Round to 0
3608 10 Round to +inf
3609 11 Round to -inf
3610
3611 FLT_ROUNDS, on the other hand, expects the following:
3612 -1 Undefined
3613 0 Round to 0
3614 1 Round to nearest
3615 2 Round to +inf
3616 3 Round to -inf
3617
3618 To perform the conversion, we do:
3619 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
3620 */
3621
3622 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00003623 EVT VT = Op.getValueType();
3624 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3625 std::vector<EVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00003626 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003627
3628 // Save FP Control Word to register
Owen Anderson825b72b2009-08-11 20:47:22 +00003629 NodeTys.push_back(MVT::f64); // return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003630 NodeTys.push_back(MVT::Glue); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00003631 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003632
3633 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00003634 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00003635 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003636 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003637 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003638
3639 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00003640 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003641 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003642 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003643 false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003644
3645 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00003646 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003647 DAG.getNode(ISD::AND, dl, MVT::i32,
3648 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00003649 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003650 DAG.getNode(ISD::SRL, dl, MVT::i32,
3651 DAG.getNode(ISD::AND, dl, MVT::i32,
3652 DAG.getNode(ISD::XOR, dl, MVT::i32,
3653 CWD, DAG.getConstant(3, MVT::i32)),
3654 DAG.getConstant(3, MVT::i32)),
3655 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003656
Dan Gohman475871a2008-07-27 21:46:04 +00003657 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00003658 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003659
Duncan Sands83ec4b62008-06-06 12:08:01 +00003660 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00003661 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003662}
3663
Dan Gohmand858e902010-04-17 15:26:15 +00003664SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003665 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003666 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003667 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003668 assert(Op.getNumOperands() == 3 &&
3669 VT == Op.getOperand(1).getValueType() &&
3670 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003671
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003672 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003673 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003674 SDValue Lo = Op.getOperand(0);
3675 SDValue Hi = Op.getOperand(1);
3676 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003677 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003678
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003679 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003680 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003681 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
3682 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
3683 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
3684 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003685 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003686 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
3687 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3688 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003689 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003690 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003691}
3692
Dan Gohmand858e902010-04-17 15:26:15 +00003693SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003694 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003695 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003696 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003697 assert(Op.getNumOperands() == 3 &&
3698 VT == Op.getOperand(1).getValueType() &&
3699 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003700
Dan Gohman9ed06db2008-03-07 20:36:53 +00003701 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003702 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003703 SDValue Lo = Op.getOperand(0);
3704 SDValue Hi = Op.getOperand(1);
3705 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003706 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003707
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003708 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003709 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003710 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3711 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3712 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3713 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003714 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003715 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
3716 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3717 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003718 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003719 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003720}
3721
Dan Gohmand858e902010-04-17 15:26:15 +00003722SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003723 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003724 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003725 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003726 assert(Op.getNumOperands() == 3 &&
3727 VT == Op.getOperand(1).getValueType() &&
3728 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003729
Dan Gohman9ed06db2008-03-07 20:36:53 +00003730 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00003731 SDValue Lo = Op.getOperand(0);
3732 SDValue Hi = Op.getOperand(1);
3733 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003734 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003735
Dale Johannesenf5d97892009-02-04 01:48:28 +00003736 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003737 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00003738 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3739 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3740 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3741 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003742 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00003743 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
3744 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
3745 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003746 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00003747 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003748 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003749}
3750
3751//===----------------------------------------------------------------------===//
3752// Vector related lowering.
3753//
3754
Chris Lattner4a998b92006-04-17 06:00:21 +00003755/// BuildSplatI - Build a canonical splati of Val with an element size of
3756/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00003757static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00003758 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00003759 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00003760
Owen Andersone50ed302009-08-10 22:56:29 +00003761 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00003762 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00003763 };
Chris Lattner70fa4932006-12-01 01:45:39 +00003764
Owen Anderson825b72b2009-08-11 20:47:22 +00003765 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003766
Chris Lattner70fa4932006-12-01 01:45:39 +00003767 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
3768 if (Val == -1)
3769 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00003770
Owen Andersone50ed302009-08-10 22:56:29 +00003771 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003772
Chris Lattner4a998b92006-04-17 06:00:21 +00003773 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00003774 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003775 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003776 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00003777 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
3778 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003779 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003780}
3781
Chris Lattnere7c768e2006-04-18 03:24:30 +00003782/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00003783/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003784static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00003785 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003786 EVT DestVT = MVT::Other) {
3787 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003788 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003789 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00003790}
3791
Chris Lattnere7c768e2006-04-18 03:24:30 +00003792/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
3793/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003794static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00003795 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00003796 DebugLoc dl, EVT DestVT = MVT::Other) {
3797 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003798 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003799 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00003800}
3801
3802
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003803/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
3804/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00003805static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00003806 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003807 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003808 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
3809 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00003810
Nate Begeman9008ca62009-04-27 18:41:29 +00003811 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003812 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003813 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00003814 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003815 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003816}
3817
Chris Lattnerf1b47082006-04-14 05:19:18 +00003818// If this is a case we can't handle, return null and let the default
3819// expansion code take care of it. If we CAN select this case, and if it
3820// selects to a single instruction, return Op. Otherwise, if we can codegen
3821// this case more efficiently than a constant pool load, lower it to the
3822// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00003823SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
3824 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00003825 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003826 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
3827 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00003828
Bob Wilson24e338e2009-03-02 23:24:16 +00003829 // Check if this is a splat of a constant value.
3830 APInt APSplatBits, APSplatUndef;
3831 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003832 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00003833 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00003834 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00003835 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00003836
Bob Wilsonf2950b02009-03-03 19:26:27 +00003837 unsigned SplatBits = APSplatBits.getZExtValue();
3838 unsigned SplatUndef = APSplatUndef.getZExtValue();
3839 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00003840
Bob Wilsonf2950b02009-03-03 19:26:27 +00003841 // First, handle single instruction cases.
3842
3843 // All zeros?
3844 if (SplatBits == 0) {
3845 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00003846 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
3847 SDValue Z = DAG.getConstant(0, MVT::i32);
3848 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003849 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003850 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003851 return Op;
3852 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00003853
Bob Wilsonf2950b02009-03-03 19:26:27 +00003854 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
3855 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
3856 (32-SplatBitSize));
3857 if (SextVal >= -16 && SextVal <= 15)
3858 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00003859
3860
Bob Wilsonf2950b02009-03-03 19:26:27 +00003861 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00003862
Bob Wilsonf2950b02009-03-03 19:26:27 +00003863 // If this value is in the range [-32,30] and is even, use:
3864 // tmp = VSPLTI[bhw], result = add tmp, tmp
3865 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003866 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003867 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003868 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003869 }
3870
3871 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
3872 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
3873 // for fneg/fabs.
3874 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
3875 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00003876 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003877
3878 // Make the VSLW intrinsic, computing 0x8000_0000.
3879 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
3880 OnesV, DAG, dl);
3881
3882 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00003883 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003884 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003885 }
3886
3887 // Check to see if this is a wide variety of vsplti*, binop self cases.
3888 static const signed char SplatCsts[] = {
3889 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
3890 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
3891 };
3892
3893 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
3894 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
3895 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
3896 int i = SplatCsts[idx];
3897
3898 // Figure out what shift amount will be used by altivec if shifted by i in
3899 // this splat size.
3900 unsigned TypeShiftAmt = i & (SplatBitSize-1);
3901
3902 // vsplti + shl self.
3903 if (SextVal == (i << (int)TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003904 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003905 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3906 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
3907 Intrinsic::ppc_altivec_vslw
3908 };
3909 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003910 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003911 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003912
Bob Wilsonf2950b02009-03-03 19:26:27 +00003913 // vsplti + srl self.
3914 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003915 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003916 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3917 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
3918 Intrinsic::ppc_altivec_vsrw
3919 };
3920 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003921 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003922 }
3923
Bob Wilsonf2950b02009-03-03 19:26:27 +00003924 // vsplti + sra self.
3925 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003926 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003927 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3928 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
3929 Intrinsic::ppc_altivec_vsraw
3930 };
3931 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003932 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003933 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003934
Bob Wilsonf2950b02009-03-03 19:26:27 +00003935 // vsplti + rol self.
3936 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
3937 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003938 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003939 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3940 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
3941 Intrinsic::ppc_altivec_vrlw
3942 };
3943 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003944 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003945 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003946
Bob Wilsonf2950b02009-03-03 19:26:27 +00003947 // t = vsplti c, result = vsldoi t, t, 1
Eli Friedmane3837012010-08-02 00:18:19 +00003948 if (SextVal == ((i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003949 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003950 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003951 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003952 // t = vsplti c, result = vsldoi t, t, 2
Eli Friedmane3837012010-08-02 00:18:19 +00003953 if (SextVal == ((i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003954 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003955 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003956 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003957 // t = vsplti c, result = vsldoi t, t, 3
Eli Friedmane3837012010-08-02 00:18:19 +00003958 if (SextVal == ((i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003959 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003960 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
3961 }
3962 }
3963
3964 // Three instruction sequences.
3965
3966 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
3967 if (SextVal >= 0 && SextVal <= 31) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003968 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
3969 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003970 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003971 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003972 }
3973 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
3974 if (SextVal >= -31 && SextVal <= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003975 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
3976 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003977 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003978 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003979 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003980
Dan Gohman475871a2008-07-27 21:46:04 +00003981 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00003982}
3983
Chris Lattner59138102006-04-17 05:28:54 +00003984/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3985/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00003986static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00003987 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00003988 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00003989 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00003990 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00003991 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003992
Chris Lattner59138102006-04-17 05:28:54 +00003993 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00003994 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00003995 OP_VMRGHW,
3996 OP_VMRGLW,
3997 OP_VSPLTISW0,
3998 OP_VSPLTISW1,
3999 OP_VSPLTISW2,
4000 OP_VSPLTISW3,
4001 OP_VSLDOI4,
4002 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00004003 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00004004 };
Scott Michelfdc40a02009-02-17 22:15:04 +00004005
Chris Lattner59138102006-04-17 05:28:54 +00004006 if (OpNum == OP_COPY) {
4007 if (LHSID == (1*9+2)*9+3) return LHS;
4008 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
4009 return RHS;
4010 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004011
Dan Gohman475871a2008-07-27 21:46:04 +00004012 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00004013 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
4014 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004015
Nate Begeman9008ca62009-04-27 18:41:29 +00004016 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00004017 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004018 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00004019 case OP_VMRGHW:
4020 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
4021 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
4022 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
4023 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
4024 break;
4025 case OP_VMRGLW:
4026 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
4027 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
4028 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
4029 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
4030 break;
4031 case OP_VSPLTISW0:
4032 for (unsigned i = 0; i != 16; ++i)
4033 ShufIdxs[i] = (i&3)+0;
4034 break;
4035 case OP_VSPLTISW1:
4036 for (unsigned i = 0; i != 16; ++i)
4037 ShufIdxs[i] = (i&3)+4;
4038 break;
4039 case OP_VSPLTISW2:
4040 for (unsigned i = 0; i != 16; ++i)
4041 ShufIdxs[i] = (i&3)+8;
4042 break;
4043 case OP_VSPLTISW3:
4044 for (unsigned i = 0; i != 16; ++i)
4045 ShufIdxs[i] = (i&3)+12;
4046 break;
4047 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00004048 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004049 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00004050 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004051 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00004052 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004053 }
Owen Andersone50ed302009-08-10 22:56:29 +00004054 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004055 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
4056 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004057 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004058 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00004059}
4060
Chris Lattnerf1b47082006-04-14 05:19:18 +00004061/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
4062/// is a shuffle we can handle in a single instruction, return it. Otherwise,
4063/// return the code it can be lowered into. Worst case, it can always be
4064/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00004065SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004066 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004067 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004068 SDValue V1 = Op.getOperand(0);
4069 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004070 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00004071 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004072
Chris Lattnerf1b47082006-04-14 05:19:18 +00004073 // Cases that are handled by instructions that take permute immediates
4074 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
4075 // selected by the instruction selector.
4076 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004077 if (PPC::isSplatShuffleMask(SVOp, 1) ||
4078 PPC::isSplatShuffleMask(SVOp, 2) ||
4079 PPC::isSplatShuffleMask(SVOp, 4) ||
4080 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
4081 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
4082 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
4083 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
4084 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
4085 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
4086 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
4087 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
4088 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00004089 return Op;
4090 }
4091 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004092
Chris Lattnerf1b47082006-04-14 05:19:18 +00004093 // Altivec has a variety of "shuffle immediates" that take two vector inputs
4094 // and produce a fixed permutation. If any of these match, do not lower to
4095 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00004096 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
4097 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
4098 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
4099 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
4100 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
4101 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
4102 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
4103 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
4104 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00004105 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004106
Chris Lattner59138102006-04-17 05:28:54 +00004107 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
4108 // perfect shuffle table to emit an optimal matching sequence.
Nate Begeman9008ca62009-04-27 18:41:29 +00004109 SmallVector<int, 16> PermMask;
4110 SVOp->getMask(PermMask);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004111
Chris Lattner59138102006-04-17 05:28:54 +00004112 unsigned PFIndexes[4];
4113 bool isFourElementShuffle = true;
4114 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
4115 unsigned EltNo = 8; // Start out undef.
4116 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00004117 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00004118 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00004119
Nate Begeman9008ca62009-04-27 18:41:29 +00004120 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00004121 if ((ByteSource & 3) != j) {
4122 isFourElementShuffle = false;
4123 break;
4124 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004125
Chris Lattner59138102006-04-17 05:28:54 +00004126 if (EltNo == 8) {
4127 EltNo = ByteSource/4;
4128 } else if (EltNo != ByteSource/4) {
4129 isFourElementShuffle = false;
4130 break;
4131 }
4132 }
4133 PFIndexes[i] = EltNo;
4134 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004135
4136 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00004137 // perfect shuffle vector to determine if it is cost effective to do this as
4138 // discrete instructions, or whether we should use a vperm.
4139 if (isFourElementShuffle) {
4140 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00004141 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00004142 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00004143
Chris Lattner59138102006-04-17 05:28:54 +00004144 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4145 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00004146
Chris Lattner59138102006-04-17 05:28:54 +00004147 // Determining when to avoid vperm is tricky. Many things affect the cost
4148 // of vperm, particularly how many times the perm mask needs to be computed.
4149 // For example, if the perm mask can be hoisted out of a loop or is already
4150 // used (perhaps because there are multiple permutes with the same shuffle
4151 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
4152 // the loop requires an extra register.
4153 //
4154 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00004155 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00004156 // available, if this block is within a loop, we should avoid using vperm
4157 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00004158 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00004159 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004160 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004161
Chris Lattnerf1b47082006-04-14 05:19:18 +00004162 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
4163 // vector that will get spilled to the constant pool.
4164 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004165
Chris Lattnerf1b47082006-04-14 05:19:18 +00004166 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
4167 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00004168 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004169 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004170
Dan Gohman475871a2008-07-27 21:46:04 +00004171 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00004172 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
4173 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00004174
Chris Lattnerf1b47082006-04-14 05:19:18 +00004175 for (unsigned j = 0; j != BytesPerElement; ++j)
4176 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00004177 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00004178 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004179
Owen Anderson825b72b2009-08-11 20:47:22 +00004180 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00004181 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00004182 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004183}
4184
Chris Lattner90564f22006-04-18 17:59:36 +00004185/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
4186/// altivec comparison. If it is, return true and fill in Opc/isDot with
4187/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00004188static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00004189 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004190 unsigned IntrinsicID =
4191 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00004192 CompareOpc = -1;
4193 isDot = false;
4194 switch (IntrinsicID) {
4195 default: return false;
4196 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00004197 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
4198 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
4199 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
4200 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
4201 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
4202 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
4203 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
4204 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
4205 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
4206 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
4207 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
4208 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
4209 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004210
Chris Lattner1a635d62006-04-14 06:01:58 +00004211 // Normal Comparisons.
4212 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
4213 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
4214 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
4215 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
4216 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
4217 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
4218 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
4219 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
4220 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
4221 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
4222 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
4223 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
4224 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
4225 }
Chris Lattner90564f22006-04-18 17:59:36 +00004226 return true;
4227}
4228
4229/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
4230/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00004231SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004232 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00004233 // If this is a lowered altivec predicate compare, CompareOpc is set to the
4234 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00004235 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00004236 int CompareOpc;
4237 bool isDot;
4238 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00004239 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00004240
Chris Lattner90564f22006-04-18 17:59:36 +00004241 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00004242 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004243 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00004244 Op.getOperand(1), Op.getOperand(2),
4245 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004246 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00004247 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004248
Chris Lattner1a635d62006-04-14 06:01:58 +00004249 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00004250 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00004251 Op.getOperand(2), // LHS
4252 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00004253 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00004254 };
Owen Andersone50ed302009-08-10 22:56:29 +00004255 std::vector<EVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00004256 VTs.push_back(Op.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004257 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00004258 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00004259
Chris Lattner1a635d62006-04-14 06:01:58 +00004260 // Now that we have the comparison, emit a copy from the CR to a GPR.
4261 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00004262 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
4263 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00004264 CompNode.getValue(1));
4265
Chris Lattner1a635d62006-04-14 06:01:58 +00004266 // Unpack the result based on how the target uses it.
4267 unsigned BitNo; // Bit # of CR6.
4268 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004269 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00004270 default: // Can't happen, don't crash on invalid number though.
4271 case 0: // Return the value of the EQ bit of CR6.
4272 BitNo = 0; InvertBit = false;
4273 break;
4274 case 1: // Return the inverted value of the EQ bit of CR6.
4275 BitNo = 0; InvertBit = true;
4276 break;
4277 case 2: // Return the value of the LT bit of CR6.
4278 BitNo = 2; InvertBit = false;
4279 break;
4280 case 3: // Return the inverted value of the LT bit of CR6.
4281 BitNo = 2; InvertBit = true;
4282 break;
4283 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004284
Chris Lattner1a635d62006-04-14 06:01:58 +00004285 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00004286 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
4287 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004288 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00004289 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
4290 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00004291
Chris Lattner1a635d62006-04-14 06:01:58 +00004292 // If we are supposed to, toggle the bit.
4293 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00004294 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
4295 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004296 return Flags;
4297}
4298
Scott Michelfdc40a02009-02-17 22:15:04 +00004299SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004300 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004301 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00004302 // Create a stack slot that is 16-byte aligned.
4303 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004304 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00004305 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004306 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004307
Chris Lattner1a635d62006-04-14 06:01:58 +00004308 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004309 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004310 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004311 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004312 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004313 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004314 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004315}
4316
Dan Gohmand858e902010-04-17 15:26:15 +00004317SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00004318 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004319 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00004320 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004321
Owen Anderson825b72b2009-08-11 20:47:22 +00004322 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
4323 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00004324
Dan Gohman475871a2008-07-27 21:46:04 +00004325 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00004326 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004327
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004328 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004329 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
4330 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
4331 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00004332
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004333 // Low parts multiplied together, generating 32-bit results (we ignore the
4334 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00004335 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00004336 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004337
Dan Gohman475871a2008-07-27 21:46:04 +00004338 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00004339 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004340 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00004341 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00004342 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004343 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
4344 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004345 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004346
Owen Anderson825b72b2009-08-11 20:47:22 +00004347 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004348
Chris Lattnercea2aa72006-04-18 04:28:57 +00004349 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00004350 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004351 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004352 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004353
Chris Lattner19a81522006-04-18 03:57:35 +00004354 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004355 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004356 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004357 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004358
Chris Lattner19a81522006-04-18 03:57:35 +00004359 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004360 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004361 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004362 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004363
Chris Lattner19a81522006-04-18 03:57:35 +00004364 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00004365 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00004366 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004367 Ops[i*2 ] = 2*i+1;
4368 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00004369 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004370 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004371 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004372 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004373 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00004374}
4375
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004376/// LowerOperation - Provide custom lowering hooks for some operations.
4377///
Dan Gohmand858e902010-04-17 15:26:15 +00004378SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004379 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004380 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00004381 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00004382 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004383 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Chris Lattner1e61e692010-11-15 02:46:57 +00004384 case ISD::GlobalTLSAddress: llvm_unreachable("TLS not implemented for PPC");
Nate Begeman37efe672006-04-22 18:53:45 +00004385 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004386 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bill Wendling77959322008-09-17 00:30:57 +00004387 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004388 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00004389 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00004390
4391 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00004392 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00004393
Jim Laskeyefc7e522006-12-04 22:04:42 +00004394 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00004395 case ISD::DYNAMIC_STACKALLOC:
4396 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00004397
Chris Lattner1a635d62006-04-14 06:01:58 +00004398 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004399 case ISD::FP_TO_UINT:
4400 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00004401 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00004402 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00004403 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004404
Chris Lattner1a635d62006-04-14 06:01:58 +00004405 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004406 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
4407 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
4408 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004409
Chris Lattner1a635d62006-04-14 06:01:58 +00004410 // Vector-related lowering.
4411 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4412 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4413 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
4414 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004415 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004416
Chris Lattner3fc027d2007-12-08 06:59:59 +00004417 // Frame & Return address.
4418 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004419 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00004420 }
Dan Gohman475871a2008-07-27 21:46:04 +00004421 return SDValue();
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004422}
4423
Duncan Sands1607f052008-12-01 11:39:25 +00004424void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
4425 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00004426 SelectionDAG &DAG) const {
Dale Johannesen3484c092009-02-05 22:07:54 +00004427 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00004428 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00004429 default:
Duncan Sands1607f052008-12-01 11:39:25 +00004430 assert(false && "Do not know how to custom type legalize this operation!");
4431 return;
4432 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00004433 assert(N->getValueType(0) == MVT::ppcf128);
4434 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00004435 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004436 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004437 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00004438 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004439 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004440 DAG.getIntPtrConstant(1));
4441
4442 // This sequence changes FPSCR to do round-to-zero, adds the two halves
4443 // of the long double, and puts FPSCR back the way it was. We do not
4444 // actually model FPSCR.
Owen Andersone50ed302009-08-10 22:56:29 +00004445 std::vector<EVT> NodeTys;
Duncan Sands1607f052008-12-01 11:39:25 +00004446 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
4447
Owen Anderson825b72b2009-08-11 20:47:22 +00004448 NodeTys.push_back(MVT::f64); // Return register
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004449 NodeTys.push_back(MVT::Glue); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00004450 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00004451 MFFSreg = Result.getValue(0);
4452 InFlag = Result.getValue(1);
4453
4454 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004455 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00004456 Ops[0] = DAG.getConstant(31, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004457 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004458 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004459 InFlag = Result.getValue(0);
4460
4461 NodeTys.clear();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004462 NodeTys.push_back(MVT::Glue); // Returns a flag
Owen Anderson825b72b2009-08-11 20:47:22 +00004463 Ops[0] = DAG.getConstant(30, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004464 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004465 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004466 InFlag = Result.getValue(0);
4467
4468 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004469 NodeTys.push_back(MVT::f64); // result of add
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00004470 NodeTys.push_back(MVT::Glue); // Returns a flag
Duncan Sands1607f052008-12-01 11:39:25 +00004471 Ops[0] = Lo;
4472 Ops[1] = Hi;
4473 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004474 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00004475 FPreg = Result.getValue(0);
4476 InFlag = Result.getValue(1);
4477
4478 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004479 NodeTys.push_back(MVT::f64);
4480 Ops[0] = DAG.getConstant(1, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004481 Ops[1] = MFFSreg;
4482 Ops[2] = FPreg;
4483 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004484 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00004485 FPreg = Result.getValue(0);
4486
4487 // We know the low half is about to be thrown away, so just use something
4488 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00004489 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00004490 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00004491 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00004492 }
Duncan Sands1607f052008-12-01 11:39:25 +00004493 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004494 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00004495 return;
Chris Lattner1f873002007-11-28 18:44:47 +00004496 }
4497}
4498
4499
Chris Lattner1a635d62006-04-14 06:01:58 +00004500//===----------------------------------------------------------------------===//
4501// Other Lowering Code
4502//===----------------------------------------------------------------------===//
4503
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004504MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004505PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004506 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004507 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004508 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4509
4510 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4511 MachineFunction *F = BB->getParent();
4512 MachineFunction::iterator It = BB;
4513 ++It;
4514
4515 unsigned dest = MI->getOperand(0).getReg();
4516 unsigned ptrA = MI->getOperand(1).getReg();
4517 unsigned ptrB = MI->getOperand(2).getReg();
4518 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004519 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004520
4521 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4522 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4523 F->insert(It, loopMBB);
4524 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004525 exitMBB->splice(exitMBB->begin(), BB,
4526 llvm::next(MachineBasicBlock::iterator(MI)),
4527 BB->end());
4528 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004529
4530 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00004531 unsigned TmpReg = (!BinOpcode) ? incr :
4532 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00004533 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4534 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004535
4536 // thisMBB:
4537 // ...
4538 // fallthrough --> loopMBB
4539 BB->addSuccessor(loopMBB);
4540
4541 // loopMBB:
4542 // l[wd]arx dest, ptr
4543 // add r0, dest, incr
4544 // st[wd]cx. r0, ptr
4545 // bne- loopMBB
4546 // fallthrough --> exitMBB
4547 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004548 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004549 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004550 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004551 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
4552 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004553 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004554 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004555 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004556 BB->addSuccessor(loopMBB);
4557 BB->addSuccessor(exitMBB);
4558
4559 // exitMBB:
4560 // ...
4561 BB = exitMBB;
4562 return BB;
4563}
4564
4565MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00004566PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00004567 MachineBasicBlock *BB,
4568 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004569 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004570 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00004571 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4572 // In 64 bit mode we have to use 64 bits for addresses, even though the
4573 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
4574 // registers without caring whether they're 32 or 64, but here we're
4575 // doing actual arithmetic on the addresses.
4576 bool is64bit = PPCSubTarget.isPPC64();
4577
4578 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4579 MachineFunction *F = BB->getParent();
4580 MachineFunction::iterator It = BB;
4581 ++It;
4582
4583 unsigned dest = MI->getOperand(0).getReg();
4584 unsigned ptrA = MI->getOperand(1).getReg();
4585 unsigned ptrB = MI->getOperand(2).getReg();
4586 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004587 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00004588
4589 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4590 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4591 F->insert(It, loopMBB);
4592 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004593 exitMBB->splice(exitMBB->begin(), BB,
4594 llvm::next(MachineBasicBlock::iterator(MI)),
4595 BB->end());
4596 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004597
4598 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00004599 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004600 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4601 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00004602 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4603 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4604 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4605 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
4606 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4607 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4608 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4609 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4610 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
4611 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004612 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004613 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00004614 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004615
4616 // thisMBB:
4617 // ...
4618 // fallthrough --> loopMBB
4619 BB->addSuccessor(loopMBB);
4620
4621 // The 4-byte load must be aligned, while a char or short may be
4622 // anywhere in the word. Hence all this nasty bookkeeping code.
4623 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4624 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004625 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00004626 // rlwinm ptr, ptr1, 0, 0, 29
4627 // slw incr2, incr, shift
4628 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4629 // slw mask, mask2, shift
4630 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004631 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00004632 // add tmp, tmpDest, incr2
4633 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00004634 // and tmp3, tmp, mask
4635 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004636 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00004637 // bne- loopMBB
4638 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00004639 // srw dest, tmpDest, shift
Dale Johannesen97efa362008-08-28 17:53:09 +00004640
4641 if (ptrA!=PPC::R0) {
4642 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004643 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004644 .addReg(ptrA).addReg(ptrB);
4645 } else {
4646 Ptr1Reg = ptrB;
4647 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004648 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004649 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004650 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004651 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4652 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004653 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004654 .addReg(Ptr1Reg).addImm(0).addImm(61);
4655 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00004656 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004657 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004658 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004659 .addReg(incr).addReg(ShiftReg);
4660 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004661 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00004662 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00004663 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4664 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00004665 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004666 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004667 .addReg(Mask2Reg).addReg(ShiftReg);
4668
4669 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004670 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004671 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004672 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004673 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004674 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004675 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004676 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004677 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004678 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004679 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004680 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004681 BuildMI(BB, dl, TII->get(PPC::STWCX))
Dale Johannesen97efa362008-08-28 17:53:09 +00004682 .addReg(Tmp4Reg).addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004683 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004684 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004685 BB->addSuccessor(loopMBB);
4686 BB->addSuccessor(exitMBB);
4687
4688 // exitMBB:
4689 // ...
4690 BB = exitMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004691 BuildMI(BB, dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg).addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004692 return BB;
4693}
4694
4695MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004696PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00004697 MachineBasicBlock *BB) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +00004698 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00004699
4700 // To "insert" these instructions we actually have to insert their
4701 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004702 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004703 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004704 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00004705
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004706 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00004707
4708 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
4709 MI->getOpcode() == PPC::SELECT_CC_I8 ||
4710 MI->getOpcode() == PPC::SELECT_CC_F4 ||
4711 MI->getOpcode() == PPC::SELECT_CC_F8 ||
4712 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
4713
4714 // The incoming instruction knows the destination vreg to set, the
4715 // condition code register to branch on, the true/false values to
4716 // select between, and a branch opcode to use.
4717
4718 // thisMBB:
4719 // ...
4720 // TrueVal = ...
4721 // cmpTY ccX, r1, r2
4722 // bCC copy1MBB
4723 // fallthrough --> copy0MBB
4724 MachineBasicBlock *thisMBB = BB;
4725 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4726 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
4727 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004728 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00004729 F->insert(It, copy0MBB);
4730 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004731
4732 // Transfer the remainder of BB and its successor edges to sinkMBB.
4733 sinkMBB->splice(sinkMBB->begin(), BB,
4734 llvm::next(MachineBasicBlock::iterator(MI)),
4735 BB->end());
4736 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
4737
Evan Cheng53301922008-07-12 02:23:19 +00004738 // Next, add the true and fallthrough blocks as its successors.
4739 BB->addSuccessor(copy0MBB);
4740 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004741
Dan Gohman14152b42010-07-06 20:24:04 +00004742 BuildMI(BB, dl, TII->get(PPC::BCC))
4743 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
4744
Evan Cheng53301922008-07-12 02:23:19 +00004745 // copy0MBB:
4746 // %FalseValue = ...
4747 // # fallthrough to sinkMBB
4748 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00004749
Evan Cheng53301922008-07-12 02:23:19 +00004750 // Update machine-CFG edges
4751 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004752
Evan Cheng53301922008-07-12 02:23:19 +00004753 // sinkMBB:
4754 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4755 // ...
4756 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00004757 BuildMI(*BB, BB->begin(), dl,
4758 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00004759 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
4760 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4761 }
Dale Johannesen97efa362008-08-28 17:53:09 +00004762 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
4763 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
4764 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
4765 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004766 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
4767 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
4768 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
4769 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004770
4771 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
4772 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
4773 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
4774 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004775 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
4776 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
4777 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
4778 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004779
4780 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
4781 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
4782 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
4783 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004784 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
4785 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
4786 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
4787 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004788
4789 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
4790 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
4791 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
4792 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004793 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
4794 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
4795 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
4796 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004797
4798 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00004799 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004800 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00004801 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004802 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00004803 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004804 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00004805 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004806
4807 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
4808 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
4809 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
4810 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004811 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
4812 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
4813 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
4814 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004815
Dale Johannesen0e55f062008-08-29 18:29:46 +00004816 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
4817 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
4818 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
4819 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
4820 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
4821 BB = EmitAtomicBinary(MI, BB, false, 0);
4822 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
4823 BB = EmitAtomicBinary(MI, BB, true, 0);
4824
Evan Cheng53301922008-07-12 02:23:19 +00004825 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
4826 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
4827 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
4828
4829 unsigned dest = MI->getOperand(0).getReg();
4830 unsigned ptrA = MI->getOperand(1).getReg();
4831 unsigned ptrB = MI->getOperand(2).getReg();
4832 unsigned oldval = MI->getOperand(3).getReg();
4833 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004834 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00004835
Dale Johannesen65e39732008-08-25 18:53:26 +00004836 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4837 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4838 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00004839 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00004840 F->insert(It, loop1MBB);
4841 F->insert(It, loop2MBB);
4842 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00004843 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004844 exitMBB->splice(exitMBB->begin(), BB,
4845 llvm::next(MachineBasicBlock::iterator(MI)),
4846 BB->end());
4847 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00004848
4849 // thisMBB:
4850 // ...
4851 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00004852 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00004853
Dale Johannesen65e39732008-08-25 18:53:26 +00004854 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00004855 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00004856 // cmp[wd] dest, oldval
4857 // bne- midMBB
4858 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00004859 // st[wd]cx. newval, ptr
4860 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00004861 // b exitBB
4862 // midMBB:
4863 // st[wd]cx. dest, ptr
4864 // exitBB:
4865 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004866 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00004867 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004868 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00004869 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004870 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00004871 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
4872 BB->addSuccessor(loop2MBB);
4873 BB->addSuccessor(midMBB);
4874
4875 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004876 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00004877 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004878 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00004879 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004880 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00004881 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00004882 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004883
Dale Johannesen65e39732008-08-25 18:53:26 +00004884 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004885 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00004886 .addReg(dest).addReg(ptrA).addReg(ptrB);
4887 BB->addSuccessor(exitMBB);
4888
Evan Cheng53301922008-07-12 02:23:19 +00004889 // exitMBB:
4890 // ...
4891 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004892 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
4893 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
4894 // We must use 64-bit registers for addresses when targeting 64-bit,
4895 // since we're actually doing arithmetic on them. Other registers
4896 // can be 32-bit.
4897 bool is64bit = PPCSubTarget.isPPC64();
4898 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
4899
4900 unsigned dest = MI->getOperand(0).getReg();
4901 unsigned ptrA = MI->getOperand(1).getReg();
4902 unsigned ptrB = MI->getOperand(2).getReg();
4903 unsigned oldval = MI->getOperand(3).getReg();
4904 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004905 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004906
4907 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4908 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4909 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
4910 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4911 F->insert(It, loop1MBB);
4912 F->insert(It, loop2MBB);
4913 F->insert(It, midMBB);
4914 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00004915 exitMBB->splice(exitMBB->begin(), BB,
4916 llvm::next(MachineBasicBlock::iterator(MI)),
4917 BB->end());
4918 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004919
4920 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00004921 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004922 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4923 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004924 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4925 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4926 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4927 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
4928 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
4929 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
4930 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
4931 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4932 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4933 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4934 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4935 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
4936 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
4937 unsigned Ptr1Reg;
4938 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
4939 // thisMBB:
4940 // ...
4941 // fallthrough --> loopMBB
4942 BB->addSuccessor(loop1MBB);
4943
4944 // The 4-byte load must be aligned, while a char or short may be
4945 // anywhere in the word. Hence all this nasty bookkeeping code.
4946 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4947 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004948 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004949 // rlwinm ptr, ptr1, 0, 0, 29
4950 // slw newval2, newval, shift
4951 // slw oldval2, oldval,shift
4952 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4953 // slw mask, mask2, shift
4954 // and newval3, newval2, mask
4955 // and oldval3, oldval2, mask
4956 // loop1MBB:
4957 // lwarx tmpDest, ptr
4958 // and tmp, tmpDest, mask
4959 // cmpw tmp, oldval3
4960 // bne- midMBB
4961 // loop2MBB:
4962 // andc tmp2, tmpDest, mask
4963 // or tmp4, tmp2, newval3
4964 // stwcx. tmp4, ptr
4965 // bne- loop1MBB
4966 // b exitBB
4967 // midMBB:
4968 // stwcx. tmpDest, ptr
4969 // exitBB:
4970 // srw dest, tmpDest, shift
4971 if (ptrA!=PPC::R0) {
4972 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004973 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004974 .addReg(ptrA).addReg(ptrB);
4975 } else {
4976 Ptr1Reg = ptrB;
4977 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004978 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004979 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004980 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004981 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4982 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004983 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004984 .addReg(Ptr1Reg).addImm(0).addImm(61);
4985 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00004986 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004987 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004988 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004989 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004990 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004991 .addReg(oldval).addReg(ShiftReg);
4992 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004993 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004994 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00004995 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4996 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
4997 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004998 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004999 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005000 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005001 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005002 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005003 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005004 .addReg(OldVal2Reg).addReg(MaskReg);
5005
5006 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005007 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005008 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005009 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
5010 .addReg(TmpDestReg).addReg(MaskReg);
5011 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005012 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005013 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005014 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
5015 BB->addSuccessor(loop2MBB);
5016 BB->addSuccessor(midMBB);
5017
5018 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005019 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
5020 .addReg(TmpDestReg).addReg(MaskReg);
5021 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
5022 .addReg(Tmp2Reg).addReg(NewVal3Reg);
5023 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005024 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005025 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005026 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005027 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005028 BB->addSuccessor(loop1MBB);
5029 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005030
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005031 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005032 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005033 .addReg(PPC::R0).addReg(PtrReg);
5034 BB->addSuccessor(exitMBB);
5035
5036 // exitMBB:
5037 // ...
5038 BB = exitMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005039 BuildMI(BB, dl, TII->get(PPC::SRW),dest).addReg(TmpReg).addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005040 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005041 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00005042 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005043
Dan Gohman14152b42010-07-06 20:24:04 +00005044 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005045 return BB;
5046}
5047
Chris Lattner1a635d62006-04-14 06:01:58 +00005048//===----------------------------------------------------------------------===//
5049// Target Optimization Hooks
5050//===----------------------------------------------------------------------===//
5051
Duncan Sands25cf2272008-11-24 14:53:14 +00005052SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
5053 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00005054 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005055 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00005056 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005057 switch (N->getOpcode()) {
5058 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005059 case PPCISD::SHL:
5060 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005061 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005062 return N->getOperand(0);
5063 }
5064 break;
5065 case PPCISD::SRL:
5066 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005067 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005068 return N->getOperand(0);
5069 }
5070 break;
5071 case PPCISD::SRA:
5072 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00005073 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005074 C->isAllOnesValue()) // -1 >>s V -> -1.
5075 return N->getOperand(0);
5076 }
5077 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005078
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005079 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00005080 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005081 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
5082 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
5083 // We allow the src/dst to be either f32/f64, but the intermediate
5084 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00005085 if (N->getOperand(0).getValueType() == MVT::i64 &&
5086 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005087 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005088 if (Val.getValueType() == MVT::f32) {
5089 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005090 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005091 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005092
Owen Anderson825b72b2009-08-11 20:47:22 +00005093 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005094 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005095 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005096 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005097 if (N->getValueType(0) == MVT::f32) {
5098 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00005099 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00005100 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005101 }
5102 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00005103 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005104 // If the intermediate type is i32, we can avoid the load/store here
5105 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005106 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005107 }
5108 }
5109 break;
Chris Lattner51269842006-03-01 05:50:56 +00005110 case ISD::STORE:
5111 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
5112 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00005113 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00005114 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005115 N->getOperand(1).getValueType() == MVT::i32 &&
5116 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005117 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005118 if (Val.getValueType() == MVT::f32) {
5119 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005120 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005121 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005122 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005123 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005124
Owen Anderson825b72b2009-08-11 20:47:22 +00005125 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00005126 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00005127 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005128 return Val;
5129 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005130
Chris Lattnerd9989382006-07-10 20:56:58 +00005131 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00005132 if (cast<StoreSDNode>(N)->isUnindexed() &&
5133 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00005134 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005135 (N->getOperand(1).getValueType() == MVT::i32 ||
5136 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005137 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005138 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00005139 if (BSwapOp.getValueType() == MVT::i16)
5140 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00005141
Dan Gohmanc76909a2009-09-25 20:36:54 +00005142 SDValue Ops[] = {
5143 N->getOperand(0), BSwapOp, N->getOperand(2),
5144 DAG.getValueType(N->getOperand(1).getValueType())
5145 };
5146 return
5147 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
5148 Ops, array_lengthof(Ops),
5149 cast<StoreSDNode>(N)->getMemoryVT(),
5150 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005151 }
5152 break;
5153 case ISD::BSWAP:
5154 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00005155 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00005156 N->getOperand(0).hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005157 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005158 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00005159 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00005160 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00005161 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00005162 LD->getChain(), // Chain
5163 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00005164 DAG.getValueType(N->getValueType(0)) // VT
5165 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00005166 SDValue BSLoad =
5167 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
5168 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
5169 LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005170
Scott Michelfdc40a02009-02-17 22:15:04 +00005171 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00005172 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00005173 if (N->getValueType(0) == MVT::i16)
5174 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00005175
Chris Lattnerd9989382006-07-10 20:56:58 +00005176 // First, combine the bswap away. This makes the value produced by the
5177 // load dead.
5178 DCI.CombineTo(N, ResVal);
5179
5180 // Next, combine the load away, we give it a bogus result value but a real
5181 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00005182 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00005183
Chris Lattnerd9989382006-07-10 20:56:58 +00005184 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00005185 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005186 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005187
Chris Lattner51269842006-03-01 05:50:56 +00005188 break;
Chris Lattner4468c222006-03-31 06:02:07 +00005189 case PPCISD::VCMP: {
5190 // If a VCMPo node already exists with exactly the same operands as this
5191 // node, use its result instead of this node (VCMPo computes both a CR6 and
5192 // a normal output).
5193 //
5194 if (!N->getOperand(0).hasOneUse() &&
5195 !N->getOperand(1).hasOneUse() &&
5196 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005197
Chris Lattner4468c222006-03-31 06:02:07 +00005198 // Scan all of the users of the LHS, looking for VCMPo's that match.
5199 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005200
Gabor Greifba36cb52008-08-28 21:40:38 +00005201 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00005202 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
5203 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00005204 if (UI->getOpcode() == PPCISD::VCMPo &&
5205 UI->getOperand(1) == N->getOperand(1) &&
5206 UI->getOperand(2) == N->getOperand(2) &&
5207 UI->getOperand(0) == N->getOperand(0)) {
5208 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00005209 break;
5210 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005211
Chris Lattner00901202006-04-18 18:28:22 +00005212 // If there is no VCMPo node, or if the flag value has a single use, don't
5213 // transform this.
5214 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
5215 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005216
5217 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00005218 // chain, this transformation is more complex. Note that multiple things
5219 // could use the value result, which we should ignore.
5220 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005221 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00005222 FlagUser == 0; ++UI) {
5223 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00005224 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00005225 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005226 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00005227 FlagUser = User;
5228 break;
5229 }
5230 }
5231 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005232
Chris Lattner00901202006-04-18 18:28:22 +00005233 // If the user is a MFCR instruction, we know this is safe. Otherwise we
5234 // give up for right now.
5235 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00005236 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00005237 }
5238 break;
5239 }
Chris Lattner90564f22006-04-18 17:59:36 +00005240 case ISD::BR_CC: {
5241 // If this is a branch on an altivec predicate comparison, lower this so
5242 // that we don't have to do a MFCR: instead, branch directly on CR6. This
5243 // lowering is done pre-legalize, because the legalizer lowers the predicate
5244 // compare down to code that is difficult to reassemble.
5245 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00005246 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00005247 int CompareOpc;
5248 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00005249
Chris Lattner90564f22006-04-18 17:59:36 +00005250 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
5251 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
5252 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
5253 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005254
Chris Lattner90564f22006-04-18 17:59:36 +00005255 // If this is a comparison against something other than 0/1, then we know
5256 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005257 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005258 if (Val != 0 && Val != 1) {
5259 if (CC == ISD::SETEQ) // Cond never true, remove branch.
5260 return N->getOperand(0);
5261 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00005262 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00005263 N->getOperand(0), N->getOperand(4));
5264 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005265
Chris Lattner90564f22006-04-18 17:59:36 +00005266 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00005267
Chris Lattner90564f22006-04-18 17:59:36 +00005268 // Create the PPCISD altivec 'dot' comparison node.
Owen Andersone50ed302009-08-10 22:56:29 +00005269 std::vector<EVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00005270 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005271 LHS.getOperand(2), // LHS of compare
5272 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00005273 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005274 };
Chris Lattner90564f22006-04-18 17:59:36 +00005275 VTs.push_back(LHS.getOperand(2).getValueType());
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005276 VTs.push_back(MVT::Glue);
Dale Johannesen3484c092009-02-05 22:07:54 +00005277 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005278
Chris Lattner90564f22006-04-18 17:59:36 +00005279 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005280 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005281 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00005282 default: // Can't happen, don't crash on invalid number though.
5283 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005284 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00005285 break;
5286 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005287 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00005288 break;
5289 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005290 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00005291 break;
5292 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005293 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00005294 break;
5295 }
5296
Owen Anderson825b72b2009-08-11 20:47:22 +00005297 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
5298 DAG.getConstant(CompOpc, MVT::i32),
5299 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00005300 N->getOperand(4), CompNode.getValue(1));
5301 }
5302 break;
5303 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005304 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005305
Dan Gohman475871a2008-07-27 21:46:04 +00005306 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005307}
5308
Chris Lattner1a635d62006-04-14 06:01:58 +00005309//===----------------------------------------------------------------------===//
5310// Inline Assembly Support
5311//===----------------------------------------------------------------------===//
5312
Dan Gohman475871a2008-07-27 21:46:04 +00005313void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00005314 const APInt &Mask,
Scott Michelfdc40a02009-02-17 22:15:04 +00005315 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005316 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005317 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005318 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005319 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005320 switch (Op.getOpcode()) {
5321 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00005322 case PPCISD::LBRX: {
5323 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00005324 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00005325 KnownZero = 0xFFFF0000;
5326 break;
5327 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005328 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005329 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005330 default: break;
5331 case Intrinsic::ppc_altivec_vcmpbfp_p:
5332 case Intrinsic::ppc_altivec_vcmpeqfp_p:
5333 case Intrinsic::ppc_altivec_vcmpequb_p:
5334 case Intrinsic::ppc_altivec_vcmpequh_p:
5335 case Intrinsic::ppc_altivec_vcmpequw_p:
5336 case Intrinsic::ppc_altivec_vcmpgefp_p:
5337 case Intrinsic::ppc_altivec_vcmpgtfp_p:
5338 case Intrinsic::ppc_altivec_vcmpgtsb_p:
5339 case Intrinsic::ppc_altivec_vcmpgtsh_p:
5340 case Intrinsic::ppc_altivec_vcmpgtsw_p:
5341 case Intrinsic::ppc_altivec_vcmpgtub_p:
5342 case Intrinsic::ppc_altivec_vcmpgtuh_p:
5343 case Intrinsic::ppc_altivec_vcmpgtuw_p:
5344 KnownZero = ~1U; // All bits but the low one are known to be zero.
5345 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005346 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005347 }
5348 }
5349}
5350
5351
Chris Lattner4234f572007-03-25 02:14:49 +00005352/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005353/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00005354PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005355PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
5356 if (Constraint.size() == 1) {
5357 switch (Constraint[0]) {
5358 default: break;
5359 case 'b':
5360 case 'r':
5361 case 'f':
5362 case 'v':
5363 case 'y':
5364 return C_RegisterClass;
5365 }
5366 }
5367 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005368}
5369
John Thompson44ab89e2010-10-29 17:29:13 +00005370/// Examine constraint type and operand type and determine a weight value.
5371/// This object must already have been set up with the operand type
5372/// and the current alternative constraint selected.
5373TargetLowering::ConstraintWeight
5374PPCTargetLowering::getSingleConstraintMatchWeight(
5375 AsmOperandInfo &info, const char *constraint) const {
5376 ConstraintWeight weight = CW_Invalid;
5377 Value *CallOperandVal = info.CallOperandVal;
5378 // If we don't have a value, we can't do a match,
5379 // but allow it at the lowest weight.
5380 if (CallOperandVal == NULL)
5381 return CW_Default;
5382 const Type *type = CallOperandVal->getType();
5383 // Look at the constraint type.
5384 switch (*constraint) {
5385 default:
5386 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
5387 break;
5388 case 'b':
5389 if (type->isIntegerTy())
5390 weight = CW_Register;
5391 break;
5392 case 'f':
5393 if (type->isFloatTy())
5394 weight = CW_Register;
5395 break;
5396 case 'd':
5397 if (type->isDoubleTy())
5398 weight = CW_Register;
5399 break;
5400 case 'v':
5401 if (type->isVectorTy())
5402 weight = CW_Register;
5403 break;
5404 case 'y':
5405 weight = CW_Register;
5406 break;
5407 }
5408 return weight;
5409}
5410
Scott Michelfdc40a02009-02-17 22:15:04 +00005411std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00005412PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005413 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00005414 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00005415 // GCC RS6000 Constraint Letters
5416 switch (Constraint[0]) {
5417 case 'b': // R1-R31
5418 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00005419 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Chris Lattner331d1bc2006-11-02 01:44:04 +00005420 return std::make_pair(0U, PPC::G8RCRegisterClass);
5421 return std::make_pair(0U, PPC::GPRCRegisterClass);
5422 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00005423 if (VT == MVT::f32)
Chris Lattner331d1bc2006-11-02 01:44:04 +00005424 return std::make_pair(0U, PPC::F4RCRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00005425 else if (VT == MVT::f64)
Chris Lattner331d1bc2006-11-02 01:44:04 +00005426 return std::make_pair(0U, PPC::F8RCRegisterClass);
5427 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005428 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00005429 return std::make_pair(0U, PPC::VRRCRegisterClass);
5430 case 'y': // crrc
5431 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005432 }
5433 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005434
Chris Lattner331d1bc2006-11-02 01:44:04 +00005435 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005436}
Chris Lattner763317d2006-02-07 00:47:13 +00005437
Chris Lattner331d1bc2006-11-02 01:44:04 +00005438
Chris Lattner48884cd2007-08-25 00:47:38 +00005439/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00005440/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00005441void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op, char Letter,
5442 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00005443 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00005444 SDValue Result(0,0);
Chris Lattner763317d2006-02-07 00:47:13 +00005445 switch (Letter) {
5446 default: break;
5447 case 'I':
5448 case 'J':
5449 case 'K':
5450 case 'L':
5451 case 'M':
5452 case 'N':
5453 case 'O':
5454 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00005455 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00005456 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005457 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00005458 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005459 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00005460 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005461 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005462 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005463 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005464 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
5465 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005466 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005467 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005468 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005469 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005470 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005471 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005472 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005473 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005474 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00005475 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005476 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005477 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005478 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00005479 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005480 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005481 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005482 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005483 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005484 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005485 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005486 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005487 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005488 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005489 }
5490 break;
5491 }
5492 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005493
Gabor Greifba36cb52008-08-28 21:40:38 +00005494 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00005495 Ops.push_back(Result);
5496 return;
5497 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005498
Chris Lattner763317d2006-02-07 00:47:13 +00005499 // Handle standard constraint letters.
Dale Johannesen1784d162010-06-25 21:55:36 +00005500 TargetLowering::LowerAsmOperandForConstraint(Op, Letter, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00005501}
Evan Chengc4c62572006-03-13 23:20:37 +00005502
Chris Lattnerc9addb72007-03-30 23:15:24 +00005503// isLegalAddressingMode - Return true if the addressing mode represented
5504// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00005505bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00005506 const Type *Ty) const {
5507 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00005508
Chris Lattnerc9addb72007-03-30 23:15:24 +00005509 // PPC allows a sign-extended 16-bit immediate field.
5510 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
5511 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005512
Chris Lattnerc9addb72007-03-30 23:15:24 +00005513 // No global is ever allowed as a base.
5514 if (AM.BaseGV)
5515 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005516
5517 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00005518 switch (AM.Scale) {
5519 case 0: // "r+i" or just "i", depending on HasBaseReg.
5520 break;
5521 case 1:
5522 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
5523 return false;
5524 // Otherwise we have r+r or r+i.
5525 break;
5526 case 2:
5527 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
5528 return false;
5529 // Allow 2*r as r+r.
5530 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00005531 default:
5532 // No other scales are supported.
5533 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00005534 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005535
Chris Lattnerc9addb72007-03-30 23:15:24 +00005536 return true;
5537}
5538
Evan Chengc4c62572006-03-13 23:20:37 +00005539/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00005540/// as the offset of the target addressing mode for load / store of the
5541/// given type.
5542bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,const Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00005543 // PPC allows a sign-extended 16-bit immediate field.
5544 return (V > -(1 << 16) && V < (1 << 16)-1);
5545}
Reid Spencer3a9ec242006-08-28 01:02:49 +00005546
5547bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00005548 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00005549}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005550
Dan Gohmand858e902010-04-17 15:26:15 +00005551SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
5552 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00005553 MachineFunction &MF = DAG.getMachineFunction();
5554 MachineFrameInfo *MFI = MF.getFrameInfo();
5555 MFI->setReturnAddressIsTaken(true);
5556
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005557 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005558 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00005559
Dale Johannesen08673d22010-05-03 22:59:34 +00005560 // Make sure the function does not optimize away the store of the RA to
5561 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00005562 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00005563 FuncInfo->setLRStoreRequired();
5564 bool isPPC64 = PPCSubTarget.isPPC64();
5565 bool isDarwinABI = PPCSubTarget.isDarwinABI();
5566
5567 if (Depth > 0) {
5568 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
5569 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005570
Dale Johannesen08673d22010-05-03 22:59:34 +00005571 DAG.getConstant(PPCFrameInfo::getReturnSaveOffset(isPPC64, isDarwinABI),
5572 isPPC64? MVT::i64 : MVT::i32);
5573 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
5574 DAG.getNode(ISD::ADD, dl, getPointerTy(),
5575 FrameAddr, Offset),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005576 MachinePointerInfo(), false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005577 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00005578
Chris Lattner3fc027d2007-12-08 06:59:59 +00005579 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00005580 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00005581 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005582 RetAddrFI, MachinePointerInfo(), false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00005583}
5584
Dan Gohmand858e902010-04-17 15:26:15 +00005585SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
5586 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00005587 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00005588 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005589
Owen Andersone50ed302009-08-10 22:56:29 +00005590 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00005591 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00005592
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005593 MachineFunction &MF = DAG.getMachineFunction();
5594 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00005595 MFI->setFrameAddressIsTaken(true);
5596 bool is31 = (DisableFramePointerElim(MF) || MFI->hasVarSizedObjects()) &&
5597 MFI->getStackSize() &&
5598 !MF.getFunction()->hasFnAttr(Attribute::Naked);
5599 unsigned FrameReg = isPPC64 ? (is31 ? PPC::X31 : PPC::X1) :
5600 (is31 ? PPC::R31 : PPC::R1);
5601 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
5602 PtrVT);
5603 while (Depth--)
5604 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005605 FrameAddr, MachinePointerInfo(), false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00005606 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005607}
Dan Gohman54aeea32008-10-21 03:41:46 +00005608
5609bool
5610PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5611 // The PowerPC target isn't yet aware of offsets.
5612 return false;
5613}
Tilmann Schellerffd02002009-07-03 06:45:56 +00005614
Evan Cheng42642d02010-04-01 20:10:42 +00005615/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00005616/// and store operations as a result of memset, memcpy, and memmove
5617/// lowering. If DstAlign is zero that means it's safe to destination
5618/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
5619/// means there isn't a need to check it against alignment requirement,
5620/// probably because the source does not need to be loaded. If
5621/// 'NonScalarIntSafe' is true, that means it's safe to return a
5622/// non-scalar-integer type, e.g. empty string source, constant, or loaded
Evan Chengc3b0c342010-04-08 07:37:57 +00005623/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
5624/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00005625/// It returns EVT::Other if the type should be determined using generic
5626/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00005627EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
5628 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00005629 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00005630 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00005631 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00005632 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005633 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005634 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00005635 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005636 }
5637}