blob: b268e4b9ae35f48f6827e5d624d51d75e9d0efb0 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000021#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000022#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000023#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000024#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000025#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000026#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000027#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000028#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000029#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000037#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000038#include "llvm/MC/MCContext.h"
39#include "llvm/MC/MCExpr.h"
40#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000046#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000050#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000051using namespace llvm;
52
Evan Chengb1712452010-01-27 06:25:16 +000053STATISTIC(NumTailCalls, "Number of tail calls");
54
Mon P Wang3c81d352008-11-23 04:37:22 +000055static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000056DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000057
Dan Gohman2f67df72009-09-03 17:18:51 +000058// Disable16Bit - 16-bit operations typically have a larger encoding than
59// corresponding 32-bit instructions, and 16-bit code is slow on some
60// processors. This is an experimental flag to disable 16-bit operations
61// (which forces them to be Legalized to 32-bit operations).
62static cl::opt<bool>
63Disable16Bit("disable-16bit", cl::Hidden,
64 cl::desc("Disable use of 16-bit instructions"));
65
Evan Cheng10e86422008-04-25 19:11:04 +000066// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000067static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000068 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000069
Chris Lattnerf0144122009-07-28 03:13:23 +000070static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
71 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
72 default: llvm_unreachable("unknown subtarget type");
73 case X86Subtarget::isDarwin:
Chris Lattner8c6ed052009-09-16 01:46:41 +000074 if (TM.getSubtarget<X86Subtarget>().is64Bit())
75 return new X8664_MachoTargetObjectFile();
Chris Lattner228252f2009-09-18 20:22:52 +000076 return new X8632_MachoTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +000077 case X86Subtarget::isELF:
78 return new TargetLoweringObjectFileELF();
79 case X86Subtarget::isMingw:
80 case X86Subtarget::isCygwin:
81 case X86Subtarget::isWindows:
82 return new TargetLoweringObjectFileCOFF();
83 }
Eric Christopherfd179292009-08-27 18:07:15 +000084
Chris Lattnerf0144122009-07-28 03:13:23 +000085}
86
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000087X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000088 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000089 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000090 X86ScalarSSEf64 = Subtarget->hasSSE2();
91 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000092 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000093
Anton Korobeynikov2365f512007-07-14 14:06:15 +000094 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000095 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000096
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000097 // Set up the TargetLowering object.
98
99 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +0000100 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +0000101 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +0000102 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000103 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000104
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000105 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000106 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000107 setUseUnderscoreSetJmp(false);
108 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000109 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000110 // MS runtime is weird: it exports _setjmp, but longjmp!
111 setUseUnderscoreSetJmp(true);
112 setUseUnderscoreLongJmp(false);
113 } else {
114 setUseUnderscoreSetJmp(true);
115 setUseUnderscoreLongJmp(true);
116 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000117
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000118 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000119 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman2f67df72009-09-03 17:18:51 +0000120 if (!Disable16Bit)
121 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000122 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000123 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000124 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000125
Owen Anderson825b72b2009-08-11 20:47:22 +0000126 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000127
Scott Michelfdc40a02009-02-17 22:15:04 +0000128 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000130 if (!Disable16Bit)
131 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000132 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000133 if (!Disable16Bit)
134 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000135 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
136 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000137
138 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
140 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
141 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
142 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
143 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
144 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000145
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000146 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
147 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000148 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
149 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
150 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000151
Evan Cheng25ab6902006-09-08 06:48:29 +0000152 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000153 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
154 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000155 } else if (!UseSoftFloat) {
156 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000157 // We have an impenetrably clever algorithm for ui64->double only.
Owen Anderson825b72b2009-08-11 20:47:22 +0000158 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000159 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000160 // We have an algorithm for SSE2, and we turn this into a 64-bit
161 // FILD for other targets.
Owen Anderson825b72b2009-08-11 20:47:22 +0000162 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000163 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000164
165 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
166 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
168 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000169
Devang Patel6a784892009-06-05 18:48:29 +0000170 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000171 // SSE has no i16 to fp conversion, only i32
172 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000173 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000174 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000175 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000176 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
178 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000179 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000180 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000181 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
182 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000183 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000184
Dale Johannesen73328d12007-09-19 23:55:34 +0000185 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
186 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
188 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000189
Evan Cheng02568ff2006-01-30 22:13:22 +0000190 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
191 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000192 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
193 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000194
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000195 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000196 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000197 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000198 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000199 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
201 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000202 }
203
204 // Handle FP_TO_UINT by promoting the destination to a larger signed
205 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000206 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
207 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
208 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000209
Evan Cheng25ab6902006-09-08 06:48:29 +0000210 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
212 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000213 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000214 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000215 // Expand FP_TO_UINT into a select.
216 // FIXME: We would like to use a Custom expander here eventually to do
217 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000218 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000219 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000220 // With SSE3 we can use fisttpll to convert to a signed i64; without
221 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000223 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000224
Chris Lattner399610a2006-12-05 18:22:22 +0000225 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000226 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
228 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Chris Lattnerf3597a12006-12-05 18:45:06 +0000229 }
Chris Lattner21f66852005-12-23 05:15:23 +0000230
Dan Gohmanb00ee212008-02-18 19:34:53 +0000231 // Scalar integer divide and remainder are lowered to use operations that
232 // produce two results, to match the available instructions. This exposes
233 // the two-result form to trivial CSE, which is able to combine x/y and x%y
234 // into a single instruction.
235 //
236 // Scalar integer multiply-high is also lowered to use two-result
237 // operations, to match the available instructions. However, plain multiply
238 // (low) operations are left as Legal, as there are single-result
239 // instructions for this in x86. Using the two-result multiply instructions
240 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000241 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
242 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
243 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
244 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
245 setOperationAction(ISD::SREM , MVT::i8 , Expand);
246 setOperationAction(ISD::UREM , MVT::i8 , Expand);
247 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
248 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
249 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
250 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
251 setOperationAction(ISD::SREM , MVT::i16 , Expand);
252 setOperationAction(ISD::UREM , MVT::i16 , Expand);
253 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
254 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
255 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
256 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
257 setOperationAction(ISD::SREM , MVT::i32 , Expand);
258 setOperationAction(ISD::UREM , MVT::i32 , Expand);
259 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
260 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
261 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
262 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
263 setOperationAction(ISD::SREM , MVT::i64 , Expand);
264 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000265
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
267 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
268 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
269 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000270 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000271 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
272 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
273 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
274 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
275 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
276 setOperationAction(ISD::FREM , MVT::f32 , Expand);
277 setOperationAction(ISD::FREM , MVT::f64 , Expand);
278 setOperationAction(ISD::FREM , MVT::f80 , Expand);
279 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000280
Owen Anderson825b72b2009-08-11 20:47:22 +0000281 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
282 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
283 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
284 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000285 if (Disable16Bit) {
286 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
287 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
288 } else {
289 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
290 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
291 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000292 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
293 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
294 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000295 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000296 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
297 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
298 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000299 }
300
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
302 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000303
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000304 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000305 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000306 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000307 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000308 if (Disable16Bit)
309 setOperationAction(ISD::SELECT , MVT::i16 , Expand);
310 else
311 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
313 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
314 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
315 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
316 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000317 if (Disable16Bit)
318 setOperationAction(ISD::SETCC , MVT::i16 , Expand);
319 else
320 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000321 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
322 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
323 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
324 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000325 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
327 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000328 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000330
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000331 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
333 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
334 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
335 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000336 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000337 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
338 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000339 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000340 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
342 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
343 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
344 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000345 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000346 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000347 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000348 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
349 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
350 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000351 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000352 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
353 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
354 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000355 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000356
Evan Chengd2cde682008-03-10 19:38:10 +0000357 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000358 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000359
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000360 if (!Subtarget->hasSSE2())
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000362
Mon P Wang63307c32008-05-05 19:05:59 +0000363 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
365 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
366 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
367 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000368
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
370 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
371 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
372 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000373
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000374 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000375 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
376 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
377 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
378 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
379 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
380 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
381 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000382 }
383
Evan Cheng3c992d22006-03-07 02:02:57 +0000384 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000385 if (!Subtarget->isTargetDarwin() &&
386 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000387 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000388 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000389 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000390
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
392 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
393 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
394 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000395 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000396 setExceptionPointerRegister(X86::RAX);
397 setExceptionSelectorRegister(X86::RDX);
398 } else {
399 setExceptionPointerRegister(X86::EAX);
400 setExceptionSelectorRegister(X86::EDX);
401 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
403 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000404
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000406
Owen Anderson825b72b2009-08-11 20:47:22 +0000407 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000408
Nate Begemanacc398c2006-01-25 18:21:52 +0000409 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000410 setOperationAction(ISD::VASTART , MVT::Other, Custom);
411 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000412 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::VAARG , MVT::Other, Custom);
414 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000415 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 setOperationAction(ISD::VAARG , MVT::Other, Expand);
417 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000418 }
Evan Chengae642192007-03-02 23:16:35 +0000419
Owen Anderson825b72b2009-08-11 20:47:22 +0000420 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
421 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000422 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000423 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000424 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000425 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000426 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000427 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000428
Evan Chengc7ce29b2009-02-13 22:36:38 +0000429 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000430 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000431 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000432 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
433 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000434
Evan Cheng223547a2006-01-31 22:28:30 +0000435 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::FABS , MVT::f64, Custom);
437 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000438
439 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000440 setOperationAction(ISD::FNEG , MVT::f64, Custom);
441 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000442
Evan Cheng68c47cb2007-01-05 07:55:56 +0000443 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000444 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
445 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000446
Evan Chengd25e9e82006-02-02 00:28:23 +0000447 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000448 setOperationAction(ISD::FSIN , MVT::f64, Expand);
449 setOperationAction(ISD::FCOS , MVT::f64, Expand);
450 setOperationAction(ISD::FSIN , MVT::f32, Expand);
451 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000452
Chris Lattnera54aa942006-01-29 06:26:08 +0000453 // Expand FP immediates into loads from the stack, except for the special
454 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000455 addLegalFPImmediate(APFloat(+0.0)); // xorpd
456 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000457 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000458 // Use SSE for f32, x87 for f64.
459 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000460 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
461 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000462
463 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000465
466 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000468
Owen Anderson825b72b2009-08-11 20:47:22 +0000469 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000470
471 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
473 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000474
475 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000476 setOperationAction(ISD::FSIN , MVT::f32, Expand);
477 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000478
Nate Begemane1795842008-02-14 08:57:00 +0000479 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000480 addLegalFPImmediate(APFloat(+0.0f)); // xorps
481 addLegalFPImmediate(APFloat(+0.0)); // FLD0
482 addLegalFPImmediate(APFloat(+1.0)); // FLD1
483 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
484 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
485
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000486 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000487 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
488 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000489 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000490 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000491 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000492 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000493 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
494 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000495
Owen Anderson825b72b2009-08-11 20:47:22 +0000496 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
497 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
498 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
499 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000500
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000501 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000502 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
503 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000504 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000505 addLegalFPImmediate(APFloat(+0.0)); // FLD0
506 addLegalFPImmediate(APFloat(+1.0)); // FLD1
507 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
508 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000509 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
510 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
511 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
512 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000513 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000514
Dale Johannesen59a58732007-08-05 18:49:15 +0000515 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000516 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000517 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
518 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
519 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000520 {
521 bool ignored;
522 APFloat TmpFlt(+0.0);
523 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
524 &ignored);
525 addLegalFPImmediate(TmpFlt); // FLD0
526 TmpFlt.changeSign();
527 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
528 APFloat TmpFlt2(+1.0);
529 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
530 &ignored);
531 addLegalFPImmediate(TmpFlt2); // FLD1
532 TmpFlt2.changeSign();
533 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
534 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000535
Evan Chengc7ce29b2009-02-13 22:36:38 +0000536 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000537 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
538 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000539 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000540 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000541
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000542 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000543 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
544 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
545 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000546
Owen Anderson825b72b2009-08-11 20:47:22 +0000547 setOperationAction(ISD::FLOG, MVT::f80, Expand);
548 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
549 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
550 setOperationAction(ISD::FEXP, MVT::f80, Expand);
551 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000552
Mon P Wangf007a8b2008-11-06 05:31:54 +0000553 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000554 // (for widening) or expand (for scalarization). Then we will selectively
555 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000556 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
557 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
558 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
573 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
574 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
599 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
600 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
603 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
604 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
605 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000606 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000607 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
608 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
609 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
610 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
611 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
612 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
613 setTruncStoreAction((MVT::SimpleValueType)VT,
614 (MVT::SimpleValueType)InnerVT, Expand);
615 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
616 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
617 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000618 }
619
Evan Chengc7ce29b2009-02-13 22:36:38 +0000620 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
621 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000622 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000623 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
624 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
625 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
626 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
627 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000628
Owen Anderson825b72b2009-08-11 20:47:22 +0000629 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
630 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
631 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
632 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000633
Owen Anderson825b72b2009-08-11 20:47:22 +0000634 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
635 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
636 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
637 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000638
Owen Anderson825b72b2009-08-11 20:47:22 +0000639 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
640 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000641
Owen Anderson825b72b2009-08-11 20:47:22 +0000642 setOperationAction(ISD::AND, MVT::v8i8, Promote);
643 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
644 setOperationAction(ISD::AND, MVT::v4i16, Promote);
645 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
646 setOperationAction(ISD::AND, MVT::v2i32, Promote);
647 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
648 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000649
Owen Anderson825b72b2009-08-11 20:47:22 +0000650 setOperationAction(ISD::OR, MVT::v8i8, Promote);
651 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
652 setOperationAction(ISD::OR, MVT::v4i16, Promote);
653 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
654 setOperationAction(ISD::OR, MVT::v2i32, Promote);
655 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
656 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000657
Owen Anderson825b72b2009-08-11 20:47:22 +0000658 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
659 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
660 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
661 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
662 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
663 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
664 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000665
Owen Anderson825b72b2009-08-11 20:47:22 +0000666 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
667 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
668 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
669 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
670 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
671 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
672 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
673 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
674 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000675
Owen Anderson825b72b2009-08-11 20:47:22 +0000676 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
677 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
678 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
679 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
680 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000681
Owen Anderson825b72b2009-08-11 20:47:22 +0000682 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
683 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
684 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
685 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000686
Owen Anderson825b72b2009-08-11 20:47:22 +0000687 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
688 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
689 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
690 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000691
Owen Anderson825b72b2009-08-11 20:47:22 +0000692 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000693
Owen Anderson825b72b2009-08-11 20:47:22 +0000694 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
695 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
696 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
697 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
698 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
699 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
700 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000701 }
702
Evan Cheng92722532009-03-26 23:06:32 +0000703 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000704 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000705
Owen Anderson825b72b2009-08-11 20:47:22 +0000706 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
707 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
708 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
709 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
710 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
711 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
712 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
713 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
714 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
715 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
716 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
717 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000718 }
719
Evan Cheng92722532009-03-26 23:06:32 +0000720 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000721 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000722
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000723 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
724 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000725 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
726 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
727 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
728 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000729
Owen Anderson825b72b2009-08-11 20:47:22 +0000730 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
731 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
732 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
733 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
734 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
735 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
736 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
737 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
738 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
739 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
740 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
741 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
742 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
743 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
744 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
745 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000746
Owen Anderson825b72b2009-08-11 20:47:22 +0000747 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
748 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
749 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
750 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000751
Owen Anderson825b72b2009-08-11 20:47:22 +0000752 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
753 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
754 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
755 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
756 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000757
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000758 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
759 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
760 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
761 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
762 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
763
Evan Cheng2c3ae372006-04-12 21:21:57 +0000764 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000765 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
766 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000767 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000768 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000769 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000770 // Do not attempt to custom lower non-128-bit vectors
771 if (!VT.is128BitVector())
772 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000773 setOperationAction(ISD::BUILD_VECTOR,
774 VT.getSimpleVT().SimpleTy, Custom);
775 setOperationAction(ISD::VECTOR_SHUFFLE,
776 VT.getSimpleVT().SimpleTy, Custom);
777 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
778 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000779 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000780
Owen Anderson825b72b2009-08-11 20:47:22 +0000781 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
782 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
783 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
784 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
785 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
786 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000787
Nate Begemancdd1eec2008-02-12 22:51:28 +0000788 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000789 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
790 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000791 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000792
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000793 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000794 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
795 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000796 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000797
798 // Do not attempt to promote non-128-bit vectors
799 if (!VT.is128BitVector()) {
800 continue;
801 }
Owen Andersond6662ad2009-08-10 20:46:15 +0000802 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000803 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000804 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000805 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000806 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000807 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000808 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000809 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000810 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000811 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000812 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000813
Owen Anderson825b72b2009-08-11 20:47:22 +0000814 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000815
Evan Cheng2c3ae372006-04-12 21:21:57 +0000816 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000817 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
818 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
819 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
820 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000821
Owen Anderson825b72b2009-08-11 20:47:22 +0000822 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
823 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000824 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000825 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
826 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000827 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000828 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000829
Nate Begeman14d12ca2008-02-11 04:19:36 +0000830 if (Subtarget->hasSSE41()) {
831 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000832 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000833
834 // i8 and i16 vectors are custom , because the source register and source
835 // source memory operand types are not the same width. f32 vectors are
836 // custom since the immediate controlling the insert encodes additional
837 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000838 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
839 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
840 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
841 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000842
Owen Anderson825b72b2009-08-11 20:47:22 +0000843 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
844 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
845 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
846 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000847
848 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000849 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
850 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000851 }
852 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000853
Nate Begeman30a0de92008-07-17 16:51:19 +0000854 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000855 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000856 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000857
David Greene9b9838d2009-06-29 16:47:10 +0000858 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000859 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
860 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
861 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
862 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000863
Owen Anderson825b72b2009-08-11 20:47:22 +0000864 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
865 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
866 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
867 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
868 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
869 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
870 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
871 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
872 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
873 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
874 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
875 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
876 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
877 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
878 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000879
880 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000881 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
882 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
883 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
884 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
885 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
886 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
887 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
888 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
889 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
890 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
891 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
892 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
893 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
894 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000895
Owen Anderson825b72b2009-08-11 20:47:22 +0000896 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
897 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
898 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
899 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000900
Owen Anderson825b72b2009-08-11 20:47:22 +0000901 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
902 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
903 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
904 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
905 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000906
Owen Anderson825b72b2009-08-11 20:47:22 +0000907 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
908 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
909 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
910 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
911 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
912 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000913
914#if 0
915 // Not sure we want to do this since there are no 256-bit integer
916 // operations in AVX
917
918 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
919 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000920 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
921 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000922
923 // Do not attempt to custom lower non-power-of-2 vectors
924 if (!isPowerOf2_32(VT.getVectorNumElements()))
925 continue;
926
927 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
928 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
929 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
930 }
931
932 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000933 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
934 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000935 }
David Greene9b9838d2009-06-29 16:47:10 +0000936#endif
937
938#if 0
939 // Not sure we want to do this since there are no 256-bit integer
940 // operations in AVX
941
942 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
943 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000944 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
945 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000946
947 if (!VT.is256BitVector()) {
948 continue;
949 }
950 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000951 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000952 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000953 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000954 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000955 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000956 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000957 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000958 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000959 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000960 }
961
Owen Anderson825b72b2009-08-11 20:47:22 +0000962 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000963#endif
964 }
965
Evan Cheng6be2c582006-04-05 23:38:46 +0000966 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000967 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000968
Bill Wendling74c37652008-12-09 22:08:41 +0000969 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000970 setOperationAction(ISD::SADDO, MVT::i32, Custom);
971 setOperationAction(ISD::SADDO, MVT::i64, Custom);
972 setOperationAction(ISD::UADDO, MVT::i32, Custom);
973 setOperationAction(ISD::UADDO, MVT::i64, Custom);
974 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
975 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
976 setOperationAction(ISD::USUBO, MVT::i32, Custom);
977 setOperationAction(ISD::USUBO, MVT::i64, Custom);
978 setOperationAction(ISD::SMULO, MVT::i32, Custom);
979 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000980
Evan Chengd54f2d52009-03-31 19:38:51 +0000981 if (!Subtarget->is64Bit()) {
982 // These libcalls are not available in 32-bit.
983 setLibcallName(RTLIB::SHL_I128, 0);
984 setLibcallName(RTLIB::SRL_I128, 0);
985 setLibcallName(RTLIB::SRA_I128, 0);
986 }
987
Evan Cheng206ee9d2006-07-07 08:33:52 +0000988 // We have target-specific dag combine patterns for the following nodes:
989 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chengd880b972008-05-09 21:53:03 +0000990 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000991 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000992 setTargetDAGCombine(ISD::SHL);
993 setTargetDAGCombine(ISD::SRA);
994 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +0000995 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +0000996 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +0000997 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng2e489c42009-12-16 00:53:11 +0000998 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000999 if (Subtarget->is64Bit())
1000 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001001
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001002 computeRegisterProperties();
1003
Mon P Wangcd6e7252009-11-30 02:42:02 +00001004 // Divide and reminder operations have no vector equivalent and can
1005 // trap. Do a custom widening for these operations in which we never
1006 // generate more divides/remainder than the original vector width.
1007 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1008 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
1009 if (!isTypeLegal((MVT::SimpleValueType)VT)) {
1010 setOperationAction(ISD::SDIV, (MVT::SimpleValueType) VT, Custom);
1011 setOperationAction(ISD::UDIV, (MVT::SimpleValueType) VT, Custom);
1012 setOperationAction(ISD::SREM, (MVT::SimpleValueType) VT, Custom);
1013 setOperationAction(ISD::UREM, (MVT::SimpleValueType) VT, Custom);
1014 }
1015 }
1016
Evan Cheng87ed7162006-02-14 08:25:08 +00001017 // FIXME: These should be based on subtarget info. Plus, the values should
1018 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001019 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
1020 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
1021 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001022 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001023 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001024}
1025
Scott Michel5b8f82e2008-03-10 15:42:14 +00001026
Owen Anderson825b72b2009-08-11 20:47:22 +00001027MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1028 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001029}
1030
1031
Evan Cheng29286502008-01-23 23:17:41 +00001032/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1033/// the desired ByVal argument alignment.
1034static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1035 if (MaxAlign == 16)
1036 return;
1037 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1038 if (VTy->getBitWidth() == 128)
1039 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001040 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1041 unsigned EltAlign = 0;
1042 getMaxByValAlign(ATy->getElementType(), EltAlign);
1043 if (EltAlign > MaxAlign)
1044 MaxAlign = EltAlign;
1045 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1046 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1047 unsigned EltAlign = 0;
1048 getMaxByValAlign(STy->getElementType(i), EltAlign);
1049 if (EltAlign > MaxAlign)
1050 MaxAlign = EltAlign;
1051 if (MaxAlign == 16)
1052 break;
1053 }
1054 }
1055 return;
1056}
1057
1058/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1059/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001060/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1061/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001062unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001063 if (Subtarget->is64Bit()) {
1064 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001065 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001066 if (TyAlign > 8)
1067 return TyAlign;
1068 return 8;
1069 }
1070
Evan Cheng29286502008-01-23 23:17:41 +00001071 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001072 if (Subtarget->hasSSE1())
1073 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001074 return Align;
1075}
Chris Lattner2b02a442007-02-25 08:29:00 +00001076
Evan Chengf0df0312008-05-15 08:39:06 +00001077/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +00001078/// and store operations as a result of memset, memcpy, and memmove
Owen Anderson825b72b2009-08-11 20:47:22 +00001079/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +00001080/// determining it.
Owen Andersone50ed302009-08-10 22:56:29 +00001081EVT
Evan Chengf0df0312008-05-15 08:39:06 +00001082X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Devang Patel578efa92009-06-05 21:57:13 +00001083 bool isSrcConst, bool isSrcStr,
1084 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001085 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1086 // linux. This is because the stack realignment code can't handle certain
1087 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001088 const Function *F = DAG.getMachineFunction().getFunction();
1089 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
1090 if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001091 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001092 return MVT::v4i32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001093 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001094 return MVT::v4f32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001095 }
Evan Chengf0df0312008-05-15 08:39:06 +00001096 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001097 return MVT::i64;
1098 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001099}
1100
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001101/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1102/// current function. The returned value is a member of the
1103/// MachineJumpTableInfo::JTEntryKind enum.
1104unsigned X86TargetLowering::getJumpTableEncoding() const {
1105 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1106 // symbol.
1107 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1108 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001109 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001110
1111 // Otherwise, use the normal jump table encoding heuristics.
1112 return TargetLowering::getJumpTableEncoding();
1113}
1114
Chris Lattner589c6f62010-01-26 06:28:43 +00001115/// getPICBaseSymbol - Return the X86-32 PIC base.
1116MCSymbol *
1117X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1118 MCContext &Ctx) const {
1119 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
1120 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1121 Twine(MF->getFunctionNumber())+"$pb");
1122}
1123
1124
Chris Lattnerc64daab2010-01-26 05:02:42 +00001125const MCExpr *
1126X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1127 const MachineBasicBlock *MBB,
1128 unsigned uid,MCContext &Ctx) const{
1129 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1130 Subtarget->isPICStyleGOT());
1131 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1132 // entries.
1133
1134 // FIXME: @GOTOFF should be a property of MCSymbolRefExpr not in the MCSymbol.
1135 std::string Name = MBB->getSymbol(Ctx)->getName() + "@GOTOFF";
1136 return MCSymbolRefExpr::Create(Ctx.GetOrCreateSymbol(StringRef(Name)), Ctx);
1137}
1138
Evan Chengcc415862007-11-09 01:32:10 +00001139/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1140/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001141SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001142 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001143 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001144 // This doesn't have DebugLoc associated with it, but is not really the
1145 // same as a Register.
1146 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1147 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001148 return Table;
1149}
1150
Chris Lattner589c6f62010-01-26 06:28:43 +00001151/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1152/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1153/// MCExpr.
1154const MCExpr *X86TargetLowering::
1155getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1156 MCContext &Ctx) const {
1157 // X86-64 uses RIP relative addressing based on the jump table label.
1158 if (Subtarget->isPICStyleRIPRel())
1159 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1160
1161 // Otherwise, the reference is relative to the PIC base.
1162 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1163}
1164
Bill Wendlingb4202b82009-07-01 18:50:55 +00001165/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001166unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001167 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001168}
1169
Chris Lattner2b02a442007-02-25 08:29:00 +00001170//===----------------------------------------------------------------------===//
1171// Return Value Calling Convention Implementation
1172//===----------------------------------------------------------------------===//
1173
Chris Lattner59ed56b2007-02-28 04:55:35 +00001174#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001175
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001176bool
1177X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
1178 const SmallVectorImpl<EVT> &OutTys,
1179 const SmallVectorImpl<ISD::ArgFlagsTy> &ArgsFlags,
1180 SelectionDAG &DAG) {
1181 SmallVector<CCValAssign, 16> RVLocs;
1182 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1183 RVLocs, *DAG.getContext());
1184 return CCInfo.CheckReturn(OutTys, ArgsFlags, RetCC_X86);
1185}
1186
Dan Gohman98ca4f22009-08-05 01:29:28 +00001187SDValue
1188X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001189 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001190 const SmallVectorImpl<ISD::OutputArg> &Outs,
1191 DebugLoc dl, SelectionDAG &DAG) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001192
Chris Lattner9774c912007-02-27 05:28:59 +00001193 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001194 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1195 RVLocs, *DAG.getContext());
1196 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001197
Evan Chengdcea1632010-02-04 02:40:39 +00001198 // Add the regs to the liveout set for the function.
1199 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1200 for (unsigned i = 0; i != RVLocs.size(); ++i)
1201 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1202 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001203
Dan Gohman475871a2008-07-27 21:46:04 +00001204 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001205
Dan Gohman475871a2008-07-27 21:46:04 +00001206 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001207 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1208 // Operand #1 = Bytes To Pop
Dan Gohman2f67df72009-09-03 17:18:51 +00001209 RetOps.push_back(DAG.getTargetConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001210
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001211 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001212 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1213 CCValAssign &VA = RVLocs[i];
1214 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00001215 SDValue ValToCopy = Outs[i].Val;
Scott Michelfdc40a02009-02-17 22:15:04 +00001216
Chris Lattner447ff682008-03-11 03:23:40 +00001217 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1218 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001219 if (VA.getLocReg() == X86::ST0 ||
1220 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001221 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1222 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001223 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001224 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001225 RetOps.push_back(ValToCopy);
1226 // Don't emit a copytoreg.
1227 continue;
1228 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001229
Evan Cheng242b38b2009-02-23 09:03:22 +00001230 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1231 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001232 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001233 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001234 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001235 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001236 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001237 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001238 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001239 }
1240
Dale Johannesendd64c412009-02-04 00:33:20 +00001241 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001242 Flag = Chain.getValue(1);
1243 }
Dan Gohman61a92132008-04-21 23:59:07 +00001244
1245 // The x86-64 ABI for returning structs by value requires that we copy
1246 // the sret argument into %rax for the return. We saved the argument into
1247 // a virtual register in the entry block, so now we copy the value out
1248 // and into %rax.
1249 if (Subtarget->is64Bit() &&
1250 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1251 MachineFunction &MF = DAG.getMachineFunction();
1252 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1253 unsigned Reg = FuncInfo->getSRetReturnReg();
1254 if (!Reg) {
Evan Chengdcea1632010-02-04 02:40:39 +00001255 Reg = MRI.createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001256 FuncInfo->setSRetReturnReg(Reg);
1257 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001258 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001259
Dale Johannesendd64c412009-02-04 00:33:20 +00001260 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001261 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001262
1263 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001264 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001265 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001266
Chris Lattner447ff682008-03-11 03:23:40 +00001267 RetOps[0] = Chain; // Update chain.
1268
1269 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001270 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001271 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001272
1273 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001274 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001275}
1276
Dan Gohman98ca4f22009-08-05 01:29:28 +00001277/// LowerCallResult - Lower the result values of a call into the
1278/// appropriate copies out of appropriate physical registers.
1279///
1280SDValue
1281X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001282 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001283 const SmallVectorImpl<ISD::InputArg> &Ins,
1284 DebugLoc dl, SelectionDAG &DAG,
1285 SmallVectorImpl<SDValue> &InVals) {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001286
Chris Lattnere32bbf62007-02-28 07:09:55 +00001287 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001288 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001289 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001290 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001291 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001292 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001293
Chris Lattner3085e152007-02-25 08:59:22 +00001294 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001295 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001296 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001297 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001298
Torok Edwin3f142c32009-02-01 18:15:56 +00001299 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001300 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001301 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Torok Edwin804e0fe2009-07-08 19:04:27 +00001302 llvm_report_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001303 }
1304
Chris Lattner8e6da152008-03-10 21:08:41 +00001305 // If this is a call to a function that returns an fp value on the floating
1306 // point stack, but where we prefer to use the value in xmm registers, copy
1307 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001308 if ((VA.getLocReg() == X86::ST0 ||
1309 VA.getLocReg() == X86::ST1) &&
1310 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001311 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001312 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001313
Evan Cheng79fb3b42009-02-20 20:43:02 +00001314 SDValue Val;
1315 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001316 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1317 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1318 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001319 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001320 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001321 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1322 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001323 } else {
1324 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001325 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001326 Val = Chain.getValue(0);
1327 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001328 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1329 } else {
1330 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1331 CopyVT, InFlag).getValue(1);
1332 Val = Chain.getValue(0);
1333 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001334 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001335
Dan Gohman37eed792009-02-04 17:28:58 +00001336 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001337 // Round the F80 the right size, which also moves to the appropriate xmm
1338 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001339 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001340 // This truncation won't change the value.
1341 DAG.getIntPtrConstant(1));
1342 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001343
Dan Gohman98ca4f22009-08-05 01:29:28 +00001344 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001345 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001346
Dan Gohman98ca4f22009-08-05 01:29:28 +00001347 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001348}
1349
1350
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001351//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001352// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001353//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001354// StdCall calling convention seems to be standard for many Windows' API
1355// routines and around. It differs from C calling convention just a little:
1356// callee should clean up the stack, not caller. Symbols should be also
1357// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001358// For info on fast calling convention see Fast Calling Convention (tail call)
1359// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001360
Dan Gohman98ca4f22009-08-05 01:29:28 +00001361/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001362/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001363static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1364 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001365 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001366
Dan Gohman98ca4f22009-08-05 01:29:28 +00001367 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001368}
1369
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001370/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001371/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001372static bool
1373ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1374 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001375 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001376
Dan Gohman98ca4f22009-08-05 01:29:28 +00001377 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001378}
1379
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001380/// IsCalleePop - Determines whether the callee is required to pop its
1381/// own arguments. Callee pop is necessary to support tail calls.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001382bool X86TargetLowering::IsCalleePop(bool IsVarArg, CallingConv::ID CallingConv){
Gordon Henriksen86737662008-01-05 16:56:59 +00001383 if (IsVarArg)
1384 return false;
1385
Dan Gohman095cc292008-09-13 01:54:27 +00001386 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001387 default:
1388 return false;
1389 case CallingConv::X86_StdCall:
1390 return !Subtarget->is64Bit();
1391 case CallingConv::X86_FastCall:
1392 return !Subtarget->is64Bit();
1393 case CallingConv::Fast:
1394 return PerformTailCallOpt;
1395 }
1396}
1397
Dan Gohman095cc292008-09-13 01:54:27 +00001398/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1399/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001400CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001401 if (Subtarget->is64Bit()) {
Anton Korobeynikov1a979d92008-03-22 20:57:27 +00001402 if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001403 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001404 else
1405 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001406 }
1407
Gordon Henriksen86737662008-01-05 16:56:59 +00001408 if (CC == CallingConv::X86_FastCall)
1409 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001410 else if (CC == CallingConv::Fast)
1411 return CC_X86_32_FastCC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001412 else
1413 return CC_X86_32_C;
1414}
1415
Dan Gohman98ca4f22009-08-05 01:29:28 +00001416/// NameDecorationForCallConv - Selects the appropriate decoration to
1417/// apply to a MachineFunction containing a given calling convention.
Gordon Henriksen86737662008-01-05 16:56:59 +00001418NameDecorationStyle
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001419X86TargetLowering::NameDecorationForCallConv(CallingConv::ID CallConv) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001420 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001421 return FastCall;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001422 else if (CallConv == CallingConv::X86_StdCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001423 return StdCall;
1424 return None;
1425}
1426
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001427
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001428/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1429/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001430/// the specific parameter attribute. The copy will be passed as a byval
1431/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001432static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001433CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001434 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1435 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001436 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001437 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001438 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001439}
1440
Evan Cheng0c439eb2010-01-27 00:07:07 +00001441/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1442/// a tailcall target by changing its ABI.
1443static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
1444 return PerformTailCallOpt && CC == CallingConv::Fast;
1445}
1446
Dan Gohman98ca4f22009-08-05 01:29:28 +00001447SDValue
1448X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001449 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001450 const SmallVectorImpl<ISD::InputArg> &Ins,
1451 DebugLoc dl, SelectionDAG &DAG,
1452 const CCValAssign &VA,
1453 MachineFrameInfo *MFI,
1454 unsigned i) {
Rafael Espindola7effac52007-09-14 15:48:13 +00001455 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001456 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001457 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001458 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001459 EVT ValVT;
1460
1461 // If value is passed by pointer we have address passed instead of the value
1462 // itself.
1463 if (VA.getLocInfo() == CCValAssign::Indirect)
1464 ValVT = VA.getLocVT();
1465 else
1466 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001467
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001468 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001469 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001470 // In case of tail call optimization mark all arguments mutable. Since they
1471 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001472 if (Flags.isByVal()) {
1473 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
1474 VA.getLocMemOffset(), isImmutable, false);
1475 return DAG.getFrameIndex(FI, getPointerTy());
1476 } else {
1477 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
1478 VA.getLocMemOffset(), isImmutable, false);
1479 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1480 return DAG.getLoad(ValVT, dl, Chain, FIN,
1481 PseudoSourceValue::getFixedStack(FI), 0);
1482 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001483}
1484
Dan Gohman475871a2008-07-27 21:46:04 +00001485SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001486X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001487 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001488 bool isVarArg,
1489 const SmallVectorImpl<ISD::InputArg> &Ins,
1490 DebugLoc dl,
1491 SelectionDAG &DAG,
1492 SmallVectorImpl<SDValue> &InVals) {
1493
Evan Cheng1bc78042006-04-26 01:20:17 +00001494 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001495 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001496
Gordon Henriksen86737662008-01-05 16:56:59 +00001497 const Function* Fn = MF.getFunction();
1498 if (Fn->hasExternalLinkage() &&
1499 Subtarget->isTargetCygMing() &&
1500 Fn->getName() == "main")
1501 FuncInfo->setForceFramePointer(true);
1502
1503 // Decorate the function name.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001504 FuncInfo->setDecorationStyle(NameDecorationForCallConv(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001505
Evan Cheng1bc78042006-04-26 01:20:17 +00001506 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001507 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001508 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001509
Dan Gohman98ca4f22009-08-05 01:29:28 +00001510 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001511 "Var args not supported with calling convention fastcc");
1512
Chris Lattner638402b2007-02-28 07:00:42 +00001513 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001514 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001515 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1516 ArgLocs, *DAG.getContext());
1517 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001518
Chris Lattnerf39f7712007-02-28 05:46:49 +00001519 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001520 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001521 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1522 CCValAssign &VA = ArgLocs[i];
1523 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1524 // places.
1525 assert(VA.getValNo() != LastVal &&
1526 "Don't support value assigned to multiple locs yet");
1527 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001528
Chris Lattnerf39f7712007-02-28 05:46:49 +00001529 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001530 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001531 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001532 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001533 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001534 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001535 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001536 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001537 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001538 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001539 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001540 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001541 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001542 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1543 RC = X86::VR64RegisterClass;
1544 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001545 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001546
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001547 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001548 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001549
Chris Lattnerf39f7712007-02-28 05:46:49 +00001550 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1551 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1552 // right size.
1553 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001554 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001555 DAG.getValueType(VA.getValVT()));
1556 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001557 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001558 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001559 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001560 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001561
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001562 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001563 // Handle MMX values passed in XMM regs.
1564 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001565 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1566 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001567 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1568 } else
1569 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001570 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001571 } else {
1572 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001573 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001574 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001575
1576 // If value is passed via pointer - do a load.
1577 if (VA.getLocInfo() == CCValAssign::Indirect)
Dan Gohman98ca4f22009-08-05 01:29:28 +00001578 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001579
Dan Gohman98ca4f22009-08-05 01:29:28 +00001580 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001581 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001582
Dan Gohman61a92132008-04-21 23:59:07 +00001583 // The x86-64 ABI for returning structs by value requires that we copy
1584 // the sret argument into %rax for the return. Save the argument into
1585 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001586 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001587 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1588 unsigned Reg = FuncInfo->getSRetReturnReg();
1589 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001590 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001591 FuncInfo->setSRetReturnReg(Reg);
1592 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001593 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001594 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001595 }
1596
Chris Lattnerf39f7712007-02-28 05:46:49 +00001597 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001598 // Align stack specially for tail calls.
1599 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001600 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001601
Evan Cheng1bc78042006-04-26 01:20:17 +00001602 // If the function takes variable number of arguments, make a frame index for
1603 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001604 if (isVarArg) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001605 if (Is64Bit || CallConv != CallingConv::X86_FastCall) {
David Greene3f2bf852009-11-12 20:49:22 +00001606 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize, true, false);
Gordon Henriksen86737662008-01-05 16:56:59 +00001607 }
1608 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001609 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1610
1611 // FIXME: We should really autogenerate these arrays
1612 static const unsigned GPR64ArgRegsWin64[] = {
1613 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001614 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001615 static const unsigned XMMArgRegsWin64[] = {
1616 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1617 };
1618 static const unsigned GPR64ArgRegs64Bit[] = {
1619 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1620 };
1621 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001622 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1623 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1624 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001625 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1626
1627 if (IsWin64) {
1628 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1629 GPR64ArgRegs = GPR64ArgRegsWin64;
1630 XMMArgRegs = XMMArgRegsWin64;
1631 } else {
1632 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1633 GPR64ArgRegs = GPR64ArgRegs64Bit;
1634 XMMArgRegs = XMMArgRegs64Bit;
1635 }
1636 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1637 TotalNumIntRegs);
1638 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1639 TotalNumXMMRegs);
1640
Devang Patel578efa92009-06-05 21:57:13 +00001641 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001642 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001643 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001644 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001645 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001646 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001647 // Kernel mode asks for SSE to be disabled, so don't push them
1648 // on the stack.
1649 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001650
Gordon Henriksen86737662008-01-05 16:56:59 +00001651 // For X86-64, if there are vararg parameters that are passed via
1652 // registers, then we must store them to their spots on the stack so they
1653 // may be loaded by deferencing the result of va_next.
1654 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001655 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1656 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
David Greene3f2bf852009-11-12 20:49:22 +00001657 TotalNumXMMRegs * 16, 16,
1658 false);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001659
Gordon Henriksen86737662008-01-05 16:56:59 +00001660 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001661 SmallVector<SDValue, 8> MemOps;
1662 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohmand6708ea2009-08-15 01:38:56 +00001663 unsigned Offset = VarArgsGPOffset;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001664 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001665 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1666 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001667 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1668 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001669 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001670 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001671 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Evan Chengff89dcb2009-10-18 18:16:27 +00001672 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
Dan Gohmand6708ea2009-08-15 01:38:56 +00001673 Offset);
Gordon Henriksen86737662008-01-05 16:56:59 +00001674 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001675 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001676 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001677
Dan Gohmanface41a2009-08-16 21:24:25 +00001678 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1679 // Now store the XMM (fp + vector) parameter registers.
1680 SmallVector<SDValue, 11> SaveXMMOps;
1681 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001682
Dan Gohmanface41a2009-08-16 21:24:25 +00001683 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1684 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1685 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001686
Dan Gohmanface41a2009-08-16 21:24:25 +00001687 SaveXMMOps.push_back(DAG.getIntPtrConstant(RegSaveFrameIndex));
1688 SaveXMMOps.push_back(DAG.getIntPtrConstant(VarArgsFPOffset));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001689
Dan Gohmanface41a2009-08-16 21:24:25 +00001690 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1691 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1692 X86::VR128RegisterClass);
1693 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1694 SaveXMMOps.push_back(Val);
1695 }
1696 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1697 MVT::Other,
1698 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001699 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001700
1701 if (!MemOps.empty())
1702 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1703 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001704 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001705 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001706
Gordon Henriksen86737662008-01-05 16:56:59 +00001707 // Some CCs need callee pop.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001708 if (IsCalleePop(isVarArg, CallConv)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001709 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001710 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001711 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001712 // If this is an sret function, the return should pop the hidden pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001713 if (!Is64Bit && CallConv != CallingConv::Fast && ArgsAreStructReturn(Ins))
Scott Michelfdc40a02009-02-17 22:15:04 +00001714 BytesToPopOnReturn = 4;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001715 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001716
Gordon Henriksen86737662008-01-05 16:56:59 +00001717 if (!Is64Bit) {
1718 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001719 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001720 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1721 }
Evan Cheng25caf632006-05-23 21:06:34 +00001722
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001723 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001724
Dan Gohman98ca4f22009-08-05 01:29:28 +00001725 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001726}
1727
Dan Gohman475871a2008-07-27 21:46:04 +00001728SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001729X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1730 SDValue StackPtr, SDValue Arg,
1731 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001732 const CCValAssign &VA,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001733 ISD::ArgFlagsTy Flags) {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001734 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001735 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001736 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001737 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001738 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001739 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001740 }
Dale Johannesenace16102009-02-03 19:33:06 +00001741 return DAG.getStore(Chain, dl, Arg, PtrOff,
Dan Gohman3069b872008-02-07 18:41:25 +00001742 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengdffbd832008-01-10 00:09:10 +00001743}
1744
Bill Wendling64e87322009-01-16 19:25:27 +00001745/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001746/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001747SDValue
1748X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001749 SDValue &OutRetAddr, SDValue Chain,
1750 bool IsTailCall, bool Is64Bit,
1751 int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001752 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001753 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001754 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001755
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001756 // Load the "old" Return address.
Dale Johannesenace16102009-02-03 19:33:06 +00001757 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001758 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001759}
1760
1761/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1762/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001763static SDValue
1764EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001765 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001766 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001767 // Store the return address to the appropriate stack slot.
1768 if (!FPDiff) return Chain;
1769 // Calculate the new stack slot for the return address.
1770 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001771 int NewReturnAddrFI =
Evan Chengddc419c2010-01-26 19:04:47 +00001772 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, true,false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001773 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001774 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001775 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Evan Cheng65531552009-10-17 07:53:04 +00001776 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001777 return Chain;
1778}
1779
Dan Gohman98ca4f22009-08-05 01:29:28 +00001780SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001781X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001782 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001783 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001784 const SmallVectorImpl<ISD::OutputArg> &Outs,
1785 const SmallVectorImpl<ISD::InputArg> &Ins,
1786 DebugLoc dl, SelectionDAG &DAG,
1787 SmallVectorImpl<SDValue> &InVals) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001788 MachineFunction &MF = DAG.getMachineFunction();
1789 bool Is64Bit = Subtarget->is64Bit();
1790 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001791 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001792
Evan Cheng5f941932010-02-05 02:21:12 +00001793 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001794 // Check if it's really possible to do a tail call.
Evan Cheng022d9e12010-02-02 23:55:14 +00001795 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
1796 Outs, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001797
1798 // Sibcalls are automatically detected tailcalls which do not require
1799 // ABI changes.
Evan Cheng5f941932010-02-05 02:21:12 +00001800 if (!PerformTailCallOpt && isTailCall)
1801 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001802
1803 if (isTailCall)
1804 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001805 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001806
Dan Gohman98ca4f22009-08-05 01:29:28 +00001807 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001808 "Var args not supported with calling convention fastcc");
1809
Chris Lattner638402b2007-02-28 07:00:42 +00001810 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001811 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001812 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1813 ArgLocs, *DAG.getContext());
1814 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001815
Chris Lattner423c5f42007-02-28 05:31:48 +00001816 // Get a count of how many bytes are to be pushed on the stack.
1817 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001818 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001819 // This is a sibcall. The memory operands are available in caller's
1820 // own caller's stack.
1821 NumBytes = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001822 else if (PerformTailCallOpt && CallConv == CallingConv::Fast)
1823 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001824
Gordon Henriksen86737662008-01-05 16:56:59 +00001825 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001826 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001827 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001828 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001829 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1830 FPDiff = NumBytesCallerPushed - NumBytes;
1831
1832 // Set the delta of movement of the returnaddr stackslot.
1833 // But only set if delta is greater than previous delta.
1834 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1835 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1836 }
1837
Evan Chengf22f9b32010-02-06 03:28:46 +00001838 if (!IsSibcall)
1839 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001840
Dan Gohman475871a2008-07-27 21:46:04 +00001841 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001842 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001843 if (isTailCall && FPDiff)
1844 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1845 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001846
Dan Gohman475871a2008-07-27 21:46:04 +00001847 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1848 SmallVector<SDValue, 8> MemOpChains;
1849 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001850
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001851 // Walk the register/memloc assignments, inserting copies/loads. In the case
1852 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001853 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1854 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001855 EVT RegVT = VA.getLocVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001856 SDValue Arg = Outs[i].Val;
1857 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001858 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001859
Chris Lattner423c5f42007-02-28 05:31:48 +00001860 // Promote the value if needed.
1861 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001862 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001863 case CCValAssign::Full: break;
1864 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001865 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001866 break;
1867 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001868 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001869 break;
1870 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001871 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1872 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001873 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1874 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1875 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001876 } else
1877 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1878 break;
1879 case CCValAssign::BCvt:
1880 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001881 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001882 case CCValAssign::Indirect: {
1883 // Store the argument.
1884 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001885 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001886 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00001887 PseudoSourceValue::getFixedStack(FI), 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001888 Arg = SpillSlot;
1889 break;
1890 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001891 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001892
Chris Lattner423c5f42007-02-28 05:31:48 +00001893 if (VA.isRegLoc()) {
1894 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Evan Chengf22f9b32010-02-06 03:28:46 +00001895 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00001896 assert(VA.isMemLoc());
1897 if (StackPtr.getNode() == 0)
1898 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
1899 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1900 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001901 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001902 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001903
Evan Cheng32fe1032006-05-25 00:59:30 +00001904 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001905 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001906 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001907
Evan Cheng347d5f72006-04-28 21:29:37 +00001908 // Build a sequence of copy-to-reg nodes chained together with token chain
1909 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001910 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001911 // Tail call byval lowering might overwrite argument registers so in case of
1912 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001913 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001914 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001915 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001916 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001917 InFlag = Chain.getValue(1);
1918 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001919
Chris Lattner88e1fd52009-07-09 04:24:46 +00001920 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001921 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1922 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001923 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001924 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1925 DAG.getNode(X86ISD::GlobalBaseReg,
1926 DebugLoc::getUnknownLoc(),
1927 getPointerTy()),
1928 InFlag);
1929 InFlag = Chain.getValue(1);
1930 } else {
1931 // If we are tail calling and generating PIC/GOT style code load the
1932 // address of the callee into ECX. The value in ecx is used as target of
1933 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1934 // for tail calls on PIC/GOT architectures. Normally we would just put the
1935 // address of GOT into ebx and then call target@PLT. But for tail calls
1936 // ebx would be restored (since ebx is callee saved) before jumping to the
1937 // target@PLT.
1938
1939 // Note: The actual moving to ECX is done further down.
1940 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1941 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1942 !G->getGlobal()->hasProtectedVisibility())
1943 Callee = LowerGlobalAddress(Callee, DAG);
1944 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001945 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001946 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001947 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001948
Gordon Henriksen86737662008-01-05 16:56:59 +00001949 if (Is64Bit && isVarArg) {
1950 // From AMD64 ABI document:
1951 // For calls that may call functions that use varargs or stdargs
1952 // (prototype-less calls or calls to functions containing ellipsis (...) in
1953 // the declaration) %al is used as hidden argument to specify the number
1954 // of SSE registers used. The contents of %al do not need to match exactly
1955 // the number of registers, but must be an ubound on the number of SSE
1956 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001957
1958 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001959 // Count the number of XMM registers allocated.
1960 static const unsigned XMMArgRegs[] = {
1961 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1962 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1963 };
1964 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001965 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001966 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001967
Dale Johannesendd64c412009-02-04 00:33:20 +00001968 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00001969 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001970 InFlag = Chain.getValue(1);
1971 }
1972
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001973
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001974 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001975 if (isTailCall) {
1976 // Force all the incoming stack arguments to be loaded from the stack
1977 // before any new outgoing arguments are stored to the stack, because the
1978 // outgoing stack slots may alias the incoming argument stack slots, and
1979 // the alias isn't otherwise explicit. This is slightly more conservative
1980 // than necessary, because it means that each store effectively depends
1981 // on every argument instead of just those arguments it would clobber.
1982 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
1983
Dan Gohman475871a2008-07-27 21:46:04 +00001984 SmallVector<SDValue, 8> MemOpChains2;
1985 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001986 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001987 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001988 InFlag = SDValue();
Evan Chengb2c92902010-02-02 02:22:50 +00001989 if (PerformTailCallOpt) {
1990 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1991 CCValAssign &VA = ArgLocs[i];
1992 if (VA.isRegLoc())
1993 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001994 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001995 SDValue Arg = Outs[i].Val;
1996 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00001997 // Create frame index.
1998 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001999 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
David Greene3f2bf852009-11-12 20:49:22 +00002000 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true, false);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002001 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002002
Duncan Sands276dcbd2008-03-21 09:14:45 +00002003 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002004 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002005 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002006 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002007 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002008 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002009 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002010
Dan Gohman98ca4f22009-08-05 01:29:28 +00002011 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2012 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002013 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002014 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002015 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002016 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002017 DAG.getStore(ArgChain, dl, Arg, FIN,
Evan Cheng65531552009-10-17 07:53:04 +00002018 PseudoSourceValue::getFixedStack(FI), 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002019 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002020 }
2021 }
2022
2023 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002024 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002025 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002026
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002027 // Copy arguments to their registers.
2028 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002029 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002030 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002031 InFlag = Chain.getValue(1);
2032 }
Dan Gohman475871a2008-07-27 21:46:04 +00002033 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002034
Gordon Henriksen86737662008-01-05 16:56:59 +00002035 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002036 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002037 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002038 }
2039
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002040 bool WasGlobalOrExternal = false;
2041 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2042 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2043 // In the 64-bit large code model, we have to make all calls
2044 // through a register, since the call instruction's 32-bit
2045 // pc-relative offset may not be large enough to hold the whole
2046 // address.
2047 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2048 WasGlobalOrExternal = true;
2049 // If the callee is a GlobalAddress node (quite common, every direct call
2050 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2051 // it.
2052
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002053 // We should use extra load for direct calls to dllimported functions in
2054 // non-JIT mode.
Chris Lattner74e726e2009-07-09 05:27:35 +00002055 GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002056 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002057 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002058
Chris Lattner48a7d022009-07-09 05:02:21 +00002059 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2060 // external symbols most go through the PLT in PIC mode. If the symbol
2061 // has hidden or protected visibility, or if it is static or local, then
2062 // we don't need to use the PLT - we can directly call it.
2063 if (Subtarget->isTargetELF() &&
2064 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002065 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002066 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002067 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002068 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2069 Subtarget->getDarwinVers() < 9) {
2070 // PC-relative references to external symbols should go through $stub,
2071 // unless we're building with the leopard linker or later, which
2072 // automatically synthesizes these stubs.
2073 OpFlags = X86II::MO_DARWIN_STUB;
2074 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002075
Chris Lattner74e726e2009-07-09 05:27:35 +00002076 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002077 G->getOffset(), OpFlags);
2078 }
Bill Wendling056292f2008-09-16 21:48:12 +00002079 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002080 WasGlobalOrExternal = true;
Chris Lattner48a7d022009-07-09 05:02:21 +00002081 unsigned char OpFlags = 0;
2082
2083 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2084 // symbols should go through the PLT.
2085 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002086 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002087 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002088 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002089 Subtarget->getDarwinVers() < 9) {
2090 // PC-relative references to external symbols should go through $stub,
2091 // unless we're building with the leopard linker or later, which
2092 // automatically synthesizes these stubs.
2093 OpFlags = X86II::MO_DARWIN_STUB;
2094 }
Eric Christopherfd179292009-08-27 18:07:15 +00002095
Chris Lattner48a7d022009-07-09 05:02:21 +00002096 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2097 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002098 }
2099
2100 if (isTailCall && !WasGlobalOrExternal) {
Evan Chengdcea1632010-02-04 02:40:39 +00002101 // Force the address into a (call preserved) caller-saved register since
2102 // tailcall must happen after callee-saved registers are poped.
2103 // FIXME: Give it a special register class that contains caller-saved
2104 // register instead?
2105 unsigned TCReg = Is64Bit ? X86::R11 : X86::EAX;
Dale Johannesendd64c412009-02-04 00:33:20 +00002106 Chain = DAG.getCopyToReg(Chain, dl,
Evan Chengdcea1632010-02-04 02:40:39 +00002107 DAG.getRegister(TCReg, getPointerTy()),
Gordon Henriksen86737662008-01-05 16:56:59 +00002108 Callee,InFlag);
Evan Chengdcea1632010-02-04 02:40:39 +00002109 Callee = DAG.getRegister(TCReg, getPointerTy());
Gordon Henriksenae636f82008-01-03 16:47:34 +00002110 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002111
Chris Lattnerd96d0722007-02-25 06:40:16 +00002112 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002113 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002114 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002115
Evan Chengf22f9b32010-02-06 03:28:46 +00002116 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002117 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2118 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002119 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002120 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002121
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002122 Ops.push_back(Chain);
2123 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002124
Dan Gohman98ca4f22009-08-05 01:29:28 +00002125 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002126 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002127
Gordon Henriksen86737662008-01-05 16:56:59 +00002128 // Add argument registers to the end of the list so that they are known live
2129 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002130 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2131 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2132 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002133
Evan Cheng586ccac2008-03-18 23:36:35 +00002134 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002135 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002136 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2137
2138 // Add an implicit use of AL for x86 vararg functions.
2139 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002140 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002141
Gabor Greifba36cb52008-08-28 21:40:38 +00002142 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002143 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002144
Dan Gohman98ca4f22009-08-05 01:29:28 +00002145 if (isTailCall) {
2146 // If this is the first return lowered for this function, add the regs
2147 // to the liveout set for the function.
2148 if (MF.getRegInfo().liveout_empty()) {
2149 SmallVector<CCValAssign, 16> RVLocs;
2150 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2151 *DAG.getContext());
2152 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2153 for (unsigned i = 0; i != RVLocs.size(); ++i)
2154 if (RVLocs[i].isRegLoc())
2155 MF.getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2156 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002157
Dan Gohman98ca4f22009-08-05 01:29:28 +00002158 assert(((Callee.getOpcode() == ISD::Register &&
2159 (cast<RegisterSDNode>(Callee)->getReg() == X86::EAX ||
Jeffrey Yasskina77169d2010-01-09 18:56:43 +00002160 cast<RegisterSDNode>(Callee)->getReg() == X86::R11)) ||
Dan Gohman98ca4f22009-08-05 01:29:28 +00002161 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2162 Callee.getOpcode() == ISD::TargetGlobalAddress) &&
Jeffrey Yasskina77169d2010-01-09 18:56:43 +00002163 "Expecting a global address, external symbol, or scratch register");
Dan Gohman98ca4f22009-08-05 01:29:28 +00002164
2165 return DAG.getNode(X86ISD::TC_RETURN, dl,
2166 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002167 }
2168
Dale Johannesenace16102009-02-03 19:33:06 +00002169 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002170 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002171
Chris Lattner2d297092006-05-23 18:50:38 +00002172 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002173 unsigned NumBytesForCalleeToPush;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002174 if (IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002175 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Dan Gohman98ca4f22009-08-05 01:29:28 +00002176 else if (!Is64Bit && CallConv != CallingConv::Fast && IsStructRet)
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002177 // If this is is a call to a struct-return function, the callee
2178 // pops the hidden struct pointer, so we have to push it back.
2179 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002180 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002181 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002182 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002183
Gordon Henriksenae636f82008-01-03 16:47:34 +00002184 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002185 if (!IsSibcall) {
2186 Chain = DAG.getCALLSEQ_END(Chain,
2187 DAG.getIntPtrConstant(NumBytes, true),
2188 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2189 true),
2190 InFlag);
2191 InFlag = Chain.getValue(1);
2192 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002193
Chris Lattner3085e152007-02-25 08:59:22 +00002194 // Handle result values, copying them out of physregs into vregs that we
2195 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002196 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2197 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002198}
2199
Evan Cheng25ab6902006-09-08 06:48:29 +00002200
2201//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002202// Fast Calling Convention (tail call) implementation
2203//===----------------------------------------------------------------------===//
2204
2205// Like std call, callee cleans arguments, convention except that ECX is
2206// reserved for storing the tail called function address. Only 2 registers are
2207// free for argument passing (inreg). Tail call optimization is performed
2208// provided:
2209// * tailcallopt is enabled
2210// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002211// On X86_64 architecture with GOT-style position independent code only local
2212// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002213// To keep the stack aligned according to platform abi the function
2214// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2215// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002216// If a tail called function callee has more arguments than the caller the
2217// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002218// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002219// original REtADDR, but before the saved framepointer or the spilled registers
2220// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2221// stack layout:
2222// arg1
2223// arg2
2224// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002225// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002226// move area ]
2227// (possible EBP)
2228// ESI
2229// EDI
2230// local1 ..
2231
2232/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2233/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002234unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002235 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002236 MachineFunction &MF = DAG.getMachineFunction();
2237 const TargetMachine &TM = MF.getTarget();
2238 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2239 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002240 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002241 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002242 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002243 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2244 // Number smaller than 12 so just add the difference.
2245 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2246 } else {
2247 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002248 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002249 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002250 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002251 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002252}
2253
Evan Cheng5f941932010-02-05 02:21:12 +00002254/// MatchingStackOffset - Return true if the given stack call argument is
2255/// already available in the same position (relatively) of the caller's
2256/// incoming argument stack.
2257static
2258bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2259 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2260 const X86InstrInfo *TII) {
2261 int FI;
2262 if (Arg.getOpcode() == ISD::CopyFromReg) {
2263 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2264 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2265 return false;
2266 MachineInstr *Def = MRI->getVRegDef(VR);
2267 if (!Def)
2268 return false;
2269 if (!Flags.isByVal()) {
2270 if (!TII->isLoadFromStackSlot(Def, FI))
2271 return false;
2272 } else {
2273 unsigned Opcode = Def->getOpcode();
2274 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2275 Def->getOperand(1).isFI()) {
2276 FI = Def->getOperand(1).getIndex();
2277 if (MFI->getObjectSize(FI) != Flags.getByValSize())
2278 return false;
2279 } else
2280 return false;
2281 }
2282 } else {
2283 LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg);
2284 if (!Ld)
2285 return false;
2286 SDValue Ptr = Ld->getBasePtr();
2287 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2288 if (!FINode)
2289 return false;
2290 FI = FINode->getIndex();
2291 }
2292
2293 if (!MFI->isFixedObjectIndex(FI))
2294 return false;
2295 return Offset == MFI->getObjectOffset(FI);
2296}
2297
Dan Gohman98ca4f22009-08-05 01:29:28 +00002298/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2299/// for tail call optimization. Targets which want to do tail call
2300/// optimization should implement this function.
2301bool
2302X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002303 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002304 bool isVarArg,
Evan Chengb1712452010-01-27 06:25:16 +00002305 const SmallVectorImpl<ISD::OutputArg> &Outs,
2306 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002307 SelectionDAG& DAG) const {
Evan Chengb1712452010-01-27 06:25:16 +00002308 if (CalleeCC != CallingConv::Fast &&
2309 CalleeCC != CallingConv::C)
2310 return false;
2311
Evan Cheng7096ae42010-01-29 06:45:59 +00002312 // If -tailcallopt is specified, make fastcc functions tail-callable.
2313 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng843bd692010-01-31 06:44:49 +00002314 if (PerformTailCallOpt) {
2315 if (CalleeCC == CallingConv::Fast &&
2316 CallerF->getCallingConv() == CalleeCC)
2317 return true;
2318 return false;
2319 }
2320
Evan Chengb2c92902010-02-02 02:22:50 +00002321 // Look for obvious safe cases to perform tail call optimization that does not
2322 // requite ABI changes. This is what gcc calls sibcall.
2323
Evan Cheng843bd692010-01-31 06:44:49 +00002324 // Do not tail call optimize vararg calls for now.
2325 if (isVarArg)
2326 return false;
2327
Evan Chenga6bff982010-01-30 01:22:00 +00002328 // If the callee takes no arguments then go on to check the results of the
2329 // call.
2330 if (!Outs.empty()) {
2331 // Check if stack adjustment is needed. For now, do not do this if any
2332 // argument is passed on the stack.
2333 SmallVector<CCValAssign, 16> ArgLocs;
2334 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2335 ArgLocs, *DAG.getContext());
2336 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengb2c92902010-02-02 02:22:50 +00002337 if (CCInfo.getNextStackOffset()) {
2338 MachineFunction &MF = DAG.getMachineFunction();
2339 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2340 return false;
2341 if (Subtarget->isTargetWin64())
2342 // Win64 ABI has additional complications.
2343 return false;
2344
2345 // Check if the arguments are already laid out in the right way as
2346 // the caller's fixed stack objects.
2347 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002348 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2349 const X86InstrInfo *TII =
2350 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002351 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2352 CCValAssign &VA = ArgLocs[i];
2353 EVT RegVT = VA.getLocVT();
2354 SDValue Arg = Outs[i].Val;
2355 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002356 if (VA.getLocInfo() == CCValAssign::Indirect)
2357 return false;
2358 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002359 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2360 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002361 return false;
2362 }
2363 }
2364 }
Evan Chenga6bff982010-01-30 01:22:00 +00002365 }
Evan Chengb1712452010-01-27 06:25:16 +00002366
Evan Cheng86809cc2010-02-03 03:28:02 +00002367 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002368}
2369
Dan Gohman3df24e62008-09-03 23:12:08 +00002370FastISel *
Evan Chengddc419c2010-01-26 19:04:47 +00002371X86TargetLowering::createFastISel(MachineFunction &mf, MachineModuleInfo *mmo,
2372 DwarfWriter *dw,
2373 DenseMap<const Value *, unsigned> &vm,
2374 DenseMap<const BasicBlock*, MachineBasicBlock*> &bm,
2375 DenseMap<const AllocaInst *, int> &am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002376#ifndef NDEBUG
Evan Chengddc419c2010-01-26 19:04:47 +00002377 , SmallSet<Instruction*, 8> &cil
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002378#endif
2379 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002380 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002381#ifndef NDEBUG
2382 , cil
2383#endif
2384 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002385}
2386
2387
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002388//===----------------------------------------------------------------------===//
2389// Other Lowering Hooks
2390//===----------------------------------------------------------------------===//
2391
2392
Dan Gohman475871a2008-07-27 21:46:04 +00002393SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002394 MachineFunction &MF = DAG.getMachineFunction();
2395 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2396 int ReturnAddrIndex = FuncInfo->getRAIndex();
2397
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002398 if (ReturnAddrIndex == 0) {
2399 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002400 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002401 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
2402 true, false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002403 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002404 }
2405
Evan Cheng25ab6902006-09-08 06:48:29 +00002406 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002407}
2408
2409
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002410bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2411 bool hasSymbolicDisplacement) {
2412 // Offset should fit into 32 bit immediate field.
2413 if (!isInt32(Offset))
2414 return false;
2415
2416 // If we don't have a symbolic displacement - we don't have any extra
2417 // restrictions.
2418 if (!hasSymbolicDisplacement)
2419 return true;
2420
2421 // FIXME: Some tweaks might be needed for medium code model.
2422 if (M != CodeModel::Small && M != CodeModel::Kernel)
2423 return false;
2424
2425 // For small code model we assume that latest object is 16MB before end of 31
2426 // bits boundary. We may also accept pretty large negative constants knowing
2427 // that all objects are in the positive half of address space.
2428 if (M == CodeModel::Small && Offset < 16*1024*1024)
2429 return true;
2430
2431 // For kernel code model we know that all object resist in the negative half
2432 // of 32bits address space. We may not accept negative offsets, since they may
2433 // be just off and we may accept pretty large positive ones.
2434 if (M == CodeModel::Kernel && Offset > 0)
2435 return true;
2436
2437 return false;
2438}
2439
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002440/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2441/// specific condition code, returning the condition code and the LHS/RHS of the
2442/// comparison to make.
2443static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2444 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002445 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002446 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2447 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2448 // X > -1 -> X == 0, jump !sign.
2449 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002450 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002451 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2452 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002453 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002454 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002455 // X < 1 -> X <= 0
2456 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002457 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002458 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002459 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002460
Evan Chengd9558e02006-01-06 00:43:03 +00002461 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002462 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002463 case ISD::SETEQ: return X86::COND_E;
2464 case ISD::SETGT: return X86::COND_G;
2465 case ISD::SETGE: return X86::COND_GE;
2466 case ISD::SETLT: return X86::COND_L;
2467 case ISD::SETLE: return X86::COND_LE;
2468 case ISD::SETNE: return X86::COND_NE;
2469 case ISD::SETULT: return X86::COND_B;
2470 case ISD::SETUGT: return X86::COND_A;
2471 case ISD::SETULE: return X86::COND_BE;
2472 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002473 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002474 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002475
Chris Lattner4c78e022008-12-23 23:42:27 +00002476 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002477
Chris Lattner4c78e022008-12-23 23:42:27 +00002478 // If LHS is a foldable load, but RHS is not, flip the condition.
2479 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2480 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2481 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2482 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002483 }
2484
Chris Lattner4c78e022008-12-23 23:42:27 +00002485 switch (SetCCOpcode) {
2486 default: break;
2487 case ISD::SETOLT:
2488 case ISD::SETOLE:
2489 case ISD::SETUGT:
2490 case ISD::SETUGE:
2491 std::swap(LHS, RHS);
2492 break;
2493 }
2494
2495 // On a floating point condition, the flags are set as follows:
2496 // ZF PF CF op
2497 // 0 | 0 | 0 | X > Y
2498 // 0 | 0 | 1 | X < Y
2499 // 1 | 0 | 0 | X == Y
2500 // 1 | 1 | 1 | unordered
2501 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002502 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002503 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002504 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002505 case ISD::SETOLT: // flipped
2506 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002507 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002508 case ISD::SETOLE: // flipped
2509 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002510 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002511 case ISD::SETUGT: // flipped
2512 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002513 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002514 case ISD::SETUGE: // flipped
2515 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002516 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002517 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002518 case ISD::SETNE: return X86::COND_NE;
2519 case ISD::SETUO: return X86::COND_P;
2520 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002521 case ISD::SETOEQ:
2522 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002523 }
Evan Chengd9558e02006-01-06 00:43:03 +00002524}
2525
Evan Cheng4a460802006-01-11 00:33:36 +00002526/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2527/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002528/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002529static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002530 switch (X86CC) {
2531 default:
2532 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002533 case X86::COND_B:
2534 case X86::COND_BE:
2535 case X86::COND_E:
2536 case X86::COND_P:
2537 case X86::COND_A:
2538 case X86::COND_AE:
2539 case X86::COND_NE:
2540 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002541 return true;
2542 }
2543}
2544
Evan Chengeb2f9692009-10-27 19:56:55 +00002545/// isFPImmLegal - Returns true if the target can instruction select the
2546/// specified FP immediate natively. If false, the legalizer will
2547/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002548bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002549 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2550 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2551 return true;
2552 }
2553 return false;
2554}
2555
Nate Begeman9008ca62009-04-27 18:41:29 +00002556/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2557/// the specified range (L, H].
2558static bool isUndefOrInRange(int Val, int Low, int Hi) {
2559 return (Val < 0) || (Val >= Low && Val < Hi);
2560}
2561
2562/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2563/// specified value.
2564static bool isUndefOrEqual(int Val, int CmpVal) {
2565 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002566 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002567 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002568}
2569
Nate Begeman9008ca62009-04-27 18:41:29 +00002570/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2571/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2572/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002573static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002574 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002575 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002576 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002577 return (Mask[0] < 2 && Mask[1] < 2);
2578 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002579}
2580
Nate Begeman9008ca62009-04-27 18:41:29 +00002581bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002582 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002583 N->getMask(M);
2584 return ::isPSHUFDMask(M, N->getValueType(0));
2585}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002586
Nate Begeman9008ca62009-04-27 18:41:29 +00002587/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2588/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002589static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002590 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002591 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002592
Nate Begeman9008ca62009-04-27 18:41:29 +00002593 // Lower quadword copied in order or undef.
2594 for (int i = 0; i != 4; ++i)
2595 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002596 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002597
Evan Cheng506d3df2006-03-29 23:07:14 +00002598 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002599 for (int i = 4; i != 8; ++i)
2600 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002601 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002602
Evan Cheng506d3df2006-03-29 23:07:14 +00002603 return true;
2604}
2605
Nate Begeman9008ca62009-04-27 18:41:29 +00002606bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002607 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002608 N->getMask(M);
2609 return ::isPSHUFHWMask(M, N->getValueType(0));
2610}
Evan Cheng506d3df2006-03-29 23:07:14 +00002611
Nate Begeman9008ca62009-04-27 18:41:29 +00002612/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2613/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002614static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002615 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002616 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002617
Rafael Espindola15684b22009-04-24 12:40:33 +00002618 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002619 for (int i = 4; i != 8; ++i)
2620 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002621 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002622
Rafael Espindola15684b22009-04-24 12:40:33 +00002623 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002624 for (int i = 0; i != 4; ++i)
2625 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002626 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002627
Rafael Espindola15684b22009-04-24 12:40:33 +00002628 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002629}
2630
Nate Begeman9008ca62009-04-27 18:41:29 +00002631bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002632 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002633 N->getMask(M);
2634 return ::isPSHUFLWMask(M, N->getValueType(0));
2635}
2636
Nate Begemana09008b2009-10-19 02:17:23 +00002637/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2638/// is suitable for input to PALIGNR.
2639static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2640 bool hasSSSE3) {
2641 int i, e = VT.getVectorNumElements();
2642
2643 // Do not handle v2i64 / v2f64 shuffles with palignr.
2644 if (e < 4 || !hasSSSE3)
2645 return false;
2646
2647 for (i = 0; i != e; ++i)
2648 if (Mask[i] >= 0)
2649 break;
2650
2651 // All undef, not a palignr.
2652 if (i == e)
2653 return false;
2654
2655 // Determine if it's ok to perform a palignr with only the LHS, since we
2656 // don't have access to the actual shuffle elements to see if RHS is undef.
2657 bool Unary = Mask[i] < (int)e;
2658 bool NeedsUnary = false;
2659
2660 int s = Mask[i] - i;
2661
2662 // Check the rest of the elements to see if they are consecutive.
2663 for (++i; i != e; ++i) {
2664 int m = Mask[i];
2665 if (m < 0)
2666 continue;
2667
2668 Unary = Unary && (m < (int)e);
2669 NeedsUnary = NeedsUnary || (m < s);
2670
2671 if (NeedsUnary && !Unary)
2672 return false;
2673 if (Unary && m != ((s+i) & (e-1)))
2674 return false;
2675 if (!Unary && m != (s+i))
2676 return false;
2677 }
2678 return true;
2679}
2680
2681bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2682 SmallVector<int, 8> M;
2683 N->getMask(M);
2684 return ::isPALIGNRMask(M, N->getValueType(0), true);
2685}
2686
Evan Cheng14aed5e2006-03-24 01:18:28 +00002687/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2688/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002689static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002690 int NumElems = VT.getVectorNumElements();
2691 if (NumElems != 2 && NumElems != 4)
2692 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002693
Nate Begeman9008ca62009-04-27 18:41:29 +00002694 int Half = NumElems / 2;
2695 for (int i = 0; i < Half; ++i)
2696 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002697 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002698 for (int i = Half; i < NumElems; ++i)
2699 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002700 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002701
Evan Cheng14aed5e2006-03-24 01:18:28 +00002702 return true;
2703}
2704
Nate Begeman9008ca62009-04-27 18:41:29 +00002705bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2706 SmallVector<int, 8> M;
2707 N->getMask(M);
2708 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002709}
2710
Evan Cheng213d2cf2007-05-17 18:45:50 +00002711/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002712/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2713/// half elements to come from vector 1 (which would equal the dest.) and
2714/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002715static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002716 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002717
2718 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002719 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002720
Nate Begeman9008ca62009-04-27 18:41:29 +00002721 int Half = NumElems / 2;
2722 for (int i = 0; i < Half; ++i)
2723 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002724 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002725 for (int i = Half; i < NumElems; ++i)
2726 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002727 return false;
2728 return true;
2729}
2730
Nate Begeman9008ca62009-04-27 18:41:29 +00002731static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2732 SmallVector<int, 8> M;
2733 N->getMask(M);
2734 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002735}
2736
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002737/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2738/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002739bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2740 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002741 return false;
2742
Evan Cheng2064a2b2006-03-28 06:50:32 +00002743 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002744 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2745 isUndefOrEqual(N->getMaskElt(1), 7) &&
2746 isUndefOrEqual(N->getMaskElt(2), 2) &&
2747 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002748}
2749
Nate Begeman0b10b912009-11-07 23:17:15 +00002750/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2751/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2752/// <2, 3, 2, 3>
2753bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2754 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2755
2756 if (NumElems != 4)
2757 return false;
2758
2759 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2760 isUndefOrEqual(N->getMaskElt(1), 3) &&
2761 isUndefOrEqual(N->getMaskElt(2), 2) &&
2762 isUndefOrEqual(N->getMaskElt(3), 3);
2763}
2764
Evan Cheng5ced1d82006-04-06 23:23:56 +00002765/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2766/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002767bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2768 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002769
Evan Cheng5ced1d82006-04-06 23:23:56 +00002770 if (NumElems != 2 && NumElems != 4)
2771 return false;
2772
Evan Chengc5cdff22006-04-07 21:53:05 +00002773 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002774 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002775 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002776
Evan Chengc5cdff22006-04-07 21:53:05 +00002777 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002778 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002779 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002780
2781 return true;
2782}
2783
Nate Begeman0b10b912009-11-07 23:17:15 +00002784/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2785/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2786bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002787 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002788
Evan Cheng5ced1d82006-04-06 23:23:56 +00002789 if (NumElems != 2 && NumElems != 4)
2790 return false;
2791
Evan Chengc5cdff22006-04-07 21:53:05 +00002792 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002793 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002794 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002795
Nate Begeman9008ca62009-04-27 18:41:29 +00002796 for (unsigned i = 0; i < NumElems/2; ++i)
2797 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002798 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002799
2800 return true;
2801}
2802
Evan Cheng0038e592006-03-28 00:39:58 +00002803/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2804/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002805static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002806 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002807 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002808 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002809 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002810
Nate Begeman9008ca62009-04-27 18:41:29 +00002811 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2812 int BitI = Mask[i];
2813 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002814 if (!isUndefOrEqual(BitI, j))
2815 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002816 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002817 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002818 return false;
2819 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002820 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002821 return false;
2822 }
Evan Cheng0038e592006-03-28 00:39:58 +00002823 }
Evan Cheng0038e592006-03-28 00:39:58 +00002824 return true;
2825}
2826
Nate Begeman9008ca62009-04-27 18:41:29 +00002827bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2828 SmallVector<int, 8> M;
2829 N->getMask(M);
2830 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002831}
2832
Evan Cheng4fcb9222006-03-28 02:43:26 +00002833/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2834/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002835static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002836 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002837 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002838 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002839 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002840
Nate Begeman9008ca62009-04-27 18:41:29 +00002841 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2842 int BitI = Mask[i];
2843 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002844 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002845 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002846 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002847 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002848 return false;
2849 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002850 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002851 return false;
2852 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002853 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002854 return true;
2855}
2856
Nate Begeman9008ca62009-04-27 18:41:29 +00002857bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2858 SmallVector<int, 8> M;
2859 N->getMask(M);
2860 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002861}
2862
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002863/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2864/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2865/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002866static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002867 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002868 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002869 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002870
Nate Begeman9008ca62009-04-27 18:41:29 +00002871 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2872 int BitI = Mask[i];
2873 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002874 if (!isUndefOrEqual(BitI, j))
2875 return false;
2876 if (!isUndefOrEqual(BitI1, j))
2877 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002878 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002879 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002880}
2881
Nate Begeman9008ca62009-04-27 18:41:29 +00002882bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2883 SmallVector<int, 8> M;
2884 N->getMask(M);
2885 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2886}
2887
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002888/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2889/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2890/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002891static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002892 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002893 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2894 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002895
Nate Begeman9008ca62009-04-27 18:41:29 +00002896 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2897 int BitI = Mask[i];
2898 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002899 if (!isUndefOrEqual(BitI, j))
2900 return false;
2901 if (!isUndefOrEqual(BitI1, j))
2902 return false;
2903 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002904 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002905}
2906
Nate Begeman9008ca62009-04-27 18:41:29 +00002907bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2908 SmallVector<int, 8> M;
2909 N->getMask(M);
2910 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2911}
2912
Evan Cheng017dcc62006-04-21 01:05:10 +00002913/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2914/// specifies a shuffle of elements that is suitable for input to MOVSS,
2915/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00002916static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002917 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002918 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002919
2920 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002921
Nate Begeman9008ca62009-04-27 18:41:29 +00002922 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002923 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002924
Nate Begeman9008ca62009-04-27 18:41:29 +00002925 for (int i = 1; i < NumElts; ++i)
2926 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002927 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002928
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002929 return true;
2930}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002931
Nate Begeman9008ca62009-04-27 18:41:29 +00002932bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2933 SmallVector<int, 8> M;
2934 N->getMask(M);
2935 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002936}
2937
Evan Cheng017dcc62006-04-21 01:05:10 +00002938/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2939/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002940/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00002941static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002942 bool V2IsSplat = false, bool V2IsUndef = false) {
2943 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002944 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002945 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002946
Nate Begeman9008ca62009-04-27 18:41:29 +00002947 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002948 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002949
Nate Begeman9008ca62009-04-27 18:41:29 +00002950 for (int i = 1; i < NumOps; ++i)
2951 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2952 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2953 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002954 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002955
Evan Cheng39623da2006-04-20 08:58:49 +00002956 return true;
2957}
2958
Nate Begeman9008ca62009-04-27 18:41:29 +00002959static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002960 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002961 SmallVector<int, 8> M;
2962 N->getMask(M);
2963 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002964}
2965
Evan Chengd9539472006-04-14 21:59:03 +00002966/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2967/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002968bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2969 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002970 return false;
2971
2972 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00002973 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002974 int Elt = N->getMaskElt(i);
2975 if (Elt >= 0 && Elt != 1)
2976 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00002977 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002978
2979 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002980 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002981 int Elt = N->getMaskElt(i);
2982 if (Elt >= 0 && Elt != 3)
2983 return false;
2984 if (Elt == 3)
2985 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002986 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002987 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00002988 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002989 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002990}
2991
2992/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2993/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002994bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
2995 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002996 return false;
2997
2998 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00002999 for (unsigned i = 0; i < 2; ++i)
3000 if (N->getMaskElt(i) > 0)
3001 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003002
3003 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003004 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003005 int Elt = N->getMaskElt(i);
3006 if (Elt >= 0 && Elt != 2)
3007 return false;
3008 if (Elt == 2)
3009 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003010 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003011 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003012 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003013}
3014
Evan Cheng0b457f02008-09-25 20:50:48 +00003015/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3016/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003017bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3018 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003019
Nate Begeman9008ca62009-04-27 18:41:29 +00003020 for (int i = 0; i < e; ++i)
3021 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003022 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003023 for (int i = 0; i < e; ++i)
3024 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003025 return false;
3026 return true;
3027}
3028
Evan Cheng63d33002006-03-22 08:01:21 +00003029/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003030/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003031unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003032 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3033 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3034
Evan Chengb9df0ca2006-03-22 02:53:00 +00003035 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3036 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003037 for (int i = 0; i < NumOperands; ++i) {
3038 int Val = SVOp->getMaskElt(NumOperands-i-1);
3039 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003040 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003041 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003042 if (i != NumOperands - 1)
3043 Mask <<= Shift;
3044 }
Evan Cheng63d33002006-03-22 08:01:21 +00003045 return Mask;
3046}
3047
Evan Cheng506d3df2006-03-29 23:07:14 +00003048/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003049/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003050unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003051 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003052 unsigned Mask = 0;
3053 // 8 nodes, but we only care about the last 4.
3054 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003055 int Val = SVOp->getMaskElt(i);
3056 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003057 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003058 if (i != 4)
3059 Mask <<= 2;
3060 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003061 return Mask;
3062}
3063
3064/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003065/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003066unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003067 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003068 unsigned Mask = 0;
3069 // 8 nodes, but we only care about the first 4.
3070 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003071 int Val = SVOp->getMaskElt(i);
3072 if (Val >= 0)
3073 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003074 if (i != 0)
3075 Mask <<= 2;
3076 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003077 return Mask;
3078}
3079
Nate Begemana09008b2009-10-19 02:17:23 +00003080/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3081/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3082unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3083 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3084 EVT VVT = N->getValueType(0);
3085 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3086 int Val = 0;
3087
3088 unsigned i, e;
3089 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3090 Val = SVOp->getMaskElt(i);
3091 if (Val >= 0)
3092 break;
3093 }
3094 return (Val - i) * EltSize;
3095}
3096
Evan Cheng37b73872009-07-30 08:33:02 +00003097/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3098/// constant +0.0.
3099bool X86::isZeroNode(SDValue Elt) {
3100 return ((isa<ConstantSDNode>(Elt) &&
3101 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
3102 (isa<ConstantFPSDNode>(Elt) &&
3103 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3104}
3105
Nate Begeman9008ca62009-04-27 18:41:29 +00003106/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3107/// their permute mask.
3108static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3109 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003110 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003111 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003112 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003113
Nate Begeman5a5ca152009-04-29 05:20:52 +00003114 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003115 int idx = SVOp->getMaskElt(i);
3116 if (idx < 0)
3117 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003118 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003119 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003120 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003121 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003122 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003123 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3124 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003125}
3126
Evan Cheng779ccea2007-12-07 21:30:01 +00003127/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3128/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003129static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003130 unsigned NumElems = VT.getVectorNumElements();
3131 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003132 int idx = Mask[i];
3133 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003134 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003135 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003136 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003137 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003138 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003139 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003140}
3141
Evan Cheng533a0aa2006-04-19 20:35:22 +00003142/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3143/// match movhlps. The lower half elements should come from upper half of
3144/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003145/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003146static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3147 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003148 return false;
3149 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003150 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003151 return false;
3152 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003153 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003154 return false;
3155 return true;
3156}
3157
Evan Cheng5ced1d82006-04-06 23:23:56 +00003158/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003159/// is promoted to a vector. It also returns the LoadSDNode by reference if
3160/// required.
3161static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003162 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3163 return false;
3164 N = N->getOperand(0).getNode();
3165 if (!ISD::isNON_EXTLoad(N))
3166 return false;
3167 if (LD)
3168 *LD = cast<LoadSDNode>(N);
3169 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003170}
3171
Evan Cheng533a0aa2006-04-19 20:35:22 +00003172/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3173/// match movlp{s|d}. The lower half elements should come from lower half of
3174/// V1 (and in order), and the upper half elements should come from the upper
3175/// half of V2 (and in order). And since V1 will become the source of the
3176/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003177static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3178 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003179 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003180 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003181 // Is V2 is a vector load, don't do this transformation. We will try to use
3182 // load folding shufps op.
3183 if (ISD::isNON_EXTLoad(V2))
3184 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003185
Nate Begeman5a5ca152009-04-29 05:20:52 +00003186 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003187
Evan Cheng533a0aa2006-04-19 20:35:22 +00003188 if (NumElems != 2 && NumElems != 4)
3189 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003190 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003191 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003192 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003193 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003194 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003195 return false;
3196 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003197}
3198
Evan Cheng39623da2006-04-20 08:58:49 +00003199/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3200/// all the same.
3201static bool isSplatVector(SDNode *N) {
3202 if (N->getOpcode() != ISD::BUILD_VECTOR)
3203 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003204
Dan Gohman475871a2008-07-27 21:46:04 +00003205 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003206 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3207 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003208 return false;
3209 return true;
3210}
3211
Evan Cheng213d2cf2007-05-17 18:45:50 +00003212/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003213/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003214/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003215static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003216 SDValue V1 = N->getOperand(0);
3217 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003218 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3219 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003220 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003221 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003222 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003223 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3224 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003225 if (Opc != ISD::BUILD_VECTOR ||
3226 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003227 return false;
3228 } else if (Idx >= 0) {
3229 unsigned Opc = V1.getOpcode();
3230 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3231 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003232 if (Opc != ISD::BUILD_VECTOR ||
3233 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003234 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003235 }
3236 }
3237 return true;
3238}
3239
3240/// getZeroVector - Returns a vector of specified type with all zero elements.
3241///
Owen Andersone50ed302009-08-10 22:56:29 +00003242static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003243 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003244 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003245
Chris Lattner8a594482007-11-25 00:24:49 +00003246 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3247 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003248 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003249 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003250 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3251 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003252 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003253 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3254 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003255 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003256 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3257 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003258 }
Dale Johannesenace16102009-02-03 19:33:06 +00003259 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003260}
3261
Chris Lattner8a594482007-11-25 00:24:49 +00003262/// getOnesVector - Returns a vector of specified type with all bits set.
3263///
Owen Andersone50ed302009-08-10 22:56:29 +00003264static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003265 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003266
Chris Lattner8a594482007-11-25 00:24:49 +00003267 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3268 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003269 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003270 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003271 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003272 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003273 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003274 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003275 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003276}
3277
3278
Evan Cheng39623da2006-04-20 08:58:49 +00003279/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3280/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003281static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003282 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003283 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003284
Evan Cheng39623da2006-04-20 08:58:49 +00003285 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003286 SmallVector<int, 8> MaskVec;
3287 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003288
Nate Begeman5a5ca152009-04-29 05:20:52 +00003289 for (unsigned i = 0; i != NumElems; ++i) {
3290 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003291 MaskVec[i] = NumElems;
3292 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003293 }
Evan Cheng39623da2006-04-20 08:58:49 +00003294 }
Evan Cheng39623da2006-04-20 08:58:49 +00003295 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003296 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3297 SVOp->getOperand(1), &MaskVec[0]);
3298 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003299}
3300
Evan Cheng017dcc62006-04-21 01:05:10 +00003301/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3302/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003303static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003304 SDValue V2) {
3305 unsigned NumElems = VT.getVectorNumElements();
3306 SmallVector<int, 8> Mask;
3307 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003308 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003309 Mask.push_back(i);
3310 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003311}
3312
Nate Begeman9008ca62009-04-27 18:41:29 +00003313/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003314static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003315 SDValue V2) {
3316 unsigned NumElems = VT.getVectorNumElements();
3317 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003318 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003319 Mask.push_back(i);
3320 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003321 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003322 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003323}
3324
Nate Begeman9008ca62009-04-27 18:41:29 +00003325/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003326static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003327 SDValue V2) {
3328 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003329 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003330 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003331 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003332 Mask.push_back(i + Half);
3333 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003334 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003335 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003336}
3337
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003338/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003339static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003340 bool HasSSE2) {
3341 if (SV->getValueType(0).getVectorNumElements() <= 4)
3342 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003343
Owen Anderson825b72b2009-08-11 20:47:22 +00003344 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003345 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003346 DebugLoc dl = SV->getDebugLoc();
3347 SDValue V1 = SV->getOperand(0);
3348 int NumElems = VT.getVectorNumElements();
3349 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003350
Nate Begeman9008ca62009-04-27 18:41:29 +00003351 // unpack elements to the correct location
3352 while (NumElems > 4) {
3353 if (EltNo < NumElems/2) {
3354 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3355 } else {
3356 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3357 EltNo -= NumElems/2;
3358 }
3359 NumElems >>= 1;
3360 }
Eric Christopherfd179292009-08-27 18:07:15 +00003361
Nate Begeman9008ca62009-04-27 18:41:29 +00003362 // Perform the splat.
3363 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003364 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003365 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3366 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003367}
3368
Evan Chengba05f722006-04-21 23:03:30 +00003369/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003370/// vector of zero or undef vector. This produces a shuffle where the low
3371/// element of V2 is swizzled into the zero/undef vector, landing at element
3372/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003373static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003374 bool isZero, bool HasSSE2,
3375 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003376 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003377 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003378 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3379 unsigned NumElems = VT.getVectorNumElements();
3380 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003381 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003382 // If this is the insertion idx, put the low elt of V2 here.
3383 MaskVec.push_back(i == Idx ? NumElems : i);
3384 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003385}
3386
Evan Chengf26ffe92008-05-29 08:22:04 +00003387/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3388/// a shuffle that is zero.
3389static
Nate Begeman9008ca62009-04-27 18:41:29 +00003390unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3391 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003392 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003393 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003394 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003395 int Idx = SVOp->getMaskElt(Index);
3396 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003397 ++NumZeros;
3398 continue;
3399 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003400 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003401 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003402 ++NumZeros;
3403 else
3404 break;
3405 }
3406 return NumZeros;
3407}
3408
3409/// isVectorShift - Returns true if the shuffle can be implemented as a
3410/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003411/// FIXME: split into pslldqi, psrldqi, palignr variants.
3412static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003413 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003414 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003415
3416 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003417 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003418 if (!NumZeros) {
3419 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003420 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003421 if (!NumZeros)
3422 return false;
3423 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003424 bool SeenV1 = false;
3425 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003426 for (int i = NumZeros; i < NumElems; ++i) {
3427 int Val = isLeft ? (i - NumZeros) : i;
3428 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3429 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003430 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003431 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003432 SeenV1 = true;
3433 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003434 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003435 SeenV2 = true;
3436 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003437 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003438 return false;
3439 }
3440 if (SeenV1 && SeenV2)
3441 return false;
3442
Nate Begeman9008ca62009-04-27 18:41:29 +00003443 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003444 ShAmt = NumZeros;
3445 return true;
3446}
3447
3448
Evan Chengc78d3b42006-04-24 18:01:45 +00003449/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3450///
Dan Gohman475871a2008-07-27 21:46:04 +00003451static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003452 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003453 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003454 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003455 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003456
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003457 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003458 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003459 bool First = true;
3460 for (unsigned i = 0; i < 16; ++i) {
3461 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3462 if (ThisIsNonZero && First) {
3463 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003464 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003465 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003466 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003467 First = false;
3468 }
3469
3470 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003471 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003472 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3473 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003474 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003475 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003476 }
3477 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003478 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3479 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3480 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003481 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003482 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003483 } else
3484 ThisElt = LastElt;
3485
Gabor Greifba36cb52008-08-28 21:40:38 +00003486 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003487 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003488 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003489 }
3490 }
3491
Owen Anderson825b72b2009-08-11 20:47:22 +00003492 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003493}
3494
Bill Wendlinga348c562007-03-22 18:42:45 +00003495/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003496///
Dan Gohman475871a2008-07-27 21:46:04 +00003497static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003498 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003499 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003500 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003501 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003502
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003503 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003504 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003505 bool First = true;
3506 for (unsigned i = 0; i < 8; ++i) {
3507 bool isNonZero = (NonZeros & (1 << i)) != 0;
3508 if (isNonZero) {
3509 if (First) {
3510 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003511 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003512 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003513 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003514 First = false;
3515 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003516 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003517 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003518 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003519 }
3520 }
3521
3522 return V;
3523}
3524
Evan Chengf26ffe92008-05-29 08:22:04 +00003525/// getVShift - Return a vector logical shift node.
3526///
Owen Andersone50ed302009-08-10 22:56:29 +00003527static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003528 unsigned NumBits, SelectionDAG &DAG,
3529 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003530 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003531 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003532 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003533 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3534 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3535 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003536 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003537}
3538
Dan Gohman475871a2008-07-27 21:46:04 +00003539SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003540X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
3541 SelectionDAG &DAG) {
3542
3543 // Check if the scalar load can be widened into a vector load. And if
3544 // the address is "base + cst" see if the cst can be "absorbed" into
3545 // the shuffle mask.
3546 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3547 SDValue Ptr = LD->getBasePtr();
3548 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3549 return SDValue();
3550 EVT PVT = LD->getValueType(0);
3551 if (PVT != MVT::i32 && PVT != MVT::f32)
3552 return SDValue();
3553
3554 int FI = -1;
3555 int64_t Offset = 0;
3556 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3557 FI = FINode->getIndex();
3558 Offset = 0;
3559 } else if (Ptr.getOpcode() == ISD::ADD &&
3560 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3561 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3562 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3563 Offset = Ptr.getConstantOperandVal(1);
3564 Ptr = Ptr.getOperand(0);
3565 } else {
3566 return SDValue();
3567 }
3568
3569 SDValue Chain = LD->getChain();
3570 // Make sure the stack object alignment is at least 16.
3571 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3572 if (DAG.InferPtrAlignment(Ptr) < 16) {
3573 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00003574 // Can't change the alignment. FIXME: It's possible to compute
3575 // the exact stack offset and reference FI + adjust offset instead.
3576 // If someone *really* cares about this. That's the way to implement it.
3577 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003578 } else {
3579 MFI->setObjectAlignment(FI, 16);
3580 }
3581 }
3582
3583 // (Offset % 16) must be multiple of 4. Then address is then
3584 // Ptr + (Offset & ~15).
3585 if (Offset < 0)
3586 return SDValue();
3587 if ((Offset % 16) & 3)
3588 return SDValue();
3589 int64_t StartOffset = Offset & ~15;
3590 if (StartOffset)
3591 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3592 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3593
3594 int EltNo = (Offset - StartOffset) >> 2;
3595 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3596 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
3597 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0);
3598 // Canonicalize it to a v4i32 shuffle.
3599 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3600 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3601 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3602 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3603 }
3604
3605 return SDValue();
3606}
3607
3608SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00003609X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003610 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003611 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003612 if (ISD::isBuildVectorAllZeros(Op.getNode())
3613 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003614 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3615 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3616 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003617 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003618 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003619
Gabor Greifba36cb52008-08-28 21:40:38 +00003620 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003621 return getOnesVector(Op.getValueType(), DAG, dl);
3622 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003623 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003624
Owen Andersone50ed302009-08-10 22:56:29 +00003625 EVT VT = Op.getValueType();
3626 EVT ExtVT = VT.getVectorElementType();
3627 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003628
3629 unsigned NumElems = Op.getNumOperands();
3630 unsigned NumZero = 0;
3631 unsigned NumNonZero = 0;
3632 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003633 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003634 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003635 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003636 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003637 if (Elt.getOpcode() == ISD::UNDEF)
3638 continue;
3639 Values.insert(Elt);
3640 if (Elt.getOpcode() != ISD::Constant &&
3641 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003642 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003643 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003644 NumZero++;
3645 else {
3646 NonZeros |= (1 << i);
3647 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003648 }
3649 }
3650
Dan Gohman7f321562007-06-25 16:23:39 +00003651 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003652 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003653 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003654 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003655
Chris Lattner67f453a2008-03-09 05:42:06 +00003656 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003657 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003658 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003659 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003660
Chris Lattner62098042008-03-09 01:05:04 +00003661 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3662 // the value are obviously zero, truncate the value to i32 and do the
3663 // insertion that way. Only do this if the value is non-constant or if the
3664 // value is a constant being inserted into element 0. It is cheaper to do
3665 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003666 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003667 (!IsAllConstants || Idx == 0)) {
3668 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3669 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003670 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3671 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003672
Chris Lattner62098042008-03-09 01:05:04 +00003673 // Truncate the value (which may itself be a constant) to i32, and
3674 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003675 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003676 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003677 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3678 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003679
Chris Lattner62098042008-03-09 01:05:04 +00003680 // Now we have our 32-bit value zero extended in the low element of
3681 // a vector. If Idx != 0, swizzle it into place.
3682 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003683 SmallVector<int, 4> Mask;
3684 Mask.push_back(Idx);
3685 for (unsigned i = 1; i != VecElts; ++i)
3686 Mask.push_back(i);
3687 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003688 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003689 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003690 }
Dale Johannesenace16102009-02-03 19:33:06 +00003691 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003692 }
3693 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003694
Chris Lattner19f79692008-03-08 22:59:52 +00003695 // If we have a constant or non-constant insertion into the low element of
3696 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3697 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003698 // depending on what the source datatype is.
3699 if (Idx == 0) {
3700 if (NumZero == 0) {
3701 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003702 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3703 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003704 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3705 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3706 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3707 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003708 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3709 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3710 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003711 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3712 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3713 Subtarget->hasSSE2(), DAG);
3714 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3715 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003716 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003717
3718 // Is it a vector logical left shift?
3719 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003720 X86::isZeroNode(Op.getOperand(0)) &&
3721 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003722 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003723 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003724 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003725 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003726 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003727 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003728
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003729 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003730 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003731
Chris Lattner19f79692008-03-08 22:59:52 +00003732 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3733 // is a non-constant being inserted into an element other than the low one,
3734 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3735 // movd/movss) to move this into the low element, then shuffle it into
3736 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003737 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003738 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003739
Evan Cheng0db9fe62006-04-25 20:13:52 +00003740 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003741 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3742 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003743 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003744 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003745 MaskVec.push_back(i == Idx ? 0 : 1);
3746 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003747 }
3748 }
3749
Chris Lattner67f453a2008-03-09 05:42:06 +00003750 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00003751 if (Values.size() == 1) {
3752 if (EVTBits == 32) {
3753 // Instead of a shuffle like this:
3754 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
3755 // Check if it's possible to issue this instead.
3756 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
3757 unsigned Idx = CountTrailingZeros_32(NonZeros);
3758 SDValue Item = Op.getOperand(Idx);
3759 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
3760 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
3761 }
Dan Gohman475871a2008-07-27 21:46:04 +00003762 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003763 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003764
Dan Gohmana3941172007-07-24 22:55:08 +00003765 // A vector full of immediates; various special cases are already
3766 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003767 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003768 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003769
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003770 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003771 if (EVTBits == 64) {
3772 if (NumNonZero == 1) {
3773 // One half is zero or undef.
3774 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003775 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003776 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003777 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3778 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003779 }
Dan Gohman475871a2008-07-27 21:46:04 +00003780 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003781 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003782
3783 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003784 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003785 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003786 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003787 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003788 }
3789
Bill Wendling826f36f2007-03-28 00:57:11 +00003790 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003791 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003792 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003793 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003794 }
3795
3796 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003797 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003798 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003799 if (NumElems == 4 && NumZero > 0) {
3800 for (unsigned i = 0; i < 4; ++i) {
3801 bool isZero = !(NonZeros & (1 << i));
3802 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003803 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003804 else
Dale Johannesenace16102009-02-03 19:33:06 +00003805 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003806 }
3807
3808 for (unsigned i = 0; i < 2; ++i) {
3809 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3810 default: break;
3811 case 0:
3812 V[i] = V[i*2]; // Must be a zero vector.
3813 break;
3814 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003815 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003816 break;
3817 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003818 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003819 break;
3820 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003821 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003822 break;
3823 }
3824 }
3825
Nate Begeman9008ca62009-04-27 18:41:29 +00003826 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003827 bool Reverse = (NonZeros & 0x3) == 2;
3828 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003829 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003830 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3831 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003832 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3833 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003834 }
3835
3836 if (Values.size() > 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003837 // If we have SSE 4.1, Expand into a number of inserts unless the number of
3838 // values to be inserted is equal to the number of elements, in which case
3839 // use the unpack code below in the hopes of matching the consecutive elts
Eric Christopherfd179292009-08-27 18:07:15 +00003840 // load merge pattern for shuffles.
Nate Begeman9008ca62009-04-27 18:41:29 +00003841 // FIXME: We could probably just check that here directly.
Eric Christopherfd179292009-08-27 18:07:15 +00003842 if (Values.size() < NumElems && VT.getSizeInBits() == 128 &&
Nate Begeman9008ca62009-04-27 18:41:29 +00003843 getSubtarget()->hasSSE41()) {
3844 V[0] = DAG.getUNDEF(VT);
3845 for (unsigned i = 0; i < NumElems; ++i)
3846 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3847 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3848 Op.getOperand(i), DAG.getIntPtrConstant(i));
3849 return V[0];
3850 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003851 // Expand into a number of unpckl*.
3852 // e.g. for v4f32
3853 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3854 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3855 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003856 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003857 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003858 NumElems >>= 1;
3859 while (NumElems != 0) {
3860 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003861 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003862 NumElems >>= 1;
3863 }
3864 return V[0];
3865 }
3866
Dan Gohman475871a2008-07-27 21:46:04 +00003867 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003868}
3869
Mon P Wangeb38ebf2010-01-24 00:05:03 +00003870SDValue
3871X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3872 // We support concatenate two MMX registers and place them in a MMX
3873 // register. This is better than doing a stack convert.
3874 DebugLoc dl = Op.getDebugLoc();
3875 EVT ResVT = Op.getValueType();
3876 assert(Op.getNumOperands() == 2);
3877 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
3878 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
3879 int Mask[2];
3880 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
3881 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3882 InVec = Op.getOperand(1);
3883 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3884 unsigned NumElts = ResVT.getVectorNumElements();
3885 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3886 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
3887 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
3888 } else {
3889 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
3890 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3891 Mask[0] = 0; Mask[1] = 2;
3892 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
3893 }
3894 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3895}
3896
Nate Begemanb9a47b82009-02-23 08:49:38 +00003897// v8i16 shuffles - Prefer shuffles in the following order:
3898// 1. [all] pshuflw, pshufhw, optional move
3899// 2. [ssse3] 1 x pshufb
3900// 3. [ssse3] 2 x pshufb + 1 x por
3901// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003902static
Nate Begeman9008ca62009-04-27 18:41:29 +00003903SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3904 SelectionDAG &DAG, X86TargetLowering &TLI) {
3905 SDValue V1 = SVOp->getOperand(0);
3906 SDValue V2 = SVOp->getOperand(1);
3907 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003908 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00003909
Nate Begemanb9a47b82009-02-23 08:49:38 +00003910 // Determine if more than 1 of the words in each of the low and high quadwords
3911 // of the result come from the same quadword of one of the two inputs. Undef
3912 // mask values count as coming from any quadword, for better codegen.
3913 SmallVector<unsigned, 4> LoQuad(4);
3914 SmallVector<unsigned, 4> HiQuad(4);
3915 BitVector InputQuads(4);
3916 for (unsigned i = 0; i < 8; ++i) {
3917 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00003918 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003919 MaskVals.push_back(EltIdx);
3920 if (EltIdx < 0) {
3921 ++Quad[0];
3922 ++Quad[1];
3923 ++Quad[2];
3924 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00003925 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003926 }
3927 ++Quad[EltIdx / 4];
3928 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00003929 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003930
Nate Begemanb9a47b82009-02-23 08:49:38 +00003931 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003932 unsigned MaxQuad = 1;
3933 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003934 if (LoQuad[i] > MaxQuad) {
3935 BestLoQuad = i;
3936 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003937 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003938 }
3939
Nate Begemanb9a47b82009-02-23 08:49:38 +00003940 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003941 MaxQuad = 1;
3942 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003943 if (HiQuad[i] > MaxQuad) {
3944 BestHiQuad = i;
3945 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003946 }
3947 }
3948
Nate Begemanb9a47b82009-02-23 08:49:38 +00003949 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00003950 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00003951 // single pshufb instruction is necessary. If There are more than 2 input
3952 // quads, disable the next transformation since it does not help SSSE3.
3953 bool V1Used = InputQuads[0] || InputQuads[1];
3954 bool V2Used = InputQuads[2] || InputQuads[3];
3955 if (TLI.getSubtarget()->hasSSSE3()) {
3956 if (InputQuads.count() == 2 && V1Used && V2Used) {
3957 BestLoQuad = InputQuads.find_first();
3958 BestHiQuad = InputQuads.find_next(BestLoQuad);
3959 }
3960 if (InputQuads.count() > 2) {
3961 BestLoQuad = -1;
3962 BestHiQuad = -1;
3963 }
3964 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003965
Nate Begemanb9a47b82009-02-23 08:49:38 +00003966 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3967 // the shuffle mask. If a quad is scored as -1, that means that it contains
3968 // words from all 4 input quadwords.
3969 SDValue NewV;
3970 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003971 SmallVector<int, 8> MaskV;
3972 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
3973 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00003974 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003975 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3976 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
3977 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003978
Nate Begemanb9a47b82009-02-23 08:49:38 +00003979 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3980 // source words for the shuffle, to aid later transformations.
3981 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00003982 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00003983 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003984 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00003985 if (idx != (int)i)
3986 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003987 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00003988 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003989 AllWordsInNewV = false;
3990 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00003991 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003992
Nate Begemanb9a47b82009-02-23 08:49:38 +00003993 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3994 if (AllWordsInNewV) {
3995 for (int i = 0; i != 8; ++i) {
3996 int idx = MaskVals[i];
3997 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003998 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00003999 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004000 if ((idx != i) && idx < 4)
4001 pshufhw = false;
4002 if ((idx != i) && idx > 3)
4003 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00004004 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00004005 V1 = NewV;
4006 V2Used = false;
4007 BestLoQuad = 0;
4008 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004009 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004010
Nate Begemanb9a47b82009-02-23 08:49:38 +00004011 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4012 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00004013 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00004014 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004015 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00004016 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004017 }
Eric Christopherfd179292009-08-27 18:07:15 +00004018
Nate Begemanb9a47b82009-02-23 08:49:38 +00004019 // If we have SSSE3, and all words of the result are from 1 input vector,
4020 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4021 // is present, fall back to case 4.
4022 if (TLI.getSubtarget()->hasSSSE3()) {
4023 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004024
Nate Begemanb9a47b82009-02-23 08:49:38 +00004025 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004026 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004027 // mask, and elements that come from V1 in the V2 mask, so that the two
4028 // results can be OR'd together.
4029 bool TwoInputs = V1Used && V2Used;
4030 for (unsigned i = 0; i != 8; ++i) {
4031 int EltIdx = MaskVals[i] * 2;
4032 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004033 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4034 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004035 continue;
4036 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004037 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4038 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004039 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004040 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004041 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004042 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004043 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004044 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004045 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004046
Nate Begemanb9a47b82009-02-23 08:49:38 +00004047 // Calculate the shuffle mask for the second input, shuffle it, and
4048 // OR it with the first shuffled input.
4049 pshufbMask.clear();
4050 for (unsigned i = 0; i != 8; ++i) {
4051 int EltIdx = MaskVals[i] * 2;
4052 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004053 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4054 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004055 continue;
4056 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004057 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4058 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004059 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004060 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004061 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004062 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004063 MVT::v16i8, &pshufbMask[0], 16));
4064 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4065 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004066 }
4067
4068 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4069 // and update MaskVals with new element order.
4070 BitVector InOrder(8);
4071 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004072 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004073 for (int i = 0; i != 4; ++i) {
4074 int idx = MaskVals[i];
4075 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004076 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004077 InOrder.set(i);
4078 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004079 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004080 InOrder.set(i);
4081 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004082 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004083 }
4084 }
4085 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004086 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004087 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004088 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004089 }
Eric Christopherfd179292009-08-27 18:07:15 +00004090
Nate Begemanb9a47b82009-02-23 08:49:38 +00004091 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4092 // and update MaskVals with the new element order.
4093 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004094 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004095 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004096 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004097 for (unsigned i = 4; i != 8; ++i) {
4098 int idx = MaskVals[i];
4099 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004100 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004101 InOrder.set(i);
4102 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004103 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004104 InOrder.set(i);
4105 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004106 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004107 }
4108 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004109 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004110 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004111 }
Eric Christopherfd179292009-08-27 18:07:15 +00004112
Nate Begemanb9a47b82009-02-23 08:49:38 +00004113 // In case BestHi & BestLo were both -1, which means each quadword has a word
4114 // from each of the four input quadwords, calculate the InOrder bitvector now
4115 // before falling through to the insert/extract cleanup.
4116 if (BestLoQuad == -1 && BestHiQuad == -1) {
4117 NewV = V1;
4118 for (int i = 0; i != 8; ++i)
4119 if (MaskVals[i] < 0 || MaskVals[i] == i)
4120 InOrder.set(i);
4121 }
Eric Christopherfd179292009-08-27 18:07:15 +00004122
Nate Begemanb9a47b82009-02-23 08:49:38 +00004123 // The other elements are put in the right place using pextrw and pinsrw.
4124 for (unsigned i = 0; i != 8; ++i) {
4125 if (InOrder[i])
4126 continue;
4127 int EltIdx = MaskVals[i];
4128 if (EltIdx < 0)
4129 continue;
4130 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004131 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004132 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004133 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004134 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004135 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004136 DAG.getIntPtrConstant(i));
4137 }
4138 return NewV;
4139}
4140
4141// v16i8 shuffles - Prefer shuffles in the following order:
4142// 1. [ssse3] 1 x pshufb
4143// 2. [ssse3] 2 x pshufb + 1 x por
4144// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4145static
Nate Begeman9008ca62009-04-27 18:41:29 +00004146SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
4147 SelectionDAG &DAG, X86TargetLowering &TLI) {
4148 SDValue V1 = SVOp->getOperand(0);
4149 SDValue V2 = SVOp->getOperand(1);
4150 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004151 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004152 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004153
Nate Begemanb9a47b82009-02-23 08:49:38 +00004154 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004155 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004156 // present, fall back to case 3.
4157 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4158 bool V1Only = true;
4159 bool V2Only = true;
4160 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004161 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004162 if (EltIdx < 0)
4163 continue;
4164 if (EltIdx < 16)
4165 V2Only = false;
4166 else
4167 V1Only = false;
4168 }
Eric Christopherfd179292009-08-27 18:07:15 +00004169
Nate Begemanb9a47b82009-02-23 08:49:38 +00004170 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4171 if (TLI.getSubtarget()->hasSSSE3()) {
4172 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004173
Nate Begemanb9a47b82009-02-23 08:49:38 +00004174 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004175 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004176 //
4177 // Otherwise, we have elements from both input vectors, and must zero out
4178 // elements that come from V2 in the first mask, and V1 in the second mask
4179 // so that we can OR them together.
4180 bool TwoInputs = !(V1Only || V2Only);
4181 for (unsigned i = 0; i != 16; ++i) {
4182 int EltIdx = MaskVals[i];
4183 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004184 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004185 continue;
4186 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004187 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004188 }
4189 // If all the elements are from V2, assign it to V1 and return after
4190 // building the first pshufb.
4191 if (V2Only)
4192 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004193 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004194 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004195 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004196 if (!TwoInputs)
4197 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004198
Nate Begemanb9a47b82009-02-23 08:49:38 +00004199 // Calculate the shuffle mask for the second input, shuffle it, and
4200 // OR it with the first shuffled input.
4201 pshufbMask.clear();
4202 for (unsigned i = 0; i != 16; ++i) {
4203 int EltIdx = MaskVals[i];
4204 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004205 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004206 continue;
4207 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004208 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004209 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004210 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004211 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004212 MVT::v16i8, &pshufbMask[0], 16));
4213 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004214 }
Eric Christopherfd179292009-08-27 18:07:15 +00004215
Nate Begemanb9a47b82009-02-23 08:49:38 +00004216 // No SSSE3 - Calculate in place words and then fix all out of place words
4217 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4218 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004219 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4220 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004221 SDValue NewV = V2Only ? V2 : V1;
4222 for (int i = 0; i != 8; ++i) {
4223 int Elt0 = MaskVals[i*2];
4224 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004225
Nate Begemanb9a47b82009-02-23 08:49:38 +00004226 // This word of the result is all undef, skip it.
4227 if (Elt0 < 0 && Elt1 < 0)
4228 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004229
Nate Begemanb9a47b82009-02-23 08:49:38 +00004230 // This word of the result is already in the correct place, skip it.
4231 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4232 continue;
4233 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4234 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004235
Nate Begemanb9a47b82009-02-23 08:49:38 +00004236 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4237 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4238 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004239
4240 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4241 // using a single extract together, load it and store it.
4242 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004243 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004244 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004245 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004246 DAG.getIntPtrConstant(i));
4247 continue;
4248 }
4249
Nate Begemanb9a47b82009-02-23 08:49:38 +00004250 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004251 // source byte is not also odd, shift the extracted word left 8 bits
4252 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004253 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004254 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004255 DAG.getIntPtrConstant(Elt1 / 2));
4256 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004257 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004258 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004259 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004260 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4261 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004262 }
4263 // If Elt0 is defined, extract it from the appropriate source. If the
4264 // source byte is not also even, shift the extracted word right 8 bits. If
4265 // Elt1 was also defined, OR the extracted values together before
4266 // inserting them in the result.
4267 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004268 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004269 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4270 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004271 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004272 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004273 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004274 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4275 DAG.getConstant(0x00FF, MVT::i16));
4276 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004277 : InsElt0;
4278 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004279 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004280 DAG.getIntPtrConstant(i));
4281 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004282 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004283}
4284
Evan Cheng7a831ce2007-12-15 03:00:47 +00004285/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
4286/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
4287/// done when every pair / quad of shuffle mask elements point to elements in
4288/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004289/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4290static
Nate Begeman9008ca62009-04-27 18:41:29 +00004291SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4292 SelectionDAG &DAG,
4293 TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004294 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004295 SDValue V1 = SVOp->getOperand(0);
4296 SDValue V2 = SVOp->getOperand(1);
4297 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004298 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00004299 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00004300 EVT MaskEltVT = MaskVT.getVectorElementType();
4301 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004302 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004303 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004304 case MVT::v4f32: NewVT = MVT::v2f64; break;
4305 case MVT::v4i32: NewVT = MVT::v2i64; break;
4306 case MVT::v8i16: NewVT = MVT::v4i32; break;
4307 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004308 }
4309
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004310 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004311 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004312 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004313 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004314 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004315 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004316 int Scale = NumElems / NewWidth;
4317 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004318 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004319 int StartIdx = -1;
4320 for (int j = 0; j < Scale; ++j) {
4321 int EltIdx = SVOp->getMaskElt(i+j);
4322 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004323 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004324 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004325 StartIdx = EltIdx - (EltIdx % Scale);
4326 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004327 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004328 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004329 if (StartIdx == -1)
4330 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004331 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004332 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004333 }
4334
Dale Johannesenace16102009-02-03 19:33:06 +00004335 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4336 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004337 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004338}
4339
Evan Chengd880b972008-05-09 21:53:03 +00004340/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004341///
Owen Andersone50ed302009-08-10 22:56:29 +00004342static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004343 SDValue SrcOp, SelectionDAG &DAG,
4344 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004345 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004346 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004347 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004348 LD = dyn_cast<LoadSDNode>(SrcOp);
4349 if (!LD) {
4350 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4351 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004352 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4353 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004354 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4355 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004356 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004357 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004358 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004359 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4360 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4361 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4362 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004363 SrcOp.getOperand(0)
4364 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004365 }
4366 }
4367 }
4368
Dale Johannesenace16102009-02-03 19:33:06 +00004369 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4370 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004371 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004372 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004373}
4374
Evan Chengace3c172008-07-22 21:13:36 +00004375/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4376/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004377static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004378LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4379 SDValue V1 = SVOp->getOperand(0);
4380 SDValue V2 = SVOp->getOperand(1);
4381 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004382 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004383
Evan Chengace3c172008-07-22 21:13:36 +00004384 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004385 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004386 SmallVector<int, 8> Mask1(4U, -1);
4387 SmallVector<int, 8> PermMask;
4388 SVOp->getMask(PermMask);
4389
Evan Chengace3c172008-07-22 21:13:36 +00004390 unsigned NumHi = 0;
4391 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004392 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004393 int Idx = PermMask[i];
4394 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004395 Locs[i] = std::make_pair(-1, -1);
4396 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004397 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4398 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004399 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004400 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004401 NumLo++;
4402 } else {
4403 Locs[i] = std::make_pair(1, NumHi);
4404 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004405 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004406 NumHi++;
4407 }
4408 }
4409 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004410
Evan Chengace3c172008-07-22 21:13:36 +00004411 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004412 // If no more than two elements come from either vector. This can be
4413 // implemented with two shuffles. First shuffle gather the elements.
4414 // The second shuffle, which takes the first shuffle as both of its
4415 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004416 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004417
Nate Begeman9008ca62009-04-27 18:41:29 +00004418 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004419
Evan Chengace3c172008-07-22 21:13:36 +00004420 for (unsigned i = 0; i != 4; ++i) {
4421 if (Locs[i].first == -1)
4422 continue;
4423 else {
4424 unsigned Idx = (i < 2) ? 0 : 4;
4425 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004426 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004427 }
4428 }
4429
Nate Begeman9008ca62009-04-27 18:41:29 +00004430 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004431 } else if (NumLo == 3 || NumHi == 3) {
4432 // Otherwise, we must have three elements from one vector, call it X, and
4433 // one element from the other, call it Y. First, use a shufps to build an
4434 // intermediate vector with the one element from Y and the element from X
4435 // that will be in the same half in the final destination (the indexes don't
4436 // matter). Then, use a shufps to build the final vector, taking the half
4437 // containing the element from Y from the intermediate, and the other half
4438 // from X.
4439 if (NumHi == 3) {
4440 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004441 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004442 std::swap(V1, V2);
4443 }
4444
4445 // Find the element from V2.
4446 unsigned HiIndex;
4447 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004448 int Val = PermMask[HiIndex];
4449 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004450 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004451 if (Val >= 4)
4452 break;
4453 }
4454
Nate Begeman9008ca62009-04-27 18:41:29 +00004455 Mask1[0] = PermMask[HiIndex];
4456 Mask1[1] = -1;
4457 Mask1[2] = PermMask[HiIndex^1];
4458 Mask1[3] = -1;
4459 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004460
4461 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004462 Mask1[0] = PermMask[0];
4463 Mask1[1] = PermMask[1];
4464 Mask1[2] = HiIndex & 1 ? 6 : 4;
4465 Mask1[3] = HiIndex & 1 ? 4 : 6;
4466 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004467 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004468 Mask1[0] = HiIndex & 1 ? 2 : 0;
4469 Mask1[1] = HiIndex & 1 ? 0 : 2;
4470 Mask1[2] = PermMask[2];
4471 Mask1[3] = PermMask[3];
4472 if (Mask1[2] >= 0)
4473 Mask1[2] += 4;
4474 if (Mask1[3] >= 0)
4475 Mask1[3] += 4;
4476 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004477 }
Evan Chengace3c172008-07-22 21:13:36 +00004478 }
4479
4480 // Break it into (shuffle shuffle_hi, shuffle_lo).
4481 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004482 SmallVector<int,8> LoMask(4U, -1);
4483 SmallVector<int,8> HiMask(4U, -1);
4484
4485 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004486 unsigned MaskIdx = 0;
4487 unsigned LoIdx = 0;
4488 unsigned HiIdx = 2;
4489 for (unsigned i = 0; i != 4; ++i) {
4490 if (i == 2) {
4491 MaskPtr = &HiMask;
4492 MaskIdx = 1;
4493 LoIdx = 0;
4494 HiIdx = 2;
4495 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004496 int Idx = PermMask[i];
4497 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004498 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004499 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004500 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004501 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004502 LoIdx++;
4503 } else {
4504 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004505 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004506 HiIdx++;
4507 }
4508 }
4509
Nate Begeman9008ca62009-04-27 18:41:29 +00004510 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4511 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4512 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004513 for (unsigned i = 0; i != 4; ++i) {
4514 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004515 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004516 } else {
4517 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004518 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004519 }
4520 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004521 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004522}
4523
Dan Gohman475871a2008-07-27 21:46:04 +00004524SDValue
4525X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004526 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004527 SDValue V1 = Op.getOperand(0);
4528 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004529 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004530 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004531 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004532 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004533 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4534 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004535 bool V1IsSplat = false;
4536 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004537
Nate Begeman9008ca62009-04-27 18:41:29 +00004538 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004539 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004540
Nate Begeman9008ca62009-04-27 18:41:29 +00004541 // Promote splats to v4f32.
4542 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004543 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004544 return Op;
4545 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004546 }
4547
Evan Cheng7a831ce2007-12-15 03:00:47 +00004548 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4549 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004550 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004551 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004552 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004553 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004554 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004555 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004556 // FIXME: Figure out a cleaner way to do this.
4557 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004558 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004559 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004560 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004561 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4562 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4563 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004564 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004565 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004566 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4567 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004568 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004569 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004570 }
4571 }
Eric Christopherfd179292009-08-27 18:07:15 +00004572
Nate Begeman9008ca62009-04-27 18:41:29 +00004573 if (X86::isPSHUFDMask(SVOp))
4574 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004575
Evan Chengf26ffe92008-05-29 08:22:04 +00004576 // Check if this can be converted into a logical shift.
4577 bool isLeft = false;
4578 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004579 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004580 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00004581 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004582 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004583 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004584 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004585 EVT EltVT = VT.getVectorElementType();
4586 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004587 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004588 }
Eric Christopherfd179292009-08-27 18:07:15 +00004589
Nate Begeman9008ca62009-04-27 18:41:29 +00004590 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004591 if (V1IsUndef)
4592 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004593 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004594 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004595 if (!isMMX)
4596 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004597 }
Eric Christopherfd179292009-08-27 18:07:15 +00004598
Nate Begeman9008ca62009-04-27 18:41:29 +00004599 // FIXME: fold these into legal mask.
4600 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4601 X86::isMOVSLDUPMask(SVOp) ||
4602 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004603 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004604 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004605 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004606
Nate Begeman9008ca62009-04-27 18:41:29 +00004607 if (ShouldXformToMOVHLPS(SVOp) ||
4608 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4609 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004610
Evan Chengf26ffe92008-05-29 08:22:04 +00004611 if (isShift) {
4612 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004613 EVT EltVT = VT.getVectorElementType();
4614 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004615 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004616 }
Eric Christopherfd179292009-08-27 18:07:15 +00004617
Evan Cheng9eca5e82006-10-25 21:49:50 +00004618 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004619 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4620 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004621 V1IsSplat = isSplatVector(V1.getNode());
4622 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004623
Chris Lattner8a594482007-11-25 00:24:49 +00004624 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004625 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004626 Op = CommuteVectorShuffle(SVOp, DAG);
4627 SVOp = cast<ShuffleVectorSDNode>(Op);
4628 V1 = SVOp->getOperand(0);
4629 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004630 std::swap(V1IsSplat, V2IsSplat);
4631 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004632 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004633 }
4634
Nate Begeman9008ca62009-04-27 18:41:29 +00004635 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4636 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004637 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004638 return V1;
4639 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4640 // the instruction selector will not match, so get a canonical MOVL with
4641 // swapped operands to undo the commute.
4642 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004643 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004644
Nate Begeman9008ca62009-04-27 18:41:29 +00004645 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4646 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4647 X86::isUNPCKLMask(SVOp) ||
4648 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004649 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004650
Evan Cheng9bbbb982006-10-25 20:48:19 +00004651 if (V2IsSplat) {
4652 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004653 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004654 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004655 SDValue NewMask = NormalizeMask(SVOp, DAG);
4656 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4657 if (NSVOp != SVOp) {
4658 if (X86::isUNPCKLMask(NSVOp, true)) {
4659 return NewMask;
4660 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4661 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004662 }
4663 }
4664 }
4665
Evan Cheng9eca5e82006-10-25 21:49:50 +00004666 if (Commuted) {
4667 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004668 // FIXME: this seems wrong.
4669 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4670 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4671 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4672 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4673 X86::isUNPCKLMask(NewSVOp) ||
4674 X86::isUNPCKHMask(NewSVOp))
4675 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004676 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004677
Nate Begemanb9a47b82009-02-23 08:49:38 +00004678 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004679
4680 // Normalize the node to match x86 shuffle ops if needed
4681 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4682 return CommuteVectorShuffle(SVOp, DAG);
4683
4684 // Check for legal shuffle and return?
4685 SmallVector<int, 16> PermMask;
4686 SVOp->getMask(PermMask);
4687 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004688 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004689
Evan Cheng14b32e12007-12-11 01:46:18 +00004690 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004691 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004692 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004693 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004694 return NewOp;
4695 }
4696
Owen Anderson825b72b2009-08-11 20:47:22 +00004697 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004698 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004699 if (NewOp.getNode())
4700 return NewOp;
4701 }
Eric Christopherfd179292009-08-27 18:07:15 +00004702
Evan Chengace3c172008-07-22 21:13:36 +00004703 // Handle all 4 wide cases with a number of shuffles except for MMX.
4704 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004705 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004706
Dan Gohman475871a2008-07-27 21:46:04 +00004707 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004708}
4709
Dan Gohman475871a2008-07-27 21:46:04 +00004710SDValue
4711X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004712 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004713 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004714 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004715 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004716 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004717 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004718 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004719 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004720 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004721 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004722 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4723 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4724 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004725 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4726 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004727 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004728 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004729 Op.getOperand(0)),
4730 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004731 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004732 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004733 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004734 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004735 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004736 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004737 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4738 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004739 // result has a single use which is a store or a bitcast to i32. And in
4740 // the case of a store, it's not worth it if the index is a constant 0,
4741 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004742 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004743 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004744 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004745 if ((User->getOpcode() != ISD::STORE ||
4746 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4747 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004748 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004749 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004750 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004751 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4752 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004753 Op.getOperand(0)),
4754 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004755 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4756 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004757 // ExtractPS works with constant index.
4758 if (isa<ConstantSDNode>(Op.getOperand(1)))
4759 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004760 }
Dan Gohman475871a2008-07-27 21:46:04 +00004761 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004762}
4763
4764
Dan Gohman475871a2008-07-27 21:46:04 +00004765SDValue
4766X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004767 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004768 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004769
Evan Cheng62a3f152008-03-24 21:52:23 +00004770 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004771 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004772 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004773 return Res;
4774 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004775
Owen Andersone50ed302009-08-10 22:56:29 +00004776 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004777 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004778 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004779 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004780 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004781 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004782 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004783 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4784 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004785 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004786 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004787 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004788 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00004789 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00004790 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004791 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00004792 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004793 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004794 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004795 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004796 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004797 if (Idx == 0)
4798 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004799
Evan Cheng0db9fe62006-04-25 20:13:52 +00004800 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004801 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004802 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004803 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004804 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004805 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004806 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004807 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004808 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4809 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4810 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004811 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004812 if (Idx == 0)
4813 return Op;
4814
4815 // UNPCKHPD the element to the lowest double word, then movsd.
4816 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4817 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004818 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004819 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004820 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004821 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004822 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004823 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004824 }
4825
Dan Gohman475871a2008-07-27 21:46:04 +00004826 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004827}
4828
Dan Gohman475871a2008-07-27 21:46:04 +00004829SDValue
4830X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Owen Andersone50ed302009-08-10 22:56:29 +00004831 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004832 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004833 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004834
Dan Gohman475871a2008-07-27 21:46:04 +00004835 SDValue N0 = Op.getOperand(0);
4836 SDValue N1 = Op.getOperand(1);
4837 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004838
Dan Gohman8a55ce42009-09-23 21:02:20 +00004839 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00004840 isa<ConstantSDNode>(N2)) {
Dan Gohman8a55ce42009-09-23 21:02:20 +00004841 unsigned Opc = (EltVT.getSizeInBits() == 8) ? X86ISD::PINSRB
4842 : X86ISD::PINSRW;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004843 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4844 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004845 if (N1.getValueType() != MVT::i32)
4846 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4847 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004848 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004849 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004850 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004851 // Bits [7:6] of the constant are the source select. This will always be
4852 // zero here. The DAG Combiner may combine an extract_elt index into these
4853 // bits. For example (insert (extract, 3), 2) could be matched by putting
4854 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004855 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004856 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004857 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004858 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004859 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00004860 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00004861 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00004862 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004863 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00004864 // PINSR* works with constant index.
4865 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004866 }
Dan Gohman475871a2008-07-27 21:46:04 +00004867 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004868}
4869
Dan Gohman475871a2008-07-27 21:46:04 +00004870SDValue
4871X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004872 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004873 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004874
4875 if (Subtarget->hasSSE41())
4876 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4877
Dan Gohman8a55ce42009-09-23 21:02:20 +00004878 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004879 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004880
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004881 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004882 SDValue N0 = Op.getOperand(0);
4883 SDValue N1 = Op.getOperand(1);
4884 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004885
Dan Gohman8a55ce42009-09-23 21:02:20 +00004886 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004887 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4888 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004889 if (N1.getValueType() != MVT::i32)
4890 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4891 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004892 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004893 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004894 }
Dan Gohman475871a2008-07-27 21:46:04 +00004895 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004896}
4897
Dan Gohman475871a2008-07-27 21:46:04 +00004898SDValue
4899X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004900 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004901 if (Op.getValueType() == MVT::v2f32)
4902 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4903 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4904 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00004905 Op.getOperand(0))));
4906
Owen Anderson825b72b2009-08-11 20:47:22 +00004907 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
4908 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00004909
Owen Anderson825b72b2009-08-11 20:47:22 +00004910 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
4911 EVT VT = MVT::v2i32;
4912 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00004913 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004914 case MVT::v16i8:
4915 case MVT::v8i16:
4916 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00004917 break;
4918 }
Dale Johannesenace16102009-02-03 19:33:06 +00004919 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4920 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004921}
4922
Bill Wendling056292f2008-09-16 21:48:12 +00004923// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4924// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4925// one of the above mentioned nodes. It has to be wrapped because otherwise
4926// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4927// be used to form addressing mode. These wrapped nodes will be selected
4928// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00004929SDValue
4930X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004931 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004932
Chris Lattner41621a22009-06-26 19:22:52 +00004933 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4934 // global base reg.
4935 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004936 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004937 CodeModel::Model M = getTargetMachine().getCodeModel();
4938
Chris Lattner4f066492009-07-11 20:29:19 +00004939 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004940 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004941 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004942 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004943 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004944 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004945 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004946
Evan Cheng1606e8e2009-03-13 07:51:59 +00004947 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00004948 CP->getAlignment(),
4949 CP->getOffset(), OpFlag);
4950 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00004951 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004952 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00004953 if (OpFlag) {
4954 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004955 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00004956 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004957 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004958 }
4959
4960 return Result;
4961}
4962
Chris Lattner18c59872009-06-27 04:16:01 +00004963SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
4964 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004965
Chris Lattner18c59872009-06-27 04:16:01 +00004966 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4967 // global base reg.
4968 unsigned char OpFlag = 0;
4969 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004970 CodeModel::Model M = getTargetMachine().getCodeModel();
4971
Chris Lattner4f066492009-07-11 20:29:19 +00004972 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004973 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004974 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004975 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004976 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004977 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004978 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004979
Chris Lattner18c59872009-06-27 04:16:01 +00004980 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
4981 OpFlag);
4982 DebugLoc DL = JT->getDebugLoc();
4983 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004984
Chris Lattner18c59872009-06-27 04:16:01 +00004985 // With PIC, the address is actually $g + Offset.
4986 if (OpFlag) {
4987 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4988 DAG.getNode(X86ISD::GlobalBaseReg,
4989 DebugLoc::getUnknownLoc(), getPointerTy()),
4990 Result);
4991 }
Eric Christopherfd179292009-08-27 18:07:15 +00004992
Chris Lattner18c59872009-06-27 04:16:01 +00004993 return Result;
4994}
4995
4996SDValue
4997X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
4998 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00004999
Chris Lattner18c59872009-06-27 04:16:01 +00005000 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5001 // global base reg.
5002 unsigned char OpFlag = 0;
5003 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005004 CodeModel::Model M = getTargetMachine().getCodeModel();
5005
Chris Lattner4f066492009-07-11 20:29:19 +00005006 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005007 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005008 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005009 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005010 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005011 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005012 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005013
Chris Lattner18c59872009-06-27 04:16:01 +00005014 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00005015
Chris Lattner18c59872009-06-27 04:16:01 +00005016 DebugLoc DL = Op.getDebugLoc();
5017 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005018
5019
Chris Lattner18c59872009-06-27 04:16:01 +00005020 // With PIC, the address is actually $g + Offset.
5021 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00005022 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00005023 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5024 DAG.getNode(X86ISD::GlobalBaseReg,
5025 DebugLoc::getUnknownLoc(),
5026 getPointerTy()),
5027 Result);
5028 }
Eric Christopherfd179292009-08-27 18:07:15 +00005029
Chris Lattner18c59872009-06-27 04:16:01 +00005030 return Result;
5031}
5032
Dan Gohman475871a2008-07-27 21:46:04 +00005033SDValue
Dan Gohmanf705adb2009-10-30 01:28:02 +00005034X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohman29cbade2009-11-20 23:18:13 +00005035 // Create the TargetBlockAddressAddress node.
5036 unsigned char OpFlags =
5037 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005038 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman29cbade2009-11-20 23:18:13 +00005039 BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
5040 DebugLoc dl = Op.getDebugLoc();
5041 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5042 /*isTarget=*/true, OpFlags);
5043
Dan Gohmanf705adb2009-10-30 01:28:02 +00005044 if (Subtarget->isPICStyleRIPRel() &&
5045 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005046 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5047 else
5048 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005049
Dan Gohman29cbade2009-11-20 23:18:13 +00005050 // With PIC, the address is actually $g + Offset.
5051 if (isGlobalRelativeToPICBase(OpFlags)) {
5052 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5053 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5054 Result);
5055 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005056
5057 return Result;
5058}
5059
5060SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005061X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005062 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005063 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005064 // Create the TargetGlobalAddress node, folding in the constant
5065 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005066 unsigned char OpFlags =
5067 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005068 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005069 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005070 if (OpFlags == X86II::MO_NO_FLAG &&
5071 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005072 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00005073 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005074 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005075 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00005076 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005077 }
Eric Christopherfd179292009-08-27 18:07:15 +00005078
Chris Lattner4f066492009-07-11 20:29:19 +00005079 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005080 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005081 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5082 else
5083 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005084
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005085 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005086 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005087 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5088 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005089 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005090 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005091
Chris Lattner36c25012009-07-10 07:34:39 +00005092 // For globals that require a load from a stub to get the address, emit the
5093 // load.
5094 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005095 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Dan Gohman3069b872008-02-07 18:41:25 +00005096 PseudoSourceValue::getGOT(), 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005097
Dan Gohman6520e202008-10-18 02:06:02 +00005098 // If there was a non-zero offset that we didn't fold, create an explicit
5099 // addition for it.
5100 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005101 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00005102 DAG.getConstant(Offset, getPointerTy()));
5103
Evan Cheng0db9fe62006-04-25 20:13:52 +00005104 return Result;
5105}
5106
Evan Chengda43bcf2008-09-24 00:05:32 +00005107SDValue
5108X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
5109 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00005110 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005111 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00005112}
5113
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005114static SDValue
5115GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00005116 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00005117 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005118 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00005119 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005120 DebugLoc dl = GA->getDebugLoc();
5121 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
5122 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005123 GA->getOffset(),
5124 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005125 if (InFlag) {
5126 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005127 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005128 } else {
5129 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005130 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005131 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005132
5133 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
5134 MFI->setHasCalls(true);
5135
Rafael Espindola15f1b662009-04-24 12:59:40 +00005136 SDValue Flag = Chain.getValue(1);
5137 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005138}
5139
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005140// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005141static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005142LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005143 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00005144 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00005145 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5146 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005147 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005148 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005149 PtrVT), InFlag);
5150 InFlag = Chain.getValue(1);
5151
Chris Lattnerb903bed2009-06-26 21:20:29 +00005152 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005153}
5154
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005155// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005156static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005157LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005158 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005159 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5160 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005161}
5162
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005163// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5164// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00005165static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005166 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005167 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005168 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005169 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00005170 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
5171 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005172 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00005173 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00005174
5175 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
5176 NULL, 0);
5177
Chris Lattnerb903bed2009-06-26 21:20:29 +00005178 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005179 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5180 // initialexec.
5181 unsigned WrapperKind = X86ISD::Wrapper;
5182 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005183 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00005184 } else if (is64Bit) {
5185 assert(model == TLSModel::InitialExec);
5186 OperandFlags = X86II::MO_GOTTPOFF;
5187 WrapperKind = X86ISD::WrapperRIP;
5188 } else {
5189 assert(model == TLSModel::InitialExec);
5190 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00005191 }
Eric Christopherfd179292009-08-27 18:07:15 +00005192
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005193 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5194 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00005195 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005196 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005197 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005198
Rafael Espindola9a580232009-02-27 13:37:18 +00005199 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005200 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Dan Gohman3069b872008-02-07 18:41:25 +00005201 PseudoSourceValue::getGOT(), 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005202
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005203 // The address of the thread local variable is the add of the thread
5204 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005205 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005206}
5207
Dan Gohman475871a2008-07-27 21:46:04 +00005208SDValue
5209X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005210 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00005211 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005212 assert(Subtarget->isTargetELF() &&
5213 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005214 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005215 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005216
Chris Lattnerb903bed2009-06-26 21:20:29 +00005217 // If GV is an alias then use the aliasee for determining
5218 // thread-localness.
5219 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5220 GV = GA->resolveAliasedGlobal(false);
Eric Christopherfd179292009-08-27 18:07:15 +00005221
Chris Lattnerb903bed2009-06-26 21:20:29 +00005222 TLSModel::Model model = getTLSModel(GV,
5223 getTargetMachine().getRelocationModel());
Eric Christopherfd179292009-08-27 18:07:15 +00005224
Chris Lattnerb903bed2009-06-26 21:20:29 +00005225 switch (model) {
5226 case TLSModel::GeneralDynamic:
5227 case TLSModel::LocalDynamic: // not implemented
5228 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00005229 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00005230 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005231
Chris Lattnerb903bed2009-06-26 21:20:29 +00005232 case TLSModel::InitialExec:
5233 case TLSModel::LocalExec:
5234 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5235 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005236 }
Eric Christopherfd179292009-08-27 18:07:15 +00005237
Torok Edwinc23197a2009-07-14 16:55:14 +00005238 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005239 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005240}
5241
Evan Cheng0db9fe62006-04-25 20:13:52 +00005242
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005243/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005244/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00005245SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005246 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005247 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005248 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005249 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005250 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005251 SDValue ShOpLo = Op.getOperand(0);
5252 SDValue ShOpHi = Op.getOperand(1);
5253 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005254 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005255 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005256 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005257
Dan Gohman475871a2008-07-27 21:46:04 +00005258 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005259 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005260 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5261 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005262 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005263 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5264 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005265 }
Evan Chenge3413162006-01-09 18:33:28 +00005266
Owen Anderson825b72b2009-08-11 20:47:22 +00005267 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5268 DAG.getConstant(VTBits, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005269 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005270 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005271
Dan Gohman475871a2008-07-27 21:46:04 +00005272 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005273 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005274 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5275 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005276
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005277 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005278 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5279 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005280 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005281 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5282 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005283 }
5284
Dan Gohman475871a2008-07-27 21:46:04 +00005285 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005286 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005287}
Evan Chenga3195e82006-01-12 22:54:21 +00005288
Dan Gohman475871a2008-07-27 21:46:04 +00005289SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00005290 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005291
5292 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005293 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005294 return Op;
5295 }
5296 return SDValue();
5297 }
5298
Owen Anderson825b72b2009-08-11 20:47:22 +00005299 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005300 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005301
Eli Friedman36df4992009-05-27 00:47:34 +00005302 // These are really Legal; return the operand so the caller accepts it as
5303 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005304 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005305 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005306 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005307 Subtarget->is64Bit()) {
5308 return Op;
5309 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005310
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005311 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005312 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005313 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005314 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005315 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005316 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005317 StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005318 PseudoSourceValue::getFixedStack(SSFI), 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005319 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5320}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005321
Owen Andersone50ed302009-08-10 22:56:29 +00005322SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Eli Friedman948e95a2009-05-23 09:59:16 +00005323 SDValue StackSlot,
5324 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005325 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005326 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005327 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005328 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005329 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005330 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005331 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005332 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005333 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00005334 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005335 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005336
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005337 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005338 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005339 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005340
5341 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5342 // shouldn't be necessary except that RFP cannot be live across
5343 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005344 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005345 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005346 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005347 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005348 SDValue Ops[] = {
5349 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5350 };
5351 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00005352 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005353 PseudoSourceValue::getFixedStack(SSFI), 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005354 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005355
Evan Cheng0db9fe62006-04-25 20:13:52 +00005356 return Result;
5357}
5358
Bill Wendling8b8a6362009-01-17 03:56:04 +00005359// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
5360SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
5361 // This algorithm is not obvious. Here it is in C code, more or less:
5362 /*
5363 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5364 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5365 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005366
Bill Wendling8b8a6362009-01-17 03:56:04 +00005367 // Copy ints to xmm registers.
5368 __m128i xh = _mm_cvtsi32_si128( hi );
5369 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005370
Bill Wendling8b8a6362009-01-17 03:56:04 +00005371 // Combine into low half of a single xmm register.
5372 __m128i x = _mm_unpacklo_epi32( xh, xl );
5373 __m128d d;
5374 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005375
Bill Wendling8b8a6362009-01-17 03:56:04 +00005376 // Merge in appropriate exponents to give the integer bits the right
5377 // magnitude.
5378 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005379
Bill Wendling8b8a6362009-01-17 03:56:04 +00005380 // Subtract away the biases to deal with the IEEE-754 double precision
5381 // implicit 1.
5382 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005383
Bill Wendling8b8a6362009-01-17 03:56:04 +00005384 // All conversions up to here are exact. The correctly rounded result is
5385 // calculated using the current rounding mode using the following
5386 // horizontal add.
5387 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5388 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5389 // store doesn't really need to be here (except
5390 // maybe to zero the other double)
5391 return sd;
5392 }
5393 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005394
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005395 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005396 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005397
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005398 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005399 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005400 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5401 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5402 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5403 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005404 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005405 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005406
Bill Wendling8b8a6362009-01-17 03:56:04 +00005407 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005408 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005409 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005410 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005411 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005412 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005413 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005414
Owen Anderson825b72b2009-08-11 20:47:22 +00005415 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5416 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005417 Op.getOperand(0),
5418 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005419 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5420 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005421 Op.getOperand(0),
5422 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005423 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5424 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005425 PseudoSourceValue::getConstantPool(), 0,
5426 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005427 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5428 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5429 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005430 PseudoSourceValue::getConstantPool(), 0,
5431 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005432 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005433
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005434 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005435 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005436 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5437 DAG.getUNDEF(MVT::v2f64), ShufMask);
5438 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5439 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005440 DAG.getIntPtrConstant(0));
5441}
5442
Bill Wendling8b8a6362009-01-17 03:56:04 +00005443// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
5444SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005445 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005446 // FP constant to bias correct the final result.
5447 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005448 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005449
5450 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005451 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5452 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005453 Op.getOperand(0),
5454 DAG.getIntPtrConstant(0)));
5455
Owen Anderson825b72b2009-08-11 20:47:22 +00005456 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5457 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005458 DAG.getIntPtrConstant(0));
5459
5460 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005461 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5462 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005463 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005464 MVT::v2f64, Load)),
5465 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005466 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005467 MVT::v2f64, Bias)));
5468 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5469 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005470 DAG.getIntPtrConstant(0));
5471
5472 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005473 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005474
5475 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005476 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005477
Owen Anderson825b72b2009-08-11 20:47:22 +00005478 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005479 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005480 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005481 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005482 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005483 }
5484
5485 // Handle final rounding.
5486 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005487}
5488
5489SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005490 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005491 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005492
Evan Chenga06ec9e2009-01-19 08:08:22 +00005493 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5494 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5495 // the optimization here.
5496 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005497 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005498
Owen Andersone50ed302009-08-10 22:56:29 +00005499 EVT SrcVT = N0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005500 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00005501 // We only handle SSE2 f64 target here; caller can expand the rest.
Owen Anderson825b72b2009-08-11 20:47:22 +00005502 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00005503 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00005504
Bill Wendling8b8a6362009-01-17 03:56:04 +00005505 return LowerUINT_TO_FP_i64(Op, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005506 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005507 return LowerUINT_TO_FP_i32(Op, DAG);
5508 }
5509
Owen Anderson825b72b2009-08-11 20:47:22 +00005510 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
Eli Friedman948e95a2009-05-23 09:59:16 +00005511
5512 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005513 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Eli Friedman948e95a2009-05-23 09:59:16 +00005514 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5515 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5516 getPointerTy(), StackSlot, WordOff);
5517 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5518 StackSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005519 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Eli Friedman948e95a2009-05-23 09:59:16 +00005520 OffsetSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005521 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005522}
5523
Dan Gohman475871a2008-07-27 21:46:04 +00005524std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005525FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005526 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005527
Owen Andersone50ed302009-08-10 22:56:29 +00005528 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005529
5530 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005531 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5532 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005533 }
5534
Owen Anderson825b72b2009-08-11 20:47:22 +00005535 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5536 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005537 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005538
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005539 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005540 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005541 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005542 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005543 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005544 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005545 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005546 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005547
Evan Cheng87c89352007-10-15 20:11:21 +00005548 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5549 // stack slot.
5550 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005551 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005552 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005553 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005554
Evan Cheng0db9fe62006-04-25 20:13:52 +00005555 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005556 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005557 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005558 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5559 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5560 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005561 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005562
Dan Gohman475871a2008-07-27 21:46:04 +00005563 SDValue Chain = DAG.getEntryNode();
5564 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005565 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005566 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005567 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005568 PseudoSourceValue::getFixedStack(SSFI), 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005569 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005570 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005571 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5572 };
Dale Johannesenace16102009-02-03 19:33:06 +00005573 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005574 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00005575 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005576 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5577 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005578
Evan Cheng0db9fe62006-04-25 20:13:52 +00005579 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005580 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005581 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005582
Chris Lattner27a6c732007-11-24 07:07:01 +00005583 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005584}
5585
Dan Gohman475871a2008-07-27 21:46:04 +00005586SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005587 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005588 if (Op.getValueType() == MVT::v2i32 &&
5589 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005590 return Op;
5591 }
5592 return SDValue();
5593 }
5594
Eli Friedman948e95a2009-05-23 09:59:16 +00005595 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005596 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005597 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5598 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005599
Chris Lattner27a6c732007-11-24 07:07:01 +00005600 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005601 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Dale Johannesenace16102009-02-03 19:33:06 +00005602 FIST, StackSlot, NULL, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005603}
5604
Eli Friedman948e95a2009-05-23 09:59:16 +00005605SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5606 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5607 SDValue FIST = Vals.first, StackSlot = Vals.second;
5608 assert(FIST.getNode() && "Unexpected failure");
5609
5610 // Load the result.
5611 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
5612 FIST, StackSlot, NULL, 0);
5613}
5614
Dan Gohman475871a2008-07-27 21:46:04 +00005615SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005616 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005617 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005618 EVT VT = Op.getValueType();
5619 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005620 if (VT.isVector())
5621 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005622 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005623 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005624 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005625 CV.push_back(C);
5626 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005627 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005628 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005629 CV.push_back(C);
5630 CV.push_back(C);
5631 CV.push_back(C);
5632 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005633 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005634 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005635 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005636 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005637 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005638 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005639 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005640}
5641
Dan Gohman475871a2008-07-27 21:46:04 +00005642SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005643 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005644 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005645 EVT VT = Op.getValueType();
5646 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005647 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005648 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005649 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005650 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005651 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005652 CV.push_back(C);
5653 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005654 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005655 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005656 CV.push_back(C);
5657 CV.push_back(C);
5658 CV.push_back(C);
5659 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005660 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005661 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005662 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005663 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005664 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005665 false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005666 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005667 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005668 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5669 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005670 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005671 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005672 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005673 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005674 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005675}
5676
Dan Gohman475871a2008-07-27 21:46:04 +00005677SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005678 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005679 SDValue Op0 = Op.getOperand(0);
5680 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005681 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005682 EVT VT = Op.getValueType();
5683 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005684
5685 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005686 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005687 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005688 SrcVT = VT;
5689 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005690 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005691 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005692 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005693 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005694 }
5695
5696 // At this point the operands and the result should have the same
5697 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005698
Evan Cheng68c47cb2007-01-05 07:55:56 +00005699 // First get the sign bit of second operand.
5700 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005701 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005702 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5703 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005704 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005705 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5706 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5707 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5708 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005709 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005710 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005711 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005712 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005713 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005714 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005715 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005716
5717 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005718 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005719 // Op0 is MVT::f32, Op1 is MVT::f64.
5720 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5721 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5722 DAG.getConstant(32, MVT::i32));
5723 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5724 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005725 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005726 }
5727
Evan Cheng73d6cf12007-01-05 21:37:56 +00005728 // Clear first operand sign bit.
5729 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005730 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005731 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5732 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005733 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005734 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5735 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5736 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5737 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005738 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005739 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005740 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005741 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005742 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005743 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005744 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005745
5746 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005747 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005748}
5749
Dan Gohman076aee32009-03-04 19:44:21 +00005750/// Emit nodes that will be selected as "test Op0,Op0", or something
5751/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005752SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5753 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005754 DebugLoc dl = Op.getDebugLoc();
5755
Dan Gohman31125812009-03-07 01:58:32 +00005756 // CF and OF aren't always set the way we want. Determine which
5757 // of these we need.
5758 bool NeedCF = false;
5759 bool NeedOF = false;
5760 switch (X86CC) {
5761 case X86::COND_A: case X86::COND_AE:
5762 case X86::COND_B: case X86::COND_BE:
5763 NeedCF = true;
5764 break;
5765 case X86::COND_G: case X86::COND_GE:
5766 case X86::COND_L: case X86::COND_LE:
5767 case X86::COND_O: case X86::COND_NO:
5768 NeedOF = true;
5769 break;
5770 default: break;
5771 }
5772
Dan Gohman076aee32009-03-04 19:44:21 +00005773 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005774 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5775 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5776 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005777 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005778 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005779 switch (Op.getNode()->getOpcode()) {
5780 case ISD::ADD:
5781 // Due to an isel shortcoming, be conservative if this add is likely to
5782 // be selected as part of a load-modify-store instruction. When the root
5783 // node in a match is a store, isel doesn't know how to remap non-chain
5784 // non-flag uses of other nodes in the match, such as the ADD in this
5785 // case. This leads to the ADD being left around and reselected, with
5786 // the result being two adds in the output.
5787 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5788 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5789 if (UI->getOpcode() == ISD::STORE)
5790 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005791 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005792 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5793 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005794 if (C->getAPIntValue() == 1) {
5795 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005796 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005797 break;
5798 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005799 // An add of negative one (subtract of one) will be selected as a DEC.
5800 if (C->getAPIntValue().isAllOnesValue()) {
5801 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005802 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005803 break;
5804 }
5805 }
Dan Gohman076aee32009-03-04 19:44:21 +00005806 // Otherwise use a regular EFLAGS-setting add.
5807 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005808 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005809 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005810 case ISD::AND: {
5811 // If the primary and result isn't used, don't bother using X86ISD::AND,
5812 // because a TEST instruction will be better.
5813 bool NonFlagUse = false;
5814 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Evan Cheng17751da2010-01-07 00:54:06 +00005815 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
5816 SDNode *User = *UI;
5817 unsigned UOpNo = UI.getOperandNo();
5818 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
5819 // Look pass truncate.
5820 UOpNo = User->use_begin().getOperandNo();
5821 User = *User->use_begin();
5822 }
5823 if (User->getOpcode() != ISD::BRCOND &&
5824 User->getOpcode() != ISD::SETCC &&
5825 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
Dan Gohmane220c4b2009-09-18 19:59:53 +00005826 NonFlagUse = true;
5827 break;
5828 }
Evan Cheng17751da2010-01-07 00:54:06 +00005829 }
Dan Gohmane220c4b2009-09-18 19:59:53 +00005830 if (!NonFlagUse)
5831 break;
5832 }
5833 // FALL THROUGH
Dan Gohman076aee32009-03-04 19:44:21 +00005834 case ISD::SUB:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005835 case ISD::OR:
5836 case ISD::XOR:
5837 // Due to the ISEL shortcoming noted above, be conservative if this op is
Dan Gohman076aee32009-03-04 19:44:21 +00005838 // likely to be selected as part of a load-modify-store instruction.
5839 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5840 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5841 if (UI->getOpcode() == ISD::STORE)
5842 goto default_case;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005843 // Otherwise use a regular EFLAGS-setting instruction.
5844 switch (Op.getNode()->getOpcode()) {
5845 case ISD::SUB: Opcode = X86ISD::SUB; break;
5846 case ISD::OR: Opcode = X86ISD::OR; break;
5847 case ISD::XOR: Opcode = X86ISD::XOR; break;
5848 case ISD::AND: Opcode = X86ISD::AND; break;
5849 default: llvm_unreachable("unexpected operator!");
5850 }
Dan Gohman51bb4742009-03-05 21:29:28 +00005851 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005852 break;
5853 case X86ISD::ADD:
5854 case X86ISD::SUB:
5855 case X86ISD::INC:
5856 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005857 case X86ISD::OR:
5858 case X86ISD::XOR:
5859 case X86ISD::AND:
Dan Gohman076aee32009-03-04 19:44:21 +00005860 return SDValue(Op.getNode(), 1);
5861 default:
5862 default_case:
5863 break;
5864 }
5865 if (Opcode != 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005866 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005867 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005868 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005869 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005870 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005871 DAG.ReplaceAllUsesWith(Op, New);
5872 return SDValue(New.getNode(), 1);
5873 }
5874 }
5875
5876 // Otherwise just emit a CMP with 0, which is the TEST pattern.
Owen Anderson825b72b2009-08-11 20:47:22 +00005877 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
Dan Gohman076aee32009-03-04 19:44:21 +00005878 DAG.getConstant(0, Op.getValueType()));
5879}
5880
5881/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5882/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005883SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5884 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005885 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5886 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005887 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005888
5889 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005890 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00005891}
5892
Evan Chengd40d03e2010-01-06 19:38:29 +00005893/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
5894/// if it's possible.
5895static SDValue LowerToBT(SDValue Op0, ISD::CondCode CC,
Evan Cheng54de3ea2010-01-05 06:52:31 +00005896 DebugLoc dl, SelectionDAG &DAG) {
Evan Chengd40d03e2010-01-06 19:38:29 +00005897 SDValue LHS, RHS;
5898 if (Op0.getOperand(1).getOpcode() == ISD::SHL) {
5899 if (ConstantSDNode *Op010C =
5900 dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0)))
5901 if (Op010C->getZExtValue() == 1) {
5902 LHS = Op0.getOperand(0);
5903 RHS = Op0.getOperand(1).getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005904 }
Evan Chengd40d03e2010-01-06 19:38:29 +00005905 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) {
5906 if (ConstantSDNode *Op000C =
5907 dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0)))
5908 if (Op000C->getZExtValue() == 1) {
5909 LHS = Op0.getOperand(1);
5910 RHS = Op0.getOperand(0).getOperand(1);
5911 }
5912 } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) {
5913 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1));
5914 SDValue AndLHS = Op0.getOperand(0);
5915 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5916 LHS = AndLHS.getOperand(0);
5917 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005918 }
Evan Chengd40d03e2010-01-06 19:38:29 +00005919 }
Evan Cheng0488db92007-09-25 01:57:46 +00005920
Evan Chengd40d03e2010-01-06 19:38:29 +00005921 if (LHS.getNode()) {
5922 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5923 // instruction. Since the shift amount is in-range-or-undefined, we know
5924 // that doing a bittest on the i16 value is ok. We extend to i32 because
5925 // the encoding for the i16 version is larger than the i32 version.
5926 if (LHS.getValueType() == MVT::i8)
5927 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00005928
Evan Chengd40d03e2010-01-06 19:38:29 +00005929 // If the operand types disagree, extend the shift amount to match. Since
5930 // BT ignores high bits (like shifts) we can use anyextend.
5931 if (LHS.getValueType() != RHS.getValueType())
5932 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005933
Evan Chengd40d03e2010-01-06 19:38:29 +00005934 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
5935 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
5936 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5937 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00005938 }
5939
Evan Cheng54de3ea2010-01-05 06:52:31 +00005940 return SDValue();
5941}
5942
5943SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
5944 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
5945 SDValue Op0 = Op.getOperand(0);
5946 SDValue Op1 = Op.getOperand(1);
5947 DebugLoc dl = Op.getDebugLoc();
5948 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
5949
5950 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00005951 // Lower (X & (1 << N)) == 0 to BT(X, N).
5952 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5953 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
5954 if (Op0.getOpcode() == ISD::AND &&
5955 Op0.hasOneUse() &&
5956 Op1.getOpcode() == ISD::Constant &&
5957 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
5958 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
5959 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
5960 if (NewSetCC.getNode())
5961 return NewSetCC;
5962 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00005963
Chris Lattnere55484e2008-12-25 05:34:37 +00005964 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5965 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00005966 if (X86CC == X86::COND_INVALID)
5967 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005968
Dan Gohman31125812009-03-07 01:58:32 +00005969 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00005970
5971 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00005972 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00005973 return DAG.getNode(ISD::AND, dl, MVT::i8,
5974 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
5975 DAG.getConstant(X86CC, MVT::i8), Cond),
5976 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00005977
Owen Anderson825b72b2009-08-11 20:47:22 +00005978 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5979 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005980}
5981
Dan Gohman475871a2008-07-27 21:46:04 +00005982SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5983 SDValue Cond;
5984 SDValue Op0 = Op.getOperand(0);
5985 SDValue Op1 = Op.getOperand(1);
5986 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005987 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00005988 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5989 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005990 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00005991
5992 if (isFP) {
5993 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00005994 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005995 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
5996 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00005997 bool Swap = false;
5998
5999 switch (SetCCOpcode) {
6000 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006001 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00006002 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006003 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00006004 case ISD::SETGT: Swap = true; // Fallthrough
6005 case ISD::SETLT:
6006 case ISD::SETOLT: SSECC = 1; break;
6007 case ISD::SETOGE:
6008 case ISD::SETGE: Swap = true; // Fallthrough
6009 case ISD::SETLE:
6010 case ISD::SETOLE: SSECC = 2; break;
6011 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006012 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00006013 case ISD::SETNE: SSECC = 4; break;
6014 case ISD::SETULE: Swap = true;
6015 case ISD::SETUGE: SSECC = 5; break;
6016 case ISD::SETULT: Swap = true;
6017 case ISD::SETUGT: SSECC = 6; break;
6018 case ISD::SETO: SSECC = 7; break;
6019 }
6020 if (Swap)
6021 std::swap(Op0, Op1);
6022
Nate Begemanfb8ead02008-07-25 19:05:58 +00006023 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00006024 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00006025 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00006026 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006027 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
6028 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006029 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006030 }
6031 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00006032 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006033 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
6034 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006035 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006036 }
Torok Edwinc23197a2009-07-14 16:55:14 +00006037 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00006038 }
6039 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00006040 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00006041 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006042
Nate Begeman30a0de92008-07-17 16:51:19 +00006043 // We are handling one of the integer comparisons here. Since SSE only has
6044 // GT and EQ comparisons for integer, swapping operands and multiple
6045 // operations may be required for some comparisons.
6046 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
6047 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006048
Owen Anderson825b72b2009-08-11 20:47:22 +00006049 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00006050 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00006051 case MVT::v8i8:
6052 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
6053 case MVT::v4i16:
6054 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
6055 case MVT::v2i32:
6056 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
6057 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00006058 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006059
Nate Begeman30a0de92008-07-17 16:51:19 +00006060 switch (SetCCOpcode) {
6061 default: break;
6062 case ISD::SETNE: Invert = true;
6063 case ISD::SETEQ: Opc = EQOpc; break;
6064 case ISD::SETLT: Swap = true;
6065 case ISD::SETGT: Opc = GTOpc; break;
6066 case ISD::SETGE: Swap = true;
6067 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
6068 case ISD::SETULT: Swap = true;
6069 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
6070 case ISD::SETUGE: Swap = true;
6071 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
6072 }
6073 if (Swap)
6074 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006075
Nate Begeman30a0de92008-07-17 16:51:19 +00006076 // Since SSE has no unsigned integer comparisons, we need to flip the sign
6077 // bits of the inputs before performing those operations.
6078 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00006079 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00006080 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6081 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00006082 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00006083 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6084 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00006085 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6086 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00006087 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006088
Dale Johannesenace16102009-02-03 19:33:06 +00006089 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00006090
6091 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00006092 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00006093 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00006094
Nate Begeman30a0de92008-07-17 16:51:19 +00006095 return Result;
6096}
Evan Cheng0488db92007-09-25 01:57:46 +00006097
Evan Cheng370e5342008-12-03 08:38:43 +00006098// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00006099static bool isX86LogicalCmp(SDValue Op) {
6100 unsigned Opc = Op.getNode()->getOpcode();
6101 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6102 return true;
6103 if (Op.getResNo() == 1 &&
6104 (Opc == X86ISD::ADD ||
6105 Opc == X86ISD::SUB ||
6106 Opc == X86ISD::SMUL ||
6107 Opc == X86ISD::UMUL ||
6108 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00006109 Opc == X86ISD::DEC ||
6110 Opc == X86ISD::OR ||
6111 Opc == X86ISD::XOR ||
6112 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00006113 return true;
6114
6115 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00006116}
6117
Dan Gohman475871a2008-07-27 21:46:04 +00006118SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00006119 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006120 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006121 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006122 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00006123
Dan Gohman1a492952009-10-20 16:22:37 +00006124 if (Cond.getOpcode() == ISD::SETCC) {
6125 SDValue NewCond = LowerSETCC(Cond, DAG);
6126 if (NewCond.getNode())
6127 Cond = NewCond;
6128 }
Evan Cheng734503b2006-09-11 02:19:56 +00006129
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006130 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6131 SDValue Op1 = Op.getOperand(1);
6132 SDValue Op2 = Op.getOperand(2);
6133 if (Cond.getOpcode() == X86ISD::SETCC &&
6134 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6135 SDValue Cmp = Cond.getOperand(1);
6136 if (Cmp.getOpcode() == X86ISD::CMP) {
6137 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6138 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6139 ConstantSDNode *RHSC =
6140 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6141 if (N1C && N1C->isAllOnesValue() &&
6142 N2C && N2C->isNullValue() &&
6143 RHSC && RHSC->isNullValue()) {
6144 SDValue CmpOp0 = Cmp.getOperand(0);
Evan Cheng5fef8bc2010-01-28 01:57:22 +00006145 Cmp = DAG.getNode(X86ISD::CMP, dl, CmpOp0.getValueType(),
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006146 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6147 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6148 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6149 }
6150 }
6151 }
6152
Evan Chengad9c0a32009-12-15 00:53:42 +00006153 // Look pass (and (setcc_carry (cmp ...)), 1).
6154 if (Cond.getOpcode() == ISD::AND &&
6155 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6156 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6157 if (C && C->getAPIntValue() == 1)
6158 Cond = Cond.getOperand(0);
6159 }
6160
Evan Cheng3f41d662007-10-08 22:16:29 +00006161 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6162 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006163 if (Cond.getOpcode() == X86ISD::SETCC ||
6164 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006165 CC = Cond.getOperand(0);
6166
Dan Gohman475871a2008-07-27 21:46:04 +00006167 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006168 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00006169 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006170
Evan Cheng3f41d662007-10-08 22:16:29 +00006171 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006172 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00006173 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00006174 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00006175
Chris Lattnerd1980a52009-03-12 06:52:53 +00006176 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6177 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00006178 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006179 addTest = false;
6180 }
6181 }
6182
6183 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006184 // Look pass the truncate.
6185 if (Cond.getOpcode() == ISD::TRUNCATE)
6186 Cond = Cond.getOperand(0);
6187
6188 // We know the result of AND is compared against zero. Try to match
6189 // it to BT.
6190 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6191 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6192 if (NewSetCC.getNode()) {
6193 CC = NewSetCC.getOperand(0);
6194 Cond = NewSetCC.getOperand(1);
6195 addTest = false;
6196 }
6197 }
6198 }
6199
6200 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006201 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006202 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006203 }
6204
Evan Cheng0488db92007-09-25 01:57:46 +00006205 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6206 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006207 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6208 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006209 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00006210}
6211
Evan Cheng370e5342008-12-03 08:38:43 +00006212// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6213// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6214// from the AND / OR.
6215static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6216 Opc = Op.getOpcode();
6217 if (Opc != ISD::OR && Opc != ISD::AND)
6218 return false;
6219 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6220 Op.getOperand(0).hasOneUse() &&
6221 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6222 Op.getOperand(1).hasOneUse());
6223}
6224
Evan Cheng961d6d42009-02-02 08:19:07 +00006225// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6226// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00006227static bool isXor1OfSetCC(SDValue Op) {
6228 if (Op.getOpcode() != ISD::XOR)
6229 return false;
6230 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6231 if (N1C && N1C->getAPIntValue() == 1) {
6232 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6233 Op.getOperand(0).hasOneUse();
6234 }
6235 return false;
6236}
6237
Dan Gohman475871a2008-07-27 21:46:04 +00006238SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00006239 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006240 SDValue Chain = Op.getOperand(0);
6241 SDValue Cond = Op.getOperand(1);
6242 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006243 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006244 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00006245
Dan Gohman1a492952009-10-20 16:22:37 +00006246 if (Cond.getOpcode() == ISD::SETCC) {
6247 SDValue NewCond = LowerSETCC(Cond, DAG);
6248 if (NewCond.getNode())
6249 Cond = NewCond;
6250 }
Chris Lattnere55484e2008-12-25 05:34:37 +00006251#if 0
6252 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00006253 else if (Cond.getOpcode() == X86ISD::ADD ||
6254 Cond.getOpcode() == X86ISD::SUB ||
6255 Cond.getOpcode() == X86ISD::SMUL ||
6256 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00006257 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00006258#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00006259
Evan Chengad9c0a32009-12-15 00:53:42 +00006260 // Look pass (and (setcc_carry (cmp ...)), 1).
6261 if (Cond.getOpcode() == ISD::AND &&
6262 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6263 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6264 if (C && C->getAPIntValue() == 1)
6265 Cond = Cond.getOperand(0);
6266 }
6267
Evan Cheng3f41d662007-10-08 22:16:29 +00006268 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6269 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006270 if (Cond.getOpcode() == X86ISD::SETCC ||
6271 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006272 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006273
Dan Gohman475871a2008-07-27 21:46:04 +00006274 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006275 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00006276 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00006277 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00006278 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006279 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00006280 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00006281 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006282 default: break;
6283 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00006284 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00006285 // These can only come from an arithmetic instruction with overflow,
6286 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006287 Cond = Cond.getNode()->getOperand(1);
6288 addTest = false;
6289 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006290 }
Evan Cheng0488db92007-09-25 01:57:46 +00006291 }
Evan Cheng370e5342008-12-03 08:38:43 +00006292 } else {
6293 unsigned CondOpc;
6294 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6295 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00006296 if (CondOpc == ISD::OR) {
6297 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6298 // two branches instead of an explicit OR instruction with a
6299 // separate test.
6300 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006301 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00006302 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006303 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006304 Chain, Dest, CC, Cmp);
6305 CC = Cond.getOperand(1).getOperand(0);
6306 Cond = Cmp;
6307 addTest = false;
6308 }
6309 } else { // ISD::AND
6310 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6311 // two branches instead of an explicit AND instruction with a
6312 // separate test. However, we only do this if this block doesn't
6313 // have a fall-through edge, because this requires an explicit
6314 // jmp when the condition is false.
6315 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006316 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00006317 Op.getNode()->hasOneUse()) {
6318 X86::CondCode CCode =
6319 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6320 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006321 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006322 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
6323 // Look for an unconditional branch following this conditional branch.
6324 // We need this because we need to reverse the successors in order
6325 // to implement FCMP_OEQ.
6326 if (User.getOpcode() == ISD::BR) {
6327 SDValue FalseBB = User.getOperand(1);
6328 SDValue NewBR =
6329 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
6330 assert(NewBR == User);
6331 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00006332
Dale Johannesene4d209d2009-02-03 20:21:25 +00006333 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006334 Chain, Dest, CC, Cmp);
6335 X86::CondCode CCode =
6336 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6337 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006338 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006339 Cond = Cmp;
6340 addTest = false;
6341 }
6342 }
Dan Gohman279c22e2008-10-21 03:29:32 +00006343 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00006344 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6345 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6346 // It should be transformed during dag combiner except when the condition
6347 // is set by a arithmetics with overflow node.
6348 X86::CondCode CCode =
6349 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6350 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006351 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00006352 Cond = Cond.getOperand(0).getOperand(1);
6353 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00006354 }
Evan Cheng0488db92007-09-25 01:57:46 +00006355 }
6356
6357 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006358 // Look pass the truncate.
6359 if (Cond.getOpcode() == ISD::TRUNCATE)
6360 Cond = Cond.getOperand(0);
6361
6362 // We know the result of AND is compared against zero. Try to match
6363 // it to BT.
6364 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6365 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6366 if (NewSetCC.getNode()) {
6367 CC = NewSetCC.getOperand(0);
6368 Cond = NewSetCC.getOperand(1);
6369 addTest = false;
6370 }
6371 }
6372 }
6373
6374 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006375 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006376 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006377 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00006378 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00006379 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006380}
6381
Anton Korobeynikove060b532007-04-17 19:34:00 +00006382
6383// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6384// Calls to _alloca is needed to probe the stack when allocating more than 4k
6385// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6386// that the guard pages used by the OS virtual memory manager are allocated in
6387// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00006388SDValue
6389X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006390 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00006391 assert(Subtarget->isTargetCygMing() &&
6392 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006393 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006394
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006395 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00006396 SDValue Chain = Op.getOperand(0);
6397 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006398 // FIXME: Ensure alignment here
6399
Dan Gohman475871a2008-07-27 21:46:04 +00006400 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006401
Owen Andersone50ed302009-08-10 22:56:29 +00006402 EVT IntPtr = getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00006403 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006404
Chris Lattnere563bbc2008-10-11 22:08:30 +00006405 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006406
Dale Johannesendd64c412009-02-04 00:33:20 +00006407 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006408 Flag = Chain.getValue(1);
6409
Owen Anderson825b72b2009-08-11 20:47:22 +00006410 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00006411 SDValue Ops[] = { Chain,
Bill Wendling056292f2008-09-16 21:48:12 +00006412 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006413 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006414 DAG.getRegister(X86StackPtr, SPTy),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006415 Flag };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006416 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006417 Flag = Chain.getValue(1);
6418
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006419 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00006420 DAG.getIntPtrConstant(0, true),
6421 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006422 Flag);
6423
Dale Johannesendd64c412009-02-04 00:33:20 +00006424 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006425
Dan Gohman475871a2008-07-27 21:46:04 +00006426 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006427 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006428}
6429
Dan Gohman475871a2008-07-27 21:46:04 +00006430SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006431X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00006432 SDValue Chain,
6433 SDValue Dst, SDValue Src,
6434 SDValue Size, unsigned Align,
6435 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00006436 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006437 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006438
Bill Wendling6f287b22008-09-30 21:22:07 +00006439 // If not DWORD aligned or size is more than the threshold, call the library.
6440 // The libc version is likely to be faster for these cases. It can use the
6441 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00006442 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00006443 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006444 ConstantSize->getZExtValue() >
6445 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006446 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00006447
6448 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00006449 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00006450
Bill Wendling6158d842008-10-01 00:59:58 +00006451 if (const char *bzeroEntry = V &&
6452 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00006453 EVT IntPtr = getPointerTy();
Owen Anderson1d0be152009-08-13 21:58:54 +00006454 const Type *IntPtrTy = TD->getIntPtrType(*DAG.getContext());
Scott Michelfdc40a02009-02-17 22:15:04 +00006455 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00006456 TargetLowering::ArgListEntry Entry;
6457 Entry.Node = Dst;
6458 Entry.Ty = IntPtrTy;
6459 Args.push_back(Entry);
6460 Entry.Node = Size;
6461 Args.push_back(Entry);
6462 std::pair<SDValue,SDValue> CallResult =
Owen Anderson1d0be152009-08-13 21:58:54 +00006463 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
6464 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006465 0, CallingConv::C, false, /*isReturnValueUsed=*/false,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006466 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl,
6467 DAG.GetOrdering(Chain.getNode()));
Bill Wendling6158d842008-10-01 00:59:58 +00006468 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00006469 }
6470
Dan Gohman707e0182008-04-12 04:36:06 +00006471 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00006472 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00006473 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00006474
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006475 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00006476 SDValue InFlag(0, 0);
Owen Andersone50ed302009-08-10 22:56:29 +00006477 EVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00006478 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00006479 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006480 unsigned BytesLeft = 0;
6481 bool TwoRepStos = false;
6482 if (ValC) {
6483 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006484 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00006485
Evan Cheng0db9fe62006-04-25 20:13:52 +00006486 // If the value is a constant, then we can potentially use larger sets.
6487 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00006488 case 2: // WORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006489 AVT = MVT::i16;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006490 ValReg = X86::AX;
6491 Val = (Val << 8) | Val;
6492 break;
6493 case 0: // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006494 AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006495 ValReg = X86::EAX;
6496 Val = (Val << 8) | Val;
6497 Val = (Val << 16) | Val;
6498 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006499 AVT = MVT::i64;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006500 ValReg = X86::RAX;
6501 Val = (Val << 32) | Val;
6502 }
6503 break;
6504 default: // Byte aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006505 AVT = MVT::i8;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006506 ValReg = X86::AL;
6507 Count = DAG.getIntPtrConstant(SizeVal);
6508 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00006509 }
6510
Owen Anderson825b72b2009-08-11 20:47:22 +00006511 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006512 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006513 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
6514 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006515 }
6516
Dale Johannesen0f502f62009-02-03 22:26:09 +00006517 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00006518 InFlag);
6519 InFlag = Chain.getValue(1);
6520 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006521 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00006522 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006523 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006524 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00006525 }
Evan Chengc78d3b42006-04-24 18:01:45 +00006526
Scott Michelfdc40a02009-02-17 22:15:04 +00006527 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006528 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006529 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006530 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006531 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006532 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006533 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006534 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00006535
Owen Anderson825b72b2009-08-11 20:47:22 +00006536 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006537 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6538 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Chengc78d3b42006-04-24 18:01:45 +00006539
Evan Cheng0db9fe62006-04-25 20:13:52 +00006540 if (TwoRepStos) {
6541 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00006542 Count = Size;
Owen Andersone50ed302009-08-10 22:56:29 +00006543 EVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00006544 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Owen Anderson825b72b2009-08-11 20:47:22 +00006545 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
6546 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006547 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006548 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006549 InFlag = Chain.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006550 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006551 SDValue Ops[] = { Chain, DAG.getValueType(MVT::i8), InFlag };
6552 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006553 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006554 // Handle the last 1 - 7 bytes.
6555 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006556 EVT AddrVT = Dst.getValueType();
6557 EVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00006558
Dale Johannesen0f502f62009-02-03 22:26:09 +00006559 Chain = DAG.getMemset(Chain, dl,
6560 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00006561 DAG.getConstant(Offset, AddrVT)),
6562 Src,
6563 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman1f13c682008-04-28 17:15:20 +00006564 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00006565 }
Evan Cheng11e15b32006-04-03 20:53:28 +00006566
Dan Gohman707e0182008-04-12 04:36:06 +00006567 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006568 return Chain;
6569}
Evan Cheng11e15b32006-04-03 20:53:28 +00006570
Dan Gohman475871a2008-07-27 21:46:04 +00006571SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006572X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00006573 SDValue Chain, SDValue Dst, SDValue Src,
6574 SDValue Size, unsigned Align,
6575 bool AlwaysInline,
6576 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00006577 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006578 // This requires the copy size to be a constant, preferrably
6579 // within a subtarget-specific limit.
6580 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
6581 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00006582 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006583 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006584 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00006585 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006586
Evan Cheng1887c1c2008-08-21 21:00:15 +00006587 /// If not DWORD aligned, call the library.
6588 if ((Align & 3) != 0)
6589 return SDValue();
6590
6591 // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006592 EVT AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006593 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006594 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006595
Duncan Sands83ec4b62008-06-06 12:08:01 +00006596 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006597 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00006598 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00006599 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006600
Dan Gohman475871a2008-07-27 21:46:04 +00006601 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006602 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006603 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006604 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006605 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006606 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006607 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006608 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006609 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006610 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006611 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00006612 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006613 InFlag = Chain.getValue(1);
6614
Owen Anderson825b72b2009-08-11 20:47:22 +00006615 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006616 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6617 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, Ops,
6618 array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006619
Dan Gohman475871a2008-07-27 21:46:04 +00006620 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00006621 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00006622 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006623 // Handle the last 1 - 7 bytes.
6624 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006625 EVT DstVT = Dst.getValueType();
6626 EVT SrcVT = Src.getValueType();
6627 EVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006628 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006629 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00006630 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00006631 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00006632 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00006633 DAG.getConstant(BytesLeft, SizeVT),
6634 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00006635 DstSV, DstSVOff + Offset,
6636 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00006637 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006638
Owen Anderson825b72b2009-08-11 20:47:22 +00006639 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006640 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006641}
6642
Dan Gohman475871a2008-07-27 21:46:04 +00006643SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006644 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006645 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006646
Evan Cheng25ab6902006-09-08 06:48:29 +00006647 if (!Subtarget->is64Bit()) {
6648 // vastart just stores the address of the VarArgsFrameIndex slot into the
6649 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006650 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006651 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006652 }
6653
6654 // __va_list_tag:
6655 // gp_offset (0 - 6 * 8)
6656 // fp_offset (48 - 48 + 8 * 16)
6657 // overflow_arg_area (point to parameters coming in memory).
6658 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006659 SmallVector<SDValue, 8> MemOps;
6660 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006661 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006662 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006663 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006664 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006665 MemOps.push_back(Store);
6666
6667 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006668 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006669 FIN, DAG.getIntPtrConstant(4));
6670 Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006671 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006672 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006673 MemOps.push_back(Store);
6674
6675 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006676 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006677 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006678 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006679 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006680 MemOps.push_back(Store);
6681
6682 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006683 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006684 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006685 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006686 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006687 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006688 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006689 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006690}
6691
Dan Gohman475871a2008-07-27 21:46:04 +00006692SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006693 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6694 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006695 SDValue Chain = Op.getOperand(0);
6696 SDValue SrcPtr = Op.getOperand(1);
6697 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006698
Torok Edwindac237e2009-07-08 20:53:28 +00006699 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006700 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006701}
6702
Dan Gohman475871a2008-07-27 21:46:04 +00006703SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006704 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006705 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006706 SDValue Chain = Op.getOperand(0);
6707 SDValue DstPtr = Op.getOperand(1);
6708 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006709 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6710 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006711 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006712
Dale Johannesendd64c412009-02-04 00:33:20 +00006713 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman28269132008-04-18 20:55:41 +00006714 DAG.getIntPtrConstant(24), 8, false,
6715 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006716}
6717
Dan Gohman475871a2008-07-27 21:46:04 +00006718SDValue
6719X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006720 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006721 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006722 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006723 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006724 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006725 case Intrinsic::x86_sse_comieq_ss:
6726 case Intrinsic::x86_sse_comilt_ss:
6727 case Intrinsic::x86_sse_comile_ss:
6728 case Intrinsic::x86_sse_comigt_ss:
6729 case Intrinsic::x86_sse_comige_ss:
6730 case Intrinsic::x86_sse_comineq_ss:
6731 case Intrinsic::x86_sse_ucomieq_ss:
6732 case Intrinsic::x86_sse_ucomilt_ss:
6733 case Intrinsic::x86_sse_ucomile_ss:
6734 case Intrinsic::x86_sse_ucomigt_ss:
6735 case Intrinsic::x86_sse_ucomige_ss:
6736 case Intrinsic::x86_sse_ucomineq_ss:
6737 case Intrinsic::x86_sse2_comieq_sd:
6738 case Intrinsic::x86_sse2_comilt_sd:
6739 case Intrinsic::x86_sse2_comile_sd:
6740 case Intrinsic::x86_sse2_comigt_sd:
6741 case Intrinsic::x86_sse2_comige_sd:
6742 case Intrinsic::x86_sse2_comineq_sd:
6743 case Intrinsic::x86_sse2_ucomieq_sd:
6744 case Intrinsic::x86_sse2_ucomilt_sd:
6745 case Intrinsic::x86_sse2_ucomile_sd:
6746 case Intrinsic::x86_sse2_ucomigt_sd:
6747 case Intrinsic::x86_sse2_ucomige_sd:
6748 case Intrinsic::x86_sse2_ucomineq_sd: {
6749 unsigned Opc = 0;
6750 ISD::CondCode CC = ISD::SETCC_INVALID;
6751 switch (IntNo) {
6752 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006753 case Intrinsic::x86_sse_comieq_ss:
6754 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006755 Opc = X86ISD::COMI;
6756 CC = ISD::SETEQ;
6757 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006758 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006759 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006760 Opc = X86ISD::COMI;
6761 CC = ISD::SETLT;
6762 break;
6763 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006764 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006765 Opc = X86ISD::COMI;
6766 CC = ISD::SETLE;
6767 break;
6768 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006769 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006770 Opc = X86ISD::COMI;
6771 CC = ISD::SETGT;
6772 break;
6773 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006774 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006775 Opc = X86ISD::COMI;
6776 CC = ISD::SETGE;
6777 break;
6778 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006779 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006780 Opc = X86ISD::COMI;
6781 CC = ISD::SETNE;
6782 break;
6783 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006784 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006785 Opc = X86ISD::UCOMI;
6786 CC = ISD::SETEQ;
6787 break;
6788 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006789 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006790 Opc = X86ISD::UCOMI;
6791 CC = ISD::SETLT;
6792 break;
6793 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006794 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006795 Opc = X86ISD::UCOMI;
6796 CC = ISD::SETLE;
6797 break;
6798 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006799 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006800 Opc = X86ISD::UCOMI;
6801 CC = ISD::SETGT;
6802 break;
6803 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006804 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006805 Opc = X86ISD::UCOMI;
6806 CC = ISD::SETGE;
6807 break;
6808 case Intrinsic::x86_sse_ucomineq_ss:
6809 case Intrinsic::x86_sse2_ucomineq_sd:
6810 Opc = X86ISD::UCOMI;
6811 CC = ISD::SETNE;
6812 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006813 }
Evan Cheng734503b2006-09-11 02:19:56 +00006814
Dan Gohman475871a2008-07-27 21:46:04 +00006815 SDValue LHS = Op.getOperand(1);
6816 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006817 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006818 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006819 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6820 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6821 DAG.getConstant(X86CC, MVT::i8), Cond);
6822 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006823 }
Eric Christopher71c67532009-07-29 00:28:05 +00006824 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006825 // an integer value, not just an instruction so lower it to the ptest
6826 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006827 case Intrinsic::x86_sse41_ptestz:
6828 case Intrinsic::x86_sse41_ptestc:
6829 case Intrinsic::x86_sse41_ptestnzc:{
6830 unsigned X86CC = 0;
6831 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006832 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006833 case Intrinsic::x86_sse41_ptestz:
6834 // ZF = 1
6835 X86CC = X86::COND_E;
6836 break;
6837 case Intrinsic::x86_sse41_ptestc:
6838 // CF = 1
6839 X86CC = X86::COND_B;
6840 break;
Eric Christopherfd179292009-08-27 18:07:15 +00006841 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00006842 // ZF and CF = 0
6843 X86CC = X86::COND_A;
6844 break;
6845 }
Eric Christopherfd179292009-08-27 18:07:15 +00006846
Eric Christopher71c67532009-07-29 00:28:05 +00006847 SDValue LHS = Op.getOperand(1);
6848 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006849 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6850 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6851 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6852 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006853 }
Evan Cheng5759f972008-05-04 09:15:50 +00006854
6855 // Fix vector shift instructions where the last operand is a non-immediate
6856 // i32 value.
6857 case Intrinsic::x86_sse2_pslli_w:
6858 case Intrinsic::x86_sse2_pslli_d:
6859 case Intrinsic::x86_sse2_pslli_q:
6860 case Intrinsic::x86_sse2_psrli_w:
6861 case Intrinsic::x86_sse2_psrli_d:
6862 case Intrinsic::x86_sse2_psrli_q:
6863 case Intrinsic::x86_sse2_psrai_w:
6864 case Intrinsic::x86_sse2_psrai_d:
6865 case Intrinsic::x86_mmx_pslli_w:
6866 case Intrinsic::x86_mmx_pslli_d:
6867 case Intrinsic::x86_mmx_pslli_q:
6868 case Intrinsic::x86_mmx_psrli_w:
6869 case Intrinsic::x86_mmx_psrli_d:
6870 case Intrinsic::x86_mmx_psrli_q:
6871 case Intrinsic::x86_mmx_psrai_w:
6872 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006873 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006874 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006875 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006876
6877 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006878 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006879 switch (IntNo) {
6880 case Intrinsic::x86_sse2_pslli_w:
6881 NewIntNo = Intrinsic::x86_sse2_psll_w;
6882 break;
6883 case Intrinsic::x86_sse2_pslli_d:
6884 NewIntNo = Intrinsic::x86_sse2_psll_d;
6885 break;
6886 case Intrinsic::x86_sse2_pslli_q:
6887 NewIntNo = Intrinsic::x86_sse2_psll_q;
6888 break;
6889 case Intrinsic::x86_sse2_psrli_w:
6890 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6891 break;
6892 case Intrinsic::x86_sse2_psrli_d:
6893 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6894 break;
6895 case Intrinsic::x86_sse2_psrli_q:
6896 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6897 break;
6898 case Intrinsic::x86_sse2_psrai_w:
6899 NewIntNo = Intrinsic::x86_sse2_psra_w;
6900 break;
6901 case Intrinsic::x86_sse2_psrai_d:
6902 NewIntNo = Intrinsic::x86_sse2_psra_d;
6903 break;
6904 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00006905 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006906 switch (IntNo) {
6907 case Intrinsic::x86_mmx_pslli_w:
6908 NewIntNo = Intrinsic::x86_mmx_psll_w;
6909 break;
6910 case Intrinsic::x86_mmx_pslli_d:
6911 NewIntNo = Intrinsic::x86_mmx_psll_d;
6912 break;
6913 case Intrinsic::x86_mmx_pslli_q:
6914 NewIntNo = Intrinsic::x86_mmx_psll_q;
6915 break;
6916 case Intrinsic::x86_mmx_psrli_w:
6917 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6918 break;
6919 case Intrinsic::x86_mmx_psrli_d:
6920 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6921 break;
6922 case Intrinsic::x86_mmx_psrli_q:
6923 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6924 break;
6925 case Intrinsic::x86_mmx_psrai_w:
6926 NewIntNo = Intrinsic::x86_mmx_psra_w;
6927 break;
6928 case Intrinsic::x86_mmx_psrai_d:
6929 NewIntNo = Intrinsic::x86_mmx_psra_d;
6930 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00006931 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00006932 }
6933 break;
6934 }
6935 }
Mon P Wangefa42202009-09-03 19:56:25 +00006936
6937 // The vector shift intrinsics with scalars uses 32b shift amounts but
6938 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
6939 // to be zero.
6940 SDValue ShOps[4];
6941 ShOps[0] = ShAmt;
6942 ShOps[1] = DAG.getConstant(0, MVT::i32);
6943 if (ShAmtVT == MVT::v4i32) {
6944 ShOps[2] = DAG.getUNDEF(MVT::i32);
6945 ShOps[3] = DAG.getUNDEF(MVT::i32);
6946 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
6947 } else {
6948 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
6949 }
6950
Owen Andersone50ed302009-08-10 22:56:29 +00006951 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00006952 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006953 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006954 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00006955 Op.getOperand(1), ShAmt);
6956 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006957 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006958}
Evan Cheng72261582005-12-20 06:22:03 +00006959
Dan Gohman475871a2008-07-27 21:46:04 +00006960SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00006961 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006962 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006963
6964 if (Depth > 0) {
6965 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6966 SDValue Offset =
6967 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00006968 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006969 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00006970 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006971 FrameAddr, Offset),
Bill Wendling64e87322009-01-16 19:25:27 +00006972 NULL, 0);
6973 }
6974
6975 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00006976 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00006977 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006978 RetAddrFI, NULL, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006979}
6980
Dan Gohman475871a2008-07-27 21:46:04 +00006981SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00006982 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6983 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00006984 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006985 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00006986 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6987 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00006988 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00006989 while (Depth--)
Dale Johannesendd64c412009-02-04 00:33:20 +00006990 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00006991 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00006992}
6993
Dan Gohman475871a2008-07-27 21:46:04 +00006994SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00006995 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006996 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006997}
6998
Dan Gohman475871a2008-07-27 21:46:04 +00006999SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007000{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007001 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00007002 SDValue Chain = Op.getOperand(0);
7003 SDValue Offset = Op.getOperand(1);
7004 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007005 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007006
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007007 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
7008 getPointerTy());
7009 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007010
Dale Johannesene4d209d2009-02-03 20:21:25 +00007011 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007012 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007013 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
7014 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00007015 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007016 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007017
Dale Johannesene4d209d2009-02-03 20:21:25 +00007018 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007019 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007020 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007021}
7022
Dan Gohman475871a2008-07-27 21:46:04 +00007023SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00007024 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00007025 SDValue Root = Op.getOperand(0);
7026 SDValue Trmp = Op.getOperand(1); // trampoline
7027 SDValue FPtr = Op.getOperand(2); // nested function
7028 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007029 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007030
Dan Gohman69de1932008-02-06 22:27:42 +00007031 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007032
7033 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007034 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00007035
7036 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00007037 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
7038 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00007039
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007040 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7041 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007042
7043 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7044
7045 // Load the pointer to the nested function into R11.
7046 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00007047 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00007048 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007049 Addr, TrmpAddr, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007050
Owen Anderson825b72b2009-08-11 20:47:22 +00007051 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7052 DAG.getConstant(2, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007053 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007054
7055 // Load the 'nest' parameter value into R10.
7056 // R10 is specified in X86CallingConv.td
7057 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00007058 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7059 DAG.getConstant(10, MVT::i64));
7060 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007061 Addr, TrmpAddr, 10);
Duncan Sands339e14f2008-01-16 22:55:25 +00007062
Owen Anderson825b72b2009-08-11 20:47:22 +00007063 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7064 DAG.getConstant(12, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007065 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007066
7067 // Jump to the nested function.
7068 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00007069 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7070 DAG.getConstant(20, MVT::i64));
7071 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007072 Addr, TrmpAddr, 20);
Duncan Sands339e14f2008-01-16 22:55:25 +00007073
7074 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00007075 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7076 DAG.getConstant(22, MVT::i64));
7077 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00007078 TrmpAddr, 22);
Duncan Sands339e14f2008-01-16 22:55:25 +00007079
Dan Gohman475871a2008-07-27 21:46:04 +00007080 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007081 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007082 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007083 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00007084 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00007085 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00007086 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00007087 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007088
7089 switch (CC) {
7090 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007091 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007092 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007093 case CallingConv::X86_StdCall: {
7094 // Pass 'nest' parameter in ECX.
7095 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007096 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007097
7098 // Check that ECX wasn't needed by an 'inreg' parameter.
7099 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00007100 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007101
Chris Lattner58d74912008-03-12 17:45:29 +00007102 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00007103 unsigned InRegCount = 0;
7104 unsigned Idx = 1;
7105
7106 for (FunctionType::param_iterator I = FTy->param_begin(),
7107 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00007108 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00007109 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007110 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007111
7112 if (InRegCount > 2) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00007113 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007114 }
7115 }
7116 break;
7117 }
7118 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00007119 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007120 // Pass 'nest' parameter in EAX.
7121 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007122 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007123 break;
7124 }
7125
Dan Gohman475871a2008-07-27 21:46:04 +00007126 SDValue OutChains[4];
7127 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007128
Owen Anderson825b72b2009-08-11 20:47:22 +00007129 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7130 DAG.getConstant(10, MVT::i32));
7131 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007132
Chris Lattnera62fe662010-02-05 19:20:30 +00007133 // This is storing the opcode for MOV32ri.
7134 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007135 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007136 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007137 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman69de1932008-02-06 22:27:42 +00007138 Trmp, TrmpAddr, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007139
Owen Anderson825b72b2009-08-11 20:47:22 +00007140 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7141 DAG.getConstant(1, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007142 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007143
Chris Lattnera62fe662010-02-05 19:20:30 +00007144 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00007145 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7146 DAG.getConstant(5, MVT::i32));
7147 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00007148 TrmpAddr, 5, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007149
Owen Anderson825b72b2009-08-11 20:47:22 +00007150 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7151 DAG.getConstant(6, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007152 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007153
Dan Gohman475871a2008-07-27 21:46:04 +00007154 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007155 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007156 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007157 }
7158}
7159
Dan Gohman475871a2008-07-27 21:46:04 +00007160SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007161 /*
7162 The rounding mode is in bits 11:10 of FPSR, and has the following
7163 settings:
7164 00 Round to nearest
7165 01 Round to -inf
7166 10 Round to +inf
7167 11 Round to 0
7168
7169 FLT_ROUNDS, on the other hand, expects the following:
7170 -1 Undefined
7171 0 Round to 0
7172 1 Round to nearest
7173 2 Round to +inf
7174 3 Round to -inf
7175
7176 To perform the conversion, we do:
7177 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7178 */
7179
7180 MachineFunction &MF = DAG.getMachineFunction();
7181 const TargetMachine &TM = MF.getTarget();
7182 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7183 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00007184 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007185 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007186
7187 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00007188 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007189 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007190
Owen Anderson825b72b2009-08-11 20:47:22 +00007191 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007192 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007193
7194 // Load FP Control Word from stack slot
Owen Anderson825b72b2009-08-11 20:47:22 +00007195 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007196
7197 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00007198 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007199 DAG.getNode(ISD::SRL, dl, MVT::i16,
7200 DAG.getNode(ISD::AND, dl, MVT::i16,
7201 CWD, DAG.getConstant(0x800, MVT::i16)),
7202 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00007203 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007204 DAG.getNode(ISD::SRL, dl, MVT::i16,
7205 DAG.getNode(ISD::AND, dl, MVT::i16,
7206 CWD, DAG.getConstant(0x400, MVT::i16)),
7207 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007208
Dan Gohman475871a2008-07-27 21:46:04 +00007209 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00007210 DAG.getNode(ISD::AND, dl, MVT::i16,
7211 DAG.getNode(ISD::ADD, dl, MVT::i16,
7212 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7213 DAG.getConstant(1, MVT::i16)),
7214 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007215
7216
Duncan Sands83ec4b62008-06-06 12:08:01 +00007217 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007218 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007219}
7220
Dan Gohman475871a2008-07-27 21:46:04 +00007221SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007222 EVT VT = Op.getValueType();
7223 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007224 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007225 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007226
7227 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007228 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00007229 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00007230 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007231 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007232 }
Evan Cheng18efe262007-12-14 02:13:44 +00007233
Evan Cheng152804e2007-12-14 08:30:15 +00007234 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007235 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007236 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007237
7238 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007239 SDValue Ops[] = {
7240 Op,
7241 DAG.getConstant(NumBits+NumBits-1, OpVT),
7242 DAG.getConstant(X86::COND_E, MVT::i8),
7243 Op.getValue(1)
7244 };
7245 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007246
7247 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007248 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00007249
Owen Anderson825b72b2009-08-11 20:47:22 +00007250 if (VT == MVT::i8)
7251 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007252 return Op;
7253}
7254
Dan Gohman475871a2008-07-27 21:46:04 +00007255SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007256 EVT VT = Op.getValueType();
7257 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007258 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007259 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007260
7261 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007262 if (VT == MVT::i8) {
7263 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007264 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007265 }
Evan Cheng152804e2007-12-14 08:30:15 +00007266
7267 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007268 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007269 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007270
7271 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007272 SDValue Ops[] = {
7273 Op,
7274 DAG.getConstant(NumBits, OpVT),
7275 DAG.getConstant(X86::COND_E, MVT::i8),
7276 Op.getValue(1)
7277 };
7278 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007279
Owen Anderson825b72b2009-08-11 20:47:22 +00007280 if (VT == MVT::i8)
7281 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007282 return Op;
7283}
7284
Mon P Wangaf9b9522008-12-18 21:42:19 +00007285SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007286 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007287 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007288 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00007289
Mon P Wangaf9b9522008-12-18 21:42:19 +00007290 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7291 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7292 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7293 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7294 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7295 //
7296 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7297 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7298 // return AloBlo + AloBhi + AhiBlo;
7299
7300 SDValue A = Op.getOperand(0);
7301 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007302
Dale Johannesene4d209d2009-02-03 20:21:25 +00007303 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007304 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7305 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007306 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007307 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7308 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007309 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007310 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007311 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007312 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007313 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007314 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007315 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007316 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007317 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007318 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007319 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7320 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007321 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007322 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7323 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007324 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7325 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007326 return Res;
7327}
7328
7329
Bill Wendling74c37652008-12-09 22:08:41 +00007330SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
7331 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7332 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007333 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7334 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007335 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007336 SDValue LHS = N->getOperand(0);
7337 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007338 unsigned BaseOp = 0;
7339 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007340 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007341
7342 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007343 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007344 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007345 // A subtract of one will be selected as a INC. Note that INC doesn't
7346 // set CF, so we can't do this for UADDO.
7347 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7348 if (C->getAPIntValue() == 1) {
7349 BaseOp = X86ISD::INC;
7350 Cond = X86::COND_O;
7351 break;
7352 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007353 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007354 Cond = X86::COND_O;
7355 break;
7356 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007357 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007358 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007359 break;
7360 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007361 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7362 // set CF, so we can't do this for USUBO.
7363 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7364 if (C->getAPIntValue() == 1) {
7365 BaseOp = X86ISD::DEC;
7366 Cond = X86::COND_O;
7367 break;
7368 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007369 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007370 Cond = X86::COND_O;
7371 break;
7372 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007373 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00007374 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007375 break;
7376 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007377 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00007378 Cond = X86::COND_O;
7379 break;
7380 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007381 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00007382 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007383 break;
7384 }
Bill Wendling3fafd932008-11-26 22:37:40 +00007385
Bill Wendling61edeb52008-12-02 01:06:39 +00007386 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007387 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007388 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00007389
Bill Wendling61edeb52008-12-02 01:06:39 +00007390 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007391 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007392 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007393
Bill Wendling61edeb52008-12-02 01:06:39 +00007394 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7395 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007396}
7397
Dan Gohman475871a2008-07-27 21:46:04 +00007398SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007399 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007400 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00007401 unsigned Reg = 0;
7402 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007403 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007404 default:
7405 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007406 case MVT::i8: Reg = X86::AL; size = 1; break;
7407 case MVT::i16: Reg = X86::AX; size = 2; break;
7408 case MVT::i32: Reg = X86::EAX; size = 4; break;
7409 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007410 assert(Subtarget->is64Bit() && "Node not type legal!");
7411 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00007412 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007413 }
Dale Johannesendd64c412009-02-04 00:33:20 +00007414 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00007415 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00007416 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007417 Op.getOperand(1),
7418 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00007419 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007420 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007421 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007422 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007423 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007424 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007425 return cpOut;
7426}
7427
Duncan Sands1607f052008-12-01 11:39:25 +00007428SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00007429 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00007430 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007431 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007432 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007433 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007434 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007435 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7436 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007437 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007438 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7439 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007440 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007441 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007442 rdx.getValue(1)
7443 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007444 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007445}
7446
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007447SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
7448 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007449 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007450 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007451 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007452 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007453 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007454 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007455 Node->getOperand(0),
7456 Node->getOperand(1), negOp,
7457 cast<AtomicSDNode>(Node)->getSrcValue(),
7458 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007459}
7460
Evan Cheng0db9fe62006-04-25 20:13:52 +00007461/// LowerOperation - Provide custom lowering hooks for some operations.
7462///
Dan Gohman475871a2008-07-27 21:46:04 +00007463SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007464 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007465 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007466 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7467 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007468 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00007469 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007470 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7471 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7472 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7473 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7474 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7475 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007476 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007477 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007478 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007479 case ISD::SHL_PARTS:
7480 case ISD::SRA_PARTS:
7481 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7482 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007483 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007484 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007485 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007486 case ISD::FABS: return LowerFABS(Op, DAG);
7487 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007488 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007489 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007490 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007491 case ISD::SELECT: return LowerSELECT(Op, DAG);
7492 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007493 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007494 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007495 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007496 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007497 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007498 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7499 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007500 case ISD::FRAME_TO_ARGS_OFFSET:
7501 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007502 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007503 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007504 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007505 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007506 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7507 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007508 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007509 case ISD::SADDO:
7510 case ISD::UADDO:
7511 case ISD::SSUBO:
7512 case ISD::USUBO:
7513 case ISD::SMULO:
7514 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007515 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007516 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007517}
7518
Duncan Sands1607f052008-12-01 11:39:25 +00007519void X86TargetLowering::
7520ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
7521 SelectionDAG &DAG, unsigned NewOp) {
Owen Andersone50ed302009-08-10 22:56:29 +00007522 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007523 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007524 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007525
7526 SDValue Chain = Node->getOperand(0);
7527 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007528 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007529 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007530 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007531 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007532 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007533 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007534 SDValue Result =
7535 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7536 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007537 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007538 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007539 Results.push_back(Result.getValue(2));
7540}
7541
Duncan Sands126d9072008-07-04 11:47:58 +00007542/// ReplaceNodeResults - Replace a node with an illegal result type
7543/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007544void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7545 SmallVectorImpl<SDValue>&Results,
7546 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007547 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007548 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007549 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007550 assert(false && "Do not know how to custom type legalize this operation!");
7551 return;
7552 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007553 std::pair<SDValue,SDValue> Vals =
7554 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007555 SDValue FIST = Vals.first, StackSlot = Vals.second;
7556 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007557 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007558 // Return a load from the stack slot.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007559 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007560 }
7561 return;
7562 }
7563 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007564 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007565 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007566 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007567 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007568 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007569 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007570 eax.getValue(2));
7571 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7572 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007573 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007574 Results.push_back(edx.getValue(1));
7575 return;
7576 }
Mon P Wangcd6e7252009-11-30 02:42:02 +00007577 case ISD::SDIV:
7578 case ISD::UDIV:
7579 case ISD::SREM:
7580 case ISD::UREM: {
7581 EVT WidenVT = getTypeToTransformTo(*DAG.getContext(), N->getValueType(0));
7582 Results.push_back(DAG.UnrollVectorOp(N, WidenVT.getVectorNumElements()));
7583 return;
7584 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007585 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007586 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007587 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007588 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007589 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7590 DAG.getConstant(0, MVT::i32));
7591 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7592 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007593 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7594 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007595 cpInL.getValue(1));
7596 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007597 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7598 DAG.getConstant(0, MVT::i32));
7599 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7600 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007601 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007602 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007603 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007604 swapInL.getValue(1));
7605 SDValue Ops[] = { swapInH.getValue(0),
7606 N->getOperand(1),
7607 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007608 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007609 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007610 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007611 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007612 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007613 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007614 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007615 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007616 Results.push_back(cpOutH.getValue(1));
7617 return;
7618 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007619 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007620 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7621 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007622 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007623 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7624 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007625 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007626 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7627 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007628 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007629 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7630 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007631 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007632 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7633 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007634 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007635 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7636 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007637 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007638 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7639 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007640 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007641}
7642
Evan Cheng72261582005-12-20 06:22:03 +00007643const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7644 switch (Opcode) {
7645 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007646 case X86ISD::BSF: return "X86ISD::BSF";
7647 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007648 case X86ISD::SHLD: return "X86ISD::SHLD";
7649 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007650 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007651 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007652 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007653 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007654 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007655 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007656 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7657 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7658 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007659 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007660 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007661 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007662 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007663 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007664 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007665 case X86ISD::COMI: return "X86ISD::COMI";
7666 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007667 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00007668 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00007669 case X86ISD::CMOV: return "X86ISD::CMOV";
7670 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007671 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007672 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7673 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007674 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007675 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007676 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007677 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007678 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007679 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7680 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007681 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007682 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007683 case X86ISD::FMAX: return "X86ISD::FMAX";
7684 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007685 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7686 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007687 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007688 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007689 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007690 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007691 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007692 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7693 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007694 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7695 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7696 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7697 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7698 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7699 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007700 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7701 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007702 case X86ISD::VSHL: return "X86ISD::VSHL";
7703 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007704 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7705 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7706 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7707 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7708 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7709 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7710 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7711 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7712 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7713 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007714 case X86ISD::ADD: return "X86ISD::ADD";
7715 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007716 case X86ISD::SMUL: return "X86ISD::SMUL";
7717 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007718 case X86ISD::INC: return "X86ISD::INC";
7719 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007720 case X86ISD::OR: return "X86ISD::OR";
7721 case X86ISD::XOR: return "X86ISD::XOR";
7722 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007723 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007724 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007725 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Evan Cheng72261582005-12-20 06:22:03 +00007726 }
7727}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007728
Chris Lattnerc9addb72007-03-30 23:15:24 +00007729// isLegalAddressingMode - Return true if the addressing mode represented
7730// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007731bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007732 const Type *Ty) const {
7733 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007734 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007735
Chris Lattnerc9addb72007-03-30 23:15:24 +00007736 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007737 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007738 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007739
Chris Lattnerc9addb72007-03-30 23:15:24 +00007740 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007741 unsigned GVFlags =
7742 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007743
Chris Lattnerdfed4132009-07-10 07:38:24 +00007744 // If a reference to this global requires an extra load, we can't fold it.
7745 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007746 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007747
Chris Lattnerdfed4132009-07-10 07:38:24 +00007748 // If BaseGV requires a register for the PIC base, we cannot also have a
7749 // BaseReg specified.
7750 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007751 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007752
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007753 // If lower 4G is not available, then we must use rip-relative addressing.
7754 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7755 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007756 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007757
Chris Lattnerc9addb72007-03-30 23:15:24 +00007758 switch (AM.Scale) {
7759 case 0:
7760 case 1:
7761 case 2:
7762 case 4:
7763 case 8:
7764 // These scales always work.
7765 break;
7766 case 3:
7767 case 5:
7768 case 9:
7769 // These scales are formed with basereg+scalereg. Only accept if there is
7770 // no basereg yet.
7771 if (AM.HasBaseReg)
7772 return false;
7773 break;
7774 default: // Other stuff never works.
7775 return false;
7776 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007777
Chris Lattnerc9addb72007-03-30 23:15:24 +00007778 return true;
7779}
7780
7781
Evan Cheng2bd122c2007-10-26 01:56:11 +00007782bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
7783 if (!Ty1->isInteger() || !Ty2->isInteger())
7784 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007785 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7786 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007787 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007788 return false;
7789 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007790}
7791
Owen Andersone50ed302009-08-10 22:56:29 +00007792bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007793 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007794 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007795 unsigned NumBits1 = VT1.getSizeInBits();
7796 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007797 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007798 return false;
7799 return Subtarget->is64Bit() || NumBits1 < 64;
7800}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007801
Dan Gohman97121ba2009-04-08 00:15:30 +00007802bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007803 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Dan Gohman5ad7de22010-01-15 22:18:15 +00007804 return Ty1->isInteger(32) && Ty2->isInteger(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007805}
7806
Owen Andersone50ed302009-08-10 22:56:29 +00007807bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007808 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007809 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007810}
7811
Owen Andersone50ed302009-08-10 22:56:29 +00007812bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007813 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007814 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007815}
7816
Evan Cheng60c07e12006-07-05 22:17:51 +00007817/// isShuffleMaskLegal - Targets can use this to indicate that they only
7818/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7819/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7820/// are assumed to be legal.
7821bool
Eric Christopherfd179292009-08-27 18:07:15 +00007822X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007823 EVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007824 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007825 if (VT.getSizeInBits() == 64)
7826 return false;
7827
Nate Begemana09008b2009-10-19 02:17:23 +00007828 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00007829 return (VT.getVectorNumElements() == 2 ||
7830 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7831 isMOVLMask(M, VT) ||
7832 isSHUFPMask(M, VT) ||
7833 isPSHUFDMask(M, VT) ||
7834 isPSHUFHWMask(M, VT) ||
7835 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00007836 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00007837 isUNPCKLMask(M, VT) ||
7838 isUNPCKHMask(M, VT) ||
7839 isUNPCKL_v_undef_Mask(M, VT) ||
7840 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007841}
7842
Dan Gohman7d8143f2008-04-09 20:09:42 +00007843bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007844X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007845 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007846 unsigned NumElts = VT.getVectorNumElements();
7847 // FIXME: This collection of masks seems suspect.
7848 if (NumElts == 2)
7849 return true;
7850 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7851 return (isMOVLMask(Mask, VT) ||
7852 isCommutedMOVLMask(Mask, VT, true) ||
7853 isSHUFPMask(Mask, VT) ||
7854 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007855 }
7856 return false;
7857}
7858
7859//===----------------------------------------------------------------------===//
7860// X86 Scheduler Hooks
7861//===----------------------------------------------------------------------===//
7862
Mon P Wang63307c32008-05-05 19:05:59 +00007863// private utility function
7864MachineBasicBlock *
7865X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7866 MachineBasicBlock *MBB,
7867 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007868 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007869 unsigned LoadOpc,
7870 unsigned CXchgOpc,
7871 unsigned copyOpc,
7872 unsigned notOpc,
7873 unsigned EAXreg,
7874 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007875 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007876 // For the atomic bitwise operator, we generate
7877 // thisMBB:
7878 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007879 // ld t1 = [bitinstr.addr]
7880 // op t2 = t1, [bitinstr.val]
7881 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007882 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7883 // bz newMBB
7884 // fallthrough -->nextMBB
7885 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7886 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007887 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007888 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007889
Mon P Wang63307c32008-05-05 19:05:59 +00007890 /// First build the CFG
7891 MachineFunction *F = MBB->getParent();
7892 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007893 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7894 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7895 F->insert(MBBIter, newMBB);
7896 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007897
Mon P Wang63307c32008-05-05 19:05:59 +00007898 // Move all successors to thisMBB to nextMBB
7899 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007900
Mon P Wang63307c32008-05-05 19:05:59 +00007901 // Update thisMBB to fall through to newMBB
7902 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007903
Mon P Wang63307c32008-05-05 19:05:59 +00007904 // newMBB jumps to itself and fall through to nextMBB
7905 newMBB->addSuccessor(nextMBB);
7906 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007907
Mon P Wang63307c32008-05-05 19:05:59 +00007908 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007909 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007910 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007911 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007912 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007913 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007914 int numArgs = bInstr->getNumOperands() - 1;
7915 for (int i=0; i < numArgs; ++i)
7916 argOpers[i] = &bInstr->getOperand(i+1);
7917
7918 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007919 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7920 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007921
Dale Johannesen140be2d2008-08-19 18:47:28 +00007922 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007923 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007924 for (int i=0; i <= lastAddrIndx; ++i)
7925 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007926
Dale Johannesen140be2d2008-08-19 18:47:28 +00007927 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007928 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007929 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007930 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007931 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007932 tt = t1;
7933
Dale Johannesen140be2d2008-08-19 18:47:28 +00007934 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00007935 assert((argOpers[valArgIndx]->isReg() ||
7936 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007937 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00007938 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007939 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007940 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007941 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007942 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00007943 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007944
Dale Johannesene4d209d2009-02-03 20:21:25 +00007945 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00007946 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007947
Dale Johannesene4d209d2009-02-03 20:21:25 +00007948 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00007949 for (int i=0; i <= lastAddrIndx; ++i)
7950 (*MIB).addOperand(*argOpers[i]);
7951 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00007952 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007953 (*MIB).setMemRefs(bInstr->memoperands_begin(),
7954 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00007955
Dale Johannesene4d209d2009-02-03 20:21:25 +00007956 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00007957 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007958
Mon P Wang63307c32008-05-05 19:05:59 +00007959 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007960 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007961
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007962 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007963 return nextMBB;
7964}
7965
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00007966// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00007967MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007968X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7969 MachineBasicBlock *MBB,
7970 unsigned regOpcL,
7971 unsigned regOpcH,
7972 unsigned immOpcL,
7973 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007974 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007975 // For the atomic bitwise operator, we generate
7976 // thisMBB (instructions are in pairs, except cmpxchg8b)
7977 // ld t1,t2 = [bitinstr.addr]
7978 // newMBB:
7979 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7980 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00007981 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007982 // mov ECX, EBX <- t5, t6
7983 // mov EAX, EDX <- t1, t2
7984 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
7985 // mov t3, t4 <- EAX, EDX
7986 // bz newMBB
7987 // result in out1, out2
7988 // fallthrough -->nextMBB
7989
7990 const TargetRegisterClass *RC = X86::GR32RegisterClass;
7991 const unsigned LoadOpc = X86::MOV32rm;
7992 const unsigned copyOpc = X86::MOV32rr;
7993 const unsigned NotOpc = X86::NOT32r;
7994 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7995 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7996 MachineFunction::iterator MBBIter = MBB;
7997 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007998
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007999 /// First build the CFG
8000 MachineFunction *F = MBB->getParent();
8001 MachineBasicBlock *thisMBB = MBB;
8002 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8003 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8004 F->insert(MBBIter, newMBB);
8005 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008006
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008007 // Move all successors to thisMBB to nextMBB
8008 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008009
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008010 // Update thisMBB to fall through to newMBB
8011 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008012
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008013 // newMBB jumps to itself and fall through to nextMBB
8014 newMBB->addSuccessor(nextMBB);
8015 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008016
Dale Johannesene4d209d2009-02-03 20:21:25 +00008017 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008018 // Insert instructions into newMBB based on incoming instruction
8019 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008020 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008021 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008022 MachineOperand& dest1Oper = bInstr->getOperand(0);
8023 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008024 MachineOperand* argOpers[2 + X86AddrNumOperands];
8025 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008026 argOpers[i] = &bInstr->getOperand(i+2);
8027
Evan Chengad5b52f2010-01-08 19:14:57 +00008028 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008029 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00008030
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008031 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008032 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008033 for (int i=0; i <= lastAddrIndx; ++i)
8034 (*MIB).addOperand(*argOpers[i]);
8035 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008036 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00008037 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00008038 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008039 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00008040 MachineOperand newOp3 = *(argOpers[3]);
8041 if (newOp3.isImm())
8042 newOp3.setImm(newOp3.getImm()+4);
8043 else
8044 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008045 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00008046 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008047
8048 // t3/4 are defined later, at the bottom of the loop
8049 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
8050 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008051 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008052 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008053 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008054 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
8055
Evan Cheng306b4ca2010-01-08 23:41:50 +00008056 // The subsequent operations should be using the destination registers of
8057 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00008058 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008059 t1 = F->getRegInfo().createVirtualRegister(RC);
8060 t2 = F->getRegInfo().createVirtualRegister(RC);
8061 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
8062 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008063 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008064 t1 = dest1Oper.getReg();
8065 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008066 }
8067
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008068 int valArgIndx = lastAddrIndx + 1;
8069 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00008070 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008071 "invalid operand");
8072 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
8073 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008074 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008075 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008076 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008077 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00008078 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008079 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008080 (*MIB).addOperand(*argOpers[valArgIndx]);
8081 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008082 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008083 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008084 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008085 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008086 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008087 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008088 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00008089 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008090 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008091 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008092
Dale Johannesene4d209d2009-02-03 20:21:25 +00008093 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008094 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008095 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008096 MIB.addReg(t2);
8097
Dale Johannesene4d209d2009-02-03 20:21:25 +00008098 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008099 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008100 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008101 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00008102
Dale Johannesene4d209d2009-02-03 20:21:25 +00008103 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008104 for (int i=0; i <= lastAddrIndx; ++i)
8105 (*MIB).addOperand(*argOpers[i]);
8106
8107 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008108 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8109 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008110
Dale Johannesene4d209d2009-02-03 20:21:25 +00008111 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008112 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008113 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008114 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008115
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008116 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00008117 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008118
8119 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
8120 return nextMBB;
8121}
8122
8123// private utility function
8124MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00008125X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8126 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008127 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008128 // For the atomic min/max operator, we generate
8129 // thisMBB:
8130 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008131 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00008132 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00008133 // cmp t1, t2
8134 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00008135 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008136 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8137 // bz newMBB
8138 // fallthrough -->nextMBB
8139 //
8140 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8141 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008142 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008143 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008144
Mon P Wang63307c32008-05-05 19:05:59 +00008145 /// First build the CFG
8146 MachineFunction *F = MBB->getParent();
8147 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008148 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8149 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8150 F->insert(MBBIter, newMBB);
8151 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008152
Dan Gohmand6708ea2009-08-15 01:38:56 +00008153 // Move all successors of thisMBB to nextMBB
Mon P Wang63307c32008-05-05 19:05:59 +00008154 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008155
Mon P Wang63307c32008-05-05 19:05:59 +00008156 // Update thisMBB to fall through to newMBB
8157 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008158
Mon P Wang63307c32008-05-05 19:05:59 +00008159 // newMBB jumps to newMBB and fall through to nextMBB
8160 newMBB->addSuccessor(nextMBB);
8161 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008162
Dale Johannesene4d209d2009-02-03 20:21:25 +00008163 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008164 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008165 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008166 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00008167 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008168 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008169 int numArgs = mInstr->getNumOperands() - 1;
8170 for (int i=0; i < numArgs; ++i)
8171 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008172
Mon P Wang63307c32008-05-05 19:05:59 +00008173 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008174 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
8175 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008176
Mon P Wangab3e7472008-05-05 22:56:23 +00008177 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008178 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008179 for (int i=0; i <= lastAddrIndx; ++i)
8180 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00008181
Mon P Wang63307c32008-05-05 19:05:59 +00008182 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00008183 assert((argOpers[valArgIndx]->isReg() ||
8184 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008185 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00008186
8187 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00008188 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008189 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00008190 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008191 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008192 (*MIB).addOperand(*argOpers[valArgIndx]);
8193
Dale Johannesene4d209d2009-02-03 20:21:25 +00008194 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00008195 MIB.addReg(t1);
8196
Dale Johannesene4d209d2009-02-03 20:21:25 +00008197 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00008198 MIB.addReg(t1);
8199 MIB.addReg(t2);
8200
8201 // Generate movc
8202 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008203 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00008204 MIB.addReg(t2);
8205 MIB.addReg(t1);
8206
8207 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00008208 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00008209 for (int i=0; i <= lastAddrIndx; ++i)
8210 (*MIB).addOperand(*argOpers[i]);
8211 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00008212 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008213 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8214 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00008215
Dale Johannesene4d209d2009-02-03 20:21:25 +00008216 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00008217 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008218
Mon P Wang63307c32008-05-05 19:05:59 +00008219 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00008220 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008221
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008222 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008223 return nextMBB;
8224}
8225
Eric Christopherf83a5de2009-08-27 18:08:16 +00008226// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
8227// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008228MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00008229X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00008230 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00008231
8232 MachineFunction *F = BB->getParent();
8233 DebugLoc dl = MI->getDebugLoc();
8234 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8235
8236 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00008237 if (memArg)
8238 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8239 else
8240 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00008241
8242 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8243
8244 for (unsigned i = 0; i < numArgs; ++i) {
8245 MachineOperand &Op = MI->getOperand(i+1);
8246
8247 if (!(Op.isReg() && Op.isImplicit()))
8248 MIB.addOperand(Op);
8249 }
8250
8251 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
8252 .addReg(X86::XMM0);
8253
8254 F->DeleteMachineInstr(MI);
8255
8256 return BB;
8257}
8258
8259MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00008260X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8261 MachineInstr *MI,
8262 MachineBasicBlock *MBB) const {
8263 // Emit code to save XMM registers to the stack. The ABI says that the
8264 // number of registers to save is given in %al, so it's theoretically
8265 // possible to do an indirect jump trick to avoid saving all of them,
8266 // however this code takes a simpler approach and just executes all
8267 // of the stores if %al is non-zero. It's less code, and it's probably
8268 // easier on the hardware branch predictor, and stores aren't all that
8269 // expensive anyway.
8270
8271 // Create the new basic blocks. One block contains all the XMM stores,
8272 // and one block is the final destination regardless of whether any
8273 // stores were performed.
8274 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8275 MachineFunction *F = MBB->getParent();
8276 MachineFunction::iterator MBBIter = MBB;
8277 ++MBBIter;
8278 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8279 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8280 F->insert(MBBIter, XMMSaveMBB);
8281 F->insert(MBBIter, EndMBB);
8282
8283 // Set up the CFG.
8284 // Move any original successors of MBB to the end block.
8285 EndMBB->transferSuccessors(MBB);
8286 // The original block will now fall through to the XMM save block.
8287 MBB->addSuccessor(XMMSaveMBB);
8288 // The XMMSaveMBB will fall through to the end block.
8289 XMMSaveMBB->addSuccessor(EndMBB);
8290
8291 // Now add the instructions.
8292 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8293 DebugLoc DL = MI->getDebugLoc();
8294
8295 unsigned CountReg = MI->getOperand(0).getReg();
8296 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8297 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8298
8299 if (!Subtarget->isTargetWin64()) {
8300 // If %al is 0, branch around the XMM save block.
8301 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
8302 BuildMI(MBB, DL, TII->get(X86::JE)).addMBB(EndMBB);
8303 MBB->addSuccessor(EndMBB);
8304 }
8305
8306 // In the XMM save block, save all the XMM argument registers.
8307 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8308 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00008309 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00008310 F->getMachineMemOperand(
8311 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8312 MachineMemOperand::MOStore, Offset,
8313 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008314 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8315 .addFrameIndex(RegSaveFrameIndex)
8316 .addImm(/*Scale=*/1)
8317 .addReg(/*IndexReg=*/0)
8318 .addImm(/*Disp=*/Offset)
8319 .addReg(/*Segment=*/0)
8320 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00008321 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008322 }
8323
8324 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8325
8326 return EndMBB;
8327}
Mon P Wang63307c32008-05-05 19:05:59 +00008328
Evan Cheng60c07e12006-07-05 22:17:51 +00008329MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00008330X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Evan Chengce319102009-09-19 09:51:03 +00008331 MachineBasicBlock *BB,
8332 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Chris Lattner52600972009-09-02 05:57:00 +00008333 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8334 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00008335
Chris Lattner52600972009-09-02 05:57:00 +00008336 // To "insert" a SELECT_CC instruction, we actually have to insert the
8337 // diamond control-flow pattern. The incoming instruction knows the
8338 // destination vreg to set, the condition code register to branch on, the
8339 // true/false values to select between, and a branch opcode to use.
8340 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8341 MachineFunction::iterator It = BB;
8342 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008343
Chris Lattner52600972009-09-02 05:57:00 +00008344 // thisMBB:
8345 // ...
8346 // TrueVal = ...
8347 // cmpTY ccX, r1, r2
8348 // bCC copy1MBB
8349 // fallthrough --> copy0MBB
8350 MachineBasicBlock *thisMBB = BB;
8351 MachineFunction *F = BB->getParent();
8352 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8353 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
8354 unsigned Opc =
8355 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
8356 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8357 F->insert(It, copy0MBB);
8358 F->insert(It, sinkMBB);
Evan Chengce319102009-09-19 09:51:03 +00008359 // Update machine-CFG edges by first adding all successors of the current
Chris Lattner52600972009-09-02 05:57:00 +00008360 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00008361 // Also inform sdisel of the edge changes.
Daniel Dunbara279bc32009-09-20 02:20:51 +00008362 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Evan Chengce319102009-09-19 09:51:03 +00008363 E = BB->succ_end(); I != E; ++I) {
8364 EM->insert(std::make_pair(*I, sinkMBB));
8365 sinkMBB->addSuccessor(*I);
8366 }
8367 // Next, remove all successors of the current block, and add the true
8368 // and fallthrough blocks as its successors.
8369 while (!BB->succ_empty())
8370 BB->removeSuccessor(BB->succ_begin());
Chris Lattner52600972009-09-02 05:57:00 +00008371 // Add the true and fallthrough blocks as its successors.
8372 BB->addSuccessor(copy0MBB);
8373 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008374
Chris Lattner52600972009-09-02 05:57:00 +00008375 // copy0MBB:
8376 // %FalseValue = ...
8377 // # fallthrough to sinkMBB
8378 BB = copy0MBB;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008379
Chris Lattner52600972009-09-02 05:57:00 +00008380 // Update machine-CFG edges
8381 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008382
Chris Lattner52600972009-09-02 05:57:00 +00008383 // sinkMBB:
8384 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8385 // ...
8386 BB = sinkMBB;
8387 BuildMI(BB, DL, TII->get(X86::PHI), MI->getOperand(0).getReg())
8388 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8389 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8390
8391 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8392 return BB;
8393}
8394
8395
8396MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00008397X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00008398 MachineBasicBlock *BB,
8399 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00008400 switch (MI->getOpcode()) {
8401 default: assert(false && "Unexpected instr type to insert");
Dan Gohmancbbea0f2009-08-27 00:14:12 +00008402 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00008403 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00008404 case X86::CMOV_FR32:
8405 case X86::CMOV_FR64:
8406 case X86::CMOV_V4F32:
8407 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00008408 case X86::CMOV_V2I64:
Evan Chengce319102009-09-19 09:51:03 +00008409 return EmitLoweredSelect(MI, BB, EM);
Evan Cheng60c07e12006-07-05 22:17:51 +00008410
Dale Johannesen849f2142007-07-03 00:53:03 +00008411 case X86::FP32_TO_INT16_IN_MEM:
8412 case X86::FP32_TO_INT32_IN_MEM:
8413 case X86::FP32_TO_INT64_IN_MEM:
8414 case X86::FP64_TO_INT16_IN_MEM:
8415 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00008416 case X86::FP64_TO_INT64_IN_MEM:
8417 case X86::FP80_TO_INT16_IN_MEM:
8418 case X86::FP80_TO_INT32_IN_MEM:
8419 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00008420 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8421 DebugLoc DL = MI->getDebugLoc();
8422
Evan Cheng60c07e12006-07-05 22:17:51 +00008423 // Change the floating point control register to use "round towards zero"
8424 // mode when truncating to an integer value.
8425 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00008426 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Chris Lattner52600972009-09-02 05:57:00 +00008427 addFrameReference(BuildMI(BB, DL, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008428
8429 // Load the old value of the high byte of the control word...
8430 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00008431 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Chris Lattner52600972009-09-02 05:57:00 +00008432 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008433 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008434
8435 // Set the high part to be round to zero...
Chris Lattner52600972009-09-02 05:57:00 +00008436 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008437 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00008438
8439 // Reload the modified control word now...
Chris Lattner52600972009-09-02 05:57:00 +00008440 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008441
8442 // Restore the memory image of control word to original value
Chris Lattner52600972009-09-02 05:57:00 +00008443 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008444 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00008445
8446 // Get the X86 opcode to use.
8447 unsigned Opc;
8448 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008449 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008450 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8451 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8452 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8453 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8454 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8455 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00008456 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8457 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8458 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00008459 }
8460
8461 X86AddressMode AM;
8462 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00008463 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008464 AM.BaseType = X86AddressMode::RegBase;
8465 AM.Base.Reg = Op.getReg();
8466 } else {
8467 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008468 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008469 }
8470 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008471 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008472 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008473 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008474 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008475 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008476 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00008477 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008478 AM.GV = Op.getGlobal();
8479 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008480 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008481 }
Chris Lattner52600972009-09-02 05:57:00 +00008482 addFullAddress(BuildMI(BB, DL, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00008483 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008484
8485 // Reload the original control word now.
Chris Lattner52600972009-09-02 05:57:00 +00008486 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008487
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008488 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008489 return BB;
8490 }
Eric Christopherb120ab42009-08-18 22:50:32 +00008491 // String/text processing lowering.
8492 case X86::PCMPISTRM128REG:
8493 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8494 case X86::PCMPISTRM128MEM:
8495 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8496 case X86::PCMPESTRM128REG:
8497 return EmitPCMP(MI, BB, 5, false /* in mem */);
8498 case X86::PCMPESTRM128MEM:
8499 return EmitPCMP(MI, BB, 5, true /* in mem */);
8500
8501 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008502 case X86::ATOMAND32:
8503 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008504 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008505 X86::LCMPXCHG32, X86::MOV32rr,
8506 X86::NOT32r, X86::EAX,
8507 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008508 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008509 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8510 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008511 X86::LCMPXCHG32, X86::MOV32rr,
8512 X86::NOT32r, X86::EAX,
8513 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008514 case X86::ATOMXOR32:
8515 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008516 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008517 X86::LCMPXCHG32, X86::MOV32rr,
8518 X86::NOT32r, X86::EAX,
8519 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008520 case X86::ATOMNAND32:
8521 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008522 X86::AND32ri, X86::MOV32rm,
8523 X86::LCMPXCHG32, X86::MOV32rr,
8524 X86::NOT32r, X86::EAX,
8525 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008526 case X86::ATOMMIN32:
8527 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8528 case X86::ATOMMAX32:
8529 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8530 case X86::ATOMUMIN32:
8531 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8532 case X86::ATOMUMAX32:
8533 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008534
8535 case X86::ATOMAND16:
8536 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8537 X86::AND16ri, X86::MOV16rm,
8538 X86::LCMPXCHG16, X86::MOV16rr,
8539 X86::NOT16r, X86::AX,
8540 X86::GR16RegisterClass);
8541 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008542 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008543 X86::OR16ri, X86::MOV16rm,
8544 X86::LCMPXCHG16, X86::MOV16rr,
8545 X86::NOT16r, X86::AX,
8546 X86::GR16RegisterClass);
8547 case X86::ATOMXOR16:
8548 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8549 X86::XOR16ri, X86::MOV16rm,
8550 X86::LCMPXCHG16, X86::MOV16rr,
8551 X86::NOT16r, X86::AX,
8552 X86::GR16RegisterClass);
8553 case X86::ATOMNAND16:
8554 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8555 X86::AND16ri, X86::MOV16rm,
8556 X86::LCMPXCHG16, X86::MOV16rr,
8557 X86::NOT16r, X86::AX,
8558 X86::GR16RegisterClass, true);
8559 case X86::ATOMMIN16:
8560 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8561 case X86::ATOMMAX16:
8562 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8563 case X86::ATOMUMIN16:
8564 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8565 case X86::ATOMUMAX16:
8566 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8567
8568 case X86::ATOMAND8:
8569 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8570 X86::AND8ri, X86::MOV8rm,
8571 X86::LCMPXCHG8, X86::MOV8rr,
8572 X86::NOT8r, X86::AL,
8573 X86::GR8RegisterClass);
8574 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008575 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008576 X86::OR8ri, X86::MOV8rm,
8577 X86::LCMPXCHG8, X86::MOV8rr,
8578 X86::NOT8r, X86::AL,
8579 X86::GR8RegisterClass);
8580 case X86::ATOMXOR8:
8581 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8582 X86::XOR8ri, X86::MOV8rm,
8583 X86::LCMPXCHG8, X86::MOV8rr,
8584 X86::NOT8r, X86::AL,
8585 X86::GR8RegisterClass);
8586 case X86::ATOMNAND8:
8587 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8588 X86::AND8ri, X86::MOV8rm,
8589 X86::LCMPXCHG8, X86::MOV8rr,
8590 X86::NOT8r, X86::AL,
8591 X86::GR8RegisterClass, true);
8592 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008593 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008594 case X86::ATOMAND64:
8595 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008596 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008597 X86::LCMPXCHG64, X86::MOV64rr,
8598 X86::NOT64r, X86::RAX,
8599 X86::GR64RegisterClass);
8600 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008601 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8602 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008603 X86::LCMPXCHG64, X86::MOV64rr,
8604 X86::NOT64r, X86::RAX,
8605 X86::GR64RegisterClass);
8606 case X86::ATOMXOR64:
8607 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008608 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008609 X86::LCMPXCHG64, X86::MOV64rr,
8610 X86::NOT64r, X86::RAX,
8611 X86::GR64RegisterClass);
8612 case X86::ATOMNAND64:
8613 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8614 X86::AND64ri32, X86::MOV64rm,
8615 X86::LCMPXCHG64, X86::MOV64rr,
8616 X86::NOT64r, X86::RAX,
8617 X86::GR64RegisterClass, true);
8618 case X86::ATOMMIN64:
8619 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8620 case X86::ATOMMAX64:
8621 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8622 case X86::ATOMUMIN64:
8623 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8624 case X86::ATOMUMAX64:
8625 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008626
8627 // This group does 64-bit operations on a 32-bit host.
8628 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008629 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008630 X86::AND32rr, X86::AND32rr,
8631 X86::AND32ri, X86::AND32ri,
8632 false);
8633 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008634 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008635 X86::OR32rr, X86::OR32rr,
8636 X86::OR32ri, X86::OR32ri,
8637 false);
8638 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008639 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008640 X86::XOR32rr, X86::XOR32rr,
8641 X86::XOR32ri, X86::XOR32ri,
8642 false);
8643 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008644 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008645 X86::AND32rr, X86::AND32rr,
8646 X86::AND32ri, X86::AND32ri,
8647 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008648 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008649 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008650 X86::ADD32rr, X86::ADC32rr,
8651 X86::ADD32ri, X86::ADC32ri,
8652 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008653 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008654 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008655 X86::SUB32rr, X86::SBB32rr,
8656 X86::SUB32ri, X86::SBB32ri,
8657 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008658 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008659 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008660 X86::MOV32rr, X86::MOV32rr,
8661 X86::MOV32ri, X86::MOV32ri,
8662 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008663 case X86::VASTART_SAVE_XMM_REGS:
8664 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008665 }
8666}
8667
8668//===----------------------------------------------------------------------===//
8669// X86 Optimization Hooks
8670//===----------------------------------------------------------------------===//
8671
Dan Gohman475871a2008-07-27 21:46:04 +00008672void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008673 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008674 APInt &KnownZero,
8675 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008676 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008677 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008678 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008679 assert((Opc >= ISD::BUILTIN_OP_END ||
8680 Opc == ISD::INTRINSIC_WO_CHAIN ||
8681 Opc == ISD::INTRINSIC_W_CHAIN ||
8682 Opc == ISD::INTRINSIC_VOID) &&
8683 "Should use MaskedValueIsZero if you don't know whether Op"
8684 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008685
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008686 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008687 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008688 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008689 case X86ISD::ADD:
8690 case X86ISD::SUB:
8691 case X86ISD::SMUL:
8692 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008693 case X86ISD::INC:
8694 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00008695 case X86ISD::OR:
8696 case X86ISD::XOR:
8697 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008698 // These nodes' second result is a boolean.
8699 if (Op.getResNo() == 0)
8700 break;
8701 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008702 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008703 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8704 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008705 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008706 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008707}
Chris Lattner259e97c2006-01-31 19:43:35 +00008708
Evan Cheng206ee9d2006-07-07 08:33:52 +00008709/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008710/// node is a GlobalAddress + offset.
8711bool X86TargetLowering::isGAPlusOffset(SDNode *N,
8712 GlobalValue* &GA, int64_t &Offset) const{
8713 if (N->getOpcode() == X86ISD::Wrapper) {
8714 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008715 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008716 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008717 return true;
8718 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008719 }
Evan Chengad4196b2008-05-12 19:56:52 +00008720 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008721}
8722
Nate Begeman9008ca62009-04-27 18:41:29 +00008723static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems,
Dan Gohman8a55ce42009-09-23 21:02:20 +00008724 EVT EltVT, LoadSDNode *&LDBase,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008725 unsigned &LastLoadedElt,
Evan Chengad4196b2008-05-12 19:56:52 +00008726 SelectionDAG &DAG, MachineFrameInfo *MFI,
8727 const TargetLowering &TLI) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008728 LDBase = NULL;
Anton Korobeynikovb51b6cf2009-06-09 23:00:39 +00008729 LastLoadedElt = -1U;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008730 for (unsigned i = 0; i < NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00008731 if (N->getMaskElt(i) < 0) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008732 if (!LDBase)
Evan Cheng7e2ff772008-05-08 00:57:18 +00008733 return false;
8734 continue;
8735 }
8736
Dan Gohman475871a2008-07-27 21:46:04 +00008737 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greifba36cb52008-08-28 21:40:38 +00008738 if (!Elt.getNode() ||
8739 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008740 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008741 if (!LDBase) {
8742 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
Evan Cheng50d9e722008-05-10 06:46:49 +00008743 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008744 LDBase = cast<LoadSDNode>(Elt.getNode());
8745 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008746 continue;
8747 }
8748 if (Elt.getOpcode() == ISD::UNDEF)
8749 continue;
8750
Nate Begemanabc01992009-06-05 21:37:30 +00008751 LoadSDNode *LD = cast<LoadSDNode>(Elt);
Evan Cheng64fa4a92009-12-09 01:36:00 +00008752 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008753 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008754 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008755 }
8756 return true;
8757}
Evan Cheng206ee9d2006-07-07 08:33:52 +00008758
8759/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8760/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8761/// if the load addresses are consecutive, non-overlapping, and in the right
Mon P Wang1e955802009-04-03 02:43:30 +00008762/// order. In the case of v2i64, it will see if it can rewrite the
8763/// shuffle to be an appropriate build vector so it can take advantage of
8764// performBuildVectorCombine.
Dan Gohman475871a2008-07-27 21:46:04 +00008765static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008766 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008767 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008768 EVT VT = N->getValueType(0);
Dan Gohman8a55ce42009-09-23 21:02:20 +00008769 EVT EltVT = VT.getVectorElementType();
Nate Begeman9008ca62009-04-27 18:41:29 +00008770 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
8771 unsigned NumElems = VT.getVectorNumElements();
Mon P Wang1e955802009-04-03 02:43:30 +00008772
Eli Friedman7a5e5552009-06-07 06:52:44 +00008773 if (VT.getSizeInBits() != 128)
8774 return SDValue();
8775
Mon P Wang1e955802009-04-03 02:43:30 +00008776 // Try to combine a vector_shuffle into a 128-bit load.
8777 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Eli Friedman7a5e5552009-06-07 06:52:44 +00008778 LoadSDNode *LD = NULL;
8779 unsigned LastLoadedElt;
Dan Gohman8a55ce42009-09-23 21:02:20 +00008780 if (!EltsFromConsecutiveLoads(SVN, NumElems, EltVT, LD, LastLoadedElt, DAG,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008781 MFI, TLI))
Dan Gohman475871a2008-07-27 21:46:04 +00008782 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008783
Eli Friedman7a5e5552009-06-07 06:52:44 +00008784 if (LastLoadedElt == NumElems - 1) {
Evan Cheng7bd64782009-12-09 01:53:58 +00008785 if (DAG.InferPtrAlignment(LD->getBasePtr()) >= 16)
Eli Friedman7a5e5552009-06-07 06:52:44 +00008786 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
8787 LD->getSrcValue(), LD->getSrcValueOffset(),
8788 LD->isVolatile());
Dale Johannesene4d209d2009-02-03 20:21:25 +00008789 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michelfdc40a02009-02-17 22:15:04 +00008790 LD->getSrcValue(), LD->getSrcValueOffset(),
Eli Friedman7a5e5552009-06-07 06:52:44 +00008791 LD->isVolatile(), LD->getAlignment());
8792 } else if (NumElems == 4 && LastLoadedElt == 1) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008793 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
Nate Begemanabc01992009-06-05 21:37:30 +00008794 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
8795 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Nate Begemanabc01992009-06-05 21:37:30 +00008796 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
8797 }
8798 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008799}
Evan Chengd880b972008-05-09 21:53:03 +00008800
Chris Lattner83e6c992006-10-04 06:57:07 +00008801/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008802static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00008803 const X86Subtarget *Subtarget) {
8804 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008805 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00008806 // Get the LHS/RHS of the select.
8807 SDValue LHS = N->getOperand(1);
8808 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008809
Dan Gohman670e5392009-09-21 18:03:22 +00008810 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
8811 // instructions have the peculiarity that if either operand is a NaN,
8812 // they chose what we call the RHS operand (and as such are not symmetric).
8813 // It happens that this matches the semantics of the common C idiom
8814 // x<y?x:y and related forms, so we can recognize these cases.
Chris Lattner83e6c992006-10-04 06:57:07 +00008815 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00008816 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00008817 Cond.getOpcode() == ISD::SETCC) {
8818 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008819
Chris Lattner47b4ce82009-03-11 05:48:52 +00008820 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00008821 // Check for x CC y ? x : y.
Chris Lattner47b4ce82009-03-11 05:48:52 +00008822 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
8823 switch (CC) {
8824 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008825 case ISD::SETULT:
8826 // This can be a min if we can prove that at least one of the operands
8827 // is not a nan.
8828 if (!FiniteOnlyFPMath()) {
8829 if (DAG.isKnownNeverNaN(RHS)) {
8830 // Put the potential NaN in the RHS so that SSE will preserve it.
8831 std::swap(LHS, RHS);
8832 } else if (!DAG.isKnownNeverNaN(LHS))
8833 break;
8834 }
8835 Opcode = X86ISD::FMIN;
8836 break;
8837 case ISD::SETOLE:
8838 // This can be a min if we can prove that at least one of the operands
8839 // is not a nan.
8840 if (!FiniteOnlyFPMath()) {
8841 if (DAG.isKnownNeverNaN(LHS)) {
8842 // Put the potential NaN in the RHS so that SSE will preserve it.
8843 std::swap(LHS, RHS);
8844 } else if (!DAG.isKnownNeverNaN(RHS))
8845 break;
8846 }
8847 Opcode = X86ISD::FMIN;
8848 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008849 case ISD::SETULE:
Dan Gohman670e5392009-09-21 18:03:22 +00008850 // This can be a min, but if either operand is a NaN we need it to
8851 // preserve the original LHS.
8852 std::swap(LHS, RHS);
8853 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008854 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008855 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008856 Opcode = X86ISD::FMIN;
8857 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008858
Dan Gohman670e5392009-09-21 18:03:22 +00008859 case ISD::SETOGE:
8860 // This can be a max if we can prove that at least one of the operands
8861 // is not a nan.
8862 if (!FiniteOnlyFPMath()) {
8863 if (DAG.isKnownNeverNaN(LHS)) {
8864 // Put the potential NaN in the RHS so that SSE will preserve it.
8865 std::swap(LHS, RHS);
8866 } else if (!DAG.isKnownNeverNaN(RHS))
8867 break;
8868 }
8869 Opcode = X86ISD::FMAX;
8870 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008871 case ISD::SETUGT:
Dan Gohman670e5392009-09-21 18:03:22 +00008872 // This can be a max if we can prove that at least one of the operands
8873 // is not a nan.
8874 if (!FiniteOnlyFPMath()) {
8875 if (DAG.isKnownNeverNaN(RHS)) {
8876 // Put the potential NaN in the RHS so that SSE will preserve it.
8877 std::swap(LHS, RHS);
8878 } else if (!DAG.isKnownNeverNaN(LHS))
8879 break;
8880 }
8881 Opcode = X86ISD::FMAX;
8882 break;
8883 case ISD::SETUGE:
8884 // This can be a max, but if either operand is a NaN we need it to
8885 // preserve the original LHS.
8886 std::swap(LHS, RHS);
8887 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008888 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008889 case ISD::SETGE:
8890 Opcode = X86ISD::FMAX;
8891 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00008892 }
Dan Gohman670e5392009-09-21 18:03:22 +00008893 // Check for x CC y ? y : x -- a min/max with reversed arms.
Chris Lattner47b4ce82009-03-11 05:48:52 +00008894 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
8895 switch (CC) {
8896 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008897 case ISD::SETOGE:
8898 // This can be a min if we can prove that at least one of the operands
8899 // is not a nan.
8900 if (!FiniteOnlyFPMath()) {
8901 if (DAG.isKnownNeverNaN(RHS)) {
8902 // Put the potential NaN in the RHS so that SSE will preserve it.
8903 std::swap(LHS, RHS);
8904 } else if (!DAG.isKnownNeverNaN(LHS))
8905 break;
Dan Gohman8d44b282009-09-03 20:34:31 +00008906 }
Dan Gohman670e5392009-09-21 18:03:22 +00008907 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00008908 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008909 case ISD::SETUGT:
8910 // This can be a min if we can prove that at least one of the operands
8911 // is not a nan.
8912 if (!FiniteOnlyFPMath()) {
8913 if (DAG.isKnownNeverNaN(LHS)) {
8914 // Put the potential NaN in the RHS so that SSE will preserve it.
8915 std::swap(LHS, RHS);
8916 } else if (!DAG.isKnownNeverNaN(RHS))
8917 break;
8918 }
8919 Opcode = X86ISD::FMIN;
8920 break;
8921 case ISD::SETUGE:
8922 // This can be a min, but if either operand is a NaN we need it to
8923 // preserve the original LHS.
8924 std::swap(LHS, RHS);
8925 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008926 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008927 case ISD::SETGE:
8928 Opcode = X86ISD::FMIN;
8929 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008930
Dan Gohman670e5392009-09-21 18:03:22 +00008931 case ISD::SETULT:
8932 // This can be a max if we can prove that at least one of the operands
8933 // is not a nan.
8934 if (!FiniteOnlyFPMath()) {
8935 if (DAG.isKnownNeverNaN(LHS)) {
8936 // Put the potential NaN in the RHS so that SSE will preserve it.
8937 std::swap(LHS, RHS);
8938 } else if (!DAG.isKnownNeverNaN(RHS))
8939 break;
Dan Gohman8d44b282009-09-03 20:34:31 +00008940 }
Dan Gohman670e5392009-09-21 18:03:22 +00008941 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00008942 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008943 case ISD::SETOLE:
8944 // This can be a max if we can prove that at least one of the operands
8945 // is not a nan.
8946 if (!FiniteOnlyFPMath()) {
8947 if (DAG.isKnownNeverNaN(RHS)) {
8948 // Put the potential NaN in the RHS so that SSE will preserve it.
8949 std::swap(LHS, RHS);
8950 } else if (!DAG.isKnownNeverNaN(LHS))
8951 break;
8952 }
8953 Opcode = X86ISD::FMAX;
8954 break;
8955 case ISD::SETULE:
8956 // This can be a max, but if either operand is a NaN we need it to
8957 // preserve the original LHS.
8958 std::swap(LHS, RHS);
8959 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008960 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008961 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008962 Opcode = X86ISD::FMAX;
8963 break;
8964 }
Chris Lattner83e6c992006-10-04 06:57:07 +00008965 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008966
Chris Lattner47b4ce82009-03-11 05:48:52 +00008967 if (Opcode)
8968 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00008969 }
Eric Christopherfd179292009-08-27 18:07:15 +00008970
Chris Lattnerd1980a52009-03-12 06:52:53 +00008971 // If this is a select between two integer constants, try to do some
8972 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00008973 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
8974 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00008975 // Don't do this for crazy integer types.
8976 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
8977 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00008978 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008979 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00008980
Chris Lattnercee56e72009-03-13 05:53:31 +00008981 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00008982 // Efficiently invertible.
8983 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
8984 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
8985 isa<ConstantSDNode>(Cond.getOperand(1))))) {
8986 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00008987 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008988 }
Eric Christopherfd179292009-08-27 18:07:15 +00008989
Chris Lattnerd1980a52009-03-12 06:52:53 +00008990 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008991 if (FalseC->getAPIntValue() == 0 &&
8992 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00008993 if (NeedsCondInvert) // Invert the condition if needed.
8994 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8995 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008996
Chris Lattnerd1980a52009-03-12 06:52:53 +00008997 // Zero extend the condition if needed.
8998 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008999
Chris Lattnercee56e72009-03-13 05:53:31 +00009000 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00009001 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009002 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009003 }
Eric Christopherfd179292009-08-27 18:07:15 +00009004
Chris Lattner97a29a52009-03-13 05:22:11 +00009005 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00009006 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00009007 if (NeedsCondInvert) // Invert the condition if needed.
9008 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9009 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009010
Chris Lattner97a29a52009-03-13 05:22:11 +00009011 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009012 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9013 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009014 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00009015 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00009016 }
Eric Christopherfd179292009-08-27 18:07:15 +00009017
Chris Lattnercee56e72009-03-13 05:53:31 +00009018 // Optimize cases that will turn into an LEA instruction. This requires
9019 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009020 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009021 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009022 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009023
Chris Lattnercee56e72009-03-13 05:53:31 +00009024 bool isFastMultiplier = false;
9025 if (Diff < 10) {
9026 switch ((unsigned char)Diff) {
9027 default: break;
9028 case 1: // result = add base, cond
9029 case 2: // result = lea base( , cond*2)
9030 case 3: // result = lea base(cond, cond*2)
9031 case 4: // result = lea base( , cond*4)
9032 case 5: // result = lea base(cond, cond*4)
9033 case 8: // result = lea base( , cond*8)
9034 case 9: // result = lea base(cond, cond*8)
9035 isFastMultiplier = true;
9036 break;
9037 }
9038 }
Eric Christopherfd179292009-08-27 18:07:15 +00009039
Chris Lattnercee56e72009-03-13 05:53:31 +00009040 if (isFastMultiplier) {
9041 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9042 if (NeedsCondInvert) // Invert the condition if needed.
9043 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9044 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009045
Chris Lattnercee56e72009-03-13 05:53:31 +00009046 // Zero extend the condition if needed.
9047 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9048 Cond);
9049 // Scale the condition by the difference.
9050 if (Diff != 1)
9051 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9052 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009053
Chris Lattnercee56e72009-03-13 05:53:31 +00009054 // Add the base if non-zero.
9055 if (FalseC->getAPIntValue() != 0)
9056 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9057 SDValue(FalseC, 0));
9058 return Cond;
9059 }
Eric Christopherfd179292009-08-27 18:07:15 +00009060 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009061 }
9062 }
Eric Christopherfd179292009-08-27 18:07:15 +00009063
Dan Gohman475871a2008-07-27 21:46:04 +00009064 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00009065}
9066
Chris Lattnerd1980a52009-03-12 06:52:53 +00009067/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
9068static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
9069 TargetLowering::DAGCombinerInfo &DCI) {
9070 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00009071
Chris Lattnerd1980a52009-03-12 06:52:53 +00009072 // If the flag operand isn't dead, don't touch this CMOV.
9073 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
9074 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009075
Chris Lattnerd1980a52009-03-12 06:52:53 +00009076 // If this is a select between two integer constants, try to do some
9077 // optimizations. Note that the operands are ordered the opposite of SELECT
9078 // operands.
9079 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
9080 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
9081 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
9082 // larger than FalseC (the false value).
9083 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009084
Chris Lattnerd1980a52009-03-12 06:52:53 +00009085 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
9086 CC = X86::GetOppositeBranchCondition(CC);
9087 std::swap(TrueC, FalseC);
9088 }
Eric Christopherfd179292009-08-27 18:07:15 +00009089
Chris Lattnerd1980a52009-03-12 06:52:53 +00009090 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009091 // This is efficient for any integer data type (including i8/i16) and
9092 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009093 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
9094 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009095 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9096 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009097
Chris Lattnerd1980a52009-03-12 06:52:53 +00009098 // Zero extend the condition if needed.
9099 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009100
Chris Lattnerd1980a52009-03-12 06:52:53 +00009101 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9102 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009103 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009104 if (N->getNumValues() == 2) // Dead flag value?
9105 return DCI.CombineTo(N, Cond, SDValue());
9106 return Cond;
9107 }
Eric Christopherfd179292009-08-27 18:07:15 +00009108
Chris Lattnercee56e72009-03-13 05:53:31 +00009109 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9110 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00009111 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9112 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009113 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9114 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009115
Chris Lattner97a29a52009-03-13 05:22:11 +00009116 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009117 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9118 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009119 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9120 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00009121
Chris Lattner97a29a52009-03-13 05:22:11 +00009122 if (N->getNumValues() == 2) // Dead flag value?
9123 return DCI.CombineTo(N, Cond, SDValue());
9124 return Cond;
9125 }
Eric Christopherfd179292009-08-27 18:07:15 +00009126
Chris Lattnercee56e72009-03-13 05:53:31 +00009127 // Optimize cases that will turn into an LEA instruction. This requires
9128 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009129 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009130 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009131 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009132
Chris Lattnercee56e72009-03-13 05:53:31 +00009133 bool isFastMultiplier = false;
9134 if (Diff < 10) {
9135 switch ((unsigned char)Diff) {
9136 default: break;
9137 case 1: // result = add base, cond
9138 case 2: // result = lea base( , cond*2)
9139 case 3: // result = lea base(cond, cond*2)
9140 case 4: // result = lea base( , cond*4)
9141 case 5: // result = lea base(cond, cond*4)
9142 case 8: // result = lea base( , cond*8)
9143 case 9: // result = lea base(cond, cond*8)
9144 isFastMultiplier = true;
9145 break;
9146 }
9147 }
Eric Christopherfd179292009-08-27 18:07:15 +00009148
Chris Lattnercee56e72009-03-13 05:53:31 +00009149 if (isFastMultiplier) {
9150 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9151 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009152 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9153 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00009154 // Zero extend the condition if needed.
9155 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9156 Cond);
9157 // Scale the condition by the difference.
9158 if (Diff != 1)
9159 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9160 DAG.getConstant(Diff, Cond.getValueType()));
9161
9162 // Add the base if non-zero.
9163 if (FalseC->getAPIntValue() != 0)
9164 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9165 SDValue(FalseC, 0));
9166 if (N->getNumValues() == 2) // Dead flag value?
9167 return DCI.CombineTo(N, Cond, SDValue());
9168 return Cond;
9169 }
Eric Christopherfd179292009-08-27 18:07:15 +00009170 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009171 }
9172 }
9173 return SDValue();
9174}
9175
9176
Evan Cheng0b0cd912009-03-28 05:57:29 +00009177/// PerformMulCombine - Optimize a single multiply with constant into two
9178/// in order to implement it with two cheaper instructions, e.g.
9179/// LEA + SHL, LEA + LEA.
9180static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
9181 TargetLowering::DAGCombinerInfo &DCI) {
9182 if (DAG.getMachineFunction().
9183 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
9184 return SDValue();
9185
9186 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9187 return SDValue();
9188
Owen Andersone50ed302009-08-10 22:56:29 +00009189 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009190 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00009191 return SDValue();
9192
9193 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
9194 if (!C)
9195 return SDValue();
9196 uint64_t MulAmt = C->getZExtValue();
9197 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
9198 return SDValue();
9199
9200 uint64_t MulAmt1 = 0;
9201 uint64_t MulAmt2 = 0;
9202 if ((MulAmt % 9) == 0) {
9203 MulAmt1 = 9;
9204 MulAmt2 = MulAmt / 9;
9205 } else if ((MulAmt % 5) == 0) {
9206 MulAmt1 = 5;
9207 MulAmt2 = MulAmt / 5;
9208 } else if ((MulAmt % 3) == 0) {
9209 MulAmt1 = 3;
9210 MulAmt2 = MulAmt / 3;
9211 }
9212 if (MulAmt2 &&
9213 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
9214 DebugLoc DL = N->getDebugLoc();
9215
9216 if (isPowerOf2_64(MulAmt2) &&
9217 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
9218 // If second multiplifer is pow2, issue it first. We want the multiply by
9219 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
9220 // is an add.
9221 std::swap(MulAmt1, MulAmt2);
9222
9223 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00009224 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009225 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009226 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00009227 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009228 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00009229 DAG.getConstant(MulAmt1, VT));
9230
Eric Christopherfd179292009-08-27 18:07:15 +00009231 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009232 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00009233 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00009234 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009235 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00009236 DAG.getConstant(MulAmt2, VT));
9237
9238 // Do not add new nodes to DAG combiner worklist.
9239 DCI.CombineTo(N, NewMul, false);
9240 }
9241 return SDValue();
9242}
9243
Evan Chengad9c0a32009-12-15 00:53:42 +00009244static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
9245 SDValue N0 = N->getOperand(0);
9246 SDValue N1 = N->getOperand(1);
9247 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
9248 EVT VT = N0.getValueType();
9249
9250 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
9251 // since the result of setcc_c is all zero's or all ones.
9252 if (N1C && N0.getOpcode() == ISD::AND &&
9253 N0.getOperand(1).getOpcode() == ISD::Constant) {
9254 SDValue N00 = N0.getOperand(0);
9255 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
9256 ((N00.getOpcode() == ISD::ANY_EXTEND ||
9257 N00.getOpcode() == ISD::ZERO_EXTEND) &&
9258 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
9259 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
9260 APInt ShAmt = N1C->getAPIntValue();
9261 Mask = Mask.shl(ShAmt);
9262 if (Mask != 0)
9263 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
9264 N00, DAG.getConstant(Mask, VT));
9265 }
9266 }
9267
9268 return SDValue();
9269}
Evan Cheng0b0cd912009-03-28 05:57:29 +00009270
Nate Begeman740ab032009-01-26 00:52:55 +00009271/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
9272/// when possible.
9273static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
9274 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +00009275 EVT VT = N->getValueType(0);
9276 if (!VT.isVector() && VT.isInteger() &&
9277 N->getOpcode() == ISD::SHL)
9278 return PerformSHLCombine(N, DAG);
9279
Nate Begeman740ab032009-01-26 00:52:55 +00009280 // On X86 with SSE2 support, we can transform this to a vector shift if
9281 // all elements are shifted by the same amount. We can't do this in legalize
9282 // because the a constant vector is typically transformed to a constant pool
9283 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009284 if (!Subtarget->hasSSE2())
9285 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009286
Owen Anderson825b72b2009-08-11 20:47:22 +00009287 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009288 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009289
Mon P Wang3becd092009-01-28 08:12:05 +00009290 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00009291 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00009292 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00009293 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00009294 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
9295 unsigned NumElts = VT.getVectorNumElements();
9296 unsigned i = 0;
9297 for (; i != NumElts; ++i) {
9298 SDValue Arg = ShAmtOp.getOperand(i);
9299 if (Arg.getOpcode() == ISD::UNDEF) continue;
9300 BaseShAmt = Arg;
9301 break;
9302 }
9303 for (; i != NumElts; ++i) {
9304 SDValue Arg = ShAmtOp.getOperand(i);
9305 if (Arg.getOpcode() == ISD::UNDEF) continue;
9306 if (Arg != BaseShAmt) {
9307 return SDValue();
9308 }
9309 }
9310 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00009311 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00009312 SDValue InVec = ShAmtOp.getOperand(0);
9313 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
9314 unsigned NumElts = InVec.getValueType().getVectorNumElements();
9315 unsigned i = 0;
9316 for (; i != NumElts; ++i) {
9317 SDValue Arg = InVec.getOperand(i);
9318 if (Arg.getOpcode() == ISD::UNDEF) continue;
9319 BaseShAmt = Arg;
9320 break;
9321 }
9322 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
9323 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
9324 unsigned SplatIdx = cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
9325 if (C->getZExtValue() == SplatIdx)
9326 BaseShAmt = InVec.getOperand(1);
9327 }
9328 }
9329 if (BaseShAmt.getNode() == 0)
9330 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9331 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00009332 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009333 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00009334
Mon P Wangefa42202009-09-03 19:56:25 +00009335 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00009336 if (EltVT.bitsGT(MVT::i32))
9337 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9338 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00009339 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00009340
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009341 // The shift amount is identical so we can do a vector shift.
9342 SDValue ValOp = N->getOperand(0);
9343 switch (N->getOpcode()) {
9344 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009345 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009346 break;
9347 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009348 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009349 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009350 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009351 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009352 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009353 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009354 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009355 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009356 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009357 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009358 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009359 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009360 break;
9361 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00009362 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009363 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009364 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009365 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009366 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009367 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009368 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009369 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009370 break;
9371 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009372 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009373 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009374 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009375 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009376 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009377 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009378 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009379 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009380 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009381 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009382 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009383 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009384 break;
Nate Begeman740ab032009-01-26 00:52:55 +00009385 }
9386 return SDValue();
9387}
9388
Evan Cheng760d1942010-01-04 21:22:48 +00009389static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
9390 const X86Subtarget *Subtarget) {
9391 EVT VT = N->getValueType(0);
9392 if (VT != MVT::i64 || !Subtarget->is64Bit())
9393 return SDValue();
9394
9395 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
9396 SDValue N0 = N->getOperand(0);
9397 SDValue N1 = N->getOperand(1);
9398 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
9399 std::swap(N0, N1);
9400 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
9401 return SDValue();
9402
9403 SDValue ShAmt0 = N0.getOperand(1);
9404 if (ShAmt0.getValueType() != MVT::i8)
9405 return SDValue();
9406 SDValue ShAmt1 = N1.getOperand(1);
9407 if (ShAmt1.getValueType() != MVT::i8)
9408 return SDValue();
9409 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
9410 ShAmt0 = ShAmt0.getOperand(0);
9411 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
9412 ShAmt1 = ShAmt1.getOperand(0);
9413
9414 DebugLoc DL = N->getDebugLoc();
9415 unsigned Opc = X86ISD::SHLD;
9416 SDValue Op0 = N0.getOperand(0);
9417 SDValue Op1 = N1.getOperand(0);
9418 if (ShAmt0.getOpcode() == ISD::SUB) {
9419 Opc = X86ISD::SHRD;
9420 std::swap(Op0, Op1);
9421 std::swap(ShAmt0, ShAmt1);
9422 }
9423
9424 if (ShAmt1.getOpcode() == ISD::SUB) {
9425 SDValue Sum = ShAmt1.getOperand(0);
9426 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
9427 if (SumC->getSExtValue() == 64 &&
9428 ShAmt1.getOperand(1) == ShAmt0)
9429 return DAG.getNode(Opc, DL, VT,
9430 Op0, Op1,
9431 DAG.getNode(ISD::TRUNCATE, DL,
9432 MVT::i8, ShAmt0));
9433 }
9434 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
9435 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
9436 if (ShAmt0C &&
9437 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == 64)
9438 return DAG.getNode(Opc, DL, VT,
9439 N0.getOperand(0), N1.getOperand(0),
9440 DAG.getNode(ISD::TRUNCATE, DL,
9441 MVT::i8, ShAmt0));
9442 }
9443
9444 return SDValue();
9445}
9446
Chris Lattner149a4e52008-02-22 02:09:43 +00009447/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009448static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00009449 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00009450 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
9451 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00009452 // A preferable solution to the general problem is to figure out the right
9453 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00009454
9455 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00009456 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00009457 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00009458 if (VT.getSizeInBits() != 64)
9459 return SDValue();
9460
Devang Patel578efa92009-06-05 21:57:13 +00009461 const Function *F = DAG.getMachineFunction().getFunction();
9462 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00009463 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00009464 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00009465 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00009466 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00009467 isa<LoadSDNode>(St->getValue()) &&
9468 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
9469 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009470 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009471 LoadSDNode *Ld = 0;
9472 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00009473 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00009474 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009475 // Must be a store of a load. We currently handle two cases: the load
9476 // is a direct child, and it's under an intervening TokenFactor. It is
9477 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00009478 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00009479 Ld = cast<LoadSDNode>(St->getChain());
9480 else if (St->getValue().hasOneUse() &&
9481 ChainVal->getOpcode() == ISD::TokenFactor) {
9482 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009483 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00009484 TokenFactorIndex = i;
9485 Ld = cast<LoadSDNode>(St->getValue());
9486 } else
9487 Ops.push_back(ChainVal->getOperand(i));
9488 }
9489 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00009490
Evan Cheng536e6672009-03-12 05:59:15 +00009491 if (!Ld || !ISD::isNormalLoad(Ld))
9492 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009493
Evan Cheng536e6672009-03-12 05:59:15 +00009494 // If this is not the MMX case, i.e. we are just turning i64 load/store
9495 // into f64 load/store, avoid the transformation if there are multiple
9496 // uses of the loaded value.
9497 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
9498 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009499
Evan Cheng536e6672009-03-12 05:59:15 +00009500 DebugLoc LdDL = Ld->getDebugLoc();
9501 DebugLoc StDL = N->getDebugLoc();
9502 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
9503 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
9504 // pair instead.
9505 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009506 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00009507 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
9508 Ld->getBasePtr(), Ld->getSrcValue(),
9509 Ld->getSrcValueOffset(), Ld->isVolatile(),
9510 Ld->getAlignment());
9511 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00009512 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00009513 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00009514 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00009515 Ops.size());
9516 }
Evan Cheng536e6672009-03-12 05:59:15 +00009517 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00009518 St->getSrcValue(), St->getSrcValueOffset(),
9519 St->isVolatile(), St->getAlignment());
9520 }
Evan Cheng536e6672009-03-12 05:59:15 +00009521
9522 // Otherwise, lower to two pairs of 32-bit loads / stores.
9523 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009524 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9525 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009526
Owen Anderson825b72b2009-08-11 20:47:22 +00009527 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009528 Ld->getSrcValue(), Ld->getSrcValueOffset(),
9529 Ld->isVolatile(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00009530 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009531 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
9532 Ld->isVolatile(),
9533 MinAlign(Ld->getAlignment(), 4));
9534
9535 SDValue NewChain = LoLd.getValue(1);
9536 if (TokenFactorIndex != -1) {
9537 Ops.push_back(LoLd);
9538 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00009539 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00009540 Ops.size());
9541 }
9542
9543 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009544 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9545 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009546
9547 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9548 St->getSrcValue(), St->getSrcValueOffset(),
9549 St->isVolatile(), St->getAlignment());
9550 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9551 St->getSrcValue(),
9552 St->getSrcValueOffset() + 4,
9553 St->isVolatile(),
9554 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00009555 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00009556 }
Dan Gohman475871a2008-07-27 21:46:04 +00009557 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00009558}
9559
Chris Lattner6cf73262008-01-25 06:14:17 +00009560/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9561/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009562static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00009563 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9564 // F[X]OR(0.0, x) -> x
9565 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00009566 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9567 if (C->getValueAPF().isPosZero())
9568 return N->getOperand(1);
9569 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9570 if (C->getValueAPF().isPosZero())
9571 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009572 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009573}
9574
9575/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009576static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009577 // FAND(0.0, x) -> 0.0
9578 // FAND(x, 0.0) -> 0.0
9579 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9580 if (C->getValueAPF().isPosZero())
9581 return N->getOperand(0);
9582 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9583 if (C->getValueAPF().isPosZero())
9584 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009585 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009586}
9587
Dan Gohmane5af2d32009-01-29 01:59:02 +00009588static SDValue PerformBTCombine(SDNode *N,
9589 SelectionDAG &DAG,
9590 TargetLowering::DAGCombinerInfo &DCI) {
9591 // BT ignores high bits in the bit index operand.
9592 SDValue Op1 = N->getOperand(1);
9593 if (Op1.hasOneUse()) {
9594 unsigned BitWidth = Op1.getValueSizeInBits();
9595 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9596 APInt KnownZero, KnownOne;
9597 TargetLowering::TargetLoweringOpt TLO(DAG);
9598 TargetLowering &TLI = DAG.getTargetLoweringInfo();
9599 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9600 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9601 DCI.CommitTargetLoweringOpt(TLO);
9602 }
9603 return SDValue();
9604}
Chris Lattner83e6c992006-10-04 06:57:07 +00009605
Eli Friedman7a5e5552009-06-07 06:52:44 +00009606static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9607 SDValue Op = N->getOperand(0);
9608 if (Op.getOpcode() == ISD::BIT_CONVERT)
9609 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009610 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009611 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009612 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009613 OpVT.getVectorElementType().getSizeInBits()) {
9614 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9615 }
9616 return SDValue();
9617}
9618
Owen Anderson99177002009-06-29 18:04:45 +00009619// On X86 and X86-64, atomic operations are lowered to locked instructions.
9620// Locked instructions, in turn, have implicit fence semantics (all memory
9621// operations are flushed before issuing the locked instruction, and the
Eric Christopherfd179292009-08-27 18:07:15 +00009622// are not buffered), so we can fold away the common pattern of
Owen Anderson99177002009-06-29 18:04:45 +00009623// fence-atomic-fence.
9624static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
9625 SDValue atomic = N->getOperand(0);
9626 switch (atomic.getOpcode()) {
9627 case ISD::ATOMIC_CMP_SWAP:
9628 case ISD::ATOMIC_SWAP:
9629 case ISD::ATOMIC_LOAD_ADD:
9630 case ISD::ATOMIC_LOAD_SUB:
9631 case ISD::ATOMIC_LOAD_AND:
9632 case ISD::ATOMIC_LOAD_OR:
9633 case ISD::ATOMIC_LOAD_XOR:
9634 case ISD::ATOMIC_LOAD_NAND:
9635 case ISD::ATOMIC_LOAD_MIN:
9636 case ISD::ATOMIC_LOAD_MAX:
9637 case ISD::ATOMIC_LOAD_UMIN:
9638 case ISD::ATOMIC_LOAD_UMAX:
9639 break;
9640 default:
9641 return SDValue();
9642 }
Eric Christopherfd179292009-08-27 18:07:15 +00009643
Owen Anderson99177002009-06-29 18:04:45 +00009644 SDValue fence = atomic.getOperand(0);
9645 if (fence.getOpcode() != ISD::MEMBARRIER)
9646 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009647
Owen Anderson99177002009-06-29 18:04:45 +00009648 switch (atomic.getOpcode()) {
9649 case ISD::ATOMIC_CMP_SWAP:
9650 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9651 atomic.getOperand(1), atomic.getOperand(2),
9652 atomic.getOperand(3));
9653 case ISD::ATOMIC_SWAP:
9654 case ISD::ATOMIC_LOAD_ADD:
9655 case ISD::ATOMIC_LOAD_SUB:
9656 case ISD::ATOMIC_LOAD_AND:
9657 case ISD::ATOMIC_LOAD_OR:
9658 case ISD::ATOMIC_LOAD_XOR:
9659 case ISD::ATOMIC_LOAD_NAND:
9660 case ISD::ATOMIC_LOAD_MIN:
9661 case ISD::ATOMIC_LOAD_MAX:
9662 case ISD::ATOMIC_LOAD_UMIN:
9663 case ISD::ATOMIC_LOAD_UMAX:
9664 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9665 atomic.getOperand(1), atomic.getOperand(2));
9666 default:
9667 return SDValue();
9668 }
9669}
9670
Evan Cheng2e489c42009-12-16 00:53:11 +00009671static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
9672 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
9673 // (and (i32 x86isd::setcc_carry), 1)
9674 // This eliminates the zext. This transformation is necessary because
9675 // ISD::SETCC is always legalized to i8.
9676 DebugLoc dl = N->getDebugLoc();
9677 SDValue N0 = N->getOperand(0);
9678 EVT VT = N->getValueType(0);
9679 if (N0.getOpcode() == ISD::AND &&
9680 N0.hasOneUse() &&
9681 N0.getOperand(0).hasOneUse()) {
9682 SDValue N00 = N0.getOperand(0);
9683 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
9684 return SDValue();
9685 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
9686 if (!C || C->getZExtValue() != 1)
9687 return SDValue();
9688 return DAG.getNode(ISD::AND, dl, VT,
9689 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
9690 N00.getOperand(0), N00.getOperand(1)),
9691 DAG.getConstant(1, VT));
9692 }
9693
9694 return SDValue();
9695}
9696
Dan Gohman475871a2008-07-27 21:46:04 +00009697SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009698 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009699 SelectionDAG &DAG = DCI.DAG;
9700 switch (N->getOpcode()) {
9701 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009702 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009703 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009704 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009705 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00009706 case ISD::SHL:
9707 case ISD::SRA:
9708 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng760d1942010-01-04 21:22:48 +00009709 case ISD::OR: return PerformOrCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00009710 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00009711 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00009712 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9713 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009714 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00009715 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00009716 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +00009717 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009718 }
9719
Dan Gohman475871a2008-07-27 21:46:04 +00009720 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009721}
9722
Evan Cheng60c07e12006-07-05 22:17:51 +00009723//===----------------------------------------------------------------------===//
9724// X86 Inline Assembly Support
9725//===----------------------------------------------------------------------===//
9726
Chris Lattnerb8105652009-07-20 17:51:36 +00009727static bool LowerToBSwap(CallInst *CI) {
9728 // FIXME: this should verify that we are targetting a 486 or better. If not,
9729 // we will turn this bswap into something that will be lowered to logical ops
9730 // instead of emitting the bswap asm. For now, we don't support 486 or lower
9731 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +00009732
Chris Lattnerb8105652009-07-20 17:51:36 +00009733 // Verify this is a simple bswap.
9734 if (CI->getNumOperands() != 2 ||
9735 CI->getType() != CI->getOperand(1)->getType() ||
9736 !CI->getType()->isInteger())
9737 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009738
Chris Lattnerb8105652009-07-20 17:51:36 +00009739 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
9740 if (!Ty || Ty->getBitWidth() % 16 != 0)
9741 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009742
Chris Lattnerb8105652009-07-20 17:51:36 +00009743 // Okay, we can do this xform, do so now.
9744 const Type *Tys[] = { Ty };
9745 Module *M = CI->getParent()->getParent()->getParent();
9746 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +00009747
Chris Lattnerb8105652009-07-20 17:51:36 +00009748 Value *Op = CI->getOperand(1);
9749 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +00009750
Chris Lattnerb8105652009-07-20 17:51:36 +00009751 CI->replaceAllUsesWith(Op);
9752 CI->eraseFromParent();
9753 return true;
9754}
9755
9756bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
9757 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
9758 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
9759
9760 std::string AsmStr = IA->getAsmString();
9761
9762 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009763 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +00009764 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
9765
9766 switch (AsmPieces.size()) {
9767 default: return false;
9768 case 1:
9769 AsmStr = AsmPieces[0];
9770 AsmPieces.clear();
9771 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
9772
9773 // bswap $0
9774 if (AsmPieces.size() == 2 &&
9775 (AsmPieces[0] == "bswap" ||
9776 AsmPieces[0] == "bswapq" ||
9777 AsmPieces[0] == "bswapl") &&
9778 (AsmPieces[1] == "$0" ||
9779 AsmPieces[1] == "${0:q}")) {
9780 // No need to check constraints, nothing other than the equivalent of
9781 // "=r,0" would be valid here.
9782 return LowerToBSwap(CI);
9783 }
9784 // rorw $$8, ${0:w} --> llvm.bswap.i16
Benjamin Kramer11acaa32010-01-05 20:07:06 +00009785 if (CI->getType()->isInteger(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009786 AsmPieces.size() == 3 &&
9787 AsmPieces[0] == "rorw" &&
9788 AsmPieces[1] == "$$8," &&
9789 AsmPieces[2] == "${0:w}" &&
9790 IA->getConstraintString() == "=r,0,~{dirflag},~{fpsr},~{flags},~{cc}") {
9791 return LowerToBSwap(CI);
9792 }
9793 break;
9794 case 3:
Benjamin Kramer11acaa32010-01-05 20:07:06 +00009795 if (CI->getType()->isInteger(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +00009796 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009797 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
9798 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
9799 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +00009800 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +00009801 SplitString(AsmPieces[0], Words, " \t");
9802 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
9803 Words.clear();
9804 SplitString(AsmPieces[1], Words, " \t");
9805 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
9806 Words.clear();
9807 SplitString(AsmPieces[2], Words, " \t,");
9808 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
9809 Words[2] == "%edx") {
9810 return LowerToBSwap(CI);
9811 }
9812 }
9813 }
9814 }
9815 break;
9816 }
9817 return false;
9818}
9819
9820
9821
Chris Lattnerf4dff842006-07-11 02:54:03 +00009822/// getConstraintType - Given a constraint letter, return the type of
9823/// constraint it is for this target.
9824X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00009825X86TargetLowering::getConstraintType(const std::string &Constraint) const {
9826 if (Constraint.size() == 1) {
9827 switch (Constraint[0]) {
9828 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +00009829 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009830 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +00009831 case 'r':
9832 case 'R':
9833 case 'l':
9834 case 'q':
9835 case 'Q':
9836 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +00009837 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +00009838 case 'Y':
9839 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009840 case 'e':
9841 case 'Z':
9842 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +00009843 default:
9844 break;
9845 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00009846 }
Chris Lattner4234f572007-03-25 02:14:49 +00009847 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00009848}
9849
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009850/// LowerXConstraint - try to replace an X constraint, which matches anything,
9851/// with another that has more specific requirements based on the type of the
9852/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +00009853const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00009854LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +00009855 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
9856 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +00009857 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009858 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +00009859 return "Y";
9860 if (Subtarget->hasSSE1())
9861 return "x";
9862 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009863
Chris Lattner5e764232008-04-26 23:02:14 +00009864 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009865}
9866
Chris Lattner48884cd2007-08-25 00:47:38 +00009867/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
9868/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00009869void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00009870 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +00009871 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00009872 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00009873 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009874 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00009875
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009876 switch (Constraint) {
9877 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +00009878 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +00009879 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009880 if (C->getZExtValue() <= 31) {
9881 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009882 break;
9883 }
Devang Patel84f7fd22007-03-17 00:13:28 +00009884 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009885 return;
Evan Cheng364091e2008-09-22 23:57:37 +00009886 case 'J':
9887 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009888 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +00009889 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9890 break;
9891 }
9892 }
9893 return;
9894 case 'K':
9895 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009896 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +00009897 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9898 break;
9899 }
9900 }
9901 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +00009902 case 'N':
9903 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009904 if (C->getZExtValue() <= 255) {
9905 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009906 break;
9907 }
Chris Lattner188b9fe2007-03-25 01:57:35 +00009908 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009909 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009910 case 'e': {
9911 // 32-bit signed value
9912 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9913 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009914 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9915 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009916 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009917 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +00009918 break;
9919 }
9920 // FIXME gcc accepts some relocatable values here too, but only in certain
9921 // memory models; it's complicated.
9922 }
9923 return;
9924 }
9925 case 'Z': {
9926 // 32-bit unsigned value
9927 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9928 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009929 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9930 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009931 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9932 break;
9933 }
9934 }
9935 // FIXME gcc accepts some relocatable values here too, but only in certain
9936 // memory models; it's complicated.
9937 return;
9938 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009939 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009940 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +00009941 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009942 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009943 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +00009944 break;
9945 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009946
Chris Lattnerdc43a882007-05-03 16:52:29 +00009947 // If we are in non-pic codegen mode, we allow the address of a global (with
9948 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +00009949 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009950 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00009951
Chris Lattner49921962009-05-08 18:23:14 +00009952 // Match either (GA), (GA+C), (GA+C1+C2), etc.
9953 while (1) {
9954 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
9955 Offset += GA->getOffset();
9956 break;
9957 } else if (Op.getOpcode() == ISD::ADD) {
9958 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9959 Offset += C->getZExtValue();
9960 Op = Op.getOperand(0);
9961 continue;
9962 }
9963 } else if (Op.getOpcode() == ISD::SUB) {
9964 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9965 Offset += -C->getZExtValue();
9966 Op = Op.getOperand(0);
9967 continue;
9968 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009969 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009970
Chris Lattner49921962009-05-08 18:23:14 +00009971 // Otherwise, this isn't something we can handle, reject it.
9972 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009973 }
Eric Christopherfd179292009-08-27 18:07:15 +00009974
Chris Lattner36c25012009-07-10 07:34:39 +00009975 GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009976 // If we require an extra load to get this address, as in PIC mode, we
9977 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +00009978 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
9979 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009980 return;
Scott Michelfdc40a02009-02-17 22:15:04 +00009981
Dale Johannesen60b3ba02009-07-21 00:12:29 +00009982 if (hasMemory)
9983 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
9984 else
9985 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +00009986 Result = Op;
9987 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009988 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009989 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009990
Gabor Greifba36cb52008-08-28 21:40:38 +00009991 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00009992 Ops.push_back(Result);
9993 return;
9994 }
Evan Chengda43bcf2008-09-24 00:05:32 +00009995 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
9996 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009997}
9998
Chris Lattner259e97c2006-01-31 19:43:35 +00009999std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000010000getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010001 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000010002 if (Constraint.size() == 1) {
10003 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000010004 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000010005 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000010006 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
10007 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010008 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010009 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
10010 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
10011 X86::R10D,X86::R11D,X86::R12D,
10012 X86::R13D,X86::R14D,X86::R15D,
10013 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010014 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010015 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
10016 X86::SI, X86::DI, X86::R8W,X86::R9W,
10017 X86::R10W,X86::R11W,X86::R12W,
10018 X86::R13W,X86::R14W,X86::R15W,
10019 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010020 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010021 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
10022 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
10023 X86::R10B,X86::R11B,X86::R12B,
10024 X86::R13B,X86::R14B,X86::R15B,
10025 X86::BPL, X86::SPL, 0);
10026
Owen Anderson825b72b2009-08-11 20:47:22 +000010027 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010028 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
10029 X86::RSI, X86::RDI, X86::R8, X86::R9,
10030 X86::R10, X86::R11, X86::R12,
10031 X86::R13, X86::R14, X86::R15,
10032 X86::RBP, X86::RSP, 0);
10033
10034 break;
10035 }
Eric Christopherfd179292009-08-27 18:07:15 +000010036 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000010037 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010038 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010039 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010040 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010041 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010042 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000010043 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010044 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000010045 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
10046 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000010047 }
10048 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010049
Chris Lattner1efa40f2006-02-22 00:56:39 +000010050 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000010051}
Chris Lattnerf76d1802006-07-31 23:26:50 +000010052
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010053std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000010054X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010055 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000010056 // First, see if this is a constraint that directly corresponds to an LLVM
10057 // register class.
10058 if (Constraint.size() == 1) {
10059 // GCC Constraint Letters
10060 switch (Constraint[0]) {
10061 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000010062 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000010063 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010064 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000010065 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010066 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000010067 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010068 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000010069 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000010070 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000010071 case 'R': // LEGACY_REGS
10072 if (VT == MVT::i8)
10073 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
10074 if (VT == MVT::i16)
10075 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
10076 if (VT == MVT::i32 || !Subtarget->is64Bit())
10077 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
10078 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010079 case 'f': // FP Stack registers.
10080 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
10081 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000010082 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010083 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010084 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010085 return std::make_pair(0U, X86::RFP64RegisterClass);
10086 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000010087 case 'y': // MMX_REGS if MMX allowed.
10088 if (!Subtarget->hasMMX()) break;
10089 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010090 case 'Y': // SSE_REGS if SSE2 allowed
10091 if (!Subtarget->hasSSE2()) break;
10092 // FALL THROUGH.
10093 case 'x': // SSE_REGS if SSE1 allowed
10094 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010095
Owen Anderson825b72b2009-08-11 20:47:22 +000010096 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000010097 default: break;
10098 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010099 case MVT::f32:
10100 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000010101 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010102 case MVT::f64:
10103 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000010104 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010105 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010106 case MVT::v16i8:
10107 case MVT::v8i16:
10108 case MVT::v4i32:
10109 case MVT::v2i64:
10110 case MVT::v4f32:
10111 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000010112 return std::make_pair(0U, X86::VR128RegisterClass);
10113 }
Chris Lattnerad043e82007-04-09 05:11:28 +000010114 break;
10115 }
10116 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010117
Chris Lattnerf76d1802006-07-31 23:26:50 +000010118 // Use the default implementation in TargetLowering to convert the register
10119 // constraint into a member of a register class.
10120 std::pair<unsigned, const TargetRegisterClass*> Res;
10121 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000010122
10123 // Not found as a standard register?
10124 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010125 // Map st(0) -> st(7) -> ST0
10126 if (Constraint.size() == 7 && Constraint[0] == '{' &&
10127 tolower(Constraint[1]) == 's' &&
10128 tolower(Constraint[2]) == 't' &&
10129 Constraint[3] == '(' &&
10130 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
10131 Constraint[5] == ')' &&
10132 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000010133
Chris Lattner56d77c72009-09-13 22:41:48 +000010134 Res.first = X86::ST0+Constraint[4]-'0';
10135 Res.second = X86::RFP80RegisterClass;
10136 return Res;
10137 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010138
Chris Lattner56d77c72009-09-13 22:41:48 +000010139 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010140 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000010141 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000010142 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010143 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000010144 }
Chris Lattner56d77c72009-09-13 22:41:48 +000010145
10146 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010147 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010148 Res.first = X86::EFLAGS;
10149 Res.second = X86::CCRRegisterClass;
10150 return Res;
10151 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010152
Dale Johannesen330169f2008-11-13 21:52:36 +000010153 // 'A' means EAX + EDX.
10154 if (Constraint == "A") {
10155 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000010156 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010157 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000010158 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000010159 return Res;
10160 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010161
Chris Lattnerf76d1802006-07-31 23:26:50 +000010162 // Otherwise, check to see if this is a register class of the wrong value
10163 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
10164 // turn into {ax},{dx}.
10165 if (Res.second->hasType(VT))
10166 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010167
Chris Lattnerf76d1802006-07-31 23:26:50 +000010168 // All of the single-register GCC register classes map their values onto
10169 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
10170 // really want an 8-bit or 32-bit register, map to the appropriate register
10171 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000010172 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010173 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010174 unsigned DestReg = 0;
10175 switch (Res.first) {
10176 default: break;
10177 case X86::AX: DestReg = X86::AL; break;
10178 case X86::DX: DestReg = X86::DL; break;
10179 case X86::CX: DestReg = X86::CL; break;
10180 case X86::BX: DestReg = X86::BL; break;
10181 }
10182 if (DestReg) {
10183 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010184 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010185 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010186 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010187 unsigned DestReg = 0;
10188 switch (Res.first) {
10189 default: break;
10190 case X86::AX: DestReg = X86::EAX; break;
10191 case X86::DX: DestReg = X86::EDX; break;
10192 case X86::CX: DestReg = X86::ECX; break;
10193 case X86::BX: DestReg = X86::EBX; break;
10194 case X86::SI: DestReg = X86::ESI; break;
10195 case X86::DI: DestReg = X86::EDI; break;
10196 case X86::BP: DestReg = X86::EBP; break;
10197 case X86::SP: DestReg = X86::ESP; break;
10198 }
10199 if (DestReg) {
10200 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010201 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010202 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010203 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010204 unsigned DestReg = 0;
10205 switch (Res.first) {
10206 default: break;
10207 case X86::AX: DestReg = X86::RAX; break;
10208 case X86::DX: DestReg = X86::RDX; break;
10209 case X86::CX: DestReg = X86::RCX; break;
10210 case X86::BX: DestReg = X86::RBX; break;
10211 case X86::SI: DestReg = X86::RSI; break;
10212 case X86::DI: DestReg = X86::RDI; break;
10213 case X86::BP: DestReg = X86::RBP; break;
10214 case X86::SP: DestReg = X86::RSP; break;
10215 }
10216 if (DestReg) {
10217 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010218 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010219 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000010220 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000010221 } else if (Res.second == X86::FR32RegisterClass ||
10222 Res.second == X86::FR64RegisterClass ||
10223 Res.second == X86::VR128RegisterClass) {
10224 // Handle references to XMM physical registers that got mapped into the
10225 // wrong class. This can happen with constraints like {xmm0} where the
10226 // target independent register mapper will just pick the first match it can
10227 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000010228 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010229 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000010230 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010231 Res.second = X86::FR64RegisterClass;
10232 else if (X86::VR128RegisterClass->hasType(VT))
10233 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000010234 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010235
Chris Lattnerf76d1802006-07-31 23:26:50 +000010236 return Res;
10237}
Mon P Wang0c397192008-10-30 08:01:45 +000010238
10239//===----------------------------------------------------------------------===//
10240// X86 Widen vector type
10241//===----------------------------------------------------------------------===//
10242
10243/// getWidenVectorType: given a vector type, returns the type to widen
10244/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
Owen Anderson825b72b2009-08-11 20:47:22 +000010245/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +000010246/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +000010247/// scalarizing vs using the wider vector type.
10248
Owen Andersone50ed302009-08-10 22:56:29 +000010249EVT X86TargetLowering::getWidenVectorType(EVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +000010250 assert(VT.isVector());
10251 if (isTypeLegal(VT))
10252 return VT;
Scott Michelfdc40a02009-02-17 22:15:04 +000010253
Mon P Wang0c397192008-10-30 08:01:45 +000010254 // TODO: In computeRegisterProperty, we can compute the list of legal vector
10255 // type based on element type. This would speed up our search (though
10256 // it may not be worth it since the size of the list is relatively
10257 // small).
Owen Andersone50ed302009-08-10 22:56:29 +000010258 EVT EltVT = VT.getVectorElementType();
Mon P Wang0c397192008-10-30 08:01:45 +000010259 unsigned NElts = VT.getVectorNumElements();
Scott Michelfdc40a02009-02-17 22:15:04 +000010260
Mon P Wang0c397192008-10-30 08:01:45 +000010261 // On X86, it make sense to widen any vector wider than 1
10262 if (NElts <= 1)
Owen Anderson825b72b2009-08-11 20:47:22 +000010263 return MVT::Other;
Scott Michelfdc40a02009-02-17 22:15:04 +000010264
Owen Anderson825b72b2009-08-11 20:47:22 +000010265 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
10266 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
10267 EVT SVT = (MVT::SimpleValueType)nVT;
Scott Michelfdc40a02009-02-17 22:15:04 +000010268
10269 if (isTypeLegal(SVT) &&
10270 SVT.getVectorElementType() == EltVT &&
Mon P Wang0c397192008-10-30 08:01:45 +000010271 SVT.getVectorNumElements() > NElts)
10272 return SVT;
10273 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010274 return MVT::Other;
Mon P Wang0c397192008-10-30 08:01:45 +000010275}