blob: 233c3ae968dc3015a002b68b7fcc818f4bd3e96e [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the "Instituto Nokia de Tecnologia" and
6// is distributed under the University of Illinois Open Source
7// License. See LICENSE.TXT for details.
8//
9//===----------------------------------------------------------------------===//
10//
11// This file describes the ARM instructions in TableGen format.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chenga8e29892007-01-19 07:51:42 +000015//===----------------------------------------------------------------------===//
16// ARM specific DAG Nodes.
17//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000018
Evan Chenga8e29892007-01-19 07:51:42 +000019// Type profiles.
20def SDT_ARMCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Evan Chenga8e29892007-01-19 07:51:42 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
37def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
38
39def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
40 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
41
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000042def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
43
Evan Chenga8e29892007-01-19 07:51:42 +000044// Node definitions.
45def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000046def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
47
48def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeq,
49 [SDNPHasChain, SDNPOutFlag]>;
50def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeq,
Evan Chengb38cba92007-02-03 09:11:58 +000051 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000052
53def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
54 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
55def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
56 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
57
58def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTRet,
59 [SDNPHasChain, SDNPOptInFlag]>;
60
61def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
62 [SDNPInFlag]>;
63def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
64 [SDNPInFlag]>;
65
66def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
67 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
68
69def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
70 [SDNPHasChain]>;
71
72def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
73 [SDNPOutFlag]>;
74
Lauro Ramos Venancio99966632007-04-02 01:30:03 +000075def ARMcmpNZ : SDNode<"ARMISD::CMPNZ", SDT_ARMCmp,
76 [SDNPOutFlag]>;
77
Evan Chenga8e29892007-01-19 07:51:42 +000078def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
79
80def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
81def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
82def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000083
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000084def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
85
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000086//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +000087// ARM Instruction Predicate Definitions.
88//
89def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
90def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
91def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
92def IsThumb : Predicate<"Subtarget->isThumb()">;
93def IsARM : Predicate<"!Subtarget->isThumb()">;
94
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000095//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +000096// ARM Flag Definitions.
97
98class RegConstraint<string C> {
99 string Constraints = C;
100}
101
102//===----------------------------------------------------------------------===//
103// ARM specific transformation functions and pattern fragments.
104//
105
106// so_imm_XFORM - Return a so_imm value packed into the format described for
107// so_imm def below.
108def so_imm_XFORM : SDNodeXForm<imm, [{
109 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(N->getValue()),
110 MVT::i32);
111}]>;
112
113// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
114// so_imm_neg def below.
115def so_imm_neg_XFORM : SDNodeXForm<imm, [{
116 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(-(int)N->getValue()),
117 MVT::i32);
118}]>;
119
120// so_imm_not_XFORM - Return a so_imm value packed into the format described for
121// so_imm_not def below.
122def so_imm_not_XFORM : SDNodeXForm<imm, [{
123 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(~(int)N->getValue()),
124 MVT::i32);
125}]>;
126
127// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
128def rot_imm : PatLeaf<(i32 imm), [{
129 int32_t v = (int32_t)N->getValue();
130 return v == 8 || v == 16 || v == 24;
131}]>;
132
133/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
134def imm1_15 : PatLeaf<(i32 imm), [{
135 return (int32_t)N->getValue() >= 1 && (int32_t)N->getValue() < 16;
136}]>;
137
138/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
139def imm16_31 : PatLeaf<(i32 imm), [{
140 return (int32_t)N->getValue() >= 16 && (int32_t)N->getValue() < 32;
141}]>;
142
143def so_imm_neg :
144 PatLeaf<(imm), [{ return ARM_AM::getSOImmVal(-(int)N->getValue()) != -1; }],
145 so_imm_neg_XFORM>;
146
Evan Chenga2515702007-03-19 07:09:02 +0000147def so_imm_not :
Evan Chenga8e29892007-01-19 07:51:42 +0000148 PatLeaf<(imm), [{ return ARM_AM::getSOImmVal(~(int)N->getValue()) != -1; }],
149 so_imm_not_XFORM>;
150
151// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
152def sext_16_node : PatLeaf<(i32 GPR:$a), [{
153 return TLI.ComputeNumSignBits(SDOperand(N,0)) >= 17;
154}]>;
155
156
Evan Chenga8e29892007-01-19 07:51:42 +0000157
158//===----------------------------------------------------------------------===//
159// Operand Definitions.
160//
161
162// Branch target.
163def brtarget : Operand<OtherVT>;
164
Evan Chenga8e29892007-01-19 07:51:42 +0000165// A list of registers separated by comma. Used by load/store multiple.
166def reglist : Operand<i32> {
167 let PrintMethod = "printRegisterList";
168}
169
170// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
171def cpinst_operand : Operand<i32> {
172 let PrintMethod = "printCPInstOperand";
173}
174
175def jtblock_operand : Operand<i32> {
176 let PrintMethod = "printJTBlockOperand";
177}
178
179// Local PC labels.
180def pclabel : Operand<i32> {
181 let PrintMethod = "printPCLabel";
182}
183
184// shifter_operand operands: so_reg and so_imm.
185def so_reg : Operand<i32>, // reg reg imm
186 ComplexPattern<i32, 3, "SelectShifterOperandReg",
187 [shl,srl,sra,rotr]> {
188 let PrintMethod = "printSORegOperand";
189 let MIOperandInfo = (ops GPR, GPR, i32imm);
190}
191
192// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
193// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
194// represented in the imm field in the same 12-bit form that they are encoded
195// into so_imm instructions: the 8-bit immediate is the least significant bits
196// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
197def so_imm : Operand<i32>,
198 PatLeaf<(imm),
199 [{ return ARM_AM::getSOImmVal(N->getValue()) != -1; }],
200 so_imm_XFORM> {
201 let PrintMethod = "printSOImmOperand";
202}
203
Evan Chengc70d1842007-03-20 08:11:30 +0000204// Break so_imm's up into two pieces. This handles immediates with up to 16
205// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
206// get the first/second pieces.
207def so_imm2part : Operand<i32>,
208 PatLeaf<(imm),
209 [{ return ARM_AM::isSOImmTwoPartVal((unsigned)N->getValue()); }]> {
210 let PrintMethod = "printSOImm2PartOperand";
211}
212
213def so_imm2part_1 : SDNodeXForm<imm, [{
214 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getValue());
215 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(V), MVT::i32);
216}]>;
217
218def so_imm2part_2 : SDNodeXForm<imm, [{
219 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getValue());
220 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(V), MVT::i32);
221}]>;
222
Evan Chenga8e29892007-01-19 07:51:42 +0000223
224// Define ARM specific addressing modes.
225
226// addrmode2 := reg +/- reg shop imm
227// addrmode2 := reg +/- imm12
228//
229def addrmode2 : Operand<i32>,
230 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
231 let PrintMethod = "printAddrMode2Operand";
232 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
233}
234
235def am2offset : Operand<i32>,
236 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
237 let PrintMethod = "printAddrMode2OffsetOperand";
238 let MIOperandInfo = (ops GPR, i32imm);
239}
240
241// addrmode3 := reg +/- reg
242// addrmode3 := reg +/- imm8
243//
244def addrmode3 : Operand<i32>,
245 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
246 let PrintMethod = "printAddrMode3Operand";
247 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
248}
249
250def am3offset : Operand<i32>,
251 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
252 let PrintMethod = "printAddrMode3OffsetOperand";
253 let MIOperandInfo = (ops GPR, i32imm);
254}
255
256// addrmode4 := reg, <mode|W>
257//
258def addrmode4 : Operand<i32>,
259 ComplexPattern<i32, 2, "", []> {
260 let PrintMethod = "printAddrMode4Operand";
261 let MIOperandInfo = (ops GPR, i32imm);
262}
263
264// addrmode5 := reg +/- imm8*4
265//
266def addrmode5 : Operand<i32>,
267 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
268 let PrintMethod = "printAddrMode5Operand";
269 let MIOperandInfo = (ops GPR, i32imm);
270}
271
272// addrmodepc := pc + reg
273//
274def addrmodepc : Operand<i32>,
275 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
276 let PrintMethod = "printAddrModePCOperand";
277 let MIOperandInfo = (ops GPR, i32imm);
278}
279
Evan Cheng42d712b2007-05-08 21:08:43 +0000280// ARM branch / cmov condition code operand.
Evan Cheng5ada1992007-05-16 20:50:01 +0000281def ccop : Operand<i32> {
Evan Cheng42d712b2007-05-08 21:08:43 +0000282 let PrintMethod = "printPredicateOperand";
283}
284
285// ARM Predicate operand. Default to 14 = always (AL).
286def pred : PredicateOperand<i32, (ops i32imm), (ops (i32 14))> {
287 let PrintMethod = "printPredicateOperand";
288}
289
Evan Chenga8e29892007-01-19 07:51:42 +0000290//===----------------------------------------------------------------------===//
291// ARM Instruction flags. These need to match ARMInstrInfo.h.
292//
293
294// Addressing mode.
295class AddrMode<bits<4> val> {
296 bits<4> Value = val;
297}
298def AddrModeNone : AddrMode<0>;
299def AddrMode1 : AddrMode<1>;
300def AddrMode2 : AddrMode<2>;
301def AddrMode3 : AddrMode<3>;
302def AddrMode4 : AddrMode<4>;
303def AddrMode5 : AddrMode<5>;
304def AddrModeT1 : AddrMode<6>;
305def AddrModeT2 : AddrMode<7>;
306def AddrModeT4 : AddrMode<8>;
307def AddrModeTs : AddrMode<9>;
308
309// Instruction size.
310class SizeFlagVal<bits<3> val> {
311 bits<3> Value = val;
312}
313def SizeInvalid : SizeFlagVal<0>; // Unset.
314def SizeSpecial : SizeFlagVal<1>; // Pseudo or special.
315def Size8Bytes : SizeFlagVal<2>;
316def Size4Bytes : SizeFlagVal<3>;
317def Size2Bytes : SizeFlagVal<4>;
318
319// Load / store index mode.
320class IndexMode<bits<2> val> {
321 bits<2> Value = val;
322}
323def IndexModeNone : IndexMode<0>;
324def IndexModePre : IndexMode<1>;
325def IndexModePost : IndexMode<2>;
326
327//===----------------------------------------------------------------------===//
328// ARM Instruction templates.
329//
330
331// ARMPat - Same as Pat<>, but requires that the compiler be in ARM mode.
332class ARMPat<dag pattern, dag result> : Pat<pattern, result> {
333 list<Predicate> Predicates = [IsARM];
334}
Evan Cheng34b12d22007-01-19 20:27:35 +0000335class ARMV5TEPat<dag pattern, dag result> : Pat<pattern, result> {
336 list<Predicate> Predicates = [IsARM, HasV5TE];
337}
Evan Chenga8e29892007-01-19 07:51:42 +0000338class ARMV6Pat<dag pattern, dag result> : Pat<pattern, result> {
339 list<Predicate> Predicates = [IsARM, HasV6];
340}
341
Evan Chenga8e29892007-01-19 07:51:42 +0000342class InstARM<bits<4> opcod, AddrMode am, SizeFlagVal sz, IndexMode im,
Evan Cheng44bec522007-05-15 01:29:07 +0000343 string cstr>
Evan Chenga8e29892007-01-19 07:51:42 +0000344 : Instruction {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000345 let Namespace = "ARM";
346
Evan Chenga8e29892007-01-19 07:51:42 +0000347 bits<4> Opcode = opcod;
348 AddrMode AM = am;
349 bits<4> AddrModeBits = AM.Value;
350
351 SizeFlagVal SZ = sz;
352 bits<3> SizeFlag = SZ.Value;
353
354 IndexMode IM = im;
355 bits<2> IndexModeBits = IM.Value;
356
Evan Chenga8e29892007-01-19 07:51:42 +0000357 let Constraints = cstr;
358}
359
360class PseudoInst<dag ops, string asm, list<dag> pattern>
Evan Cheng44bec522007-05-15 01:29:07 +0000361 : InstARM<0, AddrModeNone, SizeSpecial, IndexModeNone, ""> {
362 let OperandList = ops;
363 let AsmString = asm;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000364 let Pattern = pattern;
365}
366
Evan Cheng5ada1992007-05-16 20:50:01 +0000367// Almost all ARM instructions are predicable.
Evan Cheng44bec522007-05-15 01:29:07 +0000368class I<dag oprnds, AddrMode am, SizeFlagVal sz, IndexMode im,
369 string opc, string asm, string cstr, list<dag> pattern>
Evan Chenga8e29892007-01-19 07:51:42 +0000370 // FIXME: Set all opcodes to 0 for now.
Evan Cheng44bec522007-05-15 01:29:07 +0000371 : InstARM<0, am, sz, im, cstr> {
372 let OperandList = !con(oprnds, (ops pred:$p));
373 let AsmString = !strconcat(opc, !strconcat("$p", asm));
Evan Chenga8e29892007-01-19 07:51:42 +0000374 let Pattern = pattern;
375 list<Predicate> Predicates = [IsARM];
376}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000377
Evan Cheng44bec522007-05-15 01:29:07 +0000378class AI<dag ops, string opc, string asm, list<dag> pattern>
379 : I<ops, AddrModeNone, Size4Bytes, IndexModeNone, opc, asm, "", pattern>;
380class AI1<dag ops, string opc, string asm, list<dag> pattern>
381 : I<ops, AddrMode1, Size4Bytes, IndexModeNone, opc, asm, "", pattern>;
382class AI2<dag ops, string opc, string asm, list<dag> pattern>
383 : I<ops, AddrMode2, Size4Bytes, IndexModeNone, opc, asm, "", pattern>;
384class AI3<dag ops, string opc, string asm, list<dag> pattern>
385 : I<ops, AddrMode3, Size4Bytes, IndexModeNone, opc, asm, "", pattern>;
386class AI4<dag ops, string opc, string asm, list<dag> pattern>
387 : I<ops, AddrMode4, Size4Bytes, IndexModeNone, opc, asm, "", pattern>;
388class AI1x2<dag ops, string opc, string asm, list<dag> pattern>
389 : I<ops, AddrMode1, Size8Bytes, IndexModeNone, opc, asm, "", pattern>;
Rafael Espindolaa6f149d2006-10-16 18:32:36 +0000390
Evan Chenga8e29892007-01-19 07:51:42 +0000391// Pre-indexed ops
Evan Cheng44bec522007-05-15 01:29:07 +0000392class AI2pr<dag ops, string opc, string asm, string cstr, list<dag> pattern>
393 : I<ops, AddrMode2, Size4Bytes, IndexModePre, opc, asm, cstr, pattern>;
394class AI3pr<dag ops, string opc, string asm, string cstr, list<dag> pattern>
395 : I<ops, AddrMode3, Size4Bytes, IndexModePre, opc, asm, cstr, pattern>;
Rafael Espindola27e469e2006-10-16 18:39:22 +0000396
Evan Chenga8e29892007-01-19 07:51:42 +0000397// Post-indexed ops
Evan Cheng44bec522007-05-15 01:29:07 +0000398class AI2po<dag ops, string opc, string asm, string cstr, list<dag> pattern>
399 : I<ops, AddrMode2, Size4Bytes, IndexModePost, opc, asm, cstr, pattern>;
400class AI3po<dag ops, string opc, string asm, string cstr, list<dag> pattern>
401 : I<ops, AddrMode3, Size4Bytes, IndexModePost, opc, asm, cstr, pattern>;
Rafael Espindola04d88ff2006-10-17 20:45:22 +0000402
Evan Chenga8e29892007-01-19 07:51:42 +0000403// BR_JT instructions
Evan Cheng44bec522007-05-15 01:29:07 +0000404class JTI<dag ops, string opc, string asm, list<dag> pattern>
405 : I<ops, AddrModeNone, SizeSpecial, IndexModeNone, opc, asm, "", pattern>;
406class JTI1<dag ops, string opc, string asm, list<dag> pattern>
407 : I<ops, AddrMode1, SizeSpecial, IndexModeNone, opc, asm, "", pattern>;
408class JTI2<dag ops, string opc, string asm, list<dag> pattern>
409 : I<ops, AddrMode2, SizeSpecial, IndexModeNone, opc, asm, "", pattern>;
Rafael Espindola04d88ff2006-10-17 20:45:22 +0000410
Evan Chenga8e29892007-01-19 07:51:42 +0000411
412class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
413class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
414
415
416/// AI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
417/// binop that produces a value.
418multiclass AI1_bin_irs<string opc, PatFrag opnode> {
419 def ri : AI1<(ops GPR:$dst, GPR:$a, so_imm:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000420 opc, " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000421 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>;
422 def rr : AI1<(ops GPR:$dst, GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000423 opc, " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000424 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>;
425 def rs : AI1<(ops GPR:$dst, GPR:$a, so_reg:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000426 opc, " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000427 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>;
428}
429
430/// AI1_bin0_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns.
431/// Similar to AI1_bin_irs except the instruction does not produce a result.
432multiclass AI1_bin0_irs<string opc, PatFrag opnode> {
433 def ri : AI1<(ops GPR:$a, so_imm:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000434 opc, " $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000435 [(opnode GPR:$a, so_imm:$b)]>;
436 def rr : AI1<(ops GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000437 opc, " $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000438 [(opnode GPR:$a, GPR:$b)]>;
439 def rs : AI1<(ops GPR:$a, so_reg:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000440 opc, " $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000441 [(opnode GPR:$a, so_reg:$b)]>;
442}
443
444/// AI1_bin_is - Defines a set of (op r, {so_imm|so_reg}) patterns for a binop.
445multiclass AI1_bin_is<string opc, PatFrag opnode> {
446 def ri : AI1<(ops GPR:$dst, GPR:$a, so_imm:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000447 opc, " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000448 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>;
449 def rs : AI1<(ops GPR:$dst, GPR:$a, so_reg:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000450 opc, " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000451 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>;
452}
453
454/// AI1_unary_irs - Defines a set of (op {so_imm|r|so_reg}) patterns for unary
455/// ops.
456multiclass AI1_unary_irs<string opc, PatFrag opnode> {
457 def i : AI1<(ops GPR:$dst, so_imm:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000458 opc, " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000459 [(set GPR:$dst, (opnode so_imm:$a))]>;
460 def r : AI1<(ops GPR:$dst, GPR:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000461 opc, " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000462 [(set GPR:$dst, (opnode GPR:$a))]>;
463 def s : AI1<(ops GPR:$dst, so_reg:$a),
Evan Cheng44bec522007-05-15 01:29:07 +0000464 opc, " $dst, $a",
Evan Chenga8e29892007-01-19 07:51:42 +0000465 [(set GPR:$dst, (opnode so_reg:$a))]>;
466}
467
468/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
469/// register and one whose operand is a register rotated by 8/16/24.
470multiclass AI_unary_rrot<string opc, PatFrag opnode> {
471 def r : AI<(ops GPR:$dst, GPR:$Src),
Evan Cheng44bec522007-05-15 01:29:07 +0000472 opc, " $dst, $Src",
Evan Chenga8e29892007-01-19 07:51:42 +0000473 [(set GPR:$dst, (opnode GPR:$Src))]>, Requires<[IsARM, HasV6]>;
474 def r_rot : AI<(ops GPR:$dst, GPR:$Src, i32imm:$rot),
Evan Cheng44bec522007-05-15 01:29:07 +0000475 opc, " $dst, $Src, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000476 [(set GPR:$dst, (opnode (rotr GPR:$Src, rot_imm:$rot)))]>,
477 Requires<[IsARM, HasV6]>;
478}
479
480/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
481/// register and one whose operand is a register rotated by 8/16/24.
482multiclass AI_bin_rrot<string opc, PatFrag opnode> {
483 def rr : AI<(ops GPR:$dst, GPR:$LHS, GPR:$RHS),
Evan Cheng44bec522007-05-15 01:29:07 +0000484 opc, " $dst, $LHS, $RHS",
Evan Chenga8e29892007-01-19 07:51:42 +0000485 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
486 Requires<[IsARM, HasV6]>;
487 def rr_rot : AI<(ops GPR:$dst, GPR:$LHS, GPR:$RHS, i32imm:$rot),
Evan Cheng44bec522007-05-15 01:29:07 +0000488 opc, " $dst, $LHS, $RHS, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000489 [(set GPR:$dst, (opnode GPR:$LHS,
490 (rotr GPR:$RHS, rot_imm:$rot)))]>,
491 Requires<[IsARM, HasV6]>;
492}
493
Evan Cheng44bec522007-05-15 01:29:07 +0000494// Special cases.
495class XI<dag oprnds, AddrMode am, SizeFlagVal sz, IndexMode im,
496 string asm, string cstr, list<dag> pattern>
497 // FIXME: Set all opcodes to 0 for now.
498 : InstARM<0, am, sz, im, cstr> {
499 let OperandList = oprnds;
500 let AsmString = asm;
501 let Pattern = pattern;
502 list<Predicate> Predicates = [IsARM];
503}
504
505class AXI<dag ops, string asm, list<dag> pattern>
506 : XI<ops, AddrModeNone, Size4Bytes, IndexModeNone, asm, "", pattern>;
507class AXI1<dag ops, string asm, list<dag> pattern>
508 : XI<ops, AddrMode1, Size4Bytes, IndexModeNone, asm, "", pattern>;
509class AXI2<dag ops, string asm, list<dag> pattern>
510 : XI<ops, AddrMode2, Size4Bytes, IndexModeNone, asm, "", pattern>;
511class AXI4<dag ops, string asm, list<dag> pattern>
512 : XI<ops, AddrMode4, Size4Bytes, IndexModeNone, asm, "", pattern>;
513
514class AXIx2<dag ops, string asm, list<dag> pattern>
515 : XI<ops, AddrModeNone, Size8Bytes, IndexModeNone, asm, "", pattern>;
516
Rafael Espindola90057aa2006-10-16 18:18:14 +0000517
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000518//===----------------------------------------------------------------------===//
519// Instructions
520//===----------------------------------------------------------------------===//
521
Evan Chenga8e29892007-01-19 07:51:42 +0000522//===----------------------------------------------------------------------===//
523// Miscellaneous Instructions.
524//
525def IMPLICIT_DEF_GPR :
Evan Cheng44bec522007-05-15 01:29:07 +0000526PseudoInst<(ops GPR:$rD, pred:$p),
Evan Chenga8e29892007-01-19 07:51:42 +0000527 "@ IMPLICIT_DEF_GPR $rD",
528 [(set GPR:$rD, (undef))]>;
Rafael Espindola687bc492006-08-24 13:45:55 +0000529
Rafael Espindola6f602de2006-08-24 16:13:15 +0000530
Evan Chenga8e29892007-01-19 07:51:42 +0000531/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
532/// the function. The first operand is the ID# for this instruction, the second
533/// is the index into the MachineConstantPool that this is, the third is the
534/// size in bytes of this constant pool entry.
535def CONSTPOOL_ENTRY :
536PseudoInst<(ops cpinst_operand:$instid, cpinst_operand:$cpidx, i32imm:$size),
537 "${instid:label} ${cpidx:cpentry}", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000538
Evan Chenga8e29892007-01-19 07:51:42 +0000539def ADJCALLSTACKUP :
Evan Cheng44bec522007-05-15 01:29:07 +0000540PseudoInst<(ops i32imm:$amt, pred:$p),
Evan Chenga8e29892007-01-19 07:51:42 +0000541 "@ ADJCALLSTACKUP $amt",
542 [(ARMcallseq_end imm:$amt)]>, Imp<[SP],[SP]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000543
Evan Chenga8e29892007-01-19 07:51:42 +0000544def ADJCALLSTACKDOWN :
Evan Cheng44bec522007-05-15 01:29:07 +0000545PseudoInst<(ops i32imm:$amt, pred:$p),
Evan Chenga8e29892007-01-19 07:51:42 +0000546 "@ ADJCALLSTACKDOWN $amt",
547 [(ARMcallseq_start imm:$amt)]>, Imp<[SP],[SP]>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000548
Evan Chenga8e29892007-01-19 07:51:42 +0000549def DWARF_LOC :
550PseudoInst<(ops i32imm:$line, i32imm:$col, i32imm:$file),
551 ".loc $file, $line, $col",
552 [(dwarf_loc (i32 imm:$line), (i32 imm:$col), (i32 imm:$file))]>;
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000553
Evan Cheng44bec522007-05-15 01:29:07 +0000554def PICADD : AXI1<(ops GPR:$dst, GPR:$a, pclabel:$cp, pred:$p),
555 "$cp:\n\tadd$p $dst, pc, $a",
556 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000557
558let isLoad = 1, AddedComplexity = 10 in {
559def PICLD : AXI2<(ops GPR:$dst, addrmodepc:$addr, pred:$p),
Evan Cheng44bec522007-05-15 01:29:07 +0000560 "${addr:label}:\n\tldr$p $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000561 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000562
Dale Johannesen86d40692007-05-21 22:14:33 +0000563def PICLDZH : AXI2<(ops GPR:$dst, addrmodepc:$addr, pred:$p),
564 "${addr:label}:\n\tldr${p}h $dst, $addr",
565 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
566
567def PICLDZB : AXI2<(ops GPR:$dst, addrmodepc:$addr, pred:$p),
568 "${addr:label}:\n\tldr${p}b $dst, $addr",
569 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
570
571def PICLDH : AXI2<(ops GPR:$dst, addrmodepc:$addr, pred:$p),
572 "${addr:label}:\n\tldr${p}h $dst, $addr",
573 [(set GPR:$dst, (extloadi16 addrmodepc:$addr))]>;
574
575def PICLDB : AXI2<(ops GPR:$dst, addrmodepc:$addr, pred:$p),
576 "${addr:label}:\n\tldr${p}b $dst, $addr",
577 [(set GPR:$dst, (extloadi8 addrmodepc:$addr))]>;
578
579def PICLDSH : AXI2<(ops GPR:$dst, addrmodepc:$addr, pred:$p),
580 "${addr:label}:\n\tldr${p}sh $dst, $addr",
581 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
582
583def PICLDSB : AXI2<(ops GPR:$dst, addrmodepc:$addr, pred:$p),
584 "${addr:label}:\n\tldr${p}sb $dst, $addr",
585 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
586}
587let isStore = 1, AddedComplexity = 10 in {
588def PICSTR : AXI2<(ops GPR:$src, addrmodepc:$addr, pred:$p),
589 "${addr:label}:\n\tstr$p $src, $addr",
590 [(store GPR:$src, addrmodepc:$addr)]>;
591
592def PICSTRH : AXI2<(ops GPR:$src, addrmodepc:$addr, pred:$p),
593 "${addr:label}:\n\tstr${p}h $src, $addr",
594 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
595
596def PICSTRB : AXI2<(ops GPR:$src, addrmodepc:$addr, pred:$p),
597 "${addr:label}:\n\tstr${p}b $src, $addr",
598 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
599}
600
Evan Chenga8e29892007-01-19 07:51:42 +0000601//===----------------------------------------------------------------------===//
602// Control Flow Instructions.
603//
Rafael Espindola9e071f02006-10-02 19:30:56 +0000604
Evan Chenga8e29892007-01-19 07:51:42 +0000605let isReturn = 1, isTerminator = 1 in
Evan Cheng44bec522007-05-15 01:29:07 +0000606 def BX_RET : AI<(ops), "bx", " lr", [(ARMretflag)]>;
Rafael Espindola27185192006-09-29 21:20:16 +0000607
Evan Chenga8e29892007-01-19 07:51:42 +0000608// FIXME: remove when we have a way to marking a MI with these properties.
609let isLoad = 1, isReturn = 1, isTerminator = 1 in
Evan Cheng44bec522007-05-15 01:29:07 +0000610 def LDM_RET : AXI4<(ops addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
611 "ldm${p}${addr:submode} $addr, $dst1",
Evan Chenga8e29892007-01-19 07:51:42 +0000612 []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000613
Evan Chenga8e29892007-01-19 07:51:42 +0000614let isCall = 1, noResults = 1,
615 Defs = [R0, R1, R2, R3, R12, LR,
616 D0, D1, D2, D3, D4, D5, D6, D7] in {
Evan Chengdcc50a42007-05-18 01:53:54 +0000617 def BL : AXI<(ops i32imm:$func, variable_ops),
618 "bl ${func:call}",
Evan Cheng44bec522007-05-15 01:29:07 +0000619 [(ARMcall tglobaladdr:$func)]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000620 // ARMv5T and above
Evan Chengdcc50a42007-05-18 01:53:54 +0000621 def BLX : AXI<(ops GPR:$dst, variable_ops),
622 "blx $dst",
Evan Cheng44bec522007-05-15 01:29:07 +0000623 [(ARMcall GPR:$dst)]>, Requires<[IsARM, HasV5T]>;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000624 let Uses = [LR] in {
625 // ARMv4T
Evan Chengdcc50a42007-05-18 01:53:54 +0000626 def BX : AXIx2<(ops GPR:$dst, variable_ops),
627 "mov lr, pc\n\tbx $dst",
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000628 [(ARMcall_nolink GPR:$dst)]>;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000629 }
Rafael Espindola35574632006-07-18 17:00:30 +0000630}
Rafael Espindoladc124a22006-05-18 21:45:49 +0000631
Evan Chengaeafca02007-05-16 07:45:54 +0000632let isBranch = 1, isTerminator = 1, noResults = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +0000633 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +0000634 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +0000635 let isPredicable = 1 in
636 def B : AXI<(ops brtarget:$dst), "b $dst",
637 [(br bb:$dst)]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000638
Evan Chenga8e29892007-01-19 07:51:42 +0000639 def BR_JTr : JTI<(ops GPR:$dst, jtblock_operand:$jt, i32imm:$id),
Evan Cheng44bec522007-05-15 01:29:07 +0000640 "mov", " pc, $dst \n$jt",
Evan Chenga8e29892007-01-19 07:51:42 +0000641 [(ARMbrjt GPR:$dst, tjumptable:$jt, imm:$id)]>;
642 def BR_JTm : JTI2<(ops addrmode2:$dst, jtblock_operand:$jt, i32imm:$id),
Evan Cheng44bec522007-05-15 01:29:07 +0000643 "ldr", " pc, $dst \n$jt",
Evan Chenga8e29892007-01-19 07:51:42 +0000644 [(ARMbrjt (i32 (load addrmode2:$dst)), tjumptable:$jt,
645 imm:$id)]>;
646 def BR_JTadd : JTI1<(ops GPR:$dst, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Evan Cheng44bec522007-05-15 01:29:07 +0000647 "add", " pc, $dst, $idx \n$jt",
Evan Chenga8e29892007-01-19 07:51:42 +0000648 [(ARMbrjt (add GPR:$dst, GPR:$idx), tjumptable:$jt,
649 imm:$id)]>;
Evan Chengaeafca02007-05-16 07:45:54 +0000650 }
651
652 def Bcc : AXI<(ops brtarget:$dst, ccop:$cc), "b$cc $dst",
653 [(ARMbrcond bb:$dst, imm:$cc)]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +0000654}
Rafael Espindola84b19be2006-07-16 01:02:57 +0000655
Evan Chenga8e29892007-01-19 07:51:42 +0000656//===----------------------------------------------------------------------===//
657// Load / store Instructions.
658//
Rafael Espindola82c678b2006-10-16 17:17:22 +0000659
Evan Chenga8e29892007-01-19 07:51:42 +0000660// Load
661let isLoad = 1 in {
662def LDR : AI2<(ops GPR:$dst, addrmode2:$addr),
Evan Cheng44bec522007-05-15 01:29:07 +0000663 "ldr", " $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000664 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000665
Evan Chengfa775d02007-03-19 07:20:03 +0000666// Special LDR for loads from non-pc-relative constpools.
667let isReMaterializable = 1 in
668def LDRcp : AI2<(ops GPR:$dst, addrmode2:$addr),
Evan Cheng44bec522007-05-15 01:29:07 +0000669 "ldr", " $dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +0000670
Evan Chenga8e29892007-01-19 07:51:42 +0000671// Loads with zero extension
672def LDRH : AI3<(ops GPR:$dst, addrmode3:$addr),
Evan Cheng44bec522007-05-15 01:29:07 +0000673 "ldrh", " $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000674 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000675
Evan Chenga8e29892007-01-19 07:51:42 +0000676def LDRB : AI2<(ops GPR:$dst, addrmode2:$addr),
Evan Cheng44bec522007-05-15 01:29:07 +0000677 "ldrb", " $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000678 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000679
Evan Chenga8e29892007-01-19 07:51:42 +0000680// Loads with sign extension
681def LDRSH : AI3<(ops GPR:$dst, addrmode3:$addr),
Evan Cheng44bec522007-05-15 01:29:07 +0000682 "ldrsh", " $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000683 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000684
Evan Chenga8e29892007-01-19 07:51:42 +0000685def LDRSB : AI3<(ops GPR:$dst, addrmode3:$addr),
Evan Cheng44bec522007-05-15 01:29:07 +0000686 "ldrsb", " $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000687 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +0000688
Evan Chenga8e29892007-01-19 07:51:42 +0000689// Load doubleword
690def LDRD : AI3<(ops GPR:$dst, addrmode3:$addr),
Evan Cheng44bec522007-05-15 01:29:07 +0000691 "ldrd", " $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000692 []>, Requires<[IsARM, HasV5T]>;
Rafael Espindolac391d162006-10-23 20:34:27 +0000693
Evan Chenga8e29892007-01-19 07:51:42 +0000694// Indexed loads
695def LDR_PRE : AI2pr<(ops GPR:$dst, GPR:$base_wb, addrmode2:$addr),
Evan Cheng44bec522007-05-15 01:29:07 +0000696 "ldr", " $dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +0000697
Evan Chenga8e29892007-01-19 07:51:42 +0000698def LDR_POST : AI2po<(ops GPR:$dst, GPR:$base_wb, GPR:$base, am2offset:$offset),
Evan Cheng44bec522007-05-15 01:29:07 +0000699 "ldr", " $dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +0000700
Evan Chenga8e29892007-01-19 07:51:42 +0000701def LDRH_PRE : AI3pr<(ops GPR:$dst, GPR:$base_wb, addrmode3:$addr),
Evan Cheng44bec522007-05-15 01:29:07 +0000702 "ldrh", " $dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +0000703
Evan Chenga8e29892007-01-19 07:51:42 +0000704def LDRH_POST : AI3po<(ops GPR:$dst, GPR:$base_wb, GPR:$base,am3offset:$offset),
Evan Cheng44bec522007-05-15 01:29:07 +0000705 "ldrh", " $dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +0000706
Evan Chenga8e29892007-01-19 07:51:42 +0000707def LDRB_PRE : AI2pr<(ops GPR:$dst, GPR:$base_wb, addrmode2:$addr),
Evan Cheng44bec522007-05-15 01:29:07 +0000708 "ldrb", " $dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +0000709
Evan Chenga8e29892007-01-19 07:51:42 +0000710def LDRB_POST : AI2po<(ops GPR:$dst, GPR:$base_wb, GPR:$base,am2offset:$offset),
Evan Cheng44bec522007-05-15 01:29:07 +0000711 "ldrb", " $dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000712
713def LDRSH_PRE : AI3pr<(ops GPR:$dst, GPR:$base_wb, addrmode3:$addr),
Evan Cheng44bec522007-05-15 01:29:07 +0000714 "ldrsh", " $dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000715
716def LDRSH_POST: AI3po<(ops GPR:$dst, GPR:$base_wb, GPR:$base,am3offset:$offset),
Evan Cheng44bec522007-05-15 01:29:07 +0000717 "ldrsh", " $dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000718
719def LDRSB_PRE : AI3pr<(ops GPR:$dst, GPR:$base_wb, addrmode3:$addr),
Evan Cheng44bec522007-05-15 01:29:07 +0000720 "ldrsb", " $dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000721
722def LDRSB_POST: AI3po<(ops GPR:$dst, GPR:$base_wb, GPR:$base,am3offset:$offset),
Evan Cheng44bec522007-05-15 01:29:07 +0000723 "ldrsb", " $dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000724} // isLoad
725
726// Store
727let isStore = 1 in {
728def STR : AI2<(ops GPR:$src, addrmode2:$addr),
Evan Cheng44bec522007-05-15 01:29:07 +0000729 "str", " $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000730 [(store GPR:$src, addrmode2:$addr)]>;
731
732// Stores with truncate
733def STRH : AI3<(ops GPR:$src, addrmode3:$addr),
Evan Cheng44bec522007-05-15 01:29:07 +0000734 "strh", " $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000735 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
736
737def STRB : AI2<(ops GPR:$src, addrmode2:$addr),
Evan Cheng44bec522007-05-15 01:29:07 +0000738 "strb", " $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000739 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
740
741// Store doubleword
742def STRD : AI3<(ops GPR:$src, addrmode3:$addr),
Evan Cheng44bec522007-05-15 01:29:07 +0000743 "strd", " $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000744 []>, Requires<[IsARM, HasV5T]>;
745
746// Indexed stores
747def STR_PRE : AI2pr<(ops GPR:$base_wb, GPR:$src, GPR:$base, am2offset:$offset),
Evan Cheng44bec522007-05-15 01:29:07 +0000748 "str", " $src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000749 [(set GPR:$base_wb,
750 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
751
752def STR_POST : AI2po<(ops GPR:$base_wb, GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng44bec522007-05-15 01:29:07 +0000753 "str", " $src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000754 [(set GPR:$base_wb,
755 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
756
757def STRH_PRE : AI3pr<(ops GPR:$base_wb, GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng44bec522007-05-15 01:29:07 +0000758 "strh", " $src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000759 [(set GPR:$base_wb,
760 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
761
762def STRH_POST: AI3po<(ops GPR:$base_wb, GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng44bec522007-05-15 01:29:07 +0000763 "strh", " $src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000764 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
765 GPR:$base, am3offset:$offset))]>;
766
767def STRB_PRE : AI2pr<(ops GPR:$base_wb, GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng44bec522007-05-15 01:29:07 +0000768 "strb", " $src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000769 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
770 GPR:$base, am2offset:$offset))]>;
771
772def STRB_POST: AI2po<(ops GPR:$base_wb, GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng44bec522007-05-15 01:29:07 +0000773 "strb", " $src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000774 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
775 GPR:$base, am2offset:$offset))]>;
776} // isStore
777
778//===----------------------------------------------------------------------===//
779// Load / store multiple Instructions.
780//
781
782let isLoad = 1 in
Evan Cheng44bec522007-05-15 01:29:07 +0000783def LDM : AXI4<(ops addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
784 "ldm${p}${addr:submode} $addr, $dst1",
785 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000786
787let isStore = 1 in
Evan Cheng44bec522007-05-15 01:29:07 +0000788def STM : AXI4<(ops addrmode4:$addr, pred:$p, reglist:$src1, variable_ops),
789 "stm${p}${addr:submode} $addr, $src1",
790 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000791
792//===----------------------------------------------------------------------===//
793// Move Instructions.
794//
795
Evan Cheng9f6636f2007-03-19 07:48:02 +0000796def MOVr : AI1<(ops GPR:$dst, GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +0000797 "mov", " $dst, $src", []>;
Evan Cheng9f6636f2007-03-19 07:48:02 +0000798def MOVs : AI1<(ops GPR:$dst, so_reg:$src),
Evan Cheng44bec522007-05-15 01:29:07 +0000799 "mov", " $dst, $src", [(set GPR:$dst, so_reg:$src)]>;
Evan Chenga2515702007-03-19 07:09:02 +0000800
801let isReMaterializable = 1 in
Evan Cheng9f6636f2007-03-19 07:48:02 +0000802def MOVi : AI1<(ops GPR:$dst, so_imm:$src),
Evan Cheng44bec522007-05-15 01:29:07 +0000803 "mov", " $dst, $src", [(set GPR:$dst, so_imm:$src)]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000804
805// These aren't really mov instructions, but we have to define them this way
806// due to flag operands.
807
808def MOVsrl_flag : AI1<(ops GPR:$dst, GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +0000809 "movs", " $dst, $src, lsr #1",
Evan Chenga8e29892007-01-19 07:51:42 +0000810 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>;
811def MOVsra_flag : AI1<(ops GPR:$dst, GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +0000812 "movs", " $dst, $src, asr #1",
Evan Chenga8e29892007-01-19 07:51:42 +0000813 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>;
Evan Cheng9f6636f2007-03-19 07:48:02 +0000814def MOVrx : AI1<(ops GPR:$dst, GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +0000815 "mov", " $dst, $src, rrx",
Evan Chenga8e29892007-01-19 07:51:42 +0000816 [(set GPR:$dst, (ARMrrx GPR:$src))]>;
817
Evan Chenga8e29892007-01-19 07:51:42 +0000818//===----------------------------------------------------------------------===//
819// Extend Instructions.
820//
821
822// Sign extenders
823
824defm SXTB : AI_unary_rrot<"sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
825defm SXTH : AI_unary_rrot<"sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
826
827defm SXTAB : AI_bin_rrot<"sxtab",
828 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
829defm SXTAH : AI_bin_rrot<"sxtah",
830 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
831
832// TODO: SXT(A){B|H}16
833
834// Zero extenders
835
836let AddedComplexity = 16 in {
837defm UXTB : AI_unary_rrot<"uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
838defm UXTH : AI_unary_rrot<"uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
839defm UXTB16 : AI_unary_rrot<"uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
840
841def : ARMV6Pat<(and (shl GPR:$Src, 8), 0xFF00FF),
842 (UXTB16r_rot GPR:$Src, 24)>;
843def : ARMV6Pat<(and (srl GPR:$Src, 8), 0xFF00FF),
844 (UXTB16r_rot GPR:$Src, 8)>;
845
846defm UXTAB : AI_bin_rrot<"uxtab",
847 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
848defm UXTAH : AI_bin_rrot<"uxtah",
849 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000850}
851
Evan Chenga8e29892007-01-19 07:51:42 +0000852// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
853//defm UXTAB16 : xxx<"uxtab16", 0xff00ff>;
Rafael Espindola817e7fd2006-09-11 19:24:19 +0000854
Evan Chenga8e29892007-01-19 07:51:42 +0000855// TODO: UXT(A){B|H}16
856
857//===----------------------------------------------------------------------===//
858// Arithmetic Instructions.
859//
860
861defm ADD : AI1_bin_irs<"add" , BinOpFrag<(add node:$LHS, node:$RHS)>>;
862defm ADDS : AI1_bin_irs<"adds", BinOpFrag<(addc node:$LHS, node:$RHS)>>;
863defm ADC : AI1_bin_irs<"adc" , BinOpFrag<(adde node:$LHS, node:$RHS)>>;
864defm SUB : AI1_bin_irs<"sub" , BinOpFrag<(sub node:$LHS, node:$RHS)>>;
865defm SUBS : AI1_bin_irs<"subs", BinOpFrag<(subc node:$LHS, node:$RHS)>>;
866defm SBC : AI1_bin_irs<"sbc" , BinOpFrag<(sube node:$LHS, node:$RHS)>>;
867
868// These don't define reg/reg forms, because they are handled above.
869defm RSB : AI1_bin_is <"rsb" , BinOpFrag<(sub node:$RHS, node:$LHS)>>;
870defm RSBS : AI1_bin_is <"rsbs", BinOpFrag<(subc node:$RHS, node:$LHS)>>;
871defm RSC : AI1_bin_is <"rsc" , BinOpFrag<(sube node:$RHS, node:$LHS)>>;
872
873// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
874def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
875 (SUBri GPR:$src, so_imm_neg:$imm)>;
876
877//def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
878// (SUBSri GPR:$src, so_imm_neg:$imm)>;
879//def : ARMPat<(adde GPR:$src, so_imm_neg:$imm),
880// (SBCri GPR:$src, so_imm_neg:$imm)>;
881
882// Note: These are implemented in C++ code, because they have to generate
883// ADD/SUBrs instructions, which use a complex pattern that a xform function
884// cannot produce.
885// (mul X, 2^n+1) -> (add (X << n), X)
886// (mul X, 2^n-1) -> (rsb X, (X << n))
887
888
889//===----------------------------------------------------------------------===//
890// Bitwise Instructions.
891//
892
893defm AND : AI1_bin_irs<"and", BinOpFrag<(and node:$LHS, node:$RHS)>>;
894defm ORR : AI1_bin_irs<"orr", BinOpFrag<(or node:$LHS, node:$RHS)>>;
895defm EOR : AI1_bin_irs<"eor", BinOpFrag<(xor node:$LHS, node:$RHS)>>;
896defm BIC : AI1_bin_irs<"bic", BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
897
Evan Chenga2515702007-03-19 07:09:02 +0000898def MVNr : AI<(ops GPR:$dst, GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +0000899 "mvn", " $dst, $src", [(set GPR:$dst, (not GPR:$src))]>;
Evan Chenga2515702007-03-19 07:09:02 +0000900def MVNs : AI<(ops GPR:$dst, so_reg:$src),
Evan Cheng44bec522007-05-15 01:29:07 +0000901 "mvn", " $dst, $src", [(set GPR:$dst, (not so_reg:$src))]>;
Evan Chenga2515702007-03-19 07:09:02 +0000902let isReMaterializable = 1 in
903def MVNi : AI<(ops GPR:$dst, so_imm:$imm),
Evan Cheng44bec522007-05-15 01:29:07 +0000904 "mvn", " $dst, $imm", [(set GPR:$dst, so_imm_not:$imm)]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000905
906def : ARMPat<(and GPR:$src, so_imm_not:$imm),
907 (BICri GPR:$src, so_imm_not:$imm)>;
908
909//===----------------------------------------------------------------------===//
910// Multiply Instructions.
911//
912
913// AI_orr - Defines a (op r, r) pattern.
914class AI_orr<string opc, SDNode opnode>
915 : AI<(ops GPR:$dst, GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000916 opc, " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000917 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>;
918
919// AI_oorr - Defines a (op (op r, r), r) pattern.
920class AI_oorr<string opc, SDNode opnode1, SDNode opnode2>
921 : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$c),
Evan Cheng44bec522007-05-15 01:29:07 +0000922 opc, " $dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +0000923 [(set GPR:$dst, (opnode1 (opnode2 GPR:$a, GPR:$b), GPR:$c))]>;
924
925def MUL : AI_orr<"mul", mul>;
926def MLA : AI_oorr<"mla", add, mul>;
927
928// Extra precision multiplies with low / high results
929def SMULL : AI<(ops GPR:$ldst, GPR:$hdst, GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000930 "smull", " $ldst, $hdst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000931 []>;
932
933def UMULL : AI<(ops GPR:$ldst, GPR:$hdst, GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000934 "umull", " $ldst, $hdst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000935 []>;
936
937// Multiply + accumulate
938def SMLAL : AI<(ops GPR:$ldst, GPR:$hdst, GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000939 "smlal", " $ldst, $hdst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000940 []>;
941
942def UMLAL : AI<(ops GPR:$ldst, GPR:$hdst, GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000943 "umlal", " $ldst, $hdst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000944 []>;
945
946def UMAAL : AI<(ops GPR:$ldst, GPR:$hdst, GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000947 "umaal", " $ldst, $hdst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000948 []>, Requires<[IsARM, HasV6]>;
949
950// Most significant word multiply
951def SMMUL : AI_orr<"smmul", mulhs>, Requires<[IsARM, HasV6]>;
952def SMMLA : AI_oorr<"smmla", add, mulhs>, Requires<[IsARM, HasV6]>;
953
954
955def SMMLS : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$c),
Evan Cheng44bec522007-05-15 01:29:07 +0000956 "smmls", " $dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +0000957 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
958 Requires<[IsARM, HasV6]>;
959
960multiclass AI_smul<string opc, PatFrag opnode> {
Evan Cheng34b12d22007-01-19 20:27:35 +0000961 def BB : AI<(ops GPR:$dst, GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000962 !strconcat(opc, "bb"), " $dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +0000963 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
964 (sext_inreg GPR:$b, i16)))]>,
965 Requires<[IsARM, HasV5TE]>;
966 def BT : AI<(ops GPR:$dst, GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000967 !strconcat(opc, "bt"), " $dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +0000968 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
969 (sra GPR:$b, 16)))]>,
970 Requires<[IsARM, HasV5TE]>;
971 def TB : AI<(ops GPR:$dst, GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000972 !strconcat(opc, "tb"), " $dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +0000973 [(set GPR:$dst, (opnode (sra GPR:$a, 16),
974 (sext_inreg GPR:$b, i16)))]>,
975 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000976 def TT : AI<(ops GPR:$dst, GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000977 !strconcat(opc, "tt"), " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000978 [(set GPR:$dst, (opnode (sra GPR:$a, 16),
979 (sra GPR:$b, 16)))]>,
980 Requires<[IsARM, HasV5TE]>;
Evan Cheng34b12d22007-01-19 20:27:35 +0000981 def WB : AI<(ops GPR:$dst, GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000982 !strconcat(opc, "wb"), " $dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +0000983 [(set GPR:$dst, (sra (opnode GPR:$a,
984 (sext_inreg GPR:$b, i16)), 16))]>,
985 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000986 def WT : AI<(ops GPR:$dst, GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +0000987 !strconcat(opc, "wt"), " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000988 [(set GPR:$dst, (sra (opnode GPR:$a,
989 (sra GPR:$b, 16)), 16))]>,
990 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +0000991}
992
Evan Chenga8e29892007-01-19 07:51:42 +0000993multiclass AI_smla<string opc, PatFrag opnode> {
Evan Cheng34b12d22007-01-19 20:27:35 +0000994 def BB : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +0000995 !strconcat(opc, "bb"), " $dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +0000996 [(set GPR:$dst, (add GPR:$acc,
997 (opnode (sext_inreg GPR:$a, i16),
998 (sext_inreg GPR:$b, i16))))]>,
999 Requires<[IsARM, HasV5TE]>;
1000 def BT : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001001 !strconcat(opc, "bt"), " $dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001002 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Evan Chenga8e29892007-01-19 07:51:42 +00001003 (sra GPR:$b, 16))))]>,
Evan Cheng34b12d22007-01-19 20:27:35 +00001004 Requires<[IsARM, HasV5TE]>;
1005 def TB : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001006 !strconcat(opc, "tb"), " $dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001007 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, 16),
1008 (sext_inreg GPR:$b, i16))))]>,
1009 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001010 def TT : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001011 !strconcat(opc, "tt"), " $dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00001012 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, 16),
1013 (sra GPR:$b, 16))))]>,
1014 Requires<[IsARM, HasV5TE]>;
1015
Evan Cheng34b12d22007-01-19 20:27:35 +00001016 def WB : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001017 !strconcat(opc, "wb"), " $dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001018 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
1019 (sext_inreg GPR:$b, i16)), 16)))]>,
1020 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001021 def WT : AI<(ops GPR:$dst, GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001022 !strconcat(opc, "wt"), " $dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00001023 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
1024 (sra GPR:$b, 16)), 16)))]>,
1025 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00001026}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00001027
Evan Chenga8e29892007-01-19 07:51:42 +00001028defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
1029defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00001030
Evan Chenga8e29892007-01-19 07:51:42 +00001031// TODO: Halfword multiple accumulate long: SMLAL<x><y>
1032// TODO: Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
Rafael Espindola42b62f32006-10-13 13:14:59 +00001033
Evan Chenga8e29892007-01-19 07:51:42 +00001034//===----------------------------------------------------------------------===//
1035// Misc. Arithmetic Instructions.
1036//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00001037
Evan Chenga8e29892007-01-19 07:51:42 +00001038def CLZ : AI<(ops GPR:$dst, GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +00001039 "clz", " $dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001040 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00001041
Evan Chenga8e29892007-01-19 07:51:42 +00001042def REV : AI<(ops GPR:$dst, GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +00001043 "rev", " $dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001044 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00001045
Evan Chenga8e29892007-01-19 07:51:42 +00001046def REV16 : AI<(ops GPR:$dst, GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +00001047 "rev16", " $dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001048 [(set GPR:$dst,
1049 (or (and (srl GPR:$src, 8), 0xFF),
1050 (or (and (shl GPR:$src, 8), 0xFF00),
1051 (or (and (srl GPR:$src, 8), 0xFF0000),
1052 (and (shl GPR:$src, 8), 0xFF000000)))))]>,
1053 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00001054
Evan Chenga8e29892007-01-19 07:51:42 +00001055def REVSH : AI<(ops GPR:$dst, GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +00001056 "revsh", " $dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001057 [(set GPR:$dst,
1058 (sext_inreg
Chris Lattner120fba92007-04-17 22:39:58 +00001059 (or (srl (and GPR:$src, 0xFF00), 8),
Evan Chenga8e29892007-01-19 07:51:42 +00001060 (shl GPR:$src, 8)), i16))]>,
1061 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00001062
Evan Chenga8e29892007-01-19 07:51:42 +00001063def PKHBT : AI<(ops GPR:$dst, GPR:$src1, GPR:$src2, i32imm:$shamt),
Evan Cheng44bec522007-05-15 01:29:07 +00001064 "pkhbt", " $dst, $src1, $src2, LSL $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00001065 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
1066 (and (shl GPR:$src2, (i32 imm:$shamt)),
1067 0xFFFF0000)))]>,
1068 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00001069
Evan Chenga8e29892007-01-19 07:51:42 +00001070// Alternate cases for PKHBT where identities eliminate some nodes.
1071def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
1072 (PKHBT GPR:$src1, GPR:$src2, 0)>;
1073def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
1074 (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00001075
Rafael Espindolaa2845842006-10-05 16:48:49 +00001076
Evan Chenga8e29892007-01-19 07:51:42 +00001077def PKHTB : AI<(ops GPR:$dst, GPR:$src1, GPR:$src2, i32imm:$shamt),
Evan Cheng44bec522007-05-15 01:29:07 +00001078 "pkhtb", " $dst, $src1, $src2, ASR $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00001079 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
1080 (and (sra GPR:$src2, imm16_31:$shamt),
1081 0xFFFF)))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00001082
Evan Chenga8e29892007-01-19 07:51:42 +00001083// Alternate cases for PKHTB where identities eliminate some nodes. Note that
1084// a shift amount of 0 is *not legal* here, it is PKHBT instead.
1085def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, 16)),
1086 (PKHTB GPR:$src1, GPR:$src2, 16)>;
1087def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
1088 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
1089 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00001090
Rafael Espindolad9ae7782006-10-07 13:46:42 +00001091
Evan Chenga8e29892007-01-19 07:51:42 +00001092//===----------------------------------------------------------------------===//
1093// Comparison Instructions...
1094//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00001095
Evan Chenga8e29892007-01-19 07:51:42 +00001096defm CMP : AI1_bin0_irs<"cmp", BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
1097defm CMN : AI1_bin0_irs<"cmn", BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00001098
Evan Chenga8e29892007-01-19 07:51:42 +00001099def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
1100 (CMNri GPR:$src, so_imm_neg:$imm)>;
Rafael Espindola493a7fc2006-10-10 20:38:57 +00001101
Evan Chenga8e29892007-01-19 07:51:42 +00001102// Note that TST/TEQ don't set all the same flags that CMP does!
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001103defm TST : AI1_bin0_irs<"tst", BinOpFrag<(ARMcmpNZ (and node:$LHS, node:$RHS), 0)>>;
1104defm TEQ : AI1_bin0_irs<"teq", BinOpFrag<(ARMcmpNZ (xor node:$LHS, node:$RHS), 0)>>;
1105
1106defm CMPnz : AI1_bin0_irs<"cmp", BinOpFrag<(ARMcmpNZ node:$LHS, node:$RHS)>>;
1107defm CMNnz : AI1_bin0_irs<"cmn", BinOpFrag<(ARMcmpNZ node:$LHS,(ineg node:$RHS))>>;
1108
1109def : ARMPat<(ARMcmpNZ GPR:$src, so_imm_neg:$imm),
1110 (CMNri GPR:$src, so_imm_neg:$imm)>;
1111
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00001112
Evan Chenga8e29892007-01-19 07:51:42 +00001113// Conditional moves
Evan Cheng44bec522007-05-15 01:29:07 +00001114def MOVCCr : AXI<(ops GPR:$dst, GPR:$false, GPR:$true, ccop:$cc),
1115 "mov$cc $dst, $true",
1116 [(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc))]>,
1117 RegConstraint<"$false = $dst">;
Rafael Espindola493a7fc2006-10-10 20:38:57 +00001118
Evan Cheng44bec522007-05-15 01:29:07 +00001119def MOVCCs : AXI<(ops GPR:$dst, GPR:$false, so_reg:$true, ccop:$cc),
1120 "mov$cc $dst, $true",
1121 [(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true,imm:$cc))]>,
1122 RegConstraint<"$false = $dst">;
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00001123
Evan Cheng44bec522007-05-15 01:29:07 +00001124def MOVCCi : AXI<(ops GPR:$dst, GPR:$false, so_imm:$true, ccop:$cc),
1125 "mov$cc $dst, $true",
1126 [(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true,imm:$cc))]>,
1127 RegConstraint<"$false = $dst">;
Rafael Espindolad9ae7782006-10-07 13:46:42 +00001128
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00001129
Evan Chenga8e29892007-01-19 07:51:42 +00001130// LEApcrel - Load a pc-relative address into a register without offending the
1131// assembler.
Evan Cheng44bec522007-05-15 01:29:07 +00001132def LEApcrel : AXI1<(ops GPR:$dst, i32imm:$label, pred:$p),
Evan Chenga8e29892007-01-19 07:51:42 +00001133 !strconcat(!strconcat(".set PCRELV${:uid}, ($label-(",
1134 "${:private}PCRELL${:uid}+8))\n"),
1135 !strconcat("${:private}PCRELL${:uid}:\n\t",
Evan Cheng44bec522007-05-15 01:29:07 +00001136 "add$p $dst, pc, #PCRELV${:uid}")),
Evan Chenga8e29892007-01-19 07:51:42 +00001137 []>;
Rafael Espindola667c3492006-10-10 19:35:01 +00001138
Evan Cheng44bec522007-05-15 01:29:07 +00001139def LEApcrelJT : AXI1<(ops GPR:$dst, i32imm:$label, i32imm:$id, pred:$p),
Evan Chenga8e29892007-01-19 07:51:42 +00001140 !strconcat(!strconcat(".set PCRELV${:uid}, (${label}_${id:no_hash}-(",
1141 "${:private}PCRELL${:uid}+8))\n"),
1142 !strconcat("${:private}PCRELL${:uid}:\n\t",
Evan Cheng44bec522007-05-15 01:29:07 +00001143 "add$p $dst, pc, #PCRELV${:uid}")),
Evan Chenga8e29892007-01-19 07:51:42 +00001144 []>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001145//===----------------------------------------------------------------------===//
1146// TLS Instructions
1147//
1148
1149// __aeabi_read_tp preserves the registers r1-r3.
1150let isCall = 1,
1151 Defs = [R0, R12, LR] in {
Evan Chengdcc50a42007-05-18 01:53:54 +00001152 def TPsoft : AXI<(ops),
1153 "bl __aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001154 [(set R0, ARMthread_pointer)]>;
1155}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00001156
Evan Chenga8e29892007-01-19 07:51:42 +00001157//===----------------------------------------------------------------------===//
1158// Non-Instruction Patterns
1159//
Rafael Espindola5aca9272006-10-07 14:03:39 +00001160
Evan Chenga8e29892007-01-19 07:51:42 +00001161// ConstantPool, GlobalAddress, and JumpTable
1162def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>;
1163def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
1164def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
Evan Chengc70d1842007-03-20 08:11:30 +00001165 (LEApcrelJT tjumptable:$dst, imm:$id)>;
Rafael Espindola5aca9272006-10-07 14:03:39 +00001166
Evan Chenga8e29892007-01-19 07:51:42 +00001167// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00001168
Evan Chenga8e29892007-01-19 07:51:42 +00001169// Two piece so_imms.
Evan Chengc70d1842007-03-20 08:11:30 +00001170let isReMaterializable = 1 in
1171def MOVi2pieces : AI1x2<(ops GPR:$dst, so_imm2part:$src),
Evan Cheng44bec522007-05-15 01:29:07 +00001172 "mov", " $dst, $src",
Evan Chengc70d1842007-03-20 08:11:30 +00001173 [(set GPR:$dst, so_imm2part:$src)]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00001174
Evan Chenga8e29892007-01-19 07:51:42 +00001175def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
1176 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1177 (so_imm2part_2 imm:$RHS))>;
1178def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
1179 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1180 (so_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00001181
Evan Chenga8e29892007-01-19 07:51:42 +00001182// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00001183
Rafael Espindola24357862006-10-19 17:05:03 +00001184
Evan Chenga8e29892007-01-19 07:51:42 +00001185// Direct calls
1186def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00001187
Evan Chenga8e29892007-01-19 07:51:42 +00001188// zextload i1 -> zextload i8
1189def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00001190
Evan Chenga8e29892007-01-19 07:51:42 +00001191// extload -> zextload
1192def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1193def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1194def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00001195
Evan Chenga8e29892007-01-19 07:51:42 +00001196// truncstore i1 -> truncstore i8
Dale Johannesen25c1f9e2007-04-27 22:17:18 +00001197def : ARMPat<(truncstorei1 GPR:$src, addrmode2:$dst),
Dale Johannesencaa80552007-04-28 00:36:37 +00001198 (STRB GPR:$src, addrmode2:$dst)>;
Dale Johannesen25c1f9e2007-04-27 22:17:18 +00001199def : ARMPat<(pre_truncsti1 GPR:$src, GPR:$base, am2offset:$offset),
Dale Johannesencaa80552007-04-28 00:36:37 +00001200 (STRB_PRE GPR:$src, GPR:$base, am2offset:$offset)>;
Dale Johannesen25c1f9e2007-04-27 22:17:18 +00001201def : ARMPat<(post_truncsti1 GPR:$src, GPR:$base, am2offset:$offset),
Dale Johannesencaa80552007-04-28 00:36:37 +00001202 (STRB_POST GPR:$src, GPR:$base, am2offset:$offset)>;
Evan Chenga8e29892007-01-19 07:51:42 +00001203
Evan Cheng34b12d22007-01-19 20:27:35 +00001204// smul* and smla*
1205def : ARMV5TEPat<(mul (sra (shl GPR:$a, 16), 16), (sra (shl GPR:$b, 16), 16)),
1206 (SMULBB GPR:$a, GPR:$b)>;
1207def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
1208 (SMULBB GPR:$a, GPR:$b)>;
1209def : ARMV5TEPat<(mul (sra (shl GPR:$a, 16), 16), (sra GPR:$b, 16)),
1210 (SMULBT GPR:$a, GPR:$b)>;
1211def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, 16)),
1212 (SMULBT GPR:$a, GPR:$b)>;
1213def : ARMV5TEPat<(mul (sra GPR:$a, 16), (sra (shl GPR:$b, 16), 16)),
1214 (SMULTB GPR:$a, GPR:$b)>;
1215def : ARMV5TEPat<(mul (sra GPR:$a, 16), sext_16_node:$b),
1216 (SMULTB GPR:$a, GPR:$b)>;
1217def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, 16), 16)), 16),
1218 (SMULWB GPR:$a, GPR:$b)>;
1219def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), 16),
1220 (SMULWB GPR:$a, GPR:$b)>;
1221
1222def : ARMV5TEPat<(add GPR:$acc,
1223 (mul (sra (shl GPR:$a, 16), 16),
1224 (sra (shl GPR:$b, 16), 16))),
1225 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1226def : ARMV5TEPat<(add GPR:$acc,
1227 (mul sext_16_node:$a, sext_16_node:$b)),
1228 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1229def : ARMV5TEPat<(add GPR:$acc,
1230 (mul (sra (shl GPR:$a, 16), 16), (sra GPR:$b, 16))),
1231 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1232def : ARMV5TEPat<(add GPR:$acc,
1233 (mul sext_16_node:$a, (sra GPR:$b, 16))),
1234 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1235def : ARMV5TEPat<(add GPR:$acc,
1236 (mul (sra GPR:$a, 16), (sra (shl GPR:$b, 16), 16))),
1237 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1238def : ARMV5TEPat<(add GPR:$acc,
1239 (mul (sra GPR:$a, 16), sext_16_node:$b)),
1240 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1241def : ARMV5TEPat<(add GPR:$acc,
1242 (sra (mul GPR:$a, (sra (shl GPR:$b, 16), 16)), 16)),
1243 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1244def : ARMV5TEPat<(add GPR:$acc,
1245 (sra (mul GPR:$a, sext_16_node:$b), 16)),
1246 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1247
Evan Chenga8e29892007-01-19 07:51:42 +00001248//===----------------------------------------------------------------------===//
1249// Thumb Support
1250//
1251
1252include "ARMInstrThumb.td"
1253
1254//===----------------------------------------------------------------------===//
1255// Floating Point Support
1256//
1257
1258include "ARMInstrVFP.td"