blob: 83df4d174a4cb0b0b5129fd8fa0dac2c1085a577 [file] [log] [blame]
Chris Lattnera3b8b5c2004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
18#define DEBUG_TYPE "liveintervals"
Chris Lattner3c3fe462005-09-21 04:19:09 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Misha Brukman08a6c762004-09-03 18:25:53 +000020#include "VirtRegMap.h"
Chris Lattner015959e2004-05-01 21:24:39 +000021#include "llvm/Value.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000022#include "llvm/CodeGen/LiveVariables.h"
23#include "llvm/CodeGen/MachineFrameInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000024#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng22f07ff2007-12-11 02:09:15 +000025#include "llvm/CodeGen/MachineLoopInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000026#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000027#include "llvm/CodeGen/Passes.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000028#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000029#include "llvm/Target/TargetInstrInfo.h"
30#include "llvm/Target/TargetMachine.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000031#include "llvm/Support/CommandLine.h"
32#include "llvm/Support/Debug.h"
33#include "llvm/ADT/Statistic.h"
34#include "llvm/ADT/STLExtras.h"
Alkis Evlogimenos20aa4742004-09-03 18:19:51 +000035#include <algorithm>
Jeff Cohen97af7512006-12-02 02:22:01 +000036#include <cmath>
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000037using namespace llvm;
38
Dan Gohman844731a2008-05-13 00:00:25 +000039// Hidden options for help debugging.
40static cl::opt<bool> DisableReMat("disable-rematerialization",
41 cl::init(false), cl::Hidden);
Evan Cheng81a03822007-11-17 00:40:40 +000042
Dan Gohman844731a2008-05-13 00:00:25 +000043static cl::opt<bool> SplitAtBB("split-intervals-at-bb",
44 cl::init(true), cl::Hidden);
45static cl::opt<int> SplitLimit("split-limit",
46 cl::init(-1), cl::Hidden);
Evan Chengbc165e42007-08-16 07:24:22 +000047
Chris Lattnercd3245a2006-12-19 22:41:21 +000048STATISTIC(numIntervals, "Number of original intervals");
49STATISTIC(numIntervalsAfter, "Number of intervals after coalescing");
Evan Cheng0cbb1162007-11-29 01:06:25 +000050STATISTIC(numFolds , "Number of loads/stores folded into instructions");
51STATISTIC(numSplits , "Number of intervals split");
Chris Lattnercd3245a2006-12-19 22:41:21 +000052
Devang Patel19974732007-05-03 01:11:54 +000053char LiveIntervals::ID = 0;
Dan Gohman844731a2008-05-13 00:00:25 +000054static RegisterPass<LiveIntervals> X("liveintervals", "Live Interval Analysis");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000055
Chris Lattnerf7da2c72006-08-24 22:43:55 +000056void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
David Greene25133302007-06-08 17:18:56 +000057 AU.addPreserved<LiveVariables>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000058 AU.addRequired<LiveVariables>();
Bill Wendling67d65bb2008-01-04 20:54:55 +000059 AU.addPreservedID(MachineLoopInfoID);
60 AU.addPreservedID(MachineDominatorsID);
Owen Andersonfcc63502008-05-29 18:35:21 +000061 AU.addPreservedID(PHIEliminationID);
62 AU.addRequiredID(PHIEliminationID);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000063 AU.addRequiredID(TwoAddressInstructionPassID);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000064 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000065}
66
Chris Lattnerf7da2c72006-08-24 22:43:55 +000067void LiveIntervals::releaseMemory() {
Evan Cheng3f32d652008-06-04 09:18:41 +000068 MBB2IdxMap.clear();
Evan Cheng4ca980e2007-10-17 02:10:22 +000069 Idx2MBBMap.clear();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000070 mi2iMap_.clear();
71 i2miMap_.clear();
72 r2iMap_.clear();
Evan Chengdd199d22007-09-06 01:07:24 +000073 // Release VNInfo memroy regions after all VNInfo objects are dtor'd.
74 VNInfoAllocator.Reset();
Evan Cheng549f27d32007-08-13 23:45:17 +000075 for (unsigned i = 0, e = ClonedMIs.size(); i != e; ++i)
76 delete ClonedMIs[i];
Alkis Evlogimenos08cec002004-01-31 19:59:32 +000077}
78
Owen Anderson80b3ce62008-05-28 20:54:50 +000079void LiveIntervals::computeNumbering() {
80 Index2MiMap OldI2MI = i2miMap_;
81
82 Idx2MBBMap.clear();
83 MBB2IdxMap.clear();
84 mi2iMap_.clear();
85 i2miMap_.clear();
86
Chris Lattner428b92e2006-09-15 03:57:23 +000087 // Number MachineInstrs and MachineBasicBlocks.
88 // Initialize MBB indexes to a sentinal.
Evan Cheng549f27d32007-08-13 23:45:17 +000089 MBB2IdxMap.resize(mf_->getNumBlockIDs(), std::make_pair(~0U,~0U));
Chris Lattner428b92e2006-09-15 03:57:23 +000090
91 unsigned MIIndex = 0;
92 for (MachineFunction::iterator MBB = mf_->begin(), E = mf_->end();
93 MBB != E; ++MBB) {
Evan Cheng549f27d32007-08-13 23:45:17 +000094 unsigned StartIdx = MIIndex;
Evan Cheng0c9f92e2007-02-13 01:30:55 +000095
Chris Lattner428b92e2006-09-15 03:57:23 +000096 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end();
97 I != E; ++I) {
98 bool inserted = mi2iMap_.insert(std::make_pair(I, MIIndex)).second;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000099 assert(inserted && "multiple MachineInstr -> index mappings");
Chris Lattner428b92e2006-09-15 03:57:23 +0000100 i2miMap_.push_back(I);
101 MIIndex += InstrSlots::NUM;
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000102 }
Owen Anderson1fbb4542008-06-16 16:58:24 +0000103
104 if (StartIdx == MIIndex) {
105 // Empty MBB
106 MIIndex += InstrSlots::NUM;
107 i2miMap_.push_back(0);
Owen Anderson35578012008-06-16 07:10:49 +0000108 }
Owen Anderson1fbb4542008-06-16 16:58:24 +0000109 // Set the MBB2IdxMap entry for this MBB.
110 MBB2IdxMap[MBB->getNumber()] = std::make_pair(StartIdx, MIIndex - 1);
111 Idx2MBBMap.push_back(std::make_pair(StartIdx, MBB));
Chris Lattner428b92e2006-09-15 03:57:23 +0000112 }
Evan Cheng4ca980e2007-10-17 02:10:22 +0000113 std::sort(Idx2MBBMap.begin(), Idx2MBBMap.end(), Idx2MBBCompare());
Owen Anderson80b3ce62008-05-28 20:54:50 +0000114
115 if (!OldI2MI.empty())
116 for (iterator I = begin(), E = end(); I != E; ++I)
117 for (LiveInterval::iterator LI = I->second.begin(), LE = I->second.end();
118 LI != LE; ++LI) {
Owen Anderson4b5b2092008-05-29 18:15:49 +0000119
Owen Anderson7eec0c22008-05-29 23:01:22 +0000120 // Remap the start index of the live range to the corresponding new
121 // number, or our best guess at what it _should_ correspond to if the
122 // original instruction has been erased. This is either the following
123 // instruction or its predecessor.
124 unsigned offset = LI->start % InstrSlots::NUM;
125 if (OldI2MI[LI->start / InstrSlots::NUM])
126 LI->start = mi2iMap_[OldI2MI[LI->start / InstrSlots::NUM]] + offset;
127 else {
128 unsigned i = 0;
129 MachineInstr* newInstr = 0;
130 do {
131 newInstr = OldI2MI[LI->start / InstrSlots::NUM + i];
132 i++;
133 } while (!newInstr);
134
Owen Andersone3abb0a2008-06-02 17:36:36 +0000135 if (mi2iMap_[newInstr] ==
136 MBB2IdxMap[newInstr->getParent()->getNumber()].first)
Owen Anderson7eec0c22008-05-29 23:01:22 +0000137 LI->start = mi2iMap_[newInstr];
Owen Andersone3abb0a2008-06-02 17:36:36 +0000138 else
139 LI->start = mi2iMap_[newInstr] - InstrSlots::NUM + offset;
Owen Anderson7eec0c22008-05-29 23:01:22 +0000140 }
141
142 // Remap the ending index in the same way that we remapped the start,
143 // except for the final step where we always map to the immediately
144 // following instruction.
Owen Anderson4b5b2092008-05-29 18:15:49 +0000145 if (LI->end / InstrSlots::NUM < OldI2MI.size()) {
Owen Anderson4b5b2092008-05-29 18:15:49 +0000146 offset = LI->end % InstrSlots::NUM;
Owen Anderson7eec0c22008-05-29 23:01:22 +0000147 if (OldI2MI[LI->end / InstrSlots::NUM])
148 LI->end = mi2iMap_[OldI2MI[LI->end / InstrSlots::NUM]] + offset;
149 else {
150 unsigned i = 0;
151 MachineInstr* newInstr = 0;
152 do {
153 newInstr = OldI2MI[LI->end / InstrSlots::NUM + i];
154 i++;
155 } while (!newInstr);
156
157 LI->end = mi2iMap_[newInstr];
158 }
Owen Anderson4b5b2092008-05-29 18:15:49 +0000159 } else {
160 LI->end = i2miMap_.size() * InstrSlots::NUM;
161 }
Owen Anderson745825f42008-05-28 22:40:08 +0000162
Owen Anderson7eec0c22008-05-29 23:01:22 +0000163 // Remap the VNInfo def index, which works the same as the
164 // start indices above.
Owen Anderson745825f42008-05-28 22:40:08 +0000165 VNInfo* vni = LI->valno;
Owen Anderson4b5b2092008-05-29 18:15:49 +0000166 offset = vni->def % InstrSlots::NUM;
Owen Anderson7eec0c22008-05-29 23:01:22 +0000167 if (OldI2MI[vni->def / InstrSlots::NUM])
168 vni->def = mi2iMap_[OldI2MI[vni->def / InstrSlots::NUM]] + offset;
169 else {
170 unsigned i = 0;
171 MachineInstr* newInstr = 0;
172 do {
173 newInstr = OldI2MI[vni->def / InstrSlots::NUM + i];
174 i++;
175 } while (!newInstr);
176
Owen Andersone3abb0a2008-06-02 17:36:36 +0000177 if (mi2iMap_[newInstr] ==
178 MBB2IdxMap[newInstr->getParent()->getNumber()].first)
Owen Anderson7eec0c22008-05-29 23:01:22 +0000179 vni->def = mi2iMap_[newInstr];
Owen Andersone3abb0a2008-06-02 17:36:36 +0000180 else
181 vni->def = mi2iMap_[newInstr] - InstrSlots::NUM + offset;
Owen Anderson7eec0c22008-05-29 23:01:22 +0000182 }
Owen Anderson745825f42008-05-28 22:40:08 +0000183
Owen Anderson7eec0c22008-05-29 23:01:22 +0000184 // Remap the VNInfo kill indices, which works the same as
185 // the end indices above.
Owen Anderson4b5b2092008-05-29 18:15:49 +0000186 for (size_t i = 0; i < vni->kills.size(); ++i) {
187 offset = vni->kills[i] % InstrSlots::NUM;
Owen Anderson7eec0c22008-05-29 23:01:22 +0000188 if (OldI2MI[vni->kills[i] / InstrSlots::NUM])
189 vni->kills[i] = mi2iMap_[OldI2MI[vni->kills[i] / InstrSlots::NUM]] +
190 offset;
191 else {
192 unsigned e = 0;
193 MachineInstr* newInstr = 0;
194 do {
195 newInstr = OldI2MI[vni->kills[i] / InstrSlots::NUM + e];
196 e++;
197 } while (!newInstr);
198
199 vni->kills[i] = mi2iMap_[newInstr];
200 }
Owen Anderson4b5b2092008-05-29 18:15:49 +0000201 }
Owen Anderson80b3ce62008-05-28 20:54:50 +0000202 }
203}
Alkis Evlogimenosd6e40a62004-01-14 10:44:29 +0000204
Owen Anderson80b3ce62008-05-28 20:54:50 +0000205/// runOnMachineFunction - Register allocate the whole function
206///
207bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
208 mf_ = &fn;
209 mri_ = &mf_->getRegInfo();
210 tm_ = &fn.getTarget();
211 tri_ = tm_->getRegisterInfo();
212 tii_ = tm_->getInstrInfo();
213 lv_ = &getAnalysis<LiveVariables>();
214 allocatableRegs_ = tri_->getAllocatableSet(fn);
215
216 computeNumbering();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000217 computeIntervals();
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000218
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000219 numIntervals += getNumIntervals();
220
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000221 DOUT << "********** INTERVALS **********\n";
222 for (iterator I = begin(), E = end(); I != E; ++I) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000223 I->second.print(DOUT, tri_);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000224 DOUT << "\n";
225 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000226
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000227 numIntervalsAfter += getNumIntervals();
Chris Lattner70ca3582004-09-30 15:59:17 +0000228 DEBUG(dump());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000229 return true;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000230}
231
Chris Lattner70ca3582004-09-30 15:59:17 +0000232/// print - Implement the dump method.
Reid Spencerce9653c2004-12-07 04:03:45 +0000233void LiveIntervals::print(std::ostream &O, const Module* ) const {
Chris Lattner70ca3582004-09-30 15:59:17 +0000234 O << "********** INTERVALS **********\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000235 for (const_iterator I = begin(), E = end(); I != E; ++I) {
Evan Cheng3f32d652008-06-04 09:18:41 +0000236 I->second.print(O, tri_);
237 O << "\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000238 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000239
240 O << "********** MACHINEINSTRS **********\n";
241 for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end();
242 mbbi != mbbe; ++mbbi) {
243 O << ((Value*)mbbi->getBasicBlock())->getName() << ":\n";
244 for (MachineBasicBlock::iterator mii = mbbi->begin(),
245 mie = mbbi->end(); mii != mie; ++mii) {
Chris Lattner477e4552004-09-30 16:10:45 +0000246 O << getInstructionIndex(mii) << '\t' << *mii;
Chris Lattner70ca3582004-09-30 15:59:17 +0000247 }
248 }
249}
250
Evan Chengc92da382007-11-03 07:20:12 +0000251/// conflictsWithPhysRegDef - Returns true if the specified register
252/// is defined during the duration of the specified interval.
253bool LiveIntervals::conflictsWithPhysRegDef(const LiveInterval &li,
254 VirtRegMap &vrm, unsigned reg) {
255 for (LiveInterval::Ranges::const_iterator
256 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
257 for (unsigned index = getBaseIndex(I->start),
258 end = getBaseIndex(I->end-1) + InstrSlots::NUM; index != end;
259 index += InstrSlots::NUM) {
260 // skip deleted instructions
261 while (index != end && !getInstructionFromIndex(index))
262 index += InstrSlots::NUM;
263 if (index == end) break;
264
265 MachineInstr *MI = getInstructionFromIndex(index);
Evan Cheng5d446262007-11-15 08:13:29 +0000266 unsigned SrcReg, DstReg;
267 if (tii_->isMoveInstr(*MI, SrcReg, DstReg))
268 if (SrcReg == li.reg || DstReg == li.reg)
269 continue;
Evan Chengc92da382007-11-03 07:20:12 +0000270 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
271 MachineOperand& mop = MI->getOperand(i);
Evan Cheng5d446262007-11-15 08:13:29 +0000272 if (!mop.isRegister())
Evan Chengc92da382007-11-03 07:20:12 +0000273 continue;
274 unsigned PhysReg = mop.getReg();
Evan Cheng5d446262007-11-15 08:13:29 +0000275 if (PhysReg == 0 || PhysReg == li.reg)
Evan Chengc92da382007-11-03 07:20:12 +0000276 continue;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000277 if (TargetRegisterInfo::isVirtualRegister(PhysReg)) {
Evan Cheng5d446262007-11-15 08:13:29 +0000278 if (!vrm.hasPhys(PhysReg))
279 continue;
Evan Chengc92da382007-11-03 07:20:12 +0000280 PhysReg = vrm.getPhys(PhysReg);
Evan Cheng5d446262007-11-15 08:13:29 +0000281 }
Dan Gohman6f0d0242008-02-10 18:45:23 +0000282 if (PhysReg && tri_->regsOverlap(PhysReg, reg))
Evan Chengc92da382007-11-03 07:20:12 +0000283 return true;
284 }
285 }
286 }
287
288 return false;
289}
290
Evan Cheng549f27d32007-08-13 23:45:17 +0000291void LiveIntervals::printRegName(unsigned reg) const {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000292 if (TargetRegisterInfo::isPhysicalRegister(reg))
Bill Wendlinge6d088a2008-02-26 21:47:57 +0000293 cerr << tri_->getName(reg);
Evan Cheng549f27d32007-08-13 23:45:17 +0000294 else
295 cerr << "%reg" << reg;
296}
297
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000298void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000299 MachineBasicBlock::iterator mi,
Chris Lattner6b128bd2006-09-03 08:07:11 +0000300 unsigned MIIdx,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000301 LiveInterval &interval) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000302 DOUT << "\t\tregister: "; DEBUG(printRegName(interval.reg));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000303 LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000304
Evan Cheng419852c2008-04-03 16:39:43 +0000305 if (mi->getOpcode() == TargetInstrInfo::IMPLICIT_DEF) {
306 DOUT << "is a implicit_def\n";
307 return;
308 }
309
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000310 // Virtual registers may be defined multiple times (due to phi
311 // elimination and 2-addr elimination). Much of what we do only has to be
312 // done once for the vreg. We use an empty interval to detect the first
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000313 // time we see a vreg.
314 if (interval.empty()) {
315 // Get the Idx of the defining instructions.
Chris Lattner6b128bd2006-09-03 08:07:11 +0000316 unsigned defIndex = getDefIndex(MIIdx);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000317 VNInfo *ValNo;
Evan Chengc8d044e2008-02-15 18:24:29 +0000318 MachineInstr *CopyMI = NULL;
Chris Lattner91725b72006-08-31 05:54:43 +0000319 unsigned SrcReg, DstReg;
Evan Chengc8d044e2008-02-15 18:24:29 +0000320 if (mi->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG ||
Evan Cheng7e073ba2008-04-09 20:57:25 +0000321 mi->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
Evan Chengc8d044e2008-02-15 18:24:29 +0000322 tii_->isMoveInstr(*mi, SrcReg, DstReg))
323 CopyMI = mi;
324 ValNo = interval.getNextValue(defIndex, CopyMI, VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000325
326 assert(ValNo->id == 0 && "First value in interval is not 0?");
Chris Lattner7ac2d312004-07-24 02:59:07 +0000327
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000328 // Loop over all of the blocks that the vreg is defined in. There are
329 // two cases we have to handle here. The most common case is a vreg
330 // whose lifetime is contained within a basic block. In this case there
331 // will be a single kill, in MBB, which comes after the definition.
332 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
333 // FIXME: what about dead vars?
334 unsigned killIdx;
335 if (vi.Kills[0] != mi)
336 killIdx = getUseIndex(getInstructionIndex(vi.Kills[0]))+1;
337 else
338 killIdx = defIndex+1;
Chris Lattner6097d132004-07-19 02:15:56 +0000339
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000340 // If the kill happens after the definition, we have an intra-block
341 // live range.
342 if (killIdx > defIndex) {
Evan Cheng61de82d2007-02-15 05:59:24 +0000343 assert(vi.AliveBlocks.none() &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000344 "Shouldn't be alive across any blocks!");
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000345 LiveRange LR(defIndex, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000346 interval.addRange(LR);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000347 DOUT << " +" << LR << "\n";
Evan Chengf3bb2e62007-09-05 21:46:51 +0000348 interval.addKill(ValNo, killIdx);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000349 return;
350 }
Alkis Evlogimenosdd2cc652003-12-18 08:48:48 +0000351 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000352
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000353 // The other case we handle is when a virtual register lives to the end
354 // of the defining block, potentially live across some blocks, then is
355 // live into some number of blocks, but gets killed. Start by adding a
356 // range that goes from this definition to the end of the defining block.
Alkis Evlogimenosd19e2902004-08-31 17:39:15 +0000357 LiveRange NewLR(defIndex,
358 getInstructionIndex(&mbb->back()) + InstrSlots::NUM,
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000359 ValNo);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000360 DOUT << " +" << NewLR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000361 interval.addRange(NewLR);
362
363 // Iterate over all of the blocks that the variable is completely
364 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
365 // live interval.
366 for (unsigned i = 0, e = vi.AliveBlocks.size(); i != e; ++i) {
367 if (vi.AliveBlocks[i]) {
Owen Anderson31ec8412008-06-16 19:32:40 +0000368 LiveRange LR(getMBBStartIdx(i),
Evan Chengf26e8552008-06-17 20:13:36 +0000369 getMBBEndIdx(i)+1, // MBB ends at -1.
Owen Anderson31ec8412008-06-16 19:32:40 +0000370 ValNo);
371 interval.addRange(LR);
372 DOUT << " +" << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000373 }
374 }
375
376 // Finally, this virtual register is live from the start of any killing
377 // block to the 'use' slot of the killing instruction.
378 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
379 MachineInstr *Kill = vi.Kills[i];
Evan Cheng8df78602007-08-08 03:00:28 +0000380 unsigned killIdx = getUseIndex(getInstructionIndex(Kill))+1;
Chris Lattner428b92e2006-09-15 03:57:23 +0000381 LiveRange LR(getMBBStartIdx(Kill->getParent()),
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000382 killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000383 interval.addRange(LR);
Evan Chengf3bb2e62007-09-05 21:46:51 +0000384 interval.addKill(ValNo, killIdx);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000385 DOUT << " +" << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000386 }
387
388 } else {
389 // If this is the second time we see a virtual register definition, it
390 // must be due to phi elimination or two addr elimination. If this is
Evan Chengbf105c82006-11-03 03:04:46 +0000391 // the result of two address elimination, then the vreg is one of the
392 // def-and-use register operand.
Evan Cheng32dfbea2007-10-12 08:50:34 +0000393 if (mi->isRegReDefinedByTwoAddr(interval.reg)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000394 // If this is a two-address definition, then we have already processed
395 // the live range. The only problem is that we didn't realize there
396 // are actually two values in the live interval. Because of this we
397 // need to take the LiveRegion that defines this register and split it
398 // into two values.
Evan Chenga07cec92008-01-10 08:22:10 +0000399 assert(interval.containsOneValue());
400 unsigned DefIndex = getDefIndex(interval.getValNumInfo(0)->def);
Chris Lattner6b128bd2006-09-03 08:07:11 +0000401 unsigned RedefIndex = getDefIndex(MIIdx);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000402
Evan Cheng4f8ff162007-08-11 00:59:19 +0000403 const LiveRange *OldLR = interval.getLiveRangeContaining(RedefIndex-1);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000404 VNInfo *OldValNo = OldLR->valno;
Evan Cheng4f8ff162007-08-11 00:59:19 +0000405
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000406 // Delete the initial value, which should be short and continuous,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000407 // because the 2-addr copy must be in the same MBB as the redef.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000408 interval.removeRange(DefIndex, RedefIndex);
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000409
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000410 // Two-address vregs should always only be redefined once. This means
411 // that at this point, there should be exactly one value number in it.
412 assert(interval.containsOneValue() && "Unexpected 2-addr liveint!");
413
Chris Lattner91725b72006-08-31 05:54:43 +0000414 // The new value number (#1) is defined by the instruction we claimed
415 // defined value #0.
Evan Chengc8d044e2008-02-15 18:24:29 +0000416 VNInfo *ValNo = interval.getNextValue(OldValNo->def, OldValNo->copy,
417 VNInfoAllocator);
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000418
Chris Lattner91725b72006-08-31 05:54:43 +0000419 // Value#0 is now defined by the 2-addr instruction.
Evan Chengc8d044e2008-02-15 18:24:29 +0000420 OldValNo->def = RedefIndex;
421 OldValNo->copy = 0;
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000422
423 // Add the new live interval which replaces the range for the input copy.
424 LiveRange LR(DefIndex, RedefIndex, ValNo);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000425 DOUT << " replace range with " << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000426 interval.addRange(LR);
Evan Chengf3bb2e62007-09-05 21:46:51 +0000427 interval.addKill(ValNo, RedefIndex);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000428
429 // If this redefinition is dead, we need to add a dummy unit live
430 // range covering the def slot.
Evan Cheng6130f662008-03-05 00:59:57 +0000431 if (mi->registerDefIsDead(interval.reg, tri_))
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000432 interval.addRange(LiveRange(RedefIndex, RedefIndex+1, OldValNo));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000433
Evan Cheng56fdd7a2007-03-15 21:19:28 +0000434 DOUT << " RESULT: ";
Dan Gohman6f0d0242008-02-10 18:45:23 +0000435 interval.print(DOUT, tri_);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000436
437 } else {
438 // Otherwise, this must be because of phi elimination. If this is the
439 // first redefinition of the vreg that we have seen, go back and change
440 // the live range in the PHI block to be a different value number.
441 if (interval.containsOneValue()) {
442 assert(vi.Kills.size() == 1 &&
443 "PHI elimination vreg should have one kill, the PHI itself!");
444
445 // Remove the old range that we now know has an incorrect number.
Evan Chengf3bb2e62007-09-05 21:46:51 +0000446 VNInfo *VNI = interval.getValNumInfo(0);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000447 MachineInstr *Killer = vi.Kills[0];
Chris Lattner428b92e2006-09-15 03:57:23 +0000448 unsigned Start = getMBBStartIdx(Killer->getParent());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000449 unsigned End = getUseIndex(getInstructionIndex(Killer))+1;
Evan Cheng56fdd7a2007-03-15 21:19:28 +0000450 DOUT << " Removing [" << Start << "," << End << "] from: ";
Dan Gohman6f0d0242008-02-10 18:45:23 +0000451 interval.print(DOUT, tri_); DOUT << "\n";
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000452 interval.removeRange(Start, End);
Evan Chengc3fc7d92007-11-29 09:49:23 +0000453 VNI->hasPHIKill = true;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000454 DOUT << " RESULT: "; interval.print(DOUT, tri_);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000455
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000456 // Replace the interval with one of a NEW value number. Note that this
457 // value number isn't actually defined by an instruction, weird huh? :)
Evan Chengf3bb2e62007-09-05 21:46:51 +0000458 LiveRange LR(Start, End, interval.getNextValue(~0, 0, VNInfoAllocator));
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000459 DOUT << " replace range with " << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000460 interval.addRange(LR);
Evan Chengf3bb2e62007-09-05 21:46:51 +0000461 interval.addKill(LR.valno, End);
Dan Gohman6f0d0242008-02-10 18:45:23 +0000462 DOUT << " RESULT: "; interval.print(DOUT, tri_);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000463 }
464
465 // In the case of PHI elimination, each variable definition is only
466 // live until the end of the block. We've already taken care of the
467 // rest of the live range.
Chris Lattner6b128bd2006-09-03 08:07:11 +0000468 unsigned defIndex = getDefIndex(MIIdx);
Chris Lattner91725b72006-08-31 05:54:43 +0000469
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000470 VNInfo *ValNo;
Evan Chengc8d044e2008-02-15 18:24:29 +0000471 MachineInstr *CopyMI = NULL;
Chris Lattner91725b72006-08-31 05:54:43 +0000472 unsigned SrcReg, DstReg;
Evan Chengc8d044e2008-02-15 18:24:29 +0000473 if (mi->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG ||
Evan Cheng7e073ba2008-04-09 20:57:25 +0000474 mi->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
Evan Chengc8d044e2008-02-15 18:24:29 +0000475 tii_->isMoveInstr(*mi, SrcReg, DstReg))
476 CopyMI = mi;
477 ValNo = interval.getNextValue(defIndex, CopyMI, VNInfoAllocator);
Chris Lattner91725b72006-08-31 05:54:43 +0000478
Evan Cheng24c2e5c2007-08-08 07:03:29 +0000479 unsigned killIndex = getInstructionIndex(&mbb->back()) + InstrSlots::NUM;
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000480 LiveRange LR(defIndex, killIndex, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000481 interval.addRange(LR);
Evan Chengc3fc7d92007-11-29 09:49:23 +0000482 interval.addKill(ValNo, killIndex);
483 ValNo->hasPHIKill = true;
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000484 DOUT << " +" << LR;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000485 }
486 }
487
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000488 DOUT << '\n';
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000489}
490
Chris Lattnerf35fef72004-07-23 21:24:19 +0000491void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000492 MachineBasicBlock::iterator mi,
Chris Lattner6b128bd2006-09-03 08:07:11 +0000493 unsigned MIIdx,
Chris Lattner91725b72006-08-31 05:54:43 +0000494 LiveInterval &interval,
Evan Chengc8d044e2008-02-15 18:24:29 +0000495 MachineInstr *CopyMI) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000496 // A physical register cannot be live across basic block, so its
497 // lifetime must end somewhere in its defining basic block.
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000498 DOUT << "\t\tregister: "; DEBUG(printRegName(interval.reg));
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000499
Chris Lattner6b128bd2006-09-03 08:07:11 +0000500 unsigned baseIndex = MIIdx;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000501 unsigned start = getDefIndex(baseIndex);
502 unsigned end = start;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000503
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000504 // If it is not used after definition, it is considered dead at
505 // the instruction defining it. Hence its interval is:
506 // [defSlot(def), defSlot(def)+1)
Evan Cheng6130f662008-03-05 00:59:57 +0000507 if (mi->registerDefIsDead(interval.reg, tri_)) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000508 DOUT << " dead";
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000509 end = getDefIndex(start) + 1;
510 goto exit;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000511 }
512
513 // If it is not dead on definition, it must be killed by a
514 // subsequent instruction. Hence its interval is:
515 // [defSlot(def), useSlot(kill)+1)
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000516 while (++mi != MBB->end()) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000517 baseIndex += InstrSlots::NUM;
Evan Cheng6130f662008-03-05 00:59:57 +0000518 if (mi->killsRegister(interval.reg, tri_)) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000519 DOUT << " killed";
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000520 end = getUseIndex(baseIndex) + 1;
521 goto exit;
Evan Cheng6130f662008-03-05 00:59:57 +0000522 } else if (mi->modifiesRegister(interval.reg, tri_)) {
Evan Cheng9a1956a2006-11-15 20:54:11 +0000523 // Another instruction redefines the register before it is ever read.
524 // Then the register is essentially dead at the instruction that defines
525 // it. Hence its interval is:
526 // [defSlot(def), defSlot(def)+1)
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000527 DOUT << " dead";
Evan Cheng9a1956a2006-11-15 20:54:11 +0000528 end = getDefIndex(start) + 1;
529 goto exit;
Alkis Evlogimenosaf254732004-01-13 22:26:14 +0000530 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000531 }
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000532
533 // The only case we should have a dead physreg here without a killing or
534 // instruction where we know it's dead is if it is live-in to the function
535 // and never used.
Evan Chengc8d044e2008-02-15 18:24:29 +0000536 assert(!CopyMI && "physreg was not killed in defining block!");
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000537 end = getDefIndex(start) + 1; // It's dead.
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000538
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000539exit:
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000540 assert(start < end && "did not find end of interval?");
Chris Lattnerf768bba2005-03-09 23:05:19 +0000541
Evan Cheng24a3cc42007-04-25 07:30:23 +0000542 // Already exists? Extend old live interval.
543 LiveInterval::iterator OldLR = interval.FindLiveRangeContaining(start);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000544 VNInfo *ValNo = (OldLR != interval.end())
Evan Chengc8d044e2008-02-15 18:24:29 +0000545 ? OldLR->valno : interval.getNextValue(start, CopyMI, VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000546 LiveRange LR(start, end, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000547 interval.addRange(LR);
Evan Chengf3bb2e62007-09-05 21:46:51 +0000548 interval.addKill(LR.valno, end);
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000549 DOUT << " +" << LR << '\n';
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000550}
551
Chris Lattnerf35fef72004-07-23 21:24:19 +0000552void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB,
553 MachineBasicBlock::iterator MI,
Chris Lattner6b128bd2006-09-03 08:07:11 +0000554 unsigned MIIdx,
Chris Lattnerf35fef72004-07-23 21:24:19 +0000555 unsigned reg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000556 if (TargetRegisterInfo::isVirtualRegister(reg))
Chris Lattner6b128bd2006-09-03 08:07:11 +0000557 handleVirtualRegisterDef(MBB, MI, MIIdx, getOrCreateInterval(reg));
Alkis Evlogimenos53278012004-08-26 22:22:38 +0000558 else if (allocatableRegs_[reg]) {
Evan Chengc8d044e2008-02-15 18:24:29 +0000559 MachineInstr *CopyMI = NULL;
Chris Lattner91725b72006-08-31 05:54:43 +0000560 unsigned SrcReg, DstReg;
Evan Chengc8d044e2008-02-15 18:24:29 +0000561 if (MI->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG ||
Evan Cheng7e073ba2008-04-09 20:57:25 +0000562 MI->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
Evan Chengc8d044e2008-02-15 18:24:29 +0000563 tii_->isMoveInstr(*MI, SrcReg, DstReg))
564 CopyMI = MI;
565 handlePhysicalRegisterDef(MBB, MI, MIIdx, getOrCreateInterval(reg), CopyMI);
Evan Cheng24a3cc42007-04-25 07:30:23 +0000566 // Def of a register also defines its sub-registers.
Dan Gohman6f0d0242008-02-10 18:45:23 +0000567 for (const unsigned* AS = tri_->getSubRegisters(reg); *AS; ++AS)
Evan Cheng6130f662008-03-05 00:59:57 +0000568 // If MI also modifies the sub-register explicitly, avoid processing it
569 // more than once. Do not pass in TRI here so it checks for exact match.
570 if (!MI->modifiesRegister(*AS))
Evan Cheng24a3cc42007-04-25 07:30:23 +0000571 handlePhysicalRegisterDef(MBB, MI, MIIdx, getOrCreateInterval(*AS), 0);
Chris Lattnerf35fef72004-07-23 21:24:19 +0000572 }
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000573}
574
Evan Chengb371f452007-02-19 21:49:54 +0000575void LiveIntervals::handleLiveInRegister(MachineBasicBlock *MBB,
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000576 unsigned MIIdx,
Evan Cheng24a3cc42007-04-25 07:30:23 +0000577 LiveInterval &interval, bool isAlias) {
Evan Chengb371f452007-02-19 21:49:54 +0000578 DOUT << "\t\tlivein register: "; DEBUG(printRegName(interval.reg));
579
580 // Look for kills, if it reaches a def before it's killed, then it shouldn't
581 // be considered a livein.
582 MachineBasicBlock::iterator mi = MBB->begin();
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000583 unsigned baseIndex = MIIdx;
584 unsigned start = baseIndex;
Evan Chengb371f452007-02-19 21:49:54 +0000585 unsigned end = start;
586 while (mi != MBB->end()) {
Evan Cheng6130f662008-03-05 00:59:57 +0000587 if (mi->killsRegister(interval.reg, tri_)) {
Evan Chengb371f452007-02-19 21:49:54 +0000588 DOUT << " killed";
589 end = getUseIndex(baseIndex) + 1;
590 goto exit;
Evan Cheng6130f662008-03-05 00:59:57 +0000591 } else if (mi->modifiesRegister(interval.reg, tri_)) {
Evan Chengb371f452007-02-19 21:49:54 +0000592 // Another instruction redefines the register before it is ever read.
593 // Then the register is essentially dead at the instruction that defines
594 // it. Hence its interval is:
595 // [defSlot(def), defSlot(def)+1)
596 DOUT << " dead";
597 end = getDefIndex(start) + 1;
598 goto exit;
599 }
600
601 baseIndex += InstrSlots::NUM;
602 ++mi;
603 }
604
605exit:
Evan Cheng75611fb2007-06-27 01:16:36 +0000606 // Live-in register might not be used at all.
607 if (end == MIIdx) {
Evan Cheng292da942007-06-27 18:47:28 +0000608 if (isAlias) {
609 DOUT << " dead";
Evan Cheng75611fb2007-06-27 01:16:36 +0000610 end = getDefIndex(MIIdx) + 1;
Evan Cheng292da942007-06-27 18:47:28 +0000611 } else {
612 DOUT << " live through";
613 end = baseIndex;
614 }
Evan Cheng24a3cc42007-04-25 07:30:23 +0000615 }
616
Evan Chengf3bb2e62007-09-05 21:46:51 +0000617 LiveRange LR(start, end, interval.getNextValue(start, 0, VNInfoAllocator));
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000618 interval.addRange(LR);
Evan Chengf3bb2e62007-09-05 21:46:51 +0000619 interval.addKill(LR.valno, end);
Evan Cheng24c2e5c2007-08-08 07:03:29 +0000620 DOUT << " +" << LR << '\n';
Evan Chengb371f452007-02-19 21:49:54 +0000621}
622
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000623/// computeIntervals - computes the live intervals for virtual
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000624/// registers. for some ordering of the machine instructions [1,N] a
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000625/// live interval is an interval [i, j) where 1 <= i <= j < N for
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000626/// which a variable is live
Chris Lattnerf7da2c72006-08-24 22:43:55 +0000627void LiveIntervals::computeIntervals() {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000628 DOUT << "********** COMPUTING LIVE INTERVALS **********\n"
629 << "********** Function: "
630 << ((Value*)mf_->getFunction())->getName() << '\n';
Chris Lattner6b128bd2006-09-03 08:07:11 +0000631 // Track the index of the current machine instr.
632 unsigned MIIndex = 0;
Chris Lattner428b92e2006-09-15 03:57:23 +0000633 for (MachineFunction::iterator MBBI = mf_->begin(), E = mf_->end();
634 MBBI != E; ++MBBI) {
635 MachineBasicBlock *MBB = MBBI;
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000636 DOUT << ((Value*)MBB->getBasicBlock())->getName() << ":\n";
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +0000637
Chris Lattner428b92e2006-09-15 03:57:23 +0000638 MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end();
Evan Cheng0c9f92e2007-02-13 01:30:55 +0000639
Dan Gohmancb406c22007-10-03 19:26:29 +0000640 // Create intervals for live-ins to this BB first.
641 for (MachineBasicBlock::const_livein_iterator LI = MBB->livein_begin(),
642 LE = MBB->livein_end(); LI != LE; ++LI) {
643 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*LI));
644 // Multiple live-ins can alias the same register.
Dan Gohman6f0d0242008-02-10 18:45:23 +0000645 for (const unsigned* AS = tri_->getSubRegisters(*LI); *AS; ++AS)
Dan Gohmancb406c22007-10-03 19:26:29 +0000646 if (!hasInterval(*AS))
647 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*AS),
648 true);
Chris Lattnerdffb2e82006-09-04 18:27:40 +0000649 }
650
Chris Lattner428b92e2006-09-15 03:57:23 +0000651 for (; MI != miEnd; ++MI) {
Bill Wendlingbdc679d2006-11-29 00:39:47 +0000652 DOUT << MIIndex << "\t" << *MI;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000653
Evan Cheng438f7bc2006-11-10 08:43:01 +0000654 // Handle defs.
Chris Lattner428b92e2006-09-15 03:57:23 +0000655 for (int i = MI->getNumOperands() - 1; i >= 0; --i) {
656 MachineOperand &MO = MI->getOperand(i);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000657 // handle register defs - build intervals
Chris Lattner428b92e2006-09-15 03:57:23 +0000658 if (MO.isRegister() && MO.getReg() && MO.isDef())
659 handleRegisterDef(MBB, MI, MIIndex, MO.getReg());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000660 }
Chris Lattner6b128bd2006-09-03 08:07:11 +0000661
662 MIIndex += InstrSlots::NUM;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000663 }
Owen Anderson8892b6f2008-06-16 06:18:41 +0000664
Owen Anderson1fbb4542008-06-16 16:58:24 +0000665 if (MBB->begin() == miEnd) MIIndex += InstrSlots::NUM; // Empty MBB
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000666 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000667}
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000668
Evan Cheng4ca980e2007-10-17 02:10:22 +0000669bool LiveIntervals::findLiveInMBBs(const LiveRange &LR,
Evan Chenga5bfc972007-10-17 06:53:44 +0000670 SmallVectorImpl<MachineBasicBlock*> &MBBs) const {
Evan Cheng4ca980e2007-10-17 02:10:22 +0000671 std::vector<IdxMBBPair>::const_iterator I =
672 std::lower_bound(Idx2MBBMap.begin(), Idx2MBBMap.end(), LR.start);
673
674 bool ResVal = false;
675 while (I != Idx2MBBMap.end()) {
676 if (LR.end <= I->first)
677 break;
678 MBBs.push_back(I->second);
679 ResVal = true;
680 ++I;
681 }
682 return ResVal;
683}
684
685
Alkis Evlogimenosa1613db2004-07-24 11:44:15 +0000686LiveInterval LiveIntervals::createInterval(unsigned reg) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000687 float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ?
Jim Laskey7902c752006-11-07 12:25:45 +0000688 HUGE_VALF : 0.0F;
Alkis Evlogimenosa1613db2004-07-24 11:44:15 +0000689 return LiveInterval(reg, Weight);
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000690}
Evan Chengf2fbca62007-11-12 06:35:08 +0000691
Evan Chengc8d044e2008-02-15 18:24:29 +0000692/// getVNInfoSourceReg - Helper function that parses the specified VNInfo
693/// copy field and returns the source register that defines it.
694unsigned LiveIntervals::getVNInfoSourceReg(const VNInfo *VNI) const {
695 if (!VNI->copy)
696 return 0;
697
698 if (VNI->copy->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG)
699 return VNI->copy->getOperand(1).getReg();
Evan Cheng7e073ba2008-04-09 20:57:25 +0000700 if (VNI->copy->getOpcode() == TargetInstrInfo::INSERT_SUBREG)
701 return VNI->copy->getOperand(2).getReg();
Evan Chengc8d044e2008-02-15 18:24:29 +0000702 unsigned SrcReg, DstReg;
703 if (tii_->isMoveInstr(*VNI->copy, SrcReg, DstReg))
704 return SrcReg;
705 assert(0 && "Unrecognized copy instruction!");
706 return 0;
707}
Evan Chengf2fbca62007-11-12 06:35:08 +0000708
709//===----------------------------------------------------------------------===//
710// Register allocator hooks.
711//
712
Evan Chengd70dbb52008-02-22 09:24:50 +0000713/// getReMatImplicitUse - If the remat definition MI has one (for now, we only
714/// allow one) virtual register operand, then its uses are implicitly using
715/// the register. Returns the virtual register.
716unsigned LiveIntervals::getReMatImplicitUse(const LiveInterval &li,
717 MachineInstr *MI) const {
718 unsigned RegOp = 0;
719 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
720 MachineOperand &MO = MI->getOperand(i);
721 if (!MO.isRegister() || !MO.isUse())
722 continue;
723 unsigned Reg = MO.getReg();
724 if (Reg == 0 || Reg == li.reg)
725 continue;
726 // FIXME: For now, only remat MI with at most one register operand.
727 assert(!RegOp &&
728 "Can't rematerialize instruction with multiple register operand!");
729 RegOp = MO.getReg();
730 break;
731 }
732 return RegOp;
733}
734
735/// isValNoAvailableAt - Return true if the val# of the specified interval
736/// which reaches the given instruction also reaches the specified use index.
737bool LiveIntervals::isValNoAvailableAt(const LiveInterval &li, MachineInstr *MI,
738 unsigned UseIdx) const {
739 unsigned Index = getInstructionIndex(MI);
740 VNInfo *ValNo = li.FindLiveRangeContaining(Index)->valno;
741 LiveInterval::const_iterator UI = li.FindLiveRangeContaining(UseIdx);
742 return UI != li.end() && UI->valno == ValNo;
743}
744
Evan Chengf2fbca62007-11-12 06:35:08 +0000745/// isReMaterializable - Returns true if the definition MI of the specified
746/// val# of the specified interval is re-materializable.
747bool LiveIntervals::isReMaterializable(const LiveInterval &li,
Evan Cheng5ef3a042007-12-06 00:01:56 +0000748 const VNInfo *ValNo, MachineInstr *MI,
749 bool &isLoad) {
Evan Chengf2fbca62007-11-12 06:35:08 +0000750 if (DisableReMat)
751 return false;
752
Evan Cheng5ef3a042007-12-06 00:01:56 +0000753 isLoad = false;
Evan Cheng20ccded2008-03-15 00:19:36 +0000754 if (MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF)
Evan Chengd70dbb52008-02-22 09:24:50 +0000755 return true;
Evan Chengdd3465e2008-02-23 01:44:27 +0000756
757 int FrameIdx = 0;
758 if (tii_->isLoadFromStackSlot(MI, FrameIdx) &&
Evan Cheng249ded32008-02-23 03:38:34 +0000759 mf_->getFrameInfo()->isImmutableObjectIndex(FrameIdx))
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000760 // FIXME: Let target specific isReallyTriviallyReMaterializable determines
761 // this but remember this is not safe to fold into a two-address
762 // instruction.
Evan Cheng249ded32008-02-23 03:38:34 +0000763 // This is a load from fixed stack slot. It can be rematerialized.
Evan Chengdd3465e2008-02-23 01:44:27 +0000764 return true;
Evan Chengdd3465e2008-02-23 01:44:27 +0000765
Evan Chengd70dbb52008-02-22 09:24:50 +0000766 if (tii_->isTriviallyReMaterializable(MI)) {
Evan Cheng20ccded2008-03-15 00:19:36 +0000767 const TargetInstrDesc &TID = MI->getDesc();
Chris Lattner749c6f62008-01-07 07:27:27 +0000768 isLoad = TID.isSimpleLoad();
Evan Chengd70dbb52008-02-22 09:24:50 +0000769
770 unsigned ImpUse = getReMatImplicitUse(li, MI);
771 if (ImpUse) {
772 const LiveInterval &ImpLi = getInterval(ImpUse);
773 for (MachineRegisterInfo::use_iterator ri = mri_->use_begin(li.reg),
774 re = mri_->use_end(); ri != re; ++ri) {
775 MachineInstr *UseMI = &*ri;
776 unsigned UseIdx = getInstructionIndex(UseMI);
777 if (li.FindLiveRangeContaining(UseIdx)->valno != ValNo)
778 continue;
Evan Cheng298bbe82008-02-23 02:14:42 +0000779 if (!isValNoAvailableAt(ImpLi, MI, UseIdx))
Evan Chengd70dbb52008-02-22 09:24:50 +0000780 return false;
781 }
782 }
Evan Chengf2fbca62007-11-12 06:35:08 +0000783 return true;
Evan Cheng5ef3a042007-12-06 00:01:56 +0000784 }
Evan Chengf2fbca62007-11-12 06:35:08 +0000785
Evan Chengdd3465e2008-02-23 01:44:27 +0000786 return false;
Evan Cheng5ef3a042007-12-06 00:01:56 +0000787}
788
789/// isReMaterializable - Returns true if every definition of MI of every
790/// val# of the specified interval is re-materializable.
791bool LiveIntervals::isReMaterializable(const LiveInterval &li, bool &isLoad) {
792 isLoad = false;
793 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
794 i != e; ++i) {
795 const VNInfo *VNI = *i;
796 unsigned DefIdx = VNI->def;
797 if (DefIdx == ~1U)
798 continue; // Dead val#.
799 // Is the def for the val# rematerializable?
800 if (DefIdx == ~0u)
801 return false;
802 MachineInstr *ReMatDefMI = getInstructionFromIndex(DefIdx);
803 bool DefIsLoad = false;
Evan Chengd70dbb52008-02-22 09:24:50 +0000804 if (!ReMatDefMI ||
805 !isReMaterializable(li, VNI, ReMatDefMI, DefIsLoad))
Evan Cheng5ef3a042007-12-06 00:01:56 +0000806 return false;
807 isLoad |= DefIsLoad;
Evan Chengf2fbca62007-11-12 06:35:08 +0000808 }
809 return true;
810}
811
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000812/// FilterFoldedOps - Filter out two-address use operands. Return
813/// true if it finds any issue with the operands that ought to prevent
814/// folding.
815static bool FilterFoldedOps(MachineInstr *MI,
816 SmallVector<unsigned, 2> &Ops,
817 unsigned &MRInfo,
818 SmallVector<unsigned, 2> &FoldOps) {
Chris Lattner749c6f62008-01-07 07:27:27 +0000819 const TargetInstrDesc &TID = MI->getDesc();
Evan Cheng6e141fd2007-12-12 23:12:09 +0000820
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000821 MRInfo = 0;
Evan Chengaee4af62007-12-02 08:30:39 +0000822 for (unsigned i = 0, e = Ops.size(); i != e; ++i) {
823 unsigned OpIdx = Ops[i];
Evan Chengd70dbb52008-02-22 09:24:50 +0000824 MachineOperand &MO = MI->getOperand(OpIdx);
Evan Chengaee4af62007-12-02 08:30:39 +0000825 // FIXME: fold subreg use.
Evan Chengd70dbb52008-02-22 09:24:50 +0000826 if (MO.getSubReg())
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000827 return true;
Evan Chengd70dbb52008-02-22 09:24:50 +0000828 if (MO.isDef())
Evan Chengaee4af62007-12-02 08:30:39 +0000829 MRInfo |= (unsigned)VirtRegMap::isMod;
830 else {
831 // Filter out two-address use operand(s).
Evan Chengd70dbb52008-02-22 09:24:50 +0000832 if (!MO.isImplicit() &&
833 TID.getOperandConstraint(OpIdx, TOI::TIED_TO) != -1) {
Evan Chengaee4af62007-12-02 08:30:39 +0000834 MRInfo = VirtRegMap::isModRef;
835 continue;
836 }
837 MRInfo |= (unsigned)VirtRegMap::isRef;
838 }
839 FoldOps.push_back(OpIdx);
Evan Chenge62f97c2007-12-01 02:07:52 +0000840 }
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000841 return false;
842}
843
844
845/// tryFoldMemoryOperand - Attempts to fold either a spill / restore from
846/// slot / to reg or any rematerialized load into ith operand of specified
847/// MI. If it is successul, MI is updated with the newly created MI and
848/// returns true.
849bool LiveIntervals::tryFoldMemoryOperand(MachineInstr* &MI,
850 VirtRegMap &vrm, MachineInstr *DefMI,
851 unsigned InstrIdx,
852 SmallVector<unsigned, 2> &Ops,
853 bool isSS, int Slot, unsigned Reg) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000854 // If it is an implicit def instruction, just delete it.
Evan Cheng20ccded2008-03-15 00:19:36 +0000855 if (MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000856 RemoveMachineInstrFromMaps(MI);
857 vrm.RemoveMachineInstrFromMaps(MI);
858 MI->eraseFromParent();
859 ++numFolds;
860 return true;
861 }
862
863 // Filter the list of operand indexes that are to be folded. Abort if
864 // any operand will prevent folding.
865 unsigned MRInfo = 0;
866 SmallVector<unsigned, 2> FoldOps;
867 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
868 return false;
Evan Chenge62f97c2007-12-01 02:07:52 +0000869
Evan Cheng427f4c12008-03-31 23:19:51 +0000870 // The only time it's safe to fold into a two address instruction is when
871 // it's folding reload and spill from / into a spill stack slot.
872 if (DefMI && (MRInfo & VirtRegMap::isMod))
Evan Cheng249ded32008-02-23 03:38:34 +0000873 return false;
874
Evan Chengf2f8c2a2008-02-08 22:05:27 +0000875 MachineInstr *fmi = isSS ? tii_->foldMemoryOperand(*mf_, MI, FoldOps, Slot)
876 : tii_->foldMemoryOperand(*mf_, MI, FoldOps, DefMI);
Evan Chengf2fbca62007-11-12 06:35:08 +0000877 if (fmi) {
Evan Chengd3653122008-02-27 03:04:06 +0000878 // Remember this instruction uses the spill slot.
879 if (isSS) vrm.addSpillSlotUse(Slot, fmi);
880
Evan Chengf2fbca62007-11-12 06:35:08 +0000881 // Attempt to fold the memory reference into the instruction. If
882 // we can do this, we don't need to insert spill code.
883 if (lv_)
884 lv_->instructionChanged(MI, fmi);
Evan Cheng81a03822007-11-17 00:40:40 +0000885 else
Dan Gohman6f0d0242008-02-10 18:45:23 +0000886 fmi->copyKillDeadInfo(MI, tri_);
Evan Chengf2fbca62007-11-12 06:35:08 +0000887 MachineBasicBlock &MBB = *MI->getParent();
Evan Cheng84802932008-01-10 08:24:38 +0000888 if (isSS && !mf_->getFrameInfo()->isImmutableObjectIndex(Slot))
Evan Chengaee4af62007-12-02 08:30:39 +0000889 vrm.virtFolded(Reg, MI, fmi, (VirtRegMap::ModRef)MRInfo);
Evan Cheng81a03822007-11-17 00:40:40 +0000890 vrm.transferSpillPts(MI, fmi);
Evan Cheng0cbb1162007-11-29 01:06:25 +0000891 vrm.transferRestorePts(MI, fmi);
Evan Chengc1f53c72008-03-11 21:34:46 +0000892 vrm.transferEmergencySpills(MI, fmi);
Evan Chengf2fbca62007-11-12 06:35:08 +0000893 mi2iMap_.erase(MI);
Evan Chengcddbb832007-11-30 21:23:43 +0000894 i2miMap_[InstrIdx /InstrSlots::NUM] = fmi;
895 mi2iMap_[fmi] = InstrIdx;
Evan Chengf2fbca62007-11-12 06:35:08 +0000896 MI = MBB.insert(MBB.erase(MI), fmi);
Evan Cheng0cbb1162007-11-29 01:06:25 +0000897 ++numFolds;
Evan Chengf2fbca62007-11-12 06:35:08 +0000898 return true;
899 }
900 return false;
901}
902
Evan Cheng018f9b02007-12-05 03:22:34 +0000903/// canFoldMemoryOperand - Returns true if the specified load / store
904/// folding is possible.
905bool LiveIntervals::canFoldMemoryOperand(MachineInstr *MI,
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000906 SmallVector<unsigned, 2> &Ops,
Evan Cheng3c75ba82008-04-01 21:37:32 +0000907 bool ReMat) const {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000908 // Filter the list of operand indexes that are to be folded. Abort if
909 // any operand will prevent folding.
910 unsigned MRInfo = 0;
Evan Cheng018f9b02007-12-05 03:22:34 +0000911 SmallVector<unsigned, 2> FoldOps;
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000912 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
913 return false;
Evan Cheng018f9b02007-12-05 03:22:34 +0000914
Evan Cheng3c75ba82008-04-01 21:37:32 +0000915 // It's only legal to remat for a use, not a def.
916 if (ReMat && (MRInfo & VirtRegMap::isMod))
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000917 return false;
Evan Cheng018f9b02007-12-05 03:22:34 +0000918
Evan Chengd70dbb52008-02-22 09:24:50 +0000919 return tii_->canFoldMemoryOperand(MI, FoldOps);
920}
921
Evan Cheng81a03822007-11-17 00:40:40 +0000922bool LiveIntervals::intervalIsInOneMBB(const LiveInterval &li) const {
923 SmallPtrSet<MachineBasicBlock*, 4> MBBs;
924 for (LiveInterval::Ranges::const_iterator
925 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
926 std::vector<IdxMBBPair>::const_iterator II =
927 std::lower_bound(Idx2MBBMap.begin(), Idx2MBBMap.end(), I->start);
928 if (II == Idx2MBBMap.end())
929 continue;
930 if (I->end > II->first) // crossing a MBB.
931 return false;
932 MBBs.insert(II->second);
933 if (MBBs.size() > 1)
934 return false;
935 }
936 return true;
937}
938
Evan Chengd70dbb52008-02-22 09:24:50 +0000939/// rewriteImplicitOps - Rewrite implicit use operands of MI (i.e. uses of
940/// interval on to-be re-materialized operands of MI) with new register.
941void LiveIntervals::rewriteImplicitOps(const LiveInterval &li,
942 MachineInstr *MI, unsigned NewVReg,
943 VirtRegMap &vrm) {
944 // There is an implicit use. That means one of the other operand is
945 // being remat'ed and the remat'ed instruction has li.reg as an
946 // use operand. Make sure we rewrite that as well.
947 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
948 MachineOperand &MO = MI->getOperand(i);
949 if (!MO.isRegister())
950 continue;
951 unsigned Reg = MO.getReg();
952 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
953 continue;
954 if (!vrm.isReMaterialized(Reg))
955 continue;
956 MachineInstr *ReMatMI = vrm.getReMaterializedMI(Reg);
Evan Cheng6130f662008-03-05 00:59:57 +0000957 MachineOperand *UseMO = ReMatMI->findRegisterUseOperand(li.reg);
958 if (UseMO)
959 UseMO->setReg(NewVReg);
Evan Chengd70dbb52008-02-22 09:24:50 +0000960 }
961}
962
Evan Chengf2fbca62007-11-12 06:35:08 +0000963/// rewriteInstructionForSpills, rewriteInstructionsForSpills - Helper functions
964/// for addIntervalsForSpills to rewrite uses / defs for the given live range.
Evan Cheng018f9b02007-12-05 03:22:34 +0000965bool LiveIntervals::
Evan Chengd70dbb52008-02-22 09:24:50 +0000966rewriteInstructionForSpills(const LiveInterval &li, const VNInfo *VNI,
967 bool TrySplit, unsigned index, unsigned end, MachineInstr *MI,
Evan Cheng81a03822007-11-17 00:40:40 +0000968 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +0000969 unsigned Slot, int LdSlot,
970 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengd70dbb52008-02-22 09:24:50 +0000971 VirtRegMap &vrm,
Evan Chengf2fbca62007-11-12 06:35:08 +0000972 const TargetRegisterClass* rc,
973 SmallVector<int, 4> &ReMatIds,
Evan Cheng22f07ff2007-12-11 02:09:15 +0000974 const MachineLoopInfo *loopInfo,
Evan Cheng313d4b82008-02-23 00:33:04 +0000975 unsigned &NewVReg, unsigned ImpUse, bool &HasDef, bool &HasUse,
Evan Cheng1953d0c2007-11-29 10:12:14 +0000976 std::map<unsigned,unsigned> &MBBVRegsMap,
Evan Cheng9c3c2212008-06-06 07:54:39 +0000977 std::vector<LiveInterval*> &NewLIs, float &SSWeight) {
978 MachineBasicBlock *MBB = MI->getParent();
979 unsigned loopDepth = loopInfo->getLoopDepth(MBB);
Evan Cheng018f9b02007-12-05 03:22:34 +0000980 bool CanFold = false;
Evan Chengf2fbca62007-11-12 06:35:08 +0000981 RestartInstruction:
982 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
983 MachineOperand& mop = MI->getOperand(i);
984 if (!mop.isRegister())
985 continue;
986 unsigned Reg = mop.getReg();
987 unsigned RegI = Reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000988 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
Evan Chengf2fbca62007-11-12 06:35:08 +0000989 continue;
Evan Chengf2fbca62007-11-12 06:35:08 +0000990 if (Reg != li.reg)
991 continue;
992
993 bool TryFold = !DefIsReMat;
Evan Chengcb3c3302007-11-29 23:02:50 +0000994 bool FoldSS = true; // Default behavior unless it's a remat.
Evan Chengf2fbca62007-11-12 06:35:08 +0000995 int FoldSlot = Slot;
996 if (DefIsReMat) {
997 // If this is the rematerializable definition MI itself and
998 // all of its uses are rematerialized, simply delete it.
Evan Cheng81a03822007-11-17 00:40:40 +0000999 if (MI == ReMatOrigDefMI && CanDelete) {
Evan Chengcddbb832007-11-30 21:23:43 +00001000 DOUT << "\t\t\t\tErasing re-materlizable def: ";
1001 DOUT << MI << '\n';
Evan Chengf2fbca62007-11-12 06:35:08 +00001002 RemoveMachineInstrFromMaps(MI);
Evan Chengcada2452007-11-28 01:28:46 +00001003 vrm.RemoveMachineInstrFromMaps(MI);
Evan Chengf2fbca62007-11-12 06:35:08 +00001004 MI->eraseFromParent();
1005 break;
1006 }
1007
1008 // If def for this use can't be rematerialized, then try folding.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001009 // If def is rematerializable and it's a load, also try folding.
Evan Chengcb3c3302007-11-29 23:02:50 +00001010 TryFold = !ReMatDefMI || (ReMatDefMI && (MI == ReMatOrigDefMI || isLoad));
Evan Chengf2fbca62007-11-12 06:35:08 +00001011 if (isLoad) {
1012 // Try fold loads (from stack slot, constant pool, etc.) into uses.
1013 FoldSS = isLoadSS;
1014 FoldSlot = LdSlot;
1015 }
1016 }
1017
Evan Chengf2fbca62007-11-12 06:35:08 +00001018 // Scan all of the operands of this instruction rewriting operands
1019 // to use NewVReg instead of li.reg as appropriate. We do this for
1020 // two reasons:
1021 //
1022 // 1. If the instr reads the same spilled vreg multiple times, we
1023 // want to reuse the NewVReg.
1024 // 2. If the instr is a two-addr instruction, we are required to
1025 // keep the src/dst regs pinned.
1026 //
1027 // Keep track of whether we replace a use and/or def so that we can
1028 // create the spill interval with the appropriate range.
Evan Chengcddbb832007-11-30 21:23:43 +00001029
Evan Cheng81a03822007-11-17 00:40:40 +00001030 HasUse = mop.isUse();
1031 HasDef = mop.isDef();
Evan Chengaee4af62007-12-02 08:30:39 +00001032 SmallVector<unsigned, 2> Ops;
1033 Ops.push_back(i);
Evan Chengf2fbca62007-11-12 06:35:08 +00001034 for (unsigned j = i+1, e = MI->getNumOperands(); j != e; ++j) {
Evan Chengaee4af62007-12-02 08:30:39 +00001035 const MachineOperand &MOj = MI->getOperand(j);
1036 if (!MOj.isRegister())
Evan Chengf2fbca62007-11-12 06:35:08 +00001037 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001038 unsigned RegJ = MOj.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001039 if (RegJ == 0 || TargetRegisterInfo::isPhysicalRegister(RegJ))
Evan Chengf2fbca62007-11-12 06:35:08 +00001040 continue;
1041 if (RegJ == RegI) {
Evan Chengaee4af62007-12-02 08:30:39 +00001042 Ops.push_back(j);
1043 HasUse |= MOj.isUse();
1044 HasDef |= MOj.isDef();
Evan Chengf2fbca62007-11-12 06:35:08 +00001045 }
1046 }
1047
Evan Cheng9c3c2212008-06-06 07:54:39 +00001048 // Update stack slot spill weight if we are splitting.
1049 float Weight = getSpillWeight(HasDef, HasUse, loopDepth);
1050 if (!TrySplit)
1051 SSWeight += Weight;
1052
1053 if (!TryFold)
1054 CanFold = false;
1055 else {
Evan Cheng018f9b02007-12-05 03:22:34 +00001056 // Do not fold load / store here if we are splitting. We'll find an
1057 // optimal point to insert a load / store later.
1058 if (!TrySplit) {
1059 if (tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
1060 Ops, FoldSS, FoldSlot, Reg)) {
1061 // Folding the load/store can completely change the instruction in
1062 // unpredictable ways, rescan it from the beginning.
1063 HasUse = false;
1064 HasDef = false;
1065 CanFold = false;
Evan Cheng9c3c2212008-06-06 07:54:39 +00001066 if (isRemoved(MI)) {
1067 SSWeight -= Weight;
Evan Cheng7e073ba2008-04-09 20:57:25 +00001068 break;
Evan Cheng9c3c2212008-06-06 07:54:39 +00001069 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001070 goto RestartInstruction;
1071 }
1072 } else {
Evan Cheng9c3c2212008-06-06 07:54:39 +00001073 // We'll try to fold it later if it's profitable.
Evan Cheng3c75ba82008-04-01 21:37:32 +00001074 CanFold = canFoldMemoryOperand(MI, Ops, DefIsReMat);
Evan Cheng018f9b02007-12-05 03:22:34 +00001075 }
Evan Cheng9c3c2212008-06-06 07:54:39 +00001076 }
Evan Chengcddbb832007-11-30 21:23:43 +00001077
1078 // Create a new virtual register for the spill interval.
1079 bool CreatedNewVReg = false;
1080 if (NewVReg == 0) {
Evan Chengd70dbb52008-02-22 09:24:50 +00001081 NewVReg = mri_->createVirtualRegister(rc);
Evan Chengcddbb832007-11-30 21:23:43 +00001082 vrm.grow();
1083 CreatedNewVReg = true;
1084 }
1085 mop.setReg(NewVReg);
Evan Chengd70dbb52008-02-22 09:24:50 +00001086 if (mop.isImplicit())
1087 rewriteImplicitOps(li, MI, NewVReg, vrm);
Evan Chengcddbb832007-11-30 21:23:43 +00001088
1089 // Reuse NewVReg for other reads.
Evan Chengd70dbb52008-02-22 09:24:50 +00001090 for (unsigned j = 0, e = Ops.size(); j != e; ++j) {
1091 MachineOperand &mopj = MI->getOperand(Ops[j]);
1092 mopj.setReg(NewVReg);
1093 if (mopj.isImplicit())
1094 rewriteImplicitOps(li, MI, NewVReg, vrm);
1095 }
Evan Chengcddbb832007-11-30 21:23:43 +00001096
Evan Cheng81a03822007-11-17 00:40:40 +00001097 if (CreatedNewVReg) {
1098 if (DefIsReMat) {
1099 vrm.setVirtIsReMaterialized(NewVReg, ReMatDefMI/*, CanDelete*/);
Evan Chengd70dbb52008-02-22 09:24:50 +00001100 if (ReMatIds[VNI->id] == VirtRegMap::MAX_STACK_SLOT) {
Evan Cheng81a03822007-11-17 00:40:40 +00001101 // Each valnum may have its own remat id.
Evan Chengd70dbb52008-02-22 09:24:50 +00001102 ReMatIds[VNI->id] = vrm.assignVirtReMatId(NewVReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001103 } else {
Evan Chengd70dbb52008-02-22 09:24:50 +00001104 vrm.assignVirtReMatId(NewVReg, ReMatIds[VNI->id]);
Evan Cheng81a03822007-11-17 00:40:40 +00001105 }
1106 if (!CanDelete || (HasUse && HasDef)) {
1107 // If this is a two-addr instruction then its use operands are
1108 // rematerializable but its def is not. It should be assigned a
1109 // stack slot.
1110 vrm.assignVirt2StackSlot(NewVReg, Slot);
1111 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001112 } else {
Evan Chengf2fbca62007-11-12 06:35:08 +00001113 vrm.assignVirt2StackSlot(NewVReg, Slot);
1114 }
Evan Chengcb3c3302007-11-29 23:02:50 +00001115 } else if (HasUse && HasDef &&
1116 vrm.getStackSlot(NewVReg) == VirtRegMap::NO_STACK_SLOT) {
1117 // If this interval hasn't been assigned a stack slot (because earlier
1118 // def is a deleted remat def), do it now.
1119 assert(Slot != VirtRegMap::NO_STACK_SLOT);
1120 vrm.assignVirt2StackSlot(NewVReg, Slot);
Evan Chengf2fbca62007-11-12 06:35:08 +00001121 }
1122
Evan Cheng313d4b82008-02-23 00:33:04 +00001123 // Re-matting an instruction with virtual register use. Add the
1124 // register as an implicit use on the use MI.
1125 if (DefIsReMat && ImpUse)
1126 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
1127
Evan Chengf2fbca62007-11-12 06:35:08 +00001128 // create a new register interval for this spill / remat.
1129 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001130 if (CreatedNewVReg) {
1131 NewLIs.push_back(&nI);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001132 MBBVRegsMap.insert(std::make_pair(MI->getParent()->getNumber(), NewVReg));
Evan Cheng81a03822007-11-17 00:40:40 +00001133 if (TrySplit)
1134 vrm.setIsSplitFromReg(NewVReg, li.reg);
1135 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001136
1137 if (HasUse) {
Evan Cheng81a03822007-11-17 00:40:40 +00001138 if (CreatedNewVReg) {
1139 LiveRange LR(getLoadIndex(index), getUseIndex(index)+1,
1140 nI.getNextValue(~0U, 0, VNInfoAllocator));
1141 DOUT << " +" << LR;
1142 nI.addRange(LR);
1143 } else {
1144 // Extend the split live interval to this def / use.
1145 unsigned End = getUseIndex(index)+1;
1146 LiveRange LR(nI.ranges[nI.ranges.size()-1].end, End,
1147 nI.getValNumInfo(nI.getNumValNums()-1));
1148 DOUT << " +" << LR;
1149 nI.addRange(LR);
1150 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001151 }
1152 if (HasDef) {
1153 LiveRange LR(getDefIndex(index), getStoreIndex(index),
1154 nI.getNextValue(~0U, 0, VNInfoAllocator));
1155 DOUT << " +" << LR;
1156 nI.addRange(LR);
1157 }
Evan Cheng81a03822007-11-17 00:40:40 +00001158
Evan Chengf2fbca62007-11-12 06:35:08 +00001159 DOUT << "\t\t\t\tAdded new interval: ";
Dan Gohman6f0d0242008-02-10 18:45:23 +00001160 nI.print(DOUT, tri_);
Evan Chengf2fbca62007-11-12 06:35:08 +00001161 DOUT << '\n';
1162 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001163 return CanFold;
Evan Chengf2fbca62007-11-12 06:35:08 +00001164}
Evan Cheng81a03822007-11-17 00:40:40 +00001165bool LiveIntervals::anyKillInMBBAfterIdx(const LiveInterval &li,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001166 const VNInfo *VNI,
1167 MachineBasicBlock *MBB, unsigned Idx) const {
Evan Cheng81a03822007-11-17 00:40:40 +00001168 unsigned End = getMBBEndIdx(MBB);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001169 for (unsigned j = 0, ee = VNI->kills.size(); j != ee; ++j) {
1170 unsigned KillIdx = VNI->kills[j];
1171 if (KillIdx > Idx && KillIdx < End)
1172 return true;
Evan Cheng81a03822007-11-17 00:40:40 +00001173 }
1174 return false;
1175}
1176
Evan Cheng063284c2008-02-21 00:34:19 +00001177/// RewriteInfo - Keep track of machine instrs that will be rewritten
1178/// during spilling.
Dan Gohman844731a2008-05-13 00:00:25 +00001179namespace {
1180 struct RewriteInfo {
1181 unsigned Index;
1182 MachineInstr *MI;
1183 bool HasUse;
1184 bool HasDef;
1185 RewriteInfo(unsigned i, MachineInstr *mi, bool u, bool d)
1186 : Index(i), MI(mi), HasUse(u), HasDef(d) {}
1187 };
Evan Cheng063284c2008-02-21 00:34:19 +00001188
Dan Gohman844731a2008-05-13 00:00:25 +00001189 struct RewriteInfoCompare {
1190 bool operator()(const RewriteInfo &LHS, const RewriteInfo &RHS) const {
1191 return LHS.Index < RHS.Index;
1192 }
1193 };
1194}
Evan Cheng063284c2008-02-21 00:34:19 +00001195
Evan Chengf2fbca62007-11-12 06:35:08 +00001196void LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +00001197rewriteInstructionsForSpills(const LiveInterval &li, bool TrySplit,
Evan Chengf2fbca62007-11-12 06:35:08 +00001198 LiveInterval::Ranges::const_iterator &I,
Evan Cheng81a03822007-11-17 00:40:40 +00001199 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +00001200 unsigned Slot, int LdSlot,
1201 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengd70dbb52008-02-22 09:24:50 +00001202 VirtRegMap &vrm,
Evan Chengf2fbca62007-11-12 06:35:08 +00001203 const TargetRegisterClass* rc,
1204 SmallVector<int, 4> &ReMatIds,
Evan Cheng22f07ff2007-12-11 02:09:15 +00001205 const MachineLoopInfo *loopInfo,
Evan Cheng81a03822007-11-17 00:40:40 +00001206 BitVector &SpillMBBs,
Evan Cheng1953d0c2007-11-29 10:12:14 +00001207 std::map<unsigned, std::vector<SRInfo> > &SpillIdxes,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001208 BitVector &RestoreMBBs,
Evan Cheng1953d0c2007-11-29 10:12:14 +00001209 std::map<unsigned, std::vector<SRInfo> > &RestoreIdxes,
1210 std::map<unsigned,unsigned> &MBBVRegsMap,
Evan Cheng9c3c2212008-06-06 07:54:39 +00001211 std::vector<LiveInterval*> &NewLIs, float &SSWeight) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001212 bool AllCanFold = true;
Evan Cheng81a03822007-11-17 00:40:40 +00001213 unsigned NewVReg = 0;
Evan Cheng063284c2008-02-21 00:34:19 +00001214 unsigned start = getBaseIndex(I->start);
Evan Chengf2fbca62007-11-12 06:35:08 +00001215 unsigned end = getBaseIndex(I->end-1) + InstrSlots::NUM;
Evan Chengf2fbca62007-11-12 06:35:08 +00001216
Evan Cheng063284c2008-02-21 00:34:19 +00001217 // First collect all the def / use in this live range that will be rewritten.
Evan Cheng7e073ba2008-04-09 20:57:25 +00001218 // Make sure they are sorted according to instruction index.
Evan Cheng063284c2008-02-21 00:34:19 +00001219 std::vector<RewriteInfo> RewriteMIs;
Evan Chengd70dbb52008-02-22 09:24:50 +00001220 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
1221 re = mri_->reg_end(); ri != re; ) {
Evan Cheng419852c2008-04-03 16:39:43 +00001222 MachineInstr *MI = &*ri;
Evan Cheng063284c2008-02-21 00:34:19 +00001223 MachineOperand &O = ri.getOperand();
1224 ++ri;
Evan Cheng24d2f8a2008-03-31 07:53:30 +00001225 assert(!O.isImplicit() && "Spilling register that's used as implicit use?");
Evan Cheng063284c2008-02-21 00:34:19 +00001226 unsigned index = getInstructionIndex(MI);
1227 if (index < start || index >= end)
1228 continue;
1229 RewriteMIs.push_back(RewriteInfo(index, MI, O.isUse(), O.isDef()));
1230 }
1231 std::sort(RewriteMIs.begin(), RewriteMIs.end(), RewriteInfoCompare());
1232
Evan Cheng313d4b82008-02-23 00:33:04 +00001233 unsigned ImpUse = DefIsReMat ? getReMatImplicitUse(li, ReMatDefMI) : 0;
Evan Cheng063284c2008-02-21 00:34:19 +00001234 // Now rewrite the defs and uses.
1235 for (unsigned i = 0, e = RewriteMIs.size(); i != e; ) {
1236 RewriteInfo &rwi = RewriteMIs[i];
1237 ++i;
1238 unsigned index = rwi.Index;
1239 bool MIHasUse = rwi.HasUse;
1240 bool MIHasDef = rwi.HasDef;
1241 MachineInstr *MI = rwi.MI;
1242 // If MI def and/or use the same register multiple times, then there
1243 // are multiple entries.
Evan Cheng313d4b82008-02-23 00:33:04 +00001244 unsigned NumUses = MIHasUse;
Evan Cheng063284c2008-02-21 00:34:19 +00001245 while (i != e && RewriteMIs[i].MI == MI) {
1246 assert(RewriteMIs[i].Index == index);
Evan Cheng313d4b82008-02-23 00:33:04 +00001247 bool isUse = RewriteMIs[i].HasUse;
1248 if (isUse) ++NumUses;
1249 MIHasUse |= isUse;
Evan Cheng063284c2008-02-21 00:34:19 +00001250 MIHasDef |= RewriteMIs[i].HasDef;
1251 ++i;
1252 }
Evan Cheng81a03822007-11-17 00:40:40 +00001253 MachineBasicBlock *MBB = MI->getParent();
Evan Cheng313d4b82008-02-23 00:33:04 +00001254
Evan Cheng0a891ed2008-05-23 23:00:04 +00001255 if (ImpUse && MI != ReMatDefMI) {
Evan Cheng313d4b82008-02-23 00:33:04 +00001256 // Re-matting an instruction with virtual register use. Update the
Evan Cheng24d2f8a2008-03-31 07:53:30 +00001257 // register interval's spill weight to HUGE_VALF to prevent it from
1258 // being spilled.
Evan Cheng313d4b82008-02-23 00:33:04 +00001259 LiveInterval &ImpLi = getInterval(ImpUse);
Evan Cheng24d2f8a2008-03-31 07:53:30 +00001260 ImpLi.weight = HUGE_VALF;
Evan Cheng313d4b82008-02-23 00:33:04 +00001261 }
1262
Evan Cheng063284c2008-02-21 00:34:19 +00001263 unsigned MBBId = MBB->getNumber();
Evan Cheng018f9b02007-12-05 03:22:34 +00001264 unsigned ThisVReg = 0;
Evan Cheng70306f82007-12-03 09:58:48 +00001265 if (TrySplit) {
Evan Cheng063284c2008-02-21 00:34:19 +00001266 std::map<unsigned,unsigned>::const_iterator NVI = MBBVRegsMap.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001267 if (NVI != MBBVRegsMap.end()) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001268 ThisVReg = NVI->second;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001269 // One common case:
1270 // x = use
1271 // ...
1272 // ...
1273 // def = ...
1274 // = use
1275 // It's better to start a new interval to avoid artifically
1276 // extend the new interval.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001277 if (MIHasDef && !MIHasUse) {
1278 MBBVRegsMap.erase(MBB->getNumber());
Evan Cheng018f9b02007-12-05 03:22:34 +00001279 ThisVReg = 0;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001280 }
1281 }
Evan Chengcada2452007-11-28 01:28:46 +00001282 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001283
1284 bool IsNew = ThisVReg == 0;
1285 if (IsNew) {
1286 // This ends the previous live interval. If all of its def / use
1287 // can be folded, give it a low spill weight.
1288 if (NewVReg && TrySplit && AllCanFold) {
1289 LiveInterval &nI = getOrCreateInterval(NewVReg);
1290 nI.weight /= 10.0F;
1291 }
1292 AllCanFold = true;
1293 }
1294 NewVReg = ThisVReg;
1295
Evan Cheng81a03822007-11-17 00:40:40 +00001296 bool HasDef = false;
1297 bool HasUse = false;
Evan Chengd70dbb52008-02-22 09:24:50 +00001298 bool CanFold = rewriteInstructionForSpills(li, I->valno, TrySplit,
Evan Cheng9c3c2212008-06-06 07:54:39 +00001299 index, end, MI, ReMatOrigDefMI, ReMatDefMI,
1300 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
1301 CanDelete, vrm, rc, ReMatIds, loopInfo, NewVReg,
1302 ImpUse, HasDef, HasUse, MBBVRegsMap, NewLIs, SSWeight);
Evan Cheng81a03822007-11-17 00:40:40 +00001303 if (!HasDef && !HasUse)
1304 continue;
1305
Evan Cheng018f9b02007-12-05 03:22:34 +00001306 AllCanFold &= CanFold;
1307
Evan Cheng81a03822007-11-17 00:40:40 +00001308 // Update weight of spill interval.
1309 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng70306f82007-12-03 09:58:48 +00001310 if (!TrySplit) {
Evan Cheng81a03822007-11-17 00:40:40 +00001311 // The spill weight is now infinity as it cannot be spilled again.
1312 nI.weight = HUGE_VALF;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001313 continue;
Evan Cheng81a03822007-11-17 00:40:40 +00001314 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001315
1316 // Keep track of the last def and first use in each MBB.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001317 if (HasDef) {
1318 if (MI != ReMatOrigDefMI || !CanDelete) {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001319 bool HasKill = false;
1320 if (!HasUse)
1321 HasKill = anyKillInMBBAfterIdx(li, I->valno, MBB, getDefIndex(index));
1322 else {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001323 // If this is a two-address code, then this index starts a new VNInfo.
Evan Cheng3f32d652008-06-04 09:18:41 +00001324 const VNInfo *VNI = li.findDefinedVNInfo(getDefIndex(index));
Evan Cheng0cbb1162007-11-29 01:06:25 +00001325 if (VNI)
1326 HasKill = anyKillInMBBAfterIdx(li, VNI, MBB, getDefIndex(index));
1327 }
Evan Chenge3110d02007-12-01 04:42:39 +00001328 std::map<unsigned, std::vector<SRInfo> >::iterator SII =
1329 SpillIdxes.find(MBBId);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001330 if (!HasKill) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001331 if (SII == SpillIdxes.end()) {
1332 std::vector<SRInfo> S;
1333 S.push_back(SRInfo(index, NewVReg, true));
1334 SpillIdxes.insert(std::make_pair(MBBId, S));
1335 } else if (SII->second.back().vreg != NewVReg) {
1336 SII->second.push_back(SRInfo(index, NewVReg, true));
1337 } else if ((int)index > SII->second.back().index) {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001338 // If there is an earlier def and this is a two-address
1339 // instruction, then it's not possible to fold the store (which
1340 // would also fold the load).
Evan Cheng1953d0c2007-11-29 10:12:14 +00001341 SRInfo &Info = SII->second.back();
1342 Info.index = index;
1343 Info.canFold = !HasUse;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001344 }
1345 SpillMBBs.set(MBBId);
Evan Chenge3110d02007-12-01 04:42:39 +00001346 } else if (SII != SpillIdxes.end() &&
1347 SII->second.back().vreg == NewVReg &&
1348 (int)index > SII->second.back().index) {
1349 // There is an earlier def that's not killed (must be two-address).
1350 // The spill is no longer needed.
1351 SII->second.pop_back();
1352 if (SII->second.empty()) {
1353 SpillIdxes.erase(MBBId);
1354 SpillMBBs.reset(MBBId);
1355 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001356 }
1357 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001358 }
1359
1360 if (HasUse) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001361 std::map<unsigned, std::vector<SRInfo> >::iterator SII =
Evan Cheng0cbb1162007-11-29 01:06:25 +00001362 SpillIdxes.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001363 if (SII != SpillIdxes.end() &&
1364 SII->second.back().vreg == NewVReg &&
1365 (int)index > SII->second.back().index)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001366 // Use(s) following the last def, it's not safe to fold the spill.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001367 SII->second.back().canFold = false;
1368 std::map<unsigned, std::vector<SRInfo> >::iterator RII =
Evan Cheng0cbb1162007-11-29 01:06:25 +00001369 RestoreIdxes.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001370 if (RII != RestoreIdxes.end() && RII->second.back().vreg == NewVReg)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001371 // If we are splitting live intervals, only fold if it's the first
1372 // use and there isn't another use later in the MBB.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001373 RII->second.back().canFold = false;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001374 else if (IsNew) {
1375 // Only need a reload if there isn't an earlier def / use.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001376 if (RII == RestoreIdxes.end()) {
1377 std::vector<SRInfo> Infos;
1378 Infos.push_back(SRInfo(index, NewVReg, true));
1379 RestoreIdxes.insert(std::make_pair(MBBId, Infos));
1380 } else {
1381 RII->second.push_back(SRInfo(index, NewVReg, true));
1382 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001383 RestoreMBBs.set(MBBId);
1384 }
1385 }
1386
1387 // Update spill weight.
Evan Cheng22f07ff2007-12-11 02:09:15 +00001388 unsigned loopDepth = loopInfo->getLoopDepth(MBB);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001389 nI.weight += getSpillWeight(HasDef, HasUse, loopDepth);
Evan Chengf2fbca62007-11-12 06:35:08 +00001390 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001391
1392 if (NewVReg && TrySplit && AllCanFold) {
1393 // If all of its def / use can be folded, give it a low spill weight.
1394 LiveInterval &nI = getOrCreateInterval(NewVReg);
1395 nI.weight /= 10.0F;
1396 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001397}
1398
Evan Cheng1953d0c2007-11-29 10:12:14 +00001399bool LiveIntervals::alsoFoldARestore(int Id, int index, unsigned vr,
1400 BitVector &RestoreMBBs,
1401 std::map<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
1402 if (!RestoreMBBs[Id])
1403 return false;
1404 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
1405 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
1406 if (Restores[i].index == index &&
1407 Restores[i].vreg == vr &&
1408 Restores[i].canFold)
1409 return true;
1410 return false;
1411}
1412
1413void LiveIntervals::eraseRestoreInfo(int Id, int index, unsigned vr,
1414 BitVector &RestoreMBBs,
1415 std::map<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
1416 if (!RestoreMBBs[Id])
1417 return;
1418 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
1419 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
1420 if (Restores[i].index == index && Restores[i].vreg)
1421 Restores[i].index = -1;
1422}
Evan Cheng81a03822007-11-17 00:40:40 +00001423
Evan Cheng4cce6b42008-04-11 17:53:36 +00001424/// handleSpilledImpDefs - Remove IMPLICIT_DEF instructions which are being
1425/// spilled and create empty intervals for their uses.
1426void
1427LiveIntervals::handleSpilledImpDefs(const LiveInterval &li, VirtRegMap &vrm,
1428 const TargetRegisterClass* rc,
1429 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng419852c2008-04-03 16:39:43 +00001430 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
1431 re = mri_->reg_end(); ri != re; ) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001432 MachineOperand &O = ri.getOperand();
Evan Cheng419852c2008-04-03 16:39:43 +00001433 MachineInstr *MI = &*ri;
1434 ++ri;
Evan Cheng4cce6b42008-04-11 17:53:36 +00001435 if (O.isDef()) {
1436 assert(MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF &&
1437 "Register def was not rewritten?");
1438 RemoveMachineInstrFromMaps(MI);
1439 vrm.RemoveMachineInstrFromMaps(MI);
1440 MI->eraseFromParent();
1441 } else {
1442 // This must be an use of an implicit_def so it's not part of the live
1443 // interval. Create a new empty live interval for it.
1444 // FIXME: Can we simply erase some of the instructions? e.g. Stores?
1445 unsigned NewVReg = mri_->createVirtualRegister(rc);
1446 vrm.grow();
1447 vrm.setIsImplicitlyDefined(NewVReg);
1448 NewLIs.push_back(&getOrCreateInterval(NewVReg));
1449 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1450 MachineOperand &MO = MI->getOperand(i);
1451 if (MO.isReg() && MO.getReg() == li.reg)
1452 MO.setReg(NewVReg);
1453 }
1454 }
Evan Cheng419852c2008-04-03 16:39:43 +00001455 }
1456}
1457
Evan Cheng81a03822007-11-17 00:40:40 +00001458
Evan Chengf2fbca62007-11-12 06:35:08 +00001459std::vector<LiveInterval*> LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +00001460addIntervalsForSpills(const LiveInterval &li,
Evan Cheng9c3c2212008-06-06 07:54:39 +00001461 const MachineLoopInfo *loopInfo, VirtRegMap &vrm,
1462 float &SSWeight) {
Evan Chengf2fbca62007-11-12 06:35:08 +00001463 // Since this is called after the analysis is done we don't know if
1464 // LiveVariables is available
1465 lv_ = getAnalysisToUpdate<LiveVariables>();
1466
1467 assert(li.weight != HUGE_VALF &&
1468 "attempt to spill already spilled interval!");
1469
1470 DOUT << "\t\t\t\tadding intervals for spills for interval: ";
Dan Gohman6f0d0242008-02-10 18:45:23 +00001471 li.print(DOUT, tri_);
Evan Chengf2fbca62007-11-12 06:35:08 +00001472 DOUT << '\n';
1473
Evan Cheng9c3c2212008-06-06 07:54:39 +00001474 // Spill slot weight.
1475 SSWeight = 0.0f;
1476
Evan Cheng81a03822007-11-17 00:40:40 +00001477 // Each bit specify whether it a spill is required in the MBB.
1478 BitVector SpillMBBs(mf_->getNumBlockIDs());
Evan Cheng1953d0c2007-11-29 10:12:14 +00001479 std::map<unsigned, std::vector<SRInfo> > SpillIdxes;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001480 BitVector RestoreMBBs(mf_->getNumBlockIDs());
Evan Cheng1953d0c2007-11-29 10:12:14 +00001481 std::map<unsigned, std::vector<SRInfo> > RestoreIdxes;
1482 std::map<unsigned,unsigned> MBBVRegsMap;
Evan Chengf2fbca62007-11-12 06:35:08 +00001483 std::vector<LiveInterval*> NewLIs;
Evan Chengd70dbb52008-02-22 09:24:50 +00001484 const TargetRegisterClass* rc = mri_->getRegClass(li.reg);
Evan Chengf2fbca62007-11-12 06:35:08 +00001485
1486 unsigned NumValNums = li.getNumValNums();
1487 SmallVector<MachineInstr*, 4> ReMatDefs;
1488 ReMatDefs.resize(NumValNums, NULL);
1489 SmallVector<MachineInstr*, 4> ReMatOrigDefs;
1490 ReMatOrigDefs.resize(NumValNums, NULL);
1491 SmallVector<int, 4> ReMatIds;
1492 ReMatIds.resize(NumValNums, VirtRegMap::MAX_STACK_SLOT);
1493 BitVector ReMatDelete(NumValNums);
1494 unsigned Slot = VirtRegMap::MAX_STACK_SLOT;
1495
Evan Cheng81a03822007-11-17 00:40:40 +00001496 // Spilling a split live interval. It cannot be split any further. Also,
1497 // it's also guaranteed to be a single val# / range interval.
1498 if (vrm.getPreSplitReg(li.reg)) {
1499 vrm.setIsSplitFromReg(li.reg, 0);
Evan Chengd120ffd2007-12-05 10:24:35 +00001500 // Unset the split kill marker on the last use.
1501 unsigned KillIdx = vrm.getKillPoint(li.reg);
1502 if (KillIdx) {
1503 MachineInstr *KillMI = getInstructionFromIndex(KillIdx);
1504 assert(KillMI && "Last use disappeared?");
1505 int KillOp = KillMI->findRegisterUseOperandIdx(li.reg, true);
1506 assert(KillOp != -1 && "Last use disappeared?");
Chris Lattnerf7382302007-12-30 21:56:09 +00001507 KillMI->getOperand(KillOp).setIsKill(false);
Evan Chengd120ffd2007-12-05 10:24:35 +00001508 }
Evan Chengadf85902007-12-05 09:51:10 +00001509 vrm.removeKillPoint(li.reg);
Evan Cheng81a03822007-11-17 00:40:40 +00001510 bool DefIsReMat = vrm.isReMaterialized(li.reg);
1511 Slot = vrm.getStackSlot(li.reg);
1512 assert(Slot != VirtRegMap::MAX_STACK_SLOT);
1513 MachineInstr *ReMatDefMI = DefIsReMat ?
1514 vrm.getReMaterializedMI(li.reg) : NULL;
1515 int LdSlot = 0;
1516 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
1517 bool isLoad = isLoadSS ||
Chris Lattner749c6f62008-01-07 07:27:27 +00001518 (DefIsReMat && (ReMatDefMI->getDesc().isSimpleLoad()));
Evan Cheng81a03822007-11-17 00:40:40 +00001519 bool IsFirstRange = true;
1520 for (LiveInterval::Ranges::const_iterator
1521 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
1522 // If this is a split live interval with multiple ranges, it means there
1523 // are two-address instructions that re-defined the value. Only the
1524 // first def can be rematerialized!
1525 if (IsFirstRange) {
Evan Chengcb3c3302007-11-29 23:02:50 +00001526 // Note ReMatOrigDefMI has already been deleted.
Evan Cheng81a03822007-11-17 00:40:40 +00001527 rewriteInstructionsForSpills(li, false, I, NULL, ReMatDefMI,
1528 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00001529 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001530 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Cheng9c3c2212008-06-06 07:54:39 +00001531 MBBVRegsMap, NewLIs, SSWeight);
Evan Cheng81a03822007-11-17 00:40:40 +00001532 } else {
1533 rewriteInstructionsForSpills(li, false, I, NULL, 0,
1534 Slot, 0, false, false, false,
Evan Chengd70dbb52008-02-22 09:24:50 +00001535 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001536 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Cheng9c3c2212008-06-06 07:54:39 +00001537 MBBVRegsMap, NewLIs, SSWeight);
Evan Cheng81a03822007-11-17 00:40:40 +00001538 }
1539 IsFirstRange = false;
1540 }
Evan Cheng419852c2008-04-03 16:39:43 +00001541
Evan Cheng9c3c2212008-06-06 07:54:39 +00001542 SSWeight = 0.0f; // Already accounted for when split.
Evan Cheng4cce6b42008-04-11 17:53:36 +00001543 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001544 return NewLIs;
1545 }
1546
1547 bool TrySplit = SplitAtBB && !intervalIsInOneMBB(li);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001548 if (SplitLimit != -1 && (int)numSplits >= SplitLimit)
1549 TrySplit = false;
1550 if (TrySplit)
1551 ++numSplits;
Evan Chengf2fbca62007-11-12 06:35:08 +00001552 bool NeedStackSlot = false;
1553 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
1554 i != e; ++i) {
1555 const VNInfo *VNI = *i;
1556 unsigned VN = VNI->id;
1557 unsigned DefIdx = VNI->def;
1558 if (DefIdx == ~1U)
1559 continue; // Dead val#.
1560 // Is the def for the val# rematerializable?
Evan Cheng81a03822007-11-17 00:40:40 +00001561 MachineInstr *ReMatDefMI = (DefIdx == ~0u)
1562 ? 0 : getInstructionFromIndex(DefIdx);
Evan Cheng5ef3a042007-12-06 00:01:56 +00001563 bool dummy;
1564 if (ReMatDefMI && isReMaterializable(li, VNI, ReMatDefMI, dummy)) {
Evan Chengf2fbca62007-11-12 06:35:08 +00001565 // Remember how to remat the def of this val#.
Evan Cheng81a03822007-11-17 00:40:40 +00001566 ReMatOrigDefs[VN] = ReMatDefMI;
Evan Chengf2fbca62007-11-12 06:35:08 +00001567 // Original def may be modified so we have to make a copy here. vrm must
1568 // delete these!
Evan Cheng81a03822007-11-17 00:40:40 +00001569 ReMatDefs[VN] = ReMatDefMI = ReMatDefMI->clone();
Evan Chengf2fbca62007-11-12 06:35:08 +00001570
1571 bool CanDelete = true;
Evan Chengc3fc7d92007-11-29 09:49:23 +00001572 if (VNI->hasPHIKill) {
1573 // A kill is a phi node, not all of its uses can be rematerialized.
Evan Chengf2fbca62007-11-12 06:35:08 +00001574 // It must not be deleted.
Evan Chengc3fc7d92007-11-29 09:49:23 +00001575 CanDelete = false;
1576 // Need a stack slot if there is any live range where uses cannot be
1577 // rematerialized.
1578 NeedStackSlot = true;
Evan Chengf2fbca62007-11-12 06:35:08 +00001579 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001580 if (CanDelete)
1581 ReMatDelete.set(VN);
1582 } else {
1583 // Need a stack slot if there is any live range where uses cannot be
1584 // rematerialized.
1585 NeedStackSlot = true;
1586 }
1587 }
1588
1589 // One stack slot per live interval.
Evan Cheng81a03822007-11-17 00:40:40 +00001590 if (NeedStackSlot && vrm.getPreSplitReg(li.reg) == 0)
Evan Chengf2fbca62007-11-12 06:35:08 +00001591 Slot = vrm.assignVirt2StackSlot(li.reg);
1592
1593 // Create new intervals and rewrite defs and uses.
1594 for (LiveInterval::Ranges::const_iterator
1595 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Evan Cheng81a03822007-11-17 00:40:40 +00001596 MachineInstr *ReMatDefMI = ReMatDefs[I->valno->id];
1597 MachineInstr *ReMatOrigDefMI = ReMatOrigDefs[I->valno->id];
1598 bool DefIsReMat = ReMatDefMI != NULL;
Evan Chengf2fbca62007-11-12 06:35:08 +00001599 bool CanDelete = ReMatDelete[I->valno->id];
1600 int LdSlot = 0;
Evan Cheng81a03822007-11-17 00:40:40 +00001601 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
Evan Chengf2fbca62007-11-12 06:35:08 +00001602 bool isLoad = isLoadSS ||
Chris Lattner749c6f62008-01-07 07:27:27 +00001603 (DefIsReMat && ReMatDefMI->getDesc().isSimpleLoad());
Evan Cheng81a03822007-11-17 00:40:40 +00001604 rewriteInstructionsForSpills(li, TrySplit, I, ReMatOrigDefMI, ReMatDefMI,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001605 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00001606 CanDelete, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001607 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Cheng9c3c2212008-06-06 07:54:39 +00001608 MBBVRegsMap, NewLIs, SSWeight);
Evan Chengf2fbca62007-11-12 06:35:08 +00001609 }
1610
Evan Cheng0cbb1162007-11-29 01:06:25 +00001611 // Insert spills / restores if we are splitting.
Evan Cheng419852c2008-04-03 16:39:43 +00001612 if (!TrySplit) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001613 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001614 return NewLIs;
Evan Cheng419852c2008-04-03 16:39:43 +00001615 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001616
Evan Chengb50bb8c2007-12-05 08:16:32 +00001617 SmallPtrSet<LiveInterval*, 4> AddedKill;
Evan Chengaee4af62007-12-02 08:30:39 +00001618 SmallVector<unsigned, 2> Ops;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001619 if (NeedStackSlot) {
1620 int Id = SpillMBBs.find_first();
1621 while (Id != -1) {
Evan Cheng9c3c2212008-06-06 07:54:39 +00001622 MachineBasicBlock *MBB = mf_->getBlockNumbered(Id);
1623 unsigned loopDepth = loopInfo->getLoopDepth(MBB);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001624 std::vector<SRInfo> &spills = SpillIdxes[Id];
1625 for (unsigned i = 0, e = spills.size(); i != e; ++i) {
1626 int index = spills[i].index;
1627 unsigned VReg = spills[i].vreg;
Evan Cheng597d10d2007-12-04 00:32:23 +00001628 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001629 bool isReMat = vrm.isReMaterialized(VReg);
1630 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengaee4af62007-12-02 08:30:39 +00001631 bool CanFold = false;
1632 bool FoundUse = false;
1633 Ops.clear();
Evan Chengcddbb832007-11-30 21:23:43 +00001634 if (spills[i].canFold) {
Evan Chengaee4af62007-12-02 08:30:39 +00001635 CanFold = true;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001636 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
1637 MachineOperand &MO = MI->getOperand(j);
1638 if (!MO.isRegister() || MO.getReg() != VReg)
1639 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001640
1641 Ops.push_back(j);
1642 if (MO.isDef())
Evan Chengcddbb832007-11-30 21:23:43 +00001643 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001644 if (isReMat ||
1645 (!FoundUse && !alsoFoldARestore(Id, index, VReg,
1646 RestoreMBBs, RestoreIdxes))) {
1647 // MI has two-address uses of the same register. If the use
1648 // isn't the first and only use in the BB, then we can't fold
1649 // it. FIXME: Move this to rewriteInstructionsForSpills.
1650 CanFold = false;
Evan Chengcddbb832007-11-30 21:23:43 +00001651 break;
1652 }
Evan Chengaee4af62007-12-02 08:30:39 +00001653 FoundUse = true;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001654 }
1655 }
1656 // Fold the store into the def if possible.
Evan Chengcddbb832007-11-30 21:23:43 +00001657 bool Folded = false;
Evan Chengaee4af62007-12-02 08:30:39 +00001658 if (CanFold && !Ops.empty()) {
1659 if (tryFoldMemoryOperand(MI, vrm, NULL, index, Ops, true, Slot,VReg)){
Evan Chengcddbb832007-11-30 21:23:43 +00001660 Folded = true;
Evan Chengf38d14f2007-12-05 09:05:34 +00001661 if (FoundUse > 0) {
Evan Chengaee4af62007-12-02 08:30:39 +00001662 // Also folded uses, do not issue a load.
1663 eraseRestoreInfo(Id, index, VReg, RestoreMBBs, RestoreIdxes);
Evan Chengf38d14f2007-12-05 09:05:34 +00001664 nI.removeRange(getLoadIndex(index), getUseIndex(index)+1);
1665 }
Evan Cheng597d10d2007-12-04 00:32:23 +00001666 nI.removeRange(getDefIndex(index), getStoreIndex(index));
Evan Chengcddbb832007-11-30 21:23:43 +00001667 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001668 }
1669
Evan Cheng7e073ba2008-04-09 20:57:25 +00001670 // Otherwise tell the spiller to issue a spill.
Evan Chengb50bb8c2007-12-05 08:16:32 +00001671 if (!Folded) {
1672 LiveRange *LR = &nI.ranges[nI.ranges.size()-1];
1673 bool isKill = LR->end == getStoreIndex(index);
Evan Chengb0a6f622008-05-20 08:10:37 +00001674 if (!MI->registerDefIsDead(nI.reg))
1675 // No need to spill a dead def.
1676 vrm.addSpillPoint(VReg, isKill, MI);
Evan Chengb50bb8c2007-12-05 08:16:32 +00001677 if (isKill)
1678 AddedKill.insert(&nI);
1679 }
Evan Cheng9c3c2212008-06-06 07:54:39 +00001680
1681 // Update spill slot weight.
1682 if (!isReMat)
1683 SSWeight += getSpillWeight(true, false, loopDepth);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001684 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001685 Id = SpillMBBs.find_next(Id);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001686 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001687 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001688
Evan Cheng1953d0c2007-11-29 10:12:14 +00001689 int Id = RestoreMBBs.find_first();
1690 while (Id != -1) {
Evan Cheng9c3c2212008-06-06 07:54:39 +00001691 MachineBasicBlock *MBB = mf_->getBlockNumbered(Id);
1692 unsigned loopDepth = loopInfo->getLoopDepth(MBB);
1693
Evan Cheng1953d0c2007-11-29 10:12:14 +00001694 std::vector<SRInfo> &restores = RestoreIdxes[Id];
1695 for (unsigned i = 0, e = restores.size(); i != e; ++i) {
1696 int index = restores[i].index;
1697 if (index == -1)
1698 continue;
1699 unsigned VReg = restores[i].vreg;
Evan Cheng597d10d2007-12-04 00:32:23 +00001700 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng9c3c2212008-06-06 07:54:39 +00001701 bool isReMat = vrm.isReMaterialized(VReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001702 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengaee4af62007-12-02 08:30:39 +00001703 bool CanFold = false;
1704 Ops.clear();
Evan Chengcddbb832007-11-30 21:23:43 +00001705 if (restores[i].canFold) {
Evan Chengaee4af62007-12-02 08:30:39 +00001706 CanFold = true;
Evan Cheng81a03822007-11-17 00:40:40 +00001707 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
1708 MachineOperand &MO = MI->getOperand(j);
1709 if (!MO.isRegister() || MO.getReg() != VReg)
1710 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001711
Evan Cheng0cbb1162007-11-29 01:06:25 +00001712 if (MO.isDef()) {
Evan Chengaee4af62007-12-02 08:30:39 +00001713 // If this restore were to be folded, it would have been folded
1714 // already.
1715 CanFold = false;
Evan Cheng81a03822007-11-17 00:40:40 +00001716 break;
1717 }
Evan Chengaee4af62007-12-02 08:30:39 +00001718 Ops.push_back(j);
Evan Cheng81a03822007-11-17 00:40:40 +00001719 }
1720 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001721
1722 // Fold the load into the use if possible.
Evan Chengcddbb832007-11-30 21:23:43 +00001723 bool Folded = false;
Evan Chengaee4af62007-12-02 08:30:39 +00001724 if (CanFold && !Ops.empty()) {
Evan Cheng9c3c2212008-06-06 07:54:39 +00001725 if (!isReMat)
Evan Chengaee4af62007-12-02 08:30:39 +00001726 Folded = tryFoldMemoryOperand(MI, vrm, NULL,index,Ops,true,Slot,VReg);
1727 else {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001728 MachineInstr *ReMatDefMI = vrm.getReMaterializedMI(VReg);
1729 int LdSlot = 0;
1730 bool isLoadSS = tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
1731 // If the rematerializable def is a load, also try to fold it.
Chris Lattner749c6f62008-01-07 07:27:27 +00001732 if (isLoadSS || ReMatDefMI->getDesc().isSimpleLoad())
Evan Chengaee4af62007-12-02 08:30:39 +00001733 Folded = tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
1734 Ops, isLoadSS, LdSlot, VReg);
Evan Chengd70dbb52008-02-22 09:24:50 +00001735 unsigned ImpUse = getReMatImplicitUse(li, ReMatDefMI);
1736 if (ImpUse) {
1737 // Re-matting an instruction with virtual register use. Add the
1738 // register as an implicit use on the use MI and update the register
Evan Cheng24d2f8a2008-03-31 07:53:30 +00001739 // interval's spill weight to HUGE_VALF to prevent it from being
1740 // spilled.
Evan Chengd70dbb52008-02-22 09:24:50 +00001741 LiveInterval &ImpLi = getInterval(ImpUse);
Evan Cheng24d2f8a2008-03-31 07:53:30 +00001742 ImpLi.weight = HUGE_VALF;
Evan Chengd70dbb52008-02-22 09:24:50 +00001743 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
1744 }
Evan Chengaee4af62007-12-02 08:30:39 +00001745 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001746 }
1747 // If folding is not possible / failed, then tell the spiller to issue a
1748 // load / rematerialization for us.
Evan Cheng597d10d2007-12-04 00:32:23 +00001749 if (Folded)
1750 nI.removeRange(getLoadIndex(index), getUseIndex(index)+1);
Evan Chengb50bb8c2007-12-05 08:16:32 +00001751 else
Evan Cheng0cbb1162007-11-29 01:06:25 +00001752 vrm.addRestorePoint(VReg, MI);
Evan Cheng9c3c2212008-06-06 07:54:39 +00001753
1754 // Update spill slot weight.
1755 if (!isReMat)
1756 SSWeight += getSpillWeight(false, true, loopDepth);
Evan Cheng81a03822007-11-17 00:40:40 +00001757 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001758 Id = RestoreMBBs.find_next(Id);
Evan Cheng81a03822007-11-17 00:40:40 +00001759 }
1760
Evan Chengb50bb8c2007-12-05 08:16:32 +00001761 // Finalize intervals: add kills, finalize spill weights, and filter out
1762 // dead intervals.
Evan Cheng597d10d2007-12-04 00:32:23 +00001763 std::vector<LiveInterval*> RetNewLIs;
1764 for (unsigned i = 0, e = NewLIs.size(); i != e; ++i) {
1765 LiveInterval *LI = NewLIs[i];
1766 if (!LI->empty()) {
1767 LI->weight /= LI->getSize();
Evan Chengb50bb8c2007-12-05 08:16:32 +00001768 if (!AddedKill.count(LI)) {
1769 LiveRange *LR = &LI->ranges[LI->ranges.size()-1];
Evan Chengd120ffd2007-12-05 10:24:35 +00001770 unsigned LastUseIdx = getBaseIndex(LR->end);
1771 MachineInstr *LastUse = getInstructionFromIndex(LastUseIdx);
Evan Cheng6130f662008-03-05 00:59:57 +00001772 int UseIdx = LastUse->findRegisterUseOperandIdx(LI->reg, false);
Evan Chengb50bb8c2007-12-05 08:16:32 +00001773 assert(UseIdx != -1);
Evan Chengd70dbb52008-02-22 09:24:50 +00001774 if (LastUse->getOperand(UseIdx).isImplicit() ||
1775 LastUse->getDesc().getOperandConstraint(UseIdx,TOI::TIED_TO) == -1){
Evan Chengb50bb8c2007-12-05 08:16:32 +00001776 LastUse->getOperand(UseIdx).setIsKill();
Evan Chengd120ffd2007-12-05 10:24:35 +00001777 vrm.addKillPoint(LI->reg, LastUseIdx);
Evan Chengadf85902007-12-05 09:51:10 +00001778 }
Evan Chengb50bb8c2007-12-05 08:16:32 +00001779 }
Evan Cheng597d10d2007-12-04 00:32:23 +00001780 RetNewLIs.push_back(LI);
1781 }
1782 }
Evan Cheng81a03822007-11-17 00:40:40 +00001783
Evan Cheng4cce6b42008-04-11 17:53:36 +00001784 handleSpilledImpDefs(li, vrm, rc, RetNewLIs);
Evan Cheng597d10d2007-12-04 00:32:23 +00001785 return RetNewLIs;
Evan Chengf2fbca62007-11-12 06:35:08 +00001786}
Evan Cheng676dd7c2008-03-11 07:19:34 +00001787
1788/// hasAllocatableSuperReg - Return true if the specified physical register has
1789/// any super register that's allocatable.
1790bool LiveIntervals::hasAllocatableSuperReg(unsigned Reg) const {
1791 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS)
1792 if (allocatableRegs_[*AS] && hasInterval(*AS))
1793 return true;
1794 return false;
1795}
1796
1797/// getRepresentativeReg - Find the largest super register of the specified
1798/// physical register.
1799unsigned LiveIntervals::getRepresentativeReg(unsigned Reg) const {
1800 // Find the largest super-register that is allocatable.
1801 unsigned BestReg = Reg;
1802 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS) {
1803 unsigned SuperReg = *AS;
1804 if (!hasAllocatableSuperReg(SuperReg) && hasInterval(SuperReg)) {
1805 BestReg = SuperReg;
1806 break;
1807 }
1808 }
1809 return BestReg;
1810}
1811
1812/// getNumConflictsWithPhysReg - Return the number of uses and defs of the
1813/// specified interval that conflicts with the specified physical register.
1814unsigned LiveIntervals::getNumConflictsWithPhysReg(const LiveInterval &li,
1815 unsigned PhysReg) const {
1816 unsigned NumConflicts = 0;
1817 const LiveInterval &pli = getInterval(getRepresentativeReg(PhysReg));
1818 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
1819 E = mri_->reg_end(); I != E; ++I) {
1820 MachineOperand &O = I.getOperand();
1821 MachineInstr *MI = O.getParent();
1822 unsigned Index = getInstructionIndex(MI);
1823 if (pli.liveAt(Index))
1824 ++NumConflicts;
1825 }
1826 return NumConflicts;
1827}
1828
1829/// spillPhysRegAroundRegDefsUses - Spill the specified physical register
1830/// around all defs and uses of the specified interval.
1831void LiveIntervals::spillPhysRegAroundRegDefsUses(const LiveInterval &li,
1832 unsigned PhysReg, VirtRegMap &vrm) {
1833 unsigned SpillReg = getRepresentativeReg(PhysReg);
1834
1835 for (const unsigned *AS = tri_->getAliasSet(PhysReg); *AS; ++AS)
1836 // If there are registers which alias PhysReg, but which are not a
1837 // sub-register of the chosen representative super register. Assert
1838 // since we can't handle it yet.
1839 assert(*AS == SpillReg || !allocatableRegs_[*AS] ||
1840 tri_->isSuperRegister(*AS, SpillReg));
1841
1842 LiveInterval &pli = getInterval(SpillReg);
1843 SmallPtrSet<MachineInstr*, 8> SeenMIs;
1844 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
1845 E = mri_->reg_end(); I != E; ++I) {
1846 MachineOperand &O = I.getOperand();
1847 MachineInstr *MI = O.getParent();
1848 if (SeenMIs.count(MI))
1849 continue;
1850 SeenMIs.insert(MI);
1851 unsigned Index = getInstructionIndex(MI);
1852 if (pli.liveAt(Index)) {
1853 vrm.addEmergencySpill(SpillReg, MI);
1854 pli.removeRange(getLoadIndex(Index), getStoreIndex(Index)+1);
1855 for (const unsigned* AS = tri_->getSubRegisters(SpillReg); *AS; ++AS) {
1856 if (!hasInterval(*AS))
1857 continue;
1858 LiveInterval &spli = getInterval(*AS);
1859 if (spli.liveAt(Index))
1860 spli.removeRange(getLoadIndex(Index), getStoreIndex(Index)+1);
1861 }
1862 }
1863 }
1864}
Owen Andersonc4dc1322008-06-05 17:15:43 +00001865
1866LiveRange LiveIntervals::addLiveRangeToEndOfBlock(unsigned reg,
1867 MachineInstr* startInst) {
1868 LiveInterval& Interval = getOrCreateInterval(reg);
1869 VNInfo* VN = Interval.getNextValue(
1870 getInstructionIndex(startInst) + InstrSlots::DEF,
1871 startInst, getVNInfoAllocator());
1872 VN->hasPHIKill = true;
1873 VN->kills.push_back(getMBBEndIdx(startInst->getParent()));
1874 LiveRange LR(getInstructionIndex(startInst) + InstrSlots::DEF,
1875 getMBBEndIdx(startInst->getParent()) + 1, VN);
1876 Interval.addRange(LR);
1877
1878 return LR;
1879}