blob: 32ff8f46cf40fcaaf95d0fc5ded9eae8e617087a [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Chris Lattnerdf4ed632006-11-17 22:10:59 +000016#include "PPCPredicates.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Chris Lattner59138102006-04-17 05:28:54 +000018#include "PPCPerfectShuffle.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000020#include "llvm/ADT/VectorExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000026#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000027#include "llvm/CodeGen/SelectionDAG.h"
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000028#include "llvm/CallingConv.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000029#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000030#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000031#include "llvm/Intrinsics.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000032#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000033#include "llvm/Target/TargetOptions.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000034#include "llvm/Support/CommandLine.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000035using namespace llvm;
36
Scott Michelfdc40a02009-02-17 22:15:04 +000037static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
Chris Lattner3ee77402007-06-19 05:46:06 +000038cl::desc("enable preincrement load/store generation on PPC (experimental)"),
39 cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000040
Chris Lattner331d1bc2006-11-02 01:44:04 +000041PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Evan Cheng53301922008-07-12 02:23:19 +000042 : TargetLowering(TM), PPCSubTarget(*TM.getSubtargetImpl()) {
Scott Michelfdc40a02009-02-17 22:15:04 +000043
Nate Begeman405e3ec2005-10-21 00:02:42 +000044 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000045
Chris Lattnerd145a612005-09-27 22:18:25 +000046 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000047 setUseUnderscoreSetJmp(true);
48 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000049
Chris Lattner7c5a3d32005-08-16 17:14:42 +000050 // Set up the register classes.
Nate Begeman1d9d7422005-10-18 00:28:58 +000051 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
52 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
53 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000054
Evan Chengc5484282006-10-04 00:56:09 +000055 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Evan Cheng03294662008-10-14 21:26:46 +000056 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
57 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000058
Chris Lattnerddf89562008-01-17 19:59:44 +000059 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000060
Chris Lattner94e509c2006-11-10 23:58:45 +000061 // PowerPC has pre-inc load and store's.
62 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
63 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
64 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000065 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
66 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
Chris Lattner94e509c2006-11-10 23:58:45 +000067 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
68 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
69 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000070 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
71 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
72
Dale Johannesen638ccd52007-10-06 01:24:11 +000073 // Shortening conversions involving ppcf128 get expanded (2 regs -> 1 reg)
74 setConvertAction(MVT::ppcf128, MVT::f64, Expand);
75 setConvertAction(MVT::ppcf128, MVT::f32, Expand);
Dale Johannesen6eaeff22007-10-10 01:01:31 +000076 // This is used in the ppcf128->int sequence. Note it has different semantics
77 // from FP_ROUND: that rounds to nearest, this rounds to zero.
78 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +000079
Chris Lattner7c5a3d32005-08-16 17:14:42 +000080 // PowerPC has no SREM/UREM instructions
81 setOperationAction(ISD::SREM, MVT::i32, Expand);
82 setOperationAction(ISD::UREM, MVT::i32, Expand);
Chris Lattner563ecfb2006-06-27 18:18:41 +000083 setOperationAction(ISD::SREM, MVT::i64, Expand);
84 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +000085
86 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
87 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
88 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
89 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
90 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
91 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
92 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
93 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
94 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000095
Dan Gohmanf96e4de2007-10-11 23:21:31 +000096 // We don't support sin/cos/sqrt/fmod/pow
Chris Lattner7c5a3d32005-08-16 17:14:42 +000097 setOperationAction(ISD::FSIN , MVT::f64, Expand);
98 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +000099 setOperationAction(ISD::FREM , MVT::f64, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000100 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000101 setOperationAction(ISD::FSIN , MVT::f32, Expand);
102 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +0000103 setOperationAction(ISD::FREM , MVT::f32, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000104 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000105
Dan Gohman1a024862008-01-31 00:41:03 +0000106 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000107
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000108 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +0000109 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000110 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
111 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
112 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000113
Chris Lattner9601a862006-03-05 05:08:37 +0000114 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
115 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000116
Nate Begemand88fc032006-01-14 03:14:10 +0000117 // PowerPC does not have BSWAP, CTPOP or CTTZ
118 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000119 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
120 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000121 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
122 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
123 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000124
Nate Begeman35ef9132006-01-11 21:21:00 +0000125 // PowerPC does not have ROTR
126 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
Bill Wendling3156b622008-08-31 02:53:19 +0000127 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000128
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000129 // PowerPC does not have Select
130 setOperationAction(ISD::SELECT, MVT::i32, Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000131 setOperationAction(ISD::SELECT, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000132 setOperationAction(ISD::SELECT, MVT::f32, Expand);
133 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000134
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000135 // PowerPC wants to turn select_cc of FP into fsel when possible.
136 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
137 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000138
Nate Begeman750ac1b2006-02-01 07:19:44 +0000139 // PowerPC wants to optimize integer setcc a bit
Nate Begeman44775902006-01-31 08:17:29 +0000140 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000141
Nate Begeman81e80972006-03-17 01:40:33 +0000142 // PowerPC does not have BRCOND which requires SetCC
143 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000144
145 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000146
Chris Lattnerf7605322005-08-31 21:09:52 +0000147 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
148 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000149
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000150 // PowerPC does not have [U|S]INT_TO_FP
151 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
152 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
153
Chris Lattner53e88452005-12-23 05:13:35 +0000154 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
155 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
Chris Lattner5f9faea2006-06-27 18:40:08 +0000156 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Expand);
157 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000158
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000159 // We cannot sextinreg(i1). Expand to shifts.
160 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000161
Jim Laskeyabf6d172006-01-05 01:25:28 +0000162 // Support label based line numbers.
Dan Gohman7f460202008-06-30 20:59:49 +0000163 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000164 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000165
Nicolas Geoffray616585b2007-12-21 12:19:44 +0000166 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
167 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
168 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
169 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000170
171
172 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000173 // appropriate instructions to materialize the address.
Chris Lattner3eef4e32005-11-17 18:26:56 +0000174 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000175 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Nate Begeman28a6b022005-12-10 02:36:00 +0000176 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000177 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000178 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000179 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000180 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
181 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000182
Nate Begeman1db3c922008-08-11 17:36:31 +0000183 // RET must be custom lowered, to meet ABI requirements.
Nate Begemanee625572006-01-27 21:09:22 +0000184 setOperationAction(ISD::RET , MVT::Other, Custom);
Duncan Sands36397f52007-07-27 12:58:54 +0000185
Nate Begeman1db3c922008-08-11 17:36:31 +0000186 // TRAP is legal.
187 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000188
189 // TRAMPOLINE is custom lowered.
190 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
191
Nate Begemanacc398c2006-01-25 18:21:52 +0000192 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
193 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000194
Nicolas Geoffray01119992007-04-03 13:59:52 +0000195 // VAARG is custom lowered with ELF 32 ABI
196 if (TM.getSubtarget<PPCSubtarget>().isELF32_ABI())
197 setOperationAction(ISD::VAARG, MVT::Other, Custom);
198 else
199 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000200
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000201 // Use the default implementation.
Nate Begemanacc398c2006-01-25 18:21:52 +0000202 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
203 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000204 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
Jim Laskeyefc7e522006-12-04 22:04:42 +0000205 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
Jim Laskey2f616bf2006-11-16 22:43:37 +0000206 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
207 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000208
Chris Lattner6d92cad2006-03-26 10:06:40 +0000209 // We want to custom lower some of our intrinsics.
Chris Lattner48b61a72006-03-28 00:40:33 +0000210 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000211
Dale Johannesen53e4e442008-11-07 22:54:33 +0000212 // Comparisons that require checking two conditions.
213 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
214 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
215 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
216 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
217 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
218 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
219 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
220 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
221 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
222 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
223 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
224 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000225
Chris Lattnera7a58542006-06-16 17:34:12 +0000226 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000227 // They also have instructions for converting between i64 and fp.
Nate Begemanc09eeec2005-09-06 22:03:27 +0000228 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
Jim Laskeyca367b42006-12-15 14:32:57 +0000229 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000230 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Chris Lattner85c671b2006-12-07 01:24:16 +0000231 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Jim Laskeyca367b42006-12-15 14:32:57 +0000232 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000233
Chris Lattner7fbcef72006-03-24 07:53:47 +0000234 // FIXME: disable this lowered code. This generates 64-bit register values,
235 // and we don't model the fact that the top part is clobbered by calls. We
236 // need to flag these together so that the value isn't live across a call.
237 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000238
Nate Begemanae749a92005-10-25 23:48:36 +0000239 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
240 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
241 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000242 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Nate Begemanae749a92005-10-25 23:48:36 +0000243 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000244 }
245
Chris Lattnera7a58542006-06-16 17:34:12 +0000246 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000247 // 64-bit PowerPC implementations can support i64 types directly
Nate Begeman9d2b8172005-10-18 00:56:42 +0000248 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000249 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
250 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000251 // 64-bit PowerPC wants to expand i128 shifts itself.
252 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
253 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
254 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000255 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000256 // 32-bit PowerPC wants to expand i64 shifts itself.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +0000257 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
258 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
259 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000260 }
Evan Chengd30bf012006-03-01 01:11:20 +0000261
Nate Begeman425a9692005-11-29 08:17:20 +0000262 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000263 // First set operation action for all vector types to expand. Then we
264 // will selectively turn on ones that can be effectively codegen'd.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000265 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
266 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
267 MVT VT = (MVT::SimpleValueType)i;
268
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000269 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000270 setOperationAction(ISD::ADD , VT, Legal);
271 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000272
Chris Lattner7ff7e672006-04-04 17:25:31 +0000273 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000274 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
275 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000276
277 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000278 setOperationAction(ISD::AND , VT, Promote);
279 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
280 setOperationAction(ISD::OR , VT, Promote);
281 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
282 setOperationAction(ISD::XOR , VT, Promote);
283 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
284 setOperationAction(ISD::LOAD , VT, Promote);
285 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
286 setOperationAction(ISD::SELECT, VT, Promote);
287 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
288 setOperationAction(ISD::STORE, VT, Promote);
289 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000290
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000291 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000292 setOperationAction(ISD::MUL , VT, Expand);
293 setOperationAction(ISD::SDIV, VT, Expand);
294 setOperationAction(ISD::SREM, VT, Expand);
295 setOperationAction(ISD::UDIV, VT, Expand);
296 setOperationAction(ISD::UREM, VT, Expand);
297 setOperationAction(ISD::FDIV, VT, Expand);
298 setOperationAction(ISD::FNEG, VT, Expand);
299 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
300 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
301 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
302 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
303 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
304 setOperationAction(ISD::UDIVREM, VT, Expand);
305 setOperationAction(ISD::SDIVREM, VT, Expand);
306 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
307 setOperationAction(ISD::FPOW, VT, Expand);
308 setOperationAction(ISD::CTPOP, VT, Expand);
309 setOperationAction(ISD::CTLZ, VT, Expand);
310 setOperationAction(ISD::CTTZ, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000311 }
312
Chris Lattner7ff7e672006-04-04 17:25:31 +0000313 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
314 // with merges, splats, etc.
315 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
316
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000317 setOperationAction(ISD::AND , MVT::v4i32, Legal);
318 setOperationAction(ISD::OR , MVT::v4i32, Legal);
319 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
320 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
321 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
322 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000323
Nate Begeman425a9692005-11-29 08:17:20 +0000324 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000325 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
Chris Lattner8d052bc2006-03-25 07:39:07 +0000326 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
327 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000328
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000329 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Chris Lattnere7c768e2006-04-18 03:24:30 +0000330 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
Chris Lattner72dd9bd2006-04-18 03:43:48 +0000331 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
Chris Lattner19a81522006-04-18 03:57:35 +0000332 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000333
Chris Lattnerb2177b92006-03-19 06:55:52 +0000334 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
335 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000336
Chris Lattner541f91b2006-04-02 00:43:36 +0000337 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
338 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000339 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
340 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000341 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000342
Chris Lattner7b0c58c2006-06-27 17:34:57 +0000343 setShiftAmountType(MVT::i32);
Duncan Sands03228082008-11-23 15:47:28 +0000344 setBooleanContents(ZeroOrOneBooleanContent);
Scott Michelfdc40a02009-02-17 22:15:04 +0000345
Jim Laskey2ad9f172007-02-22 14:56:36 +0000346 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000347 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000348 setExceptionPointerRegister(PPC::X3);
349 setExceptionSelectorRegister(PPC::X4);
350 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000351 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000352 setExceptionPointerRegister(PPC::R3);
353 setExceptionSelectorRegister(PPC::R4);
354 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000355
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000356 // We have target-specific dag combine patterns for the following nodes:
357 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000358 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000359 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000360 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000361
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000362 // Darwin long double math library functions have $LDBL128 appended.
363 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000364 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000365 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
366 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000367 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
368 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000369 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
370 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
371 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
372 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
373 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000374 }
375
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000376 computeRegisterProperties();
377}
378
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000379/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
380/// function arguments in the caller parameter area.
381unsigned PPCTargetLowering::getByValTypeAlignment(const Type *Ty) const {
382 TargetMachine &TM = getTargetMachine();
383 // Darwin passes everything on 4 byte boundary.
384 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
385 return 4;
386 // FIXME Elf TBD
387 return 4;
388}
389
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000390const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
391 switch (Opcode) {
392 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000393 case PPCISD::FSEL: return "PPCISD::FSEL";
394 case PPCISD::FCFID: return "PPCISD::FCFID";
395 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
396 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
397 case PPCISD::STFIWX: return "PPCISD::STFIWX";
398 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
399 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
400 case PPCISD::VPERM: return "PPCISD::VPERM";
401 case PPCISD::Hi: return "PPCISD::Hi";
402 case PPCISD::Lo: return "PPCISD::Lo";
403 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
404 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
405 case PPCISD::SRL: return "PPCISD::SRL";
406 case PPCISD::SRA: return "PPCISD::SRA";
407 case PPCISD::SHL: return "PPCISD::SHL";
408 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
409 case PPCISD::STD_32: return "PPCISD::STD_32";
410 case PPCISD::CALL_ELF: return "PPCISD::CALL_ELF";
411 case PPCISD::CALL_Macho: return "PPCISD::CALL_Macho";
412 case PPCISD::MTCTR: return "PPCISD::MTCTR";
413 case PPCISD::BCTRL_Macho: return "PPCISD::BCTRL_Macho";
414 case PPCISD::BCTRL_ELF: return "PPCISD::BCTRL_ELF";
415 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
416 case PPCISD::MFCR: return "PPCISD::MFCR";
417 case PPCISD::VCMP: return "PPCISD::VCMP";
418 case PPCISD::VCMPo: return "PPCISD::VCMPo";
419 case PPCISD::LBRX: return "PPCISD::LBRX";
420 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000421 case PPCISD::LARX: return "PPCISD::LARX";
422 case PPCISD::STCX: return "PPCISD::STCX";
423 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
424 case PPCISD::MFFS: return "PPCISD::MFFS";
425 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
426 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
427 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
428 case PPCISD::MTFSF: return "PPCISD::MTFSF";
429 case PPCISD::TAILCALL: return "PPCISD::TAILCALL";
430 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000431 }
432}
433
Scott Michel5b8f82e2008-03-10 15:42:14 +0000434
Duncan Sands5480c042009-01-01 15:52:00 +0000435MVT PPCTargetLowering::getSetCCResultType(MVT VT) const {
Scott Michel5b8f82e2008-03-10 15:42:14 +0000436 return MVT::i32;
437}
438
439
Chris Lattner1a635d62006-04-14 06:01:58 +0000440//===----------------------------------------------------------------------===//
441// Node matching predicates, for use by the tblgen matching code.
442//===----------------------------------------------------------------------===//
443
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000444/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000445static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000446 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000447 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000448 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000449 // Maybe this has already been legalized into the constant pool?
450 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Evan Chengc356a572006-09-12 21:04:05 +0000451 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000452 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000453 }
454 return false;
455}
456
Chris Lattnerddb739e2006-04-06 17:23:16 +0000457/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
458/// true if Op is undef or if it matches the specified value.
Dan Gohman475871a2008-07-27 21:46:04 +0000459static bool isConstantOrUndef(SDValue Op, unsigned Val) {
Scott Michelfdc40a02009-02-17 22:15:04 +0000460 return Op.getOpcode() == ISD::UNDEF ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000461 cast<ConstantSDNode>(Op)->getZExtValue() == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000462}
463
464/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
465/// VPKUHUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000466bool PPC::isVPKUHUMShuffleMask(SDNode *N, bool isUnary) {
467 if (!isUnary) {
468 for (unsigned i = 0; i != 16; ++i)
469 if (!isConstantOrUndef(N->getOperand(i), i*2+1))
470 return false;
471 } else {
472 for (unsigned i = 0; i != 8; ++i)
473 if (!isConstantOrUndef(N->getOperand(i), i*2+1) ||
474 !isConstantOrUndef(N->getOperand(i+8), i*2+1))
475 return false;
476 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000477 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000478}
479
480/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
481/// VPKUWUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000482bool PPC::isVPKUWUMShuffleMask(SDNode *N, bool isUnary) {
483 if (!isUnary) {
484 for (unsigned i = 0; i != 16; i += 2)
485 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
486 !isConstantOrUndef(N->getOperand(i+1), i*2+3))
487 return false;
488 } else {
489 for (unsigned i = 0; i != 8; i += 2)
490 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
491 !isConstantOrUndef(N->getOperand(i+1), i*2+3) ||
492 !isConstantOrUndef(N->getOperand(i+8), i*2+2) ||
493 !isConstantOrUndef(N->getOperand(i+9), i*2+3))
494 return false;
495 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000496 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000497}
498
Chris Lattnercaad1632006-04-06 22:02:42 +0000499/// isVMerge - Common function, used to match vmrg* shuffles.
500///
Scott Michelfdc40a02009-02-17 22:15:04 +0000501static bool isVMerge(SDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000502 unsigned LHSStart, unsigned RHSStart) {
Chris Lattner116cc482006-04-06 21:11:54 +0000503 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
504 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
505 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
506 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000507
Chris Lattner116cc482006-04-06 21:11:54 +0000508 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
509 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
510 if (!isConstantOrUndef(N->getOperand(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000511 LHSStart+j+i*UnitSize) ||
Chris Lattner116cc482006-04-06 21:11:54 +0000512 !isConstantOrUndef(N->getOperand(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000513 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000514 return false;
515 }
Chris Lattnercaad1632006-04-06 22:02:42 +0000516 return true;
517}
518
519/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
520/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
521bool PPC::isVMRGLShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
522 if (!isUnary)
523 return isVMerge(N, UnitSize, 8, 24);
524 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000525}
526
527/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
528/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Chris Lattnercaad1632006-04-06 22:02:42 +0000529bool PPC::isVMRGHShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
530 if (!isUnary)
531 return isVMerge(N, UnitSize, 0, 16);
532 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000533}
534
535
Chris Lattnerd0608e12006-04-06 18:26:28 +0000536/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
537/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000538int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Chris Lattner116cc482006-04-06 21:11:54 +0000539 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
540 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
Chris Lattnerd0608e12006-04-06 18:26:28 +0000541 // Find the first non-undef value in the shuffle mask.
542 unsigned i;
543 for (i = 0; i != 16 && N->getOperand(i).getOpcode() == ISD::UNDEF; ++i)
544 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000545
Chris Lattnerd0608e12006-04-06 18:26:28 +0000546 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000547
Chris Lattnerd0608e12006-04-06 18:26:28 +0000548 // Otherwise, check to see if the rest of the elements are consequtively
549 // numbered from this value.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000550 unsigned ShiftAmt = cast<ConstantSDNode>(N->getOperand(i))->getZExtValue();
Chris Lattnerd0608e12006-04-06 18:26:28 +0000551 if (ShiftAmt < i) return -1;
552 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000553
Chris Lattnerf24380e2006-04-06 22:28:36 +0000554 if (!isUnary) {
555 // Check the rest of the elements to see if they are consequtive.
556 for (++i; i != 16; ++i)
557 if (!isConstantOrUndef(N->getOperand(i), ShiftAmt+i))
558 return -1;
559 } else {
560 // Check the rest of the elements to see if they are consequtive.
561 for (++i; i != 16; ++i)
562 if (!isConstantOrUndef(N->getOperand(i), (ShiftAmt+i) & 15))
563 return -1;
564 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000565
Chris Lattnerd0608e12006-04-06 18:26:28 +0000566 return ShiftAmt;
567}
Chris Lattneref819f82006-03-20 06:33:01 +0000568
569/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
570/// specifies a splat of a single element that is suitable for input to
571/// VSPLTB/VSPLTH/VSPLTW.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000572bool PPC::isSplatShuffleMask(SDNode *N, unsigned EltSize) {
573 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
574 N->getNumOperands() == 16 &&
575 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000576
Chris Lattner88a99ef2006-03-20 06:37:44 +0000577 // This is a splat operation if each element of the permute is the same, and
578 // if the value doesn't reference the second vector.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000579 unsigned ElementBase = 0;
Dan Gohman475871a2008-07-27 21:46:04 +0000580 SDValue Elt = N->getOperand(0);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000581 if (ConstantSDNode *EltV = dyn_cast<ConstantSDNode>(Elt))
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000582 ElementBase = EltV->getZExtValue();
Chris Lattner7ff7e672006-04-04 17:25:31 +0000583 else
584 return false; // FIXME: Handle UNDEF elements too!
585
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000586 if (cast<ConstantSDNode>(Elt)->getZExtValue() >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000587 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000588
Chris Lattner7ff7e672006-04-04 17:25:31 +0000589 // Check that they are consequtive.
590 for (unsigned i = 1; i != EltSize; ++i) {
591 if (!isa<ConstantSDNode>(N->getOperand(i)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000592 cast<ConstantSDNode>(N->getOperand(i))->getZExtValue() != i+ElementBase)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000593 return false;
594 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000595
Chris Lattner88a99ef2006-03-20 06:37:44 +0000596 assert(isa<ConstantSDNode>(Elt) && "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000597 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Chris Lattnerb097aa92006-04-14 23:19:08 +0000598 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000599 assert(isa<ConstantSDNode>(N->getOperand(i)) &&
600 "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000601 for (unsigned j = 0; j != EltSize; ++j)
602 if (N->getOperand(i+j) != N->getOperand(j))
603 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000604 }
605
Chris Lattner7ff7e672006-04-04 17:25:31 +0000606 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000607}
608
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000609/// isAllNegativeZeroVector - Returns true if all elements of build_vector
610/// are -0.0.
611bool PPC::isAllNegativeZeroVector(SDNode *N) {
612 assert(N->getOpcode() == ISD::BUILD_VECTOR);
613 if (PPC::isSplatShuffleMask(N, N->getNumOperands()))
614 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000615 return CFP->getValueAPF().isNegZero();
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000616 return false;
617}
618
Chris Lattneref819f82006-03-20 06:33:01 +0000619/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
620/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000621unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
622 assert(isSplatShuffleMask(N, EltSize));
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000623 return cast<ConstantSDNode>(N->getOperand(0))->getZExtValue() / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000624}
625
Chris Lattnere87192a2006-04-12 17:37:20 +0000626/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000627/// by using a vspltis[bhw] instruction of the specified element size, return
628/// the constant being splatted. The ByteSize field indicates the number of
629/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000630SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
631 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000632
633 // If ByteSize of the splat is bigger than the element size of the
634 // build_vector, then we have a case where we are checking for a splat where
635 // multiple elements of the buildvector are folded together into a single
636 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
637 unsigned EltSize = 16/N->getNumOperands();
638 if (EltSize < ByteSize) {
639 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000640 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000641 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000642
Chris Lattner79d9a882006-04-08 07:14:26 +0000643 // See if all of the elements in the buildvector agree across.
644 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
645 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
646 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000647 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000648
Scott Michelfdc40a02009-02-17 22:15:04 +0000649
Gabor Greifba36cb52008-08-28 21:40:38 +0000650 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000651 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
652 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000653 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000654 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000655
Chris Lattner79d9a882006-04-08 07:14:26 +0000656 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
657 // either constant or undef values that are identical for each chunk. See
658 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000659
Chris Lattner79d9a882006-04-08 07:14:26 +0000660 // Check to see if all of the leading entries are either 0 or -1. If
661 // neither, then this won't fit into the immediate field.
662 bool LeadingZero = true;
663 bool LeadingOnes = true;
664 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000665 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000666
Chris Lattner79d9a882006-04-08 07:14:26 +0000667 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
668 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
669 }
670 // Finally, check the least significant entry.
671 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000672 if (UniquedVals[Multiple-1].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000673 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000674 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000675 if (Val < 16)
676 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
677 }
678 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000679 if (UniquedVals[Multiple-1].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000680 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000681 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000682 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
683 return DAG.getTargetConstant(Val, MVT::i32);
684 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000685
Dan Gohman475871a2008-07-27 21:46:04 +0000686 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000687 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000688
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000689 // Check to see if this buildvec has a single non-undef value in its elements.
690 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
691 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000692 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000693 OpVal = N->getOperand(i);
694 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000695 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000696 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000697
Gabor Greifba36cb52008-08-28 21:40:38 +0000698 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000699
Nate Begeman98e70cc2006-03-28 04:15:58 +0000700 unsigned ValSizeInBytes = 0;
701 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000702 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000703 Value = CN->getZExtValue();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000704 ValSizeInBytes = CN->getValueType(0).getSizeInBits()/8;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000705 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
706 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000707 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000708 ValSizeInBytes = 4;
709 }
710
711 // If the splat value is larger than the element value, then we can never do
712 // this splat. The only case that we could fit the replicated bits into our
713 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000714 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000715
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000716 // If the element value is larger than the splat value, cut it in half and
717 // check to see if the two halves are equal. Continue doing this until we
718 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
719 while (ValSizeInBytes > ByteSize) {
720 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000721
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000722 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000723 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
724 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000725 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000726 }
727
728 // Properly sign extend the value.
729 int ShAmt = (4-ByteSize)*8;
730 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
Scott Michelfdc40a02009-02-17 22:15:04 +0000731
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000732 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000733 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000734
Chris Lattner140a58f2006-04-08 06:46:53 +0000735 // Finally, if this value fits in a 5 bit sext field, return it
736 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
737 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000738 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000739}
740
Chris Lattner1a635d62006-04-14 06:01:58 +0000741//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000742// Addressing Mode Selection
743//===----------------------------------------------------------------------===//
744
745/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
746/// or 64-bit immediate, and if the value can be accurately represented as a
747/// sign extension from a 16-bit value. If so, this returns true and the
748/// immediate.
749static bool isIntS16Immediate(SDNode *N, short &Imm) {
750 if (N->getOpcode() != ISD::Constant)
751 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000752
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000753 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000754 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000755 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000756 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000757 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000758}
Dan Gohman475871a2008-07-27 21:46:04 +0000759static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000760 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000761}
762
763
764/// SelectAddressRegReg - Given the specified addressed, check to see if it
765/// can be represented as an indexed [r+r] operation. Returns false if it
766/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000767bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
768 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000769 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000770 short imm = 0;
771 if (N.getOpcode() == ISD::ADD) {
772 if (isIntS16Immediate(N.getOperand(1), imm))
773 return false; // r+i
774 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
775 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000776
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000777 Base = N.getOperand(0);
778 Index = N.getOperand(1);
779 return true;
780 } else if (N.getOpcode() == ISD::OR) {
781 if (isIntS16Immediate(N.getOperand(1), imm))
782 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000783
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000784 // If this is an or of disjoint bitfields, we can codegen this as an add
785 // (for better address arithmetic) if the LHS and RHS of the OR are provably
786 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000787 APInt LHSKnownZero, LHSKnownOne;
788 APInt RHSKnownZero, RHSKnownOne;
789 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanec59b952008-02-27 21:12:32 +0000790 APInt::getAllOnesValue(N.getOperand(0)
791 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000792 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000793
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000794 if (LHSKnownZero.getBoolValue()) {
795 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanec59b952008-02-27 21:12:32 +0000796 APInt::getAllOnesValue(N.getOperand(1)
797 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000798 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000799 // If all of the bits are known zero on the LHS or RHS, the add won't
800 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000801 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000802 Base = N.getOperand(0);
803 Index = N.getOperand(1);
804 return true;
805 }
806 }
807 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000808
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000809 return false;
810}
811
812/// Returns true if the address N can be represented by a base register plus
813/// a signed 16-bit displacement [r+imm], and if it is not better
814/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000815bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000816 SDValue &Base,
817 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000818 // FIXME dl should come from parent load or store, not from address
819 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000820 // If this can be more profitably realized as r+r, fail.
821 if (SelectAddressRegReg(N, Disp, Base, DAG))
822 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000823
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000824 if (N.getOpcode() == ISD::ADD) {
825 short imm = 0;
826 if (isIntS16Immediate(N.getOperand(1), imm)) {
827 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
828 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
829 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
830 } else {
831 Base = N.getOperand(0);
832 }
833 return true; // [r+i]
834 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
835 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000836 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000837 && "Cannot handle constant offsets yet!");
838 Disp = N.getOperand(1).getOperand(0); // The global address.
839 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
840 Disp.getOpcode() == ISD::TargetConstantPool ||
841 Disp.getOpcode() == ISD::TargetJumpTable);
842 Base = N.getOperand(0);
843 return true; // [&g+r]
844 }
845 } else if (N.getOpcode() == ISD::OR) {
846 short imm = 0;
847 if (isIntS16Immediate(N.getOperand(1), imm)) {
848 // If this is an or of disjoint bitfields, we can codegen this as an add
849 // (for better address arithmetic) if the LHS and RHS of the OR are
850 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000851 APInt LHSKnownZero, LHSKnownOne;
852 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000853 APInt::getAllOnesValue(N.getOperand(0)
854 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000855 LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000856
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000857 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000858 // If all of the bits are known zero on the LHS or RHS, the add won't
859 // carry.
860 Base = N.getOperand(0);
861 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
862 return true;
863 }
864 }
865 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
866 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +0000867
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000868 // If this address fits entirely in a 16-bit sext immediate field, codegen
869 // this as "d, 0"
870 short Imm;
871 if (isIntS16Immediate(CN, Imm)) {
872 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
873 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
874 return true;
875 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000876
877 // Handle 32-bit sext immediates with LIS + addr mode.
878 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000879 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
880 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000881
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000882 // Otherwise, break this down into an LIS + disp.
Chris Lattnerbc681d62007-02-17 06:44:03 +0000883 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000884
Chris Lattnerbc681d62007-02-17 06:44:03 +0000885 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
886 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000887 Base = SDValue(DAG.getTargetNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000888 return true;
889 }
890 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000891
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000892 Disp = DAG.getTargetConstant(0, getPointerTy());
893 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
894 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
895 else
896 Base = N;
897 return true; // [r+0]
898}
899
900/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
901/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +0000902bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
903 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000904 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000905 // Check to see if we can easily represent this as an [r+r] address. This
906 // will fail if it thinks that the address is more profitably represented as
907 // reg+imm, e.g. where imm = 0.
908 if (SelectAddressRegReg(N, Base, Index, DAG))
909 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +0000910
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000911 // If the operand is an addition, always emit this as [r+r], since this is
912 // better (for code size, and execution, as the memop does the add for free)
913 // than emitting an explicit add.
914 if (N.getOpcode() == ISD::ADD) {
915 Base = N.getOperand(0);
916 Index = N.getOperand(1);
917 return true;
918 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000919
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000920 // Otherwise, do it the hard way, using R0 as the base register.
921 Base = DAG.getRegister(PPC::R0, N.getValueType());
922 Index = N;
923 return true;
924}
925
926/// SelectAddressRegImmShift - Returns true if the address N can be
927/// represented by a base register plus a signed 14-bit displacement
928/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +0000929bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
930 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +0000931 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000932 // FIXME dl should come from the parent load or store, not the address
933 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000934 // If this can be more profitably realized as r+r, fail.
935 if (SelectAddressRegReg(N, Disp, Base, DAG))
936 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000937
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000938 if (N.getOpcode() == ISD::ADD) {
939 short imm = 0;
940 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
941 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
942 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
943 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
944 } else {
945 Base = N.getOperand(0);
946 }
947 return true; // [r+i]
948 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
949 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000950 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000951 && "Cannot handle constant offsets yet!");
952 Disp = N.getOperand(1).getOperand(0); // The global address.
953 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
954 Disp.getOpcode() == ISD::TargetConstantPool ||
955 Disp.getOpcode() == ISD::TargetJumpTable);
956 Base = N.getOperand(0);
957 return true; // [&g+r]
958 }
959 } else if (N.getOpcode() == ISD::OR) {
960 short imm = 0;
961 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
962 // If this is an or of disjoint bitfields, we can codegen this as an add
963 // (for better address arithmetic) if the LHS and RHS of the OR are
964 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000965 APInt LHSKnownZero, LHSKnownOne;
966 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000967 APInt::getAllOnesValue(N.getOperand(0)
968 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000969 LHSKnownZero, LHSKnownOne);
970 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000971 // If all of the bits are known zero on the LHS or RHS, the add won't
972 // carry.
973 Base = N.getOperand(0);
974 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
975 return true;
976 }
977 }
978 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000979 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000980 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000981 // If this address fits entirely in a 14-bit sext immediate field, codegen
982 // this as "d, 0"
983 short Imm;
984 if (isIntS16Immediate(CN, Imm)) {
985 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
986 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
987 return true;
988 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000989
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000990 // Fold the low-part of 32-bit absolute addresses into addr mode.
991 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000992 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
993 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000994
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000995 // Otherwise, break this down into an LIS + disp.
996 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000997 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
998 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000999 Base = SDValue(DAG.getTargetNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001000 return true;
1001 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001002 }
1003 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001004
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001005 Disp = DAG.getTargetConstant(0, getPointerTy());
1006 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1007 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1008 else
1009 Base = N;
1010 return true; // [r+0]
1011}
1012
1013
1014/// getPreIndexedAddressParts - returns true by value, base pointer and
1015/// offset pointer and addressing mode by reference if the node's address
1016/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001017bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1018 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001019 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001020 SelectionDAG &DAG) const {
Chris Lattner4eab7142006-11-10 02:08:47 +00001021 // Disabled by default for now.
1022 if (!EnablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001023
Dan Gohman475871a2008-07-27 21:46:04 +00001024 SDValue Ptr;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001025 MVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001026 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1027 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001028 VT = LD->getMemoryVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001029
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001030 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner4eab7142006-11-10 02:08:47 +00001031 ST = ST;
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001032 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001033 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001034 } else
1035 return false;
1036
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001037 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001038 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001039 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001040
Chris Lattner0851b4f2006-11-15 19:55:13 +00001041 // TODO: Check reg+reg first.
Scott Michelfdc40a02009-02-17 22:15:04 +00001042
Chris Lattner0851b4f2006-11-15 19:55:13 +00001043 // LDU/STU use reg+imm*4, others use reg+imm.
1044 if (VT != MVT::i64) {
1045 // reg + imm
1046 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1047 return false;
1048 } else {
1049 // reg + imm * 4.
1050 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1051 return false;
1052 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001053
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001054 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001055 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1056 // sext i32 to i64 when addr mode is r+i.
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001057 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001058 LD->getExtensionType() == ISD::SEXTLOAD &&
1059 isa<ConstantSDNode>(Offset))
1060 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001061 }
1062
Chris Lattner4eab7142006-11-10 02:08:47 +00001063 AM = ISD::PRE_INC;
1064 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001065}
1066
1067//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001068// LowerOperation implementation
1069//===----------------------------------------------------------------------===//
1070
Scott Michelfdc40a02009-02-17 22:15:04 +00001071SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001072 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001073 MVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001074 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +00001075 Constant *C = CP->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +00001076 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
1077 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +00001078 // FIXME there isn't really any debug info here
1079 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00001080
1081 const TargetMachine &TM = DAG.getTarget();
Scott Michelfdc40a02009-02-17 22:15:04 +00001082
Dale Johannesende064702009-02-06 21:50:26 +00001083 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, CPI, Zero);
1084 SDValue Lo = DAG.getNode(PPCISD::Lo, dl, PtrVT, CPI, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001085
Chris Lattner1a635d62006-04-14 06:01:58 +00001086 // If this is a non-darwin platform, we don't support non-static relo models
1087 // yet.
1088 if (TM.getRelocationModel() == Reloc::Static ||
1089 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1090 // Generate non-pic code that has direct accesses to the constant pool.
1091 // The address of the global is just (hi(&g)+lo(&g)).
Dale Johannesende064702009-02-06 21:50:26 +00001092 return DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001093 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001094
Chris Lattner35d86fe2006-07-26 21:12:04 +00001095 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001096 // With PIC, the first instruction is actually "GR+hi(&G)".
Dale Johannesende064702009-02-06 21:50:26 +00001097 Hi = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00001098 DAG.getNode(PPCISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001099 DebugLoc::getUnknownLoc(), PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001100 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001101
Dale Johannesende064702009-02-06 21:50:26 +00001102 Lo = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001103 return Lo;
1104}
1105
Dan Gohman475871a2008-07-27 21:46:04 +00001106SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001107 MVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001108 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001109 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1110 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +00001111 // FIXME there isn't really any debug loc here
1112 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001113
Nate Begeman37efe672006-04-22 18:53:45 +00001114 const TargetMachine &TM = DAG.getTarget();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001115
Dale Johannesende064702009-02-06 21:50:26 +00001116 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, JTI, Zero);
1117 SDValue Lo = DAG.getNode(PPCISD::Lo, dl, PtrVT, JTI, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001118
Nate Begeman37efe672006-04-22 18:53:45 +00001119 // If this is a non-darwin platform, we don't support non-static relo models
1120 // yet.
1121 if (TM.getRelocationModel() == Reloc::Static ||
1122 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1123 // Generate non-pic code that has direct accesses to the constant pool.
1124 // The address of the global is just (hi(&g)+lo(&g)).
Dale Johannesende064702009-02-06 21:50:26 +00001125 return DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001126 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001127
Chris Lattner35d86fe2006-07-26 21:12:04 +00001128 if (TM.getRelocationModel() == Reloc::PIC_) {
Nate Begeman37efe672006-04-22 18:53:45 +00001129 // With PIC, the first instruction is actually "GR+hi(&G)".
Dale Johannesende064702009-02-06 21:50:26 +00001130 Hi = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00001131 DAG.getNode(PPCISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001132 DebugLoc::getUnknownLoc(), PtrVT), Hi);
Nate Begeman37efe672006-04-22 18:53:45 +00001133 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001134
Dale Johannesende064702009-02-06 21:50:26 +00001135 Lo = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001136 return Lo;
1137}
1138
Scott Michelfdc40a02009-02-17 22:15:04 +00001139SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001140 SelectionDAG &DAG) {
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001141 assert(0 && "TLS not implemented for PPC.");
Dan Gohman475871a2008-07-27 21:46:04 +00001142 return SDValue(); // Not reached
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001143}
1144
Scott Michelfdc40a02009-02-17 22:15:04 +00001145SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
Evan Chengee5c2b82009-01-16 22:57:32 +00001146 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001147 MVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001148 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1149 GlobalValue *GV = GSDN->getGlobal();
Dan Gohman475871a2008-07-27 21:46:04 +00001150 SDValue GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
Dan Gohman475871a2008-07-27 21:46:04 +00001151 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +00001152 // FIXME there isn't really any debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001153 DebugLoc dl = GSDN->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001154
Chris Lattner1a635d62006-04-14 06:01:58 +00001155 const TargetMachine &TM = DAG.getTarget();
1156
Dale Johannesen33c960f2009-02-04 20:06:27 +00001157 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, GA, Zero);
1158 SDValue Lo = DAG.getNode(PPCISD::Lo, dl, PtrVT, GA, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001159
Chris Lattner1a635d62006-04-14 06:01:58 +00001160 // If this is a non-darwin platform, we don't support non-static relo models
1161 // yet.
1162 if (TM.getRelocationModel() == Reloc::Static ||
1163 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1164 // Generate non-pic code that has direct accesses to globals.
1165 // The address of the global is just (hi(&g)+lo(&g)).
Dale Johannesen33c960f2009-02-04 20:06:27 +00001166 return DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001167 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001168
Chris Lattner35d86fe2006-07-26 21:12:04 +00001169 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001170 // With PIC, the first instruction is actually "GR+hi(&G)".
Dale Johannesen33c960f2009-02-04 20:06:27 +00001171 Hi = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00001172 DAG.getNode(PPCISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001173 DebugLoc::getUnknownLoc(), PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001174 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001175
Dale Johannesen33c960f2009-02-04 20:06:27 +00001176 Lo = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Scott Michelfdc40a02009-02-17 22:15:04 +00001177
Chris Lattner57fc62c2006-12-11 23:22:45 +00001178 if (!TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV))
Chris Lattner1a635d62006-04-14 06:01:58 +00001179 return Lo;
Scott Michelfdc40a02009-02-17 22:15:04 +00001180
Chris Lattner1a635d62006-04-14 06:01:58 +00001181 // If the global is weak or external, we have to go through the lazy
1182 // resolution stub.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001183 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Lo, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00001184}
1185
Dan Gohman475871a2008-07-27 21:46:04 +00001186SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001187 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001188 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001189
Chris Lattner1a635d62006-04-14 06:01:58 +00001190 // If we're comparing for equality to zero, expose the fact that this is
1191 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1192 // fold the new nodes.
1193 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1194 if (C->isNullValue() && CC == ISD::SETEQ) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001195 MVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001196 SDValue Zext = Op.getOperand(0);
Duncan Sands8e4eb092008-06-08 20:54:56 +00001197 if (VT.bitsLT(MVT::i32)) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001198 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001199 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001200 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001201 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001202 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1203 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00001204 DAG.getConstant(Log2b, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001205 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001206 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001207 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001208 // optimized. FIXME: revisit this when we can custom lower all setcc
1209 // optimizations.
1210 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001211 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001212 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001213
Chris Lattner1a635d62006-04-14 06:01:58 +00001214 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001215 // by xor'ing the rhs with the lhs, which is faster than setting a
1216 // condition register, reading it back out, and masking the correct bit. The
1217 // normal approach here uses sub to do this instead of xor. Using xor exposes
1218 // the result to other bit-twiddling opportunities.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001219 MVT LHSVT = Op.getOperand(0).getValueType();
1220 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
1221 MVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001222 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001223 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001224 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001225 }
Dan Gohman475871a2008-07-27 21:46:04 +00001226 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001227}
1228
Dan Gohman475871a2008-07-27 21:46:04 +00001229SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001230 int VarArgsFrameIndex,
1231 int VarArgsStackOffset,
1232 unsigned VarArgsNumGPR,
1233 unsigned VarArgsNumFPR,
1234 const PPCSubtarget &Subtarget) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001235
Nicolas Geoffray01119992007-04-03 13:59:52 +00001236 assert(0 && "VAARG in ELF32 ABI not implemented yet!");
Dan Gohman475871a2008-07-27 21:46:04 +00001237 return SDValue(); // Not reached
Nicolas Geoffray01119992007-04-03 13:59:52 +00001238}
1239
Bill Wendling77959322008-09-17 00:30:57 +00001240SDValue PPCTargetLowering::LowerTRAMPOLINE(SDValue Op, SelectionDAG &DAG) {
1241 SDValue Chain = Op.getOperand(0);
1242 SDValue Trmp = Op.getOperand(1); // trampoline
1243 SDValue FPtr = Op.getOperand(2); // nested function
1244 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001245 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001246
1247 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1248 bool isPPC64 = (PtrVT == MVT::i64);
1249 const Type *IntPtrTy =
1250 DAG.getTargetLoweringInfo().getTargetData()->getIntPtrType();
1251
Scott Michelfdc40a02009-02-17 22:15:04 +00001252 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001253 TargetLowering::ArgListEntry Entry;
1254
1255 Entry.Ty = IntPtrTy;
1256 Entry.Node = Trmp; Args.push_back(Entry);
1257
1258 // TrampSize == (isPPC64 ? 48 : 40);
1259 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
1260 isPPC64 ? MVT::i64 : MVT::i32);
1261 Args.push_back(Entry);
1262
1263 Entry.Node = FPtr; Args.push_back(Entry);
1264 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001265
Bill Wendling77959322008-09-17 00:30:57 +00001266 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
1267 std::pair<SDValue, SDValue> CallResult =
1268 LowerCallTo(Chain, Op.getValueType().getTypeForMVT(), false, false,
Dale Johannesen86098bd2008-09-26 19:31:26 +00001269 false, false, CallingConv::C, false,
Bill Wendling77959322008-09-17 00:30:57 +00001270 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001271 Args, DAG, dl);
Bill Wendling77959322008-09-17 00:30:57 +00001272
1273 SDValue Ops[] =
1274 { CallResult.first, CallResult.second };
1275
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00001276 return DAG.getMergeValues(Ops, 2, dl);
Bill Wendling77959322008-09-17 00:30:57 +00001277}
1278
Dan Gohman475871a2008-07-27 21:46:04 +00001279SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Bill Wendling77959322008-09-17 00:30:57 +00001280 int VarArgsFrameIndex,
1281 int VarArgsStackOffset,
1282 unsigned VarArgsNumGPR,
1283 unsigned VarArgsNumFPR,
1284 const PPCSubtarget &Subtarget) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001285 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001286
1287 if (Subtarget.isMachoABI()) {
1288 // vastart just stores the address of the VarArgsFrameIndex slot into the
1289 // memory location argument.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001290 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00001291 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001292 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001293 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001294 }
1295
1296 // For ELF 32 ABI we follow the layout of the va_list struct.
1297 // We suppose the given va_list is already allocated.
1298 //
1299 // typedef struct {
1300 // char gpr; /* index into the array of 8 GPRs
1301 // * stored in the register save area
1302 // * gpr=0 corresponds to r3,
1303 // * gpr=1 to r4, etc.
1304 // */
1305 // char fpr; /* index into the array of 8 FPRs
1306 // * stored in the register save area
1307 // * fpr=0 corresponds to f1,
1308 // * fpr=1 to f2, etc.
1309 // */
1310 // char *overflow_arg_area;
1311 // /* location on stack that holds
1312 // * the next overflow argument
1313 // */
1314 // char *reg_save_area;
1315 // /* where r3:r10 and f1:f8 (if saved)
1316 // * are stored
1317 // */
1318 // } va_list[1];
1319
1320
Dan Gohman475871a2008-07-27 21:46:04 +00001321 SDValue ArgGPR = DAG.getConstant(VarArgsNumGPR, MVT::i8);
1322 SDValue ArgFPR = DAG.getConstant(VarArgsNumFPR, MVT::i8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001323
Nicolas Geoffray01119992007-04-03 13:59:52 +00001324
Duncan Sands83ec4b62008-06-06 12:08:01 +00001325 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001326
Dan Gohman475871a2008-07-27 21:46:04 +00001327 SDValue StackOffsetFI = DAG.getFrameIndex(VarArgsStackOffset, PtrVT);
1328 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001329
Duncan Sands83ec4b62008-06-06 12:08:01 +00001330 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001331 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001332
Duncan Sands83ec4b62008-06-06 12:08:01 +00001333 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001334 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001335
1336 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001337 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001338
Dan Gohman69de1932008-02-06 22:27:42 +00001339 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001340
Nicolas Geoffray01119992007-04-03 13:59:52 +00001341 // Store first byte : number of int regs
Dale Johannesen33c960f2009-02-04 20:06:27 +00001342 SDValue firstStore = DAG.getStore(Op.getOperand(0), dl, ArgGPR,
Dan Gohman69de1932008-02-06 22:27:42 +00001343 Op.getOperand(1), SV, 0);
1344 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001345 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001346 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001347
Nicolas Geoffray01119992007-04-03 13:59:52 +00001348 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001349 SDValue secondStore =
Dale Johannesen33c960f2009-02-04 20:06:27 +00001350 DAG.getStore(firstStore, dl, ArgFPR, nextPtr, SV, nextOffset);
Dan Gohman69de1932008-02-06 22:27:42 +00001351 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001352 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001353
Nicolas Geoffray01119992007-04-03 13:59:52 +00001354 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001355 SDValue thirdStore =
Dale Johannesen33c960f2009-02-04 20:06:27 +00001356 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr, SV, nextOffset);
Dan Gohman69de1932008-02-06 22:27:42 +00001357 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001358 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001359
1360 // Store third word : arguments given in registers
Dale Johannesen33c960f2009-02-04 20:06:27 +00001361 return DAG.getStore(thirdStore, dl, FR, nextPtr, SV, nextOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001362
Chris Lattner1a635d62006-04-14 06:01:58 +00001363}
1364
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001365#include "PPCGenCallingConv.inc"
1366
Chris Lattner9f0bc652007-02-25 05:34:32 +00001367/// GetFPR - Get the set of FP registers that should be allocated for arguments,
1368/// depending on which subtarget is selected.
1369static const unsigned *GetFPR(const PPCSubtarget &Subtarget) {
1370 if (Subtarget.isMachoABI()) {
1371 static const unsigned FPR[] = {
1372 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1373 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
1374 };
1375 return FPR;
1376 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001377
1378
Chris Lattner9f0bc652007-02-25 05:34:32 +00001379 static const unsigned FPR[] = {
1380 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001381 PPC::F8
Chris Lattner9f0bc652007-02-25 05:34:32 +00001382 };
1383 return FPR;
1384}
1385
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001386/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1387/// the stack.
Dan Gohman095cc292008-09-13 01:54:27 +00001388static unsigned CalculateStackSlotSize(SDValue Arg, ISD::ArgFlagsTy Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001389 bool isVarArg, unsigned PtrByteSize) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001390 MVT ArgVT = Arg.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001391 unsigned ArgSize =ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001392 if (Flags.isByVal())
1393 ArgSize = Flags.getByValSize();
1394 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1395
1396 return ArgSize;
1397}
1398
Dan Gohman475871a2008-07-27 21:46:04 +00001399SDValue
Scott Michelfdc40a02009-02-17 22:15:04 +00001400PPCTargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001401 SelectionDAG &DAG,
1402 int &VarArgsFrameIndex,
1403 int &VarArgsStackOffset,
1404 unsigned &VarArgsNumGPR,
1405 unsigned &VarArgsNumFPR,
1406 const PPCSubtarget &Subtarget) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001407 // TODO: add description of PPC stack frame format, or at least some docs.
1408 //
1409 MachineFunction &MF = DAG.getMachineFunction();
1410 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner84bc5422007-12-31 04:13:23 +00001411 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Dan Gohman475871a2008-07-27 21:46:04 +00001412 SmallVector<SDValue, 8> ArgValues;
1413 SDValue Root = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001414 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001415 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001416
Duncan Sands83ec4b62008-06-06 12:08:01 +00001417 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00001418 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001419 bool isMachoABI = Subtarget.isMachoABI();
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001420 bool isELF32_ABI = Subtarget.isELF32_ABI();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001421 // Potential tail calls could cause overwriting of argument stack slots.
1422 unsigned CC = MF.getFunction()->getCallingConv();
1423 bool isImmutable = !(PerformTailCallOpt && (CC==CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001424 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001425
Chris Lattner9f0bc652007-02-25 05:34:32 +00001426 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001427 // Area that is at least reserved in caller of this function.
1428 unsigned MinReservedArea = ArgOffset;
1429
Chris Lattnerc91a4752006-06-26 22:48:35 +00001430 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001431 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1432 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1433 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001434 static const unsigned GPR_64[] = { // 64-bit registers.
1435 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1436 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1437 };
Scott Michelfdc40a02009-02-17 22:15:04 +00001438
Chris Lattner9f0bc652007-02-25 05:34:32 +00001439 static const unsigned *FPR = GetFPR(Subtarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00001440
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001441 static const unsigned VR[] = {
1442 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1443 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1444 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001445
Owen Anderson718cb662007-09-07 04:06:50 +00001446 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001447 const unsigned Num_FPR_Regs = isMachoABI ? 13 : 8;
Owen Anderson718cb662007-09-07 04:06:50 +00001448 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001449
1450 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00001451
Chris Lattnerc91a4752006-06-26 22:48:35 +00001452 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00001453
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001454 // In 32-bit non-varargs functions, the stack space for vectors is after the
1455 // stack space for non-vectors. We do not use this space unless we have
1456 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00001457 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001458 // that out...for the pathological case, compute VecArgOffset as the
1459 // start of the vector parameter area. Computing VecArgOffset is the
1460 // entire point of the following loop.
1461 // Altivec is not mentioned in the ppc32 Elf Supplement, so I'm not trying
1462 // to handle Elf here.
1463 unsigned VecArgOffset = ArgOffset;
1464 if (!isVarArg && !isPPC64) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001465 for (unsigned ArgNo = 0, e = Op.getNode()->getNumValues()-1; ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001466 ++ArgNo) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001467 MVT ObjectVT = Op.getValue(ArgNo).getValueType();
1468 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001469 ISD::ArgFlagsTy Flags =
1470 cast<ARG_FLAGSSDNode>(Op.getOperand(ArgNo+3))->getArgFlags();
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001471
Duncan Sands276dcbd2008-03-21 09:14:45 +00001472 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001473 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001474 ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00001475 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001476 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1477 VecArgOffset += ArgSize;
1478 continue;
1479 }
1480
Duncan Sands83ec4b62008-06-06 12:08:01 +00001481 switch(ObjectVT.getSimpleVT()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001482 default: assert(0 && "Unhandled argument type!");
1483 case MVT::i32:
1484 case MVT::f32:
1485 VecArgOffset += isPPC64 ? 8 : 4;
1486 break;
1487 case MVT::i64: // PPC64
1488 case MVT::f64:
1489 VecArgOffset += 8;
1490 break;
1491 case MVT::v4f32:
1492 case MVT::v4i32:
1493 case MVT::v8i16:
1494 case MVT::v16i8:
1495 // Nothing to do, we're only looking at Nonvector args here.
1496 break;
1497 }
1498 }
1499 }
1500 // We've found where the vector parameter area in memory is. Skip the
1501 // first 12 parameters; these don't use that memory.
1502 VecArgOffset = ((VecArgOffset+15)/16)*16;
1503 VecArgOffset += 12*16;
1504
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001505 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001506 // entry to a function on PPC, the arguments start after the linkage area,
1507 // although the first ones are often in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00001508 //
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001509 // In the ELF 32 ABI, GPRs and stack are double word align: an argument
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001510 // represented with two words (long long or double) must be copied to an
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001511 // even GPR_idx value or to an even ArgOffset value.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001512
Dan Gohman475871a2008-07-27 21:46:04 +00001513 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001514 unsigned nAltivecParamsAtEnd = 0;
Gabor Greif93c53e52008-08-31 15:37:04 +00001515 for (unsigned ArgNo = 0, e = Op.getNode()->getNumValues() - 1;
1516 ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001517 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001518 bool needsLoad = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001519 MVT ObjectVT = Op.getValue(ArgNo).getValueType();
1520 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00001521 unsigned ArgSize = ObjSize;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001522 ISD::ArgFlagsTy Flags =
1523 cast<ARG_FLAGSSDNode>(Op.getOperand(ArgNo+3))->getArgFlags();
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001524 // See if next argument requires stack alignment in ELF
Scott Michelfdc40a02009-02-17 22:15:04 +00001525 bool Align = Flags.isSplit();
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001526
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001527 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001528
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001529 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
1530 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
1531 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
1532 if (isVarArg || isPPC64) {
1533 MinReservedArea = ((MinReservedArea+15)/16)*16;
1534 MinReservedArea += CalculateStackSlotSize(Op.getValue(ArgNo),
Dan Gohman095cc292008-09-13 01:54:27 +00001535 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001536 isVarArg,
1537 PtrByteSize);
1538 } else nAltivecParamsAtEnd++;
1539 } else
1540 // Calculate min reserved area.
1541 MinReservedArea += CalculateStackSlotSize(Op.getValue(ArgNo),
Dan Gohman095cc292008-09-13 01:54:27 +00001542 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001543 isVarArg,
1544 PtrByteSize);
1545
Dale Johannesen8419dd62008-03-07 20:27:40 +00001546 // FIXME alignment for ELF may not be right
1547 // FIXME the codegen can be much improved in some cases.
1548 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001549 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00001550 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001551 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00001552 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001553 // Double word align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001554 if (Align && isELF32_ABI) GPR_idx += (GPR_idx % 2);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001555 // Objects of size 1 and 2 are right justified, everything else is
1556 // left justified. This means the memory address is adjusted forwards.
1557 if (ObjSize==1 || ObjSize==2) {
1558 CurArgOffset = CurArgOffset + (4 - ObjSize);
1559 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001560 // The value of the object is its address.
1561 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset);
Dan Gohman475871a2008-07-27 21:46:04 +00001562 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dale Johannesen8419dd62008-03-07 20:27:40 +00001563 ArgValues.push_back(FIN);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001564 if (ObjSize==1 || ObjSize==2) {
1565 if (GPR_idx != Num_GPR_Regs) {
1566 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1567 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Dale Johannesen39355f92009-02-04 02:34:38 +00001568 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001569 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Dale Johannesen7f96f392008-03-08 01:41:42 +00001570 NULL, 0, ObjSize==1 ? MVT::i8 : MVT::i16 );
1571 MemOps.push_back(Store);
1572 ++GPR_idx;
1573 if (isMachoABI) ArgOffset += PtrByteSize;
1574 } else {
1575 ArgOffset += PtrByteSize;
1576 }
1577 continue;
1578 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001579 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
1580 // Store whatever pieces of the object are in registers
1581 // to memory. ArgVal will be address of the beginning of
1582 // the object.
1583 if (GPR_idx != Num_GPR_Regs) {
1584 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1585 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
1586 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset);
Dan Gohman475871a2008-07-27 21:46:04 +00001587 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00001588 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, PtrVT);
1589 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00001590 MemOps.push_back(Store);
1591 ++GPR_idx;
1592 if (isMachoABI) ArgOffset += PtrByteSize;
1593 } else {
1594 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
1595 break;
1596 }
1597 }
1598 continue;
1599 }
1600
Duncan Sands83ec4b62008-06-06 12:08:01 +00001601 switch (ObjectVT.getSimpleVT()) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001602 default: assert(0 && "Unhandled argument type!");
1603 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001604 if (!isPPC64) {
1605 // Double word align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001606 if (Align && isELF32_ABI) GPR_idx += (GPR_idx % 2);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001607
1608 if (GPR_idx != Num_GPR_Regs) {
1609 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1610 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Dale Johannesen39355f92009-02-04 02:34:38 +00001611 ArgVal = DAG.getCopyFromReg(Root, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001612 ++GPR_idx;
1613 } else {
1614 needsLoad = true;
1615 ArgSize = PtrByteSize;
1616 }
1617 // Stack align in ELF
Scott Michelfdc40a02009-02-17 22:15:04 +00001618 if (needsLoad && Align && isELF32_ABI)
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001619 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
1620 // All int arguments reserve stack space in Macho ABI.
1621 if (isMachoABI || needsLoad) ArgOffset += PtrByteSize;
1622 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001623 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001624 // FALLTHROUGH
Chris Lattner9f0bc652007-02-25 05:34:32 +00001625 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00001626 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001627 unsigned VReg = RegInfo.createVirtualRegister(&PPC::G8RCRegClass);
1628 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Dale Johannesen39355f92009-02-04 02:34:38 +00001629 ArgVal = DAG.getCopyFromReg(Root, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001630
1631 if (ObjectVT == MVT::i32) {
1632 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
1633 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001634 if (Flags.isSExt())
Dale Johannesen39355f92009-02-04 02:34:38 +00001635 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001636 DAG.getValueType(ObjectVT));
Duncan Sands276dcbd2008-03-21 09:14:45 +00001637 else if (Flags.isZExt())
Dale Johannesen39355f92009-02-04 02:34:38 +00001638 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001639 DAG.getValueType(ObjectVT));
1640
Dale Johannesen39355f92009-02-04 02:34:38 +00001641 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001642 }
1643
Chris Lattnerc91a4752006-06-26 22:48:35 +00001644 ++GPR_idx;
1645 } else {
1646 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00001647 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001648 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001649 // All int arguments reserve stack space in Macho ABI.
1650 if (isMachoABI || needsLoad) ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001651 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00001652
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001653 case MVT::f32:
1654 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001655 // Every 4 bytes of argument space consumes one of the GPRs available for
1656 // argument passing.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001657 if (GPR_idx != Num_GPR_Regs && isMachoABI) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001658 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001659 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001660 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001661 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001662 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001663 unsigned VReg;
1664 if (ObjectVT == MVT::f32)
Chris Lattner84bc5422007-12-31 04:13:23 +00001665 VReg = RegInfo.createVirtualRegister(&PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001666 else
Chris Lattner84bc5422007-12-31 04:13:23 +00001667 VReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
1668 RegInfo.addLiveIn(FPR[FPR_idx], VReg);
Dale Johannesen39355f92009-02-04 02:34:38 +00001669 ArgVal = DAG.getCopyFromReg(Root, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001670 ++FPR_idx;
1671 } else {
1672 needsLoad = true;
1673 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001674
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001675 // Stack align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001676 if (needsLoad && Align && isELF32_ABI)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001677 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001678 // All FP arguments reserve stack space in Macho ABI.
1679 if (isMachoABI || needsLoad) ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001680 break;
1681 case MVT::v4f32:
1682 case MVT::v4i32:
1683 case MVT::v8i16:
1684 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00001685 // Note that vector arguments in registers don't reserve stack space,
1686 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001687 if (VR_idx != Num_VR_Regs) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001688 unsigned VReg = RegInfo.createVirtualRegister(&PPC::VRRCRegClass);
1689 RegInfo.addLiveIn(VR[VR_idx], VReg);
Dale Johannesen39355f92009-02-04 02:34:38 +00001690 ArgVal = DAG.getCopyFromReg(Root, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00001691 if (isVarArg) {
1692 while ((ArgOffset % 16) != 0) {
1693 ArgOffset += PtrByteSize;
1694 if (GPR_idx != Num_GPR_Regs)
1695 GPR_idx++;
1696 }
1697 ArgOffset += 16;
1698 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs);
1699 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001700 ++VR_idx;
1701 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001702 if (!isVarArg && !isPPC64) {
1703 // Vectors go after all the nonvectors.
1704 CurArgOffset = VecArgOffset;
1705 VecArgOffset += 16;
1706 } else {
1707 // Vectors are aligned.
1708 ArgOffset = ((ArgOffset+15)/16)*16;
1709 CurArgOffset = ArgOffset;
1710 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00001711 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001712 needsLoad = true;
1713 }
1714 break;
1715 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001716
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001717 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00001718 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001719 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00001720 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001721 CurArgOffset + (ArgSize - ObjSize),
1722 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00001723 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00001724 ArgVal = DAG.getLoad(ObjectVT, dl, Root, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001725 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001726
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001727 ArgValues.push_back(ArgVal);
1728 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001729
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001730 // Set the size that is at least reserved in caller of this function. Tail
1731 // call optimized function's reserved stack space needs to be aligned so that
1732 // taking the difference between two stack areas will result in an aligned
1733 // stack.
1734 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1735 // Add the Altivec parameters at the end, if needed.
1736 if (nAltivecParamsAtEnd) {
1737 MinReservedArea = ((MinReservedArea+15)/16)*16;
1738 MinReservedArea += 16*nAltivecParamsAtEnd;
1739 }
1740 MinReservedArea =
1741 std::max(MinReservedArea,
1742 PPCFrameInfo::getMinCallFrameSize(isPPC64, isMachoABI));
1743 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
1744 getStackAlignment();
1745 unsigned AlignMask = TargetAlign-1;
1746 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
1747 FI->setMinReservedArea(MinReservedArea);
1748
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001749 // If the function takes variable number of arguments, make a frame index for
1750 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001751 if (isVarArg) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001752
Nicolas Geoffray01119992007-04-03 13:59:52 +00001753 int depth;
1754 if (isELF32_ABI) {
1755 VarArgsNumGPR = GPR_idx;
1756 VarArgsNumFPR = FPR_idx;
Scott Michelfdc40a02009-02-17 22:15:04 +00001757
Nicolas Geoffray01119992007-04-03 13:59:52 +00001758 // Make room for Num_GPR_Regs, Num_FPR_Regs and for a possible frame
1759 // pointer.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001760 depth = -(Num_GPR_Regs * PtrVT.getSizeInBits()/8 +
1761 Num_FPR_Regs * MVT(MVT::f64).getSizeInBits()/8 +
1762 PtrVT.getSizeInBits()/8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001763
Duncan Sands83ec4b62008-06-06 12:08:01 +00001764 VarArgsStackOffset = MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001765 ArgOffset);
1766
1767 }
1768 else
1769 depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00001770
Duncan Sands83ec4b62008-06-06 12:08:01 +00001771 VarArgsFrameIndex = MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001772 depth);
Dan Gohman475871a2008-07-27 21:46:04 +00001773 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001774
Nicolas Geoffray01119992007-04-03 13:59:52 +00001775 // In ELF 32 ABI, the fixed integer arguments of a variadic function are
1776 // stored to the VarArgsFrameIndex on the stack.
1777 if (isELF32_ABI) {
1778 for (GPR_idx = 0; GPR_idx != VarArgsNumGPR; ++GPR_idx) {
Dan Gohman475871a2008-07-27 21:46:04 +00001779 SDValue Val = DAG.getRegister(GPR[GPR_idx], PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00001780 SDValue Store = DAG.getStore(Root, dl, Val, FIN, NULL, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001781 MemOps.push_back(Store);
1782 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00001783 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00001784 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001785 }
1786 }
1787
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001788 // If this function is vararg, store any remaining integer argument regs
1789 // to their spots on the stack so that they may be loaded by deferencing the
1790 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001791 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001792 unsigned VReg;
1793 if (isPPC64)
Chris Lattner84bc5422007-12-31 04:13:23 +00001794 VReg = RegInfo.createVirtualRegister(&PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001795 else
Chris Lattner84bc5422007-12-31 04:13:23 +00001796 VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001797
Chris Lattner84bc5422007-12-31 04:13:23 +00001798 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Dale Johannesen39355f92009-02-04 02:34:38 +00001799 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, PtrVT);
1800 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001801 MemOps.push_back(Store);
1802 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00001803 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00001804 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001805 }
Nicolas Geoffray01119992007-04-03 13:59:52 +00001806
1807 // In ELF 32 ABI, the double arguments are stored to the VarArgsFrameIndex
1808 // on the stack.
1809 if (isELF32_ABI) {
1810 for (FPR_idx = 0; FPR_idx != VarArgsNumFPR; ++FPR_idx) {
Dan Gohman475871a2008-07-27 21:46:04 +00001811 SDValue Val = DAG.getRegister(FPR[FPR_idx], MVT::f64);
Dale Johannesen39355f92009-02-04 02:34:38 +00001812 SDValue Store = DAG.getStore(Root, dl, Val, FIN, NULL, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001813 MemOps.push_back(Store);
1814 // Increment the address by eight for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00001815 SDValue PtrOff = DAG.getConstant(MVT(MVT::f64).getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001816 PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00001817 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001818 }
1819
1820 for (; FPR_idx != Num_FPR_Regs; ++FPR_idx) {
1821 unsigned VReg;
Chris Lattner84bc5422007-12-31 04:13:23 +00001822 VReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001823
Chris Lattner84bc5422007-12-31 04:13:23 +00001824 RegInfo.addLiveIn(FPR[FPR_idx], VReg);
Dale Johannesen39355f92009-02-04 02:34:38 +00001825 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::f64);
1826 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001827 MemOps.push_back(Store);
1828 // Increment the address by eight for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00001829 SDValue PtrOff = DAG.getConstant(MVT(MVT::f64).getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001830 PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00001831 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001832 }
1833 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001834 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001835
Dale Johannesen8419dd62008-03-07 20:27:40 +00001836 if (!MemOps.empty())
Scott Michelfdc40a02009-02-17 22:15:04 +00001837 Root = DAG.getNode(ISD::TokenFactor, dl,
Dale Johannesen39355f92009-02-04 02:34:38 +00001838 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00001839
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001840 ArgValues.push_back(Root);
Scott Michelfdc40a02009-02-17 22:15:04 +00001841
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001842 // Return the new list of results.
Dale Johannesen39355f92009-02-04 02:34:38 +00001843 return DAG.getNode(ISD::MERGE_VALUES, dl, Op.getNode()->getVTList(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00001844 &ArgValues[0], ArgValues.size());
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001845}
1846
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001847/// CalculateParameterAndLinkageAreaSize - Get the size of the paramter plus
1848/// linkage area.
1849static unsigned
1850CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
1851 bool isPPC64,
1852 bool isMachoABI,
1853 bool isVarArg,
1854 unsigned CC,
Dan Gohman095cc292008-09-13 01:54:27 +00001855 CallSDNode *TheCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001856 unsigned &nAltivecParamsAtEnd) {
1857 // Count how many bytes are to be pushed on the stack, including the linkage
1858 // area, and parameter passing area. We start with 24/48 bytes, which is
1859 // prereserved space for [SP][CR][LR][3 x unused].
1860 unsigned NumBytes = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Dan Gohman095cc292008-09-13 01:54:27 +00001861 unsigned NumOps = TheCall->getNumArgs();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001862 unsigned PtrByteSize = isPPC64 ? 8 : 4;
1863
1864 // Add up all the space actually used.
1865 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
1866 // they all go in registers, but we must reserve stack space for them for
1867 // possible use by the caller. In varargs or 64-bit calls, parameters are
1868 // assigned stack space in order, with padding so Altivec parameters are
1869 // 16-byte aligned.
1870 nAltivecParamsAtEnd = 0;
1871 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman095cc292008-09-13 01:54:27 +00001872 SDValue Arg = TheCall->getArg(i);
1873 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001874 MVT ArgVT = Arg.getValueType();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001875 // Varargs Altivec parameters are padded to a 16 byte boundary.
1876 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
1877 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
1878 if (!isVarArg && !isPPC64) {
1879 // Non-varargs Altivec parameters go after all the non-Altivec
1880 // parameters; handle those later so we know how much padding we need.
1881 nAltivecParamsAtEnd++;
1882 continue;
1883 }
1884 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
1885 NumBytes = ((NumBytes+15)/16)*16;
1886 }
Dan Gohman095cc292008-09-13 01:54:27 +00001887 NumBytes += CalculateStackSlotSize(Arg, Flags, isVarArg, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001888 }
1889
1890 // Allow for Altivec parameters at the end, if needed.
1891 if (nAltivecParamsAtEnd) {
1892 NumBytes = ((NumBytes+15)/16)*16;
1893 NumBytes += 16*nAltivecParamsAtEnd;
1894 }
1895
1896 // The prolog code of the callee may store up to 8 GPR argument registers to
1897 // the stack, allowing va_start to index over them in memory if its varargs.
1898 // Because we cannot tell if this is needed on the caller side, we have to
1899 // conservatively assume that it is needed. As such, make sure we have at
1900 // least enough stack space for the caller to store the 8 GPRs.
1901 NumBytes = std::max(NumBytes,
1902 PPCFrameInfo::getMinCallFrameSize(isPPC64, isMachoABI));
1903
1904 // Tail call needs the stack to be aligned.
1905 if (CC==CallingConv::Fast && PerformTailCallOpt) {
1906 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
1907 getStackAlignment();
1908 unsigned AlignMask = TargetAlign-1;
1909 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
1910 }
1911
1912 return NumBytes;
1913}
1914
1915/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
1916/// adjusted to accomodate the arguments for the tailcall.
1917static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool IsTailCall,
1918 unsigned ParamSize) {
1919
1920 if (!IsTailCall) return 0;
1921
1922 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
1923 unsigned CallerMinReservedArea = FI->getMinReservedArea();
1924 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
1925 // Remember only if the new adjustement is bigger.
1926 if (SPDiff < FI->getTailCallSPDelta())
1927 FI->setTailCallSPDelta(SPDiff);
1928
1929 return SPDiff;
1930}
1931
1932/// IsEligibleForTailCallElimination - Check to see whether the next instruction
1933/// following the call is a return. A function is eligible if caller/callee
1934/// calling conventions match, currently only fastcc supports tail calls, and
1935/// the function CALL is immediatly followed by a RET.
1936bool
Dan Gohman095cc292008-09-13 01:54:27 +00001937PPCTargetLowering::IsEligibleForTailCallOptimization(CallSDNode *TheCall,
Dan Gohman475871a2008-07-27 21:46:04 +00001938 SDValue Ret,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001939 SelectionDAG& DAG) const {
1940 // Variable argument functions are not supported.
Dan Gohman095cc292008-09-13 01:54:27 +00001941 if (!PerformTailCallOpt || TheCall->isVarArg())
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001942 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001943
Dan Gohman095cc292008-09-13 01:54:27 +00001944 if (CheckTailCallReturnConstraints(TheCall, Ret)) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001945 MachineFunction &MF = DAG.getMachineFunction();
1946 unsigned CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman095cc292008-09-13 01:54:27 +00001947 unsigned CalleeCC = TheCall->getCallingConv();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001948 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
1949 // Functions containing by val parameters are not supported.
Dan Gohman095cc292008-09-13 01:54:27 +00001950 for (unsigned i = 0; i != TheCall->getNumArgs(); i++) {
1951 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001952 if (Flags.isByVal()) return false;
1953 }
1954
Dan Gohman095cc292008-09-13 01:54:27 +00001955 SDValue Callee = TheCall->getCallee();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001956 // Non PIC/GOT tail calls are supported.
1957 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
1958 return true;
1959
1960 // At the moment we can only do local tail calls (in same module, hidden
1961 // or protected) if we are generating PIC.
1962 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1963 return G->getGlobal()->hasHiddenVisibility()
1964 || G->getGlobal()->hasProtectedVisibility();
1965 }
1966 }
1967
1968 return false;
1969}
1970
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001971/// isCallCompatibleAddress - Return the immediate to use if the specified
1972/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00001973static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001974 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
1975 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00001976
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001977 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001978 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1979 (Addr << 6 >> 6) != Addr)
1980 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00001981
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001982 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00001983 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001984}
1985
Dan Gohman844731a2008-05-13 00:00:25 +00001986namespace {
1987
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001988struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00001989 SDValue Arg;
1990 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001991 int FrameIdx;
1992
1993 TailCallArgumentInfo() : FrameIdx(0) {}
1994};
1995
Dan Gohman844731a2008-05-13 00:00:25 +00001996}
1997
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001998/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
1999static void
2000StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00002001 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002002 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002003 SmallVector<SDValue, 8> &MemOpChains,
2004 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002005 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002006 SDValue Arg = TailCallArgs[i].Arg;
2007 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002008 int FI = TailCallArgs[i].FrameIdx;
2009 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002010 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00002011 PseudoSourceValue::getFixedStack(FI),
2012 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002013 }
2014}
2015
2016/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2017/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002018static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002019 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002020 SDValue Chain,
2021 SDValue OldRetAddr,
2022 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002023 int SPDiff,
2024 bool isPPC64,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002025 bool isMachoABI,
2026 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002027 if (SPDiff) {
2028 // Calculate the new stack slot for the return address.
2029 int SlotSize = isPPC64 ? 8 : 4;
2030 int NewRetAddrLoc = SPDiff + PPCFrameInfo::getReturnSaveOffset(isPPC64,
2031 isMachoABI);
2032 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
2033 NewRetAddrLoc);
2034 int NewFPLoc = SPDiff + PPCFrameInfo::getFramePointerSaveOffset(isPPC64,
2035 isMachoABI);
2036 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc);
2037
Duncan Sands83ec4b62008-06-06 12:08:01 +00002038 MVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002039 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002040 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Dan Gohmana54cf172008-07-11 22:44:52 +00002041 PseudoSourceValue::getFixedStack(NewRetAddr), 0);
Dan Gohman475871a2008-07-27 21:46:04 +00002042 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002043 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Dan Gohmana54cf172008-07-11 22:44:52 +00002044 PseudoSourceValue::getFixedStack(NewFPIdx), 0);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002045 }
2046 return Chain;
2047}
2048
2049/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2050/// the position of the argument.
2051static void
2052CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002053 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002054 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2055 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002056 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002057 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Duncan Sands83ec4b62008-06-06 12:08:01 +00002058 MVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002059 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002060 TailCallArgumentInfo Info;
2061 Info.Arg = Arg;
2062 Info.FrameIdxOp = FIN;
2063 Info.FrameIdx = FI;
2064 TailCallArguments.push_back(Info);
2065}
2066
2067/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2068/// stack slot. Returns the chain as result and the loaded frame pointers in
2069/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002070SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002071 int SPDiff,
2072 SDValue Chain,
2073 SDValue &LROpOut,
2074 SDValue &FPOpOut,
2075 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002076 if (SPDiff) {
2077 // Load the LR and FP stack slot for later adjusting.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002078 MVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002079 LROpOut = getReturnAddrFrameIndex(DAG);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002080 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002081 Chain = SDValue(LROpOut.getNode(), 1);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002082 FPOpOut = getFramePointerFrameIndex(DAG);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002083 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002084 Chain = SDValue(FPOpOut.getNode(), 1);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002085 }
2086 return Chain;
2087}
2088
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002089/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00002090/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002091/// specified by the specific parameter attribute. The copy will be passed as
2092/// a byval function parameter.
2093/// Sometimes what we are copying is the end of a larger object, the part that
2094/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00002095static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00002096CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002097 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002098 unsigned Size, DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00002099 SDValue SizeNode = DAG.getConstant(Size, MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002100 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
2101 false, NULL, 0, NULL, 0);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002102}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002103
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002104/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2105/// tail calls.
2106static void
Dan Gohman475871a2008-07-27 21:46:04 +00002107LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2108 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002109 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002110 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002111 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments,
2112 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002113 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002114 if (!isTailCall) {
2115 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002116 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002117 if (isPPC64)
2118 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
2119 else
2120 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002121 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002122 DAG.getConstant(ArgOffset, PtrVT));
2123 }
Dale Johannesen33c960f2009-02-04 20:06:27 +00002124 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002125 // Calculate and remember argument location.
2126 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2127 TailCallArguments);
2128}
2129
Dan Gohman475871a2008-07-27 21:46:04 +00002130SDValue PPCTargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG,
Dan Gohman7925ed02008-03-19 21:39:28 +00002131 const PPCSubtarget &Subtarget,
2132 TargetMachine &TM) {
Dan Gohman095cc292008-09-13 01:54:27 +00002133 CallSDNode *TheCall = cast<CallSDNode>(Op.getNode());
2134 SDValue Chain = TheCall->getChain();
2135 bool isVarArg = TheCall->isVarArg();
2136 unsigned CC = TheCall->getCallingConv();
2137 bool isTailCall = TheCall->isTailCall()
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002138 && CC == CallingConv::Fast && PerformTailCallOpt;
Dan Gohman095cc292008-09-13 01:54:27 +00002139 SDValue Callee = TheCall->getCallee();
2140 unsigned NumOps = TheCall->getNumArgs();
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002141 DebugLoc dl = TheCall->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00002142
Chris Lattner9f0bc652007-02-25 05:34:32 +00002143 bool isMachoABI = Subtarget.isMachoABI();
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00002144 bool isELF32_ABI = Subtarget.isELF32_ABI();
Evan Cheng4360bdc2006-05-25 00:57:32 +00002145
Duncan Sands83ec4b62008-06-06 12:08:01 +00002146 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Chris Lattnerc91a4752006-06-26 22:48:35 +00002147 bool isPPC64 = PtrVT == MVT::i64;
2148 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002149
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002150 MachineFunction &MF = DAG.getMachineFunction();
2151
Chris Lattnerabde4602006-05-16 22:56:08 +00002152 // args_to_use will accumulate outgoing args for the PPCISD::CALL case in
2153 // SelectExpr to use to put the arguments in the appropriate registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002154 std::vector<SDValue> args_to_use;
Scott Michelfdc40a02009-02-17 22:15:04 +00002155
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002156 // Mark this function as potentially containing a function that contains a
2157 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2158 // and restoring the callers stack pointer in this functions epilog. This is
2159 // done because by tail calling the called function might overwrite the value
2160 // in this function's (MF) stack pointer stack slot 0(SP).
2161 if (PerformTailCallOpt && CC==CallingConv::Fast)
2162 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
2163
2164 unsigned nAltivecParamsAtEnd = 0;
2165
Chris Lattnerabde4602006-05-16 22:56:08 +00002166 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00002167 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002168 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002169 unsigned NumBytes =
2170 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isMachoABI, isVarArg, CC,
Dan Gohman095cc292008-09-13 01:54:27 +00002171 TheCall, nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00002172
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002173 // Calculate by how many bytes the stack has to be adjusted in case of tail
2174 // call optimization.
2175 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00002176
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002177 // Adjust the stack pointer for the new arguments...
2178 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00002179 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00002180 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00002181
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002182 // Load the return address and frame pointer so it can be move somewhere else
2183 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00002184 SDValue LROp, FPOp;
Dale Johannesen33c960f2009-02-04 20:06:27 +00002185 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002186
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002187 // Set up a copy of the stack pointer for use loading and storing any
2188 // arguments that may not fit in the registers available for argument
2189 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00002190 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002191 if (isPPC64)
2192 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
2193 else
2194 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00002195
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002196 // Figure out which arguments are going to go in registers, and which in
2197 // memory. Also, if this is a vararg function, floating point operations
2198 // must be stored to our stack, and loaded into integer regs as well, if
2199 // any integer regs are available for argument passing.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002200 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002201 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002202
Chris Lattnerc91a4752006-06-26 22:48:35 +00002203 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00002204 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2205 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2206 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00002207 static const unsigned GPR_64[] = { // 64-bit registers.
2208 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2209 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2210 };
Chris Lattner9f0bc652007-02-25 05:34:32 +00002211 static const unsigned *FPR = GetFPR(Subtarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00002212
Chris Lattner9a2a4972006-05-17 06:01:33 +00002213 static const unsigned VR[] = {
2214 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2215 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2216 };
Owen Anderson718cb662007-09-07 04:06:50 +00002217 const unsigned NumGPRs = array_lengthof(GPR_32);
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00002218 const unsigned NumFPRs = isMachoABI ? 13 : 8;
Owen Anderson718cb662007-09-07 04:06:50 +00002219 const unsigned NumVRs = array_lengthof( VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00002220
Chris Lattnerc91a4752006-06-26 22:48:35 +00002221 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
2222
Dan Gohman475871a2008-07-27 21:46:04 +00002223 std::vector<std::pair<unsigned, SDValue> > RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002224 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
2225
Dan Gohman475871a2008-07-27 21:46:04 +00002226 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00002227 for (unsigned i = 0; i != NumOps; ++i) {
Chris Lattner9f0bc652007-02-25 05:34:32 +00002228 bool inMem = false;
Dan Gohman095cc292008-09-13 01:54:27 +00002229 SDValue Arg = TheCall->getArg(i);
2230 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002231 // See if next argument requires stack alignment in ELF
Nicolas Geoffray6ccbbd82008-04-15 08:08:50 +00002232 bool Align = Flags.isSplit();
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002233
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002234 // PtrOff will be used to store the current argument to the stack if a
2235 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00002236 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00002237
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00002238 // Stack align in ELF 32
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002239 if (isELF32_ABI && Align)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002240 PtrOff = DAG.getConstant(ArgOffset + ((ArgOffset/4) % 2) * PtrByteSize,
2241 StackPtr.getValueType());
2242 else
2243 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
2244
Dale Johannesen39355f92009-02-04 02:34:38 +00002245 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00002246
2247 // On PPC64, promote integers to 64-bit values.
2248 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00002249 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
2250 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Dale Johannesen39355f92009-02-04 02:34:38 +00002251 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00002252 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002253
2254 // FIXME Elf untested, what are alignment rules?
Dale Johannesen8419dd62008-03-07 20:27:40 +00002255 // FIXME memcpy is used way more than necessary. Correctness first.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002256 if (Flags.isByVal()) {
2257 unsigned Size = Flags.getByValSize();
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002258 if (isELF32_ABI && Align) GPR_idx += (GPR_idx % 2);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002259 if (Size==1 || Size==2) {
2260 // Very small objects are passed right-justified.
2261 // Everything else is passed left-justified.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002262 MVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002263 if (GPR_idx != NumGPRs) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002264 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Dale Johannesen8419dd62008-03-07 20:27:40 +00002265 NULL, 0, VT);
2266 MemOpChains.push_back(Load.getValue(1));
2267 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
2268 if (isMachoABI)
2269 ArgOffset += PtrByteSize;
2270 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00002271 SDValue Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00002272 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Dan Gohman475871a2008-07-27 21:46:04 +00002273 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
Scott Michelfdc40a02009-02-17 22:15:04 +00002274 CallSeqStart.getNode()->getOperand(0),
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002275 Flags, DAG, Size, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002276 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00002277 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00002278 CallSeqStart.getNode()->getOperand(1));
Gabor Greif93c53e52008-08-31 15:37:04 +00002279 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
2280 NewCallSeqStart.getNode());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002281 Chain = CallSeqStart = NewCallSeqStart;
2282 ArgOffset += PtrByteSize;
2283 }
2284 continue;
2285 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002286 // Copy entire object into memory. There are cases where gcc-generated
2287 // code assumes it is there, even if it could be put entirely into
2288 // registers. (This is not what the doc says.)
Dan Gohman475871a2008-07-27 21:46:04 +00002289 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00002290 CallSeqStart.getNode()->getOperand(0),
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002291 Flags, DAG, Size, dl);
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002292 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00002293 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00002294 CallSeqStart.getNode()->getOperand(1));
2295 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), NewCallSeqStart.getNode());
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002296 Chain = CallSeqStart = NewCallSeqStart;
2297 // And copy the pieces of it that fit into registers.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002298 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00002299 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00002300 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002301 if (GPR_idx != NumGPRs) {
Dale Johannesen39355f92009-02-04 02:34:38 +00002302 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg, NULL, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00002303 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002304 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
2305 if (isMachoABI)
2306 ArgOffset += PtrByteSize;
2307 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002308 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002309 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002310 }
2311 }
2312 continue;
2313 }
2314
Duncan Sands83ec4b62008-06-06 12:08:01 +00002315 switch (Arg.getValueType().getSimpleVT()) {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002316 default: assert(0 && "Unexpected ValueType for argument!");
2317 case MVT::i32:
Chris Lattnerc91a4752006-06-26 22:48:35 +00002318 case MVT::i64:
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002319 // Double word align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002320 if (isELF32_ABI && Align) GPR_idx += (GPR_idx % 2);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002321 if (GPR_idx != NumGPRs) {
2322 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002323 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002324 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2325 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002326 TailCallArguments, dl);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002327 inMem = true;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002328 }
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002329 if (inMem || isMachoABI) {
2330 // Stack align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002331 if (isELF32_ABI && Align)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002332 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
2333
2334 ArgOffset += PtrByteSize;
2335 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002336 break;
2337 case MVT::f32:
2338 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00002339 if (FPR_idx != NumFPRs) {
2340 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
2341
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002342 if (isVarArg) {
Dale Johannesen39355f92009-02-04 02:34:38 +00002343 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002344 MemOpChains.push_back(Store);
2345
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002346 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00002347 if (GPR_idx != NumGPRs) {
Dale Johannesen39355f92009-02-04 02:34:38 +00002348 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002349 MemOpChains.push_back(Load.getValue(1));
Chris Lattner9f0bc652007-02-25 05:34:32 +00002350 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
2351 Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002352 }
Jim Laskeyfbb74e62006-12-01 16:30:47 +00002353 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00002354 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00002355 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
2356 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002357 MemOpChains.push_back(Load.getValue(1));
Chris Lattner9f0bc652007-02-25 05:34:32 +00002358 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
2359 Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00002360 }
2361 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002362 // If we have any FPRs remaining, we may also have GPRs remaining.
2363 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
2364 // GPRs.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002365 if (isMachoABI) {
2366 if (GPR_idx != NumGPRs)
2367 ++GPR_idx;
2368 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
2369 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
2370 ++GPR_idx;
2371 }
Chris Lattnerabde4602006-05-16 22:56:08 +00002372 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002373 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002374 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2375 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002376 TailCallArguments, dl);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002377 inMem = true;
Chris Lattnerabde4602006-05-16 22:56:08 +00002378 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00002379 if (inMem || isMachoABI) {
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002380 // Stack align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002381 if (isELF32_ABI && Align)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002382 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00002383 if (isPPC64)
2384 ArgOffset += 8;
2385 else
2386 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
2387 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002388 break;
2389 case MVT::v4f32:
2390 case MVT::v4i32:
2391 case MVT::v8i16:
2392 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002393 if (isVarArg) {
2394 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00002395 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00002396 // V registers; in fact gcc does this only for arguments that are
2397 // prototyped, not for those that match the ... We do it for all
2398 // arguments, seems to work.
2399 while (ArgOffset % 16 !=0) {
2400 ArgOffset += PtrByteSize;
2401 if (GPR_idx != NumGPRs)
2402 GPR_idx++;
2403 }
2404 // We could elide this store in the case where the object fits
2405 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00002406 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00002407 DAG.getConstant(ArgOffset, PtrVT));
Dale Johannesen39355f92009-02-04 02:34:38 +00002408 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00002409 MemOpChains.push_back(Store);
2410 if (VR_idx != NumVRs) {
Dale Johannesen39355f92009-02-04 02:34:38 +00002411 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff, NULL, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00002412 MemOpChains.push_back(Load.getValue(1));
2413 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
2414 }
2415 ArgOffset += 16;
2416 for (unsigned i=0; i<16; i+=PtrByteSize) {
2417 if (GPR_idx == NumGPRs)
2418 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00002419 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00002420 DAG.getConstant(i, PtrVT));
Dale Johannesen39355f92009-02-04 02:34:38 +00002421 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, NULL, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00002422 MemOpChains.push_back(Load.getValue(1));
2423 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
2424 }
2425 break;
2426 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002427
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002428 // Non-varargs Altivec params generally go in registers, but have
2429 // stack space allocated at the end.
2430 if (VR_idx != NumVRs) {
2431 // Doesn't have GPR space allocated.
2432 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
2433 } else if (nAltivecParamsAtEnd==0) {
2434 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002435 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2436 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002437 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00002438 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00002439 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002440 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00002441 }
Chris Lattnerabde4602006-05-16 22:56:08 +00002442 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002443 // If all Altivec parameters fit in registers, as they usually do,
2444 // they get stack space following the non-Altivec parameters. We
2445 // don't track this here because nobody below needs it.
2446 // If there are more Altivec parameters than fit in registers emit
2447 // the stores here.
2448 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
2449 unsigned j = 0;
2450 // Offset is aligned; skip 1st 12 params which go in V registers.
2451 ArgOffset = ((ArgOffset+15)/16)*16;
2452 ArgOffset += 12*16;
2453 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman095cc292008-09-13 01:54:27 +00002454 SDValue Arg = TheCall->getArg(i);
Duncan Sands83ec4b62008-06-06 12:08:01 +00002455 MVT ArgType = Arg.getValueType();
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002456 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
2457 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
2458 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00002459 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002460 // We are emitting Altivec params in order.
2461 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2462 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002463 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002464 ArgOffset += 16;
2465 }
2466 }
2467 }
2468 }
2469
Chris Lattner9a2a4972006-05-17 06:01:33 +00002470 if (!MemOpChains.empty())
Dale Johannesen39355f92009-02-04 02:34:38 +00002471 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00002472 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00002473
Chris Lattner9a2a4972006-05-17 06:01:33 +00002474 // Build a sequence of copy-to-reg nodes chained together with token chain
2475 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00002476 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00002477 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002478 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00002479 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002480 InFlag = Chain.getValue(1);
2481 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002482
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00002483 // With the ELF 32 ABI, set CR6 to true if this is a vararg call.
2484 if (isVarArg && isELF32_ABI) {
Dale Johannesen39355f92009-02-04 02:34:38 +00002485 SDValue SetCR(DAG.getTargetNode(PPC::CRSET, dl, MVT::i32), 0);
2486 Chain = DAG.getCopyToReg(Chain, dl, PPC::CR1EQ, SetCR, InFlag);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002487 InFlag = Chain.getValue(1);
2488 }
2489
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002490 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2491 // might overwrite each other in case of tail call optimization.
2492 if (isTailCall) {
Dan Gohman475871a2008-07-27 21:46:04 +00002493 SmallVector<SDValue, 8> MemOpChains2;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002494 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002495 InFlag = SDValue();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002496 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002497 MemOpChains2, dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002498 if (!MemOpChains2.empty())
Dale Johannesen39355f92009-02-04 02:34:38 +00002499 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002500 &MemOpChains2[0], MemOpChains2.size());
2501
2502 // Store the return address to the appropriate stack slot.
2503 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002504 isPPC64, isMachoABI, dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002505 }
2506
2507 // Emit callseq_end just before tailcall node.
2508 if (isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002509 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2510 DAG.getIntPtrConstant(0, true), InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002511 InFlag = Chain.getValue(1);
2512 }
2513
Duncan Sands83ec4b62008-06-06 12:08:01 +00002514 std::vector<MVT> NodeTys;
Chris Lattner4a45abf2006-06-10 01:14:28 +00002515 NodeTys.push_back(MVT::Other); // Returns a chain
2516 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
2517
Dan Gohman475871a2008-07-27 21:46:04 +00002518 SmallVector<SDValue, 8> Ops;
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +00002519 unsigned CallOpc = isMachoABI? PPCISD::CALL_Macho : PPCISD::CALL_ELF;
Scott Michelfdc40a02009-02-17 22:15:04 +00002520
Bill Wendling056292f2008-09-16 21:48:12 +00002521 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
2522 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2523 // node so that legalize doesn't hack it.
Nicolas Geoffray5a6c91a2007-12-21 12:22:29 +00002524 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2525 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), Callee.getValueType());
Bill Wendling056292f2008-09-16 21:48:12 +00002526 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
2527 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType());
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002528 else if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG))
2529 // If this is an absolute destination address, use the munged value.
Dan Gohman475871a2008-07-27 21:46:04 +00002530 Callee = SDValue(Dest, 0);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002531 else {
2532 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2533 // to do the call, we can't use PPCISD::CALL.
Dan Gohman475871a2008-07-27 21:46:04 +00002534 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Dale Johannesen39355f92009-02-04 02:34:38 +00002535 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
Gabor Greif93c53e52008-08-31 15:37:04 +00002536 2 + (InFlag.getNode() != 0));
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002537 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00002538
Chris Lattnerdc9971a2008-03-09 20:49:33 +00002539 // Copy the callee address into R12/X12 on darwin.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002540 if (isMachoABI) {
Chris Lattnerdc9971a2008-03-09 20:49:33 +00002541 unsigned Reg = Callee.getValueType() == MVT::i32 ? PPC::R12 : PPC::X12;
Dale Johannesen39355f92009-02-04 02:34:38 +00002542 Chain = DAG.getCopyToReg(Chain, dl, Reg, Callee, InFlag);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002543 InFlag = Chain.getValue(1);
2544 }
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002545
2546 NodeTys.clear();
2547 NodeTys.push_back(MVT::Other);
2548 NodeTys.push_back(MVT::Flag);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002549 Ops.push_back(Chain);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002550 CallOpc = isMachoABI ? PPCISD::BCTRL_Macho : PPCISD::BCTRL_ELF;
Gabor Greifba36cb52008-08-28 21:40:38 +00002551 Callee.setNode(0);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002552 // Add CTR register as callee so a bctr can be emitted later.
2553 if (isTailCall)
2554 Ops.push_back(DAG.getRegister(PPC::CTR, getPointerTy()));
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002555 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00002556
Chris Lattner4a45abf2006-06-10 01:14:28 +00002557 // If this is a direct call, pass the chain and the callee.
Gabor Greifba36cb52008-08-28 21:40:38 +00002558 if (Callee.getNode()) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002559 Ops.push_back(Chain);
2560 Ops.push_back(Callee);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002561 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002562 // If this is a tail call add stack pointer delta.
2563 if (isTailCall)
2564 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
2565
Chris Lattner4a45abf2006-06-10 01:14:28 +00002566 // Add argument registers to the end of the list so that they are known live
2567 // into the call.
2568 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Scott Michelfdc40a02009-02-17 22:15:04 +00002569 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Chris Lattner4a45abf2006-06-10 01:14:28 +00002570 RegsToPass[i].second.getValueType()));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002571
2572 // When performing tail call optimization the callee pops its arguments off
2573 // the stack. Account for this here so these bytes can be pushed back on in
2574 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
2575 int BytesCalleePops =
2576 (CC==CallingConv::Fast && PerformTailCallOpt) ? NumBytes : 0;
2577
Gabor Greifba36cb52008-08-28 21:40:38 +00002578 if (InFlag.getNode())
Chris Lattner4a45abf2006-06-10 01:14:28 +00002579 Ops.push_back(InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002580
2581 // Emit tail call.
2582 if (isTailCall) {
Gabor Greifba36cb52008-08-28 21:40:38 +00002583 assert(InFlag.getNode() &&
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002584 "Flag must be set. Depend on flag being set in LowerRET");
Dale Johannesen39355f92009-02-04 02:34:38 +00002585 Chain = DAG.getNode(PPCISD::TAILCALL, dl,
Dan Gohman095cc292008-09-13 01:54:27 +00002586 TheCall->getVTList(), &Ops[0], Ops.size());
Gabor Greifba36cb52008-08-28 21:40:38 +00002587 return SDValue(Chain.getNode(), Op.getResNo());
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002588 }
2589
Dale Johannesen39355f92009-02-04 02:34:38 +00002590 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Chris Lattner4a45abf2006-06-10 01:14:28 +00002591 InFlag = Chain.getValue(1);
2592
Chris Lattnere563bbc2008-10-11 22:08:30 +00002593 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2594 DAG.getIntPtrConstant(BytesCalleePops, true),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002595 InFlag);
Dan Gohman095cc292008-09-13 01:54:27 +00002596 if (TheCall->getValueType(0) != MVT::Other)
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002597 InFlag = Chain.getValue(1);
2598
Dan Gohman475871a2008-07-27 21:46:04 +00002599 SmallVector<SDValue, 16> ResultVals;
Dan Gohman7925ed02008-03-19 21:39:28 +00002600 SmallVector<CCValAssign, 16> RVLocs;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002601 unsigned CallerCC = DAG.getMachineFunction().getFunction()->getCallingConv();
2602 CCState CCInfo(CallerCC, isVarArg, TM, RVLocs);
Dan Gohman095cc292008-09-13 01:54:27 +00002603 CCInfo.AnalyzeCallResult(TheCall, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00002604
Dan Gohman7925ed02008-03-19 21:39:28 +00002605 // Copy all of the result registers out of their specified physreg.
2606 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2607 CCValAssign &VA = RVLocs[i];
Duncan Sands83ec4b62008-06-06 12:08:01 +00002608 MVT VT = VA.getValVT();
Dan Gohman7925ed02008-03-19 21:39:28 +00002609 assert(VA.isRegLoc() && "Can only return in registers!");
Scott Michelfdc40a02009-02-17 22:15:04 +00002610 Chain = DAG.getCopyFromReg(Chain, dl,
Dale Johannesen39355f92009-02-04 02:34:38 +00002611 VA.getLocReg(), VT, InFlag).getValue(1);
Dan Gohman7925ed02008-03-19 21:39:28 +00002612 ResultVals.push_back(Chain.getValue(0));
2613 InFlag = Chain.getValue(2);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002614 }
Dan Gohman7925ed02008-03-19 21:39:28 +00002615
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002616 // If the function returns void, just return the chain.
Dan Gohman7925ed02008-03-19 21:39:28 +00002617 if (RVLocs.empty())
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002618 return Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00002619
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002620 // Otherwise, merge everything together with a MERGE_VALUES node.
Dan Gohman7925ed02008-03-19 21:39:28 +00002621 ResultVals.push_back(Chain);
Dale Johannesen39355f92009-02-04 02:34:38 +00002622 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl, TheCall->getVTList(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00002623 &ResultVals[0], ResultVals.size());
Gabor Greif99a6cb92008-08-26 22:36:50 +00002624 return Res.getValue(Op.getResNo());
Chris Lattnerabde4602006-05-16 22:56:08 +00002625}
2626
Scott Michelfdc40a02009-02-17 22:15:04 +00002627SDValue PPCTargetLowering::LowerRET(SDValue Op, SelectionDAG &DAG,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002628 TargetMachine &TM) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002629 SmallVector<CCValAssign, 16> RVLocs;
2630 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Chris Lattner52387be2007-06-19 00:13:10 +00002631 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Dale Johannesena05dca42009-02-04 23:02:30 +00002632 DebugLoc dl = Op.getDebugLoc();
Chris Lattner52387be2007-06-19 00:13:10 +00002633 CCState CCInfo(CC, isVarArg, TM, RVLocs);
Gabor Greifba36cb52008-08-28 21:40:38 +00002634 CCInfo.AnalyzeReturn(Op.getNode(), RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00002635
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002636 // If this is the first return lowered for this function, add the regs to the
2637 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00002638 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002639 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00002640 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002641 }
2642
Dan Gohman475871a2008-07-27 21:46:04 +00002643 SDValue Chain = Op.getOperand(0);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002644
2645 Chain = GetPossiblePreceedingTailCall(Chain, PPCISD::TAILCALL);
2646 if (Chain.getOpcode() == PPCISD::TAILCALL) {
Dan Gohman475871a2008-07-27 21:46:04 +00002647 SDValue TailCall = Chain;
2648 SDValue TargetAddress = TailCall.getOperand(1);
2649 SDValue StackAdjustment = TailCall.getOperand(2);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002650
2651 assert(((TargetAddress.getOpcode() == ISD::Register &&
2652 cast<RegisterSDNode>(TargetAddress)->getReg() == PPC::CTR) ||
Bill Wendling056292f2008-09-16 21:48:12 +00002653 TargetAddress.getOpcode() == ISD::TargetExternalSymbol ||
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002654 TargetAddress.getOpcode() == ISD::TargetGlobalAddress ||
2655 isa<ConstantSDNode>(TargetAddress)) &&
2656 "Expecting an global address, external symbol, absolute value or register");
2657
2658 assert(StackAdjustment.getOpcode() == ISD::Constant &&
2659 "Expecting a const value");
2660
Dan Gohman475871a2008-07-27 21:46:04 +00002661 SmallVector<SDValue,8> Operands;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002662 Operands.push_back(Chain.getOperand(0));
2663 Operands.push_back(TargetAddress);
2664 Operands.push_back(StackAdjustment);
2665 // Copy registers used by the call. Last operand is a flag so it is not
2666 // copied.
2667 for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) {
2668 Operands.push_back(Chain.getOperand(i));
2669 }
Dale Johannesena05dca42009-02-04 23:02:30 +00002670 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Operands[0],
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002671 Operands.size());
2672 }
2673
Dan Gohman475871a2008-07-27 21:46:04 +00002674 SDValue Flag;
Scott Michelfdc40a02009-02-17 22:15:04 +00002675
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002676 // Copy the result values into the output registers.
2677 for (unsigned i = 0; i != RVLocs.size(); ++i) {
2678 CCValAssign &VA = RVLocs[i];
2679 assert(VA.isRegLoc() && "Can only return in registers!");
Scott Michelfdc40a02009-02-17 22:15:04 +00002680 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dale Johannesena05dca42009-02-04 23:02:30 +00002681 Op.getOperand(i*2+1), Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002682 Flag = Chain.getValue(1);
2683 }
2684
Gabor Greifba36cb52008-08-28 21:40:38 +00002685 if (Flag.getNode())
Dale Johannesena05dca42009-02-04 23:02:30 +00002686 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002687 else
Dale Johannesena05dca42009-02-04 23:02:30 +00002688 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00002689}
2690
Dan Gohman475871a2008-07-27 21:46:04 +00002691SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Jim Laskeyefc7e522006-12-04 22:04:42 +00002692 const PPCSubtarget &Subtarget) {
2693 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00002694 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00002695
Jim Laskeyefc7e522006-12-04 22:04:42 +00002696 // Get the corect type for pointers.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002697 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00002698
2699 // Construct the stack pointer operand.
2700 bool IsPPC64 = Subtarget.isPPC64();
2701 unsigned SP = IsPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00002702 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00002703
2704 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00002705 SDValue Chain = Op.getOperand(0);
2706 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00002707
Jim Laskeyefc7e522006-12-04 22:04:42 +00002708 // Load the old link SP.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002709 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr, NULL, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00002710
Jim Laskeyefc7e522006-12-04 22:04:42 +00002711 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002712 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00002713
Jim Laskeyefc7e522006-12-04 22:04:42 +00002714 // Store the old link SP.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002715 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, NULL, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00002716}
2717
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002718
2719
Dan Gohman475871a2008-07-27 21:46:04 +00002720SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002721PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00002722 MachineFunction &MF = DAG.getMachineFunction();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002723 bool IsPPC64 = PPCSubTarget.isPPC64();
2724 bool isMachoABI = PPCSubTarget.isMachoABI();
Duncan Sands83ec4b62008-06-06 12:08:01 +00002725 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002726
2727 // Get current frame pointer save index. The users of this index will be
2728 // primarily DYNALLOC instructions.
2729 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2730 int RASI = FI->getReturnAddrSaveIndex();
2731
2732 // If the frame pointer save index hasn't been defined yet.
2733 if (!RASI) {
2734 // Find out what the fix offset of the frame pointer save area.
2735 int LROffset = PPCFrameInfo::getReturnSaveOffset(IsPPC64, isMachoABI);
2736 // Allocate the frame index for frame pointer save area.
2737 RASI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, LROffset);
2738 // Save the result.
2739 FI->setReturnAddrSaveIndex(RASI);
2740 }
2741 return DAG.getFrameIndex(RASI, PtrVT);
2742}
2743
Dan Gohman475871a2008-07-27 21:46:04 +00002744SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002745PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
2746 MachineFunction &MF = DAG.getMachineFunction();
2747 bool IsPPC64 = PPCSubTarget.isPPC64();
2748 bool isMachoABI = PPCSubTarget.isMachoABI();
Duncan Sands83ec4b62008-06-06 12:08:01 +00002749 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00002750
2751 // Get current frame pointer save index. The users of this index will be
2752 // primarily DYNALLOC instructions.
2753 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2754 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002755
Jim Laskey2f616bf2006-11-16 22:43:37 +00002756 // If the frame pointer save index hasn't been defined yet.
2757 if (!FPSI) {
2758 // Find out what the fix offset of the frame pointer save area.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002759 int FPOffset = PPCFrameInfo::getFramePointerSaveOffset(IsPPC64, isMachoABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00002760
Jim Laskey2f616bf2006-11-16 22:43:37 +00002761 // Allocate the frame index for frame pointer save area.
Scott Michelfdc40a02009-02-17 22:15:04 +00002762 FPSI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, FPOffset);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002763 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00002764 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002765 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002766 return DAG.getFrameIndex(FPSI, PtrVT);
2767}
Jim Laskey2f616bf2006-11-16 22:43:37 +00002768
Dan Gohman475871a2008-07-27 21:46:04 +00002769SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002770 SelectionDAG &DAG,
2771 const PPCSubtarget &Subtarget) {
Jim Laskey2f616bf2006-11-16 22:43:37 +00002772 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00002773 SDValue Chain = Op.getOperand(0);
2774 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00002775 DebugLoc dl = Op.getDebugLoc();
2776
Jim Laskey2f616bf2006-11-16 22:43:37 +00002777 // Get the corect type for pointers.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002778 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00002779 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00002780 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00002781 DAG.getConstant(0, PtrVT), Size);
2782 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00002783 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002784 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00002785 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Jim Laskey2f616bf2006-11-16 22:43:37 +00002786 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00002787 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002788}
2789
Chris Lattner1a635d62006-04-14 06:01:58 +00002790/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
2791/// possible.
Dan Gohman475871a2008-07-27 21:46:04 +00002792SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00002793 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002794 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
2795 !Op.getOperand(2).getValueType().isFloatingPoint())
Dan Gohman475871a2008-07-27 21:46:04 +00002796 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00002797
Chris Lattner1a635d62006-04-14 06:01:58 +00002798 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00002799
Chris Lattner1a635d62006-04-14 06:01:58 +00002800 // Cannot handle SETEQ/SETNE.
Dan Gohman475871a2008-07-27 21:46:04 +00002801 if (CC == ISD::SETEQ || CC == ISD::SETNE) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00002802
Duncan Sands83ec4b62008-06-06 12:08:01 +00002803 MVT ResVT = Op.getValueType();
2804 MVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002805 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2806 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00002807 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00002808
Chris Lattner1a635d62006-04-14 06:01:58 +00002809 // If the RHS of the comparison is a 0.0, we don't need to do the
2810 // subtraction at all.
2811 if (isFloatingPointZero(RHS))
2812 switch (CC) {
2813 default: break; // SETUO etc aren't handled by fsel.
2814 case ISD::SETULT:
2815 case ISD::SETLT:
2816 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00002817 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002818 case ISD::SETGE:
2819 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
Dale Johannesende064702009-02-06 21:50:26 +00002820 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
2821 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00002822 case ISD::SETUGT:
2823 case ISD::SETGT:
2824 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00002825 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002826 case ISD::SETLE:
2827 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
Dale Johannesende064702009-02-06 21:50:26 +00002828 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
2829 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
2830 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00002831 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002832
Dan Gohman475871a2008-07-27 21:46:04 +00002833 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00002834 switch (CC) {
2835 default: break; // SETUO etc aren't handled by fsel.
2836 case ISD::SETULT:
2837 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00002838 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Chris Lattner1a635d62006-04-14 06:01:58 +00002839 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
Dale Johannesende064702009-02-06 21:50:26 +00002840 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
2841 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00002842 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002843 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00002844 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Chris Lattner1a635d62006-04-14 06:01:58 +00002845 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
Dale Johannesende064702009-02-06 21:50:26 +00002846 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
2847 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00002848 case ISD::SETUGT:
2849 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00002850 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Chris Lattner1a635d62006-04-14 06:01:58 +00002851 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
Dale Johannesende064702009-02-06 21:50:26 +00002852 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
2853 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00002854 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002855 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00002856 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Chris Lattner1a635d62006-04-14 06:01:58 +00002857 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
Dale Johannesende064702009-02-06 21:50:26 +00002858 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
2859 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00002860 }
Dan Gohman475871a2008-07-27 21:46:04 +00002861 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00002862}
2863
Chris Lattner1f873002007-11-28 18:44:47 +00002864// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen3484c092009-02-05 22:07:54 +00002865SDValue PPCTargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG,
2866 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002867 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00002868 SDValue Src = Op.getOperand(0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002869 if (Src.getValueType() == MVT::f32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00002870 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00002871
Dan Gohman475871a2008-07-27 21:46:04 +00002872 SDValue Tmp;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002873 switch (Op.getValueType().getSimpleVT()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00002874 default: assert(0 && "Unhandled FP_TO_SINT type in custom expander!");
2875 case MVT::i32:
Dale Johannesen33c960f2009-02-04 20:06:27 +00002876 Tmp = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00002877 break;
2878 case MVT::i64:
Dale Johannesen33c960f2009-02-04 20:06:27 +00002879 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00002880 break;
2881 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00002882
Chris Lattner1a635d62006-04-14 06:01:58 +00002883 // Convert the FP value to an int value through memory.
Dan Gohman475871a2008-07-27 21:46:04 +00002884 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00002885
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002886 // Emit a store to the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002887 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr, NULL, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002888
2889 // Result is a load from the stack slot. If loading 4 bytes, make sure to
2890 // add in a bias.
Chris Lattner1a635d62006-04-14 06:01:58 +00002891 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00002892 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002893 DAG.getConstant(4, FIPtr.getValueType()));
Dale Johannesen33c960f2009-02-04 20:06:27 +00002894 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002895}
2896
Dan Gohman475871a2008-07-27 21:46:04 +00002897SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00002898 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00002899 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
2900 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00002901 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00002902
Chris Lattner1a635d62006-04-14 06:01:58 +00002903 if (Op.getOperand(0).getValueType() == MVT::i64) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002904 SDValue Bits = DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002905 MVT::f64, Op.getOperand(0));
2906 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
Chris Lattner1a635d62006-04-14 06:01:58 +00002907 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00002908 FP = DAG.getNode(ISD::FP_ROUND, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002909 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00002910 return FP;
2911 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002912
Chris Lattner1a635d62006-04-14 06:01:58 +00002913 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
2914 "Unhandled SINT_TO_FP type in custom expander!");
2915 // Since we only generate this in 64-bit mode, we can take advantage of
2916 // 64-bit registers. In particular, sign extend the input value into the
2917 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
2918 // then lfd it and fcfid it.
2919 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
2920 int FrameIdx = FrameInfo->CreateStackObject(8, 8);
Duncan Sands83ec4b62008-06-06 12:08:01 +00002921 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00002922 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002923
Dale Johannesen33c960f2009-02-04 20:06:27 +00002924 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00002925 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002926
Chris Lattner1a635d62006-04-14 06:01:58 +00002927 // STD the extended value into the stack slot.
Dan Gohmana54cf172008-07-11 22:44:52 +00002928 MachineMemOperand MO(PseudoSourceValue::getFixedStack(FrameIdx),
2929 MachineMemOperand::MOStore, 0, 8, 8);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002930 SDValue Store = DAG.getNode(PPCISD::STD_32, dl, MVT::Other,
Chris Lattner1a635d62006-04-14 06:01:58 +00002931 DAG.getEntryNode(), Ext64, FIdx,
Dan Gohman69de1932008-02-06 22:27:42 +00002932 DAG.getMemOperand(MO));
Chris Lattner1a635d62006-04-14 06:01:58 +00002933 // Load the value as a double.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002934 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, NULL, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00002935
Chris Lattner1a635d62006-04-14 06:01:58 +00002936 // FCFID it and return it.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002937 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
Chris Lattner1a635d62006-04-14 06:01:58 +00002938 if (Op.getValueType() == MVT::f32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00002939 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00002940 return FP;
2941}
2942
Dan Gohman475871a2008-07-27 21:46:04 +00002943SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00002944 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002945 /*
2946 The rounding mode is in bits 30:31 of FPSR, and has the following
2947 settings:
2948 00 Round to nearest
2949 01 Round to 0
2950 10 Round to +inf
2951 11 Round to -inf
2952
2953 FLT_ROUNDS, on the other hand, expects the following:
2954 -1 Undefined
2955 0 Round to 0
2956 1 Round to nearest
2957 2 Round to +inf
2958 3 Round to -inf
2959
2960 To perform the conversion, we do:
2961 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
2962 */
2963
2964 MachineFunction &MF = DAG.getMachineFunction();
Duncan Sands83ec4b62008-06-06 12:08:01 +00002965 MVT VT = Op.getValueType();
2966 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2967 std::vector<MVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00002968 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002969
2970 // Save FP Control Word to register
2971 NodeTys.push_back(MVT::f64); // return register
2972 NodeTys.push_back(MVT::Flag); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00002973 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002974
2975 // Save FP register to stack slot
2976 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Dan Gohman475871a2008-07-27 21:46:04 +00002977 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002978 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002979 StackSlot, NULL, 0);
2980
2981 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00002982 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002983 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
2984 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, NULL, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002985
2986 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00002987 SDValue CWD1 =
Dale Johannesen33c960f2009-02-04 20:06:27 +00002988 DAG.getNode(ISD::AND, dl, MVT::i32,
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002989 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00002990 SDValue CWD2 =
Dale Johannesen33c960f2009-02-04 20:06:27 +00002991 DAG.getNode(ISD::SRL, dl, MVT::i32,
2992 DAG.getNode(ISD::AND, dl, MVT::i32,
2993 DAG.getNode(ISD::XOR, dl, MVT::i32,
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002994 CWD, DAG.getConstant(3, MVT::i32)),
2995 DAG.getConstant(3, MVT::i32)),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00002996 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002997
Dan Gohman475871a2008-07-27 21:46:04 +00002998 SDValue RetVal =
Dale Johannesen33c960f2009-02-04 20:06:27 +00002999 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003000
Duncan Sands83ec4b62008-06-06 12:08:01 +00003001 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00003002 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003003}
3004
Dan Gohman475871a2008-07-27 21:46:04 +00003005SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003006 MVT VT = Op.getValueType();
3007 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003008 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003009 assert(Op.getNumOperands() == 3 &&
3010 VT == Op.getOperand(1).getValueType() &&
3011 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003012
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003013 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003014 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003015 SDValue Lo = Op.getOperand(0);
3016 SDValue Hi = Op.getOperand(1);
3017 SDValue Amt = Op.getOperand(2);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003018 MVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003019
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003020 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003021 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003022 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
3023 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
3024 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
3025 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003026 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003027 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
3028 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3029 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003030 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003031 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003032}
3033
Dan Gohman475871a2008-07-27 21:46:04 +00003034SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003035 MVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003036 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003037 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003038 assert(Op.getNumOperands() == 3 &&
3039 VT == Op.getOperand(1).getValueType() &&
3040 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003041
Dan Gohman9ed06db2008-03-07 20:36:53 +00003042 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003043 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003044 SDValue Lo = Op.getOperand(0);
3045 SDValue Hi = Op.getOperand(1);
3046 SDValue Amt = Op.getOperand(2);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003047 MVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003048
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003049 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003050 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003051 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3052 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3053 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3054 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003055 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003056 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
3057 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3058 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003059 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003060 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003061}
3062
Dan Gohman475871a2008-07-27 21:46:04 +00003063SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003064 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003065 MVT VT = Op.getValueType();
3066 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003067 assert(Op.getNumOperands() == 3 &&
3068 VT == Op.getOperand(1).getValueType() &&
3069 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003070
Dan Gohman9ed06db2008-03-07 20:36:53 +00003071 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00003072 SDValue Lo = Op.getOperand(0);
3073 SDValue Hi = Op.getOperand(1);
3074 SDValue Amt = Op.getOperand(2);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003075 MVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003076
Dale Johannesenf5d97892009-02-04 01:48:28 +00003077 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003078 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00003079 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3080 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3081 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3082 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003083 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00003084 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
3085 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
3086 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003087 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00003088 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003089 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003090}
3091
3092//===----------------------------------------------------------------------===//
3093// Vector related lowering.
3094//
3095
Chris Lattner4a998b92006-04-17 06:00:21 +00003096/// BuildSplatI - Build a canonical splati of Val with an element size of
3097/// SplatSize. Cast the result to VT.
Dan Gohman475871a2008-07-27 21:46:04 +00003098static SDValue BuildSplatI(int Val, unsigned SplatSize, MVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00003099 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00003100 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00003101
Duncan Sands83ec4b62008-06-06 12:08:01 +00003102 static const MVT VTys[] = { // canonical VT to use for each size.
Chris Lattner4a998b92006-04-17 06:00:21 +00003103 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
3104 };
Chris Lattner70fa4932006-12-01 01:45:39 +00003105
Duncan Sands83ec4b62008-06-06 12:08:01 +00003106 MVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003107
Chris Lattner70fa4932006-12-01 01:45:39 +00003108 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
3109 if (Val == -1)
3110 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00003111
Duncan Sands83ec4b62008-06-06 12:08:01 +00003112 MVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003113
Chris Lattner4a998b92006-04-17 06:00:21 +00003114 // Build a canonical splat for this value.
Dan Gohman475871a2008-07-27 21:46:04 +00003115 SDValue Elt = DAG.getConstant(Val, CanonicalVT.getVectorElementType());
3116 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003117 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00003118 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
3119 &Ops[0], Ops.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00003120 return DAG.getNode(ISD::BIT_CONVERT, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003121}
3122
Chris Lattnere7c768e2006-04-18 03:24:30 +00003123/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00003124/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003125static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00003126 SelectionDAG &DAG, DebugLoc dl,
3127 MVT DestVT = MVT::Other) {
Chris Lattnere7c768e2006-04-18 03:24:30 +00003128 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003129 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Chris Lattner6876e662006-04-17 06:58:41 +00003130 DAG.getConstant(IID, MVT::i32), LHS, RHS);
3131}
3132
Chris Lattnere7c768e2006-04-18 03:24:30 +00003133/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
3134/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003135static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00003136 SDValue Op2, SelectionDAG &DAG,
3137 DebugLoc dl, MVT DestVT = MVT::Other) {
Chris Lattnere7c768e2006-04-18 03:24:30 +00003138 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003139 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Chris Lattnere7c768e2006-04-18 03:24:30 +00003140 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
3141}
3142
3143
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003144/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
3145/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00003146static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Dale Johannesened2eee62009-02-06 01:31:28 +00003147 MVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003148 // Force LHS/RHS to be the right type.
Dale Johannesened2eee62009-02-06 01:31:28 +00003149 LHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, LHS);
3150 RHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00003151
Dan Gohman475871a2008-07-27 21:46:04 +00003152 SDValue Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003153 for (unsigned i = 0; i != 16; ++i)
Duncan Sandsd038e042008-07-21 10:20:31 +00003154 Ops[i] = DAG.getConstant(i+Amt, MVT::i8);
Dale Johannesened2eee62009-02-06 01:31:28 +00003155 SDValue T = DAG.getNode(ISD::VECTOR_SHUFFLE, dl, MVT::v16i8, LHS, RHS,
Evan Chenga87008d2009-02-25 22:49:59 +00003156 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8, Ops,16));
Dale Johannesened2eee62009-02-06 01:31:28 +00003157 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003158}
3159
Chris Lattnerf1b47082006-04-14 05:19:18 +00003160// If this is a case we can't handle, return null and let the default
3161// expansion code take care of it. If we CAN select this case, and if it
3162// selects to a single instruction, return Op. Otherwise, if we can codegen
3163// this case more efficiently than a constant pool load, lower it to the
3164// sequence of ops that should be used.
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003165SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesened2eee62009-02-06 01:31:28 +00003166 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003167 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
3168 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00003169
Bob Wilson24e338e2009-03-02 23:24:16 +00003170 // Check if this is a splat of a constant value.
3171 APInt APSplatBits, APSplatUndef;
3172 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003173 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00003174 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
3175 HasAnyUndefs) || SplatBitSize > 32)
3176 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00003177
Bob Wilsonf2950b02009-03-03 19:26:27 +00003178 unsigned SplatBits = APSplatBits.getZExtValue();
3179 unsigned SplatUndef = APSplatUndef.getZExtValue();
3180 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00003181
Bob Wilsonf2950b02009-03-03 19:26:27 +00003182 // First, handle single instruction cases.
3183
3184 // All zeros?
3185 if (SplatBits == 0) {
3186 // Canonicalize all zero vectors to be v4i32.
3187 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
3188 SDValue Z = DAG.getConstant(0, MVT::i32);
3189 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
3190 Op = DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003191 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003192 return Op;
3193 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00003194
Bob Wilsonf2950b02009-03-03 19:26:27 +00003195 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
3196 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
3197 (32-SplatBitSize));
3198 if (SextVal >= -16 && SextVal <= 15)
3199 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00003200
3201
Bob Wilsonf2950b02009-03-03 19:26:27 +00003202 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00003203
Bob Wilsonf2950b02009-03-03 19:26:27 +00003204 // If this value is in the range [-32,30] and is even, use:
3205 // tmp = VSPLTI[bhw], result = add tmp, tmp
3206 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
3207 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
3208 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
3209 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
3210 }
3211
3212 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
3213 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
3214 // for fneg/fabs.
3215 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
3216 // Make -1 and vspltisw -1:
3217 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
3218
3219 // Make the VSLW intrinsic, computing 0x8000_0000.
3220 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
3221 OnesV, DAG, dl);
3222
3223 // xor by OnesV to invert it.
3224 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
3225 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
3226 }
3227
3228 // Check to see if this is a wide variety of vsplti*, binop self cases.
3229 static const signed char SplatCsts[] = {
3230 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
3231 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
3232 };
3233
3234 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
3235 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
3236 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
3237 int i = SplatCsts[idx];
3238
3239 // Figure out what shift amount will be used by altivec if shifted by i in
3240 // this splat size.
3241 unsigned TypeShiftAmt = i & (SplatBitSize-1);
3242
3243 // vsplti + shl self.
3244 if (SextVal == (i << (int)TypeShiftAmt)) {
3245 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
3246 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3247 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
3248 Intrinsic::ppc_altivec_vslw
3249 };
3250 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Dale Johannesened2eee62009-02-06 01:31:28 +00003251 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003252 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003253
Bob Wilsonf2950b02009-03-03 19:26:27 +00003254 // vsplti + srl self.
3255 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
3256 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
3257 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3258 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
3259 Intrinsic::ppc_altivec_vsrw
3260 };
3261 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Dale Johannesened2eee62009-02-06 01:31:28 +00003262 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003263 }
3264
Bob Wilsonf2950b02009-03-03 19:26:27 +00003265 // vsplti + sra self.
3266 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
3267 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
3268 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3269 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
3270 Intrinsic::ppc_altivec_vsraw
3271 };
3272 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
3273 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003274 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003275
Bob Wilsonf2950b02009-03-03 19:26:27 +00003276 // vsplti + rol self.
3277 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
3278 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
3279 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
3280 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3281 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
3282 Intrinsic::ppc_altivec_vrlw
3283 };
3284 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
3285 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
3286 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003287
Bob Wilsonf2950b02009-03-03 19:26:27 +00003288 // t = vsplti c, result = vsldoi t, t, 1
3289 if (SextVal == ((i << 8) | (i >> (TypeShiftAmt-8)))) {
3290 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
3291 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003292 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003293 // t = vsplti c, result = vsldoi t, t, 2
3294 if (SextVal == ((i << 16) | (i >> (TypeShiftAmt-16)))) {
3295 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
3296 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003297 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003298 // t = vsplti c, result = vsldoi t, t, 3
3299 if (SextVal == ((i << 24) | (i >> (TypeShiftAmt-24)))) {
3300 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
3301 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
3302 }
3303 }
3304
3305 // Three instruction sequences.
3306
3307 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
3308 if (SextVal >= 0 && SextVal <= 31) {
3309 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
3310 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
3311 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
3312 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), LHS);
3313 }
3314 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
3315 if (SextVal >= -31 && SextVal <= 0) {
3316 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
3317 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
3318 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
3319 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003320 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003321
Dan Gohman475871a2008-07-27 21:46:04 +00003322 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00003323}
3324
Chris Lattner59138102006-04-17 05:28:54 +00003325/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3326/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00003327static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00003328 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00003329 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00003330 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00003331 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00003332 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003333
Chris Lattner59138102006-04-17 05:28:54 +00003334 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00003335 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00003336 OP_VMRGHW,
3337 OP_VMRGLW,
3338 OP_VSPLTISW0,
3339 OP_VSPLTISW1,
3340 OP_VSPLTISW2,
3341 OP_VSPLTISW3,
3342 OP_VSLDOI4,
3343 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00003344 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00003345 };
Scott Michelfdc40a02009-02-17 22:15:04 +00003346
Chris Lattner59138102006-04-17 05:28:54 +00003347 if (OpNum == OP_COPY) {
3348 if (LHSID == (1*9+2)*9+3) return LHS;
3349 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3350 return RHS;
3351 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003352
Dan Gohman475871a2008-07-27 21:46:04 +00003353 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00003354 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
3355 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00003356
Chris Lattner59138102006-04-17 05:28:54 +00003357 unsigned ShufIdxs[16];
3358 switch (OpNum) {
3359 default: assert(0 && "Unknown i32 permute!");
3360 case OP_VMRGHW:
3361 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
3362 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
3363 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
3364 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
3365 break;
3366 case OP_VMRGLW:
3367 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
3368 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
3369 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
3370 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
3371 break;
3372 case OP_VSPLTISW0:
3373 for (unsigned i = 0; i != 16; ++i)
3374 ShufIdxs[i] = (i&3)+0;
3375 break;
3376 case OP_VSPLTISW1:
3377 for (unsigned i = 0; i != 16; ++i)
3378 ShufIdxs[i] = (i&3)+4;
3379 break;
3380 case OP_VSPLTISW2:
3381 for (unsigned i = 0; i != 16; ++i)
3382 ShufIdxs[i] = (i&3)+8;
3383 break;
3384 case OP_VSPLTISW3:
3385 for (unsigned i = 0; i != 16; ++i)
3386 ShufIdxs[i] = (i&3)+12;
3387 break;
3388 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00003389 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00003390 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00003391 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00003392 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00003393 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00003394 }
Dan Gohman475871a2008-07-27 21:46:04 +00003395 SDValue Ops[16];
Chris Lattner59138102006-04-17 05:28:54 +00003396 for (unsigned i = 0; i != 16; ++i)
Duncan Sandsd038e042008-07-21 10:20:31 +00003397 Ops[i] = DAG.getConstant(ShufIdxs[i], MVT::i8);
Scott Michelfdc40a02009-02-17 22:15:04 +00003398
3399 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, OpLHS.getValueType(),
Dale Johannesened2eee62009-02-06 01:31:28 +00003400 OpLHS, OpRHS,
Evan Chenga87008d2009-02-25 22:49:59 +00003401 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8, Ops, 16));
Chris Lattner59138102006-04-17 05:28:54 +00003402}
3403
Chris Lattnerf1b47082006-04-14 05:19:18 +00003404/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
3405/// is a shuffle we can handle in a single instruction, return it. Otherwise,
3406/// return the code it can be lowered into. Worst case, it can always be
3407/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00003408SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003409 SelectionDAG &DAG) {
Dale Johannesened2eee62009-02-06 01:31:28 +00003410 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003411 SDValue V1 = Op.getOperand(0);
3412 SDValue V2 = Op.getOperand(1);
3413 SDValue PermMask = Op.getOperand(2);
Scott Michelfdc40a02009-02-17 22:15:04 +00003414
Chris Lattnerf1b47082006-04-14 05:19:18 +00003415 // Cases that are handled by instructions that take permute immediates
3416 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
3417 // selected by the instruction selector.
3418 if (V2.getOpcode() == ISD::UNDEF) {
Gabor Greifba36cb52008-08-28 21:40:38 +00003419 if (PPC::isSplatShuffleMask(PermMask.getNode(), 1) ||
3420 PPC::isSplatShuffleMask(PermMask.getNode(), 2) ||
3421 PPC::isSplatShuffleMask(PermMask.getNode(), 4) ||
3422 PPC::isVPKUWUMShuffleMask(PermMask.getNode(), true) ||
3423 PPC::isVPKUHUMShuffleMask(PermMask.getNode(), true) ||
3424 PPC::isVSLDOIShuffleMask(PermMask.getNode(), true) != -1 ||
3425 PPC::isVMRGLShuffleMask(PermMask.getNode(), 1, true) ||
3426 PPC::isVMRGLShuffleMask(PermMask.getNode(), 2, true) ||
3427 PPC::isVMRGLShuffleMask(PermMask.getNode(), 4, true) ||
3428 PPC::isVMRGHShuffleMask(PermMask.getNode(), 1, true) ||
3429 PPC::isVMRGHShuffleMask(PermMask.getNode(), 2, true) ||
3430 PPC::isVMRGHShuffleMask(PermMask.getNode(), 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00003431 return Op;
3432 }
3433 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003434
Chris Lattnerf1b47082006-04-14 05:19:18 +00003435 // Altivec has a variety of "shuffle immediates" that take two vector inputs
3436 // and produce a fixed permutation. If any of these match, do not lower to
3437 // VPERM.
Gabor Greifba36cb52008-08-28 21:40:38 +00003438 if (PPC::isVPKUWUMShuffleMask(PermMask.getNode(), false) ||
3439 PPC::isVPKUHUMShuffleMask(PermMask.getNode(), false) ||
3440 PPC::isVSLDOIShuffleMask(PermMask.getNode(), false) != -1 ||
3441 PPC::isVMRGLShuffleMask(PermMask.getNode(), 1, false) ||
3442 PPC::isVMRGLShuffleMask(PermMask.getNode(), 2, false) ||
3443 PPC::isVMRGLShuffleMask(PermMask.getNode(), 4, false) ||
3444 PPC::isVMRGHShuffleMask(PermMask.getNode(), 1, false) ||
3445 PPC::isVMRGHShuffleMask(PermMask.getNode(), 2, false) ||
3446 PPC::isVMRGHShuffleMask(PermMask.getNode(), 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00003447 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003448
Chris Lattner59138102006-04-17 05:28:54 +00003449 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
3450 // perfect shuffle table to emit an optimal matching sequence.
3451 unsigned PFIndexes[4];
3452 bool isFourElementShuffle = true;
3453 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
3454 unsigned EltNo = 8; // Start out undef.
3455 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
3456 if (PermMask.getOperand(i*4+j).getOpcode() == ISD::UNDEF)
3457 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00003458
3459 unsigned ByteSource =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003460 cast<ConstantSDNode>(PermMask.getOperand(i*4+j))->getZExtValue();
Chris Lattner59138102006-04-17 05:28:54 +00003461 if ((ByteSource & 3) != j) {
3462 isFourElementShuffle = false;
3463 break;
3464 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003465
Chris Lattner59138102006-04-17 05:28:54 +00003466 if (EltNo == 8) {
3467 EltNo = ByteSource/4;
3468 } else if (EltNo != ByteSource/4) {
3469 isFourElementShuffle = false;
3470 break;
3471 }
3472 }
3473 PFIndexes[i] = EltNo;
3474 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003475
3476 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00003477 // perfect shuffle vector to determine if it is cost effective to do this as
3478 // discrete instructions, or whether we should use a vperm.
3479 if (isFourElementShuffle) {
3480 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00003481 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00003482 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00003483
Chris Lattner59138102006-04-17 05:28:54 +00003484 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3485 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00003486
Chris Lattner59138102006-04-17 05:28:54 +00003487 // Determining when to avoid vperm is tricky. Many things affect the cost
3488 // of vperm, particularly how many times the perm mask needs to be computed.
3489 // For example, if the perm mask can be hoisted out of a loop or is already
3490 // used (perhaps because there are multiple permutes with the same shuffle
3491 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
3492 // the loop requires an extra register.
3493 //
3494 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00003495 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00003496 // available, if this block is within a loop, we should avoid using vperm
3497 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00003498 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00003499 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00003500 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003501
Chris Lattnerf1b47082006-04-14 05:19:18 +00003502 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
3503 // vector that will get spilled to the constant pool.
3504 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00003505
Chris Lattnerf1b47082006-04-14 05:19:18 +00003506 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
3507 // that it is in input element units, not in bytes. Convert now.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003508 MVT EltVT = V1.getValueType().getVectorElementType();
3509 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00003510
Dan Gohman475871a2008-07-27 21:46:04 +00003511 SmallVector<SDValue, 16> ResultMask;
Chris Lattnerf1b47082006-04-14 05:19:18 +00003512 for (unsigned i = 0, e = PermMask.getNumOperands(); i != e; ++i) {
Chris Lattner730b4562006-04-15 23:48:05 +00003513 unsigned SrcElt;
3514 if (PermMask.getOperand(i).getOpcode() == ISD::UNDEF)
3515 SrcElt = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00003516 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003517 SrcElt = cast<ConstantSDNode>(PermMask.getOperand(i))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00003518
Chris Lattnerf1b47082006-04-14 05:19:18 +00003519 for (unsigned j = 0; j != BytesPerElement; ++j)
3520 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
3521 MVT::i8));
3522 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003523
Evan Chenga87008d2009-02-25 22:49:59 +00003524 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
3525 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00003526 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003527}
3528
Chris Lattner90564f22006-04-18 17:59:36 +00003529/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
3530/// altivec comparison. If it is, return true and fill in Opc/isDot with
3531/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00003532static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00003533 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003534 unsigned IntrinsicID =
3535 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00003536 CompareOpc = -1;
3537 isDot = false;
3538 switch (IntrinsicID) {
3539 default: return false;
3540 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00003541 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
3542 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
3543 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
3544 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
3545 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
3546 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
3547 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
3548 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
3549 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
3550 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
3551 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
3552 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
3553 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00003554
Chris Lattner1a635d62006-04-14 06:01:58 +00003555 // Normal Comparisons.
3556 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
3557 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
3558 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
3559 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
3560 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
3561 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
3562 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
3563 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
3564 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
3565 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
3566 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
3567 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
3568 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
3569 }
Chris Lattner90564f22006-04-18 17:59:36 +00003570 return true;
3571}
3572
3573/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
3574/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00003575SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003576 SelectionDAG &DAG) {
Chris Lattner90564f22006-04-18 17:59:36 +00003577 // If this is a lowered altivec predicate compare, CompareOpc is set to the
3578 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00003579 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00003580 int CompareOpc;
3581 bool isDot;
3582 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00003583 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00003584
Chris Lattner90564f22006-04-18 17:59:36 +00003585 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00003586 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00003587 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner1a635d62006-04-14 06:01:58 +00003588 Op.getOperand(1), Op.getOperand(2),
3589 DAG.getConstant(CompareOpc, MVT::i32));
Dale Johannesen3484c092009-02-05 22:07:54 +00003590 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00003591 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003592
Chris Lattner1a635d62006-04-14 06:01:58 +00003593 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00003594 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00003595 Op.getOperand(2), // LHS
3596 Op.getOperand(3), // RHS
3597 DAG.getConstant(CompareOpc, MVT::i32)
3598 };
Duncan Sands83ec4b62008-06-06 12:08:01 +00003599 std::vector<MVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00003600 VTs.push_back(Op.getOperand(2).getValueType());
3601 VTs.push_back(MVT::Flag);
Dale Johannesen3484c092009-02-05 22:07:54 +00003602 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00003603
Chris Lattner1a635d62006-04-14 06:01:58 +00003604 // Now that we have the comparison, emit a copy from the CR to a GPR.
3605 // This is flagged to the above dot comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00003606 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00003607 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00003608 CompNode.getValue(1));
3609
Chris Lattner1a635d62006-04-14 06:01:58 +00003610 // Unpack the result based on how the target uses it.
3611 unsigned BitNo; // Bit # of CR6.
3612 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003613 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00003614 default: // Can't happen, don't crash on invalid number though.
3615 case 0: // Return the value of the EQ bit of CR6.
3616 BitNo = 0; InvertBit = false;
3617 break;
3618 case 1: // Return the inverted value of the EQ bit of CR6.
3619 BitNo = 0; InvertBit = true;
3620 break;
3621 case 2: // Return the value of the LT bit of CR6.
3622 BitNo = 2; InvertBit = false;
3623 break;
3624 case 3: // Return the inverted value of the LT bit of CR6.
3625 BitNo = 2; InvertBit = true;
3626 break;
3627 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003628
Chris Lattner1a635d62006-04-14 06:01:58 +00003629 // Shift the bit into the low position.
Dale Johannesen3484c092009-02-05 22:07:54 +00003630 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
Chris Lattner1a635d62006-04-14 06:01:58 +00003631 DAG.getConstant(8-(3-BitNo), MVT::i32));
3632 // Isolate the bit.
Dale Johannesen3484c092009-02-05 22:07:54 +00003633 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
Chris Lattner1a635d62006-04-14 06:01:58 +00003634 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00003635
Chris Lattner1a635d62006-04-14 06:01:58 +00003636 // If we are supposed to, toggle the bit.
3637 if (InvertBit)
Dale Johannesen3484c092009-02-05 22:07:54 +00003638 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
Chris Lattner1a635d62006-04-14 06:01:58 +00003639 DAG.getConstant(1, MVT::i32));
3640 return Flags;
3641}
3642
Scott Michelfdc40a02009-02-17 22:15:04 +00003643SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003644 SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003645 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00003646 // Create a stack slot that is 16-byte aligned.
3647 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
3648 int FrameIdx = FrameInfo->CreateStackObject(16, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003649 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00003650 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00003651
Chris Lattner1a635d62006-04-14 06:01:58 +00003652 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003653 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Evan Cheng8b2794a2006-10-13 21:14:26 +00003654 Op.getOperand(0), FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003655 // Load it out.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003656 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003657}
3658
Dan Gohman475871a2008-07-27 21:46:04 +00003659SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) {
Dale Johannesened2eee62009-02-06 01:31:28 +00003660 DebugLoc dl = Op.getDebugLoc();
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003661 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00003662 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003663
Dale Johannesened2eee62009-02-06 01:31:28 +00003664 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
3665 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00003666
Dan Gohman475871a2008-07-27 21:46:04 +00003667 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00003668 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00003669
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003670 // Shrinkify inputs to v8i16.
Dale Johannesened2eee62009-02-06 01:31:28 +00003671 LHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, LHS);
3672 RHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, RHS);
3673 RHSSwap = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00003674
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003675 // Low parts multiplied together, generating 32-bit results (we ignore the
3676 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00003677 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Dale Johannesened2eee62009-02-06 01:31:28 +00003678 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00003679
Dan Gohman475871a2008-07-27 21:46:04 +00003680 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00003681 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003682 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00003683 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00003684 Neg16, DAG, dl);
3685 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003686 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003687 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003688
Dale Johannesened2eee62009-02-06 01:31:28 +00003689 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003690
Chris Lattnercea2aa72006-04-18 04:28:57 +00003691 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00003692 LHS, RHS, Zero, DAG, dl);
Chris Lattner19a81522006-04-18 03:57:35 +00003693 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003694 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003695
Chris Lattner19a81522006-04-18 03:57:35 +00003696 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00003697 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Dale Johannesened2eee62009-02-06 01:31:28 +00003698 LHS, RHS, DAG, dl, MVT::v8i16);
3699 EvenParts = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00003700
Chris Lattner19a81522006-04-18 03:57:35 +00003701 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00003702 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Dale Johannesened2eee62009-02-06 01:31:28 +00003703 LHS, RHS, DAG, dl, MVT::v8i16);
3704 OddParts = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00003705
Chris Lattner19a81522006-04-18 03:57:35 +00003706 // Merge the results together.
Dan Gohman475871a2008-07-27 21:46:04 +00003707 SDValue Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00003708 for (unsigned i = 0; i != 8; ++i) {
Chris Lattnere2199452006-08-11 17:38:39 +00003709 Ops[i*2 ] = DAG.getConstant(2*i+1, MVT::i8);
3710 Ops[i*2+1] = DAG.getConstant(2*i+1+16, MVT::i8);
Chris Lattner19a81522006-04-18 03:57:35 +00003711 }
Dale Johannesened2eee62009-02-06 01:31:28 +00003712 return DAG.getNode(ISD::VECTOR_SHUFFLE, dl, MVT::v16i8, EvenParts, OddParts,
Evan Chenga87008d2009-02-25 22:49:59 +00003713 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8, Ops, 16));
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003714 } else {
3715 assert(0 && "Unknown mul to lower!");
3716 abort();
3717 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00003718}
3719
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003720/// LowerOperation - Provide custom lowering hooks for some operations.
3721///
Dan Gohman475871a2008-07-27 21:46:04 +00003722SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003723 switch (Op.getOpcode()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003724 default: assert(0 && "Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00003725 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
3726 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00003727 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00003728 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00003729 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bill Wendling77959322008-09-17 00:30:57 +00003730 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003731 case ISD::VASTART:
Nicolas Geoffray01119992007-04-03 13:59:52 +00003732 return LowerVASTART(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
3733 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00003734
3735 case ISD::VAARG:
Nicolas Geoffray01119992007-04-03 13:59:52 +00003736 return LowerVAARG(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
3737 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
3738
Chris Lattneref957102006-06-21 00:34:03 +00003739 case ISD::FORMAL_ARGUMENTS:
Scott Michelfdc40a02009-02-17 22:15:04 +00003740 return LowerFORMAL_ARGUMENTS(Op, DAG, VarArgsFrameIndex,
Nicolas Geoffray01119992007-04-03 13:59:52 +00003741 VarArgsStackOffset, VarArgsNumGPR,
3742 VarArgsNumFPR, PPCSubTarget);
3743
Dan Gohman7925ed02008-03-19 21:39:28 +00003744 case ISD::CALL: return LowerCALL(Op, DAG, PPCSubTarget,
3745 getTargetMachine());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003746 case ISD::RET: return LowerRET(Op, DAG, getTargetMachine());
Jim Laskeyefc7e522006-12-04 22:04:42 +00003747 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00003748 case ISD::DYNAMIC_STACKALLOC:
3749 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00003750
Chris Lattner1a635d62006-04-14 06:01:58 +00003751 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen3484c092009-02-05 22:07:54 +00003752 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG,
3753 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00003754 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00003755 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003756
Chris Lattner1a635d62006-04-14 06:01:58 +00003757 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003758 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
3759 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
3760 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003761
Chris Lattner1a635d62006-04-14 06:01:58 +00003762 // Vector-related lowering.
3763 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
3764 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
3765 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
3766 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00003767 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003768
Chris Lattner3fc027d2007-12-08 06:59:59 +00003769 // Frame & Return address.
3770 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00003771 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00003772 }
Dan Gohman475871a2008-07-27 21:46:04 +00003773 return SDValue();
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003774}
3775
Duncan Sands1607f052008-12-01 11:39:25 +00003776void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
3777 SmallVectorImpl<SDValue>&Results,
3778 SelectionDAG &DAG) {
Dale Johannesen3484c092009-02-05 22:07:54 +00003779 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00003780 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00003781 default:
Duncan Sands1607f052008-12-01 11:39:25 +00003782 assert(false && "Do not know how to custom type legalize this operation!");
3783 return;
3784 case ISD::FP_ROUND_INREG: {
3785 assert(N->getValueType(0) == MVT::ppcf128);
3786 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00003787 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Dale Johannesen3484c092009-02-05 22:07:54 +00003788 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00003789 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00003790 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
3791 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00003792 DAG.getIntPtrConstant(1));
3793
3794 // This sequence changes FPSCR to do round-to-zero, adds the two halves
3795 // of the long double, and puts FPSCR back the way it was. We do not
3796 // actually model FPSCR.
3797 std::vector<MVT> NodeTys;
3798 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
3799
3800 NodeTys.push_back(MVT::f64); // Return register
3801 NodeTys.push_back(MVT::Flag); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00003802 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00003803 MFFSreg = Result.getValue(0);
3804 InFlag = Result.getValue(1);
3805
3806 NodeTys.clear();
3807 NodeTys.push_back(MVT::Flag); // Returns a flag
3808 Ops[0] = DAG.getConstant(31, MVT::i32);
3809 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00003810 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00003811 InFlag = Result.getValue(0);
3812
3813 NodeTys.clear();
3814 NodeTys.push_back(MVT::Flag); // Returns a flag
3815 Ops[0] = DAG.getConstant(30, MVT::i32);
3816 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00003817 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00003818 InFlag = Result.getValue(0);
3819
3820 NodeTys.clear();
3821 NodeTys.push_back(MVT::f64); // result of add
3822 NodeTys.push_back(MVT::Flag); // Returns a flag
3823 Ops[0] = Lo;
3824 Ops[1] = Hi;
3825 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00003826 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00003827 FPreg = Result.getValue(0);
3828 InFlag = Result.getValue(1);
3829
3830 NodeTys.clear();
3831 NodeTys.push_back(MVT::f64);
3832 Ops[0] = DAG.getConstant(1, MVT::i32);
3833 Ops[1] = MFFSreg;
3834 Ops[2] = FPreg;
3835 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00003836 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00003837 FPreg = Result.getValue(0);
3838
3839 // We know the low half is about to be thrown away, so just use something
3840 // convenient.
Scott Michelfdc40a02009-02-17 22:15:04 +00003841 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00003842 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00003843 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00003844 }
Duncan Sands1607f052008-12-01 11:39:25 +00003845 case ISD::FP_TO_SINT:
Dale Johannesen3484c092009-02-05 22:07:54 +00003846 Results.push_back(LowerFP_TO_SINT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00003847 return;
Chris Lattner1f873002007-11-28 18:44:47 +00003848 }
3849}
3850
3851
Chris Lattner1a635d62006-04-14 06:01:58 +00003852//===----------------------------------------------------------------------===//
3853// Other Lowering Code
3854//===----------------------------------------------------------------------===//
3855
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003856MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00003857PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00003858 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00003859 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00003860 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3861
3862 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3863 MachineFunction *F = BB->getParent();
3864 MachineFunction::iterator It = BB;
3865 ++It;
3866
3867 unsigned dest = MI->getOperand(0).getReg();
3868 unsigned ptrA = MI->getOperand(1).getReg();
3869 unsigned ptrB = MI->getOperand(2).getReg();
3870 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00003871 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00003872
3873 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
3874 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
3875 F->insert(It, loopMBB);
3876 F->insert(It, exitMBB);
3877 exitMBB->transferSuccessors(BB);
3878
3879 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00003880 unsigned TmpReg = (!BinOpcode) ? incr :
3881 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00003882 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
3883 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00003884
3885 // thisMBB:
3886 // ...
3887 // fallthrough --> loopMBB
3888 BB->addSuccessor(loopMBB);
3889
3890 // loopMBB:
3891 // l[wd]arx dest, ptr
3892 // add r0, dest, incr
3893 // st[wd]cx. r0, ptr
3894 // bne- loopMBB
3895 // fallthrough --> exitMBB
3896 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00003897 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00003898 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00003899 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00003900 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
3901 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00003902 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00003903 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00003904 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00003905 BB->addSuccessor(loopMBB);
3906 BB->addSuccessor(exitMBB);
3907
3908 // exitMBB:
3909 // ...
3910 BB = exitMBB;
3911 return BB;
3912}
3913
3914MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00003915PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00003916 MachineBasicBlock *BB,
3917 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00003918 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00003919 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00003920 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3921 // In 64 bit mode we have to use 64 bits for addresses, even though the
3922 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
3923 // registers without caring whether they're 32 or 64, but here we're
3924 // doing actual arithmetic on the addresses.
3925 bool is64bit = PPCSubTarget.isPPC64();
3926
3927 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3928 MachineFunction *F = BB->getParent();
3929 MachineFunction::iterator It = BB;
3930 ++It;
3931
3932 unsigned dest = MI->getOperand(0).getReg();
3933 unsigned ptrA = MI->getOperand(1).getReg();
3934 unsigned ptrB = MI->getOperand(2).getReg();
3935 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00003936 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00003937
3938 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
3939 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
3940 F->insert(It, loopMBB);
3941 F->insert(It, exitMBB);
3942 exitMBB->transferSuccessors(BB);
3943
3944 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00003945 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00003946 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
3947 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00003948 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
3949 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
3950 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
3951 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
3952 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
3953 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
3954 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
3955 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
3956 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
3957 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00003958 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00003959 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00003960 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00003961
3962 // thisMBB:
3963 // ...
3964 // fallthrough --> loopMBB
3965 BB->addSuccessor(loopMBB);
3966
3967 // The 4-byte load must be aligned, while a char or short may be
3968 // anywhere in the word. Hence all this nasty bookkeeping code.
3969 // add ptr1, ptrA, ptrB [copy if ptrA==0]
3970 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00003971 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00003972 // rlwinm ptr, ptr1, 0, 0, 29
3973 // slw incr2, incr, shift
3974 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
3975 // slw mask, mask2, shift
3976 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00003977 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00003978 // add tmp, tmpDest, incr2
3979 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00003980 // and tmp3, tmp, mask
3981 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00003982 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00003983 // bne- loopMBB
3984 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00003985 // srw dest, tmpDest, shift
Dale Johannesen97efa362008-08-28 17:53:09 +00003986
3987 if (ptrA!=PPC::R0) {
3988 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00003989 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00003990 .addReg(ptrA).addReg(ptrB);
3991 } else {
3992 Ptr1Reg = ptrB;
3993 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00003994 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00003995 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00003996 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00003997 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
3998 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00003999 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004000 .addReg(Ptr1Reg).addImm(0).addImm(61);
4001 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00004002 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004003 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004004 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004005 .addReg(incr).addReg(ShiftReg);
4006 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004007 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00004008 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00004009 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4010 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00004011 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004012 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004013 .addReg(Mask2Reg).addReg(ShiftReg);
4014
4015 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004016 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004017 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004018 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004019 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004020 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004021 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004022 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004023 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004024 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004025 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004026 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004027 BuildMI(BB, dl, TII->get(PPC::STWCX))
Dale Johannesen97efa362008-08-28 17:53:09 +00004028 .addReg(Tmp4Reg).addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004029 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004030 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004031 BB->addSuccessor(loopMBB);
4032 BB->addSuccessor(exitMBB);
4033
4034 // exitMBB:
4035 // ...
4036 BB = exitMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004037 BuildMI(BB, dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg).addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004038 return BB;
4039}
4040
4041MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004042PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004043 MachineBasicBlock *BB) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +00004044 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00004045
4046 // To "insert" these instructions we actually have to insert their
4047 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004048 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004049 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004050 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00004051
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004052 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00004053
4054 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
4055 MI->getOpcode() == PPC::SELECT_CC_I8 ||
4056 MI->getOpcode() == PPC::SELECT_CC_F4 ||
4057 MI->getOpcode() == PPC::SELECT_CC_F8 ||
4058 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
4059
4060 // The incoming instruction knows the destination vreg to set, the
4061 // condition code register to branch on, the true/false values to
4062 // select between, and a branch opcode to use.
4063
4064 // thisMBB:
4065 // ...
4066 // TrueVal = ...
4067 // cmpTY ccX, r1, r2
4068 // bCC copy1MBB
4069 // fallthrough --> copy0MBB
4070 MachineBasicBlock *thisMBB = BB;
4071 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4072 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
4073 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004074 DebugLoc dl = MI->getDebugLoc();
4075 BuildMI(BB, dl, TII->get(PPC::BCC))
Evan Cheng53301922008-07-12 02:23:19 +00004076 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
4077 F->insert(It, copy0MBB);
4078 F->insert(It, sinkMBB);
4079 // Update machine-CFG edges by transferring all successors of the current
4080 // block to the new block which will contain the Phi node for the select.
4081 sinkMBB->transferSuccessors(BB);
4082 // Next, add the true and fallthrough blocks as its successors.
4083 BB->addSuccessor(copy0MBB);
4084 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004085
Evan Cheng53301922008-07-12 02:23:19 +00004086 // copy0MBB:
4087 // %FalseValue = ...
4088 // # fallthrough to sinkMBB
4089 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00004090
Evan Cheng53301922008-07-12 02:23:19 +00004091 // Update machine-CFG edges
4092 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004093
Evan Cheng53301922008-07-12 02:23:19 +00004094 // sinkMBB:
4095 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4096 // ...
4097 BB = sinkMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004098 BuildMI(BB, dl, TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00004099 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
4100 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4101 }
Dale Johannesen97efa362008-08-28 17:53:09 +00004102 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
4103 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
4104 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
4105 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004106 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
4107 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
4108 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
4109 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004110
4111 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
4112 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
4113 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
4114 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004115 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
4116 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
4117 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
4118 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004119
4120 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
4121 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
4122 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
4123 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004124 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
4125 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
4126 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
4127 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004128
4129 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
4130 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
4131 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
4132 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004133 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
4134 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
4135 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
4136 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004137
4138 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00004139 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004140 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00004141 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004142 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00004143 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004144 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00004145 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004146
4147 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
4148 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
4149 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
4150 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004151 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
4152 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
4153 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
4154 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004155
Dale Johannesen0e55f062008-08-29 18:29:46 +00004156 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
4157 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
4158 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
4159 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
4160 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
4161 BB = EmitAtomicBinary(MI, BB, false, 0);
4162 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
4163 BB = EmitAtomicBinary(MI, BB, true, 0);
4164
Evan Cheng53301922008-07-12 02:23:19 +00004165 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
4166 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
4167 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
4168
4169 unsigned dest = MI->getOperand(0).getReg();
4170 unsigned ptrA = MI->getOperand(1).getReg();
4171 unsigned ptrB = MI->getOperand(2).getReg();
4172 unsigned oldval = MI->getOperand(3).getReg();
4173 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004174 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00004175
Dale Johannesen65e39732008-08-25 18:53:26 +00004176 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4177 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4178 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00004179 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00004180 F->insert(It, loop1MBB);
4181 F->insert(It, loop2MBB);
4182 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00004183 F->insert(It, exitMBB);
4184 exitMBB->transferSuccessors(BB);
4185
4186 // thisMBB:
4187 // ...
4188 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00004189 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00004190
Dale Johannesen65e39732008-08-25 18:53:26 +00004191 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00004192 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00004193 // cmp[wd] dest, oldval
4194 // bne- midMBB
4195 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00004196 // st[wd]cx. newval, ptr
4197 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00004198 // b exitBB
4199 // midMBB:
4200 // st[wd]cx. dest, ptr
4201 // exitBB:
4202 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004203 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00004204 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004205 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00004206 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004207 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00004208 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
4209 BB->addSuccessor(loop2MBB);
4210 BB->addSuccessor(midMBB);
4211
4212 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004213 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00004214 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004215 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00004216 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004217 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00004218 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00004219 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004220
Dale Johannesen65e39732008-08-25 18:53:26 +00004221 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004222 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00004223 .addReg(dest).addReg(ptrA).addReg(ptrB);
4224 BB->addSuccessor(exitMBB);
4225
Evan Cheng53301922008-07-12 02:23:19 +00004226 // exitMBB:
4227 // ...
4228 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004229 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
4230 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
4231 // We must use 64-bit registers for addresses when targeting 64-bit,
4232 // since we're actually doing arithmetic on them. Other registers
4233 // can be 32-bit.
4234 bool is64bit = PPCSubTarget.isPPC64();
4235 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
4236
4237 unsigned dest = MI->getOperand(0).getReg();
4238 unsigned ptrA = MI->getOperand(1).getReg();
4239 unsigned ptrB = MI->getOperand(2).getReg();
4240 unsigned oldval = MI->getOperand(3).getReg();
4241 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004242 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004243
4244 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4245 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4246 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
4247 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4248 F->insert(It, loop1MBB);
4249 F->insert(It, loop2MBB);
4250 F->insert(It, midMBB);
4251 F->insert(It, exitMBB);
4252 exitMBB->transferSuccessors(BB);
4253
4254 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00004255 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004256 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4257 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004258 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4259 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4260 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4261 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
4262 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
4263 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
4264 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
4265 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4266 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4267 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4268 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4269 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
4270 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
4271 unsigned Ptr1Reg;
4272 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
4273 // thisMBB:
4274 // ...
4275 // fallthrough --> loopMBB
4276 BB->addSuccessor(loop1MBB);
4277
4278 // The 4-byte load must be aligned, while a char or short may be
4279 // anywhere in the word. Hence all this nasty bookkeeping code.
4280 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4281 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004282 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004283 // rlwinm ptr, ptr1, 0, 0, 29
4284 // slw newval2, newval, shift
4285 // slw oldval2, oldval,shift
4286 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4287 // slw mask, mask2, shift
4288 // and newval3, newval2, mask
4289 // and oldval3, oldval2, mask
4290 // loop1MBB:
4291 // lwarx tmpDest, ptr
4292 // and tmp, tmpDest, mask
4293 // cmpw tmp, oldval3
4294 // bne- midMBB
4295 // loop2MBB:
4296 // andc tmp2, tmpDest, mask
4297 // or tmp4, tmp2, newval3
4298 // stwcx. tmp4, ptr
4299 // bne- loop1MBB
4300 // b exitBB
4301 // midMBB:
4302 // stwcx. tmpDest, ptr
4303 // exitBB:
4304 // srw dest, tmpDest, shift
4305 if (ptrA!=PPC::R0) {
4306 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004307 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004308 .addReg(ptrA).addReg(ptrB);
4309 } else {
4310 Ptr1Reg = ptrB;
4311 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004312 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004313 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004314 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004315 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4316 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004317 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004318 .addReg(Ptr1Reg).addImm(0).addImm(61);
4319 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00004320 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004321 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004322 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004323 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004324 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004325 .addReg(oldval).addReg(ShiftReg);
4326 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004327 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004328 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00004329 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4330 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
4331 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004332 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004333 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004334 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004335 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004336 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004337 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004338 .addReg(OldVal2Reg).addReg(MaskReg);
4339
4340 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004341 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004342 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004343 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
4344 .addReg(TmpDestReg).addReg(MaskReg);
4345 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004346 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004347 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004348 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
4349 BB->addSuccessor(loop2MBB);
4350 BB->addSuccessor(midMBB);
4351
4352 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004353 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
4354 .addReg(TmpDestReg).addReg(MaskReg);
4355 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
4356 .addReg(Tmp2Reg).addReg(NewVal3Reg);
4357 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004358 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004359 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004360 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004361 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004362 BB->addSuccessor(loop1MBB);
4363 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004364
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004365 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004366 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004367 .addReg(PPC::R0).addReg(PtrReg);
4368 BB->addSuccessor(exitMBB);
4369
4370 // exitMBB:
4371 // ...
4372 BB = exitMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004373 BuildMI(BB, dl, TII->get(PPC::SRW),dest).addReg(TmpReg).addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004374 } else {
Evan Cheng53301922008-07-12 02:23:19 +00004375 assert(0 && "Unexpected instr type to insert");
4376 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004377
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004378 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004379 return BB;
4380}
4381
Chris Lattner1a635d62006-04-14 06:01:58 +00004382//===----------------------------------------------------------------------===//
4383// Target Optimization Hooks
4384//===----------------------------------------------------------------------===//
4385
Duncan Sands25cf2272008-11-24 14:53:14 +00004386SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
4387 DAGCombinerInfo &DCI) const {
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004388 TargetMachine &TM = getTargetMachine();
4389 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00004390 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004391 switch (N->getOpcode()) {
4392 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004393 case PPCISD::SHL:
4394 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004395 if (C->getZExtValue() == 0) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004396 return N->getOperand(0);
4397 }
4398 break;
4399 case PPCISD::SRL:
4400 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004401 if (C->getZExtValue() == 0) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004402 return N->getOperand(0);
4403 }
4404 break;
4405 case PPCISD::SRA:
4406 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004407 if (C->getZExtValue() == 0 || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004408 C->isAllOnesValue()) // -1 >>s V -> -1.
4409 return N->getOperand(0);
4410 }
4411 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004412
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004413 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00004414 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004415 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
4416 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
4417 // We allow the src/dst to be either f32/f64, but the intermediate
4418 // type must be i64.
Dale Johannesen79217062007-10-23 23:20:14 +00004419 if (N->getOperand(0).getValueType() == MVT::i64 &&
4420 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00004421 SDValue Val = N->getOperand(0).getOperand(0);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004422 if (Val.getValueType() == MVT::f32) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004423 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004424 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004425 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004426
Dale Johannesen3484c092009-02-05 22:07:54 +00004427 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004428 DCI.AddToWorklist(Val.getNode());
Dale Johannesen3484c092009-02-05 22:07:54 +00004429 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004430 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004431 if (N->getValueType(0) == MVT::f32) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004432 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00004433 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00004434 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004435 }
4436 return Val;
4437 } else if (N->getOperand(0).getValueType() == MVT::i32) {
4438 // If the intermediate type is i32, we can avoid the load/store here
4439 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004440 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004441 }
4442 }
4443 break;
Chris Lattner51269842006-03-01 05:50:56 +00004444 case ISD::STORE:
4445 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
4446 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00004447 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00004448 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Dale Johannesen79217062007-10-23 23:20:14 +00004449 N->getOperand(1).getValueType() == MVT::i32 &&
4450 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00004451 SDValue Val = N->getOperand(1).getOperand(0);
Chris Lattner51269842006-03-01 05:50:56 +00004452 if (Val.getValueType() == MVT::f32) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004453 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004454 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00004455 }
Dale Johannesen3484c092009-02-05 22:07:54 +00004456 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004457 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00004458
Dale Johannesen3484c092009-02-05 22:07:54 +00004459 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00004460 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00004461 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00004462 return Val;
4463 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004464
Chris Lattnerd9989382006-07-10 20:56:58 +00004465 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
4466 if (N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00004467 N->getOperand(1).getNode()->hasOneUse() &&
Chris Lattnerd9989382006-07-10 20:56:58 +00004468 (N->getOperand(1).getValueType() == MVT::i32 ||
4469 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00004470 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00004471 // Do an any-extend to 32-bits if this is a half-word input.
4472 if (BSwapOp.getValueType() == MVT::i16)
Dale Johannesen3484c092009-02-05 22:07:54 +00004473 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00004474
Dale Johannesen3484c092009-02-05 22:07:54 +00004475 return DAG.getNode(PPCISD::STBRX, dl, MVT::Other, N->getOperand(0),
4476 BSwapOp, N->getOperand(2), N->getOperand(3),
Chris Lattnerd9989382006-07-10 20:56:58 +00004477 DAG.getValueType(N->getOperand(1).getValueType()));
4478 }
4479 break;
4480 case ISD::BSWAP:
4481 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00004482 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00004483 N->getOperand(0).hasOneUse() &&
4484 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00004485 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00004486 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00004487 // Create the byte-swapping load.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004488 std::vector<MVT> VTs;
Chris Lattnerd9989382006-07-10 20:56:58 +00004489 VTs.push_back(MVT::i32);
4490 VTs.push_back(MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004491 SDValue MO = DAG.getMemOperand(LD->getMemOperand());
4492 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00004493 LD->getChain(), // Chain
4494 LD->getBasePtr(), // Ptr
Dan Gohman69de1932008-02-06 22:27:42 +00004495 MO, // MemOperand
Chris Lattner79e490a2006-08-11 17:18:05 +00004496 DAG.getValueType(N->getValueType(0)) // VT
4497 };
Dale Johannesen3484c092009-02-05 22:07:54 +00004498 SDValue BSLoad = DAG.getNode(PPCISD::LBRX, dl, VTs, Ops, 4);
Chris Lattnerd9989382006-07-10 20:56:58 +00004499
Scott Michelfdc40a02009-02-17 22:15:04 +00004500 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00004501 SDValue ResVal = BSLoad;
Chris Lattnerd9989382006-07-10 20:56:58 +00004502 if (N->getValueType(0) == MVT::i16)
Dale Johannesen3484c092009-02-05 22:07:54 +00004503 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00004504
Chris Lattnerd9989382006-07-10 20:56:58 +00004505 // First, combine the bswap away. This makes the value produced by the
4506 // load dead.
4507 DCI.CombineTo(N, ResVal);
4508
4509 // Next, combine the load away, we give it a bogus result value but a real
4510 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00004511 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00004512
Chris Lattnerd9989382006-07-10 20:56:58 +00004513 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00004514 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00004515 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004516
Chris Lattner51269842006-03-01 05:50:56 +00004517 break;
Chris Lattner4468c222006-03-31 06:02:07 +00004518 case PPCISD::VCMP: {
4519 // If a VCMPo node already exists with exactly the same operands as this
4520 // node, use its result instead of this node (VCMPo computes both a CR6 and
4521 // a normal output).
4522 //
4523 if (!N->getOperand(0).hasOneUse() &&
4524 !N->getOperand(1).hasOneUse() &&
4525 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004526
Chris Lattner4468c222006-03-31 06:02:07 +00004527 // Scan all of the users of the LHS, looking for VCMPo's that match.
4528 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00004529
Gabor Greifba36cb52008-08-28 21:40:38 +00004530 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00004531 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
4532 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00004533 if (UI->getOpcode() == PPCISD::VCMPo &&
4534 UI->getOperand(1) == N->getOperand(1) &&
4535 UI->getOperand(2) == N->getOperand(2) &&
4536 UI->getOperand(0) == N->getOperand(0)) {
4537 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00004538 break;
4539 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004540
Chris Lattner00901202006-04-18 18:28:22 +00004541 // If there is no VCMPo node, or if the flag value has a single use, don't
4542 // transform this.
4543 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
4544 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004545
4546 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00004547 // chain, this transformation is more complex. Note that multiple things
4548 // could use the value result, which we should ignore.
4549 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00004550 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00004551 FlagUser == 0; ++UI) {
4552 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00004553 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00004554 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00004555 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00004556 FlagUser = User;
4557 break;
4558 }
4559 }
4560 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004561
Chris Lattner00901202006-04-18 18:28:22 +00004562 // If the user is a MFCR instruction, we know this is safe. Otherwise we
4563 // give up for right now.
4564 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00004565 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00004566 }
4567 break;
4568 }
Chris Lattner90564f22006-04-18 17:59:36 +00004569 case ISD::BR_CC: {
4570 // If this is a branch on an altivec predicate comparison, lower this so
4571 // that we don't have to do a MFCR: instead, branch directly on CR6. This
4572 // lowering is done pre-legalize, because the legalizer lowers the predicate
4573 // compare down to code that is difficult to reassemble.
4574 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00004575 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00004576 int CompareOpc;
4577 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00004578
Chris Lattner90564f22006-04-18 17:59:36 +00004579 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
4580 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
4581 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
4582 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004583
Chris Lattner90564f22006-04-18 17:59:36 +00004584 // If this is a comparison against something other than 0/1, then we know
4585 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004586 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00004587 if (Val != 0 && Val != 1) {
4588 if (CC == ISD::SETEQ) // Cond never true, remove branch.
4589 return N->getOperand(0);
4590 // Always !=, turn it into an unconditional branch.
Dale Johannesen3484c092009-02-05 22:07:54 +00004591 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00004592 N->getOperand(0), N->getOperand(4));
4593 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004594
Chris Lattner90564f22006-04-18 17:59:36 +00004595 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004596
Chris Lattner90564f22006-04-18 17:59:36 +00004597 // Create the PPCISD altivec 'dot' comparison node.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004598 std::vector<MVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00004599 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00004600 LHS.getOperand(2), // LHS of compare
4601 LHS.getOperand(3), // RHS of compare
4602 DAG.getConstant(CompareOpc, MVT::i32)
4603 };
Chris Lattner90564f22006-04-18 17:59:36 +00004604 VTs.push_back(LHS.getOperand(2).getValueType());
4605 VTs.push_back(MVT::Flag);
Dale Johannesen3484c092009-02-05 22:07:54 +00004606 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00004607
Chris Lattner90564f22006-04-18 17:59:36 +00004608 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004609 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004610 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00004611 default: // Can't happen, don't crash on invalid number though.
4612 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004613 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00004614 break;
4615 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004616 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00004617 break;
4618 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004619 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00004620 break;
4621 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004622 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00004623 break;
4624 }
4625
Dale Johannesen3484c092009-02-05 22:07:54 +00004626 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
Chris Lattner90564f22006-04-18 17:59:36 +00004627 DAG.getConstant(CompOpc, MVT::i32),
Chris Lattner18258c62006-11-17 22:37:34 +00004628 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00004629 N->getOperand(4), CompNode.getValue(1));
4630 }
4631 break;
4632 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004633 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004634
Dan Gohman475871a2008-07-27 21:46:04 +00004635 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004636}
4637
Chris Lattner1a635d62006-04-14 06:01:58 +00004638//===----------------------------------------------------------------------===//
4639// Inline Assembly Support
4640//===----------------------------------------------------------------------===//
4641
Dan Gohman475871a2008-07-27 21:46:04 +00004642void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00004643 const APInt &Mask,
Scott Michelfdc40a02009-02-17 22:15:04 +00004644 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004645 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00004646 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004647 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004648 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004649 switch (Op.getOpcode()) {
4650 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00004651 case PPCISD::LBRX: {
4652 // lhbrx is known to have the top bits cleared out.
4653 if (cast<VTSDNode>(Op.getOperand(3))->getVT() == MVT::i16)
4654 KnownZero = 0xFFFF0000;
4655 break;
4656 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004657 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004658 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004659 default: break;
4660 case Intrinsic::ppc_altivec_vcmpbfp_p:
4661 case Intrinsic::ppc_altivec_vcmpeqfp_p:
4662 case Intrinsic::ppc_altivec_vcmpequb_p:
4663 case Intrinsic::ppc_altivec_vcmpequh_p:
4664 case Intrinsic::ppc_altivec_vcmpequw_p:
4665 case Intrinsic::ppc_altivec_vcmpgefp_p:
4666 case Intrinsic::ppc_altivec_vcmpgtfp_p:
4667 case Intrinsic::ppc_altivec_vcmpgtsb_p:
4668 case Intrinsic::ppc_altivec_vcmpgtsh_p:
4669 case Intrinsic::ppc_altivec_vcmpgtsw_p:
4670 case Intrinsic::ppc_altivec_vcmpgtub_p:
4671 case Intrinsic::ppc_altivec_vcmpgtuh_p:
4672 case Intrinsic::ppc_altivec_vcmpgtuw_p:
4673 KnownZero = ~1U; // All bits but the low one are known to be zero.
4674 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004675 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004676 }
4677 }
4678}
4679
4680
Chris Lattner4234f572007-03-25 02:14:49 +00004681/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00004682/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00004683PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00004684PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
4685 if (Constraint.size() == 1) {
4686 switch (Constraint[0]) {
4687 default: break;
4688 case 'b':
4689 case 'r':
4690 case 'f':
4691 case 'v':
4692 case 'y':
4693 return C_RegisterClass;
4694 }
4695 }
4696 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00004697}
4698
Scott Michelfdc40a02009-02-17 22:15:04 +00004699std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00004700PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00004701 MVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00004702 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00004703 // GCC RS6000 Constraint Letters
4704 switch (Constraint[0]) {
4705 case 'b': // R1-R31
4706 case 'r': // R0-R31
4707 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
4708 return std::make_pair(0U, PPC::G8RCRegisterClass);
4709 return std::make_pair(0U, PPC::GPRCRegisterClass);
4710 case 'f':
4711 if (VT == MVT::f32)
4712 return std::make_pair(0U, PPC::F4RCRegisterClass);
4713 else if (VT == MVT::f64)
4714 return std::make_pair(0U, PPC::F8RCRegisterClass);
4715 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004716 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00004717 return std::make_pair(0U, PPC::VRRCRegisterClass);
4718 case 'y': // crrc
4719 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00004720 }
4721 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004722
Chris Lattner331d1bc2006-11-02 01:44:04 +00004723 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00004724}
Chris Lattner763317d2006-02-07 00:47:13 +00004725
Chris Lattner331d1bc2006-11-02 01:44:04 +00004726
Chris Lattner48884cd2007-08-25 00:47:38 +00004727/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Evan Chengda43bcf2008-09-24 00:05:32 +00004728/// vector. If it is invalid, don't add anything to Ops. If hasMemory is true
4729/// it means one of the asm constraint of the inline asm instruction being
4730/// processed is 'm'.
Dan Gohman475871a2008-07-27 21:46:04 +00004731void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op, char Letter,
Evan Chengda43bcf2008-09-24 00:05:32 +00004732 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00004733 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00004734 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00004735 SDValue Result(0,0);
Chris Lattner763317d2006-02-07 00:47:13 +00004736 switch (Letter) {
4737 default: break;
4738 case 'I':
4739 case 'J':
4740 case 'K':
4741 case 'L':
4742 case 'M':
4743 case 'N':
4744 case 'O':
4745 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00004746 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00004747 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004748 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00004749 switch (Letter) {
4750 default: assert(0 && "Unknown constraint letter!");
4751 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004752 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00004753 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004754 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004755 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
4756 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004757 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00004758 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004759 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004760 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004761 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00004762 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004763 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004764 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004765 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00004766 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004767 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004768 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004769 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00004770 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004771 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004772 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004773 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00004774 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004775 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004776 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004777 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00004778 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004779 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004780 }
4781 break;
4782 }
4783 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004784
Gabor Greifba36cb52008-08-28 21:40:38 +00004785 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00004786 Ops.push_back(Result);
4787 return;
4788 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004789
Chris Lattner763317d2006-02-07 00:47:13 +00004790 // Handle standard constraint letters.
Evan Chengda43bcf2008-09-24 00:05:32 +00004791 TargetLowering::LowerAsmOperandForConstraint(Op, Letter, hasMemory, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00004792}
Evan Chengc4c62572006-03-13 23:20:37 +00004793
Chris Lattnerc9addb72007-03-30 23:15:24 +00004794// isLegalAddressingMode - Return true if the addressing mode represented
4795// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00004796bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00004797 const Type *Ty) const {
4798 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00004799
Chris Lattnerc9addb72007-03-30 23:15:24 +00004800 // PPC allows a sign-extended 16-bit immediate field.
4801 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
4802 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00004803
Chris Lattnerc9addb72007-03-30 23:15:24 +00004804 // No global is ever allowed as a base.
4805 if (AM.BaseGV)
4806 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00004807
4808 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00004809 switch (AM.Scale) {
4810 case 0: // "r+i" or just "i", depending on HasBaseReg.
4811 break;
4812 case 1:
4813 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
4814 return false;
4815 // Otherwise we have r+r or r+i.
4816 break;
4817 case 2:
4818 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
4819 return false;
4820 // Allow 2*r as r+r.
4821 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00004822 default:
4823 // No other scales are supported.
4824 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00004825 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004826
Chris Lattnerc9addb72007-03-30 23:15:24 +00004827 return true;
4828}
4829
Evan Chengc4c62572006-03-13 23:20:37 +00004830/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00004831/// as the offset of the target addressing mode for load / store of the
4832/// given type.
4833bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,const Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00004834 // PPC allows a sign-extended 16-bit immediate field.
4835 return (V > -(1 << 16) && V < (1 << 16)-1);
4836}
Reid Spencer3a9ec242006-08-28 01:02:49 +00004837
4838bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00004839 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00004840}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004841
Dan Gohman475871a2008-07-27 21:46:04 +00004842SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004843 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004844 // Depths > 0 not supported yet!
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004845 if (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() > 0)
Dan Gohman475871a2008-07-27 21:46:04 +00004846 return SDValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00004847
4848 MachineFunction &MF = DAG.getMachineFunction();
4849 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Chris Lattner3fc027d2007-12-08 06:59:59 +00004850
Chris Lattner3fc027d2007-12-08 06:59:59 +00004851 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00004852 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004853
4854 // Make sure the function really does not optimize away the store of the RA
4855 // to the stack.
4856 FuncInfo->setLRStoreRequired();
Scott Michelfdc40a02009-02-17 22:15:04 +00004857 return DAG.getLoad(getPointerTy(), dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004858 DAG.getEntryNode(), RetAddrFI, NULL, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00004859}
4860
Dan Gohman475871a2008-07-27 21:46:04 +00004861SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesena05dca42009-02-04 23:02:30 +00004862 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004863 // Depths > 0 not supported yet!
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004864 if (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() > 0)
Dan Gohman475871a2008-07-27 21:46:04 +00004865 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00004866
Duncan Sands83ec4b62008-06-06 12:08:01 +00004867 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004868 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00004869
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004870 MachineFunction &MF = DAG.getMachineFunction();
4871 MachineFrameInfo *MFI = MF.getFrameInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00004872 bool is31 = (NoFramePointerElim || MFI->hasVarSizedObjects())
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004873 && MFI->getStackSize();
4874
4875 if (isPPC64)
Dale Johannesena05dca42009-02-04 23:02:30 +00004876 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, is31 ? PPC::X31 : PPC::X1,
Bill Wendlingb8a80f02007-08-30 00:59:19 +00004877 MVT::i64);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004878 else
Dale Johannesena05dca42009-02-04 23:02:30 +00004879 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, is31 ? PPC::R31 : PPC::R1,
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004880 MVT::i32);
4881}
Dan Gohman54aeea32008-10-21 03:41:46 +00004882
4883bool
4884PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
4885 // The PowerPC target isn't yet aware of offsets.
4886 return false;
4887}