Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 1 | //===-- RegAllocLinearScan.cpp - Linear Scan register allocator -----------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file implements a linear scan register allocator. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
Alkis Evlogimenos | 0d6c5b6 | 2004-02-24 08:58:30 +0000 | [diff] [blame] | 13 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 14 | #define DEBUG_TYPE "regalloc" |
Chris Lattner | 3c3fe46 | 2005-09-21 04:19:09 +0000 | [diff] [blame] | 15 | #include "llvm/CodeGen/LiveIntervalAnalysis.h" |
Chris Lattner | b980578 | 2005-08-23 22:27:31 +0000 | [diff] [blame] | 16 | #include "PhysRegTracker.h" |
| 17 | #include "VirtRegMap.h" |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 18 | #include "llvm/Function.h" |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 19 | #include "llvm/CodeGen/MachineFunctionPass.h" |
| 20 | #include "llvm/CodeGen/MachineInstr.h" |
Evan Cheng | 22f07ff | 2007-12-11 02:09:15 +0000 | [diff] [blame] | 21 | #include "llvm/CodeGen/MachineLoopInfo.h" |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 22 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 23 | #include "llvm/CodeGen/Passes.h" |
Jim Laskey | eb577ba | 2006-08-02 12:30:23 +0000 | [diff] [blame] | 24 | #include "llvm/CodeGen/RegAllocRegistry.h" |
David Greene | 2c17c4d | 2007-09-06 16:18:45 +0000 | [diff] [blame] | 25 | #include "llvm/CodeGen/RegisterCoalescer.h" |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 26 | #include "llvm/Target/TargetRegisterInfo.h" |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 27 | #include "llvm/Target/TargetMachine.h" |
Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 28 | #include "llvm/Target/TargetInstrInfo.h" |
Chris Lattner | b980578 | 2005-08-23 22:27:31 +0000 | [diff] [blame] | 29 | #include "llvm/ADT/EquivalenceClasses.h" |
Reid Spencer | 551ccae | 2004-09-01 22:55:40 +0000 | [diff] [blame] | 30 | #include "llvm/ADT/Statistic.h" |
| 31 | #include "llvm/ADT/STLExtras.h" |
Chris Lattner | b980578 | 2005-08-23 22:27:31 +0000 | [diff] [blame] | 32 | #include "llvm/Support/Debug.h" |
Chris Lattner | a4f0b3a | 2006-08-27 12:54:02 +0000 | [diff] [blame] | 33 | #include "llvm/Support/Compiler.h" |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 34 | #include <algorithm> |
Alkis Evlogimenos | 26f5a69 | 2004-05-30 07:24:39 +0000 | [diff] [blame] | 35 | #include <set> |
Alkis Evlogimenos | 53eb373 | 2004-07-22 08:14:44 +0000 | [diff] [blame] | 36 | #include <queue> |
Duraid Madina | 3005961 | 2005-12-28 04:55:42 +0000 | [diff] [blame] | 37 | #include <memory> |
Jeff Cohen | 97af751 | 2006-12-02 02:22:01 +0000 | [diff] [blame] | 38 | #include <cmath> |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 39 | using namespace llvm; |
| 40 | |
Chris Lattner | cd3245a | 2006-12-19 22:41:21 +0000 | [diff] [blame] | 41 | STATISTIC(NumIters , "Number of iterations performed"); |
| 42 | STATISTIC(NumBacktracks, "Number of times we had to backtrack"); |
Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 43 | STATISTIC(NumCoalesce, "Number of copies coalesced"); |
Chris Lattner | cd3245a | 2006-12-19 22:41:21 +0000 | [diff] [blame] | 44 | |
| 45 | static RegisterRegAlloc |
| 46 | linearscanRegAlloc("linearscan", " linear scan register allocator", |
| 47 | createLinearScanRegisterAllocator); |
| 48 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 49 | namespace { |
Bill Wendling | e23e00d | 2007-05-08 19:02:46 +0000 | [diff] [blame] | 50 | struct VISIBILITY_HIDDEN RALinScan : public MachineFunctionPass { |
Devang Patel | 1997473 | 2007-05-03 01:11:54 +0000 | [diff] [blame] | 51 | static char ID; |
Bill Wendling | e23e00d | 2007-05-08 19:02:46 +0000 | [diff] [blame] | 52 | RALinScan() : MachineFunctionPass((intptr_t)&ID) {} |
Devang Patel | 794fd75 | 2007-05-01 21:15:47 +0000 | [diff] [blame] | 53 | |
Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 54 | typedef std::pair<LiveInterval*, LiveInterval::iterator> IntervalPtr; |
| 55 | typedef std::vector<IntervalPtr> IntervalPtrs; |
| 56 | private: |
Chris Lattner | b980578 | 2005-08-23 22:27:31 +0000 | [diff] [blame] | 57 | /// RelatedRegClasses - This structure is built the first time a function is |
| 58 | /// compiled, and keeps track of which register classes have registers that |
| 59 | /// belong to multiple classes or have aliases that are in other classes. |
| 60 | EquivalenceClasses<const TargetRegisterClass*> RelatedRegClasses; |
| 61 | std::map<unsigned, const TargetRegisterClass*> OneClassForEachPhysReg; |
| 62 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 63 | MachineFunction* mf_; |
| 64 | const TargetMachine* tm_; |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 65 | const TargetRegisterInfo* tri_; |
Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 66 | const TargetInstrInfo* tii_; |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 67 | MachineRegisterInfo *reginfo_; |
Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 68 | BitVector allocatableRegs_; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 69 | LiveIntervals* li_; |
Evan Cheng | 22f07ff | 2007-12-11 02:09:15 +0000 | [diff] [blame] | 70 | const MachineLoopInfo *loopInfo; |
Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 71 | |
| 72 | /// handled_ - Intervals are added to the handled_ set in the order of their |
| 73 | /// start value. This is uses for backtracking. |
| 74 | std::vector<LiveInterval*> handled_; |
| 75 | |
| 76 | /// fixed_ - Intervals that correspond to machine registers. |
| 77 | /// |
| 78 | IntervalPtrs fixed_; |
| 79 | |
| 80 | /// active_ - Intervals that are currently being processed, and which have a |
| 81 | /// live range active for the current point. |
| 82 | IntervalPtrs active_; |
| 83 | |
| 84 | /// inactive_ - Intervals that are currently being processed, but which have |
| 85 | /// a hold at the current point. |
| 86 | IntervalPtrs inactive_; |
| 87 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 88 | typedef std::priority_queue<LiveInterval*, |
Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 89 | std::vector<LiveInterval*>, |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 90 | greater_ptr<LiveInterval> > IntervalHeap; |
| 91 | IntervalHeap unhandled_; |
| 92 | std::auto_ptr<PhysRegTracker> prt_; |
| 93 | std::auto_ptr<VirtRegMap> vrm_; |
| 94 | std::auto_ptr<Spiller> spiller_; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 95 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 96 | public: |
| 97 | virtual const char* getPassName() const { |
| 98 | return "Linear Scan Register Allocator"; |
| 99 | } |
| 100 | |
| 101 | virtual void getAnalysisUsage(AnalysisUsage &AU) const { |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 102 | AU.addRequired<LiveIntervals>(); |
David Greene | 2c17c4d | 2007-09-06 16:18:45 +0000 | [diff] [blame] | 103 | // Make sure PassManager knows which analyses to make available |
| 104 | // to coalescing and which analyses coalescing invalidates. |
| 105 | AU.addRequiredTransitive<RegisterCoalescer>(); |
Evan Cheng | 22f07ff | 2007-12-11 02:09:15 +0000 | [diff] [blame] | 106 | AU.addRequired<MachineLoopInfo>(); |
Bill Wendling | 67d65bb | 2008-01-04 20:54:55 +0000 | [diff] [blame] | 107 | AU.addPreserved<MachineLoopInfo>(); |
| 108 | AU.addPreservedID(MachineDominatorsID); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 109 | MachineFunctionPass::getAnalysisUsage(AU); |
| 110 | } |
| 111 | |
| 112 | /// runOnMachineFunction - register allocate the whole function |
| 113 | bool runOnMachineFunction(MachineFunction&); |
| 114 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 115 | private: |
| 116 | /// linearScan - the linear scan algorithm |
| 117 | void linearScan(); |
| 118 | |
Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 119 | /// initIntervalSets - initialize the interval sets. |
| 120 | /// |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 121 | void initIntervalSets(); |
| 122 | |
Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 123 | /// processActiveIntervals - expire old intervals and move non-overlapping |
| 124 | /// ones to the inactive list. |
| 125 | void processActiveIntervals(unsigned CurPoint); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 126 | |
Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 127 | /// processInactiveIntervals - expire old intervals and move overlapping |
| 128 | /// ones to the active list. |
| 129 | void processInactiveIntervals(unsigned CurPoint); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 130 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 131 | /// assignRegOrStackSlotAtInterval - assign a register if one |
| 132 | /// is available, or spill. |
| 133 | void assignRegOrStackSlotAtInterval(LiveInterval* cur); |
| 134 | |
Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 135 | /// attemptTrivialCoalescing - If a simple interval is defined by a copy, |
| 136 | /// try allocate the definition the same register as the source register |
| 137 | /// if the register is not defined during live time of the interval. This |
| 138 | /// eliminate a copy. This is used to coalesce copies which were not |
| 139 | /// coalesced away before allocation either due to dest and src being in |
| 140 | /// different register classes or because the coalescer was overly |
| 141 | /// conservative. |
| 142 | unsigned attemptTrivialCoalescing(LiveInterval &cur, unsigned Reg); |
| 143 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 144 | /// |
| 145 | /// register handling helpers |
| 146 | /// |
| 147 | |
Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 148 | /// getFreePhysReg - return a free physical register for this virtual |
| 149 | /// register interval if we have one, otherwise return 0. |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 150 | unsigned getFreePhysReg(LiveInterval* cur); |
| 151 | |
| 152 | /// assignVirt2StackSlot - assigns this virtual register to a |
| 153 | /// stack slot. returns the stack slot |
| 154 | int assignVirt2StackSlot(unsigned virtReg); |
| 155 | |
Chris Lattner | b980578 | 2005-08-23 22:27:31 +0000 | [diff] [blame] | 156 | void ComputeRelatedRegClasses(); |
| 157 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 158 | template <typename ItTy> |
| 159 | void printIntervals(const char* const str, ItTy i, ItTy e) const { |
Bill Wendling | 54fcc7f | 2006-11-17 00:50:36 +0000 | [diff] [blame] | 160 | if (str) DOUT << str << " intervals:\n"; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 161 | for (; i != e; ++i) { |
Bill Wendling | 54fcc7f | 2006-11-17 00:50:36 +0000 | [diff] [blame] | 162 | DOUT << "\t" << *i->first << " -> "; |
Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 163 | unsigned reg = i->first->reg; |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 164 | if (TargetRegisterInfo::isVirtualRegister(reg)) { |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 165 | reg = vrm_->getPhys(reg); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 166 | } |
Bill Wendling | e6d088a | 2008-02-26 21:47:57 +0000 | [diff] [blame] | 167 | DOUT << tri_->getName(reg) << '\n'; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 168 | } |
| 169 | } |
| 170 | }; |
Bill Wendling | e23e00d | 2007-05-08 19:02:46 +0000 | [diff] [blame] | 171 | char RALinScan::ID = 0; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 172 | } |
| 173 | |
Bill Wendling | e23e00d | 2007-05-08 19:02:46 +0000 | [diff] [blame] | 174 | void RALinScan::ComputeRelatedRegClasses() { |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 175 | const TargetRegisterInfo &TRI = *tri_; |
Chris Lattner | b980578 | 2005-08-23 22:27:31 +0000 | [diff] [blame] | 176 | |
| 177 | // First pass, add all reg classes to the union, and determine at least one |
| 178 | // reg class that each register is in. |
| 179 | bool HasAliases = false; |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 180 | for (TargetRegisterInfo::regclass_iterator RCI = TRI.regclass_begin(), |
| 181 | E = TRI.regclass_end(); RCI != E; ++RCI) { |
Chris Lattner | b980578 | 2005-08-23 22:27:31 +0000 | [diff] [blame] | 182 | RelatedRegClasses.insert(*RCI); |
| 183 | for (TargetRegisterClass::iterator I = (*RCI)->begin(), E = (*RCI)->end(); |
| 184 | I != E; ++I) { |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 185 | HasAliases = HasAliases || *TRI.getAliasSet(*I) != 0; |
Chris Lattner | b980578 | 2005-08-23 22:27:31 +0000 | [diff] [blame] | 186 | |
| 187 | const TargetRegisterClass *&PRC = OneClassForEachPhysReg[*I]; |
| 188 | if (PRC) { |
| 189 | // Already processed this register. Just make sure we know that |
| 190 | // multiple register classes share a register. |
| 191 | RelatedRegClasses.unionSets(PRC, *RCI); |
| 192 | } else { |
| 193 | PRC = *RCI; |
| 194 | } |
| 195 | } |
| 196 | } |
| 197 | |
| 198 | // Second pass, now that we know conservatively what register classes each reg |
| 199 | // belongs to, add info about aliases. We don't need to do this for targets |
| 200 | // without register aliases. |
| 201 | if (HasAliases) |
| 202 | for (std::map<unsigned, const TargetRegisterClass*>::iterator |
| 203 | I = OneClassForEachPhysReg.begin(), E = OneClassForEachPhysReg.end(); |
| 204 | I != E; ++I) |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 205 | for (const unsigned *AS = TRI.getAliasSet(I->first); *AS; ++AS) |
Chris Lattner | b980578 | 2005-08-23 22:27:31 +0000 | [diff] [blame] | 206 | RelatedRegClasses.unionSets(I->second, OneClassForEachPhysReg[*AS]); |
| 207 | } |
| 208 | |
Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 209 | /// attemptTrivialCoalescing - If a simple interval is defined by a copy, |
| 210 | /// try allocate the definition the same register as the source register |
| 211 | /// if the register is not defined during live time of the interval. This |
| 212 | /// eliminate a copy. This is used to coalesce copies which were not |
| 213 | /// coalesced away before allocation either due to dest and src being in |
| 214 | /// different register classes or because the coalescer was overly |
| 215 | /// conservative. |
| 216 | unsigned RALinScan::attemptTrivialCoalescing(LiveInterval &cur, unsigned Reg) { |
Evan Cheng | 9aeaf75 | 2007-11-04 08:32:21 +0000 | [diff] [blame] | 217 | if ((cur.preference && cur.preference == Reg) || !cur.containsOneValue()) |
Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 218 | return Reg; |
| 219 | |
| 220 | VNInfo *vni = cur.getValNumInfo(0); |
| 221 | if (!vni->def || vni->def == ~1U || vni->def == ~0U) |
| 222 | return Reg; |
| 223 | MachineInstr *CopyMI = li_->getInstructionFromIndex(vni->def); |
| 224 | unsigned SrcReg, DstReg; |
| 225 | if (!CopyMI || !tii_->isMoveInstr(*CopyMI, SrcReg, DstReg)) |
| 226 | return Reg; |
Anton Korobeynikov | 4aefd6b | 2008-02-20 12:07:57 +0000 | [diff] [blame] | 227 | if (TargetRegisterInfo::isVirtualRegister(SrcReg)) { |
Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 228 | if (!vrm_->isAssignedReg(SrcReg)) |
| 229 | return Reg; |
| 230 | else |
| 231 | SrcReg = vrm_->getPhys(SrcReg); |
Anton Korobeynikov | 4aefd6b | 2008-02-20 12:07:57 +0000 | [diff] [blame] | 232 | } |
Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 233 | if (Reg == SrcReg) |
| 234 | return Reg; |
| 235 | |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 236 | const TargetRegisterClass *RC = reginfo_->getRegClass(cur.reg); |
Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 237 | if (!RC->contains(SrcReg)) |
| 238 | return Reg; |
| 239 | |
| 240 | // Try to coalesce. |
| 241 | if (!li_->conflictsWithPhysRegDef(cur, *vrm_, SrcReg)) { |
Bill Wendling | e6d088a | 2008-02-26 21:47:57 +0000 | [diff] [blame] | 242 | DOUT << "Coalescing: " << cur << " -> " << tri_->getName(SrcReg) |
Bill Wendling | 74ab84c | 2008-02-26 21:11:01 +0000 | [diff] [blame] | 243 | << '\n'; |
Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 244 | vrm_->clearVirt(cur.reg); |
| 245 | vrm_->assignVirt2Phys(cur.reg, SrcReg); |
| 246 | ++NumCoalesce; |
| 247 | return SrcReg; |
| 248 | } |
| 249 | |
| 250 | return Reg; |
| 251 | } |
| 252 | |
Bill Wendling | e23e00d | 2007-05-08 19:02:46 +0000 | [diff] [blame] | 253 | bool RALinScan::runOnMachineFunction(MachineFunction &fn) { |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 254 | mf_ = &fn; |
| 255 | tm_ = &fn.getTarget(); |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 256 | tri_ = tm_->getRegisterInfo(); |
Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 257 | tii_ = tm_->getInstrInfo(); |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 258 | reginfo_ = &mf_->getRegInfo(); |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 259 | allocatableRegs_ = tri_->getAllocatableSet(fn); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 260 | li_ = &getAnalysis<LiveIntervals>(); |
Evan Cheng | 22f07ff | 2007-12-11 02:09:15 +0000 | [diff] [blame] | 261 | loopInfo = &getAnalysis<MachineLoopInfo>(); |
Chris Lattner | f348e3a | 2004-11-18 04:33:31 +0000 | [diff] [blame] | 262 | |
David Greene | 2c17c4d | 2007-09-06 16:18:45 +0000 | [diff] [blame] | 263 | // We don't run the coalescer here because we have no reason to |
| 264 | // interact with it. If the coalescer requires interaction, it |
| 265 | // won't do anything. If it doesn't require interaction, we assume |
| 266 | // it was run as a separate pass. |
| 267 | |
Chris Lattner | b980578 | 2005-08-23 22:27:31 +0000 | [diff] [blame] | 268 | // If this is the first function compiled, compute the related reg classes. |
| 269 | if (RelatedRegClasses.empty()) |
| 270 | ComputeRelatedRegClasses(); |
| 271 | |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 272 | if (!prt_.get()) prt_.reset(new PhysRegTracker(*tri_)); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 273 | vrm_.reset(new VirtRegMap(*mf_)); |
| 274 | if (!spiller_.get()) spiller_.reset(createSpiller()); |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 275 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 276 | initIntervalSets(); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 277 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 278 | linearScan(); |
Alkis Evlogimenos | 0d6c5b6 | 2004-02-24 08:58:30 +0000 | [diff] [blame] | 279 | |
Chris Lattner | b0f31bf | 2005-01-23 22:45:13 +0000 | [diff] [blame] | 280 | // Rewrite spill code and update the PhysRegsUsed set. |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 281 | spiller_->runOnMachineFunction(*mf_, *vrm_); |
Chris Lattner | 510a3ea | 2004-09-30 02:02:33 +0000 | [diff] [blame] | 282 | vrm_.reset(); // Free the VirtRegMap |
Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 283 | |
Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 284 | while (!unhandled_.empty()) unhandled_.pop(); |
| 285 | fixed_.clear(); |
| 286 | active_.clear(); |
| 287 | inactive_.clear(); |
| 288 | handled_.clear(); |
| 289 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 290 | return true; |
Alkis Evlogimenos | 0d6c5b6 | 2004-02-24 08:58:30 +0000 | [diff] [blame] | 291 | } |
| 292 | |
Chris Lattner | c8b9f33 | 2004-11-18 06:01:45 +0000 | [diff] [blame] | 293 | /// initIntervalSets - initialize the interval sets. |
| 294 | /// |
Bill Wendling | e23e00d | 2007-05-08 19:02:46 +0000 | [diff] [blame] | 295 | void RALinScan::initIntervalSets() |
Chris Lattner | c8b9f33 | 2004-11-18 06:01:45 +0000 | [diff] [blame] | 296 | { |
| 297 | assert(unhandled_.empty() && fixed_.empty() && |
| 298 | active_.empty() && inactive_.empty() && |
| 299 | "interval sets should be empty on initialization"); |
| 300 | |
| 301 | for (LiveIntervals::iterator i = li_->begin(), e = li_->end(); i != e; ++i) { |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 302 | if (TargetRegisterInfo::isPhysicalRegister(i->second.reg)) { |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 303 | reginfo_->setPhysRegUsed(i->second.reg); |
Chris Lattner | c8b9f33 | 2004-11-18 06:01:45 +0000 | [diff] [blame] | 304 | fixed_.push_back(std::make_pair(&i->second, i->second.begin())); |
Chris Lattner | b0f31bf | 2005-01-23 22:45:13 +0000 | [diff] [blame] | 305 | } else |
Chris Lattner | c8b9f33 | 2004-11-18 06:01:45 +0000 | [diff] [blame] | 306 | unhandled_.push(&i->second); |
| 307 | } |
| 308 | } |
| 309 | |
Bill Wendling | e23e00d | 2007-05-08 19:02:46 +0000 | [diff] [blame] | 310 | void RALinScan::linearScan() |
Alkis Evlogimenos | 0d6c5b6 | 2004-02-24 08:58:30 +0000 | [diff] [blame] | 311 | { |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 312 | // linear scan algorithm |
Bill Wendling | 54fcc7f | 2006-11-17 00:50:36 +0000 | [diff] [blame] | 313 | DOUT << "********** LINEAR SCAN **********\n"; |
| 314 | DOUT << "********** Function: " << mf_->getFunction()->getName() << '\n'; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 315 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 316 | DEBUG(printIntervals("fixed", fixed_.begin(), fixed_.end())); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 317 | |
| 318 | while (!unhandled_.empty()) { |
| 319 | // pick the interval with the earliest start point |
| 320 | LiveInterval* cur = unhandled_.top(); |
| 321 | unhandled_.pop(); |
Evan Cheng | 11923cc | 2007-10-16 21:09:14 +0000 | [diff] [blame] | 322 | ++NumIters; |
Bill Wendling | 54fcc7f | 2006-11-17 00:50:36 +0000 | [diff] [blame] | 323 | DOUT << "\n*** CURRENT ***: " << *cur << '\n'; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 324 | |
Evan Cheng | f30a49d | 2008-04-03 16:40:27 +0000 | [diff] [blame] | 325 | if (!cur->empty()) { |
| 326 | processActiveIntervals(cur->beginNumber()); |
| 327 | processInactiveIntervals(cur->beginNumber()); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 328 | |
Evan Cheng | f30a49d | 2008-04-03 16:40:27 +0000 | [diff] [blame] | 329 | assert(TargetRegisterInfo::isVirtualRegister(cur->reg) && |
| 330 | "Can only allocate virtual registers!"); |
| 331 | } |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 332 | |
Chris Lattner | c8b9f33 | 2004-11-18 06:01:45 +0000 | [diff] [blame] | 333 | // Allocating a virtual register. try to find a free |
| 334 | // physical register or spill an interval (possibly this one) in order to |
| 335 | // assign it one. |
| 336 | assignRegOrStackSlotAtInterval(cur); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 337 | |
Alkis Evlogimenos | 39a0d5c | 2004-02-20 06:15:40 +0000 | [diff] [blame] | 338 | DEBUG(printIntervals("active", active_.begin(), active_.end())); |
| 339 | DEBUG(printIntervals("inactive", inactive_.begin(), inactive_.end())); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 340 | } |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 341 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 342 | // expire any remaining active intervals |
Evan Cheng | 11923cc | 2007-10-16 21:09:14 +0000 | [diff] [blame] | 343 | while (!active_.empty()) { |
| 344 | IntervalPtr &IP = active_.back(); |
| 345 | unsigned reg = IP.first->reg; |
| 346 | DOUT << "\tinterval " << *IP.first << " expired\n"; |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 347 | assert(TargetRegisterInfo::isVirtualRegister(reg) && |
Chris Lattner | c8b9f33 | 2004-11-18 06:01:45 +0000 | [diff] [blame] | 348 | "Can only allocate virtual registers!"); |
| 349 | reg = vrm_->getPhys(reg); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 350 | prt_->delRegUse(reg); |
Evan Cheng | 11923cc | 2007-10-16 21:09:14 +0000 | [diff] [blame] | 351 | active_.pop_back(); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 352 | } |
Alkis Evlogimenos | 7d629b5 | 2004-01-07 09:20:58 +0000 | [diff] [blame] | 353 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 354 | // expire any remaining inactive intervals |
Evan Cheng | 11923cc | 2007-10-16 21:09:14 +0000 | [diff] [blame] | 355 | DEBUG(for (IntervalPtrs::reverse_iterator |
Bill Wendling | 87075ca | 2007-11-15 00:40:48 +0000 | [diff] [blame] | 356 | i = inactive_.rbegin(); i != inactive_.rend(); ++i) |
Evan Cheng | 11923cc | 2007-10-16 21:09:14 +0000 | [diff] [blame] | 357 | DOUT << "\tinterval " << *i->first << " expired\n"); |
| 358 | inactive_.clear(); |
Alkis Evlogimenos | b7be115 | 2004-01-13 20:42:08 +0000 | [diff] [blame] | 359 | |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 360 | // Add live-ins to every BB except for entry. Also perform trivial coalescing. |
Evan Cheng | 3f4b80e | 2007-10-17 02:12:22 +0000 | [diff] [blame] | 361 | MachineFunction::iterator EntryMBB = mf_->begin(); |
Evan Cheng | a5bfc97 | 2007-10-17 06:53:44 +0000 | [diff] [blame] | 362 | SmallVector<MachineBasicBlock*, 8> LiveInMBBs; |
Evan Cheng | 3f4b80e | 2007-10-17 02:12:22 +0000 | [diff] [blame] | 363 | for (LiveIntervals::iterator i = li_->begin(), e = li_->end(); i != e; ++i) { |
Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 364 | LiveInterval &cur = i->second; |
Evan Cheng | 3f4b80e | 2007-10-17 02:12:22 +0000 | [diff] [blame] | 365 | unsigned Reg = 0; |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 366 | bool isPhys = TargetRegisterInfo::isPhysicalRegister(cur.reg); |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 367 | if (isPhys) |
Evan Cheng | 3f4b80e | 2007-10-17 02:12:22 +0000 | [diff] [blame] | 368 | Reg = i->second.reg; |
| 369 | else if (vrm_->isAssignedReg(cur.reg)) |
Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 370 | Reg = attemptTrivialCoalescing(cur, vrm_->getPhys(cur.reg)); |
Evan Cheng | 3f4b80e | 2007-10-17 02:12:22 +0000 | [diff] [blame] | 371 | if (!Reg) |
| 372 | continue; |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 373 | // Ignore splited live intervals. |
| 374 | if (!isPhys && vrm_->getPreSplitReg(cur.reg)) |
| 375 | continue; |
Evan Cheng | 3f4b80e | 2007-10-17 02:12:22 +0000 | [diff] [blame] | 376 | for (LiveInterval::Ranges::const_iterator I = cur.begin(), E = cur.end(); |
| 377 | I != E; ++I) { |
| 378 | const LiveRange &LR = *I; |
Evan Cheng | 3f4b80e | 2007-10-17 02:12:22 +0000 | [diff] [blame] | 379 | if (li_->findLiveInMBBs(LR, LiveInMBBs)) { |
| 380 | for (unsigned i = 0, e = LiveInMBBs.size(); i != e; ++i) |
| 381 | if (LiveInMBBs[i] != EntryMBB) |
| 382 | LiveInMBBs[i]->addLiveIn(Reg); |
Evan Cheng | a5bfc97 | 2007-10-17 06:53:44 +0000 | [diff] [blame] | 383 | LiveInMBBs.clear(); |
Evan Cheng | 9fc508f | 2007-02-16 09:05:02 +0000 | [diff] [blame] | 384 | } |
| 385 | } |
| 386 | } |
| 387 | |
Bill Wendling | 54fcc7f | 2006-11-17 00:50:36 +0000 | [diff] [blame] | 388 | DOUT << *vrm_; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 389 | } |
| 390 | |
Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 391 | /// processActiveIntervals - expire old intervals and move non-overlapping ones |
| 392 | /// to the inactive list. |
Bill Wendling | e23e00d | 2007-05-08 19:02:46 +0000 | [diff] [blame] | 393 | void RALinScan::processActiveIntervals(unsigned CurPoint) |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 394 | { |
Bill Wendling | 54fcc7f | 2006-11-17 00:50:36 +0000 | [diff] [blame] | 395 | DOUT << "\tprocessing active intervals:\n"; |
Chris Lattner | 23b71c1 | 2004-11-18 01:29:39 +0000 | [diff] [blame] | 396 | |
Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 397 | for (unsigned i = 0, e = active_.size(); i != e; ++i) { |
| 398 | LiveInterval *Interval = active_[i].first; |
| 399 | LiveInterval::iterator IntervalPos = active_[i].second; |
| 400 | unsigned reg = Interval->reg; |
Alkis Evlogimenos | ed54373 | 2004-09-01 22:52:29 +0000 | [diff] [blame] | 401 | |
Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 402 | IntervalPos = Interval->advanceTo(IntervalPos, CurPoint); |
| 403 | |
| 404 | if (IntervalPos == Interval->end()) { // Remove expired intervals. |
Bill Wendling | 54fcc7f | 2006-11-17 00:50:36 +0000 | [diff] [blame] | 405 | DOUT << "\t\tinterval " << *Interval << " expired\n"; |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 406 | assert(TargetRegisterInfo::isVirtualRegister(reg) && |
Chris Lattner | c8b9f33 | 2004-11-18 06:01:45 +0000 | [diff] [blame] | 407 | "Can only allocate virtual registers!"); |
| 408 | reg = vrm_->getPhys(reg); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 409 | prt_->delRegUse(reg); |
Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 410 | |
| 411 | // Pop off the end of the list. |
| 412 | active_[i] = active_.back(); |
| 413 | active_.pop_back(); |
| 414 | --i; --e; |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 415 | |
Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 416 | } else if (IntervalPos->start > CurPoint) { |
| 417 | // Move inactive intervals to inactive list. |
Bill Wendling | 54fcc7f | 2006-11-17 00:50:36 +0000 | [diff] [blame] | 418 | DOUT << "\t\tinterval " << *Interval << " inactive\n"; |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 419 | assert(TargetRegisterInfo::isVirtualRegister(reg) && |
Chris Lattner | c8b9f33 | 2004-11-18 06:01:45 +0000 | [diff] [blame] | 420 | "Can only allocate virtual registers!"); |
| 421 | reg = vrm_->getPhys(reg); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 422 | prt_->delRegUse(reg); |
Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 423 | // add to inactive. |
| 424 | inactive_.push_back(std::make_pair(Interval, IntervalPos)); |
| 425 | |
| 426 | // Pop off the end of the list. |
| 427 | active_[i] = active_.back(); |
| 428 | active_.pop_back(); |
| 429 | --i; --e; |
| 430 | } else { |
| 431 | // Otherwise, just update the iterator position. |
| 432 | active_[i].second = IntervalPos; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 433 | } |
| 434 | } |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 435 | } |
| 436 | |
Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 437 | /// processInactiveIntervals - expire old intervals and move overlapping |
| 438 | /// ones to the active list. |
Bill Wendling | e23e00d | 2007-05-08 19:02:46 +0000 | [diff] [blame] | 439 | void RALinScan::processInactiveIntervals(unsigned CurPoint) |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 440 | { |
Bill Wendling | 54fcc7f | 2006-11-17 00:50:36 +0000 | [diff] [blame] | 441 | DOUT << "\tprocessing inactive intervals:\n"; |
Chris Lattner | 365b95f | 2004-11-18 04:13:02 +0000 | [diff] [blame] | 442 | |
Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 443 | for (unsigned i = 0, e = inactive_.size(); i != e; ++i) { |
| 444 | LiveInterval *Interval = inactive_[i].first; |
| 445 | LiveInterval::iterator IntervalPos = inactive_[i].second; |
| 446 | unsigned reg = Interval->reg; |
Chris Lattner | 23b71c1 | 2004-11-18 01:29:39 +0000 | [diff] [blame] | 447 | |
Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 448 | IntervalPos = Interval->advanceTo(IntervalPos, CurPoint); |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 449 | |
Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 450 | if (IntervalPos == Interval->end()) { // remove expired intervals. |
Bill Wendling | 54fcc7f | 2006-11-17 00:50:36 +0000 | [diff] [blame] | 451 | DOUT << "\t\tinterval " << *Interval << " expired\n"; |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 452 | |
Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 453 | // Pop off the end of the list. |
| 454 | inactive_[i] = inactive_.back(); |
| 455 | inactive_.pop_back(); |
| 456 | --i; --e; |
| 457 | } else if (IntervalPos->start <= CurPoint) { |
| 458 | // move re-activated intervals in active list |
Bill Wendling | 54fcc7f | 2006-11-17 00:50:36 +0000 | [diff] [blame] | 459 | DOUT << "\t\tinterval " << *Interval << " active\n"; |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 460 | assert(TargetRegisterInfo::isVirtualRegister(reg) && |
Chris Lattner | c8b9f33 | 2004-11-18 06:01:45 +0000 | [diff] [blame] | 461 | "Can only allocate virtual registers!"); |
| 462 | reg = vrm_->getPhys(reg); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 463 | prt_->addRegUse(reg); |
| 464 | // add to active |
Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 465 | active_.push_back(std::make_pair(Interval, IntervalPos)); |
| 466 | |
| 467 | // Pop off the end of the list. |
| 468 | inactive_[i] = inactive_.back(); |
| 469 | inactive_.pop_back(); |
| 470 | --i; --e; |
| 471 | } else { |
| 472 | // Otherwise, just update the iterator position. |
| 473 | inactive_[i].second = IntervalPos; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 474 | } |
| 475 | } |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 476 | } |
| 477 | |
Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 478 | /// updateSpillWeights - updates the spill weights of the specifed physical |
| 479 | /// register and its weight. |
Misha Brukman | edf128a | 2005-04-21 22:36:52 +0000 | [diff] [blame] | 480 | static void updateSpillWeights(std::vector<float> &Weights, |
Chris Lattner | c8b9f33 | 2004-11-18 06:01:45 +0000 | [diff] [blame] | 481 | unsigned reg, float weight, |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 482 | const TargetRegisterInfo *TRI) { |
Chris Lattner | c8b9f33 | 2004-11-18 06:01:45 +0000 | [diff] [blame] | 483 | Weights[reg] += weight; |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 484 | for (const unsigned* as = TRI->getAliasSet(reg); *as; ++as) |
Chris Lattner | c8b9f33 | 2004-11-18 06:01:45 +0000 | [diff] [blame] | 485 | Weights[*as] += weight; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 486 | } |
| 487 | |
Bill Wendling | e23e00d | 2007-05-08 19:02:46 +0000 | [diff] [blame] | 488 | static |
| 489 | RALinScan::IntervalPtrs::iterator |
| 490 | FindIntervalInVector(RALinScan::IntervalPtrs &IP, LiveInterval *LI) { |
| 491 | for (RALinScan::IntervalPtrs::iterator I = IP.begin(), E = IP.end(); |
| 492 | I != E; ++I) |
Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 493 | if (I->first == LI) return I; |
| 494 | return IP.end(); |
| 495 | } |
| 496 | |
Bill Wendling | e23e00d | 2007-05-08 19:02:46 +0000 | [diff] [blame] | 497 | static void RevertVectorIteratorsTo(RALinScan::IntervalPtrs &V, unsigned Point){ |
Chris Lattner | 19828d4 | 2004-11-18 03:49:30 +0000 | [diff] [blame] | 498 | for (unsigned i = 0, e = V.size(); i != e; ++i) { |
Bill Wendling | e23e00d | 2007-05-08 19:02:46 +0000 | [diff] [blame] | 499 | RALinScan::IntervalPtr &IP = V[i]; |
Chris Lattner | 19828d4 | 2004-11-18 03:49:30 +0000 | [diff] [blame] | 500 | LiveInterval::iterator I = std::upper_bound(IP.first->begin(), |
| 501 | IP.second, Point); |
| 502 | if (I != IP.first->begin()) --I; |
| 503 | IP.second = I; |
| 504 | } |
| 505 | } |
Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 506 | |
Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 507 | /// assignRegOrStackSlotAtInterval - assign a register if one is available, or |
| 508 | /// spill. |
Bill Wendling | e23e00d | 2007-05-08 19:02:46 +0000 | [diff] [blame] | 509 | void RALinScan::assignRegOrStackSlotAtInterval(LiveInterval* cur) |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 510 | { |
Bill Wendling | 54fcc7f | 2006-11-17 00:50:36 +0000 | [diff] [blame] | 511 | DOUT << "\tallocating current interval: "; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 512 | |
Evan Cheng | f30a49d | 2008-04-03 16:40:27 +0000 | [diff] [blame] | 513 | // This is an implicitly defined live interval, just assign any register. |
| 514 | const TargetRegisterClass *RC = reginfo_->getRegClass(cur->reg); |
| 515 | if (cur->empty()) { |
| 516 | unsigned physReg = cur->preference; |
| 517 | if (!physReg) |
| 518 | physReg = *RC->allocation_order_begin(*mf_); |
| 519 | DOUT << tri_->getName(physReg) << '\n'; |
| 520 | // Note the register is not really in use. |
| 521 | vrm_->assignVirt2Phys(cur->reg, physReg); |
Evan Cheng | f30a49d | 2008-04-03 16:40:27 +0000 | [diff] [blame] | 522 | return; |
| 523 | } |
| 524 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 525 | PhysRegTracker backupPrt = *prt_; |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 526 | |
Chris Lattner | a6c1750 | 2005-08-22 20:20:42 +0000 | [diff] [blame] | 527 | std::vector<std::pair<unsigned, float> > SpillWeightsToAdd; |
Chris Lattner | 365b95f | 2004-11-18 04:13:02 +0000 | [diff] [blame] | 528 | unsigned StartPosition = cur->beginNumber(); |
Chris Lattner | b980578 | 2005-08-23 22:27:31 +0000 | [diff] [blame] | 529 | const TargetRegisterClass *RCLeader = RelatedRegClasses.getLeaderValue(RC); |
Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 530 | |
| 531 | // If this live interval is defined by a move instruction and its source is |
| 532 | // assigned a physical register that is compatible with the target register |
| 533 | // class, then we should try to assign it the same register. |
| 534 | // This can happen when the move is from a larger register class to a smaller |
| 535 | // one, e.g. X86::mov32to32_. These move instructions are not coalescable. |
| 536 | if (!cur->preference && cur->containsOneValue()) { |
| 537 | VNInfo *vni = cur->getValNumInfo(0); |
| 538 | if (vni->def && vni->def != ~1U && vni->def != ~0U) { |
| 539 | MachineInstr *CopyMI = li_->getInstructionFromIndex(vni->def); |
| 540 | unsigned SrcReg, DstReg; |
Evan Cheng | f2b24ca | 2008-04-11 17:55:47 +0000 | [diff] [blame^] | 541 | if (CopyMI && tii_->isMoveInstr(*CopyMI, SrcReg, DstReg)) { |
Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 542 | unsigned Reg = 0; |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 543 | if (TargetRegisterInfo::isPhysicalRegister(SrcReg)) |
Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 544 | Reg = SrcReg; |
| 545 | else if (vrm_->isAssignedReg(SrcReg)) |
| 546 | Reg = vrm_->getPhys(SrcReg); |
| 547 | if (Reg && allocatableRegs_[Reg] && RC->contains(Reg)) |
| 548 | cur->preference = Reg; |
| 549 | } |
| 550 | } |
| 551 | } |
| 552 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 553 | // for every interval in inactive we overlap with, mark the |
Chris Lattner | a6c1750 | 2005-08-22 20:20:42 +0000 | [diff] [blame] | 554 | // register as not free and update spill weights. |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 555 | for (IntervalPtrs::const_iterator i = inactive_.begin(), |
| 556 | e = inactive_.end(); i != e; ++i) { |
Chris Lattner | b980578 | 2005-08-23 22:27:31 +0000 | [diff] [blame] | 557 | unsigned Reg = i->first->reg; |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 558 | assert(TargetRegisterInfo::isVirtualRegister(Reg) && |
Chris Lattner | b980578 | 2005-08-23 22:27:31 +0000 | [diff] [blame] | 559 | "Can only allocate virtual registers!"); |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 560 | const TargetRegisterClass *RegRC = reginfo_->getRegClass(Reg); |
Chris Lattner | b980578 | 2005-08-23 22:27:31 +0000 | [diff] [blame] | 561 | // If this is not in a related reg class to the register we're allocating, |
| 562 | // don't check it. |
| 563 | if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader && |
| 564 | cur->overlapsFrom(*i->first, i->second-1)) { |
| 565 | Reg = vrm_->getPhys(Reg); |
| 566 | prt_->addRegUse(Reg); |
| 567 | SpillWeightsToAdd.push_back(std::make_pair(Reg, i->first->weight)); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 568 | } |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 569 | } |
Chris Lattner | a411cbc | 2005-08-22 20:59:30 +0000 | [diff] [blame] | 570 | |
| 571 | // Speculatively check to see if we can get a register right now. If not, |
| 572 | // we know we won't be able to by adding more constraints. If so, we can |
| 573 | // check to see if it is valid. Doing an exhaustive search of the fixed_ list |
| 574 | // is very bad (it contains all callee clobbered registers for any functions |
| 575 | // with a call), so we want to avoid doing that if possible. |
| 576 | unsigned physReg = getFreePhysReg(cur); |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 577 | unsigned BestPhysReg = physReg; |
Chris Lattner | a411cbc | 2005-08-22 20:59:30 +0000 | [diff] [blame] | 578 | if (physReg) { |
| 579 | // We got a register. However, if it's in the fixed_ list, we might |
Chris Lattner | e836ad6 | 2005-08-30 21:03:36 +0000 | [diff] [blame] | 580 | // conflict with it. Check to see if we conflict with it or any of its |
| 581 | // aliases. |
Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 582 | SmallSet<unsigned, 8> RegAliases; |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 583 | for (const unsigned *AS = tri_->getAliasSet(physReg); *AS; ++AS) |
Chris Lattner | e836ad6 | 2005-08-30 21:03:36 +0000 | [diff] [blame] | 584 | RegAliases.insert(*AS); |
| 585 | |
Chris Lattner | a411cbc | 2005-08-22 20:59:30 +0000 | [diff] [blame] | 586 | bool ConflictsWithFixed = false; |
| 587 | for (unsigned i = 0, e = fixed_.size(); i != e; ++i) { |
Jim Laskey | e719d9f | 2006-10-24 14:35:25 +0000 | [diff] [blame] | 588 | IntervalPtr &IP = fixed_[i]; |
| 589 | if (physReg == IP.first->reg || RegAliases.count(IP.first->reg)) { |
Chris Lattner | a411cbc | 2005-08-22 20:59:30 +0000 | [diff] [blame] | 590 | // Okay, this reg is on the fixed list. Check to see if we actually |
| 591 | // conflict. |
Chris Lattner | a411cbc | 2005-08-22 20:59:30 +0000 | [diff] [blame] | 592 | LiveInterval *I = IP.first; |
| 593 | if (I->endNumber() > StartPosition) { |
| 594 | LiveInterval::iterator II = I->advanceTo(IP.second, StartPosition); |
| 595 | IP.second = II; |
| 596 | if (II != I->begin() && II->start > StartPosition) |
| 597 | --II; |
Chris Lattner | e836ad6 | 2005-08-30 21:03:36 +0000 | [diff] [blame] | 598 | if (cur->overlapsFrom(*I, II)) { |
Chris Lattner | a411cbc | 2005-08-22 20:59:30 +0000 | [diff] [blame] | 599 | ConflictsWithFixed = true; |
Chris Lattner | e836ad6 | 2005-08-30 21:03:36 +0000 | [diff] [blame] | 600 | break; |
| 601 | } |
Chris Lattner | a411cbc | 2005-08-22 20:59:30 +0000 | [diff] [blame] | 602 | } |
Chris Lattner | f348e3a | 2004-11-18 04:33:31 +0000 | [diff] [blame] | 603 | } |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 604 | } |
Chris Lattner | a411cbc | 2005-08-22 20:59:30 +0000 | [diff] [blame] | 605 | |
| 606 | // Okay, the register picked by our speculative getFreePhysReg call turned |
| 607 | // out to be in use. Actually add all of the conflicting fixed registers to |
| 608 | // prt so we can do an accurate query. |
| 609 | if (ConflictsWithFixed) { |
Chris Lattner | b980578 | 2005-08-23 22:27:31 +0000 | [diff] [blame] | 610 | // For every interval in fixed we overlap with, mark the register as not |
| 611 | // free and update spill weights. |
Chris Lattner | a411cbc | 2005-08-22 20:59:30 +0000 | [diff] [blame] | 612 | for (unsigned i = 0, e = fixed_.size(); i != e; ++i) { |
| 613 | IntervalPtr &IP = fixed_[i]; |
| 614 | LiveInterval *I = IP.first; |
Chris Lattner | b980578 | 2005-08-23 22:27:31 +0000 | [diff] [blame] | 615 | |
| 616 | const TargetRegisterClass *RegRC = OneClassForEachPhysReg[I->reg]; |
| 617 | if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader && |
| 618 | I->endNumber() > StartPosition) { |
Chris Lattner | a411cbc | 2005-08-22 20:59:30 +0000 | [diff] [blame] | 619 | LiveInterval::iterator II = I->advanceTo(IP.second, StartPosition); |
| 620 | IP.second = II; |
| 621 | if (II != I->begin() && II->start > StartPosition) |
| 622 | --II; |
| 623 | if (cur->overlapsFrom(*I, II)) { |
| 624 | unsigned reg = I->reg; |
| 625 | prt_->addRegUse(reg); |
| 626 | SpillWeightsToAdd.push_back(std::make_pair(reg, I->weight)); |
| 627 | } |
| 628 | } |
| 629 | } |
Alkis Evlogimenos | 169cfd0 | 2003-12-21 05:43:40 +0000 | [diff] [blame] | 630 | |
Chris Lattner | a411cbc | 2005-08-22 20:59:30 +0000 | [diff] [blame] | 631 | // Using the newly updated prt_ object, which includes conflicts in the |
| 632 | // future, see if there are any registers available. |
| 633 | physReg = getFreePhysReg(cur); |
| 634 | } |
| 635 | } |
| 636 | |
Chris Lattner | a6c1750 | 2005-08-22 20:20:42 +0000 | [diff] [blame] | 637 | // Restore the physical register tracker, removing information about the |
| 638 | // future. |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 639 | *prt_ = backupPrt; |
Chris Lattner | a6c1750 | 2005-08-22 20:20:42 +0000 | [diff] [blame] | 640 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 641 | // if we find a free register, we are done: assign this virtual to |
| 642 | // the free physical register and add this interval to the active |
| 643 | // list. |
| 644 | if (physReg) { |
Bill Wendling | e6d088a | 2008-02-26 21:47:57 +0000 | [diff] [blame] | 645 | DOUT << tri_->getName(physReg) << '\n'; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 646 | vrm_->assignVirt2Phys(cur->reg, physReg); |
| 647 | prt_->addRegUse(physReg); |
Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 648 | active_.push_back(std::make_pair(cur, cur->begin())); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 649 | handled_.push_back(cur); |
| 650 | return; |
| 651 | } |
Bill Wendling | 54fcc7f | 2006-11-17 00:50:36 +0000 | [diff] [blame] | 652 | DOUT << "no free registers\n"; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 653 | |
Chris Lattner | a6c1750 | 2005-08-22 20:20:42 +0000 | [diff] [blame] | 654 | // Compile the spill weights into an array that is better for scanning. |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 655 | std::vector<float> SpillWeights(tri_->getNumRegs(), 0.0); |
Chris Lattner | a6c1750 | 2005-08-22 20:20:42 +0000 | [diff] [blame] | 656 | for (std::vector<std::pair<unsigned, float> >::iterator |
| 657 | I = SpillWeightsToAdd.begin(), E = SpillWeightsToAdd.end(); I != E; ++I) |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 658 | updateSpillWeights(SpillWeights, I->first, I->second, tri_); |
Chris Lattner | a6c1750 | 2005-08-22 20:20:42 +0000 | [diff] [blame] | 659 | |
| 660 | // for each interval in active, update spill weights. |
| 661 | for (IntervalPtrs::const_iterator i = active_.begin(), e = active_.end(); |
| 662 | i != e; ++i) { |
| 663 | unsigned reg = i->first->reg; |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 664 | assert(TargetRegisterInfo::isVirtualRegister(reg) && |
Chris Lattner | a6c1750 | 2005-08-22 20:20:42 +0000 | [diff] [blame] | 665 | "Can only allocate virtual registers!"); |
| 666 | reg = vrm_->getPhys(reg); |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 667 | updateSpillWeights(SpillWeights, reg, i->first->weight, tri_); |
Chris Lattner | a6c1750 | 2005-08-22 20:20:42 +0000 | [diff] [blame] | 668 | } |
| 669 | |
Bill Wendling | 54fcc7f | 2006-11-17 00:50:36 +0000 | [diff] [blame] | 670 | DOUT << "\tassigning stack slot at interval "<< *cur << ":\n"; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 671 | |
Chris Lattner | c8e2c55 | 2006-03-25 23:00:56 +0000 | [diff] [blame] | 672 | // Find a register to spill. |
Jim Laskey | 7902c75 | 2006-11-07 12:25:45 +0000 | [diff] [blame] | 673 | float minWeight = HUGE_VALF; |
Evan Cheng | 20b0abc | 2007-04-17 20:32:26 +0000 | [diff] [blame] | 674 | unsigned minReg = cur->preference; // Try the preferred register first. |
| 675 | |
| 676 | if (!minReg || SpillWeights[minReg] == HUGE_VALF) |
| 677 | for (TargetRegisterClass::iterator i = RC->allocation_order_begin(*mf_), |
| 678 | e = RC->allocation_order_end(*mf_); i != e; ++i) { |
| 679 | unsigned reg = *i; |
| 680 | if (minWeight > SpillWeights[reg]) { |
| 681 | minWeight = SpillWeights[reg]; |
| 682 | minReg = reg; |
| 683 | } |
Alkis Evlogimenos | 3bf564a | 2003-12-23 18:00:33 +0000 | [diff] [blame] | 684 | } |
Chris Lattner | c8e2c55 | 2006-03-25 23:00:56 +0000 | [diff] [blame] | 685 | |
| 686 | // If we didn't find a register that is spillable, try aliases? |
Evan Cheng | 3b6d56c | 2006-05-12 19:07:46 +0000 | [diff] [blame] | 687 | if (!minReg) { |
| 688 | for (TargetRegisterClass::iterator i = RC->allocation_order_begin(*mf_), |
| 689 | e = RC->allocation_order_end(*mf_); i != e; ++i) { |
| 690 | unsigned reg = *i; |
| 691 | // No need to worry about if the alias register size < regsize of RC. |
| 692 | // We are going to spill all registers that alias it anyway. |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 693 | for (const unsigned* as = tri_->getAliasSet(reg); *as; ++as) { |
Evan Cheng | 3b6d56c | 2006-05-12 19:07:46 +0000 | [diff] [blame] | 694 | if (minWeight > SpillWeights[*as]) { |
| 695 | minWeight = SpillWeights[*as]; |
| 696 | minReg = *as; |
| 697 | } |
| 698 | } |
| 699 | } |
| 700 | |
| 701 | // All registers must have inf weight. Just grab one! |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 702 | if (!minReg) { |
Evan Cheng | c438f35 | 2008-03-13 17:42:48 +0000 | [diff] [blame] | 703 | minReg = BestPhysReg ? BestPhysReg : *RC->allocation_order_begin(*mf_); |
| 704 | if (cur->weight == HUGE_VALF || cur->getSize() == 1) |
| 705 | // Spill a physical register around defs and uses. |
| 706 | li_->spillPhysRegAroundRegDefsUses(*cur, minReg, *vrm_); |
Evan Cheng | 676dd7c | 2008-03-11 07:19:34 +0000 | [diff] [blame] | 707 | } |
Evan Cheng | 3b6d56c | 2006-05-12 19:07:46 +0000 | [diff] [blame] | 708 | } |
Chris Lattner | c8e2c55 | 2006-03-25 23:00:56 +0000 | [diff] [blame] | 709 | |
Bill Wendling | 54fcc7f | 2006-11-17 00:50:36 +0000 | [diff] [blame] | 710 | DOUT << "\t\tregister with min weight: " |
Bill Wendling | e6d088a | 2008-02-26 21:47:57 +0000 | [diff] [blame] | 711 | << tri_->getName(minReg) << " (" << minWeight << ")\n"; |
Alkis Evlogimenos | 3bf564a | 2003-12-23 18:00:33 +0000 | [diff] [blame] | 712 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 713 | // if the current has the minimum weight, we need to spill it and |
| 714 | // add any added intervals back to unhandled, and restart |
| 715 | // linearscan. |
Jim Laskey | 7902c75 | 2006-11-07 12:25:45 +0000 | [diff] [blame] | 716 | if (cur->weight != HUGE_VALF && cur->weight <= minWeight) { |
Bill Wendling | 54fcc7f | 2006-11-17 00:50:36 +0000 | [diff] [blame] | 717 | DOUT << "\t\t\tspilling(c): " << *cur << '\n'; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 718 | std::vector<LiveInterval*> added = |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 719 | li_->addIntervalsForSpills(*cur, loopInfo, *vrm_); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 720 | if (added.empty()) |
| 721 | return; // Early exit if all spills were folded. |
Alkis Evlogimenos | f5eaf16 | 2004-02-06 18:08:18 +0000 | [diff] [blame] | 722 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 723 | // Merge added with unhandled. Note that we know that |
| 724 | // addIntervalsForSpills returns intervals sorted by their starting |
| 725 | // point. |
Alkis Evlogimenos | 53eb373 | 2004-07-22 08:14:44 +0000 | [diff] [blame] | 726 | for (unsigned i = 0, e = added.size(); i != e; ++i) |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 727 | unhandled_.push(added[i]); |
| 728 | return; |
| 729 | } |
| 730 | |
Chris Lattner | 19828d4 | 2004-11-18 03:49:30 +0000 | [diff] [blame] | 731 | ++NumBacktracks; |
| 732 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 733 | // push the current interval back to unhandled since we are going |
| 734 | // to re-run at least this iteration. Since we didn't modify it it |
| 735 | // should go back right in the front of the list |
| 736 | unhandled_.push(cur); |
| 737 | |
| 738 | // otherwise we spill all intervals aliasing the register with |
| 739 | // minimum weight, rollback to the interval with the earliest |
| 740 | // start point and let the linear scan algorithm run again |
| 741 | std::vector<LiveInterval*> added; |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 742 | assert(TargetRegisterInfo::isPhysicalRegister(minReg) && |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 743 | "did not choose a register to spill?"); |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 744 | BitVector toSpill(tri_->getNumRegs()); |
Chris Lattner | 19828d4 | 2004-11-18 03:49:30 +0000 | [diff] [blame] | 745 | |
| 746 | // We are going to spill minReg and all its aliases. |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 747 | toSpill[minReg] = true; |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 748 | for (const unsigned* as = tri_->getAliasSet(minReg); *as; ++as) |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 749 | toSpill[*as] = true; |
| 750 | |
| 751 | // the earliest start of a spilled interval indicates up to where |
| 752 | // in handled we need to roll back |
Chris Lattner | 23b71c1 | 2004-11-18 01:29:39 +0000 | [diff] [blame] | 753 | unsigned earliestStart = cur->beginNumber(); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 754 | |
| 755 | // set of spilled vregs (used later to rollback properly) |
Evan Cheng | c92da38 | 2007-11-03 07:20:12 +0000 | [diff] [blame] | 756 | SmallSet<unsigned, 32> spilled; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 757 | |
Chris Lattner | 19828d4 | 2004-11-18 03:49:30 +0000 | [diff] [blame] | 758 | // spill live intervals of virtual regs mapped to the physical register we |
| 759 | // want to clear (and its aliases). We only spill those that overlap with the |
| 760 | // current interval as the rest do not affect its allocation. we also keep |
| 761 | // track of the earliest start of all spilled live intervals since this will |
| 762 | // mark our rollback point. |
| 763 | for (IntervalPtrs::iterator i = active_.begin(); i != active_.end(); ++i) { |
Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 764 | unsigned reg = i->first->reg; |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 765 | if (//TargetRegisterInfo::isVirtualRegister(reg) && |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 766 | toSpill[vrm_->getPhys(reg)] && |
Chris Lattner | 19828d4 | 2004-11-18 03:49:30 +0000 | [diff] [blame] | 767 | cur->overlapsFrom(*i->first, i->second)) { |
Bill Wendling | 54fcc7f | 2006-11-17 00:50:36 +0000 | [diff] [blame] | 768 | DOUT << "\t\t\tspilling(a): " << *i->first << '\n'; |
Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 769 | earliestStart = std::min(earliestStart, i->first->beginNumber()); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 770 | std::vector<LiveInterval*> newIs = |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 771 | li_->addIntervalsForSpills(*i->first, loopInfo, *vrm_); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 772 | std::copy(newIs.begin(), newIs.end(), std::back_inserter(added)); |
| 773 | spilled.insert(reg); |
| 774 | } |
| 775 | } |
Chris Lattner | 19828d4 | 2004-11-18 03:49:30 +0000 | [diff] [blame] | 776 | for (IntervalPtrs::iterator i = inactive_.begin(); i != inactive_.end(); ++i){ |
Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 777 | unsigned reg = i->first->reg; |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 778 | if (//TargetRegisterInfo::isVirtualRegister(reg) && |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 779 | toSpill[vrm_->getPhys(reg)] && |
Chris Lattner | 19828d4 | 2004-11-18 03:49:30 +0000 | [diff] [blame] | 780 | cur->overlapsFrom(*i->first, i->second-1)) { |
Bill Wendling | 54fcc7f | 2006-11-17 00:50:36 +0000 | [diff] [blame] | 781 | DOUT << "\t\t\tspilling(i): " << *i->first << '\n'; |
Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 782 | earliestStart = std::min(earliestStart, i->first->beginNumber()); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 783 | std::vector<LiveInterval*> newIs = |
Evan Cheng | 81a0382 | 2007-11-17 00:40:40 +0000 | [diff] [blame] | 784 | li_->addIntervalsForSpills(*i->first, loopInfo, *vrm_); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 785 | std::copy(newIs.begin(), newIs.end(), std::back_inserter(added)); |
| 786 | spilled.insert(reg); |
| 787 | } |
| 788 | } |
| 789 | |
Bill Wendling | 54fcc7f | 2006-11-17 00:50:36 +0000 | [diff] [blame] | 790 | DOUT << "\t\trolling back to: " << earliestStart << '\n'; |
Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 791 | |
| 792 | // Scan handled in reverse order up to the earliest start of a |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 793 | // spilled live interval and undo each one, restoring the state of |
Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 794 | // unhandled. |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 795 | while (!handled_.empty()) { |
| 796 | LiveInterval* i = handled_.back(); |
Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 797 | // If this interval starts before t we are done. |
Chris Lattner | 23b71c1 | 2004-11-18 01:29:39 +0000 | [diff] [blame] | 798 | if (i->beginNumber() < earliestStart) |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 799 | break; |
Bill Wendling | 54fcc7f | 2006-11-17 00:50:36 +0000 | [diff] [blame] | 800 | DOUT << "\t\t\tundo changes for: " << *i << '\n'; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 801 | handled_.pop_back(); |
Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 802 | |
| 803 | // When undoing a live interval allocation we must know if it is active or |
| 804 | // inactive to properly update the PhysRegTracker and the VirtRegMap. |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 805 | IntervalPtrs::iterator it; |
Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 806 | if ((it = FindIntervalInVector(active_, i)) != active_.end()) { |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 807 | active_.erase(it); |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 808 | assert(!TargetRegisterInfo::isPhysicalRegister(i->reg)); |
Chris Lattner | ffab422 | 2006-02-23 06:44:17 +0000 | [diff] [blame] | 809 | if (!spilled.count(i->reg)) |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 810 | unhandled_.push(i); |
Chris Lattner | ffab422 | 2006-02-23 06:44:17 +0000 | [diff] [blame] | 811 | prt_->delRegUse(vrm_->getPhys(i->reg)); |
| 812 | vrm_->clearVirt(i->reg); |
Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 813 | } else if ((it = FindIntervalInVector(inactive_, i)) != inactive_.end()) { |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 814 | inactive_.erase(it); |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 815 | assert(!TargetRegisterInfo::isPhysicalRegister(i->reg)); |
Chris Lattner | ffab422 | 2006-02-23 06:44:17 +0000 | [diff] [blame] | 816 | if (!spilled.count(i->reg)) |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 817 | unhandled_.push(i); |
Chris Lattner | ffab422 | 2006-02-23 06:44:17 +0000 | [diff] [blame] | 818 | vrm_->clearVirt(i->reg); |
Chris Lattner | c8b9f33 | 2004-11-18 06:01:45 +0000 | [diff] [blame] | 819 | } else { |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 820 | assert(TargetRegisterInfo::isVirtualRegister(i->reg) && |
Chris Lattner | c8b9f33 | 2004-11-18 06:01:45 +0000 | [diff] [blame] | 821 | "Can only allocate virtual registers!"); |
| 822 | vrm_->clearVirt(i->reg); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 823 | unhandled_.push(i); |
| 824 | } |
Evan Cheng | 9aeaf75 | 2007-11-04 08:32:21 +0000 | [diff] [blame] | 825 | |
| 826 | // It interval has a preference, it must be defined by a copy. Clear the |
| 827 | // preference now since the source interval allocation may have been undone |
| 828 | // as well. |
| 829 | i->preference = 0; |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 830 | } |
| 831 | |
Chris Lattner | 19828d4 | 2004-11-18 03:49:30 +0000 | [diff] [blame] | 832 | // Rewind the iterators in the active, inactive, and fixed lists back to the |
| 833 | // point we reverted to. |
| 834 | RevertVectorIteratorsTo(active_, earliestStart); |
| 835 | RevertVectorIteratorsTo(inactive_, earliestStart); |
| 836 | RevertVectorIteratorsTo(fixed_, earliestStart); |
| 837 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 838 | // scan the rest and undo each interval that expired after t and |
| 839 | // insert it in active (the next iteration of the algorithm will |
| 840 | // put it in inactive if required) |
Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 841 | for (unsigned i = 0, e = handled_.size(); i != e; ++i) { |
| 842 | LiveInterval *HI = handled_[i]; |
| 843 | if (!HI->expiredAt(earliestStart) && |
| 844 | HI->expiredAt(cur->beginNumber())) { |
Bill Wendling | 54fcc7f | 2006-11-17 00:50:36 +0000 | [diff] [blame] | 845 | DOUT << "\t\t\tundo changes for: " << *HI << '\n'; |
Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 846 | active_.push_back(std::make_pair(HI, HI->begin())); |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 847 | assert(!TargetRegisterInfo::isPhysicalRegister(HI->reg)); |
Chris Lattner | ffab422 | 2006-02-23 06:44:17 +0000 | [diff] [blame] | 848 | prt_->addRegUse(vrm_->getPhys(HI->reg)); |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 849 | } |
| 850 | } |
| 851 | |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 852 | // merge added with unhandled |
| 853 | for (unsigned i = 0, e = added.size(); i != e; ++i) |
| 854 | unhandled_.push(added[i]); |
Alkis Evlogimenos | 843b160 | 2004-02-15 10:24:21 +0000 | [diff] [blame] | 855 | } |
Alkis Evlogimenos | f5eaf16 | 2004-02-06 18:08:18 +0000 | [diff] [blame] | 856 | |
Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 857 | /// getFreePhysReg - return a free physical register for this virtual register |
| 858 | /// interval if we have one, otherwise return 0. |
Bill Wendling | e23e00d | 2007-05-08 19:02:46 +0000 | [diff] [blame] | 859 | unsigned RALinScan::getFreePhysReg(LiveInterval *cur) { |
Chris Lattner | fe42462 | 2008-02-26 22:08:41 +0000 | [diff] [blame] | 860 | SmallVector<unsigned, 256> inactiveCounts; |
Chris Lattner | f8355d9 | 2005-08-22 16:55:22 +0000 | [diff] [blame] | 861 | unsigned MaxInactiveCount = 0; |
| 862 | |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 863 | const TargetRegisterClass *RC = reginfo_->getRegClass(cur->reg); |
Chris Lattner | b980578 | 2005-08-23 22:27:31 +0000 | [diff] [blame] | 864 | const TargetRegisterClass *RCLeader = RelatedRegClasses.getLeaderValue(RC); |
| 865 | |
Alkis Evlogimenos | 84f5bcb | 2004-09-02 21:23:32 +0000 | [diff] [blame] | 866 | for (IntervalPtrs::iterator i = inactive_.begin(), e = inactive_.end(); |
| 867 | i != e; ++i) { |
Chris Lattner | cbb5625 | 2004-11-18 02:42:27 +0000 | [diff] [blame] | 868 | unsigned reg = i->first->reg; |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 869 | assert(TargetRegisterInfo::isVirtualRegister(reg) && |
Chris Lattner | c8b9f33 | 2004-11-18 06:01:45 +0000 | [diff] [blame] | 870 | "Can only allocate virtual registers!"); |
Chris Lattner | b980578 | 2005-08-23 22:27:31 +0000 | [diff] [blame] | 871 | |
| 872 | // If this is not in a related reg class to the register we're allocating, |
| 873 | // don't check it. |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 874 | const TargetRegisterClass *RegRC = reginfo_->getRegClass(reg); |
Chris Lattner | b980578 | 2005-08-23 22:27:31 +0000 | [diff] [blame] | 875 | if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader) { |
| 876 | reg = vrm_->getPhys(reg); |
Chris Lattner | fe42462 | 2008-02-26 22:08:41 +0000 | [diff] [blame] | 877 | if (inactiveCounts.size() <= reg) |
| 878 | inactiveCounts.resize(reg+1); |
Chris Lattner | b980578 | 2005-08-23 22:27:31 +0000 | [diff] [blame] | 879 | ++inactiveCounts[reg]; |
| 880 | MaxInactiveCount = std::max(MaxInactiveCount, inactiveCounts[reg]); |
| 881 | } |
Alkis Evlogimenos | 84f5bcb | 2004-09-02 21:23:32 +0000 | [diff] [blame] | 882 | } |
| 883 | |
Chris Lattner | f8355d9 | 2005-08-22 16:55:22 +0000 | [diff] [blame] | 884 | unsigned FreeReg = 0; |
| 885 | unsigned FreeRegInactiveCount = 0; |
Evan Cheng | 20b0abc | 2007-04-17 20:32:26 +0000 | [diff] [blame] | 886 | |
| 887 | // If copy coalescer has assigned a "preferred" register, check if it's |
| 888 | // available first. |
Anton Korobeynikov | 4aefd6b | 2008-02-20 12:07:57 +0000 | [diff] [blame] | 889 | if (cur->preference) { |
Evan Cheng | 20b0abc | 2007-04-17 20:32:26 +0000 | [diff] [blame] | 890 | if (prt_->isRegAvail(cur->preference)) { |
| 891 | DOUT << "\t\tassigned the preferred register: " |
Bill Wendling | e6d088a | 2008-02-26 21:47:57 +0000 | [diff] [blame] | 892 | << tri_->getName(cur->preference) << "\n"; |
Evan Cheng | 20b0abc | 2007-04-17 20:32:26 +0000 | [diff] [blame] | 893 | return cur->preference; |
| 894 | } else |
| 895 | DOUT << "\t\tunable to assign the preferred register: " |
Bill Wendling | e6d088a | 2008-02-26 21:47:57 +0000 | [diff] [blame] | 896 | << tri_->getName(cur->preference) << "\n"; |
Anton Korobeynikov | 4aefd6b | 2008-02-20 12:07:57 +0000 | [diff] [blame] | 897 | } |
Evan Cheng | 20b0abc | 2007-04-17 20:32:26 +0000 | [diff] [blame] | 898 | |
Chris Lattner | f8355d9 | 2005-08-22 16:55:22 +0000 | [diff] [blame] | 899 | // Scan for the first available register. |
Evan Cheng | 92efbfc | 2007-04-25 07:18:20 +0000 | [diff] [blame] | 900 | TargetRegisterClass::iterator I = RC->allocation_order_begin(*mf_); |
| 901 | TargetRegisterClass::iterator E = RC->allocation_order_end(*mf_); |
Evan Cheng | af8c563 | 2008-03-24 23:28:21 +0000 | [diff] [blame] | 902 | assert(I != E && "No allocatable register in this register class!"); |
Chris Lattner | f8355d9 | 2005-08-22 16:55:22 +0000 | [diff] [blame] | 903 | for (; I != E; ++I) |
| 904 | if (prt_->isRegAvail(*I)) { |
| 905 | FreeReg = *I; |
Chris Lattner | fe42462 | 2008-02-26 22:08:41 +0000 | [diff] [blame] | 906 | if (FreeReg < inactiveCounts.size()) |
| 907 | FreeRegInactiveCount = inactiveCounts[FreeReg]; |
| 908 | else |
| 909 | FreeRegInactiveCount = 0; |
Chris Lattner | f8355d9 | 2005-08-22 16:55:22 +0000 | [diff] [blame] | 910 | break; |
| 911 | } |
Chris Lattner | fe42462 | 2008-02-26 22:08:41 +0000 | [diff] [blame] | 912 | |
Chris Lattner | f8355d9 | 2005-08-22 16:55:22 +0000 | [diff] [blame] | 913 | // If there are no free regs, or if this reg has the max inactive count, |
| 914 | // return this register. |
| 915 | if (FreeReg == 0 || FreeRegInactiveCount == MaxInactiveCount) return FreeReg; |
| 916 | |
| 917 | // Continue scanning the registers, looking for the one with the highest |
| 918 | // inactive count. Alkis found that this reduced register pressure very |
| 919 | // slightly on X86 (in rev 1.94 of this file), though this should probably be |
| 920 | // reevaluated now. |
| 921 | for (; I != E; ++I) { |
| 922 | unsigned Reg = *I; |
Chris Lattner | fe42462 | 2008-02-26 22:08:41 +0000 | [diff] [blame] | 923 | if (prt_->isRegAvail(Reg) && Reg < inactiveCounts.size() && |
| 924 | FreeRegInactiveCount < inactiveCounts[Reg]) { |
Chris Lattner | f8355d9 | 2005-08-22 16:55:22 +0000 | [diff] [blame] | 925 | FreeReg = Reg; |
| 926 | FreeRegInactiveCount = inactiveCounts[Reg]; |
| 927 | if (FreeRegInactiveCount == MaxInactiveCount) |
| 928 | break; // We found the one with the max inactive count. |
| 929 | } |
Alkis Evlogimenos | 1a8ea01 | 2004-08-04 09:46:26 +0000 | [diff] [blame] | 930 | } |
Chris Lattner | f8355d9 | 2005-08-22 16:55:22 +0000 | [diff] [blame] | 931 | |
| 932 | return FreeReg; |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 933 | } |
| 934 | |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 935 | FunctionPass* llvm::createLinearScanRegisterAllocator() { |
Bill Wendling | e23e00d | 2007-05-08 19:02:46 +0000 | [diff] [blame] | 936 | return new RALinScan(); |
Alkis Evlogimenos | ff0cbe1 | 2003-11-20 03:32:25 +0000 | [diff] [blame] | 937 | } |