blob: 8629824ab2d0b8e2aea1049ffbd4e45fe67a042c [file] [log] [blame]
Misha Brukman8c02c1c2004-07-27 23:29:16 +00001//===- PowerPCInstrInfo.td - The PowerPC Instruction Set -----*- tablegen -*-=//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Misha Brukman28791dd2004-08-02 16:54:54 +000015include "PowerPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000016
Misha Brukman5dfe3a92004-06-21 16:55:25 +000017let isTerminator = 1, isReturn = 1 in
Chris Lattner7bb424f2004-08-14 23:27:29 +000018 def BLR : XLForm_2_ext<"blr", 19, 16, 20, 31, 1, 0, 0>;
19
20class II<dag OL, string asmstr> {
21 dag OperandList = OL;
22 string AsmString = asmstr;
23}
24
Nate Begemanc3306122004-08-21 05:56:39 +000025def u5imm : Operand<i8> {
26 let PrintMethod = "printU5ImmOperand";
27}
Chris Lattner97b2a2e2004-08-15 05:20:16 +000028def u16imm : Operand<i16> {
29 let PrintMethod = "printU16ImmOperand";
30}
31
Misha Brukman5dfe3a92004-06-21 16:55:25 +000032
33// Pseudo-instructions:
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000034def PHI : Pseudo<"PHI">; // PHI node...
35def ADJCALLSTACKDOWN : Pseudo<"ADJCALLSTACKDOWN">;
36def ADJCALLSTACKUP : Pseudo<"ADJCALLSTACKUP">;
Misha Brukman53f56782004-07-27 17:15:05 +000037let Defs = [LR] in
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000038 def MovePCtoLR : Pseudo<"MovePCtoLR">;
39def IMPLICIT_DEF : Pseudo<"IMPLICIT_DEF">;
Misha Brukman5dfe3a92004-06-21 16:55:25 +000040
Nate Begeman81d265d2004-08-19 05:20:54 +000041def LA : DForm_2<"la", 14, 0, 0>;
Misha Brukman37dcae62004-08-02 21:58:52 +000042def LOADHiAddr : DForm_2_r0<"addis", 15, 0, 0>;
Misha Brukman5dfe3a92004-06-21 16:55:25 +000043
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000044def ADDI : DForm_2<"addi", 14, 0, 0>;
45def ADDIS : DForm_2<"addis", 15, 0, 0>;
46def SUBI : DForm_2<"subi", 14, 0, 0>;
47def LI : DForm_2_r0<"li", 14, 0, 0>;
48def LIS : DForm_2_r0<"lis", 15, 0, 0>;
49def ADDIC : DForm_2<"addic", 12, 0, 0>;
Nate Begemanf2f07812004-08-29 08:19:32 +000050def ADDICo : DForm_2<"addic.", 13, 0, 0>;
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000051def ADD : XOForm_1<"add", 31, 266, 0, 0, 0, 0>;
52def ADDC : XOForm_1<"addc", 31, 10, 0, 0, 0, 0>;
53def ADDE : XOForm_1<"adde", 31, 138, 0, 0, 0, 0>;
54def ADDZE : XOForm_3<"addze", 31, 202, 0, 0, 0, 0>;
Chris Lattner97b2a2e2004-08-15 05:20:16 +000055def ANDIo : DForm_4<28, 0, 0,
56 (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
57 "andi. $dst, $src1, $src2">;
Misha Brukmanb2edb442004-06-28 18:23:35 +000058
59let isBranch = 1, isTerminator = 1 in {
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000060 def COND_BRANCH : Pseudo<"COND_BRANCH">;
61 def B : IForm<"b", 18, 0, 0, 0, 0>;
62 // FIXME: 4*CR# needs to be added to the BI field!
63 // This will only work for CR0 as it stands now
64 def BLT : BForm_ext<"blt", 16, 0, 0, 12, 0, 0, 0>;
65 def BLE : BForm_ext<"ble", 16, 0, 0, 4, 1, 0, 0>;
66 def BEQ : BForm_ext<"beq", 16, 0, 0, 12, 2, 0, 0>;
67 def BGE : BForm_ext<"bge", 16, 0, 0, 4, 0, 0, 0>;
68 def BGT : BForm_ext<"bgt", 16, 0, 0, 12, 1, 0, 0>;
69 def BNE : BForm_ext<"bne", 16, 0, 0, 4, 2, 0, 0>;
Misha Brukmanb2edb442004-06-28 18:23:35 +000070}
71
Misha Brukman5fa2b022004-06-29 23:37:36 +000072let isBranch = 1, isTerminator = 1, isCall = 1,
73 // All calls clobber the non-callee saved registers...
Misha Brukmanc661c302004-06-30 22:00:45 +000074 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
75 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
76 LR,XER,CTR,
77 CR0,CR1,CR5,CR6,CR7] in {
78 // Convenient aliases for call instructions
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000079 def CALLpcrel : IForm<"bl", 18, 0, 1, 0, 0>;
80 def CALLindirect : XLForm_2_ext<"bctrl", 19, 528, 20, 31, 1, 0, 0>;
Misha Brukman5fa2b022004-06-29 23:37:36 +000081}
82
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000083def CMPI : DForm_5<"cmpi", 11, 0, 0>;
84def CMPWI : DForm_5_ext<"cmpwi", 11, 0, 0>;
Misha Brukman55eee3d2004-08-11 23:33:34 +000085def CMPDI : DForm_5_ext<"cmpdi", 11, 1, 0>;
86def CMP : XForm_16<"cmp", 31, 0, 0, 0>;
87def CMPW : XForm_16_ext<"cmpw", 31, 0, 0, 0>;
88def CMPD : XForm_16_ext<"cmpd", 31, 0, 1, 0>;
Chris Lattner0ea31712004-08-15 05:46:14 +000089def CMPLI : DForm_6<10, 0, 0,
90 (ops CRRC:$dst, i1imm:$size, GPRC:$src1, u16imm:$src2),
91 "cmpli $dst, $size, $src1, $src2">;
92def CMPLWI : DForm_6_ext<10, 0, 0,
93 (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
94 "cmplwi $dst, $src1, $src2">;
95def CMPLDI : DForm_6_ext<10, 1, 0,
96 (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
97 "cmpldi $dst, $src1, $src2">;
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000098def CMPL : XForm_16<"cmpl", 31, 32, 0, 0>;
99def CMPLW : XForm_16_ext<"cmplw", 31, 32, 0, 0>;
Misha Brukman55eee3d2004-08-11 23:33:34 +0000100def CMPLD : XForm_16_ext<"cmpld", 31, 32, 1, 0>;
Misha Brukman4ad7d1b2004-08-09 17:24:04 +0000101def DIVW : XOForm_1<"divw", 31, 491, 0, 0, 0, 0>;
102def DIVWU : XOForm_1<"divwu", 31, 459, 0, 0, 0, 0>;
Misha Brukman4ad7d1b2004-08-09 17:24:04 +0000103def FADD : AForm_2<"fadd", 63, 21, 0, 0, 0>;
104def FADDS : AForm_2<"fadds", 59, 21, 0, 0, 0>;
105def FSUB : AForm_2<"fsub", 63, 20, 0, 0, 0>;
106def FSUBS : AForm_2<"fsubs", 59, 20, 0, 0, 0>;
107def FMUL : AForm_3<"fmul", 63, 25, 0, 0, 0>;
108def FMULS : AForm_3<"fmuls", 59, 25, 0, 0, 0>;
109def FDIV : AForm_2<"fdiv", 63, 18, 0, 0, 0>;
110def FDIVS : AForm_2<"fdivs", 59, 18, 0, 0, 0>;
Misha Brukman4ad7d1b2004-08-09 17:24:04 +0000111def FSEL : AForm_1<"fsel", 63, 23, 0, 0, 0>;
Misha Brukman4ad7d1b2004-08-09 17:24:04 +0000112def FCMPU : XForm_17<"fcmpu", 63, 0, 0, 0>;
113def LBZ : DForm_1<"lbz", 35, 0, 0>;
Misha Brukman4ad7d1b2004-08-09 17:24:04 +0000114def LHA : DForm_1<"lha", 42, 0, 0>;
Nate Begemanc3306122004-08-21 05:56:39 +0000115def LHZ : DForm_1<"lhz", 40, 0, 0>;
Misha Brukman4ad7d1b2004-08-09 17:24:04 +0000116def LWZ : DForm_1<"lwz", 32, 0, 0>;
Misha Brukman55eee3d2004-08-11 23:33:34 +0000117def LWA : DSForm_1<"lwa", 58, 2, 1, 0>;
Misha Brukman96b61102004-08-11 15:54:36 +0000118def LD : DSForm_2<"ld", 58, 0, 1, 0>;
Misha Brukman4ad7d1b2004-08-09 17:24:04 +0000119def LMW : DForm_1<"lmw", 46, 0, 0>;
120def STMW : DForm_3<"stmw", 47, 0, 0>;
121def LFS : DForm_8<"lfs", 48, 0, 0>;
Misha Brukman4ad7d1b2004-08-09 17:24:04 +0000122def LFD : DForm_8<"lfd", 50, 0, 0>;
Chris Lattner7bb424f2004-08-14 23:27:29 +0000123def MFLR : XFXForm_1_ext<"", 31, 399, 8, 0, 0>,
124 II<(ops GPRC:$reg), "mflr $reg">;
Misha Brukman4ad7d1b2004-08-09 17:24:04 +0000125def MFCTR : XFXForm_1_ext<"mfctr", 31, 399, 9, 0, 0>;
126def MTLR : XFXForm_7_ext<"mtlr", 31, 467, 8, 0, 0>;
127def MTCTR : XFXForm_7_ext<"mtctr", 31, 467, 9, 0, 0>;
Nate Begeman244e64e2004-08-13 02:19:26 +0000128def MULLD : XOForm_1<"mulld", 31, 233, 0, 0, 1, 0>;
Misha Brukman4ad7d1b2004-08-09 17:24:04 +0000129def MULLW : XOForm_1<"mullw", 31, 235, 0, 0, 0, 0>;
130def MULHWU : XOForm_2<"mulhwu", 31, 11, 0, 0, 0>;
Misha Brukman4ad7d1b2004-08-09 17:24:04 +0000131def NEG : XOForm_3<"neg", 31, 104, 0, 0, 0, 0>;
Chris Lattner0ea31712004-08-15 05:46:14 +0000132def NOP : DForm_4_zero<"nop", 24, 0, 0, (ops), "nop">;
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000133def ORI : DForm_4<24, 0, 0,
134 (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
135 "ori $dst, $src1, $src2">;
136def ORIS : DForm_4<25, 0, 0,
137 (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
138 "oris $dst, $src1, $src2">;
Nate Begeman244e64e2004-08-13 02:19:26 +0000139def RLDICL : MDForm_1<"rldicl", 30, 0, 0, 1, 0>;
140def RLDICR : MDForm_1<"rldicr", 30, 1, 0, 1, 0>;
Misha Brukman4ad7d1b2004-08-09 17:24:04 +0000141def RLWINM : MForm_2<"rlwinm", 21, 0, 0, 0>;
142def RLWNM : MForm_1<"rlwnm", 23, 0, 0, 0>;
143def RLWIMI : MForm_2<"rlwimi", 20, 0, 0, 0>;
Nate Begeman244e64e2004-08-13 02:19:26 +0000144def SRADI : XSForm_1<"sradi", 31, 413, 0, 1, 0>;
Nate Begemanb47321b2004-08-20 09:56:22 +0000145def SRWI : MForm_2<"srwi", 21, 0, 0, 0>;
Misha Brukman4ad7d1b2004-08-09 17:24:04 +0000146def STB : DForm_3<"stb", 38, 0, 0>;
147def STBU : DForm_3<"stbu", 39, 0, 0>;
Misha Brukman4ad7d1b2004-08-09 17:24:04 +0000148def STH : DForm_3<"sth", 44, 0, 0>;
149def STHU : DForm_3<"sthu", 45, 0, 0>;
Misha Brukman4ad7d1b2004-08-09 17:24:04 +0000150def STW : DForm_3<"stw", 36, 0, 0>;
151def STWU : DForm_3<"stwu", 37, 0, 0>;
Misha Brukman96b61102004-08-11 15:54:36 +0000152def STD : DSForm_2<"std", 62, 0, 1, 0>;
Misha Brukman55eee3d2004-08-11 23:33:34 +0000153def STDU : DSForm_2<"stdu", 62, 1, 1, 0>;
Misha Brukman4ad7d1b2004-08-09 17:24:04 +0000154def STFS : DForm_9<"stfs", 52, 0, 0>;
Misha Brukman4ad7d1b2004-08-09 17:24:04 +0000155def STFD : DForm_9<"stfd", 54, 0, 0>;
Misha Brukman37dcae62004-08-02 21:58:52 +0000156def SUBFIC : DForm_2<"subfic", 8, 0, 0>;
Misha Brukman4ad7d1b2004-08-09 17:24:04 +0000157def SUB : XOForm_1_rev<"sub", 31, 40, 0, 0, 0, 0>;
158def SUBF : XOForm_1<"subf", 31, 40, 0, 0, 0, 0>;
159def SUBC : XOForm_1_rev<"subc", 31, 8, 0, 0, 0, 0>;
160def SUBFC : XOForm_1<"subfc", 31, 8, 0, 0, 0, 0>;
161def SUBFE : XOForm_1<"subfe", 31, 136, 0, 0, 0, 0>;
162def SUBFZE : XOForm_3<"subfze", 31, 200, 0, 0, 0, 0>;
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000163def XORI : DForm_4<26, 0, 0,
164 (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
165 "xori $dst, $src1, $src2">;
166def XORIS : DForm_4<27, 0, 0,
167 (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
168 "xoris $dst, $src1, $src2">;
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000169def MULLI : DForm_2<"mulli", 7, 0, 0>;
Nate Begemanc3306122004-08-21 05:56:39 +0000170
171
172def LBZX : XForm_1<31, 87, 0, 0, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
173 "lbzx $dst, $base, $index">;
174def LHAX : XForm_1<31, 343, 0, 0, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
175 "lhax $dst, $base, $index">;
176def LHZX : XForm_1<31, 279, 0, 0, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
177 "lhzx $dst, $base, $index">;
178def LWAX : XForm_1<31, 341, 1, 0, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
179 "lwax $dst, $base, $index">;
180def LWZX : XForm_1<31, 23, 0, 0, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
181 "lwzx $dst, $base, $index">;
182def LDX : XForm_1<31, 21, 1, 0, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
183 "ldx $dst, $base, $index">;
184def MFCR : XForm_5<31, 19, 0, 0, (ops GPRC:$dst), "mfcr $dst">;
185def AND : XForm_6<31, 28, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
186 "and $rA, $rS, $rB">;
187def ANDC : XForm_6<31, 60, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
188 "andc $rA, $rS, $rB">;
189def EQV : XForm_6<31, 284, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
190 "eqv $rA, $rS, $rB">;
191def NAND : XForm_6<31, 476, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
192 "nand $rA, $rS, $rB">;
193def NOR : XForm_6<31, 124, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
194 "nor $rA, $rS, $rB">;
195def OR : XForm_6<31, 444, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
196 "or $rA, $rS, $rB">;
197def ORo : XForm_6<31, 444, 1, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
198 "or. $rA, $rS, $rB">;
199def ORC : XForm_6<31, 412, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
200 "orc $rA, $rS, $rB">;
201def SLD : XForm_6<31, 27, 0, 1, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
202 "sld $rA, $rS, $rB">;
203def SLW : XForm_6<31, 24, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
204 "slw $rA, $rS, $rB">;
205def SRD : XForm_6<31, 539, 0, 1, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
206 "srd $rA, $rS, $rB">;
207def SRW : XForm_6<31, 536, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
208 "srw $rA, $rS, $rB">;
209def SRAD : XForm_6<31, 794, 0, 1, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
210 "srad $rA, $rS, $rB">;
211def SRAW : XForm_6<31, 792, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
212 "sraw $rA, $rS, $rB">;
213def XOR : XForm_6<31, 316, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
214 "xor $rA, $rS, $rB">;
215def STBX : XForm_8<31, 215, 0, 0, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
216 "stbx $rS, $rA, $rB">;
217def STHX : XForm_8<31, 407, 0, 0, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
218 "sthx $rS, $rA, $rB">;
219def STWX : XForm_8<31, 151, 0, 0, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
220 "stwx $rS, $rA, $rB">;
221def STWUX : XForm_8<31, 183, 0, 0, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
222 "stwux $rS, $rA, $rB">;
223def STDX : XForm_8<31, 149, 1, 0, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
224 "stdx $rS, $rA, $rB">;
225def STDUX : XForm_8<31, 181, 1, 0, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
226 "stdux $rS, $rA, $rB">;
227def SRAWI : XForm_10<31, 824, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH),
228 "srawi $rA, $rS, $SH">;
229def CNTLZW : XForm_11<31, 26, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS),
230 "cntlzw $rA, $rS">;
231def EXTSB : XForm_11<31, 954, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS),
232 "extsb $rA, $rS">;
233def EXTSH : XForm_11<31, 922, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS),
234 "extsh $rA, $rS">;
235def LFSX : XForm_25<31, 535, 0, 0, (ops FPRC:$dst, GPRC:$base, GPRC:$index),
236 "lfsx $dst, $base, $index">;
237def LFDX : XForm_25<31, 599, 0, 0, (ops FPRC:$dst, GPRC:$base, GPRC:$index),
238 "lfdx $dst, $base, $index">;
239def FMR : XForm_26<63, 72, 0, 0, 0, (ops FPRC:$frD, FPRC:$frB),
240 "fmr $frD, $frB">;
241def FNEG : XForm_26<63, 80, 0, 0, 0, (ops FPRC:$frD, FPRC:$frB),
242 "fneg $frD, $frB">;
243def FRSP : XForm_26<63, 12, 0, 0, 0, (ops FPRC:$frD, FPRC:$frB),
244 "frsp $frD, $frB">;
245def FCTIWZ : XForm_26<63, 15, 0, 0, 0, (ops FPRC:$frD, FPRC:$frB),
246 "fctiwz $frD, $frB">;
247def STFSX : XForm_28<31, 663, 0, 0, (ops FPRC:$frS, GPRC:$rA, GPRC:$rB),
248 "stfsx $frS, $rA, $rB">;
249def STFDX : XForm_28<31, 727, 0, 0, (ops FPRC:$frS, GPRC:$rA, GPRC:$rB),
250 "stfdx $frS, $rA, $rB">;
251def CRAND : XLForm_1<19, 257, 0, 0, (ops u5imm:$D, u5imm:$A, u5imm:$B),
252 "crand $D, $A, $B">;
253def CRANDC : XLForm_1<19, 129, 0, 0, (ops u5imm:$D, u5imm:$A, u5imm:$B),
254 "crandc $D, $A, $B">;
255def CRNOR : XLForm_1<19, 33, 0, 0, (ops u5imm:$D, u5imm:$A, u5imm:$B),
256 "crnor $D, $A, $B">;
257def CROR : XLForm_1<19, 449, 0, 0, (ops u5imm:$D, u5imm:$A, u5imm:$B),
258 "cror $D, $A, $B">;