blob: ebff734af1b9ac309d9dae74d0f4fc94f873fd98 [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
Jim Grosbach460a9052011-10-07 23:56:00 +000014
15//===----------------------------------------------------------------------===//
16// NEON-specific Operands.
17//===----------------------------------------------------------------------===//
Jim Grosbach698f3b02011-10-17 21:00:11 +000018def nModImm : Operand<i32> {
19 let PrintMethod = "printNEONModImmOperand";
20}
21
Jim Grosbach0e387b22011-10-17 22:26:03 +000022def nImmSplatI8AsmOperand : AsmOperandClass { let Name = "NEONi8splat"; }
23def nImmSplatI8 : Operand<i32> {
24 let PrintMethod = "printNEONModImmOperand";
25 let ParserMatchClass = nImmSplatI8AsmOperand;
26}
Jim Grosbachea461102011-10-17 23:09:09 +000027def nImmSplatI16AsmOperand : AsmOperandClass { let Name = "NEONi16splat"; }
28def nImmSplatI16 : Operand<i32> {
29 let PrintMethod = "printNEONModImmOperand";
30 let ParserMatchClass = nImmSplatI16AsmOperand;
31}
Jim Grosbach6248a542011-10-18 00:22:00 +000032def nImmSplatI32AsmOperand : AsmOperandClass { let Name = "NEONi32splat"; }
33def nImmSplatI32 : Operand<i32> {
34 let PrintMethod = "printNEONModImmOperand";
35 let ParserMatchClass = nImmSplatI32AsmOperand;
36}
37def nImmVMOVI32AsmOperand : AsmOperandClass { let Name = "NEONi32vmov"; }
38def nImmVMOVI32 : Operand<i32> {
39 let PrintMethod = "printNEONModImmOperand";
40 let ParserMatchClass = nImmVMOVI32AsmOperand;
41}
Jim Grosbach0e387b22011-10-17 22:26:03 +000042
Jim Grosbach460a9052011-10-07 23:56:00 +000043def VectorIndex8Operand : AsmOperandClass { let Name = "VectorIndex8"; }
44def VectorIndex16Operand : AsmOperandClass { let Name = "VectorIndex16"; }
45def VectorIndex32Operand : AsmOperandClass { let Name = "VectorIndex32"; }
46def VectorIndex8 : Operand<i32>, ImmLeaf<i32, [{
47 return ((uint64_t)Imm) < 8;
48}]> {
49 let ParserMatchClass = VectorIndex8Operand;
50 let PrintMethod = "printVectorIndex";
51 let MIOperandInfo = (ops i32imm);
52}
53def VectorIndex16 : Operand<i32>, ImmLeaf<i32, [{
54 return ((uint64_t)Imm) < 4;
55}]> {
56 let ParserMatchClass = VectorIndex16Operand;
57 let PrintMethod = "printVectorIndex";
58 let MIOperandInfo = (ops i32imm);
59}
60def VectorIndex32 : Operand<i32>, ImmLeaf<i32, [{
61 return ((uint64_t)Imm) < 2;
62}]> {
63 let ParserMatchClass = VectorIndex32Operand;
64 let PrintMethod = "printVectorIndex";
65 let MIOperandInfo = (ops i32imm);
66}
67
Bob Wilson5bafff32009-06-22 23:27:02 +000068//===----------------------------------------------------------------------===//
69// NEON-specific DAG Nodes.
70//===----------------------------------------------------------------------===//
71
72def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
Owen Andersonc24cb352010-11-08 23:21:22 +000073def SDTARMVCMPZ : SDTypeProfile<1, 1, []>;
Bob Wilson5bafff32009-06-22 23:27:02 +000074
75def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +000076def NEONvceqz : SDNode<"ARMISD::VCEQZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +000077def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +000078def NEONvcgez : SDNode<"ARMISD::VCGEZ", SDTARMVCMPZ>;
79def NEONvclez : SDNode<"ARMISD::VCLEZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +000080def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
81def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +000082def NEONvcgtz : SDNode<"ARMISD::VCGTZ", SDTARMVCMPZ>;
83def NEONvcltz : SDNode<"ARMISD::VCLTZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +000084def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
85def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
86
87// Types for vector shift by immediates. The "SHX" version is for long and
88// narrow operations where the source and destination vectors have different
89// types. The "SHINS" version is for shift and insert operations.
90def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
91 SDTCisVT<2, i32>]>;
92def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
93 SDTCisVT<2, i32>]>;
94def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
95 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
96
97def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
98def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
99def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
100def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
101def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
102def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
103def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
104
105def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
106def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
107def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
108
109def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
110def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
111def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
112def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
113def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
114def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
115
116def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
117def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
118def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
119
120def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
121def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
122
123def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
124 SDTCisVT<2, i32>]>;
125def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
126def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
127
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000128def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
129def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
130def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
131
Owen Andersond9668172010-11-03 22:44:51 +0000132def SDTARMVORRIMM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
133 SDTCisVT<2, i32>]>;
134def NEONvorrImm : SDNode<"ARMISD::VORRIMM", SDTARMVORRIMM>;
Owen Anderson080c0922010-11-05 19:27:46 +0000135def NEONvbicImm : SDNode<"ARMISD::VBICIMM", SDTARMVORRIMM>;
Owen Andersond9668172010-11-03 22:44:51 +0000136
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000137def NEONvbsl : SDNode<"ARMISD::VBSL",
138 SDTypeProfile<1, 3, [SDTCisVec<0>,
139 SDTCisSameAs<0, 1>,
140 SDTCisSameAs<0, 2>,
141 SDTCisSameAs<0, 3>]>>;
142
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000143def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
144
Bob Wilson0ce37102009-08-14 05:08:32 +0000145// VDUPLANE can produce a quad-register result from a double-register source,
146// so the result is not constrained to match the source.
147def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
148 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
149 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000150
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000151def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
152 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
153def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
154
Bob Wilsond8e17572009-08-12 22:31:50 +0000155def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
156def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
157def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
158def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
159
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000160def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000161 SDTCisSameAs<0, 2>,
162 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000163def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
164def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
165def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000166
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000167def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
168 SDTCisSameAs<1, 2>]>;
169def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
170def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
171
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000172def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
173 SDTCisSameAs<0, 2>]>;
174def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
175def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
176
Bob Wilsoncba270d2010-07-13 21:16:48 +0000177def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
178 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000179 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000180 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
181 return (EltBits == 32 && EltVal == 0);
182}]>;
183
184def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
185 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000186 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000187 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
188 return (EltBits == 8 && EltVal == 0xff);
189}]>;
190
Bob Wilson5bafff32009-06-22 23:27:02 +0000191//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +0000192// NEON load / store instructions
193//===----------------------------------------------------------------------===//
194
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000195// Use VLDM to load a Q register as a D register pair.
196// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000197def VLDMQIA
198 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
199 IIC_fpLoad_m, "",
200 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000201
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000202// Use VSTM to store a Q register as a D register pair.
203// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000204def VSTMQIA
205 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
206 IIC_fpStore_m, "",
207 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000208
Bob Wilsonffde0802010-09-02 16:00:54 +0000209// Classes for VLD* pseudo-instructions with multi-register operands.
210// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000211class VLDQPseudo<InstrItinClass itin>
212 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
213class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000214 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000215 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000216 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000217class VLDQQPseudo<InstrItinClass itin>
218 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
219class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000220 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000221 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000222 "$addr.addr = $wb">;
Bob Wilson7de68142011-02-07 17:43:15 +0000223class VLDQQQQPseudo<InstrItinClass itin>
Bob Wilson9a450082011-08-05 07:24:09 +0000224 : PseudoNLdSt<(outs QQQQPR:$dst), (ins addrmode6:$addr, QQQQPR:$src),itin,
225 "$src = $dst">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000226class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000227 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000228 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000229 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000230
Bob Wilson2a0e9742010-11-27 06:35:16 +0000231let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
232
Bob Wilson205a5ca2009-07-08 18:11:30 +0000233// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000234class VLD1D<bits<4> op7_4, string Dt>
Owen Andersond9aa7d32010-11-02 00:05:05 +0000235 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000236 (ins addrmode6:$Rn), IIC_VLD1,
237 "vld1", Dt, "\\{$Vd\\}, $Rn", "", []> {
238 let Rm = 0b1111;
239 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000240 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000241}
Bob Wilson621f1952010-03-23 05:25:43 +0000242class VLD1Q<bits<4> op7_4, string Dt>
Owen Andersond9aa7d32010-11-02 00:05:05 +0000243 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000244 (ins addrmode6:$Rn), IIC_VLD1x2,
245 "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
246 let Rm = 0b1111;
247 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000248 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000249}
Bob Wilson205a5ca2009-07-08 18:11:30 +0000250
Owen Andersond9aa7d32010-11-02 00:05:05 +0000251def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
252def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
253def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
254def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000255
Owen Andersond9aa7d32010-11-02 00:05:05 +0000256def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
257def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
258def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
259def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000260
Evan Chengd2ca8132010-10-09 01:03:04 +0000261def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
262def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
263def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
264def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000265
Bob Wilson99493b22010-03-20 17:59:03 +0000266// ...with address register writeback:
267class VLD1DWB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000268 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000269 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1u,
270 "vld1", Dt, "\\{$Vd\\}, $Rn$Rm",
271 "$Rn.addr = $wb", []> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +0000272 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000273 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000274}
Bob Wilson99493b22010-03-20 17:59:03 +0000275class VLD1QWB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000276 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000277 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x2u,
278 "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
279 "$Rn.addr = $wb", []> {
280 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000281 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000282}
Bob Wilson99493b22010-03-20 17:59:03 +0000283
Owen Andersone85bd772010-11-02 00:24:52 +0000284def VLD1d8_UPD : VLD1DWB<{0,0,0,?}, "8">;
285def VLD1d16_UPD : VLD1DWB<{0,1,0,?}, "16">;
286def VLD1d32_UPD : VLD1DWB<{1,0,0,?}, "32">;
287def VLD1d64_UPD : VLD1DWB<{1,1,0,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000288
Owen Andersone85bd772010-11-02 00:24:52 +0000289def VLD1q8_UPD : VLD1QWB<{0,0,?,?}, "8">;
290def VLD1q16_UPD : VLD1QWB<{0,1,?,?}, "16">;
291def VLD1q32_UPD : VLD1QWB<{1,0,?,?}, "32">;
292def VLD1q64_UPD : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000293
Evan Chengd2ca8132010-10-09 01:03:04 +0000294def VLD1q8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
295def VLD1q16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
296def VLD1q32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
297def VLD1q64Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000298
Bob Wilson052ba452010-03-22 18:22:06 +0000299// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000300class VLD1D3<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000301 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000302 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
303 "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
304 let Rm = 0b1111;
305 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000306 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000307}
Bob Wilson99493b22010-03-20 17:59:03 +0000308class VLD1D3WB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000309 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000310 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x3u, "vld1", Dt,
311 "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
312 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000313 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000314}
Bob Wilson052ba452010-03-22 18:22:06 +0000315
Owen Andersone85bd772010-11-02 00:24:52 +0000316def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
317def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
318def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
319def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000320
Owen Andersone85bd772010-11-02 00:24:52 +0000321def VLD1d8T_UPD : VLD1D3WB<{0,0,0,?}, "8">;
322def VLD1d16T_UPD : VLD1D3WB<{0,1,0,?}, "16">;
323def VLD1d32T_UPD : VLD1D3WB<{1,0,0,?}, "32">;
324def VLD1d64T_UPD : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000325
Evan Chengd2ca8132010-10-09 01:03:04 +0000326def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
327def VLD1d64TPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x3u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000328
Bob Wilson052ba452010-03-22 18:22:06 +0000329// ...with 4 registers (some of these are only for the disassembler):
330class VLD1D4<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000331 : NLdSt<0,0b10,0b0010,op7_4,(outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000332 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
333 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
334 let Rm = 0b1111;
335 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000336 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000337}
Bob Wilson99493b22010-03-20 17:59:03 +0000338class VLD1D4WB<bits<4> op7_4, string Dt>
339 : NLdSt<0,0b10,0b0010,op7_4,
Owen Andersone85bd772010-11-02 00:24:52 +0000340 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000341 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x4u, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000342 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm", "$Rn.addr = $wb",
Owen Andersone85bd772010-11-02 00:24:52 +0000343 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000344 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000345 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000346}
Johnny Chend7283d92010-02-23 20:51:23 +0000347
Owen Andersone85bd772010-11-02 00:24:52 +0000348def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
349def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
350def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
351def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000352
Owen Andersone85bd772010-11-02 00:24:52 +0000353def VLD1d8Q_UPD : VLD1D4WB<{0,0,?,?}, "8">;
354def VLD1d16Q_UPD : VLD1D4WB<{0,1,?,?}, "16">;
355def VLD1d32Q_UPD : VLD1D4WB<{1,0,?,?}, "32">;
356def VLD1d64Q_UPD : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000357
Evan Chengd2ca8132010-10-09 01:03:04 +0000358def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
359def VLD1d64QPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x4u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000360
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000361// VLD2 : Vector Load (multiple 2-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000362class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000363 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000364 (ins addrmode6:$Rn), IIC_VLD2,
365 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
366 let Rm = 0b1111;
367 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000368 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000369}
Bob Wilson95808322010-03-18 20:18:39 +0000370class VLD2Q<bits<4> op7_4, string Dt>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000371 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000372 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000373 (ins addrmode6:$Rn), IIC_VLD2x2,
374 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
375 let Rm = 0b1111;
376 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000377 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000378}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000379
Owen Andersoncf667be2010-11-02 01:24:55 +0000380def VLD2d8 : VLD2D<0b1000, {0,0,?,?}, "8">;
381def VLD2d16 : VLD2D<0b1000, {0,1,?,?}, "16">;
382def VLD2d32 : VLD2D<0b1000, {1,0,?,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000383
Owen Andersoncf667be2010-11-02 01:24:55 +0000384def VLD2q8 : VLD2Q<{0,0,?,?}, "8">;
385def VLD2q16 : VLD2Q<{0,1,?,?}, "16">;
386def VLD2q32 : VLD2Q<{1,0,?,?}, "32">;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000387
Bob Wilson9d84fb32010-09-14 20:59:49 +0000388def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
389def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
390def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000391
Evan Chengd2ca8132010-10-09 01:03:04 +0000392def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
393def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
394def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000395
Bob Wilson92cb9322010-03-20 20:10:51 +0000396// ...with address register writeback:
397class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000398 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000399 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2u,
400 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
401 "$Rn.addr = $wb", []> {
402 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000403 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000404}
Bob Wilson92cb9322010-03-20 20:10:51 +0000405class VLD2QWB<bits<4> op7_4, string Dt>
406 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000407 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000408 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2x2u,
409 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
410 "$Rn.addr = $wb", []> {
411 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000412 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000413}
Bob Wilson92cb9322010-03-20 20:10:51 +0000414
Owen Andersoncf667be2010-11-02 01:24:55 +0000415def VLD2d8_UPD : VLD2DWB<0b1000, {0,0,?,?}, "8">;
416def VLD2d16_UPD : VLD2DWB<0b1000, {0,1,?,?}, "16">;
417def VLD2d32_UPD : VLD2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000418
Owen Andersoncf667be2010-11-02 01:24:55 +0000419def VLD2q8_UPD : VLD2QWB<{0,0,?,?}, "8">;
420def VLD2q16_UPD : VLD2QWB<{0,1,?,?}, "16">;
421def VLD2q32_UPD : VLD2QWB<{1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000422
Evan Chengd2ca8132010-10-09 01:03:04 +0000423def VLD2d8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
424def VLD2d16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
425def VLD2d32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000426
Evan Chengd2ca8132010-10-09 01:03:04 +0000427def VLD2q8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
428def VLD2q16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
429def VLD2q32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000430
Bob Wilson00bf1d92010-03-20 18:14:26 +0000431// ...with double-spaced registers (for disassembly only):
Owen Andersoncf667be2010-11-02 01:24:55 +0000432def VLD2b8 : VLD2D<0b1001, {0,0,?,?}, "8">;
433def VLD2b16 : VLD2D<0b1001, {0,1,?,?}, "16">;
434def VLD2b32 : VLD2D<0b1001, {1,0,?,?}, "32">;
435def VLD2b8_UPD : VLD2DWB<0b1001, {0,0,?,?}, "8">;
436def VLD2b16_UPD : VLD2DWB<0b1001, {0,1,?,?}, "16">;
437def VLD2b32_UPD : VLD2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chend7283d92010-02-23 20:51:23 +0000438
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000439// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000440class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000441 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000442 (ins addrmode6:$Rn), IIC_VLD3,
443 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
444 let Rm = 0b1111;
445 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000446 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000447}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000448
Owen Andersoncf667be2010-11-02 01:24:55 +0000449def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
450def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
451def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000452
Bob Wilson9d84fb32010-09-14 20:59:49 +0000453def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
454def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
455def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000456
Bob Wilson92cb9322010-03-20 20:10:51 +0000457// ...with address register writeback:
458class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
459 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000460 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000461 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
462 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
463 "$Rn.addr = $wb", []> {
464 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000465 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000466}
Bob Wilson92cb9322010-03-20 20:10:51 +0000467
Owen Andersoncf667be2010-11-02 01:24:55 +0000468def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
469def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
470def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000471
Evan Cheng84f69e82010-10-09 01:45:34 +0000472def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
473def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
474def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000475
Bob Wilson7de68142011-02-07 17:43:15 +0000476// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000477def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
478def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
479def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
480def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
481def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
482def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000483
Evan Cheng84f69e82010-10-09 01:45:34 +0000484def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
485def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
486def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000487
Bob Wilson92cb9322010-03-20 20:10:51 +0000488// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +0000489def VLD3q8oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
490def VLD3q16oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
491def VLD3q32oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
492
Evan Cheng84f69e82010-10-09 01:45:34 +0000493def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
494def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
495def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000496
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000497// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000498class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
499 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000500 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000501 (ins addrmode6:$Rn), IIC_VLD4,
502 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
503 let Rm = 0b1111;
504 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000505 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000506}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000507
Owen Andersoncf667be2010-11-02 01:24:55 +0000508def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
509def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
510def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000511
Bob Wilson9d84fb32010-09-14 20:59:49 +0000512def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
513def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
514def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000515
Bob Wilson92cb9322010-03-20 20:10:51 +0000516// ...with address register writeback:
517class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
518 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000519 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000520 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4u,
Owen Andersonf431eda2010-11-02 23:47:29 +0000521 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
522 "$Rn.addr = $wb", []> {
523 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000524 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000525}
Bob Wilson92cb9322010-03-20 20:10:51 +0000526
Owen Andersoncf667be2010-11-02 01:24:55 +0000527def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
528def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
529def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000530
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000531def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
532def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
533def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000534
Bob Wilson7de68142011-02-07 17:43:15 +0000535// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000536def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
537def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
538def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
539def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
540def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
541def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000542
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000543def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
544def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
545def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000546
Bob Wilson92cb9322010-03-20 20:10:51 +0000547// ...alternate versions to be allocated odd register numbers:
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000548def VLD4q8oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
549def VLD4q16oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
550def VLD4q32oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
551
552def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
553def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
554def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000555
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000556} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
557
Bob Wilson8466fa12010-09-13 23:01:35 +0000558// Classes for VLD*LN pseudo-instructions with multi-register operands.
559// These are expanded to real instructions after register allocation.
560class VLDQLNPseudo<InstrItinClass itin>
561 : PseudoNLdSt<(outs QPR:$dst),
562 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
563 itin, "$src = $dst">;
564class VLDQLNWBPseudo<InstrItinClass itin>
565 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
566 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
567 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
568class VLDQQLNPseudo<InstrItinClass itin>
569 : PseudoNLdSt<(outs QQPR:$dst),
570 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
571 itin, "$src = $dst">;
572class VLDQQLNWBPseudo<InstrItinClass itin>
573 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
574 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
575 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
576class VLDQQQQLNPseudo<InstrItinClass itin>
577 : PseudoNLdSt<(outs QQQQPR:$dst),
578 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
579 itin, "$src = $dst">;
580class VLDQQQQLNWBPseudo<InstrItinClass itin>
581 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
582 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
583 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
584
Bob Wilsonb07c1712009-10-07 21:53:04 +0000585// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000586class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
587 PatFrag LoadOp>
Owen Andersond138d702010-11-02 20:47:39 +0000588 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000589 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
590 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000591 "$src = $Vd",
592 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
Owen Andersonf431eda2010-11-02 23:47:29 +0000593 (i32 (LoadOp addrmode6:$Rn)),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000594 imm:$lane))]> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000595 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000596 let DecoderMethod = "DecodeVLD1LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000597}
Mon P Wang183c6272011-05-09 17:47:27 +0000598class VLD1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
599 PatFrag LoadOp>
600 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
601 (ins addrmode6oneL32:$Rn, DPR:$src, nohash_imm:$lane),
602 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
603 "$src = $Vd",
604 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
605 (i32 (LoadOp addrmode6oneL32:$Rn)),
606 imm:$lane))]> {
607 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000608 let DecoderMethod = "DecodeVLD1LN";
Mon P Wang183c6272011-05-09 17:47:27 +0000609}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000610class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
611 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
612 (i32 (LoadOp addrmode6:$addr)),
613 imm:$lane))];
614}
615
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000616def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
617 let Inst{7-5} = lane{2-0};
618}
619def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
620 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000621 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000622}
Mon P Wang183c6272011-05-09 17:47:27 +0000623def VLD1LNd32 : VLD1LN32<0b1000, {?,0,?,?}, "32", v2i32, load> {
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000624 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000625 let Inst{5} = Rn{4};
626 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000627}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000628
629def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
630def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
631def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
632
Bob Wilson746fa172010-12-10 22:13:32 +0000633def : Pat<(vector_insert (v2f32 DPR:$src),
634 (f32 (load addrmode6:$addr)), imm:$lane),
635 (VLD1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
636def : Pat<(vector_insert (v4f32 QPR:$src),
637 (f32 (load addrmode6:$addr)), imm:$lane),
638 (VLD1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
639
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000640let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
641
642// ...with address register writeback:
643class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000644 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000645 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000646 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000647 "\\{$Vd[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +0000648 "$src = $Vd, $Rn.addr = $wb", []> {
649 let DecoderMethod = "DecodeVLD1LN";
650}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000651
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000652def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
653 let Inst{7-5} = lane{2-0};
654}
655def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
656 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000657 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000658}
659def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
660 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000661 let Inst{5} = Rn{4};
662 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000663}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000664
665def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
666def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
667def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +0000668
Bob Wilson243fcc52009-09-01 04:26:28 +0000669// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000670class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000671 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000672 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
673 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000674 "$src1 = $Vd, $src2 = $dst2", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000675 let Rm = 0b1111;
676 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000677 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000678}
Bob Wilson243fcc52009-09-01 04:26:28 +0000679
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000680def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
681 let Inst{7-5} = lane{2-0};
682}
683def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
684 let Inst{7-6} = lane{1-0};
685}
686def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
687 let Inst{7} = lane{0};
688}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000689
Evan Chengd2ca8132010-10-09 01:03:04 +0000690def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
691def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
692def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000693
Bob Wilson41315282010-03-20 20:39:53 +0000694// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000695def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
696 let Inst{7-6} = lane{1-0};
697}
698def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
699 let Inst{7} = lane{0};
700}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000701
Evan Chengd2ca8132010-10-09 01:03:04 +0000702def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
703def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000704
Bob Wilsona1023642010-03-20 20:47:18 +0000705// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000706class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000707 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000708 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Chengd2ca8132010-10-09 01:03:04 +0000709 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000710 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
711 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
712 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000713 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000714}
Bob Wilsona1023642010-03-20 20:47:18 +0000715
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000716def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
717 let Inst{7-5} = lane{2-0};
718}
719def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
720 let Inst{7-6} = lane{1-0};
721}
722def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
723 let Inst{7} = lane{0};
724}
Bob Wilsona1023642010-03-20 20:47:18 +0000725
Evan Chengd2ca8132010-10-09 01:03:04 +0000726def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
727def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
728def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000729
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000730def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
731 let Inst{7-6} = lane{1-0};
732}
733def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
734 let Inst{7} = lane{0};
735}
Bob Wilsona1023642010-03-20 20:47:18 +0000736
Evan Chengd2ca8132010-10-09 01:03:04 +0000737def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
738def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000739
Bob Wilson243fcc52009-09-01 04:26:28 +0000740// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000741class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000742 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000743 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +0000744 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000745 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000746 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000747 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000748 let DecoderMethod = "DecodeVLD3LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000749}
Bob Wilson243fcc52009-09-01 04:26:28 +0000750
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000751def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
752 let Inst{7-5} = lane{2-0};
753}
754def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
755 let Inst{7-6} = lane{1-0};
756}
757def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
758 let Inst{7} = lane{0};
759}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000760
Evan Cheng84f69e82010-10-09 01:45:34 +0000761def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
762def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
763def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000764
Bob Wilson41315282010-03-20 20:39:53 +0000765// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000766def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
767 let Inst{7-6} = lane{1-0};
768}
769def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
770 let Inst{7} = lane{0};
771}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000772
Evan Cheng84f69e82010-10-09 01:45:34 +0000773def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
774def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000775
Bob Wilsona1023642010-03-20 20:47:18 +0000776// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000777class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000778 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000779 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000780 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000781 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +0000782 IIC_VLD3lnu, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000783 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
784 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Anderson7a2e1772011-08-15 18:44:44 +0000785 []> {
786 let DecoderMethod = "DecodeVLD3LN";
787}
Bob Wilsona1023642010-03-20 20:47:18 +0000788
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000789def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
790 let Inst{7-5} = lane{2-0};
791}
792def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
793 let Inst{7-6} = lane{1-0};
794}
795def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
796 let Inst{7} = lane{0};
797}
Bob Wilsona1023642010-03-20 20:47:18 +0000798
Evan Cheng84f69e82010-10-09 01:45:34 +0000799def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
800def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
801def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000802
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000803def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
804 let Inst{7-6} = lane{1-0};
805}
806def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
807 let Inst{7} = lane{0};
808}
Bob Wilsona1023642010-03-20 20:47:18 +0000809
Evan Cheng84f69e82010-10-09 01:45:34 +0000810def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
811def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000812
Bob Wilson243fcc52009-09-01 04:26:28 +0000813// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000814class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000815 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000816 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000817 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +0000818 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000819 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000820 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000821 let Rm = 0b1111;
822 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000823 let DecoderMethod = "DecodeVLD4LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000824}
Bob Wilson243fcc52009-09-01 04:26:28 +0000825
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000826def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
827 let Inst{7-5} = lane{2-0};
828}
829def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
830 let Inst{7-6} = lane{1-0};
831}
832def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
833 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000834 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000835}
Bob Wilson62e053e2009-10-08 22:53:57 +0000836
Evan Cheng10dc63f2010-10-09 04:07:58 +0000837def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
838def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
839def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000840
Bob Wilson41315282010-03-20 20:39:53 +0000841// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000842def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
843 let Inst{7-6} = lane{1-0};
844}
845def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
846 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000847 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000848}
Bob Wilson62e053e2009-10-08 22:53:57 +0000849
Evan Cheng10dc63f2010-10-09 04:07:58 +0000850def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
851def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000852
Bob Wilsona1023642010-03-20 20:47:18 +0000853// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000854class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000855 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000856 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000857 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000858 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000859 IIC_VLD4lnu, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000860"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
861"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000862 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000863 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000864 let DecoderMethod = "DecodeVLD4LN" ;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000865}
Bob Wilsona1023642010-03-20 20:47:18 +0000866
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000867def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
868 let Inst{7-5} = lane{2-0};
869}
870def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
871 let Inst{7-6} = lane{1-0};
872}
873def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
874 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000875 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000876}
Bob Wilsona1023642010-03-20 20:47:18 +0000877
Evan Cheng10dc63f2010-10-09 04:07:58 +0000878def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
879def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
880def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000881
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000882def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
883 let Inst{7-6} = lane{1-0};
884}
885def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
886 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000887 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000888}
Bob Wilsona1023642010-03-20 20:47:18 +0000889
Evan Cheng10dc63f2010-10-09 04:07:58 +0000890def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
891def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000892
Bob Wilson2a0e9742010-11-27 06:35:16 +0000893} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
894
Bob Wilsonb07c1712009-10-07 21:53:04 +0000895// VLD1DUP : Vector Load (single element to all lanes)
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000896class VLD1DUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp>
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000897 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd), (ins addrmode6dup:$Rn),
Bob Wilson2a0e9742010-11-27 06:35:16 +0000898 IIC_VLD1dup, "vld1", Dt, "\\{$Vd[]\\}, $Rn", "",
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000899 [(set DPR:$Vd, (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$Rn)))))]> {
Bob Wilson2a0e9742010-11-27 06:35:16 +0000900 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +0000901 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000902 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +0000903}
904class VLD1QDUPPseudo<ValueType Ty, PatFrag LoadOp> : VLDQPseudo<IIC_VLD1dup> {
905 let Pattern = [(set QPR:$dst,
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000906 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$addr)))))];
Bob Wilson2a0e9742010-11-27 06:35:16 +0000907}
908
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000909def VLD1DUPd8 : VLD1DUP<{0,0,0,?}, "8", v8i8, extloadi8>;
910def VLD1DUPd16 : VLD1DUP<{0,1,0,?}, "16", v4i16, extloadi16>;
911def VLD1DUPd32 : VLD1DUP<{1,0,0,?}, "32", v2i32, load>;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000912
913def VLD1DUPq8Pseudo : VLD1QDUPPseudo<v16i8, extloadi8>;
914def VLD1DUPq16Pseudo : VLD1QDUPPseudo<v8i16, extloadi16>;
915def VLD1DUPq32Pseudo : VLD1QDUPPseudo<v4i32, load>;
916
Bob Wilson746fa172010-12-10 22:13:32 +0000917def : Pat<(v2f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
918 (VLD1DUPd32 addrmode6:$addr)>;
919def : Pat<(v4f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
920 (VLD1DUPq32Pseudo addrmode6:$addr)>;
921
Bob Wilson2a0e9742010-11-27 06:35:16 +0000922let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
923
Bob Wilson20d55152010-12-10 22:13:24 +0000924class VLD1QDUP<bits<4> op7_4, string Dt>
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000925 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000926 (ins addrmode6dup:$Rn), IIC_VLD1dup,
Bob Wilson2a0e9742010-11-27 06:35:16 +0000927 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
928 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +0000929 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000930 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +0000931}
932
Bob Wilson20d55152010-12-10 22:13:24 +0000933def VLD1DUPq8 : VLD1QDUP<{0,0,1,0}, "8">;
934def VLD1DUPq16 : VLD1QDUP<{0,1,1,?}, "16">;
935def VLD1DUPq32 : VLD1QDUP<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000936
937// ...with address register writeback:
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000938class VLD1DUPWB<bits<4> op7_4, string Dt>
939 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000940 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsonbce55772010-11-27 07:12:02 +0000941 "vld1", Dt, "\\{$Vd[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
942 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000943 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilsonbce55772010-11-27 07:12:02 +0000944}
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000945class VLD1QDUPWB<bits<4> op7_4, string Dt>
946 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000947 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsonbce55772010-11-27 07:12:02 +0000948 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
949 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000950 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilsonbce55772010-11-27 07:12:02 +0000951}
Bob Wilson2a0e9742010-11-27 06:35:16 +0000952
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000953def VLD1DUPd8_UPD : VLD1DUPWB<{0,0,0,0}, "8">;
954def VLD1DUPd16_UPD : VLD1DUPWB<{0,1,0,?}, "16">;
955def VLD1DUPd32_UPD : VLD1DUPWB<{1,0,0,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000956
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000957def VLD1DUPq8_UPD : VLD1QDUPWB<{0,0,1,0}, "8">;
958def VLD1DUPq16_UPD : VLD1QDUPWB<{0,1,1,?}, "16">;
959def VLD1DUPq32_UPD : VLD1QDUPWB<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000960
961def VLD1DUPq8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
962def VLD1DUPq16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
963def VLD1DUPq32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
964
Bob Wilsonb07c1712009-10-07 21:53:04 +0000965// VLD2DUP : Vector Load (single 2-element structure to all lanes)
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000966class VLD2DUP<bits<4> op7_4, string Dt>
967 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000968 (ins addrmode6dup:$Rn), IIC_VLD2dup,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000969 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
970 let Rm = 0b1111;
971 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000972 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000973}
974
975def VLD2DUPd8 : VLD2DUP<{0,0,0,?}, "8">;
976def VLD2DUPd16 : VLD2DUP<{0,1,0,?}, "16">;
977def VLD2DUPd32 : VLD2DUP<{1,0,0,?}, "32">;
978
979def VLD2DUPd8Pseudo : VLDQPseudo<IIC_VLD2dup>;
980def VLD2DUPd16Pseudo : VLDQPseudo<IIC_VLD2dup>;
981def VLD2DUPd32Pseudo : VLDQPseudo<IIC_VLD2dup>;
982
983// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +0000984def VLD2DUPd8x2 : VLD2DUP<{0,0,1,?}, "8">;
985def VLD2DUPd16x2 : VLD2DUP<{0,1,1,?}, "16">;
986def VLD2DUPd32x2 : VLD2DUP<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000987
988// ...with address register writeback:
989class VLD2DUPWB<bits<4> op7_4, string Dt>
990 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000991 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD2dupu,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000992 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
993 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000994 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000995}
996
997def VLD2DUPd8_UPD : VLD2DUPWB<{0,0,0,0}, "8">;
998def VLD2DUPd16_UPD : VLD2DUPWB<{0,1,0,?}, "16">;
999def VLD2DUPd32_UPD : VLD2DUPWB<{1,0,0,?}, "32">;
1000
Bob Wilson173fb142010-11-30 00:00:38 +00001001def VLD2DUPd8x2_UPD : VLD2DUPWB<{0,0,1,0}, "8">;
1002def VLD2DUPd16x2_UPD : VLD2DUPWB<{0,1,1,?}, "16">;
1003def VLD2DUPd32x2_UPD : VLD2DUPWB<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001004
1005def VLD2DUPd8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1006def VLD2DUPd16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1007def VLD2DUPd32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1008
Bob Wilsonb07c1712009-10-07 21:53:04 +00001009// VLD3DUP : Vector Load (single 3-element structure to all lanes)
Bob Wilson86c6d802010-11-29 19:35:29 +00001010class VLD3DUP<bits<4> op7_4, string Dt>
1011 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001012 (ins addrmode6dup:$Rn), IIC_VLD3dup,
Bob Wilson86c6d802010-11-29 19:35:29 +00001013 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn", "", []> {
1014 let Rm = 0b1111;
Owen Andersonef2865a2011-08-15 23:38:54 +00001015 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001016 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001017}
1018
1019def VLD3DUPd8 : VLD3DUP<{0,0,0,?}, "8">;
1020def VLD3DUPd16 : VLD3DUP<{0,1,0,?}, "16">;
1021def VLD3DUPd32 : VLD3DUP<{1,0,0,?}, "32">;
1022
1023def VLD3DUPd8Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1024def VLD3DUPd16Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1025def VLD3DUPd32Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1026
1027// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +00001028def VLD3DUPd8x2 : VLD3DUP<{0,0,1,?}, "8">;
1029def VLD3DUPd16x2 : VLD3DUP<{0,1,1,?}, "16">;
1030def VLD3DUPd32x2 : VLD3DUP<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001031
1032// ...with address register writeback:
1033class VLD3DUPWB<bits<4> op7_4, string Dt>
1034 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001035 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD3dupu,
Bob Wilson86c6d802010-11-29 19:35:29 +00001036 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn$Rm",
1037 "$Rn.addr = $wb", []> {
Owen Andersonef2865a2011-08-15 23:38:54 +00001038 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001039 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001040}
1041
1042def VLD3DUPd8_UPD : VLD3DUPWB<{0,0,0,0}, "8">;
1043def VLD3DUPd16_UPD : VLD3DUPWB<{0,1,0,?}, "16">;
1044def VLD3DUPd32_UPD : VLD3DUPWB<{1,0,0,?}, "32">;
1045
Bob Wilson173fb142010-11-30 00:00:38 +00001046def VLD3DUPd8x2_UPD : VLD3DUPWB<{0,0,1,0}, "8">;
1047def VLD3DUPd16x2_UPD : VLD3DUPWB<{0,1,1,?}, "16">;
1048def VLD3DUPd32x2_UPD : VLD3DUPWB<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001049
1050def VLD3DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1051def VLD3DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1052def VLD3DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1053
Bob Wilsonb07c1712009-10-07 21:53:04 +00001054// VLD4DUP : Vector Load (single 4-element structure to all lanes)
Bob Wilson6c4c9822010-11-30 00:00:35 +00001055class VLD4DUP<bits<4> op7_4, string Dt>
1056 : NLdSt<1, 0b10, 0b1111, op7_4,
1057 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001058 (ins addrmode6dup:$Rn), IIC_VLD4dup,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001059 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn", "", []> {
1060 let Rm = 0b1111;
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001061 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001062 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001063}
1064
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001065def VLD4DUPd8 : VLD4DUP<{0,0,0,?}, "8">;
1066def VLD4DUPd16 : VLD4DUP<{0,1,0,?}, "16">;
1067def VLD4DUPd32 : VLD4DUP<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001068
1069def VLD4DUPd8Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1070def VLD4DUPd16Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1071def VLD4DUPd32Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1072
1073// ...with double-spaced registers (not used for codegen):
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001074def VLD4DUPd8x2 : VLD4DUP<{0,0,1,?}, "8">;
1075def VLD4DUPd16x2 : VLD4DUP<{0,1,1,?}, "16">;
1076def VLD4DUPd32x2 : VLD4DUP<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001077
1078// ...with address register writeback:
1079class VLD4DUPWB<bits<4> op7_4, string Dt>
1080 : NLdSt<1, 0b10, 0b1111, op7_4,
1081 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001082 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD4dupu,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001083 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn$Rm",
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001084 "$Rn.addr = $wb", []> {
1085 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001086 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001087}
1088
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001089def VLD4DUPd8_UPD : VLD4DUPWB<{0,0,0,0}, "8">;
1090def VLD4DUPd16_UPD : VLD4DUPWB<{0,1,0,?}, "16">;
1091def VLD4DUPd32_UPD : VLD4DUPWB<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
1092
1093def VLD4DUPd8x2_UPD : VLD4DUPWB<{0,0,1,0}, "8">;
1094def VLD4DUPd16x2_UPD : VLD4DUPWB<{0,1,1,?}, "16">;
1095def VLD4DUPd32x2_UPD : VLD4DUPWB<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001096
1097def VLD4DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1098def VLD4DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1099def VLD4DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1100
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001101} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001102
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001103let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +00001104
Bob Wilson709d5922010-08-25 23:27:42 +00001105// Classes for VST* pseudo-instructions with multi-register operands.
1106// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +00001107class VSTQPseudo<InstrItinClass itin>
1108 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
1109class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001110 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001111 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001112 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001113class VSTQQPseudo<InstrItinClass itin>
1114 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
1115class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001116 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001117 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001118 "$addr.addr = $wb">;
Bob Wilson7de68142011-02-07 17:43:15 +00001119class VSTQQQQPseudo<InstrItinClass itin>
1120 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src), itin, "">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001121class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001122 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +00001123 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001124 "$addr.addr = $wb">;
1125
Bob Wilson11d98992010-03-23 06:20:33 +00001126// VST1 : Vector Store (multiple single elements)
1127class VST1D<bits<4> op7_4, string Dt>
Owen Andersonf431eda2010-11-02 23:47:29 +00001128 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, DPR:$Vd),
1129 IIC_VST1, "vst1", Dt, "\\{$Vd\\}, $Rn", "", []> {
1130 let Rm = 0b1111;
1131 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001132 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001133}
Bob Wilson11d98992010-03-23 06:20:33 +00001134class VST1Q<bits<4> op7_4, string Dt>
1135 : NLdSt<0,0b00,0b1010,op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001136 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2), IIC_VST1x2,
1137 "vst1", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
1138 let Rm = 0b1111;
1139 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001140 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001141}
Bob Wilson11d98992010-03-23 06:20:33 +00001142
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001143def VST1d8 : VST1D<{0,0,0,?}, "8">;
1144def VST1d16 : VST1D<{0,1,0,?}, "16">;
1145def VST1d32 : VST1D<{1,0,0,?}, "32">;
1146def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001147
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001148def VST1q8 : VST1Q<{0,0,?,?}, "8">;
1149def VST1q16 : VST1Q<{0,1,?,?}, "16">;
1150def VST1q32 : VST1Q<{1,0,?,?}, "32">;
1151def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001152
Evan Cheng60ff8792010-10-11 22:03:18 +00001153def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
1154def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
1155def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
1156def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001157
Bob Wilson25eb5012010-03-20 20:54:36 +00001158// ...with address register writeback:
1159class VST1DWB<bits<4> op7_4, string Dt>
1160 : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001161 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd), IIC_VST1u,
1162 "vst1", Dt, "\\{$Vd\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1163 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001164 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001165}
Bob Wilson25eb5012010-03-20 20:54:36 +00001166class VST1QWB<bits<4> op7_4, string Dt>
1167 : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001168 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1169 IIC_VST1x2u, "vst1", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1170 "$Rn.addr = $wb", []> {
1171 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001172 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001173}
Bob Wilson25eb5012010-03-20 20:54:36 +00001174
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001175def VST1d8_UPD : VST1DWB<{0,0,0,?}, "8">;
1176def VST1d16_UPD : VST1DWB<{0,1,0,?}, "16">;
1177def VST1d32_UPD : VST1DWB<{1,0,0,?}, "32">;
1178def VST1d64_UPD : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001179
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001180def VST1q8_UPD : VST1QWB<{0,0,?,?}, "8">;
1181def VST1q16_UPD : VST1QWB<{0,1,?,?}, "16">;
1182def VST1q32_UPD : VST1QWB<{1,0,?,?}, "32">;
1183def VST1q64_UPD : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001184
Evan Cheng60ff8792010-10-11 22:03:18 +00001185def VST1q8Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1186def VST1q16Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1187def VST1q32Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1188def VST1q64Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001189
Bob Wilson052ba452010-03-22 18:22:06 +00001190// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +00001191class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +00001192 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001193 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3),
1194 IIC_VST1x3, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1195 let Rm = 0b1111;
1196 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001197 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001198}
Bob Wilson25eb5012010-03-20 20:54:36 +00001199class VST1D3WB<bits<4> op7_4, string Dt>
1200 : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001201 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001202 DPR:$Vd, DPR:$src2, DPR:$src3),
Owen Andersonf431eda2010-11-02 23:47:29 +00001203 IIC_VST1x3u, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1204 "$Rn.addr = $wb", []> {
1205 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001206 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001207}
Bob Wilson052ba452010-03-22 18:22:06 +00001208
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001209def VST1d8T : VST1D3<{0,0,0,?}, "8">;
1210def VST1d16T : VST1D3<{0,1,0,?}, "16">;
1211def VST1d32T : VST1D3<{1,0,0,?}, "32">;
1212def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001213
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001214def VST1d8T_UPD : VST1D3WB<{0,0,0,?}, "8">;
1215def VST1d16T_UPD : VST1D3WB<{0,1,0,?}, "16">;
1216def VST1d32T_UPD : VST1D3WB<{1,0,0,?}, "32">;
1217def VST1d64T_UPD : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001218
Evan Cheng60ff8792010-10-11 22:03:18 +00001219def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
1220def VST1d64TPseudo_UPD : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001221
Bob Wilson052ba452010-03-22 18:22:06 +00001222// ...with 4 registers (some of these are only for the disassembler):
1223class VST1D4<bits<4> op7_4, string Dt>
1224 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001225 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1226 IIC_VST1x4, "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn", "",
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001227 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001228 let Rm = 0b1111;
1229 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001230 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001231}
Bob Wilson25eb5012010-03-20 20:54:36 +00001232class VST1D4WB<bits<4> op7_4, string Dt>
1233 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001234 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001235 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST1x4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001236 "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1237 "$Rn.addr = $wb", []> {
1238 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001239 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001240}
Bob Wilson25eb5012010-03-20 20:54:36 +00001241
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001242def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
1243def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
1244def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
1245def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001246
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001247def VST1d8Q_UPD : VST1D4WB<{0,0,?,?}, "8">;
1248def VST1d16Q_UPD : VST1D4WB<{0,1,?,?}, "16">;
1249def VST1d32Q_UPD : VST1D4WB<{1,0,?,?}, "32">;
1250def VST1d64Q_UPD : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +00001251
Evan Cheng60ff8792010-10-11 22:03:18 +00001252def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
1253def VST1d64QPseudo_UPD : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +00001254
Bob Wilsonb36ec862009-08-06 18:47:44 +00001255// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001256class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
1257 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001258 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2),
1259 IIC_VST2, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
1260 let Rm = 0b1111;
1261 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001262 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001263}
Bob Wilson95808322010-03-18 20:18:39 +00001264class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +00001265 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001266 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1267 IIC_VST2x2, "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersond2f37942010-11-02 21:16:58 +00001268 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001269 let Rm = 0b1111;
1270 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001271 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001272}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001273
Owen Andersond2f37942010-11-02 21:16:58 +00001274def VST2d8 : VST2D<0b1000, {0,0,?,?}, "8">;
1275def VST2d16 : VST2D<0b1000, {0,1,?,?}, "16">;
1276def VST2d32 : VST2D<0b1000, {1,0,?,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001277
Owen Andersond2f37942010-11-02 21:16:58 +00001278def VST2q8 : VST2Q<{0,0,?,?}, "8">;
1279def VST2q16 : VST2Q<{0,1,?,?}, "16">;
1280def VST2q32 : VST2Q<{1,0,?,?}, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +00001281
Evan Cheng60ff8792010-10-11 22:03:18 +00001282def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
1283def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
1284def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001285
Evan Cheng60ff8792010-10-11 22:03:18 +00001286def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
1287def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
1288def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001289
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001290// ...with address register writeback:
1291class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1292 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001293 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1294 IIC_VST2u, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1295 "$Rn.addr = $wb", []> {
1296 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001297 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001298}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001299class VST2QWB<bits<4> op7_4, string Dt>
1300 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001301 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersond2f37942010-11-02 21:16:58 +00001302 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST2x2u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001303 "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1304 "$Rn.addr = $wb", []> {
1305 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001306 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001307}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001308
Owen Andersond2f37942010-11-02 21:16:58 +00001309def VST2d8_UPD : VST2DWB<0b1000, {0,0,?,?}, "8">;
1310def VST2d16_UPD : VST2DWB<0b1000, {0,1,?,?}, "16">;
1311def VST2d32_UPD : VST2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001312
Owen Andersond2f37942010-11-02 21:16:58 +00001313def VST2q8_UPD : VST2QWB<{0,0,?,?}, "8">;
1314def VST2q16_UPD : VST2QWB<{0,1,?,?}, "16">;
1315def VST2q32_UPD : VST2QWB<{1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001316
Evan Cheng60ff8792010-10-11 22:03:18 +00001317def VST2d8Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1318def VST2d16Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1319def VST2d32Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001320
Evan Cheng60ff8792010-10-11 22:03:18 +00001321def VST2q8Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1322def VST2q16Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1323def VST2q32Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001324
Bob Wilson068b18b2010-03-20 21:15:48 +00001325// ...with double-spaced registers (for disassembly only):
Owen Andersond2f37942010-11-02 21:16:58 +00001326def VST2b8 : VST2D<0b1001, {0,0,?,?}, "8">;
1327def VST2b16 : VST2D<0b1001, {0,1,?,?}, "16">;
1328def VST2b32 : VST2D<0b1001, {1,0,?,?}, "32">;
1329def VST2b8_UPD : VST2DWB<0b1001, {0,0,?,?}, "8">;
1330def VST2b16_UPD : VST2DWB<0b1001, {0,1,?,?}, "16">;
1331def VST2b32_UPD : VST2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +00001332
Bob Wilsonb36ec862009-08-06 18:47:44 +00001333// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001334class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
1335 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001336 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3,
1337 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1338 let Rm = 0b1111;
1339 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001340 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001341}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001342
Owen Andersona1a45fd2010-11-02 21:47:03 +00001343def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">;
1344def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">;
1345def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001346
Evan Cheng60ff8792010-10-11 22:03:18 +00001347def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1348def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1349def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001350
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001351// ...with address register writeback:
1352class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1353 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001354 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001355 DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001356 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1357 "$Rn.addr = $wb", []> {
1358 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001359 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001360}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001361
Owen Andersona1a45fd2010-11-02 21:47:03 +00001362def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">;
1363def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">;
1364def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001365
Evan Cheng60ff8792010-10-11 22:03:18 +00001366def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1367def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1368def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001369
Bob Wilson7de68142011-02-07 17:43:15 +00001370// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001371def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">;
1372def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">;
1373def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">;
1374def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">;
1375def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">;
1376def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001377
Evan Cheng60ff8792010-10-11 22:03:18 +00001378def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1379def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1380def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001381
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001382// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001383def VST3q8oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1384def VST3q16oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1385def VST3q32oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1386
Evan Cheng60ff8792010-10-11 22:03:18 +00001387def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1388def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1389def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +00001390
Bob Wilsonb36ec862009-08-06 18:47:44 +00001391// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001392class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1393 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001394 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1395 IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersona1a45fd2010-11-02 21:47:03 +00001396 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001397 let Rm = 0b1111;
1398 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001399 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001400}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001401
Owen Andersona1a45fd2010-11-02 21:47:03 +00001402def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">;
1403def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">;
1404def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001405
Evan Cheng60ff8792010-10-11 22:03:18 +00001406def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1407def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1408def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +00001409
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001410// ...with address register writeback:
1411class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1412 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001413 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001414 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001415 "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1416 "$Rn.addr = $wb", []> {
1417 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001418 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001419}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001420
Owen Andersona1a45fd2010-11-02 21:47:03 +00001421def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">;
1422def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">;
1423def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001424
Evan Cheng60ff8792010-10-11 22:03:18 +00001425def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1426def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1427def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001428
Bob Wilson7de68142011-02-07 17:43:15 +00001429// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001430def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">;
1431def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">;
1432def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">;
1433def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">;
1434def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">;
1435def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001436
Evan Cheng60ff8792010-10-11 22:03:18 +00001437def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1438def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1439def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001440
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001441// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001442def VST4q8oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1443def VST4q16oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1444def VST4q32oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1445
Evan Cheng60ff8792010-10-11 22:03:18 +00001446def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1447def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1448def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001449
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001450} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1451
Bob Wilson8466fa12010-09-13 23:01:35 +00001452// Classes for VST*LN pseudo-instructions with multi-register operands.
1453// These are expanded to real instructions after register allocation.
1454class VSTQLNPseudo<InstrItinClass itin>
1455 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1456 itin, "">;
1457class VSTQLNWBPseudo<InstrItinClass itin>
1458 : PseudoNLdSt<(outs GPR:$wb),
1459 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1460 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1461class VSTQQLNPseudo<InstrItinClass itin>
1462 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
1463 itin, "">;
1464class VSTQQLNWBPseudo<InstrItinClass itin>
1465 : PseudoNLdSt<(outs GPR:$wb),
1466 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
1467 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1468class VSTQQQQLNPseudo<InstrItinClass itin>
1469 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
1470 itin, "">;
1471class VSTQQQQLNWBPseudo<InstrItinClass itin>
1472 : PseudoNLdSt<(outs GPR:$wb),
1473 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
1474 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1475
Bob Wilsonb07c1712009-10-07 21:53:04 +00001476// VST1LN : Vector Store (single element from one lane)
Bob Wilsond168cef2010-11-03 16:24:53 +00001477class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1478 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001479 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001480 (ins addrmode6:$Rn, DPR:$Vd, nohash_imm:$lane),
Bob Wilsond168cef2010-11-03 16:24:53 +00001481 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
1482 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6:$Rn)]> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001483 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001484 let DecoderMethod = "DecodeVST1LN";
Owen Andersone95c9462010-11-02 21:54:45 +00001485}
Mon P Wang183c6272011-05-09 17:47:27 +00001486class VST1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1487 PatFrag StoreOp, SDNode ExtractOp>
1488 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
1489 (ins addrmode6oneL32:$Rn, DPR:$Vd, nohash_imm:$lane),
1490 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00001491 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6oneL32:$Rn)]>{
Mon P Wang183c6272011-05-09 17:47:27 +00001492 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001493 let DecoderMethod = "DecodeVST1LN";
Mon P Wang183c6272011-05-09 17:47:27 +00001494}
Bob Wilsond168cef2010-11-03 16:24:53 +00001495class VST1QLNPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1496 : VSTQLNPseudo<IIC_VST1ln> {
1497 let Pattern = [(StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1498 addrmode6:$addr)];
1499}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001500
Bob Wilsond168cef2010-11-03 16:24:53 +00001501def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8", v8i8, truncstorei8,
1502 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001503 let Inst{7-5} = lane{2-0};
1504}
Bob Wilsond168cef2010-11-03 16:24:53 +00001505def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16", v4i16, truncstorei16,
1506 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001507 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001508 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001509}
Mon P Wang183c6272011-05-09 17:47:27 +00001510
1511def VST1LNd32 : VST1LN32<0b1000, {?,0,?,?}, "32", v2i32, store, extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001512 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001513 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001514}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001515
Bob Wilsond168cef2010-11-03 16:24:53 +00001516def VST1LNq8Pseudo : VST1QLNPseudo<v16i8, truncstorei8, NEONvgetlaneu>;
1517def VST1LNq16Pseudo : VST1QLNPseudo<v8i16, truncstorei16, NEONvgetlaneu>;
1518def VST1LNq32Pseudo : VST1QLNPseudo<v4i32, store, extractelt>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001519
Bob Wilson746fa172010-12-10 22:13:32 +00001520def : Pat<(store (extractelt (v2f32 DPR:$src), imm:$lane), addrmode6:$addr),
1521 (VST1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
1522def : Pat<(store (extractelt (v4f32 QPR:$src), imm:$lane), addrmode6:$addr),
1523 (VST1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
1524
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001525// ...with address register writeback:
Bob Wilsonda525062011-02-25 06:42:42 +00001526class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1527 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001528 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001529 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersone95c9462010-11-02 21:54:45 +00001530 DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001531 "\\{$Vd[$lane]\\}, $Rn$Rm",
Bob Wilsonda525062011-02-25 06:42:42 +00001532 "$Rn.addr = $wb",
1533 [(set GPR:$wb, (StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane),
Owen Anderson7a2e1772011-08-15 18:44:44 +00001534 addrmode6:$Rn, am6offset:$Rm))]> {
1535 let DecoderMethod = "DecodeVST1LN";
1536}
Bob Wilsonda525062011-02-25 06:42:42 +00001537class VST1QLNWBPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1538 : VSTQLNWBPseudo<IIC_VST1lnu> {
1539 let Pattern = [(set GPR:$wb, (StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1540 addrmode6:$addr, am6offset:$offset))];
1541}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001542
Bob Wilsonda525062011-02-25 06:42:42 +00001543def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8", v8i8, post_truncsti8,
1544 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001545 let Inst{7-5} = lane{2-0};
1546}
Bob Wilsonda525062011-02-25 06:42:42 +00001547def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16", v4i16, post_truncsti16,
1548 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001549 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001550 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001551}
Bob Wilsonda525062011-02-25 06:42:42 +00001552def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32", v2i32, post_store,
1553 extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001554 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001555 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001556}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001557
Bob Wilsonda525062011-02-25 06:42:42 +00001558def VST1LNq8Pseudo_UPD : VST1QLNWBPseudo<v16i8, post_truncsti8, NEONvgetlaneu>;
1559def VST1LNq16Pseudo_UPD : VST1QLNWBPseudo<v8i16, post_truncsti16,NEONvgetlaneu>;
1560def VST1LNq32Pseudo_UPD : VST1QLNWBPseudo<v4i32, post_store, extractelt>;
1561
1562let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson63c90632009-10-07 20:49:18 +00001563
Bob Wilson8a3198b2009-09-01 18:51:56 +00001564// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001565class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001566 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001567 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane),
1568 IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001569 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001570 let Rm = 0b1111;
1571 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001572 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001573}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001574
Owen Andersonb20594f2010-11-02 22:18:18 +00001575def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> {
1576 let Inst{7-5} = lane{2-0};
1577}
1578def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> {
1579 let Inst{7-6} = lane{1-0};
1580}
1581def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> {
1582 let Inst{7} = lane{0};
1583}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001584
Evan Cheng60ff8792010-10-11 22:03:18 +00001585def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1586def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1587def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001588
Bob Wilson41315282010-03-20 20:39:53 +00001589// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001590def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> {
1591 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001592 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001593}
1594def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> {
1595 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001596 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001597}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001598
Evan Cheng60ff8792010-10-11 22:03:18 +00001599def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
1600def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001601
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001602// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001603class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001604 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001605 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +00001606 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001607 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Owen Andersonb20594f2010-11-02 22:18:18 +00001608 "$addr.addr = $wb", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001609 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001610 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001611}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001612
Owen Andersonb20594f2010-11-02 22:18:18 +00001613def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> {
1614 let Inst{7-5} = lane{2-0};
1615}
1616def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> {
1617 let Inst{7-6} = lane{1-0};
1618}
1619def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> {
1620 let Inst{7} = lane{0};
1621}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001622
Evan Cheng60ff8792010-10-11 22:03:18 +00001623def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1624def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1625def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001626
Owen Andersonb20594f2010-11-02 22:18:18 +00001627def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> {
1628 let Inst{7-6} = lane{1-0};
1629}
1630def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> {
1631 let Inst{7} = lane{0};
1632}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001633
Evan Cheng60ff8792010-10-11 22:03:18 +00001634def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
1635def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001636
Bob Wilson8a3198b2009-09-01 18:51:56 +00001637// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001638class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001639 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001640 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +00001641 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001642 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> {
1643 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001644 let DecoderMethod = "DecodeVST3LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001645}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001646
Owen Andersonb20594f2010-11-02 22:18:18 +00001647def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> {
1648 let Inst{7-5} = lane{2-0};
1649}
1650def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> {
1651 let Inst{7-6} = lane{1-0};
1652}
1653def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> {
1654 let Inst{7} = lane{0};
1655}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001656
Evan Cheng60ff8792010-10-11 22:03:18 +00001657def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1658def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1659def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001660
Bob Wilson41315282010-03-20 20:39:53 +00001661// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001662def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> {
1663 let Inst{7-6} = lane{1-0};
1664}
1665def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> {
1666 let Inst{7} = lane{0};
1667}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001668
Evan Cheng60ff8792010-10-11 22:03:18 +00001669def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
1670def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001671
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001672// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001673class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001674 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001675 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001676 DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001677 IIC_VST3lnu, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001678 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +00001679 "$Rn.addr = $wb", []> {
1680 let DecoderMethod = "DecodeVST3LN";
1681}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001682
Owen Andersonb20594f2010-11-02 22:18:18 +00001683def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> {
1684 let Inst{7-5} = lane{2-0};
1685}
1686def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> {
1687 let Inst{7-6} = lane{1-0};
1688}
1689def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> {
1690 let Inst{7} = lane{0};
1691}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001692
Evan Cheng60ff8792010-10-11 22:03:18 +00001693def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1694def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1695def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001696
Owen Andersonb20594f2010-11-02 22:18:18 +00001697def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> {
1698 let Inst{7-6} = lane{1-0};
1699}
1700def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> {
1701 let Inst{7} = lane{0};
1702}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001703
Evan Cheng60ff8792010-10-11 22:03:18 +00001704def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
1705def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001706
Bob Wilson8a3198b2009-09-01 18:51:56 +00001707// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001708class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001709 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001710 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00001711 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001712 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001713 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001714 let Rm = 0b1111;
1715 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001716 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001717}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001718
Owen Andersonb20594f2010-11-02 22:18:18 +00001719def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> {
1720 let Inst{7-5} = lane{2-0};
1721}
1722def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> {
1723 let Inst{7-6} = lane{1-0};
1724}
1725def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> {
1726 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001727 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001728}
Bob Wilson56311392009-10-09 00:01:36 +00001729
Evan Cheng60ff8792010-10-11 22:03:18 +00001730def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1731def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1732def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001733
Bob Wilson41315282010-03-20 20:39:53 +00001734// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001735def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> {
1736 let Inst{7-6} = lane{1-0};
1737}
1738def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> {
1739 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001740 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001741}
Bob Wilson56311392009-10-09 00:01:36 +00001742
Evan Cheng60ff8792010-10-11 22:03:18 +00001743def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
1744def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00001745
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001746// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001747class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001748 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001749 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001750 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001751 IIC_VST4lnu, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001752 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm",
1753 "$Rn.addr = $wb", []> {
1754 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001755 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001756}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001757
Owen Andersonb20594f2010-11-02 22:18:18 +00001758def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> {
1759 let Inst{7-5} = lane{2-0};
1760}
1761def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> {
1762 let Inst{7-6} = lane{1-0};
1763}
1764def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> {
1765 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001766 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001767}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001768
Evan Cheng60ff8792010-10-11 22:03:18 +00001769def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1770def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1771def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001772
Owen Andersonb20594f2010-11-02 22:18:18 +00001773def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> {
1774 let Inst{7-6} = lane{1-0};
1775}
1776def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> {
1777 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001778 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001779}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001780
Evan Cheng60ff8792010-10-11 22:03:18 +00001781def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
1782def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001783
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001784} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00001785
Bob Wilson205a5ca2009-07-08 18:11:30 +00001786
Bob Wilson5bafff32009-06-22 23:27:02 +00001787//===----------------------------------------------------------------------===//
1788// NEON pattern fragments
1789//===----------------------------------------------------------------------===//
1790
1791// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001792def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001793 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1794 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001795}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001796def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001797 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1798 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001799}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001800def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001801 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1802 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001803}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001804def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001805 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1806 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001807}]>;
1808
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00001809// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001810def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001811 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
1812 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001813}]>;
1814
Bob Wilson5bafff32009-06-22 23:27:02 +00001815// Translate lane numbers from Q registers to D subregs.
1816def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001817 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001818}]>;
1819def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001820 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001821}]>;
1822def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001823 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001824}]>;
1825
1826//===----------------------------------------------------------------------===//
1827// Instruction Classes
1828//===----------------------------------------------------------------------===//
1829
Bob Wilson4711d5c2010-12-13 23:02:37 +00001830// Basic 2-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001831class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001832 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1833 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001834 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
1835 (ins DPR:$Vm), IIC_VUNAD, OpcodeStr, Dt,"$Vd, $Vm", "",
1836 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001837class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001838 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1839 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001840 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
1841 (ins QPR:$Vm), IIC_VUNAQ, OpcodeStr, Dt,"$Vd, $Vm", "",
1842 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001843
Bob Wilson69bfbd62010-02-17 22:42:54 +00001844// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001845class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001846 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001847 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001848 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001849 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
1850 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1851 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001852class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00001853 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001854 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001855 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001856 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
1857 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1858 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001859
Bob Wilson973a0742010-08-30 20:02:30 +00001860// Narrow 2-register operations.
1861class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1862 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1863 InstrItinClass itin, string OpcodeStr, string Dt,
1864 ValueType TyD, ValueType TyQ, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001865 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
1866 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1867 [(set DPR:$Vd, (TyD (OpNode (TyQ QPR:$Vm))))]>;
Bob Wilson973a0742010-08-30 20:02:30 +00001868
Bob Wilson5bafff32009-06-22 23:27:02 +00001869// Narrow 2-register intrinsics.
1870class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1871 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001872 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00001873 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001874 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
1875 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1876 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001877
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001878// Long 2-register operations (currently only used for VMOVL).
1879class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1880 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1881 InstrItinClass itin, string OpcodeStr, string Dt,
1882 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001883 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
1884 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1885 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001886
Bob Wilson04063562010-12-15 22:14:12 +00001887// Long 2-register intrinsics.
1888class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1889 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1890 InstrItinClass itin, string OpcodeStr, string Dt,
1891 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
1892 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
1893 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1894 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vm))))]>;
1895
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001896// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00001897class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00001898 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$Vd, DPR:$Vm),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001899 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Owen Andersonca6945e2010-12-01 00:28:25 +00001900 OpcodeStr, Dt, "$Vd, $Vm",
1901 "$src1 = $Vd, $src2 = $Vm", []>;
David Goodwin127221f2009-09-23 21:38:08 +00001902class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00001903 InstrItinClass itin, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00001904 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$Vd, QPR:$Vm),
1905 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$Vd, $Vm",
1906 "$src1 = $Vd, $src2 = $Vm", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001907
Bob Wilson4711d5c2010-12-13 23:02:37 +00001908// Basic 3-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001909class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001910 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001911 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001912 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001913 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1914 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1915 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001916 let isCommutable = Commutable;
1917}
1918// Same as N3VD but no data type.
1919class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1920 InstrItinClass itin, string OpcodeStr,
1921 ValueType ResTy, ValueType OpTy,
1922 SDNode OpNode, bit Commutable>
1923 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Jim Grosbachefaeb412010-11-19 22:36:02 +00001924 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1925 OpcodeStr, "$Vd, $Vn, $Vm", "",
1926 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001927 let isCommutable = Commutable;
1928}
Johnny Chen897dd0c2010-03-27 01:03:13 +00001929
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001930class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001931 InstrItinClass itin, string OpcodeStr, string Dt,
1932 ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001933 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001934 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
1935 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1936 [(set (Ty DPR:$Vd),
1937 (Ty (ShOp (Ty DPR:$Vn),
1938 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001939 let isCommutable = 0;
1940}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001941class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001942 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001943 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001944 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
1945 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$Vd, $Vn, $Vm[$lane]","",
1946 [(set (Ty DPR:$Vd),
1947 (Ty (ShOp (Ty DPR:$Vn),
1948 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001949 let isCommutable = 0;
1950}
1951
Bob Wilson5bafff32009-06-22 23:27:02 +00001952class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001953 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001954 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001955 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00001956 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1957 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1958 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001959 let isCommutable = Commutable;
1960}
1961class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1962 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001963 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00001964 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00001965 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1966 OpcodeStr, "$Vd, $Vn, $Vm", "",
1967 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001968 let isCommutable = Commutable;
1969}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001970class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001971 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001972 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001973 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001974 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
1975 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1976 [(set (ResTy QPR:$Vd),
1977 (ResTy (ShOp (ResTy QPR:$Vn),
1978 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001979 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001980 let isCommutable = 0;
1981}
Bob Wilson9abe19d2010-02-17 00:31:29 +00001982class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001983 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001984 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001985 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
1986 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$Vd, $Vn, $Vm[$lane]","",
1987 [(set (ResTy QPR:$Vd),
1988 (ResTy (ShOp (ResTy QPR:$Vn),
1989 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001990 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001991 let isCommutable = 0;
1992}
Bob Wilson5bafff32009-06-22 23:27:02 +00001993
1994// Basic 3-register intrinsics, both double- and quad-register.
1995class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001996 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001997 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001998 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001999 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
2000 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2001 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002002 let isCommutable = Commutable;
2003}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002004class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002005 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002006 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002007 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
2008 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2009 [(set (Ty DPR:$Vd),
2010 (Ty (IntOp (Ty DPR:$Vn),
2011 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002012 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002013 let isCommutable = 0;
2014}
David Goodwin658ea602009-09-25 18:38:29 +00002015class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002016 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002017 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002018 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
2019 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2020 [(set (Ty DPR:$Vd),
2021 (Ty (IntOp (Ty DPR:$Vn),
2022 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002023 let isCommutable = 0;
2024}
Owen Anderson3557d002010-10-26 20:56:57 +00002025class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2026 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002027 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002028 : N3V<op24, op23, op21_20, op11_8, 0, op4,
2029 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
2030 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2031 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002032 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002033}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002034
Bob Wilson5bafff32009-06-22 23:27:02 +00002035class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002036 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002037 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002038 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002039 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
2040 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2041 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002042 let isCommutable = Commutable;
2043}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002044class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002045 string OpcodeStr, string Dt,
2046 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002047 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002048 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
2049 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2050 [(set (ResTy QPR:$Vd),
2051 (ResTy (IntOp (ResTy QPR:$Vn),
2052 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002053 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002054 let isCommutable = 0;
2055}
David Goodwin658ea602009-09-25 18:38:29 +00002056class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002057 string OpcodeStr, string Dt,
2058 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002059 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002060 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
2061 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2062 [(set (ResTy QPR:$Vd),
2063 (ResTy (IntOp (ResTy QPR:$Vn),
2064 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002065 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002066 let isCommutable = 0;
2067}
Owen Anderson3557d002010-10-26 20:56:57 +00002068class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2069 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002070 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002071 : N3V<op24, op23, op21_20, op11_8, 1, op4,
2072 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
2073 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2074 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002075 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002076}
Bob Wilson5bafff32009-06-22 23:27:02 +00002077
Bob Wilson4711d5c2010-12-13 23:02:37 +00002078// Multiply-Add/Sub operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002079class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002080 InstrItinClass itin, string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002081 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002082 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002083 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2084 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2085 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2086 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
2087
David Goodwin658ea602009-09-25 18:38:29 +00002088class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002089 string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002090 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002091 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002092 (outs DPR:$Vd),
2093 (ins DPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002094 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002095 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2096 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002097 (Ty (ShOp (Ty DPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002098 (Ty (MulOp DPR:$Vn,
2099 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002100 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002101class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002102 string OpcodeStr, string Dt,
2103 ValueType Ty, SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002104 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00002105 (outs DPR:$Vd),
2106 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002107 NVMulSLFrm, itin,
Owen Anderson18341e92010-10-22 18:54:37 +00002108 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2109 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002110 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00002111 (Ty (MulOp DPR:$Vn,
2112 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002113 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002114
Bob Wilson5bafff32009-06-22 23:27:02 +00002115class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002116 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
Evan Cheng48575f62010-12-05 22:04:16 +00002117 SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002118 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002119 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2120 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2121 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2122 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002123class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002124 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Evan Cheng48575f62010-12-05 22:04:16 +00002125 SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002126 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002127 (outs QPR:$Vd),
2128 (ins QPR:$src1, QPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002129 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002130 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2131 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002132 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002133 (ResTy (MulOp QPR:$Vn,
2134 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002135 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002136class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002137 string OpcodeStr, string Dt,
2138 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002139 SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002140 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002141 (outs QPR:$Vd),
2142 (ins QPR:$src1, QPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002143 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002144 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2145 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002146 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002147 (ResTy (MulOp QPR:$Vn,
2148 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002149 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002150
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002151// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
2152class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2153 InstrItinClass itin, string OpcodeStr, string Dt,
2154 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2155 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002156 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2157 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2158 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2159 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002160class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2161 InstrItinClass itin, string OpcodeStr, string Dt,
2162 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2163 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002164 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2165 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2166 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2167 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002168
Bob Wilson5bafff32009-06-22 23:27:02 +00002169// Neon 3-argument intrinsics, both double- and quad-register.
2170// The destination register is also used as the first source operand register.
2171class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002172 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002173 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002174 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002175 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2176 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2177 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$src1),
2178 (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002179class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002180 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002181 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002182 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002183 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2184 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2185 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$src1),
2186 (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002187
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002188// Long Multiply-Add/Sub operations.
2189class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2190 InstrItinClass itin, string OpcodeStr, string Dt,
2191 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
2192 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00002193 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2194 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2195 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2196 (TyQ (MulOp (TyD DPR:$Vn),
2197 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002198class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2199 InstrItinClass itin, string OpcodeStr, string Dt,
2200 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002201 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Owen Andersonca6945e2010-12-01 00:28:25 +00002202 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002203 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002204 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2205 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002206 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002207 (TyQ (MulOp (TyD DPR:$Vn),
2208 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002209 imm:$lane))))))]>;
2210class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2211 InstrItinClass itin, string OpcodeStr, string Dt,
2212 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002213 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Owen Andersonca6945e2010-12-01 00:28:25 +00002214 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002215 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002216 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2217 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002218 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002219 (TyQ (MulOp (TyD DPR:$Vn),
2220 (TyD (NEONvduplane (TyD DPR_8:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002221 imm:$lane))))))]>;
2222
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002223// Long Intrinsic-Op vector operations with explicit extend (VABAL).
2224class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2225 InstrItinClass itin, string OpcodeStr, string Dt,
2226 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2227 SDNode OpNode>
2228 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00002229 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2230 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2231 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2232 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2233 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002234
Bob Wilson5bafff32009-06-22 23:27:02 +00002235// Neon Long 3-argument intrinsic. The destination register is
2236// a quad-register and is also used as the first source operand register.
2237class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002238 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002239 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002240 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00002241 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2242 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2243 [(set QPR:$Vd,
2244 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002245class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002246 string OpcodeStr, string Dt,
2247 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002248 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002249 (outs QPR:$Vd),
2250 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002251 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002252 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2253 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002254 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002255 (OpTy DPR:$Vn),
2256 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002257 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002258class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2259 InstrItinClass itin, string OpcodeStr, string Dt,
2260 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002261 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002262 (outs QPR:$Vd),
2263 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002264 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002265 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2266 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002267 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002268 (OpTy DPR:$Vn),
2269 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002270 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002271
Bob Wilson5bafff32009-06-22 23:27:02 +00002272// Narrowing 3-register intrinsics.
2273class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002274 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00002275 Intrinsic IntOp, bit Commutable>
2276 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002277 (outs DPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINi4D,
2278 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2279 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vn), (TyQ QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002280 let isCommutable = Commutable;
2281}
2282
Bob Wilson04d6c282010-08-29 05:57:34 +00002283// Long 3-register operations.
2284class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2285 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002286 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
2287 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002288 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2289 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2290 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002291 let isCommutable = Commutable;
2292}
2293class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2294 InstrItinClass itin, string OpcodeStr, string Dt,
2295 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002296 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002297 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
2298 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2299 [(set QPR:$Vd,
2300 (TyQ (OpNode (TyD DPR:$Vn),
2301 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002302class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2303 InstrItinClass itin, string OpcodeStr, string Dt,
2304 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002305 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002306 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
2307 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2308 [(set QPR:$Vd,
2309 (TyQ (OpNode (TyD DPR:$Vn),
2310 (TyD (NEONvduplane (TyD DPR_8:$Vm), imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002311
2312// Long 3-register operations with explicitly extended operands.
2313class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2314 InstrItinClass itin, string OpcodeStr, string Dt,
2315 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
2316 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00002317 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002318 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2319 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2320 [(set QPR:$Vd, (OpNode (TyQ (ExtOp (TyD DPR:$Vn))),
2321 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Owen Andersone0e6dc32010-10-21 18:09:17 +00002322 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00002323}
2324
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002325// Long 3-register intrinsics with explicit extend (VABDL).
2326class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2327 InstrItinClass itin, string OpcodeStr, string Dt,
2328 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2329 bit Commutable>
2330 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002331 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2332 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2333 [(set QPR:$Vd, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2334 (TyD DPR:$Vm))))))]> {
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002335 let isCommutable = Commutable;
2336}
2337
Bob Wilson5bafff32009-06-22 23:27:02 +00002338// Long 3-register intrinsics.
2339class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002340 InstrItinClass itin, string OpcodeStr, string Dt,
2341 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002342 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002343 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2344 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2345 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002346 let isCommutable = Commutable;
2347}
David Goodwin658ea602009-09-25 18:38:29 +00002348class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002349 string OpcodeStr, string Dt,
2350 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002351 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002352 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
2353 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2354 [(set (ResTy QPR:$Vd),
2355 (ResTy (IntOp (OpTy DPR:$Vn),
2356 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002357 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002358class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2359 InstrItinClass itin, string OpcodeStr, string Dt,
2360 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002361 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002362 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
2363 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2364 [(set (ResTy QPR:$Vd),
2365 (ResTy (IntOp (OpTy DPR:$Vn),
2366 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002367 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002368
Bob Wilson04d6c282010-08-29 05:57:34 +00002369// Wide 3-register operations.
2370class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2371 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
2372 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002373 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002374 (outs QPR:$Vd), (ins QPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VSUBiD,
2375 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2376 [(set QPR:$Vd, (OpNode (TyQ QPR:$Vn),
2377 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002378 let isCommutable = Commutable;
2379}
2380
2381// Pairwise long 2-register intrinsics, both double- and quad-register.
2382class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002383 bits<2> op17_16, bits<5> op11_7, bit op4,
2384 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002385 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002386 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2387 (ins DPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2388 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002389class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002390 bits<2> op17_16, bits<5> op11_7, bit op4,
2391 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002392 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002393 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2394 (ins QPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2395 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002396
2397// Pairwise long 2-register accumulate intrinsics,
2398// both double- and quad-register.
2399// The destination register is also used as the first source operand register.
2400class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002401 bits<2> op17_16, bits<5> op11_7, bit op4,
2402 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002403 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2404 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002405 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
2406 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2407 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002408class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002409 bits<2> op17_16, bits<5> op11_7, bit op4,
2410 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002411 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2412 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002413 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
2414 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2415 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002416
2417// Shift by immediate,
2418// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002419class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002420 Format f, InstrItinClass itin, Operand ImmTy,
2421 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002422 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002423 (outs DPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002424 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2425 [(set DPR:$Vd, (Ty (OpNode (Ty DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002426class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002427 Format f, InstrItinClass itin, Operand ImmTy,
2428 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002429 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002430 (outs QPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002431 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2432 [(set QPR:$Vd, (Ty (OpNode (Ty QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002433
Johnny Chen6c8648b2010-03-17 23:26:50 +00002434// Long shift by immediate.
2435class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
2436 string OpcodeStr, string Dt,
2437 ValueType ResTy, ValueType OpTy, SDNode OpNode>
2438 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002439 (outs QPR:$Vd), (ins DPR:$Vm, i32imm:$SIMM), N2RegVShLFrm,
2440 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2441 [(set QPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm),
Johnny Chen6c8648b2010-03-17 23:26:50 +00002442 (i32 imm:$SIMM))))]>;
2443
Bob Wilson5bafff32009-06-22 23:27:02 +00002444// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00002445class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002446 InstrItinClass itin, string OpcodeStr, string Dt,
Bill Wendlinga656b632011-03-01 01:00:59 +00002447 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002448 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Bill Wendlinga656b632011-03-01 01:00:59 +00002449 (outs DPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002450 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2451 [(set DPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm),
Bob Wilson5bafff32009-06-22 23:27:02 +00002452 (i32 imm:$SIMM))))]>;
2453
2454// Shift right by immediate and accumulate,
2455// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002456class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002457 Operand ImmTy, string OpcodeStr, string Dt,
2458 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002459 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002460 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002461 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2462 [(set DPR:$Vd, (Ty (add DPR:$src1,
2463 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002464class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002465 Operand ImmTy, string OpcodeStr, string Dt,
2466 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002467 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002468 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002469 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2470 [(set QPR:$Vd, (Ty (add QPR:$src1,
2471 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002472
2473// Shift by immediate and insert,
2474// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002475class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002476 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2477 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002478 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002479 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiD,
Owen Anderson0745c382010-10-27 17:40:08 +00002480 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2481 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002482class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002483 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2484 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002485 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002486 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiQ,
Owen Anderson0745c382010-10-27 17:40:08 +00002487 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2488 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002489
2490// Convert, with fractional bits immediate,
2491// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002492class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002493 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002494 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002495 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002496 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2497 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2498 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002499class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002500 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002501 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002502 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002503 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2504 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2505 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002506
2507//===----------------------------------------------------------------------===//
2508// Multiclasses
2509//===----------------------------------------------------------------------===//
2510
Bob Wilson916ac5b2009-10-03 04:44:16 +00002511// Abbreviations used in multiclass suffixes:
2512// Q = quarter int (8 bit) elements
2513// H = half int (16 bit) elements
2514// S = single int (32 bit) elements
2515// D = double int (64 bit) elements
2516
Bob Wilson094dd802010-12-18 00:42:58 +00002517// Neon 2-register vector operations and intrinsics.
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002518
Bob Wilson094dd802010-12-18 00:42:58 +00002519// Neon 2-register comparisons.
2520// source operand element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00002521multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2522 bits<5> op11_7, bit op4, string opc, string Dt,
Owen Andersonc24cb352010-11-08 23:21:22 +00002523 string asm, SDNode OpNode> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002524 // 64-bit vector types.
2525 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002526 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002527 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002528 [(set DPR:$Vd, (v8i8 (OpNode (v8i8 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002529 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002530 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002531 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002532 [(set DPR:$Vd, (v4i16 (OpNode (v4i16 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002533 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002534 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002535 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002536 [(set DPR:$Vd, (v2i32 (OpNode (v2i32 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002537 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002538 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002539 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002540 [(set DPR:$Vd, (v2i32 (OpNode (v2f32 DPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002541 let Inst{10} = 1; // overwrite F = 1
2542 }
2543
2544 // 128-bit vector types.
2545 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002546 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002547 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002548 [(set QPR:$Vd, (v16i8 (OpNode (v16i8 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002549 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002550 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002551 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002552 [(set QPR:$Vd, (v8i16 (OpNode (v8i16 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002553 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002554 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002555 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002556 [(set QPR:$Vd, (v4i32 (OpNode (v4i32 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002557 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002558 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002559 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002560 [(set QPR:$Vd, (v4i32 (OpNode (v4f32 QPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002561 let Inst{10} = 1; // overwrite F = 1
2562 }
2563}
2564
Bob Wilson094dd802010-12-18 00:42:58 +00002565
2566// Neon 2-register vector intrinsics,
2567// element sizes of 8, 16 and 32 bits:
2568multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2569 bits<5> op11_7, bit op4,
2570 InstrItinClass itinD, InstrItinClass itinQ,
2571 string OpcodeStr, string Dt, Intrinsic IntOp> {
2572 // 64-bit vector types.
2573 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2574 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
2575 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2576 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
2577 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2578 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
2579
2580 // 128-bit vector types.
2581 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2582 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
2583 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2584 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
2585 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2586 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
2587}
2588
2589
2590// Neon Narrowing 2-register vector operations,
2591// source operand element sizes of 16, 32 and 64 bits:
2592multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2593 bits<5> op11_7, bit op6, bit op4,
2594 InstrItinClass itin, string OpcodeStr, string Dt,
2595 SDNode OpNode> {
2596 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2597 itin, OpcodeStr, !strconcat(Dt, "16"),
2598 v8i8, v8i16, OpNode>;
2599 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2600 itin, OpcodeStr, !strconcat(Dt, "32"),
2601 v4i16, v4i32, OpNode>;
2602 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2603 itin, OpcodeStr, !strconcat(Dt, "64"),
2604 v2i32, v2i64, OpNode>;
2605}
2606
2607// Neon Narrowing 2-register vector intrinsics,
2608// source operand element sizes of 16, 32 and 64 bits:
2609multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2610 bits<5> op11_7, bit op6, bit op4,
2611 InstrItinClass itin, string OpcodeStr, string Dt,
2612 Intrinsic IntOp> {
2613 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2614 itin, OpcodeStr, !strconcat(Dt, "16"),
2615 v8i8, v8i16, IntOp>;
2616 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2617 itin, OpcodeStr, !strconcat(Dt, "32"),
2618 v4i16, v4i32, IntOp>;
2619 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2620 itin, OpcodeStr, !strconcat(Dt, "64"),
2621 v2i32, v2i64, IntOp>;
2622}
2623
2624
2625// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
2626// source operand element sizes of 16, 32 and 64 bits:
2627multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
2628 string OpcodeStr, string Dt, SDNode OpNode> {
2629 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2630 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
2631 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2632 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2633 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2634 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2635}
2636
2637
Bob Wilson5bafff32009-06-22 23:27:02 +00002638// Neon 3-register vector operations.
2639
2640// First with only element sizes of 8, 16 and 32 bits:
2641multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002642 InstrItinClass itinD16, InstrItinClass itinD32,
2643 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002644 string OpcodeStr, string Dt,
2645 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002646 // 64-bit vector types.
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002647 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002648 OpcodeStr, !strconcat(Dt, "8"),
2649 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002650 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002651 OpcodeStr, !strconcat(Dt, "16"),
2652 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002653 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002654 OpcodeStr, !strconcat(Dt, "32"),
2655 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002656
2657 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00002658 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002659 OpcodeStr, !strconcat(Dt, "8"),
2660 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002661 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002662 OpcodeStr, !strconcat(Dt, "16"),
2663 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002664 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002665 OpcodeStr, !strconcat(Dt, "32"),
2666 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002667}
2668
Evan Chengf81bf152009-11-23 21:57:23 +00002669multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
2670 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
2671 v4i16, ShOp>;
2672 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002673 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002674 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00002675 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002676 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002677 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002678}
2679
Bob Wilson5bafff32009-06-22 23:27:02 +00002680// ....then also with element size 64 bits:
2681multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002682 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002683 string OpcodeStr, string Dt,
2684 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00002685 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002686 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00002687 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00002688 OpcodeStr, !strconcat(Dt, "64"),
2689 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002690 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002691 OpcodeStr, !strconcat(Dt, "64"),
2692 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002693}
2694
2695
Bob Wilson5bafff32009-06-22 23:27:02 +00002696// Neon 3-register vector intrinsics.
2697
2698// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002699multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002700 InstrItinClass itinD16, InstrItinClass itinD32,
2701 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002702 string OpcodeStr, string Dt,
2703 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002704 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002705 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002706 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002707 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002708 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002709 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002710 v2i32, v2i32, IntOp, Commutable>;
2711
2712 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002713 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002714 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002715 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002716 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002717 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002718 v4i32, v4i32, IntOp, Commutable>;
2719}
Owen Anderson3557d002010-10-26 20:56:57 +00002720multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2721 InstrItinClass itinD16, InstrItinClass itinD32,
2722 InstrItinClass itinQ16, InstrItinClass itinQ32,
2723 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002724 Intrinsic IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002725 // 64-bit vector types.
2726 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
2727 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002728 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002729 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
2730 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002731 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002732
2733 // 128-bit vector types.
2734 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
2735 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002736 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002737 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
2738 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002739 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002740}
Bob Wilson5bafff32009-06-22 23:27:02 +00002741
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002742multiclass N3VIntSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00002743 InstrItinClass itinD16, InstrItinClass itinD32,
2744 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002745 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00002746 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002747 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002748 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002749 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002750 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002751 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002752 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002753 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002754}
2755
Bob Wilson5bafff32009-06-22 23:27:02 +00002756// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002757multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002758 InstrItinClass itinD16, InstrItinClass itinD32,
2759 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002760 string OpcodeStr, string Dt,
2761 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002762 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002763 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002764 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002765 OpcodeStr, !strconcat(Dt, "8"),
2766 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002767 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002768 OpcodeStr, !strconcat(Dt, "8"),
2769 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002770}
Owen Anderson3557d002010-10-26 20:56:57 +00002771multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2772 InstrItinClass itinD16, InstrItinClass itinD32,
2773 InstrItinClass itinQ16, InstrItinClass itinQ32,
2774 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002775 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002776 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002777 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002778 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
2779 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002780 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002781 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
2782 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002783 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002784}
2785
Bob Wilson5bafff32009-06-22 23:27:02 +00002786
2787// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002788multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002789 InstrItinClass itinD16, InstrItinClass itinD32,
2790 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002791 string OpcodeStr, string Dt,
2792 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002793 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002794 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002795 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002796 OpcodeStr, !strconcat(Dt, "64"),
2797 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002798 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002799 OpcodeStr, !strconcat(Dt, "64"),
2800 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002801}
Owen Anderson3557d002010-10-26 20:56:57 +00002802multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2803 InstrItinClass itinD16, InstrItinClass itinD32,
2804 InstrItinClass itinQ16, InstrItinClass itinQ32,
2805 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002806 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002807 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002808 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002809 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
2810 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002811 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002812 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
2813 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002814 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002815}
Bob Wilson5bafff32009-06-22 23:27:02 +00002816
Bob Wilson5bafff32009-06-22 23:27:02 +00002817// Neon Narrowing 3-register vector intrinsics,
2818// source operand element sizes of 16, 32 and 64 bits:
2819multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002820 string OpcodeStr, string Dt,
2821 Intrinsic IntOp, bit Commutable = 0> {
2822 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
2823 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002824 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002825 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
2826 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002827 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002828 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
2829 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002830 v2i32, v2i64, IntOp, Commutable>;
2831}
2832
2833
Bob Wilson04d6c282010-08-29 05:57:34 +00002834// Neon Long 3-register vector operations.
2835
2836multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2837 InstrItinClass itin16, InstrItinClass itin32,
2838 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002839 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00002840 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
2841 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002842 v8i16, v8i8, OpNode, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002843 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002844 OpcodeStr, !strconcat(Dt, "16"),
2845 v4i32, v4i16, OpNode, Commutable>;
2846 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
2847 OpcodeStr, !strconcat(Dt, "32"),
2848 v2i64, v2i32, OpNode, Commutable>;
2849}
2850
2851multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
2852 InstrItinClass itin, string OpcodeStr, string Dt,
2853 SDNode OpNode> {
2854 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
2855 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2856 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
2857 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2858}
2859
2860multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2861 InstrItinClass itin16, InstrItinClass itin32,
2862 string OpcodeStr, string Dt,
2863 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2864 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
2865 OpcodeStr, !strconcat(Dt, "8"),
2866 v8i16, v8i8, OpNode, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002867 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002868 OpcodeStr, !strconcat(Dt, "16"),
2869 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2870 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
2871 OpcodeStr, !strconcat(Dt, "32"),
2872 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00002873}
2874
Bob Wilson5bafff32009-06-22 23:27:02 +00002875// Neon Long 3-register vector intrinsics.
2876
2877// First with only element sizes of 16 and 32 bits:
2878multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002879 InstrItinClass itin16, InstrItinClass itin32,
2880 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002881 Intrinsic IntOp, bit Commutable = 0> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002882 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002883 OpcodeStr, !strconcat(Dt, "16"),
2884 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002885 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002886 OpcodeStr, !strconcat(Dt, "32"),
2887 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002888}
2889
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002890multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002891 InstrItinClass itin, string OpcodeStr, string Dt,
2892 Intrinsic IntOp> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002893 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002894 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002895 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002896 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002897}
2898
Bob Wilson5bafff32009-06-22 23:27:02 +00002899// ....then also with element size of 8 bits:
2900multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002901 InstrItinClass itin16, InstrItinClass itin32,
2902 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002903 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002904 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002905 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002906 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002907 OpcodeStr, !strconcat(Dt, "8"),
2908 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002909}
2910
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002911// ....with explicit extend (VABDL).
2912multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2913 InstrItinClass itin, string OpcodeStr, string Dt,
2914 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
2915 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
2916 OpcodeStr, !strconcat(Dt, "8"),
2917 v8i16, v8i8, IntOp, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002918 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002919 OpcodeStr, !strconcat(Dt, "16"),
2920 v4i32, v4i16, IntOp, ExtOp, Commutable>;
2921 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
2922 OpcodeStr, !strconcat(Dt, "32"),
2923 v2i64, v2i32, IntOp, ExtOp, Commutable>;
2924}
2925
Bob Wilson5bafff32009-06-22 23:27:02 +00002926
2927// Neon Wide 3-register vector intrinsics,
2928// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00002929multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2930 string OpcodeStr, string Dt,
2931 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2932 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
2933 OpcodeStr, !strconcat(Dt, "8"),
2934 v8i16, v8i8, OpNode, ExtOp, Commutable>;
2935 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
2936 OpcodeStr, !strconcat(Dt, "16"),
2937 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2938 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
2939 OpcodeStr, !strconcat(Dt, "32"),
2940 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002941}
2942
2943
2944// Neon Multiply-Op vector operations,
2945// element sizes of 8, 16 and 32 bits:
2946multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00002947 InstrItinClass itinD16, InstrItinClass itinD32,
2948 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002949 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002950 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002951 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002952 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002953 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002954 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002955 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002956 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002957
2958 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002959 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002960 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002961 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002962 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002963 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002964 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002965}
2966
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002967multiclass N3VMulOpSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00002968 InstrItinClass itinD16, InstrItinClass itinD32,
2969 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002970 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002971 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002972 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002973 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002974 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002975 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002976 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
2977 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002978 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002979 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
2980 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002981}
Bob Wilson5bafff32009-06-22 23:27:02 +00002982
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002983// Neon Intrinsic-Op vector operations,
2984// element sizes of 8, 16 and 32 bits:
2985multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2986 InstrItinClass itinD, InstrItinClass itinQ,
2987 string OpcodeStr, string Dt, Intrinsic IntOp,
2988 SDNode OpNode> {
2989 // 64-bit vector types.
2990 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
2991 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
2992 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
2993 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
2994 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
2995 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
2996
2997 // 128-bit vector types.
2998 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
2999 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
3000 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
3001 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
3002 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
3003 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
3004}
3005
Bob Wilson5bafff32009-06-22 23:27:02 +00003006// Neon 3-argument intrinsics,
3007// element sizes of 8, 16 and 32 bits:
3008multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003009 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003010 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003011 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003012 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003013 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003014 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003015 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003016 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003017 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003018
3019 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003020 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003021 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003022 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003023 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003024 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003025 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003026}
3027
3028
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003029// Neon Long Multiply-Op vector operations,
3030// element sizes of 8, 16 and 32 bits:
3031multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3032 InstrItinClass itin16, InstrItinClass itin32,
3033 string OpcodeStr, string Dt, SDNode MulOp,
3034 SDNode OpNode> {
3035 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
3036 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
3037 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
3038 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
3039 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
3040 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3041}
3042
3043multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
3044 string Dt, SDNode MulOp, SDNode OpNode> {
3045 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
3046 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
3047 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
3048 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3049}
3050
3051
Bob Wilson5bafff32009-06-22 23:27:02 +00003052// Neon Long 3-argument intrinsics.
3053
3054// First with only element sizes of 16 and 32 bits:
3055multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003056 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003057 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00003058 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003059 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00003060 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003061 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003062}
3063
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003064multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003065 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003066 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00003067 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003068 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003069 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003070}
3071
Bob Wilson5bafff32009-06-22 23:27:02 +00003072// ....then also with element size of 8 bits:
3073multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003074 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003075 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00003076 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
3077 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003078 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003079}
3080
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003081// ....with explicit extend (VABAL).
3082multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3083 InstrItinClass itin, string OpcodeStr, string Dt,
3084 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
3085 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
3086 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
3087 IntOp, ExtOp, OpNode>;
3088 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
3089 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
3090 IntOp, ExtOp, OpNode>;
3091 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
3092 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
3093 IntOp, ExtOp, OpNode>;
3094}
3095
Bob Wilson5bafff32009-06-22 23:27:02 +00003096
Bob Wilson5bafff32009-06-22 23:27:02 +00003097// Neon Pairwise long 2-register intrinsics,
3098// element sizes of 8, 16 and 32 bits:
3099multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3100 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003101 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003102 // 64-bit vector types.
3103 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003104 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003105 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003106 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003107 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003108 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003109
3110 // 128-bit vector types.
3111 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003112 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003113 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003114 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003115 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003116 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003117}
3118
3119
3120// Neon Pairwise long 2-register accumulate intrinsics,
3121// element sizes of 8, 16 and 32 bits:
3122multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3123 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003124 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003125 // 64-bit vector types.
3126 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003127 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003128 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003129 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003130 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003131 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003132
3133 // 128-bit vector types.
3134 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003135 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003136 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003137 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003138 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003139 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003140}
3141
3142
3143// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003144// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003145// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling7c6b6082011-03-08 23:48:09 +00003146multiclass N2VShL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3147 InstrItinClass itin, string OpcodeStr, string Dt,
3148 SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003149 // 64-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003150 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003151 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003152 let Inst{21-19} = 0b001; // imm6 = 001xxx
3153 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003154 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003155 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003156 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3157 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003158 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003159 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003160 let Inst{21} = 0b1; // imm6 = 1xxxxx
3161 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003162 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003163 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003164 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003165
3166 // 128-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003167 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003168 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003169 let Inst{21-19} = 0b001; // imm6 = 001xxx
3170 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003171 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003172 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003173 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3174 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003175 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003176 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003177 let Inst{21} = 0b1; // imm6 = 1xxxxx
3178 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003179 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
3180 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
3181 // imm6 = xxxxxx
3182}
3183multiclass N2VShR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3184 InstrItinClass itin, string OpcodeStr, string Dt,
3185 SDNode OpNode> {
3186 // 64-bit vector types.
3187 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3188 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
3189 let Inst{21-19} = 0b001; // imm6 = 001xxx
3190 }
3191 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3192 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
3193 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3194 }
3195 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3196 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
3197 let Inst{21} = 0b1; // imm6 = 1xxxxx
3198 }
3199 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
3200 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
3201 // imm6 = xxxxxx
3202
3203 // 128-bit vector types.
3204 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3205 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
3206 let Inst{21-19} = 0b001; // imm6 = 001xxx
3207 }
3208 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3209 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
3210 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3211 }
3212 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3213 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
3214 let Inst{21} = 0b1; // imm6 = 1xxxxx
3215 }
3216 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003217 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003218 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003219}
3220
Bob Wilson5bafff32009-06-22 23:27:02 +00003221// Neon Shift-Accumulate vector operations,
3222// element sizes of 8, 16, 32 and 64 bits:
3223multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003224 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003225 // 64-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003226 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003227 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003228 let Inst{21-19} = 0b001; // imm6 = 001xxx
3229 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003230 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003231 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003232 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3233 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003234 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003235 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003236 let Inst{21} = 0b1; // imm6 = 1xxxxx
3237 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003238 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003239 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003240 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003241
3242 // 128-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003243 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003244 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003245 let Inst{21-19} = 0b001; // imm6 = 001xxx
3246 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003247 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003248 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003249 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3250 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003251 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003252 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003253 let Inst{21} = 0b1; // imm6 = 1xxxxx
3254 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003255 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003256 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003257 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003258}
3259
Bob Wilson5bafff32009-06-22 23:27:02 +00003260// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003261// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003262// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling620d0cc2011-03-09 00:33:17 +00003263multiclass N2VShInsL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3264 string OpcodeStr> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003265 // 64-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003266 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3267 N2RegVShLFrm, OpcodeStr, "8", v8i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003268 let Inst{21-19} = 0b001; // imm6 = 001xxx
3269 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003270 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3271 N2RegVShLFrm, OpcodeStr, "16", v4i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003272 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3273 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003274 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3275 N2RegVShLFrm, OpcodeStr, "32", v2i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003276 let Inst{21} = 0b1; // imm6 = 1xxxxx
3277 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003278 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, i32imm,
3279 N2RegVShLFrm, OpcodeStr, "64", v1i64, NEONvsli>;
Bob Wilson507df402009-10-21 02:15:46 +00003280 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003281
3282 // 128-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003283 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3284 N2RegVShLFrm, OpcodeStr, "8", v16i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003285 let Inst{21-19} = 0b001; // imm6 = 001xxx
3286 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003287 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3288 N2RegVShLFrm, OpcodeStr, "16", v8i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003289 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3290 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003291 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3292 N2RegVShLFrm, OpcodeStr, "32", v4i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003293 let Inst{21} = 0b1; // imm6 = 1xxxxx
3294 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003295 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, i32imm,
3296 N2RegVShLFrm, OpcodeStr, "64", v2i64, NEONvsli>;
3297 // imm6 = xxxxxx
3298}
3299multiclass N2VShInsR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3300 string OpcodeStr> {
3301 // 64-bit vector types.
3302 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3303 N2RegVShRFrm, OpcodeStr, "8", v8i8, NEONvsri> {
3304 let Inst{21-19} = 0b001; // imm6 = 001xxx
3305 }
3306 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3307 N2RegVShRFrm, OpcodeStr, "16", v4i16, NEONvsri> {
3308 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3309 }
3310 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3311 N2RegVShRFrm, OpcodeStr, "32", v2i32, NEONvsri> {
3312 let Inst{21} = 0b1; // imm6 = 1xxxxx
3313 }
3314 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3315 N2RegVShRFrm, OpcodeStr, "64", v1i64, NEONvsri>;
3316 // imm6 = xxxxxx
3317
3318 // 128-bit vector types.
3319 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3320 N2RegVShRFrm, OpcodeStr, "8", v16i8, NEONvsri> {
3321 let Inst{21-19} = 0b001; // imm6 = 001xxx
3322 }
3323 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3324 N2RegVShRFrm, OpcodeStr, "16", v8i16, NEONvsri> {
3325 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3326 }
3327 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3328 N2RegVShRFrm, OpcodeStr, "32", v4i32, NEONvsri> {
3329 let Inst{21} = 0b1; // imm6 = 1xxxxx
3330 }
3331 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3332 N2RegVShRFrm, OpcodeStr, "64", v2i64, NEONvsri>;
Bob Wilson507df402009-10-21 02:15:46 +00003333 // imm6 = xxxxxx
3334}
3335
3336// Neon Shift Long operations,
3337// element sizes of 8, 16, 32 bits:
3338multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003339 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003340 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003341 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003342 let Inst{21-19} = 0b001; // imm6 = 001xxx
3343 }
3344 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003345 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003346 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3347 }
3348 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003349 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003350 let Inst{21} = 0b1; // imm6 = 1xxxxx
3351 }
3352}
3353
3354// Neon Shift Narrow operations,
3355// element sizes of 16, 32, 64 bits:
3356multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003357 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00003358 SDNode OpNode> {
3359 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003360 OpcodeStr, !strconcat(Dt, "16"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003361 v8i8, v8i16, shr_imm8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003362 let Inst{21-19} = 0b001; // imm6 = 001xxx
3363 }
3364 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003365 OpcodeStr, !strconcat(Dt, "32"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003366 v4i16, v4i32, shr_imm16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003367 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3368 }
3369 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003370 OpcodeStr, !strconcat(Dt, "64"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003371 v2i32, v2i64, shr_imm32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003372 let Inst{21} = 0b1; // imm6 = 1xxxxx
3373 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003374}
3375
3376//===----------------------------------------------------------------------===//
3377// Instruction Definitions.
3378//===----------------------------------------------------------------------===//
3379
3380// Vector Add Operations.
3381
3382// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00003383defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00003384 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003385def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003386 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003387def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003388 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003389// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003390defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3391 "vaddl", "s", add, sext, 1>;
3392defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3393 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003394// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003395defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
3396defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003397// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003398defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
3399 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3400 "vhadd", "s", int_arm_neon_vhadds, 1>;
3401defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
3402 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3403 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003404// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003405defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
3406 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3407 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
3408defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
3409 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3410 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003411// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003412defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
3413 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3414 "vqadd", "s", int_arm_neon_vqadds, 1>;
3415defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
3416 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3417 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003418// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003419defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
3420 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003421// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003422defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
3423 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003424
3425// Vector Multiply Operations.
3426
3427// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003428defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003429 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003430def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
3431 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
3432def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
3433 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003434def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003435 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003436def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003437 v4f32, v4f32, fmul, 1>;
3438defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
3439def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
3440def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
3441 v2f32, fmul>;
3442
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003443def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
3444 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
3445 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
3446 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003447 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003448 (SubReg_i16_lane imm:$lane)))>;
3449def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
3450 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
3451 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
3452 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003453 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003454 (SubReg_i32_lane imm:$lane)))>;
3455def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
3456 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
3457 (v4f32 (VMULslfq (v4f32 QPR:$src1),
3458 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003459 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003460 (SubReg_i32_lane imm:$lane)))>;
3461
Bob Wilson5bafff32009-06-22 23:27:02 +00003462// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003463defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003464 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003465 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003466defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
3467 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003468 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003469def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003470 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3471 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003472 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
3473 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003474 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003475 (SubReg_i16_lane imm:$lane)))>;
3476def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003477 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3478 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003479 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
3480 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003481 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003482 (SubReg_i32_lane imm:$lane)))>;
3483
Bob Wilson5bafff32009-06-22 23:27:02 +00003484// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003485defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
3486 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003487 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003488defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
3489 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003490 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003491def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003492 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3493 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003494 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
3495 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003496 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003497 (SubReg_i16_lane imm:$lane)))>;
3498def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003499 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3500 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003501 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
3502 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003503 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003504 (SubReg_i32_lane imm:$lane)))>;
3505
Bob Wilson5bafff32009-06-22 23:27:02 +00003506// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003507defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3508 "vmull", "s", NEONvmulls, 1>;
3509defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3510 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003511def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00003512 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003513defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
3514defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003515
Bob Wilson5bafff32009-06-22 23:27:02 +00003516// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003517defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
3518 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
3519defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
3520 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003521
3522// Vector Multiply-Accumulate and Multiply-Subtract Operations.
3523
3524// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00003525defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003526 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3527def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003528 v2f32, fmul_su, fadd_mlx>,
3529 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003530def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003531 v4f32, fmul_su, fadd_mlx>,
3532 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003533defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003534 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3535def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003536 v2f32, fmul_su, fadd_mlx>,
3537 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003538def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003539 v4f32, v2f32, fmul_su, fadd_mlx>,
3540 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003541
3542def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003543 (mul (v8i16 QPR:$src2),
3544 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3545 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003546 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003547 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003548 (SubReg_i16_lane imm:$lane)))>;
3549
3550def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003551 (mul (v4i32 QPR:$src2),
3552 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3553 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003554 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003555 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003556 (SubReg_i32_lane imm:$lane)))>;
3557
Evan Cheng48575f62010-12-05 22:04:16 +00003558def : Pat<(v4f32 (fadd_mlx (v4f32 QPR:$src1),
3559 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003560 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003561 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
3562 (v4f32 QPR:$src2),
3563 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003564 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003565 (SubReg_i32_lane imm:$lane)))>,
3566 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003567
Bob Wilson5bafff32009-06-22 23:27:02 +00003568// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003569defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3570 "vmlal", "s", NEONvmulls, add>;
3571defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3572 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003573
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003574defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
3575defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003576
Bob Wilson5bafff32009-06-22 23:27:02 +00003577// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003578defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003579 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00003580defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003581
Bob Wilson5bafff32009-06-22 23:27:02 +00003582// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00003583defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003584 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3585def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003586 v2f32, fmul_su, fsub_mlx>,
3587 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003588def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003589 v4f32, fmul_su, fsub_mlx>,
3590 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003591defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003592 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3593def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003594 v2f32, fmul_su, fsub_mlx>,
3595 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003596def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003597 v4f32, v2f32, fmul_su, fsub_mlx>,
3598 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003599
3600def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003601 (mul (v8i16 QPR:$src2),
3602 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3603 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003604 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003605 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003606 (SubReg_i16_lane imm:$lane)))>;
3607
3608def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003609 (mul (v4i32 QPR:$src2),
3610 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3611 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003612 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003613 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003614 (SubReg_i32_lane imm:$lane)))>;
3615
Evan Cheng48575f62010-12-05 22:04:16 +00003616def : Pat<(v4f32 (fsub_mlx (v4f32 QPR:$src1),
3617 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003618 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
3619 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003620 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003621 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003622 (SubReg_i32_lane imm:$lane)))>,
3623 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003624
Bob Wilson5bafff32009-06-22 23:27:02 +00003625// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003626defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3627 "vmlsl", "s", NEONvmulls, sub>;
3628defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3629 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003630
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003631defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
3632defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003633
Bob Wilson5bafff32009-06-22 23:27:02 +00003634// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003635defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003636 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00003637defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003638
3639// Vector Subtract Operations.
3640
3641// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003642defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003643 "vsub", "i", sub, 0>;
3644def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003645 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003646def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003647 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003648// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003649defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3650 "vsubl", "s", sub, sext, 0>;
3651defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3652 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003653// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003654defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
3655defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003656// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003657defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003658 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003659 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003660defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003661 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003662 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003663// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003664defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003665 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003666 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003667defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003668 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003669 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003670// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003671defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
3672 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003673// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003674defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
3675 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003676
3677// Vector Comparisons.
3678
3679// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003680defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3681 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003682def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003683 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003684def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003685 NEONvceq, 1>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003686
Johnny Chen363ac582010-02-23 01:42:58 +00003687defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Owen Andersonca6945e2010-12-01 00:28:25 +00003688 "$Vd, $Vm, #0", NEONvceqz>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003689
Bob Wilson5bafff32009-06-22 23:27:02 +00003690// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003691defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3692 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003693defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003694 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00003695def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
3696 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003697def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003698 NEONvcge, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003699
Johnny Chen363ac582010-02-23 01:42:58 +00003700defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003701 "$Vd, $Vm, #0", NEONvcgez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003702defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003703 "$Vd, $Vm, #0", NEONvclez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003704
Bob Wilson5bafff32009-06-22 23:27:02 +00003705// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003706defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3707 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
3708defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3709 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003710def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003711 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003712def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003713 NEONvcgt, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003714
Johnny Chen363ac582010-02-23 01:42:58 +00003715defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003716 "$Vd, $Vm, #0", NEONvcgtz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003717defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003718 "$Vd, $Vm, #0", NEONvcltz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003719
Bob Wilson5bafff32009-06-22 23:27:02 +00003720// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003721def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
3722 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
3723def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
3724 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003725// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003726def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
3727 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
3728def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
3729 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003730// VTST : Vector Test Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003731defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00003732 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003733
3734// Vector Bitwise Operations.
3735
Bob Wilsoncba270d2010-07-13 21:16:48 +00003736def vnotd : PatFrag<(ops node:$in),
3737 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
3738def vnotq : PatFrag<(ops node:$in),
3739 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00003740
3741
Bob Wilson5bafff32009-06-22 23:27:02 +00003742// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00003743def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
3744 v2i32, v2i32, and, 1>;
3745def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
3746 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003747
3748// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00003749def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
3750 v2i32, v2i32, xor, 1>;
3751def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
3752 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003753
3754// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00003755def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
3756 v2i32, v2i32, or, 1>;
3757def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
3758 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003759
Owen Andersond9668172010-11-03 22:44:51 +00003760def VORRiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003761 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003762 IIC_VMOVImm,
3763 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3764 [(set DPR:$Vd,
3765 (v4i16 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
3766 let Inst{9} = SIMM{9};
3767}
3768
Owen Anderson080c0922010-11-05 19:27:46 +00003769def VORRiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003770 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003771 IIC_VMOVImm,
3772 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3773 [(set DPR:$Vd,
3774 (v2i32 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003775 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003776}
3777
3778def VORRiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003779 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003780 IIC_VMOVImm,
3781 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3782 [(set QPR:$Vd,
3783 (v8i16 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
3784 let Inst{9} = SIMM{9};
3785}
3786
Owen Anderson080c0922010-11-05 19:27:46 +00003787def VORRiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003788 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003789 IIC_VMOVImm,
3790 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3791 [(set QPR:$Vd,
3792 (v4i32 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003793 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003794}
3795
3796
Bob Wilson5bafff32009-06-22 23:27:02 +00003797// VBIC : Vector Bitwise Bit Clear (AND NOT)
Owen Andersonca6945e2010-12-01 00:28:25 +00003798def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3799 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
3800 "vbic", "$Vd, $Vn, $Vm", "",
3801 [(set DPR:$Vd, (v2i32 (and DPR:$Vn,
3802 (vnotd DPR:$Vm))))]>;
3803def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3804 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
3805 "vbic", "$Vd, $Vn, $Vm", "",
3806 [(set QPR:$Vd, (v4i32 (and QPR:$Vn,
3807 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003808
Owen Anderson080c0922010-11-05 19:27:46 +00003809def VBICiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003810 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003811 IIC_VMOVImm,
3812 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3813 [(set DPR:$Vd,
3814 (v4i16 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3815 let Inst{9} = SIMM{9};
3816}
3817
3818def VBICiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003819 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003820 IIC_VMOVImm,
3821 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3822 [(set DPR:$Vd,
3823 (v2i32 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3824 let Inst{10-9} = SIMM{10-9};
3825}
3826
3827def VBICiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003828 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003829 IIC_VMOVImm,
3830 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3831 [(set QPR:$Vd,
3832 (v8i16 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3833 let Inst{9} = SIMM{9};
3834}
3835
3836def VBICiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003837 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003838 IIC_VMOVImm,
3839 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3840 [(set QPR:$Vd,
3841 (v4i32 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3842 let Inst{10-9} = SIMM{10-9};
3843}
3844
Bob Wilson5bafff32009-06-22 23:27:02 +00003845// VORN : Vector Bitwise OR NOT
Owen Andersonca6945e2010-12-01 00:28:25 +00003846def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$Vd),
3847 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
3848 "vorn", "$Vd, $Vn, $Vm", "",
3849 [(set DPR:$Vd, (v2i32 (or DPR:$Vn,
3850 (vnotd DPR:$Vm))))]>;
3851def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$Vd),
3852 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
3853 "vorn", "$Vd, $Vn, $Vm", "",
3854 [(set QPR:$Vd, (v4i32 (or QPR:$Vn,
3855 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003856
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003857// VMVN : Vector Bitwise NOT (Immediate)
3858
3859let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00003860
Owen Andersonca6945e2010-12-01 00:28:25 +00003861def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00003862 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003863 "vmvn", "i16", "$Vd, $SIMM", "",
3864 [(set DPR:$Vd, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003865 let Inst{9} = SIMM{9};
3866}
3867
Owen Andersonca6945e2010-12-01 00:28:25 +00003868def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00003869 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003870 "vmvn", "i16", "$Vd, $SIMM", "",
3871 [(set QPR:$Vd, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003872 let Inst{9} = SIMM{9};
3873}
3874
Owen Andersonca6945e2010-12-01 00:28:25 +00003875def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00003876 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003877 "vmvn", "i32", "$Vd, $SIMM", "",
3878 [(set DPR:$Vd, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003879 let Inst{11-8} = SIMM{11-8};
3880}
3881
Owen Andersonca6945e2010-12-01 00:28:25 +00003882def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00003883 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003884 "vmvn", "i32", "$Vd, $SIMM", "",
3885 [(set QPR:$Vd, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003886 let Inst{11-8} = SIMM{11-8};
3887}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003888}
3889
Bob Wilson5bafff32009-06-22 23:27:02 +00003890// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00003891def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00003892 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VSUBiD,
3893 "vmvn", "$Vd, $Vm", "",
3894 [(set DPR:$Vd, (v2i32 (vnotd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003895def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00003896 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VSUBiD,
3897 "vmvn", "$Vd, $Vm", "",
3898 [(set QPR:$Vd, (v4i32 (vnotq QPR:$Vm)))]>;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003899def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
3900def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003901
3902// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00003903def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3904 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003905 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00003906 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003907 [(set DPR:$Vd,
3908 (v2i32 (NEONvbsl DPR:$src1, DPR:$Vn, DPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00003909
3910def : Pat<(v2i32 (or (and DPR:$Vn, DPR:$Vd),
3911 (and DPR:$Vm, (vnotd DPR:$Vd)))),
3912 (VBSLd DPR:$Vd, DPR:$Vn, DPR:$Vm)>;
3913
Owen Anderson4110b432010-10-25 20:13:13 +00003914def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3915 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003916 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00003917 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003918 [(set QPR:$Vd,
3919 (v4i32 (NEONvbsl QPR:$src1, QPR:$Vn, QPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00003920
3921def : Pat<(v4i32 (or (and QPR:$Vn, QPR:$Vd),
3922 (and QPR:$Vm, (vnotq QPR:$Vd)))),
3923 (VBSLq QPR:$Vd, QPR:$Vn, QPR:$Vm)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003924
3925// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00003926// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003927// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003928def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003929 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003930 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003931 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003932 [/* For disassembly only; pattern left blank */]>;
3933def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003934 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003935 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003936 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003937 [/* For disassembly only; pattern left blank */]>;
3938
Bob Wilson5bafff32009-06-22 23:27:02 +00003939// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00003940// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003941// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003942def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003943 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003944 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003945 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003946 [/* For disassembly only; pattern left blank */]>;
3947def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003948 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003949 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003950 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003951 [/* For disassembly only; pattern left blank */]>;
3952
3953// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00003954// for equivalent operations with different register constraints; it just
3955// inserts copies.
3956
3957// Vector Absolute Differences.
3958
3959// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003960defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003961 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003962 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003963defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003964 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003965 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003966def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003967 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003968def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003969 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003970
3971// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003972defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
3973 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
3974defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
3975 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003976
3977// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003978defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3979 "vaba", "s", int_arm_neon_vabds, add>;
3980defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3981 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003982
3983// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003984defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
3985 "vabal", "s", int_arm_neon_vabds, zext, add>;
3986defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
3987 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003988
3989// Vector Maximum and Minimum.
3990
3991// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003992defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003993 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003994 "vmax", "s", int_arm_neon_vmaxs, 1>;
3995defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003996 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003997 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003998def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
3999 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004000 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004001def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4002 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004003 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
4004
4005// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004006defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
4007 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4008 "vmin", "s", int_arm_neon_vmins, 1>;
4009defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
4010 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4011 "vmin", "u", int_arm_neon_vminu, 1>;
4012def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
4013 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004014 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004015def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4016 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004017 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004018
4019// Vector Pairwise Operations.
4020
4021// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004022def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4023 "vpadd", "i8",
4024 v8i8, v8i8, int_arm_neon_vpadd, 0>;
4025def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4026 "vpadd", "i16",
4027 v4i16, v4i16, int_arm_neon_vpadd, 0>;
4028def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4029 "vpadd", "i32",
4030 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004031def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00004032 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004033 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004034
4035// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00004036defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004037 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00004038defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004039 int_arm_neon_vpaddlu>;
4040
4041// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00004042defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004043 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00004044defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004045 int_arm_neon_vpadalu>;
4046
4047// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004048def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004049 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004050def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004051 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004052def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004053 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004054def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004055 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004056def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004057 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004058def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004059 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004060def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004061 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004062
4063// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004064def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004065 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004066def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004067 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004068def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004069 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004070def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004071 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004072def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004073 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004074def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004075 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004076def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004077 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004078
4079// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
4080
4081// VRECPE : Vector Reciprocal Estimate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004082def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004083 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004084 v2i32, v2i32, int_arm_neon_vrecpe>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004085def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004086 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004087 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004088def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004089 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004090 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004091def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004092 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004093 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004094
4095// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004096def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004097 IIC_VRECSD, "vrecps", "f32",
4098 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004099def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004100 IIC_VRECSQ, "vrecps", "f32",
4101 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004102
4103// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00004104def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004105 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004106 v2i32, v2i32, int_arm_neon_vrsqrte>;
4107def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004108 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004109 v4i32, v4i32, int_arm_neon_vrsqrte>;
4110def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004111 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004112 v2f32, v2f32, int_arm_neon_vrsqrte>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004113def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004114 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004115 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004116
4117// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004118def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004119 IIC_VRECSD, "vrsqrts", "f32",
4120 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004121def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004122 IIC_VRECSQ, "vrsqrts", "f32",
4123 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004124
4125// Vector Shifts.
4126
4127// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00004128defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004129 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004130 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00004131defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004132 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004133 "vshl", "u", int_arm_neon_vshiftu>;
Bill Wendling7c6b6082011-03-08 23:48:09 +00004134
Bob Wilson5bafff32009-06-22 23:27:02 +00004135// VSHL : Vector Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004136defm VSHLi : N2VShL_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl>;
4137
Bob Wilson5bafff32009-06-22 23:27:02 +00004138// VSHR : Vector Shift Right (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004139defm VSHRs : N2VShR_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s",NEONvshrs>;
4140defm VSHRu : N2VShR_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u",NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004141
4142// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00004143defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
4144defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004145
4146// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00004147class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00004148 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00004149 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00004150 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
4151 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00004152 let Inst{21-16} = op21_16;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004153 let DecoderMethod = "DecodeVSHLMaxInstruction";
Bob Wilson507df402009-10-21 02:15:46 +00004154}
Evan Chengf81bf152009-11-23 21:57:23 +00004155def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00004156 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004157def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00004158 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004159def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00004160 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004161
4162// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00004163defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00004164 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004165
4166// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00004167defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004168 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004169 "vrshl", "s", int_arm_neon_vrshifts>;
4170defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004171 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004172 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004173// VRSHR : Vector Rounding Shift Right
Bill Wendling7c6b6082011-03-08 23:48:09 +00004174defm VRSHRs : N2VShR_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s",NEONvrshrs>;
4175defm VRSHRu : N2VShR_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u",NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004176
4177// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004178defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00004179 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004180
4181// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004182defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004183 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004184 "vqshl", "s", int_arm_neon_vqshifts>;
4185defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004186 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004187 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004188// VQSHL : Vector Saturating Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004189defm VQSHLsi : N2VShL_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls>;
4190defm VQSHLui : N2VShL_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu>;
4191
Bob Wilson5bafff32009-06-22 23:27:02 +00004192// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004193defm VQSHLsu : N2VShL_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004194
4195// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004196defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004197 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004198defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004199 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004200
4201// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004202defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004203 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004204
4205// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004206defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004207 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004208 "vqrshl", "s", int_arm_neon_vqrshifts>;
4209defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004210 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004211 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004212
4213// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004214defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004215 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004216defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004217 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004218
4219// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004220defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004221 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004222
4223// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004224defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
4225defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004226// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004227defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
4228defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004229
4230// VSLI : Vector Shift Left and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004231defm VSLI : N2VShInsL_QHSD<1, 1, 0b0101, 1, "vsli">;
4232
Bob Wilson5bafff32009-06-22 23:27:02 +00004233// VSRI : Vector Shift Right and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004234defm VSRI : N2VShInsR_QHSD<1, 1, 0b0100, 1, "vsri">;
Bob Wilson5bafff32009-06-22 23:27:02 +00004235
4236// Vector Absolute and Saturating Absolute.
4237
4238// VABS : Vector Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004239defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004240 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004241 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004242def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004243 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004244 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004245def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004246 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004247 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004248
4249// VQABS : Vector Saturating Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004250defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004251 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004252 int_arm_neon_vqabs>;
4253
4254// Vector Negate.
4255
Bob Wilsoncba270d2010-07-13 21:16:48 +00004256def vnegd : PatFrag<(ops node:$in),
4257 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
4258def vnegq : PatFrag<(ops node:$in),
4259 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004260
Evan Chengf81bf152009-11-23 21:57:23 +00004261class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004262 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$Vd), (ins DPR:$Vm),
4263 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
4264 [(set DPR:$Vd, (Ty (vnegd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004265class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004266 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$Vd), (ins QPR:$Vm),
4267 IIC_VSHLiQ, OpcodeStr, Dt, "$Vd, $Vm", "",
4268 [(set QPR:$Vd, (Ty (vnegq QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004269
Chris Lattner0a00ed92010-03-28 08:39:10 +00004270// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00004271def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
4272def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
4273def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
4274def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
4275def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
4276def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004277
4278// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004279def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004280 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VUNAD,
4281 "vneg", "f32", "$Vd, $Vm", "",
4282 [(set DPR:$Vd, (v2f32 (fneg DPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004283def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004284 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VUNAQ,
4285 "vneg", "f32", "$Vd, $Vm", "",
4286 [(set QPR:$Vd, (v4f32 (fneg QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004287
Bob Wilsoncba270d2010-07-13 21:16:48 +00004288def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
4289def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
4290def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
4291def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
4292def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
4293def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004294
4295// VQNEG : Vector Saturating Negate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004296defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004297 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004298 int_arm_neon_vqneg>;
4299
4300// Vector Bit Counting Operations.
4301
4302// VCLS : Vector Count Leading Sign Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004303defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004304 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004305 int_arm_neon_vcls>;
4306// VCLZ : Vector Count Leading Zeros
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004307defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004308 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00004309 int_arm_neon_vclz>;
4310// VCNT : Vector Count One Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004311def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004312 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004313 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00004314def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004315 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004316 v16i8, v16i8, int_arm_neon_vcnt>;
4317
Johnny Chend8836042010-02-24 20:06:07 +00004318// Vector Swap -- for disassembly only.
4319def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004320 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
4321 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004322def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004323 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
4324 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004325
Bob Wilson5bafff32009-06-22 23:27:02 +00004326// Vector Move Operations.
4327
4328// VMOV : Vector Move (Register)
Owen Anderson43967a92011-07-15 18:46:47 +00004329def : InstAlias<"vmov${p} $Vd, $Vm",
4330 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
4331def : InstAlias<"vmov${p} $Vd, $Vm",
4332 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004333
Bob Wilson5bafff32009-06-22 23:27:02 +00004334// VMOV : Vector Move (Immediate)
4335
Evan Cheng47006be2010-05-17 21:54:50 +00004336let isReMaterializable = 1 in {
Owen Andersonca6945e2010-12-01 00:28:25 +00004337def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004338 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004339 "vmov", "i8", "$Vd, $SIMM", "",
4340 [(set DPR:$Vd, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
4341def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004342 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004343 "vmov", "i8", "$Vd, $SIMM", "",
4344 [(set QPR:$Vd, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004345
Owen Andersonca6945e2010-12-01 00:28:25 +00004346def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004347 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004348 "vmov", "i16", "$Vd, $SIMM", "",
4349 [(set DPR:$Vd, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004350 let Inst{9} = SIMM{9};
Owen Andersona88ea032010-10-26 17:40:54 +00004351}
4352
Owen Andersonca6945e2010-12-01 00:28:25 +00004353def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004354 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004355 "vmov", "i16", "$Vd, $SIMM", "",
4356 [(set QPR:$Vd, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004357 let Inst{9} = SIMM{9};
4358}
Bob Wilson5bafff32009-06-22 23:27:02 +00004359
Owen Andersonca6945e2010-12-01 00:28:25 +00004360def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004361 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004362 "vmov", "i32", "$Vd, $SIMM", "",
4363 [(set DPR:$Vd, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004364 let Inst{11-8} = SIMM{11-8};
4365}
4366
Owen Andersonca6945e2010-12-01 00:28:25 +00004367def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004368 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004369 "vmov", "i32", "$Vd, $SIMM", "",
4370 [(set QPR:$Vd, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004371 let Inst{11-8} = SIMM{11-8};
4372}
Bob Wilson5bafff32009-06-22 23:27:02 +00004373
Owen Andersonca6945e2010-12-01 00:28:25 +00004374def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004375 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004376 "vmov", "i64", "$Vd, $SIMM", "",
4377 [(set DPR:$Vd, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
4378def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004379 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004380 "vmov", "i64", "$Vd, $SIMM", "",
4381 [(set QPR:$Vd, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00004382} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00004383
4384// VMOV : Vector Get Lane (move scalar to ARM core register)
4385
Johnny Chen131c4a52009-11-23 17:48:17 +00004386def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004387 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4388 IIC_VMOVSI, "vmov", "s8", "$R, $V[$lane]",
4389 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
4390 imm:$lane))]> {
4391 let Inst{21} = lane{2};
4392 let Inst{6-5} = lane{1-0};
4393}
Johnny Chen131c4a52009-11-23 17:48:17 +00004394def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004395 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4396 IIC_VMOVSI, "vmov", "s16", "$R, $V[$lane]",
4397 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
4398 imm:$lane))]> {
4399 let Inst{21} = lane{1};
4400 let Inst{6} = lane{0};
4401}
Johnny Chen131c4a52009-11-23 17:48:17 +00004402def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004403 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4404 IIC_VMOVSI, "vmov", "u8", "$R, $V[$lane]",
4405 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
4406 imm:$lane))]> {
4407 let Inst{21} = lane{2};
4408 let Inst{6-5} = lane{1-0};
4409}
Johnny Chen131c4a52009-11-23 17:48:17 +00004410def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004411 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4412 IIC_VMOVSI, "vmov", "u16", "$R, $V[$lane]",
4413 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
4414 imm:$lane))]> {
4415 let Inst{21} = lane{1};
4416 let Inst{6} = lane{0};
4417}
Johnny Chen131c4a52009-11-23 17:48:17 +00004418def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Owen Andersond2fbdb72010-10-27 21:28:09 +00004419 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4420 IIC_VMOVSI, "vmov", "32", "$R, $V[$lane]",
4421 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
4422 imm:$lane))]> {
4423 let Inst{21} = lane{0};
4424}
Bob Wilson5bafff32009-06-22 23:27:02 +00004425// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
4426def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
4427 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004428 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004429 (SubReg_i8_lane imm:$lane))>;
4430def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
4431 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004432 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004433 (SubReg_i16_lane imm:$lane))>;
4434def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
4435 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004436 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004437 (SubReg_i8_lane imm:$lane))>;
4438def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
4439 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004440 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004441 (SubReg_i16_lane imm:$lane))>;
4442def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
4443 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004444 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004445 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00004446def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004447 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004448 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004449def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004450 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004451 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004452//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004453// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004454def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004455 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004456
4457
4458// VMOV : Vector Set Lane (move ARM core register to scalar)
4459
Owen Andersond2fbdb72010-10-27 21:28:09 +00004460let Constraints = "$src1 = $V" in {
4461def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
4462 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
4463 IIC_VMOVISL, "vmov", "8", "$V[$lane], $R",
4464 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
4465 GPR:$R, imm:$lane))]> {
4466 let Inst{21} = lane{2};
4467 let Inst{6-5} = lane{1-0};
4468}
4469def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
4470 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
4471 IIC_VMOVISL, "vmov", "16", "$V[$lane], $R",
4472 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
4473 GPR:$R, imm:$lane))]> {
4474 let Inst{21} = lane{1};
4475 let Inst{6} = lane{0};
4476}
4477def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
4478 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
4479 IIC_VMOVISL, "vmov", "32", "$V[$lane], $R",
4480 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
4481 GPR:$R, imm:$lane))]> {
4482 let Inst{21} = lane{0};
4483}
Bob Wilson5bafff32009-06-22 23:27:02 +00004484}
4485def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004486 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004487 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004488 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004489 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004490 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004491def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004492 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004493 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004494 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004495 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004496 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004497def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004498 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004499 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004500 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004501 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004502 (DSubReg_i32_reg imm:$lane)))>;
4503
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00004504def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004505 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
4506 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004507def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004508 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
4509 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004510
4511//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004512// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004513def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004514 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004515
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004516def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004517 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00004518def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004519 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004520def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004521 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004522
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004523def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
4524 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4525def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
4526 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4527def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
4528 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4529
4530def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
4531 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
4532 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004533 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004534def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
4535 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
4536 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004537 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004538def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
4539 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
4540 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004541 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004542
Bob Wilson5bafff32009-06-22 23:27:02 +00004543// VDUP : Vector Duplicate (from ARM core register to all elements)
4544
Evan Chengf81bf152009-11-23 21:57:23 +00004545class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004546 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$V), (ins GPR:$R),
4547 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4548 [(set DPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004549class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004550 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$V), (ins GPR:$R),
4551 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4552 [(set QPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004553
Evan Chengf81bf152009-11-23 21:57:23 +00004554def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
4555def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
4556def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
4557def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
4558def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
4559def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004560
Jim Grosbach958108a2011-03-11 20:44:08 +00004561def : Pat<(v2f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32d GPR:$R)>;
4562def : Pat<(v4f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32q GPR:$R)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004563
4564// VDUP : Vector Duplicate Lane (from scalar to all elements)
4565
Johnny Chene4614f72010-03-25 17:01:27 +00004566class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004567 ValueType Ty, Operand IdxTy>
4568 : NVDupLane<op19_16, 0, (outs DPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4569 IIC_VMOVD, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004570 [(set DPR:$Vd, (Ty (NEONvduplane (Ty DPR:$Vm), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004571
Johnny Chene4614f72010-03-25 17:01:27 +00004572class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004573 ValueType ResTy, ValueType OpTy, Operand IdxTy>
4574 : NVDupLane<op19_16, 1, (outs QPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4575 IIC_VMOVQ, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004576 [(set QPR:$Vd, (ResTy (NEONvduplane (OpTy DPR:$Vm),
Jim Grosbach460a9052011-10-07 23:56:00 +00004577 VectorIndex32:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004578
Bob Wilson507df402009-10-21 02:15:46 +00004579// Inst{19-16} is partially specified depending on the element size.
4580
Jim Grosbach460a9052011-10-07 23:56:00 +00004581def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8, VectorIndex8> {
4582 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004583 let Inst{19-17} = lane{2-0};
4584}
Jim Grosbach460a9052011-10-07 23:56:00 +00004585def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16, VectorIndex16> {
4586 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004587 let Inst{19-18} = lane{1-0};
4588}
Jim Grosbach460a9052011-10-07 23:56:00 +00004589def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32, VectorIndex32> {
4590 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004591 let Inst{19} = lane{0};
4592}
Jim Grosbach460a9052011-10-07 23:56:00 +00004593def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8, VectorIndex8> {
4594 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004595 let Inst{19-17} = lane{2-0};
4596}
Jim Grosbach460a9052011-10-07 23:56:00 +00004597def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16, VectorIndex16> {
4598 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004599 let Inst{19-18} = lane{1-0};
4600}
Jim Grosbach460a9052011-10-07 23:56:00 +00004601def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32, VectorIndex32> {
4602 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004603 let Inst{19} = lane{0};
4604}
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004605
4606def : Pat<(v2f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4607 (VDUPLN32d DPR:$Vm, imm:$lane)>;
4608
4609def : Pat<(v4f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4610 (VDUPLN32q DPR:$Vm, imm:$lane)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004611
Bob Wilson0ce37102009-08-14 05:08:32 +00004612def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
4613 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
4614 (DSubReg_i8_reg imm:$lane))),
4615 (SubReg_i8_lane imm:$lane)))>;
4616def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
4617 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
4618 (DSubReg_i16_reg imm:$lane))),
4619 (SubReg_i16_lane imm:$lane)))>;
4620def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
4621 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
4622 (DSubReg_i32_reg imm:$lane))),
4623 (SubReg_i32_lane imm:$lane)))>;
4624def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004625 (v4f32 (VDUPLN32q (v2f32 (EXTRACT_SUBREG QPR:$src,
Bob Wilson0ce37102009-08-14 05:08:32 +00004626 (DSubReg_i32_reg imm:$lane))),
4627 (SubReg_i32_lane imm:$lane)))>;
4628
Jim Grosbach65dc3032010-10-06 21:16:16 +00004629def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004630 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00004631def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004632 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00004633
Bob Wilson5bafff32009-06-22 23:27:02 +00004634// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00004635defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00004636 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004637// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00004638defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
4639 "vqmovn", "s", int_arm_neon_vqmovns>;
4640defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
4641 "vqmovn", "u", int_arm_neon_vqmovnu>;
4642defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
4643 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004644// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004645defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
4646defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004647
4648// Vector Conversions.
4649
Johnny Chen9e088762010-03-17 17:52:21 +00004650// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00004651def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4652 v2i32, v2f32, fp_to_sint>;
4653def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4654 v2i32, v2f32, fp_to_uint>;
4655def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4656 v2f32, v2i32, sint_to_fp>;
4657def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4658 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00004659
Johnny Chen6c8648b2010-03-17 23:26:50 +00004660def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4661 v4i32, v4f32, fp_to_sint>;
4662def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4663 v4i32, v4f32, fp_to_uint>;
4664def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4665 v4f32, v4i32, sint_to_fp>;
4666def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4667 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004668
4669// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00004670def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004671 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004672def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004673 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004674def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004675 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004676def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004677 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
4678
Evan Chengf81bf152009-11-23 21:57:23 +00004679def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004680 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004681def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004682 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004683def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004684 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004685def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004686 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
4687
Bob Wilson04063562010-12-15 22:14:12 +00004688// VCVT : Vector Convert Between Half-Precision and Single-Precision.
4689def VCVTf2h : N2VNInt<0b11, 0b11, 0b01, 0b10, 0b01100, 0, 0,
4690 IIC_VUNAQ, "vcvt", "f16.f32",
4691 v4i16, v4f32, int_arm_neon_vcvtfp2hf>,
4692 Requires<[HasNEON, HasFP16]>;
4693def VCVTh2f : N2VLInt<0b11, 0b11, 0b01, 0b10, 0b01110, 0, 0,
4694 IIC_VUNAQ, "vcvt", "f32.f16",
4695 v4f32, v4i16, int_arm_neon_vcvthf2fp>,
4696 Requires<[HasNEON, HasFP16]>;
4697
Bob Wilsond8e17572009-08-12 22:31:50 +00004698// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00004699
4700// VREV64 : Vector Reverse elements within 64-bit doublewords
4701
Evan Chengf81bf152009-11-23 21:57:23 +00004702class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004703 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$Vd),
4704 (ins DPR:$Vm), IIC_VMOVD,
4705 OpcodeStr, Dt, "$Vd, $Vm", "",
4706 [(set DPR:$Vd, (Ty (NEONvrev64 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004707class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004708 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$Vd),
4709 (ins QPR:$Vm), IIC_VMOVQ,
4710 OpcodeStr, Dt, "$Vd, $Vm", "",
4711 [(set QPR:$Vd, (Ty (NEONvrev64 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004712
Evan Chengf81bf152009-11-23 21:57:23 +00004713def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
4714def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
4715def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00004716def : Pat<(v2f32 (NEONvrev64 (v2f32 DPR:$Vm))), (VREV64d32 DPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004717
Evan Chengf81bf152009-11-23 21:57:23 +00004718def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
4719def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
4720def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00004721def : Pat<(v4f32 (NEONvrev64 (v4f32 QPR:$Vm))), (VREV64q32 QPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004722
4723// VREV32 : Vector Reverse elements within 32-bit words
4724
Evan Chengf81bf152009-11-23 21:57:23 +00004725class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004726 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$Vd),
4727 (ins DPR:$Vm), IIC_VMOVD,
4728 OpcodeStr, Dt, "$Vd, $Vm", "",
4729 [(set DPR:$Vd, (Ty (NEONvrev32 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004730class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004731 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$Vd),
4732 (ins QPR:$Vm), IIC_VMOVQ,
4733 OpcodeStr, Dt, "$Vd, $Vm", "",
4734 [(set QPR:$Vd, (Ty (NEONvrev32 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004735
Evan Chengf81bf152009-11-23 21:57:23 +00004736def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
4737def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004738
Evan Chengf81bf152009-11-23 21:57:23 +00004739def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
4740def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004741
4742// VREV16 : Vector Reverse elements within 16-bit halfwords
4743
Evan Chengf81bf152009-11-23 21:57:23 +00004744class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004745 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$Vd),
4746 (ins DPR:$Vm), IIC_VMOVD,
4747 OpcodeStr, Dt, "$Vd, $Vm", "",
4748 [(set DPR:$Vd, (Ty (NEONvrev16 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004749class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004750 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$Vd),
4751 (ins QPR:$Vm), IIC_VMOVQ,
4752 OpcodeStr, Dt, "$Vd, $Vm", "",
4753 [(set QPR:$Vd, (Ty (NEONvrev16 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004754
Evan Chengf81bf152009-11-23 21:57:23 +00004755def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
4756def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004757
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004758// Other Vector Shuffles.
4759
Bob Wilson5e8b8332011-01-07 04:59:04 +00004760// Aligned extractions: really just dropping registers
4761
4762class AlignedVEXTq<ValueType DestTy, ValueType SrcTy, SDNodeXForm LaneCVT>
4763 : Pat<(DestTy (vector_extract_subvec (SrcTy QPR:$src), (i32 imm:$start))),
4764 (EXTRACT_SUBREG (SrcTy QPR:$src), (LaneCVT imm:$start))>;
4765
4766def : AlignedVEXTq<v8i8, v16i8, DSubReg_i8_reg>;
4767
4768def : AlignedVEXTq<v4i16, v8i16, DSubReg_i16_reg>;
4769
4770def : AlignedVEXTq<v2i32, v4i32, DSubReg_i32_reg>;
4771
4772def : AlignedVEXTq<v1i64, v2i64, DSubReg_f64_reg>;
4773
4774def : AlignedVEXTq<v2f32, v4f32, DSubReg_i32_reg>;
4775
4776
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004777// VEXT : Vector Extract
4778
Evan Chengf81bf152009-11-23 21:57:23 +00004779class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004780 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$Vd),
4781 (ins DPR:$Vn, DPR:$Vm, i32imm:$index), NVExtFrm,
4782 IIC_VEXTD, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4783 [(set DPR:$Vd, (Ty (NEONvext (Ty DPR:$Vn),
4784 (Ty DPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00004785 bits<4> index;
4786 let Inst{11-8} = index{3-0};
4787}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004788
Evan Chengf81bf152009-11-23 21:57:23 +00004789class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004790 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$Vd),
4791 (ins QPR:$Vn, QPR:$Vm, i32imm:$index), NVExtFrm,
4792 IIC_VEXTQ, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4793 [(set QPR:$Vd, (Ty (NEONvext (Ty QPR:$Vn),
4794 (Ty QPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00004795 bits<4> index;
4796 let Inst{11-8} = index{3-0};
4797}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004798
Owen Anderson7a258252010-11-03 18:16:27 +00004799def VEXTd8 : VEXTd<"vext", "8", v8i8> {
4800 let Inst{11-8} = index{3-0};
4801}
4802def VEXTd16 : VEXTd<"vext", "16", v4i16> {
4803 let Inst{11-9} = index{2-0};
4804 let Inst{8} = 0b0;
4805}
4806def VEXTd32 : VEXTd<"vext", "32", v2i32> {
4807 let Inst{11-10} = index{1-0};
4808 let Inst{9-8} = 0b00;
4809}
Owen Anderson167eb1f2011-07-15 17:48:05 +00004810def : Pat<(v2f32 (NEONvext (v2f32 DPR:$Vn),
4811 (v2f32 DPR:$Vm),
4812 (i32 imm:$index))),
4813 (VEXTd32 DPR:$Vn, DPR:$Vm, imm:$index)>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004814
Owen Anderson7a258252010-11-03 18:16:27 +00004815def VEXTq8 : VEXTq<"vext", "8", v16i8> {
4816 let Inst{11-8} = index{3-0};
4817}
4818def VEXTq16 : VEXTq<"vext", "16", v8i16> {
4819 let Inst{11-9} = index{2-0};
4820 let Inst{8} = 0b0;
4821}
4822def VEXTq32 : VEXTq<"vext", "32", v4i32> {
4823 let Inst{11-10} = index{1-0};
4824 let Inst{9-8} = 0b00;
4825}
Owen Anderson167eb1f2011-07-15 17:48:05 +00004826def : Pat<(v4f32 (NEONvext (v4f32 QPR:$Vn),
4827 (v4f32 QPR:$Vm),
4828 (i32 imm:$index))),
4829 (VEXTq32 QPR:$Vn, QPR:$Vm, imm:$index)>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004830
Bob Wilson64efd902009-08-08 05:53:00 +00004831// VTRN : Vector Transpose
4832
Evan Chengf81bf152009-11-23 21:57:23 +00004833def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
4834def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
4835def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004836
Evan Chengf81bf152009-11-23 21:57:23 +00004837def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
4838def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
4839def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004840
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004841// VUZP : Vector Unzip (Deinterleave)
4842
Evan Chengf81bf152009-11-23 21:57:23 +00004843def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
4844def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
4845def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004846
Evan Chengf81bf152009-11-23 21:57:23 +00004847def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
4848def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
4849def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004850
4851// VZIP : Vector Zip (Interleave)
4852
Evan Chengf81bf152009-11-23 21:57:23 +00004853def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
4854def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
4855def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004856
Evan Chengf81bf152009-11-23 21:57:23 +00004857def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
4858def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
4859def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004860
Bob Wilson114a2662009-08-12 20:51:55 +00004861// Vector Table Lookup and Table Extension.
4862
4863// VTBL : Vector Table Lookup
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004864let DecoderMethod = "DecodeTBLInstruction" in {
Bob Wilson114a2662009-08-12 20:51:55 +00004865def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004866 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
4867 (ins DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
4868 "vtbl", "8", "$Vd, \\{$Vn\\}, $Vm", "",
4869 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004870let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004871def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004872 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
4873 (ins DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTB2,
4874 "vtbl", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004875def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004876 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
4877 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm), NVTBLFrm, IIC_VTB3,
4878 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004879def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004880 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
4881 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004882 NVTBLFrm, IIC_VTB4,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004883 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004884} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004885
Bob Wilsonbd916c52010-09-13 23:55:10 +00004886def VTBL2Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004887 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004888def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004889 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004890def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004891 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004892
Bob Wilson114a2662009-08-12 20:51:55 +00004893// VTBX : Vector Table Extension
4894def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004895 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
4896 (ins DPR:$orig, DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
4897 "vtbx", "8", "$Vd, \\{$Vn\\}, $Vm", "$orig = $Vd",
4898 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
4899 DPR:$orig, DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004900let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004901def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004902 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
4903 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
4904 "vtbx", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004905def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004906 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
4907 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004908 NVTBLFrm, IIC_VTBX3,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004909 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm",
4910 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004911def VTBX4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004912 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd), (ins DPR:$orig, DPR:$Vn,
4913 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
4914 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm",
4915 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004916} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004917
Bob Wilsonbd916c52010-09-13 23:55:10 +00004918def VTBX2Pseudo
4919 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004920 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004921def VTBX3Pseudo
4922 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004923 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004924def VTBX4Pseudo
4925 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004926 IIC_VTBX4, "$orig = $dst", []>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004927} // DecoderMethod = "DecodeTBLInstruction"
Bob Wilsonbd916c52010-09-13 23:55:10 +00004928
Bob Wilson5bafff32009-06-22 23:27:02 +00004929//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00004930// NEON instructions for single-precision FP math
4931//===----------------------------------------------------------------------===//
4932
Bob Wilson0e6d5402010-12-13 23:02:31 +00004933class N2VSPat<SDNode OpNode, NeonI Inst>
4934 : NEONFPPat<(f32 (OpNode SPR:$a)),
Bob Wilson1e6f5962010-12-13 21:58:05 +00004935 (EXTRACT_SUBREG
Bob Wilson4711d5c2010-12-13 23:02:37 +00004936 (v2f32 (COPY_TO_REGCLASS (Inst
4937 (INSERT_SUBREG
Bob Wilson0e6d5402010-12-13 23:02:31 +00004938 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4939 SPR:$a, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004940
4941class N3VSPat<SDNode OpNode, NeonI Inst>
4942 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Bob Wilson4711d5c2010-12-13 23:02:37 +00004943 (EXTRACT_SUBREG
4944 (v2f32 (COPY_TO_REGCLASS (Inst
4945 (INSERT_SUBREG
4946 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4947 SPR:$a, ssub_0),
4948 (INSERT_SUBREG
4949 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4950 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004951
4952class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
4953 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
Bob Wilson4711d5c2010-12-13 23:02:37 +00004954 (EXTRACT_SUBREG
4955 (v2f32 (COPY_TO_REGCLASS (Inst
4956 (INSERT_SUBREG
4957 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4958 SPR:$acc, ssub_0),
4959 (INSERT_SUBREG
4960 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4961 SPR:$a, ssub_0),
4962 (INSERT_SUBREG
4963 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4964 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004965
Bob Wilson4711d5c2010-12-13 23:02:37 +00004966def : N3VSPat<fadd, VADDfd>;
4967def : N3VSPat<fsub, VSUBfd>;
4968def : N3VSPat<fmul, VMULfd>;
4969def : N3VSMulOpPat<fmul, fadd, VMLAfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00004970 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00004971def : N3VSMulOpPat<fmul, fsub, VMLSfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00004972 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00004973def : N2VSPat<fabs, VABSfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00004974def : N2VSPat<fneg, VNEGfd>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00004975def : N3VSPat<NEONfmax, VMAXfd>;
4976def : N3VSPat<NEONfmin, VMINfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00004977def : N2VSPat<arm_ftosi, VCVTf2sd>;
4978def : N2VSPat<arm_ftoui, VCVTf2ud>;
4979def : N2VSPat<arm_sitof, VCVTs2fd>;
4980def : N2VSPat<arm_uitof, VCVTu2fd>;
David Goodwin338268c2009-08-10 22:17:39 +00004981
Evan Cheng1d2426c2009-08-07 19:30:41 +00004982//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00004983// Non-Instruction Patterns
4984//===----------------------------------------------------------------------===//
4985
4986// bit_convert
4987def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
4988def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
4989def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
4990def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
4991def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
4992def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
4993def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
4994def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
4995def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
4996def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
4997def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
4998def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
4999def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
5000def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
5001def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
5002def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
5003def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
5004def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
5005def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
5006def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
5007def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
5008def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
5009def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
5010def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
5011def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
5012def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
5013def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
5014def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
5015def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
5016def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
5017
5018def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
5019def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
5020def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
5021def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
5022def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
5023def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
5024def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
5025def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
5026def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
5027def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
5028def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
5029def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
5030def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
5031def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
5032def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
5033def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
5034def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
5035def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
5036def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
5037def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
5038def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
5039def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
5040def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
5041def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
5042def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
5043def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
5044def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
5045def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
5046def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
5047def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;