blob: a9a8041e288df763879748fcebda04804595d81e [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
Jim Grosbach460a9052011-10-07 23:56:00 +000014
15//===----------------------------------------------------------------------===//
16// NEON-specific Operands.
17//===----------------------------------------------------------------------===//
Jim Grosbach698f3b02011-10-17 21:00:11 +000018def nModImm : Operand<i32> {
19 let PrintMethod = "printNEONModImmOperand";
20}
21
Jim Grosbach0e387b22011-10-17 22:26:03 +000022def nImmSplatI8AsmOperand : AsmOperandClass { let Name = "NEONi8splat"; }
23def nImmSplatI8 : Operand<i32> {
24 let PrintMethod = "printNEONModImmOperand";
25 let ParserMatchClass = nImmSplatI8AsmOperand;
26}
Jim Grosbachea461102011-10-17 23:09:09 +000027def nImmSplatI16AsmOperand : AsmOperandClass { let Name = "NEONi16splat"; }
28def nImmSplatI16 : Operand<i32> {
29 let PrintMethod = "printNEONModImmOperand";
30 let ParserMatchClass = nImmSplatI16AsmOperand;
31}
Jim Grosbach6248a542011-10-18 00:22:00 +000032def nImmSplatI32AsmOperand : AsmOperandClass { let Name = "NEONi32splat"; }
33def nImmSplatI32 : Operand<i32> {
34 let PrintMethod = "printNEONModImmOperand";
35 let ParserMatchClass = nImmSplatI32AsmOperand;
36}
37def nImmVMOVI32AsmOperand : AsmOperandClass { let Name = "NEONi32vmov"; }
38def nImmVMOVI32 : Operand<i32> {
39 let PrintMethod = "printNEONModImmOperand";
40 let ParserMatchClass = nImmVMOVI32AsmOperand;
41}
Jim Grosbachf2f5bc62011-10-18 16:18:11 +000042def nImmSplatI64AsmOperand : AsmOperandClass { let Name = "NEONi64splat"; }
43def nImmSplatI64 : Operand<i32> {
44 let PrintMethod = "printNEONModImmOperand";
45 let ParserMatchClass = nImmSplatI64AsmOperand;
46}
Jim Grosbach0e387b22011-10-17 22:26:03 +000047
Jim Grosbach460a9052011-10-07 23:56:00 +000048def VectorIndex8Operand : AsmOperandClass { let Name = "VectorIndex8"; }
49def VectorIndex16Operand : AsmOperandClass { let Name = "VectorIndex16"; }
50def VectorIndex32Operand : AsmOperandClass { let Name = "VectorIndex32"; }
51def VectorIndex8 : Operand<i32>, ImmLeaf<i32, [{
52 return ((uint64_t)Imm) < 8;
53}]> {
54 let ParserMatchClass = VectorIndex8Operand;
55 let PrintMethod = "printVectorIndex";
56 let MIOperandInfo = (ops i32imm);
57}
58def VectorIndex16 : Operand<i32>, ImmLeaf<i32, [{
59 return ((uint64_t)Imm) < 4;
60}]> {
61 let ParserMatchClass = VectorIndex16Operand;
62 let PrintMethod = "printVectorIndex";
63 let MIOperandInfo = (ops i32imm);
64}
65def VectorIndex32 : Operand<i32>, ImmLeaf<i32, [{
66 return ((uint64_t)Imm) < 2;
67}]> {
68 let ParserMatchClass = VectorIndex32Operand;
69 let PrintMethod = "printVectorIndex";
70 let MIOperandInfo = (ops i32imm);
71}
72
Bob Wilson5bafff32009-06-22 23:27:02 +000073//===----------------------------------------------------------------------===//
74// NEON-specific DAG Nodes.
75//===----------------------------------------------------------------------===//
76
77def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
Owen Andersonc24cb352010-11-08 23:21:22 +000078def SDTARMVCMPZ : SDTypeProfile<1, 1, []>;
Bob Wilson5bafff32009-06-22 23:27:02 +000079
80def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +000081def NEONvceqz : SDNode<"ARMISD::VCEQZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +000082def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +000083def NEONvcgez : SDNode<"ARMISD::VCGEZ", SDTARMVCMPZ>;
84def NEONvclez : SDNode<"ARMISD::VCLEZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +000085def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
86def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +000087def NEONvcgtz : SDNode<"ARMISD::VCGTZ", SDTARMVCMPZ>;
88def NEONvcltz : SDNode<"ARMISD::VCLTZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +000089def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
90def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
91
92// Types for vector shift by immediates. The "SHX" version is for long and
93// narrow operations where the source and destination vectors have different
94// types. The "SHINS" version is for shift and insert operations.
95def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
96 SDTCisVT<2, i32>]>;
97def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
98 SDTCisVT<2, i32>]>;
99def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
100 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
101
102def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
103def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
104def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
105def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
106def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
107def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
108def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
109
110def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
111def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
112def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
113
114def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
115def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
116def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
117def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
118def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
119def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
120
121def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
122def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
123def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
124
125def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
126def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
127
128def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
129 SDTCisVT<2, i32>]>;
130def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
131def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
132
Bob Wilson7e3f0d22010-07-14 06:31:50 +0000133def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
134def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
135def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
136
Owen Andersond9668172010-11-03 22:44:51 +0000137def SDTARMVORRIMM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
138 SDTCisVT<2, i32>]>;
139def NEONvorrImm : SDNode<"ARMISD::VORRIMM", SDTARMVORRIMM>;
Owen Anderson080c0922010-11-05 19:27:46 +0000140def NEONvbicImm : SDNode<"ARMISD::VBICIMM", SDTARMVORRIMM>;
Owen Andersond9668172010-11-03 22:44:51 +0000141
Cameron Zwarichc0e6d782011-03-30 23:01:21 +0000142def NEONvbsl : SDNode<"ARMISD::VBSL",
143 SDTypeProfile<1, 3, [SDTCisVec<0>,
144 SDTCisSameAs<0, 1>,
145 SDTCisSameAs<0, 2>,
146 SDTCisSameAs<0, 3>]>>;
147
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000148def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
149
Bob Wilson0ce37102009-08-14 05:08:32 +0000150// VDUPLANE can produce a quad-register result from a double-register source,
151// so the result is not constrained to match the source.
152def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
153 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
154 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +0000155
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000156def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
157 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
158def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
159
Bob Wilsond8e17572009-08-12 22:31:50 +0000160def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
161def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
162def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
163def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
164
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000165def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000166 SDTCisSameAs<0, 2>,
167 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000168def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
169def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
170def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000171
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000172def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
173 SDTCisSameAs<1, 2>]>;
174def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
175def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
176
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000177def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
178 SDTCisSameAs<0, 2>]>;
179def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
180def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
181
Bob Wilsoncba270d2010-07-13 21:16:48 +0000182def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
183 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000184 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000185 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
186 return (EltBits == 32 && EltVal == 0);
187}]>;
188
189def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
190 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000191 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000192 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
193 return (EltBits == 8 && EltVal == 0xff);
194}]>;
195
Bob Wilson5bafff32009-06-22 23:27:02 +0000196//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +0000197// NEON load / store instructions
198//===----------------------------------------------------------------------===//
199
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000200// Use VLDM to load a Q register as a D register pair.
201// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000202def VLDMQIA
203 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
204 IIC_fpLoad_m, "",
205 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000206
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000207// Use VSTM to store a Q register as a D register pair.
208// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000209def VSTMQIA
210 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
211 IIC_fpStore_m, "",
212 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000213
Bob Wilsonffde0802010-09-02 16:00:54 +0000214// Classes for VLD* pseudo-instructions with multi-register operands.
215// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000216class VLDQPseudo<InstrItinClass itin>
217 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
218class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000219 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000220 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000221 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000222class VLDQQPseudo<InstrItinClass itin>
223 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
224class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000225 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000226 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000227 "$addr.addr = $wb">;
Bob Wilson7de68142011-02-07 17:43:15 +0000228class VLDQQQQPseudo<InstrItinClass itin>
Bob Wilson9a450082011-08-05 07:24:09 +0000229 : PseudoNLdSt<(outs QQQQPR:$dst), (ins addrmode6:$addr, QQQQPR:$src),itin,
230 "$src = $dst">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000231class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000232 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000233 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000234 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000235
Bob Wilson2a0e9742010-11-27 06:35:16 +0000236let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
237
Bob Wilson205a5ca2009-07-08 18:11:30 +0000238// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000239class VLD1D<bits<4> op7_4, string Dt>
Owen Andersond9aa7d32010-11-02 00:05:05 +0000240 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000241 (ins addrmode6:$Rn), IIC_VLD1,
242 "vld1", Dt, "\\{$Vd\\}, $Rn", "", []> {
243 let Rm = 0b1111;
244 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000245 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000246}
Bob Wilson621f1952010-03-23 05:25:43 +0000247class VLD1Q<bits<4> op7_4, string Dt>
Owen Andersond9aa7d32010-11-02 00:05:05 +0000248 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000249 (ins addrmode6:$Rn), IIC_VLD1x2,
250 "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
251 let Rm = 0b1111;
252 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000253 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersond9aa7d32010-11-02 00:05:05 +0000254}
Bob Wilson205a5ca2009-07-08 18:11:30 +0000255
Owen Andersond9aa7d32010-11-02 00:05:05 +0000256def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
257def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
258def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
259def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000260
Owen Andersond9aa7d32010-11-02 00:05:05 +0000261def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
262def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
263def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
264def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000265
Evan Chengd2ca8132010-10-09 01:03:04 +0000266def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
267def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
268def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
269def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000270
Bob Wilson99493b22010-03-20 17:59:03 +0000271// ...with address register writeback:
272class VLD1DWB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000273 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000274 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1u,
275 "vld1", Dt, "\\{$Vd\\}, $Rn$Rm",
276 "$Rn.addr = $wb", []> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +0000277 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000278 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000279}
Bob Wilson99493b22010-03-20 17:59:03 +0000280class VLD1QWB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000281 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000282 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x2u,
283 "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
284 "$Rn.addr = $wb", []> {
285 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000286 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000287}
Bob Wilson99493b22010-03-20 17:59:03 +0000288
Owen Andersone85bd772010-11-02 00:24:52 +0000289def VLD1d8_UPD : VLD1DWB<{0,0,0,?}, "8">;
290def VLD1d16_UPD : VLD1DWB<{0,1,0,?}, "16">;
291def VLD1d32_UPD : VLD1DWB<{1,0,0,?}, "32">;
292def VLD1d64_UPD : VLD1DWB<{1,1,0,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000293
Owen Andersone85bd772010-11-02 00:24:52 +0000294def VLD1q8_UPD : VLD1QWB<{0,0,?,?}, "8">;
295def VLD1q16_UPD : VLD1QWB<{0,1,?,?}, "16">;
296def VLD1q32_UPD : VLD1QWB<{1,0,?,?}, "32">;
297def VLD1q64_UPD : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000298
Evan Chengd2ca8132010-10-09 01:03:04 +0000299def VLD1q8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
300def VLD1q16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
301def VLD1q32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
302def VLD1q64Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000303
Bob Wilson052ba452010-03-22 18:22:06 +0000304// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000305class VLD1D3<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000306 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000307 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
308 "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
309 let Rm = 0b1111;
310 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000311 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000312}
Bob Wilson99493b22010-03-20 17:59:03 +0000313class VLD1D3WB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000314 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000315 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x3u, "vld1", Dt,
316 "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
317 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000318 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000319}
Bob Wilson052ba452010-03-22 18:22:06 +0000320
Owen Andersone85bd772010-11-02 00:24:52 +0000321def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
322def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
323def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
324def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000325
Owen Andersone85bd772010-11-02 00:24:52 +0000326def VLD1d8T_UPD : VLD1D3WB<{0,0,0,?}, "8">;
327def VLD1d16T_UPD : VLD1D3WB<{0,1,0,?}, "16">;
328def VLD1d32T_UPD : VLD1D3WB<{1,0,0,?}, "32">;
329def VLD1d64T_UPD : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000330
Evan Chengd2ca8132010-10-09 01:03:04 +0000331def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
332def VLD1d64TPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x3u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000333
Bob Wilson052ba452010-03-22 18:22:06 +0000334// ...with 4 registers (some of these are only for the disassembler):
335class VLD1D4<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000336 : NLdSt<0,0b10,0b0010,op7_4,(outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000337 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
338 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
339 let Rm = 0b1111;
340 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000341 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000342}
Bob Wilson99493b22010-03-20 17:59:03 +0000343class VLD1D4WB<bits<4> op7_4, string Dt>
344 : NLdSt<0,0b10,0b0010,op7_4,
Owen Andersone85bd772010-11-02 00:24:52 +0000345 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000346 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x4u, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000347 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm", "$Rn.addr = $wb",
Owen Andersone85bd772010-11-02 00:24:52 +0000348 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000349 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000350 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersone85bd772010-11-02 00:24:52 +0000351}
Johnny Chend7283d92010-02-23 20:51:23 +0000352
Owen Andersone85bd772010-11-02 00:24:52 +0000353def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
354def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
355def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
356def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000357
Owen Andersone85bd772010-11-02 00:24:52 +0000358def VLD1d8Q_UPD : VLD1D4WB<{0,0,?,?}, "8">;
359def VLD1d16Q_UPD : VLD1D4WB<{0,1,?,?}, "16">;
360def VLD1d32Q_UPD : VLD1D4WB<{1,0,?,?}, "32">;
361def VLD1d64Q_UPD : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000362
Evan Chengd2ca8132010-10-09 01:03:04 +0000363def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
364def VLD1d64QPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x4u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000365
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000366// VLD2 : Vector Load (multiple 2-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000367class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000368 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000369 (ins addrmode6:$Rn), IIC_VLD2,
370 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
371 let Rm = 0b1111;
372 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000373 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000374}
Bob Wilson95808322010-03-18 20:18:39 +0000375class VLD2Q<bits<4> op7_4, string Dt>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000376 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000377 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000378 (ins addrmode6:$Rn), IIC_VLD2x2,
379 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
380 let Rm = 0b1111;
381 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000382 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000383}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000384
Owen Andersoncf667be2010-11-02 01:24:55 +0000385def VLD2d8 : VLD2D<0b1000, {0,0,?,?}, "8">;
386def VLD2d16 : VLD2D<0b1000, {0,1,?,?}, "16">;
387def VLD2d32 : VLD2D<0b1000, {1,0,?,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000388
Owen Andersoncf667be2010-11-02 01:24:55 +0000389def VLD2q8 : VLD2Q<{0,0,?,?}, "8">;
390def VLD2q16 : VLD2Q<{0,1,?,?}, "16">;
391def VLD2q32 : VLD2Q<{1,0,?,?}, "32">;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000392
Bob Wilson9d84fb32010-09-14 20:59:49 +0000393def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
394def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
395def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000396
Evan Chengd2ca8132010-10-09 01:03:04 +0000397def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
398def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
399def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000400
Bob Wilson92cb9322010-03-20 20:10:51 +0000401// ...with address register writeback:
402class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000403 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000404 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2u,
405 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
406 "$Rn.addr = $wb", []> {
407 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000408 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000409}
Bob Wilson92cb9322010-03-20 20:10:51 +0000410class VLD2QWB<bits<4> op7_4, string Dt>
411 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000412 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000413 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2x2u,
414 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
415 "$Rn.addr = $wb", []> {
416 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000417 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000418}
Bob Wilson92cb9322010-03-20 20:10:51 +0000419
Owen Andersoncf667be2010-11-02 01:24:55 +0000420def VLD2d8_UPD : VLD2DWB<0b1000, {0,0,?,?}, "8">;
421def VLD2d16_UPD : VLD2DWB<0b1000, {0,1,?,?}, "16">;
422def VLD2d32_UPD : VLD2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000423
Owen Andersoncf667be2010-11-02 01:24:55 +0000424def VLD2q8_UPD : VLD2QWB<{0,0,?,?}, "8">;
425def VLD2q16_UPD : VLD2QWB<{0,1,?,?}, "16">;
426def VLD2q32_UPD : VLD2QWB<{1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000427
Evan Chengd2ca8132010-10-09 01:03:04 +0000428def VLD2d8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
429def VLD2d16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
430def VLD2d32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000431
Evan Chengd2ca8132010-10-09 01:03:04 +0000432def VLD2q8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
433def VLD2q16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
434def VLD2q32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000435
Bob Wilson00bf1d92010-03-20 18:14:26 +0000436// ...with double-spaced registers (for disassembly only):
Owen Andersoncf667be2010-11-02 01:24:55 +0000437def VLD2b8 : VLD2D<0b1001, {0,0,?,?}, "8">;
438def VLD2b16 : VLD2D<0b1001, {0,1,?,?}, "16">;
439def VLD2b32 : VLD2D<0b1001, {1,0,?,?}, "32">;
440def VLD2b8_UPD : VLD2DWB<0b1001, {0,0,?,?}, "8">;
441def VLD2b16_UPD : VLD2DWB<0b1001, {0,1,?,?}, "16">;
442def VLD2b32_UPD : VLD2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chend7283d92010-02-23 20:51:23 +0000443
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000444// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000445class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000446 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000447 (ins addrmode6:$Rn), IIC_VLD3,
448 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
449 let Rm = 0b1111;
450 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000451 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000452}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000453
Owen Andersoncf667be2010-11-02 01:24:55 +0000454def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
455def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
456def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000457
Bob Wilson9d84fb32010-09-14 20:59:49 +0000458def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
459def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
460def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000461
Bob Wilson92cb9322010-03-20 20:10:51 +0000462// ...with address register writeback:
463class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
464 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000465 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000466 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
467 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
468 "$Rn.addr = $wb", []> {
469 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000470 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000471}
Bob Wilson92cb9322010-03-20 20:10:51 +0000472
Owen Andersoncf667be2010-11-02 01:24:55 +0000473def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
474def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
475def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000476
Evan Cheng84f69e82010-10-09 01:45:34 +0000477def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
478def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
479def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000480
Bob Wilson7de68142011-02-07 17:43:15 +0000481// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000482def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
483def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
484def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
485def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
486def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
487def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000488
Evan Cheng84f69e82010-10-09 01:45:34 +0000489def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
490def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
491def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000492
Bob Wilson92cb9322010-03-20 20:10:51 +0000493// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +0000494def VLD3q8oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
495def VLD3q16oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
496def VLD3q32oddPseudo : VLDQQQQPseudo<IIC_VLD3>;
497
Evan Cheng84f69e82010-10-09 01:45:34 +0000498def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
499def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
500def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000501
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000502// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000503class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
504 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000505 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000506 (ins addrmode6:$Rn), IIC_VLD4,
507 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
508 let Rm = 0b1111;
509 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000510 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000511}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000512
Owen Andersoncf667be2010-11-02 01:24:55 +0000513def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
514def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
515def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000516
Bob Wilson9d84fb32010-09-14 20:59:49 +0000517def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
518def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
519def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000520
Bob Wilson92cb9322010-03-20 20:10:51 +0000521// ...with address register writeback:
522class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
523 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000524 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000525 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4u,
Owen Andersonf431eda2010-11-02 23:47:29 +0000526 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
527 "$Rn.addr = $wb", []> {
528 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000529 let DecoderMethod = "DecodeVLDInstruction";
Owen Andersoncf667be2010-11-02 01:24:55 +0000530}
Bob Wilson92cb9322010-03-20 20:10:51 +0000531
Owen Andersoncf667be2010-11-02 01:24:55 +0000532def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
533def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
534def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000535
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000536def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
537def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
538def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000539
Bob Wilson7de68142011-02-07 17:43:15 +0000540// ...with double-spaced registers:
Owen Andersoncf667be2010-11-02 01:24:55 +0000541def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
542def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
543def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
544def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
545def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
546def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000547
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000548def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
549def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
550def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000551
Bob Wilson92cb9322010-03-20 20:10:51 +0000552// ...alternate versions to be allocated odd register numbers:
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000553def VLD4q8oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
554def VLD4q16oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
555def VLD4q32oddPseudo : VLDQQQQPseudo<IIC_VLD4>;
556
557def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
558def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
559def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000560
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000561} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
562
Bob Wilson8466fa12010-09-13 23:01:35 +0000563// Classes for VLD*LN pseudo-instructions with multi-register operands.
564// These are expanded to real instructions after register allocation.
565class VLDQLNPseudo<InstrItinClass itin>
566 : PseudoNLdSt<(outs QPR:$dst),
567 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
568 itin, "$src = $dst">;
569class VLDQLNWBPseudo<InstrItinClass itin>
570 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
571 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
572 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
573class VLDQQLNPseudo<InstrItinClass itin>
574 : PseudoNLdSt<(outs QQPR:$dst),
575 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
576 itin, "$src = $dst">;
577class VLDQQLNWBPseudo<InstrItinClass itin>
578 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
579 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
580 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
581class VLDQQQQLNPseudo<InstrItinClass itin>
582 : PseudoNLdSt<(outs QQQQPR:$dst),
583 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
584 itin, "$src = $dst">;
585class VLDQQQQLNWBPseudo<InstrItinClass itin>
586 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
587 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
588 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
589
Bob Wilsonb07c1712009-10-07 21:53:04 +0000590// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000591class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
592 PatFrag LoadOp>
Owen Andersond138d702010-11-02 20:47:39 +0000593 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000594 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
595 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000596 "$src = $Vd",
597 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
Owen Andersonf431eda2010-11-02 23:47:29 +0000598 (i32 (LoadOp addrmode6:$Rn)),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000599 imm:$lane))]> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000600 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000601 let DecoderMethod = "DecodeVLD1LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000602}
Mon P Wang183c6272011-05-09 17:47:27 +0000603class VLD1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
604 PatFrag LoadOp>
605 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
606 (ins addrmode6oneL32:$Rn, DPR:$src, nohash_imm:$lane),
607 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
608 "$src = $Vd",
609 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
610 (i32 (LoadOp addrmode6oneL32:$Rn)),
611 imm:$lane))]> {
612 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000613 let DecoderMethod = "DecodeVLD1LN";
Mon P Wang183c6272011-05-09 17:47:27 +0000614}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000615class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
616 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
617 (i32 (LoadOp addrmode6:$addr)),
618 imm:$lane))];
619}
620
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000621def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
622 let Inst{7-5} = lane{2-0};
623}
624def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
625 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000626 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000627}
Mon P Wang183c6272011-05-09 17:47:27 +0000628def VLD1LNd32 : VLD1LN32<0b1000, {?,0,?,?}, "32", v2i32, load> {
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000629 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000630 let Inst{5} = Rn{4};
631 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000632}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000633
634def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
635def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
636def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
637
Bob Wilson746fa172010-12-10 22:13:32 +0000638def : Pat<(vector_insert (v2f32 DPR:$src),
639 (f32 (load addrmode6:$addr)), imm:$lane),
640 (VLD1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
641def : Pat<(vector_insert (v4f32 QPR:$src),
642 (f32 (load addrmode6:$addr)), imm:$lane),
643 (VLD1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
644
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000645let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
646
647// ...with address register writeback:
648class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000649 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000650 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000651 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000652 "\\{$Vd[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +0000653 "$src = $Vd, $Rn.addr = $wb", []> {
654 let DecoderMethod = "DecodeVLD1LN";
655}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000656
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000657def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
658 let Inst{7-5} = lane{2-0};
659}
660def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
661 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000662 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000663}
664def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
665 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000666 let Inst{5} = Rn{4};
667 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000668}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000669
670def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
671def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
672def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +0000673
Bob Wilson243fcc52009-09-01 04:26:28 +0000674// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000675class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000676 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000677 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
678 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000679 "$src1 = $Vd, $src2 = $dst2", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000680 let Rm = 0b1111;
681 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000682 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000683}
Bob Wilson243fcc52009-09-01 04:26:28 +0000684
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000685def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
686 let Inst{7-5} = lane{2-0};
687}
688def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
689 let Inst{7-6} = lane{1-0};
690}
691def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
692 let Inst{7} = lane{0};
693}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000694
Evan Chengd2ca8132010-10-09 01:03:04 +0000695def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
696def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
697def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000698
Bob Wilson41315282010-03-20 20:39:53 +0000699// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000700def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
701 let Inst{7-6} = lane{1-0};
702}
703def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
704 let Inst{7} = lane{0};
705}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000706
Evan Chengd2ca8132010-10-09 01:03:04 +0000707def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
708def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000709
Bob Wilsona1023642010-03-20 20:47:18 +0000710// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000711class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000712 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000713 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Chengd2ca8132010-10-09 01:03:04 +0000714 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000715 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
716 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
717 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000718 let DecoderMethod = "DecodeVLD2LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000719}
Bob Wilsona1023642010-03-20 20:47:18 +0000720
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000721def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
722 let Inst{7-5} = lane{2-0};
723}
724def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
725 let Inst{7-6} = lane{1-0};
726}
727def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
728 let Inst{7} = lane{0};
729}
Bob Wilsona1023642010-03-20 20:47:18 +0000730
Evan Chengd2ca8132010-10-09 01:03:04 +0000731def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
732def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
733def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000734
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000735def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
736 let Inst{7-6} = lane{1-0};
737}
738def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
739 let Inst{7} = lane{0};
740}
Bob Wilsona1023642010-03-20 20:47:18 +0000741
Evan Chengd2ca8132010-10-09 01:03:04 +0000742def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
743def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000744
Bob Wilson243fcc52009-09-01 04:26:28 +0000745// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000746class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000747 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000748 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +0000749 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000750 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000751 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000752 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +0000753 let DecoderMethod = "DecodeVLD3LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000754}
Bob Wilson243fcc52009-09-01 04:26:28 +0000755
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000756def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
757 let Inst{7-5} = lane{2-0};
758}
759def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
760 let Inst{7-6} = lane{1-0};
761}
762def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
763 let Inst{7} = lane{0};
764}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000765
Evan Cheng84f69e82010-10-09 01:45:34 +0000766def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
767def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
768def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000769
Bob Wilson41315282010-03-20 20:39:53 +0000770// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000771def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
772 let Inst{7-6} = lane{1-0};
773}
774def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
775 let Inst{7} = lane{0};
776}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000777
Evan Cheng84f69e82010-10-09 01:45:34 +0000778def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
779def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000780
Bob Wilsona1023642010-03-20 20:47:18 +0000781// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000782class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000783 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000784 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000785 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000786 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +0000787 IIC_VLD3lnu, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000788 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
789 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Anderson7a2e1772011-08-15 18:44:44 +0000790 []> {
791 let DecoderMethod = "DecodeVLD3LN";
792}
Bob Wilsona1023642010-03-20 20:47:18 +0000793
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000794def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
795 let Inst{7-5} = lane{2-0};
796}
797def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
798 let Inst{7-6} = lane{1-0};
799}
800def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
801 let Inst{7} = lane{0};
802}
Bob Wilsona1023642010-03-20 20:47:18 +0000803
Evan Cheng84f69e82010-10-09 01:45:34 +0000804def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
805def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
806def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000807
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000808def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
809 let Inst{7-6} = lane{1-0};
810}
811def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
812 let Inst{7} = lane{0};
813}
Bob Wilsona1023642010-03-20 20:47:18 +0000814
Evan Cheng84f69e82010-10-09 01:45:34 +0000815def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
816def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000817
Bob Wilson243fcc52009-09-01 04:26:28 +0000818// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000819class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000820 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000821 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000822 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +0000823 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000824 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000825 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000826 let Rm = 0b1111;
827 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000828 let DecoderMethod = "DecodeVLD4LN";
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000829}
Bob Wilson243fcc52009-09-01 04:26:28 +0000830
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000831def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
832 let Inst{7-5} = lane{2-0};
833}
834def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
835 let Inst{7-6} = lane{1-0};
836}
837def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
838 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000839 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000840}
Bob Wilson62e053e2009-10-08 22:53:57 +0000841
Evan Cheng10dc63f2010-10-09 04:07:58 +0000842def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
843def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
844def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000845
Bob Wilson41315282010-03-20 20:39:53 +0000846// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000847def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
848 let Inst{7-6} = lane{1-0};
849}
850def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
851 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000852 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000853}
Bob Wilson62e053e2009-10-08 22:53:57 +0000854
Evan Cheng10dc63f2010-10-09 04:07:58 +0000855def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
856def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000857
Bob Wilsona1023642010-03-20 20:47:18 +0000858// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000859class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000860 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000861 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000862 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000863 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Bob Wilson6eb08dd2011-02-07 17:43:12 +0000864 IIC_VLD4lnu, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000865"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
866"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000867 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000868 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +0000869 let DecoderMethod = "DecodeVLD4LN" ;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000870}
Bob Wilsona1023642010-03-20 20:47:18 +0000871
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000872def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
873 let Inst{7-5} = lane{2-0};
874}
875def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
876 let Inst{7-6} = lane{1-0};
877}
878def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
879 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000880 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000881}
Bob Wilsona1023642010-03-20 20:47:18 +0000882
Evan Cheng10dc63f2010-10-09 04:07:58 +0000883def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
884def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
885def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000886
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000887def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
888 let Inst{7-6} = lane{1-0};
889}
890def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
891 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000892 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000893}
Bob Wilsona1023642010-03-20 20:47:18 +0000894
Evan Cheng10dc63f2010-10-09 04:07:58 +0000895def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
896def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000897
Bob Wilson2a0e9742010-11-27 06:35:16 +0000898} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
899
Bob Wilsonb07c1712009-10-07 21:53:04 +0000900// VLD1DUP : Vector Load (single element to all lanes)
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000901class VLD1DUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp>
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000902 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd), (ins addrmode6dup:$Rn),
Bob Wilson2a0e9742010-11-27 06:35:16 +0000903 IIC_VLD1dup, "vld1", Dt, "\\{$Vd[]\\}, $Rn", "",
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000904 [(set DPR:$Vd, (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$Rn)))))]> {
Bob Wilson2a0e9742010-11-27 06:35:16 +0000905 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +0000906 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000907 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +0000908}
909class VLD1QDUPPseudo<ValueType Ty, PatFrag LoadOp> : VLDQPseudo<IIC_VLD1dup> {
910 let Pattern = [(set QPR:$dst,
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000911 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$addr)))))];
Bob Wilson2a0e9742010-11-27 06:35:16 +0000912}
913
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000914def VLD1DUPd8 : VLD1DUP<{0,0,0,?}, "8", v8i8, extloadi8>;
915def VLD1DUPd16 : VLD1DUP<{0,1,0,?}, "16", v4i16, extloadi16>;
916def VLD1DUPd32 : VLD1DUP<{1,0,0,?}, "32", v2i32, load>;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000917
918def VLD1DUPq8Pseudo : VLD1QDUPPseudo<v16i8, extloadi8>;
919def VLD1DUPq16Pseudo : VLD1QDUPPseudo<v8i16, extloadi16>;
920def VLD1DUPq32Pseudo : VLD1QDUPPseudo<v4i32, load>;
921
Bob Wilson746fa172010-12-10 22:13:32 +0000922def : Pat<(v2f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
923 (VLD1DUPd32 addrmode6:$addr)>;
924def : Pat<(v4f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
925 (VLD1DUPq32Pseudo addrmode6:$addr)>;
926
Bob Wilson2a0e9742010-11-27 06:35:16 +0000927let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
928
Bob Wilson20d55152010-12-10 22:13:24 +0000929class VLD1QDUP<bits<4> op7_4, string Dt>
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000930 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000931 (ins addrmode6dup:$Rn), IIC_VLD1dup,
Bob Wilson2a0e9742010-11-27 06:35:16 +0000932 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
933 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +0000934 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000935 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilson2a0e9742010-11-27 06:35:16 +0000936}
937
Bob Wilson20d55152010-12-10 22:13:24 +0000938def VLD1DUPq8 : VLD1QDUP<{0,0,1,0}, "8">;
939def VLD1DUPq16 : VLD1QDUP<{0,1,1,?}, "16">;
940def VLD1DUPq32 : VLD1QDUP<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000941
942// ...with address register writeback:
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000943class VLD1DUPWB<bits<4> op7_4, string Dt>
944 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000945 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsonbce55772010-11-27 07:12:02 +0000946 "vld1", Dt, "\\{$Vd[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
947 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000948 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilsonbce55772010-11-27 07:12:02 +0000949}
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000950class VLD1QDUPWB<bits<4> op7_4, string Dt>
951 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000952 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsonbce55772010-11-27 07:12:02 +0000953 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
954 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000955 let DecoderMethod = "DecodeVLD1DupInstruction";
Bob Wilsonbce55772010-11-27 07:12:02 +0000956}
Bob Wilson2a0e9742010-11-27 06:35:16 +0000957
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000958def VLD1DUPd8_UPD : VLD1DUPWB<{0,0,0,0}, "8">;
959def VLD1DUPd16_UPD : VLD1DUPWB<{0,1,0,?}, "16">;
960def VLD1DUPd32_UPD : VLD1DUPWB<{1,0,0,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000961
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000962def VLD1DUPq8_UPD : VLD1QDUPWB<{0,0,1,0}, "8">;
963def VLD1DUPq16_UPD : VLD1QDUPWB<{0,1,1,?}, "16">;
964def VLD1DUPq32_UPD : VLD1QDUPWB<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000965
966def VLD1DUPq8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
967def VLD1DUPq16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
968def VLD1DUPq32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
969
Bob Wilsonb07c1712009-10-07 21:53:04 +0000970// VLD2DUP : Vector Load (single 2-element structure to all lanes)
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000971class VLD2DUP<bits<4> op7_4, string Dt>
972 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000973 (ins addrmode6dup:$Rn), IIC_VLD2dup,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000974 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
975 let Rm = 0b1111;
976 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000977 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000978}
979
980def VLD2DUPd8 : VLD2DUP<{0,0,0,?}, "8">;
981def VLD2DUPd16 : VLD2DUP<{0,1,0,?}, "16">;
982def VLD2DUPd32 : VLD2DUP<{1,0,0,?}, "32">;
983
984def VLD2DUPd8Pseudo : VLDQPseudo<IIC_VLD2dup>;
985def VLD2DUPd16Pseudo : VLDQPseudo<IIC_VLD2dup>;
986def VLD2DUPd32Pseudo : VLDQPseudo<IIC_VLD2dup>;
987
988// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +0000989def VLD2DUPd8x2 : VLD2DUP<{0,0,1,?}, "8">;
990def VLD2DUPd16x2 : VLD2DUP<{0,1,1,?}, "16">;
991def VLD2DUPd32x2 : VLD2DUP<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000992
993// ...with address register writeback:
994class VLD2DUPWB<bits<4> op7_4, string Dt>
995 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000996 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD2dupu,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000997 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
998 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000999 let DecoderMethod = "DecodeVLD2DupInstruction";
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001000}
1001
1002def VLD2DUPd8_UPD : VLD2DUPWB<{0,0,0,0}, "8">;
1003def VLD2DUPd16_UPD : VLD2DUPWB<{0,1,0,?}, "16">;
1004def VLD2DUPd32_UPD : VLD2DUPWB<{1,0,0,?}, "32">;
1005
Bob Wilson173fb142010-11-30 00:00:38 +00001006def VLD2DUPd8x2_UPD : VLD2DUPWB<{0,0,1,0}, "8">;
1007def VLD2DUPd16x2_UPD : VLD2DUPWB<{0,1,1,?}, "16">;
1008def VLD2DUPd32x2_UPD : VLD2DUPWB<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +00001009
1010def VLD2DUPd8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1011def VLD2DUPd16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1012def VLD2DUPd32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
1013
Bob Wilsonb07c1712009-10-07 21:53:04 +00001014// VLD3DUP : Vector Load (single 3-element structure to all lanes)
Bob Wilson86c6d802010-11-29 19:35:29 +00001015class VLD3DUP<bits<4> op7_4, string Dt>
1016 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001017 (ins addrmode6dup:$Rn), IIC_VLD3dup,
Bob Wilson86c6d802010-11-29 19:35:29 +00001018 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn", "", []> {
1019 let Rm = 0b1111;
Owen Andersonef2865a2011-08-15 23:38:54 +00001020 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001021 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001022}
1023
1024def VLD3DUPd8 : VLD3DUP<{0,0,0,?}, "8">;
1025def VLD3DUPd16 : VLD3DUP<{0,1,0,?}, "16">;
1026def VLD3DUPd32 : VLD3DUP<{1,0,0,?}, "32">;
1027
1028def VLD3DUPd8Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1029def VLD3DUPd16Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1030def VLD3DUPd32Pseudo : VLDQQPseudo<IIC_VLD3dup>;
1031
1032// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +00001033def VLD3DUPd8x2 : VLD3DUP<{0,0,1,?}, "8">;
1034def VLD3DUPd16x2 : VLD3DUP<{0,1,1,?}, "16">;
1035def VLD3DUPd32x2 : VLD3DUP<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001036
1037// ...with address register writeback:
1038class VLD3DUPWB<bits<4> op7_4, string Dt>
1039 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001040 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD3dupu,
Bob Wilson86c6d802010-11-29 19:35:29 +00001041 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn$Rm",
1042 "$Rn.addr = $wb", []> {
Owen Andersonef2865a2011-08-15 23:38:54 +00001043 let Inst{4} = 0;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001044 let DecoderMethod = "DecodeVLD3DupInstruction";
Bob Wilson86c6d802010-11-29 19:35:29 +00001045}
1046
1047def VLD3DUPd8_UPD : VLD3DUPWB<{0,0,0,0}, "8">;
1048def VLD3DUPd16_UPD : VLD3DUPWB<{0,1,0,?}, "16">;
1049def VLD3DUPd32_UPD : VLD3DUPWB<{1,0,0,?}, "32">;
1050
Bob Wilson173fb142010-11-30 00:00:38 +00001051def VLD3DUPd8x2_UPD : VLD3DUPWB<{0,0,1,0}, "8">;
1052def VLD3DUPd16x2_UPD : VLD3DUPWB<{0,1,1,?}, "16">;
1053def VLD3DUPd32x2_UPD : VLD3DUPWB<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +00001054
1055def VLD3DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1056def VLD3DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1057def VLD3DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
1058
Bob Wilsonb07c1712009-10-07 21:53:04 +00001059// VLD4DUP : Vector Load (single 4-element structure to all lanes)
Bob Wilson6c4c9822010-11-30 00:00:35 +00001060class VLD4DUP<bits<4> op7_4, string Dt>
1061 : NLdSt<1, 0b10, 0b1111, op7_4,
1062 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001063 (ins addrmode6dup:$Rn), IIC_VLD4dup,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001064 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn", "", []> {
1065 let Rm = 0b1111;
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001066 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001067 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001068}
1069
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001070def VLD4DUPd8 : VLD4DUP<{0,0,0,?}, "8">;
1071def VLD4DUPd16 : VLD4DUP<{0,1,0,?}, "16">;
1072def VLD4DUPd32 : VLD4DUP<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001073
1074def VLD4DUPd8Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1075def VLD4DUPd16Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1076def VLD4DUPd32Pseudo : VLDQQPseudo<IIC_VLD4dup>;
1077
1078// ...with double-spaced registers (not used for codegen):
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001079def VLD4DUPd8x2 : VLD4DUP<{0,0,1,?}, "8">;
1080def VLD4DUPd16x2 : VLD4DUP<{0,1,1,?}, "16">;
1081def VLD4DUPd32x2 : VLD4DUP<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001082
1083// ...with address register writeback:
1084class VLD4DUPWB<bits<4> op7_4, string Dt>
1085 : NLdSt<1, 0b10, 0b1111, op7_4,
1086 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001087 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD4dupu,
Bob Wilson6c4c9822010-11-30 00:00:35 +00001088 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn$Rm",
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001089 "$Rn.addr = $wb", []> {
1090 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001091 let DecoderMethod = "DecodeVLD4DupInstruction";
Bob Wilson6c4c9822010-11-30 00:00:35 +00001092}
1093
Bob Wilson8e0c7b52010-11-30 00:00:42 +00001094def VLD4DUPd8_UPD : VLD4DUPWB<{0,0,0,0}, "8">;
1095def VLD4DUPd16_UPD : VLD4DUPWB<{0,1,0,?}, "16">;
1096def VLD4DUPd32_UPD : VLD4DUPWB<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
1097
1098def VLD4DUPd8x2_UPD : VLD4DUPWB<{0,0,1,0}, "8">;
1099def VLD4DUPd16x2_UPD : VLD4DUPWB<{0,1,1,?}, "16">;
1100def VLD4DUPd32x2_UPD : VLD4DUPWB<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +00001101
1102def VLD4DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1103def VLD4DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1104def VLD4DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
1105
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001106} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +00001107
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001108let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +00001109
Bob Wilson709d5922010-08-25 23:27:42 +00001110// Classes for VST* pseudo-instructions with multi-register operands.
1111// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +00001112class VSTQPseudo<InstrItinClass itin>
1113 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
1114class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001115 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001116 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001117 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001118class VSTQQPseudo<InstrItinClass itin>
1119 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
1120class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001121 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001122 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001123 "$addr.addr = $wb">;
Bob Wilson7de68142011-02-07 17:43:15 +00001124class VSTQQQQPseudo<InstrItinClass itin>
1125 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src), itin, "">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001126class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001127 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +00001128 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001129 "$addr.addr = $wb">;
1130
Bob Wilson11d98992010-03-23 06:20:33 +00001131// VST1 : Vector Store (multiple single elements)
1132class VST1D<bits<4> op7_4, string Dt>
Owen Andersonf431eda2010-11-02 23:47:29 +00001133 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, DPR:$Vd),
1134 IIC_VST1, "vst1", Dt, "\\{$Vd\\}, $Rn", "", []> {
1135 let Rm = 0b1111;
1136 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001137 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001138}
Bob Wilson11d98992010-03-23 06:20:33 +00001139class VST1Q<bits<4> op7_4, string Dt>
1140 : NLdSt<0,0b00,0b1010,op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001141 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2), IIC_VST1x2,
1142 "vst1", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
1143 let Rm = 0b1111;
1144 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001145 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001146}
Bob Wilson11d98992010-03-23 06:20:33 +00001147
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001148def VST1d8 : VST1D<{0,0,0,?}, "8">;
1149def VST1d16 : VST1D<{0,1,0,?}, "16">;
1150def VST1d32 : VST1D<{1,0,0,?}, "32">;
1151def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001152
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001153def VST1q8 : VST1Q<{0,0,?,?}, "8">;
1154def VST1q16 : VST1Q<{0,1,?,?}, "16">;
1155def VST1q32 : VST1Q<{1,0,?,?}, "32">;
1156def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001157
Evan Cheng60ff8792010-10-11 22:03:18 +00001158def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
1159def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
1160def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
1161def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001162
Bob Wilson25eb5012010-03-20 20:54:36 +00001163// ...with address register writeback:
1164class VST1DWB<bits<4> op7_4, string Dt>
1165 : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001166 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd), IIC_VST1u,
1167 "vst1", Dt, "\\{$Vd\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1168 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001169 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001170}
Bob Wilson25eb5012010-03-20 20:54:36 +00001171class VST1QWB<bits<4> op7_4, string Dt>
1172 : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001173 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1174 IIC_VST1x2u, "vst1", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1175 "$Rn.addr = $wb", []> {
1176 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001177 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001178}
Bob Wilson25eb5012010-03-20 20:54:36 +00001179
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001180def VST1d8_UPD : VST1DWB<{0,0,0,?}, "8">;
1181def VST1d16_UPD : VST1DWB<{0,1,0,?}, "16">;
1182def VST1d32_UPD : VST1DWB<{1,0,0,?}, "32">;
1183def VST1d64_UPD : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001184
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001185def VST1q8_UPD : VST1QWB<{0,0,?,?}, "8">;
1186def VST1q16_UPD : VST1QWB<{0,1,?,?}, "16">;
1187def VST1q32_UPD : VST1QWB<{1,0,?,?}, "32">;
1188def VST1q64_UPD : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001189
Evan Cheng60ff8792010-10-11 22:03:18 +00001190def VST1q8Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1191def VST1q16Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1192def VST1q32Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1193def VST1q64Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001194
Bob Wilson052ba452010-03-22 18:22:06 +00001195// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +00001196class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +00001197 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001198 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3),
1199 IIC_VST1x3, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1200 let Rm = 0b1111;
1201 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001202 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001203}
Bob Wilson25eb5012010-03-20 20:54:36 +00001204class VST1D3WB<bits<4> op7_4, string Dt>
1205 : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001206 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001207 DPR:$Vd, DPR:$src2, DPR:$src3),
Owen Andersonf431eda2010-11-02 23:47:29 +00001208 IIC_VST1x3u, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1209 "$Rn.addr = $wb", []> {
1210 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001211 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001212}
Bob Wilson052ba452010-03-22 18:22:06 +00001213
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001214def VST1d8T : VST1D3<{0,0,0,?}, "8">;
1215def VST1d16T : VST1D3<{0,1,0,?}, "16">;
1216def VST1d32T : VST1D3<{1,0,0,?}, "32">;
1217def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001218
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001219def VST1d8T_UPD : VST1D3WB<{0,0,0,?}, "8">;
1220def VST1d16T_UPD : VST1D3WB<{0,1,0,?}, "16">;
1221def VST1d32T_UPD : VST1D3WB<{1,0,0,?}, "32">;
1222def VST1d64T_UPD : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001223
Evan Cheng60ff8792010-10-11 22:03:18 +00001224def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
1225def VST1d64TPseudo_UPD : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001226
Bob Wilson052ba452010-03-22 18:22:06 +00001227// ...with 4 registers (some of these are only for the disassembler):
1228class VST1D4<bits<4> op7_4, string Dt>
1229 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001230 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1231 IIC_VST1x4, "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn", "",
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001232 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001233 let Rm = 0b1111;
1234 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001235 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001236}
Bob Wilson25eb5012010-03-20 20:54:36 +00001237class VST1D4WB<bits<4> op7_4, string Dt>
1238 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001239 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001240 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST1x4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001241 "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1242 "$Rn.addr = $wb", []> {
1243 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001244 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001245}
Bob Wilson25eb5012010-03-20 20:54:36 +00001246
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001247def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
1248def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
1249def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
1250def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001251
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001252def VST1d8Q_UPD : VST1D4WB<{0,0,?,?}, "8">;
1253def VST1d16Q_UPD : VST1D4WB<{0,1,?,?}, "16">;
1254def VST1d32Q_UPD : VST1D4WB<{1,0,?,?}, "32">;
1255def VST1d64Q_UPD : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +00001256
Evan Cheng60ff8792010-10-11 22:03:18 +00001257def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
1258def VST1d64QPseudo_UPD : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +00001259
Bob Wilsonb36ec862009-08-06 18:47:44 +00001260// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001261class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
1262 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001263 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2),
1264 IIC_VST2, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
1265 let Rm = 0b1111;
1266 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001267 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001268}
Bob Wilson95808322010-03-18 20:18:39 +00001269class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +00001270 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001271 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1272 IIC_VST2x2, "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersond2f37942010-11-02 21:16:58 +00001273 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001274 let Rm = 0b1111;
1275 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001276 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001277}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001278
Owen Andersond2f37942010-11-02 21:16:58 +00001279def VST2d8 : VST2D<0b1000, {0,0,?,?}, "8">;
1280def VST2d16 : VST2D<0b1000, {0,1,?,?}, "16">;
1281def VST2d32 : VST2D<0b1000, {1,0,?,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001282
Owen Andersond2f37942010-11-02 21:16:58 +00001283def VST2q8 : VST2Q<{0,0,?,?}, "8">;
1284def VST2q16 : VST2Q<{0,1,?,?}, "16">;
1285def VST2q32 : VST2Q<{1,0,?,?}, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +00001286
Evan Cheng60ff8792010-10-11 22:03:18 +00001287def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
1288def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
1289def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001290
Evan Cheng60ff8792010-10-11 22:03:18 +00001291def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
1292def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
1293def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001294
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001295// ...with address register writeback:
1296class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1297 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001298 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1299 IIC_VST2u, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1300 "$Rn.addr = $wb", []> {
1301 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001302 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001303}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001304class VST2QWB<bits<4> op7_4, string Dt>
1305 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001306 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersond2f37942010-11-02 21:16:58 +00001307 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST2x2u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001308 "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1309 "$Rn.addr = $wb", []> {
1310 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001311 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersond2f37942010-11-02 21:16:58 +00001312}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001313
Owen Andersond2f37942010-11-02 21:16:58 +00001314def VST2d8_UPD : VST2DWB<0b1000, {0,0,?,?}, "8">;
1315def VST2d16_UPD : VST2DWB<0b1000, {0,1,?,?}, "16">;
1316def VST2d32_UPD : VST2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001317
Owen Andersond2f37942010-11-02 21:16:58 +00001318def VST2q8_UPD : VST2QWB<{0,0,?,?}, "8">;
1319def VST2q16_UPD : VST2QWB<{0,1,?,?}, "16">;
1320def VST2q32_UPD : VST2QWB<{1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001321
Evan Cheng60ff8792010-10-11 22:03:18 +00001322def VST2d8Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1323def VST2d16Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1324def VST2d32Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001325
Evan Cheng60ff8792010-10-11 22:03:18 +00001326def VST2q8Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1327def VST2q16Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1328def VST2q32Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001329
Bob Wilson068b18b2010-03-20 21:15:48 +00001330// ...with double-spaced registers (for disassembly only):
Owen Andersond2f37942010-11-02 21:16:58 +00001331def VST2b8 : VST2D<0b1001, {0,0,?,?}, "8">;
1332def VST2b16 : VST2D<0b1001, {0,1,?,?}, "16">;
1333def VST2b32 : VST2D<0b1001, {1,0,?,?}, "32">;
1334def VST2b8_UPD : VST2DWB<0b1001, {0,0,?,?}, "8">;
1335def VST2b16_UPD : VST2DWB<0b1001, {0,1,?,?}, "16">;
1336def VST2b32_UPD : VST2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +00001337
Bob Wilsonb36ec862009-08-06 18:47:44 +00001338// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001339class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
1340 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001341 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3,
1342 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1343 let Rm = 0b1111;
1344 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001345 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001346}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001347
Owen Andersona1a45fd2010-11-02 21:47:03 +00001348def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">;
1349def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">;
1350def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001351
Evan Cheng60ff8792010-10-11 22:03:18 +00001352def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1353def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1354def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001355
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001356// ...with address register writeback:
1357class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1358 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001359 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001360 DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001361 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1362 "$Rn.addr = $wb", []> {
1363 let Inst{4} = Rn{4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001364 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001365}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001366
Owen Andersona1a45fd2010-11-02 21:47:03 +00001367def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">;
1368def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">;
1369def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001370
Evan Cheng60ff8792010-10-11 22:03:18 +00001371def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1372def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1373def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001374
Bob Wilson7de68142011-02-07 17:43:15 +00001375// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001376def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">;
1377def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">;
1378def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">;
1379def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">;
1380def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">;
1381def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001382
Evan Cheng60ff8792010-10-11 22:03:18 +00001383def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1384def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1385def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001386
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001387// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001388def VST3q8oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1389def VST3q16oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1390def VST3q32oddPseudo : VSTQQQQPseudo<IIC_VST3>;
1391
Evan Cheng60ff8792010-10-11 22:03:18 +00001392def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1393def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1394def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +00001395
Bob Wilsonb36ec862009-08-06 18:47:44 +00001396// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001397class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1398 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001399 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1400 IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersona1a45fd2010-11-02 21:47:03 +00001401 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001402 let Rm = 0b1111;
1403 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001404 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001405}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001406
Owen Andersona1a45fd2010-11-02 21:47:03 +00001407def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">;
1408def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">;
1409def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001410
Evan Cheng60ff8792010-10-11 22:03:18 +00001411def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1412def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1413def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +00001414
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001415// ...with address register writeback:
1416class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1417 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001418 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001419 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001420 "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1421 "$Rn.addr = $wb", []> {
1422 let Inst{5-4} = Rn{5-4};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001423 let DecoderMethod = "DecodeVSTInstruction";
Owen Andersona1a45fd2010-11-02 21:47:03 +00001424}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001425
Owen Andersona1a45fd2010-11-02 21:47:03 +00001426def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">;
1427def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">;
1428def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001429
Evan Cheng60ff8792010-10-11 22:03:18 +00001430def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1431def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1432def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001433
Bob Wilson7de68142011-02-07 17:43:15 +00001434// ...with double-spaced registers:
Owen Andersona1a45fd2010-11-02 21:47:03 +00001435def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">;
1436def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">;
1437def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">;
1438def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">;
1439def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">;
1440def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001441
Evan Cheng60ff8792010-10-11 22:03:18 +00001442def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1443def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1444def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001445
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001446// ...alternate versions to be allocated odd register numbers:
Bob Wilson7de68142011-02-07 17:43:15 +00001447def VST4q8oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1448def VST4q16oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1449def VST4q32oddPseudo : VSTQQQQPseudo<IIC_VST4>;
1450
Evan Cheng60ff8792010-10-11 22:03:18 +00001451def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1452def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1453def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001454
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001455} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1456
Bob Wilson8466fa12010-09-13 23:01:35 +00001457// Classes for VST*LN pseudo-instructions with multi-register operands.
1458// These are expanded to real instructions after register allocation.
1459class VSTQLNPseudo<InstrItinClass itin>
1460 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1461 itin, "">;
1462class VSTQLNWBPseudo<InstrItinClass itin>
1463 : PseudoNLdSt<(outs GPR:$wb),
1464 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1465 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1466class VSTQQLNPseudo<InstrItinClass itin>
1467 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
1468 itin, "">;
1469class VSTQQLNWBPseudo<InstrItinClass itin>
1470 : PseudoNLdSt<(outs GPR:$wb),
1471 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
1472 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1473class VSTQQQQLNPseudo<InstrItinClass itin>
1474 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
1475 itin, "">;
1476class VSTQQQQLNWBPseudo<InstrItinClass itin>
1477 : PseudoNLdSt<(outs GPR:$wb),
1478 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
1479 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1480
Bob Wilsonb07c1712009-10-07 21:53:04 +00001481// VST1LN : Vector Store (single element from one lane)
Bob Wilsond168cef2010-11-03 16:24:53 +00001482class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1483 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001484 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001485 (ins addrmode6:$Rn, DPR:$Vd, nohash_imm:$lane),
Bob Wilsond168cef2010-11-03 16:24:53 +00001486 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
1487 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6:$Rn)]> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001488 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001489 let DecoderMethod = "DecodeVST1LN";
Owen Andersone95c9462010-11-02 21:54:45 +00001490}
Mon P Wang183c6272011-05-09 17:47:27 +00001491class VST1LN32<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1492 PatFrag StoreOp, SDNode ExtractOp>
1493 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
1494 (ins addrmode6oneL32:$Rn, DPR:$Vd, nohash_imm:$lane),
1495 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00001496 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6oneL32:$Rn)]>{
Mon P Wang183c6272011-05-09 17:47:27 +00001497 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001498 let DecoderMethod = "DecodeVST1LN";
Mon P Wang183c6272011-05-09 17:47:27 +00001499}
Bob Wilsond168cef2010-11-03 16:24:53 +00001500class VST1QLNPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1501 : VSTQLNPseudo<IIC_VST1ln> {
1502 let Pattern = [(StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1503 addrmode6:$addr)];
1504}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001505
Bob Wilsond168cef2010-11-03 16:24:53 +00001506def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8", v8i8, truncstorei8,
1507 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001508 let Inst{7-5} = lane{2-0};
1509}
Bob Wilsond168cef2010-11-03 16:24:53 +00001510def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16", v4i16, truncstorei16,
1511 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001512 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001513 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001514}
Mon P Wang183c6272011-05-09 17:47:27 +00001515
1516def VST1LNd32 : VST1LN32<0b1000, {?,0,?,?}, "32", v2i32, store, extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001517 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001518 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001519}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001520
Bob Wilsond168cef2010-11-03 16:24:53 +00001521def VST1LNq8Pseudo : VST1QLNPseudo<v16i8, truncstorei8, NEONvgetlaneu>;
1522def VST1LNq16Pseudo : VST1QLNPseudo<v8i16, truncstorei16, NEONvgetlaneu>;
1523def VST1LNq32Pseudo : VST1QLNPseudo<v4i32, store, extractelt>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001524
Bob Wilson746fa172010-12-10 22:13:32 +00001525def : Pat<(store (extractelt (v2f32 DPR:$src), imm:$lane), addrmode6:$addr),
1526 (VST1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
1527def : Pat<(store (extractelt (v4f32 QPR:$src), imm:$lane), addrmode6:$addr),
1528 (VST1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
1529
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001530// ...with address register writeback:
Bob Wilsonda525062011-02-25 06:42:42 +00001531class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1532 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001533 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001534 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersone95c9462010-11-02 21:54:45 +00001535 DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001536 "\\{$Vd[$lane]\\}, $Rn$Rm",
Bob Wilsonda525062011-02-25 06:42:42 +00001537 "$Rn.addr = $wb",
1538 [(set GPR:$wb, (StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane),
Owen Anderson7a2e1772011-08-15 18:44:44 +00001539 addrmode6:$Rn, am6offset:$Rm))]> {
1540 let DecoderMethod = "DecodeVST1LN";
1541}
Bob Wilsonda525062011-02-25 06:42:42 +00001542class VST1QLNWBPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1543 : VSTQLNWBPseudo<IIC_VST1lnu> {
1544 let Pattern = [(set GPR:$wb, (StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1545 addrmode6:$addr, am6offset:$offset))];
1546}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001547
Bob Wilsonda525062011-02-25 06:42:42 +00001548def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8", v8i8, post_truncsti8,
1549 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001550 let Inst{7-5} = lane{2-0};
1551}
Bob Wilsonda525062011-02-25 06:42:42 +00001552def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16", v4i16, post_truncsti16,
1553 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001554 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001555 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001556}
Bob Wilsonda525062011-02-25 06:42:42 +00001557def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32", v2i32, post_store,
1558 extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001559 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001560 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001561}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001562
Bob Wilsonda525062011-02-25 06:42:42 +00001563def VST1LNq8Pseudo_UPD : VST1QLNWBPseudo<v16i8, post_truncsti8, NEONvgetlaneu>;
1564def VST1LNq16Pseudo_UPD : VST1QLNWBPseudo<v8i16, post_truncsti16,NEONvgetlaneu>;
1565def VST1LNq32Pseudo_UPD : VST1QLNWBPseudo<v4i32, post_store, extractelt>;
1566
1567let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson63c90632009-10-07 20:49:18 +00001568
Bob Wilson8a3198b2009-09-01 18:51:56 +00001569// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001570class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001571 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001572 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane),
1573 IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001574 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001575 let Rm = 0b1111;
1576 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001577 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001578}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001579
Owen Andersonb20594f2010-11-02 22:18:18 +00001580def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> {
1581 let Inst{7-5} = lane{2-0};
1582}
1583def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> {
1584 let Inst{7-6} = lane{1-0};
1585}
1586def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> {
1587 let Inst{7} = lane{0};
1588}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001589
Evan Cheng60ff8792010-10-11 22:03:18 +00001590def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1591def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1592def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001593
Bob Wilson41315282010-03-20 20:39:53 +00001594// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001595def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> {
1596 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001597 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001598}
1599def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> {
1600 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001601 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001602}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001603
Evan Cheng60ff8792010-10-11 22:03:18 +00001604def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
1605def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001606
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001607// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001608class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001609 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001610 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +00001611 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001612 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Owen Andersonb20594f2010-11-02 22:18:18 +00001613 "$addr.addr = $wb", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001614 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001615 let DecoderMethod = "DecodeVST2LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001616}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001617
Owen Andersonb20594f2010-11-02 22:18:18 +00001618def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> {
1619 let Inst{7-5} = lane{2-0};
1620}
1621def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> {
1622 let Inst{7-6} = lane{1-0};
1623}
1624def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> {
1625 let Inst{7} = lane{0};
1626}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001627
Evan Cheng60ff8792010-10-11 22:03:18 +00001628def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1629def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1630def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001631
Owen Andersonb20594f2010-11-02 22:18:18 +00001632def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> {
1633 let Inst{7-6} = lane{1-0};
1634}
1635def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> {
1636 let Inst{7} = lane{0};
1637}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001638
Evan Cheng60ff8792010-10-11 22:03:18 +00001639def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
1640def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001641
Bob Wilson8a3198b2009-09-01 18:51:56 +00001642// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001643class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001644 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001645 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +00001646 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001647 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> {
1648 let Rm = 0b1111;
Owen Anderson7a2e1772011-08-15 18:44:44 +00001649 let DecoderMethod = "DecodeVST3LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001650}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001651
Owen Andersonb20594f2010-11-02 22:18:18 +00001652def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> {
1653 let Inst{7-5} = lane{2-0};
1654}
1655def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> {
1656 let Inst{7-6} = lane{1-0};
1657}
1658def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> {
1659 let Inst{7} = lane{0};
1660}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001661
Evan Cheng60ff8792010-10-11 22:03:18 +00001662def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1663def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1664def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001665
Bob Wilson41315282010-03-20 20:39:53 +00001666// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001667def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> {
1668 let Inst{7-6} = lane{1-0};
1669}
1670def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> {
1671 let Inst{7} = lane{0};
1672}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001673
Evan Cheng60ff8792010-10-11 22:03:18 +00001674def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
1675def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001676
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001677// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001678class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001679 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001680 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001681 DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001682 IIC_VST3lnu, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001683 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm",
Owen Anderson7a2e1772011-08-15 18:44:44 +00001684 "$Rn.addr = $wb", []> {
1685 let DecoderMethod = "DecodeVST3LN";
1686}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001687
Owen Andersonb20594f2010-11-02 22:18:18 +00001688def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> {
1689 let Inst{7-5} = lane{2-0};
1690}
1691def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> {
1692 let Inst{7-6} = lane{1-0};
1693}
1694def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> {
1695 let Inst{7} = lane{0};
1696}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001697
Evan Cheng60ff8792010-10-11 22:03:18 +00001698def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1699def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1700def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001701
Owen Andersonb20594f2010-11-02 22:18:18 +00001702def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> {
1703 let Inst{7-6} = lane{1-0};
1704}
1705def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> {
1706 let Inst{7} = lane{0};
1707}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001708
Evan Cheng60ff8792010-10-11 22:03:18 +00001709def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
1710def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001711
Bob Wilson8a3198b2009-09-01 18:51:56 +00001712// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001713class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001714 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001715 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00001716 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001717 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001718 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001719 let Rm = 0b1111;
1720 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001721 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001722}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001723
Owen Andersonb20594f2010-11-02 22:18:18 +00001724def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> {
1725 let Inst{7-5} = lane{2-0};
1726}
1727def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> {
1728 let Inst{7-6} = lane{1-0};
1729}
1730def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> {
1731 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001732 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001733}
Bob Wilson56311392009-10-09 00:01:36 +00001734
Evan Cheng60ff8792010-10-11 22:03:18 +00001735def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1736def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1737def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001738
Bob Wilson41315282010-03-20 20:39:53 +00001739// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001740def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> {
1741 let Inst{7-6} = lane{1-0};
1742}
1743def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> {
1744 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001745 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001746}
Bob Wilson56311392009-10-09 00:01:36 +00001747
Evan Cheng60ff8792010-10-11 22:03:18 +00001748def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
1749def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00001750
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001751// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001752class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001753 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001754 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001755 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001756 IIC_VST4lnu, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001757 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm",
1758 "$Rn.addr = $wb", []> {
1759 let Inst{4} = Rn{4};
Owen Anderson7a2e1772011-08-15 18:44:44 +00001760 let DecoderMethod = "DecodeVST4LN";
Owen Andersonb20594f2010-11-02 22:18:18 +00001761}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001762
Owen Andersonb20594f2010-11-02 22:18:18 +00001763def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> {
1764 let Inst{7-5} = lane{2-0};
1765}
1766def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> {
1767 let Inst{7-6} = lane{1-0};
1768}
1769def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> {
1770 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001771 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001772}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001773
Evan Cheng60ff8792010-10-11 22:03:18 +00001774def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1775def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1776def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001777
Owen Andersonb20594f2010-11-02 22:18:18 +00001778def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> {
1779 let Inst{7-6} = lane{1-0};
1780}
1781def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> {
1782 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001783 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001784}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001785
Evan Cheng60ff8792010-10-11 22:03:18 +00001786def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
1787def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001788
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001789} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00001790
Bob Wilson205a5ca2009-07-08 18:11:30 +00001791
Bob Wilson5bafff32009-06-22 23:27:02 +00001792//===----------------------------------------------------------------------===//
1793// NEON pattern fragments
1794//===----------------------------------------------------------------------===//
1795
1796// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001797def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001798 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1799 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001800}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001801def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001802 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1803 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001804}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001805def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001806 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1807 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001808}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001809def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001810 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1811 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001812}]>;
1813
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00001814// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001815def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001816 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
1817 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001818}]>;
1819
Bob Wilson5bafff32009-06-22 23:27:02 +00001820// Translate lane numbers from Q registers to D subregs.
1821def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001822 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001823}]>;
1824def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001825 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001826}]>;
1827def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001828 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001829}]>;
1830
1831//===----------------------------------------------------------------------===//
1832// Instruction Classes
1833//===----------------------------------------------------------------------===//
1834
Bob Wilson4711d5c2010-12-13 23:02:37 +00001835// Basic 2-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001836class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001837 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1838 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001839 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
1840 (ins DPR:$Vm), IIC_VUNAD, OpcodeStr, Dt,"$Vd, $Vm", "",
1841 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001842class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001843 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1844 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001845 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
1846 (ins QPR:$Vm), IIC_VUNAQ, OpcodeStr, Dt,"$Vd, $Vm", "",
1847 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001848
Bob Wilson69bfbd62010-02-17 22:42:54 +00001849// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001850class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001851 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001852 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001853 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001854 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
1855 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1856 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001857class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00001858 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001859 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001860 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001861 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
1862 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1863 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001864
Bob Wilson973a0742010-08-30 20:02:30 +00001865// Narrow 2-register operations.
1866class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1867 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1868 InstrItinClass itin, string OpcodeStr, string Dt,
1869 ValueType TyD, ValueType TyQ, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001870 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
1871 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1872 [(set DPR:$Vd, (TyD (OpNode (TyQ QPR:$Vm))))]>;
Bob Wilson973a0742010-08-30 20:02:30 +00001873
Bob Wilson5bafff32009-06-22 23:27:02 +00001874// Narrow 2-register intrinsics.
1875class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1876 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001877 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00001878 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001879 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
1880 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1881 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001882
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001883// Long 2-register operations (currently only used for VMOVL).
1884class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1885 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1886 InstrItinClass itin, string OpcodeStr, string Dt,
1887 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001888 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
1889 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1890 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001891
Bob Wilson04063562010-12-15 22:14:12 +00001892// Long 2-register intrinsics.
1893class N2VLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1894 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1895 InstrItinClass itin, string OpcodeStr, string Dt,
1896 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
1897 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
1898 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1899 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vm))))]>;
1900
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001901// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00001902class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00001903 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$Vd, DPR:$Vm),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001904 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Owen Andersonca6945e2010-12-01 00:28:25 +00001905 OpcodeStr, Dt, "$Vd, $Vm",
1906 "$src1 = $Vd, $src2 = $Vm", []>;
David Goodwin127221f2009-09-23 21:38:08 +00001907class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00001908 InstrItinClass itin, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00001909 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$Vd, QPR:$Vm),
1910 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$Vd, $Vm",
1911 "$src1 = $Vd, $src2 = $Vm", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001912
Bob Wilson4711d5c2010-12-13 23:02:37 +00001913// Basic 3-register operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001914class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001915 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001916 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001917 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001918 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1919 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1920 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001921 let isCommutable = Commutable;
1922}
1923// Same as N3VD but no data type.
1924class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1925 InstrItinClass itin, string OpcodeStr,
1926 ValueType ResTy, ValueType OpTy,
1927 SDNode OpNode, bit Commutable>
1928 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Jim Grosbachefaeb412010-11-19 22:36:02 +00001929 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1930 OpcodeStr, "$Vd, $Vn, $Vm", "",
1931 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001932 let isCommutable = Commutable;
1933}
Johnny Chen897dd0c2010-03-27 01:03:13 +00001934
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001935class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001936 InstrItinClass itin, string OpcodeStr, string Dt,
1937 ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001938 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001939 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
1940 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1941 [(set (Ty DPR:$Vd),
1942 (Ty (ShOp (Ty DPR:$Vn),
1943 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001944 let isCommutable = 0;
1945}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001946class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001947 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001948 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001949 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
1950 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$Vd, $Vn, $Vm[$lane]","",
1951 [(set (Ty DPR:$Vd),
1952 (Ty (ShOp (Ty DPR:$Vn),
1953 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001954 let isCommutable = 0;
1955}
1956
Bob Wilson5bafff32009-06-22 23:27:02 +00001957class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001958 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001959 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001960 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00001961 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1962 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1963 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001964 let isCommutable = Commutable;
1965}
1966class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1967 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001968 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00001969 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00001970 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1971 OpcodeStr, "$Vd, $Vn, $Vm", "",
1972 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001973 let isCommutable = Commutable;
1974}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001975class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001976 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001977 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001978 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001979 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
1980 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1981 [(set (ResTy QPR:$Vd),
1982 (ResTy (ShOp (ResTy QPR:$Vn),
1983 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001984 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001985 let isCommutable = 0;
1986}
Bob Wilson9abe19d2010-02-17 00:31:29 +00001987class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001988 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00001989 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001990 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
1991 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$Vd, $Vn, $Vm[$lane]","",
1992 [(set (ResTy QPR:$Vd),
1993 (ResTy (ShOp (ResTy QPR:$Vn),
1994 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001995 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001996 let isCommutable = 0;
1997}
Bob Wilson5bafff32009-06-22 23:27:02 +00001998
1999// Basic 3-register intrinsics, both double- and quad-register.
2000class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002001 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002002 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002003 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002004 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
2005 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2006 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002007 let isCommutable = Commutable;
2008}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002009class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002010 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002011 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002012 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
2013 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2014 [(set (Ty DPR:$Vd),
2015 (Ty (IntOp (Ty DPR:$Vn),
2016 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002017 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002018 let isCommutable = 0;
2019}
David Goodwin658ea602009-09-25 18:38:29 +00002020class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002021 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002022 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002023 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
2024 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2025 [(set (Ty DPR:$Vd),
2026 (Ty (IntOp (Ty DPR:$Vn),
2027 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002028 let isCommutable = 0;
2029}
Owen Anderson3557d002010-10-26 20:56:57 +00002030class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2031 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002032 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002033 : N3V<op24, op23, op21_20, op11_8, 0, op4,
2034 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
2035 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2036 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002037 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002038}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002039
Bob Wilson5bafff32009-06-22 23:27:02 +00002040class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002041 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002042 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002043 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00002044 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
2045 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2046 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002047 let isCommutable = Commutable;
2048}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002049class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002050 string OpcodeStr, string Dt,
2051 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002052 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002053 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
2054 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2055 [(set (ResTy QPR:$Vd),
2056 (ResTy (IntOp (ResTy QPR:$Vn),
2057 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002058 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002059 let isCommutable = 0;
2060}
David Goodwin658ea602009-09-25 18:38:29 +00002061class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002062 string OpcodeStr, string Dt,
2063 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002064 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002065 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
2066 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2067 [(set (ResTy QPR:$Vd),
2068 (ResTy (IntOp (ResTy QPR:$Vn),
2069 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002070 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002071 let isCommutable = 0;
2072}
Owen Anderson3557d002010-10-26 20:56:57 +00002073class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2074 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002075 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002076 : N3V<op24, op23, op21_20, op11_8, 1, op4,
2077 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
2078 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
2079 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00002080 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00002081}
Bob Wilson5bafff32009-06-22 23:27:02 +00002082
Bob Wilson4711d5c2010-12-13 23:02:37 +00002083// Multiply-Add/Sub operations: double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00002084class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002085 InstrItinClass itin, string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002086 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002087 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002088 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2089 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2090 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2091 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
2092
David Goodwin658ea602009-09-25 18:38:29 +00002093class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002094 string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00002095 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002096 : N3VLane32<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002097 (outs DPR:$Vd),
2098 (ins DPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002099 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002100 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2101 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002102 (Ty (ShOp (Ty DPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002103 (Ty (MulOp DPR:$Vn,
2104 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002105 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002106class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002107 string OpcodeStr, string Dt,
2108 ValueType Ty, SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002109 : N3VLane16<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00002110 (outs DPR:$Vd),
2111 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002112 NVMulSLFrm, itin,
Owen Anderson18341e92010-10-22 18:54:37 +00002113 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2114 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002115 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00002116 (Ty (MulOp DPR:$Vn,
2117 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002118 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002119
Bob Wilson5bafff32009-06-22 23:27:02 +00002120class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002121 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
Evan Cheng48575f62010-12-05 22:04:16 +00002122 SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00002123 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00002124 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2125 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2126 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2127 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002128class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002129 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Evan Cheng48575f62010-12-05 22:04:16 +00002130 SDPatternOperator MulOp, SDPatternOperator ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002131 : N3VLane32<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002132 (outs QPR:$Vd),
2133 (ins QPR:$src1, QPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002134 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002135 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2136 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002137 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002138 (ResTy (MulOp QPR:$Vn,
2139 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002140 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002141class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002142 string OpcodeStr, string Dt,
2143 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002144 SDNode MulOp, SDNode ShOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002145 : N3VLane16<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002146 (outs QPR:$Vd),
2147 (ins QPR:$src1, QPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002148 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002149 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2150 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002151 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002152 (ResTy (MulOp QPR:$Vn,
2153 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002154 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002155
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002156// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
2157class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2158 InstrItinClass itin, string OpcodeStr, string Dt,
2159 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2160 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002161 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2162 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2163 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2164 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002165class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2166 InstrItinClass itin, string OpcodeStr, string Dt,
2167 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2168 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002169 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2170 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2171 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2172 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002173
Bob Wilson5bafff32009-06-22 23:27:02 +00002174// Neon 3-argument intrinsics, both double- and quad-register.
2175// The destination register is also used as the first source operand register.
2176class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002177 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002178 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002179 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002180 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2181 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2182 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$src1),
2183 (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002184class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002185 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002186 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002187 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002188 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2189 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2190 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$src1),
2191 (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002192
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002193// Long Multiply-Add/Sub operations.
2194class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2195 InstrItinClass itin, string OpcodeStr, string Dt,
2196 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
2197 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00002198 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2199 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2200 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2201 (TyQ (MulOp (TyD DPR:$Vn),
2202 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002203class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2204 InstrItinClass itin, string OpcodeStr, string Dt,
2205 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002206 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Owen Andersonca6945e2010-12-01 00:28:25 +00002207 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002208 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002209 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2210 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002211 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002212 (TyQ (MulOp (TyD DPR:$Vn),
2213 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002214 imm:$lane))))))]>;
2215class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2216 InstrItinClass itin, string OpcodeStr, string Dt,
2217 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002218 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
Owen Andersonca6945e2010-12-01 00:28:25 +00002219 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002220 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002221 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2222 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002223 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002224 (TyQ (MulOp (TyD DPR:$Vn),
2225 (TyD (NEONvduplane (TyD DPR_8:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002226 imm:$lane))))))]>;
2227
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002228// Long Intrinsic-Op vector operations with explicit extend (VABAL).
2229class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2230 InstrItinClass itin, string OpcodeStr, string Dt,
2231 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2232 SDNode OpNode>
2233 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00002234 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2235 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2236 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2237 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2238 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002239
Bob Wilson5bafff32009-06-22 23:27:02 +00002240// Neon Long 3-argument intrinsic. The destination register is
2241// a quad-register and is also used as the first source operand register.
2242class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002243 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002244 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002245 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00002246 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2247 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2248 [(set QPR:$Vd,
2249 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002250class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002251 string OpcodeStr, string Dt,
2252 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002253 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002254 (outs QPR:$Vd),
2255 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002256 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002257 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2258 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002259 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002260 (OpTy DPR:$Vn),
2261 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002262 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002263class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2264 InstrItinClass itin, string OpcodeStr, string Dt,
2265 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002266 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002267 (outs QPR:$Vd),
2268 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002269 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002270 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2271 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002272 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002273 (OpTy DPR:$Vn),
2274 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002275 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002276
Bob Wilson5bafff32009-06-22 23:27:02 +00002277// Narrowing 3-register intrinsics.
2278class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002279 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00002280 Intrinsic IntOp, bit Commutable>
2281 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002282 (outs DPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINi4D,
2283 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2284 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vn), (TyQ QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002285 let isCommutable = Commutable;
2286}
2287
Bob Wilson04d6c282010-08-29 05:57:34 +00002288// Long 3-register operations.
2289class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2290 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002291 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
2292 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002293 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2294 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2295 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002296 let isCommutable = Commutable;
2297}
2298class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2299 InstrItinClass itin, string OpcodeStr, string Dt,
2300 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002301 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002302 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
2303 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2304 [(set QPR:$Vd,
2305 (TyQ (OpNode (TyD DPR:$Vn),
2306 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002307class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2308 InstrItinClass itin, string OpcodeStr, string Dt,
2309 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002310 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002311 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
2312 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2313 [(set QPR:$Vd,
2314 (TyQ (OpNode (TyD DPR:$Vn),
2315 (TyD (NEONvduplane (TyD DPR_8:$Vm), imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002316
2317// Long 3-register operations with explicitly extended operands.
2318class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2319 InstrItinClass itin, string OpcodeStr, string Dt,
2320 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
2321 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00002322 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002323 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2324 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2325 [(set QPR:$Vd, (OpNode (TyQ (ExtOp (TyD DPR:$Vn))),
2326 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Owen Andersone0e6dc32010-10-21 18:09:17 +00002327 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00002328}
2329
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002330// Long 3-register intrinsics with explicit extend (VABDL).
2331class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2332 InstrItinClass itin, string OpcodeStr, string Dt,
2333 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2334 bit Commutable>
2335 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002336 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2337 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2338 [(set QPR:$Vd, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2339 (TyD DPR:$Vm))))))]> {
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002340 let isCommutable = Commutable;
2341}
2342
Bob Wilson5bafff32009-06-22 23:27:02 +00002343// Long 3-register intrinsics.
2344class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002345 InstrItinClass itin, string OpcodeStr, string Dt,
2346 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002347 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002348 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2349 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2350 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002351 let isCommutable = Commutable;
2352}
David Goodwin658ea602009-09-25 18:38:29 +00002353class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002354 string OpcodeStr, string Dt,
2355 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002356 : N3VLane32<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002357 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
2358 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2359 [(set (ResTy QPR:$Vd),
2360 (ResTy (IntOp (OpTy DPR:$Vn),
2361 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002362 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002363class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2364 InstrItinClass itin, string OpcodeStr, string Dt,
2365 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson6a7d36a2011-03-30 23:45:29 +00002366 : N3VLane16<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002367 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
2368 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2369 [(set (ResTy QPR:$Vd),
2370 (ResTy (IntOp (OpTy DPR:$Vn),
2371 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002372 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002373
Bob Wilson04d6c282010-08-29 05:57:34 +00002374// Wide 3-register operations.
2375class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2376 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
2377 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002378 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002379 (outs QPR:$Vd), (ins QPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VSUBiD,
2380 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2381 [(set QPR:$Vd, (OpNode (TyQ QPR:$Vn),
2382 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002383 let isCommutable = Commutable;
2384}
2385
2386// Pairwise long 2-register intrinsics, both double- and quad-register.
2387class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002388 bits<2> op17_16, bits<5> op11_7, bit op4,
2389 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002390 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002391 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2392 (ins DPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2393 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002394class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002395 bits<2> op17_16, bits<5> op11_7, bit op4,
2396 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002397 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002398 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2399 (ins QPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2400 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002401
2402// Pairwise long 2-register accumulate intrinsics,
2403// both double- and quad-register.
2404// The destination register is also used as the first source operand register.
2405class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002406 bits<2> op17_16, bits<5> op11_7, bit op4,
2407 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002408 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2409 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002410 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
2411 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2412 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002413class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002414 bits<2> op17_16, bits<5> op11_7, bit op4,
2415 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002416 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2417 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002418 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
2419 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2420 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002421
2422// Shift by immediate,
2423// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002424class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002425 Format f, InstrItinClass itin, Operand ImmTy,
2426 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002427 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002428 (outs DPR:$Vd), (ins DPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002429 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2430 [(set DPR:$Vd, (Ty (OpNode (Ty DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002431class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002432 Format f, InstrItinClass itin, Operand ImmTy,
2433 string OpcodeStr, string Dt, ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002434 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Bill Wendling7c6b6082011-03-08 23:48:09 +00002435 (outs QPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), f, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002436 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2437 [(set QPR:$Vd, (Ty (OpNode (Ty QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002438
Johnny Chen6c8648b2010-03-17 23:26:50 +00002439// Long shift by immediate.
2440class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
2441 string OpcodeStr, string Dt,
2442 ValueType ResTy, ValueType OpTy, SDNode OpNode>
2443 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002444 (outs QPR:$Vd), (ins DPR:$Vm, i32imm:$SIMM), N2RegVShLFrm,
2445 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2446 [(set QPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm),
Johnny Chen6c8648b2010-03-17 23:26:50 +00002447 (i32 imm:$SIMM))))]>;
2448
Bob Wilson5bafff32009-06-22 23:27:02 +00002449// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00002450class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002451 InstrItinClass itin, string OpcodeStr, string Dt,
Bill Wendlinga656b632011-03-01 01:00:59 +00002452 ValueType ResTy, ValueType OpTy, Operand ImmTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002453 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Bill Wendlinga656b632011-03-01 01:00:59 +00002454 (outs DPR:$Vd), (ins QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002455 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2456 [(set DPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm),
Bob Wilson5bafff32009-06-22 23:27:02 +00002457 (i32 imm:$SIMM))))]>;
2458
2459// Shift right by immediate and accumulate,
2460// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002461class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002462 Operand ImmTy, string OpcodeStr, string Dt,
2463 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002464 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002465 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002466 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2467 [(set DPR:$Vd, (Ty (add DPR:$src1,
2468 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002469class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002470 Operand ImmTy, string OpcodeStr, string Dt,
2471 ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002472 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendlingc04a9de2011-03-09 00:00:35 +00002473 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), N2RegVShRFrm, IIC_VPALiD,
Owen Andersondd31ed62010-10-27 17:29:29 +00002474 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2475 [(set QPR:$Vd, (Ty (add QPR:$src1,
2476 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002477
2478// Shift by immediate and insert,
2479// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002480class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002481 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2482 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002483 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002484 (ins DPR:$src1, DPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiD,
Owen Anderson0745c382010-10-27 17:40:08 +00002485 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2486 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002487class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Bill Wendling620d0cc2011-03-09 00:33:17 +00002488 Operand ImmTy, Format f, string OpcodeStr, string Dt,
2489 ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002490 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
Bill Wendling620d0cc2011-03-09 00:33:17 +00002491 (ins QPR:$src1, QPR:$Vm, ImmTy:$SIMM), f, IIC_VSHLiQ,
Owen Anderson0745c382010-10-27 17:40:08 +00002492 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2493 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002494
2495// Convert, with fractional bits immediate,
2496// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002497class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002498 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002499 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002500 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002501 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2502 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2503 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002504class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002505 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002506 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002507 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002508 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2509 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2510 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002511
2512//===----------------------------------------------------------------------===//
2513// Multiclasses
2514//===----------------------------------------------------------------------===//
2515
Bob Wilson916ac5b2009-10-03 04:44:16 +00002516// Abbreviations used in multiclass suffixes:
2517// Q = quarter int (8 bit) elements
2518// H = half int (16 bit) elements
2519// S = single int (32 bit) elements
2520// D = double int (64 bit) elements
2521
Bob Wilson094dd802010-12-18 00:42:58 +00002522// Neon 2-register vector operations and intrinsics.
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002523
Bob Wilson094dd802010-12-18 00:42:58 +00002524// Neon 2-register comparisons.
2525// source operand element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00002526multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2527 bits<5> op11_7, bit op4, string opc, string Dt,
Owen Andersonc24cb352010-11-08 23:21:22 +00002528 string asm, SDNode OpNode> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002529 // 64-bit vector types.
2530 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002531 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002532 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002533 [(set DPR:$Vd, (v8i8 (OpNode (v8i8 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002534 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002535 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002536 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002537 [(set DPR:$Vd, (v4i16 (OpNode (v4i16 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002538 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002539 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002540 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002541 [(set DPR:$Vd, (v2i32 (OpNode (v2i32 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002542 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002543 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002544 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002545 [(set DPR:$Vd, (v2i32 (OpNode (v2f32 DPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002546 let Inst{10} = 1; // overwrite F = 1
2547 }
2548
2549 // 128-bit vector types.
2550 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002551 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002552 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002553 [(set QPR:$Vd, (v16i8 (OpNode (v16i8 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002554 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002555 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002556 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002557 [(set QPR:$Vd, (v8i16 (OpNode (v8i16 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002558 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002559 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002560 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002561 [(set QPR:$Vd, (v4i32 (OpNode (v4i32 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002562 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002563 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002564 opc, "f32", asm, "",
Bob Wilson3deb4512010-12-18 00:04:33 +00002565 [(set QPR:$Vd, (v4i32 (OpNode (v4f32 QPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002566 let Inst{10} = 1; // overwrite F = 1
2567 }
2568}
2569
Bob Wilson094dd802010-12-18 00:42:58 +00002570
2571// Neon 2-register vector intrinsics,
2572// element sizes of 8, 16 and 32 bits:
2573multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2574 bits<5> op11_7, bit op4,
2575 InstrItinClass itinD, InstrItinClass itinQ,
2576 string OpcodeStr, string Dt, Intrinsic IntOp> {
2577 // 64-bit vector types.
2578 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2579 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
2580 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2581 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
2582 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2583 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
2584
2585 // 128-bit vector types.
2586 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
2587 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
2588 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
2589 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
2590 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
2591 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
2592}
2593
2594
2595// Neon Narrowing 2-register vector operations,
2596// source operand element sizes of 16, 32 and 64 bits:
2597multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2598 bits<5> op11_7, bit op6, bit op4,
2599 InstrItinClass itin, string OpcodeStr, string Dt,
2600 SDNode OpNode> {
2601 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2602 itin, OpcodeStr, !strconcat(Dt, "16"),
2603 v8i8, v8i16, OpNode>;
2604 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2605 itin, OpcodeStr, !strconcat(Dt, "32"),
2606 v4i16, v4i32, OpNode>;
2607 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2608 itin, OpcodeStr, !strconcat(Dt, "64"),
2609 v2i32, v2i64, OpNode>;
2610}
2611
2612// Neon Narrowing 2-register vector intrinsics,
2613// source operand element sizes of 16, 32 and 64 bits:
2614multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2615 bits<5> op11_7, bit op6, bit op4,
2616 InstrItinClass itin, string OpcodeStr, string Dt,
2617 Intrinsic IntOp> {
2618 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2619 itin, OpcodeStr, !strconcat(Dt, "16"),
2620 v8i8, v8i16, IntOp>;
2621 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2622 itin, OpcodeStr, !strconcat(Dt, "32"),
2623 v4i16, v4i32, IntOp>;
2624 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2625 itin, OpcodeStr, !strconcat(Dt, "64"),
2626 v2i32, v2i64, IntOp>;
2627}
2628
2629
2630// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
2631// source operand element sizes of 16, 32 and 64 bits:
2632multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
2633 string OpcodeStr, string Dt, SDNode OpNode> {
2634 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2635 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
2636 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2637 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2638 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2639 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2640}
2641
2642
Bob Wilson5bafff32009-06-22 23:27:02 +00002643// Neon 3-register vector operations.
2644
2645// First with only element sizes of 8, 16 and 32 bits:
2646multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002647 InstrItinClass itinD16, InstrItinClass itinD32,
2648 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002649 string OpcodeStr, string Dt,
2650 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002651 // 64-bit vector types.
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002652 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002653 OpcodeStr, !strconcat(Dt, "8"),
2654 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002655 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002656 OpcodeStr, !strconcat(Dt, "16"),
2657 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002658 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002659 OpcodeStr, !strconcat(Dt, "32"),
2660 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002661
2662 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00002663 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002664 OpcodeStr, !strconcat(Dt, "8"),
2665 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002666 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002667 OpcodeStr, !strconcat(Dt, "16"),
2668 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002669 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002670 OpcodeStr, !strconcat(Dt, "32"),
2671 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002672}
2673
Evan Chengf81bf152009-11-23 21:57:23 +00002674multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
2675 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
2676 v4i16, ShOp>;
2677 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002678 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002679 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00002680 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002681 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002682 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002683}
2684
Bob Wilson5bafff32009-06-22 23:27:02 +00002685// ....then also with element size 64 bits:
2686multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002687 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002688 string OpcodeStr, string Dt,
2689 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00002690 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002691 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00002692 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00002693 OpcodeStr, !strconcat(Dt, "64"),
2694 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002695 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002696 OpcodeStr, !strconcat(Dt, "64"),
2697 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002698}
2699
2700
Bob Wilson5bafff32009-06-22 23:27:02 +00002701// Neon 3-register vector intrinsics.
2702
2703// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002704multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002705 InstrItinClass itinD16, InstrItinClass itinD32,
2706 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002707 string OpcodeStr, string Dt,
2708 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002709 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002710 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002711 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002712 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002713 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002714 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002715 v2i32, v2i32, IntOp, Commutable>;
2716
2717 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002718 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002719 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002720 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002721 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002722 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002723 v4i32, v4i32, IntOp, Commutable>;
2724}
Owen Anderson3557d002010-10-26 20:56:57 +00002725multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2726 InstrItinClass itinD16, InstrItinClass itinD32,
2727 InstrItinClass itinQ16, InstrItinClass itinQ32,
2728 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002729 Intrinsic IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002730 // 64-bit vector types.
2731 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
2732 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002733 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002734 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
2735 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002736 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002737
2738 // 128-bit vector types.
2739 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
2740 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002741 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002742 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
2743 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002744 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002745}
Bob Wilson5bafff32009-06-22 23:27:02 +00002746
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002747multiclass N3VIntSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00002748 InstrItinClass itinD16, InstrItinClass itinD32,
2749 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002750 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00002751 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002752 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002753 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002754 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002755 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002756 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002757 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002758 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002759}
2760
Bob Wilson5bafff32009-06-22 23:27:02 +00002761// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002762multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002763 InstrItinClass itinD16, InstrItinClass itinD32,
2764 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002765 string OpcodeStr, string Dt,
2766 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002767 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002768 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002769 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002770 OpcodeStr, !strconcat(Dt, "8"),
2771 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002772 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002773 OpcodeStr, !strconcat(Dt, "8"),
2774 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002775}
Owen Anderson3557d002010-10-26 20:56:57 +00002776multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2777 InstrItinClass itinD16, InstrItinClass itinD32,
2778 InstrItinClass itinQ16, InstrItinClass itinQ32,
2779 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002780 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002781 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002782 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002783 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
2784 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002785 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002786 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
2787 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002788 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002789}
2790
Bob Wilson5bafff32009-06-22 23:27:02 +00002791
2792// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002793multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002794 InstrItinClass itinD16, InstrItinClass itinD32,
2795 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002796 string OpcodeStr, string Dt,
2797 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002798 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002799 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002800 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002801 OpcodeStr, !strconcat(Dt, "64"),
2802 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002803 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002804 OpcodeStr, !strconcat(Dt, "64"),
2805 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002806}
Owen Anderson3557d002010-10-26 20:56:57 +00002807multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2808 InstrItinClass itinD16, InstrItinClass itinD32,
2809 InstrItinClass itinQ16, InstrItinClass itinQ32,
2810 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002811 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002812 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002813 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002814 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
2815 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002816 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002817 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
2818 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002819 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002820}
Bob Wilson5bafff32009-06-22 23:27:02 +00002821
Bob Wilson5bafff32009-06-22 23:27:02 +00002822// Neon Narrowing 3-register vector intrinsics,
2823// source operand element sizes of 16, 32 and 64 bits:
2824multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002825 string OpcodeStr, string Dt,
2826 Intrinsic IntOp, bit Commutable = 0> {
2827 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
2828 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002829 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002830 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
2831 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002832 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002833 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
2834 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002835 v2i32, v2i64, IntOp, Commutable>;
2836}
2837
2838
Bob Wilson04d6c282010-08-29 05:57:34 +00002839// Neon Long 3-register vector operations.
2840
2841multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2842 InstrItinClass itin16, InstrItinClass itin32,
2843 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002844 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00002845 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
2846 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002847 v8i16, v8i8, OpNode, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002848 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002849 OpcodeStr, !strconcat(Dt, "16"),
2850 v4i32, v4i16, OpNode, Commutable>;
2851 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
2852 OpcodeStr, !strconcat(Dt, "32"),
2853 v2i64, v2i32, OpNode, Commutable>;
2854}
2855
2856multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
2857 InstrItinClass itin, string OpcodeStr, string Dt,
2858 SDNode OpNode> {
2859 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
2860 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2861 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
2862 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2863}
2864
2865multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2866 InstrItinClass itin16, InstrItinClass itin32,
2867 string OpcodeStr, string Dt,
2868 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2869 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
2870 OpcodeStr, !strconcat(Dt, "8"),
2871 v8i16, v8i8, OpNode, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002872 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002873 OpcodeStr, !strconcat(Dt, "16"),
2874 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2875 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
2876 OpcodeStr, !strconcat(Dt, "32"),
2877 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00002878}
2879
Bob Wilson5bafff32009-06-22 23:27:02 +00002880// Neon Long 3-register vector intrinsics.
2881
2882// First with only element sizes of 16 and 32 bits:
2883multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002884 InstrItinClass itin16, InstrItinClass itin32,
2885 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002886 Intrinsic IntOp, bit Commutable = 0> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002887 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002888 OpcodeStr, !strconcat(Dt, "16"),
2889 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002890 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002891 OpcodeStr, !strconcat(Dt, "32"),
2892 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002893}
2894
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002895multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002896 InstrItinClass itin, string OpcodeStr, string Dt,
2897 Intrinsic IntOp> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002898 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002899 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002900 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002901 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002902}
2903
Bob Wilson5bafff32009-06-22 23:27:02 +00002904// ....then also with element size of 8 bits:
2905multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002906 InstrItinClass itin16, InstrItinClass itin32,
2907 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002908 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002909 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002910 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002911 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002912 OpcodeStr, !strconcat(Dt, "8"),
2913 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002914}
2915
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002916// ....with explicit extend (VABDL).
2917multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2918 InstrItinClass itin, string OpcodeStr, string Dt,
2919 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
2920 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
2921 OpcodeStr, !strconcat(Dt, "8"),
2922 v8i16, v8i8, IntOp, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002923 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002924 OpcodeStr, !strconcat(Dt, "16"),
2925 v4i32, v4i16, IntOp, ExtOp, Commutable>;
2926 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
2927 OpcodeStr, !strconcat(Dt, "32"),
2928 v2i64, v2i32, IntOp, ExtOp, Commutable>;
2929}
2930
Bob Wilson5bafff32009-06-22 23:27:02 +00002931
2932// Neon Wide 3-register vector intrinsics,
2933// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00002934multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2935 string OpcodeStr, string Dt,
2936 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2937 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
2938 OpcodeStr, !strconcat(Dt, "8"),
2939 v8i16, v8i8, OpNode, ExtOp, Commutable>;
2940 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
2941 OpcodeStr, !strconcat(Dt, "16"),
2942 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2943 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
2944 OpcodeStr, !strconcat(Dt, "32"),
2945 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002946}
2947
2948
2949// Neon Multiply-Op vector operations,
2950// element sizes of 8, 16 and 32 bits:
2951multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00002952 InstrItinClass itinD16, InstrItinClass itinD32,
2953 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002954 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002955 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002956 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002957 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002958 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002959 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002960 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002961 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002962
2963 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002964 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002965 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002966 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002967 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002968 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002969 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002970}
2971
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002972multiclass N3VMulOpSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00002973 InstrItinClass itinD16, InstrItinClass itinD32,
2974 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002975 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002976 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002977 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002978 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002979 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002980 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002981 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
2982 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002983 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002984 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
2985 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002986}
Bob Wilson5bafff32009-06-22 23:27:02 +00002987
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002988// Neon Intrinsic-Op vector operations,
2989// element sizes of 8, 16 and 32 bits:
2990multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2991 InstrItinClass itinD, InstrItinClass itinQ,
2992 string OpcodeStr, string Dt, Intrinsic IntOp,
2993 SDNode OpNode> {
2994 // 64-bit vector types.
2995 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
2996 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
2997 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
2998 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
2999 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
3000 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
3001
3002 // 128-bit vector types.
3003 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
3004 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
3005 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
3006 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
3007 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
3008 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
3009}
3010
Bob Wilson5bafff32009-06-22 23:27:02 +00003011// Neon 3-argument intrinsics,
3012// element sizes of 8, 16 and 32 bits:
3013multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003014 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003015 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003016 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003017 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003018 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003019 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003020 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003021 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003022 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003023
3024 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003025 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003026 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003027 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003028 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003029 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003030 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003031}
3032
3033
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003034// Neon Long Multiply-Op vector operations,
3035// element sizes of 8, 16 and 32 bits:
3036multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3037 InstrItinClass itin16, InstrItinClass itin32,
3038 string OpcodeStr, string Dt, SDNode MulOp,
3039 SDNode OpNode> {
3040 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
3041 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
3042 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
3043 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
3044 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
3045 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3046}
3047
3048multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
3049 string Dt, SDNode MulOp, SDNode OpNode> {
3050 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
3051 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
3052 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
3053 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
3054}
3055
3056
Bob Wilson5bafff32009-06-22 23:27:02 +00003057// Neon Long 3-argument intrinsics.
3058
3059// First with only element sizes of 16 and 32 bits:
3060multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003061 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003062 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00003063 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003064 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00003065 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003066 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003067}
3068
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003069multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00003070 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00003071 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00003072 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00003073 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003074 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003075}
3076
Bob Wilson5bafff32009-06-22 23:27:02 +00003077// ....then also with element size of 8 bits:
3078multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00003079 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00003080 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00003081 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
3082 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00003083 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003084}
3085
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003086// ....with explicit extend (VABAL).
3087multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
3088 InstrItinClass itin, string OpcodeStr, string Dt,
3089 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
3090 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
3091 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
3092 IntOp, ExtOp, OpNode>;
3093 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
3094 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
3095 IntOp, ExtOp, OpNode>;
3096 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
3097 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
3098 IntOp, ExtOp, OpNode>;
3099}
3100
Bob Wilson5bafff32009-06-22 23:27:02 +00003101
Bob Wilson5bafff32009-06-22 23:27:02 +00003102// Neon Pairwise long 2-register intrinsics,
3103// element sizes of 8, 16 and 32 bits:
3104multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3105 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003106 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003107 // 64-bit vector types.
3108 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003109 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003110 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003111 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003112 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003113 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003114
3115 // 128-bit vector types.
3116 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003117 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003118 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003119 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003120 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003121 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003122}
3123
3124
3125// Neon Pairwise long 2-register accumulate intrinsics,
3126// element sizes of 8, 16 and 32 bits:
3127multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
3128 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003129 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003130 // 64-bit vector types.
3131 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003132 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003133 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003134 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003135 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003136 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003137
3138 // 128-bit vector types.
3139 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003140 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003141 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003142 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003143 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003144 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003145}
3146
3147
3148// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003149// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003150// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling7c6b6082011-03-08 23:48:09 +00003151multiclass N2VShL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3152 InstrItinClass itin, string OpcodeStr, string Dt,
3153 SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003154 // 64-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003155 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003156 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003157 let Inst{21-19} = 0b001; // imm6 = 001xxx
3158 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003159 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003160 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003161 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3162 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003163 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003164 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003165 let Inst{21} = 0b1; // imm6 = 1xxxxx
3166 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003167 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003168 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003169 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003170
3171 // 128-bit vector types.
Bill Wendling7c6b6082011-03-08 23:48:09 +00003172 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003173 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003174 let Inst{21-19} = 0b001; // imm6 = 001xxx
3175 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003176 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003177 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003178 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3179 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003180 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShLFrm, itin, i32imm,
Evan Chengf81bf152009-11-23 21:57:23 +00003181 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003182 let Inst{21} = 0b1; // imm6 = 1xxxxx
3183 }
Bill Wendling7c6b6082011-03-08 23:48:09 +00003184 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShLFrm, itin, i32imm,
3185 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
3186 // imm6 = xxxxxx
3187}
3188multiclass N2VShR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3189 InstrItinClass itin, string OpcodeStr, string Dt,
3190 SDNode OpNode> {
3191 // 64-bit vector types.
3192 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3193 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
3194 let Inst{21-19} = 0b001; // imm6 = 001xxx
3195 }
3196 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3197 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
3198 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3199 }
3200 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3201 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
3202 let Inst{21} = 0b1; // imm6 = 1xxxxx
3203 }
3204 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
3205 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
3206 // imm6 = xxxxxx
3207
3208 // 128-bit vector types.
3209 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm8,
3210 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
3211 let Inst{21-19} = 0b001; // imm6 = 001xxx
3212 }
3213 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm16,
3214 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
3215 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3216 }
3217 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, N2RegVShRFrm, itin, shr_imm32,
3218 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
3219 let Inst{21} = 0b1; // imm6 = 1xxxxx
3220 }
3221 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, N2RegVShRFrm, itin, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003222 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003223 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003224}
3225
Bob Wilson5bafff32009-06-22 23:27:02 +00003226// Neon Shift-Accumulate vector operations,
3227// element sizes of 8, 16, 32 and 64 bits:
3228multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003229 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003230 // 64-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003231 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003232 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003233 let Inst{21-19} = 0b001; // imm6 = 001xxx
3234 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003235 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003236 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003237 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3238 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003239 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003240 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003241 let Inst{21} = 0b1; // imm6 = 1xxxxx
3242 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003243 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003244 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003245 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003246
3247 // 128-bit vector types.
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003248 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm8,
Evan Chengf81bf152009-11-23 21:57:23 +00003249 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003250 let Inst{21-19} = 0b001; // imm6 = 001xxx
3251 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003252 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm16,
Evan Chengf81bf152009-11-23 21:57:23 +00003253 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003254 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3255 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003256 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4, shr_imm32,
Evan Chengf81bf152009-11-23 21:57:23 +00003257 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003258 let Inst{21} = 0b1; // imm6 = 1xxxxx
3259 }
Bill Wendlingc04a9de2011-03-09 00:00:35 +00003260 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4, shr_imm64,
Evan Chengf81bf152009-11-23 21:57:23 +00003261 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003262 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003263}
3264
Bob Wilson5bafff32009-06-22 23:27:02 +00003265// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003266// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003267// element sizes of 8, 16, 32 and 64 bits:
Bill Wendling620d0cc2011-03-09 00:33:17 +00003268multiclass N2VShInsL_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3269 string OpcodeStr> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003270 // 64-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003271 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3272 N2RegVShLFrm, OpcodeStr, "8", v8i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003273 let Inst{21-19} = 0b001; // imm6 = 001xxx
3274 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003275 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3276 N2RegVShLFrm, OpcodeStr, "16", v4i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003277 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3278 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003279 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, i32imm,
3280 N2RegVShLFrm, OpcodeStr, "32", v2i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003281 let Inst{21} = 0b1; // imm6 = 1xxxxx
3282 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003283 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, i32imm,
3284 N2RegVShLFrm, OpcodeStr, "64", v1i64, NEONvsli>;
Bob Wilson507df402009-10-21 02:15:46 +00003285 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003286
3287 // 128-bit vector types.
Bill Wendling620d0cc2011-03-09 00:33:17 +00003288 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3289 N2RegVShLFrm, OpcodeStr, "8", v16i8, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003290 let Inst{21-19} = 0b001; // imm6 = 001xxx
3291 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003292 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3293 N2RegVShLFrm, OpcodeStr, "16", v8i16, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003294 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3295 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003296 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, i32imm,
3297 N2RegVShLFrm, OpcodeStr, "32", v4i32, NEONvsli> {
Bob Wilson507df402009-10-21 02:15:46 +00003298 let Inst{21} = 0b1; // imm6 = 1xxxxx
3299 }
Bill Wendling620d0cc2011-03-09 00:33:17 +00003300 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, i32imm,
3301 N2RegVShLFrm, OpcodeStr, "64", v2i64, NEONvsli>;
3302 // imm6 = xxxxxx
3303}
3304multiclass N2VShInsR_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
3305 string OpcodeStr> {
3306 // 64-bit vector types.
3307 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3308 N2RegVShRFrm, OpcodeStr, "8", v8i8, NEONvsri> {
3309 let Inst{21-19} = 0b001; // imm6 = 001xxx
3310 }
3311 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3312 N2RegVShRFrm, OpcodeStr, "16", v4i16, NEONvsri> {
3313 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3314 }
3315 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3316 N2RegVShRFrm, OpcodeStr, "32", v2i32, NEONvsri> {
3317 let Inst{21} = 0b1; // imm6 = 1xxxxx
3318 }
3319 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3320 N2RegVShRFrm, OpcodeStr, "64", v1i64, NEONvsri>;
3321 // imm6 = xxxxxx
3322
3323 // 128-bit vector types.
3324 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm8,
3325 N2RegVShRFrm, OpcodeStr, "8", v16i8, NEONvsri> {
3326 let Inst{21-19} = 0b001; // imm6 = 001xxx
3327 }
3328 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm16,
3329 N2RegVShRFrm, OpcodeStr, "16", v8i16, NEONvsri> {
3330 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3331 }
3332 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4, shr_imm32,
3333 N2RegVShRFrm, OpcodeStr, "32", v4i32, NEONvsri> {
3334 let Inst{21} = 0b1; // imm6 = 1xxxxx
3335 }
3336 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4, shr_imm64,
3337 N2RegVShRFrm, OpcodeStr, "64", v2i64, NEONvsri>;
Bob Wilson507df402009-10-21 02:15:46 +00003338 // imm6 = xxxxxx
3339}
3340
3341// Neon Shift Long operations,
3342// element sizes of 8, 16, 32 bits:
3343multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003344 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003345 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003346 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003347 let Inst{21-19} = 0b001; // imm6 = 001xxx
3348 }
3349 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003350 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003351 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3352 }
3353 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003354 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003355 let Inst{21} = 0b1; // imm6 = 1xxxxx
3356 }
3357}
3358
3359// Neon Shift Narrow operations,
3360// element sizes of 16, 32, 64 bits:
3361multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003362 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00003363 SDNode OpNode> {
3364 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003365 OpcodeStr, !strconcat(Dt, "16"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003366 v8i8, v8i16, shr_imm8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003367 let Inst{21-19} = 0b001; // imm6 = 001xxx
3368 }
3369 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003370 OpcodeStr, !strconcat(Dt, "32"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003371 v4i16, v4i32, shr_imm16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003372 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3373 }
3374 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Bill Wendlinga656b632011-03-01 01:00:59 +00003375 OpcodeStr, !strconcat(Dt, "64"),
Bill Wendling3116dce2011-03-07 23:38:41 +00003376 v2i32, v2i64, shr_imm32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003377 let Inst{21} = 0b1; // imm6 = 1xxxxx
3378 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003379}
3380
3381//===----------------------------------------------------------------------===//
3382// Instruction Definitions.
3383//===----------------------------------------------------------------------===//
3384
3385// Vector Add Operations.
3386
3387// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00003388defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00003389 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003390def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003391 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003392def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003393 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003394// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003395defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3396 "vaddl", "s", add, sext, 1>;
3397defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3398 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003399// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003400defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
3401defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003402// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003403defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
3404 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3405 "vhadd", "s", int_arm_neon_vhadds, 1>;
3406defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
3407 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3408 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003409// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003410defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
3411 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3412 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
3413defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
3414 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3415 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003416// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003417defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
3418 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3419 "vqadd", "s", int_arm_neon_vqadds, 1>;
3420defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
3421 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3422 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003423// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003424defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
3425 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003426// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003427defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
3428 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003429
3430// Vector Multiply Operations.
3431
3432// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003433defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003434 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003435def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
3436 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
3437def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
3438 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003439def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003440 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003441def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003442 v4f32, v4f32, fmul, 1>;
3443defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
3444def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
3445def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
3446 v2f32, fmul>;
3447
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003448def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
3449 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
3450 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
3451 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003452 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003453 (SubReg_i16_lane imm:$lane)))>;
3454def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
3455 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
3456 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
3457 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003458 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003459 (SubReg_i32_lane imm:$lane)))>;
3460def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
3461 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
3462 (v4f32 (VMULslfq (v4f32 QPR:$src1),
3463 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003464 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003465 (SubReg_i32_lane imm:$lane)))>;
3466
Bob Wilson5bafff32009-06-22 23:27:02 +00003467// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003468defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003469 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003470 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003471defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
3472 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003473 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003474def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003475 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3476 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003477 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
3478 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003479 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003480 (SubReg_i16_lane imm:$lane)))>;
3481def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003482 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3483 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003484 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
3485 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003486 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003487 (SubReg_i32_lane imm:$lane)))>;
3488
Bob Wilson5bafff32009-06-22 23:27:02 +00003489// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003490defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
3491 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003492 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003493defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
3494 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003495 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003496def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003497 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3498 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003499 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
3500 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003501 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003502 (SubReg_i16_lane imm:$lane)))>;
3503def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003504 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3505 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003506 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
3507 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003508 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003509 (SubReg_i32_lane imm:$lane)))>;
3510
Bob Wilson5bafff32009-06-22 23:27:02 +00003511// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003512defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3513 "vmull", "s", NEONvmulls, 1>;
3514defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3515 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003516def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00003517 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003518defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
3519defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003520
Bob Wilson5bafff32009-06-22 23:27:02 +00003521// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003522defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
3523 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
3524defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
3525 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003526
3527// Vector Multiply-Accumulate and Multiply-Subtract Operations.
3528
3529// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00003530defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003531 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3532def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003533 v2f32, fmul_su, fadd_mlx>,
3534 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003535def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003536 v4f32, fmul_su, fadd_mlx>,
3537 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003538defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003539 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3540def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003541 v2f32, fmul_su, fadd_mlx>,
3542 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003543def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003544 v4f32, v2f32, fmul_su, fadd_mlx>,
3545 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003546
3547def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003548 (mul (v8i16 QPR:$src2),
3549 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3550 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003551 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003552 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003553 (SubReg_i16_lane imm:$lane)))>;
3554
3555def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003556 (mul (v4i32 QPR:$src2),
3557 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3558 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003559 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003560 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003561 (SubReg_i32_lane imm:$lane)))>;
3562
Evan Cheng48575f62010-12-05 22:04:16 +00003563def : Pat<(v4f32 (fadd_mlx (v4f32 QPR:$src1),
3564 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003565 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003566 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
3567 (v4f32 QPR:$src2),
3568 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003569 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003570 (SubReg_i32_lane imm:$lane)))>,
3571 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003572
Bob Wilson5bafff32009-06-22 23:27:02 +00003573// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003574defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3575 "vmlal", "s", NEONvmulls, add>;
3576defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3577 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003578
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003579defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
3580defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003581
Bob Wilson5bafff32009-06-22 23:27:02 +00003582// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003583defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003584 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00003585defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003586
Bob Wilson5bafff32009-06-22 23:27:02 +00003587// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00003588defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003589 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3590def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003591 v2f32, fmul_su, fsub_mlx>,
3592 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003593def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003594 v4f32, fmul_su, fsub_mlx>,
3595 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003596defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003597 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3598def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003599 v2f32, fmul_su, fsub_mlx>,
3600 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003601def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003602 v4f32, v2f32, fmul_su, fsub_mlx>,
3603 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003604
3605def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003606 (mul (v8i16 QPR:$src2),
3607 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3608 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003609 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003610 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003611 (SubReg_i16_lane imm:$lane)))>;
3612
3613def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003614 (mul (v4i32 QPR:$src2),
3615 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3616 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003617 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003618 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003619 (SubReg_i32_lane imm:$lane)))>;
3620
Evan Cheng48575f62010-12-05 22:04:16 +00003621def : Pat<(v4f32 (fsub_mlx (v4f32 QPR:$src1),
3622 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003623 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
3624 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003625 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003626 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003627 (SubReg_i32_lane imm:$lane)))>,
3628 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003629
Bob Wilson5bafff32009-06-22 23:27:02 +00003630// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003631defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3632 "vmlsl", "s", NEONvmulls, sub>;
3633defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3634 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003635
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003636defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
3637defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003638
Bob Wilson5bafff32009-06-22 23:27:02 +00003639// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003640defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003641 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00003642defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003643
3644// Vector Subtract Operations.
3645
3646// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003647defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003648 "vsub", "i", sub, 0>;
3649def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003650 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003651def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003652 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003653// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003654defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3655 "vsubl", "s", sub, sext, 0>;
3656defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3657 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003658// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003659defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
3660defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003661// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003662defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003663 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003664 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003665defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003666 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003667 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003668// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003669defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003670 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003671 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003672defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003673 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003674 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003675// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003676defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
3677 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003678// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003679defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
3680 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003681
3682// Vector Comparisons.
3683
3684// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003685defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3686 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003687def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003688 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003689def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003690 NEONvceq, 1>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003691
Johnny Chen363ac582010-02-23 01:42:58 +00003692defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Owen Andersonca6945e2010-12-01 00:28:25 +00003693 "$Vd, $Vm, #0", NEONvceqz>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003694
Bob Wilson5bafff32009-06-22 23:27:02 +00003695// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003696defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3697 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003698defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003699 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00003700def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
3701 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003702def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003703 NEONvcge, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003704
Johnny Chen363ac582010-02-23 01:42:58 +00003705defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003706 "$Vd, $Vm, #0", NEONvcgez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003707defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003708 "$Vd, $Vm, #0", NEONvclez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003709
Bob Wilson5bafff32009-06-22 23:27:02 +00003710// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003711defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3712 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
3713defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3714 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003715def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003716 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003717def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003718 NEONvcgt, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003719
Johnny Chen363ac582010-02-23 01:42:58 +00003720defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003721 "$Vd, $Vm, #0", NEONvcgtz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003722defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003723 "$Vd, $Vm, #0", NEONvcltz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003724
Bob Wilson5bafff32009-06-22 23:27:02 +00003725// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003726def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
3727 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
3728def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
3729 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003730// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003731def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
3732 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
3733def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
3734 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003735// VTST : Vector Test Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003736defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00003737 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003738
3739// Vector Bitwise Operations.
3740
Bob Wilsoncba270d2010-07-13 21:16:48 +00003741def vnotd : PatFrag<(ops node:$in),
3742 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
3743def vnotq : PatFrag<(ops node:$in),
3744 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00003745
3746
Bob Wilson5bafff32009-06-22 23:27:02 +00003747// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00003748def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
3749 v2i32, v2i32, and, 1>;
3750def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
3751 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003752
3753// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00003754def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
3755 v2i32, v2i32, xor, 1>;
3756def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
3757 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003758
3759// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00003760def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
3761 v2i32, v2i32, or, 1>;
3762def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
3763 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003764
Owen Andersond9668172010-11-03 22:44:51 +00003765def VORRiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003766 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003767 IIC_VMOVImm,
3768 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3769 [(set DPR:$Vd,
3770 (v4i16 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
3771 let Inst{9} = SIMM{9};
3772}
3773
Owen Anderson080c0922010-11-05 19:27:46 +00003774def VORRiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003775 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003776 IIC_VMOVImm,
3777 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3778 [(set DPR:$Vd,
3779 (v2i32 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003780 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003781}
3782
3783def VORRiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 0, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003784 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003785 IIC_VMOVImm,
3786 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3787 [(set QPR:$Vd,
3788 (v8i16 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
3789 let Inst{9} = SIMM{9};
3790}
3791
Owen Anderson080c0922010-11-05 19:27:46 +00003792def VORRiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 0, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003793 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Andersond9668172010-11-03 22:44:51 +00003794 IIC_VMOVImm,
3795 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3796 [(set QPR:$Vd,
3797 (v4i32 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003798 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003799}
3800
3801
Bob Wilson5bafff32009-06-22 23:27:02 +00003802// VBIC : Vector Bitwise Bit Clear (AND NOT)
Owen Andersonca6945e2010-12-01 00:28:25 +00003803def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3804 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
3805 "vbic", "$Vd, $Vn, $Vm", "",
3806 [(set DPR:$Vd, (v2i32 (and DPR:$Vn,
3807 (vnotd DPR:$Vm))))]>;
3808def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3809 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
3810 "vbic", "$Vd, $Vn, $Vm", "",
3811 [(set QPR:$Vd, (v4i32 (and QPR:$Vn,
3812 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003813
Owen Anderson080c0922010-11-05 19:27:46 +00003814def VBICiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003815 (outs DPR:$Vd), (ins nImmSplatI16:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003816 IIC_VMOVImm,
3817 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3818 [(set DPR:$Vd,
3819 (v4i16 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3820 let Inst{9} = SIMM{9};
3821}
3822
3823def VBICiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003824 (outs DPR:$Vd), (ins nImmSplatI32:$SIMM, DPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003825 IIC_VMOVImm,
3826 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3827 [(set DPR:$Vd,
3828 (v2i32 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3829 let Inst{10-9} = SIMM{10-9};
3830}
3831
3832def VBICiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 1, 1,
Jim Grosbachea461102011-10-17 23:09:09 +00003833 (outs QPR:$Vd), (ins nImmSplatI16:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003834 IIC_VMOVImm,
3835 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3836 [(set QPR:$Vd,
3837 (v8i16 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3838 let Inst{9} = SIMM{9};
3839}
3840
3841def VBICiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 1, 1,
Jim Grosbach6248a542011-10-18 00:22:00 +00003842 (outs QPR:$Vd), (ins nImmSplatI32:$SIMM, QPR:$src),
Owen Anderson080c0922010-11-05 19:27:46 +00003843 IIC_VMOVImm,
3844 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3845 [(set QPR:$Vd,
3846 (v4i32 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3847 let Inst{10-9} = SIMM{10-9};
3848}
3849
Bob Wilson5bafff32009-06-22 23:27:02 +00003850// VORN : Vector Bitwise OR NOT
Owen Andersonca6945e2010-12-01 00:28:25 +00003851def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$Vd),
3852 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
3853 "vorn", "$Vd, $Vn, $Vm", "",
3854 [(set DPR:$Vd, (v2i32 (or DPR:$Vn,
3855 (vnotd DPR:$Vm))))]>;
3856def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$Vd),
3857 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
3858 "vorn", "$Vd, $Vn, $Vm", "",
3859 [(set QPR:$Vd, (v4i32 (or QPR:$Vn,
3860 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003861
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003862// VMVN : Vector Bitwise NOT (Immediate)
3863
3864let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00003865
Owen Andersonca6945e2010-12-01 00:28:25 +00003866def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00003867 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003868 "vmvn", "i16", "$Vd, $SIMM", "",
3869 [(set DPR:$Vd, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003870 let Inst{9} = SIMM{9};
3871}
3872
Owen Andersonca6945e2010-12-01 00:28:25 +00003873def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00003874 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003875 "vmvn", "i16", "$Vd, $SIMM", "",
3876 [(set QPR:$Vd, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003877 let Inst{9} = SIMM{9};
3878}
3879
Owen Andersonca6945e2010-12-01 00:28:25 +00003880def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00003881 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003882 "vmvn", "i32", "$Vd, $SIMM", "",
3883 [(set DPR:$Vd, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003884 let Inst{11-8} = SIMM{11-8};
3885}
3886
Owen Andersonca6945e2010-12-01 00:28:25 +00003887def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00003888 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003889 "vmvn", "i32", "$Vd, $SIMM", "",
3890 [(set QPR:$Vd, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003891 let Inst{11-8} = SIMM{11-8};
3892}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003893}
3894
Bob Wilson5bafff32009-06-22 23:27:02 +00003895// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00003896def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00003897 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VSUBiD,
3898 "vmvn", "$Vd, $Vm", "",
3899 [(set DPR:$Vd, (v2i32 (vnotd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003900def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00003901 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VSUBiD,
3902 "vmvn", "$Vd, $Vm", "",
3903 [(set QPR:$Vd, (v4i32 (vnotq QPR:$Vm)))]>;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003904def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
3905def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003906
3907// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00003908def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3909 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003910 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00003911 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003912 [(set DPR:$Vd,
3913 (v2i32 (NEONvbsl DPR:$src1, DPR:$Vn, DPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00003914
3915def : Pat<(v2i32 (or (and DPR:$Vn, DPR:$Vd),
3916 (and DPR:$Vm, (vnotd DPR:$Vd)))),
3917 (VBSLd DPR:$Vd, DPR:$Vn, DPR:$Vm)>;
3918
Owen Anderson4110b432010-10-25 20:13:13 +00003919def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3920 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003921 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00003922 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003923 [(set QPR:$Vd,
3924 (v4i32 (NEONvbsl QPR:$src1, QPR:$Vn, QPR:$Vm)))]>;
Cameron Zwarichc0e6d782011-03-30 23:01:21 +00003925
3926def : Pat<(v4i32 (or (and QPR:$Vn, QPR:$Vd),
3927 (and QPR:$Vm, (vnotq QPR:$Vd)))),
3928 (VBSLq QPR:$Vd, QPR:$Vn, QPR:$Vm)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003929
3930// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00003931// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003932// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003933def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003934 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003935 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003936 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003937 [/* For disassembly only; pattern left blank */]>;
3938def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003939 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003940 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003941 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003942 [/* For disassembly only; pattern left blank */]>;
3943
Bob Wilson5bafff32009-06-22 23:27:02 +00003944// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00003945// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003946// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003947def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003948 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003949 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003950 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003951 [/* For disassembly only; pattern left blank */]>;
3952def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003953 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003954 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003955 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003956 [/* For disassembly only; pattern left blank */]>;
3957
3958// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00003959// for equivalent operations with different register constraints; it just
3960// inserts copies.
3961
3962// Vector Absolute Differences.
3963
3964// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003965defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003966 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003967 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003968defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003969 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003970 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003971def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003972 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003973def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003974 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003975
3976// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003977defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
3978 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
3979defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
3980 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003981
3982// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003983defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3984 "vaba", "s", int_arm_neon_vabds, add>;
3985defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3986 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003987
3988// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003989defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
3990 "vabal", "s", int_arm_neon_vabds, zext, add>;
3991defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
3992 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003993
3994// Vector Maximum and Minimum.
3995
3996// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003997defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003998 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003999 "vmax", "s", int_arm_neon_vmaxs, 1>;
4000defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004001 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004002 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004003def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
4004 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004005 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004006def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4007 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004008 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
4009
4010// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004011defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
4012 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4013 "vmin", "s", int_arm_neon_vmins, 1>;
4014defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
4015 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
4016 "vmin", "u", int_arm_neon_vminu, 1>;
4017def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
4018 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004019 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004020def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
4021 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00004022 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004023
4024// Vector Pairwise Operations.
4025
4026// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004027def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4028 "vpadd", "i8",
4029 v8i8, v8i8, int_arm_neon_vpadd, 0>;
4030def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4031 "vpadd", "i16",
4032 v4i16, v4i16, int_arm_neon_vpadd, 0>;
4033def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
4034 "vpadd", "i32",
4035 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004036def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00004037 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004038 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004039
4040// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00004041defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004042 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00004043defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004044 int_arm_neon_vpaddlu>;
4045
4046// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00004047defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004048 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00004049defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00004050 int_arm_neon_vpadalu>;
4051
4052// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004053def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004054 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004055def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004056 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004057def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004058 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004059def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004060 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004061def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004062 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004063def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004064 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004065def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004066 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004067
4068// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004069def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004070 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004071def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004072 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004073def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004074 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004075def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004076 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004077def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004078 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00004079def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004080 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00004081def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004082 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004083
4084// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
4085
4086// VRECPE : Vector Reciprocal Estimate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004087def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004088 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004089 v2i32, v2i32, int_arm_neon_vrecpe>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004090def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004091 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004092 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004093def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004094 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004095 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00004096def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004097 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004098 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004099
4100// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004101def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004102 IIC_VRECSD, "vrecps", "f32",
4103 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004104def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004105 IIC_VRECSQ, "vrecps", "f32",
4106 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004107
4108// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00004109def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004110 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004111 v2i32, v2i32, int_arm_neon_vrsqrte>;
4112def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004113 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00004114 v4i32, v4i32, int_arm_neon_vrsqrte>;
4115def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004116 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004117 v2f32, v2f32, int_arm_neon_vrsqrte>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004118def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004119 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00004120 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004121
4122// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004123def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004124 IIC_VRECSD, "vrsqrts", "f32",
4125 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004126def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00004127 IIC_VRECSQ, "vrsqrts", "f32",
4128 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004129
4130// Vector Shifts.
4131
4132// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00004133defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004134 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004135 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00004136defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004137 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00004138 "vshl", "u", int_arm_neon_vshiftu>;
Bill Wendling7c6b6082011-03-08 23:48:09 +00004139
Bob Wilson5bafff32009-06-22 23:27:02 +00004140// VSHL : Vector Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004141defm VSHLi : N2VShL_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl>;
4142
Bob Wilson5bafff32009-06-22 23:27:02 +00004143// VSHR : Vector Shift Right (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004144defm VSHRs : N2VShR_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s",NEONvshrs>;
4145defm VSHRu : N2VShR_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u",NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004146
4147// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00004148defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
4149defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004150
4151// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00004152class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00004153 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00004154 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00004155 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
4156 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00004157 let Inst{21-16} = op21_16;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004158 let DecoderMethod = "DecodeVSHLMaxInstruction";
Bob Wilson507df402009-10-21 02:15:46 +00004159}
Evan Chengf81bf152009-11-23 21:57:23 +00004160def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00004161 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004162def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00004163 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00004164def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00004165 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004166
4167// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00004168defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00004169 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004170
4171// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00004172defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004173 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004174 "vrshl", "s", int_arm_neon_vrshifts>;
4175defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004176 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00004177 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004178// VRSHR : Vector Rounding Shift Right
Bill Wendling7c6b6082011-03-08 23:48:09 +00004179defm VRSHRs : N2VShR_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s",NEONvrshrs>;
4180defm VRSHRu : N2VShR_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u",NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004181
4182// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004183defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00004184 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004185
4186// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004187defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004188 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004189 "vqshl", "s", int_arm_neon_vqshifts>;
4190defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004191 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004192 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004193// VQSHL : Vector Saturating Shift Left (Immediate)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004194defm VQSHLsi : N2VShL_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls>;
4195defm VQSHLui : N2VShL_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu>;
4196
Bob Wilson5bafff32009-06-22 23:27:02 +00004197// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Bill Wendling7c6b6082011-03-08 23:48:09 +00004198defm VQSHLsu : N2VShL_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004199
4200// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004201defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004202 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004203defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004204 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004205
4206// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004207defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004208 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004209
4210// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00004211defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004212 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004213 "vqrshl", "s", int_arm_neon_vqrshifts>;
4214defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00004215 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00004216 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004217
4218// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00004219defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004220 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00004221defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00004222 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004223
4224// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00004225defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00004226 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004227
4228// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004229defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
4230defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004231// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00004232defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
4233defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004234
4235// VSLI : Vector Shift Left and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004236defm VSLI : N2VShInsL_QHSD<1, 1, 0b0101, 1, "vsli">;
4237
Bob Wilson5bafff32009-06-22 23:27:02 +00004238// VSRI : Vector Shift Right and Insert
Bill Wendling620d0cc2011-03-09 00:33:17 +00004239defm VSRI : N2VShInsR_QHSD<1, 1, 0b0100, 1, "vsri">;
Bob Wilson5bafff32009-06-22 23:27:02 +00004240
4241// Vector Absolute and Saturating Absolute.
4242
4243// VABS : Vector Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004244defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004245 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004246 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004247def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004248 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004249 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004250def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004251 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004252 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004253
4254// VQABS : Vector Saturating Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004255defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004256 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004257 int_arm_neon_vqabs>;
4258
4259// Vector Negate.
4260
Bob Wilsoncba270d2010-07-13 21:16:48 +00004261def vnegd : PatFrag<(ops node:$in),
4262 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
4263def vnegq : PatFrag<(ops node:$in),
4264 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004265
Evan Chengf81bf152009-11-23 21:57:23 +00004266class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004267 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$Vd), (ins DPR:$Vm),
4268 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
4269 [(set DPR:$Vd, (Ty (vnegd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004270class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004271 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$Vd), (ins QPR:$Vm),
4272 IIC_VSHLiQ, OpcodeStr, Dt, "$Vd, $Vm", "",
4273 [(set QPR:$Vd, (Ty (vnegq QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004274
Chris Lattner0a00ed92010-03-28 08:39:10 +00004275// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00004276def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
4277def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
4278def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
4279def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
4280def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
4281def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004282
4283// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004284def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004285 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VUNAD,
4286 "vneg", "f32", "$Vd, $Vm", "",
4287 [(set DPR:$Vd, (v2f32 (fneg DPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004288def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004289 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VUNAQ,
4290 "vneg", "f32", "$Vd, $Vm", "",
4291 [(set QPR:$Vd, (v4f32 (fneg QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004292
Bob Wilsoncba270d2010-07-13 21:16:48 +00004293def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
4294def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
4295def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
4296def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
4297def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
4298def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004299
4300// VQNEG : Vector Saturating Negate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004301defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004302 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004303 int_arm_neon_vqneg>;
4304
4305// Vector Bit Counting Operations.
4306
4307// VCLS : Vector Count Leading Sign Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004308defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004309 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004310 int_arm_neon_vcls>;
4311// VCLZ : Vector Count Leading Zeros
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004312defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004313 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00004314 int_arm_neon_vclz>;
4315// VCNT : Vector Count One Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004316def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004317 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004318 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00004319def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004320 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004321 v16i8, v16i8, int_arm_neon_vcnt>;
4322
Johnny Chend8836042010-02-24 20:06:07 +00004323// Vector Swap -- for disassembly only.
4324def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004325 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
4326 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004327def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004328 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
4329 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004330
Bob Wilson5bafff32009-06-22 23:27:02 +00004331// Vector Move Operations.
4332
4333// VMOV : Vector Move (Register)
Owen Anderson43967a92011-07-15 18:46:47 +00004334def : InstAlias<"vmov${p} $Vd, $Vm",
4335 (VORRd DPR:$Vd, DPR:$Vm, DPR:$Vm, pred:$p)>;
4336def : InstAlias<"vmov${p} $Vd, $Vm",
4337 (VORRq QPR:$Vd, QPR:$Vm, QPR:$Vm, pred:$p)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004338
Bob Wilson5bafff32009-06-22 23:27:02 +00004339// VMOV : Vector Move (Immediate)
4340
Evan Cheng47006be2010-05-17 21:54:50 +00004341let isReMaterializable = 1 in {
Owen Andersonca6945e2010-12-01 00:28:25 +00004342def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004343 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004344 "vmov", "i8", "$Vd, $SIMM", "",
4345 [(set DPR:$Vd, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
4346def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach0e387b22011-10-17 22:26:03 +00004347 (ins nImmSplatI8:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004348 "vmov", "i8", "$Vd, $SIMM", "",
4349 [(set QPR:$Vd, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004350
Owen Andersonca6945e2010-12-01 00:28:25 +00004351def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004352 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004353 "vmov", "i16", "$Vd, $SIMM", "",
4354 [(set DPR:$Vd, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004355 let Inst{9} = SIMM{9};
Owen Andersona88ea032010-10-26 17:40:54 +00004356}
4357
Owen Andersonca6945e2010-12-01 00:28:25 +00004358def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbachea461102011-10-17 23:09:09 +00004359 (ins nImmSplatI16:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004360 "vmov", "i16", "$Vd, $SIMM", "",
4361 [(set QPR:$Vd, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004362 let Inst{9} = SIMM{9};
4363}
Bob Wilson5bafff32009-06-22 23:27:02 +00004364
Owen Andersonca6945e2010-12-01 00:28:25 +00004365def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004366 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004367 "vmov", "i32", "$Vd, $SIMM", "",
4368 [(set DPR:$Vd, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004369 let Inst{11-8} = SIMM{11-8};
4370}
4371
Owen Andersonca6945e2010-12-01 00:28:25 +00004372def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$Vd),
Jim Grosbach6248a542011-10-18 00:22:00 +00004373 (ins nImmVMOVI32:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004374 "vmov", "i32", "$Vd, $SIMM", "",
4375 [(set QPR:$Vd, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004376 let Inst{11-8} = SIMM{11-8};
4377}
Bob Wilson5bafff32009-06-22 23:27:02 +00004378
Owen Andersonca6945e2010-12-01 00:28:25 +00004379def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004380 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004381 "vmov", "i64", "$Vd, $SIMM", "",
4382 [(set DPR:$Vd, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
4383def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$Vd),
Jim Grosbachf2f5bc62011-10-18 16:18:11 +00004384 (ins nImmSplatI64:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004385 "vmov", "i64", "$Vd, $SIMM", "",
4386 [(set QPR:$Vd, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00004387} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00004388
4389// VMOV : Vector Get Lane (move scalar to ARM core register)
4390
Johnny Chen131c4a52009-11-23 17:48:17 +00004391def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004392 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4393 IIC_VMOVSI, "vmov", "s8", "$R, $V[$lane]",
4394 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
4395 imm:$lane))]> {
4396 let Inst{21} = lane{2};
4397 let Inst{6-5} = lane{1-0};
4398}
Johnny Chen131c4a52009-11-23 17:48:17 +00004399def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004400 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4401 IIC_VMOVSI, "vmov", "s16", "$R, $V[$lane]",
4402 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
4403 imm:$lane))]> {
4404 let Inst{21} = lane{1};
4405 let Inst{6} = lane{0};
4406}
Johnny Chen131c4a52009-11-23 17:48:17 +00004407def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004408 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4409 IIC_VMOVSI, "vmov", "u8", "$R, $V[$lane]",
4410 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
4411 imm:$lane))]> {
4412 let Inst{21} = lane{2};
4413 let Inst{6-5} = lane{1-0};
4414}
Johnny Chen131c4a52009-11-23 17:48:17 +00004415def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004416 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4417 IIC_VMOVSI, "vmov", "u16", "$R, $V[$lane]",
4418 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
4419 imm:$lane))]> {
4420 let Inst{21} = lane{1};
4421 let Inst{6} = lane{0};
4422}
Johnny Chen131c4a52009-11-23 17:48:17 +00004423def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Owen Andersond2fbdb72010-10-27 21:28:09 +00004424 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4425 IIC_VMOVSI, "vmov", "32", "$R, $V[$lane]",
4426 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
4427 imm:$lane))]> {
4428 let Inst{21} = lane{0};
4429}
Bob Wilson5bafff32009-06-22 23:27:02 +00004430// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
4431def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
4432 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004433 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004434 (SubReg_i8_lane imm:$lane))>;
4435def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
4436 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004437 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004438 (SubReg_i16_lane imm:$lane))>;
4439def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
4440 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004441 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004442 (SubReg_i8_lane imm:$lane))>;
4443def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
4444 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004445 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004446 (SubReg_i16_lane imm:$lane))>;
4447def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
4448 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004449 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004450 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00004451def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004452 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004453 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004454def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004455 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004456 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004457//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004458// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004459def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004460 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004461
4462
4463// VMOV : Vector Set Lane (move ARM core register to scalar)
4464
Owen Andersond2fbdb72010-10-27 21:28:09 +00004465let Constraints = "$src1 = $V" in {
4466def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
4467 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
4468 IIC_VMOVISL, "vmov", "8", "$V[$lane], $R",
4469 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
4470 GPR:$R, imm:$lane))]> {
4471 let Inst{21} = lane{2};
4472 let Inst{6-5} = lane{1-0};
4473}
4474def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
4475 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
4476 IIC_VMOVISL, "vmov", "16", "$V[$lane], $R",
4477 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
4478 GPR:$R, imm:$lane))]> {
4479 let Inst{21} = lane{1};
4480 let Inst{6} = lane{0};
4481}
4482def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
4483 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
4484 IIC_VMOVISL, "vmov", "32", "$V[$lane], $R",
4485 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
4486 GPR:$R, imm:$lane))]> {
4487 let Inst{21} = lane{0};
4488}
Bob Wilson5bafff32009-06-22 23:27:02 +00004489}
4490def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004491 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004492 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004493 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004494 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004495 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004496def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004497 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004498 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004499 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004500 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004501 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004502def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004503 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004504 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004505 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004506 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004507 (DSubReg_i32_reg imm:$lane)))>;
4508
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00004509def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004510 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
4511 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004512def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004513 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
4514 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004515
4516//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004517// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004518def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004519 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004520
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004521def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004522 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00004523def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004524 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004525def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004526 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004527
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004528def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
4529 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4530def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
4531 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4532def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
4533 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4534
4535def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
4536 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
4537 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004538 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004539def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
4540 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
4541 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004542 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004543def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
4544 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
4545 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004546 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004547
Bob Wilson5bafff32009-06-22 23:27:02 +00004548// VDUP : Vector Duplicate (from ARM core register to all elements)
4549
Evan Chengf81bf152009-11-23 21:57:23 +00004550class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004551 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$V), (ins GPR:$R),
4552 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4553 [(set DPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004554class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004555 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$V), (ins GPR:$R),
4556 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4557 [(set QPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004558
Evan Chengf81bf152009-11-23 21:57:23 +00004559def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
4560def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
4561def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
4562def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
4563def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
4564def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004565
Jim Grosbach958108a2011-03-11 20:44:08 +00004566def : Pat<(v2f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32d GPR:$R)>;
4567def : Pat<(v4f32 (NEONvdup (f32 (bitconvert GPR:$R)))), (VDUP32q GPR:$R)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004568
4569// VDUP : Vector Duplicate Lane (from scalar to all elements)
4570
Johnny Chene4614f72010-03-25 17:01:27 +00004571class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004572 ValueType Ty, Operand IdxTy>
4573 : NVDupLane<op19_16, 0, (outs DPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4574 IIC_VMOVD, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004575 [(set DPR:$Vd, (Ty (NEONvduplane (Ty DPR:$Vm), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004576
Johnny Chene4614f72010-03-25 17:01:27 +00004577class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Jim Grosbach460a9052011-10-07 23:56:00 +00004578 ValueType ResTy, ValueType OpTy, Operand IdxTy>
4579 : NVDupLane<op19_16, 1, (outs QPR:$Vd), (ins DPR:$Vm, IdxTy:$lane),
4580 IIC_VMOVQ, OpcodeStr, Dt, "$Vd, $Vm$lane",
Owen Andersonca6945e2010-12-01 00:28:25 +00004581 [(set QPR:$Vd, (ResTy (NEONvduplane (OpTy DPR:$Vm),
Jim Grosbach460a9052011-10-07 23:56:00 +00004582 VectorIndex32:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004583
Bob Wilson507df402009-10-21 02:15:46 +00004584// Inst{19-16} is partially specified depending on the element size.
4585
Jim Grosbach460a9052011-10-07 23:56:00 +00004586def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8, VectorIndex8> {
4587 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004588 let Inst{19-17} = lane{2-0};
4589}
Jim Grosbach460a9052011-10-07 23:56:00 +00004590def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16, VectorIndex16> {
4591 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004592 let Inst{19-18} = lane{1-0};
4593}
Jim Grosbach460a9052011-10-07 23:56:00 +00004594def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32, VectorIndex32> {
4595 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004596 let Inst{19} = lane{0};
4597}
Jim Grosbach460a9052011-10-07 23:56:00 +00004598def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8, VectorIndex8> {
4599 bits<3> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004600 let Inst{19-17} = lane{2-0};
4601}
Jim Grosbach460a9052011-10-07 23:56:00 +00004602def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16, VectorIndex16> {
4603 bits<2> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004604 let Inst{19-18} = lane{1-0};
4605}
Jim Grosbach460a9052011-10-07 23:56:00 +00004606def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32, VectorIndex32> {
4607 bits<1> lane;
Owen Andersonf587a932010-10-27 19:25:54 +00004608 let Inst{19} = lane{0};
4609}
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004610
4611def : Pat<(v2f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4612 (VDUPLN32d DPR:$Vm, imm:$lane)>;
4613
4614def : Pat<(v4f32 (NEONvduplane (v2f32 DPR:$Vm), imm:$lane)),
4615 (VDUPLN32q DPR:$Vm, imm:$lane)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004616
Bob Wilson0ce37102009-08-14 05:08:32 +00004617def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
4618 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
4619 (DSubReg_i8_reg imm:$lane))),
4620 (SubReg_i8_lane imm:$lane)))>;
4621def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
4622 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
4623 (DSubReg_i16_reg imm:$lane))),
4624 (SubReg_i16_lane imm:$lane)))>;
4625def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
4626 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
4627 (DSubReg_i32_reg imm:$lane))),
4628 (SubReg_i32_lane imm:$lane)))>;
4629def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
Jim Grosbach8b8515c2011-03-11 20:31:17 +00004630 (v4f32 (VDUPLN32q (v2f32 (EXTRACT_SUBREG QPR:$src,
Bob Wilson0ce37102009-08-14 05:08:32 +00004631 (DSubReg_i32_reg imm:$lane))),
4632 (SubReg_i32_lane imm:$lane)))>;
4633
Jim Grosbach65dc3032010-10-06 21:16:16 +00004634def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004635 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00004636def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004637 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00004638
Bob Wilson5bafff32009-06-22 23:27:02 +00004639// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00004640defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00004641 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004642// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00004643defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
4644 "vqmovn", "s", int_arm_neon_vqmovns>;
4645defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
4646 "vqmovn", "u", int_arm_neon_vqmovnu>;
4647defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
4648 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004649// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004650defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
4651defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004652
4653// Vector Conversions.
4654
Johnny Chen9e088762010-03-17 17:52:21 +00004655// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00004656def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4657 v2i32, v2f32, fp_to_sint>;
4658def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4659 v2i32, v2f32, fp_to_uint>;
4660def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4661 v2f32, v2i32, sint_to_fp>;
4662def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4663 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00004664
Johnny Chen6c8648b2010-03-17 23:26:50 +00004665def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4666 v4i32, v4f32, fp_to_sint>;
4667def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4668 v4i32, v4f32, fp_to_uint>;
4669def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4670 v4f32, v4i32, sint_to_fp>;
4671def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4672 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004673
4674// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00004675def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004676 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004677def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004678 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004679def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004680 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004681def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004682 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
4683
Evan Chengf81bf152009-11-23 21:57:23 +00004684def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004685 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004686def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004687 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004688def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004689 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004690def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004691 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
4692
Bob Wilson04063562010-12-15 22:14:12 +00004693// VCVT : Vector Convert Between Half-Precision and Single-Precision.
4694def VCVTf2h : N2VNInt<0b11, 0b11, 0b01, 0b10, 0b01100, 0, 0,
4695 IIC_VUNAQ, "vcvt", "f16.f32",
4696 v4i16, v4f32, int_arm_neon_vcvtfp2hf>,
4697 Requires<[HasNEON, HasFP16]>;
4698def VCVTh2f : N2VLInt<0b11, 0b11, 0b01, 0b10, 0b01110, 0, 0,
4699 IIC_VUNAQ, "vcvt", "f32.f16",
4700 v4f32, v4i16, int_arm_neon_vcvthf2fp>,
4701 Requires<[HasNEON, HasFP16]>;
4702
Bob Wilsond8e17572009-08-12 22:31:50 +00004703// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00004704
4705// VREV64 : Vector Reverse elements within 64-bit doublewords
4706
Evan Chengf81bf152009-11-23 21:57:23 +00004707class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004708 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$Vd),
4709 (ins DPR:$Vm), IIC_VMOVD,
4710 OpcodeStr, Dt, "$Vd, $Vm", "",
4711 [(set DPR:$Vd, (Ty (NEONvrev64 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004712class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004713 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$Vd),
4714 (ins QPR:$Vm), IIC_VMOVQ,
4715 OpcodeStr, Dt, "$Vd, $Vm", "",
4716 [(set QPR:$Vd, (Ty (NEONvrev64 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004717
Evan Chengf81bf152009-11-23 21:57:23 +00004718def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
4719def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
4720def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00004721def : Pat<(v2f32 (NEONvrev64 (v2f32 DPR:$Vm))), (VREV64d32 DPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004722
Evan Chengf81bf152009-11-23 21:57:23 +00004723def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
4724def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
4725def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
Jim Grosbach1558df72011-03-11 20:18:05 +00004726def : Pat<(v4f32 (NEONvrev64 (v4f32 QPR:$Vm))), (VREV64q32 QPR:$Vm)>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004727
4728// VREV32 : Vector Reverse elements within 32-bit words
4729
Evan Chengf81bf152009-11-23 21:57:23 +00004730class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004731 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$Vd),
4732 (ins DPR:$Vm), IIC_VMOVD,
4733 OpcodeStr, Dt, "$Vd, $Vm", "",
4734 [(set DPR:$Vd, (Ty (NEONvrev32 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004735class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004736 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$Vd),
4737 (ins QPR:$Vm), IIC_VMOVQ,
4738 OpcodeStr, Dt, "$Vd, $Vm", "",
4739 [(set QPR:$Vd, (Ty (NEONvrev32 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004740
Evan Chengf81bf152009-11-23 21:57:23 +00004741def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
4742def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004743
Evan Chengf81bf152009-11-23 21:57:23 +00004744def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
4745def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004746
4747// VREV16 : Vector Reverse elements within 16-bit halfwords
4748
Evan Chengf81bf152009-11-23 21:57:23 +00004749class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004750 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$Vd),
4751 (ins DPR:$Vm), IIC_VMOVD,
4752 OpcodeStr, Dt, "$Vd, $Vm", "",
4753 [(set DPR:$Vd, (Ty (NEONvrev16 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004754class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004755 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$Vd),
4756 (ins QPR:$Vm), IIC_VMOVQ,
4757 OpcodeStr, Dt, "$Vd, $Vm", "",
4758 [(set QPR:$Vd, (Ty (NEONvrev16 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004759
Evan Chengf81bf152009-11-23 21:57:23 +00004760def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
4761def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004762
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004763// Other Vector Shuffles.
4764
Bob Wilson5e8b8332011-01-07 04:59:04 +00004765// Aligned extractions: really just dropping registers
4766
4767class AlignedVEXTq<ValueType DestTy, ValueType SrcTy, SDNodeXForm LaneCVT>
4768 : Pat<(DestTy (vector_extract_subvec (SrcTy QPR:$src), (i32 imm:$start))),
4769 (EXTRACT_SUBREG (SrcTy QPR:$src), (LaneCVT imm:$start))>;
4770
4771def : AlignedVEXTq<v8i8, v16i8, DSubReg_i8_reg>;
4772
4773def : AlignedVEXTq<v4i16, v8i16, DSubReg_i16_reg>;
4774
4775def : AlignedVEXTq<v2i32, v4i32, DSubReg_i32_reg>;
4776
4777def : AlignedVEXTq<v1i64, v2i64, DSubReg_f64_reg>;
4778
4779def : AlignedVEXTq<v2f32, v4f32, DSubReg_i32_reg>;
4780
4781
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004782// VEXT : Vector Extract
4783
Evan Chengf81bf152009-11-23 21:57:23 +00004784class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004785 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$Vd),
4786 (ins DPR:$Vn, DPR:$Vm, i32imm:$index), NVExtFrm,
4787 IIC_VEXTD, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4788 [(set DPR:$Vd, (Ty (NEONvext (Ty DPR:$Vn),
4789 (Ty DPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00004790 bits<4> index;
4791 let Inst{11-8} = index{3-0};
4792}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004793
Evan Chengf81bf152009-11-23 21:57:23 +00004794class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004795 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$Vd),
4796 (ins QPR:$Vn, QPR:$Vm, i32imm:$index), NVExtFrm,
4797 IIC_VEXTQ, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4798 [(set QPR:$Vd, (Ty (NEONvext (Ty QPR:$Vn),
4799 (Ty QPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00004800 bits<4> index;
4801 let Inst{11-8} = index{3-0};
4802}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004803
Owen Anderson7a258252010-11-03 18:16:27 +00004804def VEXTd8 : VEXTd<"vext", "8", v8i8> {
4805 let Inst{11-8} = index{3-0};
4806}
4807def VEXTd16 : VEXTd<"vext", "16", v4i16> {
4808 let Inst{11-9} = index{2-0};
4809 let Inst{8} = 0b0;
4810}
4811def VEXTd32 : VEXTd<"vext", "32", v2i32> {
4812 let Inst{11-10} = index{1-0};
4813 let Inst{9-8} = 0b00;
4814}
Owen Anderson167eb1f2011-07-15 17:48:05 +00004815def : Pat<(v2f32 (NEONvext (v2f32 DPR:$Vn),
4816 (v2f32 DPR:$Vm),
4817 (i32 imm:$index))),
4818 (VEXTd32 DPR:$Vn, DPR:$Vm, imm:$index)>;
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004819
Owen Anderson7a258252010-11-03 18:16:27 +00004820def VEXTq8 : VEXTq<"vext", "8", v16i8> {
4821 let Inst{11-8} = index{3-0};
4822}
4823def VEXTq16 : VEXTq<"vext", "16", v8i16> {
4824 let Inst{11-9} = index{2-0};
4825 let Inst{8} = 0b0;
4826}
4827def VEXTq32 : VEXTq<"vext", "32", v4i32> {
4828 let Inst{11-10} = index{1-0};
4829 let Inst{9-8} = 0b00;
4830}
Owen Anderson167eb1f2011-07-15 17:48:05 +00004831def : Pat<(v4f32 (NEONvext (v4f32 QPR:$Vn),
4832 (v4f32 QPR:$Vm),
4833 (i32 imm:$index))),
4834 (VEXTq32 QPR:$Vn, QPR:$Vm, imm:$index)>;
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004835
Bob Wilson64efd902009-08-08 05:53:00 +00004836// VTRN : Vector Transpose
4837
Evan Chengf81bf152009-11-23 21:57:23 +00004838def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
4839def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
4840def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004841
Evan Chengf81bf152009-11-23 21:57:23 +00004842def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
4843def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
4844def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004845
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004846// VUZP : Vector Unzip (Deinterleave)
4847
Evan Chengf81bf152009-11-23 21:57:23 +00004848def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
4849def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
4850def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004851
Evan Chengf81bf152009-11-23 21:57:23 +00004852def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
4853def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
4854def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004855
4856// VZIP : Vector Zip (Interleave)
4857
Evan Chengf81bf152009-11-23 21:57:23 +00004858def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
4859def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
4860def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004861
Evan Chengf81bf152009-11-23 21:57:23 +00004862def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
4863def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
4864def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004865
Bob Wilson114a2662009-08-12 20:51:55 +00004866// Vector Table Lookup and Table Extension.
4867
4868// VTBL : Vector Table Lookup
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004869let DecoderMethod = "DecodeTBLInstruction" in {
Bob Wilson114a2662009-08-12 20:51:55 +00004870def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004871 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
4872 (ins DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
4873 "vtbl", "8", "$Vd, \\{$Vn\\}, $Vm", "",
4874 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004875let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004876def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004877 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
4878 (ins DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTB2,
4879 "vtbl", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004880def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004881 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
4882 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm), NVTBLFrm, IIC_VTB3,
4883 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004884def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004885 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
4886 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004887 NVTBLFrm, IIC_VTB4,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004888 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004889} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004890
Bob Wilsonbd916c52010-09-13 23:55:10 +00004891def VTBL2Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004892 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004893def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004894 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004895def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004896 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004897
Bob Wilson114a2662009-08-12 20:51:55 +00004898// VTBX : Vector Table Extension
4899def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004900 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
4901 (ins DPR:$orig, DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
4902 "vtbx", "8", "$Vd, \\{$Vn\\}, $Vm", "$orig = $Vd",
4903 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
4904 DPR:$orig, DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004905let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004906def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004907 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
4908 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
4909 "vtbx", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004910def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004911 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
4912 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004913 NVTBLFrm, IIC_VTBX3,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004914 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm",
4915 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004916def VTBX4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004917 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd), (ins DPR:$orig, DPR:$Vn,
4918 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
4919 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm",
4920 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004921} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004922
Bob Wilsonbd916c52010-09-13 23:55:10 +00004923def VTBX2Pseudo
4924 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004925 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004926def VTBX3Pseudo
4927 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004928 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004929def VTBX4Pseudo
4930 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004931 IIC_VTBX4, "$orig = $dst", []>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004932} // DecoderMethod = "DecodeTBLInstruction"
Bob Wilsonbd916c52010-09-13 23:55:10 +00004933
Bob Wilson5bafff32009-06-22 23:27:02 +00004934//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00004935// NEON instructions for single-precision FP math
4936//===----------------------------------------------------------------------===//
4937
Bob Wilson0e6d5402010-12-13 23:02:31 +00004938class N2VSPat<SDNode OpNode, NeonI Inst>
4939 : NEONFPPat<(f32 (OpNode SPR:$a)),
Bob Wilson1e6f5962010-12-13 21:58:05 +00004940 (EXTRACT_SUBREG
Bob Wilson4711d5c2010-12-13 23:02:37 +00004941 (v2f32 (COPY_TO_REGCLASS (Inst
4942 (INSERT_SUBREG
Bob Wilson0e6d5402010-12-13 23:02:31 +00004943 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4944 SPR:$a, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004945
4946class N3VSPat<SDNode OpNode, NeonI Inst>
4947 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Bob Wilson4711d5c2010-12-13 23:02:37 +00004948 (EXTRACT_SUBREG
4949 (v2f32 (COPY_TO_REGCLASS (Inst
4950 (INSERT_SUBREG
4951 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4952 SPR:$a, ssub_0),
4953 (INSERT_SUBREG
4954 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4955 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004956
4957class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
4958 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
Bob Wilson4711d5c2010-12-13 23:02:37 +00004959 (EXTRACT_SUBREG
4960 (v2f32 (COPY_TO_REGCLASS (Inst
4961 (INSERT_SUBREG
4962 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4963 SPR:$acc, ssub_0),
4964 (INSERT_SUBREG
4965 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4966 SPR:$a, ssub_0),
4967 (INSERT_SUBREG
4968 (v2f32 (COPY_TO_REGCLASS (v2f32 (IMPLICIT_DEF)), DPR_VFP2)),
4969 SPR:$b, ssub_0)), DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004970
Bob Wilson4711d5c2010-12-13 23:02:37 +00004971def : N3VSPat<fadd, VADDfd>;
4972def : N3VSPat<fsub, VSUBfd>;
4973def : N3VSPat<fmul, VMULfd>;
4974def : N3VSMulOpPat<fmul, fadd, VMLAfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00004975 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00004976def : N3VSMulOpPat<fmul, fsub, VMLSfd>,
Evan Cheng48575f62010-12-05 22:04:16 +00004977 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00004978def : N2VSPat<fabs, VABSfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00004979def : N2VSPat<fneg, VNEGfd>;
Bob Wilson4711d5c2010-12-13 23:02:37 +00004980def : N3VSPat<NEONfmax, VMAXfd>;
4981def : N3VSPat<NEONfmin, VMINfd>;
Bob Wilson0e6d5402010-12-13 23:02:31 +00004982def : N2VSPat<arm_ftosi, VCVTf2sd>;
4983def : N2VSPat<arm_ftoui, VCVTf2ud>;
4984def : N2VSPat<arm_sitof, VCVTs2fd>;
4985def : N2VSPat<arm_uitof, VCVTu2fd>;
David Goodwin338268c2009-08-10 22:17:39 +00004986
Evan Cheng1d2426c2009-08-07 19:30:41 +00004987//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00004988// Non-Instruction Patterns
4989//===----------------------------------------------------------------------===//
4990
4991// bit_convert
4992def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
4993def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
4994def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
4995def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
4996def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
4997def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
4998def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
4999def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
5000def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
5001def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
5002def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
5003def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
5004def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
5005def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
5006def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
5007def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
5008def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
5009def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
5010def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
5011def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
5012def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
5013def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
5014def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
5015def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
5016def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
5017def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
5018def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
5019def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
5020def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
5021def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
5022
5023def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
5024def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
5025def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
5026def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
5027def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
5028def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
5029def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
5030def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
5031def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
5032def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
5033def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
5034def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
5035def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
5036def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
5037def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
5038def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
5039def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
5040def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
5041def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
5042def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
5043def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
5044def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
5045def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
5046def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
5047def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
5048def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
5049def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
5050def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
5051def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
5052def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;