blob: cc25c4c7bd265fc24492318f6ece3d5f498588a4 [file] [log] [blame]
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001//===-- MipsAsmPrinter.cpp - Mips LLVM assembly writer --------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format MIPS assembly language.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
15#define DEBUG_TYPE "mips-asm-printer"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016#include "Mips.h"
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +000017#include "MipsAsmPrinter.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018#include "MipsInstrInfo.h"
Bruno Cardoso Lopesa4e82002007-07-11 23:24:41 +000019#include "MipsMachineFunction.h"
Akira Hatanaka794bf172011-07-07 23:56:50 +000020#include "MipsMCInstLower.h"
21#include "InstPrinter/MipsInstPrinter.h"
Bruno Cardoso Lopes47b92f32011-11-11 22:58:42 +000022#include "MCTargetDesc/MipsBaseInfo.h"
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +000023#include "llvm/ADT/SmallString.h"
24#include "llvm/ADT/StringExtras.h"
25#include "llvm/ADT/Twine.h"
26#include "llvm/Analysis/DebugInfo.h"
Bruno Cardoso Lopes46773792010-07-20 08:37:04 +000027#include "llvm/BasicBlock.h"
28#include "llvm/Instructions.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000029#include "llvm/CodeGen/MachineFunctionPass.h"
30#include "llvm/CodeGen/MachineConstantPool.h"
Bruno Cardoso Lopesa4e82002007-07-11 23:24:41 +000031#include "llvm/CodeGen/MachineFrameInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000032#include "llvm/CodeGen/MachineInstr.h"
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +000033#include "llvm/CodeGen/MachineMemOperand.h"
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +000034#include "llvm/Instructions.h"
Chris Lattner6c2f9e12009-08-19 05:49:37 +000035#include "llvm/MC/MCStreamer.h"
Chris Lattneraf76e592009-08-22 20:48:53 +000036#include "llvm/MC/MCAsmInfo.h"
Akira Hatanaka794bf172011-07-07 23:56:50 +000037#include "llvm/MC/MCInst.h"
Chris Lattner325d3dc2009-09-13 17:14:04 +000038#include "llvm/MC/MCSymbol.h"
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +000039#include "llvm/Support/TargetRegistry.h"
40#include "llvm/Support/raw_ostream.h"
Chris Lattnerd62f1b42010-03-12 21:19:23 +000041#include "llvm/Target/Mangler.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000042#include "llvm/Target/TargetData.h"
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000043#include "llvm/Target/TargetLoweringObjectFile.h"
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +000044#include "llvm/Target/TargetOptions.h"
Akira Hatanakac4f24eb2011-07-01 01:04:43 +000045
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000046using namespace llvm;
47
Akira Hatanakacb518ee2011-10-08 02:24:10 +000048static bool isUnalignedLoadStore(unsigned Opc) {
Akira Hatanaka68ad5672011-10-11 22:04:01 +000049 return Opc == Mips::ULW || Opc == Mips::ULH || Opc == Mips::ULHu ||
50 Opc == Mips::USW || Opc == Mips::USH ||
51 Opc == Mips::ULW_P8 || Opc == Mips::ULH_P8 || Opc == Mips::ULHu_P8 ||
52 Opc == Mips::USW_P8 || Opc == Mips::USH_P8;
Akira Hatanakacb518ee2011-10-08 02:24:10 +000053}
54
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +000055static bool isDirective(unsigned Opc) {
56 return Opc == Mips::MACRO || Opc == Mips::NOMACRO ||
57 Opc == Mips::REORDER || Opc == Mips::NOREORDER ||
58 Opc == Mips::ATMACRO || Opc == Mips::NOAT;
59}
60
Akira Hatanakaaa08ea02011-07-07 20:10:52 +000061void MipsAsmPrinter::EmitInstruction(const MachineInstr *MI) {
62 SmallString<128> Str;
63 raw_svector_ostream OS(Str);
64
65 if (MI->isDebugValue()) {
66 PrintDebugValueComment(MI, OS);
67 return;
68 }
69
Akira Hatanaka794bf172011-07-07 23:56:50 +000070 MipsMCInstLower MCInstLowering(Mang, *MF, *this);
Akira Hatanaka614051a2011-08-16 03:51:51 +000071 unsigned Opc = MI->getOpcode();
Akira Hatanaka794bf172011-07-07 23:56:50 +000072 MCInst TmpInst0;
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +000073 SmallVector<MCInst, 4> MCInsts;
Akira Hatanaka794bf172011-07-07 23:56:50 +000074 MCInstLowering.Lower(MI, TmpInst0);
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +000075
76 if (!OutStreamer.hasRawTextSupport() && isDirective(Opc))
77 return;
78
Akira Hatanakacb518ee2011-10-08 02:24:10 +000079 // Enclose unaligned load or store with .macro & .nomacro directives.
80 if (isUnalignedLoadStore(Opc)) {
Akira Hatanaka421455f2011-11-23 22:19:28 +000081 if (OutStreamer.hasRawTextSupport()) {
82 MCInst Directive;
83 Directive.setOpcode(Mips::MACRO);
84 OutStreamer.EmitInstruction(Directive);
85 OutStreamer.EmitInstruction(TmpInst0);
86 Directive.setOpcode(Mips::NOMACRO);
87 OutStreamer.EmitInstruction(Directive);
88 } else {
89 MCInstLowering.LowerUnalignedLoadStore(MI, MCInsts);
90 for (SmallVector<MCInst, 4>::iterator I = MCInsts.begin(); I
91 != MCInsts.end(); ++I)
92 OutStreamer.EmitInstruction(*I);
93 }
Akira Hatanakacb518ee2011-10-08 02:24:10 +000094 return;
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +000095 }
96
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +000097 if (!OutStreamer.hasRawTextSupport()) {
98 // Lower CPLOAD and CPRESTORE
99 if (Opc == Mips::CPLOAD) {
100 MCInstLowering.LowerCPLOAD(MI, MCInsts);
Akira Hatanaka421455f2011-11-23 22:19:28 +0000101 for (SmallVector<MCInst, 4>::iterator I = MCInsts.begin(); I
102 != MCInsts.end(); ++I)
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000103 OutStreamer.EmitInstruction(*I);
104 return;
105 }
106
107 if (Opc == Mips::CPRESTORE) {
108 MCInstLowering.LowerCPRESTORE(MI, TmpInst0);
109 OutStreamer.EmitInstruction(TmpInst0);
110 return;
Akira Hatanaka421455f2011-11-23 22:19:28 +0000111 }
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000112 }
113
Akira Hatanaka794bf172011-07-07 23:56:50 +0000114 OutStreamer.EmitInstruction(TmpInst0);
Akira Hatanakaaa08ea02011-07-07 20:10:52 +0000115}
116
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000117//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000118//
119// Mips Asm Directives
120//
121// -- Frame directive "frame Stackpointer, Stacksize, RARegister"
122// Describe the stack frame.
123//
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000124// -- Mask directives "(f)mask bitmask, offset"
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000125// Tells the assembler which registers are saved and where.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000126// bitmask - contain a little endian bitset indicating which registers are
127// saved on function prologue (e.g. with a 0x80000000 mask, the
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000128// assembler knows the register 31 (RA) is saved at prologue.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000129// offset - the position before stack pointer subtraction indicating where
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000130// the first saved register on prologue is located. (e.g. with a
131//
132// Consider the following function prologue:
133//
Bill Wendling6ef781f2008-02-27 06:33:05 +0000134// .frame $fp,48,$ra
135// .mask 0xc0000000,-8
136// addiu $sp, $sp, -48
137// sw $ra, 40($sp)
138// sw $fp, 36($sp)
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000139//
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000140// With a 0xc0000000 mask, the assembler knows the register 31 (RA) and
141// 30 (FP) are saved at prologue. As the save order on prologue is from
142// left to right, RA is saved first. A -8 offset means that after the
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000143// stack pointer subtration, the first register in the mask (RA) will be
144// saved at address 48-8=40.
145//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000146//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000147
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000148//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000149// Mask directives
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000150//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000151
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000152// Create a bitmask with all callee saved registers for CPU or Floating Point
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000153// registers. For CPU registers consider RA, GP and FP for saving if necessary.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000154void MipsAsmPrinter::printSavedRegsBitmask(raw_ostream &O) {
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000155 // CPU and FPU Saved Registers Bitmasks
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000156 unsigned CPUBitmask = 0, FPUBitmask = 0;
157 int CPUTopSavedRegOff, FPUTopSavedRegOff;
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000158
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000159 // Set the CPU and FPU Bitmasks
Chris Lattnera34103f2010-01-28 06:22:43 +0000160 const MachineFrameInfo *MFI = MF->getFrameInfo();
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000161 const std::vector<CalleeSavedInfo> &CSI = MFI->getCalleeSavedInfo();
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000162 // size of stack area to which FP callee-saved regs are saved.
163 unsigned CPURegSize = Mips::CPURegsRegisterClass->getSize();
164 unsigned FGR32RegSize = Mips::FGR32RegisterClass->getSize();
165 unsigned AFGR64RegSize = Mips::AFGR64RegisterClass->getSize();
166 bool HasAFGR64Reg = false;
167 unsigned CSFPRegsSize = 0;
168 unsigned i, e = CSI.size();
169
170 // Set FPU Bitmask.
171 for (i = 0; i != e; ++i) {
Rafael Espindola42d075c2010-06-02 20:02:30 +0000172 unsigned Reg = CSI[i].getReg();
Rafael Espindola42d075c2010-06-02 20:02:30 +0000173 if (Mips::CPURegsRegisterClass->contains(Reg))
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000174 break;
175
176 unsigned RegNum = MipsRegisterInfo::getRegisterNumbering(Reg);
177 if (Mips::AFGR64RegisterClass->contains(Reg)) {
178 FPUBitmask |= (3 << RegNum);
179 CSFPRegsSize += AFGR64RegSize;
180 HasAFGR64Reg = true;
181 continue;
182 }
183
184 FPUBitmask |= (1 << RegNum);
185 CSFPRegsSize += FGR32RegSize;
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000186 }
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000187
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000188 // Set CPU Bitmask.
189 for (; i != e; ++i) {
190 unsigned Reg = CSI[i].getReg();
191 unsigned RegNum = MipsRegisterInfo::getRegisterNumbering(Reg);
192 CPUBitmask |= (1 << RegNum);
193 }
Anton Korobeynikovd0c38172010-11-18 21:19:35 +0000194
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000195 // FP Regs are saved right below where the virtual frame pointer points to.
196 FPUTopSavedRegOff = FPUBitmask ?
197 (HasAFGR64Reg ? -AFGR64RegSize : -FGR32RegSize) : 0;
198
199 // CPU Regs are saved below FP Regs.
200 CPUTopSavedRegOff = CPUBitmask ? -CSFPRegsSize - CPURegSize : 0;
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000201
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000202 // Print CPUBitmask
Chris Lattner35c33bd2010-04-04 04:47:45 +0000203 O << "\t.mask \t"; printHex32(CPUBitmask, O);
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000204 O << ',' << CPUTopSavedRegOff << '\n';
Bruno Cardoso Lopesbbe51362008-08-06 06:14:43 +0000205
206 // Print FPUBitmask
Akira Hatanakaf8928c02011-05-23 20:34:30 +0000207 O << "\t.fmask\t"; printHex32(FPUBitmask, O);
208 O << "," << FPUTopSavedRegOff << '\n';
Bruno Cardoso Lopesdc0c04c2007-08-28 05:06:17 +0000209}
210
211// Print a 32 bit hex number with all numbers.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000212void MipsAsmPrinter::printHex32(unsigned Value, raw_ostream &O) {
Owen Andersoncb371882008-08-21 00:14:44 +0000213 O << "0x";
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000214 for (int i = 7; i >= 0; i--)
Benjamin Kramer59085362011-11-06 20:37:06 +0000215 O.write_hex((Value & (0xF << (i*4))) >> (i*4));
Bruno Cardoso Lopesa4e82002007-07-11 23:24:41 +0000216}
217
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000218//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000219// Frame and Set directives
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000220//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000221
222/// Frame Directive
Chris Lattner9d7efd32010-04-04 07:05:53 +0000223void MipsAsmPrinter::emitFrameDirective() {
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000224 const TargetRegisterInfo &RI = *TM.getRegisterInfo();
225
Chris Lattnera34103f2010-01-28 06:22:43 +0000226 unsigned stackReg = RI.getFrameRegister(*MF);
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000227 unsigned returnReg = RI.getRARegister();
Chris Lattnera34103f2010-01-28 06:22:43 +0000228 unsigned stackSize = MF->getFrameInfo()->getStackSize();
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000229
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000230 if (OutStreamer.hasRawTextSupport())
231 OutStreamer.EmitRawText("\t.frame\t$" +
Benjamin Kramer59085362011-11-06 20:37:06 +0000232 StringRef(MipsInstPrinter::getRegisterName(stackReg)).lower() +
Akira Hatanaka794bf172011-07-07 23:56:50 +0000233 "," + Twine(stackSize) + ",$" +
Benjamin Kramer59085362011-11-06 20:37:06 +0000234 StringRef(MipsInstPrinter::getRegisterName(returnReg)).lower());
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000235}
236
237/// Emit Set directives.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000238const char *MipsAsmPrinter::getCurrentABIString() const {
Chris Lattner9d7efd32010-04-04 07:05:53 +0000239 switch (Subtarget->getTargetABI()) {
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000240 case MipsSubtarget::O32: return "abi32";
Chris Lattner9d7efd32010-04-04 07:05:53 +0000241 case MipsSubtarget::N32: return "abiN32";
242 case MipsSubtarget::N64: return "abi64";
243 case MipsSubtarget::EABI: return "eabi32"; // TODO: handle eabi64
244 default: break;
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000245 }
246
Torok Edwinc23197a2009-07-14 16:55:14 +0000247 llvm_unreachable("Unknown Mips ABI");
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000248 return NULL;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000249}
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000250
Chris Lattner50060712010-01-27 23:23:58 +0000251void MipsAsmPrinter::EmitFunctionEntryLabel() {
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000252 if (OutStreamer.hasRawTextSupport())
253 OutStreamer.EmitRawText("\t.ent\t" + Twine(CurrentFnSym->getName()));
Chris Lattner50060712010-01-27 23:23:58 +0000254 OutStreamer.EmitLabel(CurrentFnSym);
255}
256
Chris Lattnera34103f2010-01-28 06:22:43 +0000257/// EmitFunctionBodyStart - Targets can override this to emit stuff before
258/// the first basic block in the function.
259void MipsAsmPrinter::EmitFunctionBodyStart() {
Chris Lattner9d7efd32010-04-04 07:05:53 +0000260 emitFrameDirective();
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000261
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000262 if (OutStreamer.hasRawTextSupport()) {
263 SmallString<128> Str;
264 raw_svector_ostream OS(Str);
265 printSavedRegsBitmask(OS);
266 OutStreamer.EmitRawText(OS.str());
267 }
Chris Lattnera34103f2010-01-28 06:22:43 +0000268}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000269
Chris Lattnera34103f2010-01-28 06:22:43 +0000270/// EmitFunctionBodyEnd - Targets can override this to emit stuff after
271/// the last basic block in the function.
272void MipsAsmPrinter::EmitFunctionBodyEnd() {
Chris Lattner745ec062010-01-28 01:48:52 +0000273 // There are instruction for this macros, but they must
274 // always be at the function end, and we can't emit and
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000275 // break with BB logic.
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000276 if (OutStreamer.hasRawTextSupport()) {
277 OutStreamer.EmitRawText(StringRef("\t.set\tmacro"));
278 OutStreamer.EmitRawText(StringRef("\t.set\treorder"));
279 OutStreamer.EmitRawText("\t.end\t" + Twine(CurrentFnSym->getName()));
280 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000281}
282
Bruno Cardoso Lopes46773792010-07-20 08:37:04 +0000283/// isBlockOnlyReachableByFallthough - Return true if the basic block has
284/// exactly one predecessor and the control transfer mechanism between
285/// the predecessor and this block is a fall-through.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000286bool MipsAsmPrinter::isBlockOnlyReachableByFallthrough(const MachineBasicBlock*
287 MBB) const {
Bruno Cardoso Lopes46773792010-07-20 08:37:04 +0000288 // The predecessor has to be immediately before this block.
289 const MachineBasicBlock *Pred = *MBB->pred_begin();
290
291 // If the predecessor is a switch statement, assume a jump table
292 // implementation, so it is not a fall through.
293 if (const BasicBlock *bb = Pred->getBasicBlock())
294 if (isa<SwitchInst>(bb->getTerminator()))
295 return false;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000296
Akira Hatanakaa4485c42011-04-01 18:57:38 +0000297 // If this is a landing pad, it isn't a fall through. If it has no preds,
298 // then nothing falls through to it.
299 if (MBB->isLandingPad() || MBB->pred_empty())
300 return false;
301
302 // If there isn't exactly one predecessor, it can't be a fall through.
303 MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(), PI2 = PI;
304 ++PI2;
305
306 if (PI2 != MBB->pred_end())
307 return false;
308
309 // The predecessor has to be immediately before this block.
310 if (!Pred->isLayoutSuccessor(MBB))
311 return false;
312
313 // If the block is completely empty, then it definitely does fall through.
314 if (Pred->empty())
315 return true;
316
317 // Otherwise, check the last instruction.
318 // Check if the last terminator is an unconditional branch.
319 MachineBasicBlock::const_iterator I = Pred->end();
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000320 while (I != Pred->begin() && !(--I)->isTerminator()) ;
Akira Hatanakaa4485c42011-04-01 18:57:38 +0000321
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000322 return !I->isBarrier();
Bruno Cardoso Lopes46773792010-07-20 08:37:04 +0000323}
324
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000325// Print out an operand for an inline asm expression.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000326bool MipsAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNo,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000327 unsigned AsmVariant,const char *ExtraCode,
328 raw_ostream &O) {
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000329 // Does this asm operand have a single letter operand modifier?
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000330 if (ExtraCode && ExtraCode[0])
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000331 return true; // Unknown modifier.
332
Chris Lattner35c33bd2010-04-04 04:47:45 +0000333 printOperand(MI, OpNo, O);
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000334 return false;
335}
336
Akira Hatanaka21afc632011-06-21 00:40:49 +0000337bool MipsAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
338 unsigned OpNum, unsigned AsmVariant,
339 const char *ExtraCode,
340 raw_ostream &O) {
341 if (ExtraCode && ExtraCode[0])
342 return true; // Unknown modifier.
343
344 const MachineOperand &MO = MI->getOperand(OpNum);
345 assert(MO.isReg() && "unexpected inline asm memory operand");
Akira Hatanaka794bf172011-07-07 23:56:50 +0000346 O << "0($" << MipsInstPrinter::getRegisterName(MO.getReg()) << ")";
Akira Hatanaka21afc632011-06-21 00:40:49 +0000347 return false;
348}
349
Chris Lattner35c33bd2010-04-04 04:47:45 +0000350void MipsAsmPrinter::printOperand(const MachineInstr *MI, int opNum,
351 raw_ostream &O) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000352 const MachineOperand &MO = MI->getOperand(opNum);
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000353 bool closeP = false;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000354
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000355 if (MO.getTargetFlags())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000356 closeP = true;
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000357
358 switch(MO.getTargetFlags()) {
359 case MipsII::MO_GPREL: O << "%gp_rel("; break;
360 case MipsII::MO_GOT_CALL: O << "%call16("; break;
Akira Hatanakae2e436a2011-04-01 21:41:06 +0000361 case MipsII::MO_GOT: O << "%got("; break;
362 case MipsII::MO_ABS_HI: O << "%hi("; break;
363 case MipsII::MO_ABS_LO: O << "%lo("; break;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000364 case MipsII::MO_TLSGD: O << "%tlsgd("; break;
365 case MipsII::MO_GOTTPREL: O << "%gottprel("; break;
366 case MipsII::MO_TPREL_HI: O << "%tprel_hi("; break;
367 case MipsII::MO_TPREL_LO: O << "%tprel_lo("; break;
Akira Hatanakae33ca9c2011-09-22 03:09:07 +0000368 case MipsII::MO_GPOFF_HI: O << "%hi(%neg(%gp_rel("; break;
369 case MipsII::MO_GPOFF_LO: O << "%lo(%neg(%gp_rel("; break;
370 case MipsII::MO_GOT_DISP: O << "%got_disp("; break;
371 case MipsII::MO_GOT_PAGE: O << "%got_page("; break;
372 case MipsII::MO_GOT_OFST: O << "%got_ofst("; break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000373 }
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +0000374
Chris Lattner762ccea2009-09-13 20:31:40 +0000375 switch (MO.getType()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000376 case MachineOperand::MO_Register:
Akira Hatanaka794bf172011-07-07 23:56:50 +0000377 O << '$'
Benjamin Kramer59085362011-11-06 20:37:06 +0000378 << StringRef(MipsInstPrinter::getRegisterName(MO.getReg())).lower();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000379 break;
380
381 case MachineOperand::MO_Immediate:
Akira Hatanakace98deb2011-05-24 21:22:21 +0000382 O << MO.getImm();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000383 break;
384
385 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000386 O << *MO.getMBB()->getSymbol();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000387 return;
388
389 case MachineOperand::MO_GlobalAddress:
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000390 O << *Mang->getSymbol(MO.getGlobal());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000391 break;
392
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000393 case MachineOperand::MO_BlockAddress: {
394 MCSymbol* BA = GetBlockAddressSymbol(MO.getBlockAddress());
395 O << BA->getName();
396 break;
397 }
398
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000399 case MachineOperand::MO_ExternalSymbol:
Chris Lattner10b318b2010-01-17 21:43:43 +0000400 O << *GetExternalSymbolSymbol(MO.getSymbolName());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000401 break;
402
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000403 case MachineOperand::MO_JumpTableIndex:
Chris Lattner33adcfb2009-08-22 21:43:10 +0000404 O << MAI->getPrivateGlobalPrefix() << "JTI" << getFunctionNumber()
Chris Lattner12164412010-01-16 00:21:18 +0000405 << '_' << MO.getIndex();
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000406 break;
407
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000408 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner33adcfb2009-08-22 21:43:10 +0000409 O << MAI->getPrivateGlobalPrefix() << "CPI"
Chris Lattner8aa797a2007-12-30 23:10:15 +0000410 << getFunctionNumber() << "_" << MO.getIndex();
Bruno Cardoso Lopes2045c472009-11-19 06:06:13 +0000411 if (MO.getOffset())
412 O << "+" << MO.getOffset();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000413 break;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000414
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000415 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000416 llvm_unreachable("<unknown operand type>");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000417 }
418
419 if (closeP) O << ")";
420}
421
Chris Lattner35c33bd2010-04-04 04:47:45 +0000422void MipsAsmPrinter::printUnsignedImm(const MachineInstr *MI, int opNum,
423 raw_ostream &O) {
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000424 const MachineOperand &MO = MI->getOperand(opNum);
Devang Patela00adba2010-04-27 22:24:37 +0000425 if (MO.isImm())
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000426 O << (unsigned short int)MO.getImm();
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000427 else
Chris Lattner35c33bd2010-04-04 04:47:45 +0000428 printOperand(MI, opNum, O);
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000429}
430
431void MipsAsmPrinter::
Akira Hatanaka03236be2011-07-07 20:54:20 +0000432printMemOperand(const MachineInstr *MI, int opNum, raw_ostream &O) {
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000433 // Load/Store memory operands -- imm($reg)
434 // If PIC target the target is loaded as the
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000435 // pattern lw $25,%call16($28)
Chris Lattner35c33bd2010-04-04 04:47:45 +0000436 printOperand(MI, opNum+1, O);
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000437 O << "(";
438 printOperand(MI, opNum, O);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000439 O << ")";
440}
441
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000442void MipsAsmPrinter::
Akira Hatanaka03236be2011-07-07 20:54:20 +0000443printMemOperandEA(const MachineInstr *MI, int opNum, raw_ostream &O) {
444 // when using stack locations for not load/store instructions
445 // print the same way as all normal 3 operand instructions.
446 printOperand(MI, opNum, O);
447 O << ", ";
448 printOperand(MI, opNum+1, O);
449 return;
450}
451
452void MipsAsmPrinter::
Chris Lattner35c33bd2010-04-04 04:47:45 +0000453printFCCOperand(const MachineInstr *MI, int opNum, raw_ostream &O,
454 const char *Modifier) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000455 const MachineOperand& MO = MI->getOperand(opNum);
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000456 O << Mips::MipsFCCToString((Mips::CondCode)MO.getImm());
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000457}
458
Bob Wilson812209a2009-09-30 22:06:26 +0000459void MipsAsmPrinter::EmitStartOfAsmFile(Module &M) {
Chris Lattner6c2f9e12009-08-19 05:49:37 +0000460 // FIXME: Use SwitchSection.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000461
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000462 // Tell the assembler which ABI we are using
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000463 if (OutStreamer.hasRawTextSupport())
464 OutStreamer.EmitRawText("\t.section .mdebug." + Twine(getCurrentABIString()));
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000465
466 // TODO: handle O64 ABI
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000467 if (OutStreamer.hasRawTextSupport()) {
468 if (Subtarget->isABI_EABI()) {
469 if (Subtarget->isGP32bit())
470 OutStreamer.EmitRawText(StringRef("\t.section .gcc_compiled_long32"));
471 else
472 OutStreamer.EmitRawText(StringRef("\t.section .gcc_compiled_long64"));
473 }
Benjamin Kramer75e818a2010-04-05 10:17:15 +0000474 }
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000475
476 // return to previous section
Bruno Cardoso Lopesce1a5382011-11-08 22:26:47 +0000477 if (OutStreamer.hasRawTextSupport())
478 OutStreamer.EmitRawText(StringRef("\t.previous"));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000479}
480
Akira Hatanakac4f24eb2011-07-01 01:04:43 +0000481MachineLocation
482MipsAsmPrinter::getDebugValueLocation(const MachineInstr *MI) const {
483 // Handles frame addresses emitted in MipsInstrInfo::emitFrameIndexDebugValue.
484 assert(MI->getNumOperands() == 4 && "Invalid no. of machine operands!");
485 assert(MI->getOperand(0).isReg() && MI->getOperand(1).isImm() &&
486 "Unexpected MachineOperand types");
487 return MachineLocation(MI->getOperand(0).getReg(),
488 MI->getOperand(1).getImm());
489}
490
491void MipsAsmPrinter::PrintDebugValueComment(const MachineInstr *MI,
492 raw_ostream &OS) {
493 // TODO: implement
494}
495
Bob Wilsona96751f2009-06-23 23:59:40 +0000496// Force static initialization.
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000497extern "C" void LLVMInitializeMipsAsmPrinter() {
Daniel Dunbar0c795d62009-07-25 06:49:55 +0000498 RegisterAsmPrinter<MipsAsmPrinter> X(TheMipsTarget);
499 RegisterAsmPrinter<MipsAsmPrinter> Y(TheMipselTarget);
Akira Hatanaka24648102011-09-21 03:00:58 +0000500 RegisterAsmPrinter<MipsAsmPrinter> A(TheMips64Target);
501 RegisterAsmPrinter<MipsAsmPrinter> B(TheMips64elTarget);
Daniel Dunbar51b198a2009-07-15 20:24:03 +0000502}