blob: ea3fa61c89099580322576a2b86120c7d7183052 [file] [log] [blame]
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001//===-- RegAllocFast.cpp - A fast register allocator for debug code -------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This register allocator allocates registers to a basic block at a time,
11// attempting to keep values in registers and reusing registers as appropriate.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "regalloc"
16#include "llvm/BasicBlock.h"
17#include "llvm/CodeGen/MachineFunctionPass.h"
18#include "llvm/CodeGen/MachineInstr.h"
19#include "llvm/CodeGen/MachineFrameInfo.h"
20#include "llvm/CodeGen/MachineRegisterInfo.h"
21#include "llvm/CodeGen/Passes.h"
22#include "llvm/CodeGen/RegAllocRegistry.h"
23#include "llvm/Target/TargetInstrInfo.h"
24#include "llvm/Target/TargetMachine.h"
25#include "llvm/Support/CommandLine.h"
26#include "llvm/Support/Debug.h"
27#include "llvm/Support/ErrorHandling.h"
28#include "llvm/Support/raw_ostream.h"
29#include "llvm/ADT/DenseMap.h"
30#include "llvm/ADT/IndexedMap.h"
31#include "llvm/ADT/SmallSet.h"
32#include "llvm/ADT/SmallVector.h"
33#include "llvm/ADT/Statistic.h"
34#include "llvm/ADT/STLExtras.h"
35#include <algorithm>
36using namespace llvm;
37
Jakob Stoklund Olesen1b2c7612010-05-14 20:28:32 +000038static cl::opt<bool> VerifyFastRegalloc("verify-fast-regalloc", cl::Hidden,
39 cl::desc("Verify machine code before fast regalloc"));
40
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000041STATISTIC(NumStores, "Number of stores added");
42STATISTIC(NumLoads , "Number of loads added");
Jakob Stoklund Olesen8a65c512010-05-14 21:55:50 +000043STATISTIC(NumCopies, "Number of copies coalesced");
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000044
45static RegisterRegAlloc
46 fastRegAlloc("fast", "fast register allocator", createFastRegisterAllocator);
47
48namespace {
49 class RAFast : public MachineFunctionPass {
50 public:
51 static char ID;
Jakob Stoklund Olesen7d4f2592010-05-14 00:02:20 +000052 RAFast() : MachineFunctionPass(&ID), StackSlotForVirtReg(-1),
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +000053 isBulkSpilling(false) {}
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000054 private:
55 const TargetMachine *TM;
56 MachineFunction *MF;
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +000057 MachineRegisterInfo *MRI;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000058 const TargetRegisterInfo *TRI;
59 const TargetInstrInfo *TII;
60
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +000061 // Basic block currently being allocated.
62 MachineBasicBlock *MBB;
63
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000064 // StackSlotForVirtReg - Maps virtual regs to the frame index where these
65 // values are spilled.
66 IndexedMap<int, VirtReg2IndexFunctor> StackSlotForVirtReg;
67
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +000068 // Everything we know about a live virtual register.
69 struct LiveReg {
Jakob Stoklund Olesen210e2af2010-05-11 23:24:47 +000070 MachineInstr *LastUse; // Last instr to use reg.
71 unsigned PhysReg; // Currently held here.
72 unsigned short LastOpNum; // OpNum on LastUse.
73 bool Dirty; // Register needs spill.
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +000074
Jakob Stoklund Olesen210e2af2010-05-11 23:24:47 +000075 LiveReg(unsigned p=0) : LastUse(0), PhysReg(p), LastOpNum(0),
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +000076 Dirty(false) {}
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +000077 };
78
79 typedef DenseMap<unsigned, LiveReg> LiveRegMap;
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +000080 typedef LiveRegMap::value_type LiveRegEntry;
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +000081
82 // LiveVirtRegs - This map contains entries for each virtual register
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000083 // that is currently available in a physical register.
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +000084 LiveRegMap LiveVirtRegs;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000085
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +000086 // RegState - Track the state of a physical register.
87 enum RegState {
88 // A disabled register is not available for allocation, but an alias may
89 // be in use. A register can only be moved out of the disabled state if
90 // all aliases are disabled.
91 regDisabled,
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000092
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +000093 // A free register is not currently in use and can be allocated
94 // immediately without checking aliases.
95 regFree,
96
97 // A reserved register has been assigned expolicitly (e.g., setting up a
98 // call parameter), and it remains reserved until it is used.
99 regReserved
100
101 // A register state may also be a virtual register number, indication that
102 // the physical register is currently allocated to a virtual register. In
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +0000103 // that case, LiveVirtRegs contains the inverse mapping.
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000104 };
105
106 // PhysRegState - One of the RegState enums, or a virtreg.
107 std::vector<unsigned> PhysRegState;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000108
109 // UsedInInstr - BitVector of physregs that are used in the current
110 // instruction, and so cannot be allocated.
111 BitVector UsedInInstr;
112
Jakob Stoklund Olesenefa155f2010-05-14 22:02:56 +0000113 // Allocatable - vector of allocatable physical registers.
114 BitVector Allocatable;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000115
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000116 // isBulkSpilling - This flag is set when LiveRegMap will be cleared
117 // completely after spilling all live registers. LiveRegMap entries should
118 // not be erased.
119 bool isBulkSpilling;
Jakob Stoklund Olesen7d4f2592010-05-14 00:02:20 +0000120
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000121 enum {
122 spillClean = 1,
123 spillDirty = 100,
124 spillImpossible = ~0u
125 };
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000126 public:
127 virtual const char *getPassName() const {
128 return "Fast Register Allocator";
129 }
130
131 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
132 AU.setPreservesCFG();
133 AU.addRequiredID(PHIEliminationID);
134 AU.addRequiredID(TwoAddressInstructionPassID);
135 MachineFunctionPass::getAnalysisUsage(AU);
136 }
137
138 private:
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000139 bool runOnMachineFunction(MachineFunction &Fn);
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000140 void AllocateBasicBlock();
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000141 int getStackSpaceFor(unsigned VirtReg, const TargetRegisterClass *RC);
Jakob Stoklund Olesen1e03ff42010-05-15 06:09:08 +0000142 bool isLastUseOfLocalReg(MachineOperand&);
143
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000144 void addKillFlag(const LiveReg&);
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000145 void killVirtReg(LiveRegMap::iterator);
Jakob Stoklund Olesen804291e2010-05-12 18:46:03 +0000146 void killVirtReg(unsigned VirtReg);
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000147 void spillVirtReg(MachineBasicBlock::iterator MI, LiveRegMap::iterator);
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000148 void spillVirtReg(MachineBasicBlock::iterator MI, unsigned VirtReg);
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000149
150 void usePhysReg(MachineOperand&);
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000151 void definePhysReg(MachineInstr *MI, unsigned PhysReg, RegState NewState);
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000152 unsigned calcSpillCost(unsigned PhysReg) const;
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000153 void assignVirtToPhysReg(LiveRegEntry &LRE, unsigned PhysReg);
154 void allocVirtReg(MachineInstr *MI, LiveRegEntry &LRE, unsigned Hint);
Jakob Stoklund Olesen646dd7c2010-05-17 03:26:09 +0000155 LiveRegMap::iterator defineVirtReg(MachineInstr *MI, unsigned OpNum,
156 unsigned VirtReg, unsigned Hint);
157 LiveRegMap::iterator reloadVirtReg(MachineInstr *MI, unsigned OpNum,
158 unsigned VirtReg, unsigned Hint);
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000159 void spillAll(MachineInstr *MI);
Jakob Stoklund Olesen41e14012010-05-17 02:49:21 +0000160 bool setPhysReg(MachineOperand &MO, unsigned PhysReg);
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000161 };
162 char RAFast::ID = 0;
163}
164
165/// getStackSpaceFor - This allocates space for the specified virtual register
166/// to be held on the stack.
167int RAFast::getStackSpaceFor(unsigned VirtReg, const TargetRegisterClass *RC) {
168 // Find the location Reg would belong...
169 int SS = StackSlotForVirtReg[VirtReg];
170 if (SS != -1)
171 return SS; // Already has space allocated?
172
173 // Allocate a new stack object for this spill location...
174 int FrameIdx = MF->getFrameInfo()->CreateSpillStackObject(RC->getSize(),
175 RC->getAlignment());
176
177 // Assign the slot.
178 StackSlotForVirtReg[VirtReg] = FrameIdx;
179 return FrameIdx;
180}
181
Jakob Stoklund Olesen1e03ff42010-05-15 06:09:08 +0000182/// isLastUseOfLocalReg - Return true if MO is the only remaining reference to
183/// its virtual register, and it is guaranteed to be a block-local register.
184///
185bool RAFast::isLastUseOfLocalReg(MachineOperand &MO) {
186 // Check for non-debug uses or defs following MO.
187 // This is the most likely way to fail - fast path it.
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000188 MachineOperand *Next = &MO;
189 while ((Next = Next->getNextOperandForReg()))
190 if (!Next->isDebug())
Jakob Stoklund Olesen1e03ff42010-05-15 06:09:08 +0000191 return false;
192
193 // If the register has ever been spilled or reloaded, we conservatively assume
194 // it is a global register used in multiple blocks.
195 if (StackSlotForVirtReg[MO.getReg()] != -1)
196 return false;
197
198 // Check that the use/def chain has exactly one operand - MO.
199 return &MRI->reg_nodbg_begin(MO.getReg()).getOperand() == &MO;
200}
201
Jakob Stoklund Olesen804291e2010-05-12 18:46:03 +0000202/// addKillFlag - Set kill flags on last use of a virtual register.
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000203void RAFast::addKillFlag(const LiveReg &LR) {
204 if (!LR.LastUse) return;
205 MachineOperand &MO = LR.LastUse->getOperand(LR.LastOpNum);
206 if (MO.isDef())
207 MO.setIsDead();
208 else if (!LR.LastUse->isRegTiedToDefOperand(LR.LastOpNum))
209 MO.setIsKill();
Jakob Stoklund Olesen804291e2010-05-12 18:46:03 +0000210}
211
212/// killVirtReg - Mark virtreg as no longer available.
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000213void RAFast::killVirtReg(LiveRegMap::iterator LRI) {
214 addKillFlag(LRI->second);
215 const LiveReg &LR = LRI->second;
216 assert(PhysRegState[LR.PhysReg] == LRI->first && "Broken RegState mapping");
Jakob Stoklund Olesen804291e2010-05-12 18:46:03 +0000217 PhysRegState[LR.PhysReg] = regFree;
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000218 // Erase from LiveVirtRegs unless we're spilling in bulk.
219 if (!isBulkSpilling)
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000220 LiveVirtRegs.erase(LRI);
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +0000221}
222
223/// killVirtReg - Mark virtreg as no longer available.
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000224void RAFast::killVirtReg(unsigned VirtReg) {
225 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
226 "killVirtReg needs a virtual register");
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000227 LiveRegMap::iterator LRI = LiveVirtRegs.find(VirtReg);
228 if (LRI != LiveVirtRegs.end())
229 killVirtReg(LRI);
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000230}
231
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000232/// spillVirtReg - This method spills the value specified by VirtReg into the
233/// corresponding stack slot if needed. If isKill is set, the register is also
234/// killed.
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000235void RAFast::spillVirtReg(MachineBasicBlock::iterator MI, unsigned VirtReg) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000236 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
237 "Spilling a physical register is illegal!");
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000238 LiveRegMap::iterator LRI = LiveVirtRegs.find(VirtReg);
239 assert(LRI != LiveVirtRegs.end() && "Spilling unmapped virtual register");
240 spillVirtReg(MI, LRI);
Jakob Stoklund Olesen7d4f2592010-05-14 00:02:20 +0000241}
242
243/// spillVirtReg - Do the actual work of spilling.
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000244void RAFast::spillVirtReg(MachineBasicBlock::iterator MI,
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000245 LiveRegMap::iterator LRI) {
246 LiveReg &LR = LRI->second;
247 assert(PhysRegState[LR.PhysReg] == LRI->first && "Broken RegState mapping");
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000248
Jakob Stoklund Olesen210e2af2010-05-11 23:24:47 +0000249 if (LR.Dirty) {
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000250 // If this physreg is used by the instruction, we want to kill it on the
251 // instruction, not on the spill.
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000252 bool SpillKill = LR.LastUse != MI;
Jakob Stoklund Olesen210e2af2010-05-11 23:24:47 +0000253 LR.Dirty = false;
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000254 DEBUG(dbgs() << "Spilling %reg" << LRI->first
Jakob Stoklund Olesen7d4f2592010-05-14 00:02:20 +0000255 << " in " << TRI->getName(LR.PhysReg));
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000256 const TargetRegisterClass *RC = MRI->getRegClass(LRI->first);
257 int FI = getStackSpaceFor(LRI->first, RC);
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000258 DEBUG(dbgs() << " to stack slot #" << FI << "\n");
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000259 TII->storeRegToStackSlot(*MBB, MI, LR.PhysReg, SpillKill, FI, RC, TRI);
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000260 ++NumStores; // Update statistics
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +0000261
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000262 if (SpillKill)
Jakob Stoklund Olesen210e2af2010-05-11 23:24:47 +0000263 LR.LastUse = 0; // Don't kill register again
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000264 }
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000265 killVirtReg(LRI);
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000266}
267
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000268/// spillAll - Spill all dirty virtregs without killing them.
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000269void RAFast::spillAll(MachineInstr *MI) {
Jakob Stoklund Olesenf3ea06b2010-05-17 15:30:37 +0000270 if (LiveVirtRegs.empty()) return;
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000271 isBulkSpilling = true;
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +0000272 for (LiveRegMap::iterator i = LiveVirtRegs.begin(),
273 e = LiveVirtRegs.end(); i != e; ++i)
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000274 spillVirtReg(MI, i);
275 LiveVirtRegs.clear();
276 isBulkSpilling = false;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000277}
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000278
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000279/// usePhysReg - Handle the direct use of a physical register.
280/// Check that the register is not used by a virtreg.
281/// Kill the physreg, marking it free.
282/// This may add implicit kills to MO->getParent() and invalidate MO.
283void RAFast::usePhysReg(MachineOperand &MO) {
284 unsigned PhysReg = MO.getReg();
285 assert(TargetRegisterInfo::isPhysicalRegister(PhysReg) &&
286 "Bad usePhysReg operand");
287
288 switch (PhysRegState[PhysReg]) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000289 case regDisabled:
290 break;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000291 case regReserved:
292 PhysRegState[PhysReg] = regFree;
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000293 // Fall through
294 case regFree:
295 UsedInInstr.set(PhysReg);
296 MO.setIsKill();
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000297 return;
298 default:
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000299 // The physreg was allocated to a virtual register. That means to value we
300 // wanted has been clobbered.
301 llvm_unreachable("Instruction uses an allocated register");
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000302 }
303
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000304 // Maybe a superregister is reserved?
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000305 for (const unsigned *AS = TRI->getAliasSet(PhysReg);
306 unsigned Alias = *AS; ++AS) {
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000307 switch (PhysRegState[Alias]) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000308 case regDisabled:
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000309 break;
310 case regReserved:
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000311 assert(TRI->isSuperRegister(PhysReg, Alias) &&
312 "Instruction is not using a subregister of a reserved register");
313 // Leave the superregister in the working set.
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000314 PhysRegState[Alias] = regFree;
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000315 UsedInInstr.set(Alias);
316 MO.getParent()->addRegisterKilled(Alias, TRI, true);
317 return;
318 case regFree:
319 if (TRI->isSuperRegister(PhysReg, Alias)) {
320 // Leave the superregister in the working set.
321 UsedInInstr.set(Alias);
322 MO.getParent()->addRegisterKilled(Alias, TRI, true);
323 return;
324 }
325 // Some other alias was in the working set - clear it.
326 PhysRegState[Alias] = regDisabled;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000327 break;
328 default:
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000329 llvm_unreachable("Instruction uses an alias of an allocated register");
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000330 }
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000331 }
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000332
333 // All aliases are disabled, bring register into working set.
334 PhysRegState[PhysReg] = regFree;
335 UsedInInstr.set(PhysReg);
336 MO.setIsKill();
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000337}
338
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000339/// definePhysReg - Mark PhysReg as reserved or free after spilling any
340/// virtregs. This is very similar to defineVirtReg except the physreg is
341/// reserved instead of allocated.
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000342void RAFast::definePhysReg(MachineInstr *MI, unsigned PhysReg,
343 RegState NewState) {
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000344 UsedInInstr.set(PhysReg);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000345 switch (unsigned VirtReg = PhysRegState[PhysReg]) {
346 case regDisabled:
347 break;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000348 default:
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000349 spillVirtReg(MI, VirtReg);
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000350 // Fall through.
351 case regFree:
352 case regReserved:
353 PhysRegState[PhysReg] = NewState;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000354 return;
355 }
356
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000357 // This is a disabled register, disable all aliases.
358 PhysRegState[PhysReg] = NewState;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000359 for (const unsigned *AS = TRI->getAliasSet(PhysReg);
360 unsigned Alias = *AS; ++AS) {
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000361 UsedInInstr.set(Alias);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000362 switch (unsigned VirtReg = PhysRegState[Alias]) {
363 case regDisabled:
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000364 break;
365 default:
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000366 spillVirtReg(MI, VirtReg);
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000367 // Fall through.
368 case regFree:
369 case regReserved:
370 PhysRegState[Alias] = regDisabled;
371 if (TRI->isSuperRegister(PhysReg, Alias))
372 return;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000373 break;
374 }
375 }
376}
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000377
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000378
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000379// calcSpillCost - Return the cost of spilling clearing out PhysReg and
380// aliases so it is free for allocation.
381// Returns 0 when PhysReg is free or disabled with all aliases disabled - it
382// can be allocated directly.
383// Returns spillImpossible when PhysReg or an alias can't be spilled.
384unsigned RAFast::calcSpillCost(unsigned PhysReg) const {
385 switch (unsigned VirtReg = PhysRegState[PhysReg]) {
386 case regDisabled:
387 break;
388 case regFree:
389 return 0;
390 case regReserved:
391 return spillImpossible;
392 default:
393 return LiveVirtRegs.lookup(VirtReg).Dirty ? spillDirty : spillClean;
394 }
395
396 // This is a disabled register, add up const of aliases.
397 unsigned Cost = 0;
398 for (const unsigned *AS = TRI->getAliasSet(PhysReg);
399 unsigned Alias = *AS; ++AS) {
400 switch (unsigned VirtReg = PhysRegState[Alias]) {
401 case regDisabled:
402 break;
403 case regFree:
404 ++Cost;
405 break;
406 case regReserved:
407 return spillImpossible;
408 default:
409 Cost += LiveVirtRegs.lookup(VirtReg).Dirty ? spillDirty : spillClean;
410 break;
411 }
412 }
413 return Cost;
414}
415
416
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000417/// assignVirtToPhysReg - This method updates local state so that we know
418/// that PhysReg is the proper container for VirtReg now. The physical
419/// register must not be used for anything else when this is called.
420///
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000421void RAFast::assignVirtToPhysReg(LiveRegEntry &LRE, unsigned PhysReg) {
422 DEBUG(dbgs() << "Assigning %reg" << LRE.first << " to "
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000423 << TRI->getName(PhysReg) << "\n");
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000424 PhysRegState[PhysReg] = LRE.first;
425 assert(!LRE.second.PhysReg && "Already assigned a physreg");
426 LRE.second.PhysReg = PhysReg;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000427}
428
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000429/// allocVirtReg - Allocate a physical register for VirtReg.
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000430void RAFast::allocVirtReg(MachineInstr *MI, LiveRegEntry &LRE, unsigned Hint) {
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000431 const unsigned VirtReg = LRE.first;
432
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000433 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
434 "Can only allocate virtual registers");
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000435
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000436 const TargetRegisterClass *RC = MRI->getRegClass(VirtReg);
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000437
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000438 // Ignore invalid hints.
439 if (Hint && (!TargetRegisterInfo::isPhysicalRegister(Hint) ||
Chandler Carruth2c13ab22010-05-15 10:23:23 +0000440 !RC->contains(Hint) || UsedInInstr.test(Hint) ||
441 !Allocatable.test(Hint)))
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000442 Hint = 0;
443
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000444 // Take hint when possible.
445 if (Hint) {
446 assert(RC->contains(Hint) && !UsedInInstr.test(Hint) &&
Jakob Stoklund Olesenefa155f2010-05-14 22:02:56 +0000447 Allocatable.test(Hint) && "Invalid hint should have been cleared");
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000448 switch(calcSpillCost(Hint)) {
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000449 default:
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000450 definePhysReg(MI, Hint, regFree);
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000451 // Fall through.
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000452 case 0:
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000453 return assignVirtToPhysReg(LRE, Hint);
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000454 case spillImpossible:
455 break;
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000456 }
457 }
458
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000459 TargetRegisterClass::iterator AOB = RC->allocation_order_begin(*MF);
460 TargetRegisterClass::iterator AOE = RC->allocation_order_end(*MF);
461
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000462 // First try to find a completely free register.
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000463 for (TargetRegisterClass::iterator I = AOB; I != AOE; ++I) {
464 unsigned PhysReg = *I;
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000465 if (PhysRegState[PhysReg] == regFree && !UsedInInstr.test(PhysReg))
466 return assignVirtToPhysReg(LRE, PhysReg);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000467 }
468
Jakob Stoklund Olesenc9c4dac2010-05-13 20:43:17 +0000469 DEBUG(dbgs() << "Allocating %reg" << VirtReg << " from " << RC->getName()
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000470 << "\n");
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000471
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000472 unsigned BestReg = 0, BestCost = spillImpossible;
473 for (TargetRegisterClass::iterator I = AOB; I != AOE; ++I) {
474 unsigned Cost = calcSpillCost(*I);
Jakob Stoklund Olesenf3ea06b2010-05-17 15:30:37 +0000475 // Cost is 0 when all aliases are already disabled.
476 if (Cost == 0)
477 return assignVirtToPhysReg(LRE, *I);
478 if (Cost < BestCost)
479 BestReg = *I, BestCost = Cost;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000480 }
481
482 if (BestReg) {
Jakob Stoklund Olesenf3ea06b2010-05-17 15:30:37 +0000483 definePhysReg(MI, BestReg, regFree);
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000484 return assignVirtToPhysReg(LRE, BestReg);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000485 }
486
487 // Nothing we can do.
488 std::string msg;
489 raw_string_ostream Msg(msg);
490 Msg << "Ran out of registers during register allocation!";
491 if (MI->isInlineAsm()) {
492 Msg << "\nPlease check your inline asm statement for "
493 << "invalid constraints:\n";
494 MI->print(Msg, TM);
495 }
496 report_fatal_error(Msg.str());
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000497}
498
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000499/// defineVirtReg - Allocate a register for VirtReg and mark it as dirty.
Jakob Stoklund Olesen646dd7c2010-05-17 03:26:09 +0000500RAFast::LiveRegMap::iterator
501RAFast::defineVirtReg(MachineInstr *MI, unsigned OpNum,
502 unsigned VirtReg, unsigned Hint) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000503 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
504 "Not a virtual register");
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000505 LiveRegMap::iterator LRI;
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000506 bool New;
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000507 tie(LRI, New) = LiveVirtRegs.insert(std::make_pair(VirtReg, LiveReg()));
508 LiveReg &LR = LRI->second;
Jakob Stoklund Olesen0c9e4f52010-05-17 04:50:57 +0000509 if (New) {
510 // If there is no hint, peek at the only use of this register.
511 if ((!Hint || !TargetRegisterInfo::isPhysicalRegister(Hint)) &&
512 MRI->hasOneNonDBGUse(VirtReg)) {
513 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
514 // It's a copy, use the destination register as a hint.
515 if (TII->isMoveInstr(*MRI->use_nodbg_begin(VirtReg),
516 SrcReg, DstReg, SrcSubReg, DstSubReg))
517 Hint = DstReg;
518 }
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000519 allocVirtReg(MI, *LRI, Hint);
Jakob Stoklund Olesen0c9e4f52010-05-17 04:50:57 +0000520 } else
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000521 addKillFlag(LR); // Kill before redefine.
522 assert(LR.PhysReg && "Register not assigned");
Jakob Stoklund Olesen210e2af2010-05-11 23:24:47 +0000523 LR.LastUse = MI;
524 LR.LastOpNum = OpNum;
525 LR.Dirty = true;
526 UsedInInstr.set(LR.PhysReg);
Jakob Stoklund Olesen646dd7c2010-05-17 03:26:09 +0000527 return LRI;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000528}
529
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000530/// reloadVirtReg - Make sure VirtReg is available in a physreg and return it.
Jakob Stoklund Olesen646dd7c2010-05-17 03:26:09 +0000531RAFast::LiveRegMap::iterator
532RAFast::reloadVirtReg(MachineInstr *MI, unsigned OpNum,
533 unsigned VirtReg, unsigned Hint) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000534 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
535 "Not a virtual register");
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000536 LiveRegMap::iterator LRI;
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000537 bool New;
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000538 tie(LRI, New) = LiveVirtRegs.insert(std::make_pair(VirtReg, LiveReg()));
539 LiveReg &LR = LRI->second;
Jakob Stoklund Olesenac3e5292010-05-17 03:26:06 +0000540 MachineOperand &MO = MI->getOperand(OpNum);
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000541 if (New) {
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000542 allocVirtReg(MI, *LRI, Hint);
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000543 const TargetRegisterClass *RC = MRI->getRegClass(VirtReg);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000544 int FrameIndex = getStackSpaceFor(VirtReg, RC);
Jakob Stoklund Olesenc9c4dac2010-05-13 20:43:17 +0000545 DEBUG(dbgs() << "Reloading %reg" << VirtReg << " into "
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000546 << TRI->getName(LR.PhysReg) << "\n");
547 TII->loadRegFromStackSlot(*MBB, MI, LR.PhysReg, FrameIndex, RC, TRI);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000548 ++NumLoads;
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000549 } else if (LR.Dirty) {
Jakob Stoklund Olesen1e03ff42010-05-15 06:09:08 +0000550 if (isLastUseOfLocalReg(MO)) {
551 DEBUG(dbgs() << "Killing last use: " << MO << "\n");
552 MO.setIsKill();
553 } else if (MO.isKill()) {
554 DEBUG(dbgs() << "Clearing dubious kill: " << MO << "\n");
555 MO.setIsKill(false);
556 }
Jakob Stoklund Olesenac3e5292010-05-17 03:26:06 +0000557 } else if (MO.isKill()) {
558 // We must remove kill flags from uses of reloaded registers because the
559 // register would be killed immediately, and there might be a second use:
560 // %foo = OR %x<kill>, %x
561 // This would cause a second reload of %x into a different register.
562 DEBUG(dbgs() << "Clearing clean kill: " << MO << "\n");
563 MO.setIsKill(false);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000564 }
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000565 assert(LR.PhysReg && "Register not assigned");
Jakob Stoklund Olesen210e2af2010-05-11 23:24:47 +0000566 LR.LastUse = MI;
567 LR.LastOpNum = OpNum;
568 UsedInInstr.set(LR.PhysReg);
Jakob Stoklund Olesen646dd7c2010-05-17 03:26:09 +0000569 return LRI;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000570}
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000571
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000572// setPhysReg - Change MO the refer the PhysReg, considering subregs.
Jakob Stoklund Olesen41e14012010-05-17 02:49:21 +0000573// This may invalidate MO if it is necessary to add implicit kills for a
574// superregister.
575// Return tru if MO kills its register.
576bool RAFast::setPhysReg(MachineOperand &MO, unsigned PhysReg) {
577 if (!MO.getSubReg()) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000578 MO.setReg(PhysReg);
Jakob Stoklund Olesen41e14012010-05-17 02:49:21 +0000579 return MO.isKill() || MO.isDead();
580 }
581
582 // Handle subregister index.
583 MO.setReg(PhysReg ? TRI->getSubReg(PhysReg, MO.getSubReg()) : 0);
584 MO.setSubReg(0);
585 if (MO.isUse()) {
586 if (MO.isKill()) {
587 MO.getParent()->addRegisterKilled(PhysReg, TRI, true);
588 return true;
589 }
590 return false;
591 }
592 // A subregister def implicitly defines the whole physreg.
593 if (MO.isDead()) {
594 MO.getParent()->addRegisterDead(PhysReg, TRI, true);
595 return true;
596 }
597 MO.getParent()->addRegisterDefined(PhysReg, TRI);
598 return false;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000599}
600
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000601void RAFast::AllocateBasicBlock() {
602 DEBUG(dbgs() << "\nAllocating " << *MBB);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000603
604 PhysRegState.assign(TRI->getNumRegs(), regDisabled);
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +0000605 assert(LiveVirtRegs.empty() && "Mapping not cleared form last block?");
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000606
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000607 MachineBasicBlock::iterator MII = MBB->begin();
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000608
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000609 // Add live-in registers as live.
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000610 for (MachineBasicBlock::livein_iterator I = MBB->livein_begin(),
611 E = MBB->livein_end(); I != E; ++I)
612 definePhysReg(MII, *I, regReserved);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000613
Jakob Stoklund Olesenac3e5292010-05-17 03:26:06 +0000614 SmallVector<unsigned, 8> PhysECs;
Jakob Stoklund Olesen7ff82e12010-05-14 04:30:51 +0000615 SmallVector<MachineInstr*, 32> Coalesced;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000616
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000617 // Otherwise, sequentially allocate each instruction in the MBB.
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000618 while (MII != MBB->end()) {
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000619 MachineInstr *MI = MII++;
620 const TargetInstrDesc &TID = MI->getDesc();
621 DEBUG({
Jakob Stoklund Olesenc9c4dac2010-05-13 20:43:17 +0000622 dbgs() << "\n>> " << *MI << "Regs:";
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000623 for (unsigned Reg = 1, E = TRI->getNumRegs(); Reg != E; ++Reg) {
624 if (PhysRegState[Reg] == regDisabled) continue;
625 dbgs() << " " << TRI->getName(Reg);
626 switch(PhysRegState[Reg]) {
627 case regFree:
628 break;
629 case regReserved:
Jakob Stoklund Olesenc9c4dac2010-05-13 20:43:17 +0000630 dbgs() << "*";
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000631 break;
632 default:
633 dbgs() << "=%reg" << PhysRegState[Reg];
Jakob Stoklund Olesen210e2af2010-05-11 23:24:47 +0000634 if (LiveVirtRegs[PhysRegState[Reg]].Dirty)
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000635 dbgs() << "*";
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +0000636 assert(LiveVirtRegs[PhysRegState[Reg]].PhysReg == Reg &&
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000637 "Bad inverse map");
638 break;
639 }
640 }
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000641 dbgs() << '\n';
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +0000642 // Check that LiveVirtRegs is the inverse.
643 for (LiveRegMap::iterator i = LiveVirtRegs.begin(),
644 e = LiveVirtRegs.end(); i != e; ++i) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000645 assert(TargetRegisterInfo::isVirtualRegister(i->first) &&
646 "Bad map key");
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +0000647 assert(TargetRegisterInfo::isPhysicalRegister(i->second.PhysReg) &&
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000648 "Bad map value");
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +0000649 assert(PhysRegState[i->second.PhysReg] == i->first &&
650 "Bad inverse map");
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000651 }
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000652 });
653
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000654 // Debug values are not allowed to change codegen in any way.
655 if (MI->isDebugValue()) {
656 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
657 MachineOperand &MO = MI->getOperand(i);
658 if (!MO.isReg()) continue;
659 unsigned Reg = MO.getReg();
660 if (!Reg || TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000661 LiveRegMap::iterator LRI = LiveVirtRegs.find(Reg);
662 if (LRI != LiveVirtRegs.end())
663 setPhysReg(MO, LRI->second.PhysReg);
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +0000664 else
665 MO.setReg(0); // We can't allocate a physreg for a DebugValue, sorry!
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000666 }
667 // Next instruction.
668 continue;
669 }
670
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000671 // If this is a copy, we may be able to coalesce.
672 unsigned CopySrc, CopyDst, CopySrcSub, CopyDstSub;
673 if (!TII->isMoveInstr(*MI, CopySrc, CopyDst, CopySrcSub, CopyDstSub))
674 CopySrc = CopyDst = 0;
675
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000676 // Track registers used by instruction.
677 UsedInInstr.reset();
Jakob Stoklund Olesenac3e5292010-05-17 03:26:06 +0000678 PhysECs.clear();
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000679
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000680 // First scan.
681 // Mark physreg uses and early clobbers as used.
Jakob Stoklund Olesene97dda42010-05-14 21:55:52 +0000682 // Find the end of the virtreg operands
683 unsigned VirtOpEnd = 0;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000684 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
685 MachineOperand &MO = MI->getOperand(i);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000686 if (!MO.isReg()) continue;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000687 unsigned Reg = MO.getReg();
Jakob Stoklund Olesene97dda42010-05-14 21:55:52 +0000688 if (!Reg) continue;
689 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
690 VirtOpEnd = i+1;
691 continue;
692 }
Jakob Stoklund Olesenefa155f2010-05-14 22:02:56 +0000693 if (!Allocatable.test(Reg)) continue;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000694 if (MO.isUse()) {
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000695 usePhysReg(MO);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000696 } else if (MO.isEarlyClobber()) {
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000697 definePhysReg(MI, Reg, MO.isDead() ? regFree : regReserved);
Jakob Stoklund Olesenac3e5292010-05-17 03:26:06 +0000698 PhysECs.push_back(Reg);
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000699 }
700 }
701
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000702 // Second scan.
703 // Allocate virtreg uses and early clobbers.
704 // Collect VirtKills
Jakob Stoklund Olesene97dda42010-05-14 21:55:52 +0000705 for (unsigned i = 0; i != VirtOpEnd; ++i) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000706 MachineOperand &MO = MI->getOperand(i);
707 if (!MO.isReg()) continue;
708 unsigned Reg = MO.getReg();
709 if (!Reg || TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
710 if (MO.isUse()) {
Jakob Stoklund Olesen646dd7c2010-05-17 03:26:09 +0000711 LiveRegMap::iterator LRI = reloadVirtReg(MI, i, Reg, CopyDst);
712 unsigned PhysReg = LRI->second.PhysReg;
Jakob Stoklund Olesen7ff82e12010-05-14 04:30:51 +0000713 CopySrc = (CopySrc == Reg || CopySrc == PhysReg) ? PhysReg : 0;
Jakob Stoklund Olesen41e14012010-05-17 02:49:21 +0000714 if (setPhysReg(MO, PhysReg))
Jakob Stoklund Olesen646dd7c2010-05-17 03:26:09 +0000715 killVirtReg(LRI);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000716 } else if (MO.isEarlyClobber()) {
Jakob Stoklund Olesen646dd7c2010-05-17 03:26:09 +0000717 LiveRegMap::iterator LRI = defineVirtReg(MI, i, Reg, 0);
718 unsigned PhysReg = LRI->second.PhysReg;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000719 setPhysReg(MO, PhysReg);
Jakob Stoklund Olesenac3e5292010-05-17 03:26:06 +0000720 PhysECs.push_back(PhysReg);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000721 }
722 }
723
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000724 MRI->addPhysRegsUsed(UsedInInstr);
Jakob Stoklund Olesen82b07dc2010-05-11 20:30:28 +0000725
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000726 // Track registers defined by instruction - early clobbers at this point.
727 UsedInInstr.reset();
Jakob Stoklund Olesenac3e5292010-05-17 03:26:06 +0000728 for (unsigned i = 0, e = PhysECs.size(); i != e; ++i) {
729 unsigned PhysReg = PhysECs[i];
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000730 UsedInInstr.set(PhysReg);
731 for (const unsigned *AS = TRI->getAliasSet(PhysReg);
732 unsigned Alias = *AS; ++AS)
733 UsedInInstr.set(Alias);
734 }
735
Jakob Stoklund Olesen4b6bbe82010-05-17 02:49:18 +0000736 unsigned DefOpEnd = MI->getNumOperands();
737 if (TID.isCall()) {
738 // Spill all virtregs before a call. This serves two purposes: 1. If an
739 // exception is thrown, the landing pad is going to expect to find registers
740 // in their spill slots, and 2. we don't have to wade through all the
741 // <imp-def> operands on the call instruction.
742 DefOpEnd = VirtOpEnd;
743 DEBUG(dbgs() << " Spilling remaining registers before call.\n");
744 spillAll(MI);
745 }
746
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000747 // Third scan.
748 // Allocate defs and collect dead defs.
Jakob Stoklund Olesen4b6bbe82010-05-17 02:49:18 +0000749 for (unsigned i = 0; i != DefOpEnd; ++i) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000750 MachineOperand &MO = MI->getOperand(i);
751 if (!MO.isReg() || !MO.isDef() || !MO.getReg()) continue;
752 unsigned Reg = MO.getReg();
753
754 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Jakob Stoklund Olesenefa155f2010-05-14 22:02:56 +0000755 if (!Allocatable.test(Reg)) continue;
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000756 definePhysReg(MI, Reg, (MO.isImplicit() || MO.isDead()) ?
757 regFree : regReserved);
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000758 continue;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000759 }
Jakob Stoklund Olesen646dd7c2010-05-17 03:26:09 +0000760 LiveRegMap::iterator LRI = defineVirtReg(MI, i, Reg, CopySrc);
761 unsigned PhysReg = LRI->second.PhysReg;
Jakob Stoklund Olesen41e14012010-05-17 02:49:21 +0000762 if (setPhysReg(MO, PhysReg)) {
Jakob Stoklund Olesen646dd7c2010-05-17 03:26:09 +0000763 killVirtReg(LRI);
Jakob Stoklund Olesen7ff82e12010-05-14 04:30:51 +0000764 CopyDst = 0; // cancel coalescing;
765 } else
766 CopyDst = (CopyDst == Reg || CopyDst == PhysReg) ? PhysReg : 0;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000767 }
768
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000769 MRI->addPhysRegsUsed(UsedInInstr);
Jakob Stoklund Olesenc9c4dac2010-05-13 20:43:17 +0000770
Jakob Stoklund Olesen7ff82e12010-05-14 04:30:51 +0000771 if (CopyDst && CopyDst == CopySrc && CopyDstSub == CopySrcSub) {
772 DEBUG(dbgs() << "-- coalescing: " << *MI);
773 Coalesced.push_back(MI);
774 } else {
775 DEBUG(dbgs() << "<< " << *MI);
776 }
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000777 }
778
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000779 // Spill all physical registers holding virtual registers now.
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000780 DEBUG(dbgs() << "Spilling live registers at end of block.\n");
781 spillAll(MBB->getFirstTerminator());
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000782
Jakob Stoklund Olesen7ff82e12010-05-14 04:30:51 +0000783 // Erase all the coalesced copies. We are delaying it until now because
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000784 // LiveVirtRegs might refer to the instrs.
Jakob Stoklund Olesen7ff82e12010-05-14 04:30:51 +0000785 for (unsigned i = 0, e = Coalesced.size(); i != e; ++i)
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000786 MBB->erase(Coalesced[i]);
Jakob Stoklund Olesen8a65c512010-05-14 21:55:50 +0000787 NumCopies += Coalesced.size();
Jakob Stoklund Olesen7ff82e12010-05-14 04:30:51 +0000788
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000789 DEBUG(MBB->dump());
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000790}
791
792/// runOnMachineFunction - Register allocate the whole function
793///
794bool RAFast::runOnMachineFunction(MachineFunction &Fn) {
Jakob Stoklund Olesenc9c4dac2010-05-13 20:43:17 +0000795 DEBUG(dbgs() << "********** FAST REGISTER ALLOCATION **********\n"
796 << "********** Function: "
797 << ((Value*)Fn.getFunction())->getName() << '\n');
Jakob Stoklund Olesen1b2c7612010-05-14 20:28:32 +0000798 if (VerifyFastRegalloc)
Jakob Stoklund Olesena0e618d2010-05-14 21:55:44 +0000799 Fn.verify(this, true);
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000800 MF = &Fn;
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000801 MRI = &MF->getRegInfo();
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000802 TM = &Fn.getTarget();
803 TRI = TM->getRegisterInfo();
804 TII = TM->getInstrInfo();
805
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000806 UsedInInstr.resize(TRI->getNumRegs());
Jakob Stoklund Olesenefa155f2010-05-14 22:02:56 +0000807 Allocatable = TRI->getAllocatableSet(*MF);
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000808
809 // initialize the virtual->physical register map to have a 'null'
810 // mapping for all virtual registers
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000811 unsigned LastVirtReg = MRI->getLastVirtReg();
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000812 StackSlotForVirtReg.grow(LastVirtReg);
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000813
814 // Loop over all of the basic blocks, eliminating virtual register references
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000815 for (MachineFunction::iterator MBBi = Fn.begin(), MBBe = Fn.end();
816 MBBi != MBBe; ++MBBi) {
817 MBB = &*MBBi;
818 AllocateBasicBlock();
819 }
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000820
Jakob Stoklund Olesen82b07dc2010-05-11 20:30:28 +0000821 // Make sure the set of used physregs is closed under subreg operations.
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000822 MRI->closePhysRegsUsed(*TRI);
Jakob Stoklund Olesen82b07dc2010-05-11 20:30:28 +0000823
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000824 StackSlotForVirtReg.clear();
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000825 return true;
826}
827
828FunctionPass *llvm::createFastRegisterAllocator() {
829 return new RAFast();
830}