blob: 040971b0330deed5628d3efef08db034b4db1e1b [file] [log] [blame]
Misha Brukman2a8350a2005-02-05 02:24:26 +00001//===- AlphaISelPattern.cpp - A pattern matching inst selector for Alpha --===//
Misha Brukman4633f1c2005-04-21 23:13:11 +00002//
Andrew Lenharth304d0f32005-01-22 23:41:55 +00003// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
Misha Brukman4633f1c2005-04-21 23:13:11 +00007//
Andrew Lenharth304d0f32005-01-22 23:41:55 +00008//===----------------------------------------------------------------------===//
9//
10// This file defines a pattern matching instruction selector for Alpha.
11//
12//===----------------------------------------------------------------------===//
13
14#include "Alpha.h"
Andrew Lenharth304d0f32005-01-22 23:41:55 +000015#include "AlphaRegisterInfo.h"
16#include "llvm/Constants.h" // FIXME: REMOVE
17#include "llvm/Function.h"
Andrew Lenharthb69f3422005-06-22 17:19:45 +000018#include "llvm/Module.h"
Andrew Lenharth304d0f32005-01-22 23:41:55 +000019#include "llvm/CodeGen/MachineInstrBuilder.h"
20#include "llvm/CodeGen/MachineConstantPool.h" // FIXME: REMOVE
21#include "llvm/CodeGen/MachineFunction.h"
22#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/SelectionDAG.h"
24#include "llvm/CodeGen/SelectionDAGISel.h"
25#include "llvm/CodeGen/SSARegMap.h"
26#include "llvm/Target/TargetData.h"
27#include "llvm/Target/TargetLowering.h"
28#include "llvm/Support/MathExtras.h"
29#include "llvm/ADT/Statistic.h"
Andrew Lenharth032f2352005-02-22 21:59:48 +000030#include "llvm/Support/Debug.h"
Andrew Lenharth95762122005-03-31 21:24:06 +000031#include "llvm/Support/CommandLine.h"
Andrew Lenharth304d0f32005-01-22 23:41:55 +000032#include <set>
Andrew Lenharth684f2292005-01-30 00:35:27 +000033#include <algorithm>
Andrew Lenharth304d0f32005-01-22 23:41:55 +000034using namespace llvm;
35
Andrew Lenharth95762122005-03-31 21:24:06 +000036namespace llvm {
Misha Brukman4633f1c2005-04-21 23:13:11 +000037 cl::opt<bool> EnableAlphaIDIV("enable-alpha-intfpdiv",
Andrew Lenharthd4653b12005-06-27 17:39:17 +000038 cl::desc("Use the FP div instruction for integer div when possible"),
Andrew Lenharth95762122005-03-31 21:24:06 +000039 cl::Hidden);
Andrew Lenharth59009192005-05-04 19:12:09 +000040 cl::opt<bool> EnableAlphaFTOI("enable-alpha-FTOI",
Andrew Lenharthd4653b12005-06-27 17:39:17 +000041 cl::desc("Enable use of ftoi* and itof* instructions (ev6 and higher)"),
Andrew Lenharth95762122005-03-31 21:24:06 +000042 cl::Hidden);
Andrew Lenharth59009192005-05-04 19:12:09 +000043 cl::opt<bool> EnableAlphaCT("enable-alpha-CT",
Andrew Lenharthd4653b12005-06-27 17:39:17 +000044 cl::desc("Enable use of the ctpop, ctlz, and cttz instructions"),
Andrew Lenharth59009192005-05-04 19:12:09 +000045 cl::Hidden);
Misha Brukman4633f1c2005-04-21 23:13:11 +000046 cl::opt<bool> EnableAlphaCount("enable-alpha-count",
Andrew Lenharthd4653b12005-06-27 17:39:17 +000047 cl::desc("Print estimates on live ins and outs"),
48 cl::Hidden);
Andrew Lenharthcd7f8cf2005-06-06 19:03:55 +000049 cl::opt<bool> EnableAlphaLSMark("enable-alpha-lsmark",
Andrew Lenharthd4653b12005-06-27 17:39:17 +000050 cl::desc("Emit symbols to correlate Mem ops to LLVM Values"),
51 cl::Hidden);
Andrew Lenharth95762122005-03-31 21:24:06 +000052}
53
Andrew Lenharthe3c8c0a42005-05-31 19:49:34 +000054namespace {
55 // Alpha Specific DAG Nodes
56 namespace AlphaISD {
57 enum NodeType {
58 // Start the numbering where the builtin ops leave off.
59 FIRST_NUMBER = ISD::BUILTIN_OP_END,
60
61 //Convert an int bit pattern in an FP reg to a Double or Float
62 //Has a dest type and a source
63 CVTQ,
64 //Move an Ireg to a FPreg
65 ITOF,
66 //Move a FPreg to an Ireg
67 FTOI,
68 };
69 }
70}
71
Andrew Lenharth304d0f32005-01-22 23:41:55 +000072//===----------------------------------------------------------------------===//
73// AlphaTargetLowering - Alpha Implementation of the TargetLowering interface
74namespace {
75 class AlphaTargetLowering : public TargetLowering {
Andrew Lenharth558bc882005-06-18 18:34:52 +000076 int VarArgsOffset; // What is the offset to the first vaarg
77 int VarArgsBase; // What is the base FrameIndex
Andrew Lenharth304d0f32005-01-22 23:41:55 +000078 unsigned GP; //GOT vreg
Andrew Lenharth3f5aa1c2005-06-23 23:42:05 +000079 unsigned RA; //Return Address
Andrew Lenharth304d0f32005-01-22 23:41:55 +000080 public:
81 AlphaTargetLowering(TargetMachine &TM) : TargetLowering(TM) {
82 // Set up the TargetLowering object.
Andrew Lenharth3d65d312005-01-27 03:49:45 +000083 //I am having problems with shr n ubyte 1
Andrew Lenharth879ef222005-02-02 17:00:21 +000084 setShiftAmountType(MVT::i64);
85 setSetCCResultType(MVT::i64);
Andrew Lenharthd3355e22005-04-07 20:11:32 +000086 setSetCCResultContents(ZeroOrOneSetCCResult);
Misha Brukman4633f1c2005-04-21 23:13:11 +000087
Andrew Lenharth304d0f32005-01-22 23:41:55 +000088 addRegisterClass(MVT::i64, Alpha::GPRCRegisterClass);
89 addRegisterClass(MVT::f64, Alpha::FPRCRegisterClass);
Andrew Lenharth3d65d312005-01-27 03:49:45 +000090 addRegisterClass(MVT::f32, Alpha::FPRCRegisterClass);
Misha Brukman4633f1c2005-04-21 23:13:11 +000091
Chris Lattnerda4d4692005-04-09 03:22:37 +000092 setOperationAction(ISD::BRCONDTWOWAY, MVT::Other, Expand);
Andrew Lenharth2f8fb772005-01-25 00:35:34 +000093
Andrew Lenharthec151362005-06-26 22:23:06 +000094 setOperationAction(ISD::EXTLOAD, MVT::i1, Promote);
Andrew Lenharthc7989ce2005-06-29 00:31:08 +000095 setOperationAction(ISD::EXTLOAD, MVT::f32, Expand);
Andrew Lenharth6968bff2005-06-27 23:24:11 +000096
Andrew Lenhartha48f3ce2005-07-07 19:52:58 +000097 setOperationAction(ISD::ZEXTLOAD, MVT::i1, Promote);
Andrew Lenharthc7989ce2005-06-29 00:31:08 +000098 setOperationAction(ISD::ZEXTLOAD, MVT::i32, Expand);
Andrew Lenharth304d0f32005-01-22 23:41:55 +000099
Andrew Lenhartha48f3ce2005-07-07 19:52:58 +0000100 setOperationAction(ISD::SEXTLOAD, MVT::i1, Promote);
Andrew Lenharthec151362005-06-26 22:23:06 +0000101 setOperationAction(ISD::SEXTLOAD, MVT::i8, Expand);
102 setOperationAction(ISD::SEXTLOAD, MVT::i16, Expand);
103
104 setOperationAction(ISD::SREM, MVT::f32, Expand);
105 setOperationAction(ISD::SREM, MVT::f64, Expand);
106
107 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Andrew Lenharth3e98fde2005-01-26 21:54:09 +0000108
Andrew Lenharth59009192005-05-04 19:12:09 +0000109 if (!EnableAlphaCT) {
110 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
111 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Andrew Lenharthb5884d32005-05-04 19:25:37 +0000112 setOperationAction(ISD::CTLZ , MVT::i64 , Expand);
Andrew Lenharth59009192005-05-04 19:12:09 +0000113 }
Andrew Lenharth691ef2b2005-05-03 17:19:30 +0000114
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000115 //If this didn't legalize into a div....
116 // setOperationAction(ISD::SREM , MVT::i64, Expand);
117 // setOperationAction(ISD::UREM , MVT::i64, Expand);
118
119 setOperationAction(ISD::MEMMOVE , MVT::Other, Expand);
120 setOperationAction(ISD::MEMSET , MVT::Other, Expand);
121 setOperationAction(ISD::MEMCPY , MVT::Other, Expand);
Andrew Lenharth9818c052005-02-05 13:19:12 +0000122
Chris Lattner17234b72005-04-30 04:26:06 +0000123 // We don't support sin/cos/sqrt
124 setOperationAction(ISD::FSIN , MVT::f64, Expand);
125 setOperationAction(ISD::FCOS , MVT::f64, Expand);
126 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
127 setOperationAction(ISD::FSIN , MVT::f32, Expand);
128 setOperationAction(ISD::FCOS , MVT::f32, Expand);
129 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
130
Andrew Lenharth33819132005-03-04 20:09:23 +0000131 //Doesn't work yet
Chris Lattner17234b72005-04-30 04:26:06 +0000132 setOperationAction(ISD::SETCC, MVT::f32, Promote);
Andrew Lenharth572af902005-02-14 05:41:43 +0000133
Andrew Lenharthe3c8c0a42005-05-31 19:49:34 +0000134 //Try a couple things with a custom expander
135 //setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
136
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000137 computeRegisterProperties();
Misha Brukman4633f1c2005-04-21 23:13:11 +0000138
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000139 addLegalFPImmediate(+0.0); //F31
140 addLegalFPImmediate(-0.0); //-F31
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000141 }
142
Andrew Lenharthe3c8c0a42005-05-31 19:49:34 +0000143 /// LowerOperation - Provide custom lowering hooks for some operations.
144 ///
145 virtual SDOperand LowerOperation(SDOperand Op, SelectionDAG &DAG);
146
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000147 /// LowerArguments - This hook must be implemented to indicate how we should
148 /// lower the arguments for the specified function, into the specified DAG.
149 virtual std::vector<SDOperand>
150 LowerArguments(Function &F, SelectionDAG &DAG);
Misha Brukman4633f1c2005-04-21 23:13:11 +0000151
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000152 /// LowerCallTo - This hook lowers an abstract call to a function into an
153 /// actual call.
154 virtual std::pair<SDOperand, SDOperand>
Chris Lattnerc57f6822005-05-12 19:56:45 +0000155 LowerCallTo(SDOperand Chain, const Type *RetTy, bool isVarArg, unsigned CC,
Chris Lattneradf6a962005-05-13 18:50:42 +0000156 bool isTailCall, SDOperand Callee, ArgListTy &Args,
157 SelectionDAG &DAG);
Misha Brukman4633f1c2005-04-21 23:13:11 +0000158
Chris Lattnere0fe2252005-07-05 19:58:54 +0000159 virtual SDOperand LowerVAStart(SDOperand Chain, SDOperand VAListP,
160 Value *VAListV, SelectionDAG &DAG);
161 virtual SDOperand LowerVACopy(SDOperand Chain, SDOperand SrcP, Value *SrcV,
162 SDOperand DestP, Value *DestV,
163 SelectionDAG &DAG);
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000164 virtual std::pair<SDOperand,SDOperand>
Chris Lattnere0fe2252005-07-05 19:58:54 +0000165 LowerVAArg(SDOperand Chain, SDOperand VAListP, Value *VAListV,
166 const Type *ArgTy, SelectionDAG &DAG);
167
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000168 void restoreGP(MachineBasicBlock* BB)
169 {
170 BuildMI(BB, Alpha::BIS, 2, Alpha::R29).addReg(GP).addReg(GP);
171 }
Andrew Lenharth3f5aa1c2005-06-23 23:42:05 +0000172 void restoreRA(MachineBasicBlock* BB)
173 {
174 BuildMI(BB, Alpha::BIS, 2, Alpha::R26).addReg(RA).addReg(RA);
175 }
Andrew Lenharth3b918072005-06-27 15:36:48 +0000176 unsigned getRA()
177 {
178 return RA;
179 }
Andrew Lenharth3f5aa1c2005-06-23 23:42:05 +0000180
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000181 };
182}
183
Andrew Lenharthe3c8c0a42005-05-31 19:49:34 +0000184/// LowerOperation - Provide custom lowering hooks for some operations.
185///
186SDOperand AlphaTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
187 MachineFunction &MF = DAG.getMachineFunction();
188 switch (Op.getOpcode()) {
189 default: assert(0 && "Should not custom lower this!");
Misha Brukmanb8ee91a2005-06-06 17:39:46 +0000190#if 0
191 case ISD::SINT_TO_FP:
192 {
193 assert (Op.getOperand(0).getValueType() == MVT::i64
194 && "only quads can be loaded from");
195 SDOperand SRC;
196 if (EnableAlphaFTOI)
197 {
198 std::vector<MVT::ValueType> RTs;
199 RTs.push_back(Op.getValueType());
200 std::vector<SDOperand> Ops;
201 Ops.push_back(Op.getOperand(0));
202 SRC = DAG.getNode(AlphaISD::ITOF, RTs, Ops);
203 } else {
204 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
205 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Andrew Lenharthd4653b12005-06-27 17:39:17 +0000206 SDOperand Store = DAG.getNode(ISD::STORE, MVT::Other,
207 DAG.getEntryNode(), Op.getOperand(0),
208 StackSlot, DAG.getSrcValue(NULL));
Misha Brukmanb8ee91a2005-06-06 17:39:46 +0000209 SRC = DAG.getLoad(Op.getValueType(), Store.getValue(0), StackSlot,
210 DAG.getSrcValue(NULL));
211 }
212 std::vector<MVT::ValueType> RTs;
213 RTs.push_back(Op.getValueType());
214 std::vector<SDOperand> Ops;
215 Ops.push_back(SRC);
216 return DAG.getNode(AlphaISD::CVTQ, RTs, Ops);
217 }
218#endif
Andrew Lenharthe3c8c0a42005-05-31 19:49:34 +0000219 }
Misha Brukmanb8ee91a2005-06-06 17:39:46 +0000220 return SDOperand();
Andrew Lenharthe3c8c0a42005-05-31 19:49:34 +0000221}
222
223
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000224/// AddLiveIn - This helper function adds the specified physical register to the
225/// MachineFunction as a live in value. It also creates a corresponding virtual
226/// register for it.
227static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
228 TargetRegisterClass *RC) {
229 assert(RC->contains(PReg) && "Not the correct regclass!");
230 unsigned VReg = MF.getSSARegMap()->createVirtualRegister(RC);
231 MF.addLiveIn(PReg, VReg);
232 return VReg;
233}
234
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000235//http://www.cs.arizona.edu/computer.help/policy/DIGITAL_unix/AA-PY8AC-TET1_html/callCH3.html#BLOCK21
236
237//For now, just use variable size stack frame format
238
239//In a standard call, the first six items are passed in registers $16
240//- $21 and/or registers $f16 - $f21. (See Section 4.1.2 for details
241//of argument-to-register correspondence.) The remaining items are
242//collected in a memory argument list that is a naturally aligned
243//array of quadwords. In a standard call, this list, if present, must
244//be passed at 0(SP).
Misha Brukman7847fca2005-04-22 17:54:37 +0000245//7 ... n 0(SP) ... (n-7)*8(SP)
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000246
Andrew Lenharth2513ddc2005-04-05 20:51:46 +0000247// //#define FP $15
248// //#define RA $26
249// //#define PV $27
250// //#define GP $29
251// //#define SP $30
Misha Brukman4633f1c2005-04-21 23:13:11 +0000252
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000253std::vector<SDOperand>
Misha Brukman4633f1c2005-04-21 23:13:11 +0000254AlphaTargetLowering::LowerArguments(Function &F, SelectionDAG &DAG)
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000255{
256 std::vector<SDOperand> ArgValues;
Andrew Lenharth2513ddc2005-04-05 20:51:46 +0000257
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000258 MachineFunction &MF = DAG.getMachineFunction();
Andrew Lenharth05380342005-02-07 05:07:00 +0000259 MachineFrameInfo*MFI = MF.getFrameInfo();
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000260
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000261 MachineBasicBlock& BB = MF.front();
262
Misha Brukman4633f1c2005-04-21 23:13:11 +0000263 unsigned args_int[] = {Alpha::R16, Alpha::R17, Alpha::R18,
Misha Brukman7847fca2005-04-22 17:54:37 +0000264 Alpha::R19, Alpha::R20, Alpha::R21};
Misha Brukman4633f1c2005-04-21 23:13:11 +0000265 unsigned args_float[] = {Alpha::F16, Alpha::F17, Alpha::F18,
Misha Brukman7847fca2005-04-22 17:54:37 +0000266 Alpha::F19, Alpha::F20, Alpha::F21};
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000267 int count = 0;
Andrew Lenharth2c9e38c2005-02-06 21:07:31 +0000268
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000269 GP = AddLiveIn(MF, Alpha::R29, getRegClassFor(MVT::i64));
Andrew Lenharth3f5aa1c2005-06-23 23:42:05 +0000270 RA = AddLiveIn(MF, Alpha::R26, getRegClassFor(MVT::i64));
Andrew Lenharth2513ddc2005-04-05 20:51:46 +0000271
Chris Lattnere4d5c442005-03-15 04:54:21 +0000272 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E; ++I)
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000273 {
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000274 SDOperand argt;
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000275 if (count < 6) {
Andrew Lenharth2513ddc2005-04-05 20:51:46 +0000276 unsigned Vreg;
277 MVT::ValueType VT = getValueType(I->getType());
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000278 switch (VT) {
Misha Brukman4633f1c2005-04-21 23:13:11 +0000279 default:
280 std::cerr << "Unknown Type " << VT << "\n";
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000281 abort();
282 case MVT::f64:
283 case MVT::f32:
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000284 args_float[count] = AddLiveIn(MF,args_float[count], getRegClassFor(VT));
285 argt = DAG.getCopyFromReg(args_float[count], VT, DAG.getRoot());
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000286 break;
287 case MVT::i1:
288 case MVT::i8:
289 case MVT::i16:
290 case MVT::i32:
291 case MVT::i64:
Andrew Lenharthd4653b12005-06-27 17:39:17 +0000292 args_int[count] = AddLiveIn(MF, args_int[count],
293 getRegClassFor(MVT::i64));
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000294 argt = DAG.getCopyFromReg(args_int[count], VT, DAG.getRoot());
Andrew Lenharth14f30c92005-05-31 18:37:16 +0000295 if (VT != MVT::i64)
296 argt = DAG.getNode(ISD::TRUNCATE, VT, argt);
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000297 break;
Andrew Lenharth40831c52005-01-28 06:57:18 +0000298 }
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000299 DAG.setRoot(argt.getValue(1));
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000300 } else { //more args
301 // Create the frame index object for this incoming parameter...
302 int FI = MFI->CreateFixedObject(8, 8 * (count - 6));
Misha Brukman4633f1c2005-04-21 23:13:11 +0000303
304 // Create the SelectionDAG nodes corresponding to a load
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000305 //from this parameter
306 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i64);
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000307 argt = DAG.getLoad(getValueType(I->getType()),
308 DAG.getEntryNode(), FIN, DAG.getSrcValue(NULL));
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000309 }
Andrew Lenharth032f2352005-02-22 21:59:48 +0000310 ++count;
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000311 ArgValues.push_back(argt);
312 }
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000313
Andrew Lenharth2513ddc2005-04-05 20:51:46 +0000314 // If the functions takes variable number of arguments, copy all regs to stack
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000315 if (F.isVarArg()) {
Andrew Lenharth558bc882005-06-18 18:34:52 +0000316 VarArgsOffset = count * 8;
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000317 std::vector<SDOperand> LS;
318 for (int i = 0; i < 6; ++i) {
319 if (args_int[i] < 1024)
320 args_int[i] = AddLiveIn(MF,args_int[i], getRegClassFor(MVT::i64));
321 SDOperand argt = DAG.getCopyFromReg(args_int[i], MVT::i64, DAG.getRoot());
Andrew Lenharth2513ddc2005-04-05 20:51:46 +0000322 int FI = MFI->CreateFixedObject(8, -8 * (6 - i));
Andrew Lenharth558bc882005-06-18 18:34:52 +0000323 if (i == 0) VarArgsBase = FI;
Andrew Lenharth2513ddc2005-04-05 20:51:46 +0000324 SDOperand SDFI = DAG.getFrameIndex(FI, MVT::i64);
Andrew Lenharthd4653b12005-06-27 17:39:17 +0000325 LS.push_back(DAG.getNode(ISD::STORE, MVT::Other, DAG.getRoot(), argt,
326 SDFI, DAG.getSrcValue(NULL)));
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000327
328 if (args_float[i] < 1024)
329 args_float[i] = AddLiveIn(MF,args_float[i], getRegClassFor(MVT::f64));
330 argt = DAG.getCopyFromReg(args_float[i], MVT::f64, DAG.getRoot());
Andrew Lenharth2513ddc2005-04-05 20:51:46 +0000331 FI = MFI->CreateFixedObject(8, - 8 * (12 - i));
332 SDFI = DAG.getFrameIndex(FI, MVT::i64);
Andrew Lenharthd4653b12005-06-27 17:39:17 +0000333 LS.push_back(DAG.getNode(ISD::STORE, MVT::Other, DAG.getRoot(), argt,
334 SDFI, DAG.getSrcValue(NULL)));
Andrew Lenharth2513ddc2005-04-05 20:51:46 +0000335 }
336
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000337 //Set up a token factor with all the stack traffic
338 DAG.setRoot(DAG.getNode(ISD::TokenFactor, MVT::Other, LS));
339 }
Andrew Lenharthe1c5a002005-04-12 17:35:16 +0000340
341 // Finally, inform the code generator which regs we return values in.
342 switch (getValueType(F.getReturnType())) {
343 default: assert(0 && "Unknown type!");
344 case MVT::isVoid: break;
345 case MVT::i1:
346 case MVT::i8:
347 case MVT::i16:
348 case MVT::i32:
349 case MVT::i64:
350 MF.addLiveOut(Alpha::R0);
351 break;
352 case MVT::f32:
353 case MVT::f64:
354 MF.addLiveOut(Alpha::F0);
355 break;
356 }
357
Andrew Lenharth2513ddc2005-04-05 20:51:46 +0000358 //return the arguments
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000359 return ArgValues;
360}
361
362std::pair<SDOperand, SDOperand>
363AlphaTargetLowering::LowerCallTo(SDOperand Chain,
Misha Brukman7847fca2005-04-22 17:54:37 +0000364 const Type *RetTy, bool isVarArg,
Chris Lattneradf6a962005-05-13 18:50:42 +0000365 unsigned CallingConv, bool isTailCall,
Misha Brukman7847fca2005-04-22 17:54:37 +0000366 SDOperand Callee, ArgListTy &Args,
367 SelectionDAG &DAG) {
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000368 int NumBytes = 0;
Andrew Lenharth684f2292005-01-30 00:35:27 +0000369 if (Args.size() > 6)
370 NumBytes = (Args.size() - 6) * 8;
371
Chris Lattner16cd04d2005-05-12 23:24:06 +0000372 Chain = DAG.getNode(ISD::CALLSEQ_START, MVT::Other, Chain,
Misha Brukman7847fca2005-04-22 17:54:37 +0000373 DAG.getConstant(NumBytes, getPointerTy()));
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000374 std::vector<SDOperand> args_to_use;
375 for (unsigned i = 0, e = Args.size(); i != e; ++i)
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000376 {
377 switch (getValueType(Args[i].second)) {
378 default: assert(0 && "Unexpected ValueType for argument!");
379 case MVT::i1:
380 case MVT::i8:
381 case MVT::i16:
382 case MVT::i32:
383 // Promote the integer to 64 bits. If the input type is signed use a
384 // sign extend, otherwise use a zero extend.
385 if (Args[i].second->isSigned())
386 Args[i].first = DAG.getNode(ISD::SIGN_EXTEND, MVT::i64, Args[i].first);
387 else
388 Args[i].first = DAG.getNode(ISD::ZERO_EXTEND, MVT::i64, Args[i].first);
389 break;
390 case MVT::i64:
391 case MVT::f64:
392 case MVT::f32:
393 break;
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000394 }
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000395 args_to_use.push_back(Args[i].first);
396 }
Misha Brukman4633f1c2005-04-21 23:13:11 +0000397
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000398 std::vector<MVT::ValueType> RetVals;
399 MVT::ValueType RetTyVT = getValueType(RetTy);
400 if (RetTyVT != MVT::isVoid)
401 RetVals.push_back(RetTyVT);
402 RetVals.push_back(MVT::Other);
403
Misha Brukman4633f1c2005-04-21 23:13:11 +0000404 SDOperand TheCall = SDOperand(DAG.getCall(RetVals,
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000405 Chain, Callee, args_to_use), 0);
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000406 Chain = TheCall.getValue(RetTyVT != MVT::isVoid);
Chris Lattner16cd04d2005-05-12 23:24:06 +0000407 Chain = DAG.getNode(ISD::CALLSEQ_END, MVT::Other, Chain,
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000408 DAG.getConstant(NumBytes, getPointerTy()));
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000409 return std::make_pair(TheCall, Chain);
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000410}
411
Chris Lattnere0fe2252005-07-05 19:58:54 +0000412SDOperand AlphaTargetLowering::LowerVAStart(SDOperand Chain, SDOperand VAListP,
413 Value *VAListV, SelectionDAG &DAG) {
414 // vastart stores the address of the VarArgsBase and VarArgsOffset
Andrew Lenhartha9e39e22005-06-23 16:48:51 +0000415 SDOperand FR = DAG.getFrameIndex(VarArgsBase, MVT::i64);
Chris Lattnere0fe2252005-07-05 19:58:54 +0000416 SDOperand S1 = DAG.getNode(ISD::STORE, MVT::Other, Chain, FR, VAListP,
417 DAG.getSrcValue(VAListV));
418 SDOperand SA2 = DAG.getNode(ISD::ADD, MVT::i64, VAListP,
Andrew Lenharthd4653b12005-06-27 17:39:17 +0000419 DAG.getConstant(8, MVT::i64));
Chris Lattnere0fe2252005-07-05 19:58:54 +0000420 return DAG.getNode(ISD::TRUNCSTORE, MVT::Other, S1,
421 DAG.getConstant(VarArgsOffset, MVT::i64), SA2,
Chris Lattner9fadb4c2005-07-10 00:29:18 +0000422 DAG.getSrcValue(VAListV, 8), DAG.getValueType(MVT::i32));
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000423}
424
425std::pair<SDOperand,SDOperand> AlphaTargetLowering::
Chris Lattnere0fe2252005-07-05 19:58:54 +0000426LowerVAArg(SDOperand Chain, SDOperand VAListP, Value *VAListV,
427 const Type *ArgTy, SelectionDAG &DAG) {
428 SDOperand Base = DAG.getLoad(MVT::i64, Chain, VAListP,
429 DAG.getSrcValue(VAListV));
430 SDOperand Tmp = DAG.getNode(ISD::ADD, MVT::i64, VAListP,
Andrew Lenharth558bc882005-06-18 18:34:52 +0000431 DAG.getConstant(8, MVT::i64));
Chris Lattnerbce81ae2005-07-10 01:56:13 +0000432 SDOperand Offset = DAG.getExtLoad(ISD::SEXTLOAD, MVT::i64, Base.getValue(1),
433 Tmp, DAG.getSrcValue(VAListV, 8), MVT::i32);
Andrew Lenharth558bc882005-06-18 18:34:52 +0000434 SDOperand DataPtr = DAG.getNode(ISD::ADD, MVT::i64, Base, Offset);
Andrew Lenharthcdf233d2005-06-22 23:04:28 +0000435 if (ArgTy->isFloatingPoint())
436 {
437 //if fp && Offset < 6*8, then subtract 6*8 from DataPtr
438 SDOperand FPDataPtr = DAG.getNode(ISD::SUB, MVT::i64, DataPtr,
Chris Lattnere0fe2252005-07-05 19:58:54 +0000439 DAG.getConstant(8*6, MVT::i64));
Andrew Lenharthcdf233d2005-06-22 23:04:28 +0000440 SDOperand CC = DAG.getSetCC(ISD::SETLT, MVT::i64,
441 Offset, DAG.getConstant(8*6, MVT::i64));
442 DataPtr = DAG.getNode(ISD::SELECT, MVT::i64, CC, FPDataPtr, DataPtr);
443 }
444
Andrew Lenhartha9e39e22005-06-23 16:48:51 +0000445 SDOperand Result;
446 if (ArgTy == Type::IntTy)
Chris Lattnerbce81ae2005-07-10 01:56:13 +0000447 Result = DAG.getExtLoad(ISD::SEXTLOAD, MVT::i64, Offset.getValue(1),
448 DataPtr, DAG.getSrcValue(NULL), MVT::i32);
Andrew Lenhartha9e39e22005-06-23 16:48:51 +0000449 else if (ArgTy == Type::UIntTy)
Chris Lattnerbce81ae2005-07-10 01:56:13 +0000450 Result = DAG.getExtLoad(ISD::ZEXTLOAD, MVT::i64, Offset.getValue(1),
451 DataPtr, DAG.getSrcValue(NULL), MVT::i32);
Andrew Lenhartha9e39e22005-06-23 16:48:51 +0000452 else
Andrew Lenharth3f5aa1c2005-06-23 23:42:05 +0000453 Result = DAG.getLoad(getValueType(ArgTy), Offset.getValue(1), DataPtr,
Andrew Lenhartha9e39e22005-06-23 16:48:51 +0000454 DAG.getSrcValue(NULL));
455
Andrew Lenharth558bc882005-06-18 18:34:52 +0000456 SDOperand NewOffset = DAG.getNode(ISD::ADD, MVT::i64, Offset,
457 DAG.getConstant(8, MVT::i64));
Andrew Lenharthd4653b12005-06-27 17:39:17 +0000458 SDOperand Update = DAG.getNode(ISD::TRUNCSTORE, MVT::Other,
459 Result.getValue(1), NewOffset,
Chris Lattner9fadb4c2005-07-10 00:29:18 +0000460 Tmp, DAG.getSrcValue(VAListV, 8),
461 DAG.getValueType(MVT::i32));
Andrew Lenhartha9e39e22005-06-23 16:48:51 +0000462 Result = DAG.getNode(ISD::TRUNCATE, getValueType(ArgTy), Result);
463
Andrew Lenharth558bc882005-06-18 18:34:52 +0000464 return std::make_pair(Result, Update);
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000465}
Misha Brukman4633f1c2005-04-21 23:13:11 +0000466
Chris Lattnere0fe2252005-07-05 19:58:54 +0000467
468SDOperand AlphaTargetLowering::
469LowerVACopy(SDOperand Chain, SDOperand SrcP, Value *SrcV, SDOperand DestP,
470 Value *DestV, SelectionDAG &DAG) {
471 SDOperand Val = DAG.getLoad(getPointerTy(), Chain, SrcP,
472 DAG.getSrcValue(SrcV));
Andrew Lenharthcdf233d2005-06-22 23:04:28 +0000473 SDOperand Result = DAG.getNode(ISD::STORE, MVT::Other, Val.getValue(1),
Chris Lattnere0fe2252005-07-05 19:58:54 +0000474 Val, DestP, DAG.getSrcValue(DestV));
475 SDOperand NP = DAG.getNode(ISD::ADD, MVT::i64, SrcP,
Andrew Lenharthcdf233d2005-06-22 23:04:28 +0000476 DAG.getConstant(8, MVT::i64));
Chris Lattnerbce81ae2005-07-10 01:56:13 +0000477 Val = DAG.getExtLoad(ISD::SEXTLOAD, MVT::i64, Result, NP,
478 DAG.getSrcValue(SrcV, 8), MVT::i32);
Chris Lattnere0fe2252005-07-05 19:58:54 +0000479 SDOperand NPD = DAG.getNode(ISD::ADD, MVT::i64, DestP,
Andrew Lenharth3f5aa1c2005-06-23 23:42:05 +0000480 DAG.getConstant(8, MVT::i64));
Chris Lattnere0fe2252005-07-05 19:58:54 +0000481 return DAG.getNode(ISD::TRUNCSTORE, MVT::Other, Val.getValue(1),
Chris Lattner9fadb4c2005-07-10 00:29:18 +0000482 Val, NPD, DAG.getSrcValue(DestV, 8),
483 DAG.getValueType(MVT::i32));
Andrew Lenharthcdf233d2005-06-22 23:04:28 +0000484}
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000485
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000486namespace {
487
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000488//===--------------------------------------------------------------------===//
489/// ISel - Alpha specific code to select Alpha machine instructions for
490/// SelectionDAG operations.
491//===--------------------------------------------------------------------===//
Andrew Lenharthb69f3422005-06-22 17:19:45 +0000492class AlphaISel : public SelectionDAGISel {
Misha Brukman4633f1c2005-04-21 23:13:11 +0000493
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000494 /// AlphaLowering - This object fully describes how to lower LLVM code to an
495 /// Alpha-specific SelectionDAG.
496 AlphaTargetLowering AlphaLowering;
Misha Brukman4633f1c2005-04-21 23:13:11 +0000497
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000498 SelectionDAG *ISelDAG; // Hack to support us having a dag->dag transform
499 // for sdiv and udiv until it is put into the future
500 // dag combiner.
501
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000502 /// ExprMap - As shared expressions are codegen'd, we keep track of which
503 /// vreg the value is produced in, so we only emit one copy of each compiled
504 /// tree.
505 static const unsigned notIn = (unsigned)(-1);
506 std::map<SDOperand, unsigned> ExprMap;
Misha Brukman4633f1c2005-04-21 23:13:11 +0000507
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000508 //CCInvMap sometimes (SetNE) we have the inverse CC code for free
509 std::map<SDOperand, unsigned> CCInvMap;
Misha Brukman4633f1c2005-04-21 23:13:11 +0000510
Andrew Lenhartha32b9e32005-04-08 17:28:49 +0000511 int count_ins;
512 int count_outs;
513 bool has_sym;
Andrew Lenharth500b4db2005-04-22 13:35:18 +0000514 int max_depth;
Andrew Lenhartha32b9e32005-04-08 17:28:49 +0000515
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000516public:
Andrew Lenharthd4653b12005-06-27 17:39:17 +0000517 AlphaISel(TargetMachine &TM) : SelectionDAGISel(AlphaLowering),
518 AlphaLowering(TM)
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000519 {}
Misha Brukman4633f1c2005-04-21 23:13:11 +0000520
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000521 /// InstructionSelectBasicBlock - This callback is invoked by
522 /// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
523 virtual void InstructionSelectBasicBlock(SelectionDAG &DAG) {
Andrew Lenharth032f2352005-02-22 21:59:48 +0000524 DEBUG(BB->dump());
Andrew Lenhartha32b9e32005-04-08 17:28:49 +0000525 count_ins = 0;
526 count_outs = 0;
Andrew Lenharth500b4db2005-04-22 13:35:18 +0000527 max_depth = 0;
Andrew Lenhartha32b9e32005-04-08 17:28:49 +0000528 has_sym = false;
529
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000530 // Codegen the basic block.
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000531 ISelDAG = &DAG;
Andrew Lenharth500b4db2005-04-22 13:35:18 +0000532 max_depth = DAG.getRoot().getNodeDepth();
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000533 Select(DAG.getRoot());
Andrew Lenhartha32b9e32005-04-08 17:28:49 +0000534
535 if(has_sym)
536 ++count_ins;
537 if(EnableAlphaCount)
Andrew Lenharthd4653b12005-06-27 17:39:17 +0000538 std::cerr << "COUNT: "
539 << BB->getParent()->getFunction ()->getName() << " "
Andrew Lenharth500b4db2005-04-22 13:35:18 +0000540 << BB->getNumber() << " "
541 << max_depth << " "
Andrew Lenhartha32b9e32005-04-08 17:28:49 +0000542 << count_ins << " "
543 << count_outs << "\n";
Misha Brukman4633f1c2005-04-21 23:13:11 +0000544
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000545 // Clear state used for selection.
546 ExprMap.clear();
547 CCInvMap.clear();
548 }
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000549
550 virtual void EmitFunctionEntryCode(Function &Fn, MachineFunction &MF);
Misha Brukman4633f1c2005-04-21 23:13:11 +0000551
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000552 unsigned SelectExpr(SDOperand N);
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000553 void Select(SDOperand N);
Misha Brukman4633f1c2005-04-21 23:13:11 +0000554
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000555 void SelectAddr(SDOperand N, unsigned& Reg, long& offset);
556 void SelectBranchCC(SDOperand N);
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +0000557 void MoveFP2Int(unsigned src, unsigned dst, bool isDouble);
558 void MoveInt2FP(unsigned src, unsigned dst, bool isDouble);
Andrew Lenharth10c085b2005-04-02 22:32:39 +0000559 //returns whether the sense of the comparison was inverted
560 bool SelectFPSetCC(SDOperand N, unsigned dst);
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000561
562 // dag -> dag expanders for integer divide by constant
563 SDOperand BuildSDIVSequence(SDOperand N);
564 SDOperand BuildUDIVSequence(SDOperand N);
565
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000566};
Andrew Lenharth304d0f32005-01-22 23:41:55 +0000567}
568
Andrew Lenharthb69f3422005-06-22 17:19:45 +0000569void AlphaISel::EmitFunctionEntryCode(Function &Fn, MachineFunction &MF) {
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000570 // If this function has live-in values, emit the copies from pregs to vregs at
571 // the top of the function, before anything else.
572 MachineBasicBlock *BB = MF.begin();
573 if (MF.livein_begin() != MF.livein_end()) {
574 SSARegMap *RegMap = MF.getSSARegMap();
575 for (MachineFunction::livein_iterator LI = MF.livein_begin(),
576 E = MF.livein_end(); LI != E; ++LI) {
577 const TargetRegisterClass *RC = RegMap->getRegClass(LI->second);
578 if (RC == Alpha::GPRCRegisterClass) {
Andrew Lenharthd4653b12005-06-27 17:39:17 +0000579 BuildMI(BB, Alpha::BIS, 2, LI->second).addReg(LI->first)
580 .addReg(LI->first);
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000581 } else if (RC == Alpha::FPRCRegisterClass) {
Andrew Lenharthd4653b12005-06-27 17:39:17 +0000582 BuildMI(BB, Alpha::CPYS, 2, LI->second).addReg(LI->first)
583 .addReg(LI->first);
Andrew Lenharthfd5e4b72005-05-31 18:35:43 +0000584 } else {
585 assert(0 && "Unknown regclass!");
586 }
587 }
588 }
589}
590
Andrew Lenharth06ef8842005-06-29 18:54:02 +0000591static void getValueInfo(const Value* v, int& type, int& fun, int& offset)
Andrew Lenharthcd7f8cf2005-06-06 19:03:55 +0000592{
Andrew Lenharthfec0e402005-07-12 04:20:52 +0000593 fun = type = offset = 0;
Andrew Lenharth06ef8842005-06-29 18:54:02 +0000594 if (v == NULL) {
595 type = 0;
Andrew Lenharth06ef8842005-06-29 18:54:02 +0000596 } else if (const GlobalValue* GV = dyn_cast<GlobalValue>(v)) {
597 type = 1;
Andrew Lenharth06ef8842005-06-29 18:54:02 +0000598 const Module* M = GV->getParent();
Andrew Lenharthfec0e402005-07-12 04:20:52 +0000599 for(Module::const_global_iterator ii = M->global_begin(); &*ii != GV; ++ii)
600 ++offset;
Andrew Lenharth06ef8842005-06-29 18:54:02 +0000601 } else if (const Argument* Arg = dyn_cast<Argument>(v)) {
602 type = 2;
603 const Function* F = Arg->getParent();
604 const Module* M = F->getParent();
Andrew Lenharth06ef8842005-06-29 18:54:02 +0000605 for(Module::const_iterator ii = M->begin(); &*ii != F; ++ii)
Andrew Lenharthfec0e402005-07-12 04:20:52 +0000606 ++fun;
Andrew Lenharth06ef8842005-06-29 18:54:02 +0000607 for(Function::const_arg_iterator ii = F->arg_begin(); &*ii != Arg; ++ii)
Andrew Lenharthfec0e402005-07-12 04:20:52 +0000608 ++offset;
Andrew Lenharth06ef8842005-06-29 18:54:02 +0000609 } else if (const Instruction* I = dyn_cast<Instruction>(v)) {
Andrew Lenhartha48f3ce2005-07-07 19:52:58 +0000610 assert(dyn_cast<PointerType>(I->getType()));
Andrew Lenharth06ef8842005-06-29 18:54:02 +0000611 type = 3;
612 const BasicBlock* bb = I->getParent();
613 const Function* F = bb->getParent();
614 const Module* M = F->getParent();
Andrew Lenharth06ef8842005-06-29 18:54:02 +0000615 for(Module::const_iterator ii = M->begin(); &*ii != F; ++ii)
Andrew Lenharthfec0e402005-07-12 04:20:52 +0000616 ++fun;
Andrew Lenharth06ef8842005-06-29 18:54:02 +0000617 for(Function::const_iterator ii = F->begin(); &*ii != bb; ++ii)
Andrew Lenharthfec0e402005-07-12 04:20:52 +0000618 offset += ii->size();
Andrew Lenharth06ef8842005-06-29 18:54:02 +0000619 for(BasicBlock::const_iterator ii = bb->begin(); &*ii != I; ++ii)
Andrew Lenharthfec0e402005-07-12 04:20:52 +0000620 ++offset;
Andrew Lenhartha48f3ce2005-07-07 19:52:58 +0000621 } else if (const Constant* C = dyn_cast<Constant>(v)) {
622 //Don't know how to look these up yet
623 type = 0;
Andrew Lenhartha48f3ce2005-07-07 19:52:58 +0000624 } else {
625 assert(0 && "Error in value marking");
Andrew Lenharth06ef8842005-06-29 18:54:02 +0000626 }
Andrew Lenharthcf8bf382005-07-01 19:12:13 +0000627 //type = 4: register spilling
628 //type = 5: global address loading or constant loading
Andrew Lenharthb69f3422005-06-22 17:19:45 +0000629}
630
631static int getUID()
632{
633 static int id = 0;
634 return ++id;
635}
Andrew Lenharthcd7f8cf2005-06-06 19:03:55 +0000636
Andrew Lenhartha32b9e32005-04-08 17:28:49 +0000637//Factorize a number using the list of constants
638static bool factorize(int v[], int res[], int size, uint64_t c)
639{
640 bool cont = true;
641 while (c != 1 && cont)
642 {
643 cont = false;
644 for(int i = 0; i < size; ++i)
645 {
646 if (c % v[i] == 0)
647 {
648 c /= v[i];
649 ++res[i];
650 cont=true;
651 }
652 }
653 }
654 return c == 1;
655}
656
657
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000658//Shamelessly adapted from PPC32
Misha Brukman4633f1c2005-04-21 23:13:11 +0000659// Structure used to return the necessary information to codegen an SDIV as
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000660// a multiply.
661struct ms {
662 int64_t m; // magic number
663 int64_t s; // shift amount
664};
665
666struct mu {
667 uint64_t m; // magic number
668 int64_t a; // add indicator
669 int64_t s; // shift amount
670};
671
672/// magic - calculate the magic numbers required to codegen an integer sdiv as
Misha Brukman4633f1c2005-04-21 23:13:11 +0000673/// a sequence of multiply and shifts. Requires that the divisor not be 0, 1,
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000674/// or -1.
675static struct ms magic(int64_t d) {
676 int64_t p;
677 uint64_t ad, anc, delta, q1, r1, q2, r2, t;
678 const uint64_t two63 = 9223372036854775808ULL; // 2^63
679 struct ms mag;
Misha Brukman4633f1c2005-04-21 23:13:11 +0000680
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000681 ad = abs(d);
682 t = two63 + ((uint64_t)d >> 63);
683 anc = t - 1 - t%ad; // absolute value of nc
Andrew Lenharth320174f2005-04-07 17:19:16 +0000684 p = 63; // initialize p
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000685 q1 = two63/anc; // initialize q1 = 2p/abs(nc)
686 r1 = two63 - q1*anc; // initialize r1 = rem(2p,abs(nc))
687 q2 = two63/ad; // initialize q2 = 2p/abs(d)
688 r2 = two63 - q2*ad; // initialize r2 = rem(2p,abs(d))
689 do {
690 p = p + 1;
691 q1 = 2*q1; // update q1 = 2p/abs(nc)
692 r1 = 2*r1; // update r1 = rem(2p/abs(nc))
693 if (r1 >= anc) { // must be unsigned comparison
694 q1 = q1 + 1;
695 r1 = r1 - anc;
696 }
697 q2 = 2*q2; // update q2 = 2p/abs(d)
698 r2 = 2*r2; // update r2 = rem(2p/abs(d))
699 if (r2 >= ad) { // must be unsigned comparison
700 q2 = q2 + 1;
701 r2 = r2 - ad;
702 }
703 delta = ad - r2;
704 } while (q1 < delta || (q1 == delta && r1 == 0));
705
706 mag.m = q2 + 1;
707 if (d < 0) mag.m = -mag.m; // resulting magic number
708 mag.s = p - 64; // resulting shift
709 return mag;
710}
711
712/// magicu - calculate the magic numbers required to codegen an integer udiv as
713/// a sequence of multiply, add and shifts. Requires that the divisor not be 0.
714static struct mu magicu(uint64_t d)
715{
716 int64_t p;
717 uint64_t nc, delta, q1, r1, q2, r2;
718 struct mu magu;
719 magu.a = 0; // initialize "add" indicator
720 nc = - 1 - (-d)%d;
Andrew Lenharth320174f2005-04-07 17:19:16 +0000721 p = 63; // initialize p
722 q1 = 0x8000000000000000ull/nc; // initialize q1 = 2p/nc
723 r1 = 0x8000000000000000ull - q1*nc; // initialize r1 = rem(2p,nc)
724 q2 = 0x7FFFFFFFFFFFFFFFull/d; // initialize q2 = (2p-1)/d
725 r2 = 0x7FFFFFFFFFFFFFFFull - q2*d; // initialize r2 = rem((2p-1),d)
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000726 do {
727 p = p + 1;
728 if (r1 >= nc - r1 ) {
729 q1 = 2*q1 + 1; // update q1
730 r1 = 2*r1 - nc; // update r1
731 }
732 else {
733 q1 = 2*q1; // update q1
734 r1 = 2*r1; // update r1
735 }
736 if (r2 + 1 >= d - r2) {
Andrew Lenharth320174f2005-04-07 17:19:16 +0000737 if (q2 >= 0x7FFFFFFFFFFFFFFFull) magu.a = 1;
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000738 q2 = 2*q2 + 1; // update q2
739 r2 = 2*r2 + 1 - d; // update r2
740 }
741 else {
Andrew Lenharth320174f2005-04-07 17:19:16 +0000742 if (q2 >= 0x8000000000000000ull) magu.a = 1;
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000743 q2 = 2*q2; // update q2
744 r2 = 2*r2 + 1; // update r2
745 }
746 delta = d - 1 - r2;
747 } while (p < 64 && (q1 < delta || (q1 == delta && r1 == 0)));
748 magu.m = q2 + 1; // resulting magic number
Andrew Lenharth320174f2005-04-07 17:19:16 +0000749 magu.s = p - 64; // resulting shift
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000750 return magu;
751}
752
753/// BuildSDIVSequence - Given an ISD::SDIV node expressing a divide by constant,
754/// return a DAG expression to select that will generate the same value by
755/// multiplying by a magic number. See:
756/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Andrew Lenharthb69f3422005-06-22 17:19:45 +0000757SDOperand AlphaISel::BuildSDIVSequence(SDOperand N) {
Andrew Lenharth320174f2005-04-07 17:19:16 +0000758 int64_t d = (int64_t)cast<ConstantSDNode>(N.getOperand(1))->getSignExtended();
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000759 ms magics = magic(d);
760 // Multiply the numerator (operand 0) by the magic value
Misha Brukman4633f1c2005-04-21 23:13:11 +0000761 SDOperand Q = ISelDAG->getNode(ISD::MULHS, MVT::i64, N.getOperand(0),
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000762 ISelDAG->getConstant(magics.m, MVT::i64));
763 // If d > 0 and m < 0, add the numerator
764 if (d > 0 && magics.m < 0)
765 Q = ISelDAG->getNode(ISD::ADD, MVT::i64, Q, N.getOperand(0));
766 // If d < 0 and m > 0, subtract the numerator.
767 if (d < 0 && magics.m > 0)
768 Q = ISelDAG->getNode(ISD::SUB, MVT::i64, Q, N.getOperand(0));
769 // Shift right algebraic if shift value is nonzero
770 if (magics.s > 0)
Misha Brukman4633f1c2005-04-21 23:13:11 +0000771 Q = ISelDAG->getNode(ISD::SRA, MVT::i64, Q,
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000772 ISelDAG->getConstant(magics.s, MVT::i64));
773 // Extract the sign bit and add it to the quotient
Misha Brukman4633f1c2005-04-21 23:13:11 +0000774 SDOperand T =
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000775 ISelDAG->getNode(ISD::SRL, MVT::i64, Q, ISelDAG->getConstant(63, MVT::i64));
776 return ISelDAG->getNode(ISD::ADD, MVT::i64, Q, T);
777}
778
779/// BuildUDIVSequence - Given an ISD::UDIV node expressing a divide by constant,
780/// return a DAG expression to select that will generate the same value by
781/// multiplying by a magic number. See:
782/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Andrew Lenharthb69f3422005-06-22 17:19:45 +0000783SDOperand AlphaISel::BuildUDIVSequence(SDOperand N) {
Misha Brukman4633f1c2005-04-21 23:13:11 +0000784 unsigned d =
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000785 (unsigned)cast<ConstantSDNode>(N.getOperand(1))->getSignExtended();
786 mu magics = magicu(d);
787 // Multiply the numerator (operand 0) by the magic value
Misha Brukman4633f1c2005-04-21 23:13:11 +0000788 SDOperand Q = ISelDAG->getNode(ISD::MULHU, MVT::i64, N.getOperand(0),
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000789 ISelDAG->getConstant(magics.m, MVT::i64));
790 if (magics.a == 0) {
Misha Brukman4633f1c2005-04-21 23:13:11 +0000791 Q = ISelDAG->getNode(ISD::SRL, MVT::i64, Q,
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000792 ISelDAG->getConstant(magics.s, MVT::i64));
793 } else {
794 SDOperand NPQ = ISelDAG->getNode(ISD::SUB, MVT::i64, N.getOperand(0), Q);
Misha Brukman4633f1c2005-04-21 23:13:11 +0000795 NPQ = ISelDAG->getNode(ISD::SRL, MVT::i64, NPQ,
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000796 ISelDAG->getConstant(1, MVT::i64));
797 NPQ = ISelDAG->getNode(ISD::ADD, MVT::i64, NPQ, Q);
Misha Brukman4633f1c2005-04-21 23:13:11 +0000798 Q = ISelDAG->getNode(ISD::SRL, MVT::i64, NPQ,
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000799 ISelDAG->getConstant(magics.s-1, MVT::i64));
800 }
801 return Q;
802}
803
Andrew Lenhartha565c272005-04-06 22:03:13 +0000804//From PPC32
805/// ExactLog2 - This function solves for (Val == 1 << (N-1)) and returns N. It
806/// returns zero when the input is not exactly a power of two.
807static unsigned ExactLog2(uint64_t Val) {
808 if (Val == 0 || (Val & (Val-1))) return 0;
809 unsigned Count = 0;
810 while (Val != 1) {
811 Val >>= 1;
812 ++Count;
813 }
814 return Count;
815}
Andrew Lenharth4b8ac152005-04-06 20:25:34 +0000816
817
Andrew Lenharthe87f6c32005-03-11 17:48:05 +0000818//These describe LDAx
Andrew Lenharthc0513832005-03-29 19:24:04 +0000819static const int IMM_LOW = -32768;
820static const int IMM_HIGH = 32767;
Andrew Lenharthe87f6c32005-03-11 17:48:05 +0000821static const int IMM_MULT = 65536;
822
823static long getUpper16(long l)
824{
825 long y = l / IMM_MULT;
826 if (l % IMM_MULT > IMM_HIGH)
827 ++y;
828 return y;
829}
830
831static long getLower16(long l)
832{
833 long h = getUpper16(l);
834 return l - h * IMM_MULT;
835}
836
Andrew Lenharthfe895e32005-06-27 17:15:36 +0000837static unsigned GetRelVersion(unsigned opcode)
838{
839 switch (opcode) {
840 default: assert(0 && "unknown load or store"); return 0;
841 case Alpha::LDQ: return Alpha::LDQr;
842 case Alpha::LDS: return Alpha::LDSr;
843 case Alpha::LDT: return Alpha::LDTr;
844 case Alpha::LDL: return Alpha::LDLr;
845 case Alpha::LDBU: return Alpha::LDBUr;
846 case Alpha::LDWU: return Alpha::LDWUr;
Andrew Lenharthfce587e2005-06-29 00:39:17 +0000847 case Alpha::STB: return Alpha::STBr;
848 case Alpha::STW: return Alpha::STWr;
849 case Alpha::STL: return Alpha::STLr;
850 case Alpha::STQ: return Alpha::STQr;
851 case Alpha::STS: return Alpha::STSr;
852 case Alpha::STT: return Alpha::STTr;
853
Andrew Lenharthfe895e32005-06-27 17:15:36 +0000854 }
855}
Andrew Lenharth65838902005-02-06 16:22:15 +0000856
Andrew Lenharthb69f3422005-06-22 17:19:45 +0000857void AlphaISel::MoveFP2Int(unsigned src, unsigned dst, bool isDouble)
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +0000858{
859 unsigned Opc;
860 if (EnableAlphaFTOI) {
861 Opc = isDouble ? Alpha::FTOIT : Alpha::FTOIS;
862 BuildMI(BB, Opc, 1, dst).addReg(src);
863 } else {
864 //The hard way:
865 // Spill the integer to memory and reload it from there.
866 unsigned Size = MVT::getSizeInBits(MVT::f64)/8;
867 MachineFunction *F = BB->getParent();
868 int FrameIdx = F->getFrameInfo()->CreateStackObject(Size, 8);
869
Andrew Lenharthcf8bf382005-07-01 19:12:13 +0000870 if (EnableAlphaLSMark)
871 BuildMI(BB, Alpha::MEMLABEL, 4).addImm(4).addImm(0).addImm(0)
872 .addImm(getUID());
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +0000873 Opc = isDouble ? Alpha::STT : Alpha::STS;
874 BuildMI(BB, Opc, 3).addReg(src).addFrameIndex(FrameIdx).addReg(Alpha::F31);
Andrew Lenharthcf8bf382005-07-01 19:12:13 +0000875
876 if (EnableAlphaLSMark)
877 BuildMI(BB, Alpha::MEMLABEL, 4).addImm(4).addImm(0).addImm(0)
878 .addImm(getUID());
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +0000879 Opc = isDouble ? Alpha::LDQ : Alpha::LDL;
880 BuildMI(BB, Alpha::LDQ, 2, dst).addFrameIndex(FrameIdx).addReg(Alpha::F31);
881 }
882}
883
Andrew Lenharthb69f3422005-06-22 17:19:45 +0000884void AlphaISel::MoveInt2FP(unsigned src, unsigned dst, bool isDouble)
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +0000885{
886 unsigned Opc;
887 if (EnableAlphaFTOI) {
888 Opc = isDouble?Alpha::ITOFT:Alpha::ITOFS;
889 BuildMI(BB, Opc, 1, dst).addReg(src);
890 } else {
891 //The hard way:
892 // Spill the integer to memory and reload it from there.
893 unsigned Size = MVT::getSizeInBits(MVT::f64)/8;
894 MachineFunction *F = BB->getParent();
895 int FrameIdx = F->getFrameInfo()->CreateStackObject(Size, 8);
896
Andrew Lenharthcf8bf382005-07-01 19:12:13 +0000897 if (EnableAlphaLSMark)
898 BuildMI(BB, Alpha::MEMLABEL, 4).addImm(4).addImm(0).addImm(0)
899 .addImm(getUID());
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +0000900 Opc = isDouble ? Alpha::STQ : Alpha::STL;
901 BuildMI(BB, Opc, 3).addReg(src).addFrameIndex(FrameIdx).addReg(Alpha::F31);
Andrew Lenharthcf8bf382005-07-01 19:12:13 +0000902
903 if (EnableAlphaLSMark)
904 BuildMI(BB, Alpha::MEMLABEL, 4).addImm(4).addImm(0).addImm(0)
905 .addImm(getUID());
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +0000906 Opc = isDouble ? Alpha::LDT : Alpha::LDS;
907 BuildMI(BB, Opc, 2, dst).addFrameIndex(FrameIdx).addReg(Alpha::F31);
908 }
909}
910
Andrew Lenharthb69f3422005-06-22 17:19:45 +0000911bool AlphaISel::SelectFPSetCC(SDOperand N, unsigned dst)
Andrew Lenharth10c085b2005-04-02 22:32:39 +0000912{
913 SDNode *Node = N.Val;
914 unsigned Opc, Tmp1, Tmp2, Tmp3;
915 SetCCSDNode *SetCC = dyn_cast<SetCCSDNode>(Node);
916
Andrew Lenharth10c085b2005-04-02 22:32:39 +0000917 bool rev = false;
918 bool inv = false;
Misha Brukman4633f1c2005-04-21 23:13:11 +0000919
Andrew Lenharth10c085b2005-04-02 22:32:39 +0000920 switch (SetCC->getCondition()) {
921 default: Node->dump(); assert(0 && "Unknown FP comparison!");
922 case ISD::SETEQ: Opc = Alpha::CMPTEQ; break;
923 case ISD::SETLT: Opc = Alpha::CMPTLT; break;
924 case ISD::SETLE: Opc = Alpha::CMPTLE; break;
925 case ISD::SETGT: Opc = Alpha::CMPTLT; rev = true; break;
926 case ISD::SETGE: Opc = Alpha::CMPTLE; rev = true; break;
927 case ISD::SETNE: Opc = Alpha::CMPTEQ; inv = true; break;
928 }
Misha Brukman4633f1c2005-04-21 23:13:11 +0000929
Andrew Lenharth10c085b2005-04-02 22:32:39 +0000930 ConstantFPSDNode *CN;
931 if ((CN = dyn_cast<ConstantFPSDNode>(SetCC->getOperand(0)))
932 && (CN->isExactlyValue(+0.0) || CN->isExactlyValue(-0.0)))
933 Tmp1 = Alpha::F31;
934 else
935 Tmp1 = SelectExpr(N.getOperand(0));
Misha Brukman4633f1c2005-04-21 23:13:11 +0000936
Andrew Lenharth10c085b2005-04-02 22:32:39 +0000937 if ((CN = dyn_cast<ConstantFPSDNode>(SetCC->getOperand(1)))
938 && (CN->isExactlyValue(+0.0) || CN->isExactlyValue(-0.0)))
939 Tmp2 = Alpha::F31;
940 else
Chris Lattner9c9183a2005-04-30 04:44:07 +0000941 Tmp2 = SelectExpr(N.getOperand(1));
Misha Brukman4633f1c2005-04-21 23:13:11 +0000942
Andrew Lenharth10c085b2005-04-02 22:32:39 +0000943 //Can only compare doubles, and dag won't promote for me
944 if (SetCC->getOperand(0).getValueType() == MVT::f32)
945 {
946 //assert(0 && "Setcc On float?\n");
947 std::cerr << "Setcc on float!\n";
948 Tmp3 = MakeReg(MVT::f64);
949 BuildMI(BB, Alpha::CVTST, 1, Tmp3).addReg(Tmp1);
950 Tmp1 = Tmp3;
951 }
952 if (SetCC->getOperand(1).getValueType() == MVT::f32)
953 {
954 //assert (0 && "Setcc On float?\n");
955 std::cerr << "Setcc on float!\n";
956 Tmp3 = MakeReg(MVT::f64);
957 BuildMI(BB, Alpha::CVTST, 1, Tmp3).addReg(Tmp2);
958 Tmp2 = Tmp3;
959 }
Misha Brukman4633f1c2005-04-21 23:13:11 +0000960
Andrew Lenharth10c085b2005-04-02 22:32:39 +0000961 if (rev) std::swap(Tmp1, Tmp2);
962 //do the comparison
963 BuildMI(BB, Opc, 2, dst).addReg(Tmp1).addReg(Tmp2);
964 return inv;
965}
966
Andrew Lenharth9e8d1092005-02-06 15:40:40 +0000967//Check to see if the load is a constant offset from a base register
Andrew Lenharthb69f3422005-06-22 17:19:45 +0000968void AlphaISel::SelectAddr(SDOperand N, unsigned& Reg, long& offset)
Andrew Lenharth9e8d1092005-02-06 15:40:40 +0000969{
970 unsigned opcode = N.getOpcode();
Andrew Lenharth694c2982005-06-26 23:01:11 +0000971 if (opcode == ISD::ADD && N.getOperand(1).getOpcode() == ISD::Constant &&
972 cast<ConstantSDNode>(N.getOperand(1))->getValue() <= 32767)
973 { //Normal imm add
974 Reg = SelectExpr(N.getOperand(0));
975 offset = cast<ConstantSDNode>(N.getOperand(1))->getValue();
976 return;
Andrew Lenharth9e8d1092005-02-06 15:40:40 +0000977 }
978 Reg = SelectExpr(N);
979 offset = 0;
980 return;
981}
982
Andrew Lenharthb69f3422005-06-22 17:19:45 +0000983void AlphaISel::SelectBranchCC(SDOperand N)
Andrew Lenharth445171a2005-02-08 00:40:03 +0000984{
985 assert(N.getOpcode() == ISD::BRCOND && "Not a BranchCC???");
Misha Brukman4633f1c2005-04-21 23:13:11 +0000986 MachineBasicBlock *Dest =
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000987 cast<BasicBlockSDNode>(N.getOperand(2))->getBasicBlock();
988 unsigned Opc = Alpha::WTF;
Misha Brukman4633f1c2005-04-21 23:13:11 +0000989
Andrew Lenharth445171a2005-02-08 00:40:03 +0000990 Select(N.getOperand(0)); //chain
991 SDOperand CC = N.getOperand(1);
Misha Brukman4633f1c2005-04-21 23:13:11 +0000992
Andrew Lenharth445171a2005-02-08 00:40:03 +0000993 if (CC.getOpcode() == ISD::SETCC)
Andrew Lenharth63f2ab22005-02-10 06:25:22 +0000994 {
995 SetCCSDNode* SetCC = dyn_cast<SetCCSDNode>(CC.Val);
996 if (MVT::isInteger(SetCC->getOperand(0).getValueType())) {
997 //Dropping the CC is only useful if we are comparing to 0
Andrew Lenharth09552bf2005-06-08 18:02:21 +0000998 bool RightZero = SetCC->getOperand(1).getOpcode() == ISD::Constant &&
999 cast<ConstantSDNode>(SetCC->getOperand(1))->getValue() == 0;
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001000 bool isNE = false;
Misha Brukman4633f1c2005-04-21 23:13:11 +00001001
Andrew Lenharth63b720a2005-04-03 20:35:21 +00001002 //Fix up CC
1003 ISD::CondCode cCode= SetCC->getCondition();
Misha Brukman4633f1c2005-04-21 23:13:11 +00001004
Andrew Lenharth63b720a2005-04-03 20:35:21 +00001005 if(cCode == ISD::SETNE)
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001006 isNE = true;
Andrew Lenharth445171a2005-02-08 00:40:03 +00001007
Andrew Lenharth694c2982005-06-26 23:01:11 +00001008 if (RightZero) {
Andrew Lenharth09552bf2005-06-08 18:02:21 +00001009 switch (cCode) {
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001010 default: CC.Val->dump(); assert(0 && "Unknown integer comparison!");
1011 case ISD::SETEQ: Opc = Alpha::BEQ; break;
1012 case ISD::SETLT: Opc = Alpha::BLT; break;
1013 case ISD::SETLE: Opc = Alpha::BLE; break;
1014 case ISD::SETGT: Opc = Alpha::BGT; break;
1015 case ISD::SETGE: Opc = Alpha::BGE; break;
1016 case ISD::SETULT: assert(0 && "x (unsigned) < 0 is never true"); break;
1017 case ISD::SETUGT: Opc = Alpha::BNE; break;
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001018 //Technically you could have this CC
1019 case ISD::SETULE: Opc = Alpha::BEQ; break;
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001020 case ISD::SETUGE: assert(0 && "x (unsgined >= 0 is always true"); break;
1021 case ISD::SETNE: Opc = Alpha::BNE; break;
1022 }
Andrew Lenharth694c2982005-06-26 23:01:11 +00001023 unsigned Tmp1 = SelectExpr(SetCC->getOperand(0)); //Cond
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001024 BuildMI(BB, Opc, 2).addReg(Tmp1).addMBB(Dest);
1025 return;
1026 } else {
1027 unsigned Tmp1 = SelectExpr(CC);
1028 if (isNE)
1029 BuildMI(BB, Alpha::BEQ, 2).addReg(CCInvMap[CC]).addMBB(Dest);
1030 else
1031 BuildMI(BB, Alpha::BNE, 2).addReg(Tmp1).addMBB(Dest);
Andrew Lenharth445171a2005-02-08 00:40:03 +00001032 return;
1033 }
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001034 } else { //FP
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001035 //Any comparison between 2 values should be codegened as an folded
1036 //branch, as moving CC to the integer register is very expensive
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001037 //for a cmp b: c = a - b;
1038 //a = b: c = 0
1039 //a < b: c < 0
1040 //a > b: c > 0
Andrew Lenharth2b6c4f52005-02-25 22:55:15 +00001041
1042 bool invTest = false;
1043 unsigned Tmp3;
1044
1045 ConstantFPSDNode *CN;
1046 if ((CN = dyn_cast<ConstantFPSDNode>(SetCC->getOperand(1)))
1047 && (CN->isExactlyValue(+0.0) || CN->isExactlyValue(-0.0)))
1048 Tmp3 = SelectExpr(SetCC->getOperand(0));
1049 else if ((CN = dyn_cast<ConstantFPSDNode>(SetCC->getOperand(0)))
1050 && (CN->isExactlyValue(+0.0) || CN->isExactlyValue(-0.0)))
1051 {
1052 Tmp3 = SelectExpr(SetCC->getOperand(1));
1053 invTest = true;
1054 }
1055 else
1056 {
1057 unsigned Tmp1 = SelectExpr(SetCC->getOperand(0));
1058 unsigned Tmp2 = SelectExpr(SetCC->getOperand(1));
1059 bool isD = SetCC->getOperand(0).getValueType() == MVT::f64;
1060 Tmp3 = MakeReg(isD ? MVT::f64 : MVT::f32);
1061 BuildMI(BB, isD ? Alpha::SUBT : Alpha::SUBS, 2, Tmp3)
1062 .addReg(Tmp1).addReg(Tmp2);
1063 }
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001064
1065 switch (SetCC->getCondition()) {
1066 default: CC.Val->dump(); assert(0 && "Unknown FP comparison!");
Andrew Lenharth2b6c4f52005-02-25 22:55:15 +00001067 case ISD::SETEQ: Opc = invTest ? Alpha::FBNE : Alpha::FBEQ; break;
1068 case ISD::SETLT: Opc = invTest ? Alpha::FBGT : Alpha::FBLT; break;
1069 case ISD::SETLE: Opc = invTest ? Alpha::FBGE : Alpha::FBLE; break;
1070 case ISD::SETGT: Opc = invTest ? Alpha::FBLT : Alpha::FBGT; break;
1071 case ISD::SETGE: Opc = invTest ? Alpha::FBLE : Alpha::FBGE; break;
1072 case ISD::SETNE: Opc = invTest ? Alpha::FBEQ : Alpha::FBNE; break;
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001073 }
1074 BuildMI(BB, Opc, 2).addReg(Tmp3).addMBB(Dest);
Andrew Lenharth445171a2005-02-08 00:40:03 +00001075 return;
1076 }
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001077 abort(); //Should never be reached
1078 } else {
1079 //Giveup and do the stupid thing
1080 unsigned Tmp1 = SelectExpr(CC);
1081 BuildMI(BB, Alpha::BNE, 2).addReg(Tmp1).addMBB(Dest);
1082 return;
1083 }
Andrew Lenharth445171a2005-02-08 00:40:03 +00001084 abort(); //Should never be reached
1085}
1086
Andrew Lenharthb69f3422005-06-22 17:19:45 +00001087unsigned AlphaISel::SelectExpr(SDOperand N) {
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001088 unsigned Result;
Andrew Lenharth2966e842005-04-07 18:15:28 +00001089 unsigned Tmp1, Tmp2 = 0, Tmp3;
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001090 unsigned Opc = 0;
Andrew Lenharth40831c52005-01-28 06:57:18 +00001091 unsigned opcode = N.getOpcode();
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001092
1093 SDNode *Node = N.Val;
Andrew Lenharth40831c52005-01-28 06:57:18 +00001094 MVT::ValueType DestType = N.getValueType();
Andrew Lenharthf4da9452005-06-29 12:49:51 +00001095 bool isFP = DestType == MVT::f64 || DestType == MVT::f32;
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001096
1097 unsigned &Reg = ExprMap[N];
1098 if (Reg) return Reg;
1099
Chris Lattnerb5d8e6e2005-05-13 20:29:26 +00001100 if (N.getOpcode() != ISD::CALL && N.getOpcode() != ISD::TAILCALL)
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001101 Reg = Result = (N.getValueType() != MVT::Other) ?
Andrew Lenharthcc1b16f2005-01-28 23:17:54 +00001102 MakeReg(N.getValueType()) : notIn;
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001103 else {
1104 // If this is a call instruction, make sure to prepare ALL of the result
1105 // values as well as the chain.
1106 if (Node->getNumValues() == 1)
Andrew Lenharthcc1b16f2005-01-28 23:17:54 +00001107 Reg = Result = notIn; // Void call, just a chain.
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001108 else {
1109 Result = MakeReg(Node->getValueType(0));
1110 ExprMap[N.getValue(0)] = Result;
1111 for (unsigned i = 1, e = N.Val->getNumValues()-1; i != e; ++i)
1112 ExprMap[N.getValue(i)] = MakeReg(Node->getValueType(i));
Andrew Lenharthcc1b16f2005-01-28 23:17:54 +00001113 ExprMap[SDOperand(Node, Node->getNumValues()-1)] = notIn;
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001114 }
1115 }
1116
Andrew Lenharth40831c52005-01-28 06:57:18 +00001117 switch (opcode) {
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001118 default:
1119 Node->dump();
1120 assert(0 && "Node not handled!\n");
Misha Brukman4633f1c2005-04-21 23:13:11 +00001121
Andrew Lenharth691ef2b2005-05-03 17:19:30 +00001122 case ISD::CTPOP:
1123 case ISD::CTTZ:
1124 case ISD::CTLZ:
1125 Opc = opcode == ISD::CTPOP ? Alpha::CTPOP :
1126 (opcode == ISD::CTTZ ? Alpha::CTTZ : Alpha::CTLZ);
1127 Tmp1 = SelectExpr(N.getOperand(0));
Andrew Lenharthf3f951a2005-07-22 20:50:29 +00001128 BuildMI(BB, Opc, 1, Result).addReg(Alpha::R31).addReg(Tmp1);
Andrew Lenharth691ef2b2005-05-03 17:19:30 +00001129 return Result;
1130
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001131 case ISD::MULHU:
1132 Tmp1 = SelectExpr(N.getOperand(0));
1133 Tmp2 = SelectExpr(N.getOperand(1));
1134 BuildMI(BB, Alpha::UMULH, 2, Result).addReg(Tmp1).addReg(Tmp2);
Andrew Lenharth706be912005-04-07 13:55:53 +00001135 return Result;
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001136 case ISD::MULHS:
1137 {
1138 //MULHU - Ra<63>*Rb - Rb<63>*Ra
1139 Tmp1 = SelectExpr(N.getOperand(0));
1140 Tmp2 = SelectExpr(N.getOperand(1));
1141 Tmp3 = MakeReg(MVT::i64);
1142 BuildMI(BB, Alpha::UMULH, 2, Tmp3).addReg(Tmp1).addReg(Tmp2);
1143 unsigned V1 = MakeReg(MVT::i64);
1144 unsigned V2 = MakeReg(MVT::i64);
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001145 BuildMI(BB, Alpha::CMOVGE, 3, V1).addReg(Tmp2).addReg(Alpha::R31)
1146 .addReg(Tmp1);
1147 BuildMI(BB, Alpha::CMOVGE, 3, V2).addReg(Tmp1).addReg(Alpha::R31)
1148 .addReg(Tmp2);
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001149 unsigned IRes = MakeReg(MVT::i64);
1150 BuildMI(BB, Alpha::SUBQ, 2, IRes).addReg(Tmp3).addReg(V1);
1151 BuildMI(BB, Alpha::SUBQ, 2, Result).addReg(IRes).addReg(V2);
1152 return Result;
1153 }
Andrew Lenharth7332f3e2005-04-02 19:11:07 +00001154 case ISD::UNDEF: {
1155 BuildMI(BB, Alpha::IDEF, 0, Result);
1156 return Result;
1157 }
Misha Brukman4633f1c2005-04-21 23:13:11 +00001158
Andrew Lenharth032f2352005-02-22 21:59:48 +00001159 case ISD::DYNAMIC_STACKALLOC:
1160 // Generate both result values.
Andrew Lenharth3a7118d2005-02-23 17:33:42 +00001161 if (Result != notIn)
1162 ExprMap[N.getValue(1)] = notIn; // Generate the token
Andrew Lenharth032f2352005-02-22 21:59:48 +00001163 else
1164 Result = ExprMap[N.getValue(0)] = MakeReg(N.getValue(0).getValueType());
1165
1166 // FIXME: We are currently ignoring the requested alignment for handling
1167 // greater than the stack alignment. This will need to be revisited at some
1168 // point. Align = N.getOperand(2);
1169
1170 if (!isa<ConstantSDNode>(N.getOperand(2)) ||
1171 cast<ConstantSDNode>(N.getOperand(2))->getValue() != 0) {
1172 std::cerr << "Cannot allocate stack object with greater alignment than"
1173 << " the stack alignment yet!";
1174 abort();
1175 }
Misha Brukman4633f1c2005-04-21 23:13:11 +00001176
Andrew Lenharth032f2352005-02-22 21:59:48 +00001177 Select(N.getOperand(0));
1178 if (ConstantSDNode* CN = dyn_cast<ConstantSDNode>(N.getOperand(1)))
1179 {
1180 if (CN->getValue() < 32000)
1181 {
1182 BuildMI(BB, Alpha::LDA, 2, Alpha::R30)
1183 .addImm(-CN->getValue()).addReg(Alpha::R30);
1184 } else {
1185 Tmp1 = SelectExpr(N.getOperand(1));
1186 // Subtract size from stack pointer, thereby allocating some space.
1187 BuildMI(BB, Alpha::SUBQ, 2, Alpha::R30).addReg(Alpha::R30).addReg(Tmp1);
1188 }
1189 } else {
1190 Tmp1 = SelectExpr(N.getOperand(1));
1191 // Subtract size from stack pointer, thereby allocating some space.
1192 BuildMI(BB, Alpha::SUBQ, 2, Alpha::R30).addReg(Alpha::R30).addReg(Tmp1);
1193 }
1194
1195 // Put a pointer to the space into the result register, by copying the stack
1196 // pointer.
Andrew Lenharth7bc47022005-02-22 23:29:25 +00001197 BuildMI(BB, Alpha::BIS, 2, Result).addReg(Alpha::R30).addReg(Alpha::R30);
Andrew Lenharth032f2352005-02-22 21:59:48 +00001198 return Result;
1199
Andrew Lenharth02c318e2005-06-27 21:02:56 +00001200 case ISD::ConstantPool:
1201 Tmp1 = cast<ConstantPoolSDNode>(N)->getIndex();
1202 AlphaLowering.restoreGP(BB);
1203 Tmp2 = MakeReg(MVT::i64);
1204 BuildMI(BB, Alpha::LDAHr, 2, Tmp2).addConstantPoolIndex(Tmp1)
1205 .addReg(Alpha::R29);
1206 BuildMI(BB, Alpha::LDAr, 2, Result).addConstantPoolIndex(Tmp1)
1207 .addReg(Tmp2);
1208 return Result;
Andrew Lenharth2c594352005-01-29 15:42:07 +00001209
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001210 case ISD::FrameIndex:
Andrew Lenharth032f2352005-02-22 21:59:48 +00001211 BuildMI(BB, Alpha::LDA, 2, Result)
1212 .addFrameIndex(cast<FrameIndexSDNode>(N)->getIndex())
1213 .addReg(Alpha::F31);
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001214 return Result;
Misha Brukman4633f1c2005-04-21 23:13:11 +00001215
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001216 case ISD::EXTLOAD:
Andrew Lenharthf311e8b2005-02-07 05:18:02 +00001217 case ISD::ZEXTLOAD:
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001218 case ISD::SEXTLOAD:
Misha Brukman4633f1c2005-04-21 23:13:11 +00001219 case ISD::LOAD:
Andrew Lenharth9e8d1092005-02-06 15:40:40 +00001220 {
1221 // Make sure we generate both values.
1222 if (Result != notIn)
1223 ExprMap[N.getValue(1)] = notIn; // Generate the token
1224 else
1225 Result = ExprMap[N.getValue(0)] = MakeReg(N.getValue(0).getValueType());
Misha Brukman4633f1c2005-04-21 23:13:11 +00001226
Andrew Lenharth9e8d1092005-02-06 15:40:40 +00001227 SDOperand Chain = N.getOperand(0);
1228 SDOperand Address = N.getOperand(1);
1229 Select(Chain);
1230
Andrew Lenharthc7989ce2005-06-29 00:31:08 +00001231 bool fpext = true;
1232
Andrew Lenharth03824012005-02-07 05:55:55 +00001233 if (opcode == ISD::LOAD)
Andrew Lenharthc7989ce2005-06-29 00:31:08 +00001234 switch (Node->getValueType(0)) {
1235 default: Node->dump(); assert(0 && "Bad load!");
1236 case MVT::i64: Opc = Alpha::LDQ; break;
1237 case MVT::f64: Opc = Alpha::LDT; break;
1238 case MVT::f32: Opc = Alpha::LDS; break;
1239 }
Andrew Lenharth03824012005-02-07 05:55:55 +00001240 else
Chris Lattnerbce81ae2005-07-10 01:56:13 +00001241 switch (cast<VTSDNode>(Node->getOperand(3))->getVT()) {
Andrew Lenharth9e8d1092005-02-06 15:40:40 +00001242 default: Node->dump(); assert(0 && "Bad sign extend!");
Misha Brukman4633f1c2005-04-21 23:13:11 +00001243 case MVT::i32: Opc = Alpha::LDL;
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001244 assert(opcode != ISD::ZEXTLOAD && "Not sext"); break;
Misha Brukman4633f1c2005-04-21 23:13:11 +00001245 case MVT::i16: Opc = Alpha::LDWU;
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001246 assert(opcode != ISD::SEXTLOAD && "Not zext"); break;
Andrew Lenharthf311e8b2005-02-07 05:18:02 +00001247 case MVT::i1: //FIXME: Treat i1 as i8 since there are problems otherwise
Misha Brukman4633f1c2005-04-21 23:13:11 +00001248 case MVT::i8: Opc = Alpha::LDBU;
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001249 assert(opcode != ISD::SEXTLOAD && "Not zext"); break;
Andrew Lenharth9e8d1092005-02-06 15:40:40 +00001250 }
Andrew Lenharth9e8d1092005-02-06 15:40:40 +00001251
Andrew Lenharth06ef8842005-06-29 18:54:02 +00001252 int i, j, k;
1253 if (EnableAlphaLSMark)
1254 getValueInfo(dyn_cast<SrcValueSDNode>(N.getOperand(2))->getValue(),
1255 i, j, k);
1256
Andrew Lenharthcf8bf382005-07-01 19:12:13 +00001257 GlobalAddressSDNode *GASD = dyn_cast<GlobalAddressSDNode>(Address);
1258 if (GASD && !GASD->getGlobal()->isExternal()) {
1259 Tmp1 = MakeReg(MVT::i64);
1260 AlphaLowering.restoreGP(BB);
1261 BuildMI(BB, Alpha::LDAHr, 2, Tmp1)
1262 .addGlobalAddress(GASD->getGlobal()).addReg(Alpha::R29);
1263 if (EnableAlphaLSMark)
1264 BuildMI(BB, Alpha::MEMLABEL, 4).addImm(i).addImm(j).addImm(k)
1265 .addImm(getUID());
1266 BuildMI(BB, GetRelVersion(Opc), 2, Result)
1267 .addGlobalAddress(GASD->getGlobal()).addReg(Tmp1);
Chris Lattnerbce81ae2005-07-10 01:56:13 +00001268 } else if (ConstantPoolSDNode *CP =
1269 dyn_cast<ConstantPoolSDNode>(Address)) {
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001270 AlphaLowering.restoreGP(BB);
Andrew Lenhartha32b9e32005-04-08 17:28:49 +00001271 has_sym = true;
Andrew Lenharthfe895e32005-06-27 17:15:36 +00001272 Tmp1 = MakeReg(MVT::i64);
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001273 BuildMI(BB, Alpha::LDAHr, 2, Tmp1).addConstantPoolIndex(CP->getIndex())
1274 .addReg(Alpha::R29);
Andrew Lenharthc7989ce2005-06-29 00:31:08 +00001275 if (EnableAlphaLSMark)
Andrew Lenharth06ef8842005-06-29 18:54:02 +00001276 BuildMI(BB, Alpha::MEMLABEL, 4).addImm(i).addImm(j).addImm(k)
1277 .addImm(getUID());
Andrew Lenharthc7989ce2005-06-29 00:31:08 +00001278 BuildMI(BB, GetRelVersion(Opc), 2, Result)
1279 .addConstantPoolIndex(CP->getIndex()).addReg(Tmp1);
1280 } else if(Address.getOpcode() == ISD::FrameIndex) {
1281 if (EnableAlphaLSMark)
Andrew Lenharth06ef8842005-06-29 18:54:02 +00001282 BuildMI(BB, Alpha::MEMLABEL, 4).addImm(i).addImm(j).addImm(k)
1283 .addImm(getUID());
Andrew Lenharth032f2352005-02-22 21:59:48 +00001284 BuildMI(BB, Opc, 2, Result)
1285 .addFrameIndex(cast<FrameIndexSDNode>(Address)->getIndex())
1286 .addReg(Alpha::F31);
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001287 } else {
1288 long offset;
1289 SelectAddr(Address, Tmp1, offset);
Andrew Lenharthc7989ce2005-06-29 00:31:08 +00001290 if (EnableAlphaLSMark)
Andrew Lenharth06ef8842005-06-29 18:54:02 +00001291 BuildMI(BB, Alpha::MEMLABEL, 4).addImm(i).addImm(j).addImm(k)
1292 .addImm(getUID());
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001293 BuildMI(BB, Opc, 2, Result).addImm(offset).addReg(Tmp1);
1294 }
Andrew Lenharth9e8d1092005-02-06 15:40:40 +00001295 return Result;
Andrew Lenharth2f8fb772005-01-25 00:35:34 +00001296 }
Andrew Lenharth2f8fb772005-01-25 00:35:34 +00001297
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001298 case ISD::GlobalAddress:
1299 AlphaLowering.restoreGP(BB);
Andrew Lenhartha32b9e32005-04-08 17:28:49 +00001300 has_sym = true;
Andrew Lenharth2f5bca52005-07-03 20:06:13 +00001301
1302 Reg = Result = MakeReg(MVT::i64);
Andrew Lenharthc7989ce2005-06-29 00:31:08 +00001303
1304 if (EnableAlphaLSMark)
Andrew Lenharthcf8bf382005-07-01 19:12:13 +00001305 BuildMI(BB, Alpha::MEMLABEL, 4).addImm(5).addImm(0).addImm(0)
Andrew Lenharth06ef8842005-06-29 18:54:02 +00001306 .addImm(getUID());
Andrew Lenharthc7989ce2005-06-29 00:31:08 +00001307
1308 BuildMI(BB, Alpha::LDQl, 2, Result)
Andrew Lenharthc95d9842005-06-27 21:11:40 +00001309 .addGlobalAddress(cast<GlobalAddressSDNode>(N)->getGlobal())
1310 .addReg(Alpha::R29);
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001311 return Result;
1312
Andrew Lenharthcf8bf382005-07-01 19:12:13 +00001313 case ISD::ExternalSymbol:
1314 AlphaLowering.restoreGP(BB);
1315 has_sym = true;
1316
Andrew Lenharth2f5bca52005-07-03 20:06:13 +00001317 Reg = Result = MakeReg(MVT::i64);
1318
Andrew Lenharthcf8bf382005-07-01 19:12:13 +00001319 if (EnableAlphaLSMark)
1320 BuildMI(BB, Alpha::MEMLABEL, 4).addImm(5).addImm(0).addImm(0)
1321 .addImm(getUID());
1322
1323 BuildMI(BB, Alpha::LDQl, 2, Result)
1324 .addExternalSymbol(cast<ExternalSymbolSDNode>(N)->getSymbol())
1325 .addReg(Alpha::R29);
1326 return Result;
1327
Chris Lattnerb5d8e6e2005-05-13 20:29:26 +00001328 case ISD::TAILCALL:
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001329 case ISD::CALL:
1330 {
1331 Select(N.getOperand(0));
Misha Brukman4633f1c2005-04-21 23:13:11 +00001332
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001333 // The chain for this call is now lowered.
Andrew Lenharthf3f951a2005-07-22 20:50:29 +00001334 ExprMap[N.getValue(Node->getNumValues()-1)] = notIn;
Misha Brukman4633f1c2005-04-21 23:13:11 +00001335
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001336 //grab the arguments
1337 std::vector<unsigned> argvregs;
Andrew Lenharth7b2a5272005-01-30 20:42:36 +00001338 //assert(Node->getNumOperands() < 8 && "Only 6 args supported");
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001339 for(int i = 2, e = Node->getNumOperands(); i < e; ++i)
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001340 argvregs.push_back(SelectExpr(N.getOperand(i)));
Misha Brukman4633f1c2005-04-21 23:13:11 +00001341
Andrew Lenharth684f2292005-01-30 00:35:27 +00001342 //in reg args
1343 for(int i = 0, e = std::min(6, (int)argvregs.size()); i < e; ++i)
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001344 {
Misha Brukman4633f1c2005-04-21 23:13:11 +00001345 unsigned args_int[] = {Alpha::R16, Alpha::R17, Alpha::R18,
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001346 Alpha::R19, Alpha::R20, Alpha::R21};
Misha Brukman4633f1c2005-04-21 23:13:11 +00001347 unsigned args_float[] = {Alpha::F16, Alpha::F17, Alpha::F18,
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001348 Alpha::F19, Alpha::F20, Alpha::F21};
1349 switch(N.getOperand(i+2).getValueType()) {
Misha Brukman4633f1c2005-04-21 23:13:11 +00001350 default:
1351 Node->dump();
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001352 N.getOperand(i).Val->dump();
Misha Brukman4633f1c2005-04-21 23:13:11 +00001353 std::cerr << "Type for " << i << " is: " <<
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001354 N.getOperand(i+2).getValueType() << "\n";
1355 assert(0 && "Unknown value type for call");
1356 case MVT::i1:
1357 case MVT::i8:
1358 case MVT::i16:
1359 case MVT::i32:
1360 case MVT::i64:
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001361 BuildMI(BB, Alpha::BIS, 2, args_int[i]).addReg(argvregs[i])
1362 .addReg(argvregs[i]);
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001363 break;
1364 case MVT::f32:
1365 case MVT::f64:
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001366 BuildMI(BB, Alpha::CPYS, 2, args_float[i]).addReg(argvregs[i])
1367 .addReg(argvregs[i]);
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001368 break;
Andrew Lenharth684f2292005-01-30 00:35:27 +00001369 }
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001370 }
Andrew Lenharth684f2292005-01-30 00:35:27 +00001371 //in mem args
1372 for (int i = 6, e = argvregs.size(); i < e; ++i)
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001373 {
1374 switch(N.getOperand(i+2).getValueType()) {
Misha Brukman4633f1c2005-04-21 23:13:11 +00001375 default:
1376 Node->dump();
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001377 N.getOperand(i).Val->dump();
Misha Brukman4633f1c2005-04-21 23:13:11 +00001378 std::cerr << "Type for " << i << " is: " <<
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001379 N.getOperand(i+2).getValueType() << "\n";
1380 assert(0 && "Unknown value type for call");
1381 case MVT::i1:
1382 case MVT::i8:
1383 case MVT::i16:
1384 case MVT::i32:
1385 case MVT::i64:
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001386 BuildMI(BB, Alpha::STQ, 3).addReg(argvregs[i]).addImm((i - 6) * 8)
1387 .addReg(Alpha::R30);
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001388 break;
1389 case MVT::f32:
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001390 BuildMI(BB, Alpha::STS, 3).addReg(argvregs[i]).addImm((i - 6) * 8)
1391 .addReg(Alpha::R30);
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001392 break;
1393 case MVT::f64:
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001394 BuildMI(BB, Alpha::STT, 3).addReg(argvregs[i]).addImm((i - 6) * 8)
1395 .addReg(Alpha::R30);
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001396 break;
Andrew Lenharth684f2292005-01-30 00:35:27 +00001397 }
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001398 }
Andrew Lenharth3e98fde2005-01-26 21:54:09 +00001399 //build the right kind of call
Andrew Lenharthcf8bf382005-07-01 19:12:13 +00001400 GlobalAddressSDNode *GASD = dyn_cast<GlobalAddressSDNode>(N.getOperand(1));
1401 if (GASD && !GASD->getGlobal()->isExternal()) {
1402 //use PC relative branch call
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001403 AlphaLowering.restoreGP(BB);
Andrew Lenharthcf8bf382005-07-01 19:12:13 +00001404 BuildMI(BB, Alpha::BSR, 1, Alpha::R26)
1405 .addGlobalAddress(GASD->getGlobal(),true);
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001406 } else {
1407 //no need to restore GP as we are doing an indirect call
1408 Tmp1 = SelectExpr(N.getOperand(1));
1409 BuildMI(BB, Alpha::BIS, 2, Alpha::R27).addReg(Tmp1).addReg(Tmp1);
1410 BuildMI(BB, Alpha::JSR, 2, Alpha::R26).addReg(Alpha::R27).addImm(0);
1411 }
Misha Brukman4633f1c2005-04-21 23:13:11 +00001412
Andrew Lenharth3e98fde2005-01-26 21:54:09 +00001413 //push the result into a virtual register
Misha Brukman4633f1c2005-04-21 23:13:11 +00001414
Andrew Lenharth3e98fde2005-01-26 21:54:09 +00001415 switch (Node->getValueType(0)) {
1416 default: Node->dump(); assert(0 && "Unknown value type for call result!");
Andrew Lenharthcc1b16f2005-01-28 23:17:54 +00001417 case MVT::Other: return notIn;
Andrew Lenharth3e98fde2005-01-26 21:54:09 +00001418 case MVT::i1:
1419 case MVT::i8:
1420 case MVT::i16:
1421 case MVT::i32:
1422 case MVT::i64:
Misha Brukman7847fca2005-04-22 17:54:37 +00001423 BuildMI(BB, Alpha::BIS, 2, Result).addReg(Alpha::R0).addReg(Alpha::R0);
1424 break;
Andrew Lenharth3e98fde2005-01-26 21:54:09 +00001425 case MVT::f32:
1426 case MVT::f64:
Misha Brukman7847fca2005-04-22 17:54:37 +00001427 BuildMI(BB, Alpha::CPYS, 2, Result).addReg(Alpha::F0).addReg(Alpha::F0);
1428 break;
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001429 }
Andrew Lenharth3e98fde2005-01-26 21:54:09 +00001430 return Result+N.ResNo;
Misha Brukman4633f1c2005-04-21 23:13:11 +00001431 }
1432
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001433 case ISD::SIGN_EXTEND_INREG:
1434 {
Andrew Lenhartha32b9e32005-04-08 17:28:49 +00001435 //do SDIV opt for all levels of ints if not dividing by a constant
1436 if (EnableAlphaIDIV && N.getOperand(0).getOpcode() == ISD::SDIV
1437 && N.getOperand(0).getOperand(1).getOpcode() != ISD::Constant)
Andrew Lenharthdc0b71b2005-03-22 00:24:07 +00001438 {
Andrew Lenharthdc0b71b2005-03-22 00:24:07 +00001439 unsigned Tmp4 = MakeReg(MVT::f64);
1440 unsigned Tmp5 = MakeReg(MVT::f64);
1441 unsigned Tmp6 = MakeReg(MVT::f64);
1442 unsigned Tmp7 = MakeReg(MVT::f64);
1443 unsigned Tmp8 = MakeReg(MVT::f64);
1444 unsigned Tmp9 = MakeReg(MVT::f64);
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +00001445
1446 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
1447 Tmp2 = SelectExpr(N.getOperand(0).getOperand(1));
1448 MoveInt2FP(Tmp1, Tmp4, true);
1449 MoveInt2FP(Tmp2, Tmp5, true);
Andrew Lenharthdc0b71b2005-03-22 00:24:07 +00001450 BuildMI(BB, Alpha::CVTQT, 1, Tmp6).addReg(Tmp4);
1451 BuildMI(BB, Alpha::CVTQT, 1, Tmp7).addReg(Tmp5);
1452 BuildMI(BB, Alpha::DIVT, 2, Tmp8).addReg(Tmp6).addReg(Tmp7);
1453 BuildMI(BB, Alpha::CVTTQ, 1, Tmp9).addReg(Tmp8);
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +00001454 MoveFP2Int(Tmp9, Result, true);
Andrew Lenharthdc0b71b2005-03-22 00:24:07 +00001455 return Result;
1456 }
Misha Brukman4633f1c2005-04-21 23:13:11 +00001457
Andrew Lenharthcc1b16f2005-01-28 23:17:54 +00001458 //Alpha has instructions for a bunch of signed 32 bit stuff
Chris Lattnerbce81ae2005-07-10 01:56:13 +00001459 if(cast<VTSDNode>(Node->getOperand(1))->getVT() == MVT::i32) {
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001460 switch (N.getOperand(0).getOpcode()) {
1461 case ISD::ADD:
1462 case ISD::SUB:
1463 case ISD::MUL:
1464 {
1465 bool isAdd = N.getOperand(0).getOpcode() == ISD::ADD;
1466 bool isMul = N.getOperand(0).getOpcode() == ISD::MUL;
1467 //FIXME: first check for Scaled Adds and Subs!
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001468 ConstantSDNode* CSD = NULL;
1469 if(!isMul && N.getOperand(0).getOperand(0).getOpcode() == ISD::SHL &&
Andrew Lenharthfec0e402005-07-12 04:20:52 +00001470 (CSD = dyn_cast<ConstantSDNode>(N.getOperand(0).getOperand(0).getOperand(1))) &&
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001471 (CSD->getValue() == 2 || CSD->getValue() == 3))
1472 {
1473 bool use4 = CSD->getValue() == 2;
1474 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0).getOperand(0));
1475 Tmp2 = SelectExpr(N.getOperand(0).getOperand(1));
1476 BuildMI(BB, isAdd?(use4?Alpha::S4ADDL:Alpha::S8ADDL):(use4?Alpha::S4SUBL:Alpha::S8SUBL),
1477 2,Result).addReg(Tmp1).addReg(Tmp2);
1478 }
1479 else if(isAdd && N.getOperand(0).getOperand(1).getOpcode() == ISD::SHL &&
Andrew Lenharthfec0e402005-07-12 04:20:52 +00001480 (CSD = dyn_cast<ConstantSDNode>(N.getOperand(0).getOperand(1).getOperand(1))) &&
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001481 (CSD->getValue() == 2 || CSD->getValue() == 3))
1482 {
1483 bool use4 = CSD->getValue() == 2;
1484 Tmp1 = SelectExpr(N.getOperand(0).getOperand(1).getOperand(0));
1485 Tmp2 = SelectExpr(N.getOperand(0).getOperand(0));
1486 BuildMI(BB, use4?Alpha::S4ADDL:Alpha::S8ADDL, 2,Result).addReg(Tmp1).addReg(Tmp2);
1487 }
1488 else if(N.getOperand(0).getOperand(1).getOpcode() == ISD::Constant &&
Andrew Lenharthfec0e402005-07-12 04:20:52 +00001489 cast<ConstantSDNode>(N.getOperand(0).getOperand(1))->getValue() <= 255)
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001490 { //Normal imm add/sub
1491 Opc = isAdd ? Alpha::ADDLi : (isMul ? Alpha::MULLi : Alpha::SUBLi);
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001492 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001493 Tmp2 = cast<ConstantSDNode>(N.getOperand(0).getOperand(1))->getValue();
1494 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addImm(Tmp2);
Andrew Lenharthcc1b16f2005-01-28 23:17:54 +00001495 }
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001496 else
1497 { //Normal add/sub
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001498 Opc = isAdd ? Alpha::ADDL : (isMul ? Alpha::MULL : Alpha::SUBL);
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001499 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001500 Tmp2 = SelectExpr(N.getOperand(0).getOperand(1));
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001501 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1502 }
1503 return Result;
Andrew Lenharthcc1b16f2005-01-28 23:17:54 +00001504 }
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001505 default: break; //Fall Though;
1506 }
1507 } //Every thing else fall though too, including unhandled opcodes above
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001508 Tmp1 = SelectExpr(N.getOperand(0));
Andrew Lenharth3e98fde2005-01-26 21:54:09 +00001509 //std::cerr << "SrcT: " << MVN->getExtraValueType() << "\n";
Chris Lattnerbce81ae2005-07-10 01:56:13 +00001510 switch(cast<VTSDNode>(Node->getOperand(1))->getVT()) {
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001511 default:
1512 Node->dump();
1513 assert(0 && "Sign Extend InReg not there yet");
1514 break;
1515 case MVT::i32:
Andrew Lenharth3d65d312005-01-27 03:49:45 +00001516 {
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001517 BuildMI(BB, Alpha::ADDLi, 2, Result).addReg(Tmp1).addImm(0);
Andrew Lenharth3d65d312005-01-27 03:49:45 +00001518 break;
1519 }
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001520 case MVT::i16:
Andrew Lenharthf3f951a2005-07-22 20:50:29 +00001521 BuildMI(BB, Alpha::SEXTW, 1, Result).addReg(Alpha::R31).addReg(Tmp1);
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001522 break;
1523 case MVT::i8:
Andrew Lenharthf3f951a2005-07-22 20:50:29 +00001524 BuildMI(BB, Alpha::SEXTB, 1, Result).addReg(Alpha::R31).addReg(Tmp1);
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001525 break;
Andrew Lenharthebce5042005-02-12 19:35:12 +00001526 case MVT::i1:
1527 Tmp2 = MakeReg(MVT::i64);
1528 BuildMI(BB, Alpha::ANDi, 2, Tmp2).addReg(Tmp1).addImm(1);
Andrew Lenhartha32b9e32005-04-08 17:28:49 +00001529 BuildMI(BB, Alpha::SUBQ, 2, Result).addReg(Alpha::R31).addReg(Tmp2);
Andrew Lenharthebce5042005-02-12 19:35:12 +00001530 break;
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001531 }
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001532 return Result;
1533 }
Misha Brukman4633f1c2005-04-21 23:13:11 +00001534
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001535 case ISD::SETCC:
Andrew Lenharth3d65d312005-01-27 03:49:45 +00001536 {
1537 if (SetCCSDNode *SetCC = dyn_cast<SetCCSDNode>(Node)) {
1538 if (MVT::isInteger(SetCC->getOperand(0).getValueType())) {
Andrew Lenharth694c2982005-06-26 23:01:11 +00001539 bool isConst = false;
Andrew Lenharth3d65d312005-01-27 03:49:45 +00001540 int dir;
Misha Brukman7847fca2005-04-22 17:54:37 +00001541
Andrew Lenharth3d65d312005-01-27 03:49:45 +00001542 //Tmp1 = SelectExpr(N.getOperand(0));
Andrew Lenharth3d65d312005-01-27 03:49:45 +00001543 if(N.getOperand(1).getOpcode() == ISD::Constant &&
Andrew Lenharth3d65d312005-01-27 03:49:45 +00001544 cast<ConstantSDNode>(N.getOperand(1))->getValue() <= 255)
Andrew Lenharth694c2982005-06-26 23:01:11 +00001545 isConst = true;
Andrew Lenharth3d65d312005-01-27 03:49:45 +00001546
1547 switch (SetCC->getCondition()) {
1548 default: Node->dump(); assert(0 && "Unknown integer comparison!");
Andrew Lenharth694c2982005-06-26 23:01:11 +00001549 case ISD::SETEQ:
1550 Opc = isConst ? Alpha::CMPEQi : Alpha::CMPEQ; dir=1; break;
Misha Brukman4633f1c2005-04-21 23:13:11 +00001551 case ISD::SETLT:
Andrew Lenharth694c2982005-06-26 23:01:11 +00001552 Opc = isConst ? Alpha::CMPLTi : Alpha::CMPLT; dir = 1; break;
Misha Brukman4633f1c2005-04-21 23:13:11 +00001553 case ISD::SETLE:
Andrew Lenharth694c2982005-06-26 23:01:11 +00001554 Opc = isConst ? Alpha::CMPLEi : Alpha::CMPLE; dir = 1; break;
1555 case ISD::SETGT: Opc = Alpha::CMPLT; dir = 2; break;
1556 case ISD::SETGE: Opc = Alpha::CMPLE; dir = 2; break;
Misha Brukman4633f1c2005-04-21 23:13:11 +00001557 case ISD::SETULT:
Andrew Lenharth694c2982005-06-26 23:01:11 +00001558 Opc = isConst ? Alpha::CMPULTi : Alpha::CMPULT; dir = 1; break;
1559 case ISD::SETUGT: Opc = Alpha::CMPULT; dir = 2; break;
Misha Brukman4633f1c2005-04-21 23:13:11 +00001560 case ISD::SETULE:
Andrew Lenharth694c2982005-06-26 23:01:11 +00001561 Opc = isConst ? Alpha::CMPULEi : Alpha::CMPULE; dir = 1; break;
1562 case ISD::SETUGE: Opc = Alpha::CMPULE; dir = 2; break;
Andrew Lenharthd2bb9602005-01-27 07:50:35 +00001563 case ISD::SETNE: {//Handle this one special
1564 //std::cerr << "Alpha does not have a setne.\n";
1565 //abort();
1566 Tmp1 = SelectExpr(N.getOperand(0));
1567 Tmp2 = SelectExpr(N.getOperand(1));
1568 Tmp3 = MakeReg(MVT::i64);
1569 BuildMI(BB, Alpha::CMPEQ, 2, Tmp3).addReg(Tmp1).addReg(Tmp2);
Andrew Lenharth445171a2005-02-08 00:40:03 +00001570 //Remeber we have the Inv for this CC
1571 CCInvMap[N] = Tmp3;
Andrew Lenharthd2bb9602005-01-27 07:50:35 +00001572 //and invert
Andrew Lenharthcc1b16f2005-01-28 23:17:54 +00001573 BuildMI(BB, Alpha::CMPEQ, 2, Result).addReg(Alpha::R31).addReg(Tmp3);
Andrew Lenharthd2bb9602005-01-27 07:50:35 +00001574 return Result;
1575 }
1576 }
Andrew Lenharth3d65d312005-01-27 03:49:45 +00001577 if (dir == 1) {
1578 Tmp1 = SelectExpr(N.getOperand(0));
Andrew Lenharth694c2982005-06-26 23:01:11 +00001579 if (isConst) {
Andrew Lenharth3d65d312005-01-27 03:49:45 +00001580 Tmp2 = cast<ConstantSDNode>(N.getOperand(1))->getValue();
1581 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addImm(Tmp2);
1582 } else {
1583 Tmp2 = SelectExpr(N.getOperand(1));
1584 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1585 }
Andrew Lenharth694c2982005-06-26 23:01:11 +00001586 } else { //if (dir == 2) {
Andrew Lenharth3d65d312005-01-27 03:49:45 +00001587 Tmp1 = SelectExpr(N.getOperand(1));
Andrew Lenharth694c2982005-06-26 23:01:11 +00001588 Tmp2 = SelectExpr(N.getOperand(0));
1589 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
Andrew Lenharthd4bdd542005-02-05 16:41:03 +00001590 }
1591 } else {
Andrew Lenharthd4bdd542005-02-05 16:41:03 +00001592 //do the comparison
Andrew Lenharth10c085b2005-04-02 22:32:39 +00001593 Tmp1 = MakeReg(MVT::f64);
1594 bool inv = SelectFPSetCC(N, Tmp1);
1595
Andrew Lenharthd4bdd542005-02-05 16:41:03 +00001596 //now arrange for Result (int) to have a 1 or 0
Andrew Lenharth10c085b2005-04-02 22:32:39 +00001597 Tmp2 = MakeReg(MVT::i64);
1598 BuildMI(BB, Alpha::ADDQi, 2, Tmp2).addReg(Alpha::R31).addImm(1);
Andrew Lenharthdc0b71b2005-03-22 00:24:07 +00001599 Opc = inv?Alpha::CMOVNEi_FP:Alpha::CMOVEQi_FP;
Andrew Lenharth10c085b2005-04-02 22:32:39 +00001600 BuildMI(BB, Opc, 3, Result).addReg(Tmp2).addImm(0).addReg(Tmp1);
Andrew Lenharthd4bdd542005-02-05 16:41:03 +00001601 }
Andrew Lenharth9818c052005-02-05 13:19:12 +00001602 }
Andrew Lenharth3d65d312005-01-27 03:49:45 +00001603 return Result;
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001604 }
Misha Brukman4633f1c2005-04-21 23:13:11 +00001605
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001606 case ISD::CopyFromReg:
1607 {
Andrew Lenhartha32b9e32005-04-08 17:28:49 +00001608 ++count_ins;
1609
Andrew Lenharth40831c52005-01-28 06:57:18 +00001610 // Make sure we generate both values.
Andrew Lenharthcc1b16f2005-01-28 23:17:54 +00001611 if (Result != notIn)
Misha Brukman7847fca2005-04-22 17:54:37 +00001612 ExprMap[N.getValue(1)] = notIn; // Generate the token
Andrew Lenharth40831c52005-01-28 06:57:18 +00001613 else
Misha Brukman7847fca2005-04-22 17:54:37 +00001614 Result = ExprMap[N.getValue(0)] = MakeReg(N.getValue(0).getValueType());
Misha Brukman4633f1c2005-04-21 23:13:11 +00001615
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001616 SDOperand Chain = N.getOperand(0);
1617
1618 Select(Chain);
Chris Lattnerbce81ae2005-07-10 01:56:13 +00001619 unsigned r = cast<RegSDNode>(Node)->getReg();
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001620 //std::cerr << "CopyFromReg " << Result << " = " << r << "\n";
Andrew Lenharth619fb522005-07-04 20:07:21 +00001621 if (MVT::isFloatingPoint(N.getValue(0).getValueType()))
Andrew Lenharthc7989ce2005-06-29 00:31:08 +00001622 BuildMI(BB, Alpha::CPYS, 2, Result).addReg(r).addReg(r);
1623 else
1624 BuildMI(BB, Alpha::BIS, 2, Result).addReg(r).addReg(r);
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001625 return Result;
1626 }
1627
Misha Brukman4633f1c2005-04-21 23:13:11 +00001628 //Most of the plain arithmetic and logic share the same form, and the same
Andrew Lenharth2d6f0222005-01-24 19:44:07 +00001629 //constant immediate test
Andrew Lenhartha32b9e32005-04-08 17:28:49 +00001630 case ISD::XOR:
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +00001631 //Match Not
1632 if (N.getOperand(1).getOpcode() == ISD::Constant &&
Misha Brukman7847fca2005-04-22 17:54:37 +00001633 cast<ConstantSDNode>(N.getOperand(1))->getSignExtended() == -1)
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +00001634 {
Misha Brukman7847fca2005-04-22 17:54:37 +00001635 Tmp1 = SelectExpr(N.getOperand(0));
1636 BuildMI(BB, Alpha::ORNOT, 2, Result).addReg(Alpha::R31).addReg(Tmp1);
1637 return Result;
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +00001638 }
1639 //Fall through
1640 case ISD::AND:
Andrew Lenharth483f22d2005-04-13 03:47:03 +00001641 //handle zap
1642 if (opcode == ISD::AND && N.getOperand(1).getOpcode() == ISD::Constant)
1643 {
1644 uint64_t k = cast<ConstantSDNode>(N.getOperand(1))->getValue();
1645 unsigned int build = 0;
1646 for(int i = 0; i < 8; ++i)
1647 {
Andrew Lenharth3ae18292005-04-14 16:24:00 +00001648 if ((k & 0x00FF) == 0x00FF)
Andrew Lenharth483f22d2005-04-13 03:47:03 +00001649 build |= 1 << i;
Andrew Lenharth3ae18292005-04-14 16:24:00 +00001650 else if ((k & 0x00FF) != 0)
Andrew Lenharth483f22d2005-04-13 03:47:03 +00001651 { build = 0; break; }
1652 k >>= 8;
1653 }
1654 if (build)
1655 {
1656 Tmp1 = SelectExpr(N.getOperand(0));
1657 BuildMI(BB, Alpha::ZAPNOTi, 2, Result).addReg(Tmp1).addImm(build);
1658 return Result;
1659 }
1660 }
Andrew Lenhartha32b9e32005-04-08 17:28:49 +00001661 case ISD::OR:
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +00001662 //Check operand(0) == Not
Misha Brukman4633f1c2005-04-21 23:13:11 +00001663 if (N.getOperand(0).getOpcode() == ISD::XOR &&
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +00001664 N.getOperand(0).getOperand(1).getOpcode() == ISD::Constant &&
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001665 cast<ConstantSDNode>(N.getOperand(0).getOperand(1))->getSignExtended()
1666 == -1) {
1667 switch(opcode) {
Misha Brukman7847fca2005-04-22 17:54:37 +00001668 case ISD::AND: Opc = Alpha::BIC; break;
1669 case ISD::OR: Opc = Alpha::ORNOT; break;
1670 case ISD::XOR: Opc = Alpha::EQV; break;
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +00001671 }
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001672 Tmp1 = SelectExpr(N.getOperand(1));
1673 Tmp2 = SelectExpr(N.getOperand(0).getOperand(0));
1674 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1675 return Result;
1676 }
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +00001677 //Check operand(1) == Not
Misha Brukman4633f1c2005-04-21 23:13:11 +00001678 if (N.getOperand(1).getOpcode() == ISD::XOR &&
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +00001679 N.getOperand(1).getOperand(1).getOpcode() == ISD::Constant &&
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001680 cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getSignExtended()
1681 == -1) {
1682 switch(opcode) {
Misha Brukman7847fca2005-04-22 17:54:37 +00001683 case ISD::AND: Opc = Alpha::BIC; break;
1684 case ISD::OR: Opc = Alpha::ORNOT; break;
1685 case ISD::XOR: Opc = Alpha::EQV; break;
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +00001686 }
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001687 Tmp1 = SelectExpr(N.getOperand(0));
1688 Tmp2 = SelectExpr(N.getOperand(1).getOperand(0));
1689 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1690 return Result;
1691 }
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +00001692 //Fall through
Andrew Lenharth2d6f0222005-01-24 19:44:07 +00001693 case ISD::SHL:
1694 case ISD::SRL:
Andrew Lenharth2c594352005-01-29 15:42:07 +00001695 case ISD::SRA:
Andrew Lenharth2d6f0222005-01-24 19:44:07 +00001696 case ISD::MUL:
Andrew Lenharth40831c52005-01-28 06:57:18 +00001697 if(N.getOperand(1).getOpcode() == ISD::Constant &&
Andrew Lenharth40831c52005-01-28 06:57:18 +00001698 cast<ConstantSDNode>(N.getOperand(1))->getValue() <= 255)
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001699 {
1700 switch(opcode) {
1701 case ISD::AND: Opc = Alpha::ANDi; break;
1702 case ISD::OR: Opc = Alpha::BISi; break;
1703 case ISD::XOR: Opc = Alpha::XORi; break;
1704 case ISD::SHL: Opc = Alpha::SLi; break;
1705 case ISD::SRL: Opc = Alpha::SRLi; break;
1706 case ISD::SRA: Opc = Alpha::SRAi; break;
1707 case ISD::MUL: Opc = Alpha::MULQi; break;
1708 };
1709 Tmp1 = SelectExpr(N.getOperand(0));
1710 Tmp2 = cast<ConstantSDNode>(N.getOperand(1))->getValue();
1711 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addImm(Tmp2);
1712 } else {
1713 switch(opcode) {
1714 case ISD::AND: Opc = Alpha::AND; break;
1715 case ISD::OR: Opc = Alpha::BIS; break;
1716 case ISD::XOR: Opc = Alpha::XOR; break;
1717 case ISD::SHL: Opc = Alpha::SL; break;
1718 case ISD::SRL: Opc = Alpha::SRL; break;
1719 case ISD::SRA: Opc = Alpha::SRA; break;
Andrew Lenharthf4da9452005-06-29 12:49:51 +00001720 case ISD::MUL:
1721 Opc = isFP ? (DestType == MVT::f64 ? Alpha::MULT : Alpha::MULS)
1722 : Alpha::MULQ;
1723 break;
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001724 };
1725 Tmp1 = SelectExpr(N.getOperand(0));
1726 Tmp2 = SelectExpr(N.getOperand(1));
1727 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1728 }
Andrew Lenharth2d6f0222005-01-24 19:44:07 +00001729 return Result;
Misha Brukman4633f1c2005-04-21 23:13:11 +00001730
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001731 case ISD::ADD:
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001732 case ISD::SUB:
Andrew Lenharthf4da9452005-06-29 12:49:51 +00001733 if (isFP) {
1734 ConstantFPSDNode *CN;
1735 if (opcode == ISD::ADD)
1736 Opc = DestType == MVT::f64 ? Alpha::ADDT : Alpha::ADDS;
1737 else
1738 Opc = DestType == MVT::f64 ? Alpha::SUBT : Alpha::SUBS;
1739 if (opcode == ISD::SUB
1740 && (CN = dyn_cast<ConstantFPSDNode>(N.getOperand(0)))
1741 && (CN->isExactlyValue(+0.0) || CN->isExactlyValue(-0.0)))
1742 {
1743 Tmp2 = SelectExpr(N.getOperand(1));
1744 BuildMI(BB, Alpha::CPYSN, 2, Result).addReg(Tmp2).addReg(Tmp2);
1745 } else {
1746 Tmp1 = SelectExpr(N.getOperand(0));
1747 Tmp2 = SelectExpr(N.getOperand(1));
1748 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1749 }
1750 return Result;
1751 } else {
Andrew Lenharth40831c52005-01-28 06:57:18 +00001752 bool isAdd = opcode == ISD::ADD;
1753
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001754 //first check for Scaled Adds and Subs!
1755 //Valid for add and sub
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001756 ConstantSDNode* CSD = NULL;
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001757 if(N.getOperand(0).getOpcode() == ISD::SHL &&
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001758 (CSD = dyn_cast<ConstantSDNode>(N.getOperand(0).getOperand(1))) &&
1759 (CSD->getValue() == 2 || CSD->getValue() == 3))
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001760 {
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001761 bool use4 = CSD->getValue() == 2;
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001762 Tmp2 = SelectExpr(N.getOperand(0).getOperand(0));
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001763 if ((CSD = dyn_cast<ConstantSDNode>(N.getOperand(1))) && CSD->getValue() <= 255)
1764 BuildMI(BB, isAdd?(use4?Alpha::S4ADDQi:Alpha::S8ADDQi):(use4?Alpha::S4SUBQi:Alpha::S8SUBQi),
1765 2, Result).addReg(Tmp2).addImm(CSD->getValue());
Andrew Lenharthf77f3952005-04-06 20:59:59 +00001766 else {
1767 Tmp1 = SelectExpr(N.getOperand(1));
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001768 BuildMI(BB, isAdd?(use4?Alpha::S4ADDQi:Alpha::S8ADDQi):(use4?Alpha::S4SUBQi:Alpha::S8SUBQi),
1769 2, Result).addReg(Tmp2).addReg(Tmp1);
Andrew Lenharthf77f3952005-04-06 20:59:59 +00001770 }
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001771 }
1772 //Position prevents subs
Andrew Lenharth273a1f92005-04-07 14:18:13 +00001773 else if(N.getOperand(1).getOpcode() == ISD::SHL && isAdd &&
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001774 (CSD = dyn_cast<ConstantSDNode>(N.getOperand(1).getOperand(1))) &&
1775 (CSD->getValue() == 2 || CSD->getValue() == 3))
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001776 {
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001777 bool use4 = CSD->getValue() == 2;
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001778 Tmp2 = SelectExpr(N.getOperand(1).getOperand(0));
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001779 if ((CSD = dyn_cast<ConstantSDNode>(N.getOperand(0))) && CSD->getValue() <= 255)
1780 BuildMI(BB, use4?Alpha::S4ADDQi:Alpha::S8ADDQi, 2, Result).addReg(Tmp2)
1781 .addImm(CSD->getValue());
Andrew Lenharthf77f3952005-04-06 20:59:59 +00001782 else {
1783 Tmp1 = SelectExpr(N.getOperand(0));
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001784 BuildMI(BB, use4?Alpha::S4ADDQ:Alpha::S8ADDQ, 2, Result).addReg(Tmp2).addReg(Tmp1);
Andrew Lenharthf77f3952005-04-06 20:59:59 +00001785 }
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001786 }
1787 //small addi
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001788 else if((CSD = dyn_cast<ConstantSDNode>(N.getOperand(1))) &&
1789 CSD->getValue() <= 255)
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001790 { //Normal imm add/sub
1791 Opc = isAdd ? Alpha::ADDQi : Alpha::SUBQi;
1792 Tmp1 = SelectExpr(N.getOperand(0));
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001793 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addImm(CSD->getValue());
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001794 }
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001795 //larger addi
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001796 else if((CSD = dyn_cast<ConstantSDNode>(N.getOperand(1))) &&
1797 CSD->getSignExtended() <= 32767 &&
1798 CSD->getSignExtended() >= -32767)
Andrew Lenharth74d00d82005-03-02 17:23:03 +00001799 { //LDA
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001800 Tmp1 = SelectExpr(N.getOperand(0));
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00001801 Tmp2 = (long)CSD->getSignExtended();
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001802 if (!isAdd)
1803 Tmp2 = -Tmp2;
1804 BuildMI(BB, Alpha::LDA, 2, Result).addImm(Tmp2).addReg(Tmp1);
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001805 }
1806 //give up and do the operation
1807 else {
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001808 //Normal add/sub
1809 Opc = isAdd ? Alpha::ADDQ : Alpha::SUBQ;
1810 Tmp1 = SelectExpr(N.getOperand(0));
1811 Tmp2 = SelectExpr(N.getOperand(1));
1812 BuildMI(BB, Opc, 2, Result).addReg(Tmp1).addReg(Tmp2);
1813 }
Andrew Lenharth3e98fde2005-01-26 21:54:09 +00001814 return Result;
1815 }
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001816
Andrew Lenharthdc0b71b2005-03-22 00:24:07 +00001817 case ISD::SDIV:
Andrew Lenharthf4da9452005-06-29 12:49:51 +00001818 if (isFP) {
1819 Tmp1 = SelectExpr(N.getOperand(0));
1820 Tmp2 = SelectExpr(N.getOperand(1));
1821 BuildMI(BB, DestType == MVT::f64 ? Alpha::DIVT : Alpha::DIVS, 2, Result)
1822 .addReg(Tmp1).addReg(Tmp2);
Andrew Lenharth0cab3752005-06-29 13:35:05 +00001823 return Result;
Andrew Lenharthf4da9452005-06-29 12:49:51 +00001824 } else {
Andrew Lenhartha565c272005-04-06 22:03:13 +00001825 ConstantSDNode* CSD;
1826 //check if we can convert into a shift!
1827 if ((CSD = dyn_cast<ConstantSDNode>(N.getOperand(1).Val)) &&
1828 (int64_t)CSD->getSignExtended() != 0 &&
1829 ExactLog2(abs((int64_t)CSD->getSignExtended())) != 0)
1830 {
1831 unsigned k = ExactLog2(abs(CSD->getSignExtended()));
1832 Tmp1 = SelectExpr(N.getOperand(0));
Andrew Lenhartha565c272005-04-06 22:03:13 +00001833 if (k == 1)
1834 Tmp2 = Tmp1;
1835 else
1836 {
1837 Tmp2 = MakeReg(MVT::i64);
1838 BuildMI(BB, Alpha::SRAi, 2, Tmp2).addReg(Tmp1).addImm(k - 1);
1839 }
1840 Tmp3 = MakeReg(MVT::i64);
1841 BuildMI(BB, Alpha::SRLi, 2, Tmp3).addReg(Tmp2).addImm(64-k);
1842 unsigned Tmp4 = MakeReg(MVT::i64);
1843 BuildMI(BB, Alpha::ADDQ, 2, Tmp4).addReg(Tmp3).addReg(Tmp1);
1844 if ((int64_t)CSD->getSignExtended() > 0)
1845 BuildMI(BB, Alpha::SRAi, 2, Result).addReg(Tmp4).addImm(k);
1846 else
1847 {
1848 unsigned Tmp5 = MakeReg(MVT::i64);
1849 BuildMI(BB, Alpha::SRAi, 2, Tmp5).addReg(Tmp4).addImm(k);
1850 BuildMI(BB, Alpha::SUBQ, 2, Result).addReg(Alpha::R31).addReg(Tmp5);
1851 }
1852 return Result;
1853 }
1854 }
1855 //Else fall through
1856
1857 case ISD::UDIV:
1858 {
1859 ConstantSDNode* CSD;
1860 if ((CSD = dyn_cast<ConstantSDNode>(N.getOperand(1).Val)) &&
1861 ((int64_t)CSD->getSignExtended() >= 2 ||
1862 (int64_t)CSD->getSignExtended() <= -2))
1863 {
1864 // If this is a divide by constant, we can emit code using some magic
1865 // constants to implement it as a multiply instead.
1866 ExprMap.erase(N);
Misha Brukman4633f1c2005-04-21 23:13:11 +00001867 if (opcode == ISD::SDIV)
Andrew Lenhartha565c272005-04-06 22:03:13 +00001868 return SelectExpr(BuildSDIVSequence(N));
1869 else
1870 return SelectExpr(BuildUDIVSequence(N));
1871 }
Andrew Lenharth4b8ac152005-04-06 20:25:34 +00001872 }
1873 //else fall though
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001874 case ISD::UREM:
Andrew Lenharthcf8bf382005-07-01 19:12:13 +00001875 case ISD::SREM: {
1876 const char* opstr = 0;
Andrew Lenharth40831c52005-01-28 06:57:18 +00001877 switch(opcode) {
Andrew Lenharthcf8bf382005-07-01 19:12:13 +00001878 case ISD::UREM: opstr = "__remqu"; break;
1879 case ISD::SREM: opstr = "__remq"; break;
1880 case ISD::UDIV: opstr = "__divqu"; break;
1881 case ISD::SDIV: opstr = "__divq"; break;
Andrew Lenharth3e98fde2005-01-26 21:54:09 +00001882 }
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001883 Tmp1 = SelectExpr(N.getOperand(0));
1884 Tmp2 = SelectExpr(N.getOperand(1));
Andrew Lenharthcf8bf382005-07-01 19:12:13 +00001885 SDOperand Addr =
1886 ISelDAG->getExternalSymbol(opstr, AlphaLowering.getPointerTy());
1887 Tmp3 = SelectExpr(Addr);
Andrew Lenharth33819132005-03-04 20:09:23 +00001888 //set up regs explicitly (helps Reg alloc)
1889 BuildMI(BB, Alpha::BIS, 2, Alpha::R24).addReg(Tmp1).addReg(Tmp1);
Misha Brukman4633f1c2005-04-21 23:13:11 +00001890 BuildMI(BB, Alpha::BIS, 2, Alpha::R25).addReg(Tmp2).addReg(Tmp2);
Andrew Lenharthcf8bf382005-07-01 19:12:13 +00001891 BuildMI(BB, Alpha::BIS, 2, Alpha::R27).addReg(Tmp3).addReg(Tmp3);
1892 BuildMI(BB, Alpha::JSRs, 2, Alpha::R23).addReg(Alpha::R27).addImm(0);
Misha Brukman4633f1c2005-04-21 23:13:11 +00001893 BuildMI(BB, Alpha::BIS, 2, Result).addReg(Alpha::R27).addReg(Alpha::R27);
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001894 return Result;
Andrew Lenharthcf8bf382005-07-01 19:12:13 +00001895 }
Andrew Lenharth3e98fde2005-01-26 21:54:09 +00001896
Andrew Lenharthe76797c2005-02-01 20:40:27 +00001897 case ISD::FP_TO_UINT:
Andrew Lenharth7efadce2005-01-31 01:44:26 +00001898 case ISD::FP_TO_SINT:
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001899 {
Andrew Lenharth7efadce2005-01-31 01:44:26 +00001900 assert (DestType == MVT::i64 && "only quads can be loaded to");
1901 MVT::ValueType SrcType = N.getOperand(0).getValueType();
Andrew Lenharth03824012005-02-07 05:55:55 +00001902 assert (SrcType == MVT::f32 || SrcType == MVT::f64);
Andrew Lenharth7efadce2005-01-31 01:44:26 +00001903 Tmp1 = SelectExpr(N.getOperand(0)); // Get the operand register
Andrew Lenharth7efadce2005-01-31 01:44:26 +00001904 if (SrcType == MVT::f32)
Misha Brukman7847fca2005-04-22 17:54:37 +00001905 {
1906 Tmp2 = MakeReg(MVT::f64);
1907 BuildMI(BB, Alpha::CVTST, 1, Tmp2).addReg(Tmp1);
1908 Tmp1 = Tmp2;
1909 }
Andrew Lenharth7efadce2005-01-31 01:44:26 +00001910 Tmp2 = MakeReg(MVT::f64);
1911 BuildMI(BB, Alpha::CVTTQ, 1, Tmp2).addReg(Tmp1);
Andrew Lenharth0eaf6ce2005-04-02 21:06:51 +00001912 MoveFP2Int(Tmp2, Result, true);
Misha Brukman4633f1c2005-04-21 23:13:11 +00001913
Andrew Lenharth7efadce2005-01-31 01:44:26 +00001914 return Result;
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00001915 }
Andrew Lenharth3e98fde2005-01-26 21:54:09 +00001916
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001917 case ISD::SELECT:
Andrew Lenharthf4da9452005-06-29 12:49:51 +00001918 if (isFP) {
1919 //Tmp1 = SelectExpr(N.getOperand(0)); //Cond
1920 unsigned TV = SelectExpr(N.getOperand(1)); //Use if TRUE
1921 unsigned FV = SelectExpr(N.getOperand(2)); //Use if FALSE
1922
1923 SDOperand CC = N.getOperand(0);
1924 SetCCSDNode* SetCC = dyn_cast<SetCCSDNode>(CC.Val);
1925
Chris Lattnerbce81ae2005-07-10 01:56:13 +00001926 if (SetCC && !MVT::isInteger(SetCC->getOperand(0).getValueType()))
Andrew Lenharthf4da9452005-06-29 12:49:51 +00001927 { //FP Setcc -> Select yay!
1928
1929
1930 //for a cmp b: c = a - b;
1931 //a = b: c = 0
1932 //a < b: c < 0
1933 //a > b: c > 0
1934
1935 bool invTest = false;
1936 unsigned Tmp3;
1937
1938 ConstantFPSDNode *CN;
1939 if ((CN = dyn_cast<ConstantFPSDNode>(SetCC->getOperand(1)))
1940 && (CN->isExactlyValue(+0.0) || CN->isExactlyValue(-0.0)))
1941 Tmp3 = SelectExpr(SetCC->getOperand(0));
1942 else if ((CN = dyn_cast<ConstantFPSDNode>(SetCC->getOperand(0)))
1943 && (CN->isExactlyValue(+0.0) || CN->isExactlyValue(-0.0)))
1944 {
1945 Tmp3 = SelectExpr(SetCC->getOperand(1));
1946 invTest = true;
1947 }
1948 else
1949 {
1950 unsigned Tmp1 = SelectExpr(SetCC->getOperand(0));
1951 unsigned Tmp2 = SelectExpr(SetCC->getOperand(1));
1952 bool isD = SetCC->getOperand(0).getValueType() == MVT::f64;
1953 Tmp3 = MakeReg(isD ? MVT::f64 : MVT::f32);
1954 BuildMI(BB, isD ? Alpha::SUBT : Alpha::SUBS, 2, Tmp3)
1955 .addReg(Tmp1).addReg(Tmp2);
1956 }
1957
1958 switch (SetCC->getCondition()) {
1959 default: CC.Val->dump(); assert(0 && "Unknown FP comparison!");
1960 case ISD::SETEQ: Opc = invTest ? Alpha::FCMOVNE : Alpha::FCMOVEQ; break;
1961 case ISD::SETLT: Opc = invTest ? Alpha::FCMOVGT : Alpha::FCMOVLT; break;
1962 case ISD::SETLE: Opc = invTest ? Alpha::FCMOVGE : Alpha::FCMOVLE; break;
1963 case ISD::SETGT: Opc = invTest ? Alpha::FCMOVLT : Alpha::FCMOVGT; break;
1964 case ISD::SETGE: Opc = invTest ? Alpha::FCMOVLE : Alpha::FCMOVGE; break;
1965 case ISD::SETNE: Opc = invTest ? Alpha::FCMOVEQ : Alpha::FCMOVNE; break;
1966 }
1967 BuildMI(BB, Opc, 3, Result).addReg(FV).addReg(TV).addReg(Tmp3);
1968 return Result;
1969 }
1970 else
1971 {
1972 Tmp1 = SelectExpr(N.getOperand(0)); //Cond
1973 BuildMI(BB, Alpha::FCMOVEQ_INT, 3, Result).addReg(TV).addReg(FV)
1974 .addReg(Tmp1);
1975// // Spill the cond to memory and reload it from there.
1976// unsigned Tmp4 = MakeReg(MVT::f64);
1977// MoveIntFP(Tmp1, Tmp4, true);
1978// //now ideally, we don't have to do anything to the flag...
1979// // Get the condition into the zero flag.
1980// BuildMI(BB, Alpha::FCMOVEQ, 3, Result).addReg(TV).addReg(FV).addReg(Tmp4);
1981 return Result;
1982 }
1983 } else {
Andrew Lenharthd4653b12005-06-27 17:39:17 +00001984 //FIXME: look at parent to decide if intCC can be folded, or if setCC(FP)
1985 //and can save stack use
Andrew Lenharth10c085b2005-04-02 22:32:39 +00001986 //Tmp1 = SelectExpr(N.getOperand(0)); //Cond
Andrew Lenharth63b720a2005-04-03 20:35:21 +00001987 //Tmp2 = SelectExpr(N.getOperand(1)); //Use if TRUE
1988 //Tmp3 = SelectExpr(N.getOperand(2)); //Use if FALSE
Andrew Lenharth304d0f32005-01-22 23:41:55 +00001989 // Get the condition into the zero flag.
Andrew Lenharth10c085b2005-04-02 22:32:39 +00001990 //BuildMI(BB, Alpha::CMOVEQ, 2, Result).addReg(Tmp2).addReg(Tmp3).addReg(Tmp1);
Andrew Lenharth63b720a2005-04-03 20:35:21 +00001991
Andrew Lenharth10c085b2005-04-02 22:32:39 +00001992 SDOperand CC = N.getOperand(0);
1993 SetCCSDNode* SetCC = dyn_cast<SetCCSDNode>(CC.Val);
1994
Misha Brukman4633f1c2005-04-21 23:13:11 +00001995 if (CC.getOpcode() == ISD::SETCC &&
Andrew Lenharth10c085b2005-04-02 22:32:39 +00001996 !MVT::isInteger(SetCC->getOperand(0).getValueType()))
1997 { //FP Setcc -> Int Select
Misha Brukman7847fca2005-04-22 17:54:37 +00001998 Tmp1 = MakeReg(MVT::f64);
Andrew Lenharth63b720a2005-04-03 20:35:21 +00001999 Tmp2 = SelectExpr(N.getOperand(1)); //Use if TRUE
2000 Tmp3 = SelectExpr(N.getOperand(2)); //Use if FALSE
Misha Brukman7847fca2005-04-22 17:54:37 +00002001 bool inv = SelectFPSetCC(CC, Tmp1);
2002 BuildMI(BB, inv?Alpha::CMOVNE_FP:Alpha::CMOVEQ_FP, 2, Result)
2003 .addReg(Tmp2).addReg(Tmp3).addReg(Tmp1);
2004 return Result;
Andrew Lenharth10c085b2005-04-02 22:32:39 +00002005 }
2006 if (CC.getOpcode() == ISD::SETCC) {
Misha Brukman7847fca2005-04-22 17:54:37 +00002007 //Int SetCC -> Select
2008 //Dropping the CC is only useful if we are comparing to 0
2009 if((SetCC->getOperand(1).getOpcode() == ISD::Constant &&
Andrew Lenharth694c2982005-06-26 23:01:11 +00002010 cast<ConstantSDNode>(SetCC->getOperand(1))->getValue() == 0))
Andrew Lenharth63b720a2005-04-03 20:35:21 +00002011 {
2012 //figure out a few things
Andrew Lenharth694c2982005-06-26 23:01:11 +00002013 bool useImm = N.getOperand(2).getOpcode() == ISD::Constant &&
Andrew Lenharth63b720a2005-04-03 20:35:21 +00002014 cast<ConstantSDNode>(N.getOperand(2))->getValue() <= 255;
Andrew Lenharth10c085b2005-04-02 22:32:39 +00002015
Andrew Lenharth63b720a2005-04-03 20:35:21 +00002016 //Fix up CC
2017 ISD::CondCode cCode= SetCC->getCondition();
Andrew Lenharth694c2982005-06-26 23:01:11 +00002018 if (useImm) //Invert sense to get Imm field right
Andrew Lenharth63b720a2005-04-03 20:35:21 +00002019 cCode = ISD::getSetCCInverse(cCode, true);
Misha Brukman4633f1c2005-04-21 23:13:11 +00002020
Andrew Lenharth63b720a2005-04-03 20:35:21 +00002021 //Choose the CMOV
2022 switch (cCode) {
2023 default: CC.Val->dump(); assert(0 && "Unknown integer comparison!");
Andrew Lenharthd4653b12005-06-27 17:39:17 +00002024 case ISD::SETEQ: Opc = useImm?Alpha::CMOVEQi:Alpha::CMOVEQ; break;
2025 case ISD::SETLT: Opc = useImm?Alpha::CMOVLTi:Alpha::CMOVLT; break;
2026 case ISD::SETLE: Opc = useImm?Alpha::CMOVLEi:Alpha::CMOVLE; break;
2027 case ISD::SETGT: Opc = useImm?Alpha::CMOVGTi:Alpha::CMOVGT; break;
2028 case ISD::SETGE: Opc = useImm?Alpha::CMOVGEi:Alpha::CMOVGE; break;
2029 case ISD::SETULT: assert(0 && "unsigned < 0 is never true"); break;
2030 case ISD::SETUGT: Opc = useImm?Alpha::CMOVNEi:Alpha::CMOVNE; break;
2031 //Technically you could have this CC
2032 case ISD::SETULE: Opc = useImm?Alpha::CMOVEQi:Alpha::CMOVEQ; break;
2033 case ISD::SETUGE: assert(0 && "unsgined >= 0 is always true"); break;
2034 case ISD::SETNE: Opc = useImm?Alpha::CMOVNEi:Alpha::CMOVNE; break;
Andrew Lenharth63b720a2005-04-03 20:35:21 +00002035 }
Andrew Lenharth694c2982005-06-26 23:01:11 +00002036 Tmp1 = SelectExpr(SetCC->getOperand(0)); //Cond
Andrew Lenharth63b720a2005-04-03 20:35:21 +00002037
Andrew Lenharth694c2982005-06-26 23:01:11 +00002038 if (useImm) {
Andrew Lenharth63b720a2005-04-03 20:35:21 +00002039 Tmp3 = SelectExpr(N.getOperand(1)); //Use if FALSE
2040 BuildMI(BB, Opc, 2, Result).addReg(Tmp3)
Misha Brukman7847fca2005-04-22 17:54:37 +00002041 .addImm(cast<ConstantSDNode>(N.getOperand(2))->getValue())
Andrew Lenharth63b720a2005-04-03 20:35:21 +00002042 .addReg(Tmp1);
2043 } else {
2044 Tmp2 = SelectExpr(N.getOperand(1)); //Use if TRUE
2045 Tmp3 = SelectExpr(N.getOperand(2)); //Use if FALSE
2046 BuildMI(BB, Opc, 2, Result).addReg(Tmp3).addReg(Tmp2).addReg(Tmp1);
2047 }
2048 return Result;
2049 }
Misha Brukman7847fca2005-04-22 17:54:37 +00002050 //Otherwise, fall though
Andrew Lenharth10c085b2005-04-02 22:32:39 +00002051 }
2052 Tmp1 = SelectExpr(N.getOperand(0)); //Cond
Andrew Lenharth63b720a2005-04-03 20:35:21 +00002053 Tmp2 = SelectExpr(N.getOperand(1)); //Use if TRUE
2054 Tmp3 = SelectExpr(N.getOperand(2)); //Use if FALSE
Andrew Lenharthd4653b12005-06-27 17:39:17 +00002055 BuildMI(BB, Alpha::CMOVEQ, 2, Result).addReg(Tmp2).addReg(Tmp3)
2056 .addReg(Tmp1);
Misha Brukman4633f1c2005-04-21 23:13:11 +00002057
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002058 return Result;
2059 }
2060
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002061 case ISD::Constant:
2062 {
Andrew Lenharthc0513832005-03-29 19:24:04 +00002063 int64_t val = (int64_t)cast<ConstantSDNode>(N)->getValue();
Andrew Lenharthe87f6c32005-03-11 17:48:05 +00002064 if (val <= IMM_HIGH && val >= IMM_LOW) {
Misha Brukman7847fca2005-04-22 17:54:37 +00002065 BuildMI(BB, Alpha::LDA, 2, Result).addImm(val).addReg(Alpha::R31);
Andrew Lenharthe87f6c32005-03-11 17:48:05 +00002066 }
Misha Brukman7847fca2005-04-22 17:54:37 +00002067 else if (val <= (int64_t)IMM_HIGH +(int64_t)IMM_HIGH* (int64_t)IMM_MULT &&
2068 val >= (int64_t)IMM_LOW + (int64_t)IMM_LOW * (int64_t)IMM_MULT) {
2069 Tmp1 = MakeReg(MVT::i64);
Andrew Lenharthd4653b12005-06-27 17:39:17 +00002070 BuildMI(BB, Alpha::LDAH, 2, Tmp1).addImm(getUpper16(val))
2071 .addReg(Alpha::R31);
Misha Brukman7847fca2005-04-22 17:54:37 +00002072 BuildMI(BB, Alpha::LDA, 2, Result).addImm(getLower16(val)).addReg(Tmp1);
Andrew Lenharthe87f6c32005-03-11 17:48:05 +00002073 }
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00002074 else {
2075 MachineConstantPool *CP = BB->getParent()->getConstantPool();
Andrew Lenharthd4653b12005-06-27 17:39:17 +00002076 ConstantUInt *C =
2077 ConstantUInt::get(Type::getPrimitiveType(Type::ULongTyID) , val);
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00002078 unsigned CPI = CP->getConstantPoolIndex(C);
2079 AlphaLowering.restoreGP(BB);
Andrew Lenharthfe895e32005-06-27 17:15:36 +00002080 has_sym = true;
2081 Tmp1 = MakeReg(MVT::i64);
Andrew Lenharthd4653b12005-06-27 17:39:17 +00002082 BuildMI(BB, Alpha::LDAHr, 2, Tmp1).addConstantPoolIndex(CPI)
2083 .addReg(Alpha::R29);
Andrew Lenharthcf8bf382005-07-01 19:12:13 +00002084 if (EnableAlphaLSMark)
2085 BuildMI(BB, Alpha::MEMLABEL, 4).addImm(5).addImm(0).addImm(0)
2086 .addImm(getUID());
Andrew Lenharthd4653b12005-06-27 17:39:17 +00002087 BuildMI(BB, Alpha::LDQr, 2, Result).addConstantPoolIndex(CPI)
2088 .addReg(Tmp1);
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00002089 }
2090 return Result;
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002091 }
Andrew Lenharthf4da9452005-06-29 12:49:51 +00002092 case ISD::FNEG:
2093 if(ISD::FABS == N.getOperand(0).getOpcode())
2094 {
2095 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
2096 BuildMI(BB, Alpha::CPYSN, 2, Result).addReg(Alpha::F31).addReg(Tmp1);
2097 } else {
2098 Tmp1 = SelectExpr(N.getOperand(0));
2099 BuildMI(BB, Alpha::CPYSN, 2, Result).addReg(Tmp1).addReg(Tmp1);
2100 }
2101 return Result;
2102
2103 case ISD::FABS:
2104 Tmp1 = SelectExpr(N.getOperand(0));
2105 BuildMI(BB, Alpha::CPYS, 2, Result).addReg(Alpha::F31).addReg(Tmp1);
2106 return Result;
2107
2108 case ISD::FP_ROUND:
2109 assert (DestType == MVT::f32 &&
2110 N.getOperand(0).getValueType() == MVT::f64 &&
2111 "only f64 to f32 conversion supported here");
2112 Tmp1 = SelectExpr(N.getOperand(0));
2113 BuildMI(BB, Alpha::CVTTS, 1, Result).addReg(Tmp1);
2114 return Result;
2115
2116 case ISD::FP_EXTEND:
2117 assert (DestType == MVT::f64 &&
2118 N.getOperand(0).getValueType() == MVT::f32 &&
2119 "only f32 to f64 conversion supported here");
2120 Tmp1 = SelectExpr(N.getOperand(0));
2121 BuildMI(BB, Alpha::CVTST, 1, Result).addReg(Tmp1);
2122 return Result;
2123
2124 case ISD::ConstantFP:
2125 if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(N)) {
2126 if (CN->isExactlyValue(+0.0)) {
2127 BuildMI(BB, Alpha::CPYS, 2, Result).addReg(Alpha::F31)
2128 .addReg(Alpha::F31);
2129 } else if ( CN->isExactlyValue(-0.0)) {
2130 BuildMI(BB, Alpha::CPYSN, 2, Result).addReg(Alpha::F31)
2131 .addReg(Alpha::F31);
2132 } else {
2133 abort();
2134 }
2135 }
2136 return Result;
2137
2138 case ISD::SINT_TO_FP:
2139 {
2140 assert (N.getOperand(0).getValueType() == MVT::i64
2141 && "only quads can be loaded from");
2142 Tmp1 = SelectExpr(N.getOperand(0)); // Get the operand register
2143 Tmp2 = MakeReg(MVT::f64);
2144 MoveInt2FP(Tmp1, Tmp2, true);
2145 Opc = DestType == MVT::f64 ? Alpha::CVTQT : Alpha::CVTQS;
2146 BuildMI(BB, Opc, 1, Result).addReg(Tmp2);
2147 return Result;
2148 }
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002149 }
2150
2151 return 0;
2152}
2153
Andrew Lenharthb69f3422005-06-22 17:19:45 +00002154void AlphaISel::Select(SDOperand N) {
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002155 unsigned Tmp1, Tmp2, Opc;
Andrew Lenharth760270d2005-02-07 23:02:23 +00002156 unsigned opcode = N.getOpcode();
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002157
Nate Begeman85fdeb22005-03-24 04:39:54 +00002158 if (!ExprMap.insert(std::make_pair(N, notIn)).second)
Andrew Lenharth6b9870a2005-01-28 14:06:46 +00002159 return; // Already selected.
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002160
2161 SDNode *Node = N.Val;
Misha Brukman4633f1c2005-04-21 23:13:11 +00002162
Andrew Lenharth760270d2005-02-07 23:02:23 +00002163 switch (opcode) {
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002164
2165 default:
2166 Node->dump(); std::cerr << "\n";
2167 assert(0 && "Node not handled yet!");
2168
2169 case ISD::BRCOND: {
Andrew Lenharth445171a2005-02-08 00:40:03 +00002170 SelectBranchCC(N);
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002171 return;
2172 }
2173
2174 case ISD::BR: {
2175 MachineBasicBlock *Dest =
2176 cast<BasicBlockSDNode>(N.getOperand(1))->getBasicBlock();
2177
2178 Select(N.getOperand(0));
2179 BuildMI(BB, Alpha::BR, 1, Alpha::R31).addMBB(Dest);
2180 return;
2181 }
2182
2183 case ISD::ImplicitDef:
Andrew Lenhartha32b9e32005-04-08 17:28:49 +00002184 ++count_ins;
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002185 Select(N.getOperand(0));
2186 BuildMI(BB, Alpha::IDEF, 0, cast<RegSDNode>(N)->getReg());
2187 return;
Misha Brukman4633f1c2005-04-21 23:13:11 +00002188
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002189 case ISD::EntryToken: return; // Noop
2190
2191 case ISD::TokenFactor:
2192 for (unsigned i = 0, e = Node->getNumOperands(); i != e; ++i)
2193 Select(Node->getOperand(i));
Misha Brukman4633f1c2005-04-21 23:13:11 +00002194
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002195 //N.Val->dump(); std::cerr << "\n";
2196 //assert(0 && "Node not handled yet!");
Misha Brukman4633f1c2005-04-21 23:13:11 +00002197
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002198 return;
2199
2200 case ISD::CopyToReg:
Andrew Lenhartha32b9e32005-04-08 17:28:49 +00002201 ++count_outs;
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002202 Select(N.getOperand(0));
2203 Tmp1 = SelectExpr(N.getOperand(1));
2204 Tmp2 = cast<RegSDNode>(N)->getReg();
Misha Brukman4633f1c2005-04-21 23:13:11 +00002205
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002206 if (Tmp1 != Tmp2) {
Misha Brukman4633f1c2005-04-21 23:13:11 +00002207 if (N.getOperand(1).getValueType() == MVT::f64 ||
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00002208 N.getOperand(1).getValueType() == MVT::f32)
Andrew Lenharth29219162005-02-07 06:31:44 +00002209 BuildMI(BB, Alpha::CPYS, 2, Tmp2).addReg(Tmp1).addReg(Tmp1);
2210 else
2211 BuildMI(BB, Alpha::BIS, 2, Tmp2).addReg(Tmp1).addReg(Tmp1);
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002212 }
2213 return;
2214
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00002215 case ISD::RET:
Andrew Lenhartha32b9e32005-04-08 17:28:49 +00002216 ++count_outs;
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00002217 switch (N.getNumOperands()) {
2218 default:
2219 std::cerr << N.getNumOperands() << "\n";
2220 for (unsigned i = 0; i < N.getNumOperands(); ++i)
2221 std::cerr << N.getOperand(i).getValueType() << "\n";
2222 Node->dump();
2223 assert(0 && "Unknown return instruction!");
2224 case 2:
2225 Select(N.getOperand(0));
2226 Tmp1 = SelectExpr(N.getOperand(1));
2227 switch (N.getOperand(1).getValueType()) {
Misha Brukman4633f1c2005-04-21 23:13:11 +00002228 default: Node->dump();
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00002229 assert(0 && "All other types should have been promoted!!");
2230 case MVT::f64:
2231 case MVT::f32:
2232 BuildMI(BB, Alpha::CPYS, 2, Alpha::F0).addReg(Tmp1).addReg(Tmp1);
2233 break;
2234 case MVT::i32:
2235 case MVT::i64:
2236 BuildMI(BB, Alpha::BIS, 2, Alpha::R0).addReg(Tmp1).addReg(Tmp1);
2237 break;
2238 }
2239 break;
2240 case 1:
2241 Select(N.getOperand(0));
2242 break;
2243 }
Andrew Lenharthd4653b12005-06-27 17:39:17 +00002244 // Just emit a 'ret' instruction
Andrew Lenharth6968bff2005-06-27 23:24:11 +00002245 AlphaLowering.restoreRA(BB);
Andrew Lenharthf3f951a2005-07-22 20:50:29 +00002246 BuildMI(BB, Alpha::RET, 2, Alpha::R31).addReg(Alpha::R26).addImm(1);
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00002247 return;
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002248
Misha Brukman4633f1c2005-04-21 23:13:11 +00002249 case ISD::TRUNCSTORE:
2250 case ISD::STORE:
Andrew Lenharthb014d3e2005-02-02 17:32:39 +00002251 {
Andrew Lenharth9e8d1092005-02-06 15:40:40 +00002252 SDOperand Chain = N.getOperand(0);
2253 SDOperand Value = N.getOperand(1);
2254 SDOperand Address = N.getOperand(2);
2255 Select(Chain);
2256
2257 Tmp1 = SelectExpr(Value); //value
Andrew Lenharth760270d2005-02-07 23:02:23 +00002258
2259 if (opcode == ISD::STORE) {
2260 switch(Value.getValueType()) {
2261 default: assert(0 && "unknown Type in store");
2262 case MVT::i64: Opc = Alpha::STQ; break;
2263 case MVT::f64: Opc = Alpha::STT; break;
2264 case MVT::f32: Opc = Alpha::STS; break;
2265 }
2266 } else { //ISD::TRUNCSTORE
Chris Lattner9fadb4c2005-07-10 00:29:18 +00002267 switch(cast<VTSDNode>(Node->getOperand(4))->getVT()) {
Andrew Lenharth760270d2005-02-07 23:02:23 +00002268 default: assert(0 && "unknown Type in store");
2269 case MVT::i1: //FIXME: DAG does not promote this load
2270 case MVT::i8: Opc = Alpha::STB; break;
2271 case MVT::i16: Opc = Alpha::STW; break;
2272 case MVT::i32: Opc = Alpha::STL; break;
2273 }
Andrew Lenharth65838902005-02-06 16:22:15 +00002274 }
Andrew Lenharth760270d2005-02-07 23:02:23 +00002275
Andrew Lenharth06ef8842005-06-29 18:54:02 +00002276 int i, j, k;
2277 if (EnableAlphaLSMark)
Chris Lattnerbce81ae2005-07-10 01:56:13 +00002278 getValueInfo(cast<SrcValueSDNode>(N.getOperand(3))->getValue(),
Andrew Lenharth06ef8842005-06-29 18:54:02 +00002279 i, j, k);
Andrew Lenharthb69f3422005-06-22 17:19:45 +00002280
Andrew Lenharthcf8bf382005-07-01 19:12:13 +00002281 GlobalAddressSDNode *GASD = dyn_cast<GlobalAddressSDNode>(Address);
2282 if (GASD && !GASD->getGlobal()->isExternal()) {
2283 Tmp2 = MakeReg(MVT::i64);
2284 AlphaLowering.restoreGP(BB);
2285 BuildMI(BB, Alpha::LDAHr, 2, Tmp2)
2286 .addGlobalAddress(GASD->getGlobal()).addReg(Alpha::R29);
2287 if (EnableAlphaLSMark)
2288 BuildMI(BB, Alpha::MEMLABEL, 4).addImm(i).addImm(j).addImm(k)
2289 .addImm(getUID());
2290 BuildMI(BB, GetRelVersion(Opc), 3).addReg(Tmp1)
2291 .addGlobalAddress(GASD->getGlobal()).addReg(Tmp2);
Andrew Lenharthfce587e2005-06-29 00:39:17 +00002292 } else if(Address.getOpcode() == ISD::FrameIndex) {
Andrew Lenharthc7989ce2005-06-29 00:31:08 +00002293 if (EnableAlphaLSMark)
Andrew Lenharth06ef8842005-06-29 18:54:02 +00002294 BuildMI(BB, Alpha::MEMLABEL, 4).addImm(i).addImm(j).addImm(k)
2295 .addImm(getUID());
Andrew Lenharth032f2352005-02-22 21:59:48 +00002296 BuildMI(BB, Opc, 3).addReg(Tmp1)
2297 .addFrameIndex(cast<FrameIndexSDNode>(Address)->getIndex())
2298 .addReg(Alpha::F31);
Andrew Lenharthc7989ce2005-06-29 00:31:08 +00002299 } else {
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00002300 long offset;
2301 SelectAddr(Address, Tmp2, offset);
Andrew Lenharthc7989ce2005-06-29 00:31:08 +00002302 if (EnableAlphaLSMark)
Andrew Lenharth06ef8842005-06-29 18:54:02 +00002303 BuildMI(BB, Alpha::MEMLABEL, 4).addImm(i).addImm(j).addImm(k)
2304 .addImm(getUID());
Andrew Lenharth63f2ab22005-02-10 06:25:22 +00002305 BuildMI(BB, Opc, 3).addReg(Tmp1).addImm(offset).addReg(Tmp2);
2306 }
Andrew Lenharthb014d3e2005-02-02 17:32:39 +00002307 return;
2308 }
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002309
2310 case ISD::EXTLOAD:
2311 case ISD::SEXTLOAD:
2312 case ISD::ZEXTLOAD:
2313 case ISD::LOAD:
2314 case ISD::CopyFromReg:
Chris Lattnerb5d8e6e2005-05-13 20:29:26 +00002315 case ISD::TAILCALL:
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002316 case ISD::CALL:
Andrew Lenharth032f2352005-02-22 21:59:48 +00002317 case ISD::DYNAMIC_STACKALLOC:
Andrew Lenharth6b9870a2005-01-28 14:06:46 +00002318 ExprMap.erase(N);
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002319 SelectExpr(N);
2320 return;
2321
Chris Lattner16cd04d2005-05-12 23:24:06 +00002322 case ISD::CALLSEQ_START:
2323 case ISD::CALLSEQ_END:
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002324 Select(N.getOperand(0));
2325 Tmp1 = cast<ConstantSDNode>(N.getOperand(1))->getValue();
Misha Brukman4633f1c2005-04-21 23:13:11 +00002326
Chris Lattner16cd04d2005-05-12 23:24:06 +00002327 Opc = N.getOpcode() == ISD::CALLSEQ_START ? Alpha::ADJUSTSTACKDOWN :
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002328 Alpha::ADJUSTSTACKUP;
2329 BuildMI(BB, Opc, 1).addImm(Tmp1);
2330 return;
Andrew Lenharth95762122005-03-31 21:24:06 +00002331
2332 case ISD::PCMARKER:
2333 Select(N.getOperand(0)); //Chain
Andrew Lenharthd4653b12005-06-27 17:39:17 +00002334 BuildMI(BB, Alpha::PCLABEL, 2)
2335 .addImm( cast<ConstantSDNode>(N.getOperand(1))->getValue());
Andrew Lenharth95762122005-03-31 21:24:06 +00002336 return;
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002337 }
2338 assert(0 && "Should not be reached!");
2339}
2340
2341
2342/// createAlphaPatternInstructionSelector - This pass converts an LLVM function
2343/// into a machine code representation using pattern matching and a machine
2344/// description file.
2345///
2346FunctionPass *llvm::createAlphaPatternInstructionSelector(TargetMachine &TM) {
Andrew Lenharthb69f3422005-06-22 17:19:45 +00002347 return new AlphaISel(TM);
Andrew Lenharth304d0f32005-01-22 23:41:55 +00002348}
Andrew Lenharth4f7cba52005-04-13 05:19:55 +00002349