blob: 0974890e9562ce4c42a89f7063b6ab60cbfa520e [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Jim Grosbache4ad3872010-10-19 23:27:08 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
62
Evan Cheng11db0682010-08-11 06:22:01 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 0, []>;
64def SDT_ARMSYNCBARRIER : SDTypeProfile<0, 0, []>;
65def SDT_ARMMEMBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
66def SDT_ARMSYNCBARRIERMCR : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000067
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Chenga8e29892007-01-19 07:51:42 +000073// Node definitions.
74def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000075def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
76
Bill Wendlingc69107c2007-11-13 09:19:02 +000077def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000078 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000079def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000080 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000081
82def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000083 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
84 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000085def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
87 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000088def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
90 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000091
Chris Lattner48be23c2008-01-15 22:02:54 +000092def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000093 [SDNPHasChain, SDNPOptInFlag]>;
94
95def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
96 [SDNPInFlag]>;
97def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
98 [SDNPInFlag]>;
99
100def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
101 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
102
103def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
104 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000105def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
106 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000107
Evan Cheng218977b2010-07-13 19:27:42 +0000108def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
109 [SDNPHasChain]>;
110
Evan Chenga8e29892007-01-19 07:51:42 +0000111def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
112 [SDNPOutFlag]>;
113
David Goodwinc0309b42009-06-29 15:33:01 +0000114def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Bill Wendling10ce7f32010-08-29 11:31:07 +0000115 [SDNPOutFlag, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000116
Evan Chenga8e29892007-01-19 07:51:42 +0000117def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
118
119def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
120def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
121def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000122
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000123def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000124def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
125 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000126def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000127 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
128def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
129 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
130
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000131
Evan Cheng11db0682010-08-11 06:22:01 +0000132def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
134def ARMSyncBarrier : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIER,
135 [SDNPHasChain]>;
136def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIERMCR,
137 [SDNPHasChain]>;
138def ARMSyncBarrierMCR : SDNode<"ARMISD::SYNCBARRIER", SDT_ARMMEMBARRIERMCR,
139 [SDNPHasChain]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000140
Evan Chengf609bb82010-01-19 00:44:15 +0000141def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
142
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000143def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Dale Johannesen51e28e62010-06-03 21:09:53 +0000144 [SDNPHasChain, SDNPOptInFlag, SDNPVariadic]>;
145
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000146
147def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
148
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000149//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000150// ARM Instruction Predicate Definitions.
151//
Bill Wendling10ce7f32010-08-29 11:31:07 +0000152def HasV4T : Predicate<"Subtarget->hasV4TOps()">;
153def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
154def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
155def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
156def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
157def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">;
158def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
159def HasV7 : Predicate<"Subtarget->hasV7Ops()">;
160def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
161def HasVFP2 : Predicate<"Subtarget->hasVFP2()">;
162def HasVFP3 : Predicate<"Subtarget->hasVFP3()">;
163def HasNEON : Predicate<"Subtarget->hasNEON()">;
164def HasDivide : Predicate<"Subtarget->hasDivide()">;
Jim Grosbach29402132010-05-05 23:44:43 +0000165def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000166def HasDB : Predicate<"Subtarget->hasDataBarrier()">;
167def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000168def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000169def IsThumb : Predicate<"Subtarget->isThumb()">;
170def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
171def IsThumb2 : Predicate<"Subtarget->isThumb2()">;
172def IsARM : Predicate<"!Subtarget->isThumb()">;
173def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
174def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000175
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000176// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000177def UseMovt : Predicate<"Subtarget->useMovt()">;
178def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
179def UseVMLx : Predicate<"Subtarget->useVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000180
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000181//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000182// ARM Flag Definitions.
183
184class RegConstraint<string C> {
185 string Constraints = C;
186}
187
188//===----------------------------------------------------------------------===//
189// ARM specific transformation functions and pattern fragments.
190//
191
Evan Chenga8e29892007-01-19 07:51:42 +0000192// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
193// so_imm_neg def below.
194def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000195 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000196}]>;
197
198// so_imm_not_XFORM - Return a so_imm value packed into the format described for
199// so_imm_not def below.
200def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000202}]>;
203
Evan Chenga8e29892007-01-19 07:51:42 +0000204/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
205def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000206 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000207}]>;
208
209/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
210def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000211 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000212}]>;
213
Jim Grosbach64171712010-02-16 21:07:46 +0000214def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000215 PatLeaf<(imm), [{
216 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
217 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000218
Evan Chenga2515702007-03-19 07:09:02 +0000219def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000220 PatLeaf<(imm), [{
221 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
222 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000223
224// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
225def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000226 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000227}]>;
228
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000229/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
230/// e.g., 0xf000ffff
231def bf_inv_mask_imm : Operand<i32>,
Jim Grosbach64171712010-02-16 21:07:46 +0000232 PatLeaf<(imm), [{
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000233 return ARM::isBitFieldInvertedMask(N->getZExtValue());
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000234}] > {
Jim Grosbach3fea191052010-10-21 22:03:21 +0000235 string EncoderMethod = "getBitfieldInvertedMaskOpValue";
Evan Cheng36a0aeb2009-07-06 22:23:46 +0000236 let PrintMethod = "printBitfieldInvMaskImmOperand";
237}
238
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000239/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000240def hi16 : SDNodeXForm<imm, [{
241 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
242}]>;
243
244def lo16AllZero : PatLeaf<(i32 imm), [{
245 // Returns true if all low 16-bits are 0.
246 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000247}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000248
Jim Grosbach64171712010-02-16 21:07:46 +0000249/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000250/// [0.65535].
251def imm0_65535 : PatLeaf<(i32 imm), [{
252 return (uint32_t)N->getZExtValue() < 65536;
253}]>;
254
Evan Cheng37f25d92008-08-28 23:39:26 +0000255class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
256class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000257
Jim Grosbach0a145f32010-02-16 20:17:57 +0000258/// adde and sube predicates - True based on whether the carry flag output
259/// will be needed or not.
260def adde_dead_carry :
261 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
262 [{return !N->hasAnyUseOfValue(1);}]>;
263def sube_dead_carry :
264 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
265 [{return !N->hasAnyUseOfValue(1);}]>;
266def adde_live_carry :
267 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
268 [{return N->hasAnyUseOfValue(1);}]>;
269def sube_live_carry :
270 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
271 [{return N->hasAnyUseOfValue(1);}]>;
272
Evan Chenga8e29892007-01-19 07:51:42 +0000273//===----------------------------------------------------------------------===//
274// Operand Definitions.
275//
276
277// Branch target.
278def brtarget : Operand<OtherVT>;
279
Evan Chenga8e29892007-01-19 07:51:42 +0000280// A list of registers separated by comma. Used by load/store multiple.
281def reglist : Operand<i32> {
282 let PrintMethod = "printRegisterList";
283}
284
285// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
286def cpinst_operand : Operand<i32> {
287 let PrintMethod = "printCPInstOperand";
288}
289
290def jtblock_operand : Operand<i32> {
291 let PrintMethod = "printJTBlockOperand";
292}
Evan Cheng66ac5312009-07-25 00:33:29 +0000293def jt2block_operand : Operand<i32> {
294 let PrintMethod = "printJT2BlockOperand";
295}
Evan Chenga8e29892007-01-19 07:51:42 +0000296
297// Local PC labels.
298def pclabel : Operand<i32> {
299 let PrintMethod = "printPCLabel";
300}
301
Owen Anderson498ec202010-10-27 22:49:00 +0000302def neon_vcvt_imm32 : Operand<i32> {
303 string EncoderMethod = "getNEONVcvtImm32";
304}
305
Jim Grosbachb35ad412010-10-13 19:56:10 +0000306// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
307def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
308 int32_t v = (int32_t)N->getZExtValue();
309 return v == 8 || v == 16 || v == 24; }]> {
310 string EncoderMethod = "getRotImmOpValue";
311}
312
Bob Wilson22f5dc72010-08-16 18:27:34 +0000313// shift_imm: An integer that encodes a shift amount and the type of shift
314// (currently either asr or lsl) using the same encoding used for the
315// immediates in so_reg operands.
316def shift_imm : Operand<i32> {
317 let PrintMethod = "printShiftImmOperand";
318}
319
Evan Chenga8e29892007-01-19 07:51:42 +0000320// shifter_operand operands: so_reg and so_imm.
321def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000322 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000323 [shl,srl,sra,rotr]> {
Jim Grosbachef324d72010-10-12 23:53:58 +0000324 string EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000325 let PrintMethod = "printSORegOperand";
326 let MIOperandInfo = (ops GPR, GPR, i32imm);
327}
Evan Chengf40deed2010-10-27 23:41:30 +0000328def shift_so_reg : Operand<i32>, // reg reg imm
329 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
330 [shl,srl,sra,rotr]> {
331 string EncoderMethod = "getSORegOpValue";
332 let PrintMethod = "printSORegOperand";
333 let MIOperandInfo = (ops GPR, GPR, i32imm);
334}
Evan Chenga8e29892007-01-19 07:51:42 +0000335
336// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
337// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
338// represented in the imm field in the same 12-bit form that they are encoded
339// into so_imm instructions: the 8-bit immediate is the least significant bits
340// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000341def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000342 string EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000343 let PrintMethod = "printSOImmOperand";
344}
345
Evan Chengc70d1842007-03-20 08:11:30 +0000346// Break so_imm's up into two pieces. This handles immediates with up to 16
347// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
348// get the first/second pieces.
349def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000350 PatLeaf<(imm), [{
351 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
352 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000353 let PrintMethod = "printSOImm2PartOperand";
354}
355
356def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000357 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000358 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000359}]>;
360
361def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000362 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chengc70d1842007-03-20 08:11:30 +0000364}]>;
365
Jim Grosbach15e6ef82009-11-23 20:35:53 +0000366def so_neg_imm2part : Operand<i32>, PatLeaf<(imm), [{
367 return ARM_AM::isSOImmTwoPartVal(-(int)N->getZExtValue());
368 }]> {
369 let PrintMethod = "printSOImm2PartOperand";
370}
371
372def so_neg_imm2part_1 : SDNodeXForm<imm, [{
373 unsigned V = ARM_AM::getSOImmTwoPartFirst(-(int)N->getZExtValue());
374 return CurDAG->getTargetConstant(V, MVT::i32);
375}]>;
376
377def so_neg_imm2part_2 : SDNodeXForm<imm, [{
378 unsigned V = ARM_AM::getSOImmTwoPartSecond(-(int)N->getZExtValue());
379 return CurDAG->getTargetConstant(V, MVT::i32);
380}]>;
381
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000382/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
383def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
384 return (int32_t)N->getZExtValue() < 32;
385}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000386
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000387/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
388def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{
389 return (int32_t)N->getZExtValue() < 32;
390}]> {
391 string EncoderMethod = "getImmMinusOneOpValue";
392}
393
Evan Chenga8e29892007-01-19 07:51:42 +0000394// Define ARM specific addressing modes.
395
Jim Grosbach3e556122010-10-26 22:37:02 +0000396
397// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000398//
Jim Grosbach3e556122010-10-26 22:37:02 +0000399def addrmode_imm12 : Operand<i32>,
400 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
401
402 string EncoderMethod = "getAddrModeImm12OpValue";
403 let PrintMethod = "printAddrModeImm12Operand";
404 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000405}
Jim Grosbach3e556122010-10-26 22:37:02 +0000406// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000407//
Jim Grosbach3e556122010-10-26 22:37:02 +0000408def ldst_so_reg : Operand<i32>,
409 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
410 // FIXME: Simplify the printer
Jim Grosbachf31430f2010-10-27 19:55:59 +0000411 // FIXME: Add EncoderMethod for this addressing mode
Jim Grosbach82891622010-09-29 19:03:54 +0000412 let PrintMethod = "printAddrMode2Operand";
413 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
414}
415
Jim Grosbach3e556122010-10-26 22:37:02 +0000416// addrmode2 := reg +/- imm12
417// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000418//
419def addrmode2 : Operand<i32>,
420 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
421 let PrintMethod = "printAddrMode2Operand";
422 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
423}
424
425def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000426 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
427 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000428 let PrintMethod = "printAddrMode2OffsetOperand";
429 let MIOperandInfo = (ops GPR, i32imm);
430}
431
432// addrmode3 := reg +/- reg
433// addrmode3 := reg +/- imm8
434//
435def addrmode3 : Operand<i32>,
436 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
437 let PrintMethod = "printAddrMode3Operand";
438 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
439}
440
441def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000442 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
443 [], [SDNPWantRoot]> {
Evan Chenga8e29892007-01-19 07:51:42 +0000444 let PrintMethod = "printAddrMode3OffsetOperand";
445 let MIOperandInfo = (ops GPR, i32imm);
446}
447
448// addrmode4 := reg, <mode|W>
449//
450def addrmode4 : Operand<i32>,
Anton Korobeynikovbaf31082009-08-08 13:35:48 +0000451 ComplexPattern<i32, 2, "SelectAddrMode4", []> {
Evan Chenga8e29892007-01-19 07:51:42 +0000452 let PrintMethod = "printAddrMode4Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000453 let MIOperandInfo = (ops GPR:$addr, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000454}
455
456// addrmode5 := reg +/- imm8*4
457//
458def addrmode5 : Operand<i32>,
459 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
460 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000461 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000462}
463
Bob Wilson8b024a52009-07-01 23:16:05 +0000464// addrmode6 := reg with optional writeback
465//
466def addrmode6 : Operand<i32>,
Bob Wilson226036e2010-03-20 22:13:40 +0000467 ComplexPattern<i32, 2, "SelectAddrMode6", []> {
Bob Wilson8b024a52009-07-01 23:16:05 +0000468 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000469 let MIOperandInfo = (ops GPR:$addr, i32imm);
470}
471
472def am6offset : Operand<i32> {
473 let PrintMethod = "printAddrMode6OffsetOperand";
474 let MIOperandInfo = (ops GPR);
Bob Wilson8b024a52009-07-01 23:16:05 +0000475}
476
Evan Chenga8e29892007-01-19 07:51:42 +0000477// addrmodepc := pc + reg
478//
479def addrmodepc : Operand<i32>,
480 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
481 let PrintMethod = "printAddrModePCOperand";
482 let MIOperandInfo = (ops GPR, i32imm);
483}
484
Bob Wilson4f38b382009-08-21 21:58:55 +0000485def nohash_imm : Operand<i32> {
486 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000487}
488
Evan Chenga8e29892007-01-19 07:51:42 +0000489//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000490
Evan Cheng37f25d92008-08-28 23:39:26 +0000491include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000492
493//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000494// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000495//
496
Evan Cheng3924f782008-08-29 07:36:24 +0000497/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000498/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000499multiclass AsI1_bin_irs<bits<4> opcod, string opc,
500 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
501 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000502 // The register-immediate version is re-materializable. This is useful
503 // in particular for taking the address of a local.
504 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000505 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
506 iii, opc, "\t$Rd, $Rn, $imm",
507 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
508 bits<4> Rd;
509 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000510 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000511 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000512 let Inst{15-12} = Rd;
513 let Inst{19-16} = Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000514 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000515 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000516 }
Jim Grosbach62547262010-10-11 18:51:51 +0000517 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
518 iir, opc, "\t$Rd, $Rn, $Rm",
519 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000520 bits<4> Rd;
521 bits<4> Rn;
522 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000523 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000524 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000525 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000526 let Inst{3-0} = Rm;
527 let Inst{15-12} = Rd;
528 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000529 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000530 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
531 iis, opc, "\t$Rd, $Rn, $shift",
532 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000533 bits<4> Rd;
534 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000535 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000536 let Inst{25} = 0;
Jim Grosbachef324d72010-10-12 23:53:58 +0000537 let Inst{11-0} = shift;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000538 let Inst{15-12} = Rd;
539 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000540 }
Evan Chenga8e29892007-01-19 07:51:42 +0000541}
542
Evan Cheng1e249e32009-06-25 20:59:23 +0000543/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000544/// instruction modifies the CPSR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000545let Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000546multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
547 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
548 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000549 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
550 iii, opc, "\t$Rd, $Rn, $imm",
551 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
552 bits<4> Rd;
553 bits<4> Rn;
554 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000555 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000556 let Inst{15-12} = Rd;
557 let Inst{19-16} = Rn;
558 let Inst{11-0} = imm;
559 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000560 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000561 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
562 iir, opc, "\t$Rd, $Rn, $Rm",
563 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
564 bits<4> Rd;
565 bits<4> Rn;
566 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000567 let Inst{11-4} = 0b00000000;
Bob Wilsona7fcb9b2009-10-13 15:27:23 +0000568 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000569 let isCommutable = Commutable;
570 let Inst{3-0} = Rm;
571 let Inst{15-12} = Rd;
572 let Inst{19-16} = Rn;
573 let Inst{20} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000574 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000575 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
576 iis, opc, "\t$Rd, $Rn, $shift",
577 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
578 bits<4> Rd;
579 bits<4> Rn;
580 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000581 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000582 let Inst{11-0} = shift;
583 let Inst{15-12} = Rd;
584 let Inst{19-16} = Rn;
585 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000586 }
Evan Cheng071a2792007-09-11 19:55:27 +0000587}
Evan Chengc85e8322007-07-05 07:13:32 +0000588}
589
590/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000591/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000592/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000593let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000594multiclass AI1_cmp_irs<bits<4> opcod, string opc,
595 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
596 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000597 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
598 opc, "\t$Rn, $imm",
599 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000600 bits<4> Rn;
601 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000602 let Inst{25} = 1;
Jim Grosbache822f942010-10-13 18:05:25 +0000603 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000604 let Inst{19-16} = Rn;
605 let Inst{11-0} = imm;
Bob Wilson5361cd22009-10-13 17:35:30 +0000606 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000607 let Inst{20} = 1;
608 }
609 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
610 opc, "\t$Rn, $Rm",
611 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000612 bits<4> Rn;
613 bits<4> Rm;
614 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000615 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000616 let isCommutable = Commutable;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000617 let Inst{3-0} = Rm;
Jim Grosbache822f942010-10-13 18:05:25 +0000618 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000619 let Inst{19-16} = Rn;
Bob Wilson5361cd22009-10-13 17:35:30 +0000620 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000621 }
622 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
623 opc, "\t$Rn, $shift",
624 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000625 bits<4> Rn;
626 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000627 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000628 let Inst{11-0} = shift;
Jim Grosbache822f942010-10-13 18:05:25 +0000629 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000630 let Inst{19-16} = Rn;
631 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000632 }
Evan Cheng071a2792007-09-11 19:55:27 +0000633}
Evan Chenga8e29892007-01-19 07:51:42 +0000634}
635
Evan Cheng576a3962010-09-25 00:49:35 +0000636/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000637/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000638/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000639multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000640 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
641 IIC_iEXTr, opc, "\t$Rd, $Rm",
642 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000643 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000644 bits<4> Rd;
645 bits<4> Rm;
646 let Inst{15-12} = Rd;
647 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000648 let Inst{11-10} = 0b00;
649 let Inst{19-16} = 0b1111;
650 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000651 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
652 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
653 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000654 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000655 bits<4> Rd;
656 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000657 bits<2> rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000658 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000659 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000660 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000661 let Inst{19-16} = 0b1111;
662 }
Evan Chenga8e29892007-01-19 07:51:42 +0000663}
664
Evan Cheng576a3962010-09-25 00:49:35 +0000665multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000666 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
667 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000668 [/* For disassembly only; pattern left blank */]>,
669 Requires<[IsARM, HasV6]> {
670 let Inst{11-10} = 0b00;
671 let Inst{19-16} = 0b1111;
672 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000673 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
674 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000675 [/* For disassembly only; pattern left blank */]>,
676 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000677 bits<2> rot;
678 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000679 let Inst{19-16} = 0b1111;
680 }
681}
682
Evan Cheng576a3962010-09-25 00:49:35 +0000683/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000684/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000685multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000686 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
687 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
688 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000689 Requires<[IsARM, HasV6]> {
690 let Inst{11-10} = 0b00;
691 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000692 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
693 rot_imm:$rot),
694 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
695 [(set GPR:$Rd, (opnode GPR:$Rn,
696 (rotr GPR:$Rm, rot_imm:$rot)))]>,
697 Requires<[IsARM, HasV6]> {
698 bits<4> Rn;
699 bits<2> rot;
700 let Inst{19-16} = Rn;
701 let Inst{11-10} = rot;
702 }
Evan Chenga8e29892007-01-19 07:51:42 +0000703}
704
Johnny Chen2ec5e492010-02-22 21:50:40 +0000705// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000706multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000707 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
708 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000709 [/* For disassembly only; pattern left blank */]>,
710 Requires<[IsARM, HasV6]> {
711 let Inst{11-10} = 0b00;
712 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000713 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
714 rot_imm:$rot),
715 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000716 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000717 Requires<[IsARM, HasV6]> {
718 bits<4> Rn;
719 bits<2> rot;
720 let Inst{19-16} = Rn;
721 let Inst{11-10} = rot;
722 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000723}
724
Evan Cheng62674222009-06-25 23:34:10 +0000725/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
726let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000727multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
728 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000729 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
730 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
731 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000732 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000733 bits<4> Rd;
734 bits<4> Rn;
735 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000736 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000737 let Inst{15-12} = Rd;
738 let Inst{19-16} = Rn;
739 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000740 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000741 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
742 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
743 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000744 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000745 bits<4> Rd;
746 bits<4> Rn;
747 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000748 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000749 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000750 let isCommutable = Commutable;
751 let Inst{3-0} = Rm;
752 let Inst{15-12} = Rd;
753 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000754 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000755 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
756 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
757 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000758 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000759 bits<4> Rd;
760 bits<4> Rn;
761 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000762 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000763 let Inst{11-0} = shift;
764 let Inst{15-12} = Rd;
765 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000766 }
Jim Grosbache5165492009-11-09 00:11:35 +0000767}
768// Carry setting variants
769let Defs = [CPSR] in {
770multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
771 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000772 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
773 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
774 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000775 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000776 bits<4> Rd;
777 bits<4> Rn;
778 bits<12> imm;
779 let Inst{15-12} = Rd;
780 let Inst{19-16} = Rn;
781 let Inst{11-0} = imm;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000782 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000783 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000784 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000785 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
786 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
787 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000788 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000789 bits<4> Rd;
790 bits<4> Rn;
791 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000792 let Inst{11-4} = 0b00000000;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000793 let isCommutable = Commutable;
794 let Inst{3-0} = Rm;
795 let Inst{15-12} = Rd;
796 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000797 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000798 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000799 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000800 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
801 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
802 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000803 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000804 bits<4> Rd;
805 bits<4> Rn;
806 bits<12> shift;
807 let Inst{11-0} = shift;
808 let Inst{15-12} = Rd;
809 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000810 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000811 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000812 }
Evan Cheng071a2792007-09-11 19:55:27 +0000813}
Evan Chengc85e8322007-07-05 07:13:32 +0000814}
Jim Grosbache5165492009-11-09 00:11:35 +0000815}
Evan Chengc85e8322007-07-05 07:13:32 +0000816
Jim Grosbach3e556122010-10-26 22:37:02 +0000817let canFoldAsLoad = 1, isReMaterializable = 1 in {
818multiclass AI_ldr1<bit opc22, string opc, InstrItinClass iii,
819 InstrItinClass iir, PatFrag opnode> {
820 // Note: We use the complex addrmode_imm12 rather than just an input
821 // GPR and a constrained immediate so that we can use this to match
822 // frame index references and avoid matching constant pool references.
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000823 def i12 : AIldst1<0b010, opc22, 1, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +0000824 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
825 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
826 bits<4> Rt;
827 bits<17> addr;
828 let Inst{23} = addr{12}; // U (add = ('U' == 1))
829 let Inst{19-16} = addr{16-13}; // Rn
830 let Inst{15-12} = Rt;
831 let Inst{11-0} = addr{11-0}; // imm12
832 }
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000833 def rs : AIldst1<0b011, opc22, 1, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +0000834 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
835 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
836 bits<4> Rt;
837 bits<17> shift;
838 let Inst{23} = shift{12}; // U (add = ('U' == 1))
839 let Inst{19-16} = shift{16-13}; // Rn
840 let Inst{11-0} = shift{11-0};
841 }
842}
843}
844
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000845multiclass AI_str1<bit opc22, string opc, InstrItinClass iii,
846 InstrItinClass iir, PatFrag opnode> {
847 // Note: We use the complex addrmode_imm12 rather than just an input
848 // GPR and a constrained immediate so that we can use this to match
849 // frame index references and avoid matching constant pool references.
850 def i12 : AIldst1<0b010, opc22, 0, (outs),
851 (ins GPR:$Rt, addrmode_imm12:$addr),
852 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
853 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
854 bits<4> Rt;
855 bits<17> addr;
856 let Inst{23} = addr{12}; // U (add = ('U' == 1))
857 let Inst{19-16} = addr{16-13}; // Rn
858 let Inst{15-12} = Rt;
859 let Inst{11-0} = addr{11-0}; // imm12
860 }
861 def rs : AIldst1<0b011, opc22, 0, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
862 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
863 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
864 bits<4> Rt;
865 bits<17> shift;
866 let Inst{23} = shift{12}; // U (add = ('U' == 1))
867 let Inst{19-16} = shift{16-13}; // Rn
868 let Inst{11-0} = shift{11-0};
869 }
870}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000871//===----------------------------------------------------------------------===//
872// Instructions
873//===----------------------------------------------------------------------===//
874
Evan Chenga8e29892007-01-19 07:51:42 +0000875//===----------------------------------------------------------------------===//
876// Miscellaneous Instructions.
877//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000878
Evan Chenga8e29892007-01-19 07:51:42 +0000879/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
880/// the function. The first operand is the ID# for this instruction, the second
881/// is the index into the MachineConstantPool that this is, the third is the
882/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000883let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000884def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000885PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000886 i32imm:$size), NoItinerary, "", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000887
Jim Grosbach4642ad32010-02-22 23:10:38 +0000888// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
889// from removing one half of the matched pairs. That breaks PEI, which assumes
890// these will always be in pairs, and asserts if it finds otherwise. Better way?
891let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000892def ADJCALLSTACKUP :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000893PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000894 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000895
Jim Grosbach64171712010-02-16 21:07:46 +0000896def ADJCALLSTACKDOWN :
Jim Grosbachadde5da2010-10-01 23:09:33 +0000897PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary, "",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000898 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000899}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000900
Johnny Chenf4d81052010-02-12 22:53:19 +0000901def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000902 [/* For disassembly only; pattern left blank */]>,
903 Requires<[IsARM, HasV6T2]> {
904 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000905 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +0000906 let Inst{7-0} = 0b00000000;
907}
908
Johnny Chenf4d81052010-02-12 22:53:19 +0000909def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
910 [/* For disassembly only; pattern left blank */]>,
911 Requires<[IsARM, HasV6T2]> {
912 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000913 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000914 let Inst{7-0} = 0b00000001;
915}
916
917def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
918 [/* For disassembly only; pattern left blank */]>,
919 Requires<[IsARM, HasV6T2]> {
920 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000921 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000922 let Inst{7-0} = 0b00000010;
923}
924
925def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
926 [/* For disassembly only; pattern left blank */]>,
927 Requires<[IsARM, HasV6T2]> {
928 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000929 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000930 let Inst{7-0} = 0b00000011;
931}
932
Johnny Chen2ec5e492010-02-22 21:50:40 +0000933def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
934 "\t$dst, $a, $b",
935 [/* For disassembly only; pattern left blank */]>,
936 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000937 bits<4> Rd;
938 bits<4> Rn;
939 bits<4> Rm;
940 let Inst{3-0} = Rm;
941 let Inst{15-12} = Rd;
942 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000943 let Inst{27-20} = 0b01101000;
944 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000945 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000946}
947
Johnny Chenf4d81052010-02-12 22:53:19 +0000948def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
949 [/* For disassembly only; pattern left blank */]>,
950 Requires<[IsARM, HasV6T2]> {
951 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000952 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +0000953 let Inst{7-0} = 0b00000100;
954}
955
Johnny Chenc6f7b272010-02-11 18:12:29 +0000956// The i32imm operand $val can be used by a debugger to store more information
957// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +0000958def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +0000959 [/* For disassembly only; pattern left blank */]>,
960 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000961 bits<16> val;
962 let Inst{3-0} = val{3-0};
963 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +0000964 let Inst{27-20} = 0b00010010;
965 let Inst{7-4} = 0b0111;
966}
967
Johnny Chenb98e1602010-02-12 18:55:33 +0000968// Change Processor State is a system instruction -- for disassembly only.
969// The singleton $opt operand contains the following information:
970// opt{4-0} = mode from Inst{4-0}
971// opt{5} = changemode from Inst{17}
972// opt{8-6} = AIF from Inst{8-6}
973// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Jim Grosbach596307e2010-10-13 20:38:04 +0000974// FIXME: Integrated assembler will need these split out.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000975def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +0000976 [/* For disassembly only; pattern left blank */]>,
977 Requires<[IsARM]> {
978 let Inst{31-28} = 0b1111;
979 let Inst{27-20} = 0b00010000;
980 let Inst{16} = 0;
981 let Inst{5} = 0;
982}
983
Johnny Chenb92a23f2010-02-21 04:42:01 +0000984// Preload signals the memory system of possible future data/instruction access.
985// These are for disassembly only.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000986//
987// A8.6.117, A8.6.118. Different instructions are generated for #0 and #-0.
988// The neg_zero operand translates -0 to -1, -1 to -2, ..., etc.
Johnny Chenb92a23f2010-02-21 04:42:01 +0000989multiclass APreLoad<bit data, bit read, string opc> {
990
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000991 def i : AXI<(outs), (ins GPR:$base, neg_zero:$imm), MiscFrm, NoItinerary,
Johnny Chenb92a23f2010-02-21 04:42:01 +0000992 !strconcat(opc, "\t[$base, $imm]"), []> {
993 let Inst{31-26} = 0b111101;
994 let Inst{25} = 0; // 0 for immediate form
995 let Inst{24} = data;
996 let Inst{22} = read;
997 let Inst{21-20} = 0b01;
998 }
999
1000 def r : AXI<(outs), (ins addrmode2:$addr), MiscFrm, NoItinerary,
1001 !strconcat(opc, "\t$addr"), []> {
1002 let Inst{31-26} = 0b111101;
1003 let Inst{25} = 1; // 1 for register form
1004 let Inst{24} = data;
1005 let Inst{22} = read;
1006 let Inst{21-20} = 0b01;
1007 let Inst{4} = 0;
1008 }
1009}
1010
1011defm PLD : APreLoad<1, 1, "pld">;
1012defm PLDW : APreLoad<1, 0, "pldw">;
1013defm PLI : APreLoad<0, 1, "pli">;
1014
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001015def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1016 "setend\t$end",
1017 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001018 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001019 bits<1> end;
1020 let Inst{31-10} = 0b1111000100000001000000;
1021 let Inst{9} = end;
1022 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001023}
1024
Johnny Chenf4d81052010-02-12 22:53:19 +00001025def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001026 [/* For disassembly only; pattern left blank */]>,
1027 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001028 bits<4> opt;
1029 let Inst{27-4} = 0b001100100000111100001111;
1030 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001031}
1032
Johnny Chenba6e0332010-02-11 17:14:31 +00001033// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001034let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001035def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001036 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001037 Requires<[IsARM]> {
1038 let Inst{27-25} = 0b011;
1039 let Inst{24-20} = 0b11111;
1040 let Inst{7-5} = 0b111;
1041 let Inst{4} = 0b1;
1042}
1043
Evan Cheng12c3a532008-11-06 17:48:05 +00001044// Address computation and loads and stores in PIC mode.
Jim Grosbachb4b07b92010-10-13 22:55:33 +00001045// FIXME: These PIC insn patterns are pseudos, but derive from the normal insn
1046// classes (AXI1, et.al.) and so have encoding information and such,
1047// which is suboptimal. Once the rest of the code emitter (including
1048// JIT) is MC-ized we should look at refactoring these into true
1049// pseudos.
Evan Chengeaa91b02007-06-19 01:26:51 +00001050let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +00001051def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001052 Pseudo, IIC_iALUr, "",
Evan Cheng44bec522007-05-15 01:29:07 +00001053 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001054
Evan Cheng325474e2008-01-07 23:56:57 +00001055let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +00001056def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001057 Pseudo, IIC_iLoad_r, "",
Evan Chenga8e29892007-01-19 07:51:42 +00001058 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001059
Evan Chengd87293c2008-11-06 08:47:38 +00001060def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001061 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001062 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
1063
Evan Chengd87293c2008-11-06 08:47:38 +00001064def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001065 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001066 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
1067
Evan Chengd87293c2008-11-06 08:47:38 +00001068def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001069 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001070 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
1071
Evan Chengd87293c2008-11-06 08:47:38 +00001072def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001073 Pseudo, IIC_iLoad_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001074 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
1075}
Chris Lattner13c63102008-01-06 05:55:01 +00001076let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +00001077def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001078 Pseudo, IIC_iStore_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001079 [(store GPR:$src, addrmodepc:$addr)]>;
1080
Evan Chengd87293c2008-11-06 08:47:38 +00001081def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001082 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001083 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
1084
Evan Chengd87293c2008-11-06 08:47:38 +00001085def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbacha3fbadf2010-09-30 19:53:58 +00001086 Pseudo, IIC_iStore_bh_r, "",
Dale Johannesen86d40692007-05-21 22:14:33 +00001087 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
1088}
Evan Cheng12c3a532008-11-06 17:48:05 +00001089} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001090
Evan Chenge07715c2009-06-23 05:25:29 +00001091
1092// LEApcrel - Load a pc-relative address into a register without offending the
1093// assembler.
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001094// FIXME: These are marked as pseudos, but they're really not(?). They're just
1095// the ADR instruction. Is this the right way to handle that? They need
1096// encoding information regardless.
Evan Chengea420b22010-05-19 01:52:25 +00001097let neverHasSideEffects = 1 in {
Evan Cheng27fa7222010-05-19 07:26:50 +00001098let isReMaterializable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001099def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p),
David Goodwin5d598aa2009-08-19 18:00:44 +00001100 Pseudo, IIC_iALUi,
Evan Cheng27fa7222010-05-19 07:26:50 +00001101 "adr$p\t$dst, #$label", []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001102
Jim Grosbacha967d112010-06-21 21:27:27 +00001103} // neverHasSideEffects
Evan Cheng023dd3f2009-06-24 23:14:45 +00001104def LEApcrelJT : AXI1<0x0, (outs GPR:$dst),
Bob Wilson4f38b382009-08-21 21:58:55 +00001105 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Evan Cheng27fa7222010-05-19 07:26:50 +00001106 Pseudo, IIC_iALUi,
1107 "adr$p\t$dst, #${label}_${id}", []> {
Evan Chengbc8a9452009-07-07 23:40:25 +00001108 let Inst{25} = 1;
1109}
Evan Chenge07715c2009-06-23 05:25:29 +00001110
Evan Chenga8e29892007-01-19 07:51:42 +00001111//===----------------------------------------------------------------------===//
1112// Control Flow Instructions.
1113//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001114
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001115let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1116 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001117 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001118 "bx", "\tlr", [(ARMretflag)]>,
1119 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001120 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001121 }
1122
1123 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001124 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001125 "mov", "\tpc, lr", [(ARMretflag)]>,
1126 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001127 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001128 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001129}
Rafael Espindola27185192006-09-29 21:20:16 +00001130
Bob Wilson04ea6e52009-10-28 00:37:03 +00001131// Indirect branches
1132let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001133 // ARMV4T and above
Bob Wilson8d4de5a2009-10-28 18:26:41 +00001134 def BRIND : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001135 [(brind GPR:$dst)]>,
1136 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001137 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001138 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach62547262010-10-11 18:51:51 +00001139 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001140 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001141
1142 // ARMV4 only
1143 def MOVPCRX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "mov\tpc, $dst",
1144 [(brind GPR:$dst)]>,
1145 Requires<[IsARM, NoV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001146 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001147 let Inst{31-4} = 0b1110000110100000111100000000;
Jim Grosbach62547262010-10-11 18:51:51 +00001148 let Inst{3-0} = dst;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001149 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001150}
1151
Evan Chenga8e29892007-01-19 07:51:42 +00001152// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng12c3a532008-11-06 17:48:05 +00001153// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00001154let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1155 hasExtraDefRegAllocReq = 1 in
Bob Wilson815baeb2010-03-13 01:08:20 +00001156 def LDM_RET : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1157 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001158 IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr,
Bob Wilsonab346052010-03-16 17:46:45 +00001159 "ldm${addr:submode}${p}\t$addr!, $dsts",
Bob Wilson815baeb2010-03-13 01:08:20 +00001160 "$addr.addr = $wb", []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00001161
Bob Wilson54fc1242009-06-22 21:01:46 +00001162// On non-Darwin platforms R9 is callee-saved.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001163let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001164 Defs = [R0, R1, R2, R3, R12, LR,
1165 D0, D1, D2, D3, D4, D5, D6, D7,
1166 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001167 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +00001168 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001169 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001170 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001171 Requires<[IsARM, IsNotDarwin]> {
1172 let Inst{31-28} = 0b1110;
Jim Grosbach832859d2010-10-13 22:09:34 +00001173 // FIXME: Encoding info for $func. Needs fixups bits.
Johnny Cheneadeffb2009-10-27 20:45:15 +00001174 }
Evan Cheng277f0742007-06-19 21:05:09 +00001175
Evan Cheng12c3a532008-11-06 17:48:05 +00001176 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001177 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001178 [(ARMcall_pred tglobaladdr:$func)]>,
1179 Requires<[IsARM, IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +00001180
Evan Chenga8e29892007-01-19 07:51:42 +00001181 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001182 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001183 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001184 [(ARMcall GPR:$func)]>,
1185 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001186 bits<4> func;
Jim Grosbach832859d2010-10-13 22:09:34 +00001187 let Inst{27-4} = 0b000100101111111111110011;
Jim Grosbach62547262010-10-11 18:51:51 +00001188 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001189 }
1190
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001191 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001192 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1193 def BX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001194 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Bob Wilson1665b0a2010-02-16 17:24:15 +00001195 [(ARMcall_nolink tGPR:$func)]>,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001196 Requires<[IsARM, HasV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001197 bits<4> func;
1198 let Inst{27-4} = 0b000100101111111111110001;
1199 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001200 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001201
1202 // ARMv4
1203 def BMOVPCRX : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1204 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1205 [(ARMcall_nolink tGPR:$func)]>,
1206 Requires<[IsARM, NoV4T, IsNotDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001207 bits<4> func;
1208 let Inst{27-4} = 0b000110100000111100000000;
1209 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001210 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001211}
1212
1213// On Darwin R9 is call-clobbered.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001214let isCall = 1,
Evan Cheng756da122009-07-22 06:46:53 +00001215 Defs = [R0, R1, R2, R3, R9, R12, LR,
1216 D0, D1, D2, D3, D4, D5, D6, D7,
1217 D16, D17, D18, D19, D20, D21, D22, D23,
David Goodwine8d82c02009-09-03 22:12:28 +00001218 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR] in {
Bob Wilson54fc1242009-06-22 21:01:46 +00001219 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001220 IIC_Br, "bl\t$func",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001221 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1222 let Inst{31-28} = 0b1110;
Jim Grosbach832859d2010-10-13 22:09:34 +00001223 // FIXME: Encoding info for $func. Needs fixups bits.
Johnny Cheneadeffb2009-10-27 20:45:15 +00001224 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001225
1226 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001227 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001228 [(ARMcall_pred tglobaladdr:$func)]>,
1229 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001230
1231 // ARMv5T and above
1232 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001233 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001234 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001235 bits<4> func;
1236 let Inst{27-4} = 0b000100101111111111110011;
1237 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001238 }
1239
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001240 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001241 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
1242 def BXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
Evan Cheng162e3092009-10-26 23:45:59 +00001243 IIC_Br, "mov\tlr, pc\n\tbx\t$func",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001244 [(ARMcall_nolink tGPR:$func)]>,
1245 Requires<[IsARM, HasV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001246 bits<4> func;
1247 let Inst{27-4} = 0b000100101111111111110001;
1248 let Inst{3-0} = func;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001249 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001250
1251 // ARMv4
1252 def BMOVPCRXr9 : ABXIx2<(outs), (ins tGPR:$func, variable_ops),
1253 IIC_Br, "mov\tlr, pc\n\tmov\tpc, $func",
1254 [(ARMcall_nolink tGPR:$func)]>,
1255 Requires<[IsARM, NoV4T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001256 bits<4> func;
1257 let Inst{27-4} = 0b000110100000111100000000;
1258 let Inst{3-0} = func;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001259 }
Rafael Espindola35574632006-07-18 17:00:30 +00001260}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001261
Dale Johannesen51e28e62010-06-03 21:09:53 +00001262// Tail calls.
1263
Jim Grosbach832859d2010-10-13 22:09:34 +00001264// FIXME: These should probably be xformed into the non-TC versions of the
1265// instructions as part of MC lowering.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001266let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1267 // Darwin versions.
1268 let Defs = [R0, R1, R2, R3, R9, R12,
1269 D0, D1, D2, D3, D4, D5, D6, D7,
1270 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1271 D27, D28, D29, D30, D31, PC],
1272 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001273 def TCRETURNdi : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1274 Pseudo, IIC_Br,
1275 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001276
Evan Cheng6523d2f2010-06-19 00:11:54 +00001277 def TCRETURNri : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
1278 Pseudo, IIC_Br,
1279 "@TC_RETURN","\t$dst", []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001280
Evan Cheng6523d2f2010-06-19 00:11:54 +00001281 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001282 IIC_Br, "b\t$dst @ TAILCALL",
1283 []>, Requires<[IsDarwin]>;
1284
1285 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001286 IIC_Br, "b.w\t$dst @ TAILCALL",
1287 []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001288
Evan Cheng6523d2f2010-06-19 00:11:54 +00001289 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1290 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1291 []>, Requires<[IsDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001292 bits<4> dst;
1293 let Inst{31-4} = 0b1110000100101111111111110001;
1294 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001295 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001296 }
1297
1298 // Non-Darwin versions (the difference is R9).
1299 let Defs = [R0, R1, R2, R3, R12,
1300 D0, D1, D2, D3, D4, D5, D6, D7,
1301 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1302 D27, D28, D29, D30, D31, PC],
1303 Uses = [SP] in {
Evan Cheng6523d2f2010-06-19 00:11:54 +00001304 def TCRETURNdiND : AInoP<(outs), (ins i32imm:$dst, variable_ops),
1305 Pseudo, IIC_Br,
1306 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001307
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001308 def TCRETURNriND : AInoP<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001309 Pseudo, IIC_Br,
1310 "@TC_RETURN","\t$dst", []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001311
Evan Cheng6523d2f2010-06-19 00:11:54 +00001312 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1313 IIC_Br, "b\t$dst @ TAILCALL",
1314 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001315
Evan Cheng6523d2f2010-06-19 00:11:54 +00001316 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1317 IIC_Br, "b.w\t$dst @ TAILCALL",
1318 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001319
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001320 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001321 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1322 []>, Requires<[IsNotDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001323 bits<4> dst;
1324 let Inst{31-4} = 0b1110000100101111111111110001;
1325 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001326 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001327 }
1328}
1329
David Goodwin1a8f36e2009-08-12 18:31:53 +00001330let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001331 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001332 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001333 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001334 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00001335 "b\t$target", [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001336
Owen Anderson20ab2902007-11-12 07:39:39 +00001337 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +00001338 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001339 IIC_Br, "mov\tpc, $target$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001340 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
Johnny Chenec689152009-12-14 21:51:34 +00001341 let Inst{11-4} = 0b00000000;
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001342 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001343 let Inst{20} = 0; // S Bit
1344 let Inst{24-21} = 0b1101;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001345 let Inst{27-25} = 0b000;
Evan Chengaeafca02007-05-16 07:45:54 +00001346 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001347 def BR_JTm : JTI<(outs),
1348 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001349 IIC_Br, "ldr\tpc, $target$jt",
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001350 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
1351 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001352 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001353 let Inst{20} = 1; // L bit
1354 let Inst{21} = 0; // W bit
1355 let Inst{22} = 0; // B bit
1356 let Inst{24} = 1; // P bit
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001357 let Inst{27-25} = 0b011;
Evan Chengeaa91b02007-06-19 01:26:51 +00001358 }
Evan Cheng4df60f52008-11-07 09:06:08 +00001359 def BR_JTadd : JTI<(outs),
1360 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
Bob Wilsond4d188e2010-07-31 06:28:10 +00001361 IIC_Br, "add\tpc, $target, $idx$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +00001362 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
1363 imm:$id)]> {
Johnny Chena9ea9ec2009-11-17 17:17:50 +00001364 let Inst{15-12} = 0b1111;
Evan Cheng4df60f52008-11-07 09:06:08 +00001365 let Inst{20} = 0; // S bit
1366 let Inst{24-21} = 0b0100;
Evan Cheng0fc0ade2009-07-07 23:45:10 +00001367 let Inst{27-25} = 0b000;
Evan Cheng4df60f52008-11-07 09:06:08 +00001368 }
1369 } // isNotDuplicable = 1, isIndirectBranch = 1
1370 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001371
Evan Chengc85e8322007-07-05 07:13:32 +00001372 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001373 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001374 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001375 IIC_Br, "b", "\t$target",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001376 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001377}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001378
Johnny Chena1e76212010-02-13 02:51:09 +00001379// Branch and Exchange Jazelle -- for disassembly only
1380def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1381 [/* For disassembly only; pattern left blank */]> {
1382 let Inst{23-20} = 0b0010;
1383 //let Inst{19-8} = 0xfff;
1384 let Inst{7-4} = 0b0010;
1385}
1386
Johnny Chen0296f3e2010-02-16 21:59:54 +00001387// Secure Monitor Call is a system instruction -- for disassembly only
1388def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1389 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001390 bits<4> opt;
1391 let Inst{23-4} = 0b01100000000000000111;
1392 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001393}
1394
Johnny Chen64dfb782010-02-16 20:04:27 +00001395// Supervisor Call (Software Interrupt) -- for disassembly only
Johnny Chen85d5a892010-02-10 18:02:25 +00001396let isCall = 1 in {
1397def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001398 [/* For disassembly only; pattern left blank */]> {
1399 bits<24> svc;
1400 let Inst{23-0} = svc;
1401}
Johnny Chen85d5a892010-02-10 18:02:25 +00001402}
1403
Johnny Chenfb566792010-02-17 21:39:10 +00001404// Store Return State is a system instruction -- for disassembly only
Johnny Chen0296f3e2010-02-16 21:59:54 +00001405def SRSW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1406 NoItinerary, "srs${addr:submode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001407 [/* For disassembly only; pattern left blank */]> {
1408 let Inst{31-28} = 0b1111;
1409 let Inst{22-20} = 0b110; // W = 1
1410}
1411
1412def SRS : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, i32imm:$mode),
1413 NoItinerary, "srs${addr:submode}\tsp, $mode",
1414 [/* For disassembly only; pattern left blank */]> {
1415 let Inst{31-28} = 0b1111;
1416 let Inst{22-20} = 0b100; // W = 0
1417}
1418
Johnny Chenfb566792010-02-17 21:39:10 +00001419// Return From Exception is a system instruction -- for disassembly only
1420def RFEW : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1421 NoItinerary, "rfe${addr:submode}\t$base!",
1422 [/* For disassembly only; pattern left blank */]> {
1423 let Inst{31-28} = 0b1111;
1424 let Inst{22-20} = 0b011; // W = 1
1425}
1426
1427def RFE : ABXI<{1,0,0,?}, (outs), (ins addrmode4:$addr, GPR:$base),
1428 NoItinerary, "rfe${addr:submode}\t$base",
1429 [/* For disassembly only; pattern left blank */]> {
1430 let Inst{31-28} = 0b1111;
1431 let Inst{22-20} = 0b001; // W = 0
1432}
1433
Evan Chenga8e29892007-01-19 07:51:42 +00001434//===----------------------------------------------------------------------===//
1435// Load / store Instructions.
1436//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001437
Evan Chenga8e29892007-01-19 07:51:42 +00001438// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001439
1440
Jim Grosbachc1d30212010-10-27 00:19:44 +00001441defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_i, IIC_iLoad_r,
1442 UnOpFrag<(load node:$Src)>>;
1443defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_i, IIC_iLoad_bh_r,
1444 UnOpFrag<(zextloadi8 node:$Src)>>;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001445defm STR : AI_str1<0, "str", IIC_iStore_i, IIC_iStore_r,
1446 BinOpFrag<(store node:$LHS, node:$RHS)>>;
1447defm STRB : AI_str1<1, "strb", IIC_iStore_bh_i, IIC_iStore_bh_r,
1448 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001449
Evan Chengfa775d02007-03-19 07:20:03 +00001450// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001451let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1452 isReMaterializable = 1 in
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001453def LDRcp : AIldst1<0b010, 0, 1, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001454 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr", []> {
1455 bits<4> Rt;
1456 bits<17> addr;
1457 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1458 let Inst{19-16} = 0b1111;
1459 let Inst{15-12} = Rt;
1460 let Inst{11-0} = addr{11-0}; // imm12
1461}
Evan Chengfa775d02007-03-19 07:20:03 +00001462
Evan Chenga8e29892007-01-19 07:51:42 +00001463// Loads with zero extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001464def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001465 IIC_iLoad_bh_r, "ldrh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001466 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001467
Evan Chenga8e29892007-01-19 07:51:42 +00001468// Loads with sign extension
David Goodwin5d598aa2009-08-19 18:00:44 +00001469def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001470 IIC_iLoad_bh_r, "ldrsh", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001471 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001472
David Goodwin5d598aa2009-08-19 18:00:44 +00001473def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001474 IIC_iLoad_bh_r, "ldrsb", "\t$dst, $addr",
David Goodwin5d598aa2009-08-19 18:00:44 +00001475 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001476
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001477let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001478// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +00001479def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001480 IIC_iLoad_d_r, "ldrd", "\t$dst1, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001481 []>, Requires<[IsARM, HasV5TE]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001482
Evan Chenga8e29892007-01-19 07:51:42 +00001483// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +00001484def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001485 (ins addrmode2:$addr), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001486 "ldr", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +00001487
Evan Chengd87293c2008-11-06 08:47:38 +00001488def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001489 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001490 "ldr", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +00001491
Evan Chengd87293c2008-11-06 08:47:38 +00001492def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001493 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001494 "ldrh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +00001495
Evan Chengd87293c2008-11-06 08:47:38 +00001496def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001497 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001498 "ldrh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001499
Evan Chengd87293c2008-11-06 08:47:38 +00001500def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001501 (ins addrmode2:$addr), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001502 "ldrb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +00001503
Evan Chengd87293c2008-11-06 08:47:38 +00001504def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001505 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001506 "ldrb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001507
Evan Chengd87293c2008-11-06 08:47:38 +00001508def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001509 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001510 "ldrsh", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001511
Evan Chengd87293c2008-11-06 08:47:38 +00001512def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001513 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001514 "ldrsh", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001515
Evan Chengd87293c2008-11-06 08:47:38 +00001516def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001517 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001518 "ldrsb", "\t$dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001519
Evan Chengd87293c2008-11-06 08:47:38 +00001520def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001521 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001522 "ldrsb", "\t$dst, [$base], $offset", "$base = $base_wb", []>;
Johnny Chen39a4bb32010-02-18 22:31:18 +00001523
1524// For disassembly only
1525def LDRD_PRE : AI3lddpr<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001526 (ins addrmode3:$addr), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001527 "ldrd", "\t$dst1, $dst2, $addr!", "$addr.base = $base_wb", []>,
1528 Requires<[IsARM, HasV5TE]>;
1529
1530// For disassembly only
1531def LDRD_POST : AI3lddpo<(outs GPR:$dst1, GPR:$dst2, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001532 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001533 "ldrd", "\t$dst1, $dst2, [$base], $offset", "$base = $base_wb", []>,
1534 Requires<[IsARM, HasV5TE]>;
1535
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001536} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001537
Johnny Chenadb561d2010-02-18 03:27:42 +00001538// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001539
1540def LDRT : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001541 (ins GPR:$base, am2offset:$offset), LdFrm, IIC_iLoad_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001542 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1543 let Inst{21} = 1; // overwrite
1544}
1545
1546def LDRBT : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001547 (ins GPR:$base,am2offset:$offset), LdFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001548 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1549 let Inst{21} = 1; // overwrite
1550}
1551
1552def LDRSBT : AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001553 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001554 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1555 let Inst{21} = 1; // overwrite
1556}
1557
1558def LDRHT : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001559 (ins GPR:$base, am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001560 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1561 let Inst{21} = 1; // overwrite
1562}
1563
1564def LDRSHT : AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001565 (ins GPR:$base,am3offset:$offset), LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001566 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001567 let Inst{21} = 1; // overwrite
1568}
1569
Evan Chenga8e29892007-01-19 07:51:42 +00001570// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001571
1572// Stores with truncate
Jim Grosbach80dc1162010-02-16 21:23:02 +00001573def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001574 IIC_iStore_bh_r, "strh", "\t$src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +00001575 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
1576
Evan Chenga8e29892007-01-19 07:51:42 +00001577// Store doubleword
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001578let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001579def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001580 StMiscFrm, IIC_iStore_d_r,
Jim Grosbache5165492009-11-09 00:11:35 +00001581 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001582
1583// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +00001584def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001585 (ins GPR:$src, GPR:$base, am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001586 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001587 "str", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001588 [(set GPR:$base_wb,
1589 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1590
Evan Chengd87293c2008-11-06 08:47:38 +00001591def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001592 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001593 StFrm, IIC_iStore_ru,
Evan Cheng162e3092009-10-26 23:45:59 +00001594 "str", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001595 [(set GPR:$base_wb,
1596 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
1597
Evan Chengd87293c2008-11-06 08:47:38 +00001598def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001599 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001600 StMiscFrm, IIC_iStore_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001601 "strh", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001602 [(set GPR:$base_wb,
1603 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
1604
Evan Chengd87293c2008-11-06 08:47:38 +00001605def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001606 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001607 StMiscFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001608 "strh", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001609 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
1610 GPR:$base, am3offset:$offset))]>;
1611
Evan Chengd87293c2008-11-06 08:47:38 +00001612def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001613 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001614 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001615 "strb", "\t$src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001616 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
1617 GPR:$base, am2offset:$offset))]>;
1618
Evan Chengd87293c2008-11-06 08:47:38 +00001619def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001620 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001621 StFrm, IIC_iStore_bh_ru,
Jim Grosbache5165492009-11-09 00:11:35 +00001622 "strb", "\t$src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +00001623 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
1624 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001625
Johnny Chen39a4bb32010-02-18 22:31:18 +00001626// For disassembly only
1627def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1628 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001629 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001630 "strd", "\t$src1, $src2, [$base, $offset]!",
1631 "$base = $base_wb", []>;
1632
1633// For disassembly only
1634def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1635 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001636 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001637 "strd", "\t$src1, $src2, [$base], $offset",
1638 "$base = $base_wb", []>;
1639
Johnny Chenad4df4c2010-03-01 19:22:00 +00001640// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001641
1642def STRT : AI2stwpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001643 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001644 StFrm, IIC_iStore_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001645 "strt", "\t$src, [$base], $offset", "$base = $base_wb",
1646 [/* For disassembly only; pattern left blank */]> {
1647 let Inst{21} = 1; // overwrite
1648}
1649
1650def STRBT : AI2stbpo<(outs GPR:$base_wb),
Jim Grosbach64171712010-02-16 21:07:46 +00001651 (ins GPR:$src, GPR:$base,am2offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001652 StFrm, IIC_iStore_bh_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001653 "strbt", "\t$src, [$base], $offset", "$base = $base_wb",
1654 [/* For disassembly only; pattern left blank */]> {
1655 let Inst{21} = 1; // overwrite
1656}
1657
Johnny Chenad4df4c2010-03-01 19:22:00 +00001658def STRHT: AI3sthpo<(outs GPR:$base_wb),
1659 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001660 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001661 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1662 [/* For disassembly only; pattern left blank */]> {
1663 let Inst{21} = 1; // overwrite
1664}
1665
Evan Chenga8e29892007-01-19 07:51:42 +00001666//===----------------------------------------------------------------------===//
1667// Load / store multiple Instructions.
1668//
1669
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001670let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001671def LDM : AXI4ld<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001672 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001673 IndexModeNone, LdStMulFrm, IIC_iLoad_m,
Bob Wilson815baeb2010-03-13 01:08:20 +00001674 "ldm${addr:submode}${p}\t$addr, $dsts", "", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00001675
Bob Wilson815baeb2010-03-13 01:08:20 +00001676def LDM_UPD : AXI4ld<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1677 reglist:$dsts, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001678 IndexModeUpd, LdStMulFrm, IIC_iLoad_mu,
Bob Wilsonab346052010-03-16 17:46:45 +00001679 "ldm${addr:submode}${p}\t$addr!, $dsts",
Johnny Chene86425f2010-03-19 23:50:27 +00001680 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001681} // mayLoad, neverHasSideEffects, hasExtraDefRegAllocReq
Bob Wilson815baeb2010-03-13 01:08:20 +00001682
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001683let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson815baeb2010-03-13 01:08:20 +00001684def STM : AXI4st<(outs), (ins addrmode4:$addr, pred:$p,
Bob Wilsonbffb5b32010-03-13 07:34:35 +00001685 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001686 IndexModeNone, LdStMulFrm, IIC_iStore_m,
Bob Wilson815baeb2010-03-13 01:08:20 +00001687 "stm${addr:submode}${p}\t$addr, $srcs", "", []>;
1688
1689def STM_UPD : AXI4st<(outs GPR:$wb), (ins addrmode4:$addr, pred:$p,
1690 reglist:$srcs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00001691 IndexModeUpd, LdStMulFrm, IIC_iStore_mu,
Bob Wilsonab346052010-03-16 17:46:45 +00001692 "stm${addr:submode}${p}\t$addr!, $srcs",
Johnny Chene86425f2010-03-19 23:50:27 +00001693 "$addr.addr = $wb", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001694} // mayStore, neverHasSideEffects, hasExtraSrcRegAllocReq
Evan Chenga8e29892007-01-19 07:51:42 +00001695
1696//===----------------------------------------------------------------------===//
1697// Move Instructions.
1698//
1699
Evan Chengcd799b92009-06-12 20:46:18 +00001700let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001701def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1702 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1703 bits<4> Rd;
1704 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001705
Johnny Chen04301522009-11-07 00:54:36 +00001706 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001707 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001708 let Inst{3-0} = Rm;
1709 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001710}
1711
Dale Johannesen38d5f042010-06-15 22:24:08 +00001712// A version for the smaller set of tail call registers.
1713let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001714def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001715 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1716 bits<4> Rd;
1717 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001718
Dale Johannesen38d5f042010-06-15 22:24:08 +00001719 let Inst{11-4} = 0b00000000;
1720 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001721 let Inst{3-0} = Rm;
1722 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00001723}
1724
Evan Chengf40deed2010-10-27 23:41:30 +00001725def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001726 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00001727 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
1728 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00001729 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001730 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00001731 let Inst{15-12} = Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001732 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00001733 let Inst{25} = 0;
1734}
Evan Chenga2515702007-03-19 07:09:02 +00001735
Evan Chengb3379fb2009-02-05 08:42:55 +00001736let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001737def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
1738 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00001739 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001740 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001741 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001742 let Inst{15-12} = Rd;
1743 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001744 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001745}
1746
1747let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach1de588d2010-10-14 18:54:27 +00001748def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001749 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001750 "movw", "\t$Rd, $imm",
1751 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001752 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001753 bits<4> Rd;
1754 bits<16> imm;
1755 let Inst{15-12} = Rd;
1756 let Inst{11-0} = imm{11-0};
1757 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001758 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001759 let Inst{25} = 1;
1760}
1761
Jim Grosbach1de588d2010-10-14 18:54:27 +00001762let Constraints = "$src = $Rd" in
1763def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001764 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001765 "movt", "\t$Rd, $imm",
1766 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00001767 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001768 lo16AllZero:$imm))]>, UnaryDP,
1769 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001770 bits<4> Rd;
1771 bits<16> imm;
1772 let Inst{15-12} = Rd;
1773 let Inst{11-0} = imm{11-0};
1774 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001775 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001776 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001777}
Evan Cheng13ab0202007-07-10 18:08:01 +00001778
Evan Cheng20956592009-10-21 08:15:52 +00001779def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1780 Requires<[IsARM, HasV6T2]>;
1781
David Goodwinca01a8d2009-09-01 18:32:09 +00001782let Uses = [CPSR] in
Jim Grosbach7032f922010-10-14 22:57:13 +00001783def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi, "",
1784 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
1785 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001786
1787// These aren't really mov instructions, but we have to define them this way
1788// due to flag operands.
1789
Evan Cheng071a2792007-09-11 19:55:27 +00001790let Defs = [CPSR] in {
Jim Grosbach7032f922010-10-14 22:57:13 +00001791def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "",
1792 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
1793 Requires<[IsARM]>;
1794def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, "",
1795 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
1796 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001797}
Evan Chenga8e29892007-01-19 07:51:42 +00001798
Evan Chenga8e29892007-01-19 07:51:42 +00001799//===----------------------------------------------------------------------===//
1800// Extend Instructions.
1801//
1802
1803// Sign extenders
1804
Evan Cheng576a3962010-09-25 00:49:35 +00001805defm SXTB : AI_ext_rrot<0b01101010,
1806 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1807defm SXTH : AI_ext_rrot<0b01101011,
1808 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001809
Evan Cheng576a3962010-09-25 00:49:35 +00001810defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00001811 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001812defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00001813 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001814
Johnny Chen2ec5e492010-02-22 21:50:40 +00001815// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001816defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001817
1818// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001819defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00001820
1821// Zero extenders
1822
1823let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00001824defm UXTB : AI_ext_rrot<0b01101110,
1825 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1826defm UXTH : AI_ext_rrot<0b01101111,
1827 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1828defm UXTB16 : AI_ext_rrot<0b01101100,
1829 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001830
Jim Grosbach542f6422010-07-28 23:25:44 +00001831// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1832// The transformation should probably be done as a combiner action
1833// instead so we can include a check for masking back in the upper
1834// eight bits of the source into the lower eight bits of the result.
1835//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
1836// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001837def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00001838 (UXTB16r_rot GPR:$Src, 8)>;
1839
Evan Cheng576a3962010-09-25 00:49:35 +00001840defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00001841 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001842defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00001843 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001844}
1845
Evan Chenga8e29892007-01-19 07:51:42 +00001846// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00001847// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001848defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00001849
Evan Chenga8e29892007-01-19 07:51:42 +00001850
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001851def SBFX : I<(outs GPR:$Rd),
1852 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001853 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001854 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001855 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001856 bits<4> Rd;
1857 bits<4> Rn;
1858 bits<5> lsb;
1859 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001860 let Inst{27-21} = 0b0111101;
1861 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001862 let Inst{20-16} = width;
1863 let Inst{15-12} = Rd;
1864 let Inst{11-7} = lsb;
1865 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001866}
1867
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001868def UBFX : I<(outs GPR:$Rd),
1869 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001870 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001871 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001872 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001873 bits<4> Rd;
1874 bits<4> Rn;
1875 bits<5> lsb;
1876 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001877 let Inst{27-21} = 0b0111111;
1878 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00001879 let Inst{20-16} = width;
1880 let Inst{15-12} = Rd;
1881 let Inst{11-7} = lsb;
1882 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00001883}
1884
Evan Chenga8e29892007-01-19 07:51:42 +00001885//===----------------------------------------------------------------------===//
1886// Arithmetic Instructions.
1887//
1888
Jim Grosbach26421962008-10-14 20:36:24 +00001889defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001890 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00001891 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00001892defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001893 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001894 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001895
Evan Chengc85e8322007-07-05 07:13:32 +00001896// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00001897defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001898 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00001899 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1900defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001901 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00001902 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001903
Evan Cheng62674222009-06-25 23:34:10 +00001904defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001905 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00001906defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001907 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbache5165492009-11-09 00:11:35 +00001908defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001909 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00001910defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00001911 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00001912
Jim Grosbach84760882010-10-15 18:42:41 +00001913def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1914 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
1915 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
1916 bits<4> Rd;
1917 bits<4> Rn;
1918 bits<12> imm;
1919 let Inst{25} = 1;
1920 let Inst{15-12} = Rd;
1921 let Inst{19-16} = Rn;
1922 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00001923}
Evan Cheng13ab0202007-07-10 18:08:01 +00001924
Bob Wilsoncff71782010-08-05 18:23:43 +00001925// The reg/reg form is only defined for the disassembler; for codegen it is
1926// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00001927def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
1928 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00001929 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00001930 bits<4> Rd;
1931 bits<4> Rn;
1932 bits<4> Rm;
1933 let Inst{11-4} = 0b00000000;
1934 let Inst{25} = 0;
1935 let Inst{3-0} = Rm;
1936 let Inst{15-12} = Rd;
1937 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00001938}
1939
Jim Grosbach84760882010-10-15 18:42:41 +00001940def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
1941 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
1942 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
1943 bits<4> Rd;
1944 bits<4> Rn;
1945 bits<12> shift;
1946 let Inst{25} = 0;
1947 let Inst{11-0} = shift;
1948 let Inst{15-12} = Rd;
1949 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00001950}
Evan Chengc85e8322007-07-05 07:13:32 +00001951
1952// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +00001953let Defs = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00001954def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
1955 IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm",
1956 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> {
1957 bits<4> Rd;
1958 bits<4> Rn;
1959 bits<12> imm;
1960 let Inst{25} = 1;
1961 let Inst{20} = 1;
1962 let Inst{15-12} = Rd;
1963 let Inst{19-16} = Rn;
1964 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00001965}
Jim Grosbach84760882010-10-15 18:42:41 +00001966def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
1967 DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift",
1968 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> {
1969 bits<4> Rd;
1970 bits<4> Rn;
1971 bits<12> shift;
1972 let Inst{25} = 0;
1973 let Inst{20} = 1;
1974 let Inst{11-0} = shift;
1975 let Inst{15-12} = Rd;
1976 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00001977}
Evan Cheng071a2792007-09-11 19:55:27 +00001978}
Evan Chengc85e8322007-07-05 07:13:32 +00001979
Evan Cheng62674222009-06-25 23:34:10 +00001980let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00001981def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1982 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
1983 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001984 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00001985 bits<4> Rd;
1986 bits<4> Rn;
1987 bits<12> imm;
1988 let Inst{25} = 1;
1989 let Inst{15-12} = Rd;
1990 let Inst{19-16} = Rn;
1991 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00001992}
Bob Wilsona1d410d2010-08-05 18:59:36 +00001993// The reg/reg form is only defined for the disassembler; for codegen it is
1994// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00001995def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1996 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00001997 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00001998 bits<4> Rd;
1999 bits<4> Rn;
2000 bits<4> Rm;
2001 let Inst{11-4} = 0b00000000;
2002 let Inst{25} = 0;
2003 let Inst{3-0} = Rm;
2004 let Inst{15-12} = Rd;
2005 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002006}
Jim Grosbach84760882010-10-15 18:42:41 +00002007def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2008 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2009 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002010 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002011 bits<4> Rd;
2012 bits<4> Rn;
2013 bits<12> shift;
2014 let Inst{25} = 0;
2015 let Inst{11-0} = shift;
2016 let Inst{15-12} = Rd;
2017 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002018}
Evan Cheng62674222009-06-25 23:34:10 +00002019}
2020
2021// FIXME: Allow these to be predicated.
Evan Cheng1e249e32009-06-25 20:59:23 +00002022let Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002023def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2024 DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm",
2025 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002026 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002027 bits<4> Rd;
2028 bits<4> Rn;
2029 bits<12> imm;
2030 let Inst{25} = 1;
2031 let Inst{20} = 1;
2032 let Inst{15-12} = Rd;
2033 let Inst{19-16} = Rn;
2034 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002035}
Jim Grosbach84760882010-10-15 18:42:41 +00002036def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2037 DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift",
2038 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002039 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002040 bits<4> Rd;
2041 bits<4> Rn;
2042 bits<12> shift;
2043 let Inst{25} = 0;
2044 let Inst{20} = 1;
2045 let Inst{11-0} = shift;
2046 let Inst{15-12} = Rd;
2047 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002048}
Evan Cheng071a2792007-09-11 19:55:27 +00002049}
Evan Cheng2c614c52007-06-06 10:17:05 +00002050
Evan Chenga8e29892007-01-19 07:51:42 +00002051// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002052// The assume-no-carry-in form uses the negation of the input since add/sub
2053// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2054// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2055// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002056def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2057 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002058def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2059 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2060// The with-carry-in form matches bitwise not instead of the negation.
2061// Effectively, the inverse interpretation of the carry flag already accounts
2062// for part of the negation.
2063def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
2064 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002065
2066// Note: These are implemented in C++ code, because they have to generate
2067// ADD/SUBrs instructions, which use a complex pattern that a xform function
2068// cannot produce.
2069// (mul X, 2^n+1) -> (add (X << n), X)
2070// (mul X, 2^n-1) -> (rsb X, (X << n))
2071
Johnny Chen667d1272010-02-22 18:50:54 +00002072// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002073// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002074class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Nate Begeman692433b2010-07-29 17:56:55 +00002075 list<dag> pattern = [/* For disassembly only; pattern left blank */]>
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002076 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, IIC_iALUr,
2077 opc, "\t$Rd, $Rn, $Rm", pattern> {
2078 bits<4> Rd;
2079 bits<4> Rn;
2080 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002081 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002082 let Inst{11-4} = op11_4;
2083 let Inst{19-16} = Rn;
2084 let Inst{15-12} = Rd;
2085 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002086}
2087
Johnny Chen667d1272010-02-22 18:50:54 +00002088// Saturating add/subtract -- for disassembly only
2089
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002090def QADD : AAI<0b00010000, 0b00000101, "qadd",
2091 [(set GPR:$Rd, (int_arm_qadd GPR:$Rn, GPR:$Rm))]>;
2092def QSUB : AAI<0b00010010, 0b00000101, "qsub",
2093 [(set GPR:$Rd, (int_arm_qsub GPR:$Rn, GPR:$Rm))]>;
2094def QDADD : AAI<0b00010100, 0b00000101, "qdadd">;
2095def QDSUB : AAI<0b00010110, 0b00000101, "qdsub">;
2096
2097def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2098def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2099def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2100def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2101def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2102def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2103def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2104def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2105def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2106def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2107def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2108def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002109
2110// Signed/Unsigned add/subtract -- for disassembly only
2111
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002112def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2113def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2114def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2115def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2116def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2117def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2118def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2119def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2120def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2121def USAX : AAI<0b01100101, 0b11110101, "usax">;
2122def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2123def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002124
2125// Signed/Unsigned halving add/subtract -- for disassembly only
2126
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002127def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2128def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2129def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2130def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2131def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2132def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2133def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2134def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2135def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2136def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2137def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2138def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002139
Johnny Chenadc77332010-02-26 22:04:29 +00002140// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002141
Jim Grosbach70987fb2010-10-18 23:35:38 +00002142def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002143 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002144 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002145 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002146 bits<4> Rd;
2147 bits<4> Rn;
2148 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002149 let Inst{27-20} = 0b01111000;
2150 let Inst{15-12} = 0b1111;
2151 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002152 let Inst{19-16} = Rd;
2153 let Inst{11-8} = Rm;
2154 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002155}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002156def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002157 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002158 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002159 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002160 bits<4> Rd;
2161 bits<4> Rn;
2162 bits<4> Rm;
2163 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002164 let Inst{27-20} = 0b01111000;
2165 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002166 let Inst{19-16} = Rd;
2167 let Inst{15-12} = Ra;
2168 let Inst{11-8} = Rm;
2169 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002170}
2171
2172// Signed/Unsigned saturate -- for disassembly only
2173
Jim Grosbach70987fb2010-10-18 23:35:38 +00002174def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2175 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002176 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002177 bits<4> Rd;
2178 bits<5> sat_imm;
2179 bits<4> Rn;
2180 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002181 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002182 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002183 let Inst{20-16} = sat_imm;
2184 let Inst{15-12} = Rd;
2185 let Inst{11-7} = sh{7-3};
2186 let Inst{6} = sh{0};
2187 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002188}
2189
Jim Grosbach70987fb2010-10-18 23:35:38 +00002190def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2191 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002192 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002193 bits<4> Rd;
2194 bits<4> sat_imm;
2195 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002196 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002197 let Inst{11-4} = 0b11110011;
2198 let Inst{15-12} = Rd;
2199 let Inst{19-16} = sat_imm;
2200 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002201}
2202
Jim Grosbach70987fb2010-10-18 23:35:38 +00002203def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2204 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002205 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002206 bits<4> Rd;
2207 bits<5> sat_imm;
2208 bits<4> Rn;
2209 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002210 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002211 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002212 let Inst{15-12} = Rd;
2213 let Inst{11-7} = sh{7-3};
2214 let Inst{6} = sh{0};
2215 let Inst{20-16} = sat_imm;
2216 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002217}
2218
Jim Grosbach70987fb2010-10-18 23:35:38 +00002219def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2220 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002221 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002222 bits<4> Rd;
2223 bits<4> sat_imm;
2224 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002225 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002226 let Inst{11-4} = 0b11110011;
2227 let Inst{15-12} = Rd;
2228 let Inst{19-16} = sat_imm;
2229 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002230}
Evan Chenga8e29892007-01-19 07:51:42 +00002231
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002232def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2233def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002234
Evan Chenga8e29892007-01-19 07:51:42 +00002235//===----------------------------------------------------------------------===//
2236// Bitwise Instructions.
2237//
2238
Jim Grosbach26421962008-10-14 20:36:24 +00002239defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002240 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002241 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002242defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002243 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002244 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002245defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002246 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002247 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002248defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002249 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002250 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002251
Jim Grosbach3fea191052010-10-21 22:03:21 +00002252def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002253 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002254 "bfc", "\t$Rd, $imm", "$src = $Rd",
2255 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002256 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002257 bits<4> Rd;
2258 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002259 let Inst{27-21} = 0b0111110;
2260 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002261 let Inst{15-12} = Rd;
2262 let Inst{11-7} = imm{4-0}; // lsb
2263 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002264}
2265
Johnny Chenb2503c02010-02-17 06:31:48 +00002266// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002267def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002268 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002269 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2270 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002271 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002272 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002273 bits<4> Rd;
2274 bits<4> Rn;
2275 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002276 let Inst{27-21} = 0b0111110;
2277 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002278 let Inst{15-12} = Rd;
2279 let Inst{11-7} = imm{4-0}; // lsb
2280 let Inst{20-16} = imm{9-5}; // width
2281 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002282}
2283
Jim Grosbach36860462010-10-21 22:19:32 +00002284def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2285 "mvn", "\t$Rd, $Rm",
2286 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2287 bits<4> Rd;
2288 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002289 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002290 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002291 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002292 let Inst{15-12} = Rd;
2293 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002294}
Jim Grosbach36860462010-10-21 22:19:32 +00002295def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2296 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2297 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2298 bits<4> Rd;
2299 bits<4> Rm;
2300 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002301 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002302 let Inst{19-16} = 0b0000;
2303 let Inst{15-12} = Rd;
2304 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002305}
Evan Chengb3379fb2009-02-05 08:42:55 +00002306let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002307def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2308 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2309 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2310 bits<4> Rd;
2311 bits<4> Rm;
2312 bits<12> imm;
2313 let Inst{25} = 1;
2314 let Inst{19-16} = 0b0000;
2315 let Inst{15-12} = Rd;
2316 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002317}
Evan Chenga8e29892007-01-19 07:51:42 +00002318
2319def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2320 (BICri GPR:$src, so_imm_not:$imm)>;
2321
2322//===----------------------------------------------------------------------===//
2323// Multiply Instructions.
2324//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002325class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2326 string opc, string asm, list<dag> pattern>
2327 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2328 bits<4> Rd;
2329 bits<4> Rm;
2330 bits<4> Rn;
2331 let Inst{19-16} = Rd;
2332 let Inst{11-8} = Rm;
2333 let Inst{3-0} = Rn;
2334}
2335class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2336 string opc, string asm, list<dag> pattern>
2337 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2338 bits<4> RdLo;
2339 bits<4> RdHi;
2340 bits<4> Rm;
2341 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002342 let Inst{19-16} = RdHi;
2343 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002344 let Inst{11-8} = Rm;
2345 let Inst{3-0} = Rn;
2346}
Evan Chenga8e29892007-01-19 07:51:42 +00002347
Evan Cheng8de898a2009-06-26 00:19:44 +00002348let isCommutable = 1 in
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002349def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2350 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
2351 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002352
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002353def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2354 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
2355 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]> {
2356 bits<4> Ra;
2357 let Inst{15-12} = Ra;
2358}
Evan Chenga8e29892007-01-19 07:51:42 +00002359
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002360def MLS : AMul1I<0b0000011, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng162e3092009-10-26 23:45:59 +00002361 IIC_iMAC32, "mls", "\t$dst, $a, $b, $c",
Evan Chengedcbada2009-07-06 22:05:45 +00002362 [(set GPR:$dst, (sub GPR:$c, (mul GPR:$a, GPR:$b)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002363 Requires<[IsARM, HasV6T2]> {
2364 bits<4> Rd;
2365 bits<4> Rm;
2366 bits<4> Rn;
2367 let Inst{19-16} = Rd;
2368 let Inst{11-8} = Rm;
2369 let Inst{3-0} = Rn;
2370}
Evan Chengedcbada2009-07-06 22:05:45 +00002371
Evan Chenga8e29892007-01-19 07:51:42 +00002372// Extra precision multiplies with low / high results
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002373
Evan Chengcd799b92009-06-12 20:46:18 +00002374let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002375let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002376def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2377 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2378 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002379
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002380def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2381 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
2382 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002383}
Evan Chenga8e29892007-01-19 07:51:42 +00002384
2385// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002386def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2387 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2388 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002389
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002390def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2391 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2392 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Chenga8e29892007-01-19 07:51:42 +00002393
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002394def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2395 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2396 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2397 Requires<[IsARM, HasV6]> {
2398 bits<4> RdLo;
2399 bits<4> RdHi;
2400 bits<4> Rm;
2401 bits<4> Rn;
2402 let Inst{19-16} = RdLo;
2403 let Inst{15-12} = RdHi;
2404 let Inst{11-8} = Rm;
2405 let Inst{3-0} = Rn;
2406}
Evan Chengcd799b92009-06-12 20:46:18 +00002407} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002408
2409// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002410def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2411 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2412 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002413 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002414 let Inst{15-12} = 0b1111;
2415}
Evan Cheng13ab0202007-07-10 18:08:01 +00002416
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002417def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2418 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002419 [/* For disassembly only; pattern left blank */]>,
2420 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002421 let Inst{15-12} = 0b1111;
2422}
2423
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002424def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2425 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2426 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2427 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2428 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002429
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002430def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2431 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2432 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002433 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002434 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002435
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002436def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2437 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2438 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2439 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2440 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002441
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002442def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2443 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2444 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002445 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002446 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002447
Raul Herbster37fb5b12007-08-30 23:25:47 +00002448multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002449 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2450 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2451 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2452 (sext_inreg GPR:$Rm, i16)))]>,
2453 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002454
Jim Grosbach3870b752010-10-22 18:35:16 +00002455 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2456 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2457 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2458 (sra GPR:$Rm, (i32 16))))]>,
2459 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002460
Jim Grosbach3870b752010-10-22 18:35:16 +00002461 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2462 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2463 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2464 (sext_inreg GPR:$Rm, i16)))]>,
2465 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002466
Jim Grosbach3870b752010-10-22 18:35:16 +00002467 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2468 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2469 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2470 (sra GPR:$Rm, (i32 16))))]>,
2471 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002472
Jim Grosbach3870b752010-10-22 18:35:16 +00002473 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2474 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2475 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2476 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2477 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002478
Jim Grosbach3870b752010-10-22 18:35:16 +00002479 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2480 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2481 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2482 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2483 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002484}
2485
Raul Herbster37fb5b12007-08-30 23:25:47 +00002486
2487multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002488 def BB : AMulxyI<0b0001000, 0b00, (outs GPR:$Rd),
2489 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2490 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2491 [(set GPR:$Rd, (add GPR:$Ra,
2492 (opnode (sext_inreg GPR:$Rn, i16),
2493 (sext_inreg GPR:$Rm, i16))))]>,
2494 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002495
Jim Grosbach3870b752010-10-22 18:35:16 +00002496 def BT : AMulxyI<0b0001000, 0b10, (outs GPR:$Rd),
2497 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2498 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2499 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2500 (sra GPR:$Rm, (i32 16)))))]>,
2501 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002502
Jim Grosbach3870b752010-10-22 18:35:16 +00002503 def TB : AMulxyI<0b0001000, 0b01, (outs GPR:$Rd),
2504 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2505 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2506 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2507 (sext_inreg GPR:$Rm, i16))))]>,
2508 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002509
Jim Grosbach3870b752010-10-22 18:35:16 +00002510 def TT : AMulxyI<0b0001000, 0b11, (outs GPR:$Rd),
2511 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2512 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2513 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2514 (sra GPR:$Rm, (i32 16)))))]>,
2515 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002516
Jim Grosbach3870b752010-10-22 18:35:16 +00002517 def WB : AMulxyI<0b0001001, 0b00, (outs GPR:$Rd),
2518 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2519 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2520 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2521 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2522 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002523
Jim Grosbach3870b752010-10-22 18:35:16 +00002524 def WT : AMulxyI<0b0001001, 0b10, (outs GPR:$Rd),
2525 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2526 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2527 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2528 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2529 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002530}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002531
Raul Herbster37fb5b12007-08-30 23:25:47 +00002532defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2533defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002534
Johnny Chen83498e52010-02-12 21:59:23 +00002535// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002536def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2537 (ins GPR:$Rn, GPR:$Rm),
2538 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002539 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002540 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002541
Jim Grosbach3870b752010-10-22 18:35:16 +00002542def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2543 (ins GPR:$Rn, GPR:$Rm),
2544 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002545 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002546 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002547
Jim Grosbach3870b752010-10-22 18:35:16 +00002548def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2549 (ins GPR:$Rn, GPR:$Rm),
2550 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002551 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002552 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002553
Jim Grosbach3870b752010-10-22 18:35:16 +00002554def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2555 (ins GPR:$Rn, GPR:$Rm),
2556 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002557 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002558 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002559
Johnny Chen667d1272010-02-22 18:50:54 +00002560// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002561class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2562 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002563 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002564 bits<4> Rn;
2565 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002566 let Inst{4} = 1;
2567 let Inst{5} = swap;
2568 let Inst{6} = sub;
2569 let Inst{7} = 0;
2570 let Inst{21-20} = 0b00;
2571 let Inst{22} = long;
2572 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002573 let Inst{11-8} = Rm;
2574 let Inst{3-0} = Rn;
2575}
2576class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2577 InstrItinClass itin, string opc, string asm>
2578 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2579 bits<4> Rd;
2580 let Inst{15-12} = 0b1111;
2581 let Inst{19-16} = Rd;
2582}
2583class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2584 InstrItinClass itin, string opc, string asm>
2585 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2586 bits<4> Ra;
2587 let Inst{15-12} = Ra;
2588}
2589class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2590 InstrItinClass itin, string opc, string asm>
2591 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2592 bits<4> RdLo;
2593 bits<4> RdHi;
2594 let Inst{19-16} = RdHi;
2595 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00002596}
2597
2598multiclass AI_smld<bit sub, string opc> {
2599
Jim Grosbach385e1362010-10-22 19:15:30 +00002600 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2601 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002602
Jim Grosbach385e1362010-10-22 19:15:30 +00002603 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2604 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002605
Jim Grosbach385e1362010-10-22 19:15:30 +00002606 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2607 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2608 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002609
Jim Grosbach385e1362010-10-22 19:15:30 +00002610 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2611 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2612 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002613
2614}
2615
2616defm SMLA : AI_smld<0, "smla">;
2617defm SMLS : AI_smld<1, "smls">;
2618
Johnny Chen2ec5e492010-02-22 21:50:40 +00002619multiclass AI_sdml<bit sub, string opc> {
2620
Jim Grosbach385e1362010-10-22 19:15:30 +00002621 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2622 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
2623 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2624 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002625}
2626
2627defm SMUA : AI_sdml<0, "smua">;
2628defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002629
Evan Chenga8e29892007-01-19 07:51:42 +00002630//===----------------------------------------------------------------------===//
2631// Misc. Arithmetic Instructions.
2632//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002633
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002634def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
2635 IIC_iUNAr, "clz", "\t$Rd, $Rm",
2636 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002637
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002638def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2639 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
2640 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
2641 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002642
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002643def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2644 IIC_iUNAr, "rev", "\t$Rd, $Rm",
2645 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002646
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002647def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2648 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
2649 [(set GPR:$Rd,
2650 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
2651 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
2652 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
2653 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
2654 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002655
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002656def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2657 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
2658 [(set GPR:$Rd,
Evan Chenga8e29892007-01-19 07:51:42 +00002659 (sext_inreg
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002660 (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
2661 (shl GPR:$Rm, (i32 8))), i16))]>,
2662 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002663
Bob Wilsonf955f292010-08-17 17:23:19 +00002664def lsl_shift_imm : SDNodeXForm<imm, [{
2665 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2666 return CurDAG->getTargetConstant(Sh, MVT::i32);
2667}]>;
2668
2669def lsl_amt : PatLeaf<(i32 imm), [{
2670 return (N->getZExtValue() < 32);
2671}], lsl_shift_imm>;
2672
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002673def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
2674 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2675 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2676 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
2677 (and (shl GPR:$Rm, lsl_amt:$sh),
2678 0xFFFF0000)))]>,
2679 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002680
Evan Chenga8e29892007-01-19 07:51:42 +00002681// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002682def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
2683 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
2684def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
2685 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002686
Bob Wilsonf955f292010-08-17 17:23:19 +00002687def asr_shift_imm : SDNodeXForm<imm, [{
2688 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
2689 return CurDAG->getTargetConstant(Sh, MVT::i32);
2690}]>;
2691
2692def asr_amt : PatLeaf<(i32 imm), [{
2693 return (N->getZExtValue() <= 32);
2694}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00002695
Bob Wilsondc66eda2010-08-16 22:26:55 +00002696// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2697// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002698def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
2699 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2700 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
2701 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
2702 (and (sra GPR:$Rm, asr_amt:$sh),
2703 0xFFFF)))]>,
2704 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002705
Evan Chenga8e29892007-01-19 07:51:42 +00002706// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2707// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002708def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002709 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002710def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002711 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
2712 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002713
Evan Chenga8e29892007-01-19 07:51:42 +00002714//===----------------------------------------------------------------------===//
2715// Comparison Instructions...
2716//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002717
Jim Grosbach26421962008-10-14 20:36:24 +00002718defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002719 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00002720 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00002721
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002722// FIXME: We have to be careful when using the CMN instruction and comparison
2723// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00002724// results:
2725//
2726// rsbs r1, r1, 0
2727// cmp r0, r1
2728// mov r0, #0
2729// it ls
2730// mov r0, #1
2731//
2732// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002733//
Bill Wendling6165e872010-08-26 18:33:51 +00002734// cmn r0, r1
2735// mov r0, #0
2736// it ls
2737// mov r0, #1
2738//
2739// However, the CMN gives the *opposite* result when r1 is 0. This is because
2740// the carry flag is set in the CMP case but not in the CMN case. In short, the
2741// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
2742// value of r0 and the carry bit (because the "carry bit" parameter to
2743// AddWithCarry is defined as 1 in this case, the carry flag will always be set
2744// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
2745// never a "carry" when this AddWithCarry is performed (because the "carry bit"
2746// parameter to AddWithCarry is defined as 0).
2747//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002748// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00002749//
2750// x = 0
2751// ~x = 0xFFFF FFFF
2752// ~x + 1 = 0x1 0000 0000
2753// (-x = 0) != (0x1 0000 0000 = ~x + 1)
2754//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002755// Therefore, we should disable CMN when comparing against zero, until we can
2756// limit when the CMN instruction is used (when we know that the RHS is not 0 or
2757// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00002758//
2759// (See the ARM docs for the "AddWithCarry" pseudo-code.)
2760//
2761// This is related to <rdar://problem/7569620>.
2762//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002763//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2764// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002765
Evan Chenga8e29892007-01-19 07:51:42 +00002766// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002767defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002768 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002769 BinOpFrag<(ARMcmpZ (and node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002770defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002771 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002772 BinOpFrag<(ARMcmpZ (xor node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002773
David Goodwinc0309b42009-06-29 15:33:01 +00002774defm CMPz : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002775 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002776 BinOpFrag<(ARMcmpZ node:$LHS, node:$RHS)>>;
2777defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002778 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002779 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002780
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002781//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2782// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002783
David Goodwinc0309b42009-06-29 15:33:01 +00002784def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002785 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002786
Evan Cheng218977b2010-07-13 19:27:42 +00002787// Pseudo i64 compares for some floating point compares.
2788let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
2789 Defs = [CPSR] in {
2790def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00002791 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002792 IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002793 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
2794
2795def BCCZi64 : PseudoInst<(outs),
Jim Grosbachadde5da2010-10-01 23:09:33 +00002796 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br, "",
Evan Cheng218977b2010-07-13 19:27:42 +00002797 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
2798} // usesCustomInserter
2799
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002800
Evan Chenga8e29892007-01-19 07:51:42 +00002801// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00002802// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002803// a two-value operand where a dag node expects two operands. :(
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002804// FIXME: These should all be pseudo-instructions that get expanded to
2805// the normal MOV instructions. That would fix the dependency on
2806// special casing them in tblgen.
Owen Andersonf523e472010-09-23 23:45:25 +00002807let neverHasSideEffects = 1 in {
Jim Grosbach89c898f2010-10-13 00:50:27 +00002808def MOVCCr : AI1<0b1101, (outs GPR:$Rd), (ins GPR:$false, GPR:$Rm), DPFrm,
2809 IIC_iCMOVr, "mov", "\t$Rd, $Rm",
2810 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
2811 RegConstraint<"$false = $Rd">, UnaryDP {
2812 bits<4> Rd;
2813 bits<4> Rm;
2814
2815 let Inst{11-4} = 0b00000000;
2816 let Inst{25} = 0;
2817 let Inst{3-0} = Rm;
2818 let Inst{15-12} = Rd;
Johnny Chen04301522009-11-07 00:54:36 +00002819 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002820 let Inst{25} = 0;
2821}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00002822
Evan Chengd87293c2008-11-06 08:47:38 +00002823def MOVCCs : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002824 (ins GPR:$false, so_reg:$true), DPSoRegFrm, IIC_iCMOVsr,
Evan Cheng162e3092009-10-26 23:45:59 +00002825 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002826 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Bob Wilson8e86b512009-10-14 19:00:24 +00002827 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002828 let Inst{25} = 0;
2829}
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00002830
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00002831def MOVCCi16 : AI1<0b1000, (outs GPR:$dst), (ins GPR:$false, i32imm:$src),
2832 DPFrm, IIC_iMOVi,
2833 "movw", "\t$dst, $src",
2834 []>,
2835 RegConstraint<"$false = $dst">, Requires<[IsARM, HasV6T2]>,
2836 UnaryDP {
2837 let Inst{20} = 0;
2838 let Inst{25} = 1;
2839}
2840
Evan Chengd87293c2008-11-06 08:47:38 +00002841def MOVCCi : AI1<0b1101, (outs GPR:$dst),
David Goodwin5d598aa2009-08-19 18:00:44 +00002842 (ins GPR:$false, so_imm:$true), DPFrm, IIC_iCMOVi,
Evan Cheng162e3092009-10-26 23:45:59 +00002843 "mov", "\t$dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00002844 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Cheng7995ef32009-09-09 01:47:07 +00002845 RegConstraint<"$false = $dst">, UnaryDP {
Bob Wilson8e86b512009-10-14 19:00:24 +00002846 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002847}
Owen Andersonf523e472010-09-23 23:45:25 +00002848} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00002849
Jim Grosbach3728e962009-12-10 00:11:09 +00002850//===----------------------------------------------------------------------===//
2851// Atomic operations intrinsics
2852//
2853
2854// memory barriers protect the atomic sequences
Jim Grosbachf6b28622009-12-14 18:31:20 +00002855let hasSideEffects = 1 in {
Johnny Chen7def14f2010-08-11 23:35:12 +00002856def DMBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dmb", "",
Evan Chengee349872010-08-11 06:36:31 +00002857 [(ARMMemBarrier)]>, Requires<[IsARM, HasDB]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002858 let Inst{31-4} = 0xf57ff05;
2859 // FIXME: add support for options other than a full system DMB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002860 // See DMB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002861 let Inst{3-0} = 0b1111;
2862}
Jim Grosbach3728e962009-12-10 00:11:09 +00002863
Johnny Chen7def14f2010-08-11 23:35:12 +00002864def DSBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "dsb", "",
Evan Chengee349872010-08-11 06:36:31 +00002865 [(ARMSyncBarrier)]>, Requires<[IsARM, HasDB]> {
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002866 let Inst{31-4} = 0xf57ff04;
2867 // FIXME: add support for options other than a full system DSB
Johnny Chenfd6037d2010-02-18 00:19:08 +00002868 // See DSB disassembly-only variants below.
Jim Grosbachcbd77d22009-12-10 18:35:32 +00002869 let Inst{3-0} = 0b1111;
2870}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002871
Johnny Chen7def14f2010-08-11 23:35:12 +00002872def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002873 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00002874 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002875 Requires<[IsARM, HasV6]> {
2876 // FIXME: add support for options other than a full system DMB
2877 // FIXME: add encoding
2878}
2879
Johnny Chen7def14f2010-08-11 23:35:12 +00002880def DSB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach80dd1252009-12-14 21:33:32 +00002881 "mcr", "\tp15, 0, $zero, c7, c10, 4",
Evan Cheng11db0682010-08-11 06:22:01 +00002882 [(ARMSyncBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00002883 Requires<[IsARM, HasV6]> {
2884 // FIXME: add support for options other than a full system DSB
2885 // FIXME: add encoding
2886}
Jim Grosbach3728e962009-12-10 00:11:09 +00002887}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00002888
Johnny Chen1adc40c2010-08-12 20:46:17 +00002889// Memory Barrier Operations Variants -- for disassembly only
2890
2891def memb_opt : Operand<i32> {
2892 let PrintMethod = "printMemBOption";
Johnny Chenfd6037d2010-02-18 00:19:08 +00002893}
2894
Johnny Chen1adc40c2010-08-12 20:46:17 +00002895class AMBI<bits<4> op7_4, string opc>
2896 : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary, opc, "\t$opt",
2897 [/* For disassembly only; pattern left blank */]>,
2898 Requires<[IsARM, HasDB]> {
2899 let Inst{31-8} = 0xf57ff0;
2900 let Inst{7-4} = op7_4;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002901}
2902
2903// These DMB variants are for disassembly only.
Johnny Chen1adc40c2010-08-12 20:46:17 +00002904def DMBvar : AMBI<0b0101, "dmb">;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002905
2906// These DSB variants are for disassembly only.
Johnny Chen1adc40c2010-08-12 20:46:17 +00002907def DSBvar : AMBI<0b0100, "dsb">;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002908
2909// ISB has only full system option -- for disassembly only
Johnny Chen1adc40c2010-08-12 20:46:17 +00002910def ISBsy : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
2911 Requires<[IsARM, HasDB]> {
2912 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00002913 let Inst{3-0} = 0b1111;
2914}
2915
Jim Grosbach66869102009-12-11 18:52:41 +00002916let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00002917 let Uses = [CPSR] in {
2918 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002919 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002920 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
2921 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002922 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002923 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
2924 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002925 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002926 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
2927 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002928 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002929 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
2930 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002931 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002932 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
2933 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002934 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002935 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
2936 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002937 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002938 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
2939 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002940 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002941 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
2942 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002943 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002944 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
2945 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002946 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002947 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
2948 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002949 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002950 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
2951 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002952 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002953 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
2954 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002955 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002956 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
2957 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002958 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002959 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
2960 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002961 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002962 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
2963 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002964 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002965 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
2966 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002967 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002968 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
2969 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002970 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002971 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
2972
2973 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002974 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002975 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
2976 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002977 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002978 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
2979 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002980 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002981 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
2982
Jim Grosbache801dc42009-12-12 01:40:06 +00002983 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002984 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002985 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
2986 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002987 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002988 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
2989 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbachadde5da2010-10-01 23:09:33 +00002990 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, "",
Jim Grosbache801dc42009-12-12 01:40:06 +00002991 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
2992}
Jim Grosbach5278eb82009-12-11 01:42:04 +00002993}
2994
2995let mayLoad = 1 in {
2996def LDREXB : AIldrex<0b10, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
2997 "ldrexb", "\t$dest, [$ptr]",
2998 []>;
2999def LDREXH : AIldrex<0b11, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
3000 "ldrexh", "\t$dest, [$ptr]",
3001 []>;
3002def LDREX : AIldrex<0b00, (outs GPR:$dest), (ins GPR:$ptr), NoItinerary,
3003 "ldrex", "\t$dest, [$ptr]",
3004 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00003005def LDREXD : AIldrex<0b01, (outs GPR:$dest, GPR:$dest2), (ins GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003006 NoItinerary,
3007 "ldrexd", "\t$dest, $dest2, [$ptr]",
3008 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003009}
3010
Jim Grosbach587b0722009-12-16 19:44:06 +00003011let mayStore = 1, Constraints = "@earlyclobber $success" in {
Jim Grosbach5278eb82009-12-11 01:42:04 +00003012def STREXB : AIstrex<0b10, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003013 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00003014 "strexb", "\t$success, $src, [$ptr]",
3015 []>;
3016def STREXH : AIstrex<0b11, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
3017 NoItinerary,
3018 "strexh", "\t$success, $src, [$ptr]",
3019 []>;
3020def STREX : AIstrex<0b00, (outs GPR:$success), (ins GPR:$src, GPR:$ptr),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003021 NoItinerary,
Jim Grosbach5278eb82009-12-11 01:42:04 +00003022 "strex", "\t$success, $src, [$ptr]",
3023 []>;
Johnny Chenc4747962009-12-14 21:01:46 +00003024def STREXD : AIstrex<0b01, (outs GPR:$success),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003025 (ins GPR:$src, GPR:$src2, GPR:$ptr),
3026 NoItinerary,
3027 "strexd", "\t$success, $src, $src2, [$ptr]",
3028 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003029}
3030
Johnny Chenb9436272010-02-17 22:37:58 +00003031// Clear-Exclusive is for disassembly only.
3032def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3033 [/* For disassembly only; pattern left blank */]>,
3034 Requires<[IsARM, HasV7]> {
3035 let Inst{31-20} = 0xf57;
3036 let Inst{7-4} = 0b0001;
3037}
3038
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003039// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3040let mayLoad = 1 in {
3041def SWP : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
3042 "swp", "\t$dst, $src, [$ptr]",
3043 [/* For disassembly only; pattern left blank */]> {
3044 let Inst{27-23} = 0b00010;
3045 let Inst{22} = 0; // B = 0
3046 let Inst{21-20} = 0b00;
3047 let Inst{7-4} = 0b1001;
3048}
3049
3050def SWPB : AI<(outs GPR:$dst), (ins GPR:$src, GPR:$ptr), LdStExFrm, NoItinerary,
3051 "swpb", "\t$dst, $src, [$ptr]",
3052 [/* For disassembly only; pattern left blank */]> {
3053 let Inst{27-23} = 0b00010;
3054 let Inst{22} = 1; // B = 1
3055 let Inst{21-20} = 0b00;
3056 let Inst{7-4} = 0b1001;
3057}
3058}
3059
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003060//===----------------------------------------------------------------------===//
3061// TLS Instructions
3062//
3063
3064// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00003065let isCall = 1,
3066 Defs = [R0, R12, LR, CPSR] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003067 def TPsoft : ABXI<0b1011, (outs), (ins), IIC_Br,
Evan Cheng162e3092009-10-26 23:45:59 +00003068 "bl\t__aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003069 [(set R0, ARMthread_pointer)]>;
3070}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00003071
Evan Chenga8e29892007-01-19 07:51:42 +00003072//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00003073// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00003074// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00003075// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00003076// Since by its nature we may be coming from some other function to get
3077// here, and we're using the stack frame for the containing function to
3078// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00003079// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00003080// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00003081// except for our own input by listing the relevant registers in Defs. By
3082// doing so, we also cause the prologue/epilogue code to actively preserve
3083// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003084// A constant value is passed in $val, and we use the location as a scratch.
3085let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00003086 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
3087 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00003088 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00003089 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbacha87ded22010-02-08 23:22:00 +00003090 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src, GPR:$val),
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003091 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003092 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00003093 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3094 Requires<[IsARM, HasVFP2]>;
3095}
3096
3097let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00003098 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3099 hasSideEffects = 1, isBarrier = 1 in {
Bob Wilsonec80e262010-04-09 20:41:18 +00003100 def Int_eh_sjlj_setjmp_nofp : XI<(outs), (ins GPR:$src, GPR:$val),
3101 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003102 Pseudo, NoItinerary, "", "",
Bob Wilsonec80e262010-04-09 20:41:18 +00003103 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3104 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00003105}
3106
Jim Grosbach5eb19512010-05-22 01:06:18 +00003107// FIXME: Non-Darwin version(s)
3108let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3109 Defs = [ R7, LR, SP ] in {
3110def Int_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
3111 AddrModeNone, SizeSpecial, IndexModeNone,
Jim Grosbach71d933a2010-09-30 16:56:53 +00003112 Pseudo, NoItinerary, "", "",
Jim Grosbach5eb19512010-05-22 01:06:18 +00003113 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3114 Requires<[IsARM, IsDarwin]>;
3115}
3116
Jim Grosbache4ad3872010-10-19 23:27:08 +00003117// eh.sjlj.dispatchsetup pseudo-instruction.
3118// This pseudo is usef for ARM, Thumb1 and Thumb2. Any differences are
3119// handled when the pseudo is expanded (which happens before any passes
3120// that need the instruction size).
3121let isBarrier = 1, hasSideEffects = 1 in
3122def Int_eh_sjlj_dispatchsetup :
3123 PseudoInst<(outs), (ins GPR:$src), NoItinerary, "",
3124 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
3125 Requires<[IsDarwin]>;
3126
Jim Grosbach0e0da732009-05-12 23:59:14 +00003127//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003128// Non-Instruction Patterns
3129//
Rafael Espindola5aca9272006-10-07 14:03:39 +00003130
Evan Chenga8e29892007-01-19 07:51:42 +00003131// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00003132
Evan Chenga8e29892007-01-19 07:51:42 +00003133// Two piece so_imms.
Evan Cheng5be39222010-09-24 22:03:46 +00003134// FIXME: Expand this in ARMExpandPseudoInsts.
3135// FIXME: Remove this when we can do generalized remat.
Dan Gohmand45eddd2007-06-26 00:48:07 +00003136let isReMaterializable = 1 in
Jim Grosbach64171712010-02-16 21:07:46 +00003137def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src),
Evan Cheng5be39222010-09-24 22:03:46 +00003138 Pseudo, IIC_iMOVix2,
Evan Cheng162e3092009-10-26 23:45:59 +00003139 "mov", "\t$dst, $src",
Evan Cheng5adb66a2009-09-28 09:14:39 +00003140 [(set GPR:$dst, so_imm2part:$src)]>,
3141 Requires<[IsARM, NoV6T2]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00003142
Evan Chenga8e29892007-01-19 07:51:42 +00003143def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00003144 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3145 (so_imm2part_2 imm:$RHS))>;
Evan Chenga8e29892007-01-19 07:51:42 +00003146def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
Evan Chenge7cbe412009-07-08 21:03:57 +00003147 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3148 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach65b7f3a2009-10-21 20:44:34 +00003149def : ARMPat<(add GPR:$LHS, so_imm2part:$RHS),
3150 (ADDri (ADDri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
3151 (so_imm2part_2 imm:$RHS))>;
Jim Grosbach15e6ef82009-11-23 20:35:53 +00003152def : ARMPat<(add GPR:$LHS, so_neg_imm2part:$RHS),
3153 (SUBri (SUBri GPR:$LHS, (so_neg_imm2part_1 imm:$RHS)),
3154 (so_neg_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00003155
Evan Cheng5adb66a2009-09-28 09:14:39 +00003156// 32-bit immediate using movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00003157// This is a single pseudo instruction, the benefit is that it can be remat'd
3158// as a single unit instead of having to handle reg inputs.
3159// FIXME: Remove this when we can do generalized remat.
Evan Cheng5adb66a2009-09-28 09:14:39 +00003160let isReMaterializable = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003161def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2, "",
3162 [(set GPR:$dst, (i32 imm:$src))]>,
3163 Requires<[IsARM, HasV6T2]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003164
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003165// ConstantPool, GlobalAddress, and JumpTable
3166def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3167 Requires<[IsARM, DontUseMovt]>;
3168def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3169def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3170 Requires<[IsARM, UseMovt]>;
3171def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3172 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3173
Evan Chenga8e29892007-01-19 07:51:42 +00003174// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00003175
Dale Johannesen51e28e62010-06-03 21:09:53 +00003176// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00003177def : ARMPat<(ARMtcret tcGPR:$dst),
3178 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003179
3180def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3181 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3182
3183def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3184 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3185
Dale Johannesen38d5f042010-06-15 22:24:08 +00003186def : ARMPat<(ARMtcret tcGPR:$dst),
3187 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003188
3189def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3190 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3191
3192def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3193 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00003194
Evan Chenga8e29892007-01-19 07:51:42 +00003195// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00003196def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003197 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00003198def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003199 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003200
Evan Chenga8e29892007-01-19 07:51:42 +00003201// zextload i1 -> zextload i8
Jim Grosbachc1d30212010-10-27 00:19:44 +00003202//def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
3203def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3204def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00003205
Evan Chenga8e29892007-01-19 07:51:42 +00003206// extload -> zextload
Jim Grosbachc1d30212010-10-27 00:19:44 +00003207def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3208def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3209def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3210def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3211
Evan Chenga8e29892007-01-19 07:51:42 +00003212def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003213
Evan Cheng83b5cf02008-11-05 23:22:34 +00003214def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3215def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3216
Evan Cheng34b12d22007-01-19 20:27:35 +00003217// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003218def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3219 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003220 (SMULBB GPR:$a, GPR:$b)>;
3221def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3222 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003223def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3224 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003225 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003226def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003227 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003228def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3229 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003230 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003231def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00003232 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003233def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3234 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003235 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003236def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003237 (SMULWB GPR:$a, GPR:$b)>;
3238
3239def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003240 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3241 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003242 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3243def : ARMV5TEPat<(add GPR:$acc,
3244 (mul sext_16_node:$a, sext_16_node:$b)),
3245 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3246def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003247 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3248 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003249 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3250def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003251 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003252 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3253def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003254 (mul (sra GPR:$a, (i32 16)),
3255 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003256 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3257def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003258 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003259 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3260def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003261 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3262 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003263 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3264def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003265 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003266 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3267
Evan Chenga8e29892007-01-19 07:51:42 +00003268//===----------------------------------------------------------------------===//
3269// Thumb Support
3270//
3271
3272include "ARMInstrThumb.td"
3273
3274//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00003275// Thumb2 Support
3276//
3277
3278include "ARMInstrThumb2.td"
3279
3280//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003281// Floating Point Support
3282//
3283
3284include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00003285
3286//===----------------------------------------------------------------------===//
3287// Advanced SIMD (NEON) Support
3288//
3289
3290include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00003291
3292//===----------------------------------------------------------------------===//
3293// Coprocessor Instructions. For disassembly only.
3294//
3295
3296def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3297 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3298 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3299 [/* For disassembly only; pattern left blank */]> {
3300 let Inst{4} = 0;
3301}
3302
3303def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3304 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3305 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3306 [/* For disassembly only; pattern left blank */]> {
3307 let Inst{31-28} = 0b1111;
3308 let Inst{4} = 0;
3309}
3310
Johnny Chen64dfb782010-02-16 20:04:27 +00003311class ACI<dag oops, dag iops, string opc, string asm>
3312 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
3313 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3314 let Inst{27-25} = 0b110;
3315}
3316
3317multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
3318
3319 def _OFFSET : ACI<(outs),
3320 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3321 opc, "\tp$cop, cr$CRd, $addr"> {
3322 let Inst{31-28} = op31_28;
3323 let Inst{24} = 1; // P = 1
3324 let Inst{21} = 0; // W = 0
3325 let Inst{22} = 0; // D = 0
3326 let Inst{20} = load;
3327 }
3328
3329 def _PRE : ACI<(outs),
3330 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3331 opc, "\tp$cop, cr$CRd, $addr!"> {
3332 let Inst{31-28} = op31_28;
3333 let Inst{24} = 1; // P = 1
3334 let Inst{21} = 1; // W = 1
3335 let Inst{22} = 0; // D = 0
3336 let Inst{20} = load;
3337 }
3338
3339 def _POST : ACI<(outs),
3340 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3341 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
3342 let Inst{31-28} = op31_28;
3343 let Inst{24} = 0; // P = 0
3344 let Inst{21} = 1; // W = 1
3345 let Inst{22} = 0; // D = 0
3346 let Inst{20} = load;
3347 }
3348
3349 def _OPTION : ACI<(outs),
3350 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
3351 opc, "\tp$cop, cr$CRd, [$base], $option"> {
3352 let Inst{31-28} = op31_28;
3353 let Inst{24} = 0; // P = 0
3354 let Inst{23} = 1; // U = 1
3355 let Inst{21} = 0; // W = 0
3356 let Inst{22} = 0; // D = 0
3357 let Inst{20} = load;
3358 }
3359
3360 def L_OFFSET : ACI<(outs),
3361 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003362 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003363 let Inst{31-28} = op31_28;
3364 let Inst{24} = 1; // P = 1
3365 let Inst{21} = 0; // W = 0
3366 let Inst{22} = 1; // D = 1
3367 let Inst{20} = load;
3368 }
3369
3370 def L_PRE : ACI<(outs),
3371 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003372 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003373 let Inst{31-28} = op31_28;
3374 let Inst{24} = 1; // P = 1
3375 let Inst{21} = 1; // W = 1
3376 let Inst{22} = 1; // D = 1
3377 let Inst{20} = load;
3378 }
3379
3380 def L_POST : ACI<(outs),
3381 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003382 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003383 let Inst{31-28} = op31_28;
3384 let Inst{24} = 0; // P = 0
3385 let Inst{21} = 1; // W = 1
3386 let Inst{22} = 1; // D = 1
3387 let Inst{20} = load;
3388 }
3389
3390 def L_OPTION : ACI<(outs),
3391 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003392 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003393 let Inst{31-28} = op31_28;
3394 let Inst{24} = 0; // P = 0
3395 let Inst{23} = 1; // U = 1
3396 let Inst{21} = 0; // W = 0
3397 let Inst{22} = 1; // D = 1
3398 let Inst{20} = load;
3399 }
3400}
3401
3402defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3403defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3404defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3405defm STC2 : LdStCop<0b1111, 0, "stc2">;
3406
Johnny Chen906d57f2010-02-12 01:44:23 +00003407def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3408 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3409 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3410 [/* For disassembly only; pattern left blank */]> {
3411 let Inst{20} = 0;
3412 let Inst{4} = 1;
3413}
3414
3415def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3416 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3417 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3418 [/* For disassembly only; pattern left blank */]> {
3419 let Inst{31-28} = 0b1111;
3420 let Inst{20} = 0;
3421 let Inst{4} = 1;
3422}
3423
3424def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3425 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3426 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3427 [/* For disassembly only; pattern left blank */]> {
3428 let Inst{20} = 1;
3429 let Inst{4} = 1;
3430}
3431
3432def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3433 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3434 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3435 [/* For disassembly only; pattern left blank */]> {
3436 let Inst{31-28} = 0b1111;
3437 let Inst{20} = 1;
3438 let Inst{4} = 1;
3439}
3440
3441def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3442 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3443 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3444 [/* For disassembly only; pattern left blank */]> {
3445 let Inst{23-20} = 0b0100;
3446}
3447
3448def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3449 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3450 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3451 [/* For disassembly only; pattern left blank */]> {
3452 let Inst{31-28} = 0b1111;
3453 let Inst{23-20} = 0b0100;
3454}
3455
3456def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3457 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3458 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3459 [/* For disassembly only; pattern left blank */]> {
3460 let Inst{23-20} = 0b0101;
3461}
3462
3463def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3464 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3465 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3466 [/* For disassembly only; pattern left blank */]> {
3467 let Inst{31-28} = 0b1111;
3468 let Inst{23-20} = 0b0101;
3469}
3470
Johnny Chenb98e1602010-02-12 18:55:33 +00003471//===----------------------------------------------------------------------===//
3472// Move between special register and ARM core register -- for disassembly only
3473//
3474
3475def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
3476 [/* For disassembly only; pattern left blank */]> {
3477 let Inst{23-20} = 0b0000;
3478 let Inst{7-4} = 0b0000;
3479}
3480
3481def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
3482 [/* For disassembly only; pattern left blank */]> {
3483 let Inst{23-20} = 0b0100;
3484 let Inst{7-4} = 0b0000;
3485}
3486
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003487def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3488 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003489 [/* For disassembly only; pattern left blank */]> {
3490 let Inst{23-20} = 0b0010;
3491 let Inst{7-4} = 0b0000;
3492}
3493
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003494def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3495 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003496 [/* For disassembly only; pattern left blank */]> {
3497 let Inst{23-20} = 0b0010;
3498 let Inst{7-4} = 0b0000;
3499}
3500
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003501def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3502 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003503 [/* For disassembly only; pattern left blank */]> {
3504 let Inst{23-20} = 0b0110;
3505 let Inst{7-4} = 0b0000;
3506}
3507
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003508def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3509 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003510 [/* For disassembly only; pattern left blank */]> {
3511 let Inst{23-20} = 0b0110;
3512 let Inst{7-4} = 0b0000;
3513}