blob: a3578587d66f207cf0bbfb0b35d69d80f92d64de [file] [log] [blame]
Chris Lattnerf3799972005-10-14 23:40:39 +00001//===- PPCInstrInfo.td - The PowerPC Instruction Set -------*- tablegen -*-===//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf3799972005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000016
Chris Lattnere6115b32005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
Chris Lattner51269842006-03-01 05:50:56 +000018// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
23def SDT_PPCShiftOp : SDTypeProfile<1, 2, [ // PPCshl, PPCsra, PPCsrl
24 SDTCisVT<0, i32>, SDTCisVT<1, i32>, SDTCisVT<2, i32>
25]>;
26def SDT_PPCCallSeq : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>;
Chris Lattner51269842006-03-01 05:50:56 +000027
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000028def SDT_PPCvperm : SDTypeProfile<1, 3, [
29 SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>
30]>;
31
Chris Lattnera17b1552006-03-31 05:13:27 +000032def SDT_PPCvcmp : SDTypeProfile<1, 3, [
Chris Lattner6d92cad2006-03-26 10:06:40 +000033 SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32>
34]>;
35
Chris Lattner90564f22006-04-18 17:59:36 +000036def SDT_PPCcondbr : SDTypeProfile<0, 3, [
37 SDTCisVT<1, i32>, SDTCisVT<2, OtherVT>
38]>;
39
Chris Lattnerd9989382006-07-10 20:56:58 +000040def SDT_PPClbrx : SDTypeProfile<1, 3, [
41 SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>, SDTCisVT<3, OtherVT>
42]>;
43def SDT_PPCstbrx : SDTypeProfile<0, 4, [
44 SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>, SDTCisVT<3, OtherVT>
45]>;
46
Chris Lattner51269842006-03-01 05:50:56 +000047//===----------------------------------------------------------------------===//
Chris Lattnere6115b32005-10-25 20:41:46 +000048// PowerPC specific DAG Nodes.
49//
50
51def PPCfcfid : SDNode<"PPCISD::FCFID" , SDTFPUnaryOp, []>;
52def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
53def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Chris Lattner51269842006-03-01 05:50:56 +000054def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx, [SDNPHasChain]>;
Chris Lattnere6115b32005-10-25 20:41:46 +000055
Chris Lattner9c73f092005-10-25 20:55:47 +000056def PPCfsel : SDNode<"PPCISD::FSEL",
57 // Type constraint for fsel.
58 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
59 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +000060
Nate Begeman993aeb22005-12-13 22:55:22 +000061def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
62def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
63def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
64def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner860e8862005-11-17 07:30:41 +000065
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000066def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>;
Chris Lattnerb2177b92006-03-19 06:55:52 +000067
Chris Lattner4172b102005-12-06 02:10:38 +000068// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
69// amounts. These nodes are generated by the multi-precision shift code.
Chris Lattner4172b102005-12-06 02:10:38 +000070def PPCsrl : SDNode<"PPCISD::SRL" , SDT_PPCShiftOp>;
71def PPCsra : SDNode<"PPCISD::SRA" , SDT_PPCShiftOp>;
72def PPCshl : SDNode<"PPCISD::SHL" , SDT_PPCShiftOp>;
73
Chris Lattnerecfe55e2006-03-22 05:30:33 +000074def PPCextsw_32 : SDNode<"PPCISD::EXTSW_32" , SDTIntUnaryOp>;
75def PPCstd_32 : SDNode<"PPCISD::STD_32" , SDTStore, [SDNPHasChain]>;
76
Chris Lattner937a79d2005-12-04 19:01:59 +000077// These are target-independent nodes, but have target-specific formats.
Evan Chengbb7b8442006-08-11 09:03:33 +000078def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeq,
79 [SDNPHasChain, SDNPOutFlag]>;
80def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeq,
81 [SDNPHasChain, SDNPOutFlag]>;
Chris Lattner937a79d2005-12-04 19:01:59 +000082
Chris Lattner2e6b77d2006-06-27 18:36:44 +000083def SDT_PPCCall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +000084def PPCcall : SDNode<"PPCISD::CALL", SDT_PPCCall,
Chris Lattner9a2a4972006-05-17 06:01:33 +000085 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +000086def PPCmtctr : SDNode<"PPCISD::MTCTR", SDT_PPCCall,
87 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
88def PPCbctrl : SDNode<"PPCISD::BCTRL", SDTRet,
89 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattner9a2a4972006-05-17 06:01:33 +000090
Chris Lattnerc703a8f2006-05-17 19:00:46 +000091def retflag : SDNode<"PPCISD::RET_FLAG", SDTRet,
Evan Cheng6da8d992006-01-09 18:28:21 +000092 [SDNPHasChain, SDNPOptInFlag]>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +000093
Chris Lattnera17b1552006-03-31 05:13:27 +000094def PPCvcmp : SDNode<"PPCISD::VCMP" , SDT_PPCvcmp, []>;
95def PPCvcmp_o : SDNode<"PPCISD::VCMPo", SDT_PPCvcmp, [SDNPOutFlag]>;
Chris Lattner6d92cad2006-03-26 10:06:40 +000096
Chris Lattner90564f22006-04-18 17:59:36 +000097def PPCcondbranch : SDNode<"PPCISD::COND_BRANCH", SDT_PPCcondbr,
98 [SDNPHasChain, SDNPOptInFlag]>;
99
Chris Lattnerd9989382006-07-10 20:56:58 +0000100def PPClbrx : SDNode<"PPCISD::LBRX", SDT_PPClbrx, [SDNPHasChain]>;
101def PPCstbrx : SDNode<"PPCISD::STBRX", SDT_PPCstbrx, [SDNPHasChain]>;
102
Chris Lattner47f01f12005-09-08 19:50:41 +0000103//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +0000104// PowerPC specific transformation functions and pattern fragments.
105//
Nate Begeman8d948322005-10-19 01:12:32 +0000106
Nate Begeman2d5aff72005-10-19 18:42:01 +0000107def SHL32 : SDNodeXForm<imm, [{
108 // Transformation function: 31 - imm
109 return getI32Imm(31 - N->getValue());
110}]>;
111
Nate Begeman2d5aff72005-10-19 18:42:01 +0000112def SRL32 : SDNodeXForm<imm, [{
113 // Transformation function: 32 - imm
114 return N->getValue() ? getI32Imm(32 - N->getValue()) : getI32Imm(0);
115}]>;
116
Chris Lattner2eb25172005-09-09 00:39:56 +0000117def LO16 : SDNodeXForm<imm, [{
118 // Transformation function: get the low 16 bits.
119 return getI32Imm((unsigned short)N->getValue());
120}]>;
121
122def HI16 : SDNodeXForm<imm, [{
123 // Transformation function: shift the immediate value down into the low bits.
124 return getI32Imm((unsigned)N->getValue() >> 16);
125}]>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000126
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000127def HA16 : SDNodeXForm<imm, [{
128 // Transformation function: shift the immediate value down into the low bits.
129 signed int Val = N->getValue();
130 return getI32Imm((Val - (signed short)Val) >> 16);
131}]>;
132
133
Chris Lattner3e63ead2005-09-08 17:33:10 +0000134def immSExt16 : PatLeaf<(imm), [{
135 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
136 // field. Used by instructions like 'addi'.
Chris Lattner7f7b346e2006-06-20 23:21:20 +0000137 if (N->getValueType(0) == MVT::i32)
138 return (int32_t)N->getValue() == (short)N->getValue();
139 else
140 return (int64_t)N->getValue() == (short)N->getValue();
Chris Lattner3e63ead2005-09-08 17:33:10 +0000141}]>;
Chris Lattnerbfde0802005-09-08 17:40:49 +0000142def immZExt16 : PatLeaf<(imm), [{
143 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
144 // field. Used by instructions like 'ori'.
Chris Lattner7f7b346e2006-06-20 23:21:20 +0000145 return (uint64_t)N->getValue() == (unsigned short)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000146}], LO16>;
147
Chris Lattner0ea70b22006-06-20 22:34:10 +0000148// imm16Shifted* - These match immediates where the low 16-bits are zero. There
149// are two forms: imm16ShiftedSExt and imm16ShiftedZExt. These two forms are
150// identical in 32-bit mode, but in 64-bit mode, they return true if the
151// immediate fits into a sign/zero extended 32-bit immediate (with the low bits
152// clear).
153def imm16ShiftedZExt : PatLeaf<(imm), [{
154 // imm16ShiftedZExt predicate - True if only bits in the top 16-bits of the
155 // immediate are set. Used by instructions like 'xoris'.
156 return (N->getValue() & ~uint64_t(0xFFFF0000)) == 0;
157}], HI16>;
158
159def imm16ShiftedSExt : PatLeaf<(imm), [{
160 // imm16ShiftedSExt predicate - True if only bits in the top 16-bits of the
161 // immediate are set. Used by instructions like 'addis'. Identical to
162 // imm16ShiftedZExt in 32-bit mode.
Chris Lattnerdd583432006-06-20 21:39:30 +0000163 if (N->getValue() & 0xFFFF) return false;
164 if (N->getValueType(0) == MVT::i32)
165 return true;
166 // For 64-bit, make sure it is sext right.
167 return N->getValue() == (uint64_t)(int)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000168}], HI16>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000169
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000170
Chris Lattner47f01f12005-09-08 19:50:41 +0000171//===----------------------------------------------------------------------===//
172// PowerPC Flag Definitions.
173
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000174class isPPC64 { bit PPC64 = 1; }
Chris Lattner883059f2005-04-19 05:15:18 +0000175class isDOT {
176 list<Register> Defs = [CR0];
177 bit RC = 1;
178}
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000179
Chris Lattner47f01f12005-09-08 19:50:41 +0000180
181
182//===----------------------------------------------------------------------===//
183// PowerPC Operand Definitions.
Chris Lattner7bb424f2004-08-14 23:27:29 +0000184
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000185def s5imm : Operand<i32> {
186 let PrintMethod = "printS5ImmOperand";
187}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000188def u5imm : Operand<i32> {
Nate Begemanc3306122004-08-21 05:56:39 +0000189 let PrintMethod = "printU5ImmOperand";
190}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000191def u6imm : Operand<i32> {
Nate Begeman07aada82004-08-30 02:28:06 +0000192 let PrintMethod = "printU6ImmOperand";
193}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000194def s16imm : Operand<i32> {
Nate Begemaned428532004-09-04 05:00:00 +0000195 let PrintMethod = "printS16ImmOperand";
196}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000197def u16imm : Operand<i32> {
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000198 let PrintMethod = "printU16ImmOperand";
199}
Chris Lattner841d12d2005-10-18 16:51:22 +0000200def s16immX4 : Operand<i32> { // Multiply imm by 4 before printing.
201 let PrintMethod = "printS16X4ImmOperand";
202}
Chris Lattner1e484782005-12-04 18:42:54 +0000203def target : Operand<OtherVT> {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000204 let PrintMethod = "printBranchOperand";
205}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000206def calltarget : Operand<iPTR> {
Chris Lattner3e7f86a2005-11-17 19:16:08 +0000207 let PrintMethod = "printCallOperand";
208}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000209def aaddr : Operand<iPTR> {
Nate Begeman422b0ce2005-11-16 00:48:01 +0000210 let PrintMethod = "printAbsAddrOperand";
211}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000212def piclabel: Operand<iPTR> {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000213 let PrintMethod = "printPICLabel";
214}
Nate Begemaned428532004-09-04 05:00:00 +0000215def symbolHi: Operand<i32> {
216 let PrintMethod = "printSymbolHi";
217}
218def symbolLo: Operand<i32> {
219 let PrintMethod = "printSymbolLo";
220}
Nate Begemanadeb43d2005-07-20 22:42:00 +0000221def crbitm: Operand<i8> {
222 let PrintMethod = "printcrbitm";
223}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000224// Address operands
Chris Lattner059ca0f2006-06-16 21:01:35 +0000225def memri : Operand<iPTR> {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000226 let PrintMethod = "printMemRegImm";
227 let NumMIOperands = 2;
Chris Lattner66d7ebb2006-06-16 21:29:03 +0000228 let MIOperandInfo = (ops i32imm, ptr_rc);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000229}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000230def memrr : Operand<iPTR> {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000231 let PrintMethod = "printMemRegReg";
232 let NumMIOperands = 2;
Chris Lattner66d7ebb2006-06-16 21:29:03 +0000233 let MIOperandInfo = (ops ptr_rc, ptr_rc);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000234}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000235def memrix : Operand<iPTR> { // memri where the imm is shifted 2 bits.
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000236 let PrintMethod = "printMemRegImmShifted";
237 let NumMIOperands = 2;
Chris Lattner66d7ebb2006-06-16 21:29:03 +0000238 let MIOperandInfo = (ops i32imm, ptr_rc);
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000239}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000240
Chris Lattnera613d262006-01-12 02:05:36 +0000241// Define PowerPC specific addressing mode.
Chris Lattner059ca0f2006-06-16 21:01:35 +0000242def iaddr : ComplexPattern<iPTR, 2, "SelectAddrImm", []>;
243def xaddr : ComplexPattern<iPTR, 2, "SelectAddrIdx", []>;
244def xoaddr : ComplexPattern<iPTR, 2, "SelectAddrIdxOnly",[]>;
245def ixaddr : ComplexPattern<iPTR, 2, "SelectAddrImmShift", []>; // "std"
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000246
Evan Cheng8c75ef92005-12-14 22:07:12 +0000247//===----------------------------------------------------------------------===//
248// PowerPC Instruction Predicate Definitions.
Evan Cheng6a3bfd92005-12-20 20:08:53 +0000249def FPContractions : Predicate<"!NoExcessFPPrecision">;
Chris Lattner47f01f12005-09-08 19:50:41 +0000250
Chris Lattner47f01f12005-09-08 19:50:41 +0000251//===----------------------------------------------------------------------===//
252// PowerPC Instruction Definitions.
253
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000254// Pseudo-instructions:
Chris Lattner47f01f12005-09-08 19:50:41 +0000255
Chris Lattner88d211f2006-03-12 09:13:49 +0000256let hasCtrlDep = 1 in {
Chris Lattner937a79d2005-12-04 19:01:59 +0000257def ADJCALLSTACKDOWN : Pseudo<(ops u16imm:$amt),
258 "; ADJCALLSTACKDOWN",
259 [(callseq_start imm:$amt)]>;
260def ADJCALLSTACKUP : Pseudo<(ops u16imm:$amt),
261 "; ADJCALLSTACKUP",
262 [(callseq_end imm:$amt)]>;
Chris Lattner1877ec92006-03-13 21:52:10 +0000263
264def UPDATE_VRSAVE : Pseudo<(ops GPRC:$rD, GPRC:$rS),
265 "UPDATE_VRSAVE $rD, $rS", []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000266}
Chris Lattner303c6952006-07-18 16:33:26 +0000267def IMPLICIT_DEF_GPRC: Pseudo<(ops GPRC:$rD), "; IMPLICIT_DEF_GPRC $rD",
Chris Lattner6e61ca62005-10-25 21:03:41 +0000268 [(set GPRC:$rD, (undef))]>;
Chris Lattner303c6952006-07-18 16:33:26 +0000269def IMPLICIT_DEF_F8 : Pseudo<(ops F8RC:$rD), "; IMPLICIT_DEF_F8 $rD",
Chris Lattner6e61ca62005-10-25 21:03:41 +0000270 [(set F8RC:$rD, (undef))]>;
Chris Lattner303c6952006-07-18 16:33:26 +0000271def IMPLICIT_DEF_F4 : Pseudo<(ops F4RC:$rD), "; IMPLICIT_DEF_F4 $rD",
Chris Lattner6e61ca62005-10-25 21:03:41 +0000272 [(set F4RC:$rD, (undef))]>;
Chris Lattner7a823bd2005-02-15 20:26:49 +0000273
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000274// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
275// scheduler into a branch sequence.
Chris Lattner88d211f2006-03-12 09:13:49 +0000276let usesCustomDAGSchedInserter = 1, // Expanded by the scheduler.
277 PPC970_Single = 1 in {
Chris Lattnerc08f9022006-06-27 00:04:13 +0000278 def SELECT_CC_I4 : Pseudo<(ops GPRC:$dst, CRRC:$cond, GPRC:$T, GPRC:$F,
279 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
280 def SELECT_CC_I8 : Pseudo<(ops G8RC:$dst, CRRC:$cond, G8RC:$T, G8RC:$F,
Chris Lattner3075a4e2005-10-25 20:58:43 +0000281 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner919c0322005-10-01 01:35:02 +0000282 def SELECT_CC_F4 : Pseudo<(ops F4RC:$dst, CRRC:$cond, F4RC:$T, F4RC:$F,
Chris Lattner3075a4e2005-10-25 20:58:43 +0000283 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner919c0322005-10-01 01:35:02 +0000284 def SELECT_CC_F8 : Pseudo<(ops F8RC:$dst, CRRC:$cond, F8RC:$T, F8RC:$F,
Chris Lattner3075a4e2005-10-25 20:58:43 +0000285 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner710ff322006-04-08 22:45:08 +0000286 def SELECT_CC_VRRC: Pseudo<(ops VRRC:$dst, CRRC:$cond, VRRC:$T, VRRC:$F,
287 i32imm:$BROPC), "; SELECT_CC PSEUDO!", []>;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000288}
289
Chris Lattner88d211f2006-03-12 09:13:49 +0000290let isTerminator = 1, noResults = 1, PPC970_Unit = 7 in {
Evan Cheng6da8d992006-01-09 18:28:21 +0000291 let isReturn = 1 in
292 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (ops), "blr", BrB, [(retflag)]>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +0000293 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (ops), "bctr", BrB, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +0000294}
295
Chris Lattner7a823bd2005-02-15 20:26:49 +0000296let Defs = [LR] in
Chris Lattner88d211f2006-03-12 09:13:49 +0000297 def MovePCtoLR : Pseudo<(ops piclabel:$label), "bl $label", []>,
298 PPC970_Unit_BRU;
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000299
Chris Lattner88d211f2006-03-12 09:13:49 +0000300let isBranch = 1, isTerminator = 1, hasCtrlDep = 1,
301 noResults = 1, PPC970_Unit = 7 in {
Chris Lattner90564f22006-04-18 17:59:36 +0000302 def COND_BRANCH : Pseudo<(ops CRRC:$crS, u16imm:$opc, target:$dst),
303 "; COND_BRANCH $crS, $opc, $dst",
304 [(PPCcondbranch CRRC:$crS, imm:$opc, bb:$dst)]>;
Chris Lattner1e484782005-12-04 18:42:54 +0000305 def B : IForm<18, 0, 0, (ops target:$dst),
306 "b $dst", BrB,
307 [(br bb:$dst)]>;
Chris Lattnerdd998852004-11-22 23:07:01 +0000308
Nate Begeman6718f112005-08-26 04:11:42 +0000309 def BLT : BForm<16, 0, 0, 12, 0, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000310 "blt $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000311 def BLE : BForm<16, 0, 0, 4, 1, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000312 "ble $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000313 def BEQ : BForm<16, 0, 0, 12, 2, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000314 "beq $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000315 def BGE : BForm<16, 0, 0, 4, 0, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000316 "bge $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000317 def BGT : BForm<16, 0, 0, 12, 1, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000318 "bgt $crS, $block", BrB>;
Nate Begeman6718f112005-08-26 04:11:42 +0000319 def BNE : BForm<16, 0, 0, 4, 2, (ops CRRC:$crS, target:$block),
Jim Laskey53842142005-10-19 19:51:16 +0000320 "bne $crS, $block", BrB>;
Chris Lattner6df25072005-10-28 20:32:44 +0000321 def BUN : BForm<16, 0, 0, 12, 3, (ops CRRC:$crS, target:$block),
322 "bun $crS, $block", BrB>;
323 def BNU : BForm<16, 0, 0, 4, 3, (ops CRRC:$crS, target:$block),
324 "bnu $crS, $block", BrB>;
Misha Brukmanb2edb442004-06-28 18:23:35 +0000325}
326
Chris Lattner88d211f2006-03-12 09:13:49 +0000327let isCall = 1, noResults = 1, PPC970_Unit = 7,
Misha Brukman5fa2b022004-06-29 23:37:36 +0000328 // All calls clobber the non-callee saved registers...
Misha Brukmanc661c302004-06-30 22:00:45 +0000329 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
330 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattnerbe80fc82006-03-16 22:35:59 +0000331 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
Chris Lattner1f24df62005-08-22 22:32:13 +0000332 LR,CTR,
Misha Brukmanc661c302004-06-30 22:00:45 +0000333 CR0,CR1,CR5,CR6,CR7] in {
334 // Convenient aliases for call instructions
Chris Lattner4a45abf2006-06-10 01:14:28 +0000335 def BL : IForm<18, 0, 1, (ops calltarget:$func, variable_ops),
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000336 "bl $func", BrB, []>; // See Pat patterns below.
Chris Lattner4a45abf2006-06-10 01:14:28 +0000337 def BLA : IForm<18, 1, 1, (ops aaddr:$func, variable_ops),
Chris Lattner2e6b77d2006-06-27 18:36:44 +0000338 "bla $func", BrB, [(PPCcall (i32 imm:$func))]>;
Chris Lattner4a45abf2006-06-10 01:14:28 +0000339 def BCTRL : XLForm_2_ext<19, 528, 20, 0, 1, (ops variable_ops), "bctrl", BrB,
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000340 [(PPCbctrl)]>;
Misha Brukman5fa2b022004-06-29 23:37:36 +0000341}
342
Chris Lattner001db452006-06-06 21:29:23 +0000343// DCB* instructions.
344def DCBZ : DCB_Form<1014, 0, (ops memrr:$dst),
345 "dcbz $dst", LdStDCBF, [(int_ppc_dcbz xoaddr:$dst)]>,
346 PPC970_DGroup_Single;
347def DCBZL : DCB_Form<1014, 1, (ops memrr:$dst),
348 "dcbzl $dst", LdStDCBF, [(int_ppc_dcbzl xoaddr:$dst)]>,
349 PPC970_DGroup_Single;
350
Nate Begeman07aada82004-08-30 02:28:06 +0000351// D-Form instructions. Most instructions that perform an operation on a
352// register and an immediate are of this type.
353//
Chris Lattner88d211f2006-03-12 09:13:49 +0000354let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000355def LBZ : DForm_1<34, (ops GPRC:$rD, memri:$src),
356 "lbz $rD, $src", LdStGeneral,
357 [(set GPRC:$rD, (zextload iaddr:$src, i8))]>;
358def LHA : DForm_1<42, (ops GPRC:$rD, memri:$src),
359 "lha $rD, $src", LdStLHA,
Chris Lattnerfd977342006-03-13 05:15:10 +0000360 [(set GPRC:$rD, (sextload iaddr:$src, i16))]>,
361 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000362def LHZ : DForm_1<40, (ops GPRC:$rD, memri:$src),
363 "lhz $rD, $src", LdStGeneral,
364 [(set GPRC:$rD, (zextload iaddr:$src, i16))]>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000365def LWZ : DForm_1<32, (ops GPRC:$rD, memri:$src),
366 "lwz $rD, $src", LdStGeneral,
367 [(set GPRC:$rD, (load iaddr:$src))]>;
Nate Begeman2497e632005-07-21 20:44:43 +0000368def LWZU : DForm_1<35, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000369 "lwzu $rD, $disp($rA)", LdStGeneral,
370 []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000371}
Chris Lattner88d211f2006-03-12 09:13:49 +0000372let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner57226fb2005-04-19 04:59:28 +0000373def ADDI : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000374 "addi $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000375 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000376def ADDIC : DForm_2<12, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000377 "addic $rD, $rA, $imm", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000378 [(set GPRC:$rD, (addc GPRC:$rA, immSExt16:$imm))]>,
379 PPC970_DGroup_Cracked;
Chris Lattner57226fb2005-04-19 04:59:28 +0000380def ADDICo : DForm_2<13, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000381 "addic. $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000382 []>;
Nate Begeman2497e632005-07-21 20:44:43 +0000383def ADDIS : DForm_2<15, (ops GPRC:$rD, GPRC:$rA, symbolHi:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000384 "addis $rD, $rA, $imm", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000385 [(set GPRC:$rD, (add GPRC:$rA, imm16ShiftedSExt:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000386def LA : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, symbolLo:$sym),
Jim Laskey53842142005-10-19 19:51:16 +0000387 "la $rD, $sym($rA)", IntGeneral,
Chris Lattner490ad082005-11-17 17:52:01 +0000388 [(set GPRC:$rD, (add GPRC:$rA,
389 (PPClo tglobaladdr:$sym, 0)))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000390def MULLI : DForm_2< 7, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000391 "mulli $rD, $rA, $imm", IntMulLI,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000392 [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000393def SUBFIC : DForm_2< 8, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000394 "subfic $rD, $rA, $imm", IntGeneral,
Nate Begeman79691bc2006-03-17 22:41:37 +0000395 [(set GPRC:$rD, (subc immSExt16:$imm, GPRC:$rA))]>;
Chris Lattnerbae5b3c2005-11-17 07:04:43 +0000396def LI : DForm_2_r0<14, (ops GPRC:$rD, symbolLo:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000397 "li $rD, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000398 [(set GPRC:$rD, immSExt16:$imm)]>;
Nate Begeman2497e632005-07-21 20:44:43 +0000399def LIS : DForm_2_r0<15, (ops GPRC:$rD, symbolHi:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000400 "lis $rD, $imm", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000401 [(set GPRC:$rD, imm16ShiftedSExt:$imm)]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000402}
403let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000404def STB : DForm_3<38, (ops GPRC:$rS, memri:$src),
405 "stb $rS, $src", LdStGeneral,
406 [(truncstore GPRC:$rS, iaddr:$src, i8)]>;
407def STH : DForm_3<44, (ops GPRC:$rS, memri:$src),
408 "sth $rS, $src", LdStGeneral,
409 [(truncstore GPRC:$rS, iaddr:$src, i16)]>;
410def STW : DForm_3<36, (ops GPRC:$rS, memri:$src),
411 "stw $rS, $src", LdStGeneral,
412 [(store GPRC:$rS, iaddr:$src)]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000413def STWU : DForm_3<37, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begeman09761222005-12-09 23:54:18 +0000414 "stwu $rS, $disp($rA)", LdStGeneral,
415 []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000416}
Chris Lattner88d211f2006-03-12 09:13:49 +0000417let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner57226fb2005-04-19 04:59:28 +0000418def ANDIo : DForm_4<28, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000419 "andi. $dst, $src1, $src2", IntGeneral,
Nate Begeman789fd422006-02-12 09:09:52 +0000420 [(set GPRC:$dst, (and GPRC:$src1, immZExt16:$src2))]>,
421 isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000422def ANDISo : DForm_4<29, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000423 "andis. $dst, $src1, $src2", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000424 [(set GPRC:$dst, (and GPRC:$src1,imm16ShiftedZExt:$src2))]>,
Nate Begeman789fd422006-02-12 09:09:52 +0000425 isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000426def ORI : DForm_4<24, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000427 "ori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000428 [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000429def ORIS : DForm_4<25, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000430 "oris $dst, $src1, $src2", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000431 [(set GPRC:$dst, (or GPRC:$src1, imm16ShiftedZExt:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000432def XORI : DForm_4<26, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000433 "xori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000434 [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000435def XORIS : DForm_4<27, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000436 "xoris $dst, $src1, $src2", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000437 [(set GPRC:$dst, (xor GPRC:$src1,imm16ShiftedZExt:$src2))]>;
Nate Begeman09761222005-12-09 23:54:18 +0000438def NOP : DForm_4_zero<24, (ops), "nop", IntGeneral,
439 []>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000440def CMPWI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000441 "cmpwi $crD, $rA, $imm", IntCompare>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000442def CMPLWI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000443 "cmplwi $dst, $src1, $src2", IntCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000444}
445let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000446def LFS : DForm_8<48, (ops F4RC:$rD, memri:$src),
447 "lfs $rD, $src", LdStLFDU,
448 [(set F4RC:$rD, (load iaddr:$src))]>;
449def LFD : DForm_8<50, (ops F8RC:$rD, memri:$src),
450 "lfd $rD, $src", LdStLFD,
451 [(set F8RC:$rD, (load iaddr:$src))]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000452}
Chris Lattner88d211f2006-03-12 09:13:49 +0000453let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000454def STFS : DForm_9<52, (ops F4RC:$rS, memri:$dst),
455 "stfs $rS, $dst", LdStUX,
456 [(store F4RC:$rS, iaddr:$dst)]>;
457def STFD : DForm_9<54, (ops F8RC:$rS, memri:$dst),
458 "stfd $rS, $dst", LdStUX,
459 [(store F8RC:$rS, iaddr:$dst)]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000460}
Nate Begemaned428532004-09-04 05:00:00 +0000461
Nate Begeman07aada82004-08-30 02:28:06 +0000462// X-Form instructions. Most instructions that perform an operation on a
463// register and another register are of this type.
464//
Chris Lattner88d211f2006-03-12 09:13:49 +0000465let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000466def LBZX : XForm_1<31, 87, (ops GPRC:$rD, memrr:$src),
467 "lbzx $rD, $src", LdStGeneral,
468 [(set GPRC:$rD, (zextload xaddr:$src, i8))]>;
469def LHAX : XForm_1<31, 343, (ops GPRC:$rD, memrr:$src),
470 "lhax $rD, $src", LdStLHA,
Chris Lattnerfd977342006-03-13 05:15:10 +0000471 [(set GPRC:$rD, (sextload xaddr:$src, i16))]>,
472 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000473def LHZX : XForm_1<31, 279, (ops GPRC:$rD, memrr:$src),
474 "lhzx $rD, $src", LdStGeneral,
475 [(set GPRC:$rD, (zextload xaddr:$src, i16))]>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000476def LWZX : XForm_1<31, 23, (ops GPRC:$rD, memrr:$src),
477 "lwzx $rD, $src", LdStGeneral,
478 [(set GPRC:$rD, (load xaddr:$src))]>;
Chris Lattnerd9989382006-07-10 20:56:58 +0000479
480
481def LHBRX : XForm_1<31, 790, (ops GPRC:$rD, memrr:$src),
482 "lhbrx $rD, $src", LdStGeneral,
Chris Lattner2a785502006-07-19 17:15:36 +0000483 [(set GPRC:$rD, (PPClbrx xoaddr:$src, srcvalue:$sv, i16))]>;
Chris Lattnerd9989382006-07-10 20:56:58 +0000484def LWBRX : XForm_1<31, 534, (ops GPRC:$rD, memrr:$src),
485 "lwbrx $rD, $src", LdStGeneral,
Chris Lattner2a785502006-07-19 17:15:36 +0000486 [(set GPRC:$rD, (PPClbrx xoaddr:$src, srcvalue:$sv, i32))]>;
Chris Lattnerd9989382006-07-10 20:56:58 +0000487
Nate Begemanb816f022004-10-07 22:30:03 +0000488}
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000489
Chris Lattner88d211f2006-03-12 09:13:49 +0000490let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000491def NAND : XForm_6<31, 476, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000492 "nand $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000493 [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000494def AND : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000495 "and $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000496 [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000497def ANDC : XForm_6<31, 60, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000498 "andc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000499 [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
Chris Lattnerb410dc92006-06-20 23:18:58 +0000500def OR : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000501 "or $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000502 [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000503def NOR : XForm_6<31, 124, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000504 "nor $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000505 [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000506def ORC : XForm_6<31, 412, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000507 "orc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000508 [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
509def EQV : XForm_6<31, 284, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000510 "eqv $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000511 [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000512def XOR : XForm_6<31, 316, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000513 "xor $rA, $rS, $rB", IntGeneral,
Chris Lattner4e85e642006-06-20 00:39:56 +0000514 [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000515def SLW : XForm_6<31, 24, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000516 "slw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000517 [(set GPRC:$rA, (PPCshl GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000518def SRW : XForm_6<31, 536, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000519 "srw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000520 [(set GPRC:$rA, (PPCsrl GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000521def SRAW : XForm_6<31, 792, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000522 "sraw $rA, $rS, $rB", IntShift,
Chris Lattner4172b102005-12-06 02:10:38 +0000523 [(set GPRC:$rA, (PPCsra GPRC:$rS, GPRC:$rB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000524}
525let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000526def STBX : XForm_8<31, 215, (ops GPRC:$rS, memrr:$dst),
527 "stbx $rS, $dst", LdStGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000528 [(truncstore GPRC:$rS, xaddr:$dst, i8)]>,
529 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000530def STHX : XForm_8<31, 407, (ops GPRC:$rS, memrr:$dst),
531 "sthx $rS, $dst", LdStGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000532 [(truncstore GPRC:$rS, xaddr:$dst, i16)]>,
533 PPC970_DGroup_Cracked;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000534def STWX : XForm_8<31, 151, (ops GPRC:$rS, memrr:$dst),
535 "stwx $rS, $dst", LdStGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000536 [(store GPRC:$rS, xaddr:$dst)]>,
537 PPC970_DGroup_Cracked;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000538def STWUX : XForm_8<31, 183, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begeman09761222005-12-09 23:54:18 +0000539 "stwux $rS, $rA, $rB", LdStGeneral,
540 []>;
Chris Lattnerd9989382006-07-10 20:56:58 +0000541def STHBRX: XForm_8<31, 918, (ops GPRC:$rS, memrr:$dst),
542 "sthbrx $rS, $dst", LdStGeneral,
Chris Lattner2a785502006-07-19 17:15:36 +0000543 [(PPCstbrx GPRC:$rS, xoaddr:$dst, srcvalue:$dummy, i16)]>,
Chris Lattnerd9989382006-07-10 20:56:58 +0000544 PPC970_DGroup_Cracked;
545def STWBRX: XForm_8<31, 662, (ops GPRC:$rS, memrr:$dst),
546 "stwbrx $rS, $dst", LdStGeneral,
Chris Lattner2a785502006-07-19 17:15:36 +0000547 [(PPCstbrx GPRC:$rS, xoaddr:$dst, srcvalue:$dummy, i32)]>,
Chris Lattnerd9989382006-07-10 20:56:58 +0000548 PPC970_DGroup_Cracked;
Nate Begemanb816f022004-10-07 22:30:03 +0000549}
Chris Lattner88d211f2006-03-12 09:13:49 +0000550let PPC970_Unit = 1 in { // FXU Operations.
Chris Lattner883059f2005-04-19 05:15:18 +0000551def SRAWI : XForm_10<31, 824, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH),
Jim Laskey53842142005-10-19 19:51:16 +0000552 "srawi $rA, $rS, $SH", IntShift,
Chris Lattnerbd059822005-12-05 02:34:05 +0000553 [(set GPRC:$rA, (sra GPRC:$rS, (i32 imm:$SH)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000554def CNTLZW : XForm_11<31, 26, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000555 "cntlzw $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000556 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000557def EXTSB : XForm_11<31, 954, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000558 "extsb $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000559 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000560def EXTSH : XForm_11<31, 922, (ops GPRC:$rA, GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000561 "extsh $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000562 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000563
Chris Lattnere19d0b12005-04-19 04:51:30 +0000564def CMPW : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000565 "cmpw $crD, $rA, $rB", IntCompare>;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000566def CMPLW : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000567 "cmplw $crD, $rA, $rB", IntCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000568}
569let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +0000570//def FCMPO : XForm_17<63, 32, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000571// "fcmpo $crD, $fA, $fB", FPCompare>;
Chris Lattner919c0322005-10-01 01:35:02 +0000572def FCMPUS : XForm_17<63, 0, (ops CRRC:$crD, F4RC:$fA, F4RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000573 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner919c0322005-10-01 01:35:02 +0000574def FCMPUD : XForm_17<63, 0, (ops CRRC:$crD, F8RC:$fA, F8RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000575 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000576}
577let isLoad = 1, PPC970_Unit = 2 in {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000578def LFSX : XForm_25<31, 535, (ops F4RC:$frD, memrr:$src),
579 "lfsx $frD, $src", LdStLFDU,
580 [(set F4RC:$frD, (load xaddr:$src))]>;
581def LFDX : XForm_25<31, 599, (ops F8RC:$frD, memrr:$src),
582 "lfdx $frD, $src", LdStLFDU,
583 [(set F8RC:$frD, (load xaddr:$src))]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000584}
Chris Lattner88d211f2006-03-12 09:13:49 +0000585let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +0000586def FCTIWZ : XForm_26<63, 15, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000587 "fctiwz $frD, $frB", FPGeneral,
Chris Lattnere6115b32005-10-25 20:41:46 +0000588 [(set F8RC:$frD, (PPCfctiwz F8RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000589def FRSP : XForm_26<63, 12, (ops F4RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000590 "frsp $frD, $frB", FPGeneral,
Chris Lattner7cb64912005-10-14 04:55:50 +0000591 [(set F4RC:$frD, (fround F8RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000592def FSQRT : XForm_26<63, 22, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000593 "fsqrt $frD, $frB", FPSqrt,
Chris Lattner919c0322005-10-01 01:35:02 +0000594 [(set F8RC:$frD, (fsqrt F8RC:$frB))]>;
595def FSQRTS : XForm_26<59, 22, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000596 "fsqrts $frD, $frB", FPSqrt,
Chris Lattnere0b2e632005-10-15 21:44:15 +0000597 [(set F4RC:$frD, (fsqrt F4RC:$frB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000598}
Chris Lattner919c0322005-10-01 01:35:02 +0000599
600/// FMR is split into 3 versions, one for 4/8 byte FP, and one for extending.
Chris Lattner88d211f2006-03-12 09:13:49 +0000601///
602/// Note that these are defined as pseudo-ops on the PPC970 because they are
Chris Lattner9d5da1d2006-03-24 07:12:19 +0000603/// often coalesced away and we don't want the dispatch group builder to think
Chris Lattner88d211f2006-03-12 09:13:49 +0000604/// that they will fill slots (which could cause the load of a LSU reject to
605/// sneak into a d-group with a store).
Chris Lattner919c0322005-10-01 01:35:02 +0000606def FMRS : XForm_26<63, 72, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000607 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000608 []>, // (set F4RC:$frD, F4RC:$frB)
609 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +0000610def FMRD : XForm_26<63, 72, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000611 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000612 []>, // (set F8RC:$frD, F8RC:$frB)
613 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +0000614def FMRSD : XForm_26<63, 72, (ops F8RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000615 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000616 [(set F8RC:$frD, (fextend F4RC:$frB))]>,
617 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +0000618
Chris Lattner88d211f2006-03-12 09:13:49 +0000619let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +0000620// These are artificially split into two different forms, for 4/8 byte FP.
621def FABSS : XForm_26<63, 264, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000622 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000623 [(set F4RC:$frD, (fabs F4RC:$frB))]>;
624def FABSD : XForm_26<63, 264, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000625 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000626 [(set F8RC:$frD, (fabs F8RC:$frB))]>;
627def FNABSS : XForm_26<63, 136, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000628 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000629 [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>;
630def FNABSD : XForm_26<63, 136, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000631 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000632 [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>;
633def FNEGS : XForm_26<63, 40, (ops F4RC:$frD, F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000634 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000635 [(set F4RC:$frD, (fneg F4RC:$frB))]>;
636def FNEGD : XForm_26<63, 40, (ops F8RC:$frD, F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000637 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000638 [(set F8RC:$frD, (fneg F8RC:$frB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000639}
Chris Lattner919c0322005-10-01 01:35:02 +0000640
Chris Lattner88d211f2006-03-12 09:13:49 +0000641let isStore = 1, noResults = 1, PPC970_Unit = 2 in {
Chris Lattner51269842006-03-01 05:50:56 +0000642def STFIWX: XForm_28<31, 983, (ops F8RC:$frS, memrr:$dst),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000643 "stfiwx $frS, $dst", LdStUX,
Chris Lattner51269842006-03-01 05:50:56 +0000644 [(PPCstfiwx F8RC:$frS, xoaddr:$dst)]>;
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000645def STFSX : XForm_28<31, 663, (ops F4RC:$frS, memrr:$dst),
646 "stfsx $frS, $dst", LdStUX,
647 [(store F4RC:$frS, xaddr:$dst)]>;
648def STFDX : XForm_28<31, 727, (ops F8RC:$frS, memrr:$dst),
649 "stfdx $frS, $dst", LdStUX,
650 [(store F8RC:$frS, xaddr:$dst)]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000651}
Nate Begeman6b3dc552004-08-29 22:45:13 +0000652
Nate Begeman07aada82004-08-30 02:28:06 +0000653// XL-Form instructions. condition register logical ops.
654//
Chris Lattnere19d0b12005-04-19 04:51:30 +0000655def MCRF : XLForm_3<19, 0, (ops CRRC:$BF, CRRC:$BFA),
Chris Lattner88d211f2006-03-12 09:13:49 +0000656 "mcrf $BF, $BFA", BrMCR>,
657 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +0000658
Chris Lattner88d211f2006-03-12 09:13:49 +0000659// XFX-Form instructions. Instructions that deal with SPRs.
Nate Begeman07aada82004-08-30 02:28:06 +0000660//
Chris Lattner88d211f2006-03-12 09:13:49 +0000661def MFCTR : XFXForm_1_ext<31, 339, 9, (ops GPRC:$rT), "mfctr $rT", SprMFSPR>,
662 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000663let Pattern = [(PPCmtctr GPRC:$rS)] in {
Chris Lattner1877ec92006-03-13 21:52:10 +0000664def MTCTR : XFXForm_7_ext<31, 467, 9, (ops GPRC:$rS), "mtctr $rS", SprMTSPR>,
665 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000666}
Chris Lattner1877ec92006-03-13 21:52:10 +0000667
668def MTLR : XFXForm_7_ext<31, 467, 8, (ops GPRC:$rS), "mtlr $rS", SprMTSPR>,
669 PPC970_DGroup_First, PPC970_Unit_FXU;
Nate Begeman37efe672006-04-22 18:53:45 +0000670def MFLR : XFXForm_1_ext<31, 339, 8, (ops GPRC:$rT), "mflr $rT", SprMFSPR>,
Chris Lattner88d211f2006-03-12 09:13:49 +0000671 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000672
673// Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed like
674// a GPR on the PPC970. As such, copies in and out have the same performance
675// characteristics as an OR instruction.
676def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (ops GPRC:$rS),
677 "mtspr 256, $rS", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +0000678 PPC970_DGroup_Single, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000679def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (ops GPRC:$rT),
680 "mfspr $rT, 256", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +0000681 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +0000682
Chris Lattner28b9cc22005-08-26 22:05:54 +0000683def MTCRF : XFXForm_5<31, 144, (ops crbitm:$FXM, GPRC:$rS),
Chris Lattner88d211f2006-03-12 09:13:49 +0000684 "mtcrf $FXM, $rS", BrMCRX>,
685 PPC970_MicroCode, PPC970_Unit_CRU;
Chris Lattner6d92cad2006-03-26 10:06:40 +0000686def MFCR : XFXForm_3<31, 19, (ops GPRC:$rT), "mfcr $rT", SprMFCR>,
687 PPC970_MicroCode, PPC970_Unit_CRU;
Nate Begeman7ac8e6b2005-11-29 22:42:50 +0000688def MFOCRF: XFXForm_5a<31, 19, (ops GPRC:$rT, crbitm:$FXM),
Chris Lattner88d211f2006-03-12 09:13:49 +0000689 "mfcr $rT, $FXM", SprMFCR>,
690 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +0000691
Chris Lattner88d211f2006-03-12 09:13:49 +0000692let PPC970_Unit = 1 in { // FXU Operations.
Nate Begeman07aada82004-08-30 02:28:06 +0000693
694// XO-Form instructions. Arithmetic instructions that can set overflow bit
695//
Nate Begeman1d9d7422005-10-18 00:28:58 +0000696def ADD4 : XOForm_1<31, 266, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000697 "add $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000698 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000699def ADDC : XOForm_1<31, 10, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000700 "addc $rT, $rA, $rB", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000701 [(set GPRC:$rT, (addc GPRC:$rA, GPRC:$rB))]>,
702 PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000703def ADDE : XOForm_1<31, 138, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000704 "adde $rT, $rA, $rB", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000705 [(set GPRC:$rT, (adde GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000706def DIVW : XOForm_1<31, 491, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000707 "divw $rT, $rA, $rB", IntDivW,
Chris Lattner88d211f2006-03-12 09:13:49 +0000708 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000709 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000710def DIVWU : XOForm_1<31, 459, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000711 "divwu $rT, $rA, $rB", IntDivW,
Chris Lattner88d211f2006-03-12 09:13:49 +0000712 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000713 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000714def MULHW : XOForm_1<31, 75, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000715 "mulhw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000716 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000717def MULHWU : XOForm_1<31, 11, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000718 "mulhwu $rT, $rA, $rB", IntMulHWU,
Chris Lattner218a15d2005-09-02 21:18:00 +0000719 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000720def MULLW : XOForm_1<31, 235, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000721 "mullw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +0000722 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000723def SUBF : XOForm_1<31, 40, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000724 "subf $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +0000725 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000726def SUBFC : XOForm_1<31, 8, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000727 "subfc $rT, $rA, $rB", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000728 [(set GPRC:$rT, (subc GPRC:$rB, GPRC:$rA))]>,
729 PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000730def SUBFE : XOForm_1<31, 136, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000731 "subfe $rT, $rA, $rB", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000732 [(set GPRC:$rT, (sube GPRC:$rB, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000733def ADDME : XOForm_3<31, 234, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000734 "addme $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000735 [(set GPRC:$rT, (adde GPRC:$rA, immAllOnes))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000736def ADDZE : XOForm_3<31, 202, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000737 "addze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000738 [(set GPRC:$rT, (adde GPRC:$rA, 0))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000739def NEG : XOForm_3<31, 104, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000740 "neg $rT, $rA", IntGeneral,
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000741 [(set GPRC:$rT, (ineg GPRC:$rA))]>;
Nate Begeman551bf3f2006-02-17 05:43:56 +0000742def SUBFME : XOForm_3<31, 232, 0, (ops GPRC:$rT, GPRC:$rA),
743 "subfme $rT, $rA", IntGeneral,
744 [(set GPRC:$rT, (sube immAllOnes, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000745def SUBFZE : XOForm_3<31, 200, 0, (ops GPRC:$rT, GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +0000746 "subfze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +0000747 [(set GPRC:$rT, (sube 0, GPRC:$rA))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000748}
Nate Begeman07aada82004-08-30 02:28:06 +0000749
750// A-Form instructions. Most of the instructions executed in the FPU are of
751// this type.
752//
Chris Lattner88d211f2006-03-12 09:13:49 +0000753let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner14522e32005-04-19 05:21:30 +0000754def FMADD : AForm_1<63, 29,
Chris Lattner919c0322005-10-01 01:35:02 +0000755 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000756 "fmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000757 [(set F8RC:$FRT, (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000758 F8RC:$FRB))]>,
759 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000760def FMADDS : AForm_1<59, 29,
Chris Lattner919c0322005-10-01 01:35:02 +0000761 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000762 "fmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000763 [(set F4RC:$FRT, (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000764 F4RC:$FRB))]>,
765 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000766def FMSUB : AForm_1<63, 28,
Chris Lattner919c0322005-10-01 01:35:02 +0000767 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000768 "fmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000769 [(set F8RC:$FRT, (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000770 F8RC:$FRB))]>,
771 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000772def FMSUBS : AForm_1<59, 28,
Chris Lattner919c0322005-10-01 01:35:02 +0000773 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000774 "fmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000775 [(set F4RC:$FRT, (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +0000776 F4RC:$FRB))]>,
777 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000778def FNMADD : AForm_1<63, 31,
Chris Lattner919c0322005-10-01 01:35:02 +0000779 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000780 "fnmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000781 [(set F8RC:$FRT, (fneg (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000782 F8RC:$FRB)))]>,
783 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000784def FNMADDS : AForm_1<59, 31,
Chris Lattner919c0322005-10-01 01:35:02 +0000785 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000786 "fnmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000787 [(set F4RC:$FRT, (fneg (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000788 F4RC:$FRB)))]>,
789 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000790def FNMSUB : AForm_1<63, 30,
Chris Lattner919c0322005-10-01 01:35:02 +0000791 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000792 "fnmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000793 [(set F8RC:$FRT, (fneg (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000794 F8RC:$FRB)))]>,
795 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000796def FNMSUBS : AForm_1<59, 30,
Chris Lattner919c0322005-10-01 01:35:02 +0000797 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000798 "fnmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000799 [(set F4RC:$FRT, (fneg (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +0000800 F4RC:$FRB)))]>,
801 Requires<[FPContractions]>;
Chris Lattner43f07a42005-10-02 07:07:49 +0000802// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
803// having 4 of these, force the comparison to always be an 8-byte double (code
804// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner867940d2005-10-02 06:58:23 +0000805// and 4/8 byte forms for the result and operand type..
Chris Lattner43f07a42005-10-02 07:07:49 +0000806def FSELD : AForm_1<63, 23,
807 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000808 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +0000809 [(set F8RC:$FRT, (PPCfsel F8RC:$FRA,F8RC:$FRC,F8RC:$FRB))]>;
Chris Lattner43f07a42005-10-02 07:07:49 +0000810def FSELS : AForm_1<63, 23,
Chris Lattner867940d2005-10-02 06:58:23 +0000811 (ops F4RC:$FRT, F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000812 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +0000813 [(set F4RC:$FRT, (PPCfsel F8RC:$FRA,F4RC:$FRC,F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000814def FADD : AForm_2<63, 21,
Chris Lattner919c0322005-10-01 01:35:02 +0000815 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000816 "fadd $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000817 [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000818def FADDS : AForm_2<59, 21,
Chris Lattner919c0322005-10-01 01:35:02 +0000819 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000820 "fadds $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000821 [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000822def FDIV : AForm_2<63, 18,
Chris Lattner919c0322005-10-01 01:35:02 +0000823 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000824 "fdiv $FRT, $FRA, $FRB", FPDivD,
Chris Lattner919c0322005-10-01 01:35:02 +0000825 [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000826def FDIVS : AForm_2<59, 18,
Chris Lattner919c0322005-10-01 01:35:02 +0000827 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000828 "fdivs $FRT, $FRA, $FRB", FPDivS,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000829 [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000830def FMUL : AForm_3<63, 25,
Chris Lattner919c0322005-10-01 01:35:02 +0000831 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000832 "fmul $FRT, $FRA, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +0000833 [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000834def FMULS : AForm_3<59, 25,
Chris Lattner919c0322005-10-01 01:35:02 +0000835 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000836 "fmuls $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000837 [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000838def FSUB : AForm_2<63, 20,
Chris Lattner919c0322005-10-01 01:35:02 +0000839 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000840 "fsub $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000841 [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000842def FSUBS : AForm_2<59, 20,
Chris Lattner919c0322005-10-01 01:35:02 +0000843 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +0000844 "fsubs $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +0000845 [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000846}
Nate Begeman07aada82004-08-30 02:28:06 +0000847
Chris Lattner88d211f2006-03-12 09:13:49 +0000848let PPC970_Unit = 1 in { // FXU Operations.
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000849// M-Form instructions. rotate and mask instructions.
850//
Chris Lattner043870d2005-09-09 18:17:41 +0000851let isTwoAddress = 1, isCommutable = 1 in {
852// RLWIMI can be commuted if the rotate amount is zero.
Chris Lattner14522e32005-04-19 05:21:30 +0000853def RLWIMI : MForm_2<20,
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000854 (ops GPRC:$rA, GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
Jim Laskey53842142005-10-19 19:51:16 +0000855 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME", IntRotate,
Chris Lattnerfd977342006-03-13 05:15:10 +0000856 []>, PPC970_DGroup_Cracked;
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000857}
Chris Lattner14522e32005-04-19 05:21:30 +0000858def RLWINM : MForm_2<21,
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000859 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000860 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000861 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000862def RLWINMo : MForm_2<21,
Nate Begeman9f833d32005-04-12 00:10:02 +0000863 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000864 "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000865 []>, isDOT, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +0000866def RLWNM : MForm_2<23,
Nate Begemancd08e4c2005-04-09 20:09:12 +0000867 (ops GPRC:$rA, GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +0000868 "rlwnm $rA, $rS, $rB, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +0000869 []>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000870}
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000871
Chris Lattner3c0f9cc2006-03-20 06:15:45 +0000872
Chris Lattner2eb25172005-09-09 00:39:56 +0000873//===----------------------------------------------------------------------===//
Jim Laskeyf5395ce2005-12-16 22:45:29 +0000874// DWARF Pseudo Instructions
875//
876
Jim Laskeyabf6d172006-01-05 01:25:28 +0000877def DWARF_LOC : Pseudo<(ops i32imm:$line, i32imm:$col, i32imm:$file),
878 "; .loc $file, $line, $col",
Jim Laskeyf5395ce2005-12-16 22:45:29 +0000879 [(dwarf_loc (i32 imm:$line), (i32 imm:$col),
Jim Laskeyabf6d172006-01-05 01:25:28 +0000880 (i32 imm:$file))]>;
881
882def DWARF_LABEL : Pseudo<(ops i32imm:$id),
883 "\nLdebug_loc$id:",
884 [(dwarf_label (i32 imm:$id))]>;
Jim Laskeyf5395ce2005-12-16 22:45:29 +0000885
886//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +0000887// PowerPC Instruction Patterns
888//
889
Chris Lattner30e21a42005-09-26 22:20:16 +0000890// Arbitrary immediate support. Implement in terms of LIS/ORI.
891def : Pat<(i32 imm:$imm),
892 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner91da8622005-09-28 17:13:15 +0000893
894// Implement the 'not' operation with the NOR instruction.
895def NOT : Pat<(not GPRC:$in),
896 (NOR GPRC:$in, GPRC:$in)>;
897
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000898// ADD an arbitrary immediate.
899def : Pat<(add GPRC:$in, imm:$imm),
900 (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
901// OR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +0000902def : Pat<(or GPRC:$in, imm:$imm),
903 (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000904// XOR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +0000905def : Pat<(xor GPRC:$in, imm:$imm),
906 (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begeman551bf3f2006-02-17 05:43:56 +0000907// SUBFIC
Nate Begeman79691bc2006-03-17 22:41:37 +0000908def : Pat<(sub immSExt16:$imm, GPRC:$in),
Nate Begeman551bf3f2006-02-17 05:43:56 +0000909 (SUBFIC GPRC:$in, imm:$imm)>;
Chris Lattner8be1fa52005-10-19 01:38:02 +0000910
Chris Lattnere5cf1222006-01-09 23:20:37 +0000911// Return void support.
912def : Pat<(ret), (BLR)>;
913
Chris Lattner956f43c2006-06-16 20:22:01 +0000914// SHL/SRL
Chris Lattnerbd059822005-12-05 02:34:05 +0000915def : Pat<(shl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +0000916 (RLWINM GPRC:$in, imm:$imm, 0, (SHL32 imm:$imm))>;
Chris Lattnerbd059822005-12-05 02:34:05 +0000917def : Pat<(srl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +0000918 (RLWINM GPRC:$in, (SRL32 imm:$imm), imm:$imm, 31)>;
Nate Begeman2d5aff72005-10-19 18:42:01 +0000919
Nate Begeman35ef9132006-01-11 21:21:00 +0000920// ROTL
921def : Pat<(rotl GPRC:$in, GPRC:$sh),
922 (RLWNM GPRC:$in, GPRC:$sh, 0, 31)>;
923def : Pat<(rotl GPRC:$in, (i32 imm:$imm)),
924 (RLWINM GPRC:$in, imm:$imm, 0, 31)>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000925
926// Calls
927def : Pat<(PPCcall tglobaladdr:$dst),
928 (BL tglobaladdr:$dst)>;
929def : Pat<(PPCcall texternalsym:$dst),
930 (BL texternalsym:$dst)>;
931
Chris Lattner860e8862005-11-17 07:30:41 +0000932// Hi and Lo for Darwin Global Addresses.
Chris Lattnerd717b192005-12-11 07:45:47 +0000933def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
934def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
935def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
936def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Nate Begeman37efe672006-04-22 18:53:45 +0000937def : Pat<(PPChi tjumptable:$in, 0), (LIS tjumptable:$in)>;
938def : Pat<(PPClo tjumptable:$in, 0), (LI tjumptable:$in)>;
Chris Lattner490ad082005-11-17 17:52:01 +0000939def : Pat<(add GPRC:$in, (PPChi tglobaladdr:$g, 0)),
940 (ADDIS GPRC:$in, tglobaladdr:$g)>;
Nate Begeman28a6b022005-12-10 02:36:00 +0000941def : Pat<(add GPRC:$in, (PPChi tconstpool:$g, 0)),
942 (ADDIS GPRC:$in, tconstpool:$g)>;
Nate Begeman37efe672006-04-22 18:53:45 +0000943def : Pat<(add GPRC:$in, (PPChi tjumptable:$g, 0)),
944 (ADDIS GPRC:$in, tjumptable:$g)>;
Chris Lattner860e8862005-11-17 07:30:41 +0000945
Nate Begemana07da922005-12-14 22:54:33 +0000946// Fused negative multiply subtract, alternate pattern
947def : Pat<(fsub F8RC:$B, (fmul F8RC:$A, F8RC:$C)),
948 (FNMSUB F8RC:$A, F8RC:$C, F8RC:$B)>,
949 Requires<[FPContractions]>;
950def : Pat<(fsub F4RC:$B, (fmul F4RC:$A, F4RC:$C)),
951 (FNMSUBS F4RC:$A, F4RC:$C, F4RC:$B)>,
952 Requires<[FPContractions]>;
953
Chris Lattner4172b102005-12-06 02:10:38 +0000954// Standard shifts. These are represented separately from the real shifts above
955// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
956// amounts.
957def : Pat<(sra GPRC:$rS, GPRC:$rB),
958 (SRAW GPRC:$rS, GPRC:$rB)>;
959def : Pat<(srl GPRC:$rS, GPRC:$rB),
960 (SRW GPRC:$rS, GPRC:$rB)>;
961def : Pat<(shl GPRC:$rS, GPRC:$rB),
962 (SLW GPRC:$rS, GPRC:$rB)>;
963
Chris Lattner4e85e642006-06-20 00:39:56 +0000964def : Pat<(zextload iaddr:$src, i1),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000965 (LBZ iaddr:$src)>;
Chris Lattner4e85e642006-06-20 00:39:56 +0000966def : Pat<(zextload xaddr:$src, i1),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000967 (LBZX xaddr:$src)>;
Chris Lattner4e85e642006-06-20 00:39:56 +0000968def : Pat<(extload iaddr:$src, i1),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000969 (LBZ iaddr:$src)>;
Chris Lattner4e85e642006-06-20 00:39:56 +0000970def : Pat<(extload xaddr:$src, i1),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000971 (LBZX xaddr:$src)>;
Chris Lattner4e85e642006-06-20 00:39:56 +0000972def : Pat<(extload iaddr:$src, i8),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000973 (LBZ iaddr:$src)>;
Chris Lattner4e85e642006-06-20 00:39:56 +0000974def : Pat<(extload xaddr:$src, i8),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000975 (LBZX xaddr:$src)>;
Chris Lattner4e85e642006-06-20 00:39:56 +0000976def : Pat<(extload iaddr:$src, i16),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000977 (LHZ iaddr:$src)>;
Chris Lattner4e85e642006-06-20 00:39:56 +0000978def : Pat<(extload xaddr:$src, i16),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000979 (LHZX xaddr:$src)>;
Chris Lattner4e85e642006-06-20 00:39:56 +0000980def : Pat<(extload iaddr:$src, f32),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000981 (FMRSD (LFS iaddr:$src))>;
Chris Lattner4e85e642006-06-20 00:39:56 +0000982def : Pat<(extload xaddr:$src, f32),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000983 (FMRSD (LFSX xaddr:$src))>;
984
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000985include "PPCInstrAltivec.td"
Chris Lattner956f43c2006-06-16 20:22:01 +0000986include "PPCInstr64Bit.td"