blob: 92e2299ec62fa5166639d69f5a7f9219e1866355 [file] [log] [blame]
Evan Chengc6fe3332010-03-02 02:38:24 +00001//===-- MachineCSE.cpp - Machine Common Subexpression Elimination Pass ----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This pass performs global common subexpression elimination on machine
Evan Chengc5bbba12010-03-02 19:02:27 +000011// instructions using a scoped hash table based value numbering scheme. It
Evan Chengc6fe3332010-03-02 02:38:24 +000012// must be run while the machine function is still in SSA form.
13//
14//===----------------------------------------------------------------------===//
15
16#define DEBUG_TYPE "machine-cse"
17#include "llvm/CodeGen/Passes.h"
18#include "llvm/CodeGen/MachineDominators.h"
19#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng6ba95542010-03-03 02:48:20 +000020#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chenga5f32cb2010-03-04 21:18:08 +000021#include "llvm/Analysis/AliasAnalysis.h"
Evan Cheng6ba95542010-03-03 02:48:20 +000022#include "llvm/Target/TargetInstrInfo.h"
Evan Cheng31156982010-04-21 00:21:07 +000023#include "llvm/ADT/DenseMap.h"
Evan Chengc6fe3332010-03-02 02:38:24 +000024#include "llvm/ADT/ScopedHashTable.h"
25#include "llvm/ADT/Statistic.h"
Evan Cheng835810b2010-05-21 21:22:19 +000026#include "llvm/Support/CommandLine.h"
Evan Chengc6fe3332010-03-02 02:38:24 +000027#include "llvm/Support/Debug.h"
28
29using namespace llvm;
30
Evan Cheng16b48b82010-03-03 21:20:05 +000031STATISTIC(NumCoalesces, "Number of copies coalesced");
32STATISTIC(NumCSEs, "Number of common subexpression eliminated");
Evan Cheng2b4e7272010-06-04 23:28:13 +000033STATISTIC(NumPhysCSEs, "Number of phyreg defining common subexpr eliminated");
Bob Wilson38441732010-06-03 18:28:31 +000034
Evan Chengc6fe3332010-03-02 02:38:24 +000035namespace {
36 class MachineCSE : public MachineFunctionPass {
Evan Cheng6ba95542010-03-03 02:48:20 +000037 const TargetInstrInfo *TII;
Evan Chengb3958e82010-03-04 01:33:55 +000038 const TargetRegisterInfo *TRI;
Evan Chenga5f32cb2010-03-04 21:18:08 +000039 AliasAnalysis *AA;
Evan Cheng31f94c72010-03-09 03:21:12 +000040 MachineDominatorTree *DT;
41 MachineRegisterInfo *MRI;
Evan Chengc6fe3332010-03-02 02:38:24 +000042 public:
43 static char ID; // Pass identification
Owen Anderson90c579d2010-08-06 18:33:48 +000044 MachineCSE() : MachineFunctionPass(ID), LookAheadLimit(5), CurrVN(0) {}
Evan Chengc6fe3332010-03-02 02:38:24 +000045
46 virtual bool runOnMachineFunction(MachineFunction &MF);
47
48 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
49 AU.setPreservesCFG();
50 MachineFunctionPass::getAnalysisUsage(AU);
Evan Chenga5f32cb2010-03-04 21:18:08 +000051 AU.addRequired<AliasAnalysis>();
Evan Cheng65424162010-08-17 20:57:42 +000052 AU.addPreservedID(MachineLoopInfoID);
Evan Chengc6fe3332010-03-02 02:38:24 +000053 AU.addRequired<MachineDominatorTree>();
54 AU.addPreserved<MachineDominatorTree>();
55 }
56
57 private:
Evan Cheng835810b2010-05-21 21:22:19 +000058 const unsigned LookAheadLimit;
Evan Cheng31156982010-04-21 00:21:07 +000059 typedef ScopedHashTableScope<MachineInstr*, unsigned,
60 MachineInstrExpressionTrait> ScopeType;
61 DenseMap<MachineBasicBlock*, ScopeType*> ScopeMap;
Evan Cheng05bdcbb2010-03-03 23:27:36 +000062 ScopedHashTable<MachineInstr*, unsigned, MachineInstrExpressionTrait> VNT;
Evan Cheng16b48b82010-03-03 21:20:05 +000063 SmallVector<MachineInstr*, 64> Exps;
Evan Cheng31156982010-04-21 00:21:07 +000064 unsigned CurrVN;
Evan Cheng16b48b82010-03-03 21:20:05 +000065
Evan Chenga5f32cb2010-03-04 21:18:08 +000066 bool PerformTrivialCoalescing(MachineInstr *MI, MachineBasicBlock *MBB);
Evan Chengb3958e82010-03-04 01:33:55 +000067 bool isPhysDefTriviallyDead(unsigned Reg,
68 MachineBasicBlock::const_iterator I,
Evan Cheng835810b2010-05-21 21:22:19 +000069 MachineBasicBlock::const_iterator E) const ;
70 bool hasLivePhysRegDefUse(const MachineInstr *MI,
71 const MachineBasicBlock *MBB,
72 unsigned &PhysDef) const;
73 bool PhysRegDefReaches(MachineInstr *CSMI, MachineInstr *MI,
74 unsigned PhysDef) const;
Evan Chenga5f32cb2010-03-04 21:18:08 +000075 bool isCSECandidate(MachineInstr *MI);
Evan Cheng2938a002010-03-10 02:12:03 +000076 bool isProfitableToCSE(unsigned CSReg, unsigned Reg,
77 MachineInstr *CSMI, MachineInstr *MI);
Evan Cheng31156982010-04-21 00:21:07 +000078 void EnterScope(MachineBasicBlock *MBB);
79 void ExitScope(MachineBasicBlock *MBB);
80 bool ProcessBlock(MachineBasicBlock *MBB);
81 void ExitScopeIfDone(MachineDomTreeNode *Node,
82 DenseMap<MachineDomTreeNode*, unsigned> &OpenChildren,
83 DenseMap<MachineDomTreeNode*, MachineDomTreeNode*> &ParentMap);
84 bool PerformCSE(MachineDomTreeNode *Node);
Evan Chengc6fe3332010-03-02 02:38:24 +000085 };
86} // end anonymous namespace
87
88char MachineCSE::ID = 0;
Owen Andersond13db2c2010-07-21 22:09:45 +000089INITIALIZE_PASS(MachineCSE, "machine-cse",
90 "Machine Common Subexpression Elimination", false, false);
Evan Chengc6fe3332010-03-02 02:38:24 +000091
92FunctionPass *llvm::createMachineCSEPass() { return new MachineCSE(); }
93
Evan Cheng6ba95542010-03-03 02:48:20 +000094bool MachineCSE::PerformTrivialCoalescing(MachineInstr *MI,
95 MachineBasicBlock *MBB) {
96 bool Changed = false;
97 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
98 MachineOperand &MO = MI->getOperand(i);
Evan Cheng16b48b82010-03-03 21:20:05 +000099 if (!MO.isReg() || !MO.isUse())
100 continue;
101 unsigned Reg = MO.getReg();
102 if (!Reg || TargetRegisterInfo::isPhysicalRegister(Reg))
103 continue;
104 if (!MRI->hasOneUse(Reg))
105 // Only coalesce single use copies. This ensure the copy will be
106 // deleted.
107 continue;
108 MachineInstr *DefMI = MRI->getVRegDef(Reg);
109 if (DefMI->getParent() != MBB)
110 continue;
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +0000111 if (!DefMI->isCopy())
112 continue;
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000113 unsigned SrcReg = DefMI->getOperand(1).getReg();
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +0000114 if (!TargetRegisterInfo::isVirtualRegister(SrcReg))
115 continue;
116 if (DefMI->getOperand(0).getSubReg() || DefMI->getOperand(1).getSubReg())
117 continue;
118 const TargetRegisterClass *SRC = MRI->getRegClass(SrcReg);
119 const TargetRegisterClass *RC = MRI->getRegClass(Reg);
120 const TargetRegisterClass *NewRC = getCommonSubClass(RC, SRC);
121 if (!NewRC)
122 continue;
123 DEBUG(dbgs() << "Coalescing: " << *DefMI);
124 DEBUG(dbgs() << "*** to: " << *MI);
125 MO.setReg(SrcReg);
126 MRI->clearKillFlags(SrcReg);
127 if (NewRC != SRC)
128 MRI->setRegClass(SrcReg, NewRC);
129 DefMI->eraseFromParent();
130 ++NumCoalesces;
131 Changed = true;
Evan Cheng6ba95542010-03-03 02:48:20 +0000132 }
133
134 return Changed;
135}
136
Evan Cheng835810b2010-05-21 21:22:19 +0000137bool
138MachineCSE::isPhysDefTriviallyDead(unsigned Reg,
139 MachineBasicBlock::const_iterator I,
140 MachineBasicBlock::const_iterator E) const {
Eric Christophere81d0102010-05-21 23:40:03 +0000141 unsigned LookAheadLeft = LookAheadLimit;
Evan Cheng112e5e72010-03-23 20:33:48 +0000142 while (LookAheadLeft) {
Evan Cheng22504252010-03-24 01:50:28 +0000143 // Skip over dbg_value's.
144 while (I != E && I->isDebugValue())
145 ++I;
146
Evan Chengb3958e82010-03-04 01:33:55 +0000147 if (I == E)
148 // Reached end of block, register is obviously dead.
149 return true;
150
Evan Chengb3958e82010-03-04 01:33:55 +0000151 bool SeenDef = false;
152 for (unsigned i = 0, e = I->getNumOperands(); i != e; ++i) {
153 const MachineOperand &MO = I->getOperand(i);
154 if (!MO.isReg() || !MO.getReg())
155 continue;
156 if (!TRI->regsOverlap(MO.getReg(), Reg))
157 continue;
158 if (MO.isUse())
Evan Cheng835810b2010-05-21 21:22:19 +0000159 // Found a use!
Evan Chengb3958e82010-03-04 01:33:55 +0000160 return false;
161 SeenDef = true;
162 }
163 if (SeenDef)
164 // See a def of Reg (or an alias) before encountering any use, it's
165 // trivially dead.
166 return true;
Evan Cheng112e5e72010-03-23 20:33:48 +0000167
168 --LookAheadLeft;
Evan Chengb3958e82010-03-04 01:33:55 +0000169 ++I;
170 }
171 return false;
172}
173
Evan Cheng2938a002010-03-10 02:12:03 +0000174/// hasLivePhysRegDefUse - Return true if the specified instruction read / write
Evan Cheng835810b2010-05-21 21:22:19 +0000175/// physical registers (except for dead defs of physical registers). It also
Evan Cheng2b4e7272010-06-04 23:28:13 +0000176/// returns the physical register def by reference if it's the only one and the
177/// instruction does not uses a physical register.
Evan Cheng835810b2010-05-21 21:22:19 +0000178bool MachineCSE::hasLivePhysRegDefUse(const MachineInstr *MI,
179 const MachineBasicBlock *MBB,
180 unsigned &PhysDef) const {
181 PhysDef = 0;
Evan Cheng6ba95542010-03-03 02:48:20 +0000182 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
Evan Cheng835810b2010-05-21 21:22:19 +0000183 const MachineOperand &MO = MI->getOperand(i);
Evan Cheng6ba95542010-03-03 02:48:20 +0000184 if (!MO.isReg())
185 continue;
186 unsigned Reg = MO.getReg();
187 if (!Reg)
188 continue;
Evan Cheng835810b2010-05-21 21:22:19 +0000189 if (TargetRegisterInfo::isVirtualRegister(Reg))
190 continue;
Evan Cheng2b4e7272010-06-04 23:28:13 +0000191 if (MO.isUse()) {
Evan Cheng835810b2010-05-21 21:22:19 +0000192 // Can't touch anything to read a physical register.
Evan Cheng2b4e7272010-06-04 23:28:13 +0000193 PhysDef = 0;
Evan Cheng835810b2010-05-21 21:22:19 +0000194 return true;
Evan Cheng2b4e7272010-06-04 23:28:13 +0000195 }
Evan Cheng835810b2010-05-21 21:22:19 +0000196 if (MO.isDead())
197 // If the def is dead, it's ok.
198 continue;
199 // Ok, this is a physical register def that's not marked "dead". That's
200 // common since this pass is run before livevariables. We can scan
201 // forward a few instructions and check if it is obviously dead.
202 if (PhysDef) {
203 // Multiple physical register defs. These are rare, forget about it.
204 PhysDef = 0;
205 return true;
Evan Chengb3958e82010-03-04 01:33:55 +0000206 }
Evan Cheng835810b2010-05-21 21:22:19 +0000207 PhysDef = Reg;
Evan Chengb3958e82010-03-04 01:33:55 +0000208 }
209
210 if (PhysDef) {
Evan Cheng835810b2010-05-21 21:22:19 +0000211 MachineBasicBlock::const_iterator I = MI; I = llvm::next(I);
Evan Chengb3958e82010-03-04 01:33:55 +0000212 if (!isPhysDefTriviallyDead(PhysDef, I, MBB->end()))
Evan Cheng6ba95542010-03-03 02:48:20 +0000213 return true;
Evan Chengc6fe3332010-03-02 02:38:24 +0000214 }
215 return false;
216}
217
Evan Cheng835810b2010-05-21 21:22:19 +0000218bool MachineCSE::PhysRegDefReaches(MachineInstr *CSMI, MachineInstr *MI,
219 unsigned PhysDef) const {
220 // For now conservatively returns false if the common subexpression is
221 // not in the same basic block as the given instruction.
222 MachineBasicBlock *MBB = MI->getParent();
223 if (CSMI->getParent() != MBB)
224 return false;
225 MachineBasicBlock::const_iterator I = CSMI; I = llvm::next(I);
226 MachineBasicBlock::const_iterator E = MI;
227 unsigned LookAheadLeft = LookAheadLimit;
228 while (LookAheadLeft) {
229 // Skip over dbg_value's.
230 while (I != E && I->isDebugValue())
231 ++I;
232
233 if (I == E)
234 return true;
235 if (I->modifiesRegister(PhysDef, TRI))
236 return false;
237
238 --LookAheadLeft;
239 ++I;
240 }
241
242 return false;
243}
244
Evan Chenga5f32cb2010-03-04 21:18:08 +0000245bool MachineCSE::isCSECandidate(MachineInstr *MI) {
Evan Cheng51960182010-03-08 23:49:12 +0000246 if (MI->isLabel() || MI->isPHI() || MI->isImplicitDef() ||
Dale Johannesene68ea062010-03-11 02:10:24 +0000247 MI->isKill() || MI->isInlineAsm() || MI->isDebugValue())
Evan Cheng51960182010-03-08 23:49:12 +0000248 return false;
249
Evan Cheng2938a002010-03-10 02:12:03 +0000250 // Ignore copies.
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000251 if (MI->isCopyLike())
Evan Chenga5f32cb2010-03-04 21:18:08 +0000252 return false;
253
254 // Ignore stuff that we obviously can't move.
255 const TargetInstrDesc &TID = MI->getDesc();
256 if (TID.mayStore() || TID.isCall() || TID.isTerminator() ||
257 TID.hasUnmodeledSideEffects())
258 return false;
259
260 if (TID.mayLoad()) {
261 // Okay, this instruction does a load. As a refinement, we allow the target
262 // to decide whether the loaded value is actually a constant. If so, we can
263 // actually use it as a load.
264 if (!MI->isInvariantLoad(AA))
265 // FIXME: we should be able to hoist loads with no other side effects if
266 // there are no other instructions which can change memory in this loop.
267 // This is a trivial form of alias analysis.
268 return false;
269 }
270 return true;
271}
272
Evan Cheng31f94c72010-03-09 03:21:12 +0000273/// isProfitableToCSE - Return true if it's profitable to eliminate MI with a
274/// common expression that defines Reg.
Evan Cheng2938a002010-03-10 02:12:03 +0000275bool MachineCSE::isProfitableToCSE(unsigned CSReg, unsigned Reg,
276 MachineInstr *CSMI, MachineInstr *MI) {
277 // FIXME: Heuristics that works around the lack the live range splitting.
278
279 // Heuristics #1: Don't cse "cheap" computating if the def is not local or in an
280 // immediate predecessor. We don't want to increase register pressure and end up
281 // causing other computation to be spilled.
282 if (MI->getDesc().isAsCheapAsAMove()) {
283 MachineBasicBlock *CSBB = CSMI->getParent();
284 MachineBasicBlock *BB = MI->getParent();
285 if (CSBB != BB &&
286 find(CSBB->succ_begin(), CSBB->succ_end(), BB) == CSBB->succ_end())
287 return false;
288 }
289
290 // Heuristics #2: If the expression doesn't not use a vr and the only use
291 // of the redundant computation are copies, do not cse.
292 bool HasVRegUse = false;
293 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
294 const MachineOperand &MO = MI->getOperand(i);
295 if (MO.isReg() && MO.isUse() && MO.getReg() &&
296 TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
297 HasVRegUse = true;
298 break;
299 }
300 }
301 if (!HasVRegUse) {
302 bool HasNonCopyUse = false;
303 for (MachineRegisterInfo::use_nodbg_iterator I = MRI->use_nodbg_begin(Reg),
304 E = MRI->use_nodbg_end(); I != E; ++I) {
305 MachineInstr *Use = &*I;
306 // Ignore copies.
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000307 if (!Use->isCopyLike()) {
Evan Cheng2938a002010-03-10 02:12:03 +0000308 HasNonCopyUse = true;
309 break;
310 }
311 }
312 if (!HasNonCopyUse)
313 return false;
314 }
315
316 // Heuristics #3: If the common subexpression is used by PHIs, do not reuse
317 // it unless the defined value is already used in the BB of the new use.
Evan Cheng31f94c72010-03-09 03:21:12 +0000318 bool HasPHI = false;
319 SmallPtrSet<MachineBasicBlock*, 4> CSBBs;
Evan Cheng2938a002010-03-10 02:12:03 +0000320 for (MachineRegisterInfo::use_nodbg_iterator I = MRI->use_nodbg_begin(CSReg),
Evan Cheng31f94c72010-03-09 03:21:12 +0000321 E = MRI->use_nodbg_end(); I != E; ++I) {
322 MachineInstr *Use = &*I;
323 HasPHI |= Use->isPHI();
324 CSBBs.insert(Use->getParent());
325 }
326
327 if (!HasPHI)
328 return true;
329 return CSBBs.count(MI->getParent());
330}
331
Evan Cheng31156982010-04-21 00:21:07 +0000332void MachineCSE::EnterScope(MachineBasicBlock *MBB) {
333 DEBUG(dbgs() << "Entering: " << MBB->getName() << '\n');
334 ScopeType *Scope = new ScopeType(VNT);
335 ScopeMap[MBB] = Scope;
336}
337
338void MachineCSE::ExitScope(MachineBasicBlock *MBB) {
339 DEBUG(dbgs() << "Exiting: " << MBB->getName() << '\n');
340 DenseMap<MachineBasicBlock*, ScopeType*>::iterator SI = ScopeMap.find(MBB);
341 assert(SI != ScopeMap.end());
342 ScopeMap.erase(SI);
343 delete SI->second;
344}
345
346bool MachineCSE::ProcessBlock(MachineBasicBlock *MBB) {
Evan Cheng6ba95542010-03-03 02:48:20 +0000347 bool Changed = false;
348
Evan Cheng31f94c72010-03-09 03:21:12 +0000349 SmallVector<std::pair<unsigned, unsigned>, 8> CSEPairs;
Evan Cheng16b48b82010-03-03 21:20:05 +0000350 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end(); I != E; ) {
Evan Cheng6ba95542010-03-03 02:48:20 +0000351 MachineInstr *MI = &*I;
Evan Cheng16b48b82010-03-03 21:20:05 +0000352 ++I;
Evan Chenga5f32cb2010-03-04 21:18:08 +0000353
354 if (!isCSECandidate(MI))
Evan Cheng6ba95542010-03-03 02:48:20 +0000355 continue;
Evan Cheng6ba95542010-03-03 02:48:20 +0000356
Evan Cheng2b4e7272010-06-04 23:28:13 +0000357 bool DefPhys = false;
Evan Cheng6ba95542010-03-03 02:48:20 +0000358 bool FoundCSE = VNT.count(MI);
359 if (!FoundCSE) {
360 // Look for trivial copy coalescing opportunities.
Evan Chengdb8771a2010-04-02 02:21:24 +0000361 if (PerformTrivialCoalescing(MI, MBB)) {
362 // After coalescing MI itself may become a copy.
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000363 if (MI->isCopyLike())
Evan Chengdb8771a2010-04-02 02:21:24 +0000364 continue;
Evan Cheng6ba95542010-03-03 02:48:20 +0000365 FoundCSE = VNT.count(MI);
Evan Chengdb8771a2010-04-02 02:21:24 +0000366 }
Evan Cheng6ba95542010-03-03 02:48:20 +0000367 }
Evan Chengb3958e82010-03-04 01:33:55 +0000368 // FIXME: commute commutable instructions?
Evan Cheng6ba95542010-03-03 02:48:20 +0000369
Evan Cheng67bda722010-03-03 23:59:08 +0000370 // If the instruction defines a physical register and the value *may* be
371 // used, then it's not safe to replace it with a common subexpression.
Evan Cheng835810b2010-05-21 21:22:19 +0000372 unsigned PhysDef = 0;
373 if (FoundCSE && hasLivePhysRegDefUse(MI, MBB, PhysDef)) {
Evan Cheng67bda722010-03-03 23:59:08 +0000374 FoundCSE = false;
375
Evan Cheng835810b2010-05-21 21:22:19 +0000376 // ... Unless the CS is local and it also defines the physical register
377 // which is not clobbered in between.
Evan Cheng2b4e7272010-06-04 23:28:13 +0000378 if (PhysDef) {
Evan Cheng835810b2010-05-21 21:22:19 +0000379 unsigned CSVN = VNT.lookup(MI);
380 MachineInstr *CSMI = Exps[CSVN];
Evan Cheng2b4e7272010-06-04 23:28:13 +0000381 if (PhysRegDefReaches(CSMI, MI, PhysDef)) {
Evan Cheng835810b2010-05-21 21:22:19 +0000382 FoundCSE = true;
Evan Cheng2b4e7272010-06-04 23:28:13 +0000383 DefPhys = true;
384 }
Evan Cheng835810b2010-05-21 21:22:19 +0000385 }
386 }
387
Evan Cheng16b48b82010-03-03 21:20:05 +0000388 if (!FoundCSE) {
389 VNT.insert(MI, CurrVN++);
390 Exps.push_back(MI);
391 continue;
392 }
393
394 // Found a common subexpression, eliminate it.
395 unsigned CSVN = VNT.lookup(MI);
396 MachineInstr *CSMI = Exps[CSVN];
397 DEBUG(dbgs() << "Examining: " << *MI);
398 DEBUG(dbgs() << "*** Found a common subexpression: " << *CSMI);
Evan Cheng31f94c72010-03-09 03:21:12 +0000399
400 // Check if it's profitable to perform this CSE.
401 bool DoCSE = true;
Evan Cheng16b48b82010-03-03 21:20:05 +0000402 unsigned NumDefs = MI->getDesc().getNumDefs();
403 for (unsigned i = 0, e = MI->getNumOperands(); NumDefs && i != e; ++i) {
404 MachineOperand &MO = MI->getOperand(i);
405 if (!MO.isReg() || !MO.isDef())
406 continue;
407 unsigned OldReg = MO.getReg();
408 unsigned NewReg = CSMI->getOperand(i).getReg();
Evan Cheng6cc1aea2010-03-06 01:14:19 +0000409 if (OldReg == NewReg)
410 continue;
411 assert(TargetRegisterInfo::isVirtualRegister(OldReg) &&
Evan Cheng16b48b82010-03-03 21:20:05 +0000412 TargetRegisterInfo::isVirtualRegister(NewReg) &&
413 "Do not CSE physical register defs!");
Evan Cheng2938a002010-03-10 02:12:03 +0000414 if (!isProfitableToCSE(NewReg, OldReg, CSMI, MI)) {
Evan Cheng31f94c72010-03-09 03:21:12 +0000415 DoCSE = false;
416 break;
417 }
418 CSEPairs.push_back(std::make_pair(OldReg, NewReg));
Evan Cheng16b48b82010-03-03 21:20:05 +0000419 --NumDefs;
420 }
Evan Cheng31f94c72010-03-09 03:21:12 +0000421
422 // Actually perform the elimination.
423 if (DoCSE) {
Dan Gohman49b45892010-05-13 19:24:00 +0000424 for (unsigned i = 0, e = CSEPairs.size(); i != e; ++i) {
Evan Cheng31f94c72010-03-09 03:21:12 +0000425 MRI->replaceRegWith(CSEPairs[i].first, CSEPairs[i].second);
Dan Gohman49b45892010-05-13 19:24:00 +0000426 MRI->clearKillFlags(CSEPairs[i].second);
427 }
Evan Cheng31f94c72010-03-09 03:21:12 +0000428 MI->eraseFromParent();
429 ++NumCSEs;
Evan Cheng2b4e7272010-06-04 23:28:13 +0000430 if (DefPhys)
431 ++NumPhysCSEs;
Evan Cheng31f94c72010-03-09 03:21:12 +0000432 } else {
433 DEBUG(dbgs() << "*** Not profitable, avoid CSE!\n");
434 VNT.insert(MI, CurrVN++);
435 Exps.push_back(MI);
436 }
437 CSEPairs.clear();
Evan Cheng6ba95542010-03-03 02:48:20 +0000438 }
439
Evan Cheng31156982010-04-21 00:21:07 +0000440 return Changed;
441}
442
443/// ExitScopeIfDone - Destroy scope for the MBB that corresponds to the given
444/// dominator tree node if its a leaf or all of its children are done. Walk
445/// up the dominator tree to destroy ancestors which are now done.
446void
447MachineCSE::ExitScopeIfDone(MachineDomTreeNode *Node,
448 DenseMap<MachineDomTreeNode*, unsigned> &OpenChildren,
449 DenseMap<MachineDomTreeNode*, MachineDomTreeNode*> &ParentMap) {
450 if (OpenChildren[Node])
451 return;
452
453 // Pop scope.
454 ExitScope(Node->getBlock());
455
456 // Now traverse upwards to pop ancestors whose offsprings are all done.
457 while (MachineDomTreeNode *Parent = ParentMap[Node]) {
458 unsigned Left = --OpenChildren[Parent];
459 if (Left != 0)
460 break;
461 ExitScope(Parent->getBlock());
462 Node = Parent;
463 }
464}
465
466bool MachineCSE::PerformCSE(MachineDomTreeNode *Node) {
467 SmallVector<MachineDomTreeNode*, 32> Scopes;
468 SmallVector<MachineDomTreeNode*, 8> WorkList;
469 DenseMap<MachineDomTreeNode*, MachineDomTreeNode*> ParentMap;
470 DenseMap<MachineDomTreeNode*, unsigned> OpenChildren;
471
472 // Perform a DFS walk to determine the order of visit.
473 WorkList.push_back(Node);
474 do {
475 Node = WorkList.pop_back_val();
476 Scopes.push_back(Node);
477 const std::vector<MachineDomTreeNode*> &Children = Node->getChildren();
478 unsigned NumChildren = Children.size();
479 OpenChildren[Node] = NumChildren;
480 for (unsigned i = 0; i != NumChildren; ++i) {
481 MachineDomTreeNode *Child = Children[i];
482 ParentMap[Child] = Node;
483 WorkList.push_back(Child);
484 }
485 } while (!WorkList.empty());
486
487 // Now perform CSE.
488 bool Changed = false;
489 for (unsigned i = 0, e = Scopes.size(); i != e; ++i) {
490 MachineDomTreeNode *Node = Scopes[i];
491 MachineBasicBlock *MBB = Node->getBlock();
492 EnterScope(MBB);
493 Changed |= ProcessBlock(MBB);
494 // If it's a leaf node, it's done. Traverse upwards to pop ancestors.
495 ExitScopeIfDone(Node, OpenChildren, ParentMap);
496 }
Evan Cheng6ba95542010-03-03 02:48:20 +0000497
498 return Changed;
499}
500
Evan Chengc6fe3332010-03-02 02:38:24 +0000501bool MachineCSE::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng6ba95542010-03-03 02:48:20 +0000502 TII = MF.getTarget().getInstrInfo();
Evan Chengb3958e82010-03-04 01:33:55 +0000503 TRI = MF.getTarget().getRegisterInfo();
Evan Cheng6ba95542010-03-03 02:48:20 +0000504 MRI = &MF.getRegInfo();
Evan Chenga5f32cb2010-03-04 21:18:08 +0000505 AA = &getAnalysis<AliasAnalysis>();
Evan Cheng31f94c72010-03-09 03:21:12 +0000506 DT = &getAnalysis<MachineDominatorTree>();
Evan Cheng31156982010-04-21 00:21:07 +0000507 return PerformCSE(DT->getRootNode());
Evan Chengc6fe3332010-03-02 02:38:24 +0000508}