blob: f36a49e9434a3760d251c8776c4e33f687ce497d [file] [log] [blame]
Anton Korobeynikovd4022c32009-05-29 23:41:08 +00001//===- ARMInstrThumb2.td - Thumb2 support for ARM -------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb2 instruction set.
11//
12//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +000013
Evan Cheng06e16582009-07-10 01:54:42 +000014// IT block predicate field
15def it_pred : Operand<i32> {
Johnny Chen9d3acaa2010-03-02 17:57:15 +000016 let PrintMethod = "printMandatoryPredicateOperand";
Evan Cheng06e16582009-07-10 01:54:42 +000017}
18
19// IT block condition mask
20def it_mask : Operand<i32> {
21 let PrintMethod = "printThumbITMask";
22}
23
Anton Korobeynikov52237112009-06-17 18:13:58 +000024// Shifted operands. No register controlled shifts for Thumb2.
25// Note: We do not support rrx shifted operands yet.
26def t2_so_reg : Operand<i32>, // reg imm
Evan Cheng9cb9e672009-06-27 02:26:13 +000027 ComplexPattern<i32, 2, "SelectT2ShifterOperandReg",
Anton Korobeynikov52237112009-06-17 18:13:58 +000028 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +000029 let EncoderMethod = "getT2SORegOpValue";
Evan Cheng9cb9e672009-06-27 02:26:13 +000030 let PrintMethod = "printT2SOOperand";
Jim Grosbach6ccfc502010-07-30 02:41:01 +000031 let MIOperandInfo = (ops rGPR, i32imm);
Anton Korobeynikov52237112009-06-17 18:13:58 +000032}
33
Evan Chengf49810c2009-06-23 17:48:47 +000034// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value
35def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000036 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000037}]>;
38
Evan Chengf49810c2009-06-23 17:48:47 +000039// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value
40def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000041 return CurDAG->getTargetConstant(-((int)N->getZExtValue()), MVT::i32);
Evan Chengf49810c2009-06-23 17:48:47 +000042}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000043
Evan Chengf49810c2009-06-23 17:48:47 +000044// t2_so_imm - Match a 32-bit immediate operand, which is an
45// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit
Bob Wilson09989942011-02-07 17:43:06 +000046// immediate splatted into multiple bytes of the word.
Jim Grosbach6b8f1e32011-06-27 23:54:06 +000047def t2_so_imm_asmoperand : AsmOperandClass { let Name = "T2SOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +000048def t2_so_imm : Operand<i32>, ImmLeaf<i32, [{
49 return ARM_AM::getT2SOImmVal(Imm) != -1;
50 }]> {
Jim Grosbach6b8f1e32011-06-27 23:54:06 +000051 let ParserMatchClass = t2_so_imm_asmoperand;
Chris Lattner2ac19022010-11-15 05:19:05 +000052 let EncoderMethod = "getT2SOImmOpValue";
Owen Anderson5de6d842010-11-12 21:12:40 +000053}
Anton Korobeynikov52237112009-06-17 18:13:58 +000054
Jim Grosbach64171712010-02-16 21:07:46 +000055// t2_so_imm_not - Match an immediate that is a complement
Evan Chengf49810c2009-06-23 17:48:47 +000056// of a t2_so_imm.
57def t2_so_imm_not : Operand<i32>,
58 PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000059 return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1;
60}], t2_so_imm_not_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000061
62// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm.
63def t2_so_imm_neg : Operand<i32>,
64 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +000065 return ARM_AM::getT2SOImmVal(-((uint32_t)N->getZExtValue())) != -1;
Evan Chenge7cbe412009-07-08 21:03:57 +000066}], t2_so_imm_neg_XFORM>;
Evan Chengf49810c2009-06-23 17:48:47 +000067
Evan Chenga67efd12009-06-23 19:39:13 +000068/// imm1_31 predicate - True if the 32-bit immediate is in the range [1,31].
Eric Christopher8f232d32011-04-28 05:49:04 +000069def imm1_31 : ImmLeaf<i32, [{
70 return (int32_t)Imm >= 1 && (int32_t)Imm < 32;
Evan Chenga67efd12009-06-23 19:39:13 +000071}]>;
72
Evan Chengf49810c2009-06-23 17:48:47 +000073/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095].
Evan Cheng86198642009-08-07 00:34:42 +000074def imm0_4095 : Operand<i32>,
Eric Christopher8f232d32011-04-28 05:49:04 +000075 ImmLeaf<i32, [{
76 return Imm >= 0 && Imm < 4096;
Evan Chengf49810c2009-06-23 17:48:47 +000077}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000078
Jim Grosbach64171712010-02-16 21:07:46 +000079def imm0_4095_neg : PatLeaf<(i32 imm), [{
80 return (uint32_t)(-N->getZExtValue()) < 4096;
81}], imm_neg_XFORM>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000082
Evan Chengfa2ea1a2009-08-04 01:41:15 +000083def imm0_255_neg : PatLeaf<(i32 imm), [{
84 return (uint32_t)(-N->getZExtValue()) < 255;
Jim Grosbach64171712010-02-16 21:07:46 +000085}], imm_neg_XFORM>;
Evan Chengfa2ea1a2009-08-04 01:41:15 +000086
Jim Grosbach502e0aa2010-07-14 17:45:16 +000087def imm0_255_not : PatLeaf<(i32 imm), [{
88 return (uint32_t)(~N->getZExtValue()) < 255;
89}], imm_comp_XFORM>;
90
Andrew Trickd49ffe82011-04-29 14:18:15 +000091def lo5AllOne : PatLeaf<(i32 imm), [{
92 // Returns true if all low 5-bits are 1.
93 return (((uint32_t)N->getZExtValue()) & 0x1FUL) == 0x1FUL;
94}]>;
95
Evan Cheng055b0312009-06-29 07:51:04 +000096// Define Thumb2 specific addressing modes.
97
98// t2addrmode_imm12 := reg + imm12
99def t2addrmode_imm12 : Operand<i32>,
100 ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> {
Jim Grosbach458f2dc2010-10-25 20:00:01 +0000101 let PrintMethod = "printAddrModeImm12Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000102 let EncoderMethod = "getAddrModeImm12OpValue";
Evan Cheng055b0312009-06-29 07:51:04 +0000103 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Daniel Dunbar2e3cea32011-01-18 03:06:03 +0000104 let ParserMatchClass = MemMode5AsmOperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000105}
106
Owen Andersonc9bd4962011-03-18 17:42:55 +0000107// t2ldrlabel := imm12
108def t2ldrlabel : Operand<i32> {
109 let EncoderMethod = "getAddrModeImm12OpValue";
110}
111
112
Owen Andersona838a252010-12-14 00:36:49 +0000113// ADR instruction labels.
114def t2adrlabel : Operand<i32> {
115 let EncoderMethod = "getT2AdrLabelOpValue";
116}
117
118
Johnny Chen0635fc52010-03-04 17:40:44 +0000119// t2addrmode_imm8 := reg +/- imm8
Evan Cheng055b0312009-06-29 07:51:04 +0000120def t2addrmode_imm8 : Operand<i32>,
121 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
122 let PrintMethod = "printT2AddrModeImm8Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000123 let EncoderMethod = "getT2AddrModeImm8OpValue";
Evan Cheng055b0312009-06-29 07:51:04 +0000124 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Daniel Dunbar2e3cea32011-01-18 03:06:03 +0000125 let ParserMatchClass = MemMode5AsmOperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000126}
127
Evan Cheng6d94f112009-07-03 00:06:39 +0000128def t2am_imm8_offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000129 ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset",
130 [], [SDNPWantRoot]> {
Evan Chenge88d5ce2009-07-02 07:28:31 +0000131 let PrintMethod = "printT2AddrModeImm8OffsetOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000132 let EncoderMethod = "getT2AddrModeImm8OffsetOpValue";
Daniel Dunbar2e3cea32011-01-18 03:06:03 +0000133 let ParserMatchClass = MemMode5AsmOperand;
Evan Chenge88d5ce2009-07-02 07:28:31 +0000134}
135
Evan Cheng5c874172009-07-09 22:21:59 +0000136// t2addrmode_imm8s4 := reg +/- (imm8 << 2)
Chris Lattner979b0612010-09-05 22:51:11 +0000137def t2addrmode_imm8s4 : Operand<i32> {
Evan Cheng5c874172009-07-09 22:21:59 +0000138 let PrintMethod = "printT2AddrModeImm8s4Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000139 let EncoderMethod = "getT2AddrModeImm8s4OpValue";
David Goodwin6647cea2009-06-30 22:50:01 +0000140 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Daniel Dunbar2e3cea32011-01-18 03:06:03 +0000141 let ParserMatchClass = MemMode5AsmOperand;
David Goodwin6647cea2009-06-30 22:50:01 +0000142}
143
Johnny Chenae1757b2010-03-11 01:13:36 +0000144def t2am_imm8s4_offset : Operand<i32> {
145 let PrintMethod = "printT2AddrModeImm8s4OffsetOperand";
146}
147
Evan Chengcba962d2009-07-09 20:40:44 +0000148// t2addrmode_so_reg := reg + (reg << imm2)
Evan Cheng055b0312009-06-29 07:51:04 +0000149def t2addrmode_so_reg : Operand<i32>,
150 ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> {
151 let PrintMethod = "printT2AddrModeSoRegOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000152 let EncoderMethod = "getT2AddrModeSORegOpValue";
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000153 let MIOperandInfo = (ops GPR:$base, rGPR:$offsreg, i32imm:$offsimm);
Daniel Dunbar2e3cea32011-01-18 03:06:03 +0000154 let ParserMatchClass = MemMode5AsmOperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000155}
156
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000157// t2addrmode_reg := reg
158// Used by load/store exclusive instructions. Useful to enable right assembly
159// parsing and printing. Not used for any codegen matching.
160//
161def t2addrmode_reg : Operand<i32> {
162 let PrintMethod = "printAddrMode7Operand";
Cameron Zwarichd6ffcd82011-05-17 23:26:20 +0000163 let MIOperandInfo = (ops GPR);
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000164 let ParserMatchClass = MemMode7AsmOperand;
165}
Evan Cheng055b0312009-06-29 07:51:04 +0000166
Anton Korobeynikov52237112009-06-17 18:13:58 +0000167//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000168// Multiclass helpers...
Anton Korobeynikov52237112009-06-17 18:13:58 +0000169//
170
Owen Andersona99e7782010-11-15 18:45:17 +0000171
172class T2OneRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000173 string opc, string asm, list<dag> pattern>
174 : T2I<oops, iops, itin, opc, asm, pattern> {
175 bits<4> Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000176 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000177
Jim Grosbach86386922010-12-08 22:10:43 +0000178 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000179 let Inst{26} = imm{11};
180 let Inst{14-12} = imm{10-8};
181 let Inst{7-0} = imm{7-0};
182}
183
Owen Andersonbb6315d2010-11-15 19:58:36 +0000184
Owen Andersona99e7782010-11-15 18:45:17 +0000185class T2sOneRegImm<dag oops, dag iops, InstrItinClass itin,
186 string opc, string asm, list<dag> pattern>
187 : T2sI<oops, iops, itin, opc, asm, pattern> {
188 bits<4> Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000189 bits<4> Rn;
190 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000191
Jim Grosbach86386922010-12-08 22:10:43 +0000192 let Inst{11-8} = Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000193 let Inst{26} = imm{11};
194 let Inst{14-12} = imm{10-8};
195 let Inst{7-0} = imm{7-0};
196}
197
Owen Andersonbb6315d2010-11-15 19:58:36 +0000198class T2OneRegCmpImm<dag oops, dag iops, InstrItinClass itin,
199 string opc, string asm, list<dag> pattern>
200 : T2I<oops, iops, itin, opc, asm, pattern> {
201 bits<4> Rn;
202 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000203
Jim Grosbach86386922010-12-08 22:10:43 +0000204 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000205 let Inst{26} = imm{11};
206 let Inst{14-12} = imm{10-8};
207 let Inst{7-0} = imm{7-0};
208}
209
210
Owen Andersona99e7782010-11-15 18:45:17 +0000211class T2OneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
212 string opc, string asm, list<dag> pattern>
213 : T2I<oops, iops, itin, opc, asm, pattern> {
214 bits<4> Rd;
215 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000216
Jim Grosbach86386922010-12-08 22:10:43 +0000217 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000218 let Inst{3-0} = ShiftedRm{3-0};
219 let Inst{5-4} = ShiftedRm{6-5};
220 let Inst{14-12} = ShiftedRm{11-9};
221 let Inst{7-6} = ShiftedRm{8-7};
222}
223
224class T2sOneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
225 string opc, string asm, list<dag> pattern>
Owen Andersonbdf71442010-12-07 20:50:15 +0000226 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000227 bits<4> Rd;
228 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000229
Jim Grosbach86386922010-12-08 22:10:43 +0000230 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000231 let Inst{3-0} = ShiftedRm{3-0};
232 let Inst{5-4} = ShiftedRm{6-5};
233 let Inst{14-12} = ShiftedRm{11-9};
234 let Inst{7-6} = ShiftedRm{8-7};
235}
236
Owen Andersonbb6315d2010-11-15 19:58:36 +0000237class T2OneRegCmpShiftedReg<dag oops, dag iops, InstrItinClass itin,
238 string opc, string asm, list<dag> pattern>
239 : T2I<oops, iops, itin, opc, asm, pattern> {
240 bits<4> Rn;
241 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000242
Jim Grosbach86386922010-12-08 22:10:43 +0000243 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000244 let Inst{3-0} = ShiftedRm{3-0};
245 let Inst{5-4} = ShiftedRm{6-5};
246 let Inst{14-12} = ShiftedRm{11-9};
247 let Inst{7-6} = ShiftedRm{8-7};
248}
249
Owen Andersona99e7782010-11-15 18:45:17 +0000250class T2TwoReg<dag oops, dag iops, InstrItinClass itin,
251 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000252 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000253 bits<4> Rd;
254 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000255
Jim Grosbach86386922010-12-08 22:10:43 +0000256 let Inst{11-8} = Rd;
257 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000258}
259
260class T2sTwoReg<dag oops, dag iops, InstrItinClass itin,
261 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000262 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000263 bits<4> Rd;
264 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000265
Jim Grosbach86386922010-12-08 22:10:43 +0000266 let Inst{11-8} = Rd;
267 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000268}
269
Owen Andersonbb6315d2010-11-15 19:58:36 +0000270class T2TwoRegCmp<dag oops, dag iops, InstrItinClass itin,
271 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000272 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersonbb6315d2010-11-15 19:58:36 +0000273 bits<4> Rn;
274 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000275
Jim Grosbach86386922010-12-08 22:10:43 +0000276 let Inst{19-16} = Rn;
277 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000278}
279
Owen Andersona99e7782010-11-15 18:45:17 +0000280
281class T2TwoRegImm<dag oops, dag iops, InstrItinClass itin,
282 string opc, string asm, list<dag> pattern>
283 : T2I<oops, iops, itin, opc, asm, pattern> {
284 bits<4> Rd;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000285 bits<4> Rn;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000286 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000287
Jim Grosbach86386922010-12-08 22:10:43 +0000288 let Inst{11-8} = Rd;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000289 let Inst{19-16} = Rn;
290 let Inst{26} = imm{11};
291 let Inst{14-12} = imm{10-8};
292 let Inst{7-0} = imm{7-0};
Owen Andersona99e7782010-11-15 18:45:17 +0000293}
294
Owen Anderson83da6cd2010-11-14 05:37:38 +0000295class T2sTwoRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson5de6d842010-11-12 21:12:40 +0000296 string opc, string asm, list<dag> pattern>
297 : T2sI<oops, iops, itin, opc, asm, pattern> {
298 bits<4> Rd;
299 bits<4> Rn;
300 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000301
Jim Grosbach86386922010-12-08 22:10:43 +0000302 let Inst{11-8} = Rd;
303 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000304 let Inst{26} = imm{11};
305 let Inst{14-12} = imm{10-8};
306 let Inst{7-0} = imm{7-0};
307}
308
Owen Andersonbb6315d2010-11-15 19:58:36 +0000309class T2TwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
310 string opc, string asm, list<dag> pattern>
311 : T2I<oops, iops, itin, opc, asm, pattern> {
312 bits<4> Rd;
313 bits<4> Rm;
314 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000315
Jim Grosbach86386922010-12-08 22:10:43 +0000316 let Inst{11-8} = Rd;
317 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000318 let Inst{14-12} = imm{4-2};
319 let Inst{7-6} = imm{1-0};
320}
321
322class T2sTwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
323 string opc, string asm, list<dag> pattern>
324 : T2sI<oops, iops, itin, opc, asm, pattern> {
325 bits<4> Rd;
326 bits<4> Rm;
327 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000328
Jim Grosbach86386922010-12-08 22:10:43 +0000329 let Inst{11-8} = Rd;
330 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000331 let Inst{14-12} = imm{4-2};
332 let Inst{7-6} = imm{1-0};
333}
334
Owen Anderson5de6d842010-11-12 21:12:40 +0000335class T2ThreeReg<dag oops, dag iops, InstrItinClass itin,
336 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000337 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000338 bits<4> Rd;
339 bits<4> Rn;
340 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000341
Jim Grosbach86386922010-12-08 22:10:43 +0000342 let Inst{11-8} = Rd;
343 let Inst{19-16} = Rn;
344 let Inst{3-0} = Rm;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000345}
346
347class T2sThreeReg<dag oops, dag iops, InstrItinClass itin,
348 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000349 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5de6d842010-11-12 21:12:40 +0000350 bits<4> Rd;
351 bits<4> Rn;
352 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000353
Jim Grosbach86386922010-12-08 22:10:43 +0000354 let Inst{11-8} = Rd;
355 let Inst{19-16} = Rn;
356 let Inst{3-0} = Rm;
Owen Anderson5de6d842010-11-12 21:12:40 +0000357}
358
359class T2TwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
360 string opc, string asm, list<dag> pattern>
Owen Anderson83da6cd2010-11-14 05:37:38 +0000361 : T2I<oops, iops, itin, opc, asm, pattern> {
362 bits<4> Rd;
363 bits<4> Rn;
364 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000365
Jim Grosbach86386922010-12-08 22:10:43 +0000366 let Inst{11-8} = Rd;
367 let Inst{19-16} = Rn;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000368 let Inst{3-0} = ShiftedRm{3-0};
369 let Inst{5-4} = ShiftedRm{6-5};
370 let Inst{14-12} = ShiftedRm{11-9};
371 let Inst{7-6} = ShiftedRm{8-7};
372}
373
374class T2sTwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
375 string opc, string asm, list<dag> pattern>
Owen Anderson5de6d842010-11-12 21:12:40 +0000376 : T2sI<oops, iops, itin, opc, asm, pattern> {
377 bits<4> Rd;
378 bits<4> Rn;
379 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000380
Jim Grosbach86386922010-12-08 22:10:43 +0000381 let Inst{11-8} = Rd;
382 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000383 let Inst{3-0} = ShiftedRm{3-0};
384 let Inst{5-4} = ShiftedRm{6-5};
385 let Inst{14-12} = ShiftedRm{11-9};
386 let Inst{7-6} = ShiftedRm{8-7};
387}
388
Owen Anderson35141a92010-11-18 01:08:42 +0000389class T2FourReg<dag oops, dag iops, InstrItinClass itin,
390 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000391 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson35141a92010-11-18 01:08:42 +0000392 bits<4> Rd;
393 bits<4> Rn;
394 bits<4> Rm;
395 bits<4> Ra;
Jim Grosbach7a088642010-11-19 17:11:02 +0000396
Jim Grosbach86386922010-12-08 22:10:43 +0000397 let Inst{19-16} = Rn;
398 let Inst{15-12} = Ra;
399 let Inst{11-8} = Rd;
400 let Inst{3-0} = Rm;
Owen Anderson35141a92010-11-18 01:08:42 +0000401}
402
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000403class T2MulLong<bits<3> opc22_20, bits<4> opc7_4,
404 dag oops, dag iops, InstrItinClass itin,
405 string opc, string asm, list<dag> pattern>
Jim Grosbach52082042010-12-08 22:29:28 +0000406 : T2I<oops, iops, itin, opc, asm, pattern> {
407 bits<4> RdLo;
408 bits<4> RdHi;
409 bits<4> Rn;
410 bits<4> Rm;
411
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000412 let Inst{31-23} = 0b111110111;
413 let Inst{22-20} = opc22_20;
Jim Grosbach52082042010-12-08 22:29:28 +0000414 let Inst{19-16} = Rn;
415 let Inst{15-12} = RdLo;
416 let Inst{11-8} = RdHi;
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000417 let Inst{7-4} = opc7_4;
Jim Grosbach52082042010-12-08 22:29:28 +0000418 let Inst{3-0} = Rm;
419}
420
Owen Anderson35141a92010-11-18 01:08:42 +0000421
Evan Chenga67efd12009-06-23 19:39:13 +0000422/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000423/// unary operation that produces a value. These are predicable and can be
424/// changed to modify CPSR.
Evan Cheng5d42c562010-09-29 00:49:25 +0000425multiclass T2I_un_irs<bits<4> opcod, string opc,
426 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
427 PatFrag opnode, bit Cheap = 0, bit ReMat = 0> {
Evan Chenga67efd12009-06-23 19:39:13 +0000428 // shifted imm
Owen Andersona99e7782010-11-15 18:45:17 +0000429 def i : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), iii,
430 opc, "\t$Rd, $imm",
431 [(set rGPR:$Rd, (opnode t2_so_imm:$imm))]> {
Evan Chenga67efd12009-06-23 19:39:13 +0000432 let isAsCheapAsAMove = Cheap;
433 let isReMaterializable = ReMat;
Johnny Chend68e1192009-12-15 17:24:14 +0000434 let Inst{31-27} = 0b11110;
435 let Inst{25} = 0;
436 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000437 let Inst{19-16} = 0b1111; // Rn
438 let Inst{15} = 0;
Evan Chenga67efd12009-06-23 19:39:13 +0000439 }
440 // register
Owen Andersona99e7782010-11-15 18:45:17 +0000441 def r : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), iir,
442 opc, ".w\t$Rd, $Rm",
443 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000444 let Inst{31-27} = 0b11101;
445 let Inst{26-25} = 0b01;
446 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000447 let Inst{19-16} = 0b1111; // Rn
448 let Inst{14-12} = 0b000; // imm3
449 let Inst{7-6} = 0b00; // imm2
450 let Inst{5-4} = 0b00; // type
451 }
Evan Chenga67efd12009-06-23 19:39:13 +0000452 // shifted register
Owen Andersona99e7782010-11-15 18:45:17 +0000453 def s : T2sOneRegShiftedReg<(outs rGPR:$Rd), (ins t2_so_reg:$ShiftedRm), iis,
454 opc, ".w\t$Rd, $ShiftedRm",
455 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000456 let Inst{31-27} = 0b11101;
457 let Inst{26-25} = 0b01;
458 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000459 let Inst{19-16} = 0b1111; // Rn
460 }
Evan Chenga67efd12009-06-23 19:39:13 +0000461}
462
463/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Bob Wilson4876bdb2010-05-25 04:43:08 +0000464/// binary operation that produces a value. These are predicable and can be
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000465/// changed to modify CPSR.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000466multiclass T2I_bin_irs<bits<4> opcod, string opc,
467 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
468 PatFrag opnode, bit Commutable = 0, string wide = ""> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000469 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000470 def ri : T2sTwoRegImm<
471 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), iii,
472 opc, "\t$Rd, $Rn, $imm",
473 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000474 let Inst{31-27} = 0b11110;
475 let Inst{25} = 0;
476 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000477 let Inst{15} = 0;
478 }
Evan Chenga67efd12009-06-23 19:39:13 +0000479 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000480 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), iir,
481 opc, !strconcat(wide, "\t$Rd, $Rn, $Rm"),
482 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000483 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000484 let Inst{31-27} = 0b11101;
485 let Inst{26-25} = 0b01;
486 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000487 let Inst{14-12} = 0b000; // imm3
488 let Inst{7-6} = 0b00; // imm2
489 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000490 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000491 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000492 def rs : T2sTwoRegShiftedReg<
493 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm), iis,
494 opc, !strconcat(wide, "\t$Rd, $Rn, $ShiftedRm"),
495 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000496 let Inst{31-27} = 0b11101;
497 let Inst{26-25} = 0b01;
498 let Inst{24-21} = opcod;
Bill Wendling4822bce2010-08-30 01:47:35 +0000499 }
500}
501
David Goodwin1f096272009-07-27 23:34:12 +0000502/// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need
503// the ".w" prefix to indicate that they are wide.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000504multiclass T2I_bin_w_irs<bits<4> opcod, string opc,
505 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
506 PatFrag opnode, bit Commutable = 0> :
507 T2I_bin_irs<opcod, opc, iii, iir, iis, opnode, Commutable, ".w">;
Bill Wendling1f7bf0e2010-08-29 03:55:31 +0000508
Evan Cheng1e249e32009-06-25 20:59:23 +0000509/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000510/// reversed. The 'rr' form is only defined for the disassembler; for codegen
511/// it is equivalent to the T2I_bin_irs counterpart.
512multiclass T2I_rbin_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000513 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000514 def ri : T2sTwoRegImm<
515 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
516 opc, ".w\t$Rd, $Rn, $imm",
517 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000518 let Inst{31-27} = 0b11110;
519 let Inst{25} = 0;
520 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000521 let Inst{15} = 0;
522 }
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000523 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000524 def rr : T2sThreeReg<
525 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
526 opc, "\t$Rd, $Rn, $Rm",
Bob Wilson136e4912010-08-14 03:18:29 +0000527 [/* For disassembly only; pattern left blank */]> {
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000528 let Inst{31-27} = 0b11101;
529 let Inst{26-25} = 0b01;
530 let Inst{24-21} = opcod;
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000531 let Inst{14-12} = 0b000; // imm3
532 let Inst{7-6} = 0b00; // imm2
533 let Inst{5-4} = 0b00; // type
534 }
Evan Chengf49810c2009-06-23 17:48:47 +0000535 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000536 def rs : T2sTwoRegShiftedReg<
537 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
538 IIC_iALUsir, opc, "\t$Rd, $Rn, $ShiftedRm",
539 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000540 let Inst{31-27} = 0b11101;
541 let Inst{26-25} = 0b01;
542 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000543 }
Evan Chengf49810c2009-06-23 17:48:47 +0000544}
545
Evan Chenga67efd12009-06-23 19:39:13 +0000546/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the
Anton Korobeynikov52237112009-06-17 18:13:58 +0000547/// instruction modifies the CPSR register.
Daniel Dunbar8d66b782011-01-10 15:26:39 +0000548let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000549multiclass T2I_bin_s_irs<bits<4> opcod, string opc,
550 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
551 PatFrag opnode, bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000552 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000553 def ri : T2TwoRegImm<
554 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), iii,
555 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $imm",
556 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000557 let Inst{31-27} = 0b11110;
558 let Inst{25} = 0;
559 let Inst{24-21} = opcod;
560 let Inst{20} = 1; // The S bit.
561 let Inst{15} = 0;
562 }
Evan Chenga67efd12009-06-23 19:39:13 +0000563 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000564 def rr : T2ThreeReg<
565 (outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), iir,
566 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $Rm",
567 [(set rGPR:$Rd, (opnode GPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000568 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000569 let Inst{31-27} = 0b11101;
570 let Inst{26-25} = 0b01;
571 let Inst{24-21} = opcod;
572 let Inst{20} = 1; // The S bit.
573 let Inst{14-12} = 0b000; // imm3
574 let Inst{7-6} = 0b00; // imm2
575 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000576 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000577 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000578 def rs : T2TwoRegShiftedReg<
579 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
580 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $ShiftedRm",
581 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000582 let Inst{31-27} = 0b11101;
583 let Inst{26-25} = 0b01;
584 let Inst{24-21} = opcod;
585 let Inst{20} = 1; // The S bit.
586 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000587}
588}
589
Evan Chenga67efd12009-06-23 19:39:13 +0000590/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg})
591/// patterns for a binary operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000592multiclass T2I_bin_ii12rs<bits<3> op23_21, string opc, PatFrag opnode,
593 bit Commutable = 0> {
Evan Chengf49810c2009-06-23 17:48:47 +0000594 // shifted imm
Jim Grosbach663e3392010-08-30 19:49:58 +0000595 // The register-immediate version is re-materializable. This is useful
596 // in particular for taking the address of a local.
597 let isReMaterializable = 1 in {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000598 def ri : T2sTwoRegImm<
599 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
600 opc, ".w\t$Rd, $Rn, $imm",
601 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000602 let Inst{31-27} = 0b11110;
603 let Inst{25} = 0;
604 let Inst{24} = 1;
605 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000606 let Inst{15} = 0;
607 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000608 }
Evan Chengf49810c2009-06-23 17:48:47 +0000609 // 12-bit imm
Jim Grosbach07e9b262010-12-08 23:04:16 +0000610 def ri12 : T2I<
Owen Anderson83da6cd2010-11-14 05:37:38 +0000611 (outs rGPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm), IIC_iALUi,
612 !strconcat(opc, "w"), "\t$Rd, $Rn, $imm",
613 [(set rGPR:$Rd, (opnode GPR:$Rn, imm0_4095:$imm))]> {
Jim Grosbach07e9b262010-12-08 23:04:16 +0000614 bits<4> Rd;
615 bits<4> Rn;
616 bits<12> imm;
Johnny Chend68e1192009-12-15 17:24:14 +0000617 let Inst{31-27} = 0b11110;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000618 let Inst{26} = imm{11};
619 let Inst{25-24} = 0b10;
Johnny Chend68e1192009-12-15 17:24:14 +0000620 let Inst{23-21} = op23_21;
621 let Inst{20} = 0; // The S bit.
Jim Grosbach07e9b262010-12-08 23:04:16 +0000622 let Inst{19-16} = Rn;
Johnny Chend68e1192009-12-15 17:24:14 +0000623 let Inst{15} = 0;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000624 let Inst{14-12} = imm{10-8};
625 let Inst{11-8} = Rd;
626 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +0000627 }
Evan Chenga67efd12009-06-23 19:39:13 +0000628 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000629 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins GPR:$Rn, rGPR:$Rm), IIC_iALUr,
630 opc, ".w\t$Rd, $Rn, $Rm",
631 [(set rGPR:$Rd, (opnode GPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000632 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000633 let Inst{31-27} = 0b11101;
634 let Inst{26-25} = 0b01;
635 let Inst{24} = 1;
636 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000637 let Inst{14-12} = 0b000; // imm3
638 let Inst{7-6} = 0b00; // imm2
639 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000640 }
Evan Chengf49810c2009-06-23 17:48:47 +0000641 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000642 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000643 (outs rGPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson83da6cd2010-11-14 05:37:38 +0000644 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
645 [(set rGPR:$Rd, (opnode GPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000646 let Inst{31-27} = 0b11101;
Johnny Chend68e1192009-12-15 17:24:14 +0000647 let Inst{26-25} = 0b01;
Johnny Chend248ffb2010-01-08 17:41:33 +0000648 let Inst{24} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000649 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000650 }
Evan Chengf49810c2009-06-23 17:48:47 +0000651}
652
Jim Grosbach6935efc2009-11-24 00:20:27 +0000653/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000654/// for a binary operation that produces a value and use the carry
Jim Grosbach6935efc2009-11-24 00:20:27 +0000655/// bit. It's not predicable.
Evan Cheng62674222009-06-25 23:34:10 +0000656let Uses = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000657multiclass T2I_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
658 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000659 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000660 def ri : T2sTwoRegImm<(outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000661 IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
662 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000663 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000664 let Inst{31-27} = 0b11110;
665 let Inst{25} = 0;
666 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000667 let Inst{15} = 0;
668 }
Evan Chenga67efd12009-06-23 19:39:13 +0000669 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000670 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson5de6d842010-11-12 21:12:40 +0000671 opc, ".w\t$Rd, $Rn, $Rm",
672 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000673 Requires<[IsThumb2]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000674 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000675 let Inst{31-27} = 0b11101;
676 let Inst{26-25} = 0b01;
677 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000678 let Inst{14-12} = 0b000; // imm3
679 let Inst{7-6} = 0b00; // imm2
680 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000681 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000682 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000683 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000684 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000685 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
686 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000687 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000688 let Inst{31-27} = 0b11101;
689 let Inst{26-25} = 0b01;
690 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000691 }
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000692}
Andrew Trick1c3af772011-04-23 03:55:32 +0000693}
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000694
695// Carry setting variants
Andrew Trick1c3af772011-04-23 03:55:32 +0000696// NOTE: CPSR def omitted because it will be handled by the custom inserter.
697let usesCustomInserter = 1 in {
698multiclass T2I_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> {
Evan Cheng62674222009-06-25 23:34:10 +0000699 // shifted imm
Andrew Trick1c3af772011-04-23 03:55:32 +0000700 def ri : t2PseudoInst<(outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm),
701 Size4Bytes, IIC_iALUi,
702 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]>;
Evan Cheng62674222009-06-25 23:34:10 +0000703 // register
Andrew Trick1c3af772011-04-23 03:55:32 +0000704 def rr : t2PseudoInst<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
705 Size4Bytes, IIC_iALUr,
706 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000707 let isCommutable = Commutable;
Evan Cheng8de898a2009-06-26 00:19:44 +0000708 }
Evan Cheng62674222009-06-25 23:34:10 +0000709 // shifted register
Andrew Trick1c3af772011-04-23 03:55:32 +0000710 def rs : t2PseudoInst<
711 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
712 Size4Bytes, IIC_iALUsi,
713 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]>;
Evan Chengf49810c2009-06-23 17:48:47 +0000714}
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000715}
Evan Chengf49810c2009-06-23 17:48:47 +0000716
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000717/// T2I_rbin_s_is - Same as T2I_rbin_irs except sets 's' bit and the register
718/// version is not needed since this is only for codegen.
Daniel Dunbar8d66b782011-01-10 15:26:39 +0000719let isCodeGenOnly = 1, Defs = [CPSR] in {
Johnny Chend68e1192009-12-15 17:24:14 +0000720multiclass T2I_rbin_s_is<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000721 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000722 def ri : T2TwoRegImm<
723 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
724 !strconcat(opc, "s"), ".w\t$Rd, $Rn, $imm",
725 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000726 let Inst{31-27} = 0b11110;
727 let Inst{25} = 0;
728 let Inst{24-21} = opcod;
729 let Inst{20} = 1; // The S bit.
730 let Inst{15} = 0;
731 }
Evan Chengf49810c2009-06-23 17:48:47 +0000732 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000733 def rs : T2TwoRegShiftedReg<
734 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
735 IIC_iALUsi, !strconcat(opc, "s"), "\t$Rd, $Rn, $ShiftedRm",
736 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000737 let Inst{31-27} = 0b11101;
738 let Inst{26-25} = 0b01;
739 let Inst{24-21} = opcod;
740 let Inst{20} = 1; // The S bit.
741 }
Evan Chengf49810c2009-06-23 17:48:47 +0000742}
743}
744
Evan Chenga67efd12009-06-23 19:39:13 +0000745/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift /
746// rotate operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000747multiclass T2I_sh_ir<bits<2> opcod, string opc, PatFrag opnode> {
Evan Chenga67efd12009-06-23 19:39:13 +0000748 // 5-bit imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000749 def ri : T2sTwoRegShiftImm<
750 (outs rGPR:$Rd), (ins rGPR:$Rm, i32imm:$imm), IIC_iMOVsi,
751 opc, ".w\t$Rd, $Rm, $imm",
752 [(set rGPR:$Rd, (opnode rGPR:$Rm, imm1_31:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000753 let Inst{31-27} = 0b11101;
754 let Inst{26-21} = 0b010010;
755 let Inst{19-16} = 0b1111; // Rn
756 let Inst{5-4} = opcod;
757 }
Evan Chenga67efd12009-06-23 19:39:13 +0000758 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000759 def rr : T2sThreeReg<
760 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMOVsr,
761 opc, ".w\t$Rd, $Rn, $Rm",
762 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000763 let Inst{31-27} = 0b11111;
764 let Inst{26-23} = 0b0100;
765 let Inst{22-21} = opcod;
766 let Inst{15-12} = 0b1111;
767 let Inst{7-4} = 0b0000;
768 }
Evan Chenga67efd12009-06-23 19:39:13 +0000769}
Evan Chengf49810c2009-06-23 17:48:47 +0000770
Johnny Chend68e1192009-12-15 17:24:14 +0000771/// T2I_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Chenga67efd12009-06-23 19:39:13 +0000772/// patterns. Similar to T2I_bin_irs except the instruction does not produce
Evan Chengf49810c2009-06-23 17:48:47 +0000773/// a explicit result, only implicitly set CPSR.
Bill Wendlingf0e132c2010-08-19 00:05:48 +0000774let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000775multiclass T2I_cmp_irs<bits<4> opcod, string opc,
776 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
777 PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000778 // shifted imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000779 def ri : T2OneRegCmpImm<
780 (outs), (ins GPR:$Rn, t2_so_imm:$imm), iii,
781 opc, ".w\t$Rn, $imm",
782 [(opnode GPR:$Rn, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000783 let Inst{31-27} = 0b11110;
784 let Inst{25} = 0;
785 let Inst{24-21} = opcod;
786 let Inst{20} = 1; // The S bit.
787 let Inst{15} = 0;
788 let Inst{11-8} = 0b1111; // Rd
789 }
Evan Chenga67efd12009-06-23 19:39:13 +0000790 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000791 def rr : T2TwoRegCmp<
792 (outs), (ins GPR:$lhs, rGPR:$rhs), iir,
Evan Cheng699beba2009-10-27 00:08:59 +0000793 opc, ".w\t$lhs, $rhs",
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000794 [(opnode GPR:$lhs, rGPR:$rhs)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000795 let Inst{31-27} = 0b11101;
796 let Inst{26-25} = 0b01;
797 let Inst{24-21} = opcod;
798 let Inst{20} = 1; // The S bit.
799 let Inst{14-12} = 0b000; // imm3
800 let Inst{11-8} = 0b1111; // Rd
801 let Inst{7-6} = 0b00; // imm2
802 let Inst{5-4} = 0b00; // type
803 }
Evan Chengf49810c2009-06-23 17:48:47 +0000804 // shifted register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000805 def rs : T2OneRegCmpShiftedReg<
806 (outs), (ins GPR:$Rn, t2_so_reg:$ShiftedRm), iis,
807 opc, ".w\t$Rn, $ShiftedRm",
808 [(opnode GPR:$Rn, t2_so_reg:$ShiftedRm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000809 let Inst{31-27} = 0b11101;
810 let Inst{26-25} = 0b01;
811 let Inst{24-21} = opcod;
812 let Inst{20} = 1; // The S bit.
813 let Inst{11-8} = 0b1111; // Rd
814 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000815}
816}
817
Evan Chengf3c21b82009-06-30 02:15:48 +0000818/// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000819multiclass T2I_ld<bit signed, bits<2> opcod, string opc,
Evan Cheng7e2fe912010-10-28 06:47:08 +0000820 InstrItinClass iii, InstrItinClass iis, PatFrag opnode> {
Owen Anderson75579f72010-11-29 22:44:32 +0000821 def i12 : T2Ii12<(outs GPR:$Rt), (ins t2addrmode_imm12:$addr), iii,
822 opc, ".w\t$Rt, $addr",
823 [(set GPR:$Rt, (opnode t2addrmode_imm12:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000824 let Inst{31-27} = 0b11111;
825 let Inst{26-25} = 0b00;
826 let Inst{24} = signed;
827 let Inst{23} = 1;
828 let Inst{22-21} = opcod;
829 let Inst{20} = 1; // load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000830
Owen Anderson75579f72010-11-29 22:44:32 +0000831 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000832 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000833
Owen Anderson80dd3e02010-11-30 22:45:47 +0000834 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +0000835 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +0000836 let Inst{19-16} = addr{16-13}; // Rn
837 let Inst{23} = addr{12}; // U
838 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000839 }
Owen Anderson75579f72010-11-29 22:44:32 +0000840 def i8 : T2Ii8 <(outs GPR:$Rt), (ins t2addrmode_imm8:$addr), iii,
841 opc, "\t$Rt, $addr",
842 [(set GPR:$Rt, (opnode t2addrmode_imm8:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000843 let Inst{31-27} = 0b11111;
844 let Inst{26-25} = 0b00;
845 let Inst{24} = signed;
846 let Inst{23} = 0;
847 let Inst{22-21} = opcod;
848 let Inst{20} = 1; // load
849 let Inst{11} = 1;
850 // Offset: index==TRUE, wback==FALSE
851 let Inst{10} = 1; // The P bit.
852 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000853
Owen Anderson75579f72010-11-29 22:44:32 +0000854 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000855 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000856
Owen Anderson75579f72010-11-29 22:44:32 +0000857 bits<13> addr;
858 let Inst{19-16} = addr{12-9}; // Rn
859 let Inst{9} = addr{8}; // U
860 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000861 }
Owen Anderson75579f72010-11-29 22:44:32 +0000862 def s : T2Iso <(outs GPR:$Rt), (ins t2addrmode_so_reg:$addr), iis,
863 opc, ".w\t$Rt, $addr",
864 [(set GPR:$Rt, (opnode t2addrmode_so_reg:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000865 let Inst{31-27} = 0b11111;
866 let Inst{26-25} = 0b00;
867 let Inst{24} = signed;
868 let Inst{23} = 0;
869 let Inst{22-21} = opcod;
870 let Inst{20} = 1; // load
871 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000872
Owen Anderson75579f72010-11-29 22:44:32 +0000873 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000874 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000875
Owen Anderson75579f72010-11-29 22:44:32 +0000876 bits<10> addr;
877 let Inst{19-16} = addr{9-6}; // Rn
878 let Inst{3-0} = addr{5-2}; // Rm
879 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000880 }
Evan Chengbc7deb02010-11-03 05:14:24 +0000881
Owen Anderson971b83b2011-02-08 22:39:40 +0000882 // FIXME: Is the pci variant actually needed?
Owen Andersonc9bd4962011-03-18 17:42:55 +0000883 def pci : T2Ipc <(outs GPR:$Rt), (ins t2ldrlabel:$addr), iii,
Owen Anderson971b83b2011-02-08 22:39:40 +0000884 opc, ".w\t$Rt, $addr",
885 [(set GPR:$Rt, (opnode (ARMWrapper tconstpool:$addr)))]> {
886 let isReMaterializable = 1;
887 let Inst{31-27} = 0b11111;
888 let Inst{26-25} = 0b00;
889 let Inst{24} = signed;
890 let Inst{23} = ?; // add = (U == '1')
891 let Inst{22-21} = opcod;
892 let Inst{20} = 1; // load
893 let Inst{19-16} = 0b1111; // Rn
894 bits<4> Rt;
895 bits<12> addr;
896 let Inst{15-12} = Rt{3-0};
897 let Inst{11-0} = addr{11-0};
898 }
Evan Chengf3c21b82009-06-30 02:15:48 +0000899}
900
David Goodwin73b8f162009-06-30 22:11:34 +0000901/// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000902multiclass T2I_st<bits<2> opcod, string opc,
Evan Cheng7e2fe912010-10-28 06:47:08 +0000903 InstrItinClass iii, InstrItinClass iis, PatFrag opnode> {
Owen Anderson75579f72010-11-29 22:44:32 +0000904 def i12 : T2Ii12<(outs), (ins GPR:$Rt, t2addrmode_imm12:$addr), iii,
905 opc, ".w\t$Rt, $addr",
906 [(opnode GPR:$Rt, t2addrmode_imm12:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000907 let Inst{31-27} = 0b11111;
908 let Inst{26-23} = 0b0001;
909 let Inst{22-21} = opcod;
910 let Inst{20} = 0; // !load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000911
Owen Anderson75579f72010-11-29 22:44:32 +0000912 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000913 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000914
Owen Anderson80dd3e02010-11-30 22:45:47 +0000915 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +0000916 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +0000917 let Inst{19-16} = addr{16-13}; // Rn
918 let Inst{23} = addr{12}; // U
919 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000920 }
Owen Anderson75579f72010-11-29 22:44:32 +0000921 def i8 : T2Ii8 <(outs), (ins GPR:$Rt, t2addrmode_imm8:$addr), iii,
922 opc, "\t$Rt, $addr",
923 [(opnode GPR:$Rt, t2addrmode_imm8:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000924 let Inst{31-27} = 0b11111;
925 let Inst{26-23} = 0b0000;
926 let Inst{22-21} = opcod;
927 let Inst{20} = 0; // !load
928 let Inst{11} = 1;
929 // Offset: index==TRUE, wback==FALSE
930 let Inst{10} = 1; // The P bit.
931 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000932
Owen Anderson75579f72010-11-29 22:44:32 +0000933 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000934 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000935
Owen Anderson75579f72010-11-29 22:44:32 +0000936 bits<13> addr;
937 let Inst{19-16} = addr{12-9}; // Rn
938 let Inst{9} = addr{8}; // U
939 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000940 }
Owen Anderson75579f72010-11-29 22:44:32 +0000941 def s : T2Iso <(outs), (ins GPR:$Rt, t2addrmode_so_reg:$addr), iis,
942 opc, ".w\t$Rt, $addr",
943 [(opnode GPR:$Rt, t2addrmode_so_reg:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000944 let Inst{31-27} = 0b11111;
945 let Inst{26-23} = 0b0000;
946 let Inst{22-21} = opcod;
947 let Inst{20} = 0; // !load
948 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000949
Owen Anderson75579f72010-11-29 22:44:32 +0000950 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000951 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000952
Owen Anderson75579f72010-11-29 22:44:32 +0000953 bits<10> addr;
954 let Inst{19-16} = addr{9-6}; // Rn
955 let Inst{3-0} = addr{5-2}; // Rm
956 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000957 }
David Goodwin73b8f162009-06-30 22:11:34 +0000958}
959
Evan Cheng0e55fd62010-09-30 01:08:25 +0000960/// T2I_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +0000961/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000962multiclass T2I_ext_rrot<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000963 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
964 opc, ".w\t$Rd, $Rm",
965 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000966 let Inst{31-27} = 0b11111;
967 let Inst{26-23} = 0b0100;
968 let Inst{22-20} = opcod;
969 let Inst{19-16} = 0b1111; // Rn
970 let Inst{15-12} = 0b1111;
971 let Inst{7} = 1;
972 let Inst{5-4} = 0b00; // rotate
973 }
Jim Grosbach0be099d2010-12-10 21:24:18 +0000974 def r_rot : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), IIC_iEXTr,
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000975 opc, ".w\t$Rd, $Rm, ror $rot",
976 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000977 let Inst{31-27} = 0b11111;
978 let Inst{26-23} = 0b0100;
979 let Inst{22-20} = opcod;
980 let Inst{19-16} = 0b1111; // Rn
981 let Inst{15-12} = 0b1111;
982 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +0000983
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000984 bits<2> rot;
985 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chend68e1192009-12-15 17:24:14 +0000986 }
Evan Chengd27c9fc2009-07-03 01:43:10 +0000987}
988
Eli Friedman761fa7a2010-06-24 18:20:04 +0000989// UXTB16 - Requres T2ExtractPack, does not need the .w qualifier.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000990multiclass T2I_ext_rrot_uxtb16<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +0000991 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
992 opc, "\t$Rd, $Rm",
993 [(set rGPR:$Rd, (opnode rGPR:$Rm))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +0000994 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chen267124c2010-03-04 22:24:41 +0000995 let Inst{31-27} = 0b11111;
996 let Inst{26-23} = 0b0100;
997 let Inst{22-20} = opcod;
998 let Inst{19-16} = 0b1111; // Rn
999 let Inst{15-12} = 0b1111;
1000 let Inst{7} = 1;
1001 let Inst{5-4} = 0b00; // rotate
1002 }
Jim Grosbach0be099d2010-12-10 21:24:18 +00001003 def r_rot : T2TwoReg<(outs rGPR:$dst), (ins rGPR:$Rm, rot_imm:$rot),
1004 IIC_iEXTr, opc, "\t$dst, $Rm, ror $rot",
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001005 [(set rGPR:$dst, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001006 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chen267124c2010-03-04 22:24:41 +00001007 let Inst{31-27} = 0b11111;
1008 let Inst{26-23} = 0b0100;
1009 let Inst{22-20} = opcod;
1010 let Inst{19-16} = 0b1111; // Rn
1011 let Inst{15-12} = 0b1111;
1012 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001013
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001014 bits<2> rot;
1015 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen267124c2010-03-04 22:24:41 +00001016 }
1017}
1018
Eli Friedman761fa7a2010-06-24 18:20:04 +00001019// SXTB16 - Requres T2ExtractPack, does not need the .w qualifier, no pattern
1020// supported yet.
Evan Cheng0e55fd62010-09-30 01:08:25 +00001021multiclass T2I_ext_rrot_sxtb16<bits<3> opcod, string opc> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001022 def r : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iEXTr,
1023 opc, "\t$Rd, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001024 let Inst{31-27} = 0b11111;
1025 let Inst{26-23} = 0b0100;
1026 let Inst{22-20} = opcod;
1027 let Inst{19-16} = 0b1111; // Rn
1028 let Inst{15-12} = 0b1111;
1029 let Inst{7} = 1;
1030 let Inst{5-4} = 0b00; // rotate
1031 }
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001032 def r_rot : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, i32imm:$rot), IIC_iEXTr,
1033 opc, "\t$Rd, $Rm, ror $rot", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001034 let Inst{31-27} = 0b11111;
1035 let Inst{26-23} = 0b0100;
1036 let Inst{22-20} = opcod;
1037 let Inst{19-16} = 0b1111; // Rn
1038 let Inst{15-12} = 0b1111;
1039 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001040
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001041 bits<2> rot;
1042 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen93042d12010-03-02 18:14:57 +00001043 }
1044}
1045
Evan Cheng0e55fd62010-09-30 01:08:25 +00001046/// T2I_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +00001047/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng0e55fd62010-09-30 01:08:25 +00001048multiclass T2I_exta_rrot<bits<3> opcod, string opc, PatFrag opnode> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001049 def rr : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iEXTAr,
1050 opc, "\t$Rd, $Rn, $Rm",
1051 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001052 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001053 let Inst{31-27} = 0b11111;
1054 let Inst{26-23} = 0b0100;
1055 let Inst{22-20} = opcod;
1056 let Inst{15-12} = 0b1111;
1057 let Inst{7} = 1;
1058 let Inst{5-4} = 0b00; // rotate
1059 }
Jim Grosbach0be099d2010-12-10 21:24:18 +00001060 def rr_rot : T2ThreeReg<(outs rGPR:$Rd),
1061 (ins rGPR:$Rn, rGPR:$Rm, rot_imm:$rot),
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001062 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
1063 [(set rGPR:$Rd, (opnode rGPR:$Rn,
1064 (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001065 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001066 let Inst{31-27} = 0b11111;
1067 let Inst{26-23} = 0b0100;
1068 let Inst{22-20} = opcod;
1069 let Inst{15-12} = 0b1111;
1070 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001071
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001072 bits<2> rot;
1073 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chend68e1192009-12-15 17:24:14 +00001074 }
Evan Chengd27c9fc2009-07-03 01:43:10 +00001075}
1076
Johnny Chen93042d12010-03-02 18:14:57 +00001077// DO variant - disassembly only, no pattern
1078
Evan Cheng0e55fd62010-09-30 01:08:25 +00001079multiclass T2I_exta_rrot_DO<bits<3> opcod, string opc> {
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001080 def rr : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iEXTAr,
1081 opc, "\t$Rd, $Rn, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001082 let Inst{31-27} = 0b11111;
1083 let Inst{26-23} = 0b0100;
1084 let Inst{22-20} = opcod;
1085 let Inst{15-12} = 0b1111;
1086 let Inst{7} = 1;
1087 let Inst{5-4} = 0b00; // rotate
1088 }
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00001089 def rr_rot :T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, i32imm:$rot),
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001090 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm, ror $rot", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001091 let Inst{31-27} = 0b11111;
1092 let Inst{26-23} = 0b0100;
1093 let Inst{22-20} = opcod;
1094 let Inst{15-12} = 0b1111;
1095 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001096
Owen Anderson2c4c45d2010-11-15 21:12:05 +00001097 bits<2> rot;
1098 let Inst{5-4} = rot{1-0}; // rotate
Johnny Chen93042d12010-03-02 18:14:57 +00001099 }
1100}
1101
Anton Korobeynikov52237112009-06-17 18:13:58 +00001102//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001103// Instructions
1104//===----------------------------------------------------------------------===//
1105
1106//===----------------------------------------------------------------------===//
Evan Chenga09b9ca2009-06-24 23:47:58 +00001107// Miscellaneous Instructions.
1108//
1109
Owen Andersonda663f72010-11-15 21:30:39 +00001110class T2PCOneRegImm<dag oops, dag iops, InstrItinClass itin,
1111 string asm, list<dag> pattern>
1112 : T2XI<oops, iops, itin, asm, pattern> {
1113 bits<4> Rd;
1114 bits<12> label;
Jim Grosbach7a088642010-11-19 17:11:02 +00001115
Jim Grosbach86386922010-12-08 22:10:43 +00001116 let Inst{11-8} = Rd;
Owen Andersonda663f72010-11-15 21:30:39 +00001117 let Inst{26} = label{11};
1118 let Inst{14-12} = label{10-8};
1119 let Inst{7-0} = label{7-0};
1120}
1121
Evan Chenga09b9ca2009-06-24 23:47:58 +00001122// LEApcrel - Load a pc-relative address into a register without offending the
1123// assembler.
Owen Andersona838a252010-12-14 00:36:49 +00001124def t2ADR : T2PCOneRegImm<(outs rGPR:$Rd),
1125 (ins t2adrlabel:$addr, pred:$p),
1126 IIC_iALUi, "adr{$p}.w\t$Rd, #$addr", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001127 let Inst{31-27} = 0b11110;
1128 let Inst{25-24} = 0b10;
1129 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
1130 let Inst{22} = 0;
1131 let Inst{20} = 0;
1132 let Inst{19-16} = 0b1111; // Rn
1133 let Inst{15} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00001134
Owen Andersona838a252010-12-14 00:36:49 +00001135 bits<4> Rd;
1136 bits<13> addr;
1137 let Inst{11-8} = Rd;
1138 let Inst{23} = addr{12};
1139 let Inst{21} = addr{12};
1140 let Inst{26} = addr{11};
1141 let Inst{14-12} = addr{10-8};
1142 let Inst{7-0} = addr{7-0};
Owen Anderson6b8719f2010-12-13 22:51:08 +00001143}
Owen Andersona838a252010-12-14 00:36:49 +00001144
1145let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001146def t2LEApcrel : t2PseudoInst<(outs rGPR:$Rd), (ins i32imm:$label, pred:$p),
1147 Size4Bytes, IIC_iALUi, []>;
1148def t2LEApcrelJT : t2PseudoInst<(outs rGPR:$Rd),
1149 (ins i32imm:$label, nohash_imm:$id, pred:$p),
1150 Size4Bytes, IIC_iALUi,
1151 []>;
Evan Chenga09b9ca2009-06-24 23:47:58 +00001152
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001153
1154// FIXME: None of these add/sub SP special instructions should be necessary
1155// at all for thumb2 since they use the same encodings as the generic
1156// add/sub instructions. In thumb1 we need them since they have dedicated
1157// encodings. At the least, they should be pseudo instructions.
Evan Cheng86198642009-08-07 00:34:42 +00001158// ADD r, sp, {so_imm|i12}
Jim Grosbacha0e23c52010-12-09 01:21:27 +00001159let isCodeGenOnly = 1 in {
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001160def t2ADDrSPi : T2sTwoRegImm<(outs GPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm),
1161 IIC_iALUi, "add", ".w\t$Rd, $Rn, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001162 let Inst{31-27} = 0b11110;
1163 let Inst{25} = 0;
1164 let Inst{24-21} = 0b1000;
Johnny Chend68e1192009-12-15 17:24:14 +00001165 let Inst{15} = 0;
1166}
Jim Grosbach20e0fa62010-12-08 23:24:29 +00001167def t2ADDrSPi12 : T2TwoRegImm<(outs GPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm),
1168 IIC_iALUi, "addw", "\t$Rd, $Rn, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001169 let Inst{31-27} = 0b11110;
Jim Grosbachb76dfe02010-12-08 22:50:19 +00001170 let Inst{25-20} = 0b100000;
Johnny Chend68e1192009-12-15 17:24:14 +00001171 let Inst{15} = 0;
1172}
Evan Cheng86198642009-08-07 00:34:42 +00001173
1174// ADD r, sp, so_reg
Owen Andersonda663f72010-11-15 21:30:39 +00001175def t2ADDrSPs : T2sTwoRegShiftedReg<
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001176 (outs GPR:$Rd), (ins GPR:$Rn, t2_so_reg:$ShiftedRm),
1177 IIC_iALUsi, "add", ".w\t$Rd, $Rn, $ShiftedRm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001178 let Inst{31-27} = 0b11101;
1179 let Inst{26-25} = 0b01;
1180 let Inst{24-21} = 0b1000;
Johnny Chend68e1192009-12-15 17:24:14 +00001181 let Inst{15} = 0;
1182}
Evan Cheng86198642009-08-07 00:34:42 +00001183
1184// SUB r, sp, {so_imm|i12}
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001185def t2SUBrSPi : T2sTwoRegImm<(outs GPR:$Rd), (ins GPR:$Rn, t2_so_imm:$imm),
1186 IIC_iALUi, "sub", ".w\t$Rd, $Rn, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001187 let Inst{31-27} = 0b11110;
1188 let Inst{25} = 0;
1189 let Inst{24-21} = 0b1101;
Johnny Chend68e1192009-12-15 17:24:14 +00001190 let Inst{15} = 0;
1191}
Jim Grosbach20e0fa62010-12-08 23:24:29 +00001192def t2SUBrSPi12 : T2TwoRegImm<(outs GPR:$Rd), (ins GPR:$Rn, imm0_4095:$imm),
1193 IIC_iALUi, "subw", "\t$Rd, $Rn, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001194 let Inst{31-27} = 0b11110;
Jim Grosbach37474e62010-12-08 23:12:09 +00001195 let Inst{25-20} = 0b101010;
Johnny Chend68e1192009-12-15 17:24:14 +00001196 let Inst{15} = 0;
1197}
Evan Cheng86198642009-08-07 00:34:42 +00001198
1199// SUB r, sp, so_reg
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001200def t2SUBrSPs : T2sTwoRegImm<(outs GPR:$Rd), (ins GPR:$Rn, t2_so_reg:$imm),
David Goodwin5d598aa2009-08-19 18:00:44 +00001201 IIC_iALUsi,
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001202 "sub", "\t$Rd, $Rn, $imm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001203 let Inst{31-27} = 0b11101;
1204 let Inst{26-25} = 0b01;
1205 let Inst{24-21} = 0b1101;
Johnny Chend68e1192009-12-15 17:24:14 +00001206 let Inst{19-16} = 0b1101; // Rn = sp
1207 let Inst{15} = 0;
1208}
Jim Grosbacha0e23c52010-12-09 01:21:27 +00001209} // end isCodeGenOnly = 1
Evan Cheng86198642009-08-07 00:34:42 +00001210
Evan Chenga09b9ca2009-06-24 23:47:58 +00001211//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001212// Load / store Instructions.
1213//
1214
Evan Cheng055b0312009-06-29 07:51:04 +00001215// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001216let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng7e2fe912010-10-28 06:47:08 +00001217defm t2LDR : T2I_ld<0, 0b10, "ldr", IIC_iLoad_i, IIC_iLoad_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001218 UnOpFrag<(load node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001219
Evan Chengf3c21b82009-06-30 02:15:48 +00001220// Loads with zero extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001221defm t2LDRH : T2I_ld<0, 0b01, "ldrh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001222 UnOpFrag<(zextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001223defm t2LDRB : T2I_ld<0, 0b00, "ldrb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001224 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001225
Evan Chengf3c21b82009-06-30 02:15:48 +00001226// Loads with sign extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001227defm t2LDRSH : T2I_ld<1, 0b01, "ldrsh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001228 UnOpFrag<(sextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001229defm t2LDRSB : T2I_ld<1, 0b00, "ldrsb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001230 UnOpFrag<(sextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001231
Owen Anderson9d63d902010-12-01 19:18:46 +00001232let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chengf3c21b82009-06-30 02:15:48 +00001233// Load doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001234def t2LDRDi8 : T2Ii8s4<1, 0, 1, (outs rGPR:$Rt, rGPR:$Rt2),
Evan Chenge298ab22009-09-27 09:46:04 +00001235 (ins t2addrmode_imm8s4:$addr),
Owen Anderson9d63d902010-12-01 19:18:46 +00001236 IIC_iLoad_d_i, "ldrd", "\t$Rt, $Rt2, $addr", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001237} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chengf3c21b82009-06-30 02:15:48 +00001238
1239// zextload i1 -> zextload i8
1240def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr),
1241 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1242def : T2Pat<(zextloadi1 t2addrmode_imm8:$addr),
1243 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1244def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr),
1245 (t2LDRBs t2addrmode_so_reg:$addr)>;
1246def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)),
1247 (t2LDRBpci tconstpool:$addr)>;
1248
1249// extload -> zextload
1250// FIXME: Reduce the number of patterns by legalizing extload to zextload
1251// earlier?
1252def : T2Pat<(extloadi1 t2addrmode_imm12:$addr),
1253 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1254def : T2Pat<(extloadi1 t2addrmode_imm8:$addr),
1255 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1256def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr),
1257 (t2LDRBs t2addrmode_so_reg:$addr)>;
1258def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)),
1259 (t2LDRBpci tconstpool:$addr)>;
1260
1261def : T2Pat<(extloadi8 t2addrmode_imm12:$addr),
1262 (t2LDRBi12 t2addrmode_imm12:$addr)>;
1263def : T2Pat<(extloadi8 t2addrmode_imm8:$addr),
1264 (t2LDRBi8 t2addrmode_imm8:$addr)>;
1265def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr),
1266 (t2LDRBs t2addrmode_so_reg:$addr)>;
1267def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)),
1268 (t2LDRBpci tconstpool:$addr)>;
1269
1270def : T2Pat<(extloadi16 t2addrmode_imm12:$addr),
1271 (t2LDRHi12 t2addrmode_imm12:$addr)>;
1272def : T2Pat<(extloadi16 t2addrmode_imm8:$addr),
1273 (t2LDRHi8 t2addrmode_imm8:$addr)>;
1274def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr),
1275 (t2LDRHs t2addrmode_so_reg:$addr)>;
1276def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)),
1277 (t2LDRHpci tconstpool:$addr)>;
Evan Cheng055b0312009-06-29 07:51:04 +00001278
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001279// FIXME: The destination register of the loads and stores can't be PC, but
1280// can be SP. We need another regclass (similar to rGPR) to represent
1281// that. Not a pressing issue since these are selected manually,
1282// not via pattern.
1283
Evan Chenge88d5ce2009-07-02 07:28:31 +00001284// Indexed loads
Owen Anderson6af50f72010-11-30 00:14:31 +00001285
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001286let mayLoad = 1, neverHasSideEffects = 1 in {
Owen Anderson6b0fa632010-12-09 02:56:12 +00001287def t2LDR_PRE : T2Iidxldst<0, 0b10, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001288 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001289 AddrModeT2_i8, IndexModePre, IIC_iLoad_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001290 "ldr", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001291 []>;
1292
Owen Anderson6b0fa632010-12-09 02:56:12 +00001293def t2LDR_POST : T2Iidxldst<0, 0b10, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1294 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001295 AddrModeT2_i8, IndexModePost, IIC_iLoad_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001296 "ldr", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001297 []>;
1298
Owen Anderson6b0fa632010-12-09 02:56:12 +00001299def t2LDRB_PRE : T2Iidxldst<0, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001300 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001301 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001302 "ldrb", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001303 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001304def t2LDRB_POST : T2Iidxldst<0, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1305 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001306 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001307 "ldrb", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001308 []>;
1309
Owen Anderson6b0fa632010-12-09 02:56:12 +00001310def t2LDRH_PRE : T2Iidxldst<0, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001311 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001312 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001313 "ldrh", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001314 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001315def t2LDRH_POST : T2Iidxldst<0, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1316 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001317 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001318 "ldrh", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Chenge88d5ce2009-07-02 07:28:31 +00001319 []>;
1320
Owen Anderson6b0fa632010-12-09 02:56:12 +00001321def t2LDRSB_PRE : T2Iidxldst<1, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001322 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001323 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001324 "ldrsb", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001325 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001326def t2LDRSB_POST : T2Iidxldst<1, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn),
1327 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001328 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001329 "ldrsb", "\t$Rt, [$Rn], $addr", "$base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001330 []>;
1331
Owen Anderson6b0fa632010-12-09 02:56:12 +00001332def t2LDRSH_PRE : T2Iidxldst<1, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001333 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001334 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Owen Anderson6af50f72010-11-30 00:14:31 +00001335 "ldrsh", "\t$Rt, $addr!", "$addr.base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001336 []>;
Owen Anderson6b0fa632010-12-09 02:56:12 +00001337def t2LDRSH_POST : T2Iidxldst<1, 0b01, 1, 0, (outs GPR:$dst, GPR:$Rn),
1338 (ins GPR:$base, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001339 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson6b0fa632010-12-09 02:56:12 +00001340 "ldrsh", "\t$dst, [$Rn], $addr", "$base = $Rn",
Evan Cheng4fbb9962009-07-02 23:16:11 +00001341 []>;
Jim Grosbach7a088642010-11-19 17:11:02 +00001342} // mayLoad = 1, neverHasSideEffects = 1
Evan Cheng4fbb9962009-07-02 23:16:11 +00001343
Johnny Chene54a3ef2010-03-03 18:45:36 +00001344// LDRT, LDRBT, LDRHT, LDRSBT, LDRSHT all have offset mode (PUW=0b110) and are
1345// for disassembly only.
1346// Ref: A8.6.57 LDR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001347class T2IldT<bit signed, bits<2> type, string opc, InstrItinClass ii>
Johnny Chen471d73d2011-04-13 21:04:32 +00001348 : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001349 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001350 let Inst{31-27} = 0b11111;
1351 let Inst{26-25} = 0b00;
1352 let Inst{24} = signed;
1353 let Inst{23} = 0;
1354 let Inst{22-21} = type;
1355 let Inst{20} = 1; // load
1356 let Inst{11} = 1;
1357 let Inst{10-8} = 0b110; // PUW.
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001358
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001359 bits<4> Rt;
1360 bits<13> addr;
Jim Grosbach86386922010-12-08 22:10:43 +00001361 let Inst{15-12} = Rt;
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001362 let Inst{19-16} = addr{12-9};
1363 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001364}
1365
Evan Cheng0e55fd62010-09-30 01:08:25 +00001366def t2LDRT : T2IldT<0, 0b10, "ldrt", IIC_iLoad_i>;
1367def t2LDRBT : T2IldT<0, 0b00, "ldrbt", IIC_iLoad_bh_i>;
1368def t2LDRHT : T2IldT<0, 0b01, "ldrht", IIC_iLoad_bh_i>;
1369def t2LDRSBT : T2IldT<1, 0b00, "ldrsbt", IIC_iLoad_bh_i>;
1370def t2LDRSHT : T2IldT<1, 0b01, "ldrsht", IIC_iLoad_bh_i>;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001371
David Goodwin73b8f162009-06-30 22:11:34 +00001372// Store
Evan Cheng7e2fe912010-10-28 06:47:08 +00001373defm t2STR :T2I_st<0b10,"str", IIC_iStore_i, IIC_iStore_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001374 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001375defm t2STRB:T2I_st<0b00,"strb", IIC_iStore_bh_i, IIC_iStore_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001376 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001377defm t2STRH:T2I_st<0b01,"strh", IIC_iStore_bh_i, IIC_iStore_bh_si,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001378 BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
David Goodwin73b8f162009-06-30 22:11:34 +00001379
David Goodwin6647cea2009-06-30 22:50:01 +00001380// Store doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001381let mayLoad = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +00001382def t2STRDi8 : T2Ii8s4<1, 0, 0, (outs),
Owen Anderson9d63d902010-12-01 19:18:46 +00001383 (ins GPR:$Rt, GPR:$Rt2, t2addrmode_imm8s4:$addr),
1384 IIC_iStore_d_r, "strd", "\t$Rt, $Rt2, $addr", []>;
David Goodwin6647cea2009-06-30 22:50:01 +00001385
Evan Cheng6d94f112009-07-03 00:06:39 +00001386// Indexed stores
Owen Anderson6b0fa632010-12-09 02:56:12 +00001387def t2STR_PRE : T2Iidxldst<0, 0b10, 0, 1, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001388 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001389 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001390 "str", "\t$Rt, [$Rn, $addr]!",
1391 "$Rn = $base_wb,@earlyclobber $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001392 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001393 (pre_store GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001394
Owen Anderson6b0fa632010-12-09 02:56:12 +00001395def t2STR_POST : T2Iidxldst<0, 0b10, 0, 0, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001396 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001397 AddrModeT2_i8, IndexModePost, IIC_iStore_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001398 "str", "\t$Rt, [$Rn], $addr",
1399 "$Rn = $base_wb,@earlyclobber $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001400 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001401 (post_store GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001402
Owen Anderson6b0fa632010-12-09 02:56:12 +00001403def t2STRH_PRE : T2Iidxldst<0, 0b01, 0, 1, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001404 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001405 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001406 "strh", "\t$Rt, [$Rn, $addr]!",
1407 "$Rn = $base_wb,@earlyclobber $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001408 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001409 (pre_truncsti16 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001410
Owen Anderson6b0fa632010-12-09 02:56:12 +00001411def t2STRH_POST : T2Iidxldst<0, 0b01, 0, 0, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001412 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001413 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001414 "strh", "\t$Rt, [$Rn], $addr",
1415 "$Rn = $base_wb,@earlyclobber $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001416 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001417 (post_truncsti16 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001418
Owen Anderson6b0fa632010-12-09 02:56:12 +00001419def t2STRB_PRE : T2Iidxldst<0, 0b00, 0, 1, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001420 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001421 AddrModeT2_i8, IndexModePre, IIC_iStore_bh_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001422 "strb", "\t$Rt, [$Rn, $addr]!",
1423 "$Rn = $base_wb,@earlyclobber $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001424 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001425 (pre_truncsti8 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001426
Owen Anderson6b0fa632010-12-09 02:56:12 +00001427def t2STRB_POST : T2Iidxldst<0, 0b00, 0, 0, (outs GPR:$base_wb),
Owen Anderson6af50f72010-11-30 00:14:31 +00001428 (ins GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001429 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001430 "strb", "\t$Rt, [$Rn], $addr",
1431 "$Rn = $base_wb,@earlyclobber $base_wb",
Evan Cheng6d94f112009-07-03 00:06:39 +00001432 [(set GPR:$base_wb,
Owen Anderson6af50f72010-11-30 00:14:31 +00001433 (post_truncsti8 GPR:$Rt, GPR:$Rn, t2am_imm8_offset:$addr))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001434
Johnny Chene54a3ef2010-03-03 18:45:36 +00001435// STRT, STRBT, STRHT all have offset mode (PUW=0b110) and are for disassembly
1436// only.
1437// Ref: A8.6.193 STR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001438class T2IstT<bits<2> type, string opc, InstrItinClass ii>
Johnny Chen471d73d2011-04-13 21:04:32 +00001439 : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001440 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001441 let Inst{31-27} = 0b11111;
1442 let Inst{26-25} = 0b00;
1443 let Inst{24} = 0; // not signed
1444 let Inst{23} = 0;
1445 let Inst{22-21} = type;
1446 let Inst{20} = 0; // store
1447 let Inst{11} = 1;
1448 let Inst{10-8} = 0b110; // PUW
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001449
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001450 bits<4> Rt;
1451 bits<13> addr;
Jim Grosbach86386922010-12-08 22:10:43 +00001452 let Inst{15-12} = Rt;
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001453 let Inst{19-16} = addr{12-9};
1454 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001455}
1456
Evan Cheng0e55fd62010-09-30 01:08:25 +00001457def t2STRT : T2IstT<0b10, "strt", IIC_iStore_i>;
1458def t2STRBT : T2IstT<0b00, "strbt", IIC_iStore_bh_i>;
1459def t2STRHT : T2IstT<0b01, "strht", IIC_iStore_bh_i>;
David Goodwind1fa1202009-07-01 00:01:13 +00001460
Johnny Chenae1757b2010-03-11 01:13:36 +00001461// ldrd / strd pre / post variants
1462// For disassembly only.
1463
Johnny Chen6e3ccc32011-04-13 16:56:08 +00001464def t2LDRD_PRE : T2Ii8s4<1, 1, 1, (outs rGPR:$Rt, rGPR:$Rt2),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001465 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Owen Anderson9d63d902010-12-01 19:18:46 +00001466 "ldrd", "\t$Rt, $Rt2, [$base, $imm]!", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001467
Johnny Chen6e3ccc32011-04-13 16:56:08 +00001468def t2LDRD_POST : T2Ii8s4<0, 1, 1, (outs rGPR:$Rt, rGPR:$Rt2),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001469 (ins GPR:$base, t2am_imm8s4_offset:$imm), IIC_iLoad_d_ru,
Owen Anderson9d63d902010-12-01 19:18:46 +00001470 "ldrd", "\t$Rt, $Rt2, [$base], $imm", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001471
1472def t2STRD_PRE : T2Ii8s4<1, 1, 0, (outs),
Johnny Chen6e3ccc32011-04-13 16:56:08 +00001473 (ins rGPR:$Rt, rGPR:$Rt2, GPR:$base, t2am_imm8s4_offset:$imm),
Owen Anderson9d63d902010-12-01 19:18:46 +00001474 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, [$base, $imm]!", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001475
1476def t2STRD_POST : T2Ii8s4<0, 1, 0, (outs),
Johnny Chen6e3ccc32011-04-13 16:56:08 +00001477 (ins rGPR:$Rt, rGPR:$Rt2, GPR:$base, t2am_imm8s4_offset:$imm),
Owen Anderson9d63d902010-12-01 19:18:46 +00001478 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, [$base], $imm", []>;
Evan Cheng2889cce2009-07-03 00:18:36 +00001479
Johnny Chen0635fc52010-03-04 17:40:44 +00001480// T2Ipl (Preload Data/Instruction) signals the memory system of possible future
1481// data/instruction access. These are for disassembly only.
Evan Chengdfed19f2010-11-03 06:34:55 +00001482// instr_write is inverted for Thumb mode: (prefetch 3) -> (preload 0),
1483// (prefetch 1) -> (preload 2), (prefetch 2) -> (preload 1).
Evan Cheng416941d2010-11-04 05:19:35 +00001484multiclass T2Ipl<bits<1> write, bits<1> instr, string opc> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001485
Evan Chengdfed19f2010-11-03 06:34:55 +00001486 def i12 : T2Ii12<(outs), (ins t2addrmode_imm12:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001487 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001488 [(ARMPreload t2addrmode_imm12:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001489 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001490 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001491 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001492 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001493 let Inst{20} = 1;
1494 let Inst{15-12} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001495
Owen Anderson80dd3e02010-11-30 22:45:47 +00001496 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +00001497 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +00001498 let Inst{19-16} = addr{16-13}; // Rn
1499 let Inst{23} = addr{12}; // U
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001500 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chen0635fc52010-03-04 17:40:44 +00001501 }
1502
Evan Chengdfed19f2010-11-03 06:34:55 +00001503 def i8 : T2Ii8<(outs), (ins t2addrmode_imm8:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001504 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001505 [(ARMPreload t2addrmode_imm8:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001506 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001507 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001508 let Inst{23} = 0; // U = 0
1509 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001510 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001511 let Inst{20} = 1;
1512 let Inst{15-12} = 0b1111;
1513 let Inst{11-8} = 0b1100;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001514
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001515 bits<13> addr;
1516 let Inst{19-16} = addr{12-9}; // Rn
1517 let Inst{7-0} = addr{7-0}; // imm8
Johnny Chen0635fc52010-03-04 17:40:44 +00001518 }
1519
Evan Chengdfed19f2010-11-03 06:34:55 +00001520 def s : T2Iso<(outs), (ins t2addrmode_so_reg:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001521 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001522 [(ARMPreload t2addrmode_so_reg:$addr, (i32 write), (i32 instr))]> {
Evan Chengbc7deb02010-11-03 05:14:24 +00001523 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001524 let Inst{24} = instr;
Evan Chengbc7deb02010-11-03 05:14:24 +00001525 let Inst{23} = 0; // add = TRUE for T1
1526 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001527 let Inst{21} = write;
Evan Chengbc7deb02010-11-03 05:14:24 +00001528 let Inst{20} = 1;
1529 let Inst{15-12} = 0b1111;
1530 let Inst{11-6} = 0000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001531
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001532 bits<10> addr;
1533 let Inst{19-16} = addr{9-6}; // Rn
1534 let Inst{3-0} = addr{5-2}; // Rm
1535 let Inst{5-4} = addr{1-0}; // imm2
Evan Chengbc7deb02010-11-03 05:14:24 +00001536 }
Johnny Chen0635fc52010-03-04 17:40:44 +00001537}
1538
Evan Cheng416941d2010-11-04 05:19:35 +00001539defm t2PLD : T2Ipl<0, 0, "pld">, Requires<[IsThumb2]>;
1540defm t2PLDW : T2Ipl<1, 0, "pldw">, Requires<[IsThumb2,HasV7,HasMP]>;
1541defm t2PLI : T2Ipl<0, 1, "pli">, Requires<[IsThumb2,HasV7]>;
Johnny Chen0635fc52010-03-04 17:40:44 +00001542
Evan Cheng2889cce2009-07-03 00:18:36 +00001543//===----------------------------------------------------------------------===//
1544// Load / store multiple Instructions.
1545//
1546
Bill Wendling6c470b82010-11-13 09:09:38 +00001547multiclass thumb2_ldst_mult<string asm, InstrItinClass itin,
1548 InstrItinClass itin_upd, bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001549 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001550 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +00001551 itin, !strconcat(asm, "ia${p}.w\t$Rn, $regs"), []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001552 bits<4> Rn;
1553 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001554
Bill Wendling6c470b82010-11-13 09:09:38 +00001555 let Inst{31-27} = 0b11101;
1556 let Inst{26-25} = 0b00;
1557 let Inst{24-23} = 0b01; // Increment After
1558 let Inst{22} = 0;
1559 let Inst{21} = 0; // No writeback
1560 let Inst{20} = L_bit;
1561 let Inst{19-16} = Rn;
1562 let Inst{15-0} = regs;
1563 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001564 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001565 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +00001566 itin_upd, !strconcat(asm, "ia${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001567 bits<4> Rn;
1568 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001569
Bill Wendling6c470b82010-11-13 09:09:38 +00001570 let Inst{31-27} = 0b11101;
1571 let Inst{26-25} = 0b00;
1572 let Inst{24-23} = 0b01; // Increment After
1573 let Inst{22} = 0;
1574 let Inst{21} = 1; // Writeback
1575 let Inst{20} = L_bit;
1576 let Inst{19-16} = Rn;
1577 let Inst{15-0} = regs;
1578 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001579 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001580 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1581 itin, !strconcat(asm, "db${p}.w\t$Rn, $regs"), []> {
1582 bits<4> Rn;
1583 bits<16> regs;
1584
1585 let Inst{31-27} = 0b11101;
1586 let Inst{26-25} = 0b00;
1587 let Inst{24-23} = 0b10; // Decrement Before
1588 let Inst{22} = 0;
1589 let Inst{21} = 0; // No writeback
1590 let Inst{20} = L_bit;
1591 let Inst{19-16} = Rn;
1592 let Inst{15-0} = regs;
1593 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001594 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001595 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1596 itin_upd, !strconcat(asm, "db${p}.w\t$Rn, $regs"), "$Rn = $wb", []> {
1597 bits<4> Rn;
1598 bits<16> regs;
1599
1600 let Inst{31-27} = 0b11101;
1601 let Inst{26-25} = 0b00;
1602 let Inst{24-23} = 0b10; // Decrement Before
1603 let Inst{22} = 0;
1604 let Inst{21} = 1; // Writeback
1605 let Inst{20} = L_bit;
1606 let Inst{19-16} = Rn;
1607 let Inst{15-0} = regs;
1608 }
1609}
1610
Bill Wendlingc93989a2010-11-13 11:20:05 +00001611let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001612
1613let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1614defm t2LDM : thumb2_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu, 1>;
1615
1616let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1617defm t2STM : thumb2_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu, 0>;
1618
1619} // neverHasSideEffects
1620
Bob Wilson815baeb2010-03-13 01:08:20 +00001621
Evan Cheng9cb9e672009-06-27 02:26:13 +00001622//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001623// Move Instructions.
1624//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001625
Evan Chengf49810c2009-06-23 17:48:47 +00001626let neverHasSideEffects = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001627def t2MOVr : T2sTwoReg<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVr,
1628 "mov", ".w\t$Rd, $Rm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001629 let Inst{31-27} = 0b11101;
1630 let Inst{26-25} = 0b01;
1631 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001632 let Inst{19-16} = 0b1111; // Rn
1633 let Inst{14-12} = 0b000;
1634 let Inst{7-4} = 0b0000;
1635}
Evan Chengf49810c2009-06-23 17:48:47 +00001636
Evan Cheng5adb66a2009-09-28 09:14:39 +00001637// AddedComplexity to ensure isel tries t2MOVi before t2MOVi16.
Evan Chengc4af4632010-11-17 20:13:28 +00001638let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1,
1639 AddedComplexity = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001640def t2MOVi : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), IIC_iMOVi,
1641 "mov", ".w\t$Rd, $imm",
1642 [(set rGPR:$Rd, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001643 let Inst{31-27} = 0b11110;
1644 let Inst{25} = 0;
1645 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001646 let Inst{19-16} = 0b1111; // Rn
1647 let Inst{15} = 0;
1648}
David Goodwin83b35932009-06-26 16:10:07 +00001649
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00001650def : InstAlias<"mov${s}${p} $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1651 pred:$p, cc_out:$s)>,
1652 Requires<[IsThumb2]>;
1653
Evan Chengc4af4632010-11-17 20:13:28 +00001654let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Evan Cheng75972122011-01-13 07:58:56 +00001655def t2MOVi16 : T2I<(outs rGPR:$Rd), (ins i32imm_hilo16:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001656 "movw", "\t$Rd, $imm",
1657 [(set rGPR:$Rd, imm0_65535:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001658 let Inst{31-27} = 0b11110;
1659 let Inst{25} = 1;
1660 let Inst{24-21} = 0b0010;
1661 let Inst{20} = 0; // The S bit.
1662 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001663
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001664 bits<4> Rd;
1665 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001666
Jim Grosbach86386922010-12-08 22:10:43 +00001667 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001668 let Inst{19-16} = imm{15-12};
1669 let Inst{26} = imm{11};
1670 let Inst{14-12} = imm{10-8};
1671 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001672}
Evan Chengf49810c2009-06-23 17:48:47 +00001673
Evan Cheng53519f02011-01-21 18:55:51 +00001674def t2MOVi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001675 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1676
1677let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00001678def t2MOVTi16 : T2I<(outs rGPR:$Rd),
1679 (ins rGPR:$src, i32imm_hilo16:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001680 "movt", "\t$Rd, $imm",
1681 [(set rGPR:$Rd,
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001682 (or (and rGPR:$src, 0xffff), lo16AllZero:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001683 let Inst{31-27} = 0b11110;
1684 let Inst{25} = 1;
1685 let Inst{24-21} = 0b0110;
1686 let Inst{20} = 0; // The S bit.
1687 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001688
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001689 bits<4> Rd;
1690 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001691
Jim Grosbach86386922010-12-08 22:10:43 +00001692 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001693 let Inst{19-16} = imm{15-12};
1694 let Inst{26} = imm{11};
1695 let Inst{14-12} = imm{10-8};
1696 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00001697}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001698
Evan Cheng53519f02011-01-21 18:55:51 +00001699def t2MOVTi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001700 (ins rGPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1701} // Constraints
1702
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001703def : T2Pat<(or rGPR:$src, 0xffff0000), (t2MOVTi16 rGPR:$src, 0xffff)>;
Evan Cheng20956592009-10-21 08:15:52 +00001704
Anton Korobeynikov52237112009-06-17 18:13:58 +00001705//===----------------------------------------------------------------------===//
Evan Chengd27c9fc2009-07-03 01:43:10 +00001706// Extend Instructions.
1707//
1708
1709// Sign extenders
1710
Evan Cheng0e55fd62010-09-30 01:08:25 +00001711defm t2SXTB : T2I_ext_rrot<0b100, "sxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001712 UnOpFrag<(sext_inreg node:$Src, i8)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001713defm t2SXTH : T2I_ext_rrot<0b000, "sxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001714 UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001715defm t2SXTB16 : T2I_ext_rrot_sxtb16<0b010, "sxtb16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001716
Evan Cheng0e55fd62010-09-30 01:08:25 +00001717defm t2SXTAB : T2I_exta_rrot<0b100, "sxtab",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001718 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001719defm t2SXTAH : T2I_exta_rrot<0b000, "sxtah",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001720 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001721defm t2SXTAB16 : T2I_exta_rrot_DO<0b010, "sxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001722
Johnny Chen93042d12010-03-02 18:14:57 +00001723// TODO: SXT(A){B|H}16 - done for disassembly only
Evan Chengd27c9fc2009-07-03 01:43:10 +00001724
1725// Zero extenders
1726
1727let AddedComplexity = 16 in {
Evan Cheng0e55fd62010-09-30 01:08:25 +00001728defm t2UXTB : T2I_ext_rrot<0b101, "uxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001729 UnOpFrag<(and node:$Src, 0x000000FF)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001730defm t2UXTH : T2I_ext_rrot<0b001, "uxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001731 UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001732defm t2UXTB16 : T2I_ext_rrot_uxtb16<0b011, "uxtb16",
Johnny Chend68e1192009-12-15 17:24:14 +00001733 UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001734
Jim Grosbach79464942010-07-28 23:17:45 +00001735// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1736// The transformation should probably be done as a combiner action
1737// instead so we can include a check for masking back in the upper
1738// eight bits of the source into the lower eight bits of the result.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001739//def : T2Pat<(and (shl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001740// (t2UXTB16r_rot rGPR:$Src, 24)>,
1741// Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001742def : T2Pat<(and (srl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001743 (t2UXTB16r_rot rGPR:$Src, 8)>,
1744 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001745
Evan Cheng0e55fd62010-09-30 01:08:25 +00001746defm t2UXTAB : T2I_exta_rrot<0b101, "uxtab",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001747 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001748defm t2UXTAH : T2I_exta_rrot<0b001, "uxtah",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001749 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Evan Cheng0e55fd62010-09-30 01:08:25 +00001750defm t2UXTAB16 : T2I_exta_rrot_DO<0b011, "uxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001751}
1752
1753//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001754// Arithmetic Instructions.
1755//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001756
Johnny Chend68e1192009-12-15 17:24:14 +00001757defm t2ADD : T2I_bin_ii12rs<0b000, "add",
1758 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
1759defm t2SUB : T2I_bin_ii12rs<0b101, "sub",
1760 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001761
Evan Chengf49810c2009-06-23 17:48:47 +00001762// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants.
Johnny Chend68e1192009-12-15 17:24:14 +00001763defm t2ADDS : T2I_bin_s_irs <0b1000, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001764 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Johnny Chend68e1192009-12-15 17:24:14 +00001765 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
1766defm t2SUBS : T2I_bin_s_irs <0b1101, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00001767 IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Johnny Chend68e1192009-12-15 17:24:14 +00001768 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001769
Johnny Chend68e1192009-12-15 17:24:14 +00001770defm t2ADC : T2I_adde_sube_irs<0b1010, "adc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001771 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001772defm t2SBC : T2I_adde_sube_irs<0b1011, "sbc",
Jim Grosbach39be8fc2010-02-16 20:42:29 +00001773 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00001774defm t2ADCS : T2I_adde_sube_s_irs<BinOpFrag<(adde_live_carry node:$LHS,
1775 node:$RHS)>, 1>;
1776defm t2SBCS : T2I_adde_sube_s_irs<BinOpFrag<(sube_live_carry node:$LHS,
1777 node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001778
David Goodwin752aa7d2009-07-27 16:39:05 +00001779// RSB
Bob Wilson20d8e4e2010-08-13 23:24:25 +00001780defm t2RSB : T2I_rbin_irs <0b1110, "rsb",
Johnny Chend68e1192009-12-15 17:24:14 +00001781 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
1782defm t2RSBS : T2I_rbin_s_is <0b1110, "rsb",
1783 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001784
1785// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001786// The assume-no-carry-in form uses the negation of the input since add/sub
1787// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1788// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1789// details.
1790// The AddedComplexity preferences the first variant over the others since
1791// it can be shrunk to a 16-bit wide encoding, while the others cannot.
Evan Chengfa2ea1a2009-08-04 01:41:15 +00001792let AddedComplexity = 1 in
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001793def : T2Pat<(add GPR:$src, imm0_255_neg:$imm),
1794 (t2SUBri GPR:$src, imm0_255_neg:$imm)>;
1795def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm),
1796 (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>;
1797def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm),
1798 (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>;
1799let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001800def : T2Pat<(addc rGPR:$src, imm0_255_neg:$imm),
1801 (t2SUBSri rGPR:$src, imm0_255_neg:$imm)>;
1802def : T2Pat<(addc rGPR:$src, t2_so_imm_neg:$imm),
1803 (t2SUBSri rGPR:$src, t2_so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001804// The with-carry-in form matches bitwise not instead of the negation.
1805// Effectively, the inverse interpretation of the carry flag already accounts
1806// for part of the negation.
1807let AddedComplexity = 1 in
Andrew Trick1c3af772011-04-23 03:55:32 +00001808def : T2Pat<(adde_dead_carry rGPR:$src, imm0_255_not:$imm),
1809 (t2SBCri rGPR:$src, imm0_255_not:$imm)>;
1810def : T2Pat<(adde_dead_carry rGPR:$src, t2_so_imm_not:$imm),
1811 (t2SBCri rGPR:$src, t2_so_imm_not:$imm)>;
1812let AddedComplexity = 1 in
1813def : T2Pat<(adde_live_carry rGPR:$src, imm0_255_not:$imm),
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001814 (t2SBCSri rGPR:$src, imm0_255_not:$imm)>;
Andrew Trick1c3af772011-04-23 03:55:32 +00001815def : T2Pat<(adde_live_carry rGPR:$src, t2_so_imm_not:$imm),
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001816 (t2SBCSri rGPR:$src, t2_so_imm_not:$imm)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001817
Johnny Chen93042d12010-03-02 18:14:57 +00001818// Select Bytes -- for disassembly only
1819
Owen Andersonc7373f82010-11-30 20:00:01 +00001820def t2SEL : T2ThreeReg<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1821 NoItinerary, "sel", "\t$Rd, $Rn, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00001822 let Inst{31-27} = 0b11111;
1823 let Inst{26-24} = 0b010;
1824 let Inst{23} = 0b1;
1825 let Inst{22-20} = 0b010;
1826 let Inst{15-12} = 0b1111;
1827 let Inst{7} = 0b1;
1828 let Inst{6-4} = 0b000;
1829}
1830
Johnny Chenadc77332010-02-26 22:04:29 +00001831// A6.3.13, A6.3.14, A6.3.15 Parallel addition and subtraction (signed/unsigned)
1832// And Miscellaneous operations -- for disassembly only
Nate Begeman692433b2010-07-29 17:56:55 +00001833class T2I_pam<bits<3> op22_20, bits<4> op7_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001834 list<dag> pat = [/* For disassembly only; pattern left blank */],
1835 dag iops = (ins rGPR:$Rn, rGPR:$Rm),
1836 string asm = "\t$Rd, $Rn, $Rm">
1837 : T2I<(outs rGPR:$Rd), iops, NoItinerary, opc, asm, pat> {
Johnny Chenadc77332010-02-26 22:04:29 +00001838 let Inst{31-27} = 0b11111;
1839 let Inst{26-23} = 0b0101;
1840 let Inst{22-20} = op22_20;
1841 let Inst{15-12} = 0b1111;
1842 let Inst{7-4} = op7_4;
Jim Grosbach7a088642010-11-19 17:11:02 +00001843
Owen Anderson46c478e2010-11-17 19:57:38 +00001844 bits<4> Rd;
1845 bits<4> Rn;
1846 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001847
Jim Grosbach86386922010-12-08 22:10:43 +00001848 let Inst{11-8} = Rd;
1849 let Inst{19-16} = Rn;
1850 let Inst{3-0} = Rm;
Johnny Chenadc77332010-02-26 22:04:29 +00001851}
1852
1853// Saturating add/subtract -- for disassembly only
1854
Nate Begeman692433b2010-07-29 17:56:55 +00001855def t2QADD : T2I_pam<0b000, 0b1000, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001856 [(set rGPR:$Rd, (int_arm_qadd rGPR:$Rn, rGPR:$Rm))],
1857 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001858def t2QADD16 : T2I_pam<0b001, 0b0001, "qadd16">;
1859def t2QADD8 : T2I_pam<0b000, 0b0001, "qadd8">;
1860def t2QASX : T2I_pam<0b010, 0b0001, "qasx">;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001861def t2QDADD : T2I_pam<0b000, 0b1001, "qdadd", [],
1862 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
1863def t2QDSUB : T2I_pam<0b000, 0b1011, "qdsub", [],
1864 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001865def t2QSAX : T2I_pam<0b110, 0b0001, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001866def t2QSUB : T2I_pam<0b000, 0b1010, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001867 [(set rGPR:$Rd, (int_arm_qsub rGPR:$Rn, rGPR:$Rm))],
1868 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001869def t2QSUB16 : T2I_pam<0b101, 0b0001, "qsub16">;
1870def t2QSUB8 : T2I_pam<0b100, 0b0001, "qsub8">;
1871def t2UQADD16 : T2I_pam<0b001, 0b0101, "uqadd16">;
1872def t2UQADD8 : T2I_pam<0b000, 0b0101, "uqadd8">;
1873def t2UQASX : T2I_pam<0b010, 0b0101, "uqasx">;
1874def t2UQSAX : T2I_pam<0b110, 0b0101, "uqsax">;
1875def t2UQSUB16 : T2I_pam<0b101, 0b0101, "uqsub16">;
1876def t2UQSUB8 : T2I_pam<0b100, 0b0101, "uqsub8">;
1877
1878// Signed/Unsigned add/subtract -- for disassembly only
1879
1880def t2SASX : T2I_pam<0b010, 0b0000, "sasx">;
1881def t2SADD16 : T2I_pam<0b001, 0b0000, "sadd16">;
1882def t2SADD8 : T2I_pam<0b000, 0b0000, "sadd8">;
1883def t2SSAX : T2I_pam<0b110, 0b0000, "ssax">;
1884def t2SSUB16 : T2I_pam<0b101, 0b0000, "ssub16">;
1885def t2SSUB8 : T2I_pam<0b100, 0b0000, "ssub8">;
1886def t2UASX : T2I_pam<0b010, 0b0100, "uasx">;
1887def t2UADD16 : T2I_pam<0b001, 0b0100, "uadd16">;
1888def t2UADD8 : T2I_pam<0b000, 0b0100, "uadd8">;
1889def t2USAX : T2I_pam<0b110, 0b0100, "usax">;
1890def t2USUB16 : T2I_pam<0b101, 0b0100, "usub16">;
1891def t2USUB8 : T2I_pam<0b100, 0b0100, "usub8">;
1892
1893// Signed/Unsigned halving add/subtract -- for disassembly only
1894
1895def t2SHASX : T2I_pam<0b010, 0b0010, "shasx">;
1896def t2SHADD16 : T2I_pam<0b001, 0b0010, "shadd16">;
1897def t2SHADD8 : T2I_pam<0b000, 0b0010, "shadd8">;
1898def t2SHSAX : T2I_pam<0b110, 0b0010, "shsax">;
1899def t2SHSUB16 : T2I_pam<0b101, 0b0010, "shsub16">;
1900def t2SHSUB8 : T2I_pam<0b100, 0b0010, "shsub8">;
1901def t2UHASX : T2I_pam<0b010, 0b0110, "uhasx">;
1902def t2UHADD16 : T2I_pam<0b001, 0b0110, "uhadd16">;
1903def t2UHADD8 : T2I_pam<0b000, 0b0110, "uhadd8">;
1904def t2UHSAX : T2I_pam<0b110, 0b0110, "uhsax">;
1905def t2UHSUB16 : T2I_pam<0b101, 0b0110, "uhsub16">;
1906def t2UHSUB8 : T2I_pam<0b100, 0b0110, "uhsub8">;
1907
Owen Anderson821752e2010-11-18 20:32:18 +00001908// Helper class for disassembly only
1909// A6.3.16 & A6.3.17
1910// T2Imac - Thumb2 multiply [accumulate, and absolute difference] instructions.
1911class T2ThreeReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1912 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1913 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
1914 let Inst{31-27} = 0b11111;
1915 let Inst{26-24} = 0b011;
1916 let Inst{23} = long;
1917 let Inst{22-20} = op22_20;
1918 let Inst{7-4} = op7_4;
1919}
1920
1921class T2FourReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
1922 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
1923 : T2FourReg<oops, iops, itin, opc, asm, pattern> {
1924 let Inst{31-27} = 0b11111;
1925 let Inst{26-24} = 0b011;
1926 let Inst{23} = long;
1927 let Inst{22-20} = op22_20;
1928 let Inst{7-4} = op7_4;
1929}
1930
Johnny Chenadc77332010-02-26 22:04:29 +00001931// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
1932
Owen Anderson821752e2010-11-18 20:32:18 +00001933def t2USAD8 : T2ThreeReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
1934 (ins rGPR:$Rn, rGPR:$Rm),
1935 NoItinerary, "usad8", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00001936 let Inst{15-12} = 0b1111;
1937}
Owen Anderson821752e2010-11-18 20:32:18 +00001938def t2USADA8 : T2FourReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
Jim Grosbach7a088642010-11-19 17:11:02 +00001939 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), NoItinerary,
Owen Anderson821752e2010-11-18 20:32:18 +00001940 "usada8", "\t$Rd, $Rn, $Rm, $Ra", []>;
Johnny Chenadc77332010-02-26 22:04:29 +00001941
1942// Signed/Unsigned saturate -- for disassembly only
1943
Owen Anderson46c478e2010-11-17 19:57:38 +00001944class T2SatI<dag oops, dag iops, InstrItinClass itin,
1945 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00001946 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson46c478e2010-11-17 19:57:38 +00001947 bits<4> Rd;
1948 bits<4> Rn;
1949 bits<5> sat_imm;
1950 bits<7> sh;
Jim Grosbach7a088642010-11-19 17:11:02 +00001951
Jim Grosbach86386922010-12-08 22:10:43 +00001952 let Inst{11-8} = Rd;
1953 let Inst{19-16} = Rn;
Owen Anderson46c478e2010-11-17 19:57:38 +00001954 let Inst{4-0} = sat_imm{4-0};
1955 let Inst{21} = sh{6};
1956 let Inst{14-12} = sh{4-2};
1957 let Inst{7-6} = sh{1-0};
1958}
1959
Owen Andersonc7373f82010-11-30 20:00:01 +00001960def t2SSAT: T2SatI<
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00001961 (outs rGPR:$Rd), (ins ssat_imm:$sat_imm, rGPR:$Rn, shift_imm:$sh),
1962 NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh",
1963 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001964 let Inst{31-27} = 0b11110;
1965 let Inst{25-22} = 0b1100;
1966 let Inst{20} = 0;
1967 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00001968}
1969
Owen Andersonc7373f82010-11-30 20:00:01 +00001970def t2SSAT16: T2SatI<
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00001971 (outs rGPR:$Rd), (ins ssat_imm:$sat_imm, rGPR:$Rn), NoItinerary,
1972 "ssat16", "\t$Rd, $sat_imm, $Rn",
1973 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001974 let Inst{31-27} = 0b11110;
1975 let Inst{25-22} = 0b1100;
1976 let Inst{20} = 0;
1977 let Inst{15} = 0;
1978 let Inst{21} = 1; // sh = '1'
1979 let Inst{14-12} = 0b000; // imm3 = '000'
1980 let Inst{7-6} = 0b00; // imm2 = '00'
1981}
1982
Owen Andersonc7373f82010-11-30 20:00:01 +00001983def t2USAT: T2SatI<
1984 (outs rGPR:$Rd), (ins i32imm:$sat_imm, rGPR:$Rn, shift_imm:$sh),
1985 NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh",
Bob Wilson38aa2872010-08-13 21:48:10 +00001986 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001987 let Inst{31-27} = 0b11110;
1988 let Inst{25-22} = 0b1110;
1989 let Inst{20} = 0;
1990 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00001991}
1992
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00001993def t2USAT16: T2SatI<(outs rGPR:$dst), (ins i32imm:$sat_imm, rGPR:$Rn),
1994 NoItinerary,
1995 "usat16", "\t$dst, $sat_imm, $Rn",
1996 [/* For disassembly only; pattern left blank */]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001997 let Inst{31-27} = 0b11110;
1998 let Inst{25-22} = 0b1110;
1999 let Inst{20} = 0;
2000 let Inst{15} = 0;
2001 let Inst{21} = 1; // sh = '1'
2002 let Inst{14-12} = 0b000; // imm3 = '000'
2003 let Inst{7-6} = 0b00; // imm2 = '00'
2004}
Anton Korobeynikov52237112009-06-17 18:13:58 +00002005
Bob Wilson38aa2872010-08-13 21:48:10 +00002006def : T2Pat<(int_arm_ssat GPR:$a, imm:$pos), (t2SSAT imm:$pos, GPR:$a, 0)>;
2007def : T2Pat<(int_arm_usat GPR:$a, imm:$pos), (t2USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002008
Evan Chengf49810c2009-06-23 17:48:47 +00002009//===----------------------------------------------------------------------===//
Evan Chenga67efd12009-06-23 19:39:13 +00002010// Shift and rotate Instructions.
2011//
2012
Johnny Chend68e1192009-12-15 17:24:14 +00002013defm t2LSL : T2I_sh_ir<0b00, "lsl", BinOpFrag<(shl node:$LHS, node:$RHS)>>;
2014defm t2LSR : T2I_sh_ir<0b01, "lsr", BinOpFrag<(srl node:$LHS, node:$RHS)>>;
2015defm t2ASR : T2I_sh_ir<0b10, "asr", BinOpFrag<(sra node:$LHS, node:$RHS)>>;
2016defm t2ROR : T2I_sh_ir<0b11, "ror", BinOpFrag<(rotr node:$LHS, node:$RHS)>>;
Evan Chenga67efd12009-06-23 19:39:13 +00002017
Andrew Trickd49ffe82011-04-29 14:18:15 +00002018// (rotr x, (and y, 0x...1f)) ==> (ROR x, y)
2019def : Pat<(rotr rGPR:$lhs, (and rGPR:$rhs, lo5AllOne)),
2020 (t2RORrr rGPR:$lhs, rGPR:$rhs)>;
2021
David Goodwinca01a8d2009-09-01 18:32:09 +00002022let Uses = [CPSR] in {
Owen Anderson46c478e2010-11-17 19:57:38 +00002023def t2RRX : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2024 "rrx", "\t$Rd, $Rm",
2025 [(set rGPR:$Rd, (ARMrrx rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002026 let Inst{31-27} = 0b11101;
2027 let Inst{26-25} = 0b01;
2028 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00002029 let Inst{19-16} = 0b1111; // Rn
2030 let Inst{14-12} = 0b000;
2031 let Inst{7-4} = 0b0011;
2032}
David Goodwinca01a8d2009-09-01 18:32:09 +00002033}
Evan Chenga67efd12009-06-23 19:39:13 +00002034
Daniel Dunbar8d66b782011-01-10 15:26:39 +00002035let isCodeGenOnly = 1, Defs = [CPSR] in {
Owen Andersonbb6315d2010-11-15 19:58:36 +00002036def t2MOVsrl_flag : T2TwoRegShiftImm<
2037 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2038 "lsrs", ".w\t$Rd, $Rm, #1",
2039 [(set rGPR:$Rd, (ARMsrl_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002040 let Inst{31-27} = 0b11101;
2041 let Inst{26-25} = 0b01;
2042 let Inst{24-21} = 0b0010;
2043 let Inst{20} = 1; // The S bit.
2044 let Inst{19-16} = 0b1111; // Rn
2045 let Inst{5-4} = 0b01; // Shift type.
2046 // Shift amount = Inst{14-12:7-6} = 1.
2047 let Inst{14-12} = 0b000;
2048 let Inst{7-6} = 0b01;
2049}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002050def t2MOVsra_flag : T2TwoRegShiftImm<
2051 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2052 "asrs", ".w\t$Rd, $Rm, #1",
2053 [(set rGPR:$Rd, (ARMsra_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002054 let Inst{31-27} = 0b11101;
2055 let Inst{26-25} = 0b01;
2056 let Inst{24-21} = 0b0010;
2057 let Inst{20} = 1; // The S bit.
2058 let Inst{19-16} = 0b1111; // Rn
2059 let Inst{5-4} = 0b10; // Shift type.
2060 // Shift amount = Inst{14-12:7-6} = 1.
2061 let Inst{14-12} = 0b000;
2062 let Inst{7-6} = 0b01;
2063}
David Goodwin3583df72009-07-28 17:06:49 +00002064}
2065
Evan Chenga67efd12009-06-23 19:39:13 +00002066//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002067// Bitwise Instructions.
2068//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002069
Johnny Chend68e1192009-12-15 17:24:14 +00002070defm t2AND : T2I_bin_w_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002071 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002072 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
2073defm t2ORR : T2I_bin_w_irs<0b0010, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002074 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002075 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
2076defm t2EOR : T2I_bin_w_irs<0b0100, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002077 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002078 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Evan Chengf49810c2009-06-23 17:48:47 +00002079
Johnny Chend68e1192009-12-15 17:24:14 +00002080defm t2BIC : T2I_bin_w_irs<0b0001, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002081 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002082 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002083
Owen Anderson2f7aed32010-11-17 22:16:31 +00002084class T2BitFI<dag oops, dag iops, InstrItinClass itin,
2085 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00002086 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson2f7aed32010-11-17 22:16:31 +00002087 bits<4> Rd;
2088 bits<5> msb;
2089 bits<5> lsb;
Jim Grosbach7a088642010-11-19 17:11:02 +00002090
Jim Grosbach86386922010-12-08 22:10:43 +00002091 let Inst{11-8} = Rd;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002092 let Inst{4-0} = msb{4-0};
2093 let Inst{14-12} = lsb{4-2};
2094 let Inst{7-6} = lsb{1-0};
2095}
2096
2097class T2TwoRegBitFI<dag oops, dag iops, InstrItinClass itin,
2098 string opc, string asm, list<dag> pattern>
2099 : T2BitFI<oops, iops, itin, opc, asm, pattern> {
2100 bits<4> Rn;
Jim Grosbach7a088642010-11-19 17:11:02 +00002101
Jim Grosbach86386922010-12-08 22:10:43 +00002102 let Inst{19-16} = Rn;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002103}
2104
2105let Constraints = "$src = $Rd" in
2106def t2BFC : T2BitFI<(outs rGPR:$Rd), (ins rGPR:$src, bf_inv_mask_imm:$imm),
2107 IIC_iUNAsi, "bfc", "\t$Rd, $imm",
2108 [(set rGPR:$Rd, (and rGPR:$src, bf_inv_mask_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002109 let Inst{31-27} = 0b11110;
Johnny Chen3a961222011-04-15 22:52:15 +00002110 let Inst{26} = 0; // should be 0.
Johnny Chend68e1192009-12-15 17:24:14 +00002111 let Inst{25} = 1;
2112 let Inst{24-20} = 0b10110;
2113 let Inst{19-16} = 0b1111; // Rn
2114 let Inst{15} = 0;
Johnny Chen3a961222011-04-15 22:52:15 +00002115 let Inst{5} = 0; // should be 0.
Jim Grosbach7a088642010-11-19 17:11:02 +00002116
Owen Anderson2f7aed32010-11-17 22:16:31 +00002117 bits<10> imm;
2118 let msb{4-0} = imm{9-5};
2119 let lsb{4-0} = imm{4-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002120}
Evan Chengf49810c2009-06-23 17:48:47 +00002121
Owen Anderson2f7aed32010-11-17 22:16:31 +00002122def t2SBFX: T2TwoRegBitFI<
2123 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm0_31_m1:$msb),
2124 IIC_iUNAsi, "sbfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002125 let Inst{31-27} = 0b11110;
2126 let Inst{25} = 1;
2127 let Inst{24-20} = 0b10100;
2128 let Inst{15} = 0;
2129}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002130
Owen Anderson2f7aed32010-11-17 22:16:31 +00002131def t2UBFX: T2TwoRegBitFI<
2132 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm0_31_m1:$msb),
2133 IIC_iUNAsi, "ubfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002134 let Inst{31-27} = 0b11110;
2135 let Inst{25} = 1;
2136 let Inst{24-20} = 0b11100;
2137 let Inst{15} = 0;
2138}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002139
Johnny Chen9474d552010-02-02 19:31:58 +00002140// A8.6.18 BFI - Bitfield insert (Encoding T1)
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002141let Constraints = "$src = $Rd" in {
2142 def t2BFI : T2TwoRegBitFI<(outs rGPR:$Rd),
2143 (ins rGPR:$src, rGPR:$Rn, bf_inv_mask_imm:$imm),
2144 IIC_iBITi, "bfi", "\t$Rd, $Rn, $imm",
2145 [(set rGPR:$Rd, (ARMbfi rGPR:$src, rGPR:$Rn,
2146 bf_inv_mask_imm:$imm))]> {
2147 let Inst{31-27} = 0b11110;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002148 let Inst{26} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002149 let Inst{25} = 1;
2150 let Inst{24-20} = 0b10110;
2151 let Inst{15} = 0;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002152 let Inst{5} = 0; // should be 0.
Jim Grosbach7a088642010-11-19 17:11:02 +00002153
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002154 bits<10> imm;
2155 let msb{4-0} = imm{9-5};
2156 let lsb{4-0} = imm{4-0};
2157 }
2158
2159 // GNU as only supports this form of bfi (w/ 4 arguments)
2160 let isAsmParserOnly = 1 in
2161 def t2BFI4p : T2TwoRegBitFI<(outs rGPR:$Rd),
2162 (ins rGPR:$src, rGPR:$Rn, lsb_pos_imm:$lsbit,
2163 width_imm:$width),
2164 IIC_iBITi, "bfi", "\t$Rd, $Rn, $lsbit, $width",
2165 []> {
2166 let Inst{31-27} = 0b11110;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002167 let Inst{26} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002168 let Inst{25} = 1;
2169 let Inst{24-20} = 0b10110;
2170 let Inst{15} = 0;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002171 let Inst{5} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002172
2173 bits<5> lsbit;
2174 bits<5> width;
2175 let msb{4-0} = width; // Custom encoder => lsb+width-1
2176 let lsb{4-0} = lsbit;
2177 }
Johnny Chen9474d552010-02-02 19:31:58 +00002178}
Evan Chengf49810c2009-06-23 17:48:47 +00002179
Evan Cheng7e1bf302010-09-29 00:27:46 +00002180defm t2ORN : T2I_bin_irs<0b0011, "orn",
2181 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
2182 BinOpFrag<(or node:$LHS, (not node:$RHS))>, 0, "">;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002183
2184// Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version
2185let AddedComplexity = 1 in
Evan Cheng5d42c562010-09-29 00:49:25 +00002186defm t2MVN : T2I_un_irs <0b0011, "mvn",
Evan Cheng3881cb72010-09-29 22:42:35 +00002187 IIC_iMVNi, IIC_iMVNr, IIC_iMVNsi,
Evan Cheng5d42c562010-09-29 00:49:25 +00002188 UnOpFrag<(not node:$Src)>, 1, 1>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002189
2190
Jim Grosbachf084a5e2010-07-20 16:07:04 +00002191let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002192def : T2Pat<(and rGPR:$src, t2_so_imm_not:$imm),
2193 (t2BICri rGPR:$src, t2_so_imm_not:$imm)>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002194
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002195// FIXME: Disable this pattern on Darwin to workaround an assembler bug.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002196def : T2Pat<(or rGPR:$src, t2_so_imm_not:$imm),
2197 (t2ORNri rGPR:$src, t2_so_imm_not:$imm)>,
Evan Chengea253b92009-08-12 01:56:42 +00002198 Requires<[IsThumb2]>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002199
2200def : T2Pat<(t2_so_imm_not:$src),
2201 (t2MVNi t2_so_imm_not:$src)>;
2202
Evan Chengf49810c2009-06-23 17:48:47 +00002203//===----------------------------------------------------------------------===//
2204// Multiply Instructions.
2205//
Evan Cheng8de898a2009-06-26 00:19:44 +00002206let isCommutable = 1 in
Owen Anderson35141a92010-11-18 01:08:42 +00002207def t2MUL: T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2208 "mul", "\t$Rd, $Rn, $Rm",
2209 [(set rGPR:$Rd, (mul rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002210 let Inst{31-27} = 0b11111;
2211 let Inst{26-23} = 0b0110;
2212 let Inst{22-20} = 0b000;
2213 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2214 let Inst{7-4} = 0b0000; // Multiply
2215}
Evan Chengf49810c2009-06-23 17:48:47 +00002216
Owen Anderson35141a92010-11-18 01:08:42 +00002217def t2MLA: T2FourReg<
2218 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2219 "mla", "\t$Rd, $Rn, $Rm, $Ra",
2220 [(set rGPR:$Rd, (add (mul rGPR:$Rn, rGPR:$Rm), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002221 let Inst{31-27} = 0b11111;
2222 let Inst{26-23} = 0b0110;
2223 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002224 let Inst{7-4} = 0b0000; // Multiply
2225}
Evan Chengf49810c2009-06-23 17:48:47 +00002226
Owen Anderson35141a92010-11-18 01:08:42 +00002227def t2MLS: T2FourReg<
2228 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2229 "mls", "\t$Rd, $Rn, $Rm, $Ra",
2230 [(set rGPR:$Rd, (sub rGPR:$Ra, (mul rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002231 let Inst{31-27} = 0b11111;
2232 let Inst{26-23} = 0b0110;
2233 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002234 let Inst{7-4} = 0b0001; // Multiply and Subtract
2235}
Evan Chengf49810c2009-06-23 17:48:47 +00002236
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002237// Extra precision multiplies with low / high results
2238let neverHasSideEffects = 1 in {
2239let isCommutable = 1 in {
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002240def t2SMULL : T2MulLong<0b000, 0b0000,
Owen Anderson35141a92010-11-18 01:08:42 +00002241 (outs rGPR:$Rd, rGPR:$Ra),
2242 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002243 "smull", "\t$Rd, $Ra, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002244
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002245def t2UMULL : T2MulLong<0b010, 0b0000,
Jim Grosbach52082042010-12-08 22:29:28 +00002246 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002247 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002248 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Johnny Chend68e1192009-12-15 17:24:14 +00002249} // isCommutable
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002250
2251// Multiply + accumulate
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002252def t2SMLAL : T2MulLong<0b100, 0b0000,
2253 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002254 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002255 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002256
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002257def t2UMLAL : T2MulLong<0b110, 0b0000,
2258 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002259 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002260 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002261
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002262def t2UMAAL : T2MulLong<0b110, 0b0110,
2263 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002264 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002265 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002266} // neverHasSideEffects
2267
Johnny Chen93042d12010-03-02 18:14:57 +00002268// Rounding variants of the below included for disassembly only
2269
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002270// Most significant word multiply
Owen Anderson821752e2010-11-18 20:32:18 +00002271def t2SMMUL : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2272 "smmul", "\t$Rd, $Rn, $Rm",
2273 [(set rGPR:$Rd, (mulhs rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002274 let Inst{31-27} = 0b11111;
2275 let Inst{26-23} = 0b0110;
2276 let Inst{22-20} = 0b101;
2277 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2278 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2279}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002280
Owen Anderson821752e2010-11-18 20:32:18 +00002281def t2SMMULR : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2282 "smmulr", "\t$Rd, $Rn, $Rm", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00002283 let Inst{31-27} = 0b11111;
2284 let Inst{26-23} = 0b0110;
2285 let Inst{22-20} = 0b101;
2286 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2287 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2288}
2289
Owen Anderson821752e2010-11-18 20:32:18 +00002290def t2SMMLA : T2FourReg<
2291 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2292 "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2293 [(set rGPR:$Rd, (add (mulhs rGPR:$Rm, rGPR:$Rn), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002294 let Inst{31-27} = 0b11111;
2295 let Inst{26-23} = 0b0110;
2296 let Inst{22-20} = 0b101;
Johnny Chend68e1192009-12-15 17:24:14 +00002297 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2298}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002299
Owen Anderson821752e2010-11-18 20:32:18 +00002300def t2SMMLAR: T2FourReg<
2301 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2302 "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00002303 let Inst{31-27} = 0b11111;
2304 let Inst{26-23} = 0b0110;
2305 let Inst{22-20} = 0b101;
Johnny Chen93042d12010-03-02 18:14:57 +00002306 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2307}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002308
Owen Anderson821752e2010-11-18 20:32:18 +00002309def t2SMMLS: T2FourReg<
2310 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2311 "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2312 [(set rGPR:$Rd, (sub rGPR:$Ra, (mulhs rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002313 let Inst{31-27} = 0b11111;
2314 let Inst{26-23} = 0b0110;
2315 let Inst{22-20} = 0b110;
Johnny Chend68e1192009-12-15 17:24:14 +00002316 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2317}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002318
Owen Anderson821752e2010-11-18 20:32:18 +00002319def t2SMMLSR:T2FourReg<
2320 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2321 "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []> {
Johnny Chen93042d12010-03-02 18:14:57 +00002322 let Inst{31-27} = 0b11111;
2323 let Inst{26-23} = 0b0110;
2324 let Inst{22-20} = 0b110;
Johnny Chen93042d12010-03-02 18:14:57 +00002325 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2326}
2327
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002328multiclass T2I_smul<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002329 def BB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2330 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2331 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
2332 (sext_inreg rGPR:$Rm, i16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002333 let Inst{31-27} = 0b11111;
2334 let Inst{26-23} = 0b0110;
2335 let Inst{22-20} = 0b001;
2336 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2337 let Inst{7-6} = 0b00;
2338 let Inst{5-4} = 0b00;
2339 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002340
Owen Anderson821752e2010-11-18 20:32:18 +00002341 def BT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2342 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2343 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
2344 (sra rGPR:$Rm, (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002345 let Inst{31-27} = 0b11111;
2346 let Inst{26-23} = 0b0110;
2347 let Inst{22-20} = 0b001;
2348 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2349 let Inst{7-6} = 0b00;
2350 let Inst{5-4} = 0b01;
2351 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002352
Owen Anderson821752e2010-11-18 20:32:18 +00002353 def TB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2354 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2355 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
2356 (sext_inreg rGPR:$Rm, i16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002357 let Inst{31-27} = 0b11111;
2358 let Inst{26-23} = 0b0110;
2359 let Inst{22-20} = 0b001;
2360 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2361 let Inst{7-6} = 0b00;
2362 let Inst{5-4} = 0b10;
2363 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002364
Owen Anderson821752e2010-11-18 20:32:18 +00002365 def TT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2366 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2367 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
2368 (sra rGPR:$Rm, (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002369 let Inst{31-27} = 0b11111;
2370 let Inst{26-23} = 0b0110;
2371 let Inst{22-20} = 0b001;
2372 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2373 let Inst{7-6} = 0b00;
2374 let Inst{5-4} = 0b11;
2375 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002376
Owen Anderson821752e2010-11-18 20:32:18 +00002377 def WB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2378 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2379 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
2380 (sext_inreg rGPR:$Rm, i16)), (i32 16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002381 let Inst{31-27} = 0b11111;
2382 let Inst{26-23} = 0b0110;
2383 let Inst{22-20} = 0b011;
2384 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2385 let Inst{7-6} = 0b00;
2386 let Inst{5-4} = 0b00;
2387 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002388
Owen Anderson821752e2010-11-18 20:32:18 +00002389 def WT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2390 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2391 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
2392 (sra rGPR:$Rm, (i32 16))), (i32 16)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002393 let Inst{31-27} = 0b11111;
2394 let Inst{26-23} = 0b0110;
2395 let Inst{22-20} = 0b011;
2396 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2397 let Inst{7-6} = 0b00;
2398 let Inst{5-4} = 0b01;
2399 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002400}
2401
2402
2403multiclass T2I_smla<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002404 def BB : T2FourReg<
2405 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2406 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2407 [(set rGPR:$Rd, (add rGPR:$Ra,
2408 (opnode (sext_inreg rGPR:$Rn, i16),
2409 (sext_inreg rGPR:$Rm, i16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002410 let Inst{31-27} = 0b11111;
2411 let Inst{26-23} = 0b0110;
2412 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002413 let Inst{7-6} = 0b00;
2414 let Inst{5-4} = 0b00;
2415 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002416
Owen Anderson821752e2010-11-18 20:32:18 +00002417 def BT : T2FourReg<
2418 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2419 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2420 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sext_inreg rGPR:$Rn, i16),
2421 (sra rGPR:$Rm, (i32 16)))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002422 let Inst{31-27} = 0b11111;
2423 let Inst{26-23} = 0b0110;
2424 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002425 let Inst{7-6} = 0b00;
2426 let Inst{5-4} = 0b01;
2427 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002428
Owen Anderson821752e2010-11-18 20:32:18 +00002429 def TB : T2FourReg<
2430 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2431 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2432 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
2433 (sext_inreg rGPR:$Rm, i16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002434 let Inst{31-27} = 0b11111;
2435 let Inst{26-23} = 0b0110;
2436 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002437 let Inst{7-6} = 0b00;
2438 let Inst{5-4} = 0b10;
2439 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002440
Owen Anderson821752e2010-11-18 20:32:18 +00002441 def TT : T2FourReg<
2442 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2443 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2444 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
2445 (sra rGPR:$Rm, (i32 16)))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002446 let Inst{31-27} = 0b11111;
2447 let Inst{26-23} = 0b0110;
2448 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002449 let Inst{7-6} = 0b00;
2450 let Inst{5-4} = 0b11;
2451 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002452
Owen Anderson821752e2010-11-18 20:32:18 +00002453 def WB : T2FourReg<
2454 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2455 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2456 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
2457 (sext_inreg rGPR:$Rm, i16)), (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002458 let Inst{31-27} = 0b11111;
2459 let Inst{26-23} = 0b0110;
2460 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002461 let Inst{7-6} = 0b00;
2462 let Inst{5-4} = 0b00;
2463 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002464
Owen Anderson821752e2010-11-18 20:32:18 +00002465 def WT : T2FourReg<
2466 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2467 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2468 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
2469 (sra rGPR:$Rm, (i32 16))), (i32 16))))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002470 let Inst{31-27} = 0b11111;
2471 let Inst{26-23} = 0b0110;
2472 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002473 let Inst{7-6} = 0b00;
2474 let Inst{5-4} = 0b01;
2475 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002476}
2477
2478defm t2SMUL : T2I_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2479defm t2SMLA : T2I_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2480
Johnny Chenadc77332010-02-26 22:04:29 +00002481// Halfword multiple accumulate long: SMLAL<x><y> -- for disassembly only
Owen Anderson821752e2010-11-18 20:32:18 +00002482def t2SMLALBB : T2FourReg_mac<1, 0b100, 0b1000, (outs rGPR:$Ra,rGPR:$Rd),
2483 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbb", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002484 [/* For disassembly only; pattern left blank */]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002485def t2SMLALBT : T2FourReg_mac<1, 0b100, 0b1001, (outs rGPR:$Ra,rGPR:$Rd),
2486 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbt", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002487 [/* For disassembly only; pattern left blank */]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002488def t2SMLALTB : T2FourReg_mac<1, 0b100, 0b1010, (outs rGPR:$Ra,rGPR:$Rd),
2489 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltb", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002490 [/* For disassembly only; pattern left blank */]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002491def t2SMLALTT : T2FourReg_mac<1, 0b100, 0b1011, (outs rGPR:$Ra,rGPR:$Rd),
2492 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltt", "\t$Ra, $Rd, $Rn, $Rm",
Johnny Chenadc77332010-02-26 22:04:29 +00002493 [/* For disassembly only; pattern left blank */]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002494
Johnny Chenadc77332010-02-26 22:04:29 +00002495// Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
2496// These are for disassembly only.
Jim Grosbach7a088642010-11-19 17:11:02 +00002497
Owen Anderson821752e2010-11-18 20:32:18 +00002498def t2SMUAD: T2ThreeReg_mac<
2499 0, 0b010, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2500 IIC_iMAC32, "smuad", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002501 let Inst{15-12} = 0b1111;
2502}
Owen Anderson821752e2010-11-18 20:32:18 +00002503def t2SMUADX:T2ThreeReg_mac<
2504 0, 0b010, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2505 IIC_iMAC32, "smuadx", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002506 let Inst{15-12} = 0b1111;
2507}
Owen Anderson821752e2010-11-18 20:32:18 +00002508def t2SMUSD: T2ThreeReg_mac<
2509 0, 0b100, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2510 IIC_iMAC32, "smusd", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002511 let Inst{15-12} = 0b1111;
2512}
Owen Anderson821752e2010-11-18 20:32:18 +00002513def t2SMUSDX:T2ThreeReg_mac<
2514 0, 0b100, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2515 IIC_iMAC32, "smusdx", "\t$Rd, $Rn, $Rm", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002516 let Inst{15-12} = 0b1111;
2517}
Owen Anderson821752e2010-11-18 20:32:18 +00002518def t2SMLAD : T2ThreeReg_mac<
2519 0, 0b010, 0b0000, (outs rGPR:$Rd),
2520 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlad",
2521 "\t$Rd, $Rn, $Rm, $Ra", []>;
2522def t2SMLADX : T2FourReg_mac<
2523 0, 0b010, 0b0001, (outs rGPR:$Rd),
2524 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smladx",
2525 "\t$Rd, $Rn, $Rm, $Ra", []>;
2526def t2SMLSD : T2FourReg_mac<0, 0b100, 0b0000, (outs rGPR:$Rd),
2527 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsd",
2528 "\t$Rd, $Rn, $Rm, $Ra", []>;
2529def t2SMLSDX : T2FourReg_mac<0, 0b100, 0b0001, (outs rGPR:$Rd),
2530 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsdx",
2531 "\t$Rd, $Rn, $Rm, $Ra", []>;
2532def t2SMLALD : T2FourReg_mac<1, 0b100, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2533 (ins rGPR:$Rm, rGPR:$Rn), IIC_iMAC64, "smlald",
2534 "\t$Ra, $Rd, $Rm, $Rn", []>;
2535def t2SMLALDX : T2FourReg_mac<1, 0b100, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2536 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlaldx",
2537 "\t$Ra, $Rd, $Rm, $Rn", []>;
2538def t2SMLSLD : T2FourReg_mac<1, 0b101, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
2539 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsld",
2540 "\t$Ra, $Rd, $Rm, $Rn", []>;
2541def t2SMLSLDX : T2FourReg_mac<1, 0b101, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2542 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsldx",
2543 "\t$Ra, $Rd, $Rm, $Rn", []>;
Evan Chengf49810c2009-06-23 17:48:47 +00002544
2545//===----------------------------------------------------------------------===//
Evan Cheng734f63b2011-06-21 19:00:54 +00002546// Division Instructions.
2547// Signed and unsigned division on v7-M
2548//
2549def t2SDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
2550 "sdiv", "\t$Rd, $Rn, $Rm",
2551 [(set rGPR:$Rd, (sdiv rGPR:$Rn, rGPR:$Rm))]>,
2552 Requires<[HasDivide, IsThumb2]> {
2553 let Inst{31-27} = 0b11111;
2554 let Inst{26-21} = 0b011100;
2555 let Inst{20} = 0b1;
2556 let Inst{15-12} = 0b1111;
2557 let Inst{7-4} = 0b1111;
2558}
2559
2560def t2UDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
2561 "udiv", "\t$Rd, $Rn, $Rm",
2562 [(set rGPR:$Rd, (udiv rGPR:$Rn, rGPR:$Rm))]>,
2563 Requires<[HasDivide, IsThumb2]> {
2564 let Inst{31-27} = 0b11111;
2565 let Inst{26-21} = 0b011101;
2566 let Inst{20} = 0b1;
2567 let Inst{15-12} = 0b1111;
2568 let Inst{7-4} = 0b1111;
2569}
2570
2571//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002572// Misc. Arithmetic Instructions.
2573//
2574
Jim Grosbach80dc1162010-02-16 21:23:02 +00002575class T2I_misc<bits<2> op1, bits<2> op2, dag oops, dag iops,
2576 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Owen Anderson612fb5b2010-11-18 21:15:19 +00002577 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002578 let Inst{31-27} = 0b11111;
2579 let Inst{26-22} = 0b01010;
2580 let Inst{21-20} = op1;
2581 let Inst{15-12} = 0b1111;
2582 let Inst{7-6} = 0b10;
2583 let Inst{5-4} = op2;
Jim Grosbach86386922010-12-08 22:10:43 +00002584 let Rn{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00002585}
Evan Chengf49810c2009-06-23 17:48:47 +00002586
Owen Anderson612fb5b2010-11-18 21:15:19 +00002587def t2CLZ : T2I_misc<0b11, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2588 "clz", "\t$Rd, $Rm", [(set rGPR:$Rd, (ctlz rGPR:$Rm))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002589
Owen Anderson612fb5b2010-11-18 21:15:19 +00002590def t2RBIT : T2I_misc<0b01, 0b10, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2591 "rbit", "\t$Rd, $Rm",
2592 [(set rGPR:$Rd, (ARMrbit rGPR:$Rm))]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002593
Owen Anderson612fb5b2010-11-18 21:15:19 +00002594def t2REV : T2I_misc<0b01, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2595 "rev", ".w\t$Rd, $Rm", [(set rGPR:$Rd, (bswap rGPR:$Rm))]>;
Johnny Chend68e1192009-12-15 17:24:14 +00002596
Owen Anderson612fb5b2010-11-18 21:15:19 +00002597def t2REV16 : T2I_misc<0b01, 0b01, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2598 "rev16", ".w\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00002599 [(set rGPR:$Rd, (rotr (bswap rGPR:$Rm), (i32 16)))]>;
Evan Cheng6d6c55b2011-06-17 20:47:21 +00002600
Owen Anderson612fb5b2010-11-18 21:15:19 +00002601def t2REVSH : T2I_misc<0b01, 0b11, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2602 "revsh", ".w\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00002603 [(set rGPR:$Rd, (sra (bswap rGPR:$Rm), (i32 16)))]>;
Evan Cheng3f30af32011-03-18 21:52:42 +00002604
Evan Chengf60ceac2011-06-15 17:17:48 +00002605def : T2Pat<(or (sra (shl rGPR:$Rm, (i32 24)), (i32 16)),
Evan Cheng9568e5c2011-06-21 06:01:08 +00002606 (and (srl rGPR:$Rm, (i32 8)), 0xFF)),
Evan Chengf60ceac2011-06-15 17:17:48 +00002607 (t2REVSH rGPR:$Rm)>;
2608
Owen Anderson612fb5b2010-11-18 21:15:19 +00002609def t2PKHBT : T2ThreeReg<
2610 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, shift_imm:$sh),
2611 IIC_iBITsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2612 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF),
2613 (and (shl rGPR:$Rm, lsl_amt:$sh),
Jim Grosbachb1dc3932010-05-05 20:44:35 +00002614 0xFFFF0000)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002615 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002616 let Inst{31-27} = 0b11101;
2617 let Inst{26-25} = 0b01;
2618 let Inst{24-20} = 0b01100;
2619 let Inst{5} = 0; // BT form
2620 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002621
Owen Anderson71c11822010-11-18 23:29:56 +00002622 bits<8> sh;
2623 let Inst{14-12} = sh{7-5};
2624 let Inst{7-6} = sh{4-3};
Johnny Chend68e1192009-12-15 17:24:14 +00002625}
Evan Cheng40289b02009-07-07 05:35:52 +00002626
2627// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002628def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (and rGPR:$src2, 0xFFFF0000)),
2629 (t2PKHBT rGPR:$src1, rGPR:$src2, 0)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002630 Requires<[HasT2ExtractPack, IsThumb2]>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002631def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (shl rGPR:$src2, imm16_31:$sh)),
2632 (t2PKHBT rGPR:$src1, rGPR:$src2, (lsl_shift_imm imm16_31:$sh))>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002633 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Cheng40289b02009-07-07 05:35:52 +00002634
Bob Wilsondc66eda2010-08-16 22:26:55 +00002635// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2636// will match the pattern below.
Owen Anderson612fb5b2010-11-18 21:15:19 +00002637def t2PKHTB : T2ThreeReg<
2638 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, shift_imm:$sh),
2639 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
2640 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF0000),
2641 (and (sra rGPR:$Rm, asr_amt:$sh),
Bob Wilsonf955f292010-08-17 17:23:19 +00002642 0xFFFF)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002643 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002644 let Inst{31-27} = 0b11101;
2645 let Inst{26-25} = 0b01;
2646 let Inst{24-20} = 0b01100;
2647 let Inst{5} = 1; // TB form
2648 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002649
Owen Anderson71c11822010-11-18 23:29:56 +00002650 bits<8> sh;
2651 let Inst{14-12} = sh{7-5};
2652 let Inst{7-6} = sh{4-3};
Johnny Chend68e1192009-12-15 17:24:14 +00002653}
Evan Cheng40289b02009-07-07 05:35:52 +00002654
2655// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2656// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002657def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000), (srl rGPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002658 (t2PKHTB rGPR:$src1, rGPR:$src2, (asr_shift_imm imm16_31:$sh))>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002659 Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002660def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002661 (and (srl rGPR:$src2, imm1_15:$sh), 0xFFFF)),
2662 (t2PKHTB rGPR:$src1, rGPR:$src2, (asr_shift_imm imm1_15:$sh))>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002663 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002664
2665//===----------------------------------------------------------------------===//
2666// Comparison Instructions...
2667//
Johnny Chend68e1192009-12-15 17:24:14 +00002668defm t2CMP : T2I_cmp_irs<0b1101, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002669 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Johnny Chend68e1192009-12-15 17:24:14 +00002670 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00002671
2672def : T2Pat<(ARMcmpZ GPR:$lhs, t2_so_imm:$imm),
2673 (t2CMPri GPR:$lhs, t2_so_imm:$imm)>;
2674def : T2Pat<(ARMcmpZ GPR:$lhs, rGPR:$rhs),
2675 (t2CMPrr GPR:$lhs, rGPR:$rhs)>;
2676def : T2Pat<(ARMcmpZ GPR:$lhs, t2_so_reg:$rhs),
2677 (t2CMPrs GPR:$lhs, t2_so_reg:$rhs)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002678
Dan Gohman4b7dff92010-08-26 15:50:25 +00002679//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2680// Compare-to-zero still works out, just not the relationals
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002681//defm t2CMN : T2I_cmp_irs<0b1000, "cmn",
2682// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002683defm t2CMNz : T2I_cmp_irs<0b1000, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002684 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Dan Gohman4b7dff92010-08-26 15:50:25 +00002685 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
2686
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002687//def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm),
2688// (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002689
2690def : T2Pat<(ARMcmpZ GPR:$src, t2_so_imm_neg:$imm),
2691 (t2CMNzri GPR:$src, t2_so_imm_neg:$imm)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002692
Johnny Chend68e1192009-12-15 17:24:14 +00002693defm t2TST : T2I_cmp_irs<0b0000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002694 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Evan Chengc4af4632010-11-17 20:13:28 +00002695 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>>;
Johnny Chend68e1192009-12-15 17:24:14 +00002696defm t2TEQ : T2I_cmp_irs<0b0100, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002697 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Evan Chengc4af4632010-11-17 20:13:28 +00002698 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00002699
Evan Chenge253c952009-07-07 20:39:03 +00002700// Conditional moves
2701// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002702// a two-value operand where a dag node expects two operands. :(
Evan Cheng63f35442010-11-13 02:25:14 +00002703let neverHasSideEffects = 1 in {
Owen Anderson8ee97792010-11-18 21:46:31 +00002704def t2MOVCCr : T2TwoReg<
2705 (outs rGPR:$Rd), (ins rGPR:$false, rGPR:$Rm), IIC_iCMOVr,
2706 "mov", ".w\t$Rd, $Rm",
2707 [/*(set rGPR:$Rd, (ARMcmov rGPR:$false, rGPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
2708 RegConstraint<"$false = $Rd"> {
Johnny Chend68e1192009-12-15 17:24:14 +00002709 let Inst{31-27} = 0b11101;
2710 let Inst{26-25} = 0b01;
2711 let Inst{24-21} = 0b0010;
2712 let Inst{20} = 0; // The S bit.
2713 let Inst{19-16} = 0b1111; // Rn
2714 let Inst{14-12} = 0b000;
2715 let Inst{7-4} = 0b0000;
2716}
Evan Chenge253c952009-07-07 20:39:03 +00002717
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00002718// FIXME: Pseudo-ize these. For now, just mark codegen only.
2719let isCodeGenOnly = 1 in {
Evan Chengc4af4632010-11-17 20:13:28 +00002720let isMoveImm = 1 in
Owen Anderson8ee97792010-11-18 21:46:31 +00002721def t2MOVCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm),
2722 IIC_iCMOVi, "mov", ".w\t$Rd, $imm",
2723[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
2724 RegConstraint<"$false = $Rd"> {
Johnny Chend68e1192009-12-15 17:24:14 +00002725 let Inst{31-27} = 0b11110;
2726 let Inst{25} = 0;
2727 let Inst{24-21} = 0b0010;
2728 let Inst{20} = 0; // The S bit.
2729 let Inst{19-16} = 0b1111; // Rn
2730 let Inst{15} = 0;
2731}
Evan Chengf49810c2009-06-23 17:48:47 +00002732
Evan Chengc4af4632010-11-17 20:13:28 +00002733let isMoveImm = 1 in
Evan Cheng75972122011-01-13 07:58:56 +00002734def t2MOVCCi16 : T2I<(outs rGPR:$Rd), (ins rGPR:$false, i32imm_hilo16:$imm),
Evan Cheng875a6ac2010-11-12 22:42:47 +00002735 IIC_iCMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002736 "movw", "\t$Rd, $imm", []>,
2737 RegConstraint<"$false = $Rd"> {
Jim Grosbacha4257162010-10-07 00:53:56 +00002738 let Inst{31-27} = 0b11110;
2739 let Inst{25} = 1;
2740 let Inst{24-21} = 0b0010;
2741 let Inst{20} = 0; // The S bit.
2742 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002743
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002744 bits<4> Rd;
2745 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00002746
Jim Grosbach86386922010-12-08 22:10:43 +00002747 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002748 let Inst{19-16} = imm{15-12};
2749 let Inst{26} = imm{11};
2750 let Inst{14-12} = imm{10-8};
2751 let Inst{7-0} = imm{7-0};
Jim Grosbacha4257162010-10-07 00:53:56 +00002752}
2753
Evan Chengc4af4632010-11-17 20:13:28 +00002754let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00002755def t2MOVCCi32imm : PseudoInst<(outs rGPR:$dst),
2756 (ins rGPR:$false, i32imm:$src, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00002757 IIC_iCMOVix2, []>, RegConstraint<"$false = $dst">;
Evan Cheng63f35442010-11-13 02:25:14 +00002758
Evan Chengc4af4632010-11-17 20:13:28 +00002759let isMoveImm = 1 in
Owen Anderson8ee97792010-11-18 21:46:31 +00002760def t2MVNCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm),
2761 IIC_iCMOVi, "mvn", ".w\t$Rd, $imm",
2762[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm_not:$imm,
Evan Cheng875a6ac2010-11-12 22:42:47 +00002763 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson8ee97792010-11-18 21:46:31 +00002764 RegConstraint<"$false = $Rd"> {
Evan Cheng875a6ac2010-11-12 22:42:47 +00002765 let Inst{31-27} = 0b11110;
2766 let Inst{25} = 0;
2767 let Inst{24-21} = 0b0011;
2768 let Inst{20} = 0; // The S bit.
2769 let Inst{19-16} = 0b1111; // Rn
2770 let Inst{15} = 0;
2771}
2772
Johnny Chend68e1192009-12-15 17:24:14 +00002773class T2I_movcc_sh<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
2774 string opc, string asm, list<dag> pattern>
Owen Andersonbb6315d2010-11-15 19:58:36 +00002775 : T2TwoRegShiftImm<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002776 let Inst{31-27} = 0b11101;
2777 let Inst{26-25} = 0b01;
2778 let Inst{24-21} = 0b0010;
2779 let Inst{20} = 0; // The S bit.
2780 let Inst{19-16} = 0b1111; // Rn
2781 let Inst{5-4} = opcod; // Shift type.
2782}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002783def t2MOVCClsl : T2I_movcc_sh<0b00, (outs rGPR:$Rd),
2784 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2785 IIC_iCMOVsi, "lsl", ".w\t$Rd, $Rm, $imm", []>,
2786 RegConstraint<"$false = $Rd">;
2787def t2MOVCClsr : T2I_movcc_sh<0b01, (outs rGPR:$Rd),
2788 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2789 IIC_iCMOVsi, "lsr", ".w\t$Rd, $Rm, $imm", []>,
2790 RegConstraint<"$false = $Rd">;
2791def t2MOVCCasr : T2I_movcc_sh<0b10, (outs rGPR:$Rd),
2792 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2793 IIC_iCMOVsi, "asr", ".w\t$Rd, $Rm, $imm", []>,
2794 RegConstraint<"$false = $Rd">;
2795def t2MOVCCror : T2I_movcc_sh<0b11, (outs rGPR:$Rd),
2796 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2797 IIC_iCMOVsi, "ror", ".w\t$Rd, $Rm, $imm", []>,
2798 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00002799} // neverHasSideEffects
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00002800} // isCodeGenOnly = 1
Evan Cheng13f8b362009-08-01 01:43:45 +00002801
David Goodwin5e47a9a2009-06-30 18:04:13 +00002802//===----------------------------------------------------------------------===//
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002803// Atomic operations intrinsics
2804//
2805
2806// memory barriers protect the atomic sequences
2807let hasSideEffects = 1 in {
Bob Wilsonf74a4292010-10-30 00:54:37 +00002808def t2DMB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2809 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
2810 Requires<[IsThumb, HasDB]> {
2811 bits<4> opt;
2812 let Inst{31-4} = 0xf3bf8f5;
2813 let Inst{3-0} = opt;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002814}
2815}
2816
Bob Wilsonf74a4292010-10-30 00:54:37 +00002817def t2DSB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
2818 "dsb", "\t$opt",
2819 [/* For disassembly only; pattern left blank */]>,
2820 Requires<[IsThumb, HasDB]> {
2821 bits<4> opt;
2822 let Inst{31-4} = 0xf3bf8f4;
2823 let Inst{3-0} = opt;
Johnny Chena4339822010-03-03 00:16:28 +00002824}
2825
Johnny Chena4339822010-03-03 00:16:28 +00002826// ISB has only full system option -- for disassembly only
Bruno Cardoso Lopes892fc6d2011-01-18 21:17:09 +00002827def t2ISB : AInoP<(outs), (ins), ThumbFrm, NoItinerary, "isb", "",
Bob Wilsonf74a4292010-10-30 00:54:37 +00002828 [/* For disassembly only; pattern left blank */]>,
2829 Requires<[IsThumb2, HasV7]> {
2830 let Inst{31-4} = 0xf3bf8f6;
Johnny Chena4339822010-03-03 00:16:28 +00002831 let Inst{3-0} = 0b1111;
2832}
2833
Johnny Chend68e1192009-12-15 17:24:14 +00002834class T2I_ldrex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
2835 InstrItinClass itin, string opc, string asm, string cstr,
2836 list<dag> pattern, bits<4> rt2 = 0b1111>
2837 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2838 let Inst{31-27} = 0b11101;
2839 let Inst{26-20} = 0b0001101;
2840 let Inst{11-8} = rt2;
2841 let Inst{7-6} = 0b01;
2842 let Inst{5-4} = opcod;
2843 let Inst{3-0} = 0b1111;
Jim Grosbach7a088642010-11-19 17:11:02 +00002844
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002845 bits<4> addr;
Owen Anderson91a7c592010-11-19 00:28:38 +00002846 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002847 let Inst{19-16} = addr;
Jim Grosbach86386922010-12-08 22:10:43 +00002848 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002849}
2850class T2I_strex<bits<2> opcod, dag oops, dag iops, AddrMode am, SizeFlagVal sz,
2851 InstrItinClass itin, string opc, string asm, string cstr,
2852 list<dag> pattern, bits<4> rt2 = 0b1111>
2853 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
2854 let Inst{31-27} = 0b11101;
2855 let Inst{26-20} = 0b0001100;
2856 let Inst{11-8} = rt2;
2857 let Inst{7-6} = 0b01;
2858 let Inst{5-4} = opcod;
Jim Grosbach7a088642010-11-19 17:11:02 +00002859
Owen Anderson91a7c592010-11-19 00:28:38 +00002860 bits<4> Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002861 bits<4> addr;
Owen Anderson91a7c592010-11-19 00:28:38 +00002862 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002863 let Inst{3-0} = Rd;
2864 let Inst{19-16} = addr;
Jim Grosbach86386922010-12-08 22:10:43 +00002865 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002866}
2867
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002868let mayLoad = 1 in {
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002869def t2LDREXB : T2I_ldrex<0b00, (outs rGPR:$Rt), (ins t2addrmode_reg:$addr),
2870 AddrModeNone, Size4Bytes, NoItinerary,
2871 "ldrexb", "\t$Rt, $addr", "", []>;
2872def t2LDREXH : T2I_ldrex<0b01, (outs rGPR:$Rt), (ins t2addrmode_reg:$addr),
2873 AddrModeNone, Size4Bytes, NoItinerary,
2874 "ldrexh", "\t$Rt, $addr", "", []>;
2875def t2LDREX : Thumb2I<(outs rGPR:$Rt), (ins t2addrmode_reg:$addr),
2876 AddrModeNone, Size4Bytes, NoItinerary,
2877 "ldrex", "\t$Rt, $addr", "", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002878 let Inst{31-27} = 0b11101;
2879 let Inst{26-20} = 0b0000101;
2880 let Inst{11-8} = 0b1111;
2881 let Inst{7-0} = 0b00000000; // imm8 = 0
Jim Grosbach00f25fa2010-12-14 20:46:39 +00002882
Owen Anderson808c7d12010-12-10 21:52:38 +00002883 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002884 bits<4> addr;
2885 let Inst{19-16} = addr;
Owen Anderson808c7d12010-12-10 21:52:38 +00002886 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002887}
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00002888let hasExtraDefRegAllocReq = 1 in
2889def t2LDREXD : T2I_ldrex<0b11, (outs rGPR:$Rt, rGPR:$Rt2),
2890 (ins t2addrmode_reg:$addr),
Johnny Chend68e1192009-12-15 17:24:14 +00002891 AddrModeNone, Size4Bytes, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002892 "ldrexd", "\t$Rt, $Rt2, $addr", "",
Owen Anderson91a7c592010-11-19 00:28:38 +00002893 [], {?, ?, ?, ?}> {
2894 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00002895 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00002896}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002897}
2898
Owen Anderson91a7c592010-11-19 00:28:38 +00002899let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002900def t2STREXB : T2I_strex<0b00, (outs rGPR:$Rd),
2901 (ins rGPR:$Rt, t2addrmode_reg:$addr),
2902 AddrModeNone, Size4Bytes, NoItinerary,
2903 "strexb", "\t$Rd, $Rt, $addr", "", []>;
2904def t2STREXH : T2I_strex<0b01, (outs rGPR:$Rd),
2905 (ins rGPR:$Rt, t2addrmode_reg:$addr),
2906 AddrModeNone, Size4Bytes, NoItinerary,
2907 "strexh", "\t$Rd, $Rt, $addr", "", []>;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002908def t2STREX : Thumb2I<(outs rGPR:$Rd), (ins rGPR:$Rt, t2addrmode_reg:$addr),
2909 AddrModeNone, Size4Bytes, NoItinerary,
2910 "strex", "\t$Rd, $Rt, $addr", "",
2911 []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002912 let Inst{31-27} = 0b11101;
2913 let Inst{26-20} = 0b0000100;
2914 let Inst{7-0} = 0b00000000; // imm8 = 0
Jim Grosbach00f25fa2010-12-14 20:46:39 +00002915
Owen Anderson808c7d12010-12-10 21:52:38 +00002916 bits<4> Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002917 bits<4> addr;
Owen Anderson808c7d12010-12-10 21:52:38 +00002918 bits<4> Rt;
2919 let Inst{11-8} = Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002920 let Inst{19-16} = addr;
Owen Anderson808c7d12010-12-10 21:52:38 +00002921 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00002922}
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00002923}
2924
2925let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Owen Anderson91a7c592010-11-19 00:28:38 +00002926def t2STREXD : T2I_strex<0b11, (outs rGPR:$Rd),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002927 (ins rGPR:$Rt, rGPR:$Rt2, t2addrmode_reg:$addr),
Johnny Chend68e1192009-12-15 17:24:14 +00002928 AddrModeNone, Size4Bytes, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00002929 "strexd", "\t$Rd, $Rt, $Rt2, $addr", "", [],
Owen Anderson91a7c592010-11-19 00:28:38 +00002930 {?, ?, ?, ?}> {
2931 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00002932 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00002933}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002934
Johnny Chen10a77e12010-03-02 22:11:06 +00002935// Clear-Exclusive is for disassembly only.
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002936def t2CLREX : T2XI<(outs), (ins), NoItinerary, "clrex",
2937 [/* For disassembly only; pattern left blank */]>,
2938 Requires<[IsThumb2, HasV7]> {
2939 let Inst{31-16} = 0xf3bf;
Johnny Chen10a77e12010-03-02 22:11:06 +00002940 let Inst{15-14} = 0b10;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002941 let Inst{13} = 0;
Johnny Chen10a77e12010-03-02 22:11:06 +00002942 let Inst{12} = 0;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002943 let Inst{11-8} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00002944 let Inst{7-4} = 0b0010;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00002945 let Inst{3-0} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00002946}
2947
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002948//===----------------------------------------------------------------------===//
David Goodwin334c2642009-07-08 16:09:28 +00002949// TLS Instructions
2950//
2951
2952// __aeabi_read_tp preserves the registers r1-r3.
2953let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00002954 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
David Goodwin8b7d7ad2009-08-06 16:52:47 +00002955 def t2TPsoft : T2XI<(outs), (ins), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00002956 "bl\t__aeabi_read_tp",
Johnny Chend68e1192009-12-15 17:24:14 +00002957 [(set R0, ARMthread_pointer)]> {
2958 let Inst{31-27} = 0b11110;
2959 let Inst{15-14} = 0b11;
2960 let Inst{12} = 1;
2961 }
David Goodwin334c2642009-07-08 16:09:28 +00002962}
2963
2964//===----------------------------------------------------------------------===//
Jim Grosbach5aa16842009-08-11 19:42:21 +00002965// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00002966// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbach5aa16842009-08-11 19:42:21 +00002967// address and save #0 in R0 for the non-longjmp case.
2968// Since by its nature we may be coming from some other function to get
2969// here, and we're using the stack frame for the containing function to
2970// save/restore registers, we can't keep anything live in regs across
2971// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002972// when we get here from a longjmp(). We force everything out of registers
Jim Grosbach5aa16842009-08-11 19:42:21 +00002973// except for our own input by listing the relevant registers in Defs. By
2974// doing so, we also cause the prologue/epilogue code to actively preserve
2975// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0798edd2010-05-27 23:49:24 +00002976// $val is a scratch register for our use.
Jim Grosbacha87ded22010-02-08 23:22:00 +00002977let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00002978 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00002979 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ],
2980 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002981 def t2Int_eh_sjlj_setjmp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Jim Grosbach71d933a2010-09-30 16:56:53 +00002982 AddrModeNone, SizeSpecial, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002983 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002984 Requires<[IsThumb2, HasVFP2]>;
Jim Grosbach5aa16842009-08-11 19:42:21 +00002985}
2986
Bob Wilsonec80e262010-04-09 20:41:18 +00002987let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00002988 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00002989 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00002990 def t2Int_eh_sjlj_setjmp_nofp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Jim Grosbach71d933a2010-09-30 16:56:53 +00002991 AddrModeNone, SizeSpecial, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00002992 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00002993 Requires<[IsThumb2, NoVFP]>;
2994}
Jim Grosbach5aa16842009-08-11 19:42:21 +00002995
2996
2997//===----------------------------------------------------------------------===//
David Goodwin5e47a9a2009-06-30 18:04:13 +00002998// Control-Flow Instructions
2999//
3000
Evan Chengc50a1cb2009-07-09 22:58:39 +00003001// FIXME: remove when we have a way to marking a MI with these properties.
3002// FIXME: $dst1 should be a def. But the extra ops must be in the end of the
3003// operand list.
3004// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003005let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
Chris Lattner39ee0362010-10-31 19:10:56 +00003006 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Bill Wendling73fe34a2010-11-16 01:16:36 +00003007def t2LDMIA_RET: T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Bill Wendling3380f6a2010-11-16 23:44:49 +00003008 reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +00003009 IIC_iLoad_mBr,
Bill Wendling3380f6a2010-11-16 23:44:49 +00003010 "ldmia${p}.w\t$Rn!, $regs",
Jim Grosbache6913602010-11-03 01:01:43 +00003011 "$Rn = $wb", []> {
Bill Wendling7b718782010-11-16 02:08:45 +00003012 bits<4> Rn;
3013 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00003014
Bill Wendling7b718782010-11-16 02:08:45 +00003015 let Inst{31-27} = 0b11101;
3016 let Inst{26-25} = 0b00;
3017 let Inst{24-23} = 0b01; // Increment After
3018 let Inst{22} = 0;
3019 let Inst{21} = 1; // Writeback
Bill Wendling1eeb2802010-11-16 02:20:22 +00003020 let Inst{20} = 1;
Bill Wendling7b718782010-11-16 02:08:45 +00003021 let Inst{19-16} = Rn;
3022 let Inst{15-0} = regs;
Johnny Chend68e1192009-12-15 17:24:14 +00003023}
Evan Chengc50a1cb2009-07-09 22:58:39 +00003024
David Goodwin5e47a9a2009-06-30 18:04:13 +00003025let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
3026let isPredicable = 1 in
Owen Andersonc2666002010-12-13 19:31:11 +00003027def t2B : T2XI<(outs), (ins uncondbrtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00003028 "b.w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00003029 [(br bb:$target)]> {
3030 let Inst{31-27} = 0b11110;
3031 let Inst{15-14} = 0b10;
3032 let Inst{12} = 1;
Owen Anderson05bf5952010-11-29 18:54:38 +00003033
3034 bits<20> target;
3035 let Inst{26} = target{19};
3036 let Inst{11} = target{18};
3037 let Inst{13} = target{17};
3038 let Inst{21-16} = target{16-11};
3039 let Inst{10-0} = target{10-0};
Johnny Chend68e1192009-12-15 17:24:14 +00003040}
David Goodwin5e47a9a2009-06-30 18:04:13 +00003041
Jim Grosbacha0bb2532010-11-29 22:40:58 +00003042let isNotDuplicable = 1, isIndirectBranch = 1 in {
Jim Grosbachd4811102010-12-15 19:03:16 +00003043def t2BR_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00003044 (ins GPR:$target, GPR:$index, i32imm:$jt, i32imm:$id),
Jim Grosbacha0bb2532010-11-29 22:40:58 +00003045 SizeSpecial, IIC_Br,
Jim Grosbach5ca66692010-11-29 22:37:40 +00003046 [(ARMbr2jt GPR:$target, GPR:$index, tjumptable:$jt, imm:$id)]>;
Evan Cheng5657c012009-07-29 02:18:14 +00003047
Evan Cheng25f7cfc2009-08-01 06:13:52 +00003048// FIXME: Add a non-pc based case that can be predicated.
Jim Grosbachd4811102010-12-15 19:03:16 +00003049def t2TBB_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00003050 (ins GPR:$index, i32imm:$jt, i32imm:$id),
3051 SizeSpecial, IIC_Br, []>;
3052
Jim Grosbachd4811102010-12-15 19:03:16 +00003053def t2TBH_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00003054 (ins GPR:$index, i32imm:$jt, i32imm:$id),
3055 SizeSpecial, IIC_Br, []>;
3056
3057def t2TBB : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
3058 "tbb", "\t[$Rn, $Rm]", []> {
3059 bits<4> Rn;
3060 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00003061 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003062 let Inst{19-16} = Rn;
3063 let Inst{15-5} = 0b11110000000;
3064 let Inst{4} = 0; // B form
3065 let Inst{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00003066}
Evan Cheng5657c012009-07-29 02:18:14 +00003067
Jim Grosbach5ca66692010-11-29 22:37:40 +00003068def t2TBH : T2I<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_Br,
3069 "tbh", "\t[$Rn, $Rm, lsl #1]", []> {
3070 bits<4> Rn;
3071 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00003072 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003073 let Inst{19-16} = Rn;
3074 let Inst{15-5} = 0b11110000000;
3075 let Inst{4} = 1; // H form
3076 let Inst{3-0} = Rm;
Johnny Chen93042d12010-03-02 18:14:57 +00003077}
Evan Cheng5657c012009-07-29 02:18:14 +00003078} // isNotDuplicable, isIndirectBranch
3079
David Goodwinc9a59b52009-06-30 19:50:22 +00003080} // isBranch, isTerminator, isBarrier
David Goodwin5e47a9a2009-06-30 18:04:13 +00003081
3082// FIXME: should be able to write a pattern for ARMBrcond, but can't use
3083// a two-value operand where a dag node expects two operands. :(
3084let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003085def t2Bcc : T2I<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00003086 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00003087 [/*(ARMbrcond bb:$target, imm:$cc)*/]> {
3088 let Inst{31-27} = 0b11110;
3089 let Inst{15-14} = 0b10;
3090 let Inst{12} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00003091
Owen Andersonfb20d892010-12-09 00:27:41 +00003092 bits<4> p;
3093 let Inst{25-22} = p;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003094
Owen Andersonfb20d892010-12-09 00:27:41 +00003095 bits<21> target;
3096 let Inst{26} = target{20};
3097 let Inst{11} = target{19};
3098 let Inst{13} = target{18};
3099 let Inst{21-16} = target{17-12};
3100 let Inst{10-0} = target{11-1};
Johnny Chend68e1192009-12-15 17:24:14 +00003101}
Evan Chengf49810c2009-06-23 17:48:47 +00003102
Evan Cheng06e16582009-07-10 01:54:42 +00003103
3104// IT block
Evan Cheng86050dc2010-06-18 23:09:54 +00003105let Defs = [ITSTATE] in
Evan Cheng06e16582009-07-10 01:54:42 +00003106def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask),
David Goodwin5d598aa2009-08-19 18:00:44 +00003107 AddrModeNone, Size2Bytes, IIC_iALUx,
Johnny Chend68e1192009-12-15 17:24:14 +00003108 "it$mask\t$cc", "", []> {
3109 // 16-bit instruction.
Johnny Chenbbc71b22009-12-16 02:32:54 +00003110 let Inst{31-16} = 0x0000;
Johnny Chend68e1192009-12-15 17:24:14 +00003111 let Inst{15-8} = 0b10111111;
Owen Anderson05bf5952010-11-29 18:54:38 +00003112
3113 bits<4> cc;
3114 bits<4> mask;
Jim Grosbach86386922010-12-08 22:10:43 +00003115 let Inst{7-4} = cc;
3116 let Inst{3-0} = mask;
Johnny Chend68e1192009-12-15 17:24:14 +00003117}
Evan Cheng06e16582009-07-10 01:54:42 +00003118
Johnny Chence6275f2010-02-25 19:05:29 +00003119// Branch and Exchange Jazelle -- for disassembly only
3120// Rm = Inst{19-16}
Jim Grosbach6ccfc502010-07-30 02:41:01 +00003121def t2BXJ : T2I<(outs), (ins rGPR:$func), NoItinerary, "bxj", "\t$func",
Johnny Chence6275f2010-02-25 19:05:29 +00003122 [/* For disassembly only; pattern left blank */]> {
3123 let Inst{31-27} = 0b11110;
3124 let Inst{26} = 0;
3125 let Inst{25-20} = 0b111100;
3126 let Inst{15-14} = 0b10;
3127 let Inst{12} = 0;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003128
Owen Anderson05bf5952010-11-29 18:54:38 +00003129 bits<4> func;
Jim Grosbach86386922010-12-08 22:10:43 +00003130 let Inst{19-16} = func;
Johnny Chence6275f2010-02-25 19:05:29 +00003131}
3132
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003133// Change Processor State is a system instruction -- for disassembly and
3134// parsing only.
3135// FIXME: Since the asm parser has currently no clean way to handle optional
3136// operands, create 3 versions of the same instruction. Once there's a clean
3137// framework to represent optional operands, change this behavior.
3138class t2CPS<dag iops, string asm_op> : T2XI<(outs), iops, NoItinerary,
3139 !strconcat("cps", asm_op),
3140 [/* For disassembly only; pattern left blank */]> {
3141 bits<2> imod;
3142 bits<3> iflags;
3143 bits<5> mode;
3144 bit M;
3145
Johnny Chen93042d12010-03-02 18:14:57 +00003146 let Inst{31-27} = 0b11110;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003147 let Inst{26} = 0;
Johnny Chen93042d12010-03-02 18:14:57 +00003148 let Inst{25-20} = 0b111010;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003149 let Inst{19-16} = 0b1111;
Johnny Chen93042d12010-03-02 18:14:57 +00003150 let Inst{15-14} = 0b10;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003151 let Inst{12} = 0;
3152 let Inst{10-9} = imod;
3153 let Inst{8} = M;
3154 let Inst{7-5} = iflags;
3155 let Inst{4-0} = mode;
Johnny Chen93042d12010-03-02 18:14:57 +00003156}
3157
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003158let M = 1 in
3159 def t2CPS3p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
3160 "$imod.w\t$iflags, $mode">;
3161let mode = 0, M = 0 in
3162 def t2CPS2p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags),
3163 "$imod.w\t$iflags">;
3164let imod = 0, iflags = 0, M = 1 in
3165 def t2CPS1p : t2CPS<(ins i32imm:$mode), "\t$mode">;
3166
Johnny Chen0f7866e2010-03-03 02:09:43 +00003167// A6.3.4 Branches and miscellaneous control
3168// Table A6-14 Change Processor State, and hint instructions
3169// Helper class for disassembly only.
3170class T2I_hint<bits<8> op7_0, string opc, string asm>
3171 : T2I<(outs), (ins), NoItinerary, opc, asm,
3172 [/* For disassembly only; pattern left blank */]> {
3173 let Inst{31-20} = 0xf3a;
Bruno Cardoso Lopes1b10d5b2011-01-26 13:28:14 +00003174 let Inst{19-16} = 0b1111;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003175 let Inst{15-14} = 0b10;
3176 let Inst{12} = 0;
3177 let Inst{10-8} = 0b000;
3178 let Inst{7-0} = op7_0;
3179}
3180
3181def t2NOP : T2I_hint<0b00000000, "nop", ".w">;
3182def t2YIELD : T2I_hint<0b00000001, "yield", ".w">;
3183def t2WFE : T2I_hint<0b00000010, "wfe", ".w">;
3184def t2WFI : T2I_hint<0b00000011, "wfi", ".w">;
3185def t2SEV : T2I_hint<0b00000100, "sev", ".w">;
3186
3187def t2DBG : T2I<(outs),(ins i32imm:$opt), NoItinerary, "dbg", "\t$opt",
3188 [/* For disassembly only; pattern left blank */]> {
3189 let Inst{31-20} = 0xf3a;
3190 let Inst{15-14} = 0b10;
3191 let Inst{12} = 0;
3192 let Inst{10-8} = 0b000;
3193 let Inst{7-4} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003194
Owen Andersonc7373f82010-11-30 20:00:01 +00003195 bits<4> opt;
Jim Grosbach86386922010-12-08 22:10:43 +00003196 let Inst{3-0} = opt;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003197}
3198
Johnny Chen6341c5a2010-02-25 20:25:24 +00003199// Secure Monitor Call is a system instruction -- for disassembly only
3200// Option = Inst{19-16}
3201def t2SMC : T2I<(outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
3202 [/* For disassembly only; pattern left blank */]> {
3203 let Inst{31-27} = 0b11110;
3204 let Inst{26-20} = 0b1111111;
3205 let Inst{15-12} = 0b1000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003206
Owen Andersond18a9c92010-11-29 19:22:08 +00003207 bits<4> opt;
Jim Grosbach86386922010-12-08 22:10:43 +00003208 let Inst{19-16} = opt;
Owen Andersond18a9c92010-11-29 19:22:08 +00003209}
3210
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003211class T2SRS<bits<12> op31_20,
Owen Anderson5404c2b2010-11-29 20:38:48 +00003212 dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003213 string opc, string asm, list<dag> pattern>
3214 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003215 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003216
Owen Andersond18a9c92010-11-29 19:22:08 +00003217 bits<5> mode;
3218 let Inst{4-0} = mode{4-0};
Johnny Chen6341c5a2010-02-25 20:25:24 +00003219}
3220
3221// Store Return State is a system instruction -- for disassembly only
Owen Anderson5404c2b2010-11-29 20:38:48 +00003222def t2SRSDBW : T2SRS<0b111010000010,
Owen Andersond18a9c92010-11-29 19:22:08 +00003223 (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp!, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003224 [/* For disassembly only; pattern left blank */]>;
3225def t2SRSDB : T2SRS<0b111010000000,
Owen Andersond18a9c92010-11-29 19:22:08 +00003226 (outs),(ins i32imm:$mode),NoItinerary,"srsdb","\tsp, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003227 [/* For disassembly only; pattern left blank */]>;
3228def t2SRSIAW : T2SRS<0b111010011010,
Owen Andersond18a9c92010-11-29 19:22:08 +00003229 (outs),(ins i32imm:$mode),NoItinerary,"srsia","\tsp!, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003230 [/* For disassembly only; pattern left blank */]>;
3231def t2SRSIA : T2SRS<0b111010011000,
Owen Andersond18a9c92010-11-29 19:22:08 +00003232 (outs), (ins i32imm:$mode),NoItinerary,"srsia","\tsp, $mode",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003233 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003234
3235// Return From Exception is a system instruction -- for disassembly only
Owen Andersond18a9c92010-11-29 19:22:08 +00003236
Owen Anderson5404c2b2010-11-29 20:38:48 +00003237class T2RFE<bits<12> op31_20, dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003238 string opc, string asm, list<dag> pattern>
3239 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003240 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003241
Owen Andersond18a9c92010-11-29 19:22:08 +00003242 bits<4> Rn;
Jim Grosbach86386922010-12-08 22:10:43 +00003243 let Inst{19-16} = Rn;
Johnny Chenec51a622011-04-12 21:41:51 +00003244 let Inst{15-0} = 0xc000;
Owen Andersond18a9c92010-11-29 19:22:08 +00003245}
3246
Owen Anderson5404c2b2010-11-29 20:38:48 +00003247def t2RFEDBW : T2RFE<0b111010000011,
Johnny Chenec51a622011-04-12 21:41:51 +00003248 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn!",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003249 [/* For disassembly only; pattern left blank */]>;
3250def t2RFEDB : T2RFE<0b111010000001,
Johnny Chenec51a622011-04-12 21:41:51 +00003251 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003252 [/* For disassembly only; pattern left blank */]>;
3253def t2RFEIAW : T2RFE<0b111010011011,
Johnny Chenec51a622011-04-12 21:41:51 +00003254 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn!",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003255 [/* For disassembly only; pattern left blank */]>;
3256def t2RFEIA : T2RFE<0b111010011001,
Johnny Chenec51a622011-04-12 21:41:51 +00003257 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003258 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003259
Evan Chengf49810c2009-06-23 17:48:47 +00003260//===----------------------------------------------------------------------===//
3261// Non-Instruction Patterns
3262//
3263
Evan Cheng5adb66a2009-09-28 09:14:39 +00003264// 32-bit immediate using movw + movt.
Evan Cheng5be39222010-09-24 22:03:46 +00003265// This is a single pseudo instruction to make it re-materializable.
3266// FIXME: Remove this when we can do generalized remat.
Evan Chengfc8475b2011-01-19 02:16:49 +00003267let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003268def t2MOVi32imm : PseudoInst<(outs rGPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Jim Grosbach99594eb2010-11-18 01:38:26 +00003269 [(set rGPR:$dst, (i32 imm:$src))]>,
Jim Grosbach3c38f962010-10-06 22:01:26 +00003270 Requires<[IsThumb, HasV6T2]>;
Evan Chengb9803a82009-11-06 23:52:48 +00003271
Evan Cheng53519f02011-01-21 18:55:51 +00003272// Pseudo instruction that combines movw + movt + add pc (if pic).
Evan Cheng9fe20092011-01-20 08:34:58 +00003273// It also makes it possible to rematerialize the instructions.
3274// FIXME: Remove this when we can do generalized remat and when machine licm
3275// can properly the instructions.
Evan Cheng53519f02011-01-21 18:55:51 +00003276let isReMaterializable = 1 in {
3277def t2MOV_ga_pcrel : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3278 IIC_iMOVix2addpc,
Evan Cheng9fe20092011-01-20 08:34:58 +00003279 [(set rGPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3280 Requires<[IsThumb2, UseMovt]>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00003281
Evan Cheng53519f02011-01-21 18:55:51 +00003282def t2MOV_ga_dyn : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3283 IIC_iMOVix2,
3284 [(set rGPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3285 Requires<[IsThumb2, UseMovt]>;
3286}
3287
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003288// ConstantPool, GlobalAddress, and JumpTable
3289def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>,
3290 Requires<[IsThumb2, DontUseMovt]>;
3291def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>;
3292def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2MOVi32imm tglobaladdr :$dst)>,
3293 Requires<[IsThumb2, UseMovt]>;
3294
3295def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3296 (t2LEApcrelJT tjumptable:$dst, imm:$id)>;
3297
Evan Chengb9803a82009-11-06 23:52:48 +00003298// Pseudo instruction that combines ldr from constpool and add pc. This should
3299// be expanded into two instructions late to allow if-conversion and
3300// scheduling.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00003301let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng9fe20092011-01-20 08:34:58 +00003302def t2LDRpci_pic : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003303 IIC_iLoadiALU,
Evan Cheng9fe20092011-01-20 08:34:58 +00003304 [(set rGPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
Evan Chengb9803a82009-11-06 23:52:48 +00003305 imm:$cp))]>,
3306 Requires<[IsThumb2]>;
Johnny Chen23336552010-02-25 18:46:43 +00003307
3308//===----------------------------------------------------------------------===//
3309// Move between special register and ARM core register -- for disassembly only
3310//
3311
Owen Anderson5404c2b2010-11-29 20:38:48 +00003312class T2SpecialReg<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3313 dag oops, dag iops, InstrItinClass itin,
Owen Anderson00a035f2010-11-29 19:29:15 +00003314 string opc, string asm, list<dag> pattern>
3315 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003316 let Inst{31-20} = op31_20{11-0};
3317 let Inst{15-14} = op15_14{1-0};
3318 let Inst{12} = op12{0};
3319}
3320
3321class T2MRS<bits<12> op31_20, bits<2> op15_14, bits<1> op12,
3322 dag oops, dag iops, InstrItinClass itin,
3323 string opc, string asm, list<dag> pattern>
3324 : T2SpecialReg<op31_20, op15_14, op12, oops, iops, itin, opc, asm, pattern> {
Owen Anderson00a035f2010-11-29 19:29:15 +00003325 bits<4> Rd;
Jim Grosbach86386922010-12-08 22:10:43 +00003326 let Inst{11-8} = Rd;
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003327 let Inst{19-16} = 0b1111;
Owen Anderson00a035f2010-11-29 19:29:15 +00003328}
3329
Owen Anderson5404c2b2010-11-29 20:38:48 +00003330def t2MRS : T2MRS<0b111100111110, 0b10, 0,
3331 (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
3332 [/* For disassembly only; pattern left blank */]>;
3333def t2MRSsys : T2MRS<0b111100111111, 0b10, 0,
Owen Anderson00a035f2010-11-29 19:29:15 +00003334 (outs rGPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, spsr",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003335 [/* For disassembly only; pattern left blank */]>;
Johnny Chen23336552010-02-25 18:46:43 +00003336
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003337// Move from ARM core register to Special Register
3338//
3339// No need to have both system and application versions, the encodings are the
3340// same and the assembly parser has no way to distinguish between them. The mask
3341// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3342// the mask with the fields to be accessed in the special register.
3343def t2MSR : T2SpecialReg<0b111100111000 /* op31-20 */, 0b10 /* op15-14 */,
3344 0 /* op12 */, (outs), (ins msr_mask:$mask, rGPR:$Rn),
3345 NoItinerary, "msr", "\t$mask, $Rn",
3346 [/* For disassembly only; pattern left blank */]> {
3347 bits<5> mask;
Owen Anderson00a035f2010-11-29 19:29:15 +00003348 bits<4> Rn;
Jim Grosbach86386922010-12-08 22:10:43 +00003349 let Inst{19-16} = Rn;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003350 let Inst{20} = mask{4}; // R Bit
3351 let Inst{13} = 0b0;
3352 let Inst{11-8} = mask{3-0};
Owen Anderson00a035f2010-11-29 19:29:15 +00003353}
3354
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003355//===----------------------------------------------------------------------===//
3356// Move between coprocessor and ARM core register -- for disassembly only
3357//
3358
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003359class t2MovRCopro<string opc, bit direction, dag oops, dag iops,
3360 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003361 : T2Cop<oops, iops, !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003362 pattern> {
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003363 let Inst{27-24} = 0b1110;
3364 let Inst{20} = direction;
3365 let Inst{4} = 1;
3366
3367 bits<4> Rt;
3368 bits<4> cop;
3369 bits<3> opc1;
3370 bits<3> opc2;
3371 bits<4> CRm;
3372 bits<4> CRn;
3373
3374 let Inst{15-12} = Rt;
3375 let Inst{11-8} = cop;
3376 let Inst{23-21} = opc1;
3377 let Inst{7-5} = opc2;
3378 let Inst{3-0} = CRm;
3379 let Inst{19-16} = CRn;
3380}
3381
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003382def t2MCR2 : t2MovRCopro<"mcr2", 0 /* from ARM core register to coprocessor */,
3383 (outs), (ins p_imm:$cop, i32imm:$opc1, GPR:$Rt, c_imm:$CRn,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003384 c_imm:$CRm, i32imm:$opc2),
3385 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3386 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003387def t2MRC2 : t2MovRCopro<"mrc2", 1 /* from coprocessor to ARM core register */,
3388 (outs GPR:$Rt), (ins p_imm:$cop, i32imm:$opc1, c_imm:$CRn,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003389 c_imm:$CRm, i32imm:$opc2), []>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003390
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003391def : T2v6Pat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
3392 imm:$CRm, imm:$opc2),
3393 (t2MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3394
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003395class t2MovRRCopro<string opc, bit direction,
3396 list<dag> pattern = [/* For disassembly only */]>
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003397 : T2Cop<(outs), (ins p_imm:$cop, i32imm:$opc1, GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003398 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003399 let Inst{27-24} = 0b1100;
3400 let Inst{23-21} = 0b010;
3401 let Inst{20} = direction;
3402
3403 bits<4> Rt;
3404 bits<4> Rt2;
3405 bits<4> cop;
3406 bits<4> opc1;
3407 bits<4> CRm;
3408
3409 let Inst{15-12} = Rt;
3410 let Inst{19-16} = Rt2;
3411 let Inst{11-8} = cop;
3412 let Inst{7-4} = opc1;
3413 let Inst{3-0} = CRm;
3414}
3415
Bruno Cardoso Lopes64561212011-01-20 18:36:07 +00003416def t2MCRR2 : t2MovRRCopro<"mcrr2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003417 0 /* from ARM core register to coprocessor */,
3418 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt,
3419 GPR:$Rt2, imm:$CRm)]>;
Bruno Cardoso Lopes64561212011-01-20 18:36:07 +00003420def t2MRRC2 : t2MovRRCopro<"mrrc2",
3421 1 /* from coprocessor to ARM core register */>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003422
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003423//===----------------------------------------------------------------------===//
3424// Other Coprocessor Instructions. For disassembly only.
3425//
3426
3427def t2CDP2 : T2Cop<(outs), (ins p_imm:$cop, i32imm:$opc1,
3428 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3429 "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003430 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3431 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003432 let Inst{27-24} = 0b1110;
3433
3434 bits<4> opc1;
3435 bits<4> CRn;
3436 bits<4> CRd;
3437 bits<4> cop;
3438 bits<3> opc2;
3439 bits<4> CRm;
3440
3441 let Inst{3-0} = CRm;
3442 let Inst{4} = 0;
3443 let Inst{7-5} = opc2;
3444 let Inst{11-8} = cop;
3445 let Inst{15-12} = CRd;
3446 let Inst{19-16} = CRn;
3447 let Inst{23-20} = opc1;
3448}