blob: 215e73572055dbd24c8ae735e9316b2fdd724b55 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000042#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000043#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000044#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000045#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000046#include "llvm/ADT/VectorExtras.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000047#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000048#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000049#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000050#include "llvm/Support/ErrorHandling.h"
51#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000052#include "llvm/Support/raw_ostream.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000053#include "llvm/Target/TargetOptions.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000055using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000056
Evan Chengb1712452010-01-27 06:25:16 +000057STATISTIC(NumTailCalls, "Number of tail calls");
58
Evan Cheng10e86422008-04-25 19:11:04 +000059// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000060static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000061 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000062
David Greenea5f26012011-02-07 19:36:54 +000063static SDValue Insert128BitVector(SDValue Result,
64 SDValue Vec,
65 SDValue Idx,
66 SelectionDAG &DAG,
67 DebugLoc dl);
David Greenef125a292011-02-08 19:04:41 +000068
David Greenea5f26012011-02-07 19:36:54 +000069static SDValue Extract128BitVector(SDValue Vec,
70 SDValue Idx,
71 SelectionDAG &DAG,
72 DebugLoc dl);
73
74/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
75/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000076/// simple subregister reference. Idx is an index in the 128 bits we
77/// want. It need not be aligned to a 128-bit bounday. That makes
78/// lowering EXTRACT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +000079static SDValue Extract128BitVector(SDValue Vec,
80 SDValue Idx,
81 SelectionDAG &DAG,
82 DebugLoc dl) {
83 EVT VT = Vec.getValueType();
84 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000085 EVT ElVT = VT.getVectorElementType();
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000086 int Factor = VT.getSizeInBits()/128;
87 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
88 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000089
90 // Extract from UNDEF is UNDEF.
91 if (Vec.getOpcode() == ISD::UNDEF)
92 return DAG.getNode(ISD::UNDEF, dl, ResultVT);
93
94 if (isa<ConstantSDNode>(Idx)) {
95 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
96
97 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
98 // we can match to VEXTRACTF128.
99 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
100
101 // This is the index of the first element of the 128-bit chunk
102 // we want.
103 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
104 * ElemsPerChunk);
105
106 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000107 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
108 VecIdx);
109
110 return Result;
111 }
112
113 return SDValue();
114}
115
116/// Generate a DAG to put 128-bits into a vector > 128 bits. This
117/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +0000118/// simple superregister reference. Idx is an index in the 128 bits
119/// we want. It need not be aligned to a 128-bit bounday. That makes
120/// lowering INSERT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +0000121static SDValue Insert128BitVector(SDValue Result,
122 SDValue Vec,
123 SDValue Idx,
124 SelectionDAG &DAG,
125 DebugLoc dl) {
126 if (isa<ConstantSDNode>(Idx)) {
127 EVT VT = Vec.getValueType();
128 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
129
130 EVT ElVT = VT.getVectorElementType();
David Greenea5f26012011-02-07 19:36:54 +0000131 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
David Greenea5f26012011-02-07 19:36:54 +0000132 EVT ResultVT = Result.getValueType();
133
134 // Insert the relevant 128 bits.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000135 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000136
137 // This is the index of the first element of the 128-bit chunk
138 // we want.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000139 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
David Greenea5f26012011-02-07 19:36:54 +0000140 * ElemsPerChunk);
141
142 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000143 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
144 VecIdx);
145 return Result;
146 }
147
148 return SDValue();
149}
150
Chris Lattnerf0144122009-07-28 03:13:23 +0000151static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000152 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
153 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000154
Evan Cheng2bffee22011-02-01 01:14:13 +0000155 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000156 if (is64Bit)
157 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000158 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000159 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000160
Evan Cheng203576a2011-07-20 19:50:42 +0000161 if (Subtarget->isTargetELF())
162 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000163 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000164 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000165 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000166}
167
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000168X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000169 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000170 Subtarget = &TM.getSubtarget<X86Subtarget>();
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000171 X86ScalarSSEf64 = Subtarget->hasXMMInt();
172 X86ScalarSSEf32 = Subtarget->hasXMM();
Evan Cheng25ab6902006-09-08 06:48:29 +0000173 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000174
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000175 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000176 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000177
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000178 // Set up the TargetLowering object.
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000179 static MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000180
181 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000182 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000183 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
184 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000185
Eric Christopherde5e1012011-03-11 01:05:58 +0000186 // For 64-bit since we have so many registers use the ILP scheduler, for
187 // 32-bit code use the register pressure specific scheduling.
188 if (Subtarget->is64Bit())
189 setSchedulingPreference(Sched::ILP);
190 else
191 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000192 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000193
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000194 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000195 // Setup Windows compiler runtime calls.
196 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000197 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000198 setLibcallName(RTLIB::SREM_I64, "_allrem");
199 setLibcallName(RTLIB::UREM_I64, "_aullrem");
200 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000201 setLibcallName(RTLIB::FPTOUINT_F64_I64, "_ftol2");
Michael J. Spencer94f7eeb2010-10-19 07:32:52 +0000202 setLibcallName(RTLIB::FPTOUINT_F32_I64, "_ftol2");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000203 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000204 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000205 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
206 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
207 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer6dad10e2010-10-27 18:52:38 +0000208 setLibcallCallingConv(RTLIB::FPTOUINT_F64_I64, CallingConv::C);
209 setLibcallCallingConv(RTLIB::FPTOUINT_F32_I64, CallingConv::C);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000210 }
211
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000212 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000213 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000214 setUseUnderscoreSetJmp(false);
215 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000216 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000217 // MS runtime is weird: it exports _setjmp, but longjmp!
218 setUseUnderscoreSetJmp(true);
219 setUseUnderscoreLongJmp(false);
220 } else {
221 setUseUnderscoreSetJmp(true);
222 setUseUnderscoreLongJmp(true);
223 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000224
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000225 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000226 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000227 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000228 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000229 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000230 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000231
Owen Anderson825b72b2009-08-11 20:47:22 +0000232 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000233
Scott Michelfdc40a02009-02-17 22:15:04 +0000234 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000236 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000237 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000238 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000239 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
240 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000241
242 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000243 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
244 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
245 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
246 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
247 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
248 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000249
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000250 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
251 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000252 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
253 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
254 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000255
Evan Cheng25ab6902006-09-08 06:48:29 +0000256 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000257 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
258 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000259 } else if (!UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000260 // We have an algorithm for SSE2->double, and we turn this into a
261 // 64-bit FILD followed by conditional FADD for other targets.
262 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000263 // We have an algorithm for SSE2, and we turn this into a 64-bit
264 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000265 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000266 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000267
268 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
269 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
271 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000272
Devang Patel6a784892009-06-05 18:48:29 +0000273 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000274 // SSE has no i16 to fp conversion, only i32
275 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000277 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000279 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
281 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000282 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000283 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
285 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000286 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000287
Dale Johannesen73328d12007-09-19 23:55:34 +0000288 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
289 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000290 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
291 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000292
Evan Cheng02568ff2006-01-30 22:13:22 +0000293 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
294 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
296 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000297
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000298 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000300 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000302 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
304 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000305 }
306
307 // Handle FP_TO_UINT by promoting the destination to a larger signed
308 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000309 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
310 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
311 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000312
Evan Cheng25ab6902006-09-08 06:48:29 +0000313 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
315 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000316 } else if (!UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000317 // Since AVX is a superset of SSE3, only check for SSE here.
318 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000319 // Expand FP_TO_UINT into a select.
320 // FIXME: We would like to use a Custom expander here eventually to do
321 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000323 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000324 // With SSE3 we can use fisttpll to convert to a signed i64; without
325 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000327 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000328
Chris Lattner399610a2006-12-05 18:22:22 +0000329 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000330 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000331 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
332 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000333 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000334 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000335 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000336 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000337 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000338 }
Chris Lattner21f66852005-12-23 05:15:23 +0000339
Dan Gohmanb00ee212008-02-18 19:34:53 +0000340 // Scalar integer divide and remainder are lowered to use operations that
341 // produce two results, to match the available instructions. This exposes
342 // the two-result form to trivial CSE, which is able to combine x/y and x%y
343 // into a single instruction.
344 //
345 // Scalar integer multiply-high is also lowered to use two-result
346 // operations, to match the available instructions. However, plain multiply
347 // (low) operations are left as Legal, as there are single-result
348 // instructions for this in x86. Using the two-result multiply instructions
349 // when both high and low results are needed must be arranged by dagcombine.
Chris Lattnere019ec12010-12-19 20:07:10 +0000350 for (unsigned i = 0, e = 4; i != e; ++i) {
351 MVT VT = IntVTs[i];
352 setOperationAction(ISD::MULHS, VT, Expand);
353 setOperationAction(ISD::MULHU, VT, Expand);
354 setOperationAction(ISD::SDIV, VT, Expand);
355 setOperationAction(ISD::UDIV, VT, Expand);
356 setOperationAction(ISD::SREM, VT, Expand);
357 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000358
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000359 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000360 setOperationAction(ISD::ADDC, VT, Custom);
361 setOperationAction(ISD::ADDE, VT, Custom);
362 setOperationAction(ISD::SUBC, VT, Custom);
363 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000364 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000365
Owen Anderson825b72b2009-08-11 20:47:22 +0000366 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
367 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
368 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
369 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000370 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000371 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
372 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
373 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
374 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
375 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
376 setOperationAction(ISD::FREM , MVT::f32 , Expand);
377 setOperationAction(ISD::FREM , MVT::f64 , Expand);
378 setOperationAction(ISD::FREM , MVT::f80 , Expand);
379 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000380
Craig Topper909652f2011-10-14 03:21:46 +0000381 if (Subtarget->hasBMI()) {
382 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
383 } else {
384 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
385 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
386 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
387 if (Subtarget->is64Bit())
388 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
389 }
Craig Topper37f21672011-10-11 06:44:02 +0000390
391 if (Subtarget->hasLZCNT()) {
392 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
393 } else {
394 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
395 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
396 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
397 if (Subtarget->is64Bit())
398 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000399 }
400
Benjamin Kramer1292c222010-12-04 20:32:23 +0000401 if (Subtarget->hasPOPCNT()) {
402 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
403 } else {
404 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
405 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
406 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
407 if (Subtarget->is64Bit())
408 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
409 }
410
Owen Anderson825b72b2009-08-11 20:47:22 +0000411 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
412 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000413
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000414 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000415 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000416 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000417 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000418 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000419 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
420 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
421 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
422 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
423 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000424 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000425 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
426 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
427 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
428 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000429 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000430 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000431 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000432 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000434
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000435 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
437 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
438 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
439 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000440 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
442 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000443 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000444 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000445 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
446 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
447 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
448 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000449 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000450 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000451 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000452 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
453 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
454 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000455 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000456 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
457 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
458 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000459 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000460
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000461 if (Subtarget->hasXMM())
Owen Anderson825b72b2009-08-11 20:47:22 +0000462 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000463
Eric Christopher9a9d2752010-07-22 02:48:34 +0000464 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000465 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000466
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000467 // On X86 and X86-64, atomic operations are lowered to locked instructions.
468 // Locked instructions, in turn, have implicit fence semantics (all memory
469 // operations are flushed before issuing the locked instruction, and they
470 // are not buffered), so we can fold away the common pattern of
471 // fence-atomic-fence.
472 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000473
Mon P Wang63307c32008-05-05 19:05:59 +0000474 // Expand certain atomics
Chris Lattnere019ec12010-12-19 20:07:10 +0000475 for (unsigned i = 0, e = 4; i != e; ++i) {
476 MVT VT = IntVTs[i];
477 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
478 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000479 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000480 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000481
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000482 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000483 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000484 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
485 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
486 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
487 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
488 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
489 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
490 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000491 }
492
Eli Friedman43f51ae2011-08-26 21:21:21 +0000493 if (Subtarget->hasCmpxchg16b()) {
494 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
495 }
496
Evan Cheng3c992d22006-03-07 02:02:57 +0000497 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000498 if (!Subtarget->isTargetDarwin() &&
499 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000500 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000501 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000502 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000503
Owen Anderson825b72b2009-08-11 20:47:22 +0000504 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
505 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
506 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
507 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000508 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000509 setExceptionPointerRegister(X86::RAX);
510 setExceptionSelectorRegister(X86::RDX);
511 } else {
512 setExceptionPointerRegister(X86::EAX);
513 setExceptionSelectorRegister(X86::EDX);
514 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000515 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
516 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000517
Duncan Sands4a544a72011-09-06 13:37:06 +0000518 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
519 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000520
Owen Anderson825b72b2009-08-11 20:47:22 +0000521 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000522
Nate Begemanacc398c2006-01-25 18:21:52 +0000523 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000524 setOperationAction(ISD::VASTART , MVT::Other, Custom);
525 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000526 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000527 setOperationAction(ISD::VAARG , MVT::Other, Custom);
528 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000529 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000530 setOperationAction(ISD::VAARG , MVT::Other, Expand);
531 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000532 }
Evan Chengae642192007-03-02 23:16:35 +0000533
Owen Anderson825b72b2009-08-11 20:47:22 +0000534 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
535 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000536
537 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
538 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
539 MVT::i64 : MVT::i32, Custom);
540 else if (EnableSegmentedStacks)
541 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
542 MVT::i64 : MVT::i32, Custom);
543 else
544 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
545 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000546
Evan Chengc7ce29b2009-02-13 22:36:38 +0000547 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000548 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000549 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000550 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
551 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000552
Evan Cheng223547a2006-01-31 22:28:30 +0000553 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000554 setOperationAction(ISD::FABS , MVT::f64, Custom);
555 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000556
557 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000558 setOperationAction(ISD::FNEG , MVT::f64, Custom);
559 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000560
Evan Cheng68c47cb2007-01-05 07:55:56 +0000561 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000562 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
563 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000564
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000565 // Lower this to FGETSIGNx86 plus an AND.
566 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
567 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
568
Evan Chengd25e9e82006-02-02 00:28:23 +0000569 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000570 setOperationAction(ISD::FSIN , MVT::f64, Expand);
571 setOperationAction(ISD::FCOS , MVT::f64, Expand);
572 setOperationAction(ISD::FSIN , MVT::f32, Expand);
573 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000574
Chris Lattnera54aa942006-01-29 06:26:08 +0000575 // Expand FP immediates into loads from the stack, except for the special
576 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000577 addLegalFPImmediate(APFloat(+0.0)); // xorpd
578 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000579 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000580 // Use SSE for f32, x87 for f64.
581 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000582 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
583 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000584
585 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000586 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000587
588 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000589 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000590
Owen Anderson825b72b2009-08-11 20:47:22 +0000591 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000592
593 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000594 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
595 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000596
597 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000598 setOperationAction(ISD::FSIN , MVT::f32, Expand);
599 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000600
Nate Begemane1795842008-02-14 08:57:00 +0000601 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000602 addLegalFPImmediate(APFloat(+0.0f)); // xorps
603 addLegalFPImmediate(APFloat(+0.0)); // FLD0
604 addLegalFPImmediate(APFloat(+1.0)); // FLD1
605 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
606 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
607
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000608 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000609 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
610 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000611 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000612 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000613 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000614 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000615 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
616 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000617
Owen Anderson825b72b2009-08-11 20:47:22 +0000618 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
619 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
620 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
621 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000622
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000623 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000624 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
625 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000626 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000627 addLegalFPImmediate(APFloat(+0.0)); // FLD0
628 addLegalFPImmediate(APFloat(+1.0)); // FLD1
629 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
630 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000631 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
632 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
633 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
634 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000635 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000636
Cameron Zwarich33390842011-07-08 21:39:21 +0000637 // We don't support FMA.
638 setOperationAction(ISD::FMA, MVT::f64, Expand);
639 setOperationAction(ISD::FMA, MVT::f32, Expand);
640
Dale Johannesen59a58732007-08-05 18:49:15 +0000641 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000642 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000643 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
644 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
645 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000646 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000647 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000648 addLegalFPImmediate(TmpFlt); // FLD0
649 TmpFlt.changeSign();
650 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000651
652 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000653 APFloat TmpFlt2(+1.0);
654 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
655 &ignored);
656 addLegalFPImmediate(TmpFlt2); // FLD1
657 TmpFlt2.changeSign();
658 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
659 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000660
Evan Chengc7ce29b2009-02-13 22:36:38 +0000661 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000662 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
663 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000664 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000665
666 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000667 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000668
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000669 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000670 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
671 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
672 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000673
Owen Anderson825b72b2009-08-11 20:47:22 +0000674 setOperationAction(ISD::FLOG, MVT::f80, Expand);
675 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
676 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
677 setOperationAction(ISD::FEXP, MVT::f80, Expand);
678 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000679
Mon P Wangf007a8b2008-11-06 05:31:54 +0000680 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000681 // (for widening) or expand (for scalarization). Then we will selectively
682 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000683 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
684 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
685 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
686 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
687 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
688 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
689 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
690 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
691 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
692 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
693 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
694 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
695 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
696 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
697 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
698 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
699 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000700 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000701 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
702 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000703 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
704 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
705 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
706 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
707 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
708 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
709 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
710 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
711 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
712 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
716 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
721 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
722 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
723 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000724 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000725 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
726 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
727 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
728 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
729 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
730 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
731 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
733 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000734 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000735 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
736 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
737 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
738 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000739 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000740 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
741 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
742 setTruncStoreAction((MVT::SimpleValueType)VT,
743 (MVT::SimpleValueType)InnerVT, Expand);
744 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
745 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
746 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000747 }
748
Evan Chengc7ce29b2009-02-13 22:36:38 +0000749 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
750 // with -msoft-float, disable use of MMX as well.
Chris Lattner2a786eb2010-12-19 20:19:20 +0000751 if (!UseSoftFloat && Subtarget->hasMMX()) {
Dale Johannesene93d99c2010-10-20 21:32:10 +0000752 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000753 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000754 }
755
Dale Johannesen0488fb62010-09-30 23:57:10 +0000756 // MMX-sized vectors (other than x86mmx) are expected to be expanded
757 // into smaller operations.
758 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
759 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
760 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
761 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
762 setOperationAction(ISD::AND, MVT::v8i8, Expand);
763 setOperationAction(ISD::AND, MVT::v4i16, Expand);
764 setOperationAction(ISD::AND, MVT::v2i32, Expand);
765 setOperationAction(ISD::AND, MVT::v1i64, Expand);
766 setOperationAction(ISD::OR, MVT::v8i8, Expand);
767 setOperationAction(ISD::OR, MVT::v4i16, Expand);
768 setOperationAction(ISD::OR, MVT::v2i32, Expand);
769 setOperationAction(ISD::OR, MVT::v1i64, Expand);
770 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
771 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
772 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
773 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
774 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
775 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
776 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
777 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
778 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
779 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
780 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
781 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
782 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000783 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
784 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
785 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
786 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000787
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000788 if (!UseSoftFloat && Subtarget->hasXMM()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000789 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000790
Owen Anderson825b72b2009-08-11 20:47:22 +0000791 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
792 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
793 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
794 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
795 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
796 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
797 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
798 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
799 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
800 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
801 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000802 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000803 }
804
Nate Begeman2ea8ee72010-12-10 00:26:57 +0000805 if (!UseSoftFloat && Subtarget->hasXMMInt()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000806 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000807
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000808 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
809 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000810 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
811 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
812 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
813 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000814
Owen Anderson825b72b2009-08-11 20:47:22 +0000815 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
816 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
817 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
818 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
819 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
820 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
821 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
822 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
823 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
824 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
825 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
826 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
827 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
828 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
829 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
830 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000831
Nadav Rotem354efd82011-09-18 14:57:03 +0000832 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000833 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
834 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
835 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000836
Owen Anderson825b72b2009-08-11 20:47:22 +0000837 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
838 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
839 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
840 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
841 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000842
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000843 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
844 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
845 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
846 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
847 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
848
Evan Cheng2c3ae372006-04-12 21:21:57 +0000849 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000850 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
851 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000852 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000853 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000854 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000855 // Do not attempt to custom lower non-128-bit vectors
856 if (!VT.is128BitVector())
857 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000858 setOperationAction(ISD::BUILD_VECTOR,
859 VT.getSimpleVT().SimpleTy, Custom);
860 setOperationAction(ISD::VECTOR_SHUFFLE,
861 VT.getSimpleVT().SimpleTy, Custom);
862 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
863 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000864 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000865
Owen Anderson825b72b2009-08-11 20:47:22 +0000866 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
867 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
868 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
869 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
870 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
871 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000872
Nate Begemancdd1eec2008-02-12 22:51:28 +0000873 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000874 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
875 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000876 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000877
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000878 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000879 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
880 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000881 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000882
883 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000884 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000885 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000886
Owen Andersond6662ad2009-08-10 20:46:15 +0000887 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000888 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000889 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000890 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000891 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000892 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000893 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000894 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000895 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000896 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000897 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000898
Owen Anderson825b72b2009-08-11 20:47:22 +0000899 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000900
Evan Cheng2c3ae372006-04-12 21:21:57 +0000901 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000902 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
903 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
904 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
905 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000906
Owen Anderson825b72b2009-08-11 20:47:22 +0000907 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
908 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000909 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000910
Craig Topperc0d82852011-11-22 00:44:41 +0000911 if (Subtarget->hasSSE41orAVX()) {
Dale Johannesen54feef22010-05-27 20:12:41 +0000912 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
913 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
914 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
915 setOperationAction(ISD::FRINT, MVT::f32, Legal);
916 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
917 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
918 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
919 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
920 setOperationAction(ISD::FRINT, MVT::f64, Legal);
921 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
922
Nate Begeman14d12ca2008-02-11 04:19:36 +0000923 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000924 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000925
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000926 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
927 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
928 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
929 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
930 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000931
Nate Begeman14d12ca2008-02-11 04:19:36 +0000932 // i8 and i16 vectors are custom , because the source register and source
933 // source memory operand types are not the same width. f32 vectors are
934 // custom since the immediate controlling the insert encodes additional
935 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000936 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
937 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
938 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
939 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000940
Owen Anderson825b72b2009-08-11 20:47:22 +0000941 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
942 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
943 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
944 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000945
Pete Coopera77214a2011-11-14 19:38:42 +0000946 // FIXME: these should be Legal but thats only for the case where
947 // the index is constant. For now custom expand to deal with that
Nate Begeman14d12ca2008-02-11 04:19:36 +0000948 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000949 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
950 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000951 }
952 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000953
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000954 if (Subtarget->hasXMMInt()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000955 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000956 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000957
Nadav Rotem43012222011-05-11 08:12:09 +0000958 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000959 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000960
Nadav Rotem43012222011-05-11 08:12:09 +0000961 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +0000962 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000963
964 if (Subtarget->hasAVX2()) {
965 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
966 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
967
968 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
969 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
970
971 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
972 } else {
973 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
974 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
975
976 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
977 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
978
979 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
980 }
Nadav Rotem43012222011-05-11 08:12:09 +0000981 }
982
Craig Topperc0d82852011-11-22 00:44:41 +0000983 if (Subtarget->hasSSE42orAVX())
Duncan Sands28b77e92011-09-06 19:07:46 +0000984 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000985
David Greene9b9838d2009-06-29 16:47:10 +0000986 if (!UseSoftFloat && Subtarget->hasAVX()) {
Bruno Cardoso Lopesdbd4fe22011-07-21 02:24:08 +0000987 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
988 addRegisterClass(MVT::v16i16, X86::VR256RegisterClass);
989 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
990 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
991 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
992 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000993
Owen Anderson825b72b2009-08-11 20:47:22 +0000994 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000995 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
996 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +0000997
Owen Anderson825b72b2009-08-11 20:47:22 +0000998 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
999 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1000 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1001 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1002 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1003 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001004
Owen Anderson825b72b2009-08-11 20:47:22 +00001005 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1006 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1007 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1008 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1009 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1010 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001011
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001012 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1013 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001014 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001015
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00001016 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
1017 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
1018 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
1019 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
1020 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
1021 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
1022
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001023 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1024 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1025
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001026 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1027 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1028
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001029 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001030 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001031
Duncan Sands28b77e92011-09-06 19:07:46 +00001032 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1033 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1034 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1035 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001036
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001037 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1038 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1039 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1040
Craig Topperaaa643c2011-11-09 07:28:55 +00001041 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1042 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1043 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1044 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001045
Craig Topperaaa643c2011-11-09 07:28:55 +00001046 if (Subtarget->hasAVX2()) {
1047 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1048 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1049 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1050 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001051
Craig Topperaaa643c2011-11-09 07:28:55 +00001052 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1053 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1054 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1055 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001056
Craig Topperaaa643c2011-11-09 07:28:55 +00001057 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1058 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1059 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001060 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001061
1062 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001063
1064 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1065 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1066
1067 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1068 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1069
1070 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001071 } else {
1072 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1073 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1074 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1075 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1076
1077 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1078 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1079 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1080 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1081
1082 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1083 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1084 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1085 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001086
1087 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1088 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1089
1090 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1091 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1092
1093 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001094 }
Craig Topper13894fa2011-08-24 06:14:18 +00001095
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001096 // Custom lower several nodes for 256-bit types.
David Greene54d8eba2011-01-27 22:38:56 +00001097 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001098 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
1099 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1100 EVT VT = SVT;
1101
1102 // Extract subvector is special because the value type
1103 // (result) is 128-bit but the source is 256-bit wide.
1104 if (VT.is128BitVector())
1105 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1106
1107 // Do not attempt to custom lower other non-256-bit vectors
1108 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001109 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001110
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001111 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1112 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1113 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1114 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001115 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001116 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001117 }
1118
David Greene54d8eba2011-01-27 22:38:56 +00001119 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001120 for (unsigned i = (unsigned)MVT::v32i8; i != (unsigned)MVT::v4i64; ++i) {
1121 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1122 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001123
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001124 // Do not attempt to promote non-256-bit vectors
1125 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001126 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001127
1128 setOperationAction(ISD::AND, SVT, Promote);
1129 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1130 setOperationAction(ISD::OR, SVT, Promote);
1131 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1132 setOperationAction(ISD::XOR, SVT, Promote);
1133 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1134 setOperationAction(ISD::LOAD, SVT, Promote);
1135 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1136 setOperationAction(ISD::SELECT, SVT, Promote);
1137 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001138 }
David Greene9b9838d2009-06-29 16:47:10 +00001139 }
1140
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001141 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1142 // of this type with custom code.
1143 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1144 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; VT++) {
1145 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT, Custom);
1146 }
1147
Evan Cheng6be2c582006-04-05 23:38:46 +00001148 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001149 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001150
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001151
Eli Friedman962f5492010-06-02 19:35:46 +00001152 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1153 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001154 //
Eli Friedman962f5492010-06-02 19:35:46 +00001155 // FIXME: We really should do custom legalization for addition and
1156 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1157 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001158 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1159 // Add/Sub/Mul with overflow operations are custom lowered.
1160 MVT VT = IntVTs[i];
1161 setOperationAction(ISD::SADDO, VT, Custom);
1162 setOperationAction(ISD::UADDO, VT, Custom);
1163 setOperationAction(ISD::SSUBO, VT, Custom);
1164 setOperationAction(ISD::USUBO, VT, Custom);
1165 setOperationAction(ISD::SMULO, VT, Custom);
1166 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001167 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001168
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001169 // There are no 8-bit 3-address imul/mul instructions
1170 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1171 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001172
Evan Chengd54f2d52009-03-31 19:38:51 +00001173 if (!Subtarget->is64Bit()) {
1174 // These libcalls are not available in 32-bit.
1175 setLibcallName(RTLIB::SHL_I128, 0);
1176 setLibcallName(RTLIB::SRL_I128, 0);
1177 setLibcallName(RTLIB::SRA_I128, 0);
1178 }
1179
Evan Cheng206ee9d2006-07-07 08:33:52 +00001180 // We have target-specific dag combine patterns for the following nodes:
1181 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001182 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +00001183 setTargetDAGCombine(ISD::BUILD_VECTOR);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001184 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001185 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001186 setTargetDAGCombine(ISD::SHL);
1187 setTargetDAGCombine(ISD::SRA);
1188 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001189 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001190 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001191 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001192 setTargetDAGCombine(ISD::FADD);
1193 setTargetDAGCombine(ISD::FSUB);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001194 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001195 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001196 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001197 setTargetDAGCombine(ISD::ZERO_EXTEND);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001198 setTargetDAGCombine(ISD::SINT_TO_FP);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001199 if (Subtarget->is64Bit())
1200 setTargetDAGCombine(ISD::MUL);
Craig Topperb4c94572011-10-21 06:55:01 +00001201 if (Subtarget->hasBMI())
1202 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001203
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001204 computeRegisterProperties();
1205
Evan Cheng05219282011-01-06 06:52:41 +00001206 // On Darwin, -Os means optimize for size without hurting performance,
1207 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001208 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001209 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001210 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001211 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1212 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1213 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Evan Chengfb8075d2008-02-28 00:43:03 +00001214 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001215 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001216
1217 setPrefFunctionAlignment(4);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001218}
1219
Scott Michel5b8f82e2008-03-10 15:42:14 +00001220
Duncan Sands28b77e92011-09-06 19:07:46 +00001221EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1222 if (!VT.isVector()) return MVT::i8;
1223 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001224}
1225
1226
Evan Cheng29286502008-01-23 23:17:41 +00001227/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1228/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001229static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001230 if (MaxAlign == 16)
1231 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001232 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001233 if (VTy->getBitWidth() == 128)
1234 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001235 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001236 unsigned EltAlign = 0;
1237 getMaxByValAlign(ATy->getElementType(), EltAlign);
1238 if (EltAlign > MaxAlign)
1239 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001240 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001241 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1242 unsigned EltAlign = 0;
1243 getMaxByValAlign(STy->getElementType(i), EltAlign);
1244 if (EltAlign > MaxAlign)
1245 MaxAlign = EltAlign;
1246 if (MaxAlign == 16)
1247 break;
1248 }
1249 }
1250 return;
1251}
1252
1253/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1254/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001255/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1256/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001257unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001258 if (Subtarget->is64Bit()) {
1259 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001260 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001261 if (TyAlign > 8)
1262 return TyAlign;
1263 return 8;
1264 }
1265
Evan Cheng29286502008-01-23 23:17:41 +00001266 unsigned Align = 4;
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001267 if (Subtarget->hasXMM())
Dale Johannesen0c191872008-02-08 19:48:20 +00001268 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001269 return Align;
1270}
Chris Lattner2b02a442007-02-25 08:29:00 +00001271
Evan Chengf0df0312008-05-15 08:39:06 +00001272/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001273/// and store operations as a result of memset, memcpy, and memmove
1274/// lowering. If DstAlign is zero that means it's safe to destination
1275/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1276/// means there isn't a need to check it against alignment requirement,
1277/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001278/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001279/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1280/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1281/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001282/// It returns EVT::Other if the type should be determined using generic
1283/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001284EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001285X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1286 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001287 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001288 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001289 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001290 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1291 // linux. This is because the stack realignment code can't handle certain
1292 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001293 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001294 if (IsZeroVal &&
Evan Chenga5e13622011-01-07 19:35:30 +00001295 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001296 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001297 (Subtarget->isUnalignedMemAccessFast() ||
1298 ((DstAlign == 0 || DstAlign >= 16) &&
1299 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001300 Subtarget->getStackAlignment() >= 16) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00001301 if (Subtarget->hasAVX() &&
1302 Subtarget->getStackAlignment() >= 32)
1303 return MVT::v8f32;
1304 if (Subtarget->hasXMMInt())
Evan Cheng255f20f2010-04-01 06:04:33 +00001305 return MVT::v4i32;
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00001306 if (Subtarget->hasXMM())
Evan Cheng255f20f2010-04-01 06:04:33 +00001307 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001308 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001309 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001310 Subtarget->getStackAlignment() >= 8 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001311 Subtarget->hasXMMInt()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001312 // Do not use f64 to lower memcpy if source is string constant. It's
1313 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001314 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001315 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001316 }
Evan Chengf0df0312008-05-15 08:39:06 +00001317 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001318 return MVT::i64;
1319 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001320}
1321
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001322/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1323/// current function. The returned value is a member of the
1324/// MachineJumpTableInfo::JTEntryKind enum.
1325unsigned X86TargetLowering::getJumpTableEncoding() const {
1326 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1327 // symbol.
1328 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1329 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001330 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001331
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001332 // Otherwise, use the normal jump table encoding heuristics.
1333 return TargetLowering::getJumpTableEncoding();
1334}
1335
Chris Lattnerc64daab2010-01-26 05:02:42 +00001336const MCExpr *
1337X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1338 const MachineBasicBlock *MBB,
1339 unsigned uid,MCContext &Ctx) const{
1340 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1341 Subtarget->isPICStyleGOT());
1342 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1343 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001344 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1345 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001346}
1347
Evan Chengcc415862007-11-09 01:32:10 +00001348/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1349/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001350SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001351 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001352 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001353 // This doesn't have DebugLoc associated with it, but is not really the
1354 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001355 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001356 return Table;
1357}
1358
Chris Lattner589c6f62010-01-26 06:28:43 +00001359/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1360/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1361/// MCExpr.
1362const MCExpr *X86TargetLowering::
1363getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1364 MCContext &Ctx) const {
1365 // X86-64 uses RIP relative addressing based on the jump table label.
1366 if (Subtarget->isPICStyleRIPRel())
1367 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1368
1369 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001370 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001371}
1372
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001373// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001374std::pair<const TargetRegisterClass*, uint8_t>
1375X86TargetLowering::findRepresentativeClass(EVT VT) const{
1376 const TargetRegisterClass *RRC = 0;
1377 uint8_t Cost = 1;
1378 switch (VT.getSimpleVT().SimpleTy) {
1379 default:
1380 return TargetLowering::findRepresentativeClass(VT);
1381 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1382 RRC = (Subtarget->is64Bit()
1383 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1384 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001385 case MVT::x86mmx:
Evan Chengdee81012010-07-26 21:50:05 +00001386 RRC = X86::VR64RegisterClass;
1387 break;
1388 case MVT::f32: case MVT::f64:
1389 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1390 case MVT::v4f32: case MVT::v2f64:
1391 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1392 case MVT::v4f64:
1393 RRC = X86::VR128RegisterClass;
1394 break;
1395 }
1396 return std::make_pair(RRC, Cost);
1397}
1398
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001399bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1400 unsigned &Offset) const {
1401 if (!Subtarget->isTargetLinux())
1402 return false;
1403
1404 if (Subtarget->is64Bit()) {
1405 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1406 Offset = 0x28;
1407 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1408 AddressSpace = 256;
1409 else
1410 AddressSpace = 257;
1411 } else {
1412 // %gs:0x14 on i386
1413 Offset = 0x14;
1414 AddressSpace = 256;
1415 }
1416 return true;
1417}
1418
1419
Chris Lattner2b02a442007-02-25 08:29:00 +00001420//===----------------------------------------------------------------------===//
1421// Return Value Calling Convention Implementation
1422//===----------------------------------------------------------------------===//
1423
Chris Lattner59ed56b2007-02-28 04:55:35 +00001424#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001425
Michael J. Spencerec38de22010-10-10 22:04:20 +00001426bool
Eric Christopher471e4222011-06-08 23:55:35 +00001427X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
1428 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001429 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001430 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001431 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001432 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001433 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001434 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001435}
1436
Dan Gohman98ca4f22009-08-05 01:29:28 +00001437SDValue
1438X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001439 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001440 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001441 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001442 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001443 MachineFunction &MF = DAG.getMachineFunction();
1444 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001445
Chris Lattner9774c912007-02-27 05:28:59 +00001446 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001447 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001448 RVLocs, *DAG.getContext());
1449 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001450
Evan Chengdcea1632010-02-04 02:40:39 +00001451 // Add the regs to the liveout set for the function.
1452 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1453 for (unsigned i = 0; i != RVLocs.size(); ++i)
1454 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1455 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001456
Dan Gohman475871a2008-07-27 21:46:04 +00001457 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001458
Dan Gohman475871a2008-07-27 21:46:04 +00001459 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001460 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1461 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001462 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1463 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001464
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001465 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001466 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1467 CCValAssign &VA = RVLocs[i];
1468 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001469 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001470 EVT ValVT = ValToCopy.getValueType();
1471
Dale Johannesenc4510512010-09-24 19:05:48 +00001472 // If this is x86-64, and we disabled SSE, we can't return FP values,
1473 // or SSE or MMX vectors.
1474 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1475 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001476 (Subtarget->is64Bit() && !Subtarget->hasXMM())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001477 report_fatal_error("SSE register return with SSE disabled");
1478 }
1479 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1480 // llvm-gcc has never done it right and no one has noticed, so this
1481 // should be OK for now.
1482 if (ValVT == MVT::f64 &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001483 (Subtarget->is64Bit() && !Subtarget->hasXMMInt()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001484 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001485
Chris Lattner447ff682008-03-11 03:23:40 +00001486 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1487 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001488 if (VA.getLocReg() == X86::ST0 ||
1489 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001490 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1491 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001492 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001493 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001494 RetOps.push_back(ValToCopy);
1495 // Don't emit a copytoreg.
1496 continue;
1497 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001498
Evan Cheng242b38b2009-02-23 09:03:22 +00001499 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1500 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001501 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001502 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001503 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001504 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001505 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1506 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001507 // If we don't have SSE2 available, convert to v4f32 so the generated
1508 // register is legal.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00001509 if (!Subtarget->hasXMMInt())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001510 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001511 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001512 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001513 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001514
Dale Johannesendd64c412009-02-04 00:33:20 +00001515 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001516 Flag = Chain.getValue(1);
1517 }
Dan Gohman61a92132008-04-21 23:59:07 +00001518
1519 // The x86-64 ABI for returning structs by value requires that we copy
1520 // the sret argument into %rax for the return. We saved the argument into
1521 // a virtual register in the entry block, so now we copy the value out
1522 // and into %rax.
1523 if (Subtarget->is64Bit() &&
1524 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1525 MachineFunction &MF = DAG.getMachineFunction();
1526 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1527 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001528 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001529 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001530 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001531
Dale Johannesendd64c412009-02-04 00:33:20 +00001532 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001533 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001534
1535 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001536 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001537 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001538
Chris Lattner447ff682008-03-11 03:23:40 +00001539 RetOps[0] = Chain; // Update chain.
1540
1541 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001542 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001543 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001544
1545 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001546 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001547}
1548
Evan Cheng3d2125c2010-11-30 23:55:39 +00001549bool X86TargetLowering::isUsedByReturnOnly(SDNode *N) const {
1550 if (N->getNumValues() != 1)
1551 return false;
1552 if (!N->hasNUsesOfValue(1, 0))
1553 return false;
1554
1555 SDNode *Copy = *N->use_begin();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001556 if (Copy->getOpcode() != ISD::CopyToReg &&
1557 Copy->getOpcode() != ISD::FP_EXTEND)
Evan Cheng3d2125c2010-11-30 23:55:39 +00001558 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001559
1560 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001561 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001562 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001563 if (UI->getOpcode() != X86ISD::RET_FLAG)
1564 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001565 HasRet = true;
1566 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001567
Evan Cheng1bf891a2010-12-01 22:59:46 +00001568 return HasRet;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001569}
1570
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001571EVT
1572X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001573 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001574 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001575 // TODO: Is this also valid on 32-bit?
1576 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001577 ReturnMVT = MVT::i8;
1578 else
1579 ReturnMVT = MVT::i32;
1580
1581 EVT MinVT = getRegisterType(Context, ReturnMVT);
1582 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001583}
1584
Dan Gohman98ca4f22009-08-05 01:29:28 +00001585/// LowerCallResult - Lower the result values of a call into the
1586/// appropriate copies out of appropriate physical registers.
1587///
1588SDValue
1589X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001590 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001591 const SmallVectorImpl<ISD::InputArg> &Ins,
1592 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001593 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001594
Chris Lattnere32bbf62007-02-28 07:09:55 +00001595 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001596 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001597 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001598 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1599 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001600 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001601
Chris Lattner3085e152007-02-25 08:59:22 +00001602 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001603 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001604 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001605 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001606
Torok Edwin3f142c32009-02-01 18:15:56 +00001607 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001608 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001609 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasXMM())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001610 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001611 }
1612
Evan Cheng79fb3b42009-02-20 20:43:02 +00001613 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001614
1615 // If this is a call to a function that returns an fp value on the floating
1616 // point stack, we must guarantee the the value is popped from the stack, so
1617 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001618 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001619 // instead.
1620 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1621 // If we prefer to use the value in xmm registers, copy it out as f80 and
1622 // use a truncate to move it from fp stack reg to xmm reg.
1623 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001624 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001625 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1626 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001627 Val = Chain.getValue(0);
1628
1629 // Round the f80 to the right size, which also moves it to the appropriate
1630 // xmm register.
1631 if (CopyVT != VA.getValVT())
1632 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1633 // This truncation won't change the value.
1634 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001635 } else {
1636 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1637 CopyVT, InFlag).getValue(1);
1638 Val = Chain.getValue(0);
1639 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001640 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001641 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001642 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001643
Dan Gohman98ca4f22009-08-05 01:29:28 +00001644 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001645}
1646
1647
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001648//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001649// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001650//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001651// StdCall calling convention seems to be standard for many Windows' API
1652// routines and around. It differs from C calling convention just a little:
1653// callee should clean up the stack, not caller. Symbols should be also
1654// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001655// For info on fast calling convention see Fast Calling Convention (tail call)
1656// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001657
Dan Gohman98ca4f22009-08-05 01:29:28 +00001658/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001659/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001660static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1661 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001662 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001663
Dan Gohman98ca4f22009-08-05 01:29:28 +00001664 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001665}
1666
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001667/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001668/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001669static bool
1670ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1671 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001672 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001673
Dan Gohman98ca4f22009-08-05 01:29:28 +00001674 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001675}
1676
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001677/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1678/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001679/// the specific parameter attribute. The copy will be passed as a byval
1680/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001681static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001682CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001683 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1684 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001685 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001686
Dale Johannesendd64c412009-02-04 00:33:20 +00001687 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001688 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001689 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001690}
1691
Chris Lattner29689432010-03-11 00:22:57 +00001692/// IsTailCallConvention - Return true if the calling convention is one that
1693/// supports tail call optimization.
1694static bool IsTailCallConvention(CallingConv::ID CC) {
1695 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1696}
1697
Evan Cheng485fafc2011-03-21 01:19:09 +00001698bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
1699 if (!CI->isTailCall())
1700 return false;
1701
1702 CallSite CS(CI);
1703 CallingConv::ID CalleeCC = CS.getCallingConv();
1704 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1705 return false;
1706
1707 return true;
1708}
1709
Evan Cheng0c439eb2010-01-27 00:07:07 +00001710/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1711/// a tailcall target by changing its ABI.
1712static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001713 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001714}
1715
Dan Gohman98ca4f22009-08-05 01:29:28 +00001716SDValue
1717X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001718 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001719 const SmallVectorImpl<ISD::InputArg> &Ins,
1720 DebugLoc dl, SelectionDAG &DAG,
1721 const CCValAssign &VA,
1722 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001723 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001724 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001725 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001726 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001727 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001728 EVT ValVT;
1729
1730 // If value is passed by pointer we have address passed instead of the value
1731 // itself.
1732 if (VA.getLocInfo() == CCValAssign::Indirect)
1733 ValVT = VA.getLocVT();
1734 else
1735 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001736
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001737 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001738 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001739 // In case of tail call optimization mark all arguments mutable. Since they
1740 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001741 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001742 unsigned Bytes = Flags.getByValSize();
1743 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1744 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001745 return DAG.getFrameIndex(FI, getPointerTy());
1746 } else {
1747 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001748 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001749 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1750 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001751 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001752 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001753 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001754}
1755
Dan Gohman475871a2008-07-27 21:46:04 +00001756SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001757X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001758 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001759 bool isVarArg,
1760 const SmallVectorImpl<ISD::InputArg> &Ins,
1761 DebugLoc dl,
1762 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001763 SmallVectorImpl<SDValue> &InVals)
1764 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001765 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001766 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001767
Gordon Henriksen86737662008-01-05 16:56:59 +00001768 const Function* Fn = MF.getFunction();
1769 if (Fn->hasExternalLinkage() &&
1770 Subtarget->isTargetCygMing() &&
1771 Fn->getName() == "main")
1772 FuncInfo->setForceFramePointer(true);
1773
Evan Cheng1bc78042006-04-26 01:20:17 +00001774 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001775 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001776 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001777
Chris Lattner29689432010-03-11 00:22:57 +00001778 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1779 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001780
Chris Lattner638402b2007-02-28 07:00:42 +00001781 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001782 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001783 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001784 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001785
1786 // Allocate shadow area for Win64
1787 if (IsWin64) {
1788 CCInfo.AllocateStack(32, 8);
1789 }
1790
Duncan Sands45907662010-10-31 13:21:44 +00001791 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001792
Chris Lattnerf39f7712007-02-28 05:46:49 +00001793 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001794 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001795 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1796 CCValAssign &VA = ArgLocs[i];
1797 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1798 // places.
1799 assert(VA.getValNo() != LastVal &&
1800 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001801 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001802 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001803
Chris Lattnerf39f7712007-02-28 05:46:49 +00001804 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001805 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001806 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001807 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001808 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001809 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001810 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001811 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001812 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001813 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001814 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001815 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1816 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001817 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001818 RC = X86::VR128RegisterClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001819 else if (RegVT == MVT::x86mmx)
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001820 RC = X86::VR64RegisterClass;
1821 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001822 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001823
Devang Patel68e6bee2011-02-21 23:21:26 +00001824 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001825 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001826
Chris Lattnerf39f7712007-02-28 05:46:49 +00001827 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1828 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1829 // right size.
1830 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001831 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001832 DAG.getValueType(VA.getValVT()));
1833 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001834 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001835 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001836 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001837 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001838
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001839 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001840 // Handle MMX values passed in XMM regs.
1841 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001842 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1843 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001844 } else
1845 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001846 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001847 } else {
1848 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001849 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001850 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001851
1852 // If value is passed via pointer - do a load.
1853 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001854 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001855 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001856
Dan Gohman98ca4f22009-08-05 01:29:28 +00001857 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001858 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001859
Dan Gohman61a92132008-04-21 23:59:07 +00001860 // The x86-64 ABI for returning structs by value requires that we copy
1861 // the sret argument into %rax for the return. Save the argument into
1862 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001863 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001864 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1865 unsigned Reg = FuncInfo->getSRetReturnReg();
1866 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001867 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001868 FuncInfo->setSRetReturnReg(Reg);
1869 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001870 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001871 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001872 }
1873
Chris Lattnerf39f7712007-02-28 05:46:49 +00001874 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001875 // Align stack specially for tail calls.
1876 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001877 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001878
Evan Cheng1bc78042006-04-26 01:20:17 +00001879 // If the function takes variable number of arguments, make a frame index for
1880 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001881 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001882 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1883 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001884 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001885 }
1886 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001887 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1888
1889 // FIXME: We should really autogenerate these arrays
1890 static const unsigned GPR64ArgRegsWin64[] = {
1891 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001892 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001893 static const unsigned GPR64ArgRegs64Bit[] = {
1894 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1895 };
1896 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001897 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1898 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1899 };
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001900 const unsigned *GPR64ArgRegs;
1901 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001902
1903 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001904 // The XMM registers which might contain var arg parameters are shadowed
1905 // in their paired GPR. So we only need to save the GPR to their home
1906 // slots.
1907 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001908 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001909 } else {
1910 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1911 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001912
1913 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit, TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001914 }
1915 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1916 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001917
Devang Patel578efa92009-06-05 21:57:13 +00001918 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001919 assert(!(NumXMMRegs && !Subtarget->hasXMM()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001920 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001921 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001922 "SSE register cannot be used when SSE is disabled!");
Nate Begeman2ea8ee72010-12-10 00:26:57 +00001923 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasXMM())
Torok Edwin3f142c32009-02-01 18:15:56 +00001924 // Kernel mode asks for SSE to be disabled, so don't push them
1925 // on the stack.
1926 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001927
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001928 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001929 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001930 // Get to the caller-allocated home save location. Add 8 to account
1931 // for the return address.
1932 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001933 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001934 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001935 // Fixup to set vararg frame on shadow area (4 x i64).
1936 if (NumIntRegs < 4)
1937 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001938 } else {
1939 // For X86-64, if there are vararg parameters that are passed via
1940 // registers, then we must store them to their spots on the stack so they
1941 // may be loaded by deferencing the result of va_next.
1942 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1943 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1944 FuncInfo->setRegSaveFrameIndex(
1945 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001946 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001947 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001948
Gordon Henriksen86737662008-01-05 16:56:59 +00001949 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001950 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00001951 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
1952 getPointerTy());
1953 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001954 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001955 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1956 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001957 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00001958 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001959 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001960 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001961 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001962 MachinePointerInfo::getFixedStack(
1963 FuncInfo->getRegSaveFrameIndex(), Offset),
1964 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001965 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001966 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001967 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001968
Dan Gohmanface41a2009-08-16 21:24:25 +00001969 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1970 // Now store the XMM (fp + vector) parameter registers.
1971 SmallVector<SDValue, 11> SaveXMMOps;
1972 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001973
Devang Patel68e6bee2011-02-21 23:21:26 +00001974 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00001975 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1976 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001977
Dan Gohman1e93df62010-04-17 14:41:14 +00001978 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1979 FuncInfo->getRegSaveFrameIndex()));
1980 SaveXMMOps.push_back(DAG.getIntPtrConstant(
1981 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001982
Dan Gohmanface41a2009-08-16 21:24:25 +00001983 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001984 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00001985 X86::VR128RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00001986 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1987 SaveXMMOps.push_back(Val);
1988 }
1989 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1990 MVT::Other,
1991 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001992 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001993
1994 if (!MemOps.empty())
1995 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1996 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001997 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001998 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001999
Gordon Henriksen86737662008-01-05 16:56:59 +00002000 // Some CCs need callee pop.
Evan Chengef41ff62011-06-23 17:54:54 +00002001 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg, GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002002 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002003 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002004 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002005 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00002006 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00002007 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002008 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002009
Gordon Henriksen86737662008-01-05 16:56:59 +00002010 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002011 // RegSaveFrameIndex is X86-64 only.
2012 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002013 if (CallConv == CallingConv::X86_FastCall ||
2014 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002015 // fastcc functions can't have varargs.
2016 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002017 }
Evan Cheng25caf632006-05-23 21:06:34 +00002018
Rafael Espindola76927d752011-08-30 19:39:58 +00002019 FuncInfo->setArgumentStackSize(StackSize);
2020
Dan Gohman98ca4f22009-08-05 01:29:28 +00002021 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002022}
2023
Dan Gohman475871a2008-07-27 21:46:04 +00002024SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002025X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2026 SDValue StackPtr, SDValue Arg,
2027 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002028 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002029 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002030 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002031 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002032 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002033 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002034 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002035
2036 return DAG.getStore(Chain, dl, Arg, PtrOff,
2037 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002038 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002039}
2040
Bill Wendling64e87322009-01-16 19:25:27 +00002041/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002042/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002043SDValue
2044X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002045 SDValue &OutRetAddr, SDValue Chain,
2046 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002047 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002048 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002049 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002050 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002051
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002052 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002053 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002054 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002055 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002056}
2057
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002058/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002059/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002060static SDValue
2061EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002062 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002063 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002064 // Store the return address to the appropriate stack slot.
2065 if (!FPDiff) return Chain;
2066 // Calculate the new stack slot for the return address.
2067 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002068 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002069 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002070 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002071 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002072 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002073 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002074 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002075 return Chain;
2076}
2077
Dan Gohman98ca4f22009-08-05 01:29:28 +00002078SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002079X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002080 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00002081 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002082 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002083 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002084 const SmallVectorImpl<ISD::InputArg> &Ins,
2085 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002086 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002087 MachineFunction &MF = DAG.getMachineFunction();
2088 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002089 bool IsWin64 = Subtarget->isTargetWin64();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002090 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002091 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002092
Evan Cheng5f941932010-02-05 02:21:12 +00002093 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002094 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002095 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
2096 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002097 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002098
2099 // Sibcalls are automatically detected tailcalls which do not require
2100 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00002101 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002102 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002103
2104 if (isTailCall)
2105 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002106 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002107
Chris Lattner29689432010-03-11 00:22:57 +00002108 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2109 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002110
Chris Lattner638402b2007-02-28 07:00:42 +00002111 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002112 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002113 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002114 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002115
2116 // Allocate shadow area for Win64
2117 if (IsWin64) {
2118 CCInfo.AllocateStack(32, 8);
2119 }
2120
Duncan Sands45907662010-10-31 13:21:44 +00002121 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002122
Chris Lattner423c5f42007-02-28 05:31:48 +00002123 // Get a count of how many bytes are to be pushed on the stack.
2124 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002125 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002126 // This is a sibcall. The memory operands are available in caller's
2127 // own caller's stack.
2128 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00002129 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002130 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002131
Gordon Henriksen86737662008-01-05 16:56:59 +00002132 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002133 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002134 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002135 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002136 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2137 FPDiff = NumBytesCallerPushed - NumBytes;
2138
2139 // Set the delta of movement of the returnaddr stackslot.
2140 // But only set if delta is greater than previous delta.
2141 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2142 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2143 }
2144
Evan Chengf22f9b32010-02-06 03:28:46 +00002145 if (!IsSibcall)
2146 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002147
Dan Gohman475871a2008-07-27 21:46:04 +00002148 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002149 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002150 if (isTailCall && FPDiff)
2151 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2152 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002153
Dan Gohman475871a2008-07-27 21:46:04 +00002154 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2155 SmallVector<SDValue, 8> MemOpChains;
2156 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002157
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002158 // Walk the register/memloc assignments, inserting copies/loads. In the case
2159 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002160 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2161 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002162 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002163 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002164 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002165 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002166
Chris Lattner423c5f42007-02-28 05:31:48 +00002167 // Promote the value if needed.
2168 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002169 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002170 case CCValAssign::Full: break;
2171 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002172 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002173 break;
2174 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002175 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002176 break;
2177 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002178 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2179 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002180 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002181 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2182 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002183 } else
2184 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2185 break;
2186 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002187 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002188 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002189 case CCValAssign::Indirect: {
2190 // Store the argument.
2191 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002192 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002193 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002194 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002195 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002196 Arg = SpillSlot;
2197 break;
2198 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002199 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002200
Chris Lattner423c5f42007-02-28 05:31:48 +00002201 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002202 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2203 if (isVarArg && IsWin64) {
2204 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2205 // shadow reg if callee is a varargs function.
2206 unsigned ShadowReg = 0;
2207 switch (VA.getLocReg()) {
2208 case X86::XMM0: ShadowReg = X86::RCX; break;
2209 case X86::XMM1: ShadowReg = X86::RDX; break;
2210 case X86::XMM2: ShadowReg = X86::R8; break;
2211 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002212 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002213 if (ShadowReg)
2214 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002215 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002216 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002217 assert(VA.isMemLoc());
2218 if (StackPtr.getNode() == 0)
2219 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2220 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2221 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002222 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002223 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002224
Evan Cheng32fe1032006-05-25 00:59:30 +00002225 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002226 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002227 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002228
Evan Cheng347d5f72006-04-28 21:29:37 +00002229 // Build a sequence of copy-to-reg nodes chained together with token chain
2230 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002231 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002232 // Tail call byval lowering might overwrite argument registers so in case of
2233 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002234 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002235 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002236 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002237 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002238 InFlag = Chain.getValue(1);
2239 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002240
Chris Lattner88e1fd52009-07-09 04:24:46 +00002241 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002242 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2243 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002244 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002245 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2246 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002247 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002248 InFlag);
2249 InFlag = Chain.getValue(1);
2250 } else {
2251 // If we are tail calling and generating PIC/GOT style code load the
2252 // address of the callee into ECX. The value in ecx is used as target of
2253 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2254 // for tail calls on PIC/GOT architectures. Normally we would just put the
2255 // address of GOT into ebx and then call target@PLT. But for tail calls
2256 // ebx would be restored (since ebx is callee saved) before jumping to the
2257 // target@PLT.
2258
2259 // Note: The actual moving to ECX is done further down.
2260 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2261 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2262 !G->getGlobal()->hasProtectedVisibility())
2263 Callee = LowerGlobalAddress(Callee, DAG);
2264 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002265 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002266 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002267 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002268
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002269 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002270 // From AMD64 ABI document:
2271 // For calls that may call functions that use varargs or stdargs
2272 // (prototype-less calls or calls to functions containing ellipsis (...) in
2273 // the declaration) %al is used as hidden argument to specify the number
2274 // of SSE registers used. The contents of %al do not need to match exactly
2275 // the number of registers, but must be an ubound on the number of SSE
2276 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002277
Gordon Henriksen86737662008-01-05 16:56:59 +00002278 // Count the number of XMM registers allocated.
2279 static const unsigned XMMArgRegs[] = {
2280 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2281 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2282 };
2283 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Nate Begeman2ea8ee72010-12-10 00:26:57 +00002284 assert((Subtarget->hasXMM() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002285 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002286
Dale Johannesendd64c412009-02-04 00:33:20 +00002287 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002288 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002289 InFlag = Chain.getValue(1);
2290 }
2291
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002292
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002293 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002294 if (isTailCall) {
2295 // Force all the incoming stack arguments to be loaded from the stack
2296 // before any new outgoing arguments are stored to the stack, because the
2297 // outgoing stack slots may alias the incoming argument stack slots, and
2298 // the alias isn't otherwise explicit. This is slightly more conservative
2299 // than necessary, because it means that each store effectively depends
2300 // on every argument instead of just those arguments it would clobber.
2301 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2302
Dan Gohman475871a2008-07-27 21:46:04 +00002303 SmallVector<SDValue, 8> MemOpChains2;
2304 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002305 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002306 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002307 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002308 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002309 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2310 CCValAssign &VA = ArgLocs[i];
2311 if (VA.isRegLoc())
2312 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002313 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002314 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002315 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002316 // Create frame index.
2317 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002318 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002319 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002320 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002321
Duncan Sands276dcbd2008-03-21 09:14:45 +00002322 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002323 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002324 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002325 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002326 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002327 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002328 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002329
Dan Gohman98ca4f22009-08-05 01:29:28 +00002330 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2331 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002332 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002333 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002334 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002335 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002336 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002337 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002338 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002339 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002340 }
2341 }
2342
2343 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002344 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002345 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002346
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002347 // Copy arguments to their registers.
2348 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002349 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002350 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002351 InFlag = Chain.getValue(1);
2352 }
Dan Gohman475871a2008-07-27 21:46:04 +00002353 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002354
Gordon Henriksen86737662008-01-05 16:56:59 +00002355 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002356 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002357 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002358 }
2359
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002360 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2361 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2362 // In the 64-bit large code model, we have to make all calls
2363 // through a register, since the call instruction's 32-bit
2364 // pc-relative offset may not be large enough to hold the whole
2365 // address.
2366 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002367 // If the callee is a GlobalAddress node (quite common, every direct call
2368 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2369 // it.
2370
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002371 // We should use extra load for direct calls to dllimported functions in
2372 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002373 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002374 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002375 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002376 bool ExtraLoad = false;
2377 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002378
Chris Lattner48a7d022009-07-09 05:02:21 +00002379 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2380 // external symbols most go through the PLT in PIC mode. If the symbol
2381 // has hidden or protected visibility, or if it is static or local, then
2382 // we don't need to use the PLT - we can directly call it.
2383 if (Subtarget->isTargetELF() &&
2384 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002385 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002386 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002387 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002388 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002389 (!Subtarget->getTargetTriple().isMacOSX() ||
2390 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002391 // PC-relative references to external symbols should go through $stub,
2392 // unless we're building with the leopard linker or later, which
2393 // automatically synthesizes these stubs.
2394 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002395 } else if (Subtarget->isPICStyleRIPRel() &&
2396 isa<Function>(GV) &&
2397 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2398 // If the function is marked as non-lazy, generate an indirect call
2399 // which loads from the GOT directly. This avoids runtime overhead
2400 // at the cost of eager binding (and one extra byte of encoding).
2401 OpFlags = X86II::MO_GOTPCREL;
2402 WrapperKind = X86ISD::WrapperRIP;
2403 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002404 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002405
Devang Patel0d881da2010-07-06 22:08:15 +00002406 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002407 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002408
2409 // Add a wrapper if needed.
2410 if (WrapperKind != ISD::DELETED_NODE)
2411 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2412 // Add extra indirection if needed.
2413 if (ExtraLoad)
2414 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2415 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002416 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002417 }
Bill Wendling056292f2008-09-16 21:48:12 +00002418 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002419 unsigned char OpFlags = 0;
2420
Evan Cheng1bf891a2010-12-01 22:59:46 +00002421 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2422 // external symbols should go through the PLT.
2423 if (Subtarget->isTargetELF() &&
2424 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2425 OpFlags = X86II::MO_PLT;
2426 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002427 (!Subtarget->getTargetTriple().isMacOSX() ||
2428 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002429 // PC-relative references to external symbols should go through $stub,
2430 // unless we're building with the leopard linker or later, which
2431 // automatically synthesizes these stubs.
2432 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002433 }
Eric Christopherfd179292009-08-27 18:07:15 +00002434
Chris Lattner48a7d022009-07-09 05:02:21 +00002435 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2436 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002437 }
2438
Chris Lattnerd96d0722007-02-25 06:40:16 +00002439 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002440 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002441 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002442
Evan Chengf22f9b32010-02-06 03:28:46 +00002443 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002444 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2445 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002446 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002447 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002448
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002449 Ops.push_back(Chain);
2450 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002451
Dan Gohman98ca4f22009-08-05 01:29:28 +00002452 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002453 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002454
Gordon Henriksen86737662008-01-05 16:56:59 +00002455 // Add argument registers to the end of the list so that they are known live
2456 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002457 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2458 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2459 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002460
Evan Cheng586ccac2008-03-18 23:36:35 +00002461 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002462 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002463 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2464
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002465 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002466 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002467 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002468
Gabor Greifba36cb52008-08-28 21:40:38 +00002469 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002470 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002471
Dan Gohman98ca4f22009-08-05 01:29:28 +00002472 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002473 // We used to do:
2474 //// If this is the first return lowered for this function, add the regs
2475 //// to the liveout set for the function.
2476 // This isn't right, although it's probably harmless on x86; liveouts
2477 // should be computed from returns not tail calls. Consider a void
2478 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002479 return DAG.getNode(X86ISD::TC_RETURN, dl,
2480 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002481 }
2482
Dale Johannesenace16102009-02-03 19:33:06 +00002483 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002484 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002485
Chris Lattner2d297092006-05-23 18:50:38 +00002486 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002487 unsigned NumBytesForCalleeToPush;
Evan Chengef41ff62011-06-23 17:54:54 +00002488 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg, GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002489 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002490 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002491 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002492 // pops the hidden struct pointer, so we have to push it back.
2493 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002494 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002495 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002496 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002497
Gordon Henriksenae636f82008-01-03 16:47:34 +00002498 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002499 if (!IsSibcall) {
2500 Chain = DAG.getCALLSEQ_END(Chain,
2501 DAG.getIntPtrConstant(NumBytes, true),
2502 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2503 true),
2504 InFlag);
2505 InFlag = Chain.getValue(1);
2506 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002507
Chris Lattner3085e152007-02-25 08:59:22 +00002508 // Handle result values, copying them out of physregs into vregs that we
2509 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002510 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2511 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002512}
2513
Evan Cheng25ab6902006-09-08 06:48:29 +00002514
2515//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002516// Fast Calling Convention (tail call) implementation
2517//===----------------------------------------------------------------------===//
2518
2519// Like std call, callee cleans arguments, convention except that ECX is
2520// reserved for storing the tail called function address. Only 2 registers are
2521// free for argument passing (inreg). Tail call optimization is performed
2522// provided:
2523// * tailcallopt is enabled
2524// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002525// On X86_64 architecture with GOT-style position independent code only local
2526// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002527// To keep the stack aligned according to platform abi the function
2528// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2529// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002530// If a tail called function callee has more arguments than the caller the
2531// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002532// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002533// original REtADDR, but before the saved framepointer or the spilled registers
2534// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2535// stack layout:
2536// arg1
2537// arg2
2538// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002539// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002540// move area ]
2541// (possible EBP)
2542// ESI
2543// EDI
2544// local1 ..
2545
2546/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2547/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002548unsigned
2549X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2550 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002551 MachineFunction &MF = DAG.getMachineFunction();
2552 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002553 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002554 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002555 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002556 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002557 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002558 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2559 // Number smaller than 12 so just add the difference.
2560 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2561 } else {
2562 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002563 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002564 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002565 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002566 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002567}
2568
Evan Cheng5f941932010-02-05 02:21:12 +00002569/// MatchingStackOffset - Return true if the given stack call argument is
2570/// already available in the same position (relatively) of the caller's
2571/// incoming argument stack.
2572static
2573bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2574 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2575 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002576 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2577 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002578 if (Arg.getOpcode() == ISD::CopyFromReg) {
2579 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002580 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002581 return false;
2582 MachineInstr *Def = MRI->getVRegDef(VR);
2583 if (!Def)
2584 return false;
2585 if (!Flags.isByVal()) {
2586 if (!TII->isLoadFromStackSlot(Def, FI))
2587 return false;
2588 } else {
2589 unsigned Opcode = Def->getOpcode();
2590 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2591 Def->getOperand(1).isFI()) {
2592 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002593 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002594 } else
2595 return false;
2596 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002597 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2598 if (Flags.isByVal())
2599 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002600 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002601 // define @foo(%struct.X* %A) {
2602 // tail call @bar(%struct.X* byval %A)
2603 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002604 return false;
2605 SDValue Ptr = Ld->getBasePtr();
2606 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2607 if (!FINode)
2608 return false;
2609 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002610 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002611 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002612 FI = FINode->getIndex();
2613 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002614 } else
2615 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002616
Evan Cheng4cae1332010-03-05 08:38:04 +00002617 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002618 if (!MFI->isFixedObjectIndex(FI))
2619 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002620 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002621}
2622
Dan Gohman98ca4f22009-08-05 01:29:28 +00002623/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2624/// for tail call optimization. Targets which want to do tail call
2625/// optimization should implement this function.
2626bool
2627X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002628 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002629 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002630 bool isCalleeStructRet,
2631 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002632 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002633 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002634 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002635 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002636 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002637 CalleeCC != CallingConv::C)
2638 return false;
2639
Evan Cheng7096ae42010-01-29 06:45:59 +00002640 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002641 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002642 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002643 CallingConv::ID CallerCC = CallerF->getCallingConv();
2644 bool CCMatch = CallerCC == CalleeCC;
2645
Dan Gohman1797ed52010-02-08 20:27:50 +00002646 if (GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002647 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002648 return true;
2649 return false;
2650 }
2651
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002652 // Look for obvious safe cases to perform tail call optimization that do not
2653 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002654
Evan Cheng2c12cb42010-03-26 16:26:03 +00002655 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2656 // emit a special epilogue.
2657 if (RegInfo->needsStackRealignment(MF))
2658 return false;
2659
Evan Chenga375d472010-03-15 18:54:48 +00002660 // Also avoid sibcall optimization if either caller or callee uses struct
2661 // return semantics.
2662 if (isCalleeStructRet || isCallerStructRet)
2663 return false;
2664
Chad Rosier2416da32011-06-24 21:15:36 +00002665 // An stdcall caller is expected to clean up its arguments; the callee
2666 // isn't going to do that.
2667 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2668 return false;
2669
Chad Rosier871f6642011-05-18 19:59:50 +00002670 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002671 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002672 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002673
2674 // Optimizing for varargs on Win64 is unlikely to be safe without
2675 // additional testing.
2676 if (Subtarget->isTargetWin64())
2677 return false;
2678
Chad Rosier871f6642011-05-18 19:59:50 +00002679 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002680 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2681 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002682
Chad Rosier871f6642011-05-18 19:59:50 +00002683 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2684 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2685 if (!ArgLocs[i].isRegLoc())
2686 return false;
2687 }
2688
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002689 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2690 // Therefore if it's not used by the call it is not safe to optimize this into
2691 // a sibcall.
2692 bool Unused = false;
2693 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2694 if (!Ins[i].Used) {
2695 Unused = true;
2696 break;
2697 }
2698 }
2699 if (Unused) {
2700 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002701 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
2702 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002703 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002704 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002705 CCValAssign &VA = RVLocs[i];
2706 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2707 return false;
2708 }
2709 }
2710
Evan Cheng13617962010-04-30 01:12:32 +00002711 // If the calling conventions do not match, then we'd better make sure the
2712 // results are returned in the same way as what the caller expects.
2713 if (!CCMatch) {
2714 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002715 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
2716 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002717 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2718
2719 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002720 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
2721 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002722 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2723
2724 if (RVLocs1.size() != RVLocs2.size())
2725 return false;
2726 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2727 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2728 return false;
2729 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2730 return false;
2731 if (RVLocs1[i].isRegLoc()) {
2732 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2733 return false;
2734 } else {
2735 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2736 return false;
2737 }
2738 }
2739 }
2740
Evan Chenga6bff982010-01-30 01:22:00 +00002741 // If the callee takes no arguments then go on to check the results of the
2742 // call.
2743 if (!Outs.empty()) {
2744 // Check if stack adjustment is needed. For now, do not do this if any
2745 // argument is passed on the stack.
2746 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002747 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2748 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002749
2750 // Allocate shadow area for Win64
2751 if (Subtarget->isTargetWin64()) {
2752 CCInfo.AllocateStack(32, 8);
2753 }
2754
Duncan Sands45907662010-10-31 13:21:44 +00002755 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002756 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002757 MachineFunction &MF = DAG.getMachineFunction();
2758 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2759 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002760
2761 // Check if the arguments are already laid out in the right way as
2762 // the caller's fixed stack objects.
2763 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002764 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2765 const X86InstrInfo *TII =
2766 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002767 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2768 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002769 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002770 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002771 if (VA.getLocInfo() == CCValAssign::Indirect)
2772 return false;
2773 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002774 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2775 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002776 return false;
2777 }
2778 }
2779 }
Evan Cheng9c044672010-05-29 01:35:22 +00002780
2781 // If the tailcall address may be in a register, then make sure it's
2782 // possible to register allocate for it. In 32-bit, the call address can
2783 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002784 // callee-saved registers are restored. These happen to be the same
2785 // registers used to pass 'inreg' arguments so watch out for those.
2786 if (!Subtarget->is64Bit() &&
2787 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002788 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002789 unsigned NumInRegs = 0;
2790 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2791 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002792 if (!VA.isRegLoc())
2793 continue;
2794 unsigned Reg = VA.getLocReg();
2795 switch (Reg) {
2796 default: break;
2797 case X86::EAX: case X86::EDX: case X86::ECX:
2798 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002799 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002800 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002801 }
2802 }
2803 }
Evan Chenga6bff982010-01-30 01:22:00 +00002804 }
Evan Chengb1712452010-01-27 06:25:16 +00002805
Evan Cheng86809cc2010-02-03 03:28:02 +00002806 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002807}
2808
Dan Gohman3df24e62008-09-03 23:12:08 +00002809FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002810X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2811 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002812}
2813
2814
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002815//===----------------------------------------------------------------------===//
2816// Other Lowering Hooks
2817//===----------------------------------------------------------------------===//
2818
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002819static bool MayFoldLoad(SDValue Op) {
2820 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2821}
2822
2823static bool MayFoldIntoStore(SDValue Op) {
2824 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2825}
2826
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002827static bool isTargetShuffle(unsigned Opcode) {
2828 switch(Opcode) {
2829 default: return false;
2830 case X86ISD::PSHUFD:
2831 case X86ISD::PSHUFHW:
2832 case X86ISD::PSHUFLW:
2833 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002834 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002835 case X86ISD::SHUFPS:
2836 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002837 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002838 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002839 case X86ISD::MOVLPS:
2840 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002841 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002842 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002843 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002844 case X86ISD::MOVSS:
2845 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002846 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002847 case X86ISD::UNPCKLPD:
David Greenefbf05d32011-02-22 23:31:46 +00002848 case X86ISD::VUNPCKLPSY:
2849 case X86ISD::VUNPCKLPDY:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002850 case X86ISD::PUNPCKLWD:
2851 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002852 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002853 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002854 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002855 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00002856 case X86ISD::VUNPCKHPSY:
2857 case X86ISD::VUNPCKHPDY:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002858 case X86ISD::PUNPCKHWD:
2859 case X86ISD::PUNPCKHBW:
2860 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002861 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00002862 case X86ISD::VPERMILPS:
2863 case X86ISD::VPERMILPSY:
2864 case X86ISD::VPERMILPD:
2865 case X86ISD::VPERMILPDY:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00002866 case X86ISD::VPERM2F128:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002867 return true;
2868 }
2869 return false;
2870}
2871
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002872static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002873 SDValue V1, SelectionDAG &DAG) {
2874 switch(Opc) {
2875 default: llvm_unreachable("Unknown x86 shuffle node");
2876 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002877 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002878 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002879 return DAG.getNode(Opc, dl, VT, V1);
2880 }
2881
2882 return SDValue();
2883}
2884
2885static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00002886 SDValue V1, unsigned TargetMask, SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002887 switch(Opc) {
2888 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002889 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002890 case X86ISD::PSHUFHW:
2891 case X86ISD::PSHUFLW:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00002892 case X86ISD::VPERMILPS:
2893 case X86ISD::VPERMILPSY:
2894 case X86ISD::VPERMILPD:
2895 case X86ISD::VPERMILPDY:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002896 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2897 }
2898
2899 return SDValue();
2900}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002901
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002902static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2903 SDValue V1, SDValue V2, unsigned TargetMask, SelectionDAG &DAG) {
2904 switch(Opc) {
2905 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002906 case X86ISD::PALIGN:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002907 case X86ISD::SHUFPD:
2908 case X86ISD::SHUFPS:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00002909 case X86ISD::VPERM2F128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002910 return DAG.getNode(Opc, dl, VT, V1, V2,
2911 DAG.getConstant(TargetMask, MVT::i8));
2912 }
2913 return SDValue();
2914}
2915
2916static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2917 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2918 switch(Opc) {
2919 default: llvm_unreachable("Unknown x86 shuffle node");
2920 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002921 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002922 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002923 case X86ISD::MOVLPS:
2924 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002925 case X86ISD::MOVSS:
2926 case X86ISD::MOVSD:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002927 case X86ISD::UNPCKLPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002928 case X86ISD::UNPCKLPD:
David Greenefbf05d32011-02-22 23:31:46 +00002929 case X86ISD::VUNPCKLPSY:
2930 case X86ISD::VUNPCKLPDY:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002931 case X86ISD::PUNPCKLWD:
2932 case X86ISD::PUNPCKLBW:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002933 case X86ISD::PUNPCKLDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002934 case X86ISD::PUNPCKLQDQ:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002935 case X86ISD::UNPCKHPS:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002936 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00002937 case X86ISD::VUNPCKHPSY:
2938 case X86ISD::VUNPCKHPDY:
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00002939 case X86ISD::PUNPCKHWD:
2940 case X86ISD::PUNPCKHBW:
2941 case X86ISD::PUNPCKHDQ:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00002942 case X86ISD::PUNPCKHQDQ:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002943 return DAG.getNode(Opc, dl, VT, V1, V2);
2944 }
2945 return SDValue();
2946}
2947
Dan Gohmand858e902010-04-17 15:26:15 +00002948SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002949 MachineFunction &MF = DAG.getMachineFunction();
2950 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2951 int ReturnAddrIndex = FuncInfo->getRAIndex();
2952
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002953 if (ReturnAddrIndex == 0) {
2954 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002955 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002956 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002957 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002958 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002959 }
2960
Evan Cheng25ab6902006-09-08 06:48:29 +00002961 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002962}
2963
2964
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002965bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2966 bool hasSymbolicDisplacement) {
2967 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002968 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002969 return false;
2970
2971 // If we don't have a symbolic displacement - we don't have any extra
2972 // restrictions.
2973 if (!hasSymbolicDisplacement)
2974 return true;
2975
2976 // FIXME: Some tweaks might be needed for medium code model.
2977 if (M != CodeModel::Small && M != CodeModel::Kernel)
2978 return false;
2979
2980 // For small code model we assume that latest object is 16MB before end of 31
2981 // bits boundary. We may also accept pretty large negative constants knowing
2982 // that all objects are in the positive half of address space.
2983 if (M == CodeModel::Small && Offset < 16*1024*1024)
2984 return true;
2985
2986 // For kernel code model we know that all object resist in the negative half
2987 // of 32bits address space. We may not accept negative offsets, since they may
2988 // be just off and we may accept pretty large positive ones.
2989 if (M == CodeModel::Kernel && Offset > 0)
2990 return true;
2991
2992 return false;
2993}
2994
Evan Chengef41ff62011-06-23 17:54:54 +00002995/// isCalleePop - Determines whether the callee is required to pop its
2996/// own arguments. Callee pop is necessary to support tail calls.
2997bool X86::isCalleePop(CallingConv::ID CallingConv,
2998 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
2999 if (IsVarArg)
3000 return false;
3001
3002 switch (CallingConv) {
3003 default:
3004 return false;
3005 case CallingConv::X86_StdCall:
3006 return !is64Bit;
3007 case CallingConv::X86_FastCall:
3008 return !is64Bit;
3009 case CallingConv::X86_ThisCall:
3010 return !is64Bit;
3011 case CallingConv::Fast:
3012 return TailCallOpt;
3013 case CallingConv::GHC:
3014 return TailCallOpt;
3015 }
3016}
3017
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003018/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3019/// specific condition code, returning the condition code and the LHS/RHS of the
3020/// comparison to make.
3021static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3022 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003023 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003024 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3025 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3026 // X > -1 -> X == 0, jump !sign.
3027 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003028 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003029 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
3030 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003031 return X86::COND_S;
Andrew Trickf6c39412011-03-23 23:11:02 +00003032 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003033 // X < 1 -> X <= 0
3034 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003035 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003036 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003037 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003038
Evan Chengd9558e02006-01-06 00:43:03 +00003039 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003040 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003041 case ISD::SETEQ: return X86::COND_E;
3042 case ISD::SETGT: return X86::COND_G;
3043 case ISD::SETGE: return X86::COND_GE;
3044 case ISD::SETLT: return X86::COND_L;
3045 case ISD::SETLE: return X86::COND_LE;
3046 case ISD::SETNE: return X86::COND_NE;
3047 case ISD::SETULT: return X86::COND_B;
3048 case ISD::SETUGT: return X86::COND_A;
3049 case ISD::SETULE: return X86::COND_BE;
3050 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003051 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003052 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003053
Chris Lattner4c78e022008-12-23 23:42:27 +00003054 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003055
Chris Lattner4c78e022008-12-23 23:42:27 +00003056 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003057 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3058 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003059 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3060 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003061 }
3062
Chris Lattner4c78e022008-12-23 23:42:27 +00003063 switch (SetCCOpcode) {
3064 default: break;
3065 case ISD::SETOLT:
3066 case ISD::SETOLE:
3067 case ISD::SETUGT:
3068 case ISD::SETUGE:
3069 std::swap(LHS, RHS);
3070 break;
3071 }
3072
3073 // On a floating point condition, the flags are set as follows:
3074 // ZF PF CF op
3075 // 0 | 0 | 0 | X > Y
3076 // 0 | 0 | 1 | X < Y
3077 // 1 | 0 | 0 | X == Y
3078 // 1 | 1 | 1 | unordered
3079 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003080 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003081 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003082 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003083 case ISD::SETOLT: // flipped
3084 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003085 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003086 case ISD::SETOLE: // flipped
3087 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003088 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003089 case ISD::SETUGT: // flipped
3090 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003091 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003092 case ISD::SETUGE: // flipped
3093 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003094 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003095 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003096 case ISD::SETNE: return X86::COND_NE;
3097 case ISD::SETUO: return X86::COND_P;
3098 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003099 case ISD::SETOEQ:
3100 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003101 }
Evan Chengd9558e02006-01-06 00:43:03 +00003102}
3103
Evan Cheng4a460802006-01-11 00:33:36 +00003104/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3105/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003106/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003107static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003108 switch (X86CC) {
3109 default:
3110 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003111 case X86::COND_B:
3112 case X86::COND_BE:
3113 case X86::COND_E:
3114 case X86::COND_P:
3115 case X86::COND_A:
3116 case X86::COND_AE:
3117 case X86::COND_NE:
3118 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003119 return true;
3120 }
3121}
3122
Evan Chengeb2f9692009-10-27 19:56:55 +00003123/// isFPImmLegal - Returns true if the target can instruction select the
3124/// specified FP immediate natively. If false, the legalizer will
3125/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003126bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003127 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3128 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3129 return true;
3130 }
3131 return false;
3132}
3133
Nate Begeman9008ca62009-04-27 18:41:29 +00003134/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3135/// the specified range (L, H].
3136static bool isUndefOrInRange(int Val, int Low, int Hi) {
3137 return (Val < 0) || (Val >= Low && Val < Hi);
3138}
3139
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00003140/// isUndefOrInRange - Return true if every element in Mask, begining
3141/// from position Pos and ending in Pos+Size, falls within the specified
3142/// range (L, L+Pos]. or is undef.
3143static bool isUndefOrInRange(const SmallVectorImpl<int> &Mask,
3144 int Pos, int Size, int Low, int Hi) {
3145 for (int i = Pos, e = Pos+Size; i != e; ++i)
3146 if (!isUndefOrInRange(Mask[i], Low, Hi))
3147 return false;
3148 return true;
3149}
3150
Nate Begeman9008ca62009-04-27 18:41:29 +00003151/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3152/// specified value.
3153static bool isUndefOrEqual(int Val, int CmpVal) {
3154 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003155 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003156 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003157}
3158
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003159/// isSequentialOrUndefInRange - Return true if every element in Mask, begining
3160/// from position Pos and ending in Pos+Size, falls within the specified
3161/// sequential range (L, L+Pos]. or is undef.
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003162static bool isSequentialOrUndefInRange(const SmallVectorImpl<int> &Mask,
3163 int Pos, int Size, int Low) {
3164 for (int i = Pos, e = Pos+Size; i != e; ++i, ++Low)
3165 if (!isUndefOrEqual(Mask[i], Low))
3166 return false;
3167 return true;
3168}
3169
Nate Begeman9008ca62009-04-27 18:41:29 +00003170/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3171/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3172/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00003173static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003174 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003175 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003176 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003177 return (Mask[0] < 2 && Mask[1] < 2);
3178 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003179}
3180
Nate Begeman9008ca62009-04-27 18:41:29 +00003181bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003182 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003183 N->getMask(M);
3184 return ::isPSHUFDMask(M, N->getValueType(0));
3185}
Evan Cheng0188ecb2006-03-22 18:59:22 +00003186
Nate Begeman9008ca62009-04-27 18:41:29 +00003187/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3188/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00003189static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003190 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00003191 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003192
Nate Begeman9008ca62009-04-27 18:41:29 +00003193 // Lower quadword copied in order or undef.
3194 for (int i = 0; i != 4; ++i)
3195 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00003196 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003197
Evan Cheng506d3df2006-03-29 23:07:14 +00003198 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00003199 for (int i = 4; i != 8; ++i)
3200 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00003201 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003202
Evan Cheng506d3df2006-03-29 23:07:14 +00003203 return true;
3204}
3205
Nate Begeman9008ca62009-04-27 18:41:29 +00003206bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003207 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003208 N->getMask(M);
3209 return ::isPSHUFHWMask(M, N->getValueType(0));
3210}
Evan Cheng506d3df2006-03-29 23:07:14 +00003211
Nate Begeman9008ca62009-04-27 18:41:29 +00003212/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3213/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00003214static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003215 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00003216 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003217
Rafael Espindola15684b22009-04-24 12:40:33 +00003218 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00003219 for (int i = 4; i != 8; ++i)
3220 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00003221 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003222
Rafael Espindola15684b22009-04-24 12:40:33 +00003223 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00003224 for (int i = 0; i != 4; ++i)
3225 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00003226 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003227
Rafael Espindola15684b22009-04-24 12:40:33 +00003228 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003229}
3230
Nate Begeman9008ca62009-04-27 18:41:29 +00003231bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00003232 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00003233 N->getMask(M);
3234 return ::isPSHUFLWMask(M, N->getValueType(0));
3235}
3236
Nate Begemana09008b2009-10-19 02:17:23 +00003237/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3238/// is suitable for input to PALIGNR.
3239static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00003240 bool hasSSSE3OrAVX) {
Nate Begemana09008b2009-10-19 02:17:23 +00003241 int i, e = VT.getVectorNumElements();
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003242 if (VT.getSizeInBits() != 128 && VT.getSizeInBits() != 64)
3243 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003244
Nate Begemana09008b2009-10-19 02:17:23 +00003245 // Do not handle v2i64 / v2f64 shuffles with palignr.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00003246 if (e < 4 || !hasSSSE3OrAVX)
Nate Begemana09008b2009-10-19 02:17:23 +00003247 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003248
Nate Begemana09008b2009-10-19 02:17:23 +00003249 for (i = 0; i != e; ++i)
3250 if (Mask[i] >= 0)
3251 break;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003252
Nate Begemana09008b2009-10-19 02:17:23 +00003253 // All undef, not a palignr.
3254 if (i == e)
3255 return false;
3256
Eli Friedman63f8dde2011-07-25 21:36:45 +00003257 // Make sure we're shifting in the right direction.
3258 if (Mask[i] <= i)
3259 return false;
Nate Begemana09008b2009-10-19 02:17:23 +00003260
3261 int s = Mask[i] - i;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003262
Nate Begemana09008b2009-10-19 02:17:23 +00003263 // Check the rest of the elements to see if they are consecutive.
3264 for (++i; i != e; ++i) {
3265 int m = Mask[i];
Eli Friedman63f8dde2011-07-25 21:36:45 +00003266 if (m >= 0 && m != s+i)
Nate Begemana09008b2009-10-19 02:17:23 +00003267 return false;
3268 }
3269 return true;
3270}
3271
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003272/// isVSHUFPSYMask - Return true if the specified VECTOR_SHUFFLE operand
3273/// specifies a shuffle of elements that is suitable for input to 256-bit
3274/// VSHUFPSY.
3275static bool isVSHUFPSYMask(const SmallVectorImpl<int> &Mask, EVT VT,
3276 const X86Subtarget *Subtarget) {
3277 int NumElems = VT.getVectorNumElements();
3278
3279 if (!Subtarget->hasAVX() || VT.getSizeInBits() != 256)
3280 return false;
3281
3282 if (NumElems != 8)
3283 return false;
3284
3285 // VSHUFPSY divides the resulting vector into 4 chunks.
3286 // The sources are also splitted into 4 chunks, and each destination
3287 // chunk must come from a different source chunk.
3288 //
3289 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3290 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3291 //
3292 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3293 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3294 //
3295 int QuarterSize = NumElems/4;
3296 int HalfSize = QuarterSize*2;
3297 for (int i = 0; i < QuarterSize; ++i)
3298 if (!isUndefOrInRange(Mask[i], 0, HalfSize))
3299 return false;
3300 for (int i = QuarterSize; i < QuarterSize*2; ++i)
3301 if (!isUndefOrInRange(Mask[i], NumElems, NumElems+HalfSize))
3302 return false;
3303
3304 // The mask of the second half must be the same as the first but with
3305 // the appropriate offsets. This works in the same way as VPERMILPS
3306 // works with masks.
3307 for (int i = QuarterSize*2; i < QuarterSize*3; ++i) {
3308 if (!isUndefOrInRange(Mask[i], HalfSize, NumElems))
3309 return false;
3310 int FstHalfIdx = i-HalfSize;
3311 if (Mask[FstHalfIdx] < 0)
3312 continue;
3313 if (!isUndefOrEqual(Mask[i], Mask[FstHalfIdx]+HalfSize))
3314 return false;
3315 }
3316 for (int i = QuarterSize*3; i < NumElems; ++i) {
3317 if (!isUndefOrInRange(Mask[i], NumElems+HalfSize, NumElems*2))
3318 return false;
3319 int FstHalfIdx = i-HalfSize;
3320 if (Mask[FstHalfIdx] < 0)
3321 continue;
3322 if (!isUndefOrEqual(Mask[i], Mask[FstHalfIdx]+HalfSize))
3323 return false;
3324
3325 }
3326
3327 return true;
3328}
3329
3330/// getShuffleVSHUFPSYImmediate - Return the appropriate immediate to shuffle
3331/// the specified VECTOR_MASK mask with VSHUFPSY instruction.
3332static unsigned getShuffleVSHUFPSYImmediate(SDNode *N) {
3333 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3334 EVT VT = SVOp->getValueType(0);
3335 int NumElems = VT.getVectorNumElements();
3336
3337 assert(NumElems == 8 && VT.getSizeInBits() == 256 &&
3338 "Only supports v8i32 and v8f32 types");
3339
3340 int HalfSize = NumElems/2;
3341 unsigned Mask = 0;
3342 for (int i = 0; i != NumElems ; ++i) {
3343 if (SVOp->getMaskElt(i) < 0)
3344 continue;
3345 // The mask of the first half must be equal to the second one.
3346 unsigned Shamt = (i%HalfSize)*2;
3347 unsigned Elt = SVOp->getMaskElt(i) % HalfSize;
3348 Mask |= Elt << Shamt;
3349 }
3350
3351 return Mask;
3352}
3353
3354/// isVSHUFPDYMask - Return true if the specified VECTOR_SHUFFLE operand
3355/// specifies a shuffle of elements that is suitable for input to 256-bit
3356/// VSHUFPDY. This shuffle doesn't have the same restriction as the PS
3357/// version and the mask of the second half isn't binded with the first
3358/// one.
3359static bool isVSHUFPDYMask(const SmallVectorImpl<int> &Mask, EVT VT,
3360 const X86Subtarget *Subtarget) {
3361 int NumElems = VT.getVectorNumElements();
3362
3363 if (!Subtarget->hasAVX() || VT.getSizeInBits() != 256)
3364 return false;
3365
3366 if (NumElems != 4)
3367 return false;
3368
3369 // VSHUFPSY divides the resulting vector into 4 chunks.
3370 // The sources are also splitted into 4 chunks, and each destination
3371 // chunk must come from a different source chunk.
3372 //
3373 // SRC1 => X3 X2 X1 X0
3374 // SRC2 => Y3 Y2 Y1 Y0
3375 //
3376 // DST => Y2..Y3, X2..X3, Y1..Y0, X1..X0
3377 //
3378 int QuarterSize = NumElems/4;
3379 int HalfSize = QuarterSize*2;
3380 for (int i = 0; i < QuarterSize; ++i)
3381 if (!isUndefOrInRange(Mask[i], 0, HalfSize))
3382 return false;
3383 for (int i = QuarterSize; i < QuarterSize*2; ++i)
3384 if (!isUndefOrInRange(Mask[i], NumElems, NumElems+HalfSize))
3385 return false;
3386 for (int i = QuarterSize*2; i < QuarterSize*3; ++i)
3387 if (!isUndefOrInRange(Mask[i], HalfSize, NumElems))
3388 return false;
3389 for (int i = QuarterSize*3; i < NumElems; ++i)
3390 if (!isUndefOrInRange(Mask[i], NumElems+HalfSize, NumElems*2))
3391 return false;
3392
3393 return true;
3394}
3395
3396/// getShuffleVSHUFPDYImmediate - Return the appropriate immediate to shuffle
3397/// the specified VECTOR_MASK mask with VSHUFPDY instruction.
3398static unsigned getShuffleVSHUFPDYImmediate(SDNode *N) {
3399 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3400 EVT VT = SVOp->getValueType(0);
3401 int NumElems = VT.getVectorNumElements();
3402
3403 assert(NumElems == 4 && VT.getSizeInBits() == 256 &&
3404 "Only supports v4i64 and v4f64 types");
3405
3406 int HalfSize = NumElems/2;
3407 unsigned Mask = 0;
3408 for (int i = 0; i != NumElems ; ++i) {
3409 if (SVOp->getMaskElt(i) < 0)
3410 continue;
3411 int Elt = SVOp->getMaskElt(i) % HalfSize;
3412 Mask |= Elt << i;
3413 }
3414
3415 return Mask;
3416}
3417
Elena Demikhovsky52a35a82011-11-23 10:23:16 +00003418/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3419/// the two vector operands have swapped position.
3420static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
3421 unsigned NumElems = VT.getVectorNumElements();
3422 for (unsigned i = 0; i != NumElems; ++i) {
3423 int idx = Mask[i];
3424 if (idx < 0)
3425 continue;
3426 else if (idx < (int)NumElems)
3427 Mask[i] = idx + NumElems;
3428 else
3429 Mask[i] = idx - NumElems;
3430 }
3431}
3432
3433/// isCommutedVSHUFP() - Return true if swapping operands will
3434/// allow to use the "vshufpd" or "vshufps" instruction
3435/// for 256-bit vectors
3436static bool isCommutedVSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT,
3437 const X86Subtarget *Subtarget) {
3438
3439 unsigned NumElems = VT.getVectorNumElements();
3440 if ((VT.getSizeInBits() != 256) || ((NumElems != 4) && (NumElems != 8)))
3441 return false;
3442
3443 SmallVector<int, 8> CommutedMask;
3444 for (unsigned i = 0; i < NumElems; ++i)
3445 CommutedMask.push_back(Mask[i]);
3446
3447 CommuteVectorShuffleMask(CommutedMask, VT);
3448 return (NumElems == 4) ? isVSHUFPDYMask(CommutedMask, VT, Subtarget):
3449 isVSHUFPSYMask(CommutedMask, VT, Subtarget);
3450}
3451
3452
Evan Cheng14aed5e2006-03-24 01:18:28 +00003453/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopesaf002d82011-08-24 23:17:55 +00003454/// specifies a shuffle of elements that is suitable for input to 128-bit
3455/// SHUFPS and SHUFPD.
Owen Andersone50ed302009-08-10 22:56:29 +00003456static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003457 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesaf002d82011-08-24 23:17:55 +00003458
3459 if (VT.getSizeInBits() != 128)
3460 return false;
3461
Nate Begeman9008ca62009-04-27 18:41:29 +00003462 if (NumElems != 2 && NumElems != 4)
3463 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003464
Nate Begeman9008ca62009-04-27 18:41:29 +00003465 int Half = NumElems / 2;
3466 for (int i = 0; i < Half; ++i)
3467 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003468 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003469 for (int i = Half; i < NumElems; ++i)
3470 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00003471 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003472
Evan Cheng14aed5e2006-03-24 01:18:28 +00003473 return true;
3474}
3475
Nate Begeman9008ca62009-04-27 18:41:29 +00003476bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
3477 SmallVector<int, 8> M;
3478 N->getMask(M);
3479 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003480}
3481
Evan Cheng213d2cf2007-05-17 18:45:50 +00003482/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00003483/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
3484/// half elements to come from vector 1 (which would equal the dest.) and
3485/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00003486static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003487 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003488
3489 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00003490 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003491
Nate Begeman9008ca62009-04-27 18:41:29 +00003492 int Half = NumElems / 2;
3493 for (int i = 0; i < Half; ++i)
3494 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00003495 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003496 for (int i = Half; i < NumElems; ++i)
3497 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00003498 return false;
3499 return true;
3500}
3501
Nate Begeman9008ca62009-04-27 18:41:29 +00003502static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
3503 SmallVector<int, 8> M;
3504 N->getMask(M);
3505 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003506}
3507
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003508/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3509/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00003510bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003511 EVT VT = N->getValueType(0);
3512 unsigned NumElems = VT.getVectorNumElements();
3513
3514 if (VT.getSizeInBits() != 128)
3515 return false;
3516
3517 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003518 return false;
3519
Evan Cheng2064a2b2006-03-28 06:50:32 +00003520 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00003521 return isUndefOrEqual(N->getMaskElt(0), 6) &&
3522 isUndefOrEqual(N->getMaskElt(1), 7) &&
3523 isUndefOrEqual(N->getMaskElt(2), 2) &&
3524 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003525}
3526
Nate Begeman0b10b912009-11-07 23:17:15 +00003527/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3528/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3529/// <2, 3, 2, 3>
3530bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003531 EVT VT = N->getValueType(0);
3532 unsigned NumElems = VT.getVectorNumElements();
3533
3534 if (VT.getSizeInBits() != 128)
3535 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003536
Nate Begeman0b10b912009-11-07 23:17:15 +00003537 if (NumElems != 4)
3538 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003539
Nate Begeman0b10b912009-11-07 23:17:15 +00003540 return isUndefOrEqual(N->getMaskElt(0), 2) &&
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003541 isUndefOrEqual(N->getMaskElt(1), 3) &&
3542 isUndefOrEqual(N->getMaskElt(2), 2) &&
3543 isUndefOrEqual(N->getMaskElt(3), 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003544}
3545
Evan Cheng5ced1d82006-04-06 23:23:56 +00003546/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3547/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00003548bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
3549 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003550
Evan Cheng5ced1d82006-04-06 23:23:56 +00003551 if (NumElems != 2 && NumElems != 4)
3552 return false;
3553
Evan Chengc5cdff22006-04-07 21:53:05 +00003554 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003555 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003556 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003557
Evan Chengc5cdff22006-04-07 21:53:05 +00003558 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003559 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003560 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003561
3562 return true;
3563}
3564
Nate Begeman0b10b912009-11-07 23:17:15 +00003565/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3566/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
3567bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003568 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003569
David Greenea20244d2011-03-02 17:23:43 +00003570 if ((NumElems != 2 && NumElems != 4)
3571 || N->getValueType(0).getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003572 return false;
3573
Evan Chengc5cdff22006-04-07 21:53:05 +00003574 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003575 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003576 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003577
Nate Begeman9008ca62009-04-27 18:41:29 +00003578 for (unsigned i = 0; i < NumElems/2; ++i)
3579 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003580 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003581
3582 return true;
3583}
3584
Evan Cheng0038e592006-03-28 00:39:58 +00003585/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3586/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00003587static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003588 bool HasAVX2, bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003589 int NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003590
3591 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3592 "Unsupported vector type for unpckh");
3593
Craig Topper6347e862011-11-21 06:57:39 +00003594 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003595 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003596 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003597
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003598 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3599 // independently on 128-bit lanes.
3600 unsigned NumLanes = VT.getSizeInBits()/128;
3601 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003602
3603 unsigned Start = 0;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003604 unsigned End = NumLaneElts;
3605 for (unsigned s = 0; s < NumLanes; ++s) {
3606 for (unsigned i = Start, j = s * NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003607 i != End;
3608 i += 2, ++j) {
3609 int BitI = Mask[i];
3610 int BitI1 = Mask[i+1];
3611 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003612 return false;
David Greenea20244d2011-03-02 17:23:43 +00003613 if (V2IsSplat) {
3614 if (!isUndefOrEqual(BitI1, NumElts))
3615 return false;
3616 } else {
3617 if (!isUndefOrEqual(BitI1, j + NumElts))
3618 return false;
3619 }
Evan Cheng39623da2006-04-20 08:58:49 +00003620 }
David Greenea20244d2011-03-02 17:23:43 +00003621 // Process the next 128 bits.
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003622 Start += NumLaneElts;
3623 End += NumLaneElts;
Evan Cheng0038e592006-03-28 00:39:58 +00003624 }
David Greenea20244d2011-03-02 17:23:43 +00003625
Evan Cheng0038e592006-03-28 00:39:58 +00003626 return true;
3627}
3628
Craig Topper6347e862011-11-21 06:57:39 +00003629bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool HasAVX2, bool V2IsSplat) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003630 SmallVector<int, 8> M;
3631 N->getMask(M);
Craig Topper6347e862011-11-21 06:57:39 +00003632 return ::isUNPCKLMask(M, N->getValueType(0), HasAVX2, V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003633}
3634
Evan Cheng4fcb9222006-03-28 02:43:26 +00003635/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3636/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00003637static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003638 bool HasAVX2, bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003639 int NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003640
3641 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3642 "Unsupported vector type for unpckh");
3643
Craig Topper6347e862011-11-21 06:57:39 +00003644 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003645 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003646 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003647
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003648 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3649 // independently on 128-bit lanes.
3650 unsigned NumLanes = VT.getSizeInBits()/128;
3651 unsigned NumLaneElts = NumElts/NumLanes;
3652
3653 unsigned Start = 0;
3654 unsigned End = NumLaneElts;
3655 for (unsigned l = 0; l != NumLanes; ++l) {
3656 for (unsigned i = Start, j = (l*NumLaneElts)+NumLaneElts/2;
3657 i != End; i += 2, ++j) {
3658 int BitI = Mask[i];
3659 int BitI1 = Mask[i+1];
3660 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003661 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003662 if (V2IsSplat) {
3663 if (isUndefOrEqual(BitI1, NumElts))
3664 return false;
3665 } else {
3666 if (!isUndefOrEqual(BitI1, j+NumElts))
3667 return false;
3668 }
Evan Cheng39623da2006-04-20 08:58:49 +00003669 }
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003670 // Process the next 128 bits.
3671 Start += NumLaneElts;
3672 End += NumLaneElts;
Evan Cheng4fcb9222006-03-28 02:43:26 +00003673 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003674 return true;
3675}
3676
Craig Topper6347e862011-11-21 06:57:39 +00003677bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool HasAVX2, bool V2IsSplat) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003678 SmallVector<int, 8> M;
3679 N->getMask(M);
Craig Topper6347e862011-11-21 06:57:39 +00003680 return ::isUNPCKHMask(M, N->getValueType(0), HasAVX2, V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00003681}
3682
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003683/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3684/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3685/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00003686static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003687 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003688 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003689 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003690
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003691 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3692 // FIXME: Need a better way to get rid of this, there's no latency difference
3693 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3694 // the former later. We should also remove the "_undef" special mask.
3695 if (NumElems == 4 && VT.getSizeInBits() == 256)
3696 return false;
3697
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003698 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3699 // independently on 128-bit lanes.
3700 unsigned NumLanes = VT.getSizeInBits() / 128;
3701 unsigned NumLaneElts = NumElems / NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003702
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003703 for (unsigned s = 0; s < NumLanes; ++s) {
3704 for (unsigned i = s * NumLaneElts, j = s * NumLaneElts;
3705 i != NumLaneElts * (s + 1);
David Greenea20244d2011-03-02 17:23:43 +00003706 i += 2, ++j) {
3707 int BitI = Mask[i];
3708 int BitI1 = Mask[i+1];
3709
3710 if (!isUndefOrEqual(BitI, j))
3711 return false;
3712 if (!isUndefOrEqual(BitI1, j))
3713 return false;
3714 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003715 }
David Greenea20244d2011-03-02 17:23:43 +00003716
Rafael Espindola15684b22009-04-24 12:40:33 +00003717 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003718}
3719
Nate Begeman9008ca62009-04-27 18:41:29 +00003720bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
3721 SmallVector<int, 8> M;
3722 N->getMask(M);
3723 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
3724}
3725
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003726/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3727/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3728/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00003729static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003730 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003731 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
3732 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003733
Nate Begeman9008ca62009-04-27 18:41:29 +00003734 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
3735 int BitI = Mask[i];
3736 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003737 if (!isUndefOrEqual(BitI, j))
3738 return false;
3739 if (!isUndefOrEqual(BitI1, j))
3740 return false;
3741 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003742 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003743}
3744
Nate Begeman9008ca62009-04-27 18:41:29 +00003745bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
3746 SmallVector<int, 8> M;
3747 N->getMask(M);
3748 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
3749}
3750
Evan Cheng017dcc62006-04-21 01:05:10 +00003751/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3752/// specifies a shuffle of elements that is suitable for input to MOVSS,
3753/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00003754static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003755 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003756 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003757
3758 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003759
Nate Begeman9008ca62009-04-27 18:41:29 +00003760 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003761 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003762
Nate Begeman9008ca62009-04-27 18:41:29 +00003763 for (int i = 1; i < NumElts; ++i)
3764 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003765 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003766
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003767 return true;
3768}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003769
Nate Begeman9008ca62009-04-27 18:41:29 +00003770bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
3771 SmallVector<int, 8> M;
3772 N->getMask(M);
3773 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00003774}
3775
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003776/// isVPERM2F128Mask - Match 256-bit shuffles where the elements are considered
3777/// as permutations between 128-bit chunks or halves. As an example: this
3778/// shuffle bellow:
3779/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3780/// The first half comes from the second half of V1 and the second half from the
3781/// the second half of V2.
3782static bool isVPERM2F128Mask(const SmallVectorImpl<int> &Mask, EVT VT,
3783 const X86Subtarget *Subtarget) {
3784 if (!Subtarget->hasAVX() || VT.getSizeInBits() != 256)
3785 return false;
3786
3787 // The shuffle result is divided into half A and half B. In total the two
3788 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3789 // B must come from C, D, E or F.
3790 int HalfSize = VT.getVectorNumElements()/2;
3791 bool MatchA = false, MatchB = false;
3792
3793 // Check if A comes from one of C, D, E, F.
3794 for (int Half = 0; Half < 4; ++Half) {
3795 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3796 MatchA = true;
3797 break;
3798 }
3799 }
3800
3801 // Check if B comes from one of C, D, E, F.
3802 for (int Half = 0; Half < 4; ++Half) {
3803 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3804 MatchB = true;
3805 break;
3806 }
3807 }
3808
3809 return MatchA && MatchB;
3810}
3811
3812/// getShuffleVPERM2F128Immediate - Return the appropriate immediate to shuffle
3813/// the specified VECTOR_MASK mask with VPERM2F128 instructions.
3814static unsigned getShuffleVPERM2F128Immediate(SDNode *N) {
3815 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3816 EVT VT = SVOp->getValueType(0);
3817
3818 int HalfSize = VT.getVectorNumElements()/2;
3819
3820 int FstHalf = 0, SndHalf = 0;
3821 for (int i = 0; i < HalfSize; ++i) {
3822 if (SVOp->getMaskElt(i) > 0) {
3823 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3824 break;
3825 }
3826 }
3827 for (int i = HalfSize; i < HalfSize*2; ++i) {
3828 if (SVOp->getMaskElt(i) > 0) {
3829 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3830 break;
3831 }
3832 }
3833
3834 return (FstHalf | (SndHalf << 4));
3835}
3836
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003837/// isVPERMILPDMask - Return true if the specified VECTOR_SHUFFLE operand
3838/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3839/// Note that VPERMIL mask matching is different depending whether theunderlying
3840/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3841/// to the same elements of the low, but to the higher half of the source.
3842/// In VPERMILPD the two lanes could be shuffled independently of each other
3843/// with the same restriction that lanes can't be crossed.
3844static bool isVPERMILPDMask(const SmallVectorImpl<int> &Mask, EVT VT,
3845 const X86Subtarget *Subtarget) {
3846 int NumElts = VT.getVectorNumElements();
3847 int NumLanes = VT.getSizeInBits()/128;
3848
3849 if (!Subtarget->hasAVX())
3850 return false;
3851
Eli Friedmandca62d52011-10-10 22:28:47 +00003852 // Only match 256-bit with 64-bit types
3853 if (VT.getSizeInBits() != 256 || NumElts != 4)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003854 return false;
3855
3856 // The mask on the high lane is independent of the low. Both can match
3857 // any element in inside its own lane, but can't cross.
3858 int LaneSize = NumElts/NumLanes;
3859 for (int l = 0; l < NumLanes; ++l)
3860 for (int i = l*LaneSize; i < LaneSize*(l+1); ++i) {
3861 int LaneStart = l*LaneSize;
3862 if (!isUndefOrInRange(Mask[i], LaneStart, LaneStart+LaneSize))
3863 return false;
3864 }
3865
3866 return true;
3867}
3868
3869/// isVPERMILPSMask - Return true if the specified VECTOR_SHUFFLE operand
3870/// specifies a shuffle of elements that is suitable for input to VPERMILPS*.
3871/// Note that VPERMIL mask matching is different depending whether theunderlying
3872/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3873/// to the same elements of the low, but to the higher half of the source.
3874/// In VPERMILPD the two lanes could be shuffled independently of each other
3875/// with the same restriction that lanes can't be crossed.
3876static bool isVPERMILPSMask(const SmallVectorImpl<int> &Mask, EVT VT,
3877 const X86Subtarget *Subtarget) {
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003878 unsigned NumElts = VT.getVectorNumElements();
3879 unsigned NumLanes = VT.getSizeInBits()/128;
3880
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003881 if (!Subtarget->hasAVX())
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003882 return false;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003883
Eli Friedmandca62d52011-10-10 22:28:47 +00003884 // Only match 256-bit with 32-bit types
3885 if (VT.getSizeInBits() != 256 || NumElts != 8)
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003886 return false;
3887
3888 // The mask on the high lane should be the same as the low. Actually,
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003889 // they can differ if any of the corresponding index in a lane is undef
3890 // and the other stays in range.
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003891 int LaneSize = NumElts/NumLanes;
3892 for (int i = 0; i < LaneSize; ++i) {
3893 int HighElt = i+LaneSize;
Bruno Cardoso Lopes155a92a2011-08-10 01:54:17 +00003894 bool HighValid = isUndefOrInRange(Mask[HighElt], LaneSize, NumElts);
3895 bool LowValid = isUndefOrInRange(Mask[i], 0, LaneSize);
3896
3897 if (!HighValid || !LowValid)
3898 return false;
3899 if (Mask[i] < 0 || Mask[HighElt] < 0)
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003900 continue;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003901 if (Mask[HighElt]-Mask[i] != LaneSize)
3902 return false;
3903 }
3904
3905 return true;
3906}
3907
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003908/// getShuffleVPERMILPSImmediate - Return the appropriate immediate to shuffle
3909/// the specified VECTOR_MASK mask with VPERMILPS* instructions.
3910static unsigned getShuffleVPERMILPSImmediate(SDNode *N) {
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003911 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3912 EVT VT = SVOp->getValueType(0);
3913
3914 int NumElts = VT.getVectorNumElements();
3915 int NumLanes = VT.getSizeInBits()/128;
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003916 int LaneSize = NumElts/NumLanes;
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003917
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003918 // Although the mask is equal for both lanes do it twice to get the cases
3919 // where a mask will match because the same mask element is undef on the
3920 // first half but valid on the second. This would get pathological cases
3921 // such as: shuffle <u, 0, 1, 2, 4, 4, 5, 6>, which is completely valid.
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003922 unsigned Mask = 0;
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003923 for (int l = 0; l < NumLanes; ++l) {
3924 for (int i = 0; i < LaneSize; ++i) {
3925 int MaskElt = SVOp->getMaskElt(i+(l*LaneSize));
3926 if (MaskElt < 0)
3927 continue;
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003928 if (MaskElt >= LaneSize)
3929 MaskElt -= LaneSize;
Bruno Cardoso Lopesdd635302011-07-29 01:31:15 +00003930 Mask |= MaskElt << (i*2);
3931 }
Bruno Cardoso Lopes377baa52011-07-29 01:31:04 +00003932 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003933
3934 return Mask;
3935}
3936
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003937/// getShuffleVPERMILPDImmediate - Return the appropriate immediate to shuffle
3938/// the specified VECTOR_MASK mask with VPERMILPD* instructions.
3939static unsigned getShuffleVPERMILPDImmediate(SDNode *N) {
3940 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3941 EVT VT = SVOp->getValueType(0);
3942
3943 int NumElts = VT.getVectorNumElements();
3944 int NumLanes = VT.getSizeInBits()/128;
3945
3946 unsigned Mask = 0;
3947 int LaneSize = NumElts/NumLanes;
3948 for (int l = 0; l < NumLanes; ++l)
Bruno Cardoso Lopes377baa52011-07-29 01:31:04 +00003949 for (int i = l*LaneSize; i < LaneSize*(l+1); ++i) {
3950 int MaskElt = SVOp->getMaskElt(i);
3951 if (MaskElt < 0)
3952 continue;
3953 Mask |= (MaskElt-l*LaneSize) << i;
3954 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003955
3956 return Mask;
3957}
3958
Evan Cheng017dcc62006-04-21 01:05:10 +00003959/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
3960/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003961/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00003962static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003963 bool V2IsSplat = false, bool V2IsUndef = false) {
3964 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00003965 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003966 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003967
Nate Begeman9008ca62009-04-27 18:41:29 +00003968 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003969 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003970
Nate Begeman9008ca62009-04-27 18:41:29 +00003971 for (int i = 1; i < NumOps; ++i)
3972 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3973 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3974 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003975 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003976
Evan Cheng39623da2006-04-20 08:58:49 +00003977 return true;
3978}
3979
Nate Begeman9008ca62009-04-27 18:41:29 +00003980static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00003981 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003982 SmallVector<int, 8> M;
3983 N->getMask(M);
3984 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003985}
3986
Evan Chengd9539472006-04-14 21:59:03 +00003987/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3988/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003989/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
3990bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N,
3991 const X86Subtarget *Subtarget) {
Craig Topperc0d82852011-11-22 00:44:41 +00003992 if (!Subtarget->hasSSE3orAVX())
Evan Chengd9539472006-04-14 21:59:03 +00003993 return false;
3994
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003995 // The second vector must be undef
3996 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
3997 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003998
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003999 EVT VT = N->getValueType(0);
4000 unsigned NumElems = VT.getVectorNumElements();
4001
4002 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
4003 (VT.getSizeInBits() == 256 && NumElems != 8))
4004 return false;
4005
4006 // "i+1" is the value the indexed mask element must have
4007 for (unsigned i = 0; i < NumElems; i += 2)
4008 if (!isUndefOrEqual(N->getMaskElt(i), i+1) ||
4009 !isUndefOrEqual(N->getMaskElt(i+1), i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00004010 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00004011
4012 return true;
Evan Chengd9539472006-04-14 21:59:03 +00004013}
4014
4015/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
4016/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00004017/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
4018bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N,
4019 const X86Subtarget *Subtarget) {
Craig Topperc0d82852011-11-22 00:44:41 +00004020 if (!Subtarget->hasSSE3orAVX())
Evan Chengd9539472006-04-14 21:59:03 +00004021 return false;
4022
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00004023 // The second vector must be undef
4024 if (N->getOperand(1).getOpcode() != ISD::UNDEF)
4025 return false;
4026
4027 EVT VT = N->getValueType(0);
4028 unsigned NumElems = VT.getVectorNumElements();
4029
4030 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
4031 (VT.getSizeInBits() == 256 && NumElems != 8))
4032 return false;
4033
4034 // "i" is the value the indexed mask element must have
4035 for (unsigned i = 0; i < NumElems; i += 2)
4036 if (!isUndefOrEqual(N->getMaskElt(i), i) ||
4037 !isUndefOrEqual(N->getMaskElt(i+1), i))
Nate Begeman9008ca62009-04-27 18:41:29 +00004038 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00004039
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00004040 return true;
Evan Chengd9539472006-04-14 21:59:03 +00004041}
4042
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00004043/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
4044/// specifies a shuffle of elements that is suitable for input to 256-bit
4045/// version of MOVDDUP.
4046static bool isMOVDDUPYMask(ShuffleVectorSDNode *N,
4047 const X86Subtarget *Subtarget) {
4048 EVT VT = N->getValueType(0);
4049 int NumElts = VT.getVectorNumElements();
4050 bool V2IsUndef = N->getOperand(1).getOpcode() == ISD::UNDEF;
4051
4052 if (!Subtarget->hasAVX() || VT.getSizeInBits() != 256 ||
4053 !V2IsUndef || NumElts != 4)
4054 return false;
4055
4056 for (int i = 0; i != NumElts/2; ++i)
4057 if (!isUndefOrEqual(N->getMaskElt(i), 0))
4058 return false;
4059 for (int i = NumElts/2; i != NumElts; ++i)
4060 if (!isUndefOrEqual(N->getMaskElt(i), NumElts/2))
4061 return false;
4062 return true;
4063}
4064
Evan Cheng0b457f02008-09-25 20:50:48 +00004065/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00004066/// specifies a shuffle of elements that is suitable for input to 128-bit
4067/// version of MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00004068bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00004069 EVT VT = N->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004070
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00004071 if (VT.getSizeInBits() != 128)
4072 return false;
4073
4074 int e = VT.getVectorNumElements() / 2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004075 for (int i = 0; i < e; ++i)
4076 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00004077 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00004078 for (int i = 0; i < e; ++i)
4079 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00004080 return false;
4081 return true;
4082}
4083
David Greenec38a03e2011-02-03 15:50:00 +00004084/// isVEXTRACTF128Index - Return true if the specified
4085/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
4086/// suitable for input to VEXTRACTF128.
4087bool X86::isVEXTRACTF128Index(SDNode *N) {
4088 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4089 return false;
4090
4091 // The index should be aligned on a 128-bit boundary.
4092 uint64_t Index =
4093 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4094
4095 unsigned VL = N->getValueType(0).getVectorNumElements();
4096 unsigned VBits = N->getValueType(0).getSizeInBits();
4097 unsigned ElSize = VBits / VL;
4098 bool Result = (Index * ElSize) % 128 == 0;
4099
4100 return Result;
4101}
4102
David Greeneccacdc12011-02-04 16:08:29 +00004103/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
4104/// operand specifies a subvector insert that is suitable for input to
4105/// VINSERTF128.
4106bool X86::isVINSERTF128Index(SDNode *N) {
4107 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4108 return false;
4109
4110 // The index should be aligned on a 128-bit boundary.
4111 uint64_t Index =
4112 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
4113
4114 unsigned VL = N->getValueType(0).getVectorNumElements();
4115 unsigned VBits = N->getValueType(0).getSizeInBits();
4116 unsigned ElSize = VBits / VL;
4117 bool Result = (Index * ElSize) % 128 == 0;
4118
4119 return Result;
4120}
4121
Evan Cheng63d33002006-03-22 08:01:21 +00004122/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004123/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00004124unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004125 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
4126 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
4127
Evan Chengb9df0ca2006-03-22 02:53:00 +00004128 unsigned Shift = (NumOperands == 4) ? 2 : 1;
4129 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00004130 for (int i = 0; i < NumOperands; ++i) {
4131 int Val = SVOp->getMaskElt(NumOperands-i-1);
4132 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00004133 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00004134 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00004135 if (i != NumOperands - 1)
4136 Mask <<= Shift;
4137 }
Evan Cheng63d33002006-03-22 08:01:21 +00004138 return Mask;
4139}
4140
Evan Cheng506d3df2006-03-29 23:07:14 +00004141/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004142/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00004143unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004144 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00004145 unsigned Mask = 0;
4146 // 8 nodes, but we only care about the last 4.
4147 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004148 int Val = SVOp->getMaskElt(i);
4149 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00004150 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00004151 if (i != 4)
4152 Mask <<= 2;
4153 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004154 return Mask;
4155}
4156
4157/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004158/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00004159unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004160 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00004161 unsigned Mask = 0;
4162 // 8 nodes, but we only care about the first 4.
4163 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004164 int Val = SVOp->getMaskElt(i);
4165 if (Val >= 0)
4166 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00004167 if (i != 0)
4168 Mask <<= 2;
4169 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004170 return Mask;
4171}
4172
Nate Begemana09008b2009-10-19 02:17:23 +00004173/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
4174/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
4175unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
4176 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
4177 EVT VVT = N->getValueType(0);
4178 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
4179 int Val = 0;
4180
4181 unsigned i, e;
4182 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
4183 Val = SVOp->getMaskElt(i);
4184 if (Val >= 0)
4185 break;
4186 }
Eli Friedman63f8dde2011-07-25 21:36:45 +00004187 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00004188 return (Val - i) * EltSize;
4189}
4190
David Greenec38a03e2011-02-03 15:50:00 +00004191/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
4192/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
4193/// instructions.
4194unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
4195 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4196 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
4197
4198 uint64_t Index =
4199 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4200
4201 EVT VecVT = N->getOperand(0).getValueType();
4202 EVT ElVT = VecVT.getVectorElementType();
4203
4204 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00004205 return Index / NumElemsPerChunk;
4206}
4207
David Greeneccacdc12011-02-04 16:08:29 +00004208/// getInsertVINSERTF128Immediate - Return the appropriate immediate
4209/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
4210/// instructions.
4211unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
4212 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4213 llvm_unreachable("Illegal insert subvector for VINSERTF128");
4214
4215 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00004216 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00004217
4218 EVT VecVT = N->getValueType(0);
4219 EVT ElVT = VecVT.getVectorElementType();
4220
4221 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00004222 return Index / NumElemsPerChunk;
4223}
4224
Evan Cheng37b73872009-07-30 08:33:02 +00004225/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4226/// constant +0.0.
4227bool X86::isZeroNode(SDValue Elt) {
4228 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00004229 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00004230 (isa<ConstantFPSDNode>(Elt) &&
4231 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
4232}
4233
Nate Begeman9008ca62009-04-27 18:41:29 +00004234/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4235/// their permute mask.
4236static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4237 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004238 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004239 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004240 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004241
Nate Begeman5a5ca152009-04-29 05:20:52 +00004242 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004243 int idx = SVOp->getMaskElt(i);
4244 if (idx < 0)
4245 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004246 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00004247 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004248 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004249 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004250 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004251 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4252 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004253}
4254
Evan Cheng533a0aa2006-04-19 20:35:22 +00004255/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4256/// match movhlps. The lower half elements should come from upper half of
4257/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004258/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00004259static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004260 EVT VT = Op->getValueType(0);
4261 if (VT.getSizeInBits() != 128)
4262 return false;
4263 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004264 return false;
4265 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004266 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004267 return false;
4268 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004269 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004270 return false;
4271 return true;
4272}
4273
Evan Cheng5ced1d82006-04-06 23:23:56 +00004274/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004275/// is promoted to a vector. It also returns the LoadSDNode by reference if
4276/// required.
4277static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004278 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4279 return false;
4280 N = N->getOperand(0).getNode();
4281 if (!ISD::isNON_EXTLoad(N))
4282 return false;
4283 if (LD)
4284 *LD = cast<LoadSDNode>(N);
4285 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004286}
4287
Dan Gohman65fd6562011-11-03 21:49:52 +00004288// Test whether the given value is a vector value which will be legalized
4289// into a load.
4290static bool WillBeConstantPoolLoad(SDNode *N) {
4291 if (N->getOpcode() != ISD::BUILD_VECTOR)
4292 return false;
4293
4294 // Check for any non-constant elements.
4295 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4296 switch (N->getOperand(i).getNode()->getOpcode()) {
4297 case ISD::UNDEF:
4298 case ISD::ConstantFP:
4299 case ISD::Constant:
4300 break;
4301 default:
4302 return false;
4303 }
4304
4305 // Vectors of all-zeros and all-ones are materialized with special
4306 // instructions rather than being loaded.
4307 return !ISD::isBuildVectorAllZeros(N) &&
4308 !ISD::isBuildVectorAllOnes(N);
4309}
4310
Evan Cheng533a0aa2006-04-19 20:35:22 +00004311/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4312/// match movlp{s|d}. The lower half elements should come from lower half of
4313/// V1 (and in order), and the upper half elements should come from the upper
4314/// half of V2 (and in order). And since V1 will become the source of the
4315/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004316static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
4317 ShuffleVectorSDNode *Op) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004318 EVT VT = Op->getValueType(0);
4319 if (VT.getSizeInBits() != 128)
4320 return false;
4321
Evan Cheng466685d2006-10-09 20:57:25 +00004322 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004323 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004324 // Is V2 is a vector load, don't do this transformation. We will try to use
4325 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004326 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004327 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004328
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004329 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004330
Evan Cheng533a0aa2006-04-19 20:35:22 +00004331 if (NumElems != 2 && NumElems != 4)
4332 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004333 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004334 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004335 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004336 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004337 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004338 return false;
4339 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004340}
4341
Evan Cheng39623da2006-04-20 08:58:49 +00004342/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4343/// all the same.
4344static bool isSplatVector(SDNode *N) {
4345 if (N->getOpcode() != ISD::BUILD_VECTOR)
4346 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004347
Dan Gohman475871a2008-07-27 21:46:04 +00004348 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004349 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4350 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004351 return false;
4352 return true;
4353}
4354
Evan Cheng213d2cf2007-05-17 18:45:50 +00004355/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004356/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004357/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004358static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004359 SDValue V1 = N->getOperand(0);
4360 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004361 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4362 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004363 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004364 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004365 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004366 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4367 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004368 if (Opc != ISD::BUILD_VECTOR ||
4369 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004370 return false;
4371 } else if (Idx >= 0) {
4372 unsigned Opc = V1.getOpcode();
4373 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4374 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004375 if (Opc != ISD::BUILD_VECTOR ||
4376 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004377 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004378 }
4379 }
4380 return true;
4381}
4382
4383/// getZeroVector - Returns a vector of specified type with all zero elements.
4384///
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004385static SDValue getZeroVector(EVT VT, bool HasXMMInt, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00004386 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004387 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004388
Dale Johannesen0488fb62010-09-30 23:57:10 +00004389 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004390 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004391 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00004392 if (VT.getSizeInBits() == 128) { // SSE
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004393 if (HasXMMInt) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004394 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4395 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4396 } else { // SSE1
4397 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4398 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4399 }
4400 } else if (VT.getSizeInBits() == 256) { // AVX
4401 // 256-bit logic and arithmetic instructions in AVX are
4402 // all floating-point, no support for integer ops. Default
4403 // to emitting fp zeroed vectors then.
Owen Anderson825b72b2009-08-11 20:47:22 +00004404 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004405 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4406 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
Evan Chengf0df0312008-05-15 08:39:06 +00004407 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004408 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004409}
4410
Chris Lattner8a594482007-11-25 00:24:49 +00004411/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004412/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4413/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4414/// Then bitcast to their original type, ensuring they get CSE'd.
4415static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4416 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004417 assert(VT.isVector() && "Expected a vector type");
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004418 assert((VT.is128BitVector() || VT.is256BitVector())
4419 && "Expected a 128-bit or 256-bit vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004420
Owen Anderson825b72b2009-08-11 20:47:22 +00004421 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004422 SDValue Vec;
4423 if (VT.getSizeInBits() == 256) {
4424 if (HasAVX2) { // AVX2
4425 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4426 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4427 } else { // AVX
4428 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4429 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, MVT::v8i32),
4430 Vec, DAG.getConstant(0, MVT::i32), DAG, dl);
4431 Vec = Insert128BitVector(InsV, Vec,
4432 DAG.getConstant(4 /* NumElems/2 */, MVT::i32), DAG, dl);
4433 }
4434 } else {
4435 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004436 }
4437
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004438 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004439}
4440
Evan Cheng39623da2006-04-20 08:58:49 +00004441/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4442/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00004443static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004444 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004445 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004446
Evan Cheng39623da2006-04-20 08:58:49 +00004447 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00004448 SmallVector<int, 8> MaskVec;
4449 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00004450
Nate Begeman5a5ca152009-04-29 05:20:52 +00004451 for (unsigned i = 0; i != NumElems; ++i) {
4452 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004453 MaskVec[i] = NumElems;
4454 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00004455 }
Evan Cheng39623da2006-04-20 08:58:49 +00004456 }
Evan Cheng39623da2006-04-20 08:58:49 +00004457 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00004458 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
4459 SVOp->getOperand(1), &MaskVec[0]);
4460 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00004461}
4462
Evan Cheng017dcc62006-04-21 01:05:10 +00004463/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4464/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004465static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004466 SDValue V2) {
4467 unsigned NumElems = VT.getVectorNumElements();
4468 SmallVector<int, 8> Mask;
4469 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004470 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004471 Mask.push_back(i);
4472 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004473}
4474
Nate Begeman9008ca62009-04-27 18:41:29 +00004475/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004476static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004477 SDValue V2) {
4478 unsigned NumElems = VT.getVectorNumElements();
4479 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004480 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004481 Mask.push_back(i);
4482 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004483 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004484 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004485}
4486
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004487/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004488static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004489 SDValue V2) {
4490 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00004491 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004492 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00004493 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004494 Mask.push_back(i + Half);
4495 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004496 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004497 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004498}
4499
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004500// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004501// a generic shuffle instruction because the target has no such instructions.
4502// Generate shuffles which repeat i16 and i8 several times until they can be
4503// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004504static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004505 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004506 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004507 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004508
Nate Begeman9008ca62009-04-27 18:41:29 +00004509 while (NumElems > 4) {
4510 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004511 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004512 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004513 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004514 EltNo -= NumElems/2;
4515 }
4516 NumElems >>= 1;
4517 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004518 return V;
4519}
Eric Christopherfd179292009-08-27 18:07:15 +00004520
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004521/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4522static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4523 EVT VT = V.getValueType();
4524 DebugLoc dl = V.getDebugLoc();
4525 assert((VT.getSizeInBits() == 128 || VT.getSizeInBits() == 256)
4526 && "Vector size not supported");
4527
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004528 if (VT.getSizeInBits() == 128) {
4529 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004530 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004531 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4532 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004533 } else {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004534 // To use VPERMILPS to splat scalars, the second half of indicies must
4535 // refer to the higher part, which is a duplication of the lower one,
4536 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004537 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4538 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004539
4540 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4541 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4542 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004543 }
4544
4545 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4546}
4547
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004548/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004549static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4550 EVT SrcVT = SV->getValueType(0);
4551 SDValue V1 = SV->getOperand(0);
4552 DebugLoc dl = SV->getDebugLoc();
4553
4554 int EltNo = SV->getSplatIndex();
4555 int NumElems = SrcVT.getVectorNumElements();
4556 unsigned Size = SrcVT.getSizeInBits();
4557
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004558 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4559 "Unknown how to promote splat for type");
4560
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004561 // Extract the 128-bit part containing the splat element and update
4562 // the splat element index when it refers to the higher register.
4563 if (Size == 256) {
4564 unsigned Idx = (EltNo > NumElems/2) ? NumElems/2 : 0;
4565 V1 = Extract128BitVector(V1, DAG.getConstant(Idx, MVT::i32), DAG, dl);
4566 if (Idx > 0)
4567 EltNo -= NumElems/2;
4568 }
4569
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004570 // All i16 and i8 vector types can't be used directly by a generic shuffle
4571 // instruction because the target has no such instruction. Generate shuffles
4572 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004573 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004574 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004575 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004576 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004577
4578 // Recreate the 256-bit vector and place the same 128-bit vector
4579 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004580 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004581 if (Size == 256) {
4582 SDValue InsV = Insert128BitVector(DAG.getUNDEF(SrcVT), V1,
4583 DAG.getConstant(0, MVT::i32), DAG, dl);
4584 V1 = Insert128BitVector(InsV, V1,
4585 DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
4586 }
4587
4588 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004589}
4590
Evan Chengba05f722006-04-21 23:03:30 +00004591/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004592/// vector of zero or undef vector. This produces a shuffle where the low
4593/// element of V2 is swizzled into the zero/undef vector, landing at element
4594/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004595static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004596 bool isZero, bool HasXMMInt,
4597 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004598 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004599 SDValue V1 = isZero
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004600 ? getZeroVector(VT, HasXMMInt, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004601 unsigned NumElems = VT.getVectorNumElements();
4602 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004603 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004604 // If this is the insertion idx, put the low elt of V2 here.
4605 MaskVec.push_back(i == Idx ? NumElems : i);
4606 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004607}
4608
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004609/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4610/// element of the result of the vector shuffle.
Benjamin Kramer050db522011-03-26 12:38:19 +00004611static SDValue getShuffleScalarElt(SDNode *N, int Index, SelectionDAG &DAG,
4612 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004613 if (Depth == 6)
4614 return SDValue(); // Limit search depth.
4615
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004616 SDValue V = SDValue(N, 0);
4617 EVT VT = V.getValueType();
4618 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004619
4620 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4621 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
4622 Index = SV->getMaskElt(Index);
4623
4624 if (Index < 0)
4625 return DAG.getUNDEF(VT.getVectorElementType());
4626
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004627 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004628 SDValue NewV = (Index < NumElems) ? SV->getOperand(0) : SV->getOperand(1);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004629 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004630 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004631
4632 // Recurse into target specific vector shuffles to find scalars.
4633 if (isTargetShuffle(Opcode)) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004634 int NumElems = VT.getVectorNumElements();
4635 SmallVector<unsigned, 16> ShuffleMask;
4636 SDValue ImmN;
4637
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004638 switch(Opcode) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004639 case X86ISD::SHUFPS:
4640 case X86ISD::SHUFPD:
4641 ImmN = N->getOperand(N->getNumOperands()-1);
4642 DecodeSHUFPSMask(NumElems,
4643 cast<ConstantSDNode>(ImmN)->getZExtValue(),
4644 ShuffleMask);
4645 break;
4646 case X86ISD::PUNPCKHBW:
4647 case X86ISD::PUNPCKHWD:
4648 case X86ISD::PUNPCKHDQ:
4649 case X86ISD::PUNPCKHQDQ:
4650 DecodePUNPCKHMask(NumElems, ShuffleMask);
4651 break;
4652 case X86ISD::UNPCKHPS:
4653 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00004654 case X86ISD::VUNPCKHPSY:
4655 case X86ISD::VUNPCKHPDY:
Craig Topperf7de5772011-11-22 01:57:35 +00004656 DecodeUNPCKHPMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004657 break;
4658 case X86ISD::PUNPCKLBW:
4659 case X86ISD::PUNPCKLWD:
4660 case X86ISD::PUNPCKLDQ:
4661 case X86ISD::PUNPCKLQDQ:
David Greenec4db4e52011-02-28 19:06:56 +00004662 DecodePUNPCKLMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004663 break;
4664 case X86ISD::UNPCKLPS:
4665 case X86ISD::UNPCKLPD:
David Greenec4db4e52011-02-28 19:06:56 +00004666 case X86ISD::VUNPCKLPSY:
4667 case X86ISD::VUNPCKLPDY:
4668 DecodeUNPCKLPMask(VT, ShuffleMask);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004669 break;
4670 case X86ISD::MOVHLPS:
4671 DecodeMOVHLPSMask(NumElems, ShuffleMask);
4672 break;
4673 case X86ISD::MOVLHPS:
4674 DecodeMOVLHPSMask(NumElems, ShuffleMask);
4675 break;
4676 case X86ISD::PSHUFD:
4677 ImmN = N->getOperand(N->getNumOperands()-1);
4678 DecodePSHUFMask(NumElems,
4679 cast<ConstantSDNode>(ImmN)->getZExtValue(),
4680 ShuffleMask);
4681 break;
4682 case X86ISD::PSHUFHW:
4683 ImmN = N->getOperand(N->getNumOperands()-1);
4684 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4685 ShuffleMask);
4686 break;
4687 case X86ISD::PSHUFLW:
4688 ImmN = N->getOperand(N->getNumOperands()-1);
4689 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(),
4690 ShuffleMask);
4691 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004692 case X86ISD::MOVSS:
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004693 case X86ISD::MOVSD: {
4694 // The index 0 always comes from the first element of the second source,
4695 // this is why MOVSS and MOVSD are used in the first place. The other
4696 // elements come from the other positions of the first source vector.
4697 unsigned OpNum = (Index == 0) ? 1 : 0;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004698 return getShuffleScalarElt(V.getOperand(OpNum).getNode(), Index, DAG,
4699 Depth+1);
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00004700 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00004701 case X86ISD::VPERMILPS:
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00004702 ImmN = N->getOperand(N->getNumOperands()-1);
Bruno Cardoso Lopes2eb4c2b2011-07-29 01:31:11 +00004703 DecodeVPERMILPSMask(4, cast<ConstantSDNode>(ImmN)->getZExtValue(),
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00004704 ShuffleMask);
Bruno Cardoso Lopes2eb4c2b2011-07-29 01:31:11 +00004705 break;
4706 case X86ISD::VPERMILPSY:
4707 ImmN = N->getOperand(N->getNumOperands()-1);
4708 DecodeVPERMILPSMask(8, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4709 ShuffleMask);
4710 break;
4711 case X86ISD::VPERMILPD:
4712 ImmN = N->getOperand(N->getNumOperands()-1);
4713 DecodeVPERMILPDMask(2, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4714 ShuffleMask);
4715 break;
4716 case X86ISD::VPERMILPDY:
4717 ImmN = N->getOperand(N->getNumOperands()-1);
4718 DecodeVPERMILPDMask(4, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4719 ShuffleMask);
4720 break;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004721 case X86ISD::VPERM2F128:
4722 ImmN = N->getOperand(N->getNumOperands()-1);
4723 DecodeVPERM2F128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(),
4724 ShuffleMask);
4725 break;
Eli Friedman106f6e72011-09-10 02:01:42 +00004726 case X86ISD::MOVDDUP:
4727 case X86ISD::MOVLHPD:
4728 case X86ISD::MOVLPD:
4729 case X86ISD::MOVLPS:
4730 case X86ISD::MOVSHDUP:
4731 case X86ISD::MOVSLDUP:
4732 case X86ISD::PALIGN:
4733 return SDValue(); // Not yet implemented.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004734 default:
Eli Friedman106f6e72011-09-10 02:01:42 +00004735 assert(0 && "unknown target shuffle node");
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004736 return SDValue();
4737 }
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004738
4739 Index = ShuffleMask[Index];
4740 if (Index < 0)
4741 return DAG.getUNDEF(VT.getVectorElementType());
4742
4743 SDValue NewV = (Index < NumElems) ? N->getOperand(0) : N->getOperand(1);
4744 return getShuffleScalarElt(NewV.getNode(), Index % NumElems, DAG,
4745 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004746 }
4747
4748 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004749 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004750 V = V.getOperand(0);
4751 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004752 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004753
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004754 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004755 return SDValue();
4756 }
4757
4758 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4759 return (Index == 0) ? V.getOperand(0)
4760 : DAG.getUNDEF(VT.getVectorElementType());
4761
4762 if (V.getOpcode() == ISD::BUILD_VECTOR)
4763 return V.getOperand(Index);
4764
4765 return SDValue();
4766}
4767
4768/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4769/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004770/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004771static
4772unsigned getNumOfConsecutiveZeros(SDNode *N, int NumElems,
4773 bool ZerosFromLeft, SelectionDAG &DAG) {
4774 int i = 0;
4775
4776 while (i < NumElems) {
4777 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004778 SDValue Elt = getShuffleScalarElt(N, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004779 if (!(Elt.getNode() &&
4780 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4781 break;
4782 ++i;
4783 }
4784
4785 return i;
4786}
4787
4788/// isShuffleMaskConsecutive - Check if the shuffle mask indicies from MaskI to
4789/// MaskE correspond consecutively to elements from one of the vector operands,
4790/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4791static
4792bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp, int MaskI, int MaskE,
4793 int OpIdx, int NumElems, unsigned &OpNum) {
4794 bool SeenV1 = false;
4795 bool SeenV2 = false;
4796
4797 for (int i = MaskI; i <= MaskE; ++i, ++OpIdx) {
4798 int Idx = SVOp->getMaskElt(i);
4799 // Ignore undef indicies
4800 if (Idx < 0)
4801 continue;
4802
4803 if (Idx < NumElems)
4804 SeenV1 = true;
4805 else
4806 SeenV2 = true;
4807
4808 // Only accept consecutive elements from the same vector
4809 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4810 return false;
4811 }
4812
4813 OpNum = SeenV1 ? 0 : 1;
4814 return true;
4815}
4816
4817/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4818/// logical left shift of a vector.
4819static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4820 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4821 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4822 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4823 false /* check zeros from right */, DAG);
4824 unsigned OpSrc;
4825
4826 if (!NumZeros)
4827 return false;
4828
4829 // Considering the elements in the mask that are not consecutive zeros,
4830 // check if they consecutively come from only one of the source vectors.
4831 //
4832 // V1 = {X, A, B, C} 0
4833 // \ \ \ /
4834 // vector_shuffle V1, V2 <1, 2, 3, X>
4835 //
4836 if (!isShuffleMaskConsecutive(SVOp,
4837 0, // Mask Start Index
4838 NumElems-NumZeros-1, // Mask End Index
4839 NumZeros, // Where to start looking in the src vector
4840 NumElems, // Number of elements in vector
4841 OpSrc)) // Which source operand ?
4842 return false;
4843
4844 isLeft = false;
4845 ShAmt = NumZeros;
4846 ShVal = SVOp->getOperand(OpSrc);
4847 return true;
4848}
4849
4850/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4851/// logical left shift of a vector.
4852static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4853 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4854 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4855 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4856 true /* check zeros from left */, DAG);
4857 unsigned OpSrc;
4858
4859 if (!NumZeros)
4860 return false;
4861
4862 // Considering the elements in the mask that are not consecutive zeros,
4863 // check if they consecutively come from only one of the source vectors.
4864 //
4865 // 0 { A, B, X, X } = V2
4866 // / \ / /
4867 // vector_shuffle V1, V2 <X, X, 4, 5>
4868 //
4869 if (!isShuffleMaskConsecutive(SVOp,
4870 NumZeros, // Mask Start Index
4871 NumElems-1, // Mask End Index
4872 0, // Where to start looking in the src vector
4873 NumElems, // Number of elements in vector
4874 OpSrc)) // Which source operand ?
4875 return false;
4876
4877 isLeft = true;
4878 ShAmt = NumZeros;
4879 ShVal = SVOp->getOperand(OpSrc);
4880 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004881}
4882
4883/// isVectorShift - Returns true if the shuffle can be implemented as a
4884/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004885static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004886 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004887 // Although the logic below support any bitwidth size, there are no
4888 // shift instructions which handle more than 128-bit vectors.
4889 if (SVOp->getValueType(0).getSizeInBits() > 128)
4890 return false;
4891
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004892 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4893 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4894 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004895
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004896 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004897}
4898
Evan Chengc78d3b42006-04-24 18:01:45 +00004899/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4900///
Dan Gohman475871a2008-07-27 21:46:04 +00004901static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004902 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004903 SelectionDAG &DAG,
4904 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004905 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004906 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004907
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004908 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004909 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004910 bool First = true;
4911 for (unsigned i = 0; i < 16; ++i) {
4912 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4913 if (ThisIsNonZero && First) {
4914 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004915 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004916 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004917 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004918 First = false;
4919 }
4920
4921 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004922 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004923 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4924 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004925 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004926 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004927 }
4928 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004929 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4930 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4931 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004932 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004933 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004934 } else
4935 ThisElt = LastElt;
4936
Gabor Greifba36cb52008-08-28 21:40:38 +00004937 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004938 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004939 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004940 }
4941 }
4942
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004943 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004944}
4945
Bill Wendlinga348c562007-03-22 18:42:45 +00004946/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004947///
Dan Gohman475871a2008-07-27 21:46:04 +00004948static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004949 unsigned NumNonZero, unsigned NumZero,
4950 SelectionDAG &DAG,
4951 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004952 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004953 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004954
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004955 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004956 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004957 bool First = true;
4958 for (unsigned i = 0; i < 8; ++i) {
4959 bool isNonZero = (NonZeros & (1 << i)) != 0;
4960 if (isNonZero) {
4961 if (First) {
4962 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004963 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004964 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004965 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004966 First = false;
4967 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004968 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004969 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004970 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004971 }
4972 }
4973
4974 return V;
4975}
4976
Evan Chengf26ffe92008-05-29 08:22:04 +00004977/// getVShift - Return a vector logical shift node.
4978///
Owen Andersone50ed302009-08-10 22:56:29 +00004979static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004980 unsigned NumBits, SelectionDAG &DAG,
4981 const TargetLowering &TLI, DebugLoc dl) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004982 assert(VT.getSizeInBits() == 128 && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004983 EVT ShVT = MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00004984 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004985 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4986 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004987 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004988 DAG.getConstant(NumBits,
4989 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004990}
4991
Dan Gohman475871a2008-07-27 21:46:04 +00004992SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004993X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004994 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004995
Evan Chengc3630942009-12-09 21:00:30 +00004996 // Check if the scalar load can be widened into a vector load. And if
4997 // the address is "base + cst" see if the cst can be "absorbed" into
4998 // the shuffle mask.
4999 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
5000 SDValue Ptr = LD->getBasePtr();
5001 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
5002 return SDValue();
5003 EVT PVT = LD->getValueType(0);
5004 if (PVT != MVT::i32 && PVT != MVT::f32)
5005 return SDValue();
5006
5007 int FI = -1;
5008 int64_t Offset = 0;
5009 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
5010 FI = FINode->getIndex();
5011 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00005012 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00005013 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
5014 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
5015 Offset = Ptr.getConstantOperandVal(1);
5016 Ptr = Ptr.getOperand(0);
5017 } else {
5018 return SDValue();
5019 }
5020
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005021 // FIXME: 256-bit vector instructions don't require a strict alignment,
5022 // improve this code to support it better.
5023 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00005024 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005025 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00005026 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005027 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00005028 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00005029 // Can't change the alignment. FIXME: It's possible to compute
5030 // the exact stack offset and reference FI + adjust offset instead.
5031 // If someone *really* cares about this. That's the way to implement it.
5032 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005033 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005034 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00005035 }
5036 }
5037
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005038 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00005039 // Ptr + (Offset & ~15).
5040 if (Offset < 0)
5041 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005042 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00005043 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005044 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00005045 if (StartOffset)
5046 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
5047 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
5048
5049 int EltNo = (Offset - StartOffset) >> 2;
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005050 int NumElems = VT.getVectorNumElements();
5051
5052 EVT CanonVT = VT.getSizeInBits() == 128 ? MVT::v4i32 : MVT::v8i32;
5053 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
5054 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00005055 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005056 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005057
5058 // Canonicalize it to a v4i32 or v8i32 shuffle.
5059 SmallVector<int, 8> Mask;
5060 for (int i = 0; i < NumElems; ++i)
5061 Mask.push_back(EltNo);
5062
5063 V1 = DAG.getNode(ISD::BITCAST, dl, CanonVT, V1);
5064 return DAG.getNode(ISD::BITCAST, dl, NVT,
5065 DAG.getVectorShuffle(CanonVT, dl, V1,
5066 DAG.getUNDEF(CanonVT),&Mask[0]));
Evan Chengc3630942009-12-09 21:00:30 +00005067 }
5068
5069 return SDValue();
5070}
5071
Michael J. Spencerec38de22010-10-10 22:04:20 +00005072/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
5073/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00005074/// load which has the same value as a build_vector whose operands are 'elts'.
5075///
5076/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00005077///
Nate Begeman1449f292010-03-24 22:19:06 +00005078/// FIXME: we'd also like to handle the case where the last elements are zero
5079/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
5080/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00005081static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00005082 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00005083 EVT EltVT = VT.getVectorElementType();
5084 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00005085
Nate Begemanfdea31a2010-03-24 20:49:50 +00005086 LoadSDNode *LDBase = NULL;
5087 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005088
Nate Begeman1449f292010-03-24 22:19:06 +00005089 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00005090 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00005091 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00005092 for (unsigned i = 0; i < NumElems; ++i) {
5093 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00005094
Nate Begemanfdea31a2010-03-24 20:49:50 +00005095 if (!Elt.getNode() ||
5096 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
5097 return SDValue();
5098 if (!LDBase) {
5099 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
5100 return SDValue();
5101 LDBase = cast<LoadSDNode>(Elt.getNode());
5102 LastLoadedElt = i;
5103 continue;
5104 }
5105 if (Elt.getOpcode() == ISD::UNDEF)
5106 continue;
5107
5108 LoadSDNode *LD = cast<LoadSDNode>(Elt);
5109 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
5110 return SDValue();
5111 LastLoadedElt = i;
5112 }
Nate Begeman1449f292010-03-24 22:19:06 +00005113
5114 // If we have found an entire vector of loads and undefs, then return a large
5115 // load of the entire vector width starting at the base pointer. If we found
5116 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00005117 if (LastLoadedElt == NumElems - 1) {
5118 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00005119 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00005120 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005121 LDBase->isVolatile(), LDBase->isNonTemporal(),
5122 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00005123 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00005124 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00005125 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005126 LDBase->isInvariant(), LDBase->getAlignment());
Eli Friedman61cc47e2011-07-26 21:02:58 +00005127 } else if (NumElems == 4 && LastLoadedElt == 1 &&
5128 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00005129 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
5130 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00005131 SDValue ResNode =
5132 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
5133 LDBase->getPointerInfo(),
5134 LDBase->getAlignment(),
5135 false/*isVolatile*/, true/*ReadMem*/,
5136 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005137 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00005138 }
5139 return SDValue();
5140}
5141
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005142/// isVectorBroadcast - Check if the node chain is suitable to be xformed to
5143/// a vbroadcast node. We support two patterns:
5144/// 1. A splat BUILD_VECTOR which uses a single scalar load.
5145/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
5146/// a scalar load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005147/// The scalar load node is returned when a pattern is found,
5148/// or SDValue() otherwise.
5149static SDValue isVectorBroadcast(SDValue &Op, bool hasAVX2) {
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005150 EVT VT = Op.getValueType();
5151 SDValue V = Op;
5152
5153 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
5154 V = V.getOperand(0);
5155
5156 //A suspected load to be broadcasted.
5157 SDValue Ld;
5158
5159 switch (V.getOpcode()) {
5160 default:
5161 // Unknown pattern found.
5162 return SDValue();
5163
5164 case ISD::BUILD_VECTOR: {
5165 // The BUILD_VECTOR node must be a splat.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005166 if (!isSplatVector(V.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005167 return SDValue();
5168
5169 Ld = V.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005170
5171 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005172 // of its users are from the BUILD_VECTOR node.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005173 if (!Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005174 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005175 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005176 }
5177
5178 case ISD::VECTOR_SHUFFLE: {
5179 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5180
5181 // Shuffles must have a splat mask where the first element is
5182 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005183 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005184 return SDValue();
5185
5186 SDValue Sc = Op.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005187 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005188 return SDValue();
5189
5190 Ld = Sc.getOperand(0);
5191
5192 // The scalar_to_vector node and the suspected
5193 // load node must have exactly one user.
5194 if (!Sc.hasOneUse() || !Ld.hasOneUse())
5195 return SDValue();
5196 break;
5197 }
5198 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005199
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005200 // The scalar source must be a normal load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005201 if (!ISD::isNormalLoad(Ld.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005202 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005203
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005204 bool Is256 = VT.getSizeInBits() == 256;
5205 bool Is128 = VT.getSizeInBits() == 128;
5206 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
5207
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005208 if (hasAVX2) {
5209 // VBroadcast to YMM
5210 if (Is256 && (ScalarSize == 8 || ScalarSize == 16 ||
5211 ScalarSize == 32 || ScalarSize == 64 ))
5212 return Ld;
5213
5214 // VBroadcast to XMM
5215 if (Is128 && (ScalarSize == 8 || ScalarSize == 32 ||
5216 ScalarSize == 16 || ScalarSize == 64 ))
5217 return Ld;
5218 }
5219
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005220 // VBroadcast to YMM
5221 if (Is256 && (ScalarSize == 32 || ScalarSize == 64))
5222 return Ld;
5223
5224 // VBroadcast to XMM
5225 if (Is128 && (ScalarSize == 32))
5226 return Ld;
5227
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005228
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005229 // Unsupported broadcast.
5230 return SDValue();
5231}
5232
Evan Chengc3630942009-12-09 21:00:30 +00005233SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005234X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005235 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00005236
David Greenef125a292011-02-08 19:04:41 +00005237 EVT VT = Op.getValueType();
5238 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005239 unsigned NumElems = Op.getNumOperands();
5240
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005241 // Vectors containing all zeros can be matched by pxor and xorps later
5242 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5243 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5244 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00005245 if (Op.getValueType() == MVT::v4i32 ||
5246 Op.getValueType() == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005247 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005248
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005249 return getZeroVector(Op.getValueType(), Subtarget->hasXMMInt(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005250 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005251
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005252 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005253 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5254 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005255 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper745a86b2011-11-19 22:34:59 +00005256 if (Op.getValueType() == MVT::v4i32 ||
5257 (Op.getValueType() == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005258 return Op;
5259
Craig Topper745a86b2011-11-19 22:34:59 +00005260 return getOnesVector(Op.getValueType(), Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005261 }
5262
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005263 SDValue LD = isVectorBroadcast(Op, Subtarget->hasAVX2());
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005264 if (Subtarget->hasAVX() && LD.getNode())
5265 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
5266
Owen Andersone50ed302009-08-10 22:56:29 +00005267 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005268
Evan Cheng0db9fe62006-04-25 20:13:52 +00005269 unsigned NumZero = 0;
5270 unsigned NumNonZero = 0;
5271 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005272 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005273 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005274 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005275 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005276 if (Elt.getOpcode() == ISD::UNDEF)
5277 continue;
5278 Values.insert(Elt);
5279 if (Elt.getOpcode() != ISD::Constant &&
5280 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005281 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005282 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005283 NumZero++;
5284 else {
5285 NonZeros |= (1 << i);
5286 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005287 }
5288 }
5289
Chris Lattner97a2a562010-08-26 05:24:29 +00005290 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5291 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005292 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005293
Chris Lattner67f453a2008-03-09 05:42:06 +00005294 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005295 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005296 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005297 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005298
Chris Lattner62098042008-03-09 01:05:04 +00005299 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5300 // the value are obviously zero, truncate the value to i32 and do the
5301 // insertion that way. Only do this if the value is non-constant or if the
5302 // value is a constant being inserted into element 0. It is cheaper to do
5303 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005304 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005305 (!IsAllConstants || Idx == 0)) {
5306 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005307 // Handle SSE only.
5308 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5309 EVT VecVT = MVT::v4i32;
5310 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005311
Chris Lattner62098042008-03-09 01:05:04 +00005312 // Truncate the value (which may itself be a constant) to i32, and
5313 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005314 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005315 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00005316 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005317 Subtarget->hasXMMInt(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005318
Chris Lattner62098042008-03-09 01:05:04 +00005319 // Now we have our 32-bit value zero extended in the low element of
5320 // a vector. If Idx != 0, swizzle it into place.
5321 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005322 SmallVector<int, 4> Mask;
5323 Mask.push_back(Idx);
5324 for (unsigned i = 1; i != VecElts; ++i)
5325 Mask.push_back(i);
5326 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00005327 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00005328 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005329 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005330 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00005331 }
5332 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005333
Chris Lattner19f79692008-03-08 22:59:52 +00005334 // If we have a constant or non-constant insertion into the low element of
5335 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5336 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005337 // depending on what the source datatype is.
5338 if (Idx == 0) {
5339 if (NumZero == 0) {
5340 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00005341 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
5342 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00005343 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5344 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005345 return getShuffleVectorZeroOrUndef(Item, 0, true,Subtarget->hasXMMInt(),
Eli Friedman10415532009-06-06 06:05:10 +00005346 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005347 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
5348 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Dale Johannesen0488fb62010-09-30 23:57:10 +00005349 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
5350 EVT MiddleVT = MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00005351 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
5352 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005353 Subtarget->hasXMMInt(), DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005354 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005355 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005356 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005357
5358 // Is it a vector logical left shift?
5359 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005360 X86::isZeroNode(Op.getOperand(0)) &&
5361 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005362 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005363 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005364 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005365 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005366 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005367 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005368
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005369 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005370 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005371
Chris Lattner19f79692008-03-08 22:59:52 +00005372 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5373 // is a non-constant being inserted into an element other than the low one,
5374 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5375 // movd/movss) to move this into the low element, then shuffle it into
5376 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005377 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005378 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005379
Evan Cheng0db9fe62006-04-25 20:13:52 +00005380 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00005381 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005382 Subtarget->hasXMMInt(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005383 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005384 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00005385 MaskVec.push_back(i == Idx ? 0 : 1);
5386 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005387 }
5388 }
5389
Chris Lattner67f453a2008-03-09 05:42:06 +00005390 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005391 if (Values.size() == 1) {
5392 if (EVTBits == 32) {
5393 // Instead of a shuffle like this:
5394 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5395 // Check if it's possible to issue this instead.
5396 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5397 unsigned Idx = CountTrailingZeros_32(NonZeros);
5398 SDValue Item = Op.getOperand(Idx);
5399 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5400 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5401 }
Dan Gohman475871a2008-07-27 21:46:04 +00005402 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005403 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005404
Dan Gohmana3941172007-07-24 22:55:08 +00005405 // A vector full of immediates; various special cases are already
5406 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005407 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005408 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005409
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005410 // For AVX-length vectors, build the individual 128-bit pieces and use
5411 // shuffles to put them in place.
5412 if (VT.getSizeInBits() == 256 && !ISD::isBuildVectorAllZeros(Op.getNode())) {
5413 SmallVector<SDValue, 32> V;
5414 for (unsigned i = 0; i < NumElems; ++i)
5415 V.push_back(Op.getOperand(i));
5416
5417 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5418
5419 // Build both the lower and upper subvector.
5420 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5421 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5422 NumElems/2);
5423
5424 // Recreate the wider vector with the lower and upper part.
Bruno Cardoso Lopes15d03fb2011-07-28 01:26:53 +00005425 SDValue Vec = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Lower,
5426 DAG.getConstant(0, MVT::i32), DAG, dl);
5427 return Insert128BitVector(Vec, Upper, DAG.getConstant(NumElems/2, MVT::i32),
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005428 DAG, dl);
5429 }
5430
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005431 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005432 if (EVTBits == 64) {
5433 if (NumNonZero == 1) {
5434 // One half is zero or undef.
5435 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005436 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005437 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00005438 return getShuffleVectorZeroOrUndef(V2, Idx, true,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005439 Subtarget->hasXMMInt(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005440 }
Dan Gohman475871a2008-07-27 21:46:04 +00005441 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005442 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005443
5444 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005445 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005446 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00005447 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005448 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005449 }
5450
Bill Wendling826f36f2007-03-28 00:57:11 +00005451 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005452 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Chris Lattner97a2a562010-08-26 05:24:29 +00005453 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005454 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005455 }
5456
5457 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00005458 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00005459 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005460 if (NumElems == 4 && NumZero > 0) {
5461 for (unsigned i = 0; i < 4; ++i) {
5462 bool isZero = !(NonZeros & (1 << i));
5463 if (isZero)
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005464 V[i] = getZeroVector(VT, Subtarget->hasXMMInt(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005465 else
Dale Johannesenace16102009-02-03 19:33:06 +00005466 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005467 }
5468
5469 for (unsigned i = 0; i < 2; ++i) {
5470 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5471 default: break;
5472 case 0:
5473 V[i] = V[i*2]; // Must be a zero vector.
5474 break;
5475 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005476 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005477 break;
5478 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005479 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005480 break;
5481 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005482 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005483 break;
5484 }
5485 }
5486
Nate Begeman9008ca62009-04-27 18:41:29 +00005487 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005488 bool Reverse = (NonZeros & 0x3) == 2;
5489 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005490 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005491 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5492 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005493 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
5494 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005495 }
5496
Nate Begemanfdea31a2010-03-24 20:49:50 +00005497 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5498 // Check for a build vector of consecutive loads.
5499 for (unsigned i = 0; i < NumElems; ++i)
5500 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005501
Nate Begemanfdea31a2010-03-24 20:49:50 +00005502 // Check for elements which are consecutive loads.
5503 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5504 if (LD.getNode())
5505 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005506
5507 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperc0d82852011-11-22 00:44:41 +00005508 if (getSubtarget()->hasSSE41orAVX()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005509 SDValue Result;
5510 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5511 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5512 else
5513 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005514
Chris Lattner24faf612010-08-28 17:59:08 +00005515 for (unsigned i = 1; i < NumElems; ++i) {
5516 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5517 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005518 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005519 }
5520 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005521 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005522
Chris Lattner6e80e442010-08-28 17:15:43 +00005523 // Otherwise, expand into a number of unpckl*, start by extending each of
5524 // our (non-undef) elements to the full vector width with the element in the
5525 // bottom slot of the vector (which generates no code for SSE).
5526 for (unsigned i = 0; i < NumElems; ++i) {
5527 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5528 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5529 else
5530 V[i] = DAG.getUNDEF(VT);
5531 }
5532
5533 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005534 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5535 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5536 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005537 unsigned EltStride = NumElems >> 1;
5538 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005539 for (unsigned i = 0; i < EltStride; ++i) {
5540 // If V[i+EltStride] is undef and this is the first round of mixing,
5541 // then it is safe to just drop this shuffle: V[i] is already in the
5542 // right place, the one element (since it's the first round) being
5543 // inserted as undef can be dropped. This isn't safe for successive
5544 // rounds because they will permute elements within both vectors.
5545 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5546 EltStride == NumElems/2)
5547 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005548
Chris Lattner6e80e442010-08-28 17:15:43 +00005549 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005550 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005551 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005552 }
5553 return V[0];
5554 }
Dan Gohman475871a2008-07-27 21:46:04 +00005555 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005556}
5557
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005558// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5559// them in a MMX register. This is better than doing a stack convert.
5560static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005561 DebugLoc dl = Op.getDebugLoc();
5562 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005563
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005564 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5565 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5566 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005567 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005568 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5569 InVec = Op.getOperand(1);
5570 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5571 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005572 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005573 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5574 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5575 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005576 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005577 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5578 Mask[0] = 0; Mask[1] = 2;
5579 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5580 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005581 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005582}
5583
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005584// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5585// to create 256-bit vectors from two other 128-bit ones.
5586static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5587 DebugLoc dl = Op.getDebugLoc();
5588 EVT ResVT = Op.getValueType();
5589
5590 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5591
5592 SDValue V1 = Op.getOperand(0);
5593 SDValue V2 = Op.getOperand(1);
5594 unsigned NumElems = ResVT.getVectorNumElements();
5595
5596 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, ResVT), V1,
5597 DAG.getConstant(0, MVT::i32), DAG, dl);
5598 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
5599 DAG, dl);
5600}
5601
5602SDValue
5603X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005604 EVT ResVT = Op.getValueType();
5605
5606 assert(Op.getNumOperands() == 2);
5607 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5608 "Unsupported CONCAT_VECTORS for value type");
5609
5610 // We support concatenate two MMX registers and place them in a MMX register.
5611 // This is better than doing a stack convert.
5612 if (ResVT.is128BitVector())
5613 return LowerMMXCONCAT_VECTORS(Op, DAG);
5614
5615 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5616 // from two other 128-bit ones.
5617 return LowerAVXCONCAT_VECTORS(Op, DAG);
5618}
5619
Nate Begemanb9a47b82009-02-23 08:49:38 +00005620// v8i16 shuffles - Prefer shuffles in the following order:
5621// 1. [all] pshuflw, pshufhw, optional move
5622// 2. [ssse3] 1 x pshufb
5623// 3. [ssse3] 2 x pshufb + 1 x por
5624// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005625SDValue
5626X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5627 SelectionDAG &DAG) const {
5628 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005629 SDValue V1 = SVOp->getOperand(0);
5630 SDValue V2 = SVOp->getOperand(1);
5631 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005632 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005633
Nate Begemanb9a47b82009-02-23 08:49:38 +00005634 // Determine if more than 1 of the words in each of the low and high quadwords
5635 // of the result come from the same quadword of one of the two inputs. Undef
5636 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005637 unsigned LoQuad[] = { 0, 0, 0, 0 };
5638 unsigned HiQuad[] = { 0, 0, 0, 0 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005639 BitVector InputQuads(4);
5640 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005641 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005642 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005643 MaskVals.push_back(EltIdx);
5644 if (EltIdx < 0) {
5645 ++Quad[0];
5646 ++Quad[1];
5647 ++Quad[2];
5648 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005649 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005650 }
5651 ++Quad[EltIdx / 4];
5652 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005653 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005654
Nate Begemanb9a47b82009-02-23 08:49:38 +00005655 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005656 unsigned MaxQuad = 1;
5657 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005658 if (LoQuad[i] > MaxQuad) {
5659 BestLoQuad = i;
5660 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005661 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005662 }
5663
Nate Begemanb9a47b82009-02-23 08:49:38 +00005664 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005665 MaxQuad = 1;
5666 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005667 if (HiQuad[i] > MaxQuad) {
5668 BestHiQuad = i;
5669 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005670 }
5671 }
5672
Nate Begemanb9a47b82009-02-23 08:49:38 +00005673 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005674 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005675 // single pshufb instruction is necessary. If There are more than 2 input
5676 // quads, disable the next transformation since it does not help SSSE3.
5677 bool V1Used = InputQuads[0] || InputQuads[1];
5678 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperc0d82852011-11-22 00:44:41 +00005679 if (Subtarget->hasSSSE3orAVX()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005680 if (InputQuads.count() == 2 && V1Used && V2Used) {
5681 BestLoQuad = InputQuads.find_first();
5682 BestHiQuad = InputQuads.find_next(BestLoQuad);
5683 }
5684 if (InputQuads.count() > 2) {
5685 BestLoQuad = -1;
5686 BestHiQuad = -1;
5687 }
5688 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005689
Nate Begemanb9a47b82009-02-23 08:49:38 +00005690 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5691 // the shuffle mask. If a quad is scored as -1, that means that it contains
5692 // words from all 4 input quadwords.
5693 SDValue NewV;
5694 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005695 SmallVector<int, 8> MaskV;
5696 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
5697 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00005698 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005699 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5700 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5701 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005702
Nate Begemanb9a47b82009-02-23 08:49:38 +00005703 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5704 // source words for the shuffle, to aid later transformations.
5705 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005706 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005707 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005708 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005709 if (idx != (int)i)
5710 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005711 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005712 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005713 AllWordsInNewV = false;
5714 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005715 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005716
Nate Begemanb9a47b82009-02-23 08:49:38 +00005717 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5718 if (AllWordsInNewV) {
5719 for (int i = 0; i != 8; ++i) {
5720 int idx = MaskVals[i];
5721 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005722 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005723 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005724 if ((idx != i) && idx < 4)
5725 pshufhw = false;
5726 if ((idx != i) && idx > 3)
5727 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005728 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005729 V1 = NewV;
5730 V2Used = false;
5731 BestLoQuad = 0;
5732 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005733 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005734
Nate Begemanb9a47b82009-02-23 08:49:38 +00005735 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5736 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005737 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005738 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5739 unsigned TargetMask = 0;
5740 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005741 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005742 TargetMask = pshufhw ? X86::getShufflePSHUFHWImmediate(NewV.getNode()):
5743 X86::getShufflePSHUFLWImmediate(NewV.getNode());
5744 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005745 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005746 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005747 }
Eric Christopherfd179292009-08-27 18:07:15 +00005748
Nate Begemanb9a47b82009-02-23 08:49:38 +00005749 // If we have SSSE3, and all words of the result are from 1 input vector,
5750 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5751 // is present, fall back to case 4.
Craig Topperc0d82852011-11-22 00:44:41 +00005752 if (Subtarget->hasSSSE3orAVX()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005753 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005754
Nate Begemanb9a47b82009-02-23 08:49:38 +00005755 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005756 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005757 // mask, and elements that come from V1 in the V2 mask, so that the two
5758 // results can be OR'd together.
5759 bool TwoInputs = V1Used && V2Used;
5760 for (unsigned i = 0; i != 8; ++i) {
5761 int EltIdx = MaskVals[i] * 2;
5762 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005763 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5764 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005765 continue;
5766 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005767 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
5768 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005769 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005770 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005771 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005772 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005773 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005774 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005775 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005776
Nate Begemanb9a47b82009-02-23 08:49:38 +00005777 // Calculate the shuffle mask for the second input, shuffle it, and
5778 // OR it with the first shuffled input.
5779 pshufbMask.clear();
5780 for (unsigned i = 0; i != 8; ++i) {
5781 int EltIdx = MaskVals[i] * 2;
5782 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005783 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5784 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005785 continue;
5786 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005787 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
5788 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005789 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005790 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005791 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005792 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005793 MVT::v16i8, &pshufbMask[0], 16));
5794 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005795 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005796 }
5797
5798 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5799 // and update MaskVals with new element order.
5800 BitVector InOrder(8);
5801 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005802 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005803 for (int i = 0; i != 4; ++i) {
5804 int idx = MaskVals[i];
5805 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005806 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005807 InOrder.set(i);
5808 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005809 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005810 InOrder.set(i);
5811 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005812 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005813 }
5814 }
5815 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005816 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00005817 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005818 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005819
Craig Topperc0d82852011-11-22 00:44:41 +00005820 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3orAVX())
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005821 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
5822 NewV.getOperand(0),
5823 X86::getShufflePSHUFLWImmediate(NewV.getNode()),
5824 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005825 }
Eric Christopherfd179292009-08-27 18:07:15 +00005826
Nate Begemanb9a47b82009-02-23 08:49:38 +00005827 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5828 // and update MaskVals with the new element order.
5829 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005830 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005831 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005832 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005833 for (unsigned i = 4; i != 8; ++i) {
5834 int idx = MaskVals[i];
5835 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005836 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005837 InOrder.set(i);
5838 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005839 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005840 InOrder.set(i);
5841 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00005842 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005843 }
5844 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005845 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005846 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005847
Craig Topperc0d82852011-11-22 00:44:41 +00005848 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3orAVX())
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005849 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
5850 NewV.getOperand(0),
5851 X86::getShufflePSHUFHWImmediate(NewV.getNode()),
5852 DAG);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005853 }
Eric Christopherfd179292009-08-27 18:07:15 +00005854
Nate Begemanb9a47b82009-02-23 08:49:38 +00005855 // In case BestHi & BestLo were both -1, which means each quadword has a word
5856 // from each of the four input quadwords, calculate the InOrder bitvector now
5857 // before falling through to the insert/extract cleanup.
5858 if (BestLoQuad == -1 && BestHiQuad == -1) {
5859 NewV = V1;
5860 for (int i = 0; i != 8; ++i)
5861 if (MaskVals[i] < 0 || MaskVals[i] == i)
5862 InOrder.set(i);
5863 }
Eric Christopherfd179292009-08-27 18:07:15 +00005864
Nate Begemanb9a47b82009-02-23 08:49:38 +00005865 // The other elements are put in the right place using pextrw and pinsrw.
5866 for (unsigned i = 0; i != 8; ++i) {
5867 if (InOrder[i])
5868 continue;
5869 int EltIdx = MaskVals[i];
5870 if (EltIdx < 0)
5871 continue;
5872 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00005873 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005874 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00005875 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005876 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005877 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005878 DAG.getIntPtrConstant(i));
5879 }
5880 return NewV;
5881}
5882
5883// v16i8 shuffles - Prefer shuffles in the following order:
5884// 1. [ssse3] 1 x pshufb
5885// 2. [ssse3] 2 x pshufb + 1 x por
5886// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5887static
Nate Begeman9008ca62009-04-27 18:41:29 +00005888SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005889 SelectionDAG &DAG,
5890 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005891 SDValue V1 = SVOp->getOperand(0);
5892 SDValue V2 = SVOp->getOperand(1);
5893 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005894 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00005895 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00005896
Nate Begemanb9a47b82009-02-23 08:49:38 +00005897 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005898 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005899 // present, fall back to case 3.
5900 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
5901 bool V1Only = true;
5902 bool V2Only = true;
5903 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005904 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00005905 if (EltIdx < 0)
5906 continue;
5907 if (EltIdx < 16)
5908 V2Only = false;
5909 else
5910 V1Only = false;
5911 }
Eric Christopherfd179292009-08-27 18:07:15 +00005912
Nate Begemanb9a47b82009-02-23 08:49:38 +00005913 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperc0d82852011-11-22 00:44:41 +00005914 if (TLI.getSubtarget()->hasSSSE3orAVX()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005915 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005916
Nate Begemanb9a47b82009-02-23 08:49:38 +00005917 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005918 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005919 //
5920 // Otherwise, we have elements from both input vectors, and must zero out
5921 // elements that come from V2 in the first mask, and V1 in the second mask
5922 // so that we can OR them together.
5923 bool TwoInputs = !(V1Only || V2Only);
5924 for (unsigned i = 0; i != 16; ++i) {
5925 int EltIdx = MaskVals[i];
5926 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005927 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005928 continue;
5929 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005930 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005931 }
5932 // If all the elements are from V2, assign it to V1 and return after
5933 // building the first pshufb.
5934 if (V2Only)
5935 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00005936 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005937 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005938 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005939 if (!TwoInputs)
5940 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005941
Nate Begemanb9a47b82009-02-23 08:49:38 +00005942 // Calculate the shuffle mask for the second input, shuffle it, and
5943 // OR it with the first shuffled input.
5944 pshufbMask.clear();
5945 for (unsigned i = 0; i != 16; ++i) {
5946 int EltIdx = MaskVals[i];
5947 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005948 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005949 continue;
5950 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005951 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005952 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005953 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005954 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005955 MVT::v16i8, &pshufbMask[0], 16));
5956 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005957 }
Eric Christopherfd179292009-08-27 18:07:15 +00005958
Nate Begemanb9a47b82009-02-23 08:49:38 +00005959 // No SSSE3 - Calculate in place words and then fix all out of place words
5960 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5961 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005962 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5963 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005964 SDValue NewV = V2Only ? V2 : V1;
5965 for (int i = 0; i != 8; ++i) {
5966 int Elt0 = MaskVals[i*2];
5967 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005968
Nate Begemanb9a47b82009-02-23 08:49:38 +00005969 // This word of the result is all undef, skip it.
5970 if (Elt0 < 0 && Elt1 < 0)
5971 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005972
Nate Begemanb9a47b82009-02-23 08:49:38 +00005973 // This word of the result is already in the correct place, skip it.
5974 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
5975 continue;
5976 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
5977 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005978
Nate Begemanb9a47b82009-02-23 08:49:38 +00005979 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5980 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5981 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005982
5983 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5984 // using a single extract together, load it and store it.
5985 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005986 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005987 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005988 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005989 DAG.getIntPtrConstant(i));
5990 continue;
5991 }
5992
Nate Begemanb9a47b82009-02-23 08:49:38 +00005993 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005994 // source byte is not also odd, shift the extracted word left 8 bits
5995 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005996 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005997 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005998 DAG.getIntPtrConstant(Elt1 / 2));
5999 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006000 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00006001 DAG.getConstant(8,
6002 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00006003 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006004 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
6005 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00006006 }
6007 // If Elt0 is defined, extract it from the appropriate source. If the
6008 // source byte is not also even, shift the extracted word right 8 bits. If
6009 // Elt1 was also defined, OR the extracted values together before
6010 // inserting them in the result.
6011 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006012 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00006013 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
6014 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006015 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00006016 DAG.getConstant(8,
6017 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00006018 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006019 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
6020 DAG.getConstant(0x00FF, MVT::i16));
6021 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00006022 : InsElt0;
6023 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006024 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00006025 DAG.getIntPtrConstant(i));
6026 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006027 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00006028}
6029
Evan Cheng7a831ce2007-12-15 03:00:47 +00006030/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00006031/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00006032/// done when every pair / quad of shuffle mask elements point to elements in
6033/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00006034/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00006035static
Nate Begeman9008ca62009-04-27 18:41:29 +00006036SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006037 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00006038 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00006039 SDValue V1 = SVOp->getOperand(0);
6040 SDValue V2 = SVOp->getOperand(1);
6041 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00006042 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00006043 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00006044 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006045 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006046 case MVT::v4f32: NewVT = MVT::v2f64; break;
6047 case MVT::v4i32: NewVT = MVT::v2i64; break;
6048 case MVT::v8i16: NewVT = MVT::v4i32; break;
6049 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00006050 }
6051
Nate Begeman9008ca62009-04-27 18:41:29 +00006052 int Scale = NumElems / NewWidth;
6053 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00006054 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006055 int StartIdx = -1;
6056 for (int j = 0; j < Scale; ++j) {
6057 int EltIdx = SVOp->getMaskElt(i+j);
6058 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00006059 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00006060 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00006061 StartIdx = EltIdx - (EltIdx % Scale);
6062 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00006063 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006064 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006065 if (StartIdx == -1)
6066 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00006067 else
Nate Begeman9008ca62009-04-27 18:41:29 +00006068 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00006069 }
6070
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006071 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
6072 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00006073 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00006074}
6075
Evan Chengd880b972008-05-09 21:53:03 +00006076/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00006077///
Owen Andersone50ed302009-08-10 22:56:29 +00006078static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00006079 SDValue SrcOp, SelectionDAG &DAG,
6080 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006081 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00006082 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00006083 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00006084 LD = dyn_cast<LoadSDNode>(SrcOp);
6085 if (!LD) {
6086 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
6087 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00006088 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00006089 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00006090 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006091 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00006092 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00006093 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00006094 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006095 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00006096 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
6097 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
6098 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00006099 SrcOp.getOperand(0)
6100 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00006101 }
6102 }
6103 }
6104
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006105 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00006106 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006107 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00006108 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00006109}
6110
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00006111/// areShuffleHalvesWithinDisjointLanes - Check whether each half of a vector
6112/// shuffle node referes to only one lane in the sources.
6113static bool areShuffleHalvesWithinDisjointLanes(ShuffleVectorSDNode *SVOp) {
6114 EVT VT = SVOp->getValueType(0);
6115 int NumElems = VT.getVectorNumElements();
6116 int HalfSize = NumElems/2;
6117 SmallVector<int, 16> M;
6118 SVOp->getMask(M);
6119 bool MatchA = false, MatchB = false;
6120
6121 for (int l = 0; l < NumElems*2; l += HalfSize) {
6122 if (isUndefOrInRange(M, 0, HalfSize, l, l+HalfSize)) {
6123 MatchA = true;
6124 break;
6125 }
6126 }
6127
6128 for (int l = 0; l < NumElems*2; l += HalfSize) {
6129 if (isUndefOrInRange(M, HalfSize, HalfSize, l, l+HalfSize)) {
6130 MatchB = true;
6131 break;
6132 }
6133 }
6134
6135 return MatchA && MatchB;
6136}
6137
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006138/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
6139/// which could not be matched by any known target speficic shuffle
6140static SDValue
6141LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00006142 if (areShuffleHalvesWithinDisjointLanes(SVOp)) {
6143 // If each half of a vector shuffle node referes to only one lane in the
6144 // source vectors, extract each used 128-bit lane and shuffle them using
6145 // 128-bit shuffles. Then, concatenate the results. Otherwise leave
6146 // the work to the legalizer.
6147 DebugLoc dl = SVOp->getDebugLoc();
6148 EVT VT = SVOp->getValueType(0);
6149 int NumElems = VT.getVectorNumElements();
6150 int HalfSize = NumElems/2;
6151
6152 // Extract the reference for each half
6153 int FstVecExtractIdx = 0, SndVecExtractIdx = 0;
6154 int FstVecOpNum = 0, SndVecOpNum = 0;
6155 for (int i = 0; i < HalfSize; ++i) {
6156 int Elt = SVOp->getMaskElt(i);
6157 if (SVOp->getMaskElt(i) < 0)
6158 continue;
6159 FstVecOpNum = Elt/NumElems;
6160 FstVecExtractIdx = Elt % NumElems < HalfSize ? 0 : HalfSize;
6161 break;
6162 }
6163 for (int i = HalfSize; i < NumElems; ++i) {
6164 int Elt = SVOp->getMaskElt(i);
6165 if (SVOp->getMaskElt(i) < 0)
6166 continue;
6167 SndVecOpNum = Elt/NumElems;
6168 SndVecExtractIdx = Elt % NumElems < HalfSize ? 0 : HalfSize;
6169 break;
6170 }
6171
6172 // Extract the subvectors
6173 SDValue V1 = Extract128BitVector(SVOp->getOperand(FstVecOpNum),
6174 DAG.getConstant(FstVecExtractIdx, MVT::i32), DAG, dl);
6175 SDValue V2 = Extract128BitVector(SVOp->getOperand(SndVecOpNum),
6176 DAG.getConstant(SndVecExtractIdx, MVT::i32), DAG, dl);
6177
6178 // Generate 128-bit shuffles
6179 SmallVector<int, 16> MaskV1, MaskV2;
6180 for (int i = 0; i < HalfSize; ++i) {
6181 int Elt = SVOp->getMaskElt(i);
6182 MaskV1.push_back(Elt < 0 ? Elt : Elt % HalfSize);
6183 }
6184 for (int i = HalfSize; i < NumElems; ++i) {
6185 int Elt = SVOp->getMaskElt(i);
6186 MaskV2.push_back(Elt < 0 ? Elt : Elt % HalfSize);
6187 }
6188
6189 EVT NVT = V1.getValueType();
6190 V1 = DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &MaskV1[0]);
6191 V2 = DAG.getVectorShuffle(NVT, dl, V2, DAG.getUNDEF(NVT), &MaskV2[0]);
6192
6193 // Concatenate the result back
6194 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), V1,
6195 DAG.getConstant(0, MVT::i32), DAG, dl);
6196 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
6197 DAG, dl);
6198 }
6199
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006200 return SDValue();
6201}
6202
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006203/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
6204/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00006205static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006206LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006207 SDValue V1 = SVOp->getOperand(0);
6208 SDValue V2 = SVOp->getOperand(1);
6209 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006210 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00006211
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006212 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
6213
Evan Chengace3c172008-07-22 21:13:36 +00006214 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00006215 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00006216 SmallVector<int, 8> Mask1(4U, -1);
6217 SmallVector<int, 8> PermMask;
6218 SVOp->getMask(PermMask);
6219
Evan Chengace3c172008-07-22 21:13:36 +00006220 unsigned NumHi = 0;
6221 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006222 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006223 int Idx = PermMask[i];
6224 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006225 Locs[i] = std::make_pair(-1, -1);
6226 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006227 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6228 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006229 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006230 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006231 NumLo++;
6232 } else {
6233 Locs[i] = std::make_pair(1, NumHi);
6234 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006235 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006236 NumHi++;
6237 }
6238 }
6239 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006240
Evan Chengace3c172008-07-22 21:13:36 +00006241 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006242 // If no more than two elements come from either vector. This can be
6243 // implemented with two shuffles. First shuffle gather the elements.
6244 // The second shuffle, which takes the first shuffle as both of its
6245 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006246 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006247
Nate Begeman9008ca62009-04-27 18:41:29 +00006248 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00006249
Evan Chengace3c172008-07-22 21:13:36 +00006250 for (unsigned i = 0; i != 4; ++i) {
6251 if (Locs[i].first == -1)
6252 continue;
6253 else {
6254 unsigned Idx = (i < 2) ? 0 : 4;
6255 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006256 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006257 }
6258 }
6259
Nate Begeman9008ca62009-04-27 18:41:29 +00006260 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006261 } else if (NumLo == 3 || NumHi == 3) {
6262 // Otherwise, we must have three elements from one vector, call it X, and
6263 // one element from the other, call it Y. First, use a shufps to build an
6264 // intermediate vector with the one element from Y and the element from X
6265 // that will be in the same half in the final destination (the indexes don't
6266 // matter). Then, use a shufps to build the final vector, taking the half
6267 // containing the element from Y from the intermediate, and the other half
6268 // from X.
6269 if (NumHi == 3) {
6270 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00006271 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006272 std::swap(V1, V2);
6273 }
6274
6275 // Find the element from V2.
6276 unsigned HiIndex;
6277 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006278 int Val = PermMask[HiIndex];
6279 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006280 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006281 if (Val >= 4)
6282 break;
6283 }
6284
Nate Begeman9008ca62009-04-27 18:41:29 +00006285 Mask1[0] = PermMask[HiIndex];
6286 Mask1[1] = -1;
6287 Mask1[2] = PermMask[HiIndex^1];
6288 Mask1[3] = -1;
6289 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006290
6291 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006292 Mask1[0] = PermMask[0];
6293 Mask1[1] = PermMask[1];
6294 Mask1[2] = HiIndex & 1 ? 6 : 4;
6295 Mask1[3] = HiIndex & 1 ? 4 : 6;
6296 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006297 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006298 Mask1[0] = HiIndex & 1 ? 2 : 0;
6299 Mask1[1] = HiIndex & 1 ? 0 : 2;
6300 Mask1[2] = PermMask[2];
6301 Mask1[3] = PermMask[3];
6302 if (Mask1[2] >= 0)
6303 Mask1[2] += 4;
6304 if (Mask1[3] >= 0)
6305 Mask1[3] += 4;
6306 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006307 }
Evan Chengace3c172008-07-22 21:13:36 +00006308 }
6309
6310 // Break it into (shuffle shuffle_hi, shuffle_lo).
6311 Locs.clear();
David Greenec4db4e52011-02-28 19:06:56 +00006312 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00006313 SmallVector<int,8> LoMask(4U, -1);
6314 SmallVector<int,8> HiMask(4U, -1);
6315
6316 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006317 unsigned MaskIdx = 0;
6318 unsigned LoIdx = 0;
6319 unsigned HiIdx = 2;
6320 for (unsigned i = 0; i != 4; ++i) {
6321 if (i == 2) {
6322 MaskPtr = &HiMask;
6323 MaskIdx = 1;
6324 LoIdx = 0;
6325 HiIdx = 2;
6326 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006327 int Idx = PermMask[i];
6328 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006329 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006330 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006331 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00006332 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006333 LoIdx++;
6334 } else {
6335 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00006336 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006337 HiIdx++;
6338 }
6339 }
6340
Nate Begeman9008ca62009-04-27 18:41:29 +00006341 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6342 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
6343 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00006344 for (unsigned i = 0; i != 4; ++i) {
6345 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006346 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00006347 } else {
6348 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006349 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00006350 }
6351 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006352 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006353}
6354
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006355static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006356 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006357 V = V.getOperand(0);
6358 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6359 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006360 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6361 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6362 // BUILD_VECTOR (load), undef
6363 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006364 if (MayFoldLoad(V))
6365 return true;
6366 return false;
6367}
6368
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006369// FIXME: the version above should always be used. Since there's
6370// a bug where several vector shuffles can't be folded because the
6371// DAG is not updated during lowering and a node claims to have two
6372// uses while it only has one, use this version, and let isel match
6373// another instruction if the load really happens to have more than
6374// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006375// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006376static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006377 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006378 V = V.getOperand(0);
6379 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6380 V = V.getOperand(0);
6381 if (ISD::isNormalLoad(V.getNode()))
6382 return true;
6383 return false;
6384}
6385
6386/// CanFoldShuffleIntoVExtract - Check if the current shuffle is used by
6387/// a vector extract, and if both can be later optimized into a single load.
6388/// This is done in visitEXTRACT_VECTOR_ELT and the conditions are checked
6389/// here because otherwise a target specific shuffle node is going to be
6390/// emitted for this shuffle, and the optimization not done.
6391/// FIXME: This is probably not the best approach, but fix the problem
6392/// until the right path is decided.
6393static
6394bool CanXFormVExtractWithShuffleIntoLoad(SDValue V, SelectionDAG &DAG,
6395 const TargetLowering &TLI) {
6396 EVT VT = V.getValueType();
6397 ShuffleVectorSDNode *SVOp = dyn_cast<ShuffleVectorSDNode>(V);
6398
6399 // Be sure that the vector shuffle is present in a pattern like this:
6400 // (vextract (v4f32 shuffle (load $addr), <1,u,u,u>), c) -> (f32 load $addr)
6401 if (!V.hasOneUse())
6402 return false;
6403
6404 SDNode *N = *V.getNode()->use_begin();
6405 if (N->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
6406 return false;
6407
6408 SDValue EltNo = N->getOperand(1);
6409 if (!isa<ConstantSDNode>(EltNo))
6410 return false;
6411
6412 // If the bit convert changed the number of elements, it is unsafe
6413 // to examine the mask.
6414 bool HasShuffleIntoBitcast = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006415 if (V.getOpcode() == ISD::BITCAST) {
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006416 EVT SrcVT = V.getOperand(0).getValueType();
6417 if (SrcVT.getVectorNumElements() != VT.getVectorNumElements())
6418 return false;
6419 V = V.getOperand(0);
6420 HasShuffleIntoBitcast = true;
6421 }
6422
6423 // Select the input vector, guarding against out of range extract vector.
6424 unsigned NumElems = VT.getVectorNumElements();
6425 unsigned Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
6426 int Idx = (Elt > NumElems) ? -1 : SVOp->getMaskElt(Elt);
6427 V = (Idx < (int)NumElems) ? V.getOperand(0) : V.getOperand(1);
6428
6429 // Skip one more bit_convert if necessary
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006430 if (V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006431 V = V.getOperand(0);
6432
6433 if (ISD::isNormalLoad(V.getNode())) {
6434 // Is the original load suitable?
6435 LoadSDNode *LN0 = cast<LoadSDNode>(V);
6436
6437 // FIXME: avoid the multi-use bug that is preventing lots of
6438 // of foldings to be detected, this is still wrong of course, but
6439 // give the temporary desired behavior, and if it happens that
6440 // the load has real more uses, during isel it will not fold, and
6441 // will generate poor code.
6442 if (!LN0 || LN0->isVolatile()) // || !LN0->hasOneUse()
6443 return false;
6444
6445 if (!HasShuffleIntoBitcast)
6446 return true;
6447
6448 // If there's a bitcast before the shuffle, check if the load type and
6449 // alignment is valid.
6450 unsigned Align = LN0->getAlignment();
6451 unsigned NewAlign =
6452 TLI.getTargetData()->getABITypeAlignment(
6453 VT.getTypeForEVT(*DAG.getContext()));
6454
6455 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
6456 return false;
6457 }
6458
6459 return true;
6460}
6461
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006462static
Evan Cheng835580f2010-10-07 20:50:20 +00006463SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6464 EVT VT = Op.getValueType();
6465
6466 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006467 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6468 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006469 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6470 V1, DAG));
6471}
6472
6473static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006474SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006475 bool HasXMMInt) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006476 SDValue V1 = Op.getOperand(0);
6477 SDValue V2 = Op.getOperand(1);
6478 EVT VT = Op.getValueType();
6479
6480 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6481
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006482 if (HasXMMInt && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006483 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6484
Evan Cheng0899f5c2011-08-31 02:05:24 +00006485 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6486 return DAG.getNode(ISD::BITCAST, dl, VT,
6487 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6488 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6489 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006490}
6491
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006492static
6493SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6494 SDValue V1 = Op.getOperand(0);
6495 SDValue V2 = Op.getOperand(1);
6496 EVT VT = Op.getValueType();
6497
6498 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6499 "unsupported shuffle type");
6500
6501 if (V2.getOpcode() == ISD::UNDEF)
6502 V2 = V1;
6503
6504 // v4i32 or v4f32
6505 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6506}
6507
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006508static inline unsigned getSHUFPOpcode(EVT VT) {
6509 switch(VT.getSimpleVT().SimpleTy) {
6510 case MVT::v8i32: // Use fp unit for int unpack.
6511 case MVT::v8f32:
6512 case MVT::v4i32: // Use fp unit for int unpack.
6513 case MVT::v4f32: return X86ISD::SHUFPS;
6514 case MVT::v4i64: // Use fp unit for int unpack.
6515 case MVT::v4f64:
6516 case MVT::v2i64: // Use fp unit for int unpack.
6517 case MVT::v2f64: return X86ISD::SHUFPD;
6518 default:
6519 llvm_unreachable("Unknown type for shufp*");
6520 }
6521 return 0;
6522}
6523
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006524static
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006525SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasXMMInt) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006526 SDValue V1 = Op.getOperand(0);
6527 SDValue V2 = Op.getOperand(1);
6528 EVT VT = Op.getValueType();
6529 unsigned NumElems = VT.getVectorNumElements();
6530
6531 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6532 // operand of these instructions is only memory, so check if there's a
6533 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6534 // same masks.
6535 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006536
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006537 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006538 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006539 CanFoldLoad = true;
6540
6541 // When V1 is a load, it can be folded later into a store in isel, example:
6542 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6543 // turns into:
6544 // (MOVLPSmr addr:$src1, VR128:$src2)
6545 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006546 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006547 CanFoldLoad = true;
6548
Dan Gohman65fd6562011-11-03 21:49:52 +00006549 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006550 if (CanFoldLoad) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006551 if (HasXMMInt && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006552 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6553
6554 if (NumElems == 4)
Dan Gohman65fd6562011-11-03 21:49:52 +00006555 // If we don't care about the second element, procede to use movss.
6556 if (SVOp->getMaskElt(1) != -1)
6557 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006558 }
6559
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006560 // movl and movlp will both match v2i64, but v2i64 is never matched by
6561 // movl earlier because we make it strict to avoid messing with the movlp load
6562 // folding logic (see the code above getMOVLP call). Match it here then,
6563 // this is horrible, but will stay like this until we move all shuffle
6564 // matching to x86 specific nodes. Note that for the 1st condition all
6565 // types are matched with movsd.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006566 if (HasXMMInt) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006567 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6568 // as to remove this logic from here, as much as possible
6569 if (NumElems == 2 || !X86::isMOVLMask(SVOp))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006570 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006571 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006572 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006573
6574 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6575
6576 // Invert the operand order and use SHUFPS to match it.
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006577 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V2, V1,
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006578 X86::getShuffleSHUFImmediate(SVOp), DAG);
6579}
6580
Craig Topper6347e862011-11-21 06:57:39 +00006581static inline unsigned getUNPCKLOpcode(EVT VT, bool HasAVX2) {
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006582 switch(VT.getSimpleVT().SimpleTy) {
6583 case MVT::v4i32: return X86ISD::PUNPCKLDQ;
6584 case MVT::v2i64: return X86ISD::PUNPCKLQDQ;
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00006585 case MVT::v4f32: return X86ISD::UNPCKLPS;
6586 case MVT::v2f64: return X86ISD::UNPCKLPD;
Craig Topper6347e862011-11-21 06:57:39 +00006587 case MVT::v8i32:
Craig Topperf475a552011-11-24 22:20:08 +00006588 if (HasAVX2) return X86ISD::PUNPCKLDQ;
Craig Topper6347e862011-11-21 06:57:39 +00006589 // else use fp unit for int unpack.
David Greenec4db4e52011-02-28 19:06:56 +00006590 case MVT::v8f32: return X86ISD::VUNPCKLPSY;
Craig Topper6347e862011-11-21 06:57:39 +00006591 case MVT::v4i64:
Craig Topperf475a552011-11-24 22:20:08 +00006592 if (HasAVX2) return X86ISD::PUNPCKLQDQ;
Craig Topper6347e862011-11-21 06:57:39 +00006593 // else use fp unit for int unpack.
David Greenec4db4e52011-02-28 19:06:56 +00006594 case MVT::v4f64: return X86ISD::VUNPCKLPDY;
Craig Topperf475a552011-11-24 22:20:08 +00006595 case MVT::v32i8:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006596 case MVT::v16i8: return X86ISD::PUNPCKLBW;
Craig Topperf475a552011-11-24 22:20:08 +00006597 case MVT::v16i16:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006598 case MVT::v8i16: return X86ISD::PUNPCKLWD;
6599 default:
Eric Christopherdd6e40a2011-02-19 03:19:09 +00006600 llvm_unreachable("Unknown type for unpckl");
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006601 }
6602 return 0;
6603}
6604
Craig Topper6347e862011-11-21 06:57:39 +00006605static inline unsigned getUNPCKHOpcode(EVT VT, bool HasAVX2) {
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006606 switch(VT.getSimpleVT().SimpleTy) {
6607 case MVT::v4i32: return X86ISD::PUNPCKHDQ;
6608 case MVT::v2i64: return X86ISD::PUNPCKHQDQ;
6609 case MVT::v4f32: return X86ISD::UNPCKHPS;
6610 case MVT::v2f64: return X86ISD::UNPCKHPD;
Craig Topper6347e862011-11-21 06:57:39 +00006611 case MVT::v8i32:
Craig Topperf475a552011-11-24 22:20:08 +00006612 if (HasAVX2) return X86ISD::PUNPCKHDQ;
Craig Topper6347e862011-11-21 06:57:39 +00006613 // else use fp unit for int unpack.
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00006614 case MVT::v8f32: return X86ISD::VUNPCKHPSY;
Craig Topper6347e862011-11-21 06:57:39 +00006615 case MVT::v4i64:
Craig Topperf475a552011-11-24 22:20:08 +00006616 if (HasAVX2) return X86ISD::PUNPCKHQDQ;
Craig Topper6347e862011-11-21 06:57:39 +00006617 // else use fp unit for int unpack.
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00006618 case MVT::v4f64: return X86ISD::VUNPCKHPDY;
Craig Topperf475a552011-11-24 22:20:08 +00006619 case MVT::v32i8:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006620 case MVT::v16i8: return X86ISD::PUNPCKHBW;
Craig Topperf475a552011-11-24 22:20:08 +00006621 case MVT::v16i16:
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006622 case MVT::v8i16: return X86ISD::PUNPCKHWD;
6623 default:
Eric Christopherdd6e40a2011-02-19 03:19:09 +00006624 llvm_unreachable("Unknown type for unpckh");
Bruno Cardoso Lopesbe8b0842010-09-03 20:10:35 +00006625 }
6626 return 0;
6627}
6628
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006629static inline unsigned getVPERMILOpcode(EVT VT) {
6630 switch(VT.getSimpleVT().SimpleTy) {
6631 case MVT::v4i32:
6632 case MVT::v4f32: return X86ISD::VPERMILPS;
6633 case MVT::v2i64:
6634 case MVT::v2f64: return X86ISD::VPERMILPD;
6635 case MVT::v8i32:
6636 case MVT::v8f32: return X86ISD::VPERMILPSY;
6637 case MVT::v4i64:
6638 case MVT::v4f64: return X86ISD::VPERMILPDY;
6639 default:
6640 llvm_unreachable("Unknown type for vpermil");
6641 }
6642 return 0;
6643}
6644
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006645static
6646SDValue NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG,
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006647 const TargetLowering &TLI,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006648 const X86Subtarget *Subtarget) {
6649 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6650 EVT VT = Op.getValueType();
6651 DebugLoc dl = Op.getDebugLoc();
6652 SDValue V1 = Op.getOperand(0);
6653 SDValue V2 = Op.getOperand(1);
6654
6655 if (isZeroShuffle(SVOp))
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006656 return getZeroVector(VT, Subtarget->hasXMMInt(), DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006657
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006658 // Handle splat operations
6659 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006660 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006661 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006662 // Special case, this is the only place now where it's allowed to return
6663 // a vector_shuffle operation without using a target specific node, because
6664 // *hopefully* it will be optimized away by the dag combiner. FIXME: should
6665 // this be moved to DAGCombine instead?
6666 if (NumElem <= 4 && CanXFormVExtractWithShuffleIntoLoad(Op, DAG, TLI))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006667 return Op;
6668
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006669 // Use vbroadcast whenever the splat comes from a foldable load
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00006670 SDValue LD = isVectorBroadcast(Op, Subtarget->hasAVX2());
Nadav Rotemf8c10e52011-11-15 22:50:37 +00006671 if (Subtarget->hasAVX() && LD.getNode())
6672 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, LD);
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006673
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006674 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006675 if ((Size == 128 && NumElem <= 4) ||
6676 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006677 return SDValue();
6678
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006679 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006680 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006681 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006682
6683 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6684 // do it!
6685 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
6686 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6687 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006688 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006689 } else if ((VT == MVT::v4i32 ||
6690 (VT == MVT::v4f32 && Subtarget->hasXMMInt()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006691 // FIXME: Figure out a cleaner way to do this.
6692 // Try to make use of movq to zero out the top part.
6693 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6694 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6695 if (NewOp.getNode()) {
6696 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
6697 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
6698 DAG, Subtarget, dl);
6699 }
6700 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6701 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6702 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
6703 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
6704 DAG, Subtarget, dl);
6705 }
6706 }
6707 return SDValue();
6708}
6709
Dan Gohman475871a2008-07-27 21:46:04 +00006710SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006711X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006712 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006713 SDValue V1 = Op.getOperand(0);
6714 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006715 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006716 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006717 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006718 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
6719 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006720 bool V1IsSplat = false;
6721 bool V2IsSplat = false;
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006722 bool HasXMMInt = Subtarget->hasXMMInt();
Craig Topper6347e862011-11-21 06:57:39 +00006723 bool HasAVX2 = Subtarget->hasAVX2();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006724 MachineFunction &MF = DAG.getMachineFunction();
6725 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006726
Craig Topper3426a3e2011-11-14 06:46:21 +00006727 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006728
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006729 // Vector shuffle lowering takes 3 steps:
6730 //
6731 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6732 // narrowing and commutation of operands should be handled.
6733 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6734 // shuffle nodes.
6735 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6736 // so the shuffle can be broken into other shuffles and the legalizer can
6737 // try the lowering again.
6738 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006739 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006740 // be matched during isel, all of them must be converted to a target specific
6741 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006742
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006743 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6744 // narrowing and commutation of operands should be handled. The actual code
6745 // doesn't include all of those, work in progress...
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006746 SDValue NewOp = NormalizeVectorShuffle(Op, DAG, *this, Subtarget);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006747 if (NewOp.getNode())
6748 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006749
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006750 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6751 // unpckh_undef). Only use pshufd if speed is more important than size.
6752 if (OptForSize && X86::isUNPCKL_v_undef_Mask(SVOp))
Craig Topper6347e862011-11-21 06:57:39 +00006753 return getTargetShuffleNode(getUNPCKLOpcode(VT, HasAVX2), dl, VT, V1, V1,
6754 DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006755 if (OptForSize && X86::isUNPCKH_v_undef_Mask(SVOp))
Craig Topper6347e862011-11-21 06:57:39 +00006756 return getTargetShuffleNode(getUNPCKHOpcode(VT, HasAVX2), dl, VT, V1, V1,
6757 DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006758
Craig Topperc0d82852011-11-22 00:44:41 +00006759 if (X86::isMOVDDUPMask(SVOp) && Subtarget->hasSSE3orAVX() &&
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006760 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006761 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006762
Dale Johannesen0488fb62010-09-30 23:57:10 +00006763 if (X86::isMOVHLPS_v_undef_Mask(SVOp))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006764 return getMOVHighToLow(Op, dl, DAG);
6765
6766 // Use to match splats
Craig Topperc0d82852011-11-22 00:44:41 +00006767 if (HasXMMInt && X86::isUNPCKHMask(SVOp, HasAVX2) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006768 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper6347e862011-11-21 06:57:39 +00006769 return getTargetShuffleNode(getUNPCKHOpcode(VT, HasAVX2), dl, VT, V1, V1,
6770 DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006771
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006772 if (X86::isPSHUFDMask(SVOp)) {
6773 // The actual implementation will match the mask in the if above and then
6774 // during isel it can match several different instructions, not only pshufd
6775 // as its name says, sad but true, emulate the behavior for now...
6776 if (X86::isMOVDDUPMask(SVOp) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6777 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
6778
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006779 unsigned TargetMask = X86::getShuffleSHUFImmediate(SVOp);
6780
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006781 if (HasXMMInt && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006782 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6783
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006784 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V1, V1,
6785 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006786 }
Eric Christopherfd179292009-08-27 18:07:15 +00006787
Evan Chengf26ffe92008-05-29 08:22:04 +00006788 // Check if this can be converted into a logical shift.
6789 bool isLeft = false;
6790 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006791 SDValue ShVal;
Craig Topperc0d82852011-11-22 00:44:41 +00006792 bool isShift = HasXMMInt && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006793 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006794 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006795 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006796 EVT EltVT = VT.getVectorElementType();
6797 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006798 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006799 }
Eric Christopherfd179292009-08-27 18:07:15 +00006800
Nate Begeman9008ca62009-04-27 18:41:29 +00006801 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00006802 if (V1IsUndef)
6803 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00006804 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006805 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Dale Johannesen0488fb62010-09-30 23:57:10 +00006806 if (!X86::isMOVLPMask(SVOp)) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006807 if (HasXMMInt && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006808 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6809
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006810 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006811 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6812 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006813 }
Eric Christopherfd179292009-08-27 18:07:15 +00006814
Nate Begeman9008ca62009-04-27 18:41:29 +00006815 // FIXME: fold these into legal mask.
Craig Topperc0d82852011-11-22 00:44:41 +00006816 if (X86::isMOVLHPSMask(SVOp) && !X86::isUNPCKLMask(SVOp, HasAVX2))
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006817 return getMOVLowToHigh(Op, dl, DAG, HasXMMInt);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006818
Dale Johannesen0488fb62010-09-30 23:57:10 +00006819 if (X86::isMOVHLPSMask(SVOp))
6820 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006821
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006822 if (X86::isMOVSHDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006823 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006824
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00006825 if (X86::isMOVSLDUPMask(SVOp, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006826 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006827
Dale Johannesen0488fb62010-09-30 23:57:10 +00006828 if (X86::isMOVLPMask(SVOp))
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006829 return getMOVLP(Op, dl, DAG, HasXMMInt);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006830
Nate Begeman9008ca62009-04-27 18:41:29 +00006831 if (ShouldXformToMOVHLPS(SVOp) ||
6832 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
6833 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006834
Evan Chengf26ffe92008-05-29 08:22:04 +00006835 if (isShift) {
6836 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006837 EVT EltVT = VT.getVectorElementType();
6838 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006839 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006840 }
Eric Christopherfd179292009-08-27 18:07:15 +00006841
Evan Cheng9eca5e82006-10-25 21:49:50 +00006842 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006843 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6844 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006845 V1IsSplat = isSplatVector(V1.getNode());
6846 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006847
Chris Lattner8a594482007-11-25 00:24:49 +00006848 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00006849 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006850 Op = CommuteVectorShuffle(SVOp, DAG);
6851 SVOp = cast<ShuffleVectorSDNode>(Op);
6852 V1 = SVOp->getOperand(0);
6853 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006854 std::swap(V1IsSplat, V2IsSplat);
6855 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006856 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006857 }
6858
Nate Begeman9008ca62009-04-27 18:41:29 +00006859 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
6860 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006861 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006862 return V1;
6863 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6864 // the instruction selector will not match, so get a canonical MOVL with
6865 // swapped operands to undo the commute.
6866 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006867 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006868
Craig Topperc0d82852011-11-22 00:44:41 +00006869 if (X86::isUNPCKLMask(SVOp, HasAVX2))
Craig Topper6347e862011-11-21 06:57:39 +00006870 return getTargetShuffleNode(getUNPCKLOpcode(VT, HasAVX2), dl, VT, V1, V2,
6871 DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006872
Craig Topperc0d82852011-11-22 00:44:41 +00006873 if (X86::isUNPCKHMask(SVOp, HasAVX2))
Craig Topper6347e862011-11-21 06:57:39 +00006874 return getTargetShuffleNode(getUNPCKHOpcode(VT, HasAVX2), dl, VT, V1, V2,
6875 DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006876
Evan Cheng9bbbb982006-10-25 20:48:19 +00006877 if (V2IsSplat) {
6878 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006879 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00006880 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00006881 SDValue NewMask = NormalizeMask(SVOp, DAG);
6882 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
6883 if (NSVOp != SVOp) {
Craig Topperc0d82852011-11-22 00:44:41 +00006884 if (X86::isUNPCKLMask(NSVOp, HasAVX2, true)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006885 return NewMask;
Craig Topperc0d82852011-11-22 00:44:41 +00006886 } else if (X86::isUNPCKHMask(NSVOp, HasAVX2, true)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006887 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006888 }
6889 }
6890 }
6891
Evan Cheng9eca5e82006-10-25 21:49:50 +00006892 if (Commuted) {
6893 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006894 // FIXME: this seems wrong.
6895 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
6896 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006897
Craig Topperc0d82852011-11-22 00:44:41 +00006898 if (X86::isUNPCKLMask(NewSVOp, HasAVX2))
Craig Topper6347e862011-11-21 06:57:39 +00006899 return getTargetShuffleNode(getUNPCKLOpcode(VT, HasAVX2), dl, VT, V2, V1,
6900 DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006901
Craig Topperc0d82852011-11-22 00:44:41 +00006902 if (X86::isUNPCKHMask(NewSVOp, HasAVX2))
Craig Topper6347e862011-11-21 06:57:39 +00006903 return getTargetShuffleNode(getUNPCKHOpcode(VT, HasAVX2), dl, VT, V2, V1,
6904 DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006905 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006906
Nate Begeman9008ca62009-04-27 18:41:29 +00006907 // Normalize the node to match x86 shuffle ops if needed
Dale Johannesen0488fb62010-09-30 23:57:10 +00006908 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
Nate Begeman9008ca62009-04-27 18:41:29 +00006909 return CommuteVectorShuffle(SVOp, DAG);
6910
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006911 // The checks below are all present in isShuffleMaskLegal, but they are
6912 // inlined here right now to enable us to directly emit target specific
6913 // nodes, and remove one by one until they don't return Op anymore.
6914 SmallVector<int, 16> M;
6915 SVOp->getMask(M);
6916
Craig Topperc0d82852011-11-22 00:44:41 +00006917 if (isPALIGNRMask(M, VT, Subtarget->hasSSSE3orAVX()))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006918 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
6919 X86::getShufflePALIGNRImmediate(SVOp),
6920 DAG);
6921
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006922 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6923 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00006924 if (VT == MVT::v2f64)
6925 return getTargetShuffleNode(X86ISD::UNPCKLPD, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006926 if (VT == MVT::v2i64)
6927 return getTargetShuffleNode(X86ISD::PUNPCKLQDQ, dl, VT, V1, V1, DAG);
6928 }
6929
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006930 if (isPSHUFHWMask(M, VT))
6931 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
6932 X86::getShufflePSHUFHWImmediate(SVOp),
6933 DAG);
6934
6935 if (isPSHUFLWMask(M, VT))
6936 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
6937 X86::getShufflePSHUFLWImmediate(SVOp),
6938 DAG);
6939
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006940 if (isSHUFPMask(M, VT))
6941 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V1, V2,
6942 X86::getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006943
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006944 if (X86::isUNPCKL_v_undef_Mask(SVOp))
Craig Topper6347e862011-11-21 06:57:39 +00006945 return getTargetShuffleNode(getUNPCKLOpcode(VT, HasAVX2), dl, VT, V1, V1,
6946 DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006947 if (X86::isUNPCKH_v_undef_Mask(SVOp))
Craig Topper6347e862011-11-21 06:57:39 +00006948 return getTargetShuffleNode(getUNPCKHOpcode(VT, HasAVX2), dl, VT, V1, V1,
6949 DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006950
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006951 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006952 // Generate target specific nodes for 128 or 256-bit shuffles only
6953 // supported in the AVX instruction set.
6954 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006955
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006956 // Handle VMOVDDUPY permutations
6957 if (isMOVDDUPYMask(SVOp, Subtarget))
6958 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6959
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006960 // Handle VPERMILPS* permutations
6961 if (isVPERMILPSMask(M, VT, Subtarget))
6962 return getTargetShuffleNode(getVPERMILOpcode(VT), dl, VT, V1,
6963 getShuffleVPERMILPSImmediate(SVOp), DAG);
6964
6965 // Handle VPERMILPD* permutations
6966 if (isVPERMILPDMask(M, VT, Subtarget))
6967 return getTargetShuffleNode(getVPERMILOpcode(VT), dl, VT, V1,
6968 getShuffleVPERMILPDImmediate(SVOp), DAG);
6969
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00006970 // Handle VPERM2F128 permutations
6971 if (isVPERM2F128Mask(M, VT, Subtarget))
6972 return getTargetShuffleNode(X86ISD::VPERM2F128, dl, VT, V1, V2,
6973 getShuffleVPERM2F128Immediate(SVOp), DAG);
6974
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006975 // Handle VSHUFPSY permutations
6976 if (isVSHUFPSYMask(M, VT, Subtarget))
6977 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V1, V2,
6978 getShuffleVSHUFPSYImmediate(SVOp), DAG);
6979
6980 // Handle VSHUFPDY permutations
6981 if (isVSHUFPDYMask(M, VT, Subtarget))
6982 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V1, V2,
6983 getShuffleVSHUFPDYImmediate(SVOp), DAG);
6984
Elena Demikhovsky52a35a82011-11-23 10:23:16 +00006985 // Try to swap operands in the node to match x86 shuffle ops
6986 if (isCommutedVSHUFPMask(M, VT, Subtarget)) {
6987 // Now we need to commute operands.
6988 SVOp = cast<ShuffleVectorSDNode>(CommuteVectorShuffle(SVOp, DAG));
6989 V1 = SVOp->getOperand(0);
6990 V2 = SVOp->getOperand(1);
6991 unsigned Immediate = (NumElems == 4) ? getShuffleVSHUFPDYImmediate(SVOp):
6992 getShuffleVSHUFPSYImmediate(SVOp);
6993 return getTargetShuffleNode(getSHUFPOpcode(VT), dl, VT, V1, V2, Immediate, DAG);
6994 }
6995
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006996 //===--------------------------------------------------------------------===//
6997 // Since no target specific shuffle was selected for this generic one,
6998 // lower it into other known shuffles. FIXME: this isn't true yet, but
6999 // this is the plan.
7000 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00007001
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00007002 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
7003 if (VT == MVT::v8i16) {
7004 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
7005 if (NewOp.getNode())
7006 return NewOp;
7007 }
7008
7009 if (VT == MVT::v16i8) {
7010 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
7011 if (NewOp.getNode())
7012 return NewOp;
7013 }
7014
7015 // Handle all 128-bit wide vectors with 4 elements, and match them with
7016 // several different shuffle types.
7017 if (NumElems == 4 && VT.getSizeInBits() == 128)
7018 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
7019
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00007020 // Handle general 256-bit shuffles
7021 if (VT.is256BitVector())
7022 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
7023
Dan Gohman475871a2008-07-27 21:46:04 +00007024 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007025}
7026
Dan Gohman475871a2008-07-27 21:46:04 +00007027SDValue
7028X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00007029 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007030 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007031 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007032
7033 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
7034 return SDValue();
7035
Duncan Sands83ec4b62008-06-06 12:08:01 +00007036 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007037 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00007038 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007039 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00007040 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00007041 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00007042 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00007043 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
7044 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
7045 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00007046 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
7047 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007048 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007049 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00007050 Op.getOperand(0)),
7051 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007052 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00007053 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007054 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00007055 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00007056 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00007057 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00007058 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
7059 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00007060 // result has a single use which is a store or a bitcast to i32. And in
7061 // the case of a store, it's not worth it if the index is a constant 0,
7062 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00007063 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00007064 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00007065 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00007066 if ((User->getOpcode() != ISD::STORE ||
7067 (isa<ConstantSDNode>(Op.getOperand(1)) &&
7068 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007069 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00007070 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00007071 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00007072 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007073 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00007074 Op.getOperand(0)),
7075 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007076 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Pete Coopera77214a2011-11-14 19:38:42 +00007077 } else if (VT == MVT::i32 || VT == MVT::i64) {
7078 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00007079 if (isa<ConstantSDNode>(Op.getOperand(1)))
7080 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00007081 }
Dan Gohman475871a2008-07-27 21:46:04 +00007082 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007083}
7084
7085
Dan Gohman475871a2008-07-27 21:46:04 +00007086SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007087X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
7088 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007089 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00007090 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007091
David Greene74a579d2011-02-10 16:57:36 +00007092 SDValue Vec = Op.getOperand(0);
7093 EVT VecVT = Vec.getValueType();
7094
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007095 // If this is a 256-bit vector result, first extract the 128-bit vector and
7096 // then extract the element from the 128-bit vector.
7097 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00007098 DebugLoc dl = Op.getNode()->getDebugLoc();
7099 unsigned NumElems = VecVT.getVectorNumElements();
7100 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00007101 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7102
7103 // Get the 128-bit vector.
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007104 bool Upper = IdxVal >= NumElems/2;
7105 Vec = Extract128BitVector(Vec,
7106 DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32), DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00007107
David Greene74a579d2011-02-10 16:57:36 +00007108 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007109 Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : Idx);
David Greene74a579d2011-02-10 16:57:36 +00007110 }
7111
7112 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
7113
Craig Topperc0d82852011-11-22 00:44:41 +00007114 if (Subtarget->hasSSE41orAVX()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007115 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00007116 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00007117 return Res;
7118 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00007119
Owen Andersone50ed302009-08-10 22:56:29 +00007120 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007121 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007122 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00007123 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00007124 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007125 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00007126 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00007127 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
7128 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007129 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007130 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00007131 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007132 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00007133 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00007134 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00007135 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00007136 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00007137 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00007138 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00007139 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007140 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007141 if (Idx == 0)
7142 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00007143
Evan Cheng0db9fe62006-04-25 20:13:52 +00007144 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00007145 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00007146 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00007147 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00007148 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00007149 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00007150 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00007151 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00007152 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
7153 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
7154 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007155 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007156 if (Idx == 0)
7157 return Op;
7158
7159 // UNPCKHPD the element to the lowest double word, then movsd.
7160 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
7161 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00007162 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00007163 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00007164 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00007165 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00007166 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00007167 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007168 }
7169
Dan Gohman475871a2008-07-27 21:46:04 +00007170 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007171}
7172
Dan Gohman475871a2008-07-27 21:46:04 +00007173SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007174X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
7175 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007176 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00007177 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007178 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007179
Dan Gohman475871a2008-07-27 21:46:04 +00007180 SDValue N0 = Op.getOperand(0);
7181 SDValue N1 = Op.getOperand(1);
7182 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00007183
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007184 if (VT.getSizeInBits() == 256)
7185 return SDValue();
7186
Dan Gohman8a55ce42009-09-23 21:02:20 +00007187 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00007188 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007189 unsigned Opc;
7190 if (VT == MVT::v8i16)
7191 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007192 else if (VT == MVT::v16i8)
7193 Opc = X86ISD::PINSRB;
7194 else
7195 Opc = X86ISD::PINSRB;
7196
Nate Begeman14d12ca2008-02-11 04:19:36 +00007197 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
7198 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00007199 if (N1.getValueType() != MVT::i32)
7200 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
7201 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007202 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00007203 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00007204 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00007205 // Bits [7:6] of the constant are the source select. This will always be
7206 // zero here. The DAG Combiner may combine an extract_elt index into these
7207 // bits. For example (insert (extract, 3), 2) could be matched by putting
7208 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00007209 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00007210 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00007211 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00007212 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007213 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00007214 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00007215 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00007216 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Pete Coopera77214a2011-11-14 19:38:42 +00007217 } else if ((EltVT == MVT::i32 || EltVT == MVT::i64) &&
7218 isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00007219 // PINSR* works with constant index.
7220 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00007221 }
Dan Gohman475871a2008-07-27 21:46:04 +00007222 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007223}
7224
Dan Gohman475871a2008-07-27 21:46:04 +00007225SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007226X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007227 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00007228 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007229
David Greene6b381262011-02-09 15:32:06 +00007230 DebugLoc dl = Op.getDebugLoc();
7231 SDValue N0 = Op.getOperand(0);
7232 SDValue N1 = Op.getOperand(1);
7233 SDValue N2 = Op.getOperand(2);
7234
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007235 // If this is a 256-bit vector result, first extract the 128-bit vector,
7236 // insert the element into the extracted half and then place it back.
7237 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00007238 if (!isa<ConstantSDNode>(N2))
7239 return SDValue();
7240
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007241 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00007242 unsigned NumElems = VT.getVectorNumElements();
7243 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007244 bool Upper = IdxVal >= NumElems/2;
7245 SDValue Ins128Idx = DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32);
7246 SDValue V = Extract128BitVector(N0, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00007247
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007248 // Insert the element into the desired half.
7249 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V,
7250 N1, Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : N2);
David Greene6b381262011-02-09 15:32:06 +00007251
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007252 // Insert the changed part back to the 256-bit vector
7253 return Insert128BitVector(N0, V, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00007254 }
7255
Craig Topperc0d82852011-11-22 00:44:41 +00007256 if (Subtarget->hasSSE41orAVX())
Nate Begeman14d12ca2008-02-11 04:19:36 +00007257 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
7258
Dan Gohman8a55ce42009-09-23 21:02:20 +00007259 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00007260 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00007261
Dan Gohman8a55ce42009-09-23 21:02:20 +00007262 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00007263 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
7264 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00007265 if (N1.getValueType() != MVT::i32)
7266 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
7267 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007268 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00007269 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007270 }
Dan Gohman475871a2008-07-27 21:46:04 +00007271 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007272}
7273
Dan Gohman475871a2008-07-27 21:46:04 +00007274SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007275X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007276 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007277 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00007278 EVT OpVT = Op.getValueType();
7279
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007280 // If this is a 256-bit vector result, first insert into a 128-bit
7281 // vector and then insert into the 256-bit vector.
7282 if (OpVT.getSizeInBits() > 128) {
7283 // Insert into a 128-bit vector.
7284 EVT VT128 = EVT::getVectorVT(*Context,
7285 OpVT.getVectorElementType(),
7286 OpVT.getVectorNumElements() / 2);
7287
7288 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
7289
7290 // Insert the 128-bit vector.
7291 return Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, OpVT), Op,
7292 DAG.getConstant(0, MVT::i32),
7293 DAG, dl);
7294 }
7295
Chris Lattnerf172ecd2010-07-04 23:07:25 +00007296 if (Op.getValueType() == MVT::v1i64 &&
7297 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00007298 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00007299
Owen Anderson825b72b2009-08-11 20:47:22 +00007300 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00007301 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
7302 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007303 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00007304 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007305}
7306
David Greene91585092011-01-26 15:38:49 +00007307// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
7308// a simple subregister reference or explicit instructions to grab
7309// upper bits of a vector.
7310SDValue
7311X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7312 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00007313 DebugLoc dl = Op.getNode()->getDebugLoc();
7314 SDValue Vec = Op.getNode()->getOperand(0);
7315 SDValue Idx = Op.getNode()->getOperand(1);
7316
7317 if (Op.getNode()->getValueType(0).getSizeInBits() == 128
7318 && Vec.getNode()->getValueType(0).getSizeInBits() == 256) {
7319 return Extract128BitVector(Vec, Idx, DAG, dl);
7320 }
David Greene91585092011-01-26 15:38:49 +00007321 }
7322 return SDValue();
7323}
7324
David Greenecfe33c42011-01-26 19:13:22 +00007325// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
7326// simple superregister reference or explicit instructions to insert
7327// the upper bits of a vector.
7328SDValue
7329X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7330 if (Subtarget->hasAVX()) {
7331 DebugLoc dl = Op.getNode()->getDebugLoc();
7332 SDValue Vec = Op.getNode()->getOperand(0);
7333 SDValue SubVec = Op.getNode()->getOperand(1);
7334 SDValue Idx = Op.getNode()->getOperand(2);
7335
7336 if (Op.getNode()->getValueType(0).getSizeInBits() == 256
7337 && SubVec.getNode()->getValueType(0).getSizeInBits() == 128) {
David Greenea5f26012011-02-07 19:36:54 +00007338 return Insert128BitVector(Vec, SubVec, Idx, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007339 }
7340 }
7341 return SDValue();
7342}
7343
Bill Wendling056292f2008-09-16 21:48:12 +00007344// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7345// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7346// one of the above mentioned nodes. It has to be wrapped because otherwise
7347// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7348// be used to form addressing mode. These wrapped nodes will be selected
7349// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007350SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007351X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007352 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007353
Chris Lattner41621a22009-06-26 19:22:52 +00007354 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7355 // global base reg.
7356 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007357 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007358 CodeModel::Model M = getTargetMachine().getCodeModel();
7359
Chris Lattner4f066492009-07-11 20:29:19 +00007360 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007361 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007362 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007363 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007364 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007365 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007366 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007367
Evan Cheng1606e8e2009-03-13 07:51:59 +00007368 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007369 CP->getAlignment(),
7370 CP->getOffset(), OpFlag);
7371 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00007372 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007373 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007374 if (OpFlag) {
7375 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007376 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007377 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007378 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007379 }
7380
7381 return Result;
7382}
7383
Dan Gohmand858e902010-04-17 15:26:15 +00007384SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007385 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007386
Chris Lattner18c59872009-06-27 04:16:01 +00007387 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7388 // global base reg.
7389 unsigned char OpFlag = 0;
7390 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007391 CodeModel::Model M = getTargetMachine().getCodeModel();
7392
Chris Lattner4f066492009-07-11 20:29:19 +00007393 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007394 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007395 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007396 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007397 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007398 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007399 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007400
Chris Lattner18c59872009-06-27 04:16:01 +00007401 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7402 OpFlag);
7403 DebugLoc DL = JT->getDebugLoc();
7404 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007405
Chris Lattner18c59872009-06-27 04:16:01 +00007406 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007407 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007408 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7409 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007410 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007411 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007412
Chris Lattner18c59872009-06-27 04:16:01 +00007413 return Result;
7414}
7415
7416SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007417X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007418 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007419
Chris Lattner18c59872009-06-27 04:16:01 +00007420 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7421 // global base reg.
7422 unsigned char OpFlag = 0;
7423 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007424 CodeModel::Model M = getTargetMachine().getCodeModel();
7425
Chris Lattner4f066492009-07-11 20:29:19 +00007426 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007427 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7428 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7429 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007430 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007431 } else if (Subtarget->isPICStyleGOT()) {
7432 OpFlag = X86II::MO_GOT;
7433 } else if (Subtarget->isPICStyleStubPIC()) {
7434 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7435 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7436 OpFlag = X86II::MO_DARWIN_NONLAZY;
7437 }
Eric Christopherfd179292009-08-27 18:07:15 +00007438
Chris Lattner18c59872009-06-27 04:16:01 +00007439 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007440
Chris Lattner18c59872009-06-27 04:16:01 +00007441 DebugLoc DL = Op.getDebugLoc();
7442 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007443
7444
Chris Lattner18c59872009-06-27 04:16:01 +00007445 // With PIC, the address is actually $g + Offset.
7446 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007447 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007448 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7449 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007450 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007451 Result);
7452 }
Eric Christopherfd179292009-08-27 18:07:15 +00007453
Eli Friedman586272d2011-08-11 01:48:05 +00007454 // For symbols that require a load from a stub to get the address, emit the
7455 // load.
7456 if (isGlobalStubReference(OpFlag))
7457 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007458 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007459
Chris Lattner18c59872009-06-27 04:16:01 +00007460 return Result;
7461}
7462
Dan Gohman475871a2008-07-27 21:46:04 +00007463SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007464X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007465 // Create the TargetBlockAddressAddress node.
7466 unsigned char OpFlags =
7467 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007468 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007469 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007470 DebugLoc dl = Op.getDebugLoc();
7471 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7472 /*isTarget=*/true, OpFlags);
7473
Dan Gohmanf705adb2009-10-30 01:28:02 +00007474 if (Subtarget->isPICStyleRIPRel() &&
7475 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007476 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7477 else
7478 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007479
Dan Gohman29cbade2009-11-20 23:18:13 +00007480 // With PIC, the address is actually $g + Offset.
7481 if (isGlobalRelativeToPICBase(OpFlags)) {
7482 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7483 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7484 Result);
7485 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007486
7487 return Result;
7488}
7489
7490SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007491X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007492 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007493 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007494 // Create the TargetGlobalAddress node, folding in the constant
7495 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007496 unsigned char OpFlags =
7497 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007498 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007499 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007500 if (OpFlags == X86II::MO_NO_FLAG &&
7501 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007502 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007503 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007504 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007505 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007506 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007507 }
Eric Christopherfd179292009-08-27 18:07:15 +00007508
Chris Lattner4f066492009-07-11 20:29:19 +00007509 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007510 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007511 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7512 else
7513 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007514
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007515 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007516 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007517 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7518 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007519 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007520 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007521
Chris Lattner36c25012009-07-10 07:34:39 +00007522 // For globals that require a load from a stub to get the address, emit the
7523 // load.
7524 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007525 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007526 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007527
Dan Gohman6520e202008-10-18 02:06:02 +00007528 // If there was a non-zero offset that we didn't fold, create an explicit
7529 // addition for it.
7530 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007531 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007532 DAG.getConstant(Offset, getPointerTy()));
7533
Evan Cheng0db9fe62006-04-25 20:13:52 +00007534 return Result;
7535}
7536
Evan Chengda43bcf2008-09-24 00:05:32 +00007537SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007538X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007539 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007540 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007541 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007542}
7543
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007544static SDValue
7545GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007546 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00007547 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007548 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007549 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007550 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007551 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007552 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007553 GA->getOffset(),
7554 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007555 if (InFlag) {
7556 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007557 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007558 } else {
7559 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007560 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007561 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007562
7563 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007564 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007565
Rafael Espindola15f1b662009-04-24 12:59:40 +00007566 SDValue Flag = Chain.getValue(1);
7567 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007568}
7569
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007570// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007571static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007572LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007573 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007574 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007575 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7576 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007577 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007578 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007579 InFlag = Chain.getValue(1);
7580
Chris Lattnerb903bed2009-06-26 21:20:29 +00007581 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007582}
7583
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007584// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007585static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007586LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007587 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007588 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7589 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007590}
7591
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007592// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
7593// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007594static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007595 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00007596 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007597 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007598
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007599 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7600 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7601 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007602
Michael J. Spencerec38de22010-10-10 22:04:20 +00007603 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007604 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007605 MachinePointerInfo(Ptr),
7606 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007607
Chris Lattnerb903bed2009-06-26 21:20:29 +00007608 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007609 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7610 // initialexec.
7611 unsigned WrapperKind = X86ISD::Wrapper;
7612 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007613 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00007614 } else if (is64Bit) {
7615 assert(model == TLSModel::InitialExec);
7616 OperandFlags = X86II::MO_GOTTPOFF;
7617 WrapperKind = X86ISD::WrapperRIP;
7618 } else {
7619 assert(model == TLSModel::InitialExec);
7620 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00007621 }
Eric Christopherfd179292009-08-27 18:07:15 +00007622
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007623 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
7624 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007625 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007626 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007627 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007628 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007629
Rafael Espindola9a580232009-02-27 13:37:18 +00007630 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007631 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007632 MachinePointerInfo::getGOT(), false, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007633
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007634 // The address of the thread local variable is the add of the thread
7635 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007636 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007637}
7638
Dan Gohman475871a2008-07-27 21:46:04 +00007639SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007640X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007641
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007642 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007643 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007644
Eric Christopher30ef0e52010-06-03 04:07:48 +00007645 if (Subtarget->isTargetELF()) {
7646 // TODO: implement the "local dynamic" model
7647 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00007648
Eric Christopher30ef0e52010-06-03 04:07:48 +00007649 // If GV is an alias then use the aliasee for determining
7650 // thread-localness.
7651 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7652 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007653
7654 TLSModel::Model model
Eric Christopher30ef0e52010-06-03 04:07:48 +00007655 = getTLSModel(GV, getTargetMachine().getRelocationModel());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007656
Eric Christopher30ef0e52010-06-03 04:07:48 +00007657 switch (model) {
7658 case TLSModel::GeneralDynamic:
7659 case TLSModel::LocalDynamic: // not implemented
7660 if (Subtarget->is64Bit())
7661 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7662 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007663
Eric Christopher30ef0e52010-06-03 04:07:48 +00007664 case TLSModel::InitialExec:
7665 case TLSModel::LocalExec:
7666 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
7667 Subtarget->is64Bit());
7668 }
7669 } else if (Subtarget->isTargetDarwin()) {
7670 // Darwin only has one model of TLS. Lower to that.
7671 unsigned char OpFlag = 0;
7672 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7673 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007674
Eric Christopher30ef0e52010-06-03 04:07:48 +00007675 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7676 // global base reg.
7677 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7678 !Subtarget->is64Bit();
7679 if (PIC32)
7680 OpFlag = X86II::MO_TLVP_PIC_BASE;
7681 else
7682 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007683 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007684 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007685 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007686 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007687 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007688
Eric Christopher30ef0e52010-06-03 04:07:48 +00007689 // With PIC32, the address is actually $g + Offset.
7690 if (PIC32)
7691 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7692 DAG.getNode(X86ISD::GlobalBaseReg,
7693 DebugLoc(), getPointerTy()),
7694 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007695
Eric Christopher30ef0e52010-06-03 04:07:48 +00007696 // Lowering the machine isd will make sure everything is in the right
7697 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007698 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007699 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007700 SDValue Args[] = { Chain, Offset };
7701 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007702
Eric Christopher30ef0e52010-06-03 04:07:48 +00007703 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7704 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7705 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007706
Eric Christopher30ef0e52010-06-03 04:07:48 +00007707 // And our return value (tls address) is in the standard call return value
7708 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007709 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007710 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7711 Chain.getValue(1));
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007712 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007713
Eric Christopher30ef0e52010-06-03 04:07:48 +00007714 assert(false &&
7715 "TLS not implemented for this target.");
Eric Christopherfd179292009-08-27 18:07:15 +00007716
Torok Edwinc23197a2009-07-14 16:55:14 +00007717 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00007718 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007719}
7720
Evan Cheng0db9fe62006-04-25 20:13:52 +00007721
Nadav Rotem43012222011-05-11 08:12:09 +00007722/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00007723/// take a 2 x i32 value to shift plus a shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +00007724SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman4c1fa612008-03-03 22:22:09 +00007725 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007726 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007727 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007728 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007729 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007730 SDValue ShOpLo = Op.getOperand(0);
7731 SDValue ShOpHi = Op.getOperand(1);
7732 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007733 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007734 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007735 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007736
Dan Gohman475871a2008-07-27 21:46:04 +00007737 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007738 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007739 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7740 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007741 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007742 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7743 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007744 }
Evan Chenge3413162006-01-09 18:33:28 +00007745
Owen Anderson825b72b2009-08-11 20:47:22 +00007746 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7747 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007748 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007749 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007750
Dan Gohman475871a2008-07-27 21:46:04 +00007751 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007752 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007753 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7754 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007755
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007756 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007757 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7758 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007759 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007760 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7761 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007762 }
7763
Dan Gohman475871a2008-07-27 21:46:04 +00007764 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007765 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007766}
Evan Chenga3195e82006-01-12 22:54:21 +00007767
Dan Gohmand858e902010-04-17 15:26:15 +00007768SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7769 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007770 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007771
Dale Johannesen0488fb62010-09-30 23:57:10 +00007772 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007773 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007774
Owen Anderson825b72b2009-08-11 20:47:22 +00007775 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007776 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007777
Eli Friedman36df4992009-05-27 00:47:34 +00007778 // These are really Legal; return the operand so the caller accepts it as
7779 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007780 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007781 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007782 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007783 Subtarget->is64Bit()) {
7784 return Op;
7785 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007786
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007787 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007788 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007789 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007790 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007791 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007792 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007793 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007794 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007795 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007796 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7797}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007798
Owen Andersone50ed302009-08-10 22:56:29 +00007799SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007800 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007801 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007802 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007803 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007804 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007805 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007806 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007807 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007808 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007809 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007810
Chris Lattner492a43e2010-09-22 01:28:21 +00007811 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007812
Stuart Hastings84be9582011-06-02 15:57:11 +00007813 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7814 MachineMemOperand *MMO;
7815 if (FI) {
7816 int SSFI = FI->getIndex();
7817 MMO =
7818 DAG.getMachineFunction()
7819 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7820 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7821 } else {
7822 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7823 StackSlot = StackSlot.getOperand(1);
7824 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007825 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007826 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7827 X86ISD::FILD, DL,
7828 Tys, Ops, array_lengthof(Ops),
7829 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007830
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007831 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007832 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007833 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007834
7835 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7836 // shouldn't be necessary except that RFP cannot be live across
7837 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007838 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007839 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7840 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007841 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007842 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007843 SDValue Ops[] = {
7844 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7845 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007846 MachineMemOperand *MMO =
7847 DAG.getMachineFunction()
7848 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007849 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007850
Chris Lattner492a43e2010-09-22 01:28:21 +00007851 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7852 Ops, array_lengthof(Ops),
7853 Op.getValueType(), MMO);
7854 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007855 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007856 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007857 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007858
Evan Cheng0db9fe62006-04-25 20:13:52 +00007859 return Result;
7860}
7861
Bill Wendling8b8a6362009-01-17 03:56:04 +00007862// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007863SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7864 SelectionDAG &DAG) const {
Bill Wendling8b8a6362009-01-17 03:56:04 +00007865 // This algorithm is not obvious. Here it is in C code, more or less:
7866 /*
7867 double uint64_to_double( uint32_t hi, uint32_t lo ) {
7868 static const __m128i exp = { 0x4330000045300000ULL, 0 };
7869 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00007870
Bill Wendling8b8a6362009-01-17 03:56:04 +00007871 // Copy ints to xmm registers.
7872 __m128i xh = _mm_cvtsi32_si128( hi );
7873 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00007874
Bill Wendling8b8a6362009-01-17 03:56:04 +00007875 // Combine into low half of a single xmm register.
7876 __m128i x = _mm_unpacklo_epi32( xh, xl );
7877 __m128d d;
7878 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00007879
Bill Wendling8b8a6362009-01-17 03:56:04 +00007880 // Merge in appropriate exponents to give the integer bits the right
7881 // magnitude.
7882 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00007883
Bill Wendling8b8a6362009-01-17 03:56:04 +00007884 // Subtract away the biases to deal with the IEEE-754 double precision
7885 // implicit 1.
7886 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00007887
Bill Wendling8b8a6362009-01-17 03:56:04 +00007888 // All conversions up to here are exact. The correctly rounded result is
7889 // calculated using the current rounding mode using the following
7890 // horizontal add.
7891 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
7892 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
7893 // store doesn't really need to be here (except
7894 // maybe to zero the other double)
7895 return sd;
7896 }
7897 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007898
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007899 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007900 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007901
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007902 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00007903 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00007904 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
7905 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
7906 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
7907 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007908 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007909 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007910
Bill Wendling8b8a6362009-01-17 03:56:04 +00007911 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00007912 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007913 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00007914 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00007915 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00007916 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007917 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007918
Owen Anderson825b72b2009-08-11 20:47:22 +00007919 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
7920 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00007921 Op.getOperand(0),
7922 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007923 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
7924 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00007925 Op.getOperand(0),
7926 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007927 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
7928 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007929 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007930 false, false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00007931 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007932 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck2);
Owen Anderson825b72b2009-08-11 20:47:22 +00007933 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007934 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007935 false, false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00007936 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007937
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007938 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00007939 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00007940 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
7941 DAG.getUNDEF(MVT::v2f64), ShufMask);
7942 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
7943 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007944 DAG.getIntPtrConstant(0));
7945}
7946
Bill Wendling8b8a6362009-01-17 03:56:04 +00007947// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007948SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7949 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007950 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007951 // FP constant to bias correct the final result.
7952 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007953 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007954
7955 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007956 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007957 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007958
Eli Friedmanf3704762011-08-29 21:15:46 +00007959 // Zero out the upper parts of the register.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00007960 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget->hasXMMInt(),
7961 DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007962
Owen Anderson825b72b2009-08-11 20:47:22 +00007963 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007964 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007965 DAG.getIntPtrConstant(0));
7966
7967 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007968 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007969 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007970 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007971 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007972 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007973 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007974 MVT::v2f64, Bias)));
7975 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007976 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007977 DAG.getIntPtrConstant(0));
7978
7979 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007980 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007981
7982 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007983 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007984
Owen Anderson825b72b2009-08-11 20:47:22 +00007985 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007986 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007987 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007988 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007989 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007990 }
7991
7992 // Handle final rounding.
7993 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007994}
7995
Dan Gohmand858e902010-04-17 15:26:15 +00007996SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7997 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007998 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007999 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00008000
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008001 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00008002 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
8003 // the optimization here.
8004 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00008005 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00008006
Owen Andersone50ed302009-08-10 22:56:29 +00008007 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008008 EVT DstVT = Op.getValueType();
8009 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00008010 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008011 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00008012 return LowerUINT_TO_FP_i32(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00008013
8014 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00008015 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008016 if (SrcVT == MVT::i32) {
8017 SDValue WordOff = DAG.getConstant(4, getPointerTy());
8018 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
8019 getPointerTy(), StackSlot, WordOff);
8020 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008021 StackSlot, MachinePointerInfo(),
8022 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008023 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008024 OffsetSlot, MachinePointerInfo(),
8025 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008026 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
8027 return Fild;
8028 }
8029
8030 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
8031 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008032 StackSlot, MachinePointerInfo(),
8033 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008034 // For i64 source, we need to add the appropriate power of 2 if the input
8035 // was negative. This is the same as the optimization in
8036 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
8037 // we must be careful to do the computation in x87 extended precision, not
8038 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00008039 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
8040 MachineMemOperand *MMO =
8041 DAG.getMachineFunction()
8042 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8043 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008044
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008045 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
8046 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00008047 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
8048 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008049
8050 APInt FF(32, 0x5F800000ULL);
8051
8052 // Check whether the sign bit is set.
8053 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
8054 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
8055 ISD::SETLT);
8056
8057 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
8058 SDValue FudgePtr = DAG.getConstantPool(
8059 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
8060 getPointerTy());
8061
8062 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
8063 SDValue Zero = DAG.getIntPtrConstant(0);
8064 SDValue Four = DAG.getIntPtrConstant(4);
8065 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
8066 Zero, Four);
8067 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
8068
8069 // Load the value out, extending it from f32 to f80.
8070 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00008071 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00008072 FudgePtr, MachinePointerInfo::getConstantPool(),
8073 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008074 // Extend everything to 80 bits to force it to be done on x87.
8075 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
8076 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00008077}
8078
Dan Gohman475871a2008-07-27 21:46:04 +00008079std::pair<SDValue,SDValue> X86TargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00008080FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) const {
Chris Lattner07290932010-09-22 01:05:16 +00008081 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00008082
Owen Andersone50ed302009-08-10 22:56:29 +00008083 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00008084
8085 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008086 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
8087 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00008088 }
8089
Owen Anderson825b72b2009-08-11 20:47:22 +00008090 assert(DstTy.getSimpleVT() <= MVT::i64 &&
8091 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00008092 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00008093
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00008094 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00008095 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00008096 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00008097 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00008098 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00008099 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00008100 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00008101 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00008102
Evan Cheng87c89352007-10-15 20:11:21 +00008103 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
8104 // stack slot.
8105 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00008106 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00008107 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00008108 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00008109
Michael J. Spencerec38de22010-10-10 22:04:20 +00008110
8111
Evan Cheng0db9fe62006-04-25 20:13:52 +00008112 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00008113 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008114 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00008115 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
8116 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
8117 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00008118 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008119
Dan Gohman475871a2008-07-27 21:46:04 +00008120 SDValue Chain = DAG.getEntryNode();
8121 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00008122 EVT TheVT = Op.getOperand(0).getValueType();
8123 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008124 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00008125 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00008126 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00008127 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008128 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00008129 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00008130 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00008131 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00008132
Chris Lattner492a43e2010-09-22 01:28:21 +00008133 MachineMemOperand *MMO =
8134 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8135 MachineMemOperand::MOLoad, MemSize, MemSize);
8136 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
8137 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008138 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00008139 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008140 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
8141 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00008142
Chris Lattner07290932010-09-22 01:05:16 +00008143 MachineMemOperand *MMO =
8144 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8145 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008146
Evan Cheng0db9fe62006-04-25 20:13:52 +00008147 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00008148 SDValue Ops[] = { Chain, Value, StackSlot };
Chris Lattner07290932010-09-22 01:05:16 +00008149 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
8150 Ops, 3, DstTy, MMO);
Evan Chengd9558e02006-01-06 00:43:03 +00008151
Chris Lattner27a6c732007-11-24 07:07:01 +00008152 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008153}
8154
Dan Gohmand858e902010-04-17 15:26:15 +00008155SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
8156 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00008157 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00008158 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00008159
Eli Friedman948e95a2009-05-23 09:59:16 +00008160 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00008161 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00008162 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
8163 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00008164
Chris Lattner27a6c732007-11-24 07:07:01 +00008165 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008166 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008167 FIST, StackSlot, MachinePointerInfo(),
8168 false, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00008169}
8170
Dan Gohmand858e902010-04-17 15:26:15 +00008171SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
8172 SelectionDAG &DAG) const {
Eli Friedman948e95a2009-05-23 09:59:16 +00008173 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
8174 SDValue FIST = Vals.first, StackSlot = Vals.second;
8175 assert(FIST.getNode() && "Unexpected failure");
8176
8177 // Load the result.
8178 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008179 FIST, StackSlot, MachinePointerInfo(),
8180 false, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00008181}
8182
Dan Gohmand858e902010-04-17 15:26:15 +00008183SDValue X86TargetLowering::LowerFABS(SDValue Op,
8184 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008185 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008186 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008187 EVT VT = Op.getValueType();
8188 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008189 if (VT.isVector())
8190 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00008191 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008192 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008193 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00008194 CV.push_back(C);
8195 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008196 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008197 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00008198 CV.push_back(C);
8199 CV.push_back(C);
8200 CV.push_back(C);
8201 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008202 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008203 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008204 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008205 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008206 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008207 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008208 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008209}
8210
Dan Gohmand858e902010-04-17 15:26:15 +00008211SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008212 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008213 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008214 EVT VT = Op.getValueType();
8215 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00008216 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00008217 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00008218 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008219 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008220 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00008221 CV.push_back(C);
8222 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008223 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008224 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00008225 CV.push_back(C);
8226 CV.push_back(C);
8227 CV.push_back(C);
8228 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008229 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008230 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008231 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008232 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008233 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008234 false, false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00008235 if (VT.isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008236 return DAG.getNode(ISD::BITCAST, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008237 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008238 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00008239 Op.getOperand(0)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008240 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00008241 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00008242 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00008243 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00008244}
8245
Dan Gohmand858e902010-04-17 15:26:15 +00008246SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008247 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00008248 SDValue Op0 = Op.getOperand(0);
8249 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008250 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008251 EVT VT = Op.getValueType();
8252 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00008253
8254 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008255 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008256 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008257 SrcVT = VT;
8258 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008259 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008260 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008261 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008262 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008263 }
8264
8265 // At this point the operands and the result should have the same
8266 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00008267
Evan Cheng68c47cb2007-01-05 07:55:56 +00008268 // First get the sign bit of second operand.
8269 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008270 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008271 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
8272 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008273 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008274 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
8275 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8276 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8277 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008278 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008279 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008280 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008281 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008282 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008283 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008284 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008285
8286 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008287 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008288 // Op0 is MVT::f32, Op1 is MVT::f64.
8289 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
8290 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
8291 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008292 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00008293 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00008294 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008295 }
8296
Evan Cheng73d6cf12007-01-05 21:37:56 +00008297 // Clear first operand sign bit.
8298 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00008299 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008300 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
8301 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008302 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008303 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
8304 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8305 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8306 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008307 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008308 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008309 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008310 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008311 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008312 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008313 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008314
8315 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00008316 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008317}
8318
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00008319SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
8320 SDValue N0 = Op.getOperand(0);
8321 DebugLoc dl = Op.getDebugLoc();
8322 EVT VT = Op.getValueType();
8323
8324 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
8325 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
8326 DAG.getConstant(1, VT));
8327 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
8328}
8329
Dan Gohman076aee32009-03-04 19:44:21 +00008330/// Emit nodes that will be selected as "test Op0,Op0", or something
8331/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008332SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008333 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008334 DebugLoc dl = Op.getDebugLoc();
8335
Dan Gohman31125812009-03-07 01:58:32 +00008336 // CF and OF aren't always set the way we want. Determine which
8337 // of these we need.
8338 bool NeedCF = false;
8339 bool NeedOF = false;
8340 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008341 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008342 case X86::COND_A: case X86::COND_AE:
8343 case X86::COND_B: case X86::COND_BE:
8344 NeedCF = true;
8345 break;
8346 case X86::COND_G: case X86::COND_GE:
8347 case X86::COND_L: case X86::COND_LE:
8348 case X86::COND_O: case X86::COND_NO:
8349 NeedOF = true;
8350 break;
Dan Gohman31125812009-03-07 01:58:32 +00008351 }
8352
Dan Gohman076aee32009-03-04 19:44:21 +00008353 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008354 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8355 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008356 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8357 // Emit a CMP with 0, which is the TEST pattern.
8358 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8359 DAG.getConstant(0, Op.getValueType()));
8360
8361 unsigned Opcode = 0;
8362 unsigned NumOperands = 0;
8363 switch (Op.getNode()->getOpcode()) {
8364 case ISD::ADD:
8365 // Due to an isel shortcoming, be conservative if this add is likely to be
8366 // selected as part of a load-modify-store instruction. When the root node
8367 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8368 // uses of other nodes in the match, such as the ADD in this case. This
8369 // leads to the ADD being left around and reselected, with the result being
8370 // two adds in the output. Alas, even if none our users are stores, that
8371 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8372 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8373 // climbing the DAG back to the root, and it doesn't seem to be worth the
8374 // effort.
8375 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00008376 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8377 if (UI->getOpcode() != ISD::CopyToReg &&
8378 UI->getOpcode() != ISD::SETCC &&
8379 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008380 goto default_case;
8381
8382 if (ConstantSDNode *C =
8383 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8384 // An add of one will be selected as an INC.
8385 if (C->getAPIntValue() == 1) {
8386 Opcode = X86ISD::INC;
8387 NumOperands = 1;
8388 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008389 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008390
8391 // An add of negative one (subtract of one) will be selected as a DEC.
8392 if (C->getAPIntValue().isAllOnesValue()) {
8393 Opcode = X86ISD::DEC;
8394 NumOperands = 1;
8395 break;
8396 }
Dan Gohman076aee32009-03-04 19:44:21 +00008397 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008398
8399 // Otherwise use a regular EFLAGS-setting add.
8400 Opcode = X86ISD::ADD;
8401 NumOperands = 2;
8402 break;
8403 case ISD::AND: {
8404 // If the primary and result isn't used, don't bother using X86ISD::AND,
8405 // because a TEST instruction will be better.
8406 bool NonFlagUse = false;
8407 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8408 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8409 SDNode *User = *UI;
8410 unsigned UOpNo = UI.getOperandNo();
8411 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8412 // Look pass truncate.
8413 UOpNo = User->use_begin().getOperandNo();
8414 User = *User->use_begin();
8415 }
8416
8417 if (User->getOpcode() != ISD::BRCOND &&
8418 User->getOpcode() != ISD::SETCC &&
8419 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8420 NonFlagUse = true;
8421 break;
8422 }
Dan Gohman076aee32009-03-04 19:44:21 +00008423 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008424
8425 if (!NonFlagUse)
8426 break;
8427 }
8428 // FALL THROUGH
8429 case ISD::SUB:
8430 case ISD::OR:
8431 case ISD::XOR:
8432 // Due to the ISEL shortcoming noted above, be conservative if this op is
8433 // likely to be selected as part of a load-modify-store instruction.
8434 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8435 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8436 if (UI->getOpcode() == ISD::STORE)
8437 goto default_case;
8438
8439 // Otherwise use a regular EFLAGS-setting instruction.
8440 switch (Op.getNode()->getOpcode()) {
8441 default: llvm_unreachable("unexpected operator!");
8442 case ISD::SUB: Opcode = X86ISD::SUB; break;
8443 case ISD::OR: Opcode = X86ISD::OR; break;
8444 case ISD::XOR: Opcode = X86ISD::XOR; break;
8445 case ISD::AND: Opcode = X86ISD::AND; break;
8446 }
8447
8448 NumOperands = 2;
8449 break;
8450 case X86ISD::ADD:
8451 case X86ISD::SUB:
8452 case X86ISD::INC:
8453 case X86ISD::DEC:
8454 case X86ISD::OR:
8455 case X86ISD::XOR:
8456 case X86ISD::AND:
8457 return SDValue(Op.getNode(), 1);
8458 default:
8459 default_case:
8460 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008461 }
8462
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008463 if (Opcode == 0)
8464 // Emit a CMP with 0, which is the TEST pattern.
8465 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8466 DAG.getConstant(0, Op.getValueType()));
8467
8468 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8469 SmallVector<SDValue, 4> Ops;
8470 for (unsigned i = 0; i != NumOperands; ++i)
8471 Ops.push_back(Op.getOperand(i));
8472
8473 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8474 DAG.ReplaceAllUsesWith(Op, New);
8475 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008476}
8477
8478/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8479/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008480SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008481 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008482 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8483 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008484 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008485
8486 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008487 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008488}
8489
Evan Chengd40d03e2010-01-06 19:38:29 +00008490/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8491/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008492SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8493 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008494 SDValue Op0 = And.getOperand(0);
8495 SDValue Op1 = And.getOperand(1);
8496 if (Op0.getOpcode() == ISD::TRUNCATE)
8497 Op0 = Op0.getOperand(0);
8498 if (Op1.getOpcode() == ISD::TRUNCATE)
8499 Op1 = Op1.getOperand(0);
8500
Evan Chengd40d03e2010-01-06 19:38:29 +00008501 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008502 if (Op1.getOpcode() == ISD::SHL)
8503 std::swap(Op0, Op1);
8504 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008505 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8506 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008507 // If we looked past a truncate, check that it's only truncating away
8508 // known zeros.
8509 unsigned BitWidth = Op0.getValueSizeInBits();
8510 unsigned AndBitWidth = And.getValueSizeInBits();
8511 if (BitWidth > AndBitWidth) {
8512 APInt Mask = APInt::getAllOnesValue(BitWidth), Zeros, Ones;
8513 DAG.ComputeMaskedBits(Op0, Mask, Zeros, Ones);
8514 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8515 return SDValue();
8516 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008517 LHS = Op1;
8518 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008519 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008520 } else if (Op1.getOpcode() == ISD::Constant) {
8521 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008522 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008523 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008524
8525 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008526 LHS = AndLHS.getOperand(0);
8527 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008528 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008529
8530 // Use BT if the immediate can't be encoded in a TEST instruction.
8531 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8532 LHS = AndLHS;
8533 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8534 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008535 }
Evan Cheng0488db92007-09-25 01:57:46 +00008536
Evan Chengd40d03e2010-01-06 19:38:29 +00008537 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008538 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008539 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008540 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008541 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008542 // Also promote i16 to i32 for performance / code size reason.
8543 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008544 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008545 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008546
Evan Chengd40d03e2010-01-06 19:38:29 +00008547 // If the operand types disagree, extend the shift amount to match. Since
8548 // BT ignores high bits (like shifts) we can use anyextend.
8549 if (LHS.getValueType() != RHS.getValueType())
8550 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008551
Evan Chengd40d03e2010-01-06 19:38:29 +00008552 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8553 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8554 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8555 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008556 }
8557
Evan Cheng54de3ea2010-01-05 06:52:31 +00008558 return SDValue();
8559}
8560
Dan Gohmand858e902010-04-17 15:26:15 +00008561SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008562
8563 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8564
Evan Cheng54de3ea2010-01-05 06:52:31 +00008565 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8566 SDValue Op0 = Op.getOperand(0);
8567 SDValue Op1 = Op.getOperand(1);
8568 DebugLoc dl = Op.getDebugLoc();
8569 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8570
8571 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008572 // Lower (X & (1 << N)) == 0 to BT(X, N).
8573 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8574 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008575 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008576 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008577 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008578 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8579 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8580 if (NewSetCC.getNode())
8581 return NewSetCC;
8582 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008583
Chris Lattner481eebc2010-12-19 21:23:48 +00008584 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8585 // these.
8586 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008587 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008588 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8589 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008590
Chris Lattner481eebc2010-12-19 21:23:48 +00008591 // If the input is a setcc, then reuse the input setcc or use a new one with
8592 // the inverted condition.
8593 if (Op0.getOpcode() == X86ISD::SETCC) {
8594 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8595 bool Invert = (CC == ISD::SETNE) ^
8596 cast<ConstantSDNode>(Op1)->isNullValue();
8597 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008598
Evan Cheng2c755ba2010-02-27 07:36:59 +00008599 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008600 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8601 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8602 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008603 }
8604
Evan Chenge5b51ac2010-04-17 06:13:15 +00008605 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008606 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008607 if (X86CC == X86::COND_INVALID)
8608 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008609
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008610 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008611 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008612 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008613}
8614
Craig Topper89af15e2011-09-18 08:03:58 +00008615// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008616// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008617static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008618 EVT VT = Op.getValueType();
8619
Duncan Sands28b77e92011-09-06 19:07:46 +00008620 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008621 "Unsupported value type for operation");
8622
8623 int NumElems = VT.getVectorNumElements();
8624 DebugLoc dl = Op.getDebugLoc();
8625 SDValue CC = Op.getOperand(2);
8626 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
8627 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
8628
8629 // Extract the LHS vectors
8630 SDValue LHS = Op.getOperand(0);
8631 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
8632 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
8633
8634 // Extract the RHS vectors
8635 SDValue RHS = Op.getOperand(1);
8636 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
8637 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
8638
8639 // Issue the operation on the smaller types and concatenate the result back
8640 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8641 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8642 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8643 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8644 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8645}
8646
8647
Dan Gohmand858e902010-04-17 15:26:15 +00008648SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008649 SDValue Cond;
8650 SDValue Op0 = Op.getOperand(0);
8651 SDValue Op1 = Op.getOperand(1);
8652 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008653 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008654 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8655 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008656 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008657
8658 if (isFP) {
8659 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008660 EVT EltVT = Op0.getValueType().getVectorElementType();
8661 assert(EltVT == MVT::f32 || EltVT == MVT::f64);
8662
8663 unsigned Opc = EltVT == MVT::f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00008664 bool Swap = false;
8665
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008666 // SSE Condition code mapping:
8667 // 0 - EQ
8668 // 1 - LT
8669 // 2 - LE
8670 // 3 - UNORD
8671 // 4 - NEQ
8672 // 5 - NLT
8673 // 6 - NLE
8674 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008675 switch (SetCCOpcode) {
8676 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008677 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008678 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008679 case ISD::SETOGT:
8680 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008681 case ISD::SETLT:
8682 case ISD::SETOLT: SSECC = 1; break;
8683 case ISD::SETOGE:
8684 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008685 case ISD::SETLE:
8686 case ISD::SETOLE: SSECC = 2; break;
8687 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008688 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008689 case ISD::SETNE: SSECC = 4; break;
8690 case ISD::SETULE: Swap = true;
8691 case ISD::SETUGE: SSECC = 5; break;
8692 case ISD::SETULT: Swap = true;
8693 case ISD::SETUGT: SSECC = 6; break;
8694 case ISD::SETO: SSECC = 7; break;
8695 }
8696 if (Swap)
8697 std::swap(Op0, Op1);
8698
Nate Begemanfb8ead02008-07-25 19:05:58 +00008699 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008700 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008701 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008702 SDValue UNORD, EQ;
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008703 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
8704 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008705 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Craig Topper0a150352011-11-09 08:06:13 +00008706 } else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008707 SDValue ORD, NEQ;
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008708 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
8709 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008710 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008711 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008712 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008713 }
8714 // Handle all other FP comparisons here.
Bruno Cardoso Lopes809f17f2011-09-13 19:33:00 +00008715 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008716 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008717
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008718 // Break 256-bit integer vector compare into smaller ones.
Craig Topper0a150352011-11-09 08:06:13 +00008719 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008720 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008721
Nate Begeman30a0de92008-07-17 16:51:19 +00008722 // We are handling one of the integer comparisons here. Since SSE only has
8723 // GT and EQ comparisons for integer, swapping operands and multiple
8724 // operations may be required for some comparisons.
8725 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
8726 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008727
Craig Topper0a150352011-11-09 08:06:13 +00008728 switch (VT.getVectorElementType().getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00008729 default: break;
Craig Topper0a150352011-11-09 08:06:13 +00008730 case MVT::i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
8731 case MVT::i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
8732 case MVT::i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
8733 case MVT::i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008734 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008735
Nate Begeman30a0de92008-07-17 16:51:19 +00008736 switch (SetCCOpcode) {
8737 default: break;
8738 case ISD::SETNE: Invert = true;
8739 case ISD::SETEQ: Opc = EQOpc; break;
8740 case ISD::SETLT: Swap = true;
8741 case ISD::SETGT: Opc = GTOpc; break;
8742 case ISD::SETGE: Swap = true;
8743 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
8744 case ISD::SETULT: Swap = true;
8745 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
8746 case ISD::SETUGE: Swap = true;
8747 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
8748 }
8749 if (Swap)
8750 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008751
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008752 // Check that the operation in question is available (most are plain SSE2,
8753 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topperc0d82852011-11-22 00:44:41 +00008754 if (Opc == X86ISD::PCMPGTQ && !Subtarget->hasSSE42orAVX())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008755 return SDValue();
Craig Topperc0d82852011-11-22 00:44:41 +00008756 if (Opc == X86ISD::PCMPEQQ && !Subtarget->hasSSE41orAVX())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008757 return SDValue();
8758
Nate Begeman30a0de92008-07-17 16:51:19 +00008759 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8760 // bits of the inputs before performing those operations.
8761 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008762 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008763 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8764 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008765 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008766 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8767 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008768 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8769 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008770 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008771
Dale Johannesenace16102009-02-03 19:33:06 +00008772 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008773
8774 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008775 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008776 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008777
Nate Begeman30a0de92008-07-17 16:51:19 +00008778 return Result;
8779}
Evan Cheng0488db92007-09-25 01:57:46 +00008780
Evan Cheng370e5342008-12-03 08:38:43 +00008781// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008782static bool isX86LogicalCmp(SDValue Op) {
8783 unsigned Opc = Op.getNode()->getOpcode();
8784 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
8785 return true;
8786 if (Op.getResNo() == 1 &&
8787 (Opc == X86ISD::ADD ||
8788 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008789 Opc == X86ISD::ADC ||
8790 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008791 Opc == X86ISD::SMUL ||
8792 Opc == X86ISD::UMUL ||
8793 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008794 Opc == X86ISD::DEC ||
8795 Opc == X86ISD::OR ||
8796 Opc == X86ISD::XOR ||
8797 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008798 return true;
8799
Chris Lattner9637d5b2010-12-05 07:49:54 +00008800 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8801 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008802
Dan Gohman076aee32009-03-04 19:44:21 +00008803 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008804}
8805
Chris Lattnera2b56002010-12-05 01:23:24 +00008806static bool isZero(SDValue V) {
8807 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8808 return C && C->isNullValue();
8809}
8810
Chris Lattner96908b12010-12-05 02:00:51 +00008811static bool isAllOnes(SDValue V) {
8812 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8813 return C && C->isAllOnesValue();
8814}
8815
Dan Gohmand858e902010-04-17 15:26:15 +00008816SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008817 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008818 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008819 SDValue Op1 = Op.getOperand(1);
8820 SDValue Op2 = Op.getOperand(2);
8821 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008822 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008823
Dan Gohman1a492952009-10-20 16:22:37 +00008824 if (Cond.getOpcode() == ISD::SETCC) {
8825 SDValue NewCond = LowerSETCC(Cond, DAG);
8826 if (NewCond.getNode())
8827 Cond = NewCond;
8828 }
Evan Cheng734503b2006-09-11 02:19:56 +00008829
Chris Lattnera2b56002010-12-05 01:23:24 +00008830 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008831 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008832 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008833 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008834 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008835 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8836 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008837 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008838
Chris Lattnera2b56002010-12-05 01:23:24 +00008839 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008840
8841 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008842 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8843 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008844
8845 SDValue CmpOp0 = Cmp.getOperand(0);
8846 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8847 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008848
Chris Lattner96908b12010-12-05 02:00:51 +00008849 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008850 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8851 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008852
Chris Lattner96908b12010-12-05 02:00:51 +00008853 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8854 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008855
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008856 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008857 if (N2C == 0 || !N2C->isNullValue())
8858 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8859 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008860 }
8861 }
8862
Chris Lattnera2b56002010-12-05 01:23:24 +00008863 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008864 if (Cond.getOpcode() == ISD::AND &&
8865 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8866 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008867 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008868 Cond = Cond.getOperand(0);
8869 }
8870
Evan Cheng3f41d662007-10-08 22:16:29 +00008871 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8872 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008873 unsigned CondOpcode = Cond.getOpcode();
8874 if (CondOpcode == X86ISD::SETCC ||
8875 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008876 CC = Cond.getOperand(0);
8877
Dan Gohman475871a2008-07-27 21:46:04 +00008878 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008879 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008880 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008881
Evan Cheng3f41d662007-10-08 22:16:29 +00008882 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008883 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008884 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008885 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008886
Chris Lattnerd1980a52009-03-12 06:52:53 +00008887 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8888 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008889 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008890 addTest = false;
8891 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008892 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8893 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8894 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8895 Cond.getOperand(0).getValueType() != MVT::i8)) {
8896 SDValue LHS = Cond.getOperand(0);
8897 SDValue RHS = Cond.getOperand(1);
8898 unsigned X86Opcode;
8899 unsigned X86Cond;
8900 SDVTList VTs;
8901 switch (CondOpcode) {
8902 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8903 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8904 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8905 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8906 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8907 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8908 default: llvm_unreachable("unexpected overflowing operator");
8909 }
8910 if (CondOpcode == ISD::UMULO)
8911 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8912 MVT::i32);
8913 else
8914 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8915
8916 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8917
8918 if (CondOpcode == ISD::UMULO)
8919 Cond = X86Op.getValue(2);
8920 else
8921 Cond = X86Op.getValue(1);
8922
8923 CC = DAG.getConstant(X86Cond, MVT::i8);
8924 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00008925 }
8926
8927 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008928 // Look pass the truncate.
8929 if (Cond.getOpcode() == ISD::TRUNCATE)
8930 Cond = Cond.getOperand(0);
8931
8932 // We know the result of AND is compared against zero. Try to match
8933 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008934 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008935 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008936 if (NewSetCC.getNode()) {
8937 CC = NewSetCC.getOperand(0);
8938 Cond = NewSetCC.getOperand(1);
8939 addTest = false;
8940 }
8941 }
8942 }
8943
8944 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008945 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008946 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008947 }
8948
Benjamin Kramere915ff32010-12-22 23:09:28 +00008949 // a < b ? -1 : 0 -> RES = ~setcc_carry
8950 // a < b ? 0 : -1 -> RES = setcc_carry
8951 // a >= b ? -1 : 0 -> RES = setcc_carry
8952 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8953 if (Cond.getOpcode() == X86ISD::CMP) {
8954 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8955
8956 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8957 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8958 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8959 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8960 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8961 return DAG.getNOT(DL, Res, Res.getValueType());
8962 return Res;
8963 }
8964 }
8965
Evan Cheng0488db92007-09-25 01:57:46 +00008966 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8967 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008968 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008969 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008970 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008971}
8972
Evan Cheng370e5342008-12-03 08:38:43 +00008973// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8974// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8975// from the AND / OR.
8976static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8977 Opc = Op.getOpcode();
8978 if (Opc != ISD::OR && Opc != ISD::AND)
8979 return false;
8980 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8981 Op.getOperand(0).hasOneUse() &&
8982 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8983 Op.getOperand(1).hasOneUse());
8984}
8985
Evan Cheng961d6d42009-02-02 08:19:07 +00008986// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8987// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008988static bool isXor1OfSetCC(SDValue Op) {
8989 if (Op.getOpcode() != ISD::XOR)
8990 return false;
8991 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8992 if (N1C && N1C->getAPIntValue() == 1) {
8993 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8994 Op.getOperand(0).hasOneUse();
8995 }
8996 return false;
8997}
8998
Dan Gohmand858e902010-04-17 15:26:15 +00008999SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00009000 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00009001 SDValue Chain = Op.getOperand(0);
9002 SDValue Cond = Op.getOperand(1);
9003 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009004 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00009005 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00009006 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00009007
Dan Gohman1a492952009-10-20 16:22:37 +00009008 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00009009 // Check for setcc([su]{add,sub,mul}o == 0).
9010 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
9011 isa<ConstantSDNode>(Cond.getOperand(1)) &&
9012 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
9013 Cond.getOperand(0).getResNo() == 1 &&
9014 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
9015 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
9016 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
9017 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
9018 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
9019 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
9020 Inverted = true;
9021 Cond = Cond.getOperand(0);
9022 } else {
9023 SDValue NewCond = LowerSETCC(Cond, DAG);
9024 if (NewCond.getNode())
9025 Cond = NewCond;
9026 }
Dan Gohman1a492952009-10-20 16:22:37 +00009027 }
Chris Lattnere55484e2008-12-25 05:34:37 +00009028#if 0
9029 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00009030 else if (Cond.getOpcode() == X86ISD::ADD ||
9031 Cond.getOpcode() == X86ISD::SUB ||
9032 Cond.getOpcode() == X86ISD::SMUL ||
9033 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00009034 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00009035#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00009036
Evan Chengad9c0a32009-12-15 00:53:42 +00009037 // Look pass (and (setcc_carry (cmp ...)), 1).
9038 if (Cond.getOpcode() == ISD::AND &&
9039 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
9040 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00009041 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00009042 Cond = Cond.getOperand(0);
9043 }
9044
Evan Cheng3f41d662007-10-08 22:16:29 +00009045 // If condition flag is set by a X86ISD::CMP, then use it as the condition
9046 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00009047 unsigned CondOpcode = Cond.getOpcode();
9048 if (CondOpcode == X86ISD::SETCC ||
9049 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00009050 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009051
Dan Gohman475871a2008-07-27 21:46:04 +00009052 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00009053 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00009054 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00009055 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00009056 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00009057 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00009058 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00009059 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00009060 default: break;
9061 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00009062 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00009063 // These can only come from an arithmetic instruction with overflow,
9064 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00009065 Cond = Cond.getNode()->getOperand(1);
9066 addTest = false;
9067 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00009068 }
Evan Cheng0488db92007-09-25 01:57:46 +00009069 }
Dan Gohman65fd6562011-11-03 21:49:52 +00009070 }
9071 CondOpcode = Cond.getOpcode();
9072 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
9073 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
9074 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
9075 Cond.getOperand(0).getValueType() != MVT::i8)) {
9076 SDValue LHS = Cond.getOperand(0);
9077 SDValue RHS = Cond.getOperand(1);
9078 unsigned X86Opcode;
9079 unsigned X86Cond;
9080 SDVTList VTs;
9081 switch (CondOpcode) {
9082 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
9083 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
9084 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
9085 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
9086 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
9087 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
9088 default: llvm_unreachable("unexpected overflowing operator");
9089 }
9090 if (Inverted)
9091 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
9092 if (CondOpcode == ISD::UMULO)
9093 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
9094 MVT::i32);
9095 else
9096 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
9097
9098 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
9099
9100 if (CondOpcode == ISD::UMULO)
9101 Cond = X86Op.getValue(2);
9102 else
9103 Cond = X86Op.getValue(1);
9104
9105 CC = DAG.getConstant(X86Cond, MVT::i8);
9106 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00009107 } else {
9108 unsigned CondOpc;
9109 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
9110 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00009111 if (CondOpc == ISD::OR) {
9112 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
9113 // two branches instead of an explicit OR instruction with a
9114 // separate test.
9115 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00009116 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00009117 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009118 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00009119 Chain, Dest, CC, Cmp);
9120 CC = Cond.getOperand(1).getOperand(0);
9121 Cond = Cmp;
9122 addTest = false;
9123 }
9124 } else { // ISD::AND
9125 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
9126 // two branches instead of an explicit AND instruction with a
9127 // separate test. However, we only do this if this block doesn't
9128 // have a fall-through edge, because this requires an explicit
9129 // jmp when the condition is false.
9130 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00009131 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00009132 Op.getNode()->hasOneUse()) {
9133 X86::CondCode CCode =
9134 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
9135 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009136 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00009137 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00009138 // Look for an unconditional branch following this conditional branch.
9139 // We need this because we need to reverse the successors in order
9140 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00009141 if (User->getOpcode() == ISD::BR) {
9142 SDValue FalseBB = User->getOperand(1);
9143 SDNode *NewBR =
9144 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00009145 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00009146 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00009147 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00009148
Dale Johannesene4d209d2009-02-03 20:21:25 +00009149 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00009150 Chain, Dest, CC, Cmp);
9151 X86::CondCode CCode =
9152 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
9153 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009154 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00009155 Cond = Cmp;
9156 addTest = false;
9157 }
9158 }
Dan Gohman279c22e2008-10-21 03:29:32 +00009159 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00009160 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
9161 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
9162 // It should be transformed during dag combiner except when the condition
9163 // is set by a arithmetics with overflow node.
9164 X86::CondCode CCode =
9165 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
9166 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009167 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00009168 Cond = Cond.getOperand(0).getOperand(1);
9169 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00009170 } else if (Cond.getOpcode() == ISD::SETCC &&
9171 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
9172 // For FCMP_OEQ, we can emit
9173 // two branches instead of an explicit AND instruction with a
9174 // separate test. However, we only do this if this block doesn't
9175 // have a fall-through edge, because this requires an explicit
9176 // jmp when the condition is false.
9177 if (Op.getNode()->hasOneUse()) {
9178 SDNode *User = *Op.getNode()->use_begin();
9179 // Look for an unconditional branch following this conditional branch.
9180 // We need this because we need to reverse the successors in order
9181 // to implement FCMP_OEQ.
9182 if (User->getOpcode() == ISD::BR) {
9183 SDValue FalseBB = User->getOperand(1);
9184 SDNode *NewBR =
9185 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9186 assert(NewBR == User);
9187 (void)NewBR;
9188 Dest = FalseBB;
9189
9190 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9191 Cond.getOperand(0), Cond.getOperand(1));
9192 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9193 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9194 Chain, Dest, CC, Cmp);
9195 CC = DAG.getConstant(X86::COND_P, MVT::i8);
9196 Cond = Cmp;
9197 addTest = false;
9198 }
9199 }
9200 } else if (Cond.getOpcode() == ISD::SETCC &&
9201 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
9202 // For FCMP_UNE, we can emit
9203 // two branches instead of an explicit AND instruction with a
9204 // separate test. However, we only do this if this block doesn't
9205 // have a fall-through edge, because this requires an explicit
9206 // jmp when the condition is false.
9207 if (Op.getNode()->hasOneUse()) {
9208 SDNode *User = *Op.getNode()->use_begin();
9209 // Look for an unconditional branch following this conditional branch.
9210 // We need this because we need to reverse the successors in order
9211 // to implement FCMP_UNE.
9212 if (User->getOpcode() == ISD::BR) {
9213 SDValue FalseBB = User->getOperand(1);
9214 SDNode *NewBR =
9215 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9216 assert(NewBR == User);
9217 (void)NewBR;
9218
9219 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9220 Cond.getOperand(0), Cond.getOperand(1));
9221 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9222 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9223 Chain, Dest, CC, Cmp);
9224 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
9225 Cond = Cmp;
9226 addTest = false;
9227 Dest = FalseBB;
9228 }
9229 }
Dan Gohman279c22e2008-10-21 03:29:32 +00009230 }
Evan Cheng0488db92007-09-25 01:57:46 +00009231 }
9232
9233 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00009234 // Look pass the truncate.
9235 if (Cond.getOpcode() == ISD::TRUNCATE)
9236 Cond = Cond.getOperand(0);
9237
9238 // We know the result of AND is compared against zero. Try to match
9239 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00009240 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00009241 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
9242 if (NewSetCC.getNode()) {
9243 CC = NewSetCC.getOperand(0);
9244 Cond = NewSetCC.getOperand(1);
9245 addTest = false;
9246 }
9247 }
9248 }
9249
9250 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009251 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00009252 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00009253 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00009254 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00009255 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00009256}
9257
Anton Korobeynikove060b532007-04-17 19:34:00 +00009258
9259// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
9260// Calls to _alloca is needed to probe the stack when allocating more than 4k
9261// bytes in one go. Touching the stack at 4K increments is necessary to ensure
9262// that the guard pages used by the OS virtual memory manager are allocated in
9263// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00009264SDValue
9265X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009266 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009267 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
9268 EnableSegmentedStacks) &&
9269 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00009270 "are being used");
9271 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009272 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009273
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009274 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00009275 SDValue Chain = Op.getOperand(0);
9276 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009277 // FIXME: Ensure alignment here
9278
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009279 bool Is64Bit = Subtarget->is64Bit();
9280 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009281
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009282 if (EnableSegmentedStacks) {
9283 MachineFunction &MF = DAG.getMachineFunction();
9284 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009285
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009286 if (Is64Bit) {
9287 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00009288 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009289 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009290
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009291 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
9292 I != E; I++)
9293 if (I->hasNestAttr())
9294 report_fatal_error("Cannot use segmented stacks with functions that "
9295 "have nested arguments.");
9296 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009297
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009298 const TargetRegisterClass *AddrRegClass =
9299 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
9300 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
9301 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
9302 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
9303 DAG.getRegister(Vreg, SPTy));
9304 SDValue Ops1[2] = { Value, Chain };
9305 return DAG.getMergeValues(Ops1, 2, dl);
9306 } else {
9307 SDValue Flag;
9308 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009309
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009310 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
9311 Flag = Chain.getValue(1);
9312 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009313
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009314 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
9315 Flag = Chain.getValue(1);
9316
9317 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
9318
9319 SDValue Ops1[2] = { Chain.getValue(0), Chain };
9320 return DAG.getMergeValues(Ops1, 2, dl);
9321 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009322}
9323
Dan Gohmand858e902010-04-17 15:26:15 +00009324SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00009325 MachineFunction &MF = DAG.getMachineFunction();
9326 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
9327
Dan Gohman69de1932008-02-06 22:27:42 +00009328 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00009329 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00009330
Anton Korobeynikove7beda12010-10-03 22:52:07 +00009331 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00009332 // vastart just stores the address of the VarArgsFrameIndex slot into the
9333 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00009334 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9335 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009336 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
9337 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009338 }
9339
9340 // __va_list_tag:
9341 // gp_offset (0 - 6 * 8)
9342 // fp_offset (48 - 48 + 8 * 16)
9343 // overflow_arg_area (point to parameters coming in memory).
9344 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00009345 SmallVector<SDValue, 8> MemOps;
9346 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00009347 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009348 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009349 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
9350 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009351 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009352 MemOps.push_back(Store);
9353
9354 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009355 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009356 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009357 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009358 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
9359 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009360 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009361 MemOps.push_back(Store);
9362
9363 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00009364 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009365 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00009366 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9367 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009368 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9369 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00009370 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009371 MemOps.push_back(Store);
9372
9373 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009374 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009375 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009376 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9377 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009378 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9379 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009380 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009381 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009382 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009383}
9384
Dan Gohmand858e902010-04-17 15:26:15 +00009385SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009386 assert(Subtarget->is64Bit() &&
9387 "LowerVAARG only handles 64-bit va_arg!");
9388 assert((Subtarget->isTargetLinux() ||
9389 Subtarget->isTargetDarwin()) &&
9390 "Unhandled target in LowerVAARG");
9391 assert(Op.getNode()->getNumOperands() == 4);
9392 SDValue Chain = Op.getOperand(0);
9393 SDValue SrcPtr = Op.getOperand(1);
9394 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9395 unsigned Align = Op.getConstantOperandVal(3);
9396 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009397
Dan Gohman320afb82010-10-12 18:00:49 +00009398 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009399 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009400 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9401 uint8_t ArgMode;
9402
9403 // Decide which area this value should be read from.
9404 // TODO: Implement the AMD64 ABI in its entirety. This simple
9405 // selection mechanism works only for the basic types.
9406 if (ArgVT == MVT::f80) {
9407 llvm_unreachable("va_arg for f80 not yet implemented");
9408 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9409 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9410 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9411 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9412 } else {
9413 llvm_unreachable("Unhandled argument type in LowerVAARG");
9414 }
9415
9416 if (ArgMode == 2) {
9417 // Sanity Check: Make sure using fp_offset makes sense.
Michael J. Spencer87b86652010-10-19 07:32:42 +00009418 assert(!UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009419 !(DAG.getMachineFunction()
9420 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Nate Begeman2ea8ee72010-12-10 00:26:57 +00009421 Subtarget->hasXMM());
Dan Gohman320afb82010-10-12 18:00:49 +00009422 }
9423
9424 // Insert VAARG_64 node into the DAG
9425 // VAARG_64 returns two values: Variable Argument Address, Chain
9426 SmallVector<SDValue, 11> InstOps;
9427 InstOps.push_back(Chain);
9428 InstOps.push_back(SrcPtr);
9429 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9430 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9431 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9432 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9433 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9434 VTs, &InstOps[0], InstOps.size(),
9435 MVT::i64,
9436 MachinePointerInfo(SV),
9437 /*Align=*/0,
9438 /*Volatile=*/false,
9439 /*ReadMem=*/true,
9440 /*WriteMem=*/true);
9441 Chain = VAARG.getValue(1);
9442
9443 // Load the next argument and return it
9444 return DAG.getLoad(ArgVT, dl,
9445 Chain,
9446 VAARG,
9447 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009448 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009449}
9450
Dan Gohmand858e902010-04-17 15:26:15 +00009451SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009452 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009453 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009454 SDValue Chain = Op.getOperand(0);
9455 SDValue DstPtr = Op.getOperand(1);
9456 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009457 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9458 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009459 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009460
Chris Lattnere72f2022010-09-21 05:40:29 +00009461 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009462 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009463 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009464 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009465}
9466
Dan Gohman475871a2008-07-27 21:46:04 +00009467SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009468X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009469 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009470 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009471 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009472 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009473 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009474 case Intrinsic::x86_sse_comieq_ss:
9475 case Intrinsic::x86_sse_comilt_ss:
9476 case Intrinsic::x86_sse_comile_ss:
9477 case Intrinsic::x86_sse_comigt_ss:
9478 case Intrinsic::x86_sse_comige_ss:
9479 case Intrinsic::x86_sse_comineq_ss:
9480 case Intrinsic::x86_sse_ucomieq_ss:
9481 case Intrinsic::x86_sse_ucomilt_ss:
9482 case Intrinsic::x86_sse_ucomile_ss:
9483 case Intrinsic::x86_sse_ucomigt_ss:
9484 case Intrinsic::x86_sse_ucomige_ss:
9485 case Intrinsic::x86_sse_ucomineq_ss:
9486 case Intrinsic::x86_sse2_comieq_sd:
9487 case Intrinsic::x86_sse2_comilt_sd:
9488 case Intrinsic::x86_sse2_comile_sd:
9489 case Intrinsic::x86_sse2_comigt_sd:
9490 case Intrinsic::x86_sse2_comige_sd:
9491 case Intrinsic::x86_sse2_comineq_sd:
9492 case Intrinsic::x86_sse2_ucomieq_sd:
9493 case Intrinsic::x86_sse2_ucomilt_sd:
9494 case Intrinsic::x86_sse2_ucomile_sd:
9495 case Intrinsic::x86_sse2_ucomigt_sd:
9496 case Intrinsic::x86_sse2_ucomige_sd:
9497 case Intrinsic::x86_sse2_ucomineq_sd: {
9498 unsigned Opc = 0;
9499 ISD::CondCode CC = ISD::SETCC_INVALID;
9500 switch (IntNo) {
9501 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009502 case Intrinsic::x86_sse_comieq_ss:
9503 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009504 Opc = X86ISD::COMI;
9505 CC = ISD::SETEQ;
9506 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009507 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009508 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009509 Opc = X86ISD::COMI;
9510 CC = ISD::SETLT;
9511 break;
9512 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009513 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009514 Opc = X86ISD::COMI;
9515 CC = ISD::SETLE;
9516 break;
9517 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009518 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009519 Opc = X86ISD::COMI;
9520 CC = ISD::SETGT;
9521 break;
9522 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009523 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009524 Opc = X86ISD::COMI;
9525 CC = ISD::SETGE;
9526 break;
9527 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009528 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009529 Opc = X86ISD::COMI;
9530 CC = ISD::SETNE;
9531 break;
9532 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009533 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009534 Opc = X86ISD::UCOMI;
9535 CC = ISD::SETEQ;
9536 break;
9537 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009538 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009539 Opc = X86ISD::UCOMI;
9540 CC = ISD::SETLT;
9541 break;
9542 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009543 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009544 Opc = X86ISD::UCOMI;
9545 CC = ISD::SETLE;
9546 break;
9547 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009548 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009549 Opc = X86ISD::UCOMI;
9550 CC = ISD::SETGT;
9551 break;
9552 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009553 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009554 Opc = X86ISD::UCOMI;
9555 CC = ISD::SETGE;
9556 break;
9557 case Intrinsic::x86_sse_ucomineq_ss:
9558 case Intrinsic::x86_sse2_ucomineq_sd:
9559 Opc = X86ISD::UCOMI;
9560 CC = ISD::SETNE;
9561 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009562 }
Evan Cheng734503b2006-09-11 02:19:56 +00009563
Dan Gohman475871a2008-07-27 21:46:04 +00009564 SDValue LHS = Op.getOperand(1);
9565 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009566 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009567 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009568 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9569 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9570 DAG.getConstant(X86CC, MVT::i8), Cond);
9571 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009572 }
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009573 // Arithmetic intrinsics.
9574 case Intrinsic::x86_sse3_hadd_ps:
9575 case Intrinsic::x86_sse3_hadd_pd:
9576 case Intrinsic::x86_avx_hadd_ps_256:
9577 case Intrinsic::x86_avx_hadd_pd_256:
9578 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9579 Op.getOperand(1), Op.getOperand(2));
9580 case Intrinsic::x86_sse3_hsub_ps:
9581 case Intrinsic::x86_sse3_hsub_pd:
9582 case Intrinsic::x86_avx_hsub_ps_256:
9583 case Intrinsic::x86_avx_hsub_pd_256:
9584 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9585 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009586 case Intrinsic::x86_avx2_psllv_d:
9587 case Intrinsic::x86_avx2_psllv_q:
9588 case Intrinsic::x86_avx2_psllv_d_256:
9589 case Intrinsic::x86_avx2_psllv_q_256:
9590 return DAG.getNode(ISD::SHL, dl, Op.getValueType(),
9591 Op.getOperand(1), Op.getOperand(2));
9592 case Intrinsic::x86_avx2_psrlv_d:
9593 case Intrinsic::x86_avx2_psrlv_q:
9594 case Intrinsic::x86_avx2_psrlv_d_256:
9595 case Intrinsic::x86_avx2_psrlv_q_256:
9596 return DAG.getNode(ISD::SRL, dl, Op.getValueType(),
9597 Op.getOperand(1), Op.getOperand(2));
9598 case Intrinsic::x86_avx2_psrav_d:
9599 case Intrinsic::x86_avx2_psrav_d_256:
9600 return DAG.getNode(ISD::SRA, dl, Op.getValueType(),
9601 Op.getOperand(1), Op.getOperand(2));
9602
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009603 // ptest and testp intrinsics. The intrinsic these come from are designed to
9604 // return an integer value, not just an instruction so lower it to the ptest
9605 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009606 case Intrinsic::x86_sse41_ptestz:
9607 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009608 case Intrinsic::x86_sse41_ptestnzc:
9609 case Intrinsic::x86_avx_ptestz_256:
9610 case Intrinsic::x86_avx_ptestc_256:
9611 case Intrinsic::x86_avx_ptestnzc_256:
9612 case Intrinsic::x86_avx_vtestz_ps:
9613 case Intrinsic::x86_avx_vtestc_ps:
9614 case Intrinsic::x86_avx_vtestnzc_ps:
9615 case Intrinsic::x86_avx_vtestz_pd:
9616 case Intrinsic::x86_avx_vtestc_pd:
9617 case Intrinsic::x86_avx_vtestnzc_pd:
9618 case Intrinsic::x86_avx_vtestz_ps_256:
9619 case Intrinsic::x86_avx_vtestc_ps_256:
9620 case Intrinsic::x86_avx_vtestnzc_ps_256:
9621 case Intrinsic::x86_avx_vtestz_pd_256:
9622 case Intrinsic::x86_avx_vtestc_pd_256:
9623 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9624 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009625 unsigned X86CC = 0;
9626 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009627 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009628 case Intrinsic::x86_avx_vtestz_ps:
9629 case Intrinsic::x86_avx_vtestz_pd:
9630 case Intrinsic::x86_avx_vtestz_ps_256:
9631 case Intrinsic::x86_avx_vtestz_pd_256:
9632 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009633 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009634 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009635 // ZF = 1
9636 X86CC = X86::COND_E;
9637 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009638 case Intrinsic::x86_avx_vtestc_ps:
9639 case Intrinsic::x86_avx_vtestc_pd:
9640 case Intrinsic::x86_avx_vtestc_ps_256:
9641 case Intrinsic::x86_avx_vtestc_pd_256:
9642 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009643 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009644 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009645 // CF = 1
9646 X86CC = X86::COND_B;
9647 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009648 case Intrinsic::x86_avx_vtestnzc_ps:
9649 case Intrinsic::x86_avx_vtestnzc_pd:
9650 case Intrinsic::x86_avx_vtestnzc_ps_256:
9651 case Intrinsic::x86_avx_vtestnzc_pd_256:
9652 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009653 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009654 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009655 // ZF and CF = 0
9656 X86CC = X86::COND_A;
9657 break;
9658 }
Eric Christopherfd179292009-08-27 18:07:15 +00009659
Eric Christopher71c67532009-07-29 00:28:05 +00009660 SDValue LHS = Op.getOperand(1);
9661 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009662 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9663 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009664 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9665 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9666 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009667 }
Evan Cheng5759f972008-05-04 09:15:50 +00009668
9669 // Fix vector shift instructions where the last operand is a non-immediate
9670 // i32 value.
Craig Topper7be5dfd2011-11-12 09:58:49 +00009671 case Intrinsic::x86_avx2_pslli_w:
9672 case Intrinsic::x86_avx2_pslli_d:
9673 case Intrinsic::x86_avx2_pslli_q:
9674 case Intrinsic::x86_avx2_psrli_w:
9675 case Intrinsic::x86_avx2_psrli_d:
9676 case Intrinsic::x86_avx2_psrli_q:
9677 case Intrinsic::x86_avx2_psrai_w:
9678 case Intrinsic::x86_avx2_psrai_d:
Evan Cheng5759f972008-05-04 09:15:50 +00009679 case Intrinsic::x86_sse2_pslli_w:
9680 case Intrinsic::x86_sse2_pslli_d:
9681 case Intrinsic::x86_sse2_pslli_q:
9682 case Intrinsic::x86_sse2_psrli_w:
9683 case Intrinsic::x86_sse2_psrli_d:
9684 case Intrinsic::x86_sse2_psrli_q:
9685 case Intrinsic::x86_sse2_psrai_w:
9686 case Intrinsic::x86_sse2_psrai_d:
9687 case Intrinsic::x86_mmx_pslli_w:
9688 case Intrinsic::x86_mmx_pslli_d:
9689 case Intrinsic::x86_mmx_pslli_q:
9690 case Intrinsic::x86_mmx_psrli_w:
9691 case Intrinsic::x86_mmx_psrli_d:
9692 case Intrinsic::x86_mmx_psrli_q:
9693 case Intrinsic::x86_mmx_psrai_w:
9694 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009695 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009696 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009697 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009698
9699 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00009700 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00009701 switch (IntNo) {
9702 case Intrinsic::x86_sse2_pslli_w:
9703 NewIntNo = Intrinsic::x86_sse2_psll_w;
9704 break;
9705 case Intrinsic::x86_sse2_pslli_d:
9706 NewIntNo = Intrinsic::x86_sse2_psll_d;
9707 break;
9708 case Intrinsic::x86_sse2_pslli_q:
9709 NewIntNo = Intrinsic::x86_sse2_psll_q;
9710 break;
9711 case Intrinsic::x86_sse2_psrli_w:
9712 NewIntNo = Intrinsic::x86_sse2_psrl_w;
9713 break;
9714 case Intrinsic::x86_sse2_psrli_d:
9715 NewIntNo = Intrinsic::x86_sse2_psrl_d;
9716 break;
9717 case Intrinsic::x86_sse2_psrli_q:
9718 NewIntNo = Intrinsic::x86_sse2_psrl_q;
9719 break;
9720 case Intrinsic::x86_sse2_psrai_w:
9721 NewIntNo = Intrinsic::x86_sse2_psra_w;
9722 break;
9723 case Intrinsic::x86_sse2_psrai_d:
9724 NewIntNo = Intrinsic::x86_sse2_psra_d;
9725 break;
Craig Topper7be5dfd2011-11-12 09:58:49 +00009726 case Intrinsic::x86_avx2_pslli_w:
9727 NewIntNo = Intrinsic::x86_avx2_psll_w;
9728 break;
9729 case Intrinsic::x86_avx2_pslli_d:
9730 NewIntNo = Intrinsic::x86_avx2_psll_d;
9731 break;
9732 case Intrinsic::x86_avx2_pslli_q:
9733 NewIntNo = Intrinsic::x86_avx2_psll_q;
9734 break;
9735 case Intrinsic::x86_avx2_psrli_w:
9736 NewIntNo = Intrinsic::x86_avx2_psrl_w;
9737 break;
9738 case Intrinsic::x86_avx2_psrli_d:
9739 NewIntNo = Intrinsic::x86_avx2_psrl_d;
9740 break;
9741 case Intrinsic::x86_avx2_psrli_q:
9742 NewIntNo = Intrinsic::x86_avx2_psrl_q;
9743 break;
9744 case Intrinsic::x86_avx2_psrai_w:
9745 NewIntNo = Intrinsic::x86_avx2_psra_w;
9746 break;
9747 case Intrinsic::x86_avx2_psrai_d:
9748 NewIntNo = Intrinsic::x86_avx2_psra_d;
9749 break;
Evan Cheng5759f972008-05-04 09:15:50 +00009750 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00009751 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00009752 switch (IntNo) {
9753 case Intrinsic::x86_mmx_pslli_w:
9754 NewIntNo = Intrinsic::x86_mmx_psll_w;
9755 break;
9756 case Intrinsic::x86_mmx_pslli_d:
9757 NewIntNo = Intrinsic::x86_mmx_psll_d;
9758 break;
9759 case Intrinsic::x86_mmx_pslli_q:
9760 NewIntNo = Intrinsic::x86_mmx_psll_q;
9761 break;
9762 case Intrinsic::x86_mmx_psrli_w:
9763 NewIntNo = Intrinsic::x86_mmx_psrl_w;
9764 break;
9765 case Intrinsic::x86_mmx_psrli_d:
9766 NewIntNo = Intrinsic::x86_mmx_psrl_d;
9767 break;
9768 case Intrinsic::x86_mmx_psrli_q:
9769 NewIntNo = Intrinsic::x86_mmx_psrl_q;
9770 break;
9771 case Intrinsic::x86_mmx_psrai_w:
9772 NewIntNo = Intrinsic::x86_mmx_psra_w;
9773 break;
9774 case Intrinsic::x86_mmx_psrai_d:
9775 NewIntNo = Intrinsic::x86_mmx_psra_d;
9776 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00009777 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009778 }
9779 break;
9780 }
9781 }
Mon P Wangefa42202009-09-03 19:56:25 +00009782
9783 // The vector shift intrinsics with scalars uses 32b shift amounts but
9784 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9785 // to be zero.
9786 SDValue ShOps[4];
9787 ShOps[0] = ShAmt;
9788 ShOps[1] = DAG.getConstant(0, MVT::i32);
9789 if (ShAmtVT == MVT::v4i32) {
9790 ShOps[2] = DAG.getUNDEF(MVT::i32);
9791 ShOps[3] = DAG.getUNDEF(MVT::i32);
9792 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
9793 } else {
9794 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
Dale Johannesen0488fb62010-09-30 23:57:10 +00009795// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009796 }
9797
Owen Andersone50ed302009-08-10 22:56:29 +00009798 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009799 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009800 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009801 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009802 Op.getOperand(1), ShAmt);
9803 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009804 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009805}
Evan Cheng72261582005-12-20 06:22:03 +00009806
Dan Gohmand858e902010-04-17 15:26:15 +00009807SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9808 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009809 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9810 MFI->setReturnAddressIsTaken(true);
9811
Bill Wendling64e87322009-01-16 19:25:27 +00009812 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009813 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009814
9815 if (Depth > 0) {
9816 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9817 SDValue Offset =
9818 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009819 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009820 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009821 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009822 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009823 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009824 }
9825
9826 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009827 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009828 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009829 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009830}
9831
Dan Gohmand858e902010-04-17 15:26:15 +00009832SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009833 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9834 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009835
Owen Andersone50ed302009-08-10 22:56:29 +00009836 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009837 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009838 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9839 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009840 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009841 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009842 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9843 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009844 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009845 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009846}
9847
Dan Gohman475871a2008-07-27 21:46:04 +00009848SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009849 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009850 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009851}
9852
Dan Gohmand858e902010-04-17 15:26:15 +00009853SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009854 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00009855 SDValue Chain = Op.getOperand(0);
9856 SDValue Offset = Op.getOperand(1);
9857 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009858 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009859
Dan Gohmand8816272010-08-11 18:14:00 +00009860 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9861 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9862 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009863 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009864
Dan Gohmand8816272010-08-11 18:14:00 +00009865 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9866 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009867 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009868 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9869 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009870 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009871 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009872
Dale Johannesene4d209d2009-02-03 20:21:25 +00009873 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009874 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009875 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009876}
9877
Duncan Sands4a544a72011-09-06 13:37:06 +00009878SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
9879 SelectionDAG &DAG) const {
9880 return Op.getOperand(0);
9881}
9882
9883SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
9884 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009885 SDValue Root = Op.getOperand(0);
9886 SDValue Trmp = Op.getOperand(1); // trampoline
9887 SDValue FPtr = Op.getOperand(2); // nested function
9888 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009889 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009890
Dan Gohman69de1932008-02-06 22:27:42 +00009891 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009892
9893 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00009894 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00009895
9896 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00009897 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
9898 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00009899
Evan Cheng0e6a0522011-07-18 20:57:22 +00009900 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
9901 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00009902
9903 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
9904
9905 // Load the pointer to the nested function into R11.
9906 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00009907 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00009908 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009909 Addr, MachinePointerInfo(TrmpAddr),
9910 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009911
Owen Anderson825b72b2009-08-11 20:47:22 +00009912 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9913 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009914 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
9915 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00009916 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009917
9918 // Load the 'nest' parameter value into R10.
9919 // R10 is specified in X86CallingConv.td
9920 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00009921 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9922 DAG.getConstant(10, MVT::i64));
9923 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009924 Addr, MachinePointerInfo(TrmpAddr, 10),
9925 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009926
Owen Anderson825b72b2009-08-11 20:47:22 +00009927 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9928 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009929 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
9930 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00009931 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009932
9933 // Jump to the nested function.
9934 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00009935 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9936 DAG.getConstant(20, MVT::i64));
9937 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009938 Addr, MachinePointerInfo(TrmpAddr, 20),
9939 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009940
9941 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00009942 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9943 DAG.getConstant(22, MVT::i64));
9944 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009945 MachinePointerInfo(TrmpAddr, 22),
9946 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009947
Duncan Sands4a544a72011-09-06 13:37:06 +00009948 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009949 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00009950 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00009951 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00009952 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00009953 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009954
9955 switch (CC) {
9956 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009957 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009958 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009959 case CallingConv::X86_StdCall: {
9960 // Pass 'nest' parameter in ECX.
9961 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009962 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009963
9964 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009965 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00009966 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009967
Chris Lattner58d74912008-03-12 17:45:29 +00009968 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00009969 unsigned InRegCount = 0;
9970 unsigned Idx = 1;
9971
9972 for (FunctionType::param_iterator I = FTy->param_begin(),
9973 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00009974 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00009975 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009976 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009977
9978 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00009979 report_fatal_error("Nest register in use - reduce number of inreg"
9980 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009981 }
9982 }
9983 break;
9984 }
9985 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00009986 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00009987 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009988 // Pass 'nest' parameter in EAX.
9989 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009990 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009991 break;
9992 }
9993
Dan Gohman475871a2008-07-27 21:46:04 +00009994 SDValue OutChains[4];
9995 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009996
Owen Anderson825b72b2009-08-11 20:47:22 +00009997 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9998 DAG.getConstant(10, MVT::i32));
9999 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010000
Chris Lattnera62fe662010-02-05 19:20:30 +000010001 // This is storing the opcode for MOV32ri.
10002 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +000010003 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +000010004 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +000010005 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010006 Trmp, MachinePointerInfo(TrmpAddr),
10007 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010008
Owen Anderson825b72b2009-08-11 20:47:22 +000010009 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10010 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010011 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
10012 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +000010013 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010014
Chris Lattnera62fe662010-02-05 19:20:30 +000010015 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +000010016 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10017 DAG.getConstant(5, MVT::i32));
10018 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000010019 MachinePointerInfo(TrmpAddr, 5),
10020 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010021
Owen Anderson825b72b2009-08-11 20:47:22 +000010022 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10023 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010024 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
10025 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +000010026 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010027
Duncan Sands4a544a72011-09-06 13:37:06 +000010028 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010029 }
10030}
10031
Dan Gohmand858e902010-04-17 15:26:15 +000010032SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
10033 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010034 /*
10035 The rounding mode is in bits 11:10 of FPSR, and has the following
10036 settings:
10037 00 Round to nearest
10038 01 Round to -inf
10039 10 Round to +inf
10040 11 Round to 0
10041
10042 FLT_ROUNDS, on the other hand, expects the following:
10043 -1 Undefined
10044 0 Round to 0
10045 1 Round to nearest
10046 2 Round to +inf
10047 3 Round to -inf
10048
10049 To perform the conversion, we do:
10050 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
10051 */
10052
10053 MachineFunction &MF = DAG.getMachineFunction();
10054 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000010055 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010056 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +000010057 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +000010058 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010059
10060 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +000010061 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +000010062 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010063
Michael J. Spencerec38de22010-10-10 22:04:20 +000010064
Chris Lattner2156b792010-09-22 01:11:26 +000010065 MachineMemOperand *MMO =
10066 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
10067 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010068
Chris Lattner2156b792010-09-22 01:11:26 +000010069 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
10070 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
10071 DAG.getVTList(MVT::Other),
10072 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010073
10074 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +000010075 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000010076 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010077
10078 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +000010079 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +000010080 DAG.getNode(ISD::SRL, DL, MVT::i16,
10081 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010082 CWD, DAG.getConstant(0x800, MVT::i16)),
10083 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +000010084 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +000010085 DAG.getNode(ISD::SRL, DL, MVT::i16,
10086 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010087 CWD, DAG.getConstant(0x400, MVT::i16)),
10088 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010089
Dan Gohman475871a2008-07-27 21:46:04 +000010090 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +000010091 DAG.getNode(ISD::AND, DL, MVT::i16,
10092 DAG.getNode(ISD::ADD, DL, MVT::i16,
10093 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +000010094 DAG.getConstant(1, MVT::i16)),
10095 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010096
10097
Duncan Sands83ec4b62008-06-06 12:08:01 +000010098 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +000010099 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010100}
10101
Dan Gohmand858e902010-04-17 15:26:15 +000010102SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010103 EVT VT = Op.getValueType();
10104 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010105 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010106 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010107
10108 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010109 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +000010110 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +000010111 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +000010112 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010113 }
Evan Cheng18efe262007-12-14 02:13:44 +000010114
Evan Cheng152804e2007-12-14 08:30:15 +000010115 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010116 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010117 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010118
10119 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010120 SDValue Ops[] = {
10121 Op,
10122 DAG.getConstant(NumBits+NumBits-1, OpVT),
10123 DAG.getConstant(X86::COND_E, MVT::i8),
10124 Op.getValue(1)
10125 };
10126 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +000010127
10128 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +000010129 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +000010130
Owen Anderson825b72b2009-08-11 20:47:22 +000010131 if (VT == MVT::i8)
10132 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010133 return Op;
10134}
10135
Dan Gohmand858e902010-04-17 15:26:15 +000010136SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010137 EVT VT = Op.getValueType();
10138 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010139 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010140 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010141
10142 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010143 if (VT == MVT::i8) {
10144 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +000010145 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010146 }
Evan Cheng152804e2007-12-14 08:30:15 +000010147
10148 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010149 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010150 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010151
10152 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010153 SDValue Ops[] = {
10154 Op,
10155 DAG.getConstant(NumBits, OpVT),
10156 DAG.getConstant(X86::COND_E, MVT::i8),
10157 Op.getValue(1)
10158 };
10159 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +000010160
Owen Anderson825b72b2009-08-11 20:47:22 +000010161 if (VT == MVT::i8)
10162 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010163 return Op;
10164}
10165
Craig Topper13894fa2011-08-24 06:14:18 +000010166// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
10167// ones, and then concatenate the result back.
10168static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000010169 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +000010170
10171 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
10172 "Unsupported value type for operation");
10173
10174 int NumElems = VT.getVectorNumElements();
10175 DebugLoc dl = Op.getDebugLoc();
10176 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10177 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
10178
10179 // Extract the LHS vectors
10180 SDValue LHS = Op.getOperand(0);
10181 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10182 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
10183
10184 // Extract the RHS vectors
10185 SDValue RHS = Op.getOperand(1);
10186 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
10187 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
10188
10189 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10190 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10191
10192 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
10193 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
10194 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
10195}
10196
10197SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
10198 assert(Op.getValueType().getSizeInBits() == 256 &&
10199 Op.getValueType().isInteger() &&
10200 "Only handle AVX 256-bit vector integer operation");
10201 return Lower256IntArith(Op, DAG);
10202}
10203
10204SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
10205 assert(Op.getValueType().getSizeInBits() == 256 &&
10206 Op.getValueType().isInteger() &&
10207 "Only handle AVX 256-bit vector integer operation");
10208 return Lower256IntArith(Op, DAG);
10209}
10210
10211SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
10212 EVT VT = Op.getValueType();
10213
10214 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topperaaa643c2011-11-09 07:28:55 +000010215 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +000010216 return Lower256IntArith(Op, DAG);
10217
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010218 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +000010219
Craig Topperaaa643c2011-11-09 07:28:55 +000010220 SDValue A = Op.getOperand(0);
10221 SDValue B = Op.getOperand(1);
10222
10223 if (VT == MVT::v4i64) {
10224 assert(Subtarget->hasAVX2() && "Lowering v4i64 multiply requires AVX2");
10225
10226 // ulong2 Ahi = __builtin_ia32_psrlqi256( a, 32);
10227 // ulong2 Bhi = __builtin_ia32_psrlqi256( b, 32);
10228 // ulong2 AloBlo = __builtin_ia32_pmuludq256( a, b );
10229 // ulong2 AloBhi = __builtin_ia32_pmuludq256( a, Bhi );
10230 // ulong2 AhiBlo = __builtin_ia32_pmuludq256( Ahi, b );
10231 //
10232 // AloBhi = __builtin_ia32_psllqi256( AloBhi, 32 );
10233 // AhiBlo = __builtin_ia32_psllqi256( AhiBlo, 32 );
10234 // return AloBlo + AloBhi + AhiBlo;
10235
10236 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10237 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
10238 A, DAG.getConstant(32, MVT::i32));
10239 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10240 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
10241 B, DAG.getConstant(32, MVT::i32));
10242 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10243 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
10244 A, B);
10245 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10246 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
10247 A, Bhi);
10248 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10249 DAG.getConstant(Intrinsic::x86_avx2_pmulu_dq, MVT::i32),
10250 Ahi, B);
10251 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10252 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
10253 AloBhi, DAG.getConstant(32, MVT::i32));
10254 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10255 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
10256 AhiBlo, DAG.getConstant(32, MVT::i32));
10257 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
10258 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
10259 return Res;
10260 }
10261
10262 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
10263
Mon P Wangaf9b9522008-12-18 21:42:19 +000010264 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
10265 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
10266 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
10267 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
10268 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
10269 //
10270 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
10271 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
10272 // return AloBlo + AloBhi + AhiBlo;
10273
Dale Johannesene4d209d2009-02-03 20:21:25 +000010274 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010275 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
10276 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010277 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010278 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
10279 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010280 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010281 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010282 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010283 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010284 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010285 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010286 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010287 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +000010288 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010289 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010290 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
10291 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010292 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000010293 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
10294 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010295 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
10296 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010297 return Res;
10298}
10299
Nadav Rotem43012222011-05-11 08:12:09 +000010300SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
10301
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010302 EVT VT = Op.getValueType();
10303 DebugLoc dl = Op.getDebugLoc();
10304 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000010305 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010306 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010307
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010308 if (!Subtarget->hasXMMInt())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000010309 return SDValue();
10310
Nadav Rotem43012222011-05-11 08:12:09 +000010311 // Optimize shl/srl/sra with constant shift amount.
10312 if (isSplatVector(Amt.getNode())) {
10313 SDValue SclrAmt = Amt->getOperand(0);
10314 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10315 uint64_t ShiftAmt = C->getZExtValue();
10316
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010317 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SHL) {
10318 // Make a large shift.
10319 SDValue SHL =
10320 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10321 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10322 R, DAG.getConstant(ShiftAmt, MVT::i32));
10323 // Zero out the rightmost bits.
10324 SmallVector<SDValue, 16> V(16, DAG.getConstant(uint8_t(-1U << ShiftAmt),
10325 MVT::i8));
10326 return DAG.getNode(ISD::AND, dl, VT, SHL,
10327 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10328 }
10329
Nadav Rotem43012222011-05-11 08:12:09 +000010330 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SHL)
10331 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10332 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
10333 R, DAG.getConstant(ShiftAmt, MVT::i32));
10334
10335 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SHL)
10336 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10337 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
10338 R, DAG.getConstant(ShiftAmt, MVT::i32));
10339
10340 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SHL)
10341 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10342 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10343 R, DAG.getConstant(ShiftAmt, MVT::i32));
10344
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010345 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SRL) {
10346 // Make a large shift.
10347 SDValue SRL =
10348 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10349 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
10350 R, DAG.getConstant(ShiftAmt, MVT::i32));
10351 // Zero out the leftmost bits.
10352 SmallVector<SDValue, 16> V(16, DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10353 MVT::i8));
10354 return DAG.getNode(ISD::AND, dl, VT, SRL,
10355 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10356 }
10357
Nadav Rotem43012222011-05-11 08:12:09 +000010358 if (VT == MVT::v2i64 && Op.getOpcode() == ISD::SRL)
10359 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10360 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
10361 R, DAG.getConstant(ShiftAmt, MVT::i32));
10362
10363 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRL)
10364 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10365 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
10366 R, DAG.getConstant(ShiftAmt, MVT::i32));
10367
10368 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRL)
10369 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10370 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
10371 R, DAG.getConstant(ShiftAmt, MVT::i32));
10372
10373 if (VT == MVT::v4i32 && Op.getOpcode() == ISD::SRA)
10374 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10375 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
10376 R, DAG.getConstant(ShiftAmt, MVT::i32));
10377
10378 if (VT == MVT::v8i16 && Op.getOpcode() == ISD::SRA)
10379 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10380 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
10381 R, DAG.getConstant(ShiftAmt, MVT::i32));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010382
10383 if (VT == MVT::v16i8 && Op.getOpcode() == ISD::SRA) {
10384 if (ShiftAmt == 7) {
10385 // R s>> 7 === R s< 0
10386 SDValue Zeros = getZeroVector(VT, true /* HasXMMInt */, DAG, dl);
10387 return DAG.getNode(X86ISD::PCMPGTB, dl, VT, Zeros, R);
10388 }
10389
10390 // R s>> a === ((R u>> a) ^ m) - m
10391 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10392 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10393 MVT::i8));
10394 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10395 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10396 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10397 return Res;
10398 }
Craig Topper46154eb2011-11-11 07:39:23 +000010399
Craig Topper0d86d462011-11-20 00:12:05 +000010400 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
10401 if (Op.getOpcode() == ISD::SHL) {
10402 // Make a large shift.
10403 SDValue SHL =
10404 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10405 DAG.getConstant(Intrinsic::x86_avx2_pslli_w, MVT::i32),
10406 R, DAG.getConstant(ShiftAmt, MVT::i32));
10407 // Zero out the rightmost bits.
10408 SmallVector<SDValue, 32> V(32, DAG.getConstant(uint8_t(-1U << ShiftAmt),
10409 MVT::i8));
10410 return DAG.getNode(ISD::AND, dl, VT, SHL,
10411 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000010412 }
Craig Topper0d86d462011-11-20 00:12:05 +000010413 if (Op.getOpcode() == ISD::SRL) {
10414 // Make a large shift.
10415 SDValue SRL =
10416 DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10417 DAG.getConstant(Intrinsic::x86_avx2_psrli_w, MVT::i32),
10418 R, DAG.getConstant(ShiftAmt, MVT::i32));
10419 // Zero out the leftmost bits.
10420 SmallVector<SDValue, 32> V(32, DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10421 MVT::i8));
10422 return DAG.getNode(ISD::AND, dl, VT, SRL,
10423 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10424 }
10425 if (Op.getOpcode() == ISD::SRA) {
10426 if (ShiftAmt == 7) {
10427 // R s>> 7 === R s< 0
10428 SDValue Zeros = getZeroVector(VT, true /* HasXMMInt */, DAG, dl);
10429 return DAG.getNode(X86ISD::PCMPGTB, dl, VT, Zeros, R);
10430 }
10431
10432 // R s>> a === ((R u>> a) ^ m) - m
10433 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10434 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
10435 MVT::i8));
10436 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
10437 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10438 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10439 return Res;
10440 }
10441 }
Nadav Rotem43012222011-05-11 08:12:09 +000010442 }
10443 }
10444
10445 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010446 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Nate Begeman51409212010-07-28 00:21:48 +000010447 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10448 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
10449 Op.getOperand(1), DAG.getConstant(23, MVT::i32));
10450
10451 ConstantInt *CI = ConstantInt::get(*Context, APInt(32, 0x3f800000U));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010452
Nate Begeman51409212010-07-28 00:21:48 +000010453 std::vector<Constant*> CV(4, CI);
10454 Constant *C = ConstantVector::get(CV);
10455 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10456 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010457 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010458 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010459
10460 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010461 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010462 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10463 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10464 }
Nadav Rotem43012222011-05-11 08:12:09 +000010465 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Nate Begeman51409212010-07-28 00:21:48 +000010466 // a = a << 5;
10467 Op = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10468 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
10469 Op.getOperand(1), DAG.getConstant(5, MVT::i32));
10470
10471 ConstantInt *CM1 = ConstantInt::get(*Context, APInt(8, 15));
10472 ConstantInt *CM2 = ConstantInt::get(*Context, APInt(8, 63));
10473
10474 std::vector<Constant*> CVM1(16, CM1);
10475 std::vector<Constant*> CVM2(16, CM2);
10476 Constant *C = ConstantVector::get(CVM1);
10477 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10478 SDValue M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010479 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010480 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010481
10482 // r = pblendv(r, psllw(r & (char16)15, 4), a);
10483 M = DAG.getNode(ISD::AND, dl, VT, R, M);
10484 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10485 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
10486 DAG.getConstant(4, MVT::i32));
Nadav Rotemfbad25e2011-09-11 15:02:23 +000010487 R = DAG.getNode(ISD::VSELECT, dl, VT, Op, R, M);
Nate Begeman51409212010-07-28 00:21:48 +000010488 // a += a
10489 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010490
Nate Begeman51409212010-07-28 00:21:48 +000010491 C = ConstantVector::get(CVM2);
10492 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10493 M = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010494 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010495 false, false, false, 16);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010496
Nate Begeman51409212010-07-28 00:21:48 +000010497 // r = pblendv(r, psllw(r & (char16)63, 2), a);
10498 M = DAG.getNode(ISD::AND, dl, VT, R, M);
10499 M = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10500 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32), M,
10501 DAG.getConstant(2, MVT::i32));
Nadav Rotemfbad25e2011-09-11 15:02:23 +000010502 R = DAG.getNode(ISD::VSELECT, dl, VT, Op, R, M);
Nate Begeman51409212010-07-28 00:21:48 +000010503 // a += a
10504 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010505
Nate Begeman51409212010-07-28 00:21:48 +000010506 // return pblendv(r, r+r, a);
Nadav Rotemfbad25e2011-09-11 15:02:23 +000010507 R = DAG.getNode(ISD::VSELECT, dl, VT, Op,
10508 R, DAG.getNode(ISD::ADD, dl, VT, R, R));
Nate Begeman51409212010-07-28 00:21:48 +000010509 return R;
10510 }
Craig Topper46154eb2011-11-11 07:39:23 +000010511
10512 // Decompose 256-bit shifts into smaller 128-bit shifts.
10513 if (VT.getSizeInBits() == 256) {
10514 int NumElems = VT.getVectorNumElements();
10515 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10516 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10517
10518 // Extract the two vectors
10519 SDValue V1 = Extract128BitVector(R, DAG.getConstant(0, MVT::i32), DAG, dl);
10520 SDValue V2 = Extract128BitVector(R, DAG.getConstant(NumElems/2, MVT::i32),
10521 DAG, dl);
10522
10523 // Recreate the shift amount vectors
10524 SDValue Amt1, Amt2;
10525 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10526 // Constant shift amount
10527 SmallVector<SDValue, 4> Amt1Csts;
10528 SmallVector<SDValue, 4> Amt2Csts;
10529 for (int i = 0; i < NumElems/2; ++i)
10530 Amt1Csts.push_back(Amt->getOperand(i));
10531 for (int i = NumElems/2; i < NumElems; ++i)
10532 Amt2Csts.push_back(Amt->getOperand(i));
10533
10534 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10535 &Amt1Csts[0], NumElems/2);
10536 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10537 &Amt2Csts[0], NumElems/2);
10538 } else {
10539 // Variable shift amount
10540 Amt1 = Extract128BitVector(Amt, DAG.getConstant(0, MVT::i32), DAG, dl);
10541 Amt2 = Extract128BitVector(Amt, DAG.getConstant(NumElems/2, MVT::i32),
10542 DAG, dl);
10543 }
10544
10545 // Issue new vector shifts for the smaller types
10546 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10547 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10548
10549 // Concatenate the result back
10550 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10551 }
10552
Nate Begeman51409212010-07-28 00:21:48 +000010553 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010554}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010555
Dan Gohmand858e902010-04-17 15:26:15 +000010556SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010557 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10558 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010559 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10560 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010561 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010562 SDValue LHS = N->getOperand(0);
10563 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010564 unsigned BaseOp = 0;
10565 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010566 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010567 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010568 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010569 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010570 // A subtract of one will be selected as a INC. Note that INC doesn't
10571 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010572 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10573 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010574 BaseOp = X86ISD::INC;
10575 Cond = X86::COND_O;
10576 break;
10577 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010578 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010579 Cond = X86::COND_O;
10580 break;
10581 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010582 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010583 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010584 break;
10585 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010586 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10587 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010588 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10589 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010590 BaseOp = X86ISD::DEC;
10591 Cond = X86::COND_O;
10592 break;
10593 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010594 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010595 Cond = X86::COND_O;
10596 break;
10597 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010598 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010599 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010600 break;
10601 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010602 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010603 Cond = X86::COND_O;
10604 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010605 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10606 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10607 MVT::i32);
10608 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010609
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010610 SDValue SetCC =
10611 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10612 DAG.getConstant(X86::COND_O, MVT::i32),
10613 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010614
Dan Gohman6e5fda22011-07-22 18:45:15 +000010615 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010616 }
Bill Wendling74c37652008-12-09 22:08:41 +000010617 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010618
Bill Wendling61edeb52008-12-02 01:06:39 +000010619 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010620 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010621 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010622
Bill Wendling61edeb52008-12-02 01:06:39 +000010623 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010624 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10625 DAG.getConstant(Cond, MVT::i32),
10626 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010627
Dan Gohman6e5fda22011-07-22 18:45:15 +000010628 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010629}
10630
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010631SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op, SelectionDAG &DAG) const{
10632 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000010633 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
10634 EVT VT = Op.getValueType();
10635
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010636 if (Subtarget->hasXMMInt() && VT.isVector()) {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010637 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10638 ExtraVT.getScalarType().getSizeInBits();
10639 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10640
10641 unsigned SHLIntrinsicsID = 0;
10642 unsigned SRAIntrinsicsID = 0;
10643 switch (VT.getSimpleVT().SimpleTy) {
10644 default:
10645 return SDValue();
Craig Toppera124f942011-11-21 01:12:36 +000010646 case MVT::v4i32:
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010647 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_d;
10648 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_d;
10649 break;
Craig Toppera124f942011-11-21 01:12:36 +000010650 case MVT::v8i16:
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010651 SHLIntrinsicsID = Intrinsic::x86_sse2_pslli_w;
10652 SRAIntrinsicsID = Intrinsic::x86_sse2_psrai_w;
10653 break;
Craig Toppera124f942011-11-21 01:12:36 +000010654 case MVT::v8i32:
10655 case MVT::v16i16:
10656 if (!Subtarget->hasAVX())
10657 return SDValue();
10658 if (!Subtarget->hasAVX2()) {
10659 // needs to be split
10660 int NumElems = VT.getVectorNumElements();
10661 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10662 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
10663
10664 // Extract the LHS vectors
10665 SDValue LHS = Op.getOperand(0);
10666 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10667 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
10668
10669 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10670 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10671
10672 EVT ExtraEltVT = ExtraVT.getVectorElementType();
10673 int ExtraNumElems = ExtraVT.getVectorNumElements();
10674 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
10675 ExtraNumElems/2);
10676 SDValue Extra = DAG.getValueType(ExtraVT);
10677
10678 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
10679 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
10680
10681 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);;
10682 }
10683 if (VT == MVT::v8i32) {
10684 SHLIntrinsicsID = Intrinsic::x86_avx2_pslli_d;
10685 SRAIntrinsicsID = Intrinsic::x86_avx2_psrai_d;
10686 } else {
10687 SHLIntrinsicsID = Intrinsic::x86_avx2_pslli_w;
10688 SRAIntrinsicsID = Intrinsic::x86_avx2_psrai_w;
10689 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010690 }
10691
10692 SDValue Tmp1 = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10693 DAG.getConstant(SHLIntrinsicsID, MVT::i32),
Craig Toppera124f942011-11-21 01:12:36 +000010694 Op.getOperand(0), ShAmt);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010695
Nadav Rotema7934dd2011-10-10 19:31:45 +000010696 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
10697 DAG.getConstant(SRAIntrinsicsID, MVT::i32),
10698 Tmp1, ShAmt);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010699 }
10700
10701 return SDValue();
10702}
10703
10704
Eric Christopher9a9d2752010-07-22 02:48:34 +000010705SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10706 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010707
Eric Christopher77ed1352011-07-08 00:04:56 +000010708 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10709 // There isn't any reason to disable it if the target processor supports it.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010710 if (!Subtarget->hasXMMInt() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010711 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010712 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010713 SDValue Ops[] = {
10714 DAG.getRegister(X86::ESP, MVT::i32), // Base
10715 DAG.getTargetConstant(1, MVT::i8), // Scale
10716 DAG.getRegister(0, MVT::i32), // Index
10717 DAG.getTargetConstant(0, MVT::i32), // Disp
10718 DAG.getRegister(0, MVT::i32), // Segment.
10719 Zero,
10720 Chain
10721 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010722 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010723 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10724 array_lengthof(Ops));
10725 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010726 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010727
Eric Christopher9a9d2752010-07-22 02:48:34 +000010728 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010729 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010730 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010731
Chris Lattner132929a2010-08-14 17:26:09 +000010732 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10733 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10734 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10735 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010736
Chris Lattner132929a2010-08-14 17:26:09 +000010737 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10738 if (!Op1 && !Op2 && !Op3 && Op4)
10739 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010740
Chris Lattner132929a2010-08-14 17:26:09 +000010741 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10742 if (Op1 && !Op2 && !Op3 && !Op4)
10743 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010744
10745 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010746 // (MFENCE)>;
10747 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010748}
10749
Eli Friedman14648462011-07-27 22:21:52 +000010750SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10751 SelectionDAG &DAG) const {
10752 DebugLoc dl = Op.getDebugLoc();
10753 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10754 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10755 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10756 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10757
10758 // The only fence that needs an instruction is a sequentially-consistent
10759 // cross-thread fence.
10760 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10761 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10762 // no-sse2). There isn't any reason to disable it if the target processor
10763 // supports it.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010764 if (Subtarget->hasXMMInt() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010765 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10766
10767 SDValue Chain = Op.getOperand(0);
10768 SDValue Zero = DAG.getConstant(0, MVT::i32);
10769 SDValue Ops[] = {
10770 DAG.getRegister(X86::ESP, MVT::i32), // Base
10771 DAG.getTargetConstant(1, MVT::i8), // Scale
10772 DAG.getRegister(0, MVT::i32), // Index
10773 DAG.getTargetConstant(0, MVT::i32), // Disp
10774 DAG.getRegister(0, MVT::i32), // Segment.
10775 Zero,
10776 Chain
10777 };
10778 SDNode *Res =
10779 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10780 array_lengthof(Ops));
10781 return SDValue(Res, 0);
10782 }
10783
10784 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10785 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10786}
10787
10788
Dan Gohmand858e902010-04-17 15:26:15 +000010789SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010790 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010791 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010792 unsigned Reg = 0;
10793 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010794 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +000010795 default:
10796 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010797 case MVT::i8: Reg = X86::AL; size = 1; break;
10798 case MVT::i16: Reg = X86::AX; size = 2; break;
10799 case MVT::i32: Reg = X86::EAX; size = 4; break;
10800 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010801 assert(Subtarget->is64Bit() && "Node not type legal!");
10802 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010803 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010804 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010805 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010806 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010807 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010808 Op.getOperand(1),
10809 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010810 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010811 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010812 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010813 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10814 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10815 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010816 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010817 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010818 return cpOut;
10819}
10820
Duncan Sands1607f052008-12-01 11:39:25 +000010821SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010822 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010823 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010824 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010825 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010826 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010827 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010828 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10829 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010830 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010831 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10832 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010833 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010834 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010835 rdx.getValue(1)
10836 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010837 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010838}
10839
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010840SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010841 SelectionDAG &DAG) const {
10842 EVT SrcVT = Op.getOperand(0).getValueType();
10843 EVT DstVT = Op.getValueType();
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000010844 assert(Subtarget->is64Bit() && !Subtarget->hasXMMInt() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010845 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010846 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010847 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010848 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010849 // i64 <=> MMX conversions are Legal.
10850 if (SrcVT==MVT::i64 && DstVT.isVector())
10851 return Op;
10852 if (DstVT==MVT::i64 && SrcVT.isVector())
10853 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010854 // MMX <=> MMX conversions are Legal.
10855 if (SrcVT.isVector() && DstVT.isVector())
10856 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010857 // All other conversions need to be expanded.
10858 return SDValue();
10859}
Chris Lattner5b856542010-12-20 00:59:46 +000010860
Dan Gohmand858e902010-04-17 15:26:15 +000010861SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010862 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010863 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010864 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010865 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010866 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010867 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010868 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010869 Node->getOperand(0),
10870 Node->getOperand(1), negOp,
10871 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010872 cast<AtomicSDNode>(Node)->getAlignment(),
10873 cast<AtomicSDNode>(Node)->getOrdering(),
10874 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010875}
10876
Eli Friedman327236c2011-08-24 20:50:09 +000010877static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10878 SDNode *Node = Op.getNode();
10879 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010880 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010881
10882 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010883 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10884 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10885 // (The only way to get a 16-byte store is cmpxchg16b)
10886 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10887 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10888 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010889 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10890 cast<AtomicSDNode>(Node)->getMemoryVT(),
10891 Node->getOperand(0),
10892 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010893 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010894 cast<AtomicSDNode>(Node)->getOrdering(),
10895 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010896 return Swap.getValue(1);
10897 }
10898 // Other atomic stores have a simple pattern.
10899 return Op;
10900}
10901
Chris Lattner5b856542010-12-20 00:59:46 +000010902static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10903 EVT VT = Op.getNode()->getValueType(0);
10904
10905 // Let legalize expand this if it isn't a legal type yet.
10906 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10907 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010908
Chris Lattner5b856542010-12-20 00:59:46 +000010909 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010910
Chris Lattner5b856542010-12-20 00:59:46 +000010911 unsigned Opc;
10912 bool ExtraOp = false;
10913 switch (Op.getOpcode()) {
10914 default: assert(0 && "Invalid code");
10915 case ISD::ADDC: Opc = X86ISD::ADD; break;
10916 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10917 case ISD::SUBC: Opc = X86ISD::SUB; break;
10918 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10919 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010920
Chris Lattner5b856542010-12-20 00:59:46 +000010921 if (!ExtraOp)
10922 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10923 Op.getOperand(1));
10924 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10925 Op.getOperand(1), Op.getOperand(2));
10926}
10927
Evan Cheng0db9fe62006-04-25 20:13:52 +000010928/// LowerOperation - Provide custom lowering hooks for some operations.
10929///
Dan Gohmand858e902010-04-17 15:26:15 +000010930SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010931 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010932 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010933 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010934 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010935 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010936 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10937 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010938 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010939 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010940 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010941 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10942 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10943 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010944 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010945 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010946 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10947 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10948 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010949 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010950 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010951 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010952 case ISD::SHL_PARTS:
10953 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000010954 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010955 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000010956 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010957 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000010958 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010959 case ISD::FABS: return LowerFABS(Op, DAG);
10960 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000010961 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000010962 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000010963 case ISD::SETCC: return LowerSETCC(Op, DAG);
10964 case ISD::SELECT: return LowerSELECT(Op, DAG);
10965 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010966 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010967 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000010968 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000010969 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010970 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010971 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
10972 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010973 case ISD::FRAME_TO_ARGS_OFFSET:
10974 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010975 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010976 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000010977 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
10978 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000010979 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010980 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
10981 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010982 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000010983 case ISD::SRA:
10984 case ISD::SRL:
10985 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000010986 case ISD::SADDO:
10987 case ISD::UADDO:
10988 case ISD::SSUBO:
10989 case ISD::USUBO:
10990 case ISD::SMULO:
10991 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000010992 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010993 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000010994 case ISD::ADDC:
10995 case ISD::ADDE:
10996 case ISD::SUBC:
10997 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010998 case ISD::ADD: return LowerADD(Op, DAG);
10999 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011000 }
Chris Lattner27a6c732007-11-24 07:07:01 +000011001}
11002
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011003static void ReplaceATOMIC_LOAD(SDNode *Node,
11004 SmallVectorImpl<SDValue> &Results,
11005 SelectionDAG &DAG) {
11006 DebugLoc dl = Node->getDebugLoc();
11007 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
11008
11009 // Convert wide load -> cmpxchg8b/cmpxchg16b
11010 // FIXME: On 32-bit, load -> fild or movq would be more efficient
11011 // (The only way to get a 16-byte load is cmpxchg16b)
11012 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000011013 SDValue Zero = DAG.getConstant(0, VT);
11014 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011015 Node->getOperand(0),
11016 Node->getOperand(1), Zero, Zero,
11017 cast<AtomicSDNode>(Node)->getMemOperand(),
11018 cast<AtomicSDNode>(Node)->getOrdering(),
11019 cast<AtomicSDNode>(Node)->getSynchScope());
11020 Results.push_back(Swap.getValue(0));
11021 Results.push_back(Swap.getValue(1));
11022}
11023
Duncan Sands1607f052008-12-01 11:39:25 +000011024void X86TargetLowering::
11025ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000011026 SelectionDAG &DAG, unsigned NewOp) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011027 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000011028 assert (Node->getValueType(0) == MVT::i64 &&
11029 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000011030
11031 SDValue Chain = Node->getOperand(0);
11032 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000011033 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000011034 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000011035 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000011036 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000011037 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000011038 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000011039 SDValue Result =
11040 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
11041 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000011042 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000011043 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011044 Results.push_back(Result.getValue(2));
11045}
11046
Duncan Sands126d9072008-07-04 11:47:58 +000011047/// ReplaceNodeResults - Replace a node with an illegal result type
11048/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000011049void X86TargetLowering::ReplaceNodeResults(SDNode *N,
11050 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000011051 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011052 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000011053 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000011054 default:
Duncan Sands1607f052008-12-01 11:39:25 +000011055 assert(false && "Do not know how to custom type legalize this operation!");
11056 return;
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000011057 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000011058 case ISD::ADDC:
11059 case ISD::ADDE:
11060 case ISD::SUBC:
11061 case ISD::SUBE:
11062 // We don't want to expand or promote these.
11063 return;
Duncan Sands1607f052008-12-01 11:39:25 +000011064 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +000011065 std::pair<SDValue,SDValue> Vals =
11066 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +000011067 SDValue FIST = Vals.first, StackSlot = Vals.second;
11068 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000011069 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000011070 // Return a load from the stack slot.
Chris Lattner51abfe42010-09-21 06:02:19 +000011071 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000011072 MachinePointerInfo(),
11073 false, false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +000011074 }
11075 return;
11076 }
11077 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011078 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000011079 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011080 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000011081 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000011082 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000011083 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000011084 eax.getValue(2));
11085 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
11086 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000011087 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011088 Results.push_back(edx.getValue(1));
11089 return;
11090 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011091 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000011092 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000011093 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000011094 bool Regs64bit = T == MVT::i128;
11095 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000011096 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000011097 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
11098 DAG.getConstant(0, HalfT));
11099 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
11100 DAG.getConstant(1, HalfT));
11101 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
11102 Regs64bit ? X86::RAX : X86::EAX,
11103 cpInL, SDValue());
11104 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
11105 Regs64bit ? X86::RDX : X86::EDX,
11106 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011107 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000011108 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11109 DAG.getConstant(0, HalfT));
11110 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11111 DAG.getConstant(1, HalfT));
11112 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
11113 Regs64bit ? X86::RBX : X86::EBX,
11114 swapInL, cpInH.getValue(1));
11115 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
11116 Regs64bit ? X86::RCX : X86::ECX,
11117 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011118 SDValue Ops[] = { swapInH.getValue(0),
11119 N->getOperand(1),
11120 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011121 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011122 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000011123 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
11124 X86ISD::LCMPXCHG8_DAG;
11125 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011126 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000011127 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
11128 Regs64bit ? X86::RAX : X86::EAX,
11129 HalfT, Result.getValue(1));
11130 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
11131 Regs64bit ? X86::RDX : X86::EDX,
11132 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000011133 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000011134 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011135 Results.push_back(cpOutH.getValue(1));
11136 return;
11137 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011138 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000011139 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
11140 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011141 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000011142 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
11143 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011144 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000011145 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
11146 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011147 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000011148 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
11149 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011150 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000011151 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
11152 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011153 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000011154 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
11155 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011156 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000011157 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
11158 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011159 case ISD::ATOMIC_LOAD:
11160 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000011161 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000011162}
11163
Evan Cheng72261582005-12-20 06:22:03 +000011164const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
11165 switch (Opcode) {
11166 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000011167 case X86ISD::BSF: return "X86ISD::BSF";
11168 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000011169 case X86ISD::SHLD: return "X86ISD::SHLD";
11170 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000011171 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011172 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000011173 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011174 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000011175 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000011176 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000011177 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
11178 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
11179 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000011180 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000011181 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000011182 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000011183 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000011184 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000011185 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000011186 case X86ISD::COMI: return "X86ISD::COMI";
11187 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000011188 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000011189 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000011190 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
11191 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000011192 case X86ISD::CMOV: return "X86ISD::CMOV";
11193 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000011194 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000011195 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
11196 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000011197 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000011198 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000011199 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011200 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000011201 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011202 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
11203 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000011204 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000011205 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000011206 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000011207 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000011208 case X86ISD::BLENDV: return "X86ISD::BLENDV";
11209 case X86ISD::FHADD: return "X86ISD::FHADD";
11210 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000011211 case X86ISD::FMAX: return "X86ISD::FMAX";
11212 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000011213 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
11214 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000011215 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000011216 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011217 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000011218 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011219 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +000011220 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
11221 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011222 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
11223 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
11224 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
11225 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
11226 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
11227 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000011228 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
11229 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +000011230 case X86ISD::VSHL: return "X86ISD::VSHL";
11231 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +000011232 case X86ISD::CMPPD: return "X86ISD::CMPPD";
11233 case X86ISD::CMPPS: return "X86ISD::CMPPS";
11234 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
11235 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
11236 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
11237 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
11238 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
11239 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
11240 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
11241 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011242 case X86ISD::ADD: return "X86ISD::ADD";
11243 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000011244 case X86ISD::ADC: return "X86ISD::ADC";
11245 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000011246 case X86ISD::SMUL: return "X86ISD::SMUL";
11247 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000011248 case X86ISD::INC: return "X86ISD::INC";
11249 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000011250 case X86ISD::OR: return "X86ISD::OR";
11251 case X86ISD::XOR: return "X86ISD::XOR";
11252 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000011253 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000011254 case X86ISD::BLSI: return "X86ISD::BLSI";
11255 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
11256 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000011257 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000011258 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011259 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011260 case X86ISD::PALIGN: return "X86ISD::PALIGN";
11261 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
11262 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
11263 case X86ISD::PSHUFHW_LD: return "X86ISD::PSHUFHW_LD";
11264 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
11265 case X86ISD::PSHUFLW_LD: return "X86ISD::PSHUFLW_LD";
11266 case X86ISD::SHUFPS: return "X86ISD::SHUFPS";
11267 case X86ISD::SHUFPD: return "X86ISD::SHUFPD";
11268 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011269 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000011270 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011271 case X86ISD::MOVHLPD: return "X86ISD::MOVHLPD";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000011272 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
11273 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011274 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
11275 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
11276 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
11277 case X86ISD::MOVSHDUP_LD: return "X86ISD::MOVSHDUP_LD";
11278 case X86ISD::MOVSLDUP_LD: return "X86ISD::MOVSLDUP_LD";
11279 case X86ISD::MOVSD: return "X86ISD::MOVSD";
11280 case X86ISD::MOVSS: return "X86ISD::MOVSS";
11281 case X86ISD::UNPCKLPS: return "X86ISD::UNPCKLPS";
11282 case X86ISD::UNPCKLPD: return "X86ISD::UNPCKLPD";
Craig Topper6347e862011-11-21 06:57:39 +000011283 case X86ISD::VUNPCKLPSY: return "X86ISD::VUNPCKLPSY";
David Greenefbf05d32011-02-22 23:31:46 +000011284 case X86ISD::VUNPCKLPDY: return "X86ISD::VUNPCKLPDY";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011285 case X86ISD::UNPCKHPS: return "X86ISD::UNPCKHPS";
11286 case X86ISD::UNPCKHPD: return "X86ISD::UNPCKHPD";
11287 case X86ISD::PUNPCKLBW: return "X86ISD::PUNPCKLBW";
11288 case X86ISD::PUNPCKLWD: return "X86ISD::PUNPCKLWD";
11289 case X86ISD::PUNPCKLDQ: return "X86ISD::PUNPCKLDQ";
11290 case X86ISD::PUNPCKLQDQ: return "X86ISD::PUNPCKLQDQ";
11291 case X86ISD::PUNPCKHBW: return "X86ISD::PUNPCKHBW";
11292 case X86ISD::PUNPCKHWD: return "X86ISD::PUNPCKHWD";
11293 case X86ISD::PUNPCKHDQ: return "X86ISD::PUNPCKHDQ";
11294 case X86ISD::PUNPCKHQDQ: return "X86ISD::PUNPCKHQDQ";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000011295 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +000011296 case X86ISD::VPERMILPS: return "X86ISD::VPERMILPS";
11297 case X86ISD::VPERMILPSY: return "X86ISD::VPERMILPSY";
11298 case X86ISD::VPERMILPD: return "X86ISD::VPERMILPD";
11299 case X86ISD::VPERMILPDY: return "X86ISD::VPERMILPDY";
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +000011300 case X86ISD::VPERM2F128: return "X86ISD::VPERM2F128";
Dan Gohmand6708ea2009-08-15 01:38:56 +000011301 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000011302 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011303 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000011304 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000011305 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +000011306 }
11307}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011308
Chris Lattnerc9addb72007-03-30 23:15:24 +000011309// isLegalAddressingMode - Return true if the addressing mode represented
11310// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000011311bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011312 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000011313 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011314 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000011315 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000011316
Chris Lattnerc9addb72007-03-30 23:15:24 +000011317 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011318 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011319 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000011320
Chris Lattnerc9addb72007-03-30 23:15:24 +000011321 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000011322 unsigned GVFlags =
11323 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011324
Chris Lattnerdfed4132009-07-10 07:38:24 +000011325 // If a reference to this global requires an extra load, we can't fold it.
11326 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011327 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011328
Chris Lattnerdfed4132009-07-10 07:38:24 +000011329 // If BaseGV requires a register for the PIC base, we cannot also have a
11330 // BaseReg specified.
11331 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011332 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011333
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011334 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011335 if ((M != CodeModel::Small || R != Reloc::Static) &&
11336 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011337 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011338 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011339
Chris Lattnerc9addb72007-03-30 23:15:24 +000011340 switch (AM.Scale) {
11341 case 0:
11342 case 1:
11343 case 2:
11344 case 4:
11345 case 8:
11346 // These scales always work.
11347 break;
11348 case 3:
11349 case 5:
11350 case 9:
11351 // These scales are formed with basereg+scalereg. Only accept if there is
11352 // no basereg yet.
11353 if (AM.HasBaseReg)
11354 return false;
11355 break;
11356 default: // Other stuff never works.
11357 return false;
11358 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011359
Chris Lattnerc9addb72007-03-30 23:15:24 +000011360 return true;
11361}
11362
11363
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011364bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011365 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011366 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011367 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11368 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011369 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011370 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011371 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011372}
11373
Owen Andersone50ed302009-08-10 22:56:29 +000011374bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011375 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011376 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011377 unsigned NumBits1 = VT1.getSizeInBits();
11378 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011379 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011380 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011381 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011382}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011383
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011384bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011385 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011386 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011387}
11388
Owen Andersone50ed302009-08-10 22:56:29 +000011389bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011390 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011391 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011392}
11393
Owen Andersone50ed302009-08-10 22:56:29 +000011394bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011395 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011396 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011397}
11398
Evan Cheng60c07e12006-07-05 22:17:51 +000011399/// isShuffleMaskLegal - Targets can use this to indicate that they only
11400/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11401/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11402/// are assumed to be legal.
11403bool
Eric Christopherfd179292009-08-27 18:07:15 +000011404X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011405 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011406 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011407 if (VT.getSizeInBits() == 64)
Craig Topperc0d82852011-11-22 00:44:41 +000011408 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3orAVX());
Nate Begeman9008ca62009-04-27 18:41:29 +000011409
Nate Begemana09008b2009-10-19 02:17:23 +000011410 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011411 return (VT.getVectorNumElements() == 2 ||
11412 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11413 isMOVLMask(M, VT) ||
11414 isSHUFPMask(M, VT) ||
11415 isPSHUFDMask(M, VT) ||
11416 isPSHUFHWMask(M, VT) ||
11417 isPSHUFLWMask(M, VT) ||
Craig Topperc0d82852011-11-22 00:44:41 +000011418 isPALIGNRMask(M, VT, Subtarget->hasSSSE3orAVX()) ||
Craig Topper6347e862011-11-21 06:57:39 +000011419 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
11420 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000011421 isUNPCKL_v_undef_Mask(M, VT) ||
11422 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +000011423}
11424
Dan Gohman7d8143f2008-04-09 20:09:42 +000011425bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011426X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011427 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011428 unsigned NumElts = VT.getVectorNumElements();
11429 // FIXME: This collection of masks seems suspect.
11430 if (NumElts == 2)
11431 return true;
11432 if (NumElts == 4 && VT.getSizeInBits() == 128) {
11433 return (isMOVLMask(Mask, VT) ||
11434 isCommutedMOVLMask(Mask, VT, true) ||
11435 isSHUFPMask(Mask, VT) ||
11436 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +000011437 }
11438 return false;
11439}
11440
11441//===----------------------------------------------------------------------===//
11442// X86 Scheduler Hooks
11443//===----------------------------------------------------------------------===//
11444
Mon P Wang63307c32008-05-05 19:05:59 +000011445// private utility function
11446MachineBasicBlock *
11447X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11448 MachineBasicBlock *MBB,
11449 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011450 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011451 unsigned LoadOpc,
11452 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011453 unsigned notOpc,
11454 unsigned EAXreg,
11455 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011456 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011457 // For the atomic bitwise operator, we generate
11458 // thisMBB:
11459 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011460 // ld t1 = [bitinstr.addr]
11461 // op t2 = t1, [bitinstr.val]
11462 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011463 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11464 // bz newMBB
11465 // fallthrough -->nextMBB
11466 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11467 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011468 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011469 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011470
Mon P Wang63307c32008-05-05 19:05:59 +000011471 /// First build the CFG
11472 MachineFunction *F = MBB->getParent();
11473 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011474 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11475 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11476 F->insert(MBBIter, newMBB);
11477 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011478
Dan Gohman14152b42010-07-06 20:24:04 +000011479 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11480 nextMBB->splice(nextMBB->begin(), thisMBB,
11481 llvm::next(MachineBasicBlock::iterator(bInstr)),
11482 thisMBB->end());
11483 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011484
Mon P Wang63307c32008-05-05 19:05:59 +000011485 // Update thisMBB to fall through to newMBB
11486 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011487
Mon P Wang63307c32008-05-05 19:05:59 +000011488 // newMBB jumps to itself and fall through to nextMBB
11489 newMBB->addSuccessor(nextMBB);
11490 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011491
Mon P Wang63307c32008-05-05 19:05:59 +000011492 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011493 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011494 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000011495 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011496 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011497 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011498 int numArgs = bInstr->getNumOperands() - 1;
11499 for (int i=0; i < numArgs; ++i)
11500 argOpers[i] = &bInstr->getOperand(i+1);
11501
11502 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011503 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011504 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011505
Dale Johannesen140be2d2008-08-19 18:47:28 +000011506 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011507 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011508 for (int i=0; i <= lastAddrIndx; ++i)
11509 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011510
Dale Johannesen140be2d2008-08-19 18:47:28 +000011511 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011512 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011513 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011514 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011515 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011516 tt = t1;
11517
Dale Johannesen140be2d2008-08-19 18:47:28 +000011518 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000011519 assert((argOpers[valArgIndx]->isReg() ||
11520 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011521 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000011522 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011523 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011524 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011525 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011526 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +000011527 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011528
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011529 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +000011530 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011531
Dale Johannesene4d209d2009-02-03 20:21:25 +000011532 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000011533 for (int i=0; i <= lastAddrIndx; ++i)
11534 (*MIB).addOperand(*argOpers[i]);
11535 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +000011536 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011537 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11538 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000011539
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011540 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000011541 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000011542
Mon P Wang63307c32008-05-05 19:05:59 +000011543 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011544 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011545
Dan Gohman14152b42010-07-06 20:24:04 +000011546 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011547 return nextMBB;
11548}
11549
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000011550// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000011551MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011552X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11553 MachineBasicBlock *MBB,
11554 unsigned regOpcL,
11555 unsigned regOpcH,
11556 unsigned immOpcL,
11557 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011558 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011559 // For the atomic bitwise operator, we generate
11560 // thisMBB (instructions are in pairs, except cmpxchg8b)
11561 // ld t1,t2 = [bitinstr.addr]
11562 // newMBB:
11563 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11564 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011565 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011566 // mov ECX, EBX <- t5, t6
11567 // mov EAX, EDX <- t1, t2
11568 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11569 // mov t3, t4 <- EAX, EDX
11570 // bz newMBB
11571 // result in out1, out2
11572 // fallthrough -->nextMBB
11573
11574 const TargetRegisterClass *RC = X86::GR32RegisterClass;
11575 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011576 const unsigned NotOpc = X86::NOT32r;
11577 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11578 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11579 MachineFunction::iterator MBBIter = MBB;
11580 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011581
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011582 /// First build the CFG
11583 MachineFunction *F = MBB->getParent();
11584 MachineBasicBlock *thisMBB = MBB;
11585 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11586 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11587 F->insert(MBBIter, newMBB);
11588 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011589
Dan Gohman14152b42010-07-06 20:24:04 +000011590 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11591 nextMBB->splice(nextMBB->begin(), thisMBB,
11592 llvm::next(MachineBasicBlock::iterator(bInstr)),
11593 thisMBB->end());
11594 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011595
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011596 // Update thisMBB to fall through to newMBB
11597 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011598
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011599 // newMBB jumps to itself and fall through to nextMBB
11600 newMBB->addSuccessor(nextMBB);
11601 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011602
Dale Johannesene4d209d2009-02-03 20:21:25 +000011603 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011604 // Insert instructions into newMBB based on incoming instruction
11605 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011606 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011607 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011608 MachineOperand& dest1Oper = bInstr->getOperand(0);
11609 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011610 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11611 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011612 argOpers[i] = &bInstr->getOperand(i+2);
11613
Dan Gohman71ea4e52010-05-14 21:01:44 +000011614 // We use some of the operands multiple times, so conservatively just
11615 // clear any kill flags that might be present.
11616 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11617 argOpers[i]->setIsKill(false);
11618 }
11619
Evan Chengad5b52f2010-01-08 19:14:57 +000011620 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011621 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011622
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011623 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011624 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011625 for (int i=0; i <= lastAddrIndx; ++i)
11626 (*MIB).addOperand(*argOpers[i]);
11627 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011628 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011629 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011630 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011631 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011632 MachineOperand newOp3 = *(argOpers[3]);
11633 if (newOp3.isImm())
11634 newOp3.setImm(newOp3.getImm()+4);
11635 else
11636 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011637 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011638 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011639
11640 // t3/4 are defined later, at the bottom of the loop
11641 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11642 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011643 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011644 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011645 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011646 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11647
Evan Cheng306b4ca2010-01-08 23:41:50 +000011648 // The subsequent operations should be using the destination registers of
11649 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +000011650 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011651 t1 = F->getRegInfo().createVirtualRegister(RC);
11652 t2 = F->getRegInfo().createVirtualRegister(RC);
11653 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
11654 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011655 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +000011656 t1 = dest1Oper.getReg();
11657 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011658 }
11659
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011660 int valArgIndx = lastAddrIndx + 1;
11661 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011662 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011663 "invalid operand");
11664 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11665 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011666 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011667 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011668 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011669 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011670 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011671 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011672 (*MIB).addOperand(*argOpers[valArgIndx]);
11673 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011674 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011675 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011676 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011677 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011678 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011679 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011680 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011681 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011682 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011683 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011684
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011685 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011686 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011687 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011688 MIB.addReg(t2);
11689
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011690 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011691 MIB.addReg(t5);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011692 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011693 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +000011694
Dale Johannesene4d209d2009-02-03 20:21:25 +000011695 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011696 for (int i=0; i <= lastAddrIndx; ++i)
11697 (*MIB).addOperand(*argOpers[i]);
11698
11699 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011700 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11701 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011702
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011703 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011704 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011705 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011706 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011707
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011708 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011709 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011710
Dan Gohman14152b42010-07-06 20:24:04 +000011711 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011712 return nextMBB;
11713}
11714
11715// private utility function
11716MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011717X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11718 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011719 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011720 // For the atomic min/max operator, we generate
11721 // thisMBB:
11722 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011723 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011724 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011725 // cmp t1, t2
11726 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011727 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011728 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11729 // bz newMBB
11730 // fallthrough -->nextMBB
11731 //
11732 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11733 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011734 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011735 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011736
Mon P Wang63307c32008-05-05 19:05:59 +000011737 /// First build the CFG
11738 MachineFunction *F = MBB->getParent();
11739 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011740 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11741 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11742 F->insert(MBBIter, newMBB);
11743 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011744
Dan Gohman14152b42010-07-06 20:24:04 +000011745 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11746 nextMBB->splice(nextMBB->begin(), thisMBB,
11747 llvm::next(MachineBasicBlock::iterator(mInstr)),
11748 thisMBB->end());
11749 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011750
Mon P Wang63307c32008-05-05 19:05:59 +000011751 // Update thisMBB to fall through to newMBB
11752 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011753
Mon P Wang63307c32008-05-05 19:05:59 +000011754 // newMBB jumps to newMBB and fall through to nextMBB
11755 newMBB->addSuccessor(nextMBB);
11756 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011757
Dale Johannesene4d209d2009-02-03 20:21:25 +000011758 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011759 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011760 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011761 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011762 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011763 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011764 int numArgs = mInstr->getNumOperands() - 1;
11765 for (int i=0; i < numArgs; ++i)
11766 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011767
Mon P Wang63307c32008-05-05 19:05:59 +000011768 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011769 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011770 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011771
Mon P Wangab3e7472008-05-05 22:56:23 +000011772 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011773 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011774 for (int i=0; i <= lastAddrIndx; ++i)
11775 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011776
Mon P Wang63307c32008-05-05 19:05:59 +000011777 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011778 assert((argOpers[valArgIndx]->isReg() ||
11779 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011780 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011781
11782 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011783 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011784 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011785 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011786 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011787 (*MIB).addOperand(*argOpers[valArgIndx]);
11788
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011789 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011790 MIB.addReg(t1);
11791
Dale Johannesene4d209d2009-02-03 20:21:25 +000011792 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011793 MIB.addReg(t1);
11794 MIB.addReg(t2);
11795
11796 // Generate movc
11797 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011798 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011799 MIB.addReg(t2);
11800 MIB.addReg(t1);
11801
11802 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011803 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011804 for (int i=0; i <= lastAddrIndx; ++i)
11805 (*MIB).addOperand(*argOpers[i]);
11806 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011807 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011808 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11809 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011810
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011811 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011812 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011813
Mon P Wang63307c32008-05-05 19:05:59 +000011814 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011815 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011816
Dan Gohman14152b42010-07-06 20:24:04 +000011817 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011818 return nextMBB;
11819}
11820
Eric Christopherf83a5de2009-08-27 18:08:16 +000011821// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011822// or XMM0_V32I8 in AVX all of this code can be replaced with that
11823// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011824MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011825X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011826 unsigned numArgs, bool memArg) const {
Craig Topperc0d82852011-11-22 00:44:41 +000011827 assert(Subtarget->hasSSE42orAVX() &&
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011828 "Target must have SSE4.2 or AVX features enabled");
11829
Eric Christopherb120ab42009-08-18 22:50:32 +000011830 DebugLoc dl = MI->getDebugLoc();
11831 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011832 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011833 if (!Subtarget->hasAVX()) {
11834 if (memArg)
11835 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11836 else
11837 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11838 } else {
11839 if (memArg)
11840 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11841 else
11842 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11843 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011844
Eric Christopher41c902f2010-11-30 08:20:21 +000011845 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011846 for (unsigned i = 0; i < numArgs; ++i) {
11847 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011848 if (!(Op.isReg() && Op.isImplicit()))
11849 MIB.addOperand(Op);
11850 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011851 BuildMI(*BB, MI, dl,
11852 TII->get(Subtarget->hasAVX() ? X86::VMOVAPSrr : X86::MOVAPSrr),
11853 MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011854 .addReg(X86::XMM0);
11855
Dan Gohman14152b42010-07-06 20:24:04 +000011856 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011857 return BB;
11858}
11859
11860MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011861X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011862 DebugLoc dl = MI->getDebugLoc();
11863 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011864
Eric Christopher228232b2010-11-30 07:20:12 +000011865 // Address into RAX/EAX, other two args into ECX, EDX.
11866 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11867 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11868 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11869 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011870 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011871
Eric Christopher228232b2010-11-30 07:20:12 +000011872 unsigned ValOps = X86::AddrNumOperands;
11873 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11874 .addReg(MI->getOperand(ValOps).getReg());
11875 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11876 .addReg(MI->getOperand(ValOps+1).getReg());
11877
11878 // The instruction doesn't actually take any operands though.
11879 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011880
Eric Christopher228232b2010-11-30 07:20:12 +000011881 MI->eraseFromParent(); // The pseudo is gone now.
11882 return BB;
11883}
11884
11885MachineBasicBlock *
11886X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011887 DebugLoc dl = MI->getDebugLoc();
11888 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011889
Eric Christopher228232b2010-11-30 07:20:12 +000011890 // First arg in ECX, the second in EAX.
11891 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11892 .addReg(MI->getOperand(0).getReg());
11893 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
11894 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011895
Eric Christopher228232b2010-11-30 07:20:12 +000011896 // The instruction doesn't actually take any operands though.
11897 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011898
Eric Christopher228232b2010-11-30 07:20:12 +000011899 MI->eraseFromParent(); // The pseudo is gone now.
11900 return BB;
11901}
11902
11903MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011904X86TargetLowering::EmitVAARG64WithCustomInserter(
11905 MachineInstr *MI,
11906 MachineBasicBlock *MBB) const {
11907 // Emit va_arg instruction on X86-64.
11908
11909 // Operands to this pseudo-instruction:
11910 // 0 ) Output : destination address (reg)
11911 // 1-5) Input : va_list address (addr, i64mem)
11912 // 6 ) ArgSize : Size (in bytes) of vararg type
11913 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11914 // 8 ) Align : Alignment of type
11915 // 9 ) EFLAGS (implicit-def)
11916
11917 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11918 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11919
11920 unsigned DestReg = MI->getOperand(0).getReg();
11921 MachineOperand &Base = MI->getOperand(1);
11922 MachineOperand &Scale = MI->getOperand(2);
11923 MachineOperand &Index = MI->getOperand(3);
11924 MachineOperand &Disp = MI->getOperand(4);
11925 MachineOperand &Segment = MI->getOperand(5);
11926 unsigned ArgSize = MI->getOperand(6).getImm();
11927 unsigned ArgMode = MI->getOperand(7).getImm();
11928 unsigned Align = MI->getOperand(8).getImm();
11929
11930 // Memory Reference
11931 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11932 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11933 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11934
11935 // Machine Information
11936 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11937 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11938 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11939 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11940 DebugLoc DL = MI->getDebugLoc();
11941
11942 // struct va_list {
11943 // i32 gp_offset
11944 // i32 fp_offset
11945 // i64 overflow_area (address)
11946 // i64 reg_save_area (address)
11947 // }
11948 // sizeof(va_list) = 24
11949 // alignment(va_list) = 8
11950
11951 unsigned TotalNumIntRegs = 6;
11952 unsigned TotalNumXMMRegs = 8;
11953 bool UseGPOffset = (ArgMode == 1);
11954 bool UseFPOffset = (ArgMode == 2);
11955 unsigned MaxOffset = TotalNumIntRegs * 8 +
11956 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
11957
11958 /* Align ArgSize to a multiple of 8 */
11959 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
11960 bool NeedsAlign = (Align > 8);
11961
11962 MachineBasicBlock *thisMBB = MBB;
11963 MachineBasicBlock *overflowMBB;
11964 MachineBasicBlock *offsetMBB;
11965 MachineBasicBlock *endMBB;
11966
11967 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
11968 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
11969 unsigned OffsetReg = 0;
11970
11971 if (!UseGPOffset && !UseFPOffset) {
11972 // If we only pull from the overflow region, we don't create a branch.
11973 // We don't need to alter control flow.
11974 OffsetDestReg = 0; // unused
11975 OverflowDestReg = DestReg;
11976
11977 offsetMBB = NULL;
11978 overflowMBB = thisMBB;
11979 endMBB = thisMBB;
11980 } else {
11981 // First emit code to check if gp_offset (or fp_offset) is below the bound.
11982 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
11983 // If not, pull from overflow_area. (branch to overflowMBB)
11984 //
11985 // thisMBB
11986 // | .
11987 // | .
11988 // offsetMBB overflowMBB
11989 // | .
11990 // | .
11991 // endMBB
11992
11993 // Registers for the PHI in endMBB
11994 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
11995 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
11996
11997 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11998 MachineFunction *MF = MBB->getParent();
11999 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12000 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12001 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12002
12003 MachineFunction::iterator MBBIter = MBB;
12004 ++MBBIter;
12005
12006 // Insert the new basic blocks
12007 MF->insert(MBBIter, offsetMBB);
12008 MF->insert(MBBIter, overflowMBB);
12009 MF->insert(MBBIter, endMBB);
12010
12011 // Transfer the remainder of MBB and its successor edges to endMBB.
12012 endMBB->splice(endMBB->begin(), thisMBB,
12013 llvm::next(MachineBasicBlock::iterator(MI)),
12014 thisMBB->end());
12015 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
12016
12017 // Make offsetMBB and overflowMBB successors of thisMBB
12018 thisMBB->addSuccessor(offsetMBB);
12019 thisMBB->addSuccessor(overflowMBB);
12020
12021 // endMBB is a successor of both offsetMBB and overflowMBB
12022 offsetMBB->addSuccessor(endMBB);
12023 overflowMBB->addSuccessor(endMBB);
12024
12025 // Load the offset value into a register
12026 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
12027 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
12028 .addOperand(Base)
12029 .addOperand(Scale)
12030 .addOperand(Index)
12031 .addDisp(Disp, UseFPOffset ? 4 : 0)
12032 .addOperand(Segment)
12033 .setMemRefs(MMOBegin, MMOEnd);
12034
12035 // Check if there is enough room left to pull this argument.
12036 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
12037 .addReg(OffsetReg)
12038 .addImm(MaxOffset + 8 - ArgSizeA8);
12039
12040 // Branch to "overflowMBB" if offset >= max
12041 // Fall through to "offsetMBB" otherwise
12042 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
12043 .addMBB(overflowMBB);
12044 }
12045
12046 // In offsetMBB, emit code to use the reg_save_area.
12047 if (offsetMBB) {
12048 assert(OffsetReg != 0);
12049
12050 // Read the reg_save_area address.
12051 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
12052 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
12053 .addOperand(Base)
12054 .addOperand(Scale)
12055 .addOperand(Index)
12056 .addDisp(Disp, 16)
12057 .addOperand(Segment)
12058 .setMemRefs(MMOBegin, MMOEnd);
12059
12060 // Zero-extend the offset
12061 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
12062 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
12063 .addImm(0)
12064 .addReg(OffsetReg)
12065 .addImm(X86::sub_32bit);
12066
12067 // Add the offset to the reg_save_area to get the final address.
12068 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
12069 .addReg(OffsetReg64)
12070 .addReg(RegSaveReg);
12071
12072 // Compute the offset for the next argument
12073 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
12074 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
12075 .addReg(OffsetReg)
12076 .addImm(UseFPOffset ? 16 : 8);
12077
12078 // Store it back into the va_list.
12079 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
12080 .addOperand(Base)
12081 .addOperand(Scale)
12082 .addOperand(Index)
12083 .addDisp(Disp, UseFPOffset ? 4 : 0)
12084 .addOperand(Segment)
12085 .addReg(NextOffsetReg)
12086 .setMemRefs(MMOBegin, MMOEnd);
12087
12088 // Jump to endMBB
12089 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
12090 .addMBB(endMBB);
12091 }
12092
12093 //
12094 // Emit code to use overflow area
12095 //
12096
12097 // Load the overflow_area address into a register.
12098 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
12099 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
12100 .addOperand(Base)
12101 .addOperand(Scale)
12102 .addOperand(Index)
12103 .addDisp(Disp, 8)
12104 .addOperand(Segment)
12105 .setMemRefs(MMOBegin, MMOEnd);
12106
12107 // If we need to align it, do so. Otherwise, just copy the address
12108 // to OverflowDestReg.
12109 if (NeedsAlign) {
12110 // Align the overflow address
12111 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
12112 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
12113
12114 // aligned_addr = (addr + (align-1)) & ~(align-1)
12115 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
12116 .addReg(OverflowAddrReg)
12117 .addImm(Align-1);
12118
12119 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
12120 .addReg(TmpReg)
12121 .addImm(~(uint64_t)(Align-1));
12122 } else {
12123 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
12124 .addReg(OverflowAddrReg);
12125 }
12126
12127 // Compute the next overflow address after this argument.
12128 // (the overflow address should be kept 8-byte aligned)
12129 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
12130 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
12131 .addReg(OverflowDestReg)
12132 .addImm(ArgSizeA8);
12133
12134 // Store the new overflow address.
12135 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
12136 .addOperand(Base)
12137 .addOperand(Scale)
12138 .addOperand(Index)
12139 .addDisp(Disp, 8)
12140 .addOperand(Segment)
12141 .addReg(NextAddrReg)
12142 .setMemRefs(MMOBegin, MMOEnd);
12143
12144 // If we branched, emit the PHI to the front of endMBB.
12145 if (offsetMBB) {
12146 BuildMI(*endMBB, endMBB->begin(), DL,
12147 TII->get(X86::PHI), DestReg)
12148 .addReg(OffsetDestReg).addMBB(offsetMBB)
12149 .addReg(OverflowDestReg).addMBB(overflowMBB);
12150 }
12151
12152 // Erase the pseudo instruction
12153 MI->eraseFromParent();
12154
12155 return endMBB;
12156}
12157
12158MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000012159X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
12160 MachineInstr *MI,
12161 MachineBasicBlock *MBB) const {
12162 // Emit code to save XMM registers to the stack. The ABI says that the
12163 // number of registers to save is given in %al, so it's theoretically
12164 // possible to do an indirect jump trick to avoid saving all of them,
12165 // however this code takes a simpler approach and just executes all
12166 // of the stores if %al is non-zero. It's less code, and it's probably
12167 // easier on the hardware branch predictor, and stores aren't all that
12168 // expensive anyway.
12169
12170 // Create the new basic blocks. One block contains all the XMM stores,
12171 // and one block is the final destination regardless of whether any
12172 // stores were performed.
12173 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
12174 MachineFunction *F = MBB->getParent();
12175 MachineFunction::iterator MBBIter = MBB;
12176 ++MBBIter;
12177 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
12178 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
12179 F->insert(MBBIter, XMMSaveMBB);
12180 F->insert(MBBIter, EndMBB);
12181
Dan Gohman14152b42010-07-06 20:24:04 +000012182 // Transfer the remainder of MBB and its successor edges to EndMBB.
12183 EndMBB->splice(EndMBB->begin(), MBB,
12184 llvm::next(MachineBasicBlock::iterator(MI)),
12185 MBB->end());
12186 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
12187
Dan Gohmand6708ea2009-08-15 01:38:56 +000012188 // The original block will now fall through to the XMM save block.
12189 MBB->addSuccessor(XMMSaveMBB);
12190 // The XMMSaveMBB will fall through to the end block.
12191 XMMSaveMBB->addSuccessor(EndMBB);
12192
12193 // Now add the instructions.
12194 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12195 DebugLoc DL = MI->getDebugLoc();
12196
12197 unsigned CountReg = MI->getOperand(0).getReg();
12198 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
12199 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
12200
12201 if (!Subtarget->isTargetWin64()) {
12202 // If %al is 0, branch around the XMM save block.
12203 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000012204 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012205 MBB->addSuccessor(EndMBB);
12206 }
12207
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012208 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000012209 // In the XMM save block, save all the XMM argument registers.
12210 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
12211 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000012212 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000012213 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000012214 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000012215 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000012216 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012217 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000012218 .addFrameIndex(RegSaveFrameIndex)
12219 .addImm(/*Scale=*/1)
12220 .addReg(/*IndexReg=*/0)
12221 .addImm(/*Disp=*/Offset)
12222 .addReg(/*Segment=*/0)
12223 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000012224 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012225 }
12226
Dan Gohman14152b42010-07-06 20:24:04 +000012227 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000012228
12229 return EndMBB;
12230}
Mon P Wang63307c32008-05-05 19:05:59 +000012231
Evan Cheng60c07e12006-07-05 22:17:51 +000012232MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000012233X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012234 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000012235 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12236 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000012237
Chris Lattner52600972009-09-02 05:57:00 +000012238 // To "insert" a SELECT_CC instruction, we actually have to insert the
12239 // diamond control-flow pattern. The incoming instruction knows the
12240 // destination vreg to set, the condition code register to branch on, the
12241 // true/false values to select between, and a branch opcode to use.
12242 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12243 MachineFunction::iterator It = BB;
12244 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000012245
Chris Lattner52600972009-09-02 05:57:00 +000012246 // thisMBB:
12247 // ...
12248 // TrueVal = ...
12249 // cmpTY ccX, r1, r2
12250 // bCC copy1MBB
12251 // fallthrough --> copy0MBB
12252 MachineBasicBlock *thisMBB = BB;
12253 MachineFunction *F = BB->getParent();
12254 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
12255 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000012256 F->insert(It, copy0MBB);
12257 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000012258
Bill Wendling730c07e2010-06-25 20:48:10 +000012259 // If the EFLAGS register isn't dead in the terminator, then claim that it's
12260 // live into the sink and copy blocks.
Jakob Stoklund Olesen4a1b9d82011-09-02 23:52:49 +000012261 if (!MI->killsRegister(X86::EFLAGS)) {
12262 copy0MBB->addLiveIn(X86::EFLAGS);
12263 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000012264 }
12265
Dan Gohman14152b42010-07-06 20:24:04 +000012266 // Transfer the remainder of BB and its successor edges to sinkMBB.
12267 sinkMBB->splice(sinkMBB->begin(), BB,
12268 llvm::next(MachineBasicBlock::iterator(MI)),
12269 BB->end());
12270 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
12271
12272 // Add the true and fallthrough blocks as its successors.
12273 BB->addSuccessor(copy0MBB);
12274 BB->addSuccessor(sinkMBB);
12275
12276 // Create the conditional branch instruction.
12277 unsigned Opc =
12278 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
12279 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
12280
Chris Lattner52600972009-09-02 05:57:00 +000012281 // copy0MBB:
12282 // %FalseValue = ...
12283 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000012284 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000012285
Chris Lattner52600972009-09-02 05:57:00 +000012286 // sinkMBB:
12287 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
12288 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000012289 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12290 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000012291 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
12292 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
12293
Dan Gohman14152b42010-07-06 20:24:04 +000012294 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000012295 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000012296}
12297
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012298MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012299X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
12300 bool Is64Bit) const {
12301 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12302 DebugLoc DL = MI->getDebugLoc();
12303 MachineFunction *MF = BB->getParent();
12304 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12305
12306 assert(EnableSegmentedStacks);
12307
12308 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
12309 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
12310
12311 // BB:
12312 // ... [Till the alloca]
12313 // If stacklet is not large enough, jump to mallocMBB
12314 //
12315 // bumpMBB:
12316 // Allocate by subtracting from RSP
12317 // Jump to continueMBB
12318 //
12319 // mallocMBB:
12320 // Allocate by call to runtime
12321 //
12322 // continueMBB:
12323 // ...
12324 // [rest of original BB]
12325 //
12326
12327 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12328 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12329 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12330
12331 MachineRegisterInfo &MRI = MF->getRegInfo();
12332 const TargetRegisterClass *AddrRegClass =
12333 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12334
12335 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12336 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12337 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000012338 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012339 sizeVReg = MI->getOperand(1).getReg(),
12340 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12341
12342 MachineFunction::iterator MBBIter = BB;
12343 ++MBBIter;
12344
12345 MF->insert(MBBIter, bumpMBB);
12346 MF->insert(MBBIter, mallocMBB);
12347 MF->insert(MBBIter, continueMBB);
12348
12349 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12350 (MachineBasicBlock::iterator(MI)), BB->end());
12351 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12352
12353 // Add code to the main basic block to check if the stack limit has been hit,
12354 // and if so, jump to mallocMBB otherwise to bumpMBB.
12355 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000012356 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012357 .addReg(tmpSPVReg).addReg(sizeVReg);
12358 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
12359 .addReg(0).addImm(0).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012360 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012361 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12362
12363 // bumpMBB simply decreases the stack pointer, since we know the current
12364 // stacklet has enough space.
12365 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012366 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012367 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012368 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012369 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12370
12371 // Calls into a routine in libgcc to allocate more space from the heap.
12372 if (Is64Bit) {
12373 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12374 .addReg(sizeVReg);
12375 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
12376 .addExternalSymbol("__morestack_allocate_stack_space").addReg(X86::RDI);
12377 } else {
12378 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12379 .addImm(12);
12380 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12381 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
12382 .addExternalSymbol("__morestack_allocate_stack_space");
12383 }
12384
12385 if (!Is64Bit)
12386 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12387 .addImm(16);
12388
12389 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12390 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12391 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12392
12393 // Set up the CFG correctly.
12394 BB->addSuccessor(bumpMBB);
12395 BB->addSuccessor(mallocMBB);
12396 mallocMBB->addSuccessor(continueMBB);
12397 bumpMBB->addSuccessor(continueMBB);
12398
12399 // Take care of the PHI nodes.
12400 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12401 MI->getOperand(0).getReg())
12402 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12403 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12404
12405 // Delete the original pseudo instruction.
12406 MI->eraseFromParent();
12407
12408 // And we're done.
12409 return continueMBB;
12410}
12411
12412MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012413X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012414 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012415 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12416 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012417
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012418 assert(!Subtarget->isTargetEnvMacho());
12419
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012420 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12421 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012422
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012423 if (Subtarget->isTargetWin64()) {
12424 if (Subtarget->isTargetCygMing()) {
12425 // ___chkstk(Mingw64):
12426 // Clobbers R10, R11, RAX and EFLAGS.
12427 // Updates RSP.
12428 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12429 .addExternalSymbol("___chkstk")
12430 .addReg(X86::RAX, RegState::Implicit)
12431 .addReg(X86::RSP, RegState::Implicit)
12432 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12433 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12434 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12435 } else {
12436 // __chkstk(MSVCRT): does not update stack pointer.
12437 // Clobbers R10, R11 and EFLAGS.
12438 // FIXME: RAX(allocated size) might be reused and not killed.
12439 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12440 .addExternalSymbol("__chkstk")
12441 .addReg(X86::RAX, RegState::Implicit)
12442 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12443 // RAX has the offset to subtracted from RSP.
12444 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12445 .addReg(X86::RSP)
12446 .addReg(X86::RAX);
12447 }
12448 } else {
12449 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012450 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12451
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012452 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12453 .addExternalSymbol(StackProbeSymbol)
12454 .addReg(X86::EAX, RegState::Implicit)
12455 .addReg(X86::ESP, RegState::Implicit)
12456 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12457 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12458 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12459 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012460
Dan Gohman14152b42010-07-06 20:24:04 +000012461 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012462 return BB;
12463}
Chris Lattner52600972009-09-02 05:57:00 +000012464
12465MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000012466X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12467 MachineBasicBlock *BB) const {
12468 // This is pretty easy. We're taking the value that we received from
12469 // our load from the relocation, sticking it in either RDI (x86-64)
12470 // or EAX and doing an indirect call. The return value will then
12471 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000012472 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000012473 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000012474 DebugLoc DL = MI->getDebugLoc();
12475 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000012476
12477 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000012478 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012479
Eric Christopher30ef0e52010-06-03 04:07:48 +000012480 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000012481 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12482 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000012483 .addReg(X86::RIP)
12484 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012485 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012486 MI->getOperand(3).getTargetFlags())
12487 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000012488 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000012489 addDirectMem(MIB, X86::RDI);
Eric Christopher61025492010-06-15 23:08:42 +000012490 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000012491 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12492 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000012493 .addReg(0)
12494 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012495 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000012496 MI->getOperand(3).getTargetFlags())
12497 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012498 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012499 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012500 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000012501 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12502 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000012503 .addReg(TII->getGlobalBaseReg(F))
12504 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012505 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012506 MI->getOperand(3).getTargetFlags())
12507 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012508 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012509 addDirectMem(MIB, X86::EAX);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012510 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000012511
Dan Gohman14152b42010-07-06 20:24:04 +000012512 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000012513 return BB;
12514}
12515
12516MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000012517X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012518 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000012519 switch (MI->getOpcode()) {
Richard Trieu23946fc2011-09-21 03:09:09 +000012520 default: assert(0 && "Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012521 case X86::TAILJMPd64:
12522 case X86::TAILJMPr64:
12523 case X86::TAILJMPm64:
Richard Trieu23946fc2011-09-21 03:09:09 +000012524 assert(0 && "TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012525 case X86::TCRETURNdi64:
12526 case X86::TCRETURNri64:
12527 case X86::TCRETURNmi64:
12528 // Defs of TCRETURNxx64 has Win64's callee-saved registers, as subset.
12529 // On AMD64, additional defs should be added before register allocation.
12530 if (!Subtarget->isTargetWin64()) {
12531 MI->addRegisterDefined(X86::RSI);
12532 MI->addRegisterDefined(X86::RDI);
12533 MI->addRegisterDefined(X86::XMM6);
12534 MI->addRegisterDefined(X86::XMM7);
12535 MI->addRegisterDefined(X86::XMM8);
12536 MI->addRegisterDefined(X86::XMM9);
12537 MI->addRegisterDefined(X86::XMM10);
12538 MI->addRegisterDefined(X86::XMM11);
12539 MI->addRegisterDefined(X86::XMM12);
12540 MI->addRegisterDefined(X86::XMM13);
12541 MI->addRegisterDefined(X86::XMM14);
12542 MI->addRegisterDefined(X86::XMM15);
12543 }
12544 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012545 case X86::WIN_ALLOCA:
12546 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012547 case X86::SEG_ALLOCA_32:
12548 return EmitLoweredSegAlloca(MI, BB, false);
12549 case X86::SEG_ALLOCA_64:
12550 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012551 case X86::TLSCall_32:
12552 case X86::TLSCall_64:
12553 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012554 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012555 case X86::CMOV_FR32:
12556 case X86::CMOV_FR64:
12557 case X86::CMOV_V4F32:
12558 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012559 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012560 case X86::CMOV_V8F32:
12561 case X86::CMOV_V4F64:
12562 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012563 case X86::CMOV_GR16:
12564 case X86::CMOV_GR32:
12565 case X86::CMOV_RFP32:
12566 case X86::CMOV_RFP64:
12567 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012568 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012569
Dale Johannesen849f2142007-07-03 00:53:03 +000012570 case X86::FP32_TO_INT16_IN_MEM:
12571 case X86::FP32_TO_INT32_IN_MEM:
12572 case X86::FP32_TO_INT64_IN_MEM:
12573 case X86::FP64_TO_INT16_IN_MEM:
12574 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012575 case X86::FP64_TO_INT64_IN_MEM:
12576 case X86::FP80_TO_INT16_IN_MEM:
12577 case X86::FP80_TO_INT32_IN_MEM:
12578 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012579 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12580 DebugLoc DL = MI->getDebugLoc();
12581
Evan Cheng60c07e12006-07-05 22:17:51 +000012582 // Change the floating point control register to use "round towards zero"
12583 // mode when truncating to an integer value.
12584 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012585 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012586 addFrameReference(BuildMI(*BB, MI, DL,
12587 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012588
12589 // Load the old value of the high byte of the control word...
12590 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +000012591 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012592 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012593 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012594
12595 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012596 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012597 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012598
12599 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012600 addFrameReference(BuildMI(*BB, MI, DL,
12601 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012602
12603 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012604 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012605 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012606
12607 // Get the X86 opcode to use.
12608 unsigned Opc;
12609 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012610 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012611 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12612 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12613 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12614 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12615 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12616 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012617 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12618 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12619 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012620 }
12621
12622 X86AddressMode AM;
12623 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012624 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012625 AM.BaseType = X86AddressMode::RegBase;
12626 AM.Base.Reg = Op.getReg();
12627 } else {
12628 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012629 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012630 }
12631 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012632 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012633 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012634 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012635 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012636 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012637 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012638 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012639 AM.GV = Op.getGlobal();
12640 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012641 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012642 }
Dan Gohman14152b42010-07-06 20:24:04 +000012643 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012644 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012645
12646 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012647 addFrameReference(BuildMI(*BB, MI, DL,
12648 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012649
Dan Gohman14152b42010-07-06 20:24:04 +000012650 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012651 return BB;
12652 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012653 // String/text processing lowering.
12654 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012655 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012656 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12657 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012658 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012659 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12660 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012661 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012662 return EmitPCMP(MI, BB, 5, false /* in mem */);
12663 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012664 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012665 return EmitPCMP(MI, BB, 5, true /* in mem */);
12666
Eric Christopher228232b2010-11-30 07:20:12 +000012667 // Thread synchronization.
12668 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012669 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012670 case X86::MWAIT:
12671 return EmitMwait(MI, BB);
12672
Eric Christopherb120ab42009-08-18 22:50:32 +000012673 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012674 case X86::ATOMAND32:
12675 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012676 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012677 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012678 X86::NOT32r, X86::EAX,
12679 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012680 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012681 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12682 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012683 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012684 X86::NOT32r, X86::EAX,
12685 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012686 case X86::ATOMXOR32:
12687 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012688 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012689 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012690 X86::NOT32r, X86::EAX,
12691 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012692 case X86::ATOMNAND32:
12693 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012694 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012695 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012696 X86::NOT32r, X86::EAX,
12697 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012698 case X86::ATOMMIN32:
12699 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12700 case X86::ATOMMAX32:
12701 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12702 case X86::ATOMUMIN32:
12703 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12704 case X86::ATOMUMAX32:
12705 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012706
12707 case X86::ATOMAND16:
12708 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12709 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012710 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012711 X86::NOT16r, X86::AX,
12712 X86::GR16RegisterClass);
12713 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012714 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012715 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012716 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012717 X86::NOT16r, X86::AX,
12718 X86::GR16RegisterClass);
12719 case X86::ATOMXOR16:
12720 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12721 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012722 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012723 X86::NOT16r, X86::AX,
12724 X86::GR16RegisterClass);
12725 case X86::ATOMNAND16:
12726 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12727 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012728 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012729 X86::NOT16r, X86::AX,
12730 X86::GR16RegisterClass, true);
12731 case X86::ATOMMIN16:
12732 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12733 case X86::ATOMMAX16:
12734 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12735 case X86::ATOMUMIN16:
12736 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12737 case X86::ATOMUMAX16:
12738 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12739
12740 case X86::ATOMAND8:
12741 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12742 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012743 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012744 X86::NOT8r, X86::AL,
12745 X86::GR8RegisterClass);
12746 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012747 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012748 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012749 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012750 X86::NOT8r, X86::AL,
12751 X86::GR8RegisterClass);
12752 case X86::ATOMXOR8:
12753 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12754 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012755 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012756 X86::NOT8r, X86::AL,
12757 X86::GR8RegisterClass);
12758 case X86::ATOMNAND8:
12759 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12760 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012761 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012762 X86::NOT8r, X86::AL,
12763 X86::GR8RegisterClass, true);
12764 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012765 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012766 case X86::ATOMAND64:
12767 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012768 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012769 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012770 X86::NOT64r, X86::RAX,
12771 X86::GR64RegisterClass);
12772 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012773 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12774 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012775 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012776 X86::NOT64r, X86::RAX,
12777 X86::GR64RegisterClass);
12778 case X86::ATOMXOR64:
12779 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012780 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012781 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012782 X86::NOT64r, X86::RAX,
12783 X86::GR64RegisterClass);
12784 case X86::ATOMNAND64:
12785 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12786 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012787 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012788 X86::NOT64r, X86::RAX,
12789 X86::GR64RegisterClass, true);
12790 case X86::ATOMMIN64:
12791 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12792 case X86::ATOMMAX64:
12793 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12794 case X86::ATOMUMIN64:
12795 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12796 case X86::ATOMUMAX64:
12797 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012798
12799 // This group does 64-bit operations on a 32-bit host.
12800 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012801 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012802 X86::AND32rr, X86::AND32rr,
12803 X86::AND32ri, X86::AND32ri,
12804 false);
12805 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012806 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012807 X86::OR32rr, X86::OR32rr,
12808 X86::OR32ri, X86::OR32ri,
12809 false);
12810 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012811 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012812 X86::XOR32rr, X86::XOR32rr,
12813 X86::XOR32ri, X86::XOR32ri,
12814 false);
12815 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012816 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012817 X86::AND32rr, X86::AND32rr,
12818 X86::AND32ri, X86::AND32ri,
12819 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012820 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012821 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012822 X86::ADD32rr, X86::ADC32rr,
12823 X86::ADD32ri, X86::ADC32ri,
12824 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012825 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012826 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012827 X86::SUB32rr, X86::SBB32rr,
12828 X86::SUB32ri, X86::SBB32ri,
12829 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012830 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012831 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012832 X86::MOV32rr, X86::MOV32rr,
12833 X86::MOV32ri, X86::MOV32ri,
12834 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012835 case X86::VASTART_SAVE_XMM_REGS:
12836 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012837
12838 case X86::VAARG_64:
12839 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012840 }
12841}
12842
12843//===----------------------------------------------------------------------===//
12844// X86 Optimization Hooks
12845//===----------------------------------------------------------------------===//
12846
Dan Gohman475871a2008-07-27 21:46:04 +000012847void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +000012848 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012849 APInt &KnownZero,
12850 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012851 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012852 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012853 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012854 assert((Opc >= ISD::BUILTIN_OP_END ||
12855 Opc == ISD::INTRINSIC_WO_CHAIN ||
12856 Opc == ISD::INTRINSIC_W_CHAIN ||
12857 Opc == ISD::INTRINSIC_VOID) &&
12858 "Should use MaskedValueIsZero if you don't know whether Op"
12859 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012860
Dan Gohmanf4f92f52008-02-13 23:07:24 +000012861 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012862 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012863 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012864 case X86ISD::ADD:
12865 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012866 case X86ISD::ADC:
12867 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012868 case X86ISD::SMUL:
12869 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012870 case X86ISD::INC:
12871 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012872 case X86ISD::OR:
12873 case X86ISD::XOR:
12874 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012875 // These nodes' second result is a boolean.
12876 if (Op.getResNo() == 0)
12877 break;
12878 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012879 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012880 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
12881 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012882 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012883 case ISD::INTRINSIC_WO_CHAIN: {
12884 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
12885 unsigned NumLoBits = 0;
12886 switch (IntId) {
12887 default: break;
12888 case Intrinsic::x86_sse_movmsk_ps:
12889 case Intrinsic::x86_avx_movmsk_ps_256:
12890 case Intrinsic::x86_sse2_movmsk_pd:
12891 case Intrinsic::x86_avx_movmsk_pd_256:
12892 case Intrinsic::x86_mmx_pmovmskb:
12893 case Intrinsic::x86_sse2_pmovmskb_128: {
12894 // High bits of movmskp{s|d}, pmovmskb are known zero.
12895 switch (IntId) {
12896 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
12897 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
12898 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
12899 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
12900 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
12901 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
12902 }
12903 KnownZero = APInt::getHighBitsSet(Mask.getBitWidth(),
12904 Mask.getBitWidth() - NumLoBits);
12905 break;
12906 }
12907 }
12908 break;
12909 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012910 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012911}
Chris Lattner259e97c2006-01-31 19:43:35 +000012912
Owen Andersonbc146b02010-09-21 20:42:50 +000012913unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
12914 unsigned Depth) const {
12915 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
12916 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
12917 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000012918
Owen Andersonbc146b02010-09-21 20:42:50 +000012919 // Fallback case.
12920 return 1;
12921}
12922
Evan Cheng206ee9d2006-07-07 08:33:52 +000012923/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000012924/// node is a GlobalAddress + offset.
12925bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000012926 const GlobalValue* &GA,
12927 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000012928 if (N->getOpcode() == X86ISD::Wrapper) {
12929 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012930 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000012931 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012932 return true;
12933 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000012934 }
Evan Chengad4196b2008-05-12 19:56:52 +000012935 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012936}
12937
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012938/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
12939/// same as extracting the high 128-bit part of 256-bit vector and then
12940/// inserting the result into the low part of a new 256-bit vector
12941static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
12942 EVT VT = SVOp->getValueType(0);
12943 int NumElems = VT.getVectorNumElements();
12944
12945 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12946 for (int i = 0, j = NumElems/2; i < NumElems/2; ++i, ++j)
12947 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12948 SVOp->getMaskElt(j) >= 0)
12949 return false;
12950
12951 return true;
12952}
12953
12954/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
12955/// same as extracting the low 128-bit part of 256-bit vector and then
12956/// inserting the result into the high part of a new 256-bit vector
12957static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
12958 EVT VT = SVOp->getValueType(0);
12959 int NumElems = VT.getVectorNumElements();
12960
12961 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12962 for (int i = NumElems/2, j = 0; i < NumElems; ++i, ++j)
12963 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12964 SVOp->getMaskElt(j) >= 0)
12965 return false;
12966
12967 return true;
12968}
12969
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012970/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
12971static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
12972 TargetLowering::DAGCombinerInfo &DCI) {
12973 DebugLoc dl = N->getDebugLoc();
12974 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
12975 SDValue V1 = SVOp->getOperand(0);
12976 SDValue V2 = SVOp->getOperand(1);
12977 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012978 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012979
12980 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
12981 V2.getOpcode() == ISD::CONCAT_VECTORS) {
12982 //
12983 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000012984 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012985 // V UNDEF BUILD_VECTOR UNDEF
12986 // \ / \ /
12987 // CONCAT_VECTOR CONCAT_VECTOR
12988 // \ /
12989 // \ /
12990 // RESULT: V + zero extended
12991 //
12992 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
12993 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
12994 V1.getOperand(1).getOpcode() != ISD::UNDEF)
12995 return SDValue();
12996
12997 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
12998 return SDValue();
12999
13000 // To match the shuffle mask, the first half of the mask should
13001 // be exactly the first vector, and all the rest a splat with the
13002 // first element of the second one.
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013003 for (int i = 0; i < NumElems/2; ++i)
13004 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
13005 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
13006 return SDValue();
13007
13008 // Emit a zeroed vector and insert the desired subvector on its
13009 // first half.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000013010 SDValue Zeros = getZeroVector(VT, true /* HasXMMInt */, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013011 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0),
13012 DAG.getConstant(0, MVT::i32), DAG, dl);
13013 return DCI.CombineTo(N, InsV);
13014 }
13015
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013016 //===--------------------------------------------------------------------===//
13017 // Combine some shuffles into subvector extracts and inserts:
13018 //
13019
13020 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
13021 if (isShuffleHigh128VectorInsertLow(SVOp)) {
13022 SDValue V = Extract128BitVector(V1, DAG.getConstant(NumElems/2, MVT::i32),
13023 DAG, dl);
13024 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
13025 V, DAG.getConstant(0, MVT::i32), DAG, dl);
13026 return DCI.CombineTo(N, InsV);
13027 }
13028
13029 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
13030 if (isShuffleLow128VectorInsertHigh(SVOp)) {
13031 SDValue V = Extract128BitVector(V1, DAG.getConstant(0, MVT::i32), DAG, dl);
13032 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
13033 V, DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
13034 return DCI.CombineTo(N, InsV);
13035 }
13036
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013037 return SDValue();
13038}
13039
13040/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000013041static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000013042 TargetLowering::DAGCombinerInfo &DCI,
13043 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000013044 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000013045 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000013046
Mon P Wanga0fd0d52010-12-19 23:55:53 +000013047 // Don't create instructions with illegal types after legalize types has run.
13048 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13049 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
13050 return SDValue();
13051
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000013052 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
13053 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
13054 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013055 return PerformShuffleCombine256(N, DAG, DCI);
13056
13057 // Only handle 128 wide vector from here on.
13058 if (VT.getSizeInBits() != 128)
13059 return SDValue();
13060
13061 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
13062 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
13063 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000013064 SmallVector<SDValue, 16> Elts;
13065 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000013066 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000013067
Nate Begemanfdea31a2010-03-24 20:49:50 +000013068 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000013069}
Evan Chengd880b972008-05-09 21:53:03 +000013070
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000013071/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
13072/// generation and convert it from being a bunch of shuffles and extracts
13073/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013074static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
13075 const TargetLowering &TLI) {
13076 SDValue InputVector = N->getOperand(0);
13077
13078 // Only operate on vectors of 4 elements, where the alternative shuffling
13079 // gets to be more expensive.
13080 if (InputVector.getValueType() != MVT::v4i32)
13081 return SDValue();
13082
13083 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
13084 // single use which is a sign-extend or zero-extend, and all elements are
13085 // used.
13086 SmallVector<SDNode *, 4> Uses;
13087 unsigned ExtractedElements = 0;
13088 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
13089 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
13090 if (UI.getUse().getResNo() != InputVector.getResNo())
13091 return SDValue();
13092
13093 SDNode *Extract = *UI;
13094 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
13095 return SDValue();
13096
13097 if (Extract->getValueType(0) != MVT::i32)
13098 return SDValue();
13099 if (!Extract->hasOneUse())
13100 return SDValue();
13101 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
13102 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
13103 return SDValue();
13104 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
13105 return SDValue();
13106
13107 // Record which element was extracted.
13108 ExtractedElements |=
13109 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
13110
13111 Uses.push_back(Extract);
13112 }
13113
13114 // If not all the elements were used, this may not be worthwhile.
13115 if (ExtractedElements != 15)
13116 return SDValue();
13117
13118 // Ok, we've now decided to do the transformation.
13119 DebugLoc dl = InputVector.getDebugLoc();
13120
13121 // Store the value to a temporary stack slot.
13122 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000013123 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
13124 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013125
13126 // Replace each use (extract) with a load of the appropriate element.
13127 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
13128 UE = Uses.end(); UI != UE; ++UI) {
13129 SDNode *Extract = *UI;
13130
Nadav Rotem86694292011-05-17 08:31:57 +000013131 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013132 SDValue Idx = Extract->getOperand(1);
13133 unsigned EltSize =
13134 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
13135 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
13136 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
13137
Nadav Rotem86694292011-05-17 08:31:57 +000013138 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000013139 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013140
13141 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000013142 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000013143 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000013144 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013145
13146 // Replace the exact with the load.
13147 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
13148 }
13149
13150 // The replacement was made in place; don't return anything.
13151 return SDValue();
13152}
13153
Duncan Sands6bcd2192011-09-17 16:49:39 +000013154/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
13155/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013156static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +000013157 const X86Subtarget *Subtarget) {
13158 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000013159 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000013160 // Get the LHS/RHS of the select.
13161 SDValue LHS = N->getOperand(1);
13162 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000013163 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000013164
Dan Gohman670e5392009-09-21 18:03:22 +000013165 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000013166 // instructions match the semantics of the common C idiom x<y?x:y but not
13167 // x<=y?x:y, because of how they handle negative zero (which can be
13168 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000013169 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
13170 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
13171 (Subtarget->hasXMMInt() ||
13172 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013173 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013174
Chris Lattner47b4ce82009-03-11 05:48:52 +000013175 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000013176 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000013177 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13178 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013179 switch (CC) {
13180 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013181 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013182 // Converting this to a min would handle NaNs incorrectly, and swapping
13183 // the operands would cause it to handle comparisons between positive
13184 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013185 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000013186 if (!UnsafeFPMath &&
13187 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13188 break;
13189 std::swap(LHS, RHS);
13190 }
Dan Gohman670e5392009-09-21 18:03:22 +000013191 Opcode = X86ISD::FMIN;
13192 break;
13193 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013194 // Converting this to a min would handle comparisons between positive
13195 // and negative zero incorrectly.
13196 if (!UnsafeFPMath &&
13197 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
13198 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013199 Opcode = X86ISD::FMIN;
13200 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013201 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013202 // Converting this to a min would handle both negative zeros and NaNs
13203 // incorrectly, but we can swap the operands to fix both.
13204 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013205 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013206 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013207 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013208 Opcode = X86ISD::FMIN;
13209 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013210
Dan Gohman670e5392009-09-21 18:03:22 +000013211 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013212 // Converting this to a max would handle comparisons between positive
13213 // and negative zero incorrectly.
13214 if (!UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000013215 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013216 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013217 Opcode = X86ISD::FMAX;
13218 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013219 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013220 // Converting this to a max would handle NaNs incorrectly, and swapping
13221 // the operands would cause it to handle comparisons between positive
13222 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013223 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Dan Gohmane8326932010-02-24 06:52:40 +000013224 if (!UnsafeFPMath &&
13225 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13226 break;
13227 std::swap(LHS, RHS);
13228 }
Dan Gohman670e5392009-09-21 18:03:22 +000013229 Opcode = X86ISD::FMAX;
13230 break;
13231 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013232 // Converting this to a max would handle both negative zeros and NaNs
13233 // incorrectly, but we can swap the operands to fix both.
13234 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013235 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013236 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013237 case ISD::SETGE:
13238 Opcode = X86ISD::FMAX;
13239 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000013240 }
Dan Gohman670e5392009-09-21 18:03:22 +000013241 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000013242 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
13243 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013244 switch (CC) {
13245 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013246 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013247 // Converting this to a min would handle comparisons between positive
13248 // and negative zero incorrectly, and swapping the operands would
13249 // cause it to handle NaNs incorrectly.
13250 if (!UnsafeFPMath &&
13251 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000013252 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013253 break;
13254 std::swap(LHS, RHS);
13255 }
Dan Gohman670e5392009-09-21 18:03:22 +000013256 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000013257 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013258 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013259 // Converting this to a min would handle NaNs incorrectly.
13260 if (!UnsafeFPMath &&
13261 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
13262 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013263 Opcode = X86ISD::FMIN;
13264 break;
13265 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013266 // Converting this to a min would handle both negative zeros and NaNs
13267 // incorrectly, but we can swap the operands to fix both.
13268 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013269 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013270 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013271 case ISD::SETGE:
13272 Opcode = X86ISD::FMIN;
13273 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013274
Dan Gohman670e5392009-09-21 18:03:22 +000013275 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013276 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013277 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013278 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013279 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000013280 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013281 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013282 // Converting this to a max would handle comparisons between positive
13283 // and negative zero incorrectly, and swapping the operands would
13284 // cause it to handle NaNs incorrectly.
13285 if (!UnsafeFPMath &&
13286 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000013287 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013288 break;
13289 std::swap(LHS, RHS);
13290 }
Dan Gohman670e5392009-09-21 18:03:22 +000013291 Opcode = X86ISD::FMAX;
13292 break;
13293 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013294 // Converting this to a max would handle both negative zeros and NaNs
13295 // incorrectly, but we can swap the operands to fix both.
13296 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013297 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013298 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013299 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013300 Opcode = X86ISD::FMAX;
13301 break;
13302 }
Chris Lattner83e6c992006-10-04 06:57:07 +000013303 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013304
Chris Lattner47b4ce82009-03-11 05:48:52 +000013305 if (Opcode)
13306 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000013307 }
Eric Christopherfd179292009-08-27 18:07:15 +000013308
Chris Lattnerd1980a52009-03-12 06:52:53 +000013309 // If this is a select between two integer constants, try to do some
13310 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000013311 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
13312 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000013313 // Don't do this for crazy integer types.
13314 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
13315 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000013316 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013317 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000013318
Chris Lattnercee56e72009-03-13 05:53:31 +000013319 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000013320 // Efficiently invertible.
13321 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13322 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13323 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13324 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000013325 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013326 }
Eric Christopherfd179292009-08-27 18:07:15 +000013327
Chris Lattnerd1980a52009-03-12 06:52:53 +000013328 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013329 if (FalseC->getAPIntValue() == 0 &&
13330 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013331 if (NeedsCondInvert) // Invert the condition if needed.
13332 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13333 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013334
Chris Lattnerd1980a52009-03-12 06:52:53 +000013335 // Zero extend the condition if needed.
13336 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013337
Chris Lattnercee56e72009-03-13 05:53:31 +000013338 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000013339 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013340 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013341 }
Eric Christopherfd179292009-08-27 18:07:15 +000013342
Chris Lattner97a29a52009-03-13 05:22:11 +000013343 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000013344 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000013345 if (NeedsCondInvert) // Invert the condition if needed.
13346 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13347 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013348
Chris Lattner97a29a52009-03-13 05:22:11 +000013349 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013350 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13351 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013352 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000013353 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000013354 }
Eric Christopherfd179292009-08-27 18:07:15 +000013355
Chris Lattnercee56e72009-03-13 05:53:31 +000013356 // Optimize cases that will turn into an LEA instruction. This requires
13357 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013358 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013359 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013360 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013361
Chris Lattnercee56e72009-03-13 05:53:31 +000013362 bool isFastMultiplier = false;
13363 if (Diff < 10) {
13364 switch ((unsigned char)Diff) {
13365 default: break;
13366 case 1: // result = add base, cond
13367 case 2: // result = lea base( , cond*2)
13368 case 3: // result = lea base(cond, cond*2)
13369 case 4: // result = lea base( , cond*4)
13370 case 5: // result = lea base(cond, cond*4)
13371 case 8: // result = lea base( , cond*8)
13372 case 9: // result = lea base(cond, cond*8)
13373 isFastMultiplier = true;
13374 break;
13375 }
13376 }
Eric Christopherfd179292009-08-27 18:07:15 +000013377
Chris Lattnercee56e72009-03-13 05:53:31 +000013378 if (isFastMultiplier) {
13379 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13380 if (NeedsCondInvert) // Invert the condition if needed.
13381 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13382 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013383
Chris Lattnercee56e72009-03-13 05:53:31 +000013384 // Zero extend the condition if needed.
13385 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13386 Cond);
13387 // Scale the condition by the difference.
13388 if (Diff != 1)
13389 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13390 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013391
Chris Lattnercee56e72009-03-13 05:53:31 +000013392 // Add the base if non-zero.
13393 if (FalseC->getAPIntValue() != 0)
13394 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13395 SDValue(FalseC, 0));
13396 return Cond;
13397 }
Eric Christopherfd179292009-08-27 18:07:15 +000013398 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013399 }
13400 }
Eric Christopherfd179292009-08-27 18:07:15 +000013401
Dan Gohman475871a2008-07-27 21:46:04 +000013402 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000013403}
13404
Chris Lattnerd1980a52009-03-12 06:52:53 +000013405/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13406static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13407 TargetLowering::DAGCombinerInfo &DCI) {
13408 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000013409
Chris Lattnerd1980a52009-03-12 06:52:53 +000013410 // If the flag operand isn't dead, don't touch this CMOV.
13411 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13412 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000013413
Evan Chengb5a55d92011-05-24 01:48:22 +000013414 SDValue FalseOp = N->getOperand(0);
13415 SDValue TrueOp = N->getOperand(1);
13416 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13417 SDValue Cond = N->getOperand(3);
13418 if (CC == X86::COND_E || CC == X86::COND_NE) {
13419 switch (Cond.getOpcode()) {
13420 default: break;
13421 case X86ISD::BSR:
13422 case X86ISD::BSF:
13423 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13424 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13425 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13426 }
13427 }
13428
Chris Lattnerd1980a52009-03-12 06:52:53 +000013429 // If this is a select between two integer constants, try to do some
13430 // optimizations. Note that the operands are ordered the opposite of SELECT
13431 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000013432 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13433 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013434 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13435 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000013436 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13437 CC = X86::GetOppositeBranchCondition(CC);
13438 std::swap(TrueC, FalseC);
13439 }
Eric Christopherfd179292009-08-27 18:07:15 +000013440
Chris Lattnerd1980a52009-03-12 06:52:53 +000013441 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013442 // This is efficient for any integer data type (including i8/i16) and
13443 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013444 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013445 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13446 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013447
Chris Lattnerd1980a52009-03-12 06:52:53 +000013448 // Zero extend the condition if needed.
13449 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013450
Chris Lattnerd1980a52009-03-12 06:52:53 +000013451 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13452 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013453 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013454 if (N->getNumValues() == 2) // Dead flag value?
13455 return DCI.CombineTo(N, Cond, SDValue());
13456 return Cond;
13457 }
Eric Christopherfd179292009-08-27 18:07:15 +000013458
Chris Lattnercee56e72009-03-13 05:53:31 +000013459 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13460 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000013461 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013462 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13463 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013464
Chris Lattner97a29a52009-03-13 05:22:11 +000013465 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013466 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13467 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013468 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13469 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000013470
Chris Lattner97a29a52009-03-13 05:22:11 +000013471 if (N->getNumValues() == 2) // Dead flag value?
13472 return DCI.CombineTo(N, Cond, SDValue());
13473 return Cond;
13474 }
Eric Christopherfd179292009-08-27 18:07:15 +000013475
Chris Lattnercee56e72009-03-13 05:53:31 +000013476 // Optimize cases that will turn into an LEA instruction. This requires
13477 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013478 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013479 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013480 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013481
Chris Lattnercee56e72009-03-13 05:53:31 +000013482 bool isFastMultiplier = false;
13483 if (Diff < 10) {
13484 switch ((unsigned char)Diff) {
13485 default: break;
13486 case 1: // result = add base, cond
13487 case 2: // result = lea base( , cond*2)
13488 case 3: // result = lea base(cond, cond*2)
13489 case 4: // result = lea base( , cond*4)
13490 case 5: // result = lea base(cond, cond*4)
13491 case 8: // result = lea base( , cond*8)
13492 case 9: // result = lea base(cond, cond*8)
13493 isFastMultiplier = true;
13494 break;
13495 }
13496 }
Eric Christopherfd179292009-08-27 18:07:15 +000013497
Chris Lattnercee56e72009-03-13 05:53:31 +000013498 if (isFastMultiplier) {
13499 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013500 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13501 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000013502 // Zero extend the condition if needed.
13503 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13504 Cond);
13505 // Scale the condition by the difference.
13506 if (Diff != 1)
13507 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13508 DAG.getConstant(Diff, Cond.getValueType()));
13509
13510 // Add the base if non-zero.
13511 if (FalseC->getAPIntValue() != 0)
13512 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13513 SDValue(FalseC, 0));
13514 if (N->getNumValues() == 2) // Dead flag value?
13515 return DCI.CombineTo(N, Cond, SDValue());
13516 return Cond;
13517 }
Eric Christopherfd179292009-08-27 18:07:15 +000013518 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013519 }
13520 }
13521 return SDValue();
13522}
13523
13524
Evan Cheng0b0cd912009-03-28 05:57:29 +000013525/// PerformMulCombine - Optimize a single multiply with constant into two
13526/// in order to implement it with two cheaper instructions, e.g.
13527/// LEA + SHL, LEA + LEA.
13528static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
13529 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000013530 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
13531 return SDValue();
13532
Owen Andersone50ed302009-08-10 22:56:29 +000013533 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000013534 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000013535 return SDValue();
13536
13537 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
13538 if (!C)
13539 return SDValue();
13540 uint64_t MulAmt = C->getZExtValue();
13541 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
13542 return SDValue();
13543
13544 uint64_t MulAmt1 = 0;
13545 uint64_t MulAmt2 = 0;
13546 if ((MulAmt % 9) == 0) {
13547 MulAmt1 = 9;
13548 MulAmt2 = MulAmt / 9;
13549 } else if ((MulAmt % 5) == 0) {
13550 MulAmt1 = 5;
13551 MulAmt2 = MulAmt / 5;
13552 } else if ((MulAmt % 3) == 0) {
13553 MulAmt1 = 3;
13554 MulAmt2 = MulAmt / 3;
13555 }
13556 if (MulAmt2 &&
13557 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
13558 DebugLoc DL = N->getDebugLoc();
13559
13560 if (isPowerOf2_64(MulAmt2) &&
13561 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
13562 // If second multiplifer is pow2, issue it first. We want the multiply by
13563 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
13564 // is an add.
13565 std::swap(MulAmt1, MulAmt2);
13566
13567 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000013568 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013569 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000013570 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000013571 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013572 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000013573 DAG.getConstant(MulAmt1, VT));
13574
Eric Christopherfd179292009-08-27 18:07:15 +000013575 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013576 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000013577 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000013578 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013579 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000013580 DAG.getConstant(MulAmt2, VT));
13581
13582 // Do not add new nodes to DAG combiner worklist.
13583 DCI.CombineTo(N, NewMul, false);
13584 }
13585 return SDValue();
13586}
13587
Evan Chengad9c0a32009-12-15 00:53:42 +000013588static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
13589 SDValue N0 = N->getOperand(0);
13590 SDValue N1 = N->getOperand(1);
13591 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
13592 EVT VT = N0.getValueType();
13593
13594 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
13595 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013596 if (VT.isInteger() && !VT.isVector() &&
13597 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000013598 N0.getOperand(1).getOpcode() == ISD::Constant) {
13599 SDValue N00 = N0.getOperand(0);
13600 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
13601 ((N00.getOpcode() == ISD::ANY_EXTEND ||
13602 N00.getOpcode() == ISD::ZERO_EXTEND) &&
13603 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
13604 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
13605 APInt ShAmt = N1C->getAPIntValue();
13606 Mask = Mask.shl(ShAmt);
13607 if (Mask != 0)
13608 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
13609 N00, DAG.getConstant(Mask, VT));
13610 }
13611 }
13612
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013613
13614 // Hardware support for vector shifts is sparse which makes us scalarize the
13615 // vector operations in many cases. Also, on sandybridge ADD is faster than
13616 // shl.
13617 // (shl V, 1) -> add V,V
13618 if (isSplatVector(N1.getNode())) {
13619 assert(N0.getValueType().isVector() && "Invalid vector shift type");
13620 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
13621 // We shift all of the values by one. In many cases we do not have
13622 // hardware support for this operation. This is better expressed as an ADD
13623 // of two values.
13624 if (N1C && (1 == N1C->getZExtValue())) {
13625 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
13626 }
13627 }
13628
Evan Chengad9c0a32009-12-15 00:53:42 +000013629 return SDValue();
13630}
Evan Cheng0b0cd912009-03-28 05:57:29 +000013631
Nate Begeman740ab032009-01-26 00:52:55 +000013632/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
13633/// when possible.
13634static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
13635 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000013636 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013637 if (N->getOpcode() == ISD::SHL) {
13638 SDValue V = PerformSHLCombine(N, DAG);
13639 if (V.getNode()) return V;
13640 }
Evan Chengad9c0a32009-12-15 00:53:42 +000013641
Nate Begeman740ab032009-01-26 00:52:55 +000013642 // On X86 with SSE2 support, we can transform this to a vector shift if
13643 // all elements are shifted by the same amount. We can't do this in legalize
13644 // because the a constant vector is typically transformed to a constant pool
13645 // so we have no knowledge of the shift amount.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000013646 if (!Subtarget->hasXMMInt())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013647 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013648
Craig Topper7be5dfd2011-11-12 09:58:49 +000013649 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
13650 (!Subtarget->hasAVX2() ||
13651 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013652 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013653
Mon P Wang3becd092009-01-28 08:12:05 +000013654 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000013655 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000013656 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000013657 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000013658 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
13659 unsigned NumElts = VT.getVectorNumElements();
13660 unsigned i = 0;
13661 for (; i != NumElts; ++i) {
13662 SDValue Arg = ShAmtOp.getOperand(i);
13663 if (Arg.getOpcode() == ISD::UNDEF) continue;
13664 BaseShAmt = Arg;
13665 break;
13666 }
13667 for (; i != NumElts; ++i) {
13668 SDValue Arg = ShAmtOp.getOperand(i);
13669 if (Arg.getOpcode() == ISD::UNDEF) continue;
13670 if (Arg != BaseShAmt) {
13671 return SDValue();
13672 }
13673 }
13674 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000013675 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000013676 SDValue InVec = ShAmtOp.getOperand(0);
13677 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
13678 unsigned NumElts = InVec.getValueType().getVectorNumElements();
13679 unsigned i = 0;
13680 for (; i != NumElts; ++i) {
13681 SDValue Arg = InVec.getOperand(i);
13682 if (Arg.getOpcode() == ISD::UNDEF) continue;
13683 BaseShAmt = Arg;
13684 break;
13685 }
13686 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
13687 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000013688 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000013689 if (C->getZExtValue() == SplatIdx)
13690 BaseShAmt = InVec.getOperand(1);
13691 }
13692 }
13693 if (BaseShAmt.getNode() == 0)
13694 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
13695 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +000013696 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013697 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000013698
Mon P Wangefa42202009-09-03 19:56:25 +000013699 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000013700 if (EltVT.bitsGT(MVT::i32))
13701 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
13702 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000013703 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000013704
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013705 // The shift amount is identical so we can do a vector shift.
13706 SDValue ValOp = N->getOperand(0);
13707 switch (N->getOpcode()) {
13708 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000013709 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013710 break;
13711 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +000013712 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013713 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013714 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013715 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013716 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013717 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013718 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013719 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013720 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013721 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013722 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013723 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013724 if (VT == MVT::v4i64)
13725 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13726 DAG.getConstant(Intrinsic::x86_avx2_pslli_q, MVT::i32),
13727 ValOp, BaseShAmt);
13728 if (VT == MVT::v8i32)
13729 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13730 DAG.getConstant(Intrinsic::x86_avx2_pslli_d, MVT::i32),
13731 ValOp, BaseShAmt);
13732 if (VT == MVT::v16i16)
13733 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13734 DAG.getConstant(Intrinsic::x86_avx2_pslli_w, MVT::i32),
13735 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013736 break;
13737 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +000013738 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013739 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013740 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013741 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013742 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013743 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013744 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013745 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013746 if (VT == MVT::v8i32)
13747 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13748 DAG.getConstant(Intrinsic::x86_avx2_psrai_d, MVT::i32),
13749 ValOp, BaseShAmt);
13750 if (VT == MVT::v16i16)
13751 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13752 DAG.getConstant(Intrinsic::x86_avx2_psrai_w, MVT::i32),
13753 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013754 break;
13755 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +000013756 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013757 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013758 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013759 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013760 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013761 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013762 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013763 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +000013764 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +000013765 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +000013766 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +000013767 ValOp, BaseShAmt);
Craig Topper7be5dfd2011-11-12 09:58:49 +000013768 if (VT == MVT::v4i64)
13769 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13770 DAG.getConstant(Intrinsic::x86_avx2_psrli_q, MVT::i32),
13771 ValOp, BaseShAmt);
13772 if (VT == MVT::v8i32)
13773 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13774 DAG.getConstant(Intrinsic::x86_avx2_psrli_d, MVT::i32),
13775 ValOp, BaseShAmt);
13776 if (VT == MVT::v16i16)
13777 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
13778 DAG.getConstant(Intrinsic::x86_avx2_psrli_w, MVT::i32),
13779 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013780 break;
Nate Begeman740ab032009-01-26 00:52:55 +000013781 }
13782 return SDValue();
13783}
13784
Nate Begemanb65c1752010-12-17 22:55:37 +000013785
Stuart Hastings865f0932011-06-03 23:53:54 +000013786// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
13787// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
13788// and friends. Likewise for OR -> CMPNEQSS.
13789static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
13790 TargetLowering::DAGCombinerInfo &DCI,
13791 const X86Subtarget *Subtarget) {
13792 unsigned opcode;
13793
13794 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
13795 // we're requiring SSE2 for both.
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000013796 if (Subtarget->hasXMMInt() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000013797 SDValue N0 = N->getOperand(0);
13798 SDValue N1 = N->getOperand(1);
13799 SDValue CMP0 = N0->getOperand(1);
13800 SDValue CMP1 = N1->getOperand(1);
13801 DebugLoc DL = N->getDebugLoc();
13802
13803 // The SETCCs should both refer to the same CMP.
13804 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
13805 return SDValue();
13806
13807 SDValue CMP00 = CMP0->getOperand(0);
13808 SDValue CMP01 = CMP0->getOperand(1);
13809 EVT VT = CMP00.getValueType();
13810
13811 if (VT == MVT::f32 || VT == MVT::f64) {
13812 bool ExpectingFlags = false;
13813 // Check for any users that want flags:
13814 for (SDNode::use_iterator UI = N->use_begin(),
13815 UE = N->use_end();
13816 !ExpectingFlags && UI != UE; ++UI)
13817 switch (UI->getOpcode()) {
13818 default:
13819 case ISD::BR_CC:
13820 case ISD::BRCOND:
13821 case ISD::SELECT:
13822 ExpectingFlags = true;
13823 break;
13824 case ISD::CopyToReg:
13825 case ISD::SIGN_EXTEND:
13826 case ISD::ZERO_EXTEND:
13827 case ISD::ANY_EXTEND:
13828 break;
13829 }
13830
13831 if (!ExpectingFlags) {
13832 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
13833 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
13834
13835 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
13836 X86::CondCode tmp = cc0;
13837 cc0 = cc1;
13838 cc1 = tmp;
13839 }
13840
13841 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
13842 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
13843 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
13844 X86ISD::NodeType NTOperator = is64BitFP ?
13845 X86ISD::FSETCCsd : X86ISD::FSETCCss;
13846 // FIXME: need symbolic constants for these magic numbers.
13847 // See X86ATTInstPrinter.cpp:printSSECC().
13848 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
13849 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
13850 DAG.getConstant(x86cc, MVT::i8));
13851 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
13852 OnesOrZeroesF);
13853 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
13854 DAG.getConstant(1, MVT::i32));
13855 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
13856 return OneBitOfTruth;
13857 }
13858 }
13859 }
13860 }
13861 return SDValue();
13862}
13863
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013864/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
13865/// so it can be folded inside ANDNP.
13866static bool CanFoldXORWithAllOnes(const SDNode *N) {
13867 EVT VT = N->getValueType(0);
13868
13869 // Match direct AllOnes for 128 and 256-bit vectors
13870 if (ISD::isBuildVectorAllOnes(N))
13871 return true;
13872
13873 // Look through a bit convert.
13874 if (N->getOpcode() == ISD::BITCAST)
13875 N = N->getOperand(0).getNode();
13876
13877 // Sometimes the operand may come from a insert_subvector building a 256-bit
13878 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013879 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000013880 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
13881 SDValue V1 = N->getOperand(0);
13882 SDValue V2 = N->getOperand(1);
13883
13884 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
13885 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
13886 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
13887 ISD::isBuildVectorAllOnes(V2.getNode()))
13888 return true;
13889 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013890
13891 return false;
13892}
13893
Nate Begemanb65c1752010-12-17 22:55:37 +000013894static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
13895 TargetLowering::DAGCombinerInfo &DCI,
13896 const X86Subtarget *Subtarget) {
13897 if (DCI.isBeforeLegalizeOps())
13898 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013899
Stuart Hastings865f0932011-06-03 23:53:54 +000013900 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13901 if (R.getNode())
13902 return R;
13903
Craig Topper54a11172011-10-14 07:06:56 +000013904 EVT VT = N->getValueType(0);
13905
Craig Topperb4c94572011-10-21 06:55:01 +000013906 // Create ANDN, BLSI, and BLSR instructions
13907 // BLSI is X & (-X)
13908 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000013909 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
13910 SDValue N0 = N->getOperand(0);
13911 SDValue N1 = N->getOperand(1);
13912 DebugLoc DL = N->getDebugLoc();
13913
13914 // Check LHS for not
13915 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
13916 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
13917 // Check RHS for not
13918 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
13919 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
13920
Craig Topperb4c94572011-10-21 06:55:01 +000013921 // Check LHS for neg
13922 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
13923 isZero(N0.getOperand(0)))
13924 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
13925
13926 // Check RHS for neg
13927 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
13928 isZero(N1.getOperand(0)))
13929 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
13930
13931 // Check LHS for X-1
13932 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
13933 isAllOnes(N0.getOperand(1)))
13934 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
13935
13936 // Check RHS for X-1
13937 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
13938 isAllOnes(N1.getOperand(1)))
13939 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
13940
Craig Topper54a11172011-10-14 07:06:56 +000013941 return SDValue();
13942 }
13943
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013944 // Want to form ANDNP nodes:
13945 // 1) In the hopes of then easily combining them with OR and AND nodes
13946 // to form PBLEND/PSIGN.
13947 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000013948 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000013949 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013950
Nate Begemanb65c1752010-12-17 22:55:37 +000013951 SDValue N0 = N->getOperand(0);
13952 SDValue N1 = N->getOperand(1);
13953 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013954
Nate Begemanb65c1752010-12-17 22:55:37 +000013955 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013956 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013957 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
13958 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013959 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000013960
13961 // Check RHS for vnot
13962 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000013963 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
13964 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013965 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013966
Nate Begemanb65c1752010-12-17 22:55:37 +000013967 return SDValue();
13968}
13969
Evan Cheng760d1942010-01-04 21:22:48 +000013970static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000013971 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000013972 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000013973 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000013974 return SDValue();
13975
Stuart Hastings865f0932011-06-03 23:53:54 +000013976 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
13977 if (R.getNode())
13978 return R;
13979
Evan Cheng760d1942010-01-04 21:22:48 +000013980 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000013981
Evan Cheng760d1942010-01-04 21:22:48 +000013982 SDValue N0 = N->getOperand(0);
13983 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013984
Nate Begemanb65c1752010-12-17 22:55:37 +000013985 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000013986 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperc0d82852011-11-22 00:44:41 +000013987 if (!Subtarget->hasSSSE3orAVX() ||
Craig Topper1666cb62011-11-19 07:07:26 +000013988 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
13989 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013990
Craig Topper1666cb62011-11-19 07:07:26 +000013991 // Canonicalize pandn to RHS
13992 if (N0.getOpcode() == X86ISD::ANDNP)
13993 std::swap(N0, N1);
13994 // or (and (m, x), (pandn m, y))
13995 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
13996 SDValue Mask = N1.getOperand(0);
13997 SDValue X = N1.getOperand(1);
13998 SDValue Y;
13999 if (N0.getOperand(0) == Mask)
14000 Y = N0.getOperand(1);
14001 if (N0.getOperand(1) == Mask)
14002 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014003
Craig Topper1666cb62011-11-19 07:07:26 +000014004 // Check to see if the mask appeared in both the AND and ANDNP and
14005 if (!Y.getNode())
14006 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014007
Craig Topper1666cb62011-11-19 07:07:26 +000014008 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
14009 if (Mask.getOpcode() != ISD::BITCAST ||
14010 X.getOpcode() != ISD::BITCAST ||
14011 Y.getOpcode() != ISD::BITCAST)
14012 return SDValue();
Nate Begemanb65c1752010-12-17 22:55:37 +000014013
Craig Topper1666cb62011-11-19 07:07:26 +000014014 // Look through mask bitcast.
14015 Mask = Mask.getOperand(0);
14016 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014017
Craig Topper1666cb62011-11-19 07:07:26 +000014018 // Validate that the Mask operand is a vector sra node. The sra node
14019 // will be an intrinsic.
14020 if (Mask.getOpcode() != ISD::INTRINSIC_WO_CHAIN)
14021 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014022
Craig Topper1666cb62011-11-19 07:07:26 +000014023 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
14024 // there is no psrai.b
14025 switch (cast<ConstantSDNode>(Mask.getOperand(0))->getZExtValue()) {
14026 case Intrinsic::x86_sse2_psrai_w:
14027 case Intrinsic::x86_sse2_psrai_d:
14028 case Intrinsic::x86_avx2_psrai_w:
14029 case Intrinsic::x86_avx2_psrai_d:
14030 break;
14031 default: return SDValue();
Nate Begemanb65c1752010-12-17 22:55:37 +000014032 }
Craig Topper1666cb62011-11-19 07:07:26 +000014033
14034 // Check that the SRA is all signbits.
14035 SDValue SraC = Mask.getOperand(2);
14036 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
14037 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
14038 if ((SraAmt + 1) != EltBits)
14039 return SDValue();
14040
14041 DebugLoc DL = N->getDebugLoc();
14042
14043 // Now we know we at least have a plendvb with the mask val. See if
14044 // we can form a psignb/w/d.
14045 // psign = x.type == y.type == mask.type && y = sub(0, x);
14046 X = X.getOperand(0);
14047 Y = Y.getOperand(0);
14048 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
14049 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Topper31133842011-11-19 07:33:10 +000014050 X.getValueType() == MaskVT && X.getValueType() == Y.getValueType() &&
14051 (EltBits == 8 || EltBits == 16 || EltBits == 32)) {
14052 SDValue Sign = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X,
14053 Mask.getOperand(1));
14054 return DAG.getNode(ISD::BITCAST, DL, VT, Sign);
Craig Topper1666cb62011-11-19 07:07:26 +000014055 }
14056 // PBLENDVB only available on SSE 4.1
Craig Topperc0d82852011-11-22 00:44:41 +000014057 if (!Subtarget->hasSSE41orAVX())
Craig Topper1666cb62011-11-19 07:07:26 +000014058 return SDValue();
14059
14060 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
14061
14062 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
14063 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
14064 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
14065 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, X, Y);
14066 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000014067 }
14068 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014069
Craig Topper1666cb62011-11-19 07:07:26 +000014070 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
14071 return SDValue();
14072
Nate Begemanb65c1752010-12-17 22:55:37 +000014073 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000014074 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
14075 std::swap(N0, N1);
14076 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
14077 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000014078 if (!N0.hasOneUse() || !N1.hasOneUse())
14079 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000014080
14081 SDValue ShAmt0 = N0.getOperand(1);
14082 if (ShAmt0.getValueType() != MVT::i8)
14083 return SDValue();
14084 SDValue ShAmt1 = N1.getOperand(1);
14085 if (ShAmt1.getValueType() != MVT::i8)
14086 return SDValue();
14087 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
14088 ShAmt0 = ShAmt0.getOperand(0);
14089 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
14090 ShAmt1 = ShAmt1.getOperand(0);
14091
14092 DebugLoc DL = N->getDebugLoc();
14093 unsigned Opc = X86ISD::SHLD;
14094 SDValue Op0 = N0.getOperand(0);
14095 SDValue Op1 = N1.getOperand(0);
14096 if (ShAmt0.getOpcode() == ISD::SUB) {
14097 Opc = X86ISD::SHRD;
14098 std::swap(Op0, Op1);
14099 std::swap(ShAmt0, ShAmt1);
14100 }
14101
Evan Cheng8b1190a2010-04-28 01:18:01 +000014102 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000014103 if (ShAmt1.getOpcode() == ISD::SUB) {
14104 SDValue Sum = ShAmt1.getOperand(0);
14105 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000014106 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
14107 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
14108 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
14109 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000014110 return DAG.getNode(Opc, DL, VT,
14111 Op0, Op1,
14112 DAG.getNode(ISD::TRUNCATE, DL,
14113 MVT::i8, ShAmt0));
14114 }
14115 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
14116 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
14117 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000014118 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000014119 return DAG.getNode(Opc, DL, VT,
14120 N0.getOperand(0), N1.getOperand(0),
14121 DAG.getNode(ISD::TRUNCATE, DL,
14122 MVT::i8, ShAmt0));
14123 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014124
Evan Cheng760d1942010-01-04 21:22:48 +000014125 return SDValue();
14126}
14127
Craig Topperb4c94572011-10-21 06:55:01 +000014128static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
14129 TargetLowering::DAGCombinerInfo &DCI,
14130 const X86Subtarget *Subtarget) {
14131 if (DCI.isBeforeLegalizeOps())
14132 return SDValue();
14133
14134 EVT VT = N->getValueType(0);
14135
14136 if (VT != MVT::i32 && VT != MVT::i64)
14137 return SDValue();
14138
14139 // Create BLSMSK instructions by finding X ^ (X-1)
14140 SDValue N0 = N->getOperand(0);
14141 SDValue N1 = N->getOperand(1);
14142 DebugLoc DL = N->getDebugLoc();
14143
14144 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14145 isAllOnes(N0.getOperand(1)))
14146 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
14147
14148 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14149 isAllOnes(N1.getOperand(1)))
14150 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
14151
14152 return SDValue();
14153}
14154
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014155/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
14156static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
14157 const X86Subtarget *Subtarget) {
14158 LoadSDNode *Ld = cast<LoadSDNode>(N);
14159 EVT RegVT = Ld->getValueType(0);
14160 EVT MemVT = Ld->getMemoryVT();
14161 DebugLoc dl = Ld->getDebugLoc();
14162 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14163
14164 ISD::LoadExtType Ext = Ld->getExtensionType();
14165
Nadav Rotemca6f2962011-09-18 19:00:23 +000014166 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014167 // shuffle. We need SSE4 for the shuffles.
14168 // TODO: It is possible to support ZExt by zeroing the undef values
14169 // during the shuffle phase or after the shuffle.
14170 if (RegVT.isVector() && Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
14171 assert(MemVT != RegVT && "Cannot extend to the same type");
14172 assert(MemVT.isVector() && "Must load a vector from memory");
14173
14174 unsigned NumElems = RegVT.getVectorNumElements();
14175 unsigned RegSz = RegVT.getSizeInBits();
14176 unsigned MemSz = MemVT.getSizeInBits();
14177 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotemca6f2962011-09-18 19:00:23 +000014178 // All sizes must be a power of two
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014179 if (!isPowerOf2_32(RegSz * MemSz * NumElems)) return SDValue();
14180
14181 // Attempt to load the original value using a single load op.
14182 // Find a scalar type which is equal to the loaded word size.
14183 MVT SclrLoadTy = MVT::i8;
14184 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14185 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14186 MVT Tp = (MVT::SimpleValueType)tp;
14187 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() == MemSz) {
14188 SclrLoadTy = Tp;
14189 break;
14190 }
14191 }
14192
14193 // Proceed if a load word is found.
14194 if (SclrLoadTy.getSizeInBits() != MemSz) return SDValue();
14195
14196 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
14197 RegSz/SclrLoadTy.getSizeInBits());
14198
14199 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
14200 RegSz/MemVT.getScalarType().getSizeInBits());
14201 // Can't shuffle using an illegal type.
14202 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14203
14204 // Perform a single load.
14205 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
14206 Ld->getBasePtr(),
14207 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014208 Ld->isNonTemporal(), Ld->isInvariant(),
14209 Ld->getAlignment());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014210
14211 // Insert the word loaded into a vector.
14212 SDValue ScalarInVector = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
14213 LoadUnitVecVT, ScalarLoad);
14214
14215 // Bitcast the loaded value to a vector of the original element type, in
14216 // the size of the target vector type.
14217 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, ScalarInVector);
14218 unsigned SizeRatio = RegSz/MemSz;
14219
14220 // Redistribute the loaded elements into the different locations.
14221 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14222 for (unsigned i = 0; i < NumElems; i++) ShuffleVec[i*SizeRatio] = i;
14223
14224 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
14225 DAG.getUNDEF(SlicedVec.getValueType()),
14226 ShuffleVec.data());
14227
14228 // Bitcast to the requested type.
14229 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
14230 // Replace the original load with the new sequence
14231 // and return the new chain.
14232 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Shuff);
14233 return SDValue(ScalarLoad.getNode(), 1);
14234 }
14235
14236 return SDValue();
14237}
14238
Chris Lattner149a4e52008-02-22 02:09:43 +000014239/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014240static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000014241 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014242 StoreSDNode *St = cast<StoreSDNode>(N);
14243 EVT VT = St->getValue().getValueType();
14244 EVT StVT = St->getMemoryVT();
14245 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000014246 SDValue StoredVal = St->getOperand(1);
14247 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14248
14249 // If we are saving a concatination of two XMM registers, perform two stores.
Nadav Rotem6236f7f2011-08-11 17:05:47 +000014250 // This is better in Sandy Bridge cause one 256-bit mem op is done via two
14251 // 128-bit ones. If in the future the cost becomes only one memory access the
14252 // first version would be better.
Nadav Rotem5e742a32011-08-11 16:41:21 +000014253 if (VT.getSizeInBits() == 256 &&
14254 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
14255 StoredVal.getNumOperands() == 2) {
14256
14257 SDValue Value0 = StoredVal.getOperand(0);
14258 SDValue Value1 = StoredVal.getOperand(1);
14259
14260 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
14261 SDValue Ptr0 = St->getBasePtr();
14262 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
14263
14264 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
14265 St->getPointerInfo(), St->isVolatile(),
14266 St->isNonTemporal(), St->getAlignment());
14267 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
14268 St->getPointerInfo(), St->isVolatile(),
14269 St->isNonTemporal(), St->getAlignment());
14270 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
14271 }
Nadav Rotem614061b2011-08-10 19:30:14 +000014272
14273 // Optimize trunc store (of multiple scalars) to shuffle and store.
14274 // First, pack all of the elements in one place. Next, store to memory
14275 // in fewer chunks.
14276 if (St->isTruncatingStore() && VT.isVector()) {
14277 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14278 unsigned NumElems = VT.getVectorNumElements();
14279 assert(StVT != VT && "Cannot truncate to the same type");
14280 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
14281 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
14282
14283 // From, To sizes and ElemCount must be pow of two
14284 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014285 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000014286 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014287 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014288
Nadav Rotem614061b2011-08-10 19:30:14 +000014289 unsigned SizeRatio = FromSz / ToSz;
14290
14291 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
14292
14293 // Create a type on which we perform the shuffle
14294 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
14295 StVT.getScalarType(), NumElems*SizeRatio);
14296
14297 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
14298
14299 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
14300 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14301 for (unsigned i = 0; i < NumElems; i++ ) ShuffleVec[i] = i * SizeRatio;
14302
14303 // Can't shuffle using an illegal type
14304 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14305
14306 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
14307 DAG.getUNDEF(WideVec.getValueType()),
14308 ShuffleVec.data());
14309 // At this point all of the data is stored at the bottom of the
14310 // register. We now need to save it to mem.
14311
14312 // Find the largest store unit
14313 MVT StoreType = MVT::i8;
14314 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14315 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14316 MVT Tp = (MVT::SimpleValueType)tp;
14317 if (TLI.isTypeLegal(Tp) && StoreType.getSizeInBits() < NumElems * ToSz)
14318 StoreType = Tp;
14319 }
14320
14321 // Bitcast the original vector into a vector of store-size units
14322 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
14323 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
14324 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14325 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14326 SmallVector<SDValue, 8> Chains;
14327 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14328 TLI.getPointerTy());
14329 SDValue Ptr = St->getBasePtr();
14330
14331 // Perform one or more big stores into memory.
14332 for (unsigned i = 0; i < (ToSz*NumElems)/StoreType.getSizeInBits() ; i++) {
14333 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14334 StoreType, ShuffWide,
14335 DAG.getIntPtrConstant(i));
14336 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14337 St->getPointerInfo(), St->isVolatile(),
14338 St->isNonTemporal(), St->getAlignment());
14339 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14340 Chains.push_back(Ch);
14341 }
14342
14343 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14344 Chains.size());
14345 }
14346
14347
Chris Lattner149a4e52008-02-22 02:09:43 +000014348 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14349 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000014350 // A preferable solution to the general problem is to figure out the right
14351 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000014352
14353 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000014354 if (VT.getSizeInBits() != 64)
14355 return SDValue();
14356
Devang Patel578efa92009-06-05 21:57:13 +000014357 const Function *F = DAG.getMachineFunction().getFunction();
14358 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +000014359 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +000014360 && Subtarget->hasXMMInt();
Evan Cheng536e6672009-03-12 05:59:15 +000014361 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000014362 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000014363 isa<LoadSDNode>(St->getValue()) &&
14364 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14365 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014366 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014367 LoadSDNode *Ld = 0;
14368 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000014369 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000014370 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014371 // Must be a store of a load. We currently handle two cases: the load
14372 // is a direct child, and it's under an intervening TokenFactor. It is
14373 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000014374 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000014375 Ld = cast<LoadSDNode>(St->getChain());
14376 else if (St->getValue().hasOneUse() &&
14377 ChainVal->getOpcode() == ISD::TokenFactor) {
14378 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014379 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000014380 TokenFactorIndex = i;
14381 Ld = cast<LoadSDNode>(St->getValue());
14382 } else
14383 Ops.push_back(ChainVal->getOperand(i));
14384 }
14385 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000014386
Evan Cheng536e6672009-03-12 05:59:15 +000014387 if (!Ld || !ISD::isNormalLoad(Ld))
14388 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014389
Evan Cheng536e6672009-03-12 05:59:15 +000014390 // If this is not the MMX case, i.e. we are just turning i64 load/store
14391 // into f64 load/store, avoid the transformation if there are multiple
14392 // uses of the loaded value.
14393 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14394 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014395
Evan Cheng536e6672009-03-12 05:59:15 +000014396 DebugLoc LdDL = Ld->getDebugLoc();
14397 DebugLoc StDL = N->getDebugLoc();
14398 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14399 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14400 // pair instead.
14401 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014402 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000014403 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14404 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014405 Ld->isNonTemporal(), Ld->isInvariant(),
14406 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014407 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000014408 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000014409 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000014410 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000014411 Ops.size());
14412 }
Evan Cheng536e6672009-03-12 05:59:15 +000014413 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014414 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014415 St->isVolatile(), St->isNonTemporal(),
14416 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000014417 }
Evan Cheng536e6672009-03-12 05:59:15 +000014418
14419 // Otherwise, lower to two pairs of 32-bit loads / stores.
14420 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014421 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14422 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014423
Owen Anderson825b72b2009-08-11 20:47:22 +000014424 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014425 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014426 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014427 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000014428 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014429 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000014430 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014431 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000014432 MinAlign(Ld->getAlignment(), 4));
14433
14434 SDValue NewChain = LoLd.getValue(1);
14435 if (TokenFactorIndex != -1) {
14436 Ops.push_back(LoLd);
14437 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000014438 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000014439 Ops.size());
14440 }
14441
14442 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014443 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
14444 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014445
14446 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014447 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014448 St->isVolatile(), St->isNonTemporal(),
14449 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014450 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014451 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000014452 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000014453 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000014454 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000014455 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000014456 }
Dan Gohman475871a2008-07-27 21:46:04 +000014457 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000014458}
14459
Duncan Sands17470be2011-09-22 20:15:48 +000014460/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
14461/// and return the operands for the horizontal operation in LHS and RHS. A
14462/// horizontal operation performs the binary operation on successive elements
14463/// of its first operand, then on successive elements of its second operand,
14464/// returning the resulting values in a vector. For example, if
14465/// A = < float a0, float a1, float a2, float a3 >
14466/// and
14467/// B = < float b0, float b1, float b2, float b3 >
14468/// then the result of doing a horizontal operation on A and B is
14469/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
14470/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
14471/// A horizontal-op B, for some already available A and B, and if so then LHS is
14472/// set to A, RHS to B, and the routine returns 'true'.
14473/// Note that the binary operation should have the property that if one of the
14474/// operands is UNDEF then the result is UNDEF.
14475static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool isCommutative) {
14476 // Look for the following pattern: if
14477 // A = < float a0, float a1, float a2, float a3 >
14478 // B = < float b0, float b1, float b2, float b3 >
14479 // and
14480 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
14481 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
14482 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
14483 // which is A horizontal-op B.
14484
14485 // At least one of the operands should be a vector shuffle.
14486 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
14487 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
14488 return false;
14489
14490 EVT VT = LHS.getValueType();
14491 unsigned N = VT.getVectorNumElements();
14492
14493 // View LHS in the form
14494 // LHS = VECTOR_SHUFFLE A, B, LMask
14495 // If LHS is not a shuffle then pretend it is the shuffle
14496 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
14497 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
14498 // type VT.
14499 SDValue A, B;
14500 SmallVector<int, 8> LMask(N);
14501 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14502 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
14503 A = LHS.getOperand(0);
14504 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
14505 B = LHS.getOperand(1);
14506 cast<ShuffleVectorSDNode>(LHS.getNode())->getMask(LMask);
14507 } else {
14508 if (LHS.getOpcode() != ISD::UNDEF)
14509 A = LHS;
14510 for (unsigned i = 0; i != N; ++i)
14511 LMask[i] = i;
14512 }
14513
14514 // Likewise, view RHS in the form
14515 // RHS = VECTOR_SHUFFLE C, D, RMask
14516 SDValue C, D;
14517 SmallVector<int, 8> RMask(N);
14518 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14519 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
14520 C = RHS.getOperand(0);
14521 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
14522 D = RHS.getOperand(1);
14523 cast<ShuffleVectorSDNode>(RHS.getNode())->getMask(RMask);
14524 } else {
14525 if (RHS.getOpcode() != ISD::UNDEF)
14526 C = RHS;
14527 for (unsigned i = 0; i != N; ++i)
14528 RMask[i] = i;
14529 }
14530
14531 // Check that the shuffles are both shuffling the same vectors.
14532 if (!(A == C && B == D) && !(A == D && B == C))
14533 return false;
14534
14535 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
14536 if (!A.getNode() && !B.getNode())
14537 return false;
14538
14539 // If A and B occur in reverse order in RHS, then "swap" them (which means
14540 // rewriting the mask).
14541 if (A != C)
14542 for (unsigned i = 0; i != N; ++i) {
14543 unsigned Idx = RMask[i];
14544 if (Idx < N)
14545 RMask[i] += N;
14546 else if (Idx < 2*N)
14547 RMask[i] -= N;
14548 }
14549
14550 // At this point LHS and RHS are equivalent to
14551 // LHS = VECTOR_SHUFFLE A, B, LMask
14552 // RHS = VECTOR_SHUFFLE A, B, RMask
14553 // Check that the masks correspond to performing a horizontal operation.
14554 for (unsigned i = 0; i != N; ++i) {
14555 unsigned LIdx = LMask[i], RIdx = RMask[i];
14556
14557 // Ignore any UNDEF components.
14558 if (LIdx >= 2*N || RIdx >= 2*N || (!A.getNode() && (LIdx < N || RIdx < N))
14559 || (!B.getNode() && (LIdx >= N || RIdx >= N)))
14560 continue;
14561
14562 // Check that successive elements are being operated on. If not, this is
14563 // not a horizontal operation.
14564 if (!(LIdx == 2*i && RIdx == 2*i + 1) &&
14565 !(isCommutative && LIdx == 2*i + 1 && RIdx == 2*i))
14566 return false;
14567 }
14568
14569 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
14570 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
14571 return true;
14572}
14573
14574/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
14575static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
14576 const X86Subtarget *Subtarget) {
14577 EVT VT = N->getValueType(0);
14578 SDValue LHS = N->getOperand(0);
14579 SDValue RHS = N->getOperand(1);
14580
14581 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperc0d82852011-11-22 00:44:41 +000014582 if (Subtarget->hasSSE3orAVX() && (VT == MVT::v4f32 || VT == MVT::v2f64) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014583 isHorizontalBinOp(LHS, RHS, true))
14584 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
14585 return SDValue();
14586}
14587
14588/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
14589static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
14590 const X86Subtarget *Subtarget) {
14591 EVT VT = N->getValueType(0);
14592 SDValue LHS = N->getOperand(0);
14593 SDValue RHS = N->getOperand(1);
14594
14595 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperc0d82852011-11-22 00:44:41 +000014596 if (Subtarget->hasSSE3orAVX() && (VT == MVT::v4f32 || VT == MVT::v2f64) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014597 isHorizontalBinOp(LHS, RHS, false))
14598 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
14599 return SDValue();
14600}
14601
Chris Lattner6cf73262008-01-25 06:14:17 +000014602/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
14603/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014604static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000014605 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
14606 // F[X]OR(0.0, x) -> x
14607 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000014608 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14609 if (C->getValueAPF().isPosZero())
14610 return N->getOperand(1);
14611 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14612 if (C->getValueAPF().isPosZero())
14613 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000014614 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014615}
14616
14617/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014618static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000014619 // FAND(0.0, x) -> 0.0
14620 // FAND(x, 0.0) -> 0.0
14621 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14622 if (C->getValueAPF().isPosZero())
14623 return N->getOperand(0);
14624 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14625 if (C->getValueAPF().isPosZero())
14626 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000014627 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014628}
14629
Dan Gohmane5af2d32009-01-29 01:59:02 +000014630static SDValue PerformBTCombine(SDNode *N,
14631 SelectionDAG &DAG,
14632 TargetLowering::DAGCombinerInfo &DCI) {
14633 // BT ignores high bits in the bit index operand.
14634 SDValue Op1 = N->getOperand(1);
14635 if (Op1.hasOneUse()) {
14636 unsigned BitWidth = Op1.getValueSizeInBits();
14637 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
14638 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014639 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
14640 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000014641 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000014642 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
14643 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
14644 DCI.CommitTargetLoweringOpt(TLO);
14645 }
14646 return SDValue();
14647}
Chris Lattner83e6c992006-10-04 06:57:07 +000014648
Eli Friedman7a5e5552009-06-07 06:52:44 +000014649static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
14650 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014651 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000014652 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000014653 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000014654 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000014655 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000014656 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014657 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014658 }
14659 return SDValue();
14660}
14661
Evan Cheng2e489c42009-12-16 00:53:11 +000014662static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
14663 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
14664 // (and (i32 x86isd::setcc_carry), 1)
14665 // This eliminates the zext. This transformation is necessary because
14666 // ISD::SETCC is always legalized to i8.
14667 DebugLoc dl = N->getDebugLoc();
14668 SDValue N0 = N->getOperand(0);
14669 EVT VT = N->getValueType(0);
14670 if (N0.getOpcode() == ISD::AND &&
14671 N0.hasOneUse() &&
14672 N0.getOperand(0).hasOneUse()) {
14673 SDValue N00 = N0.getOperand(0);
14674 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
14675 return SDValue();
14676 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
14677 if (!C || C->getZExtValue() != 1)
14678 return SDValue();
14679 return DAG.getNode(ISD::AND, dl, VT,
14680 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
14681 N00.getOperand(0), N00.getOperand(1)),
14682 DAG.getConstant(1, VT));
14683 }
14684
14685 return SDValue();
14686}
14687
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014688// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
14689static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
14690 unsigned X86CC = N->getConstantOperandVal(0);
14691 SDValue EFLAG = N->getOperand(1);
14692 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014693
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014694 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
14695 // a zext and produces an all-ones bit which is more useful than 0/1 in some
14696 // cases.
14697 if (X86CC == X86::COND_B)
14698 return DAG.getNode(ISD::AND, DL, MVT::i8,
14699 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
14700 DAG.getConstant(X86CC, MVT::i8), EFLAG),
14701 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014702
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014703 return SDValue();
14704}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014705
Benjamin Kramer1396c402011-06-18 11:09:41 +000014706static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
14707 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014708 SDValue Op0 = N->getOperand(0);
14709 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
14710 // a 32-bit target where SSE doesn't support i64->FP operations.
14711 if (Op0.getOpcode() == ISD::LOAD) {
14712 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
14713 EVT VT = Ld->getValueType(0);
14714 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
14715 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
14716 !XTLI->getSubtarget()->is64Bit() &&
14717 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000014718 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
14719 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014720 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
14721 return FILDChain;
14722 }
14723 }
14724 return SDValue();
14725}
14726
Chris Lattner23a01992010-12-20 01:37:09 +000014727// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
14728static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
14729 X86TargetLowering::DAGCombinerInfo &DCI) {
14730 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
14731 // the result is either zero or one (depending on the input carry bit).
14732 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
14733 if (X86::isZeroNode(N->getOperand(0)) &&
14734 X86::isZeroNode(N->getOperand(1)) &&
14735 // We don't have a good way to replace an EFLAGS use, so only do this when
14736 // dead right now.
14737 SDValue(N, 1).use_empty()) {
14738 DebugLoc DL = N->getDebugLoc();
14739 EVT VT = N->getValueType(0);
14740 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
14741 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
14742 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
14743 DAG.getConstant(X86::COND_B,MVT::i8),
14744 N->getOperand(2)),
14745 DAG.getConstant(1, VT));
14746 return DCI.CombineTo(N, Res1, CarryOut);
14747 }
14748
14749 return SDValue();
14750}
14751
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014752// fold (add Y, (sete X, 0)) -> adc 0, Y
14753// (add Y, (setne X, 0)) -> sbb -1, Y
14754// (sub (sete X, 0), Y) -> sbb 0, Y
14755// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014756static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014757 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014758
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014759 // Look through ZExts.
14760 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
14761 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
14762 return SDValue();
14763
14764 SDValue SetCC = Ext.getOperand(0);
14765 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
14766 return SDValue();
14767
14768 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
14769 if (CC != X86::COND_E && CC != X86::COND_NE)
14770 return SDValue();
14771
14772 SDValue Cmp = SetCC.getOperand(1);
14773 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000014774 !X86::isZeroNode(Cmp.getOperand(1)) ||
14775 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014776 return SDValue();
14777
14778 SDValue CmpOp0 = Cmp.getOperand(0);
14779 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
14780 DAG.getConstant(1, CmpOp0.getValueType()));
14781
14782 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
14783 if (CC == X86::COND_NE)
14784 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
14785 DL, OtherVal.getValueType(), OtherVal,
14786 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
14787 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
14788 DL, OtherVal.getValueType(), OtherVal,
14789 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
14790}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014791
Craig Topper54f952a2011-11-19 09:02:40 +000014792/// PerformADDCombine - Do target-specific dag combines on integer adds.
14793static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
14794 const X86Subtarget *Subtarget) {
14795 EVT VT = N->getValueType(0);
14796 SDValue Op0 = N->getOperand(0);
14797 SDValue Op1 = N->getOperand(1);
14798
14799 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperc0d82852011-11-22 00:44:41 +000014800 if ((Subtarget->hasSSSE3orAVX()) && (VT == MVT::v8i16 || VT == MVT::v4i32) &&
Craig Topper54f952a2011-11-19 09:02:40 +000014801 isHorizontalBinOp(Op0, Op1, true))
14802 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
14803
14804 return OptimizeConditionalInDecrement(N, DAG);
14805}
14806
14807static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
14808 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014809 SDValue Op0 = N->getOperand(0);
14810 SDValue Op1 = N->getOperand(1);
14811
14812 // X86 can't encode an immediate LHS of a sub. See if we can push the
14813 // negation into a preceding instruction.
14814 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014815 // If the RHS of the sub is a XOR with one use and a constant, invert the
14816 // immediate. Then add one to the LHS of the sub so we can turn
14817 // X-Y -> X+~Y+1, saving one register.
14818 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
14819 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000014820 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014821 EVT VT = Op0.getValueType();
14822 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
14823 Op1.getOperand(0),
14824 DAG.getConstant(~XorC, VT));
14825 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000014826 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014827 }
14828 }
14829
Craig Topper54f952a2011-11-19 09:02:40 +000014830 // Try to synthesize horizontal adds from adds of shuffles.
14831 EVT VT = N->getValueType(0);
Craig Topperc0d82852011-11-22 00:44:41 +000014832 if ((Subtarget->hasSSSE3orAVX()) && (VT == MVT::v8i16 || VT == MVT::v4i32) &&
Craig Topper54f952a2011-11-19 09:02:40 +000014833 isHorizontalBinOp(Op0, Op1, false))
14834 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
14835
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014836 return OptimizeConditionalInDecrement(N, DAG);
14837}
14838
Dan Gohman475871a2008-07-27 21:46:04 +000014839SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000014840 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000014841 SelectionDAG &DAG = DCI.DAG;
14842 switch (N->getOpcode()) {
14843 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000014844 case ISD::EXTRACT_VECTOR_ELT:
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014845 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Duncan Sands6bcd2192011-09-17 16:49:39 +000014846 case ISD::VSELECT:
Chris Lattneraf723b92008-01-25 05:46:26 +000014847 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000014848 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Craig Topper54f952a2011-11-19 09:02:40 +000014849 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
14850 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000014851 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000014852 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000014853 case ISD::SHL:
14854 case ISD::SRA:
14855 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000014856 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000014857 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000014858 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014859 case ISD::LOAD: return PerformLOADCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000014860 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014861 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Duncan Sands17470be2011-09-22 20:15:48 +000014862 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
14863 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000014864 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000014865 case X86ISD::FOR: return PerformFORCombine(N, DAG);
14866 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000014867 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014868 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +000014869 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014870 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000014871 case X86ISD::SHUFPS: // Handle all target specific shuffles
14872 case X86ISD::SHUFPD:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000014873 case X86ISD::PALIGN:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000014874 case X86ISD::PUNPCKHBW:
14875 case X86ISD::PUNPCKHWD:
14876 case X86ISD::PUNPCKHDQ:
14877 case X86ISD::PUNPCKHQDQ:
14878 case X86ISD::UNPCKHPS:
14879 case X86ISD::UNPCKHPD:
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +000014880 case X86ISD::VUNPCKHPSY:
14881 case X86ISD::VUNPCKHPDY:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000014882 case X86ISD::PUNPCKLBW:
14883 case X86ISD::PUNPCKLWD:
14884 case X86ISD::PUNPCKLDQ:
14885 case X86ISD::PUNPCKLQDQ:
14886 case X86ISD::UNPCKLPS:
14887 case X86ISD::UNPCKLPD:
David Greenefbf05d32011-02-22 23:31:46 +000014888 case X86ISD::VUNPCKLPSY:
14889 case X86ISD::VUNPCKLPDY:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000014890 case X86ISD::MOVHLPS:
14891 case X86ISD::MOVLHPS:
14892 case X86ISD::PSHUFD:
14893 case X86ISD::PSHUFHW:
14894 case X86ISD::PSHUFLW:
14895 case X86ISD::MOVSS:
14896 case X86ISD::MOVSD:
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +000014897 case X86ISD::VPERMILPS:
14898 case X86ISD::VPERMILPSY:
14899 case X86ISD::VPERMILPD:
14900 case X86ISD::VPERMILPDY:
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +000014901 case X86ISD::VPERM2F128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000014902 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000014903 }
14904
Dan Gohman475871a2008-07-27 21:46:04 +000014905 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000014906}
14907
Evan Chenge5b51ac2010-04-17 06:13:15 +000014908/// isTypeDesirableForOp - Return true if the target has native support for
14909/// the specified value type and it is 'desirable' to use the type for the
14910/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
14911/// instruction encodings are longer and some i16 instructions are slow.
14912bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
14913 if (!isTypeLegal(VT))
14914 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014915 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000014916 return true;
14917
14918 switch (Opc) {
14919 default:
14920 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000014921 case ISD::LOAD:
14922 case ISD::SIGN_EXTEND:
14923 case ISD::ZERO_EXTEND:
14924 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014925 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000014926 case ISD::SRL:
14927 case ISD::SUB:
14928 case ISD::ADD:
14929 case ISD::MUL:
14930 case ISD::AND:
14931 case ISD::OR:
14932 case ISD::XOR:
14933 return false;
14934 }
14935}
14936
14937/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000014938/// beneficial for dag combiner to promote the specified node. If true, it
14939/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000014940bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014941 EVT VT = Op.getValueType();
14942 if (VT != MVT::i16)
14943 return false;
14944
Evan Cheng4c26e932010-04-19 19:29:22 +000014945 bool Promote = false;
14946 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014947 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000014948 default: break;
14949 case ISD::LOAD: {
14950 LoadSDNode *LD = cast<LoadSDNode>(Op);
14951 // If the non-extending load has a single use and it's not live out, then it
14952 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014953 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
14954 Op.hasOneUse()*/) {
14955 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
14956 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
14957 // The only case where we'd want to promote LOAD (rather then it being
14958 // promoted as an operand is when it's only use is liveout.
14959 if (UI->getOpcode() != ISD::CopyToReg)
14960 return false;
14961 }
14962 }
Evan Cheng4c26e932010-04-19 19:29:22 +000014963 Promote = true;
14964 break;
14965 }
14966 case ISD::SIGN_EXTEND:
14967 case ISD::ZERO_EXTEND:
14968 case ISD::ANY_EXTEND:
14969 Promote = true;
14970 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014971 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000014972 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000014973 SDValue N0 = Op.getOperand(0);
14974 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000014975 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000014976 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000014977 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014978 break;
14979 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000014980 case ISD::ADD:
14981 case ISD::MUL:
14982 case ISD::AND:
14983 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000014984 case ISD::XOR:
14985 Commute = true;
14986 // fallthrough
14987 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000014988 SDValue N0 = Op.getOperand(0);
14989 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000014990 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014991 return false;
14992 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000014993 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014994 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000014995 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000014996 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000014997 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000014998 }
14999 }
15000
15001 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000015002 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015003}
15004
Evan Cheng60c07e12006-07-05 22:17:51 +000015005//===----------------------------------------------------------------------===//
15006// X86 Inline Assembly Support
15007//===----------------------------------------------------------------------===//
15008
Chris Lattnerb8105652009-07-20 17:51:36 +000015009bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
15010 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000015011
15012 std::string AsmStr = IA->getAsmString();
15013
15014 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000015015 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000015016 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000015017
15018 switch (AsmPieces.size()) {
15019 default: return false;
15020 case 1:
15021 AsmStr = AsmPieces[0];
15022 AsmPieces.clear();
15023 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
15024
Chris Lattner7a2bdde2011-04-15 05:18:47 +000015025 // FIXME: this should verify that we are targeting a 486 or better. If not,
Evan Cheng55d42002011-01-08 01:24:27 +000015026 // we will turn this bswap into something that will be lowered to logical ops
15027 // instead of emitting the bswap asm. For now, we don't support 486 or lower
15028 // so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000015029 // bswap $0
15030 if (AsmPieces.size() == 2 &&
15031 (AsmPieces[0] == "bswap" ||
15032 AsmPieces[0] == "bswapq" ||
15033 AsmPieces[0] == "bswapl") &&
15034 (AsmPieces[1] == "$0" ||
15035 AsmPieces[1] == "${0:q}")) {
15036 // No need to check constraints, nothing other than the equivalent of
15037 // "=r,0" would be valid here.
Chris Lattnerdb125cf2011-07-18 04:54:35 +000015038 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000015039 if (!Ty || Ty->getBitWidth() % 16 != 0)
15040 return false;
15041 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015042 }
15043 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000015044 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000015045 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000015046 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000015047 AsmPieces[1] == "$$8," &&
15048 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000015049 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
15050 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000015051 const std::string &ConstraintsStr = IA->getConstraintString();
15052 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000015053 std::sort(AsmPieces.begin(), AsmPieces.end());
15054 if (AsmPieces.size() == 4 &&
15055 AsmPieces[0] == "~{cc}" &&
15056 AsmPieces[1] == "~{dirflag}" &&
15057 AsmPieces[2] == "~{flags}" &&
15058 AsmPieces[3] == "~{fpsr}") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000015059 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000015060 if (!Ty || Ty->getBitWidth() % 16 != 0)
15061 return false;
15062 return IntrinsicLowering::LowerToByteSwap(CI);
Dan Gohman0ef701e2010-03-04 19:58:08 +000015063 }
Chris Lattnerb8105652009-07-20 17:51:36 +000015064 }
15065 break;
15066 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000015067 if (CI->getType()->isIntegerTy(32) &&
15068 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
15069 SmallVector<StringRef, 4> Words;
15070 SplitString(AsmPieces[0], Words, " \t,");
15071 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
15072 Words[2] == "${0:w}") {
15073 Words.clear();
15074 SplitString(AsmPieces[1], Words, " \t,");
15075 if (Words.size() == 3 && Words[0] == "rorl" && Words[1] == "$$16" &&
15076 Words[2] == "$0") {
15077 Words.clear();
15078 SplitString(AsmPieces[2], Words, " \t,");
15079 if (Words.size() == 3 && Words[0] == "rorw" && Words[1] == "$$8" &&
15080 Words[2] == "${0:w}") {
15081 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000015082 const std::string &ConstraintsStr = IA->getConstraintString();
15083 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Peter Collingbourne948cf022010-11-13 19:54:30 +000015084 std::sort(AsmPieces.begin(), AsmPieces.end());
15085 if (AsmPieces.size() == 4 &&
15086 AsmPieces[0] == "~{cc}" &&
15087 AsmPieces[1] == "~{dirflag}" &&
15088 AsmPieces[2] == "~{flags}" &&
15089 AsmPieces[3] == "~{fpsr}") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000015090 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000015091 if (!Ty || Ty->getBitWidth() % 16 != 0)
15092 return false;
15093 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000015094 }
15095 }
15096 }
15097 }
15098 }
Evan Cheng55d42002011-01-08 01:24:27 +000015099
15100 if (CI->getType()->isIntegerTy(64)) {
15101 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
15102 if (Constraints.size() >= 2 &&
15103 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
15104 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
15105 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
15106 SmallVector<StringRef, 4> Words;
15107 SplitString(AsmPieces[0], Words, " \t");
15108 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
Chris Lattnerb8105652009-07-20 17:51:36 +000015109 Words.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000015110 SplitString(AsmPieces[1], Words, " \t");
15111 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
15112 Words.clear();
15113 SplitString(AsmPieces[2], Words, " \t,");
15114 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
15115 Words[2] == "%edx") {
Chris Lattnerdb125cf2011-07-18 04:54:35 +000015116 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
Evan Cheng55d42002011-01-08 01:24:27 +000015117 if (!Ty || Ty->getBitWidth() % 16 != 0)
15118 return false;
15119 return IntrinsicLowering::LowerToByteSwap(CI);
15120 }
Chris Lattnerb8105652009-07-20 17:51:36 +000015121 }
15122 }
15123 }
15124 }
15125 break;
15126 }
15127 return false;
15128}
15129
15130
15131
Chris Lattnerf4dff842006-07-11 02:54:03 +000015132/// getConstraintType - Given a constraint letter, return the type of
15133/// constraint it is for this target.
15134X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000015135X86TargetLowering::getConstraintType(const std::string &Constraint) const {
15136 if (Constraint.size() == 1) {
15137 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000015138 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000015139 case 'q':
15140 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000015141 case 'f':
15142 case 't':
15143 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000015144 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000015145 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000015146 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000015147 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000015148 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000015149 case 'a':
15150 case 'b':
15151 case 'c':
15152 case 'd':
15153 case 'S':
15154 case 'D':
15155 case 'A':
15156 return C_Register;
15157 case 'I':
15158 case 'J':
15159 case 'K':
15160 case 'L':
15161 case 'M':
15162 case 'N':
15163 case 'G':
15164 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000015165 case 'e':
15166 case 'Z':
15167 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000015168 default:
15169 break;
15170 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000015171 }
Chris Lattner4234f572007-03-25 02:14:49 +000015172 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000015173}
15174
John Thompson44ab89e2010-10-29 17:29:13 +000015175/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000015176/// This object must already have been set up with the operand type
15177/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000015178TargetLowering::ConstraintWeight
15179 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000015180 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000015181 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015182 Value *CallOperandVal = info.CallOperandVal;
15183 // If we don't have a value, we can't do a match,
15184 // but allow it at the lowest weight.
15185 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000015186 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000015187 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000015188 // Look at the constraint type.
15189 switch (*constraint) {
15190 default:
John Thompson44ab89e2010-10-29 17:29:13 +000015191 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
15192 case 'R':
15193 case 'q':
15194 case 'Q':
15195 case 'a':
15196 case 'b':
15197 case 'c':
15198 case 'd':
15199 case 'S':
15200 case 'D':
15201 case 'A':
15202 if (CallOperandVal->getType()->isIntegerTy())
15203 weight = CW_SpecificReg;
15204 break;
15205 case 'f':
15206 case 't':
15207 case 'u':
15208 if (type->isFloatingPointTy())
15209 weight = CW_SpecificReg;
15210 break;
15211 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000015212 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000015213 weight = CW_SpecificReg;
15214 break;
15215 case 'x':
15216 case 'Y':
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015217 if ((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasXMM())
John Thompson44ab89e2010-10-29 17:29:13 +000015218 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015219 break;
15220 case 'I':
15221 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
15222 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000015223 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015224 }
15225 break;
John Thompson44ab89e2010-10-29 17:29:13 +000015226 case 'J':
15227 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15228 if (C->getZExtValue() <= 63)
15229 weight = CW_Constant;
15230 }
15231 break;
15232 case 'K':
15233 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15234 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
15235 weight = CW_Constant;
15236 }
15237 break;
15238 case 'L':
15239 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15240 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
15241 weight = CW_Constant;
15242 }
15243 break;
15244 case 'M':
15245 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15246 if (C->getZExtValue() <= 3)
15247 weight = CW_Constant;
15248 }
15249 break;
15250 case 'N':
15251 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15252 if (C->getZExtValue() <= 0xff)
15253 weight = CW_Constant;
15254 }
15255 break;
15256 case 'G':
15257 case 'C':
15258 if (dyn_cast<ConstantFP>(CallOperandVal)) {
15259 weight = CW_Constant;
15260 }
15261 break;
15262 case 'e':
15263 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15264 if ((C->getSExtValue() >= -0x80000000LL) &&
15265 (C->getSExtValue() <= 0x7fffffffLL))
15266 weight = CW_Constant;
15267 }
15268 break;
15269 case 'Z':
15270 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15271 if (C->getZExtValue() <= 0xffffffff)
15272 weight = CW_Constant;
15273 }
15274 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015275 }
15276 return weight;
15277}
15278
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015279/// LowerXConstraint - try to replace an X constraint, which matches anything,
15280/// with another that has more specific requirements based on the type of the
15281/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000015282const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000015283LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000015284 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
15285 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000015286 if (ConstraintVT.isFloatingPoint()) {
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015287 if (Subtarget->hasXMMInt())
Chris Lattner5e764232008-04-26 23:02:14 +000015288 return "Y";
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015289 if (Subtarget->hasXMM())
Chris Lattner5e764232008-04-26 23:02:14 +000015290 return "x";
15291 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015292
Chris Lattner5e764232008-04-26 23:02:14 +000015293 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015294}
15295
Chris Lattner48884cd2007-08-25 00:47:38 +000015296/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
15297/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000015298void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000015299 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000015300 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000015301 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000015302 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000015303
Eric Christopher100c8332011-06-02 23:16:42 +000015304 // Only support length 1 constraints for now.
15305 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000015306
Eric Christopher100c8332011-06-02 23:16:42 +000015307 char ConstraintLetter = Constraint[0];
15308 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015309 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000015310 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000015311 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015312 if (C->getZExtValue() <= 31) {
15313 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015314 break;
15315 }
Devang Patel84f7fd22007-03-17 00:13:28 +000015316 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015317 return;
Evan Cheng364091e2008-09-22 23:57:37 +000015318 case 'J':
15319 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015320 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000015321 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15322 break;
15323 }
15324 }
15325 return;
15326 case 'K':
15327 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015328 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000015329 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15330 break;
15331 }
15332 }
15333 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000015334 case 'N':
15335 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015336 if (C->getZExtValue() <= 255) {
15337 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015338 break;
15339 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000015340 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015341 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000015342 case 'e': {
15343 // 32-bit signed value
15344 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015345 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15346 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015347 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015348 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000015349 break;
15350 }
15351 // FIXME gcc accepts some relocatable values here too, but only in certain
15352 // memory models; it's complicated.
15353 }
15354 return;
15355 }
15356 case 'Z': {
15357 // 32-bit unsigned value
15358 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015359 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15360 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015361 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15362 break;
15363 }
15364 }
15365 // FIXME gcc accepts some relocatable values here too, but only in certain
15366 // memory models; it's complicated.
15367 return;
15368 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015369 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015370 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000015371 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015372 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015373 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000015374 break;
15375 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015376
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015377 // In any sort of PIC mode addresses need to be computed at runtime by
15378 // adding in a register or some sort of table lookup. These can't
15379 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000015380 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015381 return;
15382
Chris Lattnerdc43a882007-05-03 16:52:29 +000015383 // If we are in non-pic codegen mode, we allow the address of a global (with
15384 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000015385 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015386 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000015387
Chris Lattner49921962009-05-08 18:23:14 +000015388 // Match either (GA), (GA+C), (GA+C1+C2), etc.
15389 while (1) {
15390 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
15391 Offset += GA->getOffset();
15392 break;
15393 } else if (Op.getOpcode() == ISD::ADD) {
15394 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15395 Offset += C->getZExtValue();
15396 Op = Op.getOperand(0);
15397 continue;
15398 }
15399 } else if (Op.getOpcode() == ISD::SUB) {
15400 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15401 Offset += -C->getZExtValue();
15402 Op = Op.getOperand(0);
15403 continue;
15404 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015405 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015406
Chris Lattner49921962009-05-08 18:23:14 +000015407 // Otherwise, this isn't something we can handle, reject it.
15408 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015409 }
Eric Christopherfd179292009-08-27 18:07:15 +000015410
Dan Gohman46510a72010-04-15 01:51:59 +000015411 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015412 // If we require an extra load to get this address, as in PIC mode, we
15413 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000015414 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
15415 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015416 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000015417
Devang Patel0d881da2010-07-06 22:08:15 +000015418 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
15419 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000015420 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015421 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015422 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015423
Gabor Greifba36cb52008-08-28 21:40:38 +000015424 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000015425 Ops.push_back(Result);
15426 return;
15427 }
Dale Johannesen1784d162010-06-25 21:55:36 +000015428 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015429}
15430
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015431std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000015432X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000015433 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000015434 // First, see if this is a constraint that directly corresponds to an LLVM
15435 // register class.
15436 if (Constraint.size() == 1) {
15437 // GCC Constraint Letters
15438 switch (Constraint[0]) {
15439 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000015440 // TODO: Slight differences here in allocation order and leaving
15441 // RIP in the class. Do they matter any more here than they do
15442 // in the normal allocation?
15443 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
15444 if (Subtarget->is64Bit()) {
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015445 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015446 return std::make_pair(0U, X86::GR32RegisterClass);
15447 else if (VT == MVT::i16)
15448 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015449 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015450 return std::make_pair(0U, X86::GR8RegisterClass);
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015451 else if (VT == MVT::i64 || VT == MVT::f64)
Eric Christopherd176af82011-06-29 17:23:50 +000015452 return std::make_pair(0U, X86::GR64RegisterClass);
15453 break;
15454 }
15455 // 32-bit fallthrough
15456 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015457 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015458 return std::make_pair(0U, X86::GR32_ABCDRegisterClass);
15459 else if (VT == MVT::i16)
15460 return std::make_pair(0U, X86::GR16_ABCDRegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015461 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015462 return std::make_pair(0U, X86::GR8_ABCD_LRegisterClass);
15463 else if (VT == MVT::i64)
15464 return std::make_pair(0U, X86::GR64_ABCDRegisterClass);
15465 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015466 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000015467 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015468 if (VT == MVT::i8 || VT == MVT::i1)
Chris Lattner0f65cad2007-04-09 05:49:22 +000015469 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015470 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000015471 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000015472 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000015473 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000015474 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015475 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015476 if (VT == MVT::i8 || VT == MVT::i1)
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015477 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
15478 if (VT == MVT::i16)
15479 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
15480 if (VT == MVT::i32 || !Subtarget->is64Bit())
15481 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
15482 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015483 case 'f': // FP Stack registers.
15484 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
15485 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000015486 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015487 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015488 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015489 return std::make_pair(0U, X86::RFP64RegisterClass);
15490 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000015491 case 'y': // MMX_REGS if MMX allowed.
15492 if (!Subtarget->hasMMX()) break;
15493 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015494 case 'Y': // SSE_REGS if SSE2 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015495 if (!Subtarget->hasXMMInt()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015496 // FALL THROUGH.
15497 case 'x': // SSE_REGS if SSE1 allowed
Nate Begeman2ea8ee72010-12-10 00:26:57 +000015498 if (!Subtarget->hasXMM()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000015499
Owen Anderson825b72b2009-08-11 20:47:22 +000015500 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000015501 default: break;
15502 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015503 case MVT::f32:
15504 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000015505 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015506 case MVT::f64:
15507 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000015508 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015509 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015510 case MVT::v16i8:
15511 case MVT::v8i16:
15512 case MVT::v4i32:
15513 case MVT::v2i64:
15514 case MVT::v4f32:
15515 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000015516 return std::make_pair(0U, X86::VR128RegisterClass);
15517 }
Chris Lattnerad043e82007-04-09 05:11:28 +000015518 break;
15519 }
15520 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015521
Chris Lattnerf76d1802006-07-31 23:26:50 +000015522 // Use the default implementation in TargetLowering to convert the register
15523 // constraint into a member of a register class.
15524 std::pair<unsigned, const TargetRegisterClass*> Res;
15525 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000015526
15527 // Not found as a standard register?
15528 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015529 // Map st(0) -> st(7) -> ST0
15530 if (Constraint.size() == 7 && Constraint[0] == '{' &&
15531 tolower(Constraint[1]) == 's' &&
15532 tolower(Constraint[2]) == 't' &&
15533 Constraint[3] == '(' &&
15534 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
15535 Constraint[5] == ')' &&
15536 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000015537
Chris Lattner56d77c72009-09-13 22:41:48 +000015538 Res.first = X86::ST0+Constraint[4]-'0';
15539 Res.second = X86::RFP80RegisterClass;
15540 return Res;
15541 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015542
Chris Lattner56d77c72009-09-13 22:41:48 +000015543 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015544 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000015545 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000015546 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015547 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000015548 }
Chris Lattner56d77c72009-09-13 22:41:48 +000015549
15550 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015551 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015552 Res.first = X86::EFLAGS;
15553 Res.second = X86::CCRRegisterClass;
15554 return Res;
15555 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015556
Dale Johannesen330169f2008-11-13 21:52:36 +000015557 // 'A' means EAX + EDX.
15558 if (Constraint == "A") {
15559 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000015560 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015561 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000015562 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000015563 return Res;
15564 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015565
Chris Lattnerf76d1802006-07-31 23:26:50 +000015566 // Otherwise, check to see if this is a register class of the wrong value
15567 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
15568 // turn into {ax},{dx}.
15569 if (Res.second->hasType(VT))
15570 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015571
Chris Lattnerf76d1802006-07-31 23:26:50 +000015572 // All of the single-register GCC register classes map their values onto
15573 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
15574 // really want an 8-bit or 32-bit register, map to the appropriate register
15575 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000015576 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000015577 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015578 unsigned DestReg = 0;
15579 switch (Res.first) {
15580 default: break;
15581 case X86::AX: DestReg = X86::AL; break;
15582 case X86::DX: DestReg = X86::DL; break;
15583 case X86::CX: DestReg = X86::CL; break;
15584 case X86::BX: DestReg = X86::BL; break;
15585 }
15586 if (DestReg) {
15587 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015588 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015589 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015590 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015591 unsigned DestReg = 0;
15592 switch (Res.first) {
15593 default: break;
15594 case X86::AX: DestReg = X86::EAX; break;
15595 case X86::DX: DestReg = X86::EDX; break;
15596 case X86::CX: DestReg = X86::ECX; break;
15597 case X86::BX: DestReg = X86::EBX; break;
15598 case X86::SI: DestReg = X86::ESI; break;
15599 case X86::DI: DestReg = X86::EDI; break;
15600 case X86::BP: DestReg = X86::EBP; break;
15601 case X86::SP: DestReg = X86::ESP; break;
15602 }
15603 if (DestReg) {
15604 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015605 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015606 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015607 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015608 unsigned DestReg = 0;
15609 switch (Res.first) {
15610 default: break;
15611 case X86::AX: DestReg = X86::RAX; break;
15612 case X86::DX: DestReg = X86::RDX; break;
15613 case X86::CX: DestReg = X86::RCX; break;
15614 case X86::BX: DestReg = X86::RBX; break;
15615 case X86::SI: DestReg = X86::RSI; break;
15616 case X86::DI: DestReg = X86::RDI; break;
15617 case X86::BP: DestReg = X86::RBP; break;
15618 case X86::SP: DestReg = X86::RSP; break;
15619 }
15620 if (DestReg) {
15621 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015622 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015623 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000015624 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000015625 } else if (Res.second == X86::FR32RegisterClass ||
15626 Res.second == X86::FR64RegisterClass ||
15627 Res.second == X86::VR128RegisterClass) {
15628 // Handle references to XMM physical registers that got mapped into the
15629 // wrong class. This can happen with constraints like {xmm0} where the
15630 // target independent register mapper will just pick the first match it can
15631 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000015632 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015633 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000015634 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015635 Res.second = X86::FR64RegisterClass;
15636 else if (X86::VR128RegisterClass->hasType(VT))
15637 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000015638 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015639
Chris Lattnerf76d1802006-07-31 23:26:50 +000015640 return Res;
15641}