blob: 83a25148040b0d87120cfb03d17d80e0adef7e06 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bill Wendling61512ba2011-05-11 01:11:55 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbache4ad3872010-10-19 23:27:08 +000062
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000065def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
66 SDTCisInt<1>]>;
67
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Chenga8e29892007-01-19 07:51:42 +000073// Node definitions.
74def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000075def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000076def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000077def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
Bill Wendlingc69107c2007-11-13 09:19:02 +000079def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000080 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000081def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000083
84def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000087def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000090def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000091 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000092 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
Chris Lattner48be23c2008-01-15 22:02:54 +000094def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000096
97def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000099
100def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000101 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000102
103def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
104 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000105def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
106 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000107
Evan Cheng218977b2010-07-13 19:27:42 +0000108def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
109 [SDNPHasChain]>;
110
Evan Chenga8e29892007-01-19 07:51:42 +0000111def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000113
David Goodwinc0309b42009-06-29 15:33:01 +0000114def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000115 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000116
Evan Chenga8e29892007-01-19 07:51:42 +0000117def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
118
Chris Lattner036609b2010-12-23 18:28:41 +0000119def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
120def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
121def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000122
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000123def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000124def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
125 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000126def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000127 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
128def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
129 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
130
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000131
Evan Cheng11db0682010-08-11 06:22:01 +0000132def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000134def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000135 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000136def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000137 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000138
Evan Chengf609bb82010-01-19 00:44:15 +0000139def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
140
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000141def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000142 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000143
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000144
145def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
146
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000147//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000148// ARM Instruction Predicate Definitions.
149//
Evan Chengebdeeab2011-07-08 01:53:10 +0000150def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
151 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000152def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
153def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000154def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
155 AssemblerPredicate<"HasV5TEOps">;
156def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
157 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000158def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000159def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
160 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000161def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000162def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
163 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000164def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000165def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
166 AssemblerPredicate<"FeatureVFP2">;
167def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
168 AssemblerPredicate<"FeatureVFP3">;
169def HasNEON : Predicate<"Subtarget->hasNEON()">,
170 AssemblerPredicate<"FeatureNEON">;
171def HasFP16 : Predicate<"Subtarget->hasFP16()">,
172 AssemblerPredicate<"FeatureFP16">;
173def HasDivide : Predicate<"Subtarget->hasDivide()">,
174 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000175def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000176 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000177def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000178 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000179def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000180 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000181def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000182 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000183def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000184def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000185def IsThumb : Predicate<"Subtarget->isThumb()">,
186 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000187def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000188def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
189 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
190def IsARM : Predicate<"!Subtarget->isThumb()">,
191 AssemblerPredicate<"!ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000192def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
193def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000194
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000195// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000196def UseMovt : Predicate<"Subtarget->useMovt()">;
197def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000198def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000199
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000200//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000201// ARM Flag Definitions.
202
203class RegConstraint<string C> {
204 string Constraints = C;
205}
206
207//===----------------------------------------------------------------------===//
208// ARM specific transformation functions and pattern fragments.
209//
210
Evan Chenga8e29892007-01-19 07:51:42 +0000211// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
212// so_imm_neg def below.
213def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000215}]>;
216
217// so_imm_not_XFORM - Return a so_imm value packed into the format described for
218// so_imm_not def below.
219def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000221}]>;
222
Evan Chenga8e29892007-01-19 07:51:42 +0000223/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
Eric Christopher8f232d32011-04-28 05:49:04 +0000224def imm1_15 : ImmLeaf<i32, [{
225 return (int32_t)Imm >= 1 && (int32_t)Imm < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000226}]>;
227
228/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000229def imm16_31 : ImmLeaf<i32, [{
230 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000231}]>;
232
Jim Grosbach64171712010-02-16 21:07:46 +0000233def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000234 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000235 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000236 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000237
Evan Chenga2515702007-03-19 07:09:02 +0000238def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000239 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000240 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000241 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000242
243// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
244def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000245 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000246}]>;
247
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000248/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000249def hi16 : SDNodeXForm<imm, [{
250 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
251}]>;
252
253def lo16AllZero : PatLeaf<(i32 imm), [{
254 // Returns true if all low 16-bits are 0.
255 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000256}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000257
Jim Grosbach619e0d62011-07-13 19:24:09 +0000258/// imm0_65535 - An immediate is in the range [0.65535].
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000259def Imm0_65535AsmOperand: AsmOperandClass { let Name = "Imm0_65535"; }
Jim Grosbach619e0d62011-07-13 19:24:09 +0000260def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
Eric Christopher8f232d32011-04-28 05:49:04 +0000261 return Imm >= 0 && Imm < 65536;
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000262}]> {
263 let ParserMatchClass = Imm0_65535AsmOperand;
264}
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000265
Evan Cheng37f25d92008-08-28 23:39:26 +0000266class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
267class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000268
Jim Grosbach0a145f32010-02-16 20:17:57 +0000269/// adde and sube predicates - True based on whether the carry flag output
270/// will be needed or not.
271def adde_dead_carry :
272 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
273 [{return !N->hasAnyUseOfValue(1);}]>;
274def sube_dead_carry :
275 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
276 [{return !N->hasAnyUseOfValue(1);}]>;
277def adde_live_carry :
278 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
279 [{return N->hasAnyUseOfValue(1);}]>;
280def sube_live_carry :
281 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
282 [{return N->hasAnyUseOfValue(1);}]>;
283
Evan Chengc4af4632010-11-17 20:13:28 +0000284// An 'and' node with a single use.
285def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
286 return N->hasOneUse();
287}]>;
288
289// An 'xor' node with a single use.
290def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
291 return N->hasOneUse();
292}]>;
293
Evan Cheng48575f62010-12-05 22:04:16 +0000294// An 'fmul' node with a single use.
295def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
296 return N->hasOneUse();
297}]>;
298
299// An 'fadd' node which checks for single non-hazardous use.
300def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
301 return hasNoVMLxHazardUse(N);
302}]>;
303
304// An 'fsub' node which checks for single non-hazardous use.
305def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
306 return hasNoVMLxHazardUse(N);
307}]>;
308
Evan Chenga8e29892007-01-19 07:51:42 +0000309//===----------------------------------------------------------------------===//
310// Operand Definitions.
311//
312
313// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000314// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000315def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000316 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000317 let OperandType = "OPERAND_PCREL";
Jim Grosbachc466b932010-11-11 18:04:49 +0000318}
Evan Chenga8e29892007-01-19 07:51:42 +0000319
Jason W Kim685c3502011-02-04 19:47:15 +0000320// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000321def uncondbrtarget : Operand<OtherVT> {
322 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000323 let OperandType = "OPERAND_PCREL";
Owen Andersonc2666002010-12-13 19:31:11 +0000324}
325
Jason W Kim685c3502011-02-04 19:47:15 +0000326// Branch target for ARM. Handles conditional/unconditional
327def br_target : Operand<OtherVT> {
328 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000329 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000330}
331
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000332// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000333// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000334def bltarget : Operand<i32> {
335 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000336 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000337 let OperandType = "OPERAND_PCREL";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000338}
339
Jason W Kim685c3502011-02-04 19:47:15 +0000340// Call target for ARM. Handles conditional/unconditional
341// FIXME: rename bl_target to t2_bltarget?
342def bl_target : Operand<i32> {
343 // Encoded the same as branch targets.
344 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000345 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000346}
347
348
Evan Chenga8e29892007-01-19 07:51:42 +0000349// A list of registers separated by comma. Used by load/store multiple.
Jim Grosbach1610a702011-07-25 20:06:30 +0000350def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; }
Bill Wendling04863d02010-11-13 10:40:19 +0000351def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000352 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000353 let ParserMatchClass = RegListAsmOperand;
354 let PrintMethod = "printRegisterList";
355}
356
Jim Grosbach1610a702011-07-25 20:06:30 +0000357def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000358def dpr_reglist : Operand<i32> {
359 let EncoderMethod = "getRegisterListOpValue";
360 let ParserMatchClass = DPRRegListAsmOperand;
361 let PrintMethod = "printRegisterList";
362}
363
Jim Grosbach1610a702011-07-25 20:06:30 +0000364def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000365def spr_reglist : Operand<i32> {
366 let EncoderMethod = "getRegisterListOpValue";
367 let ParserMatchClass = SPRRegListAsmOperand;
368 let PrintMethod = "printRegisterList";
369}
370
Evan Chenga8e29892007-01-19 07:51:42 +0000371// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
372def cpinst_operand : Operand<i32> {
373 let PrintMethod = "printCPInstOperand";
374}
375
Evan Chenga8e29892007-01-19 07:51:42 +0000376// Local PC labels.
377def pclabel : Operand<i32> {
378 let PrintMethod = "printPCLabel";
379}
380
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000381// ADR instruction labels.
382def adrlabel : Operand<i32> {
383 let EncoderMethod = "getAdrLabelOpValue";
384}
385
Owen Anderson498ec202010-10-27 22:49:00 +0000386def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000387 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000388}
389
Jim Grosbachb35ad412010-10-13 19:56:10 +0000390// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Eric Christopher8f232d32011-04-28 05:49:04 +0000391def rot_imm : Operand<i32>, ImmLeaf<i32, [{
392 int32_t v = (int32_t)Imm;
Chris Lattner2ac19022010-11-15 05:19:05 +0000393 return v == 8 || v == 16 || v == 24; }]> {
394 let EncoderMethod = "getRotImmOpValue";
Jim Grosbachb35ad412010-10-13 19:56:10 +0000395}
396
Bob Wilson22f5dc72010-08-16 18:27:34 +0000397// shift_imm: An integer that encodes a shift amount and the type of shift
Jim Grosbach580f4a92011-07-25 22:20:28 +0000398// (asr or lsl). The 6-bit immediate encodes as:
399// {5} 0 ==> lsl
400// 1 asr
401// {4-0} imm5 shift amount.
402// asr #32 encoded as imm5 == 0.
403def ShifterImmAsmOperand : AsmOperandClass {
404 let Name = "ShifterImm";
405 let ParserMethod = "parseShifterImm";
406}
Bob Wilson22f5dc72010-08-16 18:27:34 +0000407def shift_imm : Operand<i32> {
408 let PrintMethod = "printShiftImmOperand";
Jim Grosbach580f4a92011-07-25 22:20:28 +0000409 let ParserMatchClass = ShifterImmAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000410}
411
Owen Anderson92a20222011-07-21 18:54:16 +0000412// shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm.
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000413def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000414def so_reg_reg : Operand<i32>, // reg reg imm
415 ComplexPattern<i32, 3, "SelectRegShifterOperand",
416 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000417 let EncoderMethod = "getSORegRegOpValue";
418 let PrintMethod = "printSORegRegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000419 let ParserMatchClass = ShiftedRegAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000420 let MIOperandInfo = (ops GPR, GPR, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000421}
Owen Anderson92a20222011-07-21 18:54:16 +0000422
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000423def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000424def so_reg_imm : Operand<i32>, // reg imm
Owen Anderson152d4a42011-07-21 23:38:37 +0000425 ComplexPattern<i32, 2, "SelectImmShifterOperand",
Owen Anderson92a20222011-07-21 18:54:16 +0000426 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000427 let EncoderMethod = "getSORegImmOpValue";
428 let PrintMethod = "printSORegImmOperand";
Owen Anderson92a20222011-07-21 18:54:16 +0000429 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000430 let MIOperandInfo = (ops GPR, i32imm);
Owen Anderson152d4a42011-07-21 23:38:37 +0000431}
432
433// FIXME: Does this need to be distinct from so_reg?
434def shift_so_reg_reg : Operand<i32>, // reg reg imm
435 ComplexPattern<i32, 3, "SelectShiftRegShifterOperand",
436 [shl,srl,sra,rotr]> {
437 let EncoderMethod = "getSORegRegOpValue";
438 let PrintMethod = "printSORegRegOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000439 let MIOperandInfo = (ops GPR, GPR, i32imm);
Owen Anderson92a20222011-07-21 18:54:16 +0000440}
441
Jim Grosbache8606dc2011-07-13 17:50:29 +0000442// FIXME: Does this need to be distinct from so_reg?
Owen Anderson152d4a42011-07-21 23:38:37 +0000443def shift_so_reg_imm : Operand<i32>, // reg reg imm
444 ComplexPattern<i32, 2, "SelectShiftImmShifterOperand",
Evan Chengf40deed2010-10-27 23:41:30 +0000445 [shl,srl,sra,rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000446 let EncoderMethod = "getSORegImmOpValue";
447 let PrintMethod = "printSORegImmOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000448 let MIOperandInfo = (ops GPR, i32imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000449}
Evan Chenga8e29892007-01-19 07:51:42 +0000450
Owen Anderson152d4a42011-07-21 23:38:37 +0000451
Evan Chenga8e29892007-01-19 07:51:42 +0000452// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000453// 8-bit immediate rotated by an arbitrary number of bits.
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000454def SOImmAsmOperand: AsmOperandClass { let Name = "ARMSOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000455def so_imm : Operand<i32>, ImmLeaf<i32, [{
456 return ARM_AM::getSOImmVal(Imm) != -1;
457 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000458 let EncoderMethod = "getSOImmOpValue";
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000459 let ParserMatchClass = SOImmAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000460}
461
Evan Chengc70d1842007-03-20 08:11:30 +0000462// Break so_imm's up into two pieces. This handles immediates with up to 16
463// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
464// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000465def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000466 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000467}]>;
468
469/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
470///
471def arm_i32imm : PatLeaf<(imm), [{
472 if (Subtarget->hasV6T2Ops())
473 return true;
474 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
475}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000476
Jim Grosbach83ab0702011-07-13 22:01:08 +0000477/// imm0_7 predicate - Immediate in the range [0,31].
478def Imm0_7AsmOperand: AsmOperandClass { let Name = "Imm0_7"; }
479def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
480 return Imm >= 0 && Imm < 8;
481}]> {
482 let ParserMatchClass = Imm0_7AsmOperand;
483}
484
485/// imm0_15 predicate - Immediate in the range [0,31].
486def Imm0_15AsmOperand: AsmOperandClass { let Name = "Imm0_15"; }
487def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
488 return Imm >= 0 && Imm < 16;
489}]> {
490 let ParserMatchClass = Imm0_15AsmOperand;
491}
492
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000493/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000494def Imm0_31AsmOperand: AsmOperandClass { let Name = "Imm0_31"; }
Eric Christopher8f232d32011-04-28 05:49:04 +0000495def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
496 return Imm >= 0 && Imm < 32;
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000497}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000498
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000499/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
Eric Christopher8f232d32011-04-28 05:49:04 +0000500def imm0_31_m1 : Operand<i32>, ImmLeaf<i32, [{
501 return Imm >= 0 && Imm < 32;
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000502}]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000503 let EncoderMethod = "getImmMinusOneOpValue";
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000504}
505
Jim Grosbachffa32252011-07-19 19:13:28 +0000506// imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference
507// a relocatable expression.
Jason W Kim837caa92010-11-18 23:37:15 +0000508//
Jim Grosbachffa32252011-07-19 19:13:28 +0000509// FIXME: This really needs a Thumb version separate from the ARM version.
510// While the range is the same, and can thus use the same match class,
511// the encoding is different so it should have a different encoder method.
512def Imm0_65535ExprAsmOperand: AsmOperandClass { let Name = "Imm0_65535Expr"; }
513def imm0_65535_expr : Operand<i32> {
Evan Cheng75972122011-01-13 07:58:56 +0000514 let EncoderMethod = "getHiLo16ImmOpValue";
Jim Grosbachffa32252011-07-19 19:13:28 +0000515 let ParserMatchClass = Imm0_65535ExprAsmOperand;
Jason W Kim837caa92010-11-18 23:37:15 +0000516}
517
Evan Chenga9688c42010-12-11 04:11:38 +0000518/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
519/// e.g., 0xf000ffff
520def bf_inv_mask_imm : Operand<i32>,
521 PatLeaf<(imm), [{
522 return ARM::isBitFieldInvertedMask(N->getZExtValue());
523}] > {
524 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
525 let PrintMethod = "printBitfieldInvMaskImmOperand";
526}
527
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000528/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000529def lsb_pos_imm : Operand<i32>, ImmLeaf<i32, [{
530 return isInt<5>(Imm);
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000531}]>;
532
533/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000534def width_imm : Operand<i32>, ImmLeaf<i32, [{
535 return Imm > 0 && Imm <= 32;
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000536}] > {
537 let EncoderMethod = "getMsbOpValue";
538}
539
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000540def imm1_32_XFORM: SDNodeXForm<imm, [{
541 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
542}]>;
543def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; }
544def imm1_32 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 32; }],
545 imm1_32_XFORM> {
Jim Grosbachf4943352011-07-25 23:09:14 +0000546 let PrintMethod = "printImmPlusOneOperand";
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000547 let ParserMatchClass = Imm1_32AsmOperand;
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000548}
549
Jim Grosbachf4943352011-07-25 23:09:14 +0000550def imm1_16_XFORM: SDNodeXForm<imm, [{
551 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
552}]>;
553def Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; }
554def imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }],
555 imm1_16_XFORM> {
556 let PrintMethod = "printImmPlusOneOperand";
557 let ParserMatchClass = Imm1_16AsmOperand;
558}
559
Evan Chenga8e29892007-01-19 07:51:42 +0000560// Define ARM specific addressing modes.
Jim Grosbach3e556122010-10-26 22:37:02 +0000561// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000562//
Jim Grosbach3e556122010-10-26 22:37:02 +0000563def addrmode_imm12 : Operand<i32>,
564 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000565 // 12-bit immediate operand. Note that instructions using this encode
566 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
567 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000568
Chris Lattner2ac19022010-11-15 05:19:05 +0000569 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000570 let PrintMethod = "printAddrModeImm12Operand";
571 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000572}
Jim Grosbach3e556122010-10-26 22:37:02 +0000573// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000574//
Jim Grosbach3e556122010-10-26 22:37:02 +0000575def ldst_so_reg : Operand<i32>,
576 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000577 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000578 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000579 let PrintMethod = "printAddrMode2Operand";
580 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
581}
582
Jim Grosbach3e556122010-10-26 22:37:02 +0000583// addrmode2 := reg +/- imm12
584// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000585//
Jim Grosbach1610a702011-07-25 20:06:30 +0000586def MemMode2AsmOperand : AsmOperandClass {
587 let Name = "MemMode2";
Jim Grosbach43904292011-07-25 20:14:50 +0000588 let ParserMethod = "parseMemMode2Operand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000589}
Evan Chenga8e29892007-01-19 07:51:42 +0000590def addrmode2 : Operand<i32>,
591 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000592 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000593 let PrintMethod = "printAddrMode2Operand";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000594 let ParserMatchClass = MemMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000595 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
596}
597
598def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000599 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
600 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000601 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000602 let PrintMethod = "printAddrMode2OffsetOperand";
603 let MIOperandInfo = (ops GPR, i32imm);
604}
605
606// addrmode3 := reg +/- reg
607// addrmode3 := reg +/- imm8
608//
Jim Grosbach1610a702011-07-25 20:06:30 +0000609def MemMode3AsmOperand : AsmOperandClass {
610 let Name = "MemMode3";
Jim Grosbach43904292011-07-25 20:14:50 +0000611 let ParserMethod = "parseMemMode3Operand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000612}
Evan Chenga8e29892007-01-19 07:51:42 +0000613def addrmode3 : Operand<i32>,
614 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000615 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000616 let PrintMethod = "printAddrMode3Operand";
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000617 let ParserMatchClass = MemMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000618 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
619}
620
621def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000622 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
623 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000624 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000625 let PrintMethod = "printAddrMode3OffsetOperand";
626 let MIOperandInfo = (ops GPR, i32imm);
627}
628
Jim Grosbache6913602010-11-03 01:01:43 +0000629// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000630//
Jim Grosbache6913602010-11-03 01:01:43 +0000631def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000632 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000633 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000634}
635
636// addrmode5 := reg +/- imm8*4
637//
Jim Grosbach1610a702011-07-25 20:06:30 +0000638def MemMode5AsmOperand : AsmOperandClass { let Name = "MemMode5"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000639def addrmode5 : Operand<i32>,
640 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
641 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000642 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000643 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000644 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000645}
646
Bob Wilsond3a07652011-02-07 17:43:09 +0000647// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000648//
649def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000650 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000651 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000652 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000653 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000654}
655
Bob Wilsonda525062011-02-25 06:42:42 +0000656def am6offset : Operand<i32>,
657 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
658 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000659 let PrintMethod = "printAddrMode6OffsetOperand";
660 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000661 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000662}
663
Mon P Wang183c6272011-05-09 17:47:27 +0000664// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
665// (single element from one lane) for size 32.
666def addrmode6oneL32 : Operand<i32>,
667 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
668 let PrintMethod = "printAddrMode6Operand";
669 let MIOperandInfo = (ops GPR:$addr, i32imm);
670 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
671}
672
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000673// Special version of addrmode6 to handle alignment encoding for VLD-dup
674// instructions, specifically VLD4-dup.
675def addrmode6dup : Operand<i32>,
676 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
677 let PrintMethod = "printAddrMode6Operand";
678 let MIOperandInfo = (ops GPR:$addr, i32imm);
679 let EncoderMethod = "getAddrMode6DupAddressOpValue";
680}
681
Evan Chenga8e29892007-01-19 07:51:42 +0000682// addrmodepc := pc + reg
683//
684def addrmodepc : Operand<i32>,
685 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
686 let PrintMethod = "printAddrModePCOperand";
687 let MIOperandInfo = (ops GPR, i32imm);
688}
689
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000690// addrmode7 := reg
691// Used by load/store exclusive instructions. Useful to enable right assembly
692// parsing and printing. Not used for any codegen matching.
693//
Jim Grosbach1610a702011-07-25 20:06:30 +0000694def MemMode7AsmOperand : AsmOperandClass { let Name = "MemMode7"; }
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000695def addrmode7 : Operand<i32> {
696 let PrintMethod = "printAddrMode7Operand";
697 let MIOperandInfo = (ops GPR);
698 let ParserMatchClass = MemMode7AsmOperand;
699}
700
Bob Wilson4f38b382009-08-21 21:58:55 +0000701def nohash_imm : Operand<i32> {
702 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000703}
704
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000705def CoprocNumAsmOperand : AsmOperandClass {
706 let Name = "CoprocNum";
Jim Grosbach43904292011-07-25 20:14:50 +0000707 let ParserMethod = "parseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000708}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000709def p_imm : Operand<i32> {
710 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000711 let ParserMatchClass = CoprocNumAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000712}
713
Jim Grosbach1610a702011-07-25 20:06:30 +0000714def CoprocRegAsmOperand : AsmOperandClass {
715 let Name = "CoprocReg";
Jim Grosbach43904292011-07-25 20:14:50 +0000716 let ParserMethod = "parseCoprocRegOperand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000717}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000718def c_imm : Operand<i32> {
719 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000720 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000721}
722
Evan Chenga8e29892007-01-19 07:51:42 +0000723//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000724
Evan Cheng37f25d92008-08-28 23:39:26 +0000725include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000726
727//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000728// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000729//
730
Evan Cheng3924f782008-08-29 07:36:24 +0000731/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000732/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000733multiclass AsI1_bin_irs<bits<4> opcod, string opc,
734 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000735 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000736 // The register-immediate version is re-materializable. This is useful
737 // in particular for taking the address of a local.
738 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000739 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
740 iii, opc, "\t$Rd, $Rn, $imm",
741 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
742 bits<4> Rd;
743 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000744 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000745 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000746 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000747 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000748 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000749 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000750 }
Jim Grosbach62547262010-10-11 18:51:51 +0000751 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
752 iir, opc, "\t$Rd, $Rn, $Rm",
753 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000754 bits<4> Rd;
755 bits<4> Rn;
756 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000757 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000758 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000759 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000760 let Inst{15-12} = Rd;
761 let Inst{11-4} = 0b00000000;
762 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000763 }
Owen Anderson92a20222011-07-21 18:54:16 +0000764
765 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000766 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbachef324d72010-10-12 23:53:58 +0000767 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000768 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000769 bits<4> Rd;
770 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000771 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000772 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000773 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000774 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000775 let Inst{11-5} = shift{11-5};
776 let Inst{4} = 0;
777 let Inst{3-0} = shift{3-0};
778 }
779
780 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000781 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000782 iis, opc, "\t$Rd, $Rn, $shift",
783 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
784 bits<4> Rd;
785 bits<4> Rn;
786 bits<12> shift;
787 let Inst{25} = 0;
788 let Inst{19-16} = Rn;
789 let Inst{15-12} = Rd;
790 let Inst{11-8} = shift{11-8};
791 let Inst{7} = 0;
792 let Inst{6-5} = shift{6-5};
793 let Inst{4} = 1;
794 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000795 }
Jim Grosbach0ff92202011-06-27 19:09:15 +0000796
797 // Assembly aliases for optional destination operand when it's the same
798 // as the source operand.
799 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
800 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
801 so_imm:$imm, pred:$p,
802 cc_out:$s)>,
803 Requires<[IsARM]>;
804 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
805 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
806 GPR:$Rm, pred:$p,
807 cc_out:$s)>,
808 Requires<[IsARM]>;
809 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +0000810 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
811 so_reg_imm:$shift, pred:$p,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000812 cc_out:$s)>,
813 Requires<[IsARM]>;
Owen Anderson92a20222011-07-21 18:54:16 +0000814 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
815 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
816 so_reg_reg:$shift, pred:$p,
817 cc_out:$s)>,
818 Requires<[IsARM]>;
819
Evan Chenga8e29892007-01-19 07:51:42 +0000820}
821
Evan Cheng1e249e32009-06-25 20:59:23 +0000822/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000823/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000824let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000825multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
826 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
827 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000828 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
829 iii, opc, "\t$Rd, $Rn, $imm",
830 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
831 bits<4> Rd;
832 bits<4> Rn;
833 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000834 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000835 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000836 let Inst{19-16} = Rn;
837 let Inst{15-12} = Rd;
838 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000839 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000840 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
841 iir, opc, "\t$Rd, $Rn, $Rm",
842 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
843 bits<4> Rd;
844 bits<4> Rn;
845 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000846 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000847 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000848 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000849 let Inst{19-16} = Rn;
850 let Inst{15-12} = Rd;
851 let Inst{11-4} = 0b00000000;
852 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000853 }
Owen Anderson92a20222011-07-21 18:54:16 +0000854 def rsi : AI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000855 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbach89c898f2010-10-13 00:50:27 +0000856 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000857 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000858 bits<4> Rd;
859 bits<4> Rn;
860 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000861 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000862 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000863 let Inst{19-16} = Rn;
864 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000865 let Inst{11-5} = shift{11-5};
866 let Inst{4} = 0;
867 let Inst{3-0} = shift{3-0};
868 }
869
870 def rsr : AI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000871 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000872 iis, opc, "\t$Rd, $Rn, $shift",
873 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
874 bits<4> Rd;
875 bits<4> Rn;
876 bits<12> shift;
877 let Inst{25} = 0;
878 let Inst{20} = 1;
879 let Inst{19-16} = Rn;
880 let Inst{15-12} = Rd;
881 let Inst{11-8} = shift{11-8};
882 let Inst{7} = 0;
883 let Inst{6-5} = shift{6-5};
884 let Inst{4} = 1;
885 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000886 }
Evan Cheng071a2792007-09-11 19:55:27 +0000887}
Evan Chengc85e8322007-07-05 07:13:32 +0000888}
889
890/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000891/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000892/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000893let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000894multiclass AI1_cmp_irs<bits<4> opcod, string opc,
895 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
896 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000897 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
898 opc, "\t$Rn, $imm",
899 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000900 bits<4> Rn;
901 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000902 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000903 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000904 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000905 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000906 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000907 }
908 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
909 opc, "\t$Rn, $Rm",
910 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000911 bits<4> Rn;
912 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000913 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000914 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000915 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000916 let Inst{19-16} = Rn;
917 let Inst{15-12} = 0b0000;
918 let Inst{11-4} = 0b00000000;
919 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000920 }
Owen Anderson92a20222011-07-21 18:54:16 +0000921 def rsi : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +0000922 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis,
Jim Grosbach89c898f2010-10-13 00:50:27 +0000923 opc, "\t$Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000924 [(opnode GPR:$Rn, so_reg_imm:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000925 bits<4> Rn;
926 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000927 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000928 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000929 let Inst{19-16} = Rn;
930 let Inst{15-12} = 0b0000;
Owen Anderson92a20222011-07-21 18:54:16 +0000931 let Inst{11-5} = shift{11-5};
932 let Inst{4} = 0;
933 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000934 }
Owen Anderson92a20222011-07-21 18:54:16 +0000935 def rsr : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +0000936 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis,
Owen Anderson92a20222011-07-21 18:54:16 +0000937 opc, "\t$Rn, $shift",
938 [(opnode GPR:$Rn, so_reg_reg:$shift)]> {
939 bits<4> Rn;
940 bits<12> shift;
941 let Inst{25} = 0;
942 let Inst{20} = 1;
943 let Inst{19-16} = Rn;
944 let Inst{15-12} = 0b0000;
945 let Inst{11-8} = shift{11-8};
946 let Inst{7} = 0;
947 let Inst{6-5} = shift{6-5};
948 let Inst{4} = 1;
949 let Inst{3-0} = shift{3-0};
950 }
951
Evan Cheng071a2792007-09-11 19:55:27 +0000952}
Evan Chenga8e29892007-01-19 07:51:42 +0000953}
954
Evan Cheng576a3962010-09-25 00:49:35 +0000955/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000956/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000957/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000958multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000959 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
960 IIC_iEXTr, opc, "\t$Rd, $Rm",
961 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000962 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000963 bits<4> Rd;
964 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000965 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000966 let Inst{15-12} = Rd;
967 let Inst{11-10} = 0b00;
968 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000969 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000970 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
971 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
972 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000973 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000974 bits<4> Rd;
975 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000976 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000977 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000978 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000979 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000980 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000981 }
Evan Chenga8e29892007-01-19 07:51:42 +0000982}
983
Evan Cheng576a3962010-09-25 00:49:35 +0000984multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000985 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
986 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000987 [/* For disassembly only; pattern left blank */]>,
988 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000989 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000990 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000991 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000992 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
993 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000994 [/* For disassembly only; pattern left blank */]>,
995 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000996 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000997 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000998 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000999 }
1000}
1001
Evan Cheng576a3962010-09-25 00:49:35 +00001002/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001003/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +00001004multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +00001005 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1006 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
1007 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +00001008 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +00001009 bits<4> Rd;
1010 bits<4> Rm;
1011 bits<4> Rn;
1012 let Inst{19-16} = Rn;
1013 let Inst{15-12} = Rd;
Johnny Chen76b39e82009-10-27 18:44:24 +00001014 let Inst{11-10} = 0b00;
Jim Grosbach75b7b872010-11-18 23:24:22 +00001015 let Inst{9-4} = 0b000111;
1016 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +00001017 }
Jim Grosbachb35ad412010-10-13 19:56:10 +00001018 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
1019 rot_imm:$rot),
1020 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
1021 [(set GPR:$Rd, (opnode GPR:$Rn,
1022 (rotr GPR:$Rm, rot_imm:$rot)))]>,
1023 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +00001024 bits<4> Rd;
1025 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +00001026 bits<4> Rn;
1027 bits<2> rot;
1028 let Inst{19-16} = Rn;
Jim Grosbach75b7b872010-11-18 23:24:22 +00001029 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +00001030 let Inst{11-10} = rot;
Jim Grosbach75b7b872010-11-18 23:24:22 +00001031 let Inst{9-4} = 0b000111;
1032 let Inst{3-0} = Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +00001033 }
Evan Chenga8e29892007-01-19 07:51:42 +00001034}
1035
Johnny Chen2ec5e492010-02-22 21:50:40 +00001036// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +00001037multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +00001038 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1039 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00001040 [/* For disassembly only; pattern left blank */]>,
1041 Requires<[IsARM, HasV6]> {
1042 let Inst{11-10} = 0b00;
1043 }
Jim Grosbachb35ad412010-10-13 19:56:10 +00001044 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
1045 rot_imm:$rot),
1046 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +00001047 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +00001048 Requires<[IsARM, HasV6]> {
1049 bits<4> Rn;
1050 bits<2> rot;
1051 let Inst{19-16} = Rn;
1052 let Inst{11-10} = rot;
1053 }
Johnny Chen2ec5e492010-02-22 21:50:40 +00001054}
1055
Evan Cheng62674222009-06-25 23:34:10 +00001056/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Evan Cheng8de898a2009-06-26 00:19:44 +00001057multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001058 string baseOpc, bit Commutable = 0> {
1059 let Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001060 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1061 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1062 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001063 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001064 bits<4> Rd;
1065 bits<4> Rn;
1066 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001067 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001068 let Inst{15-12} = Rd;
1069 let Inst{19-16} = Rn;
1070 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001071 }
Jim Grosbach24989ec2010-10-13 18:00:52 +00001072 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1073 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1074 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001075 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001076 bits<4> Rd;
1077 bits<4> Rn;
1078 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +00001079 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +00001080 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001081 let isCommutable = Commutable;
1082 let Inst{3-0} = Rm;
1083 let Inst{15-12} = Rd;
1084 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +00001085 }
Owen Anderson92a20222011-07-21 18:54:16 +00001086 def rsi : AsI1<opcod, (outs GPR:$Rd),
1087 (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001088 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001089 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001090 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001091 bits<4> Rd;
1092 bits<4> Rn;
1093 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001094 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001095 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00001096 let Inst{15-12} = Rd;
1097 let Inst{11-5} = shift{11-5};
1098 let Inst{4} = 0;
1099 let Inst{3-0} = shift{3-0};
1100 }
1101 def rsr : AsI1<opcod, (outs GPR:$Rd),
1102 (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001103 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001104 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>,
1105 Requires<[IsARM]> {
1106 bits<4> Rd;
1107 bits<4> Rn;
1108 bits<12> shift;
1109 let Inst{25} = 0;
1110 let Inst{19-16} = Rn;
1111 let Inst{15-12} = Rd;
1112 let Inst{11-8} = shift{11-8};
1113 let Inst{7} = 0;
1114 let Inst{6-5} = shift{6-5};
1115 let Inst{4} = 1;
1116 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001117 }
Jim Grosbach37ee4642011-07-13 17:57:17 +00001118 }
1119 // Assembly aliases for optional destination operand when it's the same
1120 // as the source operand.
1121 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1122 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1123 so_imm:$imm, pred:$p,
1124 cc_out:$s)>,
1125 Requires<[IsARM]>;
1126 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1127 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1128 GPR:$Rm, pred:$p,
1129 cc_out:$s)>,
1130 Requires<[IsARM]>;
1131 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +00001132 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1133 so_reg_imm:$shift, pred:$p,
1134 cc_out:$s)>,
1135 Requires<[IsARM]>;
1136 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1137 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1138 so_reg_reg:$shift, pred:$p,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001139 cc_out:$s)>,
1140 Requires<[IsARM]>;
Owen Anderson78a54692011-04-11 20:12:19 +00001141}
1142
Jim Grosbache5165492009-11-09 00:11:35 +00001143// Carry setting variants
Owen Andersonb48c7912011-04-05 23:55:28 +00001144// NOTE: CPSR def omitted because it will be handled by the custom inserter.
1145let usesCustomInserter = 1 in {
Owen Anderson76706012011-04-05 21:48:57 +00001146multiclass AI1_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> {
Andrew Trick1c3af772011-04-23 03:55:32 +00001147 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00001148 4, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00001149 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>;
Andrew Trick1c3af772011-04-23 03:55:32 +00001150 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Owen Anderson16884412011-07-13 23:22:26 +00001151 4, IIC_iALUr,
Owen Anderson78a54692011-04-11 20:12:19 +00001152 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
1153 let isCommutable = Commutable;
1154 }
Owen Anderson92a20222011-07-21 18:54:16 +00001155 def rsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00001156 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00001157 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>;
1158 def rsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
1159 4, IIC_iALUsr,
1160 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001161}
Evan Chengc85e8322007-07-05 07:13:32 +00001162}
1163
Jim Grosbach3e556122010-10-26 22:37:02 +00001164let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001165multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001166 InstrItinClass iir, PatFrag opnode> {
1167 // Note: We use the complex addrmode_imm12 rather than just an input
1168 // GPR and a constrained immediate so that we can use this to match
1169 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001170 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001171 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1172 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001173 bits<4> Rt;
1174 bits<17> addr;
1175 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1176 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001177 let Inst{15-12} = Rt;
1178 let Inst{11-0} = addr{11-0}; // imm12
1179 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001180 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001181 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1182 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001183 bits<4> Rt;
1184 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001185 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001186 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1187 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001188 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001189 let Inst{11-0} = shift{11-0};
1190 }
1191}
1192}
1193
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001194multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001195 InstrItinClass iir, PatFrag opnode> {
1196 // Note: We use the complex addrmode_imm12 rather than just an input
1197 // GPR and a constrained immediate so that we can use this to match
1198 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001199 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001200 (ins GPR:$Rt, addrmode_imm12:$addr),
1201 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1202 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1203 bits<4> Rt;
1204 bits<17> addr;
1205 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1206 let Inst{19-16} = addr{16-13}; // Rn
1207 let Inst{15-12} = Rt;
1208 let Inst{11-0} = addr{11-0}; // imm12
1209 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001210 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001211 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1212 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1213 bits<4> Rt;
1214 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001215 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001216 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1217 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001218 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001219 let Inst{11-0} = shift{11-0};
1220 }
1221}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001222//===----------------------------------------------------------------------===//
1223// Instructions
1224//===----------------------------------------------------------------------===//
1225
Evan Chenga8e29892007-01-19 07:51:42 +00001226//===----------------------------------------------------------------------===//
1227// Miscellaneous Instructions.
1228//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001229
Evan Chenga8e29892007-01-19 07:51:42 +00001230/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1231/// the function. The first operand is the ID# for this instruction, the second
1232/// is the index into the MachineConstantPool that this is, the third is the
1233/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001234let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001235def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001236PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001237 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001238
Jim Grosbach4642ad32010-02-22 23:10:38 +00001239// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1240// from removing one half of the matched pairs. That breaks PEI, which assumes
1241// these will always be in pairs, and asserts if it finds otherwise. Better way?
1242let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001243def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001244PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001245 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001246
Jim Grosbach64171712010-02-16 21:07:46 +00001247def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001248PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001249 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001250}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001251
Johnny Chenf4d81052010-02-12 22:53:19 +00001252def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +00001253 [/* For disassembly only; pattern left blank */]>,
1254 Requires<[IsARM, HasV6T2]> {
1255 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001256 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001257 let Inst{7-0} = 0b00000000;
1258}
1259
Johnny Chenf4d81052010-02-12 22:53:19 +00001260def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1261 [/* For disassembly only; pattern left blank */]>,
1262 Requires<[IsARM, HasV6T2]> {
1263 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001264 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001265 let Inst{7-0} = 0b00000001;
1266}
1267
1268def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1269 [/* For disassembly only; pattern left blank */]>,
1270 Requires<[IsARM, HasV6T2]> {
1271 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001272 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001273 let Inst{7-0} = 0b00000010;
1274}
1275
1276def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1277 [/* For disassembly only; pattern left blank */]>,
1278 Requires<[IsARM, HasV6T2]> {
1279 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001280 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001281 let Inst{7-0} = 0b00000011;
1282}
1283
Johnny Chen2ec5e492010-02-22 21:50:40 +00001284def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001285 "\t$dst, $a, $b", []>, Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001286 bits<4> Rd;
1287 bits<4> Rn;
1288 bits<4> Rm;
1289 let Inst{3-0} = Rm;
1290 let Inst{15-12} = Rd;
1291 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001292 let Inst{27-20} = 0b01101000;
1293 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001294 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001295}
1296
Johnny Chenf4d81052010-02-12 22:53:19 +00001297def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
Jim Grosbach0fdf6cc2011-07-22 18:04:10 +00001298 []>, Requires<[IsARM, HasV6T2]> {
Johnny Chenf4d81052010-02-12 22:53:19 +00001299 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001300 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001301 let Inst{7-0} = 0b00000100;
1302}
1303
Johnny Chenc6f7b272010-02-11 18:12:29 +00001304// The i32imm operand $val can be used by a debugger to store more information
1305// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001306def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1307 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001308 bits<16> val;
1309 let Inst{3-0} = val{3-0};
1310 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001311 let Inst{27-20} = 0b00010010;
1312 let Inst{7-4} = 0b0111;
1313}
1314
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001315// Change Processor State is a system instruction -- for disassembly and
1316// parsing only.
1317// FIXME: Since the asm parser has currently no clean way to handle optional
1318// operands, create 3 versions of the same instruction. Once there's a clean
1319// framework to represent optional operands, change this behavior.
1320class CPS<dag iops, string asm_ops>
1321 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
1322 [/* For disassembly only; pattern left blank */]>, Requires<[IsARM]> {
1323 bits<2> imod;
1324 bits<3> iflags;
1325 bits<5> mode;
1326 bit M;
1327
Johnny Chenb98e1602010-02-12 18:55:33 +00001328 let Inst{31-28} = 0b1111;
1329 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001330 let Inst{19-18} = imod;
1331 let Inst{17} = M; // Enabled if mode is set;
1332 let Inst{16} = 0;
1333 let Inst{8-6} = iflags;
1334 let Inst{5} = 0;
1335 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001336}
1337
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001338let M = 1 in
1339 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
1340 "$imod\t$iflags, $mode">;
1341let mode = 0, M = 0 in
1342 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1343
1344let imod = 0, iflags = 0, M = 1 in
1345 def CPS1p : CPS<(ins i32imm:$mode), "\t$mode">;
1346
Johnny Chenb92a23f2010-02-21 04:42:01 +00001347// Preload signals the memory system of possible future data/instruction access.
1348// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001349multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001350
Evan Chengdfed19f2010-11-03 06:34:55 +00001351 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001352 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001353 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001354 bits<4> Rt;
1355 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001356 let Inst{31-26} = 0b111101;
1357 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001358 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001359 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001360 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001361 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001362 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001363 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001364 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001365 }
1366
Evan Chengdfed19f2010-11-03 06:34:55 +00001367 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001368 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001369 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001370 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001371 let Inst{31-26} = 0b111101;
1372 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001373 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001374 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001375 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001376 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001377 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001378 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001379 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001380 }
1381}
1382
Evan Cheng416941d2010-11-04 05:19:35 +00001383defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1384defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1385defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001386
Jim Grosbach53a89d62011-07-22 17:46:13 +00001387def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary,
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001388 "setend\t$end", []>, Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001389 bits<1> end;
1390 let Inst{31-10} = 0b1111000100000001000000;
1391 let Inst{9} = end;
1392 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001393}
1394
Jim Grosbach6f9f8842011-07-13 22:59:38 +00001395def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1396 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001397 bits<4> opt;
1398 let Inst{27-4} = 0b001100100000111100001111;
1399 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001400}
1401
Johnny Chenba6e0332010-02-11 17:14:31 +00001402// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001403let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001404def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001405 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001406 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001407 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001408}
1409
Evan Cheng12c3a532008-11-06 17:48:05 +00001410// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001411let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001412def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001413 4, IIC_iALUr,
Jim Grosbach6e422112010-11-29 23:48:41 +00001414 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001415
Evan Cheng325474e2008-01-07 23:56:57 +00001416let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001417def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001418 4, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001419 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001420
Jim Grosbach53694262010-11-18 01:15:56 +00001421def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001422 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001423 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001424
Jim Grosbach53694262010-11-18 01:15:56 +00001425def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001426 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001427 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001428
Jim Grosbach53694262010-11-18 01:15:56 +00001429def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001430 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001431 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001432
Jim Grosbach53694262010-11-18 01:15:56 +00001433def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001434 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001435 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001436}
Chris Lattner13c63102008-01-06 05:55:01 +00001437let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001438def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001439 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001440
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001441def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001442 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophera0f720f2011-01-15 00:25:09 +00001443 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001444
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001445def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001446 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001447}
Evan Cheng12c3a532008-11-06 17:48:05 +00001448} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001449
Evan Chenge07715c2009-06-23 05:25:29 +00001450
1451// LEApcrel - Load a pc-relative address into a register without offending the
1452// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001453let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001454// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001455// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1456// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001457def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001458 MiscFrm, IIC_iALUi, "adr", "\t$Rd, #$label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001459 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001460 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001461 let Inst{27-25} = 0b001;
1462 let Inst{20} = 0;
1463 let Inst{19-16} = 0b1111;
1464 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001465 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001466}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001467def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001468 4, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001469
1470def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1471 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001472 4, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001473
Evan Chenga8e29892007-01-19 07:51:42 +00001474//===----------------------------------------------------------------------===//
1475// Control Flow Instructions.
1476//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001477
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001478let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1479 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001480 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001481 "bx", "\tlr", [(ARMretflag)]>,
1482 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001483 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001484 }
1485
1486 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001487 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001488 "mov", "\tpc, lr", [(ARMretflag)]>,
1489 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001490 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001491 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001492}
Rafael Espindola27185192006-09-29 21:20:16 +00001493
Bob Wilson04ea6e52009-10-28 00:37:03 +00001494// Indirect branches
1495let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001496 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001497 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001498 [(brind GPR:$dst)]>,
1499 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001500 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001501 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001502 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001503 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001504
Jim Grosbachd447ac62011-07-13 20:21:31 +00001505 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1506 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001507 Requires<[IsARM, HasV4T]> {
1508 bits<4> dst;
1509 let Inst{27-4} = 0b000100101111111111110001;
1510 let Inst{3-0} = dst;
1511 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001512}
1513
Evan Cheng1e0eab12010-11-29 22:43:27 +00001514// All calls clobber the non-callee saved registers. SP is marked as
1515// a use to prevent stack-pointer assignments that appear immediately
1516// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001517let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001518 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001519 // FIXME: Do we really need a non-predicated version? If so, it should
1520 // at least be a pseudo instruction expanding to the predicated version
1521 // at MC lowering time.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001522 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001523 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001524 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001525 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001526 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001527 Requires<[IsARM, IsNotDarwin]> {
1528 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001529 bits<24> func;
1530 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001531 }
Evan Cheng277f0742007-06-19 21:05:09 +00001532
Jason W Kim685c3502011-02-04 19:47:15 +00001533 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001534 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001535 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001536 Requires<[IsARM, IsNotDarwin]> {
1537 bits<24> func;
1538 let Inst{23-0} = func;
1539 }
Evan Cheng277f0742007-06-19 21:05:09 +00001540
Evan Chenga8e29892007-01-19 07:51:42 +00001541 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001542 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001543 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001544 [(ARMcall GPR:$func)]>,
1545 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001546 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001547 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001548 let Inst{3-0} = func;
1549 }
1550
1551 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1552 IIC_Br, "blx", "\t$func",
1553 [(ARMcall_pred GPR:$func)]>,
1554 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1555 bits<4> func;
1556 let Inst{27-4} = 0b000100101111111111110011;
1557 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001558 }
1559
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001560 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001561 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001562 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001563 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001564 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001565
1566 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001567 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001568 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001569 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001570}
1571
David Goodwin1a8f36e2009-08-12 18:31:53 +00001572let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001573 // On Darwin R9 is call-clobbered.
1574 // R7 is marked as a use to prevent frame-pointer assignments from being
1575 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001576 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001577 Uses = [R7, SP] in {
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001578 def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001579 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001580 [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>,
1581 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001582
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001583 def BLr9_pred : ARMPseudoExpand<(outs),
1584 (ins bl_target:$func, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001585 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001586 [(ARMcall_pred tglobaladdr:$func)],
1587 (BL_pred bl_target:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001588 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001589
1590 // ARMv5T and above
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001591 def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001592 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001593 [(ARMcall GPR:$func)],
1594 (BLX GPR:$func)>,
1595 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001596
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001597 def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001598 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001599 [(ARMcall_pred GPR:$func)],
1600 (BLX_pred GPR:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001601 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001602
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001603 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001604 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001605 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001606 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001607 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001608
1609 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001610 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001611 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001612 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001613}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001614
David Goodwin1a8f36e2009-08-12 18:31:53 +00001615let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001616 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1617 // a two-value operand where a dag node expects two operands. :(
1618 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1619 IIC_Br, "b", "\t$target",
1620 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1621 bits<24> target;
1622 let Inst{23-0} = target;
1623 }
1624
Evan Chengaeafca02007-05-16 07:45:54 +00001625 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001626 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00001627 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001628 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1629 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001630 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson16884412011-07-13 23:22:26 +00001631 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001632 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00001633
Jim Grosbach2dc77682010-11-29 18:37:44 +00001634 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1635 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001636 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001637 0, IIC_Br,
Jim Grosbach6e422112010-11-29 23:48:41 +00001638 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001639 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1640 // into i12 and rs suffixed versions.
1641 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001642 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001643 0, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001644 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001645 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001646 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001647 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001648 0, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001649 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001650 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001651 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001652 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001653
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001654}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001655
Johnny Chen8901e6f2011-03-31 17:53:50 +00001656// BLX (immediate) -- for disassembly only
1657def BLXi : AXI<(outs), (ins br_target:$target), BrMiscFrm, NoItinerary,
1658 "blx\t$target", [/* pattern left blank */]>,
1659 Requires<[IsARM, HasV5T]> {
1660 let Inst{31-25} = 0b1111101;
1661 bits<25> target;
1662 let Inst{23-0} = target{24-1};
1663 let Inst{24} = target{0};
1664}
1665
Jim Grosbach898e7e22011-07-13 20:25:01 +00001666// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00001667def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00001668 [/* pattern left blank */]> {
1669 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00001670 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001671 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00001672 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001673 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00001674}
1675
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001676// Tail calls.
1677
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001678let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1679 // Darwin versions.
1680 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1681 Uses = [SP] in {
1682 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1683 IIC_Br, []>, Requires<[IsDarwin]>;
1684
1685 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1686 IIC_Br, []>, Requires<[IsDarwin]>;
1687
Jim Grosbach245f5e82011-07-08 18:50:22 +00001688 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001689 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001690 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1691 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001692
Jim Grosbach245f5e82011-07-08 18:50:22 +00001693 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001694 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001695 (BX GPR:$dst)>,
1696 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001697
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001698 }
1699
1700 // Non-Darwin versions (the difference is R9).
1701 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1702 Uses = [SP] in {
1703 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1704 IIC_Br, []>, Requires<[IsNotDarwin]>;
1705
1706 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1707 IIC_Br, []>, Requires<[IsNotDarwin]>;
1708
Jim Grosbach245f5e82011-07-08 18:50:22 +00001709 def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001710 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001711 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1712 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001713
Jim Grosbach245f5e82011-07-08 18:50:22 +00001714 def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001715 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001716 (BX GPR:$dst)>,
1717 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001718 }
1719}
1720
1721
1722
1723
1724
Johnny Chen0296f3e2010-02-16 21:59:54 +00001725// Secure Monitor Call is a system instruction -- for disassembly only
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00001726def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
1727 []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001728 bits<4> opt;
1729 let Inst{23-4} = 0b01100000000000000111;
1730 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001731}
1732
Johnny Chen64dfb782010-02-16 20:04:27 +00001733// Supervisor Call (Software Interrupt) -- for disassembly only
Evan Cheng1e0eab12010-11-29 22:43:27 +00001734let isCall = 1, Uses = [SP] in {
Johnny Chen85d5a892010-02-10 18:02:25 +00001735def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001736 [/* For disassembly only; pattern left blank */]> {
1737 bits<24> svc;
1738 let Inst{23-0} = svc;
1739}
Johnny Chen85d5a892010-02-10 18:02:25 +00001740}
1741
Johnny Chenfb566792010-02-17 21:39:10 +00001742// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001743let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001744def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1745 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001746 [/* For disassembly only; pattern left blank */]> {
1747 let Inst{31-28} = 0b1111;
1748 let Inst{22-20} = 0b110; // W = 1
Johnny Chen157536b2011-04-05 00:16:18 +00001749 let Inst{19-8} = 0xd05;
1750 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001751}
1752
Jim Grosbache6913602010-11-03 01:01:43 +00001753def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1754 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001755 [/* For disassembly only; pattern left blank */]> {
1756 let Inst{31-28} = 0b1111;
1757 let Inst{22-20} = 0b100; // W = 0
Johnny Chen157536b2011-04-05 00:16:18 +00001758 let Inst{19-8} = 0xd05;
1759 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001760}
1761
Johnny Chenfb566792010-02-17 21:39:10 +00001762// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001763def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1764 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001765 [/* For disassembly only; pattern left blank */]> {
1766 let Inst{31-28} = 0b1111;
1767 let Inst{22-20} = 0b011; // W = 1
Johnny Chen670a4562011-04-04 23:39:08 +00001768 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001769}
1770
Jim Grosbache6913602010-11-03 01:01:43 +00001771def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1772 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001773 [/* For disassembly only; pattern left blank */]> {
1774 let Inst{31-28} = 0b1111;
1775 let Inst{22-20} = 0b001; // W = 0
Johnny Chen670a4562011-04-04 23:39:08 +00001776 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001777}
Chris Lattner39ee0362010-10-31 19:10:56 +00001778} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001779
Evan Chenga8e29892007-01-19 07:51:42 +00001780//===----------------------------------------------------------------------===//
1781// Load / store Instructions.
1782//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001783
Evan Chenga8e29892007-01-19 07:51:42 +00001784// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001785
1786
Evan Cheng7e2fe912010-10-28 06:47:08 +00001787defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001788 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001789defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001790 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001791defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001792 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001793defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001794 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001795
Evan Chengfa775d02007-03-19 07:20:03 +00001796// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001797let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1798 isReMaterializable = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001799def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001800 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1801 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001802 bits<4> Rt;
1803 bits<17> addr;
1804 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1805 let Inst{19-16} = 0b1111;
1806 let Inst{15-12} = Rt;
1807 let Inst{11-0} = addr{11-0}; // imm12
1808}
Evan Chengfa775d02007-03-19 07:20:03 +00001809
Evan Chenga8e29892007-01-19 07:51:42 +00001810// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001811def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001812 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1813 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001814
Evan Chenga8e29892007-01-19 07:51:42 +00001815// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001816def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001817 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1818 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001819
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001820def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001821 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1822 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001823
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001824let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001825// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001826def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1827 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001828 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001829 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001830}
Rafael Espindolac391d162006-10-23 20:34:27 +00001831
Evan Chenga8e29892007-01-19 07:51:42 +00001832// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001833multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001834 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1835 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001836 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1837 // {17-14} Rn
1838 // {13} 1 == Rm, 0 == imm12
1839 // {12} isAdd
1840 // {11-0} imm12/Rm
1841 bits<18> addr;
1842 let Inst{25} = addr{13};
1843 let Inst{23} = addr{12};
1844 let Inst{19-16} = addr{17-14};
1845 let Inst{11-0} = addr{11-0};
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001846 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00001847 }
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001848 def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001849 (ins GPR:$Rn, am2offset:$offset),
1850 IndexModePost, LdFrm, itin,
1851 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00001852 // {13} 1 == Rm, 0 == imm12
1853 // {12} isAdd
1854 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001855 bits<14> offset;
1856 bits<4> Rn;
1857 let Inst{25} = offset{13};
1858 let Inst{23} = offset{12};
1859 let Inst{19-16} = Rn;
1860 let Inst{11-0} = offset{11-0};
Jim Grosbach99f53d12010-11-15 20:47:07 +00001861 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001862}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001863
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001864let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001865defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1866defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001867}
Rafael Espindola450856d2006-12-12 00:37:38 +00001868
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001869multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
1870 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1871 (ins addrmode3:$addr), IndexModePre,
1872 LdMiscFrm, itin,
1873 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1874 bits<14> addr;
1875 let Inst{23} = addr{8}; // U bit
1876 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1877 let Inst{19-16} = addr{12-9}; // Rn
1878 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1879 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1880 }
1881 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1882 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1883 LdMiscFrm, itin,
1884 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00001885 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001886 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001887 let Inst{23} = offset{8}; // U bit
1888 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001889 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001890 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1891 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001892 }
1893}
Rafael Espindola4e307642006-09-08 16:59:47 +00001894
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001895let mayLoad = 1, neverHasSideEffects = 1 in {
1896defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1897defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1898defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001899let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00001900def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1901 (ins addrmode3:$addr), IndexModePre,
1902 LdMiscFrm, IIC_iLoad_d_ru,
1903 "ldrd", "\t$Rt, $Rt2, $addr!",
1904 "$addr.base = $Rn_wb", []> {
1905 bits<14> addr;
1906 let Inst{23} = addr{8}; // U bit
1907 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1908 let Inst{19-16} = addr{12-9}; // Rn
1909 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1910 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1911}
1912def LDRD_POST: AI3ldstidx<0b1101, 0, 1, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1913 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1914 LdMiscFrm, IIC_iLoad_d_ru,
1915 "ldrd", "\t$Rt, $Rt2, [$Rn], $offset",
1916 "$Rn = $Rn_wb", []> {
1917 bits<10> offset;
1918 bits<4> Rn;
1919 let Inst{23} = offset{8}; // U bit
1920 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
1921 let Inst{19-16} = Rn;
1922 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1923 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
1924}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001925} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001926} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001927
Johnny Chenadb561d2010-02-18 03:27:42 +00001928// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001929let mayLoad = 1, neverHasSideEffects = 1 in {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001930def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$base_wb),
1931 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_ru,
1932 "ldrt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1933 // {17-14} Rn
1934 // {13} 1 == Rm, 0 == imm12
1935 // {12} isAdd
1936 // {11-0} imm12/Rm
1937 bits<18> addr;
1938 let Inst{25} = addr{13};
1939 let Inst{23} = addr{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001940 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001941 let Inst{19-16} = addr{17-14};
1942 let Inst{11-0} = addr{11-0};
1943 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001944}
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001945def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1946 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_bh_ru,
1947 "ldrbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1948 // {17-14} Rn
1949 // {13} 1 == Rm, 0 == imm12
1950 // {12} isAdd
1951 // {11-0} imm12/Rm
1952 bits<18> addr;
1953 let Inst{25} = addr{13};
1954 let Inst{23} = addr{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00001955 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001956 let Inst{19-16} = addr{17-14};
1957 let Inst{11-0} = addr{11-0};
1958 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Johnny Chenadb561d2010-02-18 03:27:42 +00001959}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001960def LDRSBT : AI3ldstidxT<0b1101, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1961 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1962 "ldrsbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001963 let Inst{21} = 1; // overwrite
1964}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001965def LDRHT : AI3ldstidxT<0b1011, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1966 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1967 "ldrht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001968 let Inst{21} = 1; // overwrite
1969}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001970def LDRSHT : AI3ldstidxT<0b1111, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1971 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1972 "ldrsht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001973 let Inst{21} = 1; // overwrite
1974}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001975}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001976
Evan Chenga8e29892007-01-19 07:51:42 +00001977// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001978
1979// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001980def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00001981 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1982 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001983
Evan Chenga8e29892007-01-19 07:51:42 +00001984// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001985let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
1986def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001987 StMiscFrm, IIC_iStore_d_r,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001988 "strd", "\t$Rt, $src2, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001989
1990// Indexed stores
Jim Grosbach953557f42010-11-19 21:35:06 +00001991def STR_PRE : AI2stridx<0, 1, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001992 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001993 IndexModePre, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001994 "str", "\t$Rt, [$Rn, $offset]!",
1995 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001996 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001997 (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001998
Jim Grosbach953557f42010-11-19 21:35:06 +00001999def STR_POST : AI2stridx<0, 0, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00002000 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002001 IndexModePost, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002002 "str", "\t$Rt, [$Rn], $offset",
2003 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00002004 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00002005 (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002006
Jim Grosbacha1b41752010-11-19 22:06:57 +00002007def STRB_PRE : AI2stridx<1, 1, (outs GPR:$Rn_wb),
2008 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
2009 IndexModePre, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002010 "strb", "\t$Rt, [$Rn, $offset]!",
2011 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00002012 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
2013 GPR:$Rn, am2offset:$offset))]>;
2014def STRB_POST: AI2stridx<1, 0, (outs GPR:$Rn_wb),
2015 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
2016 IndexModePost, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002017 "strb", "\t$Rt, [$Rn], $offset",
2018 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00002019 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
2020 GPR:$Rn, am2offset:$offset))]>;
2021
Jim Grosbach2dc77682010-11-29 18:37:44 +00002022def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
2023 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
2024 IndexModePre, StMiscFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002025 "strh", "\t$Rt, [$Rn, $offset]!",
2026 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00002027 [(set GPR:$Rn_wb,
2028 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002029
Jim Grosbach2dc77682010-11-29 18:37:44 +00002030def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
2031 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
2032 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002033 "strh", "\t$Rt, [$Rn], $offset",
2034 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00002035 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
2036 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002037
Johnny Chen39a4bb32010-02-18 22:31:18 +00002038// For disassembly only
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002039let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Johnny Chen39a4bb32010-02-18 22:31:18 +00002040def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
2041 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002042 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00002043 "strd", "\t$src1, $src2, [$base, $offset]!",
2044 "$base = $base_wb", []>;
2045
2046// For disassembly only
2047def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
2048 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002049 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00002050 "strd", "\t$src1, $src2, [$base], $offset",
2051 "$base = $base_wb", []>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002052} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00002053
Johnny Chenad4df4c2010-03-01 19:22:00 +00002054// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002055
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002056def STRT : AI2stridxT<0, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
2057 IndexModePost, StFrm, IIC_iStore_ru,
2058 "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002059 [/* For disassembly only; pattern left blank */]> {
2060 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002061 let AsmMatchConverter = "CvtStWriteBackRegAddrMode2";
2062}
2063
2064def STRBT : AI2stridxT<1, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
2065 IndexModePost, StFrm, IIC_iStore_bh_ru,
2066 "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
2067 [/* For disassembly only; pattern left blank */]> {
2068 let Inst{21} = 1; // overwrite
2069 let AsmMatchConverter = "CvtStWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002070}
2071
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002072def STRHT: AI3sthpo<(outs GPR:$base_wb), (ins GPR:$Rt, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002073 StMiscFrm, IIC_iStore_bh_ru,
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002074 "strht", "\t$Rt, $addr", "$addr.base = $base_wb",
Johnny Chenad4df4c2010-03-01 19:22:00 +00002075 [/* For disassembly only; pattern left blank */]> {
2076 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002077 let AsmMatchConverter = "CvtStWriteBackRegAddrMode3";
Johnny Chenad4df4c2010-03-01 19:22:00 +00002078}
2079
Evan Chenga8e29892007-01-19 07:51:42 +00002080//===----------------------------------------------------------------------===//
2081// Load / store multiple Instructions.
2082//
2083
Bill Wendling6c470b82010-11-13 09:09:38 +00002084multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
2085 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002086 // IA is the default, so no need for an explicit suffix on the
2087 // mnemonic here. Without it is the cannonical spelling.
Bill Wendling73fe34a2010-11-16 01:16:36 +00002088 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002089 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2090 IndexModeNone, f, itin,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002091 !strconcat(asm, "${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002092 let Inst{24-23} = 0b01; // Increment After
2093 let Inst{21} = 0; // No writeback
2094 let Inst{20} = L_bit;
2095 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002096 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002097 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2098 IndexModeUpd, f, itin_upd,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002099 !strconcat(asm, "${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002100 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002101 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002102 let Inst{20} = L_bit;
2103 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002104 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002105 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2106 IndexModeNone, f, itin,
2107 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
2108 let Inst{24-23} = 0b00; // Decrement After
2109 let Inst{21} = 0; // No writeback
2110 let Inst{20} = L_bit;
2111 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002112 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002113 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2114 IndexModeUpd, f, itin_upd,
2115 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2116 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002117 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002118 let Inst{20} = L_bit;
2119 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002120 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002121 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2122 IndexModeNone, f, itin,
2123 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
2124 let Inst{24-23} = 0b10; // Decrement Before
2125 let Inst{21} = 0; // No writeback
2126 let Inst{20} = L_bit;
2127 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002128 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002129 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2130 IndexModeUpd, f, itin_upd,
2131 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2132 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002133 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002134 let Inst{20} = L_bit;
2135 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002136 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002137 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2138 IndexModeNone, f, itin,
2139 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
2140 let Inst{24-23} = 0b11; // Increment Before
2141 let Inst{21} = 0; // No writeback
2142 let Inst{20} = L_bit;
2143 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002144 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002145 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2146 IndexModeUpd, f, itin_upd,
2147 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2148 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002149 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002150 let Inst{20} = L_bit;
2151 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002152}
Bill Wendling6c470b82010-11-13 09:09:38 +00002153
Bill Wendlingc93989a2010-11-13 11:20:05 +00002154let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002155
2156let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2157defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
2158
2159let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2160defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
2161
2162} // neverHasSideEffects
2163
Bill Wendling73fe34a2010-11-16 01:16:36 +00002164// FIXME: remove when we have a way to marking a MI with these properties.
2165// FIXME: Should pc be an implicit operand like PICADD, etc?
2166let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2167 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002168def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2169 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002170 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002171 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002172 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002173
Evan Chenga8e29892007-01-19 07:51:42 +00002174//===----------------------------------------------------------------------===//
2175// Move Instructions.
2176//
2177
Evan Chengcd799b92009-06-12 20:46:18 +00002178let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002179def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2180 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2181 bits<4> Rd;
2182 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002183
Johnny Chen103bf952011-04-01 23:30:25 +00002184 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002185 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002186 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002187 let Inst{3-0} = Rm;
2188 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002189}
2190
Dale Johannesen38d5f042010-06-15 22:24:08 +00002191// A version for the smaller set of tail call registers.
2192let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002193def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002194 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2195 bits<4> Rd;
2196 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002197
Dale Johannesen38d5f042010-06-15 22:24:08 +00002198 let Inst{11-4} = 0b00000000;
2199 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002200 let Inst{3-0} = Rm;
2201 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002202}
2203
Owen Anderson152d4a42011-07-21 23:38:37 +00002204def MOVsr : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_reg:$src),
2205 DPSoRegRegFrm, IIC_iMOVsr,
2206 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_reg:$src)]>,
Evan Chengf40deed2010-10-27 23:41:30 +00002207 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002208 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002209 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002210 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002211 let Inst{19-16} = 0b0000;
Owen Anderson152d4a42011-07-21 23:38:37 +00002212 let Inst{11-8} = src{11-8};
2213 let Inst{7} = 0;
2214 let Inst{6-5} = src{6-5};
2215 let Inst{4} = 1;
2216 let Inst{3-0} = src{3-0};
Bob Wilson8e86b512009-10-14 19:00:24 +00002217 let Inst{25} = 0;
2218}
Evan Chenga2515702007-03-19 07:09:02 +00002219
Owen Anderson152d4a42011-07-21 23:38:37 +00002220def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src),
2221 DPSoRegImmFrm, IIC_iMOVsr,
2222 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>,
2223 UnaryDP {
2224 bits<4> Rd;
2225 bits<12> src;
2226 let Inst{15-12} = Rd;
2227 let Inst{19-16} = 0b0000;
2228 let Inst{11-5} = src{11-5};
2229 let Inst{4} = 0;
2230 let Inst{3-0} = src{3-0};
2231 let Inst{25} = 0;
2232}
2233
2234
2235
Evan Chengc4af4632010-11-17 20:13:28 +00002236let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002237def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2238 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002239 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002240 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002241 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002242 let Inst{15-12} = Rd;
2243 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002244 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002245}
2246
Evan Chengc4af4632010-11-17 20:13:28 +00002247let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002248def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002249 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002250 "movw", "\t$Rd, $imm",
2251 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002252 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002253 bits<4> Rd;
2254 bits<16> imm;
2255 let Inst{15-12} = Rd;
2256 let Inst{11-0} = imm{11-0};
2257 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002258 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002259 let Inst{25} = 1;
2260}
2261
Jim Grosbachffa32252011-07-19 19:13:28 +00002262def : InstAlias<"mov${p} $Rd, $imm",
2263 (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>,
2264 Requires<[IsARM]>;
2265
Evan Cheng53519f02011-01-21 18:55:51 +00002266def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2267 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002268
2269let Constraints = "$src = $Rd" in {
Jim Grosbachffa32252011-07-19 19:13:28 +00002270def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002271 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002272 "movt", "\t$Rd, $imm",
2273 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002274 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002275 lo16AllZero:$imm))]>, UnaryDP,
2276 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002277 bits<4> Rd;
2278 bits<16> imm;
2279 let Inst{15-12} = Rd;
2280 let Inst{11-0} = imm{11-0};
2281 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002282 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002283 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002284}
Evan Cheng13ab0202007-07-10 18:08:01 +00002285
Evan Cheng53519f02011-01-21 18:55:51 +00002286def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2287 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002288
2289} // Constraints
2290
Evan Cheng20956592009-10-21 08:15:52 +00002291def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2292 Requires<[IsARM, HasV6T2]>;
2293
David Goodwinca01a8d2009-09-01 18:32:09 +00002294let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002295def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002296 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2297 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002298
2299// These aren't really mov instructions, but we have to define them this way
2300// due to flag operands.
2301
Evan Cheng071a2792007-09-11 19:55:27 +00002302let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002303def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002304 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2305 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002306def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002307 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2308 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002309}
Evan Chenga8e29892007-01-19 07:51:42 +00002310
Evan Chenga8e29892007-01-19 07:51:42 +00002311//===----------------------------------------------------------------------===//
2312// Extend Instructions.
2313//
2314
2315// Sign extenders
2316
Evan Cheng576a3962010-09-25 00:49:35 +00002317defm SXTB : AI_ext_rrot<0b01101010,
2318 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
2319defm SXTH : AI_ext_rrot<0b01101011,
2320 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002321
Evan Cheng576a3962010-09-25 00:49:35 +00002322defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002323 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002324defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002325 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002326
Johnny Chen2ec5e492010-02-22 21:50:40 +00002327// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002328defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002329
2330// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002331defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002332
2333// Zero extenders
2334
2335let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00002336defm UXTB : AI_ext_rrot<0b01101110,
2337 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
2338defm UXTH : AI_ext_rrot<0b01101111,
2339 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
2340defm UXTB16 : AI_ext_rrot<0b01101100,
2341 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002342
Jim Grosbach542f6422010-07-28 23:25:44 +00002343// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2344// The transformation should probably be done as a combiner action
2345// instead so we can include a check for masking back in the upper
2346// eight bits of the source into the lower eight bits of the result.
2347//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
2348// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002349def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00002350 (UXTB16r_rot GPR:$Src, 8)>;
2351
Evan Cheng576a3962010-09-25 00:49:35 +00002352defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002353 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002354defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002355 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002356}
2357
Evan Chenga8e29892007-01-19 07:51:42 +00002358// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00002359// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002360defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002361
Evan Chenga8e29892007-01-19 07:51:42 +00002362
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002363def SBFX : I<(outs GPR:$Rd),
2364 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002365 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002366 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002367 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002368 bits<4> Rd;
2369 bits<4> Rn;
2370 bits<5> lsb;
2371 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002372 let Inst{27-21} = 0b0111101;
2373 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002374 let Inst{20-16} = width;
2375 let Inst{15-12} = Rd;
2376 let Inst{11-7} = lsb;
2377 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002378}
2379
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002380def UBFX : I<(outs GPR:$Rd),
2381 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002382 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002383 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002384 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002385 bits<4> Rd;
2386 bits<4> Rn;
2387 bits<5> lsb;
2388 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002389 let Inst{27-21} = 0b0111111;
2390 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002391 let Inst{20-16} = width;
2392 let Inst{15-12} = Rd;
2393 let Inst{11-7} = lsb;
2394 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002395}
2396
Evan Chenga8e29892007-01-19 07:51:42 +00002397//===----------------------------------------------------------------------===//
2398// Arithmetic Instructions.
2399//
2400
Jim Grosbach26421962008-10-14 20:36:24 +00002401defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002402 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002403 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002404defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002405 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002406 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00002407
Evan Chengc85e8322007-07-05 07:13:32 +00002408// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002409defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002410 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002411 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2412defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002413 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002414 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002415
Evan Cheng62674222009-06-25 23:34:10 +00002416defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002417 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>,
2418 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002419defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002420 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>,
2421 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002422
2423// ADC and SUBC with 's' bit set.
Owen Anderson76706012011-04-05 21:48:57 +00002424let usesCustomInserter = 1 in {
2425defm ADCS : AI1_adde_sube_s_irs<
2426 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
2427defm SBCS : AI1_adde_sube_s_irs<
2428 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
2429}
Evan Chenga8e29892007-01-19 07:51:42 +00002430
Jim Grosbach84760882010-10-15 18:42:41 +00002431def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2432 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2433 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2434 bits<4> Rd;
2435 bits<4> Rn;
2436 bits<12> imm;
2437 let Inst{25} = 1;
2438 let Inst{15-12} = Rd;
2439 let Inst{19-16} = Rn;
2440 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002441}
Evan Cheng13ab0202007-07-10 18:08:01 +00002442
Bob Wilsoncff71782010-08-05 18:23:43 +00002443// The reg/reg form is only defined for the disassembler; for codegen it is
2444// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002445def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2446 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002447 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002448 bits<4> Rd;
2449 bits<4> Rn;
2450 bits<4> Rm;
2451 let Inst{11-4} = 0b00000000;
2452 let Inst{25} = 0;
2453 let Inst{3-0} = Rm;
2454 let Inst{15-12} = Rd;
2455 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002456}
2457
Owen Anderson92a20222011-07-21 18:54:16 +00002458def RSBrsi : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002459 DPSoRegImmFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002460 [(set GPR:$Rd, (sub so_reg_imm:$shift, GPR:$Rn))]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002461 bits<4> Rd;
2462 bits<4> Rn;
2463 bits<12> shift;
2464 let Inst{25} = 0;
Jim Grosbach84760882010-10-15 18:42:41 +00002465 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00002466 let Inst{15-12} = Rd;
2467 let Inst{11-5} = shift{11-5};
2468 let Inst{4} = 0;
2469 let Inst{3-0} = shift{3-0};
2470}
2471
2472def RSBrsr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002473 DPSoRegRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002474 [(set GPR:$Rd, (sub so_reg_reg:$shift, GPR:$Rn))]> {
2475 bits<4> Rd;
2476 bits<4> Rn;
2477 bits<12> shift;
2478 let Inst{25} = 0;
2479 let Inst{19-16} = Rn;
2480 let Inst{15-12} = Rd;
2481 let Inst{11-8} = shift{11-8};
2482 let Inst{7} = 0;
2483 let Inst{6-5} = shift{6-5};
2484 let Inst{4} = 1;
2485 let Inst{3-0} = shift{3-0};
Bob Wilson7e053bb2009-10-26 22:34:44 +00002486}
Evan Chengc85e8322007-07-05 07:13:32 +00002487
2488// RSB with 's' bit set.
Owen Andersonb48c7912011-04-05 23:55:28 +00002489// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2490let usesCustomInserter = 1 in {
2491def RSBSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002492 4, IIC_iALUi,
Owen Andersonb48c7912011-04-05 23:55:28 +00002493 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]>;
2494def RSBSrr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Owen Anderson16884412011-07-13 23:22:26 +00002495 4, IIC_iALUr,
Owen Andersonb48c7912011-04-05 23:55:28 +00002496 [/* For disassembly only; pattern left blank */]>;
Owen Anderson92a20222011-07-21 18:54:16 +00002497def RSBSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00002498 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00002499 [(set GPR:$Rd, (subc so_reg_imm:$shift, GPR:$Rn))]>;
2500def RSBSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
2501 4, IIC_iALUsr,
2502 [(set GPR:$Rd, (subc so_reg_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002503}
Evan Chengc85e8322007-07-05 07:13:32 +00002504
Evan Cheng62674222009-06-25 23:34:10 +00002505let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002506def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2507 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2508 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002509 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002510 bits<4> Rd;
2511 bits<4> Rn;
2512 bits<12> imm;
2513 let Inst{25} = 1;
2514 let Inst{15-12} = Rd;
2515 let Inst{19-16} = Rn;
2516 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002517}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002518// The reg/reg form is only defined for the disassembler; for codegen it is
2519// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002520def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2521 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002522 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002523 bits<4> Rd;
2524 bits<4> Rn;
2525 bits<4> Rm;
2526 let Inst{11-4} = 0b00000000;
2527 let Inst{25} = 0;
2528 let Inst{3-0} = Rm;
2529 let Inst{15-12} = Rd;
2530 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002531}
Owen Anderson92a20222011-07-21 18:54:16 +00002532def RSCrsi : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002533 DPSoRegImmFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002534 [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002535 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002536 bits<4> Rd;
2537 bits<4> Rn;
2538 bits<12> shift;
2539 let Inst{25} = 0;
Jim Grosbach84760882010-10-15 18:42:41 +00002540 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00002541 let Inst{15-12} = Rd;
2542 let Inst{11-5} = shift{11-5};
2543 let Inst{4} = 0;
2544 let Inst{3-0} = shift{3-0};
2545}
2546def RSCrsr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002547 DPSoRegRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002548 [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>,
2549 Requires<[IsARM]> {
2550 bits<4> Rd;
2551 bits<4> Rn;
2552 bits<12> shift;
2553 let Inst{25} = 0;
2554 let Inst{19-16} = Rn;
2555 let Inst{15-12} = Rd;
2556 let Inst{11-8} = shift{11-8};
2557 let Inst{7} = 0;
2558 let Inst{6-5} = shift{6-5};
2559 let Inst{4} = 1;
2560 let Inst{3-0} = shift{3-0};
Bob Wilsondda95832009-10-26 22:59:12 +00002561}
Evan Cheng62674222009-06-25 23:34:10 +00002562}
2563
Owen Anderson92a20222011-07-21 18:54:16 +00002564
Owen Andersonb48c7912011-04-05 23:55:28 +00002565// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2566let usesCustomInserter = 1, Uses = [CPSR] in {
2567def RSCSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002568 4, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00002569 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>;
Owen Anderson92a20222011-07-21 18:54:16 +00002570def RSCSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00002571 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00002572 [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>;
2573def RSCSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
2574 4, IIC_iALUsr,
2575 [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002576}
Evan Cheng2c614c52007-06-06 10:17:05 +00002577
Evan Chenga8e29892007-01-19 07:51:42 +00002578// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002579// The assume-no-carry-in form uses the negation of the input since add/sub
2580// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2581// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2582// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002583def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2584 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002585def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2586 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2587// The with-carry-in form matches bitwise not instead of the negation.
2588// Effectively, the inverse interpretation of the carry flag already accounts
2589// for part of the negation.
Andrew Trick1c3af772011-04-23 03:55:32 +00002590def : ARMPat<(adde_dead_carry GPR:$src, so_imm_not:$imm),
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002591 (SBCri GPR:$src, so_imm_not:$imm)>;
Andrew Trick1c3af772011-04-23 03:55:32 +00002592def : ARMPat<(adde_live_carry GPR:$src, so_imm_not:$imm),
2593 (SBCSri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002594
2595// Note: These are implemented in C++ code, because they have to generate
2596// ADD/SUBrs instructions, which use a complex pattern that a xform function
2597// cannot produce.
2598// (mul X, 2^n+1) -> (add (X << n), X)
2599// (mul X, 2^n-1) -> (rsb X, (X << n))
2600
Jim Grosbach7931df32011-07-22 18:06:01 +00002601// ARM Arithmetic Instruction
Johnny Chen2faf3912010-02-14 06:32:20 +00002602// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002603class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Jim Grosbach7931df32011-07-22 18:06:01 +00002604 list<dag> pattern = [],
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002605 dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm">
2606 : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002607 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002608 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002609 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002610 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002611 let Inst{11-4} = op11_4;
2612 let Inst{19-16} = Rn;
2613 let Inst{15-12} = Rd;
2614 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002615}
2616
Jim Grosbach7931df32011-07-22 18:06:01 +00002617// Saturating add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00002618
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002619def QADD : AAI<0b00010000, 0b00000101, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002620 [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))],
2621 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002622def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002623 [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))],
2624 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
2625def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn),
2626 "\t$Rd, $Rm, $Rn">;
2627def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn),
2628 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002629
2630def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2631def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2632def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2633def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2634def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2635def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2636def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2637def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2638def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2639def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2640def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2641def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002642
Jim Grosbach7931df32011-07-22 18:06:01 +00002643// Signed/Unsigned add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00002644
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002645def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2646def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2647def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2648def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2649def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2650def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2651def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2652def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2653def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2654def USAX : AAI<0b01100101, 0b11110101, "usax">;
2655def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2656def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002657
Jim Grosbach7931df32011-07-22 18:06:01 +00002658// Signed/Unsigned halving add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00002659
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002660def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2661def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2662def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2663def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2664def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2665def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2666def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2667def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2668def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2669def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2670def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2671def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002672
Johnny Chenadc77332010-02-26 22:04:29 +00002673// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002674
Jim Grosbach70987fb2010-10-18 23:35:38 +00002675def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002676 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002677 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002678 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002679 bits<4> Rd;
2680 bits<4> Rn;
2681 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002682 let Inst{27-20} = 0b01111000;
2683 let Inst{15-12} = 0b1111;
2684 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002685 let Inst{19-16} = Rd;
2686 let Inst{11-8} = Rm;
2687 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002688}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002689def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002690 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002691 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002692 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002693 bits<4> Rd;
2694 bits<4> Rn;
2695 bits<4> Rm;
2696 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002697 let Inst{27-20} = 0b01111000;
2698 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002699 let Inst{19-16} = Rd;
2700 let Inst{15-12} = Ra;
2701 let Inst{11-8} = Rm;
2702 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002703}
2704
2705// Signed/Unsigned saturate -- for disassembly only
2706
Jim Grosbach580f4a92011-07-25 22:20:28 +00002707def SSAT : AI<(outs GPR:$Rd), (ins imm1_32:$sat_imm, GPR:$Rn, shift_imm:$sh),
2708 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002709 bits<4> Rd;
2710 bits<5> sat_imm;
2711 bits<4> Rn;
2712 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002713 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002714 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002715 let Inst{20-16} = sat_imm;
2716 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00002717 let Inst{11-7} = sh{4-0};
2718 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00002719 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002720}
2721
Jim Grosbachf4943352011-07-25 23:09:14 +00002722def SSAT16 : AI<(outs GPR:$Rd), (ins imm1_16:$sat_imm, GPR:$Rn), SatFrm,
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00002723 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002724 bits<4> Rd;
2725 bits<4> sat_imm;
2726 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002727 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002728 let Inst{11-4} = 0b11110011;
2729 let Inst{15-12} = Rd;
2730 let Inst{19-16} = sat_imm;
2731 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002732}
2733
Jim Grosbach580f4a92011-07-25 22:20:28 +00002734def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn, shift_imm:$sh),
2735 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002736 bits<4> Rd;
2737 bits<5> sat_imm;
2738 bits<4> Rn;
2739 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002740 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002741 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002742 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00002743 let Inst{11-7} = sh{4-0};
2744 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00002745 let Inst{20-16} = sat_imm;
2746 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002747}
2748
Jim Grosbach70987fb2010-10-18 23:35:38 +00002749def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2750 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002751 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002752 bits<4> Rd;
2753 bits<4> sat_imm;
2754 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002755 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002756 let Inst{11-4} = 0b11110011;
2757 let Inst{15-12} = Rd;
2758 let Inst{19-16} = sat_imm;
2759 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002760}
Evan Chenga8e29892007-01-19 07:51:42 +00002761
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002762def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2763def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002764
Evan Chenga8e29892007-01-19 07:51:42 +00002765//===----------------------------------------------------------------------===//
2766// Bitwise Instructions.
2767//
2768
Jim Grosbach26421962008-10-14 20:36:24 +00002769defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002770 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002771 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002772defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002773 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002774 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002775defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002776 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002777 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002778defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002779 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002780 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00002781
Jim Grosbach3fea191052010-10-21 22:03:21 +00002782def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002783 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002784 "bfc", "\t$Rd, $imm", "$src = $Rd",
2785 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002786 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002787 bits<4> Rd;
2788 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002789 let Inst{27-21} = 0b0111110;
2790 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002791 let Inst{15-12} = Rd;
2792 let Inst{11-7} = imm{4-0}; // lsb
2793 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002794}
2795
Johnny Chenb2503c02010-02-17 06:31:48 +00002796// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002797def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002798 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002799 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2800 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002801 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002802 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002803 bits<4> Rd;
2804 bits<4> Rn;
2805 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002806 let Inst{27-21} = 0b0111110;
2807 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002808 let Inst{15-12} = Rd;
2809 let Inst{11-7} = imm{4-0}; // lsb
2810 let Inst{20-16} = imm{9-5}; // width
2811 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002812}
2813
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002814// GNU as only supports this form of bfi (w/ 4 arguments)
2815let isAsmParserOnly = 1 in
2816def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn,
2817 lsb_pos_imm:$lsb, width_imm:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002818 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002819 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
2820 []>, Requires<[IsARM, HasV6T2]> {
2821 bits<4> Rd;
2822 bits<4> Rn;
2823 bits<5> lsb;
2824 bits<5> width;
2825 let Inst{27-21} = 0b0111110;
2826 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
2827 let Inst{15-12} = Rd;
2828 let Inst{11-7} = lsb;
2829 let Inst{20-16} = width; // Custom encoder => lsb+width-1
2830 let Inst{3-0} = Rn;
2831}
2832
Jim Grosbach36860462010-10-21 22:19:32 +00002833def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2834 "mvn", "\t$Rd, $Rm",
2835 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2836 bits<4> Rd;
2837 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002838 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002839 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002840 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002841 let Inst{15-12} = Rd;
2842 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002843}
Owen Anderson152d4a42011-07-21 23:38:37 +00002844def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbach36860462010-10-21 22:19:32 +00002845 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002846 [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP {
Jim Grosbach36860462010-10-21 22:19:32 +00002847 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002848 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002849 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002850 let Inst{19-16} = 0b0000;
2851 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00002852 let Inst{11-5} = shift{11-5};
2853 let Inst{4} = 0;
2854 let Inst{3-0} = shift{3-0};
2855}
Owen Anderson152d4a42011-07-21 23:38:37 +00002856def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +00002857 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2858 [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP {
2859 bits<4> Rd;
2860 bits<12> shift;
2861 let Inst{25} = 0;
2862 let Inst{19-16} = 0b0000;
2863 let Inst{15-12} = Rd;
2864 let Inst{11-8} = shift{11-8};
2865 let Inst{7} = 0;
2866 let Inst{6-5} = shift{6-5};
2867 let Inst{4} = 1;
2868 let Inst{3-0} = shift{3-0};
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002869}
Evan Chengc4af4632010-11-17 20:13:28 +00002870let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002871def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2872 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2873 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2874 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002875 bits<12> imm;
2876 let Inst{25} = 1;
2877 let Inst{19-16} = 0b0000;
2878 let Inst{15-12} = Rd;
2879 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002880}
Evan Chenga8e29892007-01-19 07:51:42 +00002881
2882def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2883 (BICri GPR:$src, so_imm_not:$imm)>;
2884
2885//===----------------------------------------------------------------------===//
2886// Multiply Instructions.
2887//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002888class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2889 string opc, string asm, list<dag> pattern>
2890 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2891 bits<4> Rd;
2892 bits<4> Rm;
2893 bits<4> Rn;
2894 let Inst{19-16} = Rd;
2895 let Inst{11-8} = Rm;
2896 let Inst{3-0} = Rn;
2897}
2898class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2899 string opc, string asm, list<dag> pattern>
2900 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2901 bits<4> RdLo;
2902 bits<4> RdHi;
2903 bits<4> Rm;
2904 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002905 let Inst{19-16} = RdHi;
2906 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002907 let Inst{11-8} = Rm;
2908 let Inst{3-0} = Rn;
2909}
Evan Chenga8e29892007-01-19 07:51:42 +00002910
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002911// FIXME: The v5 pseudos are only necessary for the additional Constraint
2912// property. Remove them when it's possible to add those properties
2913// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002914let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002915def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2916 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002917 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00002918 Requires<[IsARM, HasV6]> {
2919 let Inst{15-12} = 0b0000;
2920}
Evan Chenga8e29892007-01-19 07:51:42 +00002921
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002922let Constraints = "@earlyclobber $Rd" in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002923def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
2924 pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00002925 4, IIC_iMUL32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002926 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))],
2927 (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbachd378b322011-07-06 20:57:35 +00002928 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002929}
2930
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002931def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2932 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002933 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2934 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002935 bits<4> Ra;
2936 let Inst{15-12} = Ra;
2937}
Evan Chenga8e29892007-01-19 07:51:42 +00002938
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002939let Constraints = "@earlyclobber $Rd" in
2940def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
2941 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00002942 4, IIC_iMAC32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002943 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
2944 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
2945 Requires<[IsARM, NoV6]>;
2946
Jim Grosbach65711012010-11-19 22:22:37 +00002947def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2948 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
2949 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002950 Requires<[IsARM, HasV6T2]> {
2951 bits<4> Rd;
2952 bits<4> Rm;
2953 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00002954 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002955 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00002956 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002957 let Inst{11-8} = Rm;
2958 let Inst{3-0} = Rn;
2959}
Evan Chengedcbada2009-07-06 22:05:45 +00002960
Evan Chenga8e29892007-01-19 07:51:42 +00002961// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00002962let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002963let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002964def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002965 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002966 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2967 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002968
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002969def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002970 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002971 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2972 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002973
2974let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
2975def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
2976 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00002977 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002978 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
2979 Requires<[IsARM, NoV6]>;
2980
2981def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
2982 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00002983 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002984 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
2985 Requires<[IsARM, NoV6]>;
2986}
Evan Cheng8de898a2009-06-26 00:19:44 +00002987}
Evan Chenga8e29892007-01-19 07:51:42 +00002988
2989// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002990def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2991 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002992 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2993 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002994def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2995 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002996 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2997 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002998
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002999def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
3000 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
3001 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3002 Requires<[IsARM, HasV6]> {
3003 bits<4> RdLo;
3004 bits<4> RdHi;
3005 bits<4> Rm;
3006 bits<4> Rn;
3007 let Inst{19-16} = RdLo;
3008 let Inst{15-12} = RdHi;
3009 let Inst{11-8} = Rm;
3010 let Inst{3-0} = Rn;
3011}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003012
3013let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3014def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3015 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003016 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003017 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3018 Requires<[IsARM, NoV6]>;
3019def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3020 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003021 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003022 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3023 Requires<[IsARM, NoV6]>;
3024def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3025 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003026 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003027 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
3028 Requires<[IsARM, NoV6]>;
3029}
3030
Evan Chengcd799b92009-06-12 20:46:18 +00003031} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00003032
3033// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003034def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3035 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
3036 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00003037 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00003038 let Inst{15-12} = 0b1111;
3039}
Evan Cheng13ab0202007-07-10 18:08:01 +00003040
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003041def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3042 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003043 [/* For disassembly only; pattern left blank */]>,
3044 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00003045 let Inst{15-12} = 0b1111;
3046}
3047
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003048def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
3049 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3050 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
3051 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3052 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003053
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003054def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
3055 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3056 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003057 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003058 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003059
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003060def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
3061 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3062 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
3063 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
3064 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003065
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003066def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
3067 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3068 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003069 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003070 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003071
Raul Herbster37fb5b12007-08-30 23:25:47 +00003072multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00003073 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3074 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
3075 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3076 (sext_inreg GPR:$Rm, i16)))]>,
3077 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003078
Jim Grosbach3870b752010-10-22 18:35:16 +00003079 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3080 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
3081 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3082 (sra GPR:$Rm, (i32 16))))]>,
3083 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003084
Jim Grosbach3870b752010-10-22 18:35:16 +00003085 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3086 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
3087 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3088 (sext_inreg GPR:$Rm, i16)))]>,
3089 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003090
Jim Grosbach3870b752010-10-22 18:35:16 +00003091 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3092 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
3093 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3094 (sra GPR:$Rm, (i32 16))))]>,
3095 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003096
Jim Grosbach3870b752010-10-22 18:35:16 +00003097 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3098 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
3099 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3100 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
3101 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003102
Jim Grosbach3870b752010-10-22 18:35:16 +00003103 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3104 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
3105 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3106 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
3107 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00003108}
3109
Raul Herbster37fb5b12007-08-30 23:25:47 +00003110
3111multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003112 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003113 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3114 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
3115 [(set GPR:$Rd, (add GPR:$Ra,
3116 (opnode (sext_inreg GPR:$Rn, i16),
3117 (sext_inreg GPR:$Rm, i16))))]>,
3118 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003119
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003120 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003121 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3122 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
3123 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
3124 (sra GPR:$Rm, (i32 16)))))]>,
3125 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003126
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003127 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003128 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3129 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
3130 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
3131 (sext_inreg GPR:$Rm, i16))))]>,
3132 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003133
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003134 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003135 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3136 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
3137 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
3138 (sra GPR:$Rm, (i32 16)))))]>,
3139 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003140
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003141 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003142 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3143 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
3144 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
3145 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
3146 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003147
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003148 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003149 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3150 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
3151 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
3152 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
3153 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00003154}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00003155
Raul Herbster37fb5b12007-08-30 23:25:47 +00003156defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
3157defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00003158
Johnny Chen83498e52010-02-12 21:59:23 +00003159// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00003160def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
3161 (ins GPR:$Rn, GPR:$Rm),
3162 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003163 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003164 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003165
Jim Grosbach3870b752010-10-22 18:35:16 +00003166def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
3167 (ins GPR:$Rn, GPR:$Rm),
3168 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003169 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003170 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003171
Jim Grosbach3870b752010-10-22 18:35:16 +00003172def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
3173 (ins GPR:$Rn, GPR:$Rm),
3174 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003175 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003176 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003177
Jim Grosbach3870b752010-10-22 18:35:16 +00003178def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
3179 (ins GPR:$Rn, GPR:$Rm),
3180 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003181 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003182 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003183
Johnny Chen667d1272010-02-22 18:50:54 +00003184// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00003185class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3186 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00003187 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00003188 bits<4> Rn;
3189 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003190 let Inst{27-23} = 0b01110;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003191 let Inst{22} = long;
3192 let Inst{21-20} = 0b00;
Jim Grosbach385e1362010-10-22 19:15:30 +00003193 let Inst{11-8} = Rm;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003194 let Inst{7} = 0;
3195 let Inst{6} = sub;
3196 let Inst{5} = swap;
3197 let Inst{4} = 1;
Jim Grosbach385e1362010-10-22 19:15:30 +00003198 let Inst{3-0} = Rn;
3199}
3200class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3201 InstrItinClass itin, string opc, string asm>
3202 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3203 bits<4> Rd;
3204 let Inst{15-12} = 0b1111;
3205 let Inst{19-16} = Rd;
3206}
3207class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3208 InstrItinClass itin, string opc, string asm>
3209 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3210 bits<4> Ra;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003211 bits<4> Rd;
3212 let Inst{19-16} = Rd;
Jim Grosbach385e1362010-10-22 19:15:30 +00003213 let Inst{15-12} = Ra;
3214}
3215class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3216 InstrItinClass itin, string opc, string asm>
3217 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3218 bits<4> RdLo;
3219 bits<4> RdHi;
3220 let Inst{19-16} = RdHi;
3221 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003222}
3223
3224multiclass AI_smld<bit sub, string opc> {
3225
Jim Grosbach385e1362010-10-22 19:15:30 +00003226 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3227 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003228
Jim Grosbach385e1362010-10-22 19:15:30 +00003229 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3230 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003231
Jim Grosbach385e1362010-10-22 19:15:30 +00003232 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
3233 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3234 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003235
Jim Grosbach385e1362010-10-22 19:15:30 +00003236 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
3237 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3238 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003239
3240}
3241
3242defm SMLA : AI_smld<0, "smla">;
3243defm SMLS : AI_smld<1, "smls">;
3244
Johnny Chen2ec5e492010-02-22 21:50:40 +00003245multiclass AI_sdml<bit sub, string opc> {
3246
Jim Grosbach385e1362010-10-22 19:15:30 +00003247 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3248 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3249 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3250 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003251}
3252
3253defm SMUA : AI_sdml<0, "smua">;
3254defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003255
Evan Chenga8e29892007-01-19 07:51:42 +00003256//===----------------------------------------------------------------------===//
3257// Misc. Arithmetic Instructions.
3258//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003259
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003260def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3261 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3262 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003263
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003264def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3265 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3266 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3267 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003268
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003269def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3270 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3271 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003272
Evan Cheng9568e5c2011-06-21 06:01:08 +00003273let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003274def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3275 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003276 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003277 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003278
Evan Cheng9568e5c2011-06-21 06:01:08 +00003279let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003280def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3281 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003282 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003283 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003284
Evan Chengf60ceac2011-06-15 17:17:48 +00003285def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3286 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3287 (REVSH GPR:$Rm)>;
3288
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003289def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003290 (ins GPR:$Rn, GPR:$Rm, pkh_lsl_amt:$sh),
3291 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003292 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003293 (and (shl GPR:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003294 0xFFFF0000)))]>,
3295 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003296
Evan Chenga8e29892007-01-19 07:51:42 +00003297// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003298def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3299 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3300def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003301 (PKHBT GPR:$Rn, GPR:$Rm, imm16_31:$sh)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00003302
Bob Wilsondc66eda2010-08-16 22:26:55 +00003303// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3304// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003305def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003306 (ins GPR:$Rn, GPR:$Rm, pkh_asr_amt:$sh),
3307 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003308 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003309 (and (sra GPR:$Rm, pkh_asr_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003310 0xFFFF)))]>,
3311 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003312
Evan Chenga8e29892007-01-19 07:51:42 +00003313// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3314// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00003315def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003316 (PKHTB GPR:$src1, GPR:$src2, imm16_31:$sh)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003317def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00003318 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003319 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$sh)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003320
Evan Chenga8e29892007-01-19 07:51:42 +00003321//===----------------------------------------------------------------------===//
3322// Comparison Instructions...
3323//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003324
Jim Grosbach26421962008-10-14 20:36:24 +00003325defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003326 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003327 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003328
Jim Grosbach97a884d2010-12-07 20:41:06 +00003329// ARMcmpZ can re-use the above instruction definitions.
3330def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3331 (CMPri GPR:$src, so_imm:$imm)>;
3332def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3333 (CMPrr GPR:$src, GPR:$rhs)>;
Owen Anderson92a20222011-07-21 18:54:16 +00003334def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs),
3335 (CMPrsi GPR:$src, so_reg_imm:$rhs)>;
3336def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs),
3337 (CMPrsr GPR:$src, so_reg_reg:$rhs)>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00003338
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003339// FIXME: We have to be careful when using the CMN instruction and comparison
3340// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003341// results:
3342//
3343// rsbs r1, r1, 0
3344// cmp r0, r1
3345// mov r0, #0
3346// it ls
3347// mov r0, #1
3348//
3349// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003350//
Bill Wendling6165e872010-08-26 18:33:51 +00003351// cmn r0, r1
3352// mov r0, #0
3353// it ls
3354// mov r0, #1
3355//
3356// However, the CMN gives the *opposite* result when r1 is 0. This is because
3357// the carry flag is set in the CMP case but not in the CMN case. In short, the
3358// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3359// value of r0 and the carry bit (because the "carry bit" parameter to
3360// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3361// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3362// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3363// parameter to AddWithCarry is defined as 0).
3364//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003365// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003366//
3367// x = 0
3368// ~x = 0xFFFF FFFF
3369// ~x + 1 = 0x1 0000 0000
3370// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3371//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003372// Therefore, we should disable CMN when comparing against zero, until we can
3373// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3374// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003375//
3376// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3377//
3378// This is related to <rdar://problem/7569620>.
3379//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003380//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3381// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003382
Evan Chenga8e29892007-01-19 07:51:42 +00003383// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003384defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003385 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003386 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003387defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003388 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003389 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003390
David Goodwinc0309b42009-06-29 15:33:01 +00003391defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003392 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003393 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003394
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003395//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3396// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003397
David Goodwinc0309b42009-06-29 15:33:01 +00003398def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003399 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003400
Evan Cheng218977b2010-07-13 19:27:42 +00003401// Pseudo i64 compares for some floating point compares.
3402let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3403 Defs = [CPSR] in {
3404def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003405 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003406 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003407 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3408
3409def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003410 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003411 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3412} // usesCustomInserter
3413
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003414
Evan Chenga8e29892007-01-19 07:51:42 +00003415// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003416// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003417// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003418let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003419def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003420 4, IIC_iCMOVr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003421 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3422 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003423def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd),
3424 (ins GPR:$false, so_reg_imm:$shift, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003425 4, IIC_iCMOVsr,
Owen Anderson92a20222011-07-21 18:54:16 +00003426 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003427 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003428def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd),
3429 (ins GPR:$false, so_reg_reg:$shift, pred:$p),
3430 4, IIC_iCMOVsr,
3431 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3432 RegConstraint<"$false = $Rd">;
3433
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003434
Evan Chengc4af4632010-11-17 20:13:28 +00003435let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003436def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00003437 (ins GPR:$false, imm0_65535_expr:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003438 4, IIC_iMOVi,
Jim Grosbach39062762011-03-11 01:09:28 +00003439 []>,
3440 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003441
Evan Chengc4af4632010-11-17 20:13:28 +00003442let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003443def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3444 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003445 4, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003446 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003447 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003448
Evan Cheng63f35442010-11-13 02:25:14 +00003449// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003450let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003451def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3452 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003453 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003454
Evan Chengc4af4632010-11-17 20:13:28 +00003455let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003456def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3457 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003458 4, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003459 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003460 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00003461} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003462
Jim Grosbach3728e962009-12-10 00:11:09 +00003463//===----------------------------------------------------------------------===//
3464// Atomic operations intrinsics
3465//
3466
Jim Grosbach5f6c1332011-07-25 20:38:18 +00003467def MemBarrierOptOperand : AsmOperandClass {
3468 let Name = "MemBarrierOpt";
3469 let ParserMethod = "parseMemBarrierOptOperand";
3470}
Bob Wilsonf74a4292010-10-30 00:54:37 +00003471def memb_opt : Operand<i32> {
3472 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003473 let ParserMatchClass = MemBarrierOptOperand;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003474}
Jim Grosbach3728e962009-12-10 00:11:09 +00003475
Bob Wilsonf74a4292010-10-30 00:54:37 +00003476// memory barriers protect the atomic sequences
3477let hasSideEffects = 1 in {
3478def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3479 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3480 Requires<[IsARM, HasDB]> {
3481 bits<4> opt;
3482 let Inst{31-4} = 0xf57ff05;
3483 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003484}
Jim Grosbach3728e962009-12-10 00:11:09 +00003485}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003486
Bob Wilsonf74a4292010-10-30 00:54:37 +00003487def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach20fcaff2011-07-13 23:33:10 +00003488 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003489 Requires<[IsARM, HasDB]> {
3490 bits<4> opt;
3491 let Inst{31-4} = 0xf57ff04;
3492 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003493}
3494
Jim Grosbach20fcaff2011-07-13 23:33:10 +00003495// ISB has only full system option
Jim Grosbach9dec5072011-07-14 18:00:31 +00003496def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3497 "isb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003498 Requires<[IsARM, HasDB]> {
Jim Grosbach9dec5072011-07-14 18:00:31 +00003499 bits<4> opt;
Johnny Chen1adc40c2010-08-12 20:46:17 +00003500 let Inst{31-4} = 0xf57ff06;
Jim Grosbach9dec5072011-07-14 18:00:31 +00003501 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003502}
3503
Jim Grosbach66869102009-12-11 18:52:41 +00003504let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003505 let Uses = [CPSR] in {
3506 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003507 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003508 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3509 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003510 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003511 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3512 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003513 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003514 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3515 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003516 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003517 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3518 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003519 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003520 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3521 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003522 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003523 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003524 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
3525 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3526 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3527 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
3528 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3529 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
3530 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
3531 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3532 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3533 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
3534 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3535 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003536 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003537 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003538 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3539 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003540 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003541 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3542 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003543 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003544 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3545 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003546 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003547 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3548 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003549 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003550 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3551 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003552 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003553 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003554 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
3555 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3556 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3557 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
3558 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3559 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
3560 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
3561 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3562 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3563 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
3564 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3565 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003566 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003567 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003568 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3569 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003570 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003571 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3572 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003573 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003574 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3575 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003576 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003577 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3578 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003579 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003580 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3581 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003582 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003583 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003584 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
3585 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3586 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3587 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
3588 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3589 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
3590 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
3591 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3592 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3593 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
3594 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3595 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003596
3597 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003598 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003599 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3600 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003601 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003602 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3603 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003604 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003605 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3606
Jim Grosbache801dc42009-12-12 01:40:06 +00003607 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003608 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003609 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3610 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003611 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003612 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3613 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003614 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003615 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3616}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003617}
3618
3619let mayLoad = 1 in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003620def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3621 "ldrexb", "\t$Rt, $addr", []>;
3622def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3623 "ldrexh", "\t$Rt, $addr", []>;
3624def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3625 "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003626let hasExtraDefRegAllocReq = 1 in
3627 def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins addrmode7:$addr),
3628 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003629}
3630
Jim Grosbach86875a22010-10-29 19:58:57 +00003631let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003632def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3633 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
3634def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3635 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
3636def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3637 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003638}
3639
3640let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Jim Grosbach86875a22010-10-29 19:58:57 +00003641def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003642 (ins GPR:$Rt, GPR:$Rt2, addrmode7:$addr),
3643 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003644
Johnny Chenb9436272010-02-17 22:37:58 +00003645// Clear-Exclusive is for disassembly only.
3646def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3647 [/* For disassembly only; pattern left blank */]>,
3648 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003649 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003650}
3651
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003652// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3653let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003654def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3655 [/* For disassembly only; pattern left blank */]>;
3656def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3657 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003658}
3659
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003660//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003661// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00003662//
3663
Jim Grosbach83ab0702011-07-13 22:01:08 +00003664def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
3665 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003666 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003667 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3668 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003669 bits<4> opc1;
3670 bits<4> CRn;
3671 bits<4> CRd;
3672 bits<4> cop;
3673 bits<3> opc2;
3674 bits<4> CRm;
3675
3676 let Inst{3-0} = CRm;
3677 let Inst{4} = 0;
3678 let Inst{7-5} = opc2;
3679 let Inst{11-8} = cop;
3680 let Inst{15-12} = CRd;
3681 let Inst{19-16} = CRn;
3682 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003683}
3684
Jim Grosbach83ab0702011-07-13 22:01:08 +00003685def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
3686 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003687 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003688 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3689 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003690 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003691 bits<4> opc1;
3692 bits<4> CRn;
3693 bits<4> CRd;
3694 bits<4> cop;
3695 bits<3> opc2;
3696 bits<4> CRm;
3697
3698 let Inst{3-0} = CRm;
3699 let Inst{4} = 0;
3700 let Inst{7-5} = opc2;
3701 let Inst{11-8} = cop;
3702 let Inst{15-12} = CRd;
3703 let Inst{19-16} = CRn;
3704 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003705}
3706
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00003707class ACI<dag oops, dag iops, string opc, string asm,
3708 IndexMode im = IndexModeNone>
Owen Anderson16884412011-07-13 23:22:26 +00003709 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
Johnny Chen670a4562011-04-04 23:39:08 +00003710 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003711 let Inst{27-25} = 0b110;
3712}
3713
Johnny Chen670a4562011-04-04 23:39:08 +00003714multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{
Johnny Chen64dfb782010-02-16 20:04:27 +00003715
3716 def _OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003717 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3718 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003719 let Inst{31-28} = op31_28;
3720 let Inst{24} = 1; // P = 1
3721 let Inst{21} = 0; // W = 0
3722 let Inst{22} = 0; // D = 0
3723 let Inst{20} = load;
3724 }
3725
3726 def _PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003727 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3728 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003729 let Inst{31-28} = op31_28;
3730 let Inst{24} = 1; // P = 1
3731 let Inst{21} = 1; // W = 1
3732 let Inst{22} = 0; // D = 0
3733 let Inst{20} = load;
3734 }
3735
3736 def _POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003737 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3738 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003739 let Inst{31-28} = op31_28;
3740 let Inst{24} = 0; // P = 0
3741 let Inst{21} = 1; // W = 1
3742 let Inst{22} = 0; // D = 0
3743 let Inst{20} = load;
3744 }
3745
3746 def _OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003747 !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
3748 ops),
3749 !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003750 let Inst{31-28} = op31_28;
3751 let Inst{24} = 0; // P = 0
3752 let Inst{23} = 1; // U = 1
3753 let Inst{21} = 0; // W = 0
3754 let Inst{22} = 0; // D = 0
3755 let Inst{20} = load;
3756 }
3757
3758 def L_OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003759 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3760 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003761 let Inst{31-28} = op31_28;
3762 let Inst{24} = 1; // P = 1
3763 let Inst{21} = 0; // W = 0
3764 let Inst{22} = 1; // D = 1
3765 let Inst{20} = load;
3766 }
3767
3768 def L_PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003769 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3770 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!",
3771 IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003772 let Inst{31-28} = op31_28;
3773 let Inst{24} = 1; // P = 1
3774 let Inst{21} = 1; // W = 1
3775 let Inst{22} = 1; // D = 1
3776 let Inst{20} = load;
3777 }
3778
3779 def L_POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003780 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3781 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr",
3782 IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003783 let Inst{31-28} = op31_28;
3784 let Inst{24} = 0; // P = 0
3785 let Inst{21} = 1; // W = 1
3786 let Inst{22} = 1; // D = 1
3787 let Inst{20} = load;
3788 }
3789
3790 def L_OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003791 !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
3792 ops),
3793 !strconcat(!strconcat(opc, "l"), cond),
3794 "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003795 let Inst{31-28} = op31_28;
3796 let Inst{24} = 0; // P = 0
3797 let Inst{23} = 1; // U = 1
3798 let Inst{21} = 0; // W = 0
3799 let Inst{22} = 1; // D = 1
3800 let Inst{20} = load;
3801 }
3802}
3803
Johnny Chen670a4562011-04-04 23:39:08 +00003804defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">;
3805defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">;
3806defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">;
3807defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">;
Johnny Chen64dfb782010-02-16 20:04:27 +00003808
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003809//===----------------------------------------------------------------------===//
3810// Move between coprocessor and ARM core register -- for disassembly only
3811//
3812
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003813class MovRCopro<string opc, bit direction, dag oops, dag iops,
3814 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003815 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003816 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003817 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003818 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003819
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003820 bits<4> Rt;
3821 bits<4> cop;
3822 bits<3> opc1;
3823 bits<3> opc2;
3824 bits<4> CRm;
3825 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003826
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003827 let Inst{15-12} = Rt;
3828 let Inst{11-8} = cop;
3829 let Inst{23-21} = opc1;
3830 let Inst{7-5} = opc2;
3831 let Inst{3-0} = CRm;
3832 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003833}
3834
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003835def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003836 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00003837 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3838 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003839 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3840 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003841def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003842 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00003843 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
3844 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003845
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003846def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
3847 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3848
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003849class MovRCopro2<string opc, bit direction, dag oops, dag iops,
3850 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003851 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003852 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003853 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003854 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003855 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003856
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003857 bits<4> Rt;
3858 bits<4> cop;
3859 bits<3> opc1;
3860 bits<3> opc2;
3861 bits<4> CRm;
3862 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003863
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003864 let Inst{15-12} = Rt;
3865 let Inst{11-8} = cop;
3866 let Inst{23-21} = opc1;
3867 let Inst{7-5} = opc2;
3868 let Inst{3-0} = CRm;
3869 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003870}
3871
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003872def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003873 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00003874 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3875 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003876 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3877 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003878def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003879 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00003880 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
3881 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003882
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003883def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
3884 imm:$CRm, imm:$opc2),
3885 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3886
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003887class MovRRCopro<string opc, bit direction,
3888 list<dag> pattern = [/* For disassembly only */]>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00003889 : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003890 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003891 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003892 let Inst{23-21} = 0b010;
3893 let Inst{20} = direction;
3894
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003895 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003896 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003897 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003898 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003899 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003900
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003901 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003902 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003903 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003904 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003905 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003906}
3907
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003908def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
3909 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3910 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003911def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
3912
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003913class MovRRCopro2<string opc, bit direction,
3914 list<dag> pattern = [/* For disassembly only */]>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00003915 : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003916 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
3917 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003918 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003919 let Inst{23-21} = 0b010;
3920 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003921
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003922 bits<4> Rt;
3923 bits<4> Rt2;
3924 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003925 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003926 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003927
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003928 let Inst{15-12} = Rt;
3929 let Inst{19-16} = Rt2;
3930 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003931 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003932 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003933}
3934
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003935def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
3936 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3937 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003938def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00003939
Johnny Chenb98e1602010-02-12 18:55:33 +00003940//===----------------------------------------------------------------------===//
Jim Grosbach80d01dd2011-07-19 21:59:29 +00003941// Move between special register and ARM core register
Johnny Chenb98e1602010-02-12 18:55:33 +00003942//
3943
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003944// Move to ARM core register from Special Register
Jim Grosbach80d01dd2011-07-19 21:59:29 +00003945def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
3946 "mrs", "\t$Rd, apsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003947 bits<4> Rd;
3948 let Inst{23-16} = 0b00001111;
3949 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003950 let Inst{7-4} = 0b0000;
3951}
3952
Jim Grosbach80d01dd2011-07-19 21:59:29 +00003953def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPR:$Rd, pred:$p)>, Requires<[IsARM]>;
3954
3955def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
3956 "mrs", "\t$Rd, spsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003957 bits<4> Rd;
3958 let Inst{23-16} = 0b01001111;
3959 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003960 let Inst{7-4} = 0b0000;
3961}
3962
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003963// Move from ARM core register to Special Register
3964//
3965// No need to have both system and application versions, the encodings are the
3966// same and the assembly parser has no way to distinguish between them. The mask
3967// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3968// the mask with the fields to be accessed in the special register.
3969def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00003970 "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003971 bits<5> mask;
3972 bits<4> Rn;
3973
3974 let Inst{23} = 0;
3975 let Inst{22} = mask{4}; // R bit
3976 let Inst{21-20} = 0b10;
3977 let Inst{19-16} = mask{3-0};
3978 let Inst{15-12} = 0b1111;
3979 let Inst{11-4} = 0b00000000;
3980 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00003981}
3982
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003983def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00003984 "msr", "\t$mask, $a", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003985 bits<5> mask;
3986 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00003987
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003988 let Inst{23} = 0;
3989 let Inst{22} = mask{4}; // R bit
3990 let Inst{21-20} = 0b10;
3991 let Inst{19-16} = mask{3-0};
3992 let Inst{15-12} = 0b1111;
3993 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00003994}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003995
3996//===----------------------------------------------------------------------===//
3997// TLS Instructions
3998//
3999
4000// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00004001// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004002// complete with fixup for the aeabi_read_tp function.
4003let isCall = 1,
4004 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
4005 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
4006 [(set R0, ARMthread_pointer)]>;
4007}
4008
4009//===----------------------------------------------------------------------===//
4010// SJLJ Exception handling intrinsics
4011// eh_sjlj_setjmp() is an instruction sequence to store the return
4012// address and save #0 in R0 for the non-longjmp case.
4013// Since by its nature we may be coming from some other function to get
4014// here, and we're using the stack frame for the containing function to
4015// save/restore registers, we can't keep anything live in regs across
4016// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004017// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004018// except for our own input by listing the relevant registers in Defs. By
4019// doing so, we also cause the prologue/epilogue code to actively preserve
4020// all of the callee-saved resgisters, which is exactly what we want.
4021// A constant value is passed in $val, and we use the location as a scratch.
4022//
4023// These are pseudo-instructions and are lowered to individual MC-insts, so
4024// no encoding information is necessary.
4025let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004026 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00004027 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004028 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4029 NoItinerary,
4030 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4031 Requires<[IsARM, HasVFP2]>;
4032}
4033
4034let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004035 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004036 hasSideEffects = 1, isBarrier = 1 in {
4037 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4038 NoItinerary,
4039 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4040 Requires<[IsARM, NoVFP]>;
4041}
4042
4043// FIXME: Non-Darwin version(s)
4044let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
4045 Defs = [ R7, LR, SP ] in {
4046def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
4047 NoItinerary,
4048 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
4049 Requires<[IsARM, IsDarwin]>;
4050}
4051
4052// eh.sjlj.dispatchsetup pseudo-instruction.
4053// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
4054// handled when the pseudo is expanded (which happens before any passes
4055// that need the instruction size).
4056let isBarrier = 1, hasSideEffects = 1 in
4057def Int_eh_sjlj_dispatchsetup :
Bill Wendling61512ba2011-05-11 01:11:55 +00004058 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
4059 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004060 Requires<[IsDarwin]>;
4061
4062//===----------------------------------------------------------------------===//
4063// Non-Instruction Patterns
4064//
4065
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004066// ARMv4 indirect branch using (MOVr PC, dst)
4067let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
4068 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson16884412011-07-13 23:22:26 +00004069 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004070 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
4071 Requires<[IsARM, NoV4T]>;
4072
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004073// Large immediate handling.
4074
4075// 32-bit immediate using two piece so_imms or movw + movt.
4076// This is a single pseudo instruction, the benefit is that it can be remat'd
4077// as a single unit instead of having to handle reg inputs.
4078// FIXME: Remove this when we can do generalized remat.
4079let isReMaterializable = 1, isMoveImm = 1 in
4080def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
4081 [(set GPR:$dst, (arm_i32imm:$src))]>,
4082 Requires<[IsARM]>;
4083
4084// Pseudo instruction that combines movw + movt + add pc (if PIC).
4085// It also makes it possible to rematerialize the instructions.
4086// FIXME: Remove this when we can do generalized remat and when machine licm
4087// can properly the instructions.
4088let isReMaterializable = 1 in {
4089def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4090 IIC_iMOVix2addpc,
4091 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
4092 Requires<[IsARM, UseMovt]>;
4093
4094def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4095 IIC_iMOVix2,
4096 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
4097 Requires<[IsARM, UseMovt]>;
4098
4099let AddedComplexity = 10 in
4100def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4101 IIC_iMOVix2ld,
4102 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
4103 Requires<[IsARM, UseMovt]>;
4104} // isReMaterializable
4105
4106// ConstantPool, GlobalAddress, and JumpTable
4107def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
4108 Requires<[IsARM, DontUseMovt]>;
4109def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
4110def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
4111 Requires<[IsARM, UseMovt]>;
4112def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
4113 (LEApcrelJT tjumptable:$dst, imm:$id)>;
4114
4115// TODO: add,sub,and, 3-instr forms?
4116
4117// Tail calls
4118def : ARMPat<(ARMtcret tcGPR:$dst),
4119 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
4120
4121def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4122 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4123
4124def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4125 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4126
4127def : ARMPat<(ARMtcret tcGPR:$dst),
4128 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
4129
4130def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4131 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4132
4133def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4134 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4135
4136// Direct calls
4137def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
4138 Requires<[IsARM, IsNotDarwin]>;
4139def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
4140 Requires<[IsARM, IsDarwin]>;
4141
4142// zextload i1 -> zextload i8
4143def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4144def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4145
4146// extload -> zextload
4147def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4148def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4149def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4150def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4151
4152def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
4153
4154def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
4155def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
4156
4157// smul* and smla*
4158def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4159 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4160 (SMULBB GPR:$a, GPR:$b)>;
4161def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
4162 (SMULBB GPR:$a, GPR:$b)>;
4163def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4164 (sra GPR:$b, (i32 16))),
4165 (SMULBT GPR:$a, GPR:$b)>;
4166def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
4167 (SMULBT GPR:$a, GPR:$b)>;
4168def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
4169 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4170 (SMULTB GPR:$a, GPR:$b)>;
4171def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
4172 (SMULTB GPR:$a, GPR:$b)>;
4173def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4174 (i32 16)),
4175 (SMULWB GPR:$a, GPR:$b)>;
4176def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
4177 (SMULWB GPR:$a, GPR:$b)>;
4178
4179def : ARMV5TEPat<(add GPR:$acc,
4180 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4181 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4182 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4183def : ARMV5TEPat<(add GPR:$acc,
4184 (mul sext_16_node:$a, sext_16_node:$b)),
4185 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4186def : ARMV5TEPat<(add GPR:$acc,
4187 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4188 (sra GPR:$b, (i32 16)))),
4189 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4190def : ARMV5TEPat<(add GPR:$acc,
4191 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4192 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4193def : ARMV5TEPat<(add GPR:$acc,
4194 (mul (sra GPR:$a, (i32 16)),
4195 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4196 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4197def : ARMV5TEPat<(add GPR:$acc,
4198 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4199 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4200def : ARMV5TEPat<(add GPR:$acc,
4201 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4202 (i32 16))),
4203 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4204def : ARMV5TEPat<(add GPR:$acc,
4205 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4206 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4207
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004208
4209// Pre-v7 uses MCR for synchronization barriers.
4210def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4211 Requires<[IsARM, HasV6]>;
4212
4213
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004214//===----------------------------------------------------------------------===//
4215// Thumb Support
4216//
4217
4218include "ARMInstrThumb.td"
4219
4220//===----------------------------------------------------------------------===//
4221// Thumb2 Support
4222//
4223
4224include "ARMInstrThumb2.td"
4225
4226//===----------------------------------------------------------------------===//
4227// Floating Point Support
4228//
4229
4230include "ARMInstrVFP.td"
4231
4232//===----------------------------------------------------------------------===//
4233// Advanced SIMD (NEON) Support
4234//
4235
4236include "ARMInstrNEON.td"
4237
Jim Grosbachc83d5042011-07-14 19:47:47 +00004238//===----------------------------------------------------------------------===//
4239// Assembler aliases
4240//
4241
4242// Memory barriers
4243def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
4244def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
4245def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
4246
4247// System instructions
4248def : MnemonicAlias<"swi", "svc">;
4249
4250// Load / Store Multiple
4251def : MnemonicAlias<"ldmfd", "ldm">;
4252def : MnemonicAlias<"ldmia", "ldm">;
4253def : MnemonicAlias<"stmfd", "stmdb">;
4254def : MnemonicAlias<"stmia", "stm">;
4255def : MnemonicAlias<"stmea", "stm">;
4256
Jim Grosbachf6c05252011-07-21 17:23:04 +00004257// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
4258// shift amount is zero (i.e., unspecified).
4259def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
4260 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4261def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
4262 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
Jim Grosbach10c7d702011-07-21 19:57:11 +00004263
4264// PUSH/POP aliases for STM/LDM
4265def : InstAlias<"push${p} $regs",
4266 (STMDB_UPD SP, pred:$p, reglist:$regs)>;
4267def : InstAlias<"pop${p} $regs",
4268 (LDMIA_UPD SP, pred:$p, reglist:$regs)>;
Jim Grosbach86fdff02011-07-21 22:37:43 +00004269
4270// RSB two-operand forms (optional explicit destination operand)
4271def : InstAlias<"rsb${s}${p} $Rdn, $imm",
4272 (RSBri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>,
4273 Requires<[IsARM]>;
4274def : InstAlias<"rsb${s}${p} $Rdn, $Rm",
4275 (RSBrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>,
4276 Requires<[IsARM]>;
4277def : InstAlias<"rsb${s}${p} $Rdn, $shift",
4278 (RSBrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p,
4279 cc_out:$s)>, Requires<[IsARM]>;
4280def : InstAlias<"rsb${s}${p} $Rdn, $shift",
4281 (RSBrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p,
4282 cc_out:$s)>, Requires<[IsARM]>;
Jim Grosbachf7901932011-07-21 22:56:30 +00004283// RSC two-operand forms (optional explicit destination operand)
4284def : InstAlias<"rsc${s}${p} $Rdn, $imm",
4285 (RSCri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>,
4286 Requires<[IsARM]>;
4287def : InstAlias<"rsc${s}${p} $Rdn, $Rm",
4288 (RSCrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>,
4289 Requires<[IsARM]>;
4290def : InstAlias<"rsc${s}${p} $Rdn, $shift",
4291 (RSCrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p,
4292 cc_out:$s)>, Requires<[IsARM]>;
4293def : InstAlias<"rsc${s}${p} $Rdn, $shift",
4294 (RSCrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p,
4295 cc_out:$s)>, Requires<[IsARM]>;
Jim Grosbach580f4a92011-07-25 22:20:28 +00004296
4297// SSAT optional shift operand.
4298def : InstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
4299 (SSAT GPR:$Rd, imm1_32:$sat_imm, GPR:$Rn, 0, pred:$p)>;