blob: 3fd82fdca7eed25dbcd4eb989acd644db37c9dd2 [file] [log] [blame]
Chris Lattnera3b8b5c2004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
18#define DEBUG_TYPE "liveintervals"
Chris Lattner3c3fe462005-09-21 04:19:09 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Misha Brukman08a6c762004-09-03 18:25:53 +000020#include "VirtRegMap.h"
Chris Lattner015959e2004-05-01 21:24:39 +000021#include "llvm/Value.h"
Dan Gohman6d69ba82008-07-25 00:02:30 +000022#include "llvm/Analysis/AliasAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000023#include "llvm/CodeGen/LiveVariables.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000025#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng2578ba22009-07-01 01:59:31 +000026#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng22f07ff2007-12-11 02:09:15 +000027#include "llvm/CodeGen/MachineLoopInfo.h"
Dan Gohmanc76909a2009-09-25 20:36:54 +000028#include "llvm/CodeGen/MachineMemOperand.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000030#include "llvm/CodeGen/Passes.h"
Lang Hames233a60e2009-11-03 23:52:08 +000031#include "llvm/CodeGen/ProcessImplicitDefs.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000032#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000033#include "llvm/Target/TargetInstrInfo.h"
34#include "llvm/Target/TargetMachine.h"
Owen Anderson95dad832008-10-07 20:22:28 +000035#include "llvm/Target/TargetOptions.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000036#include "llvm/Support/CommandLine.h"
37#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000038#include "llvm/Support/ErrorHandling.h"
39#include "llvm/Support/raw_ostream.h"
Evan Cheng2578ba22009-07-01 01:59:31 +000040#include "llvm/ADT/DepthFirstIterator.h"
41#include "llvm/ADT/SmallSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000042#include "llvm/ADT/Statistic.h"
43#include "llvm/ADT/STLExtras.h"
Alkis Evlogimenos20aa4742004-09-03 18:19:51 +000044#include <algorithm>
Lang Hamesf41538d2009-06-02 16:53:25 +000045#include <limits>
Jeff Cohen97af7512006-12-02 02:22:01 +000046#include <cmath>
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000047using namespace llvm;
48
Dan Gohman844731a2008-05-13 00:00:25 +000049// Hidden options for help debugging.
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +000050static cl::opt<bool> DisableReMat("disable-rematerialization",
Dan Gohman844731a2008-05-13 00:00:25 +000051 cl::init(false), cl::Hidden);
Evan Cheng81a03822007-11-17 00:40:40 +000052
Evan Cheng752195e2009-09-14 21:33:42 +000053STATISTIC(numIntervals , "Number of original intervals");
54STATISTIC(numFolds , "Number of loads/stores folded into instructions");
55STATISTIC(numSplits , "Number of intervals split");
Chris Lattnercd3245a2006-12-19 22:41:21 +000056
Devang Patel19974732007-05-03 01:11:54 +000057char LiveIntervals::ID = 0;
Owen Anderson2ab36d32010-10-12 19:48:12 +000058INITIALIZE_PASS_BEGIN(LiveIntervals, "liveintervals",
59 "Live Interval Analysis", false, false)
60INITIALIZE_PASS_DEPENDENCY(LiveVariables)
61INITIALIZE_PASS_DEPENDENCY(MachineLoopInfo)
62INITIALIZE_PASS_DEPENDENCY(PHIElimination)
63INITIALIZE_PASS_DEPENDENCY(TwoAddressInstructionPass)
64INITIALIZE_PASS_DEPENDENCY(ProcessImplicitDefs)
65INITIALIZE_PASS_DEPENDENCY(SlotIndexes)
66INITIALIZE_AG_DEPENDENCY(AliasAnalysis)
67INITIALIZE_PASS_END(LiveIntervals, "liveintervals",
Owen Andersonce665bd2010-10-07 22:25:06 +000068 "Live Interval Analysis", false, false)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000069
Chris Lattnerf7da2c72006-08-24 22:43:55 +000070void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +000071 AU.setPreservesCFG();
Dan Gohman6d69ba82008-07-25 00:02:30 +000072 AU.addRequired<AliasAnalysis>();
73 AU.addPreserved<AliasAnalysis>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000074 AU.addRequired<LiveVariables>();
Evan Cheng148341c2010-08-17 21:00:37 +000075 AU.addPreserved<LiveVariables>();
76 AU.addRequired<MachineLoopInfo>();
77 AU.addPreserved<MachineLoopInfo>();
Bill Wendling67d65bb2008-01-04 20:54:55 +000078 AU.addPreservedID(MachineDominatorsID);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +000079
Owen Anderson95dad832008-10-07 20:22:28 +000080 if (!StrongPHIElim) {
81 AU.addPreservedID(PHIEliminationID);
82 AU.addRequiredID(PHIEliminationID);
83 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +000084
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000085 AU.addRequiredID(TwoAddressInstructionPassID);
Lang Hames233a60e2009-11-03 23:52:08 +000086 AU.addPreserved<ProcessImplicitDefs>();
87 AU.addRequired<ProcessImplicitDefs>();
88 AU.addPreserved<SlotIndexes>();
89 AU.addRequiredTransitive<SlotIndexes>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000090 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000091}
92
Chris Lattnerf7da2c72006-08-24 22:43:55 +000093void LiveIntervals::releaseMemory() {
Owen Anderson03857b22008-08-13 21:49:13 +000094 // Free the live intervals themselves.
Owen Anderson20e28392008-08-13 22:08:30 +000095 for (DenseMap<unsigned, LiveInterval*>::iterator I = r2iMap_.begin(),
Bob Wilsond6a6b3b2010-03-24 20:25:25 +000096 E = r2iMap_.end(); I != E; ++I)
Owen Anderson03857b22008-08-13 21:49:13 +000097 delete I->second;
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +000098
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000099 r2iMap_.clear();
Lang Hamesffd13262009-07-09 03:57:02 +0000100
Benjamin Kramerce9a20b2010-06-26 11:30:59 +0000101 // Release VNInfo memory regions, VNInfo objects don't need to be dtor'd.
102 VNInfoAllocator.Reset();
Evan Cheng752195e2009-09-14 21:33:42 +0000103 while (!CloneMIs.empty()) {
104 MachineInstr *MI = CloneMIs.back();
105 CloneMIs.pop_back();
Evan Cheng1ed99222008-07-19 00:37:25 +0000106 mf_->DeleteMachineInstr(MI);
107 }
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000108}
109
Owen Anderson80b3ce62008-05-28 20:54:50 +0000110/// runOnMachineFunction - Register allocate the whole function
111///
112bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
113 mf_ = &fn;
114 mri_ = &mf_->getRegInfo();
115 tm_ = &fn.getTarget();
116 tri_ = tm_->getRegisterInfo();
117 tii_ = tm_->getInstrInfo();
Dan Gohman6d69ba82008-07-25 00:02:30 +0000118 aa_ = &getAnalysis<AliasAnalysis>();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000119 lv_ = &getAnalysis<LiveVariables>();
Lang Hames233a60e2009-11-03 23:52:08 +0000120 indexes_ = &getAnalysis<SlotIndexes>();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000121 allocatableRegs_ = tri_->getAllocatableSet(fn);
122
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000123 computeIntervals();
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000124
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000125 numIntervals += getNumIntervals();
126
Chris Lattner70ca3582004-09-30 15:59:17 +0000127 DEBUG(dump());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000128 return true;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000129}
130
Chris Lattner70ca3582004-09-30 15:59:17 +0000131/// print - Implement the dump method.
Chris Lattner45cfe542009-08-23 06:03:38 +0000132void LiveIntervals::print(raw_ostream &OS, const Module* ) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000133 OS << "********** INTERVALS **********\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000134 for (const_iterator I = begin(), E = end(); I != E; ++I) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000135 I->second->print(OS, tri_);
136 OS << "\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000137 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000138
Evan Cheng752195e2009-09-14 21:33:42 +0000139 printInstrs(OS);
140}
141
142void LiveIntervals::printInstrs(raw_ostream &OS) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000143 OS << "********** MACHINEINSTRS **********\n";
Jakob Stoklund Olesenf4a1e1a2010-10-26 20:21:46 +0000144 mf_->print(OS, indexes_);
Chris Lattner70ca3582004-09-30 15:59:17 +0000145}
146
Evan Cheng752195e2009-09-14 21:33:42 +0000147void LiveIntervals::dumpInstrs() const {
David Greene8a342292010-01-04 22:49:02 +0000148 printInstrs(dbgs());
Evan Cheng752195e2009-09-14 21:33:42 +0000149}
150
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000151bool LiveIntervals::conflictsWithPhysReg(const LiveInterval &li,
152 VirtRegMap &vrm, unsigned reg) {
153 // We don't handle fancy stuff crossing basic block boundaries
154 if (li.ranges.size() != 1)
155 return true;
156 const LiveRange &range = li.ranges.front();
157 SlotIndex idx = range.start.getBaseIndex();
158 SlotIndex end = range.end.getPrevSlot().getBaseIndex().getNextIndex();
Jakob Stoklund Olesenf4811a92009-12-03 20:49:10 +0000159
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000160 // Skip deleted instructions
161 MachineInstr *firstMI = getInstructionFromIndex(idx);
162 while (!firstMI && idx != end) {
163 idx = idx.getNextIndex();
164 firstMI = getInstructionFromIndex(idx);
165 }
166 if (!firstMI)
167 return false;
168
169 // Find last instruction in range
170 SlotIndex lastIdx = end.getPrevIndex();
171 MachineInstr *lastMI = getInstructionFromIndex(lastIdx);
172 while (!lastMI && lastIdx != idx) {
173 lastIdx = lastIdx.getPrevIndex();
174 lastMI = getInstructionFromIndex(lastIdx);
175 }
176 if (!lastMI)
177 return false;
178
179 // Range cannot cross basic block boundaries or terminators
180 MachineBasicBlock *MBB = firstMI->getParent();
181 if (MBB != lastMI->getParent() || lastMI->getDesc().isTerminator())
182 return true;
183
184 MachineBasicBlock::const_iterator E = lastMI;
185 ++E;
186 for (MachineBasicBlock::const_iterator I = firstMI; I != E; ++I) {
187 const MachineInstr &MI = *I;
188
189 // Allow copies to and from li.reg
Jakob Stoklund Olesen8ea32402010-07-09 20:55:49 +0000190 if (MI.isCopy())
191 if (MI.getOperand(0).getReg() == li.reg ||
192 MI.getOperand(1).getReg() == li.reg)
193 continue;
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000194
195 // Check for operands using reg
196 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
197 const MachineOperand& mop = MI.getOperand(i);
198 if (!mop.isReg())
199 continue;
200 unsigned PhysReg = mop.getReg();
201 if (PhysReg == 0 || PhysReg == li.reg)
202 continue;
203 if (TargetRegisterInfo::isVirtualRegister(PhysReg)) {
204 if (!vrm.hasPhys(PhysReg))
Bill Wendlingdc492e02009-12-05 07:30:23 +0000205 continue;
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000206 PhysReg = vrm.getPhys(PhysReg);
Evan Chengc92da382007-11-03 07:20:12 +0000207 }
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000208 if (PhysReg && tri_->regsOverlap(PhysReg, reg))
209 return true;
Evan Chengc92da382007-11-03 07:20:12 +0000210 }
211 }
212
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000213 // No conflicts found.
Evan Chengc92da382007-11-03 07:20:12 +0000214 return false;
215}
216
Jakob Stoklund Olesena24986d2010-06-24 18:15:01 +0000217bool LiveIntervals::conflictsWithAliasRef(LiveInterval &li, unsigned Reg,
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000218 SmallPtrSet<MachineInstr*,32> &JoinedCopies) {
219 for (LiveInterval::Ranges::const_iterator
220 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Lang Hames233a60e2009-11-03 23:52:08 +0000221 for (SlotIndex index = I->start.getBaseIndex(),
222 end = I->end.getPrevSlot().getBaseIndex().getNextIndex();
223 index != end;
224 index = index.getNextIndex()) {
Jakob Stoklund Olesenf4811a92009-12-03 20:49:10 +0000225 MachineInstr *MI = getInstructionFromIndex(index);
226 if (!MI)
227 continue; // skip deleted instructions
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000228
229 if (JoinedCopies.count(MI))
230 continue;
231 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
232 MachineOperand& MO = MI->getOperand(i);
233 if (!MO.isReg())
234 continue;
Jakob Stoklund Olesenb8ac3b02010-06-24 00:52:22 +0000235 unsigned PhysReg = MO.getReg();
Jakob Stoklund Olesena24986d2010-06-24 18:15:01 +0000236 if (PhysReg == 0 || PhysReg == Reg ||
237 TargetRegisterInfo::isVirtualRegister(PhysReg))
Jakob Stoklund Olesenb8ac3b02010-06-24 00:52:22 +0000238 continue;
Jakob Stoklund Olesena24986d2010-06-24 18:15:01 +0000239 if (tri_->regsOverlap(Reg, PhysReg))
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000240 return true;
241 }
242 }
243 }
244
245 return false;
246}
247
Daniel Dunbar504f9a62009-09-15 20:31:12 +0000248#ifndef NDEBUG
Evan Cheng752195e2009-09-14 21:33:42 +0000249static void printRegName(unsigned reg, const TargetRegisterInfo* tri_) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000250 if (TargetRegisterInfo::isPhysicalRegister(reg))
David Greene8a342292010-01-04 22:49:02 +0000251 dbgs() << tri_->getName(reg);
Evan Cheng549f27d32007-08-13 23:45:17 +0000252 else
David Greene8a342292010-01-04 22:49:02 +0000253 dbgs() << "%reg" << reg;
Evan Cheng549f27d32007-08-13 23:45:17 +0000254}
Daniel Dunbar504f9a62009-09-15 20:31:12 +0000255#endif
Evan Cheng549f27d32007-08-13 23:45:17 +0000256
Evan Chengafff40a2010-05-04 20:26:52 +0000257static
Evan Cheng37499432010-05-05 18:27:40 +0000258bool MultipleDefsBySameMI(const MachineInstr &MI, unsigned MOIdx) {
Evan Chengafff40a2010-05-04 20:26:52 +0000259 unsigned Reg = MI.getOperand(MOIdx).getReg();
260 for (unsigned i = MOIdx+1, e = MI.getNumOperands(); i < e; ++i) {
261 const MachineOperand &MO = MI.getOperand(i);
262 if (!MO.isReg())
263 continue;
264 if (MO.getReg() == Reg && MO.isDef()) {
265 assert(MI.getOperand(MOIdx).getSubReg() != MO.getSubReg() &&
266 MI.getOperand(MOIdx).getSubReg() &&
Jakob Stoklund Olesened2185e2010-07-06 23:26:25 +0000267 (MO.getSubReg() || MO.isImplicit()));
Evan Chengafff40a2010-05-04 20:26:52 +0000268 return true;
269 }
270 }
271 return false;
272}
273
Evan Cheng37499432010-05-05 18:27:40 +0000274/// isPartialRedef - Return true if the specified def at the specific index is
275/// partially re-defining the specified live interval. A common case of this is
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000276/// a definition of the sub-register.
Evan Cheng37499432010-05-05 18:27:40 +0000277bool LiveIntervals::isPartialRedef(SlotIndex MIIdx, MachineOperand &MO,
278 LiveInterval &interval) {
279 if (!MO.getSubReg() || MO.isEarlyClobber())
280 return false;
281
282 SlotIndex RedefIndex = MIIdx.getDefIndex();
283 const LiveRange *OldLR =
284 interval.getLiveRangeContaining(RedefIndex.getUseIndex());
Lang Hames6e2968c2010-09-25 12:04:16 +0000285 MachineInstr *DefMI = getInstructionFromIndex(OldLR->valno->def);
286 if (DefMI != 0) {
Evan Cheng37499432010-05-05 18:27:40 +0000287 return DefMI->findRegisterDefOperandIdx(interval.reg) != -1;
288 }
289 return false;
290}
291
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000292void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000293 MachineBasicBlock::iterator mi,
Lang Hames233a60e2009-11-03 23:52:08 +0000294 SlotIndex MIIdx,
Lang Hames86511252009-09-04 20:41:11 +0000295 MachineOperand& MO,
Evan Chengef0732d2008-07-10 07:35:43 +0000296 unsigned MOIdx,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000297 LiveInterval &interval) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000298 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000299 dbgs() << "\t\tregister: ";
Evan Cheng752195e2009-09-14 21:33:42 +0000300 printRegName(interval.reg, tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000301 });
Evan Cheng419852c2008-04-03 16:39:43 +0000302
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000303 // Virtual registers may be defined multiple times (due to phi
304 // elimination and 2-addr elimination). Much of what we do only has to be
305 // done once for the vreg. We use an empty interval to detect the first
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000306 // time we see a vreg.
Evan Chengd129d732009-07-17 19:43:40 +0000307 LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000308 if (interval.empty()) {
309 // Get the Idx of the defining instructions.
Lang Hames233a60e2009-11-03 23:52:08 +0000310 SlotIndex defIndex = MIIdx.getDefIndex();
Dale Johannesen39faac22009-09-20 00:36:41 +0000311 // Earlyclobbers move back one, so that they overlap the live range
312 // of inputs.
Dale Johannesen86b49f82008-09-24 01:07:17 +0000313 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000314 defIndex = MIIdx.getUseIndex();
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +0000315
316 // Make sure the first definition is not a partial redefinition. Add an
317 // <imp-def> of the full register.
318 if (MO.getSubReg())
319 mi->addRegisterDefined(interval.reg);
320
Evan Chengc8d044e2008-02-15 18:24:29 +0000321 MachineInstr *CopyMI = NULL;
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000322 if (mi->isCopyLike()) {
Evan Chengc8d044e2008-02-15 18:24:29 +0000323 CopyMI = mi;
Jakob Stoklund Olesen0465bcf2010-06-18 22:29:44 +0000324 }
325
Lang Hames6e2968c2010-09-25 12:04:16 +0000326 VNInfo *ValNo = interval.getNextValue(defIndex, CopyMI, VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000327 assert(ValNo->id == 0 && "First value in interval is not 0?");
Chris Lattner7ac2d312004-07-24 02:59:07 +0000328
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000329 // Loop over all of the blocks that the vreg is defined in. There are
330 // two cases we have to handle here. The most common case is a vreg
331 // whose lifetime is contained within a basic block. In this case there
332 // will be a single kill, in MBB, which comes after the definition.
333 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
334 // FIXME: what about dead vars?
Lang Hames233a60e2009-11-03 23:52:08 +0000335 SlotIndex killIdx;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000336 if (vi.Kills[0] != mi)
Lang Hames233a60e2009-11-03 23:52:08 +0000337 killIdx = getInstructionIndex(vi.Kills[0]).getDefIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000338 else
Lang Hames233a60e2009-11-03 23:52:08 +0000339 killIdx = defIndex.getStoreIndex();
Chris Lattner6097d132004-07-19 02:15:56 +0000340
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000341 // If the kill happens after the definition, we have an intra-block
342 // live range.
343 if (killIdx > defIndex) {
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000344 assert(vi.AliveBlocks.empty() &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000345 "Shouldn't be alive across any blocks!");
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000346 LiveRange LR(defIndex, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000347 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000348 DEBUG(dbgs() << " +" << LR << "\n");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000349 return;
350 }
Alkis Evlogimenosdd2cc652003-12-18 08:48:48 +0000351 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000352
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000353 // The other case we handle is when a virtual register lives to the end
354 // of the defining block, potentially live across some blocks, then is
355 // live into some number of blocks, but gets killed. Start by adding a
356 // range that goes from this definition to the end of the defining block.
Lang Hames74ab5ee2009-12-22 00:11:50 +0000357 LiveRange NewLR(defIndex, getMBBEndIdx(mbb), ValNo);
David Greene8a342292010-01-04 22:49:02 +0000358 DEBUG(dbgs() << " +" << NewLR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000359 interval.addRange(NewLR);
360
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000361 bool PHIJoin = lv_->isPHIJoin(interval.reg);
362
363 if (PHIJoin) {
364 // A phi join register is killed at the end of the MBB and revived as a new
365 // valno in the killing blocks.
366 assert(vi.AliveBlocks.empty() && "Phi join can't pass through blocks");
367 DEBUG(dbgs() << " phi-join");
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000368 ValNo->setHasPHIKill(true);
369 } else {
370 // Iterate over all of the blocks that the variable is completely
371 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
372 // live interval.
373 for (SparseBitVector<>::iterator I = vi.AliveBlocks.begin(),
374 E = vi.AliveBlocks.end(); I != E; ++I) {
375 MachineBasicBlock *aliveBlock = mf_->getBlockNumbered(*I);
376 LiveRange LR(getMBBStartIdx(aliveBlock), getMBBEndIdx(aliveBlock), ValNo);
377 interval.addRange(LR);
378 DEBUG(dbgs() << " +" << LR);
379 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000380 }
381
382 // Finally, this virtual register is live from the start of any killing
383 // block to the 'use' slot of the killing instruction.
384 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
385 MachineInstr *Kill = vi.Kills[i];
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000386 SlotIndex Start = getMBBStartIdx(Kill->getParent());
387 SlotIndex killIdx = getInstructionIndex(Kill).getDefIndex();
388
389 // Create interval with one of a NEW value number. Note that this value
390 // number isn't actually defined by an instruction, weird huh? :)
391 if (PHIJoin) {
Lang Hames6e2968c2010-09-25 12:04:16 +0000392 assert(getInstructionFromIndex(Start) == 0 &&
393 "PHI def index points at actual instruction.");
394 ValNo = interval.getNextValue(Start, 0, VNInfoAllocator);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000395 ValNo->setIsPHIDef(true);
396 }
397 LiveRange LR(Start, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000398 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000399 DEBUG(dbgs() << " +" << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000400 }
401
402 } else {
Evan Cheng37499432010-05-05 18:27:40 +0000403 if (MultipleDefsBySameMI(*mi, MOIdx))
Nick Lewycky761fd4c2010-05-20 03:30:09 +0000404 // Multiple defs of the same virtual register by the same instruction.
405 // e.g. %reg1031:5<def>, %reg1031:6<def> = VLD1q16 %reg1024<kill>, ...
Evan Chengafff40a2010-05-04 20:26:52 +0000406 // This is likely due to elimination of REG_SEQUENCE instructions. Return
407 // here since there is nothing to do.
408 return;
409
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000410 // If this is the second time we see a virtual register definition, it
411 // must be due to phi elimination or two addr elimination. If this is
Evan Chengbf105c82006-11-03 03:04:46 +0000412 // the result of two address elimination, then the vreg is one of the
413 // def-and-use register operand.
Evan Cheng37499432010-05-05 18:27:40 +0000414
415 // It may also be partial redef like this:
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000416 // 80 %reg1041:6<def> = VSHRNv4i16 %reg1034<kill>, 12, pred:14, pred:%reg0
417 // 120 %reg1041:5<def> = VSHRNv4i16 %reg1039<kill>, 12, pred:14, pred:%reg0
Evan Cheng37499432010-05-05 18:27:40 +0000418 bool PartReDef = isPartialRedef(MIIdx, MO, interval);
419 if (PartReDef || mi->isRegTiedToUseOperand(MOIdx)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000420 // If this is a two-address definition, then we have already processed
421 // the live range. The only problem is that we didn't realize there
422 // are actually two values in the live interval. Because of this we
423 // need to take the LiveRegion that defines this register and split it
424 // into two values.
Lang Hames233a60e2009-11-03 23:52:08 +0000425 SlotIndex RedefIndex = MIIdx.getDefIndex();
Evan Chengfb112882009-03-23 08:01:15 +0000426 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000427 RedefIndex = MIIdx.getUseIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000428
Lang Hames35f291d2009-09-12 03:34:03 +0000429 const LiveRange *OldLR =
Lang Hames233a60e2009-11-03 23:52:08 +0000430 interval.getLiveRangeContaining(RedefIndex.getUseIndex());
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000431 VNInfo *OldValNo = OldLR->valno;
Jakob Stoklund Olesenc66d0f22010-06-16 21:29:40 +0000432 SlotIndex DefIndex = OldValNo->def.getDefIndex();
Evan Cheng4f8ff162007-08-11 00:59:19 +0000433
Jakob Stoklund Olesenc66d0f22010-06-16 21:29:40 +0000434 // Delete the previous value, which should be short and continuous,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000435 // because the 2-addr copy must be in the same MBB as the redef.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000436 interval.removeRange(DefIndex, RedefIndex);
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000437
Chris Lattner91725b72006-08-31 05:54:43 +0000438 // The new value number (#1) is defined by the instruction we claimed
439 // defined value #0.
Lang Hames6e2968c2010-09-25 12:04:16 +0000440 VNInfo *ValNo = interval.createValueCopy(OldValNo, VNInfoAllocator);
Lang Hames857c4e02009-06-17 21:01:20 +0000441
Chris Lattner91725b72006-08-31 05:54:43 +0000442 // Value#0 is now defined by the 2-addr instruction.
Evan Chengc8d044e2008-02-15 18:24:29 +0000443 OldValNo->def = RedefIndex;
Evan Chengad6c5a22010-05-17 01:47:47 +0000444 OldValNo->setCopy(0);
445
446 // A re-def may be a copy. e.g. %reg1030:6<def> = VMOVD %reg1026, ...
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000447 if (PartReDef && mi->isCopyLike())
Evan Chengad6c5a22010-05-17 01:47:47 +0000448 OldValNo->setCopy(&*mi);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000449
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000450 // Add the new live interval which replaces the range for the input copy.
451 LiveRange LR(DefIndex, RedefIndex, ValNo);
David Greene8a342292010-01-04 22:49:02 +0000452 DEBUG(dbgs() << " replace range with " << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000453 interval.addRange(LR);
454
455 // If this redefinition is dead, we need to add a dummy unit live
456 // range covering the def slot.
Owen Anderson6b098de2008-06-25 23:39:39 +0000457 if (MO.isDead())
Lang Hames233a60e2009-11-03 23:52:08 +0000458 interval.addRange(LiveRange(RedefIndex, RedefIndex.getStoreIndex(),
459 OldValNo));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000460
Bill Wendling8e6179f2009-08-22 20:18:03 +0000461 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000462 dbgs() << " RESULT: ";
463 interval.print(dbgs(), tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000464 });
Evan Cheng37499432010-05-05 18:27:40 +0000465 } else if (lv_->isPHIJoin(interval.reg)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000466 // In the case of PHI elimination, each variable definition is only
467 // live until the end of the block. We've already taken care of the
468 // rest of the live range.
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000469
Lang Hames233a60e2009-11-03 23:52:08 +0000470 SlotIndex defIndex = MIIdx.getDefIndex();
Evan Chengfb112882009-03-23 08:01:15 +0000471 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000472 defIndex = MIIdx.getUseIndex();
Evan Cheng752195e2009-09-14 21:33:42 +0000473
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000474 VNInfo *ValNo;
Evan Chengc8d044e2008-02-15 18:24:29 +0000475 MachineInstr *CopyMI = NULL;
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000476 if (mi->isCopyLike())
Evan Chengc8d044e2008-02-15 18:24:29 +0000477 CopyMI = mi;
Lang Hames6e2968c2010-09-25 12:04:16 +0000478 ValNo = interval.getNextValue(defIndex, CopyMI, VNInfoAllocator);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000479
Lang Hames74ab5ee2009-12-22 00:11:50 +0000480 SlotIndex killIndex = getMBBEndIdx(mbb);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000481 LiveRange LR(defIndex, killIndex, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000482 interval.addRange(LR);
Lang Hames857c4e02009-06-17 21:01:20 +0000483 ValNo->setHasPHIKill(true);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000484 DEBUG(dbgs() << " phi-join +" << LR);
Evan Cheng37499432010-05-05 18:27:40 +0000485 } else {
486 llvm_unreachable("Multiply defined register");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000487 }
488 }
489
David Greene8a342292010-01-04 22:49:02 +0000490 DEBUG(dbgs() << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000491}
492
Chris Lattnerf35fef72004-07-23 21:24:19 +0000493void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000494 MachineBasicBlock::iterator mi,
Lang Hames233a60e2009-11-03 23:52:08 +0000495 SlotIndex MIIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000496 MachineOperand& MO,
Chris Lattner91725b72006-08-31 05:54:43 +0000497 LiveInterval &interval,
Evan Chengc8d044e2008-02-15 18:24:29 +0000498 MachineInstr *CopyMI) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000499 // A physical register cannot be live across basic block, so its
500 // lifetime must end somewhere in its defining basic block.
Bill Wendling8e6179f2009-08-22 20:18:03 +0000501 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000502 dbgs() << "\t\tregister: ";
Evan Cheng752195e2009-09-14 21:33:42 +0000503 printRegName(interval.reg, tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000504 });
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000505
Lang Hames233a60e2009-11-03 23:52:08 +0000506 SlotIndex baseIndex = MIIdx;
507 SlotIndex start = baseIndex.getDefIndex();
Dale Johannesen86b49f82008-09-24 01:07:17 +0000508 // Earlyclobbers move back one.
509 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000510 start = MIIdx.getUseIndex();
511 SlotIndex end = start;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000512
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000513 // If it is not used after definition, it is considered dead at
514 // the instruction defining it. Hence its interval is:
515 // [defSlot(def), defSlot(def)+1)
Dale Johannesen39faac22009-09-20 00:36:41 +0000516 // For earlyclobbers, the defSlot was pushed back one; the extra
517 // advance below compensates.
Owen Anderson6b098de2008-06-25 23:39:39 +0000518 if (MO.isDead()) {
David Greene8a342292010-01-04 22:49:02 +0000519 DEBUG(dbgs() << " dead");
Lang Hames233a60e2009-11-03 23:52:08 +0000520 end = start.getStoreIndex();
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000521 goto exit;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000522 }
523
524 // If it is not dead on definition, it must be killed by a
525 // subsequent instruction. Hence its interval is:
526 // [defSlot(def), useSlot(kill)+1)
Lang Hames233a60e2009-11-03 23:52:08 +0000527 baseIndex = baseIndex.getNextIndex();
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000528 while (++mi != MBB->end()) {
Lang Hames233a60e2009-11-03 23:52:08 +0000529
Dale Johannesenbd635202010-02-10 00:55:42 +0000530 if (mi->isDebugValue())
531 continue;
Lang Hames233a60e2009-11-03 23:52:08 +0000532 if (getInstructionFromIndex(baseIndex) == 0)
533 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
534
Evan Cheng6130f662008-03-05 00:59:57 +0000535 if (mi->killsRegister(interval.reg, tri_)) {
David Greene8a342292010-01-04 22:49:02 +0000536 DEBUG(dbgs() << " killed");
Lang Hames233a60e2009-11-03 23:52:08 +0000537 end = baseIndex.getDefIndex();
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000538 goto exit;
Evan Chengc45288e2009-04-27 20:42:46 +0000539 } else {
Evan Cheng1015ba72010-05-21 20:53:24 +0000540 int DefIdx = mi->findRegisterDefOperandIdx(interval.reg,false,false,tri_);
Evan Chengc45288e2009-04-27 20:42:46 +0000541 if (DefIdx != -1) {
542 if (mi->isRegTiedToUseOperand(DefIdx)) {
543 // Two-address instruction.
Lang Hames233a60e2009-11-03 23:52:08 +0000544 end = baseIndex.getDefIndex();
Evan Chengc45288e2009-04-27 20:42:46 +0000545 } else {
546 // Another instruction redefines the register before it is ever read.
Dale Johannesenbd635202010-02-10 00:55:42 +0000547 // Then the register is essentially dead at the instruction that
548 // defines it. Hence its interval is:
Evan Chengc45288e2009-04-27 20:42:46 +0000549 // [defSlot(def), defSlot(def)+1)
David Greene8a342292010-01-04 22:49:02 +0000550 DEBUG(dbgs() << " dead");
Lang Hames233a60e2009-11-03 23:52:08 +0000551 end = start.getStoreIndex();
Evan Chengc45288e2009-04-27 20:42:46 +0000552 }
553 goto exit;
554 }
Alkis Evlogimenosaf254732004-01-13 22:26:14 +0000555 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000556
Lang Hames233a60e2009-11-03 23:52:08 +0000557 baseIndex = baseIndex.getNextIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000558 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000559
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000560 // The only case we should have a dead physreg here without a killing or
561 // instruction where we know it's dead is if it is live-in to the function
Evan Chengd521bc92009-04-27 17:36:47 +0000562 // and never used. Another possible case is the implicit use of the
563 // physical register has been deleted by two-address pass.
Lang Hames233a60e2009-11-03 23:52:08 +0000564 end = start.getStoreIndex();
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000565
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000566exit:
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000567 assert(start < end && "did not find end of interval?");
Chris Lattnerf768bba2005-03-09 23:05:19 +0000568
Evan Cheng24a3cc42007-04-25 07:30:23 +0000569 // Already exists? Extend old live interval.
Jakob Stoklund Olesen31cc3ec2010-10-11 21:45:03 +0000570 VNInfo *ValNo = interval.getVNInfoAt(start);
571 bool Extend = ValNo != 0;
572 if (!Extend)
573 ValNo = interval.getNextValue(start, CopyMI, VNInfoAllocator);
574 if (Extend && MO.isEarlyClobber())
Lang Hames857c4e02009-06-17 21:01:20 +0000575 ValNo->setHasRedefByEC(true);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000576 LiveRange LR(start, end, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000577 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000578 DEBUG(dbgs() << " +" << LR << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000579}
580
Chris Lattnerf35fef72004-07-23 21:24:19 +0000581void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB,
582 MachineBasicBlock::iterator MI,
Lang Hames233a60e2009-11-03 23:52:08 +0000583 SlotIndex MIIdx,
Evan Chengef0732d2008-07-10 07:35:43 +0000584 MachineOperand& MO,
585 unsigned MOIdx) {
Owen Anderson6b098de2008-06-25 23:39:39 +0000586 if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Evan Chengef0732d2008-07-10 07:35:43 +0000587 handleVirtualRegisterDef(MBB, MI, MIIdx, MO, MOIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000588 getOrCreateInterval(MO.getReg()));
589 else if (allocatableRegs_[MO.getReg()]) {
Evan Chengc8d044e2008-02-15 18:24:29 +0000590 MachineInstr *CopyMI = NULL;
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000591 if (MI->isCopyLike())
Evan Chengc8d044e2008-02-15 18:24:29 +0000592 CopyMI = MI;
Evan Chengc45288e2009-04-27 20:42:46 +0000593 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Owen Anderson6b098de2008-06-25 23:39:39 +0000594 getOrCreateInterval(MO.getReg()), CopyMI);
Evan Cheng24a3cc42007-04-25 07:30:23 +0000595 // Def of a register also defines its sub-registers.
Owen Anderson6b098de2008-06-25 23:39:39 +0000596 for (const unsigned* AS = tri_->getSubRegisters(MO.getReg()); *AS; ++AS)
Evan Cheng6130f662008-03-05 00:59:57 +0000597 // If MI also modifies the sub-register explicitly, avoid processing it
598 // more than once. Do not pass in TRI here so it checks for exact match.
Evan Cheng1015ba72010-05-21 20:53:24 +0000599 if (!MI->definesRegister(*AS))
Evan Chengc45288e2009-04-27 20:42:46 +0000600 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Owen Anderson6b098de2008-06-25 23:39:39 +0000601 getOrCreateInterval(*AS), 0);
Chris Lattnerf35fef72004-07-23 21:24:19 +0000602 }
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000603}
604
Evan Chengb371f452007-02-19 21:49:54 +0000605void LiveIntervals::handleLiveInRegister(MachineBasicBlock *MBB,
Lang Hames233a60e2009-11-03 23:52:08 +0000606 SlotIndex MIIdx,
Evan Cheng24a3cc42007-04-25 07:30:23 +0000607 LiveInterval &interval, bool isAlias) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000608 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000609 dbgs() << "\t\tlivein register: ";
Evan Cheng752195e2009-09-14 21:33:42 +0000610 printRegName(interval.reg, tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000611 });
Evan Chengb371f452007-02-19 21:49:54 +0000612
613 // Look for kills, if it reaches a def before it's killed, then it shouldn't
614 // be considered a livein.
615 MachineBasicBlock::iterator mi = MBB->begin();
Evan Cheng4507f082010-03-16 21:51:27 +0000616 MachineBasicBlock::iterator E = MBB->end();
617 // Skip over DBG_VALUE at the start of the MBB.
618 if (mi != E && mi->isDebugValue()) {
619 while (++mi != E && mi->isDebugValue())
620 ;
621 if (mi == E)
622 // MBB is empty except for DBG_VALUE's.
623 return;
624 }
625
Lang Hames233a60e2009-11-03 23:52:08 +0000626 SlotIndex baseIndex = MIIdx;
627 SlotIndex start = baseIndex;
628 if (getInstructionFromIndex(baseIndex) == 0)
629 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
630
631 SlotIndex end = baseIndex;
Evan Cheng0076c612009-03-05 03:34:26 +0000632 bool SeenDefUse = false;
Evan Chengb371f452007-02-19 21:49:54 +0000633
Dale Johannesenbd635202010-02-10 00:55:42 +0000634 while (mi != E) {
Dale Johannesen1d0aeab2010-02-10 01:31:26 +0000635 if (mi->killsRegister(interval.reg, tri_)) {
636 DEBUG(dbgs() << " killed");
637 end = baseIndex.getDefIndex();
638 SeenDefUse = true;
639 break;
Evan Cheng1015ba72010-05-21 20:53:24 +0000640 } else if (mi->definesRegister(interval.reg, tri_)) {
Dale Johannesen1d0aeab2010-02-10 01:31:26 +0000641 // Another instruction redefines the register before it is ever read.
642 // Then the register is essentially dead at the instruction that defines
643 // it. Hence its interval is:
644 // [defSlot(def), defSlot(def)+1)
645 DEBUG(dbgs() << " dead");
646 end = start.getStoreIndex();
647 SeenDefUse = true;
648 break;
649 }
650
Evan Cheng4507f082010-03-16 21:51:27 +0000651 while (++mi != E && mi->isDebugValue())
652 // Skip over DBG_VALUE.
653 ;
654 if (mi != E)
Lang Hames233a60e2009-11-03 23:52:08 +0000655 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
Evan Chengb371f452007-02-19 21:49:54 +0000656 }
657
Evan Cheng75611fb2007-06-27 01:16:36 +0000658 // Live-in register might not be used at all.
Evan Cheng0076c612009-03-05 03:34:26 +0000659 if (!SeenDefUse) {
Evan Cheng292da942007-06-27 18:47:28 +0000660 if (isAlias) {
David Greene8a342292010-01-04 22:49:02 +0000661 DEBUG(dbgs() << " dead");
Lang Hames233a60e2009-11-03 23:52:08 +0000662 end = MIIdx.getStoreIndex();
Evan Cheng292da942007-06-27 18:47:28 +0000663 } else {
David Greene8a342292010-01-04 22:49:02 +0000664 DEBUG(dbgs() << " live through");
Evan Cheng292da942007-06-27 18:47:28 +0000665 end = baseIndex;
666 }
Evan Cheng24a3cc42007-04-25 07:30:23 +0000667 }
668
Lang Hames6e2968c2010-09-25 12:04:16 +0000669 SlotIndex defIdx = getMBBStartIdx(MBB);
670 assert(getInstructionFromIndex(defIdx) == 0 &&
671 "PHI def index points at actual instruction.");
Lang Hames10382fb2009-06-19 02:17:53 +0000672 VNInfo *vni =
Lang Hames6e2968c2010-09-25 12:04:16 +0000673 interval.getNextValue(defIdx, 0, VNInfoAllocator);
Lang Hamesd21c3162009-06-18 22:01:47 +0000674 vni->setIsPHIDef(true);
675 LiveRange LR(start, end, vni);
Jakob Stoklund Olesen3de23e62009-11-07 01:58:40 +0000676
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000677 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000678 DEBUG(dbgs() << " +" << LR << '\n');
Evan Chengb371f452007-02-19 21:49:54 +0000679}
680
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000681/// computeIntervals - computes the live intervals for virtual
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000682/// registers. for some ordering of the machine instructions [1,N] a
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000683/// live interval is an interval [i, j) where 1 <= i <= j < N for
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000684/// which a variable is live
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000685void LiveIntervals::computeIntervals() {
David Greene8a342292010-01-04 22:49:02 +0000686 DEBUG(dbgs() << "********** COMPUTING LIVE INTERVALS **********\n"
Bill Wendling8e6179f2009-08-22 20:18:03 +0000687 << "********** Function: "
688 << ((Value*)mf_->getFunction())->getName() << '\n');
Evan Chengd129d732009-07-17 19:43:40 +0000689
690 SmallVector<unsigned, 8> UndefUses;
Chris Lattner428b92e2006-09-15 03:57:23 +0000691 for (MachineFunction::iterator MBBI = mf_->begin(), E = mf_->end();
692 MBBI != E; ++MBBI) {
693 MachineBasicBlock *MBB = MBBI;
Evan Cheng00a99a32010-02-06 09:07:11 +0000694 if (MBB->empty())
695 continue;
696
Owen Anderson134eb732008-09-21 20:43:24 +0000697 // Track the index of the current machine instr.
Lang Hames233a60e2009-11-03 23:52:08 +0000698 SlotIndex MIIndex = getMBBStartIdx(MBB);
Bob Wilsonad98f792010-05-03 21:38:11 +0000699 DEBUG(dbgs() << "BB#" << MBB->getNumber()
700 << ":\t\t# derived from " << MBB->getName() << "\n");
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +0000701
Dan Gohmancb406c22007-10-03 19:26:29 +0000702 // Create intervals for live-ins to this BB first.
Dan Gohman81bf03e2010-04-13 16:57:55 +0000703 for (MachineBasicBlock::livein_iterator LI = MBB->livein_begin(),
Dan Gohmancb406c22007-10-03 19:26:29 +0000704 LE = MBB->livein_end(); LI != LE; ++LI) {
705 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*LI));
706 // Multiple live-ins can alias the same register.
Dan Gohman6f0d0242008-02-10 18:45:23 +0000707 for (const unsigned* AS = tri_->getSubRegisters(*LI); *AS; ++AS)
Dan Gohmancb406c22007-10-03 19:26:29 +0000708 if (!hasInterval(*AS))
709 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*AS),
710 true);
Chris Lattnerdffb2e82006-09-04 18:27:40 +0000711 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000712
Owen Anderson99500ae2008-09-15 22:00:38 +0000713 // Skip over empty initial indices.
Lang Hames233a60e2009-11-03 23:52:08 +0000714 if (getInstructionFromIndex(MIIndex) == 0)
715 MIIndex = indexes_->getNextNonNullIndex(MIIndex);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000716
Dale Johannesen1caedd02010-01-22 22:38:21 +0000717 for (MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end();
718 MI != miEnd; ++MI) {
David Greene8a342292010-01-04 22:49:02 +0000719 DEBUG(dbgs() << MIIndex << "\t" << *MI);
Chris Lattner518bb532010-02-09 19:54:29 +0000720 if (MI->isDebugValue())
Dale Johannesen1caedd02010-01-22 22:38:21 +0000721 continue;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000722
Evan Cheng438f7bc2006-11-10 08:43:01 +0000723 // Handle defs.
Chris Lattner428b92e2006-09-15 03:57:23 +0000724 for (int i = MI->getNumOperands() - 1; i >= 0; --i) {
725 MachineOperand &MO = MI->getOperand(i);
Evan Chengd129d732009-07-17 19:43:40 +0000726 if (!MO.isReg() || !MO.getReg())
727 continue;
728
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000729 // handle register defs - build intervals
Evan Chengd129d732009-07-17 19:43:40 +0000730 if (MO.isDef())
Evan Chengef0732d2008-07-10 07:35:43 +0000731 handleRegisterDef(MBB, MI, MIIndex, MO, i);
Evan Chengd129d732009-07-17 19:43:40 +0000732 else if (MO.isUndef())
733 UndefUses.push_back(MO.getReg());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000734 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000735
Lang Hames233a60e2009-11-03 23:52:08 +0000736 // Move to the next instr slot.
737 MIIndex = indexes_->getNextNonNullIndex(MIIndex);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000738 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000739 }
Evan Chengd129d732009-07-17 19:43:40 +0000740
741 // Create empty intervals for registers defined by implicit_def's (except
742 // for those implicit_def that define values which are liveout of their
743 // blocks.
744 for (unsigned i = 0, e = UndefUses.size(); i != e; ++i) {
745 unsigned UndefReg = UndefUses[i];
746 (void)getOrCreateInterval(UndefReg);
747 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000748}
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000749
Owen Anderson03857b22008-08-13 21:49:13 +0000750LiveInterval* LiveIntervals::createInterval(unsigned reg) {
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000751 float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ? HUGE_VALF : 0.0F;
Owen Anderson03857b22008-08-13 21:49:13 +0000752 return new LiveInterval(reg, Weight);
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000753}
Evan Chengf2fbca62007-11-12 06:35:08 +0000754
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000755/// dupInterval - Duplicate a live interval. The caller is responsible for
756/// managing the allocated memory.
757LiveInterval* LiveIntervals::dupInterval(LiveInterval *li) {
758 LiveInterval *NewLI = createInterval(li->reg);
Evan Cheng90f95f82009-06-14 20:22:55 +0000759 NewLI->Copy(*li, mri_, getVNInfoAllocator());
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000760 return NewLI;
761}
762
Evan Chengf2fbca62007-11-12 06:35:08 +0000763//===----------------------------------------------------------------------===//
764// Register allocator hooks.
765//
766
Evan Chengd70dbb52008-02-22 09:24:50 +0000767/// getReMatImplicitUse - If the remat definition MI has one (for now, we only
768/// allow one) virtual register operand, then its uses are implicitly using
769/// the register. Returns the virtual register.
770unsigned LiveIntervals::getReMatImplicitUse(const LiveInterval &li,
771 MachineInstr *MI) const {
772 unsigned RegOp = 0;
773 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
774 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000775 if (!MO.isReg() || !MO.isUse())
Evan Chengd70dbb52008-02-22 09:24:50 +0000776 continue;
777 unsigned Reg = MO.getReg();
778 if (Reg == 0 || Reg == li.reg)
779 continue;
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000780
Chris Lattner1873d0c2009-06-27 04:06:41 +0000781 if (TargetRegisterInfo::isPhysicalRegister(Reg) &&
782 !allocatableRegs_[Reg])
783 continue;
Evan Chengd70dbb52008-02-22 09:24:50 +0000784 // FIXME: For now, only remat MI with at most one register operand.
785 assert(!RegOp &&
786 "Can't rematerialize instruction with multiple register operand!");
787 RegOp = MO.getReg();
Dan Gohman6d69ba82008-07-25 00:02:30 +0000788#ifndef NDEBUG
Evan Chengd70dbb52008-02-22 09:24:50 +0000789 break;
Dan Gohman6d69ba82008-07-25 00:02:30 +0000790#endif
Evan Chengd70dbb52008-02-22 09:24:50 +0000791 }
792 return RegOp;
793}
794
795/// isValNoAvailableAt - Return true if the val# of the specified interval
796/// which reaches the given instruction also reaches the specified use index.
797bool LiveIntervals::isValNoAvailableAt(const LiveInterval &li, MachineInstr *MI,
Lang Hames233a60e2009-11-03 23:52:08 +0000798 SlotIndex UseIdx) const {
Jakob Stoklund Olesen31cc3ec2010-10-11 21:45:03 +0000799 VNInfo *UValNo = li.getVNInfoAt(UseIdx);
800 return UValNo && UValNo == li.getVNInfoAt(getInstructionIndex(MI));
Evan Chengd70dbb52008-02-22 09:24:50 +0000801}
802
Evan Chengf2fbca62007-11-12 06:35:08 +0000803/// isReMaterializable - Returns true if the definition MI of the specified
804/// val# of the specified interval is re-materializable.
805bool LiveIntervals::isReMaterializable(const LiveInterval &li,
Evan Cheng5ef3a042007-12-06 00:01:56 +0000806 const VNInfo *ValNo, MachineInstr *MI,
Evan Chengdc377862008-09-30 15:44:16 +0000807 SmallVectorImpl<LiveInterval*> &SpillIs,
Evan Cheng5ef3a042007-12-06 00:01:56 +0000808 bool &isLoad) {
Evan Chengf2fbca62007-11-12 06:35:08 +0000809 if (DisableReMat)
810 return false;
811
Dan Gohmana70dca12009-10-09 23:27:56 +0000812 if (!tii_->isTriviallyReMaterializable(MI, aa_))
813 return false;
Evan Chengdd3465e2008-02-23 01:44:27 +0000814
Dan Gohmana70dca12009-10-09 23:27:56 +0000815 // Target-specific code can mark an instruction as being rematerializable
816 // if it has one virtual reg use, though it had better be something like
817 // a PIC base register which is likely to be live everywhere.
Dan Gohman6d69ba82008-07-25 00:02:30 +0000818 unsigned ImpUse = getReMatImplicitUse(li, MI);
819 if (ImpUse) {
820 const LiveInterval &ImpLi = getInterval(ImpUse);
Evan Cheng28a1e482010-03-30 05:49:07 +0000821 for (MachineRegisterInfo::use_nodbg_iterator
822 ri = mri_->use_nodbg_begin(li.reg), re = mri_->use_nodbg_end();
823 ri != re; ++ri) {
Dan Gohman6d69ba82008-07-25 00:02:30 +0000824 MachineInstr *UseMI = &*ri;
Lang Hames233a60e2009-11-03 23:52:08 +0000825 SlotIndex UseIdx = getInstructionIndex(UseMI);
Jakob Stoklund Olesen31cc3ec2010-10-11 21:45:03 +0000826 if (li.getVNInfoAt(UseIdx) != ValNo)
Dan Gohman6d69ba82008-07-25 00:02:30 +0000827 continue;
828 if (!isValNoAvailableAt(ImpLi, MI, UseIdx))
829 return false;
830 }
Evan Chengdc377862008-09-30 15:44:16 +0000831
832 // If a register operand of the re-materialized instruction is going to
833 // be spilled next, then it's not legal to re-materialize this instruction.
834 for (unsigned i = 0, e = SpillIs.size(); i != e; ++i)
835 if (ImpUse == SpillIs[i]->reg)
836 return false;
Dan Gohman6d69ba82008-07-25 00:02:30 +0000837 }
838 return true;
Evan Cheng5ef3a042007-12-06 00:01:56 +0000839}
840
Evan Cheng06587492008-10-24 02:05:00 +0000841/// isReMaterializable - Returns true if the definition MI of the specified
842/// val# of the specified interval is re-materializable.
843bool LiveIntervals::isReMaterializable(const LiveInterval &li,
844 const VNInfo *ValNo, MachineInstr *MI) {
845 SmallVector<LiveInterval*, 4> Dummy1;
846 bool Dummy2;
847 return isReMaterializable(li, ValNo, MI, Dummy1, Dummy2);
848}
849
Evan Cheng5ef3a042007-12-06 00:01:56 +0000850/// isReMaterializable - Returns true if every definition of MI of every
851/// val# of the specified interval is re-materializable.
Evan Chengdc377862008-09-30 15:44:16 +0000852bool LiveIntervals::isReMaterializable(const LiveInterval &li,
853 SmallVectorImpl<LiveInterval*> &SpillIs,
854 bool &isLoad) {
Evan Cheng5ef3a042007-12-06 00:01:56 +0000855 isLoad = false;
856 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
857 i != e; ++i) {
858 const VNInfo *VNI = *i;
Lang Hames857c4e02009-06-17 21:01:20 +0000859 if (VNI->isUnused())
Evan Cheng5ef3a042007-12-06 00:01:56 +0000860 continue; // Dead val#.
861 // Is the def for the val# rematerializable?
Lang Hames857c4e02009-06-17 21:01:20 +0000862 MachineInstr *ReMatDefMI = getInstructionFromIndex(VNI->def);
Lang Hames6e2968c2010-09-25 12:04:16 +0000863 if (!ReMatDefMI)
864 return false;
Evan Cheng5ef3a042007-12-06 00:01:56 +0000865 bool DefIsLoad = false;
Evan Chengd70dbb52008-02-22 09:24:50 +0000866 if (!ReMatDefMI ||
Evan Chengdc377862008-09-30 15:44:16 +0000867 !isReMaterializable(li, VNI, ReMatDefMI, SpillIs, DefIsLoad))
Evan Cheng5ef3a042007-12-06 00:01:56 +0000868 return false;
869 isLoad |= DefIsLoad;
Evan Chengf2fbca62007-11-12 06:35:08 +0000870 }
871 return true;
872}
873
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000874/// FilterFoldedOps - Filter out two-address use operands. Return
875/// true if it finds any issue with the operands that ought to prevent
876/// folding.
877static bool FilterFoldedOps(MachineInstr *MI,
878 SmallVector<unsigned, 2> &Ops,
879 unsigned &MRInfo,
880 SmallVector<unsigned, 2> &FoldOps) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000881 MRInfo = 0;
Evan Chengaee4af62007-12-02 08:30:39 +0000882 for (unsigned i = 0, e = Ops.size(); i != e; ++i) {
883 unsigned OpIdx = Ops[i];
Evan Chengd70dbb52008-02-22 09:24:50 +0000884 MachineOperand &MO = MI->getOperand(OpIdx);
Evan Chengaee4af62007-12-02 08:30:39 +0000885 // FIXME: fold subreg use.
Evan Chengd70dbb52008-02-22 09:24:50 +0000886 if (MO.getSubReg())
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000887 return true;
Evan Chengd70dbb52008-02-22 09:24:50 +0000888 if (MO.isDef())
Evan Chengaee4af62007-12-02 08:30:39 +0000889 MRInfo |= (unsigned)VirtRegMap::isMod;
890 else {
891 // Filter out two-address use operand(s).
Evan Chenga24752f2009-03-19 20:30:06 +0000892 if (MI->isRegTiedToDefOperand(OpIdx)) {
Evan Chengaee4af62007-12-02 08:30:39 +0000893 MRInfo = VirtRegMap::isModRef;
894 continue;
895 }
896 MRInfo |= (unsigned)VirtRegMap::isRef;
897 }
898 FoldOps.push_back(OpIdx);
Evan Chenge62f97c2007-12-01 02:07:52 +0000899 }
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000900 return false;
901}
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000902
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000903
904/// tryFoldMemoryOperand - Attempts to fold either a spill / restore from
905/// slot / to reg or any rematerialized load into ith operand of specified
906/// MI. If it is successul, MI is updated with the newly created MI and
907/// returns true.
908bool LiveIntervals::tryFoldMemoryOperand(MachineInstr* &MI,
909 VirtRegMap &vrm, MachineInstr *DefMI,
Lang Hames233a60e2009-11-03 23:52:08 +0000910 SlotIndex InstrIdx,
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000911 SmallVector<unsigned, 2> &Ops,
912 bool isSS, int Slot, unsigned Reg) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000913 // If it is an implicit def instruction, just delete it.
Chris Lattner518bb532010-02-09 19:54:29 +0000914 if (MI->isImplicitDef()) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000915 RemoveMachineInstrFromMaps(MI);
916 vrm.RemoveMachineInstrFromMaps(MI);
917 MI->eraseFromParent();
918 ++numFolds;
919 return true;
920 }
921
922 // Filter the list of operand indexes that are to be folded. Abort if
923 // any operand will prevent folding.
924 unsigned MRInfo = 0;
925 SmallVector<unsigned, 2> FoldOps;
926 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
927 return false;
Evan Chenge62f97c2007-12-01 02:07:52 +0000928
Evan Cheng427f4c12008-03-31 23:19:51 +0000929 // The only time it's safe to fold into a two address instruction is when
930 // it's folding reload and spill from / into a spill stack slot.
931 if (DefMI && (MRInfo & VirtRegMap::isMod))
Evan Cheng249ded32008-02-23 03:38:34 +0000932 return false;
933
Jakob Stoklund Olesene05442d2010-07-09 17:29:08 +0000934 MachineInstr *fmi = isSS ? tii_->foldMemoryOperand(MI, FoldOps, Slot)
935 : tii_->foldMemoryOperand(MI, FoldOps, DefMI);
Evan Chengf2fbca62007-11-12 06:35:08 +0000936 if (fmi) {
Evan Chengd3653122008-02-27 03:04:06 +0000937 // Remember this instruction uses the spill slot.
938 if (isSS) vrm.addSpillSlotUse(Slot, fmi);
939
Evan Chengf2fbca62007-11-12 06:35:08 +0000940 // Attempt to fold the memory reference into the instruction. If
941 // we can do this, we don't need to insert spill code.
Evan Cheng84802932008-01-10 08:24:38 +0000942 if (isSS && !mf_->getFrameInfo()->isImmutableObjectIndex(Slot))
Evan Chengaee4af62007-12-02 08:30:39 +0000943 vrm.virtFolded(Reg, MI, fmi, (VirtRegMap::ModRef)MRInfo);
Evan Cheng81a03822007-11-17 00:40:40 +0000944 vrm.transferSpillPts(MI, fmi);
Evan Cheng0cbb1162007-11-29 01:06:25 +0000945 vrm.transferRestorePts(MI, fmi);
Evan Chengc1f53c72008-03-11 21:34:46 +0000946 vrm.transferEmergencySpills(MI, fmi);
Lang Hames233a60e2009-11-03 23:52:08 +0000947 ReplaceMachineInstrInMaps(MI, fmi);
Jakob Stoklund Olesene05442d2010-07-09 17:29:08 +0000948 MI->eraseFromParent();
949 MI = fmi;
Evan Cheng0cbb1162007-11-29 01:06:25 +0000950 ++numFolds;
Evan Chengf2fbca62007-11-12 06:35:08 +0000951 return true;
952 }
953 return false;
954}
955
Evan Cheng018f9b02007-12-05 03:22:34 +0000956/// canFoldMemoryOperand - Returns true if the specified load / store
957/// folding is possible.
958bool LiveIntervals::canFoldMemoryOperand(MachineInstr *MI,
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000959 SmallVector<unsigned, 2> &Ops,
Evan Cheng3c75ba82008-04-01 21:37:32 +0000960 bool ReMat) const {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000961 // Filter the list of operand indexes that are to be folded. Abort if
962 // any operand will prevent folding.
963 unsigned MRInfo = 0;
Evan Cheng018f9b02007-12-05 03:22:34 +0000964 SmallVector<unsigned, 2> FoldOps;
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000965 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
966 return false;
Evan Cheng018f9b02007-12-05 03:22:34 +0000967
Evan Cheng3c75ba82008-04-01 21:37:32 +0000968 // It's only legal to remat for a use, not a def.
969 if (ReMat && (MRInfo & VirtRegMap::isMod))
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000970 return false;
Evan Cheng018f9b02007-12-05 03:22:34 +0000971
Evan Chengd70dbb52008-02-22 09:24:50 +0000972 return tii_->canFoldMemoryOperand(MI, FoldOps);
973}
974
Evan Cheng81a03822007-11-17 00:40:40 +0000975bool LiveIntervals::intervalIsInOneMBB(const LiveInterval &li) const {
Lang Hames233a60e2009-11-03 23:52:08 +0000976 LiveInterval::Ranges::const_iterator itr = li.ranges.begin();
977
978 MachineBasicBlock *mbb = indexes_->getMBBCoveringRange(itr->start, itr->end);
979
980 if (mbb == 0)
981 return false;
982
983 for (++itr; itr != li.ranges.end(); ++itr) {
984 MachineBasicBlock *mbb2 =
985 indexes_->getMBBCoveringRange(itr->start, itr->end);
986
987 if (mbb2 != mbb)
Evan Cheng81a03822007-11-17 00:40:40 +0000988 return false;
989 }
Lang Hames233a60e2009-11-03 23:52:08 +0000990
Evan Cheng81a03822007-11-17 00:40:40 +0000991 return true;
992}
993
Evan Chengd70dbb52008-02-22 09:24:50 +0000994/// rewriteImplicitOps - Rewrite implicit use operands of MI (i.e. uses of
995/// interval on to-be re-materialized operands of MI) with new register.
996void LiveIntervals::rewriteImplicitOps(const LiveInterval &li,
997 MachineInstr *MI, unsigned NewVReg,
998 VirtRegMap &vrm) {
999 // There is an implicit use. That means one of the other operand is
1000 // being remat'ed and the remat'ed instruction has li.reg as an
1001 // use operand. Make sure we rewrite that as well.
1002 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1003 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001004 if (!MO.isReg())
Evan Chengd70dbb52008-02-22 09:24:50 +00001005 continue;
1006 unsigned Reg = MO.getReg();
1007 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
1008 continue;
1009 if (!vrm.isReMaterialized(Reg))
1010 continue;
1011 MachineInstr *ReMatMI = vrm.getReMaterializedMI(Reg);
Evan Cheng6130f662008-03-05 00:59:57 +00001012 MachineOperand *UseMO = ReMatMI->findRegisterUseOperand(li.reg);
1013 if (UseMO)
1014 UseMO->setReg(NewVReg);
Evan Chengd70dbb52008-02-22 09:24:50 +00001015 }
1016}
1017
Evan Chengf2fbca62007-11-12 06:35:08 +00001018/// rewriteInstructionForSpills, rewriteInstructionsForSpills - Helper functions
1019/// for addIntervalsForSpills to rewrite uses / defs for the given live range.
Evan Cheng018f9b02007-12-05 03:22:34 +00001020bool LiveIntervals::
Evan Chengd70dbb52008-02-22 09:24:50 +00001021rewriteInstructionForSpills(const LiveInterval &li, const VNInfo *VNI,
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +00001022 bool TrySplit, SlotIndex index, SlotIndex end,
Lang Hames86511252009-09-04 20:41:11 +00001023 MachineInstr *MI,
Evan Cheng81a03822007-11-17 00:40:40 +00001024 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +00001025 unsigned Slot, int LdSlot,
1026 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengd70dbb52008-02-22 09:24:50 +00001027 VirtRegMap &vrm,
Evan Chengf2fbca62007-11-12 06:35:08 +00001028 const TargetRegisterClass* rc,
1029 SmallVector<int, 4> &ReMatIds,
Evan Cheng22f07ff2007-12-11 02:09:15 +00001030 const MachineLoopInfo *loopInfo,
Evan Cheng313d4b82008-02-23 00:33:04 +00001031 unsigned &NewVReg, unsigned ImpUse, bool &HasDef, bool &HasUse,
Owen Anderson28998312008-08-13 22:28:50 +00001032 DenseMap<unsigned,unsigned> &MBBVRegsMap,
Evan Chengc781a242009-05-03 18:32:42 +00001033 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001034 bool CanFold = false;
Evan Chengf2fbca62007-11-12 06:35:08 +00001035 RestartInstruction:
1036 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
1037 MachineOperand& mop = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001038 if (!mop.isReg())
Evan Chengf2fbca62007-11-12 06:35:08 +00001039 continue;
1040 unsigned Reg = mop.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001041 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
Evan Chengf2fbca62007-11-12 06:35:08 +00001042 continue;
Evan Chengf2fbca62007-11-12 06:35:08 +00001043 if (Reg != li.reg)
1044 continue;
1045
1046 bool TryFold = !DefIsReMat;
Evan Chengcb3c3302007-11-29 23:02:50 +00001047 bool FoldSS = true; // Default behavior unless it's a remat.
Evan Chengf2fbca62007-11-12 06:35:08 +00001048 int FoldSlot = Slot;
1049 if (DefIsReMat) {
1050 // If this is the rematerializable definition MI itself and
1051 // all of its uses are rematerialized, simply delete it.
Evan Cheng81a03822007-11-17 00:40:40 +00001052 if (MI == ReMatOrigDefMI && CanDelete) {
Dale Johannesenbd635202010-02-10 00:55:42 +00001053 DEBUG(dbgs() << "\t\t\t\tErasing re-materializable def: "
Evan Cheng28a1e482010-03-30 05:49:07 +00001054 << *MI << '\n');
Evan Chengf2fbca62007-11-12 06:35:08 +00001055 RemoveMachineInstrFromMaps(MI);
Evan Chengcada2452007-11-28 01:28:46 +00001056 vrm.RemoveMachineInstrFromMaps(MI);
Evan Chengf2fbca62007-11-12 06:35:08 +00001057 MI->eraseFromParent();
1058 break;
1059 }
1060
1061 // If def for this use can't be rematerialized, then try folding.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001062 // If def is rematerializable and it's a load, also try folding.
Evan Chengcb3c3302007-11-29 23:02:50 +00001063 TryFold = !ReMatDefMI || (ReMatDefMI && (MI == ReMatOrigDefMI || isLoad));
Evan Chengf2fbca62007-11-12 06:35:08 +00001064 if (isLoad) {
1065 // Try fold loads (from stack slot, constant pool, etc.) into uses.
1066 FoldSS = isLoadSS;
1067 FoldSlot = LdSlot;
1068 }
1069 }
1070
Evan Chengf2fbca62007-11-12 06:35:08 +00001071 // Scan all of the operands of this instruction rewriting operands
1072 // to use NewVReg instead of li.reg as appropriate. We do this for
1073 // two reasons:
1074 //
1075 // 1. If the instr reads the same spilled vreg multiple times, we
1076 // want to reuse the NewVReg.
1077 // 2. If the instr is a two-addr instruction, we are required to
1078 // keep the src/dst regs pinned.
1079 //
1080 // Keep track of whether we replace a use and/or def so that we can
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +00001081 // create the spill interval with the appropriate range.
Evan Chengaee4af62007-12-02 08:30:39 +00001082 SmallVector<unsigned, 2> Ops;
Jakob Stoklund Olesenead06be2010-06-03 00:07:47 +00001083 tie(HasUse, HasDef) = MI->readsWritesVirtualRegister(Reg, &Ops);
Evan Chengf2fbca62007-11-12 06:35:08 +00001084
David Greene26b86a02008-10-27 17:38:59 +00001085 // Create a new virtual register for the spill interval.
1086 // Create the new register now so we can map the fold instruction
1087 // to the new register so when it is unfolded we get the correct
1088 // answer.
1089 bool CreatedNewVReg = false;
1090 if (NewVReg == 0) {
1091 NewVReg = mri_->createVirtualRegister(rc);
1092 vrm.grow();
1093 CreatedNewVReg = true;
Jakob Stoklund Olesence7a6632009-11-30 22:55:54 +00001094
1095 // The new virtual register should get the same allocation hints as the
1096 // old one.
1097 std::pair<unsigned, unsigned> Hint = mri_->getRegAllocationHint(Reg);
1098 if (Hint.first || Hint.second)
1099 mri_->setRegAllocationHint(NewVReg, Hint.first, Hint.second);
David Greene26b86a02008-10-27 17:38:59 +00001100 }
1101
Evan Cheng9c3c2212008-06-06 07:54:39 +00001102 if (!TryFold)
1103 CanFold = false;
1104 else {
Evan Cheng018f9b02007-12-05 03:22:34 +00001105 // Do not fold load / store here if we are splitting. We'll find an
1106 // optimal point to insert a load / store later.
1107 if (!TrySplit) {
1108 if (tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
David Greene26b86a02008-10-27 17:38:59 +00001109 Ops, FoldSS, FoldSlot, NewVReg)) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001110 // Folding the load/store can completely change the instruction in
1111 // unpredictable ways, rescan it from the beginning.
David Greene26b86a02008-10-27 17:38:59 +00001112
1113 if (FoldSS) {
1114 // We need to give the new vreg the same stack slot as the
1115 // spilled interval.
1116 vrm.assignVirt2StackSlot(NewVReg, FoldSlot);
1117 }
1118
Evan Cheng018f9b02007-12-05 03:22:34 +00001119 HasUse = false;
1120 HasDef = false;
1121 CanFold = false;
Evan Chengc781a242009-05-03 18:32:42 +00001122 if (isNotInMIMap(MI))
Evan Cheng7e073ba2008-04-09 20:57:25 +00001123 break;
Evan Cheng018f9b02007-12-05 03:22:34 +00001124 goto RestartInstruction;
1125 }
1126 } else {
Evan Cheng9c3c2212008-06-06 07:54:39 +00001127 // We'll try to fold it later if it's profitable.
Evan Cheng3c75ba82008-04-01 21:37:32 +00001128 CanFold = canFoldMemoryOperand(MI, Ops, DefIsReMat);
Evan Cheng018f9b02007-12-05 03:22:34 +00001129 }
Evan Cheng9c3c2212008-06-06 07:54:39 +00001130 }
Evan Chengcddbb832007-11-30 21:23:43 +00001131
Evan Chengcddbb832007-11-30 21:23:43 +00001132 mop.setReg(NewVReg);
Evan Chengd70dbb52008-02-22 09:24:50 +00001133 if (mop.isImplicit())
1134 rewriteImplicitOps(li, MI, NewVReg, vrm);
Evan Chengcddbb832007-11-30 21:23:43 +00001135
1136 // Reuse NewVReg for other reads.
Evan Chengd70dbb52008-02-22 09:24:50 +00001137 for (unsigned j = 0, e = Ops.size(); j != e; ++j) {
1138 MachineOperand &mopj = MI->getOperand(Ops[j]);
1139 mopj.setReg(NewVReg);
1140 if (mopj.isImplicit())
1141 rewriteImplicitOps(li, MI, NewVReg, vrm);
1142 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +00001143
Evan Cheng81a03822007-11-17 00:40:40 +00001144 if (CreatedNewVReg) {
1145 if (DefIsReMat) {
Evan Cheng37844532009-07-16 09:20:10 +00001146 vrm.setVirtIsReMaterialized(NewVReg, ReMatDefMI);
Evan Chengd70dbb52008-02-22 09:24:50 +00001147 if (ReMatIds[VNI->id] == VirtRegMap::MAX_STACK_SLOT) {
Evan Cheng81a03822007-11-17 00:40:40 +00001148 // Each valnum may have its own remat id.
Evan Chengd70dbb52008-02-22 09:24:50 +00001149 ReMatIds[VNI->id] = vrm.assignVirtReMatId(NewVReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001150 } else {
Evan Chengd70dbb52008-02-22 09:24:50 +00001151 vrm.assignVirtReMatId(NewVReg, ReMatIds[VNI->id]);
Evan Cheng81a03822007-11-17 00:40:40 +00001152 }
1153 if (!CanDelete || (HasUse && HasDef)) {
1154 // If this is a two-addr instruction then its use operands are
1155 // rematerializable but its def is not. It should be assigned a
1156 // stack slot.
1157 vrm.assignVirt2StackSlot(NewVReg, Slot);
1158 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001159 } else {
Evan Chengf2fbca62007-11-12 06:35:08 +00001160 vrm.assignVirt2StackSlot(NewVReg, Slot);
1161 }
Evan Chengcb3c3302007-11-29 23:02:50 +00001162 } else if (HasUse && HasDef &&
1163 vrm.getStackSlot(NewVReg) == VirtRegMap::NO_STACK_SLOT) {
1164 // If this interval hasn't been assigned a stack slot (because earlier
1165 // def is a deleted remat def), do it now.
1166 assert(Slot != VirtRegMap::NO_STACK_SLOT);
1167 vrm.assignVirt2StackSlot(NewVReg, Slot);
Evan Chengf2fbca62007-11-12 06:35:08 +00001168 }
1169
Evan Cheng313d4b82008-02-23 00:33:04 +00001170 // Re-matting an instruction with virtual register use. Add the
1171 // register as an implicit use on the use MI.
1172 if (DefIsReMat && ImpUse)
1173 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
1174
Evan Cheng5b69eba2009-04-21 22:46:52 +00001175 // Create a new register interval for this spill / remat.
Evan Chengf2fbca62007-11-12 06:35:08 +00001176 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001177 if (CreatedNewVReg) {
1178 NewLIs.push_back(&nI);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001179 MBBVRegsMap.insert(std::make_pair(MI->getParent()->getNumber(), NewVReg));
Evan Cheng81a03822007-11-17 00:40:40 +00001180 if (TrySplit)
1181 vrm.setIsSplitFromReg(NewVReg, li.reg);
1182 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001183
1184 if (HasUse) {
Evan Cheng81a03822007-11-17 00:40:40 +00001185 if (CreatedNewVReg) {
Lang Hames233a60e2009-11-03 23:52:08 +00001186 LiveRange LR(index.getLoadIndex(), index.getDefIndex(),
Lang Hames6e2968c2010-09-25 12:04:16 +00001187 nI.getNextValue(SlotIndex(), 0, VNInfoAllocator));
David Greene8a342292010-01-04 22:49:02 +00001188 DEBUG(dbgs() << " +" << LR);
Evan Cheng81a03822007-11-17 00:40:40 +00001189 nI.addRange(LR);
1190 } else {
1191 // Extend the split live interval to this def / use.
Lang Hames233a60e2009-11-03 23:52:08 +00001192 SlotIndex End = index.getDefIndex();
Evan Cheng81a03822007-11-17 00:40:40 +00001193 LiveRange LR(nI.ranges[nI.ranges.size()-1].end, End,
1194 nI.getValNumInfo(nI.getNumValNums()-1));
David Greene8a342292010-01-04 22:49:02 +00001195 DEBUG(dbgs() << " +" << LR);
Evan Cheng81a03822007-11-17 00:40:40 +00001196 nI.addRange(LR);
1197 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001198 }
1199 if (HasDef) {
Lang Hames233a60e2009-11-03 23:52:08 +00001200 LiveRange LR(index.getDefIndex(), index.getStoreIndex(),
Lang Hames6e2968c2010-09-25 12:04:16 +00001201 nI.getNextValue(SlotIndex(), 0, VNInfoAllocator));
David Greene8a342292010-01-04 22:49:02 +00001202 DEBUG(dbgs() << " +" << LR);
Evan Chengf2fbca62007-11-12 06:35:08 +00001203 nI.addRange(LR);
1204 }
Evan Cheng81a03822007-11-17 00:40:40 +00001205
Bill Wendling8e6179f2009-08-22 20:18:03 +00001206 DEBUG({
David Greene8a342292010-01-04 22:49:02 +00001207 dbgs() << "\t\t\t\tAdded new interval: ";
1208 nI.print(dbgs(), tri_);
1209 dbgs() << '\n';
Bill Wendling8e6179f2009-08-22 20:18:03 +00001210 });
Evan Chengf2fbca62007-11-12 06:35:08 +00001211 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001212 return CanFold;
Evan Chengf2fbca62007-11-12 06:35:08 +00001213}
Evan Cheng81a03822007-11-17 00:40:40 +00001214bool LiveIntervals::anyKillInMBBAfterIdx(const LiveInterval &li,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001215 const VNInfo *VNI,
Lang Hames86511252009-09-04 20:41:11 +00001216 MachineBasicBlock *MBB,
Lang Hames233a60e2009-11-03 23:52:08 +00001217 SlotIndex Idx) const {
Jakob Stoklund Olesen15a57142010-06-25 22:53:05 +00001218 return li.killedInRange(Idx.getNextSlot(), getMBBEndIdx(MBB));
Evan Cheng81a03822007-11-17 00:40:40 +00001219}
1220
Evan Cheng063284c2008-02-21 00:34:19 +00001221/// RewriteInfo - Keep track of machine instrs that will be rewritten
1222/// during spilling.
Dan Gohman844731a2008-05-13 00:00:25 +00001223namespace {
1224 struct RewriteInfo {
Lang Hames233a60e2009-11-03 23:52:08 +00001225 SlotIndex Index;
Dan Gohman844731a2008-05-13 00:00:25 +00001226 MachineInstr *MI;
Jakob Stoklund Olesenead06be2010-06-03 00:07:47 +00001227 RewriteInfo(SlotIndex i, MachineInstr *mi) : Index(i), MI(mi) {}
Dan Gohman844731a2008-05-13 00:00:25 +00001228 };
Evan Cheng063284c2008-02-21 00:34:19 +00001229
Dan Gohman844731a2008-05-13 00:00:25 +00001230 struct RewriteInfoCompare {
1231 bool operator()(const RewriteInfo &LHS, const RewriteInfo &RHS) const {
1232 return LHS.Index < RHS.Index;
1233 }
1234 };
1235}
Evan Cheng063284c2008-02-21 00:34:19 +00001236
Evan Chengf2fbca62007-11-12 06:35:08 +00001237void LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +00001238rewriteInstructionsForSpills(const LiveInterval &li, bool TrySplit,
Evan Chengf2fbca62007-11-12 06:35:08 +00001239 LiveInterval::Ranges::const_iterator &I,
Evan Cheng81a03822007-11-17 00:40:40 +00001240 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +00001241 unsigned Slot, int LdSlot,
1242 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengd70dbb52008-02-22 09:24:50 +00001243 VirtRegMap &vrm,
Evan Chengf2fbca62007-11-12 06:35:08 +00001244 const TargetRegisterClass* rc,
1245 SmallVector<int, 4> &ReMatIds,
Evan Cheng22f07ff2007-12-11 02:09:15 +00001246 const MachineLoopInfo *loopInfo,
Evan Cheng81a03822007-11-17 00:40:40 +00001247 BitVector &SpillMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001248 DenseMap<unsigned, std::vector<SRInfo> > &SpillIdxes,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001249 BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001250 DenseMap<unsigned, std::vector<SRInfo> > &RestoreIdxes,
1251 DenseMap<unsigned,unsigned> &MBBVRegsMap,
Evan Chengc781a242009-05-03 18:32:42 +00001252 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001253 bool AllCanFold = true;
Evan Cheng81a03822007-11-17 00:40:40 +00001254 unsigned NewVReg = 0;
Lang Hames233a60e2009-11-03 23:52:08 +00001255 SlotIndex start = I->start.getBaseIndex();
1256 SlotIndex end = I->end.getPrevSlot().getBaseIndex().getNextIndex();
Evan Chengf2fbca62007-11-12 06:35:08 +00001257
Evan Cheng063284c2008-02-21 00:34:19 +00001258 // First collect all the def / use in this live range that will be rewritten.
Evan Cheng7e073ba2008-04-09 20:57:25 +00001259 // Make sure they are sorted according to instruction index.
Evan Cheng063284c2008-02-21 00:34:19 +00001260 std::vector<RewriteInfo> RewriteMIs;
Evan Chengd70dbb52008-02-22 09:24:50 +00001261 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
1262 re = mri_->reg_end(); ri != re; ) {
Evan Cheng419852c2008-04-03 16:39:43 +00001263 MachineInstr *MI = &*ri;
Evan Cheng063284c2008-02-21 00:34:19 +00001264 MachineOperand &O = ri.getOperand();
1265 ++ri;
Dale Johannesenbd635202010-02-10 00:55:42 +00001266 if (MI->isDebugValue()) {
Evan Cheng962021b2010-04-26 07:38:55 +00001267 // Modify DBG_VALUE now that the value is in a spill slot.
Evan Cheng6691a892010-04-28 23:52:26 +00001268 if (Slot != VirtRegMap::MAX_STACK_SLOT || isLoadSS) {
Evan Cheng6fa76362010-04-26 18:37:21 +00001269 uint64_t Offset = MI->getOperand(1).getImm();
1270 const MDNode *MDPtr = MI->getOperand(2).getMetadata();
1271 DebugLoc DL = MI->getDebugLoc();
Evan Cheng6691a892010-04-28 23:52:26 +00001272 int FI = isLoadSS ? LdSlot : (int)Slot;
1273 if (MachineInstr *NewDV = tii_->emitFrameIndexDebugValue(*mf_, FI,
Evan Cheng6fa76362010-04-26 18:37:21 +00001274 Offset, MDPtr, DL)) {
1275 DEBUG(dbgs() << "Modifying debug info due to spill:" << "\t" << *MI);
1276 ReplaceMachineInstrInMaps(MI, NewDV);
1277 MachineBasicBlock *MBB = MI->getParent();
1278 MBB->insert(MBB->erase(MI), NewDV);
1279 continue;
1280 }
Evan Cheng962021b2010-04-26 07:38:55 +00001281 }
Evan Cheng6fa76362010-04-26 18:37:21 +00001282
1283 DEBUG(dbgs() << "Removing debug info due to spill:" << "\t" << *MI);
1284 RemoveMachineInstrFromMaps(MI);
1285 vrm.RemoveMachineInstrFromMaps(MI);
1286 MI->eraseFromParent();
Dale Johannesenbd635202010-02-10 00:55:42 +00001287 continue;
1288 }
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +00001289 assert(!(O.isImplicit() && O.isUse()) &&
1290 "Spilling register that's used as implicit use?");
Lang Hames233a60e2009-11-03 23:52:08 +00001291 SlotIndex index = getInstructionIndex(MI);
Evan Cheng063284c2008-02-21 00:34:19 +00001292 if (index < start || index >= end)
1293 continue;
Evan Chengd129d732009-07-17 19:43:40 +00001294
1295 if (O.isUndef())
Evan Cheng79a796c2008-07-12 01:56:02 +00001296 // Must be defined by an implicit def. It should not be spilled. Note,
1297 // this is for correctness reason. e.g.
1298 // 8 %reg1024<def> = IMPLICIT_DEF
1299 // 12 %reg1024<def> = INSERT_SUBREG %reg1024<kill>, %reg1025, 2
1300 // The live range [12, 14) are not part of the r1024 live interval since
1301 // it's defined by an implicit def. It will not conflicts with live
1302 // interval of r1025. Now suppose both registers are spilled, you can
Evan Chengb9890ae2008-07-12 02:22:07 +00001303 // easily see a situation where both registers are reloaded before
Evan Cheng79a796c2008-07-12 01:56:02 +00001304 // the INSERT_SUBREG and both target registers that would overlap.
1305 continue;
Jakob Stoklund Olesenead06be2010-06-03 00:07:47 +00001306 RewriteMIs.push_back(RewriteInfo(index, MI));
Evan Cheng063284c2008-02-21 00:34:19 +00001307 }
1308 std::sort(RewriteMIs.begin(), RewriteMIs.end(), RewriteInfoCompare());
1309
Evan Cheng313d4b82008-02-23 00:33:04 +00001310 unsigned ImpUse = DefIsReMat ? getReMatImplicitUse(li, ReMatDefMI) : 0;
Evan Cheng063284c2008-02-21 00:34:19 +00001311 // Now rewrite the defs and uses.
1312 for (unsigned i = 0, e = RewriteMIs.size(); i != e; ) {
1313 RewriteInfo &rwi = RewriteMIs[i];
1314 ++i;
Lang Hames233a60e2009-11-03 23:52:08 +00001315 SlotIndex index = rwi.Index;
Evan Cheng063284c2008-02-21 00:34:19 +00001316 MachineInstr *MI = rwi.MI;
1317 // If MI def and/or use the same register multiple times, then there
1318 // are multiple entries.
1319 while (i != e && RewriteMIs[i].MI == MI) {
1320 assert(RewriteMIs[i].Index == index);
Evan Cheng063284c2008-02-21 00:34:19 +00001321 ++i;
1322 }
Evan Cheng81a03822007-11-17 00:40:40 +00001323 MachineBasicBlock *MBB = MI->getParent();
Evan Cheng313d4b82008-02-23 00:33:04 +00001324
Evan Cheng0a891ed2008-05-23 23:00:04 +00001325 if (ImpUse && MI != ReMatDefMI) {
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001326 // Re-matting an instruction with virtual register use. Prevent interval
1327 // from being spilled.
1328 getInterval(ImpUse).markNotSpillable();
Evan Cheng313d4b82008-02-23 00:33:04 +00001329 }
1330
Evan Cheng063284c2008-02-21 00:34:19 +00001331 unsigned MBBId = MBB->getNumber();
Evan Cheng018f9b02007-12-05 03:22:34 +00001332 unsigned ThisVReg = 0;
Evan Cheng70306f82007-12-03 09:58:48 +00001333 if (TrySplit) {
Owen Anderson28998312008-08-13 22:28:50 +00001334 DenseMap<unsigned,unsigned>::iterator NVI = MBBVRegsMap.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001335 if (NVI != MBBVRegsMap.end()) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001336 ThisVReg = NVI->second;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001337 // One common case:
1338 // x = use
1339 // ...
1340 // ...
1341 // def = ...
1342 // = use
1343 // It's better to start a new interval to avoid artifically
1344 // extend the new interval.
Jakob Stoklund Olesenead06be2010-06-03 00:07:47 +00001345 if (MI->readsWritesVirtualRegister(li.reg) ==
1346 std::make_pair(false,true)) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001347 MBBVRegsMap.erase(MBB->getNumber());
Evan Cheng018f9b02007-12-05 03:22:34 +00001348 ThisVReg = 0;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001349 }
1350 }
Evan Chengcada2452007-11-28 01:28:46 +00001351 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001352
1353 bool IsNew = ThisVReg == 0;
1354 if (IsNew) {
1355 // This ends the previous live interval. If all of its def / use
1356 // can be folded, give it a low spill weight.
1357 if (NewVReg && TrySplit && AllCanFold) {
1358 LiveInterval &nI = getOrCreateInterval(NewVReg);
1359 nI.weight /= 10.0F;
1360 }
1361 AllCanFold = true;
1362 }
1363 NewVReg = ThisVReg;
1364
Evan Cheng81a03822007-11-17 00:40:40 +00001365 bool HasDef = false;
1366 bool HasUse = false;
Evan Chengd70dbb52008-02-22 09:24:50 +00001367 bool CanFold = rewriteInstructionForSpills(li, I->valno, TrySplit,
Evan Cheng9c3c2212008-06-06 07:54:39 +00001368 index, end, MI, ReMatOrigDefMI, ReMatDefMI,
1369 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
1370 CanDelete, vrm, rc, ReMatIds, loopInfo, NewVReg,
Evan Chengc781a242009-05-03 18:32:42 +00001371 ImpUse, HasDef, HasUse, MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001372 if (!HasDef && !HasUse)
1373 continue;
1374
Evan Cheng018f9b02007-12-05 03:22:34 +00001375 AllCanFold &= CanFold;
1376
Evan Cheng81a03822007-11-17 00:40:40 +00001377 // Update weight of spill interval.
1378 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng70306f82007-12-03 09:58:48 +00001379 if (!TrySplit) {
Evan Cheng81a03822007-11-17 00:40:40 +00001380 // The spill weight is now infinity as it cannot be spilled again.
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001381 nI.markNotSpillable();
Evan Cheng0cbb1162007-11-29 01:06:25 +00001382 continue;
Evan Cheng81a03822007-11-17 00:40:40 +00001383 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001384
1385 // Keep track of the last def and first use in each MBB.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001386 if (HasDef) {
1387 if (MI != ReMatOrigDefMI || !CanDelete) {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001388 bool HasKill = false;
1389 if (!HasUse)
Lang Hames233a60e2009-11-03 23:52:08 +00001390 HasKill = anyKillInMBBAfterIdx(li, I->valno, MBB, index.getDefIndex());
Evan Cheng0cbb1162007-11-29 01:06:25 +00001391 else {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001392 // If this is a two-address code, then this index starts a new VNInfo.
Lang Hames233a60e2009-11-03 23:52:08 +00001393 const VNInfo *VNI = li.findDefinedVNInfoForRegInt(index.getDefIndex());
Evan Cheng0cbb1162007-11-29 01:06:25 +00001394 if (VNI)
Lang Hames233a60e2009-11-03 23:52:08 +00001395 HasKill = anyKillInMBBAfterIdx(li, VNI, MBB, index.getDefIndex());
Evan Cheng0cbb1162007-11-29 01:06:25 +00001396 }
Owen Anderson28998312008-08-13 22:28:50 +00001397 DenseMap<unsigned, std::vector<SRInfo> >::iterator SII =
Evan Chenge3110d02007-12-01 04:42:39 +00001398 SpillIdxes.find(MBBId);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001399 if (!HasKill) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001400 if (SII == SpillIdxes.end()) {
1401 std::vector<SRInfo> S;
1402 S.push_back(SRInfo(index, NewVReg, true));
1403 SpillIdxes.insert(std::make_pair(MBBId, S));
1404 } else if (SII->second.back().vreg != NewVReg) {
1405 SII->second.push_back(SRInfo(index, NewVReg, true));
Lang Hames86511252009-09-04 20:41:11 +00001406 } else if (index > SII->second.back().index) {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001407 // If there is an earlier def and this is a two-address
1408 // instruction, then it's not possible to fold the store (which
1409 // would also fold the load).
Evan Cheng1953d0c2007-11-29 10:12:14 +00001410 SRInfo &Info = SII->second.back();
1411 Info.index = index;
1412 Info.canFold = !HasUse;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001413 }
1414 SpillMBBs.set(MBBId);
Evan Chenge3110d02007-12-01 04:42:39 +00001415 } else if (SII != SpillIdxes.end() &&
1416 SII->second.back().vreg == NewVReg &&
Lang Hames86511252009-09-04 20:41:11 +00001417 index > SII->second.back().index) {
Evan Chenge3110d02007-12-01 04:42:39 +00001418 // There is an earlier def that's not killed (must be two-address).
1419 // The spill is no longer needed.
1420 SII->second.pop_back();
1421 if (SII->second.empty()) {
1422 SpillIdxes.erase(MBBId);
1423 SpillMBBs.reset(MBBId);
1424 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001425 }
1426 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001427 }
1428
1429 if (HasUse) {
Owen Anderson28998312008-08-13 22:28:50 +00001430 DenseMap<unsigned, std::vector<SRInfo> >::iterator SII =
Evan Cheng0cbb1162007-11-29 01:06:25 +00001431 SpillIdxes.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001432 if (SII != SpillIdxes.end() &&
1433 SII->second.back().vreg == NewVReg &&
Lang Hames86511252009-09-04 20:41:11 +00001434 index > SII->second.back().index)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001435 // Use(s) following the last def, it's not safe to fold the spill.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001436 SII->second.back().canFold = false;
Owen Anderson28998312008-08-13 22:28:50 +00001437 DenseMap<unsigned, std::vector<SRInfo> >::iterator RII =
Evan Cheng0cbb1162007-11-29 01:06:25 +00001438 RestoreIdxes.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001439 if (RII != RestoreIdxes.end() && RII->second.back().vreg == NewVReg)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001440 // If we are splitting live intervals, only fold if it's the first
1441 // use and there isn't another use later in the MBB.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001442 RII->second.back().canFold = false;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001443 else if (IsNew) {
1444 // Only need a reload if there isn't an earlier def / use.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001445 if (RII == RestoreIdxes.end()) {
1446 std::vector<SRInfo> Infos;
1447 Infos.push_back(SRInfo(index, NewVReg, true));
1448 RestoreIdxes.insert(std::make_pair(MBBId, Infos));
1449 } else {
1450 RII->second.push_back(SRInfo(index, NewVReg, true));
1451 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001452 RestoreMBBs.set(MBBId);
1453 }
1454 }
1455
1456 // Update spill weight.
Evan Cheng22f07ff2007-12-11 02:09:15 +00001457 unsigned loopDepth = loopInfo->getLoopDepth(MBB);
Evan Chengc3417602008-06-21 06:45:54 +00001458 nI.weight += getSpillWeight(HasDef, HasUse, loopDepth);
Evan Chengf2fbca62007-11-12 06:35:08 +00001459 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001460
1461 if (NewVReg && TrySplit && AllCanFold) {
1462 // If all of its def / use can be folded, give it a low spill weight.
1463 LiveInterval &nI = getOrCreateInterval(NewVReg);
1464 nI.weight /= 10.0F;
1465 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001466}
1467
Lang Hames233a60e2009-11-03 23:52:08 +00001468bool LiveIntervals::alsoFoldARestore(int Id, SlotIndex index,
Lang Hames86511252009-09-04 20:41:11 +00001469 unsigned vr, BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001470 DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001471 if (!RestoreMBBs[Id])
1472 return false;
1473 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
1474 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
1475 if (Restores[i].index == index &&
1476 Restores[i].vreg == vr &&
1477 Restores[i].canFold)
1478 return true;
1479 return false;
1480}
1481
Lang Hames233a60e2009-11-03 23:52:08 +00001482void LiveIntervals::eraseRestoreInfo(int Id, SlotIndex index,
Lang Hames86511252009-09-04 20:41:11 +00001483 unsigned vr, BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001484 DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001485 if (!RestoreMBBs[Id])
1486 return;
1487 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
1488 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
1489 if (Restores[i].index == index && Restores[i].vreg)
Lang Hames233a60e2009-11-03 23:52:08 +00001490 Restores[i].index = SlotIndex();
Evan Cheng1953d0c2007-11-29 10:12:14 +00001491}
Evan Cheng81a03822007-11-17 00:40:40 +00001492
Evan Cheng4cce6b42008-04-11 17:53:36 +00001493/// handleSpilledImpDefs - Remove IMPLICIT_DEF instructions which are being
1494/// spilled and create empty intervals for their uses.
1495void
1496LiveIntervals::handleSpilledImpDefs(const LiveInterval &li, VirtRegMap &vrm,
1497 const TargetRegisterClass* rc,
1498 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng419852c2008-04-03 16:39:43 +00001499 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
1500 re = mri_->reg_end(); ri != re; ) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001501 MachineOperand &O = ri.getOperand();
Evan Cheng419852c2008-04-03 16:39:43 +00001502 MachineInstr *MI = &*ri;
1503 ++ri;
Evan Cheng28a1e482010-03-30 05:49:07 +00001504 if (MI->isDebugValue()) {
1505 // Remove debug info for now.
1506 O.setReg(0U);
1507 DEBUG(dbgs() << "Removing debug info due to spill:" << "\t" << *MI);
1508 continue;
1509 }
Evan Cheng4cce6b42008-04-11 17:53:36 +00001510 if (O.isDef()) {
Chris Lattner518bb532010-02-09 19:54:29 +00001511 assert(MI->isImplicitDef() &&
Evan Cheng4cce6b42008-04-11 17:53:36 +00001512 "Register def was not rewritten?");
1513 RemoveMachineInstrFromMaps(MI);
1514 vrm.RemoveMachineInstrFromMaps(MI);
1515 MI->eraseFromParent();
1516 } else {
1517 // This must be an use of an implicit_def so it's not part of the live
1518 // interval. Create a new empty live interval for it.
1519 // FIXME: Can we simply erase some of the instructions? e.g. Stores?
1520 unsigned NewVReg = mri_->createVirtualRegister(rc);
1521 vrm.grow();
1522 vrm.setIsImplicitlyDefined(NewVReg);
1523 NewLIs.push_back(&getOrCreateInterval(NewVReg));
1524 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1525 MachineOperand &MO = MI->getOperand(i);
Evan Cheng4784f1f2009-06-30 08:49:04 +00001526 if (MO.isReg() && MO.getReg() == li.reg) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001527 MO.setReg(NewVReg);
Evan Cheng4784f1f2009-06-30 08:49:04 +00001528 MO.setIsUndef();
Evan Cheng4784f1f2009-06-30 08:49:04 +00001529 }
Evan Cheng4cce6b42008-04-11 17:53:36 +00001530 }
1531 }
Evan Cheng419852c2008-04-03 16:39:43 +00001532 }
1533}
1534
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001535float
1536LiveIntervals::getSpillWeight(bool isDef, bool isUse, unsigned loopDepth) {
1537 // Limit the loop depth ridiculousness.
1538 if (loopDepth > 200)
1539 loopDepth = 200;
1540
1541 // The loop depth is used to roughly estimate the number of times the
1542 // instruction is executed. Something like 10^d is simple, but will quickly
1543 // overflow a float. This expression behaves like 10^d for small d, but is
1544 // more tempered for large d. At d=200 we get 6.7e33 which leaves a bit of
1545 // headroom before overflow.
Chris Lattner87565c12010-05-15 17:10:24 +00001546 float lc = std::pow(1 + (100.0f / (loopDepth+10)), (float)loopDepth);
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001547
1548 return (isDef + isUse) * lc;
1549}
1550
Jakob Stoklund Olesen352d3522010-02-18 21:33:05 +00001551void
1552LiveIntervals::normalizeSpillWeights(std::vector<LiveInterval*> &NewLIs) {
1553 for (unsigned i = 0, e = NewLIs.size(); i != e; ++i)
1554 normalizeSpillWeight(*NewLIs[i]);
1555}
1556
Evan Chengf2fbca62007-11-12 06:35:08 +00001557std::vector<LiveInterval*> LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +00001558addIntervalsForSpills(const LiveInterval &li,
Evan Chengdc377862008-09-30 15:44:16 +00001559 SmallVectorImpl<LiveInterval*> &SpillIs,
Evan Chengc781a242009-05-03 18:32:42 +00001560 const MachineLoopInfo *loopInfo, VirtRegMap &vrm) {
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001561 assert(li.isSpillable() && "attempt to spill already spilled interval!");
Evan Chengf2fbca62007-11-12 06:35:08 +00001562
Bill Wendling8e6179f2009-08-22 20:18:03 +00001563 DEBUG({
David Greene8a342292010-01-04 22:49:02 +00001564 dbgs() << "\t\t\t\tadding intervals for spills for interval: ";
1565 li.print(dbgs(), tri_);
1566 dbgs() << '\n';
Bill Wendling8e6179f2009-08-22 20:18:03 +00001567 });
Evan Chengf2fbca62007-11-12 06:35:08 +00001568
Evan Cheng72eeb942008-12-05 17:00:16 +00001569 // Each bit specify whether a spill is required in the MBB.
Evan Cheng81a03822007-11-17 00:40:40 +00001570 BitVector SpillMBBs(mf_->getNumBlockIDs());
Owen Anderson28998312008-08-13 22:28:50 +00001571 DenseMap<unsigned, std::vector<SRInfo> > SpillIdxes;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001572 BitVector RestoreMBBs(mf_->getNumBlockIDs());
Owen Anderson28998312008-08-13 22:28:50 +00001573 DenseMap<unsigned, std::vector<SRInfo> > RestoreIdxes;
1574 DenseMap<unsigned,unsigned> MBBVRegsMap;
Evan Chengf2fbca62007-11-12 06:35:08 +00001575 std::vector<LiveInterval*> NewLIs;
Evan Chengd70dbb52008-02-22 09:24:50 +00001576 const TargetRegisterClass* rc = mri_->getRegClass(li.reg);
Evan Chengf2fbca62007-11-12 06:35:08 +00001577
1578 unsigned NumValNums = li.getNumValNums();
1579 SmallVector<MachineInstr*, 4> ReMatDefs;
1580 ReMatDefs.resize(NumValNums, NULL);
1581 SmallVector<MachineInstr*, 4> ReMatOrigDefs;
1582 ReMatOrigDefs.resize(NumValNums, NULL);
1583 SmallVector<int, 4> ReMatIds;
1584 ReMatIds.resize(NumValNums, VirtRegMap::MAX_STACK_SLOT);
1585 BitVector ReMatDelete(NumValNums);
1586 unsigned Slot = VirtRegMap::MAX_STACK_SLOT;
1587
Evan Cheng81a03822007-11-17 00:40:40 +00001588 // Spilling a split live interval. It cannot be split any further. Also,
1589 // it's also guaranteed to be a single val# / range interval.
1590 if (vrm.getPreSplitReg(li.reg)) {
1591 vrm.setIsSplitFromReg(li.reg, 0);
Evan Chengd120ffd2007-12-05 10:24:35 +00001592 // Unset the split kill marker on the last use.
Lang Hames233a60e2009-11-03 23:52:08 +00001593 SlotIndex KillIdx = vrm.getKillPoint(li.reg);
1594 if (KillIdx != SlotIndex()) {
Evan Chengd120ffd2007-12-05 10:24:35 +00001595 MachineInstr *KillMI = getInstructionFromIndex(KillIdx);
1596 assert(KillMI && "Last use disappeared?");
1597 int KillOp = KillMI->findRegisterUseOperandIdx(li.reg, true);
1598 assert(KillOp != -1 && "Last use disappeared?");
Chris Lattnerf7382302007-12-30 21:56:09 +00001599 KillMI->getOperand(KillOp).setIsKill(false);
Evan Chengd120ffd2007-12-05 10:24:35 +00001600 }
Evan Chengadf85902007-12-05 09:51:10 +00001601 vrm.removeKillPoint(li.reg);
Evan Cheng81a03822007-11-17 00:40:40 +00001602 bool DefIsReMat = vrm.isReMaterialized(li.reg);
1603 Slot = vrm.getStackSlot(li.reg);
1604 assert(Slot != VirtRegMap::MAX_STACK_SLOT);
1605 MachineInstr *ReMatDefMI = DefIsReMat ?
1606 vrm.getReMaterializedMI(li.reg) : NULL;
1607 int LdSlot = 0;
1608 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
1609 bool isLoad = isLoadSS ||
Dan Gohman15511cf2008-12-03 18:15:48 +00001610 (DefIsReMat && (ReMatDefMI->getDesc().canFoldAsLoad()));
Evan Cheng81a03822007-11-17 00:40:40 +00001611 bool IsFirstRange = true;
1612 for (LiveInterval::Ranges::const_iterator
1613 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
1614 // If this is a split live interval with multiple ranges, it means there
1615 // are two-address instructions that re-defined the value. Only the
1616 // first def can be rematerialized!
1617 if (IsFirstRange) {
Evan Chengcb3c3302007-11-29 23:02:50 +00001618 // Note ReMatOrigDefMI has already been deleted.
Evan Cheng81a03822007-11-17 00:40:40 +00001619 rewriteInstructionsForSpills(li, false, I, NULL, ReMatDefMI,
1620 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00001621 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001622 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00001623 MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001624 } else {
1625 rewriteInstructionsForSpills(li, false, I, NULL, 0,
1626 Slot, 0, false, false, false,
Evan Chengd70dbb52008-02-22 09:24:50 +00001627 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001628 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00001629 MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001630 }
1631 IsFirstRange = false;
1632 }
Evan Cheng419852c2008-04-03 16:39:43 +00001633
Evan Cheng4cce6b42008-04-11 17:53:36 +00001634 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Jakob Stoklund Olesen352d3522010-02-18 21:33:05 +00001635 normalizeSpillWeights(NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001636 return NewLIs;
1637 }
1638
Evan Cheng752195e2009-09-14 21:33:42 +00001639 bool TrySplit = !intervalIsInOneMBB(li);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001640 if (TrySplit)
1641 ++numSplits;
Evan Chengf2fbca62007-11-12 06:35:08 +00001642 bool NeedStackSlot = false;
1643 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
1644 i != e; ++i) {
1645 const VNInfo *VNI = *i;
1646 unsigned VN = VNI->id;
Lang Hames857c4e02009-06-17 21:01:20 +00001647 if (VNI->isUnused())
Evan Chengf2fbca62007-11-12 06:35:08 +00001648 continue; // Dead val#.
1649 // Is the def for the val# rematerializable?
Lang Hames6e2968c2010-09-25 12:04:16 +00001650 MachineInstr *ReMatDefMI = getInstructionFromIndex(VNI->def);
Evan Cheng5ef3a042007-12-06 00:01:56 +00001651 bool dummy;
Evan Chengdc377862008-09-30 15:44:16 +00001652 if (ReMatDefMI && isReMaterializable(li, VNI, ReMatDefMI, SpillIs, dummy)) {
Evan Chengf2fbca62007-11-12 06:35:08 +00001653 // Remember how to remat the def of this val#.
Evan Cheng81a03822007-11-17 00:40:40 +00001654 ReMatOrigDefs[VN] = ReMatDefMI;
Dan Gohman2c3f7ae2008-07-17 23:49:46 +00001655 // Original def may be modified so we have to make a copy here.
Evan Cheng1ed99222008-07-19 00:37:25 +00001656 MachineInstr *Clone = mf_->CloneMachineInstr(ReMatDefMI);
Evan Cheng752195e2009-09-14 21:33:42 +00001657 CloneMIs.push_back(Clone);
Evan Cheng1ed99222008-07-19 00:37:25 +00001658 ReMatDefs[VN] = Clone;
Evan Chengf2fbca62007-11-12 06:35:08 +00001659
1660 bool CanDelete = true;
Lang Hames857c4e02009-06-17 21:01:20 +00001661 if (VNI->hasPHIKill()) {
Evan Chengc3fc7d92007-11-29 09:49:23 +00001662 // A kill is a phi node, not all of its uses can be rematerialized.
Evan Chengf2fbca62007-11-12 06:35:08 +00001663 // It must not be deleted.
Evan Chengc3fc7d92007-11-29 09:49:23 +00001664 CanDelete = false;
1665 // Need a stack slot if there is any live range where uses cannot be
1666 // rematerialized.
1667 NeedStackSlot = true;
Evan Chengf2fbca62007-11-12 06:35:08 +00001668 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001669 if (CanDelete)
1670 ReMatDelete.set(VN);
1671 } else {
1672 // Need a stack slot if there is any live range where uses cannot be
1673 // rematerialized.
1674 NeedStackSlot = true;
1675 }
1676 }
1677
1678 // One stack slot per live interval.
Owen Andersonb98bbb72009-03-26 18:53:38 +00001679 if (NeedStackSlot && vrm.getPreSplitReg(li.reg) == 0) {
1680 if (vrm.getStackSlot(li.reg) == VirtRegMap::NO_STACK_SLOT)
1681 Slot = vrm.assignVirt2StackSlot(li.reg);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +00001682
Owen Andersonb98bbb72009-03-26 18:53:38 +00001683 // This case only occurs when the prealloc splitter has already assigned
1684 // a stack slot to this vreg.
1685 else
1686 Slot = vrm.getStackSlot(li.reg);
1687 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001688
1689 // Create new intervals and rewrite defs and uses.
1690 for (LiveInterval::Ranges::const_iterator
1691 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Evan Cheng81a03822007-11-17 00:40:40 +00001692 MachineInstr *ReMatDefMI = ReMatDefs[I->valno->id];
1693 MachineInstr *ReMatOrigDefMI = ReMatOrigDefs[I->valno->id];
1694 bool DefIsReMat = ReMatDefMI != NULL;
Evan Chengf2fbca62007-11-12 06:35:08 +00001695 bool CanDelete = ReMatDelete[I->valno->id];
1696 int LdSlot = 0;
Evan Cheng81a03822007-11-17 00:40:40 +00001697 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
Evan Chengf2fbca62007-11-12 06:35:08 +00001698 bool isLoad = isLoadSS ||
Dan Gohman15511cf2008-12-03 18:15:48 +00001699 (DefIsReMat && ReMatDefMI->getDesc().canFoldAsLoad());
Evan Cheng81a03822007-11-17 00:40:40 +00001700 rewriteInstructionsForSpills(li, TrySplit, I, ReMatOrigDefMI, ReMatDefMI,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001701 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00001702 CanDelete, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001703 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00001704 MBBVRegsMap, NewLIs);
Evan Chengf2fbca62007-11-12 06:35:08 +00001705 }
1706
Evan Cheng0cbb1162007-11-29 01:06:25 +00001707 // Insert spills / restores if we are splitting.
Evan Cheng419852c2008-04-03 16:39:43 +00001708 if (!TrySplit) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001709 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Jakob Stoklund Olesen352d3522010-02-18 21:33:05 +00001710 normalizeSpillWeights(NewLIs);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001711 return NewLIs;
Evan Cheng419852c2008-04-03 16:39:43 +00001712 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001713
Evan Chengb50bb8c2007-12-05 08:16:32 +00001714 SmallPtrSet<LiveInterval*, 4> AddedKill;
Evan Chengaee4af62007-12-02 08:30:39 +00001715 SmallVector<unsigned, 2> Ops;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001716 if (NeedStackSlot) {
1717 int Id = SpillMBBs.find_first();
1718 while (Id != -1) {
1719 std::vector<SRInfo> &spills = SpillIdxes[Id];
1720 for (unsigned i = 0, e = spills.size(); i != e; ++i) {
Lang Hames233a60e2009-11-03 23:52:08 +00001721 SlotIndex index = spills[i].index;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001722 unsigned VReg = spills[i].vreg;
Evan Cheng597d10d2007-12-04 00:32:23 +00001723 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001724 bool isReMat = vrm.isReMaterialized(VReg);
1725 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengaee4af62007-12-02 08:30:39 +00001726 bool CanFold = false;
1727 bool FoundUse = false;
1728 Ops.clear();
Evan Chengcddbb832007-11-30 21:23:43 +00001729 if (spills[i].canFold) {
Evan Chengaee4af62007-12-02 08:30:39 +00001730 CanFold = true;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001731 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
1732 MachineOperand &MO = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00001733 if (!MO.isReg() || MO.getReg() != VReg)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001734 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001735
1736 Ops.push_back(j);
1737 if (MO.isDef())
Evan Chengcddbb832007-11-30 21:23:43 +00001738 continue;
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +00001739 if (isReMat ||
Evan Chengaee4af62007-12-02 08:30:39 +00001740 (!FoundUse && !alsoFoldARestore(Id, index, VReg,
1741 RestoreMBBs, RestoreIdxes))) {
1742 // MI has two-address uses of the same register. If the use
1743 // isn't the first and only use in the BB, then we can't fold
1744 // it. FIXME: Move this to rewriteInstructionsForSpills.
1745 CanFold = false;
Evan Chengcddbb832007-11-30 21:23:43 +00001746 break;
1747 }
Evan Chengaee4af62007-12-02 08:30:39 +00001748 FoundUse = true;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001749 }
1750 }
1751 // Fold the store into the def if possible.
Evan Chengcddbb832007-11-30 21:23:43 +00001752 bool Folded = false;
Evan Chengaee4af62007-12-02 08:30:39 +00001753 if (CanFold && !Ops.empty()) {
1754 if (tryFoldMemoryOperand(MI, vrm, NULL, index, Ops, true, Slot,VReg)){
Evan Chengcddbb832007-11-30 21:23:43 +00001755 Folded = true;
Sebastian Redl48fe6352009-03-19 23:26:52 +00001756 if (FoundUse) {
Evan Chengaee4af62007-12-02 08:30:39 +00001757 // Also folded uses, do not issue a load.
1758 eraseRestoreInfo(Id, index, VReg, RestoreMBBs, RestoreIdxes);
Lang Hames233a60e2009-11-03 23:52:08 +00001759 nI.removeRange(index.getLoadIndex(), index.getDefIndex());
Evan Chengf38d14f2007-12-05 09:05:34 +00001760 }
Lang Hames233a60e2009-11-03 23:52:08 +00001761 nI.removeRange(index.getDefIndex(), index.getStoreIndex());
Evan Chengcddbb832007-11-30 21:23:43 +00001762 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001763 }
1764
Evan Cheng7e073ba2008-04-09 20:57:25 +00001765 // Otherwise tell the spiller to issue a spill.
Evan Chengb50bb8c2007-12-05 08:16:32 +00001766 if (!Folded) {
1767 LiveRange *LR = &nI.ranges[nI.ranges.size()-1];
Lang Hames233a60e2009-11-03 23:52:08 +00001768 bool isKill = LR->end == index.getStoreIndex();
Evan Chengb0a6f622008-05-20 08:10:37 +00001769 if (!MI->registerDefIsDead(nI.reg))
1770 // No need to spill a dead def.
1771 vrm.addSpillPoint(VReg, isKill, MI);
Evan Chengb50bb8c2007-12-05 08:16:32 +00001772 if (isKill)
1773 AddedKill.insert(&nI);
1774 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001775 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001776 Id = SpillMBBs.find_next(Id);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001777 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001778 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001779
Evan Cheng1953d0c2007-11-29 10:12:14 +00001780 int Id = RestoreMBBs.find_first();
1781 while (Id != -1) {
1782 std::vector<SRInfo> &restores = RestoreIdxes[Id];
1783 for (unsigned i = 0, e = restores.size(); i != e; ++i) {
Lang Hames233a60e2009-11-03 23:52:08 +00001784 SlotIndex index = restores[i].index;
1785 if (index == SlotIndex())
Evan Cheng1953d0c2007-11-29 10:12:14 +00001786 continue;
1787 unsigned VReg = restores[i].vreg;
Evan Cheng597d10d2007-12-04 00:32:23 +00001788 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng9c3c2212008-06-06 07:54:39 +00001789 bool isReMat = vrm.isReMaterialized(VReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001790 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengaee4af62007-12-02 08:30:39 +00001791 bool CanFold = false;
1792 Ops.clear();
Evan Chengcddbb832007-11-30 21:23:43 +00001793 if (restores[i].canFold) {
Evan Chengaee4af62007-12-02 08:30:39 +00001794 CanFold = true;
Evan Cheng81a03822007-11-17 00:40:40 +00001795 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
1796 MachineOperand &MO = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00001797 if (!MO.isReg() || MO.getReg() != VReg)
Evan Cheng81a03822007-11-17 00:40:40 +00001798 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001799
Evan Cheng0cbb1162007-11-29 01:06:25 +00001800 if (MO.isDef()) {
Evan Chengaee4af62007-12-02 08:30:39 +00001801 // If this restore were to be folded, it would have been folded
1802 // already.
1803 CanFold = false;
Evan Cheng81a03822007-11-17 00:40:40 +00001804 break;
1805 }
Evan Chengaee4af62007-12-02 08:30:39 +00001806 Ops.push_back(j);
Evan Cheng81a03822007-11-17 00:40:40 +00001807 }
1808 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001809
1810 // Fold the load into the use if possible.
Evan Chengcddbb832007-11-30 21:23:43 +00001811 bool Folded = false;
Evan Chengaee4af62007-12-02 08:30:39 +00001812 if (CanFold && !Ops.empty()) {
Evan Cheng9c3c2212008-06-06 07:54:39 +00001813 if (!isReMat)
Evan Chengaee4af62007-12-02 08:30:39 +00001814 Folded = tryFoldMemoryOperand(MI, vrm, NULL,index,Ops,true,Slot,VReg);
1815 else {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001816 MachineInstr *ReMatDefMI = vrm.getReMaterializedMI(VReg);
1817 int LdSlot = 0;
1818 bool isLoadSS = tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
1819 // If the rematerializable def is a load, also try to fold it.
Dan Gohman15511cf2008-12-03 18:15:48 +00001820 if (isLoadSS || ReMatDefMI->getDesc().canFoldAsLoad())
Evan Chengaee4af62007-12-02 08:30:39 +00001821 Folded = tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
1822 Ops, isLoadSS, LdSlot, VReg);
Evan Cheng650d7f32008-12-05 17:41:31 +00001823 if (!Folded) {
1824 unsigned ImpUse = getReMatImplicitUse(li, ReMatDefMI);
1825 if (ImpUse) {
1826 // Re-matting an instruction with virtual register use. Add the
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001827 // register as an implicit use on the use MI and mark the register
1828 // interval as unspillable.
Evan Cheng650d7f32008-12-05 17:41:31 +00001829 LiveInterval &ImpLi = getInterval(ImpUse);
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +00001830 ImpLi.markNotSpillable();
Evan Cheng650d7f32008-12-05 17:41:31 +00001831 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
1832 }
Evan Chengd70dbb52008-02-22 09:24:50 +00001833 }
Evan Chengaee4af62007-12-02 08:30:39 +00001834 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001835 }
1836 // If folding is not possible / failed, then tell the spiller to issue a
1837 // load / rematerialization for us.
Evan Cheng597d10d2007-12-04 00:32:23 +00001838 if (Folded)
Lang Hames233a60e2009-11-03 23:52:08 +00001839 nI.removeRange(index.getLoadIndex(), index.getDefIndex());
Evan Chengb50bb8c2007-12-05 08:16:32 +00001840 else
Evan Cheng0cbb1162007-11-29 01:06:25 +00001841 vrm.addRestorePoint(VReg, MI);
Evan Cheng81a03822007-11-17 00:40:40 +00001842 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001843 Id = RestoreMBBs.find_next(Id);
Evan Cheng81a03822007-11-17 00:40:40 +00001844 }
1845
Evan Chengb50bb8c2007-12-05 08:16:32 +00001846 // Finalize intervals: add kills, finalize spill weights, and filter out
1847 // dead intervals.
Evan Cheng597d10d2007-12-04 00:32:23 +00001848 std::vector<LiveInterval*> RetNewLIs;
1849 for (unsigned i = 0, e = NewLIs.size(); i != e; ++i) {
1850 LiveInterval *LI = NewLIs[i];
1851 if (!LI->empty()) {
Evan Chengb50bb8c2007-12-05 08:16:32 +00001852 if (!AddedKill.count(LI)) {
1853 LiveRange *LR = &LI->ranges[LI->ranges.size()-1];
Lang Hames233a60e2009-11-03 23:52:08 +00001854 SlotIndex LastUseIdx = LR->end.getBaseIndex();
Evan Chengd120ffd2007-12-05 10:24:35 +00001855 MachineInstr *LastUse = getInstructionFromIndex(LastUseIdx);
Evan Cheng6130f662008-03-05 00:59:57 +00001856 int UseIdx = LastUse->findRegisterUseOperandIdx(LI->reg, false);
Evan Chengb50bb8c2007-12-05 08:16:32 +00001857 assert(UseIdx != -1);
Evan Chenga24752f2009-03-19 20:30:06 +00001858 if (!LastUse->isRegTiedToDefOperand(UseIdx)) {
Evan Chengb50bb8c2007-12-05 08:16:32 +00001859 LastUse->getOperand(UseIdx).setIsKill();
Evan Chengd120ffd2007-12-05 10:24:35 +00001860 vrm.addKillPoint(LI->reg, LastUseIdx);
Evan Chengadf85902007-12-05 09:51:10 +00001861 }
Evan Chengb50bb8c2007-12-05 08:16:32 +00001862 }
Evan Cheng597d10d2007-12-04 00:32:23 +00001863 RetNewLIs.push_back(LI);
1864 }
1865 }
Evan Cheng81a03822007-11-17 00:40:40 +00001866
Evan Cheng4cce6b42008-04-11 17:53:36 +00001867 handleSpilledImpDefs(li, vrm, rc, RetNewLIs);
Jakob Stoklund Olesen352d3522010-02-18 21:33:05 +00001868 normalizeSpillWeights(RetNewLIs);
Evan Cheng597d10d2007-12-04 00:32:23 +00001869 return RetNewLIs;
Evan Chengf2fbca62007-11-12 06:35:08 +00001870}
Evan Cheng676dd7c2008-03-11 07:19:34 +00001871
1872/// hasAllocatableSuperReg - Return true if the specified physical register has
1873/// any super register that's allocatable.
1874bool LiveIntervals::hasAllocatableSuperReg(unsigned Reg) const {
1875 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS)
1876 if (allocatableRegs_[*AS] && hasInterval(*AS))
1877 return true;
1878 return false;
1879}
1880
1881/// getRepresentativeReg - Find the largest super register of the specified
1882/// physical register.
1883unsigned LiveIntervals::getRepresentativeReg(unsigned Reg) const {
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +00001884 // Find the largest super-register that is allocatable.
Evan Cheng676dd7c2008-03-11 07:19:34 +00001885 unsigned BestReg = Reg;
1886 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS) {
1887 unsigned SuperReg = *AS;
1888 if (!hasAllocatableSuperReg(SuperReg) && hasInterval(SuperReg)) {
1889 BestReg = SuperReg;
1890 break;
1891 }
1892 }
1893 return BestReg;
1894}
1895
1896/// getNumConflictsWithPhysReg - Return the number of uses and defs of the
1897/// specified interval that conflicts with the specified physical register.
1898unsigned LiveIntervals::getNumConflictsWithPhysReg(const LiveInterval &li,
1899 unsigned PhysReg) const {
1900 unsigned NumConflicts = 0;
1901 const LiveInterval &pli = getInterval(getRepresentativeReg(PhysReg));
1902 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
1903 E = mri_->reg_end(); I != E; ++I) {
1904 MachineOperand &O = I.getOperand();
1905 MachineInstr *MI = O.getParent();
Evan Cheng28a1e482010-03-30 05:49:07 +00001906 if (MI->isDebugValue())
1907 continue;
Lang Hames233a60e2009-11-03 23:52:08 +00001908 SlotIndex Index = getInstructionIndex(MI);
Evan Cheng676dd7c2008-03-11 07:19:34 +00001909 if (pli.liveAt(Index))
1910 ++NumConflicts;
1911 }
1912 return NumConflicts;
1913}
1914
1915/// spillPhysRegAroundRegDefsUses - Spill the specified physical register
Evan Cheng2824a652009-03-23 18:24:37 +00001916/// around all defs and uses of the specified interval. Return true if it
1917/// was able to cut its interval.
1918bool LiveIntervals::spillPhysRegAroundRegDefsUses(const LiveInterval &li,
Evan Cheng676dd7c2008-03-11 07:19:34 +00001919 unsigned PhysReg, VirtRegMap &vrm) {
1920 unsigned SpillReg = getRepresentativeReg(PhysReg);
1921
1922 for (const unsigned *AS = tri_->getAliasSet(PhysReg); *AS; ++AS)
1923 // If there are registers which alias PhysReg, but which are not a
1924 // sub-register of the chosen representative super register. Assert
1925 // since we can't handle it yet.
Dan Gohman70f2f652009-04-13 15:22:29 +00001926 assert(*AS == SpillReg || !allocatableRegs_[*AS] || !hasInterval(*AS) ||
Evan Cheng676dd7c2008-03-11 07:19:34 +00001927 tri_->isSuperRegister(*AS, SpillReg));
1928
Evan Cheng2824a652009-03-23 18:24:37 +00001929 bool Cut = false;
Evan Cheng0222a8c2009-10-20 01:31:09 +00001930 SmallVector<unsigned, 4> PRegs;
1931 if (hasInterval(SpillReg))
1932 PRegs.push_back(SpillReg);
1933 else {
1934 SmallSet<unsigned, 4> Added;
1935 for (const unsigned* AS = tri_->getSubRegisters(SpillReg); *AS; ++AS)
1936 if (Added.insert(*AS) && hasInterval(*AS)) {
1937 PRegs.push_back(*AS);
1938 for (const unsigned* ASS = tri_->getSubRegisters(*AS); *ASS; ++ASS)
1939 Added.insert(*ASS);
1940 }
1941 }
1942
Evan Cheng676dd7c2008-03-11 07:19:34 +00001943 SmallPtrSet<MachineInstr*, 8> SeenMIs;
1944 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
1945 E = mri_->reg_end(); I != E; ++I) {
1946 MachineOperand &O = I.getOperand();
1947 MachineInstr *MI = O.getParent();
Evan Cheng28a1e482010-03-30 05:49:07 +00001948 if (MI->isDebugValue() || SeenMIs.count(MI))
Evan Cheng676dd7c2008-03-11 07:19:34 +00001949 continue;
1950 SeenMIs.insert(MI);
Lang Hames233a60e2009-11-03 23:52:08 +00001951 SlotIndex Index = getInstructionIndex(MI);
Evan Cheng0222a8c2009-10-20 01:31:09 +00001952 for (unsigned i = 0, e = PRegs.size(); i != e; ++i) {
1953 unsigned PReg = PRegs[i];
1954 LiveInterval &pli = getInterval(PReg);
1955 if (!pli.liveAt(Index))
1956 continue;
1957 vrm.addEmergencySpill(PReg, MI);
Lang Hames233a60e2009-11-03 23:52:08 +00001958 SlotIndex StartIdx = Index.getLoadIndex();
1959 SlotIndex EndIdx = Index.getNextIndex().getBaseIndex();
Evan Cheng2824a652009-03-23 18:24:37 +00001960 if (pli.isInOneLiveRange(StartIdx, EndIdx)) {
Evan Cheng5a3c6a82009-01-29 02:20:59 +00001961 pli.removeRange(StartIdx, EndIdx);
Evan Cheng2824a652009-03-23 18:24:37 +00001962 Cut = true;
1963 } else {
Torok Edwin7d696d82009-07-11 13:10:19 +00001964 std::string msg;
1965 raw_string_ostream Msg(msg);
1966 Msg << "Ran out of registers during register allocation!";
Chris Lattner518bb532010-02-09 19:54:29 +00001967 if (MI->isInlineAsm()) {
Torok Edwin7d696d82009-07-11 13:10:19 +00001968 Msg << "\nPlease check your inline asm statement for invalid "
Evan Cheng0222a8c2009-10-20 01:31:09 +00001969 << "constraints:\n";
Torok Edwin7d696d82009-07-11 13:10:19 +00001970 MI->print(Msg, tm_);
Evan Cheng5a3c6a82009-01-29 02:20:59 +00001971 }
Chris Lattner75361b62010-04-07 22:58:41 +00001972 report_fatal_error(Msg.str());
Evan Cheng5a3c6a82009-01-29 02:20:59 +00001973 }
Evan Cheng0222a8c2009-10-20 01:31:09 +00001974 for (const unsigned* AS = tri_->getSubRegisters(PReg); *AS; ++AS) {
Evan Cheng676dd7c2008-03-11 07:19:34 +00001975 if (!hasInterval(*AS))
1976 continue;
1977 LiveInterval &spli = getInterval(*AS);
1978 if (spli.liveAt(Index))
Lang Hames233a60e2009-11-03 23:52:08 +00001979 spli.removeRange(Index.getLoadIndex(),
1980 Index.getNextIndex().getBaseIndex());
Evan Cheng676dd7c2008-03-11 07:19:34 +00001981 }
1982 }
1983 }
Evan Cheng2824a652009-03-23 18:24:37 +00001984 return Cut;
Evan Cheng676dd7c2008-03-11 07:19:34 +00001985}
Owen Andersonc4dc1322008-06-05 17:15:43 +00001986
1987LiveRange LiveIntervals::addLiveRangeToEndOfBlock(unsigned reg,
Lang Hamesffd13262009-07-09 03:57:02 +00001988 MachineInstr* startInst) {
Owen Andersonc4dc1322008-06-05 17:15:43 +00001989 LiveInterval& Interval = getOrCreateInterval(reg);
1990 VNInfo* VN = Interval.getNextValue(
Lang Hames233a60e2009-11-03 23:52:08 +00001991 SlotIndex(getInstructionIndex(startInst).getDefIndex()),
Lang Hames6e2968c2010-09-25 12:04:16 +00001992 startInst, getVNInfoAllocator());
Lang Hames857c4e02009-06-17 21:01:20 +00001993 VN->setHasPHIKill(true);
Lang Hames86511252009-09-04 20:41:11 +00001994 LiveRange LR(
Lang Hames233a60e2009-11-03 23:52:08 +00001995 SlotIndex(getInstructionIndex(startInst).getDefIndex()),
Lang Hames74ab5ee2009-12-22 00:11:50 +00001996 getMBBEndIdx(startInst->getParent()), VN);
Owen Andersonc4dc1322008-06-05 17:15:43 +00001997 Interval.addRange(LR);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +00001998
Owen Andersonc4dc1322008-06-05 17:15:43 +00001999 return LR;
2000}
David Greeneb5257662009-08-03 21:55:09 +00002001