blob: 2d416ebc5aab92576fb4cee7cf95ca6660d8a52e [file] [log] [blame]
Bill Wendling0480e282010-12-01 02:36:55 +00001//===- ARMInstrThumb.td - Thumb support for ARM ------------*- tablegen -*-===//
Evan Chenga8e29892007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Thumb specific DAG Nodes.
16//
17
18def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall,
Chris Lattner60e9eac2010-03-19 05:33:51 +000019 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag,
20 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000023 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000024}]>;
25def imm_comp_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000026 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000027}]>;
28
29
30/// imm0_7 predicate - True if the 32-bit immediate is in the range [0,7].
31def imm0_7 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000032 return (uint32_t)N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000033}]>;
34def imm0_7_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000035 return (uint32_t)-N->getZExtValue() < 8;
Evan Chenga8e29892007-01-19 07:51:42 +000036}], imm_neg_XFORM>;
37
38def imm0_255 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000039 return (uint32_t)N->getZExtValue() < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000040}]>;
41def imm0_255_comp : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000042 return ~((uint32_t)N->getZExtValue()) < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000043}]>;
44
45def imm8_255 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000046 return (uint32_t)N->getZExtValue() >= 8 && (uint32_t)N->getZExtValue() < 256;
Evan Chenga8e29892007-01-19 07:51:42 +000047}]>;
48def imm8_255_neg : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000049 unsigned Val = -N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +000050 return Val >= 8 && Val < 256;
51}], imm_neg_XFORM>;
52
Bill Wendling0480e282010-12-01 02:36:55 +000053// Break imm's up into two pieces: an immediate + a left shift. This uses
54// thumb_immshifted to match and thumb_immshifted_val and thumb_immshifted_shamt
55// to get the val/shift pieces.
Evan Chenga8e29892007-01-19 07:51:42 +000056def thumb_immshifted : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000057 return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue());
Evan Chenga8e29892007-01-19 07:51:42 +000058}]>;
59
60def thumb_immshifted_val : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000061 unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000062 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000063}]>;
64
65def thumb_immshifted_shamt : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000066 unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue());
Owen Anderson825b72b2009-08-11 20:47:22 +000067 return CurDAG->getTargetConstant(V, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +000068}]>;
69
Evan Cheng2ef9c8a2009-11-19 06:57:41 +000070// Scaled 4 immediate.
71def t_imm_s4 : Operand<i32> {
72 let PrintMethod = "printThumbS4ImmOperand";
73}
74
Evan Chenga8e29892007-01-19 07:51:42 +000075// Define Thumb specific addressing modes.
76
Jim Grosbache2467172010-12-10 18:21:33 +000077def t_brtarget : Operand<OtherVT> {
78 let EncoderMethod = "getThumbBRTargetOpValue";
79}
80
Jim Grosbach01086452010-12-10 17:13:40 +000081def t_bcctarget : Operand<i32> {
82 let EncoderMethod = "getThumbBCCTargetOpValue";
83}
84
Jim Grosbachcf6220a2010-12-09 19:01:46 +000085def t_cbtarget : Operand<i32> {
Jim Grosbach027d6e82010-12-09 19:04:53 +000086 let EncoderMethod = "getThumbCBTargetOpValue";
Bill Wendlingdff2f712010-12-08 23:01:43 +000087}
88
Jim Grosbach662a8162010-12-06 23:57:07 +000089def t_bltarget : Operand<i32> {
90 let EncoderMethod = "getThumbBLTargetOpValue";
91}
92
Bill Wendling09aa3f02010-12-09 00:39:08 +000093def t_blxtarget : Operand<i32> {
94 let EncoderMethod = "getThumbBLXTargetOpValue";
95}
96
Bill Wendlingf4caf692010-12-14 03:36:38 +000097def MemModeRegThumbAsmOperand : AsmOperandClass {
98 let Name = "MemModeRegThumb";
99 let SuperClasses = [];
100}
101
102def MemModeImmThumbAsmOperand : AsmOperandClass {
103 let Name = "MemModeImmThumb";
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000104 let SuperClasses = [];
105}
106
Evan Chenga8e29892007-01-19 07:51:42 +0000107// t_addrmode_rr := reg + reg
108//
109def t_addrmode_rr : Operand<i32>,
110 ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> {
Bill Wendlingf4caf692010-12-14 03:36:38 +0000111 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000112 let PrintMethod = "printThumbAddrModeRROperand";
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000113 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
Evan Chenga8e29892007-01-19 07:51:42 +0000114}
115
Bill Wendlingf4caf692010-12-14 03:36:38 +0000116// t_addrmode_rrs := reg + reg
Evan Chenga8e29892007-01-19 07:51:42 +0000117//
Bill Wendlingf4caf692010-12-14 03:36:38 +0000118def t_addrmode_rrs1 : Operand<i32>,
119 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S1", []> {
120 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
121 let PrintMethod = "printThumbAddrModeRROperand";
122 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
123 let ParserMatchClass = MemModeRegThumbAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000124}
Evan Chengc38f2bc2007-01-23 22:59:13 +0000125
Bill Wendlingf4caf692010-12-14 03:36:38 +0000126def t_addrmode_rrs2 : Operand<i32>,
127 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S2", []> {
128 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
129 let PrintMethod = "printThumbAddrModeRROperand";
130 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
131 let ParserMatchClass = MemModeRegThumbAsmOperand;
132}
133def t_addrmode_rrs4 : Operand<i32>,
134 ComplexPattern<i32, 2, "SelectThumbAddrModeRI5S4", []> {
135 let EncoderMethod = "getThumbAddrModeRegRegOpValue";
136 let PrintMethod = "printThumbAddrModeRROperand";
137 let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg);
138 let ParserMatchClass = MemModeRegThumbAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000139}
Evan Chengc38f2bc2007-01-23 22:59:13 +0000140
Bill Wendlingf4caf692010-12-14 03:36:38 +0000141// t_addrmode_is4 := reg + imm5 * 4
Evan Chengc38f2bc2007-01-23 22:59:13 +0000142//
Bill Wendlingf4caf692010-12-14 03:36:38 +0000143def t_addrmode_is4 : Operand<i32>,
144 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S4", []> {
145 let EncoderMethod = "getAddrModeISOpValue";
146 let PrintMethod = "printThumbAddrModeImm5S4Operand";
147 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
148 let ParserMatchClass = MemModeImmThumbAsmOperand;
149}
150
151// t_addrmode_is2 := reg + imm5 * 2
152//
153def t_addrmode_is2 : Operand<i32>,
154 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S2", []> {
155 let EncoderMethod = "getAddrModeISOpValue";
156 let PrintMethod = "printThumbAddrModeImm5S2Operand";
157 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
158 let ParserMatchClass = MemModeImmThumbAsmOperand;
159}
160
161// t_addrmode_is1 := reg + imm5
162//
163def t_addrmode_is1 : Operand<i32>,
164 ComplexPattern<i32, 2, "SelectThumbAddrModeImm5S1", []> {
165 let EncoderMethod = "getAddrModeISOpValue";
166 let PrintMethod = "printThumbAddrModeImm5S1Operand";
167 let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm);
168 let ParserMatchClass = MemModeImmThumbAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000169}
170
171// t_addrmode_sp := sp + imm8 * 4
172//
173def t_addrmode_sp : Operand<i32>,
174 ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> {
Jim Grosbachd967cd02010-12-07 21:50:47 +0000175 let EncoderMethod = "getAddrModeThumbSPOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000176 let PrintMethod = "printThumbAddrModeSPOperand";
Jakob Stoklund Olesenc5b7ef12010-01-13 00:43:06 +0000177 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Bill Wendlingf4caf692010-12-14 03:36:38 +0000178 let ParserMatchClass = MemModeImmThumbAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000179}
180
Bill Wendlingb8958b02010-12-08 01:57:09 +0000181// t_addrmode_pc := <label> => pc + imm8 * 4
182//
183def t_addrmode_pc : Operand<i32> {
184 let EncoderMethod = "getAddrModePCOpValue";
Bill Wendlingf4caf692010-12-14 03:36:38 +0000185 let ParserMatchClass = MemModeImmThumbAsmOperand;
Bill Wendlingb8958b02010-12-08 01:57:09 +0000186}
187
Evan Chenga8e29892007-01-19 07:51:42 +0000188//===----------------------------------------------------------------------===//
189// Miscellaneous Instructions.
190//
191
Jim Grosbach4642ad32010-02-22 23:10:38 +0000192// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
193// from removing one half of the matched pairs. That breaks PEI, which assumes
194// these will always be in pairs, and asserts if it finds otherwise. Better way?
195let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Cheng44bec522007-05-15 01:29:07 +0000196def tADJCALLSTACKUP :
Bill Wendlinga8981662010-11-19 22:02:18 +0000197 PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), NoItinerary,
198 [(ARMcallseq_end imm:$amt1, imm:$amt2)]>,
199 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000200
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000201def tADJCALLSTACKDOWN :
Bill Wendlinga8981662010-11-19 22:02:18 +0000202 PseudoInst<(outs), (ins i32imm:$amt), NoItinerary,
203 [(ARMcallseq_start imm:$amt)]>,
204 Requires<[IsThumb, IsThumb1Only]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000205}
Evan Cheng44bec522007-05-15 01:29:07 +0000206
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000207// T1Disassembly - A simple class to make encoding some disassembly patterns
208// easier and less verbose.
Bill Wendlinga46a4932010-11-29 22:15:03 +0000209class T1Disassembly<bits<2> op1, bits<8> op2>
210 : T1Encoding<0b101111> {
211 let Inst{9-8} = op1;
212 let Inst{7-0} = op2;
213}
214
Johnny Chenbd2c6232010-02-25 03:28:51 +0000215def tNOP : T1pI<(outs), (ins), NoItinerary, "nop", "",
216 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000217 T1Disassembly<0b11, 0x00>; // A8.6.110
Johnny Chenbd2c6232010-02-25 03:28:51 +0000218
Johnny Chend86d2692010-02-25 17:51:03 +0000219def tYIELD : T1pI<(outs), (ins), NoItinerary, "yield", "",
220 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000221 T1Disassembly<0b11, 0x10>; // A8.6.410
Johnny Chend86d2692010-02-25 17:51:03 +0000222
223def tWFE : T1pI<(outs), (ins), NoItinerary, "wfe", "",
224 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000225 T1Disassembly<0b11, 0x20>; // A8.6.408
Johnny Chend86d2692010-02-25 17:51:03 +0000226
227def tWFI : T1pI<(outs), (ins), NoItinerary, "wfi", "",
228 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000229 T1Disassembly<0b11, 0x30>; // A8.6.409
Johnny Chend86d2692010-02-25 17:51:03 +0000230
231def tSEV : T1pI<(outs), (ins), NoItinerary, "sev", "",
232 [/* For disassembly only; pattern left blank */]>,
Bill Wendlinga46a4932010-11-29 22:15:03 +0000233 T1Disassembly<0b11, 0x40>; // A8.6.157
234
235// The i32imm operand $val can be used by a debugger to store more information
236// about the breakpoint.
237def tBKPT : T1I<(outs), (ins i32imm:$val), NoItinerary, "bkpt\t$val",
238 [/* For disassembly only; pattern left blank */]>,
239 T1Disassembly<0b10, {?,?,?,?,?,?,?,?}> {
240 // A8.6.22
241 bits<8> val;
242 let Inst{7-0} = val;
243}
Johnny Chend86d2692010-02-25 17:51:03 +0000244
245def tSETENDBE : T1I<(outs), (ins), NoItinerary, "setend\tbe",
246 [/* For disassembly only; pattern left blank */]>,
247 T1Encoding<0b101101> {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000248 // A8.6.156
Johnny Chend86d2692010-02-25 17:51:03 +0000249 let Inst{9-5} = 0b10010;
Bill Wendlinga8981662010-11-19 22:02:18 +0000250 let Inst{4} = 1;
251 let Inst{3} = 1; // Big-Endian
252 let Inst{2-0} = 0b000;
Johnny Chend86d2692010-02-25 17:51:03 +0000253}
254
255def tSETENDLE : T1I<(outs), (ins), NoItinerary, "setend\tle",
256 [/* For disassembly only; pattern left blank */]>,
257 T1Encoding<0b101101> {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000258 // A8.6.156
Johnny Chend86d2692010-02-25 17:51:03 +0000259 let Inst{9-5} = 0b10010;
Bill Wendlinga8981662010-11-19 22:02:18 +0000260 let Inst{4} = 1;
261 let Inst{3} = 0; // Little-Endian
262 let Inst{2-0} = 0b000;
Johnny Chend86d2692010-02-25 17:51:03 +0000263}
264
Johnny Chen93042d12010-03-02 18:14:57 +0000265// Change Processor State is a system instruction -- for disassembly only.
266// The singleton $opt operand contains the following information:
Bill Wendling0480e282010-12-01 02:36:55 +0000267//
268// opt{4-0} = mode ==> don't care
269// opt{5} = changemode ==> 0 (false for 16-bit Thumb instr)
270// opt{8-6} = AIF from Inst{2-0}
271// opt{10-9} = 1:imod from Inst{4} with 0b10 as enable and 0b11 as disable
Johnny Chen93042d12010-03-02 18:14:57 +0000272//
273// The opt{4-0} and opt{5} sub-fields are to accommodate 32-bit Thumb and ARM
274// CPS which has more options.
Johnny Chendd0f3cf2010-03-10 18:59:38 +0000275def tCPS : T1I<(outs), (ins cps_opt:$opt), NoItinerary, "cps$opt",
Johnny Chen93042d12010-03-02 18:14:57 +0000276 [/* For disassembly only; pattern left blank */]>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000277 T1Misc<0b0110011> {
278 // A8.6.38 & B6.1.1
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000279 let Inst{3} = 0;
280 // FIXME: Finish encoding.
Bill Wendling849f2e32010-11-29 00:18:15 +0000281}
Johnny Chen93042d12010-03-02 18:14:57 +0000282
Evan Cheng35d6c412009-08-04 23:47:55 +0000283// For both thumb1 and thumb2.
Chris Lattnera4a3a5e2010-10-31 19:15:18 +0000284let isNotDuplicable = 1, isCodeGenOnly = 1 in
Jim Grosbacha3fbadf2010-09-30 19:53:58 +0000285def tPICADD : TIt<(outs GPR:$dst), (ins GPR:$lhs, pclabel:$cp), IIC_iALUr, "",
Bill Wendling0ae28e42010-11-19 22:37:33 +0000286 [(set GPR:$dst, (ARMpic_add GPR:$lhs, imm:$cp))]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000287 T1Special<{0,0,?,?}> {
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000288 // A8.6.6
Bill Wendling0ae28e42010-11-19 22:37:33 +0000289 bits<3> dst;
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000290 let Inst{6-3} = 0b1111; // Rm = pc
Bill Wendling0ae28e42010-11-19 22:37:33 +0000291 let Inst{2-0} = dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000292}
Evan Chenga8e29892007-01-19 07:51:42 +0000293
Bill Wendling0e45a5a2010-11-30 00:50:22 +0000294// PC relative add (ADR).
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000295def tADDrPCi : T1I<(outs tGPR:$dst), (ins t_imm_s4:$rhs), IIC_iALUi,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000296 "add\t$dst, pc, $rhs", []>,
297 T1Encoding<{1,0,1,0,0,?}> {
298 // A6.2 & A8.6.10
299 bits<3> dst;
300 bits<8> rhs;
301 let Inst{10-8} = dst;
302 let Inst{7-0} = rhs;
Jim Grosbach663e3392010-08-30 19:49:58 +0000303}
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000304
Bill Wendling0ae28e42010-11-19 22:37:33 +0000305// ADD <Rd>, sp, #<imm8>
306// This is rematerializable, which is particularly useful for taking the
307// address of locals.
308let isReMaterializable = 1 in
309def tADDrSPi : T1I<(outs tGPR:$dst), (ins GPR:$sp, t_imm_s4:$rhs), IIC_iALUi,
310 "add\t$dst, $sp, $rhs", []>,
311 T1Encoding<{1,0,1,0,1,?}> {
312 // A6.2 & A8.6.8
313 bits<3> dst;
314 bits<8> rhs;
315 let Inst{10-8} = dst;
316 let Inst{7-0} = rhs;
317}
318
319// ADD sp, sp, #<imm7>
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000320def tADDspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000321 "add\t$dst, $rhs", []>,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000322 T1Misc<{0,0,0,0,0,?,?}> {
323 // A6.2.5 & A8.6.8
324 bits<7> rhs;
325 let Inst{6-0} = rhs;
326}
Evan Cheng7dcf4a82009-06-25 01:05:06 +0000327
Bill Wendling0ae28e42010-11-19 22:37:33 +0000328// SUB sp, sp, #<imm7>
329// FIXME: The encoding and the ASM string don't match up.
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000330def tSUBspi : TIt<(outs GPR:$dst), (ins GPR:$lhs, t_imm_s4:$rhs), IIC_iALUi,
Johnny Chend68e1192009-12-15 17:24:14 +0000331 "sub\t$dst, $rhs", []>,
Bill Wendling0ae28e42010-11-19 22:37:33 +0000332 T1Misc<{0,0,0,0,1,?,?}> {
333 // A6.2.5 & A8.6.214
334 bits<7> rhs;
335 let Inst{6-0} = rhs;
336}
Evan Cheng86198642009-08-07 00:34:42 +0000337
Bill Wendling0ae28e42010-11-19 22:37:33 +0000338// ADD <Rm>, sp
David Goodwin5d598aa2009-08-19 18:00:44 +0000339def tADDrSP : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000340 "add\t$dst, $rhs", []>,
341 T1Special<{0,0,?,?}> {
Bill Wendling0ae28e42010-11-19 22:37:33 +0000342 // A8.6.9 Encoding T1
343 bits<4> dst;
344 let Inst{7} = dst{3};
345 let Inst{6-3} = 0b1101;
346 let Inst{2-0} = dst{2-0};
Johnny Chend68e1192009-12-15 17:24:14 +0000347}
Evan Cheng86198642009-08-07 00:34:42 +0000348
Bill Wendling0ae28e42010-11-19 22:37:33 +0000349// ADD sp, <Rm>
David Goodwin5d598aa2009-08-19 18:00:44 +0000350def tADDspr : TIt<(outs GPR:$dst), (ins GPR:$lhs, GPR:$rhs), IIC_iALUr,
Johnny Chend68e1192009-12-15 17:24:14 +0000351 "add\t$dst, $rhs", []>,
352 T1Special<{0,0,?,?}> {
353 // A8.6.9 Encoding T2
Bill Wendling0ae28e42010-11-19 22:37:33 +0000354 bits<4> dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000355 let Inst{7} = 1;
Bill Wendling0ae28e42010-11-19 22:37:33 +0000356 let Inst{6-3} = dst;
Johnny Chend68e1192009-12-15 17:24:14 +0000357 let Inst{2-0} = 0b101;
358}
Evan Cheng86198642009-08-07 00:34:42 +0000359
Evan Chenga8e29892007-01-19 07:51:42 +0000360//===----------------------------------------------------------------------===//
361// Control Flow Instructions.
362//
363
Jim Grosbachc732adf2009-09-30 01:35:11 +0000364let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
Bill Wendling602890d2010-11-19 01:33:10 +0000365 def tBX_RET : TI<(outs), (ins), IIC_Br, "bx\tlr",
366 [(ARMretflag)]>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000367 T1Special<{1,1,0,?}> {
368 // A6.2.3 & A8.6.25
Johnny Chend68e1192009-12-15 17:24:14 +0000369 let Inst{6-3} = 0b1110; // Rm = lr
Bill Wendling602890d2010-11-19 01:33:10 +0000370 let Inst{2-0} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +0000371 }
Bill Wendling602890d2010-11-19 01:33:10 +0000372
Evan Cheng9d945f72007-02-01 01:49:46 +0000373 // Alternative return instruction used by vararg functions.
Bill Wendling602890d2010-11-19 01:33:10 +0000374 def tBX_RET_vararg : TI<(outs), (ins tGPR:$Rm),
375 IIC_Br, "bx\t$Rm",
376 []>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000377 T1Special<{1,1,0,?}> {
378 // A6.2.3 & A8.6.25
Bill Wendling602890d2010-11-19 01:33:10 +0000379 bits<4> Rm;
380 let Inst{6-3} = Rm;
381 let Inst{2-0} = 0b000;
382 }
Evan Cheng9d945f72007-02-01 01:49:46 +0000383}
Evan Chenga8e29892007-01-19 07:51:42 +0000384
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000385// Indirect branches
386let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Bill Wendling534a5e42010-12-03 01:55:47 +0000387 def tBRIND : TI<(outs), (ins GPR:$Rm),
388 IIC_Br,
389 "mov\tpc, $Rm",
Bill Wendling602890d2010-11-19 01:33:10 +0000390 [(brind GPR:$Rm)]>,
Bill Wendling12280382010-11-19 23:14:32 +0000391 T1Special<{1,0,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000392 // A8.6.97
Bill Wendling602890d2010-11-19 01:33:10 +0000393 bits<4> Rm;
Bill Wendling849f2e32010-11-29 00:18:15 +0000394 let Inst{7} = 1; // <Rd> = Inst{7:2-0} = pc
Bill Wendling602890d2010-11-19 01:33:10 +0000395 let Inst{6-3} = Rm;
Bill Wendling12280382010-11-19 23:14:32 +0000396 let Inst{2-0} = 0b111;
Johnny Chend68e1192009-12-15 17:24:14 +0000397 }
Bob Wilson8d4de5a2009-10-28 18:26:41 +0000398}
399
Evan Chenga8e29892007-01-19 07:51:42 +0000400// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000401let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
402 hasExtraDefRegAllocReq = 1 in
Bill Wendling602890d2010-11-19 01:33:10 +0000403def tPOP_RET : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000404 IIC_iPop_Br,
Bill Wendling602890d2010-11-19 01:33:10 +0000405 "pop${p}\t$regs", []>,
406 T1Misc<{1,1,0,?,?,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000407 // A8.6.121
Bill Wendling602890d2010-11-19 01:33:10 +0000408 bits<16> regs;
Bill Wendling849f2e32010-11-29 00:18:15 +0000409 let Inst{8} = regs{15}; // registers = P:'0000000':register_list
Bill Wendling602890d2010-11-19 01:33:10 +0000410 let Inst{7-0} = regs{7-0};
411}
Evan Chenga8e29892007-01-19 07:51:42 +0000412
Bill Wendling0480e282010-12-01 02:36:55 +0000413// All calls clobber the non-callee saved registers. SP is marked as a use to
414// prevent stack-pointer assignments that appear immediately before calls from
415// potentially appearing dead.
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000416let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000417 // On non-Darwin platforms R9 is callee-saved.
Evan Cheng756da122009-07-22 06:46:53 +0000418 Defs = [R0, R1, R2, R3, R12, LR,
419 D0, D1, D2, D3, D4, D5, D6, D7,
420 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000421 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
422 Uses = [SP] in {
Evan Chengb6207242009-08-01 00:16:10 +0000423 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000424 def tBL : TIx2<0b11110, 0b11, 1,
Jim Grosbach662a8162010-12-06 23:57:07 +0000425 (outs), (ins t_bltarget:$func, variable_ops), IIC_Br,
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000426 "bl\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000427 [(ARMtcall tglobaladdr:$func)]>,
Bill Wendling534a5e42010-12-03 01:55:47 +0000428 Requires<[IsThumb, IsNotDarwin]> {
Jim Grosbach662a8162010-12-06 23:57:07 +0000429 bits<21> func;
430 let Inst{25-16} = func{20-11};
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000431 let Inst{13} = 1;
432 let Inst{11} = 1;
Jim Grosbach662a8162010-12-06 23:57:07 +0000433 let Inst{10-0} = func{10-0};
Bill Wendling534a5e42010-12-03 01:55:47 +0000434 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000435
Evan Chengb6207242009-08-01 00:16:10 +0000436 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000437 def tBLXi : TIx2<0b11110, 0b11, 0,
Bill Wendling09aa3f02010-12-09 00:39:08 +0000438 (outs), (ins t_blxtarget:$func, variable_ops), IIC_Br,
Jim Grosbach1d6111c2010-10-06 21:36:43 +0000439 "blx\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000440 [(ARMcall tglobaladdr:$func)]>,
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000441 Requires<[IsThumb, HasV5T, IsNotDarwin]> {
Jim Grosbach662a8162010-12-06 23:57:07 +0000442 bits<21> func;
443 let Inst{25-16} = func{20-11};
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000444 let Inst{13} = 1;
445 let Inst{11} = 1;
Jim Grosbach662a8162010-12-06 23:57:07 +0000446 let Inst{10-1} = func{10-1};
447 let Inst{0} = 0; // func{0} is assumed zero
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000448 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000449
Evan Chengb6207242009-08-01 00:16:10 +0000450 // Also used for Thumb2
Jim Grosbach64171712010-02-16 21:07:46 +0000451 def tBLXr : TI<(outs), (ins GPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000452 "blx\t$func",
Evan Chengb6207242009-08-01 00:16:10 +0000453 [(ARMtcall GPR:$func)]>,
Johnny Chend68e1192009-12-15 17:24:14 +0000454 Requires<[IsThumb, HasV5T, IsNotDarwin]>,
455 T1Special<{1,1,1,?}>; // A6.2.3 & A8.6.24;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000456
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +0000457 // ARMv4T
Jim Grosbachd2535452010-12-03 18:37:17 +0000458 // FIXME: Should be a pseudo.
Chris Lattner4d1189f2010-11-01 00:46:16 +0000459 let isCodeGenOnly = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +0000460 def tBX : TIx2<{?,?,?,?,?}, {?,?}, ?,
Jim Grosbach64171712010-02-16 21:07:46 +0000461 (outs), (ins tGPR:$func, variable_ops), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +0000462 "mov\tlr, pc\n\tbx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000463 [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000464 Requires<[IsThumb, IsThumb1Only, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000465}
466
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000467let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000468 // On Darwin R9 is call-clobbered.
469 // R7 is marked as a use to prevent frame-pointer assignments from being
470 // moved above / below calls.
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000471 Defs = [R0, R1, R2, R3, R9, R12, LR,
472 D0, D1, D2, D3, D4, D5, D6, D7,
473 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +0000474 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
475 Uses = [R7, SP] in {
Evan Chengb6207242009-08-01 00:16:10 +0000476 // Also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000477 def tBLr9 : TIx2<0b11110, 0b11, 1,
Jim Grosbach662a8162010-12-06 23:57:07 +0000478 (outs), (ins pred:$p, t_bltarget:$func, variable_ops),
479 IIC_Br, "bl${p}\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000480 [(ARMtcall tglobaladdr:$func)]>,
Bill Wendling534a5e42010-12-03 01:55:47 +0000481 Requires<[IsThumb, IsDarwin]> {
Jim Grosbach662a8162010-12-06 23:57:07 +0000482 bits<21> func;
483 let Inst{25-16} = func{20-11};
484 let Inst{13} = 1;
485 let Inst{11} = 1;
486 let Inst{10-0} = func{10-0};
Bill Wendling534a5e42010-12-03 01:55:47 +0000487 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000488
Evan Chengb6207242009-08-01 00:16:10 +0000489 // ARMv5T and above, also used for Thumb2
Johnny Chend68e1192009-12-15 17:24:14 +0000490 def tBLXi_r9 : TIx2<0b11110, 0b11, 0,
Bill Wendling09aa3f02010-12-09 00:39:08 +0000491 (outs), (ins pred:$p, t_blxtarget:$func, variable_ops),
Jim Grosbach662a8162010-12-06 23:57:07 +0000492 IIC_Br, "blx${p}\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000493 [(ARMcall tglobaladdr:$func)]>,
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000494 Requires<[IsThumb, HasV5T, IsDarwin]> {
Jim Grosbach662a8162010-12-06 23:57:07 +0000495 bits<21> func;
496 let Inst{25-16} = func{20-11};
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000497 let Inst{13} = 1;
498 let Inst{11} = 1;
Jim Grosbach662a8162010-12-06 23:57:07 +0000499 let Inst{10-1} = func{10-1};
500 let Inst{0} = 0; // func{0} is assumed zero
Jim Grosbach4fa102b2010-12-03 22:33:42 +0000501 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000502
Evan Chengb6207242009-08-01 00:16:10 +0000503 // Also used for Thumb2
Bill Wendling849f2e32010-11-29 00:18:15 +0000504 def tBLXr_r9 : TI<(outs), (ins pred:$p, GPR:$func, variable_ops), IIC_Br,
505 "blx${p}\t$func",
Johnny Chend68e1192009-12-15 17:24:14 +0000506 [(ARMtcall GPR:$func)]>,
507 Requires<[IsThumb, HasV5T, IsDarwin]>,
Bill Wendling849f2e32010-11-29 00:18:15 +0000508 T1Special<{1,1,1,?}> {
509 // A6.2.3 & A8.6.24
510 bits<4> func;
511 let Inst{6-3} = func;
512 let Inst{2-0} = 0b000;
513 }
Evan Cheng20a2a0a2009-07-29 21:26:42 +0000514
515 // ARMv4T
Chris Lattner4d1189f2010-11-01 00:46:16 +0000516 let isCodeGenOnly = 1 in
Jim Grosbachd2535452010-12-03 18:37:17 +0000517 // FIXME: Should be a pseudo.
Johnny Chend68e1192009-12-15 17:24:14 +0000518 def tBXr9 : TIx2<{?,?,?,?,?}, {?,?}, ?,
Jim Grosbach64171712010-02-16 21:07:46 +0000519 (outs), (ins tGPR:$func, variable_ops), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000520 "mov\tlr, pc\n\tbx\t$func",
521 [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbach6797f892010-11-01 17:08:58 +0000522 Requires<[IsThumb, IsThumb1Only, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000523}
524
Bill Wendling0480e282010-12-01 02:36:55 +0000525let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
526 let isPredicable = 1 in
Jim Grosbache2467172010-12-10 18:21:33 +0000527 def tB : T1I<(outs), (ins t_brtarget:$target), IIC_Br,
Bill Wendling0480e282010-12-01 02:36:55 +0000528 "b\t$target", [(br bb:$target)]>,
Jim Grosbache2467172010-12-10 18:21:33 +0000529 T1Encoding<{1,1,1,0,0,?}> {
530 bits<11> target;
531 let Inst{10-0} = target;
532 }
Evan Chenga8e29892007-01-19 07:51:42 +0000533
Evan Cheng225dfe92007-01-30 01:13:37 +0000534 // Far jump
Jim Grosbache2467172010-12-10 18:21:33 +0000535 // FIXME: Encoding. This should probably be a pseudo for tBL
Evan Cheng53c67c02009-08-07 05:45:07 +0000536 let Defs = [LR] in
Jim Grosbach64171712010-02-16 21:07:46 +0000537 def tBfar : TIx2<0b11110, 0b11, 1, (outs), (ins brtarget:$target), IIC_Br,
Jim Grosbach78890f42010-10-01 23:21:38 +0000538 "bl\t$target",[]>;
Evan Cheng225dfe92007-01-30 01:13:37 +0000539
Jim Grosbachf1aa47d2010-11-29 19:32:47 +0000540 def tBR_JTr : tPseudoInst<(outs),
541 (ins tGPR:$target, i32imm:$jt, i32imm:$id),
542 Size2Bytes, IIC_Br,
543 [(ARMbrjt tGPR:$target, tjumptable:$jt, imm:$id)]> {
544 list<Predicate> Predicates = [IsThumb, IsThumb1Only];
Johnny Chenbbc71b22009-12-16 02:32:54 +0000545 }
Evan Chengd85ac4d2007-01-27 02:29:45 +0000546}
547
Evan Chengc85e8322007-07-05 07:13:32 +0000548// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach0ede14f2009-03-27 23:06:27 +0000549// a two-value operand where a dag node expects two operands. :(
Evan Chengffbacca2007-07-21 00:34:19 +0000550let isBranch = 1, isTerminator = 1 in
Jim Grosbach01086452010-12-10 17:13:40 +0000551 def tBcc : T1I<(outs), (ins t_bcctarget:$target, pred:$p), IIC_Br,
Jim Grosbachceab5012010-12-04 00:20:40 +0000552 "b${p}\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +0000553 [/*(ARMbrcond bb:$target, imm:$cc)*/]>,
Jim Grosbachceab5012010-12-04 00:20:40 +0000554 T1Encoding<{1,1,0,1,?,?}> {
555 bits<4> p;
Jim Grosbach01086452010-12-10 17:13:40 +0000556 bits<8> target;
Jim Grosbachceab5012010-12-04 00:20:40 +0000557 let Inst{11-8} = p;
Jim Grosbach01086452010-12-10 17:13:40 +0000558 let Inst{7-0} = target;
Jim Grosbachceab5012010-12-04 00:20:40 +0000559}
Evan Chenga8e29892007-01-19 07:51:42 +0000560
Evan Chengde17fb62009-10-31 23:46:45 +0000561// Compare and branch on zero / non-zero
562let isBranch = 1, isTerminator = 1 in {
Jim Grosbachcf6220a2010-12-09 19:01:46 +0000563 def tCBZ : T1I<(outs), (ins tGPR:$Rn, t_cbtarget:$target), IIC_Br,
Bill Wendling12280382010-11-19 23:14:32 +0000564 "cbz\t$Rn, $target", []>,
565 T1Misc<{0,0,?,1,?,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000566 // A8.6.27
Bill Wendling12280382010-11-19 23:14:32 +0000567 bits<6> target;
568 bits<3> Rn;
569 let Inst{9} = target{5};
570 let Inst{7-3} = target{4-0};
571 let Inst{2-0} = Rn;
572 }
Evan Chengde17fb62009-10-31 23:46:45 +0000573
Jim Grosbachcf6220a2010-12-09 19:01:46 +0000574 def tCBNZ : T1I<(outs), (ins tGPR:$cmp, t_cbtarget:$target), IIC_Br,
Johnny Chend68e1192009-12-15 17:24:14 +0000575 "cbnz\t$cmp, $target", []>,
Bill Wendling12280382010-11-19 23:14:32 +0000576 T1Misc<{1,0,?,1,?,?,?}> {
Bill Wendling849f2e32010-11-29 00:18:15 +0000577 // A8.6.27
Bill Wendling12280382010-11-19 23:14:32 +0000578 bits<6> target;
579 bits<3> Rn;
580 let Inst{9} = target{5};
581 let Inst{7-3} = target{4-0};
582 let Inst{2-0} = Rn;
583 }
Evan Chengde17fb62009-10-31 23:46:45 +0000584}
585
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000586// A8.6.218 Supervisor Call (Software Interrupt) -- for disassembly only
587// A8.6.16 B: Encoding T1
588// If Inst{11-8} == 0b1111 then SEE SVC
Evan Cheng1e0eab12010-11-29 22:43:27 +0000589let isCall = 1, Uses = [SP] in
Bill Wendling6179c312010-11-20 00:53:35 +0000590def tSVC : T1pI<(outs), (ins i32imm:$imm), IIC_Br,
591 "svc", "\t$imm", []>, Encoding16 {
592 bits<8> imm;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000593 let Inst{15-12} = 0b1101;
Bill Wendling6179c312010-11-20 00:53:35 +0000594 let Inst{11-8} = 0b1111;
595 let Inst{7-0} = imm;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000596}
597
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000598// The assembler uses 0xDEFE for a trap instruction.
Evan Chengfb3611d2010-05-11 07:26:32 +0000599let isBarrier = 1, isTerminator = 1 in
Anton Korobeynikov418d1d92010-05-15 17:19:20 +0000600def tTRAP : TI<(outs), (ins), IIC_Br,
Jim Grosbach2e6ae132010-09-23 18:05:37 +0000601 "trap", [(trap)]>, Encoding16 {
Bill Wendling7d0affd2010-11-21 10:55:23 +0000602 let Inst = 0xdefe;
Johnny Chen4c61cdd2010-02-25 02:21:11 +0000603}
604
Evan Chenga8e29892007-01-19 07:51:42 +0000605//===----------------------------------------------------------------------===//
606// Load Store Instructions.
607//
608
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000609let canFoldAsLoad = 1, isReMaterializable = 1 in
Bill Wendlingf4caf692010-12-14 03:36:38 +0000610def tLDRr : // A8.6.60
611 T1pILdStEncode<0b100, (outs tGPR:$Rt), (ins t_addrmode_rrs4:$addr),
Bill Wendling40062fb2010-12-01 01:38:08 +0000612 AddrModeT1_4, IIC_iLoad_r,
613 "ldr", "\t$Rt, $addr",
Bill Wendlingf4caf692010-12-14 03:36:38 +0000614 [(set tGPR:$Rt, (load t_addrmode_rrs4:$addr))]>;
Bill Wendling6179c312010-11-20 00:53:35 +0000615
Bill Wendlingdff2f712010-12-08 23:01:43 +0000616def tLDRi : // A8.6.57
Bill Wendlingf4caf692010-12-14 03:36:38 +0000617 T1pILdStEncodeImm<0b0110, 1, (outs tGPR:$Rt), (ins t_addrmode_is4:$addr),
Bill Wendling40062fb2010-12-01 01:38:08 +0000618 AddrModeT1_4, IIC_iLoad_r,
619 "ldr", "\t$Rt, $addr",
Bill Wendlingf4caf692010-12-14 03:36:38 +0000620 [(set tGPR:$Rt, (load t_addrmode_is4:$addr))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000621
Bill Wendlingf4caf692010-12-14 03:36:38 +0000622def tLDRBr : // A8.6.64
623 T1pILdStEncode<0b110, (outs tGPR:$Rt), (ins t_addrmode_rrs1:$addr),
Bill Wendling40062fb2010-12-01 01:38:08 +0000624 AddrModeT1_1, IIC_iLoad_bh_r,
625 "ldrb", "\t$Rt, $addr",
Bill Wendlingf4caf692010-12-14 03:36:38 +0000626 [(set tGPR:$Rt, (zextloadi8 t_addrmode_rrs1:$addr))]>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000627
628def tLDRBi : // A8.6.61
Bill Wendlingf4caf692010-12-14 03:36:38 +0000629 T1pILdStEncodeImm<0b0111, 1, (outs tGPR:$Rt), (ins t_addrmode_is1:$addr),
Bill Wendling40062fb2010-12-01 01:38:08 +0000630 AddrModeT1_1, IIC_iLoad_bh_r,
Bill Wendlingfb62d552010-12-03 23:44:24 +0000631 "ldrb", "\t$Rt, $addr",
Bill Wendlingf4caf692010-12-14 03:36:38 +0000632 [(set tGPR:$Rt, (zextloadi8 t_addrmode_is1:$addr))]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000633
Bill Wendlingf4caf692010-12-14 03:36:38 +0000634def tLDRHr : // A8.6.76
635 T1pILdStEncode<0b101, (outs tGPR:$Rt), (ins t_addrmode_rrs2:$addr),
Bill Wendling40062fb2010-12-01 01:38:08 +0000636 AddrModeT1_2, IIC_iLoad_bh_r,
Bill Wendlingf4caf692010-12-14 03:36:38 +0000637 "ldrh", "\t$Rt, $addr",
638 [(set tGPR:$Rt, (zextloadi16 t_addrmode_rrs2:$addr))]>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000639
Bill Wendlingdff2f712010-12-08 23:01:43 +0000640def tLDRHi : // A8.6.73
Bill Wendlingf4caf692010-12-14 03:36:38 +0000641 T1pILdStEncodeImm<0b1000, 1, (outs tGPR:$Rt), (ins t_addrmode_is2:$addr),
Bill Wendling40062fb2010-12-01 01:38:08 +0000642 AddrModeT1_2, IIC_iLoad_bh_r,
Bill Wendlingfb62d552010-12-03 23:44:24 +0000643 "ldrh", "\t$Rt, $addr",
Bill Wendlingf4caf692010-12-14 03:36:38 +0000644 [(set tGPR:$Rt, (zextloadi16 t_addrmode_is2:$addr))]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000645
Evan Cheng2f297df2009-07-11 07:08:13 +0000646let AddedComplexity = 10 in
Bill Wendling1fd374e2010-11-30 22:57:21 +0000647def tLDRSB : // A8.6.80
Bill Wendling40062fb2010-12-01 01:38:08 +0000648 T1pILdStEncode<0b011, (outs tGPR:$dst), (ins t_addrmode_rr:$addr),
649 AddrModeT1_1, IIC_iLoad_bh_r,
650 "ldrsb", "\t$dst, $addr",
651 [(set tGPR:$dst, (sextloadi8 t_addrmode_rr:$addr))]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000652
Evan Cheng2f297df2009-07-11 07:08:13 +0000653let AddedComplexity = 10 in
Bill Wendling1fd374e2010-11-30 22:57:21 +0000654def tLDRSH : // A8.6.84
Bill Wendling40062fb2010-12-01 01:38:08 +0000655 T1pILdStEncode<0b111, (outs tGPR:$dst), (ins t_addrmode_rr:$addr),
656 AddrModeT1_2, IIC_iLoad_bh_r,
657 "ldrsh", "\t$dst, $addr",
658 [(set tGPR:$dst, (sextloadi16 t_addrmode_rr:$addr))]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000659
Dan Gohman15511cf2008-12-03 18:15:48 +0000660let canFoldAsLoad = 1 in
Jim Grosbachd967cd02010-12-07 21:50:47 +0000661def tLDRspi : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_sp:$addr), IIC_iLoad_i,
662 "ldr", "\t$Rt, $addr",
663 [(set tGPR:$Rt, (load t_addrmode_sp:$addr))]>,
664 T1LdStSP<{1,?,?}> {
665 bits<3> Rt;
666 bits<8> addr;
667 let Inst{10-8} = Rt;
668 let Inst{7-0} = addr;
669}
Evan Cheng012f2d92007-01-24 08:53:17 +0000670
Evan Cheng8e59ea92007-02-07 00:06:56 +0000671// Special instruction for restore. It cannot clobber condition register
672// when it's expanded by eliminateCallFramePseudoInstr().
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000673let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1 in
Jim Grosbachd967cd02010-12-07 21:50:47 +0000674// FIXME: Pseudo for tLDRspi
Evan Cheng0e55fd62010-09-30 01:08:25 +0000675def tRestore : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), IIC_iLoad_i,
Johnny Chend68e1192009-12-15 17:24:14 +0000676 "ldr", "\t$dst, $addr", []>,
677 T1LdStSP<{1,?,?}>;
Evan Cheng8e59ea92007-02-07 00:06:56 +0000678
Evan Cheng012f2d92007-01-24 08:53:17 +0000679// Load tconstpool
Evan Cheng7883fa92009-11-04 00:00:39 +0000680// FIXME: Use ldr.n to work around a Darwin assembler bug.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +0000681let canFoldAsLoad = 1, isReMaterializable = 1 in
Bill Wendlingb8958b02010-12-08 01:57:09 +0000682def tLDRpci : T1pIs<(outs tGPR:$Rt), (ins t_addrmode_pc:$addr), IIC_iLoad_i,
Bill Wendling3f8c1102010-11-30 23:54:45 +0000683 "ldr", ".n\t$Rt, $addr",
684 [(set tGPR:$Rt, (load (ARMWrapper tconstpool:$addr)))]>,
685 T1Encoding<{0,1,0,0,1,?}> {
686 // A6.2 & A8.6.59
687 bits<3> Rt;
Bill Wendlingb8958b02010-12-08 01:57:09 +0000688 bits<8> addr;
Bill Wendling3f8c1102010-11-30 23:54:45 +0000689 let Inst{10-8} = Rt;
Bill Wendlingb8958b02010-12-08 01:57:09 +0000690 let Inst{7-0} = addr;
Bill Wendling3f8c1102010-11-30 23:54:45 +0000691}
Evan Chengfa775d02007-03-19 07:20:03 +0000692
693// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000694let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
695 isReMaterializable = 1 in
Bill Wendlingb8958b02010-12-08 01:57:09 +0000696def tLDRcp : T1pIs<(outs tGPR:$Rt), (ins i32imm:$addr), IIC_iLoad_i,
697 "ldr", "\t$Rt, $addr", []>,
698 T1LdStSP<{1,?,?}> {
699 // A6.2 & A8.6.57 T2
700 bits<3> Rt;
701 bits<8> addr;
702 let Inst{10-8} = Rt;
703 let Inst{7-0} = addr;
704}
Evan Chenga8e29892007-01-19 07:51:42 +0000705
Bill Wendlingf4caf692010-12-14 03:36:38 +0000706def tSTRr : // A8.6.194
707 T1pILdStEncode<0b000, (outs), (ins tGPR:$Rt, t_addrmode_rrs4:$addr),
Bill Wendling40062fb2010-12-01 01:38:08 +0000708 AddrModeT1_4, IIC_iStore_r,
Bill Wendlingf4caf692010-12-14 03:36:38 +0000709 "str", "\t$Rt, $addr",
710 [(store tGPR:$Rt, t_addrmode_rrs4:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000711
Bill Wendling1fd374e2010-11-30 22:57:21 +0000712def tSTRi : // A8.6.192
Bill Wendlingf4caf692010-12-14 03:36:38 +0000713 T1pILdStEncodeImm<0b0110, 0, (outs), (ins tGPR:$Rt, t_addrmode_is4:$addr),
Bill Wendling40062fb2010-12-01 01:38:08 +0000714 AddrModeT1_4, IIC_iStore_r,
Bill Wendlingfb62d552010-12-03 23:44:24 +0000715 "str", "\t$Rt, $addr",
Bill Wendlingf4caf692010-12-14 03:36:38 +0000716 [(store tGPR:$Rt, t_addrmode_is4:$addr)]>;
Evan Chengc38f2bc2007-01-23 22:59:13 +0000717
Bill Wendlingf4caf692010-12-14 03:36:38 +0000718def tSTRBr : // A8.6.197
719 T1pILdStEncode<0b010, (outs), (ins tGPR:$Rt, t_addrmode_rrs1:$addr),
Bill Wendling40062fb2010-12-01 01:38:08 +0000720 AddrModeT1_1, IIC_iStore_bh_r,
Bill Wendlingf4caf692010-12-14 03:36:38 +0000721 "strb", "\t$Rt, $addr",
722 [(truncstorei8 tGPR:$Rt, t_addrmode_rrs1:$addr)]>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000723
724def tSTRBi : // A8.6.195
Bill Wendlingf4caf692010-12-14 03:36:38 +0000725 T1pILdStEncodeImm<0b0111, 0, (outs), (ins tGPR:$Rt, t_addrmode_is1:$addr),
Bill Wendling40062fb2010-12-01 01:38:08 +0000726 AddrModeT1_1, IIC_iStore_bh_r,
Bill Wendlingfb62d552010-12-03 23:44:24 +0000727 "strb", "\t$Rt, $addr",
Bill Wendlingf4caf692010-12-14 03:36:38 +0000728 [(truncstorei8 tGPR:$Rt, t_addrmode_is1:$addr)]>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000729
Bill Wendlingf4caf692010-12-14 03:36:38 +0000730def tSTRHr : // A8.6.207
731 T1pILdStEncode<0b001, (outs), (ins tGPR:$Rt, t_addrmode_rrs2:$addr),
Bill Wendling40062fb2010-12-01 01:38:08 +0000732 AddrModeT1_2, IIC_iStore_bh_r,
Bill Wendlingf4caf692010-12-14 03:36:38 +0000733 "strh", "\t$Rt, $addr",
734 [(truncstorei16 tGPR:$Rt, t_addrmode_rrs2:$addr)]>;
Bill Wendling1fd374e2010-11-30 22:57:21 +0000735
736def tSTRHi : // A8.6.205
Bill Wendlingf4caf692010-12-14 03:36:38 +0000737 T1pILdStEncodeImm<0b1000, 0, (outs), (ins tGPR:$Rt, t_addrmode_is2:$addr),
Bill Wendling40062fb2010-12-01 01:38:08 +0000738 AddrModeT1_2, IIC_iStore_bh_r,
Bill Wendlingfb62d552010-12-03 23:44:24 +0000739 "strh", "\t$Rt, $addr",
Bill Wendlingf4caf692010-12-14 03:36:38 +0000740 [(truncstorei16 tGPR:$Rt, t_addrmode_is2:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000741
Jim Grosbachd967cd02010-12-07 21:50:47 +0000742def tSTRspi : T1pIs<(outs), (ins tGPR:$Rt, t_addrmode_sp:$addr), IIC_iStore_i,
Bill Wendlingf4caf692010-12-14 03:36:38 +0000743 "str", "\t$Rt, $addr",
744 [(store tGPR:$Rt, t_addrmode_sp:$addr)]>,
Jim Grosbachd967cd02010-12-07 21:50:47 +0000745 T1LdStSP<{0,?,?}> {
746 bits<3> Rt;
747 bits<8> addr;
748 let Inst{10-8} = Rt;
749 let Inst{7-0} = addr;
750}
Evan Cheng8e59ea92007-02-07 00:06:56 +0000751
Bill Wendling3f8c1102010-11-30 23:54:45 +0000752let mayStore = 1, neverHasSideEffects = 1 in
753// Special instruction for spill. It cannot clobber condition register when it's
754// expanded by eliminateCallFramePseudoInstr().
Jim Grosbachd967cd02010-12-07 21:50:47 +0000755// FIXME: Pseudo for tSTRspi
Evan Cheng0e55fd62010-09-30 01:08:25 +0000756def tSpill : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), IIC_iStore_i,
Johnny Chend68e1192009-12-15 17:24:14 +0000757 "str", "\t$src, $addr", []>,
758 T1LdStSP<{0,?,?}>;
Evan Chenga8e29892007-01-19 07:51:42 +0000759
760//===----------------------------------------------------------------------===//
761// Load / store multiple Instructions.
762//
763
Bill Wendling6c470b82010-11-13 09:09:38 +0000764multiclass thumb_ldst_mult<string asm, InstrItinClass itin,
765 InstrItinClass itin_upd, bits<6> T1Enc,
766 bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +0000767 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +0000768 T1I<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +0000769 itin, !strconcat(asm, "ia${p}\t$Rn, $regs"), []>,
Bill Wendling6179c312010-11-20 00:53:35 +0000770 T1Encoding<T1Enc> {
771 bits<3> Rn;
772 bits<8> regs;
773 let Inst{10-8} = Rn;
774 let Inst{7-0} = regs;
775 }
Bill Wendling73fe34a2010-11-16 01:16:36 +0000776 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +0000777 T1It<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Bill Wendling73fe34a2010-11-16 01:16:36 +0000778 itin_upd, !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []>,
Bill Wendling6179c312010-11-20 00:53:35 +0000779 T1Encoding<T1Enc> {
780 bits<3> Rn;
781 bits<8> regs;
782 let Inst{10-8} = Rn;
783 let Inst{7-0} = regs;
784 }
Bill Wendling6c470b82010-11-13 09:09:38 +0000785}
786
Bill Wendling73fe34a2010-11-16 01:16:36 +0000787// These require base address to be written back or one of the loaded regs.
Bill Wendlingddc918b2010-11-13 10:57:02 +0000788let neverHasSideEffects = 1 in {
789
790let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
791defm tLDM : thumb_ldst_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu,
792 {1,1,0,0,1,?}, 1>;
793
794let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
795defm tSTM : thumb_ldst_mult<"stm", IIC_iStore_m, IIC_iStore_mu,
796 {1,1,0,0,0,?}, 0>;
797
798} // neverHasSideEffects
Evan Cheng4b322e52009-08-11 21:11:32 +0000799
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000800let mayLoad = 1, Uses = [SP], Defs = [SP], hasExtraDefRegAllocReq = 1 in
Bill Wendling602890d2010-11-19 01:33:10 +0000801def tPOP : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000802 IIC_iPop,
Bill Wendling602890d2010-11-19 01:33:10 +0000803 "pop${p}\t$regs", []>,
804 T1Misc<{1,1,0,?,?,?,?}> {
805 bits<16> regs;
Bill Wendling602890d2010-11-19 01:33:10 +0000806 let Inst{8} = regs{15};
807 let Inst{7-0} = regs{7-0};
808}
Evan Cheng4b322e52009-08-11 21:11:32 +0000809
Evan Cheng0d92f5f2009-10-01 08:22:27 +0000810let mayStore = 1, Uses = [SP], Defs = [SP], hasExtraSrcRegAllocReq = 1 in
Bill Wendling6179c312010-11-20 00:53:35 +0000811def tPUSH : T1I<(outs), (ins pred:$p, reglist:$regs, variable_ops),
Evan Chenga0792de2010-10-06 06:27:31 +0000812 IIC_iStore_m,
Bill Wendling6179c312010-11-20 00:53:35 +0000813 "push${p}\t$regs", []>,
814 T1Misc<{0,1,0,?,?,?,?}> {
815 bits<16> regs;
816 let Inst{8} = regs{14};
817 let Inst{7-0} = regs{7-0};
818}
Evan Chenga8e29892007-01-19 07:51:42 +0000819
820//===----------------------------------------------------------------------===//
821// Arithmetic Instructions.
822//
823
Bill Wendling1d045ee2010-12-01 02:28:08 +0000824// Helper classes for encoding T1pI patterns:
825class T1pIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
826 string opc, string asm, list<dag> pattern>
827 : T1pI<oops, iops, itin, opc, asm, pattern>,
828 T1DataProcessing<opA> {
829 bits<3> Rm;
830 bits<3> Rn;
831 let Inst{5-3} = Rm;
832 let Inst{2-0} = Rn;
833}
834class T1pIMiscEncode<bits<7> opA, dag oops, dag iops, InstrItinClass itin,
835 string opc, string asm, list<dag> pattern>
836 : T1pI<oops, iops, itin, opc, asm, pattern>,
837 T1Misc<opA> {
838 bits<3> Rm;
839 bits<3> Rd;
840 let Inst{5-3} = Rm;
841 let Inst{2-0} = Rd;
842}
843
Bill Wendling76f4e102010-12-01 01:20:15 +0000844// Helper classes for encoding T1sI patterns:
845class T1sIDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
846 string opc, string asm, list<dag> pattern>
847 : T1sI<oops, iops, itin, opc, asm, pattern>,
848 T1DataProcessing<opA> {
849 bits<3> Rd;
850 bits<3> Rn;
851 let Inst{5-3} = Rn;
852 let Inst{2-0} = Rd;
853}
854class T1sIGenEncode<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
855 string opc, string asm, list<dag> pattern>
856 : T1sI<oops, iops, itin, opc, asm, pattern>,
857 T1General<opA> {
858 bits<3> Rm;
859 bits<3> Rn;
860 bits<3> Rd;
861 let Inst{8-6} = Rm;
862 let Inst{5-3} = Rn;
863 let Inst{2-0} = Rd;
864}
865class T1sIGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
866 string opc, string asm, list<dag> pattern>
867 : T1sI<oops, iops, itin, opc, asm, pattern>,
868 T1General<opA> {
869 bits<3> Rd;
870 bits<3> Rm;
871 let Inst{5-3} = Rm;
872 let Inst{2-0} = Rd;
873}
874
875// Helper classes for encoding T1sIt patterns:
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000876class T1sItDPEncode<bits<4> opA, dag oops, dag iops, InstrItinClass itin,
877 string opc, string asm, list<dag> pattern>
878 : T1sIt<oops, iops, itin, opc, asm, pattern>,
879 T1DataProcessing<opA> {
Bill Wendling3f8c1102010-11-30 23:54:45 +0000880 bits<3> Rdn;
881 bits<3> Rm;
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000882 let Inst{5-3} = Rm;
883 let Inst{2-0} = Rdn;
Bill Wendling95a6d172010-11-20 01:00:29 +0000884}
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000885class T1sItGenEncodeImm<bits<5> opA, dag oops, dag iops, InstrItinClass itin,
886 string opc, string asm, list<dag> pattern>
887 : T1sIt<oops, iops, itin, opc, asm, pattern>,
888 T1General<opA> {
889 bits<3> Rdn;
890 bits<8> imm8;
891 let Inst{10-8} = Rdn;
892 let Inst{7-0} = imm8;
893}
894
895// Add with carry register
896let isCommutable = 1, Uses = [CPSR] in
897def tADC : // A8.6.2
898 T1sItDPEncode<0b0101, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm), IIC_iALUr,
899 "adc", "\t$Rdn, $Rm",
900 [(set tGPR:$Rdn, (adde tGPR:$Rn, tGPR:$Rm))]>;
Evan Cheng53d7dba2007-01-27 00:07:15 +0000901
David Goodwinc9ee1182009-06-25 22:49:55 +0000902// Add immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000903def tADDi3 : // A8.6.4 T1
904 T1sIGenEncodeImm<0b01110, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm3), IIC_iALUi,
905 "add", "\t$Rd, $Rm, $imm3",
906 [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7:$imm3))]> {
Bill Wendling95a6d172010-11-20 01:00:29 +0000907 bits<3> imm3;
908 let Inst{8-6} = imm3;
Bill Wendling95a6d172010-11-20 01:00:29 +0000909}
Evan Chenga8e29892007-01-19 07:51:42 +0000910
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000911def tADDi8 : // A8.6.4 T2
912 T1sItGenEncodeImm<{1,1,0,?,?}, (outs tGPR:$Rdn), (ins tGPR:$Rn, i32imm:$imm8),
913 IIC_iALUi,
914 "add", "\t$Rdn, $imm8",
915 [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255:$imm8))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000916
David Goodwinc9ee1182009-06-25 22:49:55 +0000917// Add register
Evan Cheng446c4282009-07-11 06:43:01 +0000918let isCommutable = 1 in
Bill Wendling76f4e102010-12-01 01:20:15 +0000919def tADDrr : // A8.6.6 T1
920 T1sIGenEncode<0b01100, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm),
921 IIC_iALUr,
922 "add", "\t$Rd, $Rn, $Rm",
923 [(set tGPR:$Rd, (add tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000924
Evan Chengcd799b92009-06-12 20:46:18 +0000925let neverHasSideEffects = 1 in
Bill Wendling0b424dc2010-12-01 01:32:02 +0000926def tADDhirr : T1pIt<(outs GPR:$Rdn), (ins GPR:$Rn, GPR:$Rm), IIC_iALUr,
927 "add", "\t$Rdn, $Rm", []>,
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000928 T1Special<{0,0,?,?}> {
929 // A8.6.6 T2
Bill Wendling0b424dc2010-12-01 01:32:02 +0000930 bits<4> Rdn;
931 bits<4> Rm;
932 let Inst{7} = Rdn{3};
933 let Inst{6-3} = Rm;
934 let Inst{2-0} = Rdn{2-0};
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000935}
Evan Chenga8e29892007-01-19 07:51:42 +0000936
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000937// AND register
Evan Cheng446c4282009-07-11 06:43:01 +0000938let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000939def tAND : // A8.6.12
940 T1sItDPEncode<0b0000, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
941 IIC_iBITr,
942 "and", "\t$Rdn, $Rm",
943 [(set tGPR:$Rdn, (and tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000944
David Goodwinc9ee1182009-06-25 22:49:55 +0000945// ASR immediate
Bill Wendling76f4e102010-12-01 01:20:15 +0000946def tASRri : // A8.6.14
947 T1sIGenEncodeImm<{0,1,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5),
948 IIC_iMOVsi,
949 "asr", "\t$Rd, $Rm, $imm5",
950 [(set tGPR:$Rd, (sra tGPR:$Rm, (i32 imm:$imm5)))]> {
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000951 bits<5> imm5;
952 let Inst{10-6} = imm5;
Bill Wendlinga09cc2b2010-11-20 01:18:47 +0000953}
Evan Chenga8e29892007-01-19 07:51:42 +0000954
David Goodwinc9ee1182009-06-25 22:49:55 +0000955// ASR register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000956def tASRrr : // A8.6.15
957 T1sItDPEncode<0b0100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
958 IIC_iMOVsr,
959 "asr", "\t$Rdn, $Rm",
960 [(set tGPR:$Rdn, (sra tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000961
David Goodwinc9ee1182009-06-25 22:49:55 +0000962// BIC register
Bill Wendlinga5a42d92010-12-01 00:48:44 +0000963def tBIC : // A8.6.20
964 T1sItDPEncode<0b1110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
965 IIC_iBITr,
966 "bic", "\t$Rdn, $Rm",
967 [(set tGPR:$Rdn, (and tGPR:$Rn, (not tGPR:$Rm)))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000968
David Goodwinc9ee1182009-06-25 22:49:55 +0000969// CMN register
Gabor Greiff7d10f52010-09-14 22:00:50 +0000970let isCompare = 1, Defs = [CPSR] in {
Jim Grosbachd5d2bae2010-01-22 00:08:13 +0000971//FIXME: Disable CMN, as CCodes are backwards from compare expectations
972// Compare-to-zero still works out, just not the relationals
Bill Wendling0480e282010-12-01 02:36:55 +0000973//def tCMN : // A8.6.33
974// T1pIDPEncode<0b1011, (outs), (ins tGPR:$lhs, tGPR:$rhs),
975// IIC_iCMPr,
976// "cmn", "\t$lhs, $rhs",
977// [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>;
Bill Wendling1d045ee2010-12-01 02:28:08 +0000978
979def tCMNz : // A8.6.33
980 T1pIDPEncode<0b1011, (outs), (ins tGPR:$Rn, tGPR:$Rm),
981 IIC_iCMPr,
982 "cmn", "\t$Rn, $Rm",
983 [(ARMcmpZ tGPR:$Rn, (ineg tGPR:$Rm))]>;
984
985} // isCompare = 1, Defs = [CPSR]
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000986
David Goodwinc9ee1182009-06-25 22:49:55 +0000987// CMP immediate
Gabor Greiff7d10f52010-09-14 22:00:50 +0000988let isCompare = 1, Defs = [CPSR] in {
Bill Wendling5cc88a22010-11-20 22:52:33 +0000989def tCMPi8 : T1pI<(outs), (ins tGPR:$Rn, i32imm:$imm8), IIC_iCMPi,
990 "cmp", "\t$Rn, $imm8",
991 [(ARMcmp tGPR:$Rn, imm0_255:$imm8)]>,
992 T1General<{1,0,1,?,?}> {
993 // A8.6.35
994 bits<3> Rn;
995 bits<8> imm8;
996 let Inst{10-8} = Rn;
997 let Inst{7-0} = imm8;
998}
999
David Goodwinc9ee1182009-06-25 22:49:55 +00001000// CMP register
Bill Wendling1d045ee2010-12-01 02:28:08 +00001001def tCMPr : // A8.6.36 T1
1002 T1pIDPEncode<0b1010, (outs), (ins tGPR:$Rn, tGPR:$Rm),
1003 IIC_iCMPr,
1004 "cmp", "\t$Rn, $Rm",
1005 [(ARMcmp tGPR:$Rn, tGPR:$Rm)]>;
1006
Bill Wendling849f2e32010-11-29 00:18:15 +00001007def tCMPhir : T1pI<(outs), (ins GPR:$Rn, GPR:$Rm), IIC_iCMPr,
1008 "cmp", "\t$Rn, $Rm", []>,
1009 T1Special<{0,1,?,?}> {
1010 // A8.6.36 T2
1011 bits<4> Rm;
1012 bits<4> Rn;
1013 let Inst{7} = Rn{3};
1014 let Inst{6-3} = Rm;
1015 let Inst{2-0} = Rn{2-0};
1016}
Bill Wendling5cc88a22010-11-20 22:52:33 +00001017} // isCompare = 1, Defs = [CPSR]
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001018
Evan Chenga8e29892007-01-19 07:51:42 +00001019
David Goodwinc9ee1182009-06-25 22:49:55 +00001020// XOR register
Evan Cheng446c4282009-07-11 06:43:01 +00001021let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001022def tEOR : // A8.6.45
1023 T1sItDPEncode<0b0001, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1024 IIC_iBITr,
1025 "eor", "\t$Rdn, $Rm",
1026 [(set tGPR:$Rdn, (xor tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001027
David Goodwinc9ee1182009-06-25 22:49:55 +00001028// LSL immediate
Bill Wendling76f4e102010-12-01 01:20:15 +00001029def tLSLri : // A8.6.88
1030 T1sIGenEncodeImm<{0,0,0,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5),
1031 IIC_iMOVsi,
1032 "lsl", "\t$Rd, $Rm, $imm5",
1033 [(set tGPR:$Rd, (shl tGPR:$Rm, (i32 imm:$imm5)))]> {
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001034 bits<5> imm5;
1035 let Inst{10-6} = imm5;
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001036}
Evan Chenga8e29892007-01-19 07:51:42 +00001037
David Goodwinc9ee1182009-06-25 22:49:55 +00001038// LSL register
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001039def tLSLrr : // A8.6.89
1040 T1sItDPEncode<0b0010, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1041 IIC_iMOVsr,
1042 "lsl", "\t$Rdn, $Rm",
1043 [(set tGPR:$Rdn, (shl tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001044
David Goodwinc9ee1182009-06-25 22:49:55 +00001045// LSR immediate
Bill Wendling76f4e102010-12-01 01:20:15 +00001046def tLSRri : // A8.6.90
1047 T1sIGenEncodeImm<{0,0,1,?,?}, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm5),
1048 IIC_iMOVsi,
1049 "lsr", "\t$Rd, $Rm, $imm5",
1050 [(set tGPR:$Rd, (srl tGPR:$Rm, (i32 imm:$imm5)))]> {
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001051 bits<5> imm5;
1052 let Inst{10-6} = imm5;
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001053}
Evan Chenga8e29892007-01-19 07:51:42 +00001054
David Goodwinc9ee1182009-06-25 22:49:55 +00001055// LSR register
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001056def tLSRrr : // A8.6.91
1057 T1sItDPEncode<0b0011, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1058 IIC_iMOVsr,
1059 "lsr", "\t$Rdn, $Rm",
1060 [(set tGPR:$Rdn, (srl tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001061
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001062// Move register
Evan Chengc4af4632010-11-17 20:13:28 +00001063let isMoveImm = 1 in
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001064def tMOVi8 : T1sI<(outs tGPR:$Rd), (ins i32imm:$imm8), IIC_iMOVi,
1065 "mov", "\t$Rd, $imm8",
1066 [(set tGPR:$Rd, imm0_255:$imm8)]>,
1067 T1General<{1,0,0,?,?}> {
1068 // A8.6.96
1069 bits<3> Rd;
1070 bits<8> imm8;
1071 let Inst{10-8} = Rd;
1072 let Inst{7-0} = imm8;
1073}
Evan Chenga8e29892007-01-19 07:51:42 +00001074
1075// TODO: A7-73: MOV(2) - mov setting flag.
1076
Evan Chengcd799b92009-06-12 20:46:18 +00001077let neverHasSideEffects = 1 in {
Evan Cheng446c4282009-07-11 06:43:01 +00001078// FIXME: Make this predicable.
Bill Wendling534a5e42010-12-03 01:55:47 +00001079def tMOVr : T1I<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iMOVr,
1080 "mov\t$Rd, $Rm", []>,
1081 T1Special<0b1000> {
1082 // A8.6.97
1083 bits<4> Rd;
1084 bits<4> Rm;
Bill Wendling278b6e82010-12-03 02:02:58 +00001085 // Bits {7-6} are encoded by the T1Special value.
1086 let Inst{5-3} = Rm{2-0};
Bill Wendling534a5e42010-12-03 01:55:47 +00001087 let Inst{2-0} = Rd{2-0};
1088}
Evan Cheng446c4282009-07-11 06:43:01 +00001089let Defs = [CPSR] in
Bill Wendling534a5e42010-12-03 01:55:47 +00001090def tMOVSr : T1I<(outs tGPR:$Rd), (ins tGPR:$Rm), IIC_iMOVr,
1091 "movs\t$Rd, $Rm", []>, Encoding16 {
1092 // A8.6.97
1093 bits<3> Rd;
1094 bits<3> Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00001095 let Inst{15-6} = 0b0000000000;
Bill Wendling534a5e42010-12-03 01:55:47 +00001096 let Inst{5-3} = Rm;
1097 let Inst{2-0} = Rd;
Johnny Chend68e1192009-12-15 17:24:14 +00001098}
Evan Cheng446c4282009-07-11 06:43:01 +00001099
1100// FIXME: Make these predicable.
Bill Wendling534a5e42010-12-03 01:55:47 +00001101def tMOVgpr2tgpr : T1I<(outs tGPR:$Rd), (ins GPR:$Rm), IIC_iMOVr,
1102 "mov\t$Rd, $Rm", []>,
1103 T1Special<{1,0,0,?}> {
1104 // A8.6.97
1105 bits<4> Rd;
1106 bits<4> Rm;
Bill Wendling278b6e82010-12-03 02:02:58 +00001107 // Bit {7} is encoded by the T1Special value.
Bill Wendling534a5e42010-12-03 01:55:47 +00001108 let Inst{6-3} = Rm;
1109 let Inst{2-0} = Rd{2-0};
1110}
1111def tMOVtgpr2gpr : T1I<(outs GPR:$Rd), (ins tGPR:$Rm), IIC_iMOVr,
1112 "mov\t$Rd, $Rm", []>,
1113 T1Special<{1,0,?,0}> {
1114 // A8.6.97
1115 bits<4> Rd;
1116 bits<4> Rm;
Bill Wendling278b6e82010-12-03 02:02:58 +00001117 // Bit {6} is encoded by the T1Special value.
Bill Wendling534a5e42010-12-03 01:55:47 +00001118 let Inst{7} = Rd{3};
Bill Wendling278b6e82010-12-03 02:02:58 +00001119 let Inst{5-3} = Rm{2-0};
Bill Wendling534a5e42010-12-03 01:55:47 +00001120 let Inst{2-0} = Rd{2-0};
1121}
1122def tMOVgpr2gpr : T1I<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVr,
1123 "mov\t$Rd, $Rm", []>,
1124 T1Special<{1,0,?,?}> {
1125 // A8.6.97
1126 bits<4> Rd;
1127 bits<4> Rm;
1128 let Inst{7} = Rd{3};
1129 let Inst{6-3} = Rm;
1130 let Inst{2-0} = Rd{2-0};
1131}
Evan Chengcd799b92009-06-12 20:46:18 +00001132} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001133
Bill Wendling0480e282010-12-01 02:36:55 +00001134// Multiply register
Evan Cheng446c4282009-07-11 06:43:01 +00001135let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001136def tMUL : // A8.6.105 T1
1137 T1sItDPEncode<0b1101, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1138 IIC_iMUL32,
1139 "mul", "\t$Rdn, $Rm, $Rdn",
1140 [(set tGPR:$Rdn, (mul tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001141
Bill Wendling76f4e102010-12-01 01:20:15 +00001142// Move inverse register
1143def tMVN : // A8.6.107
1144 T1sIDPEncode<0b1111, (outs tGPR:$Rd), (ins tGPR:$Rn), IIC_iMVNr,
1145 "mvn", "\t$Rd, $Rn",
1146 [(set tGPR:$Rd, (not tGPR:$Rn))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001147
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001148// Bitwise or register
Evan Cheng446c4282009-07-11 06:43:01 +00001149let isCommutable = 1 in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001150def tORR : // A8.6.114
1151 T1sItDPEncode<0b1100, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1152 IIC_iBITr,
1153 "orr", "\t$Rdn, $Rm",
1154 [(set tGPR:$Rdn, (or tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001155
Bill Wendlingdcf0a472010-11-21 11:49:36 +00001156// Swaps
Bill Wendling1d045ee2010-12-01 02:28:08 +00001157def tREV : // A8.6.134
1158 T1pIMiscEncode<{1,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1159 IIC_iUNAr,
1160 "rev", "\t$Rd, $Rm",
1161 [(set tGPR:$Rd, (bswap tGPR:$Rm))]>,
1162 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001163
Bill Wendling1d045ee2010-12-01 02:28:08 +00001164def tREV16 : // A8.6.135
1165 T1pIMiscEncode<{1,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1166 IIC_iUNAr,
1167 "rev16", "\t$Rd, $Rm",
Bill Wendlingd19ac0c2010-11-29 00:42:50 +00001168 [(set tGPR:$Rd,
1169 (or (and (srl tGPR:$Rm, (i32 8)), 0xFF),
1170 (or (and (shl tGPR:$Rm, (i32 8)), 0xFF00),
1171 (or (and (srl tGPR:$Rm, (i32 8)), 0xFF0000),
1172 (and (shl tGPR:$Rm, (i32 8)), 0xFF000000)))))]>,
Bill Wendling1d045ee2010-12-01 02:28:08 +00001173 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001174
Bill Wendling1d045ee2010-12-01 02:28:08 +00001175def tREVSH : // A8.6.136
1176 T1pIMiscEncode<{1,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1177 IIC_iUNAr,
1178 "revsh", "\t$Rd, $Rm",
1179 [(set tGPR:$Rd,
1180 (sext_inreg
1181 (or (srl (and tGPR:$Rm, 0xFF00), (i32 8)),
1182 (shl tGPR:$Rm, (i32 8))), i16))]>,
1183 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng446c4282009-07-11 06:43:01 +00001184
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001185// Rotate right register
1186def tROR : // A8.6.139
1187 T1sItDPEncode<0b0111, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1188 IIC_iMOVsr,
1189 "ror", "\t$Rdn, $Rm",
1190 [(set tGPR:$Rdn, (rotr tGPR:$Rn, tGPR:$Rm))]>;
Evan Cheng446c4282009-07-11 06:43:01 +00001191
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001192// Negate register
Bill Wendling76f4e102010-12-01 01:20:15 +00001193def tRSB : // A8.6.141
1194 T1sIDPEncode<0b1001, (outs tGPR:$Rd), (ins tGPR:$Rn),
1195 IIC_iALUi,
1196 "rsb", "\t$Rd, $Rn, #0",
1197 [(set tGPR:$Rd, (ineg tGPR:$Rn))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001198
David Goodwinc9ee1182009-06-25 22:49:55 +00001199// Subtract with carry register
Evan Cheng446c4282009-07-11 06:43:01 +00001200let Uses = [CPSR] in
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001201def tSBC : // A8.6.151
1202 T1sItDPEncode<0b0110, (outs tGPR:$Rdn), (ins tGPR:$Rn, tGPR:$Rm),
1203 IIC_iALUr,
1204 "sbc", "\t$Rdn, $Rm",
1205 [(set tGPR:$Rdn, (sube tGPR:$Rn, tGPR:$Rm))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001206
David Goodwinc9ee1182009-06-25 22:49:55 +00001207// Subtract immediate
Bill Wendling76f4e102010-12-01 01:20:15 +00001208def tSUBi3 : // A8.6.210 T1
1209 T1sIGenEncodeImm<0b01111, (outs tGPR:$Rd), (ins tGPR:$Rm, i32imm:$imm3),
1210 IIC_iALUi,
1211 "sub", "\t$Rd, $Rm, $imm3",
1212 [(set tGPR:$Rd, (add tGPR:$Rm, imm0_7_neg:$imm3))]> {
Bill Wendling5cbbf682010-11-29 01:00:43 +00001213 bits<3> imm3;
Bill Wendling5cbbf682010-11-29 01:00:43 +00001214 let Inst{8-6} = imm3;
Bill Wendling5cbbf682010-11-29 01:00:43 +00001215}
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001216
Bill Wendlinga5a42d92010-12-01 00:48:44 +00001217def tSUBi8 : // A8.6.210 T2
1218 T1sItGenEncodeImm<{1,1,1,?,?}, (outs tGPR:$Rdn), (ins tGPR:$Rn, i32imm:$imm8),
1219 IIC_iALUi,
1220 "sub", "\t$Rdn, $imm8",
1221 [(set tGPR:$Rdn, (add tGPR:$Rn, imm8_255_neg:$imm8))]>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001222
Bill Wendling76f4e102010-12-01 01:20:15 +00001223// Subtract register
1224def tSUBrr : // A8.6.212
1225 T1sIGenEncode<0b01101, (outs tGPR:$Rd), (ins tGPR:$Rn, tGPR:$Rm),
1226 IIC_iALUr,
1227 "sub", "\t$Rd, $Rn, $Rm",
1228 [(set tGPR:$Rd, (sub tGPR:$Rn, tGPR:$Rm))]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001229
1230// TODO: A7-96: STMIA - store multiple.
Evan Chenga8e29892007-01-19 07:51:42 +00001231
Bill Wendling76f4e102010-12-01 01:20:15 +00001232// Sign-extend byte
Bill Wendling1d045ee2010-12-01 02:28:08 +00001233def tSXTB : // A8.6.222
1234 T1pIMiscEncode<{0,0,1,0,0,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1235 IIC_iUNAr,
1236 "sxtb", "\t$Rd, $Rm",
1237 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i8))]>,
1238 Requires<[IsThumb, IsThumb1Only, HasV6]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001239
Bill Wendling1d045ee2010-12-01 02:28:08 +00001240// Sign-extend short
1241def tSXTH : // A8.6.224
1242 T1pIMiscEncode<{0,0,1,0,0,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1243 IIC_iUNAr,
1244 "sxth", "\t$Rd, $Rm",
1245 [(set tGPR:$Rd, (sext_inreg tGPR:$Rm, i16))]>,
1246 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001247
Bill Wendling1d045ee2010-12-01 02:28:08 +00001248// Test
Gabor Greif007248b2010-09-14 20:47:43 +00001249let isCompare = 1, isCommutable = 1, Defs = [CPSR] in
Bill Wendling1d045ee2010-12-01 02:28:08 +00001250def tTST : // A8.6.230
1251 T1pIDPEncode<0b1000, (outs), (ins tGPR:$Rn, tGPR:$Rm), IIC_iTSTr,
1252 "tst", "\t$Rn, $Rm",
1253 [(ARMcmpZ (and_su tGPR:$Rn, tGPR:$Rm), 0)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001254
Bill Wendling1d045ee2010-12-01 02:28:08 +00001255// Zero-extend byte
1256def tUXTB : // A8.6.262
1257 T1pIMiscEncode<{0,0,1,0,1,1,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1258 IIC_iUNAr,
1259 "uxtb", "\t$Rd, $Rm",
1260 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFF))]>,
1261 Requires<[IsThumb, IsThumb1Only, HasV6]>;
David Goodwinc9ee1182009-06-25 22:49:55 +00001262
Bill Wendling1d045ee2010-12-01 02:28:08 +00001263// Zero-extend short
1264def tUXTH : // A8.6.264
1265 T1pIMiscEncode<{0,0,1,0,1,0,?}, (outs tGPR:$Rd), (ins tGPR:$Rm),
1266 IIC_iUNAr,
1267 "uxth", "\t$Rd, $Rm",
1268 [(set tGPR:$Rd, (and tGPR:$Rm, 0xFFFF))]>,
1269 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001270
Jim Grosbach80dc1162010-02-16 21:23:02 +00001271// Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC operation.
Dan Gohman533297b2009-10-29 18:10:34 +00001272// Expanded after instruction selection into a branch sequence.
1273let usesCustomInserter = 1 in // Expanded after instruction selection.
Evan Cheng007ea272009-08-12 05:17:19 +00001274 def tMOVCCr_pseudo :
Evan Chengc9721652009-08-12 02:03:03 +00001275 PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, pred:$cc),
Jim Grosbach99594eb2010-11-18 01:38:26 +00001276 NoItinerary,
Evan Chengc9721652009-08-12 02:03:03 +00001277 [/*(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, imm:$cc))*/]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001278
Evan Cheng007ea272009-08-12 05:17:19 +00001279
1280// 16-bit movcc in IT blocks for Thumb2.
Owen Andersonf523e472010-09-23 23:45:25 +00001281let neverHasSideEffects = 1 in {
Bill Wendling0b424dc2010-12-01 01:32:02 +00001282def tMOVCCr : T1pIt<(outs GPR:$Rdn), (ins GPR:$Rn, GPR:$Rm), IIC_iCMOVr,
1283 "mov", "\t$Rdn, $Rm", []>,
Bill Wendling9b0e92c2010-11-29 22:37:46 +00001284 T1Special<{1,0,?,?}> {
Bill Wendling0b424dc2010-12-01 01:32:02 +00001285 bits<4> Rdn;
1286 bits<4> Rm;
1287 let Inst{7} = Rdn{3};
1288 let Inst{6-3} = Rm;
1289 let Inst{2-0} = Rdn{2-0};
Bill Wendling9b0e92c2010-11-29 22:37:46 +00001290}
Evan Cheng007ea272009-08-12 05:17:19 +00001291
Evan Chengc4af4632010-11-17 20:13:28 +00001292let isMoveImm = 1 in
Bill Wendling0b424dc2010-12-01 01:32:02 +00001293def tMOVCCi : T1pIt<(outs tGPR:$Rdn), (ins tGPR:$Rn, i32imm:$Rm), IIC_iCMOVi,
1294 "mov", "\t$Rdn, $Rm", []>,
Bill Wendling9b0e92c2010-11-29 22:37:46 +00001295 T1General<{1,0,0,?,?}> {
Bill Wendling0b424dc2010-12-01 01:32:02 +00001296 bits<3> Rdn;
1297 bits<8> Rm;
1298 let Inst{10-8} = Rdn;
1299 let Inst{7-0} = Rm;
Bill Wendling9b0e92c2010-11-29 22:37:46 +00001300}
1301
Owen Andersonf523e472010-09-23 23:45:25 +00001302} // neverHasSideEffects
Evan Cheng007ea272009-08-12 05:17:19 +00001303
Evan Chenga8e29892007-01-19 07:51:42 +00001304// tLEApcrel - Load a pc-relative address into a register without offending the
1305// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001306let neverHasSideEffects = 1, isReMaterializable = 1 in
Bill Wendling67077412010-11-30 00:18:30 +00001307def tLEApcrel : T1I<(outs tGPR:$Rd), (ins i32imm:$label, pred:$p), IIC_iALUi,
1308 "adr${p}\t$Rd, #$label", []>,
1309 T1Encoding<{1,0,1,0,0,?}> {
1310 // A6.2 & A8.6.10
1311 bits<3> Rd;
1312 let Inst{10-8} = Rd;
1313 // FIXME: Add label encoding/fixup
1314}
Evan Chenga8e29892007-01-19 07:51:42 +00001315
Bill Wendling67077412010-11-30 00:18:30 +00001316def tLEApcrelJT : T1I<(outs tGPR:$Rd),
Bob Wilson4f38b382009-08-21 21:58:55 +00001317 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Bill Wendling67077412010-11-30 00:18:30 +00001318 IIC_iALUi, "adr${p}\t$Rd, #${label}_${id}", []>,
1319 T1Encoding<{1,0,1,0,0,?}> {
1320 // A6.2 & A8.6.10
1321 bits<3> Rd;
1322 let Inst{10-8} = Rd;
1323 // FIXME: Add label encoding/fixup
1324}
Evan Chengd85ac4d2007-01-27 02:29:45 +00001325
Evan Chenga8e29892007-01-19 07:51:42 +00001326//===----------------------------------------------------------------------===//
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001327// TLS Instructions
1328//
1329
1330// __aeabi_read_tp preserves the registers r1-r3.
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001331let isCall = 1, Defs = [R0, LR], Uses = [SP] in
1332def tTPsoft : TIx2<0b11110, 0b11, 1, (outs), (ins), IIC_Br,
1333 "bl\t__aeabi_read_tp",
1334 [(set R0, ARMthread_pointer)]> {
1335 // Encoding is 0xf7fffffe.
1336 let Inst = 0xf7fffffe;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001337}
1338
Bill Wendling0480e282010-12-01 02:36:55 +00001339//===----------------------------------------------------------------------===//
Jim Grosbachd1228742009-12-01 18:10:36 +00001340// SJLJ Exception handling intrinsics
Bill Wendling0480e282010-12-01 02:36:55 +00001341//
1342
1343// eh_sjlj_setjmp() is an instruction sequence to store the return address and
1344// save #0 in R0 for the non-longjmp case. Since by its nature we may be coming
1345// from some other function to get here, and we're using the stack frame for the
1346// containing function to save/restore registers, we can't keep anything live in
1347// regs across the eh_sjlj_setjmp(), else it will almost certainly have been
1348// tromped upon when we get here from a longjmp(). We force everthing out of
1349// registers except for our own input by listing the relevant registers in
1350// Defs. By doing so, we also cause the prologue/epilogue code to actively
1351// preserve all of the callee-saved resgisters, which is exactly what we want.
1352// $val is a scratch register for our use.
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001353let Defs = [ R0, R1, R2, R3, R4, R5, R6, R7, R12 ],
1354 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1 in
1355def tInt_eh_sjlj_setjmp : ThumbXI<(outs),(ins tGPR:$src, tGPR:$val),
1356 AddrModeNone, SizeSpecial, NoItinerary, "","",
1357 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +00001358
1359// FIXME: Non-Darwin version(s)
Chris Lattnera4a3a5e2010-10-31 19:15:18 +00001360let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, isCodeGenOnly = 1,
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001361 Defs = [ R7, LR, SP ] in
Jim Grosbach5eb19512010-05-22 01:06:18 +00001362def tInt_eh_sjlj_longjmp : XI<(outs), (ins GPR:$src, GPR:$scratch),
Bill Wendling0e45a5a2010-11-30 00:50:22 +00001363 AddrModeNone, SizeSpecial, IndexModeNone,
1364 Pseudo, NoItinerary, "", "",
1365 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
1366 Requires<[IsThumb, IsDarwin]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +00001367
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001368//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00001369// Non-Instruction Patterns
1370//
1371
Jim Grosbach97a884d2010-12-07 20:41:06 +00001372// Comparisons
1373def : T1Pat<(ARMcmpZ tGPR:$Rn, imm0_255:$imm8),
1374 (tCMPi8 tGPR:$Rn, imm0_255:$imm8)>;
1375def : T1Pat<(ARMcmpZ tGPR:$Rn, tGPR:$Rm),
1376 (tCMPr tGPR:$Rn, tGPR:$Rm)>;
1377
Evan Cheng892837a2009-07-10 02:09:04 +00001378// Add with carry
David Goodwinc9d138f2009-07-27 19:59:26 +00001379def : T1Pat<(addc tGPR:$lhs, imm0_7:$rhs),
1380 (tADDi3 tGPR:$lhs, imm0_7:$rhs)>;
1381def : T1Pat<(addc tGPR:$lhs, imm8_255:$rhs),
Evan Cheng89d177f2009-08-20 17:01:04 +00001382 (tADDi8 tGPR:$lhs, imm8_255:$rhs)>;
David Goodwinc9d138f2009-07-27 19:59:26 +00001383def : T1Pat<(addc tGPR:$lhs, tGPR:$rhs),
1384 (tADDrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +00001385
1386// Subtract with carry
David Goodwinc9d138f2009-07-27 19:59:26 +00001387def : T1Pat<(addc tGPR:$lhs, imm0_7_neg:$rhs),
1388 (tSUBi3 tGPR:$lhs, imm0_7_neg:$rhs)>;
1389def : T1Pat<(addc tGPR:$lhs, imm8_255_neg:$rhs),
1390 (tSUBi8 tGPR:$lhs, imm8_255_neg:$rhs)>;
1391def : T1Pat<(subc tGPR:$lhs, tGPR:$rhs),
1392 (tSUBrr tGPR:$lhs, tGPR:$rhs)>;
Evan Cheng892837a2009-07-10 02:09:04 +00001393
Evan Chenga8e29892007-01-19 07:51:42 +00001394// ConstantPool, GlobalAddress
David Goodwinc9d138f2009-07-27 19:59:26 +00001395def : T1Pat<(ARMWrapper tglobaladdr :$dst), (tLEApcrel tglobaladdr :$dst)>;
1396def : T1Pat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>;
Evan Chenga8e29892007-01-19 07:51:42 +00001397
Evan Chengd85ac4d2007-01-27 02:29:45 +00001398// JumpTable
David Goodwinc9d138f2009-07-27 19:59:26 +00001399def : T1Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
1400 (tLEApcrelJT tjumptable:$dst, imm:$id)>;
Evan Chengd85ac4d2007-01-27 02:29:45 +00001401
Evan Chenga8e29892007-01-19 07:51:42 +00001402// Direct calls
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001403def : T1Pat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001404 Requires<[IsThumb, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001405def : T1Pat<(ARMtcall texternalsym:$func), (tBLr9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001406 Requires<[IsThumb, IsDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001407
1408def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001409 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001410def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi_r9 texternalsym:$func)>,
Evan Chengb6207242009-08-01 00:16:10 +00001411 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001412
1413// Indirect calls to ARM routines
Evan Chengb6207242009-08-01 00:16:10 +00001414def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr GPR:$dst)>,
1415 Requires<[IsThumb, HasV5T, IsNotDarwin]>;
1416def : Tv5Pat<(ARMcall GPR:$dst), (tBLXr_r9 GPR:$dst)>,
1417 Requires<[IsThumb, HasV5T, IsDarwin]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001418
1419// zextload i1 -> zextload i8
Bill Wendlingf4caf692010-12-14 03:36:38 +00001420def : T1Pat<(zextloadi1 t_addrmode_rrs1:$addr),
1421 (tLDRBr t_addrmode_rrs1:$addr)>;
1422def : T1Pat<(zextloadi1 t_addrmode_is1:$addr),
1423 (tLDRBi t_addrmode_is1:$addr)>;
Jim Grosbach0ede14f2009-03-27 23:06:27 +00001424
Evan Chengb60c02e2007-01-26 19:13:16 +00001425// extload -> zextload
Bill Wendlingf4caf692010-12-14 03:36:38 +00001426def : T1Pat<(extloadi1 t_addrmode_rrs1:$addr), (tLDRBr t_addrmode_rrs1:$addr)>;
1427def : T1Pat<(extloadi1 t_addrmode_is1:$addr), (tLDRBi t_addrmode_is1:$addr)>;
1428def : T1Pat<(extloadi8 t_addrmode_rrs1:$addr), (tLDRBr t_addrmode_rrs1:$addr)>;
1429def : T1Pat<(extloadi8 t_addrmode_is1:$addr), (tLDRBi t_addrmode_is1:$addr)>;
1430def : T1Pat<(extloadi16 t_addrmode_rrs2:$addr), (tLDRHr t_addrmode_rrs2:$addr)>;
1431def : T1Pat<(extloadi16 t_addrmode_is2:$addr), (tLDRHi t_addrmode_is2:$addr)>;
Evan Chengb60c02e2007-01-26 19:13:16 +00001432
Evan Cheng0e87e232009-08-28 00:31:43 +00001433// If it's impossible to use [r,r] address mode for sextload, select to
Evan Cheng2f297df2009-07-11 07:08:13 +00001434// ldr{b|h} + sxt{b|h} instead.
Bill Wendlingf4caf692010-12-14 03:36:38 +00001435def : T1Pat<(sextloadi8 t_addrmode_rrs1:$addr),
1436 (tSXTB (tLDRBr t_addrmode_rrs1:$addr))>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001437 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Bill Wendlingf4caf692010-12-14 03:36:38 +00001438def : T1Pat<(sextloadi16 t_addrmode_rrs2:$addr),
1439 (tSXTH (tLDRHr t_addrmode_rrs2:$addr))>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001440 Requires<[IsThumb, IsThumb1Only, HasV6]>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001441
Bill Wendlingf4caf692010-12-14 03:36:38 +00001442def : T1Pat<(sextloadi8 t_addrmode_rrs1:$addr),
1443 (tASRri (tLSLri (tLDRBr t_addrmode_rrs1:$addr), 24), 24)>;
1444def : T1Pat<(sextloadi16 t_addrmode_rrs1:$addr),
1445 (tASRri (tLSLri (tLDRHr t_addrmode_rrs1:$addr), 16), 16)>;
Evan Cheng2f297df2009-07-11 07:08:13 +00001446
Evan Chenga8e29892007-01-19 07:51:42 +00001447// Large immediate handling.
1448
1449// Two piece imms.
Evan Cheng9cb9e672009-06-27 02:26:13 +00001450def : T1Pat<(i32 thumb_immshifted:$src),
1451 (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)),
1452 (thumb_immshifted_shamt imm:$src))>;
Evan Chenga8e29892007-01-19 07:51:42 +00001453
Evan Cheng9cb9e672009-06-27 02:26:13 +00001454def : T1Pat<(i32 imm0_255_comp:$src),
1455 (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>;
Evan Chengb9803a82009-11-06 23:52:48 +00001456
1457// Pseudo instruction that combines ldr from constpool and add pc. This should
1458// be expanded into two instructions late to allow if-conversion and
1459// scheduling.
1460let isReMaterializable = 1 in
1461def tLDRpci_pic : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Bill Wendling0480e282010-12-01 02:36:55 +00001462 NoItinerary,
Evan Chengb9803a82009-11-06 23:52:48 +00001463 [(set GPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
1464 imm:$cp))]>,
Jim Grosbach6797f892010-11-01 17:08:58 +00001465 Requires<[IsThumb, IsThumb1Only]>;