blob: f729854853471a3c3bdec9184dba5ffdb25a784c [file] [log] [blame]
Scott Michel8efdca42007-12-04 22:23:35 +00001//
Scott Michel0d5eae02009-03-17 01:15:45 +00002//===-- SPUISelLowering.cpp - Cell SPU DAG Lowering Implementation --------===//
Scott Michel8efdca42007-12-04 22:23:35 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Scott Michel8efdca42007-12-04 22:23:35 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the SPUTargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "SPURegisterNames.h"
15#include "SPUISelLowering.h"
16#include "SPUTargetMachine.h"
Scott Michelbc5fbc12008-04-30 00:30:08 +000017#include "SPUFrameInfo.h"
Dan Gohmand80404c2010-04-17 14:41:14 +000018#include "SPUMachineFunction.h"
Chris Lattnerc4c40a92009-07-28 03:13:23 +000019#include "llvm/Constants.h"
20#include "llvm/Function.h"
21#include "llvm/Intrinsics.h"
pingbak2f387e82009-01-26 03:31:40 +000022#include "llvm/CallingConv.h"
Scott Michel8efdca42007-12-04 22:23:35 +000023#include "llvm/CodeGen/CallingConvLower.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineFunction.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner1b989192007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Scott Michel8efdca42007-12-04 22:23:35 +000028#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov84d365c2010-02-15 22:37:53 +000029#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattnerc4c40a92009-07-28 03:13:23 +000030#include "llvm/Target/TargetOptions.h"
31#include "llvm/ADT/VectorExtras.h"
Scott Michel8efdca42007-12-04 22:23:35 +000032#include "llvm/Support/Debug.h"
Edwin Török4d9756a2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
Scott Michel8efdca42007-12-04 22:23:35 +000034#include "llvm/Support/MathExtras.h"
Edwin Török4d9756a2009-07-08 20:53:28 +000035#include "llvm/Support/raw_ostream.h"
Scott Michel8efdca42007-12-04 22:23:35 +000036#include <map>
37
38using namespace llvm;
39
40// Used in getTargetNodeName() below
41namespace {
42 std::map<unsigned, const char *> node_names;
43
Owen Andersonac9de032009-08-10 22:56:29 +000044 //! EVT mapping to useful data for Cell SPU
Scott Michel8efdca42007-12-04 22:23:35 +000045 struct valtype_map_s {
Duncan Sandscd672982009-09-06 12:16:26 +000046 EVT valtype;
47 int prefslot_byte;
Scott Michel8efdca42007-12-04 22:23:35 +000048 };
Scott Michel4ec722e2008-07-16 17:17:29 +000049
Scott Michel8efdca42007-12-04 22:23:35 +000050 const valtype_map_s valtype_map[] = {
Owen Anderson36e3a6e2009-08-11 20:47:22 +000051 { MVT::i1, 3 },
52 { MVT::i8, 3 },
53 { MVT::i16, 2 },
54 { MVT::i32, 0 },
55 { MVT::f32, 0 },
56 { MVT::i64, 0 },
57 { MVT::f64, 0 },
58 { MVT::i128, 0 }
Scott Michel8efdca42007-12-04 22:23:35 +000059 };
60
61 const size_t n_valtype_map = sizeof(valtype_map) / sizeof(valtype_map[0]);
62
Owen Andersonac9de032009-08-10 22:56:29 +000063 const valtype_map_s *getValueTypeMapEntry(EVT VT) {
Scott Michel8efdca42007-12-04 22:23:35 +000064 const valtype_map_s *retval = 0;
65
66 for (size_t i = 0; i < n_valtype_map; ++i) {
67 if (valtype_map[i].valtype == VT) {
Scott Michel5a6f17b2008-01-30 02:55:46 +000068 retval = valtype_map + i;
69 break;
Scott Michel8efdca42007-12-04 22:23:35 +000070 }
71 }
72
73#ifndef NDEBUG
74 if (retval == 0) {
Benjamin Kramerb8f832d2010-04-08 10:44:28 +000075 report_fatal_error("getValueTypeMapEntry returns NULL for " +
76 Twine(VT.getEVTString()));
Scott Michel8efdca42007-12-04 22:23:35 +000077 }
78#endif
79
80 return retval;
81 }
Scott Michel750b93f2009-01-15 04:41:47 +000082
pingbak2f387e82009-01-26 03:31:40 +000083 //! Expand a library call into an actual call DAG node
84 /*!
85 \note
86 This code is taken from SelectionDAGLegalize, since it is not exposed as
87 part of the LLVM SelectionDAG API.
88 */
89
90 SDValue
91 ExpandLibCall(RTLIB::Libcall LC, SDValue Op, SelectionDAG &DAG,
Dan Gohmandbb121b2010-04-17 15:26:15 +000092 bool isSigned, SDValue &Hi, const SPUTargetLowering &TLI) {
pingbak2f387e82009-01-26 03:31:40 +000093 // The input chain to this libcall is the entry node of the function.
94 // Legalizing the call will automatically add the previous call to the
95 // dependence.
96 SDValue InChain = DAG.getEntryNode();
97
98 TargetLowering::ArgListTy Args;
99 TargetLowering::ArgListEntry Entry;
100 for (unsigned i = 0, e = Op.getNumOperands(); i != e; ++i) {
Owen Andersonac9de032009-08-10 22:56:29 +0000101 EVT ArgVT = Op.getOperand(i).getValueType();
Owen Anderson77f4eb52009-08-12 00:36:31 +0000102 const Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
pingbak2f387e82009-01-26 03:31:40 +0000103 Entry.Node = Op.getOperand(i);
104 Entry.Ty = ArgTy;
105 Entry.isSExt = isSigned;
106 Entry.isZExt = !isSigned;
107 Args.push_back(Entry);
108 }
109 SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC),
110 TLI.getPointerTy());
111
112 // Splice the libcall in wherever FindInputOutputChains tells us to.
Owen Anderson77f4eb52009-08-12 00:36:31 +0000113 const Type *RetTy =
114 Op.getNode()->getValueType(0).getTypeForEVT(*DAG.getContext());
pingbak2f387e82009-01-26 03:31:40 +0000115 std::pair<SDValue, SDValue> CallInfo =
116 TLI.LowerCallTo(InChain, RetTy, isSigned, !isSigned, false, false,
Anton Korobeynikovcdab71f2009-08-14 20:10:52 +0000117 0, TLI.getLibcallCallingConv(LC), false,
Dan Gohman9178de12009-08-05 01:29:28 +0000118 /*isReturnValueUsed=*/true,
Bill Wendling1ca34452010-03-02 01:55:18 +0000119 Callee, Args, DAG, Op.getDebugLoc());
pingbak2f387e82009-01-26 03:31:40 +0000120
121 return CallInfo.first;
122 }
Scott Michel8efdca42007-12-04 22:23:35 +0000123}
124
125SPUTargetLowering::SPUTargetLowering(SPUTargetMachine &TM)
Chris Lattnerc4c40a92009-07-28 03:13:23 +0000126 : TargetLowering(TM, new TargetLoweringObjectFileELF()),
127 SPUTM(TM) {
Scott Michel8efdca42007-12-04 22:23:35 +0000128 // Fold away setcc operations if possible.
129 setPow2DivIsCheap();
130
131 // Use _setjmp/_longjmp instead of setjmp/longjmp.
132 setUseUnderscoreSetJmp(true);
133 setUseUnderscoreLongJmp(true);
Scott Michel4ec722e2008-07-16 17:17:29 +0000134
Scott Michel8c67fa42009-01-21 04:58:48 +0000135 // Set RTLIB libcall names as used by SPU:
136 setLibcallName(RTLIB::DIV_F64, "__fast_divdf3");
137
Scott Michel8efdca42007-12-04 22:23:35 +0000138 // Set up the SPU's register classes:
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000139 addRegisterClass(MVT::i8, SPU::R8CRegisterClass);
140 addRegisterClass(MVT::i16, SPU::R16CRegisterClass);
141 addRegisterClass(MVT::i32, SPU::R32CRegisterClass);
142 addRegisterClass(MVT::i64, SPU::R64CRegisterClass);
143 addRegisterClass(MVT::f32, SPU::R32FPRegisterClass);
144 addRegisterClass(MVT::f64, SPU::R64FPRegisterClass);
145 addRegisterClass(MVT::i128, SPU::GPRCRegisterClass);
Scott Michel4ec722e2008-07-16 17:17:29 +0000146
Scott Michel8efdca42007-12-04 22:23:35 +0000147 // SPU has no sign or zero extended loads for i1, i8, i16:
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000148 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
149 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
150 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
Scott Michel8efdca42007-12-04 22:23:35 +0000151
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000152 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
153 setLoadExtAction(ISD::EXTLOAD, MVT::f64, Expand);
Scott Michelec8c82e2008-12-02 19:53:53 +0000154
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000155 setTruncStoreAction(MVT::i128, MVT::i64, Expand);
156 setTruncStoreAction(MVT::i128, MVT::i32, Expand);
157 setTruncStoreAction(MVT::i128, MVT::i16, Expand);
158 setTruncStoreAction(MVT::i128, MVT::i8, Expand);
Eli Friedman9880b6b2009-07-17 06:36:24 +0000159
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000160 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman9880b6b2009-07-17 06:36:24 +0000161
Scott Michel8efdca42007-12-04 22:23:35 +0000162 // SPU constant load actions are custom lowered:
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000163 setOperationAction(ISD::ConstantFP, MVT::f32, Legal);
164 setOperationAction(ISD::ConstantFP, MVT::f64, Custom);
Scott Michel8efdca42007-12-04 22:23:35 +0000165
166 // SPU's loads and stores have to be custom lowered:
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000167 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::i128;
Scott Michel8efdca42007-12-04 22:23:35 +0000168 ++sctype) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000169 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands92c43912008-06-06 12:08:01 +0000170
Scott Michel06eabde2008-12-27 04:51:36 +0000171 setOperationAction(ISD::LOAD, VT, Custom);
172 setOperationAction(ISD::STORE, VT, Custom);
173 setLoadExtAction(ISD::EXTLOAD, VT, Custom);
174 setLoadExtAction(ISD::ZEXTLOAD, VT, Custom);
175 setLoadExtAction(ISD::SEXTLOAD, VT, Custom);
176
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000177 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::i8; --stype) {
178 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michel06eabde2008-12-27 04:51:36 +0000179 setTruncStoreAction(VT, StoreVT, Expand);
180 }
Scott Michel8efdca42007-12-04 22:23:35 +0000181 }
182
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000183 for (unsigned sctype = (unsigned) MVT::f32; sctype < (unsigned) MVT::f64;
Scott Michel06eabde2008-12-27 04:51:36 +0000184 ++sctype) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000185 MVT::SimpleValueType VT = (MVT::SimpleValueType) sctype;
Scott Michel06eabde2008-12-27 04:51:36 +0000186
187 setOperationAction(ISD::LOAD, VT, Custom);
188 setOperationAction(ISD::STORE, VT, Custom);
189
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000190 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::f32; --stype) {
191 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michel06eabde2008-12-27 04:51:36 +0000192 setTruncStoreAction(VT, StoreVT, Expand);
193 }
194 }
195
Scott Michel8efdca42007-12-04 22:23:35 +0000196 // Expand the jumptable branches
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000197 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
198 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
Scott Michel56a125e2008-11-22 23:50:42 +0000199
200 // Custom lower SELECT_CC for most cases, but expand by default
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000201 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
202 setOperationAction(ISD::SELECT_CC, MVT::i8, Custom);
203 setOperationAction(ISD::SELECT_CC, MVT::i16, Custom);
204 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
205 setOperationAction(ISD::SELECT_CC, MVT::i64, Custom);
Scott Michel8efdca42007-12-04 22:23:35 +0000206
207 // SPU has no intrinsics for these particular operations:
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000208 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Andrew Lenharth0531ec52008-02-16 14:46:26 +0000209
Eli Friedman9880b6b2009-07-17 06:36:24 +0000210 // SPU has no division/remainder instructions
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000211 setOperationAction(ISD::SREM, MVT::i8, Expand);
212 setOperationAction(ISD::UREM, MVT::i8, Expand);
213 setOperationAction(ISD::SDIV, MVT::i8, Expand);
214 setOperationAction(ISD::UDIV, MVT::i8, Expand);
215 setOperationAction(ISD::SDIVREM, MVT::i8, Expand);
216 setOperationAction(ISD::UDIVREM, MVT::i8, Expand);
217 setOperationAction(ISD::SREM, MVT::i16, Expand);
218 setOperationAction(ISD::UREM, MVT::i16, Expand);
219 setOperationAction(ISD::SDIV, MVT::i16, Expand);
220 setOperationAction(ISD::UDIV, MVT::i16, Expand);
221 setOperationAction(ISD::SDIVREM, MVT::i16, Expand);
222 setOperationAction(ISD::UDIVREM, MVT::i16, Expand);
223 setOperationAction(ISD::SREM, MVT::i32, Expand);
224 setOperationAction(ISD::UREM, MVT::i32, Expand);
225 setOperationAction(ISD::SDIV, MVT::i32, Expand);
226 setOperationAction(ISD::UDIV, MVT::i32, Expand);
227 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
228 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
229 setOperationAction(ISD::SREM, MVT::i64, Expand);
230 setOperationAction(ISD::UREM, MVT::i64, Expand);
231 setOperationAction(ISD::SDIV, MVT::i64, Expand);
232 setOperationAction(ISD::UDIV, MVT::i64, Expand);
233 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
234 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
235 setOperationAction(ISD::SREM, MVT::i128, Expand);
236 setOperationAction(ISD::UREM, MVT::i128, Expand);
237 setOperationAction(ISD::SDIV, MVT::i128, Expand);
238 setOperationAction(ISD::UDIV, MVT::i128, Expand);
239 setOperationAction(ISD::SDIVREM, MVT::i128, Expand);
240 setOperationAction(ISD::UDIVREM, MVT::i128, Expand);
Scott Michel4ec722e2008-07-16 17:17:29 +0000241
Scott Michel8efdca42007-12-04 22:23:35 +0000242 // We don't support sin/cos/sqrt/fmod
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000243 setOperationAction(ISD::FSIN , MVT::f64, Expand);
244 setOperationAction(ISD::FCOS , MVT::f64, Expand);
245 setOperationAction(ISD::FREM , MVT::f64, Expand);
246 setOperationAction(ISD::FSIN , MVT::f32, Expand);
247 setOperationAction(ISD::FCOS , MVT::f32, Expand);
248 setOperationAction(ISD::FREM , MVT::f32, Expand);
Scott Michel4ec722e2008-07-16 17:17:29 +0000249
pingbak2f387e82009-01-26 03:31:40 +0000250 // Expand fsqrt to the appropriate libcall (NOTE: should use h/w fsqrt
251 // for f32!)
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000252 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
253 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michel4ec722e2008-07-16 17:17:29 +0000254
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000255 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
256 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michel8efdca42007-12-04 22:23:35 +0000257
258 // SPU can do rotate right and left, so legalize it... but customize for i8
259 // because instructions don't exist.
Bill Wendling965299c2008-08-31 02:59:23 +0000260
261 // FIXME: Change from "expand" to appropriate type once ROTR is supported in
262 // .td files.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000263 setOperationAction(ISD::ROTR, MVT::i32, Expand /*Legal*/);
264 setOperationAction(ISD::ROTR, MVT::i16, Expand /*Legal*/);
265 setOperationAction(ISD::ROTR, MVT::i8, Expand /*Custom*/);
Bill Wendling965299c2008-08-31 02:59:23 +0000266
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000267 setOperationAction(ISD::ROTL, MVT::i32, Legal);
268 setOperationAction(ISD::ROTL, MVT::i16, Legal);
269 setOperationAction(ISD::ROTL, MVT::i8, Custom);
Scott Michelabb8ca12008-11-20 16:36:33 +0000270
Scott Michel8efdca42007-12-04 22:23:35 +0000271 // SPU has no native version of shift left/right for i8
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000272 setOperationAction(ISD::SHL, MVT::i8, Custom);
273 setOperationAction(ISD::SRL, MVT::i8, Custom);
274 setOperationAction(ISD::SRA, MVT::i8, Custom);
Scott Michel33d73eb2008-11-21 02:56:16 +0000275
Scott Michel4d07fb72008-12-30 23:28:25 +0000276 // Make these operations legal and handle them during instruction selection:
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000277 setOperationAction(ISD::SHL, MVT::i64, Legal);
278 setOperationAction(ISD::SRL, MVT::i64, Legal);
279 setOperationAction(ISD::SRA, MVT::i64, Legal);
Scott Michel8efdca42007-12-04 22:23:35 +0000280
Scott Michel4ec722e2008-07-16 17:17:29 +0000281 // Custom lower i8, i32 and i64 multiplications
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000282 setOperationAction(ISD::MUL, MVT::i8, Custom);
283 setOperationAction(ISD::MUL, MVT::i32, Legal);
284 setOperationAction(ISD::MUL, MVT::i64, Legal);
Scott Michel33d73eb2008-11-21 02:56:16 +0000285
Eli Friedman35be0012009-06-16 06:40:59 +0000286 // Expand double-width multiplication
287 // FIXME: It would probably be reasonable to support some of these operations
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000288 setOperationAction(ISD::UMUL_LOHI, MVT::i8, Expand);
289 setOperationAction(ISD::SMUL_LOHI, MVT::i8, Expand);
290 setOperationAction(ISD::MULHU, MVT::i8, Expand);
291 setOperationAction(ISD::MULHS, MVT::i8, Expand);
292 setOperationAction(ISD::UMUL_LOHI, MVT::i16, Expand);
293 setOperationAction(ISD::SMUL_LOHI, MVT::i16, Expand);
294 setOperationAction(ISD::MULHU, MVT::i16, Expand);
295 setOperationAction(ISD::MULHS, MVT::i16, Expand);
296 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
297 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
298 setOperationAction(ISD::MULHU, MVT::i32, Expand);
299 setOperationAction(ISD::MULHS, MVT::i32, Expand);
300 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
301 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
302 setOperationAction(ISD::MULHU, MVT::i64, Expand);
303 setOperationAction(ISD::MULHS, MVT::i64, Expand);
Eli Friedman35be0012009-06-16 06:40:59 +0000304
Scott Michel67224b22008-06-02 22:18:03 +0000305 // Need to custom handle (some) common i8, i64 math ops
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000306 setOperationAction(ISD::ADD, MVT::i8, Custom);
307 setOperationAction(ISD::ADD, MVT::i64, Legal);
308 setOperationAction(ISD::SUB, MVT::i8, Custom);
309 setOperationAction(ISD::SUB, MVT::i64, Legal);
Scott Michel4ec722e2008-07-16 17:17:29 +0000310
Scott Michel8efdca42007-12-04 22:23:35 +0000311 // SPU does not have BSWAP. It does have i32 support CTLZ.
312 // CTPOP has to be custom lowered.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000313 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
314 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
Scott Michel8efdca42007-12-04 22:23:35 +0000315
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000316 setOperationAction(ISD::CTPOP, MVT::i8, Custom);
317 setOperationAction(ISD::CTPOP, MVT::i16, Custom);
318 setOperationAction(ISD::CTPOP, MVT::i32, Custom);
319 setOperationAction(ISD::CTPOP, MVT::i64, Custom);
320 setOperationAction(ISD::CTPOP, MVT::i128, Expand);
Scott Michel8efdca42007-12-04 22:23:35 +0000321
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000322 setOperationAction(ISD::CTTZ , MVT::i8, Expand);
323 setOperationAction(ISD::CTTZ , MVT::i16, Expand);
324 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
325 setOperationAction(ISD::CTTZ , MVT::i64, Expand);
326 setOperationAction(ISD::CTTZ , MVT::i128, Expand);
Scott Michel8efdca42007-12-04 22:23:35 +0000327
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000328 setOperationAction(ISD::CTLZ , MVT::i8, Promote);
329 setOperationAction(ISD::CTLZ , MVT::i16, Promote);
330 setOperationAction(ISD::CTLZ , MVT::i32, Legal);
331 setOperationAction(ISD::CTLZ , MVT::i64, Expand);
332 setOperationAction(ISD::CTLZ , MVT::i128, Expand);
Scott Michel4ec722e2008-07-16 17:17:29 +0000333
Scott Michel67224b22008-06-02 22:18:03 +0000334 // SPU has a version of select that implements (a&~c)|(b&c), just like
Scott Michel978b96f2008-03-10 23:49:09 +0000335 // select ought to work:
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000336 setOperationAction(ISD::SELECT, MVT::i8, Legal);
337 setOperationAction(ISD::SELECT, MVT::i16, Legal);
338 setOperationAction(ISD::SELECT, MVT::i32, Legal);
339 setOperationAction(ISD::SELECT, MVT::i64, Legal);
Scott Michel8efdca42007-12-04 22:23:35 +0000340
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000341 setOperationAction(ISD::SETCC, MVT::i8, Legal);
342 setOperationAction(ISD::SETCC, MVT::i16, Legal);
343 setOperationAction(ISD::SETCC, MVT::i32, Legal);
344 setOperationAction(ISD::SETCC, MVT::i64, Legal);
345 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Scott Michel6baba072008-03-05 23:02:02 +0000346
Scott Michel06eabde2008-12-27 04:51:36 +0000347 // Custom lower i128 -> i64 truncates
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000348 setOperationAction(ISD::TRUNCATE, MVT::i64, Custom);
Scott Michelec8c82e2008-12-02 19:53:53 +0000349
Scott Michel58d95372009-08-25 22:37:34 +0000350 // Custom lower i32/i64 -> i128 sign extend
Scott Michel36173e22009-08-24 22:28:53 +0000351 setOperationAction(ISD::SIGN_EXTEND, MVT::i128, Custom);
352
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000353 setOperationAction(ISD::FP_TO_SINT, MVT::i8, Promote);
354 setOperationAction(ISD::FP_TO_UINT, MVT::i8, Promote);
355 setOperationAction(ISD::FP_TO_SINT, MVT::i16, Promote);
356 setOperationAction(ISD::FP_TO_UINT, MVT::i16, Promote);
pingbak2f387e82009-01-26 03:31:40 +0000357 // SPU has a legal FP -> signed INT instruction for f32, but for f64, need
358 // to expand to a libcall, hence the custom lowering:
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000359 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
360 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
361 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Expand);
362 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
363 setOperationAction(ISD::FP_TO_SINT, MVT::i128, Expand);
364 setOperationAction(ISD::FP_TO_UINT, MVT::i128, Expand);
Scott Michel8efdca42007-12-04 22:23:35 +0000365
366 // FDIV on SPU requires custom lowering
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000367 setOperationAction(ISD::FDIV, MVT::f64, Expand); // to libcall
Scott Michel8efdca42007-12-04 22:23:35 +0000368
Scott Michelc899a122009-01-26 22:33:37 +0000369 // SPU has [U|S]INT_TO_FP for f32->i32, but not for f64->i32, f64->i64:
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000370 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
371 setOperationAction(ISD::SINT_TO_FP, MVT::i16, Promote);
372 setOperationAction(ISD::SINT_TO_FP, MVT::i8, Promote);
373 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
374 setOperationAction(ISD::UINT_TO_FP, MVT::i16, Promote);
375 setOperationAction(ISD::UINT_TO_FP, MVT::i8, Promote);
376 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
377 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
Scott Michel8efdca42007-12-04 22:23:35 +0000378
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000379 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Legal);
380 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Legal);
381 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Legal);
382 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Legal);
Scott Michel8efdca42007-12-04 22:23:35 +0000383
384 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000385 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Scott Michel4ec722e2008-07-16 17:17:29 +0000386
Scott Michel4ec722e2008-07-16 17:17:29 +0000387 // We want to legalize GlobalAddress and ConstantPool nodes into the
Scott Michel8efdca42007-12-04 22:23:35 +0000388 // appropriate instructions to materialize the address.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000389 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::f128;
Scott Michelf9f42e62008-01-29 02:16:57 +0000390 ++sctype) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000391 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands92c43912008-06-06 12:08:01 +0000392
Scott Michelae5cbf52008-12-29 03:23:36 +0000393 setOperationAction(ISD::GlobalAddress, VT, Custom);
394 setOperationAction(ISD::ConstantPool, VT, Custom);
395 setOperationAction(ISD::JumpTable, VT, Custom);
Scott Michelf9f42e62008-01-29 02:16:57 +0000396 }
Scott Michel8efdca42007-12-04 22:23:35 +0000397
Scott Michel8efdca42007-12-04 22:23:35 +0000398 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000399 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michel4ec722e2008-07-16 17:17:29 +0000400
Scott Michel8efdca42007-12-04 22:23:35 +0000401 // Use the default implementation.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000402 setOperationAction(ISD::VAARG , MVT::Other, Expand);
403 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
404 setOperationAction(ISD::VAEND , MVT::Other, Expand);
405 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
406 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
407 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
408 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Expand);
Scott Michel8efdca42007-12-04 22:23:35 +0000409
410 // Cell SPU has instructions for converting between i64 and fp.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000411 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
412 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Scott Michel4ec722e2008-07-16 17:17:29 +0000413
Scott Michel8efdca42007-12-04 22:23:35 +0000414 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000415 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
Scott Michel8efdca42007-12-04 22:23:35 +0000416
417 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000418 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Scott Michel8efdca42007-12-04 22:23:35 +0000419
420 // First set operation action for all vector types to expand. Then we
421 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000422 addRegisterClass(MVT::v16i8, SPU::VECREGRegisterClass);
423 addRegisterClass(MVT::v8i16, SPU::VECREGRegisterClass);
424 addRegisterClass(MVT::v4i32, SPU::VECREGRegisterClass);
425 addRegisterClass(MVT::v2i64, SPU::VECREGRegisterClass);
426 addRegisterClass(MVT::v4f32, SPU::VECREGRegisterClass);
427 addRegisterClass(MVT::v2f64, SPU::VECREGRegisterClass);
Scott Michel8efdca42007-12-04 22:23:35 +0000428
Scott Michel70741542009-01-06 23:10:38 +0000429 // "Odd size" vector classes that we're willing to support:
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000430 addRegisterClass(MVT::v2i32, SPU::VECREGRegisterClass);
Scott Michel70741542009-01-06 23:10:38 +0000431
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000432 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
433 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
434 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Scott Michel8efdca42007-12-04 22:23:35 +0000435
Duncan Sands92c43912008-06-06 12:08:01 +0000436 // add/sub are legal for all supported vector VT's.
pingbak2f387e82009-01-26 03:31:40 +0000437 setOperationAction(ISD::ADD, VT, Legal);
438 setOperationAction(ISD::SUB, VT, Legal);
Duncan Sands92c43912008-06-06 12:08:01 +0000439 // mul has to be custom lowered.
pingbak2f387e82009-01-26 03:31:40 +0000440 setOperationAction(ISD::MUL, VT, Legal);
Duncan Sands92c43912008-06-06 12:08:01 +0000441
pingbak2f387e82009-01-26 03:31:40 +0000442 setOperationAction(ISD::AND, VT, Legal);
443 setOperationAction(ISD::OR, VT, Legal);
444 setOperationAction(ISD::XOR, VT, Legal);
445 setOperationAction(ISD::LOAD, VT, Legal);
446 setOperationAction(ISD::SELECT, VT, Legal);
447 setOperationAction(ISD::STORE, VT, Legal);
Scott Michel4ec722e2008-07-16 17:17:29 +0000448
Scott Michel8efdca42007-12-04 22:23:35 +0000449 // These operations need to be expanded:
pingbak2f387e82009-01-26 03:31:40 +0000450 setOperationAction(ISD::SDIV, VT, Expand);
451 setOperationAction(ISD::SREM, VT, Expand);
452 setOperationAction(ISD::UDIV, VT, Expand);
453 setOperationAction(ISD::UREM, VT, Expand);
Scott Michel8efdca42007-12-04 22:23:35 +0000454
455 // Custom lower build_vector, constant pool spills, insert and
456 // extract vector elements:
Duncan Sands92c43912008-06-06 12:08:01 +0000457 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
458 setOperationAction(ISD::ConstantPool, VT, Custom);
459 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Custom);
460 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
461 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
462 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
Scott Michel8efdca42007-12-04 22:23:35 +0000463 }
464
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000465 setOperationAction(ISD::AND, MVT::v16i8, Custom);
466 setOperationAction(ISD::OR, MVT::v16i8, Custom);
467 setOperationAction(ISD::XOR, MVT::v16i8, Custom);
468 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
Scott Micheldbac4cf2008-01-11 02:53:15 +0000469
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000470 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Scott Michelae5cbf52008-12-29 03:23:36 +0000471
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000472 setShiftAmountType(MVT::i32);
Scott Michel06eabde2008-12-27 04:51:36 +0000473 setBooleanContents(ZeroOrNegativeOneBooleanContent);
Scott Michel4ec722e2008-07-16 17:17:29 +0000474
Scott Michel8efdca42007-12-04 22:23:35 +0000475 setStackPointerRegisterToSaveRestore(SPU::R1);
Scott Michel4ec722e2008-07-16 17:17:29 +0000476
Scott Michel8efdca42007-12-04 22:23:35 +0000477 // We have target-specific dag combine patterns for the following nodes:
Scott Michelf9f42e62008-01-29 02:16:57 +0000478 setTargetDAGCombine(ISD::ADD);
Scott Michel97872d32008-02-23 18:41:37 +0000479 setTargetDAGCombine(ISD::ZERO_EXTEND);
480 setTargetDAGCombine(ISD::SIGN_EXTEND);
481 setTargetDAGCombine(ISD::ANY_EXTEND);
Scott Michel4ec722e2008-07-16 17:17:29 +0000482
Scott Michel8efdca42007-12-04 22:23:35 +0000483 computeRegisterProperties();
Scott Michel56a125e2008-11-22 23:50:42 +0000484
Scott Michel2c261072008-12-09 03:37:19 +0000485 // Set pre-RA register scheduler default to BURR, which produces slightly
486 // better code than the default (could also be TDRR, but TargetLowering.h
487 // needs a mod to support that model):
Evan Chenga9d350e2010-05-19 20:19:50 +0000488 setSchedulingPreference(Sched::RegPressure);
Scott Michel8efdca42007-12-04 22:23:35 +0000489}
490
491const char *
492SPUTargetLowering::getTargetNodeName(unsigned Opcode) const
493{
494 if (node_names.empty()) {
495 node_names[(unsigned) SPUISD::RET_FLAG] = "SPUISD::RET_FLAG";
496 node_names[(unsigned) SPUISD::Hi] = "SPUISD::Hi";
497 node_names[(unsigned) SPUISD::Lo] = "SPUISD::Lo";
498 node_names[(unsigned) SPUISD::PCRelAddr] = "SPUISD::PCRelAddr";
Scott Micheldbac4cf2008-01-11 02:53:15 +0000499 node_names[(unsigned) SPUISD::AFormAddr] = "SPUISD::AFormAddr";
Scott Michelf9f42e62008-01-29 02:16:57 +0000500 node_names[(unsigned) SPUISD::IndirectAddr] = "SPUISD::IndirectAddr";
Scott Michel8efdca42007-12-04 22:23:35 +0000501 node_names[(unsigned) SPUISD::LDRESULT] = "SPUISD::LDRESULT";
502 node_names[(unsigned) SPUISD::CALL] = "SPUISD::CALL";
503 node_names[(unsigned) SPUISD::SHUFB] = "SPUISD::SHUFB";
Scott Michel56a125e2008-11-22 23:50:42 +0000504 node_names[(unsigned) SPUISD::SHUFFLE_MASK] = "SPUISD::SHUFFLE_MASK";
Scott Michel8efdca42007-12-04 22:23:35 +0000505 node_names[(unsigned) SPUISD::CNTB] = "SPUISD::CNTB";
Scott Michelae5cbf52008-12-29 03:23:36 +0000506 node_names[(unsigned) SPUISD::PREFSLOT2VEC] = "SPUISD::PREFSLOT2VEC";
Scott Michelc630c412008-11-24 17:11:17 +0000507 node_names[(unsigned) SPUISD::VEC2PREFSLOT] = "SPUISD::VEC2PREFSLOT";
Scott Michel97872d32008-02-23 18:41:37 +0000508 node_names[(unsigned) SPUISD::SHLQUAD_L_BITS] = "SPUISD::SHLQUAD_L_BITS";
509 node_names[(unsigned) SPUISD::SHLQUAD_L_BYTES] = "SPUISD::SHLQUAD_L_BYTES";
Scott Michel8efdca42007-12-04 22:23:35 +0000510 node_names[(unsigned) SPUISD::VEC_ROTL] = "SPUISD::VEC_ROTL";
511 node_names[(unsigned) SPUISD::VEC_ROTR] = "SPUISD::VEC_ROTR";
Scott Michel8c67fa42009-01-21 04:58:48 +0000512 node_names[(unsigned) SPUISD::ROTBYTES_LEFT] = "SPUISD::ROTBYTES_LEFT";
513 node_names[(unsigned) SPUISD::ROTBYTES_LEFT_BITS] =
514 "SPUISD::ROTBYTES_LEFT_BITS";
Scott Michel67224b22008-06-02 22:18:03 +0000515 node_names[(unsigned) SPUISD::SELECT_MASK] = "SPUISD::SELECT_MASK";
Scott Michel8efdca42007-12-04 22:23:35 +0000516 node_names[(unsigned) SPUISD::SELB] = "SPUISD::SELB";
Scott Michel750b93f2009-01-15 04:41:47 +0000517 node_names[(unsigned) SPUISD::ADD64_MARKER] = "SPUISD::ADD64_MARKER";
518 node_names[(unsigned) SPUISD::SUB64_MARKER] = "SPUISD::SUB64_MARKER";
519 node_names[(unsigned) SPUISD::MUL64_MARKER] = "SPUISD::MUL64_MARKER";
Scott Michel8efdca42007-12-04 22:23:35 +0000520 }
521
522 std::map<unsigned, const char *>::iterator i = node_names.find(Opcode);
523
524 return ((i != node_names.end()) ? i->second : 0);
525}
526
Bill Wendling045f2632009-07-01 18:50:55 +0000527/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling25a8ae32009-06-30 22:38:32 +0000528unsigned SPUTargetLowering::getFunctionAlignment(const Function *) const {
529 return 3;
530}
531
Scott Michel06eabde2008-12-27 04:51:36 +0000532//===----------------------------------------------------------------------===//
533// Return the Cell SPU's SETCC result type
534//===----------------------------------------------------------------------===//
535
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000536MVT::SimpleValueType SPUTargetLowering::getSetCCResultType(EVT VT) const {
Scott Michel06eabde2008-12-27 04:51:36 +0000537 // i16 and i32 are valid SETCC result types
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000538 return ((VT == MVT::i8 || VT == MVT::i16 || VT == MVT::i32) ?
539 VT.getSimpleVT().SimpleTy :
540 MVT::i32);
Scott Michel53ab7792008-03-10 16:58:52 +0000541}
542
Scott Michel8efdca42007-12-04 22:23:35 +0000543//===----------------------------------------------------------------------===//
544// Calling convention code:
545//===----------------------------------------------------------------------===//
546
547#include "SPUGenCallingConv.inc"
548
549//===----------------------------------------------------------------------===//
550// LowerOperation implementation
551//===----------------------------------------------------------------------===//
552
553/// Custom lower loads for CellSPU
554/*!
555 All CellSPU loads and stores are aligned to 16-byte boundaries, so for elements
556 within a 16-byte block, we have to rotate to extract the requested element.
Scott Michel6ccefab2008-12-04 03:02:42 +0000557
558 For extending loads, we also want to ensure that the following sequence is
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000559 emitted, e.g. for MVT::f32 extending load to MVT::f64:
Scott Michel6ccefab2008-12-04 03:02:42 +0000560
561\verbatim
Scott Michelae5cbf52008-12-29 03:23:36 +0000562%1 v16i8,ch = load
Scott Michel6ccefab2008-12-04 03:02:42 +0000563%2 v16i8,ch = rotate %1
Scott Michelae5cbf52008-12-29 03:23:36 +0000564%3 v4f8, ch = bitconvert %2
Scott Michel6ccefab2008-12-04 03:02:42 +0000565%4 f32 = vec2perfslot %3
566%5 f64 = fp_extend %4
567\endverbatim
568*/
Dan Gohman8181bd12008-07-27 21:46:04 +0000569static SDValue
570LowerLOAD(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel8efdca42007-12-04 22:23:35 +0000571 LoadSDNode *LN = cast<LoadSDNode>(Op);
Dan Gohman8181bd12008-07-27 21:46:04 +0000572 SDValue the_chain = LN->getChain();
Owen Andersonac9de032009-08-10 22:56:29 +0000573 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
574 EVT InVT = LN->getMemoryVT();
575 EVT OutVT = Op.getValueType();
Scott Michel8efdca42007-12-04 22:23:35 +0000576 ISD::LoadExtType ExtType = LN->getExtensionType();
577 unsigned alignment = LN->getAlignment();
Scott Michel06eabde2008-12-27 04:51:36 +0000578 const valtype_map_s *vtm = getValueTypeMapEntry(InVT);
Dale Johannesenea996922009-02-04 20:06:27 +0000579 DebugLoc dl = Op.getDebugLoc();
Scott Michel8efdca42007-12-04 22:23:35 +0000580
Scott Michel8efdca42007-12-04 22:23:35 +0000581 switch (LN->getAddressingMode()) {
582 case ISD::UNINDEXED: {
Scott Michel06eabde2008-12-27 04:51:36 +0000583 SDValue result;
584 SDValue basePtr = LN->getBasePtr();
585 SDValue rotate;
Scott Michel8efdca42007-12-04 22:23:35 +0000586
Scott Michel06eabde2008-12-27 04:51:36 +0000587 if (alignment == 16) {
588 ConstantSDNode *CN;
Scott Micheldbac4cf2008-01-11 02:53:15 +0000589
Scott Michel06eabde2008-12-27 04:51:36 +0000590 // Special cases for a known aligned load to simplify the base pointer
591 // and the rotation amount:
592 if (basePtr.getOpcode() == ISD::ADD
593 && (CN = dyn_cast<ConstantSDNode > (basePtr.getOperand(1))) != 0) {
594 // Known offset into basePtr
595 int64_t offset = CN->getSExtValue();
596 int64_t rotamt = int64_t((offset & 0xf) - vtm->prefslot_byte);
Scott Micheldbac4cf2008-01-11 02:53:15 +0000597
Scott Michel06eabde2008-12-27 04:51:36 +0000598 if (rotamt < 0)
599 rotamt += 16;
600
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000601 rotate = DAG.getConstant(rotamt, MVT::i16);
Scott Michel06eabde2008-12-27 04:51:36 +0000602
603 // Simplify the base pointer for this case:
604 basePtr = basePtr.getOperand(0);
605 if ((offset & ~0xf) > 0) {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000606 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel06eabde2008-12-27 04:51:36 +0000607 basePtr,
608 DAG.getConstant((offset & ~0xf), PtrVT));
609 }
610 } else if ((basePtr.getOpcode() == SPUISD::AFormAddr)
611 || (basePtr.getOpcode() == SPUISD::IndirectAddr
612 && basePtr.getOperand(0).getOpcode() == SPUISD::Hi
613 && basePtr.getOperand(1).getOpcode() == SPUISD::Lo)) {
614 // Plain aligned a-form address: rotate into preferred slot
615 // Same for (SPUindirect (SPUhi ...), (SPUlo ...))
616 int64_t rotamt = -vtm->prefslot_byte;
617 if (rotamt < 0)
618 rotamt += 16;
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000619 rotate = DAG.getConstant(rotamt, MVT::i16);
Scott Micheldbac4cf2008-01-11 02:53:15 +0000620 } else {
Scott Michel06eabde2008-12-27 04:51:36 +0000621 // Offset the rotate amount by the basePtr and the preferred slot
622 // byte offset
623 int64_t rotamt = -vtm->prefslot_byte;
624 if (rotamt < 0)
625 rotamt += 16;
Dale Johannesenea996922009-02-04 20:06:27 +0000626 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michel06eabde2008-12-27 04:51:36 +0000627 basePtr,
Scott Michel5a6f17b2008-01-30 02:55:46 +0000628 DAG.getConstant(rotamt, PtrVT));
Scott Micheldbac4cf2008-01-11 02:53:15 +0000629 }
Scott Michel06eabde2008-12-27 04:51:36 +0000630 } else {
631 // Unaligned load: must be more pessimistic about addressing modes:
632 if (basePtr.getOpcode() == ISD::ADD) {
633 MachineFunction &MF = DAG.getMachineFunction();
634 MachineRegisterInfo &RegInfo = MF.getRegInfo();
635 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
636 SDValue Flag;
Scott Micheldbac4cf2008-01-11 02:53:15 +0000637
Scott Michel06eabde2008-12-27 04:51:36 +0000638 SDValue Op0 = basePtr.getOperand(0);
639 SDValue Op1 = basePtr.getOperand(1);
640
641 if (isa<ConstantSDNode>(Op1)) {
642 // Convert the (add <ptr>, <const>) to an indirect address contained
643 // in a register. Note that this is done because we need to avoid
644 // creating a 0(reg) d-form address due to the SPU's block loads.
Dale Johannesen175fdef2009-02-06 21:50:26 +0000645 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Dale Johannesenea996922009-02-04 20:06:27 +0000646 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
647 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
Scott Michel06eabde2008-12-27 04:51:36 +0000648 } else {
649 // Convert the (add <arg1>, <arg2>) to an indirect address, which
650 // will likely be lowered as a reg(reg) x-form address.
Dale Johannesen175fdef2009-02-06 21:50:26 +0000651 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Scott Michel06eabde2008-12-27 04:51:36 +0000652 }
653 } else {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000654 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel06eabde2008-12-27 04:51:36 +0000655 basePtr,
656 DAG.getConstant(0, PtrVT));
657 }
658
659 // Offset the rotate amount by the basePtr and the preferred slot
660 // byte offset
Dale Johannesenea996922009-02-04 20:06:27 +0000661 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michel06eabde2008-12-27 04:51:36 +0000662 basePtr,
663 DAG.getConstant(-vtm->prefslot_byte, PtrVT));
Scott Michel8efdca42007-12-04 22:23:35 +0000664 }
Scott Micheldbac4cf2008-01-11 02:53:15 +0000665
Scott Michel06eabde2008-12-27 04:51:36 +0000666 // Re-emit as a v16i8 vector load
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000667 result = DAG.getLoad(MVT::v16i8, dl, the_chain, basePtr,
Scott Michel06eabde2008-12-27 04:51:36 +0000668 LN->getSrcValue(), LN->getSrcValueOffset(),
David Greeneeb54d342010-02-15 16:55:58 +0000669 LN->isVolatile(), LN->isNonTemporal(), 16);
Scott Michel06eabde2008-12-27 04:51:36 +0000670
671 // Update the chain
672 the_chain = result.getValue(1);
673
674 // Rotate into the preferred slot:
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000675 result = DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, MVT::v16i8,
Scott Michel06eabde2008-12-27 04:51:36 +0000676 result.getValue(0), rotate);
677
Scott Michel6ccefab2008-12-04 03:02:42 +0000678 // Convert the loaded v16i8 vector to the appropriate vector type
679 // specified by the operand:
Owen Anderson77f4eb52009-08-12 00:36:31 +0000680 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
681 InVT, (128 / InVT.getSizeInBits()));
Dale Johannesenea996922009-02-04 20:06:27 +0000682 result = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, InVT,
683 DAG.getNode(ISD::BIT_CONVERT, dl, vecVT, result));
Scott Michel4ec722e2008-07-16 17:17:29 +0000684
Scott Michel6ccefab2008-12-04 03:02:42 +0000685 // Handle extending loads by extending the scalar result:
686 if (ExtType == ISD::SEXTLOAD) {
Dale Johannesenea996922009-02-04 20:06:27 +0000687 result = DAG.getNode(ISD::SIGN_EXTEND, dl, OutVT, result);
Scott Michel6ccefab2008-12-04 03:02:42 +0000688 } else if (ExtType == ISD::ZEXTLOAD) {
Dale Johannesenea996922009-02-04 20:06:27 +0000689 result = DAG.getNode(ISD::ZERO_EXTEND, dl, OutVT, result);
Scott Michel6ccefab2008-12-04 03:02:42 +0000690 } else if (ExtType == ISD::EXTLOAD) {
691 unsigned NewOpc = ISD::ANY_EXTEND;
Scott Micheldbac4cf2008-01-11 02:53:15 +0000692
Scott Michel6ccefab2008-12-04 03:02:42 +0000693 if (OutVT.isFloatingPoint())
pingbakb8913342009-01-26 03:37:41 +0000694 NewOpc = ISD::FP_EXTEND;
Scott Micheldbac4cf2008-01-11 02:53:15 +0000695
Dale Johannesenea996922009-02-04 20:06:27 +0000696 result = DAG.getNode(NewOpc, dl, OutVT, result);
Scott Micheldbac4cf2008-01-11 02:53:15 +0000697 }
698
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000699 SDVTList retvts = DAG.getVTList(OutVT, MVT::Other);
Dan Gohman8181bd12008-07-27 21:46:04 +0000700 SDValue retops[2] = {
Scott Michel394e26d2008-01-17 20:38:41 +0000701 result,
Scott Michel5a6f17b2008-01-30 02:55:46 +0000702 the_chain
Scott Michel394e26d2008-01-17 20:38:41 +0000703 };
Scott Micheldbac4cf2008-01-11 02:53:15 +0000704
Dale Johannesenea996922009-02-04 20:06:27 +0000705 result = DAG.getNode(SPUISD::LDRESULT, dl, retvts,
Scott Michel394e26d2008-01-17 20:38:41 +0000706 retops, sizeof(retops) / sizeof(retops[0]));
Scott Micheldbac4cf2008-01-11 02:53:15 +0000707 return result;
Scott Michel8efdca42007-12-04 22:23:35 +0000708 }
709 case ISD::PRE_INC:
710 case ISD::PRE_DEC:
711 case ISD::POST_INC:
712 case ISD::POST_DEC:
713 case ISD::LAST_INDEXED_MODE:
Edwin Török4d9756a2009-07-08 20:53:28 +0000714 {
Benjamin Kramerb8f832d2010-04-08 10:44:28 +0000715 report_fatal_error("LowerLOAD: Got a LoadSDNode with an addr mode other "
716 "than UNINDEXED\n" +
717 Twine((unsigned)LN->getAddressingMode()));
Edwin Török4d9756a2009-07-08 20:53:28 +0000718 /*NOTREACHED*/
719 }
Scott Michel8efdca42007-12-04 22:23:35 +0000720 }
721
Dan Gohman8181bd12008-07-27 21:46:04 +0000722 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +0000723}
724
725/// Custom lower stores for CellSPU
726/*!
727 All CellSPU stores are aligned to 16-byte boundaries, so for elements
728 within a 16-byte block, we have to generate a shuffle to insert the
729 requested element into its place, then store the resulting block.
730 */
Dan Gohman8181bd12008-07-27 21:46:04 +0000731static SDValue
732LowerSTORE(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel8efdca42007-12-04 22:23:35 +0000733 StoreSDNode *SN = cast<StoreSDNode>(Op);
Dan Gohman8181bd12008-07-27 21:46:04 +0000734 SDValue Value = SN->getValue();
Owen Andersonac9de032009-08-10 22:56:29 +0000735 EVT VT = Value.getValueType();
736 EVT StVT = (!SN->isTruncatingStore() ? VT : SN->getMemoryVT());
737 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dale Johannesenea996922009-02-04 20:06:27 +0000738 DebugLoc dl = Op.getDebugLoc();
Scott Micheldbac4cf2008-01-11 02:53:15 +0000739 unsigned alignment = SN->getAlignment();
Scott Michel8efdca42007-12-04 22:23:35 +0000740
741 switch (SN->getAddressingMode()) {
742 case ISD::UNINDEXED: {
Scott Michel33d73eb2008-11-21 02:56:16 +0000743 // The vector type we really want to load from the 16-byte chunk.
Owen Anderson77f4eb52009-08-12 00:36:31 +0000744 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
Bill Wendling377c3832009-12-28 02:04:53 +0000745 VT, (128 / VT.getSizeInBits()));
Scott Michel8efdca42007-12-04 22:23:35 +0000746
Scott Michel06eabde2008-12-27 04:51:36 +0000747 SDValue alignLoadVec;
748 SDValue basePtr = SN->getBasePtr();
749 SDValue the_chain = SN->getChain();
750 SDValue insertEltOffs;
Scott Michel8efdca42007-12-04 22:23:35 +0000751
Scott Michel06eabde2008-12-27 04:51:36 +0000752 if (alignment == 16) {
753 ConstantSDNode *CN;
754
755 // Special cases for a known aligned load to simplify the base pointer
756 // and insertion byte:
757 if (basePtr.getOpcode() == ISD::ADD
758 && (CN = dyn_cast<ConstantSDNode>(basePtr.getOperand(1))) != 0) {
759 // Known offset into basePtr
760 int64_t offset = CN->getSExtValue();
761
762 // Simplify the base pointer for this case:
763 basePtr = basePtr.getOperand(0);
Dale Johannesen175fdef2009-02-06 21:50:26 +0000764 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel06eabde2008-12-27 04:51:36 +0000765 basePtr,
766 DAG.getConstant((offset & 0xf), PtrVT));
767
768 if ((offset & ~0xf) > 0) {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000769 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel06eabde2008-12-27 04:51:36 +0000770 basePtr,
771 DAG.getConstant((offset & ~0xf), PtrVT));
772 }
773 } else {
774 // Otherwise, assume it's at byte 0 of basePtr
Dale Johannesen175fdef2009-02-06 21:50:26 +0000775 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel06eabde2008-12-27 04:51:36 +0000776 basePtr,
777 DAG.getConstant(0, PtrVT));
778 }
779 } else {
780 // Unaligned load: must be more pessimistic about addressing modes:
781 if (basePtr.getOpcode() == ISD::ADD) {
782 MachineFunction &MF = DAG.getMachineFunction();
783 MachineRegisterInfo &RegInfo = MF.getRegInfo();
784 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
785 SDValue Flag;
786
787 SDValue Op0 = basePtr.getOperand(0);
788 SDValue Op1 = basePtr.getOperand(1);
789
790 if (isa<ConstantSDNode>(Op1)) {
791 // Convert the (add <ptr>, <const>) to an indirect address contained
792 // in a register. Note that this is done because we need to avoid
793 // creating a 0(reg) d-form address due to the SPU's block loads.
Dale Johannesen175fdef2009-02-06 21:50:26 +0000794 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Dale Johannesenea996922009-02-04 20:06:27 +0000795 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
796 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
Scott Michel06eabde2008-12-27 04:51:36 +0000797 } else {
798 // Convert the (add <arg1>, <arg2>) to an indirect address, which
799 // will likely be lowered as a reg(reg) x-form address.
Dale Johannesen175fdef2009-02-06 21:50:26 +0000800 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Scott Michel06eabde2008-12-27 04:51:36 +0000801 }
802 } else {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000803 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel06eabde2008-12-27 04:51:36 +0000804 basePtr,
805 DAG.getConstant(0, PtrVT));
806 }
807
808 // Insertion point is solely determined by basePtr's contents
Dale Johannesenea996922009-02-04 20:06:27 +0000809 insertEltOffs = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michel06eabde2008-12-27 04:51:36 +0000810 basePtr,
811 DAG.getConstant(0, PtrVT));
812 }
813
814 // Re-emit as a v16i8 vector load
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000815 alignLoadVec = DAG.getLoad(MVT::v16i8, dl, the_chain, basePtr,
Scott Michel06eabde2008-12-27 04:51:36 +0000816 SN->getSrcValue(), SN->getSrcValueOffset(),
David Greeneeb54d342010-02-15 16:55:58 +0000817 SN->isVolatile(), SN->isNonTemporal(), 16);
Scott Michel06eabde2008-12-27 04:51:36 +0000818
819 // Update the chain
820 the_chain = alignLoadVec.getValue(1);
Scott Michel8efdca42007-12-04 22:23:35 +0000821
Scott Micheldbac4cf2008-01-11 02:53:15 +0000822 LoadSDNode *LN = cast<LoadSDNode>(alignLoadVec);
Dan Gohman8181bd12008-07-27 21:46:04 +0000823 SDValue theValue = SN->getValue();
824 SDValue result;
Scott Michel8efdca42007-12-04 22:23:35 +0000825
826 if (StVT != VT
Scott Michel5a6f17b2008-01-30 02:55:46 +0000827 && (theValue.getOpcode() == ISD::AssertZext
828 || theValue.getOpcode() == ISD::AssertSext)) {
Scott Michel8efdca42007-12-04 22:23:35 +0000829 // Drill down and get the value for zero- and sign-extended
830 // quantities
Scott Michel4ec722e2008-07-16 17:17:29 +0000831 theValue = theValue.getOperand(0);
Scott Michel8efdca42007-12-04 22:23:35 +0000832 }
833
Scott Micheldbac4cf2008-01-11 02:53:15 +0000834 // If the base pointer is already a D-form address, then just create
835 // a new D-form address with a slot offset and the orignal base pointer.
836 // Otherwise generate a D-form address with the slot offset relative
837 // to the stack pointer, which is always aligned.
Scott Michel06eabde2008-12-27 04:51:36 +0000838#if !defined(NDEBUG)
839 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner36eef822009-08-23 07:05:07 +0000840 errs() << "CellSPU LowerSTORE: basePtr = ";
Scott Michel06eabde2008-12-27 04:51:36 +0000841 basePtr.getNode()->dump(&DAG);
Chris Lattner36eef822009-08-23 07:05:07 +0000842 errs() << "\n";
Scott Michel06eabde2008-12-27 04:51:36 +0000843 }
844#endif
Scott Micheldbac4cf2008-01-11 02:53:15 +0000845
Scott Michelf65c8f02008-11-19 15:24:16 +0000846 SDValue insertEltOp =
Dale Johannesenea996922009-02-04 20:06:27 +0000847 DAG.getNode(SPUISD::SHUFFLE_MASK, dl, vecVT, insertEltOffs);
Scott Michele1006032008-11-19 17:45:08 +0000848 SDValue vectorizeOp =
Dale Johannesenea996922009-02-04 20:06:27 +0000849 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, vecVT, theValue);
Scott Michelf65c8f02008-11-19 15:24:16 +0000850
Dale Johannesenea996922009-02-04 20:06:27 +0000851 result = DAG.getNode(SPUISD::SHUFB, dl, vecVT,
pingbakb8913342009-01-26 03:37:41 +0000852 vectorizeOp, alignLoadVec,
Scott Michel34712c32009-03-16 18:47:25 +0000853 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000854 MVT::v4i32, insertEltOp));
Scott Michel8efdca42007-12-04 22:23:35 +0000855
Dale Johannesenea996922009-02-04 20:06:27 +0000856 result = DAG.getStore(the_chain, dl, result, basePtr,
Scott Michel8efdca42007-12-04 22:23:35 +0000857 LN->getSrcValue(), LN->getSrcValueOffset(),
David Greeneeb54d342010-02-15 16:55:58 +0000858 LN->isVolatile(), LN->isNonTemporal(),
859 LN->getAlignment());
Scott Michel8efdca42007-12-04 22:23:35 +0000860
Scott Michel8c2746e2008-12-04 17:16:59 +0000861#if 0 && !defined(NDEBUG)
Scott Michelf65c8f02008-11-19 15:24:16 +0000862 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
863 const SDValue &currentRoot = DAG.getRoot();
864
865 DAG.setRoot(result);
Chris Lattner36eef822009-08-23 07:05:07 +0000866 errs() << "------- CellSPU:LowerStore result:\n";
Scott Michelf65c8f02008-11-19 15:24:16 +0000867 DAG.dump();
Chris Lattner36eef822009-08-23 07:05:07 +0000868 errs() << "-------\n";
Scott Michelf65c8f02008-11-19 15:24:16 +0000869 DAG.setRoot(currentRoot);
870 }
871#endif
Scott Michelec8c82e2008-12-02 19:53:53 +0000872
Scott Michel8efdca42007-12-04 22:23:35 +0000873 return result;
874 /*UNREACHED*/
875 }
876 case ISD::PRE_INC:
877 case ISD::PRE_DEC:
878 case ISD::POST_INC:
879 case ISD::POST_DEC:
880 case ISD::LAST_INDEXED_MODE:
Edwin Török4d9756a2009-07-08 20:53:28 +0000881 {
Benjamin Kramerb8f832d2010-04-08 10:44:28 +0000882 report_fatal_error("LowerLOAD: Got a LoadSDNode with an addr mode other "
883 "than UNINDEXED\n" +
884 Twine((unsigned)SN->getAddressingMode()));
Edwin Török4d9756a2009-07-08 20:53:28 +0000885 /*NOTREACHED*/
886 }
Scott Michel8efdca42007-12-04 22:23:35 +0000887 }
888
Dan Gohman8181bd12008-07-27 21:46:04 +0000889 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +0000890}
891
Scott Michel750b93f2009-01-15 04:41:47 +0000892//! Generate the address of a constant pool entry.
Dan Gohman6d29b322009-08-07 01:32:21 +0000893static SDValue
Dan Gohman8181bd12008-07-27 21:46:04 +0000894LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersonac9de032009-08-10 22:56:29 +0000895 EVT PtrVT = Op.getValueType();
Scott Michel8efdca42007-12-04 22:23:35 +0000896 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman36c56d02010-04-15 01:51:59 +0000897 const Constant *C = CP->getConstVal();
Dan Gohman8181bd12008-07-27 21:46:04 +0000898 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
899 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Micheldbac4cf2008-01-11 02:53:15 +0000900 const TargetMachine &TM = DAG.getTarget();
Dale Johannesen175fdef2009-02-06 21:50:26 +0000901 // FIXME there is no actual debug info here
902 DebugLoc dl = Op.getDebugLoc();
Scott Michel8efdca42007-12-04 22:23:35 +0000903
904 if (TM.getRelocationModel() == Reloc::Static) {
905 if (!ST->usingLargeMem()) {
Dan Gohman8181bd12008-07-27 21:46:04 +0000906 // Just return the SDValue with the constant pool address in it.
Dale Johannesen175fdef2009-02-06 21:50:26 +0000907 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, CPI, Zero);
Scott Michel8efdca42007-12-04 22:23:35 +0000908 } else {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000909 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, CPI, Zero);
910 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, CPI, Zero);
911 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel8efdca42007-12-04 22:23:35 +0000912 }
913 }
914
Edwin Törökbd448e32009-07-14 16:55:14 +0000915 llvm_unreachable("LowerConstantPool: Relocation model other than static"
Edwin Törökb2de05e2009-07-14 12:22:58 +0000916 " not supported.");
Dan Gohman8181bd12008-07-27 21:46:04 +0000917 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +0000918}
919
Scott Michel750b93f2009-01-15 04:41:47 +0000920//! Alternate entry point for generating the address of a constant pool entry
921SDValue
922SPU::LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUTargetMachine &TM) {
923 return ::LowerConstantPool(Op, DAG, TM.getSubtargetImpl());
924}
925
Dan Gohman8181bd12008-07-27 21:46:04 +0000926static SDValue
927LowerJumpTable(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersonac9de032009-08-10 22:56:29 +0000928 EVT PtrVT = Op.getValueType();
Scott Michel8efdca42007-12-04 22:23:35 +0000929 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman8181bd12008-07-27 21:46:04 +0000930 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
931 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel8efdca42007-12-04 22:23:35 +0000932 const TargetMachine &TM = DAG.getTarget();
Dale Johannesen175fdef2009-02-06 21:50:26 +0000933 // FIXME there is no actual debug info here
934 DebugLoc dl = Op.getDebugLoc();
Scott Michel8efdca42007-12-04 22:23:35 +0000935
936 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michel97872d32008-02-23 18:41:37 +0000937 if (!ST->usingLargeMem()) {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000938 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, JTI, Zero);
Scott Michel97872d32008-02-23 18:41:37 +0000939 } else {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000940 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, JTI, Zero);
941 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, JTI, Zero);
942 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel97872d32008-02-23 18:41:37 +0000943 }
Scott Michel8efdca42007-12-04 22:23:35 +0000944 }
945
Edwin Törökbd448e32009-07-14 16:55:14 +0000946 llvm_unreachable("LowerJumpTable: Relocation model other than static"
Edwin Törökb2de05e2009-07-14 12:22:58 +0000947 " not supported.");
Dan Gohman8181bd12008-07-27 21:46:04 +0000948 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +0000949}
950
Dan Gohman8181bd12008-07-27 21:46:04 +0000951static SDValue
952LowerGlobalAddress(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersonac9de032009-08-10 22:56:29 +0000953 EVT PtrVT = Op.getValueType();
Scott Michel8efdca42007-12-04 22:23:35 +0000954 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
Dan Gohman36c56d02010-04-15 01:51:59 +0000955 const GlobalValue *GV = GSDN->getGlobal();
Devang Patelde09e922010-07-06 22:08:15 +0000956 SDValue GA = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
957 PtrVT, GSDN->getOffset());
Scott Michel8efdca42007-12-04 22:23:35 +0000958 const TargetMachine &TM = DAG.getTarget();
Dan Gohman8181bd12008-07-27 21:46:04 +0000959 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesen175fdef2009-02-06 21:50:26 +0000960 // FIXME there is no actual debug info here
961 DebugLoc dl = Op.getDebugLoc();
Scott Michel4ec722e2008-07-16 17:17:29 +0000962
Scott Michel8efdca42007-12-04 22:23:35 +0000963 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michelf9f42e62008-01-29 02:16:57 +0000964 if (!ST->usingLargeMem()) {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000965 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, GA, Zero);
Scott Michelf9f42e62008-01-29 02:16:57 +0000966 } else {
Dale Johannesen175fdef2009-02-06 21:50:26 +0000967 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, GA, Zero);
968 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, GA, Zero);
969 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michelf9f42e62008-01-29 02:16:57 +0000970 }
Scott Michel8efdca42007-12-04 22:23:35 +0000971 } else {
Chris Lattner8316f2d2010-04-07 22:58:41 +0000972 report_fatal_error("LowerGlobalAddress: Relocation model other than static"
Edwin Török4d9756a2009-07-08 20:53:28 +0000973 "not supported.");
Scott Michel8efdca42007-12-04 22:23:35 +0000974 /*NOTREACHED*/
975 }
976
Dan Gohman8181bd12008-07-27 21:46:04 +0000977 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +0000978}
979
Nate Begeman78125042008-02-14 18:43:04 +0000980//! Custom lower double precision floating point constants
Dan Gohman8181bd12008-07-27 21:46:04 +0000981static SDValue
982LowerConstantFP(SDValue Op, SelectionDAG &DAG) {
Owen Andersonac9de032009-08-10 22:56:29 +0000983 EVT VT = Op.getValueType();
Dale Johannesen175fdef2009-02-06 21:50:26 +0000984 // FIXME there is no actual debug info here
985 DebugLoc dl = Op.getDebugLoc();
Scott Michel8efdca42007-12-04 22:23:35 +0000986
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000987 if (VT == MVT::f64) {
Scott Michel0718cd82008-12-01 17:56:02 +0000988 ConstantFPSDNode *FP = cast<ConstantFPSDNode>(Op.getNode());
989
990 assert((FP != 0) &&
991 "LowerConstantFP: Node is not ConstantFPSDNode");
Scott Michelae5cbf52008-12-29 03:23:36 +0000992
Scott Michel11e88bb2007-12-19 20:15:47 +0000993 uint64_t dbits = DoubleToBits(FP->getValueAPF().convertToDouble());
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000994 SDValue T = DAG.getConstant(dbits, MVT::i64);
995 SDValue Tvec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T);
Dale Johannesen175fdef2009-02-06 21:50:26 +0000996 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000997 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Tvec));
Scott Michel8efdca42007-12-04 22:23:35 +0000998 }
999
Dan Gohman8181bd12008-07-27 21:46:04 +00001000 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001001}
1002
Dan Gohman9178de12009-08-05 01:29:28 +00001003SDValue
1004SPUTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel5838baa2009-09-02 08:44:58 +00001005 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman9178de12009-08-05 01:29:28 +00001006 const SmallVectorImpl<ISD::InputArg>
1007 &Ins,
1008 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmandbb121b2010-04-17 15:26:15 +00001009 SmallVectorImpl<SDValue> &InVals)
1010 const {
Dan Gohman9178de12009-08-05 01:29:28 +00001011
Scott Michel8efdca42007-12-04 22:23:35 +00001012 MachineFunction &MF = DAG.getMachineFunction();
1013 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner1b989192007-12-31 04:13:23 +00001014 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Dan Gohmand80404c2010-04-17 14:41:14 +00001015 SPUFunctionInfo *FuncInfo = MF.getInfo<SPUFunctionInfo>();
Scott Michel8efdca42007-12-04 22:23:35 +00001016
1017 const unsigned *ArgRegs = SPURegisterInfo::getArgRegs();
1018 const unsigned NumArgRegs = SPURegisterInfo::getNumArgRegs();
Scott Michel4ec722e2008-07-16 17:17:29 +00001019
Scott Michel8efdca42007-12-04 22:23:35 +00001020 unsigned ArgOffset = SPUFrameInfo::minStackSize();
1021 unsigned ArgRegIdx = 0;
1022 unsigned StackSlotSize = SPUFrameInfo::stackSlotSize();
Scott Michel4ec722e2008-07-16 17:17:29 +00001023
Owen Andersonac9de032009-08-10 22:56:29 +00001024 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel4ec722e2008-07-16 17:17:29 +00001025
Scott Michel8efdca42007-12-04 22:23:35 +00001026 // Add DAG nodes to load the arguments or copy them out of registers.
Dan Gohman9178de12009-08-05 01:29:28 +00001027 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Owen Andersonac9de032009-08-10 22:56:29 +00001028 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands92c43912008-06-06 12:08:01 +00001029 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Scott Michela313fb02008-10-30 01:51:48 +00001030 SDValue ArgVal;
Scott Michel8efdca42007-12-04 22:23:35 +00001031
Scott Michela313fb02008-10-30 01:51:48 +00001032 if (ArgRegIdx < NumArgRegs) {
1033 const TargetRegisterClass *ArgRegClass;
Scott Michel4ec722e2008-07-16 17:17:29 +00001034
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001035 switch (ObjectVT.getSimpleVT().SimpleTy) {
Benjamin Kramerb8f832d2010-04-08 10:44:28 +00001036 default:
1037 report_fatal_error("LowerFormalArguments Unhandled argument type: " +
1038 Twine(ObjectVT.getEVTString()));
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001039 case MVT::i8:
Scott Michel33d73eb2008-11-21 02:56:16 +00001040 ArgRegClass = &SPU::R8CRegClass;
1041 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001042 case MVT::i16:
Scott Michel33d73eb2008-11-21 02:56:16 +00001043 ArgRegClass = &SPU::R16CRegClass;
1044 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001045 case MVT::i32:
Scott Michel33d73eb2008-11-21 02:56:16 +00001046 ArgRegClass = &SPU::R32CRegClass;
1047 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001048 case MVT::i64:
Scott Michel33d73eb2008-11-21 02:56:16 +00001049 ArgRegClass = &SPU::R64CRegClass;
1050 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001051 case MVT::i128:
Scott Michel2ef773a2009-01-06 03:36:14 +00001052 ArgRegClass = &SPU::GPRCRegClass;
1053 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001054 case MVT::f32:
Scott Michel33d73eb2008-11-21 02:56:16 +00001055 ArgRegClass = &SPU::R32FPRegClass;
1056 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001057 case MVT::f64:
Scott Michel33d73eb2008-11-21 02:56:16 +00001058 ArgRegClass = &SPU::R64FPRegClass;
1059 break;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001060 case MVT::v2f64:
1061 case MVT::v4f32:
1062 case MVT::v2i64:
1063 case MVT::v4i32:
1064 case MVT::v8i16:
1065 case MVT::v16i8:
Scott Michel33d73eb2008-11-21 02:56:16 +00001066 ArgRegClass = &SPU::VECREGRegClass;
1067 break;
Scott Michela313fb02008-10-30 01:51:48 +00001068 }
1069
1070 unsigned VReg = RegInfo.createVirtualRegister(ArgRegClass);
1071 RegInfo.addLiveIn(ArgRegs[ArgRegIdx], VReg);
Dan Gohman9178de12009-08-05 01:29:28 +00001072 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Scott Michela313fb02008-10-30 01:51:48 +00001073 ++ArgRegIdx;
1074 } else {
1075 // We need to load the argument to a virtual register if we determined
1076 // above that we ran out of physical registers of the appropriate type
1077 // or we're forced to do vararg
Evan Cheng9ff54082010-07-03 00:40:23 +00001078 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset, true);
Dan Gohman8181bd12008-07-27 21:46:04 +00001079 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
David Greeneeb54d342010-02-15 16:55:58 +00001080 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, NULL, 0, false, false, 0);
Scott Michel8efdca42007-12-04 22:23:35 +00001081 ArgOffset += StackSlotSize;
1082 }
Scott Michel4ec722e2008-07-16 17:17:29 +00001083
Dan Gohman9178de12009-08-05 01:29:28 +00001084 InVals.push_back(ArgVal);
Scott Michela313fb02008-10-30 01:51:48 +00001085 // Update the chain
Dan Gohman9178de12009-08-05 01:29:28 +00001086 Chain = ArgVal.getOperand(0);
Scott Michel8efdca42007-12-04 22:23:35 +00001087 }
Scott Michel4ec722e2008-07-16 17:17:29 +00001088
Scott Michela313fb02008-10-30 01:51:48 +00001089 // vararg handling:
Scott Michel8efdca42007-12-04 22:23:35 +00001090 if (isVarArg) {
Scott Michela313fb02008-10-30 01:51:48 +00001091 // unsigned int ptr_size = PtrVT.getSizeInBits() / 8;
1092 // We will spill (79-3)+1 registers to the stack
1093 SmallVector<SDValue, 79-3+1> MemOps;
1094
1095 // Create the frame slot
1096
Scott Michel8efdca42007-12-04 22:23:35 +00001097 for (; ArgRegIdx != NumArgRegs; ++ArgRegIdx) {
Dan Gohmand80404c2010-04-17 14:41:14 +00001098 FuncInfo->setVarArgsFrameIndex(
Evan Cheng9ff54082010-07-03 00:40:23 +00001099 MFI->CreateFixedObject(StackSlotSize, ArgOffset, true));
Dan Gohmand80404c2010-04-17 14:41:14 +00001100 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Chris Lattner0d5543c2010-03-29 17:38:47 +00001101 unsigned VReg = MF.addLiveIn(ArgRegs[ArgRegIdx], &SPU::R32CRegClass);
1102 SDValue ArgVal = DAG.getRegister(VReg, MVT::v16i8);
David Greeneeb54d342010-02-15 16:55:58 +00001103 SDValue Store = DAG.getStore(Chain, dl, ArgVal, FIN, NULL, 0,
1104 false, false, 0);
Dan Gohman9178de12009-08-05 01:29:28 +00001105 Chain = Store.getOperand(0);
Scott Michel8efdca42007-12-04 22:23:35 +00001106 MemOps.push_back(Store);
Scott Michela313fb02008-10-30 01:51:48 +00001107
1108 // Increment address by stack slot size for the next stored argument
1109 ArgOffset += StackSlotSize;
Scott Michel8efdca42007-12-04 22:23:35 +00001110 }
1111 if (!MemOps.empty())
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001112 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman9178de12009-08-05 01:29:28 +00001113 &MemOps[0], MemOps.size());
Scott Michel8efdca42007-12-04 22:23:35 +00001114 }
Scott Michel4ec722e2008-07-16 17:17:29 +00001115
Dan Gohman9178de12009-08-05 01:29:28 +00001116 return Chain;
Scott Michel8efdca42007-12-04 22:23:35 +00001117}
1118
1119/// isLSAAddress - Return the immediate to use if the specified
1120/// value is representable as a LSA address.
Dan Gohman8181bd12008-07-27 21:46:04 +00001121static SDNode *isLSAAddress(SDValue Op, SelectionDAG &DAG) {
Scott Michel5974f432008-11-11 03:06:06 +00001122 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
Scott Michel8efdca42007-12-04 22:23:35 +00001123 if (!C) return 0;
Scott Michel4ec722e2008-07-16 17:17:29 +00001124
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001125 int Addr = C->getZExtValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001126 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1127 (Addr << 14 >> 14) != Addr)
1128 return 0; // Top 14 bits have to be sext of immediate.
Scott Michel4ec722e2008-07-16 17:17:29 +00001129
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001130 return DAG.getConstant((int)C->getZExtValue() >> 2, MVT::i32).getNode();
Scott Michel8efdca42007-12-04 22:23:35 +00001131}
1132
Dan Gohman9178de12009-08-05 01:29:28 +00001133SDValue
Evan Chengff116f92010-02-02 23:55:14 +00001134SPUTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel5838baa2009-09-02 08:44:58 +00001135 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng6b6ed592010-01-27 00:07:07 +00001136 bool &isTailCall,
Dan Gohman9178de12009-08-05 01:29:28 +00001137 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanf53e8cd2010-07-07 15:54:55 +00001138 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman9178de12009-08-05 01:29:28 +00001139 const SmallVectorImpl<ISD::InputArg> &Ins,
1140 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmandbb121b2010-04-17 15:26:15 +00001141 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng6b6ed592010-01-27 00:07:07 +00001142 // CellSPU target does not yet support tail call optimization.
1143 isTailCall = false;
Dan Gohman9178de12009-08-05 01:29:28 +00001144
1145 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
1146 unsigned NumOps = Outs.size();
Scott Michel8efdca42007-12-04 22:23:35 +00001147 unsigned StackSlotSize = SPUFrameInfo::stackSlotSize();
1148 const unsigned *ArgRegs = SPURegisterInfo::getArgRegs();
1149 const unsigned NumArgRegs = SPURegisterInfo::getNumArgRegs();
1150
1151 // Handy pointer type
Owen Andersonac9de032009-08-10 22:56:29 +00001152 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel4ec722e2008-07-16 17:17:29 +00001153
Scott Michel8efdca42007-12-04 22:23:35 +00001154 // Set up a copy of the stack pointer for use loading and storing any
1155 // arguments that may not fit in the registers available for argument
1156 // passing.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001157 SDValue StackPtr = DAG.getRegister(SPU::R1, MVT::i32);
Scott Michel4ec722e2008-07-16 17:17:29 +00001158
Scott Michel8efdca42007-12-04 22:23:35 +00001159 // Figure out which arguments are going to go in registers, and which in
1160 // memory.
1161 unsigned ArgOffset = SPUFrameInfo::minStackSize(); // Just below [LR]
1162 unsigned ArgRegIdx = 0;
1163
1164 // Keep track of registers passing arguments
Dan Gohman8181bd12008-07-27 21:46:04 +00001165 std::vector<std::pair<unsigned, SDValue> > RegsToPass;
Scott Michel8efdca42007-12-04 22:23:35 +00001166 // And the arguments passed on the stack
Dan Gohman8181bd12008-07-27 21:46:04 +00001167 SmallVector<SDValue, 8> MemOpChains;
Scott Michel8efdca42007-12-04 22:23:35 +00001168
1169 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanf53e8cd2010-07-07 15:54:55 +00001170 SDValue Arg = OutVals[i];
Scott Michel4ec722e2008-07-16 17:17:29 +00001171
Scott Michel8efdca42007-12-04 22:23:35 +00001172 // PtrOff will be used to store the current argument to the stack if a
1173 // register cannot be found for it.
Dan Gohman8181bd12008-07-27 21:46:04 +00001174 SDValue PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Dale Johannesenea996922009-02-04 20:06:27 +00001175 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Scott Michel8efdca42007-12-04 22:23:35 +00001176
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001177 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Edwin Törökbd448e32009-07-14 16:55:14 +00001178 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001179 case MVT::i8:
1180 case MVT::i16:
1181 case MVT::i32:
1182 case MVT::i64:
1183 case MVT::i128:
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001184 case MVT::f32:
1185 case MVT::f64:
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001186 case MVT::v2i64:
1187 case MVT::v2f64:
1188 case MVT::v4f32:
1189 case MVT::v4i32:
1190 case MVT::v8i16:
1191 case MVT::v16i8:
Scott Michel8efdca42007-12-04 22:23:35 +00001192 if (ArgRegIdx != NumArgRegs) {
1193 RegsToPass.push_back(std::make_pair(ArgRegs[ArgRegIdx++], Arg));
1194 } else {
David Greeneeb54d342010-02-15 16:55:58 +00001195 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0,
1196 false, false, 0));
Scott Michel5a6f17b2008-01-30 02:55:46 +00001197 ArgOffset += StackSlotSize;
Scott Michel8efdca42007-12-04 22:23:35 +00001198 }
1199 break;
1200 }
1201 }
1202
Bill Wendling274b4172009-12-28 01:31:11 +00001203 // Accumulate how many bytes are to be pushed on the stack, including the
1204 // linkage area, and parameter passing area. According to the SPU ABI,
1205 // we minimally need space for [LR] and [SP].
1206 unsigned NumStackBytes = ArgOffset - SPUFrameInfo::minStackSize();
1207
1208 // Insert a call sequence start
Chris Lattnerfe5d4022008-10-11 22:08:30 +00001209 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumStackBytes,
1210 true));
Scott Michel8efdca42007-12-04 22:23:35 +00001211
1212 if (!MemOpChains.empty()) {
1213 // Adjust the stack pointer for the stack arguments.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001214 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Scott Michel8efdca42007-12-04 22:23:35 +00001215 &MemOpChains[0], MemOpChains.size());
1216 }
Scott Michel4ec722e2008-07-16 17:17:29 +00001217
Scott Michel8efdca42007-12-04 22:23:35 +00001218 // Build a sequence of copy-to-reg nodes chained together with token chain
1219 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman8181bd12008-07-27 21:46:04 +00001220 SDValue InFlag;
Scott Michel8efdca42007-12-04 22:23:35 +00001221 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michel34712c32009-03-16 18:47:25 +00001222 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesenea996922009-02-04 20:06:27 +00001223 RegsToPass[i].second, InFlag);
Scott Michel8efdca42007-12-04 22:23:35 +00001224 InFlag = Chain.getValue(1);
1225 }
Scott Michel4ec722e2008-07-16 17:17:29 +00001226
Dan Gohman8181bd12008-07-27 21:46:04 +00001227 SmallVector<SDValue, 8> Ops;
Scott Michel8efdca42007-12-04 22:23:35 +00001228 unsigned CallOpc = SPUISD::CALL;
Scott Michel4ec722e2008-07-16 17:17:29 +00001229
Bill Wendlingfef06052008-09-16 21:48:12 +00001230 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1231 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1232 // node so that legalize doesn't hack it.
Scott Michel5974f432008-11-11 03:06:06 +00001233 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman36c56d02010-04-15 01:51:59 +00001234 const GlobalValue *GV = G->getGlobal();
Owen Andersonac9de032009-08-10 22:56:29 +00001235 EVT CalleeVT = Callee.getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +00001236 SDValue Zero = DAG.getConstant(0, PtrVT);
Devang Patelde09e922010-07-06 22:08:15 +00001237 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, CalleeVT);
Scott Michel8efdca42007-12-04 22:23:35 +00001238
Scott Micheldbac4cf2008-01-11 02:53:15 +00001239 if (!ST->usingLargeMem()) {
1240 // Turn calls to targets that are defined (i.e., have bodies) into BRSL
1241 // style calls, otherwise, external symbols are BRASL calls. This assumes
1242 // that declared/defined symbols are in the same compilation unit and can
1243 // be reached through PC-relative jumps.
1244 //
1245 // NOTE:
1246 // This may be an unsafe assumption for JIT and really large compilation
1247 // units.
1248 if (GV->isDeclaration()) {
Dale Johannesen175fdef2009-02-06 21:50:26 +00001249 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, GA, Zero);
Scott Micheldbac4cf2008-01-11 02:53:15 +00001250 } else {
Dale Johannesen175fdef2009-02-06 21:50:26 +00001251 Callee = DAG.getNode(SPUISD::PCRelAddr, dl, CalleeVT, GA, Zero);
Scott Micheldbac4cf2008-01-11 02:53:15 +00001252 }
Scott Michel8efdca42007-12-04 22:23:35 +00001253 } else {
Scott Micheldbac4cf2008-01-11 02:53:15 +00001254 // "Large memory" mode: Turn all calls into indirect calls with a X-form
1255 // address pairs:
Dale Johannesen175fdef2009-02-06 21:50:26 +00001256 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, GA, Zero);
Scott Michel8efdca42007-12-04 22:23:35 +00001257 }
Scott Michelae5cbf52008-12-29 03:23:36 +00001258 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Owen Andersonac9de032009-08-10 22:56:29 +00001259 EVT CalleeVT = Callee.getValueType();
Scott Michelae5cbf52008-12-29 03:23:36 +00001260 SDValue Zero = DAG.getConstant(0, PtrVT);
1261 SDValue ExtSym = DAG.getTargetExternalSymbol(S->getSymbol(),
1262 Callee.getValueType());
1263
1264 if (!ST->usingLargeMem()) {
Dale Johannesen175fdef2009-02-06 21:50:26 +00001265 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, ExtSym, Zero);
Scott Michelae5cbf52008-12-29 03:23:36 +00001266 } else {
Dale Johannesen175fdef2009-02-06 21:50:26 +00001267 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, ExtSym, Zero);
Scott Michelae5cbf52008-12-29 03:23:36 +00001268 }
1269 } else if (SDNode *Dest = isLSAAddress(Callee, DAG)) {
Scott Michel8efdca42007-12-04 22:23:35 +00001270 // If this is an absolute destination address that appears to be a legal
1271 // local store address, use the munged value.
Dan Gohman8181bd12008-07-27 21:46:04 +00001272 Callee = SDValue(Dest, 0);
Scott Micheldbac4cf2008-01-11 02:53:15 +00001273 }
Scott Michel8efdca42007-12-04 22:23:35 +00001274
1275 Ops.push_back(Chain);
1276 Ops.push_back(Callee);
Scott Michel4ec722e2008-07-16 17:17:29 +00001277
Scott Michel8efdca42007-12-04 22:23:35 +00001278 // Add argument registers to the end of the list so that they are known live
1279 // into the call.
1280 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Scott Michel4ec722e2008-07-16 17:17:29 +00001281 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Scott Michel8efdca42007-12-04 22:23:35 +00001282 RegsToPass[i].second.getValueType()));
Scott Michel4ec722e2008-07-16 17:17:29 +00001283
Gabor Greif1c80d112008-08-28 21:40:38 +00001284 if (InFlag.getNode())
Scott Michel8efdca42007-12-04 22:23:35 +00001285 Ops.push_back(InFlag);
Duncan Sands698842f2008-07-02 17:40:58 +00001286 // Returns a chain and a flag for retval copy to use.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001287 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Flag),
Duncan Sands698842f2008-07-02 17:40:58 +00001288 &Ops[0], Ops.size());
Scott Michel8efdca42007-12-04 22:23:35 +00001289 InFlag = Chain.getValue(1);
1290
Chris Lattnerfe5d4022008-10-11 22:08:30 +00001291 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumStackBytes, true),
1292 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman9178de12009-08-05 01:29:28 +00001293 if (!Ins.empty())
Evan Cheng07322bb2008-02-05 22:44:06 +00001294 InFlag = Chain.getValue(1);
1295
Dan Gohman9178de12009-08-05 01:29:28 +00001296 // If the function returns void, just return the chain.
1297 if (Ins.empty())
1298 return Chain;
Scott Michel4ec722e2008-07-16 17:17:29 +00001299
Scott Michel8efdca42007-12-04 22:23:35 +00001300 // If the call has results, copy the values out of the ret val registers.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001301 switch (Ins[0].VT.getSimpleVT().SimpleTy) {
Edwin Törökbd448e32009-07-14 16:55:14 +00001302 default: llvm_unreachable("Unexpected ret value!");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001303 case MVT::Other: break;
1304 case MVT::i32:
1305 if (Ins.size() > 1 && Ins[1].VT == MVT::i32) {
Scott Michel34712c32009-03-16 18:47:25 +00001306 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R4,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001307 MVT::i32, InFlag).getValue(1);
Dan Gohman9178de12009-08-05 01:29:28 +00001308 InVals.push_back(Chain.getValue(0));
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001309 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i32,
Scott Michel8efdca42007-12-04 22:23:35 +00001310 Chain.getValue(2)).getValue(1);
Dan Gohman9178de12009-08-05 01:29:28 +00001311 InVals.push_back(Chain.getValue(0));
Scott Michel8efdca42007-12-04 22:23:35 +00001312 } else {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001313 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i32,
Dale Johannesenea996922009-02-04 20:06:27 +00001314 InFlag).getValue(1);
Dan Gohman9178de12009-08-05 01:29:28 +00001315 InVals.push_back(Chain.getValue(0));
Scott Michel8efdca42007-12-04 22:23:35 +00001316 }
Scott Michel8efdca42007-12-04 22:23:35 +00001317 break;
Chris Lattnere603bd32010-04-20 05:36:09 +00001318 case MVT::i8:
1319 case MVT::i16:
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001320 case MVT::i64:
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001321 case MVT::i128:
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001322 case MVT::f32:
1323 case MVT::f64:
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001324 case MVT::v2f64:
1325 case MVT::v2i64:
1326 case MVT::v4f32:
1327 case MVT::v4i32:
1328 case MVT::v8i16:
1329 case MVT::v16i8:
Dan Gohman9178de12009-08-05 01:29:28 +00001330 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, Ins[0].VT,
Scott Michel8efdca42007-12-04 22:23:35 +00001331 InFlag).getValue(1);
Dan Gohman9178de12009-08-05 01:29:28 +00001332 InVals.push_back(Chain.getValue(0));
Scott Michel8efdca42007-12-04 22:23:35 +00001333 break;
1334 }
Duncan Sands698842f2008-07-02 17:40:58 +00001335
Dan Gohman9178de12009-08-05 01:29:28 +00001336 return Chain;
Scott Michel8efdca42007-12-04 22:23:35 +00001337}
1338
Dan Gohman9178de12009-08-05 01:29:28 +00001339SDValue
1340SPUTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel5838baa2009-09-02 08:44:58 +00001341 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman9178de12009-08-05 01:29:28 +00001342 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanf53e8cd2010-07-07 15:54:55 +00001343 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmandbb121b2010-04-17 15:26:15 +00001344 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman9178de12009-08-05 01:29:28 +00001345
Scott Michel8efdca42007-12-04 22:23:35 +00001346 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman9178de12009-08-05 01:29:28 +00001347 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1348 RVLocs, *DAG.getContext());
1349 CCInfo.AnalyzeReturn(Outs, RetCC_SPU);
Scott Michel4ec722e2008-07-16 17:17:29 +00001350
Scott Michel8efdca42007-12-04 22:23:35 +00001351 // If this is the first return lowered for this function, add the regs to the
1352 // liveout set for the function.
Chris Lattner1b989192007-12-31 04:13:23 +00001353 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Scott Michel8efdca42007-12-04 22:23:35 +00001354 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner1b989192007-12-31 04:13:23 +00001355 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Scott Michel8efdca42007-12-04 22:23:35 +00001356 }
1357
Dan Gohman8181bd12008-07-27 21:46:04 +00001358 SDValue Flag;
Scott Michel4ec722e2008-07-16 17:17:29 +00001359
Scott Michel8efdca42007-12-04 22:23:35 +00001360 // Copy the result values into the output registers.
1361 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1362 CCValAssign &VA = RVLocs[i];
1363 assert(VA.isRegLoc() && "Can only return in registers!");
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00001364 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanf53e8cd2010-07-07 15:54:55 +00001365 OutVals[i], Flag);
Scott Michel8efdca42007-12-04 22:23:35 +00001366 Flag = Chain.getValue(1);
1367 }
1368
Gabor Greif1c80d112008-08-28 21:40:38 +00001369 if (Flag.getNode())
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001370 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Scott Michel8efdca42007-12-04 22:23:35 +00001371 else
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001372 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain);
Scott Michel8efdca42007-12-04 22:23:35 +00001373}
1374
1375
1376//===----------------------------------------------------------------------===//
1377// Vector related lowering:
1378//===----------------------------------------------------------------------===//
1379
1380static ConstantSDNode *
1381getVecImm(SDNode *N) {
Dan Gohman8181bd12008-07-27 21:46:04 +00001382 SDValue OpVal(0, 0);
Scott Michel4ec722e2008-07-16 17:17:29 +00001383
Scott Michel8efdca42007-12-04 22:23:35 +00001384 // Check to see if this buildvec has a single non-undef value in its elements.
1385 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1386 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greif1c80d112008-08-28 21:40:38 +00001387 if (OpVal.getNode() == 0)
Scott Michel8efdca42007-12-04 22:23:35 +00001388 OpVal = N->getOperand(i);
1389 else if (OpVal != N->getOperand(i))
1390 return 0;
1391 }
Scott Michel4ec722e2008-07-16 17:17:29 +00001392
Gabor Greif1c80d112008-08-28 21:40:38 +00001393 if (OpVal.getNode() != 0) {
Scott Michel5974f432008-11-11 03:06:06 +00001394 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Scott Michel8efdca42007-12-04 22:23:35 +00001395 return CN;
1396 }
1397 }
1398
Scott Michel0d5eae02009-03-17 01:15:45 +00001399 return 0;
Scott Michel8efdca42007-12-04 22:23:35 +00001400}
1401
1402/// get_vec_i18imm - Test if this vector is a vector filled with the same value
1403/// and the value fits into an unsigned 18-bit constant, and if so, return the
1404/// constant
Dan Gohman8181bd12008-07-27 21:46:04 +00001405SDValue SPU::get_vec_u18imm(SDNode *N, SelectionDAG &DAG,
Owen Andersonac9de032009-08-10 22:56:29 +00001406 EVT ValueType) {
Scott Michel8efdca42007-12-04 22:23:35 +00001407 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001408 uint64_t Value = CN->getZExtValue();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001409 if (ValueType == MVT::i64) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001410 uint64_t UValue = CN->getZExtValue();
Scott Michelbcc7b672008-03-06 04:02:54 +00001411 uint32_t upper = uint32_t(UValue >> 32);
1412 uint32_t lower = uint32_t(UValue);
1413 if (upper != lower)
Dan Gohman8181bd12008-07-27 21:46:04 +00001414 return SDValue();
Scott Michelbcc7b672008-03-06 04:02:54 +00001415 Value = Value >> 32;
1416 }
Scott Michel8efdca42007-12-04 22:23:35 +00001417 if (Value <= 0x3ffff)
Dan Gohman57d5d5d2008-11-05 02:06:09 +00001418 return DAG.getTargetConstant(Value, ValueType);
Scott Michel8efdca42007-12-04 22:23:35 +00001419 }
1420
Dan Gohman8181bd12008-07-27 21:46:04 +00001421 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001422}
1423
1424/// get_vec_i16imm - Test if this vector is a vector filled with the same value
1425/// and the value fits into a signed 16-bit constant, and if so, return the
1426/// constant
Dan Gohman8181bd12008-07-27 21:46:04 +00001427SDValue SPU::get_vec_i16imm(SDNode *N, SelectionDAG &DAG,
Owen Andersonac9de032009-08-10 22:56:29 +00001428 EVT ValueType) {
Scott Michel8efdca42007-12-04 22:23:35 +00001429 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman40686732008-09-26 21:54:37 +00001430 int64_t Value = CN->getSExtValue();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001431 if (ValueType == MVT::i64) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001432 uint64_t UValue = CN->getZExtValue();
Scott Michelbcc7b672008-03-06 04:02:54 +00001433 uint32_t upper = uint32_t(UValue >> 32);
1434 uint32_t lower = uint32_t(UValue);
1435 if (upper != lower)
Dan Gohman8181bd12008-07-27 21:46:04 +00001436 return SDValue();
Scott Michelbcc7b672008-03-06 04:02:54 +00001437 Value = Value >> 32;
1438 }
Scott Michel6baba072008-03-05 23:02:02 +00001439 if (Value >= -(1 << 15) && Value <= ((1 << 15) - 1)) {
Dan Gohman57d5d5d2008-11-05 02:06:09 +00001440 return DAG.getTargetConstant(Value, ValueType);
Scott Michel8efdca42007-12-04 22:23:35 +00001441 }
1442 }
1443
Dan Gohman8181bd12008-07-27 21:46:04 +00001444 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001445}
1446
1447/// get_vec_i10imm - Test if this vector is a vector filled with the same value
1448/// and the value fits into a signed 10-bit constant, and if so, return the
1449/// constant
Dan Gohman8181bd12008-07-27 21:46:04 +00001450SDValue SPU::get_vec_i10imm(SDNode *N, SelectionDAG &DAG,
Owen Andersonac9de032009-08-10 22:56:29 +00001451 EVT ValueType) {
Scott Michel8efdca42007-12-04 22:23:35 +00001452 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman40686732008-09-26 21:54:37 +00001453 int64_t Value = CN->getSExtValue();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001454 if (ValueType == MVT::i64) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001455 uint64_t UValue = CN->getZExtValue();
Scott Michelbcc7b672008-03-06 04:02:54 +00001456 uint32_t upper = uint32_t(UValue >> 32);
1457 uint32_t lower = uint32_t(UValue);
1458 if (upper != lower)
Dan Gohman8181bd12008-07-27 21:46:04 +00001459 return SDValue();
Scott Michelbcc7b672008-03-06 04:02:54 +00001460 Value = Value >> 32;
1461 }
Benjamin Kramer851fe722010-03-29 19:07:58 +00001462 if (isInt<10>(Value))
Dan Gohman57d5d5d2008-11-05 02:06:09 +00001463 return DAG.getTargetConstant(Value, ValueType);
Scott Michel8efdca42007-12-04 22:23:35 +00001464 }
1465
Dan Gohman8181bd12008-07-27 21:46:04 +00001466 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001467}
1468
1469/// get_vec_i8imm - Test if this vector is a vector filled with the same value
1470/// and the value fits into a signed 8-bit constant, and if so, return the
1471/// constant.
1472///
1473/// @note: The incoming vector is v16i8 because that's the only way we can load
1474/// constant vectors. Thus, we test to see if the upper and lower bytes are the
1475/// same value.
Dan Gohman8181bd12008-07-27 21:46:04 +00001476SDValue SPU::get_vec_i8imm(SDNode *N, SelectionDAG &DAG,
Owen Andersonac9de032009-08-10 22:56:29 +00001477 EVT ValueType) {
Scott Michel8efdca42007-12-04 22:23:35 +00001478 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001479 int Value = (int) CN->getZExtValue();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001480 if (ValueType == MVT::i16
Scott Michel5a6f17b2008-01-30 02:55:46 +00001481 && Value <= 0xffff /* truncated from uint64_t */
1482 && ((short) Value >> 8) == ((short) Value & 0xff))
Dan Gohman57d5d5d2008-11-05 02:06:09 +00001483 return DAG.getTargetConstant(Value & 0xff, ValueType);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001484 else if (ValueType == MVT::i8
Scott Michel5a6f17b2008-01-30 02:55:46 +00001485 && (Value & 0xff) == Value)
Dan Gohman57d5d5d2008-11-05 02:06:09 +00001486 return DAG.getTargetConstant(Value, ValueType);
Scott Michel8efdca42007-12-04 22:23:35 +00001487 }
1488
Dan Gohman8181bd12008-07-27 21:46:04 +00001489 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001490}
1491
1492/// get_ILHUvec_imm - Test if this vector is a vector filled with the same value
1493/// and the value fits into a signed 16-bit constant, and if so, return the
1494/// constant
Dan Gohman8181bd12008-07-27 21:46:04 +00001495SDValue SPU::get_ILHUvec_imm(SDNode *N, SelectionDAG &DAG,
Owen Andersonac9de032009-08-10 22:56:29 +00001496 EVT ValueType) {
Scott Michel8efdca42007-12-04 22:23:35 +00001497 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001498 uint64_t Value = CN->getZExtValue();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001499 if ((ValueType == MVT::i32
Scott Michel5a6f17b2008-01-30 02:55:46 +00001500 && ((unsigned) Value & 0xffff0000) == (unsigned) Value)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001501 || (ValueType == MVT::i64 && (Value & 0xffff0000) == Value))
Dan Gohman57d5d5d2008-11-05 02:06:09 +00001502 return DAG.getTargetConstant(Value >> 16, ValueType);
Scott Michel8efdca42007-12-04 22:23:35 +00001503 }
1504
Dan Gohman8181bd12008-07-27 21:46:04 +00001505 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001506}
1507
1508/// get_v4i32_imm - Catch-all for general 32-bit constant vectors
Dan Gohman8181bd12008-07-27 21:46:04 +00001509SDValue SPU::get_v4i32_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel8efdca42007-12-04 22:23:35 +00001510 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001511 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i32);
Scott Michel8efdca42007-12-04 22:23:35 +00001512 }
1513
Dan Gohman8181bd12008-07-27 21:46:04 +00001514 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001515}
1516
1517/// get_v4i32_imm - Catch-all for general 64-bit constant vectors
Dan Gohman8181bd12008-07-27 21:46:04 +00001518SDValue SPU::get_v2i64_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel8efdca42007-12-04 22:23:35 +00001519 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001520 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i64);
Scott Michel8efdca42007-12-04 22:23:35 +00001521 }
1522
Dan Gohman8181bd12008-07-27 21:46:04 +00001523 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001524}
1525
Scott Michel8c67fa42009-01-21 04:58:48 +00001526//! Lower a BUILD_VECTOR instruction creatively:
Dan Gohman6d29b322009-08-07 01:32:21 +00001527static SDValue
pingbak2f387e82009-01-26 03:31:40 +00001528LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Owen Andersonac9de032009-08-10 22:56:29 +00001529 EVT VT = Op.getValueType();
1530 EVT EltVT = VT.getVectorElementType();
Dale Johannesen913ba762009-02-06 01:31:28 +00001531 DebugLoc dl = Op.getDebugLoc();
Scott Michel0d5eae02009-03-17 01:15:45 +00001532 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(Op.getNode());
1533 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerBUILD_VECTOR");
1534 unsigned minSplatBits = EltVT.getSizeInBits();
1535
1536 if (minSplatBits < 16)
1537 minSplatBits = 16;
1538
1539 APInt APSplatBits, APSplatUndef;
1540 unsigned SplatBitSize;
1541 bool HasAnyUndefs;
1542
1543 if (!BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
1544 HasAnyUndefs, minSplatBits)
1545 || minSplatBits < SplatBitSize)
1546 return SDValue(); // Wasn't a constant vector or splat exceeded min
1547
1548 uint64_t SplatBits = APSplatBits.getZExtValue();
Scott Michel4ec722e2008-07-16 17:17:29 +00001549
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001550 switch (VT.getSimpleVT().SimpleTy) {
Benjamin Kramerb8f832d2010-04-08 10:44:28 +00001551 default:
1552 report_fatal_error("CellSPU: Unhandled VT in LowerBUILD_VECTOR, VT = " +
1553 Twine(VT.getEVTString()));
Scott Michel8c67fa42009-01-21 04:58:48 +00001554 /*NOTREACHED*/
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001555 case MVT::v4f32: {
pingbak2f387e82009-01-26 03:31:40 +00001556 uint32_t Value32 = uint32_t(SplatBits);
Chris Lattner8579bab2009-03-26 05:29:34 +00001557 assert(SplatBitSize == 32
Scott Michel5a6f17b2008-01-30 02:55:46 +00001558 && "LowerBUILD_VECTOR: Unexpected floating point vector element.");
Scott Michel8efdca42007-12-04 22:23:35 +00001559 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001560 SDValue T = DAG.getConstant(Value32, MVT::i32);
1561 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32,
1562 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, T,T,T,T));
Scott Michel8efdca42007-12-04 22:23:35 +00001563 break;
1564 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001565 case MVT::v2f64: {
pingbak2f387e82009-01-26 03:31:40 +00001566 uint64_t f64val = uint64_t(SplatBits);
Chris Lattner8579bab2009-03-26 05:29:34 +00001567 assert(SplatBitSize == 64
Scott Michelc630c412008-11-24 17:11:17 +00001568 && "LowerBUILD_VECTOR: 64-bit float vector size > 8 bytes.");
Scott Michel8efdca42007-12-04 22:23:35 +00001569 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001570 SDValue T = DAG.getConstant(f64val, MVT::i64);
1571 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64,
1572 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T));
Scott Michel8efdca42007-12-04 22:23:35 +00001573 break;
1574 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001575 case MVT::v16i8: {
Scott Michel8efdca42007-12-04 22:23:35 +00001576 // 8-bit constants have to be expanded to 16-bits
Scott Michel0d5eae02009-03-17 01:15:45 +00001577 unsigned short Value16 = SplatBits /* | (SplatBits << 8) */;
1578 SmallVector<SDValue, 8> Ops;
1579
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001580 Ops.assign(8, DAG.getConstant(Value16, MVT::i16));
Dale Johannesen913ba762009-02-06 01:31:28 +00001581 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001582 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i16, &Ops[0], Ops.size()));
Scott Michel8efdca42007-12-04 22:23:35 +00001583 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001584 case MVT::v8i16: {
Scott Michel0d5eae02009-03-17 01:15:45 +00001585 unsigned short Value16 = SplatBits;
1586 SDValue T = DAG.getConstant(Value16, EltVT);
1587 SmallVector<SDValue, 8> Ops;
1588
1589 Ops.assign(8, T);
1590 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &Ops[0], Ops.size());
Scott Michel8efdca42007-12-04 22:23:35 +00001591 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001592 case MVT::v4i32: {
Scott Michel0d5eae02009-03-17 01:15:45 +00001593 SDValue T = DAG.getConstant(unsigned(SplatBits), VT.getVectorElementType());
Evan Cheng907a2d22009-02-25 22:49:59 +00001594 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, T, T, T, T);
Scott Michel8efdca42007-12-04 22:23:35 +00001595 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001596 case MVT::v2i32: {
Scott Michel0d5eae02009-03-17 01:15:45 +00001597 SDValue T = DAG.getConstant(unsigned(SplatBits), VT.getVectorElementType());
Evan Cheng907a2d22009-02-25 22:49:59 +00001598 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, T, T);
Scott Michel70741542009-01-06 23:10:38 +00001599 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001600 case MVT::v2i64: {
Scott Michel0d5eae02009-03-17 01:15:45 +00001601 return SPU::LowerV2I64Splat(VT, DAG, SplatBits, dl);
Scott Michel8efdca42007-12-04 22:23:35 +00001602 }
1603 }
Scott Michel4ec722e2008-07-16 17:17:29 +00001604
Dan Gohman8181bd12008-07-27 21:46:04 +00001605 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001606}
1607
Scott Michel0d5eae02009-03-17 01:15:45 +00001608/*!
1609 */
pingbak2f387e82009-01-26 03:31:40 +00001610SDValue
Owen Andersonac9de032009-08-10 22:56:29 +00001611SPU::LowerV2I64Splat(EVT OpVT, SelectionDAG& DAG, uint64_t SplatVal,
Scott Michel0d5eae02009-03-17 01:15:45 +00001612 DebugLoc dl) {
pingbak2f387e82009-01-26 03:31:40 +00001613 uint32_t upper = uint32_t(SplatVal >> 32);
1614 uint32_t lower = uint32_t(SplatVal);
1615
1616 if (upper == lower) {
1617 // Magic constant that can be matched by IL, ILA, et. al.
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001618 SDValue Val = DAG.getTargetConstant(upper, MVT::i32);
Dale Johannesen913ba762009-02-06 01:31:28 +00001619 return DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001620 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Cheng907a2d22009-02-25 22:49:59 +00001621 Val, Val, Val, Val));
pingbak2f387e82009-01-26 03:31:40 +00001622 } else {
pingbak2f387e82009-01-26 03:31:40 +00001623 bool upper_special, lower_special;
1624
1625 // NOTE: This code creates common-case shuffle masks that can be easily
1626 // detected as common expressions. It is not attempting to create highly
1627 // specialized masks to replace any and all 0's, 0xff's and 0x80's.
1628
1629 // Detect if the upper or lower half is a special shuffle mask pattern:
1630 upper_special = (upper == 0 || upper == 0xffffffff || upper == 0x80000000);
1631 lower_special = (lower == 0 || lower == 0xffffffff || lower == 0x80000000);
1632
Scott Michel0d5eae02009-03-17 01:15:45 +00001633 // Both upper and lower are special, lower to a constant pool load:
1634 if (lower_special && upper_special) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001635 SDValue SplatValCN = DAG.getConstant(SplatVal, MVT::i64);
1636 return DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64,
Scott Michel0d5eae02009-03-17 01:15:45 +00001637 SplatValCN, SplatValCN);
1638 }
1639
1640 SDValue LO32;
1641 SDValue HI32;
1642 SmallVector<SDValue, 16> ShufBytes;
1643 SDValue Result;
1644
pingbak2f387e82009-01-26 03:31:40 +00001645 // Create lower vector if not a special pattern
1646 if (!lower_special) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001647 SDValue LO32C = DAG.getConstant(lower, MVT::i32);
Dale Johannesen913ba762009-02-06 01:31:28 +00001648 LO32 = DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001649 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Cheng907a2d22009-02-25 22:49:59 +00001650 LO32C, LO32C, LO32C, LO32C));
pingbak2f387e82009-01-26 03:31:40 +00001651 }
1652
1653 // Create upper vector if not a special pattern
1654 if (!upper_special) {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001655 SDValue HI32C = DAG.getConstant(upper, MVT::i32);
Dale Johannesen913ba762009-02-06 01:31:28 +00001656 HI32 = DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001657 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Cheng907a2d22009-02-25 22:49:59 +00001658 HI32C, HI32C, HI32C, HI32C));
pingbak2f387e82009-01-26 03:31:40 +00001659 }
1660
1661 // If either upper or lower are special, then the two input operands are
1662 // the same (basically, one of them is a "don't care")
1663 if (lower_special)
1664 LO32 = HI32;
1665 if (upper_special)
1666 HI32 = LO32;
pingbak2f387e82009-01-26 03:31:40 +00001667
1668 for (int i = 0; i < 4; ++i) {
1669 uint64_t val = 0;
1670 for (int j = 0; j < 4; ++j) {
1671 SDValue V;
1672 bool process_upper, process_lower;
1673 val <<= 8;
1674 process_upper = (upper_special && (i & 1) == 0);
1675 process_lower = (lower_special && (i & 1) == 1);
1676
1677 if (process_upper || process_lower) {
1678 if ((process_upper && upper == 0)
1679 || (process_lower && lower == 0))
1680 val |= 0x80;
1681 else if ((process_upper && upper == 0xffffffff)
1682 || (process_lower && lower == 0xffffffff))
1683 val |= 0xc0;
1684 else if ((process_upper && upper == 0x80000000)
1685 || (process_lower && lower == 0x80000000))
1686 val |= (j == 0 ? 0xe0 : 0x80);
1687 } else
1688 val |= i * 4 + j + ((i & 1) * 16);
1689 }
1690
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001691 ShufBytes.push_back(DAG.getConstant(val, MVT::i32));
pingbak2f387e82009-01-26 03:31:40 +00001692 }
1693
Dale Johannesen913ba762009-02-06 01:31:28 +00001694 return DAG.getNode(SPUISD::SHUFB, dl, OpVT, HI32, LO32,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001695 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Cheng907a2d22009-02-25 22:49:59 +00001696 &ShufBytes[0], ShufBytes.size()));
pingbak2f387e82009-01-26 03:31:40 +00001697 }
1698}
1699
Scott Michel8efdca42007-12-04 22:23:35 +00001700/// LowerVECTOR_SHUFFLE - Lower a vector shuffle (V1, V2, V3) to something on
1701/// which the Cell can operate. The code inspects V3 to ascertain whether the
1702/// permutation vector, V3, is monotonically increasing with one "exception"
1703/// element, e.g., (0, 1, _, 3). If this is the case, then generate a
Scott Michel56a125e2008-11-22 23:50:42 +00001704/// SHUFFLE_MASK synthetic instruction. Otherwise, spill V3 to the constant pool.
Scott Michel8efdca42007-12-04 22:23:35 +00001705/// In either case, the net result is going to eventually invoke SHUFB to
1706/// permute/shuffle the bytes from V1 and V2.
1707/// \note
Scott Michel56a125e2008-11-22 23:50:42 +00001708/// SHUFFLE_MASK is eventually selected as one of the C*D instructions, generate
Scott Michel8efdca42007-12-04 22:23:35 +00001709/// control word for byte/halfword/word insertion. This takes care of a single
1710/// element move from V2 into V1.
1711/// \note
1712/// SPUISD::SHUFB is eventually selected as Cell's <i>shufb</i> instructions.
Dan Gohman8181bd12008-07-27 21:46:04 +00001713static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman543d2142009-04-27 18:41:29 +00001714 const ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op);
Dan Gohman8181bd12008-07-27 21:46:04 +00001715 SDValue V1 = Op.getOperand(0);
1716 SDValue V2 = Op.getOperand(1);
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00001717 DebugLoc dl = Op.getDebugLoc();
Scott Michel4ec722e2008-07-16 17:17:29 +00001718
Scott Michel8efdca42007-12-04 22:23:35 +00001719 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michel4ec722e2008-07-16 17:17:29 +00001720
Scott Michel8efdca42007-12-04 22:23:35 +00001721 // If we have a single element being moved from V1 to V2, this can be handled
1722 // using the C*[DX] compute mask instructions, but the vector elements have
1723 // to be monotonically increasing with one exception element.
Owen Andersonac9de032009-08-10 22:56:29 +00001724 EVT VecVT = V1.getValueType();
1725 EVT EltVT = VecVT.getVectorElementType();
Scott Michel8efdca42007-12-04 22:23:35 +00001726 unsigned EltsFromV2 = 0;
1727 unsigned V2Elt = 0;
1728 unsigned V2EltIdx0 = 0;
1729 unsigned CurrElt = 0;
Scott Michele2641a12008-12-04 21:01:44 +00001730 unsigned MaxElts = VecVT.getVectorNumElements();
1731 unsigned PrevElt = 0;
1732 unsigned V0Elt = 0;
Scott Michel8efdca42007-12-04 22:23:35 +00001733 bool monotonic = true;
Scott Michele2641a12008-12-04 21:01:44 +00001734 bool rotate = true;
Kalle Raiskiladc201402010-06-21 10:17:36 +00001735 EVT maskVT; // which of the c?d instructions to use
Scott Michele2641a12008-12-04 21:01:44 +00001736
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001737 if (EltVT == MVT::i8) {
Scott Michel8efdca42007-12-04 22:23:35 +00001738 V2EltIdx0 = 16;
Kalle Raiskiladc201402010-06-21 10:17:36 +00001739 maskVT = MVT::v16i8;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001740 } else if (EltVT == MVT::i16) {
Scott Michel8efdca42007-12-04 22:23:35 +00001741 V2EltIdx0 = 8;
Kalle Raiskiladc201402010-06-21 10:17:36 +00001742 maskVT = MVT::v8i16;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001743 } else if (EltVT == MVT::i32 || EltVT == MVT::f32) {
Scott Michel8efdca42007-12-04 22:23:35 +00001744 V2EltIdx0 = 4;
Kalle Raiskiladc201402010-06-21 10:17:36 +00001745 maskVT = MVT::v4i32;
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001746 } else if (EltVT == MVT::i64 || EltVT == MVT::f64) {
Scott Michele2641a12008-12-04 21:01:44 +00001747 V2EltIdx0 = 2;
Kalle Raiskiladc201402010-06-21 10:17:36 +00001748 maskVT = MVT::v2i64;
Scott Michele2641a12008-12-04 21:01:44 +00001749 } else
Edwin Törökbd448e32009-07-14 16:55:14 +00001750 llvm_unreachable("Unhandled vector type in LowerVECTOR_SHUFFLE");
Scott Michel8efdca42007-12-04 22:23:35 +00001751
Nate Begeman543d2142009-04-27 18:41:29 +00001752 for (unsigned i = 0; i != MaxElts; ++i) {
1753 if (SVN->getMaskElt(i) < 0)
1754 continue;
1755
1756 unsigned SrcElt = SVN->getMaskElt(i);
Scott Michel8efdca42007-12-04 22:23:35 +00001757
Nate Begeman543d2142009-04-27 18:41:29 +00001758 if (monotonic) {
1759 if (SrcElt >= V2EltIdx0) {
1760 if (1 >= (++EltsFromV2)) {
1761 V2Elt = (V2EltIdx0 - SrcElt) << 2;
Scott Michele2641a12008-12-04 21:01:44 +00001762 }
Nate Begeman543d2142009-04-27 18:41:29 +00001763 } else if (CurrElt != SrcElt) {
1764 monotonic = false;
Scott Michele2641a12008-12-04 21:01:44 +00001765 }
1766
Nate Begeman543d2142009-04-27 18:41:29 +00001767 ++CurrElt;
1768 }
1769
1770 if (rotate) {
1771 if (PrevElt > 0 && SrcElt < MaxElts) {
1772 if ((PrevElt == SrcElt - 1)
1773 || (PrevElt == MaxElts - 1 && SrcElt == 0)) {
Scott Michele2641a12008-12-04 21:01:44 +00001774 PrevElt = SrcElt;
Nate Begeman543d2142009-04-27 18:41:29 +00001775 if (SrcElt == 0)
1776 V0Elt = i;
Scott Michele2641a12008-12-04 21:01:44 +00001777 } else {
Scott Michele2641a12008-12-04 21:01:44 +00001778 rotate = false;
1779 }
Kalle Raiskila96257022010-06-21 14:42:19 +00001780 } else if (i == 0) {
Nate Begeman543d2142009-04-27 18:41:29 +00001781 // First time through, need to keep track of previous element
1782 PrevElt = SrcElt;
1783 } else {
1784 // This isn't a rotation, takes elements from vector 2
1785 rotate = false;
Scott Michele2641a12008-12-04 21:01:44 +00001786 }
Scott Michel8efdca42007-12-04 22:23:35 +00001787 }
Scott Michel8efdca42007-12-04 22:23:35 +00001788 }
1789
1790 if (EltsFromV2 == 1 && monotonic) {
1791 // Compute mask and shuffle
Owen Andersonac9de032009-08-10 22:56:29 +00001792 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Kalle Raiskiladc201402010-06-21 10:17:36 +00001793
1794 // As SHUFFLE_MASK becomes a c?d instruction, feed it an address
1795 // R1 ($sp) is used here only as it is guaranteed to have last bits zero
1796 SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
1797 DAG.getRegister(SPU::R1, PtrVT),
1798 DAG.getConstant(V2Elt, MVT::i32));
1799 SDValue ShufMaskOp = DAG.getNode(SPUISD::SHUFFLE_MASK, dl,
1800 maskVT, Pointer);
1801
Scott Michel8efdca42007-12-04 22:23:35 +00001802 // Use shuffle mask in SHUFB synthetic instruction:
Scott Michel34712c32009-03-16 18:47:25 +00001803 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V2, V1,
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00001804 ShufMaskOp);
Scott Michele2641a12008-12-04 21:01:44 +00001805 } else if (rotate) {
1806 int rotamt = (MaxElts - V0Elt) * EltVT.getSizeInBits()/8;
Scott Michelae5cbf52008-12-29 03:23:36 +00001807
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00001808 return DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, V1.getValueType(),
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001809 V1, DAG.getConstant(rotamt, MVT::i16));
Scott Michel8efdca42007-12-04 22:23:35 +00001810 } else {
Gabor Greife9f7f582008-08-31 15:37:04 +00001811 // Convert the SHUFFLE_VECTOR mask's input element units to the
1812 // actual bytes.
Duncan Sands92c43912008-06-06 12:08:01 +00001813 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michel4ec722e2008-07-16 17:17:29 +00001814
Dan Gohman8181bd12008-07-27 21:46:04 +00001815 SmallVector<SDValue, 16> ResultMask;
Nate Begeman543d2142009-04-27 18:41:29 +00001816 for (unsigned i = 0, e = MaxElts; i != e; ++i) {
1817 unsigned SrcElt = SVN->getMaskElt(i) < 0 ? 0 : SVN->getMaskElt(i);
Scott Michel4ec722e2008-07-16 17:17:29 +00001818
Nate Begeman543d2142009-04-27 18:41:29 +00001819 for (unsigned j = 0; j < BytesPerElement; ++j)
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001820 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,MVT::i8));
Scott Michel8efdca42007-12-04 22:23:35 +00001821 }
Scott Michel4ec722e2008-07-16 17:17:29 +00001822
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001823 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Cheng907a2d22009-02-25 22:49:59 +00001824 &ResultMask[0], ResultMask.size());
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00001825 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V1, V2, VPermMask);
Scott Michel8efdca42007-12-04 22:23:35 +00001826 }
1827}
1828
Dan Gohman8181bd12008-07-27 21:46:04 +00001829static SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
1830 SDValue Op0 = Op.getOperand(0); // Op0 = the scalar
Dale Johannesen913ba762009-02-06 01:31:28 +00001831 DebugLoc dl = Op.getDebugLoc();
Scott Michel8efdca42007-12-04 22:23:35 +00001832
Gabor Greif1c80d112008-08-28 21:40:38 +00001833 if (Op0.getNode()->getOpcode() == ISD::Constant) {
Scott Michel8efdca42007-12-04 22:23:35 +00001834 // For a constant, build the appropriate constant vector, which will
1835 // eventually simplify to a vector register load.
1836
Gabor Greif1c80d112008-08-28 21:40:38 +00001837 ConstantSDNode *CN = cast<ConstantSDNode>(Op0.getNode());
Dan Gohman8181bd12008-07-27 21:46:04 +00001838 SmallVector<SDValue, 16> ConstVecValues;
Owen Andersonac9de032009-08-10 22:56:29 +00001839 EVT VT;
Scott Michel8efdca42007-12-04 22:23:35 +00001840 size_t n_copies;
1841
1842 // Create a constant vector:
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001843 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Edwin Törökbd448e32009-07-14 16:55:14 +00001844 default: llvm_unreachable("Unexpected constant value type in "
Edwin Törökb2de05e2009-07-14 12:22:58 +00001845 "LowerSCALAR_TO_VECTOR");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001846 case MVT::v16i8: n_copies = 16; VT = MVT::i8; break;
1847 case MVT::v8i16: n_copies = 8; VT = MVT::i16; break;
1848 case MVT::v4i32: n_copies = 4; VT = MVT::i32; break;
1849 case MVT::v4f32: n_copies = 4; VT = MVT::f32; break;
1850 case MVT::v2i64: n_copies = 2; VT = MVT::i64; break;
1851 case MVT::v2f64: n_copies = 2; VT = MVT::f64; break;
Scott Michel8efdca42007-12-04 22:23:35 +00001852 }
1853
Dan Gohmanfaeb4a32008-09-12 16:56:44 +00001854 SDValue CValue = DAG.getConstant(CN->getZExtValue(), VT);
Scott Michel8efdca42007-12-04 22:23:35 +00001855 for (size_t j = 0; j < n_copies; ++j)
1856 ConstVecValues.push_back(CValue);
1857
Evan Cheng907a2d22009-02-25 22:49:59 +00001858 return DAG.getNode(ISD::BUILD_VECTOR, dl, Op.getValueType(),
1859 &ConstVecValues[0], ConstVecValues.size());
Scott Michel8efdca42007-12-04 22:23:35 +00001860 } else {
1861 // Otherwise, copy the value from one register to another:
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001862 switch (Op0.getValueType().getSimpleVT().SimpleTy) {
Edwin Törökbd448e32009-07-14 16:55:14 +00001863 default: llvm_unreachable("Unexpected value type in LowerSCALAR_TO_VECTOR");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001864 case MVT::i8:
1865 case MVT::i16:
1866 case MVT::i32:
1867 case MVT::i64:
1868 case MVT::f32:
1869 case MVT::f64:
Dale Johannesen913ba762009-02-06 01:31:28 +00001870 return DAG.getNode(SPUISD::PREFSLOT2VEC, dl, Op.getValueType(), Op0, Op0);
Scott Michel8efdca42007-12-04 22:23:35 +00001871 }
1872 }
1873
Dan Gohman8181bd12008-07-27 21:46:04 +00001874 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001875}
1876
Dan Gohman8181bd12008-07-27 21:46:04 +00001877static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersonac9de032009-08-10 22:56:29 +00001878 EVT VT = Op.getValueType();
Dan Gohman8181bd12008-07-27 21:46:04 +00001879 SDValue N = Op.getOperand(0);
1880 SDValue Elt = Op.getOperand(1);
Dale Johannesen913ba762009-02-06 01:31:28 +00001881 DebugLoc dl = Op.getDebugLoc();
Scott Michel56a125e2008-11-22 23:50:42 +00001882 SDValue retval;
Scott Michel8efdca42007-12-04 22:23:35 +00001883
Scott Michel56a125e2008-11-22 23:50:42 +00001884 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
1885 // Constant argument:
1886 int EltNo = (int) C->getZExtValue();
Scott Michel8efdca42007-12-04 22:23:35 +00001887
Scott Michel56a125e2008-11-22 23:50:42 +00001888 // sanity checks:
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001889 if (VT == MVT::i8 && EltNo >= 16)
Edwin Törökbd448e32009-07-14 16:55:14 +00001890 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i8 extraction slot > 15");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001891 else if (VT == MVT::i16 && EltNo >= 8)
Edwin Törökbd448e32009-07-14 16:55:14 +00001892 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i16 extraction slot > 7");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001893 else if (VT == MVT::i32 && EltNo >= 4)
Edwin Törökbd448e32009-07-14 16:55:14 +00001894 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i32 extraction slot > 4");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001895 else if (VT == MVT::i64 && EltNo >= 2)
Edwin Törökbd448e32009-07-14 16:55:14 +00001896 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i64 extraction slot > 2");
Scott Michel8efdca42007-12-04 22:23:35 +00001897
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001898 if (EltNo == 0 && (VT == MVT::i32 || VT == MVT::i64)) {
Scott Michel56a125e2008-11-22 23:50:42 +00001899 // i32 and i64: Element 0 is the preferred slot
Dale Johannesen913ba762009-02-06 01:31:28 +00001900 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, N);
Scott Michel56a125e2008-11-22 23:50:42 +00001901 }
Scott Michel8efdca42007-12-04 22:23:35 +00001902
Scott Michel56a125e2008-11-22 23:50:42 +00001903 // Need to generate shuffle mask and extract:
1904 int prefslot_begin = -1, prefslot_end = -1;
1905 int elt_byte = EltNo * VT.getSizeInBits() / 8;
1906
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001907 switch (VT.getSimpleVT().SimpleTy) {
Scott Michel56a125e2008-11-22 23:50:42 +00001908 default:
1909 assert(false && "Invalid value type!");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001910 case MVT::i8: {
Scott Michel56a125e2008-11-22 23:50:42 +00001911 prefslot_begin = prefslot_end = 3;
1912 break;
1913 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001914 case MVT::i16: {
Scott Michel56a125e2008-11-22 23:50:42 +00001915 prefslot_begin = 2; prefslot_end = 3;
1916 break;
1917 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001918 case MVT::i32:
1919 case MVT::f32: {
Scott Michel56a125e2008-11-22 23:50:42 +00001920 prefslot_begin = 0; prefslot_end = 3;
1921 break;
1922 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001923 case MVT::i64:
1924 case MVT::f64: {
Scott Michel56a125e2008-11-22 23:50:42 +00001925 prefslot_begin = 0; prefslot_end = 7;
1926 break;
1927 }
1928 }
1929
1930 assert(prefslot_begin != -1 && prefslot_end != -1 &&
1931 "LowerEXTRACT_VECTOR_ELT: preferred slots uninitialized");
1932
Scott Michel73ab8172009-08-24 21:53:27 +00001933 unsigned int ShufBytes[16] = {
1934 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
1935 };
Scott Michel56a125e2008-11-22 23:50:42 +00001936 for (int i = 0; i < 16; ++i) {
1937 // zero fill uppper part of preferred slot, don't care about the
1938 // other slots:
1939 unsigned int mask_val;
1940 if (i <= prefslot_end) {
1941 mask_val =
1942 ((i < prefslot_begin)
1943 ? 0x80
1944 : elt_byte + (i - prefslot_begin));
1945
1946 ShufBytes[i] = mask_val;
1947 } else
1948 ShufBytes[i] = ShufBytes[i % (prefslot_end + 1)];
1949 }
1950
1951 SDValue ShufMask[4];
1952 for (unsigned i = 0; i < sizeof(ShufMask)/sizeof(ShufMask[0]); ++i) {
Scott Michele2641a12008-12-04 21:01:44 +00001953 unsigned bidx = i * 4;
Scott Michel56a125e2008-11-22 23:50:42 +00001954 unsigned int bits = ((ShufBytes[bidx] << 24) |
1955 (ShufBytes[bidx+1] << 16) |
1956 (ShufBytes[bidx+2] << 8) |
1957 ShufBytes[bidx+3]);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001958 ShufMask[i] = DAG.getConstant(bits, MVT::i32);
Scott Michel56a125e2008-11-22 23:50:42 +00001959 }
1960
Scott Michel0d5eae02009-03-17 01:15:45 +00001961 SDValue ShufMaskVec =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001962 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel0d5eae02009-03-17 01:15:45 +00001963 &ShufMask[0], sizeof(ShufMask)/sizeof(ShufMask[0]));
Scott Michel56a125e2008-11-22 23:50:42 +00001964
Dale Johannesen913ba762009-02-06 01:31:28 +00001965 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
1966 DAG.getNode(SPUISD::SHUFB, dl, N.getValueType(),
Scott Michel56a125e2008-11-22 23:50:42 +00001967 N, N, ShufMaskVec));
1968 } else {
1969 // Variable index: Rotate the requested element into slot 0, then replicate
1970 // slot 0 across the vector
Owen Andersonac9de032009-08-10 22:56:29 +00001971 EVT VecVT = N.getValueType();
Scott Michel56a125e2008-11-22 23:50:42 +00001972 if (!VecVT.isSimple() || !VecVT.isVector() || !VecVT.is128BitVector()) {
Chris Lattner8316f2d2010-04-07 22:58:41 +00001973 report_fatal_error("LowerEXTRACT_VECTOR_ELT: Must have a simple, 128-bit"
Edwin Török4d9756a2009-07-08 20:53:28 +00001974 "vector type!");
Scott Michel56a125e2008-11-22 23:50:42 +00001975 }
1976
1977 // Make life easier by making sure the index is zero-extended to i32
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001978 if (Elt.getValueType() != MVT::i32)
1979 Elt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Elt);
Scott Michel56a125e2008-11-22 23:50:42 +00001980
1981 // Scale the index to a bit/byte shift quantity
1982 APInt scaleFactor =
Scott Michelc630c412008-11-24 17:11:17 +00001983 APInt(32, uint64_t(16 / N.getValueType().getVectorNumElements()), false);
1984 unsigned scaleShift = scaleFactor.logBase2();
Scott Michel56a125e2008-11-22 23:50:42 +00001985 SDValue vecShift;
Scott Michel56a125e2008-11-22 23:50:42 +00001986
Scott Michelc630c412008-11-24 17:11:17 +00001987 if (scaleShift > 0) {
1988 // Scale the shift factor:
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001989 Elt = DAG.getNode(ISD::SHL, dl, MVT::i32, Elt,
1990 DAG.getConstant(scaleShift, MVT::i32));
Scott Michel56a125e2008-11-22 23:50:42 +00001991 }
1992
Dale Johannesen913ba762009-02-06 01:31:28 +00001993 vecShift = DAG.getNode(SPUISD::SHLQUAD_L_BYTES, dl, VecVT, N, Elt);
Scott Michelc630c412008-11-24 17:11:17 +00001994
1995 // Replicate the bytes starting at byte 0 across the entire vector (for
1996 // consistency with the notion of a unified register set)
Scott Michel56a125e2008-11-22 23:50:42 +00001997 SDValue replicate;
1998
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001999 switch (VT.getSimpleVT().SimpleTy) {
Scott Michel56a125e2008-11-22 23:50:42 +00002000 default:
Chris Lattner8316f2d2010-04-07 22:58:41 +00002001 report_fatal_error("LowerEXTRACT_VECTOR_ELT(varable): Unhandled vector"
Edwin Török4d9756a2009-07-08 20:53:28 +00002002 "type");
Scott Michel56a125e2008-11-22 23:50:42 +00002003 /*NOTREACHED*/
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002004 case MVT::i8: {
2005 SDValue factor = DAG.getConstant(0x00000000, MVT::i32);
2006 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel0d5eae02009-03-17 01:15:45 +00002007 factor, factor, factor, factor);
Scott Michel56a125e2008-11-22 23:50:42 +00002008 break;
2009 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002010 case MVT::i16: {
2011 SDValue factor = DAG.getConstant(0x00010001, MVT::i32);
2012 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel0d5eae02009-03-17 01:15:45 +00002013 factor, factor, factor, factor);
Scott Michel56a125e2008-11-22 23:50:42 +00002014 break;
2015 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002016 case MVT::i32:
2017 case MVT::f32: {
2018 SDValue factor = DAG.getConstant(0x00010203, MVT::i32);
2019 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel0d5eae02009-03-17 01:15:45 +00002020 factor, factor, factor, factor);
Scott Michel56a125e2008-11-22 23:50:42 +00002021 break;
2022 }
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002023 case MVT::i64:
2024 case MVT::f64: {
2025 SDValue loFactor = DAG.getConstant(0x00010203, MVT::i32);
2026 SDValue hiFactor = DAG.getConstant(0x04050607, MVT::i32);
2027 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Cheng907a2d22009-02-25 22:49:59 +00002028 loFactor, hiFactor, loFactor, hiFactor);
Scott Michel56a125e2008-11-22 23:50:42 +00002029 break;
2030 }
2031 }
2032
Dale Johannesen913ba762009-02-06 01:31:28 +00002033 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
2034 DAG.getNode(SPUISD::SHUFB, dl, VecVT,
Scott Michel0718cd82008-12-01 17:56:02 +00002035 vecShift, vecShift, replicate));
Scott Michel8efdca42007-12-04 22:23:35 +00002036 }
2037
Scott Michel56a125e2008-11-22 23:50:42 +00002038 return retval;
Scott Michel8efdca42007-12-04 22:23:35 +00002039}
2040
Dan Gohman8181bd12008-07-27 21:46:04 +00002041static SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
2042 SDValue VecOp = Op.getOperand(0);
2043 SDValue ValOp = Op.getOperand(1);
2044 SDValue IdxOp = Op.getOperand(2);
Dale Johannesen913ba762009-02-06 01:31:28 +00002045 DebugLoc dl = Op.getDebugLoc();
Owen Andersonac9de032009-08-10 22:56:29 +00002046 EVT VT = Op.getValueType();
Scott Michel8efdca42007-12-04 22:23:35 +00002047
Kalle Raiskilaf76c1b72010-06-09 09:58:17 +00002048 // use 0 when the lane to insert to is 'undef'
2049 int64_t Idx=0;
2050 if (IdxOp.getOpcode() != ISD::UNDEF) {
2051 ConstantSDNode *CN = cast<ConstantSDNode>(IdxOp);
2052 assert(CN != 0 && "LowerINSERT_VECTOR_ELT: Index is not constant!");
2053 Idx = (CN->getSExtValue());
2054 }
Scott Michel8efdca42007-12-04 22:23:35 +00002055
Owen Andersonac9de032009-08-10 22:56:29 +00002056 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel0718cd82008-12-01 17:56:02 +00002057 // Use $sp ($1) because it's always 16-byte aligned and it's available:
Dale Johannesen913ba762009-02-06 01:31:28 +00002058 SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel0718cd82008-12-01 17:56:02 +00002059 DAG.getRegister(SPU::R1, PtrVT),
Kalle Raiskilaf76c1b72010-06-09 09:58:17 +00002060 DAG.getConstant(Idx, PtrVT));
Dale Johannesen913ba762009-02-06 01:31:28 +00002061 SDValue ShufMask = DAG.getNode(SPUISD::SHUFFLE_MASK, dl, VT, Pointer);
Scott Michel8efdca42007-12-04 22:23:35 +00002062
Dan Gohman8181bd12008-07-27 21:46:04 +00002063 SDValue result =
Dale Johannesen913ba762009-02-06 01:31:28 +00002064 DAG.getNode(SPUISD::SHUFB, dl, VT,
2065 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, ValOp),
Scott Michelae5cbf52008-12-29 03:23:36 +00002066 VecOp,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002067 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, ShufMask));
Scott Michel8efdca42007-12-04 22:23:35 +00002068
2069 return result;
2070}
2071
Scott Michel06eabde2008-12-27 04:51:36 +00002072static SDValue LowerI8Math(SDValue Op, SelectionDAG &DAG, unsigned Opc,
2073 const TargetLowering &TLI)
Scott Michel97872d32008-02-23 18:41:37 +00002074{
Dan Gohman8181bd12008-07-27 21:46:04 +00002075 SDValue N0 = Op.getOperand(0); // Everything has at least one operand
Dale Johannesen913ba762009-02-06 01:31:28 +00002076 DebugLoc dl = Op.getDebugLoc();
Owen Andersonac9de032009-08-10 22:56:29 +00002077 EVT ShiftVT = TLI.getShiftAmountTy();
Scott Michel8efdca42007-12-04 22:23:35 +00002078
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002079 assert(Op.getValueType() == MVT::i8);
Scott Michel8efdca42007-12-04 22:23:35 +00002080 switch (Opc) {
2081 default:
Edwin Törökbd448e32009-07-14 16:55:14 +00002082 llvm_unreachable("Unhandled i8 math operator");
Scott Michel8efdca42007-12-04 22:23:35 +00002083 /*NOTREACHED*/
2084 break;
Scott Michel4d07fb72008-12-30 23:28:25 +00002085 case ISD::ADD: {
2086 // 8-bit addition: Promote the arguments up to 16-bits and truncate
2087 // the result:
2088 SDValue N1 = Op.getOperand(1);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002089 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2090 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2091 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2092 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel4d07fb72008-12-30 23:28:25 +00002093
2094 }
2095
Scott Michel8efdca42007-12-04 22:23:35 +00002096 case ISD::SUB: {
2097 // 8-bit subtraction: Promote the arguments up to 16-bits and truncate
2098 // the result:
Dan Gohman8181bd12008-07-27 21:46:04 +00002099 SDValue N1 = Op.getOperand(1);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002100 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2101 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2102 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2103 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel4ec722e2008-07-16 17:17:29 +00002104 }
Scott Michel8efdca42007-12-04 22:23:35 +00002105 case ISD::ROTR:
2106 case ISD::ROTL: {
Dan Gohman8181bd12008-07-27 21:46:04 +00002107 SDValue N1 = Op.getOperand(1);
Owen Andersonac9de032009-08-10 22:56:29 +00002108 EVT N1VT = N1.getValueType();
Scott Michel0d5eae02009-03-17 01:15:45 +00002109
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002110 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel0d5eae02009-03-17 01:15:45 +00002111 if (!N1VT.bitsEq(ShiftVT)) {
2112 unsigned N1Opc = N1.getValueType().bitsLT(ShiftVT)
2113 ? ISD::ZERO_EXTEND
2114 : ISD::TRUNCATE;
2115 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2116 }
2117
2118 // Replicate lower 8-bits into upper 8:
Dan Gohman8181bd12008-07-27 21:46:04 +00002119 SDValue ExpandArg =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002120 DAG.getNode(ISD::OR, dl, MVT::i16, N0,
2121 DAG.getNode(ISD::SHL, dl, MVT::i16,
2122 N0, DAG.getConstant(8, MVT::i32)));
Scott Michel0d5eae02009-03-17 01:15:45 +00002123
2124 // Truncate back down to i8
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002125 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2126 DAG.getNode(Opc, dl, MVT::i16, ExpandArg, N1));
Scott Michel8efdca42007-12-04 22:23:35 +00002127 }
2128 case ISD::SRL:
2129 case ISD::SHL: {
Dan Gohman8181bd12008-07-27 21:46:04 +00002130 SDValue N1 = Op.getOperand(1);
Owen Andersonac9de032009-08-10 22:56:29 +00002131 EVT N1VT = N1.getValueType();
Scott Michel0d5eae02009-03-17 01:15:45 +00002132
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002133 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel0d5eae02009-03-17 01:15:45 +00002134 if (!N1VT.bitsEq(ShiftVT)) {
2135 unsigned N1Opc = ISD::ZERO_EXTEND;
2136
2137 if (N1.getValueType().bitsGT(ShiftVT))
2138 N1Opc = ISD::TRUNCATE;
2139
2140 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2141 }
2142
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002143 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2144 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel8efdca42007-12-04 22:23:35 +00002145 }
2146 case ISD::SRA: {
Dan Gohman8181bd12008-07-27 21:46:04 +00002147 SDValue N1 = Op.getOperand(1);
Owen Andersonac9de032009-08-10 22:56:29 +00002148 EVT N1VT = N1.getValueType();
Scott Michel0d5eae02009-03-17 01:15:45 +00002149
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002150 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
Scott Michel0d5eae02009-03-17 01:15:45 +00002151 if (!N1VT.bitsEq(ShiftVT)) {
2152 unsigned N1Opc = ISD::SIGN_EXTEND;
2153
2154 if (N1VT.bitsGT(ShiftVT))
2155 N1Opc = ISD::TRUNCATE;
2156 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2157 }
2158
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002159 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2160 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel8efdca42007-12-04 22:23:35 +00002161 }
2162 case ISD::MUL: {
Dan Gohman8181bd12008-07-27 21:46:04 +00002163 SDValue N1 = Op.getOperand(1);
Scott Michel0d5eae02009-03-17 01:15:45 +00002164
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002165 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2166 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2167 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2168 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel8efdca42007-12-04 22:23:35 +00002169 break;
2170 }
2171 }
2172
Dan Gohman8181bd12008-07-27 21:46:04 +00002173 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00002174}
2175
2176//! Lower byte immediate operations for v16i8 vectors:
Dan Gohman8181bd12008-07-27 21:46:04 +00002177static SDValue
2178LowerByteImmed(SDValue Op, SelectionDAG &DAG) {
2179 SDValue ConstVec;
2180 SDValue Arg;
Owen Andersonac9de032009-08-10 22:56:29 +00002181 EVT VT = Op.getValueType();
Dale Johannesen913ba762009-02-06 01:31:28 +00002182 DebugLoc dl = Op.getDebugLoc();
Scott Michel8efdca42007-12-04 22:23:35 +00002183
2184 ConstVec = Op.getOperand(0);
2185 Arg = Op.getOperand(1);
Gabor Greif1c80d112008-08-28 21:40:38 +00002186 if (ConstVec.getNode()->getOpcode() != ISD::BUILD_VECTOR) {
2187 if (ConstVec.getNode()->getOpcode() == ISD::BIT_CONVERT) {
Scott Michel8efdca42007-12-04 22:23:35 +00002188 ConstVec = ConstVec.getOperand(0);
2189 } else {
2190 ConstVec = Op.getOperand(1);
2191 Arg = Op.getOperand(0);
Gabor Greif1c80d112008-08-28 21:40:38 +00002192 if (ConstVec.getNode()->getOpcode() == ISD::BIT_CONVERT) {
Scott Michel5a6f17b2008-01-30 02:55:46 +00002193 ConstVec = ConstVec.getOperand(0);
Scott Michel8efdca42007-12-04 22:23:35 +00002194 }
2195 }
2196 }
2197
Gabor Greif1c80d112008-08-28 21:40:38 +00002198 if (ConstVec.getNode()->getOpcode() == ISD::BUILD_VECTOR) {
Scott Michel0d5eae02009-03-17 01:15:45 +00002199 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(ConstVec.getNode());
2200 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerByteImmed");
Scott Michel8efdca42007-12-04 22:23:35 +00002201
Scott Michel0d5eae02009-03-17 01:15:45 +00002202 APInt APSplatBits, APSplatUndef;
2203 unsigned SplatBitSize;
2204 bool HasAnyUndefs;
2205 unsigned minSplatBits = VT.getVectorElementType().getSizeInBits();
2206
2207 if (BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
2208 HasAnyUndefs, minSplatBits)
2209 && minSplatBits <= SplatBitSize) {
2210 uint64_t SplatBits = APSplatBits.getZExtValue();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002211 SDValue tc = DAG.getTargetConstant(SplatBits & 0xff, MVT::i8);
Scott Michel8efdca42007-12-04 22:23:35 +00002212
Scott Michel0d5eae02009-03-17 01:15:45 +00002213 SmallVector<SDValue, 16> tcVec;
2214 tcVec.assign(16, tc);
Dale Johannesen913ba762009-02-06 01:31:28 +00002215 return DAG.getNode(Op.getNode()->getOpcode(), dl, VT, Arg,
Scott Michel0d5eae02009-03-17 01:15:45 +00002216 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &tcVec[0], tcVec.size()));
Scott Michel8efdca42007-12-04 22:23:35 +00002217 }
2218 }
Scott Michelc899a122009-01-26 22:33:37 +00002219
Nate Begeman7569e762008-07-29 19:07:27 +00002220 // These operations (AND, OR, XOR) are legal, they just couldn't be custom
2221 // lowered. Return the operation, rather than a null SDValue.
2222 return Op;
Scott Michel8efdca42007-12-04 22:23:35 +00002223}
2224
Scott Michel8efdca42007-12-04 22:23:35 +00002225//! Custom lowering for CTPOP (count population)
2226/*!
2227 Custom lowering code that counts the number ones in the input
2228 operand. SPU has such an instruction, but it counts the number of
2229 ones per byte, which then have to be accumulated.
2230*/
Dan Gohman8181bd12008-07-27 21:46:04 +00002231static SDValue LowerCTPOP(SDValue Op, SelectionDAG &DAG) {
Owen Andersonac9de032009-08-10 22:56:29 +00002232 EVT VT = Op.getValueType();
Owen Anderson77f4eb52009-08-12 00:36:31 +00002233 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
2234 VT, (128 / VT.getSizeInBits()));
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002235 DebugLoc dl = Op.getDebugLoc();
Scott Michel8efdca42007-12-04 22:23:35 +00002236
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002237 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands92c43912008-06-06 12:08:01 +00002238 default:
2239 assert(false && "Invalid value type!");
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002240 case MVT::i8: {
Dan Gohman8181bd12008-07-27 21:46:04 +00002241 SDValue N = Op.getOperand(0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002242 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
Scott Michel8efdca42007-12-04 22:23:35 +00002243
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002244 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2245 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel8efdca42007-12-04 22:23:35 +00002246
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002247 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i8, CNTB, Elt0);
Scott Michel8efdca42007-12-04 22:23:35 +00002248 }
2249
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002250 case MVT::i16: {
Scott Michel8efdca42007-12-04 22:23:35 +00002251 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner1b989192007-12-31 04:13:23 +00002252 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel8efdca42007-12-04 22:23:35 +00002253
Chris Lattner1b989192007-12-31 04:13:23 +00002254 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R16CRegClass);
Scott Michel8efdca42007-12-04 22:23:35 +00002255
Dan Gohman8181bd12008-07-27 21:46:04 +00002256 SDValue N = Op.getOperand(0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002257 SDValue Elt0 = DAG.getConstant(0, MVT::i16);
2258 SDValue Mask0 = DAG.getConstant(0x0f, MVT::i16);
2259 SDValue Shift1 = DAG.getConstant(8, MVT::i32);
Scott Michel8efdca42007-12-04 22:23:35 +00002260
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002261 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2262 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel8efdca42007-12-04 22:23:35 +00002263
2264 // CNTB_result becomes the chain to which all of the virtual registers
2265 // CNTB_reg, SUM1_reg become associated:
Dan Gohman8181bd12008-07-27 21:46:04 +00002266 SDValue CNTB_result =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002267 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, CNTB, Elt0);
Scott Michel4ec722e2008-07-16 17:17:29 +00002268
Dan Gohman8181bd12008-07-27 21:46:04 +00002269 SDValue CNTB_rescopy =
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002270 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel8efdca42007-12-04 22:23:35 +00002271
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002272 SDValue Tmp1 = DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i16);
Scott Michel8efdca42007-12-04 22:23:35 +00002273
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002274 return DAG.getNode(ISD::AND, dl, MVT::i16,
2275 DAG.getNode(ISD::ADD, dl, MVT::i16,
2276 DAG.getNode(ISD::SRL, dl, MVT::i16,
Scott Michel5a6f17b2008-01-30 02:55:46 +00002277 Tmp1, Shift1),
2278 Tmp1),
2279 Mask0);
Scott Michel8efdca42007-12-04 22:23:35 +00002280 }
2281
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002282 case MVT::i32: {
Scott Michel8efdca42007-12-04 22:23:35 +00002283 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner1b989192007-12-31 04:13:23 +00002284 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel8efdca42007-12-04 22:23:35 +00002285
Chris Lattner1b989192007-12-31 04:13:23 +00002286 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
2287 unsigned SUM1_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
Scott Michel8efdca42007-12-04 22:23:35 +00002288
Dan Gohman8181bd12008-07-27 21:46:04 +00002289 SDValue N = Op.getOperand(0);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002290 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
2291 SDValue Mask0 = DAG.getConstant(0xff, MVT::i32);
2292 SDValue Shift1 = DAG.getConstant(16, MVT::i32);
2293 SDValue Shift2 = DAG.getConstant(8, MVT::i32);
Scott Michel8efdca42007-12-04 22:23:35 +00002294
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002295 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2296 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel8efdca42007-12-04 22:23:35 +00002297
2298 // CNTB_result becomes the chain to which all of the virtual registers
2299 // CNTB_reg, SUM1_reg become associated:
Dan Gohman8181bd12008-07-27 21:46:04 +00002300 SDValue CNTB_result =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002301 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, CNTB, Elt0);
Scott Michel4ec722e2008-07-16 17:17:29 +00002302
Dan Gohman8181bd12008-07-27 21:46:04 +00002303 SDValue CNTB_rescopy =
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002304 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel8efdca42007-12-04 22:23:35 +00002305
Dan Gohman8181bd12008-07-27 21:46:04 +00002306 SDValue Comp1 =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002307 DAG.getNode(ISD::SRL, dl, MVT::i32,
2308 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32),
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002309 Shift1);
Scott Michel8efdca42007-12-04 22:23:35 +00002310
Dan Gohman8181bd12008-07-27 21:46:04 +00002311 SDValue Sum1 =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002312 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp1,
2313 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32));
Scott Michel8efdca42007-12-04 22:23:35 +00002314
Dan Gohman8181bd12008-07-27 21:46:04 +00002315 SDValue Sum1_rescopy =
Dale Johannesenb03cc3f2009-02-04 23:02:30 +00002316 DAG.getCopyToReg(CNTB_result, dl, SUM1_reg, Sum1);
Scott Michel8efdca42007-12-04 22:23:35 +00002317
Dan Gohman8181bd12008-07-27 21:46:04 +00002318 SDValue Comp2 =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002319 DAG.getNode(ISD::SRL, dl, MVT::i32,
2320 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32),
Scott Michel5a6f17b2008-01-30 02:55:46 +00002321 Shift2);
Dan Gohman8181bd12008-07-27 21:46:04 +00002322 SDValue Sum2 =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002323 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp2,
2324 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32));
Scott Michel8efdca42007-12-04 22:23:35 +00002325
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002326 return DAG.getNode(ISD::AND, dl, MVT::i32, Sum2, Mask0);
Scott Michel8efdca42007-12-04 22:23:35 +00002327 }
2328
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002329 case MVT::i64:
Scott Michel8efdca42007-12-04 22:23:35 +00002330 break;
2331 }
2332
Dan Gohman8181bd12008-07-27 21:46:04 +00002333 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00002334}
2335
pingbak2f387e82009-01-26 03:31:40 +00002336//! Lower ISD::FP_TO_SINT, ISD::FP_TO_UINT for i32
Scott Michel8c67fa42009-01-21 04:58:48 +00002337/*!
pingbak2f387e82009-01-26 03:31:40 +00002338 f32->i32 passes through unchanged, whereas f64->i32 expands to a libcall.
2339 All conversions to i64 are expanded to a libcall.
Scott Michel8c67fa42009-01-21 04:58:48 +00002340 */
pingbak2f387e82009-01-26 03:31:40 +00002341static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmandbb121b2010-04-17 15:26:15 +00002342 const SPUTargetLowering &TLI) {
Owen Andersonac9de032009-08-10 22:56:29 +00002343 EVT OpVT = Op.getValueType();
Scott Michel8c67fa42009-01-21 04:58:48 +00002344 SDValue Op0 = Op.getOperand(0);
Owen Andersonac9de032009-08-10 22:56:29 +00002345 EVT Op0VT = Op0.getValueType();
Scott Michel8c67fa42009-01-21 04:58:48 +00002346
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002347 if ((OpVT == MVT::i32 && Op0VT == MVT::f64)
2348 || OpVT == MVT::i64) {
pingbak2f387e82009-01-26 03:31:40 +00002349 // Convert f32 / f64 to i32 / i64 via libcall.
2350 RTLIB::Libcall LC =
2351 (Op.getOpcode() == ISD::FP_TO_SINT)
2352 ? RTLIB::getFPTOSINT(Op0VT, OpVT)
2353 : RTLIB::getFPTOUINT(Op0VT, OpVT);
2354 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd fp-to-int conversion!");
2355 SDValue Dummy;
2356 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2357 }
Scott Michel8c67fa42009-01-21 04:58:48 +00002358
Eli Friedman9d77ac32009-05-27 00:47:34 +00002359 return Op;
pingbak2f387e82009-01-26 03:31:40 +00002360}
Scott Michel8c67fa42009-01-21 04:58:48 +00002361
pingbak2f387e82009-01-26 03:31:40 +00002362//! Lower ISD::SINT_TO_FP, ISD::UINT_TO_FP for i32
2363/*!
2364 i32->f32 passes through unchanged, whereas i32->f64 is expanded to a libcall.
2365 All conversions from i64 are expanded to a libcall.
2366 */
2367static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG,
Dan Gohmandbb121b2010-04-17 15:26:15 +00002368 const SPUTargetLowering &TLI) {
Owen Andersonac9de032009-08-10 22:56:29 +00002369 EVT OpVT = Op.getValueType();
pingbak2f387e82009-01-26 03:31:40 +00002370 SDValue Op0 = Op.getOperand(0);
Owen Andersonac9de032009-08-10 22:56:29 +00002371 EVT Op0VT = Op0.getValueType();
pingbak2f387e82009-01-26 03:31:40 +00002372
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002373 if ((OpVT == MVT::f64 && Op0VT == MVT::i32)
2374 || Op0VT == MVT::i64) {
pingbak2f387e82009-01-26 03:31:40 +00002375 // Convert i32, i64 to f64 via libcall:
2376 RTLIB::Libcall LC =
2377 (Op.getOpcode() == ISD::SINT_TO_FP)
2378 ? RTLIB::getSINTTOFP(Op0VT, OpVT)
2379 : RTLIB::getUINTTOFP(Op0VT, OpVT);
2380 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd int-to-fp conversion!");
2381 SDValue Dummy;
2382 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2383 }
2384
Eli Friedman9d77ac32009-05-27 00:47:34 +00002385 return Op;
Scott Michel8c67fa42009-01-21 04:58:48 +00002386}
2387
2388//! Lower ISD::SETCC
2389/*!
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002390 This handles MVT::f64 (double floating point) condition lowering
Scott Michel8c67fa42009-01-21 04:58:48 +00002391 */
Scott Michel8c67fa42009-01-21 04:58:48 +00002392static SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG,
2393 const TargetLowering &TLI) {
pingbak2f387e82009-01-26 03:31:40 +00002394 CondCodeSDNode *CC = dyn_cast<CondCodeSDNode>(Op.getOperand(2));
Dale Johannesen2dbdb0e2009-02-07 19:59:05 +00002395 DebugLoc dl = Op.getDebugLoc();
pingbak2f387e82009-01-26 03:31:40 +00002396 assert(CC != 0 && "LowerSETCC: CondCodeSDNode should not be null here!\n");
2397
Scott Michel8c67fa42009-01-21 04:58:48 +00002398 SDValue lhs = Op.getOperand(0);
2399 SDValue rhs = Op.getOperand(1);
Owen Andersonac9de032009-08-10 22:56:29 +00002400 EVT lhsVT = lhs.getValueType();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002401 assert(lhsVT == MVT::f64 && "LowerSETCC: type other than MVT::64\n");
Scott Michel8c67fa42009-01-21 04:58:48 +00002402
Owen Andersonac9de032009-08-10 22:56:29 +00002403 EVT ccResultVT = TLI.getSetCCResultType(lhs.getValueType());
pingbak2f387e82009-01-26 03:31:40 +00002404 APInt ccResultOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002405 EVT IntVT(MVT::i64);
pingbak2f387e82009-01-26 03:31:40 +00002406
2407 // Take advantage of the fact that (truncate (sra arg, 32)) is efficiently
2408 // selected to a NOP:
Dale Johannesen85fc0932009-02-04 01:48:28 +00002409 SDValue i64lhs = DAG.getNode(ISD::BIT_CONVERT, dl, IntVT, lhs);
pingbak2f387e82009-01-26 03:31:40 +00002410 SDValue lhsHi32 =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002411 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesen85fc0932009-02-04 01:48:28 +00002412 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002413 i64lhs, DAG.getConstant(32, MVT::i32)));
pingbak2f387e82009-01-26 03:31:40 +00002414 SDValue lhsHi32abs =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002415 DAG.getNode(ISD::AND, dl, MVT::i32,
2416 lhsHi32, DAG.getConstant(0x7fffffff, MVT::i32));
pingbak2f387e82009-01-26 03:31:40 +00002417 SDValue lhsLo32 =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002418 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, i64lhs);
pingbak2f387e82009-01-26 03:31:40 +00002419
2420 // SETO and SETUO only use the lhs operand:
2421 if (CC->get() == ISD::SETO) {
2422 // Evaluates to true if Op0 is not [SQ]NaN - lowers to the inverse of
2423 // SETUO
2424 APInt ccResultAllOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Dale Johannesen85fc0932009-02-04 01:48:28 +00002425 return DAG.getNode(ISD::XOR, dl, ccResultVT,
2426 DAG.getSetCC(dl, ccResultVT,
pingbak2f387e82009-01-26 03:31:40 +00002427 lhs, DAG.getConstantFP(0.0, lhsVT),
2428 ISD::SETUO),
2429 DAG.getConstant(ccResultAllOnes, ccResultVT));
2430 } else if (CC->get() == ISD::SETUO) {
2431 // Evaluates to true if Op0 is [SQ]NaN
Dale Johannesen85fc0932009-02-04 01:48:28 +00002432 return DAG.getNode(ISD::AND, dl, ccResultVT,
2433 DAG.getSetCC(dl, ccResultVT,
pingbak2f387e82009-01-26 03:31:40 +00002434 lhsHi32abs,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002435 DAG.getConstant(0x7ff00000, MVT::i32),
pingbak2f387e82009-01-26 03:31:40 +00002436 ISD::SETGE),
Dale Johannesen85fc0932009-02-04 01:48:28 +00002437 DAG.getSetCC(dl, ccResultVT,
pingbak2f387e82009-01-26 03:31:40 +00002438 lhsLo32,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002439 DAG.getConstant(0, MVT::i32),
pingbak2f387e82009-01-26 03:31:40 +00002440 ISD::SETGT));
2441 }
2442
Dale Johannesen24dd9a52009-02-07 00:55:49 +00002443 SDValue i64rhs = DAG.getNode(ISD::BIT_CONVERT, dl, IntVT, rhs);
pingbak2f387e82009-01-26 03:31:40 +00002444 SDValue rhsHi32 =
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002445 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesen85fc0932009-02-04 01:48:28 +00002446 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002447 i64rhs, DAG.getConstant(32, MVT::i32)));
pingbak2f387e82009-01-26 03:31:40 +00002448
2449 // If a value is negative, subtract from the sign magnitude constant:
2450 SDValue signMag2TC = DAG.getConstant(0x8000000000000000ULL, IntVT);
2451
2452 // Convert the sign-magnitude representation into 2's complement:
Dale Johannesen85fc0932009-02-04 01:48:28 +00002453 SDValue lhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002454 lhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesen85fc0932009-02-04 01:48:28 +00002455 SDValue lhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64lhs);
pingbak2f387e82009-01-26 03:31:40 +00002456 SDValue lhsSelect =
Dale Johannesen85fc0932009-02-04 01:48:28 +00002457 DAG.getNode(ISD::SELECT, dl, IntVT,
pingbak2f387e82009-01-26 03:31:40 +00002458 lhsSelectMask, lhsSignMag2TC, i64lhs);
2459
Dale Johannesen85fc0932009-02-04 01:48:28 +00002460 SDValue rhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002461 rhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesen85fc0932009-02-04 01:48:28 +00002462 SDValue rhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64rhs);
pingbak2f387e82009-01-26 03:31:40 +00002463 SDValue rhsSelect =
Dale Johannesen85fc0932009-02-04 01:48:28 +00002464 DAG.getNode(ISD::SELECT, dl, IntVT,
pingbak2f387e82009-01-26 03:31:40 +00002465 rhsSelectMask, rhsSignMag2TC, i64rhs);
2466
2467 unsigned compareOp;
2468
Scott Michel8c67fa42009-01-21 04:58:48 +00002469 switch (CC->get()) {
2470 case ISD::SETOEQ:
Scott Michel8c67fa42009-01-21 04:58:48 +00002471 case ISD::SETUEQ:
pingbak2f387e82009-01-26 03:31:40 +00002472 compareOp = ISD::SETEQ; break;
2473 case ISD::SETOGT:
Scott Michel8c67fa42009-01-21 04:58:48 +00002474 case ISD::SETUGT:
pingbak2f387e82009-01-26 03:31:40 +00002475 compareOp = ISD::SETGT; break;
2476 case ISD::SETOGE:
Scott Michel8c67fa42009-01-21 04:58:48 +00002477 case ISD::SETUGE:
pingbak2f387e82009-01-26 03:31:40 +00002478 compareOp = ISD::SETGE; break;
2479 case ISD::SETOLT:
Scott Michel8c67fa42009-01-21 04:58:48 +00002480 case ISD::SETULT:
pingbak2f387e82009-01-26 03:31:40 +00002481 compareOp = ISD::SETLT; break;
2482 case ISD::SETOLE:
Scott Michel8c67fa42009-01-21 04:58:48 +00002483 case ISD::SETULE:
pingbak2f387e82009-01-26 03:31:40 +00002484 compareOp = ISD::SETLE; break;
Scott Michel8c67fa42009-01-21 04:58:48 +00002485 case ISD::SETUNE:
pingbak2f387e82009-01-26 03:31:40 +00002486 case ISD::SETONE:
2487 compareOp = ISD::SETNE; break;
Scott Michel8c67fa42009-01-21 04:58:48 +00002488 default:
Chris Lattner8316f2d2010-04-07 22:58:41 +00002489 report_fatal_error("CellSPU ISel Select: unimplemented f64 condition");
Scott Michel8c67fa42009-01-21 04:58:48 +00002490 }
2491
pingbak2f387e82009-01-26 03:31:40 +00002492 SDValue result =
Scott Michel34712c32009-03-16 18:47:25 +00002493 DAG.getSetCC(dl, ccResultVT, lhsSelect, rhsSelect,
Dale Johannesen85fc0932009-02-04 01:48:28 +00002494 (ISD::CondCode) compareOp);
pingbak2f387e82009-01-26 03:31:40 +00002495
2496 if ((CC->get() & 0x8) == 0) {
2497 // Ordered comparison:
Dale Johannesen85fc0932009-02-04 01:48:28 +00002498 SDValue lhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002499 lhs, DAG.getConstantFP(0.0, MVT::f64),
pingbak2f387e82009-01-26 03:31:40 +00002500 ISD::SETO);
Dale Johannesen85fc0932009-02-04 01:48:28 +00002501 SDValue rhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002502 rhs, DAG.getConstantFP(0.0, MVT::f64),
pingbak2f387e82009-01-26 03:31:40 +00002503 ISD::SETO);
Dale Johannesen85fc0932009-02-04 01:48:28 +00002504 SDValue ordered = DAG.getNode(ISD::AND, dl, ccResultVT, lhsNaN, rhsNaN);
pingbak2f387e82009-01-26 03:31:40 +00002505
Dale Johannesen85fc0932009-02-04 01:48:28 +00002506 result = DAG.getNode(ISD::AND, dl, ccResultVT, ordered, result);
pingbak2f387e82009-01-26 03:31:40 +00002507 }
2508
2509 return result;
Scott Michel8c67fa42009-01-21 04:58:48 +00002510}
2511
Scott Michel56a125e2008-11-22 23:50:42 +00002512//! Lower ISD::SELECT_CC
2513/*!
2514 ISD::SELECT_CC can (generally) be implemented directly on the SPU using the
2515 SELB instruction.
2516
2517 \note Need to revisit this in the future: if the code path through the true
2518 and false value computations is longer than the latency of a branch (6
2519 cycles), then it would be more advantageous to branch and insert a new basic
2520 block and branch on the condition. However, this code does not make that
2521 assumption, given the simplisitc uses so far.
2522 */
2523
Scott Michel06eabde2008-12-27 04:51:36 +00002524static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
2525 const TargetLowering &TLI) {
Owen Andersonac9de032009-08-10 22:56:29 +00002526 EVT VT = Op.getValueType();
Scott Michel56a125e2008-11-22 23:50:42 +00002527 SDValue lhs = Op.getOperand(0);
2528 SDValue rhs = Op.getOperand(1);
2529 SDValue trueval = Op.getOperand(2);
2530 SDValue falseval = Op.getOperand(3);
2531 SDValue condition = Op.getOperand(4);
Dale Johannesen175fdef2009-02-06 21:50:26 +00002532 DebugLoc dl = Op.getDebugLoc();
Scott Michel56a125e2008-11-22 23:50:42 +00002533
Scott Michel06eabde2008-12-27 04:51:36 +00002534 // NOTE: SELB's arguments: $rA, $rB, $mask
2535 //
2536 // SELB selects bits from $rA where bits in $mask are 0, bits from $rB
2537 // where bits in $mask are 1. CCond will be inverted, having 1s where the
2538 // condition was true and 0s where the condition was false. Hence, the
2539 // arguments to SELB get reversed.
2540
Scott Michel56a125e2008-11-22 23:50:42 +00002541 // Note: Really should be ISD::SELECT instead of SPUISD::SELB, but LLVM's
2542 // legalizer insists on combining SETCC/SELECT into SELECT_CC, so we end up
2543 // with another "cannot select select_cc" assert:
2544
Dale Johannesen175fdef2009-02-06 21:50:26 +00002545 SDValue compare = DAG.getNode(ISD::SETCC, dl,
Duncan Sands4a361272009-01-01 15:52:00 +00002546 TLI.getSetCCResultType(Op.getValueType()),
Scott Michel06eabde2008-12-27 04:51:36 +00002547 lhs, rhs, condition);
Dale Johannesen175fdef2009-02-06 21:50:26 +00002548 return DAG.getNode(SPUISD::SELB, dl, VT, falseval, trueval, compare);
Scott Michel56a125e2008-11-22 23:50:42 +00002549}
2550
Scott Michelec8c82e2008-12-02 19:53:53 +00002551//! Custom lower ISD::TRUNCATE
2552static SDValue LowerTRUNCATE(SDValue Op, SelectionDAG &DAG)
2553{
Scott Michel34712c32009-03-16 18:47:25 +00002554 // Type to truncate to
Owen Andersonac9de032009-08-10 22:56:29 +00002555 EVT VT = Op.getValueType();
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002556 MVT simpleVT = VT.getSimpleVT();
Owen Anderson77f4eb52009-08-12 00:36:31 +00002557 EVT VecVT = EVT::getVectorVT(*DAG.getContext(),
2558 VT, (128 / VT.getSizeInBits()));
Dale Johannesen175fdef2009-02-06 21:50:26 +00002559 DebugLoc dl = Op.getDebugLoc();
Scott Michelec8c82e2008-12-02 19:53:53 +00002560
Scott Michel34712c32009-03-16 18:47:25 +00002561 // Type to truncate from
Scott Michelec8c82e2008-12-02 19:53:53 +00002562 SDValue Op0 = Op.getOperand(0);
Owen Andersonac9de032009-08-10 22:56:29 +00002563 EVT Op0VT = Op0.getValueType();
Scott Michelec8c82e2008-12-02 19:53:53 +00002564
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002565 if (Op0VT.getSimpleVT() == MVT::i128 && simpleVT == MVT::i64) {
Scott Michelc5a29fe2009-01-03 00:27:53 +00002566 // Create shuffle mask, least significant doubleword of quadword
Scott Michel06eabde2008-12-27 04:51:36 +00002567 unsigned maskHigh = 0x08090a0b;
2568 unsigned maskLow = 0x0c0d0e0f;
2569 // Use a shuffle to perform the truncation
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002570 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2571 DAG.getConstant(maskHigh, MVT::i32),
2572 DAG.getConstant(maskLow, MVT::i32),
2573 DAG.getConstant(maskHigh, MVT::i32),
2574 DAG.getConstant(maskLow, MVT::i32));
Scott Michel06eabde2008-12-27 04:51:36 +00002575
Scott Michel34712c32009-03-16 18:47:25 +00002576 SDValue truncShuffle = DAG.getNode(SPUISD::SHUFB, dl, VecVT,
2577 Op0, Op0, shufMask);
Scott Michel06eabde2008-12-27 04:51:36 +00002578
Scott Michel34712c32009-03-16 18:47:25 +00002579 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, truncShuffle);
Scott Michelec8c82e2008-12-02 19:53:53 +00002580 }
2581
Scott Michel06eabde2008-12-27 04:51:36 +00002582 return SDValue(); // Leave the truncate unmolested
Scott Michelec8c82e2008-12-02 19:53:53 +00002583}
2584
Scott Michel58d95372009-08-25 22:37:34 +00002585/*!
2586 * Emit the instruction sequence for i64/i32 -> i128 sign extend. The basic
2587 * algorithm is to duplicate the sign bit using rotmai to generate at
2588 * least one byte full of sign bits. Then propagate the "sign-byte" into
2589 * the leftmost words and the i64/i32 into the rightmost words using shufb.
2590 *
2591 * @param Op The sext operand
2592 * @param DAG The current DAG
2593 * @return The SDValue with the entire instruction sequence
2594 */
Scott Michel36173e22009-08-24 22:28:53 +00002595static SDValue LowerSIGN_EXTEND(SDValue Op, SelectionDAG &DAG)
2596{
Scott Michel36173e22009-08-24 22:28:53 +00002597 DebugLoc dl = Op.getDebugLoc();
2598
Scott Michel58d95372009-08-25 22:37:34 +00002599 // Type to extend to
2600 MVT OpVT = Op.getValueType().getSimpleVT();
Scott Michel58d95372009-08-25 22:37:34 +00002601
Scott Michel36173e22009-08-24 22:28:53 +00002602 // Type to extend from
2603 SDValue Op0 = Op.getOperand(0);
Scott Michel58d95372009-08-25 22:37:34 +00002604 MVT Op0VT = Op0.getValueType().getSimpleVT();
Scott Michel36173e22009-08-24 22:28:53 +00002605
Scott Michel58d95372009-08-25 22:37:34 +00002606 // The type to extend to needs to be a i128 and
2607 // the type to extend from needs to be i64 or i32.
2608 assert((OpVT == MVT::i128 && (Op0VT == MVT::i64 || Op0VT == MVT::i32)) &&
Scott Michel36173e22009-08-24 22:28:53 +00002609 "LowerSIGN_EXTEND: input and/or output operand have wrong size");
2610
2611 // Create shuffle mask
Scott Michel58d95372009-08-25 22:37:34 +00002612 unsigned mask1 = 0x10101010; // byte 0 - 3 and 4 - 7
2613 unsigned mask2 = Op0VT == MVT::i64 ? 0x00010203 : 0x10101010; // byte 8 - 11
2614 unsigned mask3 = Op0VT == MVT::i64 ? 0x04050607 : 0x00010203; // byte 12 - 15
Scott Michel36173e22009-08-24 22:28:53 +00002615 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2616 DAG.getConstant(mask1, MVT::i32),
2617 DAG.getConstant(mask1, MVT::i32),
2618 DAG.getConstant(mask2, MVT::i32),
2619 DAG.getConstant(mask3, MVT::i32));
2620
Scott Michel58d95372009-08-25 22:37:34 +00002621 // Word wise arithmetic right shift to generate at least one byte
2622 // that contains sign bits.
2623 MVT mvt = Op0VT == MVT::i64 ? MVT::v2i64 : MVT::v4i32;
Scott Michel36173e22009-08-24 22:28:53 +00002624 SDValue sraVal = DAG.getNode(ISD::SRA,
2625 dl,
Scott Michel58d95372009-08-25 22:37:34 +00002626 mvt,
2627 DAG.getNode(SPUISD::PREFSLOT2VEC, dl, mvt, Op0, Op0),
Scott Michel36173e22009-08-24 22:28:53 +00002628 DAG.getConstant(31, MVT::i32));
2629
Scott Michel58d95372009-08-25 22:37:34 +00002630 // Shuffle bytes - Copy the sign bits into the upper 64 bits
2631 // and the input value into the lower 64 bits.
2632 SDValue extShuffle = DAG.getNode(SPUISD::SHUFB, dl, mvt,
2633 DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i128, Op0), sraVal, shufMask);
Scott Michel36173e22009-08-24 22:28:53 +00002634
2635 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i128, extShuffle);
2636}
2637
Scott Michel56a125e2008-11-22 23:50:42 +00002638//! Custom (target-specific) lowering entry point
2639/*!
2640 This is where LLVM's DAG selection process calls to do target-specific
2641 lowering of nodes.
2642 */
Dan Gohman8181bd12008-07-27 21:46:04 +00002643SDValue
Dan Gohmandbb121b2010-04-17 15:26:15 +00002644SPUTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const
Scott Michel8efdca42007-12-04 22:23:35 +00002645{
Scott Michel97872d32008-02-23 18:41:37 +00002646 unsigned Opc = (unsigned) Op.getOpcode();
Owen Andersonac9de032009-08-10 22:56:29 +00002647 EVT VT = Op.getValueType();
Scott Michel97872d32008-02-23 18:41:37 +00002648
2649 switch (Opc) {
Scott Michel8efdca42007-12-04 22:23:35 +00002650 default: {
Edwin Török4d9756a2009-07-08 20:53:28 +00002651#ifndef NDEBUG
Chris Lattner36eef822009-08-23 07:05:07 +00002652 errs() << "SPUTargetLowering::LowerOperation(): need to lower this!\n";
2653 errs() << "Op.getOpcode() = " << Opc << "\n";
2654 errs() << "*Op.getNode():\n";
Gabor Greif1c80d112008-08-28 21:40:38 +00002655 Op.getNode()->dump();
Edwin Török4d9756a2009-07-08 20:53:28 +00002656#endif
Edwin Törökbd448e32009-07-14 16:55:14 +00002657 llvm_unreachable(0);
Scott Michel8efdca42007-12-04 22:23:35 +00002658 }
2659 case ISD::LOAD:
Scott Michelec8c82e2008-12-02 19:53:53 +00002660 case ISD::EXTLOAD:
Scott Michel8efdca42007-12-04 22:23:35 +00002661 case ISD::SEXTLOAD:
2662 case ISD::ZEXTLOAD:
2663 return LowerLOAD(Op, DAG, SPUTM.getSubtargetImpl());
2664 case ISD::STORE:
2665 return LowerSTORE(Op, DAG, SPUTM.getSubtargetImpl());
2666 case ISD::ConstantPool:
2667 return LowerConstantPool(Op, DAG, SPUTM.getSubtargetImpl());
2668 case ISD::GlobalAddress:
2669 return LowerGlobalAddress(Op, DAG, SPUTM.getSubtargetImpl());
2670 case ISD::JumpTable:
2671 return LowerJumpTable(Op, DAG, SPUTM.getSubtargetImpl());
Scott Michel8efdca42007-12-04 22:23:35 +00002672 case ISD::ConstantFP:
2673 return LowerConstantFP(Op, DAG);
Scott Michel8efdca42007-12-04 22:23:35 +00002674
Scott Michel4d07fb72008-12-30 23:28:25 +00002675 // i8, i64 math ops:
Scott Michel67224b22008-06-02 22:18:03 +00002676 case ISD::ADD:
Scott Michel8efdca42007-12-04 22:23:35 +00002677 case ISD::SUB:
2678 case ISD::ROTR:
2679 case ISD::ROTL:
2680 case ISD::SRL:
2681 case ISD::SHL:
Scott Michel67224b22008-06-02 22:18:03 +00002682 case ISD::SRA: {
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002683 if (VT == MVT::i8)
Scott Michel06eabde2008-12-27 04:51:36 +00002684 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michel97872d32008-02-23 18:41:37 +00002685 break;
Scott Michel67224b22008-06-02 22:18:03 +00002686 }
Scott Michel8efdca42007-12-04 22:23:35 +00002687
pingbak2f387e82009-01-26 03:31:40 +00002688 case ISD::FP_TO_SINT:
2689 case ISD::FP_TO_UINT:
2690 return LowerFP_TO_INT(Op, DAG, *this);
2691
2692 case ISD::SINT_TO_FP:
2693 case ISD::UINT_TO_FP:
2694 return LowerINT_TO_FP(Op, DAG, *this);
Scott Michel8c67fa42009-01-21 04:58:48 +00002695
Scott Michel8efdca42007-12-04 22:23:35 +00002696 // Vector-related lowering.
2697 case ISD::BUILD_VECTOR:
pingbak2f387e82009-01-26 03:31:40 +00002698 return LowerBUILD_VECTOR(Op, DAG);
Scott Michel8efdca42007-12-04 22:23:35 +00002699 case ISD::SCALAR_TO_VECTOR:
2700 return LowerSCALAR_TO_VECTOR(Op, DAG);
2701 case ISD::VECTOR_SHUFFLE:
2702 return LowerVECTOR_SHUFFLE(Op, DAG);
2703 case ISD::EXTRACT_VECTOR_ELT:
2704 return LowerEXTRACT_VECTOR_ELT(Op, DAG);
2705 case ISD::INSERT_VECTOR_ELT:
2706 return LowerINSERT_VECTOR_ELT(Op, DAG);
2707
2708 // Look for ANDBI, ORBI and XORBI opportunities and lower appropriately:
2709 case ISD::AND:
2710 case ISD::OR:
2711 case ISD::XOR:
2712 return LowerByteImmed(Op, DAG);
2713
2714 // Vector and i8 multiply:
2715 case ISD::MUL:
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002716 if (VT == MVT::i8)
Scott Michel06eabde2008-12-27 04:51:36 +00002717 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michel8efdca42007-12-04 22:23:35 +00002718
Scott Michel8efdca42007-12-04 22:23:35 +00002719 case ISD::CTPOP:
2720 return LowerCTPOP(Op, DAG);
Scott Michel56a125e2008-11-22 23:50:42 +00002721
2722 case ISD::SELECT_CC:
Scott Michel06eabde2008-12-27 04:51:36 +00002723 return LowerSELECT_CC(Op, DAG, *this);
Scott Michelec8c82e2008-12-02 19:53:53 +00002724
Scott Michel8c67fa42009-01-21 04:58:48 +00002725 case ISD::SETCC:
2726 return LowerSETCC(Op, DAG, *this);
2727
Scott Michelec8c82e2008-12-02 19:53:53 +00002728 case ISD::TRUNCATE:
2729 return LowerTRUNCATE(Op, DAG);
Scott Michel36173e22009-08-24 22:28:53 +00002730
2731 case ISD::SIGN_EXTEND:
2732 return LowerSIGN_EXTEND(Op, DAG);
Scott Michel8efdca42007-12-04 22:23:35 +00002733 }
2734
Dan Gohman8181bd12008-07-27 21:46:04 +00002735 return SDValue();
Scott Michel8efdca42007-12-04 22:23:35 +00002736}
2737
Duncan Sands7d9834b2008-12-01 11:39:25 +00002738void SPUTargetLowering::ReplaceNodeResults(SDNode *N,
2739 SmallVectorImpl<SDValue>&Results,
Dan Gohmandbb121b2010-04-17 15:26:15 +00002740 SelectionDAG &DAG) const
Scott Michel6e2d68b2008-11-10 23:43:06 +00002741{
2742#if 0
2743 unsigned Opc = (unsigned) N->getOpcode();
Owen Andersonac9de032009-08-10 22:56:29 +00002744 EVT OpVT = N->getValueType(0);
Scott Michel6e2d68b2008-11-10 23:43:06 +00002745
2746 switch (Opc) {
2747 default: {
Chris Lattner36eef822009-08-23 07:05:07 +00002748 errs() << "SPUTargetLowering::ReplaceNodeResults(): need to fix this!\n";
2749 errs() << "Op.getOpcode() = " << Opc << "\n";
2750 errs() << "*Op.getNode():\n";
Scott Michel6e2d68b2008-11-10 23:43:06 +00002751 N->dump();
2752 abort();
2753 /*NOTREACHED*/
2754 }
2755 }
2756#endif
2757
2758 /* Otherwise, return unchanged */
Scott Michel6e2d68b2008-11-10 23:43:06 +00002759}
2760
Scott Michel8efdca42007-12-04 22:23:35 +00002761//===----------------------------------------------------------------------===//
Scott Michel8efdca42007-12-04 22:23:35 +00002762// Target Optimization Hooks
2763//===----------------------------------------------------------------------===//
2764
Dan Gohman8181bd12008-07-27 21:46:04 +00002765SDValue
Scott Michel8efdca42007-12-04 22:23:35 +00002766SPUTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const
2767{
2768#if 0
2769 TargetMachine &TM = getTargetMachine();
Scott Michelf9f42e62008-01-29 02:16:57 +00002770#endif
2771 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
Scott Michel8efdca42007-12-04 22:23:35 +00002772 SelectionDAG &DAG = DCI.DAG;
Scott Michel0718cd82008-12-01 17:56:02 +00002773 SDValue Op0 = N->getOperand(0); // everything has at least one operand
Owen Andersonac9de032009-08-10 22:56:29 +00002774 EVT NodeVT = N->getValueType(0); // The node's value type
2775 EVT Op0VT = Op0.getValueType(); // The first operand's result
Scott Michel0718cd82008-12-01 17:56:02 +00002776 SDValue Result; // Initially, empty result
Dale Johannesen175fdef2009-02-06 21:50:26 +00002777 DebugLoc dl = N->getDebugLoc();
Scott Michel8efdca42007-12-04 22:23:35 +00002778
2779 switch (N->getOpcode()) {
2780 default: break;
Scott Michelf9f42e62008-01-29 02:16:57 +00002781 case ISD::ADD: {
Dan Gohman8181bd12008-07-27 21:46:04 +00002782 SDValue Op1 = N->getOperand(1);
Scott Michelf9f42e62008-01-29 02:16:57 +00002783
Scott Michel06eabde2008-12-27 04:51:36 +00002784 if (Op0.getOpcode() == SPUISD::IndirectAddr
2785 || Op1.getOpcode() == SPUISD::IndirectAddr) {
2786 // Normalize the operands to reduce repeated code
2787 SDValue IndirectArg = Op0, AddArg = Op1;
Scott Michelae5cbf52008-12-29 03:23:36 +00002788
Scott Michel06eabde2008-12-27 04:51:36 +00002789 if (Op1.getOpcode() == SPUISD::IndirectAddr) {
2790 IndirectArg = Op1;
2791 AddArg = Op0;
2792 }
2793
2794 if (isa<ConstantSDNode>(AddArg)) {
2795 ConstantSDNode *CN0 = cast<ConstantSDNode > (AddArg);
2796 SDValue IndOp1 = IndirectArg.getOperand(1);
2797
2798 if (CN0->isNullValue()) {
2799 // (add (SPUindirect <arg>, <arg>), 0) ->
2800 // (SPUindirect <arg>, <arg>)
Scott Michelf9f42e62008-01-29 02:16:57 +00002801
Scott Michel8c2746e2008-12-04 17:16:59 +00002802#if !defined(NDEBUG)
Scott Michel06eabde2008-12-27 04:51:36 +00002803 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner36eef822009-08-23 07:05:07 +00002804 errs() << "\n"
Scott Michel06eabde2008-12-27 04:51:36 +00002805 << "Replace: (add (SPUindirect <arg>, <arg>), 0)\n"
2806 << "With: (SPUindirect <arg>, <arg>)\n";
2807 }
Scott Michel6ccefab2008-12-04 03:02:42 +00002808#endif
2809
Scott Michel06eabde2008-12-27 04:51:36 +00002810 return IndirectArg;
2811 } else if (isa<ConstantSDNode>(IndOp1)) {
2812 // (add (SPUindirect <arg>, <const>), <const>) ->
2813 // (SPUindirect <arg>, <const + const>)
2814 ConstantSDNode *CN1 = cast<ConstantSDNode > (IndOp1);
2815 int64_t combinedConst = CN0->getSExtValue() + CN1->getSExtValue();
2816 SDValue combinedValue = DAG.getConstant(combinedConst, Op0VT);
Scott Michelf9f42e62008-01-29 02:16:57 +00002817
Scott Michel06eabde2008-12-27 04:51:36 +00002818#if !defined(NDEBUG)
2819 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner36eef822009-08-23 07:05:07 +00002820 errs() << "\n"
Scott Michel06eabde2008-12-27 04:51:36 +00002821 << "Replace: (add (SPUindirect <arg>, " << CN1->getSExtValue()
2822 << "), " << CN0->getSExtValue() << ")\n"
2823 << "With: (SPUindirect <arg>, "
2824 << combinedConst << ")\n";
2825 }
2826#endif
Scott Michelf9f42e62008-01-29 02:16:57 +00002827
Dale Johannesen175fdef2009-02-06 21:50:26 +00002828 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michel06eabde2008-12-27 04:51:36 +00002829 IndirectArg, combinedValue);
2830 }
Scott Michelf9f42e62008-01-29 02:16:57 +00002831 }
2832 }
Scott Michel97872d32008-02-23 18:41:37 +00002833 break;
2834 }
2835 case ISD::SIGN_EXTEND:
2836 case ISD::ZERO_EXTEND:
2837 case ISD::ANY_EXTEND: {
Scott Michel0718cd82008-12-01 17:56:02 +00002838 if (Op0.getOpcode() == SPUISD::VEC2PREFSLOT && NodeVT == Op0VT) {
Scott Michel97872d32008-02-23 18:41:37 +00002839 // (any_extend (SPUextract_elt0 <arg>)) ->
2840 // (SPUextract_elt0 <arg>)
2841 // Types must match, however...
Scott Michel8c2746e2008-12-04 17:16:59 +00002842#if !defined(NDEBUG)
2843 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner36eef822009-08-23 07:05:07 +00002844 errs() << "\nReplace: ";
Scott Michel6ccefab2008-12-04 03:02:42 +00002845 N->dump(&DAG);
Chris Lattner36eef822009-08-23 07:05:07 +00002846 errs() << "\nWith: ";
Scott Michel6ccefab2008-12-04 03:02:42 +00002847 Op0.getNode()->dump(&DAG);
Chris Lattner36eef822009-08-23 07:05:07 +00002848 errs() << "\n";
Scott Michel8c2746e2008-12-04 17:16:59 +00002849 }
Scott Michel6ccefab2008-12-04 03:02:42 +00002850#endif
Scott Michel97872d32008-02-23 18:41:37 +00002851
2852 return Op0;
2853 }
2854 break;
2855 }
2856 case SPUISD::IndirectAddr: {
2857 if (!ST->usingLargeMem() && Op0.getOpcode() == SPUISD::AFormAddr) {
Scott Michel8c67fa42009-01-21 04:58:48 +00002858 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N->getOperand(1));
Dan Gohmanbcc946d2010-06-18 14:22:04 +00002859 if (CN != 0 && CN->isNullValue()) {
Scott Michel97872d32008-02-23 18:41:37 +00002860 // (SPUindirect (SPUaform <addr>, 0), 0) ->
2861 // (SPUaform <addr>, 0)
2862
Chris Lattner36eef822009-08-23 07:05:07 +00002863 DEBUG(errs() << "Replace: ");
Scott Michel97872d32008-02-23 18:41:37 +00002864 DEBUG(N->dump(&DAG));
Chris Lattner36eef822009-08-23 07:05:07 +00002865 DEBUG(errs() << "\nWith: ");
Gabor Greif1c80d112008-08-28 21:40:38 +00002866 DEBUG(Op0.getNode()->dump(&DAG));
Chris Lattner36eef822009-08-23 07:05:07 +00002867 DEBUG(errs() << "\n");
Scott Michel97872d32008-02-23 18:41:37 +00002868
2869 return Op0;
2870 }
Scott Michel06eabde2008-12-27 04:51:36 +00002871 } else if (Op0.getOpcode() == ISD::ADD) {
2872 SDValue Op1 = N->getOperand(1);
2873 if (ConstantSDNode *CN1 = dyn_cast<ConstantSDNode>(Op1)) {
2874 // (SPUindirect (add <arg>, <arg>), 0) ->
2875 // (SPUindirect <arg>, <arg>)
2876 if (CN1->isNullValue()) {
2877
2878#if !defined(NDEBUG)
2879 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner36eef822009-08-23 07:05:07 +00002880 errs() << "\n"
Scott Michel06eabde2008-12-27 04:51:36 +00002881 << "Replace: (SPUindirect (add <arg>, <arg>), 0)\n"
2882 << "With: (SPUindirect <arg>, <arg>)\n";
2883 }
2884#endif
2885
Dale Johannesen175fdef2009-02-06 21:50:26 +00002886 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michel06eabde2008-12-27 04:51:36 +00002887 Op0.getOperand(0), Op0.getOperand(1));
2888 }
2889 }
Scott Michel97872d32008-02-23 18:41:37 +00002890 }
2891 break;
2892 }
2893 case SPUISD::SHLQUAD_L_BITS:
2894 case SPUISD::SHLQUAD_L_BYTES:
Scott Michel06eabde2008-12-27 04:51:36 +00002895 case SPUISD::ROTBYTES_LEFT: {
Dan Gohman8181bd12008-07-27 21:46:04 +00002896 SDValue Op1 = N->getOperand(1);
Scott Michel97872d32008-02-23 18:41:37 +00002897
Scott Michel06eabde2008-12-27 04:51:36 +00002898 // Kill degenerate vector shifts:
2899 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Op1)) {
2900 if (CN->isNullValue()) {
Scott Michel97872d32008-02-23 18:41:37 +00002901 Result = Op0;
2902 }
2903 }
2904 break;
2905 }
Scott Michel06eabde2008-12-27 04:51:36 +00002906 case SPUISD::PREFSLOT2VEC: {
Scott Michel97872d32008-02-23 18:41:37 +00002907 switch (Op0.getOpcode()) {
2908 default:
2909 break;
2910 case ISD::ANY_EXTEND:
2911 case ISD::ZERO_EXTEND:
2912 case ISD::SIGN_EXTEND: {
Scott Michelae5cbf52008-12-29 03:23:36 +00002913 // (SPUprefslot2vec (any|zero|sign_extend (SPUvec2prefslot <arg>))) ->
Scott Michel97872d32008-02-23 18:41:37 +00002914 // <arg>
Scott Michelae5cbf52008-12-29 03:23:36 +00002915 // but only if the SPUprefslot2vec and <arg> types match.
Dan Gohman8181bd12008-07-27 21:46:04 +00002916 SDValue Op00 = Op0.getOperand(0);
Scott Michelc630c412008-11-24 17:11:17 +00002917 if (Op00.getOpcode() == SPUISD::VEC2PREFSLOT) {
Dan Gohman8181bd12008-07-27 21:46:04 +00002918 SDValue Op000 = Op00.getOperand(0);
Scott Michel0718cd82008-12-01 17:56:02 +00002919 if (Op000.getValueType() == NodeVT) {
Scott Michel97872d32008-02-23 18:41:37 +00002920 Result = Op000;
2921 }
2922 }
2923 break;
2924 }
Scott Michelc630c412008-11-24 17:11:17 +00002925 case SPUISD::VEC2PREFSLOT: {
Scott Michelae5cbf52008-12-29 03:23:36 +00002926 // (SPUprefslot2vec (SPUvec2prefslot <arg>)) ->
Scott Michel97872d32008-02-23 18:41:37 +00002927 // <arg>
2928 Result = Op0.getOperand(0);
2929 break;
Scott Michel4ec722e2008-07-16 17:17:29 +00002930 }
Scott Michel97872d32008-02-23 18:41:37 +00002931 }
2932 break;
Scott Michelf9f42e62008-01-29 02:16:57 +00002933 }
2934 }
Scott Michel8c67fa42009-01-21 04:58:48 +00002935
Scott Michel394e26d2008-01-17 20:38:41 +00002936 // Otherwise, return unchanged.
Scott Michel0718cd82008-12-01 17:56:02 +00002937#ifndef NDEBUG
Gabor Greif1c80d112008-08-28 21:40:38 +00002938 if (Result.getNode()) {
Chris Lattner36eef822009-08-23 07:05:07 +00002939 DEBUG(errs() << "\nReplace.SPU: ");
Scott Michel97872d32008-02-23 18:41:37 +00002940 DEBUG(N->dump(&DAG));
Chris Lattner36eef822009-08-23 07:05:07 +00002941 DEBUG(errs() << "\nWith: ");
Gabor Greif1c80d112008-08-28 21:40:38 +00002942 DEBUG(Result.getNode()->dump(&DAG));
Chris Lattner36eef822009-08-23 07:05:07 +00002943 DEBUG(errs() << "\n");
Scott Michel97872d32008-02-23 18:41:37 +00002944 }
2945#endif
2946
2947 return Result;
Scott Michel8efdca42007-12-04 22:23:35 +00002948}
2949
2950//===----------------------------------------------------------------------===//
2951// Inline Assembly Support
2952//===----------------------------------------------------------------------===//
2953
2954/// getConstraintType - Given a constraint letter, return the type of
2955/// constraint it is for this target.
Scott Michel4ec722e2008-07-16 17:17:29 +00002956SPUTargetLowering::ConstraintType
Scott Michel8efdca42007-12-04 22:23:35 +00002957SPUTargetLowering::getConstraintType(const std::string &ConstraintLetter) const {
2958 if (ConstraintLetter.size() == 1) {
2959 switch (ConstraintLetter[0]) {
2960 default: break;
2961 case 'b':
2962 case 'r':
2963 case 'f':
2964 case 'v':
2965 case 'y':
2966 return C_RegisterClass;
Scott Michel4ec722e2008-07-16 17:17:29 +00002967 }
Scott Michel8efdca42007-12-04 22:23:35 +00002968 }
2969 return TargetLowering::getConstraintType(ConstraintLetter);
2970}
2971
Scott Michel4ec722e2008-07-16 17:17:29 +00002972std::pair<unsigned, const TargetRegisterClass*>
Scott Michel8efdca42007-12-04 22:23:35 +00002973SPUTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersonac9de032009-08-10 22:56:29 +00002974 EVT VT) const
Scott Michel8efdca42007-12-04 22:23:35 +00002975{
2976 if (Constraint.size() == 1) {
2977 // GCC RS6000 Constraint Letters
2978 switch (Constraint[0]) {
2979 case 'b': // R1-R31
2980 case 'r': // R0-R31
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002981 if (VT == MVT::i64)
Scott Michel8efdca42007-12-04 22:23:35 +00002982 return std::make_pair(0U, SPU::R64CRegisterClass);
2983 return std::make_pair(0U, SPU::R32CRegisterClass);
2984 case 'f':
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002985 if (VT == MVT::f32)
Scott Michel8efdca42007-12-04 22:23:35 +00002986 return std::make_pair(0U, SPU::R32FPRegisterClass);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00002987 else if (VT == MVT::f64)
Scott Michel8efdca42007-12-04 22:23:35 +00002988 return std::make_pair(0U, SPU::R64FPRegisterClass);
2989 break;
Scott Michel4ec722e2008-07-16 17:17:29 +00002990 case 'v':
Scott Michel8efdca42007-12-04 22:23:35 +00002991 return std::make_pair(0U, SPU::GPRCRegisterClass);
2992 }
2993 }
Scott Michel4ec722e2008-07-16 17:17:29 +00002994
Scott Michel8efdca42007-12-04 22:23:35 +00002995 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
2996}
2997
Scott Michel97872d32008-02-23 18:41:37 +00002998//! Compute used/known bits for a SPU operand
Scott Michel8efdca42007-12-04 22:23:35 +00002999void
Dan Gohman8181bd12008-07-27 21:46:04 +00003000SPUTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmand0dfc772008-02-13 22:28:48 +00003001 const APInt &Mask,
Scott Michel4ec722e2008-07-16 17:17:29 +00003002 APInt &KnownZero,
Dan Gohman229fa052008-02-13 00:35:47 +00003003 APInt &KnownOne,
Scott Michel5a6f17b2008-01-30 02:55:46 +00003004 const SelectionDAG &DAG,
3005 unsigned Depth ) const {
Scott Michelbc5fbc12008-04-30 00:30:08 +00003006#if 0
Dan Gohmand06cad62009-04-01 18:45:54 +00003007 const uint64_t uint64_sizebits = sizeof(uint64_t) * CHAR_BIT;
Scott Michel97872d32008-02-23 18:41:37 +00003008
3009 switch (Op.getOpcode()) {
3010 default:
3011 // KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
3012 break;
Scott Michel97872d32008-02-23 18:41:37 +00003013 case CALL:
3014 case SHUFB:
Scott Michel56a125e2008-11-22 23:50:42 +00003015 case SHUFFLE_MASK:
Scott Michel97872d32008-02-23 18:41:37 +00003016 case CNTB:
Scott Michel8c67fa42009-01-21 04:58:48 +00003017 case SPUISD::PREFSLOT2VEC:
Scott Michel97872d32008-02-23 18:41:37 +00003018 case SPUISD::LDRESULT:
Scott Michel8c67fa42009-01-21 04:58:48 +00003019 case SPUISD::VEC2PREFSLOT:
Scott Michelbc5fbc12008-04-30 00:30:08 +00003020 case SPUISD::SHLQUAD_L_BITS:
3021 case SPUISD::SHLQUAD_L_BYTES:
Scott Michelbc5fbc12008-04-30 00:30:08 +00003022 case SPUISD::VEC_ROTL:
3023 case SPUISD::VEC_ROTR:
Scott Michelbc5fbc12008-04-30 00:30:08 +00003024 case SPUISD::ROTBYTES_LEFT:
Scott Michel67224b22008-06-02 22:18:03 +00003025 case SPUISD::SELECT_MASK:
3026 case SPUISD::SELB:
Scott Michel97872d32008-02-23 18:41:37 +00003027 }
Scott Michel8c67fa42009-01-21 04:58:48 +00003028#endif
Scott Michel8efdca42007-12-04 22:23:35 +00003029}
Scott Michel4d07fb72008-12-30 23:28:25 +00003030
Scott Michel06eabde2008-12-27 04:51:36 +00003031unsigned
3032SPUTargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
3033 unsigned Depth) const {
3034 switch (Op.getOpcode()) {
3035 default:
3036 return 1;
Scott Michel8efdca42007-12-04 22:23:35 +00003037
Scott Michel06eabde2008-12-27 04:51:36 +00003038 case ISD::SETCC: {
Owen Andersonac9de032009-08-10 22:56:29 +00003039 EVT VT = Op.getValueType();
Scott Michel06eabde2008-12-27 04:51:36 +00003040
Owen Anderson36e3a6e2009-08-11 20:47:22 +00003041 if (VT != MVT::i8 && VT != MVT::i16 && VT != MVT::i32) {
3042 VT = MVT::i32;
Scott Michel06eabde2008-12-27 04:51:36 +00003043 }
3044 return VT.getSizeInBits();
3045 }
3046 }
3047}
Scott Michelae5cbf52008-12-29 03:23:36 +00003048
Scott Michelbc5fbc12008-04-30 00:30:08 +00003049// LowerAsmOperandForConstraint
3050void
Dan Gohman8181bd12008-07-27 21:46:04 +00003051SPUTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Scott Michelbc5fbc12008-04-30 00:30:08 +00003052 char ConstraintLetter,
Dan Gohman8181bd12008-07-27 21:46:04 +00003053 std::vector<SDValue> &Ops,
Scott Michelbc5fbc12008-04-30 00:30:08 +00003054 SelectionDAG &DAG) const {
3055 // Default, for the time being, to the base class handler
Dale Johannesena7ba9cd2010-06-25 21:55:36 +00003056 TargetLowering::LowerAsmOperandForConstraint(Op, ConstraintLetter, Ops, DAG);
Scott Michelbc5fbc12008-04-30 00:30:08 +00003057}
3058
Scott Michel8efdca42007-12-04 22:23:35 +00003059/// isLegalAddressImmediate - Return true if the integer value can be used
3060/// as the offset of the target addressing mode.
Gabor Greife9f7f582008-08-31 15:37:04 +00003061bool SPUTargetLowering::isLegalAddressImmediate(int64_t V,
3062 const Type *Ty) const {
Scott Michel8efdca42007-12-04 22:23:35 +00003063 // SPU's addresses are 256K:
3064 return (V > -(1 << 18) && V < (1 << 18) - 1);
3065}
3066
3067bool SPUTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michel4ec722e2008-07-16 17:17:29 +00003068 return false;
Scott Michel8efdca42007-12-04 22:23:35 +00003069}
Dan Gohman36322c72008-10-18 02:06:02 +00003070
3071bool
3072SPUTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3073 // The SPU target isn't yet aware of offsets.
3074 return false;
3075}