blob: a00331c76359894b63199f6607152912688fc71a [file] [log] [blame]
Scott Michel266bc8f2007-12-04 22:23:35 +00001//
Scott Michel7ea02ff2009-03-17 01:15:45 +00002//===-- SPUISelLowering.cpp - Cell SPU DAG Lowering Implementation --------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Scott Michel266bc8f2007-12-04 22:23:35 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the SPUTargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "SPURegisterNames.h"
15#include "SPUISelLowering.h"
16#include "SPUTargetMachine.h"
Scott Michel203b2d62008-04-30 00:30:08 +000017#include "SPUFrameInfo.h"
Dan Gohman1e93df62010-04-17 14:41:14 +000018#include "SPUMachineFunction.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000019#include "llvm/Constants.h"
20#include "llvm/Function.h"
21#include "llvm/Intrinsics.h"
Scott Michelc9c8b2a2009-01-26 03:31:40 +000022#include "llvm/CallingConv.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000023#include "llvm/CodeGen/CallingConvLower.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineFunction.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000028#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000029#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000030#include "llvm/Target/TargetOptions.h"
31#include "llvm/ADT/VectorExtras.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000032#include "llvm/Support/Debug.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000034#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/raw_ostream.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000036#include <map>
37
38using namespace llvm;
39
40// Used in getTargetNodeName() below
41namespace {
42 std::map<unsigned, const char *> node_names;
43
Owen Andersone50ed302009-08-10 22:56:29 +000044 //! EVT mapping to useful data for Cell SPU
Scott Michel266bc8f2007-12-04 22:23:35 +000045 struct valtype_map_s {
Duncan Sands613c5812009-09-06 12:16:26 +000046 EVT valtype;
47 int prefslot_byte;
Scott Michel266bc8f2007-12-04 22:23:35 +000048 };
Scott Michel5af8f0e2008-07-16 17:17:29 +000049
Scott Michel266bc8f2007-12-04 22:23:35 +000050 const valtype_map_s valtype_map[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000051 { MVT::i1, 3 },
52 { MVT::i8, 3 },
53 { MVT::i16, 2 },
54 { MVT::i32, 0 },
55 { MVT::f32, 0 },
56 { MVT::i64, 0 },
57 { MVT::f64, 0 },
58 { MVT::i128, 0 }
Scott Michel266bc8f2007-12-04 22:23:35 +000059 };
60
61 const size_t n_valtype_map = sizeof(valtype_map) / sizeof(valtype_map[0]);
62
Owen Andersone50ed302009-08-10 22:56:29 +000063 const valtype_map_s *getValueTypeMapEntry(EVT VT) {
Scott Michel266bc8f2007-12-04 22:23:35 +000064 const valtype_map_s *retval = 0;
65
66 for (size_t i = 0; i < n_valtype_map; ++i) {
67 if (valtype_map[i].valtype == VT) {
Scott Michel7f9ba9b2008-01-30 02:55:46 +000068 retval = valtype_map + i;
69 break;
Scott Michel266bc8f2007-12-04 22:23:35 +000070 }
71 }
72
73#ifndef NDEBUG
74 if (retval == 0) {
Benjamin Kramer1bd73352010-04-08 10:44:28 +000075 report_fatal_error("getValueTypeMapEntry returns NULL for " +
76 Twine(VT.getEVTString()));
Scott Michel266bc8f2007-12-04 22:23:35 +000077 }
78#endif
79
80 return retval;
81 }
Scott Michel94bd57e2009-01-15 04:41:47 +000082
Scott Michelc9c8b2a2009-01-26 03:31:40 +000083 //! Expand a library call into an actual call DAG node
84 /*!
85 \note
86 This code is taken from SelectionDAGLegalize, since it is not exposed as
87 part of the LLVM SelectionDAG API.
88 */
89
90 SDValue
91 ExpandLibCall(RTLIB::Libcall LC, SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +000092 bool isSigned, SDValue &Hi, const SPUTargetLowering &TLI) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +000093 // The input chain to this libcall is the entry node of the function.
94 // Legalizing the call will automatically add the previous call to the
95 // dependence.
96 SDValue InChain = DAG.getEntryNode();
97
98 TargetLowering::ArgListTy Args;
99 TargetLowering::ArgListEntry Entry;
100 for (unsigned i = 0, e = Op.getNumOperands(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +0000101 EVT ArgVT = Op.getOperand(i).getValueType();
Owen Anderson23b9b192009-08-12 00:36:31 +0000102 const Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000103 Entry.Node = Op.getOperand(i);
104 Entry.Ty = ArgTy;
105 Entry.isSExt = isSigned;
106 Entry.isZExt = !isSigned;
107 Args.push_back(Entry);
108 }
109 SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC),
110 TLI.getPointerTy());
111
112 // Splice the libcall in wherever FindInputOutputChains tells us to.
Owen Anderson23b9b192009-08-12 00:36:31 +0000113 const Type *RetTy =
114 Op.getNode()->getValueType(0).getTypeForEVT(*DAG.getContext());
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000115 std::pair<SDValue, SDValue> CallInfo =
116 TLI.LowerCallTo(InChain, RetTy, isSigned, !isSigned, false, false,
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000117 0, TLI.getLibcallCallingConv(LC), false,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000118 /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +0000119 Callee, Args, DAG, Op.getDebugLoc());
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000120
121 return CallInfo.first;
122 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000123}
124
125SPUTargetLowering::SPUTargetLowering(SPUTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000126 : TargetLowering(TM, new TargetLoweringObjectFileELF()),
127 SPUTM(TM) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000128 // Fold away setcc operations if possible.
129 setPow2DivIsCheap();
130
131 // Use _setjmp/_longjmp instead of setjmp/longjmp.
132 setUseUnderscoreSetJmp(true);
133 setUseUnderscoreLongJmp(true);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000134
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000135 // Set RTLIB libcall names as used by SPU:
136 setLibcallName(RTLIB::DIV_F64, "__fast_divdf3");
137
Scott Michel266bc8f2007-12-04 22:23:35 +0000138 // Set up the SPU's register classes:
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 addRegisterClass(MVT::i8, SPU::R8CRegisterClass);
140 addRegisterClass(MVT::i16, SPU::R16CRegisterClass);
141 addRegisterClass(MVT::i32, SPU::R32CRegisterClass);
142 addRegisterClass(MVT::i64, SPU::R64CRegisterClass);
143 addRegisterClass(MVT::f32, SPU::R32FPRegisterClass);
144 addRegisterClass(MVT::f64, SPU::R64FPRegisterClass);
145 addRegisterClass(MVT::i128, SPU::GPRCRegisterClass);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000146
Scott Michel266bc8f2007-12-04 22:23:35 +0000147 // SPU has no sign or zero extended loads for i1, i8, i16:
Owen Anderson825b72b2009-08-11 20:47:22 +0000148 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
149 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
150 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000151
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
153 setLoadExtAction(ISD::EXTLOAD, MVT::f64, Expand);
Scott Michelb30e8f62008-12-02 19:53:53 +0000154
Owen Anderson825b72b2009-08-11 20:47:22 +0000155 setTruncStoreAction(MVT::i128, MVT::i64, Expand);
156 setTruncStoreAction(MVT::i128, MVT::i32, Expand);
157 setTruncStoreAction(MVT::i128, MVT::i16, Expand);
158 setTruncStoreAction(MVT::i128, MVT::i8, Expand);
Eli Friedman5427d712009-07-17 06:36:24 +0000159
Owen Anderson825b72b2009-08-11 20:47:22 +0000160 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman5427d712009-07-17 06:36:24 +0000161
Scott Michel266bc8f2007-12-04 22:23:35 +0000162 // SPU constant load actions are custom lowered:
Owen Anderson825b72b2009-08-11 20:47:22 +0000163 setOperationAction(ISD::ConstantFP, MVT::f32, Legal);
164 setOperationAction(ISD::ConstantFP, MVT::f64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000165
166 // SPU's loads and stores have to be custom lowered:
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::i128;
Scott Michel266bc8f2007-12-04 22:23:35 +0000168 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000169 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000170
Scott Michelf0569be2008-12-27 04:51:36 +0000171 setOperationAction(ISD::LOAD, VT, Custom);
172 setOperationAction(ISD::STORE, VT, Custom);
173 setLoadExtAction(ISD::EXTLOAD, VT, Custom);
174 setLoadExtAction(ISD::ZEXTLOAD, VT, Custom);
175 setLoadExtAction(ISD::SEXTLOAD, VT, Custom);
176
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::i8; --stype) {
178 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michelf0569be2008-12-27 04:51:36 +0000179 setTruncStoreAction(VT, StoreVT, Expand);
180 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000181 }
182
Owen Anderson825b72b2009-08-11 20:47:22 +0000183 for (unsigned sctype = (unsigned) MVT::f32; sctype < (unsigned) MVT::f64;
Scott Michelf0569be2008-12-27 04:51:36 +0000184 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 MVT::SimpleValueType VT = (MVT::SimpleValueType) sctype;
Scott Michelf0569be2008-12-27 04:51:36 +0000186
187 setOperationAction(ISD::LOAD, VT, Custom);
188 setOperationAction(ISD::STORE, VT, Custom);
189
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::f32; --stype) {
191 MVT::SimpleValueType StoreVT = (MVT::SimpleValueType) stype;
Scott Michelf0569be2008-12-27 04:51:36 +0000192 setTruncStoreAction(VT, StoreVT, Expand);
193 }
194 }
195
Scott Michel266bc8f2007-12-04 22:23:35 +0000196 // Expand the jumptable branches
Owen Anderson825b72b2009-08-11 20:47:22 +0000197 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
198 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
Scott Michel7a1c9e92008-11-22 23:50:42 +0000199
200 // Custom lower SELECT_CC for most cases, but expand by default
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
202 setOperationAction(ISD::SELECT_CC, MVT::i8, Custom);
203 setOperationAction(ISD::SELECT_CC, MVT::i16, Custom);
204 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
205 setOperationAction(ISD::SELECT_CC, MVT::i64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000206
207 // SPU has no intrinsics for these particular operations:
Owen Anderson825b72b2009-08-11 20:47:22 +0000208 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000209
Eli Friedman5427d712009-07-17 06:36:24 +0000210 // SPU has no division/remainder instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::SREM, MVT::i8, Expand);
212 setOperationAction(ISD::UREM, MVT::i8, Expand);
213 setOperationAction(ISD::SDIV, MVT::i8, Expand);
214 setOperationAction(ISD::UDIV, MVT::i8, Expand);
215 setOperationAction(ISD::SDIVREM, MVT::i8, Expand);
216 setOperationAction(ISD::UDIVREM, MVT::i8, Expand);
217 setOperationAction(ISD::SREM, MVT::i16, Expand);
218 setOperationAction(ISD::UREM, MVT::i16, Expand);
219 setOperationAction(ISD::SDIV, MVT::i16, Expand);
220 setOperationAction(ISD::UDIV, MVT::i16, Expand);
221 setOperationAction(ISD::SDIVREM, MVT::i16, Expand);
222 setOperationAction(ISD::UDIVREM, MVT::i16, Expand);
223 setOperationAction(ISD::SREM, MVT::i32, Expand);
224 setOperationAction(ISD::UREM, MVT::i32, Expand);
225 setOperationAction(ISD::SDIV, MVT::i32, Expand);
226 setOperationAction(ISD::UDIV, MVT::i32, Expand);
227 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
228 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
229 setOperationAction(ISD::SREM, MVT::i64, Expand);
230 setOperationAction(ISD::UREM, MVT::i64, Expand);
231 setOperationAction(ISD::SDIV, MVT::i64, Expand);
232 setOperationAction(ISD::UDIV, MVT::i64, Expand);
233 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
234 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
235 setOperationAction(ISD::SREM, MVT::i128, Expand);
236 setOperationAction(ISD::UREM, MVT::i128, Expand);
237 setOperationAction(ISD::SDIV, MVT::i128, Expand);
238 setOperationAction(ISD::UDIV, MVT::i128, Expand);
239 setOperationAction(ISD::SDIVREM, MVT::i128, Expand);
240 setOperationAction(ISD::UDIVREM, MVT::i128, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000241
Scott Michel266bc8f2007-12-04 22:23:35 +0000242 // We don't support sin/cos/sqrt/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000243 setOperationAction(ISD::FSIN , MVT::f64, Expand);
244 setOperationAction(ISD::FCOS , MVT::f64, Expand);
245 setOperationAction(ISD::FREM , MVT::f64, Expand);
246 setOperationAction(ISD::FSIN , MVT::f32, Expand);
247 setOperationAction(ISD::FCOS , MVT::f32, Expand);
248 setOperationAction(ISD::FREM , MVT::f32, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000249
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000250 // Expand fsqrt to the appropriate libcall (NOTE: should use h/w fsqrt
251 // for f32!)
Owen Anderson825b72b2009-08-11 20:47:22 +0000252 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
253 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000254
Owen Anderson825b72b2009-08-11 20:47:22 +0000255 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
256 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000257
258 // SPU can do rotate right and left, so legalize it... but customize for i8
259 // because instructions don't exist.
Bill Wendling9440e352008-08-31 02:59:23 +0000260
261 // FIXME: Change from "expand" to appropriate type once ROTR is supported in
262 // .td files.
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 setOperationAction(ISD::ROTR, MVT::i32, Expand /*Legal*/);
264 setOperationAction(ISD::ROTR, MVT::i16, Expand /*Legal*/);
265 setOperationAction(ISD::ROTR, MVT::i8, Expand /*Custom*/);
Bill Wendling9440e352008-08-31 02:59:23 +0000266
Owen Anderson825b72b2009-08-11 20:47:22 +0000267 setOperationAction(ISD::ROTL, MVT::i32, Legal);
268 setOperationAction(ISD::ROTL, MVT::i16, Legal);
269 setOperationAction(ISD::ROTL, MVT::i8, Custom);
Scott Micheldc91bea2008-11-20 16:36:33 +0000270
Scott Michel266bc8f2007-12-04 22:23:35 +0000271 // SPU has no native version of shift left/right for i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::SHL, MVT::i8, Custom);
273 setOperationAction(ISD::SRL, MVT::i8, Custom);
274 setOperationAction(ISD::SRA, MVT::i8, Custom);
Scott Michel9c0c6b22008-11-21 02:56:16 +0000275
Scott Michel02d711b2008-12-30 23:28:25 +0000276 // Make these operations legal and handle them during instruction selection:
Owen Anderson825b72b2009-08-11 20:47:22 +0000277 setOperationAction(ISD::SHL, MVT::i64, Legal);
278 setOperationAction(ISD::SRL, MVT::i64, Legal);
279 setOperationAction(ISD::SRA, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000280
Scott Michel5af8f0e2008-07-16 17:17:29 +0000281 // Custom lower i8, i32 and i64 multiplications
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 setOperationAction(ISD::MUL, MVT::i8, Custom);
283 setOperationAction(ISD::MUL, MVT::i32, Legal);
284 setOperationAction(ISD::MUL, MVT::i64, Legal);
Scott Michel9c0c6b22008-11-21 02:56:16 +0000285
Eli Friedman6314ac22009-06-16 06:40:59 +0000286 // Expand double-width multiplication
287 // FIXME: It would probably be reasonable to support some of these operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::UMUL_LOHI, MVT::i8, Expand);
289 setOperationAction(ISD::SMUL_LOHI, MVT::i8, Expand);
290 setOperationAction(ISD::MULHU, MVT::i8, Expand);
291 setOperationAction(ISD::MULHS, MVT::i8, Expand);
292 setOperationAction(ISD::UMUL_LOHI, MVT::i16, Expand);
293 setOperationAction(ISD::SMUL_LOHI, MVT::i16, Expand);
294 setOperationAction(ISD::MULHU, MVT::i16, Expand);
295 setOperationAction(ISD::MULHS, MVT::i16, Expand);
296 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
297 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
298 setOperationAction(ISD::MULHU, MVT::i32, Expand);
299 setOperationAction(ISD::MULHS, MVT::i32, Expand);
300 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
301 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
302 setOperationAction(ISD::MULHU, MVT::i64, Expand);
303 setOperationAction(ISD::MULHS, MVT::i64, Expand);
Eli Friedman6314ac22009-06-16 06:40:59 +0000304
Scott Michel8bf61e82008-06-02 22:18:03 +0000305 // Need to custom handle (some) common i8, i64 math ops
Owen Anderson825b72b2009-08-11 20:47:22 +0000306 setOperationAction(ISD::ADD, MVT::i8, Custom);
307 setOperationAction(ISD::ADD, MVT::i64, Legal);
308 setOperationAction(ISD::SUB, MVT::i8, Custom);
309 setOperationAction(ISD::SUB, MVT::i64, Legal);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000310
Scott Michel266bc8f2007-12-04 22:23:35 +0000311 // SPU does not have BSWAP. It does have i32 support CTLZ.
312 // CTPOP has to be custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
314 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000315
Owen Anderson825b72b2009-08-11 20:47:22 +0000316 setOperationAction(ISD::CTPOP, MVT::i8, Custom);
317 setOperationAction(ISD::CTPOP, MVT::i16, Custom);
318 setOperationAction(ISD::CTPOP, MVT::i32, Custom);
319 setOperationAction(ISD::CTPOP, MVT::i64, Custom);
320 setOperationAction(ISD::CTPOP, MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000321
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 setOperationAction(ISD::CTTZ , MVT::i8, Expand);
323 setOperationAction(ISD::CTTZ , MVT::i16, Expand);
324 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
325 setOperationAction(ISD::CTTZ , MVT::i64, Expand);
326 setOperationAction(ISD::CTTZ , MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000327
Owen Anderson825b72b2009-08-11 20:47:22 +0000328 setOperationAction(ISD::CTLZ , MVT::i8, Promote);
329 setOperationAction(ISD::CTLZ , MVT::i16, Promote);
330 setOperationAction(ISD::CTLZ , MVT::i32, Legal);
331 setOperationAction(ISD::CTLZ , MVT::i64, Expand);
332 setOperationAction(ISD::CTLZ , MVT::i128, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000333
Scott Michel8bf61e82008-06-02 22:18:03 +0000334 // SPU has a version of select that implements (a&~c)|(b&c), just like
Scott Michel405fba12008-03-10 23:49:09 +0000335 // select ought to work:
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 setOperationAction(ISD::SELECT, MVT::i8, Legal);
337 setOperationAction(ISD::SELECT, MVT::i16, Legal);
338 setOperationAction(ISD::SELECT, MVT::i32, Legal);
339 setOperationAction(ISD::SELECT, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000340
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 setOperationAction(ISD::SETCC, MVT::i8, Legal);
342 setOperationAction(ISD::SETCC, MVT::i16, Legal);
343 setOperationAction(ISD::SETCC, MVT::i32, Legal);
344 setOperationAction(ISD::SETCC, MVT::i64, Legal);
345 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Scott Michelad2715e2008-03-05 23:02:02 +0000346
Scott Michelf0569be2008-12-27 04:51:36 +0000347 // Custom lower i128 -> i64 truncates
Owen Anderson825b72b2009-08-11 20:47:22 +0000348 setOperationAction(ISD::TRUNCATE, MVT::i64, Custom);
Scott Michelb30e8f62008-12-02 19:53:53 +0000349
Scott Michel77f452d2009-08-25 22:37:34 +0000350 // Custom lower i32/i64 -> i128 sign extend
Scott Michelf1fa4fd2009-08-24 22:28:53 +0000351 setOperationAction(ISD::SIGN_EXTEND, MVT::i128, Custom);
352
Owen Anderson825b72b2009-08-11 20:47:22 +0000353 setOperationAction(ISD::FP_TO_SINT, MVT::i8, Promote);
354 setOperationAction(ISD::FP_TO_UINT, MVT::i8, Promote);
355 setOperationAction(ISD::FP_TO_SINT, MVT::i16, Promote);
356 setOperationAction(ISD::FP_TO_UINT, MVT::i16, Promote);
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000357 // SPU has a legal FP -> signed INT instruction for f32, but for f64, need
358 // to expand to a libcall, hence the custom lowering:
Owen Anderson825b72b2009-08-11 20:47:22 +0000359 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
360 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
361 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Expand);
362 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
363 setOperationAction(ISD::FP_TO_SINT, MVT::i128, Expand);
364 setOperationAction(ISD::FP_TO_UINT, MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000365
366 // FDIV on SPU requires custom lowering
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::FDIV, MVT::f64, Expand); // to libcall
Scott Michel266bc8f2007-12-04 22:23:35 +0000368
Scott Michel9de57a92009-01-26 22:33:37 +0000369 // SPU has [U|S]INT_TO_FP for f32->i32, but not for f64->i32, f64->i64:
Owen Anderson825b72b2009-08-11 20:47:22 +0000370 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
371 setOperationAction(ISD::SINT_TO_FP, MVT::i16, Promote);
372 setOperationAction(ISD::SINT_TO_FP, MVT::i8, Promote);
373 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
374 setOperationAction(ISD::UINT_TO_FP, MVT::i16, Promote);
375 setOperationAction(ISD::UINT_TO_FP, MVT::i8, Promote);
376 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
377 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000378
Owen Anderson825b72b2009-08-11 20:47:22 +0000379 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Legal);
380 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Legal);
381 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Legal);
382 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000383
384 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000385 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000386
Scott Michel5af8f0e2008-07-16 17:17:29 +0000387 // We want to legalize GlobalAddress and ConstantPool nodes into the
Scott Michel266bc8f2007-12-04 22:23:35 +0000388 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000389 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::f128;
Scott Michel053c1da2008-01-29 02:16:57 +0000390 ++sctype) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 MVT::SimpleValueType VT = (MVT::SimpleValueType)sctype;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000392
Scott Michel1df30c42008-12-29 03:23:36 +0000393 setOperationAction(ISD::GlobalAddress, VT, Custom);
394 setOperationAction(ISD::ConstantPool, VT, Custom);
395 setOperationAction(ISD::JumpTable, VT, Custom);
Scott Michel053c1da2008-01-29 02:16:57 +0000396 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000397
Scott Michel266bc8f2007-12-04 22:23:35 +0000398 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000400
Scott Michel266bc8f2007-12-04 22:23:35 +0000401 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setOperationAction(ISD::VAARG , MVT::Other, Expand);
403 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
404 setOperationAction(ISD::VAEND , MVT::Other, Expand);
405 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
406 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
407 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
408 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000409
410 // Cell SPU has instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000411 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
412 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000413
Scott Michel266bc8f2007-12-04 22:23:35 +0000414 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
Owen Anderson825b72b2009-08-11 20:47:22 +0000415 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000416
417 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000418 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000419
420 // First set operation action for all vector types to expand. Then we
421 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000422 addRegisterClass(MVT::v16i8, SPU::VECREGRegisterClass);
423 addRegisterClass(MVT::v8i16, SPU::VECREGRegisterClass);
424 addRegisterClass(MVT::v4i32, SPU::VECREGRegisterClass);
425 addRegisterClass(MVT::v2i64, SPU::VECREGRegisterClass);
426 addRegisterClass(MVT::v4f32, SPU::VECREGRegisterClass);
427 addRegisterClass(MVT::v2f64, SPU::VECREGRegisterClass);
Scott Michel266bc8f2007-12-04 22:23:35 +0000428
Owen Anderson825b72b2009-08-11 20:47:22 +0000429 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
430 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
431 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Scott Michel266bc8f2007-12-04 22:23:35 +0000432
Duncan Sands83ec4b62008-06-06 12:08:01 +0000433 // add/sub are legal for all supported vector VT's.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000434 setOperationAction(ISD::ADD, VT, Legal);
435 setOperationAction(ISD::SUB, VT, Legal);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000436 // mul has to be custom lowered.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000437 setOperationAction(ISD::MUL, VT, Legal);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000438
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000439 setOperationAction(ISD::AND, VT, Legal);
440 setOperationAction(ISD::OR, VT, Legal);
441 setOperationAction(ISD::XOR, VT, Legal);
442 setOperationAction(ISD::LOAD, VT, Legal);
443 setOperationAction(ISD::SELECT, VT, Legal);
444 setOperationAction(ISD::STORE, VT, Legal);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000445
Scott Michel266bc8f2007-12-04 22:23:35 +0000446 // These operations need to be expanded:
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000447 setOperationAction(ISD::SDIV, VT, Expand);
448 setOperationAction(ISD::SREM, VT, Expand);
449 setOperationAction(ISD::UDIV, VT, Expand);
450 setOperationAction(ISD::UREM, VT, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000451
452 // Custom lower build_vector, constant pool spills, insert and
453 // extract vector elements:
Duncan Sands83ec4b62008-06-06 12:08:01 +0000454 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
455 setOperationAction(ISD::ConstantPool, VT, Custom);
456 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Custom);
457 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
458 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
459 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000460 }
461
Owen Anderson825b72b2009-08-11 20:47:22 +0000462 setOperationAction(ISD::AND, MVT::v16i8, Custom);
463 setOperationAction(ISD::OR, MVT::v16i8, Custom);
464 setOperationAction(ISD::XOR, MVT::v16i8, Custom);
465 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000466
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Scott Michel1df30c42008-12-29 03:23:36 +0000468
Owen Anderson825b72b2009-08-11 20:47:22 +0000469 setShiftAmountType(MVT::i32);
Scott Michelf0569be2008-12-27 04:51:36 +0000470 setBooleanContents(ZeroOrNegativeOneBooleanContent);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000471
Scott Michel266bc8f2007-12-04 22:23:35 +0000472 setStackPointerRegisterToSaveRestore(SPU::R1);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000473
Scott Michel266bc8f2007-12-04 22:23:35 +0000474 // We have target-specific dag combine patterns for the following nodes:
Scott Michel053c1da2008-01-29 02:16:57 +0000475 setTargetDAGCombine(ISD::ADD);
Scott Michela59d4692008-02-23 18:41:37 +0000476 setTargetDAGCombine(ISD::ZERO_EXTEND);
477 setTargetDAGCombine(ISD::SIGN_EXTEND);
478 setTargetDAGCombine(ISD::ANY_EXTEND);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000479
Scott Michel266bc8f2007-12-04 22:23:35 +0000480 computeRegisterProperties();
Scott Michel7a1c9e92008-11-22 23:50:42 +0000481
Scott Michele07d3de2008-12-09 03:37:19 +0000482 // Set pre-RA register scheduler default to BURR, which produces slightly
483 // better code than the default (could also be TDRR, but TargetLowering.h
484 // needs a mod to support that model):
Evan Cheng211ffa12010-05-19 20:19:50 +0000485 setSchedulingPreference(Sched::RegPressure);
Scott Michel266bc8f2007-12-04 22:23:35 +0000486}
487
488const char *
489SPUTargetLowering::getTargetNodeName(unsigned Opcode) const
490{
491 if (node_names.empty()) {
492 node_names[(unsigned) SPUISD::RET_FLAG] = "SPUISD::RET_FLAG";
493 node_names[(unsigned) SPUISD::Hi] = "SPUISD::Hi";
494 node_names[(unsigned) SPUISD::Lo] = "SPUISD::Lo";
495 node_names[(unsigned) SPUISD::PCRelAddr] = "SPUISD::PCRelAddr";
Scott Michel9de5d0d2008-01-11 02:53:15 +0000496 node_names[(unsigned) SPUISD::AFormAddr] = "SPUISD::AFormAddr";
Scott Michel053c1da2008-01-29 02:16:57 +0000497 node_names[(unsigned) SPUISD::IndirectAddr] = "SPUISD::IndirectAddr";
Scott Michel266bc8f2007-12-04 22:23:35 +0000498 node_names[(unsigned) SPUISD::LDRESULT] = "SPUISD::LDRESULT";
499 node_names[(unsigned) SPUISD::CALL] = "SPUISD::CALL";
500 node_names[(unsigned) SPUISD::SHUFB] = "SPUISD::SHUFB";
Scott Michel7a1c9e92008-11-22 23:50:42 +0000501 node_names[(unsigned) SPUISD::SHUFFLE_MASK] = "SPUISD::SHUFFLE_MASK";
Scott Michel266bc8f2007-12-04 22:23:35 +0000502 node_names[(unsigned) SPUISD::CNTB] = "SPUISD::CNTB";
Scott Michel1df30c42008-12-29 03:23:36 +0000503 node_names[(unsigned) SPUISD::PREFSLOT2VEC] = "SPUISD::PREFSLOT2VEC";
Scott Michel104de432008-11-24 17:11:17 +0000504 node_names[(unsigned) SPUISD::VEC2PREFSLOT] = "SPUISD::VEC2PREFSLOT";
Scott Michela59d4692008-02-23 18:41:37 +0000505 node_names[(unsigned) SPUISD::SHLQUAD_L_BITS] = "SPUISD::SHLQUAD_L_BITS";
506 node_names[(unsigned) SPUISD::SHLQUAD_L_BYTES] = "SPUISD::SHLQUAD_L_BYTES";
Scott Michel266bc8f2007-12-04 22:23:35 +0000507 node_names[(unsigned) SPUISD::VEC_ROTL] = "SPUISD::VEC_ROTL";
508 node_names[(unsigned) SPUISD::VEC_ROTR] = "SPUISD::VEC_ROTR";
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000509 node_names[(unsigned) SPUISD::ROTBYTES_LEFT] = "SPUISD::ROTBYTES_LEFT";
510 node_names[(unsigned) SPUISD::ROTBYTES_LEFT_BITS] =
511 "SPUISD::ROTBYTES_LEFT_BITS";
Scott Michel8bf61e82008-06-02 22:18:03 +0000512 node_names[(unsigned) SPUISD::SELECT_MASK] = "SPUISD::SELECT_MASK";
Scott Michel266bc8f2007-12-04 22:23:35 +0000513 node_names[(unsigned) SPUISD::SELB] = "SPUISD::SELB";
Scott Michel94bd57e2009-01-15 04:41:47 +0000514 node_names[(unsigned) SPUISD::ADD64_MARKER] = "SPUISD::ADD64_MARKER";
515 node_names[(unsigned) SPUISD::SUB64_MARKER] = "SPUISD::SUB64_MARKER";
516 node_names[(unsigned) SPUISD::MUL64_MARKER] = "SPUISD::MUL64_MARKER";
Scott Michel266bc8f2007-12-04 22:23:35 +0000517 }
518
519 std::map<unsigned, const char *>::iterator i = node_names.find(Opcode);
520
521 return ((i != node_names.end()) ? i->second : 0);
522}
523
Bill Wendlingb4202b82009-07-01 18:50:55 +0000524/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000525unsigned SPUTargetLowering::getFunctionAlignment(const Function *) const {
526 return 3;
527}
528
Scott Michelf0569be2008-12-27 04:51:36 +0000529//===----------------------------------------------------------------------===//
530// Return the Cell SPU's SETCC result type
531//===----------------------------------------------------------------------===//
532
Owen Anderson825b72b2009-08-11 20:47:22 +0000533MVT::SimpleValueType SPUTargetLowering::getSetCCResultType(EVT VT) const {
Scott Michelf0569be2008-12-27 04:51:36 +0000534 // i16 and i32 are valid SETCC result types
Owen Anderson825b72b2009-08-11 20:47:22 +0000535 return ((VT == MVT::i8 || VT == MVT::i16 || VT == MVT::i32) ?
536 VT.getSimpleVT().SimpleTy :
537 MVT::i32);
Scott Michel78c47fa2008-03-10 16:58:52 +0000538}
539
Scott Michel266bc8f2007-12-04 22:23:35 +0000540//===----------------------------------------------------------------------===//
541// Calling convention code:
542//===----------------------------------------------------------------------===//
543
544#include "SPUGenCallingConv.inc"
545
546//===----------------------------------------------------------------------===//
547// LowerOperation implementation
548//===----------------------------------------------------------------------===//
549
550/// Custom lower loads for CellSPU
551/*!
552 All CellSPU loads and stores are aligned to 16-byte boundaries, so for elements
553 within a 16-byte block, we have to rotate to extract the requested element.
Scott Michel30ee7df2008-12-04 03:02:42 +0000554
555 For extending loads, we also want to ensure that the following sequence is
Owen Anderson825b72b2009-08-11 20:47:22 +0000556 emitted, e.g. for MVT::f32 extending load to MVT::f64:
Scott Michel30ee7df2008-12-04 03:02:42 +0000557
558\verbatim
Scott Michel1df30c42008-12-29 03:23:36 +0000559%1 v16i8,ch = load
Scott Michel30ee7df2008-12-04 03:02:42 +0000560%2 v16i8,ch = rotate %1
Scott Michel1df30c42008-12-29 03:23:36 +0000561%3 v4f8, ch = bitconvert %2
Scott Michel30ee7df2008-12-04 03:02:42 +0000562%4 f32 = vec2perfslot %3
563%5 f64 = fp_extend %4
564\endverbatim
565*/
Dan Gohman475871a2008-07-27 21:46:04 +0000566static SDValue
567LowerLOAD(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000568 LoadSDNode *LN = cast<LoadSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000569 SDValue the_chain = LN->getChain();
Owen Andersone50ed302009-08-10 22:56:29 +0000570 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
571 EVT InVT = LN->getMemoryVT();
572 EVT OutVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000573 ISD::LoadExtType ExtType = LN->getExtensionType();
574 unsigned alignment = LN->getAlignment();
Scott Michelf0569be2008-12-27 04:51:36 +0000575 const valtype_map_s *vtm = getValueTypeMapEntry(InVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000576 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000577
Scott Michel266bc8f2007-12-04 22:23:35 +0000578 switch (LN->getAddressingMode()) {
579 case ISD::UNINDEXED: {
Scott Michelf0569be2008-12-27 04:51:36 +0000580 SDValue result;
581 SDValue basePtr = LN->getBasePtr();
582 SDValue rotate;
Scott Michel266bc8f2007-12-04 22:23:35 +0000583
Scott Michelf0569be2008-12-27 04:51:36 +0000584 if (alignment == 16) {
585 ConstantSDNode *CN;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000586
Scott Michelf0569be2008-12-27 04:51:36 +0000587 // Special cases for a known aligned load to simplify the base pointer
588 // and the rotation amount:
589 if (basePtr.getOpcode() == ISD::ADD
590 && (CN = dyn_cast<ConstantSDNode > (basePtr.getOperand(1))) != 0) {
591 // Known offset into basePtr
592 int64_t offset = CN->getSExtValue();
593 int64_t rotamt = int64_t((offset & 0xf) - vtm->prefslot_byte);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000594
Scott Michelf0569be2008-12-27 04:51:36 +0000595 if (rotamt < 0)
596 rotamt += 16;
597
Owen Anderson825b72b2009-08-11 20:47:22 +0000598 rotate = DAG.getConstant(rotamt, MVT::i16);
Scott Michelf0569be2008-12-27 04:51:36 +0000599
600 // Simplify the base pointer for this case:
601 basePtr = basePtr.getOperand(0);
602 if ((offset & ~0xf) > 0) {
Dale Johannesende064702009-02-06 21:50:26 +0000603 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000604 basePtr,
605 DAG.getConstant((offset & ~0xf), PtrVT));
606 }
607 } else if ((basePtr.getOpcode() == SPUISD::AFormAddr)
608 || (basePtr.getOpcode() == SPUISD::IndirectAddr
609 && basePtr.getOperand(0).getOpcode() == SPUISD::Hi
610 && basePtr.getOperand(1).getOpcode() == SPUISD::Lo)) {
611 // Plain aligned a-form address: rotate into preferred slot
612 // Same for (SPUindirect (SPUhi ...), (SPUlo ...))
613 int64_t rotamt = -vtm->prefslot_byte;
614 if (rotamt < 0)
615 rotamt += 16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000616 rotate = DAG.getConstant(rotamt, MVT::i16);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000617 } else {
Scott Michelf0569be2008-12-27 04:51:36 +0000618 // Offset the rotate amount by the basePtr and the preferred slot
619 // byte offset
620 int64_t rotamt = -vtm->prefslot_byte;
621 if (rotamt < 0)
622 rotamt += 16;
Dale Johannesen33c960f2009-02-04 20:06:27 +0000623 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000624 basePtr,
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000625 DAG.getConstant(rotamt, PtrVT));
Scott Michel9de5d0d2008-01-11 02:53:15 +0000626 }
Scott Michelf0569be2008-12-27 04:51:36 +0000627 } else {
628 // Unaligned load: must be more pessimistic about addressing modes:
629 if (basePtr.getOpcode() == ISD::ADD) {
630 MachineFunction &MF = DAG.getMachineFunction();
631 MachineRegisterInfo &RegInfo = MF.getRegInfo();
632 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
633 SDValue Flag;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000634
Scott Michelf0569be2008-12-27 04:51:36 +0000635 SDValue Op0 = basePtr.getOperand(0);
636 SDValue Op1 = basePtr.getOperand(1);
637
638 if (isa<ConstantSDNode>(Op1)) {
639 // Convert the (add <ptr>, <const>) to an indirect address contained
640 // in a register. Note that this is done because we need to avoid
641 // creating a 0(reg) d-form address due to the SPU's block loads.
Dale Johannesende064702009-02-06 21:50:26 +0000642 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000643 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
644 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
Scott Michelf0569be2008-12-27 04:51:36 +0000645 } else {
646 // Convert the (add <arg1>, <arg2>) to an indirect address, which
647 // will likely be lowered as a reg(reg) x-form address.
Dale Johannesende064702009-02-06 21:50:26 +0000648 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Scott Michelf0569be2008-12-27 04:51:36 +0000649 }
650 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000651 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000652 basePtr,
653 DAG.getConstant(0, PtrVT));
654 }
655
656 // Offset the rotate amount by the basePtr and the preferred slot
657 // byte offset
Dale Johannesen33c960f2009-02-04 20:06:27 +0000658 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000659 basePtr,
660 DAG.getConstant(-vtm->prefslot_byte, PtrVT));
Scott Michel266bc8f2007-12-04 22:23:35 +0000661 }
Scott Michel9de5d0d2008-01-11 02:53:15 +0000662
Scott Michelf0569be2008-12-27 04:51:36 +0000663 // Re-emit as a v16i8 vector load
Owen Anderson825b72b2009-08-11 20:47:22 +0000664 result = DAG.getLoad(MVT::v16i8, dl, the_chain, basePtr,
Scott Michelf0569be2008-12-27 04:51:36 +0000665 LN->getSrcValue(), LN->getSrcValueOffset(),
David Greene73657df2010-02-15 16:55:58 +0000666 LN->isVolatile(), LN->isNonTemporal(), 16);
Scott Michelf0569be2008-12-27 04:51:36 +0000667
668 // Update the chain
669 the_chain = result.getValue(1);
670
671 // Rotate into the preferred slot:
Owen Anderson825b72b2009-08-11 20:47:22 +0000672 result = DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, MVT::v16i8,
Scott Michelf0569be2008-12-27 04:51:36 +0000673 result.getValue(0), rotate);
674
Scott Michel30ee7df2008-12-04 03:02:42 +0000675 // Convert the loaded v16i8 vector to the appropriate vector type
676 // specified by the operand:
Owen Anderson23b9b192009-08-12 00:36:31 +0000677 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
678 InVT, (128 / InVT.getSizeInBits()));
Dale Johannesen33c960f2009-02-04 20:06:27 +0000679 result = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, InVT,
680 DAG.getNode(ISD::BIT_CONVERT, dl, vecVT, result));
Scott Michel5af8f0e2008-07-16 17:17:29 +0000681
Scott Michel30ee7df2008-12-04 03:02:42 +0000682 // Handle extending loads by extending the scalar result:
683 if (ExtType == ISD::SEXTLOAD) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000684 result = DAG.getNode(ISD::SIGN_EXTEND, dl, OutVT, result);
Scott Michel30ee7df2008-12-04 03:02:42 +0000685 } else if (ExtType == ISD::ZEXTLOAD) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000686 result = DAG.getNode(ISD::ZERO_EXTEND, dl, OutVT, result);
Scott Michel30ee7df2008-12-04 03:02:42 +0000687 } else if (ExtType == ISD::EXTLOAD) {
688 unsigned NewOpc = ISD::ANY_EXTEND;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000689
Scott Michel30ee7df2008-12-04 03:02:42 +0000690 if (OutVT.isFloatingPoint())
Scott Michel19c10e62009-01-26 03:37:41 +0000691 NewOpc = ISD::FP_EXTEND;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000692
Dale Johannesen33c960f2009-02-04 20:06:27 +0000693 result = DAG.getNode(NewOpc, dl, OutVT, result);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000694 }
695
Owen Anderson825b72b2009-08-11 20:47:22 +0000696 SDVTList retvts = DAG.getVTList(OutVT, MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +0000697 SDValue retops[2] = {
Scott Michel58c58182008-01-17 20:38:41 +0000698 result,
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000699 the_chain
Scott Michel58c58182008-01-17 20:38:41 +0000700 };
Scott Michel9de5d0d2008-01-11 02:53:15 +0000701
Dale Johannesen33c960f2009-02-04 20:06:27 +0000702 result = DAG.getNode(SPUISD::LDRESULT, dl, retvts,
Scott Michel58c58182008-01-17 20:38:41 +0000703 retops, sizeof(retops) / sizeof(retops[0]));
Scott Michel9de5d0d2008-01-11 02:53:15 +0000704 return result;
Scott Michel266bc8f2007-12-04 22:23:35 +0000705 }
706 case ISD::PRE_INC:
707 case ISD::PRE_DEC:
708 case ISD::POST_INC:
709 case ISD::POST_DEC:
710 case ISD::LAST_INDEXED_MODE:
Torok Edwindac237e2009-07-08 20:53:28 +0000711 {
Benjamin Kramer1bd73352010-04-08 10:44:28 +0000712 report_fatal_error("LowerLOAD: Got a LoadSDNode with an addr mode other "
713 "than UNINDEXED\n" +
714 Twine((unsigned)LN->getAddressingMode()));
Torok Edwindac237e2009-07-08 20:53:28 +0000715 /*NOTREACHED*/
716 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000717 }
718
Dan Gohman475871a2008-07-27 21:46:04 +0000719 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000720}
721
722/// Custom lower stores for CellSPU
723/*!
724 All CellSPU stores are aligned to 16-byte boundaries, so for elements
725 within a 16-byte block, we have to generate a shuffle to insert the
726 requested element into its place, then store the resulting block.
727 */
Dan Gohman475871a2008-07-27 21:46:04 +0000728static SDValue
729LowerSTORE(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000730 StoreSDNode *SN = cast<StoreSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000731 SDValue Value = SN->getValue();
Owen Andersone50ed302009-08-10 22:56:29 +0000732 EVT VT = Value.getValueType();
733 EVT StVT = (!SN->isTruncatingStore() ? VT : SN->getMemoryVT());
734 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +0000735 DebugLoc dl = Op.getDebugLoc();
Scott Michel9de5d0d2008-01-11 02:53:15 +0000736 unsigned alignment = SN->getAlignment();
Scott Michel266bc8f2007-12-04 22:23:35 +0000737
738 switch (SN->getAddressingMode()) {
739 case ISD::UNINDEXED: {
Scott Michel9c0c6b22008-11-21 02:56:16 +0000740 // The vector type we really want to load from the 16-byte chunk.
Owen Anderson23b9b192009-08-12 00:36:31 +0000741 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
Kalle Raiskilaf53fdc22010-08-24 11:05:51 +0000742 VT, (128 / VT.getSizeInBits()));
Scott Michel266bc8f2007-12-04 22:23:35 +0000743
Scott Michelf0569be2008-12-27 04:51:36 +0000744 SDValue alignLoadVec;
745 SDValue basePtr = SN->getBasePtr();
746 SDValue the_chain = SN->getChain();
747 SDValue insertEltOffs;
Scott Michel266bc8f2007-12-04 22:23:35 +0000748
Scott Michelf0569be2008-12-27 04:51:36 +0000749 if (alignment == 16) {
750 ConstantSDNode *CN;
Scott Michelf0569be2008-12-27 04:51:36 +0000751 // Special cases for a known aligned load to simplify the base pointer
752 // and insertion byte:
753 if (basePtr.getOpcode() == ISD::ADD
754 && (CN = dyn_cast<ConstantSDNode>(basePtr.getOperand(1))) != 0) {
755 // Known offset into basePtr
756 int64_t offset = CN->getSExtValue();
757
758 // Simplify the base pointer for this case:
759 basePtr = basePtr.getOperand(0);
Dale Johannesende064702009-02-06 21:50:26 +0000760 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000761 basePtr,
762 DAG.getConstant((offset & 0xf), PtrVT));
763
764 if ((offset & ~0xf) > 0) {
Dale Johannesende064702009-02-06 21:50:26 +0000765 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000766 basePtr,
767 DAG.getConstant((offset & ~0xf), PtrVT));
768 }
769 } else {
770 // Otherwise, assume it's at byte 0 of basePtr
Dale Johannesende064702009-02-06 21:50:26 +0000771 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000772 basePtr,
773 DAG.getConstant(0, PtrVT));
Kalle Raiskila99534bb2010-08-09 16:33:00 +0000774 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
775 basePtr,
776 DAG.getConstant(0, PtrVT));
Scott Michelf0569be2008-12-27 04:51:36 +0000777 }
778 } else {
779 // Unaligned load: must be more pessimistic about addressing modes:
780 if (basePtr.getOpcode() == ISD::ADD) {
781 MachineFunction &MF = DAG.getMachineFunction();
782 MachineRegisterInfo &RegInfo = MF.getRegInfo();
783 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
784 SDValue Flag;
785
786 SDValue Op0 = basePtr.getOperand(0);
787 SDValue Op1 = basePtr.getOperand(1);
788
789 if (isa<ConstantSDNode>(Op1)) {
790 // Convert the (add <ptr>, <const>) to an indirect address contained
791 // in a register. Note that this is done because we need to avoid
792 // creating a 0(reg) d-form address due to the SPU's block loads.
Dale Johannesende064702009-02-06 21:50:26 +0000793 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000794 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
795 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
Scott Michelf0569be2008-12-27 04:51:36 +0000796 } else {
797 // Convert the (add <arg1>, <arg2>) to an indirect address, which
798 // will likely be lowered as a reg(reg) x-form address.
Dale Johannesende064702009-02-06 21:50:26 +0000799 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Scott Michelf0569be2008-12-27 04:51:36 +0000800 }
801 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000802 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000803 basePtr,
804 DAG.getConstant(0, PtrVT));
805 }
806
807 // Insertion point is solely determined by basePtr's contents
Dale Johannesen33c960f2009-02-04 20:06:27 +0000808 insertEltOffs = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000809 basePtr,
810 DAG.getConstant(0, PtrVT));
811 }
812
Kalle Raiskila99534bb2010-08-09 16:33:00 +0000813 // Load the memory to which to store.
814 alignLoadVec = DAG.getLoad(vecVT, dl, the_chain, basePtr,
Scott Michelf0569be2008-12-27 04:51:36 +0000815 SN->getSrcValue(), SN->getSrcValueOffset(),
David Greene73657df2010-02-15 16:55:58 +0000816 SN->isVolatile(), SN->isNonTemporal(), 16);
Scott Michelf0569be2008-12-27 04:51:36 +0000817
818 // Update the chain
819 the_chain = alignLoadVec.getValue(1);
Scott Michel266bc8f2007-12-04 22:23:35 +0000820
Scott Michel9de5d0d2008-01-11 02:53:15 +0000821 LoadSDNode *LN = cast<LoadSDNode>(alignLoadVec);
Dan Gohman475871a2008-07-27 21:46:04 +0000822 SDValue theValue = SN->getValue();
823 SDValue result;
Scott Michel266bc8f2007-12-04 22:23:35 +0000824
825 if (StVT != VT
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000826 && (theValue.getOpcode() == ISD::AssertZext
827 || theValue.getOpcode() == ISD::AssertSext)) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000828 // Drill down and get the value for zero- and sign-extended
829 // quantities
Scott Michel5af8f0e2008-07-16 17:17:29 +0000830 theValue = theValue.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +0000831 }
832
Scott Michel9de5d0d2008-01-11 02:53:15 +0000833 // If the base pointer is already a D-form address, then just create
834 // a new D-form address with a slot offset and the orignal base pointer.
835 // Otherwise generate a D-form address with the slot offset relative
836 // to the stack pointer, which is always aligned.
Scott Michelf0569be2008-12-27 04:51:36 +0000837#if !defined(NDEBUG)
838 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +0000839 errs() << "CellSPU LowerSTORE: basePtr = ";
Scott Michelf0569be2008-12-27 04:51:36 +0000840 basePtr.getNode()->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +0000841 errs() << "\n";
Scott Michelf0569be2008-12-27 04:51:36 +0000842 }
843#endif
Scott Michel9de5d0d2008-01-11 02:53:15 +0000844
Kalle Raiskilaf53fdc22010-08-24 11:05:51 +0000845 SDValue insertEltOp = DAG.getNode(SPUISD::SHUFFLE_MASK, dl, vecVT,
846 insertEltOffs);
847 SDValue vectorizeOp = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, vecVT,
848 theValue);
849
Dale Johannesen33c960f2009-02-04 20:06:27 +0000850 result = DAG.getNode(SPUISD::SHUFB, dl, vecVT,
Scott Michel19c10e62009-01-26 03:37:41 +0000851 vectorizeOp, alignLoadVec,
Scott Michel6e1d1472009-03-16 18:47:25 +0000852 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000853 MVT::v4i32, insertEltOp));
Scott Michel266bc8f2007-12-04 22:23:35 +0000854
Dale Johannesen33c960f2009-02-04 20:06:27 +0000855 result = DAG.getStore(the_chain, dl, result, basePtr,
Scott Michel266bc8f2007-12-04 22:23:35 +0000856 LN->getSrcValue(), LN->getSrcValueOffset(),
David Greene73657df2010-02-15 16:55:58 +0000857 LN->isVolatile(), LN->isNonTemporal(),
858 LN->getAlignment());
Scott Michel266bc8f2007-12-04 22:23:35 +0000859
Scott Michel23f2ff72008-12-04 17:16:59 +0000860#if 0 && !defined(NDEBUG)
Scott Michel430a5552008-11-19 15:24:16 +0000861 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
862 const SDValue &currentRoot = DAG.getRoot();
863
864 DAG.setRoot(result);
Chris Lattner4437ae22009-08-23 07:05:07 +0000865 errs() << "------- CellSPU:LowerStore result:\n";
Scott Michel430a5552008-11-19 15:24:16 +0000866 DAG.dump();
Chris Lattner4437ae22009-08-23 07:05:07 +0000867 errs() << "-------\n";
Scott Michel430a5552008-11-19 15:24:16 +0000868 DAG.setRoot(currentRoot);
869 }
870#endif
Scott Michelb30e8f62008-12-02 19:53:53 +0000871
Scott Michel266bc8f2007-12-04 22:23:35 +0000872 return result;
873 /*UNREACHED*/
874 }
875 case ISD::PRE_INC:
876 case ISD::PRE_DEC:
877 case ISD::POST_INC:
878 case ISD::POST_DEC:
879 case ISD::LAST_INDEXED_MODE:
Torok Edwindac237e2009-07-08 20:53:28 +0000880 {
Benjamin Kramer1bd73352010-04-08 10:44:28 +0000881 report_fatal_error("LowerLOAD: Got a LoadSDNode with an addr mode other "
882 "than UNINDEXED\n" +
883 Twine((unsigned)SN->getAddressingMode()));
Torok Edwindac237e2009-07-08 20:53:28 +0000884 /*NOTREACHED*/
885 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000886 }
887
Dan Gohman475871a2008-07-27 21:46:04 +0000888 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000889}
890
Scott Michel94bd57e2009-01-15 04:41:47 +0000891//! Generate the address of a constant pool entry.
Dan Gohman7db949d2009-08-07 01:32:21 +0000892static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +0000893LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +0000894 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000895 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +0000896 const Constant *C = CP->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +0000897 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
898 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000899 const TargetMachine &TM = DAG.getTarget();
Dale Johannesende064702009-02-06 21:50:26 +0000900 // FIXME there is no actual debug info here
901 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000902
903 if (TM.getRelocationModel() == Reloc::Static) {
904 if (!ST->usingLargeMem()) {
Dan Gohman475871a2008-07-27 21:46:04 +0000905 // Just return the SDValue with the constant pool address in it.
Dale Johannesende064702009-02-06 21:50:26 +0000906 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, CPI, Zero);
Scott Michel266bc8f2007-12-04 22:23:35 +0000907 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000908 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, CPI, Zero);
909 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, CPI, Zero);
910 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel266bc8f2007-12-04 22:23:35 +0000911 }
912 }
913
Torok Edwinc23197a2009-07-14 16:55:14 +0000914 llvm_unreachable("LowerConstantPool: Relocation model other than static"
Torok Edwin481d15a2009-07-14 12:22:58 +0000915 " not supported.");
Dan Gohman475871a2008-07-27 21:46:04 +0000916 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000917}
918
Scott Michel94bd57e2009-01-15 04:41:47 +0000919//! Alternate entry point for generating the address of a constant pool entry
920SDValue
921SPU::LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUTargetMachine &TM) {
922 return ::LowerConstantPool(Op, DAG, TM.getSubtargetImpl());
923}
924
Dan Gohman475871a2008-07-27 21:46:04 +0000925static SDValue
926LowerJumpTable(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +0000927 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000928 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000929 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
930 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel266bc8f2007-12-04 22:23:35 +0000931 const TargetMachine &TM = DAG.getTarget();
Dale Johannesende064702009-02-06 21:50:26 +0000932 // FIXME there is no actual debug info here
933 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000934
935 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michela59d4692008-02-23 18:41:37 +0000936 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +0000937 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, JTI, Zero);
Scott Michela59d4692008-02-23 18:41:37 +0000938 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000939 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, JTI, Zero);
940 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, JTI, Zero);
941 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michela59d4692008-02-23 18:41:37 +0000942 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000943 }
944
Torok Edwinc23197a2009-07-14 16:55:14 +0000945 llvm_unreachable("LowerJumpTable: Relocation model other than static"
Torok Edwin481d15a2009-07-14 12:22:58 +0000946 " not supported.");
Dan Gohman475871a2008-07-27 21:46:04 +0000947 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000948}
949
Dan Gohman475871a2008-07-27 21:46:04 +0000950static SDValue
951LowerGlobalAddress(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +0000952 EVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000953 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +0000954 const GlobalValue *GV = GSDN->getGlobal();
Devang Patel0d881da2010-07-06 22:08:15 +0000955 SDValue GA = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
956 PtrVT, GSDN->getOffset());
Scott Michel266bc8f2007-12-04 22:23:35 +0000957 const TargetMachine &TM = DAG.getTarget();
Dan Gohman475871a2008-07-27 21:46:04 +0000958 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +0000959 // FIXME there is no actual debug info here
960 DebugLoc dl = Op.getDebugLoc();
Scott Michel5af8f0e2008-07-16 17:17:29 +0000961
Scott Michel266bc8f2007-12-04 22:23:35 +0000962 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michel053c1da2008-01-29 02:16:57 +0000963 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +0000964 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, GA, Zero);
Scott Michel053c1da2008-01-29 02:16:57 +0000965 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000966 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, GA, Zero);
967 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, GA, Zero);
968 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel053c1da2008-01-29 02:16:57 +0000969 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000970 } else {
Chris Lattner75361b62010-04-07 22:58:41 +0000971 report_fatal_error("LowerGlobalAddress: Relocation model other than static"
Torok Edwindac237e2009-07-08 20:53:28 +0000972 "not supported.");
Scott Michel266bc8f2007-12-04 22:23:35 +0000973 /*NOTREACHED*/
974 }
975
Dan Gohman475871a2008-07-27 21:46:04 +0000976 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000977}
978
Nate Begemanccef5802008-02-14 18:43:04 +0000979//! Custom lower double precision floating point constants
Dan Gohman475871a2008-07-27 21:46:04 +0000980static SDValue
981LowerConstantFP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +0000982 EVT VT = Op.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +0000983 // FIXME there is no actual debug info here
984 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000985
Owen Anderson825b72b2009-08-11 20:47:22 +0000986 if (VT == MVT::f64) {
Scott Michel1a6cdb62008-12-01 17:56:02 +0000987 ConstantFPSDNode *FP = cast<ConstantFPSDNode>(Op.getNode());
988
989 assert((FP != 0) &&
990 "LowerConstantFP: Node is not ConstantFPSDNode");
Scott Michel1df30c42008-12-29 03:23:36 +0000991
Scott Michel170783a2007-12-19 20:15:47 +0000992 uint64_t dbits = DoubleToBits(FP->getValueAPF().convertToDouble());
Owen Anderson825b72b2009-08-11 20:47:22 +0000993 SDValue T = DAG.getConstant(dbits, MVT::i64);
994 SDValue Tvec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T);
Dale Johannesende064702009-02-06 21:50:26 +0000995 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +0000996 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Tvec));
Scott Michel266bc8f2007-12-04 22:23:35 +0000997 }
998
Dan Gohman475871a2008-07-27 21:46:04 +0000999 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001000}
1001
Dan Gohman98ca4f22009-08-05 01:29:28 +00001002SDValue
1003SPUTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001004 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001005 const SmallVectorImpl<ISD::InputArg>
1006 &Ins,
1007 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001008 SmallVectorImpl<SDValue> &InVals)
1009 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001010
Scott Michel266bc8f2007-12-04 22:23:35 +00001011 MachineFunction &MF = DAG.getMachineFunction();
1012 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner84bc5422007-12-31 04:13:23 +00001013 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001014 SPUFunctionInfo *FuncInfo = MF.getInfo<SPUFunctionInfo>();
Scott Michel266bc8f2007-12-04 22:23:35 +00001015
Scott Michel266bc8f2007-12-04 22:23:35 +00001016 unsigned ArgOffset = SPUFrameInfo::minStackSize();
1017 unsigned ArgRegIdx = 0;
1018 unsigned StackSlotSize = SPUFrameInfo::stackSlotSize();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001019
Owen Andersone50ed302009-08-10 22:56:29 +00001020 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001021
Kalle Raiskilad258c492010-07-08 21:15:22 +00001022 SmallVector<CCValAssign, 16> ArgLocs;
1023 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1024 *DAG.getContext());
1025 // FIXME: allow for other calling conventions
1026 CCInfo.AnalyzeFormalArguments(Ins, CCC_SPU);
1027
Scott Michel266bc8f2007-12-04 22:23:35 +00001028 // Add DAG nodes to load the arguments or copy them out of registers.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001029 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00001030 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001031 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Scott Micheld976c212008-10-30 01:51:48 +00001032 SDValue ArgVal;
Kalle Raiskilad258c492010-07-08 21:15:22 +00001033 CCValAssign &VA = ArgLocs[ArgNo];
Scott Michel266bc8f2007-12-04 22:23:35 +00001034
Kalle Raiskilad258c492010-07-08 21:15:22 +00001035 if (VA.isRegLoc()) {
Scott Micheld976c212008-10-30 01:51:48 +00001036 const TargetRegisterClass *ArgRegClass;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001037
Owen Anderson825b72b2009-08-11 20:47:22 +00001038 switch (ObjectVT.getSimpleVT().SimpleTy) {
Benjamin Kramer1bd73352010-04-08 10:44:28 +00001039 default:
1040 report_fatal_error("LowerFormalArguments Unhandled argument type: " +
1041 Twine(ObjectVT.getEVTString()));
Owen Anderson825b72b2009-08-11 20:47:22 +00001042 case MVT::i8:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001043 ArgRegClass = &SPU::R8CRegClass;
1044 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001045 case MVT::i16:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001046 ArgRegClass = &SPU::R16CRegClass;
1047 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001048 case MVT::i32:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001049 ArgRegClass = &SPU::R32CRegClass;
1050 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001051 case MVT::i64:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001052 ArgRegClass = &SPU::R64CRegClass;
1053 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001054 case MVT::i128:
Scott Micheldd950092009-01-06 03:36:14 +00001055 ArgRegClass = &SPU::GPRCRegClass;
1056 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001057 case MVT::f32:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001058 ArgRegClass = &SPU::R32FPRegClass;
1059 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001060 case MVT::f64:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001061 ArgRegClass = &SPU::R64FPRegClass;
1062 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001063 case MVT::v2f64:
1064 case MVT::v4f32:
1065 case MVT::v2i64:
1066 case MVT::v4i32:
1067 case MVT::v8i16:
1068 case MVT::v16i8:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001069 ArgRegClass = &SPU::VECREGRegClass;
1070 break;
Scott Micheld976c212008-10-30 01:51:48 +00001071 }
1072
1073 unsigned VReg = RegInfo.createVirtualRegister(ArgRegClass);
Kalle Raiskilad258c492010-07-08 21:15:22 +00001074 RegInfo.addLiveIn(VA.getLocReg(), VReg);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001075 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Scott Micheld976c212008-10-30 01:51:48 +00001076 ++ArgRegIdx;
1077 } else {
1078 // We need to load the argument to a virtual register if we determined
1079 // above that we ran out of physical registers of the appropriate type
1080 // or we're forced to do vararg
Evan Chenged2ae132010-07-03 00:40:23 +00001081 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00001082 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
David Greene73657df2010-02-15 16:55:58 +00001083 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, NULL, 0, false, false, 0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001084 ArgOffset += StackSlotSize;
1085 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001086
Dan Gohman98ca4f22009-08-05 01:29:28 +00001087 InVals.push_back(ArgVal);
Scott Micheld976c212008-10-30 01:51:48 +00001088 // Update the chain
Dan Gohman98ca4f22009-08-05 01:29:28 +00001089 Chain = ArgVal.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001090 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001091
Scott Micheld976c212008-10-30 01:51:48 +00001092 // vararg handling:
Scott Michel266bc8f2007-12-04 22:23:35 +00001093 if (isVarArg) {
Kalle Raiskilad258c492010-07-08 21:15:22 +00001094 // FIXME: we should be able to query the argument registers from
1095 // tablegen generated code.
1096 static const unsigned ArgRegs[] = {
1097 SPU::R3, SPU::R4, SPU::R5, SPU::R6, SPU::R7, SPU::R8, SPU::R9,
1098 SPU::R10, SPU::R11, SPU::R12, SPU::R13, SPU::R14, SPU::R15, SPU::R16,
1099 SPU::R17, SPU::R18, SPU::R19, SPU::R20, SPU::R21, SPU::R22, SPU::R23,
1100 SPU::R24, SPU::R25, SPU::R26, SPU::R27, SPU::R28, SPU::R29, SPU::R30,
1101 SPU::R31, SPU::R32, SPU::R33, SPU::R34, SPU::R35, SPU::R36, SPU::R37,
1102 SPU::R38, SPU::R39, SPU::R40, SPU::R41, SPU::R42, SPU::R43, SPU::R44,
1103 SPU::R45, SPU::R46, SPU::R47, SPU::R48, SPU::R49, SPU::R50, SPU::R51,
1104 SPU::R52, SPU::R53, SPU::R54, SPU::R55, SPU::R56, SPU::R57, SPU::R58,
1105 SPU::R59, SPU::R60, SPU::R61, SPU::R62, SPU::R63, SPU::R64, SPU::R65,
1106 SPU::R66, SPU::R67, SPU::R68, SPU::R69, SPU::R70, SPU::R71, SPU::R72,
1107 SPU::R73, SPU::R74, SPU::R75, SPU::R76, SPU::R77, SPU::R78, SPU::R79
1108 };
1109 // size of ArgRegs array
1110 unsigned NumArgRegs = 77;
1111
Scott Micheld976c212008-10-30 01:51:48 +00001112 // We will spill (79-3)+1 registers to the stack
1113 SmallVector<SDValue, 79-3+1> MemOps;
1114
1115 // Create the frame slot
Scott Michel266bc8f2007-12-04 22:23:35 +00001116 for (; ArgRegIdx != NumArgRegs; ++ArgRegIdx) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001117 FuncInfo->setVarArgsFrameIndex(
Evan Chenged2ae132010-07-03 00:40:23 +00001118 MFI->CreateFixedObject(StackSlotSize, ArgOffset, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00001119 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Chris Lattnere27e02b2010-03-29 17:38:47 +00001120 unsigned VReg = MF.addLiveIn(ArgRegs[ArgRegIdx], &SPU::R32CRegClass);
1121 SDValue ArgVal = DAG.getRegister(VReg, MVT::v16i8);
David Greene73657df2010-02-15 16:55:58 +00001122 SDValue Store = DAG.getStore(Chain, dl, ArgVal, FIN, NULL, 0,
1123 false, false, 0);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001124 Chain = Store.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001125 MemOps.push_back(Store);
Scott Micheld976c212008-10-30 01:51:48 +00001126
1127 // Increment address by stack slot size for the next stored argument
1128 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001129 }
1130 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001131 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001132 &MemOps[0], MemOps.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001133 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001134
Dan Gohman98ca4f22009-08-05 01:29:28 +00001135 return Chain;
Scott Michel266bc8f2007-12-04 22:23:35 +00001136}
1137
1138/// isLSAAddress - Return the immediate to use if the specified
1139/// value is representable as a LSA address.
Dan Gohman475871a2008-07-27 21:46:04 +00001140static SDNode *isLSAAddress(SDValue Op, SelectionDAG &DAG) {
Scott Michel19fd42a2008-11-11 03:06:06 +00001141 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
Scott Michel266bc8f2007-12-04 22:23:35 +00001142 if (!C) return 0;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001143
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001144 int Addr = C->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001145 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1146 (Addr << 14 >> 14) != Addr)
1147 return 0; // Top 14 bits have to be sext of immediate.
Scott Michel5af8f0e2008-07-16 17:17:29 +00001148
Owen Anderson825b72b2009-08-11 20:47:22 +00001149 return DAG.getConstant((int)C->getZExtValue() >> 2, MVT::i32).getNode();
Scott Michel266bc8f2007-12-04 22:23:35 +00001150}
1151
Dan Gohman98ca4f22009-08-05 01:29:28 +00001152SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001153SPUTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001154 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001155 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001156 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001157 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001158 const SmallVectorImpl<ISD::InputArg> &Ins,
1159 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001160 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001161 // CellSPU target does not yet support tail call optimization.
1162 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001163
1164 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
1165 unsigned NumOps = Outs.size();
Scott Michel266bc8f2007-12-04 22:23:35 +00001166 unsigned StackSlotSize = SPUFrameInfo::stackSlotSize();
Kalle Raiskilad258c492010-07-08 21:15:22 +00001167
1168 SmallVector<CCValAssign, 16> ArgLocs;
1169 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1170 *DAG.getContext());
1171 // FIXME: allow for other calling conventions
1172 CCInfo.AnalyzeCallOperands(Outs, CCC_SPU);
1173
1174 const unsigned NumArgRegs = ArgLocs.size();
1175
Scott Michel266bc8f2007-12-04 22:23:35 +00001176
1177 // Handy pointer type
Owen Andersone50ed302009-08-10 22:56:29 +00001178 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001179
Scott Michel266bc8f2007-12-04 22:23:35 +00001180 // Set up a copy of the stack pointer for use loading and storing any
1181 // arguments that may not fit in the registers available for argument
1182 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00001183 SDValue StackPtr = DAG.getRegister(SPU::R1, MVT::i32);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001184
Scott Michel266bc8f2007-12-04 22:23:35 +00001185 // Figure out which arguments are going to go in registers, and which in
1186 // memory.
1187 unsigned ArgOffset = SPUFrameInfo::minStackSize(); // Just below [LR]
1188 unsigned ArgRegIdx = 0;
1189
1190 // Keep track of registers passing arguments
Dan Gohman475871a2008-07-27 21:46:04 +00001191 std::vector<std::pair<unsigned, SDValue> > RegsToPass;
Scott Michel266bc8f2007-12-04 22:23:35 +00001192 // And the arguments passed on the stack
Dan Gohman475871a2008-07-27 21:46:04 +00001193 SmallVector<SDValue, 8> MemOpChains;
Scott Michel266bc8f2007-12-04 22:23:35 +00001194
Kalle Raiskilad258c492010-07-08 21:15:22 +00001195 for (; ArgRegIdx != NumOps; ++ArgRegIdx) {
1196 SDValue Arg = OutVals[ArgRegIdx];
1197 CCValAssign &VA = ArgLocs[ArgRegIdx];
Scott Michel5af8f0e2008-07-16 17:17:29 +00001198
Scott Michel266bc8f2007-12-04 22:23:35 +00001199 // PtrOff will be used to store the current argument to the stack if a
1200 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00001201 SDValue PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Dale Johannesen33c960f2009-02-04 20:06:27 +00001202 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Scott Michel266bc8f2007-12-04 22:23:35 +00001203
Owen Anderson825b72b2009-08-11 20:47:22 +00001204 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001205 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001206 case MVT::i8:
1207 case MVT::i16:
1208 case MVT::i32:
1209 case MVT::i64:
1210 case MVT::i128:
Owen Anderson825b72b2009-08-11 20:47:22 +00001211 case MVT::f32:
1212 case MVT::f64:
Owen Anderson825b72b2009-08-11 20:47:22 +00001213 case MVT::v2i64:
1214 case MVT::v2f64:
1215 case MVT::v4f32:
1216 case MVT::v4i32:
1217 case MVT::v8i16:
1218 case MVT::v16i8:
Scott Michel266bc8f2007-12-04 22:23:35 +00001219 if (ArgRegIdx != NumArgRegs) {
Kalle Raiskilad258c492010-07-08 21:15:22 +00001220 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Scott Michel266bc8f2007-12-04 22:23:35 +00001221 } else {
David Greene73657df2010-02-15 16:55:58 +00001222 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0,
1223 false, false, 0));
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001224 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001225 }
1226 break;
1227 }
1228 }
1229
Bill Wendlingce90c242009-12-28 01:31:11 +00001230 // Accumulate how many bytes are to be pushed on the stack, including the
1231 // linkage area, and parameter passing area. According to the SPU ABI,
1232 // we minimally need space for [LR] and [SP].
1233 unsigned NumStackBytes = ArgOffset - SPUFrameInfo::minStackSize();
1234
1235 // Insert a call sequence start
Chris Lattnere563bbc2008-10-11 22:08:30 +00001236 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumStackBytes,
1237 true));
Scott Michel266bc8f2007-12-04 22:23:35 +00001238
1239 if (!MemOpChains.empty()) {
1240 // Adjust the stack pointer for the stack arguments.
Owen Anderson825b72b2009-08-11 20:47:22 +00001241 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Scott Michel266bc8f2007-12-04 22:23:35 +00001242 &MemOpChains[0], MemOpChains.size());
1243 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001244
Scott Michel266bc8f2007-12-04 22:23:35 +00001245 // Build a sequence of copy-to-reg nodes chained together with token chain
1246 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001247 SDValue InFlag;
Scott Michel266bc8f2007-12-04 22:23:35 +00001248 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michel6e1d1472009-03-16 18:47:25 +00001249 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001250 RegsToPass[i].second, InFlag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001251 InFlag = Chain.getValue(1);
1252 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001253
Dan Gohman475871a2008-07-27 21:46:04 +00001254 SmallVector<SDValue, 8> Ops;
Scott Michel266bc8f2007-12-04 22:23:35 +00001255 unsigned CallOpc = SPUISD::CALL;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001256
Bill Wendling056292f2008-09-16 21:48:12 +00001257 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1258 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1259 // node so that legalize doesn't hack it.
Scott Michel19fd42a2008-11-11 03:06:06 +00001260 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001261 const GlobalValue *GV = G->getGlobal();
Owen Andersone50ed302009-08-10 22:56:29 +00001262 EVT CalleeVT = Callee.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001263 SDValue Zero = DAG.getConstant(0, PtrVT);
Devang Patel0d881da2010-07-06 22:08:15 +00001264 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, CalleeVT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001265
Scott Michel9de5d0d2008-01-11 02:53:15 +00001266 if (!ST->usingLargeMem()) {
1267 // Turn calls to targets that are defined (i.e., have bodies) into BRSL
1268 // style calls, otherwise, external symbols are BRASL calls. This assumes
1269 // that declared/defined symbols are in the same compilation unit and can
1270 // be reached through PC-relative jumps.
1271 //
1272 // NOTE:
1273 // This may be an unsafe assumption for JIT and really large compilation
1274 // units.
1275 if (GV->isDeclaration()) {
Dale Johannesende064702009-02-06 21:50:26 +00001276 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, GA, Zero);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001277 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001278 Callee = DAG.getNode(SPUISD::PCRelAddr, dl, CalleeVT, GA, Zero);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001279 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001280 } else {
Scott Michel9de5d0d2008-01-11 02:53:15 +00001281 // "Large memory" mode: Turn all calls into indirect calls with a X-form
1282 // address pairs:
Dale Johannesende064702009-02-06 21:50:26 +00001283 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, GA, Zero);
Scott Michel266bc8f2007-12-04 22:23:35 +00001284 }
Scott Michel1df30c42008-12-29 03:23:36 +00001285 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001286 EVT CalleeVT = Callee.getValueType();
Scott Michel1df30c42008-12-29 03:23:36 +00001287 SDValue Zero = DAG.getConstant(0, PtrVT);
1288 SDValue ExtSym = DAG.getTargetExternalSymbol(S->getSymbol(),
1289 Callee.getValueType());
1290
1291 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +00001292 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, ExtSym, Zero);
Scott Michel1df30c42008-12-29 03:23:36 +00001293 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001294 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, ExtSym, Zero);
Scott Michel1df30c42008-12-29 03:23:36 +00001295 }
1296 } else if (SDNode *Dest = isLSAAddress(Callee, DAG)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001297 // If this is an absolute destination address that appears to be a legal
1298 // local store address, use the munged value.
Dan Gohman475871a2008-07-27 21:46:04 +00001299 Callee = SDValue(Dest, 0);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001300 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001301
1302 Ops.push_back(Chain);
1303 Ops.push_back(Callee);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001304
Scott Michel266bc8f2007-12-04 22:23:35 +00001305 // Add argument registers to the end of the list so that they are known live
1306 // into the call.
1307 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Scott Michel5af8f0e2008-07-16 17:17:29 +00001308 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Scott Michel266bc8f2007-12-04 22:23:35 +00001309 RegsToPass[i].second.getValueType()));
Scott Michel5af8f0e2008-07-16 17:17:29 +00001310
Gabor Greifba36cb52008-08-28 21:40:38 +00001311 if (InFlag.getNode())
Scott Michel266bc8f2007-12-04 22:23:35 +00001312 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +00001313 // Returns a chain and a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00001314 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Flag),
Duncan Sands4bdcb612008-07-02 17:40:58 +00001315 &Ops[0], Ops.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001316 InFlag = Chain.getValue(1);
1317
Chris Lattnere563bbc2008-10-11 22:08:30 +00001318 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumStackBytes, true),
1319 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001320 if (!Ins.empty())
Evan Chengebaaa912008-02-05 22:44:06 +00001321 InFlag = Chain.getValue(1);
1322
Dan Gohman98ca4f22009-08-05 01:29:28 +00001323 // If the function returns void, just return the chain.
1324 if (Ins.empty())
1325 return Chain;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001326
Scott Michel266bc8f2007-12-04 22:23:35 +00001327 // If the call has results, copy the values out of the ret val registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001328 switch (Ins[0].VT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001329 default: llvm_unreachable("Unexpected ret value!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001330 case MVT::Other: break;
1331 case MVT::i32:
1332 if (Ins.size() > 1 && Ins[1].VT == MVT::i32) {
Scott Michel6e1d1472009-03-16 18:47:25 +00001333 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R4,
Owen Anderson825b72b2009-08-11 20:47:22 +00001334 MVT::i32, InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001335 InVals.push_back(Chain.getValue(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00001336 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i32,
Scott Michel266bc8f2007-12-04 22:23:35 +00001337 Chain.getValue(2)).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001338 InVals.push_back(Chain.getValue(0));
Scott Michel266bc8f2007-12-04 22:23:35 +00001339 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00001340 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i32,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001341 InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001342 InVals.push_back(Chain.getValue(0));
Scott Michel266bc8f2007-12-04 22:23:35 +00001343 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001344 break;
Chris Lattneraa2776e2010-04-20 05:36:09 +00001345 case MVT::i8:
1346 case MVT::i16:
Owen Anderson825b72b2009-08-11 20:47:22 +00001347 case MVT::i64:
Owen Anderson825b72b2009-08-11 20:47:22 +00001348 case MVT::i128:
Owen Anderson825b72b2009-08-11 20:47:22 +00001349 case MVT::f32:
1350 case MVT::f64:
Owen Anderson825b72b2009-08-11 20:47:22 +00001351 case MVT::v2f64:
1352 case MVT::v2i64:
1353 case MVT::v4f32:
1354 case MVT::v4i32:
1355 case MVT::v8i16:
1356 case MVT::v16i8:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001357 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, Ins[0].VT,
Scott Michel266bc8f2007-12-04 22:23:35 +00001358 InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001359 InVals.push_back(Chain.getValue(0));
Scott Michel266bc8f2007-12-04 22:23:35 +00001360 break;
1361 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001362
Dan Gohman98ca4f22009-08-05 01:29:28 +00001363 return Chain;
Scott Michel266bc8f2007-12-04 22:23:35 +00001364}
1365
Dan Gohman98ca4f22009-08-05 01:29:28 +00001366SDValue
1367SPUTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001368 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001369 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001370 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001371 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001372
Scott Michel266bc8f2007-12-04 22:23:35 +00001373 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001374 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1375 RVLocs, *DAG.getContext());
1376 CCInfo.AnalyzeReturn(Outs, RetCC_SPU);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001377
Scott Michel266bc8f2007-12-04 22:23:35 +00001378 // If this is the first return lowered for this function, add the regs to the
1379 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001380 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001381 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00001382 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Scott Michel266bc8f2007-12-04 22:23:35 +00001383 }
1384
Dan Gohman475871a2008-07-27 21:46:04 +00001385 SDValue Flag;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001386
Scott Michel266bc8f2007-12-04 22:23:35 +00001387 // Copy the result values into the output registers.
1388 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1389 CCValAssign &VA = RVLocs[i];
1390 assert(VA.isRegLoc() && "Can only return in registers!");
Dale Johannesena05dca42009-02-04 23:02:30 +00001391 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohmanc9403652010-07-07 15:54:55 +00001392 OutVals[i], Flag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001393 Flag = Chain.getValue(1);
1394 }
1395
Gabor Greifba36cb52008-08-28 21:40:38 +00001396 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001397 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001398 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001399 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain);
Scott Michel266bc8f2007-12-04 22:23:35 +00001400}
1401
1402
1403//===----------------------------------------------------------------------===//
1404// Vector related lowering:
1405//===----------------------------------------------------------------------===//
1406
1407static ConstantSDNode *
1408getVecImm(SDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00001409 SDValue OpVal(0, 0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001410
Scott Michel266bc8f2007-12-04 22:23:35 +00001411 // Check to see if this buildvec has a single non-undef value in its elements.
1412 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1413 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +00001414 if (OpVal.getNode() == 0)
Scott Michel266bc8f2007-12-04 22:23:35 +00001415 OpVal = N->getOperand(i);
1416 else if (OpVal != N->getOperand(i))
1417 return 0;
1418 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001419
Gabor Greifba36cb52008-08-28 21:40:38 +00001420 if (OpVal.getNode() != 0) {
Scott Michel19fd42a2008-11-11 03:06:06 +00001421 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001422 return CN;
1423 }
1424 }
1425
Scott Michel7ea02ff2009-03-17 01:15:45 +00001426 return 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001427}
1428
1429/// get_vec_i18imm - Test if this vector is a vector filled with the same value
1430/// and the value fits into an unsigned 18-bit constant, and if so, return the
1431/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001432SDValue SPU::get_vec_u18imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001433 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001434 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001435 uint64_t Value = CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001436 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001437 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001438 uint32_t upper = uint32_t(UValue >> 32);
1439 uint32_t lower = uint32_t(UValue);
1440 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001441 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001442 Value = Value >> 32;
1443 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001444 if (Value <= 0x3ffff)
Dan Gohmanfa210d82008-11-05 02:06:09 +00001445 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001446 }
1447
Dan Gohman475871a2008-07-27 21:46:04 +00001448 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001449}
1450
1451/// get_vec_i16imm - Test if this vector is a vector filled with the same value
1452/// and the value fits into a signed 16-bit constant, and if so, return the
1453/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001454SDValue SPU::get_vec_i16imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001455 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001456 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001457 int64_t Value = CN->getSExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001458 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001459 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001460 uint32_t upper = uint32_t(UValue >> 32);
1461 uint32_t lower = uint32_t(UValue);
1462 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001463 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001464 Value = Value >> 32;
1465 }
Scott Michelad2715e2008-03-05 23:02:02 +00001466 if (Value >= -(1 << 15) && Value <= ((1 << 15) - 1)) {
Dan Gohmanfa210d82008-11-05 02:06:09 +00001467 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001468 }
1469 }
1470
Dan Gohman475871a2008-07-27 21:46:04 +00001471 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001472}
1473
1474/// get_vec_i10imm - Test if this vector is a vector filled with the same value
1475/// and the value fits into a signed 10-bit constant, and if so, return the
1476/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001477SDValue SPU::get_vec_i10imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001478 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001479 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001480 int64_t Value = CN->getSExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001481 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001482 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001483 uint32_t upper = uint32_t(UValue >> 32);
1484 uint32_t lower = uint32_t(UValue);
1485 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001486 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001487 Value = Value >> 32;
1488 }
Benjamin Kramer7e09deb2010-03-29 19:07:58 +00001489 if (isInt<10>(Value))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001490 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001491 }
1492
Dan Gohman475871a2008-07-27 21:46:04 +00001493 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001494}
1495
1496/// get_vec_i8imm - Test if this vector is a vector filled with the same value
1497/// and the value fits into a signed 8-bit constant, and if so, return the
1498/// constant.
1499///
1500/// @note: The incoming vector is v16i8 because that's the only way we can load
1501/// constant vectors. Thus, we test to see if the upper and lower bytes are the
1502/// same value.
Dan Gohman475871a2008-07-27 21:46:04 +00001503SDValue SPU::get_vec_i8imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001504 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001505 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001506 int Value = (int) CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001507 if (ValueType == MVT::i16
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001508 && Value <= 0xffff /* truncated from uint64_t */
1509 && ((short) Value >> 8) == ((short) Value & 0xff))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001510 return DAG.getTargetConstant(Value & 0xff, ValueType);
Owen Anderson825b72b2009-08-11 20:47:22 +00001511 else if (ValueType == MVT::i8
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001512 && (Value & 0xff) == Value)
Dan Gohmanfa210d82008-11-05 02:06:09 +00001513 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001514 }
1515
Dan Gohman475871a2008-07-27 21:46:04 +00001516 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001517}
1518
1519/// get_ILHUvec_imm - Test if this vector is a vector filled with the same value
1520/// and the value fits into a signed 16-bit constant, and if so, return the
1521/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001522SDValue SPU::get_ILHUvec_imm(SDNode *N, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00001523 EVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001524 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001525 uint64_t Value = CN->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00001526 if ((ValueType == MVT::i32
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001527 && ((unsigned) Value & 0xffff0000) == (unsigned) Value)
Owen Anderson825b72b2009-08-11 20:47:22 +00001528 || (ValueType == MVT::i64 && (Value & 0xffff0000) == Value))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001529 return DAG.getTargetConstant(Value >> 16, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001530 }
1531
Dan Gohman475871a2008-07-27 21:46:04 +00001532 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001533}
1534
1535/// get_v4i32_imm - Catch-all for general 32-bit constant vectors
Dan Gohman475871a2008-07-27 21:46:04 +00001536SDValue SPU::get_v4i32_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001537 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001538 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00001539 }
1540
Dan Gohman475871a2008-07-27 21:46:04 +00001541 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001542}
1543
1544/// get_v4i32_imm - Catch-all for general 64-bit constant vectors
Dan Gohman475871a2008-07-27 21:46:04 +00001545SDValue SPU::get_v2i64_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001546 if (ConstantSDNode *CN = getVecImm(N)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001547 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i64);
Scott Michel266bc8f2007-12-04 22:23:35 +00001548 }
1549
Dan Gohman475871a2008-07-27 21:46:04 +00001550 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001551}
1552
Scott Micheld1e8d9c2009-01-21 04:58:48 +00001553//! Lower a BUILD_VECTOR instruction creatively:
Dan Gohman7db949d2009-08-07 01:32:21 +00001554static SDValue
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001555LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001556 EVT VT = Op.getValueType();
1557 EVT EltVT = VT.getVectorElementType();
Dale Johannesened2eee62009-02-06 01:31:28 +00001558 DebugLoc dl = Op.getDebugLoc();
Scott Michel7ea02ff2009-03-17 01:15:45 +00001559 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(Op.getNode());
1560 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerBUILD_VECTOR");
1561 unsigned minSplatBits = EltVT.getSizeInBits();
1562
1563 if (minSplatBits < 16)
1564 minSplatBits = 16;
1565
1566 APInt APSplatBits, APSplatUndef;
1567 unsigned SplatBitSize;
1568 bool HasAnyUndefs;
1569
1570 if (!BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
1571 HasAnyUndefs, minSplatBits)
1572 || minSplatBits < SplatBitSize)
1573 return SDValue(); // Wasn't a constant vector or splat exceeded min
1574
1575 uint64_t SplatBits = APSplatBits.getZExtValue();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001576
Owen Anderson825b72b2009-08-11 20:47:22 +00001577 switch (VT.getSimpleVT().SimpleTy) {
Benjamin Kramer1bd73352010-04-08 10:44:28 +00001578 default:
1579 report_fatal_error("CellSPU: Unhandled VT in LowerBUILD_VECTOR, VT = " +
1580 Twine(VT.getEVTString()));
Scott Micheld1e8d9c2009-01-21 04:58:48 +00001581 /*NOTREACHED*/
Owen Anderson825b72b2009-08-11 20:47:22 +00001582 case MVT::v4f32: {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001583 uint32_t Value32 = uint32_t(SplatBits);
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001584 assert(SplatBitSize == 32
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001585 && "LowerBUILD_VECTOR: Unexpected floating point vector element.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001586 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson825b72b2009-08-11 20:47:22 +00001587 SDValue T = DAG.getConstant(Value32, MVT::i32);
1588 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32,
1589 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, T,T,T,T));
Scott Michel266bc8f2007-12-04 22:23:35 +00001590 break;
1591 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001592 case MVT::v2f64: {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001593 uint64_t f64val = uint64_t(SplatBits);
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001594 assert(SplatBitSize == 64
Scott Michel104de432008-11-24 17:11:17 +00001595 && "LowerBUILD_VECTOR: 64-bit float vector size > 8 bytes.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001596 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Owen Anderson825b72b2009-08-11 20:47:22 +00001597 SDValue T = DAG.getConstant(f64val, MVT::i64);
1598 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64,
1599 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T));
Scott Michel266bc8f2007-12-04 22:23:35 +00001600 break;
1601 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001602 case MVT::v16i8: {
Scott Michel266bc8f2007-12-04 22:23:35 +00001603 // 8-bit constants have to be expanded to 16-bits
Scott Michel7ea02ff2009-03-17 01:15:45 +00001604 unsigned short Value16 = SplatBits /* | (SplatBits << 8) */;
1605 SmallVector<SDValue, 8> Ops;
1606
Owen Anderson825b72b2009-08-11 20:47:22 +00001607 Ops.assign(8, DAG.getConstant(Value16, MVT::i16));
Dale Johannesened2eee62009-02-06 01:31:28 +00001608 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001609 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i16, &Ops[0], Ops.size()));
Scott Michel266bc8f2007-12-04 22:23:35 +00001610 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001611 case MVT::v8i16: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001612 unsigned short Value16 = SplatBits;
1613 SDValue T = DAG.getConstant(Value16, EltVT);
1614 SmallVector<SDValue, 8> Ops;
1615
1616 Ops.assign(8, T);
1617 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &Ops[0], Ops.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001618 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001619 case MVT::v4i32: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001620 SDValue T = DAG.getConstant(unsigned(SplatBits), VT.getVectorElementType());
Evan Chenga87008d2009-02-25 22:49:59 +00001621 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, T, T, T, T);
Scott Michel266bc8f2007-12-04 22:23:35 +00001622 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001623 case MVT::v2i64: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001624 return SPU::LowerV2I64Splat(VT, DAG, SplatBits, dl);
Scott Michel266bc8f2007-12-04 22:23:35 +00001625 }
1626 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001627
Dan Gohman475871a2008-07-27 21:46:04 +00001628 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001629}
1630
Scott Michel7ea02ff2009-03-17 01:15:45 +00001631/*!
1632 */
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001633SDValue
Owen Andersone50ed302009-08-10 22:56:29 +00001634SPU::LowerV2I64Splat(EVT OpVT, SelectionDAG& DAG, uint64_t SplatVal,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001635 DebugLoc dl) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001636 uint32_t upper = uint32_t(SplatVal >> 32);
1637 uint32_t lower = uint32_t(SplatVal);
1638
1639 if (upper == lower) {
1640 // Magic constant that can be matched by IL, ILA, et. al.
Owen Anderson825b72b2009-08-11 20:47:22 +00001641 SDValue Val = DAG.getTargetConstant(upper, MVT::i32);
Dale Johannesened2eee62009-02-06 01:31:28 +00001642 return DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001643 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001644 Val, Val, Val, Val));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001645 } else {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001646 bool upper_special, lower_special;
1647
1648 // NOTE: This code creates common-case shuffle masks that can be easily
1649 // detected as common expressions. It is not attempting to create highly
1650 // specialized masks to replace any and all 0's, 0xff's and 0x80's.
1651
1652 // Detect if the upper or lower half is a special shuffle mask pattern:
1653 upper_special = (upper == 0 || upper == 0xffffffff || upper == 0x80000000);
1654 lower_special = (lower == 0 || lower == 0xffffffff || lower == 0x80000000);
1655
Scott Michel7ea02ff2009-03-17 01:15:45 +00001656 // Both upper and lower are special, lower to a constant pool load:
1657 if (lower_special && upper_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001658 SDValue SplatValCN = DAG.getConstant(SplatVal, MVT::i64);
1659 return DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001660 SplatValCN, SplatValCN);
1661 }
1662
1663 SDValue LO32;
1664 SDValue HI32;
1665 SmallVector<SDValue, 16> ShufBytes;
1666 SDValue Result;
1667
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001668 // Create lower vector if not a special pattern
1669 if (!lower_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001670 SDValue LO32C = DAG.getConstant(lower, MVT::i32);
Dale Johannesened2eee62009-02-06 01:31:28 +00001671 LO32 = DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001672 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001673 LO32C, LO32C, LO32C, LO32C));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001674 }
1675
1676 // Create upper vector if not a special pattern
1677 if (!upper_special) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001678 SDValue HI32C = DAG.getConstant(upper, MVT::i32);
Dale Johannesened2eee62009-02-06 01:31:28 +00001679 HI32 = DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00001680 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001681 HI32C, HI32C, HI32C, HI32C));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001682 }
1683
1684 // If either upper or lower are special, then the two input operands are
1685 // the same (basically, one of them is a "don't care")
1686 if (lower_special)
1687 LO32 = HI32;
1688 if (upper_special)
1689 HI32 = LO32;
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001690
1691 for (int i = 0; i < 4; ++i) {
1692 uint64_t val = 0;
1693 for (int j = 0; j < 4; ++j) {
1694 SDValue V;
1695 bool process_upper, process_lower;
1696 val <<= 8;
1697 process_upper = (upper_special && (i & 1) == 0);
1698 process_lower = (lower_special && (i & 1) == 1);
1699
1700 if (process_upper || process_lower) {
1701 if ((process_upper && upper == 0)
1702 || (process_lower && lower == 0))
1703 val |= 0x80;
1704 else if ((process_upper && upper == 0xffffffff)
1705 || (process_lower && lower == 0xffffffff))
1706 val |= 0xc0;
1707 else if ((process_upper && upper == 0x80000000)
1708 || (process_lower && lower == 0x80000000))
1709 val |= (j == 0 ? 0xe0 : 0x80);
1710 } else
1711 val |= i * 4 + j + ((i & 1) * 16);
1712 }
1713
Owen Anderson825b72b2009-08-11 20:47:22 +00001714 ShufBytes.push_back(DAG.getConstant(val, MVT::i32));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001715 }
1716
Dale Johannesened2eee62009-02-06 01:31:28 +00001717 return DAG.getNode(SPUISD::SHUFB, dl, OpVT, HI32, LO32,
Owen Anderson825b72b2009-08-11 20:47:22 +00001718 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00001719 &ShufBytes[0], ShufBytes.size()));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001720 }
1721}
1722
Scott Michel266bc8f2007-12-04 22:23:35 +00001723/// LowerVECTOR_SHUFFLE - Lower a vector shuffle (V1, V2, V3) to something on
1724/// which the Cell can operate. The code inspects V3 to ascertain whether the
1725/// permutation vector, V3, is monotonically increasing with one "exception"
1726/// element, e.g., (0, 1, _, 3). If this is the case, then generate a
Scott Michel7a1c9e92008-11-22 23:50:42 +00001727/// SHUFFLE_MASK synthetic instruction. Otherwise, spill V3 to the constant pool.
Scott Michel266bc8f2007-12-04 22:23:35 +00001728/// In either case, the net result is going to eventually invoke SHUFB to
1729/// permute/shuffle the bytes from V1 and V2.
1730/// \note
Scott Michel7a1c9e92008-11-22 23:50:42 +00001731/// SHUFFLE_MASK is eventually selected as one of the C*D instructions, generate
Scott Michel266bc8f2007-12-04 22:23:35 +00001732/// control word for byte/halfword/word insertion. This takes care of a single
1733/// element move from V2 into V1.
1734/// \note
1735/// SPUISD::SHUFB is eventually selected as Cell's <i>shufb</i> instructions.
Dan Gohman475871a2008-07-27 21:46:04 +00001736static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00001737 const ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001738 SDValue V1 = Op.getOperand(0);
1739 SDValue V2 = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +00001740 DebugLoc dl = Op.getDebugLoc();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001741
Scott Michel266bc8f2007-12-04 22:23:35 +00001742 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001743
Scott Michel266bc8f2007-12-04 22:23:35 +00001744 // If we have a single element being moved from V1 to V2, this can be handled
1745 // using the C*[DX] compute mask instructions, but the vector elements have
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001746 // to be monotonically increasing with one exception element, and the source
1747 // slot of the element to move must be the same as the destination.
Owen Andersone50ed302009-08-10 22:56:29 +00001748 EVT VecVT = V1.getValueType();
1749 EVT EltVT = VecVT.getVectorElementType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001750 unsigned EltsFromV2 = 0;
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001751 unsigned V2EltOffset = 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001752 unsigned V2EltIdx0 = 0;
1753 unsigned CurrElt = 0;
Scott Michelcc188272008-12-04 21:01:44 +00001754 unsigned MaxElts = VecVT.getVectorNumElements();
1755 unsigned PrevElt = 0;
1756 unsigned V0Elt = 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001757 bool monotonic = true;
Scott Michelcc188272008-12-04 21:01:44 +00001758 bool rotate = true;
Kalle Raiskila47948072010-06-21 10:17:36 +00001759 EVT maskVT; // which of the c?d instructions to use
Scott Michelcc188272008-12-04 21:01:44 +00001760
Owen Anderson825b72b2009-08-11 20:47:22 +00001761 if (EltVT == MVT::i8) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001762 V2EltIdx0 = 16;
Kalle Raiskila47948072010-06-21 10:17:36 +00001763 maskVT = MVT::v16i8;
Owen Anderson825b72b2009-08-11 20:47:22 +00001764 } else if (EltVT == MVT::i16) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001765 V2EltIdx0 = 8;
Kalle Raiskila47948072010-06-21 10:17:36 +00001766 maskVT = MVT::v8i16;
Owen Anderson825b72b2009-08-11 20:47:22 +00001767 } else if (EltVT == MVT::i32 || EltVT == MVT::f32) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001768 V2EltIdx0 = 4;
Kalle Raiskila47948072010-06-21 10:17:36 +00001769 maskVT = MVT::v4i32;
Owen Anderson825b72b2009-08-11 20:47:22 +00001770 } else if (EltVT == MVT::i64 || EltVT == MVT::f64) {
Scott Michelcc188272008-12-04 21:01:44 +00001771 V2EltIdx0 = 2;
Kalle Raiskila47948072010-06-21 10:17:36 +00001772 maskVT = MVT::v2i64;
Scott Michelcc188272008-12-04 21:01:44 +00001773 } else
Torok Edwinc23197a2009-07-14 16:55:14 +00001774 llvm_unreachable("Unhandled vector type in LowerVECTOR_SHUFFLE");
Scott Michel266bc8f2007-12-04 22:23:35 +00001775
Nate Begeman9008ca62009-04-27 18:41:29 +00001776 for (unsigned i = 0; i != MaxElts; ++i) {
1777 if (SVN->getMaskElt(i) < 0)
1778 continue;
1779
1780 unsigned SrcElt = SVN->getMaskElt(i);
Scott Michel266bc8f2007-12-04 22:23:35 +00001781
Nate Begeman9008ca62009-04-27 18:41:29 +00001782 if (monotonic) {
1783 if (SrcElt >= V2EltIdx0) {
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001784 // TODO: optimize for the monotonic case when several consecutive
1785 // elements are taken form V2. Do we ever get such a case?
1786 if (EltsFromV2 == 0 && CurrElt == (SrcElt - V2EltIdx0))
1787 V2EltOffset = (SrcElt - V2EltIdx0) * (EltVT.getSizeInBits()/8);
1788 else
1789 monotonic = false;
1790 ++EltsFromV2;
Nate Begeman9008ca62009-04-27 18:41:29 +00001791 } else if (CurrElt != SrcElt) {
1792 monotonic = false;
Scott Michelcc188272008-12-04 21:01:44 +00001793 }
1794
Nate Begeman9008ca62009-04-27 18:41:29 +00001795 ++CurrElt;
1796 }
1797
1798 if (rotate) {
1799 if (PrevElt > 0 && SrcElt < MaxElts) {
1800 if ((PrevElt == SrcElt - 1)
1801 || (PrevElt == MaxElts - 1 && SrcElt == 0)) {
Scott Michelcc188272008-12-04 21:01:44 +00001802 PrevElt = SrcElt;
Nate Begeman9008ca62009-04-27 18:41:29 +00001803 if (SrcElt == 0)
1804 V0Elt = i;
Scott Michelcc188272008-12-04 21:01:44 +00001805 } else {
Scott Michelcc188272008-12-04 21:01:44 +00001806 rotate = false;
1807 }
Kalle Raiskila91fdee12010-06-21 14:42:19 +00001808 } else if (i == 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00001809 // First time through, need to keep track of previous element
1810 PrevElt = SrcElt;
1811 } else {
1812 // This isn't a rotation, takes elements from vector 2
1813 rotate = false;
Scott Michelcc188272008-12-04 21:01:44 +00001814 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001815 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001816 }
1817
1818 if (EltsFromV2 == 1 && monotonic) {
1819 // Compute mask and shuffle
Owen Andersone50ed302009-08-10 22:56:29 +00001820 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Kalle Raiskila47948072010-06-21 10:17:36 +00001821
1822 // As SHUFFLE_MASK becomes a c?d instruction, feed it an address
1823 // R1 ($sp) is used here only as it is guaranteed to have last bits zero
1824 SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
1825 DAG.getRegister(SPU::R1, PtrVT),
Kalle Raiskilaca9460f2010-08-18 10:20:29 +00001826 DAG.getConstant(V2EltOffset, MVT::i32));
Kalle Raiskila47948072010-06-21 10:17:36 +00001827 SDValue ShufMaskOp = DAG.getNode(SPUISD::SHUFFLE_MASK, dl,
1828 maskVT, Pointer);
1829
Scott Michel266bc8f2007-12-04 22:23:35 +00001830 // Use shuffle mask in SHUFB synthetic instruction:
Scott Michel6e1d1472009-03-16 18:47:25 +00001831 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V2, V1,
Dale Johannesena05dca42009-02-04 23:02:30 +00001832 ShufMaskOp);
Scott Michelcc188272008-12-04 21:01:44 +00001833 } else if (rotate) {
1834 int rotamt = (MaxElts - V0Elt) * EltVT.getSizeInBits()/8;
Scott Michel1df30c42008-12-29 03:23:36 +00001835
Dale Johannesena05dca42009-02-04 23:02:30 +00001836 return DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, V1.getValueType(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001837 V1, DAG.getConstant(rotamt, MVT::i16));
Scott Michel266bc8f2007-12-04 22:23:35 +00001838 } else {
Gabor Greif93c53e52008-08-31 15:37:04 +00001839 // Convert the SHUFFLE_VECTOR mask's input element units to the
1840 // actual bytes.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001841 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001842
Dan Gohman475871a2008-07-27 21:46:04 +00001843 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00001844 for (unsigned i = 0, e = MaxElts; i != e; ++i) {
1845 unsigned SrcElt = SVN->getMaskElt(i) < 0 ? 0 : SVN->getMaskElt(i);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001846
Nate Begeman9008ca62009-04-27 18:41:29 +00001847 for (unsigned j = 0; j < BytesPerElement; ++j)
Owen Anderson825b72b2009-08-11 20:47:22 +00001848 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,MVT::i8));
Scott Michel266bc8f2007-12-04 22:23:35 +00001849 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001850 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00001851 &ResultMask[0], ResultMask.size());
Dale Johannesena05dca42009-02-04 23:02:30 +00001852 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V1, V2, VPermMask);
Scott Michel266bc8f2007-12-04 22:23:35 +00001853 }
1854}
1855
Dan Gohman475871a2008-07-27 21:46:04 +00001856static SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
1857 SDValue Op0 = Op.getOperand(0); // Op0 = the scalar
Dale Johannesened2eee62009-02-06 01:31:28 +00001858 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001859
Gabor Greifba36cb52008-08-28 21:40:38 +00001860 if (Op0.getNode()->getOpcode() == ISD::Constant) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001861 // For a constant, build the appropriate constant vector, which will
1862 // eventually simplify to a vector register load.
1863
Gabor Greifba36cb52008-08-28 21:40:38 +00001864 ConstantSDNode *CN = cast<ConstantSDNode>(Op0.getNode());
Dan Gohman475871a2008-07-27 21:46:04 +00001865 SmallVector<SDValue, 16> ConstVecValues;
Owen Andersone50ed302009-08-10 22:56:29 +00001866 EVT VT;
Scott Michel266bc8f2007-12-04 22:23:35 +00001867 size_t n_copies;
1868
1869 // Create a constant vector:
Owen Anderson825b72b2009-08-11 20:47:22 +00001870 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001871 default: llvm_unreachable("Unexpected constant value type in "
Torok Edwin481d15a2009-07-14 12:22:58 +00001872 "LowerSCALAR_TO_VECTOR");
Owen Anderson825b72b2009-08-11 20:47:22 +00001873 case MVT::v16i8: n_copies = 16; VT = MVT::i8; break;
1874 case MVT::v8i16: n_copies = 8; VT = MVT::i16; break;
1875 case MVT::v4i32: n_copies = 4; VT = MVT::i32; break;
1876 case MVT::v4f32: n_copies = 4; VT = MVT::f32; break;
1877 case MVT::v2i64: n_copies = 2; VT = MVT::i64; break;
1878 case MVT::v2f64: n_copies = 2; VT = MVT::f64; break;
Scott Michel266bc8f2007-12-04 22:23:35 +00001879 }
1880
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001881 SDValue CValue = DAG.getConstant(CN->getZExtValue(), VT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001882 for (size_t j = 0; j < n_copies; ++j)
1883 ConstVecValues.push_back(CValue);
1884
Evan Chenga87008d2009-02-25 22:49:59 +00001885 return DAG.getNode(ISD::BUILD_VECTOR, dl, Op.getValueType(),
1886 &ConstVecValues[0], ConstVecValues.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001887 } else {
1888 // Otherwise, copy the value from one register to another:
Owen Anderson825b72b2009-08-11 20:47:22 +00001889 switch (Op0.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001890 default: llvm_unreachable("Unexpected value type in LowerSCALAR_TO_VECTOR");
Owen Anderson825b72b2009-08-11 20:47:22 +00001891 case MVT::i8:
1892 case MVT::i16:
1893 case MVT::i32:
1894 case MVT::i64:
1895 case MVT::f32:
1896 case MVT::f64:
Dale Johannesened2eee62009-02-06 01:31:28 +00001897 return DAG.getNode(SPUISD::PREFSLOT2VEC, dl, Op.getValueType(), Op0, Op0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001898 }
1899 }
1900
Dan Gohman475871a2008-07-27 21:46:04 +00001901 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001902}
1903
Dan Gohman475871a2008-07-27 21:46:04 +00001904static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001905 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001906 SDValue N = Op.getOperand(0);
1907 SDValue Elt = Op.getOperand(1);
Dale Johannesened2eee62009-02-06 01:31:28 +00001908 DebugLoc dl = Op.getDebugLoc();
Scott Michel7a1c9e92008-11-22 23:50:42 +00001909 SDValue retval;
Scott Michel266bc8f2007-12-04 22:23:35 +00001910
Scott Michel7a1c9e92008-11-22 23:50:42 +00001911 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
1912 // Constant argument:
1913 int EltNo = (int) C->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001914
Scott Michel7a1c9e92008-11-22 23:50:42 +00001915 // sanity checks:
Owen Anderson825b72b2009-08-11 20:47:22 +00001916 if (VT == MVT::i8 && EltNo >= 16)
Torok Edwinc23197a2009-07-14 16:55:14 +00001917 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i8 extraction slot > 15");
Owen Anderson825b72b2009-08-11 20:47:22 +00001918 else if (VT == MVT::i16 && EltNo >= 8)
Torok Edwinc23197a2009-07-14 16:55:14 +00001919 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i16 extraction slot > 7");
Owen Anderson825b72b2009-08-11 20:47:22 +00001920 else if (VT == MVT::i32 && EltNo >= 4)
Torok Edwinc23197a2009-07-14 16:55:14 +00001921 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i32 extraction slot > 4");
Owen Anderson825b72b2009-08-11 20:47:22 +00001922 else if (VT == MVT::i64 && EltNo >= 2)
Torok Edwinc23197a2009-07-14 16:55:14 +00001923 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i64 extraction slot > 2");
Scott Michel266bc8f2007-12-04 22:23:35 +00001924
Owen Anderson825b72b2009-08-11 20:47:22 +00001925 if (EltNo == 0 && (VT == MVT::i32 || VT == MVT::i64)) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001926 // i32 and i64: Element 0 is the preferred slot
Dale Johannesened2eee62009-02-06 01:31:28 +00001927 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, N);
Scott Michel7a1c9e92008-11-22 23:50:42 +00001928 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001929
Scott Michel7a1c9e92008-11-22 23:50:42 +00001930 // Need to generate shuffle mask and extract:
1931 int prefslot_begin = -1, prefslot_end = -1;
1932 int elt_byte = EltNo * VT.getSizeInBits() / 8;
1933
Owen Anderson825b72b2009-08-11 20:47:22 +00001934 switch (VT.getSimpleVT().SimpleTy) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001935 default:
1936 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001937 case MVT::i8: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001938 prefslot_begin = prefslot_end = 3;
1939 break;
1940 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001941 case MVT::i16: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001942 prefslot_begin = 2; prefslot_end = 3;
1943 break;
1944 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001945 case MVT::i32:
1946 case MVT::f32: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001947 prefslot_begin = 0; prefslot_end = 3;
1948 break;
1949 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001950 case MVT::i64:
1951 case MVT::f64: {
Scott Michel7a1c9e92008-11-22 23:50:42 +00001952 prefslot_begin = 0; prefslot_end = 7;
1953 break;
1954 }
1955 }
1956
1957 assert(prefslot_begin != -1 && prefslot_end != -1 &&
1958 "LowerEXTRACT_VECTOR_ELT: preferred slots uninitialized");
1959
Scott Michel9b2420d2009-08-24 21:53:27 +00001960 unsigned int ShufBytes[16] = {
1961 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
1962 };
Scott Michel7a1c9e92008-11-22 23:50:42 +00001963 for (int i = 0; i < 16; ++i) {
1964 // zero fill uppper part of preferred slot, don't care about the
1965 // other slots:
1966 unsigned int mask_val;
1967 if (i <= prefslot_end) {
1968 mask_val =
1969 ((i < prefslot_begin)
1970 ? 0x80
1971 : elt_byte + (i - prefslot_begin));
1972
1973 ShufBytes[i] = mask_val;
1974 } else
1975 ShufBytes[i] = ShufBytes[i % (prefslot_end + 1)];
1976 }
1977
1978 SDValue ShufMask[4];
1979 for (unsigned i = 0; i < sizeof(ShufMask)/sizeof(ShufMask[0]); ++i) {
Scott Michelcc188272008-12-04 21:01:44 +00001980 unsigned bidx = i * 4;
Scott Michel7a1c9e92008-11-22 23:50:42 +00001981 unsigned int bits = ((ShufBytes[bidx] << 24) |
1982 (ShufBytes[bidx+1] << 16) |
1983 (ShufBytes[bidx+2] << 8) |
1984 ShufBytes[bidx+3]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001985 ShufMask[i] = DAG.getConstant(bits, MVT::i32);
Scott Michel7a1c9e92008-11-22 23:50:42 +00001986 }
1987
Scott Michel7ea02ff2009-03-17 01:15:45 +00001988 SDValue ShufMaskVec =
Owen Anderson825b72b2009-08-11 20:47:22 +00001989 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001990 &ShufMask[0], sizeof(ShufMask)/sizeof(ShufMask[0]));
Scott Michel7a1c9e92008-11-22 23:50:42 +00001991
Dale Johannesened2eee62009-02-06 01:31:28 +00001992 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
1993 DAG.getNode(SPUISD::SHUFB, dl, N.getValueType(),
Scott Michel7a1c9e92008-11-22 23:50:42 +00001994 N, N, ShufMaskVec));
1995 } else {
1996 // Variable index: Rotate the requested element into slot 0, then replicate
1997 // slot 0 across the vector
Owen Andersone50ed302009-08-10 22:56:29 +00001998 EVT VecVT = N.getValueType();
Kalle Raiskila82fe4672010-08-02 08:54:39 +00001999 if (!VecVT.isSimple() || !VecVT.isVector()) {
Chris Lattner75361b62010-04-07 22:58:41 +00002000 report_fatal_error("LowerEXTRACT_VECTOR_ELT: Must have a simple, 128-bit"
Torok Edwindac237e2009-07-08 20:53:28 +00002001 "vector type!");
Scott Michel7a1c9e92008-11-22 23:50:42 +00002002 }
2003
2004 // Make life easier by making sure the index is zero-extended to i32
Owen Anderson825b72b2009-08-11 20:47:22 +00002005 if (Elt.getValueType() != MVT::i32)
2006 Elt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Elt);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002007
2008 // Scale the index to a bit/byte shift quantity
2009 APInt scaleFactor =
Scott Michel104de432008-11-24 17:11:17 +00002010 APInt(32, uint64_t(16 / N.getValueType().getVectorNumElements()), false);
2011 unsigned scaleShift = scaleFactor.logBase2();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002012 SDValue vecShift;
Scott Michel7a1c9e92008-11-22 23:50:42 +00002013
Scott Michel104de432008-11-24 17:11:17 +00002014 if (scaleShift > 0) {
2015 // Scale the shift factor:
Owen Anderson825b72b2009-08-11 20:47:22 +00002016 Elt = DAG.getNode(ISD::SHL, dl, MVT::i32, Elt,
2017 DAG.getConstant(scaleShift, MVT::i32));
Scott Michel7a1c9e92008-11-22 23:50:42 +00002018 }
2019
Dale Johannesened2eee62009-02-06 01:31:28 +00002020 vecShift = DAG.getNode(SPUISD::SHLQUAD_L_BYTES, dl, VecVT, N, Elt);
Scott Michel104de432008-11-24 17:11:17 +00002021
2022 // Replicate the bytes starting at byte 0 across the entire vector (for
2023 // consistency with the notion of a unified register set)
Scott Michel7a1c9e92008-11-22 23:50:42 +00002024 SDValue replicate;
2025
Owen Anderson825b72b2009-08-11 20:47:22 +00002026 switch (VT.getSimpleVT().SimpleTy) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002027 default:
Chris Lattner75361b62010-04-07 22:58:41 +00002028 report_fatal_error("LowerEXTRACT_VECTOR_ELT(varable): Unhandled vector"
Torok Edwindac237e2009-07-08 20:53:28 +00002029 "type");
Scott Michel7a1c9e92008-11-22 23:50:42 +00002030 /*NOTREACHED*/
Owen Anderson825b72b2009-08-11 20:47:22 +00002031 case MVT::i8: {
2032 SDValue factor = DAG.getConstant(0x00000000, MVT::i32);
2033 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002034 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002035 break;
2036 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002037 case MVT::i16: {
2038 SDValue factor = DAG.getConstant(0x00010001, MVT::i32);
2039 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002040 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002041 break;
2042 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002043 case MVT::i32:
2044 case MVT::f32: {
2045 SDValue factor = DAG.getConstant(0x00010203, MVT::i32);
2046 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002047 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002048 break;
2049 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002050 case MVT::i64:
2051 case MVT::f64: {
2052 SDValue loFactor = DAG.getConstant(0x00010203, MVT::i32);
2053 SDValue hiFactor = DAG.getConstant(0x04050607, MVT::i32);
2054 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00002055 loFactor, hiFactor, loFactor, hiFactor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002056 break;
2057 }
2058 }
2059
Dale Johannesened2eee62009-02-06 01:31:28 +00002060 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
2061 DAG.getNode(SPUISD::SHUFB, dl, VecVT,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002062 vecShift, vecShift, replicate));
Scott Michel266bc8f2007-12-04 22:23:35 +00002063 }
2064
Scott Michel7a1c9e92008-11-22 23:50:42 +00002065 return retval;
Scott Michel266bc8f2007-12-04 22:23:35 +00002066}
2067
Dan Gohman475871a2008-07-27 21:46:04 +00002068static SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
2069 SDValue VecOp = Op.getOperand(0);
2070 SDValue ValOp = Op.getOperand(1);
2071 SDValue IdxOp = Op.getOperand(2);
Dale Johannesened2eee62009-02-06 01:31:28 +00002072 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002073 EVT VT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00002074
Kalle Raiskila43d225d2010-06-09 09:58:17 +00002075 // use 0 when the lane to insert to is 'undef'
2076 int64_t Idx=0;
2077 if (IdxOp.getOpcode() != ISD::UNDEF) {
2078 ConstantSDNode *CN = cast<ConstantSDNode>(IdxOp);
2079 assert(CN != 0 && "LowerINSERT_VECTOR_ELT: Index is not constant!");
2080 Idx = (CN->getSExtValue());
2081 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002082
Owen Andersone50ed302009-08-10 22:56:29 +00002083 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel1a6cdb62008-12-01 17:56:02 +00002084 // Use $sp ($1) because it's always 16-byte aligned and it's available:
Dale Johannesened2eee62009-02-06 01:31:28 +00002085 SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002086 DAG.getRegister(SPU::R1, PtrVT),
Kalle Raiskila43d225d2010-06-09 09:58:17 +00002087 DAG.getConstant(Idx, PtrVT));
Kalle Raiskilabc2697c2010-08-04 13:59:48 +00002088 // widen the mask when dealing with half vectors
2089 EVT maskVT = EVT::getVectorVT(*(DAG.getContext()), VT.getVectorElementType(),
2090 128/ VT.getVectorElementType().getSizeInBits());
2091 SDValue ShufMask = DAG.getNode(SPUISD::SHUFFLE_MASK, dl, maskVT, Pointer);
Scott Michel266bc8f2007-12-04 22:23:35 +00002092
Dan Gohman475871a2008-07-27 21:46:04 +00002093 SDValue result =
Dale Johannesened2eee62009-02-06 01:31:28 +00002094 DAG.getNode(SPUISD::SHUFB, dl, VT,
2095 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, ValOp),
Scott Michel1df30c42008-12-29 03:23:36 +00002096 VecOp,
Owen Anderson825b72b2009-08-11 20:47:22 +00002097 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, ShufMask));
Scott Michel266bc8f2007-12-04 22:23:35 +00002098
2099 return result;
2100}
2101
Scott Michelf0569be2008-12-27 04:51:36 +00002102static SDValue LowerI8Math(SDValue Op, SelectionDAG &DAG, unsigned Opc,
2103 const TargetLowering &TLI)
Scott Michela59d4692008-02-23 18:41:37 +00002104{
Dan Gohman475871a2008-07-27 21:46:04 +00002105 SDValue N0 = Op.getOperand(0); // Everything has at least one operand
Dale Johannesened2eee62009-02-06 01:31:28 +00002106 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002107 EVT ShiftVT = TLI.getShiftAmountTy();
Scott Michel266bc8f2007-12-04 22:23:35 +00002108
Owen Anderson825b72b2009-08-11 20:47:22 +00002109 assert(Op.getValueType() == MVT::i8);
Scott Michel266bc8f2007-12-04 22:23:35 +00002110 switch (Opc) {
2111 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002112 llvm_unreachable("Unhandled i8 math operator");
Scott Michel266bc8f2007-12-04 22:23:35 +00002113 /*NOTREACHED*/
2114 break;
Scott Michel02d711b2008-12-30 23:28:25 +00002115 case ISD::ADD: {
2116 // 8-bit addition: Promote the arguments up to 16-bits and truncate
2117 // the result:
2118 SDValue N1 = Op.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002119 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2120 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2121 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2122 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel02d711b2008-12-30 23:28:25 +00002123
2124 }
2125
Scott Michel266bc8f2007-12-04 22:23:35 +00002126 case ISD::SUB: {
2127 // 8-bit subtraction: Promote the arguments up to 16-bits and truncate
2128 // the result:
Dan Gohman475871a2008-07-27 21:46:04 +00002129 SDValue N1 = Op.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002130 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2131 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2132 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2133 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel5af8f0e2008-07-16 17:17:29 +00002134 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002135 case ISD::ROTR:
2136 case ISD::ROTL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002137 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002138 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002139
Owen Anderson825b72b2009-08-11 20:47:22 +00002140 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002141 if (!N1VT.bitsEq(ShiftVT)) {
2142 unsigned N1Opc = N1.getValueType().bitsLT(ShiftVT)
2143 ? ISD::ZERO_EXTEND
2144 : ISD::TRUNCATE;
2145 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2146 }
2147
2148 // Replicate lower 8-bits into upper 8:
Dan Gohman475871a2008-07-27 21:46:04 +00002149 SDValue ExpandArg =
Owen Anderson825b72b2009-08-11 20:47:22 +00002150 DAG.getNode(ISD::OR, dl, MVT::i16, N0,
2151 DAG.getNode(ISD::SHL, dl, MVT::i16,
2152 N0, DAG.getConstant(8, MVT::i32)));
Scott Michel7ea02ff2009-03-17 01:15:45 +00002153
2154 // Truncate back down to i8
Owen Anderson825b72b2009-08-11 20:47:22 +00002155 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2156 DAG.getNode(Opc, dl, MVT::i16, ExpandArg, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002157 }
2158 case ISD::SRL:
2159 case ISD::SHL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002160 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002161 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002162
Owen Anderson825b72b2009-08-11 20:47:22 +00002163 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002164 if (!N1VT.bitsEq(ShiftVT)) {
2165 unsigned N1Opc = ISD::ZERO_EXTEND;
2166
2167 if (N1.getValueType().bitsGT(ShiftVT))
2168 N1Opc = ISD::TRUNCATE;
2169
2170 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2171 }
2172
Owen Anderson825b72b2009-08-11 20:47:22 +00002173 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2174 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002175 }
2176 case ISD::SRA: {
Dan Gohman475871a2008-07-27 21:46:04 +00002177 SDValue N1 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002178 EVT N1VT = N1.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00002179
Owen Anderson825b72b2009-08-11 20:47:22 +00002180 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002181 if (!N1VT.bitsEq(ShiftVT)) {
2182 unsigned N1Opc = ISD::SIGN_EXTEND;
2183
2184 if (N1VT.bitsGT(ShiftVT))
2185 N1Opc = ISD::TRUNCATE;
2186 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2187 }
2188
Owen Anderson825b72b2009-08-11 20:47:22 +00002189 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2190 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002191 }
2192 case ISD::MUL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002193 SDValue N1 = Op.getOperand(1);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002194
Owen Anderson825b72b2009-08-11 20:47:22 +00002195 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2196 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2197 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2198 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002199 break;
2200 }
2201 }
2202
Dan Gohman475871a2008-07-27 21:46:04 +00002203 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002204}
2205
2206//! Lower byte immediate operations for v16i8 vectors:
Dan Gohman475871a2008-07-27 21:46:04 +00002207static SDValue
2208LowerByteImmed(SDValue Op, SelectionDAG &DAG) {
2209 SDValue ConstVec;
2210 SDValue Arg;
Owen Andersone50ed302009-08-10 22:56:29 +00002211 EVT VT = Op.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00002212 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002213
2214 ConstVec = Op.getOperand(0);
2215 Arg = Op.getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00002216 if (ConstVec.getNode()->getOpcode() != ISD::BUILD_VECTOR) {
2217 if (ConstVec.getNode()->getOpcode() == ISD::BIT_CONVERT) {
Scott Michel266bc8f2007-12-04 22:23:35 +00002218 ConstVec = ConstVec.getOperand(0);
2219 } else {
2220 ConstVec = Op.getOperand(1);
2221 Arg = Op.getOperand(0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002222 if (ConstVec.getNode()->getOpcode() == ISD::BIT_CONVERT) {
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002223 ConstVec = ConstVec.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002224 }
2225 }
2226 }
2227
Gabor Greifba36cb52008-08-28 21:40:38 +00002228 if (ConstVec.getNode()->getOpcode() == ISD::BUILD_VECTOR) {
Scott Michel7ea02ff2009-03-17 01:15:45 +00002229 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(ConstVec.getNode());
2230 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerByteImmed");
Scott Michel266bc8f2007-12-04 22:23:35 +00002231
Scott Michel7ea02ff2009-03-17 01:15:45 +00002232 APInt APSplatBits, APSplatUndef;
2233 unsigned SplatBitSize;
2234 bool HasAnyUndefs;
2235 unsigned minSplatBits = VT.getVectorElementType().getSizeInBits();
2236
2237 if (BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
2238 HasAnyUndefs, minSplatBits)
2239 && minSplatBits <= SplatBitSize) {
2240 uint64_t SplatBits = APSplatBits.getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00002241 SDValue tc = DAG.getTargetConstant(SplatBits & 0xff, MVT::i8);
Scott Michel266bc8f2007-12-04 22:23:35 +00002242
Scott Michel7ea02ff2009-03-17 01:15:45 +00002243 SmallVector<SDValue, 16> tcVec;
2244 tcVec.assign(16, tc);
Dale Johannesened2eee62009-02-06 01:31:28 +00002245 return DAG.getNode(Op.getNode()->getOpcode(), dl, VT, Arg,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002246 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &tcVec[0], tcVec.size()));
Scott Michel266bc8f2007-12-04 22:23:35 +00002247 }
2248 }
Scott Michel9de57a92009-01-26 22:33:37 +00002249
Nate Begeman24dc3462008-07-29 19:07:27 +00002250 // These operations (AND, OR, XOR) are legal, they just couldn't be custom
2251 // lowered. Return the operation, rather than a null SDValue.
2252 return Op;
Scott Michel266bc8f2007-12-04 22:23:35 +00002253}
2254
Scott Michel266bc8f2007-12-04 22:23:35 +00002255//! Custom lowering for CTPOP (count population)
2256/*!
2257 Custom lowering code that counts the number ones in the input
2258 operand. SPU has such an instruction, but it counts the number of
2259 ones per byte, which then have to be accumulated.
2260*/
Dan Gohman475871a2008-07-27 21:46:04 +00002261static SDValue LowerCTPOP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002262 EVT VT = Op.getValueType();
Owen Anderson23b9b192009-08-12 00:36:31 +00002263 EVT vecVT = EVT::getVectorVT(*DAG.getContext(),
2264 VT, (128 / VT.getSizeInBits()));
Dale Johannesena05dca42009-02-04 23:02:30 +00002265 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002266
Owen Anderson825b72b2009-08-11 20:47:22 +00002267 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002268 default:
2269 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002270 case MVT::i8: {
Dan Gohman475871a2008-07-27 21:46:04 +00002271 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002272 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002273
Dale Johannesena05dca42009-02-04 23:02:30 +00002274 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2275 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002276
Owen Anderson825b72b2009-08-11 20:47:22 +00002277 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i8, CNTB, Elt0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002278 }
2279
Owen Anderson825b72b2009-08-11 20:47:22 +00002280 case MVT::i16: {
Scott Michel266bc8f2007-12-04 22:23:35 +00002281 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00002282 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00002283
Chris Lattner84bc5422007-12-31 04:13:23 +00002284 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R16CRegClass);
Scott Michel266bc8f2007-12-04 22:23:35 +00002285
Dan Gohman475871a2008-07-27 21:46:04 +00002286 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002287 SDValue Elt0 = DAG.getConstant(0, MVT::i16);
2288 SDValue Mask0 = DAG.getConstant(0x0f, MVT::i16);
2289 SDValue Shift1 = DAG.getConstant(8, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002290
Dale Johannesena05dca42009-02-04 23:02:30 +00002291 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2292 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002293
2294 // CNTB_result becomes the chain to which all of the virtual registers
2295 // CNTB_reg, SUM1_reg become associated:
Dan Gohman475871a2008-07-27 21:46:04 +00002296 SDValue CNTB_result =
Owen Anderson825b72b2009-08-11 20:47:22 +00002297 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, CNTB, Elt0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00002298
Dan Gohman475871a2008-07-27 21:46:04 +00002299 SDValue CNTB_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002300 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel266bc8f2007-12-04 22:23:35 +00002301
Owen Anderson825b72b2009-08-11 20:47:22 +00002302 SDValue Tmp1 = DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i16);
Scott Michel266bc8f2007-12-04 22:23:35 +00002303
Owen Anderson825b72b2009-08-11 20:47:22 +00002304 return DAG.getNode(ISD::AND, dl, MVT::i16,
2305 DAG.getNode(ISD::ADD, dl, MVT::i16,
2306 DAG.getNode(ISD::SRL, dl, MVT::i16,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002307 Tmp1, Shift1),
2308 Tmp1),
2309 Mask0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002310 }
2311
Owen Anderson825b72b2009-08-11 20:47:22 +00002312 case MVT::i32: {
Scott Michel266bc8f2007-12-04 22:23:35 +00002313 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00002314 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00002315
Chris Lattner84bc5422007-12-31 04:13:23 +00002316 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
2317 unsigned SUM1_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
Scott Michel266bc8f2007-12-04 22:23:35 +00002318
Dan Gohman475871a2008-07-27 21:46:04 +00002319 SDValue N = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00002320 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
2321 SDValue Mask0 = DAG.getConstant(0xff, MVT::i32);
2322 SDValue Shift1 = DAG.getConstant(16, MVT::i32);
2323 SDValue Shift2 = DAG.getConstant(8, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002324
Dale Johannesena05dca42009-02-04 23:02:30 +00002325 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2326 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002327
2328 // CNTB_result becomes the chain to which all of the virtual registers
2329 // CNTB_reg, SUM1_reg become associated:
Dan Gohman475871a2008-07-27 21:46:04 +00002330 SDValue CNTB_result =
Owen Anderson825b72b2009-08-11 20:47:22 +00002331 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, CNTB, Elt0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00002332
Dan Gohman475871a2008-07-27 21:46:04 +00002333 SDValue CNTB_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002334 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel266bc8f2007-12-04 22:23:35 +00002335
Dan Gohman475871a2008-07-27 21:46:04 +00002336 SDValue Comp1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002337 DAG.getNode(ISD::SRL, dl, MVT::i32,
2338 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32),
Dale Johannesena05dca42009-02-04 23:02:30 +00002339 Shift1);
Scott Michel266bc8f2007-12-04 22:23:35 +00002340
Dan Gohman475871a2008-07-27 21:46:04 +00002341 SDValue Sum1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002342 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp1,
2343 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +00002344
Dan Gohman475871a2008-07-27 21:46:04 +00002345 SDValue Sum1_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002346 DAG.getCopyToReg(CNTB_result, dl, SUM1_reg, Sum1);
Scott Michel266bc8f2007-12-04 22:23:35 +00002347
Dan Gohman475871a2008-07-27 21:46:04 +00002348 SDValue Comp2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002349 DAG.getNode(ISD::SRL, dl, MVT::i32,
2350 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32),
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002351 Shift2);
Dan Gohman475871a2008-07-27 21:46:04 +00002352 SDValue Sum2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002353 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp2,
2354 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +00002355
Owen Anderson825b72b2009-08-11 20:47:22 +00002356 return DAG.getNode(ISD::AND, dl, MVT::i32, Sum2, Mask0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002357 }
2358
Owen Anderson825b72b2009-08-11 20:47:22 +00002359 case MVT::i64:
Scott Michel266bc8f2007-12-04 22:23:35 +00002360 break;
2361 }
2362
Dan Gohman475871a2008-07-27 21:46:04 +00002363 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002364}
2365
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002366//! Lower ISD::FP_TO_SINT, ISD::FP_TO_UINT for i32
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002367/*!
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002368 f32->i32 passes through unchanged, whereas f64->i32 expands to a libcall.
2369 All conversions to i64 are expanded to a libcall.
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002370 */
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002371static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002372 const SPUTargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002373 EVT OpVT = Op.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002374 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002375 EVT Op0VT = Op0.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002376
Owen Anderson825b72b2009-08-11 20:47:22 +00002377 if ((OpVT == MVT::i32 && Op0VT == MVT::f64)
2378 || OpVT == MVT::i64) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002379 // Convert f32 / f64 to i32 / i64 via libcall.
2380 RTLIB::Libcall LC =
2381 (Op.getOpcode() == ISD::FP_TO_SINT)
2382 ? RTLIB::getFPTOSINT(Op0VT, OpVT)
2383 : RTLIB::getFPTOUINT(Op0VT, OpVT);
2384 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd fp-to-int conversion!");
2385 SDValue Dummy;
2386 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2387 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002388
Eli Friedman36df4992009-05-27 00:47:34 +00002389 return Op;
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002390}
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002391
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002392//! Lower ISD::SINT_TO_FP, ISD::UINT_TO_FP for i32
2393/*!
2394 i32->f32 passes through unchanged, whereas i32->f64 is expanded to a libcall.
2395 All conversions from i64 are expanded to a libcall.
2396 */
2397static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002398 const SPUTargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002399 EVT OpVT = Op.getValueType();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002400 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002401 EVT Op0VT = Op0.getValueType();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002402
Owen Anderson825b72b2009-08-11 20:47:22 +00002403 if ((OpVT == MVT::f64 && Op0VT == MVT::i32)
2404 || Op0VT == MVT::i64) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002405 // Convert i32, i64 to f64 via libcall:
2406 RTLIB::Libcall LC =
2407 (Op.getOpcode() == ISD::SINT_TO_FP)
2408 ? RTLIB::getSINTTOFP(Op0VT, OpVT)
2409 : RTLIB::getUINTTOFP(Op0VT, OpVT);
2410 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd int-to-fp conversion!");
2411 SDValue Dummy;
2412 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2413 }
2414
Eli Friedman36df4992009-05-27 00:47:34 +00002415 return Op;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002416}
2417
2418//! Lower ISD::SETCC
2419/*!
Owen Anderson825b72b2009-08-11 20:47:22 +00002420 This handles MVT::f64 (double floating point) condition lowering
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002421 */
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002422static SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG,
2423 const TargetLowering &TLI) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002424 CondCodeSDNode *CC = dyn_cast<CondCodeSDNode>(Op.getOperand(2));
Dale Johannesen6f38cb62009-02-07 19:59:05 +00002425 DebugLoc dl = Op.getDebugLoc();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002426 assert(CC != 0 && "LowerSETCC: CondCodeSDNode should not be null here!\n");
2427
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002428 SDValue lhs = Op.getOperand(0);
2429 SDValue rhs = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00002430 EVT lhsVT = lhs.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00002431 assert(lhsVT == MVT::f64 && "LowerSETCC: type other than MVT::64\n");
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002432
Owen Andersone50ed302009-08-10 22:56:29 +00002433 EVT ccResultVT = TLI.getSetCCResultType(lhs.getValueType());
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002434 APInt ccResultOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Owen Anderson825b72b2009-08-11 20:47:22 +00002435 EVT IntVT(MVT::i64);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002436
2437 // Take advantage of the fact that (truncate (sra arg, 32)) is efficiently
2438 // selected to a NOP:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002439 SDValue i64lhs = DAG.getNode(ISD::BIT_CONVERT, dl, IntVT, lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002440 SDValue lhsHi32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002441 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002442 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002443 i64lhs, DAG.getConstant(32, MVT::i32)));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002444 SDValue lhsHi32abs =
Owen Anderson825b72b2009-08-11 20:47:22 +00002445 DAG.getNode(ISD::AND, dl, MVT::i32,
2446 lhsHi32, DAG.getConstant(0x7fffffff, MVT::i32));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002447 SDValue lhsLo32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002448 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, i64lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002449
2450 // SETO and SETUO only use the lhs operand:
2451 if (CC->get() == ISD::SETO) {
2452 // Evaluates to true if Op0 is not [SQ]NaN - lowers to the inverse of
2453 // SETUO
2454 APInt ccResultAllOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00002455 return DAG.getNode(ISD::XOR, dl, ccResultVT,
2456 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002457 lhs, DAG.getConstantFP(0.0, lhsVT),
2458 ISD::SETUO),
2459 DAG.getConstant(ccResultAllOnes, ccResultVT));
2460 } else if (CC->get() == ISD::SETUO) {
2461 // Evaluates to true if Op0 is [SQ]NaN
Dale Johannesenf5d97892009-02-04 01:48:28 +00002462 return DAG.getNode(ISD::AND, dl, ccResultVT,
2463 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002464 lhsHi32abs,
Owen Anderson825b72b2009-08-11 20:47:22 +00002465 DAG.getConstant(0x7ff00000, MVT::i32),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002466 ISD::SETGE),
Dale Johannesenf5d97892009-02-04 01:48:28 +00002467 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002468 lhsLo32,
Owen Anderson825b72b2009-08-11 20:47:22 +00002469 DAG.getConstant(0, MVT::i32),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002470 ISD::SETGT));
2471 }
2472
Dale Johannesenb300d2a2009-02-07 00:55:49 +00002473 SDValue i64rhs = DAG.getNode(ISD::BIT_CONVERT, dl, IntVT, rhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002474 SDValue rhsHi32 =
Owen Anderson825b72b2009-08-11 20:47:22 +00002475 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002476 DAG.getNode(ISD::SRL, dl, IntVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002477 i64rhs, DAG.getConstant(32, MVT::i32)));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002478
2479 // If a value is negative, subtract from the sign magnitude constant:
2480 SDValue signMag2TC = DAG.getConstant(0x8000000000000000ULL, IntVT);
2481
2482 // Convert the sign-magnitude representation into 2's complement:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002483 SDValue lhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002484 lhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00002485 SDValue lhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002486 SDValue lhsSelect =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002487 DAG.getNode(ISD::SELECT, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002488 lhsSelectMask, lhsSignMag2TC, i64lhs);
2489
Dale Johannesenf5d97892009-02-04 01:48:28 +00002490 SDValue rhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002491 rhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00002492 SDValue rhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64rhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002493 SDValue rhsSelect =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002494 DAG.getNode(ISD::SELECT, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002495 rhsSelectMask, rhsSignMag2TC, i64rhs);
2496
2497 unsigned compareOp;
2498
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002499 switch (CC->get()) {
2500 case ISD::SETOEQ:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002501 case ISD::SETUEQ:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002502 compareOp = ISD::SETEQ; break;
2503 case ISD::SETOGT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002504 case ISD::SETUGT:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002505 compareOp = ISD::SETGT; break;
2506 case ISD::SETOGE:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002507 case ISD::SETUGE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002508 compareOp = ISD::SETGE; break;
2509 case ISD::SETOLT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002510 case ISD::SETULT:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002511 compareOp = ISD::SETLT; break;
2512 case ISD::SETOLE:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002513 case ISD::SETULE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002514 compareOp = ISD::SETLE; break;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002515 case ISD::SETUNE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002516 case ISD::SETONE:
2517 compareOp = ISD::SETNE; break;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002518 default:
Chris Lattner75361b62010-04-07 22:58:41 +00002519 report_fatal_error("CellSPU ISel Select: unimplemented f64 condition");
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002520 }
2521
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002522 SDValue result =
Scott Michel6e1d1472009-03-16 18:47:25 +00002523 DAG.getSetCC(dl, ccResultVT, lhsSelect, rhsSelect,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002524 (ISD::CondCode) compareOp);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002525
2526 if ((CC->get() & 0x8) == 0) {
2527 // Ordered comparison:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002528 SDValue lhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002529 lhs, DAG.getConstantFP(0.0, MVT::f64),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002530 ISD::SETO);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002531 SDValue rhsNaN = DAG.getSetCC(dl, ccResultVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002532 rhs, DAG.getConstantFP(0.0, MVT::f64),
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002533 ISD::SETO);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002534 SDValue ordered = DAG.getNode(ISD::AND, dl, ccResultVT, lhsNaN, rhsNaN);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002535
Dale Johannesenf5d97892009-02-04 01:48:28 +00002536 result = DAG.getNode(ISD::AND, dl, ccResultVT, ordered, result);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002537 }
2538
2539 return result;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002540}
2541
Scott Michel7a1c9e92008-11-22 23:50:42 +00002542//! Lower ISD::SELECT_CC
2543/*!
2544 ISD::SELECT_CC can (generally) be implemented directly on the SPU using the
2545 SELB instruction.
2546
2547 \note Need to revisit this in the future: if the code path through the true
2548 and false value computations is longer than the latency of a branch (6
2549 cycles), then it would be more advantageous to branch and insert a new basic
2550 block and branch on the condition. However, this code does not make that
2551 assumption, given the simplisitc uses so far.
2552 */
2553
Scott Michelf0569be2008-12-27 04:51:36 +00002554static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
2555 const TargetLowering &TLI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002556 EVT VT = Op.getValueType();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002557 SDValue lhs = Op.getOperand(0);
2558 SDValue rhs = Op.getOperand(1);
2559 SDValue trueval = Op.getOperand(2);
2560 SDValue falseval = Op.getOperand(3);
2561 SDValue condition = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002562 DebugLoc dl = Op.getDebugLoc();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002563
Scott Michelf0569be2008-12-27 04:51:36 +00002564 // NOTE: SELB's arguments: $rA, $rB, $mask
2565 //
2566 // SELB selects bits from $rA where bits in $mask are 0, bits from $rB
2567 // where bits in $mask are 1. CCond will be inverted, having 1s where the
2568 // condition was true and 0s where the condition was false. Hence, the
2569 // arguments to SELB get reversed.
2570
Scott Michel7a1c9e92008-11-22 23:50:42 +00002571 // Note: Really should be ISD::SELECT instead of SPUISD::SELB, but LLVM's
2572 // legalizer insists on combining SETCC/SELECT into SELECT_CC, so we end up
2573 // with another "cannot select select_cc" assert:
2574
Dale Johannesende064702009-02-06 21:50:26 +00002575 SDValue compare = DAG.getNode(ISD::SETCC, dl,
Duncan Sands5480c042009-01-01 15:52:00 +00002576 TLI.getSetCCResultType(Op.getValueType()),
Scott Michelf0569be2008-12-27 04:51:36 +00002577 lhs, rhs, condition);
Dale Johannesende064702009-02-06 21:50:26 +00002578 return DAG.getNode(SPUISD::SELB, dl, VT, falseval, trueval, compare);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002579}
2580
Scott Michelb30e8f62008-12-02 19:53:53 +00002581//! Custom lower ISD::TRUNCATE
2582static SDValue LowerTRUNCATE(SDValue Op, SelectionDAG &DAG)
2583{
Scott Michel6e1d1472009-03-16 18:47:25 +00002584 // Type to truncate to
Owen Andersone50ed302009-08-10 22:56:29 +00002585 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00002586 MVT simpleVT = VT.getSimpleVT();
Owen Anderson23b9b192009-08-12 00:36:31 +00002587 EVT VecVT = EVT::getVectorVT(*DAG.getContext(),
2588 VT, (128 / VT.getSizeInBits()));
Dale Johannesende064702009-02-06 21:50:26 +00002589 DebugLoc dl = Op.getDebugLoc();
Scott Michelb30e8f62008-12-02 19:53:53 +00002590
Scott Michel6e1d1472009-03-16 18:47:25 +00002591 // Type to truncate from
Scott Michelb30e8f62008-12-02 19:53:53 +00002592 SDValue Op0 = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002593 EVT Op0VT = Op0.getValueType();
Scott Michelb30e8f62008-12-02 19:53:53 +00002594
Owen Anderson825b72b2009-08-11 20:47:22 +00002595 if (Op0VT.getSimpleVT() == MVT::i128 && simpleVT == MVT::i64) {
Scott Michel52d00012009-01-03 00:27:53 +00002596 // Create shuffle mask, least significant doubleword of quadword
Scott Michelf0569be2008-12-27 04:51:36 +00002597 unsigned maskHigh = 0x08090a0b;
2598 unsigned maskLow = 0x0c0d0e0f;
2599 // Use a shuffle to perform the truncation
Owen Anderson825b72b2009-08-11 20:47:22 +00002600 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2601 DAG.getConstant(maskHigh, MVT::i32),
2602 DAG.getConstant(maskLow, MVT::i32),
2603 DAG.getConstant(maskHigh, MVT::i32),
2604 DAG.getConstant(maskLow, MVT::i32));
Scott Michelf0569be2008-12-27 04:51:36 +00002605
Scott Michel6e1d1472009-03-16 18:47:25 +00002606 SDValue truncShuffle = DAG.getNode(SPUISD::SHUFB, dl, VecVT,
2607 Op0, Op0, shufMask);
Scott Michelf0569be2008-12-27 04:51:36 +00002608
Scott Michel6e1d1472009-03-16 18:47:25 +00002609 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, truncShuffle);
Scott Michelb30e8f62008-12-02 19:53:53 +00002610 }
2611
Scott Michelf0569be2008-12-27 04:51:36 +00002612 return SDValue(); // Leave the truncate unmolested
Scott Michelb30e8f62008-12-02 19:53:53 +00002613}
2614
Scott Michel77f452d2009-08-25 22:37:34 +00002615/*!
2616 * Emit the instruction sequence for i64/i32 -> i128 sign extend. The basic
2617 * algorithm is to duplicate the sign bit using rotmai to generate at
2618 * least one byte full of sign bits. Then propagate the "sign-byte" into
2619 * the leftmost words and the i64/i32 into the rightmost words using shufb.
2620 *
2621 * @param Op The sext operand
2622 * @param DAG The current DAG
2623 * @return The SDValue with the entire instruction sequence
2624 */
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002625static SDValue LowerSIGN_EXTEND(SDValue Op, SelectionDAG &DAG)
2626{
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002627 DebugLoc dl = Op.getDebugLoc();
2628
Scott Michel77f452d2009-08-25 22:37:34 +00002629 // Type to extend to
2630 MVT OpVT = Op.getValueType().getSimpleVT();
Scott Michel77f452d2009-08-25 22:37:34 +00002631
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002632 // Type to extend from
2633 SDValue Op0 = Op.getOperand(0);
Scott Michel77f452d2009-08-25 22:37:34 +00002634 MVT Op0VT = Op0.getValueType().getSimpleVT();
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002635
Scott Michel77f452d2009-08-25 22:37:34 +00002636 // The type to extend to needs to be a i128 and
2637 // the type to extend from needs to be i64 or i32.
2638 assert((OpVT == MVT::i128 && (Op0VT == MVT::i64 || Op0VT == MVT::i32)) &&
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002639 "LowerSIGN_EXTEND: input and/or output operand have wrong size");
2640
2641 // Create shuffle mask
Scott Michel77f452d2009-08-25 22:37:34 +00002642 unsigned mask1 = 0x10101010; // byte 0 - 3 and 4 - 7
2643 unsigned mask2 = Op0VT == MVT::i64 ? 0x00010203 : 0x10101010; // byte 8 - 11
2644 unsigned mask3 = Op0VT == MVT::i64 ? 0x04050607 : 0x00010203; // byte 12 - 15
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002645 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2646 DAG.getConstant(mask1, MVT::i32),
2647 DAG.getConstant(mask1, MVT::i32),
2648 DAG.getConstant(mask2, MVT::i32),
2649 DAG.getConstant(mask3, MVT::i32));
2650
Scott Michel77f452d2009-08-25 22:37:34 +00002651 // Word wise arithmetic right shift to generate at least one byte
2652 // that contains sign bits.
2653 MVT mvt = Op0VT == MVT::i64 ? MVT::v2i64 : MVT::v4i32;
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002654 SDValue sraVal = DAG.getNode(ISD::SRA,
2655 dl,
Scott Michel77f452d2009-08-25 22:37:34 +00002656 mvt,
2657 DAG.getNode(SPUISD::PREFSLOT2VEC, dl, mvt, Op0, Op0),
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002658 DAG.getConstant(31, MVT::i32));
2659
Scott Michel77f452d2009-08-25 22:37:34 +00002660 // Shuffle bytes - Copy the sign bits into the upper 64 bits
2661 // and the input value into the lower 64 bits.
2662 SDValue extShuffle = DAG.getNode(SPUISD::SHUFB, dl, mvt,
2663 DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i128, Op0), sraVal, shufMask);
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002664
2665 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i128, extShuffle);
2666}
2667
Scott Michel7a1c9e92008-11-22 23:50:42 +00002668//! Custom (target-specific) lowering entry point
2669/*!
2670 This is where LLVM's DAG selection process calls to do target-specific
2671 lowering of nodes.
2672 */
Dan Gohman475871a2008-07-27 21:46:04 +00002673SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00002674SPUTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const
Scott Michel266bc8f2007-12-04 22:23:35 +00002675{
Scott Michela59d4692008-02-23 18:41:37 +00002676 unsigned Opc = (unsigned) Op.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00002677 EVT VT = Op.getValueType();
Scott Michela59d4692008-02-23 18:41:37 +00002678
2679 switch (Opc) {
Scott Michel266bc8f2007-12-04 22:23:35 +00002680 default: {
Torok Edwindac237e2009-07-08 20:53:28 +00002681#ifndef NDEBUG
Chris Lattner4437ae22009-08-23 07:05:07 +00002682 errs() << "SPUTargetLowering::LowerOperation(): need to lower this!\n";
2683 errs() << "Op.getOpcode() = " << Opc << "\n";
2684 errs() << "*Op.getNode():\n";
Gabor Greifba36cb52008-08-28 21:40:38 +00002685 Op.getNode()->dump();
Torok Edwindac237e2009-07-08 20:53:28 +00002686#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00002687 llvm_unreachable(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002688 }
2689 case ISD::LOAD:
Scott Michelb30e8f62008-12-02 19:53:53 +00002690 case ISD::EXTLOAD:
Scott Michel266bc8f2007-12-04 22:23:35 +00002691 case ISD::SEXTLOAD:
2692 case ISD::ZEXTLOAD:
2693 return LowerLOAD(Op, DAG, SPUTM.getSubtargetImpl());
2694 case ISD::STORE:
2695 return LowerSTORE(Op, DAG, SPUTM.getSubtargetImpl());
2696 case ISD::ConstantPool:
2697 return LowerConstantPool(Op, DAG, SPUTM.getSubtargetImpl());
2698 case ISD::GlobalAddress:
2699 return LowerGlobalAddress(Op, DAG, SPUTM.getSubtargetImpl());
2700 case ISD::JumpTable:
2701 return LowerJumpTable(Op, DAG, SPUTM.getSubtargetImpl());
Scott Michel266bc8f2007-12-04 22:23:35 +00002702 case ISD::ConstantFP:
2703 return LowerConstantFP(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002704
Scott Michel02d711b2008-12-30 23:28:25 +00002705 // i8, i64 math ops:
Scott Michel8bf61e82008-06-02 22:18:03 +00002706 case ISD::ADD:
Scott Michel266bc8f2007-12-04 22:23:35 +00002707 case ISD::SUB:
2708 case ISD::ROTR:
2709 case ISD::ROTL:
2710 case ISD::SRL:
2711 case ISD::SHL:
Scott Michel8bf61e82008-06-02 22:18:03 +00002712 case ISD::SRA: {
Owen Anderson825b72b2009-08-11 20:47:22 +00002713 if (VT == MVT::i8)
Scott Michelf0569be2008-12-27 04:51:36 +00002714 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michela59d4692008-02-23 18:41:37 +00002715 break;
Scott Michel8bf61e82008-06-02 22:18:03 +00002716 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002717
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002718 case ISD::FP_TO_SINT:
2719 case ISD::FP_TO_UINT:
2720 return LowerFP_TO_INT(Op, DAG, *this);
2721
2722 case ISD::SINT_TO_FP:
2723 case ISD::UINT_TO_FP:
2724 return LowerINT_TO_FP(Op, DAG, *this);
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002725
Scott Michel266bc8f2007-12-04 22:23:35 +00002726 // Vector-related lowering.
2727 case ISD::BUILD_VECTOR:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002728 return LowerBUILD_VECTOR(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002729 case ISD::SCALAR_TO_VECTOR:
2730 return LowerSCALAR_TO_VECTOR(Op, DAG);
2731 case ISD::VECTOR_SHUFFLE:
2732 return LowerVECTOR_SHUFFLE(Op, DAG);
2733 case ISD::EXTRACT_VECTOR_ELT:
2734 return LowerEXTRACT_VECTOR_ELT(Op, DAG);
2735 case ISD::INSERT_VECTOR_ELT:
2736 return LowerINSERT_VECTOR_ELT(Op, DAG);
2737
2738 // Look for ANDBI, ORBI and XORBI opportunities and lower appropriately:
2739 case ISD::AND:
2740 case ISD::OR:
2741 case ISD::XOR:
2742 return LowerByteImmed(Op, DAG);
2743
2744 // Vector and i8 multiply:
2745 case ISD::MUL:
Owen Anderson825b72b2009-08-11 20:47:22 +00002746 if (VT == MVT::i8)
Scott Michelf0569be2008-12-27 04:51:36 +00002747 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michel266bc8f2007-12-04 22:23:35 +00002748
Scott Michel266bc8f2007-12-04 22:23:35 +00002749 case ISD::CTPOP:
2750 return LowerCTPOP(Op, DAG);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002751
2752 case ISD::SELECT_CC:
Scott Michelf0569be2008-12-27 04:51:36 +00002753 return LowerSELECT_CC(Op, DAG, *this);
Scott Michelb30e8f62008-12-02 19:53:53 +00002754
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002755 case ISD::SETCC:
2756 return LowerSETCC(Op, DAG, *this);
2757
Scott Michelb30e8f62008-12-02 19:53:53 +00002758 case ISD::TRUNCATE:
2759 return LowerTRUNCATE(Op, DAG);
Scott Michelf1fa4fd2009-08-24 22:28:53 +00002760
2761 case ISD::SIGN_EXTEND:
2762 return LowerSIGN_EXTEND(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002763 }
2764
Dan Gohman475871a2008-07-27 21:46:04 +00002765 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002766}
2767
Duncan Sands1607f052008-12-01 11:39:25 +00002768void SPUTargetLowering::ReplaceNodeResults(SDNode *N,
2769 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00002770 SelectionDAG &DAG) const
Scott Michel73ce1c52008-11-10 23:43:06 +00002771{
2772#if 0
2773 unsigned Opc = (unsigned) N->getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00002774 EVT OpVT = N->getValueType(0);
Scott Michel73ce1c52008-11-10 23:43:06 +00002775
2776 switch (Opc) {
2777 default: {
Chris Lattner4437ae22009-08-23 07:05:07 +00002778 errs() << "SPUTargetLowering::ReplaceNodeResults(): need to fix this!\n";
2779 errs() << "Op.getOpcode() = " << Opc << "\n";
2780 errs() << "*Op.getNode():\n";
Scott Michel73ce1c52008-11-10 23:43:06 +00002781 N->dump();
2782 abort();
2783 /*NOTREACHED*/
2784 }
2785 }
2786#endif
2787
2788 /* Otherwise, return unchanged */
Scott Michel73ce1c52008-11-10 23:43:06 +00002789}
2790
Scott Michel266bc8f2007-12-04 22:23:35 +00002791//===----------------------------------------------------------------------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00002792// Target Optimization Hooks
2793//===----------------------------------------------------------------------===//
2794
Dan Gohman475871a2008-07-27 21:46:04 +00002795SDValue
Scott Michel266bc8f2007-12-04 22:23:35 +00002796SPUTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const
2797{
2798#if 0
2799 TargetMachine &TM = getTargetMachine();
Scott Michel053c1da2008-01-29 02:16:57 +00002800#endif
2801 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
Scott Michel266bc8f2007-12-04 22:23:35 +00002802 SelectionDAG &DAG = DCI.DAG;
Scott Michel1a6cdb62008-12-01 17:56:02 +00002803 SDValue Op0 = N->getOperand(0); // everything has at least one operand
Owen Andersone50ed302009-08-10 22:56:29 +00002804 EVT NodeVT = N->getValueType(0); // The node's value type
2805 EVT Op0VT = Op0.getValueType(); // The first operand's result
Scott Michel1a6cdb62008-12-01 17:56:02 +00002806 SDValue Result; // Initially, empty result
Dale Johannesende064702009-02-06 21:50:26 +00002807 DebugLoc dl = N->getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002808
2809 switch (N->getOpcode()) {
2810 default: break;
Scott Michel053c1da2008-01-29 02:16:57 +00002811 case ISD::ADD: {
Dan Gohman475871a2008-07-27 21:46:04 +00002812 SDValue Op1 = N->getOperand(1);
Scott Michel053c1da2008-01-29 02:16:57 +00002813
Scott Michelf0569be2008-12-27 04:51:36 +00002814 if (Op0.getOpcode() == SPUISD::IndirectAddr
2815 || Op1.getOpcode() == SPUISD::IndirectAddr) {
2816 // Normalize the operands to reduce repeated code
2817 SDValue IndirectArg = Op0, AddArg = Op1;
Scott Michel1df30c42008-12-29 03:23:36 +00002818
Scott Michelf0569be2008-12-27 04:51:36 +00002819 if (Op1.getOpcode() == SPUISD::IndirectAddr) {
2820 IndirectArg = Op1;
2821 AddArg = Op0;
2822 }
2823
2824 if (isa<ConstantSDNode>(AddArg)) {
2825 ConstantSDNode *CN0 = cast<ConstantSDNode > (AddArg);
2826 SDValue IndOp1 = IndirectArg.getOperand(1);
2827
2828 if (CN0->isNullValue()) {
2829 // (add (SPUindirect <arg>, <arg>), 0) ->
2830 // (SPUindirect <arg>, <arg>)
Scott Michel053c1da2008-01-29 02:16:57 +00002831
Scott Michel23f2ff72008-12-04 17:16:59 +00002832#if !defined(NDEBUG)
Scott Michelf0569be2008-12-27 04:51:36 +00002833 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002834 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002835 << "Replace: (add (SPUindirect <arg>, <arg>), 0)\n"
2836 << "With: (SPUindirect <arg>, <arg>)\n";
2837 }
Scott Michel30ee7df2008-12-04 03:02:42 +00002838#endif
2839
Scott Michelf0569be2008-12-27 04:51:36 +00002840 return IndirectArg;
2841 } else if (isa<ConstantSDNode>(IndOp1)) {
2842 // (add (SPUindirect <arg>, <const>), <const>) ->
2843 // (SPUindirect <arg>, <const + const>)
2844 ConstantSDNode *CN1 = cast<ConstantSDNode > (IndOp1);
2845 int64_t combinedConst = CN0->getSExtValue() + CN1->getSExtValue();
2846 SDValue combinedValue = DAG.getConstant(combinedConst, Op0VT);
Scott Michel053c1da2008-01-29 02:16:57 +00002847
Scott Michelf0569be2008-12-27 04:51:36 +00002848#if !defined(NDEBUG)
2849 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002850 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002851 << "Replace: (add (SPUindirect <arg>, " << CN1->getSExtValue()
2852 << "), " << CN0->getSExtValue() << ")\n"
2853 << "With: (SPUindirect <arg>, "
2854 << combinedConst << ")\n";
2855 }
2856#endif
Scott Michel053c1da2008-01-29 02:16:57 +00002857
Dale Johannesende064702009-02-06 21:50:26 +00002858 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michelf0569be2008-12-27 04:51:36 +00002859 IndirectArg, combinedValue);
2860 }
Scott Michel053c1da2008-01-29 02:16:57 +00002861 }
2862 }
Scott Michela59d4692008-02-23 18:41:37 +00002863 break;
2864 }
2865 case ISD::SIGN_EXTEND:
2866 case ISD::ZERO_EXTEND:
2867 case ISD::ANY_EXTEND: {
Scott Michel1a6cdb62008-12-01 17:56:02 +00002868 if (Op0.getOpcode() == SPUISD::VEC2PREFSLOT && NodeVT == Op0VT) {
Scott Michela59d4692008-02-23 18:41:37 +00002869 // (any_extend (SPUextract_elt0 <arg>)) ->
2870 // (SPUextract_elt0 <arg>)
2871 // Types must match, however...
Scott Michel23f2ff72008-12-04 17:16:59 +00002872#if !defined(NDEBUG)
2873 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002874 errs() << "\nReplace: ";
Scott Michel30ee7df2008-12-04 03:02:42 +00002875 N->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +00002876 errs() << "\nWith: ";
Scott Michel30ee7df2008-12-04 03:02:42 +00002877 Op0.getNode()->dump(&DAG);
Chris Lattner4437ae22009-08-23 07:05:07 +00002878 errs() << "\n";
Scott Michel23f2ff72008-12-04 17:16:59 +00002879 }
Scott Michel30ee7df2008-12-04 03:02:42 +00002880#endif
Scott Michela59d4692008-02-23 18:41:37 +00002881
2882 return Op0;
2883 }
2884 break;
2885 }
2886 case SPUISD::IndirectAddr: {
2887 if (!ST->usingLargeMem() && Op0.getOpcode() == SPUISD::AFormAddr) {
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002888 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N->getOperand(1));
Dan Gohmane368b462010-06-18 14:22:04 +00002889 if (CN != 0 && CN->isNullValue()) {
Scott Michela59d4692008-02-23 18:41:37 +00002890 // (SPUindirect (SPUaform <addr>, 0), 0) ->
2891 // (SPUaform <addr>, 0)
2892
Chris Lattner4437ae22009-08-23 07:05:07 +00002893 DEBUG(errs() << "Replace: ");
Scott Michela59d4692008-02-23 18:41:37 +00002894 DEBUG(N->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002895 DEBUG(errs() << "\nWith: ");
Gabor Greifba36cb52008-08-28 21:40:38 +00002896 DEBUG(Op0.getNode()->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002897 DEBUG(errs() << "\n");
Scott Michela59d4692008-02-23 18:41:37 +00002898
2899 return Op0;
2900 }
Scott Michelf0569be2008-12-27 04:51:36 +00002901 } else if (Op0.getOpcode() == ISD::ADD) {
2902 SDValue Op1 = N->getOperand(1);
2903 if (ConstantSDNode *CN1 = dyn_cast<ConstantSDNode>(Op1)) {
2904 // (SPUindirect (add <arg>, <arg>), 0) ->
2905 // (SPUindirect <arg>, <arg>)
2906 if (CN1->isNullValue()) {
2907
2908#if !defined(NDEBUG)
2909 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002910 errs() << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002911 << "Replace: (SPUindirect (add <arg>, <arg>), 0)\n"
2912 << "With: (SPUindirect <arg>, <arg>)\n";
2913 }
2914#endif
2915
Dale Johannesende064702009-02-06 21:50:26 +00002916 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michelf0569be2008-12-27 04:51:36 +00002917 Op0.getOperand(0), Op0.getOperand(1));
2918 }
2919 }
Scott Michela59d4692008-02-23 18:41:37 +00002920 }
2921 break;
2922 }
2923 case SPUISD::SHLQUAD_L_BITS:
2924 case SPUISD::SHLQUAD_L_BYTES:
Scott Michelf0569be2008-12-27 04:51:36 +00002925 case SPUISD::ROTBYTES_LEFT: {
Dan Gohman475871a2008-07-27 21:46:04 +00002926 SDValue Op1 = N->getOperand(1);
Scott Michela59d4692008-02-23 18:41:37 +00002927
Scott Michelf0569be2008-12-27 04:51:36 +00002928 // Kill degenerate vector shifts:
2929 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Op1)) {
2930 if (CN->isNullValue()) {
Scott Michela59d4692008-02-23 18:41:37 +00002931 Result = Op0;
2932 }
2933 }
2934 break;
2935 }
Scott Michelf0569be2008-12-27 04:51:36 +00002936 case SPUISD::PREFSLOT2VEC: {
Scott Michela59d4692008-02-23 18:41:37 +00002937 switch (Op0.getOpcode()) {
2938 default:
2939 break;
2940 case ISD::ANY_EXTEND:
2941 case ISD::ZERO_EXTEND:
2942 case ISD::SIGN_EXTEND: {
Scott Michel1df30c42008-12-29 03:23:36 +00002943 // (SPUprefslot2vec (any|zero|sign_extend (SPUvec2prefslot <arg>))) ->
Scott Michela59d4692008-02-23 18:41:37 +00002944 // <arg>
Scott Michel1df30c42008-12-29 03:23:36 +00002945 // but only if the SPUprefslot2vec and <arg> types match.
Dan Gohman475871a2008-07-27 21:46:04 +00002946 SDValue Op00 = Op0.getOperand(0);
Scott Michel104de432008-11-24 17:11:17 +00002947 if (Op00.getOpcode() == SPUISD::VEC2PREFSLOT) {
Dan Gohman475871a2008-07-27 21:46:04 +00002948 SDValue Op000 = Op00.getOperand(0);
Scott Michel1a6cdb62008-12-01 17:56:02 +00002949 if (Op000.getValueType() == NodeVT) {
Scott Michela59d4692008-02-23 18:41:37 +00002950 Result = Op000;
2951 }
2952 }
2953 break;
2954 }
Scott Michel104de432008-11-24 17:11:17 +00002955 case SPUISD::VEC2PREFSLOT: {
Scott Michel1df30c42008-12-29 03:23:36 +00002956 // (SPUprefslot2vec (SPUvec2prefslot <arg>)) ->
Scott Michela59d4692008-02-23 18:41:37 +00002957 // <arg>
2958 Result = Op0.getOperand(0);
2959 break;
Scott Michel5af8f0e2008-07-16 17:17:29 +00002960 }
Scott Michela59d4692008-02-23 18:41:37 +00002961 }
2962 break;
Scott Michel053c1da2008-01-29 02:16:57 +00002963 }
2964 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002965
Scott Michel58c58182008-01-17 20:38:41 +00002966 // Otherwise, return unchanged.
Scott Michel1a6cdb62008-12-01 17:56:02 +00002967#ifndef NDEBUG
Gabor Greifba36cb52008-08-28 21:40:38 +00002968 if (Result.getNode()) {
Chris Lattner4437ae22009-08-23 07:05:07 +00002969 DEBUG(errs() << "\nReplace.SPU: ");
Scott Michela59d4692008-02-23 18:41:37 +00002970 DEBUG(N->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002971 DEBUG(errs() << "\nWith: ");
Gabor Greifba36cb52008-08-28 21:40:38 +00002972 DEBUG(Result.getNode()->dump(&DAG));
Chris Lattner4437ae22009-08-23 07:05:07 +00002973 DEBUG(errs() << "\n");
Scott Michela59d4692008-02-23 18:41:37 +00002974 }
2975#endif
2976
2977 return Result;
Scott Michel266bc8f2007-12-04 22:23:35 +00002978}
2979
2980//===----------------------------------------------------------------------===//
2981// Inline Assembly Support
2982//===----------------------------------------------------------------------===//
2983
2984/// getConstraintType - Given a constraint letter, return the type of
2985/// constraint it is for this target.
Scott Michel5af8f0e2008-07-16 17:17:29 +00002986SPUTargetLowering::ConstraintType
Scott Michel266bc8f2007-12-04 22:23:35 +00002987SPUTargetLowering::getConstraintType(const std::string &ConstraintLetter) const {
2988 if (ConstraintLetter.size() == 1) {
2989 switch (ConstraintLetter[0]) {
2990 default: break;
2991 case 'b':
2992 case 'r':
2993 case 'f':
2994 case 'v':
2995 case 'y':
2996 return C_RegisterClass;
Scott Michel5af8f0e2008-07-16 17:17:29 +00002997 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002998 }
2999 return TargetLowering::getConstraintType(ConstraintLetter);
3000}
3001
Scott Michel5af8f0e2008-07-16 17:17:29 +00003002std::pair<unsigned, const TargetRegisterClass*>
Scott Michel266bc8f2007-12-04 22:23:35 +00003003SPUTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00003004 EVT VT) const
Scott Michel266bc8f2007-12-04 22:23:35 +00003005{
3006 if (Constraint.size() == 1) {
3007 // GCC RS6000 Constraint Letters
3008 switch (Constraint[0]) {
3009 case 'b': // R1-R31
3010 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00003011 if (VT == MVT::i64)
Scott Michel266bc8f2007-12-04 22:23:35 +00003012 return std::make_pair(0U, SPU::R64CRegisterClass);
3013 return std::make_pair(0U, SPU::R32CRegisterClass);
3014 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00003015 if (VT == MVT::f32)
Scott Michel266bc8f2007-12-04 22:23:35 +00003016 return std::make_pair(0U, SPU::R32FPRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00003017 else if (VT == MVT::f64)
Scott Michel266bc8f2007-12-04 22:23:35 +00003018 return std::make_pair(0U, SPU::R64FPRegisterClass);
3019 break;
Scott Michel5af8f0e2008-07-16 17:17:29 +00003020 case 'v':
Scott Michel266bc8f2007-12-04 22:23:35 +00003021 return std::make_pair(0U, SPU::GPRCRegisterClass);
3022 }
3023 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00003024
Scott Michel266bc8f2007-12-04 22:23:35 +00003025 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3026}
3027
Scott Michela59d4692008-02-23 18:41:37 +00003028//! Compute used/known bits for a SPU operand
Scott Michel266bc8f2007-12-04 22:23:35 +00003029void
Dan Gohman475871a2008-07-27 21:46:04 +00003030SPUTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00003031 const APInt &Mask,
Scott Michel5af8f0e2008-07-16 17:17:29 +00003032 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003033 APInt &KnownOne,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00003034 const SelectionDAG &DAG,
3035 unsigned Depth ) const {
Scott Michel203b2d62008-04-30 00:30:08 +00003036#if 0
Dan Gohmande551f92009-04-01 18:45:54 +00003037 const uint64_t uint64_sizebits = sizeof(uint64_t) * CHAR_BIT;
Scott Michela59d4692008-02-23 18:41:37 +00003038
3039 switch (Op.getOpcode()) {
3040 default:
3041 // KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
3042 break;
Scott Michela59d4692008-02-23 18:41:37 +00003043 case CALL:
3044 case SHUFB:
Scott Michel7a1c9e92008-11-22 23:50:42 +00003045 case SHUFFLE_MASK:
Scott Michela59d4692008-02-23 18:41:37 +00003046 case CNTB:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003047 case SPUISD::PREFSLOT2VEC:
Scott Michela59d4692008-02-23 18:41:37 +00003048 case SPUISD::LDRESULT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003049 case SPUISD::VEC2PREFSLOT:
Scott Michel203b2d62008-04-30 00:30:08 +00003050 case SPUISD::SHLQUAD_L_BITS:
3051 case SPUISD::SHLQUAD_L_BYTES:
Scott Michel203b2d62008-04-30 00:30:08 +00003052 case SPUISD::VEC_ROTL:
3053 case SPUISD::VEC_ROTR:
Scott Michel203b2d62008-04-30 00:30:08 +00003054 case SPUISD::ROTBYTES_LEFT:
Scott Michel8bf61e82008-06-02 22:18:03 +00003055 case SPUISD::SELECT_MASK:
3056 case SPUISD::SELB:
Scott Michela59d4692008-02-23 18:41:37 +00003057 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00003058#endif
Scott Michel266bc8f2007-12-04 22:23:35 +00003059}
Scott Michel02d711b2008-12-30 23:28:25 +00003060
Scott Michelf0569be2008-12-27 04:51:36 +00003061unsigned
3062SPUTargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
3063 unsigned Depth) const {
3064 switch (Op.getOpcode()) {
3065 default:
3066 return 1;
Scott Michel266bc8f2007-12-04 22:23:35 +00003067
Scott Michelf0569be2008-12-27 04:51:36 +00003068 case ISD::SETCC: {
Owen Andersone50ed302009-08-10 22:56:29 +00003069 EVT VT = Op.getValueType();
Scott Michelf0569be2008-12-27 04:51:36 +00003070
Owen Anderson825b72b2009-08-11 20:47:22 +00003071 if (VT != MVT::i8 && VT != MVT::i16 && VT != MVT::i32) {
3072 VT = MVT::i32;
Scott Michelf0569be2008-12-27 04:51:36 +00003073 }
3074 return VT.getSizeInBits();
3075 }
3076 }
3077}
Scott Michel1df30c42008-12-29 03:23:36 +00003078
Scott Michel203b2d62008-04-30 00:30:08 +00003079// LowerAsmOperandForConstraint
3080void
Dan Gohman475871a2008-07-27 21:46:04 +00003081SPUTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Scott Michel203b2d62008-04-30 00:30:08 +00003082 char ConstraintLetter,
Dan Gohman475871a2008-07-27 21:46:04 +00003083 std::vector<SDValue> &Ops,
Scott Michel203b2d62008-04-30 00:30:08 +00003084 SelectionDAG &DAG) const {
3085 // Default, for the time being, to the base class handler
Dale Johannesen1784d162010-06-25 21:55:36 +00003086 TargetLowering::LowerAsmOperandForConstraint(Op, ConstraintLetter, Ops, DAG);
Scott Michel203b2d62008-04-30 00:30:08 +00003087}
3088
Scott Michel266bc8f2007-12-04 22:23:35 +00003089/// isLegalAddressImmediate - Return true if the integer value can be used
3090/// as the offset of the target addressing mode.
Gabor Greif93c53e52008-08-31 15:37:04 +00003091bool SPUTargetLowering::isLegalAddressImmediate(int64_t V,
3092 const Type *Ty) const {
Scott Michel266bc8f2007-12-04 22:23:35 +00003093 // SPU's addresses are 256K:
3094 return (V > -(1 << 18) && V < (1 << 18) - 1);
3095}
3096
3097bool SPUTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michel5af8f0e2008-07-16 17:17:29 +00003098 return false;
Scott Michel266bc8f2007-12-04 22:23:35 +00003099}
Dan Gohman6520e202008-10-18 02:06:02 +00003100
3101bool
3102SPUTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3103 // The SPU target isn't yet aware of offsets.
3104 return false;
3105}