blob: 03ff36ab04a8e5fc85866edd5c5f51122d32b6cc [file] [log] [blame]
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001//===-- IA64ISelPattern.cpp - A pattern matching inst selector for IA64 ---===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Duraid Madina and is distributed under the
6// University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines a pattern matching instruction selector for IA64.
11//
12//===----------------------------------------------------------------------===//
13
14#include "IA64.h"
15#include "IA64InstrBuilder.h"
16#include "IA64RegisterInfo.h"
17#include "IA64MachineFunctionInfo.h"
18#include "llvm/Constants.h" // FIXME: REMOVE
19#include "llvm/Function.h"
20#include "llvm/CodeGen/MachineConstantPool.h" // FIXME: REMOVE
21#include "llvm/CodeGen/MachineFunction.h"
22#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/SelectionDAG.h"
24#include "llvm/CodeGen/SelectionDAGISel.h"
25#include "llvm/CodeGen/SSARegMap.h"
26#include "llvm/Target/TargetData.h"
27#include "llvm/Target/TargetLowering.h"
28#include "llvm/Support/MathExtras.h"
29#include "llvm/ADT/Statistic.h"
30#include <set>
31#include <algorithm>
32using namespace llvm;
33
34//===----------------------------------------------------------------------===//
35// IA64TargetLowering - IA64 Implementation of the TargetLowering interface
36namespace {
37 class IA64TargetLowering : public TargetLowering {
38 int VarArgsFrameIndex; // FrameIndex for start of varargs area.
39
40 //int ReturnAddrIndex; // FrameIndex for return slot.
41 unsigned GP, SP, RP; // FIXME - clean this mess up
42 public:
43
44 unsigned VirtGPR; // this is public so it can be accessed in the selector
45 // for ISD::RET down below. add an accessor instead? FIXME
46
47 IA64TargetLowering(TargetMachine &TM) : TargetLowering(TM) {
48
49 // register class for general registers
50 addRegisterClass(MVT::i64, IA64::GRRegisterClass);
51
52 // register class for FP registers
53 addRegisterClass(MVT::f64, IA64::FPRegisterClass);
54
55 // register class for predicate registers
56 addRegisterClass(MVT::i1, IA64::PRRegisterClass);
57
58 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
59
60 setSetCCResultType(MVT::i1);
61 setShiftAmountType(MVT::i64);
62
63 setOperationAction(ISD::EXTLOAD , MVT::i1 , Promote);
64 setOperationAction(ISD::EXTLOAD , MVT::f32 , Promote);
65
66 setOperationAction(ISD::ZEXTLOAD , MVT::i1 , Expand);
67 setOperationAction(ISD::ZEXTLOAD , MVT::i32 , Expand);
68
69 setOperationAction(ISD::SEXTLOAD , MVT::i1 , Expand);
70 setOperationAction(ISD::SEXTLOAD , MVT::i8 , Expand);
71 setOperationAction(ISD::SEXTLOAD , MVT::i16 , Expand);
72
73 setOperationAction(ISD::SREM , MVT::f32 , Expand);
74 setOperationAction(ISD::SREM , MVT::f64 , Expand);
75
76 setOperationAction(ISD::UREM , MVT::f32 , Expand);
77 setOperationAction(ISD::UREM , MVT::f64 , Expand);
78
79 setOperationAction(ISD::MEMMOVE , MVT::Other, Expand);
80 setOperationAction(ISD::MEMSET , MVT::Other, Expand);
81 setOperationAction(ISD::MEMCPY , MVT::Other, Expand);
82
Duraid Madina9b9d45f2005-03-17 18:17:03 +000083 computeRegisterProperties();
84
85 addLegalFPImmediate(+0.0);
86 addLegalFPImmediate(+1.0);
87 addLegalFPImmediate(-0.0);
88 addLegalFPImmediate(-1.0);
89 }
90
91 /// LowerArguments - This hook must be implemented to indicate how we should
92 /// lower the arguments for the specified function, into the specified DAG.
93 virtual std::vector<SDOperand>
94 LowerArguments(Function &F, SelectionDAG &DAG);
95
96 /// LowerCallTo - This hook lowers an abstract call to a function into an
97 /// actual call.
98 virtual std::pair<SDOperand, SDOperand>
Nate Begeman8e21e712005-03-26 01:29:23 +000099 LowerCallTo(SDOperand Chain, const Type *RetTy, bool isVarArg,
100 SDOperand Callee, ArgListTy &Args, SelectionDAG &DAG);
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000101
102 virtual std::pair<SDOperand, SDOperand>
103 LowerVAStart(SDOperand Chain, SelectionDAG &DAG);
104
105 virtual std::pair<SDOperand,SDOperand>
106 LowerVAArgNext(bool isVANext, SDOperand Chain, SDOperand VAList,
107 const Type *ArgTy, SelectionDAG &DAG);
108
109 virtual std::pair<SDOperand, SDOperand>
110 LowerFrameReturnAddress(bool isFrameAddr, SDOperand Chain, unsigned Depth,
111 SelectionDAG &DAG);
112
113 void restoreGP_SP_RP(MachineBasicBlock* BB)
114 {
115 BuildMI(BB, IA64::MOV, 1, IA64::r1).addReg(GP);
116 BuildMI(BB, IA64::MOV, 1, IA64::r12).addReg(SP);
117 BuildMI(BB, IA64::MOV, 1, IA64::rp).addReg(RP);
118 }
119
Duraid Madinabeeaab22005-03-31 12:31:11 +0000120 void restoreSP_RP(MachineBasicBlock* BB)
121 {
122 BuildMI(BB, IA64::MOV, 1, IA64::r12).addReg(SP);
123 BuildMI(BB, IA64::MOV, 1, IA64::rp).addReg(RP);
124 }
125
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000126 void restoreRP(MachineBasicBlock* BB)
127 {
128 BuildMI(BB, IA64::MOV, 1, IA64::rp).addReg(RP);
129 }
130
131 void restoreGP(MachineBasicBlock* BB)
132 {
133 BuildMI(BB, IA64::MOV, 1, IA64::r1).addReg(GP);
134 }
135
136 };
137}
138
139
140std::vector<SDOperand>
141IA64TargetLowering::LowerArguments(Function &F, SelectionDAG &DAG) {
142 std::vector<SDOperand> ArgValues;
143
144 //
145 // add beautiful description of IA64 stack frame format
146 // here (from intel 24535803.pdf most likely)
147 //
148 MachineFunction &MF = DAG.getMachineFunction();
149 MachineFrameInfo *MFI = MF.getFrameInfo();
150
151 GP = MF.getSSARegMap()->createVirtualRegister(getRegClassFor(MVT::i64));
152 SP = MF.getSSARegMap()->createVirtualRegister(getRegClassFor(MVT::i64));
153 RP = MF.getSSARegMap()->createVirtualRegister(getRegClassFor(MVT::i64));
154
155 MachineBasicBlock& BB = MF.front();
156
157 unsigned args_int[] = {IA64::r32, IA64::r33, IA64::r34, IA64::r35,
158 IA64::r36, IA64::r37, IA64::r38, IA64::r39};
159
160 unsigned args_FP[] = {IA64::F8, IA64::F9, IA64::F10, IA64::F11,
161 IA64::F12,IA64::F13,IA64::F14, IA64::F15};
162
163 unsigned argVreg[8];
164 unsigned argPreg[8];
165 unsigned argOpc[8];
166
Duraid Madinabeeaab22005-03-31 12:31:11 +0000167 unsigned used_FPArgs = 0; // how many FP args have been used so far?
168
169 unsigned ArgOffset = 0;
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000170 int count = 0;
Duraid Madinabeeaab22005-03-31 12:31:11 +0000171
Alkis Evlogimenos12cf3852005-03-19 09:22:17 +0000172 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E; ++I)
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000173 {
174 SDOperand newroot, argt;
175 if(count < 8) { // need to fix this logic? maybe.
176
177 switch (getValueType(I->getType())) {
178 default:
179 std::cerr << "ERROR in LowerArgs: unknown type "
180 << getValueType(I->getType()) << "\n";
181 abort();
182 case MVT::f32:
183 // fixme? (well, will need to for weird FP structy stuff,
184 // see intel ABI docs)
185 case MVT::f64:
186 BuildMI(&BB, IA64::IDEF, 0, args_FP[used_FPArgs]);
187 // floating point args go into f8..f15 as-needed, the increment
188 argVreg[count] = // is below..:
189 MF.getSSARegMap()->createVirtualRegister(getRegClassFor(MVT::f64));
190 // FP args go into f8..f15 as needed: (hence the ++)
191 argPreg[count] = args_FP[used_FPArgs++];
192 argOpc[count] = IA64::FMOV;
193 argt = newroot = DAG.getCopyFromReg(argVreg[count],
194 getValueType(I->getType()), DAG.getRoot());
195 break;
196 case MVT::i1: // NOTE: as far as C abi stuff goes,
197 // bools are just boring old ints
198 case MVT::i8:
199 case MVT::i16:
200 case MVT::i32:
201 case MVT::i64:
202 BuildMI(&BB, IA64::IDEF, 0, args_int[count]);
203 argVreg[count] =
204 MF.getSSARegMap()->createVirtualRegister(getRegClassFor(MVT::i64));
205 argPreg[count] = args_int[count];
206 argOpc[count] = IA64::MOV;
207 argt = newroot =
208 DAG.getCopyFromReg(argVreg[count], MVT::i64, DAG.getRoot());
209 if ( getValueType(I->getType()) != MVT::i64)
210 argt = DAG.getNode(ISD::TRUNCATE, getValueType(I->getType()),
211 newroot);
212 break;
213 }
214 } else { // more than 8 args go into the frame
215 // Create the frame index object for this incoming parameter...
Duraid Madinabeeaab22005-03-31 12:31:11 +0000216 ArgOffset = 16 + 8 * (count - 8);
217 int FI = MFI->CreateFixedObject(8, ArgOffset);
218
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000219 // Create the SelectionDAG nodes corresponding to a load
220 //from this parameter
221 SDOperand FIN = DAG.getFrameIndex(FI, MVT::i64);
222 argt = newroot = DAG.getLoad(getValueType(I->getType()),
223 DAG.getEntryNode(), FIN);
224 }
225 ++count;
226 DAG.setRoot(newroot.getValue(1));
227 ArgValues.push_back(argt);
228 }
Duraid Madinabeeaab22005-03-31 12:31:11 +0000229
230
231 // Create a vreg to hold the output of (what will become)
232 // the "alloc" instruction
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000233 VirtGPR = MF.getSSARegMap()->createVirtualRegister(getRegClassFor(MVT::i64));
234 BuildMI(&BB, IA64::PSEUDO_ALLOC, 0, VirtGPR);
235 // we create a PSEUDO_ALLOC (pseudo)instruction for now
236
237 BuildMI(&BB, IA64::IDEF, 0, IA64::r1);
238
239 // hmm:
240 BuildMI(&BB, IA64::IDEF, 0, IA64::r12);
241 BuildMI(&BB, IA64::IDEF, 0, IA64::rp);
242 // ..hmm.
243
244 BuildMI(&BB, IA64::MOV, 1, GP).addReg(IA64::r1);
245
246 // hmm:
247 BuildMI(&BB, IA64::MOV, 1, SP).addReg(IA64::r12);
248 BuildMI(&BB, IA64::MOV, 1, RP).addReg(IA64::rp);
249 // ..hmm.
250
Duraid Madinabeeaab22005-03-31 12:31:11 +0000251 unsigned tempOffset=0;
252
253 // if this is a varargs function, we simply lower llvm.va_start by
254 // pointing to the first entry
255 if(F.isVarArg()) {
256 tempOffset=0;
257 VarArgsFrameIndex = MFI->CreateFixedObject(8, tempOffset);
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000258 }
259
Duraid Madinabeeaab22005-03-31 12:31:11 +0000260 // here we actually do the moving of args, and store them to the stack
261 // too if this is a varargs function:
262 for (int i = 0; i < count && i < 8; ++i) {
263 BuildMI(&BB, argOpc[i], 1, argVreg[i]).addReg(argPreg[i]);
264 if(F.isVarArg()) {
265 // if this is a varargs function, we copy the input registers to the stack
266 int FI = MFI->CreateFixedObject(8, tempOffset);
267 tempOffset+=8; //XXX: is it safe to use r22 like this?
268 BuildMI(&BB, IA64::MOV, 1, IA64::r22).addFrameIndex(FI);
269 // FIXME: we should use st8.spill here, one day
270 BuildMI(&BB, IA64::ST8, 1, IA64::r22).addReg(argPreg[i]);
271 }
272 }
273
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000274 return ArgValues;
275}
276
277std::pair<SDOperand, SDOperand>
278IA64TargetLowering::LowerCallTo(SDOperand Chain,
Nate Begeman8e21e712005-03-26 01:29:23 +0000279 const Type *RetTy, bool isVarArg,
280 SDOperand Callee, ArgListTy &Args, SelectionDAG &DAG) {
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000281
282 MachineFunction &MF = DAG.getMachineFunction();
283
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000284 unsigned NumBytes = 16;
Duraid Madinabeeaab22005-03-31 12:31:11 +0000285 unsigned outRegsUsed = 0;
286
287 if (Args.size() > 8) {
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000288 NumBytes += (Args.size() - 8) * 8;
Duraid Madinabeeaab22005-03-31 12:31:11 +0000289 outRegsUsed = 8;
290 } else {
291 outRegsUsed = Args.size();
292 }
293
294 // FIXME? this WILL fail if we ever try to pass around an arg that
295 // consumes more than a single output slot (a 'real' double, int128
296 // some sort of aggregate etc.), as we'll underestimate how many 'outX'
297 // registers we use. Hopefully, the assembler will notice.
298 MF.getInfo<IA64FunctionInfo>()->outRegsUsed=
299 std::max(outRegsUsed, MF.getInfo<IA64FunctionInfo>()->outRegsUsed);
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000300
301 Chain = DAG.getNode(ISD::ADJCALLSTACKDOWN, MVT::Other, Chain,
302 DAG.getConstant(NumBytes, getPointerTy()));
Duraid Madinabeeaab22005-03-31 12:31:11 +0000303
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000304 std::vector<SDOperand> args_to_use;
305 for (unsigned i = 0, e = Args.size(); i != e; ++i)
306 {
307 switch (getValueType(Args[i].second)) {
308 default: assert(0 && "unexpected argument type!");
309 case MVT::i1:
310 case MVT::i8:
311 case MVT::i16:
312 case MVT::i32:
313 //promote to 64-bits, sign/zero extending based on type
314 //of the argument
315 if(Args[i].second->isSigned())
316 Args[i].first = DAG.getNode(ISD::SIGN_EXTEND, MVT::i64,
317 Args[i].first);
318 else
319 Args[i].first = DAG.getNode(ISD::ZERO_EXTEND, MVT::i64,
320 Args[i].first);
321 break;
322 case MVT::f32:
323 //promote to 64-bits
324 Args[i].first = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Args[i].first);
325 case MVT::f64:
326 case MVT::i64:
327 break;
328 }
329 args_to_use.push_back(Args[i].first);
330 }
331
332 std::vector<MVT::ValueType> RetVals;
333 MVT::ValueType RetTyVT = getValueType(RetTy);
334 if (RetTyVT != MVT::isVoid)
335 RetVals.push_back(RetTyVT);
336 RetVals.push_back(MVT::Other);
337
338 SDOperand TheCall = SDOperand(DAG.getCall(RetVals, Chain,
339 Callee, args_to_use), 0);
340 Chain = TheCall.getValue(RetTyVT != MVT::isVoid);
341 Chain = DAG.getNode(ISD::ADJCALLSTACKUP, MVT::Other, Chain,
342 DAG.getConstant(NumBytes, getPointerTy()));
343 return std::make_pair(TheCall, Chain);
344}
345
346std::pair<SDOperand, SDOperand>
347IA64TargetLowering::LowerVAStart(SDOperand Chain, SelectionDAG &DAG) {
348 // vastart just returns the address of the VarArgsFrameIndex slot.
349 return std::make_pair(DAG.getFrameIndex(VarArgsFrameIndex, MVT::i64), Chain);
350}
351
352std::pair<SDOperand,SDOperand> IA64TargetLowering::
353LowerVAArgNext(bool isVANext, SDOperand Chain, SDOperand VAList,
354 const Type *ArgTy, SelectionDAG &DAG) {
Duraid Madinabeeaab22005-03-31 12:31:11 +0000355
356 MVT::ValueType ArgVT = getValueType(ArgTy);
357 SDOperand Result;
358 if (!isVANext) {
359 Result = DAG.getLoad(ArgVT, DAG.getEntryNode(), VAList);
360 } else {
361 unsigned Amt;
362 if (ArgVT == MVT::i32 || ArgVT == MVT::f32)
363 Amt = 8;
364 else {
365 assert((ArgVT == MVT::i64 || ArgVT == MVT::f64) &&
366 "Other types should have been promoted for varargs!");
367 Amt = 8;
368 }
369 Result = DAG.getNode(ISD::ADD, VAList.getValueType(), VAList,
370 DAG.getConstant(Amt, VAList.getValueType()));
371 }
372 return std::make_pair(Result, Chain);
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000373}
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000374
375std::pair<SDOperand, SDOperand> IA64TargetLowering::
376LowerFrameReturnAddress(bool isFrameAddress, SDOperand Chain, unsigned Depth,
377 SelectionDAG &DAG) {
378
379 assert(0 && "LowerFrameReturnAddress not done yet\n");
Duraid Madina817aed42005-03-17 19:00:40 +0000380 abort();
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000381}
382
383
384namespace {
385
386 //===--------------------------------------------------------------------===//
387 /// ISel - IA64 specific code to select IA64 machine instructions for
388 /// SelectionDAG operations.
389 ///
390 class ISel : public SelectionDAGISel {
391 /// IA64Lowering - This object fully describes how to lower LLVM code to an
392 /// IA64-specific SelectionDAG.
393 IA64TargetLowering IA64Lowering;
394
395 /// ExprMap - As shared expressions are codegen'd, we keep track of which
396 /// vreg the value is produced in, so we only emit one copy of each compiled
397 /// tree.
398 std::map<SDOperand, unsigned> ExprMap;
399 std::set<SDOperand> LoweredTokens;
400
401 public:
402 ISel(TargetMachine &TM) : SelectionDAGISel(IA64Lowering), IA64Lowering(TM) {
403 }
404
405 /// InstructionSelectBasicBlock - This callback is invoked by
406 /// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
407 virtual void InstructionSelectBasicBlock(SelectionDAG &DAG);
408
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000409 unsigned SelectExpr(SDOperand N);
410 void Select(SDOperand N);
411 };
412}
413
414/// InstructionSelectBasicBlock - This callback is invoked by SelectionDAGISel
415/// when it has created a SelectionDAG for us to codegen.
416void ISel::InstructionSelectBasicBlock(SelectionDAG &DAG) {
417
418 // Codegen the basic block.
419 Select(DAG.getRoot());
420
421 // Clear state used for selection.
422 ExprMap.clear();
423 LoweredTokens.clear();
424}
425
Duraid Madina4826a072005-04-06 09:55:17 +0000426/// ExactLog2 - This function solves for (Val == 1 << (N-1)) and returns N. It
427/// returns zero when the input is not exactly a power of two.
428static uint64_t ExactLog2(uint64_t Val) {
429 if (Val == 0 || (Val & (Val-1))) return 0;
430 unsigned Count = 0;
431 while (Val != 1) {
432 Val >>= 1;
433 ++Count;
434 }
435 return Count;
436}
437
438/// ponderIntegerDivisionBy - When handling integer divides, if the divide
439/// is by a constant such that we can efficiently codegen it, this
440/// function says what to do. Currently, it returns 0 if the division must
441/// become a genuine divide, and 1 if the division can be turned into a
442/// right shift.
443static unsigned ponderIntegerDivisionBy(SDOperand N, bool isSigned,
444 unsigned& Imm) {
445 if (N.getOpcode() != ISD::Constant) return 0; // if not a divide by
446 // a constant, give up.
447
448 int64_t v = (int64_t)cast<ConstantSDNode>(N)->getSignExtended();
449
450 if ((Imm = ExactLog2(v))) { // if a division by a power of two, say so
451 return 1;
452 }
453
454 return 0; // fallthrough
455}
456
Duraid Madinaf55e4032005-04-07 12:33:38 +0000457static unsigned ponderIntegerAdditionWith(SDOperand N, unsigned& Imm) {
458 if (N.getOpcode() != ISD::Constant) return 0; // if not adding a
459 // constant, give up.
460 int64_t v = (int64_t)cast<ConstantSDNode>(N)->getSignExtended();
461
462 if (v <= 8191 && v >= -8192) { // if this constants fits in 14 bits, say so
463 Imm = v & 0x3FFF; // 14 bits
464 return 1;
465 }
466 return 0; // fallthrough
467}
468
469static unsigned ponderIntegerSubtractionFrom(SDOperand N, unsigned& Imm) {
470 if (N.getOpcode() != ISD::Constant) return 0; // if not subtracting a
471 // constant, give up.
472 int64_t v = (int64_t)cast<ConstantSDNode>(N)->getSignExtended();
473
474 if (v <= 127 && v >= -128) { // if this constants fits in 8 bits, say so
475 Imm = v & 0xFF; // 8 bits
476 return 1;
477 }
478 return 0; // fallthrough
479}
480
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000481unsigned ISel::SelectExpr(SDOperand N) {
482 unsigned Result;
483 unsigned Tmp1, Tmp2, Tmp3;
484 unsigned Opc = 0;
485 MVT::ValueType DestType = N.getValueType();
486
487 unsigned opcode = N.getOpcode();
488
489 SDNode *Node = N.Val;
490 SDOperand Op0, Op1;
491
492 if (Node->getOpcode() == ISD::CopyFromReg)
493 // Just use the specified register as our input.
494 return dyn_cast<RegSDNode>(Node)->getReg();
495
496 unsigned &Reg = ExprMap[N];
497 if (Reg) return Reg;
498
499 if (N.getOpcode() != ISD::CALL)
500 Reg = Result = (N.getValueType() != MVT::Other) ?
501 MakeReg(N.getValueType()) : 1;
502 else {
503 // If this is a call instruction, make sure to prepare ALL of the result
504 // values as well as the chain.
505 if (Node->getNumValues() == 1)
506 Reg = Result = 1; // Void call, just a chain.
507 else {
508 Result = MakeReg(Node->getValueType(0));
509 ExprMap[N.getValue(0)] = Result;
510 for (unsigned i = 1, e = N.Val->getNumValues()-1; i != e; ++i)
511 ExprMap[N.getValue(i)] = MakeReg(Node->getValueType(i));
512 ExprMap[SDOperand(Node, Node->getNumValues()-1)] = 1;
513 }
514 }
515
516 switch (N.getOpcode()) {
517 default:
518 Node->dump();
519 assert(0 && "Node not handled!\n");
520
521 case ISD::FrameIndex: {
522 Tmp1 = cast<FrameIndexSDNode>(N)->getIndex();
523 BuildMI(BB, IA64::MOV, 1, Result).addFrameIndex(Tmp1);
524 return Result;
525 }
526
527 case ISD::ConstantPool: {
528 Tmp1 = cast<ConstantPoolSDNode>(N)->getIndex();
529 IA64Lowering.restoreGP(BB); // FIXME: do i really need this?
530 BuildMI(BB, IA64::ADD, 2, Result).addConstantPoolIndex(Tmp1)
531 .addReg(IA64::r1);
532 return Result;
533 }
534
535 case ISD::ConstantFP: {
536 Tmp1 = Result; // Intermediate Register
537 if (cast<ConstantFPSDNode>(N)->getValue() < 0.0 ||
538 cast<ConstantFPSDNode>(N)->isExactlyValue(-0.0))
539 Tmp1 = MakeReg(MVT::f64);
540
541 if (cast<ConstantFPSDNode>(N)->isExactlyValue(+0.0) ||
542 cast<ConstantFPSDNode>(N)->isExactlyValue(-0.0))
543 BuildMI(BB, IA64::FMOV, 1, Tmp1).addReg(IA64::F0); // load 0.0
544 else if (cast<ConstantFPSDNode>(N)->isExactlyValue(+1.0) ||
545 cast<ConstantFPSDNode>(N)->isExactlyValue(-1.0))
546 BuildMI(BB, IA64::FMOV, 1, Tmp1).addReg(IA64::F1); // load 1.0
547 else
548 assert(0 && "Unexpected FP constant!");
549 if (Tmp1 != Result)
550 // we multiply by +1.0, negate (this is FNMA), and then add 0.0
551 BuildMI(BB, IA64::FNMA, 3, Result).addReg(Tmp1).addReg(IA64::F1)
552 .addReg(IA64::F0);
553 return Result;
554 }
555
556 case ISD::DYNAMIC_STACKALLOC: {
557 // Generate both result values.
558 if (Result != 1)
559 ExprMap[N.getValue(1)] = 1; // Generate the token
560 else
561 Result = ExprMap[N.getValue(0)] = MakeReg(N.getValue(0).getValueType());
562
563 // FIXME: We are currently ignoring the requested alignment for handling
564 // greater than the stack alignment. This will need to be revisited at some
565 // point. Align = N.getOperand(2);
566
567 if (!isa<ConstantSDNode>(N.getOperand(2)) ||
568 cast<ConstantSDNode>(N.getOperand(2))->getValue() != 0) {
569 std::cerr << "Cannot allocate stack object with greater alignment than"
570 << " the stack alignment yet!";
571 abort();
572 }
Duraid Madinabeeaab22005-03-31 12:31:11 +0000573
574/*
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000575 Select(N.getOperand(0));
576 if (ConstantSDNode* CN = dyn_cast<ConstantSDNode>(N.getOperand(1)))
577 {
578 if (CN->getValue() < 32000)
579 {
580 BuildMI(BB, IA64::ADDIMM22, 2, IA64::r12).addReg(IA64::r12)
581 .addImm(-CN->getValue());
582 } else {
583 Tmp1 = SelectExpr(N.getOperand(1));
584 // Subtract size from stack pointer, thereby allocating some space.
585 BuildMI(BB, IA64::SUB, 2, IA64::r12).addReg(IA64::r12).addReg(Tmp1);
586 }
587 } else {
588 Tmp1 = SelectExpr(N.getOperand(1));
589 // Subtract size from stack pointer, thereby allocating some space.
590 BuildMI(BB, IA64::SUB, 2, IA64::r12).addReg(IA64::r12).addReg(Tmp1);
591 }
Duraid Madinabeeaab22005-03-31 12:31:11 +0000592*/
593 Select(N.getOperand(0));
594 Tmp1 = SelectExpr(N.getOperand(1));
595 // Subtract size from stack pointer, thereby allocating some space.
596 BuildMI(BB, IA64::SUB, 2, IA64::r12).addReg(IA64::r12).addReg(Tmp1);
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000597 // Put a pointer to the space into the result register, by copying the
598 // stack pointer.
599 BuildMI(BB, IA64::MOV, 1, Result).addReg(IA64::r12);
600 return Result;
601 }
602
603 case ISD::SELECT: {
604 Tmp1 = SelectExpr(N.getOperand(0)); //Cond
605 Tmp2 = SelectExpr(N.getOperand(1)); //Use if TRUE
606 Tmp3 = SelectExpr(N.getOperand(2)); //Use if FALSE
607
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000608 unsigned bogoResult;
609
610 switch (N.getOperand(1).getValueType()) {
611 default: assert(0 &&
612 "ISD::SELECT: 'select'ing something other than i64 or f64!\n");
613 case MVT::i64:
614 bogoResult=MakeReg(MVT::i64);
615 break;
616 case MVT::f64:
617 bogoResult=MakeReg(MVT::f64);
618 break;
619 }
Duraid Madina69c8e202005-04-01 10:35:00 +0000620
621 BuildMI(BB, IA64::MOV, 1, bogoResult).addReg(Tmp3);
622 BuildMI(BB, IA64::CMOV, 2, Result).addReg(bogoResult).addReg(Tmp2)
623 .addReg(Tmp1); // FIXME: should be FMOV/FCMOV sometimes,
624 // though this will work for now (no JIT)
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000625 return Result;
626 }
627
628 case ISD::Constant: {
629 unsigned depositPos=0;
630 unsigned depositLen=0;
631 switch (N.getValueType()) {
632 default: assert(0 && "Cannot use constants of this type!");
633 case MVT::i1: { // if a bool, we don't 'load' so much as generate
634 // the constant:
635 if(cast<ConstantSDNode>(N)->getValue()) // true:
636 BuildMI(BB, IA64::CMPEQ, 2, Result)
637 .addReg(IA64::r0).addReg(IA64::r0);
638 else // false:
639 BuildMI(BB, IA64::CMPNE, 2, Result)
640 .addReg(IA64::r0).addReg(IA64::r0);
641 return Result;
642 }
643 case MVT::i64: Opc = IA64::MOVLI32; break;
644 }
645
646 int64_t immediate = cast<ConstantSDNode>(N)->getValue();
647 if(immediate>>32) { // if our immediate really is big:
648 int highPart = immediate>>32;
649 int lowPart = immediate&0xFFFFFFFF;
650 unsigned dummy = MakeReg(MVT::i64);
651 unsigned dummy2 = MakeReg(MVT::i64);
652 unsigned dummy3 = MakeReg(MVT::i64);
653
654 BuildMI(BB, IA64::MOVLI32, 1, dummy).addImm(highPart);
655 BuildMI(BB, IA64::SHLI, 2, dummy2).addReg(dummy).addImm(32);
656 BuildMI(BB, IA64::MOVLI32, 1, dummy3).addImm(lowPart);
657 BuildMI(BB, IA64::ADD, 2, Result).addReg(dummy2).addReg(dummy3);
658 } else {
659 BuildMI(BB, IA64::MOVLI32, 1, Result).addImm(immediate);
660 }
661
662 return Result;
663 }
Duraid Madina75c9fcb2005-04-02 10:33:53 +0000664
665 case ISD::UNDEF: {
666 BuildMI(BB, IA64::IDEF, 0, Result);
667 return Result;
668 }
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000669
670 case ISD::GlobalAddress: {
671 GlobalValue *GV = cast<GlobalAddressSDNode>(N)->getGlobal();
672 unsigned Tmp1 = MakeReg(MVT::i64);
Duraid Madinabeeaab22005-03-31 12:31:11 +0000673
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000674 BuildMI(BB, IA64::ADD, 2, Tmp1).addGlobalAddress(GV).addReg(IA64::r1);
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000675 BuildMI(BB, IA64::LD8, 1, Result).addReg(Tmp1);
Duraid Madinabeeaab22005-03-31 12:31:11 +0000676
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000677 return Result;
678 }
679
680 case ISD::ExternalSymbol: {
681 const char *Sym = cast<ExternalSymbolSDNode>(N)->getSymbol();
Duraid Madinabeeaab22005-03-31 12:31:11 +0000682// assert(0 && "sorry, but what did you want an ExternalSymbol for again?");
683 BuildMI(BB, IA64::MOV, 1, Result).addExternalSymbol(Sym); // XXX
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000684 return Result;
685 }
686
687 case ISD::FP_EXTEND: {
688 Tmp1 = SelectExpr(N.getOperand(0));
689 BuildMI(BB, IA64::FMOV, 1, Result).addReg(Tmp1);
690 return Result;
691 }
692
693 case ISD::ZERO_EXTEND: {
694 Tmp1 = SelectExpr(N.getOperand(0)); // value
695
696 switch (N.getOperand(0).getValueType()) {
697 default: assert(0 && "Cannot zero-extend this type!");
698 case MVT::i8: Opc = IA64::ZXT1; break;
699 case MVT::i16: Opc = IA64::ZXT2; break;
700 case MVT::i32: Opc = IA64::ZXT4; break;
701
702 // we handle bools differently! :
703 case MVT::i1: { // if the predicate reg has 1, we want a '1' in our GR.
704 unsigned dummy = MakeReg(MVT::i64);
705 // first load zero:
706 BuildMI(BB, IA64::MOV, 1, dummy).addReg(IA64::r0);
707 // ...then conditionally (PR:Tmp1) add 1:
708 BuildMI(BB, IA64::CADDIMM22, 3, Result).addReg(dummy)
709 .addImm(1).addReg(Tmp1);
710 return Result; // XXX early exit!
711 }
712 }
713
714 BuildMI(BB, Opc, 1, Result).addReg(Tmp1);
715 return Result;
716 }
717
718 case ISD::SIGN_EXTEND: { // we should only have to handle i1 -> i64 here!!!
719
720assert(0 && "hmm, ISD::SIGN_EXTEND: shouldn't ever be reached. bad luck!\n");
721
722 Tmp1 = SelectExpr(N.getOperand(0)); // value
723
724 switch (N.getOperand(0).getValueType()) {
725 default: assert(0 && "Cannot sign-extend this type!");
726 case MVT::i1: assert(0 && "trying to sign extend a bool? ow.\n");
727 Opc = IA64::SXT1; break;
728 // FIXME: for now, we treat bools the same as i8s
729 case MVT::i8: Opc = IA64::SXT1; break;
730 case MVT::i16: Opc = IA64::SXT2; break;
731 case MVT::i32: Opc = IA64::SXT4; break;
732 }
733
734 BuildMI(BB, Opc, 1, Result).addReg(Tmp1);
735 return Result;
736 }
737
738 case ISD::TRUNCATE: {
739 // we use the funky dep.z (deposit (zero)) instruction to deposit bits
740 // of R0 appropriately.
741 switch (N.getOperand(0).getValueType()) {
742 default: assert(0 && "Unknown truncate!");
743 case MVT::i64: break;
744 }
745 Tmp1 = SelectExpr(N.getOperand(0));
746 unsigned depositPos, depositLen;
747
748 switch (N.getValueType()) {
749 default: assert(0 && "Unknown truncate!");
750 case MVT::i1: {
751 // if input (normal reg) is 0, 0!=0 -> false (0), if 1, 1!=0 ->true (1):
752 BuildMI(BB, IA64::CMPNE, 2, Result).addReg(Tmp1)
753 .addReg(IA64::r0);
754 return Result; // XXX early exit!
755 }
756 case MVT::i8: depositPos=0; depositLen=8; break;
757 case MVT::i16: depositPos=0; depositLen=16; break;
758 case MVT::i32: depositPos=0; depositLen=32; break;
759 }
760 BuildMI(BB, IA64::DEPZ, 1, Result).addReg(Tmp1)
761 .addImm(depositPos).addImm(depositLen);
762 return Result;
763 }
764
765/*
766 case ISD::FP_ROUND: {
767 assert (DestType == MVT::f32 && N.getOperand(0).getValueType() == MVT::f64 &&
768 "error: trying to FP_ROUND something other than f64 -> f32!\n");
769 Tmp1 = SelectExpr(N.getOperand(0));
770 BuildMI(BB, IA64::FADDS, 2, Result).addReg(Tmp1).addReg(IA64::F0);
771 // we add 0.0 using a single precision add to do rounding
772 return Result;
773 }
774*/
775
776// FIXME: the following 4 cases need cleaning
777 case ISD::SINT_TO_FP: {
778 Tmp1 = SelectExpr(N.getOperand(0));
779 Tmp2 = MakeReg(MVT::f64);
780 unsigned dummy = MakeReg(MVT::f64);
781 BuildMI(BB, IA64::SETFSIG, 1, Tmp2).addReg(Tmp1);
782 BuildMI(BB, IA64::FCVTXF, 1, dummy).addReg(Tmp2);
783 BuildMI(BB, IA64::FNORMD, 1, Result).addReg(dummy);
784 return Result;
785 }
786
787 case ISD::UINT_TO_FP: {
788 Tmp1 = SelectExpr(N.getOperand(0));
789 Tmp2 = MakeReg(MVT::f64);
790 unsigned dummy = MakeReg(MVT::f64);
791 BuildMI(BB, IA64::SETFSIG, 1, Tmp2).addReg(Tmp1);
792 BuildMI(BB, IA64::FCVTXUF, 1, dummy).addReg(Tmp2);
793 BuildMI(BB, IA64::FNORMD, 1, Result).addReg(dummy);
794 return Result;
795 }
796
797 case ISD::FP_TO_SINT: {
798 Tmp1 = SelectExpr(N.getOperand(0));
799 Tmp2 = MakeReg(MVT::f64);
800 BuildMI(BB, IA64::FCVTFXTRUNC, 1, Tmp2).addReg(Tmp1);
801 BuildMI(BB, IA64::GETFSIG, 1, Result).addReg(Tmp2);
802 return Result;
803 }
804
805 case ISD::FP_TO_UINT: {
806 Tmp1 = SelectExpr(N.getOperand(0));
807 Tmp2 = MakeReg(MVT::f64);
808 BuildMI(BB, IA64::FCVTFXUTRUNC, 1, Tmp2).addReg(Tmp1);
809 BuildMI(BB, IA64::GETFSIG, 1, Result).addReg(Tmp2);
810 return Result;
811 }
812
813 case ISD::ADD: {
Duraid Madina4826a072005-04-06 09:55:17 +0000814 if(DestType == MVT::f64 && N.getOperand(0).getOpcode() == ISD::MUL &&
815 N.getOperand(0).Val->hasOneUse()) { // if we can fold this add
816 // into an fma, do so:
817 // ++FusedFP; // Statistic
818 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
819 Tmp2 = SelectExpr(N.getOperand(0).getOperand(1));
820 Tmp3 = SelectExpr(N.getOperand(1));
821 BuildMI(BB, IA64::FMA, 3, Result).addReg(Tmp1).addReg(Tmp2).addReg(Tmp3);
822 return Result; // early exit
823 }
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000824 Tmp1 = SelectExpr(N.getOperand(0));
825 Tmp2 = SelectExpr(N.getOperand(1));
Duraid Madinaf55e4032005-04-07 12:33:38 +0000826 if(DestType != MVT::f64) { // integer addition:
827 switch (ponderIntegerAdditionWith(N.getOperand(1), Tmp3)) {
828 case 1: // adding a constant that's 14 bits
829 BuildMI(BB, IA64::ADDIMM14, 2, Result).addReg(Tmp1).addSImm(Tmp3);
830 return Result; // early exit
831 } // fallthrough and emit a reg+reg ADD:
832 BuildMI(BB, IA64::ADD, 2, Result).addReg(Tmp1).addReg(Tmp2);
833 } else { // this is a floating point addition
834 BuildMI(BB, IA64::FADD, 2, Result).addReg(Tmp1).addReg(Tmp2);
835 }
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000836 return Result;
837 }
838
839 case ISD::MUL: {
840 Tmp1 = SelectExpr(N.getOperand(0));
841 Tmp2 = SelectExpr(N.getOperand(1));
Duraid Madina4826a072005-04-06 09:55:17 +0000842
843 if(DestType != MVT::f64) { // TODO: speed!
844 // boring old integer multiply with xma
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000845 unsigned TempFR1=MakeReg(MVT::f64);
846 unsigned TempFR2=MakeReg(MVT::f64);
847 unsigned TempFR3=MakeReg(MVT::f64);
848 BuildMI(BB, IA64::SETFSIG, 1, TempFR1).addReg(Tmp1);
849 BuildMI(BB, IA64::SETFSIG, 1, TempFR2).addReg(Tmp2);
850 BuildMI(BB, IA64::XMAL, 1, TempFR3).addReg(TempFR1).addReg(TempFR2)
851 .addReg(IA64::F0);
852 BuildMI(BB, IA64::GETFSIG, 1, Result).addReg(TempFR3);
853 }
854 else // floating point multiply
855 BuildMI(BB, IA64::FMPY, 2, Result).addReg(Tmp1).addReg(Tmp2);
856 return Result;
857 }
858
859 case ISD::SUB: {
Duraid Madina4826a072005-04-06 09:55:17 +0000860 if(DestType == MVT::f64 && N.getOperand(0).getOpcode() == ISD::MUL &&
861 N.getOperand(0).Val->hasOneUse()) { // if we can fold this sub
862 // into an fms, do so:
863 // ++FusedFP; // Statistic
864 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
865 Tmp2 = SelectExpr(N.getOperand(0).getOperand(1));
866 Tmp3 = SelectExpr(N.getOperand(1));
867 BuildMI(BB, IA64::FMS, 3, Result).addReg(Tmp1).addReg(Tmp2).addReg(Tmp3);
868 return Result; // early exit
869 }
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000870 Tmp1 = SelectExpr(N.getOperand(0));
871 Tmp2 = SelectExpr(N.getOperand(1));
Duraid Madinaf55e4032005-04-07 12:33:38 +0000872 if(DestType != MVT::f64) { // integer subtraction:
873 switch (ponderIntegerSubtractionFrom(N.getOperand(0), Tmp3)) {
874 case 1: // subtracting *from* an 8 bit constant:
875 BuildMI(BB, IA64::SUBIMM8, 2, Result).addSImm(Tmp3).addReg(Tmp2);
876 return Result; // early exit
877 } // fallthrough and emit a reg+reg SUB:
878 BuildMI(BB, IA64::SUB, 2, Result).addReg(Tmp1).addReg(Tmp2);
879 } else { // this is a floating point subtraction
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000880 BuildMI(BB, IA64::FSUB, 2, Result).addReg(Tmp1).addReg(Tmp2);
Duraid Madinaf55e4032005-04-07 12:33:38 +0000881 }
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000882 return Result;
883 }
Duraid Madinaa7ee8b82005-04-02 05:18:38 +0000884
885 case ISD::FABS: {
886 Tmp1 = SelectExpr(N.getOperand(0));
887 assert(DestType == MVT::f64 && "trying to fabs something other than f64?");
888 BuildMI(BB, IA64::FABS, 1, Result).addReg(Tmp1);
889 return Result;
890 }
891
892 case ISD::FNEG: {
Duraid Madinaa7ee8b82005-04-02 05:18:38 +0000893 assert(DestType == MVT::f64 && "trying to fneg something other than f64?");
Duraid Madina75c9fcb2005-04-02 10:33:53 +0000894
895 if (ISD::FABS == N.getOperand(0).getOpcode()) { // && hasOneUse()?
896 Tmp1 = SelectExpr(N.getOperand(0).getOperand(0));
897 BuildMI(BB, IA64::FNEGABS, 1, Result).addReg(Tmp1); // fold in abs
898 } else {
899 Tmp1 = SelectExpr(N.getOperand(0));
900 BuildMI(BB, IA64::FNEG, 1, Result).addReg(Tmp1); // plain old fneg
901 }
902
Duraid Madinaa7ee8b82005-04-02 05:18:38 +0000903 return Result;
904 }
905
Duraid Madina9b9d45f2005-03-17 18:17:03 +0000906 case ISD::AND: {
907 switch (N.getValueType()) {
908 default: assert(0 && "Cannot AND this type!");
909 case MVT::i1: { // if a bool, we emit a pseudocode AND
910 unsigned pA = SelectExpr(N.getOperand(0));
911 unsigned pB = SelectExpr(N.getOperand(1));
912
913/* our pseudocode for AND is:
914 *
915(pA) cmp.eq.unc pC,p0 = r0,r0 // pC = pA
916 cmp.eq pTemp,p0 = r0,r0 // pTemp = NOT pB
917 ;;
918(pB) cmp.ne pTemp,p0 = r0,r0
919 ;;
920(pTemp)cmp.ne pC,p0 = r0,r0 // if (NOT pB) pC = 0
921
922*/
923 unsigned pTemp = MakeReg(MVT::i1);
924
925 unsigned bogusTemp1 = MakeReg(MVT::i1);
926 unsigned bogusTemp2 = MakeReg(MVT::i1);
927 unsigned bogusTemp3 = MakeReg(MVT::i1);
928 unsigned bogusTemp4 = MakeReg(MVT::i1);
929
930 BuildMI(BB, IA64::PCMPEQUNC, 3, bogusTemp1)
931 .addReg(IA64::r0).addReg(IA64::r0).addReg(pA);
932 BuildMI(BB, IA64::CMPEQ, 2, bogusTemp2)
933 .addReg(IA64::r0).addReg(IA64::r0);
934 BuildMI(BB, IA64::TPCMPNE, 3, pTemp)
935 .addReg(bogusTemp2).addReg(IA64::r0).addReg(IA64::r0).addReg(pB);
936 BuildMI(BB, IA64::TPCMPNE, 3, Result)
937 .addReg(bogusTemp1).addReg(IA64::r0).addReg(IA64::r0).addReg(pTemp);
938 break;
939 }
940 // if not a bool, we just AND away:
941 case MVT::i8:
942 case MVT::i16:
943 case MVT::i32:
944 case MVT::i64: {
945 Tmp1 = SelectExpr(N.getOperand(0));
946 Tmp2 = SelectExpr(N.getOperand(1));
947 BuildMI(BB, IA64::AND, 2, Result).addReg(Tmp1).addReg(Tmp2);
948 break;
949 }
950 }
951 return Result;
952 }
953
954 case ISD::OR: {
955 switch (N.getValueType()) {
956 default: assert(0 && "Cannot OR this type!");
957 case MVT::i1: { // if a bool, we emit a pseudocode OR
958 unsigned pA = SelectExpr(N.getOperand(0));
959 unsigned pB = SelectExpr(N.getOperand(1));
960
961 unsigned pTemp1 = MakeReg(MVT::i1);
962
963/* our pseudocode for OR is:
964 *
965
966pC = pA OR pB
967-------------
968
969(pA) cmp.eq.unc pC,p0 = r0,r0 // pC = pA
970 ;;
971(pB) cmp.eq pC,p0 = r0,r0 // if (pB) pC = 1
972
973*/
974 BuildMI(BB, IA64::PCMPEQUNC, 3, pTemp1)
975 .addReg(IA64::r0).addReg(IA64::r0).addReg(pA);
976 BuildMI(BB, IA64::TPCMPEQ, 3, Result)
977 .addReg(pTemp1).addReg(IA64::r0).addReg(IA64::r0).addReg(pB);
978 break;
979 }
980 // if not a bool, we just OR away:
981 case MVT::i8:
982 case MVT::i16:
983 case MVT::i32:
984 case MVT::i64: {
985 Tmp1 = SelectExpr(N.getOperand(0));
986 Tmp2 = SelectExpr(N.getOperand(1));
987 BuildMI(BB, IA64::OR, 2, Result).addReg(Tmp1).addReg(Tmp2);
988 break;
989 }
990 }
991 return Result;
992 }
993
994 case ISD::XOR: {
995 switch (N.getValueType()) {
996 default: assert(0 && "Cannot XOR this type!");
997 case MVT::i1: { // if a bool, we emit a pseudocode XOR
998 unsigned pY = SelectExpr(N.getOperand(0));
999 unsigned pZ = SelectExpr(N.getOperand(1));
1000
1001/* one possible routine for XOR is:
1002
1003 // Compute px = py ^ pz
1004 // using sum of products: px = (py & !pz) | (pz & !py)
1005 // Uses 5 instructions in 3 cycles.
1006 // cycle 1
1007(pz) cmp.eq.unc px = r0, r0 // px = pz
1008(py) cmp.eq.unc pt = r0, r0 // pt = py
1009 ;;
1010 // cycle 2
1011(pt) cmp.ne.and px = r0, r0 // px = px & !pt (px = pz & !pt)
1012(pz) cmp.ne.and pt = r0, r0 // pt = pt & !pz
1013 ;;
1014 } { .mmi
1015 // cycle 3
1016(pt) cmp.eq.or px = r0, r0 // px = px | pt
1017
1018*** Another, which we use here, requires one scratch GR. it is:
1019
1020 mov rt = 0 // initialize rt off critical path
1021 ;;
1022
1023 // cycle 1
1024(pz) cmp.eq.unc px = r0, r0 // px = pz
1025(pz) mov rt = 1 // rt = pz
1026 ;;
1027 // cycle 2
1028(py) cmp.ne px = 1, rt // if (py) px = !pz
1029
1030.. these routines kindly provided by Jim Hull
1031*/
1032 unsigned rt = MakeReg(MVT::i64);
1033
1034 // these two temporaries will never actually appear,
1035 // due to the two-address form of some of the instructions below
1036 unsigned bogoPR = MakeReg(MVT::i1); // becomes Result
1037 unsigned bogoGR = MakeReg(MVT::i64); // becomes rt
1038
1039 BuildMI(BB, IA64::MOV, 1, bogoGR).addReg(IA64::r0);
1040 BuildMI(BB, IA64::PCMPEQUNC, 3, bogoPR)
1041 .addReg(IA64::r0).addReg(IA64::r0).addReg(pZ);
1042 BuildMI(BB, IA64::TPCADDIMM22, 2, rt)
1043 .addReg(bogoGR).addImm(1).addReg(pZ);
1044 BuildMI(BB, IA64::TPCMPIMM8NE, 3, Result)
1045 .addReg(bogoPR).addImm(1).addReg(rt).addReg(pY);
1046 break;
1047 }
1048 // if not a bool, we just XOR away:
1049 case MVT::i8:
1050 case MVT::i16:
1051 case MVT::i32:
1052 case MVT::i64: {
1053 Tmp1 = SelectExpr(N.getOperand(0));
1054 Tmp2 = SelectExpr(N.getOperand(1));
1055 BuildMI(BB, IA64::XOR, 2, Result).addReg(Tmp1).addReg(Tmp2);
1056 break;
1057 }
1058 }
1059 return Result;
1060 }
1061
1062 case ISD::SHL: {
1063 Tmp1 = SelectExpr(N.getOperand(0));
Duraid Madinaf55e4032005-04-07 12:33:38 +00001064 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
1065 Tmp2 = CN->getValue();
1066 BuildMI(BB, IA64::SHLI, 2, Result).addReg(Tmp1).addImm(Tmp2);
1067 } else {
1068 Tmp2 = SelectExpr(N.getOperand(1));
1069 BuildMI(BB, IA64::SHL, 2, Result).addReg(Tmp1).addReg(Tmp2);
1070 }
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001071 return Result;
1072 }
Duraid Madinaf55e4032005-04-07 12:33:38 +00001073
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001074 case ISD::SRL: {
1075 Tmp1 = SelectExpr(N.getOperand(0));
Duraid Madinaf55e4032005-04-07 12:33:38 +00001076 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
1077 Tmp2 = CN->getValue();
1078 BuildMI(BB, IA64::SHRUI, 2, Result).addReg(Tmp1).addImm(Tmp2);
1079 } else {
1080 Tmp2 = SelectExpr(N.getOperand(1));
1081 BuildMI(BB, IA64::SHRU, 2, Result).addReg(Tmp1).addReg(Tmp2);
1082 }
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001083 return Result;
1084 }
Duraid Madinaf55e4032005-04-07 12:33:38 +00001085
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001086 case ISD::SRA: {
1087 Tmp1 = SelectExpr(N.getOperand(0));
Duraid Madinaf55e4032005-04-07 12:33:38 +00001088 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N.getOperand(1))) {
1089 Tmp2 = CN->getValue();
1090 BuildMI(BB, IA64::SHRSI, 2, Result).addReg(Tmp1).addImm(Tmp2);
1091 } else {
1092 Tmp2 = SelectExpr(N.getOperand(1));
1093 BuildMI(BB, IA64::SHRS, 2, Result).addReg(Tmp1).addReg(Tmp2);
1094 }
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001095 return Result;
1096 }
1097
1098 case ISD::SDIV:
1099 case ISD::UDIV:
1100 case ISD::SREM:
1101 case ISD::UREM: {
1102
1103 Tmp1 = SelectExpr(N.getOperand(0));
1104 Tmp2 = SelectExpr(N.getOperand(1));
1105
1106 bool isFP=false;
1107
1108 if(DestType == MVT::f64) // XXX: we're not gonna be fed MVT::f32, are we?
1109 isFP=true;
1110
1111 bool isModulus=false; // is it a division or a modulus?
1112 bool isSigned=false;
1113
1114 switch(N.getOpcode()) {
1115 case ISD::SDIV: isModulus=false; isSigned=true; break;
1116 case ISD::UDIV: isModulus=false; isSigned=false; break;
1117 case ISD::SREM: isModulus=true; isSigned=true; break;
1118 case ISD::UREM: isModulus=true; isSigned=false; break;
1119 }
1120
Duraid Madina4826a072005-04-06 09:55:17 +00001121 if(!isModulus && !isFP) { // if this is an integer divide,
1122 switch (ponderIntegerDivisionBy(N.getOperand(1), isSigned, Tmp3)) {
1123 case 1: // division by a constant that's a power of 2
1124 Tmp1 = SelectExpr(N.getOperand(0));
1125 if(isSigned) // becomes a shift right:
1126 BuildMI(BB, IA64::SHRS, 2, Result).addReg(Tmp1).addImm(Tmp3);
1127 else
1128 BuildMI(BB, IA64::SHRU, 2, Result).addReg(Tmp1).addImm(Tmp3);
1129 return Result; // early exit
1130 }
1131 }
1132
Duraid Madinabeeaab22005-03-31 12:31:11 +00001133 unsigned TmpPR=MakeReg(MVT::i1); // we need two scratch
1134 unsigned TmpPR2=MakeReg(MVT::i1); // predicate registers,
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001135 unsigned TmpF1=MakeReg(MVT::f64); // and one metric truckload of FP regs.
1136 unsigned TmpF2=MakeReg(MVT::f64); // lucky we have IA64?
1137 unsigned TmpF3=MakeReg(MVT::f64); // well, the real FIXME is to have
1138 unsigned TmpF4=MakeReg(MVT::f64); // isTwoAddress forms of these
1139 unsigned TmpF5=MakeReg(MVT::f64); // FP instructions so we can end up with
1140 unsigned TmpF6=MakeReg(MVT::f64); // stuff like setf.sig f10=f10 etc.
1141 unsigned TmpF7=MakeReg(MVT::f64);
1142 unsigned TmpF8=MakeReg(MVT::f64);
1143 unsigned TmpF9=MakeReg(MVT::f64);
1144 unsigned TmpF10=MakeReg(MVT::f64);
1145 unsigned TmpF11=MakeReg(MVT::f64);
1146 unsigned TmpF12=MakeReg(MVT::f64);
1147 unsigned TmpF13=MakeReg(MVT::f64);
1148 unsigned TmpF14=MakeReg(MVT::f64);
1149 unsigned TmpF15=MakeReg(MVT::f64);
Duraid Madinabeeaab22005-03-31 12:31:11 +00001150
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001151 // OK, emit some code:
1152
1153 if(!isFP) {
1154 // first, load the inputs into FP regs.
1155 BuildMI(BB, IA64::SETFSIG, 1, TmpF1).addReg(Tmp1);
1156 BuildMI(BB, IA64::SETFSIG, 1, TmpF2).addReg(Tmp2);
1157
1158 // next, convert the inputs to FP
1159 if(isSigned) {
1160 BuildMI(BB, IA64::FCVTXF, 1, TmpF3).addReg(TmpF1);
1161 BuildMI(BB, IA64::FCVTXF, 1, TmpF4).addReg(TmpF2);
1162 } else {
1163 BuildMI(BB, IA64::FCVTXUFS1, 1, TmpF3).addReg(TmpF1);
1164 BuildMI(BB, IA64::FCVTXUFS1, 1, TmpF4).addReg(TmpF2);
1165 }
1166
1167 } else { // this is an FP divide/remainder, so we 'leak' some temp
1168 // regs and assign TmpF3=Tmp1, TmpF4=Tmp2
1169 TmpF3=Tmp1;
1170 TmpF4=Tmp2;
1171 }
1172
1173 // we start by computing an approximate reciprocal (good to 9 bits?)
1174 // note, this instruction writes _both_ TmpF5 (answer) and tmpPR (predicate)
1175 // FIXME: or at least, it should!!
1176 BuildMI(BB, IA64::FRCPAS1FLOAT, 2, TmpF5).addReg(TmpF3).addReg(TmpF4);
1177 BuildMI(BB, IA64::FRCPAS1PREDICATE, 2, TmpPR).addReg(TmpF3).addReg(TmpF4);
1178
Duraid Madinabeeaab22005-03-31 12:31:11 +00001179 if(!isModulus) { // if this is a divide, we worry about div-by-zero
1180 unsigned bogusPR=MakeReg(MVT::i1); // won't appear, due to twoAddress
1181 // TPCMPNE below
1182 BuildMI(BB, IA64::CMPEQ, 2, bogusPR).addReg(IA64::r0).addReg(IA64::r0);
1183 BuildMI(BB, IA64::TPCMPNE, 3, TmpPR2).addReg(bogusPR)
1184 .addReg(IA64::r0).addReg(IA64::r0).addReg(TmpPR);
1185 }
1186
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001187 // now we apply newton's method, thrice! (FIXME: this is ~72 bits of
1188 // precision, don't need this much for f32/i32)
1189 BuildMI(BB, IA64::CFNMAS1, 4, TmpF6)
1190 .addReg(TmpF4).addReg(TmpF5).addReg(IA64::F1).addReg(TmpPR);
1191 BuildMI(BB, IA64::CFMAS1, 4, TmpF7)
1192 .addReg(TmpF3).addReg(TmpF5).addReg(IA64::F0).addReg(TmpPR);
1193 BuildMI(BB, IA64::CFMAS1, 4, TmpF8)
1194 .addReg(TmpF6).addReg(TmpF6).addReg(IA64::F0).addReg(TmpPR);
1195 BuildMI(BB, IA64::CFMAS1, 4, TmpF9)
1196 .addReg(TmpF6).addReg(TmpF7).addReg(TmpF7).addReg(TmpPR);
1197 BuildMI(BB, IA64::CFMAS1, 4,TmpF10)
1198 .addReg(TmpF6).addReg(TmpF5).addReg(TmpF5).addReg(TmpPR);
1199 BuildMI(BB, IA64::CFMAS1, 4,TmpF11)
1200 .addReg(TmpF8).addReg(TmpF9).addReg(TmpF9).addReg(TmpPR);
1201 BuildMI(BB, IA64::CFMAS1, 4,TmpF12)
1202 .addReg(TmpF8).addReg(TmpF10).addReg(TmpF10).addReg(TmpPR);
1203 BuildMI(BB, IA64::CFNMAS1, 4,TmpF13)
1204 .addReg(TmpF4).addReg(TmpF11).addReg(TmpF3).addReg(TmpPR);
Duraid Madina6e02e682005-04-04 05:05:52 +00001205
1206 // FIXME: this is unfortunate :(
1207 // the story is that the dest reg of the fnma above and the fma below
1208 // (and therefore possibly the src of the fcvt.fx[u] as well) cannot
1209 // be the same register, or this code breaks if the first argument is
1210 // zero. (e.g. without this hack, 0%8 yields -64, not 0.)
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001211 BuildMI(BB, IA64::CFMAS1, 4,TmpF14)
1212 .addReg(TmpF13).addReg(TmpF12).addReg(TmpF11).addReg(TmpPR);
1213
Duraid Madina6e02e682005-04-04 05:05:52 +00001214 if(isModulus) { // XXX: fragile! fixes _only_ mod, *breaks* div! !
1215 BuildMI(BB, IA64::IUSE, 1).addReg(TmpF13); // hack :(
1216 }
1217
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001218 if(!isFP) {
1219 // round to an integer
1220 if(isSigned)
1221 BuildMI(BB, IA64::FCVTFXTRUNCS1, 1, TmpF15).addReg(TmpF14);
1222 else
1223 BuildMI(BB, IA64::FCVTFXUTRUNCS1, 1, TmpF15).addReg(TmpF14);
1224 } else {
1225 BuildMI(BB, IA64::FMOV, 1, TmpF15).addReg(TmpF14);
1226 // EXERCISE: can you see why TmpF15=TmpF14 does not work here, and
1227 // we really do need the above FMOV? ;)
1228 }
1229
1230 if(!isModulus) {
Duraid Madinabeeaab22005-03-31 12:31:11 +00001231 if(isFP) { // extra worrying about div-by-zero
1232 unsigned bogoResult=MakeReg(MVT::f64);
1233
1234 // we do a 'conditional fmov' (of the correct result, depending
1235 // on how the frcpa predicate turned out)
1236 BuildMI(BB, IA64::PFMOV, 2, bogoResult)
1237 .addReg(TmpF12).addReg(TmpPR2);
1238 BuildMI(BB, IA64::CFMOV, 2, Result)
1239 .addReg(bogoResult).addReg(TmpF15).addReg(TmpPR);
1240 }
Duraid Madina6e02e682005-04-04 05:05:52 +00001241 else {
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001242 BuildMI(BB, IA64::GETFSIG, 1, Result).addReg(TmpF15);
Duraid Madina6e02e682005-04-04 05:05:52 +00001243 }
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001244 } else { // this is a modulus
1245 if(!isFP) {
1246 // answer = q * (-b) + a
1247 unsigned ModulusResult = MakeReg(MVT::f64);
1248 unsigned TmpF = MakeReg(MVT::f64);
1249 unsigned TmpI = MakeReg(MVT::i64);
Duraid Madina6e02e682005-04-04 05:05:52 +00001250
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001251 BuildMI(BB, IA64::SUB, 2, TmpI).addReg(IA64::r0).addReg(Tmp2);
1252 BuildMI(BB, IA64::SETFSIG, 1, TmpF).addReg(TmpI);
1253 BuildMI(BB, IA64::XMAL, 3, ModulusResult)
1254 .addReg(TmpF15).addReg(TmpF).addReg(TmpF1);
1255 BuildMI(BB, IA64::GETFSIG, 1, Result).addReg(ModulusResult);
1256 } else { // FP modulus! The horror... the horror....
1257 assert(0 && "sorry, no FP modulus just yet!\n!\n");
1258 }
1259 }
1260
1261 return Result;
1262 }
1263
1264 case ISD::ZERO_EXTEND_INREG: {
1265 Tmp1 = SelectExpr(N.getOperand(0));
1266 MVTSDNode* MVN = dyn_cast<MVTSDNode>(Node);
1267 switch(MVN->getExtraValueType())
1268 {
1269 default:
1270 Node->dump();
1271 assert(0 && "don't know how to zero extend this type");
1272 break;
1273 case MVT::i8: Opc = IA64::ZXT1; break;
1274 case MVT::i16: Opc = IA64::ZXT2; break;
1275 case MVT::i32: Opc = IA64::ZXT4; break;
1276 }
1277 BuildMI(BB, Opc, 1, Result).addReg(Tmp1);
1278 return Result;
1279 }
1280
1281 case ISD::SIGN_EXTEND_INREG: {
1282 Tmp1 = SelectExpr(N.getOperand(0));
1283 MVTSDNode* MVN = dyn_cast<MVTSDNode>(Node);
1284 switch(MVN->getExtraValueType())
1285 {
1286 default:
1287 Node->dump();
1288 assert(0 && "don't know how to sign extend this type");
1289 break;
1290 case MVT::i8: Opc = IA64::SXT1; break;
1291 case MVT::i16: Opc = IA64::SXT2; break;
1292 case MVT::i32: Opc = IA64::SXT4; break;
1293 }
1294 BuildMI(BB, Opc, 1, Result).addReg(Tmp1);
1295 return Result;
1296 }
1297
1298 case ISD::SETCC: {
1299 Tmp1 = SelectExpr(N.getOperand(0));
1300 Tmp2 = SelectExpr(N.getOperand(1));
1301 if (SetCCSDNode *SetCC = dyn_cast<SetCCSDNode>(Node)) {
1302 if (MVT::isInteger(SetCC->getOperand(0).getValueType())) {
1303 switch (SetCC->getCondition()) {
1304 default: assert(0 && "Unknown integer comparison!");
1305 case ISD::SETEQ:
1306 BuildMI(BB, IA64::CMPEQ, 2, Result).addReg(Tmp1).addReg(Tmp2);
1307 break;
1308 case ISD::SETGT:
1309 BuildMI(BB, IA64::CMPGT, 2, Result).addReg(Tmp1).addReg(Tmp2);
1310 break;
1311 case ISD::SETGE:
1312 BuildMI(BB, IA64::CMPGE, 2, Result).addReg(Tmp1).addReg(Tmp2);
1313 break;
1314 case ISD::SETLT:
1315 BuildMI(BB, IA64::CMPLT, 2, Result).addReg(Tmp1).addReg(Tmp2);
1316 break;
1317 case ISD::SETLE:
1318 BuildMI(BB, IA64::CMPLE, 2, Result).addReg(Tmp1).addReg(Tmp2);
1319 break;
1320 case ISD::SETNE:
1321 BuildMI(BB, IA64::CMPNE, 2, Result).addReg(Tmp1).addReg(Tmp2);
1322 break;
1323 case ISD::SETULT:
1324 BuildMI(BB, IA64::CMPLTU, 2, Result).addReg(Tmp1).addReg(Tmp2);
1325 break;
1326 case ISD::SETUGT:
1327 BuildMI(BB, IA64::CMPGTU, 2, Result).addReg(Tmp1).addReg(Tmp2);
1328 break;
1329 case ISD::SETULE:
1330 BuildMI(BB, IA64::CMPLEU, 2, Result).addReg(Tmp1).addReg(Tmp2);
1331 break;
1332 case ISD::SETUGE:
1333 BuildMI(BB, IA64::CMPGEU, 2, Result).addReg(Tmp1).addReg(Tmp2);
1334 break;
1335 }
1336 }
1337 else { // if not integer, should be FP. FIXME: what about bools? ;)
1338 assert(SetCC->getOperand(0).getValueType() != MVT::f32 &&
1339 "error: SETCC should have had incoming f32 promoted to f64!\n");
1340 switch (SetCC->getCondition()) {
1341 default: assert(0 && "Unknown FP comparison!");
1342 case ISD::SETEQ:
1343 BuildMI(BB, IA64::FCMPEQ, 2, Result).addReg(Tmp1).addReg(Tmp2);
1344 break;
1345 case ISD::SETGT:
1346 BuildMI(BB, IA64::FCMPGT, 2, Result).addReg(Tmp1).addReg(Tmp2);
1347 break;
1348 case ISD::SETGE:
1349 BuildMI(BB, IA64::FCMPGE, 2, Result).addReg(Tmp1).addReg(Tmp2);
1350 break;
1351 case ISD::SETLT:
1352 BuildMI(BB, IA64::FCMPLT, 2, Result).addReg(Tmp1).addReg(Tmp2);
1353 break;
1354 case ISD::SETLE:
1355 BuildMI(BB, IA64::FCMPLE, 2, Result).addReg(Tmp1).addReg(Tmp2);
1356 break;
1357 case ISD::SETNE:
1358 BuildMI(BB, IA64::FCMPNE, 2, Result).addReg(Tmp1).addReg(Tmp2);
1359 break;
1360 case ISD::SETULT:
1361 BuildMI(BB, IA64::FCMPLTU, 2, Result).addReg(Tmp1).addReg(Tmp2);
1362 break;
1363 case ISD::SETUGT:
1364 BuildMI(BB, IA64::FCMPGTU, 2, Result).addReg(Tmp1).addReg(Tmp2);
1365 break;
1366 case ISD::SETULE:
1367 BuildMI(BB, IA64::FCMPLEU, 2, Result).addReg(Tmp1).addReg(Tmp2);
1368 break;
1369 case ISD::SETUGE:
1370 BuildMI(BB, IA64::FCMPGEU, 2, Result).addReg(Tmp1).addReg(Tmp2);
1371 break;
1372 }
1373 }
1374 }
1375 else
1376 assert(0 && "this setcc not implemented yet");
1377
1378 return Result;
1379 }
1380
1381 case ISD::EXTLOAD:
1382 case ISD::ZEXTLOAD:
1383 case ISD::LOAD: {
1384 // Make sure we generate both values.
1385 if (Result != 1)
1386 ExprMap[N.getValue(1)] = 1; // Generate the token
1387 else
1388 Result = ExprMap[N.getValue(0)] = MakeReg(N.getValue(0).getValueType());
1389
1390 bool isBool=false;
1391
1392 if(opcode == ISD::LOAD) { // this is a LOAD
1393 switch (Node->getValueType(0)) {
1394 default: assert(0 && "Cannot load this type!");
1395 case MVT::i1: Opc = IA64::LD1; isBool=true; break;
1396 // FIXME: for now, we treat bool loads the same as i8 loads */
1397 case MVT::i8: Opc = IA64::LD1; break;
1398 case MVT::i16: Opc = IA64::LD2; break;
1399 case MVT::i32: Opc = IA64::LD4; break;
1400 case MVT::i64: Opc = IA64::LD8; break;
1401
1402 case MVT::f32: Opc = IA64::LDF4; break;
1403 case MVT::f64: Opc = IA64::LDF8; break;
1404 }
1405 } else { // this is an EXTLOAD or ZEXTLOAD
1406 MVT::ValueType TypeBeingLoaded = cast<MVTSDNode>(Node)->getExtraValueType();
1407 switch (TypeBeingLoaded) {
1408 default: assert(0 && "Cannot extload/zextload this type!");
1409 // FIXME: bools?
1410 case MVT::i8: Opc = IA64::LD1; break;
1411 case MVT::i16: Opc = IA64::LD2; break;
1412 case MVT::i32: Opc = IA64::LD4; break;
1413 case MVT::f32: Opc = IA64::LDF4; break;
1414 }
1415 }
1416
1417 SDOperand Chain = N.getOperand(0);
1418 SDOperand Address = N.getOperand(1);
1419
1420 if(Address.getOpcode() == ISD::GlobalAddress) {
1421 Select(Chain);
1422 unsigned dummy = MakeReg(MVT::i64);
1423 unsigned dummy2 = MakeReg(MVT::i64);
1424 BuildMI(BB, IA64::ADD, 2, dummy)
1425 .addGlobalAddress(cast<GlobalAddressSDNode>(Address)->getGlobal())
1426 .addReg(IA64::r1);
1427 BuildMI(BB, IA64::LD8, 1, dummy2).addReg(dummy);
1428 if(!isBool)
1429 BuildMI(BB, Opc, 1, Result).addReg(dummy2);
1430 else { // emit a little pseudocode to load a bool (stored in one byte)
1431 // into a predicate register
1432 assert(Opc==IA64::LD1 && "problem loading a bool");
1433 unsigned dummy3 = MakeReg(MVT::i64);
1434 BuildMI(BB, Opc, 1, dummy3).addReg(dummy2);
1435 // we compare to 0. true? 0. false? 1.
1436 BuildMI(BB, IA64::CMPNE, 2, Result).addReg(dummy3).addReg(IA64::r0);
1437 }
1438 } else if(ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Address)) {
1439 Select(Chain);
1440 IA64Lowering.restoreGP(BB);
1441 unsigned dummy = MakeReg(MVT::i64);
1442 BuildMI(BB, IA64::ADD, 2, dummy).addConstantPoolIndex(CP->getIndex())
1443 .addReg(IA64::r1); // CPI+GP
1444 if(!isBool)
1445 BuildMI(BB, Opc, 1, Result).addReg(dummy);
1446 else { // emit a little pseudocode to load a bool (stored in one byte)
1447 // into a predicate register
1448 assert(Opc==IA64::LD1 && "problem loading a bool");
1449 unsigned dummy3 = MakeReg(MVT::i64);
1450 BuildMI(BB, Opc, 1, dummy3).addReg(dummy);
1451 // we compare to 0. true? 0. false? 1.
1452 BuildMI(BB, IA64::CMPNE, 2, Result).addReg(dummy3).addReg(IA64::r0);
1453 }
1454 } else if(Address.getOpcode() == ISD::FrameIndex) {
1455 Select(Chain); // FIXME ? what about bools?
1456 unsigned dummy = MakeReg(MVT::i64);
1457 BuildMI(BB, IA64::MOV, 1, dummy)
1458 .addFrameIndex(cast<FrameIndexSDNode>(Address)->getIndex());
1459 if(!isBool)
1460 BuildMI(BB, Opc, 1, Result).addReg(dummy);
1461 else { // emit a little pseudocode to load a bool (stored in one byte)
1462 // into a predicate register
1463 assert(Opc==IA64::LD1 && "problem loading a bool");
1464 unsigned dummy3 = MakeReg(MVT::i64);
1465 BuildMI(BB, Opc, 1, dummy3).addReg(dummy);
1466 // we compare to 0. true? 0. false? 1.
1467 BuildMI(BB, IA64::CMPNE, 2, Result).addReg(dummy3).addReg(IA64::r0);
1468 }
1469 } else { // none of the above...
1470 Select(Chain);
1471 Tmp2 = SelectExpr(Address);
1472 if(!isBool)
1473 BuildMI(BB, Opc, 1, Result).addReg(Tmp2);
1474 else { // emit a little pseudocode to load a bool (stored in one byte)
1475 // into a predicate register
1476 assert(Opc==IA64::LD1 && "problem loading a bool");
1477 unsigned dummy = MakeReg(MVT::i64);
1478 BuildMI(BB, Opc, 1, dummy).addReg(Tmp2);
1479 // we compare to 0. true? 0. false? 1.
1480 BuildMI(BB, IA64::CMPNE, 2, Result).addReg(dummy).addReg(IA64::r0);
1481 }
1482 }
1483
1484 return Result;
1485 }
1486
1487 case ISD::CopyFromReg: {
1488 if (Result == 1)
1489 Result = ExprMap[N.getValue(0)] =
1490 MakeReg(N.getValue(0).getValueType());
1491
1492 SDOperand Chain = N.getOperand(0);
1493
1494 Select(Chain);
1495 unsigned r = dyn_cast<RegSDNode>(Node)->getReg();
1496
1497 if(N.getValueType() == MVT::i1) // if a bool, we use pseudocode
1498 BuildMI(BB, IA64::PCMPEQUNC, 3, Result)
1499 .addReg(IA64::r0).addReg(IA64::r0).addReg(r);
1500 // (r) Result =cmp.eq.unc(r0,r0)
1501 else
1502 BuildMI(BB, IA64::MOV, 1, Result).addReg(r); // otherwise MOV
1503 return Result;
1504 }
1505
1506 case ISD::CALL: {
1507 Select(N.getOperand(0));
1508
1509 // The chain for this call is now lowered.
1510 ExprMap.insert(std::make_pair(N.getValue(Node->getNumValues()-1), 1));
1511
1512 //grab the arguments
1513 std::vector<unsigned> argvregs;
1514
1515 for(int i = 2, e = Node->getNumOperands(); i < e; ++i)
1516 argvregs.push_back(SelectExpr(N.getOperand(i)));
1517
1518 // see section 8.5.8 of "Itanium Software Conventions and
1519 // Runtime Architecture Guide to see some examples of what's going
1520 // on here. (in short: int args get mapped 1:1 'slot-wise' to out0->out7,
1521 // while FP args get mapped to F8->F15 as needed)
1522
1523 unsigned used_FPArgs=0; // how many FP Args have been used so far?
1524
1525 // in reg args
1526 for(int i = 0, e = std::min(8, (int)argvregs.size()); i < e; ++i)
1527 {
1528 unsigned intArgs[] = {IA64::out0, IA64::out1, IA64::out2, IA64::out3,
1529 IA64::out4, IA64::out5, IA64::out6, IA64::out7 };
1530 unsigned FPArgs[] = {IA64::F8, IA64::F9, IA64::F10, IA64::F11,
1531 IA64::F12, IA64::F13, IA64::F14, IA64::F15 };
1532
1533 switch(N.getOperand(i+2).getValueType())
1534 {
1535 default: // XXX do we need to support MVT::i1 here?
1536 Node->dump();
1537 N.getOperand(i).Val->dump();
1538 std::cerr << "Type for " << i << " is: " <<
1539 N.getOperand(i+2).getValueType() << std::endl;
1540 assert(0 && "Unknown value type for call");
1541 case MVT::i64:
1542 BuildMI(BB, IA64::MOV, 1, intArgs[i]).addReg(argvregs[i]);
1543 break;
1544 case MVT::f64:
1545 BuildMI(BB, IA64::FMOV, 1, FPArgs[used_FPArgs++])
1546 .addReg(argvregs[i]);
Duraid Madinabeeaab22005-03-31 12:31:11 +00001547 // FIXME: we don't need to do this _all_ the time:
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001548 BuildMI(BB, IA64::GETFD, 1, intArgs[i]).addReg(argvregs[i]);
1549 break;
1550 }
1551 }
1552
1553 //in mem args
1554 for (int i = 8, e = argvregs.size(); i < e; ++i)
1555 {
1556 unsigned tempAddr = MakeReg(MVT::i64);
1557
1558 switch(N.getOperand(i+2).getValueType()) {
1559 default:
1560 Node->dump();
1561 N.getOperand(i).Val->dump();
1562 std::cerr << "Type for " << i << " is: " <<
1563 N.getOperand(i+2).getValueType() << "\n";
1564 assert(0 && "Unknown value type for call");
1565 case MVT::i1: // FIXME?
1566 case MVT::i8:
1567 case MVT::i16:
1568 case MVT::i32:
1569 case MVT::i64:
1570 BuildMI(BB, IA64::ADDIMM22, 2, tempAddr)
1571 .addReg(IA64::r12).addImm(16 + (i - 8) * 8); // r12 is SP
1572 BuildMI(BB, IA64::ST8, 2).addReg(tempAddr).addReg(argvregs[i]);
1573 break;
1574 case MVT::f32:
1575 case MVT::f64:
1576 BuildMI(BB, IA64::ADDIMM22, 2, tempAddr)
1577 .addReg(IA64::r12).addImm(16 + (i - 8) * 8); // r12 is SP
1578 BuildMI(BB, IA64::STF8, 2).addReg(tempAddr).addReg(argvregs[i]);
1579 break;
1580 }
1581 }
Duraid Madinabeeaab22005-03-31 12:31:11 +00001582
1583 /* XXX we want to re-enable direct branches! crippling them now
1584 * to stress-test indirect branches.:
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001585 //build the right kind of call
1586 if (GlobalAddressSDNode *GASD =
1587 dyn_cast<GlobalAddressSDNode>(N.getOperand(1)))
1588 {
1589 BuildMI(BB, IA64::BRCALL, 1).addGlobalAddress(GASD->getGlobal(),true);
1590 IA64Lowering.restoreGP_SP_RP(BB);
1591 }
Duraid Madinabeeaab22005-03-31 12:31:11 +00001592 ^^^^^^^^^^^^^ we want this code one day XXX */
1593 if (ExternalSymbolSDNode *ESSDN =
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001594 dyn_cast<ExternalSymbolSDNode>(N.getOperand(1)))
Duraid Madinabeeaab22005-03-31 12:31:11 +00001595 { // FIXME : currently need this case for correctness, to avoid
1596 // "non-pic code with imm relocation against dynamic symbol" errors
1597 BuildMI(BB, IA64::BRCALL, 1)
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001598 .addExternalSymbol(ESSDN->getSymbol(), true);
1599 IA64Lowering.restoreGP_SP_RP(BB);
1600 }
1601 else {
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001602 Tmp1 = SelectExpr(N.getOperand(1));
Duraid Madinabeeaab22005-03-31 12:31:11 +00001603
1604 unsigned targetEntryPoint=MakeReg(MVT::i64);
1605 unsigned targetGPAddr=MakeReg(MVT::i64);
1606 unsigned currentGP=MakeReg(MVT::i64);
1607
1608 // b6 is a scratch branch register, we load the target entry point
1609 // from the base of the function descriptor
1610 BuildMI(BB, IA64::LD8, 1, targetEntryPoint).addReg(Tmp1);
1611 BuildMI(BB, IA64::MOV, 1, IA64::B6).addReg(targetEntryPoint);
1612
1613 // save the current GP:
1614 BuildMI(BB, IA64::MOV, 1, currentGP).addReg(IA64::r1);
1615
1616 /* TODO: we need to make sure doing this never, ever loads a
1617 * bogus value into r1 (GP). */
1618 // load the target GP (which is at mem[functiondescriptor+8])
1619 BuildMI(BB, IA64::ADDIMM22, 2, targetGPAddr)
1620 .addReg(Tmp1).addImm(8); // FIXME: addimm22? why not postincrement ld
1621 BuildMI(BB, IA64::LD8, 1, IA64::r1).addReg(targetGPAddr);
1622
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001623 // and then jump: (well, call)
1624 BuildMI(BB, IA64::BRCALL, 1).addReg(IA64::B6);
Duraid Madinabeeaab22005-03-31 12:31:11 +00001625 // and finally restore the old GP
1626 BuildMI(BB, IA64::MOV, 1, IA64::r1).addReg(currentGP);
1627 IA64Lowering.restoreSP_RP(BB);
1628 }
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001629
1630 switch (Node->getValueType(0)) {
1631 default: assert(0 && "Unknown value type for call result!");
1632 case MVT::Other: return 1;
1633 case MVT::i1:
1634 BuildMI(BB, IA64::CMPNE, 2, Result)
1635 .addReg(IA64::r8).addReg(IA64::r0);
1636 break;
1637 case MVT::i8:
1638 case MVT::i16:
1639 case MVT::i32:
1640 case MVT::i64:
1641 BuildMI(BB, IA64::MOV, 1, Result).addReg(IA64::r8);
1642 break;
1643 case MVT::f64:
1644 BuildMI(BB, IA64::FMOV, 1, Result).addReg(IA64::F8);
1645 break;
1646 }
1647 return Result+N.ResNo;
1648 }
1649
1650 } // <- uhhh XXX
1651 return 0;
1652}
1653
1654void ISel::Select(SDOperand N) {
1655 unsigned Tmp1, Tmp2, Opc;
1656 unsigned opcode = N.getOpcode();
1657
Nate Begeman85fdeb22005-03-24 04:39:54 +00001658 if (!LoweredTokens.insert(N).second)
Duraid Madina9b9d45f2005-03-17 18:17:03 +00001659 return; // Already selected.
1660
1661 SDNode *Node = N.Val;
1662
1663 switch (Node->getOpcode()) {
1664 default:
1665 Node->dump(); std::cerr << "\n";
1666 assert(0 && "Node not handled yet!");
1667
1668 case ISD::EntryToken: return; // Noop
1669
1670 case ISD::TokenFactor: {
1671 for (unsigned i = 0, e = Node->getNumOperands(); i != e; ++i)
1672 Select(Node->getOperand(i));
1673 return;
1674 }
1675
1676 case ISD::CopyToReg: {
1677 Select(N.getOperand(0));
1678 Tmp1 = SelectExpr(N.getOperand(1));
1679 Tmp2 = cast<RegSDNode>(N)->getReg();
1680
1681 if (Tmp1 != Tmp2) {
1682 if(N.getValueType() == MVT::i1) // if a bool, we use pseudocode
1683 BuildMI(BB, IA64::PCMPEQUNC, 3, Tmp2)
1684 .addReg(IA64::r0).addReg(IA64::r0).addReg(Tmp1);
1685 // (Tmp1) Tmp2 = cmp.eq.unc(r0,r0)
1686 else
1687 BuildMI(BB, IA64::MOV, 1, Tmp2).addReg(Tmp1);
1688 // XXX is this the right way 'round? ;)
1689 }
1690 return;
1691 }
1692
1693 case ISD::RET: {
1694
1695 /* what the heck is going on here:
1696
1697<_sabre_> ret with two operands is obvious: chain and value
1698<camel_> yep
1699<_sabre_> ret with 3 values happens when 'expansion' occurs
1700<_sabre_> e.g. i64 gets split into 2x i32
1701<camel_> oh right
1702<_sabre_> you don't have this case on ia64
1703<camel_> yep
1704<_sabre_> so the two returned values go into EAX/EDX on ia32
1705<camel_> ahhh *memories*
1706<_sabre_> :)
1707<camel_> ok, thanks :)
1708<_sabre_> so yeah, everything that has a side effect takes a 'token chain'
1709<_sabre_> this is the first operand always
1710<_sabre_> these operand often define chains, they are the last operand
1711<_sabre_> they are printed as 'ch' if you do DAG.dump()
1712 */
1713
1714 switch (N.getNumOperands()) {
1715 default:
1716 assert(0 && "Unknown return instruction!");
1717 case 2:
1718 Select(N.getOperand(0));
1719 Tmp1 = SelectExpr(N.getOperand(1));
1720 switch (N.getOperand(1).getValueType()) {
1721 default: assert(0 && "All other types should have been promoted!!");
1722 // FIXME: do I need to add support for bools here?
1723 // (return '0' or '1' r8, basically...)
1724 case MVT::i64:
1725 BuildMI(BB, IA64::MOV, 1, IA64::r8).addReg(Tmp1);
1726 break;
1727 case MVT::f64:
1728 BuildMI(BB, IA64::FMOV, 1, IA64::F8).addReg(Tmp1);
1729 }
1730 break;
1731 case 1:
1732 Select(N.getOperand(0));
1733 break;
1734 }
1735 // before returning, restore the ar.pfs register (set by the 'alloc' up top)
1736 BuildMI(BB, IA64::MOV, 1).addReg(IA64::AR_PFS).addReg(IA64Lowering.VirtGPR);
1737 BuildMI(BB, IA64::RET, 0); // and then just emit a 'ret' instruction
1738 return;
1739 }
1740
1741 case ISD::BR: {
1742 Select(N.getOperand(0));
1743 MachineBasicBlock *Dest =
1744 cast<BasicBlockSDNode>(N.getOperand(1))->getBasicBlock();
1745 BuildMI(BB, IA64::BRLCOND_NOTCALL, 1).addReg(IA64::p0).addMBB(Dest);
1746 // XXX HACK! we do _not_ need long branches all the time
1747 return;
1748 }
1749
1750 case ISD::ImplicitDef: {
1751 Select(N.getOperand(0));
1752 BuildMI(BB, IA64::IDEF, 0, cast<RegSDNode>(N)->getReg());
1753 return;
1754 }
1755
1756 case ISD::BRCOND: {
1757 MachineBasicBlock *Dest =
1758 cast<BasicBlockSDNode>(N.getOperand(2))->getBasicBlock();
1759
1760 Select(N.getOperand(0));
1761 Tmp1 = SelectExpr(N.getOperand(1));
1762 BuildMI(BB, IA64::BRLCOND_NOTCALL, 1).addReg(Tmp1).addMBB(Dest);
1763 // XXX HACK! we do _not_ need long branches all the time
1764 return;
1765 }
1766
1767 case ISD::EXTLOAD:
1768 case ISD::ZEXTLOAD:
1769 case ISD::SEXTLOAD:
1770 case ISD::LOAD:
1771 case ISD::CALL:
1772 case ISD::CopyFromReg:
1773 case ISD::DYNAMIC_STACKALLOC:
1774 SelectExpr(N);
1775 return;
1776
1777 case ISD::TRUNCSTORE:
1778 case ISD::STORE: {
1779 Select(N.getOperand(0));
1780 Tmp1 = SelectExpr(N.getOperand(1)); // value
1781
1782 bool isBool=false;
1783
1784 if(opcode == ISD::STORE) {
1785 switch (N.getOperand(1).getValueType()) {
1786 default: assert(0 && "Cannot store this type!");
1787 case MVT::i1: Opc = IA64::ST1; isBool=true; break;
1788 // FIXME?: for now, we treat bool loads the same as i8 stores */
1789 case MVT::i8: Opc = IA64::ST1; break;
1790 case MVT::i16: Opc = IA64::ST2; break;
1791 case MVT::i32: Opc = IA64::ST4; break;
1792 case MVT::i64: Opc = IA64::ST8; break;
1793
1794 case MVT::f32: Opc = IA64::STF4; break;
1795 case MVT::f64: Opc = IA64::STF8; break;
1796 }
1797 } else { // truncstore
1798 switch(cast<MVTSDNode>(Node)->getExtraValueType()) {
1799 default: assert(0 && "unknown type in truncstore");
1800 case MVT::i1: Opc = IA64::ST1; isBool=true; break;
1801 //FIXME: DAG does not promote this load?
1802 case MVT::i8: Opc = IA64::ST1; break;
1803 case MVT::i16: Opc = IA64::ST2; break;
1804 case MVT::i32: Opc = IA64::ST4; break;
1805 case MVT::f32: Opc = IA64::STF4; break;
1806 }
1807 }
1808
1809 if(N.getOperand(2).getOpcode() == ISD::GlobalAddress) {
1810 unsigned dummy = MakeReg(MVT::i64);
1811 unsigned dummy2 = MakeReg(MVT::i64);
1812 BuildMI(BB, IA64::ADD, 2, dummy)
1813 .addGlobalAddress(cast<GlobalAddressSDNode>
1814 (N.getOperand(2))->getGlobal()).addReg(IA64::r1);
1815 BuildMI(BB, IA64::LD8, 1, dummy2).addReg(dummy);
1816
1817 if(!isBool)
1818 BuildMI(BB, Opc, 2).addReg(dummy2).addReg(Tmp1);
1819 else { // we are storing a bool, so emit a little pseudocode
1820 // to store a predicate register as one byte
1821 assert(Opc==IA64::ST1);
1822 unsigned dummy3 = MakeReg(MVT::i64);
1823 unsigned dummy4 = MakeReg(MVT::i64);
1824 BuildMI(BB, IA64::MOV, 1, dummy3).addReg(IA64::r0);
1825 BuildMI(BB, IA64::CADDIMM22, 3, dummy4)
1826 .addReg(dummy3).addImm(1).addReg(Tmp1); // if(Tmp1) dummy=0+1;
1827 BuildMI(BB, Opc, 2).addReg(dummy2).addReg(dummy4);
1828 }
1829 } else if(N.getOperand(2).getOpcode() == ISD::FrameIndex) {
1830
1831 // FIXME? (what about bools?)
1832
1833 unsigned dummy = MakeReg(MVT::i64);
1834 BuildMI(BB, IA64::MOV, 1, dummy)
1835 .addFrameIndex(cast<FrameIndexSDNode>(N.getOperand(2))->getIndex());
1836 BuildMI(BB, Opc, 2).addReg(dummy).addReg(Tmp1);
1837 } else { // otherwise
1838 Tmp2 = SelectExpr(N.getOperand(2)); //address
1839 if(!isBool)
1840 BuildMI(BB, Opc, 2).addReg(Tmp2).addReg(Tmp1);
1841 else { // we are storing a bool, so emit a little pseudocode
1842 // to store a predicate register as one byte
1843 assert(Opc==IA64::ST1);
1844 unsigned dummy3 = MakeReg(MVT::i64);
1845 unsigned dummy4 = MakeReg(MVT::i64);
1846 BuildMI(BB, IA64::MOV, 1, dummy3).addReg(IA64::r0);
1847 BuildMI(BB, IA64::CADDIMM22, 3, dummy4)
1848 .addReg(dummy3).addImm(1).addReg(Tmp1); // if(Tmp1) dummy=0+1;
1849 BuildMI(BB, Opc, 2).addReg(Tmp2).addReg(dummy4);
1850 }
1851 }
1852 return;
1853 }
1854
1855 case ISD::ADJCALLSTACKDOWN:
1856 case ISD::ADJCALLSTACKUP: {
1857 Select(N.getOperand(0));
1858 Tmp1 = cast<ConstantSDNode>(N.getOperand(1))->getValue();
1859
1860 Opc = N.getOpcode() == ISD::ADJCALLSTACKDOWN ? IA64::ADJUSTCALLSTACKDOWN :
1861 IA64::ADJUSTCALLSTACKUP;
1862 BuildMI(BB, Opc, 1).addImm(Tmp1);
1863 return;
1864 }
1865
1866 return;
1867 }
1868 assert(0 && "GAME OVER. INSERT COIN?");
1869}
1870
1871
1872/// createIA64PatternInstructionSelector - This pass converts an LLVM function
1873/// into a machine code representation using pattern matching and a machine
1874/// description file.
1875///
1876FunctionPass *llvm::createIA64PatternInstructionSelector(TargetMachine &TM) {
1877 return new ISel(TM);
1878}
1879
1880