blob: 27020495ca084c632317a4d158a04156ce9eeb56 [file] [log] [blame]
Jia Liubb481f82012-02-28 07:46:26 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000015#include "MipsISelLowering.h"
Craig Topper79aa3412012-03-17 18:46:09 +000016#include "InstPrinter/MipsInstPrinter.h"
17#include "MCTargetDesc/MipsBaseInfo.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000018#include "MipsMachineFunction.h"
19#include "MipsSubtarget.h"
20#include "MipsTargetMachine.h"
21#include "MipsTargetObjectFile.h"
Akira Hatanaka2b861be2012-10-19 21:47:33 +000022#include "llvm/ADT/Statistic.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000023#include "llvm/CodeGen/CallingConvLower.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineFunction.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000028#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000029#include "llvm/CodeGen/ValueTypes.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000030#include "llvm/IR/CallingConv.h"
31#include "llvm/IR/DerivedTypes.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000032#include "llvm/IR/GlobalVariable.h"
33#include "llvm/IR/Intrinsics.h"
Akira Hatanaka2b861be2012-10-19 21:47:33 +000034#include "llvm/Support/CommandLine.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000035#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000036#include "llvm/Support/ErrorHandling.h"
NAKAMURA Takumi89593932012-04-21 15:31:45 +000037#include "llvm/Support/raw_ostream.h"
38
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000039using namespace llvm;
40
Akira Hatanaka2b861be2012-10-19 21:47:33 +000041STATISTIC(NumTailCalls, "Number of tail calls");
42
43static cl::opt<bool>
Akira Hatanaka81784cb2012-11-21 20:21:11 +000044LargeGOT("mxgot", cl::Hidden,
45 cl::desc("MIPS: Enable GOT larger than 64k."), cl::init(false));
46
Akira Hatanakafe30a9b2012-10-27 00:29:43 +000047static const uint16_t O32IntRegs[4] = {
48 Mips::A0, Mips::A1, Mips::A2, Mips::A3
49};
50
51static const uint16_t Mips64IntRegs[8] = {
52 Mips::A0_64, Mips::A1_64, Mips::A2_64, Mips::A3_64,
53 Mips::T0_64, Mips::T1_64, Mips::T2_64, Mips::T3_64
54};
55
56static const uint16_t Mips64DPRegs[8] = {
57 Mips::D12_64, Mips::D13_64, Mips::D14_64, Mips::D15_64,
58 Mips::D16_64, Mips::D17_64, Mips::D18_64, Mips::D19_64
59};
60
Jia Liubb481f82012-02-28 07:46:26 +000061// If I is a shifted mask, set the size (Size) and the first bit of the
Akira Hatanakadbe9a312011-08-18 20:07:42 +000062// mask (Pos), and return true.
Jia Liubb481f82012-02-28 07:46:26 +000063// For example, if I is 0x003ff800, (Pos, Size) = (11, 11).
Akira Hatanakaf635ef42013-03-12 00:16:36 +000064static bool isShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) {
Akira Hatanakad6bc5232011-12-05 21:26:34 +000065 if (!isShiftedMask_64(I))
Akira Hatanaka854a7db2011-08-19 22:59:00 +000066 return false;
Akira Hatanakabb15e112011-08-17 02:05:42 +000067
Akira Hatanakad6bc5232011-12-05 21:26:34 +000068 Size = CountPopulation_64(I);
69 Pos = CountTrailingZeros_64(I);
Akira Hatanakadbe9a312011-08-18 20:07:42 +000070 return true;
Akira Hatanakabb15e112011-08-17 02:05:42 +000071}
72
Akira Hatanaka5ac065a2013-03-13 00:54:29 +000073SDValue MipsTargetLowering::getGlobalReg(SelectionDAG &DAG, EVT Ty) const {
Akira Hatanaka648f00c2012-02-24 22:34:47 +000074 MipsFunctionInfo *FI = DAG.getMachineFunction().getInfo<MipsFunctionInfo>();
75 return DAG.getRegister(FI->getGlobalBaseReg(), Ty);
76}
77
Akira Hatanaka6b28b802012-11-21 20:26:38 +000078static SDValue getTargetNode(SDValue Op, SelectionDAG &DAG, unsigned Flag) {
79 EVT Ty = Op.getValueType();
80
81 if (GlobalAddressSDNode *N = dyn_cast<GlobalAddressSDNode>(Op))
82 return DAG.getTargetGlobalAddress(N->getGlobal(), Op.getDebugLoc(), Ty, 0,
83 Flag);
84 if (ExternalSymbolSDNode *N = dyn_cast<ExternalSymbolSDNode>(Op))
85 return DAG.getTargetExternalSymbol(N->getSymbol(), Ty, Flag);
86 if (BlockAddressSDNode *N = dyn_cast<BlockAddressSDNode>(Op))
87 return DAG.getTargetBlockAddress(N->getBlockAddress(), Ty, 0, Flag);
88 if (JumpTableSDNode *N = dyn_cast<JumpTableSDNode>(Op))
89 return DAG.getTargetJumpTable(N->getIndex(), Ty, Flag);
90 if (ConstantPoolSDNode *N = dyn_cast<ConstantPoolSDNode>(Op))
91 return DAG.getTargetConstantPool(N->getConstVal(), Ty, N->getAlignment(),
92 N->getOffset(), Flag);
93
94 llvm_unreachable("Unexpected node type.");
95 return SDValue();
96}
97
98static SDValue getAddrNonPIC(SDValue Op, SelectionDAG &DAG) {
99 DebugLoc DL = Op.getDebugLoc();
100 EVT Ty = Op.getValueType();
101 SDValue Hi = getTargetNode(Op, DAG, MipsII::MO_ABS_HI);
102 SDValue Lo = getTargetNode(Op, DAG, MipsII::MO_ABS_LO);
103 return DAG.getNode(ISD::ADD, DL, Ty,
104 DAG.getNode(MipsISD::Hi, DL, Ty, Hi),
105 DAG.getNode(MipsISD::Lo, DL, Ty, Lo));
106}
107
Akira Hatanaka5ac065a2013-03-13 00:54:29 +0000108SDValue MipsTargetLowering::getAddrLocal(SDValue Op, SelectionDAG &DAG,
109 bool HasMips64) const {
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000110 DebugLoc DL = Op.getDebugLoc();
111 EVT Ty = Op.getValueType();
112 unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000113 SDValue GOT = DAG.getNode(MipsISD::Wrapper, DL, Ty, getGlobalReg(DAG, Ty),
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000114 getTargetNode(Op, DAG, GOTFlag));
115 SDValue Load = DAG.getLoad(Ty, DL, DAG.getEntryNode(), GOT,
116 MachinePointerInfo::getGOT(), false, false, false,
117 0);
118 unsigned LoFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
119 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, Ty, getTargetNode(Op, DAG, LoFlag));
120 return DAG.getNode(ISD::ADD, DL, Ty, Load, Lo);
121}
122
Akira Hatanaka5ac065a2013-03-13 00:54:29 +0000123SDValue MipsTargetLowering::getAddrGlobal(SDValue Op, SelectionDAG &DAG,
124 unsigned Flag) const {
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000125 DebugLoc DL = Op.getDebugLoc();
126 EVT Ty = Op.getValueType();
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000127 SDValue Tgt = DAG.getNode(MipsISD::Wrapper, DL, Ty, getGlobalReg(DAG, Ty),
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000128 getTargetNode(Op, DAG, Flag));
129 return DAG.getLoad(Ty, DL, DAG.getEntryNode(), Tgt,
130 MachinePointerInfo::getGOT(), false, false, false, 0);
131}
132
Akira Hatanaka5ac065a2013-03-13 00:54:29 +0000133SDValue MipsTargetLowering::getAddrGlobalLargeGOT(SDValue Op, SelectionDAG &DAG,
134 unsigned HiFlag,
135 unsigned LoFlag) const {
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000136 DebugLoc DL = Op.getDebugLoc();
137 EVT Ty = Op.getValueType();
138 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, Ty, getTargetNode(Op, DAG, HiFlag));
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000139 Hi = DAG.getNode(ISD::ADD, DL, Ty, Hi, getGlobalReg(DAG, Ty));
Akira Hatanaka6b28b802012-11-21 20:26:38 +0000140 SDValue Wrapper = DAG.getNode(MipsISD::Wrapper, DL, Ty, Hi,
141 getTargetNode(Op, DAG, LoFlag));
142 return DAG.getLoad(Ty, DL, DAG.getEntryNode(), Wrapper,
143 MachinePointerInfo::getGOT(), false, false, false, 0);
144}
145
Chris Lattnerf0144122009-07-28 03:13:23 +0000146const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
147 switch (Opcode) {
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000148 case MipsISD::JmpLink: return "MipsISD::JmpLink";
Akira Hatanaka58d1e3f2012-10-19 20:59:39 +0000149 case MipsISD::TailCall: return "MipsISD::TailCall";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000150 case MipsISD::Hi: return "MipsISD::Hi";
151 case MipsISD::Lo: return "MipsISD::Lo";
152 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000153 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000154 case MipsISD::Ret: return "MipsISD::Ret";
Akira Hatanaka544cc212013-01-30 00:26:49 +0000155 case MipsISD::EH_RETURN: return "MipsISD::EH_RETURN";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000156 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
157 case MipsISD::FPCmp: return "MipsISD::FPCmp";
158 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
159 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
160 case MipsISD::FPRound: return "MipsISD::FPRound";
Akira Hatanakadd958922013-03-30 01:14:04 +0000161 case MipsISD::ExtractLOHI: return "MipsISD::ExtractLOHI";
162 case MipsISD::InsertLOHI: return "MipsISD::InsertLOHI";
163 case MipsISD::Mult: return "MipsISD::Mult";
164 case MipsISD::Multu: return "MipsISD::Multu";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000165 case MipsISD::MAdd: return "MipsISD::MAdd";
166 case MipsISD::MAddu: return "MipsISD::MAddu";
167 case MipsISD::MSub: return "MipsISD::MSub";
168 case MipsISD::MSubu: return "MipsISD::MSubu";
169 case MipsISD::DivRem: return "MipsISD::DivRem";
170 case MipsISD::DivRemU: return "MipsISD::DivRemU";
Akira Hatanakadd958922013-03-30 01:14:04 +0000171 case MipsISD::DivRem16: return "MipsISD::DivRem16";
172 case MipsISD::DivRemU16: return "MipsISD::DivRemU16";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +0000173 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
174 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanakabfcb83f2011-12-12 22:38:19 +0000175 case MipsISD::Wrapper: return "MipsISD::Wrapper";
Akira Hatanakadb548262011-07-19 23:30:50 +0000176 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanakabb15e112011-08-17 02:05:42 +0000177 case MipsISD::Ext: return "MipsISD::Ext";
178 case MipsISD::Ins: return "MipsISD::Ins";
Akira Hatanakab6f1dc22012-06-02 00:03:12 +0000179 case MipsISD::LWL: return "MipsISD::LWL";
180 case MipsISD::LWR: return "MipsISD::LWR";
181 case MipsISD::SWL: return "MipsISD::SWL";
182 case MipsISD::SWR: return "MipsISD::SWR";
183 case MipsISD::LDL: return "MipsISD::LDL";
184 case MipsISD::LDR: return "MipsISD::LDR";
185 case MipsISD::SDL: return "MipsISD::SDL";
186 case MipsISD::SDR: return "MipsISD::SDR";
Akira Hatanaka6fad5e72012-09-21 23:52:47 +0000187 case MipsISD::EXTP: return "MipsISD::EXTP";
188 case MipsISD::EXTPDP: return "MipsISD::EXTPDP";
189 case MipsISD::EXTR_S_H: return "MipsISD::EXTR_S_H";
190 case MipsISD::EXTR_W: return "MipsISD::EXTR_W";
191 case MipsISD::EXTR_R_W: return "MipsISD::EXTR_R_W";
192 case MipsISD::EXTR_RS_W: return "MipsISD::EXTR_RS_W";
193 case MipsISD::SHILO: return "MipsISD::SHILO";
194 case MipsISD::MTHLIP: return "MipsISD::MTHLIP";
195 case MipsISD::MULT: return "MipsISD::MULT";
196 case MipsISD::MULTU: return "MipsISD::MULTU";
Jia Liub3ea8802013-03-04 01:06:54 +0000197 case MipsISD::MADD_DSP: return "MipsISD::MADD_DSP";
Akira Hatanaka6fad5e72012-09-21 23:52:47 +0000198 case MipsISD::MADDU_DSP: return "MipsISD::MADDU_DSP";
199 case MipsISD::MSUB_DSP: return "MipsISD::MSUB_DSP";
200 case MipsISD::MSUBU_DSP: return "MipsISD::MSUBU_DSP";
Akira Hatanaka0f843822011-06-07 18:58:42 +0000201 default: return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000202 }
203}
204
205MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +0000206MipsTargetLowering(MipsTargetMachine &TM)
Akira Hatanaka8b4198d2011-09-26 21:47:02 +0000207 : TargetLowering(TM, new MipsTargetObjectFile()),
208 Subtarget(&TM.getSubtarget<MipsSubtarget>()),
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +0000209 HasMips64(Subtarget->hasMips64()), IsN64(Subtarget->isABI_N64()),
210 IsO32(Subtarget->isABI_O32()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000211 // Mips does not have i1 type, so use i32 for
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000212 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +0000213 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000214 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000215
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000216 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +0000217 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
218 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
219 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000220
Eli Friedman6055a6a2009-07-17 04:07:24 +0000221 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
223 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +0000224
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000225 // Used by legalize types to correctly generate the setcc result.
226 // Without this, every float setcc comes with a AND/OR with the result,
227 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000228 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000230
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000231 // Mips Custom Operations
Akira Hatanakab7656a92013-03-06 21:32:03 +0000232 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000234 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
236 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
237 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
238 setOperationAction(ISD::SELECT, MVT::f32, Custom);
239 setOperationAction(ISD::SELECT, MVT::f64, Custom);
240 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Akira Hatanaka3fef29d2012-07-11 19:32:27 +0000241 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
242 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Akira Hatanaka0a40c232012-03-09 23:46:03 +0000243 setOperationAction(ISD::SETCC, MVT::f32, Custom);
244 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000245 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000246 setOperationAction(ISD::VASTART, MVT::Other, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000247 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
248 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000249
Akira Hatanakac12a6e62012-04-11 22:49:04 +0000250 if (!TM.Options.NoNaNsFPMath) {
251 setOperationAction(ISD::FABS, MVT::f32, Custom);
252 setOperationAction(ISD::FABS, MVT::f64, Custom);
253 }
254
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000255 if (HasMips64) {
256 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
257 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
258 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
259 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
260 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
261 setOperationAction(ISD::SELECT, MVT::i64, Custom);
Akira Hatanaka7664f052012-06-02 00:04:42 +0000262 setOperationAction(ISD::LOAD, MVT::i64, Custom);
263 setOperationAction(ISD::STORE, MVT::i64, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000264 }
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000265
Akira Hatanakaa284acb2012-05-09 00:55:21 +0000266 if (!HasMips64) {
267 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
268 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
269 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
270 }
271
Akira Hatanakae90a3bc2012-11-07 19:10:58 +0000272 setOperationAction(ISD::ADD, MVT::i32, Custom);
273 if (HasMips64)
274 setOperationAction(ISD::ADD, MVT::i64, Custom);
275
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000276 setOperationAction(ISD::SDIV, MVT::i32, Expand);
277 setOperationAction(ISD::SREM, MVT::i32, Expand);
278 setOperationAction(ISD::UDIV, MVT::i32, Expand);
279 setOperationAction(ISD::UREM, MVT::i32, Expand);
Akira Hatanakadda4a072011-10-03 21:06:13 +0000280 setOperationAction(ISD::SDIV, MVT::i64, Expand);
281 setOperationAction(ISD::SREM, MVT::i64, Expand);
282 setOperationAction(ISD::UDIV, MVT::i64, Expand);
283 setOperationAction(ISD::UREM, MVT::i64, Expand);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000284
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000285 // Operations not directly supported by Mips.
Tom Stellard3ef53832013-03-08 15:36:57 +0000286 setOperationAction(ISD::BR_CC, MVT::f32, Expand);
287 setOperationAction(ISD::BR_CC, MVT::f64, Expand);
288 setOperationAction(ISD::BR_CC, MVT::i32, Expand);
289 setOperationAction(ISD::BR_CC, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000290 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
291 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000292 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000294 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
296 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000297 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000298 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000299 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000300 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
301 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
302 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
303 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000305 setOperationAction(ISD::ROTL, MVT::i64, Expand);
Akira Hatanaka1d165f12012-07-31 20:54:48 +0000306 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
307 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000308
Akira Hatanaka56633442011-09-20 23:53:09 +0000309 if (!Subtarget->hasMips32r2())
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000310 setOperationAction(ISD::ROTR, MVT::i32, Expand);
311
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000312 if (!Subtarget->hasMips64r2())
313 setOperationAction(ISD::ROTR, MVT::i64, Expand);
314
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000316 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000317 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000318 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000319 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
320 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000321 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
322 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanaka46da1362011-05-23 22:23:58 +0000323 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 setOperationAction(ISD::FLOG, MVT::f32, Expand);
325 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
326 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
327 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000328 setOperationAction(ISD::FMA, MVT::f32, Expand);
329 setOperationAction(ISD::FMA, MVT::f64, Expand);
Akira Hatanaka21ecc2f2012-03-29 18:43:11 +0000330 setOperationAction(ISD::FREM, MVT::f32, Expand);
331 setOperationAction(ISD::FREM, MVT::f64, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000332
Akira Hatanaka1cc63332012-04-11 22:59:08 +0000333 if (!TM.Options.NoNaNsFPMath) {
334 setOperationAction(ISD::FNEG, MVT::f32, Expand);
335 setOperationAction(ISD::FNEG, MVT::f64, Expand);
336 }
337
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000338 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000339 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000340 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000341 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
Eric Christopher471e4222011-06-08 23:55:35 +0000342
Akira Hatanaka544cc212013-01-30 00:26:49 +0000343 setOperationAction(ISD::EH_RETURN, MVT::Other, Custom);
344
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +0000345 setOperationAction(ISD::VAARG, MVT::Other, Expand);
346 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
347 setOperationAction(ISD::VAEND, MVT::Other, Expand);
348
Akira Hatanakab430cec2012-09-21 23:58:31 +0000349 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::i64, Custom);
350 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::i64, Custom);
351
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000352 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000353 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
354 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000355
Jia Liubb481f82012-02-28 07:46:26 +0000356 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
357 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
358 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
359 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000360
Eli Friedman26689ac2011-08-03 21:06:02 +0000361 setInsertFencesForAtomic(true);
362
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000363 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
365 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000366 }
367
Akira Hatanakac79507a2011-12-21 00:20:27 +0000368 if (!Subtarget->hasBitCount()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Akira Hatanakac79507a2011-12-21 00:20:27 +0000370 setOperationAction(ISD::CTLZ, MVT::i64, Expand);
371 }
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000372
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000373 if (!Subtarget->hasSwap()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000374 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000375 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
376 }
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000377
Akira Hatanaka7664f052012-06-02 00:04:42 +0000378 if (HasMips64) {
379 setLoadExtAction(ISD::SEXTLOAD, MVT::i32, Custom);
380 setLoadExtAction(ISD::ZEXTLOAD, MVT::i32, Custom);
381 setLoadExtAction(ISD::EXTLOAD, MVT::i32, Custom);
382 setTruncStoreAction(MVT::i64, MVT::i32, Custom);
383 }
384
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000385 setTargetDAGCombine(ISD::ADDE);
386 setTargetDAGCombine(ISD::SUBE);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000387 setTargetDAGCombine(ISD::SDIVREM);
388 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanakaee8c3b02012-03-08 03:26:37 +0000389 setTargetDAGCombine(ISD::SELECT);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000390 setTargetDAGCombine(ISD::AND);
391 setTargetDAGCombine(ISD::OR);
Akira Hatanaka87827072012-06-13 20:33:18 +0000392 setTargetDAGCombine(ISD::ADD);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000393
Akira Hatanaka5fdf5002012-03-08 01:59:33 +0000394 setMinFunctionAlignment(HasMips64 ? 3 : 2);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000395
Akira Hatanaka3f5b1072012-02-02 03:17:04 +0000396 setStackPointerRegisterToSaveRestore(IsN64 ? Mips::SP_64 : Mips::SP);
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000397
Akira Hatanaka590baca2012-02-02 03:13:40 +0000398 setExceptionPointerRegister(IsN64 ? Mips::A0_64 : Mips::A0);
399 setExceptionSelectorRegister(IsN64 ? Mips::A1_64 : Mips::A1);
Akira Hatanakae193b322012-06-13 19:33:32 +0000400
Jim Grosbach3450f802013-02-20 21:13:59 +0000401 MaxStoresPerMemcpy = 16;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000402}
403
Akira Hatanaka5ac065a2013-03-13 00:54:29 +0000404const MipsTargetLowering *MipsTargetLowering::create(MipsTargetMachine &TM) {
405 if (TM.getSubtargetImpl()->inMips16Mode())
406 return llvm::createMips16TargetLowering(TM);
Jia Liubb481f82012-02-28 07:46:26 +0000407
Akira Hatanaka5ac065a2013-03-13 00:54:29 +0000408 return llvm::createMipsSETargetLowering(TM);
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000409}
410
Duncan Sands28b77e92011-09-06 19:07:46 +0000411EVT MipsTargetLowering::getSetCCResultType(EVT VT) const {
Akira Hatanakae13f4412013-01-04 20:06:01 +0000412 if (!VT.isVector())
413 return MVT::i32;
414 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +0000415}
416
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000417// selectMADD -
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000418// Transforms a subgraph in CurDAG if the following pattern is found:
419// (addc multLo, Lo0), (adde multHi, Hi0),
420// where,
421// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000422// Lo0: initial value of Lo register
423// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000424// Return true if pattern matching was successful.
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000425static bool selectMADD(SDNode *ADDENode, SelectionDAG *CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000426 // ADDENode's second operand must be a flag output of an ADDC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000427 // for the matching to be successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000428 SDNode *ADDCNode = ADDENode->getOperand(2).getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000429
430 if (ADDCNode->getOpcode() != ISD::ADDC)
431 return false;
432
433 SDValue MultHi = ADDENode->getOperand(0);
434 SDValue MultLo = ADDCNode->getOperand(0);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000435 SDNode *MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000436 unsigned MultOpc = MultHi.getOpcode();
437
438 // MultHi and MultLo must be generated by the same node,
439 if (MultLo.getNode() != MultNode)
440 return false;
441
442 // and it must be a multiplication.
443 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
444 return false;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000445
446 // MultLo amd MultHi must be the first and second output of MultNode
447 // respectively.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000448 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
449 return false;
450
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000451 // Transform this to a MADD only if ADDENode and ADDCNode are the only users
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000452 // of the values of MultNode, in which case MultNode will be removed in later
453 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000454 // If there exist users other than ADDENode or ADDCNode, this function returns
455 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000456 // instruction node rather than a pair of MULT and MADD instructions being
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000457 // produced.
458 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
459 return false;
460
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000461 SDValue Chain = CurDAG->getEntryNode();
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000462 DebugLoc DL = ADDENode->getDebugLoc();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000463
Akira Hatanakaf5926fd2013-03-30 01:36:35 +0000464 // Initialize accumulator.
465 SDValue ACCIn = CurDAG->getNode(MipsISD::InsertLOHI, DL, MVT::Untyped,
466 ADDCNode->getOperand(1),
467 ADDENode->getOperand(1));
468
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000469 // create MipsMAdd(u) node
470 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MAddu : MipsISD::MAdd;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000471
Akira Hatanakaf5926fd2013-03-30 01:36:35 +0000472 SDValue MAdd = CurDAG->getNode(MultOpc, DL, MVT::Untyped,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000473 MultNode->getOperand(0),// Factor 0
474 MultNode->getOperand(1),// Factor 1
Akira Hatanakaf5926fd2013-03-30 01:36:35 +0000475 ACCIn);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000476
477 // replace uses of adde and addc here
Akira Hatanakaf5926fd2013-03-30 01:36:35 +0000478 if (!SDValue(ADDCNode, 0).use_empty()) {
479 SDValue LoIdx = CurDAG->getConstant(Mips::sub_lo, MVT::i32);
480 SDValue LoOut = CurDAG->getNode(MipsISD::ExtractLOHI, DL, MVT::i32, MAdd,
481 LoIdx);
482 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDCNode, 0), LoOut);
483 }
484 if (!SDValue(ADDENode, 0).use_empty()) {
485 SDValue HiIdx = CurDAG->getConstant(Mips::sub_hi, MVT::i32);
486 SDValue HiOut = CurDAG->getNode(MipsISD::ExtractLOHI, DL, MVT::i32, MAdd,
487 HiIdx);
488 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDENode, 0), HiOut);
489 }
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000490
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000491 return true;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000492}
493
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000494// selectMSUB -
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000495// Transforms a subgraph in CurDAG if the following pattern is found:
496// (addc Lo0, multLo), (sube Hi0, multHi),
497// where,
498// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000499// Lo0: initial value of Lo register
500// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000501// Return true if pattern matching was successful.
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000502static bool selectMSUB(SDNode *SUBENode, SelectionDAG *CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000503 // SUBENode's second operand must be a flag output of an SUBC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000504 // for the matching to be successful.
Akira Hatanaka864f6602012-06-14 21:10:56 +0000505 SDNode *SUBCNode = SUBENode->getOperand(2).getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000506
507 if (SUBCNode->getOpcode() != ISD::SUBC)
508 return false;
509
510 SDValue MultHi = SUBENode->getOperand(1);
511 SDValue MultLo = SUBCNode->getOperand(1);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000512 SDNode *MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000513 unsigned MultOpc = MultHi.getOpcode();
514
515 // MultHi and MultLo must be generated by the same node,
516 if (MultLo.getNode() != MultNode)
517 return false;
518
519 // and it must be a multiplication.
520 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
521 return false;
522
523 // MultLo amd MultHi must be the first and second output of MultNode
524 // respectively.
525 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
526 return false;
527
528 // Transform this to a MSUB only if SUBENode and SUBCNode are the only users
529 // of the values of MultNode, in which case MultNode will be removed in later
530 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000531 // If there exist users other than SUBENode or SUBCNode, this function returns
532 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000533 // instruction node rather than a pair of MULT and MSUB instructions being
534 // produced.
535 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
536 return false;
537
538 SDValue Chain = CurDAG->getEntryNode();
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000539 DebugLoc DL = SUBENode->getDebugLoc();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000540
Akira Hatanakaf5926fd2013-03-30 01:36:35 +0000541 // Initialize accumulator.
542 SDValue ACCIn = CurDAG->getNode(MipsISD::InsertLOHI, DL, MVT::Untyped,
543 SUBCNode->getOperand(0),
544 SUBENode->getOperand(0));
545
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000546 // create MipsSub(u) node
547 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MSubu : MipsISD::MSub;
548
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000549 SDValue MSub = CurDAG->getNode(MultOpc, DL, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000550 MultNode->getOperand(0),// Factor 0
551 MultNode->getOperand(1),// Factor 1
Akira Hatanakaf5926fd2013-03-30 01:36:35 +0000552 ACCIn);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000553
554 // replace uses of sube and subc here
Akira Hatanakaf5926fd2013-03-30 01:36:35 +0000555 if (!SDValue(SUBCNode, 0).use_empty()) {
556 SDValue LoIdx = CurDAG->getConstant(Mips::sub_lo, MVT::i32);
557 SDValue LoOut = CurDAG->getNode(MipsISD::ExtractLOHI, DL, MVT::i32, MSub,
558 LoIdx);
559 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBCNode, 0), LoOut);
560 }
561 if (!SDValue(SUBENode, 0).use_empty()) {
562 SDValue HiIdx = CurDAG->getConstant(Mips::sub_hi, MVT::i32);
563 SDValue HiOut = CurDAG->getNode(MipsISD::ExtractLOHI, DL, MVT::i32, MSub,
564 HiIdx);
565 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBENode, 0), HiOut);
566 }
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000567
568 return true;
569}
570
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000571static SDValue performADDECombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000572 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000573 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000574 if (DCI.isBeforeLegalize())
575 return SDValue();
576
Akira Hatanakae184fec2011-11-11 04:18:21 +0000577 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000578 selectMADD(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000579 return SDValue(N, 0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000580
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000581 return SDValue();
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000582}
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000583
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000584static SDValue performSUBECombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000585 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000586 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000587 if (DCI.isBeforeLegalize())
588 return SDValue();
589
Akira Hatanakae184fec2011-11-11 04:18:21 +0000590 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000591 selectMSUB(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000592 return SDValue(N, 0);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000593
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000594 return SDValue();
595}
596
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000597static SDValue performDivRemCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000598 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000599 const MipsSubtarget *Subtarget) {
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000600 if (DCI.isBeforeLegalizeOps())
601 return SDValue();
602
Akira Hatanakadda4a072011-10-03 21:06:13 +0000603 EVT Ty = N->getValueType(0);
Jia Liubb481f82012-02-28 07:46:26 +0000604 unsigned LO = (Ty == MVT::i32) ? Mips::LO : Mips::LO64;
605 unsigned HI = (Ty == MVT::i32) ? Mips::HI : Mips::HI64;
Akira Hatanakaf5926fd2013-03-30 01:36:35 +0000606 unsigned Opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem16 :
607 MipsISD::DivRemU16;
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000608 DebugLoc DL = N->getDebugLoc();
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000609
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000610 SDValue DivRem = DAG.getNode(Opc, DL, MVT::Glue,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000611 N->getOperand(0), N->getOperand(1));
612 SDValue InChain = DAG.getEntryNode();
613 SDValue InGlue = DivRem;
614
615 // insert MFLO
616 if (N->hasAnyUseOfValue(0)) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000617 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, DL, LO, Ty,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000618 InGlue);
619 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
620 InChain = CopyFromLo.getValue(1);
621 InGlue = CopyFromLo.getValue(2);
622 }
623
624 // insert MFHI
625 if (N->hasAnyUseOfValue(1)) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000626 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, DL,
Akira Hatanakadda4a072011-10-03 21:06:13 +0000627 HI, Ty, InGlue);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000628 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
629 }
630
631 return SDValue();
632}
633
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000634static Mips::CondCode FPCondCCodeToFCC(ISD::CondCode CC) {
635 switch (CC) {
636 default: llvm_unreachable("Unknown fp condition code!");
637 case ISD::SETEQ:
638 case ISD::SETOEQ: return Mips::FCOND_OEQ;
639 case ISD::SETUNE: return Mips::FCOND_UNE;
640 case ISD::SETLT:
641 case ISD::SETOLT: return Mips::FCOND_OLT;
642 case ISD::SETGT:
643 case ISD::SETOGT: return Mips::FCOND_OGT;
644 case ISD::SETLE:
645 case ISD::SETOLE: return Mips::FCOND_OLE;
646 case ISD::SETGE:
647 case ISD::SETOGE: return Mips::FCOND_OGE;
648 case ISD::SETULT: return Mips::FCOND_ULT;
649 case ISD::SETULE: return Mips::FCOND_ULE;
650 case ISD::SETUGT: return Mips::FCOND_UGT;
651 case ISD::SETUGE: return Mips::FCOND_UGE;
652 case ISD::SETUO: return Mips::FCOND_UN;
653 case ISD::SETO: return Mips::FCOND_OR;
654 case ISD::SETNE:
655 case ISD::SETONE: return Mips::FCOND_ONE;
656 case ISD::SETUEQ: return Mips::FCOND_UEQ;
657 }
658}
659
660
Akira Hatanaka9cf07242013-03-30 01:16:38 +0000661/// This function returns true if the floating point conditional branches and
662/// conditional moves which use condition code CC should be inverted.
663static bool invertFPCondCodeUser(Mips::CondCode CC) {
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000664 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
665 return false;
666
Akira Hatanaka82099682011-12-19 19:52:25 +0000667 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
668 "Illegal Condition Code");
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000669
Akira Hatanaka82099682011-12-19 19:52:25 +0000670 return true;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000671}
672
673// Creates and returns an FPCmp node from a setcc node.
674// Returns Op if setcc is not a floating point comparison.
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000675static SDValue createFPCmp(SelectionDAG &DAG, const SDValue &Op) {
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000676 // must be a SETCC node
677 if (Op.getOpcode() != ISD::SETCC)
678 return Op;
679
680 SDValue LHS = Op.getOperand(0);
681
682 if (!LHS.getValueType().isFloatingPoint())
683 return Op;
684
685 SDValue RHS = Op.getOperand(1);
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000686 DebugLoc DL = Op.getDebugLoc();
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000687
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000688 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
689 // node if necessary.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000690 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
691
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000692 return DAG.getNode(MipsISD::FPCmp, DL, MVT::Glue, LHS, RHS,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000693 DAG.getConstant(FPCondCCodeToFCC(CC), MVT::i32));
694}
695
696// Creates and returns a CMovFPT/F node.
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000697static SDValue createCMovFP(SelectionDAG &DAG, SDValue Cond, SDValue True,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000698 SDValue False, DebugLoc DL) {
Akira Hatanaka9cf07242013-03-30 01:16:38 +0000699 ConstantSDNode *CC = cast<ConstantSDNode>(Cond.getOperand(2));
700 bool invert = invertFPCondCodeUser((Mips::CondCode)CC->getSExtValue());
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000701
702 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
703 True.getValueType(), True, False, Cond);
704}
705
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000706static SDValue performSELECTCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000707 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000708 const MipsSubtarget *Subtarget) {
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000709 if (DCI.isBeforeLegalizeOps())
710 return SDValue();
711
712 SDValue SetCC = N->getOperand(0);
713
714 if ((SetCC.getOpcode() != ISD::SETCC) ||
715 !SetCC.getOperand(0).getValueType().isInteger())
716 return SDValue();
717
718 SDValue False = N->getOperand(2);
719 EVT FalseTy = False.getValueType();
720
721 if (!FalseTy.isInteger())
722 return SDValue();
723
724 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(False);
725
726 if (!CN || CN->getZExtValue())
727 return SDValue();
728
729 const DebugLoc DL = N->getDebugLoc();
730 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
731 SDValue True = N->getOperand(1);
Akira Hatanaka864f6602012-06-14 21:10:56 +0000732
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000733 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
734 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
Akira Hatanaka864f6602012-06-14 21:10:56 +0000735
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000736 return DAG.getNode(ISD::SELECT, DL, FalseTy, SetCC, False, True);
737}
738
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000739static SDValue performANDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000740 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000741 const MipsSubtarget *Subtarget) {
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000742 // Pattern match EXT.
743 // $dst = and ((sra or srl) $src , pos), (2**size - 1)
744 // => ext $dst, $src, size, pos
Akira Hatanaka56633442011-09-20 23:53:09 +0000745 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000746 return SDValue();
747
748 SDValue ShiftRight = N->getOperand(0), Mask = N->getOperand(1);
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000749 unsigned ShiftRightOpc = ShiftRight.getOpcode();
750
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000751 // Op's first operand must be a shift right.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000752 if (ShiftRightOpc != ISD::SRA && ShiftRightOpc != ISD::SRL)
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000753 return SDValue();
754
755 // The second operand of the shift must be an immediate.
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000756 ConstantSDNode *CN;
757 if (!(CN = dyn_cast<ConstantSDNode>(ShiftRight.getOperand(1))))
758 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000759
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000760 uint64_t Pos = CN->getZExtValue();
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000761 uint64_t SMPos, SMSize;
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000762
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000763 // Op's second operand must be a shifted mask.
764 if (!(CN = dyn_cast<ConstantSDNode>(Mask)) ||
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000765 !isShiftedMask(CN->getZExtValue(), SMPos, SMSize))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000766 return SDValue();
767
768 // Return if the shifted mask does not start at bit 0 or the sum of its size
769 // and Pos exceeds the word's size.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000770 EVT ValTy = N->getValueType(0);
771 if (SMPos != 0 || Pos + SMSize > ValTy.getSizeInBits())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000772 return SDValue();
773
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000774 return DAG.getNode(MipsISD::Ext, N->getDebugLoc(), ValTy,
Akira Hatanaka82099682011-12-19 19:52:25 +0000775 ShiftRight.getOperand(0), DAG.getConstant(Pos, MVT::i32),
Akira Hatanaka667645f2011-08-17 22:59:46 +0000776 DAG.getConstant(SMSize, MVT::i32));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000777}
Jia Liubb481f82012-02-28 07:46:26 +0000778
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000779static SDValue performORCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000780 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000781 const MipsSubtarget *Subtarget) {
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000782 // Pattern match INS.
783 // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1),
Jia Liubb481f82012-02-28 07:46:26 +0000784 // where mask1 = (2**size - 1) << pos, mask0 = ~mask1
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000785 // => ins $dst, $src, size, pos, $src1
Akira Hatanaka56633442011-09-20 23:53:09 +0000786 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000787 return SDValue();
788
789 SDValue And0 = N->getOperand(0), And1 = N->getOperand(1);
790 uint64_t SMPos0, SMSize0, SMPos1, SMSize1;
791 ConstantSDNode *CN;
792
793 // See if Op's first operand matches (and $src1 , mask0).
794 if (And0.getOpcode() != ISD::AND)
795 return SDValue();
796
797 if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) ||
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000798 !isShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000799 return SDValue();
800
801 // See if Op's second operand matches (and (shl $src, pos), mask1).
802 if (And1.getOpcode() != ISD::AND)
803 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000804
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000805 if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) ||
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000806 !isShiftedMask(CN->getZExtValue(), SMPos1, SMSize1))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000807 return SDValue();
808
809 // The shift masks must have the same position and size.
810 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
811 return SDValue();
812
813 SDValue Shl = And1.getOperand(0);
814 if (Shl.getOpcode() != ISD::SHL)
815 return SDValue();
816
817 if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1))))
818 return SDValue();
819
820 unsigned Shamt = CN->getZExtValue();
821
822 // Return if the shift amount and the first bit position of mask are not the
Jia Liubb481f82012-02-28 07:46:26 +0000823 // same.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000824 EVT ValTy = N->getValueType(0);
825 if ((Shamt != SMPos0) || (SMPos0 + SMSize0 > ValTy.getSizeInBits()))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000826 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000827
Akira Hatanaka82099682011-12-19 19:52:25 +0000828 return DAG.getNode(MipsISD::Ins, N->getDebugLoc(), ValTy, Shl.getOperand(0),
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000829 DAG.getConstant(SMPos0, MVT::i32),
Akira Hatanaka82099682011-12-19 19:52:25 +0000830 DAG.getConstant(SMSize0, MVT::i32), And0.getOperand(0));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000831}
Jia Liubb481f82012-02-28 07:46:26 +0000832
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000833static SDValue performADDCombine(SDNode *N, SelectionDAG &DAG,
Akira Hatanaka87827072012-06-13 20:33:18 +0000834 TargetLowering::DAGCombinerInfo &DCI,
Akira Hatanaka864f6602012-06-14 21:10:56 +0000835 const MipsSubtarget *Subtarget) {
Akira Hatanaka87827072012-06-13 20:33:18 +0000836 // (add v0, (add v1, abs_lo(tjt))) => (add (add v0, v1), abs_lo(tjt))
837
838 if (DCI.isBeforeLegalizeOps())
839 return SDValue();
840
841 SDValue Add = N->getOperand(1);
842
843 if (Add.getOpcode() != ISD::ADD)
844 return SDValue();
845
846 SDValue Lo = Add.getOperand(1);
847
848 if ((Lo.getOpcode() != MipsISD::Lo) ||
849 (Lo.getOperand(0).getOpcode() != ISD::TargetJumpTable))
850 return SDValue();
851
852 EVT ValTy = N->getValueType(0);
853 DebugLoc DL = N->getDebugLoc();
854
855 SDValue Add1 = DAG.getNode(ISD::ADD, DL, ValTy, N->getOperand(0),
856 Add.getOperand(0));
857 return DAG.getNode(ISD::ADD, DL, ValTy, Add1, Lo);
858}
859
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000860SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000861 const {
862 SelectionDAG &DAG = DCI.DAG;
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000863 unsigned Opc = N->getOpcode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000864
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000865 switch (Opc) {
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000866 default: break;
867 case ISD::ADDE:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000868 return performADDECombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000869 case ISD::SUBE:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000870 return performSUBECombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000871 case ISD::SDIVREM:
872 case ISD::UDIVREM:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000873 return performDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000874 case ISD::SELECT:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000875 return performSELECTCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000876 case ISD::AND:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000877 return performANDCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000878 case ISD::OR:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000879 return performORCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka87827072012-06-13 20:33:18 +0000880 case ISD::ADD:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000881 return performADDCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000882 }
883
884 return SDValue();
885}
886
Akira Hatanakab430cec2012-09-21 23:58:31 +0000887void
888MipsTargetLowering::LowerOperationWrapper(SDNode *N,
889 SmallVectorImpl<SDValue> &Results,
890 SelectionDAG &DAG) const {
891 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
892
893 for (unsigned I = 0, E = Res->getNumValues(); I != E; ++I)
894 Results.push_back(Res.getValue(I));
895}
896
897void
898MipsTargetLowering::ReplaceNodeResults(SDNode *N,
899 SmallVectorImpl<SDValue> &Results,
900 SelectionDAG &DAG) const {
901 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
902
903 for (unsigned I = 0, E = Res->getNumValues(); I != E; ++I)
904 Results.push_back(Res.getValue(I));
905}
906
Dan Gohman475871a2008-07-27 21:46:04 +0000907SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000908LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000909{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000910 switch (Op.getOpcode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000911 {
Akira Hatanaka2459afe2013-03-30 01:15:17 +0000912 case ISD::BR_JT: return lowerBR_JT(Op, DAG);
913 case ISD::BRCOND: return lowerBRCOND(Op, DAG);
914 case ISD::ConstantPool: return lowerConstantPool(Op, DAG);
915 case ISD::GlobalAddress: return lowerGlobalAddress(Op, DAG);
916 case ISD::BlockAddress: return lowerBlockAddress(Op, DAG);
917 case ISD::GlobalTLSAddress: return lowerGlobalTLSAddress(Op, DAG);
918 case ISD::JumpTable: return lowerJumpTable(Op, DAG);
919 case ISD::SELECT: return lowerSELECT(Op, DAG);
920 case ISD::SELECT_CC: return lowerSELECT_CC(Op, DAG);
921 case ISD::SETCC: return lowerSETCC(Op, DAG);
922 case ISD::VASTART: return lowerVASTART(Op, DAG);
923 case ISD::FCOPYSIGN: return lowerFCOPYSIGN(Op, DAG);
924 case ISD::FABS: return lowerFABS(Op, DAG);
925 case ISD::FRAMEADDR: return lowerFRAMEADDR(Op, DAG);
926 case ISD::RETURNADDR: return lowerRETURNADDR(Op, DAG);
927 case ISD::EH_RETURN: return lowerEH_RETURN(Op, DAG);
928 case ISD::MEMBARRIER: return lowerMEMBARRIER(Op, DAG);
929 case ISD::ATOMIC_FENCE: return lowerATOMIC_FENCE(Op, DAG);
930 case ISD::SHL_PARTS: return lowerShiftLeftParts(Op, DAG);
931 case ISD::SRA_PARTS: return lowerShiftRightParts(Op, DAG, true);
932 case ISD::SRL_PARTS: return lowerShiftRightParts(Op, DAG, false);
933 case ISD::LOAD: return lowerLOAD(Op, DAG);
934 case ISD::STORE: return lowerSTORE(Op, DAG);
935 case ISD::INTRINSIC_WO_CHAIN: return lowerINTRINSIC_WO_CHAIN(Op, DAG);
936 case ISD::INTRINSIC_W_CHAIN: return lowerINTRINSIC_W_CHAIN(Op, DAG);
937 case ISD::ADD: return lowerADD(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000938 }
Dan Gohman475871a2008-07-27 21:46:04 +0000939 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000940}
941
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000942//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000943// Lower helper functions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000944//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000945
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000946// addLiveIn - This helper function adds the specified physical register to the
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000947// MachineFunction as a live in value. It also creates a corresponding
948// virtual register for it.
949static unsigned
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000950addLiveIn(MachineFunction &MF, unsigned PReg, const TargetRegisterClass *RC)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000951{
Chris Lattner84bc5422007-12-31 04:13:23 +0000952 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
953 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000954 return VReg;
955}
956
Akira Hatanaka01f70892012-09-27 02:15:57 +0000957MachineBasicBlock *
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000958MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000959 MachineBasicBlock *BB) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000960 switch (MI->getOpcode()) {
Reed Kotlerffbe4322013-02-21 04:22:38 +0000961 default:
962 llvm_unreachable("Unexpected instr type to insert");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000963 case Mips::ATOMIC_LOAD_ADD_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000964 case Mips::ATOMIC_LOAD_ADD_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000965 return emitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000966 case Mips::ATOMIC_LOAD_ADD_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000967 case Mips::ATOMIC_LOAD_ADD_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000968 return emitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000969 case Mips::ATOMIC_LOAD_ADD_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000970 case Mips::ATOMIC_LOAD_ADD_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000971 return emitAtomicBinary(MI, BB, 4, Mips::ADDu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000972 case Mips::ATOMIC_LOAD_ADD_I64:
973 case Mips::ATOMIC_LOAD_ADD_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000974 return emitAtomicBinary(MI, BB, 8, Mips::DADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000975
976 case Mips::ATOMIC_LOAD_AND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000977 case Mips::ATOMIC_LOAD_AND_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000978 return emitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000979 case Mips::ATOMIC_LOAD_AND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000980 case Mips::ATOMIC_LOAD_AND_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000981 return emitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000982 case Mips::ATOMIC_LOAD_AND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000983 case Mips::ATOMIC_LOAD_AND_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000984 return emitAtomicBinary(MI, BB, 4, Mips::AND);
Akira Hatanaka59068062011-11-11 04:14:30 +0000985 case Mips::ATOMIC_LOAD_AND_I64:
986 case Mips::ATOMIC_LOAD_AND_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000987 return emitAtomicBinary(MI, BB, 8, Mips::AND64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000988
989 case Mips::ATOMIC_LOAD_OR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000990 case Mips::ATOMIC_LOAD_OR_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000991 return emitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000992 case Mips::ATOMIC_LOAD_OR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000993 case Mips::ATOMIC_LOAD_OR_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000994 return emitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000995 case Mips::ATOMIC_LOAD_OR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000996 case Mips::ATOMIC_LOAD_OR_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +0000997 return emitAtomicBinary(MI, BB, 4, Mips::OR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000998 case Mips::ATOMIC_LOAD_OR_I64:
999 case Mips::ATOMIC_LOAD_OR_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001000 return emitAtomicBinary(MI, BB, 8, Mips::OR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001001
1002 case Mips::ATOMIC_LOAD_XOR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001003 case Mips::ATOMIC_LOAD_XOR_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001004 return emitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001005 case Mips::ATOMIC_LOAD_XOR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001006 case Mips::ATOMIC_LOAD_XOR_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001007 return emitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001008 case Mips::ATOMIC_LOAD_XOR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001009 case Mips::ATOMIC_LOAD_XOR_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001010 return emitAtomicBinary(MI, BB, 4, Mips::XOR);
Akira Hatanaka59068062011-11-11 04:14:30 +00001011 case Mips::ATOMIC_LOAD_XOR_I64:
1012 case Mips::ATOMIC_LOAD_XOR_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001013 return emitAtomicBinary(MI, BB, 8, Mips::XOR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001014
1015 case Mips::ATOMIC_LOAD_NAND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001016 case Mips::ATOMIC_LOAD_NAND_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001017 return emitAtomicBinaryPartword(MI, BB, 1, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001018 case Mips::ATOMIC_LOAD_NAND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001019 case Mips::ATOMIC_LOAD_NAND_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001020 return emitAtomicBinaryPartword(MI, BB, 2, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001021 case Mips::ATOMIC_LOAD_NAND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001022 case Mips::ATOMIC_LOAD_NAND_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001023 return emitAtomicBinary(MI, BB, 4, 0, true);
Akira Hatanaka59068062011-11-11 04:14:30 +00001024 case Mips::ATOMIC_LOAD_NAND_I64:
1025 case Mips::ATOMIC_LOAD_NAND_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001026 return emitAtomicBinary(MI, BB, 8, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001027
1028 case Mips::ATOMIC_LOAD_SUB_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001029 case Mips::ATOMIC_LOAD_SUB_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001030 return emitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001031 case Mips::ATOMIC_LOAD_SUB_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001032 case Mips::ATOMIC_LOAD_SUB_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001033 return emitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001034 case Mips::ATOMIC_LOAD_SUB_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001035 case Mips::ATOMIC_LOAD_SUB_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001036 return emitAtomicBinary(MI, BB, 4, Mips::SUBu);
Akira Hatanaka59068062011-11-11 04:14:30 +00001037 case Mips::ATOMIC_LOAD_SUB_I64:
1038 case Mips::ATOMIC_LOAD_SUB_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001039 return emitAtomicBinary(MI, BB, 8, Mips::DSUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001040
1041 case Mips::ATOMIC_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001042 case Mips::ATOMIC_SWAP_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001043 return emitAtomicBinaryPartword(MI, BB, 1, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001044 case Mips::ATOMIC_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001045 case Mips::ATOMIC_SWAP_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001046 return emitAtomicBinaryPartword(MI, BB, 2, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001047 case Mips::ATOMIC_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001048 case Mips::ATOMIC_SWAP_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001049 return emitAtomicBinary(MI, BB, 4, 0);
Akira Hatanaka59068062011-11-11 04:14:30 +00001050 case Mips::ATOMIC_SWAP_I64:
1051 case Mips::ATOMIC_SWAP_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001052 return emitAtomicBinary(MI, BB, 8, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001053
1054 case Mips::ATOMIC_CMP_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +00001055 case Mips::ATOMIC_CMP_SWAP_I8_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001056 return emitAtomicCmpSwapPartword(MI, BB, 1);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001057 case Mips::ATOMIC_CMP_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +00001058 case Mips::ATOMIC_CMP_SWAP_I16_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001059 return emitAtomicCmpSwapPartword(MI, BB, 2);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001060 case Mips::ATOMIC_CMP_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +00001061 case Mips::ATOMIC_CMP_SWAP_I32_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001062 return emitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka59068062011-11-11 04:14:30 +00001063 case Mips::ATOMIC_CMP_SWAP_I64:
1064 case Mips::ATOMIC_CMP_SWAP_I64_P8:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001065 return emitAtomicCmpSwap(MI, BB, 8);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001066 }
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001067}
1068
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001069// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
1070// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
1071MachineBasicBlock *
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001072MipsTargetLowering::emitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher471e4222011-06-08 23:55:35 +00001073 unsigned Size, unsigned BinOpcode,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001074 bool Nand) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001075 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicBinary.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001076
1077 MachineFunction *MF = BB->getParent();
1078 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001079 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001080 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001081 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001082 unsigned LL, SC, AND, NOR, ZERO, BEQ;
1083
1084 if (Size == 4) {
1085 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1086 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1087 AND = Mips::AND;
1088 NOR = Mips::NOR;
1089 ZERO = Mips::ZERO;
1090 BEQ = Mips::BEQ;
1091 }
1092 else {
1093 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1094 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1095 AND = Mips::AND64;
1096 NOR = Mips::NOR64;
1097 ZERO = Mips::ZERO_64;
1098 BEQ = Mips::BEQ64;
1099 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001100
Akira Hatanaka4061da12011-07-19 20:11:17 +00001101 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001102 unsigned Ptr = MI->getOperand(1).getReg();
1103 unsigned Incr = MI->getOperand(2).getReg();
1104
Akira Hatanaka4061da12011-07-19 20:11:17 +00001105 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1106 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1107 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001108
1109 // insert new blocks after the current block
1110 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1111 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1112 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1113 MachineFunction::iterator It = BB;
1114 ++It;
1115 MF->insert(It, loopMBB);
1116 MF->insert(It, exitMBB);
1117
1118 // Transfer the remainder of BB and its successor edges to exitMBB.
1119 exitMBB->splice(exitMBB->begin(), BB,
1120 llvm::next(MachineBasicBlock::iterator(MI)),
1121 BB->end());
1122 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1123
1124 // thisMBB:
1125 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001126 // fallthrough --> loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001127 BB->addSuccessor(loopMBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001128 loopMBB->addSuccessor(loopMBB);
1129 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001130
1131 // loopMBB:
1132 // ll oldval, 0(ptr)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001133 // <binop> storeval, oldval, incr
1134 // sc success, storeval, 0(ptr)
1135 // beq success, $0, loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001136 BB = loopMBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001137 BuildMI(BB, DL, TII->get(LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001138 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001139 // and andres, oldval, incr
1140 // nor storeval, $0, andres
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001141 BuildMI(BB, DL, TII->get(AND), AndRes).addReg(OldVal).addReg(Incr);
1142 BuildMI(BB, DL, TII->get(NOR), StoreVal).addReg(ZERO).addReg(AndRes);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001143 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001144 // <binop> storeval, oldval, incr
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001145 BuildMI(BB, DL, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001146 } else {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001147 StoreVal = Incr;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001148 }
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001149 BuildMI(BB, DL, TII->get(SC), Success).addReg(StoreVal).addReg(Ptr).addImm(0);
1150 BuildMI(BB, DL, TII->get(BEQ)).addReg(Success).addReg(ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001151
1152 MI->eraseFromParent(); // The instruction is gone now.
1153
Akira Hatanaka939ece12011-07-19 03:42:13 +00001154 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001155}
1156
1157MachineBasicBlock *
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001158MipsTargetLowering::emitAtomicBinaryPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001159 MachineBasicBlock *BB,
1160 unsigned Size, unsigned BinOpcode,
1161 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001162 assert((Size == 1 || Size == 2) &&
1163 "Unsupported size for EmitAtomicBinaryPartial.");
1164
1165 MachineFunction *MF = BB->getParent();
1166 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1167 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1168 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001169 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001170 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1171 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001172
1173 unsigned Dest = MI->getOperand(0).getReg();
1174 unsigned Ptr = MI->getOperand(1).getReg();
1175 unsigned Incr = MI->getOperand(2).getReg();
1176
Akira Hatanaka4061da12011-07-19 20:11:17 +00001177 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1178 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001179 unsigned Mask = RegInfo.createVirtualRegister(RC);
1180 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001181 unsigned NewVal = RegInfo.createVirtualRegister(RC);
1182 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001183 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001184 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1185 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1186 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1187 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1188 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001189 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001190 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1191 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1192 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1193 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1194 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001195
1196 // insert new blocks after the current block
1197 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1198 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001199 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001200 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1201 MachineFunction::iterator It = BB;
1202 ++It;
1203 MF->insert(It, loopMBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001204 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001205 MF->insert(It, exitMBB);
1206
1207 // Transfer the remainder of BB and its successor edges to exitMBB.
1208 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001209 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001210 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1211
Akira Hatanaka81b44112011-07-19 17:09:53 +00001212 BB->addSuccessor(loopMBB);
1213 loopMBB->addSuccessor(loopMBB);
1214 loopMBB->addSuccessor(sinkMBB);
1215 sinkMBB->addSuccessor(exitMBB);
1216
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001217 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001218 // addiu masklsb2,$0,-4 # 0xfffffffc
1219 // and alignedaddr,ptr,masklsb2
1220 // andi ptrlsb2,ptr,3
1221 // sll shiftamt,ptrlsb2,3
1222 // ori maskupper,$0,255 # 0xff
1223 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001224 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001225 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001226
1227 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001228 BuildMI(BB, DL, TII->get(Mips::ADDiu), MaskLSB2)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001229 .addReg(Mips::ZERO).addImm(-4);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001230 BuildMI(BB, DL, TII->get(Mips::AND), AlignedAddr)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001231 .addReg(Ptr).addReg(MaskLSB2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001232 BuildMI(BB, DL, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1233 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1234 BuildMI(BB, DL, TII->get(Mips::ORi), MaskUpper)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001235 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001236 BuildMI(BB, DL, TII->get(Mips::SLLV), Mask)
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001237 .addReg(ShiftAmt).addReg(MaskUpper);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001238 BuildMI(BB, DL, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
1239 BuildMI(BB, DL, TII->get(Mips::SLLV), Incr2).addReg(ShiftAmt).addReg(Incr);
Bruno Cardoso Lopescada2d02011-05-31 20:25:26 +00001240
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001241 // atomic.load.binop
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001242 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001243 // ll oldval,0(alignedaddr)
1244 // binop binopres,oldval,incr2
1245 // and newval,binopres,mask
1246 // and maskedoldval0,oldval,mask2
1247 // or storeval,maskedoldval0,newval
1248 // sc success,storeval,0(alignedaddr)
1249 // beq success,$0,loopMBB
1250
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001251 // atomic.swap
1252 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001253 // ll oldval,0(alignedaddr)
Akira Hatanaka70564a92011-07-19 18:14:26 +00001254 // and newval,incr2,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001255 // and maskedoldval0,oldval,mask2
1256 // or storeval,maskedoldval0,newval
1257 // sc success,storeval,0(alignedaddr)
1258 // beq success,$0,loopMBB
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001259
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001260 BB = loopMBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001261 BuildMI(BB, DL, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001262 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001263 // and andres, oldval, incr2
1264 // nor binopres, $0, andres
1265 // and newval, binopres, mask
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001266 BuildMI(BB, DL, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
1267 BuildMI(BB, DL, TII->get(Mips::NOR), BinOpRes)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001268 .addReg(Mips::ZERO).addReg(AndRes);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001269 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001270 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001271 // <binop> binopres, oldval, incr2
1272 // and newval, binopres, mask
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001273 BuildMI(BB, DL, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
1274 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001275 } else {// atomic.swap
Akira Hatanaka4061da12011-07-19 20:11:17 +00001276 // and newval, incr2, mask
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001277 BuildMI(BB, DL, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001278 }
Jia Liubb481f82012-02-28 07:46:26 +00001279
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001280 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001281 .addReg(OldVal).addReg(Mask2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001282 BuildMI(BB, DL, TII->get(Mips::OR), StoreVal)
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001283 .addReg(MaskedOldVal0).addReg(NewVal);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001284 BuildMI(BB, DL, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001285 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001286 BuildMI(BB, DL, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001287 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001288
Akira Hatanaka939ece12011-07-19 03:42:13 +00001289 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001290 // and maskedoldval1,oldval,mask
1291 // srl srlres,maskedoldval1,shiftamt
1292 // sll sllres,srlres,24
1293 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001294 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001295 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001296
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001297 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal1)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001298 .addReg(OldVal).addReg(Mask);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001299 BuildMI(BB, DL, TII->get(Mips::SRLV), SrlRes)
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001300 .addReg(ShiftAmt).addReg(MaskedOldVal1);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001301 BuildMI(BB, DL, TII->get(Mips::SLL), SllRes)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001302 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001303 BuildMI(BB, DL, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001304 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001305
1306 MI->eraseFromParent(); // The instruction is gone now.
1307
Akira Hatanaka939ece12011-07-19 03:42:13 +00001308 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001309}
1310
1311MachineBasicBlock *
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001312MipsTargetLowering::emitAtomicCmpSwap(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001313 MachineBasicBlock *BB,
1314 unsigned Size) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001315 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicCmpSwap.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001316
1317 MachineFunction *MF = BB->getParent();
1318 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001319 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001320 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001321 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001322 unsigned LL, SC, ZERO, BNE, BEQ;
1323
1324 if (Size == 4) {
1325 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1326 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1327 ZERO = Mips::ZERO;
1328 BNE = Mips::BNE;
1329 BEQ = Mips::BEQ;
1330 }
1331 else {
1332 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1333 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1334 ZERO = Mips::ZERO_64;
1335 BNE = Mips::BNE64;
1336 BEQ = Mips::BEQ64;
1337 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001338
1339 unsigned Dest = MI->getOperand(0).getReg();
1340 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001341 unsigned OldVal = MI->getOperand(2).getReg();
1342 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001343
Akira Hatanaka4061da12011-07-19 20:11:17 +00001344 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001345
1346 // insert new blocks after the current block
1347 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1348 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1349 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1350 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1351 MachineFunction::iterator It = BB;
1352 ++It;
1353 MF->insert(It, loop1MBB);
1354 MF->insert(It, loop2MBB);
1355 MF->insert(It, exitMBB);
1356
1357 // Transfer the remainder of BB and its successor edges to exitMBB.
1358 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001359 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001360 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1361
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001362 // thisMBB:
1363 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001364 // fallthrough --> loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001365 BB->addSuccessor(loop1MBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001366 loop1MBB->addSuccessor(exitMBB);
1367 loop1MBB->addSuccessor(loop2MBB);
1368 loop2MBB->addSuccessor(loop1MBB);
1369 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001370
1371 // loop1MBB:
1372 // ll dest, 0(ptr)
1373 // bne dest, oldval, exitMBB
1374 BB = loop1MBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001375 BuildMI(BB, DL, TII->get(LL), Dest).addReg(Ptr).addImm(0);
1376 BuildMI(BB, DL, TII->get(BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001377 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001378
1379 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001380 // sc success, newval, 0(ptr)
1381 // beq success, $0, loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001382 BB = loop2MBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001383 BuildMI(BB, DL, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001384 .addReg(NewVal).addReg(Ptr).addImm(0);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001385 BuildMI(BB, DL, TII->get(BEQ))
Akira Hatanaka59068062011-11-11 04:14:30 +00001386 .addReg(Success).addReg(ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001387
1388 MI->eraseFromParent(); // The instruction is gone now.
1389
Akira Hatanaka939ece12011-07-19 03:42:13 +00001390 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001391}
1392
1393MachineBasicBlock *
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001394MipsTargetLowering::emitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001395 MachineBasicBlock *BB,
1396 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001397 assert((Size == 1 || Size == 2) &&
1398 "Unsupported size for EmitAtomicCmpSwapPartial.");
1399
1400 MachineFunction *MF = BB->getParent();
1401 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1402 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1403 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001404 DebugLoc DL = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001405 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1406 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001407
1408 unsigned Dest = MI->getOperand(0).getReg();
1409 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001410 unsigned CmpVal = MI->getOperand(2).getReg();
1411 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001412
Akira Hatanaka4061da12011-07-19 20:11:17 +00001413 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1414 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001415 unsigned Mask = RegInfo.createVirtualRegister(RC);
1416 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001417 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1418 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1419 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1420 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1421 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1422 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1423 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1424 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1425 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1426 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1427 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1428 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1429 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1430 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001431
1432 // insert new blocks after the current block
1433 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1434 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1435 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001436 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001437 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1438 MachineFunction::iterator It = BB;
1439 ++It;
1440 MF->insert(It, loop1MBB);
1441 MF->insert(It, loop2MBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001442 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001443 MF->insert(It, exitMBB);
1444
1445 // Transfer the remainder of BB and its successor edges to exitMBB.
1446 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001447 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001448 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1449
Akira Hatanaka81b44112011-07-19 17:09:53 +00001450 BB->addSuccessor(loop1MBB);
1451 loop1MBB->addSuccessor(sinkMBB);
1452 loop1MBB->addSuccessor(loop2MBB);
1453 loop2MBB->addSuccessor(loop1MBB);
1454 loop2MBB->addSuccessor(sinkMBB);
1455 sinkMBB->addSuccessor(exitMBB);
1456
Akira Hatanaka70564a92011-07-19 18:14:26 +00001457 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001458 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001459 // addiu masklsb2,$0,-4 # 0xfffffffc
1460 // and alignedaddr,ptr,masklsb2
1461 // andi ptrlsb2,ptr,3
1462 // sll shiftamt,ptrlsb2,3
1463 // ori maskupper,$0,255 # 0xff
1464 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001465 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001466 // andi maskedcmpval,cmpval,255
1467 // sll shiftedcmpval,maskedcmpval,shiftamt
1468 // andi maskednewval,newval,255
1469 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001470 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001471 BuildMI(BB, DL, TII->get(Mips::ADDiu), MaskLSB2)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001472 .addReg(Mips::ZERO).addImm(-4);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001473 BuildMI(BB, DL, TII->get(Mips::AND), AlignedAddr)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001474 .addReg(Ptr).addReg(MaskLSB2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001475 BuildMI(BB, DL, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1476 BuildMI(BB, DL, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1477 BuildMI(BB, DL, TII->get(Mips::ORi), MaskUpper)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001478 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001479 BuildMI(BB, DL, TII->get(Mips::SLLV), Mask)
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001480 .addReg(ShiftAmt).addReg(MaskUpper);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001481 BuildMI(BB, DL, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
1482 BuildMI(BB, DL, TII->get(Mips::ANDi), MaskedCmpVal)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001483 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001484 BuildMI(BB, DL, TII->get(Mips::SLLV), ShiftedCmpVal)
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001485 .addReg(ShiftAmt).addReg(MaskedCmpVal);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001486 BuildMI(BB, DL, TII->get(Mips::ANDi), MaskedNewVal)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001487 .addReg(NewVal).addImm(MaskImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001488 BuildMI(BB, DL, TII->get(Mips::SLLV), ShiftedNewVal)
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001489 .addReg(ShiftAmt).addReg(MaskedNewVal);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001490
1491 // loop1MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001492 // ll oldval,0(alginedaddr)
1493 // and maskedoldval0,oldval,mask
1494 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001495 BB = loop1MBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001496 BuildMI(BB, DL, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
1497 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001498 .addReg(OldVal).addReg(Mask);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001499 BuildMI(BB, DL, TII->get(Mips::BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001500 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001501
1502 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001503 // and maskedoldval1,oldval,mask2
1504 // or storeval,maskedoldval1,shiftednewval
1505 // sc success,storeval,0(alignedaddr)
1506 // beq success,$0,loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001507 BB = loop2MBB;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001508 BuildMI(BB, DL, TII->get(Mips::AND), MaskedOldVal1)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001509 .addReg(OldVal).addReg(Mask2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001510 BuildMI(BB, DL, TII->get(Mips::OR), StoreVal)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001511 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001512 BuildMI(BB, DL, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001513 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001514 BuildMI(BB, DL, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001515 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001516
Akira Hatanaka939ece12011-07-19 03:42:13 +00001517 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001518 // srl srlres,maskedoldval0,shiftamt
1519 // sll sllres,srlres,24
1520 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001521 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001522 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001523
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001524 BuildMI(BB, DL, TII->get(Mips::SRLV), SrlRes)
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001525 .addReg(ShiftAmt).addReg(MaskedOldVal0);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001526 BuildMI(BB, DL, TII->get(Mips::SLL), SllRes)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001527 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001528 BuildMI(BB, DL, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001529 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001530
1531 MI->eraseFromParent(); // The instruction is gone now.
1532
Akira Hatanaka939ece12011-07-19 03:42:13 +00001533 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001534}
1535
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001536//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001537// Misc Lower Operation implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001538//===----------------------------------------------------------------------===//
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001539SDValue MipsTargetLowering::lowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanakab7656a92013-03-06 21:32:03 +00001540 SDValue Chain = Op.getOperand(0);
1541 SDValue Table = Op.getOperand(1);
1542 SDValue Index = Op.getOperand(2);
1543 DebugLoc DL = Op.getDebugLoc();
1544 EVT PTy = getPointerTy();
1545 unsigned EntrySize =
1546 DAG.getMachineFunction().getJumpTableInfo()->getEntrySize(*getDataLayout());
1547
1548 Index = DAG.getNode(ISD::MUL, DL, PTy, Index,
1549 DAG.getConstant(EntrySize, PTy));
1550 SDValue Addr = DAG.getNode(ISD::ADD, DL, PTy, Index, Table);
1551
1552 EVT MemVT = EVT::getIntegerVT(*DAG.getContext(), EntrySize * 8);
1553 Addr = DAG.getExtLoad(ISD::SEXTLOAD, DL, PTy, Chain, Addr,
1554 MachinePointerInfo::getJumpTable(), MemVT, false, false,
1555 0);
1556 Chain = Addr.getValue(1);
1557
1558 if ((getTargetMachine().getRelocationModel() == Reloc::PIC_) || IsN64) {
1559 // For PIC, the sequence is:
1560 // BRIND(load(Jumptable + index) + RelocBase)
1561 // RelocBase can be JumpTable, GOT or some sort of global base.
1562 Addr = DAG.getNode(ISD::ADD, DL, PTy, Addr,
1563 getPICJumpTableRelocBase(Table, DAG));
1564 }
1565
1566 return DAG.getNode(ISD::BRIND, DL, MVT::Other, Chain, Addr);
1567}
1568
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +00001569SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001570lowerBRCOND(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001571{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001572 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001573 // the block to branch to if the condition is true.
1574 SDValue Chain = Op.getOperand(0);
1575 SDValue Dest = Op.getOperand(2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001576 DebugLoc DL = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001577
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001578 SDValue CondRes = createFPCmp(DAG, Op.getOperand(1));
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001579
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001580 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001581 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +00001582 return Op;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001583
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +00001584 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001585 Mips::CondCode CC =
1586 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Akira Hatanaka9cf07242013-03-30 01:16:38 +00001587 unsigned Opc = invertFPCondCodeUser(CC) ? Mips::BRANCH_F : Mips::BRANCH_T;
1588 SDValue BrCode = DAG.getConstant(Opc, MVT::i32);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001589 return DAG.getNode(MipsISD::FPBrcond, DL, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001590 Dest, CondRes);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001591}
1592
1593SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001594lowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001595{
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001596 SDValue Cond = createFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001597
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001598 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001599 if (Cond.getOpcode() != MipsISD::FPCmp)
1600 return Op;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001601
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001602 return createCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001603 Op.getDebugLoc());
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001604}
1605
Akira Hatanaka3fef29d2012-07-11 19:32:27 +00001606SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001607lowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const
Akira Hatanaka3fef29d2012-07-11 19:32:27 +00001608{
1609 DebugLoc DL = Op.getDebugLoc();
1610 EVT Ty = Op.getOperand(0).getValueType();
1611 SDValue Cond = DAG.getNode(ISD::SETCC, DL, getSetCCResultType(Ty),
1612 Op.getOperand(0), Op.getOperand(1),
1613 Op.getOperand(4));
1614
1615 return DAG.getNode(ISD::SELECT, DL, Op.getValueType(), Cond, Op.getOperand(2),
1616 Op.getOperand(3));
1617}
1618
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001619SDValue MipsTargetLowering::lowerSETCC(SDValue Op, SelectionDAG &DAG) const {
1620 SDValue Cond = createFPCmp(DAG, Op);
Akira Hatanaka0a40c232012-03-09 23:46:03 +00001621
1622 assert(Cond.getOpcode() == MipsISD::FPCmp &&
1623 "Floating point operand expected.");
1624
1625 SDValue True = DAG.getConstant(1, MVT::i32);
1626 SDValue False = DAG.getConstant(0, MVT::i32);
1627
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001628 return createCMovFP(DAG, Cond, True, False, Op.getDebugLoc());
Akira Hatanaka0a40c232012-03-09 23:46:03 +00001629}
1630
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001631SDValue MipsTargetLowering::lowerGlobalAddress(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001632 SelectionDAG &DAG) const {
Dale Johannesende064702009-02-06 21:50:26 +00001633 // FIXME there isn't actually debug info here
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001634 DebugLoc DL = Op.getDebugLoc();
Jia Liubb481f82012-02-28 07:46:26 +00001635 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001636
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001637 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Akira Hatanakaafc945b2012-09-12 23:27:55 +00001638 const MipsTargetObjectFile &TLOF =
1639 (const MipsTargetObjectFile&)getObjFileLowering();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001640
Chris Lattnere3736f82009-08-13 05:41:27 +00001641 // %gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001642 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001643 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001644 MipsII::MO_GPREL);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001645 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, DL,
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001646 DAG.getVTList(MVT::i32), &GA, 1);
Akira Hatanakae7338cd2012-08-22 03:18:13 +00001647 SDValue GPReg = DAG.getRegister(Mips::GP, MVT::i32);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001648 return DAG.getNode(ISD::ADD, DL, MVT::i32, GPReg, GPRelNode);
Chris Lattnere3736f82009-08-13 05:41:27 +00001649 }
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001650
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001651 // %hi/%lo relocation
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001652 return getAddrNonPIC(Op, DAG);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001653 }
1654
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001655 if (GV->hasInternalLinkage() || (GV->hasLocalLinkage() && !isa<Function>(GV)))
1656 return getAddrLocal(Op, DAG, HasMips64);
1657
Akira Hatanakaf09a0372012-11-21 20:40:38 +00001658 if (LargeGOT)
1659 return getAddrGlobalLargeGOT(Op, DAG, MipsII::MO_GOT_HI16,
1660 MipsII::MO_GOT_LO16);
1661
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001662 return getAddrGlobal(Op, DAG,
1663 HasMips64 ? MipsII::MO_GOT_DISP : MipsII::MO_GOT16);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001664}
1665
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001666SDValue MipsTargetLowering::lowerBlockAddress(SDValue Op,
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001667 SelectionDAG &DAG) const {
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001668 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64)
1669 return getAddrNonPIC(Op, DAG);
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001670
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001671 return getAddrLocal(Op, DAG, HasMips64);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001672}
1673
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001674SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001675lowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001676{
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001677 // If the relocation model is PIC, use the General Dynamic TLS Model or
1678 // Local Dynamic TLS model, otherwise use the Initial Exec or
1679 // Local Exec TLS Model.
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001680
1681 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001682 DebugLoc DL = GA->getDebugLoc();
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001683 const GlobalValue *GV = GA->getGlobal();
1684 EVT PtrVT = getPointerTy();
1685
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001686 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1687
1688 if (model == TLSModel::GeneralDynamic || model == TLSModel::LocalDynamic) {
Hans Wennborg70a07c72012-06-04 14:02:08 +00001689 // General Dynamic and Local Dynamic TLS Model.
1690 unsigned Flag = (model == TLSModel::LocalDynamic) ? MipsII::MO_TLSLDM
1691 : MipsII::MO_TLSGD;
1692
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001693 SDValue TGA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0, Flag);
1694 SDValue Argument = DAG.getNode(MipsISD::Wrapper, DL, PtrVT,
1695 getGlobalReg(DAG, PtrVT), TGA);
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001696 unsigned PtrSize = PtrVT.getSizeInBits();
1697 IntegerType *PtrTy = Type::getIntNTy(*DAG.getContext(), PtrSize);
1698
Benjamin Kramer5eccf672011-12-11 12:21:34 +00001699 SDValue TlsGetAddr = DAG.getExternalSymbol("__tls_get_addr", PtrVT);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001700
1701 ArgListTy Args;
1702 ArgListEntry Entry;
1703 Entry.Node = Argument;
Akira Hatanakaca074792011-12-08 20:34:32 +00001704 Entry.Ty = PtrTy;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001705 Args.push_back(Entry);
Jia Liubb481f82012-02-28 07:46:26 +00001706
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001707 TargetLowering::CallLoweringInfo CLI(DAG.getEntryNode(), PtrTy,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001708 false, false, false, false, 0, CallingConv::C,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001709 /*IsTailCall=*/false, /*doesNotRet=*/false,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001710 /*isReturnValueUsed=*/true,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001711 TlsGetAddr, Args, DAG, DL);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001712 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001713
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001714 SDValue Ret = CallResult.first;
1715
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001716 if (model != TLSModel::LocalDynamic)
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001717 return Ret;
1718
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001719 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001720 MipsII::MO_DTPREL_HI);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001721 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, PtrVT, TGAHi);
1722 SDValue TGALo = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001723 MipsII::MO_DTPREL_LO);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001724 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, PtrVT, TGALo);
1725 SDValue Add = DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Ret);
1726 return DAG.getNode(ISD::ADD, DL, PtrVT, Add, Lo);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001727 }
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001728
1729 SDValue Offset;
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001730 if (model == TLSModel::InitialExec) {
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001731 // Initial Exec TLS Model
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001732 SDValue TGA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001733 MipsII::MO_GOTTPREL);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001734 TGA = DAG.getNode(MipsISD::Wrapper, DL, PtrVT, getGlobalReg(DAG, PtrVT),
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001735 TGA);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001736 Offset = DAG.getLoad(PtrVT, DL,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001737 DAG.getEntryNode(), TGA, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001738 false, false, false, 0);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001739 } else {
1740 // Local Exec TLS Model
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001741 assert(model == TLSModel::LocalExec);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001742 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001743 MipsII::MO_TPREL_HI);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001744 SDValue TGALo = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001745 MipsII::MO_TPREL_LO);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001746 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, PtrVT, TGAHi);
1747 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, PtrVT, TGALo);
1748 Offset = DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001749 }
1750
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001751 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, DL, PtrVT);
1752 return DAG.getNode(ISD::ADD, DL, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001753}
1754
1755SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001756lowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001757{
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001758 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64)
1759 return getAddrNonPIC(Op, DAG);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001760
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001761 return getAddrLocal(Op, DAG, HasMips64);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001762}
1763
Dan Gohman475871a2008-07-27 21:46:04 +00001764SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001765lowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001766{
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001767 // gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001768 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001769 // but the asm printer currently doesn't support this feature without
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001770 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +00001771 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +00001772 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001773 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
1774 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001775 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001776
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001777 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64)
1778 return getAddrNonPIC(Op, DAG);
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001779
Akira Hatanakad43e06d2012-11-21 20:30:40 +00001780 return getAddrLocal(Op, DAG, HasMips64);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001781}
1782
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001783SDValue MipsTargetLowering::lowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001784 MachineFunction &MF = DAG.getMachineFunction();
1785 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1786
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001787 DebugLoc DL = Op.getDebugLoc();
Dan Gohman1e93df62010-04-17 14:41:14 +00001788 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1789 getPointerTy());
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001790
1791 // vastart just stores the address of the VarArgsFrameIndex slot into the
1792 // memory location argument.
1793 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001794 return DAG.getStore(Op.getOperand(0), DL, FI, Op.getOperand(1),
Akira Hatanaka82099682011-12-19 19:52:25 +00001795 MachinePointerInfo(SV), false, false, 0);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001796}
Jia Liubb481f82012-02-28 07:46:26 +00001797
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001798static SDValue lowerFCOPYSIGN32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001799 EVT TyX = Op.getOperand(0).getValueType();
1800 EVT TyY = Op.getOperand(1).getValueType();
1801 SDValue Const1 = DAG.getConstant(1, MVT::i32);
1802 SDValue Const31 = DAG.getConstant(31, MVT::i32);
1803 DebugLoc DL = Op.getDebugLoc();
1804 SDValue Res;
1805
1806 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1807 // to i32.
1808 SDValue X = (TyX == MVT::f32) ?
1809 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1810 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1811 Const1);
1812 SDValue Y = (TyY == MVT::f32) ?
1813 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(1)) :
1814 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(1),
1815 Const1);
1816
1817 if (HasR2) {
1818 // ext E, Y, 31, 1 ; extract bit31 of Y
1819 // ins X, E, 31, 1 ; insert extracted bit at bit31 of X
1820 SDValue E = DAG.getNode(MipsISD::Ext, DL, MVT::i32, Y, Const31, Const1);
1821 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32, E, Const31, Const1, X);
1822 } else {
1823 // sll SllX, X, 1
1824 // srl SrlX, SllX, 1
1825 // srl SrlY, Y, 31
1826 // sll SllY, SrlX, 31
1827 // or Or, SrlX, SllY
1828 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1829 SDValue SrlX = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1830 SDValue SrlY = DAG.getNode(ISD::SRL, DL, MVT::i32, Y, Const31);
1831 SDValue SllY = DAG.getNode(ISD::SHL, DL, MVT::i32, SrlY, Const31);
1832 Res = DAG.getNode(ISD::OR, DL, MVT::i32, SrlX, SllY);
1833 }
1834
1835 if (TyX == MVT::f32)
1836 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Res);
1837
1838 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
1839 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
1840 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001841}
1842
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001843static SDValue lowerFCOPYSIGN64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001844 unsigned WidthX = Op.getOperand(0).getValueSizeInBits();
1845 unsigned WidthY = Op.getOperand(1).getValueSizeInBits();
1846 EVT TyX = MVT::getIntegerVT(WidthX), TyY = MVT::getIntegerVT(WidthY);
1847 SDValue Const1 = DAG.getConstant(1, MVT::i32);
1848 DebugLoc DL = Op.getDebugLoc();
Eric Christopher471e4222011-06-08 23:55:35 +00001849
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001850 // Bitcast to integer nodes.
1851 SDValue X = DAG.getNode(ISD::BITCAST, DL, TyX, Op.getOperand(0));
1852 SDValue Y = DAG.getNode(ISD::BITCAST, DL, TyY, Op.getOperand(1));
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001853
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001854 if (HasR2) {
1855 // ext E, Y, width(Y) - 1, 1 ; extract bit width(Y)-1 of Y
1856 // ins X, E, width(X) - 1, 1 ; insert extracted bit at bit width(X)-1 of X
1857 SDValue E = DAG.getNode(MipsISD::Ext, DL, TyY, Y,
1858 DAG.getConstant(WidthY - 1, MVT::i32), Const1);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001859
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001860 if (WidthX > WidthY)
1861 E = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, E);
1862 else if (WidthY > WidthX)
1863 E = DAG.getNode(ISD::TRUNCATE, DL, TyX, E);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001864
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001865 SDValue I = DAG.getNode(MipsISD::Ins, DL, TyX, E,
1866 DAG.getConstant(WidthX - 1, MVT::i32), Const1, X);
1867 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), I);
1868 }
1869
1870 // (d)sll SllX, X, 1
1871 // (d)srl SrlX, SllX, 1
1872 // (d)srl SrlY, Y, width(Y)-1
1873 // (d)sll SllY, SrlX, width(Y)-1
1874 // or Or, SrlX, SllY
1875 SDValue SllX = DAG.getNode(ISD::SHL, DL, TyX, X, Const1);
1876 SDValue SrlX = DAG.getNode(ISD::SRL, DL, TyX, SllX, Const1);
1877 SDValue SrlY = DAG.getNode(ISD::SRL, DL, TyY, Y,
1878 DAG.getConstant(WidthY - 1, MVT::i32));
1879
1880 if (WidthX > WidthY)
1881 SrlY = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, SrlY);
1882 else if (WidthY > WidthX)
1883 SrlY = DAG.getNode(ISD::TRUNCATE, DL, TyX, SrlY);
1884
1885 SDValue SllY = DAG.getNode(ISD::SHL, DL, TyX, SrlY,
1886 DAG.getConstant(WidthX - 1, MVT::i32));
1887 SDValue Or = DAG.getNode(ISD::OR, DL, TyX, SrlX, SllY);
1888 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Or);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001889}
1890
Akira Hatanaka82099682011-12-19 19:52:25 +00001891SDValue
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001892MipsTargetLowering::lowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001893 if (Subtarget->hasMips64())
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001894 return lowerFCOPYSIGN64(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001895
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001896 return lowerFCOPYSIGN32(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001897}
1898
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001899static SDValue lowerFABS32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001900 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
1901 DebugLoc DL = Op.getDebugLoc();
1902
1903 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1904 // to i32.
1905 SDValue X = (Op.getValueType() == MVT::f32) ?
1906 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1907 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1908 Const1);
1909
1910 // Clear MSB.
1911 if (HasR2)
1912 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32,
1913 DAG.getRegister(Mips::ZERO, MVT::i32),
1914 DAG.getConstant(31, MVT::i32), Const1, X);
1915 else {
1916 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1917 Res = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1918 }
1919
1920 if (Op.getValueType() == MVT::f32)
1921 return DAG.getNode(ISD::BITCAST, DL, MVT::f32, Res);
1922
1923 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
1924 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
1925 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
1926}
1927
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001928static SDValue lowerFABS64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001929 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
1930 DebugLoc DL = Op.getDebugLoc();
1931
1932 // Bitcast to integer node.
1933 SDValue X = DAG.getNode(ISD::BITCAST, DL, MVT::i64, Op.getOperand(0));
1934
1935 // Clear MSB.
1936 if (HasR2)
1937 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i64,
1938 DAG.getRegister(Mips::ZERO_64, MVT::i64),
1939 DAG.getConstant(63, MVT::i32), Const1, X);
1940 else {
1941 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i64, X, Const1);
1942 Res = DAG.getNode(ISD::SRL, DL, MVT::i64, SllX, Const1);
1943 }
1944
1945 return DAG.getNode(ISD::BITCAST, DL, MVT::f64, Res);
1946}
1947
1948SDValue
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001949MipsTargetLowering::lowerFABS(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001950 if (Subtarget->hasMips64() && (Op.getValueType() == MVT::f64))
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001951 return lowerFABS64(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001952
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001953 return lowerFABS32(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001954}
1955
Akira Hatanaka2e591472011-06-02 00:24:44 +00001956SDValue MipsTargetLowering::
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001957lowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopese0b5cfc2011-06-16 00:40:02 +00001958 // check the depth
1959 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka0f843822011-06-07 18:58:42 +00001960 "Frame address can only be determined for current frame.");
Akira Hatanaka2e591472011-06-02 00:24:44 +00001961
1962 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1963 MFI->setFrameAddressIsTaken(true);
1964 EVT VT = Op.getValueType();
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001965 DebugLoc DL = Op.getDebugLoc();
1966 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), DL,
Akira Hatanaka46ac4392011-11-11 04:11:56 +00001967 IsN64 ? Mips::FP_64 : Mips::FP, VT);
Akira Hatanaka2e591472011-06-02 00:24:44 +00001968 return FrameAddr;
1969}
1970
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001971SDValue MipsTargetLowering::lowerRETURNADDR(SDValue Op,
Akira Hatanakaba584fe2012-07-11 00:53:32 +00001972 SelectionDAG &DAG) const {
1973 // check the depth
1974 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
1975 "Return address can be determined only for current frame.");
1976
1977 MachineFunction &MF = DAG.getMachineFunction();
1978 MachineFrameInfo *MFI = MF.getFrameInfo();
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00001979 MVT VT = Op.getSimpleValueType();
Akira Hatanakaba584fe2012-07-11 00:53:32 +00001980 unsigned RA = IsN64 ? Mips::RA_64 : Mips::RA;
1981 MFI->setReturnAddressIsTaken(true);
1982
1983 // Return RA, which contains the return address. Mark it an implicit live-in.
1984 unsigned Reg = MF.addLiveIn(RA, getRegClassFor(VT));
1985 return DAG.getCopyFromReg(DAG.getEntryNode(), Op.getDebugLoc(), Reg, VT);
1986}
1987
Akira Hatanaka544cc212013-01-30 00:26:49 +00001988// An EH_RETURN is the result of lowering llvm.eh.return which in turn is
1989// generated from __builtin_eh_return (offset, handler)
1990// The effect of this is to adjust the stack pointer by "offset"
1991// and then branch to "handler".
Akira Hatanakaf635ef42013-03-12 00:16:36 +00001992SDValue MipsTargetLowering::lowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Akira Hatanaka544cc212013-01-30 00:26:49 +00001993 const {
1994 MachineFunction &MF = DAG.getMachineFunction();
1995 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
1996
1997 MipsFI->setCallsEhReturn();
1998 SDValue Chain = Op.getOperand(0);
1999 SDValue Offset = Op.getOperand(1);
2000 SDValue Handler = Op.getOperand(2);
2001 DebugLoc DL = Op.getDebugLoc();
2002 EVT Ty = IsN64 ? MVT::i64 : MVT::i32;
2003
2004 // Store stack offset in V1, store jump target in V0. Glue CopyToReg and
2005 // EH_RETURN nodes, so that instructions are emitted back-to-back.
2006 unsigned OffsetReg = IsN64 ? Mips::V1_64 : Mips::V1;
2007 unsigned AddrReg = IsN64 ? Mips::V0_64 : Mips::V0;
2008 Chain = DAG.getCopyToReg(Chain, DL, OffsetReg, Offset, SDValue());
2009 Chain = DAG.getCopyToReg(Chain, DL, AddrReg, Handler, Chain.getValue(1));
2010 return DAG.getNode(MipsISD::EH_RETURN, DL, MVT::Other, Chain,
2011 DAG.getRegister(OffsetReg, Ty),
2012 DAG.getRegister(AddrReg, getPointerTy()),
2013 Chain.getValue(1));
2014}
2015
Akira Hatanakadb548262011-07-19 23:30:50 +00002016// TODO: set SType according to the desired memory barrier behavior.
Akira Hatanaka82099682011-12-19 19:52:25 +00002017SDValue
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002018MipsTargetLowering::lowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanakadb548262011-07-19 23:30:50 +00002019 unsigned SType = 0;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002020 DebugLoc DL = Op.getDebugLoc();
2021 return DAG.getNode(MipsISD::Sync, DL, MVT::Other, Op.getOperand(0),
Akira Hatanakadb548262011-07-19 23:30:50 +00002022 DAG.getConstant(SType, MVT::i32));
2023}
2024
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002025SDValue MipsTargetLowering::lowerATOMIC_FENCE(SDValue Op,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002026 SelectionDAG &DAG) const {
Eli Friedman14648462011-07-27 22:21:52 +00002027 // FIXME: Need pseudo-fence for 'singlethread' fences
2028 // FIXME: Set SType for weaker fences where supported/appropriate.
2029 unsigned SType = 0;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002030 DebugLoc DL = Op.getDebugLoc();
2031 return DAG.getNode(MipsISD::Sync, DL, MVT::Other, Op.getOperand(0),
Eli Friedman14648462011-07-27 22:21:52 +00002032 DAG.getConstant(SType, MVT::i32));
2033}
2034
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002035SDValue MipsTargetLowering::lowerShiftLeftParts(SDValue Op,
Akira Hatanaka864f6602012-06-14 21:10:56 +00002036 SelectionDAG &DAG) const {
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002037 DebugLoc DL = Op.getDebugLoc();
2038 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
2039 SDValue Shamt = Op.getOperand(2);
2040
2041 // if shamt < 32:
2042 // lo = (shl lo, shamt)
2043 // hi = (or (shl hi, shamt) (srl (srl lo, 1), ~shamt))
2044 // else:
2045 // lo = 0
2046 // hi = (shl lo, shamt[4:0])
2047 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
2048 DAG.getConstant(-1, MVT::i32));
2049 SDValue ShiftRight1Lo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo,
2050 DAG.getConstant(1, MVT::i32));
2051 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, ShiftRight1Lo,
2052 Not);
2053 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi, Shamt);
2054 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
2055 SDValue ShiftLeftLo = DAG.getNode(ISD::SHL, DL, MVT::i32, Lo, Shamt);
2056 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
2057 DAG.getConstant(0x20, MVT::i32));
Akira Hatanaka864f6602012-06-14 21:10:56 +00002058 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
2059 DAG.getConstant(0, MVT::i32), ShiftLeftLo);
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002060 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftLeftLo, Or);
2061
2062 SDValue Ops[2] = {Lo, Hi};
2063 return DAG.getMergeValues(Ops, 2, DL);
2064}
2065
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002066SDValue MipsTargetLowering::lowerShiftRightParts(SDValue Op, SelectionDAG &DAG,
Akira Hatanakaa284acb2012-05-09 00:55:21 +00002067 bool IsSRA) const {
2068 DebugLoc DL = Op.getDebugLoc();
2069 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
2070 SDValue Shamt = Op.getOperand(2);
2071
2072 // if shamt < 32:
2073 // lo = (or (shl (shl hi, 1), ~shamt) (srl lo, shamt))
2074 // if isSRA:
2075 // hi = (sra hi, shamt)
2076 // else:
2077 // hi = (srl hi, shamt)
2078 // else:
2079 // if isSRA:
2080 // lo = (sra hi, shamt[4:0])
2081 // hi = (sra hi, 31)
2082 // else:
2083 // lo = (srl hi, shamt[4:0])
2084 // hi = 0
2085 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
2086 DAG.getConstant(-1, MVT::i32));
2087 SDValue ShiftLeft1Hi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi,
2088 DAG.getConstant(1, MVT::i32));
2089 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, ShiftLeft1Hi, Not);
2090 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo, Shamt);
2091 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
2092 SDValue ShiftRightHi = DAG.getNode(IsSRA ? ISD::SRA : ISD::SRL, DL, MVT::i32,
2093 Hi, Shamt);
2094 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
2095 DAG.getConstant(0x20, MVT::i32));
2096 SDValue Shift31 = DAG.getNode(ISD::SRA, DL, MVT::i32, Hi,
2097 DAG.getConstant(31, MVT::i32));
2098 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftRightHi, Or);
2099 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
2100 IsSRA ? Shift31 : DAG.getConstant(0, MVT::i32),
2101 ShiftRightHi);
2102
2103 SDValue Ops[2] = {Lo, Hi};
2104 return DAG.getMergeValues(Ops, 2, DL);
2105}
2106
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002107static SDValue CreateLoadLR(unsigned Opc, SelectionDAG &DAG, LoadSDNode *LD,
2108 SDValue Chain, SDValue Src, unsigned Offset) {
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002109 SDValue Ptr = LD->getBasePtr();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002110 EVT VT = LD->getValueType(0), MemVT = LD->getMemoryVT();
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002111 EVT BasePtrVT = Ptr.getValueType();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002112 DebugLoc DL = LD->getDebugLoc();
2113 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
2114
2115 if (Offset)
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002116 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002117 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002118
2119 SDValue Ops[] = { Chain, Ptr, Src };
2120 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
2121 LD->getMemOperand());
2122}
2123
2124// Expand an unaligned 32 or 64-bit integer load node.
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002125SDValue MipsTargetLowering::lowerLOAD(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002126 LoadSDNode *LD = cast<LoadSDNode>(Op);
2127 EVT MemVT = LD->getMemoryVT();
2128
2129 // Return if load is aligned or if MemVT is neither i32 nor i64.
2130 if ((LD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
2131 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
2132 return SDValue();
2133
2134 bool IsLittle = Subtarget->isLittle();
2135 EVT VT = Op.getValueType();
2136 ISD::LoadExtType ExtType = LD->getExtensionType();
2137 SDValue Chain = LD->getChain(), Undef = DAG.getUNDEF(VT);
2138
2139 assert((VT == MVT::i32) || (VT == MVT::i64));
2140
2141 // Expand
2142 // (set dst, (i64 (load baseptr)))
2143 // to
2144 // (set tmp, (ldl (add baseptr, 7), undef))
2145 // (set dst, (ldr baseptr, tmp))
2146 if ((VT == MVT::i64) && (ExtType == ISD::NON_EXTLOAD)) {
2147 SDValue LDL = CreateLoadLR(MipsISD::LDL, DAG, LD, Chain, Undef,
2148 IsLittle ? 7 : 0);
2149 return CreateLoadLR(MipsISD::LDR, DAG, LD, LDL.getValue(1), LDL,
2150 IsLittle ? 0 : 7);
2151 }
2152
2153 SDValue LWL = CreateLoadLR(MipsISD::LWL, DAG, LD, Chain, Undef,
2154 IsLittle ? 3 : 0);
2155 SDValue LWR = CreateLoadLR(MipsISD::LWR, DAG, LD, LWL.getValue(1), LWL,
2156 IsLittle ? 0 : 3);
2157
2158 // Expand
2159 // (set dst, (i32 (load baseptr))) or
2160 // (set dst, (i64 (sextload baseptr))) or
2161 // (set dst, (i64 (extload baseptr)))
2162 // to
2163 // (set tmp, (lwl (add baseptr, 3), undef))
2164 // (set dst, (lwr baseptr, tmp))
2165 if ((VT == MVT::i32) || (ExtType == ISD::SEXTLOAD) ||
2166 (ExtType == ISD::EXTLOAD))
2167 return LWR;
2168
2169 assert((VT == MVT::i64) && (ExtType == ISD::ZEXTLOAD));
2170
2171 // Expand
2172 // (set dst, (i64 (zextload baseptr)))
2173 // to
2174 // (set tmp0, (lwl (add baseptr, 3), undef))
2175 // (set tmp1, (lwr baseptr, tmp0))
2176 // (set tmp2, (shl tmp1, 32))
2177 // (set dst, (srl tmp2, 32))
2178 DebugLoc DL = LD->getDebugLoc();
2179 SDValue Const32 = DAG.getConstant(32, MVT::i32);
2180 SDValue SLL = DAG.getNode(ISD::SHL, DL, MVT::i64, LWR, Const32);
Akira Hatanaka94ccee22012-06-04 17:46:29 +00002181 SDValue SRL = DAG.getNode(ISD::SRL, DL, MVT::i64, SLL, Const32);
2182 SDValue Ops[] = { SRL, LWR.getValue(1) };
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002183 return DAG.getMergeValues(Ops, 2, DL);
2184}
2185
2186static SDValue CreateStoreLR(unsigned Opc, SelectionDAG &DAG, StoreSDNode *SD,
2187 SDValue Chain, unsigned Offset) {
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002188 SDValue Ptr = SD->getBasePtr(), Value = SD->getValue();
2189 EVT MemVT = SD->getMemoryVT(), BasePtrVT = Ptr.getValueType();
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002190 DebugLoc DL = SD->getDebugLoc();
2191 SDVTList VTList = DAG.getVTList(MVT::Other);
2192
2193 if (Offset)
Akira Hatanaka2bd7e532012-06-13 19:06:08 +00002194 Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr,
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002195 DAG.getConstant(Offset, BasePtrVT));
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002196
2197 SDValue Ops[] = { Chain, Value, Ptr };
2198 return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT,
2199 SD->getMemOperand());
2200}
2201
2202// Expand an unaligned 32 or 64-bit integer store node.
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002203SDValue MipsTargetLowering::lowerSTORE(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka1cd0ec02012-06-02 00:03:49 +00002204 StoreSDNode *SD = cast<StoreSDNode>(Op);
2205 EVT MemVT = SD->getMemoryVT();
2206
2207 // Return if store is aligned or if MemVT is neither i32 nor i64.
2208 if ((SD->getAlignment() >= MemVT.getSizeInBits() / 8) ||
2209 ((MemVT != MVT::i32) && (MemVT != MVT::i64)))
2210 return SDValue();
2211
2212 bool IsLittle = Subtarget->isLittle();
2213 SDValue Value = SD->getValue(), Chain = SD->getChain();
2214 EVT VT = Value.getValueType();
2215
2216 // Expand
2217 // (store val, baseptr) or
2218 // (truncstore val, baseptr)
2219 // to
2220 // (swl val, (add baseptr, 3))
2221 // (swr val, baseptr)
2222 if ((VT == MVT::i32) || SD->isTruncatingStore()) {
2223 SDValue SWL = CreateStoreLR(MipsISD::SWL, DAG, SD, Chain,
2224 IsLittle ? 3 : 0);
2225 return CreateStoreLR(MipsISD::SWR, DAG, SD, SWL, IsLittle ? 0 : 3);
2226 }
2227
2228 assert(VT == MVT::i64);
2229
2230 // Expand
2231 // (store val, baseptr)
2232 // to
2233 // (sdl val, (add baseptr, 7))
2234 // (sdr val, baseptr)
2235 SDValue SDL = CreateStoreLR(MipsISD::SDL, DAG, SD, Chain, IsLittle ? 7 : 0);
2236 return CreateStoreLR(MipsISD::SDR, DAG, SD, SDL, IsLittle ? 0 : 7);
2237}
2238
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002239// This function expands mips intrinsic nodes which have 64-bit input operands
2240// or output values.
2241//
2242// out64 = intrinsic-node in64
2243// =>
2244// lo = copy (extract-element (in64, 0))
2245// hi = copy (extract-element (in64, 1))
2246// mips-specific-node
2247// v0 = copy lo
2248// v1 = copy hi
2249// out64 = merge-values (v0, v1)
2250//
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002251static SDValue lowerDSPIntr(SDValue Op, SelectionDAG &DAG,
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002252 unsigned Opc, bool HasI64In, bool HasI64Out) {
2253 DebugLoc DL = Op.getDebugLoc();
2254 bool HasChainIn = Op->getOperand(0).getValueType() == MVT::Other;
2255 SDValue Chain = HasChainIn ? Op->getOperand(0) : DAG.getEntryNode();
2256 SmallVector<SDValue, 3> Ops;
2257
2258 if (HasI64In) {
2259 SDValue InLo = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, MVT::i32,
2260 Op->getOperand(1 + HasChainIn),
2261 DAG.getConstant(0, MVT::i32));
2262 SDValue InHi = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, MVT::i32,
2263 Op->getOperand(1 + HasChainIn),
2264 DAG.getConstant(1, MVT::i32));
2265
2266 Chain = DAG.getCopyToReg(Chain, DL, Mips::LO, InLo, SDValue());
2267 Chain = DAG.getCopyToReg(Chain, DL, Mips::HI, InHi, Chain.getValue(1));
2268
2269 Ops.push_back(Chain);
2270 Ops.append(Op->op_begin() + HasChainIn + 2, Op->op_end());
2271 Ops.push_back(Chain.getValue(1));
2272 } else {
2273 Ops.push_back(Chain);
2274 Ops.append(Op->op_begin() + HasChainIn + 1, Op->op_end());
2275 }
2276
2277 if (!HasI64Out)
2278 return DAG.getNode(Opc, DL, Op->value_begin(), Op->getNumValues(),
2279 Ops.begin(), Ops.size());
2280
2281 SDValue Intr = DAG.getNode(Opc, DL, DAG.getVTList(MVT::Other, MVT::Glue),
2282 Ops.begin(), Ops.size());
2283 SDValue OutLo = DAG.getCopyFromReg(Intr.getValue(0), DL, Mips::LO, MVT::i32,
2284 Intr.getValue(1));
2285 SDValue OutHi = DAG.getCopyFromReg(OutLo.getValue(1), DL, Mips::HI, MVT::i32,
2286 OutLo.getValue(2));
2287 SDValue Out = DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, OutLo, OutHi);
2288
2289 if (!HasChainIn)
2290 return Out;
2291
2292 SDValue Vals[] = { Out, OutHi.getValue(1) };
2293 return DAG.getMergeValues(Vals, 2, DL);
2294}
2295
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002296SDValue MipsTargetLowering::lowerINTRINSIC_WO_CHAIN(SDValue Op,
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002297 SelectionDAG &DAG) const {
2298 switch (cast<ConstantSDNode>(Op->getOperand(0))->getZExtValue()) {
2299 default:
2300 return SDValue();
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002301 case Intrinsic::mips_shilo:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002302 return lowerDSPIntr(Op, DAG, MipsISD::SHILO, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002303 case Intrinsic::mips_dpau_h_qbl:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002304 return lowerDSPIntr(Op, DAG, MipsISD::DPAU_H_QBL, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002305 case Intrinsic::mips_dpau_h_qbr:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002306 return lowerDSPIntr(Op, DAG, MipsISD::DPAU_H_QBR, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002307 case Intrinsic::mips_dpsu_h_qbl:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002308 return lowerDSPIntr(Op, DAG, MipsISD::DPSU_H_QBL, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002309 case Intrinsic::mips_dpsu_h_qbr:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002310 return lowerDSPIntr(Op, DAG, MipsISD::DPSU_H_QBR, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002311 case Intrinsic::mips_dpa_w_ph:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002312 return lowerDSPIntr(Op, DAG, MipsISD::DPA_W_PH, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002313 case Intrinsic::mips_dps_w_ph:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002314 return lowerDSPIntr(Op, DAG, MipsISD::DPS_W_PH, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002315 case Intrinsic::mips_dpax_w_ph:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002316 return lowerDSPIntr(Op, DAG, MipsISD::DPAX_W_PH, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002317 case Intrinsic::mips_dpsx_w_ph:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002318 return lowerDSPIntr(Op, DAG, MipsISD::DPSX_W_PH, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002319 case Intrinsic::mips_mulsa_w_ph:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002320 return lowerDSPIntr(Op, DAG, MipsISD::MULSA_W_PH, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002321 case Intrinsic::mips_mult:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002322 return lowerDSPIntr(Op, DAG, MipsISD::MULT, false, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002323 case Intrinsic::mips_multu:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002324 return lowerDSPIntr(Op, DAG, MipsISD::MULTU, false, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002325 case Intrinsic::mips_madd:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002326 return lowerDSPIntr(Op, DAG, MipsISD::MADD_DSP, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002327 case Intrinsic::mips_maddu:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002328 return lowerDSPIntr(Op, DAG, MipsISD::MADDU_DSP, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002329 case Intrinsic::mips_msub:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002330 return lowerDSPIntr(Op, DAG, MipsISD::MSUB_DSP, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002331 case Intrinsic::mips_msubu:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002332 return lowerDSPIntr(Op, DAG, MipsISD::MSUBU_DSP, true, true);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002333 }
2334}
2335
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002336SDValue MipsTargetLowering::lowerINTRINSIC_W_CHAIN(SDValue Op,
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002337 SelectionDAG &DAG) const {
2338 switch (cast<ConstantSDNode>(Op->getOperand(1))->getZExtValue()) {
2339 default:
2340 return SDValue();
2341 case Intrinsic::mips_extp:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002342 return lowerDSPIntr(Op, DAG, MipsISD::EXTP, true, false);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002343 case Intrinsic::mips_extpdp:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002344 return lowerDSPIntr(Op, DAG, MipsISD::EXTPDP, true, false);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002345 case Intrinsic::mips_extr_w:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002346 return lowerDSPIntr(Op, DAG, MipsISD::EXTR_W, true, false);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002347 case Intrinsic::mips_extr_r_w:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002348 return lowerDSPIntr(Op, DAG, MipsISD::EXTR_R_W, true, false);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002349 case Intrinsic::mips_extr_rs_w:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002350 return lowerDSPIntr(Op, DAG, MipsISD::EXTR_RS_W, true, false);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002351 case Intrinsic::mips_extr_s_h:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002352 return lowerDSPIntr(Op, DAG, MipsISD::EXTR_S_H, true, false);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002353 case Intrinsic::mips_mthlip:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002354 return lowerDSPIntr(Op, DAG, MipsISD::MTHLIP, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002355 case Intrinsic::mips_mulsaq_s_w_ph:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002356 return lowerDSPIntr(Op, DAG, MipsISD::MULSAQ_S_W_PH, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002357 case Intrinsic::mips_maq_s_w_phl:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002358 return lowerDSPIntr(Op, DAG, MipsISD::MAQ_S_W_PHL, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002359 case Intrinsic::mips_maq_s_w_phr:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002360 return lowerDSPIntr(Op, DAG, MipsISD::MAQ_S_W_PHR, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002361 case Intrinsic::mips_maq_sa_w_phl:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002362 return lowerDSPIntr(Op, DAG, MipsISD::MAQ_SA_W_PHL, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002363 case Intrinsic::mips_maq_sa_w_phr:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002364 return lowerDSPIntr(Op, DAG, MipsISD::MAQ_SA_W_PHR, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002365 case Intrinsic::mips_dpaq_s_w_ph:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002366 return lowerDSPIntr(Op, DAG, MipsISD::DPAQ_S_W_PH, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002367 case Intrinsic::mips_dpsq_s_w_ph:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002368 return lowerDSPIntr(Op, DAG, MipsISD::DPSQ_S_W_PH, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002369 case Intrinsic::mips_dpaq_sa_l_w:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002370 return lowerDSPIntr(Op, DAG, MipsISD::DPAQ_SA_L_W, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002371 case Intrinsic::mips_dpsq_sa_l_w:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002372 return lowerDSPIntr(Op, DAG, MipsISD::DPSQ_SA_L_W, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002373 case Intrinsic::mips_dpaqx_s_w_ph:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002374 return lowerDSPIntr(Op, DAG, MipsISD::DPAQX_S_W_PH, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002375 case Intrinsic::mips_dpaqx_sa_w_ph:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002376 return lowerDSPIntr(Op, DAG, MipsISD::DPAQX_SA_W_PH, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002377 case Intrinsic::mips_dpsqx_s_w_ph:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002378 return lowerDSPIntr(Op, DAG, MipsISD::DPSQX_S_W_PH, true, true);
Akira Hatanaka2df483e2012-09-27 02:11:20 +00002379 case Intrinsic::mips_dpsqx_sa_w_ph:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002380 return lowerDSPIntr(Op, DAG, MipsISD::DPSQX_SA_W_PH, true, true);
Akira Hatanakafd89e6f2012-09-27 02:05:42 +00002381 }
2382}
2383
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002384SDValue MipsTargetLowering::lowerADD(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanakae90a3bc2012-11-07 19:10:58 +00002385 if (Op->getOperand(0).getOpcode() != ISD::FRAMEADDR
2386 || cast<ConstantSDNode>
2387 (Op->getOperand(0).getOperand(0))->getZExtValue() != 0
2388 || Op->getOperand(1).getOpcode() != ISD::FRAME_TO_ARGS_OFFSET)
2389 return SDValue();
2390
2391 // The pattern
2392 // (add (frameaddr 0), (frame_to_args_offset))
2393 // results from lowering llvm.eh.dwarf.cfa intrinsic. Transform it to
2394 // (add FrameObject, 0)
2395 // where FrameObject is a fixed StackObject with offset 0 which points to
2396 // the old stack pointer.
2397 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2398 EVT ValTy = Op->getValueType(0);
2399 int FI = MFI->CreateFixedObject(Op.getValueSizeInBits() / 8, 0, false);
2400 SDValue InArgsAddr = DAG.getFrameIndex(FI, ValTy);
2401 return DAG.getNode(ISD::ADD, Op->getDebugLoc(), ValTy, InArgsAddr,
2402 DAG.getConstant(0, ValTy));
2403}
2404
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002405//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002406// Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002407//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002408
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002409//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002410// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002411// Mips O32 ABI rules:
2412// ---
2413// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002414// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002415// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002416// f64 - Only passed in two aliased f32 registers if no int reg has been used
2417// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002418// not used, it must be shadowed. If only A3 is avaiable, shadow it and
2419// go to stack.
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002420//
2421// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002422//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002423
Duncan Sands1e96bab2010-11-04 10:49:57 +00002424static bool CC_MipsO32(unsigned ValNo, MVT ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00002425 MVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002426 ISD::ArgFlagsTy ArgFlags, CCState &State) {
2427
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002428 static const unsigned IntRegsSize=4, FloatRegsSize=2;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002429
Craig Topperc5eaae42012-03-11 07:57:25 +00002430 static const uint16_t IntRegs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002431 Mips::A0, Mips::A1, Mips::A2, Mips::A3
2432 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002433 static const uint16_t F32Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002434 Mips::F12, Mips::F14
2435 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002436 static const uint16_t F64Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002437 Mips::D6, Mips::D7
2438 };
2439
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002440 // Do not process byval args here.
2441 if (ArgFlags.isByVal())
2442 return true;
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002443
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002444 // Promote i8 and i16
2445 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
2446 LocVT = MVT::i32;
2447 if (ArgFlags.isSExt())
2448 LocInfo = CCValAssign::SExt;
2449 else if (ArgFlags.isZExt())
2450 LocInfo = CCValAssign::ZExt;
2451 else
2452 LocInfo = CCValAssign::AExt;
2453 }
2454
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002455 unsigned Reg;
2456
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002457 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
2458 // is true: function is vararg, argument is 3rd or higher, there is previous
2459 // argument which is not f32 or f64.
2460 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
2461 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002462 unsigned OrigAlign = ArgFlags.getOrigAlign();
2463 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002464
2465 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002466 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002467 // If this is the first part of an i64 arg,
2468 // the allocated register must be either A0 or A2.
2469 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
2470 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002471 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002472 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
2473 // Allocate int register and shadow next int register. If first
2474 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002475 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2476 if (Reg == Mips::A1 || Reg == Mips::A3)
2477 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2478 State.AllocateReg(IntRegs, IntRegsSize);
2479 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002480 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
2481 // we are guaranteed to find an available float register
2482 if (ValVT == MVT::f32) {
2483 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
2484 // Shadow int register
2485 State.AllocateReg(IntRegs, IntRegsSize);
2486 } else {
2487 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
2488 // Shadow int registers
2489 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
2490 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
2491 State.AllocateReg(IntRegs, IntRegsSize);
2492 State.AllocateReg(IntRegs, IntRegsSize);
2493 }
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002494 } else
2495 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002496
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002497 if (!Reg) {
2498 unsigned Offset = State.AllocateStack(ValVT.getSizeInBits() >> 3,
2499 OrigAlign);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002500 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002501 } else
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002502 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002503
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002504 return false;
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002505}
2506
2507#include "MipsGenCallingConv.inc"
2508
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002509//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002510// Call Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002511//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002512
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002513static const unsigned O32IntRegsSize = 4;
2514
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002515// Return next O32 integer argument register.
2516static unsigned getNextIntArgReg(unsigned Reg) {
2517 assert((Reg == Mips::A0) || (Reg == Mips::A2));
2518 return (Reg == Mips::A0) ? Mips::A1 : Mips::A3;
2519}
2520
Akira Hatanaka7d712092012-10-30 19:23:25 +00002521SDValue
2522MipsTargetLowering::passArgOnStack(SDValue StackPtr, unsigned Offset,
2523 SDValue Chain, SDValue Arg, DebugLoc DL,
2524 bool IsTailCall, SelectionDAG &DAG) const {
2525 if (!IsTailCall) {
2526 SDValue PtrOff = DAG.getNode(ISD::ADD, DL, getPointerTy(), StackPtr,
2527 DAG.getIntPtrConstant(Offset));
2528 return DAG.getStore(Chain, DL, Arg, PtrOff, MachinePointerInfo(), false,
2529 false, 0);
2530 }
2531
2532 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2533 int FI = MFI->CreateFixedObject(Arg.getValueSizeInBits() / 8, Offset, false);
2534 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2535 return DAG.getStore(Chain, DL, Arg, FIN, MachinePointerInfo(),
2536 /*isVolatile=*/ true, false, 0);
2537}
2538
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002539void MipsTargetLowering::
2540getOpndList(SmallVectorImpl<SDValue> &Ops,
2541 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
2542 bool IsPICCall, bool GlobalOrExternal, bool InternalLinkage,
2543 CallLoweringInfo &CLI, SDValue Callee, SDValue Chain) const {
2544 // Insert node "GP copy globalreg" before call to function.
2545 //
2546 // R_MIPS_CALL* operators (emitted when non-internal functions are called
2547 // in PIC mode) allow symbols to be resolved via lazy binding.
2548 // The lazy binding stub requires GP to point to the GOT.
2549 if (IsPICCall && !InternalLinkage) {
2550 unsigned GPReg = IsN64 ? Mips::GP_64 : Mips::GP;
2551 EVT Ty = IsN64 ? MVT::i64 : MVT::i32;
2552 RegsToPass.push_back(std::make_pair(GPReg, getGlobalReg(CLI.DAG, Ty)));
2553 }
Reed Kotler8453b3f2013-01-24 04:24:02 +00002554
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002555 // Build a sequence of copy-to-reg nodes chained together with token
2556 // chain and flag operands which copy the outgoing args into registers.
2557 // The InFlag in necessary since all emitted instructions must be
2558 // stuck together.
2559 SDValue InFlag;
Reed Kotler8453b3f2013-01-24 04:24:02 +00002560
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002561 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2562 Chain = CLI.DAG.getCopyToReg(Chain, CLI.DL, RegsToPass[i].first,
2563 RegsToPass[i].second, InFlag);
2564 InFlag = Chain.getValue(1);
2565 }
Reed Kotler8453b3f2013-01-24 04:24:02 +00002566
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002567 // Add argument registers to the end of the list so that they are
2568 // known live into the call.
2569 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2570 Ops.push_back(CLI.DAG.getRegister(RegsToPass[i].first,
2571 RegsToPass[i].second.getValueType()));
Reed Kotler8453b3f2013-01-24 04:24:02 +00002572
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002573 // Add a register mask operand representing the call-preserved registers.
2574 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2575 const uint32_t *Mask = TRI->getCallPreservedMask(CLI.CallConv);
2576 assert(Mask && "Missing call preserved mask for calling convention");
2577 Ops.push_back(CLI.DAG.getRegisterMask(Mask));
2578
2579 if (InFlag.getNode())
2580 Ops.push_back(InFlag);
Reed Kotler8453b3f2013-01-24 04:24:02 +00002581}
2582
Dan Gohman98ca4f22009-08-05 01:29:28 +00002583/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +00002584/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002585SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002586MipsTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002587 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002588 SelectionDAG &DAG = CLI.DAG;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002589 DebugLoc &DL = CLI.DL;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002590 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
2591 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
2592 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002593 SDValue Chain = CLI.Chain;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002594 SDValue Callee = CLI.Callee;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002595 bool &IsTailCall = CLI.IsTailCall;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002596 CallingConv::ID CallConv = CLI.CallConv;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002597 bool IsVarArg = CLI.IsVarArg;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002598
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002599 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002600 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanakad37776d2011-05-20 21:39:54 +00002601 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00002602 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002603
2604 // Analyze operands of the call, assigning locations to each operand.
2605 SmallVector<CCValAssign, 16> ArgLocs;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002606 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002607 getTargetMachine(), ArgLocs, *DAG.getContext());
Akira Hatanakaffd28a42013-02-15 21:45:11 +00002608 MipsCC MipsCCInfo(CallConv, IsO32, CCInfo);
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002609
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002610 MipsCCInfo.analyzeCallOperands(Outs, IsVarArg,
Akira Hatanakacb2eafd2013-03-05 22:20:28 +00002611 getTargetMachine().Options.UseSoftFloat,
2612 Callee.getNode(), CLI.Args);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002613
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002614 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002615 unsigned NextStackOffset = CCInfo.getNextStackOffset();
Akira Hatanaka480eeb52012-07-26 23:27:01 +00002616
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002617 // Check if it's really possible to do a tail call.
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002618 if (IsTailCall)
2619 IsTailCall =
2620 isEligibleForTailCallOptimization(MipsCCInfo, NextStackOffset,
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002621 *MF.getInfo<MipsFunctionInfo>());
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002622
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002623 if (IsTailCall)
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002624 ++NumTailCalls;
2625
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002626 // Chain is the output chain of the last Load/Store or CopyToReg node.
2627 // ByValChain is the output chain of the last Memcpy node created for copying
2628 // byval arguments to the stack.
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002629 unsigned StackAlignment = TFL->getStackAlignment();
2630 NextStackOffset = RoundUpToAlignment(NextStackOffset, StackAlignment);
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002631 SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, true);
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002632
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002633 if (!IsTailCall)
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002634 Chain = DAG.getCALLSEQ_START(Chain, NextStackOffsetVal);
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002635
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002636 SDValue StackPtr = DAG.getCopyFromReg(Chain, DL,
Akira Hatanakae2d529a2012-07-31 18:46:41 +00002637 IsN64 ? Mips::SP_64 : Mips::SP,
2638 getPointerTy());
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002639
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002640 // With EABI is it possible to have 16 args on registers.
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00002641 std::deque< std::pair<unsigned, SDValue> > RegsToPass;
Dan Gohman475871a2008-07-27 21:46:04 +00002642 SmallVector<SDValue, 8> MemOpChains;
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002643 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002644
2645 // Walk the register/memloc assignments, inserting copies/loads.
2646 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00002647 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002648 CCValAssign &VA = ArgLocs[i];
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002649 MVT ValVT = VA.getValVT(), LocVT = VA.getLocVT();
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002650 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2651
2652 // ByVal Arg.
2653 if (Flags.isByVal()) {
2654 assert(Flags.getByValSize() &&
2655 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002656 assert(ByValArg != MipsCCInfo.byval_end());
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002657 assert(!IsTailCall &&
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002658 "Do not tail-call optimize if there is a byval argument.");
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002659 passByValArg(Chain, DL, RegsToPass, MemOpChains, StackPtr, MFI, DAG, Arg,
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002660 MipsCCInfo, *ByValArg, Flags, Subtarget->isLittle());
2661 ++ByValArg;
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002662 continue;
2663 }
Jia Liubb481f82012-02-28 07:46:26 +00002664
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002665 // Promote the value if needed.
2666 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002667 default: llvm_unreachable("Unknown loc info!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002668 case CCValAssign::Full:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002669 if (VA.isRegLoc()) {
2670 if ((ValVT == MVT::f32 && LocVT == MVT::i32) ||
Akira Hatanakacb2eafd2013-03-05 22:20:28 +00002671 (ValVT == MVT::f64 && LocVT == MVT::i64) ||
2672 (ValVT == MVT::i64 && LocVT == MVT::f64))
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002673 Arg = DAG.getNode(ISD::BITCAST, DL, LocVT, Arg);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002674 else if (ValVT == MVT::f64 && LocVT == MVT::i32) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002675 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002676 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002677 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002678 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka99a2e982011-04-15 19:52:08 +00002679 if (!Subtarget->isLittle())
2680 std::swap(Lo, Hi);
Jia Liubb481f82012-02-28 07:46:26 +00002681 unsigned LocRegLo = VA.getLocReg();
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002682 unsigned LocRegHigh = getNextIntArgReg(LocRegLo);
2683 RegsToPass.push_back(std::make_pair(LocRegLo, Lo));
2684 RegsToPass.push_back(std::make_pair(LocRegHigh, Hi));
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002685 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002686 }
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002687 }
2688 break;
Chris Lattnere0b12152008-03-17 06:57:02 +00002689 case CCValAssign::SExt:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002690 Arg = DAG.getNode(ISD::SIGN_EXTEND, DL, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002691 break;
2692 case CCValAssign::ZExt:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002693 Arg = DAG.getNode(ISD::ZERO_EXTEND, DL, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002694 break;
2695 case CCValAssign::AExt:
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002696 Arg = DAG.getNode(ISD::ANY_EXTEND, DL, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002697 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002698 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002699
2700 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002701 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002702 if (VA.isRegLoc()) {
2703 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +00002704 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002705 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002706
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002707 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +00002708 assert(VA.isMemLoc());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002709
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002710 // emit ISD::STORE whichs stores the
Chris Lattnere0b12152008-03-17 06:57:02 +00002711 // parameter value to a stack Location
Akira Hatanaka2f34d752012-10-30 20:16:31 +00002712 MemOpChains.push_back(passArgOnStack(StackPtr, VA.getLocMemOffset(),
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002713 Chain, Arg, DL, IsTailCall, DAG));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002714 }
2715
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002716 // Transform all store nodes into one single node because all store
2717 // nodes are independent of each other.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002718 if (!MemOpChains.empty())
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002719 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002720 &MemOpChains[0], MemOpChains.size());
2721
Bill Wendling056292f2008-09-16 21:48:12 +00002722 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002723 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2724 // node so that legalize doesn't hack it.
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002725 bool IsPICCall = (IsN64 || IsPIC); // true if calls are translated to jalr $25
Akira Hatanakaed185da2012-12-13 03:17:29 +00002726 bool GlobalOrExternal = false, InternalLinkage = false;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002727 SDValue CalleeLo;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002728
2729 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002730 if (IsPICCall) {
Akira Hatanakaed185da2012-12-13 03:17:29 +00002731 InternalLinkage = G->getGlobal()->hasInternalLinkage();
2732
2733 if (InternalLinkage)
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002734 Callee = getAddrLocal(Callee, DAG, HasMips64);
Akira Hatanakaf09a0372012-11-21 20:40:38 +00002735 else if (LargeGOT)
2736 Callee = getAddrGlobalLargeGOT(Callee, DAG, MipsII::MO_CALL_HI16,
2737 MipsII::MO_CALL_LO16);
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002738 else
2739 Callee = getAddrGlobal(Callee, DAG, MipsII::MO_GOT_CALL);
2740 } else
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002741 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), DL, getPointerTy(), 0,
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002742 MipsII::MO_NO_FLAG);
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002743 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002744 }
2745 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Akira Hatanakaf09a0372012-11-21 20:40:38 +00002746 if (!IsN64 && !IsPIC) // !N64 && static
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002747 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2748 MipsII::MO_NO_FLAG);
Akira Hatanakaf09a0372012-11-21 20:40:38 +00002749 else if (LargeGOT)
2750 Callee = getAddrGlobalLargeGOT(Callee, DAG, MipsII::MO_CALL_HI16,
2751 MipsII::MO_CALL_LO16);
Akira Hatanaka60689322013-02-22 21:10:03 +00002752 else // N64 || PIC
Akira Hatanakad43e06d2012-11-21 20:30:40 +00002753 Callee = getAddrGlobal(Callee, DAG, MipsII::MO_GOT_CALL);
2754
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002755 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002756 }
2757
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00002758 SmallVector<SDValue, 8> Ops(1, Chain);
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002759 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00002760
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002761 getOpndList(Ops, RegsToPass, IsPICCall, GlobalOrExternal, InternalLinkage,
2762 CLI, Callee, Chain);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002763
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002764 if (IsTailCall)
2765 return DAG.getNode(MipsISD::TailCall, DL, MVT::Other, &Ops[0], Ops.size());
Akira Hatanaka2b861be2012-10-19 21:47:33 +00002766
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002767 Chain = DAG.getNode(MipsISD::JmpLink, DL, NodeTys, &Ops[0], Ops.size());
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00002768 SDValue InFlag = Chain.getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002769
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002770 // Create the CALLSEQ_END node.
Akira Hatanaka480eeb52012-07-26 23:27:01 +00002771 Chain = DAG.getCALLSEQ_END(Chain, NextStackOffsetVal,
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002772 DAG.getIntPtrConstant(0, true), InFlag);
2773 InFlag = Chain.getValue(1);
2774
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002775 // Handle result values, copying them out of physregs into vregs that we
2776 // return.
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002777 return LowerCallResult(Chain, InFlag, CallConv, IsVarArg,
2778 Ins, DL, DAG, InVals, CLI.Callee.getNode(), CLI.RetTy);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002779}
2780
Dan Gohman98ca4f22009-08-05 01:29:28 +00002781/// LowerCallResult - Lower the result values of a call into the
2782/// appropriate copies out of appropriate physical registers.
2783SDValue
2784MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002785 CallingConv::ID CallConv, bool IsVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002786 const SmallVectorImpl<ISD::InputArg> &Ins,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002787 DebugLoc DL, SelectionDAG &DAG,
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002788 SmallVectorImpl<SDValue> &InVals,
2789 const SDNode *CallNode,
2790 const Type *RetTy) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002791 // Assign locations to each value returned by this call.
2792 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002793 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka864f6602012-06-14 21:10:56 +00002794 getTargetMachine(), RVLocs, *DAG.getContext());
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002795 MipsCC MipsCCInfo(CallConv, IsO32, CCInfo);
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002796
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002797 MipsCCInfo.analyzeCallResult(Ins, getTargetMachine().Options.UseSoftFloat,
2798 CallNode, RetTy);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002799
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002800 // Copy all of the result registers out of their specified physreg.
2801 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002802 SDValue Val = DAG.getCopyFromReg(Chain, DL, RVLocs[i].getLocReg(),
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002803 RVLocs[i].getLocVT(), InFlag);
2804 Chain = Val.getValue(1);
2805 InFlag = Val.getValue(2);
2806
2807 if (RVLocs[i].getValVT() != RVLocs[i].getLocVT())
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002808 Val = DAG.getNode(ISD::BITCAST, DL, RVLocs[i].getValVT(), Val);
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002809
2810 InVals.push_back(Val);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002811 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002812
Dan Gohman98ca4f22009-08-05 01:29:28 +00002813 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002814}
2815
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002816//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002817// Formal Arguments Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002818//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002819/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002820/// and generate load operations for arguments places on the stack.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002821SDValue
2822MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002823 CallingConv::ID CallConv,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002824 bool IsVarArg,
Akira Hatanaka82099682011-12-19 19:52:25 +00002825 const SmallVectorImpl<ISD::InputArg> &Ins,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002826 DebugLoc DL, SelectionDAG &DAG,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002827 SmallVectorImpl<SDValue> &InVals)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002828 const {
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +00002829 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002830 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00002831 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002832
Dan Gohman1e93df62010-04-17 14:41:14 +00002833 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002834
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002835 // Used with vargs to acumulate store chains.
2836 std::vector<SDValue> OutChains;
2837
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002838 // Assign locations to all of the incoming arguments.
2839 SmallVector<CCValAssign, 16> ArgLocs;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002840 CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002841 getTargetMachine(), ArgLocs, *DAG.getContext());
Akira Hatanakaffd28a42013-02-15 21:45:11 +00002842 MipsCC MipsCCInfo(CallConv, IsO32, CCInfo);
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00002843 Function::const_arg_iterator FuncArg =
2844 DAG.getMachineFunction().getFunction()->arg_begin();
2845 bool UseSoftFloat = getTargetMachine().Options.UseSoftFloat;
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002846
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00002847 MipsCCInfo.analyzeFormalArguments(Ins, UseSoftFloat, FuncArg);
Akira Hatanakab33b34a2012-10-30 19:37:25 +00002848 MipsFI->setFormalArgInfo(CCInfo.getNextStackOffset(),
2849 MipsCCInfo.hasByValArg());
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002850
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00002851 unsigned CurArgIdx = 0;
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002852 MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin();
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002853
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00002854 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002855 CCValAssign &VA = ArgLocs[i];
Akira Hatanaka4618e0b2012-10-27 00:44:39 +00002856 std::advance(FuncArg, Ins[i].OrigArgIndex - CurArgIdx);
2857 CurArgIdx = Ins[i].OrigArgIndex;
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002858 EVT ValVT = VA.getValVT();
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002859 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2860 bool IsRegLoc = VA.isRegLoc();
2861
2862 if (Flags.isByVal()) {
2863 assert(Flags.getByValSize() &&
2864 "ByVal args of size 0 should have been ignored by front-end.");
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002865 assert(ByValArg != MipsCCInfo.byval_end());
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002866 copyByValRegs(Chain, DL, OutChains, DAG, Flags, InVals, &*FuncArg,
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002867 MipsCCInfo, *ByValArg);
2868 ++ByValArg;
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002869 continue;
2870 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002871
2872 // Arguments stored on registers
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002873 if (IsRegLoc) {
Owen Andersone50ed302009-08-10 22:56:29 +00002874 EVT RegVT = VA.getLocVT();
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002875 unsigned ArgReg = VA.getLocReg();
Craig Topper44d23822012-02-22 05:59:10 +00002876 const TargetRegisterClass *RC;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002877
Owen Anderson825b72b2009-08-11 20:47:22 +00002878 if (RegVT == MVT::i32)
Reed Kotlerbacbf1c2012-12-20 06:06:35 +00002879 RC = Subtarget->inMips16Mode()? &Mips::CPU16RegsRegClass :
2880 &Mips::CPURegsRegClass;
Akira Hatanaka95934842011-09-24 01:34:44 +00002881 else if (RegVT == MVT::i64)
Craig Topper420761a2012-04-20 07:30:17 +00002882 RC = &Mips::CPU64RegsRegClass;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002883 else if (RegVT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00002884 RC = &Mips::FGR32RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002885 else if (RegVT == MVT::f64)
Craig Topper420761a2012-04-20 07:30:17 +00002886 RC = HasMips64 ? &Mips::FGR64RegClass : &Mips::AFGR64RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002887 else
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002888 llvm_unreachable("RegVT not supported by FormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002889
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002890 // Transform the arguments stored on
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002891 // physical registers into virtual ones
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002892 unsigned Reg = addLiveIn(DAG.getMachineFunction(), ArgReg, RC);
2893 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002894
2895 // If this is an 8 or 16-bit value, it has been passed promoted
2896 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002897 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002898 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +00002899 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002900 if (VA.getLocInfo() == CCValAssign::SExt)
2901 Opcode = ISD::AssertSext;
2902 else if (VA.getLocInfo() == CCValAssign::ZExt)
2903 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +00002904 if (Opcode)
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002905 ArgValue = DAG.getNode(Opcode, DL, RegVT, ArgValue,
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002906 DAG.getValueType(ValVT));
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002907 ArgValue = DAG.getNode(ISD::TRUNCATE, DL, ValVT, ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002908 }
2909
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00002910 // Handle floating point arguments passed in integer registers and
2911 // long double arguments passed in floating point registers.
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002912 if ((RegVT == MVT::i32 && ValVT == MVT::f32) ||
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00002913 (RegVT == MVT::i64 && ValVT == MVT::f64) ||
2914 (RegVT == MVT::f64 && ValVT == MVT::i64))
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002915 ArgValue = DAG.getNode(ISD::BITCAST, DL, ValVT, ArgValue);
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002916 else if (IsO32 && RegVT == MVT::i32 && ValVT == MVT::f64) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002917 unsigned Reg2 = addLiveIn(DAG.getMachineFunction(),
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002918 getNextIntArgReg(ArgReg), RC);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002919 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, DL, Reg2, RegVT);
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002920 if (!Subtarget->isLittle())
2921 std::swap(ArgValue, ArgValue2);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002922 ArgValue = DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64,
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002923 ArgValue, ArgValue2);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002924 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002925
Dan Gohman98ca4f22009-08-05 01:29:28 +00002926 InVals.push_back(ArgValue);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002927 } else { // VA.isRegLoc()
2928
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002929 // sanity check
2930 assert(VA.isMemLoc());
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002931
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002932 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002933 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002934 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002935
2936 // Create load nodes to retrieve arguments from the stack
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002937 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002938 InVals.push_back(DAG.getLoad(ValVT, DL, Chain, FIN,
Akira Hatanakafe30a9b2012-10-27 00:29:43 +00002939 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002940 false, false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002941 }
2942 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002943
2944 // The mips ABIs for returning structs by value requires that we copy
2945 // the sret argument into $v0 for the return. Save the argument into
2946 // a virtual register so that we can access it from the return points.
2947 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2948 unsigned Reg = MipsFI->getSRetReturnReg();
2949 if (!Reg) {
Akira Hatanaka30580ce2012-10-19 22:11:40 +00002950 Reg = MF.getRegInfo().
2951 createVirtualRegister(getRegClassFor(IsN64 ? MVT::i64 : MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002952 MipsFI->setSRetReturnReg(Reg);
2953 }
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002954 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), DL, Reg, InVals[0]);
2955 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002956 }
2957
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002958 if (IsVarArg)
2959 writeVarArgRegs(OutChains, MipsCCInfo, Chain, DL, DAG);
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002960
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002961 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002962 // the size of Ins and InVals. This only happens when on varg functions
2963 if (!OutChains.empty()) {
2964 OutChains.push_back(Chain);
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002965 Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002966 &OutChains[0], OutChains.size());
2967 }
2968
Dan Gohman98ca4f22009-08-05 01:29:28 +00002969 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002970}
2971
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002972//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002973// Return Value Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002974//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002975
Akira Hatanaka97d9f082012-10-10 01:27:09 +00002976bool
2977MipsTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002978 MachineFunction &MF, bool IsVarArg,
Akira Hatanaka97d9f082012-10-10 01:27:09 +00002979 const SmallVectorImpl<ISD::OutputArg> &Outs,
2980 LLVMContext &Context) const {
2981 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002982 CCState CCInfo(CallConv, IsVarArg, MF, getTargetMachine(),
Akira Hatanaka97d9f082012-10-10 01:27:09 +00002983 RVLocs, Context);
2984 return CCInfo.CheckReturn(Outs, RetCC_Mips);
2985}
2986
Dan Gohman98ca4f22009-08-05 01:29:28 +00002987SDValue
2988MipsTargetLowering::LowerReturn(SDValue Chain,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002989 CallingConv::ID CallConv, bool IsVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002990 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002991 const SmallVectorImpl<SDValue> &OutVals,
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002992 DebugLoc DL, SelectionDAG &DAG) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002993 // CCValAssign - represent the assignment of
2994 // the return value to a location
2995 SmallVector<CCValAssign, 16> RVLocs;
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00002996 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002997
2998 // CCState - Info about the registers and stack slot.
Akira Hatanakaf635ef42013-03-12 00:16:36 +00002999 CCState CCInfo(CallConv, IsVarArg, MF, getTargetMachine(), RVLocs,
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00003000 *DAG.getContext());
3001 MipsCC MipsCCInfo(CallConv, IsO32, CCInfo);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003002
Akira Hatanakaf635ef42013-03-12 00:16:36 +00003003 // Analyze return values.
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00003004 MipsCCInfo.analyzeReturn(Outs, getTargetMachine().Options.UseSoftFloat,
3005 MF.getFunction()->getReturnType());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003006
Dan Gohman475871a2008-07-27 21:46:04 +00003007 SDValue Flag;
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00003008 SmallVector<SDValue, 4> RetOps(1, Chain);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003009
3010 // Copy the result values into the output registers.
3011 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00003012 SDValue Val = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003013 CCValAssign &VA = RVLocs[i];
3014 assert(VA.isRegLoc() && "Can only return in registers!");
3015
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00003016 if (RVLocs[i].getValVT() != RVLocs[i].getLocVT())
Akira Hatanakaf635ef42013-03-12 00:16:36 +00003017 Val = DAG.getNode(ISD::BITCAST, DL, RVLocs[i].getLocVT(), Val);
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00003018
Akira Hatanakaf635ef42013-03-12 00:16:36 +00003019 Chain = DAG.getCopyToReg(Chain, DL, VA.getLocReg(), Val, Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003020
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00003021 // Guarantee that all emitted copies are stuck together with flags.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003022 Flag = Chain.getValue(1);
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00003023 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003024 }
3025
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003026 // The mips ABIs for returning structs by value requires that we copy
3027 // the sret argument into $v0 for the return. We saved the argument into
3028 // a virtual register in the entry block, so now we copy the value out
3029 // and into $v0.
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00003030 if (MF.getFunction()->hasStructRetAttr()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003031 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
3032 unsigned Reg = MipsFI->getSRetReturnReg();
3033
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003034 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00003035 llvm_unreachable("sret virtual register not created in the entry block");
Akira Hatanakaf635ef42013-03-12 00:16:36 +00003036 SDValue Val = DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy());
Akira Hatanaka2ef5bd32012-10-24 02:10:54 +00003037 unsigned V0 = IsN64 ? Mips::V0_64 : Mips::V0;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003038
Akira Hatanakaf635ef42013-03-12 00:16:36 +00003039 Chain = DAG.getCopyToReg(Chain, DL, V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003040 Flag = Chain.getValue(1);
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00003041 RetOps.push_back(DAG.getRegister(V0, getPointerTy()));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003042 }
3043
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00003044 RetOps[0] = Chain; // Update chain.
Akira Hatanaka182ef6f2012-07-10 00:19:06 +00003045
Jakob Stoklund Olesend0735962013-02-05 18:12:03 +00003046 // Add the flag if we have it.
3047 if (Flag.getNode())
3048 RetOps.push_back(Flag);
3049
3050 // Return on Mips is always a "jr $ra"
Akira Hatanakaf635ef42013-03-12 00:16:36 +00003051 return DAG.getNode(MipsISD::Ret, DL, MVT::Other, &RetOps[0], RetOps.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003052}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003053
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003054//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003055// Mips Inline Assembly Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003056//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003057
3058/// getConstraintType - Given a constraint letter, return the type of
3059/// constraint it is for this target.
3060MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003061getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003062{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003063 // Mips specific constrainy
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003064 // GCC config/mips/constraints.md
3065 //
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003066 // 'd' : An address register. Equivalent to r
3067 // unless generating MIPS16 code.
3068 // 'y' : Equivalent to r; retained for
3069 // backwards compatibility.
Eric Christopher1d5a3922012-05-07 06:25:10 +00003070 // 'c' : A register suitable for use in an indirect
3071 // jump. This will always be $25 for -mabicalls.
Eric Christopheraf97f732012-05-07 06:25:19 +00003072 // 'l' : The lo register. 1 word storage.
3073 // 'x' : The hilo register pair. Double word storage.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003074 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003075 switch (Constraint[0]) {
3076 default : break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003077 case 'd':
3078 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003079 case 'f':
Eric Christopher1d5a3922012-05-07 06:25:10 +00003080 case 'c':
Eric Christopher4adbefe2012-05-07 06:25:15 +00003081 case 'l':
Eric Christopheraf97f732012-05-07 06:25:19 +00003082 case 'x':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003083 return C_RegisterClass;
Jack Carter0b9675d2013-03-04 21:33:15 +00003084 case 'R':
3085 return C_Memory;
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003086 }
3087 }
3088 return TargetLowering::getConstraintType(Constraint);
3089}
3090
John Thompson44ab89e2010-10-29 17:29:13 +00003091/// Examine constraint type and operand type and determine a weight value.
3092/// This object must already have been set up with the operand type
3093/// and the current alternative constraint selected.
3094TargetLowering::ConstraintWeight
3095MipsTargetLowering::getSingleConstraintMatchWeight(
3096 AsmOperandInfo &info, const char *constraint) const {
3097 ConstraintWeight weight = CW_Invalid;
3098 Value *CallOperandVal = info.CallOperandVal;
3099 // If we don't have a value, we can't do a match,
3100 // but allow it at the lowest weight.
3101 if (CallOperandVal == NULL)
3102 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003103 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00003104 // Look at the constraint type.
3105 switch (*constraint) {
3106 default:
3107 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
3108 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003109 case 'd':
3110 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +00003111 if (type->isIntegerTy())
3112 weight = CW_Register;
3113 break;
3114 case 'f':
3115 if (type->isFloatTy())
3116 weight = CW_Register;
3117 break;
Eric Christopher1d5a3922012-05-07 06:25:10 +00003118 case 'c': // $25 for indirect jumps
Eric Christopher4adbefe2012-05-07 06:25:15 +00003119 case 'l': // lo register
Eric Christopheraf97f732012-05-07 06:25:19 +00003120 case 'x': // hilo register pair
Eric Christopher1d5a3922012-05-07 06:25:10 +00003121 if (type->isIntegerTy())
3122 weight = CW_SpecificReg;
3123 break;
Eric Christopher50ab0392012-05-07 03:13:32 +00003124 case 'I': // signed 16 bit immediate
Eric Christophere5076d42012-05-07 03:13:42 +00003125 case 'J': // integer zero
Eric Christopherf49f8462012-05-07 05:46:29 +00003126 case 'K': // unsigned 16 bit immediate
Eric Christopher5ac47bb2012-05-07 05:46:37 +00003127 case 'L': // signed 32 bit immediate where lower 16 bits are 0
Eric Christopher60cfc792012-05-07 05:46:43 +00003128 case 'N': // immediate in the range of -65535 to -1 (inclusive)
Eric Christopher1ce20342012-05-07 05:46:48 +00003129 case 'O': // signed 15 bit immediate (+- 16383)
Eric Christopher54412a72012-05-07 06:25:02 +00003130 case 'P': // immediate in the range of 65535 to 1 (inclusive)
Eric Christopher50ab0392012-05-07 03:13:32 +00003131 if (isa<ConstantInt>(CallOperandVal))
3132 weight = CW_Constant;
3133 break;
Jack Carter0b9675d2013-03-04 21:33:15 +00003134 case 'R':
3135 weight = CW_Memory;
3136 break;
John Thompson44ab89e2010-10-29 17:29:13 +00003137 }
3138 return weight;
3139}
3140
Eric Christopher38d64262011-06-29 19:33:04 +00003141/// Given a register class constraint, like 'r', if this corresponds directly
3142/// to an LLVM register class, return a register of 0 and the register class
3143/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003144std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00003145getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003146{
3147 if (Constraint.size() == 1) {
3148 switch (Constraint[0]) {
Eric Christopher314aff12011-06-29 19:04:31 +00003149 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
3150 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003151 case 'r':
Akira Hatanakaafc945b2012-09-12 23:27:55 +00003152 if (VT == MVT::i32 || VT == MVT::i16 || VT == MVT::i8) {
3153 if (Subtarget->inMips16Mode())
3154 return std::make_pair(0U, &Mips::CPU16RegsRegClass);
Craig Topper420761a2012-04-20 07:30:17 +00003155 return std::make_pair(0U, &Mips::CPURegsRegClass);
Akira Hatanakaafc945b2012-09-12 23:27:55 +00003156 }
Jack Carter10de0252012-07-02 23:35:23 +00003157 if (VT == MVT::i64 && !HasMips64)
3158 return std::make_pair(0U, &Mips::CPURegsRegClass);
Eric Christopher0ed1f762012-05-07 03:13:22 +00003159 if (VT == MVT::i64 && HasMips64)
3160 return std::make_pair(0U, &Mips::CPU64RegsRegClass);
3161 // This will generate an error message
3162 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003163 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00003164 if (VT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00003165 return std::make_pair(0U, &Mips::FGR32RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00003166 if ((VT == MVT::f64) && (!Subtarget->isSingleFloat())) {
3167 if (Subtarget->isFP64bit())
Craig Topper420761a2012-04-20 07:30:17 +00003168 return std::make_pair(0U, &Mips::FGR64RegClass);
3169 return std::make_pair(0U, &Mips::AFGR64RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00003170 }
Eric Christopher1d5a3922012-05-07 06:25:10 +00003171 break;
3172 case 'c': // register suitable for indirect jump
3173 if (VT == MVT::i32)
3174 return std::make_pair((unsigned)Mips::T9, &Mips::CPURegsRegClass);
3175 assert(VT == MVT::i64 && "Unexpected type.");
3176 return std::make_pair((unsigned)Mips::T9_64, &Mips::CPU64RegsRegClass);
Eric Christopher4adbefe2012-05-07 06:25:15 +00003177 case 'l': // register suitable for indirect jump
3178 if (VT == MVT::i32)
3179 return std::make_pair((unsigned)Mips::LO, &Mips::HILORegClass);
3180 return std::make_pair((unsigned)Mips::LO64, &Mips::HILO64RegClass);
Eric Christopheraf97f732012-05-07 06:25:19 +00003181 case 'x': // register suitable for indirect jump
3182 // Fixme: Not triggering the use of both hi and low
3183 // This will generate an error message
3184 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003185 }
3186 }
3187 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3188}
3189
Eric Christopher50ab0392012-05-07 03:13:32 +00003190/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3191/// vector. If it is invalid, don't add anything to Ops.
3192void MipsTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
3193 std::string &Constraint,
3194 std::vector<SDValue>&Ops,
3195 SelectionDAG &DAG) const {
3196 SDValue Result(0, 0);
3197
3198 // Only support length 1 constraints for now.
3199 if (Constraint.length() > 1) return;
3200
3201 char ConstraintLetter = Constraint[0];
3202 switch (ConstraintLetter) {
3203 default: break; // This will fall through to the generic implementation
3204 case 'I': // Signed 16 bit constant
3205 // If this fails, the parent routine will give an error
3206 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3207 EVT Type = Op.getValueType();
3208 int64_t Val = C->getSExtValue();
3209 if (isInt<16>(Val)) {
3210 Result = DAG.getTargetConstant(Val, Type);
3211 break;
3212 }
3213 }
3214 return;
Eric Christophere5076d42012-05-07 03:13:42 +00003215 case 'J': // integer zero
3216 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3217 EVT Type = Op.getValueType();
3218 int64_t Val = C->getZExtValue();
3219 if (Val == 0) {
3220 Result = DAG.getTargetConstant(0, Type);
3221 break;
3222 }
3223 }
3224 return;
Eric Christopherf49f8462012-05-07 05:46:29 +00003225 case 'K': // unsigned 16 bit immediate
3226 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3227 EVT Type = Op.getValueType();
3228 uint64_t Val = (uint64_t)C->getZExtValue();
3229 if (isUInt<16>(Val)) {
3230 Result = DAG.getTargetConstant(Val, Type);
3231 break;
3232 }
3233 }
3234 return;
Eric Christopher5ac47bb2012-05-07 05:46:37 +00003235 case 'L': // signed 32 bit immediate where lower 16 bits are 0
3236 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3237 EVT Type = Op.getValueType();
3238 int64_t Val = C->getSExtValue();
3239 if ((isInt<32>(Val)) && ((Val & 0xffff) == 0)){
3240 Result = DAG.getTargetConstant(Val, Type);
3241 break;
3242 }
3243 }
3244 return;
Eric Christopher60cfc792012-05-07 05:46:43 +00003245 case 'N': // immediate in the range of -65535 to -1 (inclusive)
3246 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3247 EVT Type = Op.getValueType();
3248 int64_t Val = C->getSExtValue();
3249 if ((Val >= -65535) && (Val <= -1)) {
3250 Result = DAG.getTargetConstant(Val, Type);
3251 break;
3252 }
3253 }
3254 return;
Eric Christopher1ce20342012-05-07 05:46:48 +00003255 case 'O': // signed 15 bit immediate
3256 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3257 EVT Type = Op.getValueType();
3258 int64_t Val = C->getSExtValue();
3259 if ((isInt<15>(Val))) {
3260 Result = DAG.getTargetConstant(Val, Type);
3261 break;
3262 }
3263 }
3264 return;
Eric Christopher54412a72012-05-07 06:25:02 +00003265 case 'P': // immediate in the range of 1 to 65535 (inclusive)
3266 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3267 EVT Type = Op.getValueType();
3268 int64_t Val = C->getSExtValue();
3269 if ((Val <= 65535) && (Val >= 1)) {
3270 Result = DAG.getTargetConstant(Val, Type);
3271 break;
3272 }
3273 }
3274 return;
Eric Christopher50ab0392012-05-07 03:13:32 +00003275 }
3276
3277 if (Result.getNode()) {
3278 Ops.push_back(Result);
3279 return;
3280 }
3281
3282 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
3283}
3284
Dan Gohman6520e202008-10-18 02:06:02 +00003285bool
Akira Hatanaka94e47282012-11-17 00:25:41 +00003286MipsTargetLowering::isLegalAddressingMode(const AddrMode &AM, Type *Ty) const {
3287 // No global is ever allowed as a base.
3288 if (AM.BaseGV)
3289 return false;
3290
3291 switch (AM.Scale) {
3292 case 0: // "r+i" or just "i", depending on HasBaseReg.
3293 break;
3294 case 1:
3295 if (!AM.HasBaseReg) // allow "r+i".
3296 break;
3297 return false; // disallow "r+r" or "r+r+i".
3298 default:
3299 return false;
3300 }
3301
3302 return true;
3303}
3304
3305bool
Dan Gohman6520e202008-10-18 02:06:02 +00003306MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3307 // The Mips target isn't yet aware of offsets.
3308 return false;
3309}
Evan Chengeb2f9692009-10-27 19:56:55 +00003310
Akira Hatanakae193b322012-06-13 19:33:32 +00003311EVT MipsTargetLowering::getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
Evan Cheng946a3a92012-12-12 02:34:41 +00003312 unsigned SrcAlign,
3313 bool IsMemset, bool ZeroMemset,
Akira Hatanakae193b322012-06-13 19:33:32 +00003314 bool MemcpyStrSrc,
3315 MachineFunction &MF) const {
3316 if (Subtarget->hasMips64())
3317 return MVT::i64;
3318
3319 return MVT::i32;
3320}
3321
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003322bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
3323 if (VT != MVT::f32 && VT != MVT::f64)
3324 return false;
Bruno Cardoso Lopes6b902822011-01-18 19:41:41 +00003325 if (Imm.isNegZero())
3326 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00003327 return Imm.isZero();
3328}
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00003329
3330unsigned MipsTargetLowering::getJumpTableEncoding() const {
3331 if (IsN64)
3332 return MachineJumpTableInfo::EK_GPRel64BlockAddress;
Jia Liubb481f82012-02-28 07:46:26 +00003333
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00003334 return TargetLowering::getJumpTableEncoding();
3335}
Akira Hatanaka7887c902012-10-26 23:56:38 +00003336
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003337/// This function returns true if CallSym is a long double emulation routine.
3338static bool isF128SoftLibCall(const char *CallSym) {
3339 const char *const LibCalls[] =
3340 {"__addtf3", "__divtf3", "__eqtf2", "__extenddftf2", "__extendsftf2",
3341 "__fixtfdi", "__fixtfsi", "__fixtfti", "__fixunstfdi", "__fixunstfsi",
3342 "__fixunstfti", "__floatditf", "__floatsitf", "__floattitf",
3343 "__floatunditf", "__floatunsitf", "__floatuntitf", "__getf2", "__gttf2",
3344 "__letf2", "__lttf2", "__multf3", "__netf2", "__powitf2", "__subtf3",
3345 "__trunctfdf2", "__trunctfsf2", "__unordtf2",
3346 "ceill", "copysignl", "cosl", "exp2l", "expl", "floorl", "fmal", "fmodl",
3347 "log10l", "log2l", "logl", "nearbyintl", "powl", "rintl", "sinl", "sqrtl",
3348 "truncl"};
3349
3350 const char * const *End = LibCalls + array_lengthof(LibCalls);
3351
3352 // Check that LibCalls is sorted alphabetically.
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00003353 MipsTargetLowering::LTStr Comp;
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003354
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00003355#ifndef NDEBUG
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003356 for (const char * const *I = LibCalls; I < End - 1; ++I)
3357 assert(Comp(*I, *(I + 1)));
3358#endif
3359
Akira Hatanaka5ac065a2013-03-13 00:54:29 +00003360 return std::binary_search(LibCalls, End, CallSym, Comp);
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003361}
3362
3363/// This function returns true if Ty is fp128 or i128 which was originally a
3364/// fp128.
3365static bool originalTypeIsF128(const Type *Ty, const SDNode *CallNode) {
3366 if (Ty->isFP128Ty())
3367 return true;
3368
3369 const ExternalSymbolSDNode *ES =
3370 dyn_cast_or_null<const ExternalSymbolSDNode>(CallNode);
3371
3372 // If the Ty is i128 and the function being called is a long double emulation
3373 // routine, then the original type is f128.
3374 return (ES && Ty->isIntegerTy(128) && isF128SoftLibCall(ES->getSymbol()));
3375}
3376
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003377MipsTargetLowering::MipsCC::MipsCC(CallingConv::ID CC, bool IsO32_,
3378 CCState &Info)
3379 : CCInfo(Info), CallConv(CC), IsO32(IsO32_) {
Akira Hatanaka7887c902012-10-26 23:56:38 +00003380 // Pre-allocate reserved argument area.
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003381 CCInfo.AllocateStack(reservedArgArea(), 1);
Akira Hatanaka7887c902012-10-26 23:56:38 +00003382}
3383
3384void MipsTargetLowering::MipsCC::
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003385analyzeCallOperands(const SmallVectorImpl<ISD::OutputArg> &Args,
Akira Hatanakacb2eafd2013-03-05 22:20:28 +00003386 bool IsVarArg, bool IsSoftFloat, const SDNode *CallNode,
3387 std::vector<ArgListEntry> &FuncArgs) {
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003388 assert((CallConv != CallingConv::Fast || !IsVarArg) &&
3389 "CallingConv::Fast shouldn't be used for vararg functions.");
3390
Akira Hatanaka7887c902012-10-26 23:56:38 +00003391 unsigned NumOpnds = Args.size();
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003392 llvm::CCAssignFn *FixedFn = fixedArgFn(), *VarFn = varArgFn();
Akira Hatanaka7887c902012-10-26 23:56:38 +00003393
3394 for (unsigned I = 0; I != NumOpnds; ++I) {
3395 MVT ArgVT = Args[I].VT;
3396 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
3397 bool R;
3398
3399 if (ArgFlags.isByVal()) {
3400 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
3401 continue;
3402 }
3403
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003404 if (IsVarArg && !Args[I].IsFixed)
Akira Hatanaka7887c902012-10-26 23:56:38 +00003405 R = VarFn(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
Akira Hatanakacb2eafd2013-03-05 22:20:28 +00003406 else {
3407 MVT RegVT = getRegVT(ArgVT, FuncArgs[Args[I].OrigArgIndex].Ty, CallNode,
3408 IsSoftFloat);
3409 R = FixedFn(I, ArgVT, RegVT, CCValAssign::Full, ArgFlags, CCInfo);
3410 }
Akira Hatanaka7887c902012-10-26 23:56:38 +00003411
3412 if (R) {
3413#ifndef NDEBUG
3414 dbgs() << "Call operand #" << I << " has unhandled type "
3415 << EVT(ArgVT).getEVTString();
3416#endif
3417 llvm_unreachable(0);
3418 }
3419 }
3420}
3421
3422void MipsTargetLowering::MipsCC::
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003423analyzeFormalArguments(const SmallVectorImpl<ISD::InputArg> &Args,
3424 bool IsSoftFloat, Function::const_arg_iterator FuncArg) {
Akira Hatanaka7887c902012-10-26 23:56:38 +00003425 unsigned NumArgs = Args.size();
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003426 llvm::CCAssignFn *FixedFn = fixedArgFn();
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003427 unsigned CurArgIdx = 0;
Akira Hatanaka7887c902012-10-26 23:56:38 +00003428
3429 for (unsigned I = 0; I != NumArgs; ++I) {
3430 MVT ArgVT = Args[I].VT;
3431 ISD::ArgFlagsTy ArgFlags = Args[I].Flags;
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003432 std::advance(FuncArg, Args[I].OrigArgIndex - CurArgIdx);
3433 CurArgIdx = Args[I].OrigArgIndex;
Akira Hatanaka7887c902012-10-26 23:56:38 +00003434
3435 if (ArgFlags.isByVal()) {
3436 handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags);
3437 continue;
3438 }
3439
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003440 MVT RegVT = getRegVT(ArgVT, FuncArg->getType(), 0, IsSoftFloat);
3441
3442 if (!FixedFn(I, ArgVT, RegVT, CCValAssign::Full, ArgFlags, CCInfo))
Akira Hatanaka7887c902012-10-26 23:56:38 +00003443 continue;
3444
3445#ifndef NDEBUG
3446 dbgs() << "Formal Arg #" << I << " has unhandled type "
3447 << EVT(ArgVT).getEVTString();
3448#endif
3449 llvm_unreachable(0);
3450 }
3451}
3452
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00003453template<typename Ty>
3454void MipsTargetLowering::MipsCC::
3455analyzeReturn(const SmallVectorImpl<Ty> &RetVals, bool IsSoftFloat,
3456 const SDNode *CallNode, const Type *RetTy) const {
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003457 CCAssignFn *Fn;
3458
3459 if (IsSoftFloat && originalTypeIsF128(RetTy, CallNode))
3460 Fn = RetCC_F128Soft;
3461 else
3462 Fn = RetCC_Mips;
3463
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00003464 for (unsigned I = 0, E = RetVals.size(); I < E; ++I) {
3465 MVT VT = RetVals[I].VT;
3466 ISD::ArgFlagsTy Flags = RetVals[I].Flags;
3467 MVT RegVT = this->getRegVT(VT, RetTy, CallNode, IsSoftFloat);
3468
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003469 if (Fn(I, VT, RegVT, CCValAssign::Full, Flags, this->CCInfo)) {
Akira Hatanaka7433b2e2013-03-05 22:41:55 +00003470#ifndef NDEBUG
3471 dbgs() << "Call result #" << I << " has unhandled type "
3472 << EVT(VT).getEVTString() << '\n';
3473#endif
3474 llvm_unreachable(0);
3475 }
3476 }
3477}
3478
3479void MipsTargetLowering::MipsCC::
3480analyzeCallResult(const SmallVectorImpl<ISD::InputArg> &Ins, bool IsSoftFloat,
3481 const SDNode *CallNode, const Type *RetTy) const {
3482 analyzeReturn(Ins, IsSoftFloat, CallNode, RetTy);
3483}
3484
3485void MipsTargetLowering::MipsCC::
3486analyzeReturn(const SmallVectorImpl<ISD::OutputArg> &Outs, bool IsSoftFloat,
3487 const Type *RetTy) const {
3488 analyzeReturn(Outs, IsSoftFloat, 0, RetTy);
3489}
3490
Akira Hatanaka7887c902012-10-26 23:56:38 +00003491void
3492MipsTargetLowering::MipsCC::handleByValArg(unsigned ValNo, MVT ValVT,
3493 MVT LocVT,
3494 CCValAssign::LocInfo LocInfo,
3495 ISD::ArgFlagsTy ArgFlags) {
3496 assert(ArgFlags.getByValSize() && "Byval argument's size shouldn't be 0.");
3497
3498 struct ByValArgInfo ByVal;
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003499 unsigned RegSize = regSize();
Akira Hatanaka7887c902012-10-26 23:56:38 +00003500 unsigned ByValSize = RoundUpToAlignment(ArgFlags.getByValSize(), RegSize);
3501 unsigned Align = std::min(std::max(ArgFlags.getByValAlign(), RegSize),
3502 RegSize * 2);
3503
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003504 if (useRegsForByval())
Akira Hatanaka7887c902012-10-26 23:56:38 +00003505 allocateRegs(ByVal, ByValSize, Align);
3506
3507 // Allocate space on caller's stack.
3508 ByVal.Address = CCInfo.AllocateStack(ByValSize - RegSize * ByVal.NumRegs,
3509 Align);
3510 CCInfo.addLoc(CCValAssign::getMem(ValNo, ValVT, ByVal.Address, LocVT,
3511 LocInfo));
3512 ByValArgs.push_back(ByVal);
3513}
3514
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003515unsigned MipsTargetLowering::MipsCC::numIntArgRegs() const {
3516 return IsO32 ? array_lengthof(O32IntRegs) : array_lengthof(Mips64IntRegs);
3517}
3518
3519unsigned MipsTargetLowering::MipsCC::reservedArgArea() const {
3520 return (IsO32 && (CallConv != CallingConv::Fast)) ? 16 : 0;
3521}
3522
3523const uint16_t *MipsTargetLowering::MipsCC::intArgRegs() const {
3524 return IsO32 ? O32IntRegs : Mips64IntRegs;
3525}
3526
3527llvm::CCAssignFn *MipsTargetLowering::MipsCC::fixedArgFn() const {
3528 if (CallConv == CallingConv::Fast)
3529 return CC_Mips_FastCC;
3530
3531 return IsO32 ? CC_MipsO32 : CC_MipsN;
3532}
3533
3534llvm::CCAssignFn *MipsTargetLowering::MipsCC::varArgFn() const {
3535 return IsO32 ? CC_MipsO32 : CC_MipsN_VarArg;
3536}
3537
3538const uint16_t *MipsTargetLowering::MipsCC::shadowRegs() const {
3539 return IsO32 ? O32IntRegs : Mips64DPRegs;
3540}
3541
Akira Hatanaka7887c902012-10-26 23:56:38 +00003542void MipsTargetLowering::MipsCC::allocateRegs(ByValArgInfo &ByVal,
3543 unsigned ByValSize,
3544 unsigned Align) {
Akira Hatanakaffd28a42013-02-15 21:45:11 +00003545 unsigned RegSize = regSize(), NumIntArgRegs = numIntArgRegs();
3546 const uint16_t *IntArgRegs = intArgRegs(), *ShadowRegs = shadowRegs();
Akira Hatanaka7887c902012-10-26 23:56:38 +00003547 assert(!(ByValSize % RegSize) && !(Align % RegSize) &&
3548 "Byval argument's size and alignment should be a multiple of"
3549 "RegSize.");
3550
3551 ByVal.FirstIdx = CCInfo.getFirstUnallocated(IntArgRegs, NumIntArgRegs);
3552
3553 // If Align > RegSize, the first arg register must be even.
3554 if ((Align > RegSize) && (ByVal.FirstIdx % 2)) {
3555 CCInfo.AllocateReg(IntArgRegs[ByVal.FirstIdx], ShadowRegs[ByVal.FirstIdx]);
3556 ++ByVal.FirstIdx;
3557 }
3558
3559 // Mark the registers allocated.
3560 for (unsigned I = ByVal.FirstIdx; ByValSize && (I < NumIntArgRegs);
3561 ByValSize -= RegSize, ++I, ++ByVal.NumRegs)
3562 CCInfo.AllocateReg(IntArgRegs[I], ShadowRegs[I]);
3563}
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003564
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003565MVT MipsTargetLowering::MipsCC::getRegVT(MVT VT, const Type *OrigTy,
3566 const SDNode *CallNode,
3567 bool IsSoftFloat) const {
3568 if (IsSoftFloat || IsO32)
3569 return VT;
3570
3571 // Check if the original type was fp128.
Akira Hatanaka1e3e8692013-03-05 22:54:59 +00003572 if (originalTypeIsF128(OrigTy, CallNode)) {
Akira Hatanaka5fdee6d2013-03-05 22:13:04 +00003573 assert(VT == MVT::i64);
3574 return MVT::f64;
3575 }
3576
3577 return VT;
3578}
3579
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003580void MipsTargetLowering::
3581copyByValRegs(SDValue Chain, DebugLoc DL, std::vector<SDValue> &OutChains,
3582 SelectionDAG &DAG, const ISD::ArgFlagsTy &Flags,
3583 SmallVectorImpl<SDValue> &InVals, const Argument *FuncArg,
3584 const MipsCC &CC, const ByValArgInfo &ByVal) const {
3585 MachineFunction &MF = DAG.getMachineFunction();
3586 MachineFrameInfo *MFI = MF.getFrameInfo();
3587 unsigned RegAreaSize = ByVal.NumRegs * CC.regSize();
3588 unsigned FrameObjSize = std::max(Flags.getByValSize(), RegAreaSize);
3589 int FrameObjOffset;
3590
3591 if (RegAreaSize)
3592 FrameObjOffset = (int)CC.reservedArgArea() -
3593 (int)((CC.numIntArgRegs() - ByVal.FirstIdx) * CC.regSize());
3594 else
3595 FrameObjOffset = ByVal.Address;
3596
3597 // Create frame object.
3598 EVT PtrTy = getPointerTy();
3599 int FI = MFI->CreateFixedObject(FrameObjSize, FrameObjOffset, true);
3600 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
3601 InVals.push_back(FIN);
3602
3603 if (!ByVal.NumRegs)
3604 return;
3605
3606 // Copy arg registers.
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00003607 MVT RegTy = MVT::getIntegerVT(CC.regSize() * 8);
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003608 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3609
3610 for (unsigned I = 0; I < ByVal.NumRegs; ++I) {
3611 unsigned ArgReg = CC.intArgRegs()[ByVal.FirstIdx + I];
Akira Hatanakaf635ef42013-03-12 00:16:36 +00003612 unsigned VReg = addLiveIn(MF, ArgReg, RC);
Akira Hatanakaeb98ae42012-10-27 00:10:18 +00003613 unsigned Offset = I * CC.regSize();
3614 SDValue StorePtr = DAG.getNode(ISD::ADD, DL, PtrTy, FIN,
3615 DAG.getConstant(Offset, PtrTy));
3616 SDValue Store = DAG.getStore(Chain, DL, DAG.getRegister(VReg, RegTy),
3617 StorePtr, MachinePointerInfo(FuncArg, Offset),
3618 false, false, 0);
3619 OutChains.push_back(Store);
3620 }
3621}
Akira Hatanakadb40ede2012-10-27 00:16:36 +00003622
3623// Copy byVal arg to registers and stack.
3624void MipsTargetLowering::
3625passByValArg(SDValue Chain, DebugLoc DL,
Akira Hatanakabf6a77b2013-01-22 20:05:56 +00003626 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
Akira Hatanakadb40ede2012-10-27 00:16:36 +00003627 SmallVector<SDValue, 8> &MemOpChains, SDValue StackPtr,
3628 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
3629 const MipsCC &CC, const ByValArgInfo &ByVal,
3630 const ISD::ArgFlagsTy &Flags, bool isLittle) const {
3631 unsigned ByValSize = Flags.getByValSize();
3632 unsigned Offset = 0; // Offset in # of bytes from the beginning of struct.
3633 unsigned RegSize = CC.regSize();
3634 unsigned Alignment = std::min(Flags.getByValAlign(), RegSize);
3635 EVT PtrTy = getPointerTy(), RegTy = MVT::getIntegerVT(RegSize * 8);
3636
3637 if (ByVal.NumRegs) {
3638 const uint16_t *ArgRegs = CC.intArgRegs();
3639 bool LeftoverBytes = (ByVal.NumRegs * RegSize > ByValSize);
3640 unsigned I = 0;
3641
3642 // Copy words to registers.
3643 for (; I < ByVal.NumRegs - LeftoverBytes; ++I, Offset += RegSize) {
3644 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3645 DAG.getConstant(Offset, PtrTy));
3646 SDValue LoadVal = DAG.getLoad(RegTy, DL, Chain, LoadPtr,
3647 MachinePointerInfo(), false, false, false,
3648 Alignment);
3649 MemOpChains.push_back(LoadVal.getValue(1));
3650 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
3651 RegsToPass.push_back(std::make_pair(ArgReg, LoadVal));
3652 }
3653
3654 // Return if the struct has been fully copied.
3655 if (ByValSize == Offset)
3656 return;
3657
3658 // Copy the remainder of the byval argument with sub-word loads and shifts.
3659 if (LeftoverBytes) {
3660 assert((ByValSize > Offset) && (ByValSize < Offset + RegSize) &&
3661 "Size of the remainder should be smaller than RegSize.");
3662 SDValue Val;
3663
3664 for (unsigned LoadSize = RegSize / 2, TotalSizeLoaded = 0;
3665 Offset < ByValSize; LoadSize /= 2) {
3666 unsigned RemSize = ByValSize - Offset;
3667
3668 if (RemSize < LoadSize)
3669 continue;
3670
3671 // Load subword.
3672 SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3673 DAG.getConstant(Offset, PtrTy));
3674 SDValue LoadVal =
3675 DAG.getExtLoad(ISD::ZEXTLOAD, DL, RegTy, Chain, LoadPtr,
3676 MachinePointerInfo(), MVT::getIntegerVT(LoadSize * 8),
3677 false, false, Alignment);
3678 MemOpChains.push_back(LoadVal.getValue(1));
3679
3680 // Shift the loaded value.
3681 unsigned Shamt;
3682
3683 if (isLittle)
3684 Shamt = TotalSizeLoaded;
3685 else
3686 Shamt = (RegSize - (TotalSizeLoaded + LoadSize)) * 8;
3687
3688 SDValue Shift = DAG.getNode(ISD::SHL, DL, RegTy, LoadVal,
3689 DAG.getConstant(Shamt, MVT::i32));
3690
3691 if (Val.getNode())
3692 Val = DAG.getNode(ISD::OR, DL, RegTy, Val, Shift);
3693 else
3694 Val = Shift;
3695
3696 Offset += LoadSize;
3697 TotalSizeLoaded += LoadSize;
3698 Alignment = std::min(Alignment, LoadSize);
3699 }
3700
3701 unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I];
3702 RegsToPass.push_back(std::make_pair(ArgReg, Val));
3703 return;
3704 }
3705 }
3706
3707 // Copy remainder of byval arg to it with memcpy.
3708 unsigned MemCpySize = ByValSize - Offset;
3709 SDValue Src = DAG.getNode(ISD::ADD, DL, PtrTy, Arg,
3710 DAG.getConstant(Offset, PtrTy));
3711 SDValue Dst = DAG.getNode(ISD::ADD, DL, PtrTy, StackPtr,
3712 DAG.getIntPtrConstant(ByVal.Address));
3713 Chain = DAG.getMemcpy(Chain, DL, Dst, Src,
3714 DAG.getConstant(MemCpySize, PtrTy), Alignment,
3715 /*isVolatile=*/false, /*AlwaysInline=*/false,
3716 MachinePointerInfo(0), MachinePointerInfo(0));
3717 MemOpChains.push_back(Chain);
3718}
Akira Hatanakaf0848472012-10-27 00:21:13 +00003719
3720void
3721MipsTargetLowering::writeVarArgRegs(std::vector<SDValue> &OutChains,
3722 const MipsCC &CC, SDValue Chain,
3723 DebugLoc DL, SelectionDAG &DAG) const {
3724 unsigned NumRegs = CC.numIntArgRegs();
3725 const uint16_t *ArgRegs = CC.intArgRegs();
3726 const CCState &CCInfo = CC.getCCInfo();
3727 unsigned Idx = CCInfo.getFirstUnallocated(ArgRegs, NumRegs);
3728 unsigned RegSize = CC.regSize();
Patrik Hagglunda61b17c2012-12-13 06:34:11 +00003729 MVT RegTy = MVT::getIntegerVT(RegSize * 8);
Akira Hatanakaf0848472012-10-27 00:21:13 +00003730 const TargetRegisterClass *RC = getRegClassFor(RegTy);
3731 MachineFunction &MF = DAG.getMachineFunction();
3732 MachineFrameInfo *MFI = MF.getFrameInfo();
3733 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
3734
3735 // Offset of the first variable argument from stack pointer.
3736 int VaArgOffset;
3737
3738 if (NumRegs == Idx)
3739 VaArgOffset = RoundUpToAlignment(CCInfo.getNextStackOffset(), RegSize);
3740 else
3741 VaArgOffset =
3742 (int)CC.reservedArgArea() - (int)(RegSize * (NumRegs - Idx));
3743
3744 // Record the frame index of the first variable argument
3745 // which is a value necessary to VASTART.
3746 int FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
3747 MipsFI->setVarArgsFrameIndex(FI);
3748
3749 // Copy the integer registers that have not been used for argument passing
3750 // to the argument register save area. For O32, the save area is allocated
3751 // in the caller's stack frame, while for N32/64, it is allocated in the
3752 // callee's stack frame.
3753 for (unsigned I = Idx; I < NumRegs; ++I, VaArgOffset += RegSize) {
Akira Hatanakaf635ef42013-03-12 00:16:36 +00003754 unsigned Reg = addLiveIn(MF, ArgRegs[I], RC);
Akira Hatanakaf0848472012-10-27 00:21:13 +00003755 SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegTy);
3756 FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true);
3757 SDValue PtrOff = DAG.getFrameIndex(FI, getPointerTy());
3758 SDValue Store = DAG.getStore(Chain, DL, ArgValue, PtrOff,
3759 MachinePointerInfo(), false, false, 0);
3760 cast<StoreSDNode>(Store.getNode())->getMemOperand()->setValue(0);
3761 OutChains.push_back(Store);
3762 }
3763}