blob: 6f5bc70f0583982e04839dc04772b5fe63088817 [file] [log] [blame]
Andrew Lenharth0934ae02005-07-22 20:52:16 +00001//===-- Alpha/AlphaCodeEmitter.cpp - Convert Alpha code to machine code ---===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the pass that transforms the Alpha machine instructions
11// into relocatable machine code.
12//
13//===----------------------------------------------------------------------===//
14
15#include "AlphaTargetMachine.h"
16#include "AlphaRelocations.h"
17#include "Alpha.h"
18#include "llvm/PassManager.h"
19#include "llvm/CodeGen/MachineCodeEmitter.h"
20#include "llvm/CodeGen/MachineFunctionPass.h"
21#include "llvm/CodeGen/MachineInstr.h"
22#include "llvm/CodeGen/Passes.h"
23#include "llvm/Function.h"
24#include "llvm/Support/Debug.h"
25#include "llvm/ADT/Statistic.h"
26using namespace llvm;
27
28namespace {
Chris Lattnerac0b6ae2006-12-06 17:46:33 +000029 Statistic
Andrew Lenharth0934ae02005-07-22 20:52:16 +000030 NumEmitted("alpha-emitter", "Number of machine instructions emitted");
31}
32
33namespace {
34 class AlphaCodeEmitter : public MachineFunctionPass {
35 const AlphaInstrInfo *II;
Evan Cheng55fc2802006-07-25 20:40:54 +000036 TargetMachine &TM;
Andrew Lenharth0934ae02005-07-22 20:52:16 +000037 MachineCodeEmitter &MCE;
Andrew Lenharth0934ae02005-07-22 20:52:16 +000038
39 /// getMachineOpValue - evaluates the MachineOperand of a given MachineInstr
40 ///
41 int getMachineOpValue(MachineInstr &MI, MachineOperand &MO);
42
43 public:
Evan Cheng55fc2802006-07-25 20:40:54 +000044 explicit AlphaCodeEmitter(TargetMachine &tm, MachineCodeEmitter &mce)
45 : II(0), TM(tm), MCE(mce) {}
46 AlphaCodeEmitter(TargetMachine &tm, MachineCodeEmitter &mce,
47 const AlphaInstrInfo& ii)
48 : II(&ii), TM(tm), MCE(mce) {}
Andrew Lenharth0934ae02005-07-22 20:52:16 +000049
50 bool runOnMachineFunction(MachineFunction &MF);
51
52 virtual const char *getPassName() const {
53 return "Alpha Machine Code Emitter";
54 }
55
56 void emitInstruction(const MachineInstr &MI);
57
Andrew Lenharth0934ae02005-07-22 20:52:16 +000058 /// getBinaryCodeForInstr - This function, generated by the
59 /// CodeEmitterGenerator using TableGen, produces the binary encoding for
60 /// machine instructions.
61 ///
62 unsigned getBinaryCodeForInstr(MachineInstr &MI);
63
64 private:
65 void emitBasicBlock(MachineBasicBlock &MBB);
66
67 };
68}
69
70/// createAlphaCodeEmitterPass - Return a pass that emits the collected Alpha code
71/// to the specified MCE object.
Evan Cheng55fc2802006-07-25 20:40:54 +000072FunctionPass *llvm::createAlphaCodeEmitterPass(AlphaTargetMachine &TM,
73 MachineCodeEmitter &MCE) {
74 return new AlphaCodeEmitter(TM, MCE);
Andrew Lenharth0934ae02005-07-22 20:52:16 +000075}
76
77bool AlphaCodeEmitter::runOnMachineFunction(MachineFunction &MF) {
78 II = ((AlphaTargetMachine&)MF.getTarget()).getInstrInfo();
79
Chris Lattner43b429b2006-05-02 18:27:26 +000080 do {
Chris Lattner43b429b2006-05-02 18:27:26 +000081 MCE.startFunction(MF);
Chris Lattner43b429b2006-05-02 18:27:26 +000082 for (MachineFunction::iterator I = MF.begin(), E = MF.end(); I != E; ++I)
83 emitBasicBlock(*I);
84 } while (MCE.finishFunction(MF));
Andrew Lenharth0934ae02005-07-22 20:52:16 +000085
Andrew Lenharth0934ae02005-07-22 20:52:16 +000086 return false;
87}
88
89void AlphaCodeEmitter::emitBasicBlock(MachineBasicBlock &MBB) {
Chris Lattnerb4432f32006-05-03 17:10:41 +000090 MCE.StartMachineBasicBlock(&MBB);
Andrew Lenharth0934ae02005-07-22 20:52:16 +000091 for (MachineBasicBlock::iterator I = MBB.begin(), E = MBB.end();
92 I != E; ++I) {
93 MachineInstr &MI = *I;
Andrew Lenharth0934ae02005-07-22 20:52:16 +000094 switch(MI.getOpcode()) {
95 default:
Chris Lattnerd3f0aef2006-05-02 19:14:47 +000096 MCE.emitWordLE(getBinaryCodeForInstr(*I));
Andrew Lenharth0934ae02005-07-22 20:52:16 +000097 break;
98 case Alpha::ALTENT:
99 case Alpha::PCLABEL:
100 case Alpha::MEMLABEL:
Andrew Lenharth50b37842005-11-22 04:20:06 +0000101 case Alpha::IDEF_I:
102 case Alpha::IDEF_F32:
103 case Alpha::IDEF_F64:
Andrew Lenharth0934ae02005-07-22 20:52:16 +0000104 break; //skip these
105 }
106 }
107}
108
109static unsigned getAlphaRegNumber(unsigned Reg) {
110 switch (Reg) {
111 case Alpha::R0 : case Alpha::F0 : return 0;
112 case Alpha::R1 : case Alpha::F1 : return 1;
113 case Alpha::R2 : case Alpha::F2 : return 2;
114 case Alpha::R3 : case Alpha::F3 : return 3;
115 case Alpha::R4 : case Alpha::F4 : return 4;
116 case Alpha::R5 : case Alpha::F5 : return 5;
117 case Alpha::R6 : case Alpha::F6 : return 6;
118 case Alpha::R7 : case Alpha::F7 : return 7;
119 case Alpha::R8 : case Alpha::F8 : return 8;
120 case Alpha::R9 : case Alpha::F9 : return 9;
121 case Alpha::R10 : case Alpha::F10 : return 10;
122 case Alpha::R11 : case Alpha::F11 : return 11;
123 case Alpha::R12 : case Alpha::F12 : return 12;
124 case Alpha::R13 : case Alpha::F13 : return 13;
125 case Alpha::R14 : case Alpha::F14 : return 14;
126 case Alpha::R15 : case Alpha::F15 : return 15;
127 case Alpha::R16 : case Alpha::F16 : return 16;
128 case Alpha::R17 : case Alpha::F17 : return 17;
129 case Alpha::R18 : case Alpha::F18 : return 18;
130 case Alpha::R19 : case Alpha::F19 : return 19;
131 case Alpha::R20 : case Alpha::F20 : return 20;
132 case Alpha::R21 : case Alpha::F21 : return 21;
133 case Alpha::R22 : case Alpha::F22 : return 22;
134 case Alpha::R23 : case Alpha::F23 : return 23;
135 case Alpha::R24 : case Alpha::F24 : return 24;
136 case Alpha::R25 : case Alpha::F25 : return 25;
137 case Alpha::R26 : case Alpha::F26 : return 26;
138 case Alpha::R27 : case Alpha::F27 : return 27;
139 case Alpha::R28 : case Alpha::F28 : return 28;
140 case Alpha::R29 : case Alpha::F29 : return 29;
141 case Alpha::R30 : case Alpha::F30 : return 30;
142 case Alpha::R31 : case Alpha::F31 : return 31;
143 default:
144 assert(0 && "Unhandled reg");
145 abort();
146 }
147}
148
149int AlphaCodeEmitter::getMachineOpValue(MachineInstr &MI, MachineOperand &MO) {
150
151 int rv = 0; // Return value; defaults to 0 for unhandled cases
152 // or things that get fixed up later by the JIT.
153
154 if (MO.isRegister()) {
155 rv = getAlphaRegNumber(MO.getReg());
156 } else if (MO.isImmediate()) {
157 rv = MO.getImmedValue();
Jeff Cohen00b168892005-07-27 06:12:32 +0000158 } else if (MO.isGlobalAddress() || MO.isExternalSymbol()
Andrew Lenharth0934ae02005-07-22 20:52:16 +0000159 || MO.isConstantPoolIndex()) {
Bill Wendlingf5da1332006-12-07 22:21:48 +0000160 DOUT << MO << " is a relocated op for " << MI << "\n";
Andrew Lenharth0934ae02005-07-22 20:52:16 +0000161 unsigned Reloc = 0;
162 int Offset = 0;
Andrew Lenhartha4433e12005-07-28 12:45:20 +0000163 bool useGOT = false;
Andrew Lenharth0934ae02005-07-22 20:52:16 +0000164 switch (MI.getOpcode()) {
Andrew Lenharth98169be2005-07-28 18:14:47 +0000165 case Alpha::BSR:
166 Reloc = Alpha::reloc_bsr;
167 break;
Andrew Lenharth0934ae02005-07-22 20:52:16 +0000168 case Alpha::LDLr:
169 case Alpha::LDQr:
170 case Alpha::LDBUr:
171 case Alpha::LDWUr:
172 case Alpha::LDSr:
173 case Alpha::LDTr:
174 case Alpha::LDAr:
Andrew Lenharth81b5a3c2005-11-16 21:15:53 +0000175 case Alpha::STQr:
176 case Alpha::STLr:
177 case Alpha::STWr:
178 case Alpha::STBr:
179 case Alpha::STSr:
180 case Alpha::STTr:
Andrew Lenharth0934ae02005-07-22 20:52:16 +0000181 Reloc = Alpha::reloc_gprellow;
182 break;
183 case Alpha::LDAHr:
184 Reloc = Alpha::reloc_gprelhigh;
185 break;
186 case Alpha::LDQl:
187 Reloc = Alpha::reloc_literal;
Andrew Lenhartha4433e12005-07-28 12:45:20 +0000188 useGOT = true;
Andrew Lenharth0934ae02005-07-22 20:52:16 +0000189 break;
190 case Alpha::LDAg:
191 case Alpha::LDAHg:
192 Reloc = Alpha::reloc_gpdist;
193 Offset = MI.getOperand(3).getImmedValue();
194 break;
195 default:
196 assert(0 && "unknown relocatable instruction");
197 abort();
198 }
199 if (MO.isGlobalAddress())
Chris Lattner5a032de2006-05-03 20:30:20 +0000200 MCE.addRelocation(MachineRelocation::getGV(MCE.getCurrentPCOffset(),
Andrew Lenharth0934ae02005-07-22 20:52:16 +0000201 Reloc, MO.getGlobal(), Offset,
Andrew Lenhartha4433e12005-07-28 12:45:20 +0000202 false, useGOT));
Andrew Lenharth0934ae02005-07-22 20:52:16 +0000203 else if (MO.isExternalSymbol())
Chris Lattner5a032de2006-05-03 20:30:20 +0000204 MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(),
Andrew Lenharth0934ae02005-07-22 20:52:16 +0000205 Reloc, MO.getSymbolName(), Offset,
206 true));
207 else
Chris Lattner5a032de2006-05-03 20:30:20 +0000208 MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(),
Jeff Cohen00b168892005-07-27 06:12:32 +0000209 Reloc, MO.getConstantPoolIndex(),
Andrew Lenharth0934ae02005-07-22 20:52:16 +0000210 Offset));
211 } else if (MO.isMachineBasicBlock()) {
Evan Chengf141cc42006-07-27 18:21:10 +0000212 MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(),
213 Alpha::reloc_bsr,
214 MO.getMachineBasicBlock()));
Andrew Lenharth0934ae02005-07-22 20:52:16 +0000215 }else {
Bill Wendlingf5da1332006-12-07 22:21:48 +0000216 cerr << "ERROR: Unknown type of MachineOperand: " << MO << "\n";
Andrew Lenharth0934ae02005-07-22 20:52:16 +0000217 abort();
218 }
219
220 return rv;
221}
222
223
224#include "AlphaGenCodeEmitter.inc"
225