blob: d1e7a092bda098f381fedcbb5d40d6528de4a4b8 [file] [log] [blame]
Misha Brukman07218672002-11-22 22:44:32 +00001//===-- RegAllocSimple.cpp - A simple generic register allocator --- ------===//
2//
3// This file implements a simple register allocator. *Very* simple.
4//
5//===----------------------------------------------------------------------===//
6
Misha Brukman07218672002-11-22 22:44:32 +00007#include "llvm/CodeGen/MachineFunction.h"
Chris Lattnerabe8dd52002-12-15 18:19:24 +00008#include "llvm/CodeGen/MachineInstr.h"
Misha Brukmandd46e2a2002-12-04 23:58:08 +00009#include "llvm/Target/MachineInstrInfo.h"
Misha Brukman07218672002-11-22 22:44:32 +000010#include "llvm/Target/TargetMachine.h"
Misha Brukman07218672002-11-22 22:44:32 +000011#include "Support/Statistic.h"
Chris Lattnerabe8dd52002-12-15 18:19:24 +000012#include <iostream>
Chris Lattnerda7e4532002-12-15 20:36:09 +000013#include <set>
Misha Brukman07218672002-11-22 22:44:32 +000014
Chris Lattnerdd444f92002-12-15 18:38:59 +000015/// PhysRegClassMap - Construct a mapping of physical register numbers to their
16/// register classes.
17///
18/// NOTE: This class will eventually be pulled out to somewhere shared.
19///
20class PhysRegClassMap {
21 std::map<unsigned, const TargetRegisterClass*> PhysReg2RegClassMap;
22public:
23 PhysRegClassMap(const MRegisterInfo *RI) {
24 for (MRegisterInfo::const_iterator I = RI->regclass_begin(),
25 E = RI->regclass_end(); I != E; ++I)
26 for (unsigned i=0; i < (*I)->getNumRegs(); ++i)
27 PhysReg2RegClassMap[(*I)->getRegister(i)] = *I;
28 }
29
30 const TargetRegisterClass *operator[](unsigned Reg) {
31 assert(PhysReg2RegClassMap[Reg] && "Register is not a known physreg!");
32 return PhysReg2RegClassMap[Reg];
33 }
34
35 const TargetRegisterClass *get(unsigned Reg) { return operator[](Reg); }
36};
37
38
Misha Brukman59b3eed2002-12-13 10:42:31 +000039namespace {
Chris Lattnerda7e4532002-12-15 20:36:09 +000040 Statistic<> NumSpilled ("ra-simple", "Number of registers spilled");
41 Statistic<> NumReloaded("ra-simple", "Number of registers reloaded");
42
43 class RegAllocSimple : public FunctionPass {
Misha Brukman07218672002-11-22 22:44:32 +000044 TargetMachine &TM;
Misha Brukman07218672002-11-22 22:44:32 +000045 MachineFunction *MF;
Misha Brukman07218672002-11-22 22:44:32 +000046 const MRegisterInfo *RegInfo;
Chris Lattner9593fb12002-12-15 19:07:34 +000047 unsigned NumBytesAllocated;
Misha Brukman07218672002-11-22 22:44:32 +000048
49 // Maps SSA Regs => offsets on the stack where these values are stored
Chris Lattnerad44bd92002-12-15 18:15:24 +000050 std::map<unsigned, unsigned> VirtReg2OffsetMap;
Misha Brukman07218672002-11-22 22:44:32 +000051
Misha Brukmandc2ec002002-12-03 23:15:19 +000052 // Maps physical register to their register classes
Chris Lattnerdd444f92002-12-15 18:38:59 +000053 PhysRegClassMap PhysRegClasses;
Misha Brukmand1bedcc2002-12-12 23:20:31 +000054
Chris Lattnerda7e4532002-12-15 20:36:09 +000055 // RegsUsed - Keep track of what registers are currently in use.
56 std::set<unsigned> RegsUsed;
57
58 // RegClassIdx - Maps RegClass => which index we can take a register
59 // from. Since this is a simple register allocator, when we need a register
60 // of a certain class, we just take the next available one.
Misha Brukman07218672002-11-22 22:44:32 +000061 std::map<const TargetRegisterClass*, unsigned> RegClassIdx;
62
Chris Lattnerda7e4532002-12-15 20:36:09 +000063 public:
64
Chris Lattnerc2db1a92002-12-15 19:51:14 +000065 RegAllocSimple(TargetMachine &tm)
66 : TM(tm), RegInfo(tm.getRegisterInfo()), PhysRegClasses(RegInfo) {
Chris Lattnerda7e4532002-12-15 20:36:09 +000067 RegsUsed.insert(RegInfo->getFramePointer());
68 RegsUsed.insert(RegInfo->getStackPointer());
Misha Brukmancea22452002-12-13 04:34:02 +000069
70 cleanupAfterFunction();
Misha Brukman07218672002-11-22 22:44:32 +000071 }
72
Chris Lattnerda7e4532002-12-15 20:36:09 +000073 bool runOnFunction(Function &Fn) {
74 return runOnMachineFunction(MachineFunction::get(&Fn));
75 }
76
Chris Lattner8233e2f2002-12-15 21:13:12 +000077 virtual const char *getPassName() const {
78 return "Simple Register Allocator";
79 }
80
Chris Lattnerda7e4532002-12-15 20:36:09 +000081 private:
82 /// runOnMachineFunction - Register allocate the whole function
83 bool runOnMachineFunction(MachineFunction &Fn);
84
85 /// AllocateBasicBlock - Register allocate the specified basic block.
86 void AllocateBasicBlock(MachineBasicBlock &MBB);
87
88 /// EliminatePHINodes - Eliminate phi nodes by inserting copy instructions
89 /// in predecessor basic blocks.
90 void EliminatePHINodes(MachineBasicBlock &MBB);
91
92
Misha Brukman07218672002-11-22 22:44:32 +000093 bool isAvailableReg(unsigned Reg) {
94 // assert(Reg < MRegisterInfo::FirstVirtualReg && "...");
95 return RegsUsed.find(Reg) == RegsUsed.end();
96 }
97
Chris Lattnerc2db1a92002-12-15 19:51:14 +000098 /// allocateStackSpaceFor - This allocates space for the specified virtual
99 /// register to be held on the stack.
Misha Brukmanf514d512002-12-02 21:11:58 +0000100 unsigned allocateStackSpaceFor(unsigned VirtReg,
101 const TargetRegisterClass *regClass);
102
Chris Lattnerda7e4532002-12-15 20:36:09 +0000103 /// Given a virtual register, returns a physical register that is currently
104 /// unused.
105 ///
Misha Brukman07218672002-11-22 22:44:32 +0000106 /// Side effect: marks that register as being used until manually cleared
Chris Lattnerda7e4532002-12-15 20:36:09 +0000107 ///
Misha Brukman07218672002-11-22 22:44:32 +0000108 unsigned getFreeReg(unsigned virtualReg);
109
110 /// Returns all `borrowed' registers back to the free pool
111 void clearAllRegs() {
Chris Lattnerc2db1a92002-12-15 19:51:14 +0000112 RegClassIdx.clear();
Misha Brukman07218672002-11-22 22:44:32 +0000113 }
114
Misha Brukman972b03f2002-12-13 11:33:22 +0000115 /// Invalidates any references, real or implicit, to physical registers
116 ///
117 void invalidatePhysRegs(const MachineInstr *MI) {
118 unsigned Opcode = MI->getOpcode();
Chris Lattnerda7e4532002-12-15 20:36:09 +0000119 const MachineInstrDescriptor &Desc = TM.getInstrInfo().get(Opcode);
Misha Brukman972b03f2002-12-13 11:33:22 +0000120 const unsigned *regs = Desc.ImplicitUses;
121 while (*regs)
Chris Lattnerda7e4532002-12-15 20:36:09 +0000122 RegsUsed.insert(*regs++);
Misha Brukman972b03f2002-12-13 11:33:22 +0000123
124 regs = Desc.ImplicitDefs;
125 while (*regs)
Chris Lattnerda7e4532002-12-15 20:36:09 +0000126 RegsUsed.insert(*regs++);
Misha Brukman972b03f2002-12-13 11:33:22 +0000127 }
128
Misha Brukmandd46e2a2002-12-04 23:58:08 +0000129 void cleanupAfterFunction() {
Chris Lattnerad44bd92002-12-15 18:15:24 +0000130 VirtReg2OffsetMap.clear();
Chris Lattnerc2db1a92002-12-15 19:51:14 +0000131 NumBytesAllocated = 4; // FIXME: This is X86 specific
Misha Brukmandd46e2a2002-12-04 23:58:08 +0000132 }
133
Misha Brukman07218672002-11-22 22:44:32 +0000134 /// Moves value from memory into that register
135 MachineBasicBlock::iterator
Chris Lattnerc2db1a92002-12-15 19:51:14 +0000136 moveUseToReg (MachineBasicBlock &MBB,
Misha Brukman203b7692002-12-13 09:54:36 +0000137 MachineBasicBlock::iterator I, unsigned VirtReg,
Misha Brukman07218672002-11-22 22:44:32 +0000138 unsigned &PhysReg);
139
140 /// Saves reg value on the stack (maps virtual register to stack value)
141 MachineBasicBlock::iterator
Chris Lattnerc2db1a92002-12-15 19:51:14 +0000142 saveVirtRegToStack (MachineBasicBlock &MBB,
Misha Brukman203b7692002-12-13 09:54:36 +0000143 MachineBasicBlock::iterator I, unsigned VirtReg,
Misha Brukmandc2ec002002-12-03 23:15:19 +0000144 unsigned PhysReg);
Misha Brukman07218672002-11-22 22:44:32 +0000145 };
146
Misha Brukman59b3eed2002-12-13 10:42:31 +0000147}
Misha Brukman07218672002-11-22 22:44:32 +0000148
Chris Lattnerc2db1a92002-12-15 19:51:14 +0000149/// allocateStackSpaceFor - This allocates space for the specified virtual
150/// register to be held on the stack.
Misha Brukmanf514d512002-12-02 21:11:58 +0000151unsigned RegAllocSimple::allocateStackSpaceFor(unsigned VirtReg,
152 const TargetRegisterClass *regClass)
153{
Chris Lattnerad44bd92002-12-15 18:15:24 +0000154 if (VirtReg2OffsetMap.find(VirtReg) == VirtReg2OffsetMap.end()) {
Chris Lattner9593fb12002-12-15 19:07:34 +0000155 unsigned RegSize = regClass->getDataSize();
156
157 // Align NumBytesAllocated. We should be using TargetData alignment stuff
158 // to determine this, but we don't know the LLVM type associated with the
159 // virtual register. Instead, just align to a multiple of the size for now.
160 NumBytesAllocated += RegSize-1;
161 NumBytesAllocated = NumBytesAllocated/RegSize*RegSize;
162
163 // Assign the slot...
Chris Lattnerad44bd92002-12-15 18:15:24 +0000164 VirtReg2OffsetMap[VirtReg] = NumBytesAllocated;
Chris Lattner9593fb12002-12-15 19:07:34 +0000165
166 // Reserve the space!
167 NumBytesAllocated += RegSize;
Misha Brukmanf514d512002-12-02 21:11:58 +0000168 }
Chris Lattnerad44bd92002-12-15 18:15:24 +0000169 return VirtReg2OffsetMap[VirtReg];
Misha Brukmanf514d512002-12-02 21:11:58 +0000170}
171
Misha Brukman07218672002-11-22 22:44:32 +0000172unsigned RegAllocSimple::getFreeReg(unsigned virtualReg) {
173 const TargetRegisterClass* regClass = MF->getRegClass(virtualReg);
174 unsigned physReg;
175 assert(regClass);
176 if (RegClassIdx.find(regClass) != RegClassIdx.end()) {
177 unsigned regIdx = RegClassIdx[regClass]++;
178 assert(regIdx < regClass->getNumRegs() && "Not enough registers!");
179 physReg = regClass->getRegister(regIdx);
180 } else {
181 physReg = regClass->getRegister(0);
182 // assert(physReg < regClass->getNumRegs() && "No registers in class!");
183 RegClassIdx[regClass] = 1;
184 }
185
186 if (isAvailableReg(physReg))
187 return physReg;
Chris Lattnerda7e4532002-12-15 20:36:09 +0000188 else
Misha Brukman07218672002-11-22 22:44:32 +0000189 return getFreeReg(virtualReg);
Misha Brukman07218672002-11-22 22:44:32 +0000190}
191
192MachineBasicBlock::iterator
Chris Lattnerc2db1a92002-12-15 19:51:14 +0000193RegAllocSimple::moveUseToReg (MachineBasicBlock &MBB,
Misha Brukman203b7692002-12-13 09:54:36 +0000194 MachineBasicBlock::iterator I,
Misha Brukman07218672002-11-22 22:44:32 +0000195 unsigned VirtReg, unsigned &PhysReg)
196{
197 const TargetRegisterClass* regClass = MF->getRegClass(VirtReg);
Misha Brukmanf514d512002-12-02 21:11:58 +0000198 unsigned stackOffset = allocateStackSpaceFor(VirtReg, regClass);
Misha Brukman07218672002-11-22 22:44:32 +0000199 PhysReg = getFreeReg(VirtReg);
200
Misha Brukmanf514d512002-12-02 21:11:58 +0000201 // Add move instruction(s)
Chris Lattnerda7e4532002-12-15 20:36:09 +0000202 ++NumReloaded;
Chris Lattner198ab642002-12-15 20:06:35 +0000203 return RegInfo->loadRegOffset2Reg(MBB, I, PhysReg,
Misha Brukmanf514d512002-12-02 21:11:58 +0000204 RegInfo->getFramePointer(),
Misha Brukmandd46e2a2002-12-04 23:58:08 +0000205 -stackOffset, regClass->getDataSize());
Misha Brukman07218672002-11-22 22:44:32 +0000206}
207
208MachineBasicBlock::iterator
Chris Lattnerc2db1a92002-12-15 19:51:14 +0000209RegAllocSimple::saveVirtRegToStack (MachineBasicBlock &MBB,
Misha Brukman203b7692002-12-13 09:54:36 +0000210 MachineBasicBlock::iterator I,
Misha Brukmandc2ec002002-12-03 23:15:19 +0000211 unsigned VirtReg, unsigned PhysReg)
Misha Brukman07218672002-11-22 22:44:32 +0000212{
213 const TargetRegisterClass* regClass = MF->getRegClass(VirtReg);
Misha Brukmandd46e2a2002-12-04 23:58:08 +0000214 unsigned stackOffset = allocateStackSpaceFor(VirtReg, regClass);
Misha Brukmanf514d512002-12-02 21:11:58 +0000215
Misha Brukman07218672002-11-22 22:44:32 +0000216 // Add move instruction(s)
Chris Lattnerda7e4532002-12-15 20:36:09 +0000217 ++NumSpilled;
Chris Lattner198ab642002-12-15 20:06:35 +0000218 return RegInfo->storeReg2RegOffset(MBB, I, PhysReg,
Misha Brukman07218672002-11-22 22:44:32 +0000219 RegInfo->getFramePointer(),
Misha Brukmandd46e2a2002-12-04 23:58:08 +0000220 -stackOffset, regClass->getDataSize());
Misha Brukman07218672002-11-22 22:44:32 +0000221}
222
Misha Brukmandc2ec002002-12-03 23:15:19 +0000223
Chris Lattnerc2db1a92002-12-15 19:51:14 +0000224/// EliminatePHINodes - Eliminate phi nodes by inserting copy instructions in
225/// predecessor basic blocks.
226void RegAllocSimple::EliminatePHINodes(MachineBasicBlock &MBB) {
Chris Lattnerda7e4532002-12-15 20:36:09 +0000227 const MachineInstrInfo &MII = TM.getInstrInfo();
228
Chris Lattnerc2db1a92002-12-15 19:51:14 +0000229 while (MBB.front()->getOpcode() == 0) {
230 MachineInstr *MI = MBB.front();
Chris Lattnerda7e4532002-12-15 20:36:09 +0000231 // Unlink the PHI node from the basic block... but don't delete the PHI
Chris Lattnerc2db1a92002-12-15 19:51:14 +0000232 MBB.erase(MBB.begin());
233
234 // a preliminary pass that will invalidate any registers that
235 // are used by the instruction (including implicit uses)
236 invalidatePhysRegs(MI);
237
238 DEBUG(std::cerr << "num invalid regs: " << RegsUsed.size() << "\n");
Chris Lattnerc2db1a92002-12-15 19:51:14 +0000239 DEBUG(std::cerr << "num ops: " << MI->getNumOperands() << "\n");
240 MachineOperand &targetReg = MI->getOperand(0);
241
Chris Lattnerda7e4532002-12-15 20:36:09 +0000242 // If it's a virtual register, allocate a physical one otherwise, just use
243 // whatever register is there now note: it MUST be a register -- we're
244 // assigning to it!
245 //
Chris Lattnerc2db1a92002-12-15 19:51:14 +0000246 unsigned virtualReg = (unsigned) targetReg.getAllocatedRegNum();
247 unsigned physReg;
248 if (targetReg.isVirtualRegister()) {
249 physReg = getFreeReg(virtualReg);
250 } else {
251 physReg = virtualReg;
252 }
253
254 // Find the register class of the target register: should be the
255 // same as the values we're trying to store there
256 const TargetRegisterClass* regClass = PhysRegClasses[physReg];
257 assert(regClass && "Target register class not found!");
258 unsigned dataSize = regClass->getDataSize();
Chris Lattner3f91ad72002-12-15 20:48:03 +0000259
Chris Lattnerc2db1a92002-12-15 19:51:14 +0000260 for (int i = MI->getNumOperands() - 1; i >= 2; i-=2) {
261 MachineOperand &opVal = MI->getOperand(i-1);
262
263 // Get the MachineBasicBlock equivalent of the BasicBlock that is the
264 // source path the phi
265 MachineBasicBlock &opBlock = *MI->getOperand(i).getMachineBasicBlock();
Misha Brukmandd46e2a2002-12-04 23:58:08 +0000266
Chris Lattner3f91ad72002-12-15 20:48:03 +0000267 // Check to make sure we haven't already emitted the copy for this block.
268 // This can happen because PHI nodes may have multiple entries for the
269 // same basic block. It doesn't matter which entry we use though, because
270 // all incoming values are guaranteed to be the same for a particular bb.
271 //
272 // Note that this is N^2 in the number of phi node entries, but since the
273 // # of entries is tiny, this is not a problem.
274 //
275 bool HaveNotEmitted = true;
276 for (int op = MI->getNumOperands() - 1; op != i; op -= 2)
277 if (&opBlock == MI->getOperand(op).getMachineBasicBlock()) {
278 HaveNotEmitted = false;
279 break;
280 }
Chris Lattnerc2db1a92002-12-15 19:51:14 +0000281
Chris Lattner3f91ad72002-12-15 20:48:03 +0000282 if (HaveNotEmitted) {
283 MachineBasicBlock::iterator opI = opBlock.end();
284 MachineInstr *opMI = *--opI;
285
286 // must backtrack over ALL the branches in the previous block
287 while (MII.isBranch(opMI->getOpcode()) && opI != opBlock.begin())
288 opMI = *--opI;
289
290 // move back to the first branch instruction so new instructions
291 // are inserted right in front of it and not in front of a non-branch
292 if (!MII.isBranch(opMI->getOpcode()))
293 ++opI;
294
295 // Retrieve the constant value from this op, move it to target
296 // register of the phi
297 if (opVal.isImmediate()) {
298 opI = RegInfo->moveImm2Reg(opBlock, opI, physReg,
299 (unsigned) opVal.getImmedValue(),
300 dataSize);
Chris Lattner3f91ad72002-12-15 20:48:03 +0000301 } else {
302 // Allocate a physical register and add a move in the BB
Chris Lattner8233e2f2002-12-15 21:13:12 +0000303 unsigned opVirtualReg = opVal.getAllocatedRegNum();
Chris Lattner3f91ad72002-12-15 20:48:03 +0000304 unsigned opPhysReg;
305 opI = moveUseToReg(opBlock, opI, opVirtualReg, physReg);
306
Chris Lattner3f91ad72002-12-15 20:48:03 +0000307 }
Chris Lattnerf6050552002-12-15 21:33:51 +0000308
309 // Save that register value to the stack of the TARGET REG
310 saveVirtRegToStack(opBlock, opI, virtualReg, physReg);
Chris Lattnerc2db1a92002-12-15 19:51:14 +0000311 }
Chris Lattner3f91ad72002-12-15 20:48:03 +0000312
Chris Lattnerc2db1a92002-12-15 19:51:14 +0000313 // make regs available to other instructions
314 clearAllRegs();
315 }
316
317 // really delete the instruction
318 delete MI;
319 }
320}
321
322
323void RegAllocSimple::AllocateBasicBlock(MachineBasicBlock &MBB) {
324 // Handle PHI instructions specially: add moves to each pred block
325 EliminatePHINodes(MBB);
326
Chris Lattnerf6050552002-12-15 21:33:51 +0000327 // loop over each instruction
Chris Lattnerc2db1a92002-12-15 19:51:14 +0000328 for (MachineBasicBlock::iterator I = MBB.begin(); I != MBB.end(); ++I) {
Chris Lattner01b08c52002-12-15 21:24:30 +0000329 // Made to combat the incorrect allocation of r2 = add r1, r1
330 std::map<unsigned, unsigned> VirtReg2PhysRegMap;
331
Chris Lattnerc2db1a92002-12-15 19:51:14 +0000332 MachineInstr *MI = *I;
333
334 // a preliminary pass that will invalidate any registers that
335 // are used by the instruction (including implicit uses)
336 invalidatePhysRegs(MI);
337
338 // Loop over uses, move from memory into registers
339 for (int i = MI->getNumOperands() - 1; i >= 0; --i) {
340 MachineOperand &op = MI->getOperand(i);
341
Chris Lattnerda7e4532002-12-15 20:36:09 +0000342 if (op.isVirtualRegister()) {
Chris Lattnerc2db1a92002-12-15 19:51:14 +0000343 unsigned virtualReg = (unsigned) op.getAllocatedRegNum();
344 DEBUG(std::cerr << "op: " << op << "\n");
345 DEBUG(std::cerr << "\t inst[" << i << "]: ";
346 MI->print(std::cerr, TM));
347
348 // make sure the same virtual register maps to the same physical
349 // register in any given instruction
350 unsigned physReg;
351 if (VirtReg2PhysRegMap.find(virtualReg) != VirtReg2PhysRegMap.end()) {
352 physReg = VirtReg2PhysRegMap[virtualReg];
353 } else {
354 if (op.opIsDef()) {
355 if (TM.getInstrInfo().isTwoAddrInstr(MI->getOpcode()) && i == 0) {
356 // must be same register number as the first operand
357 // This maps a = b + c into b += c, and saves b into a's spot
Chris Lattner15f96db2002-12-15 21:02:20 +0000358 assert(MI->getOperand(1).isRegister() &&
359 MI->getOperand(1).getAllocatedRegNum() &&
360 MF->getRegClass(virtualReg) ==
361 PhysRegClasses[MI->getOperand(1).getAllocatedRegNum()] &&
362 "Two address instruction invalid!");
363
Chris Lattnerda7e4532002-12-15 20:36:09 +0000364 physReg = MI->getOperand(1).getAllocatedRegNum();
Chris Lattnerc2db1a92002-12-15 19:51:14 +0000365 } else {
366 physReg = getFreeReg(virtualReg);
367 }
368 MachineBasicBlock::iterator J = I;
369 J = saveVirtRegToStack(MBB, ++J, virtualReg, physReg);
370 I = --J;
371 } else {
372 I = moveUseToReg(MBB, I, virtualReg, physReg);
373 }
374 VirtReg2PhysRegMap[virtualReg] = physReg;
375 }
376 MI->SetMachineOperandReg(i, physReg);
377 DEBUG(std::cerr << "virt: " << virtualReg <<
378 ", phys: " << op.getAllocatedRegNum() << "\n");
379 }
380 }
Chris Lattnerc2db1a92002-12-15 19:51:14 +0000381 clearAllRegs();
Chris Lattnerc2db1a92002-12-15 19:51:14 +0000382 }
383}
384
Chris Lattnerda7e4532002-12-15 20:36:09 +0000385/// runOnMachineFunction - Register allocate the whole function
386///
Chris Lattnerc2db1a92002-12-15 19:51:14 +0000387bool RegAllocSimple::runOnMachineFunction(MachineFunction &Fn) {
Misha Brukman07218672002-11-22 22:44:32 +0000388 DEBUG(std::cerr << "Machine Function " << "\n");
389 MF = &Fn;
Misha Brukmandc2ec002002-12-03 23:15:19 +0000390
Misha Brukman07218672002-11-22 22:44:32 +0000391 for (MachineFunction::iterator MBB = Fn.begin(), MBBe = Fn.end();
392 MBB != MBBe; ++MBB)
Chris Lattnerc2db1a92002-12-15 19:51:14 +0000393 AllocateBasicBlock(*MBB);
Misha Brukman07218672002-11-22 22:44:32 +0000394
Misha Brukmandd46e2a2002-12-04 23:58:08 +0000395 // add prologue we should preserve callee-save registers...
Chris Lattner198ab642002-12-15 20:06:35 +0000396 RegInfo->emitPrologue(Fn, NumBytesAllocated);
Misha Brukmandd46e2a2002-12-04 23:58:08 +0000397
Chris Lattnerc2db1a92002-12-15 19:51:14 +0000398 const MachineInstrInfo &MII = TM.getInstrInfo();
399
Misha Brukmandd46e2a2002-12-04 23:58:08 +0000400 // add epilogue to restore the callee-save registers
401 // loop over the basic block
402 for (MachineFunction::iterator MBB = Fn.begin(), MBBe = Fn.end();
Chris Lattnerc2db1a92002-12-15 19:51:14 +0000403 MBB != MBBe; ++MBB) {
Misha Brukmandd46e2a2002-12-04 23:58:08 +0000404 // check if last instruction is a RET
Chris Lattnerda7e4532002-12-15 20:36:09 +0000405 if (MII.isReturn(MBB->back()->getOpcode())) {
Misha Brukmandd46e2a2002-12-04 23:58:08 +0000406 // this block has a return instruction, add epilogue
Chris Lattner198ab642002-12-15 20:06:35 +0000407 RegInfo->emitEpilogue(*MBB, NumBytesAllocated);
Misha Brukmandd46e2a2002-12-04 23:58:08 +0000408 }
409 }
Misha Brukman07218672002-11-22 22:44:32 +0000410
Chris Lattnerc2db1a92002-12-15 19:51:14 +0000411 cleanupAfterFunction();
Misha Brukman07218672002-11-22 22:44:32 +0000412 return false; // We never modify the LLVM itself.
413}
414
415Pass *createSimpleX86RegisterAllocator(TargetMachine &TM) {
416 return new RegAllocSimple(TM);
417}