blob: 7a475b0f04bf9fd03ff7e2ae070c544726c41496 [file] [log] [blame]
Misha Brukman2a8350a2005-02-05 02:24:26 +00001//===- AlphaInstrInfo.cpp - Alpha Instruction Information -------*- C++ -*-===//
Misha Brukman4633f1c2005-04-21 23:13:11 +00002//
Andrew Lenharth304d0f32005-01-22 23:41:55 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman4633f1c2005-04-21 23:13:11 +00007//
Andrew Lenharth304d0f32005-01-22 23:41:55 +00008//===----------------------------------------------------------------------===//
9//
10// This file contains the Alpha implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "Alpha.h"
15#include "AlphaInstrInfo.h"
16#include "AlphaGenInstrInfo.inc"
Owen Anderson718cb662007-09-07 04:06:50 +000017#include "llvm/ADT/STLExtras.h"
Andrew Lenharth304d0f32005-01-22 23:41:55 +000018#include "llvm/CodeGen/MachineInstrBuilder.h"
Andrew Lenharth304d0f32005-01-22 23:41:55 +000019using namespace llvm;
20
21AlphaInstrInfo::AlphaInstrInfo()
Chris Lattner64105522008-01-01 01:03:04 +000022 : TargetInstrInfoImpl(AlphaInsts, array_lengthof(AlphaInsts)),
Evan Cheng7ce45782006-11-13 23:36:35 +000023 RI(*this) { }
Andrew Lenharth304d0f32005-01-22 23:41:55 +000024
25
26bool AlphaInstrInfo::isMoveInstr(const MachineInstr& MI,
27 unsigned& sourceReg,
28 unsigned& destReg) const {
Andrew Lenharth304d0f32005-01-22 23:41:55 +000029 MachineOpCode oc = MI.getOpcode();
Andrew Lenharth6bbf6b02006-10-31 23:46:56 +000030 if (oc == Alpha::BISr ||
Andrew Lenharthddc877c2006-03-09 18:18:51 +000031 oc == Alpha::CPYSS ||
32 oc == Alpha::CPYST ||
33 oc == Alpha::CPYSSt ||
34 oc == Alpha::CPYSTs) {
Andrew Lenharth5cefc5e2005-11-09 19:17:08 +000035 // or r1, r2, r2
36 // cpys(s|t) r1 r2 r2
Evan Cheng1e3417292007-04-25 07:12:14 +000037 assert(MI.getNumOperands() >= 3 &&
Andrew Lenharth304d0f32005-01-22 23:41:55 +000038 MI.getOperand(0).isRegister() &&
39 MI.getOperand(1).isRegister() &&
40 MI.getOperand(2).isRegister() &&
41 "invalid Alpha BIS instruction!");
42 if (MI.getOperand(1).getReg() == MI.getOperand(2).getReg()) {
43 sourceReg = MI.getOperand(1).getReg();
44 destReg = MI.getOperand(0).getReg();
45 return true;
46 }
47 }
48 return false;
49}
Chris Lattner40839602006-02-02 20:12:32 +000050
51unsigned
52AlphaInstrInfo::isLoadFromStackSlot(MachineInstr *MI, int &FrameIndex) const {
53 switch (MI->getOpcode()) {
54 case Alpha::LDL:
55 case Alpha::LDQ:
56 case Alpha::LDBU:
57 case Alpha::LDWU:
58 case Alpha::LDS:
59 case Alpha::LDT:
60 if (MI->getOperand(1).isFrameIndex()) {
Chris Lattner8aa797a2007-12-30 23:10:15 +000061 FrameIndex = MI->getOperand(1).getIndex();
Chris Lattner40839602006-02-02 20:12:32 +000062 return MI->getOperand(0).getReg();
63 }
64 break;
65 }
66 return 0;
67}
68
Andrew Lenharth133d3102006-02-03 03:07:37 +000069unsigned
70AlphaInstrInfo::isStoreToStackSlot(MachineInstr *MI, int &FrameIndex) const {
71 switch (MI->getOpcode()) {
72 case Alpha::STL:
73 case Alpha::STQ:
74 case Alpha::STB:
75 case Alpha::STW:
76 case Alpha::STS:
77 case Alpha::STT:
78 if (MI->getOperand(1).isFrameIndex()) {
Chris Lattner8aa797a2007-12-30 23:10:15 +000079 FrameIndex = MI->getOperand(1).getIndex();
Andrew Lenharth133d3102006-02-03 03:07:37 +000080 return MI->getOperand(0).getReg();
81 }
82 break;
83 }
84 return 0;
85}
86
Andrew Lenharthf81173f2006-10-31 16:49:55 +000087static bool isAlphaIntCondCode(unsigned Opcode) {
88 switch (Opcode) {
89 case Alpha::BEQ:
90 case Alpha::BNE:
91 case Alpha::BGE:
92 case Alpha::BGT:
93 case Alpha::BLE:
94 case Alpha::BLT:
95 case Alpha::BLBC:
96 case Alpha::BLBS:
97 return true;
98 default:
99 return false;
100 }
101}
102
Evan Chengb5cdaa22007-05-18 00:05:48 +0000103unsigned AlphaInstrInfo::InsertBranch(MachineBasicBlock &MBB,MachineBasicBlock *TBB,
Chris Lattner0476b282006-10-24 16:41:36 +0000104 MachineBasicBlock *FBB,
105 const std::vector<MachineOperand> &Cond)const{
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000106 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
107 assert((Cond.size() == 2 || Cond.size() == 0) &&
108 "Alpha branch conditions have two components!");
109
110 // One-way branch.
111 if (FBB == 0) {
112 if (Cond.empty()) // Unconditional branch
Evan Chengc0f64ff2006-11-27 23:37:22 +0000113 BuildMI(&MBB, get(Alpha::BR)).addMBB(TBB);
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000114 else // Conditional branch
115 if (isAlphaIntCondCode(Cond[0].getImm()))
Evan Chengc0f64ff2006-11-27 23:37:22 +0000116 BuildMI(&MBB, get(Alpha::COND_BRANCH_I))
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000117 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
118 else
Evan Chengc0f64ff2006-11-27 23:37:22 +0000119 BuildMI(&MBB, get(Alpha::COND_BRANCH_F))
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000120 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
Evan Chengb5cdaa22007-05-18 00:05:48 +0000121 return 1;
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000122 }
123
124 // Two-way Conditional Branch.
125 if (isAlphaIntCondCode(Cond[0].getImm()))
Evan Chengc0f64ff2006-11-27 23:37:22 +0000126 BuildMI(&MBB, get(Alpha::COND_BRANCH_I))
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000127 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
128 else
Evan Chengc0f64ff2006-11-27 23:37:22 +0000129 BuildMI(&MBB, get(Alpha::COND_BRANCH_F))
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000130 .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB);
Evan Chengc0f64ff2006-11-27 23:37:22 +0000131 BuildMI(&MBB, get(Alpha::BR)).addMBB(FBB);
Evan Chengb5cdaa22007-05-18 00:05:48 +0000132 return 2;
Rafael Espindola3d7d39a2006-10-24 17:07:11 +0000133}
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000134
Owen Andersond10fd972007-12-31 06:32:00 +0000135void AlphaInstrInfo::copyRegToReg(MachineBasicBlock &MBB,
136 MachineBasicBlock::iterator MI,
137 unsigned DestReg, unsigned SrcReg,
138 const TargetRegisterClass *DestRC,
139 const TargetRegisterClass *SrcRC) const {
140 //cerr << "copyRegToReg " << DestReg << " <- " << SrcReg << "\n";
141 if (DestRC != SrcRC) {
142 cerr << "Not yet supported!";
143 abort();
144 }
145
146 if (DestRC == Alpha::GPRCRegisterClass) {
147 BuildMI(MBB, MI, get(Alpha::BISr), DestReg).addReg(SrcReg).addReg(SrcReg);
148 } else if (DestRC == Alpha::F4RCRegisterClass) {
149 BuildMI(MBB, MI, get(Alpha::CPYSS), DestReg).addReg(SrcReg).addReg(SrcReg);
150 } else if (DestRC == Alpha::F8RCRegisterClass) {
151 BuildMI(MBB, MI, get(Alpha::CPYST), DestReg).addReg(SrcReg).addReg(SrcReg);
152 } else {
153 cerr << "Attempt to copy register that is not GPR or FPR";
154 abort();
155 }
156}
157
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000158static unsigned AlphaRevCondCode(unsigned Opcode) {
159 switch (Opcode) {
160 case Alpha::BEQ: return Alpha::BNE;
161 case Alpha::BNE: return Alpha::BEQ;
162 case Alpha::BGE: return Alpha::BLT;
163 case Alpha::BGT: return Alpha::BLE;
164 case Alpha::BLE: return Alpha::BGT;
165 case Alpha::BLT: return Alpha::BGE;
166 case Alpha::BLBC: return Alpha::BLBS;
167 case Alpha::BLBS: return Alpha::BLBC;
168 case Alpha::FBEQ: return Alpha::FBNE;
169 case Alpha::FBNE: return Alpha::FBEQ;
170 case Alpha::FBGE: return Alpha::FBLT;
171 case Alpha::FBGT: return Alpha::FBLE;
172 case Alpha::FBLE: return Alpha::FBGT;
173 case Alpha::FBLT: return Alpha::FBGE;
174 default:
175 assert(0 && "Unknown opcode");
176 }
177}
178
179// Branch analysis.
180bool AlphaInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB,
181 MachineBasicBlock *&FBB,
182 std::vector<MachineOperand> &Cond) const {
183 // If the block has no terminators, it just falls into the block after it.
184 MachineBasicBlock::iterator I = MBB.end();
Evan Chengbfd2ec42007-06-08 21:59:56 +0000185 if (I == MBB.begin() || !isUnpredicatedTerminator(--I))
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000186 return false;
187
188 // Get the last instruction in the block.
189 MachineInstr *LastInst = I;
190
191 // If there is only one terminator instruction, process it.
Evan Chengbfd2ec42007-06-08 21:59:56 +0000192 if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) {
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000193 if (LastInst->getOpcode() == Alpha::BR) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000194 TBB = LastInst->getOperand(0).getMBB();
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000195 return false;
196 } else if (LastInst->getOpcode() == Alpha::COND_BRANCH_I ||
197 LastInst->getOpcode() == Alpha::COND_BRANCH_F) {
198 // Block ends with fall-through condbranch.
Chris Lattner8aa797a2007-12-30 23:10:15 +0000199 TBB = LastInst->getOperand(2).getMBB();
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000200 Cond.push_back(LastInst->getOperand(0));
201 Cond.push_back(LastInst->getOperand(1));
202 return false;
203 }
204 // Otherwise, don't know what this is.
205 return true;
206 }
207
208 // Get the instruction before it if it's a terminator.
209 MachineInstr *SecondLastInst = I;
210
211 // If there are three terminators, we don't know what sort of block this is.
212 if (SecondLastInst && I != MBB.begin() &&
Evan Chengbfd2ec42007-06-08 21:59:56 +0000213 isUnpredicatedTerminator(--I))
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000214 return true;
215
216 // If the block ends with Alpha::BR and Alpha::COND_BRANCH_*, handle it.
217 if ((SecondLastInst->getOpcode() == Alpha::COND_BRANCH_I ||
218 SecondLastInst->getOpcode() == Alpha::COND_BRANCH_F) &&
219 LastInst->getOpcode() == Alpha::BR) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000220 TBB = SecondLastInst->getOperand(2).getMBB();
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000221 Cond.push_back(SecondLastInst->getOperand(0));
222 Cond.push_back(SecondLastInst->getOperand(1));
Chris Lattner8aa797a2007-12-30 23:10:15 +0000223 FBB = LastInst->getOperand(0).getMBB();
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000224 return false;
225 }
226
Dale Johannesen13e8b512007-06-13 17:59:52 +0000227 // If the block ends with two Alpha::BRs, handle it. The second one is not
228 // executed, so remove it.
229 if (SecondLastInst->getOpcode() == Alpha::BR &&
230 LastInst->getOpcode() == Alpha::BR) {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000231 TBB = SecondLastInst->getOperand(0).getMBB();
Dale Johannesen13e8b512007-06-13 17:59:52 +0000232 I = LastInst;
233 I->eraseFromParent();
234 return false;
235 }
236
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000237 // Otherwise, can't handle this.
238 return true;
239}
240
Evan Chengb5cdaa22007-05-18 00:05:48 +0000241unsigned AlphaInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000242 MachineBasicBlock::iterator I = MBB.end();
Evan Chengb5cdaa22007-05-18 00:05:48 +0000243 if (I == MBB.begin()) return 0;
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000244 --I;
245 if (I->getOpcode() != Alpha::BR &&
246 I->getOpcode() != Alpha::COND_BRANCH_I &&
247 I->getOpcode() != Alpha::COND_BRANCH_F)
Evan Chengb5cdaa22007-05-18 00:05:48 +0000248 return 0;
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000249
250 // Remove the branch.
251 I->eraseFromParent();
252
253 I = MBB.end();
254
Evan Chengb5cdaa22007-05-18 00:05:48 +0000255 if (I == MBB.begin()) return 1;
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000256 --I;
257 if (I->getOpcode() != Alpha::COND_BRANCH_I &&
258 I->getOpcode() != Alpha::COND_BRANCH_F)
Evan Chengb5cdaa22007-05-18 00:05:48 +0000259 return 1;
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000260
261 // Remove the branch.
262 I->eraseFromParent();
Evan Chengb5cdaa22007-05-18 00:05:48 +0000263 return 2;
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000264}
265
266void AlphaInstrInfo::insertNoop(MachineBasicBlock &MBB,
267 MachineBasicBlock::iterator MI) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +0000268 BuildMI(MBB, MI, get(Alpha::BISr), Alpha::R31).addReg(Alpha::R31)
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000269 .addReg(Alpha::R31);
270}
271
272bool AlphaInstrInfo::BlockHasNoFallThrough(MachineBasicBlock &MBB) const {
273 if (MBB.empty()) return false;
274
275 switch (MBB.back().getOpcode()) {
Evan Cheng126f17a2007-05-21 18:44:17 +0000276 case Alpha::RETDAG: // Return.
277 case Alpha::RETDAGp:
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000278 case Alpha::BR: // Uncond branch.
279 case Alpha::JMP: // Indirect branch.
280 return true;
281 default: return false;
282 }
283}
284bool AlphaInstrInfo::
285ReverseBranchCondition(std::vector<MachineOperand> &Cond) const {
286 assert(Cond.size() == 2 && "Invalid Alpha branch opcode!");
287 Cond[0].setImm(AlphaRevCondCode(Cond[0].getImm()));
288 return false;
289}
290