Misha Brukman | 2a8350a | 2005-02-05 02:24:26 +0000 | [diff] [blame] | 1 | //===- AlphaInstrInfo.cpp - Alpha Instruction Information -------*- C++ -*-===// |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 2 | // |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Misha Brukman | 4633f1c | 2005-04-21 23:13:11 +0000 | [diff] [blame] | 7 | // |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file contains the Alpha implementation of the TargetInstrInfo class. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | #include "Alpha.h" |
| 15 | #include "AlphaInstrInfo.h" |
| 16 | #include "AlphaGenInstrInfo.inc" |
Owen Anderson | 718cb66 | 2007-09-07 04:06:50 +0000 | [diff] [blame] | 17 | #include "llvm/ADT/STLExtras.h" |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 18 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 19 | using namespace llvm; |
| 20 | |
| 21 | AlphaInstrInfo::AlphaInstrInfo() |
Chris Lattner | 6410552 | 2008-01-01 01:03:04 +0000 | [diff] [blame] | 22 | : TargetInstrInfoImpl(AlphaInsts, array_lengthof(AlphaInsts)), |
Evan Cheng | 7ce4578 | 2006-11-13 23:36:35 +0000 | [diff] [blame] | 23 | RI(*this) { } |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 24 | |
| 25 | |
| 26 | bool AlphaInstrInfo::isMoveInstr(const MachineInstr& MI, |
| 27 | unsigned& sourceReg, |
| 28 | unsigned& destReg) const { |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 29 | MachineOpCode oc = MI.getOpcode(); |
Andrew Lenharth | 6bbf6b0 | 2006-10-31 23:46:56 +0000 | [diff] [blame] | 30 | if (oc == Alpha::BISr || |
Andrew Lenharth | ddc877c | 2006-03-09 18:18:51 +0000 | [diff] [blame] | 31 | oc == Alpha::CPYSS || |
| 32 | oc == Alpha::CPYST || |
| 33 | oc == Alpha::CPYSSt || |
| 34 | oc == Alpha::CPYSTs) { |
Andrew Lenharth | 5cefc5e | 2005-11-09 19:17:08 +0000 | [diff] [blame] | 35 | // or r1, r2, r2 |
| 36 | // cpys(s|t) r1 r2 r2 |
Evan Cheng | 1e341729 | 2007-04-25 07:12:14 +0000 | [diff] [blame] | 37 | assert(MI.getNumOperands() >= 3 && |
Andrew Lenharth | 304d0f3 | 2005-01-22 23:41:55 +0000 | [diff] [blame] | 38 | MI.getOperand(0).isRegister() && |
| 39 | MI.getOperand(1).isRegister() && |
| 40 | MI.getOperand(2).isRegister() && |
| 41 | "invalid Alpha BIS instruction!"); |
| 42 | if (MI.getOperand(1).getReg() == MI.getOperand(2).getReg()) { |
| 43 | sourceReg = MI.getOperand(1).getReg(); |
| 44 | destReg = MI.getOperand(0).getReg(); |
| 45 | return true; |
| 46 | } |
| 47 | } |
| 48 | return false; |
| 49 | } |
Chris Lattner | 4083960 | 2006-02-02 20:12:32 +0000 | [diff] [blame] | 50 | |
| 51 | unsigned |
| 52 | AlphaInstrInfo::isLoadFromStackSlot(MachineInstr *MI, int &FrameIndex) const { |
| 53 | switch (MI->getOpcode()) { |
| 54 | case Alpha::LDL: |
| 55 | case Alpha::LDQ: |
| 56 | case Alpha::LDBU: |
| 57 | case Alpha::LDWU: |
| 58 | case Alpha::LDS: |
| 59 | case Alpha::LDT: |
| 60 | if (MI->getOperand(1).isFrameIndex()) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 61 | FrameIndex = MI->getOperand(1).getIndex(); |
Chris Lattner | 4083960 | 2006-02-02 20:12:32 +0000 | [diff] [blame] | 62 | return MI->getOperand(0).getReg(); |
| 63 | } |
| 64 | break; |
| 65 | } |
| 66 | return 0; |
| 67 | } |
| 68 | |
Andrew Lenharth | 133d310 | 2006-02-03 03:07:37 +0000 | [diff] [blame] | 69 | unsigned |
| 70 | AlphaInstrInfo::isStoreToStackSlot(MachineInstr *MI, int &FrameIndex) const { |
| 71 | switch (MI->getOpcode()) { |
| 72 | case Alpha::STL: |
| 73 | case Alpha::STQ: |
| 74 | case Alpha::STB: |
| 75 | case Alpha::STW: |
| 76 | case Alpha::STS: |
| 77 | case Alpha::STT: |
| 78 | if (MI->getOperand(1).isFrameIndex()) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 79 | FrameIndex = MI->getOperand(1).getIndex(); |
Andrew Lenharth | 133d310 | 2006-02-03 03:07:37 +0000 | [diff] [blame] | 80 | return MI->getOperand(0).getReg(); |
| 81 | } |
| 82 | break; |
| 83 | } |
| 84 | return 0; |
| 85 | } |
| 86 | |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 87 | static bool isAlphaIntCondCode(unsigned Opcode) { |
| 88 | switch (Opcode) { |
| 89 | case Alpha::BEQ: |
| 90 | case Alpha::BNE: |
| 91 | case Alpha::BGE: |
| 92 | case Alpha::BGT: |
| 93 | case Alpha::BLE: |
| 94 | case Alpha::BLT: |
| 95 | case Alpha::BLBC: |
| 96 | case Alpha::BLBS: |
| 97 | return true; |
| 98 | default: |
| 99 | return false; |
| 100 | } |
| 101 | } |
| 102 | |
Evan Cheng | b5cdaa2 | 2007-05-18 00:05:48 +0000 | [diff] [blame] | 103 | unsigned AlphaInstrInfo::InsertBranch(MachineBasicBlock &MBB,MachineBasicBlock *TBB, |
Chris Lattner | 0476b28 | 2006-10-24 16:41:36 +0000 | [diff] [blame] | 104 | MachineBasicBlock *FBB, |
| 105 | const std::vector<MachineOperand> &Cond)const{ |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 106 | assert(TBB && "InsertBranch must not be told to insert a fallthrough"); |
| 107 | assert((Cond.size() == 2 || Cond.size() == 0) && |
| 108 | "Alpha branch conditions have two components!"); |
| 109 | |
| 110 | // One-way branch. |
| 111 | if (FBB == 0) { |
| 112 | if (Cond.empty()) // Unconditional branch |
Evan Cheng | c0f64ff | 2006-11-27 23:37:22 +0000 | [diff] [blame] | 113 | BuildMI(&MBB, get(Alpha::BR)).addMBB(TBB); |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 114 | else // Conditional branch |
| 115 | if (isAlphaIntCondCode(Cond[0].getImm())) |
Evan Cheng | c0f64ff | 2006-11-27 23:37:22 +0000 | [diff] [blame] | 116 | BuildMI(&MBB, get(Alpha::COND_BRANCH_I)) |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 117 | .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB); |
| 118 | else |
Evan Cheng | c0f64ff | 2006-11-27 23:37:22 +0000 | [diff] [blame] | 119 | BuildMI(&MBB, get(Alpha::COND_BRANCH_F)) |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 120 | .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB); |
Evan Cheng | b5cdaa2 | 2007-05-18 00:05:48 +0000 | [diff] [blame] | 121 | return 1; |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 122 | } |
| 123 | |
| 124 | // Two-way Conditional Branch. |
| 125 | if (isAlphaIntCondCode(Cond[0].getImm())) |
Evan Cheng | c0f64ff | 2006-11-27 23:37:22 +0000 | [diff] [blame] | 126 | BuildMI(&MBB, get(Alpha::COND_BRANCH_I)) |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 127 | .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB); |
| 128 | else |
Evan Cheng | c0f64ff | 2006-11-27 23:37:22 +0000 | [diff] [blame] | 129 | BuildMI(&MBB, get(Alpha::COND_BRANCH_F)) |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 130 | .addImm(Cond[0].getImm()).addReg(Cond[1].getReg()).addMBB(TBB); |
Evan Cheng | c0f64ff | 2006-11-27 23:37:22 +0000 | [diff] [blame] | 131 | BuildMI(&MBB, get(Alpha::BR)).addMBB(FBB); |
Evan Cheng | b5cdaa2 | 2007-05-18 00:05:48 +0000 | [diff] [blame] | 132 | return 2; |
Rafael Espindola | 3d7d39a | 2006-10-24 17:07:11 +0000 | [diff] [blame] | 133 | } |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 134 | |
Owen Anderson | d10fd97 | 2007-12-31 06:32:00 +0000 | [diff] [blame] | 135 | void AlphaInstrInfo::copyRegToReg(MachineBasicBlock &MBB, |
| 136 | MachineBasicBlock::iterator MI, |
| 137 | unsigned DestReg, unsigned SrcReg, |
| 138 | const TargetRegisterClass *DestRC, |
| 139 | const TargetRegisterClass *SrcRC) const { |
| 140 | //cerr << "copyRegToReg " << DestReg << " <- " << SrcReg << "\n"; |
| 141 | if (DestRC != SrcRC) { |
| 142 | cerr << "Not yet supported!"; |
| 143 | abort(); |
| 144 | } |
| 145 | |
| 146 | if (DestRC == Alpha::GPRCRegisterClass) { |
| 147 | BuildMI(MBB, MI, get(Alpha::BISr), DestReg).addReg(SrcReg).addReg(SrcReg); |
| 148 | } else if (DestRC == Alpha::F4RCRegisterClass) { |
| 149 | BuildMI(MBB, MI, get(Alpha::CPYSS), DestReg).addReg(SrcReg).addReg(SrcReg); |
| 150 | } else if (DestRC == Alpha::F8RCRegisterClass) { |
| 151 | BuildMI(MBB, MI, get(Alpha::CPYST), DestReg).addReg(SrcReg).addReg(SrcReg); |
| 152 | } else { |
| 153 | cerr << "Attempt to copy register that is not GPR or FPR"; |
| 154 | abort(); |
| 155 | } |
| 156 | } |
| 157 | |
Owen Anderson | f6372aa | 2008-01-01 21:11:32 +0000 | [diff] [blame^] | 158 | void |
| 159 | AlphaInstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB, |
| 160 | MachineBasicBlock::iterator MI, |
| 161 | unsigned SrcReg, bool isKill, int FrameIdx, |
| 162 | const TargetRegisterClass *RC) const { |
| 163 | //cerr << "Trying to store " << getPrettyName(SrcReg) << " to " |
| 164 | // << FrameIdx << "\n"; |
| 165 | //BuildMI(MBB, MI, Alpha::WTF, 0).addReg(SrcReg); |
| 166 | if (RC == Alpha::F4RCRegisterClass) |
| 167 | BuildMI(MBB, MI, get(Alpha::STS)) |
| 168 | .addReg(SrcReg, false, false, isKill) |
| 169 | .addFrameIndex(FrameIdx).addReg(Alpha::F31); |
| 170 | else if (RC == Alpha::F8RCRegisterClass) |
| 171 | BuildMI(MBB, MI, get(Alpha::STT)) |
| 172 | .addReg(SrcReg, false, false, isKill) |
| 173 | .addFrameIndex(FrameIdx).addReg(Alpha::F31); |
| 174 | else if (RC == Alpha::GPRCRegisterClass) |
| 175 | BuildMI(MBB, MI, get(Alpha::STQ)) |
| 176 | .addReg(SrcReg, false, false, isKill) |
| 177 | .addFrameIndex(FrameIdx).addReg(Alpha::F31); |
| 178 | else |
| 179 | abort(); |
| 180 | } |
| 181 | |
| 182 | void AlphaInstrInfo::storeRegToAddr(MachineFunction &MF, unsigned SrcReg, |
| 183 | bool isKill, |
| 184 | SmallVectorImpl<MachineOperand> &Addr, |
| 185 | const TargetRegisterClass *RC, |
| 186 | SmallVectorImpl<MachineInstr*> &NewMIs) const { |
| 187 | unsigned Opc = 0; |
| 188 | if (RC == Alpha::F4RCRegisterClass) |
| 189 | Opc = Alpha::STS; |
| 190 | else if (RC == Alpha::F8RCRegisterClass) |
| 191 | Opc = Alpha::STT; |
| 192 | else if (RC == Alpha::GPRCRegisterClass) |
| 193 | Opc = Alpha::STQ; |
| 194 | else |
| 195 | abort(); |
| 196 | MachineInstrBuilder MIB = |
| 197 | BuildMI(get(Opc)).addReg(SrcReg, false, false, isKill); |
| 198 | for (unsigned i = 0, e = Addr.size(); i != e; ++i) { |
| 199 | MachineOperand &MO = Addr[i]; |
| 200 | if (MO.isRegister()) |
| 201 | MIB.addReg(MO.getReg(), MO.isDef(), MO.isImplicit()); |
| 202 | else |
| 203 | MIB.addImm(MO.getImm()); |
| 204 | } |
| 205 | NewMIs.push_back(MIB); |
| 206 | } |
| 207 | |
| 208 | void |
| 209 | AlphaInstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB, |
| 210 | MachineBasicBlock::iterator MI, |
| 211 | unsigned DestReg, int FrameIdx, |
| 212 | const TargetRegisterClass *RC) const { |
| 213 | //cerr << "Trying to load " << getPrettyName(DestReg) << " to " |
| 214 | // << FrameIdx << "\n"; |
| 215 | if (RC == Alpha::F4RCRegisterClass) |
| 216 | BuildMI(MBB, MI, get(Alpha::LDS), DestReg) |
| 217 | .addFrameIndex(FrameIdx).addReg(Alpha::F31); |
| 218 | else if (RC == Alpha::F8RCRegisterClass) |
| 219 | BuildMI(MBB, MI, get(Alpha::LDT), DestReg) |
| 220 | .addFrameIndex(FrameIdx).addReg(Alpha::F31); |
| 221 | else if (RC == Alpha::GPRCRegisterClass) |
| 222 | BuildMI(MBB, MI, get(Alpha::LDQ), DestReg) |
| 223 | .addFrameIndex(FrameIdx).addReg(Alpha::F31); |
| 224 | else |
| 225 | abort(); |
| 226 | } |
| 227 | |
| 228 | void AlphaInstrInfo::loadRegFromAddr(MachineFunction &MF, unsigned DestReg, |
| 229 | SmallVectorImpl<MachineOperand> &Addr, |
| 230 | const TargetRegisterClass *RC, |
| 231 | SmallVectorImpl<MachineInstr*> &NewMIs) const { |
| 232 | unsigned Opc = 0; |
| 233 | if (RC == Alpha::F4RCRegisterClass) |
| 234 | Opc = Alpha::LDS; |
| 235 | else if (RC == Alpha::F8RCRegisterClass) |
| 236 | Opc = Alpha::LDT; |
| 237 | else if (RC == Alpha::GPRCRegisterClass) |
| 238 | Opc = Alpha::LDQ; |
| 239 | else |
| 240 | abort(); |
| 241 | MachineInstrBuilder MIB = |
| 242 | BuildMI(get(Opc), DestReg); |
| 243 | for (unsigned i = 0, e = Addr.size(); i != e; ++i) { |
| 244 | MachineOperand &MO = Addr[i]; |
| 245 | if (MO.isRegister()) |
| 246 | MIB.addReg(MO.getReg(), MO.isDef(), MO.isImplicit()); |
| 247 | else |
| 248 | MIB.addImm(MO.getImm()); |
| 249 | } |
| 250 | NewMIs.push_back(MIB); |
| 251 | } |
| 252 | |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 253 | static unsigned AlphaRevCondCode(unsigned Opcode) { |
| 254 | switch (Opcode) { |
| 255 | case Alpha::BEQ: return Alpha::BNE; |
| 256 | case Alpha::BNE: return Alpha::BEQ; |
| 257 | case Alpha::BGE: return Alpha::BLT; |
| 258 | case Alpha::BGT: return Alpha::BLE; |
| 259 | case Alpha::BLE: return Alpha::BGT; |
| 260 | case Alpha::BLT: return Alpha::BGE; |
| 261 | case Alpha::BLBC: return Alpha::BLBS; |
| 262 | case Alpha::BLBS: return Alpha::BLBC; |
| 263 | case Alpha::FBEQ: return Alpha::FBNE; |
| 264 | case Alpha::FBNE: return Alpha::FBEQ; |
| 265 | case Alpha::FBGE: return Alpha::FBLT; |
| 266 | case Alpha::FBGT: return Alpha::FBLE; |
| 267 | case Alpha::FBLE: return Alpha::FBGT; |
| 268 | case Alpha::FBLT: return Alpha::FBGE; |
| 269 | default: |
| 270 | assert(0 && "Unknown opcode"); |
| 271 | } |
| 272 | } |
| 273 | |
| 274 | // Branch analysis. |
| 275 | bool AlphaInstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,MachineBasicBlock *&TBB, |
| 276 | MachineBasicBlock *&FBB, |
| 277 | std::vector<MachineOperand> &Cond) const { |
| 278 | // If the block has no terminators, it just falls into the block after it. |
| 279 | MachineBasicBlock::iterator I = MBB.end(); |
Evan Cheng | bfd2ec4 | 2007-06-08 21:59:56 +0000 | [diff] [blame] | 280 | if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 281 | return false; |
| 282 | |
| 283 | // Get the last instruction in the block. |
| 284 | MachineInstr *LastInst = I; |
| 285 | |
| 286 | // If there is only one terminator instruction, process it. |
Evan Cheng | bfd2ec4 | 2007-06-08 21:59:56 +0000 | [diff] [blame] | 287 | if (I == MBB.begin() || !isUnpredicatedTerminator(--I)) { |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 288 | if (LastInst->getOpcode() == Alpha::BR) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 289 | TBB = LastInst->getOperand(0).getMBB(); |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 290 | return false; |
| 291 | } else if (LastInst->getOpcode() == Alpha::COND_BRANCH_I || |
| 292 | LastInst->getOpcode() == Alpha::COND_BRANCH_F) { |
| 293 | // Block ends with fall-through condbranch. |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 294 | TBB = LastInst->getOperand(2).getMBB(); |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 295 | Cond.push_back(LastInst->getOperand(0)); |
| 296 | Cond.push_back(LastInst->getOperand(1)); |
| 297 | return false; |
| 298 | } |
| 299 | // Otherwise, don't know what this is. |
| 300 | return true; |
| 301 | } |
| 302 | |
| 303 | // Get the instruction before it if it's a terminator. |
| 304 | MachineInstr *SecondLastInst = I; |
| 305 | |
| 306 | // If there are three terminators, we don't know what sort of block this is. |
| 307 | if (SecondLastInst && I != MBB.begin() && |
Evan Cheng | bfd2ec4 | 2007-06-08 21:59:56 +0000 | [diff] [blame] | 308 | isUnpredicatedTerminator(--I)) |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 309 | return true; |
| 310 | |
| 311 | // If the block ends with Alpha::BR and Alpha::COND_BRANCH_*, handle it. |
| 312 | if ((SecondLastInst->getOpcode() == Alpha::COND_BRANCH_I || |
| 313 | SecondLastInst->getOpcode() == Alpha::COND_BRANCH_F) && |
| 314 | LastInst->getOpcode() == Alpha::BR) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 315 | TBB = SecondLastInst->getOperand(2).getMBB(); |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 316 | Cond.push_back(SecondLastInst->getOperand(0)); |
| 317 | Cond.push_back(SecondLastInst->getOperand(1)); |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 318 | FBB = LastInst->getOperand(0).getMBB(); |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 319 | return false; |
| 320 | } |
| 321 | |
Dale Johannesen | 13e8b51 | 2007-06-13 17:59:52 +0000 | [diff] [blame] | 322 | // If the block ends with two Alpha::BRs, handle it. The second one is not |
| 323 | // executed, so remove it. |
| 324 | if (SecondLastInst->getOpcode() == Alpha::BR && |
| 325 | LastInst->getOpcode() == Alpha::BR) { |
Chris Lattner | 8aa797a | 2007-12-30 23:10:15 +0000 | [diff] [blame] | 326 | TBB = SecondLastInst->getOperand(0).getMBB(); |
Dale Johannesen | 13e8b51 | 2007-06-13 17:59:52 +0000 | [diff] [blame] | 327 | I = LastInst; |
| 328 | I->eraseFromParent(); |
| 329 | return false; |
| 330 | } |
| 331 | |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 332 | // Otherwise, can't handle this. |
| 333 | return true; |
| 334 | } |
| 335 | |
Evan Cheng | b5cdaa2 | 2007-05-18 00:05:48 +0000 | [diff] [blame] | 336 | unsigned AlphaInstrInfo::RemoveBranch(MachineBasicBlock &MBB) const { |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 337 | MachineBasicBlock::iterator I = MBB.end(); |
Evan Cheng | b5cdaa2 | 2007-05-18 00:05:48 +0000 | [diff] [blame] | 338 | if (I == MBB.begin()) return 0; |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 339 | --I; |
| 340 | if (I->getOpcode() != Alpha::BR && |
| 341 | I->getOpcode() != Alpha::COND_BRANCH_I && |
| 342 | I->getOpcode() != Alpha::COND_BRANCH_F) |
Evan Cheng | b5cdaa2 | 2007-05-18 00:05:48 +0000 | [diff] [blame] | 343 | return 0; |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 344 | |
| 345 | // Remove the branch. |
| 346 | I->eraseFromParent(); |
| 347 | |
| 348 | I = MBB.end(); |
| 349 | |
Evan Cheng | b5cdaa2 | 2007-05-18 00:05:48 +0000 | [diff] [blame] | 350 | if (I == MBB.begin()) return 1; |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 351 | --I; |
| 352 | if (I->getOpcode() != Alpha::COND_BRANCH_I && |
| 353 | I->getOpcode() != Alpha::COND_BRANCH_F) |
Evan Cheng | b5cdaa2 | 2007-05-18 00:05:48 +0000 | [diff] [blame] | 354 | return 1; |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 355 | |
| 356 | // Remove the branch. |
| 357 | I->eraseFromParent(); |
Evan Cheng | b5cdaa2 | 2007-05-18 00:05:48 +0000 | [diff] [blame] | 358 | return 2; |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 359 | } |
| 360 | |
| 361 | void AlphaInstrInfo::insertNoop(MachineBasicBlock &MBB, |
| 362 | MachineBasicBlock::iterator MI) const { |
Evan Cheng | c0f64ff | 2006-11-27 23:37:22 +0000 | [diff] [blame] | 363 | BuildMI(MBB, MI, get(Alpha::BISr), Alpha::R31).addReg(Alpha::R31) |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 364 | .addReg(Alpha::R31); |
| 365 | } |
| 366 | |
| 367 | bool AlphaInstrInfo::BlockHasNoFallThrough(MachineBasicBlock &MBB) const { |
| 368 | if (MBB.empty()) return false; |
| 369 | |
| 370 | switch (MBB.back().getOpcode()) { |
Evan Cheng | 126f17a | 2007-05-21 18:44:17 +0000 | [diff] [blame] | 371 | case Alpha::RETDAG: // Return. |
| 372 | case Alpha::RETDAGp: |
Andrew Lenharth | f81173f | 2006-10-31 16:49:55 +0000 | [diff] [blame] | 373 | case Alpha::BR: // Uncond branch. |
| 374 | case Alpha::JMP: // Indirect branch. |
| 375 | return true; |
| 376 | default: return false; |
| 377 | } |
| 378 | } |
| 379 | bool AlphaInstrInfo:: |
| 380 | ReverseBranchCondition(std::vector<MachineOperand> &Cond) const { |
| 381 | assert(Cond.size() == 2 && "Invalid Alpha branch opcode!"); |
| 382 | Cond[0].setImm(AlphaRevCondCode(Cond[0].getImm())); |
| 383 | return false; |
| 384 | } |
| 385 | |