blob: 44a731f5f0c300d498c6a1cc67b6e32a5014f0b2 [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Dan Gohman2048b852009-11-23 18:04:58 +000015#include "SelectionDAGBuilder.h"
Dan Gohman6277eb22009-11-23 17:16:22 +000016#include "FunctionLoweringInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
Dan Gohman5b229802008-09-04 20:49:27 +000018#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000019#include "llvm/Analysis/AliasAnalysis.h"
20#include "llvm/Constants.h"
21#include "llvm/CallingConv.h"
22#include "llvm/DerivedTypes.h"
23#include "llvm/Function.h"
24#include "llvm/GlobalVariable.h"
25#include "llvm/InlineAsm.h"
26#include "llvm/Instructions.h"
27#include "llvm/Intrinsics.h"
28#include "llvm/IntrinsicInst.h"
Devang Patel53bb5c92009-11-10 23:06:00 +000029#include "llvm/LLVMContext.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000030#include "llvm/Module.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000031#include "llvm/CodeGen/FastISel.h"
32#include "llvm/CodeGen/GCStrategy.h"
33#include "llvm/CodeGen/GCMetadata.h"
34#include "llvm/CodeGen/MachineFunction.h"
35#include "llvm/CodeGen/MachineFrameInfo.h"
36#include "llvm/CodeGen/MachineInstrBuilder.h"
37#include "llvm/CodeGen/MachineJumpTableInfo.h"
38#include "llvm/CodeGen/MachineModuleInfo.h"
39#include "llvm/CodeGen/MachineRegisterInfo.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000040#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000041#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel83489bb2009-01-13 00:35:13 +000042#include "llvm/CodeGen/DwarfWriter.h"
43#include "llvm/Analysis/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000044#include "llvm/Target/TargetRegisterInfo.h"
45#include "llvm/Target/TargetData.h"
46#include "llvm/Target/TargetFrameInfo.h"
47#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000048#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000049#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000050#include "llvm/Target/TargetOptions.h"
51#include "llvm/Support/Compiler.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000052#include "llvm/Support/CommandLine.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000053#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000054#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000055#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000056#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000057#include <algorithm>
58using namespace llvm;
59
Dale Johannesen601d3c02008-09-05 01:48:15 +000060/// LimitFloatPrecision - Generate low-precision inline sequences for
61/// some float libcalls (6, 8 or 12 bits).
62static unsigned LimitFloatPrecision;
63
64static cl::opt<unsigned, true>
65LimitFPPrecision("limit-float-precision",
66 cl::desc("Generate low-precision inline sequences "
67 "for some float libcalls"),
68 cl::location(LimitFloatPrecision),
69 cl::init(0));
70
Dan Gohmanf9bd4502009-11-23 17:46:23 +000071namespace {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000072 /// RegsForValue - This struct represents the registers (physical or virtual)
73 /// that a particular set of values is assigned, and the type information about
74 /// the value. The most common situation is to represent one value at a time,
75 /// but struct or array values are handled element-wise as multiple values.
76 /// The splitting of aggregates is performed recursively, so that we never
77 /// have aggregate-typed registers. The values at this point do not necessarily
78 /// have legal types, so each value may require one or more registers of some
79 /// legal type.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +000080 ///
Dan Gohmanf9bd4502009-11-23 17:46:23 +000081 struct RegsForValue {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000082 /// TLI - The TargetLowering object.
83 ///
84 const TargetLowering *TLI;
85
86 /// ValueVTs - The value types of the values, which may not be legal, and
87 /// may need be promoted or synthesized from one or more registers.
88 ///
Owen Andersone50ed302009-08-10 22:56:29 +000089 SmallVector<EVT, 4> ValueVTs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +000090
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000091 /// RegVTs - The value types of the registers. This is the same size as
92 /// ValueVTs and it records, for each value, what the type of the assigned
93 /// register or registers are. (Individual values are never synthesized
94 /// from more than one type of register.)
95 ///
96 /// With virtual registers, the contents of RegVTs is redundant with TLI's
97 /// getRegisterType member function, however when with physical registers
98 /// it is necessary to have a separate record of the types.
99 ///
Owen Andersone50ed302009-08-10 22:56:29 +0000100 SmallVector<EVT, 4> RegVTs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000101
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000102 /// Regs - This list holds the registers assigned to the values.
103 /// Each legal or promoted value requires one register, and each
104 /// expanded value requires multiple registers.
105 ///
106 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000107
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000108 RegsForValue() : TLI(0) {}
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000109
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000110 RegsForValue(const TargetLowering &tli,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000111 const SmallVector<unsigned, 4> &regs,
Owen Andersone50ed302009-08-10 22:56:29 +0000112 EVT regvt, EVT valuevt)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000113 : TLI(&tli), ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
114 RegsForValue(const TargetLowering &tli,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000115 const SmallVector<unsigned, 4> &regs,
Owen Andersone50ed302009-08-10 22:56:29 +0000116 const SmallVector<EVT, 4> &regvts,
117 const SmallVector<EVT, 4> &valuevts)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000118 : TLI(&tli), ValueVTs(valuevts), RegVTs(regvts), Regs(regs) {}
Owen Anderson23b9b192009-08-12 00:36:31 +0000119 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000120 unsigned Reg, const Type *Ty) : TLI(&tli) {
121 ComputeValueVTs(tli, Ty, ValueVTs);
122
123 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +0000124 EVT ValueVT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +0000125 unsigned NumRegs = TLI->getNumRegisters(Context, ValueVT);
126 EVT RegisterVT = TLI->getRegisterType(Context, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000127 for (unsigned i = 0; i != NumRegs; ++i)
128 Regs.push_back(Reg + i);
129 RegVTs.push_back(RegisterVT);
130 Reg += NumRegs;
131 }
132 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000133
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000134 /// append - Add the specified values to this one.
135 void append(const RegsForValue &RHS) {
136 TLI = RHS.TLI;
137 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
138 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
139 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
140 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000141
142
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000143 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000144 /// this value and returns the result as a ValueVTs value. This uses
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000145 /// Chain/Flag as the input and updates them for the output Chain/Flag.
146 /// If the Flag pointer is NULL, no flag is used.
Dale Johannesen66978ee2009-01-31 02:22:37 +0000147 SDValue getCopyFromRegs(SelectionDAG &DAG, DebugLoc dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000148 SDValue &Chain, SDValue *Flag) const;
149
150 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000151 /// specified value into the registers specified by this object. This uses
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000152 /// Chain/Flag as the input and updates them for the output Chain/Flag.
153 /// If the Flag pointer is NULL, no flag is used.
Dale Johannesen66978ee2009-01-31 02:22:37 +0000154 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000155 SDValue &Chain, SDValue *Flag) const;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000156
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000157 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
Evan Cheng697cbbf2009-03-20 18:03:34 +0000158 /// operand list. This adds the code marker, matching input operand index
159 /// (if applicable), and includes the number of values added into it.
160 void AddInlineAsmOperands(unsigned Code,
161 bool HasMatching, unsigned MatchingIdx,
162 SelectionDAG &DAG, std::vector<SDValue> &Ops) const;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000163 };
164}
165
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000166/// getCopyFromParts - Create a value that contains the specified legal parts
167/// combined into the value they represent. If the parts combine to a type
168/// larger then ValueVT then AssertOp can be used to specify whether the extra
169/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
170/// (ISD::AssertSext).
Dale Johannesen66978ee2009-01-31 02:22:37 +0000171static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc dl,
172 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +0000173 unsigned NumParts, EVT PartVT, EVT ValueVT,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000174 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000175 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +0000176 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000177 SDValue Val = Parts[0];
178
179 if (NumParts > 1) {
180 // Assemble the value from multiple parts.
Eli Friedman2ac8b322009-05-20 06:02:09 +0000181 if (!ValueVT.isVector() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000182 unsigned PartBits = PartVT.getSizeInBits();
183 unsigned ValueBits = ValueVT.getSizeInBits();
184
185 // Assemble the power of 2 part.
186 unsigned RoundParts = NumParts & (NumParts - 1) ?
187 1 << Log2_32(NumParts) : NumParts;
188 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +0000189 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +0000190 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000191 SDValue Lo, Hi;
192
Owen Anderson23b9b192009-08-12 00:36:31 +0000193 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000194
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000195 if (RoundParts > 2) {
Dale Johannesen66978ee2009-01-31 02:22:37 +0000196 Lo = getCopyFromParts(DAG, dl, Parts, RoundParts/2, PartVT, HalfVT);
197 Hi = getCopyFromParts(DAG, dl, Parts+RoundParts/2, RoundParts/2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000198 PartVT, HalfVT);
199 } else {
Dale Johannesen66978ee2009-01-31 02:22:37 +0000200 Lo = DAG.getNode(ISD::BIT_CONVERT, dl, HalfVT, Parts[0]);
201 Hi = DAG.getNode(ISD::BIT_CONVERT, dl, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000202 }
203 if (TLI.isBigEndian())
204 std::swap(Lo, Hi);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000205 Val = DAG.getNode(ISD::BUILD_PAIR, dl, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000206
207 if (RoundParts < NumParts) {
208 // Assemble the trailing non-power-of-2 part.
209 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000210 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Scott Michelfdc40a02009-02-17 22:15:04 +0000211 Hi = getCopyFromParts(DAG, dl,
Dale Johannesen66978ee2009-01-31 02:22:37 +0000212 Parts+RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000213
214 // Combine the round and odd parts.
215 Lo = Val;
216 if (TLI.isBigEndian())
217 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000218 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000219 Hi = DAG.getNode(ISD::ANY_EXTEND, dl, TotalVT, Hi);
220 Hi = DAG.getNode(ISD::SHL, dl, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000221 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000222 TLI.getPointerTy()));
Dale Johannesen66978ee2009-01-31 02:22:37 +0000223 Lo = DAG.getNode(ISD::ZERO_EXTEND, dl, TotalVT, Lo);
224 Val = DAG.getNode(ISD::OR, dl, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000225 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000226 } else if (ValueVT.isVector()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000227 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000228 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000229 unsigned NumIntermediates;
230 unsigned NumRegs =
Owen Anderson23b9b192009-08-12 00:36:31 +0000231 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
232 NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000233 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
234 NumParts = NumRegs; // Silence a compiler warning.
235 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
236 assert(RegisterVT == Parts[0].getValueType() &&
237 "Part type doesn't match part!");
238
239 // Assemble the parts into intermediate operands.
240 SmallVector<SDValue, 8> Ops(NumIntermediates);
241 if (NumIntermediates == NumParts) {
242 // If the register was not expanded, truncate or copy the value,
243 // as appropriate.
244 for (unsigned i = 0; i != NumParts; ++i)
Dale Johannesen66978ee2009-01-31 02:22:37 +0000245 Ops[i] = getCopyFromParts(DAG, dl, &Parts[i], 1,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000246 PartVT, IntermediateVT);
247 } else if (NumParts > 0) {
248 // If the intermediate type was expanded, build the intermediate operands
249 // from the parts.
250 assert(NumParts % NumIntermediates == 0 &&
251 "Must expand into a divisible number of parts!");
252 unsigned Factor = NumParts / NumIntermediates;
253 for (unsigned i = 0; i != NumIntermediates; ++i)
Dale Johannesen66978ee2009-01-31 02:22:37 +0000254 Ops[i] = getCopyFromParts(DAG, dl, &Parts[i * Factor], Factor,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000255 PartVT, IntermediateVT);
256 }
257
258 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the intermediate
259 // operands.
260 Val = DAG.getNode(IntermediateVT.isVector() ?
Dale Johannesen66978ee2009-01-31 02:22:37 +0000261 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000262 ValueVT, &Ops[0], NumIntermediates);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000263 } else if (PartVT.isFloatingPoint()) {
264 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000265 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000266 "Unexpected split");
267 SDValue Lo, Hi;
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 Lo = DAG.getNode(ISD::BIT_CONVERT, dl, EVT(MVT::f64), Parts[0]);
269 Hi = DAG.getNode(ISD::BIT_CONVERT, dl, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000270 if (TLI.isBigEndian())
271 std::swap(Lo, Hi);
272 Val = DAG.getNode(ISD::BUILD_PAIR, dl, ValueVT, Lo, Hi);
273 } else {
274 // FP split into integer parts (soft fp)
275 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
276 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000277 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Eli Friedman2ac8b322009-05-20 06:02:09 +0000278 Val = getCopyFromParts(DAG, dl, Parts, NumParts, PartVT, IntVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000279 }
280 }
281
282 // There is now one part, held in Val. Correct it to match ValueVT.
283 PartVT = Val.getValueType();
284
285 if (PartVT == ValueVT)
286 return Val;
287
288 if (PartVT.isVector()) {
289 assert(ValueVT.isVector() && "Unknown vector conversion!");
Dale Johannesen66978ee2009-01-31 02:22:37 +0000290 return DAG.getNode(ISD::BIT_CONVERT, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000291 }
292
293 if (ValueVT.isVector()) {
294 assert(ValueVT.getVectorElementType() == PartVT &&
295 ValueVT.getVectorNumElements() == 1 &&
296 "Only trivial scalar-to-vector conversions should get here!");
Evan Chenga87008d2009-02-25 22:49:59 +0000297 return DAG.getNode(ISD::BUILD_VECTOR, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000298 }
299
300 if (PartVT.isInteger() &&
301 ValueVT.isInteger()) {
302 if (ValueVT.bitsLT(PartVT)) {
303 // For a truncate, see if we have any information to
304 // indicate whether the truncated bits will always be
305 // zero or sign-extension.
306 if (AssertOp != ISD::DELETED_NODE)
Dale Johannesen66978ee2009-01-31 02:22:37 +0000307 Val = DAG.getNode(AssertOp, dl, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000308 DAG.getValueType(ValueVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +0000309 return DAG.getNode(ISD::TRUNCATE, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000310 } else {
Dale Johannesen66978ee2009-01-31 02:22:37 +0000311 return DAG.getNode(ISD::ANY_EXTEND, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000312 }
313 }
314
315 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
316 if (ValueVT.bitsLT(Val.getValueType()))
317 // FP_ROUND's are always exact here.
Dale Johannesen66978ee2009-01-31 02:22:37 +0000318 return DAG.getNode(ISD::FP_ROUND, dl, ValueVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000319 DAG.getIntPtrConstant(1));
Dale Johannesen66978ee2009-01-31 02:22:37 +0000320 return DAG.getNode(ISD::FP_EXTEND, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000321 }
322
323 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
Dale Johannesen66978ee2009-01-31 02:22:37 +0000324 return DAG.getNode(ISD::BIT_CONVERT, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000325
Torok Edwinc23197a2009-07-14 16:55:14 +0000326 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000327 return SDValue();
328}
329
330/// getCopyToParts - Create a series of nodes that contain the specified value
331/// split into legal parts. If the parts contain more bits than Val, then, for
332/// integers, ExtendKind can be used to specify how to generate the extra bits.
Dale Johannesen66978ee2009-01-31 02:22:37 +0000333static void getCopyToParts(SelectionDAG &DAG, DebugLoc dl, SDValue Val,
Owen Andersone50ed302009-08-10 22:56:29 +0000334 SDValue *Parts, unsigned NumParts, EVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000335 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Dan Gohmane9530ec2009-01-15 16:58:17 +0000336 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +0000337 EVT PtrVT = TLI.getPointerTy();
338 EVT ValueVT = Val.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000339 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000340 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000341 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
342
343 if (!NumParts)
344 return;
345
346 if (!ValueVT.isVector()) {
347 if (PartVT == ValueVT) {
348 assert(NumParts == 1 && "No-op copy with multiple parts!");
349 Parts[0] = Val;
350 return;
351 }
352
353 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
354 // If the parts cover more bits than the value has, promote the value.
355 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
356 assert(NumParts == 1 && "Do not know what to promote to!");
Dale Johannesen66978ee2009-01-31 02:22:37 +0000357 Val = DAG.getNode(ISD::FP_EXTEND, dl, PartVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000358 } else if (PartVT.isInteger() && ValueVT.isInteger()) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000359 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000360 Val = DAG.getNode(ExtendKind, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000361 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000362 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000363 }
364 } else if (PartBits == ValueVT.getSizeInBits()) {
365 // Different types of the same size.
366 assert(NumParts == 1 && PartVT != ValueVT);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000367 Val = DAG.getNode(ISD::BIT_CONVERT, dl, PartVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000368 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
369 // If the parts cover less bits than value has, truncate the value.
370 if (PartVT.isInteger() && ValueVT.isInteger()) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000371 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000372 Val = DAG.getNode(ISD::TRUNCATE, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000373 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +0000374 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000375 }
376 }
377
378 // The value may have changed - recompute ValueVT.
379 ValueVT = Val.getValueType();
380 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
381 "Failed to tile the value with PartVT!");
382
383 if (NumParts == 1) {
384 assert(PartVT == ValueVT && "Type conversion failed!");
385 Parts[0] = Val;
386 return;
387 }
388
389 // Expand the value into multiple parts.
390 if (NumParts & (NumParts - 1)) {
391 // The number of parts is not a power of 2. Split off and copy the tail.
392 assert(PartVT.isInteger() && ValueVT.isInteger() &&
393 "Do not know what to expand to!");
394 unsigned RoundParts = 1 << Log2_32(NumParts);
395 unsigned RoundBits = RoundParts * PartBits;
396 unsigned OddParts = NumParts - RoundParts;
Dale Johannesen66978ee2009-01-31 02:22:37 +0000397 SDValue OddVal = DAG.getNode(ISD::SRL, dl, ValueVT, Val,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000398 DAG.getConstant(RoundBits,
Duncan Sands92abc622009-01-31 15:50:11 +0000399 TLI.getPointerTy()));
Dale Johannesen66978ee2009-01-31 02:22:37 +0000400 getCopyToParts(DAG, dl, OddVal, Parts + RoundParts, OddParts, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000401 if (TLI.isBigEndian())
402 // The odd parts were reversed by getCopyToParts - unreverse them.
403 std::reverse(Parts + RoundParts, Parts + NumParts);
404 NumParts = RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000405 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Dale Johannesen66978ee2009-01-31 02:22:37 +0000406 Val = DAG.getNode(ISD::TRUNCATE, dl, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000407 }
408
409 // The number of parts is a power of 2. Repeatedly bisect the value using
410 // EXTRACT_ELEMENT.
Scott Michelfdc40a02009-02-17 22:15:04 +0000411 Parts[0] = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson23b9b192009-08-12 00:36:31 +0000412 EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits()),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000413 Val);
414 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
415 for (unsigned i = 0; i < NumParts; i += StepSize) {
416 unsigned ThisBits = StepSize * PartBits / 2;
Owen Anderson23b9b192009-08-12 00:36:31 +0000417 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000418 SDValue &Part0 = Parts[i];
419 SDValue &Part1 = Parts[i+StepSize/2];
420
Scott Michelfdc40a02009-02-17 22:15:04 +0000421 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000422 ThisVT, Part0,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000423 DAG.getConstant(1, PtrVT));
Scott Michelfdc40a02009-02-17 22:15:04 +0000424 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000425 ThisVT, Part0,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000426 DAG.getConstant(0, PtrVT));
427
428 if (ThisBits == PartBits && ThisVT != PartVT) {
Scott Michelfdc40a02009-02-17 22:15:04 +0000429 Part0 = DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000430 PartVT, Part0);
Scott Michelfdc40a02009-02-17 22:15:04 +0000431 Part1 = DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000432 PartVT, Part1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000433 }
434 }
435 }
436
437 if (TLI.isBigEndian())
Dale Johannesen8a36f502009-02-25 22:39:13 +0000438 std::reverse(Parts, Parts + OrigNumParts);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000439
440 return;
441 }
442
443 // Vector ValueVT.
444 if (NumParts == 1) {
445 if (PartVT != ValueVT) {
Bob Wilson5afffae2009-12-18 01:03:29 +0000446 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +0000447 Val = DAG.getNode(ISD::BIT_CONVERT, dl, PartVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000448 } else {
449 assert(ValueVT.getVectorElementType() == PartVT &&
450 ValueVT.getVectorNumElements() == 1 &&
451 "Only trivial vector-to-scalar conversions should get here!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000452 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +0000453 PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000454 DAG.getConstant(0, PtrVT));
455 }
456 }
457
458 Parts[0] = Val;
459 return;
460 }
461
462 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000463 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000464 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000465 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
466 IntermediateVT, NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000467 unsigned NumElements = ValueVT.getVectorNumElements();
468
469 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
470 NumParts = NumRegs; // Silence a compiler warning.
471 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
472
473 // Split the vector into intermediate operands.
474 SmallVector<SDValue, 8> Ops(NumIntermediates);
475 for (unsigned i = 0; i != NumIntermediates; ++i)
476 if (IntermediateVT.isVector())
Scott Michelfdc40a02009-02-17 22:15:04 +0000477 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000478 IntermediateVT, Val,
479 DAG.getConstant(i * (NumElements / NumIntermediates),
480 PtrVT));
481 else
Scott Michelfdc40a02009-02-17 22:15:04 +0000482 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000483 IntermediateVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000484 DAG.getConstant(i, PtrVT));
485
486 // Split the intermediate operands into legal parts.
487 if (NumParts == NumIntermediates) {
488 // If the register was not expanded, promote or copy the value,
489 // as appropriate.
490 for (unsigned i = 0; i != NumParts; ++i)
Dale Johannesen66978ee2009-01-31 02:22:37 +0000491 getCopyToParts(DAG, dl, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000492 } else if (NumParts > 0) {
493 // If the intermediate type was expanded, split each the value into
494 // legal parts.
495 assert(NumParts % NumIntermediates == 0 &&
496 "Must expand into a divisible number of parts!");
497 unsigned Factor = NumParts / NumIntermediates;
498 for (unsigned i = 0; i != NumIntermediates; ++i)
Dale Johannesen66978ee2009-01-31 02:22:37 +0000499 getCopyToParts(DAG, dl, Ops[i], &Parts[i * Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000500 }
501}
502
503
Dan Gohman2048b852009-11-23 18:04:58 +0000504void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000505 AA = &aa;
506 GFI = gfi;
507 TD = DAG.getTarget().getTargetData();
508}
509
510/// clear - Clear out the curret SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000511/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000512/// for a new block. This doesn't clear out information about
513/// additional blocks that are needed to complete switch lowering
514/// or PHI node updating; that information is cleared out as it is
515/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000516void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000517 NodeMap.clear();
518 PendingLoads.clear();
519 PendingExports.clear();
Evan Chengfb2e7522009-09-18 21:02:19 +0000520 EdgeMapping.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000521 DAG.clear();
Bill Wendling8fcf1702009-02-06 21:36:23 +0000522 CurDebugLoc = DebugLoc::getUnknownLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000523 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000524}
525
526/// getRoot - Return the current virtual root of the Selection DAG,
527/// flushing any PendingLoad items. This must be done before emitting
528/// a store or any other node that may need to be ordered after any
529/// prior load instructions.
530///
Dan Gohman2048b852009-11-23 18:04:58 +0000531SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000532 if (PendingLoads.empty())
533 return DAG.getRoot();
534
535 if (PendingLoads.size() == 1) {
536 SDValue Root = PendingLoads[0];
537 DAG.setRoot(Root);
538 PendingLoads.clear();
539 return Root;
540 }
541
542 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000543 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000544 &PendingLoads[0], PendingLoads.size());
545 PendingLoads.clear();
546 DAG.setRoot(Root);
547 return Root;
548}
549
550/// getControlRoot - Similar to getRoot, but instead of flushing all the
551/// PendingLoad items, flush all the PendingExports items. It is necessary
552/// to do this before emitting a terminator instruction.
553///
Dan Gohman2048b852009-11-23 18:04:58 +0000554SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000555 SDValue Root = DAG.getRoot();
556
557 if (PendingExports.empty())
558 return Root;
559
560 // Turn all of the CopyToReg chains into one factored node.
561 if (Root.getOpcode() != ISD::EntryToken) {
562 unsigned i = 0, e = PendingExports.size();
563 for (; i != e; ++i) {
564 assert(PendingExports[i].getNode()->getNumOperands() > 1);
565 if (PendingExports[i].getNode()->getOperand(0) == Root)
566 break; // Don't add the root if we already indirectly depend on it.
567 }
568
569 if (i == e)
570 PendingExports.push_back(Root);
571 }
572
Owen Anderson825b72b2009-08-11 20:47:22 +0000573 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000574 &PendingExports[0],
575 PendingExports.size());
576 PendingExports.clear();
577 DAG.setRoot(Root);
578 return Root;
579}
580
Dan Gohman2048b852009-11-23 18:04:58 +0000581void SelectionDAGBuilder::visit(Instruction &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000582 visit(I.getOpcode(), I);
583}
584
Dan Gohman2048b852009-11-23 18:04:58 +0000585void SelectionDAGBuilder::visit(unsigned Opcode, User &I) {
Bill Wendlingb4e6a5d2009-12-18 23:32:53 +0000586 // We're processing a new instruction.
587 ++SDNodeOrder;
588
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000589 // Note: this doesn't use InstVisitor, because it has to work with
590 // ConstantExpr's in addition to instructions.
591 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000592 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000593 // Build the switch statement using the Instruction.def file.
594#define HANDLE_INST(NUM, OPCODE, CLASS) \
Bill Wendling3b7a41c2009-12-21 19:59:38 +0000595 case Instruction::OPCODE: return visit##OPCODE((CLASS&)I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000596#include "llvm/Instruction.def"
597 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000598}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000599
Dan Gohman2048b852009-11-23 18:04:58 +0000600SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000601 SDValue &N = NodeMap[V];
602 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000603
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000604 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(V))) {
Owen Andersone50ed302009-08-10 22:56:29 +0000605 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000606
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000607 if (ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman4fbd7962008-09-12 18:08:03 +0000608 return N = DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000609
610 if (GlobalValue *GV = dyn_cast<GlobalValue>(C))
611 return N = DAG.getGlobalAddress(GV, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000612
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000613 if (isa<ConstantPointerNull>(C))
614 return N = DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000615
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000616 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman4fbd7962008-09-12 18:08:03 +0000617 return N = DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000618
Nate Begeman9008ca62009-04-27 18:41:29 +0000619 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dale Johannesene8d72302009-02-06 23:05:02 +0000620 return N = DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000621
622 if (ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
623 visit(CE->getOpcode(), *CE);
624 SDValue N1 = NodeMap[V];
625 assert(N1.getNode() && "visit didn't populate the ValueMap!");
626 return N1;
627 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000628
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000629 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
630 SmallVector<SDValue, 4> Constants;
631 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
632 OI != OE; ++OI) {
633 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +0000634 // If the operand is an empty aggregate, there are no values.
635 if (!Val) continue;
636 // Add each leaf value from the operand to the Constants list
637 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000638 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
639 Constants.push_back(SDValue(Val, i));
640 }
Dale Johannesen4be0bdf2009-02-05 00:20:09 +0000641 return DAG.getMergeValues(&Constants[0], Constants.size(),
642 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000643 }
644
645 if (isa<StructType>(C->getType()) || isa<ArrayType>(C->getType())) {
646 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
647 "Unknown struct or array constant!");
648
Owen Andersone50ed302009-08-10 22:56:29 +0000649 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000650 ComputeValueVTs(TLI, C->getType(), ValueVTs);
651 unsigned NumElts = ValueVTs.size();
652 if (NumElts == 0)
653 return SDValue(); // empty struct
654 SmallVector<SDValue, 4> Constants(NumElts);
655 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +0000656 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000657 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +0000658 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000659 else if (EltVT.isFloatingPoint())
660 Constants[i] = DAG.getConstantFP(0, EltVT);
661 else
662 Constants[i] = DAG.getConstant(0, EltVT);
663 }
Dale Johannesen4be0bdf2009-02-05 00:20:09 +0000664 return DAG.getMergeValues(&Constants[0], NumElts, getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000665 }
666
Dan Gohman8c2b5252009-10-30 01:27:03 +0000667 if (BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +0000668 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +0000669
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000670 const VectorType *VecTy = cast<VectorType>(V->getType());
671 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000672
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000673 // Now that we know the number and type of the elements, get that number of
674 // elements into the Ops array based on what kind of constant it is.
675 SmallVector<SDValue, 16> Ops;
676 if (ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
677 for (unsigned i = 0; i != NumElements; ++i)
678 Ops.push_back(getValue(CP->getOperand(i)));
679 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000680 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +0000681 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000682
683 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +0000684 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000685 Op = DAG.getConstantFP(0, EltVT);
686 else
687 Op = DAG.getConstant(0, EltVT);
688 Ops.assign(NumElements, Op);
689 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000690
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000691 // Create a BUILD_VECTOR node.
Evan Chenga87008d2009-02-25 22:49:59 +0000692 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
693 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000694 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000695
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000696 // If this is a static alloca, generate it as the frameindex instead of
697 // computation.
698 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
699 DenseMap<const AllocaInst*, int>::iterator SI =
700 FuncInfo.StaticAllocaMap.find(AI);
701 if (SI != FuncInfo.StaticAllocaMap.end())
702 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
703 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000704
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000705 unsigned InReg = FuncInfo.ValueMap[V];
706 assert(InReg && "Value not in map!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000707
Owen Anderson23b9b192009-08-12 00:36:31 +0000708 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000709 SDValue Chain = DAG.getEntryNode();
Dale Johannesen66978ee2009-01-31 02:22:37 +0000710 return RFV.getCopyFromRegs(DAG, getCurDebugLoc(), Chain, NULL);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000711}
712
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000713/// Get the EVTs and ArgFlags collections that represent the return type
714/// of the given function. This does not require a DAG or a return value, and
715/// is suitable for use before any DAGs for the function are constructed.
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000716static void getReturnInfo(const Type* ReturnType,
717 Attributes attr, SmallVectorImpl<EVT> &OutVTs,
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000718 SmallVectorImpl<ISD::ArgFlagsTy> &OutFlags,
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000719 TargetLowering &TLI,
720 SmallVectorImpl<uint64_t> *Offsets = 0) {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000721 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000722 ComputeValueVTs(TLI, ReturnType, ValueVTs, Offsets);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000723 unsigned NumValues = ValueVTs.size();
724 if ( NumValues == 0 ) return;
725
726 for (unsigned j = 0, f = NumValues; j != f; ++j) {
727 EVT VT = ValueVTs[j];
728 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000729
730 if (attr & Attribute::SExt)
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000731 ExtendKind = ISD::SIGN_EXTEND;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000732 else if (attr & Attribute::ZExt)
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000733 ExtendKind = ISD::ZERO_EXTEND;
734
735 // FIXME: C calling convention requires the return type to be promoted to
736 // at least 32-bit. But this is not necessary for non-C calling
737 // conventions. The frontend should mark functions whose return values
738 // require promoting with signext or zeroext attributes.
739 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000740 EVT MinVT = TLI.getRegisterType(ReturnType->getContext(), MVT::i32);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000741 if (VT.bitsLT(MinVT))
742 VT = MinVT;
743 }
744
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000745 unsigned NumParts = TLI.getNumRegisters(ReturnType->getContext(), VT);
746 EVT PartVT = TLI.getRegisterType(ReturnType->getContext(), VT);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000747 // 'inreg' on function refers to return value
748 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000749 if (attr & Attribute::InReg)
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000750 Flags.setInReg();
751
752 // Propagate extension type if any
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000753 if (attr & Attribute::SExt)
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000754 Flags.setSExt();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000755 else if (attr & Attribute::ZExt)
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000756 Flags.setZExt();
757
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000758 for (unsigned i = 0; i < NumParts; ++i) {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +0000759 OutVTs.push_back(PartVT);
760 OutFlags.push_back(Flags);
761 }
762 }
763}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000764
Dan Gohman2048b852009-11-23 18:04:58 +0000765void SelectionDAGBuilder::visitRet(ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000766 SDValue Chain = getControlRoot();
767 SmallVector<ISD::OutputArg, 8> Outs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000768 FunctionLoweringInfo &FLI = DAG.getFunctionLoweringInfo();
769
770 if (!FLI.CanLowerReturn) {
771 unsigned DemoteReg = FLI.DemoteRegister;
772 const Function *F = I.getParent()->getParent();
773
774 // Emit a store of the return value through the virtual register.
775 // Leave Outs empty so that LowerReturn won't try to load return
776 // registers the usual way.
777 SmallVector<EVT, 1> PtrValueVTs;
778 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
779 PtrValueVTs);
780
781 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
782 SDValue RetOp = getValue(I.getOperand(0));
783
Owen Andersone50ed302009-08-10 22:56:29 +0000784 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000785 SmallVector<uint64_t, 4> Offsets;
786 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +0000787 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +0000788
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000789 SmallVector<SDValue, 4> Chains(NumValues);
790 EVT PtrVT = PtrValueVTs[0];
791 for (unsigned i = 0; i != NumValues; ++i)
792 Chains[i] = DAG.getStore(Chain, getCurDebugLoc(),
793 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
794 DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, RetPtr,
795 DAG.getConstant(Offsets[i], PtrVT)),
796 NULL, Offsets[i], false, 0);
797 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
798 MVT::Other, &Chains[0], NumValues);
799 }
800 else {
801 for (unsigned i = 0, e = I.getNumOperands(); i != e; ++i) {
802 SmallVector<EVT, 4> ValueVTs;
803 ComputeValueVTs(TLI, I.getOperand(i)->getType(), ValueVTs);
804 unsigned NumValues = ValueVTs.size();
805 if (NumValues == 0) continue;
806
807 SDValue RetOp = getValue(I.getOperand(i));
808 for (unsigned j = 0, f = NumValues; j != f; ++j) {
809 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000810
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000811 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000812
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000813 const Function *F = I.getParent()->getParent();
814 if (F->paramHasAttr(0, Attribute::SExt))
815 ExtendKind = ISD::SIGN_EXTEND;
816 else if (F->paramHasAttr(0, Attribute::ZExt))
817 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000818
Kenneth Uildriksc158dde2009-11-11 19:59:24 +0000819 // FIXME: C calling convention requires the return type to be promoted to
820 // at least 32-bit. But this is not necessary for non-C calling
821 // conventions. The frontend should mark functions whose return values
822 // require promoting with signext or zeroext attributes.
823 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger()) {
824 EVT MinVT = TLI.getRegisterType(*DAG.getContext(), MVT::i32);
825 if (VT.bitsLT(MinVT))
826 VT = MinVT;
827 }
828
829 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
830 EVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
831 SmallVector<SDValue, 4> Parts(NumParts);
832 getCopyToParts(DAG, getCurDebugLoc(),
833 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
834 &Parts[0], NumParts, PartVT, ExtendKind);
835
836 // 'inreg' on function refers to return value
837 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
838 if (F->paramHasAttr(0, Attribute::InReg))
839 Flags.setInReg();
840
841 // Propagate extension type if any
842 if (F->paramHasAttr(0, Attribute::SExt))
843 Flags.setSExt();
844 else if (F->paramHasAttr(0, Attribute::ZExt))
845 Flags.setZExt();
846
847 for (unsigned i = 0; i < NumParts; ++i)
848 Outs.push_back(ISD::OutputArg(Flags, Parts[i], /*isfixed=*/true));
Evan Cheng3927f432009-03-25 20:20:11 +0000849 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000850 }
851 }
Dan Gohman98ca4f22009-08-05 01:29:28 +0000852
853 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000854 CallingConv::ID CallConv =
855 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000856 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
857 Outs, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +0000858
859 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +0000860 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +0000861 "LowerReturn didn't return a valid chain!");
862
863 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000864 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000865}
866
Dan Gohmanad62f532009-04-23 23:13:24 +0000867/// CopyToExportRegsIfNeeded - If the given value has virtual registers
868/// created for it, emit nodes to copy the value into the virtual
869/// registers.
Dan Gohman2048b852009-11-23 18:04:58 +0000870void SelectionDAGBuilder::CopyToExportRegsIfNeeded(Value *V) {
Dan Gohmanad62f532009-04-23 23:13:24 +0000871 if (!V->use_empty()) {
872 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
873 if (VMI != FuncInfo.ValueMap.end())
874 CopyValueToVirtualRegister(V, VMI->second);
875 }
876}
877
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000878/// ExportFromCurrentBlock - If this condition isn't known to be exported from
879/// the current basic block, add it to ValueMap now so that we'll get a
880/// CopyTo/FromReg.
Dan Gohman2048b852009-11-23 18:04:58 +0000881void SelectionDAGBuilder::ExportFromCurrentBlock(Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000882 // No need to export constants.
883 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000884
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000885 // Already exported?
886 if (FuncInfo.isExportedInst(V)) return;
887
888 unsigned Reg = FuncInfo.InitializeRegForValue(V);
889 CopyValueToVirtualRegister(V, Reg);
890}
891
Dan Gohman2048b852009-11-23 18:04:58 +0000892bool SelectionDAGBuilder::isExportableFromCurrentBlock(Value *V,
893 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000894 // The operands of the setcc have to be in this block. We don't know
895 // how to export them from some other block.
896 if (Instruction *VI = dyn_cast<Instruction>(V)) {
897 // Can export from current BB.
898 if (VI->getParent() == FromBB)
899 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000900
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000901 // Is already exported, noop.
902 return FuncInfo.isExportedInst(V);
903 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000904
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000905 // If this is an argument, we can export it if the BB is the entry block or
906 // if it is already exported.
907 if (isa<Argument>(V)) {
908 if (FromBB == &FromBB->getParent()->getEntryBlock())
909 return true;
910
911 // Otherwise, can only export this if it is already exported.
912 return FuncInfo.isExportedInst(V);
913 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000914
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000915 // Otherwise, constants can always be exported.
916 return true;
917}
918
919static bool InBlock(const Value *V, const BasicBlock *BB) {
920 if (const Instruction *I = dyn_cast<Instruction>(V))
921 return I->getParent() == BB;
922 return true;
923}
924
Dan Gohman8c1a6ca2008-10-17 18:18:45 +0000925/// getFCmpCondCode - Return the ISD condition code corresponding to
926/// the given LLVM IR floating-point condition code. This includes
927/// consideration of global floating-point math flags.
928///
929static ISD::CondCode getFCmpCondCode(FCmpInst::Predicate Pred) {
930 ISD::CondCode FPC, FOC;
931 switch (Pred) {
932 case FCmpInst::FCMP_FALSE: FOC = FPC = ISD::SETFALSE; break;
933 case FCmpInst::FCMP_OEQ: FOC = ISD::SETEQ; FPC = ISD::SETOEQ; break;
934 case FCmpInst::FCMP_OGT: FOC = ISD::SETGT; FPC = ISD::SETOGT; break;
935 case FCmpInst::FCMP_OGE: FOC = ISD::SETGE; FPC = ISD::SETOGE; break;
936 case FCmpInst::FCMP_OLT: FOC = ISD::SETLT; FPC = ISD::SETOLT; break;
937 case FCmpInst::FCMP_OLE: FOC = ISD::SETLE; FPC = ISD::SETOLE; break;
938 case FCmpInst::FCMP_ONE: FOC = ISD::SETNE; FPC = ISD::SETONE; break;
939 case FCmpInst::FCMP_ORD: FOC = FPC = ISD::SETO; break;
940 case FCmpInst::FCMP_UNO: FOC = FPC = ISD::SETUO; break;
941 case FCmpInst::FCMP_UEQ: FOC = ISD::SETEQ; FPC = ISD::SETUEQ; break;
942 case FCmpInst::FCMP_UGT: FOC = ISD::SETGT; FPC = ISD::SETUGT; break;
943 case FCmpInst::FCMP_UGE: FOC = ISD::SETGE; FPC = ISD::SETUGE; break;
944 case FCmpInst::FCMP_ULT: FOC = ISD::SETLT; FPC = ISD::SETULT; break;
945 case FCmpInst::FCMP_ULE: FOC = ISD::SETLE; FPC = ISD::SETULE; break;
946 case FCmpInst::FCMP_UNE: FOC = ISD::SETNE; FPC = ISD::SETUNE; break;
947 case FCmpInst::FCMP_TRUE: FOC = FPC = ISD::SETTRUE; break;
948 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000949 llvm_unreachable("Invalid FCmp predicate opcode!");
Dan Gohman8c1a6ca2008-10-17 18:18:45 +0000950 FOC = FPC = ISD::SETFALSE;
951 break;
952 }
953 if (FiniteOnlyFPMath())
954 return FOC;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000955 else
Dan Gohman8c1a6ca2008-10-17 18:18:45 +0000956 return FPC;
957}
958
959/// getICmpCondCode - Return the ISD condition code corresponding to
960/// the given LLVM IR integer condition code.
961///
962static ISD::CondCode getICmpCondCode(ICmpInst::Predicate Pred) {
963 switch (Pred) {
964 case ICmpInst::ICMP_EQ: return ISD::SETEQ;
965 case ICmpInst::ICMP_NE: return ISD::SETNE;
966 case ICmpInst::ICMP_SLE: return ISD::SETLE;
967 case ICmpInst::ICMP_ULE: return ISD::SETULE;
968 case ICmpInst::ICMP_SGE: return ISD::SETGE;
969 case ICmpInst::ICMP_UGE: return ISD::SETUGE;
970 case ICmpInst::ICMP_SLT: return ISD::SETLT;
971 case ICmpInst::ICMP_ULT: return ISD::SETULT;
972 case ICmpInst::ICMP_SGT: return ISD::SETGT;
973 case ICmpInst::ICMP_UGT: return ISD::SETUGT;
974 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000975 llvm_unreachable("Invalid ICmp predicate opcode!");
Dan Gohman8c1a6ca2008-10-17 18:18:45 +0000976 return ISD::SETNE;
977 }
978}
979
Dan Gohmanc2277342008-10-17 21:16:08 +0000980/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
981/// This function emits a branch and is used at the leaves of an OR or an
982/// AND operator tree.
983///
984void
Dan Gohman2048b852009-11-23 18:04:58 +0000985SelectionDAGBuilder::EmitBranchForMergedCondition(Value *Cond,
986 MachineBasicBlock *TBB,
987 MachineBasicBlock *FBB,
988 MachineBasicBlock *CurBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +0000989 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000990
Dan Gohmanc2277342008-10-17 21:16:08 +0000991 // If the leaf of the tree is a comparison, merge the condition into
992 // the caseblock.
993 if (CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
994 // The operands of the cmp have to be in this block. We don't know
995 // how to export them from some other block. If this is the first block
996 // of the sequence, no exporting is needed.
997 if (CurBB == CurMBB ||
998 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
999 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001000 ISD::CondCode Condition;
1001 if (ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001002 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001003 } else if (FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001004 Condition = getFCmpCondCode(FC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001005 } else {
1006 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001007 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001008 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001009
1010 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001011 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1012 SwitchCases.push_back(CB);
1013 return;
1014 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001015 }
1016
1017 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001018 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001019 NULL, TBB, FBB, CurBB);
1020 SwitchCases.push_back(CB);
1021}
1022
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001023/// FindMergedConditions - If Cond is an expression like
Dan Gohman2048b852009-11-23 18:04:58 +00001024void SelectionDAGBuilder::FindMergedConditions(Value *Cond,
1025 MachineBasicBlock *TBB,
1026 MachineBasicBlock *FBB,
1027 MachineBasicBlock *CurBB,
1028 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001029 // If this node is not part of the or/and tree, emit it as a branch.
1030 Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001031 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001032 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1033 BOp->getParent() != CurBB->getBasicBlock() ||
1034 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1035 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
1036 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001037 return;
1038 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001039
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001040 // Create TmpBB after CurBB.
1041 MachineFunction::iterator BBI = CurBB;
1042 MachineFunction &MF = DAG.getMachineFunction();
1043 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1044 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001045
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001046 if (Opc == Instruction::Or) {
1047 // Codegen X | Y as:
1048 // jmp_if_X TBB
1049 // jmp TmpBB
1050 // TmpBB:
1051 // jmp_if_Y TBB
1052 // jmp FBB
1053 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001054
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001055 // Emit the LHS condition.
1056 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001057
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001058 // Emit the RHS condition into TmpBB.
1059 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, Opc);
1060 } else {
1061 assert(Opc == Instruction::And && "Unknown merge op!");
1062 // Codegen X & Y as:
1063 // jmp_if_X TmpBB
1064 // jmp FBB
1065 // TmpBB:
1066 // jmp_if_Y TBB
1067 // jmp FBB
1068 //
1069 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001070
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001071 // Emit the LHS condition.
1072 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001073
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001074 // Emit the RHS condition into TmpBB.
1075 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, Opc);
1076 }
1077}
1078
1079/// If the set of cases should be emitted as a series of branches, return true.
1080/// If we should emit this as a bunch of and/or'd together conditions, return
1081/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001082bool
Dan Gohman2048b852009-11-23 18:04:58 +00001083SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001084 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001085
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001086 // If this is two comparisons of the same values or'd or and'd together, they
1087 // will get folded into a single comparison, so don't emit two blocks.
1088 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1089 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1090 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1091 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1092 return false;
1093 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001094
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001095 return true;
1096}
1097
Dan Gohman2048b852009-11-23 18:04:58 +00001098void SelectionDAGBuilder::visitBr(BranchInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001099 // Update machine-CFG edges.
1100 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1101
1102 // Figure out which block is immediately after the current one.
1103 MachineBasicBlock *NextBlock = 0;
1104 MachineFunction::iterator BBI = CurMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001105 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001106 NextBlock = BBI;
1107
1108 if (I.isUnconditional()) {
1109 // Update machine-CFG edges.
1110 CurMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001111
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001112 // If this is not a fall-through branch, emit the branch.
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001113 if (Succ0MBB != NextBlock) {
1114 SDValue V = DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001115 MVT::Other, getControlRoot(),
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001116 DAG.getBasicBlock(Succ0MBB));
1117 DAG.setRoot(V);
1118
1119 if (DisableScheduling)
1120 DAG.AssignOrdering(V.getNode(), SDNodeOrder);
1121 }
1122
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001123 return;
1124 }
1125
1126 // If this condition is one of the special cases we handle, do special stuff
1127 // now.
1128 Value *CondVal = I.getCondition();
1129 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1130
1131 // If this is a series of conditions that are or'd or and'd together, emit
1132 // this as a sequence of branches instead of setcc's with and/or operations.
1133 // For example, instead of something like:
1134 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001135 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001136 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001137 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001138 // or C, F
1139 // jnz foo
1140 // Emit:
1141 // cmp A, B
1142 // je foo
1143 // cmp D, E
1144 // jle foo
1145 //
1146 if (BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001147 if (BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001148 (BOp->getOpcode() == Instruction::And ||
1149 BOp->getOpcode() == Instruction::Or)) {
1150 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, CurMBB, BOp->getOpcode());
1151 // If the compares in later blocks need to use values not currently
1152 // exported from this block, export them now. This block should always
1153 // be the first entry.
1154 assert(SwitchCases[0].ThisBB == CurMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001155
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001156 // Allow some cases to be rejected.
1157 if (ShouldEmitAsBranches(SwitchCases)) {
1158 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1159 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1160 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1161 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001162
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001163 // Emit the branch for this block.
1164 visitSwitchCase(SwitchCases[0]);
1165 SwitchCases.erase(SwitchCases.begin());
1166 return;
1167 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001168
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001169 // Okay, we decided not to do this, remove any inserted MBB's and clear
1170 // SwitchCases.
1171 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001172 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001173
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001174 SwitchCases.clear();
1175 }
1176 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001177
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001178 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001179 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001180 NULL, Succ0MBB, Succ1MBB, CurMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001181
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001182 // Use visitSwitchCase to actually insert the fast branch sequence for this
1183 // cond branch.
1184 visitSwitchCase(CB);
1185}
1186
1187/// visitSwitchCase - Emits the necessary code to represent a single node in
1188/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman2048b852009-11-23 18:04:58 +00001189void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001190 SDValue Cond;
1191 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001192 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001193
1194 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001195 if (CB.CmpMHS == NULL) {
1196 // Fold "(X == true)" to X and "(X == false)" to !X to
1197 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001198 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001199 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001200 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001201 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001202 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001203 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001204 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001205 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001206 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001207 } else {
1208 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
1209
Anton Korobeynikov23218582008-12-23 22:25:27 +00001210 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1211 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001212
1213 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001214 EVT VT = CmpOp.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001215
1216 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001217 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Dale Johannesenf5d97892009-02-04 01:48:28 +00001218 ISD::SETLE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001219 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001220 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001221 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001222 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001223 DAG.getConstant(High-Low, VT), ISD::SETULE);
1224 }
1225 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001226
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001227 // Update successor info
1228 CurMBB->addSuccessor(CB.TrueBB);
1229 CurMBB->addSuccessor(CB.FalseBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001230
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001231 // Set NextBlock to be the MBB immediately after the current one, if any.
1232 // This is used to avoid emitting unnecessary branches to the next block.
1233 MachineBasicBlock *NextBlock = 0;
1234 MachineFunction::iterator BBI = CurMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001235 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001236 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001237
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001238 // If the lhs block is the next block, invert the condition so that we can
1239 // fall through to the lhs instead of the rhs block.
1240 if (CB.TrueBB == NextBlock) {
1241 std::swap(CB.TrueBB, CB.FalseBB);
1242 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001243 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001244 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001245
Dale Johannesenf5d97892009-02-04 01:48:28 +00001246 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001247 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001248 DAG.getBasicBlock(CB.TrueBB));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001249
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001250 // If the branch was constant folded, fix up the CFG.
1251 if (BrCond.getOpcode() == ISD::BR) {
1252 CurMBB->removeSuccessor(CB.FalseBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001253 } else {
1254 // Otherwise, go ahead and insert the false branch.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001255 if (BrCond == getControlRoot())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001256 CurMBB->removeSuccessor(CB.TrueBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001257
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001258 if (CB.FalseBB != NextBlock)
1259 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1260 DAG.getBasicBlock(CB.FalseBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001261 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001262
1263 DAG.setRoot(BrCond);
1264
1265 if (DisableScheduling)
1266 DAG.AssignOrdering(BrCond.getNode(), SDNodeOrder);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001267}
1268
1269/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001270void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001271 // Emit the code for the jump table
1272 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001273 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001274 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1275 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001276 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001277 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1278 MVT::Other, Index.getValue(1),
1279 Table, Index);
1280 DAG.setRoot(BrJumpTable);
1281
1282 if (DisableScheduling)
1283 DAG.AssignOrdering(BrJumpTable.getNode(), SDNodeOrder);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001284}
1285
1286/// visitJumpTableHeader - This function emits necessary code to produce index
1287/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001288void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
1289 JumpTableHeader &JTH) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001290 // Subtract the lowest switch case value from the value being switched on and
1291 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001292 // difference between smallest and largest cases.
1293 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001294 EVT VT = SwitchOp.getValueType();
Dale Johannesen66978ee2009-01-31 02:22:37 +00001295 SDValue SUB = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001296 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001297
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001298 // The SDNode we just created, which holds the value being switched on minus
1299 // the the smallest case value, needs to be copied to a virtual register so it
1300 // can be used as an index into the jump table in a subsequent basic block.
1301 // This value may be smaller or larger than the target's pointer type, and
1302 // therefore require extension or truncating.
Duncan Sands3a66a682009-10-13 21:04:12 +00001303 SwitchOp = DAG.getZExtOrTrunc(SUB, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001304
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001305 unsigned JumpTableReg = FuncInfo.MakeReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001306 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1307 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001308 JT.Reg = JumpTableReg;
1309
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001310 // Emit the range check for the jump table, and branch to the default block
1311 // for the switch statement if the value being switched on exceeds the largest
1312 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001313 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
1314 TLI.getSetCCResultType(SUB.getValueType()), SUB,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001315 DAG.getConstant(JTH.Last-JTH.First,VT),
1316 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001317
1318 // Set NextBlock to be the MBB immediately after the current one, if any.
1319 // This is used to avoid emitting unnecessary branches to the next block.
1320 MachineBasicBlock *NextBlock = 0;
1321 MachineFunction::iterator BBI = CurMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001322 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001323 NextBlock = BBI;
1324
Dale Johannesen66978ee2009-01-31 02:22:37 +00001325 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001326 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001327 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001328
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001329 if (JT.MBB != NextBlock)
1330 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1331 DAG.getBasicBlock(JT.MBB));
1332
1333 DAG.setRoot(BrCond);
1334
1335 if (DisableScheduling)
1336 DAG.AssignOrdering(BrCond.getNode(), SDNodeOrder);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001337}
1338
1339/// visitBitTestHeader - This function emits necessary code to produce value
1340/// suitable for "bit tests"
Dan Gohman2048b852009-11-23 18:04:58 +00001341void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001342 // Subtract the minimum value
1343 SDValue SwitchOp = getValue(B.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001344 EVT VT = SwitchOp.getValueType();
Dale Johannesen66978ee2009-01-31 02:22:37 +00001345 SDValue SUB = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001346 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001347
1348 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001349 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
1350 TLI.getSetCCResultType(SUB.getValueType()),
1351 SUB, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001352 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001353
Duncan Sands3a66a682009-10-13 21:04:12 +00001354 SDValue ShiftOp = DAG.getZExtOrTrunc(SUB, getCurDebugLoc(), TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001355
Duncan Sands92abc622009-01-31 15:50:11 +00001356 B.Reg = FuncInfo.MakeReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001357 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1358 B.Reg, ShiftOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001359
1360 // Set NextBlock to be the MBB immediately after the current one, if any.
1361 // This is used to avoid emitting unnecessary branches to the next block.
1362 MachineBasicBlock *NextBlock = 0;
1363 MachineFunction::iterator BBI = CurMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001364 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001365 NextBlock = BBI;
1366
1367 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1368
1369 CurMBB->addSuccessor(B.Default);
1370 CurMBB->addSuccessor(MBB);
1371
Dale Johannesen66978ee2009-01-31 02:22:37 +00001372 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001373 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001374 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001375
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001376 if (MBB != NextBlock)
1377 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1378 DAG.getBasicBlock(MBB));
1379
1380 DAG.setRoot(BrRange);
1381
1382 if (DisableScheduling)
1383 DAG.AssignOrdering(BrRange.getNode(), SDNodeOrder);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001384}
1385
1386/// visitBitTestCase - this function produces one "bit test"
Dan Gohman2048b852009-11-23 18:04:58 +00001387void SelectionDAGBuilder::visitBitTestCase(MachineBasicBlock* NextMBB,
1388 unsigned Reg,
1389 BitTestCase &B) {
Anton Korobeynikov36c826a2009-01-26 19:26:01 +00001390 // Make desired shift
Dale Johannesena04b7572009-02-03 23:04:43 +00001391 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(), Reg,
Duncan Sands92abc622009-01-31 15:50:11 +00001392 TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00001393 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001394 TLI.getPointerTy(),
Anton Korobeynikov36c826a2009-01-26 19:26:01 +00001395 DAG.getConstant(1, TLI.getPointerTy()),
1396 ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001397
Anton Korobeynikov36c826a2009-01-26 19:26:01 +00001398 // Emit bit tests and jumps
Scott Michelfdc40a02009-02-17 22:15:04 +00001399 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001400 TLI.getPointerTy(), SwitchVal,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001401 DAG.getConstant(B.Mask, TLI.getPointerTy()));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001402 SDValue AndCmp = DAG.getSetCC(getCurDebugLoc(),
1403 TLI.getSetCCResultType(AndOp.getValueType()),
Duncan Sands5480c042009-01-01 15:52:00 +00001404 AndOp, DAG.getConstant(0, TLI.getPointerTy()),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001405 ISD::SETNE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001406
1407 CurMBB->addSuccessor(B.TargetBB);
1408 CurMBB->addSuccessor(NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001409
Dale Johannesen66978ee2009-01-31 02:22:37 +00001410 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001411 MVT::Other, getControlRoot(),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001412 AndCmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001413
1414 // Set NextBlock to be the MBB immediately after the current one, if any.
1415 // This is used to avoid emitting unnecessary branches to the next block.
1416 MachineBasicBlock *NextBlock = 0;
1417 MachineFunction::iterator BBI = CurMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001418 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001419 NextBlock = BBI;
1420
1421 if (NextMBB == NextBlock)
1422 DAG.setRoot(BrAnd);
1423 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001424 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001425 DAG.getBasicBlock(NextMBB)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001426}
1427
Dan Gohman2048b852009-11-23 18:04:58 +00001428void SelectionDAGBuilder::visitInvoke(InvokeInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001429 // Retrieve successors.
1430 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1431 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1432
Gabor Greifb67e6b32009-01-15 11:10:44 +00001433 const Value *Callee(I.getCalledValue());
1434 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001435 visitInlineAsm(&I);
1436 else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001437 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001438
1439 // If the value of the invoke is used outside of its defining block, make it
1440 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001441 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001442
1443 // Update successor info
1444 CurMBB->addSuccessor(Return);
1445 CurMBB->addSuccessor(LandingPad);
1446
1447 // Drop into normal successor.
Scott Michelfdc40a02009-02-17 22:15:04 +00001448 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001449 MVT::Other, getControlRoot(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001450 DAG.getBasicBlock(Return)));
1451}
1452
Dan Gohman2048b852009-11-23 18:04:58 +00001453void SelectionDAGBuilder::visitUnwind(UnwindInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001454}
1455
1456/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1457/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001458bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1459 CaseRecVector& WorkList,
1460 Value* SV,
1461 MachineBasicBlock* Default) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001462 Case& BackCase = *(CR.Range.second-1);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001463
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001464 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001465 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001466 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001467 return false;
1468
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001469 // Get the MachineFunction which holds the current MBB. This is used when
1470 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001471 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001472
1473 // Figure out which block is immediately after the current one.
1474 MachineBasicBlock *NextBlock = 0;
1475 MachineFunction::iterator BBI = CR.CaseBB;
1476
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001477 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001478 NextBlock = BBI;
1479
1480 // TODO: If any two of the cases has the same destination, and if one value
1481 // is the same as the other, but has one bit unset that the other has set,
1482 // use bit manipulation to do two compares at once. For example:
1483 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Anton Korobeynikov23218582008-12-23 22:25:27 +00001484
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001485 // Rearrange the case blocks so that the last one falls through if possible.
1486 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
1487 // The last case block won't fall through into 'NextBlock' if we emit the
1488 // branches in this order. See if rearranging a case value would help.
1489 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
1490 if (I->BB == NextBlock) {
1491 std::swap(*I, BackCase);
1492 break;
1493 }
1494 }
1495 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001496
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001497 // Create a CaseBlock record representing a conditional branch to
1498 // the Case's target mbb if the value being switched on SV is equal
1499 // to C.
1500 MachineBasicBlock *CurBlock = CR.CaseBB;
1501 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1502 MachineBasicBlock *FallThrough;
1503 if (I != E-1) {
1504 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1505 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001506
1507 // Put SV in a virtual register to make it available from the new blocks.
1508 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001509 } else {
1510 // If the last case doesn't match, go to the default block.
1511 FallThrough = Default;
1512 }
1513
1514 Value *RHS, *LHS, *MHS;
1515 ISD::CondCode CC;
1516 if (I->High == I->Low) {
1517 // This is just small small case range :) containing exactly 1 case
1518 CC = ISD::SETEQ;
1519 LHS = SV; RHS = I->High; MHS = NULL;
1520 } else {
1521 CC = ISD::SETLE;
1522 LHS = I->Low; MHS = SV; RHS = I->High;
1523 }
1524 CaseBlock CB(CC, LHS, RHS, MHS, I->BB, FallThrough, CurBlock);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001525
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001526 // If emitting the first comparison, just call visitSwitchCase to emit the
1527 // code into the current block. Otherwise, push the CaseBlock onto the
1528 // vector to be later processed by SDISel, and insert the node's MBB
1529 // before the next MBB.
1530 if (CurBlock == CurMBB)
1531 visitSwitchCase(CB);
1532 else
1533 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001534
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001535 CurBlock = FallThrough;
1536 }
1537
1538 return true;
1539}
1540
1541static inline bool areJTsAllowed(const TargetLowering &TLI) {
1542 return !DisableJumpTables &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001543 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
1544 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001545}
Anton Korobeynikov23218582008-12-23 22:25:27 +00001546
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001547static APInt ComputeRange(const APInt &First, const APInt &Last) {
1548 APInt LastExt(Last), FirstExt(First);
1549 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
1550 LastExt.sext(BitWidth); FirstExt.sext(BitWidth);
1551 return (LastExt - FirstExt + 1ULL);
1552}
1553
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001554/// handleJTSwitchCase - Emit jumptable for current switch case range
Dan Gohman2048b852009-11-23 18:04:58 +00001555bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec& CR,
1556 CaseRecVector& WorkList,
1557 Value* SV,
1558 MachineBasicBlock* Default) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001559 Case& FrontCase = *CR.Range.first;
1560 Case& BackCase = *(CR.Range.second-1);
1561
Chris Lattnere880efe2009-11-07 07:50:34 +00001562 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1563 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001564
Chris Lattnere880efe2009-11-07 07:50:34 +00001565 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001566 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1567 I!=E; ++I)
1568 TSize += I->size();
1569
Chris Lattnere880efe2009-11-07 07:50:34 +00001570 if (!areJTsAllowed(TLI) || TSize.ult(APInt(First.getBitWidth(), 4)))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001571 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001572
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001573 APInt Range = ComputeRange(First, Last);
Chris Lattnere880efe2009-11-07 07:50:34 +00001574 double Density = TSize.roundToDouble() / Range.roundToDouble();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001575 if (Density < 0.4)
1576 return false;
1577
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001578 DEBUG(errs() << "Lowering jump table\n"
1579 << "First entry: " << First << ". Last entry: " << Last << '\n'
1580 << "Range: " << Range
1581 << "Size: " << TSize << ". Density: " << Density << "\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001582
1583 // Get the MachineFunction which holds the current MBB. This is used when
1584 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001585 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001586
1587 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001588 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001589 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001590
1591 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1592
1593 // Create a new basic block to hold the code for loading the address
1594 // of the jump table, and jumping to it. Update successor information;
1595 // we will either branch to the default case for the switch, or the jump
1596 // table.
1597 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1598 CurMF->insert(BBI, JumpTableBB);
1599 CR.CaseBB->addSuccessor(Default);
1600 CR.CaseBB->addSuccessor(JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001601
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001602 // Build a vector of destination BBs, corresponding to each target
1603 // of the jump table. If the value of the jump table slot corresponds to
1604 // a case statement, push the case's BB onto the vector, otherwise, push
1605 // the default BB.
1606 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001607 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001608 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00001609 const APInt& Low = cast<ConstantInt>(I->Low)->getValue();
1610 const APInt& High = cast<ConstantInt>(I->High)->getValue();
1611
1612 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001613 DestBBs.push_back(I->BB);
1614 if (TEI==High)
1615 ++I;
1616 } else {
1617 DestBBs.push_back(Default);
1618 }
1619 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001620
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001621 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001622 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
1623 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001624 E = DestBBs.end(); I != E; ++I) {
1625 if (!SuccsHandled[(*I)->getNumber()]) {
1626 SuccsHandled[(*I)->getNumber()] = true;
1627 JumpTableBB->addSuccessor(*I);
1628 }
1629 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001630
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001631 // Create a jump table index for this jump table, or return an existing
1632 // one.
1633 unsigned JTI = CurMF->getJumpTableInfo()->getJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001634
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001635 // Set the jump table information so that we can codegen it as a second
1636 // MachineBasicBlock
1637 JumpTable JT(-1U, JTI, JumpTableBB, Default);
1638 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == CurMBB));
1639 if (CR.CaseBB == CurMBB)
1640 visitJumpTableHeader(JT, JTH);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001641
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001642 JTCases.push_back(JumpTableBlock(JTH, JT));
1643
1644 return true;
1645}
1646
1647/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
1648/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00001649bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
1650 CaseRecVector& WorkList,
1651 Value* SV,
1652 MachineBasicBlock* Default) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001653 // Get the MachineFunction which holds the current MBB. This is used when
1654 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001655 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001656
1657 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001658 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001659 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001660
1661 Case& FrontCase = *CR.Range.first;
1662 Case& BackCase = *(CR.Range.second-1);
1663 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1664
1665 // Size is the number of Cases represented by this range.
1666 unsigned Size = CR.Range.second - CR.Range.first;
1667
Chris Lattnere880efe2009-11-07 07:50:34 +00001668 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1669 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001670 double FMetric = 0;
1671 CaseItr Pivot = CR.Range.first + Size/2;
1672
1673 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
1674 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00001675 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001676 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1677 I!=E; ++I)
1678 TSize += I->size();
1679
Chris Lattnere880efe2009-11-07 07:50:34 +00001680 APInt LSize = FrontCase.size();
1681 APInt RSize = TSize-LSize;
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001682 DEBUG(errs() << "Selecting best pivot: \n"
1683 << "First: " << First << ", Last: " << Last <<'\n'
1684 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001685 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
1686 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00001687 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
1688 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001689 APInt Range = ComputeRange(LEnd, RBegin);
1690 assert((Range - 2ULL).isNonNegative() &&
1691 "Invalid case distance");
Chris Lattnere880efe2009-11-07 07:50:34 +00001692 double LDensity = (double)LSize.roundToDouble() /
1693 (LEnd - First + 1ULL).roundToDouble();
1694 double RDensity = (double)RSize.roundToDouble() /
1695 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001696 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001697 // Should always split in some non-trivial place
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001698 DEBUG(errs() <<"=>Step\n"
1699 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
1700 << "LDensity: " << LDensity
1701 << ", RDensity: " << RDensity << '\n'
1702 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001703 if (FMetric < Metric) {
1704 Pivot = J;
1705 FMetric = Metric;
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001706 DEBUG(errs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001707 }
1708
1709 LSize += J->size();
1710 RSize -= J->size();
1711 }
1712 if (areJTsAllowed(TLI)) {
1713 // If our case is dense we *really* should handle it earlier!
1714 assert((FMetric > 0) && "Should handle dense range earlier!");
1715 } else {
1716 Pivot = CR.Range.first + Size/2;
1717 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001718
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001719 CaseRange LHSR(CR.Range.first, Pivot);
1720 CaseRange RHSR(Pivot, CR.Range.second);
1721 Constant *C = Pivot->Low;
1722 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001723
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001724 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001725 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001726 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001727 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001728 // Pivot's Value, then we can branch directly to the LHS's Target,
1729 // rather than creating a leaf node for it.
1730 if ((LHSR.second - LHSR.first) == 1 &&
1731 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00001732 cast<ConstantInt>(C)->getValue() ==
1733 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001734 TrueBB = LHSR.first->BB;
1735 } else {
1736 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1737 CurMF->insert(BBI, TrueBB);
1738 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001739
1740 // Put SV in a virtual register to make it available from the new blocks.
1741 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001742 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001743
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001744 // Similar to the optimization above, if the Value being switched on is
1745 // known to be less than the Constant CR.LT, and the current Case Value
1746 // is CR.LT - 1, then we can branch directly to the target block for
1747 // the current Case Value, rather than emitting a RHS leaf node for it.
1748 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00001749 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
1750 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001751 FalseBB = RHSR.first->BB;
1752 } else {
1753 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1754 CurMF->insert(BBI, FalseBB);
1755 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001756
1757 // Put SV in a virtual register to make it available from the new blocks.
1758 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001759 }
1760
1761 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001762 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001763 // Otherwise, branch to LHS.
1764 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
1765
1766 if (CR.CaseBB == CurMBB)
1767 visitSwitchCase(CB);
1768 else
1769 SwitchCases.push_back(CB);
1770
1771 return true;
1772}
1773
1774/// handleBitTestsSwitchCase - if current case range has few destination and
1775/// range span less, than machine word bitwidth, encode case range into series
1776/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00001777bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
1778 CaseRecVector& WorkList,
1779 Value* SV,
1780 MachineBasicBlock* Default){
Owen Andersone50ed302009-08-10 22:56:29 +00001781 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00001782 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001783
1784 Case& FrontCase = *CR.Range.first;
1785 Case& BackCase = *(CR.Range.second-1);
1786
1787 // Get the MachineFunction which holds the current MBB. This is used when
1788 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001789 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001790
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00001791 // If target does not have legal shift left, do not emit bit tests at all.
1792 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
1793 return false;
1794
Anton Korobeynikov23218582008-12-23 22:25:27 +00001795 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001796 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1797 I!=E; ++I) {
1798 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001799 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001800 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001801
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001802 // Count unique destinations
1803 SmallSet<MachineBasicBlock*, 4> Dests;
1804 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
1805 Dests.insert(I->BB);
1806 if (Dests.size() > 3)
1807 // Don't bother the code below, if there are too much unique destinations
1808 return false;
1809 }
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001810 DEBUG(errs() << "Total number of unique destinations: " << Dests.size() << '\n'
1811 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00001812
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001813 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001814 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
1815 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001816 APInt cmpRange = maxValue - minValue;
1817
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001818 DEBUG(errs() << "Compare range: " << cmpRange << '\n'
1819 << "Low bound: " << minValue << '\n'
1820 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00001821
1822 if (cmpRange.uge(APInt(cmpRange.getBitWidth(), IntPtrBits)) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001823 (!(Dests.size() == 1 && numCmps >= 3) &&
1824 !(Dests.size() == 2 && numCmps >= 5) &&
1825 !(Dests.size() >= 3 && numCmps >= 6)))
1826 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001827
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001828 DEBUG(errs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00001829 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
1830
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001831 // Optimize the case where all the case values fit in a
1832 // word without having to subtract minValue. In this case,
1833 // we can optimize away the subtraction.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001834 if (minValue.isNonNegative() &&
1835 maxValue.slt(APInt(maxValue.getBitWidth(), IntPtrBits))) {
1836 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001837 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00001838 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001839 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001840
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001841 CaseBitsVector CasesBits;
1842 unsigned i, count = 0;
1843
1844 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
1845 MachineBasicBlock* Dest = I->BB;
1846 for (i = 0; i < count; ++i)
1847 if (Dest == CasesBits[i].BB)
1848 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001849
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001850 if (i == count) {
1851 assert((count < 3) && "Too much destinations to test!");
1852 CasesBits.push_back(CaseBits(0, Dest, 0));
1853 count++;
1854 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001855
1856 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
1857 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
1858
1859 uint64_t lo = (lowValue - lowBound).getZExtValue();
1860 uint64_t hi = (highValue - lowBound).getZExtValue();
1861
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001862 for (uint64_t j = lo; j <= hi; j++) {
1863 CasesBits[i].Mask |= 1ULL << j;
1864 CasesBits[i].Bits++;
1865 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001866
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001867 }
1868 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001869
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001870 BitTestInfo BTC;
1871
1872 // Figure out which block is immediately after the current one.
1873 MachineFunction::iterator BBI = CR.CaseBB;
1874 ++BBI;
1875
1876 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1877
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001878 DEBUG(errs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001879 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001880 DEBUG(errs() << "Mask: " << CasesBits[i].Mask
1881 << ", Bits: " << CasesBits[i].Bits
1882 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001883
1884 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1885 CurMF->insert(BBI, CaseBB);
1886 BTC.push_back(BitTestCase(CasesBits[i].Mask,
1887 CaseBB,
1888 CasesBits[i].BB));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001889
1890 // Put SV in a virtual register to make it available from the new blocks.
1891 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001892 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001893
1894 BitTestBlock BTB(lowBound, cmpRange, SV,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001895 -1U, (CR.CaseBB == CurMBB),
1896 CR.CaseBB, Default, BTC);
1897
1898 if (CR.CaseBB == CurMBB)
1899 visitBitTestHeader(BTB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001900
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001901 BitTestCases.push_back(BTB);
1902
1903 return true;
1904}
1905
1906
1907/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00001908size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
1909 const SwitchInst& SI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00001910 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001911
1912 // Start with "simple" cases
Anton Korobeynikov23218582008-12-23 22:25:27 +00001913 for (size_t i = 1; i < SI.getNumSuccessors(); ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001914 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)];
1915 Cases.push_back(Case(SI.getSuccessorValue(i),
1916 SI.getSuccessorValue(i),
1917 SMBB));
1918 }
1919 std::sort(Cases.begin(), Cases.end(), CaseCmp());
1920
1921 // Merge case into clusters
Anton Korobeynikov23218582008-12-23 22:25:27 +00001922 if (Cases.size() >= 2)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001923 // Must recompute end() each iteration because it may be
1924 // invalidated by erase if we hold on to it
Anton Korobeynikov23218582008-12-23 22:25:27 +00001925 for (CaseItr I = Cases.begin(), J = ++(Cases.begin()); J != Cases.end(); ) {
1926 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
1927 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001928 MachineBasicBlock* nextBB = J->BB;
1929 MachineBasicBlock* currentBB = I->BB;
1930
1931 // If the two neighboring cases go to the same destination, merge them
1932 // into a single case.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001933 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001934 I->High = J->High;
1935 J = Cases.erase(J);
1936 } else {
1937 I = J++;
1938 }
1939 }
1940
1941 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
1942 if (I->Low != I->High)
1943 // A range counts double, since it requires two compares.
1944 ++numCmps;
1945 }
1946
1947 return numCmps;
1948}
1949
Dan Gohman2048b852009-11-23 18:04:58 +00001950void SelectionDAGBuilder::visitSwitch(SwitchInst &SI) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001951 // Figure out which block is immediately after the current one.
1952 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001953
1954 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
1955
1956 // If there is only the default destination, branch to it if it is not the
1957 // next basic block. Otherwise, just fall through.
1958 if (SI.getNumOperands() == 2) {
1959 // Update machine-CFG edges.
1960
1961 // If this is not a fall-through branch, emit the branch.
1962 CurMBB->addSuccessor(Default);
1963 if (Default != NextBlock)
Dale Johannesen66978ee2009-01-31 02:22:37 +00001964 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001965 MVT::Other, getControlRoot(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001966 DAG.getBasicBlock(Default)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001967 return;
1968 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001969
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001970 // If there are any non-default case statements, create a vector of Cases
1971 // representing each one, and sort the vector so that we can efficiently
1972 // create a binary search tree from them.
1973 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001974 size_t numCmps = Clusterify(Cases, SI);
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001975 DEBUG(errs() << "Clusterify finished. Total clusters: " << Cases.size()
1976 << ". Total compares: " << numCmps << '\n');
Devang Patel8a84e442009-01-05 17:31:22 +00001977 numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001978
1979 // Get the Value to be switched on and default basic blocks, which will be
1980 // inserted into CaseBlock records, representing basic blocks in the binary
1981 // search tree.
1982 Value *SV = SI.getOperand(0);
1983
1984 // Push the initial CaseRec onto the worklist
1985 CaseRecVector WorkList;
1986 WorkList.push_back(CaseRec(CurMBB,0,0,CaseRange(Cases.begin(),Cases.end())));
1987
1988 while (!WorkList.empty()) {
1989 // Grab a record representing a case range to process off the worklist
1990 CaseRec CR = WorkList.back();
1991 WorkList.pop_back();
1992
1993 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default))
1994 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001995
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001996 // If the range has few cases (two or less) emit a series of specific
1997 // tests.
1998 if (handleSmallSwitchRange(CR, WorkList, SV, Default))
1999 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002000
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002001 // If the switch has more than 5 blocks, and at least 40% dense, and the
2002 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002003 // lowering the switch to a binary tree of conditional branches.
2004 if (handleJTSwitchCase(CR, WorkList, SV, Default))
2005 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002006
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002007 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2008 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
2009 handleBTSplitSwitchCase(CR, WorkList, SV, Default);
2010 }
2011}
2012
Dan Gohman2048b852009-11-23 18:04:58 +00002013void SelectionDAGBuilder::visitIndirectBr(IndirectBrInst &I) {
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002014 // Update machine-CFG edges.
2015 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i)
2016 CurMBB->addSuccessor(FuncInfo.MBBMap[I.getSuccessor(i)]);
2017
Dan Gohman64825152009-10-27 21:56:26 +00002018 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2019 MVT::Other, getControlRoot(),
2020 getValue(I.getAddress())));
Chris Lattnerf9be95f2009-10-27 19:13:16 +00002021}
2022
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002023
Dan Gohman2048b852009-11-23 18:04:58 +00002024void SelectionDAGBuilder::visitFSub(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002025 // -0.0 - X --> fneg
2026 const Type *Ty = I.getType();
2027 if (isa<VectorType>(Ty)) {
2028 if (ConstantVector *CV = dyn_cast<ConstantVector>(I.getOperand(0))) {
2029 const VectorType *DestTy = cast<VectorType>(I.getType());
2030 const Type *ElTy = DestTy->getElementType();
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002031 unsigned VL = DestTy->getNumElements();
Owen Anderson6f83c9c2009-07-27 20:59:43 +00002032 std::vector<Constant*> NZ(VL, ConstantFP::getNegativeZero(ElTy));
Owen Andersonaf7ec972009-07-28 21:19:26 +00002033 Constant *CNZ = ConstantVector::get(&NZ[0], NZ.size());
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002034 if (CV == CNZ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002035 SDValue Op2 = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002036 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002037 Op2.getValueType(), Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002038 return;
2039 }
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002040 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002041 }
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002042 if (ConstantFP *CFP = dyn_cast<ConstantFP>(I.getOperand(0)))
Owen Anderson6f83c9c2009-07-27 20:59:43 +00002043 if (CFP->isExactlyValue(ConstantFP::getNegativeZero(Ty)->getValueAPF())) {
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002044 SDValue Op2 = getValue(I.getOperand(1));
2045 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2046 Op2.getValueType(), Op2));
2047 return;
2048 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002049
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002050 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002051}
2052
Dan Gohman2048b852009-11-23 18:04:58 +00002053void SelectionDAGBuilder::visitBinary(User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002054 SDValue Op1 = getValue(I.getOperand(0));
2055 SDValue Op2 = getValue(I.getOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002056
Scott Michelfdc40a02009-02-17 22:15:04 +00002057 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002058 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002059}
2060
Dan Gohman2048b852009-11-23 18:04:58 +00002061void SelectionDAGBuilder::visitShift(User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002062 SDValue Op1 = getValue(I.getOperand(0));
2063 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman57fc82d2009-04-09 03:51:29 +00002064 if (!isa<VectorType>(I.getType()) &&
2065 Op2.getValueType() != TLI.getShiftAmountTy()) {
2066 // If the operand is smaller than the shift count type, promote it.
Owen Andersone50ed302009-08-10 22:56:29 +00002067 EVT PTy = TLI.getPointerTy();
2068 EVT STy = TLI.getShiftAmountTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002069 if (STy.bitsGT(Op2.getValueType()))
Dan Gohman57fc82d2009-04-09 03:51:29 +00002070 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
2071 TLI.getShiftAmountTy(), Op2);
2072 // If the operand is larger than the shift count type but the shift
2073 // count type has enough bits to represent any shift value, truncate
2074 // it now. This is a common case and it exposes the truncate to
2075 // optimization early.
Owen Anderson77547be2009-08-10 18:56:59 +00002076 else if (STy.getSizeInBits() >=
Dan Gohman57fc82d2009-04-09 03:51:29 +00002077 Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2078 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2079 TLI.getShiftAmountTy(), Op2);
2080 // Otherwise we'll need to temporarily settle for some other
2081 // convenient type; type legalization will make adjustments as
2082 // needed.
Owen Anderson77547be2009-08-10 18:56:59 +00002083 else if (PTy.bitsLT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002084 Op2 = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002085 TLI.getPointerTy(), Op2);
Owen Anderson77547be2009-08-10 18:56:59 +00002086 else if (PTy.bitsGT(Op2.getValueType()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002087 Op2 = DAG.getNode(ISD::ANY_EXTEND, getCurDebugLoc(),
Duncan Sands92abc622009-01-31 15:50:11 +00002088 TLI.getPointerTy(), Op2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002089 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002090
Scott Michelfdc40a02009-02-17 22:15:04 +00002091 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002092 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002093}
2094
Dan Gohman2048b852009-11-23 18:04:58 +00002095void SelectionDAGBuilder::visitICmp(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002096 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
2097 if (ICmpInst *IC = dyn_cast<ICmpInst>(&I))
2098 predicate = IC->getPredicate();
2099 else if (ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
2100 predicate = ICmpInst::Predicate(IC->getPredicate());
2101 SDValue Op1 = getValue(I.getOperand(0));
2102 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002103 ISD::CondCode Opcode = getICmpCondCode(predicate);
Chris Lattner9800e842009-07-07 22:41:32 +00002104
Owen Andersone50ed302009-08-10 22:56:29 +00002105 EVT DestVT = TLI.getValueType(I.getType());
Chris Lattner9800e842009-07-07 22:41:32 +00002106 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002107}
2108
Dan Gohman2048b852009-11-23 18:04:58 +00002109void SelectionDAGBuilder::visitFCmp(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002110 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
2111 if (FCmpInst *FC = dyn_cast<FCmpInst>(&I))
2112 predicate = FC->getPredicate();
2113 else if (ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
2114 predicate = FCmpInst::Predicate(FC->getPredicate());
2115 SDValue Op1 = getValue(I.getOperand(0));
2116 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002117 ISD::CondCode Condition = getFCmpCondCode(predicate);
Owen Andersone50ed302009-08-10 22:56:29 +00002118 EVT DestVT = TLI.getValueType(I.getType());
Chris Lattner9800e842009-07-07 22:41:32 +00002119 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002120}
2121
Dan Gohman2048b852009-11-23 18:04:58 +00002122void SelectionDAGBuilder::visitSelect(User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002123 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002124 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2125 unsigned NumValues = ValueVTs.size();
2126 if (NumValues != 0) {
2127 SmallVector<SDValue, 4> Values(NumValues);
2128 SDValue Cond = getValue(I.getOperand(0));
2129 SDValue TrueVal = getValue(I.getOperand(1));
2130 SDValue FalseVal = getValue(I.getOperand(2));
2131
2132 for (unsigned i = 0; i != NumValues; ++i)
Scott Michelfdc40a02009-02-17 22:15:04 +00002133 Values[i] = DAG.getNode(ISD::SELECT, getCurDebugLoc(),
Dan Gohmana4f9cc42009-12-11 19:50:50 +00002134 TrueVal.getNode()->getValueType(i), Cond,
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002135 SDValue(TrueVal.getNode(), TrueVal.getResNo() + i),
2136 SDValue(FalseVal.getNode(), FalseVal.getResNo() + i));
2137
Scott Michelfdc40a02009-02-17 22:15:04 +00002138 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00002139 DAG.getVTList(&ValueVTs[0], NumValues),
2140 &Values[0], NumValues));
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002141 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002142}
2143
2144
Dan Gohman2048b852009-11-23 18:04:58 +00002145void SelectionDAGBuilder::visitTrunc(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002146 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2147 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002148 EVT DestVT = TLI.getValueType(I.getType());
Dale Johannesen66978ee2009-01-31 02:22:37 +00002149 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002150}
2151
Dan Gohman2048b852009-11-23 18:04:58 +00002152void SelectionDAGBuilder::visitZExt(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002153 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2154 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2155 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002156 EVT DestVT = TLI.getValueType(I.getType());
Dale Johannesen66978ee2009-01-31 02:22:37 +00002157 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002158}
2159
Dan Gohman2048b852009-11-23 18:04:58 +00002160void SelectionDAGBuilder::visitSExt(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002161 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2162 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2163 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002164 EVT DestVT = TLI.getValueType(I.getType());
Dale Johannesen66978ee2009-01-31 02:22:37 +00002165 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002166}
2167
Dan Gohman2048b852009-11-23 18:04:58 +00002168void SelectionDAGBuilder::visitFPTrunc(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002169 // FPTrunc is never a no-op cast, no need to check
2170 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002171 EVT DestVT = TLI.getValueType(I.getType());
Scott Michelfdc40a02009-02-17 22:15:04 +00002172 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002173 DestVT, N, DAG.getIntPtrConstant(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002174}
2175
Dan Gohman2048b852009-11-23 18:04:58 +00002176void SelectionDAGBuilder::visitFPExt(User &I){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002177 // FPTrunc is never a no-op cast, no need to check
2178 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002179 EVT DestVT = TLI.getValueType(I.getType());
Dale Johannesen66978ee2009-01-31 02:22:37 +00002180 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002181}
2182
Dan Gohman2048b852009-11-23 18:04:58 +00002183void SelectionDAGBuilder::visitFPToUI(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002184 // FPToUI is never a no-op cast, no need to check
2185 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002186 EVT DestVT = TLI.getValueType(I.getType());
Dale Johannesen66978ee2009-01-31 02:22:37 +00002187 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002188}
2189
Dan Gohman2048b852009-11-23 18:04:58 +00002190void SelectionDAGBuilder::visitFPToSI(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002191 // FPToSI is never a no-op cast, no need to check
2192 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002193 EVT DestVT = TLI.getValueType(I.getType());
Dale Johannesen66978ee2009-01-31 02:22:37 +00002194 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002195}
2196
Dan Gohman2048b852009-11-23 18:04:58 +00002197void SelectionDAGBuilder::visitUIToFP(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002198 // UIToFP is never a no-op cast, no need to check
2199 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002200 EVT DestVT = TLI.getValueType(I.getType());
Dale Johannesen66978ee2009-01-31 02:22:37 +00002201 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002202}
2203
Dan Gohman2048b852009-11-23 18:04:58 +00002204void SelectionDAGBuilder::visitSIToFP(User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002205 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002206 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002207 EVT DestVT = TLI.getValueType(I.getType());
Dale Johannesen66978ee2009-01-31 02:22:37 +00002208 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002209}
2210
Dan Gohman2048b852009-11-23 18:04:58 +00002211void SelectionDAGBuilder::visitPtrToInt(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002212 // What to do depends on the size of the integer and the size of the pointer.
2213 // We can either truncate, zero extend, or no-op, accordingly.
2214 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002215 EVT SrcVT = N.getValueType();
2216 EVT DestVT = TLI.getValueType(I.getType());
Duncan Sands3a66a682009-10-13 21:04:12 +00002217 SDValue Result = DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002218 setValue(&I, Result);
2219}
2220
Dan Gohman2048b852009-11-23 18:04:58 +00002221void SelectionDAGBuilder::visitIntToPtr(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002222 // What to do depends on the size of the integer and the size of the pointer.
2223 // We can either truncate, zero extend, or no-op, accordingly.
2224 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002225 EVT SrcVT = N.getValueType();
2226 EVT DestVT = TLI.getValueType(I.getType());
Duncan Sands3a66a682009-10-13 21:04:12 +00002227 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002228}
2229
Dan Gohman2048b852009-11-23 18:04:58 +00002230void SelectionDAGBuilder::visitBitCast(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002231 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002232 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002233
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002234 // BitCast assures us that source and destination are the same size so this
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002235 // is either a BIT_CONVERT or a no-op.
2236 if (DestVT != N.getValueType())
Scott Michelfdc40a02009-02-17 22:15:04 +00002237 setValue(&I, DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002238 DestVT, N)); // convert types
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002239 else
2240 setValue(&I, N); // noop cast.
2241}
2242
Dan Gohman2048b852009-11-23 18:04:58 +00002243void SelectionDAGBuilder::visitInsertElement(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002244 SDValue InVec = getValue(I.getOperand(0));
2245 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002246 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002247 TLI.getPointerTy(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002248 getValue(I.getOperand(2)));
2249
Scott Michelfdc40a02009-02-17 22:15:04 +00002250 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002251 TLI.getValueType(I.getType()),
2252 InVec, InVal, InIdx));
2253}
2254
Dan Gohman2048b852009-11-23 18:04:58 +00002255void SelectionDAGBuilder::visitExtractElement(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002256 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002257 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002258 TLI.getPointerTy(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002259 getValue(I.getOperand(1)));
Dale Johannesen66978ee2009-01-31 02:22:37 +00002260 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002261 TLI.getValueType(I.getType()), InVec, InIdx));
2262}
2263
Mon P Wangaeb06d22008-11-10 04:46:22 +00002264
2265// Utility for visitShuffleVector - Returns true if the mask is mask starting
2266// from SIndx and increasing to the element length (undefs are allowed).
Nate Begeman5a5ca152009-04-29 05:20:52 +00002267static bool SequentialMask(SmallVectorImpl<int> &Mask, unsigned SIndx) {
2268 unsigned MaskNumElts = Mask.size();
2269 for (unsigned i = 0; i != MaskNumElts; ++i)
2270 if ((Mask[i] >= 0) && (Mask[i] != (int)(i + SIndx)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002271 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002272 return true;
2273}
2274
Dan Gohman2048b852009-11-23 18:04:58 +00002275void SelectionDAGBuilder::visitShuffleVector(User &I) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002276 SmallVector<int, 8> Mask;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002277 SDValue Src1 = getValue(I.getOperand(0));
2278 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002279
Nate Begeman9008ca62009-04-27 18:41:29 +00002280 // Convert the ConstantVector mask operand into an array of ints, with -1
2281 // representing undef values.
2282 SmallVector<Constant*, 8> MaskElts;
Owen Anderson001dbfe2009-07-16 18:04:31 +00002283 cast<Constant>(I.getOperand(2))->getVectorElements(*DAG.getContext(),
2284 MaskElts);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002285 unsigned MaskNumElts = MaskElts.size();
2286 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002287 if (isa<UndefValue>(MaskElts[i]))
2288 Mask.push_back(-1);
2289 else
2290 Mask.push_back(cast<ConstantInt>(MaskElts[i])->getSExtValue());
2291 }
2292
Owen Andersone50ed302009-08-10 22:56:29 +00002293 EVT VT = TLI.getValueType(I.getType());
2294 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002295 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002296
Mon P Wangc7849c22008-11-16 05:06:27 +00002297 if (SrcNumElts == MaskNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002298 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2299 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002300 return;
2301 }
2302
2303 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002304 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2305 // Mask is longer than the source vectors and is a multiple of the source
2306 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002307 // lengths match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002308 if (SrcNumElts*2 == MaskNumElts && SequentialMask(Mask, 0)) {
2309 // The shuffle is concatenating two vectors together.
Scott Michelfdc40a02009-02-17 22:15:04 +00002310 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002311 VT, Src1, Src2));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002312 return;
2313 }
2314
Mon P Wangc7849c22008-11-16 05:06:27 +00002315 // Pad both vectors with undefs to make them the same length as the mask.
2316 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002317 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2318 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002319 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002320
Nate Begeman9008ca62009-04-27 18:41:29 +00002321 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2322 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002323 MOps1[0] = Src1;
2324 MOps2[0] = Src2;
Nate Begeman9008ca62009-04-27 18:41:29 +00002325
2326 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2327 getCurDebugLoc(), VT,
2328 &MOps1[0], NumConcat);
2329 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2330 getCurDebugLoc(), VT,
2331 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002332
Mon P Wangaeb06d22008-11-10 04:46:22 +00002333 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002334 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002335 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002336 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002337 if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002338 MappedOps.push_back(Idx);
2339 else
2340 MappedOps.push_back(Idx + MaskNumElts - SrcNumElts);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002341 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002342 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2343 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002344 return;
2345 }
2346
Mon P Wangc7849c22008-11-16 05:06:27 +00002347 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002348 // Analyze the access pattern of the vector to see if we can extract
2349 // two subvectors and do the shuffle. The analysis is done by calculating
2350 // the range of elements the mask access on both vectors.
2351 int MinRange[2] = { SrcNumElts+1, SrcNumElts+1};
2352 int MaxRange[2] = {-1, -1};
2353
Nate Begeman5a5ca152009-04-29 05:20:52 +00002354 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002355 int Idx = Mask[i];
2356 int Input = 0;
2357 if (Idx < 0)
2358 continue;
2359
Nate Begeman5a5ca152009-04-29 05:20:52 +00002360 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002361 Input = 1;
2362 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002363 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002364 if (Idx > MaxRange[Input])
2365 MaxRange[Input] = Idx;
2366 if (Idx < MinRange[Input])
2367 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002368 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002369
Mon P Wangc7849c22008-11-16 05:06:27 +00002370 // Check if the access is smaller than the vector size and can we find
2371 // a reasonable extract index.
Mon P Wang230e4fa2008-11-21 04:25:21 +00002372 int RangeUse[2] = { 2, 2 }; // 0 = Unused, 1 = Extract, 2 = Can not Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002373 int StartIdx[2]; // StartIdx to extract from
2374 for (int Input=0; Input < 2; ++Input) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002375 if (MinRange[Input] == (int)(SrcNumElts+1) && MaxRange[Input] == -1) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002376 RangeUse[Input] = 0; // Unused
2377 StartIdx[Input] = 0;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002378 } else if (MaxRange[Input] - MinRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002379 // Fits within range but we should see if we can find a good
Mon P Wang230e4fa2008-11-21 04:25:21 +00002380 // start index that is a multiple of the mask length.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002381 if (MaxRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002382 RangeUse[Input] = 1; // Extract from beginning of the vector
2383 StartIdx[Input] = 0;
2384 } else {
2385 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002386 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002387 StartIdx[Input] + MaskNumElts < SrcNumElts)
Mon P Wangc7849c22008-11-16 05:06:27 +00002388 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002389 }
Mon P Wang230e4fa2008-11-21 04:25:21 +00002390 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002391 }
2392
Bill Wendling636e2582009-08-21 18:16:06 +00002393 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002394 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002395 return;
2396 }
2397 else if (RangeUse[0] < 2 && RangeUse[1] < 2) {
2398 // Extract appropriate subvector and generate a vector shuffle
2399 for (int Input=0; Input < 2; ++Input) {
Mon P Wang230e4fa2008-11-21 04:25:21 +00002400 SDValue& Src = Input == 0 ? Src1 : Src2;
Mon P Wangc7849c22008-11-16 05:06:27 +00002401 if (RangeUse[Input] == 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002402 Src = DAG.getUNDEF(VT);
Mon P Wangc7849c22008-11-16 05:06:27 +00002403 } else {
Dale Johannesen66978ee2009-01-31 02:22:37 +00002404 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002405 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002406 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002407 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002408 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002409 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002410 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002411 int Idx = Mask[i];
2412 if (Idx < 0)
2413 MappedOps.push_back(Idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002414 else if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002415 MappedOps.push_back(Idx - StartIdx[0]);
2416 else
2417 MappedOps.push_back(Idx - SrcNumElts - StartIdx[1] + MaskNumElts);
Mon P Wangc7849c22008-11-16 05:06:27 +00002418 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002419 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2420 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002421 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002422 }
2423 }
2424
Mon P Wangc7849c22008-11-16 05:06:27 +00002425 // We can't use either concat vectors or extract subvectors so fall back to
2426 // replacing the shuffle with extract and build vector.
2427 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002428 EVT EltVT = VT.getVectorElementType();
2429 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002430 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002431 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002432 if (Mask[i] < 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002433 Ops.push_back(DAG.getUNDEF(EltVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002434 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00002435 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002436 if (Idx < (int)SrcNumElts)
Dale Johannesen66978ee2009-01-31 02:22:37 +00002437 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002438 EltVT, Src1, DAG.getConstant(Idx, PtrVT)));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002439 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002440 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
Scott Michelfdc40a02009-02-17 22:15:04 +00002441 EltVT, Src2,
Mon P Wangc7849c22008-11-16 05:06:27 +00002442 DAG.getConstant(Idx - SrcNumElts, PtrVT)));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002443 }
2444 }
Evan Chenga87008d2009-02-25 22:49:59 +00002445 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
2446 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002447}
2448
Dan Gohman2048b852009-11-23 18:04:58 +00002449void SelectionDAGBuilder::visitInsertValue(InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002450 const Value *Op0 = I.getOperand(0);
2451 const Value *Op1 = I.getOperand(1);
2452 const Type *AggTy = I.getType();
2453 const Type *ValTy = Op1->getType();
2454 bool IntoUndef = isa<UndefValue>(Op0);
2455 bool FromUndef = isa<UndefValue>(Op1);
2456
2457 unsigned LinearIndex = ComputeLinearIndex(TLI, AggTy,
2458 I.idx_begin(), I.idx_end());
2459
Owen Andersone50ed302009-08-10 22:56:29 +00002460 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002461 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00002462 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002463 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2464
2465 unsigned NumAggValues = AggValueVTs.size();
2466 unsigned NumValValues = ValValueVTs.size();
2467 SmallVector<SDValue, 4> Values(NumAggValues);
2468
2469 SDValue Agg = getValue(Op0);
2470 SDValue Val = getValue(Op1);
2471 unsigned i = 0;
2472 // Copy the beginning value(s) from the original aggregate.
2473 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002474 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002475 SDValue(Agg.getNode(), Agg.getResNo() + i);
2476 // Copy values from the inserted value(s).
2477 for (; i != LinearIndex + NumValValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002478 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002479 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
2480 // Copy remaining value(s) from the original aggregate.
2481 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002482 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002483 SDValue(Agg.getNode(), Agg.getResNo() + i);
2484
Scott Michelfdc40a02009-02-17 22:15:04 +00002485 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00002486 DAG.getVTList(&AggValueVTs[0], NumAggValues),
2487 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002488}
2489
Dan Gohman2048b852009-11-23 18:04:58 +00002490void SelectionDAGBuilder::visitExtractValue(ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002491 const Value *Op0 = I.getOperand(0);
2492 const Type *AggTy = Op0->getType();
2493 const Type *ValTy = I.getType();
2494 bool OutOfUndef = isa<UndefValue>(Op0);
2495
2496 unsigned LinearIndex = ComputeLinearIndex(TLI, AggTy,
2497 I.idx_begin(), I.idx_end());
2498
Owen Andersone50ed302009-08-10 22:56:29 +00002499 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002500 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2501
2502 unsigned NumValValues = ValValueVTs.size();
2503 SmallVector<SDValue, 4> Values(NumValValues);
2504
2505 SDValue Agg = getValue(Op0);
2506 // Copy out the selected value(s).
2507 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
2508 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002509 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00002510 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002511 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002512
Scott Michelfdc40a02009-02-17 22:15:04 +00002513 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00002514 DAG.getVTList(&ValValueVTs[0], NumValValues),
2515 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002516}
2517
2518
Dan Gohman2048b852009-11-23 18:04:58 +00002519void SelectionDAGBuilder::visitGetElementPtr(User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002520 SDValue N = getValue(I.getOperand(0));
2521 const Type *Ty = I.getOperand(0)->getType();
2522
2523 for (GetElementPtrInst::op_iterator OI = I.op_begin()+1, E = I.op_end();
2524 OI != E; ++OI) {
2525 Value *Idx = *OI;
2526 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
2527 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
2528 if (Field) {
2529 // N = N + Offset
2530 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00002531 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002532 DAG.getIntPtrConstant(Offset));
2533 }
2534 Ty = StTy->getElementType(Field);
2535 } else {
2536 Ty = cast<SequentialType>(Ty)->getElementType();
2537
2538 // If this is a constant subscript, handle it quickly.
2539 if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
2540 if (CI->getZExtValue() == 0) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002541 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00002542 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00002543 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00002544 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002545 unsigned PtrBits = PTy.getSizeInBits();
Evan Cheng65b52df2009-02-09 21:01:06 +00002546 if (PtrBits < 64) {
2547 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2548 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002549 DAG.getConstant(Offs, MVT::i64));
Evan Cheng65b52df2009-02-09 21:01:06 +00002550 } else
Evan Chengb1032a82009-02-09 20:54:38 +00002551 OffsVal = DAG.getIntPtrConstant(Offs);
Dale Johannesen66978ee2009-01-31 02:22:37 +00002552 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00002553 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002554 continue;
2555 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002556
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002557 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00002558 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
2559 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002560 SDValue IdxN = getValue(Idx);
2561
2562 // If the index is smaller or larger than intptr_t, truncate or extend
2563 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00002564 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002565
2566 // If this is a multiply by a power of two, turn it into a shl
2567 // immediately. This is a very common case.
2568 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00002569 if (ElementSize.isPowerOf2()) {
2570 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00002571 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002572 N.getValueType(), IdxN,
Duncan Sands92abc622009-01-31 15:50:11 +00002573 DAG.getConstant(Amt, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002574 } else {
Dan Gohman7abbd042009-10-23 17:57:43 +00002575 SDValue Scale = DAG.getConstant(ElementSize, TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00002576 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002577 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002578 }
2579 }
2580
Scott Michelfdc40a02009-02-17 22:15:04 +00002581 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002582 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002583 }
2584 }
2585 setValue(&I, N);
2586}
2587
Dan Gohman2048b852009-11-23 18:04:58 +00002588void SelectionDAGBuilder::visitAlloca(AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002589 // If this is a fixed sized alloca in the entry block of the function,
2590 // allocate it statically on the stack.
2591 if (FuncInfo.StaticAllocaMap.count(&I))
2592 return; // getValue will auto-populate this.
2593
2594 const Type *Ty = I.getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +00002595 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002596 unsigned Align =
2597 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
2598 I.getAlignment());
2599
2600 SDValue AllocSize = getValue(I.getArraySize());
Chris Lattner0b18e592009-03-17 19:36:00 +00002601
2602 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), AllocSize.getValueType(),
2603 AllocSize,
2604 DAG.getConstant(TySize, AllocSize.getValueType()));
2605
2606
2607
Owen Andersone50ed302009-08-10 22:56:29 +00002608 EVT IntPtr = TLI.getPointerTy();
Duncan Sands3a66a682009-10-13 21:04:12 +00002609 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002610
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002611 // Handle alignment. If the requested alignment is less than or equal to
2612 // the stack alignment, ignore it. If the size is greater than or equal to
2613 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
2614 unsigned StackAlign =
2615 TLI.getTargetMachine().getFrameInfo()->getStackAlignment();
2616 if (Align <= StackAlign)
2617 Align = 0;
2618
2619 // Round the size of the allocation up to the stack alignment size
2620 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00002621 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002622 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002623 DAG.getIntPtrConstant(StackAlign-1));
2624 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002625 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002626 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002627 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
2628
2629 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00002630 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00002631 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002632 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002633 setValue(&I, DSA);
2634 DAG.setRoot(DSA.getValue(1));
2635
2636 // Inform the Frame Information that we have just allocated a variable-sized
2637 // object.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002638 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002639}
2640
Dan Gohman2048b852009-11-23 18:04:58 +00002641void SelectionDAGBuilder::visitLoad(LoadInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002642 const Value *SV = I.getOperand(0);
2643 SDValue Ptr = getValue(SV);
2644
2645 const Type *Ty = I.getType();
2646 bool isVolatile = I.isVolatile();
2647 unsigned Alignment = I.getAlignment();
2648
Owen Andersone50ed302009-08-10 22:56:29 +00002649 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002650 SmallVector<uint64_t, 4> Offsets;
2651 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
2652 unsigned NumValues = ValueVTs.size();
2653 if (NumValues == 0)
2654 return;
2655
2656 SDValue Root;
2657 bool ConstantMemory = false;
2658 if (I.isVolatile())
2659 // Serialize volatile loads with other side effects.
2660 Root = getRoot();
2661 else if (AA->pointsToConstantMemory(SV)) {
2662 // Do not serialize (non-volatile) loads of constant memory with anything.
2663 Root = DAG.getEntryNode();
2664 ConstantMemory = true;
2665 } else {
2666 // Do not serialize non-volatile loads against each other.
2667 Root = DAG.getRoot();
2668 }
2669
2670 SmallVector<SDValue, 4> Values(NumValues);
2671 SmallVector<SDValue, 4> Chains(NumValues);
Owen Andersone50ed302009-08-10 22:56:29 +00002672 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002673 for (unsigned i = 0; i != NumValues; ++i) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00002674 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
Nate Begemane6798372009-09-15 00:13:12 +00002675 DAG.getNode(ISD::ADD, getCurDebugLoc(),
2676 PtrVT, Ptr,
2677 DAG.getConstant(Offsets[i], PtrVT)),
Nate Begeman101b25c2009-09-15 19:05:41 +00002678 SV, Offsets[i], isVolatile, Alignment);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002679 Values[i] = L;
2680 Chains[i] = L.getValue(1);
2681 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002682
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002683 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002684 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002685 MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002686 &Chains[0], NumValues);
2687 if (isVolatile)
2688 DAG.setRoot(Chain);
2689 else
2690 PendingLoads.push_back(Chain);
2691 }
2692
Scott Michelfdc40a02009-02-17 22:15:04 +00002693 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00002694 DAG.getVTList(&ValueVTs[0], NumValues),
2695 &Values[0], NumValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002696}
2697
2698
Dan Gohman2048b852009-11-23 18:04:58 +00002699void SelectionDAGBuilder::visitStore(StoreInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002700 Value *SrcV = I.getOperand(0);
2701 Value *PtrV = I.getOperand(1);
2702
Owen Andersone50ed302009-08-10 22:56:29 +00002703 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002704 SmallVector<uint64_t, 4> Offsets;
2705 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
2706 unsigned NumValues = ValueVTs.size();
2707 if (NumValues == 0)
2708 return;
2709
2710 // Get the lowered operands. Note that we do this after
2711 // checking if NumResults is zero, because with zero results
2712 // the operands won't have values in the map.
2713 SDValue Src = getValue(SrcV);
2714 SDValue Ptr = getValue(PtrV);
2715
2716 SDValue Root = getRoot();
2717 SmallVector<SDValue, 4> Chains(NumValues);
Owen Andersone50ed302009-08-10 22:56:29 +00002718 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002719 bool isVolatile = I.isVolatile();
2720 unsigned Alignment = I.getAlignment();
2721 for (unsigned i = 0; i != NumValues; ++i)
Dale Johannesen66978ee2009-01-31 02:22:37 +00002722 Chains[i] = DAG.getStore(Root, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002723 SDValue(Src.getNode(), Src.getResNo() + i),
Scott Michelfdc40a02009-02-17 22:15:04 +00002724 DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002725 PtrVT, Ptr,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002726 DAG.getConstant(Offsets[i], PtrVT)),
Nate Begeman101b25c2009-09-15 19:05:41 +00002727 PtrV, Offsets[i], isVolatile, Alignment);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002728
Scott Michelfdc40a02009-02-17 22:15:04 +00002729 DAG.setRoot(DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002730 MVT::Other, &Chains[0], NumValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002731}
2732
2733/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
2734/// node.
Dan Gohman2048b852009-11-23 18:04:58 +00002735void SelectionDAGBuilder::visitTargetIntrinsic(CallInst &I,
2736 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002737 bool HasChain = !I.doesNotAccessMemory();
2738 bool OnlyLoad = HasChain && I.onlyReadsMemory();
2739
2740 // Build the operand list.
2741 SmallVector<SDValue, 8> Ops;
2742 if (HasChain) { // If this intrinsic has side-effects, chainify it.
2743 if (OnlyLoad) {
2744 // We don't need to serialize loads against other loads.
2745 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002746 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002747 Ops.push_back(getRoot());
2748 }
2749 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002750
2751 // Info is set by getTgtMemInstrinsic
2752 TargetLowering::IntrinsicInfo Info;
2753 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
2754
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002755 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002756 if (!IsTgtIntrinsic)
2757 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002758
2759 // Add all operands of the call to the operand list.
2760 for (unsigned i = 1, e = I.getNumOperands(); i != e; ++i) {
2761 SDValue Op = getValue(I.getOperand(i));
2762 assert(TLI.isTypeLegal(Op.getValueType()) &&
2763 "Intrinsic uses a non-legal type?");
2764 Ops.push_back(Op);
2765 }
2766
Owen Andersone50ed302009-08-10 22:56:29 +00002767 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00002768 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2769#ifndef NDEBUG
2770 for (unsigned Val = 0, E = ValueVTs.size(); Val != E; ++Val) {
2771 assert(TLI.isTypeLegal(ValueVTs[Val]) &&
2772 "Intrinsic uses a non-legal type?");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002773 }
Bob Wilson8d919552009-07-31 22:41:21 +00002774#endif // NDEBUG
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002775 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00002776 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002777
Bob Wilson8d919552009-07-31 22:41:21 +00002778 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002779
2780 // Create the node.
2781 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002782 if (IsTgtIntrinsic) {
2783 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00002784 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002785 VTs, &Ops[0], Ops.size(),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00002786 Info.memVT, Info.ptrVal, Info.offset,
2787 Info.align, Info.vol,
2788 Info.readMem, Info.writeMem);
2789 }
2790 else if (!HasChain)
Scott Michelfdc40a02009-02-17 22:15:04 +00002791 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002792 VTs, &Ops[0], Ops.size());
Owen Anderson1d0be152009-08-13 21:58:54 +00002793 else if (I.getType() != Type::getVoidTy(*DAG.getContext()))
Scott Michelfdc40a02009-02-17 22:15:04 +00002794 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002795 VTs, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002796 else
Scott Michelfdc40a02009-02-17 22:15:04 +00002797 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002798 VTs, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002799
2800 if (HasChain) {
2801 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
2802 if (OnlyLoad)
2803 PendingLoads.push_back(Chain);
2804 else
2805 DAG.setRoot(Chain);
2806 }
Owen Anderson1d0be152009-08-13 21:58:54 +00002807 if (I.getType() != Type::getVoidTy(*DAG.getContext())) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002808 if (const VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00002809 EVT VT = TLI.getValueType(PTy);
Dale Johannesen66978ee2009-01-31 02:22:37 +00002810 Result = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002811 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002812 setValue(&I, Result);
2813 }
2814}
2815
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00002816/// GetSignificand - Get the significand and build it into a floating-point
2817/// number with exponent of 1:
2818///
2819/// Op = (Op & 0x007fffff) | 0x3f800000;
2820///
2821/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00002822static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00002823GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002824 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
2825 DAG.getConstant(0x007fffff, MVT::i32));
2826 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
2827 DAG.getConstant(0x3f800000, MVT::i32));
2828 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00002829}
2830
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00002831/// GetExponent - Get the exponent:
2832///
Bill Wendlinge9a72862009-01-20 21:17:57 +00002833/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00002834///
2835/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00002836static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00002837GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
2838 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002839 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
2840 DAG.getConstant(0x7f800000, MVT::i32));
2841 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00002842 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00002843 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
2844 DAG.getConstant(127, MVT::i32));
2845 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00002846}
2847
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00002848/// getF32Constant - Get 32-bit floating point constant.
2849static SDValue
2850getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002851 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00002852}
2853
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002854/// Inlined utility function to implement binary input atomic intrinsics for
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002855/// visitIntrinsicCall: I is a call instruction
2856/// Op is the associated NodeType for I
2857const char *
Dan Gohman2048b852009-11-23 18:04:58 +00002858SelectionDAGBuilder::implVisitBinaryAtomic(CallInst& I, ISD::NodeType Op) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002859 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00002860 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00002861 DAG.getAtomic(Op, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002862 getValue(I.getOperand(2)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00002863 Root,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002864 getValue(I.getOperand(1)),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00002865 getValue(I.getOperand(2)),
2866 I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002867 setValue(&I, L);
2868 DAG.setRoot(L.getValue(1));
2869 return 0;
2870}
2871
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00002872// implVisitAluOverflow - Lower arithmetic overflow instrinsics.
Bill Wendling74c37652008-12-09 22:08:41 +00002873const char *
Dan Gohman2048b852009-11-23 18:04:58 +00002874SelectionDAGBuilder::implVisitAluOverflow(CallInst &I, ISD::NodeType Op) {
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00002875 SDValue Op1 = getValue(I.getOperand(1));
2876 SDValue Op2 = getValue(I.getOperand(2));
Bill Wendling74c37652008-12-09 22:08:41 +00002877
Owen Anderson825b72b2009-08-11 20:47:22 +00002878 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Dan Gohmanfc166572009-04-09 23:54:40 +00002879 SDValue Result = DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2);
Bill Wendling74c37652008-12-09 22:08:41 +00002880
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00002881 setValue(&I, Result);
2882 return 0;
2883}
Bill Wendling74c37652008-12-09 22:08:41 +00002884
Bill Wendlingb4ec2832008-09-09 22:13:54 +00002885/// visitExp - Lower an exp intrinsic. Handles the special sequences for
2886/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00002887void
Dan Gohman2048b852009-11-23 18:04:58 +00002888SelectionDAGBuilder::visitExp(CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00002889 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00002890 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00002891
Owen Anderson825b72b2009-08-11 20:47:22 +00002892 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00002893 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
2894 SDValue Op = getValue(I.getOperand(1));
2895
2896 // Put the exponent in the right bit position for later addition to the
2897 // final result:
2898 //
2899 // #define LOG2OFe 1.4426950f
2900 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00002901 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00002902 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00002903 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00002904
2905 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00002906 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
2907 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00002908
2909 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00002910 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00002911 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00002912
2913 if (LimitFloatPrecision <= 6) {
2914 // For floating-point precision of 6:
2915 //
2916 // TwoToFractionalPartOfX =
2917 // 0.997535578f +
2918 // (0.735607626f + 0.252464424f * x) * x;
2919 //
2920 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00002921 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00002922 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00002923 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00002924 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00002925 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
2926 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00002927 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00002928 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00002929
2930 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00002931 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00002932 TwoToFracPartOfX, IntegerPartOfX);
2933
Owen Anderson825b72b2009-08-11 20:47:22 +00002934 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00002935 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
2936 // For floating-point precision of 12:
2937 //
2938 // TwoToFractionalPartOfX =
2939 // 0.999892986f +
2940 // (0.696457318f +
2941 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
2942 //
2943 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00002944 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00002945 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00002946 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00002947 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00002948 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
2949 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00002950 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00002951 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
2952 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00002953 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00002954 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00002955
2956 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00002957 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00002958 TwoToFracPartOfX, IntegerPartOfX);
2959
Owen Anderson825b72b2009-08-11 20:47:22 +00002960 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00002961 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
2962 // For floating-point precision of 18:
2963 //
2964 // TwoToFractionalPartOfX =
2965 // 0.999999982f +
2966 // (0.693148872f +
2967 // (0.240227044f +
2968 // (0.554906021e-1f +
2969 // (0.961591928e-2f +
2970 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
2971 //
2972 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00002973 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00002974 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00002975 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00002976 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00002977 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
2978 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00002979 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00002980 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
2981 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00002982 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00002983 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
2984 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00002985 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00002986 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
2987 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00002988 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00002989 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
2990 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00002991 getF32Constant(DAG, 0x3f800000));
Scott Michelfdc40a02009-02-17 22:15:04 +00002992 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002993 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00002994
2995 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00002996 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00002997 TwoToFracPartOfX, IntegerPartOfX);
2998
Owen Anderson825b72b2009-08-11 20:47:22 +00002999 result = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003000 }
3001 } else {
3002 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003003 result = DAG.getNode(ISD::FEXP, dl,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003004 getValue(I.getOperand(1)).getValueType(),
3005 getValue(I.getOperand(1)));
3006 }
3007
Dale Johannesen59e577f2008-09-05 18:38:42 +00003008 setValue(&I, result);
3009}
3010
Bill Wendling39150252008-09-09 20:39:27 +00003011/// visitLog - Lower a log intrinsic. Handles the special sequences for
3012/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003013void
Dan Gohman2048b852009-11-23 18:04:58 +00003014SelectionDAGBuilder::visitLog(CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003015 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003016 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003017
Owen Anderson825b72b2009-08-11 20:47:22 +00003018 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003019 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3020 SDValue Op = getValue(I.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003021 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003022
3023 // Scale the exponent by log(2) [0.69314718f].
Dale Johannesen66978ee2009-01-31 02:22:37 +00003024 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003025 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003026 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003027
3028 // Get the significand and build it into a floating-point number with
3029 // exponent of 1.
Dale Johannesen66978ee2009-01-31 02:22:37 +00003030 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003031
3032 if (LimitFloatPrecision <= 6) {
3033 // For floating-point precision of 6:
3034 //
3035 // LogofMantissa =
3036 // -1.1609546f +
3037 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003038 //
Bill Wendling39150252008-09-09 20:39:27 +00003039 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003040 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003041 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003042 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003043 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003044 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3045 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003046 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003047
Scott Michelfdc40a02009-02-17 22:15:04 +00003048 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003049 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003050 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3051 // For floating-point precision of 12:
3052 //
3053 // LogOfMantissa =
3054 // -1.7417939f +
3055 // (2.8212026f +
3056 // (-1.4699568f +
3057 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3058 //
3059 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003060 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003061 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003062 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003063 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003064 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3065 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003066 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003067 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3068 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003069 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003070 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3071 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003072 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003073
Scott Michelfdc40a02009-02-17 22:15:04 +00003074 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003075 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003076 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3077 // For floating-point precision of 18:
3078 //
3079 // LogOfMantissa =
3080 // -2.1072184f +
3081 // (4.2372794f +
3082 // (-3.7029485f +
3083 // (2.2781945f +
3084 // (-0.87823314f +
3085 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3086 //
3087 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003088 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003089 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003090 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003091 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003092 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3093 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003094 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003095 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3096 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003097 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003098 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3099 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003100 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003101 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3102 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003103 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003104 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3105 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003106 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003107
Scott Michelfdc40a02009-02-17 22:15:04 +00003108 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003109 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003110 }
3111 } else {
3112 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003113 result = DAG.getNode(ISD::FLOG, dl,
Bill Wendling39150252008-09-09 20:39:27 +00003114 getValue(I.getOperand(1)).getValueType(),
3115 getValue(I.getOperand(1)));
3116 }
3117
Dale Johannesen59e577f2008-09-05 18:38:42 +00003118 setValue(&I, result);
3119}
3120
Bill Wendling3eb59402008-09-09 00:28:24 +00003121/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3122/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003123void
Dan Gohman2048b852009-11-23 18:04:58 +00003124SelectionDAGBuilder::visitLog2(CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003125 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003126 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003127
Owen Anderson825b72b2009-08-11 20:47:22 +00003128 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003129 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3130 SDValue Op = getValue(I.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003131 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003132
Bill Wendling39150252008-09-09 20:39:27 +00003133 // Get the exponent.
Dale Johannesen66978ee2009-01-31 02:22:37 +00003134 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003135
3136 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003137 // exponent of 1.
Dale Johannesen66978ee2009-01-31 02:22:37 +00003138 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003139
Bill Wendling3eb59402008-09-09 00:28:24 +00003140 // Different possible minimax approximations of significand in
3141 // floating-point for various degrees of accuracy over [1,2].
3142 if (LimitFloatPrecision <= 6) {
3143 // For floating-point precision of 6:
3144 //
3145 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3146 //
3147 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003148 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003149 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003150 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003151 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003152 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3153 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003154 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003155
Scott Michelfdc40a02009-02-17 22:15:04 +00003156 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003157 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003158 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3159 // For floating-point precision of 12:
3160 //
3161 // Log2ofMantissa =
3162 // -2.51285454f +
3163 // (4.07009056f +
3164 // (-2.12067489f +
3165 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003166 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003167 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003168 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003169 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003170 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003171 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003172 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3173 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003174 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003175 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3176 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003177 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003178 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3179 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003180 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003181
Scott Michelfdc40a02009-02-17 22:15:04 +00003182 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003183 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003184 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3185 // For floating-point precision of 18:
3186 //
3187 // Log2ofMantissa =
3188 // -3.0400495f +
3189 // (6.1129976f +
3190 // (-5.3420409f +
3191 // (3.2865683f +
3192 // (-1.2669343f +
3193 // (0.27515199f -
3194 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3195 //
3196 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003197 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003198 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003199 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003200 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003201 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3202 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003203 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003204 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3205 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003206 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003207 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3208 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003209 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003210 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3211 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003212 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003213 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3214 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003215 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003216
Scott Michelfdc40a02009-02-17 22:15:04 +00003217 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003218 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003219 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003220 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003221 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003222 result = DAG.getNode(ISD::FLOG2, dl,
Dale Johannesen853244f2008-09-05 23:49:37 +00003223 getValue(I.getOperand(1)).getValueType(),
3224 getValue(I.getOperand(1)));
3225 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003226
Dale Johannesen59e577f2008-09-05 18:38:42 +00003227 setValue(&I, result);
3228}
3229
Bill Wendling3eb59402008-09-09 00:28:24 +00003230/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3231/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003232void
Dan Gohman2048b852009-11-23 18:04:58 +00003233SelectionDAGBuilder::visitLog10(CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003234 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003235 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003236
Owen Anderson825b72b2009-08-11 20:47:22 +00003237 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003238 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3239 SDValue Op = getValue(I.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003240 SDValue Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003241
Bill Wendling39150252008-09-09 20:39:27 +00003242 // Scale the exponent by log10(2) [0.30102999f].
Dale Johannesen66978ee2009-01-31 02:22:37 +00003243 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003244 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003245 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00003246
3247 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003248 // exponent of 1.
Dale Johannesen66978ee2009-01-31 02:22:37 +00003249 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003250
3251 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003252 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003253 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003254 // Log10ofMantissa =
3255 // -0.50419619f +
3256 // (0.60948995f - 0.10380950f * x) * x;
3257 //
3258 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003259 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003260 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00003261 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003262 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00003263 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3264 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003265 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003266
Scott Michelfdc40a02009-02-17 22:15:04 +00003267 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003268 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003269 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3270 // For floating-point precision of 12:
3271 //
3272 // Log10ofMantissa =
3273 // -0.64831180f +
3274 // (0.91751397f +
3275 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
3276 //
3277 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003278 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003279 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00003280 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003281 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00003282 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3283 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003284 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00003285 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3286 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003287 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00003288
Scott Michelfdc40a02009-02-17 22:15:04 +00003289 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003290 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003291 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003292 // For floating-point precision of 18:
3293 //
3294 // Log10ofMantissa =
3295 // -0.84299375f +
3296 // (1.5327582f +
3297 // (-1.0688956f +
3298 // (0.49102474f +
3299 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
3300 //
3301 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003302 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003303 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00003304 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003305 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00003306 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3307 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003308 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00003309 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3310 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003311 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00003312 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3313 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003314 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003315 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3316 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003317 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003318
Scott Michelfdc40a02009-02-17 22:15:04 +00003319 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003320 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003321 }
Dale Johannesen852680a2008-09-05 21:27:19 +00003322 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003323 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003324 result = DAG.getNode(ISD::FLOG10, dl,
Dale Johannesen852680a2008-09-05 21:27:19 +00003325 getValue(I.getOperand(1)).getValueType(),
3326 getValue(I.getOperand(1)));
3327 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003328
Dale Johannesen59e577f2008-09-05 18:38:42 +00003329 setValue(&I, result);
3330}
3331
Bill Wendlinge10c8142008-09-09 22:39:21 +00003332/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
3333/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00003334void
Dan Gohman2048b852009-11-23 18:04:58 +00003335SelectionDAGBuilder::visitExp2(CallInst &I) {
Dale Johannesen601d3c02008-09-05 01:48:15 +00003336 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003337 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00003338
Owen Anderson825b72b2009-08-11 20:47:22 +00003339 if (getValue(I.getOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00003340 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3341 SDValue Op = getValue(I.getOperand(1));
3342
Owen Anderson825b72b2009-08-11 20:47:22 +00003343 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003344
3345 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003346 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3347 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003348
3349 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003350 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003351 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003352
3353 if (LimitFloatPrecision <= 6) {
3354 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003355 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00003356 // TwoToFractionalPartOfX =
3357 // 0.997535578f +
3358 // (0.735607626f + 0.252464424f * x) * x;
3359 //
3360 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003361 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003362 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003363 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003364 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003365 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3366 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003367 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003368 SDValue t6 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003369 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003370 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003371
Scott Michelfdc40a02009-02-17 22:15:04 +00003372 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003373 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003374 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3375 // For floating-point precision of 12:
3376 //
3377 // TwoToFractionalPartOfX =
3378 // 0.999892986f +
3379 // (0.696457318f +
3380 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3381 //
3382 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003383 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003384 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003385 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003386 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003387 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3388 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003389 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003390 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3391 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003392 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003393 SDValue t8 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003394 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003395 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003396
Scott Michelfdc40a02009-02-17 22:15:04 +00003397 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003398 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003399 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3400 // For floating-point precision of 18:
3401 //
3402 // TwoToFractionalPartOfX =
3403 // 0.999999982f +
3404 // (0.693148872f +
3405 // (0.240227044f +
3406 // (0.554906021e-1f +
3407 // (0.961591928e-2f +
3408 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3409 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003410 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003411 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003412 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003413 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003414 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3415 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003416 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003417 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3418 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003419 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003420 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3421 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003422 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003423 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3424 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003425 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003426 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3427 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003428 getF32Constant(DAG, 0x3f800000));
Owen Anderson825b72b2009-08-11 20:47:22 +00003429 SDValue t14 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003430 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003431 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003432
Scott Michelfdc40a02009-02-17 22:15:04 +00003433 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003434 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003435 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00003436 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003437 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003438 result = DAG.getNode(ISD::FEXP2, dl,
Dale Johannesen601d3c02008-09-05 01:48:15 +00003439 getValue(I.getOperand(1)).getValueType(),
3440 getValue(I.getOperand(1)));
3441 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00003442
Dale Johannesen601d3c02008-09-05 01:48:15 +00003443 setValue(&I, result);
3444}
3445
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003446/// visitPow - Lower a pow intrinsic. Handles the special sequences for
3447/// limited-precision mode with x == 10.0f.
3448void
Dan Gohman2048b852009-11-23 18:04:58 +00003449SelectionDAGBuilder::visitPow(CallInst &I) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003450 SDValue result;
3451 Value *Val = I.getOperand(1);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003452 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003453 bool IsExp10 = false;
3454
Owen Anderson825b72b2009-08-11 20:47:22 +00003455 if (getValue(Val).getValueType() == MVT::f32 &&
3456 getValue(I.getOperand(2)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003457 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3458 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
3459 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
3460 APFloat Ten(10.0f);
3461 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
3462 }
3463 }
3464 }
3465
3466 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3467 SDValue Op = getValue(I.getOperand(2));
3468
3469 // Put the exponent in the right bit position for later addition to the
3470 // final result:
3471 //
3472 // #define LOG2OF10 3.3219281f
3473 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Owen Anderson825b72b2009-08-11 20:47:22 +00003474 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003475 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00003476 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003477
3478 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003479 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3480 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003481
3482 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003483 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003484 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003485
3486 if (LimitFloatPrecision <= 6) {
3487 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003488 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003489 // twoToFractionalPartOfX =
3490 // 0.997535578f +
3491 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003492 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003493 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003494 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003495 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003496 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003497 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003498 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3499 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003500 getF32Constant(DAG, 0x3f7f5e7e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003501 SDValue t6 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003502 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003503 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003504
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003505 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003506 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003507 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3508 // For floating-point precision of 12:
3509 //
3510 // TwoToFractionalPartOfX =
3511 // 0.999892986f +
3512 // (0.696457318f +
3513 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3514 //
3515 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003516 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003517 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003518 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003519 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003520 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3521 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003522 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003523 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3524 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003525 getF32Constant(DAG, 0x3f7ff8fd));
Owen Anderson825b72b2009-08-11 20:47:22 +00003526 SDValue t8 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003527 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003528 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003529
Scott Michelfdc40a02009-02-17 22:15:04 +00003530 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003531 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003532 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3533 // For floating-point precision of 18:
3534 //
3535 // TwoToFractionalPartOfX =
3536 // 0.999999982f +
3537 // (0.693148872f +
3538 // (0.240227044f +
3539 // (0.554906021e-1f +
3540 // (0.961591928e-2f +
3541 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3542 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003543 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003544 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003545 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003546 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003547 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3548 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003549 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003550 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3551 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003552 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003553 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3554 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003555 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003556 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3557 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003558 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003559 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3560 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003561 getF32Constant(DAG, 0x3f800000));
Owen Anderson825b72b2009-08-11 20:47:22 +00003562 SDValue t14 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003563 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003564 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003565
Scott Michelfdc40a02009-02-17 22:15:04 +00003566 result = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003567 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003568 }
3569 } else {
3570 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003571 result = DAG.getNode(ISD::FPOW, dl,
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003572 getValue(I.getOperand(1)).getValueType(),
3573 getValue(I.getOperand(1)),
3574 getValue(I.getOperand(2)));
3575 }
3576
3577 setValue(&I, result);
3578}
3579
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003580/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
3581/// we want to emit this as a call to a named external function, return the name
3582/// otherwise lower it and return null.
3583const char *
Dan Gohman2048b852009-11-23 18:04:58 +00003584SelectionDAGBuilder::visitIntrinsicCall(CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00003585 DebugLoc dl = getCurDebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003586 switch (Intrinsic) {
3587 default:
3588 // By default, turn this into a target intrinsic node.
3589 visitTargetIntrinsic(I, Intrinsic);
3590 return 0;
3591 case Intrinsic::vastart: visitVAStart(I); return 0;
3592 case Intrinsic::vaend: visitVAEnd(I); return 0;
3593 case Intrinsic::vacopy: visitVACopy(I); return 0;
3594 case Intrinsic::returnaddress:
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003595 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003596 getValue(I.getOperand(1))));
3597 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00003598 case Intrinsic::frameaddress:
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003599 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003600 getValue(I.getOperand(1))));
3601 return 0;
3602 case Intrinsic::setjmp:
3603 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
3604 break;
3605 case Intrinsic::longjmp:
3606 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
3607 break;
Chris Lattner824b9582008-11-21 16:42:48 +00003608 case Intrinsic::memcpy: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003609 SDValue Op1 = getValue(I.getOperand(1));
3610 SDValue Op2 = getValue(I.getOperand(2));
3611 SDValue Op3 = getValue(I.getOperand(3));
3612 unsigned Align = cast<ConstantInt>(I.getOperand(4))->getZExtValue();
Dale Johannesena04b7572009-02-03 23:04:43 +00003613 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, false,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003614 I.getOperand(1), 0, I.getOperand(2), 0));
3615 return 0;
3616 }
Chris Lattner824b9582008-11-21 16:42:48 +00003617 case Intrinsic::memset: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003618 SDValue Op1 = getValue(I.getOperand(1));
3619 SDValue Op2 = getValue(I.getOperand(2));
3620 SDValue Op3 = getValue(I.getOperand(3));
3621 unsigned Align = cast<ConstantInt>(I.getOperand(4))->getZExtValue();
Dale Johannesena04b7572009-02-03 23:04:43 +00003622 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003623 I.getOperand(1), 0));
3624 return 0;
3625 }
Chris Lattner824b9582008-11-21 16:42:48 +00003626 case Intrinsic::memmove: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003627 SDValue Op1 = getValue(I.getOperand(1));
3628 SDValue Op2 = getValue(I.getOperand(2));
3629 SDValue Op3 = getValue(I.getOperand(3));
3630 unsigned Align = cast<ConstantInt>(I.getOperand(4))->getZExtValue();
3631
3632 // If the source and destination are known to not be aliases, we can
3633 // lower memmove as memcpy.
3634 uint64_t Size = -1ULL;
3635 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op3))
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003636 Size = C->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003637 if (AA->alias(I.getOperand(1), Size, I.getOperand(2), Size) ==
3638 AliasAnalysis::NoAlias) {
Dale Johannesena04b7572009-02-03 23:04:43 +00003639 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, false,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003640 I.getOperand(1), 0, I.getOperand(2), 0));
3641 return 0;
3642 }
3643
Dale Johannesena04b7572009-02-03 23:04:43 +00003644 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003645 I.getOperand(1), 0, I.getOperand(2), 0));
3646 return 0;
3647 }
Devang Patel70d75ca2009-11-12 19:02:56 +00003648 case Intrinsic::dbg_stoppoint:
3649 case Intrinsic::dbg_region_start:
3650 case Intrinsic::dbg_region_end:
3651 case Intrinsic::dbg_func_start:
3652 // FIXME - Remove this instructions once the dust settles.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003653 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00003654 case Intrinsic::dbg_declare: {
Devang Patel7e1e31f2009-07-02 22:43:26 +00003655 if (OptLevel != CodeGenOpt::None)
3656 // FIXME: Variable debug info is not supported here.
3657 return 0;
Devang Patel24f20e02009-08-22 17:12:53 +00003658 DwarfWriter *DW = DAG.getDwarfWriter();
3659 if (!DW)
3660 return 0;
Devang Patel7e1e31f2009-07-02 22:43:26 +00003661 DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
3662 if (!isValidDebugInfoIntrinsic(DI, CodeGenOpt::None))
3663 return 0;
3664
Devang Patelac1ceb32009-10-09 22:42:28 +00003665 MDNode *Variable = DI.getVariable();
Devang Patel24f20e02009-08-22 17:12:53 +00003666 Value *Address = DI.getAddress();
3667 if (BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
3668 Address = BCI->getOperand(0);
3669 AllocaInst *AI = dyn_cast<AllocaInst>(Address);
3670 // Don't handle byval struct arguments or VLAs, for example.
3671 if (!AI)
3672 return 0;
Devang Patelbd1d6a82009-09-05 00:34:14 +00003673 DenseMap<const AllocaInst*, int>::iterator SI =
3674 FuncInfo.StaticAllocaMap.find(AI);
3675 if (SI == FuncInfo.StaticAllocaMap.end())
3676 return 0; // VLAs.
3677 int FI = SI->second;
Devang Patel70d75ca2009-11-12 19:02:56 +00003678
Devang Patelac1ceb32009-10-09 22:42:28 +00003679 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Devang Patel53bb5c92009-11-10 23:06:00 +00003680 if (MMI) {
3681 MetadataContext &TheMetadata =
3682 DI.getParent()->getContext().getMetadata();
3683 unsigned MDDbgKind = TheMetadata.getMDKind("dbg");
3684 MDNode *Dbg = TheMetadata.getMD(MDDbgKind, &DI);
3685 MMI->setVariableDbgInfo(Variable, FI, Dbg);
3686 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003687 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00003688 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003689 case Intrinsic::eh_exception: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003690 // Insert the EXCEPTIONADDR instruction.
Duncan Sandsb0f1e172009-05-22 20:36:31 +00003691 assert(CurMBB->isLandingPad() &&"Call to eh.exception not in landing pad!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003692 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003693 SDValue Ops[1];
3694 Ops[0] = DAG.getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003695 SDValue Op = DAG.getNode(ISD::EXCEPTIONADDR, dl, VTs, Ops, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003696 setValue(&I, Op);
3697 DAG.setRoot(Op.getValue(1));
3698 return 0;
3699 }
3700
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00003701 case Intrinsic::eh_selector: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003702 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003703
Chris Lattner3a5815f2009-09-17 23:54:54 +00003704 if (CurMBB->isLandingPad())
3705 AddCatchInfo(I, MMI, CurMBB);
3706 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003707#ifndef NDEBUG
Chris Lattner3a5815f2009-09-17 23:54:54 +00003708 FuncInfo.CatchInfoLost.insert(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003709#endif
Chris Lattner3a5815f2009-09-17 23:54:54 +00003710 // FIXME: Mark exception selector register as live in. Hack for PR1508.
3711 unsigned Reg = TLI.getExceptionSelectorRegister();
3712 if (Reg) CurMBB->addLiveIn(Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003713 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003714
Chris Lattner3a5815f2009-09-17 23:54:54 +00003715 // Insert the EHSELECTION instruction.
3716 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
3717 SDValue Ops[2];
3718 Ops[0] = getValue(I.getOperand(1));
3719 Ops[1] = getRoot();
3720 SDValue Op = DAG.getNode(ISD::EHSELECTION, dl, VTs, Ops, 2);
3721
3722 DAG.setRoot(Op.getValue(1));
3723
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00003724 setValue(&I, DAG.getSExtOrTrunc(Op, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003725 return 0;
3726 }
3727
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00003728 case Intrinsic::eh_typeid_for: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003729 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00003730
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003731 if (MMI) {
3732 // Find the type id for the given typeinfo.
3733 GlobalVariable *GV = ExtractTypeInfo(I.getOperand(1));
3734
3735 unsigned TypeID = MMI->getTypeIDFor(GV);
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00003736 setValue(&I, DAG.getConstant(TypeID, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003737 } else {
3738 // Return something different to eh_selector.
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00003739 setValue(&I, DAG.getConstant(1, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003740 }
3741
3742 return 0;
3743 }
3744
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00003745 case Intrinsic::eh_return_i32:
3746 case Intrinsic::eh_return_i64:
3747 if (MachineModuleInfo *MMI = DAG.getMachineModuleInfo()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003748 MMI->setCallsEHReturn(true);
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003749 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003750 MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003751 getControlRoot(),
3752 getValue(I.getOperand(1)),
3753 getValue(I.getOperand(2))));
3754 } else {
3755 setValue(&I, DAG.getConstant(0, TLI.getPointerTy()));
3756 }
3757
3758 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00003759 case Intrinsic::eh_unwind_init:
3760 if (MachineModuleInfo *MMI = DAG.getMachineModuleInfo()) {
3761 MMI->setCallsUnwindInit(true);
3762 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003763
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00003764 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003765
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00003766 case Intrinsic::eh_dwarf_cfa: {
Owen Andersone50ed302009-08-10 22:56:29 +00003767 EVT VT = getValue(I.getOperand(1)).getValueType();
Duncan Sands3a66a682009-10-13 21:04:12 +00003768 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getOperand(1)), dl,
3769 TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003770
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003771 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00003772 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003773 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00003774 TLI.getPointerTy()),
3775 CfaArg);
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003776 setValue(&I, DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00003777 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003778 DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00003779 TLI.getPointerTy(),
3780 DAG.getConstant(0,
3781 TLI.getPointerTy())),
3782 Offset));
3783 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003784 }
Mon P Wang77cdf302008-11-10 20:54:11 +00003785 case Intrinsic::convertff:
3786 case Intrinsic::convertfsi:
3787 case Intrinsic::convertfui:
3788 case Intrinsic::convertsif:
3789 case Intrinsic::convertuif:
3790 case Intrinsic::convertss:
3791 case Intrinsic::convertsu:
3792 case Intrinsic::convertus:
3793 case Intrinsic::convertuu: {
3794 ISD::CvtCode Code = ISD::CVT_INVALID;
3795 switch (Intrinsic) {
3796 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
3797 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
3798 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
3799 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
3800 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
3801 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
3802 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
3803 case Intrinsic::convertus: Code = ISD::CVT_US; break;
3804 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
3805 }
Owen Andersone50ed302009-08-10 22:56:29 +00003806 EVT DestVT = TLI.getValueType(I.getType());
Mon P Wang77cdf302008-11-10 20:54:11 +00003807 Value* Op1 = I.getOperand(1);
Dale Johannesena04b7572009-02-03 23:04:43 +00003808 setValue(&I, DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
Mon P Wang77cdf302008-11-10 20:54:11 +00003809 DAG.getValueType(DestVT),
3810 DAG.getValueType(getValue(Op1).getValueType()),
3811 getValue(I.getOperand(2)),
3812 getValue(I.getOperand(3)),
3813 Code));
3814 return 0;
3815 }
3816
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003817 case Intrinsic::sqrt:
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003818 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003819 getValue(I.getOperand(1)).getValueType(),
3820 getValue(I.getOperand(1))));
3821 return 0;
3822 case Intrinsic::powi:
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003823 setValue(&I, DAG.getNode(ISD::FPOWI, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003824 getValue(I.getOperand(1)).getValueType(),
3825 getValue(I.getOperand(1)),
3826 getValue(I.getOperand(2))));
3827 return 0;
3828 case Intrinsic::sin:
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003829 setValue(&I, DAG.getNode(ISD::FSIN, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003830 getValue(I.getOperand(1)).getValueType(),
3831 getValue(I.getOperand(1))));
3832 return 0;
3833 case Intrinsic::cos:
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003834 setValue(&I, DAG.getNode(ISD::FCOS, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003835 getValue(I.getOperand(1)).getValueType(),
3836 getValue(I.getOperand(1))));
3837 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00003838 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00003839 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00003840 return 0;
3841 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00003842 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00003843 return 0;
3844 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00003845 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00003846 return 0;
3847 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00003848 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00003849 return 0;
3850 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00003851 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00003852 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003853 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003854 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003855 return 0;
3856 case Intrinsic::pcmarker: {
3857 SDValue Tmp = getValue(I.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003858 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003859 return 0;
3860 }
3861 case Intrinsic::readcyclecounter: {
3862 SDValue Op = getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003863 SDValue Tmp = DAG.getNode(ISD::READCYCLECOUNTER, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003864 DAG.getVTList(MVT::i64, MVT::Other),
Dan Gohmanfc166572009-04-09 23:54:40 +00003865 &Op, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003866 setValue(&I, Tmp);
3867 DAG.setRoot(Tmp.getValue(1));
3868 return 0;
3869 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003870 case Intrinsic::bswap:
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003871 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003872 getValue(I.getOperand(1)).getValueType(),
3873 getValue(I.getOperand(1))));
3874 return 0;
3875 case Intrinsic::cttz: {
3876 SDValue Arg = getValue(I.getOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00003877 EVT Ty = Arg.getValueType();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003878 SDValue result = DAG.getNode(ISD::CTTZ, dl, Ty, Arg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003879 setValue(&I, result);
3880 return 0;
3881 }
3882 case Intrinsic::ctlz: {
3883 SDValue Arg = getValue(I.getOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00003884 EVT Ty = Arg.getValueType();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003885 SDValue result = DAG.getNode(ISD::CTLZ, dl, Ty, Arg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003886 setValue(&I, result);
3887 return 0;
3888 }
3889 case Intrinsic::ctpop: {
3890 SDValue Arg = getValue(I.getOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00003891 EVT Ty = Arg.getValueType();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003892 SDValue result = DAG.getNode(ISD::CTPOP, dl, Ty, Arg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003893 setValue(&I, result);
3894 return 0;
3895 }
3896 case Intrinsic::stacksave: {
3897 SDValue Op = getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003898 SDValue Tmp = DAG.getNode(ISD::STACKSAVE, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003899 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003900 setValue(&I, Tmp);
3901 DAG.setRoot(Tmp.getValue(1));
3902 return 0;
3903 }
3904 case Intrinsic::stackrestore: {
3905 SDValue Tmp = getValue(I.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003906 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003907 return 0;
3908 }
Bill Wendling57344502008-11-18 11:01:33 +00003909 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00003910 // Emit code into the DAG to store the stack guard onto the stack.
3911 MachineFunction &MF = DAG.getMachineFunction();
3912 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00003913 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00003914
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00003915 SDValue Src = getValue(I.getOperand(1)); // The guard's value.
3916 AllocaInst *Slot = cast<AllocaInst>(I.getOperand(2));
Bill Wendlingb2a42982008-11-06 02:29:10 +00003917
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00003918 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00003919 MFI->setStackProtectorIndex(FI);
3920
3921 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
3922
3923 // Store the stack protector onto the stack.
Dale Johannesen66978ee2009-01-31 02:22:37 +00003924 SDValue Result = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
Evan Chengff89dcb2009-10-18 18:16:27 +00003925 PseudoSourceValue::getFixedStack(FI),
3926 0, true);
Bill Wendlingb2a42982008-11-06 02:29:10 +00003927 setValue(&I, Result);
3928 DAG.setRoot(Result);
3929 return 0;
3930 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00003931 case Intrinsic::objectsize: {
3932 // If we don't know by now, we're never going to know.
3933 ConstantInt *CI = dyn_cast<ConstantInt>(I.getOperand(2));
3934
3935 assert(CI && "Non-constant type in __builtin_object_size?");
3936
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00003937 SDValue Arg = getValue(I.getOperand(0));
3938 EVT Ty = Arg.getValueType();
3939
Eric Christopher7b5e6172009-10-27 00:52:25 +00003940 if (CI->getZExtValue() < 2)
Mike Stump70e5e682009-11-09 22:28:21 +00003941 setValue(&I, DAG.getConstant(-1ULL, Ty));
Eric Christopher7b5e6172009-10-27 00:52:25 +00003942 else
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00003943 setValue(&I, DAG.getConstant(0, Ty));
Eric Christopher7b5e6172009-10-27 00:52:25 +00003944 return 0;
3945 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003946 case Intrinsic::var_annotation:
3947 // Discard annotate attributes
3948 return 0;
3949
3950 case Intrinsic::init_trampoline: {
3951 const Function *F = cast<Function>(I.getOperand(2)->stripPointerCasts());
3952
3953 SDValue Ops[6];
3954 Ops[0] = getRoot();
3955 Ops[1] = getValue(I.getOperand(1));
3956 Ops[2] = getValue(I.getOperand(2));
3957 Ops[3] = getValue(I.getOperand(3));
3958 Ops[4] = DAG.getSrcValue(I.getOperand(1));
3959 Ops[5] = DAG.getSrcValue(F);
3960
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003961 SDValue Tmp = DAG.getNode(ISD::TRAMPOLINE, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003962 DAG.getVTList(TLI.getPointerTy(), MVT::Other),
Dan Gohmanfc166572009-04-09 23:54:40 +00003963 Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003964
3965 setValue(&I, Tmp);
3966 DAG.setRoot(Tmp.getValue(1));
3967 return 0;
3968 }
3969
3970 case Intrinsic::gcroot:
3971 if (GFI) {
3972 Value *Alloca = I.getOperand(1);
3973 Constant *TypeMap = cast<Constant>(I.getOperand(2));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003974
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003975 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
3976 GFI->addStackRoot(FI->getIndex(), TypeMap);
3977 }
3978 return 0;
3979
3980 case Intrinsic::gcread:
3981 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00003982 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003983 return 0;
3984
3985 case Intrinsic::flt_rounds: {
Owen Anderson825b72b2009-08-11 20:47:22 +00003986 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003987 return 0;
3988 }
3989
3990 case Intrinsic::trap: {
Owen Anderson825b72b2009-08-11 20:47:22 +00003991 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003992 return 0;
3993 }
Bill Wendling7cdc3c82008-11-21 02:03:52 +00003994
Bill Wendlingef375462008-11-21 02:38:44 +00003995 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00003996 return implVisitAluOverflow(I, ISD::UADDO);
3997 case Intrinsic::sadd_with_overflow:
3998 return implVisitAluOverflow(I, ISD::SADDO);
3999 case Intrinsic::usub_with_overflow:
4000 return implVisitAluOverflow(I, ISD::USUBO);
4001 case Intrinsic::ssub_with_overflow:
4002 return implVisitAluOverflow(I, ISD::SSUBO);
4003 case Intrinsic::umul_with_overflow:
4004 return implVisitAluOverflow(I, ISD::UMULO);
4005 case Intrinsic::smul_with_overflow:
4006 return implVisitAluOverflow(I, ISD::SMULO);
Bill Wendling7cdc3c82008-11-21 02:03:52 +00004007
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004008 case Intrinsic::prefetch: {
4009 SDValue Ops[4];
4010 Ops[0] = getRoot();
4011 Ops[1] = getValue(I.getOperand(1));
4012 Ops[2] = getValue(I.getOperand(2));
4013 Ops[3] = getValue(I.getOperand(3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004014 DAG.setRoot(DAG.getNode(ISD::PREFETCH, dl, MVT::Other, &Ops[0], 4));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004015 return 0;
4016 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004017
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004018 case Intrinsic::memory_barrier: {
4019 SDValue Ops[6];
4020 Ops[0] = getRoot();
4021 for (int x = 1; x < 6; ++x)
4022 Ops[x] = getValue(I.getOperand(x));
4023
Owen Anderson825b72b2009-08-11 20:47:22 +00004024 DAG.setRoot(DAG.getNode(ISD::MEMBARRIER, dl, MVT::Other, &Ops[0], 6));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004025 return 0;
4026 }
4027 case Intrinsic::atomic_cmp_swap: {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004028 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004029 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00004030 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, getCurDebugLoc(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004031 getValue(I.getOperand(2)).getValueType().getSimpleVT(),
4032 Root,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004033 getValue(I.getOperand(1)),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004034 getValue(I.getOperand(2)),
4035 getValue(I.getOperand(3)),
4036 I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004037 setValue(&I, L);
4038 DAG.setRoot(L.getValue(1));
4039 return 0;
4040 }
4041 case Intrinsic::atomic_load_add:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004042 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_ADD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004043 case Intrinsic::atomic_load_sub:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004044 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_SUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004045 case Intrinsic::atomic_load_or:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004046 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_OR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004047 case Intrinsic::atomic_load_xor:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004048 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_XOR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004049 case Intrinsic::atomic_load_and:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004050 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_AND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004051 case Intrinsic::atomic_load_nand:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004052 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_NAND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004053 case Intrinsic::atomic_load_max:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004054 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004055 case Intrinsic::atomic_load_min:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004056 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004057 case Intrinsic::atomic_load_umin:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004058 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004059 case Intrinsic::atomic_load_umax:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004060 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004061 case Intrinsic::atomic_swap:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004062 return implVisitBinaryAtomic(I, ISD::ATOMIC_SWAP);
Duncan Sandsf07c9492009-11-10 09:08:09 +00004063
4064 case Intrinsic::invariant_start:
4065 case Intrinsic::lifetime_start:
4066 // Discard region information.
4067 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
4068 return 0;
4069 case Intrinsic::invariant_end:
4070 case Intrinsic::lifetime_end:
4071 // Discard region information.
4072 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004073 }
4074}
4075
Dan Gohman98ca4f22009-08-05 01:29:28 +00004076/// Test if the given instruction is in a position to be optimized
4077/// with a tail-call. This roughly means that it's in a block with
4078/// a return and there's nothing that needs to be scheduled
4079/// between it and the return.
4080///
4081/// This function only tests target-independent requirements.
4082/// For target-dependent requirements, a target should override
4083/// TargetLowering::IsEligibleForTailCallOptimization.
4084///
4085static bool
Dan Gohman01205a82009-11-13 18:49:38 +00004086isInTailCallPosition(const Instruction *I, Attributes CalleeRetAttr,
Dan Gohman98ca4f22009-08-05 01:29:28 +00004087 const TargetLowering &TLI) {
4088 const BasicBlock *ExitBB = I->getParent();
4089 const TerminatorInst *Term = ExitBB->getTerminator();
4090 const ReturnInst *Ret = dyn_cast<ReturnInst>(Term);
4091 const Function *F = ExitBB->getParent();
4092
4093 // The block must end in a return statement or an unreachable.
4094 if (!Ret && !isa<UnreachableInst>(Term)) return false;
4095
4096 // If I will have a chain, make sure no other instruction that will have a
4097 // chain interposes between I and the return.
4098 if (I->mayHaveSideEffects() || I->mayReadFromMemory() ||
4099 !I->isSafeToSpeculativelyExecute())
4100 for (BasicBlock::const_iterator BBI = prior(prior(ExitBB->end())); ;
4101 --BBI) {
4102 if (&*BBI == I)
4103 break;
4104 if (BBI->mayHaveSideEffects() || BBI->mayReadFromMemory() ||
4105 !BBI->isSafeToSpeculativelyExecute())
4106 return false;
4107 }
4108
4109 // If the block ends with a void return or unreachable, it doesn't matter
4110 // what the call's return type is.
4111 if (!Ret || Ret->getNumOperands() == 0) return true;
4112
Dan Gohmaned9bab32009-11-14 02:06:30 +00004113 // If the return value is undef, it doesn't matter what the call's
4114 // return type is.
4115 if (isa<UndefValue>(Ret->getOperand(0))) return true;
4116
Dan Gohman98ca4f22009-08-05 01:29:28 +00004117 // Conservatively require the attributes of the call to match those of
Dan Gohman01205a82009-11-13 18:49:38 +00004118 // the return. Ignore noalias because it doesn't affect the call sequence.
4119 unsigned CallerRetAttr = F->getAttributes().getRetAttributes();
4120 if ((CalleeRetAttr ^ CallerRetAttr) & ~Attribute::NoAlias)
Dan Gohman98ca4f22009-08-05 01:29:28 +00004121 return false;
4122
4123 // Otherwise, make sure the unmodified return value of I is the return value.
4124 for (const Instruction *U = dyn_cast<Instruction>(Ret->getOperand(0)); ;
4125 U = dyn_cast<Instruction>(U->getOperand(0))) {
4126 if (!U)
4127 return false;
4128 if (!U->hasOneUse())
4129 return false;
4130 if (U == I)
4131 break;
4132 // Check for a truly no-op truncate.
4133 if (isa<TruncInst>(U) &&
4134 TLI.isTruncateFree(U->getOperand(0)->getType(), U->getType()))
4135 continue;
4136 // Check for a truly no-op bitcast.
4137 if (isa<BitCastInst>(U) &&
4138 (U->getOperand(0)->getType() == U->getType() ||
4139 (isa<PointerType>(U->getOperand(0)->getType()) &&
4140 isa<PointerType>(U->getType()))))
4141 continue;
4142 // Otherwise it's not a true no-op.
4143 return false;
4144 }
4145
4146 return true;
4147}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004148
Dan Gohman2048b852009-11-23 18:04:58 +00004149void SelectionDAGBuilder::LowerCallTo(CallSite CS, SDValue Callee,
4150 bool isTailCall,
4151 MachineBasicBlock *LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004152 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
4153 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004154 const Type *RetTy = FTy->getReturnType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004155 MachineModuleInfo *MMI = DAG.getMachineModuleInfo();
4156 unsigned BeginLabel = 0, EndLabel = 0;
4157
4158 TargetLowering::ArgListTy Args;
4159 TargetLowering::ArgListEntry Entry;
4160 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004161
4162 // Check whether the function can return without sret-demotion.
4163 SmallVector<EVT, 4> OutVTs;
4164 SmallVector<ISD::ArgFlagsTy, 4> OutsFlags;
4165 SmallVector<uint64_t, 4> Offsets;
4166 getReturnInfo(RetTy, CS.getAttributes().getRetAttributes(),
4167 OutVTs, OutsFlags, TLI, &Offsets);
4168
4169
4170 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
4171 FTy->isVarArg(), OutVTs, OutsFlags, DAG);
4172
4173 SDValue DemoteStackSlot;
4174
4175 if (!CanLowerReturn) {
4176 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(
4177 FTy->getReturnType());
4178 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(
4179 FTy->getReturnType());
4180 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00004181 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004182 const Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
4183
4184 DemoteStackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
4185 Entry.Node = DemoteStackSlot;
4186 Entry.Ty = StackSlotPtrType;
4187 Entry.isSExt = false;
4188 Entry.isZExt = false;
4189 Entry.isInReg = false;
4190 Entry.isSRet = true;
4191 Entry.isNest = false;
4192 Entry.isByVal = false;
4193 Entry.Alignment = Align;
4194 Args.push_back(Entry);
4195 RetTy = Type::getVoidTy(FTy->getContext());
4196 }
4197
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004198 for (CallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004199 i != e; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004200 SDValue ArgNode = getValue(*i);
4201 Entry.Node = ArgNode; Entry.Ty = (*i)->getType();
4202
4203 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00004204 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
4205 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
4206 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
4207 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
4208 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
4209 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004210 Entry.Alignment = CS.getParamAlignment(attrInd);
4211 Args.push_back(Entry);
4212 }
4213
4214 if (LandingPad && MMI) {
4215 // Insert a label before the invoke call to mark the try range. This can be
4216 // used to detect deletion of the invoke via the MachineModuleInfo.
4217 BeginLabel = MMI->NextLabelID();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00004218
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004219 // Both PendingLoads and PendingExports must be flushed here;
4220 // this call might not return.
4221 (void)getRoot();
Dale Johannesen8ad9b432009-02-04 01:17:06 +00004222 DAG.setRoot(DAG.getLabel(ISD::EH_LABEL, getCurDebugLoc(),
4223 getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004224 }
4225
Dan Gohman98ca4f22009-08-05 01:29:28 +00004226 // Check if target-independent constraints permit a tail call here.
4227 // Target-dependent constraints are checked within TLI.LowerCallTo.
4228 if (isTailCall &&
4229 !isInTailCallPosition(CS.getInstruction(),
4230 CS.getAttributes().getRetAttributes(),
4231 TLI))
4232 isTailCall = false;
4233
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004234 std::pair<SDValue,SDValue> Result =
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004235 TLI.LowerCallTo(getRoot(), RetTy,
Devang Patel05988662008-09-25 21:00:45 +00004236 CS.paramHasAttr(0, Attribute::SExt),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004237 CS.paramHasAttr(0, Attribute::ZExt), FTy->isVarArg(),
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00004238 CS.paramHasAttr(0, Attribute::InReg), FTy->getNumParams(),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004239 CS.getCallingConv(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00004240 isTailCall,
4241 !CS.getInstruction()->use_empty(),
Dale Johannesen66978ee2009-01-31 02:22:37 +00004242 Callee, Args, DAG, getCurDebugLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004243 assert((isTailCall || Result.second.getNode()) &&
4244 "Non-null chain expected with non-tail call!");
4245 assert((Result.second.getNode() || !Result.first.getNode()) &&
4246 "Null value expected with tail call!");
4247 if (Result.first.getNode())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004248 setValue(CS.getInstruction(), Result.first);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004249 else if (!CanLowerReturn && Result.second.getNode()) {
4250 // The instruction result is the result of loading from the
4251 // hidden sret parameter.
4252 SmallVector<EVT, 1> PVTs;
4253 const Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
4254
4255 ComputeValueVTs(TLI, PtrRetTy, PVTs);
4256 assert(PVTs.size() == 1 && "Pointers should fit in one register");
4257 EVT PtrVT = PVTs[0];
4258 unsigned NumValues = OutVTs.size();
4259 SmallVector<SDValue, 4> Values(NumValues);
4260 SmallVector<SDValue, 4> Chains(NumValues);
4261
4262 for (unsigned i = 0; i < NumValues; ++i) {
4263 SDValue L = DAG.getLoad(OutVTs[i], getCurDebugLoc(), Result.second,
4264 DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, DemoteStackSlot,
4265 DAG.getConstant(Offsets[i], PtrVT)),
4266 NULL, Offsets[i], false, 1);
4267 Values[i] = L;
4268 Chains[i] = L.getValue(1);
4269 }
4270 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
4271 MVT::Other, &Chains[0], NumValues);
4272 PendingLoads.push_back(Chain);
4273
4274 setValue(CS.getInstruction(), DAG.getNode(ISD::MERGE_VALUES,
4275 getCurDebugLoc(), DAG.getVTList(&OutVTs[0], NumValues),
4276 &Values[0], NumValues));
4277 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00004278 // As a special case, a null chain means that a tail call has
4279 // been emitted and the DAG root is already updated.
4280 if (Result.second.getNode())
4281 DAG.setRoot(Result.second);
4282 else
4283 HasTailCall = true;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004284
4285 if (LandingPad && MMI) {
4286 // Insert a label at the end of the invoke call to mark the try range. This
4287 // can be used to detect deletion of the invoke via the MachineModuleInfo.
4288 EndLabel = MMI->NextLabelID();
Dale Johannesen8ad9b432009-02-04 01:17:06 +00004289 DAG.setRoot(DAG.getLabel(ISD::EH_LABEL, getCurDebugLoc(),
4290 getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004291
4292 // Inform MachineModuleInfo of range.
4293 MMI->addInvoke(LandingPad, BeginLabel, EndLabel);
4294 }
4295}
4296
4297
Dan Gohman2048b852009-11-23 18:04:58 +00004298void SelectionDAGBuilder::visitCall(CallInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004299 const char *RenameFn = 0;
4300 if (Function *F = I.getCalledFunction()) {
4301 if (F->isDeclaration()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00004302 const TargetIntrinsicInfo *II = TLI.getTargetMachine().getIntrinsicInfo();
4303 if (II) {
4304 if (unsigned IID = II->getIntrinsicID(F)) {
4305 RenameFn = visitIntrinsicCall(I, IID);
4306 if (!RenameFn)
4307 return;
4308 }
4309 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004310 if (unsigned IID = F->getIntrinsicID()) {
4311 RenameFn = visitIntrinsicCall(I, IID);
4312 if (!RenameFn)
4313 return;
4314 }
4315 }
4316
4317 // Check for well-known libc/libm calls. If the function is internal, it
4318 // can't be a library call.
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004319 if (!F->hasLocalLinkage() && F->hasName()) {
4320 StringRef Name = F->getName();
4321 if (Name == "copysign" || Name == "copysignf") {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004322 if (I.getNumOperands() == 3 && // Basic sanity checks.
4323 I.getOperand(1)->getType()->isFloatingPoint() &&
4324 I.getType() == I.getOperand(1)->getType() &&
4325 I.getType() == I.getOperand(2)->getType()) {
4326 SDValue LHS = getValue(I.getOperand(1));
4327 SDValue RHS = getValue(I.getOperand(2));
Scott Michelfdc40a02009-02-17 22:15:04 +00004328 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004329 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004330 return;
4331 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004332 } else if (Name == "fabs" || Name == "fabsf" || Name == "fabsl") {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004333 if (I.getNumOperands() == 2 && // Basic sanity checks.
4334 I.getOperand(1)->getType()->isFloatingPoint() &&
4335 I.getType() == I.getOperand(1)->getType()) {
4336 SDValue Tmp = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00004337 setValue(&I, DAG.getNode(ISD::FABS, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004338 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004339 return;
4340 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004341 } else if (Name == "sin" || Name == "sinf" || Name == "sinl") {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004342 if (I.getNumOperands() == 2 && // Basic sanity checks.
4343 I.getOperand(1)->getType()->isFloatingPoint() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00004344 I.getType() == I.getOperand(1)->getType() &&
4345 I.onlyReadsMemory()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004346 SDValue Tmp = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00004347 setValue(&I, DAG.getNode(ISD::FSIN, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004348 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004349 return;
4350 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00004351 } else if (Name == "cos" || Name == "cosf" || Name == "cosl") {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004352 if (I.getNumOperands() == 2 && // Basic sanity checks.
4353 I.getOperand(1)->getType()->isFloatingPoint() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00004354 I.getType() == I.getOperand(1)->getType() &&
4355 I.onlyReadsMemory()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004356 SDValue Tmp = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00004357 setValue(&I, DAG.getNode(ISD::FCOS, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004358 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004359 return;
4360 }
Dale Johannesen52fb79b2009-09-25 17:23:22 +00004361 } else if (Name == "sqrt" || Name == "sqrtf" || Name == "sqrtl") {
4362 if (I.getNumOperands() == 2 && // Basic sanity checks.
4363 I.getOperand(1)->getType()->isFloatingPoint() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00004364 I.getType() == I.getOperand(1)->getType() &&
4365 I.onlyReadsMemory()) {
Dale Johannesen52fb79b2009-09-25 17:23:22 +00004366 SDValue Tmp = getValue(I.getOperand(1));
4367 setValue(&I, DAG.getNode(ISD::FSQRT, getCurDebugLoc(),
4368 Tmp.getValueType(), Tmp));
4369 return;
4370 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004371 }
4372 }
4373 } else if (isa<InlineAsm>(I.getOperand(0))) {
4374 visitInlineAsm(&I);
4375 return;
4376 }
4377
4378 SDValue Callee;
4379 if (!RenameFn)
4380 Callee = getValue(I.getOperand(0));
4381 else
Bill Wendling056292f2008-09-16 21:48:12 +00004382 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004383
Dan Gohman98ca4f22009-08-05 01:29:28 +00004384 // Check if we can potentially perform a tail call. More detailed
4385 // checking is be done within LowerCallTo, after more information
4386 // about the call is known.
4387 bool isTailCall = PerformTailCallOpt && I.isTailCall();
4388
4389 LowerCallTo(&I, Callee, isTailCall);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004390}
4391
4392
4393/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004394/// this value and returns the result as a ValueVT value. This uses
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004395/// Chain/Flag as the input and updates them for the output Chain/Flag.
4396/// If the Flag pointer is NULL, no flag is used.
Dale Johannesen66978ee2009-01-31 02:22:37 +00004397SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG, DebugLoc dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004398 SDValue &Chain,
4399 SDValue *Flag) const {
4400 // Assemble the legal parts into the final values.
4401 SmallVector<SDValue, 4> Values(ValueVTs.size());
4402 SmallVector<SDValue, 8> Parts;
4403 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
4404 // Copy the legal parts from the registers.
Owen Andersone50ed302009-08-10 22:56:29 +00004405 EVT ValueVT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00004406 unsigned NumRegs = TLI->getNumRegisters(*DAG.getContext(), ValueVT);
Owen Andersone50ed302009-08-10 22:56:29 +00004407 EVT RegisterVT = RegVTs[Value];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004408
4409 Parts.resize(NumRegs);
4410 for (unsigned i = 0; i != NumRegs; ++i) {
4411 SDValue P;
4412 if (Flag == 0)
Dale Johannesena04b7572009-02-03 23:04:43 +00004413 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004414 else {
Dale Johannesena04b7572009-02-03 23:04:43 +00004415 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004416 *Flag = P.getValue(2);
4417 }
4418 Chain = P.getValue(1);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004419
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004420 // If the source register was virtual and if we know something about it,
4421 // add an assert node.
4422 if (TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) &&
4423 RegisterVT.isInteger() && !RegisterVT.isVector()) {
4424 unsigned SlotNo = Regs[Part+i]-TargetRegisterInfo::FirstVirtualRegister;
4425 FunctionLoweringInfo &FLI = DAG.getFunctionLoweringInfo();
4426 if (FLI.LiveOutRegInfo.size() > SlotNo) {
4427 FunctionLoweringInfo::LiveOutInfo &LOI = FLI.LiveOutRegInfo[SlotNo];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004428
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004429 unsigned RegSize = RegisterVT.getSizeInBits();
4430 unsigned NumSignBits = LOI.NumSignBits;
4431 unsigned NumZeroBits = LOI.KnownZero.countLeadingOnes();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004432
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004433 // FIXME: We capture more information than the dag can represent. For
4434 // now, just use the tightest assertzext/assertsext possible.
4435 bool isSExt = true;
Owen Anderson825b72b2009-08-11 20:47:22 +00004436 EVT FromVT(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004437 if (NumSignBits == RegSize)
Owen Anderson825b72b2009-08-11 20:47:22 +00004438 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004439 else if (NumZeroBits >= RegSize-1)
Owen Anderson825b72b2009-08-11 20:47:22 +00004440 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004441 else if (NumSignBits > RegSize-8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004442 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
Dan Gohman07c26ee2009-03-31 01:38:29 +00004443 else if (NumZeroBits >= RegSize-8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004444 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004445 else if (NumSignBits > RegSize-16)
Owen Anderson825b72b2009-08-11 20:47:22 +00004446 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
Dan Gohman07c26ee2009-03-31 01:38:29 +00004447 else if (NumZeroBits >= RegSize-16)
Owen Anderson825b72b2009-08-11 20:47:22 +00004448 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004449 else if (NumSignBits > RegSize-32)
Owen Anderson825b72b2009-08-11 20:47:22 +00004450 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
Dan Gohman07c26ee2009-03-31 01:38:29 +00004451 else if (NumZeroBits >= RegSize-32)
Owen Anderson825b72b2009-08-11 20:47:22 +00004452 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004453
Owen Anderson825b72b2009-08-11 20:47:22 +00004454 if (FromVT != MVT::Other) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00004455 P = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004456 RegisterVT, P, DAG.getValueType(FromVT));
4457
4458 }
4459 }
4460 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004461
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004462 Parts[i] = P;
4463 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004464
Scott Michelfdc40a02009-02-17 22:15:04 +00004465 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
Dale Johannesen66978ee2009-01-31 02:22:37 +00004466 NumRegs, RegisterVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004467 Part += NumRegs;
4468 Parts.clear();
4469 }
4470
Dale Johannesen66978ee2009-01-31 02:22:37 +00004471 return DAG.getNode(ISD::MERGE_VALUES, dl,
Duncan Sandsaaffa052008-12-01 11:41:29 +00004472 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
4473 &Values[0], ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004474}
4475
4476/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004477/// specified value into the registers specified by this object. This uses
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004478/// Chain/Flag as the input and updates them for the output Chain/Flag.
4479/// If the Flag pointer is NULL, no flag is used.
Dale Johannesen66978ee2009-01-31 02:22:37 +00004480void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004481 SDValue &Chain, SDValue *Flag) const {
4482 // Get the list of the values's legal parts.
4483 unsigned NumRegs = Regs.size();
4484 SmallVector<SDValue, 8> Parts(NumRegs);
4485 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00004486 EVT ValueVT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00004487 unsigned NumParts = TLI->getNumRegisters(*DAG.getContext(), ValueVT);
Owen Andersone50ed302009-08-10 22:56:29 +00004488 EVT RegisterVT = RegVTs[Value];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004489
Dale Johannesen66978ee2009-01-31 02:22:37 +00004490 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004491 &Parts[Part], NumParts, RegisterVT);
4492 Part += NumParts;
4493 }
4494
4495 // Copy the parts into the registers.
4496 SmallVector<SDValue, 8> Chains(NumRegs);
4497 for (unsigned i = 0; i != NumRegs; ++i) {
4498 SDValue Part;
4499 if (Flag == 0)
Dale Johannesena04b7572009-02-03 23:04:43 +00004500 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004501 else {
Dale Johannesena04b7572009-02-03 23:04:43 +00004502 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004503 *Flag = Part.getValue(1);
4504 }
4505 Chains[i] = Part.getValue(0);
4506 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004507
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004508 if (NumRegs == 1 || Flag)
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004509 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004510 // flagged to it. That is the CopyToReg nodes and the user are considered
4511 // a single scheduling unit. If we create a TokenFactor and return it as
4512 // chain, then the TokenFactor is both a predecessor (operand) of the
4513 // user as well as a successor (the TF operands are flagged to the user).
4514 // c1, f1 = CopyToReg
4515 // c2, f2 = CopyToReg
4516 // c3 = TokenFactor c1, c2
4517 // ...
4518 // = op c3, ..., f2
4519 Chain = Chains[NumRegs-1];
4520 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004521 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004522}
4523
4524/// AddInlineAsmOperands - Add this value to the specified inlineasm node
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004525/// operand list. This adds the code marker and includes the number of
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004526/// values added into it.
Evan Cheng697cbbf2009-03-20 18:03:34 +00004527void RegsForValue::AddInlineAsmOperands(unsigned Code,
4528 bool HasMatching,unsigned MatchingIdx,
4529 SelectionDAG &DAG,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004530 std::vector<SDValue> &Ops) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004531 EVT IntPtrTy = DAG.getTargetLoweringInfo().getPointerTy();
Evan Cheng697cbbf2009-03-20 18:03:34 +00004532 assert(Regs.size() < (1 << 13) && "Too many inline asm outputs!");
4533 unsigned Flag = Code | (Regs.size() << 3);
4534 if (HasMatching)
4535 Flag |= 0x80000000 | (MatchingIdx << 16);
4536 Ops.push_back(DAG.getTargetConstant(Flag, IntPtrTy));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004537 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
Owen Anderson23b9b192009-08-12 00:36:31 +00004538 unsigned NumRegs = TLI->getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
Owen Andersone50ed302009-08-10 22:56:29 +00004539 EVT RegisterVT = RegVTs[Value];
Chris Lattner58f15c42008-10-17 16:21:11 +00004540 for (unsigned i = 0; i != NumRegs; ++i) {
4541 assert(Reg < Regs.size() && "Mismatch in # registers expected");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004542 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
Chris Lattner58f15c42008-10-17 16:21:11 +00004543 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004544 }
4545}
4546
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004547/// isAllocatableRegister - If the specified register is safe to allocate,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004548/// i.e. it isn't a stack pointer or some other special register, return the
4549/// register class for the register. Otherwise, return null.
4550static const TargetRegisterClass *
4551isAllocatableRegister(unsigned Reg, MachineFunction &MF,
4552 const TargetLowering &TLI,
4553 const TargetRegisterInfo *TRI) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004554 EVT FoundVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004555 const TargetRegisterClass *FoundRC = 0;
4556 for (TargetRegisterInfo::regclass_iterator RCI = TRI->regclass_begin(),
4557 E = TRI->regclass_end(); RCI != E; ++RCI) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004558 EVT ThisVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004559
4560 const TargetRegisterClass *RC = *RCI;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004561 // If none of the the value types for this register class are valid, we
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004562 // can't use it. For example, 64-bit reg classes on 32-bit targets.
4563 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
4564 I != E; ++I) {
4565 if (TLI.isTypeLegal(*I)) {
4566 // If we have already found this register in a different register class,
4567 // choose the one with the largest VT specified. For example, on
4568 // PowerPC, we favor f64 register classes over f32.
Owen Anderson825b72b2009-08-11 20:47:22 +00004569 if (FoundVT == MVT::Other || FoundVT.bitsLT(*I)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004570 ThisVT = *I;
4571 break;
4572 }
4573 }
4574 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004575
Owen Anderson825b72b2009-08-11 20:47:22 +00004576 if (ThisVT == MVT::Other) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004577
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004578 // NOTE: This isn't ideal. In particular, this might allocate the
4579 // frame pointer in functions that need it (due to them not being taken
4580 // out of allocation, because a variable sized allocation hasn't been seen
4581 // yet). This is a slight code pessimization, but should still work.
4582 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
4583 E = RC->allocation_order_end(MF); I != E; ++I)
4584 if (*I == Reg) {
4585 // We found a matching register class. Keep looking at others in case
4586 // we find one with larger registers that this physreg is also in.
4587 FoundRC = RC;
4588 FoundVT = ThisVT;
4589 break;
4590 }
4591 }
4592 return FoundRC;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004593}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004594
4595
4596namespace llvm {
4597/// AsmOperandInfo - This contains information for each constraint that we are
4598/// lowering.
Cedric Venetaff9c272009-02-14 16:06:42 +00004599class VISIBILITY_HIDDEN SDISelAsmOperandInfo :
Daniel Dunbarc0c3b9a2008-09-10 04:16:29 +00004600 public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00004601public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004602 /// CallOperand - If this is the result output operand or a clobber
4603 /// this is null, otherwise it is the incoming operand to the CallInst.
4604 /// This gets modified as the asm is processed.
4605 SDValue CallOperand;
4606
4607 /// AssignedRegs - If this is a register or register class operand, this
4608 /// contains the set of register corresponding to the operand.
4609 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004610
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004611 explicit SDISelAsmOperandInfo(const InlineAsm::ConstraintInfo &info)
4612 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
4613 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004614
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004615 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
4616 /// busy in OutputRegs/InputRegs.
4617 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004618 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004619 std::set<unsigned> &InputRegs,
4620 const TargetRegisterInfo &TRI) const {
4621 if (isOutReg) {
4622 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
4623 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
4624 }
4625 if (isInReg) {
4626 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
4627 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
4628 }
4629 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004630
Owen Andersone50ed302009-08-10 22:56:29 +00004631 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00004632 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00004633 /// MVT::Other.
Owen Anderson1d0be152009-08-13 21:58:54 +00004634 EVT getCallOperandValEVT(LLVMContext &Context,
4635 const TargetLowering &TLI,
Chris Lattner81249c92008-10-17 17:05:25 +00004636 const TargetData *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00004637 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004638
Chris Lattner81249c92008-10-17 17:05:25 +00004639 if (isa<BasicBlock>(CallOperandVal))
4640 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004641
Chris Lattner81249c92008-10-17 17:05:25 +00004642 const llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004643
Chris Lattner81249c92008-10-17 17:05:25 +00004644 // If this is an indirect operand, the operand is a pointer to the
4645 // accessed type.
4646 if (isIndirect)
4647 OpTy = cast<PointerType>(OpTy)->getElementType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004648
Chris Lattner81249c92008-10-17 17:05:25 +00004649 // If OpTy is not a single value, it may be a struct/union that we
4650 // can tile with integers.
4651 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
4652 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
4653 switch (BitSize) {
4654 default: break;
4655 case 1:
4656 case 8:
4657 case 16:
4658 case 32:
4659 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00004660 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00004661 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00004662 break;
4663 }
4664 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004665
Chris Lattner81249c92008-10-17 17:05:25 +00004666 return TLI.getValueType(OpTy, true);
4667 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004668
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004669private:
4670 /// MarkRegAndAliases - Mark the specified register and all aliases in the
4671 /// specified set.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004672 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004673 const TargetRegisterInfo &TRI) {
4674 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
4675 Regs.insert(Reg);
4676 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
4677 for (; *Aliases; ++Aliases)
4678 Regs.insert(*Aliases);
4679 }
4680};
4681} // end llvm namespace.
4682
4683
4684/// GetRegistersForValue - Assign registers (virtual or physical) for the
4685/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00004686/// register allocator to handle the assignment process. However, if the asm
4687/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004688/// allocation. This produces generally horrible, but correct, code.
4689///
4690/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004691/// Input and OutputRegs are the set of already allocated physical registers.
4692///
Dan Gohman2048b852009-11-23 18:04:58 +00004693void SelectionDAGBuilder::
Dale Johannesen8e3455b2008-09-24 23:13:09 +00004694GetRegistersForValue(SDISelAsmOperandInfo &OpInfo,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004695 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004696 std::set<unsigned> &InputRegs) {
Dan Gohman0d24bfb2009-08-15 02:06:22 +00004697 LLVMContext &Context = FuncInfo.Fn->getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00004698
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004699 // Compute whether this value requires an input register, an output register,
4700 // or both.
4701 bool isOutReg = false;
4702 bool isInReg = false;
4703 switch (OpInfo.Type) {
4704 case InlineAsm::isOutput:
4705 isOutReg = true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004706
4707 // If there is an input constraint that matches this, we need to reserve
Dale Johannesen8e3455b2008-09-24 23:13:09 +00004708 // the input register so no other inputs allocate to it.
Chris Lattner6bdcda32008-10-17 16:47:46 +00004709 isInReg = OpInfo.hasMatchingInput();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004710 break;
4711 case InlineAsm::isInput:
4712 isInReg = true;
4713 isOutReg = false;
4714 break;
4715 case InlineAsm::isClobber:
4716 isOutReg = true;
4717 isInReg = true;
4718 break;
4719 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004720
4721
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004722 MachineFunction &MF = DAG.getMachineFunction();
4723 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004724
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004725 // If this is a constraint for a single physreg, or a constraint for a
4726 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004727 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004728 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
4729 OpInfo.ConstraintVT);
4730
4731 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00004732 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00004733 // If this is a FP input in an integer register (or visa versa) insert a bit
4734 // cast of the input value. More generally, handle any case where the input
4735 // value disagrees with the register class we plan to stick this in.
4736 if (OpInfo.Type == InlineAsm::isInput &&
4737 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00004738 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00004739 // types are identical size, use a bitcast to convert (e.g. two differing
4740 // vector types).
Owen Andersone50ed302009-08-10 22:56:29 +00004741 EVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00004742 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00004743 OpInfo.CallOperand = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004744 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00004745 OpInfo.ConstraintVT = RegVT;
4746 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
4747 // If the input is a FP value and we want it in FP registers, do a
4748 // bitcast to the corresponding integer type. This turns an f64 value
4749 // into i64, which can be passed with two i32 values on a 32-bit
4750 // machine.
Owen Anderson23b9b192009-08-12 00:36:31 +00004751 RegVT = EVT::getIntegerVT(Context,
4752 OpInfo.ConstraintVT.getSizeInBits());
Dale Johannesen66978ee2009-01-31 02:22:37 +00004753 OpInfo.CallOperand = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004754 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00004755 OpInfo.ConstraintVT = RegVT;
4756 }
4757 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004758
Owen Anderson23b9b192009-08-12 00:36:31 +00004759 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00004760 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004761
Owen Andersone50ed302009-08-10 22:56:29 +00004762 EVT RegVT;
4763 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004764
4765 // If this is a constraint for a specific physical register, like {r17},
4766 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00004767 if (unsigned AssignedReg = PhysReg.first) {
4768 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00004769 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00004770 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004771
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004772 // Get the actual register value type. This is important, because the user
4773 // may have asked for (e.g.) the AX register in i32 type. We need to
4774 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00004775 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004776
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004777 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00004778 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004779
4780 // If this is an expanded reference, add the rest of the regs to Regs.
4781 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00004782 TargetRegisterClass::iterator I = RC->begin();
4783 for (; *I != AssignedReg; ++I)
4784 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004785
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004786 // Already added the first reg.
4787 --NumRegs; ++I;
4788 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00004789 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004790 Regs.push_back(*I);
4791 }
4792 }
4793 OpInfo.AssignedRegs = RegsForValue(TLI, Regs, RegVT, ValueVT);
4794 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
4795 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
4796 return;
4797 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004798
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004799 // Otherwise, if this was a reference to an LLVM register class, create vregs
4800 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00004801 if (const TargetRegisterClass *RC = PhysReg.second) {
4802 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00004803 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00004804 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004805
Evan Chengfb112882009-03-23 08:01:15 +00004806 // Create the appropriate number of virtual registers.
4807 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4808 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00004809 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004810
Evan Chengfb112882009-03-23 08:01:15 +00004811 OpInfo.AssignedRegs = RegsForValue(TLI, Regs, RegVT, ValueVT);
4812 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004813 }
Chris Lattnerfc9d1612009-03-24 15:22:11 +00004814
4815 // This is a reference to a register class that doesn't directly correspond
4816 // to an LLVM register class. Allocate NumRegs consecutive, available,
4817 // registers from the class.
4818 std::vector<unsigned> RegClassRegs
4819 = TLI.getRegClassForInlineAsmConstraint(OpInfo.ConstraintCode,
4820 OpInfo.ConstraintVT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004821
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004822 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
4823 unsigned NumAllocated = 0;
4824 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
4825 unsigned Reg = RegClassRegs[i];
4826 // See if this register is available.
4827 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
4828 (isInReg && InputRegs.count(Reg))) { // Already used.
4829 // Make sure we find consecutive registers.
4830 NumAllocated = 0;
4831 continue;
4832 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004833
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004834 // Check to see if this register is allocatable (i.e. don't give out the
4835 // stack pointer).
Chris Lattnerfc9d1612009-03-24 15:22:11 +00004836 const TargetRegisterClass *RC = isAllocatableRegister(Reg, MF, TLI, TRI);
4837 if (!RC) { // Couldn't allocate this register.
4838 // Reset NumAllocated to make sure we return consecutive registers.
4839 NumAllocated = 0;
4840 continue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004841 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004842
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004843 // Okay, this register is good, we can use it.
4844 ++NumAllocated;
4845
4846 // If we allocated enough consecutive registers, succeed.
4847 if (NumAllocated == NumRegs) {
4848 unsigned RegStart = (i-NumAllocated)+1;
4849 unsigned RegEnd = i+1;
4850 // Mark all of the allocated registers used.
4851 for (unsigned i = RegStart; i != RegEnd; ++i)
4852 Regs.push_back(RegClassRegs[i]);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004853
4854 OpInfo.AssignedRegs = RegsForValue(TLI, Regs, *RC->vt_begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004855 OpInfo.ConstraintVT);
4856 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
4857 return;
4858 }
4859 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004860
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004861 // Otherwise, we couldn't allocate enough registers for this.
4862}
4863
Evan Chengda43bcf2008-09-24 00:05:32 +00004864/// hasInlineAsmMemConstraint - Return true if the inline asm instruction being
4865/// processed uses a memory 'm' constraint.
4866static bool
4867hasInlineAsmMemConstraint(std::vector<InlineAsm::ConstraintInfo> &CInfos,
Dan Gohmane9530ec2009-01-15 16:58:17 +00004868 const TargetLowering &TLI) {
Evan Chengda43bcf2008-09-24 00:05:32 +00004869 for (unsigned i = 0, e = CInfos.size(); i != e; ++i) {
4870 InlineAsm::ConstraintInfo &CI = CInfos[i];
4871 for (unsigned j = 0, ee = CI.Codes.size(); j != ee; ++j) {
4872 TargetLowering::ConstraintType CType = TLI.getConstraintType(CI.Codes[j]);
4873 if (CType == TargetLowering::C_Memory)
4874 return true;
4875 }
Chris Lattner6c147292009-04-30 00:48:50 +00004876
4877 // Indirect operand accesses access memory.
4878 if (CI.isIndirect)
4879 return true;
Evan Chengda43bcf2008-09-24 00:05:32 +00004880 }
4881
4882 return false;
4883}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004884
4885/// visitInlineAsm - Handle a call to an InlineAsm object.
4886///
Dan Gohman2048b852009-11-23 18:04:58 +00004887void SelectionDAGBuilder::visitInlineAsm(CallSite CS) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004888 InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
4889
4890 /// ConstraintOperands - Information about all of the constraints.
4891 std::vector<SDISelAsmOperandInfo> ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004892
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004893 std::set<unsigned> OutputRegs, InputRegs;
4894
4895 // Do a prepass over the constraints, canonicalizing them, and building up the
4896 // ConstraintOperands list.
4897 std::vector<InlineAsm::ConstraintInfo>
4898 ConstraintInfos = IA->ParseConstraints();
4899
Evan Chengda43bcf2008-09-24 00:05:32 +00004900 bool hasMemory = hasInlineAsmMemConstraint(ConstraintInfos, TLI);
Chris Lattner6c147292009-04-30 00:48:50 +00004901
4902 SDValue Chain, Flag;
4903
4904 // We won't need to flush pending loads if this asm doesn't touch
4905 // memory and is nonvolatile.
4906 if (hasMemory || IA->hasSideEffects())
Dale Johannesen97d14fc2009-04-18 00:09:40 +00004907 Chain = getRoot();
Chris Lattner6c147292009-04-30 00:48:50 +00004908 else
4909 Chain = DAG.getRoot();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004910
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004911 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
4912 unsigned ResNo = 0; // ResNo - The result number of the next output.
4913 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
4914 ConstraintOperands.push_back(SDISelAsmOperandInfo(ConstraintInfos[i]));
4915 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004916
Owen Anderson825b72b2009-08-11 20:47:22 +00004917 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004918
4919 // Compute the value type for each operand.
4920 switch (OpInfo.Type) {
4921 case InlineAsm::isOutput:
4922 // Indirect outputs just consume an argument.
4923 if (OpInfo.isIndirect) {
4924 OpInfo.CallOperandVal = CS.getArgument(ArgNo++);
4925 break;
4926 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004927
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004928 // The return value of the call is this value. As such, there is no
4929 // corresponding argument.
Owen Anderson1d0be152009-08-13 21:58:54 +00004930 assert(CS.getType() != Type::getVoidTy(*DAG.getContext()) &&
4931 "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004932 if (const StructType *STy = dyn_cast<StructType>(CS.getType())) {
4933 OpVT = TLI.getValueType(STy->getElementType(ResNo));
4934 } else {
4935 assert(ResNo == 0 && "Asm only has one result!");
4936 OpVT = TLI.getValueType(CS.getType());
4937 }
4938 ++ResNo;
4939 break;
4940 case InlineAsm::isInput:
4941 OpInfo.CallOperandVal = CS.getArgument(ArgNo++);
4942 break;
4943 case InlineAsm::isClobber:
4944 // Nothing to do.
4945 break;
4946 }
4947
4948 // If this is an input or an indirect output, process the call argument.
4949 // BasicBlocks are labels, currently appearing only in asm's.
4950 if (OpInfo.CallOperandVal) {
Dale Johannesen5339c552009-07-20 23:27:39 +00004951 // Strip bitcasts, if any. This mostly comes up for functions.
Dale Johannesen76711242009-08-06 22:45:51 +00004952 OpInfo.CallOperandVal = OpInfo.CallOperandVal->stripPointerCasts();
4953
Chris Lattner81249c92008-10-17 17:05:25 +00004954 if (BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004955 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00004956 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004957 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004958 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004959
Owen Anderson1d0be152009-08-13 21:58:54 +00004960 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004961 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004962
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004963 OpInfo.ConstraintVT = OpVT;
Chris Lattner2a0b96c2008-10-18 18:49:30 +00004964 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004965
Chris Lattner2a0b96c2008-10-18 18:49:30 +00004966 // Second pass over the constraints: compute which constraint option to use
4967 // and assign registers to constraints that want a specific physreg.
4968 for (unsigned i = 0, e = ConstraintInfos.size(); i != e; ++i) {
4969 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004970
Chris Lattner2a0b96c2008-10-18 18:49:30 +00004971 // If this is an output operand with a matching input operand, look up the
Evan Cheng09dc9c02008-12-16 18:21:39 +00004972 // matching input. If their types mismatch, e.g. one is an integer, the
4973 // other is floating point, or their sizes are different, flag it as an
4974 // error.
Chris Lattner2a0b96c2008-10-18 18:49:30 +00004975 if (OpInfo.hasMatchingInput()) {
4976 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
4977 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Evan Cheng09dc9c02008-12-16 18:21:39 +00004978 if ((OpInfo.ConstraintVT.isInteger() !=
4979 Input.ConstraintVT.isInteger()) ||
4980 (OpInfo.ConstraintVT.getSizeInBits() !=
4981 Input.ConstraintVT.getSizeInBits())) {
Benjamin Kramerd5fe92e2009-08-03 13:33:33 +00004982 llvm_report_error("Unsupported asm: input constraint"
Torok Edwin7d696d82009-07-11 13:10:19 +00004983 " with a matching output constraint of incompatible"
4984 " type!");
Evan Cheng09dc9c02008-12-16 18:21:39 +00004985 }
4986 Input.ConstraintVT = OpInfo.ConstraintVT;
Chris Lattner2a0b96c2008-10-18 18:49:30 +00004987 }
4988 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004989
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004990 // Compute the constraint code and ConstraintType to use.
Evan Chengda43bcf2008-09-24 00:05:32 +00004991 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, hasMemory, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004992
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004993 // If this is a memory input, and if the operand is not indirect, do what we
4994 // need to to provide an address for the memory input.
4995 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
4996 !OpInfo.isIndirect) {
4997 assert(OpInfo.Type == InlineAsm::isInput &&
4998 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004999
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005000 // Memory operands really want the address of the value. If we don't have
5001 // an indirect input, put it in the constpool if we can, otherwise spill
5002 // it to a stack slot.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005003
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005004 // If the operand is a float, integer, or vector constant, spill to a
5005 // constant pool entry to get its address.
5006 Value *OpVal = OpInfo.CallOperandVal;
5007 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
5008 isa<ConstantVector>(OpVal)) {
5009 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
5010 TLI.getPointerTy());
5011 } else {
5012 // Otherwise, create a stack slot and emit a store to it before the
5013 // asm.
5014 const Type *Ty = OpVal->getType();
Duncan Sands777d2302009-05-09 07:06:46 +00005015 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005016 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
5017 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005018 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005019 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005020 Chain = DAG.getStore(Chain, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005021 OpInfo.CallOperand, StackSlot, NULL, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005022 OpInfo.CallOperand = StackSlot;
5023 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005024
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005025 // There is no longer a Value* corresponding to this operand.
5026 OpInfo.CallOperandVal = 0;
5027 // It is now an indirect operand.
5028 OpInfo.isIndirect = true;
5029 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005030
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005031 // If this constraint is for a specific register, allocate it before
5032 // anything else.
5033 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005034 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005035 }
5036 ConstraintInfos.clear();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005037
5038
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005039 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00005040 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005041 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5042 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005043
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005044 // C_Register operands have already been allocated, Other/Memory don't need
5045 // to be.
5046 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005047 GetRegistersForValue(OpInfo, OutputRegs, InputRegs);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005048 }
5049
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005050 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
5051 std::vector<SDValue> AsmNodeOperands;
5052 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
5053 AsmNodeOperands.push_back(
Owen Anderson825b72b2009-08-11 20:47:22 +00005054 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(), MVT::Other));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005055
5056
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005057 // Loop over all of the inputs, copying the operand values into the
5058 // appropriate registers and processing the output regs.
5059 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005060
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005061 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
5062 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005063
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005064 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5065 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
5066
5067 switch (OpInfo.Type) {
5068 case InlineAsm::isOutput: {
5069 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
5070 OpInfo.ConstraintType != TargetLowering::C_Register) {
5071 // Memory output, or 'other' output (e.g. 'X' constraint).
5072 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
5073
5074 // Add information to the INLINEASM node to know about this output.
Dale Johannesen86b49f82008-09-24 01:07:17 +00005075 unsigned ResOpType = 4/*MEM*/ | (1<<3);
5076 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005077 TLI.getPointerTy()));
5078 AsmNodeOperands.push_back(OpInfo.CallOperand);
5079 break;
5080 }
5081
5082 // Otherwise, this is a register or register class output.
5083
5084 // Copy the output from the appropriate register. Find a register that
5085 // we can use.
5086 if (OpInfo.AssignedRegs.Regs.empty()) {
Benjamin Kramerd5fe92e2009-08-03 13:33:33 +00005087 llvm_report_error("Couldn't allocate output reg for"
Torok Edwin7d696d82009-07-11 13:10:19 +00005088 " constraint '" + OpInfo.ConstraintCode + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005089 }
5090
5091 // If this is an indirect operand, store through the pointer after the
5092 // asm.
5093 if (OpInfo.isIndirect) {
5094 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
5095 OpInfo.CallOperandVal));
5096 } else {
5097 // This is the result value of the call.
Owen Anderson1d0be152009-08-13 21:58:54 +00005098 assert(CS.getType() != Type::getVoidTy(*DAG.getContext()) &&
5099 "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005100 // Concatenate this output onto the outputs list.
5101 RetValRegs.append(OpInfo.AssignedRegs);
5102 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005103
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005104 // Add information to the INLINEASM node to know that this register is
5105 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00005106 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
5107 6 /* EARLYCLOBBER REGDEF */ :
5108 2 /* REGDEF */ ,
Evan Chengfb112882009-03-23 08:01:15 +00005109 false,
5110 0,
Dale Johannesen913d3df2008-09-12 17:49:03 +00005111 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005112 break;
5113 }
5114 case InlineAsm::isInput: {
5115 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005116
Chris Lattner6bdcda32008-10-17 16:47:46 +00005117 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005118 // If this is required to match an output register we have already set,
5119 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00005120 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005121
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005122 // Scan until we find the definition we already emitted of this operand.
5123 // When we find it, create a RegsForValue operand.
5124 unsigned CurOp = 2; // The first operand.
5125 for (; OperandNo; --OperandNo) {
5126 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00005127 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005128 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Evan Cheng697cbbf2009-03-20 18:03:34 +00005129 assert(((OpFlag & 7) == 2 /*REGDEF*/ ||
5130 (OpFlag & 7) == 6 /*EARLYCLOBBER REGDEF*/ ||
5131 (OpFlag & 7) == 4 /*MEM*/) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005132 "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00005133 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005134 }
5135
Evan Cheng697cbbf2009-03-20 18:03:34 +00005136 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005137 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Evan Cheng697cbbf2009-03-20 18:03:34 +00005138 if ((OpFlag & 7) == 2 /*REGDEF*/
5139 || (OpFlag & 7) == 6 /* EARLYCLOBBER REGDEF */) {
5140 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Dan Gohman15480bd2009-06-15 22:32:41 +00005141 if (OpInfo.isIndirect) {
Benjamin Kramerd5fe92e2009-08-03 13:33:33 +00005142 llvm_report_error("Don't know how to handle tied indirect "
Torok Edwin7d696d82009-07-11 13:10:19 +00005143 "register inputs yet!");
Dan Gohman15480bd2009-06-15 22:32:41 +00005144 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005145 RegsForValue MatchedRegs;
5146 MatchedRegs.TLI = &TLI;
5147 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00005148 EVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
Evan Chengfb112882009-03-23 08:01:15 +00005149 MatchedRegs.RegVTs.push_back(RegVT);
5150 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00005151 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00005152 i != e; ++i)
5153 MatchedRegs.Regs.
5154 push_back(RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005155
5156 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00005157 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
5158 Chain, &Flag);
Evan Chengfb112882009-03-23 08:01:15 +00005159 MatchedRegs.AddInlineAsmOperands(1 /*REGUSE*/,
5160 true, OpInfo.getMatchedOperand(),
Evan Cheng697cbbf2009-03-20 18:03:34 +00005161 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005162 break;
5163 } else {
Evan Cheng697cbbf2009-03-20 18:03:34 +00005164 assert(((OpFlag & 7) == 4) && "Unknown matching constraint!");
5165 assert((InlineAsm::getNumOperandRegisters(OpFlag)) == 1 &&
5166 "Unexpected number of operands");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005167 // Add information to the INLINEASM node to know about this input.
Evan Chengfb112882009-03-23 08:01:15 +00005168 // See InlineAsm.h isUseOperandTiedToDef.
5169 OpFlag |= 0x80000000 | (OpInfo.getMatchedOperand() << 16);
Evan Cheng697cbbf2009-03-20 18:03:34 +00005170 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005171 TLI.getPointerTy()));
5172 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
5173 break;
5174 }
5175 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005176
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005177 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005178 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005179 "Don't know how to handle indirect other inputs yet!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005180
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005181 std::vector<SDValue> Ops;
5182 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode[0],
Evan Chengda43bcf2008-09-24 00:05:32 +00005183 hasMemory, Ops, DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005184 if (Ops.empty()) {
Benjamin Kramerd5fe92e2009-08-03 13:33:33 +00005185 llvm_report_error("Invalid operand for inline asm"
Torok Edwin7d696d82009-07-11 13:10:19 +00005186 " constraint '" + OpInfo.ConstraintCode + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005187 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005188
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005189 // Add information to the INLINEASM node to know about this input.
5190 unsigned ResOpType = 3 /*IMM*/ | (Ops.size() << 3);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005191 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005192 TLI.getPointerTy()));
5193 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
5194 break;
5195 } else if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
5196 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
5197 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
5198 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005199
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005200 // Add information to the INLINEASM node to know about this input.
Dale Johannesen86b49f82008-09-24 01:07:17 +00005201 unsigned ResOpType = 4/*MEM*/ | (1<<3);
5202 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005203 TLI.getPointerTy()));
5204 AsmNodeOperands.push_back(InOperandVal);
5205 break;
5206 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005207
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005208 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
5209 OpInfo.ConstraintType == TargetLowering::C_Register) &&
5210 "Unknown constraint type!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005211 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005212 "Don't know how to handle indirect register inputs yet!");
5213
5214 // Copy the input into the appropriate registers.
Evan Chengaa765b82008-09-25 00:14:04 +00005215 if (OpInfo.AssignedRegs.Regs.empty()) {
Benjamin Kramerd5fe92e2009-08-03 13:33:33 +00005216 llvm_report_error("Couldn't allocate input reg for"
Torok Edwin7d696d82009-07-11 13:10:19 +00005217 " constraint '"+ OpInfo.ConstraintCode +"'!");
Evan Chengaa765b82008-09-25 00:14:04 +00005218 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005219
Dale Johannesen66978ee2009-01-31 02:22:37 +00005220 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
5221 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005222
Evan Cheng697cbbf2009-03-20 18:03:34 +00005223 OpInfo.AssignedRegs.AddInlineAsmOperands(1/*REGUSE*/, false, 0,
Dale Johannesen86b49f82008-09-24 01:07:17 +00005224 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005225 break;
5226 }
5227 case InlineAsm::isClobber: {
5228 // Add the clobbered value to the operand list, so that the register
5229 // allocator is aware that the physreg got clobbered.
5230 if (!OpInfo.AssignedRegs.Regs.empty())
Dale Johannesen91aac102008-09-17 21:13:11 +00005231 OpInfo.AssignedRegs.AddInlineAsmOperands(6 /* EARLYCLOBBER REGDEF */,
Evan Cheng697cbbf2009-03-20 18:03:34 +00005232 false, 0, DAG,AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005233 break;
5234 }
5235 }
5236 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005237
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005238 // Finish up input operands.
5239 AsmNodeOperands[0] = Chain;
5240 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005241
Dale Johannesen66978ee2009-01-31 02:22:37 +00005242 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00005243 DAG.getVTList(MVT::Other, MVT::Flag),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005244 &AsmNodeOperands[0], AsmNodeOperands.size());
5245 Flag = Chain.getValue(1);
5246
5247 // If this asm returns a register value, copy the result from that register
5248 // and set it as the value of the call.
5249 if (!RetValRegs.Regs.empty()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005250 SDValue Val = RetValRegs.getCopyFromRegs(DAG, getCurDebugLoc(),
Dale Johannesen66978ee2009-01-31 02:22:37 +00005251 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005252
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005253 // FIXME: Why don't we do this for inline asms with MRVs?
5254 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00005255 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005256
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005257 // If any of the results of the inline asm is a vector, it may have the
5258 // wrong width/num elts. This can happen for register classes that can
5259 // contain multiple different value types. The preg or vreg allocated may
5260 // not have the same VT as was expected. Convert it to the right type
5261 // with bit_convert.
5262 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005263 Val = DAG.getNode(ISD::BIT_CONVERT, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005264 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005265
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005266 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005267 ResultType.isInteger() && Val.getValueType().isInteger()) {
5268 // If a result value was tied to an input value, the computed result may
5269 // have a wider width than the expected result. Extract the relevant
5270 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00005271 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00005272 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005273
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005274 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00005275 }
Dan Gohman95915732008-10-18 01:03:45 +00005276
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005277 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00005278 // Don't need to use this as a chain in this case.
5279 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
5280 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005281 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005282
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005283 std::vector<std::pair<SDValue, Value*> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005284
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005285 // Process indirect outputs, first output all of the flagged copies out of
5286 // physregs.
5287 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
5288 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
5289 Value *Ptr = IndirectStoresToEmit[i].second;
Dale Johannesen66978ee2009-01-31 02:22:37 +00005290 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, getCurDebugLoc(),
5291 Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005292 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
Chris Lattner6c147292009-04-30 00:48:50 +00005293
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005294 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005295
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005296 // Emit the non-flagged stores from the physregs.
5297 SmallVector<SDValue, 8> OutChains;
5298 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i)
Dale Johannesen66978ee2009-01-31 02:22:37 +00005299 OutChains.push_back(DAG.getStore(Chain, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005300 StoresToEmit[i].first,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005301 getValue(StoresToEmit[i].second),
5302 StoresToEmit[i].second, 0));
5303 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00005304 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005305 &OutChains[0], OutChains.size());
5306 DAG.setRoot(Chain);
5307}
5308
Dan Gohman2048b852009-11-23 18:04:58 +00005309void SelectionDAGBuilder::visitVAStart(CallInst &I) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005310 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00005311 MVT::Other, getRoot(),
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005312 getValue(I.getOperand(1)),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005313 DAG.getSrcValue(I.getOperand(1))));
5314}
5315
Dan Gohman2048b852009-11-23 18:04:58 +00005316void SelectionDAGBuilder::visitVAArg(VAArgInst &I) {
Dale Johannesena04b7572009-02-03 23:04:43 +00005317 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
5318 getRoot(), getValue(I.getOperand(0)),
5319 DAG.getSrcValue(I.getOperand(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005320 setValue(&I, V);
5321 DAG.setRoot(V.getValue(1));
5322}
5323
Dan Gohman2048b852009-11-23 18:04:58 +00005324void SelectionDAGBuilder::visitVAEnd(CallInst &I) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005325 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00005326 MVT::Other, getRoot(),
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005327 getValue(I.getOperand(1)),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005328 DAG.getSrcValue(I.getOperand(1))));
5329}
5330
Dan Gohman2048b852009-11-23 18:04:58 +00005331void SelectionDAGBuilder::visitVACopy(CallInst &I) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00005332 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00005333 MVT::Other, getRoot(),
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005334 getValue(I.getOperand(1)),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005335 getValue(I.getOperand(2)),
5336 DAG.getSrcValue(I.getOperand(1)),
5337 DAG.getSrcValue(I.getOperand(2))));
5338}
5339
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005340/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00005341/// implementation, which just calls LowerCall.
5342/// FIXME: When all targets are
5343/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005344std::pair<SDValue, SDValue>
5345TargetLowering::LowerCallTo(SDValue Chain, const Type *RetTy,
5346 bool RetSExt, bool RetZExt, bool isVarArg,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00005347 bool isInreg, unsigned NumFixedArgs,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00005348 CallingConv::ID CallConv, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00005349 bool isReturnValueUsed,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005350 SDValue Callee,
Dale Johannesen7d2ad622009-01-30 23:10:59 +00005351 ArgListTy &Args, SelectionDAG &DAG, DebugLoc dl) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00005352
Dan Gohman1937e2f2008-09-16 01:42:28 +00005353 assert((!isTailCall || PerformTailCallOpt) &&
5354 "isTailCall set when tail-call optimizations are disabled!");
5355
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005356 // Handle all of the outgoing arguments.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005357 SmallVector<ISD::OutputArg, 32> Outs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005358 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00005359 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005360 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
5361 for (unsigned Value = 0, NumValues = ValueVTs.size();
5362 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00005363 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00005364 const Type *ArgTy = VT.getTypeForEVT(RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005365 SDValue Op = SDValue(Args[i].Node.getNode(),
5366 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005367 ISD::ArgFlagsTy Flags;
5368 unsigned OriginalAlignment =
5369 getTargetData()->getABITypeAlignment(ArgTy);
5370
5371 if (Args[i].isZExt)
5372 Flags.setZExt();
5373 if (Args[i].isSExt)
5374 Flags.setSExt();
5375 if (Args[i].isInReg)
5376 Flags.setInReg();
5377 if (Args[i].isSRet)
5378 Flags.setSRet();
5379 if (Args[i].isByVal) {
5380 Flags.setByVal();
5381 const PointerType *Ty = cast<PointerType>(Args[i].Ty);
5382 const Type *ElementTy = Ty->getElementType();
5383 unsigned FrameAlign = getByValTypeAlignment(ElementTy);
Duncan Sands777d2302009-05-09 07:06:46 +00005384 unsigned FrameSize = getTargetData()->getTypeAllocSize(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005385 // For ByVal, alignment should come from FE. BE will guess if this
5386 // info is not there but there are cases it cannot get right.
5387 if (Args[i].Alignment)
5388 FrameAlign = Args[i].Alignment;
5389 Flags.setByValAlign(FrameAlign);
5390 Flags.setByValSize(FrameSize);
5391 }
5392 if (Args[i].isNest)
5393 Flags.setNest();
5394 Flags.setOrigAlign(OriginalAlignment);
5395
Owen Anderson23b9b192009-08-12 00:36:31 +00005396 EVT PartVT = getRegisterType(RetTy->getContext(), VT);
5397 unsigned NumParts = getNumRegisters(RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005398 SmallVector<SDValue, 4> Parts(NumParts);
5399 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
5400
5401 if (Args[i].isSExt)
5402 ExtendKind = ISD::SIGN_EXTEND;
5403 else if (Args[i].isZExt)
5404 ExtendKind = ISD::ZERO_EXTEND;
5405
Dale Johannesen66978ee2009-01-31 02:22:37 +00005406 getCopyToParts(DAG, dl, Op, &Parts[0], NumParts, PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005407
Dan Gohman98ca4f22009-08-05 01:29:28 +00005408 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005409 // if it isn't first piece, alignment must be 1
Dan Gohman98ca4f22009-08-05 01:29:28 +00005410 ISD::OutputArg MyFlags(Flags, Parts[j], i < NumFixedArgs);
5411 if (NumParts > 1 && j == 0)
5412 MyFlags.Flags.setSplit();
5413 else if (j != 0)
5414 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005415
Dan Gohman98ca4f22009-08-05 01:29:28 +00005416 Outs.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005417 }
5418 }
5419 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005420
Dan Gohman98ca4f22009-08-05 01:29:28 +00005421 // Handle the incoming return values from the call.
5422 SmallVector<ISD::InputArg, 32> Ins;
Owen Andersone50ed302009-08-10 22:56:29 +00005423 SmallVector<EVT, 4> RetTys;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005424 ComputeValueVTs(*this, RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005425 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00005426 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00005427 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
5428 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005429 for (unsigned i = 0; i != NumRegs; ++i) {
5430 ISD::InputArg MyFlags;
5431 MyFlags.VT = RegisterVT;
5432 MyFlags.Used = isReturnValueUsed;
5433 if (RetSExt)
5434 MyFlags.Flags.setSExt();
5435 if (RetZExt)
5436 MyFlags.Flags.setZExt();
5437 if (isInreg)
5438 MyFlags.Flags.setInReg();
5439 Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005440 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005441 }
5442
Dan Gohman98ca4f22009-08-05 01:29:28 +00005443 // Check if target-dependent constraints permit a tail call here.
5444 // Target-independent constraints should be checked by the caller.
5445 if (isTailCall &&
5446 !IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg, Ins, DAG))
5447 isTailCall = false;
5448
5449 SmallVector<SDValue, 4> InVals;
5450 Chain = LowerCall(Chain, Callee, CallConv, isVarArg, isTailCall,
5451 Outs, Ins, dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00005452
5453 // Verify that the target's LowerCall behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00005454 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00005455 "LowerCall didn't return a valid chain!");
5456 assert((!isTailCall || InVals.empty()) &&
5457 "LowerCall emitted a return value for a tail call!");
5458 assert((isTailCall || InVals.size() == Ins.size()) &&
5459 "LowerCall didn't emit the correct number of values!");
5460 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
5461 assert(InVals[i].getNode() &&
5462 "LowerCall emitted a null value!");
5463 assert(Ins[i].VT == InVals[i].getValueType() &&
5464 "LowerCall emitted a value with the wrong type!");
5465 });
Dan Gohman98ca4f22009-08-05 01:29:28 +00005466
5467 // For a tail call, the return value is merely live-out and there aren't
5468 // any nodes in the DAG representing it. Return a special value to
5469 // indicate that a tail call has been emitted and no more Instructions
5470 // should be processed in the current block.
5471 if (isTailCall) {
5472 DAG.setRoot(Chain);
5473 return std::make_pair(SDValue(), SDValue());
5474 }
5475
5476 // Collect the legal value parts into potentially illegal values
5477 // that correspond to the original function's return values.
5478 ISD::NodeType AssertOp = ISD::DELETED_NODE;
5479 if (RetSExt)
5480 AssertOp = ISD::AssertSext;
5481 else if (RetZExt)
5482 AssertOp = ISD::AssertZext;
5483 SmallVector<SDValue, 4> ReturnValues;
5484 unsigned CurReg = 0;
5485 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00005486 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00005487 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
5488 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005489
5490 SDValue ReturnValue =
5491 getCopyFromParts(DAG, dl, &InVals[CurReg], NumRegs, RegisterVT, VT,
5492 AssertOp);
5493 ReturnValues.push_back(ReturnValue);
5494 CurReg += NumRegs;
5495 }
5496
5497 // For a function returning void, there is no return value. We can't create
5498 // such a node, so we just return a null return value in that case. In
5499 // that case, nothing will actualy look at the value.
5500 if (ReturnValues.empty())
5501 return std::make_pair(SDValue(), Chain);
5502
5503 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
5504 DAG.getVTList(&RetTys[0], RetTys.size()),
5505 &ReturnValues[0], ReturnValues.size());
5506
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005507 return std::make_pair(Res, Chain);
5508}
5509
Duncan Sands9fbc7e22009-01-21 09:00:29 +00005510void TargetLowering::LowerOperationWrapper(SDNode *N,
5511 SmallVectorImpl<SDValue> &Results,
5512 SelectionDAG &DAG) {
5513 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00005514 if (Res.getNode())
5515 Results.push_back(Res);
5516}
5517
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005518SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005519 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005520 return SDValue();
5521}
5522
5523
Dan Gohman2048b852009-11-23 18:04:58 +00005524void SelectionDAGBuilder::CopyValueToVirtualRegister(Value *V, unsigned Reg) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005525 SDValue Op = getValue(V);
5526 assert((Op.getOpcode() != ISD::CopyFromReg ||
5527 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
5528 "Copy from a reg to the same reg!");
5529 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
5530
Owen Anderson23b9b192009-08-12 00:36:31 +00005531 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005532 SDValue Chain = DAG.getEntryNode();
Dale Johannesen66978ee2009-01-31 02:22:37 +00005533 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005534 PendingExports.push_back(Chain);
5535}
5536
5537#include "llvm/CodeGen/SelectionDAGISel.h"
5538
Dan Gohman8c2b5252009-10-30 01:27:03 +00005539void SelectionDAGISel::LowerArguments(BasicBlock *LLVMBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005540 // If this is the entry block, emit arguments.
5541 Function &F = *LLVMBB->getParent();
Dan Gohman2048b852009-11-23 18:04:58 +00005542 SelectionDAG &DAG = SDB->DAG;
Dan Gohman98ca4f22009-08-05 01:29:28 +00005543 SDValue OldRoot = DAG.getRoot();
Dan Gohman2048b852009-11-23 18:04:58 +00005544 DebugLoc dl = SDB->getCurDebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +00005545 const TargetData *TD = TLI.getTargetData();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005546 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005547
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00005548 // Check whether the function can return without sret-demotion.
5549 SmallVector<EVT, 4> OutVTs;
5550 SmallVector<ISD::ArgFlagsTy, 4> OutsFlags;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005551 getReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
5552 OutVTs, OutsFlags, TLI);
5553 FunctionLoweringInfo &FLI = DAG.getFunctionLoweringInfo();
5554
5555 FLI.CanLowerReturn = TLI.CanLowerReturn(F.getCallingConv(), F.isVarArg(),
5556 OutVTs, OutsFlags, DAG);
5557 if (!FLI.CanLowerReturn) {
5558 // Put in an sret pointer parameter before all the other parameters.
5559 SmallVector<EVT, 1> ValueVTs;
5560 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
5561
5562 // NOTE: Assuming that a pointer will never break down to more than one VT
5563 // or one register.
5564 ISD::ArgFlagsTy Flags;
5565 Flags.setSRet();
5566 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), ValueVTs[0]);
5567 ISD::InputArg RetArg(Flags, RegisterVT, true);
5568 Ins.push_back(RetArg);
5569 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00005570
Dan Gohman98ca4f22009-08-05 01:29:28 +00005571 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005572 unsigned Idx = 1;
5573 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end();
5574 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00005575 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00005576 ComputeValueVTs(TLI, I->getType(), ValueVTs);
5577 bool isArgValueUsed = !I->use_empty();
5578 for (unsigned Value = 0, NumValues = ValueVTs.size();
5579 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00005580 EVT VT = ValueVTs[Value];
Owen Anderson1d0be152009-08-13 21:58:54 +00005581 const Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00005582 ISD::ArgFlagsTy Flags;
5583 unsigned OriginalAlignment =
5584 TD->getABITypeAlignment(ArgTy);
5585
5586 if (F.paramHasAttr(Idx, Attribute::ZExt))
5587 Flags.setZExt();
5588 if (F.paramHasAttr(Idx, Attribute::SExt))
5589 Flags.setSExt();
5590 if (F.paramHasAttr(Idx, Attribute::InReg))
5591 Flags.setInReg();
5592 if (F.paramHasAttr(Idx, Attribute::StructRet))
5593 Flags.setSRet();
5594 if (F.paramHasAttr(Idx, Attribute::ByVal)) {
5595 Flags.setByVal();
5596 const PointerType *Ty = cast<PointerType>(I->getType());
5597 const Type *ElementTy = Ty->getElementType();
5598 unsigned FrameAlign = TLI.getByValTypeAlignment(ElementTy);
5599 unsigned FrameSize = TD->getTypeAllocSize(ElementTy);
5600 // For ByVal, alignment should be passed from FE. BE will guess if
5601 // this info is not there but there are cases it cannot get right.
5602 if (F.getParamAlignment(Idx))
5603 FrameAlign = F.getParamAlignment(Idx);
5604 Flags.setByValAlign(FrameAlign);
5605 Flags.setByValSize(FrameSize);
5606 }
5607 if (F.paramHasAttr(Idx, Attribute::Nest))
5608 Flags.setNest();
5609 Flags.setOrigAlign(OriginalAlignment);
5610
Owen Anderson23b9b192009-08-12 00:36:31 +00005611 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
5612 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005613 for (unsigned i = 0; i != NumRegs; ++i) {
5614 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed);
5615 if (NumRegs > 1 && i == 0)
5616 MyFlags.Flags.setSplit();
5617 // if it isn't first piece, alignment must be 1
5618 else if (i > 0)
5619 MyFlags.Flags.setOrigAlign(1);
5620 Ins.push_back(MyFlags);
5621 }
5622 }
5623 }
5624
5625 // Call the target to set up the argument values.
5626 SmallVector<SDValue, 8> InVals;
5627 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
5628 F.isVarArg(), Ins,
5629 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00005630
5631 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00005632 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00005633 "LowerFormalArguments didn't return a valid chain!");
5634 assert(InVals.size() == Ins.size() &&
5635 "LowerFormalArguments didn't emit the correct number of values!");
5636 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
5637 assert(InVals[i].getNode() &&
5638 "LowerFormalArguments emitted a null value!");
5639 assert(Ins[i].VT == InVals[i].getValueType() &&
5640 "LowerFormalArguments emitted a value with the wrong type!");
5641 });
5642
5643 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005644 DAG.setRoot(NewRoot);
5645
5646 // Set up the argument values.
5647 unsigned i = 0;
5648 Idx = 1;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005649 if (!FLI.CanLowerReturn) {
5650 // Create a virtual register for the sret pointer, and put in a copy
5651 // from the sret argument into it.
5652 SmallVector<EVT, 1> ValueVTs;
5653 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
5654 EVT VT = ValueVTs[0];
5655 EVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
5656 ISD::NodeType AssertOp = ISD::DELETED_NODE;
5657 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1, RegVT,
5658 VT, AssertOp);
5659
Dan Gohman2048b852009-11-23 18:04:58 +00005660 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005661 MachineRegisterInfo& RegInfo = MF.getRegInfo();
5662 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
5663 FLI.DemoteRegister = SRetReg;
Dan Gohman2048b852009-11-23 18:04:58 +00005664 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(), SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005665 DAG.setRoot(NewRoot);
5666
5667 // i indexes lowered arguments. Bump it past the hidden sret argument.
5668 // Idx indexes LLVM arguments. Don't touch it.
5669 ++i;
5670 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00005671 for (Function::arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
5672 ++I, ++Idx) {
5673 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00005674 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00005675 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005676 unsigned NumValues = ValueVTs.size();
Dan Gohman98ca4f22009-08-05 01:29:28 +00005677 for (unsigned Value = 0; Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00005678 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00005679 EVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
5680 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00005681
5682 if (!I->use_empty()) {
5683 ISD::NodeType AssertOp = ISD::DELETED_NODE;
5684 if (F.paramHasAttr(Idx, Attribute::SExt))
5685 AssertOp = ISD::AssertSext;
5686 else if (F.paramHasAttr(Idx, Attribute::ZExt))
5687 AssertOp = ISD::AssertZext;
5688
5689 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i], NumParts,
5690 PartVT, VT, AssertOp));
5691 }
5692 i += NumParts;
5693 }
5694 if (!I->use_empty()) {
Dan Gohman2048b852009-11-23 18:04:58 +00005695 SDB->setValue(I, DAG.getMergeValues(&ArgValues[0], NumValues,
5696 SDB->getCurDebugLoc()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005697 // If this argument is live outside of the entry block, insert a copy from
5698 // whereever we got it to the vreg that other BB's will reference it as.
Dan Gohman2048b852009-11-23 18:04:58 +00005699 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005700 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005701 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00005702 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005703
5704 // Finally, if the target has anything special to do, allow it to do so.
5705 // FIXME: this should insert code into the DAG!
Dan Gohman2048b852009-11-23 18:04:58 +00005706 EmitFunctionEntryCode(F, SDB->DAG.getMachineFunction());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005707}
5708
5709/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
5710/// ensure constants are generated when needed. Remember the virtual registers
5711/// that need to be added to the Machine PHI nodes as input. We cannot just
5712/// directly add them, because expansion might result in multiple MBB's for one
5713/// BB. As such, the start of the BB might correspond to a different MBB than
5714/// the end.
5715///
5716void
5717SelectionDAGISel::HandlePHINodesInSuccessorBlocks(BasicBlock *LLVMBB) {
5718 TerminatorInst *TI = LLVMBB->getTerminator();
5719
5720 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
5721
5722 // Check successor nodes' PHI nodes that expect a constant to be available
5723 // from this block.
5724 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
5725 BasicBlock *SuccBB = TI->getSuccessor(succ);
5726 if (!isa<PHINode>(SuccBB->begin())) continue;
5727 MachineBasicBlock *SuccMBB = FuncInfo->MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005728
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005729 // If this terminator has multiple identical successors (common for
5730 // switches), only handle each succ once.
5731 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005732
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005733 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
5734 PHINode *PN;
5735
5736 // At this point we know that there is a 1-1 correspondence between LLVM PHI
5737 // nodes and Machine PHI nodes, but the incoming operands have not been
5738 // emitted yet.
5739 for (BasicBlock::iterator I = SuccBB->begin();
5740 (PN = dyn_cast<PHINode>(I)); ++I) {
5741 // Ignore dead phi's.
5742 if (PN->use_empty()) continue;
5743
5744 unsigned Reg;
5745 Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
5746
5747 if (Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohman2048b852009-11-23 18:04:58 +00005748 unsigned &RegOut = SDB->ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005749 if (RegOut == 0) {
5750 RegOut = FuncInfo->CreateRegForValue(C);
Dan Gohman2048b852009-11-23 18:04:58 +00005751 SDB->CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005752 }
5753 Reg = RegOut;
5754 } else {
5755 Reg = FuncInfo->ValueMap[PHIOp];
5756 if (Reg == 0) {
5757 assert(isa<AllocaInst>(PHIOp) &&
5758 FuncInfo->StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
5759 "Didn't codegen value into a register!??");
5760 Reg = FuncInfo->CreateRegForValue(PHIOp);
Dan Gohman2048b852009-11-23 18:04:58 +00005761 SDB->CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005762 }
5763 }
5764
5765 // Remember that this register needs to added to the machine PHI node as
5766 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00005767 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005768 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
5769 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00005770 EVT VT = ValueVTs[vti];
Owen Anderson23b9b192009-08-12 00:36:31 +00005771 unsigned NumRegisters = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005772 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohman2048b852009-11-23 18:04:58 +00005773 SDB->PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005774 Reg += NumRegisters;
5775 }
5776 }
5777 }
Dan Gohman2048b852009-11-23 18:04:58 +00005778 SDB->ConstantsOut.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005779}
5780
Dan Gohman3df24e62008-09-03 23:12:08 +00005781/// This is the Fast-ISel version of HandlePHINodesInSuccessorBlocks. It only
5782/// supports legal types, and it emits MachineInstrs directly instead of
5783/// creating SelectionDAG nodes.
5784///
5785bool
5786SelectionDAGISel::HandlePHINodesInSuccessorBlocksFast(BasicBlock *LLVMBB,
5787 FastISel *F) {
5788 TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005789
Dan Gohman3df24e62008-09-03 23:12:08 +00005790 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
Dan Gohman2048b852009-11-23 18:04:58 +00005791 unsigned OrigNumPHINodesToUpdate = SDB->PHINodesToUpdate.size();
Dan Gohman3df24e62008-09-03 23:12:08 +00005792
5793 // Check successor nodes' PHI nodes that expect a constant to be available
5794 // from this block.
5795 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
5796 BasicBlock *SuccBB = TI->getSuccessor(succ);
5797 if (!isa<PHINode>(SuccBB->begin())) continue;
5798 MachineBasicBlock *SuccMBB = FuncInfo->MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005799
Dan Gohman3df24e62008-09-03 23:12:08 +00005800 // If this terminator has multiple identical successors (common for
5801 // switches), only handle each succ once.
5802 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005803
Dan Gohman3df24e62008-09-03 23:12:08 +00005804 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
5805 PHINode *PN;
5806
5807 // At this point we know that there is a 1-1 correspondence between LLVM PHI
5808 // nodes and Machine PHI nodes, but the incoming operands have not been
5809 // emitted yet.
5810 for (BasicBlock::iterator I = SuccBB->begin();
5811 (PN = dyn_cast<PHINode>(I)); ++I) {
5812 // Ignore dead phi's.
5813 if (PN->use_empty()) continue;
5814
5815 // Only handle legal types. Two interesting things to note here. First,
5816 // by bailing out early, we may leave behind some dead instructions,
5817 // since SelectionDAG's HandlePHINodesInSuccessorBlocks will insert its
5818 // own moves. Second, this check is necessary becuase FastISel doesn't
5819 // use CreateRegForValue to create registers, so it always creates
5820 // exactly one register for each non-void instruction.
Owen Andersone50ed302009-08-10 22:56:29 +00005821 EVT VT = TLI.getValueType(PN->getType(), /*AllowUnknown=*/true);
Owen Anderson825b72b2009-08-11 20:47:22 +00005822 if (VT == MVT::Other || !TLI.isTypeLegal(VT)) {
5823 // Promote MVT::i1.
5824 if (VT == MVT::i1)
Owen Anderson23b9b192009-08-12 00:36:31 +00005825 VT = TLI.getTypeToTransformTo(*CurDAG->getContext(), VT);
Dan Gohman74321ab2008-09-10 21:01:31 +00005826 else {
Dan Gohman2048b852009-11-23 18:04:58 +00005827 SDB->PHINodesToUpdate.resize(OrigNumPHINodesToUpdate);
Dan Gohman74321ab2008-09-10 21:01:31 +00005828 return false;
5829 }
Dan Gohman3df24e62008-09-03 23:12:08 +00005830 }
5831
5832 Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
5833
5834 unsigned Reg = F->getRegForValue(PHIOp);
5835 if (Reg == 0) {
Dan Gohman2048b852009-11-23 18:04:58 +00005836 SDB->PHINodesToUpdate.resize(OrigNumPHINodesToUpdate);
Dan Gohman3df24e62008-09-03 23:12:08 +00005837 return false;
5838 }
Dan Gohman2048b852009-11-23 18:04:58 +00005839 SDB->PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg));
Dan Gohman3df24e62008-09-03 23:12:08 +00005840 }
5841 }
5842
5843 return true;
5844}