blob: 86ec9f2f17a698122ce556b6832024181c49e41a [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
18#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000019#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000020#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000021#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000022#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000023#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000024#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000025#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000026#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000027#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000028#include "llvm/LLVMContext.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000029#include "llvm/ADT/BitVector.h"
Evan Cheng30b37b52006-03-13 23:18:16 +000030#include "llvm/ADT/VectorExtras.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000031#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000032#include "llvm/CodeGen/MachineFunction.h"
33#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chengef6ffb12006-01-31 03:14:29 +000037#include "llvm/Support/MathExtras.h"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000038#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000039#include "llvm/Support/ErrorHandling.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000040#include "llvm/Target/TargetOptions.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000041#include "llvm/ADT/SmallSet.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000042#include "llvm/ADT/StringExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000043#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000044#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000045using namespace llvm;
46
Mon P Wang3c81d352008-11-23 04:37:22 +000047static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000048DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000049
Dan Gohman2f67df72009-09-03 17:18:51 +000050// Disable16Bit - 16-bit operations typically have a larger encoding than
51// corresponding 32-bit instructions, and 16-bit code is slow on some
52// processors. This is an experimental flag to disable 16-bit operations
53// (which forces them to be Legalized to 32-bit operations).
54static cl::opt<bool>
55Disable16Bit("disable-16bit", cl::Hidden,
56 cl::desc("Disable use of 16-bit instructions"));
57
Evan Cheng10e86422008-04-25 19:11:04 +000058// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000059static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000060 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000061
Chris Lattnerf0144122009-07-28 03:13:23 +000062static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
63 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
64 default: llvm_unreachable("unknown subtarget type");
65 case X86Subtarget::isDarwin:
Chris Lattner8c6ed052009-09-16 01:46:41 +000066 if (TM.getSubtarget<X86Subtarget>().is64Bit())
67 return new X8664_MachoTargetObjectFile();
Chris Lattner228252f2009-09-18 20:22:52 +000068 return new X8632_MachoTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +000069 case X86Subtarget::isELF:
70 return new TargetLoweringObjectFileELF();
71 case X86Subtarget::isMingw:
72 case X86Subtarget::isCygwin:
73 case X86Subtarget::isWindows:
74 return new TargetLoweringObjectFileCOFF();
75 }
Eric Christopherfd179292009-08-27 18:07:15 +000076
Chris Lattnerf0144122009-07-28 03:13:23 +000077}
78
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000079X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000080 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000081 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000082 X86ScalarSSEf64 = Subtarget->hasSSE2();
83 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000084 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000085
Anton Korobeynikov2365f512007-07-14 14:06:15 +000086 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000087 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000088
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000089 // Set up the TargetLowering object.
90
91 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +000092 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000093 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +000094 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000095 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000096
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000097 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000098 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000099 setUseUnderscoreSetJmp(false);
100 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000101 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000102 // MS runtime is weird: it exports _setjmp, but longjmp!
103 setUseUnderscoreSetJmp(true);
104 setUseUnderscoreLongJmp(false);
105 } else {
106 setUseUnderscoreSetJmp(true);
107 setUseUnderscoreLongJmp(true);
108 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000109
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000110 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000111 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman2f67df72009-09-03 17:18:51 +0000112 if (!Disable16Bit)
113 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000115 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000116 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000117
Owen Anderson825b72b2009-08-11 20:47:22 +0000118 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000119
Scott Michelfdc40a02009-02-17 22:15:04 +0000120 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000121 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000122 if (!Disable16Bit)
123 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000124 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000125 if (!Disable16Bit)
126 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
128 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000129
130 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000131 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
132 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
133 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
134 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
135 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
136 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000137
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000138 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
139 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
141 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
142 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000143
Evan Cheng25ab6902006-09-08 06:48:29 +0000144 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
146 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000147 } else if (!UseSoftFloat) {
148 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000149 // We have an impenetrably clever algorithm for ui64->double only.
Owen Anderson825b72b2009-08-11 20:47:22 +0000150 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000151 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000152 // We have an algorithm for SSE2, and we turn this into a 64-bit
153 // FILD for other targets.
Owen Anderson825b72b2009-08-11 20:47:22 +0000154 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000155 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000156
157 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
158 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000159 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
160 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000161
Devang Patel6a784892009-06-05 18:48:29 +0000162 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000163 // SSE has no i16 to fp conversion, only i32
164 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000166 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000168 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000169 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
170 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000171 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000172 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000173 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
174 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000175 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000176
Dale Johannesen73328d12007-09-19 23:55:34 +0000177 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
178 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000179 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
180 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000181
Evan Cheng02568ff2006-01-30 22:13:22 +0000182 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
183 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000184 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
185 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000186
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000187 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000188 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000189 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000191 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000192 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
193 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000194 }
195
196 // Handle FP_TO_UINT by promoting the destination to a larger signed
197 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000198 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
199 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
200 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000201
Evan Cheng25ab6902006-09-08 06:48:29 +0000202 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000203 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
204 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000205 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000206 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000207 // Expand FP_TO_UINT into a select.
208 // FIXME: We would like to use a Custom expander here eventually to do
209 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000210 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000211 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000212 // With SSE3 we can use fisttpll to convert to a signed i64; without
213 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000215 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000216
Chris Lattner399610a2006-12-05 18:22:22 +0000217 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000218 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000219 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
220 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Chris Lattnerf3597a12006-12-05 18:45:06 +0000221 }
Chris Lattner21f66852005-12-23 05:15:23 +0000222
Dan Gohmanb00ee212008-02-18 19:34:53 +0000223 // Scalar integer divide and remainder are lowered to use operations that
224 // produce two results, to match the available instructions. This exposes
225 // the two-result form to trivial CSE, which is able to combine x/y and x%y
226 // into a single instruction.
227 //
228 // Scalar integer multiply-high is also lowered to use two-result
229 // operations, to match the available instructions. However, plain multiply
230 // (low) operations are left as Legal, as there are single-result
231 // instructions for this in x86. Using the two-result multiply instructions
232 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
234 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
235 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
236 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
237 setOperationAction(ISD::SREM , MVT::i8 , Expand);
238 setOperationAction(ISD::UREM , MVT::i8 , Expand);
239 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
240 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
241 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
242 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
243 setOperationAction(ISD::SREM , MVT::i16 , Expand);
244 setOperationAction(ISD::UREM , MVT::i16 , Expand);
245 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
246 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
247 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
248 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
249 setOperationAction(ISD::SREM , MVT::i32 , Expand);
250 setOperationAction(ISD::UREM , MVT::i32 , Expand);
251 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
252 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
253 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
254 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
255 setOperationAction(ISD::SREM , MVT::i64 , Expand);
256 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000257
Owen Anderson825b72b2009-08-11 20:47:22 +0000258 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
259 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
260 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
261 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000262 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
264 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
265 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
266 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
267 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
268 setOperationAction(ISD::FREM , MVT::f32 , Expand);
269 setOperationAction(ISD::FREM , MVT::f64 , Expand);
270 setOperationAction(ISD::FREM , MVT::f80 , Expand);
271 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000272
Owen Anderson825b72b2009-08-11 20:47:22 +0000273 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
274 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
275 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
276 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000277 if (Disable16Bit) {
278 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
279 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
280 } else {
281 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
282 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
283 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
285 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
286 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000287 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
289 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
290 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000291 }
292
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
294 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000295
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000296 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000297 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000298 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000299 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000300 if (Disable16Bit)
301 setOperationAction(ISD::SELECT , MVT::i16 , Expand);
302 else
303 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
305 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
306 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
307 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
308 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000309 if (Disable16Bit)
310 setOperationAction(ISD::SETCC , MVT::i16 , Expand);
311 else
312 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
314 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
315 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
316 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000317 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
319 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000320 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000321 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000322
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000323 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
325 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
326 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
327 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000328 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
330 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000331 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000332 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000333 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
334 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
335 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
336 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000337 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000338 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000339 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
341 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
342 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000343 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
345 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
346 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000347 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000348
Evan Chengd2cde682008-03-10 19:38:10 +0000349 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000350 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000351
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000352 if (!Subtarget->hasSSE2())
Owen Anderson825b72b2009-08-11 20:47:22 +0000353 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000354
Mon P Wang63307c32008-05-05 19:05:59 +0000355 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000356 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
357 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
358 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
359 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000360
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
362 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
363 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
364 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000365
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000366 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
368 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
369 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
370 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
371 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
372 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
373 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000374 }
375
Devang Patel24f20e02009-08-22 17:12:53 +0000376 // Use the default ISD::DBG_STOPPOINT.
Owen Anderson825b72b2009-08-11 20:47:22 +0000377 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Evan Cheng3c992d22006-03-07 02:02:57 +0000378 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000379 if (!Subtarget->isTargetDarwin() &&
380 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000381 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
383 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000384 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000385
Owen Anderson825b72b2009-08-11 20:47:22 +0000386 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
387 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
388 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
389 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000390 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000391 setExceptionPointerRegister(X86::RAX);
392 setExceptionSelectorRegister(X86::RDX);
393 } else {
394 setExceptionPointerRegister(X86::EAX);
395 setExceptionSelectorRegister(X86::EDX);
396 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000397 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
398 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000399
Owen Anderson825b72b2009-08-11 20:47:22 +0000400 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000401
Owen Anderson825b72b2009-08-11 20:47:22 +0000402 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000403
Nate Begemanacc398c2006-01-25 18:21:52 +0000404 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setOperationAction(ISD::VASTART , MVT::Other, Custom);
406 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000407 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 setOperationAction(ISD::VAARG , MVT::Other, Custom);
409 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000410 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000411 setOperationAction(ISD::VAARG , MVT::Other, Expand);
412 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000413 }
Evan Chengae642192007-03-02 23:16:35 +0000414
Owen Anderson825b72b2009-08-11 20:47:22 +0000415 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
416 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000417 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000418 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000419 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000420 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000421 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000422 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000423
Evan Chengc7ce29b2009-02-13 22:36:38 +0000424 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000425 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000426 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000427 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
428 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000429
Evan Cheng223547a2006-01-31 22:28:30 +0000430 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000431 setOperationAction(ISD::FABS , MVT::f64, Custom);
432 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000433
434 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000435 setOperationAction(ISD::FNEG , MVT::f64, Custom);
436 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000437
Evan Cheng68c47cb2007-01-05 07:55:56 +0000438 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000439 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
440 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000441
Evan Chengd25e9e82006-02-02 00:28:23 +0000442 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000443 setOperationAction(ISD::FSIN , MVT::f64, Expand);
444 setOperationAction(ISD::FCOS , MVT::f64, Expand);
445 setOperationAction(ISD::FSIN , MVT::f32, Expand);
446 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000447
Chris Lattnera54aa942006-01-29 06:26:08 +0000448 // Expand FP immediates into loads from the stack, except for the special
449 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000450 addLegalFPImmediate(APFloat(+0.0)); // xorpd
451 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000452 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000453 // Use SSE for f32, x87 for f64.
454 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000455 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
456 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000457
458 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000459 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000460
461 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000462 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000463
Owen Anderson825b72b2009-08-11 20:47:22 +0000464 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000465
466 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
468 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000469
470 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000471 setOperationAction(ISD::FSIN , MVT::f32, Expand);
472 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000473
Nate Begemane1795842008-02-14 08:57:00 +0000474 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000475 addLegalFPImmediate(APFloat(+0.0f)); // xorps
476 addLegalFPImmediate(APFloat(+0.0)); // FLD0
477 addLegalFPImmediate(APFloat(+1.0)); // FLD1
478 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
479 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
480
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000481 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000482 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
483 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000484 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000485 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000486 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000487 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000488 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
489 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000490
Owen Anderson825b72b2009-08-11 20:47:22 +0000491 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
492 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
493 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
494 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000495
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000496 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000497 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
498 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000499 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000500 addLegalFPImmediate(APFloat(+0.0)); // FLD0
501 addLegalFPImmediate(APFloat(+1.0)); // FLD1
502 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
503 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000504 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
505 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
506 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
507 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000508 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000509
Dale Johannesen59a58732007-08-05 18:49:15 +0000510 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000511 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000512 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
513 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
514 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000515 {
516 bool ignored;
517 APFloat TmpFlt(+0.0);
518 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
519 &ignored);
520 addLegalFPImmediate(TmpFlt); // FLD0
521 TmpFlt.changeSign();
522 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
523 APFloat TmpFlt2(+1.0);
524 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
525 &ignored);
526 addLegalFPImmediate(TmpFlt2); // FLD1
527 TmpFlt2.changeSign();
528 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
529 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000530
Evan Chengc7ce29b2009-02-13 22:36:38 +0000531 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000532 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
533 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000534 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000535 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000536
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000537 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000538 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
539 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
540 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000541
Owen Anderson825b72b2009-08-11 20:47:22 +0000542 setOperationAction(ISD::FLOG, MVT::f80, Expand);
543 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
544 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
545 setOperationAction(ISD::FEXP, MVT::f80, Expand);
546 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000547
Mon P Wangf007a8b2008-11-06 05:31:54 +0000548 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000549 // (for widening) or expand (for scalarization). Then we will selectively
550 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000551 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
552 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
553 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
568 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
569 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
599 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
600 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000601 }
602
Evan Chengc7ce29b2009-02-13 22:36:38 +0000603 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
604 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000605 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000606 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
607 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
608 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
609 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
610 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000611
Owen Anderson825b72b2009-08-11 20:47:22 +0000612 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
613 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
614 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
615 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000616
Owen Anderson825b72b2009-08-11 20:47:22 +0000617 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
618 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
619 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
620 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000621
Owen Anderson825b72b2009-08-11 20:47:22 +0000622 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
623 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000624
Owen Anderson825b72b2009-08-11 20:47:22 +0000625 setOperationAction(ISD::AND, MVT::v8i8, Promote);
626 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
627 setOperationAction(ISD::AND, MVT::v4i16, Promote);
628 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
629 setOperationAction(ISD::AND, MVT::v2i32, Promote);
630 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
631 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000632
Owen Anderson825b72b2009-08-11 20:47:22 +0000633 setOperationAction(ISD::OR, MVT::v8i8, Promote);
634 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
635 setOperationAction(ISD::OR, MVT::v4i16, Promote);
636 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
637 setOperationAction(ISD::OR, MVT::v2i32, Promote);
638 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
639 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000640
Owen Anderson825b72b2009-08-11 20:47:22 +0000641 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
642 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
643 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
644 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
645 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
646 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
647 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000648
Owen Anderson825b72b2009-08-11 20:47:22 +0000649 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
650 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
651 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
652 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
653 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
654 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
655 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
656 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
657 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000658
Owen Anderson825b72b2009-08-11 20:47:22 +0000659 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
660 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
661 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
662 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
663 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000664
Owen Anderson825b72b2009-08-11 20:47:22 +0000665 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
666 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
667 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
668 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000669
Owen Anderson825b72b2009-08-11 20:47:22 +0000670 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
671 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
672 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
673 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000674
Owen Anderson825b72b2009-08-11 20:47:22 +0000675 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000676
Owen Anderson825b72b2009-08-11 20:47:22 +0000677 setTruncStoreAction(MVT::v8i16, MVT::v8i8, Expand);
678 setOperationAction(ISD::TRUNCATE, MVT::v8i8, Expand);
679 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
680 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
681 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
682 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
683 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
684 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
685 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000686 }
687
Evan Cheng92722532009-03-26 23:06:32 +0000688 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000689 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000690
Owen Anderson825b72b2009-08-11 20:47:22 +0000691 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
692 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
693 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
694 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
695 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
696 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
697 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
698 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
699 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
700 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
701 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
702 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000703 }
704
Evan Cheng92722532009-03-26 23:06:32 +0000705 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000706 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000707
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000708 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
709 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000710 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
711 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
712 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
713 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000714
Owen Anderson825b72b2009-08-11 20:47:22 +0000715 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
716 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
717 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
718 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
719 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
720 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
721 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
722 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
723 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
724 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
725 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
726 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
727 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
728 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
729 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
730 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000731
Owen Anderson825b72b2009-08-11 20:47:22 +0000732 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
733 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
734 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
735 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000736
Owen Anderson825b72b2009-08-11 20:47:22 +0000737 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
738 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
739 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
740 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
741 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000742
Evan Cheng2c3ae372006-04-12 21:21:57 +0000743 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000744 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
745 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000746 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000747 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000748 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000749 // Do not attempt to custom lower non-128-bit vectors
750 if (!VT.is128BitVector())
751 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000752 setOperationAction(ISD::BUILD_VECTOR,
753 VT.getSimpleVT().SimpleTy, Custom);
754 setOperationAction(ISD::VECTOR_SHUFFLE,
755 VT.getSimpleVT().SimpleTy, Custom);
756 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
757 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000758 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000759
Owen Anderson825b72b2009-08-11 20:47:22 +0000760 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
761 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
762 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
763 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
764 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
765 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000766
Nate Begemancdd1eec2008-02-12 22:51:28 +0000767 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000768 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
769 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000770 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000771
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000772 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000773 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
774 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000775 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000776
777 // Do not attempt to promote non-128-bit vectors
778 if (!VT.is128BitVector()) {
779 continue;
780 }
Owen Andersond6662ad2009-08-10 20:46:15 +0000781 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000782 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000783 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000784 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000785 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000786 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000787 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000788 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000789 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000790 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000791 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000792
Owen Anderson825b72b2009-08-11 20:47:22 +0000793 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000794
Evan Cheng2c3ae372006-04-12 21:21:57 +0000795 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000796 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
797 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
798 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
799 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000800
Owen Anderson825b72b2009-08-11 20:47:22 +0000801 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
802 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000803 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000804 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
805 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000806 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000807 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000808
Nate Begeman14d12ca2008-02-11 04:19:36 +0000809 if (Subtarget->hasSSE41()) {
810 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000811 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000812
813 // i8 and i16 vectors are custom , because the source register and source
814 // source memory operand types are not the same width. f32 vectors are
815 // custom since the immediate controlling the insert encodes additional
816 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000817 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
818 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
819 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
820 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000821
Owen Anderson825b72b2009-08-11 20:47:22 +0000822 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
823 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
824 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
825 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000826
827 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000828 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
829 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000830 }
831 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000832
Nate Begeman30a0de92008-07-17 16:51:19 +0000833 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000834 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000835 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000836
David Greene9b9838d2009-06-29 16:47:10 +0000837 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000838 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
839 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
840 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
841 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000842
Owen Anderson825b72b2009-08-11 20:47:22 +0000843 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
844 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
845 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
846 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
847 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
848 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
849 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
850 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
851 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
852 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
853 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
854 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
855 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
856 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
857 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000858
859 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000860 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
861 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
862 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
863 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
864 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
865 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
866 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
867 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
868 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
869 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
870 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
871 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
872 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
873 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000874
Owen Anderson825b72b2009-08-11 20:47:22 +0000875 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
876 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
877 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
878 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000879
Owen Anderson825b72b2009-08-11 20:47:22 +0000880 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
881 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
882 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
883 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
884 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000885
Owen Anderson825b72b2009-08-11 20:47:22 +0000886 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
887 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
888 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
889 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
890 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
891 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000892
893#if 0
894 // Not sure we want to do this since there are no 256-bit integer
895 // operations in AVX
896
897 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
898 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000899 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
900 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000901
902 // Do not attempt to custom lower non-power-of-2 vectors
903 if (!isPowerOf2_32(VT.getVectorNumElements()))
904 continue;
905
906 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
907 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
908 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
909 }
910
911 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000912 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
913 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000914 }
David Greene9b9838d2009-06-29 16:47:10 +0000915#endif
916
917#if 0
918 // Not sure we want to do this since there are no 256-bit integer
919 // operations in AVX
920
921 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
922 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000923 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
924 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000925
926 if (!VT.is256BitVector()) {
927 continue;
928 }
929 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000930 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000931 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000932 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000933 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000934 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000935 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000936 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000937 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000938 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000939 }
940
Owen Anderson825b72b2009-08-11 20:47:22 +0000941 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000942#endif
943 }
944
Evan Cheng6be2c582006-04-05 23:38:46 +0000945 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000946 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000947
Bill Wendling74c37652008-12-09 22:08:41 +0000948 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000949 setOperationAction(ISD::SADDO, MVT::i32, Custom);
950 setOperationAction(ISD::SADDO, MVT::i64, Custom);
951 setOperationAction(ISD::UADDO, MVT::i32, Custom);
952 setOperationAction(ISD::UADDO, MVT::i64, Custom);
953 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
954 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
955 setOperationAction(ISD::USUBO, MVT::i32, Custom);
956 setOperationAction(ISD::USUBO, MVT::i64, Custom);
957 setOperationAction(ISD::SMULO, MVT::i32, Custom);
958 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000959
Evan Chengd54f2d52009-03-31 19:38:51 +0000960 if (!Subtarget->is64Bit()) {
961 // These libcalls are not available in 32-bit.
962 setLibcallName(RTLIB::SHL_I128, 0);
963 setLibcallName(RTLIB::SRL_I128, 0);
964 setLibcallName(RTLIB::SRA_I128, 0);
965 }
966
Evan Cheng206ee9d2006-07-07 08:33:52 +0000967 // We have target-specific dag combine patterns for the following nodes:
968 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chengd880b972008-05-09 21:53:03 +0000969 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000970 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000971 setTargetDAGCombine(ISD::SHL);
972 setTargetDAGCombine(ISD::SRA);
973 setTargetDAGCombine(ISD::SRL);
Chris Lattner149a4e52008-02-22 02:09:43 +0000974 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +0000975 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000976 if (Subtarget->is64Bit())
977 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +0000978
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000979 computeRegisterProperties();
980
Evan Cheng87ed7162006-02-14 08:25:08 +0000981 // FIXME: These should be based on subtarget info. Plus, the values should
982 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +0000983 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
984 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
985 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +0000986 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000987 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000988}
989
Scott Michel5b8f82e2008-03-10 15:42:14 +0000990
Owen Anderson825b72b2009-08-11 20:47:22 +0000991MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
992 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000993}
994
995
Evan Cheng29286502008-01-23 23:17:41 +0000996/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
997/// the desired ByVal argument alignment.
998static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
999 if (MaxAlign == 16)
1000 return;
1001 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1002 if (VTy->getBitWidth() == 128)
1003 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001004 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1005 unsigned EltAlign = 0;
1006 getMaxByValAlign(ATy->getElementType(), EltAlign);
1007 if (EltAlign > MaxAlign)
1008 MaxAlign = EltAlign;
1009 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1010 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1011 unsigned EltAlign = 0;
1012 getMaxByValAlign(STy->getElementType(i), EltAlign);
1013 if (EltAlign > MaxAlign)
1014 MaxAlign = EltAlign;
1015 if (MaxAlign == 16)
1016 break;
1017 }
1018 }
1019 return;
1020}
1021
1022/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1023/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001024/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1025/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001026unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001027 if (Subtarget->is64Bit()) {
1028 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001029 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001030 if (TyAlign > 8)
1031 return TyAlign;
1032 return 8;
1033 }
1034
Evan Cheng29286502008-01-23 23:17:41 +00001035 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001036 if (Subtarget->hasSSE1())
1037 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001038 return Align;
1039}
Chris Lattner2b02a442007-02-25 08:29:00 +00001040
Evan Chengf0df0312008-05-15 08:39:06 +00001041/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +00001042/// and store operations as a result of memset, memcpy, and memmove
Owen Anderson825b72b2009-08-11 20:47:22 +00001043/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +00001044/// determining it.
Owen Andersone50ed302009-08-10 22:56:29 +00001045EVT
Evan Chengf0df0312008-05-15 08:39:06 +00001046X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Devang Patel578efa92009-06-05 21:57:13 +00001047 bool isSrcConst, bool isSrcStr,
1048 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001049 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1050 // linux. This is because the stack realignment code can't handle certain
1051 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001052 const Function *F = DAG.getMachineFunction().getFunction();
1053 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
1054 if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001055 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001056 return MVT::v4i32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001057 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001058 return MVT::v4f32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001059 }
Evan Chengf0df0312008-05-15 08:39:06 +00001060 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001061 return MVT::i64;
1062 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001063}
1064
Evan Chengcc415862007-11-09 01:32:10 +00001065/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1066/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001067SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Evan Chengcc415862007-11-09 01:32:10 +00001068 SelectionDAG &DAG) const {
1069 if (usesGlobalOffsetTable())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001070 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Chris Lattnere4df7562009-07-09 03:15:51 +00001071 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001072 // This doesn't have DebugLoc associated with it, but is not really the
1073 // same as a Register.
1074 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1075 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001076 return Table;
1077}
1078
Bill Wendlingb4202b82009-07-01 18:50:55 +00001079/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001080unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001081 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001082}
1083
Chris Lattner2b02a442007-02-25 08:29:00 +00001084//===----------------------------------------------------------------------===//
1085// Return Value Calling Convention Implementation
1086//===----------------------------------------------------------------------===//
1087
Chris Lattner59ed56b2007-02-28 04:55:35 +00001088#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001089
Dan Gohman98ca4f22009-08-05 01:29:28 +00001090SDValue
1091X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001092 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001093 const SmallVectorImpl<ISD::OutputArg> &Outs,
1094 DebugLoc dl, SelectionDAG &DAG) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001095
Chris Lattner9774c912007-02-27 05:28:59 +00001096 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001097 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1098 RVLocs, *DAG.getContext());
1099 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001100
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001101 // If this is the first return lowered for this function, add the regs to the
1102 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001103 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattner9774c912007-02-27 05:28:59 +00001104 for (unsigned i = 0; i != RVLocs.size(); ++i)
1105 if (RVLocs[i].isRegLoc())
Chris Lattner84bc5422007-12-31 04:13:23 +00001106 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001107 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001108
Dan Gohman475871a2008-07-27 21:46:04 +00001109 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001110
Dan Gohman475871a2008-07-27 21:46:04 +00001111 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001112 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1113 // Operand #1 = Bytes To Pop
Dan Gohman2f67df72009-09-03 17:18:51 +00001114 RetOps.push_back(DAG.getTargetConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001115
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001116 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001117 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1118 CCValAssign &VA = RVLocs[i];
1119 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00001120 SDValue ValToCopy = Outs[i].Val;
Scott Michelfdc40a02009-02-17 22:15:04 +00001121
Chris Lattner447ff682008-03-11 03:23:40 +00001122 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1123 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001124 if (VA.getLocReg() == X86::ST0 ||
1125 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001126 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1127 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001128 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001129 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001130 RetOps.push_back(ValToCopy);
1131 // Don't emit a copytoreg.
1132 continue;
1133 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001134
Evan Cheng242b38b2009-02-23 09:03:22 +00001135 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1136 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001137 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001138 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001139 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001140 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001141 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001142 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001143 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001144 }
1145
Dale Johannesendd64c412009-02-04 00:33:20 +00001146 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001147 Flag = Chain.getValue(1);
1148 }
Dan Gohman61a92132008-04-21 23:59:07 +00001149
1150 // The x86-64 ABI for returning structs by value requires that we copy
1151 // the sret argument into %rax for the return. We saved the argument into
1152 // a virtual register in the entry block, so now we copy the value out
1153 // and into %rax.
1154 if (Subtarget->is64Bit() &&
1155 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1156 MachineFunction &MF = DAG.getMachineFunction();
1157 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1158 unsigned Reg = FuncInfo->getSRetReturnReg();
1159 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001160 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001161 FuncInfo->setSRetReturnReg(Reg);
1162 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001163 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001164
Dale Johannesendd64c412009-02-04 00:33:20 +00001165 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001166 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001167
1168 // RAX now acts like a return value.
1169 MF.getRegInfo().addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001170 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001171
Chris Lattner447ff682008-03-11 03:23:40 +00001172 RetOps[0] = Chain; // Update chain.
1173
1174 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001175 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001176 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001177
1178 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001179 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001180}
1181
Dan Gohman98ca4f22009-08-05 01:29:28 +00001182/// LowerCallResult - Lower the result values of a call into the
1183/// appropriate copies out of appropriate physical registers.
1184///
1185SDValue
1186X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001187 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001188 const SmallVectorImpl<ISD::InputArg> &Ins,
1189 DebugLoc dl, SelectionDAG &DAG,
1190 SmallVectorImpl<SDValue> &InVals) {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001191
Chris Lattnere32bbf62007-02-28 07:09:55 +00001192 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001193 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001194 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001195 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001196 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001197 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001198
Chris Lattner3085e152007-02-25 08:59:22 +00001199 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001200 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001201 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001202 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001203
Torok Edwin3f142c32009-02-01 18:15:56 +00001204 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001205 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001206 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Torok Edwin804e0fe2009-07-08 19:04:27 +00001207 llvm_report_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001208 }
1209
Chris Lattner8e6da152008-03-10 21:08:41 +00001210 // If this is a call to a function that returns an fp value on the floating
1211 // point stack, but where we prefer to use the value in xmm registers, copy
1212 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001213 if ((VA.getLocReg() == X86::ST0 ||
1214 VA.getLocReg() == X86::ST1) &&
1215 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001216 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001217 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001218
Evan Cheng79fb3b42009-02-20 20:43:02 +00001219 SDValue Val;
1220 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001221 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1222 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1223 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001224 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001225 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001226 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1227 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001228 } else {
1229 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001230 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001231 Val = Chain.getValue(0);
1232 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001233 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1234 } else {
1235 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1236 CopyVT, InFlag).getValue(1);
1237 Val = Chain.getValue(0);
1238 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001239 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001240
Dan Gohman37eed792009-02-04 17:28:58 +00001241 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001242 // Round the F80 the right size, which also moves to the appropriate xmm
1243 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001244 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001245 // This truncation won't change the value.
1246 DAG.getIntPtrConstant(1));
1247 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001248
Dan Gohman98ca4f22009-08-05 01:29:28 +00001249 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001250 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001251
Dan Gohman98ca4f22009-08-05 01:29:28 +00001252 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001253}
1254
1255
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001256//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001257// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001258//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001259// StdCall calling convention seems to be standard for many Windows' API
1260// routines and around. It differs from C calling convention just a little:
1261// callee should clean up the stack, not caller. Symbols should be also
1262// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001263// For info on fast calling convention see Fast Calling Convention (tail call)
1264// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001265
Dan Gohman98ca4f22009-08-05 01:29:28 +00001266/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001267/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001268static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1269 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001270 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001271
Dan Gohman98ca4f22009-08-05 01:29:28 +00001272 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001273}
1274
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001275/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001276/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001277static bool
1278ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1279 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001280 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001281
Dan Gohman98ca4f22009-08-05 01:29:28 +00001282 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001283}
1284
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001285/// IsCalleePop - Determines whether the callee is required to pop its
1286/// own arguments. Callee pop is necessary to support tail calls.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001287bool X86TargetLowering::IsCalleePop(bool IsVarArg, CallingConv::ID CallingConv){
Gordon Henriksen86737662008-01-05 16:56:59 +00001288 if (IsVarArg)
1289 return false;
1290
Dan Gohman095cc292008-09-13 01:54:27 +00001291 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001292 default:
1293 return false;
1294 case CallingConv::X86_StdCall:
1295 return !Subtarget->is64Bit();
1296 case CallingConv::X86_FastCall:
1297 return !Subtarget->is64Bit();
1298 case CallingConv::Fast:
1299 return PerformTailCallOpt;
1300 }
1301}
1302
Dan Gohman095cc292008-09-13 01:54:27 +00001303/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1304/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001305CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001306 if (Subtarget->is64Bit()) {
Anton Korobeynikov1a979d92008-03-22 20:57:27 +00001307 if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001308 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001309 else
1310 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001311 }
1312
Gordon Henriksen86737662008-01-05 16:56:59 +00001313 if (CC == CallingConv::X86_FastCall)
1314 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001315 else if (CC == CallingConv::Fast)
1316 return CC_X86_32_FastCC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001317 else
1318 return CC_X86_32_C;
1319}
1320
Dan Gohman98ca4f22009-08-05 01:29:28 +00001321/// NameDecorationForCallConv - Selects the appropriate decoration to
1322/// apply to a MachineFunction containing a given calling convention.
Gordon Henriksen86737662008-01-05 16:56:59 +00001323NameDecorationStyle
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001324X86TargetLowering::NameDecorationForCallConv(CallingConv::ID CallConv) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001325 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001326 return FastCall;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001327 else if (CallConv == CallingConv::X86_StdCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001328 return StdCall;
1329 return None;
1330}
1331
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001332
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001333/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1334/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001335/// the specific parameter attribute. The copy will be passed as a byval
1336/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001337static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001338CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001339 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1340 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001341 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001342 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001343 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001344}
1345
Dan Gohman98ca4f22009-08-05 01:29:28 +00001346SDValue
1347X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001348 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001349 const SmallVectorImpl<ISD::InputArg> &Ins,
1350 DebugLoc dl, SelectionDAG &DAG,
1351 const CCValAssign &VA,
1352 MachineFrameInfo *MFI,
1353 unsigned i) {
1354
Rafael Espindola7effac52007-09-14 15:48:13 +00001355 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001356 ISD::ArgFlagsTy Flags = Ins[i].Flags;
1357 bool AlwaysUseMutable = (CallConv==CallingConv::Fast) && PerformTailCallOpt;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001358 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001359 EVT ValVT;
1360
1361 // If value is passed by pointer we have address passed instead of the value
1362 // itself.
1363 if (VA.getLocInfo() == CCValAssign::Indirect)
1364 ValVT = VA.getLocVT();
1365 else
1366 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001367
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001368 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001369 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001370 // In case of tail call optimization mark all arguments mutable. Since they
1371 // could be overwritten by lowering of arguments in case of a tail call.
Anton Korobeynikov22472762009-08-14 18:19:10 +00001372 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001373 VA.getLocMemOffset(), isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00001374 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Duncan Sands276dcbd2008-03-21 09:14:45 +00001375 if (Flags.isByVal())
Rafael Espindola7effac52007-09-14 15:48:13 +00001376 return FIN;
Anton Korobeynikov22472762009-08-14 18:19:10 +00001377 return DAG.getLoad(ValVT, dl, Chain, FIN,
Evan Cheng65531552009-10-17 07:53:04 +00001378 PseudoSourceValue::getFixedStack(FI), 0);
Rafael Espindola7effac52007-09-14 15:48:13 +00001379}
1380
Dan Gohman475871a2008-07-27 21:46:04 +00001381SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001382X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001383 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001384 bool isVarArg,
1385 const SmallVectorImpl<ISD::InputArg> &Ins,
1386 DebugLoc dl,
1387 SelectionDAG &DAG,
1388 SmallVectorImpl<SDValue> &InVals) {
1389
Evan Cheng1bc78042006-04-26 01:20:17 +00001390 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001391 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001392
Gordon Henriksen86737662008-01-05 16:56:59 +00001393 const Function* Fn = MF.getFunction();
1394 if (Fn->hasExternalLinkage() &&
1395 Subtarget->isTargetCygMing() &&
1396 Fn->getName() == "main")
1397 FuncInfo->setForceFramePointer(true);
1398
1399 // Decorate the function name.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001400 FuncInfo->setDecorationStyle(NameDecorationForCallConv(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001401
Evan Cheng1bc78042006-04-26 01:20:17 +00001402 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001403 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001404 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001405
Dan Gohman98ca4f22009-08-05 01:29:28 +00001406 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001407 "Var args not supported with calling convention fastcc");
1408
Chris Lattner638402b2007-02-28 07:00:42 +00001409 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001410 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001411 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1412 ArgLocs, *DAG.getContext());
1413 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001414
Chris Lattnerf39f7712007-02-28 05:46:49 +00001415 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001416 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001417 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1418 CCValAssign &VA = ArgLocs[i];
1419 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1420 // places.
1421 assert(VA.getValNo() != LastVal &&
1422 "Don't support value assigned to multiple locs yet");
1423 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001424
Chris Lattnerf39f7712007-02-28 05:46:49 +00001425 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001426 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001427 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001428 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001429 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001430 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001431 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001432 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001433 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001434 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001435 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001436 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001437 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001438 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1439 RC = X86::VR64RegisterClass;
1440 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001441 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001442
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001443 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001444 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001445
Chris Lattnerf39f7712007-02-28 05:46:49 +00001446 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1447 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1448 // right size.
1449 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001450 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001451 DAG.getValueType(VA.getValVT()));
1452 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001453 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001454 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001455 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001456 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001457
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001458 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001459 // Handle MMX values passed in XMM regs.
1460 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001461 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1462 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001463 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1464 } else
1465 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001466 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001467 } else {
1468 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001469 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001470 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001471
1472 // If value is passed via pointer - do a load.
1473 if (VA.getLocInfo() == CCValAssign::Indirect)
Dan Gohman98ca4f22009-08-05 01:29:28 +00001474 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001475
Dan Gohman98ca4f22009-08-05 01:29:28 +00001476 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001477 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001478
Dan Gohman61a92132008-04-21 23:59:07 +00001479 // The x86-64 ABI for returning structs by value requires that we copy
1480 // the sret argument into %rax for the return. Save the argument into
1481 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001482 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001483 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1484 unsigned Reg = FuncInfo->getSRetReturnReg();
1485 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001486 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001487 FuncInfo->setSRetReturnReg(Reg);
1488 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001489 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001490 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001491 }
1492
Chris Lattnerf39f7712007-02-28 05:46:49 +00001493 unsigned StackSize = CCInfo.getNextStackOffset();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001494 // align stack specially for tail calls
Dan Gohman98ca4f22009-08-05 01:29:28 +00001495 if (PerformTailCallOpt && CallConv == CallingConv::Fast)
Gordon Henriksenae636f82008-01-03 16:47:34 +00001496 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001497
Evan Cheng1bc78042006-04-26 01:20:17 +00001498 // If the function takes variable number of arguments, make a frame index for
1499 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001500 if (isVarArg) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001501 if (Is64Bit || CallConv != CallingConv::X86_FastCall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001502 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
1503 }
1504 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001505 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1506
1507 // FIXME: We should really autogenerate these arrays
1508 static const unsigned GPR64ArgRegsWin64[] = {
1509 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001510 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001511 static const unsigned XMMArgRegsWin64[] = {
1512 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1513 };
1514 static const unsigned GPR64ArgRegs64Bit[] = {
1515 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1516 };
1517 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001518 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1519 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1520 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001521 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1522
1523 if (IsWin64) {
1524 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1525 GPR64ArgRegs = GPR64ArgRegsWin64;
1526 XMMArgRegs = XMMArgRegsWin64;
1527 } else {
1528 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1529 GPR64ArgRegs = GPR64ArgRegs64Bit;
1530 XMMArgRegs = XMMArgRegs64Bit;
1531 }
1532 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1533 TotalNumIntRegs);
1534 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1535 TotalNumXMMRegs);
1536
Devang Patel578efa92009-06-05 21:57:13 +00001537 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001538 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001539 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001540 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001541 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001542 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001543 // Kernel mode asks for SSE to be disabled, so don't push them
1544 // on the stack.
1545 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001546
Gordon Henriksen86737662008-01-05 16:56:59 +00001547 // For X86-64, if there are vararg parameters that are passed via
1548 // registers, then we must store them to their spots on the stack so they
1549 // may be loaded by deferencing the result of va_next.
1550 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001551 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1552 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
1553 TotalNumXMMRegs * 16, 16);
1554
Gordon Henriksen86737662008-01-05 16:56:59 +00001555 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001556 SmallVector<SDValue, 8> MemOps;
1557 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohmand6708ea2009-08-15 01:38:56 +00001558 unsigned Offset = VarArgsGPOffset;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001559 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001560 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1561 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001562 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1563 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001564 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001565 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001566 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Evan Chengff89dcb2009-10-18 18:16:27 +00001567 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
Dan Gohmand6708ea2009-08-15 01:38:56 +00001568 Offset);
Gordon Henriksen86737662008-01-05 16:56:59 +00001569 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001570 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001571 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001572
Dan Gohmanface41a2009-08-16 21:24:25 +00001573 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1574 // Now store the XMM (fp + vector) parameter registers.
1575 SmallVector<SDValue, 11> SaveXMMOps;
1576 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001577
Dan Gohmanface41a2009-08-16 21:24:25 +00001578 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1579 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1580 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001581
Dan Gohmanface41a2009-08-16 21:24:25 +00001582 SaveXMMOps.push_back(DAG.getIntPtrConstant(RegSaveFrameIndex));
1583 SaveXMMOps.push_back(DAG.getIntPtrConstant(VarArgsFPOffset));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001584
Dan Gohmanface41a2009-08-16 21:24:25 +00001585 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1586 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1587 X86::VR128RegisterClass);
1588 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1589 SaveXMMOps.push_back(Val);
1590 }
1591 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1592 MVT::Other,
1593 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001594 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001595
1596 if (!MemOps.empty())
1597 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1598 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001599 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001600 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001601
Gordon Henriksen86737662008-01-05 16:56:59 +00001602 // Some CCs need callee pop.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001603 if (IsCalleePop(isVarArg, CallConv)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001604 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001605 BytesCallerReserves = 0;
1606 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001607 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001608 // If this is an sret function, the return should pop the hidden pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001609 if (!Is64Bit && CallConv != CallingConv::Fast && ArgsAreStructReturn(Ins))
Scott Michelfdc40a02009-02-17 22:15:04 +00001610 BytesToPopOnReturn = 4;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001611 BytesCallerReserves = StackSize;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001612 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001613
Gordon Henriksen86737662008-01-05 16:56:59 +00001614 if (!Is64Bit) {
1615 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001616 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001617 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1618 }
Evan Cheng25caf632006-05-23 21:06:34 +00001619
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001620 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001621
Dan Gohman98ca4f22009-08-05 01:29:28 +00001622 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001623}
1624
Dan Gohman475871a2008-07-27 21:46:04 +00001625SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001626X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1627 SDValue StackPtr, SDValue Arg,
1628 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001629 const CCValAssign &VA,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001630 ISD::ArgFlagsTy Flags) {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001631 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001632 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001633 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001634 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001635 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001636 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001637 }
Dale Johannesenace16102009-02-03 19:33:06 +00001638 return DAG.getStore(Chain, dl, Arg, PtrOff,
Dan Gohman3069b872008-02-07 18:41:25 +00001639 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengdffbd832008-01-10 00:09:10 +00001640}
1641
Bill Wendling64e87322009-01-16 19:25:27 +00001642/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001643/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001644SDValue
1645X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001646 SDValue &OutRetAddr,
Scott Michelfdc40a02009-02-17 22:15:04 +00001647 SDValue Chain,
1648 bool IsTailCall,
1649 bool Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001650 int FPDiff,
1651 DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001652 if (!IsTailCall || FPDiff==0) return Chain;
1653
1654 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001655 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001656 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001657
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001658 // Load the "old" Return address.
Dale Johannesenace16102009-02-03 19:33:06 +00001659 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001660 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001661}
1662
1663/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1664/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001665static SDValue
1666EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001667 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001668 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001669 // Store the return address to the appropriate stack slot.
1670 if (!FPDiff) return Chain;
1671 // Calculate the new stack slot for the return address.
1672 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001673 int NewReturnAddrFI =
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001674 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize);
Owen Anderson825b72b2009-08-11 20:47:22 +00001675 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001676 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001677 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Evan Cheng65531552009-10-17 07:53:04 +00001678 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001679 return Chain;
1680}
1681
Dan Gohman98ca4f22009-08-05 01:29:28 +00001682SDValue
1683X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001684 CallingConv::ID CallConv, bool isVarArg,
1685 bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001686 const SmallVectorImpl<ISD::OutputArg> &Outs,
1687 const SmallVectorImpl<ISD::InputArg> &Ins,
1688 DebugLoc dl, SelectionDAG &DAG,
1689 SmallVectorImpl<SDValue> &InVals) {
Gordon Henriksenae636f82008-01-03 16:47:34 +00001690
Dan Gohman98ca4f22009-08-05 01:29:28 +00001691 MachineFunction &MF = DAG.getMachineFunction();
1692 bool Is64Bit = Subtarget->is64Bit();
1693 bool IsStructRet = CallIsStructReturn(Outs);
1694
1695 assert((!isTailCall ||
1696 (CallConv == CallingConv::Fast && PerformTailCallOpt)) &&
1697 "IsEligibleForTailCallOptimization missed a case!");
1698 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001699 "Var args not supported with calling convention fastcc");
1700
Chris Lattner638402b2007-02-28 07:00:42 +00001701 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001702 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001703 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1704 ArgLocs, *DAG.getContext());
1705 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001706
Chris Lattner423c5f42007-02-28 05:31:48 +00001707 // Get a count of how many bytes are to be pushed on the stack.
1708 unsigned NumBytes = CCInfo.getNextStackOffset();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001709 if (PerformTailCallOpt && CallConv == CallingConv::Fast)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001710 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001711
Gordon Henriksen86737662008-01-05 16:56:59 +00001712 int FPDiff = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001713 if (isTailCall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001714 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001715 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001716 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1717 FPDiff = NumBytesCallerPushed - NumBytes;
1718
1719 // Set the delta of movement of the returnaddr stackslot.
1720 // But only set if delta is greater than previous delta.
1721 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1722 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1723 }
1724
Chris Lattnere563bbc2008-10-11 22:08:30 +00001725 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001726
Dan Gohman475871a2008-07-27 21:46:04 +00001727 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001728 // Load return adress for tail calls.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001729 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001730 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001731
Dan Gohman475871a2008-07-27 21:46:04 +00001732 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1733 SmallVector<SDValue, 8> MemOpChains;
1734 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001735
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001736 // Walk the register/memloc assignments, inserting copies/loads. In the case
1737 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001738 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1739 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001740 EVT RegVT = VA.getLocVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001741 SDValue Arg = Outs[i].Val;
1742 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001743 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001744
Chris Lattner423c5f42007-02-28 05:31:48 +00001745 // Promote the value if needed.
1746 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001747 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001748 case CCValAssign::Full: break;
1749 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001750 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001751 break;
1752 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001753 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001754 break;
1755 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001756 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1757 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001758 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1759 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1760 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001761 } else
1762 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1763 break;
1764 case CCValAssign::BCvt:
1765 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001766 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001767 case CCValAssign::Indirect: {
1768 // Store the argument.
1769 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001770 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001771 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00001772 PseudoSourceValue::getFixedStack(FI), 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001773 Arg = SpillSlot;
1774 break;
1775 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001776 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001777
Chris Lattner423c5f42007-02-28 05:31:48 +00001778 if (VA.isRegLoc()) {
1779 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1780 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001781 if (!isTailCall || (isTailCall && isByVal)) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001782 assert(VA.isMemLoc());
Gabor Greifba36cb52008-08-28 21:40:38 +00001783 if (StackPtr.getNode() == 0)
Dale Johannesendd64c412009-02-04 00:33:20 +00001784 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00001785
Dan Gohman98ca4f22009-08-05 01:29:28 +00001786 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1787 dl, DAG, VA, Flags));
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001788 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001789 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001790 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001791
Evan Cheng32fe1032006-05-25 00:59:30 +00001792 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001793 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001794 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001795
Evan Cheng347d5f72006-04-28 21:29:37 +00001796 // Build a sequence of copy-to-reg nodes chained together with token chain
1797 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001798 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001799 // Tail call byval lowering might overwrite argument registers so in case of
1800 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001801 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001802 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001803 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001804 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001805 InFlag = Chain.getValue(1);
1806 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001807
Eric Christopherfd179292009-08-27 18:07:15 +00001808
Chris Lattner88e1fd52009-07-09 04:24:46 +00001809 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001810 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1811 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001812 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001813 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1814 DAG.getNode(X86ISD::GlobalBaseReg,
1815 DebugLoc::getUnknownLoc(),
1816 getPointerTy()),
1817 InFlag);
1818 InFlag = Chain.getValue(1);
1819 } else {
1820 // If we are tail calling and generating PIC/GOT style code load the
1821 // address of the callee into ECX. The value in ecx is used as target of
1822 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1823 // for tail calls on PIC/GOT architectures. Normally we would just put the
1824 // address of GOT into ebx and then call target@PLT. But for tail calls
1825 // ebx would be restored (since ebx is callee saved) before jumping to the
1826 // target@PLT.
1827
1828 // Note: The actual moving to ECX is done further down.
1829 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1830 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1831 !G->getGlobal()->hasProtectedVisibility())
1832 Callee = LowerGlobalAddress(Callee, DAG);
1833 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001834 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001835 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001836 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001837
Gordon Henriksen86737662008-01-05 16:56:59 +00001838 if (Is64Bit && isVarArg) {
1839 // From AMD64 ABI document:
1840 // For calls that may call functions that use varargs or stdargs
1841 // (prototype-less calls or calls to functions containing ellipsis (...) in
1842 // the declaration) %al is used as hidden argument to specify the number
1843 // of SSE registers used. The contents of %al do not need to match exactly
1844 // the number of registers, but must be an ubound on the number of SSE
1845 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001846
1847 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001848 // Count the number of XMM registers allocated.
1849 static const unsigned XMMArgRegs[] = {
1850 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1851 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1852 };
1853 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001854 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001855 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001856
Dale Johannesendd64c412009-02-04 00:33:20 +00001857 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00001858 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001859 InFlag = Chain.getValue(1);
1860 }
1861
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001862
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001863 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001864 if (isTailCall) {
1865 // Force all the incoming stack arguments to be loaded from the stack
1866 // before any new outgoing arguments are stored to the stack, because the
1867 // outgoing stack slots may alias the incoming argument stack slots, and
1868 // the alias isn't otherwise explicit. This is slightly more conservative
1869 // than necessary, because it means that each store effectively depends
1870 // on every argument instead of just those arguments it would clobber.
1871 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
1872
Dan Gohman475871a2008-07-27 21:46:04 +00001873 SmallVector<SDValue, 8> MemOpChains2;
1874 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001875 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001876 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001877 InFlag = SDValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001878 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1879 CCValAssign &VA = ArgLocs[i];
1880 if (!VA.isRegLoc()) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001881 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001882 SDValue Arg = Outs[i].Val;
1883 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00001884 // Create frame index.
1885 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001886 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001887 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001888 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001889
Duncan Sands276dcbd2008-03-21 09:14:45 +00001890 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001891 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00001892 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00001893 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00001894 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00001895 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001896 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001897
Dan Gohman98ca4f22009-08-05 01:29:28 +00001898 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
1899 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001900 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00001901 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001902 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00001903 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001904 DAG.getStore(ArgChain, dl, Arg, FIN,
Evan Cheng65531552009-10-17 07:53:04 +00001905 PseudoSourceValue::getFixedStack(FI), 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001906 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001907 }
1908 }
1909
1910 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001911 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00001912 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001913
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001914 // Copy arguments to their registers.
1915 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001916 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001917 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001918 InFlag = Chain.getValue(1);
1919 }
Dan Gohman475871a2008-07-27 21:46:04 +00001920 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001921
Gordon Henriksen86737662008-01-05 16:56:59 +00001922 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001923 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001924 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001925 }
1926
Evan Cheng32fe1032006-05-25 00:59:30 +00001927 // If the callee is a GlobalAddress node (quite common, every direct call is)
1928 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikova5986852006-11-20 10:46:14 +00001929 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00001930 // We should use extra load for direct calls to dllimported functions in
1931 // non-JIT mode.
Chris Lattner74e726e2009-07-09 05:27:35 +00001932 GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00001933 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001934 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00001935
Chris Lattner48a7d022009-07-09 05:02:21 +00001936 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
1937 // external symbols most go through the PLT in PIC mode. If the symbol
1938 // has hidden or protected visibility, or if it is static or local, then
1939 // we don't need to use the PLT - we can directly call it.
1940 if (Subtarget->isTargetELF() &&
1941 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001942 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001943 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00001944 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001945 (GV->isDeclaration() || GV->isWeakForLinker()) &&
1946 Subtarget->getDarwinVers() < 9) {
1947 // PC-relative references to external symbols should go through $stub,
1948 // unless we're building with the leopard linker or later, which
1949 // automatically synthesizes these stubs.
1950 OpFlags = X86II::MO_DARWIN_STUB;
1951 }
Chris Lattner48a7d022009-07-09 05:02:21 +00001952
Chris Lattner74e726e2009-07-09 05:27:35 +00001953 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00001954 G->getOffset(), OpFlags);
1955 }
Bill Wendling056292f2008-09-16 21:48:12 +00001956 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001957 unsigned char OpFlags = 0;
1958
1959 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
1960 // symbols should go through the PLT.
1961 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001962 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001963 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00001964 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001965 Subtarget->getDarwinVers() < 9) {
1966 // PC-relative references to external symbols should go through $stub,
1967 // unless we're building with the leopard linker or later, which
1968 // automatically synthesizes these stubs.
1969 OpFlags = X86II::MO_DARWIN_STUB;
1970 }
Eric Christopherfd179292009-08-27 18:07:15 +00001971
Chris Lattner48a7d022009-07-09 05:02:21 +00001972 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
1973 OpFlags);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001974 } else if (isTailCall) {
Arnold Schwaighoferbbd8c332009-06-12 16:26:57 +00001975 unsigned Opc = Is64Bit ? X86::R11 : X86::EAX;
Gordon Henriksen86737662008-01-05 16:56:59 +00001976
Dale Johannesendd64c412009-02-04 00:33:20 +00001977 Chain = DAG.getCopyToReg(Chain, dl,
Scott Michelfdc40a02009-02-17 22:15:04 +00001978 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen86737662008-01-05 16:56:59 +00001979 Callee,InFlag);
1980 Callee = DAG.getRegister(Opc, getPointerTy());
1981 // Add register as live out.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001982 MF.getRegInfo().addLiveOut(Opc);
Gordon Henriksenae636f82008-01-03 16:47:34 +00001983 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001984
Chris Lattnerd96d0722007-02-25 06:40:16 +00001985 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00001986 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001987 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00001988
Dan Gohman98ca4f22009-08-05 01:29:28 +00001989 if (isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00001990 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1991 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001992 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00001993 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001994
Nate Begeman4c5dcf52006-02-17 00:03:04 +00001995 Ops.push_back(Chain);
1996 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00001997
Dan Gohman98ca4f22009-08-05 01:29:28 +00001998 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00001999 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002000
Gordon Henriksen86737662008-01-05 16:56:59 +00002001 // Add argument registers to the end of the list so that they are known live
2002 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002003 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2004 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2005 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002006
Evan Cheng586ccac2008-03-18 23:36:35 +00002007 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002008 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002009 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2010
2011 // Add an implicit use of AL for x86 vararg functions.
2012 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002013 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002014
Gabor Greifba36cb52008-08-28 21:40:38 +00002015 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002016 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002017
Dan Gohman98ca4f22009-08-05 01:29:28 +00002018 if (isTailCall) {
2019 // If this is the first return lowered for this function, add the regs
2020 // to the liveout set for the function.
2021 if (MF.getRegInfo().liveout_empty()) {
2022 SmallVector<CCValAssign, 16> RVLocs;
2023 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2024 *DAG.getContext());
2025 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2026 for (unsigned i = 0; i != RVLocs.size(); ++i)
2027 if (RVLocs[i].isRegLoc())
2028 MF.getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2029 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002030
Dan Gohman98ca4f22009-08-05 01:29:28 +00002031 assert(((Callee.getOpcode() == ISD::Register &&
2032 (cast<RegisterSDNode>(Callee)->getReg() == X86::EAX ||
2033 cast<RegisterSDNode>(Callee)->getReg() == X86::R9)) ||
2034 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2035 Callee.getOpcode() == ISD::TargetGlobalAddress) &&
2036 "Expecting an global address, external symbol, or register");
2037
2038 return DAG.getNode(X86ISD::TC_RETURN, dl,
2039 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002040 }
2041
Dale Johannesenace16102009-02-03 19:33:06 +00002042 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002043 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002044
Chris Lattner2d297092006-05-23 18:50:38 +00002045 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002046 unsigned NumBytesForCalleeToPush;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002047 if (IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002048 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Dan Gohman98ca4f22009-08-05 01:29:28 +00002049 else if (!Is64Bit && CallConv != CallingConv::Fast && IsStructRet)
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002050 // If this is is a call to a struct-return function, the callee
2051 // pops the hidden struct pointer, so we have to push it back.
2052 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002053 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002054 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002055 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002056
Gordon Henriksenae636f82008-01-03 16:47:34 +00002057 // Returns a flag for retval copy to use.
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002058 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00002059 DAG.getIntPtrConstant(NumBytes, true),
2060 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2061 true),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002062 InFlag);
Chris Lattner3085e152007-02-25 08:59:22 +00002063 InFlag = Chain.getValue(1);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002064
Chris Lattner3085e152007-02-25 08:59:22 +00002065 // Handle result values, copying them out of physregs into vregs that we
2066 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002067 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2068 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002069}
2070
Evan Cheng25ab6902006-09-08 06:48:29 +00002071
2072//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002073// Fast Calling Convention (tail call) implementation
2074//===----------------------------------------------------------------------===//
2075
2076// Like std call, callee cleans arguments, convention except that ECX is
2077// reserved for storing the tail called function address. Only 2 registers are
2078// free for argument passing (inreg). Tail call optimization is performed
2079// provided:
2080// * tailcallopt is enabled
2081// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002082// On X86_64 architecture with GOT-style position independent code only local
2083// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002084// To keep the stack aligned according to platform abi the function
2085// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2086// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002087// If a tail called function callee has more arguments than the caller the
2088// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002089// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002090// original REtADDR, but before the saved framepointer or the spilled registers
2091// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2092// stack layout:
2093// arg1
2094// arg2
2095// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002096// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002097// move area ]
2098// (possible EBP)
2099// ESI
2100// EDI
2101// local1 ..
2102
2103/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2104/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002105unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002106 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002107 MachineFunction &MF = DAG.getMachineFunction();
2108 const TargetMachine &TM = MF.getTarget();
2109 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2110 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002111 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002112 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002113 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002114 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2115 // Number smaller than 12 so just add the difference.
2116 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2117 } else {
2118 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002119 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002120 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002121 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002122 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002123}
2124
Dan Gohman98ca4f22009-08-05 01:29:28 +00002125/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2126/// for tail call optimization. Targets which want to do tail call
2127/// optimization should implement this function.
2128bool
2129X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002130 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002131 bool isVarArg,
2132 const SmallVectorImpl<ISD::InputArg> &Ins,
2133 SelectionDAG& DAG) const {
2134 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002135 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002136 return CalleeCC == CallingConv::Fast && CallerCC == CalleeCC;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002137}
2138
Dan Gohman3df24e62008-09-03 23:12:08 +00002139FastISel *
2140X86TargetLowering::createFastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +00002141 MachineModuleInfo *mmo,
Devang Patel83489bb2009-01-13 00:35:13 +00002142 DwarfWriter *dw,
Dan Gohman3df24e62008-09-03 23:12:08 +00002143 DenseMap<const Value *, unsigned> &vm,
2144 DenseMap<const BasicBlock *,
Dan Gohman0586d912008-09-10 20:11:02 +00002145 MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002146 DenseMap<const AllocaInst *, int> &am
2147#ifndef NDEBUG
2148 , SmallSet<Instruction*, 8> &cil
2149#endif
2150 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002151 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002152#ifndef NDEBUG
2153 , cil
2154#endif
2155 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002156}
2157
2158
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002159//===----------------------------------------------------------------------===//
2160// Other Lowering Hooks
2161//===----------------------------------------------------------------------===//
2162
2163
Dan Gohman475871a2008-07-27 21:46:04 +00002164SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002165 MachineFunction &MF = DAG.getMachineFunction();
2166 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2167 int ReturnAddrIndex = FuncInfo->getRAIndex();
2168
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002169 if (ReturnAddrIndex == 0) {
2170 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002171 uint64_t SlotSize = TD->getPointerSize();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002172 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002173 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002174 }
2175
Evan Cheng25ab6902006-09-08 06:48:29 +00002176 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002177}
2178
2179
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002180bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2181 bool hasSymbolicDisplacement) {
2182 // Offset should fit into 32 bit immediate field.
2183 if (!isInt32(Offset))
2184 return false;
2185
2186 // If we don't have a symbolic displacement - we don't have any extra
2187 // restrictions.
2188 if (!hasSymbolicDisplacement)
2189 return true;
2190
2191 // FIXME: Some tweaks might be needed for medium code model.
2192 if (M != CodeModel::Small && M != CodeModel::Kernel)
2193 return false;
2194
2195 // For small code model we assume that latest object is 16MB before end of 31
2196 // bits boundary. We may also accept pretty large negative constants knowing
2197 // that all objects are in the positive half of address space.
2198 if (M == CodeModel::Small && Offset < 16*1024*1024)
2199 return true;
2200
2201 // For kernel code model we know that all object resist in the negative half
2202 // of 32bits address space. We may not accept negative offsets, since they may
2203 // be just off and we may accept pretty large positive ones.
2204 if (M == CodeModel::Kernel && Offset > 0)
2205 return true;
2206
2207 return false;
2208}
2209
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002210/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2211/// specific condition code, returning the condition code and the LHS/RHS of the
2212/// comparison to make.
2213static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2214 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002215 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002216 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2217 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2218 // X > -1 -> X == 0, jump !sign.
2219 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002220 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002221 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2222 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002223 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002224 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002225 // X < 1 -> X <= 0
2226 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002227 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002228 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002229 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002230
Evan Chengd9558e02006-01-06 00:43:03 +00002231 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002232 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002233 case ISD::SETEQ: return X86::COND_E;
2234 case ISD::SETGT: return X86::COND_G;
2235 case ISD::SETGE: return X86::COND_GE;
2236 case ISD::SETLT: return X86::COND_L;
2237 case ISD::SETLE: return X86::COND_LE;
2238 case ISD::SETNE: return X86::COND_NE;
2239 case ISD::SETULT: return X86::COND_B;
2240 case ISD::SETUGT: return X86::COND_A;
2241 case ISD::SETULE: return X86::COND_BE;
2242 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002243 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002244 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002245
Chris Lattner4c78e022008-12-23 23:42:27 +00002246 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002247
Chris Lattner4c78e022008-12-23 23:42:27 +00002248 // If LHS is a foldable load, but RHS is not, flip the condition.
2249 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2250 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2251 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2252 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002253 }
2254
Chris Lattner4c78e022008-12-23 23:42:27 +00002255 switch (SetCCOpcode) {
2256 default: break;
2257 case ISD::SETOLT:
2258 case ISD::SETOLE:
2259 case ISD::SETUGT:
2260 case ISD::SETUGE:
2261 std::swap(LHS, RHS);
2262 break;
2263 }
2264
2265 // On a floating point condition, the flags are set as follows:
2266 // ZF PF CF op
2267 // 0 | 0 | 0 | X > Y
2268 // 0 | 0 | 1 | X < Y
2269 // 1 | 0 | 0 | X == Y
2270 // 1 | 1 | 1 | unordered
2271 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002272 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002273 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002274 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002275 case ISD::SETOLT: // flipped
2276 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002277 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002278 case ISD::SETOLE: // flipped
2279 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002280 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002281 case ISD::SETUGT: // flipped
2282 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002283 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002284 case ISD::SETUGE: // flipped
2285 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002286 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002287 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002288 case ISD::SETNE: return X86::COND_NE;
2289 case ISD::SETUO: return X86::COND_P;
2290 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002291 case ISD::SETOEQ:
2292 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002293 }
Evan Chengd9558e02006-01-06 00:43:03 +00002294}
2295
Evan Cheng4a460802006-01-11 00:33:36 +00002296/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2297/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002298/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002299static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002300 switch (X86CC) {
2301 default:
2302 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002303 case X86::COND_B:
2304 case X86::COND_BE:
2305 case X86::COND_E:
2306 case X86::COND_P:
2307 case X86::COND_A:
2308 case X86::COND_AE:
2309 case X86::COND_NE:
2310 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002311 return true;
2312 }
2313}
2314
Evan Chengeb2f9692009-10-27 19:56:55 +00002315/// isFPImmLegal - Returns true if the target can instruction select the
2316/// specified FP immediate natively. If false, the legalizer will
2317/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002318bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002319 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2320 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2321 return true;
2322 }
2323 return false;
2324}
2325
Nate Begeman9008ca62009-04-27 18:41:29 +00002326/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2327/// the specified range (L, H].
2328static bool isUndefOrInRange(int Val, int Low, int Hi) {
2329 return (Val < 0) || (Val >= Low && Val < Hi);
2330}
2331
2332/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2333/// specified value.
2334static bool isUndefOrEqual(int Val, int CmpVal) {
2335 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002336 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002337 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002338}
2339
Nate Begeman9008ca62009-04-27 18:41:29 +00002340/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2341/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2342/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002343static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002344 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002345 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002346 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002347 return (Mask[0] < 2 && Mask[1] < 2);
2348 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002349}
2350
Nate Begeman9008ca62009-04-27 18:41:29 +00002351bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002352 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002353 N->getMask(M);
2354 return ::isPSHUFDMask(M, N->getValueType(0));
2355}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002356
Nate Begeman9008ca62009-04-27 18:41:29 +00002357/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2358/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002359static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002360 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002361 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002362
Nate Begeman9008ca62009-04-27 18:41:29 +00002363 // Lower quadword copied in order or undef.
2364 for (int i = 0; i != 4; ++i)
2365 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002366 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002367
Evan Cheng506d3df2006-03-29 23:07:14 +00002368 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002369 for (int i = 4; i != 8; ++i)
2370 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002371 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002372
Evan Cheng506d3df2006-03-29 23:07:14 +00002373 return true;
2374}
2375
Nate Begeman9008ca62009-04-27 18:41:29 +00002376bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002377 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002378 N->getMask(M);
2379 return ::isPSHUFHWMask(M, N->getValueType(0));
2380}
Evan Cheng506d3df2006-03-29 23:07:14 +00002381
Nate Begeman9008ca62009-04-27 18:41:29 +00002382/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2383/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002384static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002385 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002386 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002387
Rafael Espindola15684b22009-04-24 12:40:33 +00002388 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002389 for (int i = 4; i != 8; ++i)
2390 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002391 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002392
Rafael Espindola15684b22009-04-24 12:40:33 +00002393 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002394 for (int i = 0; i != 4; ++i)
2395 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002396 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002397
Rafael Espindola15684b22009-04-24 12:40:33 +00002398 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002399}
2400
Nate Begeman9008ca62009-04-27 18:41:29 +00002401bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002402 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002403 N->getMask(M);
2404 return ::isPSHUFLWMask(M, N->getValueType(0));
2405}
2406
Nate Begemana09008b2009-10-19 02:17:23 +00002407/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2408/// is suitable for input to PALIGNR.
2409static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2410 bool hasSSSE3) {
2411 int i, e = VT.getVectorNumElements();
2412
2413 // Do not handle v2i64 / v2f64 shuffles with palignr.
2414 if (e < 4 || !hasSSSE3)
2415 return false;
2416
2417 for (i = 0; i != e; ++i)
2418 if (Mask[i] >= 0)
2419 break;
2420
2421 // All undef, not a palignr.
2422 if (i == e)
2423 return false;
2424
2425 // Determine if it's ok to perform a palignr with only the LHS, since we
2426 // don't have access to the actual shuffle elements to see if RHS is undef.
2427 bool Unary = Mask[i] < (int)e;
2428 bool NeedsUnary = false;
2429
2430 int s = Mask[i] - i;
2431
2432 // Check the rest of the elements to see if they are consecutive.
2433 for (++i; i != e; ++i) {
2434 int m = Mask[i];
2435 if (m < 0)
2436 continue;
2437
2438 Unary = Unary && (m < (int)e);
2439 NeedsUnary = NeedsUnary || (m < s);
2440
2441 if (NeedsUnary && !Unary)
2442 return false;
2443 if (Unary && m != ((s+i) & (e-1)))
2444 return false;
2445 if (!Unary && m != (s+i))
2446 return false;
2447 }
2448 return true;
2449}
2450
2451bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2452 SmallVector<int, 8> M;
2453 N->getMask(M);
2454 return ::isPALIGNRMask(M, N->getValueType(0), true);
2455}
2456
Evan Cheng14aed5e2006-03-24 01:18:28 +00002457/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2458/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002459static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002460 int NumElems = VT.getVectorNumElements();
2461 if (NumElems != 2 && NumElems != 4)
2462 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002463
Nate Begeman9008ca62009-04-27 18:41:29 +00002464 int Half = NumElems / 2;
2465 for (int i = 0; i < Half; ++i)
2466 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002467 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002468 for (int i = Half; i < NumElems; ++i)
2469 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002470 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002471
Evan Cheng14aed5e2006-03-24 01:18:28 +00002472 return true;
2473}
2474
Nate Begeman9008ca62009-04-27 18:41:29 +00002475bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2476 SmallVector<int, 8> M;
2477 N->getMask(M);
2478 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002479}
2480
Evan Cheng213d2cf2007-05-17 18:45:50 +00002481/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002482/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2483/// half elements to come from vector 1 (which would equal the dest.) and
2484/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002485static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002486 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002487
2488 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002489 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002490
Nate Begeman9008ca62009-04-27 18:41:29 +00002491 int Half = NumElems / 2;
2492 for (int i = 0; i < Half; ++i)
2493 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002494 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002495 for (int i = Half; i < NumElems; ++i)
2496 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002497 return false;
2498 return true;
2499}
2500
Nate Begeman9008ca62009-04-27 18:41:29 +00002501static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2502 SmallVector<int, 8> M;
2503 N->getMask(M);
2504 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002505}
2506
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002507/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2508/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002509bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2510 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002511 return false;
2512
Evan Cheng2064a2b2006-03-28 06:50:32 +00002513 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002514 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2515 isUndefOrEqual(N->getMaskElt(1), 7) &&
2516 isUndefOrEqual(N->getMaskElt(2), 2) &&
2517 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002518}
2519
Evan Cheng5ced1d82006-04-06 23:23:56 +00002520/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2521/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002522bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2523 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002524
Evan Cheng5ced1d82006-04-06 23:23:56 +00002525 if (NumElems != 2 && NumElems != 4)
2526 return false;
2527
Evan Chengc5cdff22006-04-07 21:53:05 +00002528 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002529 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002530 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002531
Evan Chengc5cdff22006-04-07 21:53:05 +00002532 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002533 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002534 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002535
2536 return true;
2537}
2538
2539/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng533a0aa2006-04-19 20:35:22 +00002540/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2541/// and MOVLHPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002542bool X86::isMOVHPMask(ShuffleVectorSDNode *N) {
2543 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002544
Evan Cheng5ced1d82006-04-06 23:23:56 +00002545 if (NumElems != 2 && NumElems != 4)
2546 return false;
2547
Evan Chengc5cdff22006-04-07 21:53:05 +00002548 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002549 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002550 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002551
Nate Begeman9008ca62009-04-27 18:41:29 +00002552 for (unsigned i = 0; i < NumElems/2; ++i)
2553 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002554 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002555
2556 return true;
2557}
2558
Nate Begeman9008ca62009-04-27 18:41:29 +00002559/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2560/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2561/// <2, 3, 2, 3>
2562bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2563 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002564
Nate Begeman9008ca62009-04-27 18:41:29 +00002565 if (NumElems != 4)
2566 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002567
2568 return isUndefOrEqual(N->getMaskElt(0), 2) &&
Nate Begeman9008ca62009-04-27 18:41:29 +00002569 isUndefOrEqual(N->getMaskElt(1), 3) &&
Eric Christopherfd179292009-08-27 18:07:15 +00002570 isUndefOrEqual(N->getMaskElt(2), 2) &&
Nate Begeman9008ca62009-04-27 18:41:29 +00002571 isUndefOrEqual(N->getMaskElt(3), 3);
2572}
2573
Evan Cheng0038e592006-03-28 00:39:58 +00002574/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2575/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002576static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002577 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002578 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002579 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002580 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002581
Nate Begeman9008ca62009-04-27 18:41:29 +00002582 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2583 int BitI = Mask[i];
2584 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002585 if (!isUndefOrEqual(BitI, j))
2586 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002587 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002588 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002589 return false;
2590 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002591 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002592 return false;
2593 }
Evan Cheng0038e592006-03-28 00:39:58 +00002594 }
Evan Cheng0038e592006-03-28 00:39:58 +00002595 return true;
2596}
2597
Nate Begeman9008ca62009-04-27 18:41:29 +00002598bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2599 SmallVector<int, 8> M;
2600 N->getMask(M);
2601 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002602}
2603
Evan Cheng4fcb9222006-03-28 02:43:26 +00002604/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2605/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002606static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002607 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002608 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002609 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002610 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002611
Nate Begeman9008ca62009-04-27 18:41:29 +00002612 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2613 int BitI = Mask[i];
2614 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002615 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002616 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002617 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002618 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002619 return false;
2620 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002621 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002622 return false;
2623 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002624 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002625 return true;
2626}
2627
Nate Begeman9008ca62009-04-27 18:41:29 +00002628bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2629 SmallVector<int, 8> M;
2630 N->getMask(M);
2631 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002632}
2633
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002634/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2635/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2636/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002637static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002638 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002639 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002640 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002641
Nate Begeman9008ca62009-04-27 18:41:29 +00002642 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2643 int BitI = Mask[i];
2644 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002645 if (!isUndefOrEqual(BitI, j))
2646 return false;
2647 if (!isUndefOrEqual(BitI1, j))
2648 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002649 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002650 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002651}
2652
Nate Begeman9008ca62009-04-27 18:41:29 +00002653bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2654 SmallVector<int, 8> M;
2655 N->getMask(M);
2656 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2657}
2658
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002659/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2660/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2661/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002662static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002663 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002664 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2665 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002666
Nate Begeman9008ca62009-04-27 18:41:29 +00002667 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2668 int BitI = Mask[i];
2669 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002670 if (!isUndefOrEqual(BitI, j))
2671 return false;
2672 if (!isUndefOrEqual(BitI1, j))
2673 return false;
2674 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002675 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002676}
2677
Nate Begeman9008ca62009-04-27 18:41:29 +00002678bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2679 SmallVector<int, 8> M;
2680 N->getMask(M);
2681 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2682}
2683
Evan Cheng017dcc62006-04-21 01:05:10 +00002684/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2685/// specifies a shuffle of elements that is suitable for input to MOVSS,
2686/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00002687static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002688 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002689 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002690
2691 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002692
Nate Begeman9008ca62009-04-27 18:41:29 +00002693 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002694 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002695
Nate Begeman9008ca62009-04-27 18:41:29 +00002696 for (int i = 1; i < NumElts; ++i)
2697 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002698 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002699
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002700 return true;
2701}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002702
Nate Begeman9008ca62009-04-27 18:41:29 +00002703bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2704 SmallVector<int, 8> M;
2705 N->getMask(M);
2706 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002707}
2708
Evan Cheng017dcc62006-04-21 01:05:10 +00002709/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2710/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002711/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00002712static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002713 bool V2IsSplat = false, bool V2IsUndef = false) {
2714 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002715 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002716 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002717
Nate Begeman9008ca62009-04-27 18:41:29 +00002718 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002719 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002720
Nate Begeman9008ca62009-04-27 18:41:29 +00002721 for (int i = 1; i < NumOps; ++i)
2722 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2723 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2724 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002725 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002726
Evan Cheng39623da2006-04-20 08:58:49 +00002727 return true;
2728}
2729
Nate Begeman9008ca62009-04-27 18:41:29 +00002730static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002731 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002732 SmallVector<int, 8> M;
2733 N->getMask(M);
2734 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002735}
2736
Evan Chengd9539472006-04-14 21:59:03 +00002737/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2738/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002739bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2740 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002741 return false;
2742
2743 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00002744 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002745 int Elt = N->getMaskElt(i);
2746 if (Elt >= 0 && Elt != 1)
2747 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00002748 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002749
2750 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002751 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002752 int Elt = N->getMaskElt(i);
2753 if (Elt >= 0 && Elt != 3)
2754 return false;
2755 if (Elt == 3)
2756 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002757 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002758 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00002759 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002760 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002761}
2762
2763/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2764/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002765bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
2766 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002767 return false;
2768
2769 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00002770 for (unsigned i = 0; i < 2; ++i)
2771 if (N->getMaskElt(i) > 0)
2772 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002773
2774 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002775 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002776 int Elt = N->getMaskElt(i);
2777 if (Elt >= 0 && Elt != 2)
2778 return false;
2779 if (Elt == 2)
2780 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002781 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002782 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002783 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002784}
2785
Evan Cheng0b457f02008-09-25 20:50:48 +00002786/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2787/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002788bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
2789 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00002790
Nate Begeman9008ca62009-04-27 18:41:29 +00002791 for (int i = 0; i < e; ++i)
2792 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002793 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002794 for (int i = 0; i < e; ++i)
2795 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002796 return false;
2797 return true;
2798}
2799
Evan Cheng63d33002006-03-22 08:01:21 +00002800/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00002801/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00002802unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002803 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2804 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
2805
Evan Chengb9df0ca2006-03-22 02:53:00 +00002806 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2807 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00002808 for (int i = 0; i < NumOperands; ++i) {
2809 int Val = SVOp->getMaskElt(NumOperands-i-1);
2810 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00002811 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00002812 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00002813 if (i != NumOperands - 1)
2814 Mask <<= Shift;
2815 }
Evan Cheng63d33002006-03-22 08:01:21 +00002816 return Mask;
2817}
2818
Evan Cheng506d3df2006-03-29 23:07:14 +00002819/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00002820/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00002821unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002822 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002823 unsigned Mask = 0;
2824 // 8 nodes, but we only care about the last 4.
2825 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002826 int Val = SVOp->getMaskElt(i);
2827 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002828 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00002829 if (i != 4)
2830 Mask <<= 2;
2831 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002832 return Mask;
2833}
2834
2835/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00002836/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00002837unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002838 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002839 unsigned Mask = 0;
2840 // 8 nodes, but we only care about the first 4.
2841 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002842 int Val = SVOp->getMaskElt(i);
2843 if (Val >= 0)
2844 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00002845 if (i != 0)
2846 Mask <<= 2;
2847 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002848 return Mask;
2849}
2850
Nate Begemana09008b2009-10-19 02:17:23 +00002851/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
2852/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
2853unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
2854 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2855 EVT VVT = N->getValueType(0);
2856 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
2857 int Val = 0;
2858
2859 unsigned i, e;
2860 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
2861 Val = SVOp->getMaskElt(i);
2862 if (Val >= 0)
2863 break;
2864 }
2865 return (Val - i) * EltSize;
2866}
2867
Evan Cheng37b73872009-07-30 08:33:02 +00002868/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2869/// constant +0.0.
2870bool X86::isZeroNode(SDValue Elt) {
2871 return ((isa<ConstantSDNode>(Elt) &&
2872 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
2873 (isa<ConstantFPSDNode>(Elt) &&
2874 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
2875}
2876
Nate Begeman9008ca62009-04-27 18:41:29 +00002877/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
2878/// their permute mask.
2879static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
2880 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002881 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002882 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002883 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00002884
Nate Begeman5a5ca152009-04-29 05:20:52 +00002885 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002886 int idx = SVOp->getMaskElt(i);
2887 if (idx < 0)
2888 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002889 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002890 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002891 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002892 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002893 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002894 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
2895 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002896}
2897
Evan Cheng779ccea2007-12-07 21:30:01 +00002898/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
2899/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00002900static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002901 unsigned NumElems = VT.getVectorNumElements();
2902 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002903 int idx = Mask[i];
2904 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002905 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002906 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002907 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002908 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002909 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002910 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002911}
2912
Evan Cheng533a0aa2006-04-19 20:35:22 +00002913/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2914/// match movhlps. The lower half elements should come from upper half of
2915/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002916/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00002917static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
2918 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00002919 return false;
2920 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002921 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002922 return false;
2923 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002924 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002925 return false;
2926 return true;
2927}
2928
Evan Cheng5ced1d82006-04-06 23:23:56 +00002929/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00002930/// is promoted to a vector. It also returns the LoadSDNode by reference if
2931/// required.
2932static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00002933 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
2934 return false;
2935 N = N->getOperand(0).getNode();
2936 if (!ISD::isNON_EXTLoad(N))
2937 return false;
2938 if (LD)
2939 *LD = cast<LoadSDNode>(N);
2940 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002941}
2942
Evan Cheng533a0aa2006-04-19 20:35:22 +00002943/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2944/// match movlp{s|d}. The lower half elements should come from lower half of
2945/// V1 (and in order), and the upper half elements should come from the upper
2946/// half of V2 (and in order). And since V1 will become the source of the
2947/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00002948static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
2949 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00002950 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002951 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00002952 // Is V2 is a vector load, don't do this transformation. We will try to use
2953 // load folding shufps op.
2954 if (ISD::isNON_EXTLoad(V2))
2955 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002956
Nate Begeman5a5ca152009-04-29 05:20:52 +00002957 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002958
Evan Cheng533a0aa2006-04-19 20:35:22 +00002959 if (NumElems != 2 && NumElems != 4)
2960 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002961 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002962 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002963 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002964 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002965 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002966 return false;
2967 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002968}
2969
Evan Cheng39623da2006-04-20 08:58:49 +00002970/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2971/// all the same.
2972static bool isSplatVector(SDNode *N) {
2973 if (N->getOpcode() != ISD::BUILD_VECTOR)
2974 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002975
Dan Gohman475871a2008-07-27 21:46:04 +00002976 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00002977 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2978 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002979 return false;
2980 return true;
2981}
2982
Evan Cheng213d2cf2007-05-17 18:45:50 +00002983/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00002984/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002985/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00002986static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00002987 SDValue V1 = N->getOperand(0);
2988 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002989 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2990 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002991 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002992 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002993 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00002994 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
2995 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00002996 if (Opc != ISD::BUILD_VECTOR ||
2997 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002998 return false;
2999 } else if (Idx >= 0) {
3000 unsigned Opc = V1.getOpcode();
3001 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3002 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003003 if (Opc != ISD::BUILD_VECTOR ||
3004 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003005 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003006 }
3007 }
3008 return true;
3009}
3010
3011/// getZeroVector - Returns a vector of specified type with all zero elements.
3012///
Owen Andersone50ed302009-08-10 22:56:29 +00003013static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003014 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003015 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003016
Chris Lattner8a594482007-11-25 00:24:49 +00003017 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3018 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003019 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003020 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003021 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3022 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003023 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003024 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3025 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003026 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003027 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3028 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003029 }
Dale Johannesenace16102009-02-03 19:33:06 +00003030 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003031}
3032
Chris Lattner8a594482007-11-25 00:24:49 +00003033/// getOnesVector - Returns a vector of specified type with all bits set.
3034///
Owen Andersone50ed302009-08-10 22:56:29 +00003035static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003036 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003037
Chris Lattner8a594482007-11-25 00:24:49 +00003038 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3039 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003040 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003041 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003042 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003043 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003044 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003045 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003046 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003047}
3048
3049
Evan Cheng39623da2006-04-20 08:58:49 +00003050/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3051/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003052static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003053 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003054 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003055
Evan Cheng39623da2006-04-20 08:58:49 +00003056 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003057 SmallVector<int, 8> MaskVec;
3058 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003059
Nate Begeman5a5ca152009-04-29 05:20:52 +00003060 for (unsigned i = 0; i != NumElems; ++i) {
3061 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003062 MaskVec[i] = NumElems;
3063 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003064 }
Evan Cheng39623da2006-04-20 08:58:49 +00003065 }
Evan Cheng39623da2006-04-20 08:58:49 +00003066 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003067 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3068 SVOp->getOperand(1), &MaskVec[0]);
3069 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003070}
3071
Evan Cheng017dcc62006-04-21 01:05:10 +00003072/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3073/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003074static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003075 SDValue V2) {
3076 unsigned NumElems = VT.getVectorNumElements();
3077 SmallVector<int, 8> Mask;
3078 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003079 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003080 Mask.push_back(i);
3081 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003082}
3083
Nate Begeman9008ca62009-04-27 18:41:29 +00003084/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003085static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003086 SDValue V2) {
3087 unsigned NumElems = VT.getVectorNumElements();
3088 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003089 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003090 Mask.push_back(i);
3091 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003092 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003093 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003094}
3095
Nate Begeman9008ca62009-04-27 18:41:29 +00003096/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003097static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003098 SDValue V2) {
3099 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003100 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003101 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003102 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003103 Mask.push_back(i + Half);
3104 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003105 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003106 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003107}
3108
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003109/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003110static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003111 bool HasSSE2) {
3112 if (SV->getValueType(0).getVectorNumElements() <= 4)
3113 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003114
Owen Anderson825b72b2009-08-11 20:47:22 +00003115 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003116 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003117 DebugLoc dl = SV->getDebugLoc();
3118 SDValue V1 = SV->getOperand(0);
3119 int NumElems = VT.getVectorNumElements();
3120 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003121
Nate Begeman9008ca62009-04-27 18:41:29 +00003122 // unpack elements to the correct location
3123 while (NumElems > 4) {
3124 if (EltNo < NumElems/2) {
3125 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3126 } else {
3127 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3128 EltNo -= NumElems/2;
3129 }
3130 NumElems >>= 1;
3131 }
Eric Christopherfd179292009-08-27 18:07:15 +00003132
Nate Begeman9008ca62009-04-27 18:41:29 +00003133 // Perform the splat.
3134 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003135 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003136 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3137 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003138}
3139
Evan Chengba05f722006-04-21 23:03:30 +00003140/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003141/// vector of zero or undef vector. This produces a shuffle where the low
3142/// element of V2 is swizzled into the zero/undef vector, landing at element
3143/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003144static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003145 bool isZero, bool HasSSE2,
3146 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003147 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003148 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003149 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3150 unsigned NumElems = VT.getVectorNumElements();
3151 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003152 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003153 // If this is the insertion idx, put the low elt of V2 here.
3154 MaskVec.push_back(i == Idx ? NumElems : i);
3155 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003156}
3157
Evan Chengf26ffe92008-05-29 08:22:04 +00003158/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3159/// a shuffle that is zero.
3160static
Nate Begeman9008ca62009-04-27 18:41:29 +00003161unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3162 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003163 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003164 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003165 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003166 int Idx = SVOp->getMaskElt(Index);
3167 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003168 ++NumZeros;
3169 continue;
3170 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003171 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003172 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003173 ++NumZeros;
3174 else
3175 break;
3176 }
3177 return NumZeros;
3178}
3179
3180/// isVectorShift - Returns true if the shuffle can be implemented as a
3181/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003182/// FIXME: split into pslldqi, psrldqi, palignr variants.
3183static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003184 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003185 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003186
3187 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003188 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003189 if (!NumZeros) {
3190 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003191 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003192 if (!NumZeros)
3193 return false;
3194 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003195 bool SeenV1 = false;
3196 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003197 for (int i = NumZeros; i < NumElems; ++i) {
3198 int Val = isLeft ? (i - NumZeros) : i;
3199 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3200 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003201 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003202 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003203 SeenV1 = true;
3204 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003205 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003206 SeenV2 = true;
3207 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003208 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003209 return false;
3210 }
3211 if (SeenV1 && SeenV2)
3212 return false;
3213
Nate Begeman9008ca62009-04-27 18:41:29 +00003214 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003215 ShAmt = NumZeros;
3216 return true;
3217}
3218
3219
Evan Chengc78d3b42006-04-24 18:01:45 +00003220/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3221///
Dan Gohman475871a2008-07-27 21:46:04 +00003222static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003223 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003224 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003225 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003226 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003227
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003228 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003229 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003230 bool First = true;
3231 for (unsigned i = 0; i < 16; ++i) {
3232 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3233 if (ThisIsNonZero && First) {
3234 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003235 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003236 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003237 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003238 First = false;
3239 }
3240
3241 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003242 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003243 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3244 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003245 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003246 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003247 }
3248 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003249 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3250 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3251 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003252 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003253 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003254 } else
3255 ThisElt = LastElt;
3256
Gabor Greifba36cb52008-08-28 21:40:38 +00003257 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003258 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003259 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003260 }
3261 }
3262
Owen Anderson825b72b2009-08-11 20:47:22 +00003263 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003264}
3265
Bill Wendlinga348c562007-03-22 18:42:45 +00003266/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003267///
Dan Gohman475871a2008-07-27 21:46:04 +00003268static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003269 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003270 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003271 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003272 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003273
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003274 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003275 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003276 bool First = true;
3277 for (unsigned i = 0; i < 8; ++i) {
3278 bool isNonZero = (NonZeros & (1 << i)) != 0;
3279 if (isNonZero) {
3280 if (First) {
3281 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003282 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003283 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003284 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003285 First = false;
3286 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003287 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003288 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003289 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003290 }
3291 }
3292
3293 return V;
3294}
3295
Evan Chengf26ffe92008-05-29 08:22:04 +00003296/// getVShift - Return a vector logical shift node.
3297///
Owen Andersone50ed302009-08-10 22:56:29 +00003298static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003299 unsigned NumBits, SelectionDAG &DAG,
3300 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003301 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003302 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003303 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003304 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3305 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3306 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003307 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003308}
3309
Dan Gohman475871a2008-07-27 21:46:04 +00003310SDValue
3311X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003312 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003313 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003314 if (ISD::isBuildVectorAllZeros(Op.getNode())
3315 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003316 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3317 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3318 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003319 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003320 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003321
Gabor Greifba36cb52008-08-28 21:40:38 +00003322 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003323 return getOnesVector(Op.getValueType(), DAG, dl);
3324 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003325 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003326
Owen Andersone50ed302009-08-10 22:56:29 +00003327 EVT VT = Op.getValueType();
3328 EVT ExtVT = VT.getVectorElementType();
3329 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003330
3331 unsigned NumElems = Op.getNumOperands();
3332 unsigned NumZero = 0;
3333 unsigned NumNonZero = 0;
3334 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003335 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003336 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003337 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003338 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003339 if (Elt.getOpcode() == ISD::UNDEF)
3340 continue;
3341 Values.insert(Elt);
3342 if (Elt.getOpcode() != ISD::Constant &&
3343 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003344 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003345 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003346 NumZero++;
3347 else {
3348 NonZeros |= (1 << i);
3349 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003350 }
3351 }
3352
Dan Gohman7f321562007-06-25 16:23:39 +00003353 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003354 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003355 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003356 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003357
Chris Lattner67f453a2008-03-09 05:42:06 +00003358 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003359 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003360 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003361 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003362
Chris Lattner62098042008-03-09 01:05:04 +00003363 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3364 // the value are obviously zero, truncate the value to i32 and do the
3365 // insertion that way. Only do this if the value is non-constant or if the
3366 // value is a constant being inserted into element 0. It is cheaper to do
3367 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003368 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003369 (!IsAllConstants || Idx == 0)) {
3370 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3371 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003372 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3373 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003374
Chris Lattner62098042008-03-09 01:05:04 +00003375 // Truncate the value (which may itself be a constant) to i32, and
3376 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003377 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003378 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003379 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3380 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003381
Chris Lattner62098042008-03-09 01:05:04 +00003382 // Now we have our 32-bit value zero extended in the low element of
3383 // a vector. If Idx != 0, swizzle it into place.
3384 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003385 SmallVector<int, 4> Mask;
3386 Mask.push_back(Idx);
3387 for (unsigned i = 1; i != VecElts; ++i)
3388 Mask.push_back(i);
3389 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003390 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003391 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003392 }
Dale Johannesenace16102009-02-03 19:33:06 +00003393 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003394 }
3395 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003396
Chris Lattner19f79692008-03-08 22:59:52 +00003397 // If we have a constant or non-constant insertion into the low element of
3398 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3399 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003400 // depending on what the source datatype is.
3401 if (Idx == 0) {
3402 if (NumZero == 0) {
3403 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003404 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3405 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003406 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3407 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3408 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3409 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003410 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3411 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3412 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003413 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3414 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3415 Subtarget->hasSSE2(), DAG);
3416 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3417 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003418 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003419
3420 // Is it a vector logical left shift?
3421 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003422 X86::isZeroNode(Op.getOperand(0)) &&
3423 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003424 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003425 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003426 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003427 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003428 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003429 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003430
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003431 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003432 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003433
Chris Lattner19f79692008-03-08 22:59:52 +00003434 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3435 // is a non-constant being inserted into an element other than the low one,
3436 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3437 // movd/movss) to move this into the low element, then shuffle it into
3438 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003439 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003440 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003441
Evan Cheng0db9fe62006-04-25 20:13:52 +00003442 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003443 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3444 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003445 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003446 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003447 MaskVec.push_back(i == Idx ? 0 : 1);
3448 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003449 }
3450 }
3451
Chris Lattner67f453a2008-03-09 05:42:06 +00003452 // Splat is obviously ok. Let legalizer expand it to a shuffle.
3453 if (Values.size() == 1)
Dan Gohman475871a2008-07-27 21:46:04 +00003454 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00003455
Dan Gohmana3941172007-07-24 22:55:08 +00003456 // A vector full of immediates; various special cases are already
3457 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003458 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003459 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003460
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003461 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003462 if (EVTBits == 64) {
3463 if (NumNonZero == 1) {
3464 // One half is zero or undef.
3465 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003466 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003467 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003468 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3469 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003470 }
Dan Gohman475871a2008-07-27 21:46:04 +00003471 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003472 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003473
3474 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003475 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003476 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003477 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003478 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003479 }
3480
Bill Wendling826f36f2007-03-28 00:57:11 +00003481 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003482 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003483 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003484 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003485 }
3486
3487 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003488 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003489 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003490 if (NumElems == 4 && NumZero > 0) {
3491 for (unsigned i = 0; i < 4; ++i) {
3492 bool isZero = !(NonZeros & (1 << i));
3493 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003494 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003495 else
Dale Johannesenace16102009-02-03 19:33:06 +00003496 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003497 }
3498
3499 for (unsigned i = 0; i < 2; ++i) {
3500 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3501 default: break;
3502 case 0:
3503 V[i] = V[i*2]; // Must be a zero vector.
3504 break;
3505 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003506 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003507 break;
3508 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003509 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003510 break;
3511 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003512 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003513 break;
3514 }
3515 }
3516
Nate Begeman9008ca62009-04-27 18:41:29 +00003517 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003518 bool Reverse = (NonZeros & 0x3) == 2;
3519 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003520 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003521 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3522 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003523 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3524 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003525 }
3526
3527 if (Values.size() > 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003528 // If we have SSE 4.1, Expand into a number of inserts unless the number of
3529 // values to be inserted is equal to the number of elements, in which case
3530 // use the unpack code below in the hopes of matching the consecutive elts
Eric Christopherfd179292009-08-27 18:07:15 +00003531 // load merge pattern for shuffles.
Nate Begeman9008ca62009-04-27 18:41:29 +00003532 // FIXME: We could probably just check that here directly.
Eric Christopherfd179292009-08-27 18:07:15 +00003533 if (Values.size() < NumElems && VT.getSizeInBits() == 128 &&
Nate Begeman9008ca62009-04-27 18:41:29 +00003534 getSubtarget()->hasSSE41()) {
3535 V[0] = DAG.getUNDEF(VT);
3536 for (unsigned i = 0; i < NumElems; ++i)
3537 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3538 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3539 Op.getOperand(i), DAG.getIntPtrConstant(i));
3540 return V[0];
3541 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003542 // Expand into a number of unpckl*.
3543 // e.g. for v4f32
3544 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3545 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3546 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003547 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003548 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003549 NumElems >>= 1;
3550 while (NumElems != 0) {
3551 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003552 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003553 NumElems >>= 1;
3554 }
3555 return V[0];
3556 }
3557
Dan Gohman475871a2008-07-27 21:46:04 +00003558 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003559}
3560
Nate Begemanb9a47b82009-02-23 08:49:38 +00003561// v8i16 shuffles - Prefer shuffles in the following order:
3562// 1. [all] pshuflw, pshufhw, optional move
3563// 2. [ssse3] 1 x pshufb
3564// 3. [ssse3] 2 x pshufb + 1 x por
3565// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003566static
Nate Begeman9008ca62009-04-27 18:41:29 +00003567SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3568 SelectionDAG &DAG, X86TargetLowering &TLI) {
3569 SDValue V1 = SVOp->getOperand(0);
3570 SDValue V2 = SVOp->getOperand(1);
3571 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003572 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00003573
Nate Begemanb9a47b82009-02-23 08:49:38 +00003574 // Determine if more than 1 of the words in each of the low and high quadwords
3575 // of the result come from the same quadword of one of the two inputs. Undef
3576 // mask values count as coming from any quadword, for better codegen.
3577 SmallVector<unsigned, 4> LoQuad(4);
3578 SmallVector<unsigned, 4> HiQuad(4);
3579 BitVector InputQuads(4);
3580 for (unsigned i = 0; i < 8; ++i) {
3581 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00003582 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003583 MaskVals.push_back(EltIdx);
3584 if (EltIdx < 0) {
3585 ++Quad[0];
3586 ++Quad[1];
3587 ++Quad[2];
3588 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00003589 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003590 }
3591 ++Quad[EltIdx / 4];
3592 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00003593 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003594
Nate Begemanb9a47b82009-02-23 08:49:38 +00003595 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003596 unsigned MaxQuad = 1;
3597 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003598 if (LoQuad[i] > MaxQuad) {
3599 BestLoQuad = i;
3600 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003601 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003602 }
3603
Nate Begemanb9a47b82009-02-23 08:49:38 +00003604 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003605 MaxQuad = 1;
3606 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003607 if (HiQuad[i] > MaxQuad) {
3608 BestHiQuad = i;
3609 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003610 }
3611 }
3612
Nate Begemanb9a47b82009-02-23 08:49:38 +00003613 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00003614 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00003615 // single pshufb instruction is necessary. If There are more than 2 input
3616 // quads, disable the next transformation since it does not help SSSE3.
3617 bool V1Used = InputQuads[0] || InputQuads[1];
3618 bool V2Used = InputQuads[2] || InputQuads[3];
3619 if (TLI.getSubtarget()->hasSSSE3()) {
3620 if (InputQuads.count() == 2 && V1Used && V2Used) {
3621 BestLoQuad = InputQuads.find_first();
3622 BestHiQuad = InputQuads.find_next(BestLoQuad);
3623 }
3624 if (InputQuads.count() > 2) {
3625 BestLoQuad = -1;
3626 BestHiQuad = -1;
3627 }
3628 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003629
Nate Begemanb9a47b82009-02-23 08:49:38 +00003630 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3631 // the shuffle mask. If a quad is scored as -1, that means that it contains
3632 // words from all 4 input quadwords.
3633 SDValue NewV;
3634 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003635 SmallVector<int, 8> MaskV;
3636 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
3637 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00003638 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003639 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3640 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
3641 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003642
Nate Begemanb9a47b82009-02-23 08:49:38 +00003643 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3644 // source words for the shuffle, to aid later transformations.
3645 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00003646 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00003647 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003648 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00003649 if (idx != (int)i)
3650 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003651 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00003652 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003653 AllWordsInNewV = false;
3654 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00003655 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003656
Nate Begemanb9a47b82009-02-23 08:49:38 +00003657 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3658 if (AllWordsInNewV) {
3659 for (int i = 0; i != 8; ++i) {
3660 int idx = MaskVals[i];
3661 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003662 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00003663 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003664 if ((idx != i) && idx < 4)
3665 pshufhw = false;
3666 if ((idx != i) && idx > 3)
3667 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00003668 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003669 V1 = NewV;
3670 V2Used = false;
3671 BestLoQuad = 0;
3672 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003673 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003674
Nate Begemanb9a47b82009-02-23 08:49:38 +00003675 // If we've eliminated the use of V2, and the new mask is a pshuflw or
3676 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00003677 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00003678 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00003679 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00003680 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003681 }
Eric Christopherfd179292009-08-27 18:07:15 +00003682
Nate Begemanb9a47b82009-02-23 08:49:38 +00003683 // If we have SSSE3, and all words of the result are from 1 input vector,
3684 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
3685 // is present, fall back to case 4.
3686 if (TLI.getSubtarget()->hasSSSE3()) {
3687 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00003688
Nate Begemanb9a47b82009-02-23 08:49:38 +00003689 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00003690 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00003691 // mask, and elements that come from V1 in the V2 mask, so that the two
3692 // results can be OR'd together.
3693 bool TwoInputs = V1Used && V2Used;
3694 for (unsigned i = 0; i != 8; ++i) {
3695 int EltIdx = MaskVals[i] * 2;
3696 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003697 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3698 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003699 continue;
3700 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003701 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3702 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003703 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003704 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00003705 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003706 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003707 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003708 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00003709 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00003710
Nate Begemanb9a47b82009-02-23 08:49:38 +00003711 // Calculate the shuffle mask for the second input, shuffle it, and
3712 // OR it with the first shuffled input.
3713 pshufbMask.clear();
3714 for (unsigned i = 0; i != 8; ++i) {
3715 int EltIdx = MaskVals[i] * 2;
3716 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003717 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3718 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003719 continue;
3720 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003721 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3722 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003723 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003724 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00003725 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003726 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003727 MVT::v16i8, &pshufbMask[0], 16));
3728 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3729 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003730 }
3731
3732 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
3733 // and update MaskVals with new element order.
3734 BitVector InOrder(8);
3735 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003736 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003737 for (int i = 0; i != 4; ++i) {
3738 int idx = MaskVals[i];
3739 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003740 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003741 InOrder.set(i);
3742 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003743 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003744 InOrder.set(i);
3745 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003746 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003747 }
3748 }
3749 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003750 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00003751 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00003752 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003753 }
Eric Christopherfd179292009-08-27 18:07:15 +00003754
Nate Begemanb9a47b82009-02-23 08:49:38 +00003755 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
3756 // and update MaskVals with the new element order.
3757 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003758 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003759 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003760 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003761 for (unsigned i = 4; i != 8; ++i) {
3762 int idx = MaskVals[i];
3763 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003764 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003765 InOrder.set(i);
3766 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003767 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003768 InOrder.set(i);
3769 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003770 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003771 }
3772 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003773 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00003774 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003775 }
Eric Christopherfd179292009-08-27 18:07:15 +00003776
Nate Begemanb9a47b82009-02-23 08:49:38 +00003777 // In case BestHi & BestLo were both -1, which means each quadword has a word
3778 // from each of the four input quadwords, calculate the InOrder bitvector now
3779 // before falling through to the insert/extract cleanup.
3780 if (BestLoQuad == -1 && BestHiQuad == -1) {
3781 NewV = V1;
3782 for (int i = 0; i != 8; ++i)
3783 if (MaskVals[i] < 0 || MaskVals[i] == i)
3784 InOrder.set(i);
3785 }
Eric Christopherfd179292009-08-27 18:07:15 +00003786
Nate Begemanb9a47b82009-02-23 08:49:38 +00003787 // The other elements are put in the right place using pextrw and pinsrw.
3788 for (unsigned i = 0; i != 8; ++i) {
3789 if (InOrder[i])
3790 continue;
3791 int EltIdx = MaskVals[i];
3792 if (EltIdx < 0)
3793 continue;
3794 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00003795 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003796 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00003797 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003798 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003799 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003800 DAG.getIntPtrConstant(i));
3801 }
3802 return NewV;
3803}
3804
3805// v16i8 shuffles - Prefer shuffles in the following order:
3806// 1. [ssse3] 1 x pshufb
3807// 2. [ssse3] 2 x pshufb + 1 x por
3808// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
3809static
Nate Begeman9008ca62009-04-27 18:41:29 +00003810SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
3811 SelectionDAG &DAG, X86TargetLowering &TLI) {
3812 SDValue V1 = SVOp->getOperand(0);
3813 SDValue V2 = SVOp->getOperand(1);
3814 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003815 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00003816 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00003817
Nate Begemanb9a47b82009-02-23 08:49:38 +00003818 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00003819 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00003820 // present, fall back to case 3.
3821 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
3822 bool V1Only = true;
3823 bool V2Only = true;
3824 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003825 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00003826 if (EltIdx < 0)
3827 continue;
3828 if (EltIdx < 16)
3829 V2Only = false;
3830 else
3831 V1Only = false;
3832 }
Eric Christopherfd179292009-08-27 18:07:15 +00003833
Nate Begemanb9a47b82009-02-23 08:49:38 +00003834 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
3835 if (TLI.getSubtarget()->hasSSSE3()) {
3836 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00003837
Nate Begemanb9a47b82009-02-23 08:49:38 +00003838 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00003839 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00003840 //
3841 // Otherwise, we have elements from both input vectors, and must zero out
3842 // elements that come from V2 in the first mask, and V1 in the second mask
3843 // so that we can OR them together.
3844 bool TwoInputs = !(V1Only || V2Only);
3845 for (unsigned i = 0; i != 16; ++i) {
3846 int EltIdx = MaskVals[i];
3847 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003848 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003849 continue;
3850 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003851 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003852 }
3853 // If all the elements are from V2, assign it to V1 and return after
3854 // building the first pshufb.
3855 if (V2Only)
3856 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00003857 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003858 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003859 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003860 if (!TwoInputs)
3861 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00003862
Nate Begemanb9a47b82009-02-23 08:49:38 +00003863 // Calculate the shuffle mask for the second input, shuffle it, and
3864 // OR it with the first shuffled input.
3865 pshufbMask.clear();
3866 for (unsigned i = 0; i != 16; ++i) {
3867 int EltIdx = MaskVals[i];
3868 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003869 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003870 continue;
3871 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003872 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003873 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003874 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003875 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003876 MVT::v16i8, &pshufbMask[0], 16));
3877 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003878 }
Eric Christopherfd179292009-08-27 18:07:15 +00003879
Nate Begemanb9a47b82009-02-23 08:49:38 +00003880 // No SSSE3 - Calculate in place words and then fix all out of place words
3881 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
3882 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00003883 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3884 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003885 SDValue NewV = V2Only ? V2 : V1;
3886 for (int i = 0; i != 8; ++i) {
3887 int Elt0 = MaskVals[i*2];
3888 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00003889
Nate Begemanb9a47b82009-02-23 08:49:38 +00003890 // This word of the result is all undef, skip it.
3891 if (Elt0 < 0 && Elt1 < 0)
3892 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00003893
Nate Begemanb9a47b82009-02-23 08:49:38 +00003894 // This word of the result is already in the correct place, skip it.
3895 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
3896 continue;
3897 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
3898 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00003899
Nate Begemanb9a47b82009-02-23 08:49:38 +00003900 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
3901 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
3902 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00003903
3904 // If Elt0 and Elt1 are defined, are consecutive, and can be load
3905 // using a single extract together, load it and store it.
3906 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003907 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00003908 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00003909 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00003910 DAG.getIntPtrConstant(i));
3911 continue;
3912 }
3913
Nate Begemanb9a47b82009-02-23 08:49:38 +00003914 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00003915 // source byte is not also odd, shift the extracted word left 8 bits
3916 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00003917 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003918 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003919 DAG.getIntPtrConstant(Elt1 / 2));
3920 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00003921 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003922 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003923 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00003924 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
3925 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003926 }
3927 // If Elt0 is defined, extract it from the appropriate source. If the
3928 // source byte is not also even, shift the extracted word right 8 bits. If
3929 // Elt1 was also defined, OR the extracted values together before
3930 // inserting them in the result.
3931 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003932 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003933 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
3934 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00003935 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003936 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003937 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00003938 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
3939 DAG.getConstant(0x00FF, MVT::i16));
3940 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00003941 : InsElt0;
3942 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003943 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003944 DAG.getIntPtrConstant(i));
3945 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003946 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003947}
3948
Evan Cheng7a831ce2007-12-15 03:00:47 +00003949/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
3950/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
3951/// done when every pair / quad of shuffle mask elements point to elements in
3952/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00003953/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
3954static
Nate Begeman9008ca62009-04-27 18:41:29 +00003955SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
3956 SelectionDAG &DAG,
3957 TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00003958 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003959 SDValue V1 = SVOp->getOperand(0);
3960 SDValue V2 = SVOp->getOperand(1);
3961 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00003962 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00003963 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00003964 EVT MaskEltVT = MaskVT.getVectorElementType();
3965 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00003966 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003967 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003968 case MVT::v4f32: NewVT = MVT::v2f64; break;
3969 case MVT::v4i32: NewVT = MVT::v2i64; break;
3970 case MVT::v8i16: NewVT = MVT::v4i32; break;
3971 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003972 }
3973
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003974 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003975 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00003976 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003977 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003978 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003979 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003980 int Scale = NumElems / NewWidth;
3981 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00003982 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003983 int StartIdx = -1;
3984 for (int j = 0; j < Scale; ++j) {
3985 int EltIdx = SVOp->getMaskElt(i+j);
3986 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003987 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003988 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00003989 StartIdx = EltIdx - (EltIdx % Scale);
3990 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00003991 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00003992 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003993 if (StartIdx == -1)
3994 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00003995 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003996 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003997 }
3998
Dale Johannesenace16102009-02-03 19:33:06 +00003999 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4000 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004001 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004002}
4003
Evan Chengd880b972008-05-09 21:53:03 +00004004/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004005///
Owen Andersone50ed302009-08-10 22:56:29 +00004006static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004007 SDValue SrcOp, SelectionDAG &DAG,
4008 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004009 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004010 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004011 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004012 LD = dyn_cast<LoadSDNode>(SrcOp);
4013 if (!LD) {
4014 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4015 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004016 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4017 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004018 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4019 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004020 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004021 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004022 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004023 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4024 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4025 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4026 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004027 SrcOp.getOperand(0)
4028 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004029 }
4030 }
4031 }
4032
Dale Johannesenace16102009-02-03 19:33:06 +00004033 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4034 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004035 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004036 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004037}
4038
Evan Chengace3c172008-07-22 21:13:36 +00004039/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4040/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004041static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004042LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4043 SDValue V1 = SVOp->getOperand(0);
4044 SDValue V2 = SVOp->getOperand(1);
4045 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004046 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004047
Evan Chengace3c172008-07-22 21:13:36 +00004048 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004049 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004050 SmallVector<int, 8> Mask1(4U, -1);
4051 SmallVector<int, 8> PermMask;
4052 SVOp->getMask(PermMask);
4053
Evan Chengace3c172008-07-22 21:13:36 +00004054 unsigned NumHi = 0;
4055 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004056 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004057 int Idx = PermMask[i];
4058 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004059 Locs[i] = std::make_pair(-1, -1);
4060 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004061 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4062 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004063 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004064 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004065 NumLo++;
4066 } else {
4067 Locs[i] = std::make_pair(1, NumHi);
4068 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004069 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004070 NumHi++;
4071 }
4072 }
4073 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004074
Evan Chengace3c172008-07-22 21:13:36 +00004075 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004076 // If no more than two elements come from either vector. This can be
4077 // implemented with two shuffles. First shuffle gather the elements.
4078 // The second shuffle, which takes the first shuffle as both of its
4079 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004080 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004081
Nate Begeman9008ca62009-04-27 18:41:29 +00004082 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004083
Evan Chengace3c172008-07-22 21:13:36 +00004084 for (unsigned i = 0; i != 4; ++i) {
4085 if (Locs[i].first == -1)
4086 continue;
4087 else {
4088 unsigned Idx = (i < 2) ? 0 : 4;
4089 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004090 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004091 }
4092 }
4093
Nate Begeman9008ca62009-04-27 18:41:29 +00004094 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004095 } else if (NumLo == 3 || NumHi == 3) {
4096 // Otherwise, we must have three elements from one vector, call it X, and
4097 // one element from the other, call it Y. First, use a shufps to build an
4098 // intermediate vector with the one element from Y and the element from X
4099 // that will be in the same half in the final destination (the indexes don't
4100 // matter). Then, use a shufps to build the final vector, taking the half
4101 // containing the element from Y from the intermediate, and the other half
4102 // from X.
4103 if (NumHi == 3) {
4104 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004105 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004106 std::swap(V1, V2);
4107 }
4108
4109 // Find the element from V2.
4110 unsigned HiIndex;
4111 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004112 int Val = PermMask[HiIndex];
4113 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004114 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004115 if (Val >= 4)
4116 break;
4117 }
4118
Nate Begeman9008ca62009-04-27 18:41:29 +00004119 Mask1[0] = PermMask[HiIndex];
4120 Mask1[1] = -1;
4121 Mask1[2] = PermMask[HiIndex^1];
4122 Mask1[3] = -1;
4123 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004124
4125 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004126 Mask1[0] = PermMask[0];
4127 Mask1[1] = PermMask[1];
4128 Mask1[2] = HiIndex & 1 ? 6 : 4;
4129 Mask1[3] = HiIndex & 1 ? 4 : 6;
4130 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004131 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004132 Mask1[0] = HiIndex & 1 ? 2 : 0;
4133 Mask1[1] = HiIndex & 1 ? 0 : 2;
4134 Mask1[2] = PermMask[2];
4135 Mask1[3] = PermMask[3];
4136 if (Mask1[2] >= 0)
4137 Mask1[2] += 4;
4138 if (Mask1[3] >= 0)
4139 Mask1[3] += 4;
4140 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004141 }
Evan Chengace3c172008-07-22 21:13:36 +00004142 }
4143
4144 // Break it into (shuffle shuffle_hi, shuffle_lo).
4145 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004146 SmallVector<int,8> LoMask(4U, -1);
4147 SmallVector<int,8> HiMask(4U, -1);
4148
4149 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004150 unsigned MaskIdx = 0;
4151 unsigned LoIdx = 0;
4152 unsigned HiIdx = 2;
4153 for (unsigned i = 0; i != 4; ++i) {
4154 if (i == 2) {
4155 MaskPtr = &HiMask;
4156 MaskIdx = 1;
4157 LoIdx = 0;
4158 HiIdx = 2;
4159 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004160 int Idx = PermMask[i];
4161 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004162 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004163 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004164 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004165 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004166 LoIdx++;
4167 } else {
4168 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004169 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004170 HiIdx++;
4171 }
4172 }
4173
Nate Begeman9008ca62009-04-27 18:41:29 +00004174 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4175 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4176 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004177 for (unsigned i = 0; i != 4; ++i) {
4178 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004179 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004180 } else {
4181 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004182 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004183 }
4184 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004185 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004186}
4187
Dan Gohman475871a2008-07-27 21:46:04 +00004188SDValue
4189X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004190 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004191 SDValue V1 = Op.getOperand(0);
4192 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004193 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004194 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004195 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004196 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004197 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4198 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004199 bool V1IsSplat = false;
4200 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004201
Nate Begeman9008ca62009-04-27 18:41:29 +00004202 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004203 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004204
Nate Begeman9008ca62009-04-27 18:41:29 +00004205 // Promote splats to v4f32.
4206 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004207 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004208 return Op;
4209 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004210 }
4211
Evan Cheng7a831ce2007-12-15 03:00:47 +00004212 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4213 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004214 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004215 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004216 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004217 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004218 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004219 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004220 // FIXME: Figure out a cleaner way to do this.
4221 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004222 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004223 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004224 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004225 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4226 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4227 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004228 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004229 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004230 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4231 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004232 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004233 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004234 }
4235 }
Eric Christopherfd179292009-08-27 18:07:15 +00004236
Nate Begeman9008ca62009-04-27 18:41:29 +00004237 if (X86::isPSHUFDMask(SVOp))
4238 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004239
Evan Chengf26ffe92008-05-29 08:22:04 +00004240 // Check if this can be converted into a logical shift.
4241 bool isLeft = false;
4242 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004243 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004244 bool isShift = getSubtarget()->hasSSE2() &&
4245 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004246 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004247 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004248 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004249 EVT EltVT = VT.getVectorElementType();
4250 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004251 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004252 }
Eric Christopherfd179292009-08-27 18:07:15 +00004253
Nate Begeman9008ca62009-04-27 18:41:29 +00004254 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004255 if (V1IsUndef)
4256 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004257 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004258 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004259 if (!isMMX)
4260 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004261 }
Eric Christopherfd179292009-08-27 18:07:15 +00004262
Nate Begeman9008ca62009-04-27 18:41:29 +00004263 // FIXME: fold these into legal mask.
4264 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4265 X86::isMOVSLDUPMask(SVOp) ||
4266 X86::isMOVHLPSMask(SVOp) ||
4267 X86::isMOVHPMask(SVOp) ||
4268 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004269 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004270
Nate Begeman9008ca62009-04-27 18:41:29 +00004271 if (ShouldXformToMOVHLPS(SVOp) ||
4272 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4273 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004274
Evan Chengf26ffe92008-05-29 08:22:04 +00004275 if (isShift) {
4276 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004277 EVT EltVT = VT.getVectorElementType();
4278 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004279 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004280 }
Eric Christopherfd179292009-08-27 18:07:15 +00004281
Evan Cheng9eca5e82006-10-25 21:49:50 +00004282 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004283 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4284 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004285 V1IsSplat = isSplatVector(V1.getNode());
4286 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004287
Chris Lattner8a594482007-11-25 00:24:49 +00004288 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004289 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004290 Op = CommuteVectorShuffle(SVOp, DAG);
4291 SVOp = cast<ShuffleVectorSDNode>(Op);
4292 V1 = SVOp->getOperand(0);
4293 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004294 std::swap(V1IsSplat, V2IsSplat);
4295 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004296 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004297 }
4298
Nate Begeman9008ca62009-04-27 18:41:29 +00004299 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4300 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004301 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004302 return V1;
4303 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4304 // the instruction selector will not match, so get a canonical MOVL with
4305 // swapped operands to undo the commute.
4306 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004307 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004308
Nate Begeman9008ca62009-04-27 18:41:29 +00004309 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4310 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4311 X86::isUNPCKLMask(SVOp) ||
4312 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004313 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004314
Evan Cheng9bbbb982006-10-25 20:48:19 +00004315 if (V2IsSplat) {
4316 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004317 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004318 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004319 SDValue NewMask = NormalizeMask(SVOp, DAG);
4320 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4321 if (NSVOp != SVOp) {
4322 if (X86::isUNPCKLMask(NSVOp, true)) {
4323 return NewMask;
4324 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4325 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004326 }
4327 }
4328 }
4329
Evan Cheng9eca5e82006-10-25 21:49:50 +00004330 if (Commuted) {
4331 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004332 // FIXME: this seems wrong.
4333 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4334 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4335 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4336 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4337 X86::isUNPCKLMask(NewSVOp) ||
4338 X86::isUNPCKHMask(NewSVOp))
4339 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004340 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004341
Nate Begemanb9a47b82009-02-23 08:49:38 +00004342 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004343
4344 // Normalize the node to match x86 shuffle ops if needed
4345 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4346 return CommuteVectorShuffle(SVOp, DAG);
4347
4348 // Check for legal shuffle and return?
4349 SmallVector<int, 16> PermMask;
4350 SVOp->getMask(PermMask);
4351 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004352 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004353
Evan Cheng14b32e12007-12-11 01:46:18 +00004354 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004355 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004356 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004357 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004358 return NewOp;
4359 }
4360
Owen Anderson825b72b2009-08-11 20:47:22 +00004361 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004362 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004363 if (NewOp.getNode())
4364 return NewOp;
4365 }
Eric Christopherfd179292009-08-27 18:07:15 +00004366
Evan Chengace3c172008-07-22 21:13:36 +00004367 // Handle all 4 wide cases with a number of shuffles except for MMX.
4368 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004369 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004370
Dan Gohman475871a2008-07-27 21:46:04 +00004371 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004372}
4373
Dan Gohman475871a2008-07-27 21:46:04 +00004374SDValue
4375X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004376 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004377 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004378 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004379 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004380 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004381 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004382 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004383 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004384 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004385 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004386 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4387 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4388 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004389 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4390 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004391 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004392 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004393 Op.getOperand(0)),
4394 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004395 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004396 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004397 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004398 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004399 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004400 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004401 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4402 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004403 // result has a single use which is a store or a bitcast to i32. And in
4404 // the case of a store, it's not worth it if the index is a constant 0,
4405 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004406 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004407 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004408 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004409 if ((User->getOpcode() != ISD::STORE ||
4410 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4411 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004412 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004413 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004414 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004415 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4416 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004417 Op.getOperand(0)),
4418 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004419 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4420 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004421 // ExtractPS works with constant index.
4422 if (isa<ConstantSDNode>(Op.getOperand(1)))
4423 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004424 }
Dan Gohman475871a2008-07-27 21:46:04 +00004425 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004426}
4427
4428
Dan Gohman475871a2008-07-27 21:46:04 +00004429SDValue
4430X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004431 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004432 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004433
Evan Cheng62a3f152008-03-24 21:52:23 +00004434 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004435 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004436 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004437 return Res;
4438 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004439
Owen Andersone50ed302009-08-10 22:56:29 +00004440 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004441 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004442 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004443 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004444 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004445 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004446 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004447 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4448 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004449 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004450 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004451 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004452 // Transform it so it match pextrw which produces a 32-bit result.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004453 EVT EltVT = (MVT::SimpleValueType)(VT.getSimpleVT().SimpleTy+1);
4454 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004455 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00004456 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004457 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004458 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004459 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004460 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004461 if (Idx == 0)
4462 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004463
Evan Cheng0db9fe62006-04-25 20:13:52 +00004464 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004465 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004466 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004467 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004468 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004469 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004470 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004471 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004472 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4473 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4474 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004475 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004476 if (Idx == 0)
4477 return Op;
4478
4479 // UNPCKHPD the element to the lowest double word, then movsd.
4480 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4481 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004482 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004483 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004484 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004485 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004486 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004487 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004488 }
4489
Dan Gohman475871a2008-07-27 21:46:04 +00004490 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004491}
4492
Dan Gohman475871a2008-07-27 21:46:04 +00004493SDValue
4494X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Owen Andersone50ed302009-08-10 22:56:29 +00004495 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004496 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004497 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004498
Dan Gohman475871a2008-07-27 21:46:04 +00004499 SDValue N0 = Op.getOperand(0);
4500 SDValue N1 = Op.getOperand(1);
4501 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004502
Dan Gohman8a55ce42009-09-23 21:02:20 +00004503 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00004504 isa<ConstantSDNode>(N2)) {
Dan Gohman8a55ce42009-09-23 21:02:20 +00004505 unsigned Opc = (EltVT.getSizeInBits() == 8) ? X86ISD::PINSRB
4506 : X86ISD::PINSRW;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004507 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4508 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004509 if (N1.getValueType() != MVT::i32)
4510 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4511 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004512 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004513 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004514 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004515 // Bits [7:6] of the constant are the source select. This will always be
4516 // zero here. The DAG Combiner may combine an extract_elt index into these
4517 // bits. For example (insert (extract, 3), 2) could be matched by putting
4518 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004519 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004520 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004521 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004522 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004523 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00004524 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00004525 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00004526 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004527 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00004528 // PINSR* works with constant index.
4529 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004530 }
Dan Gohman475871a2008-07-27 21:46:04 +00004531 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004532}
4533
Dan Gohman475871a2008-07-27 21:46:04 +00004534SDValue
4535X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004536 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004537 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004538
4539 if (Subtarget->hasSSE41())
4540 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4541
Dan Gohman8a55ce42009-09-23 21:02:20 +00004542 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004543 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004544
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004545 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004546 SDValue N0 = Op.getOperand(0);
4547 SDValue N1 = Op.getOperand(1);
4548 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004549
Dan Gohman8a55ce42009-09-23 21:02:20 +00004550 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004551 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4552 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004553 if (N1.getValueType() != MVT::i32)
4554 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4555 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004556 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004557 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004558 }
Dan Gohman475871a2008-07-27 21:46:04 +00004559 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004560}
4561
Dan Gohman475871a2008-07-27 21:46:04 +00004562SDValue
4563X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004564 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004565 if (Op.getValueType() == MVT::v2f32)
4566 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4567 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4568 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00004569 Op.getOperand(0))));
4570
Owen Anderson825b72b2009-08-11 20:47:22 +00004571 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
4572 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00004573
Owen Anderson825b72b2009-08-11 20:47:22 +00004574 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
4575 EVT VT = MVT::v2i32;
4576 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00004577 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004578 case MVT::v16i8:
4579 case MVT::v8i16:
4580 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00004581 break;
4582 }
Dale Johannesenace16102009-02-03 19:33:06 +00004583 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4584 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004585}
4586
Bill Wendling056292f2008-09-16 21:48:12 +00004587// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4588// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4589// one of the above mentioned nodes. It has to be wrapped because otherwise
4590// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4591// be used to form addressing mode. These wrapped nodes will be selected
4592// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00004593SDValue
4594X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004595 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004596
Chris Lattner41621a22009-06-26 19:22:52 +00004597 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4598 // global base reg.
4599 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004600 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004601 CodeModel::Model M = getTargetMachine().getCodeModel();
4602
Chris Lattner4f066492009-07-11 20:29:19 +00004603 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004604 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004605 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004606 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004607 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004608 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004609 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004610
Evan Cheng1606e8e2009-03-13 07:51:59 +00004611 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00004612 CP->getAlignment(),
4613 CP->getOffset(), OpFlag);
4614 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00004615 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004616 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00004617 if (OpFlag) {
4618 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004619 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00004620 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004621 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004622 }
4623
4624 return Result;
4625}
4626
Chris Lattner18c59872009-06-27 04:16:01 +00004627SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
4628 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004629
Chris Lattner18c59872009-06-27 04:16:01 +00004630 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4631 // global base reg.
4632 unsigned char OpFlag = 0;
4633 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004634 CodeModel::Model M = getTargetMachine().getCodeModel();
4635
Chris Lattner4f066492009-07-11 20:29:19 +00004636 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004637 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004638 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004639 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004640 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004641 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004642 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004643
Chris Lattner18c59872009-06-27 04:16:01 +00004644 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
4645 OpFlag);
4646 DebugLoc DL = JT->getDebugLoc();
4647 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004648
Chris Lattner18c59872009-06-27 04:16:01 +00004649 // With PIC, the address is actually $g + Offset.
4650 if (OpFlag) {
4651 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4652 DAG.getNode(X86ISD::GlobalBaseReg,
4653 DebugLoc::getUnknownLoc(), getPointerTy()),
4654 Result);
4655 }
Eric Christopherfd179292009-08-27 18:07:15 +00004656
Chris Lattner18c59872009-06-27 04:16:01 +00004657 return Result;
4658}
4659
4660SDValue
4661X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
4662 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00004663
Chris Lattner18c59872009-06-27 04:16:01 +00004664 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4665 // global base reg.
4666 unsigned char OpFlag = 0;
4667 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004668 CodeModel::Model M = getTargetMachine().getCodeModel();
4669
Chris Lattner4f066492009-07-11 20:29:19 +00004670 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004671 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004672 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004673 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004674 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004675 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004676 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004677
Chris Lattner18c59872009-06-27 04:16:01 +00004678 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00004679
Chris Lattner18c59872009-06-27 04:16:01 +00004680 DebugLoc DL = Op.getDebugLoc();
4681 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004682
4683
Chris Lattner18c59872009-06-27 04:16:01 +00004684 // With PIC, the address is actually $g + Offset.
4685 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00004686 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00004687 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4688 DAG.getNode(X86ISD::GlobalBaseReg,
4689 DebugLoc::getUnknownLoc(),
4690 getPointerTy()),
4691 Result);
4692 }
Eric Christopherfd179292009-08-27 18:07:15 +00004693
Chris Lattner18c59872009-06-27 04:16:01 +00004694 return Result;
4695}
4696
Dan Gohman475871a2008-07-27 21:46:04 +00004697SDValue
Dan Gohmanf705adb2009-10-30 01:28:02 +00004698X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
4699 unsigned WrapperKind = X86ISD::Wrapper;
4700 CodeModel::Model M = getTargetMachine().getCodeModel();
4701 if (Subtarget->isPICStyleRIPRel() &&
4702 (M == CodeModel::Small || M == CodeModel::Kernel))
4703 WrapperKind = X86ISD::WrapperRIP;
4704
4705 DebugLoc DL = Op.getDebugLoc();
4706
4707 BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
4708 SDValue Result = DAG.getBlockAddress(BA, DL, /*isTarget=*/true);
4709
4710 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
4711
4712 return Result;
4713}
4714
4715SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00004716X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00004717 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00004718 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00004719 // Create the TargetGlobalAddress node, folding in the constant
4720 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00004721 unsigned char OpFlags =
4722 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004723 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00004724 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004725 if (OpFlags == X86II::MO_NO_FLAG &&
4726 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00004727 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00004728 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00004729 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004730 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00004731 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004732 }
Eric Christopherfd179292009-08-27 18:07:15 +00004733
Chris Lattner4f066492009-07-11 20:29:19 +00004734 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004735 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00004736 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
4737 else
4738 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00004739
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004740 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00004741 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004742 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
4743 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004744 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004745 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004746
Chris Lattner36c25012009-07-10 07:34:39 +00004747 // For globals that require a load from a stub to get the address, emit the
4748 // load.
4749 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00004750 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Dan Gohman3069b872008-02-07 18:41:25 +00004751 PseudoSourceValue::getGOT(), 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004752
Dan Gohman6520e202008-10-18 02:06:02 +00004753 // If there was a non-zero offset that we didn't fold, create an explicit
4754 // addition for it.
4755 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004756 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00004757 DAG.getConstant(Offset, getPointerTy()));
4758
Evan Cheng0db9fe62006-04-25 20:13:52 +00004759 return Result;
4760}
4761
Evan Chengda43bcf2008-09-24 00:05:32 +00004762SDValue
4763X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
4764 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00004765 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004766 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00004767}
4768
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004769static SDValue
4770GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00004771 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00004772 unsigned char OperandFlags) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004773 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004774 DebugLoc dl = GA->getDebugLoc();
4775 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
4776 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004777 GA->getOffset(),
4778 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004779 if (InFlag) {
4780 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004781 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004782 } else {
4783 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004784 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004785 }
Rafael Espindola15f1b662009-04-24 12:59:40 +00004786 SDValue Flag = Chain.getValue(1);
4787 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004788}
4789
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004790// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004791static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004792LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00004793 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00004794 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00004795 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
4796 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004797 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004798 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004799 PtrVT), InFlag);
4800 InFlag = Chain.getValue(1);
4801
Chris Lattnerb903bed2009-06-26 21:20:29 +00004802 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004803}
4804
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004805// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004806static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004807LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00004808 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004809 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
4810 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004811}
4812
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004813// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
4814// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00004815static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00004816 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004817 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004818 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004819 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00004820 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
4821 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004822 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00004823 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00004824
4825 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
4826 NULL, 0);
4827
Chris Lattnerb903bed2009-06-26 21:20:29 +00004828 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004829 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
4830 // initialexec.
4831 unsigned WrapperKind = X86ISD::Wrapper;
4832 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004833 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00004834 } else if (is64Bit) {
4835 assert(model == TLSModel::InitialExec);
4836 OperandFlags = X86II::MO_GOTTPOFF;
4837 WrapperKind = X86ISD::WrapperRIP;
4838 } else {
4839 assert(model == TLSModel::InitialExec);
4840 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00004841 }
Eric Christopherfd179292009-08-27 18:07:15 +00004842
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004843 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
4844 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00004845 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004846 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004847 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004848
Rafael Espindola9a580232009-02-27 13:37:18 +00004849 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004850 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Dan Gohman3069b872008-02-07 18:41:25 +00004851 PseudoSourceValue::getGOT(), 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004852
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004853 // The address of the thread local variable is the add of the thread
4854 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004855 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004856}
4857
Dan Gohman475871a2008-07-27 21:46:04 +00004858SDValue
4859X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004860 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00004861 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004862 assert(Subtarget->isTargetELF() &&
4863 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004864 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00004865 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00004866
Chris Lattnerb903bed2009-06-26 21:20:29 +00004867 // If GV is an alias then use the aliasee for determining
4868 // thread-localness.
4869 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
4870 GV = GA->resolveAliasedGlobal(false);
Eric Christopherfd179292009-08-27 18:07:15 +00004871
Chris Lattnerb903bed2009-06-26 21:20:29 +00004872 TLSModel::Model model = getTLSModel(GV,
4873 getTargetMachine().getRelocationModel());
Eric Christopherfd179292009-08-27 18:07:15 +00004874
Chris Lattnerb903bed2009-06-26 21:20:29 +00004875 switch (model) {
4876 case TLSModel::GeneralDynamic:
4877 case TLSModel::LocalDynamic: // not implemented
4878 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00004879 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00004880 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00004881
Chris Lattnerb903bed2009-06-26 21:20:29 +00004882 case TLSModel::InitialExec:
4883 case TLSModel::LocalExec:
4884 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
4885 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004886 }
Eric Christopherfd179292009-08-27 18:07:15 +00004887
Torok Edwinc23197a2009-07-14 16:55:14 +00004888 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00004889 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004890}
4891
Evan Cheng0db9fe62006-04-25 20:13:52 +00004892
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004893/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00004894/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00004895SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00004896 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00004897 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004898 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004899 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004900 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00004901 SDValue ShOpLo = Op.getOperand(0);
4902 SDValue ShOpHi = Op.getOperand(1);
4903 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00004904 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00004905 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00004906 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00004907
Dan Gohman475871a2008-07-27 21:46:04 +00004908 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004909 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004910 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
4911 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004912 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004913 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
4914 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004915 }
Evan Chenge3413162006-01-09 18:33:28 +00004916
Owen Anderson825b72b2009-08-11 20:47:22 +00004917 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
4918 DAG.getConstant(VTBits, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00004919 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004920 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00004921
Dan Gohman475871a2008-07-27 21:46:04 +00004922 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00004923 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00004924 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
4925 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00004926
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004927 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004928 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4929 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004930 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004931 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4932 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004933 }
4934
Dan Gohman475871a2008-07-27 21:46:04 +00004935 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00004936 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004937}
Evan Chenga3195e82006-01-12 22:54:21 +00004938
Dan Gohman475871a2008-07-27 21:46:04 +00004939SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004940 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00004941
4942 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004943 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00004944 return Op;
4945 }
4946 return SDValue();
4947 }
4948
Owen Anderson825b72b2009-08-11 20:47:22 +00004949 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00004950 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004951
Eli Friedman36df4992009-05-27 00:47:34 +00004952 // These are really Legal; return the operand so the caller accepts it as
4953 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00004954 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00004955 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00004956 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00004957 Subtarget->is64Bit()) {
4958 return Op;
4959 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004960
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004961 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004962 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004963 MachineFunction &MF = DAG.getMachineFunction();
4964 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
Dan Gohman475871a2008-07-27 21:46:04 +00004965 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00004966 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00004967 StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00004968 PseudoSourceValue::getFixedStack(SSFI), 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00004969 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
4970}
Evan Cheng0db9fe62006-04-25 20:13:52 +00004971
Owen Andersone50ed302009-08-10 22:56:29 +00004972SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Eli Friedman948e95a2009-05-23 09:59:16 +00004973 SDValue StackSlot,
4974 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004975 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00004976 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00004977 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00004978 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004979 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00004980 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00004981 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004982 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004983 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004984 Ops.push_back(Chain);
4985 Ops.push_back(StackSlot);
4986 Ops.push_back(DAG.getValueType(SrcVT));
Dale Johannesenace16102009-02-03 19:33:06 +00004987 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Chris Lattnerb09916b2008-02-27 05:57:41 +00004988 Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004989
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004990 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004991 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00004992 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004993
4994 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
4995 // shouldn't be necessary except that RFP cannot be live across
4996 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004997 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004998 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Dan Gohman475871a2008-07-27 21:46:04 +00004999 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005000 Tys = DAG.getVTList(MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005001 SmallVector<SDValue, 8> Ops;
Evan Chenga3195e82006-01-12 22:54:21 +00005002 Ops.push_back(Chain);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005003 Ops.push_back(Result);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005004 Ops.push_back(StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005005 Ops.push_back(DAG.getValueType(Op.getValueType()));
5006 Ops.push_back(InFlag);
Dale Johannesenace16102009-02-03 19:33:06 +00005007 Chain = DAG.getNode(X86ISD::FST, dl, Tys, &Ops[0], Ops.size());
5008 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005009 PseudoSourceValue::getFixedStack(SSFI), 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005010 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005011
Evan Cheng0db9fe62006-04-25 20:13:52 +00005012 return Result;
5013}
5014
Bill Wendling8b8a6362009-01-17 03:56:04 +00005015// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
5016SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
5017 // This algorithm is not obvious. Here it is in C code, more or less:
5018 /*
5019 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5020 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5021 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005022
Bill Wendling8b8a6362009-01-17 03:56:04 +00005023 // Copy ints to xmm registers.
5024 __m128i xh = _mm_cvtsi32_si128( hi );
5025 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005026
Bill Wendling8b8a6362009-01-17 03:56:04 +00005027 // Combine into low half of a single xmm register.
5028 __m128i x = _mm_unpacklo_epi32( xh, xl );
5029 __m128d d;
5030 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005031
Bill Wendling8b8a6362009-01-17 03:56:04 +00005032 // Merge in appropriate exponents to give the integer bits the right
5033 // magnitude.
5034 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005035
Bill Wendling8b8a6362009-01-17 03:56:04 +00005036 // Subtract away the biases to deal with the IEEE-754 double precision
5037 // implicit 1.
5038 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005039
Bill Wendling8b8a6362009-01-17 03:56:04 +00005040 // All conversions up to here are exact. The correctly rounded result is
5041 // calculated using the current rounding mode using the following
5042 // horizontal add.
5043 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5044 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5045 // store doesn't really need to be here (except
5046 // maybe to zero the other double)
5047 return sd;
5048 }
5049 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005050
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005051 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005052 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005053
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005054 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005055 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005056 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5057 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5058 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5059 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005060 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005061 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005062
Bill Wendling8b8a6362009-01-17 03:56:04 +00005063 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005064 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005065 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005066 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005067 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005068 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005069 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005070
Owen Anderson825b72b2009-08-11 20:47:22 +00005071 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5072 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005073 Op.getOperand(0),
5074 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005075 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5076 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005077 Op.getOperand(0),
5078 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005079 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5080 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005081 PseudoSourceValue::getConstantPool(), 0,
5082 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005083 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5084 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5085 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005086 PseudoSourceValue::getConstantPool(), 0,
5087 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005088 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005089
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005090 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005091 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005092 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5093 DAG.getUNDEF(MVT::v2f64), ShufMask);
5094 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5095 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005096 DAG.getIntPtrConstant(0));
5097}
5098
Bill Wendling8b8a6362009-01-17 03:56:04 +00005099// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
5100SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005101 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005102 // FP constant to bias correct the final result.
5103 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005104 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005105
5106 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005107 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5108 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005109 Op.getOperand(0),
5110 DAG.getIntPtrConstant(0)));
5111
Owen Anderson825b72b2009-08-11 20:47:22 +00005112 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5113 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005114 DAG.getIntPtrConstant(0));
5115
5116 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005117 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5118 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005119 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005120 MVT::v2f64, Load)),
5121 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005122 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005123 MVT::v2f64, Bias)));
5124 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5125 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005126 DAG.getIntPtrConstant(0));
5127
5128 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005129 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005130
5131 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005132 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005133
Owen Anderson825b72b2009-08-11 20:47:22 +00005134 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005135 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005136 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005137 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005138 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005139 }
5140
5141 // Handle final rounding.
5142 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005143}
5144
5145SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005146 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005147 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005148
Evan Chenga06ec9e2009-01-19 08:08:22 +00005149 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5150 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5151 // the optimization here.
5152 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005153 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005154
Owen Andersone50ed302009-08-10 22:56:29 +00005155 EVT SrcVT = N0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005156 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00005157 // We only handle SSE2 f64 target here; caller can expand the rest.
Owen Anderson825b72b2009-08-11 20:47:22 +00005158 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00005159 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00005160
Bill Wendling8b8a6362009-01-17 03:56:04 +00005161 return LowerUINT_TO_FP_i64(Op, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005162 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005163 return LowerUINT_TO_FP_i32(Op, DAG);
5164 }
5165
Owen Anderson825b72b2009-08-11 20:47:22 +00005166 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
Eli Friedman948e95a2009-05-23 09:59:16 +00005167
5168 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005169 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Eli Friedman948e95a2009-05-23 09:59:16 +00005170 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5171 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5172 getPointerTy(), StackSlot, WordOff);
5173 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5174 StackSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005175 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Eli Friedman948e95a2009-05-23 09:59:16 +00005176 OffsetSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005177 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005178}
5179
Dan Gohman475871a2008-07-27 21:46:04 +00005180std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005181FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005182 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005183
Owen Andersone50ed302009-08-10 22:56:29 +00005184 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005185
5186 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005187 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5188 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005189 }
5190
Owen Anderson825b72b2009-08-11 20:47:22 +00005191 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5192 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005193 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005194
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005195 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005196 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005197 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005198 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005199 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005200 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005201 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005202 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005203
Evan Cheng87c89352007-10-15 20:11:21 +00005204 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5205 // stack slot.
5206 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005207 unsigned MemSize = DstTy.getSizeInBits()/8;
Evan Cheng87c89352007-10-15 20:11:21 +00005208 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
Dan Gohman475871a2008-07-27 21:46:04 +00005209 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005210
Evan Cheng0db9fe62006-04-25 20:13:52 +00005211 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005212 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005213 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005214 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5215 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5216 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005217 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005218
Dan Gohman475871a2008-07-27 21:46:04 +00005219 SDValue Chain = DAG.getEntryNode();
5220 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005221 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005222 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005223 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005224 PseudoSourceValue::getFixedStack(SSFI), 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005225 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005226 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005227 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5228 };
Dale Johannesenace16102009-02-03 19:33:06 +00005229 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005230 Chain = Value.getValue(1);
5231 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
5232 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5233 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005234
Evan Cheng0db9fe62006-04-25 20:13:52 +00005235 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005236 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005237 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005238
Chris Lattner27a6c732007-11-24 07:07:01 +00005239 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005240}
5241
Dan Gohman475871a2008-07-27 21:46:04 +00005242SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005243 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005244 if (Op.getValueType() == MVT::v2i32 &&
5245 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005246 return Op;
5247 }
5248 return SDValue();
5249 }
5250
Eli Friedman948e95a2009-05-23 09:59:16 +00005251 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005252 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005253 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5254 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005255
Chris Lattner27a6c732007-11-24 07:07:01 +00005256 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005257 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Dale Johannesenace16102009-02-03 19:33:06 +00005258 FIST, StackSlot, NULL, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005259}
5260
Eli Friedman948e95a2009-05-23 09:59:16 +00005261SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5262 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5263 SDValue FIST = Vals.first, StackSlot = Vals.second;
5264 assert(FIST.getNode() && "Unexpected failure");
5265
5266 // Load the result.
5267 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
5268 FIST, StackSlot, NULL, 0);
5269}
5270
Dan Gohman475871a2008-07-27 21:46:04 +00005271SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005272 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005273 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005274 EVT VT = Op.getValueType();
5275 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005276 if (VT.isVector())
5277 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005278 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005279 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005280 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005281 CV.push_back(C);
5282 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005283 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005284 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005285 CV.push_back(C);
5286 CV.push_back(C);
5287 CV.push_back(C);
5288 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005289 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005290 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005291 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005292 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005293 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005294 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005295 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005296}
5297
Dan Gohman475871a2008-07-27 21:46:04 +00005298SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005299 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005300 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005301 EVT VT = Op.getValueType();
5302 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005303 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005304 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005305 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005306 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005307 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005308 CV.push_back(C);
5309 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005310 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005311 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005312 CV.push_back(C);
5313 CV.push_back(C);
5314 CV.push_back(C);
5315 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005316 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005317 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005318 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005319 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005320 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005321 false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005322 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005323 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005324 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5325 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005326 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005327 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005328 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005329 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005330 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005331}
5332
Dan Gohman475871a2008-07-27 21:46:04 +00005333SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005334 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005335 SDValue Op0 = Op.getOperand(0);
5336 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005337 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005338 EVT VT = Op.getValueType();
5339 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005340
5341 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005342 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005343 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005344 SrcVT = VT;
5345 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005346 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005347 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005348 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005349 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005350 }
5351
5352 // At this point the operands and the result should have the same
5353 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005354
Evan Cheng68c47cb2007-01-05 07:55:56 +00005355 // First get the sign bit of second operand.
5356 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005357 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005358 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5359 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005360 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005361 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5362 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5363 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5364 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005365 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005366 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005367 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005368 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005369 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005370 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005371 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005372
5373 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005374 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005375 // Op0 is MVT::f32, Op1 is MVT::f64.
5376 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5377 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5378 DAG.getConstant(32, MVT::i32));
5379 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5380 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005381 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005382 }
5383
Evan Cheng73d6cf12007-01-05 21:37:56 +00005384 // Clear first operand sign bit.
5385 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005386 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005387 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5388 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005389 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005390 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5391 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5392 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5393 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005394 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005395 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005396 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005397 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005398 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005399 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005400 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005401
5402 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005403 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005404}
5405
Dan Gohman076aee32009-03-04 19:44:21 +00005406/// Emit nodes that will be selected as "test Op0,Op0", or something
5407/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005408SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5409 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005410 DebugLoc dl = Op.getDebugLoc();
5411
Dan Gohman31125812009-03-07 01:58:32 +00005412 // CF and OF aren't always set the way we want. Determine which
5413 // of these we need.
5414 bool NeedCF = false;
5415 bool NeedOF = false;
5416 switch (X86CC) {
5417 case X86::COND_A: case X86::COND_AE:
5418 case X86::COND_B: case X86::COND_BE:
5419 NeedCF = true;
5420 break;
5421 case X86::COND_G: case X86::COND_GE:
5422 case X86::COND_L: case X86::COND_LE:
5423 case X86::COND_O: case X86::COND_NO:
5424 NeedOF = true;
5425 break;
5426 default: break;
5427 }
5428
Dan Gohman076aee32009-03-04 19:44:21 +00005429 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005430 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5431 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5432 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005433 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005434 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005435 switch (Op.getNode()->getOpcode()) {
5436 case ISD::ADD:
5437 // Due to an isel shortcoming, be conservative if this add is likely to
5438 // be selected as part of a load-modify-store instruction. When the root
5439 // node in a match is a store, isel doesn't know how to remap non-chain
5440 // non-flag uses of other nodes in the match, such as the ADD in this
5441 // case. This leads to the ADD being left around and reselected, with
5442 // the result being two adds in the output.
5443 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5444 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5445 if (UI->getOpcode() == ISD::STORE)
5446 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005447 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005448 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5449 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005450 if (C->getAPIntValue() == 1) {
5451 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005452 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005453 break;
5454 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005455 // An add of negative one (subtract of one) will be selected as a DEC.
5456 if (C->getAPIntValue().isAllOnesValue()) {
5457 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005458 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005459 break;
5460 }
5461 }
Dan Gohman076aee32009-03-04 19:44:21 +00005462 // Otherwise use a regular EFLAGS-setting add.
5463 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005464 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005465 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005466 case ISD::AND: {
5467 // If the primary and result isn't used, don't bother using X86ISD::AND,
5468 // because a TEST instruction will be better.
5469 bool NonFlagUse = false;
5470 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5471 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5472 if (UI->getOpcode() != ISD::BRCOND &&
5473 UI->getOpcode() != ISD::SELECT &&
5474 UI->getOpcode() != ISD::SETCC) {
5475 NonFlagUse = true;
5476 break;
5477 }
5478 if (!NonFlagUse)
5479 break;
5480 }
5481 // FALL THROUGH
Dan Gohman076aee32009-03-04 19:44:21 +00005482 case ISD::SUB:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005483 case ISD::OR:
5484 case ISD::XOR:
5485 // Due to the ISEL shortcoming noted above, be conservative if this op is
Dan Gohman076aee32009-03-04 19:44:21 +00005486 // likely to be selected as part of a load-modify-store instruction.
5487 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5488 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5489 if (UI->getOpcode() == ISD::STORE)
5490 goto default_case;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005491 // Otherwise use a regular EFLAGS-setting instruction.
5492 switch (Op.getNode()->getOpcode()) {
5493 case ISD::SUB: Opcode = X86ISD::SUB; break;
5494 case ISD::OR: Opcode = X86ISD::OR; break;
5495 case ISD::XOR: Opcode = X86ISD::XOR; break;
5496 case ISD::AND: Opcode = X86ISD::AND; break;
5497 default: llvm_unreachable("unexpected operator!");
5498 }
Dan Gohman51bb4742009-03-05 21:29:28 +00005499 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005500 break;
5501 case X86ISD::ADD:
5502 case X86ISD::SUB:
5503 case X86ISD::INC:
5504 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005505 case X86ISD::OR:
5506 case X86ISD::XOR:
5507 case X86ISD::AND:
Dan Gohman076aee32009-03-04 19:44:21 +00005508 return SDValue(Op.getNode(), 1);
5509 default:
5510 default_case:
5511 break;
5512 }
5513 if (Opcode != 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005514 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005515 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005516 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005517 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005518 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005519 DAG.ReplaceAllUsesWith(Op, New);
5520 return SDValue(New.getNode(), 1);
5521 }
5522 }
5523
5524 // Otherwise just emit a CMP with 0, which is the TEST pattern.
Owen Anderson825b72b2009-08-11 20:47:22 +00005525 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
Dan Gohman076aee32009-03-04 19:44:21 +00005526 DAG.getConstant(0, Op.getValueType()));
5527}
5528
5529/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5530/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005531SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5532 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005533 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5534 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005535 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005536
5537 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005538 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00005539}
5540
Dan Gohman475871a2008-07-27 21:46:04 +00005541SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005542 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
Dan Gohman475871a2008-07-27 21:46:04 +00005543 SDValue Op0 = Op.getOperand(0);
5544 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005545 DebugLoc dl = Op.getDebugLoc();
Chris Lattnere55484e2008-12-25 05:34:37 +00005546 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00005547
Dan Gohmane5af2d32009-01-29 01:59:02 +00005548 // Lower (X & (1 << N)) == 0 to BT(X, N).
5549 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5550 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Dan Gohman286575c2009-01-13 23:25:30 +00005551 if (Op0.getOpcode() == ISD::AND &&
5552 Op0.hasOneUse() &&
5553 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane5af2d32009-01-29 01:59:02 +00005554 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
Chris Lattnere55484e2008-12-25 05:34:37 +00005555 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00005556 SDValue LHS, RHS;
5557 if (Op0.getOperand(1).getOpcode() == ISD::SHL) {
5558 if (ConstantSDNode *Op010C =
5559 dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0)))
5560 if (Op010C->getZExtValue() == 1) {
5561 LHS = Op0.getOperand(0);
5562 RHS = Op0.getOperand(1).getOperand(1);
5563 }
5564 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) {
5565 if (ConstantSDNode *Op000C =
5566 dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0)))
5567 if (Op000C->getZExtValue() == 1) {
5568 LHS = Op0.getOperand(1);
5569 RHS = Op0.getOperand(0).getOperand(1);
5570 }
5571 } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) {
5572 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1));
5573 SDValue AndLHS = Op0.getOperand(0);
5574 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5575 LHS = AndLHS.getOperand(0);
5576 RHS = AndLHS.getOperand(1);
5577 }
5578 }
Evan Cheng0488db92007-09-25 01:57:46 +00005579
Dan Gohmane5af2d32009-01-29 01:59:02 +00005580 if (LHS.getNode()) {
Chris Lattnere55484e2008-12-25 05:34:37 +00005581 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5582 // instruction. Since the shift amount is in-range-or-undefined, we know
5583 // that doing a bittest on the i16 value is ok. We extend to i32 because
5584 // the encoding for the i16 version is larger than the i32 version.
Owen Anderson825b72b2009-08-11 20:47:22 +00005585 if (LHS.getValueType() == MVT::i8)
5586 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00005587
5588 // If the operand types disagree, extend the shift amount to match. Since
5589 // BT ignores high bits (like shifts) we can use anyextend.
5590 if (LHS.getValueType() != RHS.getValueType())
Dale Johannesenace16102009-02-03 19:33:06 +00005591 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005592
Owen Anderson825b72b2009-08-11 20:47:22 +00005593 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
Dan Gohman653456c2009-01-07 00:15:08 +00005594 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
Owen Anderson825b72b2009-08-11 20:47:22 +00005595 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5596 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00005597 }
5598 }
5599
5600 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5601 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00005602 if (X86CC == X86::COND_INVALID)
5603 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005604
Dan Gohman31125812009-03-07 01:58:32 +00005605 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005606 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5607 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005608}
5609
Dan Gohman475871a2008-07-27 21:46:04 +00005610SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5611 SDValue Cond;
5612 SDValue Op0 = Op.getOperand(0);
5613 SDValue Op1 = Op.getOperand(1);
5614 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005615 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00005616 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5617 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005618 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00005619
5620 if (isFP) {
5621 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00005622 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005623 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
5624 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00005625 bool Swap = false;
5626
5627 switch (SetCCOpcode) {
5628 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005629 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00005630 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005631 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00005632 case ISD::SETGT: Swap = true; // Fallthrough
5633 case ISD::SETLT:
5634 case ISD::SETOLT: SSECC = 1; break;
5635 case ISD::SETOGE:
5636 case ISD::SETGE: Swap = true; // Fallthrough
5637 case ISD::SETLE:
5638 case ISD::SETOLE: SSECC = 2; break;
5639 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005640 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00005641 case ISD::SETNE: SSECC = 4; break;
5642 case ISD::SETULE: Swap = true;
5643 case ISD::SETUGE: SSECC = 5; break;
5644 case ISD::SETULT: Swap = true;
5645 case ISD::SETUGT: SSECC = 6; break;
5646 case ISD::SETO: SSECC = 7; break;
5647 }
5648 if (Swap)
5649 std::swap(Op0, Op1);
5650
Nate Begemanfb8ead02008-07-25 19:05:58 +00005651 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00005652 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00005653 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00005654 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00005655 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
5656 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005657 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005658 }
5659 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00005660 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00005661 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
5662 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005663 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005664 }
Torok Edwinc23197a2009-07-14 16:55:14 +00005665 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00005666 }
5667 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00005668 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00005669 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005670
Nate Begeman30a0de92008-07-17 16:51:19 +00005671 // We are handling one of the integer comparisons here. Since SSE only has
5672 // GT and EQ comparisons for integer, swapping operands and multiple
5673 // operations may be required for some comparisons.
5674 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
5675 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005676
Owen Anderson825b72b2009-08-11 20:47:22 +00005677 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00005678 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005679 case MVT::v8i8:
5680 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
5681 case MVT::v4i16:
5682 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
5683 case MVT::v2i32:
5684 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
5685 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00005686 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005687
Nate Begeman30a0de92008-07-17 16:51:19 +00005688 switch (SetCCOpcode) {
5689 default: break;
5690 case ISD::SETNE: Invert = true;
5691 case ISD::SETEQ: Opc = EQOpc; break;
5692 case ISD::SETLT: Swap = true;
5693 case ISD::SETGT: Opc = GTOpc; break;
5694 case ISD::SETGE: Swap = true;
5695 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
5696 case ISD::SETULT: Swap = true;
5697 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
5698 case ISD::SETUGE: Swap = true;
5699 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
5700 }
5701 if (Swap)
5702 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005703
Nate Begeman30a0de92008-07-17 16:51:19 +00005704 // Since SSE has no unsigned integer comparisons, we need to flip the sign
5705 // bits of the inputs before performing those operations.
5706 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00005707 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00005708 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
5709 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00005710 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00005711 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
5712 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00005713 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
5714 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00005715 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005716
Dale Johannesenace16102009-02-03 19:33:06 +00005717 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00005718
5719 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00005720 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00005721 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00005722
Nate Begeman30a0de92008-07-17 16:51:19 +00005723 return Result;
5724}
Evan Cheng0488db92007-09-25 01:57:46 +00005725
Evan Cheng370e5342008-12-03 08:38:43 +00005726// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00005727static bool isX86LogicalCmp(SDValue Op) {
5728 unsigned Opc = Op.getNode()->getOpcode();
5729 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
5730 return true;
5731 if (Op.getResNo() == 1 &&
5732 (Opc == X86ISD::ADD ||
5733 Opc == X86ISD::SUB ||
5734 Opc == X86ISD::SMUL ||
5735 Opc == X86ISD::UMUL ||
5736 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00005737 Opc == X86ISD::DEC ||
5738 Opc == X86ISD::OR ||
5739 Opc == X86ISD::XOR ||
5740 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00005741 return true;
5742
5743 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00005744}
5745
Dan Gohman475871a2008-07-27 21:46:04 +00005746SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005747 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005748 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005749 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005750 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00005751
Dan Gohman1a492952009-10-20 16:22:37 +00005752 if (Cond.getOpcode() == ISD::SETCC) {
5753 SDValue NewCond = LowerSETCC(Cond, DAG);
5754 if (NewCond.getNode())
5755 Cond = NewCond;
5756 }
Evan Cheng734503b2006-09-11 02:19:56 +00005757
Evan Cheng3f41d662007-10-08 22:16:29 +00005758 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5759 // setting operand in place of the X86ISD::SETCC.
Evan Cheng734503b2006-09-11 02:19:56 +00005760 if (Cond.getOpcode() == X86ISD::SETCC) {
5761 CC = Cond.getOperand(0);
5762
Dan Gohman475871a2008-07-27 21:46:04 +00005763 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005764 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00005765 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005766
Evan Cheng3f41d662007-10-08 22:16:29 +00005767 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005768 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00005769 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00005770 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00005771
Chris Lattnerd1980a52009-03-12 06:52:53 +00005772 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
5773 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00005774 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005775 addTest = false;
5776 }
5777 }
5778
5779 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005780 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005781 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005782 }
5783
Owen Anderson825b72b2009-08-11 20:47:22 +00005784 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005785 SmallVector<SDValue, 4> Ops;
Evan Cheng0488db92007-09-25 01:57:46 +00005786 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
5787 // condition is true.
5788 Ops.push_back(Op.getOperand(2));
5789 Ops.push_back(Op.getOperand(1));
5790 Ops.push_back(CC);
5791 Ops.push_back(Cond);
Dan Gohmanfc166572009-04-09 23:54:40 +00005792 return DAG.getNode(X86ISD::CMOV, dl, VTs, &Ops[0], Ops.size());
Evan Cheng0488db92007-09-25 01:57:46 +00005793}
5794
Evan Cheng370e5342008-12-03 08:38:43 +00005795// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
5796// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
5797// from the AND / OR.
5798static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
5799 Opc = Op.getOpcode();
5800 if (Opc != ISD::OR && Opc != ISD::AND)
5801 return false;
5802 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5803 Op.getOperand(0).hasOneUse() &&
5804 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
5805 Op.getOperand(1).hasOneUse());
5806}
5807
Evan Cheng961d6d42009-02-02 08:19:07 +00005808// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
5809// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00005810static bool isXor1OfSetCC(SDValue Op) {
5811 if (Op.getOpcode() != ISD::XOR)
5812 return false;
5813 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
5814 if (N1C && N1C->getAPIntValue() == 1) {
5815 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5816 Op.getOperand(0).hasOneUse();
5817 }
5818 return false;
5819}
5820
Dan Gohman475871a2008-07-27 21:46:04 +00005821SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005822 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005823 SDValue Chain = Op.getOperand(0);
5824 SDValue Cond = Op.getOperand(1);
5825 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005826 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005827 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00005828
Dan Gohman1a492952009-10-20 16:22:37 +00005829 if (Cond.getOpcode() == ISD::SETCC) {
5830 SDValue NewCond = LowerSETCC(Cond, DAG);
5831 if (NewCond.getNode())
5832 Cond = NewCond;
5833 }
Chris Lattnere55484e2008-12-25 05:34:37 +00005834#if 0
5835 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00005836 else if (Cond.getOpcode() == X86ISD::ADD ||
5837 Cond.getOpcode() == X86ISD::SUB ||
5838 Cond.getOpcode() == X86ISD::SMUL ||
5839 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00005840 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00005841#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00005842
Evan Cheng3f41d662007-10-08 22:16:29 +00005843 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5844 // setting operand in place of the X86ISD::SETCC.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005845 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng734503b2006-09-11 02:19:56 +00005846 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005847
Dan Gohman475871a2008-07-27 21:46:04 +00005848 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005849 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00005850 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00005851 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00005852 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005853 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00005854 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00005855 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005856 default: break;
5857 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00005858 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00005859 // These can only come from an arithmetic instruction with overflow,
5860 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005861 Cond = Cond.getNode()->getOperand(1);
5862 addTest = false;
5863 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00005864 }
Evan Cheng0488db92007-09-25 01:57:46 +00005865 }
Evan Cheng370e5342008-12-03 08:38:43 +00005866 } else {
5867 unsigned CondOpc;
5868 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
5869 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00005870 if (CondOpc == ISD::OR) {
5871 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
5872 // two branches instead of an explicit OR instruction with a
5873 // separate test.
5874 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005875 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00005876 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00005877 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005878 Chain, Dest, CC, Cmp);
5879 CC = Cond.getOperand(1).getOperand(0);
5880 Cond = Cmp;
5881 addTest = false;
5882 }
5883 } else { // ISD::AND
5884 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
5885 // two branches instead of an explicit AND instruction with a
5886 // separate test. However, we only do this if this block doesn't
5887 // have a fall-through edge, because this requires an explicit
5888 // jmp when the condition is false.
5889 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005890 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00005891 Op.getNode()->hasOneUse()) {
5892 X86::CondCode CCode =
5893 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5894 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00005895 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00005896 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
5897 // Look for an unconditional branch following this conditional branch.
5898 // We need this because we need to reverse the successors in order
5899 // to implement FCMP_OEQ.
5900 if (User.getOpcode() == ISD::BR) {
5901 SDValue FalseBB = User.getOperand(1);
5902 SDValue NewBR =
5903 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
5904 assert(NewBR == User);
5905 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00005906
Dale Johannesene4d209d2009-02-03 20:21:25 +00005907 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005908 Chain, Dest, CC, Cmp);
5909 X86::CondCode CCode =
5910 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
5911 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00005912 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00005913 Cond = Cmp;
5914 addTest = false;
5915 }
5916 }
Dan Gohman279c22e2008-10-21 03:29:32 +00005917 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00005918 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
5919 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
5920 // It should be transformed during dag combiner except when the condition
5921 // is set by a arithmetics with overflow node.
5922 X86::CondCode CCode =
5923 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5924 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00005925 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00005926 Cond = Cond.getOperand(0).getOperand(1);
5927 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00005928 }
Evan Cheng0488db92007-09-25 01:57:46 +00005929 }
5930
5931 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005932 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005933 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005934 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00005935 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00005936 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005937}
5938
Anton Korobeynikove060b532007-04-17 19:34:00 +00005939
5940// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
5941// Calls to _alloca is needed to probe the stack when allocating more than 4k
5942// bytes in one go. Touching the stack at 4K increments is necessary to ensure
5943// that the guard pages used by the OS virtual memory manager are allocated in
5944// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00005945SDValue
5946X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005947 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00005948 assert(Subtarget->isTargetCygMing() &&
5949 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005950 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005951
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005952 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00005953 SDValue Chain = Op.getOperand(0);
5954 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005955 // FIXME: Ensure alignment here
5956
Dan Gohman475871a2008-07-27 21:46:04 +00005957 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005958
Owen Andersone50ed302009-08-10 22:56:29 +00005959 EVT IntPtr = getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00005960 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005961
Chris Lattnere563bbc2008-10-11 22:08:30 +00005962 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005963
Dale Johannesendd64c412009-02-04 00:33:20 +00005964 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005965 Flag = Chain.getValue(1);
5966
Owen Anderson825b72b2009-08-11 20:47:22 +00005967 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005968 SDValue Ops[] = { Chain,
Bill Wendling056292f2008-09-16 21:48:12 +00005969 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005970 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005971 DAG.getRegister(X86StackPtr, SPTy),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005972 Flag };
Dale Johannesene4d209d2009-02-03 20:21:25 +00005973 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005974 Flag = Chain.getValue(1);
5975
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005976 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00005977 DAG.getIntPtrConstant(0, true),
5978 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005979 Flag);
5980
Dale Johannesendd64c412009-02-04 00:33:20 +00005981 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005982
Dan Gohman475871a2008-07-27 21:46:04 +00005983 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00005984 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005985}
5986
Dan Gohman475871a2008-07-27 21:46:04 +00005987SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00005988X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00005989 SDValue Chain,
5990 SDValue Dst, SDValue Src,
5991 SDValue Size, unsigned Align,
5992 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00005993 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00005994 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005995
Bill Wendling6f287b22008-09-30 21:22:07 +00005996 // If not DWORD aligned or size is more than the threshold, call the library.
5997 // The libc version is likely to be faster for these cases. It can use the
5998 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00005999 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00006000 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006001 ConstantSize->getZExtValue() >
6002 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006003 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00006004
6005 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00006006 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00006007
Bill Wendling6158d842008-10-01 00:59:58 +00006008 if (const char *bzeroEntry = V &&
6009 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00006010 EVT IntPtr = getPointerTy();
Owen Anderson1d0be152009-08-13 21:58:54 +00006011 const Type *IntPtrTy = TD->getIntPtrType(*DAG.getContext());
Scott Michelfdc40a02009-02-17 22:15:04 +00006012 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00006013 TargetLowering::ArgListEntry Entry;
6014 Entry.Node = Dst;
6015 Entry.Ty = IntPtrTy;
6016 Args.push_back(Entry);
6017 Entry.Node = Size;
6018 Args.push_back(Entry);
6019 std::pair<SDValue,SDValue> CallResult =
Owen Anderson1d0be152009-08-13 21:58:54 +00006020 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
6021 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006022 0, CallingConv::C, false, /*isReturnValueUsed=*/false,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006023 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl);
Bill Wendling6158d842008-10-01 00:59:58 +00006024 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00006025 }
6026
Dan Gohman707e0182008-04-12 04:36:06 +00006027 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00006028 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00006029 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00006030
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006031 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00006032 SDValue InFlag(0, 0);
Owen Andersone50ed302009-08-10 22:56:29 +00006033 EVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00006034 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00006035 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006036 unsigned BytesLeft = 0;
6037 bool TwoRepStos = false;
6038 if (ValC) {
6039 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006040 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00006041
Evan Cheng0db9fe62006-04-25 20:13:52 +00006042 // If the value is a constant, then we can potentially use larger sets.
6043 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00006044 case 2: // WORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006045 AVT = MVT::i16;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006046 ValReg = X86::AX;
6047 Val = (Val << 8) | Val;
6048 break;
6049 case 0: // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006050 AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006051 ValReg = X86::EAX;
6052 Val = (Val << 8) | Val;
6053 Val = (Val << 16) | Val;
6054 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006055 AVT = MVT::i64;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006056 ValReg = X86::RAX;
6057 Val = (Val << 32) | Val;
6058 }
6059 break;
6060 default: // Byte aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006061 AVT = MVT::i8;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006062 ValReg = X86::AL;
6063 Count = DAG.getIntPtrConstant(SizeVal);
6064 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00006065 }
6066
Owen Anderson825b72b2009-08-11 20:47:22 +00006067 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006068 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006069 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
6070 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006071 }
6072
Dale Johannesen0f502f62009-02-03 22:26:09 +00006073 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00006074 InFlag);
6075 InFlag = Chain.getValue(1);
6076 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006077 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00006078 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006079 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006080 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00006081 }
Evan Chengc78d3b42006-04-24 18:01:45 +00006082
Scott Michelfdc40a02009-02-17 22:15:04 +00006083 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006084 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006085 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006086 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006087 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006088 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006089 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006090 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00006091
Owen Anderson825b72b2009-08-11 20:47:22 +00006092 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00006093 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006094 Ops.push_back(Chain);
6095 Ops.push_back(DAG.getValueType(AVT));
6096 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006097 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Chengc78d3b42006-04-24 18:01:45 +00006098
Evan Cheng0db9fe62006-04-25 20:13:52 +00006099 if (TwoRepStos) {
6100 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00006101 Count = Size;
Owen Andersone50ed302009-08-10 22:56:29 +00006102 EVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00006103 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Owen Anderson825b72b2009-08-11 20:47:22 +00006104 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
6105 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006106 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006107 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006108 InFlag = Chain.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006109 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006110 Ops.clear();
6111 Ops.push_back(Chain);
Owen Anderson825b72b2009-08-11 20:47:22 +00006112 Ops.push_back(DAG.getValueType(MVT::i8));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006113 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006114 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006115 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006116 // Handle the last 1 - 7 bytes.
6117 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006118 EVT AddrVT = Dst.getValueType();
6119 EVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00006120
Dale Johannesen0f502f62009-02-03 22:26:09 +00006121 Chain = DAG.getMemset(Chain, dl,
6122 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00006123 DAG.getConstant(Offset, AddrVT)),
6124 Src,
6125 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman1f13c682008-04-28 17:15:20 +00006126 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00006127 }
Evan Cheng11e15b32006-04-03 20:53:28 +00006128
Dan Gohman707e0182008-04-12 04:36:06 +00006129 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006130 return Chain;
6131}
Evan Cheng11e15b32006-04-03 20:53:28 +00006132
Dan Gohman475871a2008-07-27 21:46:04 +00006133SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006134X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00006135 SDValue Chain, SDValue Dst, SDValue Src,
6136 SDValue Size, unsigned Align,
6137 bool AlwaysInline,
6138 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00006139 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006140 // This requires the copy size to be a constant, preferrably
6141 // within a subtarget-specific limit.
6142 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
6143 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00006144 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006145 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006146 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00006147 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006148
Evan Cheng1887c1c2008-08-21 21:00:15 +00006149 /// If not DWORD aligned, call the library.
6150 if ((Align & 3) != 0)
6151 return SDValue();
6152
6153 // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006154 EVT AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006155 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006156 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006157
Duncan Sands83ec4b62008-06-06 12:08:01 +00006158 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006159 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00006160 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00006161 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006162
Dan Gohman475871a2008-07-27 21:46:04 +00006163 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006164 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006165 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006166 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006167 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006168 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006169 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006170 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006171 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006172 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006173 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00006174 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006175 InFlag = Chain.getValue(1);
6176
Owen Anderson825b72b2009-08-11 20:47:22 +00006177 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00006178 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006179 Ops.push_back(Chain);
6180 Ops.push_back(DAG.getValueType(AVT));
6181 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006182 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006183
Dan Gohman475871a2008-07-27 21:46:04 +00006184 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00006185 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00006186 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006187 // Handle the last 1 - 7 bytes.
6188 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006189 EVT DstVT = Dst.getValueType();
6190 EVT SrcVT = Src.getValueType();
6191 EVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006192 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006193 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00006194 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00006195 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00006196 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00006197 DAG.getConstant(BytesLeft, SizeVT),
6198 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00006199 DstSV, DstSVOff + Offset,
6200 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00006201 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006202
Owen Anderson825b72b2009-08-11 20:47:22 +00006203 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006204 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006205}
6206
Dan Gohman475871a2008-07-27 21:46:04 +00006207SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006208 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006209 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006210
Evan Cheng25ab6902006-09-08 06:48:29 +00006211 if (!Subtarget->is64Bit()) {
6212 // vastart just stores the address of the VarArgsFrameIndex slot into the
6213 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006214 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006215 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006216 }
6217
6218 // __va_list_tag:
6219 // gp_offset (0 - 6 * 8)
6220 // fp_offset (48 - 48 + 8 * 16)
6221 // overflow_arg_area (point to parameters coming in memory).
6222 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006223 SmallVector<SDValue, 8> MemOps;
6224 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006225 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006226 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006227 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006228 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006229 MemOps.push_back(Store);
6230
6231 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006232 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006233 FIN, DAG.getIntPtrConstant(4));
6234 Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006235 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006236 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006237 MemOps.push_back(Store);
6238
6239 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006240 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006241 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006242 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006243 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006244 MemOps.push_back(Store);
6245
6246 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006247 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006248 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006249 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006250 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006251 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006252 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006253 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006254}
6255
Dan Gohman475871a2008-07-27 21:46:04 +00006256SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006257 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6258 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006259 SDValue Chain = Op.getOperand(0);
6260 SDValue SrcPtr = Op.getOperand(1);
6261 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006262
Torok Edwindac237e2009-07-08 20:53:28 +00006263 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006264 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006265}
6266
Dan Gohman475871a2008-07-27 21:46:04 +00006267SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006268 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006269 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006270 SDValue Chain = Op.getOperand(0);
6271 SDValue DstPtr = Op.getOperand(1);
6272 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006273 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6274 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006275 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006276
Dale Johannesendd64c412009-02-04 00:33:20 +00006277 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman28269132008-04-18 20:55:41 +00006278 DAG.getIntPtrConstant(24), 8, false,
6279 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006280}
6281
Dan Gohman475871a2008-07-27 21:46:04 +00006282SDValue
6283X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006284 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006285 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006286 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006287 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006288 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006289 case Intrinsic::x86_sse_comieq_ss:
6290 case Intrinsic::x86_sse_comilt_ss:
6291 case Intrinsic::x86_sse_comile_ss:
6292 case Intrinsic::x86_sse_comigt_ss:
6293 case Intrinsic::x86_sse_comige_ss:
6294 case Intrinsic::x86_sse_comineq_ss:
6295 case Intrinsic::x86_sse_ucomieq_ss:
6296 case Intrinsic::x86_sse_ucomilt_ss:
6297 case Intrinsic::x86_sse_ucomile_ss:
6298 case Intrinsic::x86_sse_ucomigt_ss:
6299 case Intrinsic::x86_sse_ucomige_ss:
6300 case Intrinsic::x86_sse_ucomineq_ss:
6301 case Intrinsic::x86_sse2_comieq_sd:
6302 case Intrinsic::x86_sse2_comilt_sd:
6303 case Intrinsic::x86_sse2_comile_sd:
6304 case Intrinsic::x86_sse2_comigt_sd:
6305 case Intrinsic::x86_sse2_comige_sd:
6306 case Intrinsic::x86_sse2_comineq_sd:
6307 case Intrinsic::x86_sse2_ucomieq_sd:
6308 case Intrinsic::x86_sse2_ucomilt_sd:
6309 case Intrinsic::x86_sse2_ucomile_sd:
6310 case Intrinsic::x86_sse2_ucomigt_sd:
6311 case Intrinsic::x86_sse2_ucomige_sd:
6312 case Intrinsic::x86_sse2_ucomineq_sd: {
6313 unsigned Opc = 0;
6314 ISD::CondCode CC = ISD::SETCC_INVALID;
6315 switch (IntNo) {
6316 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006317 case Intrinsic::x86_sse_comieq_ss:
6318 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006319 Opc = X86ISD::COMI;
6320 CC = ISD::SETEQ;
6321 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006322 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006323 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006324 Opc = X86ISD::COMI;
6325 CC = ISD::SETLT;
6326 break;
6327 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006328 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006329 Opc = X86ISD::COMI;
6330 CC = ISD::SETLE;
6331 break;
6332 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006333 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006334 Opc = X86ISD::COMI;
6335 CC = ISD::SETGT;
6336 break;
6337 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006338 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006339 Opc = X86ISD::COMI;
6340 CC = ISD::SETGE;
6341 break;
6342 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006343 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006344 Opc = X86ISD::COMI;
6345 CC = ISD::SETNE;
6346 break;
6347 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006348 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006349 Opc = X86ISD::UCOMI;
6350 CC = ISD::SETEQ;
6351 break;
6352 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006353 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006354 Opc = X86ISD::UCOMI;
6355 CC = ISD::SETLT;
6356 break;
6357 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006358 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006359 Opc = X86ISD::UCOMI;
6360 CC = ISD::SETLE;
6361 break;
6362 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006363 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006364 Opc = X86ISD::UCOMI;
6365 CC = ISD::SETGT;
6366 break;
6367 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006368 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006369 Opc = X86ISD::UCOMI;
6370 CC = ISD::SETGE;
6371 break;
6372 case Intrinsic::x86_sse_ucomineq_ss:
6373 case Intrinsic::x86_sse2_ucomineq_sd:
6374 Opc = X86ISD::UCOMI;
6375 CC = ISD::SETNE;
6376 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006377 }
Evan Cheng734503b2006-09-11 02:19:56 +00006378
Dan Gohman475871a2008-07-27 21:46:04 +00006379 SDValue LHS = Op.getOperand(1);
6380 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006381 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006382 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006383 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6384 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6385 DAG.getConstant(X86CC, MVT::i8), Cond);
6386 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006387 }
Eric Christopher71c67532009-07-29 00:28:05 +00006388 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006389 // an integer value, not just an instruction so lower it to the ptest
6390 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006391 case Intrinsic::x86_sse41_ptestz:
6392 case Intrinsic::x86_sse41_ptestc:
6393 case Intrinsic::x86_sse41_ptestnzc:{
6394 unsigned X86CC = 0;
6395 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006396 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006397 case Intrinsic::x86_sse41_ptestz:
6398 // ZF = 1
6399 X86CC = X86::COND_E;
6400 break;
6401 case Intrinsic::x86_sse41_ptestc:
6402 // CF = 1
6403 X86CC = X86::COND_B;
6404 break;
Eric Christopherfd179292009-08-27 18:07:15 +00006405 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00006406 // ZF and CF = 0
6407 X86CC = X86::COND_A;
6408 break;
6409 }
Eric Christopherfd179292009-08-27 18:07:15 +00006410
Eric Christopher71c67532009-07-29 00:28:05 +00006411 SDValue LHS = Op.getOperand(1);
6412 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006413 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6414 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6415 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6416 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006417 }
Evan Cheng5759f972008-05-04 09:15:50 +00006418
6419 // Fix vector shift instructions where the last operand is a non-immediate
6420 // i32 value.
6421 case Intrinsic::x86_sse2_pslli_w:
6422 case Intrinsic::x86_sse2_pslli_d:
6423 case Intrinsic::x86_sse2_pslli_q:
6424 case Intrinsic::x86_sse2_psrli_w:
6425 case Intrinsic::x86_sse2_psrli_d:
6426 case Intrinsic::x86_sse2_psrli_q:
6427 case Intrinsic::x86_sse2_psrai_w:
6428 case Intrinsic::x86_sse2_psrai_d:
6429 case Intrinsic::x86_mmx_pslli_w:
6430 case Intrinsic::x86_mmx_pslli_d:
6431 case Intrinsic::x86_mmx_pslli_q:
6432 case Intrinsic::x86_mmx_psrli_w:
6433 case Intrinsic::x86_mmx_psrli_d:
6434 case Intrinsic::x86_mmx_psrli_q:
6435 case Intrinsic::x86_mmx_psrai_w:
6436 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006437 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006438 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006439 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006440
6441 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006442 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006443 switch (IntNo) {
6444 case Intrinsic::x86_sse2_pslli_w:
6445 NewIntNo = Intrinsic::x86_sse2_psll_w;
6446 break;
6447 case Intrinsic::x86_sse2_pslli_d:
6448 NewIntNo = Intrinsic::x86_sse2_psll_d;
6449 break;
6450 case Intrinsic::x86_sse2_pslli_q:
6451 NewIntNo = Intrinsic::x86_sse2_psll_q;
6452 break;
6453 case Intrinsic::x86_sse2_psrli_w:
6454 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6455 break;
6456 case Intrinsic::x86_sse2_psrli_d:
6457 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6458 break;
6459 case Intrinsic::x86_sse2_psrli_q:
6460 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6461 break;
6462 case Intrinsic::x86_sse2_psrai_w:
6463 NewIntNo = Intrinsic::x86_sse2_psra_w;
6464 break;
6465 case Intrinsic::x86_sse2_psrai_d:
6466 NewIntNo = Intrinsic::x86_sse2_psra_d;
6467 break;
6468 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00006469 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006470 switch (IntNo) {
6471 case Intrinsic::x86_mmx_pslli_w:
6472 NewIntNo = Intrinsic::x86_mmx_psll_w;
6473 break;
6474 case Intrinsic::x86_mmx_pslli_d:
6475 NewIntNo = Intrinsic::x86_mmx_psll_d;
6476 break;
6477 case Intrinsic::x86_mmx_pslli_q:
6478 NewIntNo = Intrinsic::x86_mmx_psll_q;
6479 break;
6480 case Intrinsic::x86_mmx_psrli_w:
6481 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6482 break;
6483 case Intrinsic::x86_mmx_psrli_d:
6484 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6485 break;
6486 case Intrinsic::x86_mmx_psrli_q:
6487 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6488 break;
6489 case Intrinsic::x86_mmx_psrai_w:
6490 NewIntNo = Intrinsic::x86_mmx_psra_w;
6491 break;
6492 case Intrinsic::x86_mmx_psrai_d:
6493 NewIntNo = Intrinsic::x86_mmx_psra_d;
6494 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00006495 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00006496 }
6497 break;
6498 }
6499 }
Mon P Wangefa42202009-09-03 19:56:25 +00006500
6501 // The vector shift intrinsics with scalars uses 32b shift amounts but
6502 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
6503 // to be zero.
6504 SDValue ShOps[4];
6505 ShOps[0] = ShAmt;
6506 ShOps[1] = DAG.getConstant(0, MVT::i32);
6507 if (ShAmtVT == MVT::v4i32) {
6508 ShOps[2] = DAG.getUNDEF(MVT::i32);
6509 ShOps[3] = DAG.getUNDEF(MVT::i32);
6510 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
6511 } else {
6512 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
6513 }
6514
Owen Andersone50ed302009-08-10 22:56:29 +00006515 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00006516 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006517 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006518 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00006519 Op.getOperand(1), ShAmt);
6520 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006521 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006522}
Evan Cheng72261582005-12-20 06:22:03 +00006523
Dan Gohman475871a2008-07-27 21:46:04 +00006524SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00006525 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006526 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006527
6528 if (Depth > 0) {
6529 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6530 SDValue Offset =
6531 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00006532 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006533 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00006534 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006535 FrameAddr, Offset),
Bill Wendling64e87322009-01-16 19:25:27 +00006536 NULL, 0);
6537 }
6538
6539 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00006540 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00006541 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006542 RetAddrFI, NULL, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006543}
6544
Dan Gohman475871a2008-07-27 21:46:04 +00006545SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00006546 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6547 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00006548 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006549 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00006550 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6551 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00006552 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00006553 while (Depth--)
Dale Johannesendd64c412009-02-04 00:33:20 +00006554 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00006555 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00006556}
6557
Dan Gohman475871a2008-07-27 21:46:04 +00006558SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00006559 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006560 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006561}
6562
Dan Gohman475871a2008-07-27 21:46:04 +00006563SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006564{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006565 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00006566 SDValue Chain = Op.getOperand(0);
6567 SDValue Offset = Op.getOperand(1);
6568 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006569 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006570
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006571 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
6572 getPointerTy());
6573 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006574
Dale Johannesene4d209d2009-02-03 20:21:25 +00006575 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006576 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006577 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
6578 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00006579 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006580 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006581
Dale Johannesene4d209d2009-02-03 20:21:25 +00006582 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006583 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006584 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006585}
6586
Dan Gohman475871a2008-07-27 21:46:04 +00006587SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00006588 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00006589 SDValue Root = Op.getOperand(0);
6590 SDValue Trmp = Op.getOperand(1); // trampoline
6591 SDValue FPtr = Op.getOperand(2); // nested function
6592 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006593 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006594
Dan Gohman69de1932008-02-06 22:27:42 +00006595 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006596
Duncan Sands339e14f2008-01-16 22:55:25 +00006597 const X86InstrInfo *TII =
6598 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
6599
Duncan Sandsb116fac2007-07-27 20:02:49 +00006600 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006601 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00006602
6603 // Large code-model.
6604
6605 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
6606 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
6607
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006608 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
6609 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00006610
6611 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
6612
6613 // Load the pointer to the nested function into R11.
6614 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00006615 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00006616 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006617 Addr, TrmpAddr, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00006618
Owen Anderson825b72b2009-08-11 20:47:22 +00006619 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6620 DAG.getConstant(2, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006621 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006622
6623 // Load the 'nest' parameter value into R10.
6624 // R10 is specified in X86CallingConv.td
6625 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00006626 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6627 DAG.getConstant(10, MVT::i64));
6628 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006629 Addr, TrmpAddr, 10);
Duncan Sands339e14f2008-01-16 22:55:25 +00006630
Owen Anderson825b72b2009-08-11 20:47:22 +00006631 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6632 DAG.getConstant(12, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006633 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006634
6635 // Jump to the nested function.
6636 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00006637 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6638 DAG.getConstant(20, MVT::i64));
6639 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006640 Addr, TrmpAddr, 20);
Duncan Sands339e14f2008-01-16 22:55:25 +00006641
6642 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00006643 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6644 DAG.getConstant(22, MVT::i64));
6645 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006646 TrmpAddr, 22);
Duncan Sands339e14f2008-01-16 22:55:25 +00006647
Dan Gohman475871a2008-07-27 21:46:04 +00006648 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00006649 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006650 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006651 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00006652 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00006653 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00006654 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00006655 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006656
6657 switch (CC) {
6658 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00006659 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00006660 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006661 case CallingConv::X86_StdCall: {
6662 // Pass 'nest' parameter in ECX.
6663 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006664 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006665
6666 // Check that ECX wasn't needed by an 'inreg' parameter.
6667 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00006668 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006669
Chris Lattner58d74912008-03-12 17:45:29 +00006670 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00006671 unsigned InRegCount = 0;
6672 unsigned Idx = 1;
6673
6674 for (FunctionType::param_iterator I = FTy->param_begin(),
6675 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00006676 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00006677 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006678 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006679
6680 if (InRegCount > 2) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00006681 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00006682 }
6683 }
6684 break;
6685 }
6686 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00006687 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006688 // Pass 'nest' parameter in EAX.
6689 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006690 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006691 break;
6692 }
6693
Dan Gohman475871a2008-07-27 21:46:04 +00006694 SDValue OutChains[4];
6695 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006696
Owen Anderson825b72b2009-08-11 20:47:22 +00006697 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6698 DAG.getConstant(10, MVT::i32));
6699 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006700
Duncan Sands339e14f2008-01-16 22:55:25 +00006701 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006702 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00006703 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006704 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman69de1932008-02-06 22:27:42 +00006705 Trmp, TrmpAddr, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006706
Owen Anderson825b72b2009-08-11 20:47:22 +00006707 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6708 DAG.getConstant(1, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006709 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006710
Duncan Sands339e14f2008-01-16 22:55:25 +00006711 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Owen Anderson825b72b2009-08-11 20:47:22 +00006712 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6713 DAG.getConstant(5, MVT::i32));
6714 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006715 TrmpAddr, 5, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006716
Owen Anderson825b72b2009-08-11 20:47:22 +00006717 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6718 DAG.getConstant(6, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006719 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006720
Dan Gohman475871a2008-07-27 21:46:04 +00006721 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00006722 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006723 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006724 }
6725}
6726
Dan Gohman475871a2008-07-27 21:46:04 +00006727SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006728 /*
6729 The rounding mode is in bits 11:10 of FPSR, and has the following
6730 settings:
6731 00 Round to nearest
6732 01 Round to -inf
6733 10 Round to +inf
6734 11 Round to 0
6735
6736 FLT_ROUNDS, on the other hand, expects the following:
6737 -1 Undefined
6738 0 Round to 0
6739 1 Round to nearest
6740 2 Round to +inf
6741 3 Round to -inf
6742
6743 To perform the conversion, we do:
6744 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
6745 */
6746
6747 MachineFunction &MF = DAG.getMachineFunction();
6748 const TargetMachine &TM = MF.getTarget();
6749 const TargetFrameInfo &TFI = *TM.getFrameInfo();
6750 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00006751 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006752 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006753
6754 // Save FP Control Word to stack slot
6755 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment);
Dan Gohman475871a2008-07-27 21:46:04 +00006756 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006757
Owen Anderson825b72b2009-08-11 20:47:22 +00006758 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00006759 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006760
6761 // Load FP Control Word from stack slot
Owen Anderson825b72b2009-08-11 20:47:22 +00006762 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006763
6764 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00006765 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00006766 DAG.getNode(ISD::SRL, dl, MVT::i16,
6767 DAG.getNode(ISD::AND, dl, MVT::i16,
6768 CWD, DAG.getConstant(0x800, MVT::i16)),
6769 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00006770 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00006771 DAG.getNode(ISD::SRL, dl, MVT::i16,
6772 DAG.getNode(ISD::AND, dl, MVT::i16,
6773 CWD, DAG.getConstant(0x400, MVT::i16)),
6774 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006775
Dan Gohman475871a2008-07-27 21:46:04 +00006776 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00006777 DAG.getNode(ISD::AND, dl, MVT::i16,
6778 DAG.getNode(ISD::ADD, dl, MVT::i16,
6779 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
6780 DAG.getConstant(1, MVT::i16)),
6781 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006782
6783
Duncan Sands83ec4b62008-06-06 12:08:01 +00006784 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00006785 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006786}
6787
Dan Gohman475871a2008-07-27 21:46:04 +00006788SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006789 EVT VT = Op.getValueType();
6790 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006791 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006792 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006793
6794 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006795 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00006796 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00006797 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006798 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006799 }
Evan Cheng18efe262007-12-14 02:13:44 +00006800
Evan Cheng152804e2007-12-14 08:30:15 +00006801 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00006802 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006803 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006804
6805 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006806 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006807 Ops.push_back(Op);
6808 Ops.push_back(DAG.getConstant(NumBits+NumBits-1, OpVT));
Owen Anderson825b72b2009-08-11 20:47:22 +00006809 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
Evan Cheng152804e2007-12-14 08:30:15 +00006810 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006811 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006812
6813 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00006814 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00006815
Owen Anderson825b72b2009-08-11 20:47:22 +00006816 if (VT == MVT::i8)
6817 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006818 return Op;
6819}
6820
Dan Gohman475871a2008-07-27 21:46:04 +00006821SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006822 EVT VT = Op.getValueType();
6823 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006824 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006825 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006826
6827 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006828 if (VT == MVT::i8) {
6829 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006830 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006831 }
Evan Cheng152804e2007-12-14 08:30:15 +00006832
6833 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00006834 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006835 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006836
6837 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006838 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006839 Ops.push_back(Op);
6840 Ops.push_back(DAG.getConstant(NumBits, OpVT));
Owen Anderson825b72b2009-08-11 20:47:22 +00006841 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
Evan Cheng152804e2007-12-14 08:30:15 +00006842 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006843 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006844
Owen Anderson825b72b2009-08-11 20:47:22 +00006845 if (VT == MVT::i8)
6846 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006847 return Op;
6848}
6849
Mon P Wangaf9b9522008-12-18 21:42:19 +00006850SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006851 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00006852 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006853 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00006854
Mon P Wangaf9b9522008-12-18 21:42:19 +00006855 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
6856 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
6857 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
6858 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
6859 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
6860 //
6861 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
6862 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
6863 // return AloBlo + AloBhi + AhiBlo;
6864
6865 SDValue A = Op.getOperand(0);
6866 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006867
Dale Johannesene4d209d2009-02-03 20:21:25 +00006868 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006869 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6870 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006871 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006872 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6873 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006874 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006875 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00006876 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006877 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006878 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00006879 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006880 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006881 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00006882 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006883 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006884 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6885 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006886 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006887 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6888 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006889 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
6890 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00006891 return Res;
6892}
6893
6894
Bill Wendling74c37652008-12-09 22:08:41 +00006895SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
6896 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
6897 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00006898 // looks for this combo and may remove the "setcc" instruction if the "setcc"
6899 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00006900 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00006901 SDValue LHS = N->getOperand(0);
6902 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00006903 unsigned BaseOp = 0;
6904 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006905 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00006906
6907 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006908 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00006909 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00006910 // A subtract of one will be selected as a INC. Note that INC doesn't
6911 // set CF, so we can't do this for UADDO.
6912 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6913 if (C->getAPIntValue() == 1) {
6914 BaseOp = X86ISD::INC;
6915 Cond = X86::COND_O;
6916 break;
6917 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006918 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00006919 Cond = X86::COND_O;
6920 break;
6921 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006922 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00006923 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006924 break;
6925 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00006926 // A subtract of one will be selected as a DEC. Note that DEC doesn't
6927 // set CF, so we can't do this for USUBO.
6928 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6929 if (C->getAPIntValue() == 1) {
6930 BaseOp = X86ISD::DEC;
6931 Cond = X86::COND_O;
6932 break;
6933 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006934 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00006935 Cond = X86::COND_O;
6936 break;
6937 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006938 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00006939 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006940 break;
6941 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006942 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00006943 Cond = X86::COND_O;
6944 break;
6945 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006946 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00006947 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006948 break;
6949 }
Bill Wendling3fafd932008-11-26 22:37:40 +00006950
Bill Wendling61edeb52008-12-02 01:06:39 +00006951 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00006952 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006953 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00006954
Bill Wendling61edeb52008-12-02 01:06:39 +00006955 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006956 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00006957 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00006958
Bill Wendling61edeb52008-12-02 01:06:39 +00006959 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
6960 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00006961}
6962
Dan Gohman475871a2008-07-27 21:46:04 +00006963SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006964 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006965 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00006966 unsigned Reg = 0;
6967 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006968 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006969 default:
6970 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006971 case MVT::i8: Reg = X86::AL; size = 1; break;
6972 case MVT::i16: Reg = X86::AX; size = 2; break;
6973 case MVT::i32: Reg = X86::EAX; size = 4; break;
6974 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00006975 assert(Subtarget->is64Bit() && "Node not type legal!");
6976 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00006977 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006978 }
Dale Johannesendd64c412009-02-04 00:33:20 +00006979 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00006980 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00006981 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00006982 Op.getOperand(1),
6983 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00006984 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00006985 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00006986 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006987 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00006988 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00006989 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006990 return cpOut;
6991}
6992
Duncan Sands1607f052008-12-01 11:39:25 +00006993SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00006994 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00006995 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00006996 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00006997 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006998 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006999 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007000 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7001 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007002 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007003 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7004 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007005 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007006 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007007 rdx.getValue(1)
7008 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007009 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007010}
7011
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007012SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
7013 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007014 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007015 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007016 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007017 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007018 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007019 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007020 Node->getOperand(0),
7021 Node->getOperand(1), negOp,
7022 cast<AtomicSDNode>(Node)->getSrcValue(),
7023 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007024}
7025
Evan Cheng0db9fe62006-04-25 20:13:52 +00007026/// LowerOperation - Provide custom lowering hooks for some operations.
7027///
Dan Gohman475871a2008-07-27 21:46:04 +00007028SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007029 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007030 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007031 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7032 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007033 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
7034 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7035 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7036 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7037 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7038 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7039 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007040 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007041 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007042 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007043 case ISD::SHL_PARTS:
7044 case ISD::SRA_PARTS:
7045 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7046 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007047 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007048 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007049 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007050 case ISD::FABS: return LowerFABS(Op, DAG);
7051 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007052 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007053 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007054 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007055 case ISD::SELECT: return LowerSELECT(Op, DAG);
7056 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007057 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007058 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007059 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007060 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007061 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007062 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7063 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007064 case ISD::FRAME_TO_ARGS_OFFSET:
7065 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007066 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007067 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007068 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007069 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007070 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7071 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007072 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007073 case ISD::SADDO:
7074 case ISD::UADDO:
7075 case ISD::SSUBO:
7076 case ISD::USUBO:
7077 case ISD::SMULO:
7078 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007079 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007080 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007081}
7082
Duncan Sands1607f052008-12-01 11:39:25 +00007083void X86TargetLowering::
7084ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
7085 SelectionDAG &DAG, unsigned NewOp) {
Owen Andersone50ed302009-08-10 22:56:29 +00007086 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007087 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007088 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007089
7090 SDValue Chain = Node->getOperand(0);
7091 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007092 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007093 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007094 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007095 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007096 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007097 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007098 SDValue Result =
7099 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7100 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007101 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007102 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007103 Results.push_back(Result.getValue(2));
7104}
7105
Duncan Sands126d9072008-07-04 11:47:58 +00007106/// ReplaceNodeResults - Replace a node with an illegal result type
7107/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007108void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7109 SmallVectorImpl<SDValue>&Results,
7110 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007111 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007112 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007113 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007114 assert(false && "Do not know how to custom type legalize this operation!");
7115 return;
7116 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007117 std::pair<SDValue,SDValue> Vals =
7118 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007119 SDValue FIST = Vals.first, StackSlot = Vals.second;
7120 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007121 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007122 // Return a load from the stack slot.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007123 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007124 }
7125 return;
7126 }
7127 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007128 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007129 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007130 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007131 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007132 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007133 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007134 eax.getValue(2));
7135 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7136 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007137 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007138 Results.push_back(edx.getValue(1));
7139 return;
7140 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007141 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007142 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007143 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007144 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007145 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7146 DAG.getConstant(0, MVT::i32));
7147 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7148 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007149 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7150 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007151 cpInL.getValue(1));
7152 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007153 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7154 DAG.getConstant(0, MVT::i32));
7155 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7156 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007157 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007158 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007159 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007160 swapInL.getValue(1));
7161 SDValue Ops[] = { swapInH.getValue(0),
7162 N->getOperand(1),
7163 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007164 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007165 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007166 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007167 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007168 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007169 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007170 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007171 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007172 Results.push_back(cpOutH.getValue(1));
7173 return;
7174 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007175 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007176 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7177 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007178 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007179 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7180 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007181 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007182 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7183 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007184 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007185 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7186 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007187 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007188 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7189 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007190 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007191 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7192 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007193 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007194 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7195 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007196 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007197}
7198
Evan Cheng72261582005-12-20 06:22:03 +00007199const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7200 switch (Opcode) {
7201 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007202 case X86ISD::BSF: return "X86ISD::BSF";
7203 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007204 case X86ISD::SHLD: return "X86ISD::SHLD";
7205 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007206 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007207 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007208 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007209 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007210 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007211 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007212 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7213 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7214 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007215 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007216 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007217 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007218 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007219 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007220 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007221 case X86ISD::COMI: return "X86ISD::COMI";
7222 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007223 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng72261582005-12-20 06:22:03 +00007224 case X86ISD::CMOV: return "X86ISD::CMOV";
7225 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007226 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007227 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7228 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007229 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007230 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007231 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007232 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007233 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007234 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7235 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007236 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007237 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007238 case X86ISD::FMAX: return "X86ISD::FMAX";
7239 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007240 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7241 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007242 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007243 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007244 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007245 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007246 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007247 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7248 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007249 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7250 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7251 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7252 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7253 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7254 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007255 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7256 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007257 case X86ISD::VSHL: return "X86ISD::VSHL";
7258 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007259 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7260 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7261 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7262 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7263 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7264 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7265 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7266 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7267 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7268 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007269 case X86ISD::ADD: return "X86ISD::ADD";
7270 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007271 case X86ISD::SMUL: return "X86ISD::SMUL";
7272 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007273 case X86ISD::INC: return "X86ISD::INC";
7274 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007275 case X86ISD::OR: return "X86ISD::OR";
7276 case X86ISD::XOR: return "X86ISD::XOR";
7277 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007278 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007279 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007280 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Evan Cheng72261582005-12-20 06:22:03 +00007281 }
7282}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007283
Chris Lattnerc9addb72007-03-30 23:15:24 +00007284// isLegalAddressingMode - Return true if the addressing mode represented
7285// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007286bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007287 const Type *Ty) const {
7288 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007289 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007290
Chris Lattnerc9addb72007-03-30 23:15:24 +00007291 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007292 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007293 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007294
Chris Lattnerc9addb72007-03-30 23:15:24 +00007295 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007296 unsigned GVFlags =
7297 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007298
Chris Lattnerdfed4132009-07-10 07:38:24 +00007299 // If a reference to this global requires an extra load, we can't fold it.
7300 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007301 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007302
Chris Lattnerdfed4132009-07-10 07:38:24 +00007303 // If BaseGV requires a register for the PIC base, we cannot also have a
7304 // BaseReg specified.
7305 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007306 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007307
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007308 // If lower 4G is not available, then we must use rip-relative addressing.
7309 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7310 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007311 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007312
Chris Lattnerc9addb72007-03-30 23:15:24 +00007313 switch (AM.Scale) {
7314 case 0:
7315 case 1:
7316 case 2:
7317 case 4:
7318 case 8:
7319 // These scales always work.
7320 break;
7321 case 3:
7322 case 5:
7323 case 9:
7324 // These scales are formed with basereg+scalereg. Only accept if there is
7325 // no basereg yet.
7326 if (AM.HasBaseReg)
7327 return false;
7328 break;
7329 default: // Other stuff never works.
7330 return false;
7331 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007332
Chris Lattnerc9addb72007-03-30 23:15:24 +00007333 return true;
7334}
7335
7336
Evan Cheng2bd122c2007-10-26 01:56:11 +00007337bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
7338 if (!Ty1->isInteger() || !Ty2->isInteger())
7339 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007340 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7341 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007342 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007343 return false;
7344 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007345}
7346
Owen Andersone50ed302009-08-10 22:56:29 +00007347bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007348 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007349 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007350 unsigned NumBits1 = VT1.getSizeInBits();
7351 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007352 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007353 return false;
7354 return Subtarget->is64Bit() || NumBits1 < 64;
7355}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007356
Dan Gohman97121ba2009-04-08 00:15:30 +00007357bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007358 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson1d0be152009-08-13 21:58:54 +00007359 return Ty1 == Type::getInt32Ty(Ty1->getContext()) &&
7360 Ty2 == Type::getInt64Ty(Ty1->getContext()) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007361}
7362
Owen Andersone50ed302009-08-10 22:56:29 +00007363bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007364 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007365 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007366}
7367
Owen Andersone50ed302009-08-10 22:56:29 +00007368bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007369 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007370 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007371}
7372
Evan Cheng60c07e12006-07-05 22:17:51 +00007373/// isShuffleMaskLegal - Targets can use this to indicate that they only
7374/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7375/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7376/// are assumed to be legal.
7377bool
Eric Christopherfd179292009-08-27 18:07:15 +00007378X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007379 EVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007380 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007381 if (VT.getSizeInBits() == 64)
7382 return false;
7383
Nate Begemana09008b2009-10-19 02:17:23 +00007384 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00007385 return (VT.getVectorNumElements() == 2 ||
7386 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7387 isMOVLMask(M, VT) ||
7388 isSHUFPMask(M, VT) ||
7389 isPSHUFDMask(M, VT) ||
7390 isPSHUFHWMask(M, VT) ||
7391 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00007392 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00007393 isUNPCKLMask(M, VT) ||
7394 isUNPCKHMask(M, VT) ||
7395 isUNPCKL_v_undef_Mask(M, VT) ||
7396 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007397}
7398
Dan Gohman7d8143f2008-04-09 20:09:42 +00007399bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007400X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007401 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007402 unsigned NumElts = VT.getVectorNumElements();
7403 // FIXME: This collection of masks seems suspect.
7404 if (NumElts == 2)
7405 return true;
7406 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7407 return (isMOVLMask(Mask, VT) ||
7408 isCommutedMOVLMask(Mask, VT, true) ||
7409 isSHUFPMask(Mask, VT) ||
7410 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007411 }
7412 return false;
7413}
7414
7415//===----------------------------------------------------------------------===//
7416// X86 Scheduler Hooks
7417//===----------------------------------------------------------------------===//
7418
Mon P Wang63307c32008-05-05 19:05:59 +00007419// private utility function
7420MachineBasicBlock *
7421X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7422 MachineBasicBlock *MBB,
7423 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007424 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007425 unsigned LoadOpc,
7426 unsigned CXchgOpc,
7427 unsigned copyOpc,
7428 unsigned notOpc,
7429 unsigned EAXreg,
7430 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007431 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007432 // For the atomic bitwise operator, we generate
7433 // thisMBB:
7434 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007435 // ld t1 = [bitinstr.addr]
7436 // op t2 = t1, [bitinstr.val]
7437 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007438 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7439 // bz newMBB
7440 // fallthrough -->nextMBB
7441 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7442 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007443 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007444 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007445
Mon P Wang63307c32008-05-05 19:05:59 +00007446 /// First build the CFG
7447 MachineFunction *F = MBB->getParent();
7448 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007449 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7450 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7451 F->insert(MBBIter, newMBB);
7452 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007453
Mon P Wang63307c32008-05-05 19:05:59 +00007454 // Move all successors to thisMBB to nextMBB
7455 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007456
Mon P Wang63307c32008-05-05 19:05:59 +00007457 // Update thisMBB to fall through to newMBB
7458 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007459
Mon P Wang63307c32008-05-05 19:05:59 +00007460 // newMBB jumps to itself and fall through to nextMBB
7461 newMBB->addSuccessor(nextMBB);
7462 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007463
Mon P Wang63307c32008-05-05 19:05:59 +00007464 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007465 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007466 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007467 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007468 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007469 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007470 int numArgs = bInstr->getNumOperands() - 1;
7471 for (int i=0; i < numArgs; ++i)
7472 argOpers[i] = &bInstr->getOperand(i+1);
7473
7474 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007475 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7476 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007477
Dale Johannesen140be2d2008-08-19 18:47:28 +00007478 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007479 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007480 for (int i=0; i <= lastAddrIndx; ++i)
7481 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007482
Dale Johannesen140be2d2008-08-19 18:47:28 +00007483 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007484 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007485 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007486 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007487 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007488 tt = t1;
7489
Dale Johannesen140be2d2008-08-19 18:47:28 +00007490 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00007491 assert((argOpers[valArgIndx]->isReg() ||
7492 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007493 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00007494 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007495 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007496 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007497 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007498 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00007499 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007500
Dale Johannesene4d209d2009-02-03 20:21:25 +00007501 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00007502 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007503
Dale Johannesene4d209d2009-02-03 20:21:25 +00007504 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00007505 for (int i=0; i <= lastAddrIndx; ++i)
7506 (*MIB).addOperand(*argOpers[i]);
7507 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00007508 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007509 (*MIB).setMemRefs(bInstr->memoperands_begin(),
7510 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00007511
Dale Johannesene4d209d2009-02-03 20:21:25 +00007512 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00007513 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007514
Mon P Wang63307c32008-05-05 19:05:59 +00007515 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007516 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007517
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007518 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007519 return nextMBB;
7520}
7521
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00007522// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00007523MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007524X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7525 MachineBasicBlock *MBB,
7526 unsigned regOpcL,
7527 unsigned regOpcH,
7528 unsigned immOpcL,
7529 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007530 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007531 // For the atomic bitwise operator, we generate
7532 // thisMBB (instructions are in pairs, except cmpxchg8b)
7533 // ld t1,t2 = [bitinstr.addr]
7534 // newMBB:
7535 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7536 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00007537 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007538 // mov ECX, EBX <- t5, t6
7539 // mov EAX, EDX <- t1, t2
7540 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
7541 // mov t3, t4 <- EAX, EDX
7542 // bz newMBB
7543 // result in out1, out2
7544 // fallthrough -->nextMBB
7545
7546 const TargetRegisterClass *RC = X86::GR32RegisterClass;
7547 const unsigned LoadOpc = X86::MOV32rm;
7548 const unsigned copyOpc = X86::MOV32rr;
7549 const unsigned NotOpc = X86::NOT32r;
7550 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7551 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7552 MachineFunction::iterator MBBIter = MBB;
7553 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007554
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007555 /// First build the CFG
7556 MachineFunction *F = MBB->getParent();
7557 MachineBasicBlock *thisMBB = MBB;
7558 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7559 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7560 F->insert(MBBIter, newMBB);
7561 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007562
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007563 // Move all successors to thisMBB to nextMBB
7564 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007565
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007566 // Update thisMBB to fall through to newMBB
7567 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007568
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007569 // newMBB jumps to itself and fall through to nextMBB
7570 newMBB->addSuccessor(nextMBB);
7571 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007572
Dale Johannesene4d209d2009-02-03 20:21:25 +00007573 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007574 // Insert instructions into newMBB based on incoming instruction
7575 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007576 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007577 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007578 MachineOperand& dest1Oper = bInstr->getOperand(0);
7579 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007580 MachineOperand* argOpers[2 + X86AddrNumOperands];
7581 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007582 argOpers[i] = &bInstr->getOperand(i+2);
7583
7584 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007585 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00007586
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007587 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007588 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007589 for (int i=0; i <= lastAddrIndx; ++i)
7590 (*MIB).addOperand(*argOpers[i]);
7591 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007592 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00007593 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00007594 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007595 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00007596 MachineOperand newOp3 = *(argOpers[3]);
7597 if (newOp3.isImm())
7598 newOp3.setImm(newOp3.getImm()+4);
7599 else
7600 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007601 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00007602 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007603
7604 // t3/4 are defined later, at the bottom of the loop
7605 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
7606 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007607 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007608 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007609 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007610 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
7611
7612 unsigned tt1 = F->getRegInfo().createVirtualRegister(RC);
7613 unsigned tt2 = F->getRegInfo().createVirtualRegister(RC);
Scott Michelfdc40a02009-02-17 22:15:04 +00007614 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007615 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt1).addReg(t1);
7616 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt2).addReg(t2);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007617 } else {
7618 tt1 = t1;
7619 tt2 = t2;
7620 }
7621
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007622 int valArgIndx = lastAddrIndx + 1;
7623 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00007624 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007625 "invalid operand");
7626 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
7627 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007628 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007629 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007630 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007631 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00007632 if (regOpcL != X86::MOV32rr)
7633 MIB.addReg(tt1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007634 (*MIB).addOperand(*argOpers[valArgIndx]);
7635 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007636 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007637 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007638 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007639 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007640 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007641 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007642 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00007643 if (regOpcH != X86::MOV32rr)
7644 MIB.addReg(tt2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007645 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007646
Dale Johannesene4d209d2009-02-03 20:21:25 +00007647 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007648 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007649 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007650 MIB.addReg(t2);
7651
Dale Johannesene4d209d2009-02-03 20:21:25 +00007652 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007653 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007654 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007655 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00007656
Dale Johannesene4d209d2009-02-03 20:21:25 +00007657 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007658 for (int i=0; i <= lastAddrIndx; ++i)
7659 (*MIB).addOperand(*argOpers[i]);
7660
7661 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007662 (*MIB).setMemRefs(bInstr->memoperands_begin(),
7663 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007664
Dale Johannesene4d209d2009-02-03 20:21:25 +00007665 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007666 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007667 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007668 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007669
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007670 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007671 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007672
7673 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
7674 return nextMBB;
7675}
7676
7677// private utility function
7678MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00007679X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
7680 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007681 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007682 // For the atomic min/max operator, we generate
7683 // thisMBB:
7684 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007685 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00007686 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00007687 // cmp t1, t2
7688 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00007689 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007690 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7691 // bz newMBB
7692 // fallthrough -->nextMBB
7693 //
7694 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7695 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007696 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007697 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007698
Mon P Wang63307c32008-05-05 19:05:59 +00007699 /// First build the CFG
7700 MachineFunction *F = MBB->getParent();
7701 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007702 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7703 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7704 F->insert(MBBIter, newMBB);
7705 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007706
Dan Gohmand6708ea2009-08-15 01:38:56 +00007707 // Move all successors of thisMBB to nextMBB
Mon P Wang63307c32008-05-05 19:05:59 +00007708 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007709
Mon P Wang63307c32008-05-05 19:05:59 +00007710 // Update thisMBB to fall through to newMBB
7711 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007712
Mon P Wang63307c32008-05-05 19:05:59 +00007713 // newMBB jumps to newMBB and fall through to nextMBB
7714 newMBB->addSuccessor(nextMBB);
7715 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007716
Dale Johannesene4d209d2009-02-03 20:21:25 +00007717 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007718 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007719 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007720 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00007721 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007722 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007723 int numArgs = mInstr->getNumOperands() - 1;
7724 for (int i=0; i < numArgs; ++i)
7725 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007726
Mon P Wang63307c32008-05-05 19:05:59 +00007727 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007728 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7729 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007730
Mon P Wangab3e7472008-05-05 22:56:23 +00007731 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007732 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007733 for (int i=0; i <= lastAddrIndx; ++i)
7734 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00007735
Mon P Wang63307c32008-05-05 19:05:59 +00007736 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00007737 assert((argOpers[valArgIndx]->isReg() ||
7738 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007739 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00007740
7741 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00007742 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007743 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00007744 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007745 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007746 (*MIB).addOperand(*argOpers[valArgIndx]);
7747
Dale Johannesene4d209d2009-02-03 20:21:25 +00007748 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00007749 MIB.addReg(t1);
7750
Dale Johannesene4d209d2009-02-03 20:21:25 +00007751 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00007752 MIB.addReg(t1);
7753 MIB.addReg(t2);
7754
7755 // Generate movc
7756 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007757 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00007758 MIB.addReg(t2);
7759 MIB.addReg(t1);
7760
7761 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00007762 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00007763 for (int i=0; i <= lastAddrIndx; ++i)
7764 (*MIB).addOperand(*argOpers[i]);
7765 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00007766 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007767 (*MIB).setMemRefs(mInstr->memoperands_begin(),
7768 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00007769
Dale Johannesene4d209d2009-02-03 20:21:25 +00007770 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00007771 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007772
Mon P Wang63307c32008-05-05 19:05:59 +00007773 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007774 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007775
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007776 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007777 return nextMBB;
7778}
7779
Eric Christopherf83a5de2009-08-27 18:08:16 +00007780// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
7781// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00007782MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00007783X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00007784 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00007785
7786 MachineFunction *F = BB->getParent();
7787 DebugLoc dl = MI->getDebugLoc();
7788 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7789
7790 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00007791 if (memArg)
7792 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
7793 else
7794 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00007795
7796 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
7797
7798 for (unsigned i = 0; i < numArgs; ++i) {
7799 MachineOperand &Op = MI->getOperand(i+1);
7800
7801 if (!(Op.isReg() && Op.isImplicit()))
7802 MIB.addOperand(Op);
7803 }
7804
7805 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
7806 .addReg(X86::XMM0);
7807
7808 F->DeleteMachineInstr(MI);
7809
7810 return BB;
7811}
7812
7813MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00007814X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
7815 MachineInstr *MI,
7816 MachineBasicBlock *MBB) const {
7817 // Emit code to save XMM registers to the stack. The ABI says that the
7818 // number of registers to save is given in %al, so it's theoretically
7819 // possible to do an indirect jump trick to avoid saving all of them,
7820 // however this code takes a simpler approach and just executes all
7821 // of the stores if %al is non-zero. It's less code, and it's probably
7822 // easier on the hardware branch predictor, and stores aren't all that
7823 // expensive anyway.
7824
7825 // Create the new basic blocks. One block contains all the XMM stores,
7826 // and one block is the final destination regardless of whether any
7827 // stores were performed.
7828 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7829 MachineFunction *F = MBB->getParent();
7830 MachineFunction::iterator MBBIter = MBB;
7831 ++MBBIter;
7832 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
7833 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
7834 F->insert(MBBIter, XMMSaveMBB);
7835 F->insert(MBBIter, EndMBB);
7836
7837 // Set up the CFG.
7838 // Move any original successors of MBB to the end block.
7839 EndMBB->transferSuccessors(MBB);
7840 // The original block will now fall through to the XMM save block.
7841 MBB->addSuccessor(XMMSaveMBB);
7842 // The XMMSaveMBB will fall through to the end block.
7843 XMMSaveMBB->addSuccessor(EndMBB);
7844
7845 // Now add the instructions.
7846 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7847 DebugLoc DL = MI->getDebugLoc();
7848
7849 unsigned CountReg = MI->getOperand(0).getReg();
7850 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
7851 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
7852
7853 if (!Subtarget->isTargetWin64()) {
7854 // If %al is 0, branch around the XMM save block.
7855 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
7856 BuildMI(MBB, DL, TII->get(X86::JE)).addMBB(EndMBB);
7857 MBB->addSuccessor(EndMBB);
7858 }
7859
7860 // In the XMM save block, save all the XMM argument registers.
7861 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
7862 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00007863 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00007864 F->getMachineMemOperand(
7865 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
7866 MachineMemOperand::MOStore, Offset,
7867 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00007868 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
7869 .addFrameIndex(RegSaveFrameIndex)
7870 .addImm(/*Scale=*/1)
7871 .addReg(/*IndexReg=*/0)
7872 .addImm(/*Disp=*/Offset)
7873 .addReg(/*Segment=*/0)
7874 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00007875 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00007876 }
7877
7878 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
7879
7880 return EndMBB;
7881}
Mon P Wang63307c32008-05-05 19:05:59 +00007882
Evan Cheng60c07e12006-07-05 22:17:51 +00007883MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00007884X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Evan Chengce319102009-09-19 09:51:03 +00007885 MachineBasicBlock *BB,
7886 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Chris Lattner52600972009-09-02 05:57:00 +00007887 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7888 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00007889
Chris Lattner52600972009-09-02 05:57:00 +00007890 // To "insert" a SELECT_CC instruction, we actually have to insert the
7891 // diamond control-flow pattern. The incoming instruction knows the
7892 // destination vreg to set, the condition code register to branch on, the
7893 // true/false values to select between, and a branch opcode to use.
7894 const BasicBlock *LLVM_BB = BB->getBasicBlock();
7895 MachineFunction::iterator It = BB;
7896 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00007897
Chris Lattner52600972009-09-02 05:57:00 +00007898 // thisMBB:
7899 // ...
7900 // TrueVal = ...
7901 // cmpTY ccX, r1, r2
7902 // bCC copy1MBB
7903 // fallthrough --> copy0MBB
7904 MachineBasicBlock *thisMBB = BB;
7905 MachineFunction *F = BB->getParent();
7906 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
7907 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
7908 unsigned Opc =
7909 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
7910 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
7911 F->insert(It, copy0MBB);
7912 F->insert(It, sinkMBB);
Evan Chengce319102009-09-19 09:51:03 +00007913 // Update machine-CFG edges by first adding all successors of the current
Chris Lattner52600972009-09-02 05:57:00 +00007914 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00007915 // Also inform sdisel of the edge changes.
Daniel Dunbara279bc32009-09-20 02:20:51 +00007916 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Evan Chengce319102009-09-19 09:51:03 +00007917 E = BB->succ_end(); I != E; ++I) {
7918 EM->insert(std::make_pair(*I, sinkMBB));
7919 sinkMBB->addSuccessor(*I);
7920 }
7921 // Next, remove all successors of the current block, and add the true
7922 // and fallthrough blocks as its successors.
7923 while (!BB->succ_empty())
7924 BB->removeSuccessor(BB->succ_begin());
Chris Lattner52600972009-09-02 05:57:00 +00007925 // Add the true and fallthrough blocks as its successors.
7926 BB->addSuccessor(copy0MBB);
7927 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00007928
Chris Lattner52600972009-09-02 05:57:00 +00007929 // copy0MBB:
7930 // %FalseValue = ...
7931 // # fallthrough to sinkMBB
7932 BB = copy0MBB;
Daniel Dunbara279bc32009-09-20 02:20:51 +00007933
Chris Lattner52600972009-09-02 05:57:00 +00007934 // Update machine-CFG edges
7935 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00007936
Chris Lattner52600972009-09-02 05:57:00 +00007937 // sinkMBB:
7938 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
7939 // ...
7940 BB = sinkMBB;
7941 BuildMI(BB, DL, TII->get(X86::PHI), MI->getOperand(0).getReg())
7942 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
7943 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
7944
7945 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
7946 return BB;
7947}
7948
7949
7950MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00007951X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00007952 MachineBasicBlock *BB,
7953 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007954 switch (MI->getOpcode()) {
7955 default: assert(false && "Unexpected instr type to insert");
Dan Gohmancbbea0f2009-08-27 00:14:12 +00007956 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00007957 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00007958 case X86::CMOV_FR32:
7959 case X86::CMOV_FR64:
7960 case X86::CMOV_V4F32:
7961 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00007962 case X86::CMOV_V2I64:
Evan Chengce319102009-09-19 09:51:03 +00007963 return EmitLoweredSelect(MI, BB, EM);
Evan Cheng60c07e12006-07-05 22:17:51 +00007964
Dale Johannesen849f2142007-07-03 00:53:03 +00007965 case X86::FP32_TO_INT16_IN_MEM:
7966 case X86::FP32_TO_INT32_IN_MEM:
7967 case X86::FP32_TO_INT64_IN_MEM:
7968 case X86::FP64_TO_INT16_IN_MEM:
7969 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00007970 case X86::FP64_TO_INT64_IN_MEM:
7971 case X86::FP80_TO_INT16_IN_MEM:
7972 case X86::FP80_TO_INT32_IN_MEM:
7973 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00007974 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7975 DebugLoc DL = MI->getDebugLoc();
7976
Evan Cheng60c07e12006-07-05 22:17:51 +00007977 // Change the floating point control register to use "round towards zero"
7978 // mode when truncating to an integer value.
7979 MachineFunction *F = BB->getParent();
7980 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Chris Lattner52600972009-09-02 05:57:00 +00007981 addFrameReference(BuildMI(BB, DL, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007982
7983 // Load the old value of the high byte of the control word...
7984 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00007985 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Chris Lattner52600972009-09-02 05:57:00 +00007986 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007987 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007988
7989 // Set the high part to be round to zero...
Chris Lattner52600972009-09-02 05:57:00 +00007990 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00007991 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00007992
7993 // Reload the modified control word now...
Chris Lattner52600972009-09-02 05:57:00 +00007994 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007995
7996 // Restore the memory image of control word to original value
Chris Lattner52600972009-09-02 05:57:00 +00007997 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00007998 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00007999
8000 // Get the X86 opcode to use.
8001 unsigned Opc;
8002 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008003 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008004 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8005 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8006 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8007 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8008 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8009 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00008010 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8011 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8012 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00008013 }
8014
8015 X86AddressMode AM;
8016 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00008017 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008018 AM.BaseType = X86AddressMode::RegBase;
8019 AM.Base.Reg = Op.getReg();
8020 } else {
8021 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008022 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008023 }
8024 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008025 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008026 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008027 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008028 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008029 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008030 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00008031 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008032 AM.GV = Op.getGlobal();
8033 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008034 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008035 }
Chris Lattner52600972009-09-02 05:57:00 +00008036 addFullAddress(BuildMI(BB, DL, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00008037 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008038
8039 // Reload the original control word now.
Chris Lattner52600972009-09-02 05:57:00 +00008040 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008041
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008042 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008043 return BB;
8044 }
Eric Christopherb120ab42009-08-18 22:50:32 +00008045 // String/text processing lowering.
8046 case X86::PCMPISTRM128REG:
8047 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8048 case X86::PCMPISTRM128MEM:
8049 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8050 case X86::PCMPESTRM128REG:
8051 return EmitPCMP(MI, BB, 5, false /* in mem */);
8052 case X86::PCMPESTRM128MEM:
8053 return EmitPCMP(MI, BB, 5, true /* in mem */);
8054
8055 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008056 case X86::ATOMAND32:
8057 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008058 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008059 X86::LCMPXCHG32, X86::MOV32rr,
8060 X86::NOT32r, X86::EAX,
8061 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008062 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008063 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8064 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008065 X86::LCMPXCHG32, X86::MOV32rr,
8066 X86::NOT32r, X86::EAX,
8067 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008068 case X86::ATOMXOR32:
8069 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008070 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008071 X86::LCMPXCHG32, X86::MOV32rr,
8072 X86::NOT32r, X86::EAX,
8073 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008074 case X86::ATOMNAND32:
8075 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008076 X86::AND32ri, X86::MOV32rm,
8077 X86::LCMPXCHG32, X86::MOV32rr,
8078 X86::NOT32r, X86::EAX,
8079 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008080 case X86::ATOMMIN32:
8081 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8082 case X86::ATOMMAX32:
8083 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8084 case X86::ATOMUMIN32:
8085 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8086 case X86::ATOMUMAX32:
8087 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008088
8089 case X86::ATOMAND16:
8090 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8091 X86::AND16ri, X86::MOV16rm,
8092 X86::LCMPXCHG16, X86::MOV16rr,
8093 X86::NOT16r, X86::AX,
8094 X86::GR16RegisterClass);
8095 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008096 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008097 X86::OR16ri, X86::MOV16rm,
8098 X86::LCMPXCHG16, X86::MOV16rr,
8099 X86::NOT16r, X86::AX,
8100 X86::GR16RegisterClass);
8101 case X86::ATOMXOR16:
8102 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8103 X86::XOR16ri, X86::MOV16rm,
8104 X86::LCMPXCHG16, X86::MOV16rr,
8105 X86::NOT16r, X86::AX,
8106 X86::GR16RegisterClass);
8107 case X86::ATOMNAND16:
8108 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8109 X86::AND16ri, X86::MOV16rm,
8110 X86::LCMPXCHG16, X86::MOV16rr,
8111 X86::NOT16r, X86::AX,
8112 X86::GR16RegisterClass, true);
8113 case X86::ATOMMIN16:
8114 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8115 case X86::ATOMMAX16:
8116 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8117 case X86::ATOMUMIN16:
8118 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8119 case X86::ATOMUMAX16:
8120 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8121
8122 case X86::ATOMAND8:
8123 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8124 X86::AND8ri, X86::MOV8rm,
8125 X86::LCMPXCHG8, X86::MOV8rr,
8126 X86::NOT8r, X86::AL,
8127 X86::GR8RegisterClass);
8128 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008129 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008130 X86::OR8ri, X86::MOV8rm,
8131 X86::LCMPXCHG8, X86::MOV8rr,
8132 X86::NOT8r, X86::AL,
8133 X86::GR8RegisterClass);
8134 case X86::ATOMXOR8:
8135 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8136 X86::XOR8ri, X86::MOV8rm,
8137 X86::LCMPXCHG8, X86::MOV8rr,
8138 X86::NOT8r, X86::AL,
8139 X86::GR8RegisterClass);
8140 case X86::ATOMNAND8:
8141 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8142 X86::AND8ri, X86::MOV8rm,
8143 X86::LCMPXCHG8, X86::MOV8rr,
8144 X86::NOT8r, X86::AL,
8145 X86::GR8RegisterClass, true);
8146 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008147 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008148 case X86::ATOMAND64:
8149 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008150 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008151 X86::LCMPXCHG64, X86::MOV64rr,
8152 X86::NOT64r, X86::RAX,
8153 X86::GR64RegisterClass);
8154 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008155 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8156 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008157 X86::LCMPXCHG64, X86::MOV64rr,
8158 X86::NOT64r, X86::RAX,
8159 X86::GR64RegisterClass);
8160 case X86::ATOMXOR64:
8161 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008162 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008163 X86::LCMPXCHG64, X86::MOV64rr,
8164 X86::NOT64r, X86::RAX,
8165 X86::GR64RegisterClass);
8166 case X86::ATOMNAND64:
8167 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8168 X86::AND64ri32, X86::MOV64rm,
8169 X86::LCMPXCHG64, X86::MOV64rr,
8170 X86::NOT64r, X86::RAX,
8171 X86::GR64RegisterClass, true);
8172 case X86::ATOMMIN64:
8173 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8174 case X86::ATOMMAX64:
8175 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8176 case X86::ATOMUMIN64:
8177 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8178 case X86::ATOMUMAX64:
8179 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008180
8181 // This group does 64-bit operations on a 32-bit host.
8182 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008183 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008184 X86::AND32rr, X86::AND32rr,
8185 X86::AND32ri, X86::AND32ri,
8186 false);
8187 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008188 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008189 X86::OR32rr, X86::OR32rr,
8190 X86::OR32ri, X86::OR32ri,
8191 false);
8192 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008193 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008194 X86::XOR32rr, X86::XOR32rr,
8195 X86::XOR32ri, X86::XOR32ri,
8196 false);
8197 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008198 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008199 X86::AND32rr, X86::AND32rr,
8200 X86::AND32ri, X86::AND32ri,
8201 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008202 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008203 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008204 X86::ADD32rr, X86::ADC32rr,
8205 X86::ADD32ri, X86::ADC32ri,
8206 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008207 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008208 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008209 X86::SUB32rr, X86::SBB32rr,
8210 X86::SUB32ri, X86::SBB32ri,
8211 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008212 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008213 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008214 X86::MOV32rr, X86::MOV32rr,
8215 X86::MOV32ri, X86::MOV32ri,
8216 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008217 case X86::VASTART_SAVE_XMM_REGS:
8218 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008219 }
8220}
8221
8222//===----------------------------------------------------------------------===//
8223// X86 Optimization Hooks
8224//===----------------------------------------------------------------------===//
8225
Dan Gohman475871a2008-07-27 21:46:04 +00008226void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008227 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008228 APInt &KnownZero,
8229 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008230 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008231 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008232 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008233 assert((Opc >= ISD::BUILTIN_OP_END ||
8234 Opc == ISD::INTRINSIC_WO_CHAIN ||
8235 Opc == ISD::INTRINSIC_W_CHAIN ||
8236 Opc == ISD::INTRINSIC_VOID) &&
8237 "Should use MaskedValueIsZero if you don't know whether Op"
8238 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008239
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008240 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008241 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008242 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008243 case X86ISD::ADD:
8244 case X86ISD::SUB:
8245 case X86ISD::SMUL:
8246 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008247 case X86ISD::INC:
8248 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00008249 case X86ISD::OR:
8250 case X86ISD::XOR:
8251 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008252 // These nodes' second result is a boolean.
8253 if (Op.getResNo() == 0)
8254 break;
8255 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008256 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008257 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8258 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008259 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008260 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008261}
Chris Lattner259e97c2006-01-31 19:43:35 +00008262
Evan Cheng206ee9d2006-07-07 08:33:52 +00008263/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008264/// node is a GlobalAddress + offset.
8265bool X86TargetLowering::isGAPlusOffset(SDNode *N,
8266 GlobalValue* &GA, int64_t &Offset) const{
8267 if (N->getOpcode() == X86ISD::Wrapper) {
8268 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008269 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008270 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008271 return true;
8272 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008273 }
Evan Chengad4196b2008-05-12 19:56:52 +00008274 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008275}
8276
Evan Chengad4196b2008-05-12 19:56:52 +00008277static bool isBaseAlignmentOfN(unsigned N, SDNode *Base,
8278 const TargetLowering &TLI) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008279 GlobalValue *GV;
Nick Lewycky916a9f02008-02-02 08:29:58 +00008280 int64_t Offset = 0;
Evan Chengad4196b2008-05-12 19:56:52 +00008281 if (TLI.isGAPlusOffset(Base, GV, Offset))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008282 return (GV->getAlignment() >= N && (Offset % N) == 0);
Chris Lattnerba96fbc2008-01-26 20:07:42 +00008283 // DAG combine handles the stack object case.
Evan Cheng206ee9d2006-07-07 08:33:52 +00008284 return false;
8285}
8286
Nate Begeman9008ca62009-04-27 18:41:29 +00008287static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems,
Dan Gohman8a55ce42009-09-23 21:02:20 +00008288 EVT EltVT, LoadSDNode *&LDBase,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008289 unsigned &LastLoadedElt,
Evan Chengad4196b2008-05-12 19:56:52 +00008290 SelectionDAG &DAG, MachineFrameInfo *MFI,
8291 const TargetLowering &TLI) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008292 LDBase = NULL;
Anton Korobeynikovb51b6cf2009-06-09 23:00:39 +00008293 LastLoadedElt = -1U;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008294 for (unsigned i = 0; i < NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00008295 if (N->getMaskElt(i) < 0) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008296 if (!LDBase)
Evan Cheng7e2ff772008-05-08 00:57:18 +00008297 return false;
8298 continue;
8299 }
8300
Dan Gohman475871a2008-07-27 21:46:04 +00008301 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greifba36cb52008-08-28 21:40:38 +00008302 if (!Elt.getNode() ||
8303 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008304 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008305 if (!LDBase) {
8306 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
Evan Cheng50d9e722008-05-10 06:46:49 +00008307 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008308 LDBase = cast<LoadSDNode>(Elt.getNode());
8309 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008310 continue;
8311 }
8312 if (Elt.getOpcode() == ISD::UNDEF)
8313 continue;
8314
Nate Begemanabc01992009-06-05 21:37:30 +00008315 LoadSDNode *LD = cast<LoadSDNode>(Elt);
Dan Gohman8a55ce42009-09-23 21:02:20 +00008316 if (!TLI.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i, MFI))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008317 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008318 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008319 }
8320 return true;
8321}
Evan Cheng206ee9d2006-07-07 08:33:52 +00008322
8323/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8324/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8325/// if the load addresses are consecutive, non-overlapping, and in the right
Mon P Wang1e955802009-04-03 02:43:30 +00008326/// order. In the case of v2i64, it will see if it can rewrite the
8327/// shuffle to be an appropriate build vector so it can take advantage of
8328// performBuildVectorCombine.
Dan Gohman475871a2008-07-27 21:46:04 +00008329static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008330 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008331 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008332 EVT VT = N->getValueType(0);
Dan Gohman8a55ce42009-09-23 21:02:20 +00008333 EVT EltVT = VT.getVectorElementType();
Nate Begeman9008ca62009-04-27 18:41:29 +00008334 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
8335 unsigned NumElems = VT.getVectorNumElements();
Mon P Wang1e955802009-04-03 02:43:30 +00008336
Eli Friedman7a5e5552009-06-07 06:52:44 +00008337 if (VT.getSizeInBits() != 128)
8338 return SDValue();
8339
Mon P Wang1e955802009-04-03 02:43:30 +00008340 // Try to combine a vector_shuffle into a 128-bit load.
8341 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Eli Friedman7a5e5552009-06-07 06:52:44 +00008342 LoadSDNode *LD = NULL;
8343 unsigned LastLoadedElt;
Dan Gohman8a55ce42009-09-23 21:02:20 +00008344 if (!EltsFromConsecutiveLoads(SVN, NumElems, EltVT, LD, LastLoadedElt, DAG,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008345 MFI, TLI))
Dan Gohman475871a2008-07-27 21:46:04 +00008346 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008347
Eli Friedman7a5e5552009-06-07 06:52:44 +00008348 if (LastLoadedElt == NumElems - 1) {
8349 if (isBaseAlignmentOfN(16, LD->getBasePtr().getNode(), TLI))
8350 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
8351 LD->getSrcValue(), LD->getSrcValueOffset(),
8352 LD->isVolatile());
Dale Johannesene4d209d2009-02-03 20:21:25 +00008353 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michelfdc40a02009-02-17 22:15:04 +00008354 LD->getSrcValue(), LD->getSrcValueOffset(),
Eli Friedman7a5e5552009-06-07 06:52:44 +00008355 LD->isVolatile(), LD->getAlignment());
8356 } else if (NumElems == 4 && LastLoadedElt == 1) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008357 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
Nate Begemanabc01992009-06-05 21:37:30 +00008358 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
8359 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Nate Begemanabc01992009-06-05 21:37:30 +00008360 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
8361 }
8362 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008363}
Evan Chengd880b972008-05-09 21:53:03 +00008364
Chris Lattner83e6c992006-10-04 06:57:07 +00008365/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008366static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00008367 const X86Subtarget *Subtarget) {
8368 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008369 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00008370 // Get the LHS/RHS of the select.
8371 SDValue LHS = N->getOperand(1);
8372 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008373
Dan Gohman670e5392009-09-21 18:03:22 +00008374 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
8375 // instructions have the peculiarity that if either operand is a NaN,
8376 // they chose what we call the RHS operand (and as such are not symmetric).
8377 // It happens that this matches the semantics of the common C idiom
8378 // x<y?x:y and related forms, so we can recognize these cases.
Chris Lattner83e6c992006-10-04 06:57:07 +00008379 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00008380 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00008381 Cond.getOpcode() == ISD::SETCC) {
8382 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008383
Chris Lattner47b4ce82009-03-11 05:48:52 +00008384 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00008385 // Check for x CC y ? x : y.
Chris Lattner47b4ce82009-03-11 05:48:52 +00008386 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
8387 switch (CC) {
8388 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008389 case ISD::SETULT:
8390 // This can be a min if we can prove that at least one of the operands
8391 // is not a nan.
8392 if (!FiniteOnlyFPMath()) {
8393 if (DAG.isKnownNeverNaN(RHS)) {
8394 // Put the potential NaN in the RHS so that SSE will preserve it.
8395 std::swap(LHS, RHS);
8396 } else if (!DAG.isKnownNeverNaN(LHS))
8397 break;
8398 }
8399 Opcode = X86ISD::FMIN;
8400 break;
8401 case ISD::SETOLE:
8402 // This can be a min if we can prove that at least one of the operands
8403 // is not a nan.
8404 if (!FiniteOnlyFPMath()) {
8405 if (DAG.isKnownNeverNaN(LHS)) {
8406 // Put the potential NaN in the RHS so that SSE will preserve it.
8407 std::swap(LHS, RHS);
8408 } else if (!DAG.isKnownNeverNaN(RHS))
8409 break;
8410 }
8411 Opcode = X86ISD::FMIN;
8412 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008413 case ISD::SETULE:
Dan Gohman670e5392009-09-21 18:03:22 +00008414 // This can be a min, but if either operand is a NaN we need it to
8415 // preserve the original LHS.
8416 std::swap(LHS, RHS);
8417 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008418 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008419 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008420 Opcode = X86ISD::FMIN;
8421 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008422
Dan Gohman670e5392009-09-21 18:03:22 +00008423 case ISD::SETOGE:
8424 // This can be a max if we can prove that at least one of the operands
8425 // is not a nan.
8426 if (!FiniteOnlyFPMath()) {
8427 if (DAG.isKnownNeverNaN(LHS)) {
8428 // Put the potential NaN in the RHS so that SSE will preserve it.
8429 std::swap(LHS, RHS);
8430 } else if (!DAG.isKnownNeverNaN(RHS))
8431 break;
8432 }
8433 Opcode = X86ISD::FMAX;
8434 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008435 case ISD::SETUGT:
Dan Gohman670e5392009-09-21 18:03:22 +00008436 // This can be a max if we can prove that at least one of the operands
8437 // is not a nan.
8438 if (!FiniteOnlyFPMath()) {
8439 if (DAG.isKnownNeverNaN(RHS)) {
8440 // Put the potential NaN in the RHS so that SSE will preserve it.
8441 std::swap(LHS, RHS);
8442 } else if (!DAG.isKnownNeverNaN(LHS))
8443 break;
8444 }
8445 Opcode = X86ISD::FMAX;
8446 break;
8447 case ISD::SETUGE:
8448 // This can be a max, but if either operand is a NaN we need it to
8449 // preserve the original LHS.
8450 std::swap(LHS, RHS);
8451 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008452 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008453 case ISD::SETGE:
8454 Opcode = X86ISD::FMAX;
8455 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00008456 }
Dan Gohman670e5392009-09-21 18:03:22 +00008457 // Check for x CC y ? y : x -- a min/max with reversed arms.
Chris Lattner47b4ce82009-03-11 05:48:52 +00008458 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
8459 switch (CC) {
8460 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008461 case ISD::SETOGE:
8462 // This can be a min if we can prove that at least one of the operands
8463 // is not a nan.
8464 if (!FiniteOnlyFPMath()) {
8465 if (DAG.isKnownNeverNaN(RHS)) {
8466 // Put the potential NaN in the RHS so that SSE will preserve it.
8467 std::swap(LHS, RHS);
8468 } else if (!DAG.isKnownNeverNaN(LHS))
8469 break;
Dan Gohman8d44b282009-09-03 20:34:31 +00008470 }
Dan Gohman670e5392009-09-21 18:03:22 +00008471 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00008472 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008473 case ISD::SETUGT:
8474 // This can be a min if we can prove that at least one of the operands
8475 // is not a nan.
8476 if (!FiniteOnlyFPMath()) {
8477 if (DAG.isKnownNeverNaN(LHS)) {
8478 // Put the potential NaN in the RHS so that SSE will preserve it.
8479 std::swap(LHS, RHS);
8480 } else if (!DAG.isKnownNeverNaN(RHS))
8481 break;
8482 }
8483 Opcode = X86ISD::FMIN;
8484 break;
8485 case ISD::SETUGE:
8486 // This can be a min, but if either operand is a NaN we need it to
8487 // preserve the original LHS.
8488 std::swap(LHS, RHS);
8489 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008490 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008491 case ISD::SETGE:
8492 Opcode = X86ISD::FMIN;
8493 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008494
Dan Gohman670e5392009-09-21 18:03:22 +00008495 case ISD::SETULT:
8496 // This can be a max if we can prove that at least one of the operands
8497 // is not a nan.
8498 if (!FiniteOnlyFPMath()) {
8499 if (DAG.isKnownNeverNaN(LHS)) {
8500 // Put the potential NaN in the RHS so that SSE will preserve it.
8501 std::swap(LHS, RHS);
8502 } else if (!DAG.isKnownNeverNaN(RHS))
8503 break;
Dan Gohman8d44b282009-09-03 20:34:31 +00008504 }
Dan Gohman670e5392009-09-21 18:03:22 +00008505 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00008506 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008507 case ISD::SETOLE:
8508 // This can be a max if we can prove that at least one of the operands
8509 // is not a nan.
8510 if (!FiniteOnlyFPMath()) {
8511 if (DAG.isKnownNeverNaN(RHS)) {
8512 // Put the potential NaN in the RHS so that SSE will preserve it.
8513 std::swap(LHS, RHS);
8514 } else if (!DAG.isKnownNeverNaN(LHS))
8515 break;
8516 }
8517 Opcode = X86ISD::FMAX;
8518 break;
8519 case ISD::SETULE:
8520 // This can be a max, but if either operand is a NaN we need it to
8521 // preserve the original LHS.
8522 std::swap(LHS, RHS);
8523 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008524 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008525 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008526 Opcode = X86ISD::FMAX;
8527 break;
8528 }
Chris Lattner83e6c992006-10-04 06:57:07 +00008529 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008530
Chris Lattner47b4ce82009-03-11 05:48:52 +00008531 if (Opcode)
8532 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00008533 }
Eric Christopherfd179292009-08-27 18:07:15 +00008534
Chris Lattnerd1980a52009-03-12 06:52:53 +00008535 // If this is a select between two integer constants, try to do some
8536 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00008537 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
8538 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00008539 // Don't do this for crazy integer types.
8540 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
8541 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00008542 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008543 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00008544
Chris Lattnercee56e72009-03-13 05:53:31 +00008545 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00008546 // Efficiently invertible.
8547 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
8548 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
8549 isa<ConstantSDNode>(Cond.getOperand(1))))) {
8550 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00008551 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008552 }
Eric Christopherfd179292009-08-27 18:07:15 +00008553
Chris Lattnerd1980a52009-03-12 06:52:53 +00008554 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008555 if (FalseC->getAPIntValue() == 0 &&
8556 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00008557 if (NeedsCondInvert) // Invert the condition if needed.
8558 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8559 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008560
Chris Lattnerd1980a52009-03-12 06:52:53 +00008561 // Zero extend the condition if needed.
8562 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008563
Chris Lattnercee56e72009-03-13 05:53:31 +00008564 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00008565 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00008566 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00008567 }
Eric Christopherfd179292009-08-27 18:07:15 +00008568
Chris Lattner97a29a52009-03-13 05:22:11 +00008569 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00008570 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00008571 if (NeedsCondInvert) // Invert the condition if needed.
8572 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8573 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008574
Chris Lattner97a29a52009-03-13 05:22:11 +00008575 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008576 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8577 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008578 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00008579 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00008580 }
Eric Christopherfd179292009-08-27 18:07:15 +00008581
Chris Lattnercee56e72009-03-13 05:53:31 +00008582 // Optimize cases that will turn into an LEA instruction. This requires
8583 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00008584 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00008585 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00008586 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00008587
Chris Lattnercee56e72009-03-13 05:53:31 +00008588 bool isFastMultiplier = false;
8589 if (Diff < 10) {
8590 switch ((unsigned char)Diff) {
8591 default: break;
8592 case 1: // result = add base, cond
8593 case 2: // result = lea base( , cond*2)
8594 case 3: // result = lea base(cond, cond*2)
8595 case 4: // result = lea base( , cond*4)
8596 case 5: // result = lea base(cond, cond*4)
8597 case 8: // result = lea base( , cond*8)
8598 case 9: // result = lea base(cond, cond*8)
8599 isFastMultiplier = true;
8600 break;
8601 }
8602 }
Eric Christopherfd179292009-08-27 18:07:15 +00008603
Chris Lattnercee56e72009-03-13 05:53:31 +00008604 if (isFastMultiplier) {
8605 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8606 if (NeedsCondInvert) // Invert the condition if needed.
8607 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8608 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008609
Chris Lattnercee56e72009-03-13 05:53:31 +00008610 // Zero extend the condition if needed.
8611 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8612 Cond);
8613 // Scale the condition by the difference.
8614 if (Diff != 1)
8615 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8616 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008617
Chris Lattnercee56e72009-03-13 05:53:31 +00008618 // Add the base if non-zero.
8619 if (FalseC->getAPIntValue() != 0)
8620 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8621 SDValue(FalseC, 0));
8622 return Cond;
8623 }
Eric Christopherfd179292009-08-27 18:07:15 +00008624 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008625 }
8626 }
Eric Christopherfd179292009-08-27 18:07:15 +00008627
Dan Gohman475871a2008-07-27 21:46:04 +00008628 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00008629}
8630
Chris Lattnerd1980a52009-03-12 06:52:53 +00008631/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
8632static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
8633 TargetLowering::DAGCombinerInfo &DCI) {
8634 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00008635
Chris Lattnerd1980a52009-03-12 06:52:53 +00008636 // If the flag operand isn't dead, don't touch this CMOV.
8637 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
8638 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00008639
Chris Lattnerd1980a52009-03-12 06:52:53 +00008640 // If this is a select between two integer constants, try to do some
8641 // optimizations. Note that the operands are ordered the opposite of SELECT
8642 // operands.
8643 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
8644 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
8645 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
8646 // larger than FalseC (the false value).
8647 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008648
Chris Lattnerd1980a52009-03-12 06:52:53 +00008649 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
8650 CC = X86::GetOppositeBranchCondition(CC);
8651 std::swap(TrueC, FalseC);
8652 }
Eric Christopherfd179292009-08-27 18:07:15 +00008653
Chris Lattnerd1980a52009-03-12 06:52:53 +00008654 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008655 // This is efficient for any integer data type (including i8/i16) and
8656 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008657 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
8658 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00008659 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8660 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008661
Chris Lattnerd1980a52009-03-12 06:52:53 +00008662 // Zero extend the condition if needed.
8663 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008664
Chris Lattnerd1980a52009-03-12 06:52:53 +00008665 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
8666 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00008667 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00008668 if (N->getNumValues() == 2) // Dead flag value?
8669 return DCI.CombineTo(N, Cond, SDValue());
8670 return Cond;
8671 }
Eric Christopherfd179292009-08-27 18:07:15 +00008672
Chris Lattnercee56e72009-03-13 05:53:31 +00008673 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
8674 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00008675 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
8676 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00008677 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8678 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008679
Chris Lattner97a29a52009-03-13 05:22:11 +00008680 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008681 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8682 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008683 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8684 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00008685
Chris Lattner97a29a52009-03-13 05:22:11 +00008686 if (N->getNumValues() == 2) // Dead flag value?
8687 return DCI.CombineTo(N, Cond, SDValue());
8688 return Cond;
8689 }
Eric Christopherfd179292009-08-27 18:07:15 +00008690
Chris Lattnercee56e72009-03-13 05:53:31 +00008691 // Optimize cases that will turn into an LEA instruction. This requires
8692 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00008693 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00008694 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00008695 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00008696
Chris Lattnercee56e72009-03-13 05:53:31 +00008697 bool isFastMultiplier = false;
8698 if (Diff < 10) {
8699 switch ((unsigned char)Diff) {
8700 default: break;
8701 case 1: // result = add base, cond
8702 case 2: // result = lea base( , cond*2)
8703 case 3: // result = lea base(cond, cond*2)
8704 case 4: // result = lea base( , cond*4)
8705 case 5: // result = lea base(cond, cond*4)
8706 case 8: // result = lea base( , cond*8)
8707 case 9: // result = lea base(cond, cond*8)
8708 isFastMultiplier = true;
8709 break;
8710 }
8711 }
Eric Christopherfd179292009-08-27 18:07:15 +00008712
Chris Lattnercee56e72009-03-13 05:53:31 +00008713 if (isFastMultiplier) {
8714 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8715 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00008716 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8717 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00008718 // Zero extend the condition if needed.
8719 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8720 Cond);
8721 // Scale the condition by the difference.
8722 if (Diff != 1)
8723 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8724 DAG.getConstant(Diff, Cond.getValueType()));
8725
8726 // Add the base if non-zero.
8727 if (FalseC->getAPIntValue() != 0)
8728 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8729 SDValue(FalseC, 0));
8730 if (N->getNumValues() == 2) // Dead flag value?
8731 return DCI.CombineTo(N, Cond, SDValue());
8732 return Cond;
8733 }
Eric Christopherfd179292009-08-27 18:07:15 +00008734 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008735 }
8736 }
8737 return SDValue();
8738}
8739
8740
Evan Cheng0b0cd912009-03-28 05:57:29 +00008741/// PerformMulCombine - Optimize a single multiply with constant into two
8742/// in order to implement it with two cheaper instructions, e.g.
8743/// LEA + SHL, LEA + LEA.
8744static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
8745 TargetLowering::DAGCombinerInfo &DCI) {
8746 if (DAG.getMachineFunction().
8747 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
8748 return SDValue();
8749
8750 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
8751 return SDValue();
8752
Owen Andersone50ed302009-08-10 22:56:29 +00008753 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008754 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00008755 return SDValue();
8756
8757 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
8758 if (!C)
8759 return SDValue();
8760 uint64_t MulAmt = C->getZExtValue();
8761 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
8762 return SDValue();
8763
8764 uint64_t MulAmt1 = 0;
8765 uint64_t MulAmt2 = 0;
8766 if ((MulAmt % 9) == 0) {
8767 MulAmt1 = 9;
8768 MulAmt2 = MulAmt / 9;
8769 } else if ((MulAmt % 5) == 0) {
8770 MulAmt1 = 5;
8771 MulAmt2 = MulAmt / 5;
8772 } else if ((MulAmt % 3) == 0) {
8773 MulAmt1 = 3;
8774 MulAmt2 = MulAmt / 3;
8775 }
8776 if (MulAmt2 &&
8777 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
8778 DebugLoc DL = N->getDebugLoc();
8779
8780 if (isPowerOf2_64(MulAmt2) &&
8781 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
8782 // If second multiplifer is pow2, issue it first. We want the multiply by
8783 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
8784 // is an add.
8785 std::swap(MulAmt1, MulAmt2);
8786
8787 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00008788 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00008789 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00008790 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00008791 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008792 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00008793 DAG.getConstant(MulAmt1, VT));
8794
Eric Christopherfd179292009-08-27 18:07:15 +00008795 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00008796 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00008797 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00008798 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008799 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00008800 DAG.getConstant(MulAmt2, VT));
8801
8802 // Do not add new nodes to DAG combiner worklist.
8803 DCI.CombineTo(N, NewMul, false);
8804 }
8805 return SDValue();
8806}
8807
8808
Nate Begeman740ab032009-01-26 00:52:55 +00008809/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
8810/// when possible.
8811static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
8812 const X86Subtarget *Subtarget) {
8813 // On X86 with SSE2 support, we can transform this to a vector shift if
8814 // all elements are shifted by the same amount. We can't do this in legalize
8815 // because the a constant vector is typically transformed to a constant pool
8816 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008817 if (!Subtarget->hasSSE2())
8818 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008819
Owen Andersone50ed302009-08-10 22:56:29 +00008820 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008821 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008822 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008823
Mon P Wang3becd092009-01-28 08:12:05 +00008824 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00008825 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00008826 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00008827 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00008828 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
8829 unsigned NumElts = VT.getVectorNumElements();
8830 unsigned i = 0;
8831 for (; i != NumElts; ++i) {
8832 SDValue Arg = ShAmtOp.getOperand(i);
8833 if (Arg.getOpcode() == ISD::UNDEF) continue;
8834 BaseShAmt = Arg;
8835 break;
8836 }
8837 for (; i != NumElts; ++i) {
8838 SDValue Arg = ShAmtOp.getOperand(i);
8839 if (Arg.getOpcode() == ISD::UNDEF) continue;
8840 if (Arg != BaseShAmt) {
8841 return SDValue();
8842 }
8843 }
8844 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00008845 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00008846 SDValue InVec = ShAmtOp.getOperand(0);
8847 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
8848 unsigned NumElts = InVec.getValueType().getVectorNumElements();
8849 unsigned i = 0;
8850 for (; i != NumElts; ++i) {
8851 SDValue Arg = InVec.getOperand(i);
8852 if (Arg.getOpcode() == ISD::UNDEF) continue;
8853 BaseShAmt = Arg;
8854 break;
8855 }
8856 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
8857 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
8858 unsigned SplatIdx = cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
8859 if (C->getZExtValue() == SplatIdx)
8860 BaseShAmt = InVec.getOperand(1);
8861 }
8862 }
8863 if (BaseShAmt.getNode() == 0)
8864 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
8865 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00008866 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008867 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00008868
Mon P Wangefa42202009-09-03 19:56:25 +00008869 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00008870 if (EltVT.bitsGT(MVT::i32))
8871 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
8872 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00008873 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00008874
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008875 // The shift amount is identical so we can do a vector shift.
8876 SDValue ValOp = N->getOperand(0);
8877 switch (N->getOpcode()) {
8878 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00008879 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008880 break;
8881 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00008882 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008883 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008884 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008885 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008886 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008887 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008888 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008889 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008890 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008891 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008892 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008893 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008894 break;
8895 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00008896 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008897 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008898 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008899 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008900 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008901 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008902 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008903 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008904 break;
8905 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00008906 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008907 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008908 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008909 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008910 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008911 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008912 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008913 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008914 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008915 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008916 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008917 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008918 break;
Nate Begeman740ab032009-01-26 00:52:55 +00008919 }
8920 return SDValue();
8921}
8922
Chris Lattner149a4e52008-02-22 02:09:43 +00008923/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008924static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00008925 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00008926 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
8927 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00008928 // A preferable solution to the general problem is to figure out the right
8929 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00008930
8931 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00008932 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00008933 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00008934 if (VT.getSizeInBits() != 64)
8935 return SDValue();
8936
Devang Patel578efa92009-06-05 21:57:13 +00008937 const Function *F = DAG.getMachineFunction().getFunction();
8938 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00008939 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00008940 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00008941 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00008942 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00008943 isa<LoadSDNode>(St->getValue()) &&
8944 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
8945 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008946 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008947 LoadSDNode *Ld = 0;
8948 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00008949 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00008950 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008951 // Must be a store of a load. We currently handle two cases: the load
8952 // is a direct child, and it's under an intervening TokenFactor. It is
8953 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00008954 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00008955 Ld = cast<LoadSDNode>(St->getChain());
8956 else if (St->getValue().hasOneUse() &&
8957 ChainVal->getOpcode() == ISD::TokenFactor) {
8958 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008959 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00008960 TokenFactorIndex = i;
8961 Ld = cast<LoadSDNode>(St->getValue());
8962 } else
8963 Ops.push_back(ChainVal->getOperand(i));
8964 }
8965 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00008966
Evan Cheng536e6672009-03-12 05:59:15 +00008967 if (!Ld || !ISD::isNormalLoad(Ld))
8968 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008969
Evan Cheng536e6672009-03-12 05:59:15 +00008970 // If this is not the MMX case, i.e. we are just turning i64 load/store
8971 // into f64 load/store, avoid the transformation if there are multiple
8972 // uses of the loaded value.
8973 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
8974 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008975
Evan Cheng536e6672009-03-12 05:59:15 +00008976 DebugLoc LdDL = Ld->getDebugLoc();
8977 DebugLoc StDL = N->getDebugLoc();
8978 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
8979 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
8980 // pair instead.
8981 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008982 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00008983 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
8984 Ld->getBasePtr(), Ld->getSrcValue(),
8985 Ld->getSrcValueOffset(), Ld->isVolatile(),
8986 Ld->getAlignment());
8987 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00008988 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00008989 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00008990 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00008991 Ops.size());
8992 }
Evan Cheng536e6672009-03-12 05:59:15 +00008993 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00008994 St->getSrcValue(), St->getSrcValueOffset(),
8995 St->isVolatile(), St->getAlignment());
8996 }
Evan Cheng536e6672009-03-12 05:59:15 +00008997
8998 // Otherwise, lower to two pairs of 32-bit loads / stores.
8999 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009000 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9001 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009002
Owen Anderson825b72b2009-08-11 20:47:22 +00009003 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009004 Ld->getSrcValue(), Ld->getSrcValueOffset(),
9005 Ld->isVolatile(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00009006 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009007 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
9008 Ld->isVolatile(),
9009 MinAlign(Ld->getAlignment(), 4));
9010
9011 SDValue NewChain = LoLd.getValue(1);
9012 if (TokenFactorIndex != -1) {
9013 Ops.push_back(LoLd);
9014 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00009015 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00009016 Ops.size());
9017 }
9018
9019 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009020 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9021 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009022
9023 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9024 St->getSrcValue(), St->getSrcValueOffset(),
9025 St->isVolatile(), St->getAlignment());
9026 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9027 St->getSrcValue(),
9028 St->getSrcValueOffset() + 4,
9029 St->isVolatile(),
9030 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00009031 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00009032 }
Dan Gohman475871a2008-07-27 21:46:04 +00009033 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00009034}
9035
Chris Lattner6cf73262008-01-25 06:14:17 +00009036/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9037/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009038static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00009039 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9040 // F[X]OR(0.0, x) -> x
9041 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00009042 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9043 if (C->getValueAPF().isPosZero())
9044 return N->getOperand(1);
9045 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9046 if (C->getValueAPF().isPosZero())
9047 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009048 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009049}
9050
9051/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009052static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009053 // FAND(0.0, x) -> 0.0
9054 // FAND(x, 0.0) -> 0.0
9055 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9056 if (C->getValueAPF().isPosZero())
9057 return N->getOperand(0);
9058 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9059 if (C->getValueAPF().isPosZero())
9060 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009061 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009062}
9063
Dan Gohmane5af2d32009-01-29 01:59:02 +00009064static SDValue PerformBTCombine(SDNode *N,
9065 SelectionDAG &DAG,
9066 TargetLowering::DAGCombinerInfo &DCI) {
9067 // BT ignores high bits in the bit index operand.
9068 SDValue Op1 = N->getOperand(1);
9069 if (Op1.hasOneUse()) {
9070 unsigned BitWidth = Op1.getValueSizeInBits();
9071 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9072 APInt KnownZero, KnownOne;
9073 TargetLowering::TargetLoweringOpt TLO(DAG);
9074 TargetLowering &TLI = DAG.getTargetLoweringInfo();
9075 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9076 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9077 DCI.CommitTargetLoweringOpt(TLO);
9078 }
9079 return SDValue();
9080}
Chris Lattner83e6c992006-10-04 06:57:07 +00009081
Eli Friedman7a5e5552009-06-07 06:52:44 +00009082static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9083 SDValue Op = N->getOperand(0);
9084 if (Op.getOpcode() == ISD::BIT_CONVERT)
9085 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009086 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009087 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009088 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009089 OpVT.getVectorElementType().getSizeInBits()) {
9090 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9091 }
9092 return SDValue();
9093}
9094
Owen Anderson99177002009-06-29 18:04:45 +00009095// On X86 and X86-64, atomic operations are lowered to locked instructions.
9096// Locked instructions, in turn, have implicit fence semantics (all memory
9097// operations are flushed before issuing the locked instruction, and the
Eric Christopherfd179292009-08-27 18:07:15 +00009098// are not buffered), so we can fold away the common pattern of
Owen Anderson99177002009-06-29 18:04:45 +00009099// fence-atomic-fence.
9100static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
9101 SDValue atomic = N->getOperand(0);
9102 switch (atomic.getOpcode()) {
9103 case ISD::ATOMIC_CMP_SWAP:
9104 case ISD::ATOMIC_SWAP:
9105 case ISD::ATOMIC_LOAD_ADD:
9106 case ISD::ATOMIC_LOAD_SUB:
9107 case ISD::ATOMIC_LOAD_AND:
9108 case ISD::ATOMIC_LOAD_OR:
9109 case ISD::ATOMIC_LOAD_XOR:
9110 case ISD::ATOMIC_LOAD_NAND:
9111 case ISD::ATOMIC_LOAD_MIN:
9112 case ISD::ATOMIC_LOAD_MAX:
9113 case ISD::ATOMIC_LOAD_UMIN:
9114 case ISD::ATOMIC_LOAD_UMAX:
9115 break;
9116 default:
9117 return SDValue();
9118 }
Eric Christopherfd179292009-08-27 18:07:15 +00009119
Owen Anderson99177002009-06-29 18:04:45 +00009120 SDValue fence = atomic.getOperand(0);
9121 if (fence.getOpcode() != ISD::MEMBARRIER)
9122 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009123
Owen Anderson99177002009-06-29 18:04:45 +00009124 switch (atomic.getOpcode()) {
9125 case ISD::ATOMIC_CMP_SWAP:
9126 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9127 atomic.getOperand(1), atomic.getOperand(2),
9128 atomic.getOperand(3));
9129 case ISD::ATOMIC_SWAP:
9130 case ISD::ATOMIC_LOAD_ADD:
9131 case ISD::ATOMIC_LOAD_SUB:
9132 case ISD::ATOMIC_LOAD_AND:
9133 case ISD::ATOMIC_LOAD_OR:
9134 case ISD::ATOMIC_LOAD_XOR:
9135 case ISD::ATOMIC_LOAD_NAND:
9136 case ISD::ATOMIC_LOAD_MIN:
9137 case ISD::ATOMIC_LOAD_MAX:
9138 case ISD::ATOMIC_LOAD_UMIN:
9139 case ISD::ATOMIC_LOAD_UMAX:
9140 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9141 atomic.getOperand(1), atomic.getOperand(2));
9142 default:
9143 return SDValue();
9144 }
9145}
9146
Dan Gohman475871a2008-07-27 21:46:04 +00009147SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009148 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009149 SelectionDAG &DAG = DCI.DAG;
9150 switch (N->getOpcode()) {
9151 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009152 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009153 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009154 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009155 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00009156 case ISD::SHL:
9157 case ISD::SRA:
9158 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00009159 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00009160 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00009161 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9162 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009163 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00009164 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00009165 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009166 }
9167
Dan Gohman475871a2008-07-27 21:46:04 +00009168 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009169}
9170
Evan Cheng60c07e12006-07-05 22:17:51 +00009171//===----------------------------------------------------------------------===//
9172// X86 Inline Assembly Support
9173//===----------------------------------------------------------------------===//
9174
Chris Lattnerb8105652009-07-20 17:51:36 +00009175static bool LowerToBSwap(CallInst *CI) {
9176 // FIXME: this should verify that we are targetting a 486 or better. If not,
9177 // we will turn this bswap into something that will be lowered to logical ops
9178 // instead of emitting the bswap asm. For now, we don't support 486 or lower
9179 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +00009180
Chris Lattnerb8105652009-07-20 17:51:36 +00009181 // Verify this is a simple bswap.
9182 if (CI->getNumOperands() != 2 ||
9183 CI->getType() != CI->getOperand(1)->getType() ||
9184 !CI->getType()->isInteger())
9185 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009186
Chris Lattnerb8105652009-07-20 17:51:36 +00009187 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
9188 if (!Ty || Ty->getBitWidth() % 16 != 0)
9189 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009190
Chris Lattnerb8105652009-07-20 17:51:36 +00009191 // Okay, we can do this xform, do so now.
9192 const Type *Tys[] = { Ty };
9193 Module *M = CI->getParent()->getParent()->getParent();
9194 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +00009195
Chris Lattnerb8105652009-07-20 17:51:36 +00009196 Value *Op = CI->getOperand(1);
9197 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +00009198
Chris Lattnerb8105652009-07-20 17:51:36 +00009199 CI->replaceAllUsesWith(Op);
9200 CI->eraseFromParent();
9201 return true;
9202}
9203
9204bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
9205 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
9206 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
9207
9208 std::string AsmStr = IA->getAsmString();
9209
9210 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
9211 std::vector<std::string> AsmPieces;
9212 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
9213
9214 switch (AsmPieces.size()) {
9215 default: return false;
9216 case 1:
9217 AsmStr = AsmPieces[0];
9218 AsmPieces.clear();
9219 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
9220
9221 // bswap $0
9222 if (AsmPieces.size() == 2 &&
9223 (AsmPieces[0] == "bswap" ||
9224 AsmPieces[0] == "bswapq" ||
9225 AsmPieces[0] == "bswapl") &&
9226 (AsmPieces[1] == "$0" ||
9227 AsmPieces[1] == "${0:q}")) {
9228 // No need to check constraints, nothing other than the equivalent of
9229 // "=r,0" would be valid here.
9230 return LowerToBSwap(CI);
9231 }
9232 // rorw $$8, ${0:w} --> llvm.bswap.i16
Owen Anderson1d0be152009-08-13 21:58:54 +00009233 if (CI->getType() == Type::getInt16Ty(CI->getContext()) &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009234 AsmPieces.size() == 3 &&
9235 AsmPieces[0] == "rorw" &&
9236 AsmPieces[1] == "$$8," &&
9237 AsmPieces[2] == "${0:w}" &&
9238 IA->getConstraintString() == "=r,0,~{dirflag},~{fpsr},~{flags},~{cc}") {
9239 return LowerToBSwap(CI);
9240 }
9241 break;
9242 case 3:
Eric Christopherfd179292009-08-27 18:07:15 +00009243 if (CI->getType() == Type::getInt64Ty(CI->getContext()) &&
Owen Anderson1d0be152009-08-13 21:58:54 +00009244 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009245 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
9246 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
9247 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
9248 std::vector<std::string> Words;
9249 SplitString(AsmPieces[0], Words, " \t");
9250 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
9251 Words.clear();
9252 SplitString(AsmPieces[1], Words, " \t");
9253 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
9254 Words.clear();
9255 SplitString(AsmPieces[2], Words, " \t,");
9256 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
9257 Words[2] == "%edx") {
9258 return LowerToBSwap(CI);
9259 }
9260 }
9261 }
9262 }
9263 break;
9264 }
9265 return false;
9266}
9267
9268
9269
Chris Lattnerf4dff842006-07-11 02:54:03 +00009270/// getConstraintType - Given a constraint letter, return the type of
9271/// constraint it is for this target.
9272X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00009273X86TargetLowering::getConstraintType(const std::string &Constraint) const {
9274 if (Constraint.size() == 1) {
9275 switch (Constraint[0]) {
9276 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +00009277 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009278 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +00009279 case 'r':
9280 case 'R':
9281 case 'l':
9282 case 'q':
9283 case 'Q':
9284 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +00009285 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +00009286 case 'Y':
9287 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009288 case 'e':
9289 case 'Z':
9290 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +00009291 default:
9292 break;
9293 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00009294 }
Chris Lattner4234f572007-03-25 02:14:49 +00009295 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00009296}
9297
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009298/// LowerXConstraint - try to replace an X constraint, which matches anything,
9299/// with another that has more specific requirements based on the type of the
9300/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +00009301const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00009302LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +00009303 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
9304 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +00009305 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009306 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +00009307 return "Y";
9308 if (Subtarget->hasSSE1())
9309 return "x";
9310 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009311
Chris Lattner5e764232008-04-26 23:02:14 +00009312 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009313}
9314
Chris Lattner48884cd2007-08-25 00:47:38 +00009315/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
9316/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00009317void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00009318 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +00009319 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00009320 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00009321 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009322 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00009323
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009324 switch (Constraint) {
9325 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +00009326 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +00009327 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009328 if (C->getZExtValue() <= 31) {
9329 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009330 break;
9331 }
Devang Patel84f7fd22007-03-17 00:13:28 +00009332 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009333 return;
Evan Cheng364091e2008-09-22 23:57:37 +00009334 case 'J':
9335 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009336 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +00009337 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9338 break;
9339 }
9340 }
9341 return;
9342 case 'K':
9343 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009344 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +00009345 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9346 break;
9347 }
9348 }
9349 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +00009350 case 'N':
9351 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009352 if (C->getZExtValue() <= 255) {
9353 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009354 break;
9355 }
Chris Lattner188b9fe2007-03-25 01:57:35 +00009356 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009357 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009358 case 'e': {
9359 // 32-bit signed value
9360 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9361 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009362 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9363 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009364 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009365 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +00009366 break;
9367 }
9368 // FIXME gcc accepts some relocatable values here too, but only in certain
9369 // memory models; it's complicated.
9370 }
9371 return;
9372 }
9373 case 'Z': {
9374 // 32-bit unsigned value
9375 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9376 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009377 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9378 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009379 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9380 break;
9381 }
9382 }
9383 // FIXME gcc accepts some relocatable values here too, but only in certain
9384 // memory models; it's complicated.
9385 return;
9386 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009387 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009388 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +00009389 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009390 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009391 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +00009392 break;
9393 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009394
Chris Lattnerdc43a882007-05-03 16:52:29 +00009395 // If we are in non-pic codegen mode, we allow the address of a global (with
9396 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +00009397 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009398 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00009399
Chris Lattner49921962009-05-08 18:23:14 +00009400 // Match either (GA), (GA+C), (GA+C1+C2), etc.
9401 while (1) {
9402 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
9403 Offset += GA->getOffset();
9404 break;
9405 } else if (Op.getOpcode() == ISD::ADD) {
9406 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9407 Offset += C->getZExtValue();
9408 Op = Op.getOperand(0);
9409 continue;
9410 }
9411 } else if (Op.getOpcode() == ISD::SUB) {
9412 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9413 Offset += -C->getZExtValue();
9414 Op = Op.getOperand(0);
9415 continue;
9416 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009417 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009418
Chris Lattner49921962009-05-08 18:23:14 +00009419 // Otherwise, this isn't something we can handle, reject it.
9420 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009421 }
Eric Christopherfd179292009-08-27 18:07:15 +00009422
Chris Lattner36c25012009-07-10 07:34:39 +00009423 GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009424 // If we require an extra load to get this address, as in PIC mode, we
9425 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +00009426 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
9427 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009428 return;
Scott Michelfdc40a02009-02-17 22:15:04 +00009429
Dale Johannesen60b3ba02009-07-21 00:12:29 +00009430 if (hasMemory)
9431 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
9432 else
9433 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +00009434 Result = Op;
9435 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009436 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009437 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009438
Gabor Greifba36cb52008-08-28 21:40:38 +00009439 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00009440 Ops.push_back(Result);
9441 return;
9442 }
Evan Chengda43bcf2008-09-24 00:05:32 +00009443 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
9444 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009445}
9446
Chris Lattner259e97c2006-01-31 19:43:35 +00009447std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00009448getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00009449 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +00009450 if (Constraint.size() == 1) {
9451 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +00009452 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +00009453 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +00009454 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
9455 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009456 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009457 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
9458 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
9459 X86::R10D,X86::R11D,X86::R12D,
9460 X86::R13D,X86::R14D,X86::R15D,
9461 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009462 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009463 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
9464 X86::SI, X86::DI, X86::R8W,X86::R9W,
9465 X86::R10W,X86::R11W,X86::R12W,
9466 X86::R13W,X86::R14W,X86::R15W,
9467 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009468 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009469 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
9470 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
9471 X86::R10B,X86::R11B,X86::R12B,
9472 X86::R13B,X86::R14B,X86::R15B,
9473 X86::BPL, X86::SPL, 0);
9474
Owen Anderson825b72b2009-08-11 20:47:22 +00009475 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009476 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
9477 X86::RSI, X86::RDI, X86::R8, X86::R9,
9478 X86::R10, X86::R11, X86::R12,
9479 X86::R13, X86::R14, X86::R15,
9480 X86::RBP, X86::RSP, 0);
9481
9482 break;
9483 }
Eric Christopherfd179292009-08-27 18:07:15 +00009484 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +00009485 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +00009486 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +00009487 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009488 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +00009489 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009490 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +00009491 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009492 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +00009493 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
9494 break;
Chris Lattner259e97c2006-01-31 19:43:35 +00009495 }
9496 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009497
Chris Lattner1efa40f2006-02-22 00:56:39 +00009498 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +00009499}
Chris Lattnerf76d1802006-07-31 23:26:50 +00009500
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009501std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +00009502X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00009503 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +00009504 // First, see if this is a constraint that directly corresponds to an LLVM
9505 // register class.
9506 if (Constraint.size() == 1) {
9507 // GCC Constraint Letters
9508 switch (Constraint[0]) {
9509 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +00009510 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +00009511 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +00009512 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +00009513 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009514 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +00009515 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009516 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +00009517 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +00009518 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +00009519 case 'R': // LEGACY_REGS
9520 if (VT == MVT::i8)
9521 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
9522 if (VT == MVT::i16)
9523 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
9524 if (VT == MVT::i32 || !Subtarget->is64Bit())
9525 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
9526 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009527 case 'f': // FP Stack registers.
9528 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
9529 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +00009530 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009531 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009532 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009533 return std::make_pair(0U, X86::RFP64RegisterClass);
9534 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +00009535 case 'y': // MMX_REGS if MMX allowed.
9536 if (!Subtarget->hasMMX()) break;
9537 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009538 case 'Y': // SSE_REGS if SSE2 allowed
9539 if (!Subtarget->hasSSE2()) break;
9540 // FALL THROUGH.
9541 case 'x': // SSE_REGS if SSE1 allowed
9542 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009543
Owen Anderson825b72b2009-08-11 20:47:22 +00009544 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +00009545 default: break;
9546 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +00009547 case MVT::f32:
9548 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +00009549 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009550 case MVT::f64:
9551 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +00009552 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009553 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +00009554 case MVT::v16i8:
9555 case MVT::v8i16:
9556 case MVT::v4i32:
9557 case MVT::v2i64:
9558 case MVT::v4f32:
9559 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +00009560 return std::make_pair(0U, X86::VR128RegisterClass);
9561 }
Chris Lattnerad043e82007-04-09 05:11:28 +00009562 break;
9563 }
9564 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009565
Chris Lattnerf76d1802006-07-31 23:26:50 +00009566 // Use the default implementation in TargetLowering to convert the register
9567 // constraint into a member of a register class.
9568 std::pair<unsigned, const TargetRegisterClass*> Res;
9569 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +00009570
9571 // Not found as a standard register?
9572 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +00009573 // Map st(0) -> st(7) -> ST0
9574 if (Constraint.size() == 7 && Constraint[0] == '{' &&
9575 tolower(Constraint[1]) == 's' &&
9576 tolower(Constraint[2]) == 't' &&
9577 Constraint[3] == '(' &&
9578 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
9579 Constraint[5] == ')' &&
9580 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +00009581
Chris Lattner56d77c72009-09-13 22:41:48 +00009582 Res.first = X86::ST0+Constraint[4]-'0';
9583 Res.second = X86::RFP80RegisterClass;
9584 return Res;
9585 }
Daniel Dunbara279bc32009-09-20 02:20:51 +00009586
Chris Lattner56d77c72009-09-13 22:41:48 +00009587 // GCC allows "st(0)" to be called just plain "st".
Chris Lattner1a60aa72006-10-31 19:42:44 +00009588 if (StringsEqualNoCase("{st}", Constraint)) {
9589 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +00009590 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +00009591 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +00009592 }
Chris Lattner56d77c72009-09-13 22:41:48 +00009593
9594 // flags -> EFLAGS
9595 if (StringsEqualNoCase("{flags}", Constraint)) {
9596 Res.first = X86::EFLAGS;
9597 Res.second = X86::CCRRegisterClass;
9598 return Res;
9599 }
Daniel Dunbara279bc32009-09-20 02:20:51 +00009600
Dale Johannesen330169f2008-11-13 21:52:36 +00009601 // 'A' means EAX + EDX.
9602 if (Constraint == "A") {
9603 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +00009604 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +00009605 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +00009606 }
Chris Lattner1a60aa72006-10-31 19:42:44 +00009607 return Res;
9608 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009609
Chris Lattnerf76d1802006-07-31 23:26:50 +00009610 // Otherwise, check to see if this is a register class of the wrong value
9611 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
9612 // turn into {ax},{dx}.
9613 if (Res.second->hasType(VT))
9614 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009615
Chris Lattnerf76d1802006-07-31 23:26:50 +00009616 // All of the single-register GCC register classes map their values onto
9617 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
9618 // really want an 8-bit or 32-bit register, map to the appropriate register
9619 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +00009620 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009621 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +00009622 unsigned DestReg = 0;
9623 switch (Res.first) {
9624 default: break;
9625 case X86::AX: DestReg = X86::AL; break;
9626 case X86::DX: DestReg = X86::DL; break;
9627 case X86::CX: DestReg = X86::CL; break;
9628 case X86::BX: DestReg = X86::BL; break;
9629 }
9630 if (DestReg) {
9631 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009632 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009633 }
Owen Anderson825b72b2009-08-11 20:47:22 +00009634 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +00009635 unsigned DestReg = 0;
9636 switch (Res.first) {
9637 default: break;
9638 case X86::AX: DestReg = X86::EAX; break;
9639 case X86::DX: DestReg = X86::EDX; break;
9640 case X86::CX: DestReg = X86::ECX; break;
9641 case X86::BX: DestReg = X86::EBX; break;
9642 case X86::SI: DestReg = X86::ESI; break;
9643 case X86::DI: DestReg = X86::EDI; break;
9644 case X86::BP: DestReg = X86::EBP; break;
9645 case X86::SP: DestReg = X86::ESP; break;
9646 }
9647 if (DestReg) {
9648 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009649 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009650 }
Owen Anderson825b72b2009-08-11 20:47:22 +00009651 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +00009652 unsigned DestReg = 0;
9653 switch (Res.first) {
9654 default: break;
9655 case X86::AX: DestReg = X86::RAX; break;
9656 case X86::DX: DestReg = X86::RDX; break;
9657 case X86::CX: DestReg = X86::RCX; break;
9658 case X86::BX: DestReg = X86::RBX; break;
9659 case X86::SI: DestReg = X86::RSI; break;
9660 case X86::DI: DestReg = X86::RDI; break;
9661 case X86::BP: DestReg = X86::RBP; break;
9662 case X86::SP: DestReg = X86::RSP; break;
9663 }
9664 if (DestReg) {
9665 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009666 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009667 }
Chris Lattnerf76d1802006-07-31 23:26:50 +00009668 }
Chris Lattner6ba50a92008-08-26 06:19:02 +00009669 } else if (Res.second == X86::FR32RegisterClass ||
9670 Res.second == X86::FR64RegisterClass ||
9671 Res.second == X86::VR128RegisterClass) {
9672 // Handle references to XMM physical registers that got mapped into the
9673 // wrong class. This can happen with constraints like {xmm0} where the
9674 // target independent register mapper will just pick the first match it can
9675 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +00009676 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +00009677 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00009678 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +00009679 Res.second = X86::FR64RegisterClass;
9680 else if (X86::VR128RegisterClass->hasType(VT))
9681 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +00009682 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009683
Chris Lattnerf76d1802006-07-31 23:26:50 +00009684 return Res;
9685}
Mon P Wang0c397192008-10-30 08:01:45 +00009686
9687//===----------------------------------------------------------------------===//
9688// X86 Widen vector type
9689//===----------------------------------------------------------------------===//
9690
9691/// getWidenVectorType: given a vector type, returns the type to widen
9692/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
Owen Anderson825b72b2009-08-11 20:47:22 +00009693/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +00009694/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +00009695/// scalarizing vs using the wider vector type.
9696
Owen Andersone50ed302009-08-10 22:56:29 +00009697EVT X86TargetLowering::getWidenVectorType(EVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +00009698 assert(VT.isVector());
9699 if (isTypeLegal(VT))
9700 return VT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009701
Mon P Wang0c397192008-10-30 08:01:45 +00009702 // TODO: In computeRegisterProperty, we can compute the list of legal vector
9703 // type based on element type. This would speed up our search (though
9704 // it may not be worth it since the size of the list is relatively
9705 // small).
Owen Andersone50ed302009-08-10 22:56:29 +00009706 EVT EltVT = VT.getVectorElementType();
Mon P Wang0c397192008-10-30 08:01:45 +00009707 unsigned NElts = VT.getVectorNumElements();
Scott Michelfdc40a02009-02-17 22:15:04 +00009708
Mon P Wang0c397192008-10-30 08:01:45 +00009709 // On X86, it make sense to widen any vector wider than 1
9710 if (NElts <= 1)
Owen Anderson825b72b2009-08-11 20:47:22 +00009711 return MVT::Other;
Scott Michelfdc40a02009-02-17 22:15:04 +00009712
Owen Anderson825b72b2009-08-11 20:47:22 +00009713 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
9714 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
9715 EVT SVT = (MVT::SimpleValueType)nVT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009716
9717 if (isTypeLegal(SVT) &&
9718 SVT.getVectorElementType() == EltVT &&
Mon P Wang0c397192008-10-30 08:01:45 +00009719 SVT.getVectorNumElements() > NElts)
9720 return SVT;
9721 }
Owen Anderson825b72b2009-08-11 20:47:22 +00009722 return MVT::Other;
Mon P Wang0c397192008-10-30 08:01:45 +00009723}