blob: bae3f2c1241c9c43f83fba311a6b37edac04f0e0 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "ARM.h"
16#include "ARMAddressingModes.h"
17#include "ARMConstantPoolValue.h"
18#include "ARMISelLowering.h"
19#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000020#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000021#include "ARMRegisterInfo.h"
22#include "ARMSubtarget.h"
23#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000024#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000025#include "llvm/CallingConv.h"
26#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000027#include "llvm/Function.h"
Evan Cheng27707472007-03-16 08:43:56 +000028#include "llvm/Instruction.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000029#include "llvm/Intrinsics.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000030#include "llvm/GlobalValue.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000031#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000032#include "llvm/CodeGen/MachineBasicBlock.h"
33#include "llvm/CodeGen/MachineFrameInfo.h"
34#include "llvm/CodeGen/MachineFunction.h"
35#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000036#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000037#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000038#include "llvm/CodeGen/SelectionDAG.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000039#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000040#include "llvm/ADT/VectorExtras.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000041#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000042#include "llvm/Support/MathExtras.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000043#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000044using namespace llvm;
45
Owen Andersone50ed302009-08-10 22:56:29 +000046static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000047 CCValAssign::LocInfo &LocInfo,
48 ISD::ArgFlagsTy &ArgFlags,
49 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000050static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000051 CCValAssign::LocInfo &LocInfo,
52 ISD::ArgFlagsTy &ArgFlags,
53 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000054static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000055 CCValAssign::LocInfo &LocInfo,
56 ISD::ArgFlagsTy &ArgFlags,
57 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000058static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000059 CCValAssign::LocInfo &LocInfo,
60 ISD::ArgFlagsTy &ArgFlags,
61 CCState &State);
62
Owen Andersone50ed302009-08-10 22:56:29 +000063void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
64 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000065 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000066 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000067 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
68 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000069
Owen Anderson70671842009-08-10 20:18:46 +000070 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000071 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000072 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000073 }
74
Owen Andersone50ed302009-08-10 22:56:29 +000075 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +000076 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +000077 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +000078 if (ElemTy == MVT::i8 || ElemTy == MVT::i16)
Owen Anderson70671842009-08-10 20:18:46 +000079 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
80 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
81 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Owen Anderson70671842009-08-10 20:18:46 +000082 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Custom);
Anton Korobeynikov8e6c2b92009-08-21 12:40:35 +000083 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +000084 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +000085 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
86 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
87 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilson5bafff32009-06-22 23:27:02 +000088 }
89
90 // Promote all bit-wise operations.
91 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +000092 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000093 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
94 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +000095 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000096 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000097 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +000098 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000099 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000100 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000101 }
102}
103
Owen Andersone50ed302009-08-10 22:56:29 +0000104void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000105 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000106 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000107}
108
Owen Andersone50ed302009-08-10 22:56:29 +0000109void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000110 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000111 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000112}
113
Chris Lattnerf0144122009-07-28 03:13:23 +0000114static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
115 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Chris Lattnerf26e03b2009-07-31 17:42:42 +0000116 return new TargetLoweringObjectFileMachO();
Chris Lattner80ec2792009-08-02 00:34:36 +0000117 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000118}
119
Evan Chenga8e29892007-01-19 07:51:42 +0000120ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000121 : TargetLowering(TM, createTLOF(TM)), ARMPCLabelIndex(0) {
Evan Chenga8e29892007-01-19 07:51:42 +0000122 Subtarget = &TM.getSubtarget<ARMSubtarget>();
123
Evan Chengb1df8f22007-04-27 08:15:43 +0000124 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000125 // Uses VFP for Thumb libfuncs if available.
126 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
127 // Single-precision floating-point arithmetic.
128 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
129 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
130 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
131 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000132
Evan Chengb1df8f22007-04-27 08:15:43 +0000133 // Double-precision floating-point arithmetic.
134 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
135 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
136 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
137 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000138
Evan Chengb1df8f22007-04-27 08:15:43 +0000139 // Single-precision comparisons.
140 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
141 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
142 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
143 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
144 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
145 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
146 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
147 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000148
Evan Chengb1df8f22007-04-27 08:15:43 +0000149 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
150 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
151 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
152 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
153 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
154 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
155 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
156 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000157
Evan Chengb1df8f22007-04-27 08:15:43 +0000158 // Double-precision comparisons.
159 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
160 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
161 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
162 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
163 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
164 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
165 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
166 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000167
Evan Chengb1df8f22007-04-27 08:15:43 +0000168 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
169 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
170 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
171 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
172 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
173 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
174 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
175 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000176
Evan Chengb1df8f22007-04-27 08:15:43 +0000177 // Floating-point to integer conversions.
178 // i64 conversions are done via library routines even when generating VFP
179 // instructions, so use the same ones.
180 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
181 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
182 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
183 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000184
Evan Chengb1df8f22007-04-27 08:15:43 +0000185 // Conversions between floating types.
186 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
187 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
188
189 // Integer to floating-point conversions.
190 // i64 conversions are done via library routines even when generating VFP
191 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000192 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
193 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000194 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
195 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
196 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
197 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
198 }
Evan Chenga8e29892007-01-19 07:51:42 +0000199 }
200
Bob Wilson2f954612009-05-22 17:38:41 +0000201 // These libcalls are not available in 32-bit.
202 setLibcallName(RTLIB::SHL_I128, 0);
203 setLibcallName(RTLIB::SRL_I128, 0);
204 setLibcallName(RTLIB::SRA_I128, 0);
205
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000206 // Libcalls should use the AAPCS base standard ABI, even if hard float
207 // is in effect, as per the ARM RTABI specification, section 4.1.2.
208 if (Subtarget->isAAPCS_ABI()) {
209 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
210 setLibcallCallingConv(static_cast<RTLIB::Libcall>(i),
211 CallingConv::ARM_AAPCS);
212 }
213 }
214
David Goodwinf1daf7d2009-07-08 23:10:31 +0000215 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000216 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000217 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000218 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000219 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
221 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000222
Owen Anderson825b72b2009-08-11 20:47:22 +0000223 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000224 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000225
226 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 addDRTypeForNEON(MVT::v2f32);
228 addDRTypeForNEON(MVT::v8i8);
229 addDRTypeForNEON(MVT::v4i16);
230 addDRTypeForNEON(MVT::v2i32);
231 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000232
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 addQRTypeForNEON(MVT::v4f32);
234 addQRTypeForNEON(MVT::v2f64);
235 addQRTypeForNEON(MVT::v16i8);
236 addQRTypeForNEON(MVT::v8i16);
237 addQRTypeForNEON(MVT::v4i32);
238 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000239
240 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
241 setTargetDAGCombine(ISD::SHL);
242 setTargetDAGCombine(ISD::SRL);
243 setTargetDAGCombine(ISD::SRA);
244 setTargetDAGCombine(ISD::SIGN_EXTEND);
245 setTargetDAGCombine(ISD::ZERO_EXTEND);
246 setTargetDAGCombine(ISD::ANY_EXTEND);
247 }
248
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000249 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000250
251 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000252 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000253
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000254 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000255 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000256
Evan Chenga8e29892007-01-19 07:51:42 +0000257 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000258 if (!Subtarget->isThumb1Only()) {
259 for (unsigned im = (unsigned)ISD::PRE_INC;
260 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000261 setIndexedLoadAction(im, MVT::i1, Legal);
262 setIndexedLoadAction(im, MVT::i8, Legal);
263 setIndexedLoadAction(im, MVT::i16, Legal);
264 setIndexedLoadAction(im, MVT::i32, Legal);
265 setIndexedStoreAction(im, MVT::i1, Legal);
266 setIndexedStoreAction(im, MVT::i8, Legal);
267 setIndexedStoreAction(im, MVT::i16, Legal);
268 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000269 }
Evan Chenga8e29892007-01-19 07:51:42 +0000270 }
271
272 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000273 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000274 setOperationAction(ISD::MUL, MVT::i64, Expand);
275 setOperationAction(ISD::MULHU, MVT::i32, Expand);
276 setOperationAction(ISD::MULHS, MVT::i32, Expand);
277 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
278 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000279 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 setOperationAction(ISD::MUL, MVT::i64, Expand);
281 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000282 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000283 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000284 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000285 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
286 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
287 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
288 setOperationAction(ISD::SRL, MVT::i64, Custom);
289 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000290
291 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000292 setOperationAction(ISD::ROTL, MVT::i32, Expand);
293 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
294 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000295 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000296 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000297
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000298 // Only ARMv6 has BSWAP.
299 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000300 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000301
Evan Chenga8e29892007-01-19 07:51:42 +0000302 // These are expanded into libcalls.
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::SDIV, MVT::i32, Expand);
304 setOperationAction(ISD::UDIV, MVT::i32, Expand);
305 setOperationAction(ISD::SREM, MVT::i32, Expand);
306 setOperationAction(ISD::UREM, MVT::i32, Expand);
307 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
308 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000309
Evan Chenga8e29892007-01-19 07:51:42 +0000310 // Support label based line numbers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000311 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
312 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000313
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
315 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
316 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
317 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000318
Evan Chenga8e29892007-01-19 07:51:42 +0000319 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000320 setOperationAction(ISD::VASTART, MVT::Other, Custom);
321 setOperationAction(ISD::VAARG, MVT::Other, Expand);
322 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
323 setOperationAction(ISD::VAEND, MVT::Other, Expand);
324 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
325 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000326 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
327 // FIXME: Shouldn't need this, since no register is used, but the legalizer
328 // doesn't yet know how to not do that for SjLj.
329 setExceptionSelectorRegister(ARM::R0);
Evan Cheng86198642009-08-07 00:34:42 +0000330 if (Subtarget->isThumb())
Owen Anderson825b72b2009-08-11 20:47:22 +0000331 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Evan Cheng86198642009-08-07 00:34:42 +0000332 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000333 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
334 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000335
Evan Chengd27c9fc2009-07-03 01:43:10 +0000336 if (!Subtarget->hasV6Ops() && !Subtarget->isThumb2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000337 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
338 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000339 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000341
David Goodwinf1daf7d2009-07-08 23:10:31 +0000342 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only())
Evan Chengc7c77292008-11-04 19:57:48 +0000343 // Turn f64->i64 into FMRRD, i64 -> f64 to FMDRR iff target supports vfp2.
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000345
346 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000347 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
348 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::Other, Custom);
349 setOperationAction(ISD::INTRINSIC_VOID, MVT::Other, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000350
Owen Anderson825b72b2009-08-11 20:47:22 +0000351 setOperationAction(ISD::SETCC, MVT::i32, Expand);
352 setOperationAction(ISD::SETCC, MVT::f32, Expand);
353 setOperationAction(ISD::SETCC, MVT::f64, Expand);
354 setOperationAction(ISD::SELECT, MVT::i32, Expand);
355 setOperationAction(ISD::SELECT, MVT::f32, Expand);
356 setOperationAction(ISD::SELECT, MVT::f64, Expand);
357 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
358 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
359 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000360
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
362 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
363 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
364 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
365 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000366
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000367 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::FSIN, MVT::f64, Expand);
369 setOperationAction(ISD::FSIN, MVT::f32, Expand);
370 setOperationAction(ISD::FCOS, MVT::f32, Expand);
371 setOperationAction(ISD::FCOS, MVT::f64, Expand);
372 setOperationAction(ISD::FREM, MVT::f64, Expand);
373 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000374 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000375 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
376 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000377 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000378 setOperationAction(ISD::FPOW, MVT::f64, Expand);
379 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000380
Evan Chenga8e29892007-01-19 07:51:42 +0000381 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
David Goodwinf1daf7d2009-07-08 23:10:31 +0000382 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000383 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
384 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
385 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
386 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000387 }
Evan Chenga8e29892007-01-19 07:51:42 +0000388
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000389 // We have target-specific dag combine patterns for the following nodes:
390 // ARMISD::FMRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000391 setTargetDAGCombine(ISD::ADD);
392 setTargetDAGCombine(ISD::SUB);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000393
Evan Chenga8e29892007-01-19 07:51:42 +0000394 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Chenga8e29892007-01-19 07:51:42 +0000395 setSchedulingPreference(SchedulingForRegPressure);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000396
Evan Chengbc9b7542009-08-15 07:59:10 +0000397 // FIXME: If-converter should use instruction latency to determine
398 // profitability rather than relying on fixed limits.
399 if (Subtarget->getCPUString() == "generic") {
400 // Generic (and overly aggressive) if-conversion limits.
401 setIfCvtBlockSizeLimit(10);
402 setIfCvtDupBlockSizeLimit(2);
403 } else if (Subtarget->hasV6Ops()) {
404 setIfCvtBlockSizeLimit(2);
405 setIfCvtDupBlockSizeLimit(1);
406 } else {
407 setIfCvtBlockSizeLimit(3);
408 setIfCvtDupBlockSizeLimit(2);
Evan Cheng8557c2b2009-06-19 01:51:50 +0000409 }
410
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000411 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Bob Wilsone6abdff2009-05-18 20:55:32 +0000412 // Do not enable CodePlacementOpt for now: it currently runs after the
413 // ARMConstantIslandPass and messes up branch relaxation and placement
414 // of constant islands.
415 // benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000416}
417
Evan Chenga8e29892007-01-19 07:51:42 +0000418const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
419 switch (Opcode) {
420 default: return 0;
421 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000422 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
423 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000424 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000425 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
426 case ARMISD::tCALL: return "ARMISD::tCALL";
427 case ARMISD::BRCOND: return "ARMISD::BRCOND";
428 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000429 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000430 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
431 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
432 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000433 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000434 case ARMISD::CMPFP: return "ARMISD::CMPFP";
435 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
436 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
437 case ARMISD::CMOV: return "ARMISD::CMOV";
438 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000439
Evan Chenga8e29892007-01-19 07:51:42 +0000440 case ARMISD::FTOSI: return "ARMISD::FTOSI";
441 case ARMISD::FTOUI: return "ARMISD::FTOUI";
442 case ARMISD::SITOF: return "ARMISD::SITOF";
443 case ARMISD::UITOF: return "ARMISD::UITOF";
Evan Chenga8e29892007-01-19 07:51:42 +0000444
445 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
446 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
447 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000448
Evan Chenga8e29892007-01-19 07:51:42 +0000449 case ARMISD::FMRRD: return "ARMISD::FMRRD";
450 case ARMISD::FMDRR: return "ARMISD::FMDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000451
452 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000453
Evan Cheng86198642009-08-07 00:34:42 +0000454 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
455
Bob Wilson5bafff32009-06-22 23:27:02 +0000456 case ARMISD::VCEQ: return "ARMISD::VCEQ";
457 case ARMISD::VCGE: return "ARMISD::VCGE";
458 case ARMISD::VCGEU: return "ARMISD::VCGEU";
459 case ARMISD::VCGT: return "ARMISD::VCGT";
460 case ARMISD::VCGTU: return "ARMISD::VCGTU";
461 case ARMISD::VTST: return "ARMISD::VTST";
462
463 case ARMISD::VSHL: return "ARMISD::VSHL";
464 case ARMISD::VSHRs: return "ARMISD::VSHRs";
465 case ARMISD::VSHRu: return "ARMISD::VSHRu";
466 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
467 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
468 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
469 case ARMISD::VSHRN: return "ARMISD::VSHRN";
470 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
471 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
472 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
473 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
474 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
475 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
476 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
477 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
478 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
479 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
480 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
481 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
482 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
483 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000484 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000485 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000486 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000487 case ARMISD::VREV64: return "ARMISD::VREV64";
488 case ARMISD::VREV32: return "ARMISD::VREV32";
489 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000490 case ARMISD::VZIP: return "ARMISD::VZIP";
491 case ARMISD::VUZP: return "ARMISD::VUZP";
492 case ARMISD::VTRN: return "ARMISD::VTRN";
Evan Chenga8e29892007-01-19 07:51:42 +0000493 }
494}
495
Bill Wendlingb4202b82009-07-01 18:50:55 +0000496/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000497unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
498 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 1 : 2;
499}
500
Evan Chenga8e29892007-01-19 07:51:42 +0000501//===----------------------------------------------------------------------===//
502// Lowering Code
503//===----------------------------------------------------------------------===//
504
Evan Chenga8e29892007-01-19 07:51:42 +0000505/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
506static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
507 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000508 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000509 case ISD::SETNE: return ARMCC::NE;
510 case ISD::SETEQ: return ARMCC::EQ;
511 case ISD::SETGT: return ARMCC::GT;
512 case ISD::SETGE: return ARMCC::GE;
513 case ISD::SETLT: return ARMCC::LT;
514 case ISD::SETLE: return ARMCC::LE;
515 case ISD::SETUGT: return ARMCC::HI;
516 case ISD::SETUGE: return ARMCC::HS;
517 case ISD::SETULT: return ARMCC::LO;
518 case ISD::SETULE: return ARMCC::LS;
519 }
520}
521
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000522/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
523static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000524 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000525 CondCode2 = ARMCC::AL;
526 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000527 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000528 case ISD::SETEQ:
529 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
530 case ISD::SETGT:
531 case ISD::SETOGT: CondCode = ARMCC::GT; break;
532 case ISD::SETGE:
533 case ISD::SETOGE: CondCode = ARMCC::GE; break;
534 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000535 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000536 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
537 case ISD::SETO: CondCode = ARMCC::VC; break;
538 case ISD::SETUO: CondCode = ARMCC::VS; break;
539 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
540 case ISD::SETUGT: CondCode = ARMCC::HI; break;
541 case ISD::SETUGE: CondCode = ARMCC::PL; break;
542 case ISD::SETLT:
543 case ISD::SETULT: CondCode = ARMCC::LT; break;
544 case ISD::SETLE:
545 case ISD::SETULE: CondCode = ARMCC::LE; break;
546 case ISD::SETNE:
547 case ISD::SETUNE: CondCode = ARMCC::NE; break;
548 }
Evan Chenga8e29892007-01-19 07:51:42 +0000549}
550
Bob Wilson1f595bb2009-04-17 19:07:39 +0000551//===----------------------------------------------------------------------===//
552// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000553//===----------------------------------------------------------------------===//
554
555#include "ARMGenCallingConv.inc"
556
557// APCS f64 is in register pairs, possibly split to stack
Owen Andersone50ed302009-08-10 22:56:29 +0000558static bool f64AssignAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000559 CCValAssign::LocInfo &LocInfo,
560 CCState &State, bool CanFail) {
561 static const unsigned RegList[] = { ARM::R0, ARM::R1, ARM::R2, ARM::R3 };
562
563 // Try to get the first register.
564 if (unsigned Reg = State.AllocateReg(RegList, 4))
565 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
566 else {
567 // For the 2nd half of a v2f64, do not fail.
568 if (CanFail)
569 return false;
570
571 // Put the whole thing on the stack.
572 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
573 State.AllocateStack(8, 4),
574 LocVT, LocInfo));
575 return true;
576 }
577
578 // Try to get the second register.
579 if (unsigned Reg = State.AllocateReg(RegList, 4))
580 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
581 else
582 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
583 State.AllocateStack(4, 4),
584 LocVT, LocInfo));
585 return true;
586}
587
Owen Andersone50ed302009-08-10 22:56:29 +0000588static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000589 CCValAssign::LocInfo &LocInfo,
590 ISD::ArgFlagsTy &ArgFlags,
591 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000592 if (!f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
593 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000594 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000595 !f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
596 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000597 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000598}
599
600// AAPCS f64 is in aligned register pairs
Owen Andersone50ed302009-08-10 22:56:29 +0000601static bool f64AssignAAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000602 CCValAssign::LocInfo &LocInfo,
603 CCState &State, bool CanFail) {
604 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
605 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
606
607 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
608 if (Reg == 0) {
609 // For the 2nd half of a v2f64, do not just fail.
610 if (CanFail)
611 return false;
612
613 // Put the whole thing on the stack.
614 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
615 State.AllocateStack(8, 8),
616 LocVT, LocInfo));
617 return true;
618 }
619
620 unsigned i;
621 for (i = 0; i < 2; ++i)
622 if (HiRegList[i] == Reg)
623 break;
624
625 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
626 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
627 LocVT, LocInfo));
628 return true;
629}
630
Owen Andersone50ed302009-08-10 22:56:29 +0000631static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000632 CCValAssign::LocInfo &LocInfo,
633 ISD::ArgFlagsTy &ArgFlags,
634 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000635 if (!f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
636 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000637 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000638 !f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
639 return false;
640 return true; // we handled it
641}
642
Owen Andersone50ed302009-08-10 22:56:29 +0000643static bool f64RetAssign(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000644 CCValAssign::LocInfo &LocInfo, CCState &State) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000645 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
646 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
647
Bob Wilsone65586b2009-04-17 20:40:45 +0000648 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
649 if (Reg == 0)
650 return false; // we didn't handle it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000651
Bob Wilsone65586b2009-04-17 20:40:45 +0000652 unsigned i;
653 for (i = 0; i < 2; ++i)
654 if (HiRegList[i] == Reg)
655 break;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000656
Bob Wilson5bafff32009-06-22 23:27:02 +0000657 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bob Wilsone65586b2009-04-17 20:40:45 +0000658 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000659 LocVT, LocInfo));
660 return true;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000661}
662
Owen Andersone50ed302009-08-10 22:56:29 +0000663static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000664 CCValAssign::LocInfo &LocInfo,
665 ISD::ArgFlagsTy &ArgFlags,
666 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000667 if (!f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
668 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000669 if (LocVT == MVT::v2f64 && !f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
Bob Wilson5bafff32009-06-22 23:27:02 +0000670 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000671 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000672}
673
Owen Andersone50ed302009-08-10 22:56:29 +0000674static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000675 CCValAssign::LocInfo &LocInfo,
676 ISD::ArgFlagsTy &ArgFlags,
677 CCState &State) {
678 return RetCC_ARM_APCS_Custom_f64(ValNo, ValVT, LocVT, LocInfo, ArgFlags,
679 State);
680}
681
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000682/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
683/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000684CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000685 bool Return,
686 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000687 switch (CC) {
688 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000689 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000690 case CallingConv::C:
691 case CallingConv::Fast:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000692 // Use target triple & subtarget features to do actual dispatch.
693 if (Subtarget->isAAPCS_ABI()) {
694 if (Subtarget->hasVFP2() &&
695 FloatABIType == FloatABI::Hard && !isVarArg)
696 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
697 else
698 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
699 } else
700 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000701 case CallingConv::ARM_AAPCS_VFP:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000702 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000703 case CallingConv::ARM_AAPCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000704 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000705 case CallingConv::ARM_APCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000706 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000707 }
708}
709
Dan Gohman98ca4f22009-08-05 01:29:28 +0000710/// LowerCallResult - Lower the result values of a call into the
711/// appropriate copies out of appropriate physical registers.
712SDValue
713ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000714 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000715 const SmallVectorImpl<ISD::InputArg> &Ins,
716 DebugLoc dl, SelectionDAG &DAG,
717 SmallVectorImpl<SDValue> &InVals) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000718
Bob Wilson1f595bb2009-04-17 19:07:39 +0000719 // Assign locations to each value returned by this call.
720 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000721 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000722 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000723 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000724 CCAssignFnForNode(CallConv, /* Return*/ true,
725 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000726
727 // Copy all of the result registers out of their specified physreg.
728 for (unsigned i = 0; i != RVLocs.size(); ++i) {
729 CCValAssign VA = RVLocs[i];
730
Bob Wilson80915242009-04-25 00:33:20 +0000731 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000732 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000733 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000734 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000735 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000736 Chain = Lo.getValue(1);
737 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000738 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000739 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000740 InFlag);
741 Chain = Hi.getValue(1);
742 InFlag = Hi.getValue(2);
Owen Anderson825b72b2009-08-11 20:47:22 +0000743 Val = DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +0000744
Owen Anderson825b72b2009-08-11 20:47:22 +0000745 if (VA.getLocVT() == MVT::v2f64) {
746 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
747 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
748 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000749
750 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000751 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000752 Chain = Lo.getValue(1);
753 InFlag = Lo.getValue(2);
754 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000755 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000756 Chain = Hi.getValue(1);
757 InFlag = Hi.getValue(2);
Owen Anderson825b72b2009-08-11 20:47:22 +0000758 Val = DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, Lo, Hi);
759 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
760 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000761 }
Bob Wilson1f595bb2009-04-17 19:07:39 +0000762 } else {
Bob Wilson80915242009-04-25 00:33:20 +0000763 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
764 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000765 Chain = Val.getValue(1);
766 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000767 }
Bob Wilson80915242009-04-25 00:33:20 +0000768
769 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000770 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +0000771 case CCValAssign::Full: break;
772 case CCValAssign::BCvt:
773 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
774 break;
775 }
776
Dan Gohman98ca4f22009-08-05 01:29:28 +0000777 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000778 }
779
Dan Gohman98ca4f22009-08-05 01:29:28 +0000780 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000781}
782
783/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
784/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +0000785/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +0000786/// a byval function parameter.
787/// Sometimes what we are copying is the end of a larger object, the part that
788/// does not fit in registers.
789static SDValue
790CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
791 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
792 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000793 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000794 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
795 /*AlwaysInline=*/false, NULL, 0, NULL, 0);
796}
797
Bob Wilsondee46d72009-04-17 20:35:10 +0000798/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000799SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +0000800ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
801 SDValue StackPtr, SDValue Arg,
802 DebugLoc dl, SelectionDAG &DAG,
803 const CCValAssign &VA,
804 ISD::ArgFlagsTy Flags) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000805 unsigned LocMemOffset = VA.getLocMemOffset();
806 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
807 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
808 if (Flags.isByVal()) {
809 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
810 }
811 return DAG.getStore(Chain, dl, Arg, PtrOff,
812 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chenga8e29892007-01-19 07:51:42 +0000813}
814
Dan Gohman98ca4f22009-08-05 01:29:28 +0000815void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +0000816 SDValue Chain, SDValue &Arg,
817 RegsToPassVector &RegsToPass,
818 CCValAssign &VA, CCValAssign &NextVA,
819 SDValue &StackPtr,
820 SmallVector<SDValue, 8> &MemOpChains,
821 ISD::ArgFlagsTy Flags) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000822
823 SDValue fmrrd = DAG.getNode(ARMISD::FMRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000824 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +0000825 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
826
827 if (NextVA.isRegLoc())
828 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
829 else {
830 assert(NextVA.isMemLoc());
831 if (StackPtr.getNode() == 0)
832 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
833
Dan Gohman98ca4f22009-08-05 01:29:28 +0000834 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
835 dl, DAG, NextVA,
836 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +0000837 }
838}
839
Dan Gohman98ca4f22009-08-05 01:29:28 +0000840/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +0000841/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
842/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000843SDValue
844ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000845 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000846 bool isTailCall,
847 const SmallVectorImpl<ISD::OutputArg> &Outs,
848 const SmallVectorImpl<ISD::InputArg> &Ins,
849 DebugLoc dl, SelectionDAG &DAG,
850 SmallVectorImpl<SDValue> &InVals) {
Evan Chenga8e29892007-01-19 07:51:42 +0000851
Bob Wilson1f595bb2009-04-17 19:07:39 +0000852 // Analyze operands of the call, assigning locations to each operand.
853 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000854 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
855 *DAG.getContext());
856 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000857 CCAssignFnForNode(CallConv, /* Return*/ false,
858 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +0000859
Bob Wilson1f595bb2009-04-17 19:07:39 +0000860 // Get a count of how many bytes are to be pushed on the stack.
861 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +0000862
863 // Adjust the stack pointer for the new arguments...
864 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +0000865 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +0000866
Owen Anderson825b72b2009-08-11 20:47:22 +0000867 SDValue StackPtr = DAG.getRegister(ARM::SP, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000868
Bob Wilson5bafff32009-06-22 23:27:02 +0000869 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000870 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +0000871
Bob Wilson1f595bb2009-04-17 19:07:39 +0000872 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +0000873 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000874 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
875 i != e;
876 ++i, ++realArgIdx) {
877 CCValAssign &VA = ArgLocs[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +0000878 SDValue Arg = Outs[realArgIdx].Val;
879 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +0000880
Bob Wilson1f595bb2009-04-17 19:07:39 +0000881 // Promote the value if needed.
882 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000883 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +0000884 case CCValAssign::Full: break;
885 case CCValAssign::SExt:
886 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
887 break;
888 case CCValAssign::ZExt:
889 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
890 break;
891 case CCValAssign::AExt:
892 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
893 break;
894 case CCValAssign::BCvt:
895 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
896 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000897 }
898
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000899 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +0000900 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000901 if (VA.getLocVT() == MVT::v2f64) {
902 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
903 DAG.getConstant(0, MVT::i32));
904 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
905 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000906
Dan Gohman98ca4f22009-08-05 01:29:28 +0000907 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +0000908 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
909
910 VA = ArgLocs[++i]; // skip ahead to next loc
911 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000912 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +0000913 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
914 } else {
915 assert(VA.isMemLoc());
916 if (StackPtr.getNode() == 0)
917 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
918
Dan Gohman98ca4f22009-08-05 01:29:28 +0000919 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
920 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +0000921 }
922 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000923 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000924 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000925 }
926 } else if (VA.isRegLoc()) {
927 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
928 } else {
929 assert(VA.isMemLoc());
930 if (StackPtr.getNode() == 0)
931 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
932
Dan Gohman98ca4f22009-08-05 01:29:28 +0000933 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
934 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000935 }
Evan Chenga8e29892007-01-19 07:51:42 +0000936 }
937
938 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +0000939 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +0000940 &MemOpChains[0], MemOpChains.size());
941
942 // Build a sequence of copy-to-reg nodes chained together with token chain
943 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +0000944 SDValue InFlag;
Evan Chenga8e29892007-01-19 07:51:42 +0000945 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Bob Wilson2dc4f542009-03-20 22:42:55 +0000946 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +0000947 RegsToPass[i].second, InFlag);
Evan Chenga8e29892007-01-19 07:51:42 +0000948 InFlag = Chain.getValue(1);
949 }
950
Bill Wendling056292f2008-09-16 21:48:12 +0000951 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
952 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
953 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +0000954 bool isDirect = false;
955 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +0000956 bool isLocalARMFunc = false;
Evan Chenga8e29892007-01-19 07:51:42 +0000957 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
958 GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +0000959 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +0000960 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +0000961 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +0000962 getTargetMachine().getRelocationModel() != Reloc::Static;
963 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +0000964 // ARM call to a local ARM function is predicable.
965 isLocalARMFunc = !Subtarget->isThumb() && !isExt;
Evan Chengc60e76d2007-01-30 20:37:08 +0000966 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +0000967 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge4e4ed32009-08-28 23:18:09 +0000968 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +0000969 ARMPCLabelIndex,
970 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +0000971 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +0000972 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000973 Callee = DAG.getLoad(getPointerTy(), dl,
974 DAG.getEntryNode(), CPAddr, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000975 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000976 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +0000977 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +0000978 } else
979 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy());
Bill Wendling056292f2008-09-16 21:48:12 +0000980 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000981 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +0000982 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +0000983 getTargetMachine().getRelocationModel() != Reloc::Static;
984 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +0000985 // tBX takes a register source operand.
986 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +0000987 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Owen Anderson1d0be152009-08-13 21:58:54 +0000988 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +0000989 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +0000990 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +0000991 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000992 Callee = DAG.getLoad(getPointerTy(), dl,
Bob Wilson2dc4f542009-03-20 22:42:55 +0000993 DAG.getEntryNode(), CPAddr, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000994 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000995 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +0000996 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +0000997 } else
Bill Wendling056292f2008-09-16 21:48:12 +0000998 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +0000999 }
1000
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001001 // FIXME: handle tail calls differently.
1002 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001003 if (Subtarget->isThumb()) {
1004 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001005 CallOpc = ARMISD::CALL_NOLINK;
1006 else
1007 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1008 } else {
1009 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001010 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1011 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001012 }
David Goodwinf1daf7d2009-07-08 23:10:31 +00001013 if (CallOpc == ARMISD::CALL_NOLINK && !Subtarget->isThumb1Only()) {
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +00001014 // implicit def LR - LR mustn't be allocated as GRP:$dst of CALL_NOLINK
Owen Anderson825b72b2009-08-11 20:47:22 +00001015 Chain = DAG.getCopyToReg(Chain, dl, ARM::LR, DAG.getUNDEF(MVT::i32),InFlag);
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001016 InFlag = Chain.getValue(1);
1017 }
1018
Dan Gohman475871a2008-07-27 21:46:04 +00001019 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001020 Ops.push_back(Chain);
1021 Ops.push_back(Callee);
1022
1023 // Add argument registers to the end of the list so that they are known live
1024 // into the call.
1025 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1026 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1027 RegsToPass[i].second.getValueType()));
1028
Gabor Greifba36cb52008-08-28 21:40:38 +00001029 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001030 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +00001031 // Returns a chain and a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00001032 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Flag),
Duncan Sands4bdcb612008-07-02 17:40:58 +00001033 &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001034 InFlag = Chain.getValue(1);
1035
Chris Lattnere563bbc2008-10-11 22:08:30 +00001036 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1037 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001038 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001039 InFlag = Chain.getValue(1);
1040
Bob Wilson1f595bb2009-04-17 19:07:39 +00001041 // Handle result values, copying them out of physregs into vregs that we
1042 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001043 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1044 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001045}
1046
Dan Gohman98ca4f22009-08-05 01:29:28 +00001047SDValue
1048ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001049 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001050 const SmallVectorImpl<ISD::OutputArg> &Outs,
1051 DebugLoc dl, SelectionDAG &DAG) {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001052
Bob Wilsondee46d72009-04-17 20:35:10 +00001053 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001054 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001055
Bob Wilsondee46d72009-04-17 20:35:10 +00001056 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001057 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1058 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001059
Dan Gohman98ca4f22009-08-05 01:29:28 +00001060 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001061 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1062 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001063
1064 // If this is the first return lowered for this function, add
1065 // the regs to the liveout set for the function.
1066 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1067 for (unsigned i = 0; i != RVLocs.size(); ++i)
1068 if (RVLocs[i].isRegLoc())
1069 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001070 }
1071
Bob Wilson1f595bb2009-04-17 19:07:39 +00001072 SDValue Flag;
1073
1074 // Copy the result values into the output registers.
1075 for (unsigned i = 0, realRVLocIdx = 0;
1076 i != RVLocs.size();
1077 ++i, ++realRVLocIdx) {
1078 CCValAssign &VA = RVLocs[i];
1079 assert(VA.isRegLoc() && "Can only return in registers!");
1080
Dan Gohman98ca4f22009-08-05 01:29:28 +00001081 SDValue Arg = Outs[realRVLocIdx].Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001082
1083 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001084 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001085 case CCValAssign::Full: break;
1086 case CCValAssign::BCvt:
1087 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1088 break;
1089 }
1090
Bob Wilson1f595bb2009-04-17 19:07:39 +00001091 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001092 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001093 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001094 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1095 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001096 SDValue HalfGPRs = DAG.getNode(ARMISD::FMRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001097 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001098
1099 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1100 Flag = Chain.getValue(1);
1101 VA = RVLocs[++i]; // skip ahead to next loc
1102 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1103 HalfGPRs.getValue(1), Flag);
1104 Flag = Chain.getValue(1);
1105 VA = RVLocs[++i]; // skip ahead to next loc
1106
1107 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001108 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1109 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001110 }
1111 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1112 // available.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001113 SDValue fmrrd = DAG.getNode(ARMISD::FMRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001114 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001115 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001116 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001117 VA = RVLocs[++i]; // skip ahead to next loc
1118 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1119 Flag);
1120 } else
1121 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1122
Bob Wilsondee46d72009-04-17 20:35:10 +00001123 // Guarantee that all emitted copies are
1124 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001125 Flag = Chain.getValue(1);
1126 }
1127
1128 SDValue result;
1129 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001130 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001131 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001132 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001133
1134 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001135}
1136
Bob Wilson2dc4f542009-03-20 22:42:55 +00001137// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
Bob Wilsond2559bf2009-07-13 18:11:36 +00001138// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
Bill Wendling056292f2008-09-16 21:48:12 +00001139// one of the above mentioned nodes. It has to be wrapped because otherwise
1140// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1141// be used to form addressing mode. These wrapped nodes will be selected
1142// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001143static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001144 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001145 // FIXME there is no actual debug info here
1146 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001147 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001148 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001149 if (CP->isMachineConstantPoolEntry())
1150 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1151 CP->getAlignment());
1152 else
1153 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1154 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001155 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001156}
1157
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001158// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001159SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001160ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
1161 SelectionDAG &DAG) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001162 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001163 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001164 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1165 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001166 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001167 ARMCP::CPValue, PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001168 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001169 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001170 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001171 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001172
Owen Anderson825b72b2009-08-11 20:47:22 +00001173 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001174 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001175
1176 // call __tls_get_addr.
1177 ArgListTy Args;
1178 ArgListEntry Entry;
1179 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001180 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001181 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001182 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001183 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001184 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1185 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001186 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001187 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001188 return CallResult.first;
1189}
1190
1191// Lower ISD::GlobalTLSAddress using the "initial exec" or
1192// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001193SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001194ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001195 SelectionDAG &DAG) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001196 GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001197 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001198 SDValue Offset;
1199 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001200 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001201 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001202 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001203
Chris Lattner4fb63d02009-07-15 04:12:33 +00001204 if (GV->isDeclaration()) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001205 // initial exec model
1206 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1207 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001208 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001209 ARMCP::CPValue, PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001210 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001211 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001212 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset, NULL, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001213 Chain = Offset.getValue(1);
1214
Owen Anderson825b72b2009-08-11 20:47:22 +00001215 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001216 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001217
Dale Johannesen33c960f2009-02-04 20:06:27 +00001218 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset, NULL, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001219 } else {
1220 // local exec model
Evan Chenge4e4ed32009-08-28 23:18:09 +00001221 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001222 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001223 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001224 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset, NULL, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001225 }
1226
1227 // The address of the thread local variable is the add of the thread
1228 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001229 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001230}
1231
Dan Gohman475871a2008-07-27 21:46:04 +00001232SDValue
1233ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001234 // TODO: implement the "local dynamic" model
1235 assert(Subtarget->isTargetELF() &&
1236 "TLS not implemented for non-ELF targets");
1237 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1238 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1239 // otherwise use the "Local Exec" TLS Model
1240 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1241 return LowerToTLSGeneralDynamicModel(GA, DAG);
1242 else
1243 return LowerToTLSExecModels(GA, DAG);
1244}
1245
Dan Gohman475871a2008-07-27 21:46:04 +00001246SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001247 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001248 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001249 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001250 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
1251 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1252 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001253 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001254 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001255 new ARMConstantPoolValue(GV, UseGOTOFF ? "GOTOFF" : "GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001256 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001257 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001258 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Dale Johannesen33c960f2009-02-04 20:06:27 +00001259 CPAddr, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001260 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001261 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001262 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001263 if (!UseGOTOFF)
Dale Johannesen33c960f2009-02-04 20:06:27 +00001264 Result = DAG.getLoad(PtrVT, dl, Chain, Result, NULL, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001265 return Result;
1266 } else {
Evan Cheng1606e8e2009-03-13 07:51:59 +00001267 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001268 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001269 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr, NULL, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001270 }
1271}
1272
Dan Gohman475871a2008-07-27 21:46:04 +00001273SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001274 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001275 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001276 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001277 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
1278 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Dan Gohman475871a2008-07-27 21:46:04 +00001279 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001280 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001281 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001282 else {
Evan Chenge4e4ed32009-08-28 23:18:09 +00001283 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
1284 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001285 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001286 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001287 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001288 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001289
Dale Johannesen33c960f2009-02-04 20:06:27 +00001290 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001291 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001292
1293 if (RelocM == Reloc::PIC_) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001294 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001295 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001296 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00001297
Evan Cheng63476a82009-09-03 07:04:02 +00001298 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Dale Johannesen33c960f2009-02-04 20:06:27 +00001299 Result = DAG.getLoad(PtrVT, dl, Chain, Result, NULL, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001300
1301 return Result;
1302}
1303
Dan Gohman475871a2008-07-27 21:46:04 +00001304SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001305 SelectionDAG &DAG){
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001306 assert(Subtarget->isTargetELF() &&
1307 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Owen Andersone50ed302009-08-10 22:56:29 +00001308 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001309 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001310 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00001311 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1312 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00001313 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001314 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001315 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001316 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001317 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001318 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001319}
1320
Bob Wilsona599bff2009-08-04 00:36:16 +00001321static SDValue LowerNeonVLDIntrinsic(SDValue Op, SelectionDAG &DAG,
Bob Wilson31fb12f2009-08-26 17:39:53 +00001322 unsigned NumVecs) {
Bob Wilsona599bff2009-08-04 00:36:16 +00001323 SDNode *Node = Op.getNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001324 EVT VT = Node->getValueType(0);
Bob Wilsona599bff2009-08-04 00:36:16 +00001325
Bob Wilson31fb12f2009-08-26 17:39:53 +00001326 // No expansion needed for 64-bit vectors.
1327 if (VT.is64BitVector())
1328 return SDValue();
Bob Wilsona599bff2009-08-04 00:36:16 +00001329
Bob Wilson31fb12f2009-08-26 17:39:53 +00001330 // FIXME: We need to expand VLD3 and VLD4 of 128-bit vectors into separate
1331 // operations to load the even and odd registers.
1332 return SDValue();
Bob Wilsona599bff2009-08-04 00:36:16 +00001333}
1334
Bob Wilsonb36ec862009-08-06 18:47:44 +00001335static SDValue LowerNeonVSTIntrinsic(SDValue Op, SelectionDAG &DAG,
Bob Wilson31fb12f2009-08-26 17:39:53 +00001336 unsigned NumVecs) {
Bob Wilsonb36ec862009-08-06 18:47:44 +00001337 SDNode *Node = Op.getNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001338 EVT VT = Node->getOperand(3).getValueType();
Bob Wilsonb36ec862009-08-06 18:47:44 +00001339
Bob Wilson31fb12f2009-08-26 17:39:53 +00001340 // No expansion needed for 64-bit vectors.
1341 if (VT.is64BitVector())
1342 return SDValue();
Bob Wilsonb36ec862009-08-06 18:47:44 +00001343
Bob Wilson31fb12f2009-08-26 17:39:53 +00001344 // FIXME: We need to expand VST3 and VST4 of 128-bit vectors into separate
1345 // operations to store the even and odd registers.
1346 return SDValue();
Bob Wilsonb36ec862009-08-06 18:47:44 +00001347}
1348
Bob Wilson243fcc52009-09-01 04:26:28 +00001349static SDValue LowerNeonVLDLaneIntrinsic(SDValue Op, SelectionDAG &DAG,
1350 unsigned NumVecs) {
1351 SDNode *Node = Op.getNode();
1352 EVT VT = Node->getValueType(0);
1353
1354 if (!VT.is64BitVector())
1355 return SDValue(); // unimplemented
1356
1357 // Change the lane number operand to be a TargetConstant; otherwise it
1358 // will be legalized into a register.
1359 ConstantSDNode *Lane = dyn_cast<ConstantSDNode>(Node->getOperand(NumVecs+3));
1360 if (!Lane) {
1361 assert(false && "vld lane number must be a constant");
1362 return SDValue();
1363 }
1364 SmallVector<SDValue, 8> Ops(Node->op_begin(), Node->op_end());
1365 Ops[NumVecs+3] = DAG.getTargetConstant(Lane->getZExtValue(), MVT::i32);
1366 return DAG.UpdateNodeOperands(Op, &Ops[0], Ops.size());
1367}
1368
Bob Wilson8a3198b2009-09-01 18:51:56 +00001369static SDValue LowerNeonVSTLaneIntrinsic(SDValue Op, SelectionDAG &DAG,
1370 unsigned NumVecs) {
1371 SDNode *Node = Op.getNode();
1372 EVT VT = Node->getOperand(3).getValueType();
1373
1374 if (!VT.is64BitVector())
1375 return SDValue(); // unimplemented
1376
1377 // Change the lane number operand to be a TargetConstant; otherwise it
1378 // will be legalized into a register.
1379 ConstantSDNode *Lane = dyn_cast<ConstantSDNode>(Node->getOperand(NumVecs+3));
1380 if (!Lane) {
1381 assert(false && "vst lane number must be a constant");
1382 return SDValue();
1383 }
1384 SmallVector<SDValue, 8> Ops(Node->op_begin(), Node->op_end());
1385 Ops[NumVecs+3] = DAG.getTargetConstant(Lane->getZExtValue(), MVT::i32);
1386 return DAG.UpdateNodeOperands(Op, &Ops[0], Ops.size());
1387}
1388
Bob Wilsona599bff2009-08-04 00:36:16 +00001389SDValue
1390ARMTargetLowering::LowerINTRINSIC_W_CHAIN(SDValue Op, SelectionDAG &DAG) {
1391 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
1392 switch (IntNo) {
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00001393 case Intrinsic::arm_neon_vld3:
Bob Wilson31fb12f2009-08-26 17:39:53 +00001394 return LowerNeonVLDIntrinsic(Op, DAG, 3);
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00001395 case Intrinsic::arm_neon_vld4:
Bob Wilson31fb12f2009-08-26 17:39:53 +00001396 return LowerNeonVLDIntrinsic(Op, DAG, 4);
Bob Wilson243fcc52009-09-01 04:26:28 +00001397 case Intrinsic::arm_neon_vld2lane:
1398 return LowerNeonVLDLaneIntrinsic(Op, DAG, 2);
1399 case Intrinsic::arm_neon_vld3lane:
1400 return LowerNeonVLDLaneIntrinsic(Op, DAG, 3);
1401 case Intrinsic::arm_neon_vld4lane:
1402 return LowerNeonVLDLaneIntrinsic(Op, DAG, 4);
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00001403 case Intrinsic::arm_neon_vst3:
Bob Wilson31fb12f2009-08-26 17:39:53 +00001404 return LowerNeonVSTIntrinsic(Op, DAG, 3);
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00001405 case Intrinsic::arm_neon_vst4:
Bob Wilson31fb12f2009-08-26 17:39:53 +00001406 return LowerNeonVSTIntrinsic(Op, DAG, 4);
Bob Wilson8a3198b2009-09-01 18:51:56 +00001407 case Intrinsic::arm_neon_vst2lane:
1408 return LowerNeonVSTLaneIntrinsic(Op, DAG, 2);
1409 case Intrinsic::arm_neon_vst3lane:
1410 return LowerNeonVSTLaneIntrinsic(Op, DAG, 3);
1411 case Intrinsic::arm_neon_vst4lane:
1412 return LowerNeonVSTLaneIntrinsic(Op, DAG, 4);
Bob Wilsona599bff2009-08-04 00:36:16 +00001413 default: return SDValue(); // Don't custom lower most intrinsics.
1414 }
1415}
1416
Jim Grosbach0e0da732009-05-12 23:59:14 +00001417SDValue
1418ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001419 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001420 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001421 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001422 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00001423 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00001424 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00001425 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
1426 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001427 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001428 MachineFunction &MF = DAG.getMachineFunction();
1429 EVT PtrVT = getPointerTy();
1430 DebugLoc dl = Op.getDebugLoc();
1431 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1432 SDValue CPAddr;
1433 unsigned PCAdj = (RelocM != Reloc::PIC_)
1434 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001435 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001436 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
1437 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001438 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001439 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001440 SDValue Result =
1441 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr, NULL, 0);
1442 SDValue Chain = Result.getValue(1);
1443
1444 if (RelocM == Reloc::PIC_) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001445 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001446 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
1447 }
1448 return Result;
1449 }
Jim Grosbachf9570122009-05-14 00:46:35 +00001450 case Intrinsic::eh_sjlj_setjmp:
Owen Anderson825b72b2009-08-11 20:47:22 +00001451 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(1));
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001452 }
1453}
1454
Dan Gohman475871a2008-07-27 21:46:04 +00001455static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001456 unsigned VarArgsFrameIndex) {
Evan Chenga8e29892007-01-19 07:51:42 +00001457 // vastart just stores the address of the VarArgsFrameIndex slot into the
1458 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001459 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001460 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00001461 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001462 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001463 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001464}
1465
Dan Gohman475871a2008-07-27 21:46:04 +00001466SDValue
Evan Cheng86198642009-08-07 00:34:42 +00001467ARMTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) {
1468 SDNode *Node = Op.getNode();
1469 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001470 EVT VT = Node->getValueType(0);
Evan Cheng86198642009-08-07 00:34:42 +00001471 SDValue Chain = Op.getOperand(0);
1472 SDValue Size = Op.getOperand(1);
1473 SDValue Align = Op.getOperand(2);
1474
1475 // Chain the dynamic stack allocation so that it doesn't modify the stack
1476 // pointer when other instructions are using the stack.
1477 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
1478
1479 unsigned AlignVal = cast<ConstantSDNode>(Align)->getZExtValue();
1480 unsigned StackAlign = getTargetMachine().getFrameInfo()->getStackAlignment();
1481 if (AlignVal > StackAlign)
1482 // Do this now since selection pass cannot introduce new target
1483 // independent node.
1484 Align = DAG.getConstant(-(uint64_t)AlignVal, VT);
1485
1486 // In Thumb1 mode, there isn't a "sub r, sp, r" instruction, we will end up
1487 // using a "add r, sp, r" instead. Negate the size now so we don't have to
1488 // do even more horrible hack later.
1489 MachineFunction &MF = DAG.getMachineFunction();
1490 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1491 if (AFI->isThumb1OnlyFunction()) {
1492 bool Negate = true;
1493 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Size);
1494 if (C) {
1495 uint32_t Val = C->getZExtValue();
1496 if (Val <= 508 && ((Val & 3) == 0))
1497 Negate = false;
1498 }
1499 if (Negate)
1500 Size = DAG.getNode(ISD::SUB, dl, VT, DAG.getConstant(0, VT), Size);
1501 }
1502
Owen Anderson825b72b2009-08-11 20:47:22 +00001503 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
Evan Cheng86198642009-08-07 00:34:42 +00001504 SDValue Ops1[] = { Chain, Size, Align };
1505 SDValue Res = DAG.getNode(ARMISD::DYN_ALLOC, dl, VTList, Ops1, 3);
1506 Chain = Res.getValue(1);
1507 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(0, true),
1508 DAG.getIntPtrConstant(0, true), SDValue());
1509 SDValue Ops2[] = { Res, Chain };
1510 return DAG.getMergeValues(Ops2, 2, dl);
1511}
1512
1513SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00001514ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
1515 SDValue &Root, SelectionDAG &DAG,
1516 DebugLoc dl) {
1517 MachineFunction &MF = DAG.getMachineFunction();
1518 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1519
1520 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001521 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00001522 RC = ARM::tGPRRegisterClass;
1523 else
1524 RC = ARM::GPRRegisterClass;
1525
1526 // Transform the arguments stored in physical registers into virtual ones.
1527 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001528 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001529
1530 SDValue ArgValue2;
1531 if (NextVA.isMemLoc()) {
1532 unsigned ArgSize = NextVA.getLocVT().getSizeInBits()/8;
1533 MachineFrameInfo *MFI = MF.getFrameInfo();
1534 int FI = MFI->CreateFixedObject(ArgSize, NextVA.getLocMemOffset());
1535
1536 // Create load node to retrieve arguments from the stack.
1537 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00001538 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN, NULL, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00001539 } else {
1540 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001541 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001542 }
1543
Owen Anderson825b72b2009-08-11 20:47:22 +00001544 return DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00001545}
1546
1547SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001548ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001549 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001550 const SmallVectorImpl<ISD::InputArg>
1551 &Ins,
1552 DebugLoc dl, SelectionDAG &DAG,
1553 SmallVectorImpl<SDValue> &InVals) {
1554
Bob Wilson1f595bb2009-04-17 19:07:39 +00001555 MachineFunction &MF = DAG.getMachineFunction();
1556 MachineFrameInfo *MFI = MF.getFrameInfo();
1557
Bob Wilson1f595bb2009-04-17 19:07:39 +00001558 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1559
1560 // Assign locations to all of the incoming arguments.
1561 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001562 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1563 *DAG.getContext());
1564 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001565 CCAssignFnForNode(CallConv, /* Return*/ false,
1566 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001567
1568 SmallVector<SDValue, 16> ArgValues;
1569
1570 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1571 CCValAssign &VA = ArgLocs[i];
1572
Bob Wilsondee46d72009-04-17 20:35:10 +00001573 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001574 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001575 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00001576
Bob Wilson5bafff32009-06-22 23:27:02 +00001577 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001578 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001579 // f64 and vector types are split up into multiple registers or
1580 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00001581 RegVT = MVT::i32;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001582
Owen Anderson825b72b2009-08-11 20:47:22 +00001583 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001584 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00001585 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00001586 VA = ArgLocs[++i]; // skip ahead to next loc
1587 SDValue ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00001588 Chain, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001589 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1590 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001591 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00001592 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001593 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
1594 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00001595 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001596
Bob Wilson5bafff32009-06-22 23:27:02 +00001597 } else {
1598 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001599
Owen Anderson825b72b2009-08-11 20:47:22 +00001600 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00001601 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001602 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00001603 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001604 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001605 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001606 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00001607 RC = (AFI->isThumb1OnlyFunction() ?
1608 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00001609 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00001610 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00001611
1612 // Transform the arguments in physical registers into virtual ones.
1613 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001614 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001615 }
1616
1617 // If this is an 8 or 16-bit value, it is really passed promoted
1618 // to 32 bits. Insert an assert[sz]ext to capture this, then
1619 // truncate to the right size.
1620 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001621 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001622 case CCValAssign::Full: break;
1623 case CCValAssign::BCvt:
1624 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1625 break;
1626 case CCValAssign::SExt:
1627 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
1628 DAG.getValueType(VA.getValVT()));
1629 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1630 break;
1631 case CCValAssign::ZExt:
1632 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
1633 DAG.getValueType(VA.getValVT()));
1634 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1635 break;
1636 }
1637
Dan Gohman98ca4f22009-08-05 01:29:28 +00001638 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001639
1640 } else { // VA.isRegLoc()
1641
1642 // sanity check
1643 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00001644 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001645
1646 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
1647 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset());
1648
Bob Wilsondee46d72009-04-17 20:35:10 +00001649 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001650 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001651 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN, NULL, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001652 }
1653 }
1654
1655 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00001656 if (isVarArg) {
1657 static const unsigned GPRArgRegs[] = {
1658 ARM::R0, ARM::R1, ARM::R2, ARM::R3
1659 };
1660
Bob Wilsondee46d72009-04-17 20:35:10 +00001661 unsigned NumGPRs = CCInfo.getFirstUnallocated
1662 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001663
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001664 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
1665 unsigned VARegSize = (4 - NumGPRs) * 4;
1666 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001667 unsigned ArgOffset = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001668 if (VARegSaveSize) {
1669 // If this function is vararg, store any remaining integer argument regs
1670 // to their spots on the stack so that they may be loaded by deferencing
1671 // the result of va_next.
1672 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001673 ArgOffset = CCInfo.getNextStackOffset();
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001674 VarArgsFrameIndex = MFI->CreateFixedObject(VARegSaveSize, ArgOffset +
1675 VARegSaveSize - VARegSize);
Dan Gohman475871a2008-07-27 21:46:04 +00001676 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001677
Dan Gohman475871a2008-07-27 21:46:04 +00001678 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001679 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001680 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001681 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00001682 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00001683 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00001684 RC = ARM::GPRRegisterClass;
1685
Bob Wilson998e1252009-04-20 18:36:57 +00001686 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001687 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001688 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001689 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001690 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00001691 DAG.getConstant(4, getPointerTy()));
1692 }
1693 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001694 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001695 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001696 } else
1697 // This will point to the next argument passed via stack.
1698 VarArgsFrameIndex = MFI->CreateFixedObject(4, ArgOffset);
1699 }
1700
Dan Gohman98ca4f22009-08-05 01:29:28 +00001701 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00001702}
1703
1704/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00001705static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00001706 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001707 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00001708 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00001709 // Maybe this has already been legalized into the constant pool?
1710 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00001711 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001712 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
1713 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001714 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00001715 }
1716 }
1717 return false;
1718}
1719
David Goodwinf1daf7d2009-07-08 23:10:31 +00001720static bool isLegalCmpImmediate(unsigned C, bool isThumb1Only) {
1721 return ( isThumb1Only && (C & ~255U) == 0) ||
1722 (!isThumb1Only && ARM_AM::getSOImmVal(C) != -1);
Evan Chenga8e29892007-01-19 07:51:42 +00001723}
1724
1725/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
1726/// the given operands.
Dan Gohman475871a2008-07-27 21:46:04 +00001727static SDValue getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
David Goodwinf1daf7d2009-07-08 23:10:31 +00001728 SDValue &ARMCC, SelectionDAG &DAG, bool isThumb1Only,
Dale Johannesende064702009-02-06 21:50:26 +00001729 DebugLoc dl) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001730 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001731 unsigned C = RHSC->getZExtValue();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001732 if (!isLegalCmpImmediate(C, isThumb1Only)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001733 // Constant does not fit, try adjusting it by one?
1734 switch (CC) {
1735 default: break;
1736 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00001737 case ISD::SETGE:
David Goodwinf1daf7d2009-07-08 23:10:31 +00001738 if (isLegalCmpImmediate(C-1, isThumb1Only)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001739 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00001740 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00001741 }
1742 break;
1743 case ISD::SETULT:
1744 case ISD::SETUGE:
David Goodwinf1daf7d2009-07-08 23:10:31 +00001745 if (C > 0 && isLegalCmpImmediate(C-1, isThumb1Only)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001746 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00001747 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001748 }
1749 break;
1750 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00001751 case ISD::SETGT:
David Goodwinf1daf7d2009-07-08 23:10:31 +00001752 if (isLegalCmpImmediate(C+1, isThumb1Only)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001753 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00001754 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00001755 }
1756 break;
1757 case ISD::SETULE:
1758 case ISD::SETUGT:
David Goodwinf1daf7d2009-07-08 23:10:31 +00001759 if (C < 0xffffffff && isLegalCmpImmediate(C+1, isThumb1Only)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001760 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00001761 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001762 }
1763 break;
1764 }
1765 }
1766 }
1767
1768 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001769 ARMISD::NodeType CompareType;
1770 switch (CondCode) {
1771 default:
1772 CompareType = ARMISD::CMP;
1773 break;
1774 case ARMCC::EQ:
1775 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00001776 // Uses only Z Flag
1777 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001778 break;
1779 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001780 ARMCC = DAG.getConstant(CondCode, MVT::i32);
1781 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001782}
1783
1784/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Bob Wilson2dc4f542009-03-20 22:42:55 +00001785static SDValue getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Dale Johannesende064702009-02-06 21:50:26 +00001786 DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00001787 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00001788 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00001789 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001790 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001791 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
1792 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001793}
1794
Dan Gohman475871a2008-07-27 21:46:04 +00001795static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001796 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00001797 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001798 SDValue LHS = Op.getOperand(0);
1799 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001800 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001801 SDValue TrueVal = Op.getOperand(2);
1802 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00001803 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001804
Owen Anderson825b72b2009-08-11 20:47:22 +00001805 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001806 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001807 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
David Goodwinf1daf7d2009-07-08 23:10:31 +00001808 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, ST->isThumb1Only(), dl);
Dale Johannesende064702009-02-06 21:50:26 +00001809 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001810 }
1811
1812 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00001813 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00001814
Owen Anderson825b72b2009-08-11 20:47:22 +00001815 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1816 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001817 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
1818 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng0e1d3792007-07-05 07:18:20 +00001819 ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001820 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001821 SDValue ARMCC2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001822 // FIXME: Needs another CMP because flag can have but one use.
Dale Johannesende064702009-02-06 21:50:26 +00001823 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001824 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Dale Johannesende064702009-02-06 21:50:26 +00001825 Result, TrueVal, ARMCC2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00001826 }
1827 return Result;
1828}
1829
Dan Gohman475871a2008-07-27 21:46:04 +00001830static SDValue LowerBR_CC(SDValue Op, SelectionDAG &DAG,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001831 const ARMSubtarget *ST) {
Dan Gohman475871a2008-07-27 21:46:04 +00001832 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001833 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001834 SDValue LHS = Op.getOperand(2);
1835 SDValue RHS = Op.getOperand(3);
1836 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00001837 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001838
Owen Anderson825b72b2009-08-11 20:47:22 +00001839 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001840 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001841 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
David Goodwinf1daf7d2009-07-08 23:10:31 +00001842 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, ST->isThumb1Only(), dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001843 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Dale Johannesende064702009-02-06 21:50:26 +00001844 Chain, Dest, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001845 }
1846
Owen Anderson825b72b2009-08-11 20:47:22 +00001847 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Chenga8e29892007-01-19 07:51:42 +00001848 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00001849 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001850
Dale Johannesende064702009-02-06 21:50:26 +00001851 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001852 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1853 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
1854 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001855 SDValue Ops[] = { Chain, Dest, ARMCC, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00001856 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001857 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001858 ARMCC = DAG.getConstant(CondCode2, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001859 SDValue Ops[] = { Res, Dest, ARMCC, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00001860 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001861 }
1862 return Res;
1863}
1864
Dan Gohman475871a2008-07-27 21:46:04 +00001865SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) {
1866 SDValue Chain = Op.getOperand(0);
1867 SDValue Table = Op.getOperand(1);
1868 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001869 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001870
Owen Andersone50ed302009-08-10 22:56:29 +00001871 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00001872 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
1873 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00001874 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00001875 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00001876 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00001877 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
1878 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00001879 if (Subtarget->isThumb2()) {
1880 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
1881 // which does another jump to the destination. This also makes it easier
1882 // to translate it to TBB / TBH later.
1883 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00001884 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00001885 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001886 }
Evan Cheng66ac5312009-07-25 00:33:29 +00001887 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001888 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr, NULL, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00001889 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001890 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00001891 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001892 } else {
1893 Addr = DAG.getLoad(PTy, dl, Chain, Addr, NULL, 0);
1894 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00001895 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001896 }
Evan Chenga8e29892007-01-19 07:51:42 +00001897}
1898
Dan Gohman475871a2008-07-27 21:46:04 +00001899static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
Dale Johannesende064702009-02-06 21:50:26 +00001900 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001901 unsigned Opc =
1902 Op.getOpcode() == ISD::FP_TO_SINT ? ARMISD::FTOSI : ARMISD::FTOUI;
Owen Anderson825b72b2009-08-11 20:47:22 +00001903 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
1904 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Evan Chenga8e29892007-01-19 07:51:42 +00001905}
1906
Dan Gohman475871a2008-07-27 21:46:04 +00001907static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001908 EVT VT = Op.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00001909 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001910 unsigned Opc =
1911 Op.getOpcode() == ISD::SINT_TO_FP ? ARMISD::SITOF : ARMISD::UITOF;
1912
Owen Anderson825b72b2009-08-11 20:47:22 +00001913 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
Dale Johannesende064702009-02-06 21:50:26 +00001914 return DAG.getNode(Opc, dl, VT, Op);
Evan Chenga8e29892007-01-19 07:51:42 +00001915}
1916
Dan Gohman475871a2008-07-27 21:46:04 +00001917static SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00001918 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00001919 SDValue Tmp0 = Op.getOperand(0);
1920 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00001921 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001922 EVT VT = Op.getValueType();
1923 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00001924 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
1925 SDValue Cmp = getVFPCmp(Tmp1, DAG.getConstantFP(0.0, SrcVT), DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001926 SDValue ARMCC = DAG.getConstant(ARMCC::LT, MVT::i32);
1927 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001928 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001929}
1930
Jim Grosbach0e0da732009-05-12 23:59:14 +00001931SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
1932 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1933 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00001934 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001935 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
1936 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00001937 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00001938 ? ARM::R7 : ARM::R11;
1939 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
1940 while (Depth--)
1941 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
1942 return FrameAddr;
1943}
1944
Dan Gohman475871a2008-07-27 21:46:04 +00001945SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00001946ARMTargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Dan Gohman475871a2008-07-27 21:46:04 +00001947 SDValue Chain,
1948 SDValue Dst, SDValue Src,
1949 SDValue Size, unsigned Align,
Dan Gohman707e0182008-04-12 04:36:06 +00001950 bool AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00001951 const Value *DstSV, uint64_t DstSVOff,
1952 const Value *SrcSV, uint64_t SrcSVOff){
Evan Cheng4102eb52007-10-22 22:11:27 +00001953 // Do repeated 4-byte loads and stores. To be improved.
Dan Gohman707e0182008-04-12 04:36:06 +00001954 // This requires 4-byte alignment.
1955 if ((Align & 3) != 0)
Dan Gohman475871a2008-07-27 21:46:04 +00001956 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001957 // This requires the copy size to be a constant, preferrably
1958 // within a subtarget-specific limit.
1959 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
1960 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00001961 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001962 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001963 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00001964 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001965
1966 unsigned BytesLeft = SizeVal & 3;
1967 unsigned NumMemOps = SizeVal >> 2;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001968 unsigned EmittedNumMemOps = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00001969 EVT VT = MVT::i32;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001970 unsigned VTSize = 4;
Evan Cheng4102eb52007-10-22 22:11:27 +00001971 unsigned i = 0;
Evan Chenge5e7ce42007-05-18 01:19:57 +00001972 const unsigned MAX_LOADS_IN_LDM = 6;
Dan Gohman475871a2008-07-27 21:46:04 +00001973 SDValue TFOps[MAX_LOADS_IN_LDM];
1974 SDValue Loads[MAX_LOADS_IN_LDM];
Dan Gohman1f13c682008-04-28 17:15:20 +00001975 uint64_t SrcOff = 0, DstOff = 0;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001976
Evan Cheng4102eb52007-10-22 22:11:27 +00001977 // Emit up to MAX_LOADS_IN_LDM loads, then a TokenFactor barrier, then the
1978 // same number of stores. The loads and stores will get combined into
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001979 // ldm/stm later on.
Evan Cheng4102eb52007-10-22 22:11:27 +00001980 while (EmittedNumMemOps < NumMemOps) {
1981 for (i = 0;
1982 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00001983 Loads[i] = DAG.getLoad(VT, dl, Chain,
Owen Anderson825b72b2009-08-11 20:47:22 +00001984 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
1985 DAG.getConstant(SrcOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00001986 SrcSV, SrcSVOff + SrcOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00001987 TFOps[i] = Loads[i].getValue(1);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001988 SrcOff += VTSize;
1989 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001990 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001991
Evan Cheng4102eb52007-10-22 22:11:27 +00001992 for (i = 0;
1993 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00001994 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
Owen Anderson825b72b2009-08-11 20:47:22 +00001995 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
1996 DAG.getConstant(DstOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00001997 DstSV, DstSVOff + DstOff);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001998 DstOff += VTSize;
1999 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002000 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00002001
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002002 EmittedNumMemOps += i;
2003 }
2004
Bob Wilson2dc4f542009-03-20 22:42:55 +00002005 if (BytesLeft == 0)
Evan Cheng4102eb52007-10-22 22:11:27 +00002006 return Chain;
2007
2008 // Issue loads / stores for the trailing (1 - 3) bytes.
2009 unsigned BytesLeftSave = BytesLeft;
2010 i = 0;
2011 while (BytesLeft) {
2012 if (BytesLeft >= 2) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002013 VT = MVT::i16;
Evan Cheng4102eb52007-10-22 22:11:27 +00002014 VTSize = 2;
2015 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00002016 VT = MVT::i8;
Evan Cheng4102eb52007-10-22 22:11:27 +00002017 VTSize = 1;
2018 }
2019
Dale Johannesen0f502f62009-02-03 22:26:09 +00002020 Loads[i] = DAG.getLoad(VT, dl, Chain,
Owen Anderson825b72b2009-08-11 20:47:22 +00002021 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
2022 DAG.getConstant(SrcOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00002023 SrcSV, SrcSVOff + SrcOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00002024 TFOps[i] = Loads[i].getValue(1);
2025 ++i;
2026 SrcOff += VTSize;
2027 BytesLeft -= VTSize;
2028 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002029 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00002030
2031 i = 0;
2032 BytesLeft = BytesLeftSave;
2033 while (BytesLeft) {
2034 if (BytesLeft >= 2) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002035 VT = MVT::i16;
Evan Cheng4102eb52007-10-22 22:11:27 +00002036 VTSize = 2;
2037 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00002038 VT = MVT::i8;
Evan Cheng4102eb52007-10-22 22:11:27 +00002039 VTSize = 1;
2040 }
2041
Dale Johannesen0f502f62009-02-03 22:26:09 +00002042 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
Owen Anderson825b72b2009-08-11 20:47:22 +00002043 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
2044 DAG.getConstant(DstOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00002045 DstSV, DstSVOff + DstOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00002046 ++i;
2047 DstOff += VTSize;
2048 BytesLeft -= VTSize;
2049 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002050 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002051}
2052
Duncan Sands1607f052008-12-01 11:39:25 +00002053static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00002054 SDValue Op = N->getOperand(0);
Dale Johannesende064702009-02-06 21:50:26 +00002055 DebugLoc dl = N->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00002056 if (N->getValueType(0) == MVT::f64) {
Evan Chengc7c77292008-11-04 19:57:48 +00002057 // Turn i64->f64 into FMDRR.
Owen Anderson825b72b2009-08-11 20:47:22 +00002058 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2059 DAG.getConstant(0, MVT::i32));
2060 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2061 DAG.getConstant(1, MVT::i32));
2062 return DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, Lo, Hi);
Evan Chengc7c77292008-11-04 19:57:48 +00002063 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002064
Evan Chengc7c77292008-11-04 19:57:48 +00002065 // Turn f64->i64 into FMRRD.
Bob Wilson2dc4f542009-03-20 22:42:55 +00002066 SDValue Cvt = DAG.getNode(ARMISD::FMRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002067 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002068
Chris Lattner27a6c732007-11-24 07:07:01 +00002069 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002070 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
Chris Lattner27a6c732007-11-24 07:07:01 +00002071}
2072
Bob Wilson5bafff32009-06-22 23:27:02 +00002073/// getZeroVector - Returns a vector of specified type with all zero elements.
2074///
Owen Andersone50ed302009-08-10 22:56:29 +00002075static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002076 assert(VT.isVector() && "Expected a vector type");
2077
2078 // Zero vectors are used to represent vector negation and in those cases
2079 // will be implemented with the NEON VNEG instruction. However, VNEG does
2080 // not support i64 elements, so sometimes the zero vectors will need to be
2081 // explicitly constructed. For those cases, and potentially other uses in
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002082 // the future, always build zero vectors as <16 x i8> or <8 x i8> bitcasted
Bob Wilson5bafff32009-06-22 23:27:02 +00002083 // to their dest type. This ensures they get CSE'd.
2084 SDValue Vec;
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002085 SDValue Cst = DAG.getTargetConstant(0, MVT::i8);
2086 SmallVector<SDValue, 8> Ops;
2087 MVT TVT;
2088
2089 if (VT.getSizeInBits() == 64) {
2090 Ops.assign(8, Cst); TVT = MVT::v8i8;
2091 } else {
2092 Ops.assign(16, Cst); TVT = MVT::v16i8;
2093 }
2094 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, TVT, &Ops[0], Ops.size());
Bob Wilson5bafff32009-06-22 23:27:02 +00002095
2096 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2097}
2098
2099/// getOnesVector - Returns a vector of specified type with all bits set.
2100///
Owen Andersone50ed302009-08-10 22:56:29 +00002101static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002102 assert(VT.isVector() && "Expected a vector type");
2103
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002104 // Always build ones vectors as <16 x i32> or <8 x i32> bitcasted to their
2105 // dest type. This ensures they get CSE'd.
Bob Wilson5bafff32009-06-22 23:27:02 +00002106 SDValue Vec;
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002107 SDValue Cst = DAG.getTargetConstant(0xFF, MVT::i8);
2108 SmallVector<SDValue, 8> Ops;
2109 MVT TVT;
2110
2111 if (VT.getSizeInBits() == 64) {
2112 Ops.assign(8, Cst); TVT = MVT::v8i8;
2113 } else {
2114 Ops.assign(16, Cst); TVT = MVT::v16i8;
2115 }
2116 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, TVT, &Ops[0], Ops.size());
Bob Wilson5bafff32009-06-22 23:27:02 +00002117
2118 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2119}
2120
2121static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2122 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002123 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002124 DebugLoc dl = N->getDebugLoc();
2125
2126 // Lower vector shifts on NEON to use VSHL.
2127 if (VT.isVector()) {
2128 assert(ST->hasNEON() && "unexpected vector shift");
2129
2130 // Left shifts translate directly to the vshiftu intrinsic.
2131 if (N->getOpcode() == ISD::SHL)
2132 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002133 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002134 N->getOperand(0), N->getOperand(1));
2135
2136 assert((N->getOpcode() == ISD::SRA ||
2137 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2138
2139 // NEON uses the same intrinsics for both left and right shifts. For
2140 // right shifts, the shift amounts are negative, so negate the vector of
2141 // shift amounts.
Owen Andersone50ed302009-08-10 22:56:29 +00002142 EVT ShiftVT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002143 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2144 getZeroVector(ShiftVT, DAG, dl),
2145 N->getOperand(1));
2146 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2147 Intrinsic::arm_neon_vshifts :
2148 Intrinsic::arm_neon_vshiftu);
2149 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002150 DAG.getConstant(vshiftInt, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002151 N->getOperand(0), NegatedCount);
2152 }
2153
Eli Friedmance392eb2009-08-22 03:13:10 +00002154 // We can get here for a node like i32 = ISD::SHL i32, i64
2155 if (VT != MVT::i64)
2156 return SDValue();
2157
2158 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002159 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002160
Chris Lattner27a6c732007-11-24 07:07:01 +00002161 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2162 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002163 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002164 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002165
Chris Lattner27a6c732007-11-24 07:07:01 +00002166 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002167 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002168
Chris Lattner27a6c732007-11-24 07:07:01 +00002169 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00002170 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
2171 DAG.getConstant(0, MVT::i32));
2172 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
2173 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002174
Chris Lattner27a6c732007-11-24 07:07:01 +00002175 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2176 // captures the result into a carry flag.
2177 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00002178 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002179
Chris Lattner27a6c732007-11-24 07:07:01 +00002180 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00002181 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002182
Chris Lattner27a6c732007-11-24 07:07:01 +00002183 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002184 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002185}
2186
Bob Wilson5bafff32009-06-22 23:27:02 +00002187static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2188 SDValue TmpOp0, TmpOp1;
2189 bool Invert = false;
2190 bool Swap = false;
2191 unsigned Opc = 0;
2192
2193 SDValue Op0 = Op.getOperand(0);
2194 SDValue Op1 = Op.getOperand(1);
2195 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00002196 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002197 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2198 DebugLoc dl = Op.getDebugLoc();
2199
2200 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
2201 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002202 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002203 case ISD::SETUNE:
2204 case ISD::SETNE: Invert = true; // Fallthrough
2205 case ISD::SETOEQ:
2206 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2207 case ISD::SETOLT:
2208 case ISD::SETLT: Swap = true; // Fallthrough
2209 case ISD::SETOGT:
2210 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2211 case ISD::SETOLE:
2212 case ISD::SETLE: Swap = true; // Fallthrough
2213 case ISD::SETOGE:
2214 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2215 case ISD::SETUGE: Swap = true; // Fallthrough
2216 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
2217 case ISD::SETUGT: Swap = true; // Fallthrough
2218 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
2219 case ISD::SETUEQ: Invert = true; // Fallthrough
2220 case ISD::SETONE:
2221 // Expand this to (OLT | OGT).
2222 TmpOp0 = Op0;
2223 TmpOp1 = Op1;
2224 Opc = ISD::OR;
2225 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2226 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
2227 break;
2228 case ISD::SETUO: Invert = true; // Fallthrough
2229 case ISD::SETO:
2230 // Expand this to (OLT | OGE).
2231 TmpOp0 = Op0;
2232 TmpOp1 = Op1;
2233 Opc = ISD::OR;
2234 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2235 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
2236 break;
2237 }
2238 } else {
2239 // Integer comparisons.
2240 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002241 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002242 case ISD::SETNE: Invert = true;
2243 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2244 case ISD::SETLT: Swap = true;
2245 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2246 case ISD::SETLE: Swap = true;
2247 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2248 case ISD::SETULT: Swap = true;
2249 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
2250 case ISD::SETULE: Swap = true;
2251 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
2252 }
2253
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00002254 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00002255 if (Opc == ARMISD::VCEQ) {
2256
2257 SDValue AndOp;
2258 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
2259 AndOp = Op0;
2260 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
2261 AndOp = Op1;
2262
2263 // Ignore bitconvert.
2264 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
2265 AndOp = AndOp.getOperand(0);
2266
2267 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
2268 Opc = ARMISD::VTST;
2269 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
2270 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
2271 Invert = !Invert;
2272 }
2273 }
2274 }
2275
2276 if (Swap)
2277 std::swap(Op0, Op1);
2278
2279 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
2280
2281 if (Invert)
2282 Result = DAG.getNOT(dl, Result, VT);
2283
2284 return Result;
2285}
2286
2287/// isVMOVSplat - Check if the specified splat value corresponds to an immediate
2288/// VMOV instruction, and if so, return the constant being splatted.
2289static SDValue isVMOVSplat(uint64_t SplatBits, uint64_t SplatUndef,
2290 unsigned SplatBitSize, SelectionDAG &DAG) {
2291 switch (SplatBitSize) {
2292 case 8:
2293 // Any 1-byte value is OK.
2294 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Owen Anderson825b72b2009-08-11 20:47:22 +00002295 return DAG.getTargetConstant(SplatBits, MVT::i8);
Bob Wilson5bafff32009-06-22 23:27:02 +00002296
2297 case 16:
2298 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
2299 if ((SplatBits & ~0xff) == 0 ||
2300 (SplatBits & ~0xff00) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00002301 return DAG.getTargetConstant(SplatBits, MVT::i16);
Bob Wilson5bafff32009-06-22 23:27:02 +00002302 break;
2303
2304 case 32:
2305 // NEON's 32-bit VMOV supports splat values where:
2306 // * only one byte is nonzero, or
2307 // * the least significant byte is 0xff and the second byte is nonzero, or
2308 // * the least significant 2 bytes are 0xff and the third is nonzero.
2309 if ((SplatBits & ~0xff) == 0 ||
2310 (SplatBits & ~0xff00) == 0 ||
2311 (SplatBits & ~0xff0000) == 0 ||
2312 (SplatBits & ~0xff000000) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00002313 return DAG.getTargetConstant(SplatBits, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002314
2315 if ((SplatBits & ~0xffff) == 0 &&
2316 ((SplatBits | SplatUndef) & 0xff) == 0xff)
Owen Anderson825b72b2009-08-11 20:47:22 +00002317 return DAG.getTargetConstant(SplatBits | 0xff, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002318
2319 if ((SplatBits & ~0xffffff) == 0 &&
2320 ((SplatBits | SplatUndef) & 0xffff) == 0xffff)
Owen Anderson825b72b2009-08-11 20:47:22 +00002321 return DAG.getTargetConstant(SplatBits | 0xffff, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002322
2323 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
2324 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
2325 // VMOV.I32. A (very) minor optimization would be to replicate the value
2326 // and fall through here to test for a valid 64-bit splat. But, then the
2327 // caller would also need to check and handle the change in size.
2328 break;
2329
2330 case 64: {
2331 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
2332 uint64_t BitMask = 0xff;
2333 uint64_t Val = 0;
2334 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
2335 if (((SplatBits | SplatUndef) & BitMask) == BitMask)
2336 Val |= BitMask;
2337 else if ((SplatBits & BitMask) != 0)
2338 return SDValue();
2339 BitMask <<= 8;
2340 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002341 return DAG.getTargetConstant(Val, MVT::i64);
Bob Wilson5bafff32009-06-22 23:27:02 +00002342 }
2343
2344 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002345 llvm_unreachable("unexpected size for isVMOVSplat");
Bob Wilson5bafff32009-06-22 23:27:02 +00002346 break;
2347 }
2348
2349 return SDValue();
2350}
2351
2352/// getVMOVImm - If this is a build_vector of constants which can be
2353/// formed by using a VMOV instruction of the specified element size,
2354/// return the constant being splatted. The ByteSize field indicates the
2355/// number of bytes of each element [1248].
2356SDValue ARM::getVMOVImm(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
2357 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N);
2358 APInt SplatBits, SplatUndef;
2359 unsigned SplatBitSize;
2360 bool HasAnyUndefs;
2361 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
2362 HasAnyUndefs, ByteSize * 8))
2363 return SDValue();
2364
2365 if (SplatBitSize > ByteSize * 8)
2366 return SDValue();
2367
2368 return isVMOVSplat(SplatBits.getZExtValue(), SplatUndef.getZExtValue(),
2369 SplatBitSize, DAG);
2370}
2371
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002372static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
2373 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002374 unsigned NumElts = VT.getVectorNumElements();
2375 ReverseVEXT = false;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002376 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002377
2378 // If this is a VEXT shuffle, the immediate value is the index of the first
2379 // element. The other shuffle indices must be the successive elements after
2380 // the first one.
2381 unsigned ExpectedElt = Imm;
2382 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002383 // Increment the expected index. If it wraps around, it may still be
2384 // a VEXT but the source vectors must be swapped.
2385 ExpectedElt += 1;
2386 if (ExpectedElt == NumElts * 2) {
2387 ExpectedElt = 0;
2388 ReverseVEXT = true;
2389 }
2390
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002391 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002392 return false;
2393 }
2394
2395 // Adjust the index value if the source operands will be swapped.
2396 if (ReverseVEXT)
2397 Imm -= NumElts;
2398
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002399 return true;
2400}
2401
Bob Wilson8bb9e482009-07-26 00:39:34 +00002402/// isVREVMask - Check if a vector shuffle corresponds to a VREV
2403/// instruction with the specified blocksize. (The order of the elements
2404/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002405static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
2406 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00002407 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
2408 "Only possible block sizes for VREV are: 16, 32, 64");
2409
Bob Wilson8bb9e482009-07-26 00:39:34 +00002410 unsigned NumElts = VT.getVectorNumElements();
2411 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002412 unsigned BlockElts = M[0] + 1;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002413
2414 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
2415 return false;
2416
2417 for (unsigned i = 0; i < NumElts; ++i) {
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002418 if ((unsigned) M[i] !=
Bob Wilson8bb9e482009-07-26 00:39:34 +00002419 (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
2420 return false;
2421 }
2422
2423 return true;
2424}
2425
Bob Wilsonc692cb72009-08-21 20:54:19 +00002426static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
2427 unsigned &WhichResult) {
2428 unsigned NumElts = VT.getVectorNumElements();
2429 WhichResult = (M[0] == 0 ? 0 : 1);
2430 for (unsigned i = 0; i < NumElts; i += 2) {
2431 if ((unsigned) M[i] != i + WhichResult ||
2432 (unsigned) M[i+1] != i + NumElts + WhichResult)
2433 return false;
2434 }
2435 return true;
2436}
2437
2438static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
2439 unsigned &WhichResult) {
2440 unsigned NumElts = VT.getVectorNumElements();
2441 WhichResult = (M[0] == 0 ? 0 : 1);
2442 for (unsigned i = 0; i != NumElts; ++i) {
2443 if ((unsigned) M[i] != 2 * i + WhichResult)
2444 return false;
2445 }
2446
2447 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
2448 if (VT.is64BitVector() && VT.getVectorElementType().getSizeInBits() == 32)
2449 return false;
2450
2451 return true;
2452}
2453
2454static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
2455 unsigned &WhichResult) {
2456 unsigned NumElts = VT.getVectorNumElements();
2457 WhichResult = (M[0] == 0 ? 0 : 1);
2458 unsigned Idx = WhichResult * NumElts / 2;
2459 for (unsigned i = 0; i != NumElts; i += 2) {
2460 if ((unsigned) M[i] != Idx ||
2461 (unsigned) M[i+1] != Idx + NumElts)
2462 return false;
2463 Idx += 1;
2464 }
2465
2466 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
2467 if (VT.is64BitVector() && VT.getVectorElementType().getSizeInBits() == 32)
2468 return false;
2469
2470 return true;
2471}
2472
Owen Andersone50ed302009-08-10 22:56:29 +00002473static SDValue BuildSplat(SDValue Val, EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002474 // Canonicalize all-zeros and all-ones vectors.
Bob Wilsond06791f2009-08-13 01:57:47 +00002475 ConstantSDNode *ConstVal = cast<ConstantSDNode>(Val.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00002476 if (ConstVal->isNullValue())
2477 return getZeroVector(VT, DAG, dl);
2478 if (ConstVal->isAllOnesValue())
2479 return getOnesVector(VT, DAG, dl);
2480
Owen Andersone50ed302009-08-10 22:56:29 +00002481 EVT CanonicalVT;
Bob Wilson5bafff32009-06-22 23:27:02 +00002482 if (VT.is64BitVector()) {
2483 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002484 case 8: CanonicalVT = MVT::v8i8; break;
2485 case 16: CanonicalVT = MVT::v4i16; break;
2486 case 32: CanonicalVT = MVT::v2i32; break;
2487 case 64: CanonicalVT = MVT::v1i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002488 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002489 }
2490 } else {
2491 assert(VT.is128BitVector() && "unknown splat vector size");
2492 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002493 case 8: CanonicalVT = MVT::v16i8; break;
2494 case 16: CanonicalVT = MVT::v8i16; break;
2495 case 32: CanonicalVT = MVT::v4i32; break;
2496 case 64: CanonicalVT = MVT::v2i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002497 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002498 }
2499 }
2500
2501 // Build a canonical splat for this value.
2502 SmallVector<SDValue, 8> Ops;
2503 Ops.assign(CanonicalVT.getVectorNumElements(), Val);
2504 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT, &Ops[0],
2505 Ops.size());
2506 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Res);
2507}
2508
2509// If this is a case we can't handle, return null and let the default
2510// expansion code take care of it.
2511static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Bob Wilsond06791f2009-08-13 01:57:47 +00002512 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00002513 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002514 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002515
2516 APInt SplatBits, SplatUndef;
2517 unsigned SplatBitSize;
2518 bool HasAnyUndefs;
2519 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00002520 if (SplatBitSize <= 64) {
2521 SDValue Val = isVMOVSplat(SplatBits.getZExtValue(),
2522 SplatUndef.getZExtValue(), SplatBitSize, DAG);
2523 if (Val.getNode())
2524 return BuildSplat(Val, VT, DAG, dl);
2525 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00002526 }
2527
2528 // If there are only 2 elements in a 128-bit vector, insert them into an
2529 // undef vector. This handles the common case for 128-bit vector argument
2530 // passing, where the insertions should be translated to subreg accesses
2531 // with no real instructions.
2532 if (VT.is128BitVector() && Op.getNumOperands() == 2) {
2533 SDValue Val = DAG.getUNDEF(VT);
2534 SDValue Op0 = Op.getOperand(0);
2535 SDValue Op1 = Op.getOperand(1);
2536 if (Op0.getOpcode() != ISD::UNDEF)
2537 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Val, Op0,
2538 DAG.getIntPtrConstant(0));
2539 if (Op1.getOpcode() != ISD::UNDEF)
2540 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Val, Op1,
2541 DAG.getIntPtrConstant(1));
2542 return Val;
Bob Wilson5bafff32009-06-22 23:27:02 +00002543 }
2544
2545 return SDValue();
2546}
2547
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002548/// isShuffleMaskLegal - Targets can use this to indicate that they only
2549/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
2550/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
2551/// are assumed to be legal.
2552bool
2553ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
2554 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002555 if (VT.getVectorNumElements() == 4 &&
2556 (VT.is128BitVector() || VT.is64BitVector())) {
2557 unsigned PFIndexes[4];
2558 for (unsigned i = 0; i != 4; ++i) {
2559 if (M[i] < 0)
2560 PFIndexes[i] = 8;
2561 else
2562 PFIndexes[i] = M[i];
2563 }
2564
2565 // Compute the index in the perfect shuffle table.
2566 unsigned PFTableIndex =
2567 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
2568 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
2569 unsigned Cost = (PFEntry >> 30);
2570
2571 if (Cost <= 4)
2572 return true;
2573 }
2574
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002575 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00002576 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002577
2578 return (ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
2579 isVREVMask(M, VT, 64) ||
2580 isVREVMask(M, VT, 32) ||
2581 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00002582 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
2583 isVTRNMask(M, VT, WhichResult) ||
2584 isVUZPMask(M, VT, WhichResult) ||
2585 isVZIPMask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002586}
2587
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002588/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
2589/// the specified operations to build the shuffle.
2590static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
2591 SDValue RHS, SelectionDAG &DAG,
2592 DebugLoc dl) {
2593 unsigned OpNum = (PFEntry >> 26) & 0x0F;
2594 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
2595 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
2596
2597 enum {
2598 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
2599 OP_VREV,
2600 OP_VDUP0,
2601 OP_VDUP1,
2602 OP_VDUP2,
2603 OP_VDUP3,
2604 OP_VEXT1,
2605 OP_VEXT2,
2606 OP_VEXT3,
2607 OP_VUZPL, // VUZP, left result
2608 OP_VUZPR, // VUZP, right result
2609 OP_VZIPL, // VZIP, left result
2610 OP_VZIPR, // VZIP, right result
2611 OP_VTRNL, // VTRN, left result
2612 OP_VTRNR // VTRN, right result
2613 };
2614
2615 if (OpNum == OP_COPY) {
2616 if (LHSID == (1*9+2)*9+3) return LHS;
2617 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
2618 return RHS;
2619 }
2620
2621 SDValue OpLHS, OpRHS;
2622 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
2623 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
2624 EVT VT = OpLHS.getValueType();
2625
2626 switch (OpNum) {
2627 default: llvm_unreachable("Unknown shuffle opcode!");
2628 case OP_VREV:
2629 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
2630 case OP_VDUP0:
2631 case OP_VDUP1:
2632 case OP_VDUP2:
2633 case OP_VDUP3:
2634 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002635 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002636 case OP_VEXT1:
2637 case OP_VEXT2:
2638 case OP_VEXT3:
2639 return DAG.getNode(ARMISD::VEXT, dl, VT,
2640 OpLHS, OpRHS,
2641 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
2642 case OP_VUZPL:
2643 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002644 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002645 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
2646 case OP_VZIPL:
2647 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002648 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002649 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
2650 case OP_VTRNL:
2651 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002652 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
2653 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002654 }
2655}
2656
Bob Wilson5bafff32009-06-22 23:27:02 +00002657static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002658 SDValue V1 = Op.getOperand(0);
2659 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00002660 DebugLoc dl = Op.getDebugLoc();
2661 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002662 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002663 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00002664
Bob Wilson28865062009-08-13 02:13:04 +00002665 // Convert shuffles that are directly supported on NEON to target-specific
2666 // DAG nodes, instead of keeping them as shuffles and matching them again
2667 // during code selection. This is more efficient and avoids the possibility
2668 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00002669 // FIXME: floating-point vectors should be canonicalized to integer vectors
2670 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002671 SVN->getMask(ShuffleMask);
2672
2673 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
Bob Wilson0ce37102009-08-14 05:08:32 +00002674 int Lane = SVN->getSplatIndex();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002675 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
2676 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002677 }
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002678 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002679 DAG.getConstant(Lane, MVT::i32));
Bob Wilson0ce37102009-08-14 05:08:32 +00002680 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002681
2682 bool ReverseVEXT;
2683 unsigned Imm;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002684 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002685 if (ReverseVEXT)
Bob Wilsonc692cb72009-08-21 20:54:19 +00002686 std::swap(V1, V2);
2687 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002688 DAG.getConstant(Imm, MVT::i32));
2689 }
2690
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002691 if (isVREVMask(ShuffleMask, VT, 64))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002692 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002693 if (isVREVMask(ShuffleMask, VT, 32))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002694 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002695 if (isVREVMask(ShuffleMask, VT, 16))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002696 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
2697
Bob Wilsonc692cb72009-08-21 20:54:19 +00002698 // Check for Neon shuffles that modify both input vectors in place.
2699 // If both results are used, i.e., if there are two shuffles with the same
2700 // source operands and with masks corresponding to both results of one of
2701 // these operations, DAG memoization will ensure that a single node is
2702 // used for both shuffles.
2703 unsigned WhichResult;
2704 if (isVTRNMask(ShuffleMask, VT, WhichResult))
2705 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
2706 V1, V2).getValue(WhichResult);
2707 if (isVUZPMask(ShuffleMask, VT, WhichResult))
2708 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
2709 V1, V2).getValue(WhichResult);
2710 if (isVZIPMask(ShuffleMask, VT, WhichResult))
2711 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
2712 V1, V2).getValue(WhichResult);
2713
2714 // If the shuffle is not directly supported and it has 4 elements, use
2715 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002716 if (VT.getVectorNumElements() == 4 &&
2717 (VT.is128BitVector() || VT.is64BitVector())) {
2718 unsigned PFIndexes[4];
2719 for (unsigned i = 0; i != 4; ++i) {
2720 if (ShuffleMask[i] < 0)
2721 PFIndexes[i] = 8;
2722 else
2723 PFIndexes[i] = ShuffleMask[i];
2724 }
2725
2726 // Compute the index in the perfect shuffle table.
2727 unsigned PFTableIndex =
2728 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
2729
2730 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
2731 unsigned Cost = (PFEntry >> 30);
2732
2733 if (Cost <= 4)
2734 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
2735 }
Bob Wilsond8e17572009-08-12 22:31:50 +00002736
Bob Wilson22cac0d2009-08-14 05:16:33 +00002737 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00002738}
2739
Bob Wilson5bafff32009-06-22 23:27:02 +00002740static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002741 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002742 DebugLoc dl = Op.getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00002743 SDValue Vec = Op.getOperand(0);
2744 SDValue Lane = Op.getOperand(1);
Anton Korobeynikovb00c03b2009-08-30 17:14:54 +00002745
2746 // FIXME: This is invalid for 8 and 16-bit elements - the information about
2747 // sign / zero extension is lost!
Owen Anderson825b72b2009-08-11 20:47:22 +00002748 Op = DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
2749 Op = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Op, DAG.getValueType(VT));
Anton Korobeynikovb00c03b2009-08-30 17:14:54 +00002750
2751 if (VT.bitsLT(MVT::i32))
2752 Op = DAG.getNode(ISD::TRUNCATE, dl, VT, Op);
2753 else if (VT.bitsGT(MVT::i32))
2754 Op = DAG.getNode(ISD::ANY_EXTEND, dl, VT, Op);
2755
2756 return Op;
Bob Wilson5bafff32009-06-22 23:27:02 +00002757}
2758
Bob Wilsona6d65862009-08-03 20:36:38 +00002759static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
2760 // The only time a CONCAT_VECTORS operation can have legal types is when
2761 // two 64-bit vectors are concatenated to a 128-bit vector.
2762 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
2763 "unexpected CONCAT_VECTORS");
2764 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00002765 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00002766 SDValue Op0 = Op.getOperand(0);
2767 SDValue Op1 = Op.getOperand(1);
2768 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00002769 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
2770 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00002771 DAG.getIntPtrConstant(0));
2772 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00002773 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
2774 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00002775 DAG.getIntPtrConstant(1));
2776 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00002777}
2778
Dan Gohman475871a2008-07-27 21:46:04 +00002779SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00002780 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002781 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00002782 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002783 case ISD::GlobalAddress:
2784 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
2785 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002786 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00002787 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG, Subtarget);
2788 case ISD::BR_CC: return LowerBR_CC(Op, DAG, Subtarget);
2789 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Evan Cheng86198642009-08-07 00:34:42 +00002790 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00002791 case ISD::VASTART: return LowerVASTART(Op, DAG, VarArgsFrameIndex);
2792 case ISD::SINT_TO_FP:
2793 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
2794 case ISD::FP_TO_SINT:
2795 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
2796 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00002797 case ISD::RETURNADDR: break;
Jim Grosbach0e0da732009-05-12 23:59:14 +00002798 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002799 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Bob Wilsonb36ec862009-08-06 18:47:44 +00002800 case ISD::INTRINSIC_VOID:
Bob Wilsona599bff2009-08-04 00:36:16 +00002801 case ISD::INTRINSIC_W_CHAIN: return LowerINTRINSIC_W_CHAIN(Op, DAG);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002802 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00002803 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00002804 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00002805 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00002806 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
2807 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
2808 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
2809 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00002810 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00002811 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00002812 }
Dan Gohman475871a2008-07-27 21:46:04 +00002813 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00002814}
2815
Duncan Sands1607f052008-12-01 11:39:25 +00002816/// ReplaceNodeResults - Replace the results of node with an illegal result
2817/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00002818void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
2819 SmallVectorImpl<SDValue>&Results,
2820 SelectionDAG &DAG) {
Chris Lattner27a6c732007-11-24 07:07:01 +00002821 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00002822 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002823 llvm_unreachable("Don't know how to custom expand this!");
Duncan Sands1607f052008-12-01 11:39:25 +00002824 return;
2825 case ISD::BIT_CONVERT:
2826 Results.push_back(ExpandBIT_CONVERT(N, DAG));
2827 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00002828 case ISD::SRL:
Duncan Sands1607f052008-12-01 11:39:25 +00002829 case ISD::SRA: {
Bob Wilson5bafff32009-06-22 23:27:02 +00002830 SDValue Res = LowerShift(N, DAG, Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00002831 if (Res.getNode())
2832 Results.push_back(Res);
2833 return;
2834 }
Chris Lattner27a6c732007-11-24 07:07:01 +00002835 }
2836}
Chris Lattner27a6c732007-11-24 07:07:01 +00002837
Evan Chenga8e29892007-01-19 07:51:42 +00002838//===----------------------------------------------------------------------===//
2839// ARM Scheduler Hooks
2840//===----------------------------------------------------------------------===//
2841
2842MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00002843ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00002844 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00002845 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00002846 DebugLoc dl = MI->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002847 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00002848 default:
2849 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng007ea272009-08-12 05:17:19 +00002850 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00002851 // To "insert" a SELECT_CC instruction, we actually have to insert the
2852 // diamond control-flow pattern. The incoming instruction knows the
2853 // destination vreg to set, the condition code register to branch on, the
2854 // true/false values to select between, and a branch opcode to use.
2855 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002856 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00002857 ++It;
2858
2859 // thisMBB:
2860 // ...
2861 // TrueVal = ...
2862 // cmpTY ccX, r1, r2
2863 // bCC copy1MBB
2864 // fallthrough --> copy0MBB
2865 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002866 MachineFunction *F = BB->getParent();
2867 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
2868 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesenb6728402009-02-13 02:25:56 +00002869 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
Evan Cheng0e1d3792007-07-05 07:18:20 +00002870 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002871 F->insert(It, copy0MBB);
2872 F->insert(It, sinkMBB);
Evan Chenga8e29892007-01-19 07:51:42 +00002873 // Update machine-CFG edges by first adding all successors of the current
2874 // block to the new block which will contain the Phi node for the select.
2875 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
2876 e = BB->succ_end(); i != e; ++i)
2877 sinkMBB->addSuccessor(*i);
2878 // Next, remove all successors of the current block, and add the true
2879 // and fallthrough blocks as its successors.
2880 while(!BB->succ_empty())
2881 BB->removeSuccessor(BB->succ_begin());
2882 BB->addSuccessor(copy0MBB);
2883 BB->addSuccessor(sinkMBB);
2884
2885 // copy0MBB:
2886 // %FalseValue = ...
2887 // # fallthrough to sinkMBB
2888 BB = copy0MBB;
2889
2890 // Update machine-CFG edges
2891 BB->addSuccessor(sinkMBB);
2892
2893 // sinkMBB:
2894 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
2895 // ...
2896 BB = sinkMBB;
Dale Johannesenb6728402009-02-13 02:25:56 +00002897 BuildMI(BB, dl, TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00002898 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
2899 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
2900
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002901 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00002902 return BB;
2903 }
Evan Cheng86198642009-08-07 00:34:42 +00002904
2905 case ARM::tANDsp:
2906 case ARM::tADDspr_:
2907 case ARM::tSUBspi_:
2908 case ARM::t2SUBrSPi_:
2909 case ARM::t2SUBrSPi12_:
2910 case ARM::t2SUBrSPs_: {
2911 MachineFunction *MF = BB->getParent();
2912 unsigned DstReg = MI->getOperand(0).getReg();
2913 unsigned SrcReg = MI->getOperand(1).getReg();
2914 bool DstIsDead = MI->getOperand(0).isDead();
2915 bool SrcIsKill = MI->getOperand(1).isKill();
2916
2917 if (SrcReg != ARM::SP) {
2918 // Copy the source to SP from virtual register.
2919 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(SrcReg);
2920 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
2921 ? ARM::tMOVtgpr2gpr : ARM::tMOVgpr2gpr;
2922 BuildMI(BB, dl, TII->get(CopyOpc), ARM::SP)
2923 .addReg(SrcReg, getKillRegState(SrcIsKill));
2924 }
2925
2926 unsigned OpOpc = 0;
2927 bool NeedPred = false, NeedCC = false, NeedOp3 = false;
2928 switch (MI->getOpcode()) {
2929 default:
2930 llvm_unreachable("Unexpected pseudo instruction!");
2931 case ARM::tANDsp:
2932 OpOpc = ARM::tAND;
2933 NeedPred = true;
2934 break;
2935 case ARM::tADDspr_:
2936 OpOpc = ARM::tADDspr;
2937 break;
2938 case ARM::tSUBspi_:
2939 OpOpc = ARM::tSUBspi;
2940 break;
2941 case ARM::t2SUBrSPi_:
2942 OpOpc = ARM::t2SUBrSPi;
2943 NeedPred = true; NeedCC = true;
2944 break;
2945 case ARM::t2SUBrSPi12_:
2946 OpOpc = ARM::t2SUBrSPi12;
2947 NeedPred = true;
2948 break;
2949 case ARM::t2SUBrSPs_:
2950 OpOpc = ARM::t2SUBrSPs;
2951 NeedPred = true; NeedCC = true; NeedOp3 = true;
2952 break;
2953 }
2954 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(OpOpc), ARM::SP);
2955 if (OpOpc == ARM::tAND)
2956 AddDefaultT1CC(MIB);
2957 MIB.addReg(ARM::SP);
2958 MIB.addOperand(MI->getOperand(2));
2959 if (NeedOp3)
2960 MIB.addOperand(MI->getOperand(3));
2961 if (NeedPred)
2962 AddDefaultPred(MIB);
2963 if (NeedCC)
2964 AddDefaultCC(MIB);
2965
2966 // Copy the result from SP to virtual register.
2967 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(DstReg);
2968 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
2969 ? ARM::tMOVgpr2tgpr : ARM::tMOVgpr2gpr;
2970 BuildMI(BB, dl, TII->get(CopyOpc))
2971 .addReg(DstReg, getDefRegState(true) | getDeadRegState(DstIsDead))
2972 .addReg(ARM::SP);
2973 MF->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
2974 return BB;
2975 }
Evan Chenga8e29892007-01-19 07:51:42 +00002976 }
2977}
2978
2979//===----------------------------------------------------------------------===//
2980// ARM Optimization Hooks
2981//===----------------------------------------------------------------------===//
2982
Chris Lattnerd1980a52009-03-12 06:52:53 +00002983static
2984SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
2985 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00002986 SelectionDAG &DAG = DCI.DAG;
2987 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00002988 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00002989 unsigned Opc = N->getOpcode();
2990 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
2991 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
2992 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
2993 ISD::CondCode CC = ISD::SETCC_INVALID;
2994
2995 if (isSlctCC) {
2996 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
2997 } else {
2998 SDValue CCOp = Slct.getOperand(0);
2999 if (CCOp.getOpcode() == ISD::SETCC)
3000 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
3001 }
3002
3003 bool DoXform = false;
3004 bool InvCC = false;
3005 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
3006 "Bad input!");
3007
3008 if (LHS.getOpcode() == ISD::Constant &&
3009 cast<ConstantSDNode>(LHS)->isNullValue()) {
3010 DoXform = true;
3011 } else if (CC != ISD::SETCC_INVALID &&
3012 RHS.getOpcode() == ISD::Constant &&
3013 cast<ConstantSDNode>(RHS)->isNullValue()) {
3014 std::swap(LHS, RHS);
3015 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00003016 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00003017 Op0.getOperand(0).getValueType();
3018 bool isInt = OpVT.isInteger();
3019 CC = ISD::getSetCCInverse(CC, isInt);
3020
3021 if (!TLI.isCondCodeLegal(CC, OpVT))
3022 return SDValue(); // Inverse operator isn't legal.
3023
3024 DoXform = true;
3025 InvCC = true;
3026 }
3027
3028 if (DoXform) {
3029 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
3030 if (isSlctCC)
3031 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
3032 Slct.getOperand(0), Slct.getOperand(1), CC);
3033 SDValue CCOp = Slct.getOperand(0);
3034 if (InvCC)
3035 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
3036 CCOp.getOperand(0), CCOp.getOperand(1), CC);
3037 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
3038 CCOp, OtherOp, Result);
3039 }
3040 return SDValue();
3041}
3042
3043/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
3044static SDValue PerformADDCombine(SDNode *N,
3045 TargetLowering::DAGCombinerInfo &DCI) {
3046 // added by evan in r37685 with no testcase.
3047 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003048
Chris Lattnerd1980a52009-03-12 06:52:53 +00003049 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
3050 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
3051 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
3052 if (Result.getNode()) return Result;
3053 }
3054 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
3055 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
3056 if (Result.getNode()) return Result;
3057 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003058
Chris Lattnerd1980a52009-03-12 06:52:53 +00003059 return SDValue();
3060}
3061
3062/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
3063static SDValue PerformSUBCombine(SDNode *N,
3064 TargetLowering::DAGCombinerInfo &DCI) {
3065 // added by evan in r37685 with no testcase.
3066 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003067
Chris Lattnerd1980a52009-03-12 06:52:53 +00003068 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
3069 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
3070 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
3071 if (Result.getNode()) return Result;
3072 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003073
Chris Lattnerd1980a52009-03-12 06:52:53 +00003074 return SDValue();
3075}
3076
3077
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003078/// PerformFMRRDCombine - Target-specific dag combine xforms for ARMISD::FMRRD.
Bob Wilson2dc4f542009-03-20 22:42:55 +00003079static SDValue PerformFMRRDCombine(SDNode *N,
3080 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003081 // fmrrd(fmdrr x, y) -> x,y
Dan Gohman475871a2008-07-27 21:46:04 +00003082 SDValue InDouble = N->getOperand(0);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003083 if (InDouble.getOpcode() == ARMISD::FMDRR)
3084 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Dan Gohman475871a2008-07-27 21:46:04 +00003085 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003086}
3087
Bob Wilson5bafff32009-06-22 23:27:02 +00003088/// getVShiftImm - Check if this is a valid build_vector for the immediate
3089/// operand of a vector shift operation, where all the elements of the
3090/// build_vector must have the same constant integer value.
3091static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
3092 // Ignore bit_converts.
3093 while (Op.getOpcode() == ISD::BIT_CONVERT)
3094 Op = Op.getOperand(0);
3095 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
3096 APInt SplatBits, SplatUndef;
3097 unsigned SplatBitSize;
3098 bool HasAnyUndefs;
3099 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
3100 HasAnyUndefs, ElementBits) ||
3101 SplatBitSize > ElementBits)
3102 return false;
3103 Cnt = SplatBits.getSExtValue();
3104 return true;
3105}
3106
3107/// isVShiftLImm - Check if this is a valid build_vector for the immediate
3108/// operand of a vector shift left operation. That value must be in the range:
3109/// 0 <= Value < ElementBits for a left shift; or
3110/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00003111static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003112 assert(VT.isVector() && "vector shift count is not a vector type");
3113 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
3114 if (! getVShiftImm(Op, ElementBits, Cnt))
3115 return false;
3116 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
3117}
3118
3119/// isVShiftRImm - Check if this is a valid build_vector for the immediate
3120/// operand of a vector shift right operation. For a shift opcode, the value
3121/// is positive, but for an intrinsic the value count must be negative. The
3122/// absolute value must be in the range:
3123/// 1 <= |Value| <= ElementBits for a right shift; or
3124/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00003125static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00003126 int64_t &Cnt) {
3127 assert(VT.isVector() && "vector shift count is not a vector type");
3128 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
3129 if (! getVShiftImm(Op, ElementBits, Cnt))
3130 return false;
3131 if (isIntrinsic)
3132 Cnt = -Cnt;
3133 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
3134}
3135
3136/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
3137static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
3138 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
3139 switch (IntNo) {
3140 default:
3141 // Don't do anything for most intrinsics.
3142 break;
3143
3144 // Vector shifts: check for immediate versions and lower them.
3145 // Note: This is done during DAG combining instead of DAG legalizing because
3146 // the build_vectors for 64-bit vector element shift counts are generally
3147 // not legal, and it is hard to see their values after they get legalized to
3148 // loads from a constant pool.
3149 case Intrinsic::arm_neon_vshifts:
3150 case Intrinsic::arm_neon_vshiftu:
3151 case Intrinsic::arm_neon_vshiftls:
3152 case Intrinsic::arm_neon_vshiftlu:
3153 case Intrinsic::arm_neon_vshiftn:
3154 case Intrinsic::arm_neon_vrshifts:
3155 case Intrinsic::arm_neon_vrshiftu:
3156 case Intrinsic::arm_neon_vrshiftn:
3157 case Intrinsic::arm_neon_vqshifts:
3158 case Intrinsic::arm_neon_vqshiftu:
3159 case Intrinsic::arm_neon_vqshiftsu:
3160 case Intrinsic::arm_neon_vqshiftns:
3161 case Intrinsic::arm_neon_vqshiftnu:
3162 case Intrinsic::arm_neon_vqshiftnsu:
3163 case Intrinsic::arm_neon_vqrshiftns:
3164 case Intrinsic::arm_neon_vqrshiftnu:
3165 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00003166 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003167 int64_t Cnt;
3168 unsigned VShiftOpc = 0;
3169
3170 switch (IntNo) {
3171 case Intrinsic::arm_neon_vshifts:
3172 case Intrinsic::arm_neon_vshiftu:
3173 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
3174 VShiftOpc = ARMISD::VSHL;
3175 break;
3176 }
3177 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
3178 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
3179 ARMISD::VSHRs : ARMISD::VSHRu);
3180 break;
3181 }
3182 return SDValue();
3183
3184 case Intrinsic::arm_neon_vshiftls:
3185 case Intrinsic::arm_neon_vshiftlu:
3186 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
3187 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003188 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003189
3190 case Intrinsic::arm_neon_vrshifts:
3191 case Intrinsic::arm_neon_vrshiftu:
3192 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
3193 break;
3194 return SDValue();
3195
3196 case Intrinsic::arm_neon_vqshifts:
3197 case Intrinsic::arm_neon_vqshiftu:
3198 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
3199 break;
3200 return SDValue();
3201
3202 case Intrinsic::arm_neon_vqshiftsu:
3203 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
3204 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003205 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003206
3207 case Intrinsic::arm_neon_vshiftn:
3208 case Intrinsic::arm_neon_vrshiftn:
3209 case Intrinsic::arm_neon_vqshiftns:
3210 case Intrinsic::arm_neon_vqshiftnu:
3211 case Intrinsic::arm_neon_vqshiftnsu:
3212 case Intrinsic::arm_neon_vqrshiftns:
3213 case Intrinsic::arm_neon_vqrshiftnu:
3214 case Intrinsic::arm_neon_vqrshiftnsu:
3215 // Narrowing shifts require an immediate right shift.
3216 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
3217 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003218 llvm_unreachable("invalid shift count for narrowing vector shift intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003219
3220 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003221 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00003222 }
3223
3224 switch (IntNo) {
3225 case Intrinsic::arm_neon_vshifts:
3226 case Intrinsic::arm_neon_vshiftu:
3227 // Opcode already set above.
3228 break;
3229 case Intrinsic::arm_neon_vshiftls:
3230 case Intrinsic::arm_neon_vshiftlu:
3231 if (Cnt == VT.getVectorElementType().getSizeInBits())
3232 VShiftOpc = ARMISD::VSHLLi;
3233 else
3234 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
3235 ARMISD::VSHLLs : ARMISD::VSHLLu);
3236 break;
3237 case Intrinsic::arm_neon_vshiftn:
3238 VShiftOpc = ARMISD::VSHRN; break;
3239 case Intrinsic::arm_neon_vrshifts:
3240 VShiftOpc = ARMISD::VRSHRs; break;
3241 case Intrinsic::arm_neon_vrshiftu:
3242 VShiftOpc = ARMISD::VRSHRu; break;
3243 case Intrinsic::arm_neon_vrshiftn:
3244 VShiftOpc = ARMISD::VRSHRN; break;
3245 case Intrinsic::arm_neon_vqshifts:
3246 VShiftOpc = ARMISD::VQSHLs; break;
3247 case Intrinsic::arm_neon_vqshiftu:
3248 VShiftOpc = ARMISD::VQSHLu; break;
3249 case Intrinsic::arm_neon_vqshiftsu:
3250 VShiftOpc = ARMISD::VQSHLsu; break;
3251 case Intrinsic::arm_neon_vqshiftns:
3252 VShiftOpc = ARMISD::VQSHRNs; break;
3253 case Intrinsic::arm_neon_vqshiftnu:
3254 VShiftOpc = ARMISD::VQSHRNu; break;
3255 case Intrinsic::arm_neon_vqshiftnsu:
3256 VShiftOpc = ARMISD::VQSHRNsu; break;
3257 case Intrinsic::arm_neon_vqrshiftns:
3258 VShiftOpc = ARMISD::VQRSHRNs; break;
3259 case Intrinsic::arm_neon_vqrshiftnu:
3260 VShiftOpc = ARMISD::VQRSHRNu; break;
3261 case Intrinsic::arm_neon_vqrshiftnsu:
3262 VShiftOpc = ARMISD::VQRSHRNsu; break;
3263 }
3264
3265 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003266 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003267 }
3268
3269 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00003270 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003271 int64_t Cnt;
3272 unsigned VShiftOpc = 0;
3273
3274 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
3275 VShiftOpc = ARMISD::VSLI;
3276 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
3277 VShiftOpc = ARMISD::VSRI;
3278 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00003279 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003280 }
3281
3282 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
3283 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00003284 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003285 }
3286
3287 case Intrinsic::arm_neon_vqrshifts:
3288 case Intrinsic::arm_neon_vqrshiftu:
3289 // No immediate versions of these to check for.
3290 break;
3291 }
3292
3293 return SDValue();
3294}
3295
3296/// PerformShiftCombine - Checks for immediate versions of vector shifts and
3297/// lowers them. As with the vector shift intrinsics, this is done during DAG
3298/// combining instead of DAG legalizing because the build_vectors for 64-bit
3299/// vector element shift counts are generally not legal, and it is hard to see
3300/// their values after they get legalized to loads from a constant pool.
3301static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
3302 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00003303 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00003304
3305 // Nothing to be done for scalar shifts.
3306 if (! VT.isVector())
3307 return SDValue();
3308
3309 assert(ST->hasNEON() && "unexpected vector shift");
3310 int64_t Cnt;
3311
3312 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003313 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00003314
3315 case ISD::SHL:
3316 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
3317 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003318 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003319 break;
3320
3321 case ISD::SRA:
3322 case ISD::SRL:
3323 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
3324 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
3325 ARMISD::VSHRs : ARMISD::VSHRu);
3326 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003327 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003328 }
3329 }
3330 return SDValue();
3331}
3332
3333/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
3334/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
3335static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
3336 const ARMSubtarget *ST) {
3337 SDValue N0 = N->getOperand(0);
3338
3339 // Check for sign- and zero-extensions of vector extract operations of 8-
3340 // and 16-bit vector elements. NEON supports these directly. They are
3341 // handled during DAG combining because type legalization will promote them
3342 // to 32-bit types and it is messy to recognize the operations after that.
3343 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
3344 SDValue Vec = N0.getOperand(0);
3345 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00003346 EVT VT = N->getValueType(0);
3347 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003348 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3349
Owen Anderson825b72b2009-08-11 20:47:22 +00003350 if (VT == MVT::i32 &&
3351 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00003352 TLI.isTypeLegal(Vec.getValueType())) {
3353
3354 unsigned Opc = 0;
3355 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003356 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00003357 case ISD::SIGN_EXTEND:
3358 Opc = ARMISD::VGETLANEs;
3359 break;
3360 case ISD::ZERO_EXTEND:
3361 case ISD::ANY_EXTEND:
3362 Opc = ARMISD::VGETLANEu;
3363 break;
3364 }
3365 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
3366 }
3367 }
3368
3369 return SDValue();
3370}
3371
Dan Gohman475871a2008-07-27 21:46:04 +00003372SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00003373 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003374 switch (N->getOpcode()) {
3375 default: break;
Chris Lattnerd1980a52009-03-12 06:52:53 +00003376 case ISD::ADD: return PerformADDCombine(N, DCI);
3377 case ISD::SUB: return PerformSUBCombine(N, DCI);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003378 case ARMISD::FMRRD: return PerformFMRRDCombine(N, DCI);
Bob Wilson5bafff32009-06-22 23:27:02 +00003379 case ISD::INTRINSIC_WO_CHAIN:
3380 return PerformIntrinsicCombine(N, DCI.DAG);
3381 case ISD::SHL:
3382 case ISD::SRA:
3383 case ISD::SRL:
3384 return PerformShiftCombine(N, DCI.DAG, Subtarget);
3385 case ISD::SIGN_EXTEND:
3386 case ISD::ZERO_EXTEND:
3387 case ISD::ANY_EXTEND:
3388 return PerformExtendCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003389 }
Dan Gohman475871a2008-07-27 21:46:04 +00003390 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003391}
3392
Bill Wendlingaf566342009-08-15 21:21:19 +00003393bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
3394 if (!Subtarget->hasV6Ops())
3395 // Pre-v6 does not support unaligned mem access.
3396 return false;
3397 else if (!Subtarget->hasV6Ops()) {
3398 // v6 may or may not support unaligned mem access.
3399 if (!Subtarget->isTargetDarwin())
3400 return false;
3401 }
3402
3403 switch (VT.getSimpleVT().SimpleTy) {
3404 default:
3405 return false;
3406 case MVT::i8:
3407 case MVT::i16:
3408 case MVT::i32:
3409 return true;
3410 // FIXME: VLD1 etc with standard alignment is legal.
3411 }
3412}
3413
Evan Chenge6c835f2009-08-14 20:09:37 +00003414static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
3415 if (V < 0)
3416 return false;
3417
3418 unsigned Scale = 1;
3419 switch (VT.getSimpleVT().SimpleTy) {
3420 default: return false;
3421 case MVT::i1:
3422 case MVT::i8:
3423 // Scale == 1;
3424 break;
3425 case MVT::i16:
3426 // Scale == 2;
3427 Scale = 2;
3428 break;
3429 case MVT::i32:
3430 // Scale == 4;
3431 Scale = 4;
3432 break;
3433 }
3434
3435 if ((V & (Scale - 1)) != 0)
3436 return false;
3437 V /= Scale;
3438 return V == (V & ((1LL << 5) - 1));
3439}
3440
3441static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
3442 const ARMSubtarget *Subtarget) {
3443 bool isNeg = false;
3444 if (V < 0) {
3445 isNeg = true;
3446 V = - V;
3447 }
3448
3449 switch (VT.getSimpleVT().SimpleTy) {
3450 default: return false;
3451 case MVT::i1:
3452 case MVT::i8:
3453 case MVT::i16:
3454 case MVT::i32:
3455 // + imm12 or - imm8
3456 if (isNeg)
3457 return V == (V & ((1LL << 8) - 1));
3458 return V == (V & ((1LL << 12) - 1));
3459 case MVT::f32:
3460 case MVT::f64:
3461 // Same as ARM mode. FIXME: NEON?
3462 if (!Subtarget->hasVFP2())
3463 return false;
3464 if ((V & 3) != 0)
3465 return false;
3466 V >>= 2;
3467 return V == (V & ((1LL << 8) - 1));
3468 }
3469}
3470
Evan Chengb01fad62007-03-12 23:30:29 +00003471/// isLegalAddressImmediate - Return true if the integer value can be used
3472/// as the offset of the target addressing mode for load / store of the
3473/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00003474static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00003475 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00003476 if (V == 0)
3477 return true;
3478
Evan Cheng65011532009-03-09 19:15:00 +00003479 if (!VT.isSimple())
3480 return false;
3481
Evan Chenge6c835f2009-08-14 20:09:37 +00003482 if (Subtarget->isThumb1Only())
3483 return isLegalT1AddressImmediate(V, VT);
3484 else if (Subtarget->isThumb2())
3485 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00003486
Evan Chenge6c835f2009-08-14 20:09:37 +00003487 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00003488 if (V < 0)
3489 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00003490 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00003491 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00003492 case MVT::i1:
3493 case MVT::i8:
3494 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00003495 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003496 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003497 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00003498 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003499 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003500 case MVT::f32:
3501 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00003502 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00003503 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00003504 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00003505 return false;
3506 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003507 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00003508 }
Evan Chenga8e29892007-01-19 07:51:42 +00003509}
3510
Evan Chenge6c835f2009-08-14 20:09:37 +00003511bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
3512 EVT VT) const {
3513 int Scale = AM.Scale;
3514 if (Scale < 0)
3515 return false;
3516
3517 switch (VT.getSimpleVT().SimpleTy) {
3518 default: return false;
3519 case MVT::i1:
3520 case MVT::i8:
3521 case MVT::i16:
3522 case MVT::i32:
3523 if (Scale == 1)
3524 return true;
3525 // r + r << imm
3526 Scale = Scale & ~1;
3527 return Scale == 2 || Scale == 4 || Scale == 8;
3528 case MVT::i64:
3529 // r + r
3530 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
3531 return true;
3532 return false;
3533 case MVT::isVoid:
3534 // Note, we allow "void" uses (basically, uses that aren't loads or
3535 // stores), because arm allows folding a scale into many arithmetic
3536 // operations. This should be made more precise and revisited later.
3537
3538 // Allow r << imm, but the imm has to be a multiple of two.
3539 if (Scale & 1) return false;
3540 return isPowerOf2_32(Scale);
3541 }
3542}
3543
Chris Lattner37caf8c2007-04-09 23:33:39 +00003544/// isLegalAddressingMode - Return true if the addressing mode represented
3545/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00003546bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00003547 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003548 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00003549 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00003550 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00003551
Chris Lattner37caf8c2007-04-09 23:33:39 +00003552 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00003553 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00003554 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00003555
Chris Lattner37caf8c2007-04-09 23:33:39 +00003556 switch (AM.Scale) {
3557 case 0: // no scale reg, must be "r+i" or "r", or "i".
3558 break;
3559 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00003560 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00003561 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00003562 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00003563 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00003564 // ARM doesn't support any R+R*scale+imm addr modes.
3565 if (AM.BaseOffs)
3566 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00003567
Bob Wilson2c7dab12009-04-08 17:55:28 +00003568 if (!VT.isSimple())
3569 return false;
3570
Evan Chenge6c835f2009-08-14 20:09:37 +00003571 if (Subtarget->isThumb2())
3572 return isLegalT2ScaledAddressingMode(AM, VT);
3573
Chris Lattnereb13d1b2007-04-10 03:48:29 +00003574 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00003575 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00003576 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00003577 case MVT::i1:
3578 case MVT::i8:
3579 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00003580 if (Scale < 0) Scale = -Scale;
3581 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00003582 return true;
3583 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00003584 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00003585 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00003586 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00003587 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00003588 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00003589 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00003590 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00003591
Owen Anderson825b72b2009-08-11 20:47:22 +00003592 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00003593 // Note, we allow "void" uses (basically, uses that aren't loads or
3594 // stores), because arm allows folding a scale into many arithmetic
3595 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00003596
Chris Lattner37caf8c2007-04-09 23:33:39 +00003597 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00003598 if (Scale & 1) return false;
3599 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00003600 }
3601 break;
Evan Chengb01fad62007-03-12 23:30:29 +00003602 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00003603 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00003604}
3605
Owen Andersone50ed302009-08-10 22:56:29 +00003606static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00003607 bool isSEXTLoad, SDValue &Base,
3608 SDValue &Offset, bool &isInc,
3609 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00003610 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
3611 return false;
3612
Owen Anderson825b72b2009-08-11 20:47:22 +00003613 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00003614 // AddressingMode 3
3615 Base = Ptr->getOperand(0);
3616 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003617 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003618 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00003619 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00003620 isInc = false;
3621 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
3622 return true;
3623 }
3624 }
3625 isInc = (Ptr->getOpcode() == ISD::ADD);
3626 Offset = Ptr->getOperand(1);
3627 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00003628 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00003629 // AddressingMode 2
3630 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003631 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003632 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00003633 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00003634 isInc = false;
3635 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
3636 Base = Ptr->getOperand(0);
3637 return true;
3638 }
3639 }
3640
3641 if (Ptr->getOpcode() == ISD::ADD) {
3642 isInc = true;
3643 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
3644 if (ShOpcVal != ARM_AM::no_shift) {
3645 Base = Ptr->getOperand(1);
3646 Offset = Ptr->getOperand(0);
3647 } else {
3648 Base = Ptr->getOperand(0);
3649 Offset = Ptr->getOperand(1);
3650 }
3651 return true;
3652 }
3653
3654 isInc = (Ptr->getOpcode() == ISD::ADD);
3655 Base = Ptr->getOperand(0);
3656 Offset = Ptr->getOperand(1);
3657 return true;
3658 }
3659
3660 // FIXME: Use FLDM / FSTM to emulate indexed FP load / store.
3661 return false;
3662}
3663
Owen Andersone50ed302009-08-10 22:56:29 +00003664static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00003665 bool isSEXTLoad, SDValue &Base,
3666 SDValue &Offset, bool &isInc,
3667 SelectionDAG &DAG) {
3668 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
3669 return false;
3670
3671 Base = Ptr->getOperand(0);
3672 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
3673 int RHSC = (int)RHS->getZExtValue();
3674 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
3675 assert(Ptr->getOpcode() == ISD::ADD);
3676 isInc = false;
3677 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
3678 return true;
3679 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
3680 isInc = Ptr->getOpcode() == ISD::ADD;
3681 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
3682 return true;
3683 }
3684 }
3685
3686 return false;
3687}
3688
Evan Chenga8e29892007-01-19 07:51:42 +00003689/// getPreIndexedAddressParts - returns true by value, base pointer and
3690/// offset pointer and addressing mode by reference if the node's address
3691/// can be legally represented as pre-indexed load / store address.
3692bool
Dan Gohman475871a2008-07-27 21:46:04 +00003693ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
3694 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00003695 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00003696 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00003697 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00003698 return false;
3699
Owen Andersone50ed302009-08-10 22:56:29 +00003700 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00003701 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00003702 bool isSEXTLoad = false;
3703 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
3704 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00003705 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00003706 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
3707 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
3708 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00003709 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00003710 } else
3711 return false;
3712
3713 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00003714 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00003715 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00003716 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
3717 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00003718 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00003719 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00003720 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00003721 if (!isLegal)
3722 return false;
3723
3724 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
3725 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00003726}
3727
3728/// getPostIndexedAddressParts - returns true by value, base pointer and
3729/// offset pointer and addressing mode by reference if this node can be
3730/// combined with a load / store to form a post-indexed load / store.
3731bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00003732 SDValue &Base,
3733 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00003734 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00003735 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00003736 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00003737 return false;
3738
Owen Andersone50ed302009-08-10 22:56:29 +00003739 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00003740 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00003741 bool isSEXTLoad = false;
3742 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00003743 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00003744 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
3745 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00003746 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00003747 } else
3748 return false;
3749
3750 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00003751 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00003752 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00003753 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00003754 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00003755 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00003756 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
3757 isInc, DAG);
3758 if (!isLegal)
3759 return false;
3760
3761 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
3762 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00003763}
3764
Dan Gohman475871a2008-07-27 21:46:04 +00003765void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00003766 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00003767 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003768 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00003769 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00003770 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003771 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00003772 switch (Op.getOpcode()) {
3773 default: break;
3774 case ARMISD::CMOV: {
3775 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00003776 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00003777 if (KnownZero == 0 && KnownOne == 0) return;
3778
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003779 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00003780 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
3781 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00003782 KnownZero &= KnownZeroRHS;
3783 KnownOne &= KnownOneRHS;
3784 return;
3785 }
3786 }
3787}
3788
3789//===----------------------------------------------------------------------===//
3790// ARM Inline Assembly Support
3791//===----------------------------------------------------------------------===//
3792
3793/// getConstraintType - Given a constraint letter, return the type of
3794/// constraint it is for this target.
3795ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00003796ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
3797 if (Constraint.size() == 1) {
3798 switch (Constraint[0]) {
3799 default: break;
3800 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003801 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00003802 }
Evan Chenga8e29892007-01-19 07:51:42 +00003803 }
Chris Lattner4234f572007-03-25 02:14:49 +00003804 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00003805}
3806
Bob Wilson2dc4f542009-03-20 22:42:55 +00003807std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00003808ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00003809 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003810 if (Constraint.size() == 1) {
3811 // GCC RS6000 Constraint Letters
3812 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003813 case 'l':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003814 if (Subtarget->isThumb1Only())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00003815 return std::make_pair(0U, ARM::tGPRRegisterClass);
3816 else
3817 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003818 case 'r':
3819 return std::make_pair(0U, ARM::GPRRegisterClass);
3820 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00003821 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003822 return std::make_pair(0U, ARM::SPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00003823 if (VT == MVT::f64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003824 return std::make_pair(0U, ARM::DPRRegisterClass);
3825 break;
Evan Chenga8e29892007-01-19 07:51:42 +00003826 }
3827 }
3828 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3829}
3830
3831std::vector<unsigned> ARMTargetLowering::
3832getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00003833 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003834 if (Constraint.size() != 1)
3835 return std::vector<unsigned>();
3836
3837 switch (Constraint[0]) { // GCC ARM Constraint Letters
3838 default: break;
3839 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00003840 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
3841 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
3842 0);
Evan Chenga8e29892007-01-19 07:51:42 +00003843 case 'r':
3844 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
3845 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
3846 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
3847 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003848 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00003849 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003850 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
3851 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
3852 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
3853 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
3854 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
3855 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
3856 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
3857 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00003858 if (VT == MVT::f64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003859 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
3860 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
3861 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
3862 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
3863 break;
Evan Chenga8e29892007-01-19 07:51:42 +00003864 }
3865
3866 return std::vector<unsigned>();
3867}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003868
3869/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3870/// vector. If it is invalid, don't add anything to Ops.
3871void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
3872 char Constraint,
3873 bool hasMemory,
3874 std::vector<SDValue>&Ops,
3875 SelectionDAG &DAG) const {
3876 SDValue Result(0, 0);
3877
3878 switch (Constraint) {
3879 default: break;
3880 case 'I': case 'J': case 'K': case 'L':
3881 case 'M': case 'N': case 'O':
3882 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
3883 if (!C)
3884 return;
3885
3886 int64_t CVal64 = C->getSExtValue();
3887 int CVal = (int) CVal64;
3888 // None of these constraints allow values larger than 32 bits. Check
3889 // that the value fits in an int.
3890 if (CVal != CVal64)
3891 return;
3892
3893 switch (Constraint) {
3894 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003895 if (Subtarget->isThumb1Only()) {
3896 // This must be a constant between 0 and 255, for ADD
3897 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003898 if (CVal >= 0 && CVal <= 255)
3899 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00003900 } else if (Subtarget->isThumb2()) {
3901 // A constant that can be used as an immediate value in a
3902 // data-processing instruction.
3903 if (ARM_AM::getT2SOImmVal(CVal) != -1)
3904 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003905 } else {
3906 // A constant that can be used as an immediate value in a
3907 // data-processing instruction.
3908 if (ARM_AM::getSOImmVal(CVal) != -1)
3909 break;
3910 }
3911 return;
3912
3913 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003914 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003915 // This must be a constant between -255 and -1, for negated ADD
3916 // immediates. This can be used in GCC with an "n" modifier that
3917 // prints the negated value, for use with SUB instructions. It is
3918 // not useful otherwise but is implemented for compatibility.
3919 if (CVal >= -255 && CVal <= -1)
3920 break;
3921 } else {
3922 // This must be a constant between -4095 and 4095. It is not clear
3923 // what this constraint is intended for. Implemented for
3924 // compatibility with GCC.
3925 if (CVal >= -4095 && CVal <= 4095)
3926 break;
3927 }
3928 return;
3929
3930 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003931 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003932 // A 32-bit value where only one byte has a nonzero value. Exclude
3933 // zero to match GCC. This constraint is used by GCC internally for
3934 // constants that can be loaded with a move/shift combination.
3935 // It is not useful otherwise but is implemented for compatibility.
3936 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
3937 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00003938 } else if (Subtarget->isThumb2()) {
3939 // A constant whose bitwise inverse can be used as an immediate
3940 // value in a data-processing instruction. This can be used in GCC
3941 // with a "B" modifier that prints the inverted value, for use with
3942 // BIC and MVN instructions. It is not useful otherwise but is
3943 // implemented for compatibility.
3944 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
3945 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003946 } else {
3947 // A constant whose bitwise inverse can be used as an immediate
3948 // value in a data-processing instruction. This can be used in GCC
3949 // with a "B" modifier that prints the inverted value, for use with
3950 // BIC and MVN instructions. It is not useful otherwise but is
3951 // implemented for compatibility.
3952 if (ARM_AM::getSOImmVal(~CVal) != -1)
3953 break;
3954 }
3955 return;
3956
3957 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003958 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003959 // This must be a constant between -7 and 7,
3960 // for 3-operand ADD/SUB immediate instructions.
3961 if (CVal >= -7 && CVal < 7)
3962 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00003963 } else if (Subtarget->isThumb2()) {
3964 // A constant whose negation can be used as an immediate value in a
3965 // data-processing instruction. This can be used in GCC with an "n"
3966 // modifier that prints the negated value, for use with SUB
3967 // instructions. It is not useful otherwise but is implemented for
3968 // compatibility.
3969 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
3970 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003971 } else {
3972 // A constant whose negation can be used as an immediate value in a
3973 // data-processing instruction. This can be used in GCC with an "n"
3974 // modifier that prints the negated value, for use with SUB
3975 // instructions. It is not useful otherwise but is implemented for
3976 // compatibility.
3977 if (ARM_AM::getSOImmVal(-CVal) != -1)
3978 break;
3979 }
3980 return;
3981
3982 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003983 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003984 // This must be a multiple of 4 between 0 and 1020, for
3985 // ADD sp + immediate.
3986 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
3987 break;
3988 } else {
3989 // A power of two or a constant between 0 and 32. This is used in
3990 // GCC for the shift amount on shifted register operands, but it is
3991 // useful in general for any shift amounts.
3992 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
3993 break;
3994 }
3995 return;
3996
3997 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003998 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003999 // This must be a constant between 0 and 31, for shift amounts.
4000 if (CVal >= 0 && CVal <= 31)
4001 break;
4002 }
4003 return;
4004
4005 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004006 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004007 // This must be a multiple of 4 between -508 and 508, for
4008 // ADD/SUB sp = sp + immediate.
4009 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
4010 break;
4011 }
4012 return;
4013 }
4014 Result = DAG.getTargetConstant(CVal, Op.getValueType());
4015 break;
4016 }
4017
4018 if (Result.getNode()) {
4019 Ops.push_back(Result);
4020 return;
4021 }
4022 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
4023 Ops, DAG);
4024}