blob: 56e1c79bf38a4520becc2d3277a49c4deb8d0855 [file] [log] [blame]
Chris Lattnerf3799972005-10-14 23:40:39 +00001//===- PPCInstrInfo.td - The PowerPC Instruction Set -------*- tablegen -*-===//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman5dfe3a92004-06-21 16:55:25 +00007//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf3799972005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000016
Chris Lattnere6115b32005-10-25 20:41:46 +000017//===----------------------------------------------------------------------===//
Chris Lattner51269842006-03-01 05:50:56 +000018// PowerPC specific type constraints.
19//
20def SDT_PPCstfiwx : SDTypeProfile<0, 2, [ // stfiwx
21 SDTCisVT<0, f64>, SDTCisPtrTy<1>
22]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000023def SDT_PPCCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
24def SDT_PPCCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>,
25 SDTCisVT<1, i32> ]>;
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +000026def SDT_PPCvperm : SDTypeProfile<1, 3, [
27 SDTCisVT<3, v16i8>, SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>
28]>;
29
Chris Lattnera17b1552006-03-31 05:13:27 +000030def SDT_PPCvcmp : SDTypeProfile<1, 3, [
Chris Lattner6d92cad2006-03-26 10:06:40 +000031 SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, SDTCisVT<3, i32>
32]>;
33
Chris Lattner90564f22006-04-18 17:59:36 +000034def SDT_PPCcondbr : SDTypeProfile<0, 3, [
Chris Lattner18258c62006-11-17 22:37:34 +000035 SDTCisVT<0, i32>, SDTCisVT<2, OtherVT>
Chris Lattner90564f22006-04-18 17:59:36 +000036]>;
37
Chris Lattnerd9989382006-07-10 20:56:58 +000038def SDT_PPClbrx : SDTypeProfile<1, 3, [
39 SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>, SDTCisVT<3, OtherVT>
40]>;
41def SDT_PPCstbrx : SDTypeProfile<0, 4, [
42 SDTCisVT<0, i32>, SDTCisPtrTy<1>, SDTCisVT<2, OtherVT>, SDTCisVT<3, OtherVT>
43]>;
44
Evan Cheng53301922008-07-12 02:23:19 +000045def SDT_PPCatomic_load_add : SDTypeProfile<1, 2, [
46 SDTCisInt<0>, SDTCisPtrTy<1>, SDTCisInt<2>
47]>;
48def SDT_PPCatomic_cmp_swap : SDTypeProfile<1, 3, [
49 SDTCisInt<0>, SDTCisPtrTy<1>, SDTCisInt<2>, SDTCisInt<3>
50]>;
51def SDT_PPCatomic_swap : SDTypeProfile<1, 2, [
52 SDTCisInt<0>, SDTCisPtrTy<1>, SDTCisInt<2>
53]>;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000054
Evan Cheng53301922008-07-12 02:23:19 +000055def SDT_PPClarx : SDTypeProfile<1, 1, [
56 SDTCisInt<0>, SDTCisPtrTy<1>
Evan Cheng54fc97d2008-04-19 01:30:48 +000057]>;
Evan Cheng53301922008-07-12 02:23:19 +000058def SDT_PPCstcx : SDTypeProfile<0, 2, [
59 SDTCisInt<0>, SDTCisPtrTy<1>
Evan Cheng54fc97d2008-04-19 01:30:48 +000060]>;
61
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000062def SDT_PPCTC_ret : SDTypeProfile<0, 2, [
63 SDTCisPtrTy<0>, SDTCisVT<1, i32>
64]>;
65
Chris Lattner51269842006-03-01 05:50:56 +000066//===----------------------------------------------------------------------===//
Chris Lattnere6115b32005-10-25 20:41:46 +000067// PowerPC specific DAG Nodes.
68//
69
70def PPCfcfid : SDNode<"PPCISD::FCFID" , SDTFPUnaryOp, []>;
71def PPCfctidz : SDNode<"PPCISD::FCTIDZ", SDTFPUnaryOp, []>;
72def PPCfctiwz : SDNode<"PPCISD::FCTIWZ", SDTFPUnaryOp, []>;
Chris Lattnerc8478d82008-01-06 06:44:58 +000073def PPCstfiwx : SDNode<"PPCISD::STFIWX", SDT_PPCstfiwx,
74 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnere6115b32005-10-25 20:41:46 +000075
Dale Johannesen6eaeff22007-10-10 01:01:31 +000076// This sequence is used for long double->int conversions. It changes the
77// bits in the FPSCR which is not modelled.
78def PPCmffs : SDNode<"PPCISD::MFFS", SDTypeProfile<1, 0, [SDTCisVT<0, f64>]>,
79 [SDNPOutFlag]>;
80def PPCmtfsb0 : SDNode<"PPCISD::MTFSB0", SDTypeProfile<0, 1, [SDTCisInt<0>]>,
81 [SDNPInFlag, SDNPOutFlag]>;
82def PPCmtfsb1 : SDNode<"PPCISD::MTFSB1", SDTypeProfile<0, 1, [SDTCisInt<0>]>,
83 [SDNPInFlag, SDNPOutFlag]>;
84def PPCfaddrtz: SDNode<"PPCISD::FADDRTZ", SDTFPBinOp,
85 [SDNPInFlag, SDNPOutFlag]>;
86def PPCmtfsf : SDNode<"PPCISD::MTFSF", SDTypeProfile<1, 3,
87 [SDTCisVT<0, f64>, SDTCisInt<1>, SDTCisVT<2, f64>,
88 SDTCisVT<3, f64>]>,
89 [SDNPInFlag]>;
90
Chris Lattner9c73f092005-10-25 20:55:47 +000091def PPCfsel : SDNode<"PPCISD::FSEL",
92 // Type constraint for fsel.
93 SDTypeProfile<1, 3, [SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>,
94 SDTCisFP<0>, SDTCisVT<1, f64>]>, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +000095
Nate Begeman993aeb22005-12-13 22:55:22 +000096def PPChi : SDNode<"PPCISD::Hi", SDTIntBinOp, []>;
97def PPClo : SDNode<"PPCISD::Lo", SDTIntBinOp, []>;
98def PPCvmaddfp : SDNode<"PPCISD::VMADDFP", SDTFPTernaryOp, []>;
99def PPCvnmsubfp : SDNode<"PPCISD::VNMSUBFP", SDTFPTernaryOp, []>;
Chris Lattner860e8862005-11-17 07:30:41 +0000100
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000101def PPCvperm : SDNode<"PPCISD::VPERM", SDT_PPCvperm, []>;
Chris Lattnerb2177b92006-03-19 06:55:52 +0000102
Chris Lattner4172b102005-12-06 02:10:38 +0000103// These nodes represent the 32-bit PPC shifts that operate on 6-bit shift
104// amounts. These nodes are generated by the multi-precision shift code.
Chris Lattneraf8ee842008-03-07 20:18:24 +0000105def PPCsrl : SDNode<"PPCISD::SRL" , SDTIntShiftOp>;
106def PPCsra : SDNode<"PPCISD::SRA" , SDTIntShiftOp>;
107def PPCshl : SDNode<"PPCISD::SHL" , SDTIntShiftOp>;
Chris Lattner4172b102005-12-06 02:10:38 +0000108
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000109def PPCextsw_32 : SDNode<"PPCISD::EXTSW_32" , SDTIntUnaryOp>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000110def PPCstd_32 : SDNode<"PPCISD::STD_32" , SDTStore,
111 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000112
Chris Lattner937a79d2005-12-04 19:01:59 +0000113// These are target-independent nodes, but have target-specific formats.
Bill Wendlingc69107c2007-11-13 09:19:02 +0000114def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_PPCCallSeqStart,
Evan Chengbb7b8442006-08-11 09:03:33 +0000115 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +0000116def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_PPCCallSeqEnd,
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000117 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattner937a79d2005-12-04 19:01:59 +0000118
Chris Lattner2e6b77d2006-06-27 18:36:44 +0000119def SDT_PPCCall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +0000120def PPCcall_Macho : SDNode<"PPCISD::CALL_Macho", SDT_PPCCall,
Chris Lattner9f0bc652007-02-25 05:34:32 +0000121 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +0000122def PPCcall_ELF : SDNode<"PPCISD::CALL_ELF", SDT_PPCCall,
Chris Lattner9a2a4972006-05-17 06:01:33 +0000123 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000124def PPCmtctr : SDNode<"PPCISD::MTCTR", SDT_PPCCall,
125 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattner48be23c2008-01-15 22:02:54 +0000126def PPCbctrl_Macho : SDNode<"PPCISD::BCTRL_Macho", SDTNone,
Bill Wendling6ef781f2008-02-27 06:33:05 +0000127 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattner9f0bc652007-02-25 05:34:32 +0000128
Chris Lattner48be23c2008-01-15 22:02:54 +0000129def PPCbctrl_ELF : SDNode<"PPCISD::BCTRL_ELF", SDTNone,
Bill Wendling6ef781f2008-02-27 06:33:05 +0000130 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Chris Lattner9a2a4972006-05-17 06:01:33 +0000131
Chris Lattner48be23c2008-01-15 22:02:54 +0000132def retflag : SDNode<"PPCISD::RET_FLAG", SDTNone,
Bill Wendling6ef781f2008-02-27 06:33:05 +0000133 [SDNPHasChain, SDNPOptInFlag]>;
Nate Begeman9e4dd9d2005-12-20 00:26:01 +0000134
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000135def PPCtc_return : SDNode<"PPCISD::TC_RETURN", SDT_PPCTC_ret,
136 [SDNPHasChain, SDNPOptInFlag]>;
137
138def PPCtailcall : SDNode<"PPCISD::TAILCALL", SDT_PPCCall,
139 [SDNPHasChain, SDNPOutFlag, SDNPOptInFlag]>;
140
Chris Lattnera17b1552006-03-31 05:13:27 +0000141def PPCvcmp : SDNode<"PPCISD::VCMP" , SDT_PPCvcmp, []>;
142def PPCvcmp_o : SDNode<"PPCISD::VCMPo", SDT_PPCvcmp, [SDNPOutFlag]>;
Chris Lattner6d92cad2006-03-26 10:06:40 +0000143
Chris Lattner90564f22006-04-18 17:59:36 +0000144def PPCcondbranch : SDNode<"PPCISD::COND_BRANCH", SDT_PPCcondbr,
145 [SDNPHasChain, SDNPOptInFlag]>;
146
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000147def PPClbrx : SDNode<"PPCISD::LBRX", SDT_PPClbrx,
148 [SDNPHasChain, SDNPMayLoad]>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000149def PPCstbrx : SDNode<"PPCISD::STBRX", SDT_PPCstbrx,
150 [SDNPHasChain, SDNPMayStore]>;
Chris Lattnerd9989382006-07-10 20:56:58 +0000151
Evan Cheng53301922008-07-12 02:23:19 +0000152// Atomic operations
153def PPCatomic_load_add : SDNode<"PPCISD::ATOMIC_LOAD_ADD",
154 SDT_PPCatomic_load_add,
155 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
156def PPCatomic_cmp_swap : SDNode<"PPCISD::ATOMIC_CMP_SWAP",
157 SDT_PPCatomic_cmp_swap,
158 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
159def PPCatomic_swap : SDNode<"PPCISD::ATOMIC_SWAP",
160 SDT_PPCatomic_swap,
161 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
162
163// Instructions to support atomic operations
Evan Cheng8608f2e2008-04-19 02:30:38 +0000164def PPClarx : SDNode<"PPCISD::LARX", SDT_PPClarx,
165 [SDNPHasChain, SDNPMayLoad]>;
166def PPCstcx : SDNode<"PPCISD::STCX", SDT_PPCstcx,
167 [SDNPHasChain, SDNPMayStore]>;
Evan Cheng54fc97d2008-04-19 01:30:48 +0000168
Jim Laskey2f616bf2006-11-16 22:43:37 +0000169// Instructions to support dynamic alloca.
170def SDTDynOp : SDTypeProfile<1, 2, []>;
171def PPCdynalloc : SDNode<"PPCISD::DYNALLOC", SDTDynOp, [SDNPHasChain]>;
172
Chris Lattner47f01f12005-09-08 19:50:41 +0000173//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +0000174// PowerPC specific transformation functions and pattern fragments.
175//
Nate Begeman8d948322005-10-19 01:12:32 +0000176
Nate Begeman2d5aff72005-10-19 18:42:01 +0000177def SHL32 : SDNodeXForm<imm, [{
178 // Transformation function: 31 - imm
179 return getI32Imm(31 - N->getValue());
180}]>;
181
Nate Begeman2d5aff72005-10-19 18:42:01 +0000182def SRL32 : SDNodeXForm<imm, [{
183 // Transformation function: 32 - imm
184 return N->getValue() ? getI32Imm(32 - N->getValue()) : getI32Imm(0);
185}]>;
186
Chris Lattner2eb25172005-09-09 00:39:56 +0000187def LO16 : SDNodeXForm<imm, [{
188 // Transformation function: get the low 16 bits.
189 return getI32Imm((unsigned short)N->getValue());
190}]>;
191
192def HI16 : SDNodeXForm<imm, [{
193 // Transformation function: shift the immediate value down into the low bits.
194 return getI32Imm((unsigned)N->getValue() >> 16);
195}]>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000196
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000197def HA16 : SDNodeXForm<imm, [{
198 // Transformation function: shift the immediate value down into the low bits.
199 signed int Val = N->getValue();
200 return getI32Imm((Val - (signed short)Val) >> 16);
201}]>;
Nate Begemanf42f1332006-09-22 05:01:56 +0000202def MB : SDNodeXForm<imm, [{
203 // Transformation function: get the start bit of a mask
204 unsigned mb, me;
205 (void)isRunOfOnes((unsigned)N->getValue(), mb, me);
206 return getI32Imm(mb);
207}]>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000208
Nate Begemanf42f1332006-09-22 05:01:56 +0000209def ME : SDNodeXForm<imm, [{
210 // Transformation function: get the end bit of a mask
211 unsigned mb, me;
212 (void)isRunOfOnes((unsigned)N->getValue(), mb, me);
213 return getI32Imm(me);
214}]>;
215def maskimm32 : PatLeaf<(imm), [{
216 // maskImm predicate - True if immediate is a run of ones.
217 unsigned mb, me;
218 if (N->getValueType(0) == MVT::i32)
219 return isRunOfOnes((unsigned)N->getValue(), mb, me);
220 else
221 return false;
222}]>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000223
Chris Lattner3e63ead2005-09-08 17:33:10 +0000224def immSExt16 : PatLeaf<(imm), [{
225 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
226 // field. Used by instructions like 'addi'.
Chris Lattner7f7b346e2006-06-20 23:21:20 +0000227 if (N->getValueType(0) == MVT::i32)
228 return (int32_t)N->getValue() == (short)N->getValue();
229 else
230 return (int64_t)N->getValue() == (short)N->getValue();
Chris Lattner3e63ead2005-09-08 17:33:10 +0000231}]>;
Chris Lattnerbfde0802005-09-08 17:40:49 +0000232def immZExt16 : PatLeaf<(imm), [{
233 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
234 // field. Used by instructions like 'ori'.
Chris Lattner7f7b346e2006-06-20 23:21:20 +0000235 return (uint64_t)N->getValue() == (unsigned short)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000236}], LO16>;
237
Chris Lattner0ea70b22006-06-20 22:34:10 +0000238// imm16Shifted* - These match immediates where the low 16-bits are zero. There
239// are two forms: imm16ShiftedSExt and imm16ShiftedZExt. These two forms are
240// identical in 32-bit mode, but in 64-bit mode, they return true if the
241// immediate fits into a sign/zero extended 32-bit immediate (with the low bits
242// clear).
243def imm16ShiftedZExt : PatLeaf<(imm), [{
244 // imm16ShiftedZExt predicate - True if only bits in the top 16-bits of the
245 // immediate are set. Used by instructions like 'xoris'.
246 return (N->getValue() & ~uint64_t(0xFFFF0000)) == 0;
247}], HI16>;
248
249def imm16ShiftedSExt : PatLeaf<(imm), [{
250 // imm16ShiftedSExt predicate - True if only bits in the top 16-bits of the
251 // immediate are set. Used by instructions like 'addis'. Identical to
252 // imm16ShiftedZExt in 32-bit mode.
Chris Lattnerdd583432006-06-20 21:39:30 +0000253 if (N->getValue() & 0xFFFF) return false;
254 if (N->getValueType(0) == MVT::i32)
255 return true;
256 // For 64-bit, make sure it is sext right.
257 return N->getValue() == (uint64_t)(int)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +0000258}], HI16>;
Chris Lattner3e63ead2005-09-08 17:33:10 +0000259
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000260
Chris Lattner47f01f12005-09-08 19:50:41 +0000261//===----------------------------------------------------------------------===//
262// PowerPC Flag Definitions.
263
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000264class isPPC64 { bit PPC64 = 1; }
Chris Lattner883059f2005-04-19 05:15:18 +0000265class isDOT {
266 list<Register> Defs = [CR0];
267 bit RC = 1;
268}
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000269
Chris Lattner302bf9c2006-11-08 02:13:12 +0000270class RegConstraint<string C> {
271 string Constraints = C;
272}
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000273class NoEncode<string E> {
274 string DisableEncoding = E;
275}
Chris Lattner47f01f12005-09-08 19:50:41 +0000276
277
278//===----------------------------------------------------------------------===//
279// PowerPC Operand Definitions.
Chris Lattner7bb424f2004-08-14 23:27:29 +0000280
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000281def s5imm : Operand<i32> {
282 let PrintMethod = "printS5ImmOperand";
283}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000284def u5imm : Operand<i32> {
Nate Begemanc3306122004-08-21 05:56:39 +0000285 let PrintMethod = "printU5ImmOperand";
286}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000287def u6imm : Operand<i32> {
Nate Begeman07aada82004-08-30 02:28:06 +0000288 let PrintMethod = "printU6ImmOperand";
289}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000290def s16imm : Operand<i32> {
Nate Begemaned428532004-09-04 05:00:00 +0000291 let PrintMethod = "printS16ImmOperand";
292}
Chris Lattner4345a4a2005-09-14 20:53:05 +0000293def u16imm : Operand<i32> {
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000294 let PrintMethod = "printU16ImmOperand";
295}
Chris Lattner841d12d2005-10-18 16:51:22 +0000296def s16immX4 : Operand<i32> { // Multiply imm by 4 before printing.
297 let PrintMethod = "printS16X4ImmOperand";
298}
Chris Lattner1e484782005-12-04 18:42:54 +0000299def target : Operand<OtherVT> {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000300 let PrintMethod = "printBranchOperand";
301}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000302def calltarget : Operand<iPTR> {
Chris Lattner3e7f86a2005-11-17 19:16:08 +0000303 let PrintMethod = "printCallOperand";
304}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000305def aaddr : Operand<iPTR> {
Nate Begeman422b0ce2005-11-16 00:48:01 +0000306 let PrintMethod = "printAbsAddrOperand";
307}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000308def piclabel: Operand<iPTR> {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000309 let PrintMethod = "printPICLabel";
310}
Nate Begemaned428532004-09-04 05:00:00 +0000311def symbolHi: Operand<i32> {
312 let PrintMethod = "printSymbolHi";
313}
314def symbolLo: Operand<i32> {
315 let PrintMethod = "printSymbolLo";
316}
Nate Begemanadeb43d2005-07-20 22:42:00 +0000317def crbitm: Operand<i8> {
318 let PrintMethod = "printcrbitm";
319}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000320// Address operands
Chris Lattner059ca0f2006-06-16 21:01:35 +0000321def memri : Operand<iPTR> {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000322 let PrintMethod = "printMemRegImm";
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000323 let MIOperandInfo = (ops i32imm:$imm, ptr_rc:$reg);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000324}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000325def memrr : Operand<iPTR> {
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000326 let PrintMethod = "printMemRegReg";
Chris Lattner66d7ebb2006-06-16 21:29:03 +0000327 let MIOperandInfo = (ops ptr_rc, ptr_rc);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000328}
Chris Lattner059ca0f2006-06-16 21:01:35 +0000329def memrix : Operand<iPTR> { // memri where the imm is shifted 2 bits.
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000330 let PrintMethod = "printMemRegImmShifted";
Chris Lattner0851b4f2006-11-15 19:55:13 +0000331 let MIOperandInfo = (ops i32imm:$imm, ptr_rc:$reg);
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000332}
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000333
Chris Lattner6fc40072006-11-04 05:42:48 +0000334// PowerPC Predicate operand. 20 = (0<<5)|20 = always, CR0 is a dummy reg
Chris Lattneraf53a872006-11-04 05:27:39 +0000335// that doesn't matter.
Evan Cheng06aae672007-07-06 23:22:46 +0000336def pred : PredicateOperand<OtherVT, (ops imm, CRRC),
Nate Begemanba8d51c2008-02-13 02:58:33 +0000337 (ops (i32 20), (i32 zero_reg))> {
Chris Lattneraf53a872006-11-04 05:27:39 +0000338 let PrintMethod = "printPredicateOperand";
339}
Chris Lattner0638b262006-11-03 23:53:25 +0000340
Chris Lattnera613d262006-01-12 02:05:36 +0000341// Define PowerPC specific addressing mode.
Evan Chengaf9db752006-10-11 21:03:53 +0000342def iaddr : ComplexPattern<iPTR, 2, "SelectAddrImm", [], []>;
343def xaddr : ComplexPattern<iPTR, 2, "SelectAddrIdx", [], []>;
344def xoaddr : ComplexPattern<iPTR, 2, "SelectAddrIdxOnly",[], []>;
345def ixaddr : ComplexPattern<iPTR, 2, "SelectAddrImmShift", [], []>; // "std"
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000346
Chris Lattner74531e42006-11-16 00:41:37 +0000347/// This is just the offset part of iaddr, used for preinc.
348def iaddroff : ComplexPattern<iPTR, 1, "SelectAddrImmOffs", [], []>;
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000349
Evan Cheng8c75ef92005-12-14 22:07:12 +0000350//===----------------------------------------------------------------------===//
351// PowerPC Instruction Predicate Definitions.
Evan Cheng6a3bfd92005-12-20 20:08:53 +0000352def FPContractions : Predicate<"!NoExcessFPPrecision">;
Evan Cheng152b7e12007-10-23 06:42:42 +0000353def In32BitMode : Predicate<"!PPCSubTarget.isPPC64()">;
354def In64BitMode : Predicate<"PPCSubTarget.isPPC64()">;
Chris Lattner47f01f12005-09-08 19:50:41 +0000355
Chris Lattner6a5339b2006-11-14 18:44:47 +0000356
Chris Lattner47f01f12005-09-08 19:50:41 +0000357//===----------------------------------------------------------------------===//
358// PowerPC Instruction Definitions.
359
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000360// Pseudo-instructions:
Chris Lattner47f01f12005-09-08 19:50:41 +0000361
Chris Lattner88d211f2006-03-12 09:13:49 +0000362let hasCtrlDep = 1 in {
Evan Cheng071a2792007-09-11 19:55:27 +0000363let Defs = [R1], Uses = [R1] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000364def ADJCALLSTACKDOWN : Pseudo<(outs), (ins u16imm:$amt),
Chris Lattner54689662006-09-27 02:55:21 +0000365 "${:comment} ADJCALLSTACKDOWN",
Evan Cheng071a2792007-09-11 19:55:27 +0000366 [(callseq_start imm:$amt)]>;
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000367def ADJCALLSTACKUP : Pseudo<(outs), (ins u16imm:$amt1, u16imm:$amt2),
Chris Lattner54689662006-09-27 02:55:21 +0000368 "${:comment} ADJCALLSTACKUP",
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000369 [(callseq_end imm:$amt1, imm:$amt2)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000370}
Chris Lattner1877ec92006-03-13 21:52:10 +0000371
Evan Cheng64d80e32007-07-19 01:14:50 +0000372def UPDATE_VRSAVE : Pseudo<(outs GPRC:$rD), (ins GPRC:$rS),
Chris Lattner1877ec92006-03-13 21:52:10 +0000373 "UPDATE_VRSAVE $rD, $rS", []>;
Nate Begemanb816f022004-10-07 22:30:03 +0000374}
Jim Laskey2f616bf2006-11-16 22:43:37 +0000375
Evan Cheng071a2792007-09-11 19:55:27 +0000376let Defs = [R1], Uses = [R1] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000377def DYNALLOC : Pseudo<(outs GPRC:$result), (ins GPRC:$negsize, memri:$fpsi),
Jim Laskey2f616bf2006-11-16 22:43:37 +0000378 "${:comment} DYNALLOC $result, $negsize, $fpsi",
379 [(set GPRC:$result,
Evan Cheng071a2792007-09-11 19:55:27 +0000380 (PPCdynalloc GPRC:$negsize, iaddr:$fpsi))]>;
Jim Laskey2f616bf2006-11-16 22:43:37 +0000381
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000382// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
383// scheduler into a branch sequence.
Chris Lattner88d211f2006-03-12 09:13:49 +0000384let usesCustomDAGSchedInserter = 1, // Expanded by the scheduler.
385 PPC970_Single = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000386 def SELECT_CC_I4 : Pseudo<(outs GPRC:$dst), (ins CRRC:$cond, GPRC:$T, GPRC:$F,
Chris Lattner54689662006-09-27 02:55:21 +0000387 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
388 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000389 def SELECT_CC_I8 : Pseudo<(outs G8RC:$dst), (ins CRRC:$cond, G8RC:$T, G8RC:$F,
Chris Lattner54689662006-09-27 02:55:21 +0000390 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
391 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000392 def SELECT_CC_F4 : Pseudo<(outs F4RC:$dst), (ins CRRC:$cond, F4RC:$T, F4RC:$F,
Chris Lattner54689662006-09-27 02:55:21 +0000393 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
394 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000395 def SELECT_CC_F8 : Pseudo<(outs F8RC:$dst), (ins CRRC:$cond, F8RC:$T, F8RC:$F,
Chris Lattner54689662006-09-27 02:55:21 +0000396 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
397 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000398 def SELECT_CC_VRRC: Pseudo<(outs VRRC:$dst), (ins CRRC:$cond, VRRC:$T, VRRC:$F,
Chris Lattner54689662006-09-27 02:55:21 +0000399 i32imm:$BROPC), "${:comment} SELECT_CC PSEUDO!",
400 []>;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000401}
402
Bill Wendling7194aaf2008-03-03 22:19:16 +0000403// SPILL_CR - Indicate that we're dumping the CR register, so we'll need to
404// scavenge a register for it.
405def SPILL_CR : Pseudo<(outs), (ins GPRC:$cond, memri:$F),
406 "${:comment} SPILL_CR $cond $F", []>;
407
Evan Chengffbacca2007-07-21 00:34:19 +0000408let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7 in {
Evan Cheng6da8d992006-01-09 18:28:21 +0000409 let isReturn = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000410 def BLR : XLForm_2_br<19, 16, 0, (outs), (ins pred:$p),
Chris Lattner6fc40072006-11-04 05:42:48 +0000411 "b${p:cc}lr ${p:reg}", BrB,
412 [(retflag)]>;
Owen Anderson20ab2902007-11-12 07:39:39 +0000413 let isBranch = 1, isIndirectBranch = 1 in
414 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>;
Chris Lattner47f01f12005-09-08 19:50:41 +0000415}
416
Chris Lattner7a823bd2005-02-15 20:26:49 +0000417let Defs = [LR] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000418 def MovePCtoLR : Pseudo<(outs), (ins piclabel:$label), "bl $label", []>,
Chris Lattner88d211f2006-03-12 09:13:49 +0000419 PPC970_Unit_BRU;
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000420
Evan Chengffbacca2007-07-21 00:34:19 +0000421let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7 in {
Chris Lattner594f4c62006-10-13 19:10:34 +0000422 let isBarrier = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000423 def B : IForm<18, 0, 0, (outs), (ins target:$dst),
Chris Lattner1e484782005-12-04 18:42:54 +0000424 "b $dst", BrB,
425 [(br bb:$dst)]>;
Chris Lattner594f4c62006-10-13 19:10:34 +0000426 }
Chris Lattnerdd998852004-11-22 23:07:01 +0000427
Chris Lattner18258c62006-11-17 22:37:34 +0000428 // BCC represents an arbitrary conditional branch on a predicate.
429 // FIXME: should be able to write a pattern for PPCcondbranch, but can't use
430 // a two-value operand where a dag node expects two operands. :(
Evan Cheng64d80e32007-07-19 01:14:50 +0000431 def BCC : BForm<16, 0, 0, (outs), (ins pred:$cond, target:$dst),
Chris Lattner54e853b2006-11-18 00:32:03 +0000432 "b${cond:cc} ${cond:reg}, $dst"
433 /*[(PPCcondbranch CRRC:$crS, imm:$opc, bb:$dst)]*/>;
Misha Brukmanb2edb442004-06-28 18:23:35 +0000434}
435
Chris Lattner9f0bc652007-02-25 05:34:32 +0000436// Macho ABI Calls.
Evan Chengffbacca2007-07-21 00:34:19 +0000437let isCall = 1, PPC970_Unit = 7,
Misha Brukman5fa2b022004-06-29 23:37:36 +0000438 // All calls clobber the non-callee saved registers...
Misha Brukmanc661c302004-06-30 22:00:45 +0000439 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
440 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattnerbe80fc82006-03-16 22:35:59 +0000441 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
Chris Lattner1f24df62005-08-22 22:32:13 +0000442 LR,CTR,
Nicolas Geoffray0404cd92008-03-10 14:12:10 +0000443 CR0,CR1,CR5,CR6,CR7,
444 CR0LT,CR0GT,CR0EQ,CR0UN,CR1LT,CR1GT,CR1EQ,CR1UN,CR5LT,CR5GT,CR5EQ,
445 CR5UN,CR6LT,CR6GT,CR6EQ,CR6UN,CR7LT,CR7GT,CR7EQ,CR7UN] in {
Misha Brukmanc661c302004-06-30 22:00:45 +0000446 // Convenient aliases for call instructions
Chris Lattner9f0bc652007-02-25 05:34:32 +0000447 def BL_Macho : IForm<18, 0, 1,
Evan Cheng64d80e32007-07-19 01:14:50 +0000448 (outs), (ins calltarget:$func, variable_ops),
Chris Lattner9f0bc652007-02-25 05:34:32 +0000449 "bl $func", BrB, []>; // See Pat patterns below.
450 def BLA_Macho : IForm<18, 1, 1,
Evan Cheng64d80e32007-07-19 01:14:50 +0000451 (outs), (ins aaddr:$func, variable_ops),
Chris Lattner9f0bc652007-02-25 05:34:32 +0000452 "bla $func", BrB, [(PPCcall_Macho (i32 imm:$func))]>;
453 def BCTRL_Macho : XLForm_2_ext<19, 528, 20, 0, 1,
Evan Cheng64d80e32007-07-19 01:14:50 +0000454 (outs), (ins variable_ops),
Chris Lattner9f0bc652007-02-25 05:34:32 +0000455 "bctrl", BrB,
Evan Cheng152b7e12007-10-23 06:42:42 +0000456 [(PPCbctrl_Macho)]>, Requires<[In32BitMode]>;
Chris Lattner9f0bc652007-02-25 05:34:32 +0000457}
458
459// ELF ABI Calls.
Evan Chengffbacca2007-07-21 00:34:19 +0000460let isCall = 1, PPC970_Unit = 7,
Chris Lattner9f0bc652007-02-25 05:34:32 +0000461 // All calls clobber the non-callee saved registers...
462 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +0000463 F0,F1,F2,F3,F4,F5,F6,F7,F8,
Chris Lattner9f0bc652007-02-25 05:34:32 +0000464 V0,V1,V2,V3,V4,V5,V6,V7,V8,V9,V10,V11,V12,V13,V14,V15,V16,V17,V18,V19,
465 LR,CTR,
Nicolas Geoffray0404cd92008-03-10 14:12:10 +0000466 CR0,CR1,CR5,CR6,CR7,
467 CR0LT,CR0GT,CR0EQ,CR0UN,CR1LT,CR1GT,CR1EQ,CR1UN,CR5LT,CR5GT,CR5EQ,
468 CR5UN,CR6LT,CR6GT,CR6EQ,CR6UN,CR7LT,CR7GT,CR7EQ,CR7UN] in {
Chris Lattner9f0bc652007-02-25 05:34:32 +0000469 // Convenient aliases for call instructions
470 def BL_ELF : IForm<18, 0, 1,
Evan Cheng64d80e32007-07-19 01:14:50 +0000471 (outs), (ins calltarget:$func, variable_ops),
Chris Lattner9f0bc652007-02-25 05:34:32 +0000472 "bl $func", BrB, []>; // See Pat patterns below.
473 def BLA_ELF : IForm<18, 1, 1,
Evan Cheng64d80e32007-07-19 01:14:50 +0000474 (outs), (ins aaddr:$func, variable_ops),
Chris Lattner9f0bc652007-02-25 05:34:32 +0000475 "bla $func", BrB,
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +0000476 [(PPCcall_ELF (i32 imm:$func))]>;
Chris Lattner9f0bc652007-02-25 05:34:32 +0000477 def BCTRL_ELF : XLForm_2_ext<19, 528, 20, 0, 1,
Evan Cheng64d80e32007-07-19 01:14:50 +0000478 (outs), (ins variable_ops),
Chris Lattner9f0bc652007-02-25 05:34:32 +0000479 "bctrl", BrB,
Evan Cheng152b7e12007-10-23 06:42:42 +0000480 [(PPCbctrl_ELF)]>, Requires<[In32BitMode]>;
Misha Brukman5fa2b022004-06-29 23:37:36 +0000481}
482
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +0000483
484let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
485def TCRETURNdi :Pseudo< (outs),
486 (ins calltarget:$dst, i32imm:$offset, variable_ops),
487 "#TC_RETURNd $dst $offset",
488 []>;
489
490
491let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
492def TCRETURNai :Pseudo<(outs), (ins aaddr:$func, i32imm:$offset, variable_ops),
493 "#TC_RETURNa $func $offset",
494 [(PPCtc_return (i32 imm:$func), imm:$offset)]>;
495
496let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
497def TCRETURNri : Pseudo<(outs), (ins CTRRC:$dst, i32imm:$offset, variable_ops),
498 "#TC_RETURNr $dst $offset",
499 []>;
500
501
502let isTerminator = 1, isBarrier = 1, PPC970_Unit = 7, isBranch = 1,
503 isIndirectBranch = 1, isCall = 1, isReturn = 1 in
504def TAILBCTR : XLForm_2_ext<19, 528, 20, 0, 0, (outs), (ins), "bctr", BrB, []>,
505 Requires<[In32BitMode]>;
506
507
508
509let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
510 isBarrier = 1, isCall = 1, isReturn = 1 in
511def TAILB : IForm<18, 0, 0, (outs), (ins calltarget:$dst),
512 "b $dst", BrB,
513 []>;
514
515
516let isBranch = 1, isTerminator = 1, hasCtrlDep = 1, PPC970_Unit = 7,
517 isBarrier = 1, isCall = 1, isReturn = 1 in
518def TAILBA : IForm<18, 0, 0, (outs), (ins aaddr:$dst),
519 "ba $dst", BrB,
520 []>;
521
522
Chris Lattner001db452006-06-06 21:29:23 +0000523// DCB* instructions.
Evan Cheng64d80e32007-07-19 01:14:50 +0000524def DCBA : DCB_Form<758, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000525 "dcba $dst", LdStDCBF, [(int_ppc_dcba xoaddr:$dst)]>,
526 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000527def DCBF : DCB_Form<86, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000528 "dcbf $dst", LdStDCBF, [(int_ppc_dcbf xoaddr:$dst)]>,
529 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000530def DCBI : DCB_Form<470, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000531 "dcbi $dst", LdStDCBF, [(int_ppc_dcbi xoaddr:$dst)]>,
532 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000533def DCBST : DCB_Form<54, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000534 "dcbst $dst", LdStDCBF, [(int_ppc_dcbst xoaddr:$dst)]>,
535 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000536def DCBT : DCB_Form<278, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000537 "dcbt $dst", LdStDCBF, [(int_ppc_dcbt xoaddr:$dst)]>,
538 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000539def DCBTST : DCB_Form<246, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000540 "dcbtst $dst", LdStDCBF, [(int_ppc_dcbtst xoaddr:$dst)]>,
541 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000542def DCBZ : DCB_Form<1014, 0, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000543 "dcbz $dst", LdStDCBF, [(int_ppc_dcbz xoaddr:$dst)]>,
544 PPC970_DGroup_Single;
Evan Cheng64d80e32007-07-19 01:14:50 +0000545def DCBZL : DCB_Form<1014, 1, (outs), (ins memrr:$dst),
Chris Lattnere90c5372006-10-24 01:08:42 +0000546 "dcbzl $dst", LdStDCBF, [(int_ppc_dcbzl xoaddr:$dst)]>,
547 PPC970_DGroup_Single;
Chris Lattner26e552b2006-11-14 19:19:53 +0000548
Evan Cheng53301922008-07-12 02:23:19 +0000549// Atomic operations
550let usesCustomDAGSchedInserter = 1 in {
551 let Uses = [CR0] in {
552 def ATOMIC_LOAD_ADD_I32 : Pseudo<
553 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$incr),
554 "${:comment} ATOMIC_LOAD_ADD_I32 PSEUDO!",
555 [(set GPRC:$dst, (PPCatomic_load_add xoaddr:$ptr, GPRC:$incr))]>;
Evan Cheng53301922008-07-12 02:23:19 +0000556 def ATOMIC_SWAP_I32 : Pseudo<
557 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$new),
558 "${:comment} ATOMIC_SWAP_I32 PSEUDO!",
559 [(set GPRC:$dst, (PPCatomic_swap xoaddr:$ptr, GPRC:$new))]>;
560 }
Dale Johannesen5f0cfa22008-08-22 03:49:10 +0000561 let Uses = [CR0, CR1] in {
562 def ATOMIC_CMP_SWAP_I32 : Pseudo<
563 (outs GPRC:$dst), (ins memrr:$ptr, GPRC:$old, GPRC:$new),
564 "${:comment} ATOMIC_CMP_SWAP_I32 PSEUDO!",
565 [(set GPRC:$dst,
566 (PPCatomic_cmp_swap xoaddr:$ptr, GPRC:$old, GPRC:$new))]>;
567 }
Evan Cheng54fc97d2008-04-19 01:30:48 +0000568}
569
Evan Cheng53301922008-07-12 02:23:19 +0000570// Instructions to support atomic operations
571def LWARX : XForm_1<31, 20, (outs GPRC:$rD), (ins memrr:$src),
572 "lwarx $rD, $src", LdStLWARX,
573 [(set GPRC:$rD, (PPClarx xoaddr:$src))]>;
574
575let Defs = [CR0] in
576def STWCX : XForm_1<31, 150, (outs), (ins GPRC:$rS, memrr:$dst),
577 "stwcx. $rS, $dst", LdStSTWCX,
578 [(PPCstcx GPRC:$rS, xoaddr:$dst)]>,
579 isDOT;
580
Nate Begeman1db3c922008-08-11 17:36:31 +0000581let isBarrier = 1, hasCtrlDep = 1 in
582def TRAP : XForm_24<31, 4, (outs), (ins), "trap", LdStGeneral, [(trap)]>;
583
Chris Lattner26e552b2006-11-14 19:19:53 +0000584//===----------------------------------------------------------------------===//
585// PPC32 Load Instructions.
Nate Begeman07aada82004-08-30 02:28:06 +0000586//
Chris Lattner26e552b2006-11-14 19:19:53 +0000587
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000588// Unindexed (r+i) Loads.
Chris Lattner834f1ce2008-01-06 23:38:27 +0000589let isSimpleLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000590def LBZ : DForm_1<34, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000591 "lbz $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000592 [(set GPRC:$rD, (zextloadi8 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000593def LHA : DForm_1<42, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000594 "lha $rD, $src", LdStLHA,
Evan Cheng466685d2006-10-09 20:57:25 +0000595 [(set GPRC:$rD, (sextloadi16 iaddr:$src))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +0000596 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000597def LHZ : DForm_1<40, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000598 "lhz $rD, $src", LdStGeneral,
Evan Cheng466685d2006-10-09 20:57:25 +0000599 [(set GPRC:$rD, (zextloadi16 iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000600def LWZ : DForm_1<32, (outs GPRC:$rD), (ins memri:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000601 "lwz $rD, $src", LdStGeneral,
602 [(set GPRC:$rD, (load iaddr:$src))]>;
Chris Lattner302bf9c2006-11-08 02:13:12 +0000603
Evan Cheng64d80e32007-07-19 01:14:50 +0000604def LFS : DForm_1<48, (outs F4RC:$rD), (ins memri:$src),
Chris Lattner4eab7142006-11-10 02:08:47 +0000605 "lfs $rD, $src", LdStLFDU,
606 [(set F4RC:$rD, (load iaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000607def LFD : DForm_1<50, (outs F8RC:$rD), (ins memri:$src),
Chris Lattner4eab7142006-11-10 02:08:47 +0000608 "lfd $rD, $src", LdStLFD,
609 [(set F8RC:$rD, (load iaddr:$src))]>;
610
Chris Lattner4eab7142006-11-10 02:08:47 +0000611
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000612// Unindexed (r+i) Loads with Update (preinc).
Evan Chengcaf778a2007-08-01 23:07:38 +0000613def LBZU : DForm_1<35, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000614 "lbzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000615 []>, RegConstraint<"$addr.reg = $ea_result">,
616 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000617
Evan Chengcaf778a2007-08-01 23:07:38 +0000618def LHAU : DForm_1<43, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000619 "lhau $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000620 []>, RegConstraint<"$addr.reg = $ea_result">,
621 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000622
Evan Chengcaf778a2007-08-01 23:07:38 +0000623def LHZU : DForm_1<41, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000624 "lhzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000625 []>, RegConstraint<"$addr.reg = $ea_result">,
626 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000627
Evan Chengcaf778a2007-08-01 23:07:38 +0000628def LWZU : DForm_1<33, (outs GPRC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000629 "lwzu $rD, $addr", LdStGeneral,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000630 []>, RegConstraint<"$addr.reg = $ea_result">,
631 NoEncode<"$ea_result">;
Chris Lattner4eab7142006-11-10 02:08:47 +0000632
Evan Chengcaf778a2007-08-01 23:07:38 +0000633def LFSU : DForm_1<49, (outs F4RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000634 "lfs $rD, $addr", LdStLFDU,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000635 []>, RegConstraint<"$addr.reg = $ea_result">,
636 NoEncode<"$ea_result">;
637
Evan Chengcaf778a2007-08-01 23:07:38 +0000638def LFDU : DForm_1<51, (outs F8RC:$rD, ptr_rc:$ea_result), (ins memri:$addr),
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000639 "lfd $rD, $addr", LdStLFD,
Chris Lattner8e28b5c2006-11-15 23:24:18 +0000640 []>, RegConstraint<"$addr.reg = $ea_result">,
641 NoEncode<"$ea_result">;
Nate Begemanb816f022004-10-07 22:30:03 +0000642}
Chris Lattner302bf9c2006-11-08 02:13:12 +0000643
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000644// Indexed (r+r) Loads.
Chris Lattner26e552b2006-11-14 19:19:53 +0000645//
Chris Lattner834f1ce2008-01-06 23:38:27 +0000646let isSimpleLoad = 1, PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000647def LBZX : XForm_1<31, 87, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000648 "lbzx $rD, $src", LdStGeneral,
649 [(set GPRC:$rD, (zextloadi8 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000650def LHAX : XForm_1<31, 343, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000651 "lhax $rD, $src", LdStLHA,
652 [(set GPRC:$rD, (sextloadi16 xaddr:$src))]>,
653 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000654def LHZX : XForm_1<31, 279, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000655 "lhzx $rD, $src", LdStGeneral,
656 [(set GPRC:$rD, (zextloadi16 xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000657def LWZX : XForm_1<31, 23, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000658 "lwzx $rD, $src", LdStGeneral,
659 [(set GPRC:$rD, (load xaddr:$src))]>;
660
661
Evan Cheng64d80e32007-07-19 01:14:50 +0000662def LHBRX : XForm_1<31, 790, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000663 "lhbrx $rD, $src", LdStGeneral,
664 [(set GPRC:$rD, (PPClbrx xoaddr:$src, srcvalue:$sv, i16))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000665def LWBRX : XForm_1<31, 534, (outs GPRC:$rD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000666 "lwbrx $rD, $src", LdStGeneral,
667 [(set GPRC:$rD, (PPClbrx xoaddr:$src, srcvalue:$sv, i32))]>;
668
Evan Cheng64d80e32007-07-19 01:14:50 +0000669def LFSX : XForm_25<31, 535, (outs F4RC:$frD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000670 "lfsx $frD, $src", LdStLFDU,
671 [(set F4RC:$frD, (load xaddr:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000672def LFDX : XForm_25<31, 599, (outs F8RC:$frD), (ins memrr:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000673 "lfdx $frD, $src", LdStLFDU,
674 [(set F8RC:$frD, (load xaddr:$src))]>;
675}
676
677//===----------------------------------------------------------------------===//
678// PPC32 Store Instructions.
679//
680
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000681// Unindexed (r+i) Stores.
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000682let PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000683def STB : DForm_1<38, (outs), (ins GPRC:$rS, memri:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000684 "stb $rS, $src", LdStGeneral,
685 [(truncstorei8 GPRC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000686def STH : DForm_1<44, (outs), (ins GPRC:$rS, memri:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000687 "sth $rS, $src", LdStGeneral,
688 [(truncstorei16 GPRC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000689def STW : DForm_1<36, (outs), (ins GPRC:$rS, memri:$src),
Chris Lattner26e552b2006-11-14 19:19:53 +0000690 "stw $rS, $src", LdStGeneral,
691 [(store GPRC:$rS, iaddr:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000692def STFS : DForm_1<52, (outs), (ins F4RC:$rS, memri:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000693 "stfs $rS, $dst", LdStUX,
694 [(store F4RC:$rS, iaddr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000695def STFD : DForm_1<54, (outs), (ins F8RC:$rS, memri:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000696 "stfd $rS, $dst", LdStUX,
697 [(store F8RC:$rS, iaddr:$dst)]>;
698}
699
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000700// Unindexed (r+i) Stores with Update (preinc).
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000701let PPC970_Unit = 2 in {
Evan Chengd5f181a2007-07-20 00:20:46 +0000702def STBU : DForm_1<39, (outs ptr_rc:$ea_res), (ins GPRC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000703 symbolLo:$ptroff, ptr_rc:$ptrreg),
704 "stbu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000705 [(set ptr_rc:$ea_res,
706 (pre_truncsti8 GPRC:$rS, ptr_rc:$ptrreg,
707 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000708 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Chengd5f181a2007-07-20 00:20:46 +0000709def STHU : DForm_1<45, (outs ptr_rc:$ea_res), (ins GPRC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000710 symbolLo:$ptroff, ptr_rc:$ptrreg),
711 "sthu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000712 [(set ptr_rc:$ea_res,
713 (pre_truncsti16 GPRC:$rS, ptr_rc:$ptrreg,
714 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000715 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Chengd5f181a2007-07-20 00:20:46 +0000716def STWU : DForm_1<37, (outs ptr_rc:$ea_res), (ins GPRC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000717 symbolLo:$ptroff, ptr_rc:$ptrreg),
718 "stwu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000719 [(set ptr_rc:$ea_res, (pre_store GPRC:$rS, ptr_rc:$ptrreg,
720 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000721 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Chengd5f181a2007-07-20 00:20:46 +0000722def STFSU : DForm_1<37, (outs ptr_rc:$ea_res), (ins F4RC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000723 symbolLo:$ptroff, ptr_rc:$ptrreg),
724 "stfsu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000725 [(set ptr_rc:$ea_res, (pre_store F4RC:$rS, ptr_rc:$ptrreg,
726 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000727 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Evan Chengd5f181a2007-07-20 00:20:46 +0000728def STFDU : DForm_1<37, (outs ptr_rc:$ea_res), (ins F8RC:$rS,
Chris Lattneref20fef2006-11-16 00:33:34 +0000729 symbolLo:$ptroff, ptr_rc:$ptrreg),
730 "stfdu $rS, $ptroff($ptrreg)", LdStGeneral,
Chris Lattner74531e42006-11-16 00:41:37 +0000731 [(set ptr_rc:$ea_res, (pre_store F8RC:$rS, ptr_rc:$ptrreg,
732 iaddroff:$ptroff))]>,
Chris Lattneref20fef2006-11-16 00:33:34 +0000733 RegConstraint<"$ptrreg = $ea_res">, NoEncode<"$ea_res">;
Chris Lattnerf8e07f42006-11-15 02:43:19 +0000734}
735
736
Chris Lattner26e552b2006-11-14 19:19:53 +0000737// Indexed (r+r) Stores.
738//
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000739let PPC970_Unit = 2 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000740def STBX : XForm_8<31, 215, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000741 "stbx $rS, $dst", LdStGeneral,
742 [(truncstorei8 GPRC:$rS, xaddr:$dst)]>,
743 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000744def STHX : XForm_8<31, 407, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000745 "sthx $rS, $dst", LdStGeneral,
746 [(truncstorei16 GPRC:$rS, xaddr:$dst)]>,
747 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000748def STWX : XForm_8<31, 151, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000749 "stwx $rS, $dst", LdStGeneral,
750 [(store GPRC:$rS, xaddr:$dst)]>,
751 PPC970_DGroup_Cracked;
Chris Lattner9c9fbf82008-01-06 05:53:26 +0000752
Chris Lattner2e48a702008-01-06 08:36:04 +0000753let mayStore = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000754def STWUX : XForm_8<31, 183, (outs), (ins GPRC:$rS, GPRC:$rA, GPRC:$rB),
Chris Lattner26e552b2006-11-14 19:19:53 +0000755 "stwux $rS, $rA, $rB", LdStGeneral,
756 []>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000757}
Evan Cheng64d80e32007-07-19 01:14:50 +0000758def STHBRX: XForm_8<31, 918, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000759 "sthbrx $rS, $dst", LdStGeneral,
760 [(PPCstbrx GPRC:$rS, xoaddr:$dst, srcvalue:$dummy, i16)]>,
761 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000762def STWBRX: XForm_8<31, 662, (outs), (ins GPRC:$rS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000763 "stwbrx $rS, $dst", LdStGeneral,
764 [(PPCstbrx GPRC:$rS, xoaddr:$dst, srcvalue:$dummy, i32)]>,
765 PPC970_DGroup_Cracked;
766
Evan Cheng64d80e32007-07-19 01:14:50 +0000767def STFIWX: XForm_28<31, 983, (outs), (ins F8RC:$frS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000768 "stfiwx $frS, $dst", LdStUX,
769 [(PPCstfiwx F8RC:$frS, xoaddr:$dst)]>;
Chris Lattnerc8478d82008-01-06 06:44:58 +0000770
Evan Cheng64d80e32007-07-19 01:14:50 +0000771def STFSX : XForm_28<31, 663, (outs), (ins F4RC:$frS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000772 "stfsx $frS, $dst", LdStUX,
773 [(store F4RC:$frS, xaddr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000774def STFDX : XForm_28<31, 727, (outs), (ins F8RC:$frS, memrr:$dst),
Chris Lattner26e552b2006-11-14 19:19:53 +0000775 "stfdx $frS, $dst", LdStUX,
776 [(store F8RC:$frS, xaddr:$dst)]>;
777}
778
Dale Johannesenf87d6c02008-08-22 17:20:54 +0000779let isBarrier = 1 in
780def SYNC : XForm_24_sync<31, 598, (outs), (ins),
781 "sync", LdStSync,
782 [(int_ppc_sync)]>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000783
784//===----------------------------------------------------------------------===//
785// PPC32 Arithmetic Instructions.
786//
Chris Lattner302bf9c2006-11-08 02:13:12 +0000787
Chris Lattner88d211f2006-03-12 09:13:49 +0000788let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000789def ADDI : DForm_2<14, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000790 "addi $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000791 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000792def ADDIC : DForm_2<12, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000793 "addic $rD, $rA, $imm", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +0000794 [(set GPRC:$rD, (addc GPRC:$rA, immSExt16:$imm))]>,
795 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +0000796def ADDICo : DForm_2<13, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000797 "addic. $rD, $rA, $imm", IntGeneral,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000798 []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000799def ADDIS : DForm_2<15, (outs GPRC:$rD), (ins GPRC:$rA, symbolHi:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000800 "addis $rD, $rA, $imm", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000801 [(set GPRC:$rD, (add GPRC:$rA, imm16ShiftedSExt:$imm))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000802def LA : DForm_2<14, (outs GPRC:$rD), (ins GPRC:$rA, symbolLo:$sym),
Jim Laskey53842142005-10-19 19:51:16 +0000803 "la $rD, $sym($rA)", IntGeneral,
Chris Lattner490ad082005-11-17 17:52:01 +0000804 [(set GPRC:$rD, (add GPRC:$rA,
805 (PPClo tglobaladdr:$sym, 0)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000806def MULLI : DForm_2< 7, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000807 "mulli $rD, $rA, $imm", IntMulLI,
Chris Lattner3e63ead2005-09-08 17:33:10 +0000808 [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000809def SUBFIC : DForm_2< 8, (outs GPRC:$rD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000810 "subfic $rD, $rA, $imm", IntGeneral,
Nate Begeman79691bc2006-03-17 22:41:37 +0000811 [(set GPRC:$rD, (subc immSExt16:$imm, GPRC:$rA))]>;
Bill Wendling0f940c92007-12-07 21:42:31 +0000812
Chris Lattnerdd415272008-01-10 05:45:39 +0000813let isReMaterializable = 1 in {
Bill Wendling0f940c92007-12-07 21:42:31 +0000814 def LI : DForm_2_r0<14, (outs GPRC:$rD), (ins symbolLo:$imm),
815 "li $rD, $imm", IntGeneral,
816 [(set GPRC:$rD, immSExt16:$imm)]>;
817 def LIS : DForm_2_r0<15, (outs GPRC:$rD), (ins symbolHi:$imm),
818 "lis $rD, $imm", IntGeneral,
819 [(set GPRC:$rD, imm16ShiftedSExt:$imm)]>;
820}
Chris Lattner88d211f2006-03-12 09:13:49 +0000821}
Chris Lattner26e552b2006-11-14 19:19:53 +0000822
Chris Lattner88d211f2006-03-12 09:13:49 +0000823let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000824def ANDIo : DForm_4<28, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000825 "andi. $dst, $src1, $src2", IntGeneral,
Nate Begeman789fd422006-02-12 09:09:52 +0000826 [(set GPRC:$dst, (and GPRC:$src1, immZExt16:$src2))]>,
827 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +0000828def ANDISo : DForm_4<29, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000829 "andis. $dst, $src1, $src2", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000830 [(set GPRC:$dst, (and GPRC:$src1,imm16ShiftedZExt:$src2))]>,
Nate Begeman789fd422006-02-12 09:09:52 +0000831 isDOT;
Evan Cheng64d80e32007-07-19 01:14:50 +0000832def ORI : DForm_4<24, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000833 "ori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000834 [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000835def ORIS : DForm_4<25, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000836 "oris $dst, $src1, $src2", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000837 [(set GPRC:$dst, (or GPRC:$src1, imm16ShiftedZExt:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000838def XORI : DForm_4<26, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000839 "xori $dst, $src1, $src2", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000840 [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000841def XORIS : DForm_4<27, (outs GPRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000842 "xoris $dst, $src1, $src2", IntGeneral,
Chris Lattner0ea70b22006-06-20 22:34:10 +0000843 [(set GPRC:$dst, (xor GPRC:$src1,imm16ShiftedZExt:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000844def NOP : DForm_4_zero<24, (outs), (ins), "nop", IntGeneral,
Nate Begeman09761222005-12-09 23:54:18 +0000845 []>;
Evan Chengcaf778a2007-08-01 23:07:38 +0000846def CMPWI : DForm_5_ext<11, (outs CRRC:$crD), (ins GPRC:$rA, s16imm:$imm),
Jim Laskey53842142005-10-19 19:51:16 +0000847 "cmpwi $crD, $rA, $imm", IntCompare>;
Evan Chengcaf778a2007-08-01 23:07:38 +0000848def CMPLWI : DForm_6_ext<10, (outs CRRC:$dst), (ins GPRC:$src1, u16imm:$src2),
Jim Laskey53842142005-10-19 19:51:16 +0000849 "cmplwi $dst, $src1, $src2", IntCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000850}
Nate Begemaned428532004-09-04 05:00:00 +0000851
Chris Lattnerb22a04d2006-03-25 07:51:43 +0000852
Chris Lattner88d211f2006-03-12 09:13:49 +0000853let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000854def NAND : XForm_6<31, 476, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000855 "nand $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000856 [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000857def AND : XForm_6<31, 28, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000858 "and $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000859 [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000860def ANDC : XForm_6<31, 60, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000861 "andc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000862 [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000863def OR : XForm_6<31, 444, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000864 "or $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000865 [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000866def NOR : XForm_6<31, 124, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000867 "nor $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000868 [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000869def ORC : XForm_6<31, 412, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000870 "orc $rA, $rS, $rB", IntGeneral,
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000871 [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000872def EQV : XForm_6<31, 284, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000873 "eqv $rA, $rS, $rB", IntGeneral,
Chris Lattnerc36d0652005-09-14 18:18:39 +0000874 [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000875def XOR : XForm_6<31, 316, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000876 "xor $rA, $rS, $rB", IntGeneral,
Chris Lattner4e85e642006-06-20 00:39:56 +0000877 [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000878def SLW : XForm_6<31, 24, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000879 "slw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000880 [(set GPRC:$rA, (PPCshl GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000881def SRW : XForm_6<31, 536, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000882 "srw $rA, $rS, $rB", IntGeneral,
Chris Lattner4172b102005-12-06 02:10:38 +0000883 [(set GPRC:$rA, (PPCsrl GPRC:$rS, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000884def SRAW : XForm_6<31, 792, (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000885 "sraw $rA, $rS, $rB", IntShift,
Chris Lattner4172b102005-12-06 02:10:38 +0000886 [(set GPRC:$rA, (PPCsra GPRC:$rS, GPRC:$rB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000887}
Chris Lattner26e552b2006-11-14 19:19:53 +0000888
Chris Lattner88d211f2006-03-12 09:13:49 +0000889let PPC970_Unit = 1 in { // FXU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000890def SRAWI : XForm_10<31, 824, (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH),
Jim Laskey53842142005-10-19 19:51:16 +0000891 "srawi $rA, $rS, $SH", IntShift,
Chris Lattnerbd059822005-12-05 02:34:05 +0000892 [(set GPRC:$rA, (sra GPRC:$rS, (i32 imm:$SH)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000893def CNTLZW : XForm_11<31, 26, (outs GPRC:$rA), (ins GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000894 "cntlzw $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000895 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000896def EXTSB : XForm_11<31, 954, (outs GPRC:$rA), (ins GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000897 "extsb $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000898 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000899def EXTSH : XForm_11<31, 922, (outs GPRC:$rA), (ins GPRC:$rS),
Jim Laskey53842142005-10-19 19:51:16 +0000900 "extsh $rA, $rS", IntGeneral,
Chris Lattner6159fb22005-09-02 22:35:53 +0000901 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000902
Evan Cheng64d80e32007-07-19 01:14:50 +0000903def CMPW : XForm_16_ext<31, 0, (outs CRRC:$crD), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000904 "cmpw $crD, $rA, $rB", IntCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000905def CMPLW : XForm_16_ext<31, 32, (outs CRRC:$crD), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +0000906 "cmplw $crD, $rA, $rB", IntCompare>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000907}
908let PPC970_Unit = 3 in { // FPU Operations.
Evan Cheng64d80e32007-07-19 01:14:50 +0000909//def FCMPO : XForm_17<63, 32, (outs CRRC:$crD), (ins FPRC:$fA, FPRC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000910// "fcmpo $crD, $fA, $fB", FPCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000911def FCMPUS : XForm_17<63, 0, (outs CRRC:$crD), (ins F4RC:$fA, F4RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000912 "fcmpu $crD, $fA, $fB", FPCompare>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000913def FCMPUD : XForm_17<63, 0, (outs CRRC:$crD), (ins F8RC:$fA, F8RC:$fB),
Jim Laskey53842142005-10-19 19:51:16 +0000914 "fcmpu $crD, $fA, $fB", FPCompare>;
Chris Lattner26e552b2006-11-14 19:19:53 +0000915
Evan Cheng64d80e32007-07-19 01:14:50 +0000916def FCTIWZ : XForm_26<63, 15, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000917 "fctiwz $frD, $frB", FPGeneral,
Chris Lattnere6115b32005-10-25 20:41:46 +0000918 [(set F8RC:$frD, (PPCfctiwz F8RC:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000919def FRSP : XForm_26<63, 12, (outs F4RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000920 "frsp $frD, $frB", FPGeneral,
Chris Lattner7cb64912005-10-14 04:55:50 +0000921 [(set F4RC:$frD, (fround F8RC:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000922def FSQRT : XForm_26<63, 22, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000923 "fsqrt $frD, $frB", FPSqrt,
Chris Lattner919c0322005-10-01 01:35:02 +0000924 [(set F8RC:$frD, (fsqrt F8RC:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000925def FSQRTS : XForm_26<59, 22, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000926 "fsqrts $frD, $frB", FPSqrt,
Chris Lattnere0b2e632005-10-15 21:44:15 +0000927 [(set F4RC:$frD, (fsqrt F4RC:$frB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000928}
Chris Lattner919c0322005-10-01 01:35:02 +0000929
930/// FMR is split into 3 versions, one for 4/8 byte FP, and one for extending.
Chris Lattner88d211f2006-03-12 09:13:49 +0000931///
932/// Note that these are defined as pseudo-ops on the PPC970 because they are
Chris Lattner9d5da1d2006-03-24 07:12:19 +0000933/// often coalesced away and we don't want the dispatch group builder to think
Chris Lattner88d211f2006-03-12 09:13:49 +0000934/// that they will fill slots (which could cause the load of a LSU reject to
935/// sneak into a d-group with a store).
Evan Cheng64d80e32007-07-19 01:14:50 +0000936def FMRS : XForm_26<63, 72, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000937 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000938 []>, // (set F4RC:$frD, F4RC:$frB)
939 PPC970_Unit_Pseudo;
Evan Cheng64d80e32007-07-19 01:14:50 +0000940def FMRD : XForm_26<63, 72, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000941 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000942 []>, // (set F8RC:$frD, F8RC:$frB)
943 PPC970_Unit_Pseudo;
Evan Cheng64d80e32007-07-19 01:14:50 +0000944def FMRSD : XForm_26<63, 72, (outs F8RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000945 "fmr $frD, $frB", FPGeneral,
Chris Lattner88d211f2006-03-12 09:13:49 +0000946 [(set F8RC:$frD, (fextend F4RC:$frB))]>,
947 PPC970_Unit_Pseudo;
Chris Lattner919c0322005-10-01 01:35:02 +0000948
Chris Lattner88d211f2006-03-12 09:13:49 +0000949let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner919c0322005-10-01 01:35:02 +0000950// These are artificially split into two different forms, for 4/8 byte FP.
Evan Cheng64d80e32007-07-19 01:14:50 +0000951def FABSS : XForm_26<63, 264, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000952 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000953 [(set F4RC:$frD, (fabs F4RC:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000954def FABSD : XForm_26<63, 264, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000955 "fabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000956 [(set F8RC:$frD, (fabs F8RC:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000957def FNABSS : XForm_26<63, 136, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000958 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000959 [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000960def FNABSD : XForm_26<63, 136, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000961 "fnabs $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000962 [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000963def FNEGS : XForm_26<63, 40, (outs F4RC:$frD), (ins F4RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000964 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000965 [(set F4RC:$frD, (fneg F4RC:$frB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000966def FNEGD : XForm_26<63, 40, (outs F8RC:$frD), (ins F8RC:$frB),
Jim Laskey53842142005-10-19 19:51:16 +0000967 "fneg $frD, $frB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +0000968 [(set F8RC:$frD, (fneg F8RC:$frB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +0000969}
Chris Lattner919c0322005-10-01 01:35:02 +0000970
Nate Begeman6b3dc552004-08-29 22:45:13 +0000971
Nate Begeman07aada82004-08-30 02:28:06 +0000972// XL-Form instructions. condition register logical ops.
973//
Evan Cheng64d80e32007-07-19 01:14:50 +0000974def MCRF : XLForm_3<19, 0, (outs CRRC:$BF), (ins CRRC:$BFA),
Chris Lattner88d211f2006-03-12 09:13:49 +0000975 "mcrf $BF, $BFA", BrMCR>,
976 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +0000977
Nicolas Geoffray0404cd92008-03-10 14:12:10 +0000978def CREQV : XLForm_1<19, 289, (outs CRBITRC:$CRD),
979 (ins CRBITRC:$CRA, CRBITRC:$CRB),
Chris Lattner9f0bc652007-02-25 05:34:32 +0000980 "creqv $CRD, $CRA, $CRB", BrCR,
981 []>;
982
Nicolas Geoffray0404cd92008-03-10 14:12:10 +0000983def CROR : XLForm_1<19, 449, (outs CRBITRC:$CRD),
984 (ins CRBITRC:$CRA, CRBITRC:$CRB),
985 "cror $CRD, $CRA, $CRB", BrCR,
986 []>;
987
988def CRSET : XLForm_1_ext<19, 289, (outs CRBITRC:$dst), (ins),
Chris Lattner9f0bc652007-02-25 05:34:32 +0000989 "creqv $dst, $dst, $dst", BrCR,
990 []>;
991
Chris Lattner88d211f2006-03-12 09:13:49 +0000992// XFX-Form instructions. Instructions that deal with SPRs.
Nate Begeman07aada82004-08-30 02:28:06 +0000993//
Evan Cheng64d80e32007-07-19 01:14:50 +0000994def MFCTR : XFXForm_1_ext<31, 339, 9, (outs GPRC:$rT), (ins),
995 "mfctr $rT", SprMFSPR>,
Chris Lattner88d211f2006-03-12 09:13:49 +0000996 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000997let Pattern = [(PPCmtctr GPRC:$rS)] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000998def MTCTR : XFXForm_7_ext<31, 467, 9, (outs), (ins GPRC:$rS),
999 "mtctr $rS", SprMTSPR>,
Chris Lattner1877ec92006-03-13 21:52:10 +00001000 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001001}
Chris Lattner1877ec92006-03-13 21:52:10 +00001002
Evan Cheng64d80e32007-07-19 01:14:50 +00001003def MTLR : XFXForm_7_ext<31, 467, 8, (outs), (ins GPRC:$rS),
1004 "mtlr $rS", SprMTSPR>,
Chris Lattner1877ec92006-03-13 21:52:10 +00001005 PPC970_DGroup_First, PPC970_Unit_FXU;
Evan Cheng64d80e32007-07-19 01:14:50 +00001006def MFLR : XFXForm_1_ext<31, 339, 8, (outs GPRC:$rT), (ins),
1007 "mflr $rT", SprMFSPR>,
Chris Lattner88d211f2006-03-12 09:13:49 +00001008 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +00001009
1010// Move to/from VRSAVE: despite being a SPR, the VRSAVE register is renamed like
1011// a GPR on the PPC970. As such, copies in and out have the same performance
1012// characteristics as an OR instruction.
Evan Cheng64d80e32007-07-19 01:14:50 +00001013def MTVRSAVE : XFXForm_7_ext<31, 467, 256, (outs), (ins GPRC:$rS),
Chris Lattner1877ec92006-03-13 21:52:10 +00001014 "mtspr 256, $rS", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +00001015 PPC970_DGroup_Single, PPC970_Unit_FXU;
Evan Cheng64d80e32007-07-19 01:14:50 +00001016def MFVRSAVE : XFXForm_1_ext<31, 339, 256, (outs GPRC:$rT), (ins),
Chris Lattner1877ec92006-03-13 21:52:10 +00001017 "mfspr $rT, 256", IntGeneral>,
Nate Begeman133decd2006-03-15 05:25:05 +00001018 PPC970_DGroup_First, PPC970_Unit_FXU;
Chris Lattner1877ec92006-03-13 21:52:10 +00001019
Evan Cheng64d80e32007-07-19 01:14:50 +00001020def MTCRF : XFXForm_5<31, 144, (outs), (ins crbitm:$FXM, GPRC:$rS),
Chris Lattner88d211f2006-03-12 09:13:49 +00001021 "mtcrf $FXM, $rS", BrMCRX>,
1022 PPC970_MicroCode, PPC970_Unit_CRU;
Evan Cheng64d80e32007-07-19 01:14:50 +00001023def MFCR : XFXForm_3<31, 19, (outs GPRC:$rT), (ins), "mfcr $rT", SprMFCR>,
Chris Lattner6d92cad2006-03-26 10:06:40 +00001024 PPC970_MicroCode, PPC970_Unit_CRU;
Evan Cheng64d80e32007-07-19 01:14:50 +00001025def MFOCRF: XFXForm_5a<31, 19, (outs GPRC:$rT), (ins crbitm:$FXM),
Chris Lattner88d211f2006-03-12 09:13:49 +00001026 "mfcr $rT, $FXM", SprMFCR>,
1027 PPC970_DGroup_First, PPC970_Unit_CRU;
Nate Begeman07aada82004-08-30 02:28:06 +00001028
Dale Johannesen6eaeff22007-10-10 01:01:31 +00001029// Instructions to manipulate FPSCR. Only long double handling uses these.
1030// FPSCR is not modelled; we use the SDNode Flag to keep things in order.
1031
1032def MFFS : XForm_42<63, 583, (outs F8RC:$rT), (ins),
1033 "mffs $rT", IntMFFS,
1034 [(set F8RC:$rT, (PPCmffs))]>,
1035 PPC970_DGroup_Single, PPC970_Unit_FPU;
1036def MTFSB0 : XForm_43<63, 70, (outs), (ins u5imm:$FM),
1037 "mtfsb0 $FM", IntMTFSB0,
1038 [(PPCmtfsb0 (i32 imm:$FM))]>,
1039 PPC970_DGroup_Single, PPC970_Unit_FPU;
1040def MTFSB1 : XForm_43<63, 38, (outs), (ins u5imm:$FM),
1041 "mtfsb1 $FM", IntMTFSB0,
1042 [(PPCmtfsb1 (i32 imm:$FM))]>,
1043 PPC970_DGroup_Single, PPC970_Unit_FPU;
1044def FADDrtz: AForm_2<63, 21,
1045 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
1046 "fadd $FRT, $FRA, $FRB", FPGeneral,
1047 [(set F8RC:$FRT, (PPCfaddrtz F8RC:$FRA, F8RC:$FRB))]>,
1048 PPC970_DGroup_Single, PPC970_Unit_FPU;
1049// MTFSF does not actually produce an FP result. We pretend it copies
1050// input reg B to the output. If we didn't do this it would look like the
1051// instruction had no outputs (because we aren't modelling the FPSCR) and
1052// it would be deleted.
1053def MTFSF : XFLForm<63, 711, (outs F8RC:$FRA),
1054 (ins i32imm:$FM, F8RC:$rT, F8RC:$FRB),
1055 "mtfsf $FM, $rT", "$FRB = $FRA", IntMTFSB0,
1056 [(set F8RC:$FRA, (PPCmtfsf (i32 imm:$FM),
1057 F8RC:$rT, F8RC:$FRB))]>,
1058 PPC970_DGroup_Single, PPC970_Unit_FPU;
1059
Chris Lattner88d211f2006-03-12 09:13:49 +00001060let PPC970_Unit = 1 in { // FXU Operations.
Nate Begeman07aada82004-08-30 02:28:06 +00001061
1062// XO-Form instructions. Arithmetic instructions that can set overflow bit
1063//
Evan Cheng64d80e32007-07-19 01:14:50 +00001064def ADD4 : XOForm_1<31, 266, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001065 "add $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +00001066 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001067def ADDC : XOForm_1<31, 10, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001068 "addc $rT, $rA, $rB", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +00001069 [(set GPRC:$rT, (addc GPRC:$rA, GPRC:$rB))]>,
1070 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +00001071def ADDE : XOForm_1<31, 138, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001072 "adde $rT, $rA, $rB", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +00001073 [(set GPRC:$rT, (adde GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001074def DIVW : XOForm_1<31, 491, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001075 "divw $rT, $rA, $rB", IntDivW,
Chris Lattner88d211f2006-03-12 09:13:49 +00001076 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +00001077 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +00001078def DIVWU : XOForm_1<31, 459, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001079 "divwu $rT, $rA, $rB", IntDivW,
Chris Lattner88d211f2006-03-12 09:13:49 +00001080 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>,
Chris Lattnerfd977342006-03-13 05:15:10 +00001081 PPC970_DGroup_First, PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +00001082def MULHW : XOForm_1<31, 75, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001083 "mulhw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +00001084 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001085def MULHWU : XOForm_1<31, 11, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001086 "mulhwu $rT, $rA, $rB", IntMulHWU,
Chris Lattner218a15d2005-09-02 21:18:00 +00001087 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001088def MULLW : XOForm_1<31, 235, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001089 "mullw $rT, $rA, $rB", IntMulHW,
Chris Lattner218a15d2005-09-02 21:18:00 +00001090 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001091def SUBF : XOForm_1<31, 40, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001092 "subf $rT, $rA, $rB", IntGeneral,
Chris Lattner218a15d2005-09-02 21:18:00 +00001093 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001094def SUBFC : XOForm_1<31, 8, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001095 "subfc $rT, $rA, $rB", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +00001096 [(set GPRC:$rT, (subc GPRC:$rB, GPRC:$rA))]>,
1097 PPC970_DGroup_Cracked;
Evan Cheng64d80e32007-07-19 01:14:50 +00001098def SUBFE : XOForm_1<31, 136, 0, (outs GPRC:$rT), (ins GPRC:$rA, GPRC:$rB),
Jim Laskey53842142005-10-19 19:51:16 +00001099 "subfe $rT, $rA, $rB", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +00001100 [(set GPRC:$rT, (sube GPRC:$rB, GPRC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001101def ADDME : XOForm_3<31, 234, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +00001102 "addme $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +00001103 [(set GPRC:$rT, (adde GPRC:$rA, immAllOnes))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001104def ADDZE : XOForm_3<31, 202, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +00001105 "addze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +00001106 [(set GPRC:$rT, (adde GPRC:$rA, 0))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001107def NEG : XOForm_3<31, 104, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +00001108 "neg $rT, $rA", IntGeneral,
Chris Lattnerd1cdc702005-09-08 17:01:54 +00001109 [(set GPRC:$rT, (ineg GPRC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001110def SUBFME : XOForm_3<31, 232, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Nate Begeman551bf3f2006-02-17 05:43:56 +00001111 "subfme $rT, $rA", IntGeneral,
1112 [(set GPRC:$rT, (sube immAllOnes, GPRC:$rA))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001113def SUBFZE : XOForm_3<31, 200, 0, (outs GPRC:$rT), (ins GPRC:$rA),
Jim Laskey53842142005-10-19 19:51:16 +00001114 "subfze $rT, $rA", IntGeneral,
Nate Begeman551bf3f2006-02-17 05:43:56 +00001115 [(set GPRC:$rT, (sube 0, GPRC:$rA))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001116}
Nate Begeman07aada82004-08-30 02:28:06 +00001117
1118// A-Form instructions. Most of the instructions executed in the FPU are of
1119// this type.
1120//
Chris Lattner88d211f2006-03-12 09:13:49 +00001121let PPC970_Unit = 3 in { // FPU Operations.
Chris Lattner14522e32005-04-19 05:21:30 +00001122def FMADD : AForm_1<63, 29,
Evan Cheng64d80e32007-07-19 01:14:50 +00001123 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001124 "fmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +00001125 [(set F8RC:$FRT, (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +00001126 F8RC:$FRB))]>,
1127 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001128def FMADDS : AForm_1<59, 29,
Evan Cheng64d80e32007-07-19 01:14:50 +00001129 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001130 "fmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +00001131 [(set F4RC:$FRT, (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +00001132 F4RC:$FRB))]>,
1133 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001134def FMSUB : AForm_1<63, 28,
Evan Cheng64d80e32007-07-19 01:14:50 +00001135 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001136 "fmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +00001137 [(set F8RC:$FRT, (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +00001138 F8RC:$FRB))]>,
1139 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001140def FMSUBS : AForm_1<59, 28,
Evan Cheng64d80e32007-07-19 01:14:50 +00001141 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001142 "fmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +00001143 [(set F4RC:$FRT, (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Evan Cheng8c75ef92005-12-14 22:07:12 +00001144 F4RC:$FRB))]>,
1145 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001146def FNMADD : AForm_1<63, 31,
Evan Cheng64d80e32007-07-19 01:14:50 +00001147 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001148 "fnmadd $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +00001149 [(set F8RC:$FRT, (fneg (fadd (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +00001150 F8RC:$FRB)))]>,
1151 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001152def FNMADDS : AForm_1<59, 31,
Evan Cheng64d80e32007-07-19 01:14:50 +00001153 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001154 "fnmadds $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +00001155 [(set F4RC:$FRT, (fneg (fadd (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +00001156 F4RC:$FRB)))]>,
1157 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001158def FNMSUB : AForm_1<63, 30,
Evan Cheng64d80e32007-07-19 01:14:50 +00001159 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001160 "fnmsub $FRT, $FRA, $FRC, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +00001161 [(set F8RC:$FRT, (fneg (fsub (fmul F8RC:$FRA, F8RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +00001162 F8RC:$FRB)))]>,
1163 Requires<[FPContractions]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001164def FNMSUBS : AForm_1<59, 30,
Evan Cheng64d80e32007-07-19 01:14:50 +00001165 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001166 "fnmsubs $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +00001167 [(set F4RC:$FRT, (fneg (fsub (fmul F4RC:$FRA, F4RC:$FRC),
Nate Begemana07da922005-12-14 22:54:33 +00001168 F4RC:$FRB)))]>,
1169 Requires<[FPContractions]>;
Chris Lattner43f07a42005-10-02 07:07:49 +00001170// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
1171// having 4 of these, force the comparison to always be an 8-byte double (code
1172// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner867940d2005-10-02 06:58:23 +00001173// and 4/8 byte forms for the result and operand type..
Chris Lattner43f07a42005-10-02 07:07:49 +00001174def FSELD : AForm_1<63, 23,
Evan Cheng64d80e32007-07-19 01:14:50 +00001175 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001176 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +00001177 [(set F8RC:$FRT, (PPCfsel F8RC:$FRA,F8RC:$FRC,F8RC:$FRB))]>;
Chris Lattner43f07a42005-10-02 07:07:49 +00001178def FSELS : AForm_1<63, 23,
Evan Cheng64d80e32007-07-19 01:14:50 +00001179 (outs F4RC:$FRT), (ins F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001180 "fsel $FRT, $FRA, $FRC, $FRB", FPGeneral,
Chris Lattner9c73f092005-10-25 20:55:47 +00001181 [(set F4RC:$FRT, (PPCfsel F8RC:$FRA,F4RC:$FRC,F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001182def FADD : AForm_2<63, 21,
Evan Cheng64d80e32007-07-19 01:14:50 +00001183 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001184 "fadd $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001185 [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001186def FADDS : AForm_2<59, 21,
Evan Cheng64d80e32007-07-19 01:14:50 +00001187 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001188 "fadds $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +00001189 [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001190def FDIV : AForm_2<63, 18,
Evan Cheng64d80e32007-07-19 01:14:50 +00001191 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001192 "fdiv $FRT, $FRA, $FRB", FPDivD,
Chris Lattner919c0322005-10-01 01:35:02 +00001193 [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001194def FDIVS : AForm_2<59, 18,
Evan Cheng64d80e32007-07-19 01:14:50 +00001195 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001196 "fdivs $FRT, $FRA, $FRB", FPDivS,
Chris Lattnerdff06f42005-10-02 07:46:28 +00001197 [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001198def FMUL : AForm_3<63, 25,
Evan Cheng64d80e32007-07-19 01:14:50 +00001199 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001200 "fmul $FRT, $FRA, $FRB", FPFused,
Chris Lattner919c0322005-10-01 01:35:02 +00001201 [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001202def FMULS : AForm_3<59, 25,
Evan Cheng64d80e32007-07-19 01:14:50 +00001203 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001204 "fmuls $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +00001205 [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001206def FSUB : AForm_2<63, 20,
Evan Cheng64d80e32007-07-19 01:14:50 +00001207 (outs F8RC:$FRT), (ins F8RC:$FRA, F8RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001208 "fsub $FRT, $FRA, $FRB", FPGeneral,
Chris Lattner919c0322005-10-01 01:35:02 +00001209 [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +00001210def FSUBS : AForm_2<59, 20,
Evan Cheng64d80e32007-07-19 01:14:50 +00001211 (outs F4RC:$FRT), (ins F4RC:$FRA, F4RC:$FRB),
Jim Laskey53842142005-10-19 19:51:16 +00001212 "fsubs $FRT, $FRA, $FRB", FPGeneral,
Chris Lattnerdff06f42005-10-02 07:46:28 +00001213 [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001214}
Nate Begeman07aada82004-08-30 02:28:06 +00001215
Chris Lattner88d211f2006-03-12 09:13:49 +00001216let PPC970_Unit = 1 in { // FXU Operations.
Nate Begemancc8bd9c2004-08-31 02:28:08 +00001217// M-Form instructions. rotate and mask instructions.
1218//
Chris Lattner8e28b5c2006-11-15 23:24:18 +00001219let isCommutable = 1 in {
Chris Lattner043870d2005-09-09 18:17:41 +00001220// RLWIMI can be commuted if the rotate amount is zero.
Chris Lattner14522e32005-04-19 05:21:30 +00001221def RLWIMI : MForm_2<20,
Evan Cheng64d80e32007-07-19 01:14:50 +00001222 (outs GPRC:$rA), (ins GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
Jim Laskey53842142005-10-19 19:51:16 +00001223 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME", IntRotate,
Chris Lattner8e28b5c2006-11-15 23:24:18 +00001224 []>, PPC970_DGroup_Cracked, RegConstraint<"$rSi = $rA">,
1225 NoEncode<"$rSi">;
Nate Begeman2d4c98d2004-10-16 20:43:38 +00001226}
Chris Lattner14522e32005-04-19 05:21:30 +00001227def RLWINM : MForm_2<21,
Evan Cheng64d80e32007-07-19 01:14:50 +00001228 (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001229 "rlwinm $rA, $rS, $SH, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +00001230 []>;
Chris Lattner14522e32005-04-19 05:21:30 +00001231def RLWINMo : MForm_2<21,
Evan Cheng64d80e32007-07-19 01:14:50 +00001232 (outs GPRC:$rA), (ins GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001233 "rlwinm. $rA, $rS, $SH, $MB, $ME", IntGeneral,
Chris Lattnerfd977342006-03-13 05:15:10 +00001234 []>, isDOT, PPC970_DGroup_Cracked;
Chris Lattner14522e32005-04-19 05:21:30 +00001235def RLWNM : MForm_2<23,
Evan Cheng64d80e32007-07-19 01:14:50 +00001236 (outs GPRC:$rA), (ins GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
Jim Laskey53842142005-10-19 19:51:16 +00001237 "rlwnm $rA, $rS, $rB, $MB, $ME", IntGeneral,
Nate Begeman2d5aff72005-10-19 18:42:01 +00001238 []>;
Chris Lattner88d211f2006-03-12 09:13:49 +00001239}
Nate Begemancc8bd9c2004-08-31 02:28:08 +00001240
Chris Lattner3c0f9cc2006-03-20 06:15:45 +00001241
Chris Lattner2eb25172005-09-09 00:39:56 +00001242//===----------------------------------------------------------------------===//
Jim Laskeyf5395ce2005-12-16 22:45:29 +00001243// DWARF Pseudo Instructions
1244//
1245
Evan Cheng64d80e32007-07-19 01:14:50 +00001246def DWARF_LOC : Pseudo<(outs), (ins i32imm:$line, i32imm:$col, i32imm:$file),
Chris Lattner54689662006-09-27 02:55:21 +00001247 "${:comment} .loc $file, $line, $col",
Jim Laskeyf5395ce2005-12-16 22:45:29 +00001248 [(dwarf_loc (i32 imm:$line), (i32 imm:$col),
Jim Laskeyabf6d172006-01-05 01:25:28 +00001249 (i32 imm:$file))]>;
1250
Jim Laskeyf5395ce2005-12-16 22:45:29 +00001251//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +00001252// PowerPC Instruction Patterns
1253//
1254
Chris Lattner30e21a42005-09-26 22:20:16 +00001255// Arbitrary immediate support. Implement in terms of LIS/ORI.
1256def : Pat<(i32 imm:$imm),
1257 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner91da8622005-09-28 17:13:15 +00001258
1259// Implement the 'not' operation with the NOR instruction.
1260def NOT : Pat<(not GPRC:$in),
1261 (NOR GPRC:$in, GPRC:$in)>;
1262
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001263// ADD an arbitrary immediate.
1264def : Pat<(add GPRC:$in, imm:$imm),
1265 (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
1266// OR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +00001267def : Pat<(or GPRC:$in, imm:$imm),
1268 (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +00001269// XOR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +00001270def : Pat<(xor GPRC:$in, imm:$imm),
1271 (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Nate Begeman551bf3f2006-02-17 05:43:56 +00001272// SUBFIC
Nate Begeman79691bc2006-03-17 22:41:37 +00001273def : Pat<(sub immSExt16:$imm, GPRC:$in),
Nate Begeman551bf3f2006-02-17 05:43:56 +00001274 (SUBFIC GPRC:$in, imm:$imm)>;
Chris Lattner8be1fa52005-10-19 01:38:02 +00001275
Chris Lattner956f43c2006-06-16 20:22:01 +00001276// SHL/SRL
Chris Lattnerbd059822005-12-05 02:34:05 +00001277def : Pat<(shl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001278 (RLWINM GPRC:$in, imm:$imm, 0, (SHL32 imm:$imm))>;
Chris Lattnerbd059822005-12-05 02:34:05 +00001279def : Pat<(srl GPRC:$in, (i32 imm:$imm)),
Nate Begeman2d5aff72005-10-19 18:42:01 +00001280 (RLWINM GPRC:$in, (SRL32 imm:$imm), imm:$imm, 31)>;
Nate Begeman2d5aff72005-10-19 18:42:01 +00001281
Nate Begeman35ef9132006-01-11 21:21:00 +00001282// ROTL
1283def : Pat<(rotl GPRC:$in, GPRC:$sh),
1284 (RLWNM GPRC:$in, GPRC:$sh, 0, 31)>;
1285def : Pat<(rotl GPRC:$in, (i32 imm:$imm)),
1286 (RLWINM GPRC:$in, imm:$imm, 0, 31)>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001287
Nate Begemanf42f1332006-09-22 05:01:56 +00001288// RLWNM
1289def : Pat<(and (rotl GPRC:$in, GPRC:$sh), maskimm32:$imm),
1290 (RLWNM GPRC:$in, GPRC:$sh, (MB maskimm32:$imm), (ME maskimm32:$imm))>;
1291
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001292// Calls
Chris Lattner9f0bc652007-02-25 05:34:32 +00001293def : Pat<(PPCcall_Macho (i32 tglobaladdr:$dst)),
1294 (BL_Macho tglobaladdr:$dst)>;
Chris Lattner1fa3d9e2007-02-25 19:20:53 +00001295def : Pat<(PPCcall_Macho (i32 texternalsym:$dst)),
1296 (BL_Macho texternalsym:$dst)>;
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +00001297def : Pat<(PPCcall_ELF (i32 tglobaladdr:$dst)),
Chris Lattner1fa3d9e2007-02-25 19:20:53 +00001298 (BL_ELF tglobaladdr:$dst)>;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001299def : Pat<(PPCcall_ELF (i32 texternalsym:$dst)),
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +00001300 (BL_ELF texternalsym:$dst)>;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001301
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001302
1303def : Pat<(PPCtc_return (i32 tglobaladdr:$dst), imm:$imm),
1304 (TCRETURNdi tglobaladdr:$dst, imm:$imm)>;
1305
1306def : Pat<(PPCtc_return (i32 texternalsym:$dst), imm:$imm),
1307 (TCRETURNdi texternalsym:$dst, imm:$imm)>;
1308
1309def : Pat<(PPCtc_return CTRRC:$dst, imm:$imm),
1310 (TCRETURNri CTRRC:$dst, imm:$imm)>;
1311
1312
1313
Chris Lattner860e8862005-11-17 07:30:41 +00001314// Hi and Lo for Darwin Global Addresses.
Chris Lattnerd717b192005-12-11 07:45:47 +00001315def : Pat<(PPChi tglobaladdr:$in, 0), (LIS tglobaladdr:$in)>;
1316def : Pat<(PPClo tglobaladdr:$in, 0), (LI tglobaladdr:$in)>;
1317def : Pat<(PPChi tconstpool:$in, 0), (LIS tconstpool:$in)>;
1318def : Pat<(PPClo tconstpool:$in, 0), (LI tconstpool:$in)>;
Nate Begeman37efe672006-04-22 18:53:45 +00001319def : Pat<(PPChi tjumptable:$in, 0), (LIS tjumptable:$in)>;
1320def : Pat<(PPClo tjumptable:$in, 0), (LI tjumptable:$in)>;
Chris Lattner490ad082005-11-17 17:52:01 +00001321def : Pat<(add GPRC:$in, (PPChi tglobaladdr:$g, 0)),
1322 (ADDIS GPRC:$in, tglobaladdr:$g)>;
Nate Begeman28a6b022005-12-10 02:36:00 +00001323def : Pat<(add GPRC:$in, (PPChi tconstpool:$g, 0)),
1324 (ADDIS GPRC:$in, tconstpool:$g)>;
Nate Begeman37efe672006-04-22 18:53:45 +00001325def : Pat<(add GPRC:$in, (PPChi tjumptable:$g, 0)),
1326 (ADDIS GPRC:$in, tjumptable:$g)>;
Chris Lattner860e8862005-11-17 07:30:41 +00001327
Nate Begemana07da922005-12-14 22:54:33 +00001328// Fused negative multiply subtract, alternate pattern
1329def : Pat<(fsub F8RC:$B, (fmul F8RC:$A, F8RC:$C)),
1330 (FNMSUB F8RC:$A, F8RC:$C, F8RC:$B)>,
1331 Requires<[FPContractions]>;
1332def : Pat<(fsub F4RC:$B, (fmul F4RC:$A, F4RC:$C)),
1333 (FNMSUBS F4RC:$A, F4RC:$C, F4RC:$B)>,
1334 Requires<[FPContractions]>;
1335
Chris Lattner4172b102005-12-06 02:10:38 +00001336// Standard shifts. These are represented separately from the real shifts above
1337// so that we can distinguish between shifts that allow 5-bit and 6-bit shift
1338// amounts.
1339def : Pat<(sra GPRC:$rS, GPRC:$rB),
1340 (SRAW GPRC:$rS, GPRC:$rB)>;
1341def : Pat<(srl GPRC:$rS, GPRC:$rB),
1342 (SRW GPRC:$rS, GPRC:$rB)>;
1343def : Pat<(shl GPRC:$rS, GPRC:$rB),
1344 (SLW GPRC:$rS, GPRC:$rB)>;
1345
Evan Cheng466685d2006-10-09 20:57:25 +00001346def : Pat<(zextloadi1 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001347 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001348def : Pat<(zextloadi1 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001349 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001350def : Pat<(extloadi1 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001351 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001352def : Pat<(extloadi1 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001353 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001354def : Pat<(extloadi8 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001355 (LBZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001356def : Pat<(extloadi8 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001357 (LBZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001358def : Pat<(extloadi16 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001359 (LHZ iaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001360def : Pat<(extloadi16 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001361 (LHZX xaddr:$src)>;
Evan Cheng466685d2006-10-09 20:57:25 +00001362def : Pat<(extloadf32 iaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001363 (FMRSD (LFS iaddr:$src))>;
Evan Cheng466685d2006-10-09 20:57:25 +00001364def : Pat<(extloadf32 xaddr:$src),
Nate Begeman7fd1edd2005-12-19 23:25:09 +00001365 (FMRSD (LFSX xaddr:$src))>;
1366
Dale Johannesenf87d6c02008-08-22 17:20:54 +00001367// Memory barriers
1368def : Pat<(membarrier (i32 imm:$ll),
1369 (i32 imm:$ls),
1370 (i32 imm:$sl),
1371 (i32 imm:$ss),
1372 (i32 imm:$device)),
1373 (SYNC)>;
1374
Chris Lattnerb22a04d2006-03-25 07:51:43 +00001375include "PPCInstrAltivec.td"
Chris Lattner956f43c2006-06-16 20:22:01 +00001376include "PPCInstr64Bit.td"