blob: bdf7877a1950a83fe6dee89f9c967c95790a92f1 [file] [log] [blame]
Chris Lattnerb74e83c2002-12-16 16:15:28 +00001//===-- RegAllocLocal.cpp - A BasicBlock generic register allocator -------===//
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Chris Lattnerb74e83c2002-12-16 16:15:28 +00009//
10// This register allocator allocates registers to a basic block at a time,
11// attempting to keep values in registers and reusing registers as appropriate.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner4cc662b2003-08-03 21:47:31 +000015#define DEBUG_TYPE "regalloc"
Evan Chengddee8422006-11-15 20:55:15 +000016#include "llvm/BasicBlock.h"
Chris Lattner91a452b2003-01-13 00:25:40 +000017#include "llvm/CodeGen/Passes.h"
Chris Lattner580f9be2002-12-28 20:40:43 +000018#include "llvm/CodeGen/MachineFunctionPass.h"
Chris Lattnerb74e83c2002-12-16 16:15:28 +000019#include "llvm/CodeGen/MachineInstr.h"
Chris Lattnereb24db92002-12-28 21:08:26 +000020#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000021#include "llvm/CodeGen/MachineRegisterInfo.h"
Jim Laskeyeb577ba2006-08-02 12:30:23 +000022#include "llvm/CodeGen/RegAllocRegistry.h"
Chris Lattner3501fea2003-01-14 22:00:31 +000023#include "llvm/Target/TargetInstrInfo.h"
Chris Lattnerb74e83c2002-12-16 16:15:28 +000024#include "llvm/Target/TargetMachine.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000025#include "llvm/Support/CommandLine.h"
26#include "llvm/Support/Debug.h"
Chris Lattnera4f0b3a2006-08-27 12:54:02 +000027#include "llvm/Support/Compiler.h"
Chris Lattner94c002a2007-02-01 05:32:05 +000028#include "llvm/ADT/IndexedMap.h"
Evan Chengddee8422006-11-15 20:55:15 +000029#include "llvm/ADT/SmallVector.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000030#include "llvm/ADT/Statistic.h"
Chris Lattner27f29162004-10-26 15:35:58 +000031#include <algorithm>
Chris Lattneref09c632004-01-31 21:27:19 +000032using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000033
Chris Lattnercd3245a2006-12-19 22:41:21 +000034STATISTIC(NumStores, "Number of stores added");
35STATISTIC(NumLoads , "Number of loads added");
36STATISTIC(NumFolded, "Number of loads/stores folded into instructions");
Jim Laskey13ec7022006-08-01 14:21:23 +000037
Chris Lattnercd3245a2006-12-19 22:41:21 +000038namespace {
Jim Laskey13ec7022006-08-01 14:21:23 +000039 static RegisterRegAlloc
40 localRegAlloc("local", " local register allocator",
41 createLocalRegisterAllocator);
42
43
Bill Wendlinge23e00d2007-05-08 19:02:46 +000044 class VISIBILITY_HIDDEN RALocal : public MachineFunctionPass {
Devang Patel794fd752007-05-01 21:15:47 +000045 public:
Devang Patel19974732007-05-03 01:11:54 +000046 static char ID;
Bill Wendlinge23e00d2007-05-08 19:02:46 +000047 RALocal() : MachineFunctionPass((intptr_t)&ID) {}
Devang Patel794fd752007-05-01 21:15:47 +000048 private:
Chris Lattner580f9be2002-12-28 20:40:43 +000049 const TargetMachine *TM;
Chris Lattnerb74e83c2002-12-16 16:15:28 +000050 MachineFunction *MF;
Chris Lattner84bc5422007-12-31 04:13:23 +000051 const MRegisterInfo *MRI;
Owen Anderson6425f8b2008-01-07 01:35:56 +000052 const TargetInstrInfo *TII;
Chris Lattnerff863ba2002-12-25 05:05:46 +000053
Chris Lattnerb8822ad2003-08-04 23:36:39 +000054 // StackSlotForVirtReg - Maps virtual regs to the frame index where these
55 // values are spilled.
Chris Lattner580f9be2002-12-28 20:40:43 +000056 std::map<unsigned, int> StackSlotForVirtReg;
Chris Lattnerb74e83c2002-12-16 16:15:28 +000057
58 // Virt2PhysRegMap - This map contains entries for each virtual register
Alkis Evlogimenos4d0d8642004-02-25 21:55:45 +000059 // that is currently available in a physical register.
Chris Lattner94c002a2007-02-01 05:32:05 +000060 IndexedMap<unsigned, VirtReg2IndexFunctor> Virt2PhysRegMap;
Chris Lattnerecea5632004-02-09 02:12:04 +000061
62 unsigned &getVirt2PhysRegMapSlot(unsigned VirtReg) {
Alkis Evlogimenos4d0d8642004-02-25 21:55:45 +000063 return Virt2PhysRegMap[VirtReg];
Chris Lattnerecea5632004-02-09 02:12:04 +000064 }
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +000065
Chris Lattner64667b62004-02-09 01:26:13 +000066 // PhysRegsUsed - This array is effectively a map, containing entries for
67 // each physical register that currently has a value (ie, it is in
68 // Virt2PhysRegMap). The value mapped to is the virtual register
69 // corresponding to the physical register (the inverse of the
70 // Virt2PhysRegMap), or 0. The value is set to 0 if this register is pinned
Chris Lattner45d57882006-09-08 19:03:30 +000071 // because it is used by a future instruction, and to -2 if it is not
72 // allocatable. If the entry for a physical register is -1, then the
73 // physical register is "not in the map".
Chris Lattnerb74e83c2002-12-16 16:15:28 +000074 //
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +000075 std::vector<int> PhysRegsUsed;
Chris Lattnerb74e83c2002-12-16 16:15:28 +000076
77 // PhysRegsUseOrder - This contains a list of the physical registers that
78 // currently have a virtual register value in them. This list provides an
79 // ordering of registers, imposing a reallocation order. This list is only
80 // used if all registers are allocated and we have to spill one, in which
81 // case we spill the least recently used register. Entries at the front of
82 // the list are the least recently used registers, entries at the back are
83 // the most recently used.
84 //
85 std::vector<unsigned> PhysRegsUseOrder;
86
Evan Cheng839b7592008-01-17 02:08:17 +000087 // Virt2LastUseMap - This maps each virtual register to its last use
88 // (MachineInstr*, operand index pair).
89 IndexedMap<std::pair<MachineInstr*, unsigned>, VirtReg2IndexFunctor>
90 Virt2LastUseMap;
91
92 std::pair<MachineInstr*,unsigned>& getVirtRegLastUse(unsigned Reg) {
93 assert(MRegisterInfo::isVirtualRegister(Reg) && "Illegal VirtReg!");
94 return Virt2LastUseMap[Reg];
95 }
96
Chris Lattner91a452b2003-01-13 00:25:40 +000097 // VirtRegModified - This bitset contains information about which virtual
98 // registers need to be spilled back to memory when their registers are
99 // scavenged. If a virtual register has simply been rematerialized, there
100 // is no reason to spill it to memory when we need the register back.
Chris Lattner82bee0f2002-12-18 08:14:26 +0000101 //
Evan Cheng644340a2008-01-17 00:35:26 +0000102 BitVector VirtRegModified;
Chris Lattner91a452b2003-01-13 00:25:40 +0000103
104 void markVirtRegModified(unsigned Reg, bool Val = true) {
Chris Lattneref09c632004-01-31 21:27:19 +0000105 assert(MRegisterInfo::isVirtualRegister(Reg) && "Illegal VirtReg!");
Chris Lattner91a452b2003-01-13 00:25:40 +0000106 Reg -= MRegisterInfo::FirstVirtualRegister;
Evan Cheng644340a2008-01-17 00:35:26 +0000107 if (Val)
108 VirtRegModified.set(Reg);
109 else
110 VirtRegModified.reset(Reg);
Chris Lattner91a452b2003-01-13 00:25:40 +0000111 }
112
113 bool isVirtRegModified(unsigned Reg) const {
Chris Lattneref09c632004-01-31 21:27:19 +0000114 assert(MRegisterInfo::isVirtualRegister(Reg) && "Illegal VirtReg!");
Chris Lattner91a452b2003-01-13 00:25:40 +0000115 assert(Reg - MRegisterInfo::FirstVirtualRegister < VirtRegModified.size()
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +0000116 && "Illegal virtual register!");
Chris Lattner91a452b2003-01-13 00:25:40 +0000117 return VirtRegModified[Reg - MRegisterInfo::FirstVirtualRegister];
118 }
Chris Lattner82bee0f2002-12-18 08:14:26 +0000119
Evan Cheng7ac19af2007-06-26 21:05:13 +0000120 void AddToPhysRegsUseOrder(unsigned Reg) {
121 std::vector<unsigned>::iterator It =
122 std::find(PhysRegsUseOrder.begin(), PhysRegsUseOrder.end(), Reg);
123 if (It != PhysRegsUseOrder.end())
124 PhysRegsUseOrder.erase(It);
125 PhysRegsUseOrder.push_back(Reg);
126 }
127
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000128 void MarkPhysRegRecentlyUsed(unsigned Reg) {
Chris Lattner5e503492006-09-03 07:15:37 +0000129 if (PhysRegsUseOrder.empty() ||
130 PhysRegsUseOrder.back() == Reg) return; // Already most recently used
Chris Lattner0eb172c2002-12-24 00:04:55 +0000131
132 for (unsigned i = PhysRegsUseOrder.size(); i != 0; --i)
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +0000133 if (areRegsEqual(Reg, PhysRegsUseOrder[i-1])) {
134 unsigned RegMatch = PhysRegsUseOrder[i-1]; // remove from middle
135 PhysRegsUseOrder.erase(PhysRegsUseOrder.begin()+i-1);
136 // Add it to the end of the list
137 PhysRegsUseOrder.push_back(RegMatch);
138 if (RegMatch == Reg)
139 return; // Found an exact match, exit early
140 }
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000141 }
142
143 public:
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000144 virtual const char *getPassName() const {
145 return "Local Register Allocator";
146 }
147
Chris Lattner91a452b2003-01-13 00:25:40 +0000148 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
Chris Lattner91a452b2003-01-13 00:25:40 +0000149 AU.addRequiredID(PHIEliminationID);
Alkis Evlogimenos4c080862003-12-18 22:40:24 +0000150 AU.addRequiredID(TwoAddressInstructionPassID);
Chris Lattner91a452b2003-01-13 00:25:40 +0000151 MachineFunctionPass::getAnalysisUsage(AU);
152 }
153
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000154 private:
155 /// runOnMachineFunction - Register allocate the whole function
156 bool runOnMachineFunction(MachineFunction &Fn);
157
158 /// AllocateBasicBlock - Register allocate the specified basic block.
159 void AllocateBasicBlock(MachineBasicBlock &MBB);
160
Chris Lattner82bee0f2002-12-18 08:14:26 +0000161
Chris Lattner82bee0f2002-12-18 08:14:26 +0000162 /// areRegsEqual - This method returns true if the specified registers are
163 /// related to each other. To do this, it checks to see if they are equal
164 /// or if the first register is in the alias set of the second register.
165 ///
166 bool areRegsEqual(unsigned R1, unsigned R2) const {
167 if (R1 == R2) return true;
Chris Lattner84bc5422007-12-31 04:13:23 +0000168 for (const unsigned *AliasSet = MRI->getAliasSet(R2);
Alkis Evlogimenos73ff5122003-10-08 05:20:08 +0000169 *AliasSet; ++AliasSet) {
170 if (*AliasSet == R1) return true;
171 }
Chris Lattner82bee0f2002-12-18 08:14:26 +0000172 return false;
173 }
174
Chris Lattner580f9be2002-12-28 20:40:43 +0000175 /// getStackSpaceFor - This returns the frame index of the specified virtual
Chris Lattnerb8822ad2003-08-04 23:36:39 +0000176 /// register on the stack, allocating space if necessary.
Chris Lattner580f9be2002-12-28 20:40:43 +0000177 int getStackSpaceFor(unsigned VirtReg, const TargetRegisterClass *RC);
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000178
Chris Lattnerb8822ad2003-08-04 23:36:39 +0000179 /// removePhysReg - This method marks the specified physical register as no
180 /// longer being in use.
181 ///
Chris Lattner82bee0f2002-12-18 08:14:26 +0000182 void removePhysReg(unsigned PhysReg);
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000183
184 /// spillVirtReg - This method spills the value specified by PhysReg into
185 /// the virtual register slot specified by VirtReg. It then updates the RA
186 /// data structures to indicate the fact that PhysReg is now available.
187 ///
Chris Lattner688c8252004-02-22 19:08:15 +0000188 void spillVirtReg(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI,
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000189 unsigned VirtReg, unsigned PhysReg);
190
Chris Lattnerc21be922002-12-16 17:44:42 +0000191 /// spillPhysReg - This method spills the specified physical register into
Chris Lattner128c2aa2003-08-17 18:01:15 +0000192 /// the virtual register slot associated with it. If OnlyVirtRegs is set to
193 /// true, then the request is ignored if the physical register does not
194 /// contain a virtual register.
Chris Lattner91a452b2003-01-13 00:25:40 +0000195 ///
Chris Lattner42e0a8f2004-02-17 03:57:19 +0000196 void spillPhysReg(MachineBasicBlock &MBB, MachineInstr *I,
Chris Lattner128c2aa2003-08-17 18:01:15 +0000197 unsigned PhysReg, bool OnlyVirtRegs = false);
Chris Lattnerc21be922002-12-16 17:44:42 +0000198
Chris Lattner91a452b2003-01-13 00:25:40 +0000199 /// assignVirtToPhysReg - This method updates local state so that we know
200 /// that PhysReg is the proper container for VirtReg now. The physical
201 /// register must not be used for anything else when this is called.
202 ///
203 void assignVirtToPhysReg(unsigned VirtReg, unsigned PhysReg);
204
Chris Lattnerae640432002-12-17 02:50:10 +0000205 /// isPhysRegAvailable - Return true if the specified physical register is
206 /// free and available for use. This also includes checking to see if
207 /// aliased registers are all free...
208 ///
Chris Lattner82bee0f2002-12-18 08:14:26 +0000209 bool isPhysRegAvailable(unsigned PhysReg) const;
Chris Lattner91a452b2003-01-13 00:25:40 +0000210
211 /// getFreeReg - Look to see if there is a free register available in the
212 /// specified register class. If not, return 0.
213 ///
214 unsigned getFreeReg(const TargetRegisterClass *RC);
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +0000215
Chris Lattner91a452b2003-01-13 00:25:40 +0000216 /// getReg - Find a physical register to hold the specified virtual
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000217 /// register. If all compatible physical registers are used, this method
218 /// spills the last used virtual register to the stack, and uses that
219 /// register.
220 ///
Chris Lattner42e0a8f2004-02-17 03:57:19 +0000221 unsigned getReg(MachineBasicBlock &MBB, MachineInstr *MI,
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +0000222 unsigned VirtReg);
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000223
Chris Lattner42e0a8f2004-02-17 03:57:19 +0000224 /// reloadVirtReg - This method transforms the specified specified virtual
225 /// register use to refer to a physical register. This method may do this
226 /// in one of several ways: if the register is available in a physical
227 /// register already, it uses that physical register. If the value is not
228 /// in a physical register, and if there are physical registers available,
229 /// it loads it into a register. If register pressure is high, and it is
230 /// possible, it tries to fold the load of the virtual register into the
231 /// instruction itself. It avoids doing this if register pressure is low to
232 /// improve the chance that subsequent instructions can use the reloaded
233 /// value. This method returns the modified instruction.
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000234 ///
Chris Lattner42e0a8f2004-02-17 03:57:19 +0000235 MachineInstr *reloadVirtReg(MachineBasicBlock &MBB, MachineInstr *MI,
236 unsigned OpNum);
Misha Brukmanedf128a2005-04-21 22:36:52 +0000237
Chris Lattnerb8822ad2003-08-04 23:36:39 +0000238
239 void reloadPhysReg(MachineBasicBlock &MBB, MachineBasicBlock::iterator &I,
240 unsigned PhysReg);
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000241 };
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000242 char RALocal::ID = 0;
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000243}
244
Chris Lattnerb8822ad2003-08-04 23:36:39 +0000245/// getStackSpaceFor - This allocates space for the specified virtual register
246/// to be held on the stack.
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000247int RALocal::getStackSpaceFor(unsigned VirtReg, const TargetRegisterClass *RC) {
Chris Lattnerb8822ad2003-08-04 23:36:39 +0000248 // Find the location Reg would belong...
249 std::map<unsigned, int>::iterator I =StackSlotForVirtReg.lower_bound(VirtReg);
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000250
Chris Lattner580f9be2002-12-28 20:40:43 +0000251 if (I != StackSlotForVirtReg.end() && I->first == VirtReg)
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000252 return I->second; // Already has space allocated?
253
Chris Lattner580f9be2002-12-28 20:40:43 +0000254 // Allocate a new stack object for this spill location...
Chris Lattner26eb14b2004-08-15 22:02:22 +0000255 int FrameIdx = MF->getFrameInfo()->CreateStackObject(RC->getSize(),
256 RC->getAlignment());
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000257
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000258 // Assign the slot...
Chris Lattner580f9be2002-12-28 20:40:43 +0000259 StackSlotForVirtReg.insert(I, std::make_pair(VirtReg, FrameIdx));
260 return FrameIdx;
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000261}
262
Chris Lattnerae640432002-12-17 02:50:10 +0000263
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +0000264/// removePhysReg - This method marks the specified physical register as no
Chris Lattner82bee0f2002-12-18 08:14:26 +0000265/// longer being in use.
266///
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000267void RALocal::removePhysReg(unsigned PhysReg) {
Chris Lattner64667b62004-02-09 01:26:13 +0000268 PhysRegsUsed[PhysReg] = -1; // PhyReg no longer used
Chris Lattner82bee0f2002-12-18 08:14:26 +0000269
270 std::vector<unsigned>::iterator It =
271 std::find(PhysRegsUseOrder.begin(), PhysRegsUseOrder.end(), PhysReg);
Alkis Evlogimenos19b64862004-01-13 06:24:30 +0000272 if (It != PhysRegsUseOrder.end())
273 PhysRegsUseOrder.erase(It);
Chris Lattner82bee0f2002-12-18 08:14:26 +0000274}
275
Chris Lattner91a452b2003-01-13 00:25:40 +0000276
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000277/// spillVirtReg - This method spills the value specified by PhysReg into the
278/// virtual register slot specified by VirtReg. It then updates the RA data
279/// structures to indicate the fact that PhysReg is now available.
280///
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000281void RALocal::spillVirtReg(MachineBasicBlock &MBB,
282 MachineBasicBlock::iterator I,
283 unsigned VirtReg, unsigned PhysReg) {
Chris Lattner8c819452003-08-05 04:13:58 +0000284 assert(VirtReg && "Spilling a physical register is illegal!"
Chris Lattnerd9ac6a72003-08-05 00:49:09 +0000285 " Must not have appropriate kill for the register or use exists beyond"
286 " the intended one.");
Chris Lattner84bc5422007-12-31 04:13:23 +0000287 DOUT << " Spilling register " << MRI->getName(PhysReg)
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000288 << " containing %reg" << VirtReg;
Owen Andersonf6372aa2008-01-01 21:11:32 +0000289
290 const TargetInstrInfo* TII = MBB.getParent()->getTarget().getInstrInfo();
291
Evan Cheng839b7592008-01-17 02:08:17 +0000292 if (!isVirtRegModified(VirtReg)) {
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000293 DOUT << " which has not been modified, so no store necessary!";
Evan Cheng839b7592008-01-17 02:08:17 +0000294 std::pair<MachineInstr*, unsigned> &LastUse = getVirtRegLastUse(VirtReg);
295 if (LastUse.first)
296 LastUse.first->getOperand(LastUse.second).setIsKill();
297 }
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000298
Chris Lattnerd9ac6a72003-08-05 00:49:09 +0000299 // Otherwise, there is a virtual register corresponding to this physical
300 // register. We only need to spill it into its stack slot if it has been
301 // modified.
302 if (isVirtRegModified(VirtReg)) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000303 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(VirtReg);
Chris Lattnerd9ac6a72003-08-05 00:49:09 +0000304 int FrameIndex = getStackSpaceFor(VirtReg, RC);
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000305 DOUT << " to stack slot #" << FrameIndex;
Owen Andersonf6372aa2008-01-01 21:11:32 +0000306 TII->storeRegToStackSlot(MBB, I, PhysReg, true, FrameIndex, RC);
Alkis Evlogimenos2acef2d2004-02-19 06:19:09 +0000307 ++NumStores; // Update statistics
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000308 }
Chris Lattnerecea5632004-02-09 02:12:04 +0000309
310 getVirt2PhysRegMapSlot(VirtReg) = 0; // VirtReg no longer available
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000311
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000312 DOUT << "\n";
Chris Lattner82bee0f2002-12-18 08:14:26 +0000313 removePhysReg(PhysReg);
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000314}
315
Chris Lattnerae640432002-12-17 02:50:10 +0000316
Chris Lattner91a452b2003-01-13 00:25:40 +0000317/// spillPhysReg - This method spills the specified physical register into the
Chris Lattner128c2aa2003-08-17 18:01:15 +0000318/// virtual register slot associated with it. If OnlyVirtRegs is set to true,
319/// then the request is ignored if the physical register does not contain a
320/// virtual register.
Chris Lattner91a452b2003-01-13 00:25:40 +0000321///
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000322void RALocal::spillPhysReg(MachineBasicBlock &MBB, MachineInstr *I,
323 unsigned PhysReg, bool OnlyVirtRegs) {
Chris Lattner64667b62004-02-09 01:26:13 +0000324 if (PhysRegsUsed[PhysReg] != -1) { // Only spill it if it's used!
Chris Lattner45d57882006-09-08 19:03:30 +0000325 assert(PhysRegsUsed[PhysReg] != -2 && "Non allocable reg used!");
Chris Lattner64667b62004-02-09 01:26:13 +0000326 if (PhysRegsUsed[PhysReg] || !OnlyVirtRegs)
327 spillVirtReg(MBB, I, PhysRegsUsed[PhysReg], PhysReg);
Alkis Evlogimenos73ff5122003-10-08 05:20:08 +0000328 } else {
Chris Lattner91a452b2003-01-13 00:25:40 +0000329 // If the selected register aliases any other registers, we must make
Chris Lattner45d57882006-09-08 19:03:30 +0000330 // sure that one of the aliases isn't alive.
Chris Lattner84bc5422007-12-31 04:13:23 +0000331 for (const unsigned *AliasSet = MRI->getAliasSet(PhysReg);
Chris Lattner64667b62004-02-09 01:26:13 +0000332 *AliasSet; ++AliasSet)
Chris Lattner45d57882006-09-08 19:03:30 +0000333 if (PhysRegsUsed[*AliasSet] != -1 && // Spill aliased register.
334 PhysRegsUsed[*AliasSet] != -2) // If allocatable.
Evan Cheng7ac19af2007-06-26 21:05:13 +0000335 if (PhysRegsUsed[*AliasSet])
336 spillVirtReg(MBB, I, PhysRegsUsed[*AliasSet], *AliasSet);
Chris Lattner91a452b2003-01-13 00:25:40 +0000337 }
338}
339
340
341/// assignVirtToPhysReg - This method updates local state so that we know
342/// that PhysReg is the proper container for VirtReg now. The physical
343/// register must not be used for anything else when this is called.
344///
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000345void RALocal::assignVirtToPhysReg(unsigned VirtReg, unsigned PhysReg) {
Chris Lattner64667b62004-02-09 01:26:13 +0000346 assert(PhysRegsUsed[PhysReg] == -1 && "Phys reg already assigned!");
Chris Lattner91a452b2003-01-13 00:25:40 +0000347 // Update information to note the fact that this register was just used, and
348 // it holds VirtReg.
349 PhysRegsUsed[PhysReg] = VirtReg;
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +0000350 getVirt2PhysRegMapSlot(VirtReg) = PhysReg;
Evan Cheng7ac19af2007-06-26 21:05:13 +0000351 AddToPhysRegsUseOrder(PhysReg); // New use of PhysReg
Chris Lattner91a452b2003-01-13 00:25:40 +0000352}
353
354
Chris Lattnerae640432002-12-17 02:50:10 +0000355/// isPhysRegAvailable - Return true if the specified physical register is free
356/// and available for use. This also includes checking to see if aliased
357/// registers are all free...
358///
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000359bool RALocal::isPhysRegAvailable(unsigned PhysReg) const {
Chris Lattner64667b62004-02-09 01:26:13 +0000360 if (PhysRegsUsed[PhysReg] != -1) return false;
Chris Lattnerae640432002-12-17 02:50:10 +0000361
362 // If the selected register aliases any other allocated registers, it is
363 // not free!
Chris Lattner84bc5422007-12-31 04:13:23 +0000364 for (const unsigned *AliasSet = MRI->getAliasSet(PhysReg);
Alkis Evlogimenos73ff5122003-10-08 05:20:08 +0000365 *AliasSet; ++AliasSet)
Chris Lattner64667b62004-02-09 01:26:13 +0000366 if (PhysRegsUsed[*AliasSet] != -1) // Aliased register in use?
Alkis Evlogimenos73ff5122003-10-08 05:20:08 +0000367 return false; // Can't use this reg then.
Chris Lattnerae640432002-12-17 02:50:10 +0000368 return true;
369}
370
371
Chris Lattner91a452b2003-01-13 00:25:40 +0000372/// getFreeReg - Look to see if there is a free register available in the
373/// specified register class. If not, return 0.
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000374///
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000375unsigned RALocal::getFreeReg(const TargetRegisterClass *RC) {
Chris Lattner580f9be2002-12-28 20:40:43 +0000376 // Get iterators defining the range of registers that are valid to allocate in
377 // this class, which also specifies the preferred allocation order.
378 TargetRegisterClass::iterator RI = RC->allocation_order_begin(*MF);
379 TargetRegisterClass::iterator RE = RC->allocation_order_end(*MF);
Chris Lattnerae640432002-12-17 02:50:10 +0000380
Chris Lattner91a452b2003-01-13 00:25:40 +0000381 for (; RI != RE; ++RI)
382 if (isPhysRegAvailable(*RI)) { // Is reg unused?
383 assert(*RI != 0 && "Cannot use register!");
384 return *RI; // Found an unused register!
385 }
386 return 0;
387}
388
389
Chris Lattner91a452b2003-01-13 00:25:40 +0000390/// getReg - Find a physical register to hold the specified virtual
391/// register. If all compatible physical registers are used, this method spills
392/// the last used virtual register to the stack, and uses that register.
393///
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000394unsigned RALocal::getReg(MachineBasicBlock &MBB, MachineInstr *I,
395 unsigned VirtReg) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000396 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(VirtReg);
Chris Lattner91a452b2003-01-13 00:25:40 +0000397
398 // First check to see if we have a free register of the requested type...
399 unsigned PhysReg = getFreeReg(RC);
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000400
Chris Lattnerae640432002-12-17 02:50:10 +0000401 // If we didn't find an unused register, scavenge one now!
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000402 if (PhysReg == 0) {
Chris Lattnerc21be922002-12-16 17:44:42 +0000403 assert(!PhysRegsUseOrder.empty() && "No allocated registers??");
Chris Lattnerae640432002-12-17 02:50:10 +0000404
405 // Loop over all of the preallocated registers from the least recently used
406 // to the most recently used. When we find one that is capable of holding
407 // our register, use it.
408 for (unsigned i = 0; PhysReg == 0; ++i) {
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000409 assert(i != PhysRegsUseOrder.size() &&
410 "Couldn't find a register of the appropriate class!");
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +0000411
Chris Lattnerae640432002-12-17 02:50:10 +0000412 unsigned R = PhysRegsUseOrder[i];
Chris Lattner41822c72003-08-23 23:49:42 +0000413
414 // We can only use this register if it holds a virtual register (ie, it
415 // can be spilled). Do not use it if it is an explicitly allocated
416 // physical register!
Chris Lattner64667b62004-02-09 01:26:13 +0000417 assert(PhysRegsUsed[R] != -1 &&
Chris Lattner41822c72003-08-23 23:49:42 +0000418 "PhysReg in PhysRegsUseOrder, but is not allocated?");
Chris Lattner45d57882006-09-08 19:03:30 +0000419 if (PhysRegsUsed[R] && PhysRegsUsed[R] != -2) {
Chris Lattner41822c72003-08-23 23:49:42 +0000420 // If the current register is compatible, use it.
Chris Lattner3bba0262004-08-15 22:23:09 +0000421 if (RC->contains(R)) {
Chris Lattner41822c72003-08-23 23:49:42 +0000422 PhysReg = R;
423 break;
424 } else {
425 // If one of the registers aliased to the current register is
426 // compatible, use it.
Chris Lattner84bc5422007-12-31 04:13:23 +0000427 for (const unsigned *AliasIt = MRI->getAliasSet(R);
Chris Lattner5e503492006-09-03 07:15:37 +0000428 *AliasIt; ++AliasIt) {
429 if (RC->contains(*AliasIt) &&
430 // If this is pinned down for some reason, don't use it. For
431 // example, if CL is pinned, and we run across CH, don't use
432 // CH as justification for using scavenging ECX (which will
433 // fail).
Chris Lattner45d57882006-09-08 19:03:30 +0000434 PhysRegsUsed[*AliasIt] != 0 &&
435
436 // Make sure the register is allocatable. Don't allocate SIL on
437 // x86-32.
438 PhysRegsUsed[*AliasIt] != -2) {
Chris Lattner5e503492006-09-03 07:15:37 +0000439 PhysReg = *AliasIt; // Take an aliased register
Alkis Evlogimenos73ff5122003-10-08 05:20:08 +0000440 break;
441 }
442 }
Chris Lattner41822c72003-08-23 23:49:42 +0000443 }
Chris Lattnerae640432002-12-17 02:50:10 +0000444 }
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000445 }
446
Chris Lattnerae640432002-12-17 02:50:10 +0000447 assert(PhysReg && "Physical register not assigned!?!?");
448
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000449 // At this point PhysRegsUseOrder[i] is the least recently used register of
450 // compatible register class. Spill it to memory and reap its remains.
Chris Lattnerc21be922002-12-16 17:44:42 +0000451 spillPhysReg(MBB, I, PhysReg);
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000452 }
453
454 // Now that we know which register we need to assign this to, do it now!
Chris Lattner91a452b2003-01-13 00:25:40 +0000455 assignVirtToPhysReg(VirtReg, PhysReg);
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000456 return PhysReg;
457}
458
Chris Lattnerae640432002-12-17 02:50:10 +0000459
Chris Lattner42e0a8f2004-02-17 03:57:19 +0000460/// reloadVirtReg - This method transforms the specified specified virtual
461/// register use to refer to a physical register. This method may do this in
462/// one of several ways: if the register is available in a physical register
463/// already, it uses that physical register. If the value is not in a physical
464/// register, and if there are physical registers available, it loads it into a
465/// register. If register pressure is high, and it is possible, it tries to
466/// fold the load of the virtual register into the instruction itself. It
467/// avoids doing this if register pressure is low to improve the chance that
468/// subsequent instructions can use the reloaded value. This method returns the
469/// modified instruction.
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000470///
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000471MachineInstr *RALocal::reloadVirtReg(MachineBasicBlock &MBB, MachineInstr *MI,
472 unsigned OpNum) {
Chris Lattner42e0a8f2004-02-17 03:57:19 +0000473 unsigned VirtReg = MI->getOperand(OpNum).getReg();
474
475 // If the virtual register is already available, just update the instruction
476 // and return.
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +0000477 if (unsigned PR = getVirt2PhysRegMapSlot(VirtReg)) {
Chris Lattner42e0a8f2004-02-17 03:57:19 +0000478 MarkPhysRegRecentlyUsed(PR); // Already have this value available!
Chris Lattnere53f4a02006-05-04 17:52:23 +0000479 MI->getOperand(OpNum).setReg(PR); // Assign the input register
Chris Lattner42e0a8f2004-02-17 03:57:19 +0000480 return MI;
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000481 }
482
Chris Lattner1e3812c2004-02-17 04:08:37 +0000483 // Otherwise, we need to fold it into the current instruction, or reload it.
484 // If we have registers available to hold the value, use them.
Chris Lattner84bc5422007-12-31 04:13:23 +0000485 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(VirtReg);
Chris Lattner1e3812c2004-02-17 04:08:37 +0000486 unsigned PhysReg = getFreeReg(RC);
Chris Lattner11390e72004-02-17 08:09:40 +0000487 int FrameIndex = getStackSpaceFor(VirtReg, RC);
Chris Lattner1e3812c2004-02-17 04:08:37 +0000488
Chris Lattner11390e72004-02-17 08:09:40 +0000489 if (PhysReg) { // Register is available, allocate it!
490 assignVirtToPhysReg(VirtReg, PhysReg);
491 } else { // No registers available.
492 // If we can fold this spill into this instruction, do so now.
Evan Chengaee4af62007-12-02 08:30:39 +0000493 SmallVector<unsigned, 2> Ops;
494 Ops.push_back(OpNum);
Owen Anderson6425f8b2008-01-07 01:35:56 +0000495 if (MachineInstr* FMI = TII->foldMemoryOperand(MI, Ops, FrameIndex)) {
Alkis Evlogimenosd6f6d1a2004-02-21 18:07:33 +0000496 ++NumFolded;
Owen Andersonc66a4f92008-01-27 22:00:00 +0000497 // Update kill/dead flags.
498 FMI->copyKillDeadInfo(MI);
Alkis Evlogimenos39354c92004-03-14 07:19:51 +0000499 return MBB.insert(MBB.erase(MI), FMI);
Chris Lattner1e3812c2004-02-17 04:08:37 +0000500 }
501
502 // It looks like we can't fold this virtual register load into this
503 // instruction. Force some poor hapless value out of the register file to
504 // make room for the new register, and reload it.
505 PhysReg = getReg(MBB, MI, VirtReg);
506 }
507
Chris Lattner91a452b2003-01-13 00:25:40 +0000508 markVirtRegModified(VirtReg, false); // Note that this reg was just reloaded
509
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000510 DOUT << " Reloading %reg" << VirtReg << " into "
Chris Lattner84bc5422007-12-31 04:13:23 +0000511 << MRI->getName(PhysReg) << "\n";
Chris Lattnerb8822ad2003-08-04 23:36:39 +0000512
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000513 // Add move instruction(s)
Owen Andersonf6372aa2008-01-01 21:11:32 +0000514 const TargetInstrInfo* TII = MBB.getParent()->getTarget().getInstrInfo();
515 TII->loadRegFromStackSlot(MBB, MI, PhysReg, FrameIndex, RC);
Alkis Evlogimenos2acef2d2004-02-19 06:19:09 +0000516 ++NumLoads; // Update statistics
Chris Lattner42e0a8f2004-02-17 03:57:19 +0000517
Chris Lattner84bc5422007-12-31 04:13:23 +0000518 MF->getRegInfo().setPhysRegUsed(PhysReg);
Chris Lattnere53f4a02006-05-04 17:52:23 +0000519 MI->getOperand(OpNum).setReg(PhysReg); // Assign the input register
Evan Cheng839b7592008-01-17 02:08:17 +0000520 getVirtRegLastUse(VirtReg) = std::make_pair(MI, OpNum);
Chris Lattner42e0a8f2004-02-17 03:57:19 +0000521 return MI;
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000522}
523
Evan Cheng7ac19af2007-06-26 21:05:13 +0000524/// isReadModWriteImplicitKill - True if this is an implicit kill for a
525/// read/mod/write register, i.e. update partial register.
526static bool isReadModWriteImplicitKill(MachineInstr *MI, unsigned Reg) {
527 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
528 MachineOperand& MO = MI->getOperand(i);
529 if (MO.isRegister() && MO.getReg() == Reg && MO.isImplicit() &&
530 MO.isDef() && !MO.isDead())
531 return true;
532 }
533 return false;
534}
Chris Lattnerb8822ad2003-08-04 23:36:39 +0000535
Evan Cheng7ac19af2007-06-26 21:05:13 +0000536/// isReadModWriteImplicitDef - True if this is an implicit def for a
537/// read/mod/write register, i.e. update partial register.
538static bool isReadModWriteImplicitDef(MachineInstr *MI, unsigned Reg) {
539 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
540 MachineOperand& MO = MI->getOperand(i);
541 if (MO.isRegister() && MO.getReg() == Reg && MO.isImplicit() &&
542 !MO.isDef() && MO.isKill())
543 return true;
544 }
545 return false;
546}
Chris Lattnerb8822ad2003-08-04 23:36:39 +0000547
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000548void RALocal::AllocateBasicBlock(MachineBasicBlock &MBB) {
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000549 // loop over each instruction
Chris Lattnere6a88ac2005-11-09 18:22:42 +0000550 MachineBasicBlock::iterator MII = MBB.begin();
551 const TargetInstrInfo &TII = *TM->getInstrInfo();
Chris Lattner44500e32006-06-15 22:21:53 +0000552
Evan Chengddee8422006-11-15 20:55:15 +0000553 DEBUG(const BasicBlock *LBB = MBB.getBasicBlock();
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000554 if (LBB) DOUT << "\nStarting RegAlloc of BB: " << LBB->getName());
Evan Chengddee8422006-11-15 20:55:15 +0000555
Chris Lattner44500e32006-06-15 22:21:53 +0000556 // If this is the first basic block in the machine function, add live-in
557 // registers as active.
558 if (&MBB == &*MF->begin()) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000559 for (MachineRegisterInfo::livein_iterator I=MF->getRegInfo().livein_begin(),
560 E = MF->getRegInfo().livein_end(); I != E; ++I) {
Chris Lattner44500e32006-06-15 22:21:53 +0000561 unsigned Reg = I->first;
Chris Lattner84bc5422007-12-31 04:13:23 +0000562 MF->getRegInfo().setPhysRegUsed(Reg);
Chris Lattner44500e32006-06-15 22:21:53 +0000563 PhysRegsUsed[Reg] = 0; // It is free and reserved now
Evan Cheng7ac19af2007-06-26 21:05:13 +0000564 AddToPhysRegsUseOrder(Reg);
Chris Lattner84bc5422007-12-31 04:13:23 +0000565 for (const unsigned *AliasSet = MRI->getSubRegisters(Reg);
Chris Lattner44500e32006-06-15 22:21:53 +0000566 *AliasSet; ++AliasSet) {
Chris Lattner45d57882006-09-08 19:03:30 +0000567 if (PhysRegsUsed[*AliasSet] != -2) {
Evan Cheng7ac19af2007-06-26 21:05:13 +0000568 AddToPhysRegsUseOrder(*AliasSet);
Chris Lattner45d57882006-09-08 19:03:30 +0000569 PhysRegsUsed[*AliasSet] = 0; // It is free and reserved now
Chris Lattner84bc5422007-12-31 04:13:23 +0000570 MF->getRegInfo().setPhysRegUsed(*AliasSet);
Chris Lattner45d57882006-09-08 19:03:30 +0000571 }
Chris Lattner44500e32006-06-15 22:21:53 +0000572 }
573 }
574 }
575
576 // Otherwise, sequentially allocate each instruction in the MBB.
Chris Lattnere6a88ac2005-11-09 18:22:42 +0000577 while (MII != MBB.end()) {
578 MachineInstr *MI = MII++;
Chris Lattner749c6f62008-01-07 07:27:27 +0000579 const TargetInstrDesc &TID = MI->getDesc();
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000580 DEBUG(DOUT << "\nStarting RegAlloc of: " << *MI;
581 DOUT << " Regs have values: ";
Chris Lattner84bc5422007-12-31 04:13:23 +0000582 for (unsigned i = 0; i != MRI->getNumRegs(); ++i)
Chris Lattner45d57882006-09-08 19:03:30 +0000583 if (PhysRegsUsed[i] != -1 && PhysRegsUsed[i] != -2)
Chris Lattner84bc5422007-12-31 04:13:23 +0000584 DOUT << "[" << MRI->getName(i)
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000585 << ",%reg" << PhysRegsUsed[i] << "] ";
586 DOUT << "\n");
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000587
Chris Lattnerae640432002-12-17 02:50:10 +0000588 // Loop over the implicit uses, making sure that they are at the head of the
589 // use order list, so they don't get reallocated.
Jim Laskeycd4317e2006-07-21 21:15:20 +0000590 if (TID.ImplicitUses) {
591 for (const unsigned *ImplicitUses = TID.ImplicitUses;
592 *ImplicitUses; ++ImplicitUses)
593 MarkPhysRegRecentlyUsed(*ImplicitUses);
594 }
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000595
Evan Chengddee8422006-11-15 20:55:15 +0000596 SmallVector<unsigned, 8> Kills;
597 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
598 MachineOperand& MO = MI->getOperand(i);
Evan Cheng7ac19af2007-06-26 21:05:13 +0000599 if (MO.isRegister() && MO.isKill()) {
600 if (!MO.isImplicit())
601 Kills.push_back(MO.getReg());
602 else if (!isReadModWriteImplicitKill(MI, MO.getReg()))
603 // These are extra physical register kills when a sub-register
604 // is defined (def of a sub-register is a read/mod/write of the
605 // larger registers). Ignore.
606 Kills.push_back(MO.getReg());
607 }
Evan Chengddee8422006-11-15 20:55:15 +0000608 }
609
Brian Gaeke53b99a02003-08-15 21:19:25 +0000610 // Get the used operands into registers. This has the potential to spill
Chris Lattnerb8822ad2003-08-04 23:36:39 +0000611 // incoming values if we are out of registers. Note that we completely
612 // ignore physical register uses here. We assume that if an explicit
613 // physical register is referenced by the instruction, that it is guaranteed
614 // to be live-in, or the input is badly hosed.
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000615 //
Alkis Evlogimenos71e353e2004-02-26 22:00:20 +0000616 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
617 MachineOperand& MO = MI->getOperand(i);
618 // here we are looking for only used operands (never def&use)
Evan Chengddee8422006-11-15 20:55:15 +0000619 if (MO.isRegister() && !MO.isDef() && MO.getReg() && !MO.isImplicit() &&
Alkis Evlogimenos71e353e2004-02-26 22:00:20 +0000620 MRegisterInfo::isVirtualRegister(MO.getReg()))
Chris Lattner42e0a8f2004-02-17 03:57:19 +0000621 MI = reloadVirtReg(MBB, MI, i);
Alkis Evlogimenos71e353e2004-02-26 22:00:20 +0000622 }
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +0000623
Evan Chengddee8422006-11-15 20:55:15 +0000624 // If this instruction is the last user of this register, kill the
Chris Lattner56ddada2004-02-17 17:49:10 +0000625 // value, freeing the register being used, so it doesn't need to be
626 // spilled to memory.
627 //
Evan Chengddee8422006-11-15 20:55:15 +0000628 for (unsigned i = 0, e = Kills.size(); i != e; ++i) {
629 unsigned VirtReg = Kills[i];
Chris Lattner56ddada2004-02-17 17:49:10 +0000630 unsigned PhysReg = VirtReg;
631 if (MRegisterInfo::isVirtualRegister(VirtReg)) {
632 // If the virtual register was never materialized into a register, it
633 // might not be in the map, but it won't hurt to zero it out anyway.
634 unsigned &PhysRegSlot = getVirt2PhysRegMapSlot(VirtReg);
635 PhysReg = PhysRegSlot;
636 PhysRegSlot = 0;
Chris Lattner0c5b8da2006-09-08 20:21:31 +0000637 } else if (PhysRegsUsed[PhysReg] == -2) {
638 // Unallocatable register dead, ignore.
639 continue;
Evan Cheng7ac19af2007-06-26 21:05:13 +0000640 } else {
Evan Cheng76500d52007-10-22 19:42:28 +0000641 assert((!PhysRegsUsed[PhysReg] || PhysRegsUsed[PhysReg] == -1) &&
Evan Cheng7ac19af2007-06-26 21:05:13 +0000642 "Silently clearing a virtual register?");
Chris Lattner56ddada2004-02-17 17:49:10 +0000643 }
Chris Lattner91a452b2003-01-13 00:25:40 +0000644
Chris Lattner56ddada2004-02-17 17:49:10 +0000645 if (PhysReg) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000646 DOUT << " Last use of " << MRI->getName(PhysReg)
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000647 << "[%reg" << VirtReg <<"], removing it from live set\n";
Chris Lattner56ddada2004-02-17 17:49:10 +0000648 removePhysReg(PhysReg);
Chris Lattner84bc5422007-12-31 04:13:23 +0000649 for (const unsigned *AliasSet = MRI->getSubRegisters(PhysReg);
Evan Chengddee8422006-11-15 20:55:15 +0000650 *AliasSet; ++AliasSet) {
651 if (PhysRegsUsed[*AliasSet] != -2) {
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000652 DOUT << " Last use of "
Chris Lattner84bc5422007-12-31 04:13:23 +0000653 << MRI->getName(*AliasSet)
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000654 << "[%reg" << VirtReg <<"], removing it from live set\n";
Evan Chengddee8422006-11-15 20:55:15 +0000655 removePhysReg(*AliasSet);
656 }
657 }
Chris Lattner91a452b2003-01-13 00:25:40 +0000658 }
659 }
660
661 // Loop over all of the operands of the instruction, spilling registers that
662 // are defined, and marking explicit destinations in the PhysRegsUsed map.
Alkis Evlogimenos71e353e2004-02-26 22:00:20 +0000663 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
664 MachineOperand& MO = MI->getOperand(i);
Evan Cheng438f7bc2006-11-10 08:43:01 +0000665 if (MO.isRegister() && MO.isDef() && !MO.isImplicit() && MO.getReg() &&
Alkis Evlogimenos71e353e2004-02-26 22:00:20 +0000666 MRegisterInfo::isPhysicalRegister(MO.getReg())) {
667 unsigned Reg = MO.getReg();
Chris Lattnercc406322006-09-08 19:11:11 +0000668 if (PhysRegsUsed[Reg] == -2) continue; // Something like ESP.
Evan Cheng7ac19af2007-06-26 21:05:13 +0000669 // These are extra physical register defs when a sub-register
670 // is defined (def of a sub-register is a read/mod/write of the
671 // larger registers). Ignore.
672 if (isReadModWriteImplicitDef(MI, MO.getReg())) continue;
673
Chris Lattner84bc5422007-12-31 04:13:23 +0000674 MF->getRegInfo().setPhysRegUsed(Reg);
Evan Chengddee8422006-11-15 20:55:15 +0000675 spillPhysReg(MBB, MI, Reg, true); // Spill any existing value in reg
Chris Lattner91a452b2003-01-13 00:25:40 +0000676 PhysRegsUsed[Reg] = 0; // It is free and reserved now
Evan Cheng7ac19af2007-06-26 21:05:13 +0000677 AddToPhysRegsUseOrder(Reg);
678
Chris Lattner84bc5422007-12-31 04:13:23 +0000679 for (const unsigned *AliasSet = MRI->getSubRegisters(Reg);
Alkis Evlogimenos19b64862004-01-13 06:24:30 +0000680 *AliasSet; ++AliasSet) {
Chris Lattner45d57882006-09-08 19:03:30 +0000681 if (PhysRegsUsed[*AliasSet] != -2) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000682 MF->getRegInfo().setPhysRegUsed(*AliasSet);
Evan Cheng7ac19af2007-06-26 21:05:13 +0000683 PhysRegsUsed[*AliasSet] = 0; // It is free and reserved now
684 AddToPhysRegsUseOrder(*AliasSet);
Chris Lattner45d57882006-09-08 19:03:30 +0000685 }
Alkis Evlogimenos19b64862004-01-13 06:24:30 +0000686 }
Chris Lattner91a452b2003-01-13 00:25:40 +0000687 }
Alkis Evlogimenos71e353e2004-02-26 22:00:20 +0000688 }
Chris Lattner91a452b2003-01-13 00:25:40 +0000689
690 // Loop over the implicit defs, spilling them as well.
Jim Laskeycd4317e2006-07-21 21:15:20 +0000691 if (TID.ImplicitDefs) {
692 for (const unsigned *ImplicitDefs = TID.ImplicitDefs;
693 *ImplicitDefs; ++ImplicitDefs) {
694 unsigned Reg = *ImplicitDefs;
Evan Cheng7ac19af2007-06-26 21:05:13 +0000695 if (PhysRegsUsed[Reg] != -2) {
Chris Lattner2b41b8e2006-09-19 18:02:01 +0000696 spillPhysReg(MBB, MI, Reg, true);
Evan Cheng7ac19af2007-06-26 21:05:13 +0000697 AddToPhysRegsUseOrder(Reg);
Chris Lattner2b41b8e2006-09-19 18:02:01 +0000698 PhysRegsUsed[Reg] = 0; // It is free and reserved now
699 }
Chris Lattner84bc5422007-12-31 04:13:23 +0000700 MF->getRegInfo().setPhysRegUsed(Reg);
701 for (const unsigned *AliasSet = MRI->getSubRegisters(Reg);
Jim Laskeycd4317e2006-07-21 21:15:20 +0000702 *AliasSet; ++AliasSet) {
Chris Lattner45d57882006-09-08 19:03:30 +0000703 if (PhysRegsUsed[*AliasSet] != -2) {
Evan Cheng7ac19af2007-06-26 21:05:13 +0000704 AddToPhysRegsUseOrder(*AliasSet);
705 PhysRegsUsed[*AliasSet] = 0; // It is free and reserved now
Chris Lattner84bc5422007-12-31 04:13:23 +0000706 MF->getRegInfo().setPhysRegUsed(*AliasSet);
Chris Lattner45d57882006-09-08 19:03:30 +0000707 }
Jim Laskeycd4317e2006-07-21 21:15:20 +0000708 }
Alkis Evlogimenos19b64862004-01-13 06:24:30 +0000709 }
Alkis Evlogimenosefe995a2003-12-13 01:20:58 +0000710 }
Chris Lattner91a452b2003-01-13 00:25:40 +0000711
Evan Chengddee8422006-11-15 20:55:15 +0000712 SmallVector<unsigned, 8> DeadDefs;
713 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
714 MachineOperand& MO = MI->getOperand(i);
715 if (MO.isRegister() && MO.isDead())
716 DeadDefs.push_back(MO.getReg());
717 }
718
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000719 // Okay, we have allocated all of the source operands and spilled any values
720 // that would be destroyed by defs of this instruction. Loop over the
Chris Lattner0648b162005-01-23 22:51:56 +0000721 // explicit defs and assign them to a register, spilling incoming values if
Chris Lattner91a452b2003-01-13 00:25:40 +0000722 // we need to scavenge a register.
Chris Lattner82bee0f2002-12-18 08:14:26 +0000723 //
Alkis Evlogimenos71e353e2004-02-26 22:00:20 +0000724 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
725 MachineOperand& MO = MI->getOperand(i);
Evan Cheng5d8062b2006-09-05 20:32:06 +0000726 if (MO.isRegister() && MO.isDef() && MO.getReg() &&
Alkis Evlogimenos71e353e2004-02-26 22:00:20 +0000727 MRegisterInfo::isVirtualRegister(MO.getReg())) {
728 unsigned DestVirtReg = MO.getReg();
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000729 unsigned DestPhysReg;
730
Alkis Evlogimenos9af9dbd2003-12-18 13:08:52 +0000731 // If DestVirtReg already has a value, use it.
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +0000732 if (!(DestPhysReg = getVirt2PhysRegMapSlot(DestVirtReg)))
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000733 DestPhysReg = getReg(MBB, MI, DestVirtReg);
Chris Lattner84bc5422007-12-31 04:13:23 +0000734 MF->getRegInfo().setPhysRegUsed(DestPhysReg);
Chris Lattnerd5725632003-05-12 03:54:14 +0000735 markVirtRegModified(DestVirtReg);
Evan Cheng839b7592008-01-17 02:08:17 +0000736 getVirtRegLastUse(DestVirtReg) = std::make_pair((MachineInstr*)0, 0);
Chris Lattnere53f4a02006-05-04 17:52:23 +0000737 MI->getOperand(i).setReg(DestPhysReg); // Assign the output register
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000738 }
Alkis Evlogimenos71e353e2004-02-26 22:00:20 +0000739 }
Chris Lattner82bee0f2002-12-18 08:14:26 +0000740
Chris Lattner56ddada2004-02-17 17:49:10 +0000741 // If this instruction defines any registers that are immediately dead,
742 // kill them now.
743 //
Evan Chengddee8422006-11-15 20:55:15 +0000744 for (unsigned i = 0, e = DeadDefs.size(); i != e; ++i) {
745 unsigned VirtReg = DeadDefs[i];
Chris Lattner56ddada2004-02-17 17:49:10 +0000746 unsigned PhysReg = VirtReg;
747 if (MRegisterInfo::isVirtualRegister(VirtReg)) {
748 unsigned &PhysRegSlot = getVirt2PhysRegMapSlot(VirtReg);
749 PhysReg = PhysRegSlot;
750 assert(PhysReg != 0);
751 PhysRegSlot = 0;
Chris Lattner0c5b8da2006-09-08 20:21:31 +0000752 } else if (PhysRegsUsed[PhysReg] == -2) {
753 // Unallocatable register dead, ignore.
754 continue;
Chris Lattner56ddada2004-02-17 17:49:10 +0000755 }
Chris Lattner91a452b2003-01-13 00:25:40 +0000756
Chris Lattner56ddada2004-02-17 17:49:10 +0000757 if (PhysReg) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000758 DOUT << " Register " << MRI->getName(PhysReg)
Chris Lattner56ddada2004-02-17 17:49:10 +0000759 << " [%reg" << VirtReg
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000760 << "] is never used, removing it frame live list\n";
Chris Lattner56ddada2004-02-17 17:49:10 +0000761 removePhysReg(PhysReg);
Chris Lattner84bc5422007-12-31 04:13:23 +0000762 for (const unsigned *AliasSet = MRI->getAliasSet(PhysReg);
Evan Chengddee8422006-11-15 20:55:15 +0000763 *AliasSet; ++AliasSet) {
764 if (PhysRegsUsed[*AliasSet] != -2) {
Chris Lattner84bc5422007-12-31 04:13:23 +0000765 DOUT << " Register " << MRI->getName(*AliasSet)
Evan Chengddee8422006-11-15 20:55:15 +0000766 << " [%reg" << *AliasSet
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000767 << "] is never used, removing it frame live list\n";
Evan Chengddee8422006-11-15 20:55:15 +0000768 removePhysReg(*AliasSet);
769 }
770 }
Chris Lattner82bee0f2002-12-18 08:14:26 +0000771 }
772 }
Chris Lattnere6a88ac2005-11-09 18:22:42 +0000773
774 // Finally, if this is a noop copy instruction, zap it.
775 unsigned SrcReg, DstReg;
Chris Lattner2ac0d432006-09-03 00:06:08 +0000776 if (TII.isMoveInstr(*MI, SrcReg, DstReg) && SrcReg == DstReg) {
Chris Lattnere6a88ac2005-11-09 18:22:42 +0000777 MBB.erase(MI);
Chris Lattner2ac0d432006-09-03 00:06:08 +0000778 }
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000779 }
780
Chris Lattnere6a88ac2005-11-09 18:22:42 +0000781 MachineBasicBlock::iterator MI = MBB.getFirstTerminator();
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000782
783 // Spill all physical registers holding virtual registers now.
Chris Lattner84bc5422007-12-31 04:13:23 +0000784 for (unsigned i = 0, e = MRI->getNumRegs(); i != e; ++i)
Chris Lattner45d57882006-09-08 19:03:30 +0000785 if (PhysRegsUsed[i] != -1 && PhysRegsUsed[i] != -2)
Chris Lattner64667b62004-02-09 01:26:13 +0000786 if (unsigned VirtReg = PhysRegsUsed[i])
Alkis Evlogimenosc0b9dc52004-02-12 02:27:10 +0000787 spillVirtReg(MBB, MI, VirtReg, i);
Chris Lattner64667b62004-02-09 01:26:13 +0000788 else
789 removePhysReg(i);
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000790
Chris Lattner9a5ef202005-11-09 05:28:45 +0000791#if 0
792 // This checking code is very expensive.
Chris Lattnerecea5632004-02-09 02:12:04 +0000793 bool AllOk = true;
Alkis Evlogimenos4d0d8642004-02-25 21:55:45 +0000794 for (unsigned i = MRegisterInfo::FirstVirtualRegister,
Chris Lattner84bc5422007-12-31 04:13:23 +0000795 e = MF->getRegInfo().getLastVirtReg(); i <= e; ++i)
Chris Lattnerecea5632004-02-09 02:12:04 +0000796 if (unsigned PR = Virt2PhysRegMap[i]) {
Bill Wendling832171c2006-12-07 20:04:42 +0000797 cerr << "Register still mapped: " << i << " -> " << PR << "\n";
Chris Lattnerecea5632004-02-09 02:12:04 +0000798 AllOk = false;
799 }
800 assert(AllOk && "Virtual registers still in phys regs?");
801#endif
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +0000802
Chris Lattner128c2aa2003-08-17 18:01:15 +0000803 // Clear any physical register which appear live at the end of the basic
804 // block, but which do not hold any virtual registers. e.g., the stack
805 // pointer.
806 PhysRegsUseOrder.clear();
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000807}
808
Chris Lattner86c69a62002-12-17 03:16:10 +0000809
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000810/// runOnMachineFunction - Register allocate the whole function
811///
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000812bool RALocal::runOnMachineFunction(MachineFunction &Fn) {
Bill Wendlingb2b9c202006-11-17 02:09:07 +0000813 DOUT << "Machine Function " << "\n";
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000814 MF = &Fn;
Chris Lattner580f9be2002-12-28 20:40:43 +0000815 TM = &Fn.getTarget();
Chris Lattner84bc5422007-12-31 04:13:23 +0000816 MRI = TM->getRegisterInfo();
Owen Anderson6425f8b2008-01-07 01:35:56 +0000817 TII = TM->getInstrInfo();
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000818
Chris Lattner84bc5422007-12-31 04:13:23 +0000819 PhysRegsUsed.assign(MRI->getNumRegs(), -1);
Chris Lattner45d57882006-09-08 19:03:30 +0000820
821 // At various places we want to efficiently check to see whether a register
822 // is allocatable. To handle this, we mark all unallocatable registers as
823 // being pinned down, permanently.
824 {
Chris Lattner84bc5422007-12-31 04:13:23 +0000825 BitVector Allocable = MRI->getAllocatableSet(Fn);
Chris Lattner45d57882006-09-08 19:03:30 +0000826 for (unsigned i = 0, e = Allocable.size(); i != e; ++i)
827 if (!Allocable[i])
828 PhysRegsUsed[i] = -2; // Mark the reg unallocable.
829 }
Chris Lattner64667b62004-02-09 01:26:13 +0000830
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +0000831 // initialize the virtual->physical register map to have a 'null'
832 // mapping for all virtual registers
Evan Cheng644340a2008-01-17 00:35:26 +0000833 unsigned LastVirtReg = MF->getRegInfo().getLastVirtReg();
834 Virt2PhysRegMap.grow(LastVirtReg);
Evan Cheng839b7592008-01-17 02:08:17 +0000835 Virt2LastUseMap.grow(LastVirtReg);
836 VirtRegModified.resize(LastVirtReg+1-MRegisterInfo::FirstVirtualRegister);
Chris Lattnerecea5632004-02-09 02:12:04 +0000837
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000838 // Loop over all of the basic blocks, eliminating virtual register references
839 for (MachineFunction::iterator MBB = Fn.begin(), MBBe = Fn.end();
840 MBB != MBBe; ++MBB)
841 AllocateBasicBlock(*MBB);
842
Chris Lattner580f9be2002-12-28 20:40:43 +0000843 StackSlotForVirtReg.clear();
Alkis Evlogimenos4de473b2004-02-13 18:20:47 +0000844 PhysRegsUsed.clear();
Chris Lattner91a452b2003-01-13 00:25:40 +0000845 VirtRegModified.clear();
Chris Lattnerecea5632004-02-09 02:12:04 +0000846 Virt2PhysRegMap.clear();
Evan Cheng839b7592008-01-17 02:08:17 +0000847 Virt2LastUseMap.clear();
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000848 return true;
849}
850
Chris Lattneref09c632004-01-31 21:27:19 +0000851FunctionPass *llvm::createLocalRegisterAllocator() {
Bill Wendlinge23e00d2007-05-08 19:02:46 +0000852 return new RALocal();
Chris Lattnerb74e83c2002-12-16 16:15:28 +0000853}