blob: 22866c6b6006b51cbc2e53408d3249db77273900 [file] [log] [blame]
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +00001//===-- MachineVerifier.cpp - Machine Code Verifier -------------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// Pass to verify generated machine code. The following is checked:
11//
12// Operand counts: All explicit operands must be present.
13//
14// Register classes: All physical and virtual register operands must be
15// compatible with the register class required by the instruction descriptor.
16//
17// Register live intervals: Registers must be defined only once, and must be
18// defined before use.
19//
20// The machine code verifier is enabled from LLVMTargetMachine.cpp with the
21// command-line option -verify-machineinstrs, or by defining the environment
22// variable LLVM_VERIFY_MACHINEINSTRS to the name of a file that will receive
23// the verifier errors.
24//===----------------------------------------------------------------------===//
25
26#include "llvm/ADT/DenseSet.h"
27#include "llvm/ADT/SetOperations.h"
28#include "llvm/ADT/SmallVector.h"
29#include "llvm/Function.h"
30#include "llvm/CodeGen/LiveVariables.h"
31#include "llvm/CodeGen/MachineFunctionPass.h"
32#include "llvm/CodeGen/MachineRegisterInfo.h"
33#include "llvm/CodeGen/Passes.h"
34#include "llvm/Target/TargetMachine.h"
35#include "llvm/Target/TargetRegisterInfo.h"
36#include "llvm/Target/TargetInstrInfo.h"
37#include "llvm/Support/Compiler.h"
38#include "llvm/Support/Debug.h"
39#include <fstream>
40
41using namespace llvm;
42
43namespace {
44 struct VISIBILITY_HIDDEN MachineVerifier : public MachineFunctionPass {
45 static char ID; // Pass ID, replacement for typeid
46
47 MachineVerifier(bool allowDoubleDefs = false) :
48 MachineFunctionPass(&ID),
49 allowVirtDoubleDefs(allowDoubleDefs),
50 allowPhysDoubleDefs(allowDoubleDefs),
51 OutFileName(getenv("LLVM_VERIFY_MACHINEINSTRS"))
52 {}
53
54 void getAnalysisUsage(AnalysisUsage &AU) const {
55 AU.setPreservesAll();
56 }
57
58 bool runOnMachineFunction(MachineFunction &MF);
59
60 const bool allowVirtDoubleDefs;
61 const bool allowPhysDoubleDefs;
62
63 const char *const OutFileName;
64 std::ostream *OS;
65 const MachineFunction *MF;
66 const TargetMachine *TM;
67 const TargetRegisterInfo *TRI;
68 const MachineRegisterInfo *MRI;
69
70 unsigned foundErrors;
71
72 typedef SmallVector<unsigned, 16> RegVector;
73 typedef DenseSet<unsigned> RegSet;
74 typedef DenseMap<unsigned, const MachineInstr*> RegMap;
75
76 BitVector regsReserved;
77 RegSet regsLive;
78 RegVector regsDefined, regsImpDefined, regsDead, regsKilled;
79
80 // Add Reg and any sub-registers to RV
81 void addRegWithSubRegs(RegVector &RV, unsigned Reg) {
82 RV.push_back(Reg);
83 if (TargetRegisterInfo::isPhysicalRegister(Reg))
84 for (const unsigned *R = TRI->getSubRegisters(Reg); *R; R++)
85 RV.push_back(*R);
86 }
87
88 // Does RS contain any super-registers of Reg?
89 bool anySuperRegisters(const RegSet &RS, unsigned Reg) {
90 for (const unsigned *R = TRI->getSuperRegisters(Reg); *R; R++)
91 if (RS.count(*R))
92 return true;
93 return false;
94 }
95
96 struct BBInfo {
97 // Is this MBB reachable from the MF entry point?
98 bool reachable;
99
100 // Vregs that must be live in because they are used without being
101 // defined. Map value is the user.
102 RegMap vregsLiveIn;
103
104 // Vregs that must be dead in because they are defined without being
105 // killed first. Map value is the defining instruction.
106 RegMap vregsDeadIn;
107
108 // Regs killed in MBB. They may be defined again, and will then be in both
109 // regsKilled and regsLiveOut.
110 RegSet regsKilled;
111
112 // Regs defined in MBB and live out. Note that vregs passing through may
113 // be live out without being mentioned here.
114 RegSet regsLiveOut;
115
116 // Vregs that pass through MBB untouched. This set is disjoint from
117 // regsKilled and regsLiveOut.
118 RegSet vregsPassed;
119
120 BBInfo() : reachable(false) {}
121
122 // Add register to vregsPassed if it belongs there. Return true if
123 // anything changed.
124 bool addPassed(unsigned Reg) {
125 if (!TargetRegisterInfo::isVirtualRegister(Reg))
126 return false;
127 if (regsKilled.count(Reg) || regsLiveOut.count(Reg))
128 return false;
129 return vregsPassed.insert(Reg).second;
130 }
131
132 // Same for a full set.
133 bool addPassed(const RegSet &RS) {
134 bool changed = false;
135 for (RegSet::const_iterator I = RS.begin(), E = RS.end(); I != E; ++I)
136 if (addPassed(*I))
137 changed = true;
138 return changed;
139 }
140
141 // Live-out registers are either in regsLiveOut or vregsPassed.
142 bool isLiveOut(unsigned Reg) const {
143 return regsLiveOut.count(Reg) || vregsPassed.count(Reg);
144 }
145 };
146
147 // Extra register info per MBB.
148 DenseMap<const MachineBasicBlock*, BBInfo> MBBInfoMap;
149
150 bool isReserved(unsigned Reg) {
151 return Reg < regsReserved.size() && regsReserved[Reg];
152 }
153
154 void visitMachineFunctionBefore();
155 void visitMachineBasicBlockBefore(const MachineBasicBlock *MBB);
156 void visitMachineInstrBefore(const MachineInstr *MI);
157 void visitMachineOperand(const MachineOperand *MO, unsigned MONum);
158 void visitMachineInstrAfter(const MachineInstr *MI);
159 void visitMachineBasicBlockAfter(const MachineBasicBlock *MBB);
160 void visitMachineFunctionAfter();
161
162 void report(const char *msg, const MachineFunction *MF);
163 void report(const char *msg, const MachineBasicBlock *MBB);
164 void report(const char *msg, const MachineInstr *MI);
165 void report(const char *msg, const MachineOperand *MO, unsigned MONum);
166
167 void markReachable(const MachineBasicBlock *MBB);
168 void calcMaxRegsPassed();
169 void calcMinRegsPassed();
170 void checkPHIOps(const MachineBasicBlock *MBB);
171 };
172}
173
174char MachineVerifier::ID = 0;
175static RegisterPass<MachineVerifier>
176MachineVer("verify-machineinstrs", "Verify generated machine code");
177static const PassInfo *const MachineVerifyID = &MachineVer;
178
179FunctionPass *
180llvm::createMachineVerifierPass(bool allowPhysDoubleDefs)
181{
182 return new MachineVerifier(allowPhysDoubleDefs);
183}
184
185bool
186MachineVerifier::runOnMachineFunction(MachineFunction &MF)
187{
188 std::ofstream OutFile;
189 if (OutFileName) {
190 OutFile.open(OutFileName, std::ios::out | std::ios::app);
191 OS = &OutFile;
192 } else {
193 OS = cerr.stream();
194 }
195
196 foundErrors = 0;
197
198 this->MF = &MF;
199 TM = &MF.getTarget();
200 TRI = TM->getRegisterInfo();
201 MRI = &MF.getRegInfo();
202
203 visitMachineFunctionBefore();
204 for (MachineFunction::const_iterator MFI = MF.begin(), MFE = MF.end();
205 MFI!=MFE; ++MFI) {
206 visitMachineBasicBlockBefore(MFI);
207 for (MachineBasicBlock::const_iterator MBBI = MFI->begin(),
208 MBBE = MFI->end(); MBBI != MBBE; ++MBBI) {
209 visitMachineInstrBefore(MBBI);
210 for (unsigned I = 0, E = MBBI->getNumOperands(); I != E; ++I)
211 visitMachineOperand(&MBBI->getOperand(I), I);
212 visitMachineInstrAfter(MBBI);
213 }
214 visitMachineBasicBlockAfter(MFI);
215 }
216 visitMachineFunctionAfter();
217
218 if (OutFileName)
219 OutFile.close();
220
221 if (foundErrors) {
222 cerr << "\nStopping with " << foundErrors << " machine code errors.\n";
223 exit(1);
224 }
225
226 return false; // no changes
227}
228
229void
230MachineVerifier::report(const char *msg, const MachineFunction *MF)
231{
232 assert(MF);
233 *OS << "\n";
234 if (!foundErrors++)
235 MF->print(OS);
236 *OS << "*** Bad machine code: " << msg << " ***\n"
237 << "- function: " << MF->getFunction()->getName() << "\n";
238}
239
240void
241MachineVerifier::report(const char *msg, const MachineBasicBlock *MBB)
242{
243 assert(MBB);
244 report(msg, MBB->getParent());
245 *OS << "- basic block: " << MBB->getBasicBlock()->getName()
246 << " " << (void*)MBB
247 << " (#" << MBB->getNumber() << ")\n";
248}
249
250void
251MachineVerifier::report(const char *msg, const MachineInstr *MI)
252{
253 assert(MI);
254 report(msg, MI->getParent());
255 *OS << "- instruction: ";
256 MI->print(OS, TM);
257}
258
259void
260MachineVerifier::report(const char *msg,
261 const MachineOperand *MO, unsigned MONum)
262{
263 assert(MO);
264 report(msg, MO->getParent());
265 *OS << "- operand " << MONum << ": ";
266 MO->print(*OS, TM);
267 *OS << "\n";
268}
269
270void
271MachineVerifier::markReachable(const MachineBasicBlock *MBB)
272{
273 BBInfo &MInfo = MBBInfoMap[MBB];
274 if (!MInfo.reachable) {
275 MInfo.reachable = true;
276 for (MachineBasicBlock::const_succ_iterator SuI = MBB->succ_begin(),
277 SuE = MBB->succ_end(); SuI != SuE; ++SuI)
278 markReachable(*SuI);
279 }
280}
281
282void
283MachineVerifier::visitMachineFunctionBefore()
284{
285 regsReserved = TRI->getReservedRegs(*MF);
286 markReachable(&MF->front());
287}
288
289void
290MachineVerifier::visitMachineBasicBlockBefore(const MachineBasicBlock *MBB)
291{
292 regsLive.clear();
293 for (MachineBasicBlock::const_livein_iterator I = MBB->livein_begin(),
294 E = MBB->livein_end(); I != E; ++I) {
295 if (!TargetRegisterInfo::isPhysicalRegister(*I)) {
296 report("MBB live-in list contains non-physical register", MBB);
297 continue;
298 }
299 regsLive.insert(*I);
300 for (const unsigned *R = TRI->getSubRegisters(*I); *R; R++)
301 regsLive.insert(*R);
302 }
303 regsKilled.clear();
304 regsDefined.clear();
305 regsImpDefined.clear();
306}
307
308void
309MachineVerifier::visitMachineInstrBefore(const MachineInstr *MI)
310{
311 const TargetInstrDesc &TI = MI->getDesc();
312 if (MI->getNumExplicitOperands() < TI.getNumOperands()) {
313 report("Too few operands", MI);
314 *OS << TI.getNumOperands() << " operands expected, but "
315 << MI->getNumExplicitOperands() << " given.\n";
316 }
317 if (!TI.isVariadic()) {
318 if (MI->getNumExplicitOperands() > TI.getNumOperands()) {
319 report("Too many operands", MI);
320 *OS << TI.getNumOperands() << " operands expected, but "
321 << MI->getNumExplicitOperands() << " given.\n";
322 }
323 }
324}
325
326void
327MachineVerifier::visitMachineOperand(const MachineOperand *MO, unsigned MONum)
328{
329 const MachineInstr *MI = MO->getParent();
330 switch (MO->getType()) {
331 case MachineOperand::MO_Register: {
332 const unsigned Reg = MO->getReg();
333 if (!Reg)
334 return;
335
336 // Check Live Variables.
337 if (MO->isUse()) {
338 if (MO->isKill()) {
339 addRegWithSubRegs(regsKilled, Reg);
340 } else {
341 // TwoAddress instr modyfying a reg is treated as kill+def.
342 unsigned defIdx;
343 if (MI->isRegTiedToDefOperand(MONum, &defIdx) &&
344 MI->getOperand(defIdx).getReg() == Reg)
345 addRegWithSubRegs(regsKilled, Reg);
346 }
347 // Explicit use of a dead register.
348 if (!MO->isImplicit() && !regsLive.count(Reg))
349 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
350 // Reserved registers may be used even when 'dead'.
351 if (!isReserved(Reg))
352 report("Using an undefined physical register", MO, MONum);
353 } else {
354 BBInfo &MInfo = MBBInfoMap[MI->getParent()];
355 // We don't know which virtual registers are live in, so only complain
356 // if vreg was killed in this MBB. Otherwise keep track of vregs that
357 // must be live in. PHI instructions are handled separately.
358 if (MInfo.regsKilled.count(Reg))
359 report("Using a killed virtual register", MO, MONum);
360 else if (MI->getOpcode() != TargetInstrInfo::PHI)
361 MInfo.vregsLiveIn.insert(std::make_pair(Reg, MI));
362 }
363 } else {
364 // Register defined.
365 // TODO: verify that earlyclobber ops are not used.
366 if (MO->isImplicit())
367 addRegWithSubRegs(regsImpDefined, Reg);
368 else
369 addRegWithSubRegs(regsDefined, Reg);
370
371 if (MO->isDead())
372 addRegWithSubRegs(regsDead, Reg);
373 }
374
375 // Check register classes.
376 const TargetInstrDesc &TI = MI->getDesc();
377 if (MONum < TI.getNumOperands() && !MO->isImplicit()) {
378 const TargetOperandInfo &TOI = TI.OpInfo[MONum];
379 unsigned SubIdx = MO->getSubReg();
380
381 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
382 unsigned sr = Reg;
383 if (SubIdx) {
384 unsigned s = TRI->getSubReg(Reg, SubIdx);
385 if (!s) {
386 report("Invalid subregister index for physical register",
387 MO, MONum);
388 return;
389 }
390 sr = s;
391 }
392 if (TOI.RegClass) {
393 const TargetRegisterClass *DRC = TRI->getRegClass(TOI.RegClass);
394 if (!DRC->contains(sr)) {
395 report("Illegal physical register for instruction", MO, MONum);
396 *OS << TRI->getName(sr) << " is not a "
397 << DRC->getName() << " register.\n";
398 }
399 }
400 } else {
401 // Virtual register.
402 const TargetRegisterClass *RC = MRI->getRegClass(Reg);
403 if (SubIdx) {
404 if (RC->subregclasses_begin()+SubIdx >= RC->subregclasses_end()) {
405 report("Invalid subregister index for virtual register", MO, MONum);
406 return;
407 }
408 RC = *(RC->subregclasses_begin()+SubIdx);
409 }
410 if (TOI.RegClass) {
411 const TargetRegisterClass *DRC = TRI->getRegClass(TOI.RegClass);
412 if (RC != DRC && !RC->hasSuperClass(DRC)) {
413 report("Illegal virtual register for instruction", MO, MONum);
414 *OS << "Expected a " << DRC->getName() << " register, but got a "
415 << RC->getName() << " register\n";
416 }
417 }
418 }
419 }
420 break;
421 }
422 // Can PHI instrs refer to MBBs not in the CFG? X86 and ARM do.
423 // case MachineOperand::MO_MachineBasicBlock:
424 // if (MI->getOpcode() == TargetInstrInfo::PHI) {
425 // if (!MO->getMBB()->isSuccessor(MI->getParent()))
426 // report("PHI operand is not in the CFG", MO, MONum);
427 // }
428 // break;
429 default:
430 break;
431 }
432}
433
434void
435MachineVerifier::visitMachineInstrAfter(const MachineInstr *MI)
436{
437 BBInfo &MInfo = MBBInfoMap[MI->getParent()];
438 set_union(MInfo.regsKilled, regsKilled);
439 set_subtract(regsLive, regsKilled);
440 regsKilled.clear();
441
442 for (RegVector::const_iterator I = regsDefined.begin(),
443 E = regsDefined.end(); I != E; ++I) {
444 if (regsLive.count(*I)) {
445 if (TargetRegisterInfo::isPhysicalRegister(*I)) {
446 // We allow double defines to physical registers with live
447 // super-registers.
448 if (!allowPhysDoubleDefs && !anySuperRegisters(regsLive, *I)) {
449 report("Redefining a live physical register", MI);
450 *OS << "Register " << TRI->getName(*I)
451 << " was defined but already live.\n";
452 }
453 } else {
454 if (!allowVirtDoubleDefs) {
455 report("Redefining a live virtual register", MI);
456 *OS << "Virtual register %reg" << *I
457 << " was defined but already live.\n";
458 }
459 }
460 } else if (TargetRegisterInfo::isVirtualRegister(*I) &&
461 !MInfo.regsKilled.count(*I)) {
462 // Virtual register defined without being killed first must be dead on
463 // entry.
464 MInfo.vregsDeadIn.insert(std::make_pair(*I, MI));
465 }
466 }
467
468 set_union(regsLive, regsDefined); regsDefined.clear();
469 set_union(regsLive, regsImpDefined); regsImpDefined.clear();
470 set_subtract(regsLive, regsDead); regsDead.clear();
471}
472
473void
474MachineVerifier::visitMachineBasicBlockAfter(const MachineBasicBlock *MBB)
475{
476 MBBInfoMap[MBB].regsLiveOut = regsLive;
477 regsLive.clear();
478}
479
480// Calculate the largest possible vregsPassed sets. These are the registers that
481// can pass through an MBB live, but may not be live every time. It is assumed
482// that all vregsPassed sets are empty before the call.
483void
484MachineVerifier::calcMaxRegsPassed()
485{
486 // First push live-out regs to successors' vregsPassed. Remember the MBBs that
487 // have any vregsPassed.
488 DenseSet<const MachineBasicBlock*> todo;
489 for (MachineFunction::const_iterator MFI = MF->begin(), MFE = MF->end();
490 MFI != MFE; ++MFI) {
491 const MachineBasicBlock &MBB(*MFI);
492 BBInfo &MInfo = MBBInfoMap[&MBB];
493 if (!MInfo.reachable)
494 continue;
495 for (MachineBasicBlock::const_succ_iterator SuI = MBB.succ_begin(),
496 SuE = MBB.succ_end(); SuI != SuE; ++SuI) {
497 BBInfo &SInfo = MBBInfoMap[*SuI];
498 if (SInfo.addPassed(MInfo.regsLiveOut))
499 todo.insert(*SuI);
500 }
501 }
502
503 // Iteratively push vregsPassed to successors. This will converge to the same
504 // final state regardless of DenseSet iteration order.
505 while (!todo.empty()) {
506 const MachineBasicBlock *MBB = *todo.begin();
507 todo.erase(MBB);
508 BBInfo &MInfo = MBBInfoMap[MBB];
509 for (MachineBasicBlock::const_succ_iterator SuI = MBB->succ_begin(),
510 SuE = MBB->succ_end(); SuI != SuE; ++SuI) {
511 if (*SuI == MBB)
512 continue;
513 BBInfo &SInfo = MBBInfoMap[*SuI];
514 if (SInfo.addPassed(MInfo.vregsPassed))
515 todo.insert(*SuI);
516 }
517 }
518}
519
520// Calculate the minimum vregsPassed set. These are the registers that always
521// pass live through an MBB. The calculation assumes that calcMaxRegsPassed has
522// been called earlier.
523void
524MachineVerifier::calcMinRegsPassed()
525{
526 DenseSet<const MachineBasicBlock*> todo;
527 for (MachineFunction::const_iterator MFI = MF->begin(), MFE = MF->end();
528 MFI != MFE; ++MFI)
529 todo.insert(MFI);
530
531 while (!todo.empty()) {
532 const MachineBasicBlock *MBB = *todo.begin();
533 todo.erase(MBB);
534 BBInfo &MInfo = MBBInfoMap[MBB];
535
536 // Remove entries from vRegsPassed that are not live out from all
537 // reachable predecessors.
538 RegSet dead;
539 for (RegSet::iterator I = MInfo.vregsPassed.begin(),
540 E = MInfo.vregsPassed.end(); I != E; ++I) {
541 for (MachineBasicBlock::const_pred_iterator PrI = MBB->pred_begin(),
542 PrE = MBB->pred_end(); PrI != PrE; ++PrI) {
543 BBInfo &PrInfo = MBBInfoMap[*PrI];
544 if (PrInfo.reachable && !PrInfo.isLiveOut(*I)) {
545 dead.insert(*I);
546 break;
547 }
548 }
549 }
550 // If any regs removed, we need to recheck successors.
551 if (!dead.empty()) {
552 set_subtract(MInfo.vregsPassed, dead);
553 todo.insert(MBB->succ_begin(), MBB->succ_end());
554 }
555 }
556}
557
558// Check PHI instructions at the beginning of MBB. It is assumed that
559// calcMinRegsPassed has been run so BBInfo::isLiveOut is valid.
560void
561MachineVerifier::checkPHIOps(const MachineBasicBlock *MBB)
562{
563 for (MachineBasicBlock::const_iterator BBI = MBB->begin(), BBE = MBB->end();
564 BBI != BBE && BBI->getOpcode() == TargetInstrInfo::PHI; ++BBI) {
565 DenseSet<const MachineBasicBlock*> seen;
566
567 for (unsigned i = 1, e = BBI->getNumOperands(); i != e; i += 2) {
568 unsigned Reg = BBI->getOperand(i).getReg();
569 const MachineBasicBlock *Pre = BBI->getOperand(i + 1).getMBB();
570 if (!Pre->isSuccessor(MBB))
571 continue;
572 seen.insert(Pre);
573 BBInfo &PrInfo = MBBInfoMap[Pre];
574 if (PrInfo.reachable && !PrInfo.isLiveOut(Reg))
575 report("PHI operand is not live-out from predecessor",
576 &BBI->getOperand(i), i);
577 }
578
579 // Did we see all predecessors?
580 for (MachineBasicBlock::const_pred_iterator PrI = MBB->pred_begin(),
581 PrE = MBB->pred_end(); PrI != PrE; ++PrI) {
582 if (!seen.count(*PrI)) {
583 report("Missing PHI operand", BBI);
584 *OS << "MBB #" << (*PrI)->getNumber()
585 << " is a predecessor according to the CFG.\n";
586 }
587 }
588 }
589}
590
591void
592MachineVerifier::visitMachineFunctionAfter()
593{
594 calcMaxRegsPassed();
595
596 // With the maximal set of vregsPassed we can verify dead-in registers.
597 for (MachineFunction::const_iterator MFI = MF->begin(), MFE = MF->end();
598 MFI != MFE; ++MFI) {
599 BBInfo &MInfo = MBBInfoMap[MFI];
600
601 // Skip unreachable MBBs.
602 if (!MInfo.reachable)
603 continue;
604
605 for (MachineBasicBlock::const_pred_iterator PrI = MFI->pred_begin(),
606 PrE = MFI->pred_end(); PrI != PrE; ++PrI) {
607 BBInfo &PrInfo = MBBInfoMap[*PrI];
608 if (!PrInfo.reachable)
609 continue;
610
611 // Verify physical live-ins. EH landing pads have magic live-ins so we
612 // ignore them.
613 if (!MFI->isLandingPad()) {
614 for (MachineBasicBlock::const_livein_iterator I = MFI->livein_begin(),
615 E = MFI->livein_end(); I != E; ++I) {
616 if (TargetRegisterInfo::isPhysicalRegister(*I) &&
617 !PrInfo.isLiveOut(*I)) {
618 report("Live-in physical register is not live-out from predecessor",
619 MFI);
620 *OS << "Register " << TRI->getName(*I)
621 << " is not live-out from MBB #" << (*PrI)->getNumber()
622 << ".\n";
623 }
624 }
625 }
626
627
628 // Verify dead-in virtual registers.
629 if (!allowVirtDoubleDefs) {
630 for (RegMap::iterator I = MInfo.vregsDeadIn.begin(),
631 E = MInfo.vregsDeadIn.end(); I != E; ++I) {
632 // DeadIn register must be in neither regsLiveOut or vregsPassed of
633 // any predecessor.
634 if (PrInfo.isLiveOut(I->first)) {
635 report("Live-in virtual register redefined", I->second);
636 *OS << "Register %reg" << I->first
637 << " was live-out from predecessor MBB #"
638 << (*PrI)->getNumber() << ".\n";
639 }
640 }
641 }
642 }
643 }
644
645 calcMinRegsPassed();
646
647 // With the minimal set of vregsPassed we can verify live-in virtual
648 // registers, including PHI instructions.
649 for (MachineFunction::const_iterator MFI = MF->begin(), MFE = MF->end();
650 MFI != MFE; ++MFI) {
651 BBInfo &MInfo = MBBInfoMap[MFI];
652
653 // Skip unreachable MBBs.
654 if (!MInfo.reachable)
655 continue;
656
657 checkPHIOps(MFI);
658
659 for (MachineBasicBlock::const_pred_iterator PrI = MFI->pred_begin(),
660 PrE = MFI->pred_end(); PrI != PrE; ++PrI) {
661 BBInfo &PrInfo = MBBInfoMap[*PrI];
662 if (!PrInfo.reachable)
663 continue;
664
665 for (RegMap::iterator I = MInfo.vregsLiveIn.begin(),
666 E = MInfo.vregsLiveIn.end(); I != E; ++I) {
667 if (!PrInfo.isLiveOut(I->first)) {
668 report("Used virtual register is not live-in", I->second);
669 *OS << "Register %reg" << I->first
670 << " is not live-out from predecessor MBB #"
671 << (*PrI)->getNumber()
672 << ".\n";
673 }
674 }
675 }
676 }
677}